1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 27fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 28fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 29c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 30fcf5ef2aSThomas Huth #include "exec/log.h" 314fd71d19SRichard Henderson #include "fpu/softfloat.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 40c92948f2SClément Chigot # define gen_helper_rdasr17(D, E) qemu_build_not_reached() 4186b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 420faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4325524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 44668bb9b7SRichard Henderson #else 450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 468f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48a859602cSRichard Henderson # define gen_helper_fmul8x16a(D, S1, S2) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 540faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 55af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 569422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 57bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 580faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 599422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 609422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 610faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 639422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 64c973b4e8SRichard Henderson # define gen_helper_cmask8 ({ qemu_build_not_reached(); NULL; }) 65c973b4e8SRichard Henderson # define gen_helper_cmask16 ({ qemu_build_not_reached(); NULL; }) 66c973b4e8SRichard Henderson # define gen_helper_cmask32 ({ qemu_build_not_reached(); NULL; }) 67669e0774SRichard Henderson # define gen_helper_fcmpeq8 ({ qemu_build_not_reached(); NULL; }) 68e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16 ({ qemu_build_not_reached(); NULL; }) 69e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32 ({ qemu_build_not_reached(); NULL; }) 70e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16 ({ qemu_build_not_reached(); NULL; }) 71e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32 ({ qemu_build_not_reached(); NULL; }) 72e2fa6bd1SRichard Henderson # define gen_helper_fcmple16 ({ qemu_build_not_reached(); NULL; }) 73e2fa6bd1SRichard Henderson # define gen_helper_fcmple32 ({ qemu_build_not_reached(); NULL; }) 74669e0774SRichard Henderson # define gen_helper_fcmpne8 ({ qemu_build_not_reached(); NULL; }) 75e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16 ({ qemu_build_not_reached(); NULL; }) 76e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32 ({ qemu_build_not_reached(); NULL; }) 77669e0774SRichard Henderson # define gen_helper_fcmpule8 ({ qemu_build_not_reached(); NULL; }) 78669e0774SRichard Henderson # define gen_helper_fcmpugt8 ({ qemu_build_not_reached(); NULL; }) 798aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 80e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 81e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 82e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 83e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 84e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 851617586fSRichard Henderson # define gen_helper_fqtox ({ qemu_build_not_reached(); NULL; }) 86fbc5c8d4SRichard Henderson # define gen_helper_fslas16 ({ qemu_build_not_reached(); NULL; }) 87fbc5c8d4SRichard Henderson # define gen_helper_fslas32 ({ qemu_build_not_reached(); NULL; }) 88199d43efSRichard Henderson # define gen_helper_fstox ({ qemu_build_not_reached(); NULL; }) 898aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 907b8e3e1aSRichard Henderson # define gen_helper_fxtoq ({ qemu_build_not_reached(); NULL; }) 91f4e18df5SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 92afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 93668bb9b7SRichard Henderson # define MAXTL_MASK 0 94af25071cSRichard Henderson #endif 95af25071cSRichard Henderson 96633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 97633c4283SRichard Henderson #define DYNAMIC_PC 1 98633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 99633c4283SRichard Henderson #define JUMP_PC 2 100633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 101633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 102fcf5ef2aSThomas Huth 10346bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 10446bb0137SMark Cave-Ayland 105fcf5ef2aSThomas Huth /* global register indexes */ 106fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 107c9fa8e58SRichard Henderson static TCGv cpu_pc, cpu_npc; 108fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 109fcf5ef2aSThomas Huth static TCGv cpu_y; 110fcf5ef2aSThomas Huth static TCGv cpu_tbr; 111fcf5ef2aSThomas Huth static TCGv cpu_cond; 1122a1905c7SRichard Henderson static TCGv cpu_cc_N; 1132a1905c7SRichard Henderson static TCGv cpu_cc_V; 1142a1905c7SRichard Henderson static TCGv cpu_icc_Z; 1152a1905c7SRichard Henderson static TCGv cpu_icc_C; 116fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1172a1905c7SRichard Henderson static TCGv cpu_xcc_Z; 1182a1905c7SRichard Henderson static TCGv cpu_xcc_C; 1192a1905c7SRichard Henderson static TCGv_i32 cpu_fprs; 120fcf5ef2aSThomas Huth static TCGv cpu_gsr; 121fcf5ef2aSThomas Huth #else 122af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 123af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 124fcf5ef2aSThomas Huth #endif 1252a1905c7SRichard Henderson 1262a1905c7SRichard Henderson #ifdef TARGET_SPARC64 1272a1905c7SRichard Henderson #define cpu_cc_Z cpu_xcc_Z 1282a1905c7SRichard Henderson #define cpu_cc_C cpu_xcc_C 1292a1905c7SRichard Henderson #else 1302a1905c7SRichard Henderson #define cpu_cc_Z cpu_icc_Z 1312a1905c7SRichard Henderson #define cpu_cc_C cpu_icc_C 1322a1905c7SRichard Henderson #define cpu_xcc_Z ({ qemu_build_not_reached(); NULL; }) 1332a1905c7SRichard Henderson #define cpu_xcc_C ({ qemu_build_not_reached(); NULL; }) 1342a1905c7SRichard Henderson #endif 1352a1905c7SRichard Henderson 1361210a036SRichard Henderson /* Floating point comparison registers */ 137d8c5b92fSRichard Henderson static TCGv_i32 cpu_fcc[TARGET_FCCREGS]; 138fcf5ef2aSThomas Huth 139af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 140af25071cSRichard Henderson #ifdef TARGET_SPARC64 141cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 142af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 143af25071cSRichard Henderson #else 144cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 145af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 146af25071cSRichard Henderson #endif 147af25071cSRichard Henderson 148533f042fSRichard Henderson typedef struct DisasCompare { 149533f042fSRichard Henderson TCGCond cond; 150533f042fSRichard Henderson TCGv c1; 151533f042fSRichard Henderson int c2; 152533f042fSRichard Henderson } DisasCompare; 153533f042fSRichard Henderson 154186e7890SRichard Henderson typedef struct DisasDelayException { 155186e7890SRichard Henderson struct DisasDelayException *next; 156186e7890SRichard Henderson TCGLabel *lab; 157186e7890SRichard Henderson TCGv_i32 excp; 158186e7890SRichard Henderson /* Saved state at parent insn. */ 159186e7890SRichard Henderson target_ulong pc; 160186e7890SRichard Henderson target_ulong npc; 161186e7890SRichard Henderson } DisasDelayException; 162186e7890SRichard Henderson 163fcf5ef2aSThomas Huth typedef struct DisasContext { 164af00be49SEmilio G. Cota DisasContextBase base; 165fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 166fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 167533f042fSRichard Henderson 168533f042fSRichard Henderson /* Used when JUMP_PC value is used. */ 169533f042fSRichard Henderson DisasCompare jump; 170533f042fSRichard Henderson target_ulong jump_pc[2]; 171533f042fSRichard Henderson 172fcf5ef2aSThomas Huth int mem_idx; 17389527e3aSRichard Henderson bool cpu_cond_live; 174c9b459aaSArtyom Tarasenko bool fpu_enabled; 175c9b459aaSArtyom Tarasenko bool address_mask_32bit; 176c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 177c9b459aaSArtyom Tarasenko bool supervisor; 178c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 179c9b459aaSArtyom Tarasenko bool hypervisor; 180c9b459aaSArtyom Tarasenko #endif 181c9b459aaSArtyom Tarasenko #endif 182c9b459aaSArtyom Tarasenko 183fcf5ef2aSThomas Huth sparc_def_t *def; 184fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 185fcf5ef2aSThomas Huth int fprs_dirty; 186fcf5ef2aSThomas Huth int asi; 187fcf5ef2aSThomas Huth #endif 188186e7890SRichard Henderson DisasDelayException *delay_excp_list; 189fcf5ef2aSThomas Huth } DisasContext; 190fcf5ef2aSThomas Huth 191fcf5ef2aSThomas Huth // This function uses non-native bit order 192fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 193fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 194fcf5ef2aSThomas Huth 195fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 196fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 197fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 198fcf5ef2aSThomas Huth 199fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 200fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 201fcf5ef2aSThomas Huth 202fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 203fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 204fcf5ef2aSThomas Huth 205fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 206fcf5ef2aSThomas Huth 2070c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 208fcf5ef2aSThomas Huth { 209fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 210fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 211fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 212fcf5ef2aSThomas Huth we can avoid setting it again. */ 213fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 214fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 215fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 216fcf5ef2aSThomas Huth } 217fcf5ef2aSThomas Huth #endif 218fcf5ef2aSThomas Huth } 219fcf5ef2aSThomas Huth 220fcf5ef2aSThomas Huth /* floating point registers moves */ 2211210a036SRichard Henderson 2221210a036SRichard Henderson static int gen_offset_fpr_F(unsigned int reg) 2231210a036SRichard Henderson { 2241210a036SRichard Henderson int ret; 2251210a036SRichard Henderson 2261210a036SRichard Henderson tcg_debug_assert(reg < 32); 2271210a036SRichard Henderson ret= offsetof(CPUSPARCState, fpr[reg / 2]); 2281210a036SRichard Henderson if (reg & 1) { 2291210a036SRichard Henderson ret += offsetof(CPU_DoubleU, l.lower); 2301210a036SRichard Henderson } else { 2311210a036SRichard Henderson ret += offsetof(CPU_DoubleU, l.upper); 2321210a036SRichard Henderson } 2331210a036SRichard Henderson return ret; 2341210a036SRichard Henderson } 2351210a036SRichard Henderson 236fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 237fcf5ef2aSThomas Huth { 23836ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 2391210a036SRichard Henderson tcg_gen_ld_i32(ret, tcg_env, gen_offset_fpr_F(src)); 240dc41aa7dSRichard Henderson return ret; 241fcf5ef2aSThomas Huth } 242fcf5ef2aSThomas Huth 243fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 244fcf5ef2aSThomas Huth { 2451210a036SRichard Henderson tcg_gen_st_i32(v, tcg_env, gen_offset_fpr_F(dst)); 246fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 247fcf5ef2aSThomas Huth } 248fcf5ef2aSThomas Huth 2491210a036SRichard Henderson static int gen_offset_fpr_D(unsigned int reg) 2501210a036SRichard Henderson { 2511210a036SRichard Henderson tcg_debug_assert(reg < 64); 2521210a036SRichard Henderson tcg_debug_assert(reg % 2 == 0); 2531210a036SRichard Henderson return offsetof(CPUSPARCState, fpr[reg / 2]); 2541210a036SRichard Henderson } 2551210a036SRichard Henderson 256fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 257fcf5ef2aSThomas Huth { 2581210a036SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 2591210a036SRichard Henderson tcg_gen_ld_i64(ret, tcg_env, gen_offset_fpr_D(src)); 2601210a036SRichard Henderson return ret; 261fcf5ef2aSThomas Huth } 262fcf5ef2aSThomas Huth 263fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 264fcf5ef2aSThomas Huth { 2651210a036SRichard Henderson tcg_gen_st_i64(v, tcg_env, gen_offset_fpr_D(dst)); 266fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 267fcf5ef2aSThomas Huth } 268fcf5ef2aSThomas Huth 26933ec4245SRichard Henderson static TCGv_i128 gen_load_fpr_Q(DisasContext *dc, unsigned int src) 27033ec4245SRichard Henderson { 27133ec4245SRichard Henderson TCGv_i128 ret = tcg_temp_new_i128(); 2721210a036SRichard Henderson TCGv_i64 h = gen_load_fpr_D(dc, src); 2731210a036SRichard Henderson TCGv_i64 l = gen_load_fpr_D(dc, src + 2); 27433ec4245SRichard Henderson 2751210a036SRichard Henderson tcg_gen_concat_i64_i128(ret, l, h); 27633ec4245SRichard Henderson return ret; 27733ec4245SRichard Henderson } 27833ec4245SRichard Henderson 27933ec4245SRichard Henderson static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, TCGv_i128 v) 28033ec4245SRichard Henderson { 2811210a036SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 2821210a036SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 2831210a036SRichard Henderson 2841210a036SRichard Henderson tcg_gen_extr_i128_i64(l, h, v); 2851210a036SRichard Henderson gen_store_fpr_D(dc, dst, h); 2861210a036SRichard Henderson gen_store_fpr_D(dc, dst + 2, l); 28733ec4245SRichard Henderson } 28833ec4245SRichard Henderson 289fcf5ef2aSThomas Huth /* moves */ 290fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 291fcf5ef2aSThomas Huth #define supervisor(dc) 0 292fcf5ef2aSThomas Huth #define hypervisor(dc) 0 293fcf5ef2aSThomas Huth #else 294fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 295c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 296c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 297fcf5ef2aSThomas Huth #else 298c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 299668bb9b7SRichard Henderson #define hypervisor(dc) 0 300fcf5ef2aSThomas Huth #endif 301fcf5ef2aSThomas Huth #endif 302fcf5ef2aSThomas Huth 303b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 304b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 305b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 306b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 307b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 308b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 309fcf5ef2aSThomas Huth #else 310b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 311fcf5ef2aSThomas Huth #endif 312fcf5ef2aSThomas Huth 3130c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 314fcf5ef2aSThomas Huth { 315b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 316fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 317b1bc09eaSRichard Henderson } 318fcf5ef2aSThomas Huth } 319fcf5ef2aSThomas Huth 32023ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 32123ada1b1SRichard Henderson { 32223ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 32323ada1b1SRichard Henderson } 32423ada1b1SRichard Henderson 3250c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 326fcf5ef2aSThomas Huth { 327fcf5ef2aSThomas Huth if (reg > 0) { 328fcf5ef2aSThomas Huth assert(reg < 32); 329fcf5ef2aSThomas Huth return cpu_regs[reg]; 330fcf5ef2aSThomas Huth } else { 33152123f14SRichard Henderson TCGv t = tcg_temp_new(); 332fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 333fcf5ef2aSThomas Huth return t; 334fcf5ef2aSThomas Huth } 335fcf5ef2aSThomas Huth } 336fcf5ef2aSThomas Huth 3370c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 338fcf5ef2aSThomas Huth { 339fcf5ef2aSThomas Huth if (reg > 0) { 340fcf5ef2aSThomas Huth assert(reg < 32); 341fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 342fcf5ef2aSThomas Huth } 343fcf5ef2aSThomas Huth } 344fcf5ef2aSThomas Huth 3450c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 346fcf5ef2aSThomas Huth { 347fcf5ef2aSThomas Huth if (reg > 0) { 348fcf5ef2aSThomas Huth assert(reg < 32); 349fcf5ef2aSThomas Huth return cpu_regs[reg]; 350fcf5ef2aSThomas Huth } else { 35152123f14SRichard Henderson return tcg_temp_new(); 352fcf5ef2aSThomas Huth } 353fcf5ef2aSThomas Huth } 354fcf5ef2aSThomas Huth 3555645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 356fcf5ef2aSThomas Huth { 3575645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3585645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 359fcf5ef2aSThomas Huth } 360fcf5ef2aSThomas Huth 3615645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 362fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 363fcf5ef2aSThomas Huth { 364fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 365fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 366fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 367fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 368fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36907ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 370fcf5ef2aSThomas Huth } else { 371f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 372fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 373fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 374f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 375fcf5ef2aSThomas Huth } 376fcf5ef2aSThomas Huth } 377fcf5ef2aSThomas Huth 378b989ce73SRichard Henderson static TCGv gen_carry32(void) 379fcf5ef2aSThomas Huth { 380b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 381b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 382b989ce73SRichard Henderson tcg_gen_extract_tl(t, cpu_icc_C, 32, 1); 383b989ce73SRichard Henderson return t; 384b989ce73SRichard Henderson } 385b989ce73SRichard Henderson return cpu_icc_C; 386fcf5ef2aSThomas Huth } 387fcf5ef2aSThomas Huth 388b989ce73SRichard Henderson static void gen_op_addcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 389fcf5ef2aSThomas Huth { 390b989ce73SRichard Henderson TCGv z = tcg_constant_tl(0); 391fcf5ef2aSThomas Huth 392b989ce73SRichard Henderson if (cin) { 393b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 394b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 395b989ce73SRichard Henderson } else { 396b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 397b989ce73SRichard Henderson } 398b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 399b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src2); 400b989ce73SRichard Henderson tcg_gen_andc_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 401b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 402b989ce73SRichard Henderson /* 403b989ce73SRichard Henderson * Carry-in to bit 32 is result ^ src1 ^ src2. 404b989ce73SRichard Henderson * We already have the src xor term in Z, from computation of V. 405b989ce73SRichard Henderson */ 406b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 407b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 408b989ce73SRichard Henderson } 409b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 410b989ce73SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 411b989ce73SRichard Henderson } 412fcf5ef2aSThomas Huth 413b989ce73SRichard Henderson static void gen_op_addcc(TCGv dst, TCGv src1, TCGv src2) 414b989ce73SRichard Henderson { 415b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, NULL); 416b989ce73SRichard Henderson } 417fcf5ef2aSThomas Huth 418b989ce73SRichard Henderson static void gen_op_taddcc(TCGv dst, TCGv src1, TCGv src2) 419b989ce73SRichard Henderson { 420b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 421b989ce73SRichard Henderson 422b989ce73SRichard Henderson /* Save the tag bits around modification of dst. */ 423b989ce73SRichard Henderson tcg_gen_or_tl(t, src1, src2); 424b989ce73SRichard Henderson 425b989ce73SRichard Henderson gen_op_addcc(dst, src1, src2); 426b989ce73SRichard Henderson 427b989ce73SRichard Henderson /* Incorprate tag bits into icc.V */ 428b989ce73SRichard Henderson tcg_gen_andi_tl(t, t, 3); 429b989ce73SRichard Henderson tcg_gen_neg_tl(t, t); 430b989ce73SRichard Henderson tcg_gen_ext32u_tl(t, t); 431b989ce73SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 432b989ce73SRichard Henderson } 433b989ce73SRichard Henderson 434b989ce73SRichard Henderson static void gen_op_addc(TCGv dst, TCGv src1, TCGv src2) 435b989ce73SRichard Henderson { 436b989ce73SRichard Henderson tcg_gen_add_tl(dst, src1, src2); 437b989ce73SRichard Henderson tcg_gen_add_tl(dst, dst, gen_carry32()); 438b989ce73SRichard Henderson } 439b989ce73SRichard Henderson 440b989ce73SRichard Henderson static void gen_op_addccc(TCGv dst, TCGv src1, TCGv src2) 441b989ce73SRichard Henderson { 442b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, gen_carry32()); 443fcf5ef2aSThomas Huth } 444fcf5ef2aSThomas Huth 445015fc6fcSRichard Henderson static void gen_op_addxc(TCGv dst, TCGv src1, TCGv src2) 446015fc6fcSRichard Henderson { 447015fc6fcSRichard Henderson tcg_gen_add_tl(dst, src1, src2); 448015fc6fcSRichard Henderson tcg_gen_add_tl(dst, dst, cpu_cc_C); 449015fc6fcSRichard Henderson } 450015fc6fcSRichard Henderson 451015fc6fcSRichard Henderson static void gen_op_addxccc(TCGv dst, TCGv src1, TCGv src2) 452015fc6fcSRichard Henderson { 453015fc6fcSRichard Henderson gen_op_addcc_int(dst, src1, src2, cpu_cc_C); 454015fc6fcSRichard Henderson } 455015fc6fcSRichard Henderson 456f828df74SRichard Henderson static void gen_op_subcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 457fcf5ef2aSThomas Huth { 458f828df74SRichard Henderson TCGv z = tcg_constant_tl(0); 459fcf5ef2aSThomas Huth 460f828df74SRichard Henderson if (cin) { 461f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 462f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 463f828df74SRichard Henderson } else { 464f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 465f828df74SRichard Henderson } 466f828df74SRichard Henderson tcg_gen_neg_tl(cpu_cc_C, cpu_cc_C); 467f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 468f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src1); 469f828df74SRichard Henderson tcg_gen_and_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 470f828df74SRichard Henderson #ifdef TARGET_SPARC64 471f828df74SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 472f828df74SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 473fcf5ef2aSThomas Huth #endif 474f828df74SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 475f828df74SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 476fcf5ef2aSThomas Huth } 477fcf5ef2aSThomas Huth 478f828df74SRichard Henderson static void gen_op_subcc(TCGv dst, TCGv src1, TCGv src2) 479fcf5ef2aSThomas Huth { 480f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, NULL); 481fcf5ef2aSThomas Huth } 482fcf5ef2aSThomas Huth 483f828df74SRichard Henderson static void gen_op_tsubcc(TCGv dst, TCGv src1, TCGv src2) 484fcf5ef2aSThomas Huth { 485f828df74SRichard Henderson TCGv t = tcg_temp_new(); 486fcf5ef2aSThomas Huth 487f828df74SRichard Henderson /* Save the tag bits around modification of dst. */ 488f828df74SRichard Henderson tcg_gen_or_tl(t, src1, src2); 489fcf5ef2aSThomas Huth 490f828df74SRichard Henderson gen_op_subcc(dst, src1, src2); 491f828df74SRichard Henderson 492f828df74SRichard Henderson /* Incorprate tag bits into icc.V */ 493f828df74SRichard Henderson tcg_gen_andi_tl(t, t, 3); 494f828df74SRichard Henderson tcg_gen_neg_tl(t, t); 495f828df74SRichard Henderson tcg_gen_ext32u_tl(t, t); 496f828df74SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 497f828df74SRichard Henderson } 498f828df74SRichard Henderson 499f828df74SRichard Henderson static void gen_op_subc(TCGv dst, TCGv src1, TCGv src2) 500f828df74SRichard Henderson { 501fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 502f828df74SRichard Henderson tcg_gen_sub_tl(dst, dst, gen_carry32()); 503fcf5ef2aSThomas Huth } 504fcf5ef2aSThomas Huth 505f828df74SRichard Henderson static void gen_op_subccc(TCGv dst, TCGv src1, TCGv src2) 506dfebb950SRichard Henderson { 507f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, gen_carry32()); 508dfebb950SRichard Henderson } 509dfebb950SRichard Henderson 5100c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 511fcf5ef2aSThomas Huth { 512b989ce73SRichard Henderson TCGv zero = tcg_constant_tl(0); 51350280618SRichard Henderson TCGv one = tcg_constant_tl(1); 514b989ce73SRichard Henderson TCGv t_src1 = tcg_temp_new(); 515b989ce73SRichard Henderson TCGv t_src2 = tcg_temp_new(); 516b989ce73SRichard Henderson TCGv t0 = tcg_temp_new(); 517fcf5ef2aSThomas Huth 518b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src1, src1); 519b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src2, src2); 520fcf5ef2aSThomas Huth 521b989ce73SRichard Henderson /* 522b989ce73SRichard Henderson * if (!(env->y & 1)) 523b989ce73SRichard Henderson * src2 = 0; 524fcf5ef2aSThomas Huth */ 52550280618SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, t_src2, cpu_y, one, zero, t_src2); 526fcf5ef2aSThomas Huth 527b989ce73SRichard Henderson /* 528b989ce73SRichard Henderson * b2 = src1 & 1; 529b989ce73SRichard Henderson * y = (b2 << 31) | (y >> 1); 530b989ce73SRichard Henderson */ 5310b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 532b989ce73SRichard Henderson tcg_gen_deposit_tl(cpu_y, t0, src1, 31, 1); 533fcf5ef2aSThomas Huth 534fcf5ef2aSThomas Huth // b1 = N ^ V; 5352a1905c7SRichard Henderson tcg_gen_xor_tl(t0, cpu_cc_N, cpu_cc_V); 536fcf5ef2aSThomas Huth 537b989ce73SRichard Henderson /* 538b989ce73SRichard Henderson * src1 = (b1 << 31) | (src1 >> 1) 539b989ce73SRichard Henderson */ 5402a1905c7SRichard Henderson tcg_gen_andi_tl(t0, t0, 1u << 31); 541b989ce73SRichard Henderson tcg_gen_shri_tl(t_src1, t_src1, 1); 542b989ce73SRichard Henderson tcg_gen_or_tl(t_src1, t_src1, t0); 543fcf5ef2aSThomas Huth 544b989ce73SRichard Henderson gen_op_addcc(dst, t_src1, t_src2); 545fcf5ef2aSThomas Huth } 546fcf5ef2aSThomas Huth 5470c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 548fcf5ef2aSThomas Huth { 549fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 550fcf5ef2aSThomas Huth if (sign_ext) { 551fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 552fcf5ef2aSThomas Huth } else { 553fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 554fcf5ef2aSThomas Huth } 555fcf5ef2aSThomas Huth #else 556fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 557fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 558fcf5ef2aSThomas Huth 559fcf5ef2aSThomas Huth if (sign_ext) { 560fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 561fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 562fcf5ef2aSThomas Huth } else { 563fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 564fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 565fcf5ef2aSThomas Huth } 566fcf5ef2aSThomas Huth 567fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 568fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 569fcf5ef2aSThomas Huth #endif 570fcf5ef2aSThomas Huth } 571fcf5ef2aSThomas Huth 5720c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 573fcf5ef2aSThomas Huth { 574fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 575fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 576fcf5ef2aSThomas Huth } 577fcf5ef2aSThomas Huth 5780c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 579fcf5ef2aSThomas Huth { 580fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 581fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 582fcf5ef2aSThomas Huth } 583fcf5ef2aSThomas Huth 584*680af1b4SRichard Henderson static void gen_op_umulxhi(TCGv dst, TCGv src1, TCGv src2) 585*680af1b4SRichard Henderson { 586*680af1b4SRichard Henderson TCGv discard = tcg_temp_new(); 587*680af1b4SRichard Henderson tcg_gen_mulu2_tl(discard, dst, src1, src2); 588*680af1b4SRichard Henderson } 589*680af1b4SRichard Henderson 590c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 591c2636853SRichard Henderson { 59213260103SRichard Henderson #ifdef TARGET_SPARC64 593c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 59413260103SRichard Henderson tcg_gen_ext32s_tl(dst, dst); 59513260103SRichard Henderson #else 59613260103SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 59713260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 59813260103SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 59913260103SRichard Henderson #endif 600c2636853SRichard Henderson } 601c2636853SRichard Henderson 602c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 603c2636853SRichard Henderson { 60413260103SRichard Henderson TCGv_i64 t64; 60513260103SRichard Henderson 60613260103SRichard Henderson #ifdef TARGET_SPARC64 60713260103SRichard Henderson t64 = cpu_cc_V; 60813260103SRichard Henderson #else 60913260103SRichard Henderson t64 = tcg_temp_new_i64(); 61013260103SRichard Henderson #endif 61113260103SRichard Henderson 61213260103SRichard Henderson gen_helper_udiv(t64, tcg_env, src1, src2); 61313260103SRichard Henderson 61413260103SRichard Henderson #ifdef TARGET_SPARC64 61513260103SRichard Henderson tcg_gen_ext32u_tl(cpu_cc_N, t64); 61613260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 61713260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 61813260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 61913260103SRichard Henderson #else 62013260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 62113260103SRichard Henderson #endif 62213260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 62313260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 62413260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 625c2636853SRichard Henderson } 626c2636853SRichard Henderson 627c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 628c2636853SRichard Henderson { 62913260103SRichard Henderson TCGv_i64 t64; 63013260103SRichard Henderson 63113260103SRichard Henderson #ifdef TARGET_SPARC64 63213260103SRichard Henderson t64 = cpu_cc_V; 63313260103SRichard Henderson #else 63413260103SRichard Henderson t64 = tcg_temp_new_i64(); 63513260103SRichard Henderson #endif 63613260103SRichard Henderson 63713260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 63813260103SRichard Henderson 63913260103SRichard Henderson #ifdef TARGET_SPARC64 64013260103SRichard Henderson tcg_gen_ext32s_tl(cpu_cc_N, t64); 64113260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 64213260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 64313260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 64413260103SRichard Henderson #else 64513260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 64613260103SRichard Henderson #endif 64713260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 64813260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 64913260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 650c2636853SRichard Henderson } 651c2636853SRichard Henderson 652a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 653a9aba13dSRichard Henderson { 654a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 655a9aba13dSRichard Henderson } 656a9aba13dSRichard Henderson 657a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 658a9aba13dSRichard Henderson { 659a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 660a9aba13dSRichard Henderson } 661a9aba13dSRichard Henderson 6629c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 6639c6ec5bcSRichard Henderson { 6649c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 6659c6ec5bcSRichard Henderson } 6669c6ec5bcSRichard Henderson 667875ce392SRichard Henderson static void gen_op_lzcnt(TCGv dst, TCGv src) 668875ce392SRichard Henderson { 669875ce392SRichard Henderson tcg_gen_clzi_tl(dst, src, TARGET_LONG_BITS); 670875ce392SRichard Henderson } 671875ce392SRichard Henderson 67245bfed3bSRichard Henderson #ifndef TARGET_SPARC64 67345bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 67445bfed3bSRichard Henderson { 67545bfed3bSRichard Henderson g_assert_not_reached(); 67645bfed3bSRichard Henderson } 67745bfed3bSRichard Henderson #endif 67845bfed3bSRichard Henderson 67945bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 68045bfed3bSRichard Henderson { 68145bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 68245bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 68345bfed3bSRichard Henderson } 68445bfed3bSRichard Henderson 68545bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 68645bfed3bSRichard Henderson { 68745bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 68845bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 68945bfed3bSRichard Henderson } 69045bfed3bSRichard Henderson 6912f722641SRichard Henderson static void gen_op_fpack16(TCGv_i32 dst, TCGv_i64 src) 6922f722641SRichard Henderson { 6932f722641SRichard Henderson #ifdef TARGET_SPARC64 6942f722641SRichard Henderson gen_helper_fpack16(dst, cpu_gsr, src); 6952f722641SRichard Henderson #else 6962f722641SRichard Henderson g_assert_not_reached(); 6972f722641SRichard Henderson #endif 6982f722641SRichard Henderson } 6992f722641SRichard Henderson 7002f722641SRichard Henderson static void gen_op_fpackfix(TCGv_i32 dst, TCGv_i64 src) 7012f722641SRichard Henderson { 7022f722641SRichard Henderson #ifdef TARGET_SPARC64 7032f722641SRichard Henderson gen_helper_fpackfix(dst, cpu_gsr, src); 7042f722641SRichard Henderson #else 7052f722641SRichard Henderson g_assert_not_reached(); 7062f722641SRichard Henderson #endif 7072f722641SRichard Henderson } 7082f722641SRichard Henderson 7094b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7104b6edc0aSRichard Henderson { 7114b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7124b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 7134b6edc0aSRichard Henderson #else 7144b6edc0aSRichard Henderson g_assert_not_reached(); 7154b6edc0aSRichard Henderson #endif 7164b6edc0aSRichard Henderson } 7174b6edc0aSRichard Henderson 7180d1d3aafSRichard Henderson static void gen_op_fpadds16s(TCGv_i32 d, TCGv_i32 src1, TCGv_i32 src2) 7190d1d3aafSRichard Henderson { 7200d1d3aafSRichard Henderson TCGv_i32 t[2]; 7210d1d3aafSRichard Henderson 7220d1d3aafSRichard Henderson for (int i = 0; i < 2; i++) { 7230d1d3aafSRichard Henderson TCGv_i32 u = tcg_temp_new_i32(); 7240d1d3aafSRichard Henderson TCGv_i32 v = tcg_temp_new_i32(); 7250d1d3aafSRichard Henderson 7260d1d3aafSRichard Henderson tcg_gen_sextract_i32(u, src1, i * 16, 16); 7270d1d3aafSRichard Henderson tcg_gen_sextract_i32(v, src2, i * 16, 16); 7280d1d3aafSRichard Henderson tcg_gen_add_i32(u, u, v); 7290d1d3aafSRichard Henderson tcg_gen_smax_i32(u, u, tcg_constant_i32(INT16_MIN)); 7300d1d3aafSRichard Henderson tcg_gen_smin_i32(u, u, tcg_constant_i32(INT16_MAX)); 7310d1d3aafSRichard Henderson t[i] = u; 7320d1d3aafSRichard Henderson } 7330d1d3aafSRichard Henderson tcg_gen_deposit_i32(d, t[0], t[1], 16, 16); 7340d1d3aafSRichard Henderson } 7350d1d3aafSRichard Henderson 7360d1d3aafSRichard Henderson static void gen_op_fpsubs16s(TCGv_i32 d, TCGv_i32 src1, TCGv_i32 src2) 7370d1d3aafSRichard Henderson { 7380d1d3aafSRichard Henderson TCGv_i32 t[2]; 7390d1d3aafSRichard Henderson 7400d1d3aafSRichard Henderson for (int i = 0; i < 2; i++) { 7410d1d3aafSRichard Henderson TCGv_i32 u = tcg_temp_new_i32(); 7420d1d3aafSRichard Henderson TCGv_i32 v = tcg_temp_new_i32(); 7430d1d3aafSRichard Henderson 7440d1d3aafSRichard Henderson tcg_gen_sextract_i32(u, src1, i * 16, 16); 7450d1d3aafSRichard Henderson tcg_gen_sextract_i32(v, src2, i * 16, 16); 7460d1d3aafSRichard Henderson tcg_gen_sub_i32(u, u, v); 7470d1d3aafSRichard Henderson tcg_gen_smax_i32(u, u, tcg_constant_i32(INT16_MIN)); 7480d1d3aafSRichard Henderson tcg_gen_smin_i32(u, u, tcg_constant_i32(INT16_MAX)); 7490d1d3aafSRichard Henderson t[i] = u; 7500d1d3aafSRichard Henderson } 7510d1d3aafSRichard Henderson tcg_gen_deposit_i32(d, t[0], t[1], 16, 16); 7520d1d3aafSRichard Henderson } 7530d1d3aafSRichard Henderson 7540d1d3aafSRichard Henderson static void gen_op_fpadds32s(TCGv_i32 d, TCGv_i32 src1, TCGv_i32 src2) 7550d1d3aafSRichard Henderson { 7560d1d3aafSRichard Henderson TCGv_i32 r = tcg_temp_new_i32(); 7570d1d3aafSRichard Henderson TCGv_i32 t = tcg_temp_new_i32(); 7580d1d3aafSRichard Henderson TCGv_i32 v = tcg_temp_new_i32(); 7590d1d3aafSRichard Henderson TCGv_i32 z = tcg_constant_i32(0); 7600d1d3aafSRichard Henderson 7610d1d3aafSRichard Henderson tcg_gen_add_i32(r, src1, src2); 7620d1d3aafSRichard Henderson tcg_gen_xor_i32(t, src1, src2); 7630d1d3aafSRichard Henderson tcg_gen_xor_i32(v, r, src2); 7640d1d3aafSRichard Henderson tcg_gen_andc_i32(v, v, t); 7650d1d3aafSRichard Henderson 7660d1d3aafSRichard Henderson tcg_gen_setcond_i32(TCG_COND_GE, t, r, z); 7670d1d3aafSRichard Henderson tcg_gen_addi_i32(t, t, INT32_MAX); 7680d1d3aafSRichard Henderson 7690d1d3aafSRichard Henderson tcg_gen_movcond_i32(TCG_COND_LT, d, v, z, t, r); 7700d1d3aafSRichard Henderson } 7710d1d3aafSRichard Henderson 7720d1d3aafSRichard Henderson static void gen_op_fpsubs32s(TCGv_i32 d, TCGv_i32 src1, TCGv_i32 src2) 7730d1d3aafSRichard Henderson { 7740d1d3aafSRichard Henderson TCGv_i32 r = tcg_temp_new_i32(); 7750d1d3aafSRichard Henderson TCGv_i32 t = tcg_temp_new_i32(); 7760d1d3aafSRichard Henderson TCGv_i32 v = tcg_temp_new_i32(); 7770d1d3aafSRichard Henderson TCGv_i32 z = tcg_constant_i32(0); 7780d1d3aafSRichard Henderson 7790d1d3aafSRichard Henderson tcg_gen_sub_i32(r, src1, src2); 7800d1d3aafSRichard Henderson tcg_gen_xor_i32(t, src1, src2); 7810d1d3aafSRichard Henderson tcg_gen_xor_i32(v, r, src1); 7820d1d3aafSRichard Henderson tcg_gen_and_i32(v, v, t); 7830d1d3aafSRichard Henderson 7840d1d3aafSRichard Henderson tcg_gen_setcond_i32(TCG_COND_GE, t, r, z); 7850d1d3aafSRichard Henderson tcg_gen_addi_i32(t, t, INT32_MAX); 7860d1d3aafSRichard Henderson 7870d1d3aafSRichard Henderson tcg_gen_movcond_i32(TCG_COND_LT, d, v, z, t, r); 7880d1d3aafSRichard Henderson } 7890d1d3aafSRichard Henderson 7904b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 7914b6edc0aSRichard Henderson { 7924b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7934b6edc0aSRichard Henderson TCGv t1, t2, shift; 7944b6edc0aSRichard Henderson 7954b6edc0aSRichard Henderson t1 = tcg_temp_new(); 7964b6edc0aSRichard Henderson t2 = tcg_temp_new(); 7974b6edc0aSRichard Henderson shift = tcg_temp_new(); 7984b6edc0aSRichard Henderson 7994b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 8004b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 8014b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 8024b6edc0aSRichard Henderson 8034b6edc0aSRichard Henderson /* 8044b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 8054b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 8064b6edc0aSRichard Henderson */ 8074b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 8084b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 8094b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 8104b6edc0aSRichard Henderson 8114b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 8124b6edc0aSRichard Henderson #else 8134b6edc0aSRichard Henderson g_assert_not_reached(); 8144b6edc0aSRichard Henderson #endif 8154b6edc0aSRichard Henderson } 8164b6edc0aSRichard Henderson 8174b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 8184b6edc0aSRichard Henderson { 8194b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 8204b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 8214b6edc0aSRichard Henderson #else 8224b6edc0aSRichard Henderson g_assert_not_reached(); 8234b6edc0aSRichard Henderson #endif 8244b6edc0aSRichard Henderson } 8254b6edc0aSRichard Henderson 8267d5ebd8fSRichard Henderson static void gen_op_pdistn(TCGv dst, TCGv_i64 src1, TCGv_i64 src2) 8277d5ebd8fSRichard Henderson { 8287d5ebd8fSRichard Henderson #ifdef TARGET_SPARC64 8297d5ebd8fSRichard Henderson gen_helper_pdist(dst, tcg_constant_i64(0), src1, src2); 8307d5ebd8fSRichard Henderson #else 8317d5ebd8fSRichard Henderson g_assert_not_reached(); 8327d5ebd8fSRichard Henderson #endif 8337d5ebd8fSRichard Henderson } 8347d5ebd8fSRichard Henderson 835a859602cSRichard Henderson static void gen_op_fmul8x16al(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 836a859602cSRichard Henderson { 837a859602cSRichard Henderson tcg_gen_ext16s_i32(src2, src2); 838a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 839a859602cSRichard Henderson } 840a859602cSRichard Henderson 841a859602cSRichard Henderson static void gen_op_fmul8x16au(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 842a859602cSRichard Henderson { 843a859602cSRichard Henderson tcg_gen_sari_i32(src2, src2, 16); 844a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 845a859602cSRichard Henderson } 846a859602cSRichard Henderson 847be8998e0SRichard Henderson static void gen_op_fmuld8ulx16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 848be8998e0SRichard Henderson { 849be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 850be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 851be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 852be8998e0SRichard Henderson 853be8998e0SRichard Henderson tcg_gen_ext8u_i32(t0, src1); 854be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 855be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 856be8998e0SRichard Henderson 857be8998e0SRichard Henderson tcg_gen_extract_i32(t1, src1, 16, 8); 858be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 859be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 860be8998e0SRichard Henderson 861be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 862be8998e0SRichard Henderson } 863be8998e0SRichard Henderson 864be8998e0SRichard Henderson static void gen_op_fmuld8sux16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 865be8998e0SRichard Henderson { 866be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 867be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 868be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 869be8998e0SRichard Henderson 870be8998e0SRichard Henderson /* 871be8998e0SRichard Henderson * The insn description talks about extracting the upper 8 bits 872be8998e0SRichard Henderson * of the signed 16-bit input rs1, performing the multiply, then 873be8998e0SRichard Henderson * shifting left by 8 bits. Instead, zap the lower 8 bits of 874be8998e0SRichard Henderson * the rs1 input, which avoids the need for two shifts. 875be8998e0SRichard Henderson */ 876be8998e0SRichard Henderson tcg_gen_ext16s_i32(t0, src1); 877be8998e0SRichard Henderson tcg_gen_andi_i32(t0, t0, ~0xff); 878be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 879be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 880be8998e0SRichard Henderson 881be8998e0SRichard Henderson tcg_gen_sextract_i32(t1, src1, 16, 16); 882be8998e0SRichard Henderson tcg_gen_andi_i32(t1, t1, ~0xff); 883be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 884be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 885be8998e0SRichard Henderson 886be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 887be8998e0SRichard Henderson } 888be8998e0SRichard Henderson 8897837185eSRichard Henderson #ifdef TARGET_SPARC64 8907837185eSRichard Henderson static void gen_vec_fchksm16(unsigned vece, TCGv_vec dst, 8917837185eSRichard Henderson TCGv_vec src1, TCGv_vec src2) 8927837185eSRichard Henderson { 8937837185eSRichard Henderson TCGv_vec a = tcg_temp_new_vec_matching(dst); 8947837185eSRichard Henderson TCGv_vec c = tcg_temp_new_vec_matching(dst); 8957837185eSRichard Henderson 8967837185eSRichard Henderson tcg_gen_add_vec(vece, a, src1, src2); 8977837185eSRichard Henderson tcg_gen_cmp_vec(TCG_COND_LTU, vece, c, a, src1); 8987837185eSRichard Henderson /* Vector cmp produces -1 for true, so subtract to add carry. */ 8997837185eSRichard Henderson tcg_gen_sub_vec(vece, dst, a, c); 9007837185eSRichard Henderson } 9017837185eSRichard Henderson 9027837185eSRichard Henderson static void gen_op_fchksm16(unsigned vece, uint32_t dofs, uint32_t aofs, 9037837185eSRichard Henderson uint32_t bofs, uint32_t oprsz, uint32_t maxsz) 9047837185eSRichard Henderson { 9057837185eSRichard Henderson static const TCGOpcode vecop_list[] = { 9067837185eSRichard Henderson INDEX_op_cmp_vec, INDEX_op_add_vec, INDEX_op_sub_vec, 9077837185eSRichard Henderson }; 9087837185eSRichard Henderson static const GVecGen3 op = { 9097837185eSRichard Henderson .fni8 = gen_helper_fchksm16, 9107837185eSRichard Henderson .fniv = gen_vec_fchksm16, 9117837185eSRichard Henderson .opt_opc = vecop_list, 9127837185eSRichard Henderson .vece = MO_16, 9137837185eSRichard Henderson }; 9147837185eSRichard Henderson tcg_gen_gvec_3(dofs, aofs, bofs, oprsz, maxsz, &op); 9157837185eSRichard Henderson } 916d6ff1ccbSRichard Henderson 917d6ff1ccbSRichard Henderson static void gen_vec_fmean16(unsigned vece, TCGv_vec dst, 918d6ff1ccbSRichard Henderson TCGv_vec src1, TCGv_vec src2) 919d6ff1ccbSRichard Henderson { 920d6ff1ccbSRichard Henderson TCGv_vec t = tcg_temp_new_vec_matching(dst); 921d6ff1ccbSRichard Henderson 922d6ff1ccbSRichard Henderson tcg_gen_or_vec(vece, t, src1, src2); 923d6ff1ccbSRichard Henderson tcg_gen_and_vec(vece, t, t, tcg_constant_vec_matching(dst, vece, 1)); 924d6ff1ccbSRichard Henderson tcg_gen_sari_vec(vece, src1, src1, 1); 925d6ff1ccbSRichard Henderson tcg_gen_sari_vec(vece, src2, src2, 1); 926d6ff1ccbSRichard Henderson tcg_gen_add_vec(vece, dst, src1, src2); 927d6ff1ccbSRichard Henderson tcg_gen_add_vec(vece, dst, dst, t); 928d6ff1ccbSRichard Henderson } 929d6ff1ccbSRichard Henderson 930d6ff1ccbSRichard Henderson static void gen_op_fmean16(unsigned vece, uint32_t dofs, uint32_t aofs, 931d6ff1ccbSRichard Henderson uint32_t bofs, uint32_t oprsz, uint32_t maxsz) 932d6ff1ccbSRichard Henderson { 933d6ff1ccbSRichard Henderson static const TCGOpcode vecop_list[] = { 934d6ff1ccbSRichard Henderson INDEX_op_add_vec, INDEX_op_sari_vec, 935d6ff1ccbSRichard Henderson }; 936d6ff1ccbSRichard Henderson static const GVecGen3 op = { 937d6ff1ccbSRichard Henderson .fni8 = gen_helper_fmean16, 938d6ff1ccbSRichard Henderson .fniv = gen_vec_fmean16, 939d6ff1ccbSRichard Henderson .opt_opc = vecop_list, 940d6ff1ccbSRichard Henderson .vece = MO_16, 941d6ff1ccbSRichard Henderson }; 942d6ff1ccbSRichard Henderson tcg_gen_gvec_3(dofs, aofs, bofs, oprsz, maxsz, &op); 943d6ff1ccbSRichard Henderson } 9447837185eSRichard Henderson #else 9457837185eSRichard Henderson #define gen_op_fchksm16 ({ qemu_build_not_reached(); NULL; }) 946d6ff1ccbSRichard Henderson #define gen_op_fmean16 ({ qemu_build_not_reached(); NULL; }) 9477837185eSRichard Henderson #endif 9487837185eSRichard Henderson 94989527e3aSRichard Henderson static void finishing_insn(DisasContext *dc) 95089527e3aSRichard Henderson { 95189527e3aSRichard Henderson /* 95289527e3aSRichard Henderson * From here, there is no future path through an unwinding exception. 95389527e3aSRichard Henderson * If the current insn cannot raise an exception, the computation of 95489527e3aSRichard Henderson * cpu_cond may be able to be elided. 95589527e3aSRichard Henderson */ 95689527e3aSRichard Henderson if (dc->cpu_cond_live) { 95789527e3aSRichard Henderson tcg_gen_discard_tl(cpu_cond); 95889527e3aSRichard Henderson dc->cpu_cond_live = false; 95989527e3aSRichard Henderson } 96089527e3aSRichard Henderson } 96189527e3aSRichard Henderson 9620c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 963fcf5ef2aSThomas Huth { 96400ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 96500ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 966533f042fSRichard Henderson TCGv c2 = tcg_constant_tl(dc->jump.c2); 967fcf5ef2aSThomas Huth 968533f042fSRichard Henderson tcg_gen_movcond_tl(dc->jump.cond, cpu_npc, dc->jump.c1, c2, npc0, npc1); 969fcf5ef2aSThomas Huth } 970fcf5ef2aSThomas Huth 971fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 972fcf5ef2aSThomas Huth have been set for a jump */ 9730c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 974fcf5ef2aSThomas Huth { 975fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 976fcf5ef2aSThomas Huth gen_generic_branch(dc); 97799c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 978fcf5ef2aSThomas Huth } 979fcf5ef2aSThomas Huth } 980fcf5ef2aSThomas Huth 9810c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 982fcf5ef2aSThomas Huth { 983633c4283SRichard Henderson if (dc->npc & 3) { 984633c4283SRichard Henderson switch (dc->npc) { 985633c4283SRichard Henderson case JUMP_PC: 986fcf5ef2aSThomas Huth gen_generic_branch(dc); 98799c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 988633c4283SRichard Henderson break; 989633c4283SRichard Henderson case DYNAMIC_PC: 990633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 991633c4283SRichard Henderson break; 992633c4283SRichard Henderson default: 993633c4283SRichard Henderson g_assert_not_reached(); 994633c4283SRichard Henderson } 995633c4283SRichard Henderson } else { 996fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 997fcf5ef2aSThomas Huth } 998fcf5ef2aSThomas Huth } 999fcf5ef2aSThomas Huth 10000c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1001fcf5ef2aSThomas Huth { 1002fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1003fcf5ef2aSThomas Huth save_npc(dc); 1004fcf5ef2aSThomas Huth } 1005fcf5ef2aSThomas Huth 1006fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1007fcf5ef2aSThomas Huth { 100889527e3aSRichard Henderson finishing_insn(dc); 1009fcf5ef2aSThomas Huth save_state(dc); 1010ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1011af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1012fcf5ef2aSThomas Huth } 1013fcf5ef2aSThomas Huth 1014186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1015fcf5ef2aSThomas Huth { 1016186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1017186e7890SRichard Henderson 1018186e7890SRichard Henderson e->next = dc->delay_excp_list; 1019186e7890SRichard Henderson dc->delay_excp_list = e; 1020186e7890SRichard Henderson 1021186e7890SRichard Henderson e->lab = gen_new_label(); 1022186e7890SRichard Henderson e->excp = excp; 1023186e7890SRichard Henderson e->pc = dc->pc; 1024186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1025186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1026186e7890SRichard Henderson e->npc = dc->npc; 1027186e7890SRichard Henderson 1028186e7890SRichard Henderson return e->lab; 1029186e7890SRichard Henderson } 1030186e7890SRichard Henderson 1031186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1032186e7890SRichard Henderson { 1033186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1034186e7890SRichard Henderson } 1035186e7890SRichard Henderson 1036186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1037186e7890SRichard Henderson { 1038186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1039186e7890SRichard Henderson TCGLabel *lab; 1040186e7890SRichard Henderson 1041186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1042186e7890SRichard Henderson 1043186e7890SRichard Henderson flush_cond(dc); 1044186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1045186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1046fcf5ef2aSThomas Huth } 1047fcf5ef2aSThomas Huth 10480c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1049fcf5ef2aSThomas Huth { 105089527e3aSRichard Henderson finishing_insn(dc); 105189527e3aSRichard Henderson 1052633c4283SRichard Henderson if (dc->npc & 3) { 1053633c4283SRichard Henderson switch (dc->npc) { 1054633c4283SRichard Henderson case JUMP_PC: 1055fcf5ef2aSThomas Huth gen_generic_branch(dc); 1056fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 105799c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1058633c4283SRichard Henderson break; 1059633c4283SRichard Henderson case DYNAMIC_PC: 1060633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1061fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1062633c4283SRichard Henderson dc->pc = dc->npc; 1063633c4283SRichard Henderson break; 1064633c4283SRichard Henderson default: 1065633c4283SRichard Henderson g_assert_not_reached(); 1066633c4283SRichard Henderson } 1067fcf5ef2aSThomas Huth } else { 1068fcf5ef2aSThomas Huth dc->pc = dc->npc; 1069fcf5ef2aSThomas Huth } 1070fcf5ef2aSThomas Huth } 1071fcf5ef2aSThomas Huth 1072fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1073fcf5ef2aSThomas Huth DisasContext *dc) 1074fcf5ef2aSThomas Huth { 1075b597eedcSRichard Henderson TCGv t1; 1076fcf5ef2aSThomas Huth 10772a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 1078c8507ebfSRichard Henderson cmp->c2 = 0; 10792a1905c7SRichard Henderson 10802a1905c7SRichard Henderson switch (cond & 7) { 10812a1905c7SRichard Henderson case 0x0: /* never */ 10822a1905c7SRichard Henderson cmp->cond = TCG_COND_NEVER; 1083c8507ebfSRichard Henderson cmp->c1 = tcg_constant_tl(0); 1084fcf5ef2aSThomas Huth break; 10852a1905c7SRichard Henderson 10862a1905c7SRichard Henderson case 0x1: /* eq: Z */ 10872a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 10882a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 10892a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_Z); 10902a1905c7SRichard Henderson } else { 10912a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, cpu_icc_Z); 10922a1905c7SRichard Henderson } 10932a1905c7SRichard Henderson break; 10942a1905c7SRichard Henderson 10952a1905c7SRichard Henderson case 0x2: /* le: Z | (N ^ V) */ 10962a1905c7SRichard Henderson /* 10972a1905c7SRichard Henderson * Simplify: 10982a1905c7SRichard Henderson * cc_Z || (N ^ V) < 0 NE 10992a1905c7SRichard Henderson * cc_Z && !((N ^ V) < 0) EQ 11002a1905c7SRichard Henderson * cc_Z & ~((N ^ V) >> TLB) EQ 11012a1905c7SRichard Henderson */ 11022a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 11032a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 11042a1905c7SRichard Henderson tcg_gen_sextract_tl(t1, t1, xcc ? 63 : 31, 1); 11052a1905c7SRichard Henderson tcg_gen_andc_tl(t1, xcc ? cpu_cc_Z : cpu_icc_Z, t1); 11062a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 11072a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 11082a1905c7SRichard Henderson } 11092a1905c7SRichard Henderson break; 11102a1905c7SRichard Henderson 11112a1905c7SRichard Henderson case 0x3: /* lt: N ^ V */ 11122a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 11132a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 11142a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 11152a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, t1); 11162a1905c7SRichard Henderson } 11172a1905c7SRichard Henderson break; 11182a1905c7SRichard Henderson 11192a1905c7SRichard Henderson case 0x4: /* leu: Z | C */ 11202a1905c7SRichard Henderson /* 11212a1905c7SRichard Henderson * Simplify: 11222a1905c7SRichard Henderson * cc_Z == 0 || cc_C != 0 NE 11232a1905c7SRichard Henderson * cc_Z != 0 && cc_C == 0 EQ 11242a1905c7SRichard Henderson * cc_Z & (cc_C ? 0 : -1) EQ 11252a1905c7SRichard Henderson * cc_Z & (cc_C - 1) EQ 11262a1905c7SRichard Henderson */ 11272a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 11282a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11292a1905c7SRichard Henderson tcg_gen_subi_tl(t1, cpu_cc_C, 1); 11302a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_cc_Z); 11312a1905c7SRichard Henderson } else { 11322a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 11332a1905c7SRichard Henderson tcg_gen_subi_tl(t1, t1, 1); 11342a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_icc_Z); 11352a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 11362a1905c7SRichard Henderson } 11372a1905c7SRichard Henderson break; 11382a1905c7SRichard Henderson 11392a1905c7SRichard Henderson case 0x5: /* ltu: C */ 11402a1905c7SRichard Henderson cmp->cond = TCG_COND_NE; 11412a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11422a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_C); 11432a1905c7SRichard Henderson } else { 11442a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 11452a1905c7SRichard Henderson } 11462a1905c7SRichard Henderson break; 11472a1905c7SRichard Henderson 11482a1905c7SRichard Henderson case 0x6: /* neg: N */ 11492a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 11502a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11512a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_N); 11522a1905c7SRichard Henderson } else { 11532a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_N); 11542a1905c7SRichard Henderson } 11552a1905c7SRichard Henderson break; 11562a1905c7SRichard Henderson 11572a1905c7SRichard Henderson case 0x7: /* vs: V */ 11582a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 11592a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11602a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_V); 11612a1905c7SRichard Henderson } else { 11622a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_V); 11632a1905c7SRichard Henderson } 11642a1905c7SRichard Henderson break; 11652a1905c7SRichard Henderson } 11662a1905c7SRichard Henderson if (cond & 8) { 11672a1905c7SRichard Henderson cmp->cond = tcg_invert_cond(cmp->cond); 1168fcf5ef2aSThomas Huth } 1169fcf5ef2aSThomas Huth } 1170fcf5ef2aSThomas Huth 1171fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1172fcf5ef2aSThomas Huth { 1173d8c5b92fSRichard Henderson TCGv_i32 fcc = cpu_fcc[cc]; 1174d8c5b92fSRichard Henderson TCGv_i32 c1 = fcc; 1175d8c5b92fSRichard Henderson int c2 = 0; 1176d8c5b92fSRichard Henderson TCGCond tcond; 1177fcf5ef2aSThomas Huth 1178d8c5b92fSRichard Henderson /* 1179d8c5b92fSRichard Henderson * FCC values: 1180d8c5b92fSRichard Henderson * 0 = 1181d8c5b92fSRichard Henderson * 1 < 1182d8c5b92fSRichard Henderson * 2 > 1183d8c5b92fSRichard Henderson * 3 unordered 1184d8c5b92fSRichard Henderson */ 1185d8c5b92fSRichard Henderson switch (cond & 7) { 1186d8c5b92fSRichard Henderson case 0x0: /* fbn */ 1187d8c5b92fSRichard Henderson tcond = TCG_COND_NEVER; 1188fcf5ef2aSThomas Huth break; 1189d8c5b92fSRichard Henderson case 0x1: /* fbne : !0 */ 1190d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1191fcf5ef2aSThomas Huth break; 1192d8c5b92fSRichard Henderson case 0x2: /* fblg : 1 or 2 */ 1193d8c5b92fSRichard Henderson /* fcc in {1,2} - 1 -> fcc in {0,1} */ 1194d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1195d8c5b92fSRichard Henderson tcg_gen_addi_i32(c1, fcc, -1); 1196d8c5b92fSRichard Henderson c2 = 1; 1197d8c5b92fSRichard Henderson tcond = TCG_COND_LEU; 1198fcf5ef2aSThomas Huth break; 1199d8c5b92fSRichard Henderson case 0x3: /* fbul : 1 or 3 */ 1200d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1201d8c5b92fSRichard Henderson tcg_gen_andi_i32(c1, fcc, 1); 1202d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1203d8c5b92fSRichard Henderson break; 1204d8c5b92fSRichard Henderson case 0x4: /* fbl : 1 */ 1205d8c5b92fSRichard Henderson c2 = 1; 1206d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1207d8c5b92fSRichard Henderson break; 1208d8c5b92fSRichard Henderson case 0x5: /* fbug : 2 or 3 */ 1209d8c5b92fSRichard Henderson c2 = 2; 1210d8c5b92fSRichard Henderson tcond = TCG_COND_GEU; 1211d8c5b92fSRichard Henderson break; 1212d8c5b92fSRichard Henderson case 0x6: /* fbg : 2 */ 1213d8c5b92fSRichard Henderson c2 = 2; 1214d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1215d8c5b92fSRichard Henderson break; 1216d8c5b92fSRichard Henderson case 0x7: /* fbu : 3 */ 1217d8c5b92fSRichard Henderson c2 = 3; 1218d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1219fcf5ef2aSThomas Huth break; 1220fcf5ef2aSThomas Huth } 1221d8c5b92fSRichard Henderson if (cond & 8) { 1222d8c5b92fSRichard Henderson tcond = tcg_invert_cond(tcond); 1223fcf5ef2aSThomas Huth } 1224d8c5b92fSRichard Henderson 1225d8c5b92fSRichard Henderson cmp->cond = tcond; 1226d8c5b92fSRichard Henderson cmp->c2 = c2; 1227d8c5b92fSRichard Henderson cmp->c1 = tcg_temp_new(); 1228d8c5b92fSRichard Henderson tcg_gen_extu_i32_tl(cmp->c1, c1); 1229fcf5ef2aSThomas Huth } 1230fcf5ef2aSThomas Huth 12312c4f56c9SRichard Henderson static bool gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 12322c4f56c9SRichard Henderson { 12332c4f56c9SRichard Henderson static const TCGCond cond_reg[4] = { 1234ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1235fcf5ef2aSThomas Huth TCG_COND_EQ, 1236fcf5ef2aSThomas Huth TCG_COND_LE, 1237fcf5ef2aSThomas Huth TCG_COND_LT, 1238fcf5ef2aSThomas Huth }; 12392c4f56c9SRichard Henderson TCGCond tcond; 1240fcf5ef2aSThomas Huth 12412c4f56c9SRichard Henderson if ((cond & 3) == 0) { 12422c4f56c9SRichard Henderson return false; 12432c4f56c9SRichard Henderson } 12442c4f56c9SRichard Henderson tcond = cond_reg[cond & 3]; 12452c4f56c9SRichard Henderson if (cond & 4) { 12462c4f56c9SRichard Henderson tcond = tcg_invert_cond(tcond); 12472c4f56c9SRichard Henderson } 12482c4f56c9SRichard Henderson 12492c4f56c9SRichard Henderson cmp->cond = tcond; 1250816f89b7SRichard Henderson cmp->c1 = tcg_temp_new(); 1251c8507ebfSRichard Henderson cmp->c2 = 0; 1252816f89b7SRichard Henderson tcg_gen_mov_tl(cmp->c1, r_src); 12532c4f56c9SRichard Henderson return true; 1254fcf5ef2aSThomas Huth } 1255fcf5ef2aSThomas Huth 1256baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1257baf3dbf2SRichard Henderson { 12583590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(0), tcg_env, 12593590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1260baf3dbf2SRichard Henderson } 1261baf3dbf2SRichard Henderson 1262baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1263baf3dbf2SRichard Henderson { 1264baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1265baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1266baf3dbf2SRichard Henderson } 1267baf3dbf2SRichard Henderson 1268baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1269baf3dbf2SRichard Henderson { 1270baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1271daf457d4SRichard Henderson tcg_gen_xori_i32(dst, src, 1u << 31); 1272baf3dbf2SRichard Henderson } 1273baf3dbf2SRichard Henderson 1274baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1275baf3dbf2SRichard Henderson { 1276baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1277daf457d4SRichard Henderson tcg_gen_andi_i32(dst, src, ~(1u << 31)); 1278baf3dbf2SRichard Henderson } 1279baf3dbf2SRichard Henderson 1280c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1281c6d83e4fSRichard Henderson { 1282c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1283c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1284c6d83e4fSRichard Henderson } 1285c6d83e4fSRichard Henderson 1286c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1287c6d83e4fSRichard Henderson { 1288c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1289daf457d4SRichard Henderson tcg_gen_xori_i64(dst, src, 1ull << 63); 1290c6d83e4fSRichard Henderson } 1291c6d83e4fSRichard Henderson 1292c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1293c6d83e4fSRichard Henderson { 1294c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1295daf457d4SRichard Henderson tcg_gen_andi_i64(dst, src, ~(1ull << 63)); 1296daf457d4SRichard Henderson } 1297daf457d4SRichard Henderson 1298daf457d4SRichard Henderson static void gen_op_fnegq(TCGv_i128 dst, TCGv_i128 src) 1299daf457d4SRichard Henderson { 1300daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1301daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1302daf457d4SRichard Henderson 1303daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1304daf457d4SRichard Henderson tcg_gen_xori_i64(h, h, 1ull << 63); 1305daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1306daf457d4SRichard Henderson } 1307daf457d4SRichard Henderson 1308daf457d4SRichard Henderson static void gen_op_fabsq(TCGv_i128 dst, TCGv_i128 src) 1309daf457d4SRichard Henderson { 1310daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1311daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1312daf457d4SRichard Henderson 1313daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1314daf457d4SRichard Henderson tcg_gen_andi_i64(h, h, ~(1ull << 63)); 1315daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1316c6d83e4fSRichard Henderson } 1317c6d83e4fSRichard Henderson 13184fd71d19SRichard Henderson static void gen_op_fmadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 13194fd71d19SRichard Henderson { 13204fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(0)); 13214fd71d19SRichard Henderson } 13224fd71d19SRichard Henderson 13234fd71d19SRichard Henderson static void gen_op_fmaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 13244fd71d19SRichard Henderson { 13254fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(0)); 13264fd71d19SRichard Henderson } 13274fd71d19SRichard Henderson 13284fd71d19SRichard Henderson static void gen_op_fmsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 13294fd71d19SRichard Henderson { 13304fd71d19SRichard Henderson int op = float_muladd_negate_c; 13314fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13324fd71d19SRichard Henderson } 13334fd71d19SRichard Henderson 13344fd71d19SRichard Henderson static void gen_op_fmsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 13354fd71d19SRichard Henderson { 13364fd71d19SRichard Henderson int op = float_muladd_negate_c; 13374fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13384fd71d19SRichard Henderson } 13394fd71d19SRichard Henderson 13404fd71d19SRichard Henderson static void gen_op_fnmsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 13414fd71d19SRichard Henderson { 13424fd71d19SRichard Henderson int op = float_muladd_negate_c | float_muladd_negate_result; 13434fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13444fd71d19SRichard Henderson } 13454fd71d19SRichard Henderson 13464fd71d19SRichard Henderson static void gen_op_fnmsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 13474fd71d19SRichard Henderson { 13484fd71d19SRichard Henderson int op = float_muladd_negate_c | float_muladd_negate_result; 13494fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13504fd71d19SRichard Henderson } 13514fd71d19SRichard Henderson 13524fd71d19SRichard Henderson static void gen_op_fnmadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 13534fd71d19SRichard Henderson { 13544fd71d19SRichard Henderson int op = float_muladd_negate_result; 13554fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13564fd71d19SRichard Henderson } 13574fd71d19SRichard Henderson 13584fd71d19SRichard Henderson static void gen_op_fnmaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 13594fd71d19SRichard Henderson { 13604fd71d19SRichard Henderson int op = float_muladd_negate_result; 13614fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13624fd71d19SRichard Henderson } 13634fd71d19SRichard Henderson 13643d50b728SRichard Henderson /* Use muladd to compute (1 * src1) + src2 / 2 with one rounding. */ 13653d50b728SRichard Henderson static void gen_op_fhadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2) 13663d50b728SRichard Henderson { 13673d50b728SRichard Henderson TCGv_i32 one = tcg_constant_i32(float32_one); 13683d50b728SRichard Henderson int op = float_muladd_halve_result; 13693d50b728SRichard Henderson gen_helper_fmadds(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13703d50b728SRichard Henderson } 13713d50b728SRichard Henderson 13723d50b728SRichard Henderson static void gen_op_fhaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2) 13733d50b728SRichard Henderson { 13743d50b728SRichard Henderson TCGv_i64 one = tcg_constant_i64(float64_one); 13753d50b728SRichard Henderson int op = float_muladd_halve_result; 13763d50b728SRichard Henderson gen_helper_fmaddd(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13773d50b728SRichard Henderson } 13783d50b728SRichard Henderson 13793d50b728SRichard Henderson /* Use muladd to compute (1 * src1) - src2 / 2 with one rounding. */ 13803d50b728SRichard Henderson static void gen_op_fhsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2) 13813d50b728SRichard Henderson { 13823d50b728SRichard Henderson TCGv_i32 one = tcg_constant_i32(float32_one); 13833d50b728SRichard Henderson int op = float_muladd_negate_c | float_muladd_halve_result; 13843d50b728SRichard Henderson gen_helper_fmadds(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13853d50b728SRichard Henderson } 13863d50b728SRichard Henderson 13873d50b728SRichard Henderson static void gen_op_fhsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2) 13883d50b728SRichard Henderson { 13893d50b728SRichard Henderson TCGv_i64 one = tcg_constant_i64(float64_one); 13903d50b728SRichard Henderson int op = float_muladd_negate_c | float_muladd_halve_result; 13913d50b728SRichard Henderson gen_helper_fmaddd(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13923d50b728SRichard Henderson } 13933d50b728SRichard Henderson 13943d50b728SRichard Henderson /* Use muladd to compute -((1 * src1) + src2 / 2) with one rounding. */ 13953d50b728SRichard Henderson static void gen_op_fnhadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2) 13963d50b728SRichard Henderson { 13973d50b728SRichard Henderson TCGv_i32 one = tcg_constant_i32(float32_one); 13983d50b728SRichard Henderson int op = float_muladd_negate_result | float_muladd_halve_result; 13993d50b728SRichard Henderson gen_helper_fmadds(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 14003d50b728SRichard Henderson } 14013d50b728SRichard Henderson 14023d50b728SRichard Henderson static void gen_op_fnhaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2) 14033d50b728SRichard Henderson { 14043d50b728SRichard Henderson TCGv_i64 one = tcg_constant_i64(float64_one); 14053d50b728SRichard Henderson int op = float_muladd_negate_result | float_muladd_halve_result; 14063d50b728SRichard Henderson gen_helper_fmaddd(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 14073d50b728SRichard Henderson } 14083d50b728SRichard Henderson 14093590f01eSRichard Henderson static void gen_op_fpexception_im(DisasContext *dc, int ftt) 1410fcf5ef2aSThomas Huth { 14113590f01eSRichard Henderson /* 14123590f01eSRichard Henderson * CEXC is only set when succesfully completing an FPop, 14133590f01eSRichard Henderson * or when raising FSR_FTT_IEEE_EXCP, i.e. check_ieee_exception. 14143590f01eSRichard Henderson * Thus we can simply store FTT into this field. 14153590f01eSRichard Henderson */ 14163590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(ftt), tcg_env, 14173590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1418fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1419fcf5ef2aSThomas Huth } 1420fcf5ef2aSThomas Huth 1421fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1422fcf5ef2aSThomas Huth { 1423fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1424fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1425fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1426fcf5ef2aSThomas Huth return 1; 1427fcf5ef2aSThomas Huth } 1428fcf5ef2aSThomas Huth #endif 1429fcf5ef2aSThomas Huth return 0; 1430fcf5ef2aSThomas Huth } 1431fcf5ef2aSThomas Huth 1432fcf5ef2aSThomas Huth /* asi moves */ 1433fcf5ef2aSThomas Huth typedef enum { 1434fcf5ef2aSThomas Huth GET_ASI_HELPER, 1435fcf5ef2aSThomas Huth GET_ASI_EXCP, 1436fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1437fcf5ef2aSThomas Huth GET_ASI_DTWINX, 14382786a3f8SRichard Henderson GET_ASI_CODE, 1439fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1440fcf5ef2aSThomas Huth GET_ASI_SHORT, 1441fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1442fcf5ef2aSThomas Huth GET_ASI_BFILL, 1443fcf5ef2aSThomas Huth } ASIType; 1444fcf5ef2aSThomas Huth 1445fcf5ef2aSThomas Huth typedef struct { 1446fcf5ef2aSThomas Huth ASIType type; 1447fcf5ef2aSThomas Huth int asi; 1448fcf5ef2aSThomas Huth int mem_idx; 144914776ab5STony Nguyen MemOp memop; 1450fcf5ef2aSThomas Huth } DisasASI; 1451fcf5ef2aSThomas Huth 1452811cc0b0SRichard Henderson /* 1453811cc0b0SRichard Henderson * Build DisasASI. 1454811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1455811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1456811cc0b0SRichard Henderson */ 1457811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1458fcf5ef2aSThomas Huth { 1459fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1460fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1461fcf5ef2aSThomas Huth 1462811cc0b0SRichard Henderson if (asi == -1) { 1463811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1464811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1465811cc0b0SRichard Henderson goto done; 1466811cc0b0SRichard Henderson } 1467811cc0b0SRichard Henderson 1468fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1469fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1470811cc0b0SRichard Henderson if (asi < 0) { 1471fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1472fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1473fcf5ef2aSThomas Huth } else if (supervisor(dc) 1474fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1475fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1476fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1477fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1478fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1479fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1480fcf5ef2aSThomas Huth switch (asi) { 1481fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1482fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1483fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1484fcf5ef2aSThomas Huth break; 1485fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1486fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1487fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1488fcf5ef2aSThomas Huth break; 14892786a3f8SRichard Henderson case ASI_USERTXT: /* User text access */ 14902786a3f8SRichard Henderson mem_idx = MMU_USER_IDX; 14912786a3f8SRichard Henderson type = GET_ASI_CODE; 14922786a3f8SRichard Henderson break; 14932786a3f8SRichard Henderson case ASI_KERNELTXT: /* Supervisor text access */ 14942786a3f8SRichard Henderson mem_idx = MMU_KERNEL_IDX; 14952786a3f8SRichard Henderson type = GET_ASI_CODE; 14962786a3f8SRichard Henderson break; 1497fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1498fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1499fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1500fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1501fcf5ef2aSThomas Huth break; 1502fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1503fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1504fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1505fcf5ef2aSThomas Huth break; 1506fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1507fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1508fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1509fcf5ef2aSThomas Huth break; 1510fcf5ef2aSThomas Huth } 15116e10f37cSKONRAD Frederic 15126e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 15136e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 15146e10f37cSKONRAD Frederic */ 15156e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1516fcf5ef2aSThomas Huth } else { 1517fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1518fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1519fcf5ef2aSThomas Huth } 1520fcf5ef2aSThomas Huth #else 1521811cc0b0SRichard Henderson if (asi < 0) { 1522fcf5ef2aSThomas Huth asi = dc->asi; 1523fcf5ef2aSThomas Huth } 1524fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1525fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1526fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1527fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1528fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1529fcf5ef2aSThomas Huth done properly in the helper. */ 1530fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1531fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1532fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1533fcf5ef2aSThomas Huth } else { 1534fcf5ef2aSThomas Huth switch (asi) { 1535fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1536fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1537fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1538fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1539fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1540fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1541fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1542fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1543fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1544fcf5ef2aSThomas Huth break; 1545fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1546fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1547fcf5ef2aSThomas Huth case ASI_TWINX_N: 1548fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1549fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1550fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 15519a10756dSArtyom Tarasenko if (hypervisor(dc)) { 155284f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 15539a10756dSArtyom Tarasenko } else { 1554fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 15559a10756dSArtyom Tarasenko } 1556fcf5ef2aSThomas Huth break; 1557fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1558fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1559fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1560fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1561fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1562fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1563fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1564fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1565fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1566fcf5ef2aSThomas Huth break; 1567fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1568fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1569fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1570fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1571fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1572fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1573fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1574fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1575fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1576fcf5ef2aSThomas Huth break; 1577fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1578fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1579fcf5ef2aSThomas Huth case ASI_TWINX_S: 1580fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1581fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1582fcf5ef2aSThomas Huth case ASI_BLK_S: 1583fcf5ef2aSThomas Huth case ASI_BLK_SL: 1584fcf5ef2aSThomas Huth case ASI_FL8_S: 1585fcf5ef2aSThomas Huth case ASI_FL8_SL: 1586fcf5ef2aSThomas Huth case ASI_FL16_S: 1587fcf5ef2aSThomas Huth case ASI_FL16_SL: 1588fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1589fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1590fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1591fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1592fcf5ef2aSThomas Huth } 1593fcf5ef2aSThomas Huth break; 1594fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1595fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1596fcf5ef2aSThomas Huth case ASI_TWINX_P: 1597fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1598fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1599fcf5ef2aSThomas Huth case ASI_BLK_P: 1600fcf5ef2aSThomas Huth case ASI_BLK_PL: 1601fcf5ef2aSThomas Huth case ASI_FL8_P: 1602fcf5ef2aSThomas Huth case ASI_FL8_PL: 1603fcf5ef2aSThomas Huth case ASI_FL16_P: 1604fcf5ef2aSThomas Huth case ASI_FL16_PL: 1605fcf5ef2aSThomas Huth break; 1606fcf5ef2aSThomas Huth } 1607fcf5ef2aSThomas Huth switch (asi) { 1608fcf5ef2aSThomas Huth case ASI_REAL: 1609fcf5ef2aSThomas Huth case ASI_REAL_IO: 1610fcf5ef2aSThomas Huth case ASI_REAL_L: 1611fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1612fcf5ef2aSThomas Huth case ASI_N: 1613fcf5ef2aSThomas Huth case ASI_NL: 1614fcf5ef2aSThomas Huth case ASI_AIUP: 1615fcf5ef2aSThomas Huth case ASI_AIUPL: 1616fcf5ef2aSThomas Huth case ASI_AIUS: 1617fcf5ef2aSThomas Huth case ASI_AIUSL: 1618fcf5ef2aSThomas Huth case ASI_S: 1619fcf5ef2aSThomas Huth case ASI_SL: 1620fcf5ef2aSThomas Huth case ASI_P: 1621fcf5ef2aSThomas Huth case ASI_PL: 1622fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1623fcf5ef2aSThomas Huth break; 1624fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1625fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1626fcf5ef2aSThomas Huth case ASI_TWINX_N: 1627fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1628fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1629fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1630fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1631fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1632fcf5ef2aSThomas Huth case ASI_TWINX_P: 1633fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1634fcf5ef2aSThomas Huth case ASI_TWINX_S: 1635fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1636fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1637fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1638fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1639fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1640fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1641fcf5ef2aSThomas Huth break; 1642fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1643fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1644fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1645fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1646fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1647fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1648fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1649fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1650fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1651fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1652fcf5ef2aSThomas Huth case ASI_BLK_S: 1653fcf5ef2aSThomas Huth case ASI_BLK_SL: 1654fcf5ef2aSThomas Huth case ASI_BLK_P: 1655fcf5ef2aSThomas Huth case ASI_BLK_PL: 1656fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1657fcf5ef2aSThomas Huth break; 1658fcf5ef2aSThomas Huth case ASI_FL8_S: 1659fcf5ef2aSThomas Huth case ASI_FL8_SL: 1660fcf5ef2aSThomas Huth case ASI_FL8_P: 1661fcf5ef2aSThomas Huth case ASI_FL8_PL: 1662fcf5ef2aSThomas Huth memop = MO_UB; 1663fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1664fcf5ef2aSThomas Huth break; 1665fcf5ef2aSThomas Huth case ASI_FL16_S: 1666fcf5ef2aSThomas Huth case ASI_FL16_SL: 1667fcf5ef2aSThomas Huth case ASI_FL16_P: 1668fcf5ef2aSThomas Huth case ASI_FL16_PL: 1669fcf5ef2aSThomas Huth memop = MO_TEUW; 1670fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1671fcf5ef2aSThomas Huth break; 1672fcf5ef2aSThomas Huth } 1673fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1674fcf5ef2aSThomas Huth if (asi & 8) { 1675fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1676fcf5ef2aSThomas Huth } 1677fcf5ef2aSThomas Huth } 1678fcf5ef2aSThomas Huth #endif 1679fcf5ef2aSThomas Huth 1680811cc0b0SRichard Henderson done: 1681fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1682fcf5ef2aSThomas Huth } 1683fcf5ef2aSThomas Huth 1684a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1685a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 1686a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1687a76779eeSRichard Henderson { 1688a76779eeSRichard Henderson g_assert_not_reached(); 1689a76779eeSRichard Henderson } 1690a76779eeSRichard Henderson 1691a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 1692a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1693a76779eeSRichard Henderson { 1694a76779eeSRichard Henderson g_assert_not_reached(); 1695a76779eeSRichard Henderson } 1696a76779eeSRichard Henderson #endif 1697a76779eeSRichard Henderson 169842071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1699fcf5ef2aSThomas Huth { 1700c03a0fd1SRichard Henderson switch (da->type) { 1701fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1702fcf5ef2aSThomas Huth break; 1703fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 1704fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1705fcf5ef2aSThomas Huth break; 1706fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1707c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 1708fcf5ef2aSThomas Huth break; 17092786a3f8SRichard Henderson 17102786a3f8SRichard Henderson case GET_ASI_CODE: 17112786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 17122786a3f8SRichard Henderson { 17132786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 17142786a3f8SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 17152786a3f8SRichard Henderson 17162786a3f8SRichard Henderson gen_helper_ld_code(t64, tcg_env, addr, tcg_constant_i32(oi)); 17172786a3f8SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 17182786a3f8SRichard Henderson } 17192786a3f8SRichard Henderson break; 17202786a3f8SRichard Henderson #else 17212786a3f8SRichard Henderson g_assert_not_reached(); 17222786a3f8SRichard Henderson #endif 17232786a3f8SRichard Henderson 1724fcf5ef2aSThomas Huth default: 1725fcf5ef2aSThomas Huth { 1726c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1727c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1728fcf5ef2aSThomas Huth 1729fcf5ef2aSThomas Huth save_state(dc); 1730fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1731ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 1732fcf5ef2aSThomas Huth #else 1733fcf5ef2aSThomas Huth { 1734fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1735ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 1736fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 1737fcf5ef2aSThomas Huth } 1738fcf5ef2aSThomas Huth #endif 1739fcf5ef2aSThomas Huth } 1740fcf5ef2aSThomas Huth break; 1741fcf5ef2aSThomas Huth } 1742fcf5ef2aSThomas Huth } 1743fcf5ef2aSThomas Huth 174442071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 1745c03a0fd1SRichard Henderson { 1746c03a0fd1SRichard Henderson switch (da->type) { 1747fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1748fcf5ef2aSThomas Huth break; 1749c03a0fd1SRichard Henderson 1750fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 1751c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 1752fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1753fcf5ef2aSThomas Huth break; 1754c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 17553390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 17563390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 1757fcf5ef2aSThomas Huth break; 1758c03a0fd1SRichard Henderson } 1759c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 1760c03a0fd1SRichard Henderson /* fall through */ 1761c03a0fd1SRichard Henderson 1762c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1763c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 1764c03a0fd1SRichard Henderson break; 1765c03a0fd1SRichard Henderson 1766fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 1767c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 176898271007SRichard Henderson /* 176998271007SRichard Henderson * Copy 32 bytes from the address in SRC to ADDR. 177098271007SRichard Henderson * 177198271007SRichard Henderson * From Ross RT625 hyperSPARC manual, section 4.6: 177298271007SRichard Henderson * "Block Copy and Block Fill will work only on cache line boundaries." 177398271007SRichard Henderson * 177498271007SRichard Henderson * It does not specify if an unaliged address is truncated or trapped. 177598271007SRichard Henderson * Previous qemu behaviour was to truncate to 4 byte alignment, which 177698271007SRichard Henderson * is obviously wrong. The only place I can see this used is in the 177798271007SRichard Henderson * Linux kernel which begins with page alignment, advancing by 32, 177898271007SRichard Henderson * so is always aligned. Assume truncation as the simpler option. 177998271007SRichard Henderson * 178098271007SRichard Henderson * Since the loads and stores are paired, allow the copy to happen 178198271007SRichard Henderson * in the host endianness. The copy need not be atomic. 178298271007SRichard Henderson */ 1783fcf5ef2aSThomas Huth { 178498271007SRichard Henderson MemOp mop = MO_128 | MO_ATOM_IFALIGN_PAIR; 1785fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 1786fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 178798271007SRichard Henderson TCGv_i128 tmp = tcg_temp_new_i128(); 1788fcf5ef2aSThomas Huth 178998271007SRichard Henderson tcg_gen_andi_tl(saddr, src, -32); 179098271007SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 179198271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 179298271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 179398271007SRichard Henderson tcg_gen_addi_tl(saddr, saddr, 16); 179498271007SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 179598271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 179698271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 1797fcf5ef2aSThomas Huth } 1798fcf5ef2aSThomas Huth break; 1799c03a0fd1SRichard Henderson 1800fcf5ef2aSThomas Huth default: 1801fcf5ef2aSThomas Huth { 1802c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1803c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1804fcf5ef2aSThomas Huth 1805fcf5ef2aSThomas Huth save_state(dc); 1806fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1807ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 1808fcf5ef2aSThomas Huth #else 1809fcf5ef2aSThomas Huth { 1810fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1811fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 1812ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1813fcf5ef2aSThomas Huth } 1814fcf5ef2aSThomas Huth #endif 1815fcf5ef2aSThomas Huth 1816fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 1817fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1818fcf5ef2aSThomas Huth } 1819fcf5ef2aSThomas Huth break; 1820fcf5ef2aSThomas Huth } 1821fcf5ef2aSThomas Huth } 1822fcf5ef2aSThomas Huth 1823dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 1824c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 1825c03a0fd1SRichard Henderson { 1826c03a0fd1SRichard Henderson switch (da->type) { 1827c03a0fd1SRichard Henderson case GET_ASI_EXCP: 1828c03a0fd1SRichard Henderson break; 1829c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1830dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 1831dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1832c03a0fd1SRichard Henderson break; 1833c03a0fd1SRichard Henderson default: 1834c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 1835c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 1836c03a0fd1SRichard Henderson break; 1837c03a0fd1SRichard Henderson } 1838c03a0fd1SRichard Henderson } 1839c03a0fd1SRichard Henderson 1840d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 1841c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 1842c03a0fd1SRichard Henderson { 1843c03a0fd1SRichard Henderson switch (da->type) { 1844fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1845c03a0fd1SRichard Henderson return; 1846fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1847c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 1848c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1849fcf5ef2aSThomas Huth break; 1850fcf5ef2aSThomas Huth default: 1851fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 1852fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 1853fcf5ef2aSThomas Huth break; 1854fcf5ef2aSThomas Huth } 1855fcf5ef2aSThomas Huth } 1856fcf5ef2aSThomas Huth 1857cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1858c03a0fd1SRichard Henderson { 1859c03a0fd1SRichard Henderson switch (da->type) { 1860fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1861fcf5ef2aSThomas Huth break; 1862fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1863cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 1864cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 1865fcf5ef2aSThomas Huth break; 1866fcf5ef2aSThomas Huth default: 18673db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 18683db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 1869af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 1870ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 18713db010c3SRichard Henderson } else { 1872c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 187300ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 18743db010c3SRichard Henderson TCGv_i64 s64, t64; 18753db010c3SRichard Henderson 18763db010c3SRichard Henderson save_state(dc); 18773db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 1878ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 18793db010c3SRichard Henderson 188000ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 1881ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 18823db010c3SRichard Henderson 18833db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 18843db010c3SRichard Henderson 18853db010c3SRichard Henderson /* End the TB. */ 18863db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 18873db010c3SRichard Henderson } 1888fcf5ef2aSThomas Huth break; 1889fcf5ef2aSThomas Huth } 1890fcf5ef2aSThomas Huth } 1891fcf5ef2aSThomas Huth 1892287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 18933259b9e2SRichard Henderson TCGv addr, int rd) 1894fcf5ef2aSThomas Huth { 18953259b9e2SRichard Henderson MemOp memop = da->memop; 18963259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1897fcf5ef2aSThomas Huth TCGv_i32 d32; 18981210a036SRichard Henderson TCGv_i64 d64, l64; 1899287b1152SRichard Henderson TCGv addr_tmp; 1900fcf5ef2aSThomas Huth 19013259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 19023259b9e2SRichard Henderson if (size == MO_128) { 19033259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 19043259b9e2SRichard Henderson } 19053259b9e2SRichard Henderson 19063259b9e2SRichard Henderson switch (da->type) { 1907fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1908fcf5ef2aSThomas Huth break; 1909fcf5ef2aSThomas Huth 1910fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 19113259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1912fcf5ef2aSThomas Huth switch (size) { 19133259b9e2SRichard Henderson case MO_32: 1914388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 19153259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 1916fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1917fcf5ef2aSThomas Huth break; 19183259b9e2SRichard Henderson 19193259b9e2SRichard Henderson case MO_64: 19201210a036SRichard Henderson d64 = tcg_temp_new_i64(); 19211210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 19221210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1923fcf5ef2aSThomas Huth break; 19243259b9e2SRichard Henderson 19253259b9e2SRichard Henderson case MO_128: 1926fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 19271210a036SRichard Henderson l64 = tcg_temp_new_i64(); 19283259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 1929287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1930287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 19311210a036SRichard Henderson tcg_gen_qemu_ld_i64(l64, addr_tmp, da->mem_idx, memop); 19321210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 19331210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l64); 1934fcf5ef2aSThomas Huth break; 1935fcf5ef2aSThomas Huth default: 1936fcf5ef2aSThomas Huth g_assert_not_reached(); 1937fcf5ef2aSThomas Huth } 1938fcf5ef2aSThomas Huth break; 1939fcf5ef2aSThomas Huth 1940fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1941fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 19423259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1943fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1944287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 19451210a036SRichard Henderson d64 = tcg_temp_new_i64(); 1946287b1152SRichard Henderson for (int i = 0; ; ++i) { 19471210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, 19483259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 19491210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2 * i, d64); 1950fcf5ef2aSThomas Huth if (i == 7) { 1951fcf5ef2aSThomas Huth break; 1952fcf5ef2aSThomas Huth } 1953287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1954287b1152SRichard Henderson addr = addr_tmp; 1955fcf5ef2aSThomas Huth } 1956fcf5ef2aSThomas Huth } else { 1957fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1958fcf5ef2aSThomas Huth } 1959fcf5ef2aSThomas Huth break; 1960fcf5ef2aSThomas Huth 1961fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1962fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 19633259b9e2SRichard Henderson if (orig_size == MO_64) { 19641210a036SRichard Henderson d64 = tcg_temp_new_i64(); 19651210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop | MO_ALIGN); 19661210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1967fcf5ef2aSThomas Huth } else { 1968fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1969fcf5ef2aSThomas Huth } 1970fcf5ef2aSThomas Huth break; 1971fcf5ef2aSThomas Huth 1972fcf5ef2aSThomas Huth default: 1973fcf5ef2aSThomas Huth { 19743259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 19753259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 1976fcf5ef2aSThomas Huth 1977fcf5ef2aSThomas Huth save_state(dc); 1978fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1979fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1980fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 1981fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 1982fcf5ef2aSThomas Huth switch (size) { 19833259b9e2SRichard Henderson case MO_32: 1984fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1985ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1986388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 1987fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 1988fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1989fcf5ef2aSThomas Huth break; 19903259b9e2SRichard Henderson case MO_64: 19911210a036SRichard Henderson d64 = tcg_temp_new_i64(); 19921210a036SRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 19931210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1994fcf5ef2aSThomas Huth break; 19953259b9e2SRichard Henderson case MO_128: 1996fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 19971210a036SRichard Henderson l64 = tcg_temp_new_i64(); 1998ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1999287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2000287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 20011210a036SRichard Henderson gen_helper_ld_asi(l64, tcg_env, addr_tmp, r_asi, r_mop); 20021210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 20031210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l64); 2004fcf5ef2aSThomas Huth break; 2005fcf5ef2aSThomas Huth default: 2006fcf5ef2aSThomas Huth g_assert_not_reached(); 2007fcf5ef2aSThomas Huth } 2008fcf5ef2aSThomas Huth } 2009fcf5ef2aSThomas Huth break; 2010fcf5ef2aSThomas Huth } 2011fcf5ef2aSThomas Huth } 2012fcf5ef2aSThomas Huth 2013287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 20143259b9e2SRichard Henderson TCGv addr, int rd) 20153259b9e2SRichard Henderson { 20163259b9e2SRichard Henderson MemOp memop = da->memop; 20173259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2018fcf5ef2aSThomas Huth TCGv_i32 d32; 20191210a036SRichard Henderson TCGv_i64 d64; 2020287b1152SRichard Henderson TCGv addr_tmp; 2021fcf5ef2aSThomas Huth 20223259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 20233259b9e2SRichard Henderson if (size == MO_128) { 20243259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 20253259b9e2SRichard Henderson } 20263259b9e2SRichard Henderson 20273259b9e2SRichard Henderson switch (da->type) { 2028fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2029fcf5ef2aSThomas Huth break; 2030fcf5ef2aSThomas Huth 2031fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 20323259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2033fcf5ef2aSThomas Huth switch (size) { 20343259b9e2SRichard Henderson case MO_32: 2035fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 20363259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2037fcf5ef2aSThomas Huth break; 20383259b9e2SRichard Henderson case MO_64: 20391210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 20401210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN_4); 2041fcf5ef2aSThomas Huth break; 20423259b9e2SRichard Henderson case MO_128: 2043fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2044fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2045fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2046fcf5ef2aSThomas Huth having to probe the second page before performing the first 2047fcf5ef2aSThomas Huth write. */ 20481210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 20491210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN_16); 2050287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2051287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 20521210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd + 2); 20531210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr_tmp, da->mem_idx, memop); 2054fcf5ef2aSThomas Huth break; 2055fcf5ef2aSThomas Huth default: 2056fcf5ef2aSThomas Huth g_assert_not_reached(); 2057fcf5ef2aSThomas Huth } 2058fcf5ef2aSThomas Huth break; 2059fcf5ef2aSThomas Huth 2060fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2061fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 20623259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2063fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2064287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2065287b1152SRichard Henderson for (int i = 0; ; ++i) { 20661210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd + 2 * i); 20671210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, 20683259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2069fcf5ef2aSThomas Huth if (i == 7) { 2070fcf5ef2aSThomas Huth break; 2071fcf5ef2aSThomas Huth } 2072287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2073287b1152SRichard Henderson addr = addr_tmp; 2074fcf5ef2aSThomas Huth } 2075fcf5ef2aSThomas Huth } else { 2076fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2077fcf5ef2aSThomas Huth } 2078fcf5ef2aSThomas Huth break; 2079fcf5ef2aSThomas Huth 2080fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2081fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 20823259b9e2SRichard Henderson if (orig_size == MO_64) { 20831210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 20841210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN); 2085fcf5ef2aSThomas Huth } else { 2086fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2087fcf5ef2aSThomas Huth } 2088fcf5ef2aSThomas Huth break; 2089fcf5ef2aSThomas Huth 2090fcf5ef2aSThomas Huth default: 2091fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2092fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2093fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2094fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2095fcf5ef2aSThomas Huth break; 2096fcf5ef2aSThomas Huth } 2097fcf5ef2aSThomas Huth } 2098fcf5ef2aSThomas Huth 209942071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2100fcf5ef2aSThomas Huth { 2101a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2102a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2103fcf5ef2aSThomas Huth 2104c03a0fd1SRichard Henderson switch (da->type) { 2105fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2106fcf5ef2aSThomas Huth return; 2107fcf5ef2aSThomas Huth 2108fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2109ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2110ebbbec92SRichard Henderson { 2111ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2112ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2113ebbbec92SRichard Henderson 2114ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2115ebbbec92SRichard Henderson /* 2116ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2117ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2118ebbbec92SRichard Henderson * the order of the writebacks. 2119ebbbec92SRichard Henderson */ 2120ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2121ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2122ebbbec92SRichard Henderson } else { 2123ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2124ebbbec92SRichard Henderson } 2125ebbbec92SRichard Henderson } 2126fcf5ef2aSThomas Huth break; 2127ebbbec92SRichard Henderson #else 2128ebbbec92SRichard Henderson g_assert_not_reached(); 2129ebbbec92SRichard Henderson #endif 2130fcf5ef2aSThomas Huth 2131fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2132fcf5ef2aSThomas Huth { 2133fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2134fcf5ef2aSThomas Huth 2135c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2136fcf5ef2aSThomas Huth 2137fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2138fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2139fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2140c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2141a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2142fcf5ef2aSThomas Huth } else { 2143a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2144fcf5ef2aSThomas Huth } 2145fcf5ef2aSThomas Huth } 2146fcf5ef2aSThomas Huth break; 2147fcf5ef2aSThomas Huth 21482786a3f8SRichard Henderson case GET_ASI_CODE: 21492786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 21502786a3f8SRichard Henderson { 21512786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 21522786a3f8SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 21532786a3f8SRichard Henderson 21542786a3f8SRichard Henderson gen_helper_ld_code(tmp, tcg_env, addr, tcg_constant_i32(oi)); 21552786a3f8SRichard Henderson 21562786a3f8SRichard Henderson /* See above. */ 21572786a3f8SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 21582786a3f8SRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 21592786a3f8SRichard Henderson } else { 21602786a3f8SRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 21612786a3f8SRichard Henderson } 21622786a3f8SRichard Henderson } 21632786a3f8SRichard Henderson break; 21642786a3f8SRichard Henderson #else 21652786a3f8SRichard Henderson g_assert_not_reached(); 21662786a3f8SRichard Henderson #endif 21672786a3f8SRichard Henderson 2168fcf5ef2aSThomas Huth default: 2169fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2170fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2171fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2172fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2173fcf5ef2aSThomas Huth { 2174c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2175c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2176fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2177fcf5ef2aSThomas Huth 2178fcf5ef2aSThomas Huth save_state(dc); 2179ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2180fcf5ef2aSThomas Huth 2181fcf5ef2aSThomas Huth /* See above. */ 2182c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2183a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2184fcf5ef2aSThomas Huth } else { 2185a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2186fcf5ef2aSThomas Huth } 2187fcf5ef2aSThomas Huth } 2188fcf5ef2aSThomas Huth break; 2189fcf5ef2aSThomas Huth } 2190fcf5ef2aSThomas Huth 2191fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2192fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2193fcf5ef2aSThomas Huth } 2194fcf5ef2aSThomas Huth 219542071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2196c03a0fd1SRichard Henderson { 2197c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2198fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2199fcf5ef2aSThomas Huth 2200c03a0fd1SRichard Henderson switch (da->type) { 2201fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2202fcf5ef2aSThomas Huth break; 2203fcf5ef2aSThomas Huth 2204fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2205ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2206ebbbec92SRichard Henderson { 2207ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2208ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2209ebbbec92SRichard Henderson 2210ebbbec92SRichard Henderson /* 2211ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2212ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2213ebbbec92SRichard Henderson * the order of the construction. 2214ebbbec92SRichard Henderson */ 2215ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2216ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2217ebbbec92SRichard Henderson } else { 2218ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2219ebbbec92SRichard Henderson } 2220ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2221ebbbec92SRichard Henderson } 2222fcf5ef2aSThomas Huth break; 2223ebbbec92SRichard Henderson #else 2224ebbbec92SRichard Henderson g_assert_not_reached(); 2225ebbbec92SRichard Henderson #endif 2226fcf5ef2aSThomas Huth 2227fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2228fcf5ef2aSThomas Huth { 2229fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2230fcf5ef2aSThomas Huth 2231fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2232fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2233fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2234c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2235a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2236fcf5ef2aSThomas Huth } else { 2237a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2238fcf5ef2aSThomas Huth } 2239c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2240fcf5ef2aSThomas Huth } 2241fcf5ef2aSThomas Huth break; 2242fcf5ef2aSThomas Huth 2243a76779eeSRichard Henderson case GET_ASI_BFILL: 2244a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 224554c3e953SRichard Henderson /* 224654c3e953SRichard Henderson * Store 32 bytes of [rd:rd+1] to ADDR. 224754c3e953SRichard Henderson * See comments for GET_ASI_COPY above. 224854c3e953SRichard Henderson */ 2249a76779eeSRichard Henderson { 225054c3e953SRichard Henderson MemOp mop = MO_TE | MO_128 | MO_ATOM_IFALIGN_PAIR; 225154c3e953SRichard Henderson TCGv_i64 t8 = tcg_temp_new_i64(); 225254c3e953SRichard Henderson TCGv_i128 t16 = tcg_temp_new_i128(); 225354c3e953SRichard Henderson TCGv daddr = tcg_temp_new(); 2254a76779eeSRichard Henderson 225554c3e953SRichard Henderson tcg_gen_concat_tl_i64(t8, lo, hi); 225654c3e953SRichard Henderson tcg_gen_concat_i64_i128(t16, t8, t8); 225754c3e953SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 225854c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 225954c3e953SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 226054c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 2261a76779eeSRichard Henderson } 2262a76779eeSRichard Henderson break; 2263a76779eeSRichard Henderson 2264fcf5ef2aSThomas Huth default: 2265fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2266fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2267fcf5ef2aSThomas Huth { 2268c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2269c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2270fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2271fcf5ef2aSThomas Huth 2272fcf5ef2aSThomas Huth /* See above. */ 2273c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2274a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2275fcf5ef2aSThomas Huth } else { 2276a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2277fcf5ef2aSThomas Huth } 2278fcf5ef2aSThomas Huth 2279fcf5ef2aSThomas Huth save_state(dc); 2280ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2281fcf5ef2aSThomas Huth } 2282fcf5ef2aSThomas Huth break; 2283fcf5ef2aSThomas Huth } 2284fcf5ef2aSThomas Huth } 2285fcf5ef2aSThomas Huth 2286fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2287fcf5ef2aSThomas Huth { 2288f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2289fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2290dd7dbfccSRichard Henderson TCGv_i64 c64 = tcg_temp_new_i64(); 2291fcf5ef2aSThomas Huth 2292fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2293fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2294fcf5ef2aSThomas Huth the later. */ 2295fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2296c8507ebfSRichard Henderson tcg_gen_setcondi_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2297fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2298fcf5ef2aSThomas Huth 2299fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2300fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2301388a6465SRichard Henderson dst = tcg_temp_new_i32(); 230200ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2303fcf5ef2aSThomas Huth 2304fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2305fcf5ef2aSThomas Huth 2306fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2307f7ec8155SRichard Henderson #else 2308f7ec8155SRichard Henderson qemu_build_not_reached(); 2309f7ec8155SRichard Henderson #endif 2310fcf5ef2aSThomas Huth } 2311fcf5ef2aSThomas Huth 2312fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2313fcf5ef2aSThomas Huth { 2314f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 231552f46d46SRichard Henderson TCGv_i64 dst = tcg_temp_new_i64(); 2316c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, tcg_constant_tl(cmp->c2), 2317fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2318fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2319fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2320f7ec8155SRichard Henderson #else 2321f7ec8155SRichard Henderson qemu_build_not_reached(); 2322f7ec8155SRichard Henderson #endif 2323fcf5ef2aSThomas Huth } 2324fcf5ef2aSThomas Huth 2325fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2326fcf5ef2aSThomas Huth { 2327f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2328c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 23291210a036SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 23301210a036SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 2331fcf5ef2aSThomas Huth 23321210a036SRichard Henderson tcg_gen_movcond_i64(cmp->cond, h, cmp->c1, c2, 23331210a036SRichard Henderson gen_load_fpr_D(dc, rs), 23341210a036SRichard Henderson gen_load_fpr_D(dc, rd)); 23351210a036SRichard Henderson tcg_gen_movcond_i64(cmp->cond, l, cmp->c1, c2, 23361210a036SRichard Henderson gen_load_fpr_D(dc, rs + 2), 23371210a036SRichard Henderson gen_load_fpr_D(dc, rd + 2)); 23381210a036SRichard Henderson gen_store_fpr_D(dc, rd, h); 23391210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l); 2340f7ec8155SRichard Henderson #else 2341f7ec8155SRichard Henderson qemu_build_not_reached(); 2342f7ec8155SRichard Henderson #endif 2343fcf5ef2aSThomas Huth } 2344fcf5ef2aSThomas Huth 2345f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 23465d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2347fcf5ef2aSThomas Huth { 2348fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2349fcf5ef2aSThomas Huth 2350fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2351ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2352fcf5ef2aSThomas Huth 2353fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2354fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2355fcf5ef2aSThomas Huth 2356fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2357fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2358ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2359fcf5ef2aSThomas Huth 2360fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2361fcf5ef2aSThomas Huth { 2362fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2363fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2364fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2365fcf5ef2aSThomas Huth } 2366fcf5ef2aSThomas Huth } 2367fcf5ef2aSThomas Huth #endif 2368fcf5ef2aSThomas Huth 236906c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 237006c060d9SRichard Henderson { 23710bba7572SRichard Henderson int r = x & 0x1e; 23720bba7572SRichard Henderson #ifdef TARGET_SPARC64 23730bba7572SRichard Henderson r |= (x & 1) << 5; 23740bba7572SRichard Henderson #endif 23750bba7572SRichard Henderson return r; 237606c060d9SRichard Henderson } 237706c060d9SRichard Henderson 237806c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 237906c060d9SRichard Henderson { 23800bba7572SRichard Henderson int r = x & 0x1c; 23810bba7572SRichard Henderson #ifdef TARGET_SPARC64 23820bba7572SRichard Henderson r |= (x & 1) << 5; 23830bba7572SRichard Henderson #endif 23840bba7572SRichard Henderson return r; 238506c060d9SRichard Henderson } 238606c060d9SRichard Henderson 2387878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2388878cc677SRichard Henderson #include "decode-insns.c.inc" 2389878cc677SRichard Henderson 2390878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2391878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2392878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2393878cc677SRichard Henderson 2394878cc677SRichard Henderson #define avail_ALL(C) true 2395878cc677SRichard Henderson #ifdef TARGET_SPARC64 2396878cc677SRichard Henderson # define avail_32(C) false 2397af25071cSRichard Henderson # define avail_ASR17(C) false 2398d0a11d25SRichard Henderson # define avail_CASA(C) true 2399c2636853SRichard Henderson # define avail_DIV(C) true 2400b5372650SRichard Henderson # define avail_MUL(C) true 24010faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2402878cc677SRichard Henderson # define avail_64(C) true 24034fd71d19SRichard Henderson # define avail_FMAF(C) ((C)->def->features & CPU_FEATURE_FMAF) 24045d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2405af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2406b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2407b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 24083335a048SRichard Henderson # define avail_VIS3(C) ((C)->def->features & CPU_FEATURE_VIS3) 24093335a048SRichard Henderson # define avail_VIS3B(C) avail_VIS3(C) 2410878cc677SRichard Henderson #else 2411878cc677SRichard Henderson # define avail_32(C) true 2412af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2413d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2414c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2415b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 24160faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2417878cc677SRichard Henderson # define avail_64(C) false 24184fd71d19SRichard Henderson # define avail_FMAF(C) false 24195d617bfbSRichard Henderson # define avail_GL(C) false 2420af25071cSRichard Henderson # define avail_HYPV(C) false 2421b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2422b88ce6f2SRichard Henderson # define avail_VIS2(C) false 24233335a048SRichard Henderson # define avail_VIS3(C) false 24243335a048SRichard Henderson # define avail_VIS3B(C) false 2425878cc677SRichard Henderson #endif 2426878cc677SRichard Henderson 2427878cc677SRichard Henderson /* Default case for non jump instructions. */ 2428878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2429878cc677SRichard Henderson { 24304a8d145dSRichard Henderson TCGLabel *l1; 24314a8d145dSRichard Henderson 243289527e3aSRichard Henderson finishing_insn(dc); 243389527e3aSRichard Henderson 2434878cc677SRichard Henderson if (dc->npc & 3) { 2435878cc677SRichard Henderson switch (dc->npc) { 2436878cc677SRichard Henderson case DYNAMIC_PC: 2437878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2438878cc677SRichard Henderson dc->pc = dc->npc; 2439444d8b30SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2440444d8b30SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 2441878cc677SRichard Henderson break; 24424a8d145dSRichard Henderson 2443878cc677SRichard Henderson case JUMP_PC: 2444878cc677SRichard Henderson /* we can do a static jump */ 24454a8d145dSRichard Henderson l1 = gen_new_label(); 2446533f042fSRichard Henderson tcg_gen_brcondi_tl(dc->jump.cond, dc->jump.c1, dc->jump.c2, l1); 24474a8d145dSRichard Henderson 24484a8d145dSRichard Henderson /* jump not taken */ 24494a8d145dSRichard Henderson gen_goto_tb(dc, 1, dc->jump_pc[1], dc->jump_pc[1] + 4); 24504a8d145dSRichard Henderson 24514a8d145dSRichard Henderson /* jump taken */ 24524a8d145dSRichard Henderson gen_set_label(l1); 24534a8d145dSRichard Henderson gen_goto_tb(dc, 0, dc->jump_pc[0], dc->jump_pc[0] + 4); 24544a8d145dSRichard Henderson 2455878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2456878cc677SRichard Henderson break; 24574a8d145dSRichard Henderson 2458878cc677SRichard Henderson default: 2459878cc677SRichard Henderson g_assert_not_reached(); 2460878cc677SRichard Henderson } 2461878cc677SRichard Henderson } else { 2462878cc677SRichard Henderson dc->pc = dc->npc; 2463878cc677SRichard Henderson dc->npc = dc->npc + 4; 2464878cc677SRichard Henderson } 2465878cc677SRichard Henderson return true; 2466878cc677SRichard Henderson } 2467878cc677SRichard Henderson 24686d2a0768SRichard Henderson /* 24696d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 24706d2a0768SRichard Henderson */ 24716d2a0768SRichard Henderson 24729d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 24733951b7a8SRichard Henderson bool annul, int disp) 2474276567aaSRichard Henderson { 24753951b7a8SRichard Henderson target_ulong dest = address_mask_i(dc, dc->pc + disp * 4); 2476c76c8045SRichard Henderson target_ulong npc; 2477c76c8045SRichard Henderson 247889527e3aSRichard Henderson finishing_insn(dc); 247989527e3aSRichard Henderson 24802d9bb237SRichard Henderson if (cmp->cond == TCG_COND_ALWAYS) { 24812d9bb237SRichard Henderson if (annul) { 24822d9bb237SRichard Henderson dc->pc = dest; 24832d9bb237SRichard Henderson dc->npc = dest + 4; 24842d9bb237SRichard Henderson } else { 24852d9bb237SRichard Henderson gen_mov_pc_npc(dc); 24862d9bb237SRichard Henderson dc->npc = dest; 24872d9bb237SRichard Henderson } 24882d9bb237SRichard Henderson return true; 24892d9bb237SRichard Henderson } 24902d9bb237SRichard Henderson 24912d9bb237SRichard Henderson if (cmp->cond == TCG_COND_NEVER) { 24922d9bb237SRichard Henderson npc = dc->npc; 24932d9bb237SRichard Henderson if (npc & 3) { 24942d9bb237SRichard Henderson gen_mov_pc_npc(dc); 24952d9bb237SRichard Henderson if (annul) { 24962d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_pc, cpu_pc, 4); 24972d9bb237SRichard Henderson } 24982d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_pc, 4); 24992d9bb237SRichard Henderson } else { 25002d9bb237SRichard Henderson dc->pc = npc + (annul ? 4 : 0); 25012d9bb237SRichard Henderson dc->npc = dc->pc + 4; 25022d9bb237SRichard Henderson } 25032d9bb237SRichard Henderson return true; 25042d9bb237SRichard Henderson } 25052d9bb237SRichard Henderson 2506c76c8045SRichard Henderson flush_cond(dc); 2507c76c8045SRichard Henderson npc = dc->npc; 25086b3e4cc6SRichard Henderson 2509276567aaSRichard Henderson if (annul) { 25106b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 25116b3e4cc6SRichard Henderson 2512c8507ebfSRichard Henderson tcg_gen_brcondi_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 25136b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 25146b3e4cc6SRichard Henderson gen_set_label(l1); 25156b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 25166b3e4cc6SRichard Henderson 25176b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2518276567aaSRichard Henderson } else { 25196b3e4cc6SRichard Henderson if (npc & 3) { 25206b3e4cc6SRichard Henderson switch (npc) { 25216b3e4cc6SRichard Henderson case DYNAMIC_PC: 25226b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 25236b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 25246b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 25259d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 2526c8507ebfSRichard Henderson cmp->c1, tcg_constant_tl(cmp->c2), 25276b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 25286b3e4cc6SRichard Henderson dc->pc = npc; 25296b3e4cc6SRichard Henderson break; 25306b3e4cc6SRichard Henderson default: 25316b3e4cc6SRichard Henderson g_assert_not_reached(); 25326b3e4cc6SRichard Henderson } 25336b3e4cc6SRichard Henderson } else { 25346b3e4cc6SRichard Henderson dc->pc = npc; 2535533f042fSRichard Henderson dc->npc = JUMP_PC; 2536533f042fSRichard Henderson dc->jump = *cmp; 25376b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 25386b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 2539dd7dbfccSRichard Henderson 2540dd7dbfccSRichard Henderson /* The condition for cpu_cond is always NE -- normalize. */ 2541dd7dbfccSRichard Henderson if (cmp->cond == TCG_COND_NE) { 2542c8507ebfSRichard Henderson tcg_gen_xori_tl(cpu_cond, cmp->c1, cmp->c2); 25439d4e2bc7SRichard Henderson } else { 2544c8507ebfSRichard Henderson tcg_gen_setcondi_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 25459d4e2bc7SRichard Henderson } 254689527e3aSRichard Henderson dc->cpu_cond_live = true; 25476b3e4cc6SRichard Henderson } 2548276567aaSRichard Henderson } 2549276567aaSRichard Henderson return true; 2550276567aaSRichard Henderson } 2551276567aaSRichard Henderson 2552af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2553af25071cSRichard Henderson { 2554af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2555af25071cSRichard Henderson return true; 2556af25071cSRichard Henderson } 2557af25071cSRichard Henderson 255806c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 255906c060d9SRichard Henderson { 256006c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 256106c060d9SRichard Henderson return true; 256206c060d9SRichard Henderson } 256306c060d9SRichard Henderson 256406c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 256506c060d9SRichard Henderson { 256606c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 256706c060d9SRichard Henderson return false; 256806c060d9SRichard Henderson } 256906c060d9SRichard Henderson return raise_unimpfpop(dc); 257006c060d9SRichard Henderson } 257106c060d9SRichard Henderson 2572276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2573276567aaSRichard Henderson { 25741ea9c62aSRichard Henderson DisasCompare cmp; 2575276567aaSRichard Henderson 25761ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 25773951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2578276567aaSRichard Henderson } 2579276567aaSRichard Henderson 2580276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2581276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2582276567aaSRichard Henderson 258345196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 258445196ea4SRichard Henderson { 2585d5471936SRichard Henderson DisasCompare cmp; 258645196ea4SRichard Henderson 258745196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 258845196ea4SRichard Henderson return true; 258945196ea4SRichard Henderson } 2590d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 25913951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 259245196ea4SRichard Henderson } 259345196ea4SRichard Henderson 259445196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 259545196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 259645196ea4SRichard Henderson 2597ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2598ab9ffe98SRichard Henderson { 2599ab9ffe98SRichard Henderson DisasCompare cmp; 2600ab9ffe98SRichard Henderson 2601ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2602ab9ffe98SRichard Henderson return false; 2603ab9ffe98SRichard Henderson } 26042c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 2605ab9ffe98SRichard Henderson return false; 2606ab9ffe98SRichard Henderson } 26073951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2608ab9ffe98SRichard Henderson } 2609ab9ffe98SRichard Henderson 261023ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 261123ada1b1SRichard Henderson { 261223ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 261323ada1b1SRichard Henderson 261423ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 261523ada1b1SRichard Henderson gen_mov_pc_npc(dc); 261623ada1b1SRichard Henderson dc->npc = target; 261723ada1b1SRichard Henderson return true; 261823ada1b1SRichard Henderson } 261923ada1b1SRichard Henderson 262045196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 262145196ea4SRichard Henderson { 262245196ea4SRichard Henderson /* 262345196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 262445196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 262545196ea4SRichard Henderson */ 262645196ea4SRichard Henderson #ifdef TARGET_SPARC64 262745196ea4SRichard Henderson return false; 262845196ea4SRichard Henderson #else 262945196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 263045196ea4SRichard Henderson return true; 263145196ea4SRichard Henderson #endif 263245196ea4SRichard Henderson } 263345196ea4SRichard Henderson 26346d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 26356d2a0768SRichard Henderson { 26366d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 26376d2a0768SRichard Henderson if (a->rd) { 26386d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 26396d2a0768SRichard Henderson } 26406d2a0768SRichard Henderson return advance_pc(dc); 26416d2a0768SRichard Henderson } 26426d2a0768SRichard Henderson 26430faef01bSRichard Henderson /* 26440faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 26450faef01bSRichard Henderson */ 26460faef01bSRichard Henderson 264730376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 264830376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 264930376636SRichard Henderson { 265030376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 265130376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 265230376636SRichard Henderson DisasCompare cmp; 265330376636SRichard Henderson TCGLabel *lab; 265430376636SRichard Henderson TCGv_i32 trap; 265530376636SRichard Henderson 265630376636SRichard Henderson /* Trap never. */ 265730376636SRichard Henderson if (cond == 0) { 265830376636SRichard Henderson return advance_pc(dc); 265930376636SRichard Henderson } 266030376636SRichard Henderson 266130376636SRichard Henderson /* 266230376636SRichard Henderson * Immediate traps are the most common case. Since this value is 266330376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 266430376636SRichard Henderson */ 266530376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 266630376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 266730376636SRichard Henderson } else { 266830376636SRichard Henderson trap = tcg_temp_new_i32(); 266930376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 267030376636SRichard Henderson if (imm) { 267130376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 267230376636SRichard Henderson } else { 267330376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 267430376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 267530376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 267630376636SRichard Henderson } 267730376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 267830376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 267930376636SRichard Henderson } 268030376636SRichard Henderson 268189527e3aSRichard Henderson finishing_insn(dc); 268289527e3aSRichard Henderson 268330376636SRichard Henderson /* Trap always. */ 268430376636SRichard Henderson if (cond == 8) { 268530376636SRichard Henderson save_state(dc); 268630376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 268730376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 268830376636SRichard Henderson return true; 268930376636SRichard Henderson } 269030376636SRichard Henderson 269130376636SRichard Henderson /* Conditional trap. */ 269230376636SRichard Henderson flush_cond(dc); 269330376636SRichard Henderson lab = delay_exceptionv(dc, trap); 269430376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 2695c8507ebfSRichard Henderson tcg_gen_brcondi_tl(cmp.cond, cmp.c1, cmp.c2, lab); 269630376636SRichard Henderson 269730376636SRichard Henderson return advance_pc(dc); 269830376636SRichard Henderson } 269930376636SRichard Henderson 270030376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 270130376636SRichard Henderson { 270230376636SRichard Henderson if (avail_32(dc) && a->cc) { 270330376636SRichard Henderson return false; 270430376636SRichard Henderson } 270530376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 270630376636SRichard Henderson } 270730376636SRichard Henderson 270830376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 270930376636SRichard Henderson { 271030376636SRichard Henderson if (avail_64(dc)) { 271130376636SRichard Henderson return false; 271230376636SRichard Henderson } 271330376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 271430376636SRichard Henderson } 271530376636SRichard Henderson 271630376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 271730376636SRichard Henderson { 271830376636SRichard Henderson if (avail_32(dc)) { 271930376636SRichard Henderson return false; 272030376636SRichard Henderson } 272130376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 272230376636SRichard Henderson } 272330376636SRichard Henderson 2724af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2725af25071cSRichard Henderson { 2726af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2727af25071cSRichard Henderson return advance_pc(dc); 2728af25071cSRichard Henderson } 2729af25071cSRichard Henderson 2730af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2731af25071cSRichard Henderson { 2732af25071cSRichard Henderson if (avail_32(dc)) { 2733af25071cSRichard Henderson return false; 2734af25071cSRichard Henderson } 2735af25071cSRichard Henderson if (a->mmask) { 2736af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2737af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2738af25071cSRichard Henderson } 2739af25071cSRichard Henderson if (a->cmask) { 2740af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2741af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2742af25071cSRichard Henderson } 2743af25071cSRichard Henderson return advance_pc(dc); 2744af25071cSRichard Henderson } 2745af25071cSRichard Henderson 2746af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2747af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2748af25071cSRichard Henderson { 2749af25071cSRichard Henderson if (!priv) { 2750af25071cSRichard Henderson return raise_priv(dc); 2751af25071cSRichard Henderson } 2752af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2753af25071cSRichard Henderson return advance_pc(dc); 2754af25071cSRichard Henderson } 2755af25071cSRichard Henderson 2756af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2757af25071cSRichard Henderson { 2758af25071cSRichard Henderson return cpu_y; 2759af25071cSRichard Henderson } 2760af25071cSRichard Henderson 2761af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 2762af25071cSRichard Henderson { 2763af25071cSRichard Henderson /* 2764af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 2765af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 2766af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 2767af25071cSRichard Henderson */ 2768af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 2769af25071cSRichard Henderson return false; 2770af25071cSRichard Henderson } 2771af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 2772af25071cSRichard Henderson } 2773af25071cSRichard Henderson 2774af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 2775af25071cSRichard Henderson { 2776c92948f2SClément Chigot gen_helper_rdasr17(dst, tcg_env); 2777c92948f2SClément Chigot return dst; 2778af25071cSRichard Henderson } 2779af25071cSRichard Henderson 2780af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 2781af25071cSRichard Henderson 2782af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 2783af25071cSRichard Henderson { 2784af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 2785af25071cSRichard Henderson return dst; 2786af25071cSRichard Henderson } 2787af25071cSRichard Henderson 2788af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 2789af25071cSRichard Henderson 2790af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 2791af25071cSRichard Henderson { 2792af25071cSRichard Henderson #ifdef TARGET_SPARC64 2793af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 2794af25071cSRichard Henderson #else 2795af25071cSRichard Henderson qemu_build_not_reached(); 2796af25071cSRichard Henderson #endif 2797af25071cSRichard Henderson } 2798af25071cSRichard Henderson 2799af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 2800af25071cSRichard Henderson 2801af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 2802af25071cSRichard Henderson { 2803af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2804af25071cSRichard Henderson 2805af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 2806af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2807af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2808af25071cSRichard Henderson } 2809af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2810af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2811af25071cSRichard Henderson return dst; 2812af25071cSRichard Henderson } 2813af25071cSRichard Henderson 2814af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2815af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 2816af25071cSRichard Henderson 2817af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 2818af25071cSRichard Henderson { 2819af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 2820af25071cSRichard Henderson } 2821af25071cSRichard Henderson 2822af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 2823af25071cSRichard Henderson 2824af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 2825af25071cSRichard Henderson { 2826af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 2827af25071cSRichard Henderson return dst; 2828af25071cSRichard Henderson } 2829af25071cSRichard Henderson 2830af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 2831af25071cSRichard Henderson 2832af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 2833af25071cSRichard Henderson { 2834af25071cSRichard Henderson gen_trap_ifnofpu(dc); 2835af25071cSRichard Henderson return cpu_gsr; 2836af25071cSRichard Henderson } 2837af25071cSRichard Henderson 2838af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 2839af25071cSRichard Henderson 2840af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 2841af25071cSRichard Henderson { 2842af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 2843af25071cSRichard Henderson return dst; 2844af25071cSRichard Henderson } 2845af25071cSRichard Henderson 2846af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 2847af25071cSRichard Henderson 2848af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 2849af25071cSRichard Henderson { 2850577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 2851577efa45SRichard Henderson return dst; 2852af25071cSRichard Henderson } 2853af25071cSRichard Henderson 2854af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2855af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 2856af25071cSRichard Henderson 2857af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 2858af25071cSRichard Henderson { 2859af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2860af25071cSRichard Henderson 2861af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 2862af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2863af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2864af25071cSRichard Henderson } 2865af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2866af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2867af25071cSRichard Henderson return dst; 2868af25071cSRichard Henderson } 2869af25071cSRichard Henderson 2870af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2871af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 2872af25071cSRichard Henderson 2873af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 2874af25071cSRichard Henderson { 2875577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 2876577efa45SRichard Henderson return dst; 2877af25071cSRichard Henderson } 2878af25071cSRichard Henderson 2879af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 2880af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 2881af25071cSRichard Henderson 2882af25071cSRichard Henderson /* 2883af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 2884af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 2885af25071cSRichard Henderson * this ASR as impl. dep 2886af25071cSRichard Henderson */ 2887af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 2888af25071cSRichard Henderson { 2889af25071cSRichard Henderson return tcg_constant_tl(1); 2890af25071cSRichard Henderson } 2891af25071cSRichard Henderson 2892af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 2893af25071cSRichard Henderson 2894668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 2895668bb9b7SRichard Henderson { 2896668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 2897668bb9b7SRichard Henderson return dst; 2898668bb9b7SRichard Henderson } 2899668bb9b7SRichard Henderson 2900668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 2901668bb9b7SRichard Henderson 2902668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 2903668bb9b7SRichard Henderson { 2904668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 2905668bb9b7SRichard Henderson return dst; 2906668bb9b7SRichard Henderson } 2907668bb9b7SRichard Henderson 2908668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 2909668bb9b7SRichard Henderson 2910668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 2911668bb9b7SRichard Henderson { 2912668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 2913668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 2914668bb9b7SRichard Henderson 2915668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 2916668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 2917668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 2918668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 2919668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 2920668bb9b7SRichard Henderson 2921668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 2922668bb9b7SRichard Henderson return dst; 2923668bb9b7SRichard Henderson } 2924668bb9b7SRichard Henderson 2925668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 2926668bb9b7SRichard Henderson 2927668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 2928668bb9b7SRichard Henderson { 29292da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 29302da789deSRichard Henderson return dst; 2931668bb9b7SRichard Henderson } 2932668bb9b7SRichard Henderson 2933668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 2934668bb9b7SRichard Henderson 2935668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 2936668bb9b7SRichard Henderson { 29372da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 29382da789deSRichard Henderson return dst; 2939668bb9b7SRichard Henderson } 2940668bb9b7SRichard Henderson 2941668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 2942668bb9b7SRichard Henderson 2943668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 2944668bb9b7SRichard Henderson { 29452da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 29462da789deSRichard Henderson return dst; 2947668bb9b7SRichard Henderson } 2948668bb9b7SRichard Henderson 2949668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 2950668bb9b7SRichard Henderson 2951668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 2952668bb9b7SRichard Henderson { 2953577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 2954577efa45SRichard Henderson return dst; 2955668bb9b7SRichard Henderson } 2956668bb9b7SRichard Henderson 2957668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 2958668bb9b7SRichard Henderson do_rdhstick_cmpr) 2959668bb9b7SRichard Henderson 29605d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 29615d617bfbSRichard Henderson { 2962cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 2963cd6269f7SRichard Henderson return dst; 29645d617bfbSRichard Henderson } 29655d617bfbSRichard Henderson 29665d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 29675d617bfbSRichard Henderson 29685d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 29695d617bfbSRichard Henderson { 29705d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29715d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29725d617bfbSRichard Henderson 29735d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29745d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 29755d617bfbSRichard Henderson return dst; 29765d617bfbSRichard Henderson #else 29775d617bfbSRichard Henderson qemu_build_not_reached(); 29785d617bfbSRichard Henderson #endif 29795d617bfbSRichard Henderson } 29805d617bfbSRichard Henderson 29815d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 29825d617bfbSRichard Henderson 29835d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 29845d617bfbSRichard Henderson { 29855d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29865d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29875d617bfbSRichard Henderson 29885d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29895d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 29905d617bfbSRichard Henderson return dst; 29915d617bfbSRichard Henderson #else 29925d617bfbSRichard Henderson qemu_build_not_reached(); 29935d617bfbSRichard Henderson #endif 29945d617bfbSRichard Henderson } 29955d617bfbSRichard Henderson 29965d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 29975d617bfbSRichard Henderson 29985d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 29995d617bfbSRichard Henderson { 30005d617bfbSRichard Henderson #ifdef TARGET_SPARC64 30015d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30025d617bfbSRichard Henderson 30035d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30045d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 30055d617bfbSRichard Henderson return dst; 30065d617bfbSRichard Henderson #else 30075d617bfbSRichard Henderson qemu_build_not_reached(); 30085d617bfbSRichard Henderson #endif 30095d617bfbSRichard Henderson } 30105d617bfbSRichard Henderson 30115d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 30125d617bfbSRichard Henderson 30135d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 30145d617bfbSRichard Henderson { 30155d617bfbSRichard Henderson #ifdef TARGET_SPARC64 30165d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30175d617bfbSRichard Henderson 30185d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30195d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 30205d617bfbSRichard Henderson return dst; 30215d617bfbSRichard Henderson #else 30225d617bfbSRichard Henderson qemu_build_not_reached(); 30235d617bfbSRichard Henderson #endif 30245d617bfbSRichard Henderson } 30255d617bfbSRichard Henderson 30265d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 30275d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 30285d617bfbSRichard Henderson 30295d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 30305d617bfbSRichard Henderson { 30315d617bfbSRichard Henderson return cpu_tbr; 30325d617bfbSRichard Henderson } 30335d617bfbSRichard Henderson 3034e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 30355d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 30365d617bfbSRichard Henderson 30375d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 30385d617bfbSRichard Henderson { 30395d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 30405d617bfbSRichard Henderson return dst; 30415d617bfbSRichard Henderson } 30425d617bfbSRichard Henderson 30435d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 30445d617bfbSRichard Henderson 30455d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 30465d617bfbSRichard Henderson { 30475d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 30485d617bfbSRichard Henderson return dst; 30495d617bfbSRichard Henderson } 30505d617bfbSRichard Henderson 30515d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 30525d617bfbSRichard Henderson 30535d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 30545d617bfbSRichard Henderson { 30555d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 30565d617bfbSRichard Henderson return dst; 30575d617bfbSRichard Henderson } 30585d617bfbSRichard Henderson 30595d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 30605d617bfbSRichard Henderson 30615d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 30625d617bfbSRichard Henderson { 30635d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 30645d617bfbSRichard Henderson return dst; 30655d617bfbSRichard Henderson } 30665d617bfbSRichard Henderson 30675d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 30685d617bfbSRichard Henderson 30695d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 30705d617bfbSRichard Henderson { 30715d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 30725d617bfbSRichard Henderson return dst; 30735d617bfbSRichard Henderson } 30745d617bfbSRichard Henderson 30755d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 30765d617bfbSRichard Henderson 30775d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 30785d617bfbSRichard Henderson { 30795d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 30805d617bfbSRichard Henderson return dst; 30815d617bfbSRichard Henderson } 30825d617bfbSRichard Henderson 30835d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 30845d617bfbSRichard Henderson do_rdcanrestore) 30855d617bfbSRichard Henderson 30865d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 30875d617bfbSRichard Henderson { 30885d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 30895d617bfbSRichard Henderson return dst; 30905d617bfbSRichard Henderson } 30915d617bfbSRichard Henderson 30925d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 30935d617bfbSRichard Henderson 30945d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 30955d617bfbSRichard Henderson { 30965d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 30975d617bfbSRichard Henderson return dst; 30985d617bfbSRichard Henderson } 30995d617bfbSRichard Henderson 31005d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 31015d617bfbSRichard Henderson 31025d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 31035d617bfbSRichard Henderson { 31045d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 31055d617bfbSRichard Henderson return dst; 31065d617bfbSRichard Henderson } 31075d617bfbSRichard Henderson 31085d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 31095d617bfbSRichard Henderson 31105d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 31115d617bfbSRichard Henderson { 31125d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 31135d617bfbSRichard Henderson return dst; 31145d617bfbSRichard Henderson } 31155d617bfbSRichard Henderson 31165d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 31175d617bfbSRichard Henderson 31185d617bfbSRichard Henderson /* UA2005 strand status */ 31195d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 31205d617bfbSRichard Henderson { 31212da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 31222da789deSRichard Henderson return dst; 31235d617bfbSRichard Henderson } 31245d617bfbSRichard Henderson 31255d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 31265d617bfbSRichard Henderson 31275d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 31285d617bfbSRichard Henderson { 31292da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 31302da789deSRichard Henderson return dst; 31315d617bfbSRichard Henderson } 31325d617bfbSRichard Henderson 31335d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 31345d617bfbSRichard Henderson 3135e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3136e8325dc0SRichard Henderson { 3137e8325dc0SRichard Henderson if (avail_64(dc)) { 3138e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3139e8325dc0SRichard Henderson return advance_pc(dc); 3140e8325dc0SRichard Henderson } 3141e8325dc0SRichard Henderson return false; 3142e8325dc0SRichard Henderson } 3143e8325dc0SRichard Henderson 31440faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 31450faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 31460faef01bSRichard Henderson { 31470faef01bSRichard Henderson TCGv src; 31480faef01bSRichard Henderson 31490faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 31500faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 31510faef01bSRichard Henderson return false; 31520faef01bSRichard Henderson } 31530faef01bSRichard Henderson if (!priv) { 31540faef01bSRichard Henderson return raise_priv(dc); 31550faef01bSRichard Henderson } 31560faef01bSRichard Henderson 31570faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 31580faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 31590faef01bSRichard Henderson } else { 31600faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 31610faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 31620faef01bSRichard Henderson src = src1; 31630faef01bSRichard Henderson } else { 31640faef01bSRichard Henderson src = tcg_temp_new(); 31650faef01bSRichard Henderson if (a->imm) { 31660faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 31670faef01bSRichard Henderson } else { 31680faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 31690faef01bSRichard Henderson } 31700faef01bSRichard Henderson } 31710faef01bSRichard Henderson } 31720faef01bSRichard Henderson func(dc, src); 31730faef01bSRichard Henderson return advance_pc(dc); 31740faef01bSRichard Henderson } 31750faef01bSRichard Henderson 31760faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 31770faef01bSRichard Henderson { 31780faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 31790faef01bSRichard Henderson } 31800faef01bSRichard Henderson 31810faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 31820faef01bSRichard Henderson 31830faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 31840faef01bSRichard Henderson { 31850faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 31860faef01bSRichard Henderson } 31870faef01bSRichard Henderson 31880faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 31890faef01bSRichard Henderson 31900faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 31910faef01bSRichard Henderson { 31920faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 31930faef01bSRichard Henderson 31940faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 31950faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 31960faef01bSRichard Henderson /* End TB to notice changed ASI. */ 31970faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31980faef01bSRichard Henderson } 31990faef01bSRichard Henderson 32000faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 32010faef01bSRichard Henderson 32020faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 32030faef01bSRichard Henderson { 32040faef01bSRichard Henderson #ifdef TARGET_SPARC64 32050faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 32060faef01bSRichard Henderson dc->fprs_dirty = 0; 32070faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32080faef01bSRichard Henderson #else 32090faef01bSRichard Henderson qemu_build_not_reached(); 32100faef01bSRichard Henderson #endif 32110faef01bSRichard Henderson } 32120faef01bSRichard Henderson 32130faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 32140faef01bSRichard Henderson 32150faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 32160faef01bSRichard Henderson { 32170faef01bSRichard Henderson gen_trap_ifnofpu(dc); 32180faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 32190faef01bSRichard Henderson } 32200faef01bSRichard Henderson 32210faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 32220faef01bSRichard Henderson 32230faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 32240faef01bSRichard Henderson { 32250faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 32260faef01bSRichard Henderson } 32270faef01bSRichard Henderson 32280faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 32290faef01bSRichard Henderson 32300faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 32310faef01bSRichard Henderson { 32320faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 32330faef01bSRichard Henderson } 32340faef01bSRichard Henderson 32350faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 32360faef01bSRichard Henderson 32370faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 32380faef01bSRichard Henderson { 32390faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 32400faef01bSRichard Henderson } 32410faef01bSRichard Henderson 32420faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 32430faef01bSRichard Henderson 32440faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 32450faef01bSRichard Henderson { 32460faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 32470faef01bSRichard Henderson 3248577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3249577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 32500faef01bSRichard Henderson translator_io_start(&dc->base); 3251577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 32520faef01bSRichard Henderson /* End TB to handle timer interrupt */ 32530faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32540faef01bSRichard Henderson } 32550faef01bSRichard Henderson 32560faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 32570faef01bSRichard Henderson 32580faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 32590faef01bSRichard Henderson { 32600faef01bSRichard Henderson #ifdef TARGET_SPARC64 32610faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 32620faef01bSRichard Henderson 32630faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 32640faef01bSRichard Henderson translator_io_start(&dc->base); 32650faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 32660faef01bSRichard Henderson /* End TB to handle timer interrupt */ 32670faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32680faef01bSRichard Henderson #else 32690faef01bSRichard Henderson qemu_build_not_reached(); 32700faef01bSRichard Henderson #endif 32710faef01bSRichard Henderson } 32720faef01bSRichard Henderson 32730faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 32740faef01bSRichard Henderson 32750faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 32760faef01bSRichard Henderson { 32770faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 32780faef01bSRichard Henderson 3279577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3280577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 32810faef01bSRichard Henderson translator_io_start(&dc->base); 3282577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 32830faef01bSRichard Henderson /* End TB to handle timer interrupt */ 32840faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32850faef01bSRichard Henderson } 32860faef01bSRichard Henderson 32870faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 32880faef01bSRichard Henderson 32890faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 32900faef01bSRichard Henderson { 329189527e3aSRichard Henderson finishing_insn(dc); 32920faef01bSRichard Henderson save_state(dc); 32930faef01bSRichard Henderson gen_helper_power_down(tcg_env); 32940faef01bSRichard Henderson } 32950faef01bSRichard Henderson 32960faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 32970faef01bSRichard Henderson 329825524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 329925524734SRichard Henderson { 330025524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 330125524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 330225524734SRichard Henderson } 330325524734SRichard Henderson 330425524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 330525524734SRichard Henderson 33069422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 33079422278eSRichard Henderson { 33089422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3309cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3310cd6269f7SRichard Henderson 3311cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3312cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 33139422278eSRichard Henderson } 33149422278eSRichard Henderson 33159422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 33169422278eSRichard Henderson 33179422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 33189422278eSRichard Henderson { 33199422278eSRichard Henderson #ifdef TARGET_SPARC64 33209422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33219422278eSRichard Henderson 33229422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33239422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 33249422278eSRichard Henderson #else 33259422278eSRichard Henderson qemu_build_not_reached(); 33269422278eSRichard Henderson #endif 33279422278eSRichard Henderson } 33289422278eSRichard Henderson 33299422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 33309422278eSRichard Henderson 33319422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 33329422278eSRichard Henderson { 33339422278eSRichard Henderson #ifdef TARGET_SPARC64 33349422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33359422278eSRichard Henderson 33369422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33379422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 33389422278eSRichard Henderson #else 33399422278eSRichard Henderson qemu_build_not_reached(); 33409422278eSRichard Henderson #endif 33419422278eSRichard Henderson } 33429422278eSRichard Henderson 33439422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 33449422278eSRichard Henderson 33459422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 33469422278eSRichard Henderson { 33479422278eSRichard Henderson #ifdef TARGET_SPARC64 33489422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33499422278eSRichard Henderson 33509422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33519422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 33529422278eSRichard Henderson #else 33539422278eSRichard Henderson qemu_build_not_reached(); 33549422278eSRichard Henderson #endif 33559422278eSRichard Henderson } 33569422278eSRichard Henderson 33579422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 33589422278eSRichard Henderson 33599422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 33609422278eSRichard Henderson { 33619422278eSRichard Henderson #ifdef TARGET_SPARC64 33629422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33639422278eSRichard Henderson 33649422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33659422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 33669422278eSRichard Henderson #else 33679422278eSRichard Henderson qemu_build_not_reached(); 33689422278eSRichard Henderson #endif 33699422278eSRichard Henderson } 33709422278eSRichard Henderson 33719422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 33729422278eSRichard Henderson 33739422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 33749422278eSRichard Henderson { 33759422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 33769422278eSRichard Henderson 33779422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 33789422278eSRichard Henderson translator_io_start(&dc->base); 33799422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 33809422278eSRichard Henderson /* End TB to handle timer interrupt */ 33819422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33829422278eSRichard Henderson } 33839422278eSRichard Henderson 33849422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 33859422278eSRichard Henderson 33869422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 33879422278eSRichard Henderson { 33889422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 33899422278eSRichard Henderson } 33909422278eSRichard Henderson 33919422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 33929422278eSRichard Henderson 33939422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 33949422278eSRichard Henderson { 33959422278eSRichard Henderson save_state(dc); 33969422278eSRichard Henderson if (translator_io_start(&dc->base)) { 33979422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33989422278eSRichard Henderson } 33999422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 34009422278eSRichard Henderson dc->npc = DYNAMIC_PC; 34019422278eSRichard Henderson } 34029422278eSRichard Henderson 34039422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 34049422278eSRichard Henderson 34059422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 34069422278eSRichard Henderson { 34079422278eSRichard Henderson save_state(dc); 34089422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 34099422278eSRichard Henderson dc->npc = DYNAMIC_PC; 34109422278eSRichard Henderson } 34119422278eSRichard Henderson 34129422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 34139422278eSRichard Henderson 34149422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 34159422278eSRichard Henderson { 34169422278eSRichard Henderson if (translator_io_start(&dc->base)) { 34179422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 34189422278eSRichard Henderson } 34199422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 34209422278eSRichard Henderson } 34219422278eSRichard Henderson 34229422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 34239422278eSRichard Henderson 34249422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 34259422278eSRichard Henderson { 34269422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 34279422278eSRichard Henderson } 34289422278eSRichard Henderson 34299422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 34309422278eSRichard Henderson 34319422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 34329422278eSRichard Henderson { 34339422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 34349422278eSRichard Henderson } 34359422278eSRichard Henderson 34369422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 34379422278eSRichard Henderson 34389422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 34399422278eSRichard Henderson { 34409422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 34419422278eSRichard Henderson } 34429422278eSRichard Henderson 34439422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 34449422278eSRichard Henderson 34459422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 34469422278eSRichard Henderson { 34479422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 34489422278eSRichard Henderson } 34499422278eSRichard Henderson 34509422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 34519422278eSRichard Henderson 34529422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 34539422278eSRichard Henderson { 34549422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 34559422278eSRichard Henderson } 34569422278eSRichard Henderson 34579422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 34589422278eSRichard Henderson 34599422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 34609422278eSRichard Henderson { 34619422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 34629422278eSRichard Henderson } 34639422278eSRichard Henderson 34649422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 34659422278eSRichard Henderson 34669422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 34679422278eSRichard Henderson { 34689422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 34699422278eSRichard Henderson } 34709422278eSRichard Henderson 34719422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 34729422278eSRichard Henderson 34739422278eSRichard Henderson /* UA2005 strand status */ 34749422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 34759422278eSRichard Henderson { 34762da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 34779422278eSRichard Henderson } 34789422278eSRichard Henderson 34799422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 34809422278eSRichard Henderson 3481bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3482bb97f2f5SRichard Henderson 3483bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3484bb97f2f5SRichard Henderson { 3485bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3486bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3487bb97f2f5SRichard Henderson } 3488bb97f2f5SRichard Henderson 3489bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3490bb97f2f5SRichard Henderson 3491bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3492bb97f2f5SRichard Henderson { 3493bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3494bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3495bb97f2f5SRichard Henderson 3496bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3497bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3498bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3499bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3500bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3501bb97f2f5SRichard Henderson 3502bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3503bb97f2f5SRichard Henderson } 3504bb97f2f5SRichard Henderson 3505bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3506bb97f2f5SRichard Henderson 3507bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3508bb97f2f5SRichard Henderson { 35092da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3510bb97f2f5SRichard Henderson } 3511bb97f2f5SRichard Henderson 3512bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3513bb97f2f5SRichard Henderson 3514bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3515bb97f2f5SRichard Henderson { 35162da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3517bb97f2f5SRichard Henderson } 3518bb97f2f5SRichard Henderson 3519bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3520bb97f2f5SRichard Henderson 3521bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3522bb97f2f5SRichard Henderson { 3523bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3524bb97f2f5SRichard Henderson 3525577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3526bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3527bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3528577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3529bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3530bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3531bb97f2f5SRichard Henderson } 3532bb97f2f5SRichard Henderson 3533bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3534bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3535bb97f2f5SRichard Henderson 353625524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 353725524734SRichard Henderson { 353825524734SRichard Henderson if (!supervisor(dc)) { 353925524734SRichard Henderson return raise_priv(dc); 354025524734SRichard Henderson } 354125524734SRichard Henderson if (saved) { 354225524734SRichard Henderson gen_helper_saved(tcg_env); 354325524734SRichard Henderson } else { 354425524734SRichard Henderson gen_helper_restored(tcg_env); 354525524734SRichard Henderson } 354625524734SRichard Henderson return advance_pc(dc); 354725524734SRichard Henderson } 354825524734SRichard Henderson 354925524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 355025524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 355125524734SRichard Henderson 3552d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3553d3825800SRichard Henderson { 3554d3825800SRichard Henderson return advance_pc(dc); 3555d3825800SRichard Henderson } 3556d3825800SRichard Henderson 35570faef01bSRichard Henderson /* 35580faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 35590faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 35600faef01bSRichard Henderson */ 35615458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 35625458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 35630faef01bSRichard Henderson 3564b597eedcSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, 3565428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 35662a45b736SRichard Henderson void (*funci)(TCGv, TCGv, target_long), 35672a45b736SRichard Henderson bool logic_cc) 3568428881deSRichard Henderson { 3569428881deSRichard Henderson TCGv dst, src1; 3570428881deSRichard Henderson 3571428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3572428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3573428881deSRichard Henderson return false; 3574428881deSRichard Henderson } 3575428881deSRichard Henderson 35762a45b736SRichard Henderson if (logic_cc) { 35772a45b736SRichard Henderson dst = cpu_cc_N; 3578428881deSRichard Henderson } else { 3579428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3580428881deSRichard Henderson } 3581428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3582428881deSRichard Henderson 3583428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3584428881deSRichard Henderson if (funci) { 3585428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3586428881deSRichard Henderson } else { 3587428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3588428881deSRichard Henderson } 3589428881deSRichard Henderson } else { 3590428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3591428881deSRichard Henderson } 35922a45b736SRichard Henderson 35932a45b736SRichard Henderson if (logic_cc) { 35942a45b736SRichard Henderson if (TARGET_LONG_BITS == 64) { 35952a45b736SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 35962a45b736SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 35972a45b736SRichard Henderson } 35982a45b736SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 35992a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 36002a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_V, 0); 36012a45b736SRichard Henderson } 36022a45b736SRichard Henderson 3603428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3604428881deSRichard Henderson return advance_pc(dc); 3605428881deSRichard Henderson } 3606428881deSRichard Henderson 3607b597eedcSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, 3608428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3609428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3610428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3611428881deSRichard Henderson { 3612428881deSRichard Henderson if (a->cc) { 3613b597eedcSRichard Henderson return do_arith_int(dc, a, func_cc, NULL, false); 3614428881deSRichard Henderson } 3615b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, false); 3616428881deSRichard Henderson } 3617428881deSRichard Henderson 3618428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3619428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3620428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3621428881deSRichard Henderson { 3622b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, a->cc); 3623428881deSRichard Henderson } 3624428881deSRichard Henderson 3625b597eedcSRichard Henderson TRANS(ADD, ALL, do_arith, a, tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_addcc) 3626b597eedcSRichard Henderson TRANS(SUB, ALL, do_arith, a, tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_subcc) 3627b597eedcSRichard Henderson TRANS(ADDC, ALL, do_arith, a, gen_op_addc, NULL, gen_op_addccc) 3628b597eedcSRichard Henderson TRANS(SUBC, ALL, do_arith, a, gen_op_subc, NULL, gen_op_subccc) 3629428881deSRichard Henderson 3630b597eedcSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, NULL, NULL, gen_op_taddcc) 3631b597eedcSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, NULL, NULL, gen_op_tsubcc) 3632b597eedcSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, NULL, NULL, gen_op_taddcctv) 3633b597eedcSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, NULL, NULL, gen_op_tsubcctv) 3634a9aba13dSRichard Henderson 3635428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3636428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3637428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3638428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3639428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3640428881deSRichard Henderson 3641b597eedcSRichard Henderson TRANS(MULX, 64, do_arith, a, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3642b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3643b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 3644b597eedcSRichard Henderson TRANS(MULScc, ALL, do_arith, a, NULL, NULL, gen_op_mulscc) 364522188d7dSRichard Henderson 36463a6b8de3SRichard Henderson TRANS(UDIVcc, DIV, do_arith, a, NULL, NULL, gen_op_udivcc) 3647b597eedcSRichard Henderson TRANS(SDIV, DIV, do_arith, a, gen_op_sdiv, NULL, gen_op_sdivcc) 36484ee85ea9SRichard Henderson 36499c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 3650b597eedcSRichard Henderson TRANS(POPC, 64, do_arith, a, gen_op_popc, NULL, NULL) 36519c6ec5bcSRichard Henderson 3652428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3653428881deSRichard Henderson { 3654428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3655428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3656428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3657428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3658428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3659428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3660428881deSRichard Henderson return false; 3661428881deSRichard Henderson } else { 3662428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3663428881deSRichard Henderson } 3664428881deSRichard Henderson return advance_pc(dc); 3665428881deSRichard Henderson } 3666428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3667428881deSRichard Henderson } 3668428881deSRichard Henderson 36693a6b8de3SRichard Henderson static bool trans_UDIV(DisasContext *dc, arg_r_r_ri *a) 36703a6b8de3SRichard Henderson { 36713a6b8de3SRichard Henderson TCGv_i64 t1, t2; 36723a6b8de3SRichard Henderson TCGv dst; 36733a6b8de3SRichard Henderson 36743a6b8de3SRichard Henderson if (!avail_DIV(dc)) { 36753a6b8de3SRichard Henderson return false; 36763a6b8de3SRichard Henderson } 36773a6b8de3SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 36783a6b8de3SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 36793a6b8de3SRichard Henderson return false; 36803a6b8de3SRichard Henderson } 36813a6b8de3SRichard Henderson 36823a6b8de3SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 36833a6b8de3SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 36843a6b8de3SRichard Henderson return true; 36853a6b8de3SRichard Henderson } 36863a6b8de3SRichard Henderson 36873a6b8de3SRichard Henderson if (a->imm) { 36883a6b8de3SRichard Henderson t2 = tcg_constant_i64((uint32_t)a->rs2_or_imm); 36893a6b8de3SRichard Henderson } else { 36903a6b8de3SRichard Henderson TCGLabel *lab; 36913a6b8de3SRichard Henderson TCGv_i32 n2; 36923a6b8de3SRichard Henderson 36933a6b8de3SRichard Henderson finishing_insn(dc); 36943a6b8de3SRichard Henderson flush_cond(dc); 36953a6b8de3SRichard Henderson 36963a6b8de3SRichard Henderson n2 = tcg_temp_new_i32(); 36973a6b8de3SRichard Henderson tcg_gen_trunc_tl_i32(n2, cpu_regs[a->rs2_or_imm]); 36983a6b8de3SRichard Henderson 36993a6b8de3SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 37003a6b8de3SRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, n2, 0, lab); 37013a6b8de3SRichard Henderson 37023a6b8de3SRichard Henderson t2 = tcg_temp_new_i64(); 37033a6b8de3SRichard Henderson #ifdef TARGET_SPARC64 37043a6b8de3SRichard Henderson tcg_gen_ext32u_i64(t2, cpu_regs[a->rs2_or_imm]); 37053a6b8de3SRichard Henderson #else 37063a6b8de3SRichard Henderson tcg_gen_extu_i32_i64(t2, cpu_regs[a->rs2_or_imm]); 37073a6b8de3SRichard Henderson #endif 37083a6b8de3SRichard Henderson } 37093a6b8de3SRichard Henderson 37103a6b8de3SRichard Henderson t1 = tcg_temp_new_i64(); 37113a6b8de3SRichard Henderson tcg_gen_concat_tl_i64(t1, gen_load_gpr(dc, a->rs1), cpu_y); 37123a6b8de3SRichard Henderson 37133a6b8de3SRichard Henderson tcg_gen_divu_i64(t1, t1, t2); 37143a6b8de3SRichard Henderson tcg_gen_umin_i64(t1, t1, tcg_constant_i64(UINT32_MAX)); 37153a6b8de3SRichard Henderson 37163a6b8de3SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 37173a6b8de3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t1); 37183a6b8de3SRichard Henderson gen_store_gpr(dc, a->rd, dst); 37193a6b8de3SRichard Henderson return advance_pc(dc); 37203a6b8de3SRichard Henderson } 37213a6b8de3SRichard Henderson 3722f3141174SRichard Henderson static bool trans_UDIVX(DisasContext *dc, arg_r_r_ri *a) 3723f3141174SRichard Henderson { 3724f3141174SRichard Henderson TCGv dst, src1, src2; 3725f3141174SRichard Henderson 3726f3141174SRichard Henderson if (!avail_64(dc)) { 3727f3141174SRichard Henderson return false; 3728f3141174SRichard Henderson } 3729f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3730f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3731f3141174SRichard Henderson return false; 3732f3141174SRichard Henderson } 3733f3141174SRichard Henderson 3734f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3735f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3736f3141174SRichard Henderson return true; 3737f3141174SRichard Henderson } 3738f3141174SRichard Henderson 3739f3141174SRichard Henderson if (a->imm) { 3740f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3741f3141174SRichard Henderson } else { 3742f3141174SRichard Henderson TCGLabel *lab; 3743f3141174SRichard Henderson 3744f3141174SRichard Henderson finishing_insn(dc); 3745f3141174SRichard Henderson flush_cond(dc); 3746f3141174SRichard Henderson 3747f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3748f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3749f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3750f3141174SRichard Henderson } 3751f3141174SRichard Henderson 3752f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3753f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3754f3141174SRichard Henderson 3755f3141174SRichard Henderson tcg_gen_divu_tl(dst, src1, src2); 3756f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3757f3141174SRichard Henderson return advance_pc(dc); 3758f3141174SRichard Henderson } 3759f3141174SRichard Henderson 3760f3141174SRichard Henderson static bool trans_SDIVX(DisasContext *dc, arg_r_r_ri *a) 3761f3141174SRichard Henderson { 3762f3141174SRichard Henderson TCGv dst, src1, src2; 3763f3141174SRichard Henderson 3764f3141174SRichard Henderson if (!avail_64(dc)) { 3765f3141174SRichard Henderson return false; 3766f3141174SRichard Henderson } 3767f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3768f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3769f3141174SRichard Henderson return false; 3770f3141174SRichard Henderson } 3771f3141174SRichard Henderson 3772f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3773f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3774f3141174SRichard Henderson return true; 3775f3141174SRichard Henderson } 3776f3141174SRichard Henderson 3777f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3778f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3779f3141174SRichard Henderson 3780f3141174SRichard Henderson if (a->imm) { 3781f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == -1)) { 3782f3141174SRichard Henderson tcg_gen_neg_tl(dst, src1); 3783f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3784f3141174SRichard Henderson return advance_pc(dc); 3785f3141174SRichard Henderson } 3786f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3787f3141174SRichard Henderson } else { 3788f3141174SRichard Henderson TCGLabel *lab; 3789f3141174SRichard Henderson TCGv t1, t2; 3790f3141174SRichard Henderson 3791f3141174SRichard Henderson finishing_insn(dc); 3792f3141174SRichard Henderson flush_cond(dc); 3793f3141174SRichard Henderson 3794f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3795f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3796f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3797f3141174SRichard Henderson 3798f3141174SRichard Henderson /* 3799f3141174SRichard Henderson * Need to avoid INT64_MIN / -1, which will trap on x86 host. 3800f3141174SRichard Henderson * Set SRC2 to 1 as a new divisor, to produce the correct result. 3801f3141174SRichard Henderson */ 3802f3141174SRichard Henderson t1 = tcg_temp_new(); 3803f3141174SRichard Henderson t2 = tcg_temp_new(); 3804f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t1, src1, (target_long)INT64_MIN); 3805f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t2, src2, -1); 3806f3141174SRichard Henderson tcg_gen_and_tl(t1, t1, t2); 3807f3141174SRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, t1, t1, tcg_constant_tl(0), 3808f3141174SRichard Henderson tcg_constant_tl(1), src2); 3809f3141174SRichard Henderson src2 = t1; 3810f3141174SRichard Henderson } 3811f3141174SRichard Henderson 3812f3141174SRichard Henderson tcg_gen_div_tl(dst, src1, src2); 3813f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3814f3141174SRichard Henderson return advance_pc(dc); 3815f3141174SRichard Henderson } 3816f3141174SRichard Henderson 3817b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 381843db5838SRichard Henderson int width, bool cc, bool little_endian) 3819b88ce6f2SRichard Henderson { 382043db5838SRichard Henderson TCGv dst, s1, s2, l, r, t, m; 382143db5838SRichard Henderson uint64_t amask = address_mask_i(dc, -8); 3822b88ce6f2SRichard Henderson 3823b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3824b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3825b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3826b88ce6f2SRichard Henderson 3827b88ce6f2SRichard Henderson if (cc) { 3828f828df74SRichard Henderson gen_op_subcc(cpu_cc_N, s1, s2); 3829b88ce6f2SRichard Henderson } 3830b88ce6f2SRichard Henderson 383143db5838SRichard Henderson l = tcg_temp_new(); 383243db5838SRichard Henderson r = tcg_temp_new(); 383343db5838SRichard Henderson t = tcg_temp_new(); 383443db5838SRichard Henderson 3835b88ce6f2SRichard Henderson switch (width) { 3836b88ce6f2SRichard Henderson case 8: 383743db5838SRichard Henderson tcg_gen_andi_tl(l, s1, 7); 383843db5838SRichard Henderson tcg_gen_andi_tl(r, s2, 7); 383943db5838SRichard Henderson tcg_gen_xori_tl(r, r, 7); 384043db5838SRichard Henderson m = tcg_constant_tl(0xff); 3841b88ce6f2SRichard Henderson break; 3842b88ce6f2SRichard Henderson case 16: 384343db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 1, 2); 384443db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 1, 2); 384543db5838SRichard Henderson tcg_gen_xori_tl(r, r, 3); 384643db5838SRichard Henderson m = tcg_constant_tl(0xf); 3847b88ce6f2SRichard Henderson break; 3848b88ce6f2SRichard Henderson case 32: 384943db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 2, 1); 385043db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 2, 1); 385143db5838SRichard Henderson tcg_gen_xori_tl(r, r, 1); 385243db5838SRichard Henderson m = tcg_constant_tl(0x3); 3853b88ce6f2SRichard Henderson break; 3854b88ce6f2SRichard Henderson default: 3855b88ce6f2SRichard Henderson abort(); 3856b88ce6f2SRichard Henderson } 3857b88ce6f2SRichard Henderson 385843db5838SRichard Henderson /* Compute Left Edge */ 385943db5838SRichard Henderson if (little_endian) { 386043db5838SRichard Henderson tcg_gen_shl_tl(l, m, l); 386143db5838SRichard Henderson tcg_gen_and_tl(l, l, m); 386243db5838SRichard Henderson } else { 386343db5838SRichard Henderson tcg_gen_shr_tl(l, m, l); 386443db5838SRichard Henderson } 386543db5838SRichard Henderson /* Compute Right Edge */ 386643db5838SRichard Henderson if (little_endian) { 386743db5838SRichard Henderson tcg_gen_shr_tl(r, m, r); 386843db5838SRichard Henderson } else { 386943db5838SRichard Henderson tcg_gen_shl_tl(r, m, r); 387043db5838SRichard Henderson tcg_gen_and_tl(r, r, m); 387143db5838SRichard Henderson } 3872b88ce6f2SRichard Henderson 387343db5838SRichard Henderson /* Compute dst = (s1 == s2 under amask ? l : l & r) */ 387443db5838SRichard Henderson tcg_gen_xor_tl(t, s1, s2); 387543db5838SRichard Henderson tcg_gen_and_tl(r, r, l); 387643db5838SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, dst, t, tcg_constant_tl(amask), r, l); 3877b88ce6f2SRichard Henderson 3878b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3879b88ce6f2SRichard Henderson return advance_pc(dc); 3880b88ce6f2SRichard Henderson } 3881b88ce6f2SRichard Henderson 3882b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 3883b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 3884b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 3885b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 3886b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 3887b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 3888b88ce6f2SRichard Henderson 3889b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 3890b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 3891b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 3892b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 3893b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 3894b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 3895b88ce6f2SRichard Henderson 3896875ce392SRichard Henderson static bool do_rr(DisasContext *dc, arg_r_r *a, 3897875ce392SRichard Henderson void (*func)(TCGv, TCGv)) 3898875ce392SRichard Henderson { 3899875ce392SRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 3900875ce392SRichard Henderson TCGv src = gen_load_gpr(dc, a->rs); 3901875ce392SRichard Henderson 3902875ce392SRichard Henderson func(dst, src); 3903875ce392SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3904875ce392SRichard Henderson return advance_pc(dc); 3905875ce392SRichard Henderson } 3906875ce392SRichard Henderson 3907875ce392SRichard Henderson TRANS(LZCNT, VIS3, do_rr, a, gen_op_lzcnt) 3908875ce392SRichard Henderson 390945bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 391045bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 391145bfed3bSRichard Henderson { 391245bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 391345bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 391445bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 391545bfed3bSRichard Henderson 391645bfed3bSRichard Henderson func(dst, src1, src2); 391745bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 391845bfed3bSRichard Henderson return advance_pc(dc); 391945bfed3bSRichard Henderson } 392045bfed3bSRichard Henderson 392145bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 392245bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 392345bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 392445bfed3bSRichard Henderson 3925015fc6fcSRichard Henderson TRANS(ADDXC, VIS3, do_rrr, a, gen_op_addxc) 3926015fc6fcSRichard Henderson TRANS(ADDXCcc, VIS3, do_rrr, a, gen_op_addxccc) 3927015fc6fcSRichard Henderson 3928*680af1b4SRichard Henderson TRANS(UMULXHI, VIS3, do_rrr, a, gen_op_umulxhi) 3929*680af1b4SRichard Henderson 39309e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 39319e20ca94SRichard Henderson { 39329e20ca94SRichard Henderson #ifdef TARGET_SPARC64 39339e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 39349e20ca94SRichard Henderson 39359e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 39369e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 39379e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 39389e20ca94SRichard Henderson #else 39399e20ca94SRichard Henderson g_assert_not_reached(); 39409e20ca94SRichard Henderson #endif 39419e20ca94SRichard Henderson } 39429e20ca94SRichard Henderson 39439e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 39449e20ca94SRichard Henderson { 39459e20ca94SRichard Henderson #ifdef TARGET_SPARC64 39469e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 39479e20ca94SRichard Henderson 39489e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 39499e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 39509e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 39519e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 39529e20ca94SRichard Henderson #else 39539e20ca94SRichard Henderson g_assert_not_reached(); 39549e20ca94SRichard Henderson #endif 39559e20ca94SRichard Henderson } 39569e20ca94SRichard Henderson 39579e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 39589e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 39599e20ca94SRichard Henderson 396039ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 396139ca3490SRichard Henderson { 396239ca3490SRichard Henderson #ifdef TARGET_SPARC64 396339ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 396439ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 396539ca3490SRichard Henderson #else 396639ca3490SRichard Henderson g_assert_not_reached(); 396739ca3490SRichard Henderson #endif 396839ca3490SRichard Henderson } 396939ca3490SRichard Henderson 397039ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 397139ca3490SRichard Henderson 3972c973b4e8SRichard Henderson static bool do_cmask(DisasContext *dc, int rs2, void (*func)(TCGv, TCGv, TCGv)) 3973c973b4e8SRichard Henderson { 3974c973b4e8SRichard Henderson func(cpu_gsr, cpu_gsr, gen_load_gpr(dc, rs2)); 3975c973b4e8SRichard Henderson return true; 3976c973b4e8SRichard Henderson } 3977c973b4e8SRichard Henderson 3978c973b4e8SRichard Henderson TRANS(CMASK8, VIS3, do_cmask, a->rs2, gen_helper_cmask8) 3979c973b4e8SRichard Henderson TRANS(CMASK16, VIS3, do_cmask, a->rs2, gen_helper_cmask16) 3980c973b4e8SRichard Henderson TRANS(CMASK32, VIS3, do_cmask, a->rs2, gen_helper_cmask32) 3981c973b4e8SRichard Henderson 39825fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 39835fc546eeSRichard Henderson { 39845fc546eeSRichard Henderson TCGv dst, src1, src2; 39855fc546eeSRichard Henderson 39865fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 39875fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 39885fc546eeSRichard Henderson return false; 39895fc546eeSRichard Henderson } 39905fc546eeSRichard Henderson 39915fc546eeSRichard Henderson src2 = tcg_temp_new(); 39925fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 39935fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 39945fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 39955fc546eeSRichard Henderson 39965fc546eeSRichard Henderson if (l) { 39975fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 39985fc546eeSRichard Henderson if (!a->x) { 39995fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 40005fc546eeSRichard Henderson } 40015fc546eeSRichard Henderson } else if (u) { 40025fc546eeSRichard Henderson if (!a->x) { 40035fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 40045fc546eeSRichard Henderson src1 = dst; 40055fc546eeSRichard Henderson } 40065fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 40075fc546eeSRichard Henderson } else { 40085fc546eeSRichard Henderson if (!a->x) { 40095fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 40105fc546eeSRichard Henderson src1 = dst; 40115fc546eeSRichard Henderson } 40125fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 40135fc546eeSRichard Henderson } 40145fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 40155fc546eeSRichard Henderson return advance_pc(dc); 40165fc546eeSRichard Henderson } 40175fc546eeSRichard Henderson 40185fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 40195fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 40205fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 40215fc546eeSRichard Henderson 40225fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 40235fc546eeSRichard Henderson { 40245fc546eeSRichard Henderson TCGv dst, src1; 40255fc546eeSRichard Henderson 40265fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 40275fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 40285fc546eeSRichard Henderson return false; 40295fc546eeSRichard Henderson } 40305fc546eeSRichard Henderson 40315fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 40325fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 40335fc546eeSRichard Henderson 40345fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 40355fc546eeSRichard Henderson if (l) { 40365fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 40375fc546eeSRichard Henderson } else if (u) { 40385fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 40395fc546eeSRichard Henderson } else { 40405fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 40415fc546eeSRichard Henderson } 40425fc546eeSRichard Henderson } else { 40435fc546eeSRichard Henderson if (l) { 40445fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 40455fc546eeSRichard Henderson } else if (u) { 40465fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 40475fc546eeSRichard Henderson } else { 40485fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 40495fc546eeSRichard Henderson } 40505fc546eeSRichard Henderson } 40515fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 40525fc546eeSRichard Henderson return advance_pc(dc); 40535fc546eeSRichard Henderson } 40545fc546eeSRichard Henderson 40555fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 40565fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 40575fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 40585fc546eeSRichard Henderson 4059fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4060fb4ed7aaSRichard Henderson { 4061fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4062fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4063fb4ed7aaSRichard Henderson return NULL; 4064fb4ed7aaSRichard Henderson } 4065fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4066fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4067fb4ed7aaSRichard Henderson } else { 4068fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4069fb4ed7aaSRichard Henderson } 4070fb4ed7aaSRichard Henderson } 4071fb4ed7aaSRichard Henderson 4072fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4073fb4ed7aaSRichard Henderson { 4074fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4075c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 4076fb4ed7aaSRichard Henderson 4077c8507ebfSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, c2, src2, dst); 4078fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4079fb4ed7aaSRichard Henderson return advance_pc(dc); 4080fb4ed7aaSRichard Henderson } 4081fb4ed7aaSRichard Henderson 4082fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4083fb4ed7aaSRichard Henderson { 4084fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4085fb4ed7aaSRichard Henderson DisasCompare cmp; 4086fb4ed7aaSRichard Henderson 4087fb4ed7aaSRichard Henderson if (src2 == NULL) { 4088fb4ed7aaSRichard Henderson return false; 4089fb4ed7aaSRichard Henderson } 4090fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4091fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4092fb4ed7aaSRichard Henderson } 4093fb4ed7aaSRichard Henderson 4094fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4095fb4ed7aaSRichard Henderson { 4096fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4097fb4ed7aaSRichard Henderson DisasCompare cmp; 4098fb4ed7aaSRichard Henderson 4099fb4ed7aaSRichard Henderson if (src2 == NULL) { 4100fb4ed7aaSRichard Henderson return false; 4101fb4ed7aaSRichard Henderson } 4102fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4103fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4104fb4ed7aaSRichard Henderson } 4105fb4ed7aaSRichard Henderson 4106fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4107fb4ed7aaSRichard Henderson { 4108fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4109fb4ed7aaSRichard Henderson DisasCompare cmp; 4110fb4ed7aaSRichard Henderson 4111fb4ed7aaSRichard Henderson if (src2 == NULL) { 4112fb4ed7aaSRichard Henderson return false; 4113fb4ed7aaSRichard Henderson } 41142c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 41152c4f56c9SRichard Henderson return false; 41162c4f56c9SRichard Henderson } 4117fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4118fb4ed7aaSRichard Henderson } 4119fb4ed7aaSRichard Henderson 412086b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 412186b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 412286b82fe0SRichard Henderson { 412386b82fe0SRichard Henderson TCGv src1, sum; 412486b82fe0SRichard Henderson 412586b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 412686b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 412786b82fe0SRichard Henderson return false; 412886b82fe0SRichard Henderson } 412986b82fe0SRichard Henderson 413086b82fe0SRichard Henderson /* 413186b82fe0SRichard Henderson * Always load the sum into a new temporary. 413286b82fe0SRichard Henderson * This is required to capture the value across a window change, 413386b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 413486b82fe0SRichard Henderson */ 413586b82fe0SRichard Henderson sum = tcg_temp_new(); 413686b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 413786b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 413886b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 413986b82fe0SRichard Henderson } else { 414086b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 414186b82fe0SRichard Henderson } 414286b82fe0SRichard Henderson return func(dc, a->rd, sum); 414386b82fe0SRichard Henderson } 414486b82fe0SRichard Henderson 414586b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 414686b82fe0SRichard Henderson { 414786b82fe0SRichard Henderson /* 414886b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 414986b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 415086b82fe0SRichard Henderson */ 415186b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 415286b82fe0SRichard Henderson 415386b82fe0SRichard Henderson gen_check_align(dc, src, 3); 415486b82fe0SRichard Henderson 415586b82fe0SRichard Henderson gen_mov_pc_npc(dc); 415686b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 415786b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 415886b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 415986b82fe0SRichard Henderson 416086b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 416186b82fe0SRichard Henderson return true; 416286b82fe0SRichard Henderson } 416386b82fe0SRichard Henderson 416486b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 416586b82fe0SRichard Henderson 416686b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 416786b82fe0SRichard Henderson { 416886b82fe0SRichard Henderson if (!supervisor(dc)) { 416986b82fe0SRichard Henderson return raise_priv(dc); 417086b82fe0SRichard Henderson } 417186b82fe0SRichard Henderson 417286b82fe0SRichard Henderson gen_check_align(dc, src, 3); 417386b82fe0SRichard Henderson 417486b82fe0SRichard Henderson gen_mov_pc_npc(dc); 417586b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 417686b82fe0SRichard Henderson gen_helper_rett(tcg_env); 417786b82fe0SRichard Henderson 417886b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 417986b82fe0SRichard Henderson return true; 418086b82fe0SRichard Henderson } 418186b82fe0SRichard Henderson 418286b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 418386b82fe0SRichard Henderson 418486b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 418586b82fe0SRichard Henderson { 418686b82fe0SRichard Henderson gen_check_align(dc, src, 3); 41870dfae4f9SRichard Henderson gen_helper_restore(tcg_env); 418886b82fe0SRichard Henderson 418986b82fe0SRichard Henderson gen_mov_pc_npc(dc); 419086b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 419186b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 419286b82fe0SRichard Henderson 419386b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 419486b82fe0SRichard Henderson return true; 419586b82fe0SRichard Henderson } 419686b82fe0SRichard Henderson 419786b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 419886b82fe0SRichard Henderson 4199d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4200d3825800SRichard Henderson { 4201d3825800SRichard Henderson gen_helper_save(tcg_env); 4202d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4203d3825800SRichard Henderson return advance_pc(dc); 4204d3825800SRichard Henderson } 4205d3825800SRichard Henderson 4206d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4207d3825800SRichard Henderson 4208d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4209d3825800SRichard Henderson { 4210d3825800SRichard Henderson gen_helper_restore(tcg_env); 4211d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4212d3825800SRichard Henderson return advance_pc(dc); 4213d3825800SRichard Henderson } 4214d3825800SRichard Henderson 4215d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4216d3825800SRichard Henderson 42178f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 42188f75b8a4SRichard Henderson { 42198f75b8a4SRichard Henderson if (!supervisor(dc)) { 42208f75b8a4SRichard Henderson return raise_priv(dc); 42218f75b8a4SRichard Henderson } 42228f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 42238f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 42248f75b8a4SRichard Henderson translator_io_start(&dc->base); 42258f75b8a4SRichard Henderson if (done) { 42268f75b8a4SRichard Henderson gen_helper_done(tcg_env); 42278f75b8a4SRichard Henderson } else { 42288f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 42298f75b8a4SRichard Henderson } 42308f75b8a4SRichard Henderson return true; 42318f75b8a4SRichard Henderson } 42328f75b8a4SRichard Henderson 42338f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 42348f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 42358f75b8a4SRichard Henderson 42360880d20bSRichard Henderson /* 42370880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 42380880d20bSRichard Henderson */ 42390880d20bSRichard Henderson 42400880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 42410880d20bSRichard Henderson { 42420880d20bSRichard Henderson TCGv addr, tmp = NULL; 42430880d20bSRichard Henderson 42440880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 42450880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 42460880d20bSRichard Henderson return NULL; 42470880d20bSRichard Henderson } 42480880d20bSRichard Henderson 42490880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 42500880d20bSRichard Henderson if (rs2_or_imm) { 42510880d20bSRichard Henderson tmp = tcg_temp_new(); 42520880d20bSRichard Henderson if (imm) { 42530880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 42540880d20bSRichard Henderson } else { 42550880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 42560880d20bSRichard Henderson } 42570880d20bSRichard Henderson addr = tmp; 42580880d20bSRichard Henderson } 42590880d20bSRichard Henderson if (AM_CHECK(dc)) { 42600880d20bSRichard Henderson if (!tmp) { 42610880d20bSRichard Henderson tmp = tcg_temp_new(); 42620880d20bSRichard Henderson } 42630880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 42640880d20bSRichard Henderson addr = tmp; 42650880d20bSRichard Henderson } 42660880d20bSRichard Henderson return addr; 42670880d20bSRichard Henderson } 42680880d20bSRichard Henderson 42690880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 42700880d20bSRichard Henderson { 42710880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42720880d20bSRichard Henderson DisasASI da; 42730880d20bSRichard Henderson 42740880d20bSRichard Henderson if (addr == NULL) { 42750880d20bSRichard Henderson return false; 42760880d20bSRichard Henderson } 42770880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 42780880d20bSRichard Henderson 42790880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 428042071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 42810880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 42820880d20bSRichard Henderson return advance_pc(dc); 42830880d20bSRichard Henderson } 42840880d20bSRichard Henderson 42850880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 42860880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 42870880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 42880880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 42890880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 42900880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 42910880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 42920880d20bSRichard Henderson 42930880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 42940880d20bSRichard Henderson { 42950880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42960880d20bSRichard Henderson DisasASI da; 42970880d20bSRichard Henderson 42980880d20bSRichard Henderson if (addr == NULL) { 42990880d20bSRichard Henderson return false; 43000880d20bSRichard Henderson } 43010880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 43020880d20bSRichard Henderson 43030880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 430442071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 43050880d20bSRichard Henderson return advance_pc(dc); 43060880d20bSRichard Henderson } 43070880d20bSRichard Henderson 43080880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 43090880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 43100880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 43110880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 43120880d20bSRichard Henderson 43130880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 43140880d20bSRichard Henderson { 43150880d20bSRichard Henderson TCGv addr; 43160880d20bSRichard Henderson DisasASI da; 43170880d20bSRichard Henderson 43180880d20bSRichard Henderson if (a->rd & 1) { 43190880d20bSRichard Henderson return false; 43200880d20bSRichard Henderson } 43210880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 43220880d20bSRichard Henderson if (addr == NULL) { 43230880d20bSRichard Henderson return false; 43240880d20bSRichard Henderson } 43250880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 432642071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 43270880d20bSRichard Henderson return advance_pc(dc); 43280880d20bSRichard Henderson } 43290880d20bSRichard Henderson 43300880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 43310880d20bSRichard Henderson { 43320880d20bSRichard Henderson TCGv addr; 43330880d20bSRichard Henderson DisasASI da; 43340880d20bSRichard Henderson 43350880d20bSRichard Henderson if (a->rd & 1) { 43360880d20bSRichard Henderson return false; 43370880d20bSRichard Henderson } 43380880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 43390880d20bSRichard Henderson if (addr == NULL) { 43400880d20bSRichard Henderson return false; 43410880d20bSRichard Henderson } 43420880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 434342071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 43440880d20bSRichard Henderson return advance_pc(dc); 43450880d20bSRichard Henderson } 43460880d20bSRichard Henderson 4347cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4348cf07cd1eSRichard Henderson { 4349cf07cd1eSRichard Henderson TCGv addr, reg; 4350cf07cd1eSRichard Henderson DisasASI da; 4351cf07cd1eSRichard Henderson 4352cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4353cf07cd1eSRichard Henderson if (addr == NULL) { 4354cf07cd1eSRichard Henderson return false; 4355cf07cd1eSRichard Henderson } 4356cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4357cf07cd1eSRichard Henderson 4358cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4359cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4360cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4361cf07cd1eSRichard Henderson return advance_pc(dc); 4362cf07cd1eSRichard Henderson } 4363cf07cd1eSRichard Henderson 4364dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4365dca544b9SRichard Henderson { 4366dca544b9SRichard Henderson TCGv addr, dst, src; 4367dca544b9SRichard Henderson DisasASI da; 4368dca544b9SRichard Henderson 4369dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4370dca544b9SRichard Henderson if (addr == NULL) { 4371dca544b9SRichard Henderson return false; 4372dca544b9SRichard Henderson } 4373dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4374dca544b9SRichard Henderson 4375dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4376dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4377dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4378dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4379dca544b9SRichard Henderson return advance_pc(dc); 4380dca544b9SRichard Henderson } 4381dca544b9SRichard Henderson 4382d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4383d0a11d25SRichard Henderson { 4384d0a11d25SRichard Henderson TCGv addr, o, n, c; 4385d0a11d25SRichard Henderson DisasASI da; 4386d0a11d25SRichard Henderson 4387d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4388d0a11d25SRichard Henderson if (addr == NULL) { 4389d0a11d25SRichard Henderson return false; 4390d0a11d25SRichard Henderson } 4391d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4392d0a11d25SRichard Henderson 4393d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4394d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4395d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4396d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4397d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4398d0a11d25SRichard Henderson return advance_pc(dc); 4399d0a11d25SRichard Henderson } 4400d0a11d25SRichard Henderson 4401d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4402d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4403d0a11d25SRichard Henderson 440406c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 440506c060d9SRichard Henderson { 440606c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 440706c060d9SRichard Henderson DisasASI da; 440806c060d9SRichard Henderson 440906c060d9SRichard Henderson if (addr == NULL) { 441006c060d9SRichard Henderson return false; 441106c060d9SRichard Henderson } 441206c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 441306c060d9SRichard Henderson return true; 441406c060d9SRichard Henderson } 441506c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 441606c060d9SRichard Henderson return true; 441706c060d9SRichard Henderson } 441806c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4419287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 442006c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 442106c060d9SRichard Henderson return advance_pc(dc); 442206c060d9SRichard Henderson } 442306c060d9SRichard Henderson 442406c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 442506c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 442606c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 442706c060d9SRichard Henderson 4428287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4429287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4430287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4431287b1152SRichard Henderson 443206c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 443306c060d9SRichard Henderson { 443406c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 443506c060d9SRichard Henderson DisasASI da; 443606c060d9SRichard Henderson 443706c060d9SRichard Henderson if (addr == NULL) { 443806c060d9SRichard Henderson return false; 443906c060d9SRichard Henderson } 444006c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 444106c060d9SRichard Henderson return true; 444206c060d9SRichard Henderson } 444306c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 444406c060d9SRichard Henderson return true; 444506c060d9SRichard Henderson } 444606c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4447287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 444806c060d9SRichard Henderson return advance_pc(dc); 444906c060d9SRichard Henderson } 445006c060d9SRichard Henderson 445106c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 445206c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 445306c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 445406c060d9SRichard Henderson 4455287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4456287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4457287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4458287b1152SRichard Henderson 445906c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 446006c060d9SRichard Henderson { 446106c060d9SRichard Henderson if (!avail_32(dc)) { 446206c060d9SRichard Henderson return false; 446306c060d9SRichard Henderson } 446406c060d9SRichard Henderson if (!supervisor(dc)) { 446506c060d9SRichard Henderson return raise_priv(dc); 446606c060d9SRichard Henderson } 446706c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 446806c060d9SRichard Henderson return true; 446906c060d9SRichard Henderson } 447006c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 447106c060d9SRichard Henderson return true; 447206c060d9SRichard Henderson } 447306c060d9SRichard Henderson 4474d8c5b92fSRichard Henderson static bool trans_LDFSR(DisasContext *dc, arg_r_r_ri *a) 44753d3c0673SRichard Henderson { 44763590f01eSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4477d8c5b92fSRichard Henderson TCGv_i32 tmp; 44783590f01eSRichard Henderson 44793d3c0673SRichard Henderson if (addr == NULL) { 44803d3c0673SRichard Henderson return false; 44813d3c0673SRichard Henderson } 44823d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44833d3c0673SRichard Henderson return true; 44843d3c0673SRichard Henderson } 4485d8c5b92fSRichard Henderson 4486d8c5b92fSRichard Henderson tmp = tcg_temp_new_i32(); 4487d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i32(tmp, addr, dc->mem_idx, MO_TEUL | MO_ALIGN); 4488d8c5b92fSRichard Henderson 4489d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], tmp, FSR_FCC0_SHIFT, 2); 4490d8c5b92fSRichard Henderson /* LDFSR does not change FCC[1-3]. */ 4491d8c5b92fSRichard Henderson 4492d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, tmp); 44933d3c0673SRichard Henderson return advance_pc(dc); 44943d3c0673SRichard Henderson } 44953d3c0673SRichard Henderson 4496298c52f7SRichard Henderson static bool do_ldxfsr(DisasContext *dc, arg_r_r_ri *a, bool entire) 4497d8c5b92fSRichard Henderson { 4498d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 4499d8c5b92fSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4500d8c5b92fSRichard Henderson TCGv_i64 t64; 4501d8c5b92fSRichard Henderson TCGv_i32 lo, hi; 4502d8c5b92fSRichard Henderson 4503d8c5b92fSRichard Henderson if (addr == NULL) { 4504d8c5b92fSRichard Henderson return false; 4505d8c5b92fSRichard Henderson } 4506d8c5b92fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4507d8c5b92fSRichard Henderson return true; 4508d8c5b92fSRichard Henderson } 4509d8c5b92fSRichard Henderson 4510d8c5b92fSRichard Henderson t64 = tcg_temp_new_i64(); 4511d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, dc->mem_idx, MO_TEUQ | MO_ALIGN); 4512d8c5b92fSRichard Henderson 4513d8c5b92fSRichard Henderson lo = tcg_temp_new_i32(); 4514d8c5b92fSRichard Henderson hi = cpu_fcc[3]; 4515d8c5b92fSRichard Henderson tcg_gen_extr_i64_i32(lo, hi, t64); 4516d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], lo, FSR_FCC0_SHIFT, 2); 4517d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[1], hi, FSR_FCC1_SHIFT - 32, 2); 4518d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[2], hi, FSR_FCC2_SHIFT - 32, 2); 4519d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[3], hi, FSR_FCC3_SHIFT - 32, 2); 4520d8c5b92fSRichard Henderson 4521298c52f7SRichard Henderson if (entire) { 4522298c52f7SRichard Henderson gen_helper_set_fsr_nofcc(tcg_env, lo); 4523298c52f7SRichard Henderson } else { 4524d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, lo); 4525298c52f7SRichard Henderson } 4526d8c5b92fSRichard Henderson return advance_pc(dc); 4527d8c5b92fSRichard Henderson #else 4528d8c5b92fSRichard Henderson return false; 4529d8c5b92fSRichard Henderson #endif 4530d8c5b92fSRichard Henderson } 45313d3c0673SRichard Henderson 4532298c52f7SRichard Henderson TRANS(LDXFSR, 64, do_ldxfsr, a, false) 4533298c52f7SRichard Henderson TRANS(LDXEFSR, VIS3B, do_ldxfsr, a, true) 4534298c52f7SRichard Henderson 45353d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 45363d3c0673SRichard Henderson { 45373d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45381ccd6e13SRichard Henderson TCGv fsr; 45391ccd6e13SRichard Henderson 45403d3c0673SRichard Henderson if (addr == NULL) { 45413d3c0673SRichard Henderson return false; 45423d3c0673SRichard Henderson } 45433d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45443d3c0673SRichard Henderson return true; 45453d3c0673SRichard Henderson } 45461ccd6e13SRichard Henderson 45471ccd6e13SRichard Henderson fsr = tcg_temp_new(); 45481ccd6e13SRichard Henderson gen_helper_get_fsr(fsr, tcg_env); 45491ccd6e13SRichard Henderson tcg_gen_qemu_st_tl(fsr, addr, dc->mem_idx, mop | MO_ALIGN); 45503d3c0673SRichard Henderson return advance_pc(dc); 45513d3c0673SRichard Henderson } 45523d3c0673SRichard Henderson 45533d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 45543d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 45553d3c0673SRichard Henderson 45561210a036SRichard Henderson static bool do_fc(DisasContext *dc, int rd, int32_t c) 45573a38260eSRichard Henderson { 45583a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45593a38260eSRichard Henderson return true; 45603a38260eSRichard Henderson } 45611210a036SRichard Henderson gen_store_fpr_F(dc, rd, tcg_constant_i32(c)); 45623a38260eSRichard Henderson return advance_pc(dc); 45633a38260eSRichard Henderson } 45643a38260eSRichard Henderson 45653a38260eSRichard Henderson TRANS(FZEROs, VIS1, do_fc, a->rd, 0) 45661210a036SRichard Henderson TRANS(FONEs, VIS1, do_fc, a->rd, -1) 45673a38260eSRichard Henderson 45683a38260eSRichard Henderson static bool do_dc(DisasContext *dc, int rd, int64_t c) 45693a38260eSRichard Henderson { 45703a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45713a38260eSRichard Henderson return true; 45723a38260eSRichard Henderson } 45731210a036SRichard Henderson gen_store_fpr_D(dc, rd, tcg_constant_i64(c)); 45743a38260eSRichard Henderson return advance_pc(dc); 45753a38260eSRichard Henderson } 45763a38260eSRichard Henderson 45773a38260eSRichard Henderson TRANS(FZEROd, VIS1, do_dc, a->rd, 0) 45783a38260eSRichard Henderson TRANS(FONEd, VIS1, do_dc, a->rd, -1) 45793a38260eSRichard Henderson 4580baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4581baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4582baf3dbf2SRichard Henderson { 4583baf3dbf2SRichard Henderson TCGv_i32 tmp; 4584baf3dbf2SRichard Henderson 4585baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4586baf3dbf2SRichard Henderson return true; 4587baf3dbf2SRichard Henderson } 4588baf3dbf2SRichard Henderson 4589baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4590baf3dbf2SRichard Henderson func(tmp, tmp); 4591baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4592baf3dbf2SRichard Henderson return advance_pc(dc); 4593baf3dbf2SRichard Henderson } 4594baf3dbf2SRichard Henderson 4595baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4596baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4597baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4598baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4599baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4600baf3dbf2SRichard Henderson 46012f722641SRichard Henderson static bool do_fd(DisasContext *dc, arg_r_r *a, 46022f722641SRichard Henderson void (*func)(TCGv_i32, TCGv_i64)) 46032f722641SRichard Henderson { 46042f722641SRichard Henderson TCGv_i32 dst; 46052f722641SRichard Henderson TCGv_i64 src; 46062f722641SRichard Henderson 46072f722641SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46082f722641SRichard Henderson return true; 46092f722641SRichard Henderson } 46102f722641SRichard Henderson 4611388a6465SRichard Henderson dst = tcg_temp_new_i32(); 46122f722641SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 46132f722641SRichard Henderson func(dst, src); 46142f722641SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 46152f722641SRichard Henderson return advance_pc(dc); 46162f722641SRichard Henderson } 46172f722641SRichard Henderson 46182f722641SRichard Henderson TRANS(FPACK16, VIS1, do_fd, a, gen_op_fpack16) 46192f722641SRichard Henderson TRANS(FPACKFIX, VIS1, do_fd, a, gen_op_fpackfix) 46202f722641SRichard Henderson 4621119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4622119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4623119cb94fSRichard Henderson { 4624119cb94fSRichard Henderson TCGv_i32 tmp; 4625119cb94fSRichard Henderson 4626119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4627119cb94fSRichard Henderson return true; 4628119cb94fSRichard Henderson } 4629119cb94fSRichard Henderson 4630119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4631119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4632119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4633119cb94fSRichard Henderson return advance_pc(dc); 4634119cb94fSRichard Henderson } 4635119cb94fSRichard Henderson 4636119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4637119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4638119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4639119cb94fSRichard Henderson 46408c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 46418c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 46428c94bcd8SRichard Henderson { 46438c94bcd8SRichard Henderson TCGv_i32 dst; 46448c94bcd8SRichard Henderson TCGv_i64 src; 46458c94bcd8SRichard Henderson 46468c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46478c94bcd8SRichard Henderson return true; 46488c94bcd8SRichard Henderson } 46498c94bcd8SRichard Henderson 4650388a6465SRichard Henderson dst = tcg_temp_new_i32(); 46518c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 46528c94bcd8SRichard Henderson func(dst, tcg_env, src); 46538c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 46548c94bcd8SRichard Henderson return advance_pc(dc); 46558c94bcd8SRichard Henderson } 46568c94bcd8SRichard Henderson 46578c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 46588c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 46598c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 46608c94bcd8SRichard Henderson 4661c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4662c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4663c6d83e4fSRichard Henderson { 4664c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4665c6d83e4fSRichard Henderson 4666c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4667c6d83e4fSRichard Henderson return true; 4668c6d83e4fSRichard Henderson } 4669c6d83e4fSRichard Henderson 467052f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4671c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4672c6d83e4fSRichard Henderson func(dst, src); 4673c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4674c6d83e4fSRichard Henderson return advance_pc(dc); 4675c6d83e4fSRichard Henderson } 4676c6d83e4fSRichard Henderson 4677c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4678c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4679c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4680c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4681c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4682c6d83e4fSRichard Henderson 46838aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 46848aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 46858aa418b3SRichard Henderson { 46868aa418b3SRichard Henderson TCGv_i64 dst, src; 46878aa418b3SRichard Henderson 46888aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46898aa418b3SRichard Henderson return true; 46908aa418b3SRichard Henderson } 46918aa418b3SRichard Henderson 469252f46d46SRichard Henderson dst = tcg_temp_new_i64(); 46938aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 46948aa418b3SRichard Henderson func(dst, tcg_env, src); 46958aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 46968aa418b3SRichard Henderson return advance_pc(dc); 46978aa418b3SRichard Henderson } 46988aa418b3SRichard Henderson 46998aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 47008aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 47018aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 47028aa418b3SRichard Henderson 47037b616f36SRichard Henderson static bool do_df(DisasContext *dc, arg_r_r *a, 47047b616f36SRichard Henderson void (*func)(TCGv_i64, TCGv_i32)) 47057b616f36SRichard Henderson { 47067b616f36SRichard Henderson TCGv_i64 dst; 47077b616f36SRichard Henderson TCGv_i32 src; 47087b616f36SRichard Henderson 47097b616f36SRichard Henderson if (gen_trap_ifnofpu(dc)) { 47107b616f36SRichard Henderson return true; 47117b616f36SRichard Henderson } 47127b616f36SRichard Henderson 47137b616f36SRichard Henderson dst = tcg_temp_new_i64(); 47147b616f36SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 47157b616f36SRichard Henderson func(dst, src); 47167b616f36SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 47177b616f36SRichard Henderson return advance_pc(dc); 47187b616f36SRichard Henderson } 47197b616f36SRichard Henderson 47207b616f36SRichard Henderson TRANS(FEXPAND, VIS1, do_df, a, gen_helper_fexpand) 47217b616f36SRichard Henderson 4722199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a, 4723199d43efSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 4724199d43efSRichard Henderson { 4725199d43efSRichard Henderson TCGv_i64 dst; 4726199d43efSRichard Henderson TCGv_i32 src; 4727199d43efSRichard Henderson 4728199d43efSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4729199d43efSRichard Henderson return true; 4730199d43efSRichard Henderson } 4731199d43efSRichard Henderson 473252f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4733199d43efSRichard Henderson src = gen_load_fpr_F(dc, a->rs); 4734199d43efSRichard Henderson func(dst, tcg_env, src); 4735199d43efSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4736199d43efSRichard Henderson return advance_pc(dc); 4737199d43efSRichard Henderson } 4738199d43efSRichard Henderson 4739199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod) 4740199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod) 4741199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox) 4742199d43efSRichard Henderson 4743daf457d4SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a, 4744daf457d4SRichard Henderson void (*func)(TCGv_i128, TCGv_i128)) 4745f4e18df5SRichard Henderson { 474633ec4245SRichard Henderson TCGv_i128 t; 4747f4e18df5SRichard Henderson 4748f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4749f4e18df5SRichard Henderson return true; 4750f4e18df5SRichard Henderson } 4751f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4752f4e18df5SRichard Henderson return true; 4753f4e18df5SRichard Henderson } 4754f4e18df5SRichard Henderson 4755f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 475633ec4245SRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4757daf457d4SRichard Henderson func(t, t); 475833ec4245SRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4759f4e18df5SRichard Henderson return advance_pc(dc); 4760f4e18df5SRichard Henderson } 4761f4e18df5SRichard Henderson 4762daf457d4SRichard Henderson TRANS(FMOVq, 64, do_qq, a, tcg_gen_mov_i128) 4763daf457d4SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_op_fnegq) 4764daf457d4SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_op_fabsq) 4765f4e18df5SRichard Henderson 4766c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4767e41716beSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128)) 4768c995216bSRichard Henderson { 4769e41716beSRichard Henderson TCGv_i128 t; 4770e41716beSRichard Henderson 4771c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4772c995216bSRichard Henderson return true; 4773c995216bSRichard Henderson } 4774c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4775c995216bSRichard Henderson return true; 4776c995216bSRichard Henderson } 4777c995216bSRichard Henderson 4778e41716beSRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4779e41716beSRichard Henderson func(t, tcg_env, t); 4780e41716beSRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4781c995216bSRichard Henderson return advance_pc(dc); 4782c995216bSRichard Henderson } 4783c995216bSRichard Henderson 4784c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4785c995216bSRichard Henderson 4786bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a, 4787d81e3efeSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i128)) 4788bd9c5c42SRichard Henderson { 4789d81e3efeSRichard Henderson TCGv_i128 src; 4790bd9c5c42SRichard Henderson TCGv_i32 dst; 4791bd9c5c42SRichard Henderson 4792bd9c5c42SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4793bd9c5c42SRichard Henderson return true; 4794bd9c5c42SRichard Henderson } 4795bd9c5c42SRichard Henderson if (gen_trap_float128(dc)) { 4796bd9c5c42SRichard Henderson return true; 4797bd9c5c42SRichard Henderson } 4798bd9c5c42SRichard Henderson 4799d81e3efeSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 4800388a6465SRichard Henderson dst = tcg_temp_new_i32(); 4801d81e3efeSRichard Henderson func(dst, tcg_env, src); 4802bd9c5c42SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4803bd9c5c42SRichard Henderson return advance_pc(dc); 4804bd9c5c42SRichard Henderson } 4805bd9c5c42SRichard Henderson 4806bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos) 4807bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi) 4808bd9c5c42SRichard Henderson 48091617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a, 481025a5769eSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i128)) 48111617586fSRichard Henderson { 481225a5769eSRichard Henderson TCGv_i128 src; 48131617586fSRichard Henderson TCGv_i64 dst; 48141617586fSRichard Henderson 48151617586fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48161617586fSRichard Henderson return true; 48171617586fSRichard Henderson } 48181617586fSRichard Henderson if (gen_trap_float128(dc)) { 48191617586fSRichard Henderson return true; 48201617586fSRichard Henderson } 48211617586fSRichard Henderson 482225a5769eSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 482352f46d46SRichard Henderson dst = tcg_temp_new_i64(); 482425a5769eSRichard Henderson func(dst, tcg_env, src); 48251617586fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 48261617586fSRichard Henderson return advance_pc(dc); 48271617586fSRichard Henderson } 48281617586fSRichard Henderson 48291617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod) 48301617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox) 48311617586fSRichard Henderson 483213ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a, 48330b2a61ccSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i32)) 483413ebcc77SRichard Henderson { 483513ebcc77SRichard Henderson TCGv_i32 src; 48360b2a61ccSRichard Henderson TCGv_i128 dst; 483713ebcc77SRichard Henderson 483813ebcc77SRichard Henderson if (gen_trap_ifnofpu(dc)) { 483913ebcc77SRichard Henderson return true; 484013ebcc77SRichard Henderson } 484113ebcc77SRichard Henderson if (gen_trap_float128(dc)) { 484213ebcc77SRichard Henderson return true; 484313ebcc77SRichard Henderson } 484413ebcc77SRichard Henderson 484513ebcc77SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 48460b2a61ccSRichard Henderson dst = tcg_temp_new_i128(); 48470b2a61ccSRichard Henderson func(dst, tcg_env, src); 48480b2a61ccSRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 484913ebcc77SRichard Henderson return advance_pc(dc); 485013ebcc77SRichard Henderson } 485113ebcc77SRichard Henderson 485213ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq) 485313ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq) 485413ebcc77SRichard Henderson 48557b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a, 4856fdc50716SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i64)) 48577b8e3e1aSRichard Henderson { 48587b8e3e1aSRichard Henderson TCGv_i64 src; 4859fdc50716SRichard Henderson TCGv_i128 dst; 48607b8e3e1aSRichard Henderson 48617b8e3e1aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48627b8e3e1aSRichard Henderson return true; 48637b8e3e1aSRichard Henderson } 48647b8e3e1aSRichard Henderson if (gen_trap_float128(dc)) { 48657b8e3e1aSRichard Henderson return true; 48667b8e3e1aSRichard Henderson } 48677b8e3e1aSRichard Henderson 48687b8e3e1aSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4869fdc50716SRichard Henderson dst = tcg_temp_new_i128(); 4870fdc50716SRichard Henderson func(dst, tcg_env, src); 4871fdc50716SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 48727b8e3e1aSRichard Henderson return advance_pc(dc); 48737b8e3e1aSRichard Henderson } 48747b8e3e1aSRichard Henderson 48757b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq) 48767b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq) 48777b8e3e1aSRichard Henderson 48787f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 48797f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 48807f10b52fSRichard Henderson { 48817f10b52fSRichard Henderson TCGv_i32 src1, src2; 48827f10b52fSRichard Henderson 48837f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48847f10b52fSRichard Henderson return true; 48857f10b52fSRichard Henderson } 48867f10b52fSRichard Henderson 48877f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 48887f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 48897f10b52fSRichard Henderson func(src1, src1, src2); 48907f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 48917f10b52fSRichard Henderson return advance_pc(dc); 48927f10b52fSRichard Henderson } 48937f10b52fSRichard Henderson 48947f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 48957f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 48967f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 48977f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 48987f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 48997f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 49007f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 49017f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 49027f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 49037f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 49047f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 49057f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 49067f10b52fSRichard Henderson 49073d50b728SRichard Henderson TRANS(FHADDs, VIS3, do_fff, a, gen_op_fhadds) 49083d50b728SRichard Henderson TRANS(FHSUBs, VIS3, do_fff, a, gen_op_fhsubs) 49093d50b728SRichard Henderson TRANS(FNHADDs, VIS3, do_fff, a, gen_op_fnhadds) 49103d50b728SRichard Henderson 49110d1d3aafSRichard Henderson TRANS(FPADDS16s, VIS3, do_fff, a, gen_op_fpadds16s) 49120d1d3aafSRichard Henderson TRANS(FPSUBS16s, VIS3, do_fff, a, gen_op_fpsubs16s) 49130d1d3aafSRichard Henderson TRANS(FPADDS32s, VIS3, do_fff, a, gen_op_fpadds32s) 49140d1d3aafSRichard Henderson TRANS(FPSUBS32s, VIS3, do_fff, a, gen_op_fpsubs32s) 49150d1d3aafSRichard Henderson 4916c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4917c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4918c1514961SRichard Henderson { 4919c1514961SRichard Henderson TCGv_i32 src1, src2; 4920c1514961SRichard Henderson 4921c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4922c1514961SRichard Henderson return true; 4923c1514961SRichard Henderson } 4924c1514961SRichard Henderson 4925c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4926c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4927c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4928c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4929c1514961SRichard Henderson return advance_pc(dc); 4930c1514961SRichard Henderson } 4931c1514961SRichard Henderson 4932c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4933c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4934c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4935c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 49363d50b728SRichard Henderson TRANS(FNADDs, VIS3, do_env_fff, a, gen_helper_fnadds) 49373d50b728SRichard Henderson TRANS(FNMULs, VIS3, do_env_fff, a, gen_helper_fnmuls) 4938c1514961SRichard Henderson 4939a859602cSRichard Henderson static bool do_dff(DisasContext *dc, arg_r_r_r *a, 4940a859602cSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i32)) 4941a859602cSRichard Henderson { 4942a859602cSRichard Henderson TCGv_i64 dst; 4943a859602cSRichard Henderson TCGv_i32 src1, src2; 4944a859602cSRichard Henderson 4945a859602cSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4946a859602cSRichard Henderson return true; 4947a859602cSRichard Henderson } 4948a859602cSRichard Henderson 494952f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4950a859602cSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4951a859602cSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4952a859602cSRichard Henderson func(dst, src1, src2); 4953a859602cSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4954a859602cSRichard Henderson return advance_pc(dc); 4955a859602cSRichard Henderson } 4956a859602cSRichard Henderson 4957a859602cSRichard Henderson TRANS(FMUL8x16AU, VIS1, do_dff, a, gen_op_fmul8x16au) 4958a859602cSRichard Henderson TRANS(FMUL8x16AL, VIS1, do_dff, a, gen_op_fmul8x16al) 4959be8998e0SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_dff, a, gen_op_fmuld8sux16) 4960be8998e0SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_dff, a, gen_op_fmuld8ulx16) 4961d3ef26afSRichard Henderson TRANS(FPMERGE, VIS1, do_dff, a, gen_helper_fpmerge) 4962a859602cSRichard Henderson 49639157dcccSRichard Henderson static bool do_dfd(DisasContext *dc, arg_r_r_r *a, 49649157dcccSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i64)) 49659157dcccSRichard Henderson { 49669157dcccSRichard Henderson TCGv_i64 dst, src2; 49679157dcccSRichard Henderson TCGv_i32 src1; 49689157dcccSRichard Henderson 49699157dcccSRichard Henderson if (gen_trap_ifnofpu(dc)) { 49709157dcccSRichard Henderson return true; 49719157dcccSRichard Henderson } 49729157dcccSRichard Henderson 497352f46d46SRichard Henderson dst = tcg_temp_new_i64(); 49749157dcccSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 49759157dcccSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 49769157dcccSRichard Henderson func(dst, src1, src2); 49779157dcccSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 49789157dcccSRichard Henderson return advance_pc(dc); 49799157dcccSRichard Henderson } 49809157dcccSRichard Henderson 49819157dcccSRichard Henderson TRANS(FMUL8x16, VIS1, do_dfd, a, gen_helper_fmul8x16) 49829157dcccSRichard Henderson 498328c131a3SRichard Henderson static bool do_gvec_ddd(DisasContext *dc, arg_r_r_r *a, MemOp vece, 498428c131a3SRichard Henderson void (*func)(unsigned, uint32_t, uint32_t, 498528c131a3SRichard Henderson uint32_t, uint32_t, uint32_t)) 498628c131a3SRichard Henderson { 498728c131a3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 498828c131a3SRichard Henderson return true; 498928c131a3SRichard Henderson } 499028c131a3SRichard Henderson 499128c131a3SRichard Henderson func(vece, gen_offset_fpr_D(a->rd), gen_offset_fpr_D(a->rs1), 499228c131a3SRichard Henderson gen_offset_fpr_D(a->rs2), 8, 8); 499328c131a3SRichard Henderson return advance_pc(dc); 499428c131a3SRichard Henderson } 499528c131a3SRichard Henderson 499628c131a3SRichard Henderson TRANS(FPADD16, VIS1, do_gvec_ddd, a, MO_16, tcg_gen_gvec_add) 499728c131a3SRichard Henderson TRANS(FPADD32, VIS1, do_gvec_ddd, a, MO_32, tcg_gen_gvec_add) 499828c131a3SRichard Henderson TRANS(FPSUB16, VIS1, do_gvec_ddd, a, MO_16, tcg_gen_gvec_sub) 499928c131a3SRichard Henderson TRANS(FPSUB32, VIS1, do_gvec_ddd, a, MO_32, tcg_gen_gvec_sub) 50007837185eSRichard Henderson TRANS(FCHKSM16, VIS3, do_gvec_ddd, a, MO_16, gen_op_fchksm16) 5001d6ff1ccbSRichard Henderson TRANS(FMEAN16, VIS3, do_gvec_ddd, a, MO_16, gen_op_fmean16) 500228c131a3SRichard Henderson 50030d1d3aafSRichard Henderson TRANS(FPADDS16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_ssadd) 50040d1d3aafSRichard Henderson TRANS(FPADDS32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_ssadd) 50050d1d3aafSRichard Henderson TRANS(FPSUBS16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_sssub) 50060d1d3aafSRichard Henderson TRANS(FPSUBS32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_sssub) 50070d1d3aafSRichard Henderson 5008fbc5c8d4SRichard Henderson TRANS(FSLL16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_shlv) 5009fbc5c8d4SRichard Henderson TRANS(FSLL32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_shlv) 5010fbc5c8d4SRichard Henderson TRANS(FSRL16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_shrv) 5011fbc5c8d4SRichard Henderson TRANS(FSRL32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_shrv) 5012fbc5c8d4SRichard Henderson TRANS(FSRA16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_sarv) 5013fbc5c8d4SRichard Henderson TRANS(FSRA32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_sarv) 5014fbc5c8d4SRichard Henderson 5015e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 5016e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 5017e06c9f83SRichard Henderson { 5018e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 5019e06c9f83SRichard Henderson 5020e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5021e06c9f83SRichard Henderson return true; 5022e06c9f83SRichard Henderson } 5023e06c9f83SRichard Henderson 502452f46d46SRichard Henderson dst = tcg_temp_new_i64(); 5025e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5026e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5027e06c9f83SRichard Henderson func(dst, src1, src2); 5028e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5029e06c9f83SRichard Henderson return advance_pc(dc); 5030e06c9f83SRichard Henderson } 5031e06c9f83SRichard Henderson 5032e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 5033e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 5034e06c9f83SRichard Henderson 5035e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 5036e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 5037e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 5038e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 5039e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 5040e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 5041e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 5042e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 5043e06c9f83SRichard Henderson 50444b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 50454b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 50464b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 50474b6edc0aSRichard Henderson 50483d50b728SRichard Henderson TRANS(FHADDd, VIS3, do_ddd, a, gen_op_fhaddd) 50493d50b728SRichard Henderson TRANS(FHSUBd, VIS3, do_ddd, a, gen_op_fhsubd) 50503d50b728SRichard Henderson TRANS(FNHADDd, VIS3, do_ddd, a, gen_op_fnhaddd) 50513d50b728SRichard Henderson 5052bc3f14a9SRichard Henderson TRANS(FPADD64, VIS3B, do_ddd, a, tcg_gen_add_i64) 5053bc3f14a9SRichard Henderson TRANS(FPSUB64, VIS3B, do_ddd, a, tcg_gen_sub_i64) 5054fbc5c8d4SRichard Henderson TRANS(FSLAS16, VIS3, do_ddd, a, gen_helper_fslas16) 5055fbc5c8d4SRichard Henderson TRANS(FSLAS32, VIS3, do_ddd, a, gen_helper_fslas32) 5056bc3f14a9SRichard Henderson 5057e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a, 5058e2fa6bd1SRichard Henderson void (*func)(TCGv, TCGv_i64, TCGv_i64)) 5059e2fa6bd1SRichard Henderson { 5060e2fa6bd1SRichard Henderson TCGv_i64 src1, src2; 5061e2fa6bd1SRichard Henderson TCGv dst; 5062e2fa6bd1SRichard Henderson 5063e2fa6bd1SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5064e2fa6bd1SRichard Henderson return true; 5065e2fa6bd1SRichard Henderson } 5066e2fa6bd1SRichard Henderson 5067e2fa6bd1SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 5068e2fa6bd1SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5069e2fa6bd1SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5070e2fa6bd1SRichard Henderson func(dst, src1, src2); 5071e2fa6bd1SRichard Henderson gen_store_gpr(dc, a->rd, dst); 5072e2fa6bd1SRichard Henderson return advance_pc(dc); 5073e2fa6bd1SRichard Henderson } 5074e2fa6bd1SRichard Henderson 5075e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16) 5076e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16) 5077e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16) 5078e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16) 5079e2fa6bd1SRichard Henderson 5080e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32) 5081e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32) 5082e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32) 5083e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32) 5084e2fa6bd1SRichard Henderson 5085669e0774SRichard Henderson TRANS(FPCMPEQ8, VIS3B, do_rdd, a, gen_helper_fcmpeq8) 5086669e0774SRichard Henderson TRANS(FPCMPNE8, VIS3B, do_rdd, a, gen_helper_fcmpne8) 5087669e0774SRichard Henderson TRANS(FPCMPULE8, VIS3B, do_rdd, a, gen_helper_fcmpule8) 5088669e0774SRichard Henderson TRANS(FPCMPUGT8, VIS3B, do_rdd, a, gen_helper_fcmpugt8) 5089669e0774SRichard Henderson 50907d5ebd8fSRichard Henderson TRANS(PDISTN, VIS3, do_rdd, a, gen_op_pdistn) 50917d5ebd8fSRichard Henderson 5092f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 5093f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 5094f2a59b0aSRichard Henderson { 5095f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 5096f2a59b0aSRichard Henderson 5097f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 5098f2a59b0aSRichard Henderson return true; 5099f2a59b0aSRichard Henderson } 5100f2a59b0aSRichard Henderson 510152f46d46SRichard Henderson dst = tcg_temp_new_i64(); 5102f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5103f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5104f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 5105f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5106f2a59b0aSRichard Henderson return advance_pc(dc); 5107f2a59b0aSRichard Henderson } 5108f2a59b0aSRichard Henderson 5109f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 5110f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 5111f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 5112f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 51133d50b728SRichard Henderson TRANS(FNADDd, VIS3, do_env_ddd, a, gen_helper_fnaddd) 51143d50b728SRichard Henderson TRANS(FNMULd, VIS3, do_env_ddd, a, gen_helper_fnmuld) 5115f2a59b0aSRichard Henderson 5116ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 5117ff4c711bSRichard Henderson { 5118ff4c711bSRichard Henderson TCGv_i64 dst; 5119ff4c711bSRichard Henderson TCGv_i32 src1, src2; 5120ff4c711bSRichard Henderson 5121ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 5122ff4c711bSRichard Henderson return true; 5123ff4c711bSRichard Henderson } 5124ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 5125ff4c711bSRichard Henderson return raise_unimpfpop(dc); 5126ff4c711bSRichard Henderson } 5127ff4c711bSRichard Henderson 512852f46d46SRichard Henderson dst = tcg_temp_new_i64(); 5129ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 5130ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 5131ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 5132ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5133ff4c711bSRichard Henderson return advance_pc(dc); 5134ff4c711bSRichard Henderson } 5135ff4c711bSRichard Henderson 51363d50b728SRichard Henderson static bool trans_FNsMULd(DisasContext *dc, arg_r_r_r *a) 51373d50b728SRichard Henderson { 51383d50b728SRichard Henderson TCGv_i64 dst; 51393d50b728SRichard Henderson TCGv_i32 src1, src2; 51403d50b728SRichard Henderson 51413d50b728SRichard Henderson if (!avail_VIS3(dc)) { 51423d50b728SRichard Henderson return false; 51433d50b728SRichard Henderson } 51443d50b728SRichard Henderson if (gen_trap_ifnofpu(dc)) { 51453d50b728SRichard Henderson return true; 51463d50b728SRichard Henderson } 51473d50b728SRichard Henderson dst = tcg_temp_new_i64(); 51483d50b728SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 51493d50b728SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 51503d50b728SRichard Henderson gen_helper_fnsmuld(dst, tcg_env, src1, src2); 51513d50b728SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 51523d50b728SRichard Henderson return advance_pc(dc); 51533d50b728SRichard Henderson } 51543d50b728SRichard Henderson 51554fd71d19SRichard Henderson static bool do_ffff(DisasContext *dc, arg_r_r_r_r *a, 51564fd71d19SRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_i32)) 51574fd71d19SRichard Henderson { 51584fd71d19SRichard Henderson TCGv_i32 dst, src1, src2, src3; 51594fd71d19SRichard Henderson 51604fd71d19SRichard Henderson if (gen_trap_ifnofpu(dc)) { 51614fd71d19SRichard Henderson return true; 51624fd71d19SRichard Henderson } 51634fd71d19SRichard Henderson 51644fd71d19SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 51654fd71d19SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 51664fd71d19SRichard Henderson src3 = gen_load_fpr_F(dc, a->rs3); 51674fd71d19SRichard Henderson dst = tcg_temp_new_i32(); 51684fd71d19SRichard Henderson func(dst, src1, src2, src3); 51694fd71d19SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 51704fd71d19SRichard Henderson return advance_pc(dc); 51714fd71d19SRichard Henderson } 51724fd71d19SRichard Henderson 51734fd71d19SRichard Henderson TRANS(FMADDs, FMAF, do_ffff, a, gen_op_fmadds) 51744fd71d19SRichard Henderson TRANS(FMSUBs, FMAF, do_ffff, a, gen_op_fmsubs) 51754fd71d19SRichard Henderson TRANS(FNMSUBs, FMAF, do_ffff, a, gen_op_fnmsubs) 51764fd71d19SRichard Henderson TRANS(FNMADDs, FMAF, do_ffff, a, gen_op_fnmadds) 51774fd71d19SRichard Henderson 51784fd71d19SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r_r *a, 5179afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 5180afb04344SRichard Henderson { 51814fd71d19SRichard Henderson TCGv_i64 dst, src1, src2, src3; 5182afb04344SRichard Henderson 5183afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5184afb04344SRichard Henderson return true; 5185afb04344SRichard Henderson } 5186afb04344SRichard Henderson 518752f46d46SRichard Henderson dst = tcg_temp_new_i64(); 5188afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5189afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 51904fd71d19SRichard Henderson src3 = gen_load_fpr_D(dc, a->rs3); 51914fd71d19SRichard Henderson func(dst, src1, src2, src3); 5192afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5193afb04344SRichard Henderson return advance_pc(dc); 5194afb04344SRichard Henderson } 5195afb04344SRichard Henderson 5196afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 51974fd71d19SRichard Henderson TRANS(FMADDd, FMAF, do_dddd, a, gen_op_fmaddd) 51984fd71d19SRichard Henderson TRANS(FMSUBd, FMAF, do_dddd, a, gen_op_fmsubd) 51994fd71d19SRichard Henderson TRANS(FNMSUBd, FMAF, do_dddd, a, gen_op_fnmsubd) 52004fd71d19SRichard Henderson TRANS(FNMADDd, FMAF, do_dddd, a, gen_op_fnmaddd) 5201afb04344SRichard Henderson 5202a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 520316bedf89SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128, TCGv_i128)) 5204a4056239SRichard Henderson { 520516bedf89SRichard Henderson TCGv_i128 src1, src2; 520616bedf89SRichard Henderson 5207a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5208a4056239SRichard Henderson return true; 5209a4056239SRichard Henderson } 5210a4056239SRichard Henderson if (gen_trap_float128(dc)) { 5211a4056239SRichard Henderson return true; 5212a4056239SRichard Henderson } 5213a4056239SRichard Henderson 521416bedf89SRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 521516bedf89SRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 521616bedf89SRichard Henderson func(src1, tcg_env, src1, src2); 521716bedf89SRichard Henderson gen_store_fpr_Q(dc, a->rd, src1); 5218a4056239SRichard Henderson return advance_pc(dc); 5219a4056239SRichard Henderson } 5220a4056239SRichard Henderson 5221a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 5222a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 5223a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 5224a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 5225a4056239SRichard Henderson 52265e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 52275e3b17bbSRichard Henderson { 52285e3b17bbSRichard Henderson TCGv_i64 src1, src2; 5229ba21dc99SRichard Henderson TCGv_i128 dst; 52305e3b17bbSRichard Henderson 52315e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 52325e3b17bbSRichard Henderson return true; 52335e3b17bbSRichard Henderson } 52345e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 52355e3b17bbSRichard Henderson return true; 52365e3b17bbSRichard Henderson } 52375e3b17bbSRichard Henderson 52385e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 52395e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5240ba21dc99SRichard Henderson dst = tcg_temp_new_i128(); 5241ba21dc99SRichard Henderson gen_helper_fdmulq(dst, tcg_env, src1, src2); 5242ba21dc99SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 52435e3b17bbSRichard Henderson return advance_pc(dc); 52445e3b17bbSRichard Henderson } 52455e3b17bbSRichard Henderson 5246f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128, 5247f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5248f7ec8155SRichard Henderson { 5249f7ec8155SRichard Henderson DisasCompare cmp; 5250f7ec8155SRichard Henderson 52512c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 52522c4f56c9SRichard Henderson return false; 52532c4f56c9SRichard Henderson } 5254f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5255f7ec8155SRichard Henderson return true; 5256f7ec8155SRichard Henderson } 5257f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5258f7ec8155SRichard Henderson return true; 5259f7ec8155SRichard Henderson } 5260f7ec8155SRichard Henderson 5261f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5262f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5263f7ec8155SRichard Henderson return advance_pc(dc); 5264f7ec8155SRichard Henderson } 5265f7ec8155SRichard Henderson 5266f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs) 5267f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd) 5268f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq) 5269f7ec8155SRichard Henderson 5270f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128, 5271f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5272f7ec8155SRichard Henderson { 5273f7ec8155SRichard Henderson DisasCompare cmp; 5274f7ec8155SRichard Henderson 5275f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5276f7ec8155SRichard Henderson return true; 5277f7ec8155SRichard Henderson } 5278f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5279f7ec8155SRichard Henderson return true; 5280f7ec8155SRichard Henderson } 5281f7ec8155SRichard Henderson 5282f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5283f7ec8155SRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 5284f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5285f7ec8155SRichard Henderson return advance_pc(dc); 5286f7ec8155SRichard Henderson } 5287f7ec8155SRichard Henderson 5288f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs) 5289f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd) 5290f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq) 5291f7ec8155SRichard Henderson 5292f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128, 5293f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5294f7ec8155SRichard Henderson { 5295f7ec8155SRichard Henderson DisasCompare cmp; 5296f7ec8155SRichard Henderson 5297f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5298f7ec8155SRichard Henderson return true; 5299f7ec8155SRichard Henderson } 5300f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5301f7ec8155SRichard Henderson return true; 5302f7ec8155SRichard Henderson } 5303f7ec8155SRichard Henderson 5304f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5305f7ec8155SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 5306f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5307f7ec8155SRichard Henderson return advance_pc(dc); 5308f7ec8155SRichard Henderson } 5309f7ec8155SRichard Henderson 5310f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs) 5311f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd) 5312f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq) 5313f7ec8155SRichard Henderson 531440f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e) 531540f9ad21SRichard Henderson { 531640f9ad21SRichard Henderson TCGv_i32 src1, src2; 531740f9ad21SRichard Henderson 531840f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 531940f9ad21SRichard Henderson return false; 532040f9ad21SRichard Henderson } 532140f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 532240f9ad21SRichard Henderson return true; 532340f9ad21SRichard Henderson } 532440f9ad21SRichard Henderson 532540f9ad21SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 532640f9ad21SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 532740f9ad21SRichard Henderson if (e) { 5328d8c5b92fSRichard Henderson gen_helper_fcmpes(cpu_fcc[a->cc], tcg_env, src1, src2); 532940f9ad21SRichard Henderson } else { 5330d8c5b92fSRichard Henderson gen_helper_fcmps(cpu_fcc[a->cc], tcg_env, src1, src2); 533140f9ad21SRichard Henderson } 533240f9ad21SRichard Henderson return advance_pc(dc); 533340f9ad21SRichard Henderson } 533440f9ad21SRichard Henderson 533540f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false) 533640f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true) 533740f9ad21SRichard Henderson 533840f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e) 533940f9ad21SRichard Henderson { 534040f9ad21SRichard Henderson TCGv_i64 src1, src2; 534140f9ad21SRichard Henderson 534240f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 534340f9ad21SRichard Henderson return false; 534440f9ad21SRichard Henderson } 534540f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 534640f9ad21SRichard Henderson return true; 534740f9ad21SRichard Henderson } 534840f9ad21SRichard Henderson 534940f9ad21SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 535040f9ad21SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 535140f9ad21SRichard Henderson if (e) { 5352d8c5b92fSRichard Henderson gen_helper_fcmped(cpu_fcc[a->cc], tcg_env, src1, src2); 535340f9ad21SRichard Henderson } else { 5354d8c5b92fSRichard Henderson gen_helper_fcmpd(cpu_fcc[a->cc], tcg_env, src1, src2); 535540f9ad21SRichard Henderson } 535640f9ad21SRichard Henderson return advance_pc(dc); 535740f9ad21SRichard Henderson } 535840f9ad21SRichard Henderson 535940f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false) 536040f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true) 536140f9ad21SRichard Henderson 536240f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e) 536340f9ad21SRichard Henderson { 5364f3ceafadSRichard Henderson TCGv_i128 src1, src2; 5365f3ceafadSRichard Henderson 536640f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 536740f9ad21SRichard Henderson return false; 536840f9ad21SRichard Henderson } 536940f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 537040f9ad21SRichard Henderson return true; 537140f9ad21SRichard Henderson } 537240f9ad21SRichard Henderson if (gen_trap_float128(dc)) { 537340f9ad21SRichard Henderson return true; 537440f9ad21SRichard Henderson } 537540f9ad21SRichard Henderson 5376f3ceafadSRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 5377f3ceafadSRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 537840f9ad21SRichard Henderson if (e) { 5379d8c5b92fSRichard Henderson gen_helper_fcmpeq(cpu_fcc[a->cc], tcg_env, src1, src2); 538040f9ad21SRichard Henderson } else { 5381d8c5b92fSRichard Henderson gen_helper_fcmpq(cpu_fcc[a->cc], tcg_env, src1, src2); 538240f9ad21SRichard Henderson } 538340f9ad21SRichard Henderson return advance_pc(dc); 538440f9ad21SRichard Henderson } 538540f9ad21SRichard Henderson 538640f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false) 538740f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true) 538840f9ad21SRichard Henderson 53891d3ed3d7SRichard Henderson static bool trans_FLCMPs(DisasContext *dc, arg_FLCMPs *a) 53901d3ed3d7SRichard Henderson { 53911d3ed3d7SRichard Henderson TCGv_i32 src1, src2; 53921d3ed3d7SRichard Henderson 53931d3ed3d7SRichard Henderson if (!avail_VIS3(dc)) { 53941d3ed3d7SRichard Henderson return false; 53951d3ed3d7SRichard Henderson } 53961d3ed3d7SRichard Henderson if (gen_trap_ifnofpu(dc)) { 53971d3ed3d7SRichard Henderson return true; 53981d3ed3d7SRichard Henderson } 53991d3ed3d7SRichard Henderson 54001d3ed3d7SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 54011d3ed3d7SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 54021d3ed3d7SRichard Henderson gen_helper_flcmps(cpu_fcc[a->cc], src1, src2); 54031d3ed3d7SRichard Henderson return advance_pc(dc); 54041d3ed3d7SRichard Henderson } 54051d3ed3d7SRichard Henderson 54061d3ed3d7SRichard Henderson static bool trans_FLCMPd(DisasContext *dc, arg_FLCMPd *a) 54071d3ed3d7SRichard Henderson { 54081d3ed3d7SRichard Henderson TCGv_i64 src1, src2; 54091d3ed3d7SRichard Henderson 54101d3ed3d7SRichard Henderson if (!avail_VIS3(dc)) { 54111d3ed3d7SRichard Henderson return false; 54121d3ed3d7SRichard Henderson } 54131d3ed3d7SRichard Henderson if (gen_trap_ifnofpu(dc)) { 54141d3ed3d7SRichard Henderson return true; 54151d3ed3d7SRichard Henderson } 54161d3ed3d7SRichard Henderson 54171d3ed3d7SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 54181d3ed3d7SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 54191d3ed3d7SRichard Henderson gen_helper_flcmpd(cpu_fcc[a->cc], src1, src2); 54201d3ed3d7SRichard Henderson return advance_pc(dc); 54211d3ed3d7SRichard Henderson } 54221d3ed3d7SRichard Henderson 542309b157e6SRichard Henderson static bool do_movf2r(DisasContext *dc, arg_r_r *a, 542409b157e6SRichard Henderson int (*offset)(unsigned int), 542509b157e6SRichard Henderson void (*load)(TCGv, TCGv_ptr, tcg_target_long)) 542609b157e6SRichard Henderson { 542709b157e6SRichard Henderson TCGv dst; 542809b157e6SRichard Henderson 542909b157e6SRichard Henderson if (gen_trap_ifnofpu(dc)) { 543009b157e6SRichard Henderson return true; 543109b157e6SRichard Henderson } 543209b157e6SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 543309b157e6SRichard Henderson load(dst, tcg_env, offset(a->rs)); 543409b157e6SRichard Henderson gen_store_gpr(dc, a->rd, dst); 543509b157e6SRichard Henderson return advance_pc(dc); 543609b157e6SRichard Henderson } 543709b157e6SRichard Henderson 543809b157e6SRichard Henderson TRANS(MOVsTOsw, VIS3B, do_movf2r, a, gen_offset_fpr_F, tcg_gen_ld32s_tl) 543909b157e6SRichard Henderson TRANS(MOVsTOuw, VIS3B, do_movf2r, a, gen_offset_fpr_F, tcg_gen_ld32u_tl) 544009b157e6SRichard Henderson TRANS(MOVdTOx, VIS3B, do_movf2r, a, gen_offset_fpr_D, tcg_gen_ld_tl) 544109b157e6SRichard Henderson 544209b157e6SRichard Henderson static bool do_movr2f(DisasContext *dc, arg_r_r *a, 544309b157e6SRichard Henderson int (*offset)(unsigned int), 544409b157e6SRichard Henderson void (*store)(TCGv, TCGv_ptr, tcg_target_long)) 544509b157e6SRichard Henderson { 544609b157e6SRichard Henderson TCGv src; 544709b157e6SRichard Henderson 544809b157e6SRichard Henderson if (gen_trap_ifnofpu(dc)) { 544909b157e6SRichard Henderson return true; 545009b157e6SRichard Henderson } 545109b157e6SRichard Henderson src = gen_load_gpr(dc, a->rs); 545209b157e6SRichard Henderson store(src, tcg_env, offset(a->rd)); 545309b157e6SRichard Henderson return advance_pc(dc); 545409b157e6SRichard Henderson } 545509b157e6SRichard Henderson 545609b157e6SRichard Henderson TRANS(MOVwTOs, VIS3B, do_movr2f, a, gen_offset_fpr_F, tcg_gen_st32_tl) 545709b157e6SRichard Henderson TRANS(MOVxTOd, VIS3B, do_movr2f, a, gen_offset_fpr_D, tcg_gen_st_tl) 545809b157e6SRichard Henderson 54596e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5460fcf5ef2aSThomas Huth { 54616e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 54626e61bc94SEmilio G. Cota int bound; 5463af00be49SEmilio G. Cota 5464af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 54656e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 54666e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 546777976769SPhilippe Mathieu-Daudé dc->def = &cpu_env(cs)->def; 54686e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 54696e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5470c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54716e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5472c9b459aaSArtyom Tarasenko #endif 5473fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5474fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 54756e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5476c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54776e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5478c9b459aaSArtyom Tarasenko #endif 5479fcf5ef2aSThomas Huth #endif 54806e61bc94SEmilio G. Cota /* 54816e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 54826e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 54836e61bc94SEmilio G. Cota */ 54846e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 54856e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5486af00be49SEmilio G. Cota } 5487fcf5ef2aSThomas Huth 54886e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 54896e61bc94SEmilio G. Cota { 54906e61bc94SEmilio G. Cota } 54916e61bc94SEmilio G. Cota 54926e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 54936e61bc94SEmilio G. Cota { 54946e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5495633c4283SRichard Henderson target_ulong npc = dc->npc; 54966e61bc94SEmilio G. Cota 5497633c4283SRichard Henderson if (npc & 3) { 5498633c4283SRichard Henderson switch (npc) { 5499633c4283SRichard Henderson case JUMP_PC: 5500fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5501633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5502633c4283SRichard Henderson break; 5503633c4283SRichard Henderson case DYNAMIC_PC: 5504633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5505633c4283SRichard Henderson npc = DYNAMIC_PC; 5506633c4283SRichard Henderson break; 5507633c4283SRichard Henderson default: 5508633c4283SRichard Henderson g_assert_not_reached(); 5509fcf5ef2aSThomas Huth } 55106e61bc94SEmilio G. Cota } 5511633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5512633c4283SRichard Henderson } 5513fcf5ef2aSThomas Huth 55146e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 55156e61bc94SEmilio G. Cota { 55166e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 55176e61bc94SEmilio G. Cota unsigned int insn; 5518fcf5ef2aSThomas Huth 551977976769SPhilippe Mathieu-Daudé insn = translator_ldl(cpu_env(cs), &dc->base, dc->pc); 5520af00be49SEmilio G. Cota dc->base.pc_next += 4; 5521878cc677SRichard Henderson 5522878cc677SRichard Henderson if (!decode(dc, insn)) { 5523ba9c09b4SRichard Henderson gen_exception(dc, TT_ILL_INSN); 5524878cc677SRichard Henderson } 5525fcf5ef2aSThomas Huth 5526af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 55276e61bc94SEmilio G. Cota return; 5528c5e6ccdfSEmilio G. Cota } 5529af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 55306e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5531af00be49SEmilio G. Cota } 55326e61bc94SEmilio G. Cota } 5533fcf5ef2aSThomas Huth 55346e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 55356e61bc94SEmilio G. Cota { 55366e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5537186e7890SRichard Henderson DisasDelayException *e, *e_next; 5538633c4283SRichard Henderson bool may_lookup; 55396e61bc94SEmilio G. Cota 554089527e3aSRichard Henderson finishing_insn(dc); 554189527e3aSRichard Henderson 554246bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 554346bb0137SMark Cave-Ayland case DISAS_NEXT: 554446bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5545633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5546fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5547fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5548633c4283SRichard Henderson break; 5549fcf5ef2aSThomas Huth } 5550633c4283SRichard Henderson 5551930f1865SRichard Henderson may_lookup = true; 5552633c4283SRichard Henderson if (dc->pc & 3) { 5553633c4283SRichard Henderson switch (dc->pc) { 5554633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5555633c4283SRichard Henderson break; 5556633c4283SRichard Henderson case DYNAMIC_PC: 5557633c4283SRichard Henderson may_lookup = false; 5558633c4283SRichard Henderson break; 5559633c4283SRichard Henderson default: 5560633c4283SRichard Henderson g_assert_not_reached(); 5561633c4283SRichard Henderson } 5562633c4283SRichard Henderson } else { 5563633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5564633c4283SRichard Henderson } 5565633c4283SRichard Henderson 5566930f1865SRichard Henderson if (dc->npc & 3) { 5567930f1865SRichard Henderson switch (dc->npc) { 5568930f1865SRichard Henderson case JUMP_PC: 5569930f1865SRichard Henderson gen_generic_branch(dc); 5570930f1865SRichard Henderson break; 5571930f1865SRichard Henderson case DYNAMIC_PC: 5572930f1865SRichard Henderson may_lookup = false; 5573930f1865SRichard Henderson break; 5574930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5575930f1865SRichard Henderson break; 5576930f1865SRichard Henderson default: 5577930f1865SRichard Henderson g_assert_not_reached(); 5578930f1865SRichard Henderson } 5579930f1865SRichard Henderson } else { 5580930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5581930f1865SRichard Henderson } 5582633c4283SRichard Henderson if (may_lookup) { 5583633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5584633c4283SRichard Henderson } else { 558507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5586fcf5ef2aSThomas Huth } 558746bb0137SMark Cave-Ayland break; 558846bb0137SMark Cave-Ayland 558946bb0137SMark Cave-Ayland case DISAS_NORETURN: 559046bb0137SMark Cave-Ayland break; 559146bb0137SMark Cave-Ayland 559246bb0137SMark Cave-Ayland case DISAS_EXIT: 559346bb0137SMark Cave-Ayland /* Exit TB */ 559446bb0137SMark Cave-Ayland save_state(dc); 559546bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 559646bb0137SMark Cave-Ayland break; 559746bb0137SMark Cave-Ayland 559846bb0137SMark Cave-Ayland default: 559946bb0137SMark Cave-Ayland g_assert_not_reached(); 5600fcf5ef2aSThomas Huth } 5601186e7890SRichard Henderson 5602186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5603186e7890SRichard Henderson gen_set_label(e->lab); 5604186e7890SRichard Henderson 5605186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5606186e7890SRichard Henderson if (e->npc % 4 == 0) { 5607186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5608186e7890SRichard Henderson } 5609186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5610186e7890SRichard Henderson 5611186e7890SRichard Henderson e_next = e->next; 5612186e7890SRichard Henderson g_free(e); 5613186e7890SRichard Henderson } 5614fcf5ef2aSThomas Huth } 56156e61bc94SEmilio G. Cota 56166e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 56176e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 56186e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 56196e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 56206e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 56216e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 56226e61bc94SEmilio G. Cota }; 56236e61bc94SEmilio G. Cota 5624597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 562532f0c394SAnton Johansson vaddr pc, void *host_pc) 56266e61bc94SEmilio G. Cota { 56276e61bc94SEmilio G. Cota DisasContext dc = {}; 56286e61bc94SEmilio G. Cota 5629306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5630fcf5ef2aSThomas Huth } 5631fcf5ef2aSThomas Huth 563255c3ceefSRichard Henderson void sparc_tcg_init(void) 5633fcf5ef2aSThomas Huth { 5634fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5635fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5636fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5637fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5638fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5639fcf5ef2aSThomas Huth }; 5640fcf5ef2aSThomas Huth 5641d8c5b92fSRichard Henderson static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5642d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 5643d8c5b92fSRichard Henderson { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5644d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc0" }, 5645d8c5b92fSRichard Henderson { &cpu_fcc[1], offsetof(CPUSPARCState, fcc[1]), "fcc1" }, 5646d8c5b92fSRichard Henderson { &cpu_fcc[2], offsetof(CPUSPARCState, fcc[2]), "fcc2" }, 5647d8c5b92fSRichard Henderson { &cpu_fcc[3], offsetof(CPUSPARCState, fcc[3]), "fcc3" }, 5648d8c5b92fSRichard Henderson #else 5649d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc" }, 5650d8c5b92fSRichard Henderson #endif 5651d8c5b92fSRichard Henderson }; 5652d8c5b92fSRichard Henderson 5653fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5654fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5655fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 56562a1905c7SRichard Henderson { &cpu_xcc_Z, offsetof(CPUSPARCState, xcc_Z), "xcc_Z" }, 56572a1905c7SRichard Henderson { &cpu_xcc_C, offsetof(CPUSPARCState, xcc_C), "xcc_C" }, 5658fcf5ef2aSThomas Huth #endif 56592a1905c7SRichard Henderson { &cpu_cc_N, offsetof(CPUSPARCState, cc_N), "cc_N" }, 56602a1905c7SRichard Henderson { &cpu_cc_V, offsetof(CPUSPARCState, cc_V), "cc_V" }, 56612a1905c7SRichard Henderson { &cpu_icc_Z, offsetof(CPUSPARCState, icc_Z), "icc_Z" }, 56622a1905c7SRichard Henderson { &cpu_icc_C, offsetof(CPUSPARCState, icc_C), "icc_C" }, 5663fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5664fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5665fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5666fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5667fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5668fcf5ef2aSThomas Huth }; 5669fcf5ef2aSThomas Huth 5670fcf5ef2aSThomas Huth unsigned int i; 5671fcf5ef2aSThomas Huth 5672ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5673fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5674fcf5ef2aSThomas Huth "regwptr"); 5675fcf5ef2aSThomas Huth 5676d8c5b92fSRichard Henderson for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5677d8c5b92fSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5678d8c5b92fSRichard Henderson } 5679d8c5b92fSRichard Henderson 5680fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5681ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5682fcf5ef2aSThomas Huth } 5683fcf5ef2aSThomas Huth 5684f764718dSRichard Henderson cpu_regs[0] = NULL; 5685fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5686ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5687fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5688fcf5ef2aSThomas Huth gregnames[i]); 5689fcf5ef2aSThomas Huth } 5690fcf5ef2aSThomas Huth 5691fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5692fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5693fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5694fcf5ef2aSThomas Huth gregnames[i]); 5695fcf5ef2aSThomas Huth } 5696fcf5ef2aSThomas Huth } 5697fcf5ef2aSThomas Huth 5698f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5699f36aaa53SRichard Henderson const TranslationBlock *tb, 5700f36aaa53SRichard Henderson const uint64_t *data) 5701fcf5ef2aSThomas Huth { 570277976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 5703fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5704fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5705fcf5ef2aSThomas Huth 5706fcf5ef2aSThomas Huth env->pc = pc; 5707fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5708fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5709fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5710fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5711fcf5ef2aSThomas Huth if (env->cond) { 5712fcf5ef2aSThomas Huth env->npc = npc & ~3; 5713fcf5ef2aSThomas Huth } else { 5714fcf5ef2aSThomas Huth env->npc = pc + 4; 5715fcf5ef2aSThomas Huth } 5716fcf5ef2aSThomas Huth } else { 5717fcf5ef2aSThomas Huth env->npc = npc; 5718fcf5ef2aSThomas Huth } 5719fcf5ef2aSThomas Huth } 5720