1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 41668bb9b7SRichard Henderson #else 42af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 43*5d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 44af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 45668bb9b7SRichard Henderson # define MAXTL_MASK 0 46af25071cSRichard Henderson #endif 47af25071cSRichard Henderson 48633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 49633c4283SRichard Henderson #define DYNAMIC_PC 1 50633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 51633c4283SRichard Henderson #define JUMP_PC 2 52633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 53633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 54fcf5ef2aSThomas Huth 5546bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 5646bb0137SMark Cave-Ayland 57fcf5ef2aSThomas Huth /* global register indexes */ 58fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 59fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 60fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 61fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 62fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 63fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 64fcf5ef2aSThomas Huth static TCGv cpu_y; 65fcf5ef2aSThomas Huth static TCGv cpu_tbr; 66fcf5ef2aSThomas Huth static TCGv cpu_cond; 67fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 68fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 69fcf5ef2aSThomas Huth static TCGv cpu_gsr; 70fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr; 71fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver; 72*5d617bfbSRichard Henderson # define cpu_wim ({ qemu_build_not_reached(); (TCGv)NULL; }) 73fcf5ef2aSThomas Huth #else 74fcf5ef2aSThomas Huth static TCGv cpu_wim; 75af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 76af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 77668bb9b7SRichard Henderson # define cpu_hintp ({ qemu_build_not_reached(); (TCGv)NULL; }) 78668bb9b7SRichard Henderson # define cpu_hstick_cmpr ({ qemu_build_not_reached(); (TCGv)NULL; }) 79668bb9b7SRichard Henderson # define cpu_htba ({ qemu_build_not_reached(); (TCGv)NULL; }) 80668bb9b7SRichard Henderson # define cpu_hver ({ qemu_build_not_reached(); (TCGv)NULL; }) 81*5d617bfbSRichard Henderson # define cpu_ssr ({ qemu_build_not_reached(); (TCGv)NULL; }) 82af25071cSRichard Henderson # define cpu_stick_cmpr ({ qemu_build_not_reached(); (TCGv)NULL; }) 83668bb9b7SRichard Henderson # define cpu_tick_cmpr ({ qemu_build_not_reached(); (TCGv)NULL; }) 84*5d617bfbSRichard Henderson # define cpu_ver ({ qemu_build_not_reached(); (TCGv)NULL; }) 85fcf5ef2aSThomas Huth #endif 86fcf5ef2aSThomas Huth /* Floating point registers */ 87fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 88fcf5ef2aSThomas Huth 89af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 90af25071cSRichard Henderson #ifdef TARGET_SPARC64 91af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 92af25071cSRichard Henderson #else 93af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 94af25071cSRichard Henderson #endif 95af25071cSRichard Henderson 96186e7890SRichard Henderson typedef struct DisasDelayException { 97186e7890SRichard Henderson struct DisasDelayException *next; 98186e7890SRichard Henderson TCGLabel *lab; 99186e7890SRichard Henderson TCGv_i32 excp; 100186e7890SRichard Henderson /* Saved state at parent insn. */ 101186e7890SRichard Henderson target_ulong pc; 102186e7890SRichard Henderson target_ulong npc; 103186e7890SRichard Henderson } DisasDelayException; 104186e7890SRichard Henderson 105fcf5ef2aSThomas Huth typedef struct DisasContext { 106af00be49SEmilio G. Cota DisasContextBase base; 107fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 108fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 109fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 110fcf5ef2aSThomas Huth int mem_idx; 111c9b459aaSArtyom Tarasenko bool fpu_enabled; 112c9b459aaSArtyom Tarasenko bool address_mask_32bit; 113c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 114c9b459aaSArtyom Tarasenko bool supervisor; 115c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 116c9b459aaSArtyom Tarasenko bool hypervisor; 117c9b459aaSArtyom Tarasenko #endif 118c9b459aaSArtyom Tarasenko #endif 119c9b459aaSArtyom Tarasenko 120fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 121fcf5ef2aSThomas Huth sparc_def_t *def; 122fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 123fcf5ef2aSThomas Huth int fprs_dirty; 124fcf5ef2aSThomas Huth int asi; 125fcf5ef2aSThomas Huth #endif 126186e7890SRichard Henderson DisasDelayException *delay_excp_list; 127fcf5ef2aSThomas Huth } DisasContext; 128fcf5ef2aSThomas Huth 129fcf5ef2aSThomas Huth typedef struct { 130fcf5ef2aSThomas Huth TCGCond cond; 131fcf5ef2aSThomas Huth bool is_bool; 132fcf5ef2aSThomas Huth TCGv c1, c2; 133fcf5ef2aSThomas Huth } DisasCompare; 134fcf5ef2aSThomas Huth 135fcf5ef2aSThomas Huth // This function uses non-native bit order 136fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 137fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 138fcf5ef2aSThomas Huth 139fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 140fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 141fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 142fcf5ef2aSThomas Huth 143fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 144fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 145fcf5ef2aSThomas Huth 146fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 147fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 148fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 149fcf5ef2aSThomas Huth #else 150fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 151fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 152fcf5ef2aSThomas Huth #endif 153fcf5ef2aSThomas Huth 154fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 155fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 156fcf5ef2aSThomas Huth 157fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 158fcf5ef2aSThomas Huth { 159fcf5ef2aSThomas Huth len = 32 - len; 160fcf5ef2aSThomas Huth return (x << len) >> len; 161fcf5ef2aSThomas Huth } 162fcf5ef2aSThomas Huth 163fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 164fcf5ef2aSThomas Huth 1650c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 166fcf5ef2aSThomas Huth { 167fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 168fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 169fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 170fcf5ef2aSThomas Huth we can avoid setting it again. */ 171fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 172fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 173fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 174fcf5ef2aSThomas Huth } 175fcf5ef2aSThomas Huth #endif 176fcf5ef2aSThomas Huth } 177fcf5ef2aSThomas Huth 178fcf5ef2aSThomas Huth /* floating point registers moves */ 179fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 180fcf5ef2aSThomas Huth { 18136ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 182dc41aa7dSRichard Henderson if (src & 1) { 183dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 184dc41aa7dSRichard Henderson } else { 185dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 186fcf5ef2aSThomas Huth } 187dc41aa7dSRichard Henderson return ret; 188fcf5ef2aSThomas Huth } 189fcf5ef2aSThomas Huth 190fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 191fcf5ef2aSThomas Huth { 1928e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 1938e7bbc75SRichard Henderson 1948e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 195fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 196fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 197fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 198fcf5ef2aSThomas Huth } 199fcf5ef2aSThomas Huth 200fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 201fcf5ef2aSThomas Huth { 20236ab4623SRichard Henderson return tcg_temp_new_i32(); 203fcf5ef2aSThomas Huth } 204fcf5ef2aSThomas Huth 205fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 206fcf5ef2aSThomas Huth { 207fcf5ef2aSThomas Huth src = DFPREG(src); 208fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 209fcf5ef2aSThomas Huth } 210fcf5ef2aSThomas Huth 211fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 212fcf5ef2aSThomas Huth { 213fcf5ef2aSThomas Huth dst = DFPREG(dst); 214fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 215fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 216fcf5ef2aSThomas Huth } 217fcf5ef2aSThomas Huth 218fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 219fcf5ef2aSThomas Huth { 220fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 221fcf5ef2aSThomas Huth } 222fcf5ef2aSThomas Huth 223fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 224fcf5ef2aSThomas Huth { 225ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 226fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 227ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 228fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 229fcf5ef2aSThomas Huth } 230fcf5ef2aSThomas Huth 231fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 232fcf5ef2aSThomas Huth { 233ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 234fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 235ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 236fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 237fcf5ef2aSThomas Huth } 238fcf5ef2aSThomas Huth 239fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 240fcf5ef2aSThomas Huth { 241ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 242fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 243ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 244fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 245fcf5ef2aSThomas Huth } 246fcf5ef2aSThomas Huth 247fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 248fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 249fcf5ef2aSThomas Huth { 250fcf5ef2aSThomas Huth dst = QFPREG(dst); 251fcf5ef2aSThomas Huth 252fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 253fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 254fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 255fcf5ef2aSThomas Huth } 256fcf5ef2aSThomas Huth 257fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 258fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 259fcf5ef2aSThomas Huth { 260fcf5ef2aSThomas Huth src = QFPREG(src); 261fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 262fcf5ef2aSThomas Huth } 263fcf5ef2aSThomas Huth 264fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 265fcf5ef2aSThomas Huth { 266fcf5ef2aSThomas Huth src = QFPREG(src); 267fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 268fcf5ef2aSThomas Huth } 269fcf5ef2aSThomas Huth 270fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 271fcf5ef2aSThomas Huth { 272fcf5ef2aSThomas Huth rd = QFPREG(rd); 273fcf5ef2aSThomas Huth rs = QFPREG(rs); 274fcf5ef2aSThomas Huth 275fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 276fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 277fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 278fcf5ef2aSThomas Huth } 279fcf5ef2aSThomas Huth #endif 280fcf5ef2aSThomas Huth 281fcf5ef2aSThomas Huth /* moves */ 282fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 283fcf5ef2aSThomas Huth #define supervisor(dc) 0 284fcf5ef2aSThomas Huth #define hypervisor(dc) 0 285fcf5ef2aSThomas Huth #else 286fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 287c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 288c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 289fcf5ef2aSThomas Huth #else 290c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 291668bb9b7SRichard Henderson #define hypervisor(dc) 0 292fcf5ef2aSThomas Huth #endif 293fcf5ef2aSThomas Huth #endif 294fcf5ef2aSThomas Huth 295b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 296b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 297b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 298b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 299b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 300b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 301fcf5ef2aSThomas Huth #else 302b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 303fcf5ef2aSThomas Huth #endif 304fcf5ef2aSThomas Huth 3050c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 306fcf5ef2aSThomas Huth { 307b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 308fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 309b1bc09eaSRichard Henderson } 310fcf5ef2aSThomas Huth } 311fcf5ef2aSThomas Huth 31223ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 31323ada1b1SRichard Henderson { 31423ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 31523ada1b1SRichard Henderson } 31623ada1b1SRichard Henderson 3170c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 318fcf5ef2aSThomas Huth { 319fcf5ef2aSThomas Huth if (reg > 0) { 320fcf5ef2aSThomas Huth assert(reg < 32); 321fcf5ef2aSThomas Huth return cpu_regs[reg]; 322fcf5ef2aSThomas Huth } else { 32352123f14SRichard Henderson TCGv t = tcg_temp_new(); 324fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 325fcf5ef2aSThomas Huth return t; 326fcf5ef2aSThomas Huth } 327fcf5ef2aSThomas Huth } 328fcf5ef2aSThomas Huth 3290c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 330fcf5ef2aSThomas Huth { 331fcf5ef2aSThomas Huth if (reg > 0) { 332fcf5ef2aSThomas Huth assert(reg < 32); 333fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 334fcf5ef2aSThomas Huth } 335fcf5ef2aSThomas Huth } 336fcf5ef2aSThomas Huth 3370c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 338fcf5ef2aSThomas Huth { 339fcf5ef2aSThomas Huth if (reg > 0) { 340fcf5ef2aSThomas Huth assert(reg < 32); 341fcf5ef2aSThomas Huth return cpu_regs[reg]; 342fcf5ef2aSThomas Huth } else { 34352123f14SRichard Henderson return tcg_temp_new(); 344fcf5ef2aSThomas Huth } 345fcf5ef2aSThomas Huth } 346fcf5ef2aSThomas Huth 3475645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 348fcf5ef2aSThomas Huth { 3495645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3505645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 351fcf5ef2aSThomas Huth } 352fcf5ef2aSThomas Huth 3535645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 354fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 355fcf5ef2aSThomas Huth { 356fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 357fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 358fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 359fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 360fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36107ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 362fcf5ef2aSThomas Huth } else { 363f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 364fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 365fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 366f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 367fcf5ef2aSThomas Huth } 368fcf5ef2aSThomas Huth } 369fcf5ef2aSThomas Huth 370fcf5ef2aSThomas Huth // XXX suboptimal 3710c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 372fcf5ef2aSThomas Huth { 373fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3740b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 375fcf5ef2aSThomas Huth } 376fcf5ef2aSThomas Huth 3770c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 378fcf5ef2aSThomas Huth { 379fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3800b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 381fcf5ef2aSThomas Huth } 382fcf5ef2aSThomas Huth 3830c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 384fcf5ef2aSThomas Huth { 385fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3860b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 387fcf5ef2aSThomas Huth } 388fcf5ef2aSThomas Huth 3890c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 390fcf5ef2aSThomas Huth { 391fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3920b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 393fcf5ef2aSThomas Huth } 394fcf5ef2aSThomas Huth 3950c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 396fcf5ef2aSThomas Huth { 397fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 398fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 399fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 400fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 401fcf5ef2aSThomas Huth } 402fcf5ef2aSThomas Huth 403fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 404fcf5ef2aSThomas Huth { 405fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 406fcf5ef2aSThomas Huth 407fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 408fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 409fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 410fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 411fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 412fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 413fcf5ef2aSThomas Huth #else 414fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 415fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 416fcf5ef2aSThomas Huth #endif 417fcf5ef2aSThomas Huth 418fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 419fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 420fcf5ef2aSThomas Huth 421fcf5ef2aSThomas Huth return carry_32; 422fcf5ef2aSThomas Huth } 423fcf5ef2aSThomas Huth 424fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 425fcf5ef2aSThomas Huth { 426fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 427fcf5ef2aSThomas Huth 428fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 429fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 430fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 431fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 432fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 433fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 434fcf5ef2aSThomas Huth #else 435fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 436fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 437fcf5ef2aSThomas Huth #endif 438fcf5ef2aSThomas Huth 439fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 440fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 441fcf5ef2aSThomas Huth 442fcf5ef2aSThomas Huth return carry_32; 443fcf5ef2aSThomas Huth } 444fcf5ef2aSThomas Huth 445fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1, 446fcf5ef2aSThomas Huth TCGv src2, int update_cc) 447fcf5ef2aSThomas Huth { 448fcf5ef2aSThomas Huth TCGv_i32 carry_32; 449fcf5ef2aSThomas Huth TCGv carry; 450fcf5ef2aSThomas Huth 451fcf5ef2aSThomas Huth switch (dc->cc_op) { 452fcf5ef2aSThomas Huth case CC_OP_DIV: 453fcf5ef2aSThomas Huth case CC_OP_LOGIC: 454fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain ADD. */ 455fcf5ef2aSThomas Huth if (update_cc) { 456fcf5ef2aSThomas Huth gen_op_add_cc(dst, src1, src2); 457fcf5ef2aSThomas Huth } else { 458fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 459fcf5ef2aSThomas Huth } 460fcf5ef2aSThomas Huth return; 461fcf5ef2aSThomas Huth 462fcf5ef2aSThomas Huth case CC_OP_ADD: 463fcf5ef2aSThomas Huth case CC_OP_TADD: 464fcf5ef2aSThomas Huth case CC_OP_TADDTV: 465fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 466fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 467fcf5ef2aSThomas Huth an ADD2 opcode. We discard the low part of the output. 468fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 469fcf5ef2aSThomas Huth generated the carry in the first place. */ 470fcf5ef2aSThomas Huth carry = tcg_temp_new(); 471fcf5ef2aSThomas Huth tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 472fcf5ef2aSThomas Huth goto add_done; 473fcf5ef2aSThomas Huth } 474fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 475fcf5ef2aSThomas Huth break; 476fcf5ef2aSThomas Huth 477fcf5ef2aSThomas Huth case CC_OP_SUB: 478fcf5ef2aSThomas Huth case CC_OP_TSUB: 479fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 480fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 481fcf5ef2aSThomas Huth break; 482fcf5ef2aSThomas Huth 483fcf5ef2aSThomas Huth default: 484fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 485fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 486ad75a51eSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 487fcf5ef2aSThomas Huth break; 488fcf5ef2aSThomas Huth } 489fcf5ef2aSThomas Huth 490fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 491fcf5ef2aSThomas Huth carry = tcg_temp_new(); 492fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 493fcf5ef2aSThomas Huth #else 494fcf5ef2aSThomas Huth carry = carry_32; 495fcf5ef2aSThomas Huth #endif 496fcf5ef2aSThomas Huth 497fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 498fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, dst, carry); 499fcf5ef2aSThomas Huth 500fcf5ef2aSThomas Huth add_done: 501fcf5ef2aSThomas Huth if (update_cc) { 502fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 503fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 504fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 505fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX); 506fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADDX; 507fcf5ef2aSThomas Huth } 508fcf5ef2aSThomas Huth } 509fcf5ef2aSThomas Huth 5100c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 511fcf5ef2aSThomas Huth { 512fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 513fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 514fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 515fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 516fcf5ef2aSThomas Huth } 517fcf5ef2aSThomas Huth 518fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 519fcf5ef2aSThomas Huth TCGv src2, int update_cc) 520fcf5ef2aSThomas Huth { 521fcf5ef2aSThomas Huth TCGv_i32 carry_32; 522fcf5ef2aSThomas Huth TCGv carry; 523fcf5ef2aSThomas Huth 524fcf5ef2aSThomas Huth switch (dc->cc_op) { 525fcf5ef2aSThomas Huth case CC_OP_DIV: 526fcf5ef2aSThomas Huth case CC_OP_LOGIC: 527fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 528fcf5ef2aSThomas Huth if (update_cc) { 529fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 530fcf5ef2aSThomas Huth } else { 531fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 532fcf5ef2aSThomas Huth } 533fcf5ef2aSThomas Huth return; 534fcf5ef2aSThomas Huth 535fcf5ef2aSThomas Huth case CC_OP_ADD: 536fcf5ef2aSThomas Huth case CC_OP_TADD: 537fcf5ef2aSThomas Huth case CC_OP_TADDTV: 538fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 539fcf5ef2aSThomas Huth break; 540fcf5ef2aSThomas Huth 541fcf5ef2aSThomas Huth case CC_OP_SUB: 542fcf5ef2aSThomas Huth case CC_OP_TSUB: 543fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 544fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 545fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 546fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 547fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 548fcf5ef2aSThomas Huth generated the carry in the first place. */ 549fcf5ef2aSThomas Huth carry = tcg_temp_new(); 550fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 551fcf5ef2aSThomas Huth goto sub_done; 552fcf5ef2aSThomas Huth } 553fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 554fcf5ef2aSThomas Huth break; 555fcf5ef2aSThomas Huth 556fcf5ef2aSThomas Huth default: 557fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 558fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 559ad75a51eSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 560fcf5ef2aSThomas Huth break; 561fcf5ef2aSThomas Huth } 562fcf5ef2aSThomas Huth 563fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 564fcf5ef2aSThomas Huth carry = tcg_temp_new(); 565fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 566fcf5ef2aSThomas Huth #else 567fcf5ef2aSThomas Huth carry = carry_32; 568fcf5ef2aSThomas Huth #endif 569fcf5ef2aSThomas Huth 570fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 571fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 572fcf5ef2aSThomas Huth 573fcf5ef2aSThomas Huth sub_done: 574fcf5ef2aSThomas Huth if (update_cc) { 575fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 576fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 577fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 578fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 579fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 580fcf5ef2aSThomas Huth } 581fcf5ef2aSThomas Huth } 582fcf5ef2aSThomas Huth 5830c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 584fcf5ef2aSThomas Huth { 585fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 586fcf5ef2aSThomas Huth 587fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 588fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 589fcf5ef2aSThomas Huth 590fcf5ef2aSThomas Huth /* old op: 591fcf5ef2aSThomas Huth if (!(env->y & 1)) 592fcf5ef2aSThomas Huth T1 = 0; 593fcf5ef2aSThomas Huth */ 59400ab7e61SRichard Henderson zero = tcg_constant_tl(0); 595fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 596fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 597fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 598fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 599fcf5ef2aSThomas Huth zero, cpu_cc_src2); 600fcf5ef2aSThomas Huth 601fcf5ef2aSThomas Huth // b2 = T0 & 1; 602fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6030b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 60408d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 605fcf5ef2aSThomas Huth 606fcf5ef2aSThomas Huth // b1 = N ^ V; 607fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 608fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 609fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 610fcf5ef2aSThomas Huth 611fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 612fcf5ef2aSThomas Huth // src1 = T0; 613fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 614fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 615fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 616fcf5ef2aSThomas Huth 617fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 618fcf5ef2aSThomas Huth 619fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 620fcf5ef2aSThomas Huth } 621fcf5ef2aSThomas Huth 6220c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 623fcf5ef2aSThomas Huth { 624fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 625fcf5ef2aSThomas Huth if (sign_ext) { 626fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 627fcf5ef2aSThomas Huth } else { 628fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 629fcf5ef2aSThomas Huth } 630fcf5ef2aSThomas Huth #else 631fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 632fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 633fcf5ef2aSThomas Huth 634fcf5ef2aSThomas Huth if (sign_ext) { 635fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 636fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 637fcf5ef2aSThomas Huth } else { 638fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 639fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 640fcf5ef2aSThomas Huth } 641fcf5ef2aSThomas Huth 642fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 643fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 644fcf5ef2aSThomas Huth #endif 645fcf5ef2aSThomas Huth } 646fcf5ef2aSThomas Huth 6470c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 648fcf5ef2aSThomas Huth { 649fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 650fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 651fcf5ef2aSThomas Huth } 652fcf5ef2aSThomas Huth 6530c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 654fcf5ef2aSThomas Huth { 655fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 656fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 657fcf5ef2aSThomas Huth } 658fcf5ef2aSThomas Huth 659fcf5ef2aSThomas Huth // 1 6600c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 661fcf5ef2aSThomas Huth { 662fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 663fcf5ef2aSThomas Huth } 664fcf5ef2aSThomas Huth 665fcf5ef2aSThomas Huth // Z 6660c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 667fcf5ef2aSThomas Huth { 668fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 669fcf5ef2aSThomas Huth } 670fcf5ef2aSThomas Huth 671fcf5ef2aSThomas Huth // Z | (N ^ V) 6720c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 673fcf5ef2aSThomas Huth { 674fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 675fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 676fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 677fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 678fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 679fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 680fcf5ef2aSThomas Huth } 681fcf5ef2aSThomas Huth 682fcf5ef2aSThomas Huth // N ^ V 6830c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 684fcf5ef2aSThomas Huth { 685fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 686fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 687fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 688fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 689fcf5ef2aSThomas Huth } 690fcf5ef2aSThomas Huth 691fcf5ef2aSThomas Huth // C | Z 6920c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 693fcf5ef2aSThomas Huth { 694fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 695fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 696fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 697fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 698fcf5ef2aSThomas Huth } 699fcf5ef2aSThomas Huth 700fcf5ef2aSThomas Huth // C 7010c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 702fcf5ef2aSThomas Huth { 703fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 704fcf5ef2aSThomas Huth } 705fcf5ef2aSThomas Huth 706fcf5ef2aSThomas Huth // V 7070c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 708fcf5ef2aSThomas Huth { 709fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 710fcf5ef2aSThomas Huth } 711fcf5ef2aSThomas Huth 712fcf5ef2aSThomas Huth // 0 7130c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 714fcf5ef2aSThomas Huth { 715fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 716fcf5ef2aSThomas Huth } 717fcf5ef2aSThomas Huth 718fcf5ef2aSThomas Huth // N 7190c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 720fcf5ef2aSThomas Huth { 721fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 722fcf5ef2aSThomas Huth } 723fcf5ef2aSThomas Huth 724fcf5ef2aSThomas Huth // !Z 7250c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 726fcf5ef2aSThomas Huth { 727fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 728fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 729fcf5ef2aSThomas Huth } 730fcf5ef2aSThomas Huth 731fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 7320c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 733fcf5ef2aSThomas Huth { 734fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 735fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 736fcf5ef2aSThomas Huth } 737fcf5ef2aSThomas Huth 738fcf5ef2aSThomas Huth // !(N ^ V) 7390c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 740fcf5ef2aSThomas Huth { 741fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 742fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 743fcf5ef2aSThomas Huth } 744fcf5ef2aSThomas Huth 745fcf5ef2aSThomas Huth // !(C | Z) 7460c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 747fcf5ef2aSThomas Huth { 748fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 749fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 750fcf5ef2aSThomas Huth } 751fcf5ef2aSThomas Huth 752fcf5ef2aSThomas Huth // !C 7530c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 754fcf5ef2aSThomas Huth { 755fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 756fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 757fcf5ef2aSThomas Huth } 758fcf5ef2aSThomas Huth 759fcf5ef2aSThomas Huth // !N 7600c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 761fcf5ef2aSThomas Huth { 762fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 763fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 764fcf5ef2aSThomas Huth } 765fcf5ef2aSThomas Huth 766fcf5ef2aSThomas Huth // !V 7670c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 768fcf5ef2aSThomas Huth { 769fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 770fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 771fcf5ef2aSThomas Huth } 772fcf5ef2aSThomas Huth 773fcf5ef2aSThomas Huth /* 774fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 775fcf5ef2aSThomas Huth 0 = 776fcf5ef2aSThomas Huth 1 < 777fcf5ef2aSThomas Huth 2 > 778fcf5ef2aSThomas Huth 3 unordered 779fcf5ef2aSThomas Huth */ 7800c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 781fcf5ef2aSThomas Huth unsigned int fcc_offset) 782fcf5ef2aSThomas Huth { 783fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 784fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 785fcf5ef2aSThomas Huth } 786fcf5ef2aSThomas Huth 7870c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 788fcf5ef2aSThomas Huth { 789fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 790fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 791fcf5ef2aSThomas Huth } 792fcf5ef2aSThomas Huth 793fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 7940c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 795fcf5ef2aSThomas Huth { 796fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 797fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 798fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 799fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 800fcf5ef2aSThomas Huth } 801fcf5ef2aSThomas Huth 802fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8030c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 804fcf5ef2aSThomas Huth { 805fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 806fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 807fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 808fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 809fcf5ef2aSThomas Huth } 810fcf5ef2aSThomas Huth 811fcf5ef2aSThomas Huth // 1 or 3: FCC0 8120c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 813fcf5ef2aSThomas Huth { 814fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 815fcf5ef2aSThomas Huth } 816fcf5ef2aSThomas Huth 817fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 8180c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 819fcf5ef2aSThomas Huth { 820fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 821fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 822fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 823fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 824fcf5ef2aSThomas Huth } 825fcf5ef2aSThomas Huth 826fcf5ef2aSThomas Huth // 2 or 3: FCC1 8270c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 828fcf5ef2aSThomas Huth { 829fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 830fcf5ef2aSThomas Huth } 831fcf5ef2aSThomas Huth 832fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 8330c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 834fcf5ef2aSThomas Huth { 835fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 836fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 837fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 838fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 839fcf5ef2aSThomas Huth } 840fcf5ef2aSThomas Huth 841fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 8420c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 843fcf5ef2aSThomas Huth { 844fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 845fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 846fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 847fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 848fcf5ef2aSThomas Huth } 849fcf5ef2aSThomas Huth 850fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 8510c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 852fcf5ef2aSThomas Huth { 853fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 854fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 855fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 856fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 857fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 858fcf5ef2aSThomas Huth } 859fcf5ef2aSThomas Huth 860fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 8610c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 862fcf5ef2aSThomas Huth { 863fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 864fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 865fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 866fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 867fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 868fcf5ef2aSThomas Huth } 869fcf5ef2aSThomas Huth 870fcf5ef2aSThomas Huth // 0 or 2: !FCC0 8710c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 872fcf5ef2aSThomas Huth { 873fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 874fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 875fcf5ef2aSThomas Huth } 876fcf5ef2aSThomas Huth 877fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 8780c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 879fcf5ef2aSThomas Huth { 880fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 881fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 882fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 883fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 884fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 885fcf5ef2aSThomas Huth } 886fcf5ef2aSThomas Huth 887fcf5ef2aSThomas Huth // 0 or 1: !FCC1 8880c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 889fcf5ef2aSThomas Huth { 890fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 891fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 892fcf5ef2aSThomas Huth } 893fcf5ef2aSThomas Huth 894fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 8950c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 896fcf5ef2aSThomas Huth { 897fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 898fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 899fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 900fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 901fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 902fcf5ef2aSThomas Huth } 903fcf5ef2aSThomas Huth 904fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 9050c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 906fcf5ef2aSThomas Huth { 907fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 908fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 909fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 910fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 911fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 912fcf5ef2aSThomas Huth } 913fcf5ef2aSThomas Huth 9140c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 915fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 916fcf5ef2aSThomas Huth { 917fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 918fcf5ef2aSThomas Huth 919fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 920fcf5ef2aSThomas Huth 921fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 922fcf5ef2aSThomas Huth 923fcf5ef2aSThomas Huth gen_set_label(l1); 924fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 925fcf5ef2aSThomas Huth } 926fcf5ef2aSThomas Huth 9270c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 928fcf5ef2aSThomas Huth { 92900ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 93000ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 93100ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 932fcf5ef2aSThomas Huth 933fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 934fcf5ef2aSThomas Huth } 935fcf5ef2aSThomas Huth 936fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 937fcf5ef2aSThomas Huth have been set for a jump */ 9380c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 939fcf5ef2aSThomas Huth { 940fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 941fcf5ef2aSThomas Huth gen_generic_branch(dc); 94299c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 943fcf5ef2aSThomas Huth } 944fcf5ef2aSThomas Huth } 945fcf5ef2aSThomas Huth 9460c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 947fcf5ef2aSThomas Huth { 948633c4283SRichard Henderson if (dc->npc & 3) { 949633c4283SRichard Henderson switch (dc->npc) { 950633c4283SRichard Henderson case JUMP_PC: 951fcf5ef2aSThomas Huth gen_generic_branch(dc); 95299c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 953633c4283SRichard Henderson break; 954633c4283SRichard Henderson case DYNAMIC_PC: 955633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 956633c4283SRichard Henderson break; 957633c4283SRichard Henderson default: 958633c4283SRichard Henderson g_assert_not_reached(); 959633c4283SRichard Henderson } 960633c4283SRichard Henderson } else { 961fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 962fcf5ef2aSThomas Huth } 963fcf5ef2aSThomas Huth } 964fcf5ef2aSThomas Huth 9650c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 966fcf5ef2aSThomas Huth { 967fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 968fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 969ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 970fcf5ef2aSThomas Huth } 971fcf5ef2aSThomas Huth } 972fcf5ef2aSThomas Huth 9730c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 974fcf5ef2aSThomas Huth { 975fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 976fcf5ef2aSThomas Huth save_npc(dc); 977fcf5ef2aSThomas Huth } 978fcf5ef2aSThomas Huth 979fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 980fcf5ef2aSThomas Huth { 981fcf5ef2aSThomas Huth save_state(dc); 982ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 983af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 984fcf5ef2aSThomas Huth } 985fcf5ef2aSThomas Huth 986186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 987fcf5ef2aSThomas Huth { 988186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 989186e7890SRichard Henderson 990186e7890SRichard Henderson e->next = dc->delay_excp_list; 991186e7890SRichard Henderson dc->delay_excp_list = e; 992186e7890SRichard Henderson 993186e7890SRichard Henderson e->lab = gen_new_label(); 994186e7890SRichard Henderson e->excp = excp; 995186e7890SRichard Henderson e->pc = dc->pc; 996186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 997186e7890SRichard Henderson assert(e->npc != JUMP_PC); 998186e7890SRichard Henderson e->npc = dc->npc; 999186e7890SRichard Henderson 1000186e7890SRichard Henderson return e->lab; 1001186e7890SRichard Henderson } 1002186e7890SRichard Henderson 1003186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1004186e7890SRichard Henderson { 1005186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1006186e7890SRichard Henderson } 1007186e7890SRichard Henderson 1008186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1009186e7890SRichard Henderson { 1010186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1011186e7890SRichard Henderson TCGLabel *lab; 1012186e7890SRichard Henderson 1013186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1014186e7890SRichard Henderson 1015186e7890SRichard Henderson flush_cond(dc); 1016186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1017186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1018fcf5ef2aSThomas Huth } 1019fcf5ef2aSThomas Huth 10200c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1021fcf5ef2aSThomas Huth { 1022633c4283SRichard Henderson if (dc->npc & 3) { 1023633c4283SRichard Henderson switch (dc->npc) { 1024633c4283SRichard Henderson case JUMP_PC: 1025fcf5ef2aSThomas Huth gen_generic_branch(dc); 1026fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 102799c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1028633c4283SRichard Henderson break; 1029633c4283SRichard Henderson case DYNAMIC_PC: 1030633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1031fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1032633c4283SRichard Henderson dc->pc = dc->npc; 1033633c4283SRichard Henderson break; 1034633c4283SRichard Henderson default: 1035633c4283SRichard Henderson g_assert_not_reached(); 1036633c4283SRichard Henderson } 1037fcf5ef2aSThomas Huth } else { 1038fcf5ef2aSThomas Huth dc->pc = dc->npc; 1039fcf5ef2aSThomas Huth } 1040fcf5ef2aSThomas Huth } 1041fcf5ef2aSThomas Huth 10420c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1043fcf5ef2aSThomas Huth { 1044fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1045fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1046fcf5ef2aSThomas Huth } 1047fcf5ef2aSThomas Huth 1048fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1049fcf5ef2aSThomas Huth DisasContext *dc) 1050fcf5ef2aSThomas Huth { 1051fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1052fcf5ef2aSThomas Huth TCG_COND_NEVER, 1053fcf5ef2aSThomas Huth TCG_COND_EQ, 1054fcf5ef2aSThomas Huth TCG_COND_LE, 1055fcf5ef2aSThomas Huth TCG_COND_LT, 1056fcf5ef2aSThomas Huth TCG_COND_LEU, 1057fcf5ef2aSThomas Huth TCG_COND_LTU, 1058fcf5ef2aSThomas Huth -1, /* neg */ 1059fcf5ef2aSThomas Huth -1, /* overflow */ 1060fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1061fcf5ef2aSThomas Huth TCG_COND_NE, 1062fcf5ef2aSThomas Huth TCG_COND_GT, 1063fcf5ef2aSThomas Huth TCG_COND_GE, 1064fcf5ef2aSThomas Huth TCG_COND_GTU, 1065fcf5ef2aSThomas Huth TCG_COND_GEU, 1066fcf5ef2aSThomas Huth -1, /* pos */ 1067fcf5ef2aSThomas Huth -1, /* no overflow */ 1068fcf5ef2aSThomas Huth }; 1069fcf5ef2aSThomas Huth 1070fcf5ef2aSThomas Huth static int logic_cond[16] = { 1071fcf5ef2aSThomas Huth TCG_COND_NEVER, 1072fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1073fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1074fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1075fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1076fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1077fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1078fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1079fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1080fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1081fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1082fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1083fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1084fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1085fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1086fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1087fcf5ef2aSThomas Huth }; 1088fcf5ef2aSThomas Huth 1089fcf5ef2aSThomas Huth TCGv_i32 r_src; 1090fcf5ef2aSThomas Huth TCGv r_dst; 1091fcf5ef2aSThomas Huth 1092fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1093fcf5ef2aSThomas Huth if (xcc) { 1094fcf5ef2aSThomas Huth r_src = cpu_xcc; 1095fcf5ef2aSThomas Huth } else { 1096fcf5ef2aSThomas Huth r_src = cpu_psr; 1097fcf5ef2aSThomas Huth } 1098fcf5ef2aSThomas Huth #else 1099fcf5ef2aSThomas Huth r_src = cpu_psr; 1100fcf5ef2aSThomas Huth #endif 1101fcf5ef2aSThomas Huth 1102fcf5ef2aSThomas Huth switch (dc->cc_op) { 1103fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1104fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1105fcf5ef2aSThomas Huth do_compare_dst_0: 1106fcf5ef2aSThomas Huth cmp->is_bool = false; 110700ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1108fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1109fcf5ef2aSThomas Huth if (!xcc) { 1110fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1111fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1112fcf5ef2aSThomas Huth break; 1113fcf5ef2aSThomas Huth } 1114fcf5ef2aSThomas Huth #endif 1115fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1116fcf5ef2aSThomas Huth break; 1117fcf5ef2aSThomas Huth 1118fcf5ef2aSThomas Huth case CC_OP_SUB: 1119fcf5ef2aSThomas Huth switch (cond) { 1120fcf5ef2aSThomas Huth case 6: /* neg */ 1121fcf5ef2aSThomas Huth case 14: /* pos */ 1122fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1123fcf5ef2aSThomas Huth goto do_compare_dst_0; 1124fcf5ef2aSThomas Huth 1125fcf5ef2aSThomas Huth case 7: /* overflow */ 1126fcf5ef2aSThomas Huth case 15: /* !overflow */ 1127fcf5ef2aSThomas Huth goto do_dynamic; 1128fcf5ef2aSThomas Huth 1129fcf5ef2aSThomas Huth default: 1130fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1131fcf5ef2aSThomas Huth cmp->is_bool = false; 1132fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1133fcf5ef2aSThomas Huth if (!xcc) { 1134fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1135fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1136fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1137fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1138fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1139fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1140fcf5ef2aSThomas Huth break; 1141fcf5ef2aSThomas Huth } 1142fcf5ef2aSThomas Huth #endif 1143fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1144fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1145fcf5ef2aSThomas Huth break; 1146fcf5ef2aSThomas Huth } 1147fcf5ef2aSThomas Huth break; 1148fcf5ef2aSThomas Huth 1149fcf5ef2aSThomas Huth default: 1150fcf5ef2aSThomas Huth do_dynamic: 1151ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1152fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1153fcf5ef2aSThomas Huth /* FALLTHRU */ 1154fcf5ef2aSThomas Huth 1155fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1156fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1157fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1158fcf5ef2aSThomas Huth cmp->is_bool = true; 1159fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 116000ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1161fcf5ef2aSThomas Huth 1162fcf5ef2aSThomas Huth switch (cond) { 1163fcf5ef2aSThomas Huth case 0x0: 1164fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1165fcf5ef2aSThomas Huth break; 1166fcf5ef2aSThomas Huth case 0x1: 1167fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1168fcf5ef2aSThomas Huth break; 1169fcf5ef2aSThomas Huth case 0x2: 1170fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1171fcf5ef2aSThomas Huth break; 1172fcf5ef2aSThomas Huth case 0x3: 1173fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1174fcf5ef2aSThomas Huth break; 1175fcf5ef2aSThomas Huth case 0x4: 1176fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1177fcf5ef2aSThomas Huth break; 1178fcf5ef2aSThomas Huth case 0x5: 1179fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1180fcf5ef2aSThomas Huth break; 1181fcf5ef2aSThomas Huth case 0x6: 1182fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1183fcf5ef2aSThomas Huth break; 1184fcf5ef2aSThomas Huth case 0x7: 1185fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1186fcf5ef2aSThomas Huth break; 1187fcf5ef2aSThomas Huth case 0x8: 1188fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1189fcf5ef2aSThomas Huth break; 1190fcf5ef2aSThomas Huth case 0x9: 1191fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1192fcf5ef2aSThomas Huth break; 1193fcf5ef2aSThomas Huth case 0xa: 1194fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1195fcf5ef2aSThomas Huth break; 1196fcf5ef2aSThomas Huth case 0xb: 1197fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1198fcf5ef2aSThomas Huth break; 1199fcf5ef2aSThomas Huth case 0xc: 1200fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1201fcf5ef2aSThomas Huth break; 1202fcf5ef2aSThomas Huth case 0xd: 1203fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1204fcf5ef2aSThomas Huth break; 1205fcf5ef2aSThomas Huth case 0xe: 1206fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1207fcf5ef2aSThomas Huth break; 1208fcf5ef2aSThomas Huth case 0xf: 1209fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1210fcf5ef2aSThomas Huth break; 1211fcf5ef2aSThomas Huth } 1212fcf5ef2aSThomas Huth break; 1213fcf5ef2aSThomas Huth } 1214fcf5ef2aSThomas Huth } 1215fcf5ef2aSThomas Huth 1216fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1217fcf5ef2aSThomas Huth { 1218fcf5ef2aSThomas Huth unsigned int offset; 1219fcf5ef2aSThomas Huth TCGv r_dst; 1220fcf5ef2aSThomas Huth 1221fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1222fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1223fcf5ef2aSThomas Huth cmp->is_bool = true; 1224fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 122500ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1226fcf5ef2aSThomas Huth 1227fcf5ef2aSThomas Huth switch (cc) { 1228fcf5ef2aSThomas Huth default: 1229fcf5ef2aSThomas Huth case 0x0: 1230fcf5ef2aSThomas Huth offset = 0; 1231fcf5ef2aSThomas Huth break; 1232fcf5ef2aSThomas Huth case 0x1: 1233fcf5ef2aSThomas Huth offset = 32 - 10; 1234fcf5ef2aSThomas Huth break; 1235fcf5ef2aSThomas Huth case 0x2: 1236fcf5ef2aSThomas Huth offset = 34 - 10; 1237fcf5ef2aSThomas Huth break; 1238fcf5ef2aSThomas Huth case 0x3: 1239fcf5ef2aSThomas Huth offset = 36 - 10; 1240fcf5ef2aSThomas Huth break; 1241fcf5ef2aSThomas Huth } 1242fcf5ef2aSThomas Huth 1243fcf5ef2aSThomas Huth switch (cond) { 1244fcf5ef2aSThomas Huth case 0x0: 1245fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1246fcf5ef2aSThomas Huth break; 1247fcf5ef2aSThomas Huth case 0x1: 1248fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1249fcf5ef2aSThomas Huth break; 1250fcf5ef2aSThomas Huth case 0x2: 1251fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1252fcf5ef2aSThomas Huth break; 1253fcf5ef2aSThomas Huth case 0x3: 1254fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1255fcf5ef2aSThomas Huth break; 1256fcf5ef2aSThomas Huth case 0x4: 1257fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1258fcf5ef2aSThomas Huth break; 1259fcf5ef2aSThomas Huth case 0x5: 1260fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1261fcf5ef2aSThomas Huth break; 1262fcf5ef2aSThomas Huth case 0x6: 1263fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1264fcf5ef2aSThomas Huth break; 1265fcf5ef2aSThomas Huth case 0x7: 1266fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1267fcf5ef2aSThomas Huth break; 1268fcf5ef2aSThomas Huth case 0x8: 1269fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1270fcf5ef2aSThomas Huth break; 1271fcf5ef2aSThomas Huth case 0x9: 1272fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1273fcf5ef2aSThomas Huth break; 1274fcf5ef2aSThomas Huth case 0xa: 1275fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1276fcf5ef2aSThomas Huth break; 1277fcf5ef2aSThomas Huth case 0xb: 1278fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1279fcf5ef2aSThomas Huth break; 1280fcf5ef2aSThomas Huth case 0xc: 1281fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1282fcf5ef2aSThomas Huth break; 1283fcf5ef2aSThomas Huth case 0xd: 1284fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1285fcf5ef2aSThomas Huth break; 1286fcf5ef2aSThomas Huth case 0xe: 1287fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1288fcf5ef2aSThomas Huth break; 1289fcf5ef2aSThomas Huth case 0xf: 1290fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1291fcf5ef2aSThomas Huth break; 1292fcf5ef2aSThomas Huth } 1293fcf5ef2aSThomas Huth } 1294fcf5ef2aSThomas Huth 1295fcf5ef2aSThomas Huth // Inverted logic 1296ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1297ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1298fcf5ef2aSThomas Huth TCG_COND_NE, 1299fcf5ef2aSThomas Huth TCG_COND_GT, 1300fcf5ef2aSThomas Huth TCG_COND_GE, 1301ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1302fcf5ef2aSThomas Huth TCG_COND_EQ, 1303fcf5ef2aSThomas Huth TCG_COND_LE, 1304fcf5ef2aSThomas Huth TCG_COND_LT, 1305fcf5ef2aSThomas Huth }; 1306fcf5ef2aSThomas Huth 1307fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1308fcf5ef2aSThomas Huth { 1309fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1310fcf5ef2aSThomas Huth cmp->is_bool = false; 1311fcf5ef2aSThomas Huth cmp->c1 = r_src; 131200ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1313fcf5ef2aSThomas Huth } 1314fcf5ef2aSThomas Huth 1315fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 13160c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1317fcf5ef2aSThomas Huth { 1318fcf5ef2aSThomas Huth switch (fccno) { 1319fcf5ef2aSThomas Huth case 0: 1320ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1321fcf5ef2aSThomas Huth break; 1322fcf5ef2aSThomas Huth case 1: 1323ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1324fcf5ef2aSThomas Huth break; 1325fcf5ef2aSThomas Huth case 2: 1326ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1327fcf5ef2aSThomas Huth break; 1328fcf5ef2aSThomas Huth case 3: 1329ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1330fcf5ef2aSThomas Huth break; 1331fcf5ef2aSThomas Huth } 1332fcf5ef2aSThomas Huth } 1333fcf5ef2aSThomas Huth 13340c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1335fcf5ef2aSThomas Huth { 1336fcf5ef2aSThomas Huth switch (fccno) { 1337fcf5ef2aSThomas Huth case 0: 1338ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1339fcf5ef2aSThomas Huth break; 1340fcf5ef2aSThomas Huth case 1: 1341ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1342fcf5ef2aSThomas Huth break; 1343fcf5ef2aSThomas Huth case 2: 1344ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1345fcf5ef2aSThomas Huth break; 1346fcf5ef2aSThomas Huth case 3: 1347ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1348fcf5ef2aSThomas Huth break; 1349fcf5ef2aSThomas Huth } 1350fcf5ef2aSThomas Huth } 1351fcf5ef2aSThomas Huth 13520c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1353fcf5ef2aSThomas Huth { 1354fcf5ef2aSThomas Huth switch (fccno) { 1355fcf5ef2aSThomas Huth case 0: 1356ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1357fcf5ef2aSThomas Huth break; 1358fcf5ef2aSThomas Huth case 1: 1359ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1360fcf5ef2aSThomas Huth break; 1361fcf5ef2aSThomas Huth case 2: 1362ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1363fcf5ef2aSThomas Huth break; 1364fcf5ef2aSThomas Huth case 3: 1365ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1366fcf5ef2aSThomas Huth break; 1367fcf5ef2aSThomas Huth } 1368fcf5ef2aSThomas Huth } 1369fcf5ef2aSThomas Huth 13700c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1371fcf5ef2aSThomas Huth { 1372fcf5ef2aSThomas Huth switch (fccno) { 1373fcf5ef2aSThomas Huth case 0: 1374ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1375fcf5ef2aSThomas Huth break; 1376fcf5ef2aSThomas Huth case 1: 1377ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1378fcf5ef2aSThomas Huth break; 1379fcf5ef2aSThomas Huth case 2: 1380ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1381fcf5ef2aSThomas Huth break; 1382fcf5ef2aSThomas Huth case 3: 1383ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1384fcf5ef2aSThomas Huth break; 1385fcf5ef2aSThomas Huth } 1386fcf5ef2aSThomas Huth } 1387fcf5ef2aSThomas Huth 13880c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1389fcf5ef2aSThomas Huth { 1390fcf5ef2aSThomas Huth switch (fccno) { 1391fcf5ef2aSThomas Huth case 0: 1392ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1393fcf5ef2aSThomas Huth break; 1394fcf5ef2aSThomas Huth case 1: 1395ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1396fcf5ef2aSThomas Huth break; 1397fcf5ef2aSThomas Huth case 2: 1398ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1399fcf5ef2aSThomas Huth break; 1400fcf5ef2aSThomas Huth case 3: 1401ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1402fcf5ef2aSThomas Huth break; 1403fcf5ef2aSThomas Huth } 1404fcf5ef2aSThomas Huth } 1405fcf5ef2aSThomas Huth 14060c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1407fcf5ef2aSThomas Huth { 1408fcf5ef2aSThomas Huth switch (fccno) { 1409fcf5ef2aSThomas Huth case 0: 1410ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1411fcf5ef2aSThomas Huth break; 1412fcf5ef2aSThomas Huth case 1: 1413ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1414fcf5ef2aSThomas Huth break; 1415fcf5ef2aSThomas Huth case 2: 1416ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1417fcf5ef2aSThomas Huth break; 1418fcf5ef2aSThomas Huth case 3: 1419ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1420fcf5ef2aSThomas Huth break; 1421fcf5ef2aSThomas Huth } 1422fcf5ef2aSThomas Huth } 1423fcf5ef2aSThomas Huth 1424fcf5ef2aSThomas Huth #else 1425fcf5ef2aSThomas Huth 14260c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1427fcf5ef2aSThomas Huth { 1428ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1429fcf5ef2aSThomas Huth } 1430fcf5ef2aSThomas Huth 14310c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1432fcf5ef2aSThomas Huth { 1433ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1434fcf5ef2aSThomas Huth } 1435fcf5ef2aSThomas Huth 14360c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1437fcf5ef2aSThomas Huth { 1438ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1439fcf5ef2aSThomas Huth } 1440fcf5ef2aSThomas Huth 14410c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1442fcf5ef2aSThomas Huth { 1443ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1444fcf5ef2aSThomas Huth } 1445fcf5ef2aSThomas Huth 14460c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1447fcf5ef2aSThomas Huth { 1448ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1449fcf5ef2aSThomas Huth } 1450fcf5ef2aSThomas Huth 14510c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1452fcf5ef2aSThomas Huth { 1453ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1454fcf5ef2aSThomas Huth } 1455fcf5ef2aSThomas Huth #endif 1456fcf5ef2aSThomas Huth 1457fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1458fcf5ef2aSThomas Huth { 1459fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1460fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1461fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1462fcf5ef2aSThomas Huth } 1463fcf5ef2aSThomas Huth 1464fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1465fcf5ef2aSThomas Huth { 1466fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1467fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1468fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1469fcf5ef2aSThomas Huth return 1; 1470fcf5ef2aSThomas Huth } 1471fcf5ef2aSThomas Huth #endif 1472fcf5ef2aSThomas Huth return 0; 1473fcf5ef2aSThomas Huth } 1474fcf5ef2aSThomas Huth 14750c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1476fcf5ef2aSThomas Huth { 1477fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1478fcf5ef2aSThomas Huth } 1479fcf5ef2aSThomas Huth 14800c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1481fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1482fcf5ef2aSThomas Huth { 1483fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1484fcf5ef2aSThomas Huth 1485fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1486fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1487fcf5ef2aSThomas Huth 1488ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1489ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1490fcf5ef2aSThomas Huth 1491fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1492fcf5ef2aSThomas Huth } 1493fcf5ef2aSThomas Huth 14940c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1495fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1496fcf5ef2aSThomas Huth { 1497fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1498fcf5ef2aSThomas Huth 1499fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1500fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1501fcf5ef2aSThomas Huth 1502fcf5ef2aSThomas Huth gen(dst, src); 1503fcf5ef2aSThomas Huth 1504fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1505fcf5ef2aSThomas Huth } 1506fcf5ef2aSThomas Huth 15070c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1508fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1509fcf5ef2aSThomas Huth { 1510fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1511fcf5ef2aSThomas Huth 1512fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1513fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1514fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1515fcf5ef2aSThomas Huth 1516ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1517ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1518fcf5ef2aSThomas Huth 1519fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1520fcf5ef2aSThomas Huth } 1521fcf5ef2aSThomas Huth 1522fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15230c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1524fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1525fcf5ef2aSThomas Huth { 1526fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1527fcf5ef2aSThomas Huth 1528fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1529fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1530fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1531fcf5ef2aSThomas Huth 1532fcf5ef2aSThomas Huth gen(dst, src1, src2); 1533fcf5ef2aSThomas Huth 1534fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1535fcf5ef2aSThomas Huth } 1536fcf5ef2aSThomas Huth #endif 1537fcf5ef2aSThomas Huth 15380c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1539fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1540fcf5ef2aSThomas Huth { 1541fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1542fcf5ef2aSThomas Huth 1543fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1544fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1545fcf5ef2aSThomas Huth 1546ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1547ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1548fcf5ef2aSThomas Huth 1549fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1550fcf5ef2aSThomas Huth } 1551fcf5ef2aSThomas Huth 1552fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15530c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1554fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1555fcf5ef2aSThomas Huth { 1556fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1557fcf5ef2aSThomas Huth 1558fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1559fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1560fcf5ef2aSThomas Huth 1561fcf5ef2aSThomas Huth gen(dst, src); 1562fcf5ef2aSThomas Huth 1563fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1564fcf5ef2aSThomas Huth } 1565fcf5ef2aSThomas Huth #endif 1566fcf5ef2aSThomas Huth 15670c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1568fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1569fcf5ef2aSThomas Huth { 1570fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1571fcf5ef2aSThomas Huth 1572fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1573fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1574fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1575fcf5ef2aSThomas Huth 1576ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1577ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1578fcf5ef2aSThomas Huth 1579fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1580fcf5ef2aSThomas Huth } 1581fcf5ef2aSThomas Huth 1582fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15830c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1584fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1585fcf5ef2aSThomas Huth { 1586fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1587fcf5ef2aSThomas Huth 1588fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1589fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1590fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1591fcf5ef2aSThomas Huth 1592fcf5ef2aSThomas Huth gen(dst, src1, src2); 1593fcf5ef2aSThomas Huth 1594fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1595fcf5ef2aSThomas Huth } 1596fcf5ef2aSThomas Huth 15970c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1598fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1599fcf5ef2aSThomas Huth { 1600fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1601fcf5ef2aSThomas Huth 1602fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1603fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1604fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1605fcf5ef2aSThomas Huth 1606fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1607fcf5ef2aSThomas Huth 1608fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1609fcf5ef2aSThomas Huth } 1610fcf5ef2aSThomas Huth 16110c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1612fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1613fcf5ef2aSThomas Huth { 1614fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1615fcf5ef2aSThomas Huth 1616fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1617fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1618fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1619fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1620fcf5ef2aSThomas Huth 1621fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1622fcf5ef2aSThomas Huth 1623fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1624fcf5ef2aSThomas Huth } 1625fcf5ef2aSThomas Huth #endif 1626fcf5ef2aSThomas Huth 16270c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1628fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1629fcf5ef2aSThomas Huth { 1630fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1631fcf5ef2aSThomas Huth 1632ad75a51eSRichard Henderson gen(tcg_env); 1633ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1634fcf5ef2aSThomas Huth 1635fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1636fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1637fcf5ef2aSThomas Huth } 1638fcf5ef2aSThomas Huth 1639fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16400c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1641fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1642fcf5ef2aSThomas Huth { 1643fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1644fcf5ef2aSThomas Huth 1645ad75a51eSRichard Henderson gen(tcg_env); 1646fcf5ef2aSThomas Huth 1647fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1648fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1649fcf5ef2aSThomas Huth } 1650fcf5ef2aSThomas Huth #endif 1651fcf5ef2aSThomas Huth 16520c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1653fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1654fcf5ef2aSThomas Huth { 1655fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1656fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1657fcf5ef2aSThomas Huth 1658ad75a51eSRichard Henderson gen(tcg_env); 1659ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1660fcf5ef2aSThomas Huth 1661fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1662fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1663fcf5ef2aSThomas Huth } 1664fcf5ef2aSThomas Huth 16650c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1666fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1667fcf5ef2aSThomas Huth { 1668fcf5ef2aSThomas Huth TCGv_i64 dst; 1669fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1670fcf5ef2aSThomas Huth 1671fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1672fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1673fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1674fcf5ef2aSThomas Huth 1675ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1676ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1677fcf5ef2aSThomas Huth 1678fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1679fcf5ef2aSThomas Huth } 1680fcf5ef2aSThomas Huth 16810c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1682fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1683fcf5ef2aSThomas Huth { 1684fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1685fcf5ef2aSThomas Huth 1686fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1687fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1688fcf5ef2aSThomas Huth 1689ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1690ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1691fcf5ef2aSThomas Huth 1692fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1693fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1694fcf5ef2aSThomas Huth } 1695fcf5ef2aSThomas Huth 1696fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16970c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1698fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1699fcf5ef2aSThomas Huth { 1700fcf5ef2aSThomas Huth TCGv_i64 dst; 1701fcf5ef2aSThomas Huth TCGv_i32 src; 1702fcf5ef2aSThomas Huth 1703fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1704fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1705fcf5ef2aSThomas Huth 1706ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1707ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1708fcf5ef2aSThomas Huth 1709fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1710fcf5ef2aSThomas Huth } 1711fcf5ef2aSThomas Huth #endif 1712fcf5ef2aSThomas Huth 17130c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1714fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1715fcf5ef2aSThomas Huth { 1716fcf5ef2aSThomas Huth TCGv_i64 dst; 1717fcf5ef2aSThomas Huth TCGv_i32 src; 1718fcf5ef2aSThomas Huth 1719fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1720fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1721fcf5ef2aSThomas Huth 1722ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1723fcf5ef2aSThomas Huth 1724fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1725fcf5ef2aSThomas Huth } 1726fcf5ef2aSThomas Huth 17270c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1728fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1729fcf5ef2aSThomas Huth { 1730fcf5ef2aSThomas Huth TCGv_i32 dst; 1731fcf5ef2aSThomas Huth TCGv_i64 src; 1732fcf5ef2aSThomas Huth 1733fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1734fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1735fcf5ef2aSThomas Huth 1736ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1737ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1738fcf5ef2aSThomas Huth 1739fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1740fcf5ef2aSThomas Huth } 1741fcf5ef2aSThomas Huth 17420c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1743fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1744fcf5ef2aSThomas Huth { 1745fcf5ef2aSThomas Huth TCGv_i32 dst; 1746fcf5ef2aSThomas Huth 1747fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1748fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1749fcf5ef2aSThomas Huth 1750ad75a51eSRichard Henderson gen(dst, tcg_env); 1751ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1752fcf5ef2aSThomas Huth 1753fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1754fcf5ef2aSThomas Huth } 1755fcf5ef2aSThomas Huth 17560c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1757fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1758fcf5ef2aSThomas Huth { 1759fcf5ef2aSThomas Huth TCGv_i64 dst; 1760fcf5ef2aSThomas Huth 1761fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1762fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1763fcf5ef2aSThomas Huth 1764ad75a51eSRichard Henderson gen(dst, tcg_env); 1765ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1766fcf5ef2aSThomas Huth 1767fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1768fcf5ef2aSThomas Huth } 1769fcf5ef2aSThomas Huth 17700c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1771fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1772fcf5ef2aSThomas Huth { 1773fcf5ef2aSThomas Huth TCGv_i32 src; 1774fcf5ef2aSThomas Huth 1775fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1776fcf5ef2aSThomas Huth 1777ad75a51eSRichard Henderson gen(tcg_env, src); 1778fcf5ef2aSThomas Huth 1779fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1780fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1781fcf5ef2aSThomas Huth } 1782fcf5ef2aSThomas Huth 17830c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1784fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1785fcf5ef2aSThomas Huth { 1786fcf5ef2aSThomas Huth TCGv_i64 src; 1787fcf5ef2aSThomas Huth 1788fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1789fcf5ef2aSThomas Huth 1790ad75a51eSRichard Henderson gen(tcg_env, src); 1791fcf5ef2aSThomas Huth 1792fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1793fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1794fcf5ef2aSThomas Huth } 1795fcf5ef2aSThomas Huth 1796fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 179714776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 1798fcf5ef2aSThomas Huth { 1799fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1800316b6783SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN); 1801fcf5ef2aSThomas Huth } 1802fcf5ef2aSThomas Huth 1803fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 1804fcf5ef2aSThomas Huth { 180500ab7e61SRichard Henderson TCGv m1 = tcg_constant_tl(0xff); 1806fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1807fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 1808fcf5ef2aSThomas Huth } 1809fcf5ef2aSThomas Huth 1810fcf5ef2aSThomas Huth /* asi moves */ 1811fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 1812fcf5ef2aSThomas Huth typedef enum { 1813fcf5ef2aSThomas Huth GET_ASI_HELPER, 1814fcf5ef2aSThomas Huth GET_ASI_EXCP, 1815fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1816fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1817fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1818fcf5ef2aSThomas Huth GET_ASI_SHORT, 1819fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1820fcf5ef2aSThomas Huth GET_ASI_BFILL, 1821fcf5ef2aSThomas Huth } ASIType; 1822fcf5ef2aSThomas Huth 1823fcf5ef2aSThomas Huth typedef struct { 1824fcf5ef2aSThomas Huth ASIType type; 1825fcf5ef2aSThomas Huth int asi; 1826fcf5ef2aSThomas Huth int mem_idx; 182714776ab5STony Nguyen MemOp memop; 1828fcf5ef2aSThomas Huth } DisasASI; 1829fcf5ef2aSThomas Huth 183014776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 1831fcf5ef2aSThomas Huth { 1832fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 1833fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1834fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1835fcf5ef2aSThomas Huth 1836fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1837fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1838fcf5ef2aSThomas Huth if (IS_IMM) { 1839fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1840fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1841fcf5ef2aSThomas Huth } else if (supervisor(dc) 1842fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1843fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1844fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1845fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1846fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1847fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1848fcf5ef2aSThomas Huth switch (asi) { 1849fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1850fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1851fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1852fcf5ef2aSThomas Huth break; 1853fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1854fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1855fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1856fcf5ef2aSThomas Huth break; 1857fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1858fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1859fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1860fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1861fcf5ef2aSThomas Huth break; 1862fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1863fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1864fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1865fcf5ef2aSThomas Huth break; 1866fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1867fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1868fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1869fcf5ef2aSThomas Huth break; 1870fcf5ef2aSThomas Huth } 18716e10f37cSKONRAD Frederic 18726e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 18736e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 18746e10f37cSKONRAD Frederic */ 18756e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1876fcf5ef2aSThomas Huth } else { 1877fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1878fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1879fcf5ef2aSThomas Huth } 1880fcf5ef2aSThomas Huth #else 1881fcf5ef2aSThomas Huth if (IS_IMM) { 1882fcf5ef2aSThomas Huth asi = dc->asi; 1883fcf5ef2aSThomas Huth } 1884fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1885fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1886fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1887fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1888fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1889fcf5ef2aSThomas Huth done properly in the helper. */ 1890fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1891fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1892fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1893fcf5ef2aSThomas Huth } else { 1894fcf5ef2aSThomas Huth switch (asi) { 1895fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1896fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1897fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1898fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1899fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1900fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1901fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1902fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1903fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1904fcf5ef2aSThomas Huth break; 1905fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1906fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1907fcf5ef2aSThomas Huth case ASI_TWINX_N: 1908fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1909fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1910fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19119a10756dSArtyom Tarasenko if (hypervisor(dc)) { 191284f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19139a10756dSArtyom Tarasenko } else { 1914fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 19159a10756dSArtyom Tarasenko } 1916fcf5ef2aSThomas Huth break; 1917fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1918fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1919fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1920fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1921fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1922fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1923fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1924fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1925fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1926fcf5ef2aSThomas Huth break; 1927fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1928fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1929fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1930fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1931fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1932fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1933fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1934fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1935fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1936fcf5ef2aSThomas Huth break; 1937fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1938fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1939fcf5ef2aSThomas Huth case ASI_TWINX_S: 1940fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1941fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1942fcf5ef2aSThomas Huth case ASI_BLK_S: 1943fcf5ef2aSThomas Huth case ASI_BLK_SL: 1944fcf5ef2aSThomas Huth case ASI_FL8_S: 1945fcf5ef2aSThomas Huth case ASI_FL8_SL: 1946fcf5ef2aSThomas Huth case ASI_FL16_S: 1947fcf5ef2aSThomas Huth case ASI_FL16_SL: 1948fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1949fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1950fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1951fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1952fcf5ef2aSThomas Huth } 1953fcf5ef2aSThomas Huth break; 1954fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1955fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1956fcf5ef2aSThomas Huth case ASI_TWINX_P: 1957fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1958fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1959fcf5ef2aSThomas Huth case ASI_BLK_P: 1960fcf5ef2aSThomas Huth case ASI_BLK_PL: 1961fcf5ef2aSThomas Huth case ASI_FL8_P: 1962fcf5ef2aSThomas Huth case ASI_FL8_PL: 1963fcf5ef2aSThomas Huth case ASI_FL16_P: 1964fcf5ef2aSThomas Huth case ASI_FL16_PL: 1965fcf5ef2aSThomas Huth break; 1966fcf5ef2aSThomas Huth } 1967fcf5ef2aSThomas Huth switch (asi) { 1968fcf5ef2aSThomas Huth case ASI_REAL: 1969fcf5ef2aSThomas Huth case ASI_REAL_IO: 1970fcf5ef2aSThomas Huth case ASI_REAL_L: 1971fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1972fcf5ef2aSThomas Huth case ASI_N: 1973fcf5ef2aSThomas Huth case ASI_NL: 1974fcf5ef2aSThomas Huth case ASI_AIUP: 1975fcf5ef2aSThomas Huth case ASI_AIUPL: 1976fcf5ef2aSThomas Huth case ASI_AIUS: 1977fcf5ef2aSThomas Huth case ASI_AIUSL: 1978fcf5ef2aSThomas Huth case ASI_S: 1979fcf5ef2aSThomas Huth case ASI_SL: 1980fcf5ef2aSThomas Huth case ASI_P: 1981fcf5ef2aSThomas Huth case ASI_PL: 1982fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1983fcf5ef2aSThomas Huth break; 1984fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1985fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1986fcf5ef2aSThomas Huth case ASI_TWINX_N: 1987fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1988fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1989fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1990fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1991fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1992fcf5ef2aSThomas Huth case ASI_TWINX_P: 1993fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1994fcf5ef2aSThomas Huth case ASI_TWINX_S: 1995fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1996fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1997fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1998fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1999fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2000fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2001fcf5ef2aSThomas Huth break; 2002fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2003fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2004fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2005fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2006fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2007fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2008fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2009fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2010fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2011fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2012fcf5ef2aSThomas Huth case ASI_BLK_S: 2013fcf5ef2aSThomas Huth case ASI_BLK_SL: 2014fcf5ef2aSThomas Huth case ASI_BLK_P: 2015fcf5ef2aSThomas Huth case ASI_BLK_PL: 2016fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2017fcf5ef2aSThomas Huth break; 2018fcf5ef2aSThomas Huth case ASI_FL8_S: 2019fcf5ef2aSThomas Huth case ASI_FL8_SL: 2020fcf5ef2aSThomas Huth case ASI_FL8_P: 2021fcf5ef2aSThomas Huth case ASI_FL8_PL: 2022fcf5ef2aSThomas Huth memop = MO_UB; 2023fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2024fcf5ef2aSThomas Huth break; 2025fcf5ef2aSThomas Huth case ASI_FL16_S: 2026fcf5ef2aSThomas Huth case ASI_FL16_SL: 2027fcf5ef2aSThomas Huth case ASI_FL16_P: 2028fcf5ef2aSThomas Huth case ASI_FL16_PL: 2029fcf5ef2aSThomas Huth memop = MO_TEUW; 2030fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2031fcf5ef2aSThomas Huth break; 2032fcf5ef2aSThomas Huth } 2033fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2034fcf5ef2aSThomas Huth if (asi & 8) { 2035fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2036fcf5ef2aSThomas Huth } 2037fcf5ef2aSThomas Huth } 2038fcf5ef2aSThomas Huth #endif 2039fcf5ef2aSThomas Huth 2040fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2041fcf5ef2aSThomas Huth } 2042fcf5ef2aSThomas Huth 2043fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 204414776ab5STony Nguyen int insn, MemOp memop) 2045fcf5ef2aSThomas Huth { 2046fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2047fcf5ef2aSThomas Huth 2048fcf5ef2aSThomas Huth switch (da.type) { 2049fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2050fcf5ef2aSThomas Huth break; 2051fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2052fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2053fcf5ef2aSThomas Huth break; 2054fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2055fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2056316b6783SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN); 2057fcf5ef2aSThomas Huth break; 2058fcf5ef2aSThomas Huth default: 2059fcf5ef2aSThomas Huth { 206000ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2061316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2062fcf5ef2aSThomas Huth 2063fcf5ef2aSThomas Huth save_state(dc); 2064fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2065ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2066fcf5ef2aSThomas Huth #else 2067fcf5ef2aSThomas Huth { 2068fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2069ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2070fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2071fcf5ef2aSThomas Huth } 2072fcf5ef2aSThomas Huth #endif 2073fcf5ef2aSThomas Huth } 2074fcf5ef2aSThomas Huth break; 2075fcf5ef2aSThomas Huth } 2076fcf5ef2aSThomas Huth } 2077fcf5ef2aSThomas Huth 2078fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 207914776ab5STony Nguyen int insn, MemOp memop) 2080fcf5ef2aSThomas Huth { 2081fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2082fcf5ef2aSThomas Huth 2083fcf5ef2aSThomas Huth switch (da.type) { 2084fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2085fcf5ef2aSThomas Huth break; 2086fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 20873390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2088fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2089fcf5ef2aSThomas Huth break; 20903390537bSArtyom Tarasenko #else 20913390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 20923390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 20933390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 20943390537bSArtyom Tarasenko return; 20953390537bSArtyom Tarasenko } 20963390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 20973390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 20983390537bSArtyom Tarasenko #endif 2099fc0cd867SChen Qun /* fall through */ 2100fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2101fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2102316b6783SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN); 2103fcf5ef2aSThomas Huth break; 2104fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2105fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2106fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2107fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2108fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2109fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2110fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2111fcf5ef2aSThomas Huth { 2112fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2113fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 211400ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2115fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2116fcf5ef2aSThomas Huth int i; 2117fcf5ef2aSThomas Huth 2118fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2119fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2120fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2121fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2122fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2123fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2124fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2125fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2126fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2127fcf5ef2aSThomas Huth } 2128fcf5ef2aSThomas Huth } 2129fcf5ef2aSThomas Huth break; 2130fcf5ef2aSThomas Huth #endif 2131fcf5ef2aSThomas Huth default: 2132fcf5ef2aSThomas Huth { 213300ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2134316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2135fcf5ef2aSThomas Huth 2136fcf5ef2aSThomas Huth save_state(dc); 2137fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2138ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2139fcf5ef2aSThomas Huth #else 2140fcf5ef2aSThomas Huth { 2141fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2142fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2143ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2144fcf5ef2aSThomas Huth } 2145fcf5ef2aSThomas Huth #endif 2146fcf5ef2aSThomas Huth 2147fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2148fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2149fcf5ef2aSThomas Huth } 2150fcf5ef2aSThomas Huth break; 2151fcf5ef2aSThomas Huth } 2152fcf5ef2aSThomas Huth } 2153fcf5ef2aSThomas Huth 2154fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2155fcf5ef2aSThomas Huth TCGv addr, int insn) 2156fcf5ef2aSThomas Huth { 2157fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2158fcf5ef2aSThomas Huth 2159fcf5ef2aSThomas Huth switch (da.type) { 2160fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2161fcf5ef2aSThomas Huth break; 2162fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2163fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2164fcf5ef2aSThomas Huth break; 2165fcf5ef2aSThomas Huth default: 2166fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2167fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2168fcf5ef2aSThomas Huth break; 2169fcf5ef2aSThomas Huth } 2170fcf5ef2aSThomas Huth } 2171fcf5ef2aSThomas Huth 2172fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2173fcf5ef2aSThomas Huth int insn, int rd) 2174fcf5ef2aSThomas Huth { 2175fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2176fcf5ef2aSThomas Huth TCGv oldv; 2177fcf5ef2aSThomas Huth 2178fcf5ef2aSThomas Huth switch (da.type) { 2179fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2180fcf5ef2aSThomas Huth return; 2181fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2182fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2183fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2184316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2185fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2186fcf5ef2aSThomas Huth break; 2187fcf5ef2aSThomas Huth default: 2188fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2189fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2190fcf5ef2aSThomas Huth break; 2191fcf5ef2aSThomas Huth } 2192fcf5ef2aSThomas Huth } 2193fcf5ef2aSThomas Huth 2194fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2195fcf5ef2aSThomas Huth { 2196fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2197fcf5ef2aSThomas Huth 2198fcf5ef2aSThomas Huth switch (da.type) { 2199fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2200fcf5ef2aSThomas Huth break; 2201fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2202fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2203fcf5ef2aSThomas Huth break; 2204fcf5ef2aSThomas Huth default: 22053db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22063db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2207af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2208ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22093db010c3SRichard Henderson } else { 221000ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 221100ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22123db010c3SRichard Henderson TCGv_i64 s64, t64; 22133db010c3SRichard Henderson 22143db010c3SRichard Henderson save_state(dc); 22153db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2216ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 22173db010c3SRichard Henderson 221800ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2219ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 22203db010c3SRichard Henderson 22213db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 22223db010c3SRichard Henderson 22233db010c3SRichard Henderson /* End the TB. */ 22243db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 22253db010c3SRichard Henderson } 2226fcf5ef2aSThomas Huth break; 2227fcf5ef2aSThomas Huth } 2228fcf5ef2aSThomas Huth } 2229fcf5ef2aSThomas Huth #endif 2230fcf5ef2aSThomas Huth 2231fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2232fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2233fcf5ef2aSThomas Huth int insn, int size, int rd) 2234fcf5ef2aSThomas Huth { 2235fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2236fcf5ef2aSThomas Huth TCGv_i32 d32; 2237fcf5ef2aSThomas Huth TCGv_i64 d64; 2238fcf5ef2aSThomas Huth 2239fcf5ef2aSThomas Huth switch (da.type) { 2240fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2241fcf5ef2aSThomas Huth break; 2242fcf5ef2aSThomas Huth 2243fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2244fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2245fcf5ef2aSThomas Huth switch (size) { 2246fcf5ef2aSThomas Huth case 4: 2247fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2248316b6783SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2249fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2250fcf5ef2aSThomas Huth break; 2251fcf5ef2aSThomas Huth case 8: 2252fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2253fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2254fcf5ef2aSThomas Huth break; 2255fcf5ef2aSThomas Huth case 16: 2256fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2257fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2258fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2259fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2260fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2261fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2262fcf5ef2aSThomas Huth break; 2263fcf5ef2aSThomas Huth default: 2264fcf5ef2aSThomas Huth g_assert_not_reached(); 2265fcf5ef2aSThomas Huth } 2266fcf5ef2aSThomas Huth break; 2267fcf5ef2aSThomas Huth 2268fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2269fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2270fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 227114776ab5STony Nguyen MemOp memop; 2272fcf5ef2aSThomas Huth TCGv eight; 2273fcf5ef2aSThomas Huth int i; 2274fcf5ef2aSThomas Huth 2275fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2276fcf5ef2aSThomas Huth 2277fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2278fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 227900ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2280fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2281fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2282fcf5ef2aSThomas Huth da.mem_idx, memop); 2283fcf5ef2aSThomas Huth if (i == 7) { 2284fcf5ef2aSThomas Huth break; 2285fcf5ef2aSThomas Huth } 2286fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2287fcf5ef2aSThomas Huth memop = da.memop; 2288fcf5ef2aSThomas Huth } 2289fcf5ef2aSThomas Huth } else { 2290fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2291fcf5ef2aSThomas Huth } 2292fcf5ef2aSThomas Huth break; 2293fcf5ef2aSThomas Huth 2294fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2295fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2296fcf5ef2aSThomas Huth if (size == 8) { 2297fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2298316b6783SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2299316b6783SRichard Henderson da.memop | MO_ALIGN); 2300fcf5ef2aSThomas Huth } else { 2301fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2302fcf5ef2aSThomas Huth } 2303fcf5ef2aSThomas Huth break; 2304fcf5ef2aSThomas Huth 2305fcf5ef2aSThomas Huth default: 2306fcf5ef2aSThomas Huth { 230700ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2308316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN); 2309fcf5ef2aSThomas Huth 2310fcf5ef2aSThomas Huth save_state(dc); 2311fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2312fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2313fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2314fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2315fcf5ef2aSThomas Huth switch (size) { 2316fcf5ef2aSThomas Huth case 4: 2317fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2318ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2319fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2320fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2321fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2322fcf5ef2aSThomas Huth break; 2323fcf5ef2aSThomas Huth case 8: 2324ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop); 2325fcf5ef2aSThomas Huth break; 2326fcf5ef2aSThomas Huth case 16: 2327fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2328ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2329fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2330ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop); 2331fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2332fcf5ef2aSThomas Huth break; 2333fcf5ef2aSThomas Huth default: 2334fcf5ef2aSThomas Huth g_assert_not_reached(); 2335fcf5ef2aSThomas Huth } 2336fcf5ef2aSThomas Huth } 2337fcf5ef2aSThomas Huth break; 2338fcf5ef2aSThomas Huth } 2339fcf5ef2aSThomas Huth } 2340fcf5ef2aSThomas Huth 2341fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2342fcf5ef2aSThomas Huth int insn, int size, int rd) 2343fcf5ef2aSThomas Huth { 2344fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2345fcf5ef2aSThomas Huth TCGv_i32 d32; 2346fcf5ef2aSThomas Huth 2347fcf5ef2aSThomas Huth switch (da.type) { 2348fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2349fcf5ef2aSThomas Huth break; 2350fcf5ef2aSThomas Huth 2351fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2352fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2353fcf5ef2aSThomas Huth switch (size) { 2354fcf5ef2aSThomas Huth case 4: 2355fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2356316b6783SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2357fcf5ef2aSThomas Huth break; 2358fcf5ef2aSThomas Huth case 8: 2359fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2360fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2361fcf5ef2aSThomas Huth break; 2362fcf5ef2aSThomas Huth case 16: 2363fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2364fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2365fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2366fcf5ef2aSThomas Huth having to probe the second page before performing the first 2367fcf5ef2aSThomas Huth write. */ 2368fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2369fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2370fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2371fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2372fcf5ef2aSThomas Huth break; 2373fcf5ef2aSThomas Huth default: 2374fcf5ef2aSThomas Huth g_assert_not_reached(); 2375fcf5ef2aSThomas Huth } 2376fcf5ef2aSThomas Huth break; 2377fcf5ef2aSThomas Huth 2378fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2379fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2380fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 238114776ab5STony Nguyen MemOp memop; 2382fcf5ef2aSThomas Huth TCGv eight; 2383fcf5ef2aSThomas Huth int i; 2384fcf5ef2aSThomas Huth 2385fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2386fcf5ef2aSThomas Huth 2387fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2388fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 238900ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2390fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2391fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2392fcf5ef2aSThomas Huth da.mem_idx, memop); 2393fcf5ef2aSThomas Huth if (i == 7) { 2394fcf5ef2aSThomas Huth break; 2395fcf5ef2aSThomas Huth } 2396fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2397fcf5ef2aSThomas Huth memop = da.memop; 2398fcf5ef2aSThomas Huth } 2399fcf5ef2aSThomas Huth } else { 2400fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2401fcf5ef2aSThomas Huth } 2402fcf5ef2aSThomas Huth break; 2403fcf5ef2aSThomas Huth 2404fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2405fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2406fcf5ef2aSThomas Huth if (size == 8) { 2407fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2408316b6783SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2409316b6783SRichard Henderson da.memop | MO_ALIGN); 2410fcf5ef2aSThomas Huth } else { 2411fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2412fcf5ef2aSThomas Huth } 2413fcf5ef2aSThomas Huth break; 2414fcf5ef2aSThomas Huth 2415fcf5ef2aSThomas Huth default: 2416fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2417fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2418fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2419fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2420fcf5ef2aSThomas Huth break; 2421fcf5ef2aSThomas Huth } 2422fcf5ef2aSThomas Huth } 2423fcf5ef2aSThomas Huth 2424fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2425fcf5ef2aSThomas Huth { 2426fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2427fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2428fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2429fcf5ef2aSThomas Huth 2430fcf5ef2aSThomas Huth switch (da.type) { 2431fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2432fcf5ef2aSThomas Huth return; 2433fcf5ef2aSThomas Huth 2434fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2435fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2436fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2437fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2438fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2439fcf5ef2aSThomas Huth break; 2440fcf5ef2aSThomas Huth 2441fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2442fcf5ef2aSThomas Huth { 2443fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2444fcf5ef2aSThomas Huth 2445fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2446316b6783SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN); 2447fcf5ef2aSThomas Huth 2448fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2449fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2450fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2451fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2452fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2453fcf5ef2aSThomas Huth } else { 2454fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2455fcf5ef2aSThomas Huth } 2456fcf5ef2aSThomas Huth } 2457fcf5ef2aSThomas Huth break; 2458fcf5ef2aSThomas Huth 2459fcf5ef2aSThomas Huth default: 2460fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2461fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2462fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2463fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2464fcf5ef2aSThomas Huth { 246500ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 246600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2467fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2468fcf5ef2aSThomas Huth 2469fcf5ef2aSThomas Huth save_state(dc); 2470ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2471fcf5ef2aSThomas Huth 2472fcf5ef2aSThomas Huth /* See above. */ 2473fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2474fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2475fcf5ef2aSThomas Huth } else { 2476fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2477fcf5ef2aSThomas Huth } 2478fcf5ef2aSThomas Huth } 2479fcf5ef2aSThomas Huth break; 2480fcf5ef2aSThomas Huth } 2481fcf5ef2aSThomas Huth 2482fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2483fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2484fcf5ef2aSThomas Huth } 2485fcf5ef2aSThomas Huth 2486fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2487fcf5ef2aSThomas Huth int insn, int rd) 2488fcf5ef2aSThomas Huth { 2489fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2490fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2491fcf5ef2aSThomas Huth 2492fcf5ef2aSThomas Huth switch (da.type) { 2493fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2494fcf5ef2aSThomas Huth break; 2495fcf5ef2aSThomas Huth 2496fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2497fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2498fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2499fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2500fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2501fcf5ef2aSThomas Huth break; 2502fcf5ef2aSThomas Huth 2503fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2504fcf5ef2aSThomas Huth { 2505fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2506fcf5ef2aSThomas Huth 2507fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2508fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2509fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2510fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2511fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2512fcf5ef2aSThomas Huth } else { 2513fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2514fcf5ef2aSThomas Huth } 2515fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2516316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2517fcf5ef2aSThomas Huth } 2518fcf5ef2aSThomas Huth break; 2519fcf5ef2aSThomas Huth 2520fcf5ef2aSThomas Huth default: 2521fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2522fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2523fcf5ef2aSThomas Huth { 252400ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 252500ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2526fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2527fcf5ef2aSThomas Huth 2528fcf5ef2aSThomas Huth /* See above. */ 2529fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2530fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2531fcf5ef2aSThomas Huth } else { 2532fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2533fcf5ef2aSThomas Huth } 2534fcf5ef2aSThomas Huth 2535fcf5ef2aSThomas Huth save_state(dc); 2536ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2537fcf5ef2aSThomas Huth } 2538fcf5ef2aSThomas Huth break; 2539fcf5ef2aSThomas Huth } 2540fcf5ef2aSThomas Huth } 2541fcf5ef2aSThomas Huth 2542fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2543fcf5ef2aSThomas Huth int insn, int rd) 2544fcf5ef2aSThomas Huth { 2545fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2546fcf5ef2aSThomas Huth TCGv oldv; 2547fcf5ef2aSThomas Huth 2548fcf5ef2aSThomas Huth switch (da.type) { 2549fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2550fcf5ef2aSThomas Huth return; 2551fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2552fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2553fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2554316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2555fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2556fcf5ef2aSThomas Huth break; 2557fcf5ef2aSThomas Huth default: 2558fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2559fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2560fcf5ef2aSThomas Huth break; 2561fcf5ef2aSThomas Huth } 2562fcf5ef2aSThomas Huth } 2563fcf5ef2aSThomas Huth 2564fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2565fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2566fcf5ef2aSThomas Huth { 2567fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2568fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2569fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2570fcf5ef2aSThomas Huth are unchanged. */ 2571fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2572fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2573fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2574fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2575fcf5ef2aSThomas Huth 2576fcf5ef2aSThomas Huth switch (da.type) { 2577fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2578fcf5ef2aSThomas Huth return; 2579fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2580fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2581316b6783SRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2582fcf5ef2aSThomas Huth break; 2583fcf5ef2aSThomas Huth default: 2584fcf5ef2aSThomas Huth { 258500ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 258600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2587fcf5ef2aSThomas Huth 2588fcf5ef2aSThomas Huth save_state(dc); 2589ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2590fcf5ef2aSThomas Huth } 2591fcf5ef2aSThomas Huth break; 2592fcf5ef2aSThomas Huth } 2593fcf5ef2aSThomas Huth 2594fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2595fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2596fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2597fcf5ef2aSThomas Huth } 2598fcf5ef2aSThomas Huth 2599fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2600fcf5ef2aSThomas Huth int insn, int rd) 2601fcf5ef2aSThomas Huth { 2602fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2603fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2604fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2605fcf5ef2aSThomas Huth 2606fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2607fcf5ef2aSThomas Huth 2608fcf5ef2aSThomas Huth switch (da.type) { 2609fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2610fcf5ef2aSThomas Huth break; 2611fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2612fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2613316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2614fcf5ef2aSThomas Huth break; 2615fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2616fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2617fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2618fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2619fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2620fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2621fcf5ef2aSThomas Huth { 2622fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 262300ab7e61SRichard Henderson TCGv eight = tcg_constant_tl(8); 2624fcf5ef2aSThomas Huth int i; 2625fcf5ef2aSThomas Huth 2626fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2627fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2628fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2629fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2630fcf5ef2aSThomas Huth } 2631fcf5ef2aSThomas Huth } 2632fcf5ef2aSThomas Huth break; 2633fcf5ef2aSThomas Huth default: 2634fcf5ef2aSThomas Huth { 263500ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 263600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2637fcf5ef2aSThomas Huth 2638fcf5ef2aSThomas Huth save_state(dc); 2639ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2640fcf5ef2aSThomas Huth } 2641fcf5ef2aSThomas Huth break; 2642fcf5ef2aSThomas Huth } 2643fcf5ef2aSThomas Huth } 2644fcf5ef2aSThomas Huth #endif 2645fcf5ef2aSThomas Huth 2646fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2647fcf5ef2aSThomas Huth { 2648fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2649fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2650fcf5ef2aSThomas Huth } 2651fcf5ef2aSThomas Huth 2652fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2653fcf5ef2aSThomas Huth { 2654fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2655fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 265652123f14SRichard Henderson TCGv t = tcg_temp_new(); 2657fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2658fcf5ef2aSThomas Huth return t; 2659fcf5ef2aSThomas Huth } else { /* register */ 2660fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2661fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2662fcf5ef2aSThomas Huth } 2663fcf5ef2aSThomas Huth } 2664fcf5ef2aSThomas Huth 2665fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2666fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2667fcf5ef2aSThomas Huth { 2668fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2669fcf5ef2aSThomas Huth 2670fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2671fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2672fcf5ef2aSThomas Huth the later. */ 2673fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2674fcf5ef2aSThomas Huth if (cmp->is_bool) { 2675fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2676fcf5ef2aSThomas Huth } else { 2677fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2678fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2679fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2680fcf5ef2aSThomas Huth } 2681fcf5ef2aSThomas Huth 2682fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2683fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2684fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 268500ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2686fcf5ef2aSThomas Huth 2687fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2688fcf5ef2aSThomas Huth 2689fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2690fcf5ef2aSThomas Huth } 2691fcf5ef2aSThomas Huth 2692fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2693fcf5ef2aSThomas Huth { 2694fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2695fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2696fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2697fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2698fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2699fcf5ef2aSThomas Huth } 2700fcf5ef2aSThomas Huth 2701fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2702fcf5ef2aSThomas Huth { 2703fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2704fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2705fcf5ef2aSThomas Huth 2706fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2707fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2708fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2709fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2710fcf5ef2aSThomas Huth 2711fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2712fcf5ef2aSThomas Huth } 2713fcf5ef2aSThomas Huth 2714*5d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2715fcf5ef2aSThomas Huth { 2716fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2717fcf5ef2aSThomas Huth 2718fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2719ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2720fcf5ef2aSThomas Huth 2721fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2722fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2723fcf5ef2aSThomas Huth 2724fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2725fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2726ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2727fcf5ef2aSThomas Huth 2728fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2729fcf5ef2aSThomas Huth { 2730fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2731fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2732fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2733fcf5ef2aSThomas Huth } 2734fcf5ef2aSThomas Huth } 2735fcf5ef2aSThomas Huth 2736fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2737fcf5ef2aSThomas Huth int width, bool cc, bool left) 2738fcf5ef2aSThomas Huth { 2739905a83deSRichard Henderson TCGv lo1, lo2; 2740fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2741fcf5ef2aSThomas Huth int shift, imask, omask; 2742fcf5ef2aSThomas Huth 2743fcf5ef2aSThomas Huth if (cc) { 2744fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2745fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2746fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2747fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2748fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2749fcf5ef2aSThomas Huth } 2750fcf5ef2aSThomas Huth 2751fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2752fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2753fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2754fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2755fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2756fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2757fcf5ef2aSThomas Huth the value we're looking for. */ 2758fcf5ef2aSThomas Huth switch (width) { 2759fcf5ef2aSThomas Huth case 8: 2760fcf5ef2aSThomas Huth imask = 0x7; 2761fcf5ef2aSThomas Huth shift = 3; 2762fcf5ef2aSThomas Huth omask = 0xff; 2763fcf5ef2aSThomas Huth if (left) { 2764fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2765fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2766fcf5ef2aSThomas Huth } else { 2767fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2768fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2769fcf5ef2aSThomas Huth } 2770fcf5ef2aSThomas Huth break; 2771fcf5ef2aSThomas Huth case 16: 2772fcf5ef2aSThomas Huth imask = 0x6; 2773fcf5ef2aSThomas Huth shift = 1; 2774fcf5ef2aSThomas Huth omask = 0xf; 2775fcf5ef2aSThomas Huth if (left) { 2776fcf5ef2aSThomas Huth tabl = 0x8cef; 2777fcf5ef2aSThomas Huth tabr = 0xf731; 2778fcf5ef2aSThomas Huth } else { 2779fcf5ef2aSThomas Huth tabl = 0x137f; 2780fcf5ef2aSThomas Huth tabr = 0xfec8; 2781fcf5ef2aSThomas Huth } 2782fcf5ef2aSThomas Huth break; 2783fcf5ef2aSThomas Huth case 32: 2784fcf5ef2aSThomas Huth imask = 0x4; 2785fcf5ef2aSThomas Huth shift = 0; 2786fcf5ef2aSThomas Huth omask = 0x3; 2787fcf5ef2aSThomas Huth if (left) { 2788fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2789fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2790fcf5ef2aSThomas Huth } else { 2791fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2792fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2793fcf5ef2aSThomas Huth } 2794fcf5ef2aSThomas Huth break; 2795fcf5ef2aSThomas Huth default: 2796fcf5ef2aSThomas Huth abort(); 2797fcf5ef2aSThomas Huth } 2798fcf5ef2aSThomas Huth 2799fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2800fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2801fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2802fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2803fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2804fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2805fcf5ef2aSThomas Huth 2806905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2807905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2808e3ebbadeSRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 2809fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2810fcf5ef2aSThomas Huth 2811fcf5ef2aSThomas Huth amask = -8; 2812fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2813fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2814fcf5ef2aSThomas Huth } 2815fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2816fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2817fcf5ef2aSThomas Huth 2818e3ebbadeSRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 2819e3ebbadeSRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 2820e3ebbadeSRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 2821fcf5ef2aSThomas Huth } 2822fcf5ef2aSThomas Huth 2823fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2824fcf5ef2aSThomas Huth { 2825fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2826fcf5ef2aSThomas Huth 2827fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2828fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2829fcf5ef2aSThomas Huth if (left) { 2830fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2831fcf5ef2aSThomas Huth } 2832fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2833fcf5ef2aSThomas Huth } 2834fcf5ef2aSThomas Huth 2835fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2836fcf5ef2aSThomas Huth { 2837fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2838fcf5ef2aSThomas Huth 2839fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2840fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2841fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2842fcf5ef2aSThomas Huth 2843fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2844fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2845fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2846fcf5ef2aSThomas Huth 2847fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2848fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2849fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2850fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2851fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2852fcf5ef2aSThomas Huth 2853fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2854fcf5ef2aSThomas Huth } 2855fcf5ef2aSThomas Huth #endif 2856fcf5ef2aSThomas Huth 2857878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2858878cc677SRichard Henderson #include "decode-insns.c.inc" 2859878cc677SRichard Henderson 2860878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2861878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2862878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2863878cc677SRichard Henderson 2864878cc677SRichard Henderson #define avail_ALL(C) true 2865878cc677SRichard Henderson #ifdef TARGET_SPARC64 2866878cc677SRichard Henderson # define avail_32(C) false 2867af25071cSRichard Henderson # define avail_ASR17(C) false 2868878cc677SRichard Henderson # define avail_64(C) true 2869*5d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2870af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2871878cc677SRichard Henderson #else 2872878cc677SRichard Henderson # define avail_32(C) true 2873af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2874878cc677SRichard Henderson # define avail_64(C) false 2875*5d617bfbSRichard Henderson # define avail_GL(C) false 2876af25071cSRichard Henderson # define avail_HYPV(C) false 2877878cc677SRichard Henderson #endif 2878878cc677SRichard Henderson 2879878cc677SRichard Henderson /* Default case for non jump instructions. */ 2880878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2881878cc677SRichard Henderson { 2882878cc677SRichard Henderson if (dc->npc & 3) { 2883878cc677SRichard Henderson switch (dc->npc) { 2884878cc677SRichard Henderson case DYNAMIC_PC: 2885878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2886878cc677SRichard Henderson dc->pc = dc->npc; 2887878cc677SRichard Henderson gen_op_next_insn(); 2888878cc677SRichard Henderson break; 2889878cc677SRichard Henderson case JUMP_PC: 2890878cc677SRichard Henderson /* we can do a static jump */ 2891878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2892878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2893878cc677SRichard Henderson break; 2894878cc677SRichard Henderson default: 2895878cc677SRichard Henderson g_assert_not_reached(); 2896878cc677SRichard Henderson } 2897878cc677SRichard Henderson } else { 2898878cc677SRichard Henderson dc->pc = dc->npc; 2899878cc677SRichard Henderson dc->npc = dc->npc + 4; 2900878cc677SRichard Henderson } 2901878cc677SRichard Henderson return true; 2902878cc677SRichard Henderson } 2903878cc677SRichard Henderson 29046d2a0768SRichard Henderson /* 29056d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 29066d2a0768SRichard Henderson */ 29076d2a0768SRichard Henderson 2908276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2909276567aaSRichard Henderson { 2910276567aaSRichard Henderson if (annul) { 2911276567aaSRichard Henderson dc->pc = dc->npc + 4; 2912276567aaSRichard Henderson dc->npc = dc->pc + 4; 2913276567aaSRichard Henderson } else { 2914276567aaSRichard Henderson dc->pc = dc->npc; 2915276567aaSRichard Henderson dc->npc = dc->pc + 4; 2916276567aaSRichard Henderson } 2917276567aaSRichard Henderson return true; 2918276567aaSRichard Henderson } 2919276567aaSRichard Henderson 2920276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2921276567aaSRichard Henderson target_ulong dest) 2922276567aaSRichard Henderson { 2923276567aaSRichard Henderson if (annul) { 2924276567aaSRichard Henderson dc->pc = dest; 2925276567aaSRichard Henderson dc->npc = dest + 4; 2926276567aaSRichard Henderson } else { 2927276567aaSRichard Henderson dc->pc = dc->npc; 2928276567aaSRichard Henderson dc->npc = dest; 2929276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2930276567aaSRichard Henderson } 2931276567aaSRichard Henderson return true; 2932276567aaSRichard Henderson } 2933276567aaSRichard Henderson 29349d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 29359d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2936276567aaSRichard Henderson { 29376b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 29386b3e4cc6SRichard Henderson 2939276567aaSRichard Henderson if (annul) { 29406b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 29416b3e4cc6SRichard Henderson 29429d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 29436b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 29446b3e4cc6SRichard Henderson gen_set_label(l1); 29456b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 29466b3e4cc6SRichard Henderson 29476b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2948276567aaSRichard Henderson } else { 29496b3e4cc6SRichard Henderson if (npc & 3) { 29506b3e4cc6SRichard Henderson switch (npc) { 29516b3e4cc6SRichard Henderson case DYNAMIC_PC: 29526b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 29536b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 29546b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 29559d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 29569d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 29576b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 29586b3e4cc6SRichard Henderson dc->pc = npc; 29596b3e4cc6SRichard Henderson break; 29606b3e4cc6SRichard Henderson default: 29616b3e4cc6SRichard Henderson g_assert_not_reached(); 29626b3e4cc6SRichard Henderson } 29636b3e4cc6SRichard Henderson } else { 29646b3e4cc6SRichard Henderson dc->pc = npc; 29656b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 29666b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 29676b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 29689d4e2bc7SRichard Henderson if (cmp->is_bool) { 29699d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 29709d4e2bc7SRichard Henderson } else { 29719d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 29729d4e2bc7SRichard Henderson } 29736b3e4cc6SRichard Henderson } 2974276567aaSRichard Henderson } 2975276567aaSRichard Henderson return true; 2976276567aaSRichard Henderson } 2977276567aaSRichard Henderson 2978af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2979af25071cSRichard Henderson { 2980af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2981af25071cSRichard Henderson return true; 2982af25071cSRichard Henderson } 2983af25071cSRichard Henderson 2984276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2985276567aaSRichard Henderson { 2986276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 29871ea9c62aSRichard Henderson DisasCompare cmp; 2988276567aaSRichard Henderson 2989276567aaSRichard Henderson switch (a->cond) { 2990276567aaSRichard Henderson case 0x0: 2991276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2992276567aaSRichard Henderson case 0x8: 2993276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2994276567aaSRichard Henderson default: 2995276567aaSRichard Henderson flush_cond(dc); 29961ea9c62aSRichard Henderson 29971ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 29989d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2999276567aaSRichard Henderson } 3000276567aaSRichard Henderson } 3001276567aaSRichard Henderson 3002276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 3003276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 3004276567aaSRichard Henderson 300545196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 300645196ea4SRichard Henderson { 300745196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3008d5471936SRichard Henderson DisasCompare cmp; 300945196ea4SRichard Henderson 301045196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 301145196ea4SRichard Henderson return true; 301245196ea4SRichard Henderson } 301345196ea4SRichard Henderson switch (a->cond) { 301445196ea4SRichard Henderson case 0x0: 301545196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 301645196ea4SRichard Henderson case 0x8: 301745196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 301845196ea4SRichard Henderson default: 301945196ea4SRichard Henderson flush_cond(dc); 3020d5471936SRichard Henderson 3021d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 30229d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 302345196ea4SRichard Henderson } 302445196ea4SRichard Henderson } 302545196ea4SRichard Henderson 302645196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 302745196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 302845196ea4SRichard Henderson 3029ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 3030ab9ffe98SRichard Henderson { 3031ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3032ab9ffe98SRichard Henderson DisasCompare cmp; 3033ab9ffe98SRichard Henderson 3034ab9ffe98SRichard Henderson if (!avail_64(dc)) { 3035ab9ffe98SRichard Henderson return false; 3036ab9ffe98SRichard Henderson } 3037ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 3038ab9ffe98SRichard Henderson return false; 3039ab9ffe98SRichard Henderson } 3040ab9ffe98SRichard Henderson 3041ab9ffe98SRichard Henderson flush_cond(dc); 3042ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 30439d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3044ab9ffe98SRichard Henderson } 3045ab9ffe98SRichard Henderson 304623ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 304723ada1b1SRichard Henderson { 304823ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 304923ada1b1SRichard Henderson 305023ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 305123ada1b1SRichard Henderson gen_mov_pc_npc(dc); 305223ada1b1SRichard Henderson dc->npc = target; 305323ada1b1SRichard Henderson return true; 305423ada1b1SRichard Henderson } 305523ada1b1SRichard Henderson 305645196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 305745196ea4SRichard Henderson { 305845196ea4SRichard Henderson /* 305945196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 306045196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 306145196ea4SRichard Henderson */ 306245196ea4SRichard Henderson #ifdef TARGET_SPARC64 306345196ea4SRichard Henderson return false; 306445196ea4SRichard Henderson #else 306545196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 306645196ea4SRichard Henderson return true; 306745196ea4SRichard Henderson #endif 306845196ea4SRichard Henderson } 306945196ea4SRichard Henderson 30706d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 30716d2a0768SRichard Henderson { 30726d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 30736d2a0768SRichard Henderson if (a->rd) { 30746d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 30756d2a0768SRichard Henderson } 30766d2a0768SRichard Henderson return advance_pc(dc); 30776d2a0768SRichard Henderson } 30786d2a0768SRichard Henderson 307930376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 308030376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 308130376636SRichard Henderson { 308230376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 308330376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 308430376636SRichard Henderson DisasCompare cmp; 308530376636SRichard Henderson TCGLabel *lab; 308630376636SRichard Henderson TCGv_i32 trap; 308730376636SRichard Henderson 308830376636SRichard Henderson /* Trap never. */ 308930376636SRichard Henderson if (cond == 0) { 309030376636SRichard Henderson return advance_pc(dc); 309130376636SRichard Henderson } 309230376636SRichard Henderson 309330376636SRichard Henderson /* 309430376636SRichard Henderson * Immediate traps are the most common case. Since this value is 309530376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 309630376636SRichard Henderson */ 309730376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 309830376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 309930376636SRichard Henderson } else { 310030376636SRichard Henderson trap = tcg_temp_new_i32(); 310130376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 310230376636SRichard Henderson if (imm) { 310330376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 310430376636SRichard Henderson } else { 310530376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 310630376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 310730376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 310830376636SRichard Henderson } 310930376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 311030376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 311130376636SRichard Henderson } 311230376636SRichard Henderson 311330376636SRichard Henderson /* Trap always. */ 311430376636SRichard Henderson if (cond == 8) { 311530376636SRichard Henderson save_state(dc); 311630376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 311730376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 311830376636SRichard Henderson return true; 311930376636SRichard Henderson } 312030376636SRichard Henderson 312130376636SRichard Henderson /* Conditional trap. */ 312230376636SRichard Henderson flush_cond(dc); 312330376636SRichard Henderson lab = delay_exceptionv(dc, trap); 312430376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 312530376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 312630376636SRichard Henderson 312730376636SRichard Henderson return advance_pc(dc); 312830376636SRichard Henderson } 312930376636SRichard Henderson 313030376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 313130376636SRichard Henderson { 313230376636SRichard Henderson if (avail_32(dc) && a->cc) { 313330376636SRichard Henderson return false; 313430376636SRichard Henderson } 313530376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 313630376636SRichard Henderson } 313730376636SRichard Henderson 313830376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 313930376636SRichard Henderson { 314030376636SRichard Henderson if (avail_64(dc)) { 314130376636SRichard Henderson return false; 314230376636SRichard Henderson } 314330376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 314430376636SRichard Henderson } 314530376636SRichard Henderson 314630376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 314730376636SRichard Henderson { 314830376636SRichard Henderson if (avail_32(dc)) { 314930376636SRichard Henderson return false; 315030376636SRichard Henderson } 315130376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 315230376636SRichard Henderson } 315330376636SRichard Henderson 3154af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3155af25071cSRichard Henderson { 3156af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3157af25071cSRichard Henderson return advance_pc(dc); 3158af25071cSRichard Henderson } 3159af25071cSRichard Henderson 3160af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3161af25071cSRichard Henderson { 3162af25071cSRichard Henderson if (avail_32(dc)) { 3163af25071cSRichard Henderson return false; 3164af25071cSRichard Henderson } 3165af25071cSRichard Henderson if (a->mmask) { 3166af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3167af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3168af25071cSRichard Henderson } 3169af25071cSRichard Henderson if (a->cmask) { 3170af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3171af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3172af25071cSRichard Henderson } 3173af25071cSRichard Henderson return advance_pc(dc); 3174af25071cSRichard Henderson } 3175af25071cSRichard Henderson 3176af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3177af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3178af25071cSRichard Henderson { 3179af25071cSRichard Henderson if (!priv) { 3180af25071cSRichard Henderson return raise_priv(dc); 3181af25071cSRichard Henderson } 3182af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3183af25071cSRichard Henderson return advance_pc(dc); 3184af25071cSRichard Henderson } 3185af25071cSRichard Henderson 3186af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3187af25071cSRichard Henderson { 3188af25071cSRichard Henderson return cpu_y; 3189af25071cSRichard Henderson } 3190af25071cSRichard Henderson 3191af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3192af25071cSRichard Henderson { 3193af25071cSRichard Henderson /* 3194af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3195af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3196af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3197af25071cSRichard Henderson */ 3198af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3199af25071cSRichard Henderson return false; 3200af25071cSRichard Henderson } 3201af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3202af25071cSRichard Henderson } 3203af25071cSRichard Henderson 3204af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3205af25071cSRichard Henderson { 3206af25071cSRichard Henderson uint32_t val; 3207af25071cSRichard Henderson 3208af25071cSRichard Henderson /* 3209af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3210af25071cSRichard Henderson * some of which are writable. 3211af25071cSRichard Henderson */ 3212af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3213af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3214af25071cSRichard Henderson 3215af25071cSRichard Henderson return tcg_constant_tl(val); 3216af25071cSRichard Henderson } 3217af25071cSRichard Henderson 3218af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3219af25071cSRichard Henderson 3220af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3221af25071cSRichard Henderson { 3222af25071cSRichard Henderson update_psr(dc); 3223af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3224af25071cSRichard Henderson return dst; 3225af25071cSRichard Henderson } 3226af25071cSRichard Henderson 3227af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3228af25071cSRichard Henderson 3229af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3230af25071cSRichard Henderson { 3231af25071cSRichard Henderson #ifdef TARGET_SPARC64 3232af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3233af25071cSRichard Henderson #else 3234af25071cSRichard Henderson qemu_build_not_reached(); 3235af25071cSRichard Henderson #endif 3236af25071cSRichard Henderson } 3237af25071cSRichard Henderson 3238af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3239af25071cSRichard Henderson 3240af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3241af25071cSRichard Henderson { 3242af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3243af25071cSRichard Henderson 3244af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3245af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3246af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3247af25071cSRichard Henderson } 3248af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3249af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3250af25071cSRichard Henderson return dst; 3251af25071cSRichard Henderson } 3252af25071cSRichard Henderson 3253af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3254af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3255af25071cSRichard Henderson 3256af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3257af25071cSRichard Henderson { 3258af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3259af25071cSRichard Henderson } 3260af25071cSRichard Henderson 3261af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3262af25071cSRichard Henderson 3263af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3264af25071cSRichard Henderson { 3265af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3266af25071cSRichard Henderson return dst; 3267af25071cSRichard Henderson } 3268af25071cSRichard Henderson 3269af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3270af25071cSRichard Henderson 3271af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3272af25071cSRichard Henderson { 3273af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3274af25071cSRichard Henderson return cpu_gsr; 3275af25071cSRichard Henderson } 3276af25071cSRichard Henderson 3277af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3278af25071cSRichard Henderson 3279af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3280af25071cSRichard Henderson { 3281af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3282af25071cSRichard Henderson return dst; 3283af25071cSRichard Henderson } 3284af25071cSRichard Henderson 3285af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3286af25071cSRichard Henderson 3287af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3288af25071cSRichard Henderson { 3289af25071cSRichard Henderson return cpu_tick_cmpr; 3290af25071cSRichard Henderson } 3291af25071cSRichard Henderson 3292af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3293af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3294af25071cSRichard Henderson 3295af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3296af25071cSRichard Henderson { 3297af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3298af25071cSRichard Henderson 3299af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3300af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3301af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3302af25071cSRichard Henderson } 3303af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3304af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3305af25071cSRichard Henderson return dst; 3306af25071cSRichard Henderson } 3307af25071cSRichard Henderson 3308af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3309af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3310af25071cSRichard Henderson 3311af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3312af25071cSRichard Henderson { 3313af25071cSRichard Henderson return cpu_stick_cmpr; 3314af25071cSRichard Henderson } 3315af25071cSRichard Henderson 3316af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3317af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3318af25071cSRichard Henderson 3319af25071cSRichard Henderson /* 3320af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3321af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3322af25071cSRichard Henderson * this ASR as impl. dep 3323af25071cSRichard Henderson */ 3324af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3325af25071cSRichard Henderson { 3326af25071cSRichard Henderson return tcg_constant_tl(1); 3327af25071cSRichard Henderson } 3328af25071cSRichard Henderson 3329af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3330af25071cSRichard Henderson 3331668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3332668bb9b7SRichard Henderson { 3333668bb9b7SRichard Henderson update_psr(dc); 3334668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3335668bb9b7SRichard Henderson return dst; 3336668bb9b7SRichard Henderson } 3337668bb9b7SRichard Henderson 3338668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3339668bb9b7SRichard Henderson 3340668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3341668bb9b7SRichard Henderson { 3342668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3343668bb9b7SRichard Henderson return dst; 3344668bb9b7SRichard Henderson } 3345668bb9b7SRichard Henderson 3346668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3347668bb9b7SRichard Henderson 3348668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3349668bb9b7SRichard Henderson { 3350668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3351668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3352668bb9b7SRichard Henderson 3353668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3354668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3355668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3356668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3357668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3358668bb9b7SRichard Henderson 3359668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3360668bb9b7SRichard Henderson return dst; 3361668bb9b7SRichard Henderson } 3362668bb9b7SRichard Henderson 3363668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3364668bb9b7SRichard Henderson 3365668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3366668bb9b7SRichard Henderson { 3367668bb9b7SRichard Henderson return cpu_hintp; 3368668bb9b7SRichard Henderson } 3369668bb9b7SRichard Henderson 3370668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3371668bb9b7SRichard Henderson 3372668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3373668bb9b7SRichard Henderson { 3374668bb9b7SRichard Henderson return cpu_htba; 3375668bb9b7SRichard Henderson } 3376668bb9b7SRichard Henderson 3377668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3378668bb9b7SRichard Henderson 3379668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3380668bb9b7SRichard Henderson { 3381668bb9b7SRichard Henderson return cpu_hver; 3382668bb9b7SRichard Henderson } 3383668bb9b7SRichard Henderson 3384668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3385668bb9b7SRichard Henderson 3386668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3387668bb9b7SRichard Henderson { 3388668bb9b7SRichard Henderson return cpu_hstick_cmpr; 3389668bb9b7SRichard Henderson } 3390668bb9b7SRichard Henderson 3391668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3392668bb9b7SRichard Henderson do_rdhstick_cmpr) 3393668bb9b7SRichard Henderson 3394*5d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 3395*5d617bfbSRichard Henderson { 3396*5d617bfbSRichard Henderson return cpu_wim; 3397*5d617bfbSRichard Henderson } 3398*5d617bfbSRichard Henderson 3399*5d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 3400*5d617bfbSRichard Henderson 3401*5d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 3402*5d617bfbSRichard Henderson { 3403*5d617bfbSRichard Henderson #ifdef TARGET_SPARC64 3404*5d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3405*5d617bfbSRichard Henderson 3406*5d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 3407*5d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 3408*5d617bfbSRichard Henderson return dst; 3409*5d617bfbSRichard Henderson #else 3410*5d617bfbSRichard Henderson qemu_build_not_reached(); 3411*5d617bfbSRichard Henderson #endif 3412*5d617bfbSRichard Henderson } 3413*5d617bfbSRichard Henderson 3414*5d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 3415*5d617bfbSRichard Henderson 3416*5d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 3417*5d617bfbSRichard Henderson { 3418*5d617bfbSRichard Henderson #ifdef TARGET_SPARC64 3419*5d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3420*5d617bfbSRichard Henderson 3421*5d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 3422*5d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 3423*5d617bfbSRichard Henderson return dst; 3424*5d617bfbSRichard Henderson #else 3425*5d617bfbSRichard Henderson qemu_build_not_reached(); 3426*5d617bfbSRichard Henderson #endif 3427*5d617bfbSRichard Henderson } 3428*5d617bfbSRichard Henderson 3429*5d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 3430*5d617bfbSRichard Henderson 3431*5d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 3432*5d617bfbSRichard Henderson { 3433*5d617bfbSRichard Henderson #ifdef TARGET_SPARC64 3434*5d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3435*5d617bfbSRichard Henderson 3436*5d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 3437*5d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 3438*5d617bfbSRichard Henderson return dst; 3439*5d617bfbSRichard Henderson #else 3440*5d617bfbSRichard Henderson qemu_build_not_reached(); 3441*5d617bfbSRichard Henderson #endif 3442*5d617bfbSRichard Henderson } 3443*5d617bfbSRichard Henderson 3444*5d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 3445*5d617bfbSRichard Henderson 3446*5d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 3447*5d617bfbSRichard Henderson { 3448*5d617bfbSRichard Henderson #ifdef TARGET_SPARC64 3449*5d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3450*5d617bfbSRichard Henderson 3451*5d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 3452*5d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 3453*5d617bfbSRichard Henderson return dst; 3454*5d617bfbSRichard Henderson #else 3455*5d617bfbSRichard Henderson qemu_build_not_reached(); 3456*5d617bfbSRichard Henderson #endif 3457*5d617bfbSRichard Henderson } 3458*5d617bfbSRichard Henderson 3459*5d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 3460*5d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 3461*5d617bfbSRichard Henderson 3462*5d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 3463*5d617bfbSRichard Henderson { 3464*5d617bfbSRichard Henderson return cpu_tbr; 3465*5d617bfbSRichard Henderson } 3466*5d617bfbSRichard Henderson 3467*5d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 3468*5d617bfbSRichard Henderson 3469*5d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 3470*5d617bfbSRichard Henderson { 3471*5d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 3472*5d617bfbSRichard Henderson return dst; 3473*5d617bfbSRichard Henderson } 3474*5d617bfbSRichard Henderson 3475*5d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 3476*5d617bfbSRichard Henderson 3477*5d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 3478*5d617bfbSRichard Henderson { 3479*5d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 3480*5d617bfbSRichard Henderson return dst; 3481*5d617bfbSRichard Henderson } 3482*5d617bfbSRichard Henderson 3483*5d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 3484*5d617bfbSRichard Henderson 3485*5d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 3486*5d617bfbSRichard Henderson { 3487*5d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 3488*5d617bfbSRichard Henderson return dst; 3489*5d617bfbSRichard Henderson } 3490*5d617bfbSRichard Henderson 3491*5d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 3492*5d617bfbSRichard Henderson 3493*5d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 3494*5d617bfbSRichard Henderson { 3495*5d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 3496*5d617bfbSRichard Henderson return dst; 3497*5d617bfbSRichard Henderson } 3498*5d617bfbSRichard Henderson 3499*5d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 3500*5d617bfbSRichard Henderson 3501*5d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 3502*5d617bfbSRichard Henderson { 3503*5d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 3504*5d617bfbSRichard Henderson return dst; 3505*5d617bfbSRichard Henderson } 3506*5d617bfbSRichard Henderson 3507*5d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 3508*5d617bfbSRichard Henderson 3509*5d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 3510*5d617bfbSRichard Henderson { 3511*5d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 3512*5d617bfbSRichard Henderson return dst; 3513*5d617bfbSRichard Henderson } 3514*5d617bfbSRichard Henderson 3515*5d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 3516*5d617bfbSRichard Henderson do_rdcanrestore) 3517*5d617bfbSRichard Henderson 3518*5d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 3519*5d617bfbSRichard Henderson { 3520*5d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 3521*5d617bfbSRichard Henderson return dst; 3522*5d617bfbSRichard Henderson } 3523*5d617bfbSRichard Henderson 3524*5d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 3525*5d617bfbSRichard Henderson 3526*5d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 3527*5d617bfbSRichard Henderson { 3528*5d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 3529*5d617bfbSRichard Henderson return dst; 3530*5d617bfbSRichard Henderson } 3531*5d617bfbSRichard Henderson 3532*5d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 3533*5d617bfbSRichard Henderson 3534*5d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 3535*5d617bfbSRichard Henderson { 3536*5d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 3537*5d617bfbSRichard Henderson return dst; 3538*5d617bfbSRichard Henderson } 3539*5d617bfbSRichard Henderson 3540*5d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 3541*5d617bfbSRichard Henderson 3542*5d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 3543*5d617bfbSRichard Henderson { 3544*5d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 3545*5d617bfbSRichard Henderson return dst; 3546*5d617bfbSRichard Henderson } 3547*5d617bfbSRichard Henderson 3548*5d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 3549*5d617bfbSRichard Henderson 3550*5d617bfbSRichard Henderson /* UA2005 strand status */ 3551*5d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 3552*5d617bfbSRichard Henderson { 3553*5d617bfbSRichard Henderson return cpu_ssr; 3554*5d617bfbSRichard Henderson } 3555*5d617bfbSRichard Henderson 3556*5d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 3557*5d617bfbSRichard Henderson 3558*5d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 3559*5d617bfbSRichard Henderson { 3560*5d617bfbSRichard Henderson return cpu_ver; 3561*5d617bfbSRichard Henderson } 3562*5d617bfbSRichard Henderson 3563*5d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 3564*5d617bfbSRichard Henderson 3565fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 3566fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3567fcf5ef2aSThomas Huth goto illegal_insn; 3568fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 3569fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3570fcf5ef2aSThomas Huth goto nfpu_insn; 3571fcf5ef2aSThomas Huth 3572fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 3573878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 3574fcf5ef2aSThomas Huth { 3575fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 3576fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 3577fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 3578fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 3579fcf5ef2aSThomas Huth target_long simm; 3580fcf5ef2aSThomas Huth 3581fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 3582fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 3583fcf5ef2aSThomas Huth 3584fcf5ef2aSThomas Huth switch (opc) { 35856d2a0768SRichard Henderson case 0: 35866d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 358723ada1b1SRichard Henderson case 1: 358823ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 3589fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 3590fcf5ef2aSThomas Huth { 3591af25071cSRichard Henderson unsigned int xop __attribute__((unused)) = GET_FIELD(insn, 7, 12); 3592af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 3593af25071cSRichard Henderson TCGv cpu_tmp0 __attribute__((unused)); 3594fcf5ef2aSThomas Huth 3595aa04c9d9SGiuseppe Musacchio #if defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY) 3596af25071cSRichard Henderson if (xop == 0x2b) { /* rdtbr / V9 flushw */ 3597fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3598ad75a51eSRichard Henderson gen_helper_flushw(tcg_env); 3599fcf5ef2aSThomas Huth #else 3600fcf5ef2aSThomas Huth if (!supervisor(dc)) 3601fcf5ef2aSThomas Huth goto priv_insn; 3602fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tbr); 3603fcf5ef2aSThomas Huth #endif 3604fcf5ef2aSThomas Huth break; 3605af25071cSRichard Henderson } 3606fcf5ef2aSThomas Huth #endif 3607af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 3608fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3609fcf5ef2aSThomas Huth goto jmp_insn; 3610fcf5ef2aSThomas Huth } 3611fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3612fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3613fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3614fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3615fcf5ef2aSThomas Huth 3616fcf5ef2aSThomas Huth switch (xop) { 3617fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 3618fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 3619fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 3620fcf5ef2aSThomas Huth break; 3621fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 3622fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 3623fcf5ef2aSThomas Huth break; 3624fcf5ef2aSThomas Huth case 0x9: /* fabss */ 3625fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 3626fcf5ef2aSThomas Huth break; 3627fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 3628fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 3629fcf5ef2aSThomas Huth break; 3630fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 3631fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 3632fcf5ef2aSThomas Huth break; 3633fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 3634fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3635fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 3636fcf5ef2aSThomas Huth break; 3637fcf5ef2aSThomas Huth case 0x41: /* fadds */ 3638fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 3639fcf5ef2aSThomas Huth break; 3640fcf5ef2aSThomas Huth case 0x42: /* faddd */ 3641fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 3642fcf5ef2aSThomas Huth break; 3643fcf5ef2aSThomas Huth case 0x43: /* faddq */ 3644fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3645fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 3646fcf5ef2aSThomas Huth break; 3647fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 3648fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 3649fcf5ef2aSThomas Huth break; 3650fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 3651fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 3652fcf5ef2aSThomas Huth break; 3653fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 3654fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3655fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 3656fcf5ef2aSThomas Huth break; 3657fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 3658fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 3659fcf5ef2aSThomas Huth break; 3660fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 3661fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 3662fcf5ef2aSThomas Huth break; 3663fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 3664fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3665fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 3666fcf5ef2aSThomas Huth break; 3667fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 3668fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 3669fcf5ef2aSThomas Huth break; 3670fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 3671fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 3672fcf5ef2aSThomas Huth break; 3673fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 3674fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3675fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 3676fcf5ef2aSThomas Huth break; 3677fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 3678fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 3679fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 3680fcf5ef2aSThomas Huth break; 3681fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 3682fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3683fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 3684fcf5ef2aSThomas Huth break; 3685fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 3686fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 3687fcf5ef2aSThomas Huth break; 3688fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 3689fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 3690fcf5ef2aSThomas Huth break; 3691fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 3692fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3693fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 3694fcf5ef2aSThomas Huth break; 3695fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 3696fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 3697fcf5ef2aSThomas Huth break; 3698fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 3699fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 3700fcf5ef2aSThomas Huth break; 3701fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 3702fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3703fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 3704fcf5ef2aSThomas Huth break; 3705fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 3706fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3707fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 3708fcf5ef2aSThomas Huth break; 3709fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 3710fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3711fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 3712fcf5ef2aSThomas Huth break; 3713fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 3714fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3715fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 3716fcf5ef2aSThomas Huth break; 3717fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 3718fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 3719fcf5ef2aSThomas Huth break; 3720fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 3721fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 3722fcf5ef2aSThomas Huth break; 3723fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 3724fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3725fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 3726fcf5ef2aSThomas Huth break; 3727fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3728fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 3729fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 3730fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 3731fcf5ef2aSThomas Huth break; 3732fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 3733fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3734fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 3735fcf5ef2aSThomas Huth break; 3736fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 3737fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 3738fcf5ef2aSThomas Huth break; 3739fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 3740fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3741fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 3742fcf5ef2aSThomas Huth break; 3743fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 3744fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 3745fcf5ef2aSThomas Huth break; 3746fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 3747fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3748fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 3749fcf5ef2aSThomas Huth break; 3750fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 3751fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 3752fcf5ef2aSThomas Huth break; 3753fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 3754fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 3755fcf5ef2aSThomas Huth break; 3756fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 3757fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3758fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 3759fcf5ef2aSThomas Huth break; 3760fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 3761fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 3762fcf5ef2aSThomas Huth break; 3763fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 3764fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 3765fcf5ef2aSThomas Huth break; 3766fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 3767fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3768fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 3769fcf5ef2aSThomas Huth break; 3770fcf5ef2aSThomas Huth #endif 3771fcf5ef2aSThomas Huth default: 3772fcf5ef2aSThomas Huth goto illegal_insn; 3773fcf5ef2aSThomas Huth } 3774fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 3775fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3776fcf5ef2aSThomas Huth int cond; 3777fcf5ef2aSThomas Huth #endif 3778fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3779fcf5ef2aSThomas Huth goto jmp_insn; 3780fcf5ef2aSThomas Huth } 3781fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3782fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3783fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3784fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3785fcf5ef2aSThomas Huth 3786fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3787fcf5ef2aSThomas Huth #define FMOVR(sz) \ 3788fcf5ef2aSThomas Huth do { \ 3789fcf5ef2aSThomas Huth DisasCompare cmp; \ 3790fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 3791fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 3792fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 3793fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3794fcf5ef2aSThomas Huth } while (0) 3795fcf5ef2aSThomas Huth 3796fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 3797fcf5ef2aSThomas Huth FMOVR(s); 3798fcf5ef2aSThomas Huth break; 3799fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 3800fcf5ef2aSThomas Huth FMOVR(d); 3801fcf5ef2aSThomas Huth break; 3802fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 3803fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3804fcf5ef2aSThomas Huth FMOVR(q); 3805fcf5ef2aSThomas Huth break; 3806fcf5ef2aSThomas Huth } 3807fcf5ef2aSThomas Huth #undef FMOVR 3808fcf5ef2aSThomas Huth #endif 3809fcf5ef2aSThomas Huth switch (xop) { 3810fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3811fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 3812fcf5ef2aSThomas Huth do { \ 3813fcf5ef2aSThomas Huth DisasCompare cmp; \ 3814fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3815fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 3816fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3817fcf5ef2aSThomas Huth } while (0) 3818fcf5ef2aSThomas Huth 3819fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 3820fcf5ef2aSThomas Huth FMOVCC(0, s); 3821fcf5ef2aSThomas Huth break; 3822fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 3823fcf5ef2aSThomas Huth FMOVCC(0, d); 3824fcf5ef2aSThomas Huth break; 3825fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 3826fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3827fcf5ef2aSThomas Huth FMOVCC(0, q); 3828fcf5ef2aSThomas Huth break; 3829fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 3830fcf5ef2aSThomas Huth FMOVCC(1, s); 3831fcf5ef2aSThomas Huth break; 3832fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 3833fcf5ef2aSThomas Huth FMOVCC(1, d); 3834fcf5ef2aSThomas Huth break; 3835fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 3836fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3837fcf5ef2aSThomas Huth FMOVCC(1, q); 3838fcf5ef2aSThomas Huth break; 3839fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 3840fcf5ef2aSThomas Huth FMOVCC(2, s); 3841fcf5ef2aSThomas Huth break; 3842fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 3843fcf5ef2aSThomas Huth FMOVCC(2, d); 3844fcf5ef2aSThomas Huth break; 3845fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 3846fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3847fcf5ef2aSThomas Huth FMOVCC(2, q); 3848fcf5ef2aSThomas Huth break; 3849fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 3850fcf5ef2aSThomas Huth FMOVCC(3, s); 3851fcf5ef2aSThomas Huth break; 3852fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 3853fcf5ef2aSThomas Huth FMOVCC(3, d); 3854fcf5ef2aSThomas Huth break; 3855fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 3856fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3857fcf5ef2aSThomas Huth FMOVCC(3, q); 3858fcf5ef2aSThomas Huth break; 3859fcf5ef2aSThomas Huth #undef FMOVCC 3860fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 3861fcf5ef2aSThomas Huth do { \ 3862fcf5ef2aSThomas Huth DisasCompare cmp; \ 3863fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3864fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 3865fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3866fcf5ef2aSThomas Huth } while (0) 3867fcf5ef2aSThomas Huth 3868fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 3869fcf5ef2aSThomas Huth FMOVCC(0, s); 3870fcf5ef2aSThomas Huth break; 3871fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 3872fcf5ef2aSThomas Huth FMOVCC(0, d); 3873fcf5ef2aSThomas Huth break; 3874fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 3875fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3876fcf5ef2aSThomas Huth FMOVCC(0, q); 3877fcf5ef2aSThomas Huth break; 3878fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 3879fcf5ef2aSThomas Huth FMOVCC(1, s); 3880fcf5ef2aSThomas Huth break; 3881fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 3882fcf5ef2aSThomas Huth FMOVCC(1, d); 3883fcf5ef2aSThomas Huth break; 3884fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 3885fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3886fcf5ef2aSThomas Huth FMOVCC(1, q); 3887fcf5ef2aSThomas Huth break; 3888fcf5ef2aSThomas Huth #undef FMOVCC 3889fcf5ef2aSThomas Huth #endif 3890fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 3891fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3892fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3893fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 3894fcf5ef2aSThomas Huth break; 3895fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 3896fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3897fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3898fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 3899fcf5ef2aSThomas Huth break; 3900fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 3901fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3902fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3903fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3904fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 3905fcf5ef2aSThomas Huth break; 3906fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 3907fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3908fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3909fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 3910fcf5ef2aSThomas Huth break; 3911fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 3912fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3913fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3914fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 3915fcf5ef2aSThomas Huth break; 3916fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 3917fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3918fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3919fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3920fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 3921fcf5ef2aSThomas Huth break; 3922fcf5ef2aSThomas Huth default: 3923fcf5ef2aSThomas Huth goto illegal_insn; 3924fcf5ef2aSThomas Huth } 3925fcf5ef2aSThomas Huth } else if (xop == 0x2) { 3926fcf5ef2aSThomas Huth TCGv dst = gen_dest_gpr(dc, rd); 3927fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3928fcf5ef2aSThomas Huth if (rs1 == 0) { 3929fcf5ef2aSThomas Huth /* clr/mov shortcut : or %g0, x, y -> mov x, y */ 3930fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3931fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3932fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, simm); 3933fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3934fcf5ef2aSThomas Huth } else { /* register */ 3935fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3936fcf5ef2aSThomas Huth if (rs2 == 0) { 3937fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 3938fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3939fcf5ef2aSThomas Huth } else { 3940fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3941fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src2); 3942fcf5ef2aSThomas Huth } 3943fcf5ef2aSThomas Huth } 3944fcf5ef2aSThomas Huth } else { 3945fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3946fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3947fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3948fcf5ef2aSThomas Huth tcg_gen_ori_tl(dst, cpu_src1, simm); 3949fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3950fcf5ef2aSThomas Huth } else { /* register */ 3951fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3952fcf5ef2aSThomas Huth if (rs2 == 0) { 3953fcf5ef2aSThomas Huth /* mov shortcut: or x, %g0, y -> mov x, y */ 3954fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src1); 3955fcf5ef2aSThomas Huth } else { 3956fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3957fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, cpu_src1, cpu_src2); 3958fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3959fcf5ef2aSThomas Huth } 3960fcf5ef2aSThomas Huth } 3961fcf5ef2aSThomas Huth } 3962fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3963fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 3964fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3965fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3966fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3967fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3968fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 3969fcf5ef2aSThomas Huth } else { 3970fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 3971fcf5ef2aSThomas Huth } 3972fcf5ef2aSThomas Huth } else { /* register */ 3973fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3974fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 397552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3976fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3977fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3978fcf5ef2aSThomas Huth } else { 3979fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3980fcf5ef2aSThomas Huth } 3981fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 3982fcf5ef2aSThomas Huth } 3983fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3984fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 3985fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3986fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3987fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3988fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3989fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 3990fcf5ef2aSThomas Huth } else { 3991fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3992fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 3993fcf5ef2aSThomas Huth } 3994fcf5ef2aSThomas Huth } else { /* register */ 3995fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3996fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 399752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3998fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3999fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4000fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 4001fcf5ef2aSThomas Huth } else { 4002fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4003fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4004fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 4005fcf5ef2aSThomas Huth } 4006fcf5ef2aSThomas Huth } 4007fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4008fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 4009fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4010fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4011fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4012fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4013fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 4014fcf5ef2aSThomas Huth } else { 4015fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4016fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 4017fcf5ef2aSThomas Huth } 4018fcf5ef2aSThomas Huth } else { /* register */ 4019fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4020fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 402152123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4022fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4023fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4024fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 4025fcf5ef2aSThomas Huth } else { 4026fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4027fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4028fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 4029fcf5ef2aSThomas Huth } 4030fcf5ef2aSThomas Huth } 4031fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4032fcf5ef2aSThomas Huth #endif 4033fcf5ef2aSThomas Huth } else if (xop < 0x36) { 4034fcf5ef2aSThomas Huth if (xop < 0x20) { 4035fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4036fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4037fcf5ef2aSThomas Huth switch (xop & ~0x10) { 4038fcf5ef2aSThomas Huth case 0x0: /* add */ 4039fcf5ef2aSThomas Huth if (xop & 0x10) { 4040fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4041fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4042fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4043fcf5ef2aSThomas Huth } else { 4044fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4045fcf5ef2aSThomas Huth } 4046fcf5ef2aSThomas Huth break; 4047fcf5ef2aSThomas Huth case 0x1: /* and */ 4048fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2); 4049fcf5ef2aSThomas Huth if (xop & 0x10) { 4050fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4051fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4052fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4053fcf5ef2aSThomas Huth } 4054fcf5ef2aSThomas Huth break; 4055fcf5ef2aSThomas Huth case 0x2: /* or */ 4056fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2); 4057fcf5ef2aSThomas Huth if (xop & 0x10) { 4058fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4059fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4060fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4061fcf5ef2aSThomas Huth } 4062fcf5ef2aSThomas Huth break; 4063fcf5ef2aSThomas Huth case 0x3: /* xor */ 4064fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2); 4065fcf5ef2aSThomas Huth if (xop & 0x10) { 4066fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4067fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4068fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4069fcf5ef2aSThomas Huth } 4070fcf5ef2aSThomas Huth break; 4071fcf5ef2aSThomas Huth case 0x4: /* sub */ 4072fcf5ef2aSThomas Huth if (xop & 0x10) { 4073fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4074fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4075fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 4076fcf5ef2aSThomas Huth } else { 4077fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2); 4078fcf5ef2aSThomas Huth } 4079fcf5ef2aSThomas Huth break; 4080fcf5ef2aSThomas Huth case 0x5: /* andn */ 4081fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2); 4082fcf5ef2aSThomas Huth if (xop & 0x10) { 4083fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4084fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4085fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4086fcf5ef2aSThomas Huth } 4087fcf5ef2aSThomas Huth break; 4088fcf5ef2aSThomas Huth case 0x6: /* orn */ 4089fcf5ef2aSThomas Huth tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2); 4090fcf5ef2aSThomas Huth if (xop & 0x10) { 4091fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4092fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4093fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4094fcf5ef2aSThomas Huth } 4095fcf5ef2aSThomas Huth break; 4096fcf5ef2aSThomas Huth case 0x7: /* xorn */ 4097fcf5ef2aSThomas Huth tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2); 4098fcf5ef2aSThomas Huth if (xop & 0x10) { 4099fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4100fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4101fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4102fcf5ef2aSThomas Huth } 4103fcf5ef2aSThomas Huth break; 4104fcf5ef2aSThomas Huth case 0x8: /* addx, V9 addc */ 4105fcf5ef2aSThomas Huth gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4106fcf5ef2aSThomas Huth (xop & 0x10)); 4107fcf5ef2aSThomas Huth break; 4108fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4109fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 4110fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 4111fcf5ef2aSThomas Huth break; 4112fcf5ef2aSThomas Huth #endif 4113fcf5ef2aSThomas Huth case 0xa: /* umul */ 4114fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4115fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 4116fcf5ef2aSThomas Huth if (xop & 0x10) { 4117fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4118fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4119fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4120fcf5ef2aSThomas Huth } 4121fcf5ef2aSThomas Huth break; 4122fcf5ef2aSThomas Huth case 0xb: /* smul */ 4123fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4124fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 4125fcf5ef2aSThomas Huth if (xop & 0x10) { 4126fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4127fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4128fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4129fcf5ef2aSThomas Huth } 4130fcf5ef2aSThomas Huth break; 4131fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 4132fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4133fcf5ef2aSThomas Huth (xop & 0x10)); 4134fcf5ef2aSThomas Huth break; 4135fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4136fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 4137ad75a51eSRichard Henderson gen_helper_udivx(cpu_dst, tcg_env, cpu_src1, cpu_src2); 4138fcf5ef2aSThomas Huth break; 4139fcf5ef2aSThomas Huth #endif 4140fcf5ef2aSThomas Huth case 0xe: /* udiv */ 4141fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4142fcf5ef2aSThomas Huth if (xop & 0x10) { 4143ad75a51eSRichard Henderson gen_helper_udiv_cc(cpu_dst, tcg_env, cpu_src1, 4144fcf5ef2aSThomas Huth cpu_src2); 4145fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4146fcf5ef2aSThomas Huth } else { 4147ad75a51eSRichard Henderson gen_helper_udiv(cpu_dst, tcg_env, cpu_src1, 4148fcf5ef2aSThomas Huth cpu_src2); 4149fcf5ef2aSThomas Huth } 4150fcf5ef2aSThomas Huth break; 4151fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4152fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4153fcf5ef2aSThomas Huth if (xop & 0x10) { 4154ad75a51eSRichard Henderson gen_helper_sdiv_cc(cpu_dst, tcg_env, cpu_src1, 4155fcf5ef2aSThomas Huth cpu_src2); 4156fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4157fcf5ef2aSThomas Huth } else { 4158ad75a51eSRichard Henderson gen_helper_sdiv(cpu_dst, tcg_env, cpu_src1, 4159fcf5ef2aSThomas Huth cpu_src2); 4160fcf5ef2aSThomas Huth } 4161fcf5ef2aSThomas Huth break; 4162fcf5ef2aSThomas Huth default: 4163fcf5ef2aSThomas Huth goto illegal_insn; 4164fcf5ef2aSThomas Huth } 4165fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4166fcf5ef2aSThomas Huth } else { 4167fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4168fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4169fcf5ef2aSThomas Huth switch (xop) { 4170fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4171fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4172fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4173fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4174fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4175fcf5ef2aSThomas Huth break; 4176fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4177fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4178fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4179fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4180fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4181fcf5ef2aSThomas Huth break; 4182fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4183ad75a51eSRichard Henderson gen_helper_taddcctv(cpu_dst, tcg_env, 4184fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4185fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4186fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4187fcf5ef2aSThomas Huth break; 4188fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4189ad75a51eSRichard Henderson gen_helper_tsubcctv(cpu_dst, tcg_env, 4190fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4191fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4192fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4193fcf5ef2aSThomas Huth break; 4194fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4195fcf5ef2aSThomas Huth update_psr(dc); 4196fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4197fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4198fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4199fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4200fcf5ef2aSThomas Huth break; 4201fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4202fcf5ef2aSThomas Huth case 0x25: /* sll */ 4203fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4204fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4205fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4206fcf5ef2aSThomas Huth } else { /* register */ 420752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4208fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4209fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4210fcf5ef2aSThomas Huth } 4211fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4212fcf5ef2aSThomas Huth break; 4213fcf5ef2aSThomas Huth case 0x26: /* srl */ 4214fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4215fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4216fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4217fcf5ef2aSThomas Huth } else { /* register */ 421852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4219fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4220fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4221fcf5ef2aSThomas Huth } 4222fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4223fcf5ef2aSThomas Huth break; 4224fcf5ef2aSThomas Huth case 0x27: /* sra */ 4225fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4226fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4227fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4228fcf5ef2aSThomas Huth } else { /* register */ 422952123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4230fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4231fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4232fcf5ef2aSThomas Huth } 4233fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4234fcf5ef2aSThomas Huth break; 4235fcf5ef2aSThomas Huth #endif 4236fcf5ef2aSThomas Huth case 0x30: 4237fcf5ef2aSThomas Huth { 423852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4239fcf5ef2aSThomas Huth switch(rd) { 4240fcf5ef2aSThomas Huth case 0: /* wry */ 4241fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4242fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff); 4243fcf5ef2aSThomas Huth break; 4244fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4245fcf5ef2aSThomas Huth case 0x01 ... 0x0f: /* undefined in the 4246fcf5ef2aSThomas Huth SPARCv8 manual, nop 4247fcf5ef2aSThomas Huth on the microSPARC 4248fcf5ef2aSThomas Huth II */ 4249fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent 4250fcf5ef2aSThomas Huth in the SPARCv8 4251fcf5ef2aSThomas Huth manual, nop on the 4252fcf5ef2aSThomas Huth microSPARC II */ 4253fcf5ef2aSThomas Huth if ((rd == 0x13) && (dc->def->features & 4254fcf5ef2aSThomas Huth CPU_FEATURE_POWERDOWN)) { 4255fcf5ef2aSThomas Huth /* LEON3 power-down */ 4256fcf5ef2aSThomas Huth save_state(dc); 4257ad75a51eSRichard Henderson gen_helper_power_down(tcg_env); 4258fcf5ef2aSThomas Huth } 4259fcf5ef2aSThomas Huth break; 4260fcf5ef2aSThomas Huth #else 4261fcf5ef2aSThomas Huth case 0x2: /* V9 wrccr */ 4262fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4263ad75a51eSRichard Henderson gen_helper_wrccr(tcg_env, cpu_tmp0); 4264fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4265fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4266fcf5ef2aSThomas Huth break; 4267fcf5ef2aSThomas Huth case 0x3: /* V9 wrasi */ 4268fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4269fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff); 4270ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4271fcf5ef2aSThomas Huth offsetof(CPUSPARCState, asi)); 427244a7c2ecSRichard Henderson /* 427344a7c2ecSRichard Henderson * End TB to notice changed ASI. 427444a7c2ecSRichard Henderson * TODO: Could notice src1 = %g0 and IS_IMM, 427544a7c2ecSRichard Henderson * update DisasContext and not exit the TB. 427644a7c2ecSRichard Henderson */ 4277fcf5ef2aSThomas Huth save_state(dc); 4278fcf5ef2aSThomas Huth gen_op_next_insn(); 427944a7c2ecSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 4280af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4281fcf5ef2aSThomas Huth break; 4282fcf5ef2aSThomas Huth case 0x6: /* V9 wrfprs */ 4283fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4284fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0); 4285fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 4286fcf5ef2aSThomas Huth save_state(dc); 4287fcf5ef2aSThomas Huth gen_op_next_insn(); 428807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4289af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4290fcf5ef2aSThomas Huth break; 4291fcf5ef2aSThomas Huth case 0xf: /* V9 sir, nop if user */ 4292fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4293fcf5ef2aSThomas Huth if (supervisor(dc)) { 4294fcf5ef2aSThomas Huth ; // XXX 4295fcf5ef2aSThomas Huth } 4296fcf5ef2aSThomas Huth #endif 4297fcf5ef2aSThomas Huth break; 4298fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 4299fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4300fcf5ef2aSThomas Huth goto jmp_insn; 4301fcf5ef2aSThomas Huth } 4302fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2); 4303fcf5ef2aSThomas Huth break; 4304fcf5ef2aSThomas Huth case 0x14: /* Softint set */ 4305fcf5ef2aSThomas Huth if (!supervisor(dc)) 4306fcf5ef2aSThomas Huth goto illegal_insn; 4307fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4308ad75a51eSRichard Henderson gen_helper_set_softint(tcg_env, cpu_tmp0); 4309fcf5ef2aSThomas Huth break; 4310fcf5ef2aSThomas Huth case 0x15: /* Softint clear */ 4311fcf5ef2aSThomas Huth if (!supervisor(dc)) 4312fcf5ef2aSThomas Huth goto illegal_insn; 4313fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4314ad75a51eSRichard Henderson gen_helper_clear_softint(tcg_env, cpu_tmp0); 4315fcf5ef2aSThomas Huth break; 4316fcf5ef2aSThomas Huth case 0x16: /* Softint write */ 4317fcf5ef2aSThomas Huth if (!supervisor(dc)) 4318fcf5ef2aSThomas Huth goto illegal_insn; 4319fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4320ad75a51eSRichard Henderson gen_helper_write_softint(tcg_env, cpu_tmp0); 4321fcf5ef2aSThomas Huth break; 4322fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 4323fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4324fcf5ef2aSThomas Huth if (!supervisor(dc)) 4325fcf5ef2aSThomas Huth goto illegal_insn; 4326fcf5ef2aSThomas Huth #endif 4327fcf5ef2aSThomas Huth { 4328fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4329fcf5ef2aSThomas Huth 4330fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1, 4331fcf5ef2aSThomas Huth cpu_src2); 4332fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4333ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4334fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4335dfd1b812SRichard Henderson translator_io_start(&dc->base); 4336fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4337fcf5ef2aSThomas Huth cpu_tick_cmpr); 433846bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 433946bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4340fcf5ef2aSThomas Huth } 4341fcf5ef2aSThomas Huth break; 4342fcf5ef2aSThomas Huth case 0x18: /* System tick */ 4343fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4344fcf5ef2aSThomas Huth if (!supervisor(dc)) 4345fcf5ef2aSThomas Huth goto illegal_insn; 4346fcf5ef2aSThomas Huth #endif 4347fcf5ef2aSThomas Huth { 4348fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4349fcf5ef2aSThomas Huth 4350fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, 4351fcf5ef2aSThomas Huth cpu_src2); 4352fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4353ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4354fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4355dfd1b812SRichard Henderson translator_io_start(&dc->base); 4356fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4357fcf5ef2aSThomas Huth cpu_tmp0); 435846bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 435946bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4360fcf5ef2aSThomas Huth } 4361fcf5ef2aSThomas Huth break; 4362fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 4363fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4364fcf5ef2aSThomas Huth if (!supervisor(dc)) 4365fcf5ef2aSThomas Huth goto illegal_insn; 4366fcf5ef2aSThomas Huth #endif 4367fcf5ef2aSThomas Huth { 4368fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4369fcf5ef2aSThomas Huth 4370fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1, 4371fcf5ef2aSThomas Huth cpu_src2); 4372fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4373ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4374fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4375dfd1b812SRichard Henderson translator_io_start(&dc->base); 4376fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4377fcf5ef2aSThomas Huth cpu_stick_cmpr); 437846bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 437946bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4380fcf5ef2aSThomas Huth } 4381fcf5ef2aSThomas Huth break; 4382fcf5ef2aSThomas Huth 4383fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 4384fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation 4385fcf5ef2aSThomas Huth Counter */ 4386fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 4387fcf5ef2aSThomas Huth #endif 4388fcf5ef2aSThomas Huth default: 4389fcf5ef2aSThomas Huth goto illegal_insn; 4390fcf5ef2aSThomas Huth } 4391fcf5ef2aSThomas Huth } 4392fcf5ef2aSThomas Huth break; 4393fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4394fcf5ef2aSThomas Huth case 0x31: /* wrpsr, V9 saved, restored */ 4395fcf5ef2aSThomas Huth { 4396fcf5ef2aSThomas Huth if (!supervisor(dc)) 4397fcf5ef2aSThomas Huth goto priv_insn; 4398fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4399fcf5ef2aSThomas Huth switch (rd) { 4400fcf5ef2aSThomas Huth case 0: 4401ad75a51eSRichard Henderson gen_helper_saved(tcg_env); 4402fcf5ef2aSThomas Huth break; 4403fcf5ef2aSThomas Huth case 1: 4404ad75a51eSRichard Henderson gen_helper_restored(tcg_env); 4405fcf5ef2aSThomas Huth break; 4406fcf5ef2aSThomas Huth case 2: /* UA2005 allclean */ 4407fcf5ef2aSThomas Huth case 3: /* UA2005 otherw */ 4408fcf5ef2aSThomas Huth case 4: /* UA2005 normalw */ 4409fcf5ef2aSThomas Huth case 5: /* UA2005 invalw */ 4410fcf5ef2aSThomas Huth // XXX 4411fcf5ef2aSThomas Huth default: 4412fcf5ef2aSThomas Huth goto illegal_insn; 4413fcf5ef2aSThomas Huth } 4414fcf5ef2aSThomas Huth #else 441552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4416fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4417ad75a51eSRichard Henderson gen_helper_wrpsr(tcg_env, cpu_tmp0); 4418fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4419fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4420fcf5ef2aSThomas Huth save_state(dc); 4421fcf5ef2aSThomas Huth gen_op_next_insn(); 442207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4423af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4424fcf5ef2aSThomas Huth #endif 4425fcf5ef2aSThomas Huth } 4426fcf5ef2aSThomas Huth break; 4427fcf5ef2aSThomas Huth case 0x32: /* wrwim, V9 wrpr */ 4428fcf5ef2aSThomas Huth { 4429fcf5ef2aSThomas Huth if (!supervisor(dc)) 4430fcf5ef2aSThomas Huth goto priv_insn; 443152123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4432fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4433fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4434fcf5ef2aSThomas Huth switch (rd) { 4435fcf5ef2aSThomas Huth case 0: // tpc 4436fcf5ef2aSThomas Huth { 4437fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4438fcf5ef2aSThomas Huth 4439fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4440*5d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 4441fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4442fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 4443fcf5ef2aSThomas Huth } 4444fcf5ef2aSThomas Huth break; 4445fcf5ef2aSThomas Huth case 1: // tnpc 4446fcf5ef2aSThomas Huth { 4447fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4448fcf5ef2aSThomas Huth 4449fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4450*5d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 4451fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4452fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 4453fcf5ef2aSThomas Huth } 4454fcf5ef2aSThomas Huth break; 4455fcf5ef2aSThomas Huth case 2: // tstate 4456fcf5ef2aSThomas Huth { 4457fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4458fcf5ef2aSThomas Huth 4459fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4460*5d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 4461fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4462fcf5ef2aSThomas Huth offsetof(trap_state, 4463fcf5ef2aSThomas Huth tstate)); 4464fcf5ef2aSThomas Huth } 4465fcf5ef2aSThomas Huth break; 4466fcf5ef2aSThomas Huth case 3: // tt 4467fcf5ef2aSThomas Huth { 4468fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4469fcf5ef2aSThomas Huth 4470fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4471*5d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 4472fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, r_tsptr, 4473fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 4474fcf5ef2aSThomas Huth } 4475fcf5ef2aSThomas Huth break; 4476fcf5ef2aSThomas Huth case 4: // tick 4477fcf5ef2aSThomas Huth { 4478fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4479fcf5ef2aSThomas Huth 4480fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4481ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4482fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4483dfd1b812SRichard Henderson translator_io_start(&dc->base); 4484fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4485fcf5ef2aSThomas Huth cpu_tmp0); 448646bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 448746bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4488fcf5ef2aSThomas Huth } 4489fcf5ef2aSThomas Huth break; 4490fcf5ef2aSThomas Huth case 5: // tba 4491fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tbr, cpu_tmp0); 4492fcf5ef2aSThomas Huth break; 4493fcf5ef2aSThomas Huth case 6: // pstate 4494fcf5ef2aSThomas Huth save_state(dc); 4495dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4496b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 449746bb0137SMark Cave-Ayland } 4498ad75a51eSRichard Henderson gen_helper_wrpstate(tcg_env, cpu_tmp0); 4499fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4500fcf5ef2aSThomas Huth break; 4501fcf5ef2aSThomas Huth case 7: // tl 4502fcf5ef2aSThomas Huth save_state(dc); 4503ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4504fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 4505fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4506fcf5ef2aSThomas Huth break; 4507fcf5ef2aSThomas Huth case 8: // pil 4508dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4509b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 451046bb0137SMark Cave-Ayland } 4511ad75a51eSRichard Henderson gen_helper_wrpil(tcg_env, cpu_tmp0); 4512fcf5ef2aSThomas Huth break; 4513fcf5ef2aSThomas Huth case 9: // cwp 4514ad75a51eSRichard Henderson gen_helper_wrcwp(tcg_env, cpu_tmp0); 4515fcf5ef2aSThomas Huth break; 4516fcf5ef2aSThomas Huth case 10: // cansave 4517ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4518fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4519fcf5ef2aSThomas Huth cansave)); 4520fcf5ef2aSThomas Huth break; 4521fcf5ef2aSThomas Huth case 11: // canrestore 4522ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4523fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4524fcf5ef2aSThomas Huth canrestore)); 4525fcf5ef2aSThomas Huth break; 4526fcf5ef2aSThomas Huth case 12: // cleanwin 4527ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4528fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4529fcf5ef2aSThomas Huth cleanwin)); 4530fcf5ef2aSThomas Huth break; 4531fcf5ef2aSThomas Huth case 13: // otherwin 4532ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4533fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4534fcf5ef2aSThomas Huth otherwin)); 4535fcf5ef2aSThomas Huth break; 4536fcf5ef2aSThomas Huth case 14: // wstate 4537ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4538fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4539fcf5ef2aSThomas Huth wstate)); 4540fcf5ef2aSThomas Huth break; 4541fcf5ef2aSThomas Huth case 16: // UA2005 gl 4542fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 4543ad75a51eSRichard Henderson gen_helper_wrgl(tcg_env, cpu_tmp0); 4544fcf5ef2aSThomas Huth break; 4545fcf5ef2aSThomas Huth case 26: // UA2005 strand status 4546fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4547fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4548fcf5ef2aSThomas Huth goto priv_insn; 4549fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ssr, cpu_tmp0); 4550fcf5ef2aSThomas Huth break; 4551fcf5ef2aSThomas Huth default: 4552fcf5ef2aSThomas Huth goto illegal_insn; 4553fcf5ef2aSThomas Huth } 4554fcf5ef2aSThomas Huth #else 4555fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0); 4556fcf5ef2aSThomas Huth if (dc->def->nwindows != 32) { 4557fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_wim, cpu_wim, 4558fcf5ef2aSThomas Huth (1 << dc->def->nwindows) - 1); 4559fcf5ef2aSThomas Huth } 4560fcf5ef2aSThomas Huth #endif 4561fcf5ef2aSThomas Huth } 4562fcf5ef2aSThomas Huth break; 4563fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4564fcf5ef2aSThomas Huth { 4565fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4566fcf5ef2aSThomas Huth if (!supervisor(dc)) 4567fcf5ef2aSThomas Huth goto priv_insn; 4568fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2); 4569fcf5ef2aSThomas Huth #else 4570fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4571fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4572fcf5ef2aSThomas Huth goto priv_insn; 457352123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4574fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4575fcf5ef2aSThomas Huth switch (rd) { 4576fcf5ef2aSThomas Huth case 0: // hpstate 4577ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_tmp0, tcg_env, 4578f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, 4579f7f17ef7SArtyom Tarasenko hpstate)); 4580fcf5ef2aSThomas Huth save_state(dc); 4581fcf5ef2aSThomas Huth gen_op_next_insn(); 458207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4583af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4584fcf5ef2aSThomas Huth break; 4585fcf5ef2aSThomas Huth case 1: // htstate 4586fcf5ef2aSThomas Huth // XXX gen_op_wrhtstate(); 4587fcf5ef2aSThomas Huth break; 4588fcf5ef2aSThomas Huth case 3: // hintp 4589fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hintp, cpu_tmp0); 4590fcf5ef2aSThomas Huth break; 4591fcf5ef2aSThomas Huth case 5: // htba 4592fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_htba, cpu_tmp0); 4593fcf5ef2aSThomas Huth break; 4594fcf5ef2aSThomas Huth case 31: // hstick_cmpr 4595fcf5ef2aSThomas Huth { 4596fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4597fcf5ef2aSThomas Huth 4598fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0); 4599fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4600ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4601fcf5ef2aSThomas Huth offsetof(CPUSPARCState, hstick)); 4602dfd1b812SRichard Henderson translator_io_start(&dc->base); 4603fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4604fcf5ef2aSThomas Huth cpu_hstick_cmpr); 460546bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 460646bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4607fcf5ef2aSThomas Huth } 4608fcf5ef2aSThomas Huth break; 4609fcf5ef2aSThomas Huth case 6: // hver readonly 4610fcf5ef2aSThomas Huth default: 4611fcf5ef2aSThomas Huth goto illegal_insn; 4612fcf5ef2aSThomas Huth } 4613fcf5ef2aSThomas Huth #endif 4614fcf5ef2aSThomas Huth } 4615fcf5ef2aSThomas Huth break; 4616fcf5ef2aSThomas Huth #endif 4617fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4618fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4619fcf5ef2aSThomas Huth { 4620fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4621fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4622fcf5ef2aSThomas Huth DisasCompare cmp; 4623fcf5ef2aSThomas Huth TCGv dst; 4624fcf5ef2aSThomas Huth 4625fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4626fcf5ef2aSThomas Huth if (cc == 0) { 4627fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4628fcf5ef2aSThomas Huth } else if (cc == 2) { 4629fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4630fcf5ef2aSThomas Huth } else { 4631fcf5ef2aSThomas Huth goto illegal_insn; 4632fcf5ef2aSThomas Huth } 4633fcf5ef2aSThomas Huth } else { 4634fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4635fcf5ef2aSThomas Huth } 4636fcf5ef2aSThomas Huth 4637fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4638fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4639fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4640fcf5ef2aSThomas Huth if (IS_IMM) { 4641fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4642fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4643fcf5ef2aSThomas Huth } 4644fcf5ef2aSThomas Huth 4645fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4646fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4647fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4648fcf5ef2aSThomas Huth cpu_src2, dst); 4649fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4650fcf5ef2aSThomas Huth break; 4651fcf5ef2aSThomas Huth } 4652fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4653ad75a51eSRichard Henderson gen_helper_sdivx(cpu_dst, tcg_env, cpu_src1, cpu_src2); 4654fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4655fcf5ef2aSThomas Huth break; 4656fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 465708da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4658fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4659fcf5ef2aSThomas Huth break; 4660fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4661fcf5ef2aSThomas Huth { 4662fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4663fcf5ef2aSThomas Huth DisasCompare cmp; 4664fcf5ef2aSThomas Huth TCGv dst; 4665fcf5ef2aSThomas Huth 4666fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4667fcf5ef2aSThomas Huth 4668fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4669fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4670fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4671fcf5ef2aSThomas Huth if (IS_IMM) { 4672fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4673fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4674fcf5ef2aSThomas Huth } 4675fcf5ef2aSThomas Huth 4676fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4677fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4678fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4679fcf5ef2aSThomas Huth cpu_src2, dst); 4680fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4681fcf5ef2aSThomas Huth break; 4682fcf5ef2aSThomas Huth } 4683fcf5ef2aSThomas Huth #endif 4684fcf5ef2aSThomas Huth default: 4685fcf5ef2aSThomas Huth goto illegal_insn; 4686fcf5ef2aSThomas Huth } 4687fcf5ef2aSThomas Huth } 4688fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4689fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4690fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4691fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4692fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4693fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4694fcf5ef2aSThomas Huth goto jmp_insn; 4695fcf5ef2aSThomas Huth } 4696fcf5ef2aSThomas Huth 4697fcf5ef2aSThomas Huth switch (opf) { 4698fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4699fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4700fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4701fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4702fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4703fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4704fcf5ef2aSThomas Huth break; 4705fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4706fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4707fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4708fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4709fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4710fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4711fcf5ef2aSThomas Huth break; 4712fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4713fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4714fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4715fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4716fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4717fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4718fcf5ef2aSThomas Huth break; 4719fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4720fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4721fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4722fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4723fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4724fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4725fcf5ef2aSThomas Huth break; 4726fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4727fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4728fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4729fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4730fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4731fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4732fcf5ef2aSThomas Huth break; 4733fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4734fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4735fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4736fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4737fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4738fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4739fcf5ef2aSThomas Huth break; 4740fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4741fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4742fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4743fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4744fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4745fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4746fcf5ef2aSThomas Huth break; 4747fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4748fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4749fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4750fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4751fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4752fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4753fcf5ef2aSThomas Huth break; 4754fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4755fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4756fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4757fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4758fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4759fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4760fcf5ef2aSThomas Huth break; 4761fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4762fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4763fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4764fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4765fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4766fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4767fcf5ef2aSThomas Huth break; 4768fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4769fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4770fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4771fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4772fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4773fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4774fcf5ef2aSThomas Huth break; 4775fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4776fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4777fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4778fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4779fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4780fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4781fcf5ef2aSThomas Huth break; 4782fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4783fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4784fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4785fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4786fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4787fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4788fcf5ef2aSThomas Huth break; 4789fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4790fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4791fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4792fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4793fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4794fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4795fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4796fcf5ef2aSThomas Huth break; 4797fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4798fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4799fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4800fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4801fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4802fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4803fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4804fcf5ef2aSThomas Huth break; 4805fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4806fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4807fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4808fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4809fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4810fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4811fcf5ef2aSThomas Huth break; 4812fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4813fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4814fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4815fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4816fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4817fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4818fcf5ef2aSThomas Huth break; 4819fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4820fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4821fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4822fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4823fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4824fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4825fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4826fcf5ef2aSThomas Huth break; 4827fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4828fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4829fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4830fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4831fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4832fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4833fcf5ef2aSThomas Huth break; 4834fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4835fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4836fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4837fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4838fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4839fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4840fcf5ef2aSThomas Huth break; 4841fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4842fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4843fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4844fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4845fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4846fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4847fcf5ef2aSThomas Huth break; 4848fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4849fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4850fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4851fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4852fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4853fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4854fcf5ef2aSThomas Huth break; 4855fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4856fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4857fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4858fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4859fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4860fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4861fcf5ef2aSThomas Huth break; 4862fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4863fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4864fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4865fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4866fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4867fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4868fcf5ef2aSThomas Huth break; 4869fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4870fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4871fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4872fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4873fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4874fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4875fcf5ef2aSThomas Huth break; 4876fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4877fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4878fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4879fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4880fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4881fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4882fcf5ef2aSThomas Huth break; 4883fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4884fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4885fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4886fcf5ef2aSThomas Huth break; 4887fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4888fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4889fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4890fcf5ef2aSThomas Huth break; 4891fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4892fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4893fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4894fcf5ef2aSThomas Huth break; 4895fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4896fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4897fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4898fcf5ef2aSThomas Huth break; 4899fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 4900fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4901fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 4902fcf5ef2aSThomas Huth break; 4903fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 4904fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4905fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 4906fcf5ef2aSThomas Huth break; 4907fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 4908fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4909fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 4910fcf5ef2aSThomas Huth break; 4911fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 4912fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4913fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 4914fcf5ef2aSThomas Huth break; 4915fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 4916fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4917fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4918fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4919fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 4920fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4921fcf5ef2aSThomas Huth break; 4922fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 4923fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4924fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4925fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4926fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 4927fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4928fcf5ef2aSThomas Huth break; 4929fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 4930fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4931fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 4932fcf5ef2aSThomas Huth break; 4933fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 4934fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4935fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 4936fcf5ef2aSThomas Huth break; 4937fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 4938fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4939fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 4940fcf5ef2aSThomas Huth break; 4941fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 4942fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4943fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 4944fcf5ef2aSThomas Huth break; 4945fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 4946fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4947fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 4948fcf5ef2aSThomas Huth break; 4949fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 4950fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4951fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 4952fcf5ef2aSThomas Huth break; 4953fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 4954fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4955fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 4956fcf5ef2aSThomas Huth break; 4957fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 4958fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4959fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 4960fcf5ef2aSThomas Huth break; 4961fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 4962fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4963fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 4964fcf5ef2aSThomas Huth break; 4965fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 4966fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4967fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 4968fcf5ef2aSThomas Huth break; 4969fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 4970fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4971fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 4972fcf5ef2aSThomas Huth break; 4973fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 4974fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4975fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 4976fcf5ef2aSThomas Huth break; 4977fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 4978fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4979fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 4980fcf5ef2aSThomas Huth break; 4981fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 4982fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4983fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 4984fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 4985fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 4986fcf5ef2aSThomas Huth break; 4987fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 4988fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4989fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4990fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 4991fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4992fcf5ef2aSThomas Huth break; 4993fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 4994fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4995fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 4996fcf5ef2aSThomas Huth break; 4997fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 4998fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4999fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5000fcf5ef2aSThomas Huth break; 5001fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5002fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5003fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5004fcf5ef2aSThomas Huth break; 5005fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5006fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5007fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5008fcf5ef2aSThomas Huth break; 5009fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5010fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5011fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5012fcf5ef2aSThomas Huth break; 5013fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 5014fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5015fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 5016fcf5ef2aSThomas Huth break; 5017fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5018fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5019fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5020fcf5ef2aSThomas Huth break; 5021fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5022fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5023fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5024fcf5ef2aSThomas Huth break; 5025fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5026fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5027fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5028fcf5ef2aSThomas Huth break; 5029fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 5030fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5031fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 5032fcf5ef2aSThomas Huth break; 5033fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5034fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5035fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5036fcf5ef2aSThomas Huth break; 5037fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5038fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5039fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5040fcf5ef2aSThomas Huth break; 5041fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5042fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5043fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5044fcf5ef2aSThomas Huth break; 5045fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5046fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5047fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5048fcf5ef2aSThomas Huth break; 5049fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5050fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5051fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5052fcf5ef2aSThomas Huth break; 5053fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5054fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5055fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5056fcf5ef2aSThomas Huth break; 5057fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5058fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5059fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5060fcf5ef2aSThomas Huth break; 5061fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5062fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5063fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5064fcf5ef2aSThomas Huth break; 5065fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5066fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5067fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5068fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5069fcf5ef2aSThomas Huth break; 5070fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5071fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5072fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5073fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5074fcf5ef2aSThomas Huth break; 5075fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5076fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5077fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5078fcf5ef2aSThomas Huth break; 5079fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5080fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5081fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5082fcf5ef2aSThomas Huth break; 5083fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5084fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5085fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5086fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5087fcf5ef2aSThomas Huth break; 5088fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5089fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5090fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5091fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5092fcf5ef2aSThomas Huth break; 5093fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5094fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5095fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5096fcf5ef2aSThomas Huth break; 5097fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5098fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5099fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5100fcf5ef2aSThomas Huth break; 5101fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5102fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5103fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5104fcf5ef2aSThomas Huth break; 5105fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5106fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5107fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5108fcf5ef2aSThomas Huth break; 5109fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5110fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5111fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5112fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5113fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5114fcf5ef2aSThomas Huth break; 5115fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5116fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5117fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5118fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5119fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5120fcf5ef2aSThomas Huth break; 5121fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5122fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5123fcf5ef2aSThomas Huth // XXX 5124fcf5ef2aSThomas Huth goto illegal_insn; 5125fcf5ef2aSThomas Huth default: 5126fcf5ef2aSThomas Huth goto illegal_insn; 5127fcf5ef2aSThomas Huth } 5128fcf5ef2aSThomas Huth #else 5129fcf5ef2aSThomas Huth goto ncp_insn; 5130fcf5ef2aSThomas Huth #endif 5131fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 5132fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5133fcf5ef2aSThomas Huth goto illegal_insn; 5134fcf5ef2aSThomas Huth #else 5135fcf5ef2aSThomas Huth goto ncp_insn; 5136fcf5ef2aSThomas Huth #endif 5137fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5138fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5139fcf5ef2aSThomas Huth save_state(dc); 5140fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 514152123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5142fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5143fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5144fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5145fcf5ef2aSThomas Huth } else { /* register */ 5146fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5147fcf5ef2aSThomas Huth if (rs2) { 5148fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5149fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5150fcf5ef2aSThomas Huth } else { 5151fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5152fcf5ef2aSThomas Huth } 5153fcf5ef2aSThomas Huth } 5154186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5155ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5156fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5157fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5158553338dcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5159fcf5ef2aSThomas Huth goto jmp_insn; 5160fcf5ef2aSThomas Huth #endif 5161fcf5ef2aSThomas Huth } else { 5162fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 516352123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5164fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5165fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5166fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5167fcf5ef2aSThomas Huth } else { /* register */ 5168fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5169fcf5ef2aSThomas Huth if (rs2) { 5170fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5171fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5172fcf5ef2aSThomas Huth } else { 5173fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5174fcf5ef2aSThomas Huth } 5175fcf5ef2aSThomas Huth } 5176fcf5ef2aSThomas Huth switch (xop) { 5177fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5178fcf5ef2aSThomas Huth { 5179186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5180186e7890SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(dc->pc)); 5181fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5182fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5183fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5184831543fcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5185fcf5ef2aSThomas Huth } 5186fcf5ef2aSThomas Huth goto jmp_insn; 5187fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5188fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5189fcf5ef2aSThomas Huth { 5190fcf5ef2aSThomas Huth if (!supervisor(dc)) 5191fcf5ef2aSThomas Huth goto priv_insn; 5192186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5193fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5194fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5195fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5196ad75a51eSRichard Henderson gen_helper_rett(tcg_env); 5197fcf5ef2aSThomas Huth } 5198fcf5ef2aSThomas Huth goto jmp_insn; 5199fcf5ef2aSThomas Huth #endif 5200fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5201fcf5ef2aSThomas Huth /* nop */ 5202fcf5ef2aSThomas Huth break; 5203fcf5ef2aSThomas Huth case 0x3c: /* save */ 5204ad75a51eSRichard Henderson gen_helper_save(tcg_env); 5205fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5206fcf5ef2aSThomas Huth break; 5207fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5208ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5209fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5210fcf5ef2aSThomas Huth break; 5211fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5212fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5213fcf5ef2aSThomas Huth { 5214fcf5ef2aSThomas Huth switch (rd) { 5215fcf5ef2aSThomas Huth case 0: 5216fcf5ef2aSThomas Huth if (!supervisor(dc)) 5217fcf5ef2aSThomas Huth goto priv_insn; 5218fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5219fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5220dfd1b812SRichard Henderson translator_io_start(&dc->base); 5221ad75a51eSRichard Henderson gen_helper_done(tcg_env); 5222fcf5ef2aSThomas Huth goto jmp_insn; 5223fcf5ef2aSThomas Huth case 1: 5224fcf5ef2aSThomas Huth if (!supervisor(dc)) 5225fcf5ef2aSThomas Huth goto priv_insn; 5226fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5227fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5228dfd1b812SRichard Henderson translator_io_start(&dc->base); 5229ad75a51eSRichard Henderson gen_helper_retry(tcg_env); 5230fcf5ef2aSThomas Huth goto jmp_insn; 5231fcf5ef2aSThomas Huth default: 5232fcf5ef2aSThomas Huth goto illegal_insn; 5233fcf5ef2aSThomas Huth } 5234fcf5ef2aSThomas Huth } 5235fcf5ef2aSThomas Huth break; 5236fcf5ef2aSThomas Huth #endif 5237fcf5ef2aSThomas Huth default: 5238fcf5ef2aSThomas Huth goto illegal_insn; 5239fcf5ef2aSThomas Huth } 5240fcf5ef2aSThomas Huth } 5241fcf5ef2aSThomas Huth break; 5242fcf5ef2aSThomas Huth } 5243fcf5ef2aSThomas Huth break; 5244fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5245fcf5ef2aSThomas Huth { 5246fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5247fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5248fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 524952123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5250fcf5ef2aSThomas Huth 5251fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5252fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5253fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5254fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5255fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5256fcf5ef2aSThomas Huth if (simm != 0) { 5257fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5258fcf5ef2aSThomas Huth } 5259fcf5ef2aSThomas Huth } else { /* register */ 5260fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5261fcf5ef2aSThomas Huth if (rs2 != 0) { 5262fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5263fcf5ef2aSThomas Huth } 5264fcf5ef2aSThomas Huth } 5265fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5266fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5267fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5268fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5269fcf5ef2aSThomas Huth 5270fcf5ef2aSThomas Huth switch (xop) { 5271fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5272fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 527308149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5274316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5275fcf5ef2aSThomas Huth break; 5276fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5277fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 527808149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 527908149118SRichard Henderson dc->mem_idx, MO_UB); 5280fcf5ef2aSThomas Huth break; 5281fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5282fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 528308149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5284316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5285fcf5ef2aSThomas Huth break; 5286fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5287fcf5ef2aSThomas Huth if (rd & 1) 5288fcf5ef2aSThomas Huth goto illegal_insn; 5289fcf5ef2aSThomas Huth else { 5290fcf5ef2aSThomas Huth TCGv_i64 t64; 5291fcf5ef2aSThomas Huth 5292fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5293fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 529408149118SRichard Henderson tcg_gen_qemu_ld_i64(t64, cpu_addr, 5295316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5296fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5297fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5298fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5299fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5300fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5301fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5302fcf5ef2aSThomas Huth } 5303fcf5ef2aSThomas Huth break; 5304fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5305fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 530608149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB); 5307fcf5ef2aSThomas Huth break; 5308fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5309fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 531008149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5311316b6783SRichard Henderson dc->mem_idx, MO_TESW | MO_ALIGN); 5312fcf5ef2aSThomas Huth break; 5313fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5314fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5315fcf5ef2aSThomas Huth break; 5316fcf5ef2aSThomas Huth case 0x0f: 5317fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5318fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5319fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5320fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5321fcf5ef2aSThomas Huth break; 5322fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5323fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5324fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5325fcf5ef2aSThomas Huth break; 5326fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5327fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5328fcf5ef2aSThomas Huth break; 5329fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5330fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5331fcf5ef2aSThomas Huth break; 5332fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5333fcf5ef2aSThomas Huth if (rd & 1) { 5334fcf5ef2aSThomas Huth goto illegal_insn; 5335fcf5ef2aSThomas Huth } 5336fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5337fcf5ef2aSThomas Huth goto skip_move; 5338fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5339fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5340fcf5ef2aSThomas Huth break; 5341fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5342fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5343fcf5ef2aSThomas Huth break; 5344fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5345fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5346fcf5ef2aSThomas Huth break; 5347fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5348fcf5ef2aSThomas Huth atomically */ 5349fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5350fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5351fcf5ef2aSThomas Huth break; 5352fcf5ef2aSThomas Huth 5353fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5354fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5355fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5356fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5357fcf5ef2aSThomas Huth goto ncp_insn; 5358fcf5ef2aSThomas Huth #endif 5359fcf5ef2aSThomas Huth #endif 5360fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5361fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5362fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 536308149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5364316b6783SRichard Henderson dc->mem_idx, MO_TESL | MO_ALIGN); 5365fcf5ef2aSThomas Huth break; 5366fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5367fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 536808149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5369316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5370fcf5ef2aSThomas Huth break; 5371fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5372fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5373fcf5ef2aSThomas Huth break; 5374fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5375fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5376fcf5ef2aSThomas Huth break; 5377fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5378fcf5ef2aSThomas Huth goto skip_move; 5379fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5380fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5381fcf5ef2aSThomas Huth goto jmp_insn; 5382fcf5ef2aSThomas Huth } 5383fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5384fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5385fcf5ef2aSThomas Huth goto skip_move; 5386fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5387fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5388fcf5ef2aSThomas Huth goto jmp_insn; 5389fcf5ef2aSThomas Huth } 5390fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5391fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5392fcf5ef2aSThomas Huth goto skip_move; 5393fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5394fcf5ef2aSThomas Huth goto skip_move; 5395fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5396fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5397fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5398fcf5ef2aSThomas Huth goto jmp_insn; 5399fcf5ef2aSThomas Huth } 5400fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5401fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5402fcf5ef2aSThomas Huth goto skip_move; 5403fcf5ef2aSThomas Huth #endif 5404fcf5ef2aSThomas Huth default: 5405fcf5ef2aSThomas Huth goto illegal_insn; 5406fcf5ef2aSThomas Huth } 5407fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5408fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5409fcf5ef2aSThomas Huth skip_move: ; 5410fcf5ef2aSThomas Huth #endif 5411fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5412fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5413fcf5ef2aSThomas Huth goto jmp_insn; 5414fcf5ef2aSThomas Huth } 5415fcf5ef2aSThomas Huth switch (xop) { 5416fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5417fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5418fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5419fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5420316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5421fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5422fcf5ef2aSThomas Huth break; 5423fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5424fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5425fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5426fcf5ef2aSThomas Huth if (rd == 1) { 5427fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5428fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5429316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5430ad75a51eSRichard Henderson gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64); 5431fcf5ef2aSThomas Huth break; 5432fcf5ef2aSThomas Huth } 5433fcf5ef2aSThomas Huth #endif 543436ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5435fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5436316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5437ad75a51eSRichard Henderson gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32); 5438fcf5ef2aSThomas Huth break; 5439fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5440fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5441fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5442fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5443fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5444fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5445fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5446fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5447fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5448fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5449fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5450fcf5ef2aSThomas Huth break; 5451fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5452fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5453fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5454fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5455fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5456fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5457fcf5ef2aSThomas Huth break; 5458fcf5ef2aSThomas Huth default: 5459fcf5ef2aSThomas Huth goto illegal_insn; 5460fcf5ef2aSThomas Huth } 5461fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5462fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5463fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5464fcf5ef2aSThomas Huth 5465fcf5ef2aSThomas Huth switch (xop) { 5466fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5467fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 546808149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5469316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5470fcf5ef2aSThomas Huth break; 5471fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5472fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 547308149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB); 5474fcf5ef2aSThomas Huth break; 5475fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5476fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 547708149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5478316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5479fcf5ef2aSThomas Huth break; 5480fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5481fcf5ef2aSThomas Huth if (rd & 1) 5482fcf5ef2aSThomas Huth goto illegal_insn; 5483fcf5ef2aSThomas Huth else { 5484fcf5ef2aSThomas Huth TCGv_i64 t64; 5485fcf5ef2aSThomas Huth TCGv lo; 5486fcf5ef2aSThomas Huth 5487fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5488fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5489fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5490fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 549108149118SRichard Henderson tcg_gen_qemu_st_i64(t64, cpu_addr, 5492316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5493fcf5ef2aSThomas Huth } 5494fcf5ef2aSThomas Huth break; 5495fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5496fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5497fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5498fcf5ef2aSThomas Huth break; 5499fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5500fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5501fcf5ef2aSThomas Huth break; 5502fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5503fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5504fcf5ef2aSThomas Huth break; 5505fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5506fcf5ef2aSThomas Huth if (rd & 1) { 5507fcf5ef2aSThomas Huth goto illegal_insn; 5508fcf5ef2aSThomas Huth } 5509fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5510fcf5ef2aSThomas Huth break; 5511fcf5ef2aSThomas Huth #endif 5512fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5513fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5514fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 551508149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5516316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5517fcf5ef2aSThomas Huth break; 5518fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5519fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5520fcf5ef2aSThomas Huth break; 5521fcf5ef2aSThomas Huth #endif 5522fcf5ef2aSThomas Huth default: 5523fcf5ef2aSThomas Huth goto illegal_insn; 5524fcf5ef2aSThomas Huth } 5525fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5526fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5527fcf5ef2aSThomas Huth goto jmp_insn; 5528fcf5ef2aSThomas Huth } 5529fcf5ef2aSThomas Huth switch (xop) { 5530fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5531fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5532fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5533fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5534316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5535fcf5ef2aSThomas Huth break; 5536fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5537fcf5ef2aSThomas Huth { 5538fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5539fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5540fcf5ef2aSThomas Huth if (rd == 1) { 554108149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5542316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5543fcf5ef2aSThomas Huth break; 5544fcf5ef2aSThomas Huth } 5545fcf5ef2aSThomas Huth #endif 554608149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5547316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5548fcf5ef2aSThomas Huth } 5549fcf5ef2aSThomas Huth break; 5550fcf5ef2aSThomas Huth case 0x26: 5551fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5552fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5553fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5554fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5555fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5556fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5557fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5558fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5559fcf5ef2aSThomas Huth before performing the first write. */ 5560fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5561fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5562fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5563fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5564fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5565fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5566fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5567fcf5ef2aSThomas Huth break; 5568fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5569fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5570fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5571fcf5ef2aSThomas Huth goto illegal_insn; 5572fcf5ef2aSThomas Huth #else 5573fcf5ef2aSThomas Huth if (!supervisor(dc)) 5574fcf5ef2aSThomas Huth goto priv_insn; 5575fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5576fcf5ef2aSThomas Huth goto jmp_insn; 5577fcf5ef2aSThomas Huth } 5578fcf5ef2aSThomas Huth goto nfq_insn; 5579fcf5ef2aSThomas Huth #endif 5580fcf5ef2aSThomas Huth #endif 5581fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5582fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5583fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5584fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5585fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5586fcf5ef2aSThomas Huth break; 5587fcf5ef2aSThomas Huth default: 5588fcf5ef2aSThomas Huth goto illegal_insn; 5589fcf5ef2aSThomas Huth } 5590fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5591fcf5ef2aSThomas Huth switch (xop) { 5592fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5593fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5594fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5595fcf5ef2aSThomas Huth goto jmp_insn; 5596fcf5ef2aSThomas Huth } 5597fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5598fcf5ef2aSThomas Huth break; 5599fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5600fcf5ef2aSThomas Huth { 5601fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5602fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5603fcf5ef2aSThomas Huth goto jmp_insn; 5604fcf5ef2aSThomas Huth } 5605fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5606fcf5ef2aSThomas Huth } 5607fcf5ef2aSThomas Huth break; 5608fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5609fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5610fcf5ef2aSThomas Huth goto jmp_insn; 5611fcf5ef2aSThomas Huth } 5612fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5613fcf5ef2aSThomas Huth break; 5614fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5615fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5616fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5617fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5618fcf5ef2aSThomas Huth break; 5619fcf5ef2aSThomas Huth #else 5620fcf5ef2aSThomas Huth case 0x34: /* stc */ 5621fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5622fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5623fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5624fcf5ef2aSThomas Huth goto ncp_insn; 5625fcf5ef2aSThomas Huth #endif 5626fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5627fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5628fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5629fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5630fcf5ef2aSThomas Huth #endif 5631fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5632fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5633fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5634fcf5ef2aSThomas Huth break; 5635fcf5ef2aSThomas Huth #endif 5636fcf5ef2aSThomas Huth default: 5637fcf5ef2aSThomas Huth goto illegal_insn; 5638fcf5ef2aSThomas Huth } 5639fcf5ef2aSThomas Huth } else { 5640fcf5ef2aSThomas Huth goto illegal_insn; 5641fcf5ef2aSThomas Huth } 5642fcf5ef2aSThomas Huth } 5643fcf5ef2aSThomas Huth break; 5644fcf5ef2aSThomas Huth } 5645878cc677SRichard Henderson advance_pc(dc); 5646fcf5ef2aSThomas Huth jmp_insn: 5647a6ca81cbSRichard Henderson return; 5648fcf5ef2aSThomas Huth illegal_insn: 5649fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5650a6ca81cbSRichard Henderson return; 5651fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5652fcf5ef2aSThomas Huth priv_insn: 5653fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5654a6ca81cbSRichard Henderson return; 5655fcf5ef2aSThomas Huth #endif 5656fcf5ef2aSThomas Huth nfpu_insn: 5657fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5658a6ca81cbSRichard Henderson return; 5659fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5660fcf5ef2aSThomas Huth nfq_insn: 5661fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5662a6ca81cbSRichard Henderson return; 5663fcf5ef2aSThomas Huth #endif 5664fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5665fcf5ef2aSThomas Huth ncp_insn: 5666fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5667a6ca81cbSRichard Henderson return; 5668fcf5ef2aSThomas Huth #endif 5669fcf5ef2aSThomas Huth } 5670fcf5ef2aSThomas Huth 56716e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5672fcf5ef2aSThomas Huth { 56736e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5674b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 56756e61bc94SEmilio G. Cota int bound; 5676af00be49SEmilio G. Cota 5677af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 56786e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5679fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 56806e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5681576e1c4cSIgor Mammedov dc->def = &env->def; 56826e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 56836e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5684c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 56856e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5686c9b459aaSArtyom Tarasenko #endif 5687fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5688fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 56896e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5690c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 56916e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5692c9b459aaSArtyom Tarasenko #endif 5693fcf5ef2aSThomas Huth #endif 56946e61bc94SEmilio G. Cota /* 56956e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 56966e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 56976e61bc94SEmilio G. Cota */ 56986e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 56996e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5700af00be49SEmilio G. Cota } 5701fcf5ef2aSThomas Huth 57026e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 57036e61bc94SEmilio G. Cota { 57046e61bc94SEmilio G. Cota } 57056e61bc94SEmilio G. Cota 57066e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 57076e61bc94SEmilio G. Cota { 57086e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5709633c4283SRichard Henderson target_ulong npc = dc->npc; 57106e61bc94SEmilio G. Cota 5711633c4283SRichard Henderson if (npc & 3) { 5712633c4283SRichard Henderson switch (npc) { 5713633c4283SRichard Henderson case JUMP_PC: 5714fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5715633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5716633c4283SRichard Henderson break; 5717633c4283SRichard Henderson case DYNAMIC_PC: 5718633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5719633c4283SRichard Henderson npc = DYNAMIC_PC; 5720633c4283SRichard Henderson break; 5721633c4283SRichard Henderson default: 5722633c4283SRichard Henderson g_assert_not_reached(); 5723fcf5ef2aSThomas Huth } 57246e61bc94SEmilio G. Cota } 5725633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5726633c4283SRichard Henderson } 5727fcf5ef2aSThomas Huth 57286e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 57296e61bc94SEmilio G. Cota { 57306e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5731b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 57326e61bc94SEmilio G. Cota unsigned int insn; 5733fcf5ef2aSThomas Huth 57344e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5735af00be49SEmilio G. Cota dc->base.pc_next += 4; 5736878cc677SRichard Henderson 5737878cc677SRichard Henderson if (!decode(dc, insn)) { 5738878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5739878cc677SRichard Henderson } 5740fcf5ef2aSThomas Huth 5741af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 57426e61bc94SEmilio G. Cota return; 5743c5e6ccdfSEmilio G. Cota } 5744af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 57456e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5746af00be49SEmilio G. Cota } 57476e61bc94SEmilio G. Cota } 5748fcf5ef2aSThomas Huth 57496e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 57506e61bc94SEmilio G. Cota { 57516e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5752186e7890SRichard Henderson DisasDelayException *e, *e_next; 5753633c4283SRichard Henderson bool may_lookup; 57546e61bc94SEmilio G. Cota 575546bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 575646bb0137SMark Cave-Ayland case DISAS_NEXT: 575746bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5758633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5759fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5760fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5761633c4283SRichard Henderson break; 5762fcf5ef2aSThomas Huth } 5763633c4283SRichard Henderson 5764930f1865SRichard Henderson may_lookup = true; 5765633c4283SRichard Henderson if (dc->pc & 3) { 5766633c4283SRichard Henderson switch (dc->pc) { 5767633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5768633c4283SRichard Henderson break; 5769633c4283SRichard Henderson case DYNAMIC_PC: 5770633c4283SRichard Henderson may_lookup = false; 5771633c4283SRichard Henderson break; 5772633c4283SRichard Henderson default: 5773633c4283SRichard Henderson g_assert_not_reached(); 5774633c4283SRichard Henderson } 5775633c4283SRichard Henderson } else { 5776633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5777633c4283SRichard Henderson } 5778633c4283SRichard Henderson 5779930f1865SRichard Henderson if (dc->npc & 3) { 5780930f1865SRichard Henderson switch (dc->npc) { 5781930f1865SRichard Henderson case JUMP_PC: 5782930f1865SRichard Henderson gen_generic_branch(dc); 5783930f1865SRichard Henderson break; 5784930f1865SRichard Henderson case DYNAMIC_PC: 5785930f1865SRichard Henderson may_lookup = false; 5786930f1865SRichard Henderson break; 5787930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5788930f1865SRichard Henderson break; 5789930f1865SRichard Henderson default: 5790930f1865SRichard Henderson g_assert_not_reached(); 5791930f1865SRichard Henderson } 5792930f1865SRichard Henderson } else { 5793930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5794930f1865SRichard Henderson } 5795633c4283SRichard Henderson if (may_lookup) { 5796633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5797633c4283SRichard Henderson } else { 579807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5799fcf5ef2aSThomas Huth } 580046bb0137SMark Cave-Ayland break; 580146bb0137SMark Cave-Ayland 580246bb0137SMark Cave-Ayland case DISAS_NORETURN: 580346bb0137SMark Cave-Ayland break; 580446bb0137SMark Cave-Ayland 580546bb0137SMark Cave-Ayland case DISAS_EXIT: 580646bb0137SMark Cave-Ayland /* Exit TB */ 580746bb0137SMark Cave-Ayland save_state(dc); 580846bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 580946bb0137SMark Cave-Ayland break; 581046bb0137SMark Cave-Ayland 581146bb0137SMark Cave-Ayland default: 581246bb0137SMark Cave-Ayland g_assert_not_reached(); 5813fcf5ef2aSThomas Huth } 5814186e7890SRichard Henderson 5815186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5816186e7890SRichard Henderson gen_set_label(e->lab); 5817186e7890SRichard Henderson 5818186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5819186e7890SRichard Henderson if (e->npc % 4 == 0) { 5820186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5821186e7890SRichard Henderson } 5822186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5823186e7890SRichard Henderson 5824186e7890SRichard Henderson e_next = e->next; 5825186e7890SRichard Henderson g_free(e); 5826186e7890SRichard Henderson } 5827fcf5ef2aSThomas Huth } 58286e61bc94SEmilio G. Cota 58298eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 58308eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 58316e61bc94SEmilio G. Cota { 58328eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 58338eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 58346e61bc94SEmilio G. Cota } 58356e61bc94SEmilio G. Cota 58366e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 58376e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 58386e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 58396e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 58406e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 58416e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 58426e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 58436e61bc94SEmilio G. Cota }; 58446e61bc94SEmilio G. Cota 5845597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5846306c8721SRichard Henderson target_ulong pc, void *host_pc) 58476e61bc94SEmilio G. Cota { 58486e61bc94SEmilio G. Cota DisasContext dc = {}; 58496e61bc94SEmilio G. Cota 5850306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5851fcf5ef2aSThomas Huth } 5852fcf5ef2aSThomas Huth 585355c3ceefSRichard Henderson void sparc_tcg_init(void) 5854fcf5ef2aSThomas Huth { 5855fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5856fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5857fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5858fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5859fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5860fcf5ef2aSThomas Huth }; 5861fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5862fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5863fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5864fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5865fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5866fcf5ef2aSThomas Huth }; 5867fcf5ef2aSThomas Huth 5868fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5869fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5870fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5871fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5872fcf5ef2aSThomas Huth #else 5873fcf5ef2aSThomas Huth { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" }, 5874fcf5ef2aSThomas Huth #endif 5875fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5876fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5877fcf5ef2aSThomas Huth }; 5878fcf5ef2aSThomas Huth 5879fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5880fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5881fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5882fcf5ef2aSThomas Huth { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" }, 5883fcf5ef2aSThomas Huth { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" }, 5884fcf5ef2aSThomas Huth { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr), 5885fcf5ef2aSThomas Huth "hstick_cmpr" }, 5886fcf5ef2aSThomas Huth { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" }, 5887fcf5ef2aSThomas Huth { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" }, 5888fcf5ef2aSThomas Huth { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" }, 5889fcf5ef2aSThomas Huth { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" }, 5890fcf5ef2aSThomas Huth { &cpu_ver, offsetof(CPUSPARCState, version), "ver" }, 5891fcf5ef2aSThomas Huth #endif 5892fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5893fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5894fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5895fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5896fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5897fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5898fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5899fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5900fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5901fcf5ef2aSThomas Huth }; 5902fcf5ef2aSThomas Huth 5903fcf5ef2aSThomas Huth unsigned int i; 5904fcf5ef2aSThomas Huth 5905ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5906fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5907fcf5ef2aSThomas Huth "regwptr"); 5908fcf5ef2aSThomas Huth 5909fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5910ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5911fcf5ef2aSThomas Huth } 5912fcf5ef2aSThomas Huth 5913fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5914ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5915fcf5ef2aSThomas Huth } 5916fcf5ef2aSThomas Huth 5917f764718dSRichard Henderson cpu_regs[0] = NULL; 5918fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5919ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5920fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5921fcf5ef2aSThomas Huth gregnames[i]); 5922fcf5ef2aSThomas Huth } 5923fcf5ef2aSThomas Huth 5924fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5925fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5926fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5927fcf5ef2aSThomas Huth gregnames[i]); 5928fcf5ef2aSThomas Huth } 5929fcf5ef2aSThomas Huth 5930fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5931ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5932fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5933fcf5ef2aSThomas Huth fregnames[i]); 5934fcf5ef2aSThomas Huth } 5935fcf5ef2aSThomas Huth } 5936fcf5ef2aSThomas Huth 5937f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5938f36aaa53SRichard Henderson const TranslationBlock *tb, 5939f36aaa53SRichard Henderson const uint64_t *data) 5940fcf5ef2aSThomas Huth { 5941f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5942f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5943fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5944fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5945fcf5ef2aSThomas Huth 5946fcf5ef2aSThomas Huth env->pc = pc; 5947fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5948fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5949fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5950fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5951fcf5ef2aSThomas Huth if (env->cond) { 5952fcf5ef2aSThomas Huth env->npc = npc & ~3; 5953fcf5ef2aSThomas Huth } else { 5954fcf5ef2aSThomas Huth env->npc = pc + 4; 5955fcf5ef2aSThomas Huth } 5956fcf5ef2aSThomas Huth } else { 5957fcf5ef2aSThomas Huth env->npc = npc; 5958fcf5ef2aSThomas Huth } 5959fcf5ef2aSThomas Huth } 5960