1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 29fcf5ef2aSThomas Huth 30fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 31fcf5ef2aSThomas Huth 32c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 33fcf5ef2aSThomas Huth #include "exec/log.h" 34fcf5ef2aSThomas Huth #include "asi.h" 35fcf5ef2aSThomas Huth 36fcf5ef2aSThomas Huth 37fcf5ef2aSThomas Huth #define DEBUG_DISAS 38fcf5ef2aSThomas Huth 39fcf5ef2aSThomas Huth #define DYNAMIC_PC 1 /* dynamic pc value */ 40fcf5ef2aSThomas Huth #define JUMP_PC 2 /* dynamic pc value which takes only two values 41fcf5ef2aSThomas Huth according to jump_pc[T2] */ 42fcf5ef2aSThomas Huth 4346bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 4446bb0137SMark Cave-Ayland 45fcf5ef2aSThomas Huth /* global register indexes */ 46fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 47fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 48fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 49fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 50fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 51fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 52fcf5ef2aSThomas Huth static TCGv cpu_y; 53fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 54fcf5ef2aSThomas Huth static TCGv cpu_tbr; 55fcf5ef2aSThomas Huth #endif 56fcf5ef2aSThomas Huth static TCGv cpu_cond; 57fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 58fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 59fcf5ef2aSThomas Huth static TCGv cpu_gsr; 60fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr; 61fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver; 62fcf5ef2aSThomas Huth #else 63fcf5ef2aSThomas Huth static TCGv cpu_wim; 64fcf5ef2aSThomas Huth #endif 65fcf5ef2aSThomas Huth /* Floating point registers */ 66fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 67fcf5ef2aSThomas Huth 68fcf5ef2aSThomas Huth #include "exec/gen-icount.h" 69fcf5ef2aSThomas Huth 70fcf5ef2aSThomas Huth typedef struct DisasContext { 71af00be49SEmilio G. Cota DisasContextBase base; 72fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 73fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 74fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 75fcf5ef2aSThomas Huth int mem_idx; 76c9b459aaSArtyom Tarasenko bool fpu_enabled; 77c9b459aaSArtyom Tarasenko bool address_mask_32bit; 78c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 79c9b459aaSArtyom Tarasenko bool supervisor; 80c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 81c9b459aaSArtyom Tarasenko bool hypervisor; 82c9b459aaSArtyom Tarasenko #endif 83c9b459aaSArtyom Tarasenko #endif 84c9b459aaSArtyom Tarasenko 85fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 86fcf5ef2aSThomas Huth sparc_def_t *def; 87fcf5ef2aSThomas Huth TCGv_i32 t32[3]; 88fcf5ef2aSThomas Huth TCGv ttl[5]; 89fcf5ef2aSThomas Huth int n_t32; 90fcf5ef2aSThomas Huth int n_ttl; 91fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 92fcf5ef2aSThomas Huth int fprs_dirty; 93fcf5ef2aSThomas Huth int asi; 94fcf5ef2aSThomas Huth #endif 95fcf5ef2aSThomas Huth } DisasContext; 96fcf5ef2aSThomas Huth 97fcf5ef2aSThomas Huth typedef struct { 98fcf5ef2aSThomas Huth TCGCond cond; 99fcf5ef2aSThomas Huth bool is_bool; 100fcf5ef2aSThomas Huth bool g1, g2; 101fcf5ef2aSThomas Huth TCGv c1, c2; 102fcf5ef2aSThomas Huth } DisasCompare; 103fcf5ef2aSThomas Huth 104fcf5ef2aSThomas Huth // This function uses non-native bit order 105fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 106fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 107fcf5ef2aSThomas Huth 108fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 109fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 110fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 113fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 114fcf5ef2aSThomas Huth 115fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 116fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 117fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 118fcf5ef2aSThomas Huth #else 119fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 120fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 121fcf5ef2aSThomas Huth #endif 122fcf5ef2aSThomas Huth 123fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 124fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 125fcf5ef2aSThomas Huth 126fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 127fcf5ef2aSThomas Huth { 128fcf5ef2aSThomas Huth len = 32 - len; 129fcf5ef2aSThomas Huth return (x << len) >> len; 130fcf5ef2aSThomas Huth } 131fcf5ef2aSThomas Huth 132fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 133fcf5ef2aSThomas Huth 134fcf5ef2aSThomas Huth static inline TCGv_i32 get_temp_i32(DisasContext *dc) 135fcf5ef2aSThomas Huth { 136fcf5ef2aSThomas Huth TCGv_i32 t; 137fcf5ef2aSThomas Huth assert(dc->n_t32 < ARRAY_SIZE(dc->t32)); 138fcf5ef2aSThomas Huth dc->t32[dc->n_t32++] = t = tcg_temp_new_i32(); 139fcf5ef2aSThomas Huth return t; 140fcf5ef2aSThomas Huth } 141fcf5ef2aSThomas Huth 142fcf5ef2aSThomas Huth static inline TCGv get_temp_tl(DisasContext *dc) 143fcf5ef2aSThomas Huth { 144fcf5ef2aSThomas Huth TCGv t; 145fcf5ef2aSThomas Huth assert(dc->n_ttl < ARRAY_SIZE(dc->ttl)); 146fcf5ef2aSThomas Huth dc->ttl[dc->n_ttl++] = t = tcg_temp_new(); 147fcf5ef2aSThomas Huth return t; 148fcf5ef2aSThomas Huth } 149fcf5ef2aSThomas Huth 150fcf5ef2aSThomas Huth static inline void gen_update_fprs_dirty(DisasContext *dc, int rd) 151fcf5ef2aSThomas Huth { 152fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 153fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 154fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 155fcf5ef2aSThomas Huth we can avoid setting it again. */ 156fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 157fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 158fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 159fcf5ef2aSThomas Huth } 160fcf5ef2aSThomas Huth #endif 161fcf5ef2aSThomas Huth } 162fcf5ef2aSThomas Huth 163fcf5ef2aSThomas Huth /* floating point registers moves */ 164fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 165fcf5ef2aSThomas Huth { 166fcf5ef2aSThomas Huth TCGv_i32 ret = get_temp_i32(dc); 167dc41aa7dSRichard Henderson if (src & 1) { 168dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 169dc41aa7dSRichard Henderson } else { 170dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 171fcf5ef2aSThomas Huth } 172dc41aa7dSRichard Henderson return ret; 173fcf5ef2aSThomas Huth } 174fcf5ef2aSThomas Huth 175fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 176fcf5ef2aSThomas Huth { 1778e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 1788e7bbc75SRichard Henderson 1798e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 180fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 181fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 1828e7bbc75SRichard Henderson tcg_temp_free_i64(t); 183fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 184fcf5ef2aSThomas Huth } 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 187fcf5ef2aSThomas Huth { 188fcf5ef2aSThomas Huth return get_temp_i32(dc); 189fcf5ef2aSThomas Huth } 190fcf5ef2aSThomas Huth 191fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 192fcf5ef2aSThomas Huth { 193fcf5ef2aSThomas Huth src = DFPREG(src); 194fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 195fcf5ef2aSThomas Huth } 196fcf5ef2aSThomas Huth 197fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 198fcf5ef2aSThomas Huth { 199fcf5ef2aSThomas Huth dst = DFPREG(dst); 200fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 201fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 202fcf5ef2aSThomas Huth } 203fcf5ef2aSThomas Huth 204fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 205fcf5ef2aSThomas Huth { 206fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 207fcf5ef2aSThomas Huth } 208fcf5ef2aSThomas Huth 209fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 210fcf5ef2aSThomas Huth { 211fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 212fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 213fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 214fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 215fcf5ef2aSThomas Huth } 216fcf5ef2aSThomas Huth 217fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 218fcf5ef2aSThomas Huth { 219fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt1) + 220fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 221fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt1) + 222fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 223fcf5ef2aSThomas Huth } 224fcf5ef2aSThomas Huth 225fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 226fcf5ef2aSThomas Huth { 227fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 228fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 229fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 230fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 231fcf5ef2aSThomas Huth } 232fcf5ef2aSThomas Huth 233fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 234fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 235fcf5ef2aSThomas Huth { 236fcf5ef2aSThomas Huth dst = QFPREG(dst); 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 239fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 240fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 241fcf5ef2aSThomas Huth } 242fcf5ef2aSThomas Huth 243fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 244fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 245fcf5ef2aSThomas Huth { 246fcf5ef2aSThomas Huth src = QFPREG(src); 247fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 248fcf5ef2aSThomas Huth } 249fcf5ef2aSThomas Huth 250fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 251fcf5ef2aSThomas Huth { 252fcf5ef2aSThomas Huth src = QFPREG(src); 253fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 254fcf5ef2aSThomas Huth } 255fcf5ef2aSThomas Huth 256fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 257fcf5ef2aSThomas Huth { 258fcf5ef2aSThomas Huth rd = QFPREG(rd); 259fcf5ef2aSThomas Huth rs = QFPREG(rs); 260fcf5ef2aSThomas Huth 261fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 262fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 263fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 264fcf5ef2aSThomas Huth } 265fcf5ef2aSThomas Huth #endif 266fcf5ef2aSThomas Huth 267fcf5ef2aSThomas Huth /* moves */ 268fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 269fcf5ef2aSThomas Huth #define supervisor(dc) 0 270fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 271fcf5ef2aSThomas Huth #define hypervisor(dc) 0 272fcf5ef2aSThomas Huth #endif 273fcf5ef2aSThomas Huth #else 274fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 275c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 276c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 277fcf5ef2aSThomas Huth #else 278c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 279fcf5ef2aSThomas Huth #endif 280fcf5ef2aSThomas Huth #endif 281fcf5ef2aSThomas Huth 282fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 283fcf5ef2aSThomas Huth #ifndef TARGET_ABI32 284fcf5ef2aSThomas Huth #define AM_CHECK(dc) ((dc)->address_mask_32bit) 285fcf5ef2aSThomas Huth #else 286fcf5ef2aSThomas Huth #define AM_CHECK(dc) (1) 287fcf5ef2aSThomas Huth #endif 288fcf5ef2aSThomas Huth #endif 289fcf5ef2aSThomas Huth 290fcf5ef2aSThomas Huth static inline void gen_address_mask(DisasContext *dc, TCGv addr) 291fcf5ef2aSThomas Huth { 292fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 293fcf5ef2aSThomas Huth if (AM_CHECK(dc)) 294fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 295fcf5ef2aSThomas Huth #endif 296fcf5ef2aSThomas Huth } 297fcf5ef2aSThomas Huth 298fcf5ef2aSThomas Huth static inline TCGv gen_load_gpr(DisasContext *dc, int reg) 299fcf5ef2aSThomas Huth { 300fcf5ef2aSThomas Huth if (reg > 0) { 301fcf5ef2aSThomas Huth assert(reg < 32); 302fcf5ef2aSThomas Huth return cpu_regs[reg]; 303fcf5ef2aSThomas Huth } else { 304fcf5ef2aSThomas Huth TCGv t = get_temp_tl(dc); 305fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 306fcf5ef2aSThomas Huth return t; 307fcf5ef2aSThomas Huth } 308fcf5ef2aSThomas Huth } 309fcf5ef2aSThomas Huth 310fcf5ef2aSThomas Huth static inline void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 311fcf5ef2aSThomas Huth { 312fcf5ef2aSThomas Huth if (reg > 0) { 313fcf5ef2aSThomas Huth assert(reg < 32); 314fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 315fcf5ef2aSThomas Huth } 316fcf5ef2aSThomas Huth } 317fcf5ef2aSThomas Huth 318fcf5ef2aSThomas Huth static inline TCGv gen_dest_gpr(DisasContext *dc, int reg) 319fcf5ef2aSThomas Huth { 320fcf5ef2aSThomas Huth if (reg > 0) { 321fcf5ef2aSThomas Huth assert(reg < 32); 322fcf5ef2aSThomas Huth return cpu_regs[reg]; 323fcf5ef2aSThomas Huth } else { 324fcf5ef2aSThomas Huth return get_temp_tl(dc); 325fcf5ef2aSThomas Huth } 326fcf5ef2aSThomas Huth } 327fcf5ef2aSThomas Huth 3285645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 329fcf5ef2aSThomas Huth { 3305645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3315645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 332fcf5ef2aSThomas Huth } 333fcf5ef2aSThomas Huth 3345645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 335fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 336fcf5ef2aSThomas Huth { 337fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 338fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 339fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 340fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 341fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 34207ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 343fcf5ef2aSThomas Huth } else { 344fcf5ef2aSThomas Huth /* jump to another page: currently not optimized */ 345fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 346fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 34707ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 348fcf5ef2aSThomas Huth } 349fcf5ef2aSThomas Huth } 350fcf5ef2aSThomas Huth 351fcf5ef2aSThomas Huth // XXX suboptimal 352fcf5ef2aSThomas Huth static inline void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 353fcf5ef2aSThomas Huth { 354fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3550b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 356fcf5ef2aSThomas Huth } 357fcf5ef2aSThomas Huth 358fcf5ef2aSThomas Huth static inline void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 359fcf5ef2aSThomas Huth { 360fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3610b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 362fcf5ef2aSThomas Huth } 363fcf5ef2aSThomas Huth 364fcf5ef2aSThomas Huth static inline void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 365fcf5ef2aSThomas Huth { 366fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3670b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 368fcf5ef2aSThomas Huth } 369fcf5ef2aSThomas Huth 370fcf5ef2aSThomas Huth static inline void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 371fcf5ef2aSThomas Huth { 372fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3730b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 374fcf5ef2aSThomas Huth } 375fcf5ef2aSThomas Huth 376fcf5ef2aSThomas Huth static inline void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 377fcf5ef2aSThomas Huth { 378fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 379fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 380fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 381fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 382fcf5ef2aSThomas Huth } 383fcf5ef2aSThomas Huth 384fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 385fcf5ef2aSThomas Huth { 386fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 387fcf5ef2aSThomas Huth 388fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 389fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 390fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 391fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 392fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 393fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 394fcf5ef2aSThomas Huth #else 395fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 396fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 397fcf5ef2aSThomas Huth #endif 398fcf5ef2aSThomas Huth 399fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 400fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 401fcf5ef2aSThomas Huth 402fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 403fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src1_32); 404fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src2_32); 405fcf5ef2aSThomas Huth #endif 406fcf5ef2aSThomas Huth 407fcf5ef2aSThomas Huth return carry_32; 408fcf5ef2aSThomas Huth } 409fcf5ef2aSThomas Huth 410fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 411fcf5ef2aSThomas Huth { 412fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 413fcf5ef2aSThomas Huth 414fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 415fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 416fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 417fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 418fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 419fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 420fcf5ef2aSThomas Huth #else 421fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 422fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 423fcf5ef2aSThomas Huth #endif 424fcf5ef2aSThomas Huth 425fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 426fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 427fcf5ef2aSThomas Huth 428fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 429fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src1_32); 430fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src2_32); 431fcf5ef2aSThomas Huth #endif 432fcf5ef2aSThomas Huth 433fcf5ef2aSThomas Huth return carry_32; 434fcf5ef2aSThomas Huth } 435fcf5ef2aSThomas Huth 436fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1, 437fcf5ef2aSThomas Huth TCGv src2, int update_cc) 438fcf5ef2aSThomas Huth { 439fcf5ef2aSThomas Huth TCGv_i32 carry_32; 440fcf5ef2aSThomas Huth TCGv carry; 441fcf5ef2aSThomas Huth 442fcf5ef2aSThomas Huth switch (dc->cc_op) { 443fcf5ef2aSThomas Huth case CC_OP_DIV: 444fcf5ef2aSThomas Huth case CC_OP_LOGIC: 445fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain ADD. */ 446fcf5ef2aSThomas Huth if (update_cc) { 447fcf5ef2aSThomas Huth gen_op_add_cc(dst, src1, src2); 448fcf5ef2aSThomas Huth } else { 449fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 450fcf5ef2aSThomas Huth } 451fcf5ef2aSThomas Huth return; 452fcf5ef2aSThomas Huth 453fcf5ef2aSThomas Huth case CC_OP_ADD: 454fcf5ef2aSThomas Huth case CC_OP_TADD: 455fcf5ef2aSThomas Huth case CC_OP_TADDTV: 456fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 457fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 458fcf5ef2aSThomas Huth an ADD2 opcode. We discard the low part of the output. 459fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 460fcf5ef2aSThomas Huth generated the carry in the first place. */ 461fcf5ef2aSThomas Huth carry = tcg_temp_new(); 462fcf5ef2aSThomas Huth tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 463fcf5ef2aSThomas Huth tcg_temp_free(carry); 464fcf5ef2aSThomas Huth goto add_done; 465fcf5ef2aSThomas Huth } 466fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 467fcf5ef2aSThomas Huth break; 468fcf5ef2aSThomas Huth 469fcf5ef2aSThomas Huth case CC_OP_SUB: 470fcf5ef2aSThomas Huth case CC_OP_TSUB: 471fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 472fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 473fcf5ef2aSThomas Huth break; 474fcf5ef2aSThomas Huth 475fcf5ef2aSThomas Huth default: 476fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 477fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 478fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 479fcf5ef2aSThomas Huth break; 480fcf5ef2aSThomas Huth } 481fcf5ef2aSThomas Huth 482fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 483fcf5ef2aSThomas Huth carry = tcg_temp_new(); 484fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 485fcf5ef2aSThomas Huth #else 486fcf5ef2aSThomas Huth carry = carry_32; 487fcf5ef2aSThomas Huth #endif 488fcf5ef2aSThomas Huth 489fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 490fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, dst, carry); 491fcf5ef2aSThomas Huth 492fcf5ef2aSThomas Huth tcg_temp_free_i32(carry_32); 493fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 494fcf5ef2aSThomas Huth tcg_temp_free(carry); 495fcf5ef2aSThomas Huth #endif 496fcf5ef2aSThomas Huth 497fcf5ef2aSThomas Huth add_done: 498fcf5ef2aSThomas Huth if (update_cc) { 499fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 500fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 501fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 502fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX); 503fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADDX; 504fcf5ef2aSThomas Huth } 505fcf5ef2aSThomas Huth } 506fcf5ef2aSThomas Huth 507fcf5ef2aSThomas Huth static inline void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 508fcf5ef2aSThomas Huth { 509fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 510fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 511fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 512fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 513fcf5ef2aSThomas Huth } 514fcf5ef2aSThomas Huth 515fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 516fcf5ef2aSThomas Huth TCGv src2, int update_cc) 517fcf5ef2aSThomas Huth { 518fcf5ef2aSThomas Huth TCGv_i32 carry_32; 519fcf5ef2aSThomas Huth TCGv carry; 520fcf5ef2aSThomas Huth 521fcf5ef2aSThomas Huth switch (dc->cc_op) { 522fcf5ef2aSThomas Huth case CC_OP_DIV: 523fcf5ef2aSThomas Huth case CC_OP_LOGIC: 524fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 525fcf5ef2aSThomas Huth if (update_cc) { 526fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 527fcf5ef2aSThomas Huth } else { 528fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 529fcf5ef2aSThomas Huth } 530fcf5ef2aSThomas Huth return; 531fcf5ef2aSThomas Huth 532fcf5ef2aSThomas Huth case CC_OP_ADD: 533fcf5ef2aSThomas Huth case CC_OP_TADD: 534fcf5ef2aSThomas Huth case CC_OP_TADDTV: 535fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 536fcf5ef2aSThomas Huth break; 537fcf5ef2aSThomas Huth 538fcf5ef2aSThomas Huth case CC_OP_SUB: 539fcf5ef2aSThomas Huth case CC_OP_TSUB: 540fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 541fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 542fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 543fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 544fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 545fcf5ef2aSThomas Huth generated the carry in the first place. */ 546fcf5ef2aSThomas Huth carry = tcg_temp_new(); 547fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 548fcf5ef2aSThomas Huth tcg_temp_free(carry); 549fcf5ef2aSThomas Huth goto sub_done; 550fcf5ef2aSThomas Huth } 551fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 552fcf5ef2aSThomas Huth break; 553fcf5ef2aSThomas Huth 554fcf5ef2aSThomas Huth default: 555fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 556fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 557fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 558fcf5ef2aSThomas Huth break; 559fcf5ef2aSThomas Huth } 560fcf5ef2aSThomas Huth 561fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 562fcf5ef2aSThomas Huth carry = tcg_temp_new(); 563fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 564fcf5ef2aSThomas Huth #else 565fcf5ef2aSThomas Huth carry = carry_32; 566fcf5ef2aSThomas Huth #endif 567fcf5ef2aSThomas Huth 568fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 569fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 570fcf5ef2aSThomas Huth 571fcf5ef2aSThomas Huth tcg_temp_free_i32(carry_32); 572fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 573fcf5ef2aSThomas Huth tcg_temp_free(carry); 574fcf5ef2aSThomas Huth #endif 575fcf5ef2aSThomas Huth 576fcf5ef2aSThomas Huth sub_done: 577fcf5ef2aSThomas Huth if (update_cc) { 578fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 579fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 580fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 581fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 582fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 583fcf5ef2aSThomas Huth } 584fcf5ef2aSThomas Huth } 585fcf5ef2aSThomas Huth 586fcf5ef2aSThomas Huth static inline void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 587fcf5ef2aSThomas Huth { 588fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 589fcf5ef2aSThomas Huth 590fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 591fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 592fcf5ef2aSThomas Huth 593fcf5ef2aSThomas Huth /* old op: 594fcf5ef2aSThomas Huth if (!(env->y & 1)) 595fcf5ef2aSThomas Huth T1 = 0; 596fcf5ef2aSThomas Huth */ 597fcf5ef2aSThomas Huth zero = tcg_const_tl(0); 598fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 599fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 600fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 601fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 602fcf5ef2aSThomas Huth zero, cpu_cc_src2); 603fcf5ef2aSThomas Huth tcg_temp_free(zero); 604fcf5ef2aSThomas Huth 605fcf5ef2aSThomas Huth // b2 = T0 & 1; 606fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6070b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 60808d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 609fcf5ef2aSThomas Huth 610fcf5ef2aSThomas Huth // b1 = N ^ V; 611fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 612fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 613fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 614fcf5ef2aSThomas Huth tcg_temp_free(r_temp); 615fcf5ef2aSThomas Huth 616fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 617fcf5ef2aSThomas Huth // src1 = T0; 618fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 619fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 620fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 621fcf5ef2aSThomas Huth tcg_temp_free(t0); 622fcf5ef2aSThomas Huth 623fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 624fcf5ef2aSThomas Huth 625fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 626fcf5ef2aSThomas Huth } 627fcf5ef2aSThomas Huth 628fcf5ef2aSThomas Huth static inline void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 629fcf5ef2aSThomas Huth { 630fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 631fcf5ef2aSThomas Huth if (sign_ext) { 632fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 633fcf5ef2aSThomas Huth } else { 634fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 635fcf5ef2aSThomas Huth } 636fcf5ef2aSThomas Huth #else 637fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 638fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 639fcf5ef2aSThomas Huth 640fcf5ef2aSThomas Huth if (sign_ext) { 641fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 642fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 643fcf5ef2aSThomas Huth } else { 644fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 645fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 646fcf5ef2aSThomas Huth } 647fcf5ef2aSThomas Huth 648fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 649fcf5ef2aSThomas Huth tcg_temp_free(t0); 650fcf5ef2aSThomas Huth tcg_temp_free(t1); 651fcf5ef2aSThomas Huth 652fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 653fcf5ef2aSThomas Huth #endif 654fcf5ef2aSThomas Huth } 655fcf5ef2aSThomas Huth 656fcf5ef2aSThomas Huth static inline void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 657fcf5ef2aSThomas Huth { 658fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 659fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 660fcf5ef2aSThomas Huth } 661fcf5ef2aSThomas Huth 662fcf5ef2aSThomas Huth static inline void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 663fcf5ef2aSThomas Huth { 664fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 665fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 666fcf5ef2aSThomas Huth } 667fcf5ef2aSThomas Huth 668fcf5ef2aSThomas Huth // 1 669fcf5ef2aSThomas Huth static inline void gen_op_eval_ba(TCGv dst) 670fcf5ef2aSThomas Huth { 671fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 672fcf5ef2aSThomas Huth } 673fcf5ef2aSThomas Huth 674fcf5ef2aSThomas Huth // Z 675fcf5ef2aSThomas Huth static inline void gen_op_eval_be(TCGv dst, TCGv_i32 src) 676fcf5ef2aSThomas Huth { 677fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 678fcf5ef2aSThomas Huth } 679fcf5ef2aSThomas Huth 680fcf5ef2aSThomas Huth // Z | (N ^ V) 681fcf5ef2aSThomas Huth static inline void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 682fcf5ef2aSThomas Huth { 683fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 684fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 685fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 686fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 687fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 688fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 689fcf5ef2aSThomas Huth tcg_temp_free(t0); 690fcf5ef2aSThomas Huth } 691fcf5ef2aSThomas Huth 692fcf5ef2aSThomas Huth // N ^ V 693fcf5ef2aSThomas Huth static inline void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 694fcf5ef2aSThomas Huth { 695fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 696fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 697fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 698fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 699fcf5ef2aSThomas Huth tcg_temp_free(t0); 700fcf5ef2aSThomas Huth } 701fcf5ef2aSThomas Huth 702fcf5ef2aSThomas Huth // C | Z 703fcf5ef2aSThomas Huth static inline void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 704fcf5ef2aSThomas Huth { 705fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 706fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 707fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 708fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 709fcf5ef2aSThomas Huth tcg_temp_free(t0); 710fcf5ef2aSThomas Huth } 711fcf5ef2aSThomas Huth 712fcf5ef2aSThomas Huth // C 713fcf5ef2aSThomas Huth static inline void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 714fcf5ef2aSThomas Huth { 715fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 716fcf5ef2aSThomas Huth } 717fcf5ef2aSThomas Huth 718fcf5ef2aSThomas Huth // V 719fcf5ef2aSThomas Huth static inline void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 720fcf5ef2aSThomas Huth { 721fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 722fcf5ef2aSThomas Huth } 723fcf5ef2aSThomas Huth 724fcf5ef2aSThomas Huth // 0 725fcf5ef2aSThomas Huth static inline void gen_op_eval_bn(TCGv dst) 726fcf5ef2aSThomas Huth { 727fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 728fcf5ef2aSThomas Huth } 729fcf5ef2aSThomas Huth 730fcf5ef2aSThomas Huth // N 731fcf5ef2aSThomas Huth static inline void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 732fcf5ef2aSThomas Huth { 733fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 734fcf5ef2aSThomas Huth } 735fcf5ef2aSThomas Huth 736fcf5ef2aSThomas Huth // !Z 737fcf5ef2aSThomas Huth static inline void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 738fcf5ef2aSThomas Huth { 739fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 740fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 741fcf5ef2aSThomas Huth } 742fcf5ef2aSThomas Huth 743fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 744fcf5ef2aSThomas Huth static inline void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 745fcf5ef2aSThomas Huth { 746fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 747fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 748fcf5ef2aSThomas Huth } 749fcf5ef2aSThomas Huth 750fcf5ef2aSThomas Huth // !(N ^ V) 751fcf5ef2aSThomas Huth static inline void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 752fcf5ef2aSThomas Huth { 753fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 754fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 755fcf5ef2aSThomas Huth } 756fcf5ef2aSThomas Huth 757fcf5ef2aSThomas Huth // !(C | Z) 758fcf5ef2aSThomas Huth static inline void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 759fcf5ef2aSThomas Huth { 760fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 761fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 762fcf5ef2aSThomas Huth } 763fcf5ef2aSThomas Huth 764fcf5ef2aSThomas Huth // !C 765fcf5ef2aSThomas Huth static inline void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 766fcf5ef2aSThomas Huth { 767fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 768fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 769fcf5ef2aSThomas Huth } 770fcf5ef2aSThomas Huth 771fcf5ef2aSThomas Huth // !N 772fcf5ef2aSThomas Huth static inline void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 773fcf5ef2aSThomas Huth { 774fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 775fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 776fcf5ef2aSThomas Huth } 777fcf5ef2aSThomas Huth 778fcf5ef2aSThomas Huth // !V 779fcf5ef2aSThomas Huth static inline void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 780fcf5ef2aSThomas Huth { 781fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 782fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 783fcf5ef2aSThomas Huth } 784fcf5ef2aSThomas Huth 785fcf5ef2aSThomas Huth /* 786fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 787fcf5ef2aSThomas Huth 0 = 788fcf5ef2aSThomas Huth 1 < 789fcf5ef2aSThomas Huth 2 > 790fcf5ef2aSThomas Huth 3 unordered 791fcf5ef2aSThomas Huth */ 792fcf5ef2aSThomas Huth static inline void gen_mov_reg_FCC0(TCGv reg, TCGv src, 793fcf5ef2aSThomas Huth unsigned int fcc_offset) 794fcf5ef2aSThomas Huth { 795fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 796fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 797fcf5ef2aSThomas Huth } 798fcf5ef2aSThomas Huth 799fcf5ef2aSThomas Huth static inline void gen_mov_reg_FCC1(TCGv reg, TCGv src, 800fcf5ef2aSThomas Huth unsigned int fcc_offset) 801fcf5ef2aSThomas Huth { 802fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 803fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 804fcf5ef2aSThomas Huth } 805fcf5ef2aSThomas Huth 806fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 807fcf5ef2aSThomas Huth static inline void gen_op_eval_fbne(TCGv dst, TCGv src, 808fcf5ef2aSThomas Huth unsigned int fcc_offset) 809fcf5ef2aSThomas Huth { 810fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 811fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 812fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 813fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 814fcf5ef2aSThomas Huth tcg_temp_free(t0); 815fcf5ef2aSThomas Huth } 816fcf5ef2aSThomas Huth 817fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 818fcf5ef2aSThomas Huth static inline void gen_op_eval_fblg(TCGv dst, TCGv src, 819fcf5ef2aSThomas Huth unsigned int fcc_offset) 820fcf5ef2aSThomas Huth { 821fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 822fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 823fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 824fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 825fcf5ef2aSThomas Huth tcg_temp_free(t0); 826fcf5ef2aSThomas Huth } 827fcf5ef2aSThomas Huth 828fcf5ef2aSThomas Huth // 1 or 3: FCC0 829fcf5ef2aSThomas Huth static inline void gen_op_eval_fbul(TCGv dst, TCGv src, 830fcf5ef2aSThomas Huth unsigned int fcc_offset) 831fcf5ef2aSThomas Huth { 832fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 833fcf5ef2aSThomas Huth } 834fcf5ef2aSThomas Huth 835fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 836fcf5ef2aSThomas Huth static inline void gen_op_eval_fbl(TCGv dst, TCGv src, 837fcf5ef2aSThomas Huth unsigned int fcc_offset) 838fcf5ef2aSThomas Huth { 839fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 840fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 841fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 842fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 843fcf5ef2aSThomas Huth tcg_temp_free(t0); 844fcf5ef2aSThomas Huth } 845fcf5ef2aSThomas Huth 846fcf5ef2aSThomas Huth // 2 or 3: FCC1 847fcf5ef2aSThomas Huth static inline void gen_op_eval_fbug(TCGv dst, TCGv src, 848fcf5ef2aSThomas Huth unsigned int fcc_offset) 849fcf5ef2aSThomas Huth { 850fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 851fcf5ef2aSThomas Huth } 852fcf5ef2aSThomas Huth 853fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 854fcf5ef2aSThomas Huth static inline void gen_op_eval_fbg(TCGv dst, TCGv src, 855fcf5ef2aSThomas Huth unsigned int fcc_offset) 856fcf5ef2aSThomas Huth { 857fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 858fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 859fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 860fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 861fcf5ef2aSThomas Huth tcg_temp_free(t0); 862fcf5ef2aSThomas Huth } 863fcf5ef2aSThomas Huth 864fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 865fcf5ef2aSThomas Huth static inline void gen_op_eval_fbu(TCGv dst, TCGv src, 866fcf5ef2aSThomas Huth unsigned int fcc_offset) 867fcf5ef2aSThomas Huth { 868fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 869fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 870fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 871fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 872fcf5ef2aSThomas Huth tcg_temp_free(t0); 873fcf5ef2aSThomas Huth } 874fcf5ef2aSThomas Huth 875fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 876fcf5ef2aSThomas Huth static inline void gen_op_eval_fbe(TCGv dst, TCGv src, 877fcf5ef2aSThomas Huth unsigned int fcc_offset) 878fcf5ef2aSThomas Huth { 879fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 880fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 881fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 882fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 883fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 884fcf5ef2aSThomas Huth tcg_temp_free(t0); 885fcf5ef2aSThomas Huth } 886fcf5ef2aSThomas Huth 887fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 888fcf5ef2aSThomas Huth static inline void gen_op_eval_fbue(TCGv dst, TCGv src, 889fcf5ef2aSThomas Huth unsigned int fcc_offset) 890fcf5ef2aSThomas Huth { 891fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 892fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 893fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 894fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 895fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 896fcf5ef2aSThomas Huth tcg_temp_free(t0); 897fcf5ef2aSThomas Huth } 898fcf5ef2aSThomas Huth 899fcf5ef2aSThomas Huth // 0 or 2: !FCC0 900fcf5ef2aSThomas Huth static inline void gen_op_eval_fbge(TCGv dst, TCGv src, 901fcf5ef2aSThomas Huth unsigned int fcc_offset) 902fcf5ef2aSThomas Huth { 903fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 904fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 905fcf5ef2aSThomas Huth } 906fcf5ef2aSThomas Huth 907fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 908fcf5ef2aSThomas Huth static inline void gen_op_eval_fbuge(TCGv dst, TCGv src, 909fcf5ef2aSThomas Huth unsigned int fcc_offset) 910fcf5ef2aSThomas Huth { 911fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 912fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 913fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 914fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 915fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 916fcf5ef2aSThomas Huth tcg_temp_free(t0); 917fcf5ef2aSThomas Huth } 918fcf5ef2aSThomas Huth 919fcf5ef2aSThomas Huth // 0 or 1: !FCC1 920fcf5ef2aSThomas Huth static inline void gen_op_eval_fble(TCGv dst, TCGv src, 921fcf5ef2aSThomas Huth unsigned int fcc_offset) 922fcf5ef2aSThomas Huth { 923fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 924fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 925fcf5ef2aSThomas Huth } 926fcf5ef2aSThomas Huth 927fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 928fcf5ef2aSThomas Huth static inline void gen_op_eval_fbule(TCGv dst, TCGv src, 929fcf5ef2aSThomas Huth unsigned int fcc_offset) 930fcf5ef2aSThomas Huth { 931fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 932fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 933fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 934fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 935fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 936fcf5ef2aSThomas Huth tcg_temp_free(t0); 937fcf5ef2aSThomas Huth } 938fcf5ef2aSThomas Huth 939fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 940fcf5ef2aSThomas Huth static inline void gen_op_eval_fbo(TCGv dst, TCGv src, 941fcf5ef2aSThomas Huth unsigned int fcc_offset) 942fcf5ef2aSThomas Huth { 943fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 944fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 945fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 946fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 947fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 948fcf5ef2aSThomas Huth tcg_temp_free(t0); 949fcf5ef2aSThomas Huth } 950fcf5ef2aSThomas Huth 951fcf5ef2aSThomas Huth static inline void gen_branch2(DisasContext *dc, target_ulong pc1, 952fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 953fcf5ef2aSThomas Huth { 954fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 955fcf5ef2aSThomas Huth 956fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 957fcf5ef2aSThomas Huth 958fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 959fcf5ef2aSThomas Huth 960fcf5ef2aSThomas Huth gen_set_label(l1); 961fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 962fcf5ef2aSThomas Huth } 963fcf5ef2aSThomas Huth 964fcf5ef2aSThomas Huth static void gen_branch_a(DisasContext *dc, target_ulong pc1) 965fcf5ef2aSThomas Huth { 966fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 967fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 968fcf5ef2aSThomas Huth 969fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cond, 0, l1); 970fcf5ef2aSThomas Huth 971fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, npc, pc1); 972fcf5ef2aSThomas Huth 973fcf5ef2aSThomas Huth gen_set_label(l1); 974fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, npc + 4, npc + 8); 975fcf5ef2aSThomas Huth 976af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 977fcf5ef2aSThomas Huth } 978fcf5ef2aSThomas Huth 979fcf5ef2aSThomas Huth static void gen_branch_n(DisasContext *dc, target_ulong pc1) 980fcf5ef2aSThomas Huth { 981fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 982fcf5ef2aSThomas Huth 983fcf5ef2aSThomas Huth if (likely(npc != DYNAMIC_PC)) { 984fcf5ef2aSThomas Huth dc->pc = npc; 985fcf5ef2aSThomas Huth dc->jump_pc[0] = pc1; 986fcf5ef2aSThomas Huth dc->jump_pc[1] = npc + 4; 987fcf5ef2aSThomas Huth dc->npc = JUMP_PC; 988fcf5ef2aSThomas Huth } else { 989fcf5ef2aSThomas Huth TCGv t, z; 990fcf5ef2aSThomas Huth 991fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 992fcf5ef2aSThomas Huth 993fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 994fcf5ef2aSThomas Huth t = tcg_const_tl(pc1); 995fcf5ef2aSThomas Huth z = tcg_const_tl(0); 996fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, z, t, cpu_npc); 997fcf5ef2aSThomas Huth tcg_temp_free(t); 998fcf5ef2aSThomas Huth tcg_temp_free(z); 999fcf5ef2aSThomas Huth 1000fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1001fcf5ef2aSThomas Huth } 1002fcf5ef2aSThomas Huth } 1003fcf5ef2aSThomas Huth 1004fcf5ef2aSThomas Huth static inline void gen_generic_branch(DisasContext *dc) 1005fcf5ef2aSThomas Huth { 1006fcf5ef2aSThomas Huth TCGv npc0 = tcg_const_tl(dc->jump_pc[0]); 1007fcf5ef2aSThomas Huth TCGv npc1 = tcg_const_tl(dc->jump_pc[1]); 1008fcf5ef2aSThomas Huth TCGv zero = tcg_const_tl(0); 1009fcf5ef2aSThomas Huth 1010fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1011fcf5ef2aSThomas Huth 1012fcf5ef2aSThomas Huth tcg_temp_free(npc0); 1013fcf5ef2aSThomas Huth tcg_temp_free(npc1); 1014fcf5ef2aSThomas Huth tcg_temp_free(zero); 1015fcf5ef2aSThomas Huth } 1016fcf5ef2aSThomas Huth 1017fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1018fcf5ef2aSThomas Huth have been set for a jump */ 1019fcf5ef2aSThomas Huth static inline void flush_cond(DisasContext *dc) 1020fcf5ef2aSThomas Huth { 1021fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1022fcf5ef2aSThomas Huth gen_generic_branch(dc); 1023fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1024fcf5ef2aSThomas Huth } 1025fcf5ef2aSThomas Huth } 1026fcf5ef2aSThomas Huth 1027fcf5ef2aSThomas Huth static inline void save_npc(DisasContext *dc) 1028fcf5ef2aSThomas Huth { 1029fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1030fcf5ef2aSThomas Huth gen_generic_branch(dc); 1031fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1032fcf5ef2aSThomas Huth } else if (dc->npc != DYNAMIC_PC) { 1033fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1034fcf5ef2aSThomas Huth } 1035fcf5ef2aSThomas Huth } 1036fcf5ef2aSThomas Huth 1037fcf5ef2aSThomas Huth static inline void update_psr(DisasContext *dc) 1038fcf5ef2aSThomas Huth { 1039fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1040fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1041fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 1042fcf5ef2aSThomas Huth } 1043fcf5ef2aSThomas Huth } 1044fcf5ef2aSThomas Huth 1045fcf5ef2aSThomas Huth static inline void save_state(DisasContext *dc) 1046fcf5ef2aSThomas Huth { 1047fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1048fcf5ef2aSThomas Huth save_npc(dc); 1049fcf5ef2aSThomas Huth } 1050fcf5ef2aSThomas Huth 1051fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1052fcf5ef2aSThomas Huth { 1053fcf5ef2aSThomas Huth TCGv_i32 t; 1054fcf5ef2aSThomas Huth 1055fcf5ef2aSThomas Huth save_state(dc); 1056fcf5ef2aSThomas Huth t = tcg_const_i32(which); 1057fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, t); 1058fcf5ef2aSThomas Huth tcg_temp_free_i32(t); 1059af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1060fcf5ef2aSThomas Huth } 1061fcf5ef2aSThomas Huth 1062fcf5ef2aSThomas Huth static void gen_check_align(TCGv addr, int mask) 1063fcf5ef2aSThomas Huth { 1064fcf5ef2aSThomas Huth TCGv_i32 r_mask = tcg_const_i32(mask); 1065fcf5ef2aSThomas Huth gen_helper_check_align(cpu_env, addr, r_mask); 1066fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mask); 1067fcf5ef2aSThomas Huth } 1068fcf5ef2aSThomas Huth 1069fcf5ef2aSThomas Huth static inline void gen_mov_pc_npc(DisasContext *dc) 1070fcf5ef2aSThomas Huth { 1071fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1072fcf5ef2aSThomas Huth gen_generic_branch(dc); 1073fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1074fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1075fcf5ef2aSThomas Huth } else if (dc->npc == DYNAMIC_PC) { 1076fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1077fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1078fcf5ef2aSThomas Huth } else { 1079fcf5ef2aSThomas Huth dc->pc = dc->npc; 1080fcf5ef2aSThomas Huth } 1081fcf5ef2aSThomas Huth } 1082fcf5ef2aSThomas Huth 1083fcf5ef2aSThomas Huth static inline void gen_op_next_insn(void) 1084fcf5ef2aSThomas Huth { 1085fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1086fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1087fcf5ef2aSThomas Huth } 1088fcf5ef2aSThomas Huth 1089fcf5ef2aSThomas Huth static void free_compare(DisasCompare *cmp) 1090fcf5ef2aSThomas Huth { 1091fcf5ef2aSThomas Huth if (!cmp->g1) { 1092fcf5ef2aSThomas Huth tcg_temp_free(cmp->c1); 1093fcf5ef2aSThomas Huth } 1094fcf5ef2aSThomas Huth if (!cmp->g2) { 1095fcf5ef2aSThomas Huth tcg_temp_free(cmp->c2); 1096fcf5ef2aSThomas Huth } 1097fcf5ef2aSThomas Huth } 1098fcf5ef2aSThomas Huth 1099fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1100fcf5ef2aSThomas Huth DisasContext *dc) 1101fcf5ef2aSThomas Huth { 1102fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1103fcf5ef2aSThomas Huth TCG_COND_NEVER, 1104fcf5ef2aSThomas Huth TCG_COND_EQ, 1105fcf5ef2aSThomas Huth TCG_COND_LE, 1106fcf5ef2aSThomas Huth TCG_COND_LT, 1107fcf5ef2aSThomas Huth TCG_COND_LEU, 1108fcf5ef2aSThomas Huth TCG_COND_LTU, 1109fcf5ef2aSThomas Huth -1, /* neg */ 1110fcf5ef2aSThomas Huth -1, /* overflow */ 1111fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1112fcf5ef2aSThomas Huth TCG_COND_NE, 1113fcf5ef2aSThomas Huth TCG_COND_GT, 1114fcf5ef2aSThomas Huth TCG_COND_GE, 1115fcf5ef2aSThomas Huth TCG_COND_GTU, 1116fcf5ef2aSThomas Huth TCG_COND_GEU, 1117fcf5ef2aSThomas Huth -1, /* pos */ 1118fcf5ef2aSThomas Huth -1, /* no overflow */ 1119fcf5ef2aSThomas Huth }; 1120fcf5ef2aSThomas Huth 1121fcf5ef2aSThomas Huth static int logic_cond[16] = { 1122fcf5ef2aSThomas Huth TCG_COND_NEVER, 1123fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1124fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1125fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1126fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1127fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1128fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1129fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1130fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1131fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1132fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1133fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1134fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1135fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1136fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1137fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1138fcf5ef2aSThomas Huth }; 1139fcf5ef2aSThomas Huth 1140fcf5ef2aSThomas Huth TCGv_i32 r_src; 1141fcf5ef2aSThomas Huth TCGv r_dst; 1142fcf5ef2aSThomas Huth 1143fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1144fcf5ef2aSThomas Huth if (xcc) { 1145fcf5ef2aSThomas Huth r_src = cpu_xcc; 1146fcf5ef2aSThomas Huth } else { 1147fcf5ef2aSThomas Huth r_src = cpu_psr; 1148fcf5ef2aSThomas Huth } 1149fcf5ef2aSThomas Huth #else 1150fcf5ef2aSThomas Huth r_src = cpu_psr; 1151fcf5ef2aSThomas Huth #endif 1152fcf5ef2aSThomas Huth 1153fcf5ef2aSThomas Huth switch (dc->cc_op) { 1154fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1155fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1156fcf5ef2aSThomas Huth do_compare_dst_0: 1157fcf5ef2aSThomas Huth cmp->is_bool = false; 1158fcf5ef2aSThomas Huth cmp->g2 = false; 1159fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1160fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1161fcf5ef2aSThomas Huth if (!xcc) { 1162fcf5ef2aSThomas Huth cmp->g1 = false; 1163fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1164fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1165fcf5ef2aSThomas Huth break; 1166fcf5ef2aSThomas Huth } 1167fcf5ef2aSThomas Huth #endif 1168fcf5ef2aSThomas Huth cmp->g1 = true; 1169fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1170fcf5ef2aSThomas Huth break; 1171fcf5ef2aSThomas Huth 1172fcf5ef2aSThomas Huth case CC_OP_SUB: 1173fcf5ef2aSThomas Huth switch (cond) { 1174fcf5ef2aSThomas Huth case 6: /* neg */ 1175fcf5ef2aSThomas Huth case 14: /* pos */ 1176fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1177fcf5ef2aSThomas Huth goto do_compare_dst_0; 1178fcf5ef2aSThomas Huth 1179fcf5ef2aSThomas Huth case 7: /* overflow */ 1180fcf5ef2aSThomas Huth case 15: /* !overflow */ 1181fcf5ef2aSThomas Huth goto do_dynamic; 1182fcf5ef2aSThomas Huth 1183fcf5ef2aSThomas Huth default: 1184fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1185fcf5ef2aSThomas Huth cmp->is_bool = false; 1186fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1187fcf5ef2aSThomas Huth if (!xcc) { 1188fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1189fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1190fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = false; 1191fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1192fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1193fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1194fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1195fcf5ef2aSThomas Huth break; 1196fcf5ef2aSThomas Huth } 1197fcf5ef2aSThomas Huth #endif 1198fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = true; 1199fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1200fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1201fcf5ef2aSThomas Huth break; 1202fcf5ef2aSThomas Huth } 1203fcf5ef2aSThomas Huth break; 1204fcf5ef2aSThomas Huth 1205fcf5ef2aSThomas Huth default: 1206fcf5ef2aSThomas Huth do_dynamic: 1207fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 1208fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1209fcf5ef2aSThomas Huth /* FALLTHRU */ 1210fcf5ef2aSThomas Huth 1211fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1212fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1213fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1214fcf5ef2aSThomas Huth cmp->is_bool = true; 1215fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = false; 1216fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 1217fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1218fcf5ef2aSThomas Huth 1219fcf5ef2aSThomas Huth switch (cond) { 1220fcf5ef2aSThomas Huth case 0x0: 1221fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1222fcf5ef2aSThomas Huth break; 1223fcf5ef2aSThomas Huth case 0x1: 1224fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1225fcf5ef2aSThomas Huth break; 1226fcf5ef2aSThomas Huth case 0x2: 1227fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1228fcf5ef2aSThomas Huth break; 1229fcf5ef2aSThomas Huth case 0x3: 1230fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1231fcf5ef2aSThomas Huth break; 1232fcf5ef2aSThomas Huth case 0x4: 1233fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1234fcf5ef2aSThomas Huth break; 1235fcf5ef2aSThomas Huth case 0x5: 1236fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1237fcf5ef2aSThomas Huth break; 1238fcf5ef2aSThomas Huth case 0x6: 1239fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1240fcf5ef2aSThomas Huth break; 1241fcf5ef2aSThomas Huth case 0x7: 1242fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1243fcf5ef2aSThomas Huth break; 1244fcf5ef2aSThomas Huth case 0x8: 1245fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1246fcf5ef2aSThomas Huth break; 1247fcf5ef2aSThomas Huth case 0x9: 1248fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1249fcf5ef2aSThomas Huth break; 1250fcf5ef2aSThomas Huth case 0xa: 1251fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1252fcf5ef2aSThomas Huth break; 1253fcf5ef2aSThomas Huth case 0xb: 1254fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1255fcf5ef2aSThomas Huth break; 1256fcf5ef2aSThomas Huth case 0xc: 1257fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1258fcf5ef2aSThomas Huth break; 1259fcf5ef2aSThomas Huth case 0xd: 1260fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1261fcf5ef2aSThomas Huth break; 1262fcf5ef2aSThomas Huth case 0xe: 1263fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1264fcf5ef2aSThomas Huth break; 1265fcf5ef2aSThomas Huth case 0xf: 1266fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1267fcf5ef2aSThomas Huth break; 1268fcf5ef2aSThomas Huth } 1269fcf5ef2aSThomas Huth break; 1270fcf5ef2aSThomas Huth } 1271fcf5ef2aSThomas Huth } 1272fcf5ef2aSThomas Huth 1273fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1274fcf5ef2aSThomas Huth { 1275fcf5ef2aSThomas Huth unsigned int offset; 1276fcf5ef2aSThomas Huth TCGv r_dst; 1277fcf5ef2aSThomas Huth 1278fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1279fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1280fcf5ef2aSThomas Huth cmp->is_bool = true; 1281fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = false; 1282fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 1283fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1284fcf5ef2aSThomas Huth 1285fcf5ef2aSThomas Huth switch (cc) { 1286fcf5ef2aSThomas Huth default: 1287fcf5ef2aSThomas Huth case 0x0: 1288fcf5ef2aSThomas Huth offset = 0; 1289fcf5ef2aSThomas Huth break; 1290fcf5ef2aSThomas Huth case 0x1: 1291fcf5ef2aSThomas Huth offset = 32 - 10; 1292fcf5ef2aSThomas Huth break; 1293fcf5ef2aSThomas Huth case 0x2: 1294fcf5ef2aSThomas Huth offset = 34 - 10; 1295fcf5ef2aSThomas Huth break; 1296fcf5ef2aSThomas Huth case 0x3: 1297fcf5ef2aSThomas Huth offset = 36 - 10; 1298fcf5ef2aSThomas Huth break; 1299fcf5ef2aSThomas Huth } 1300fcf5ef2aSThomas Huth 1301fcf5ef2aSThomas Huth switch (cond) { 1302fcf5ef2aSThomas Huth case 0x0: 1303fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1304fcf5ef2aSThomas Huth break; 1305fcf5ef2aSThomas Huth case 0x1: 1306fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1307fcf5ef2aSThomas Huth break; 1308fcf5ef2aSThomas Huth case 0x2: 1309fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1310fcf5ef2aSThomas Huth break; 1311fcf5ef2aSThomas Huth case 0x3: 1312fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1313fcf5ef2aSThomas Huth break; 1314fcf5ef2aSThomas Huth case 0x4: 1315fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1316fcf5ef2aSThomas Huth break; 1317fcf5ef2aSThomas Huth case 0x5: 1318fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1319fcf5ef2aSThomas Huth break; 1320fcf5ef2aSThomas Huth case 0x6: 1321fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1322fcf5ef2aSThomas Huth break; 1323fcf5ef2aSThomas Huth case 0x7: 1324fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1325fcf5ef2aSThomas Huth break; 1326fcf5ef2aSThomas Huth case 0x8: 1327fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1328fcf5ef2aSThomas Huth break; 1329fcf5ef2aSThomas Huth case 0x9: 1330fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1331fcf5ef2aSThomas Huth break; 1332fcf5ef2aSThomas Huth case 0xa: 1333fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1334fcf5ef2aSThomas Huth break; 1335fcf5ef2aSThomas Huth case 0xb: 1336fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1337fcf5ef2aSThomas Huth break; 1338fcf5ef2aSThomas Huth case 0xc: 1339fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1340fcf5ef2aSThomas Huth break; 1341fcf5ef2aSThomas Huth case 0xd: 1342fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1343fcf5ef2aSThomas Huth break; 1344fcf5ef2aSThomas Huth case 0xe: 1345fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1346fcf5ef2aSThomas Huth break; 1347fcf5ef2aSThomas Huth case 0xf: 1348fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1349fcf5ef2aSThomas Huth break; 1350fcf5ef2aSThomas Huth } 1351fcf5ef2aSThomas Huth } 1352fcf5ef2aSThomas Huth 1353fcf5ef2aSThomas Huth static void gen_cond(TCGv r_dst, unsigned int cc, unsigned int cond, 1354fcf5ef2aSThomas Huth DisasContext *dc) 1355fcf5ef2aSThomas Huth { 1356fcf5ef2aSThomas Huth DisasCompare cmp; 1357fcf5ef2aSThomas Huth gen_compare(&cmp, cc, cond, dc); 1358fcf5ef2aSThomas Huth 1359fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1360fcf5ef2aSThomas Huth if (cmp.is_bool) { 1361fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1362fcf5ef2aSThomas Huth } else { 1363fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1364fcf5ef2aSThomas Huth } 1365fcf5ef2aSThomas Huth 1366fcf5ef2aSThomas Huth free_compare(&cmp); 1367fcf5ef2aSThomas Huth } 1368fcf5ef2aSThomas Huth 1369fcf5ef2aSThomas Huth static void gen_fcond(TCGv r_dst, unsigned int cc, unsigned int cond) 1370fcf5ef2aSThomas Huth { 1371fcf5ef2aSThomas Huth DisasCompare cmp; 1372fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 1373fcf5ef2aSThomas Huth 1374fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1375fcf5ef2aSThomas Huth if (cmp.is_bool) { 1376fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1377fcf5ef2aSThomas Huth } else { 1378fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1379fcf5ef2aSThomas Huth } 1380fcf5ef2aSThomas Huth 1381fcf5ef2aSThomas Huth free_compare(&cmp); 1382fcf5ef2aSThomas Huth } 1383fcf5ef2aSThomas Huth 1384fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1385fcf5ef2aSThomas Huth // Inverted logic 1386fcf5ef2aSThomas Huth static const int gen_tcg_cond_reg[8] = { 1387fcf5ef2aSThomas Huth -1, 1388fcf5ef2aSThomas Huth TCG_COND_NE, 1389fcf5ef2aSThomas Huth TCG_COND_GT, 1390fcf5ef2aSThomas Huth TCG_COND_GE, 1391fcf5ef2aSThomas Huth -1, 1392fcf5ef2aSThomas Huth TCG_COND_EQ, 1393fcf5ef2aSThomas Huth TCG_COND_LE, 1394fcf5ef2aSThomas Huth TCG_COND_LT, 1395fcf5ef2aSThomas Huth }; 1396fcf5ef2aSThomas Huth 1397fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1398fcf5ef2aSThomas Huth { 1399fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1400fcf5ef2aSThomas Huth cmp->is_bool = false; 1401fcf5ef2aSThomas Huth cmp->g1 = true; 1402fcf5ef2aSThomas Huth cmp->g2 = false; 1403fcf5ef2aSThomas Huth cmp->c1 = r_src; 1404fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1405fcf5ef2aSThomas Huth } 1406fcf5ef2aSThomas Huth 1407fcf5ef2aSThomas Huth static inline void gen_cond_reg(TCGv r_dst, int cond, TCGv r_src) 1408fcf5ef2aSThomas Huth { 1409fcf5ef2aSThomas Huth DisasCompare cmp; 1410fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, r_src); 1411fcf5ef2aSThomas Huth 1412fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1413fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1414fcf5ef2aSThomas Huth 1415fcf5ef2aSThomas Huth free_compare(&cmp); 1416fcf5ef2aSThomas Huth } 1417fcf5ef2aSThomas Huth #endif 1418fcf5ef2aSThomas Huth 1419fcf5ef2aSThomas Huth static void do_branch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1420fcf5ef2aSThomas Huth { 1421fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1422fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1423fcf5ef2aSThomas Huth 1424fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1425fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1426fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1427fcf5ef2aSThomas Huth } 1428fcf5ef2aSThomas Huth #endif 1429fcf5ef2aSThomas Huth if (cond == 0x0) { 1430fcf5ef2aSThomas Huth /* unconditional not taken */ 1431fcf5ef2aSThomas Huth if (a) { 1432fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1433fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1434fcf5ef2aSThomas Huth } else { 1435fcf5ef2aSThomas Huth dc->pc = dc->npc; 1436fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1437fcf5ef2aSThomas Huth } 1438fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1439fcf5ef2aSThomas Huth /* unconditional taken */ 1440fcf5ef2aSThomas Huth if (a) { 1441fcf5ef2aSThomas Huth dc->pc = target; 1442fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1443fcf5ef2aSThomas Huth } else { 1444fcf5ef2aSThomas Huth dc->pc = dc->npc; 1445fcf5ef2aSThomas Huth dc->npc = target; 1446fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1447fcf5ef2aSThomas Huth } 1448fcf5ef2aSThomas Huth } else { 1449fcf5ef2aSThomas Huth flush_cond(dc); 1450fcf5ef2aSThomas Huth gen_cond(cpu_cond, cc, cond, dc); 1451fcf5ef2aSThomas Huth if (a) { 1452fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1453fcf5ef2aSThomas Huth } else { 1454fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1455fcf5ef2aSThomas Huth } 1456fcf5ef2aSThomas Huth } 1457fcf5ef2aSThomas Huth } 1458fcf5ef2aSThomas Huth 1459fcf5ef2aSThomas Huth static void do_fbranch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1460fcf5ef2aSThomas Huth { 1461fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1462fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1463fcf5ef2aSThomas Huth 1464fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1465fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1466fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1467fcf5ef2aSThomas Huth } 1468fcf5ef2aSThomas Huth #endif 1469fcf5ef2aSThomas Huth if (cond == 0x0) { 1470fcf5ef2aSThomas Huth /* unconditional not taken */ 1471fcf5ef2aSThomas Huth if (a) { 1472fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1473fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1474fcf5ef2aSThomas Huth } else { 1475fcf5ef2aSThomas Huth dc->pc = dc->npc; 1476fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1477fcf5ef2aSThomas Huth } 1478fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1479fcf5ef2aSThomas Huth /* unconditional taken */ 1480fcf5ef2aSThomas Huth if (a) { 1481fcf5ef2aSThomas Huth dc->pc = target; 1482fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1483fcf5ef2aSThomas Huth } else { 1484fcf5ef2aSThomas Huth dc->pc = dc->npc; 1485fcf5ef2aSThomas Huth dc->npc = target; 1486fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1487fcf5ef2aSThomas Huth } 1488fcf5ef2aSThomas Huth } else { 1489fcf5ef2aSThomas Huth flush_cond(dc); 1490fcf5ef2aSThomas Huth gen_fcond(cpu_cond, cc, cond); 1491fcf5ef2aSThomas Huth if (a) { 1492fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1493fcf5ef2aSThomas Huth } else { 1494fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1495fcf5ef2aSThomas Huth } 1496fcf5ef2aSThomas Huth } 1497fcf5ef2aSThomas Huth } 1498fcf5ef2aSThomas Huth 1499fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1500fcf5ef2aSThomas Huth static void do_branch_reg(DisasContext *dc, int32_t offset, uint32_t insn, 1501fcf5ef2aSThomas Huth TCGv r_reg) 1502fcf5ef2aSThomas Huth { 1503fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29)); 1504fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1505fcf5ef2aSThomas Huth 1506fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1507fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1508fcf5ef2aSThomas Huth } 1509fcf5ef2aSThomas Huth flush_cond(dc); 1510fcf5ef2aSThomas Huth gen_cond_reg(cpu_cond, cond, r_reg); 1511fcf5ef2aSThomas Huth if (a) { 1512fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1513fcf5ef2aSThomas Huth } else { 1514fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1515fcf5ef2aSThomas Huth } 1516fcf5ef2aSThomas Huth } 1517fcf5ef2aSThomas Huth 1518fcf5ef2aSThomas Huth static inline void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1519fcf5ef2aSThomas Huth { 1520fcf5ef2aSThomas Huth switch (fccno) { 1521fcf5ef2aSThomas Huth case 0: 1522fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1523fcf5ef2aSThomas Huth break; 1524fcf5ef2aSThomas Huth case 1: 1525fcf5ef2aSThomas Huth gen_helper_fcmps_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1526fcf5ef2aSThomas Huth break; 1527fcf5ef2aSThomas Huth case 2: 1528fcf5ef2aSThomas Huth gen_helper_fcmps_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1529fcf5ef2aSThomas Huth break; 1530fcf5ef2aSThomas Huth case 3: 1531fcf5ef2aSThomas Huth gen_helper_fcmps_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1532fcf5ef2aSThomas Huth break; 1533fcf5ef2aSThomas Huth } 1534fcf5ef2aSThomas Huth } 1535fcf5ef2aSThomas Huth 1536fcf5ef2aSThomas Huth static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1537fcf5ef2aSThomas Huth { 1538fcf5ef2aSThomas Huth switch (fccno) { 1539fcf5ef2aSThomas Huth case 0: 1540fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1541fcf5ef2aSThomas Huth break; 1542fcf5ef2aSThomas Huth case 1: 1543fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1544fcf5ef2aSThomas Huth break; 1545fcf5ef2aSThomas Huth case 2: 1546fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1547fcf5ef2aSThomas Huth break; 1548fcf5ef2aSThomas Huth case 3: 1549fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1550fcf5ef2aSThomas Huth break; 1551fcf5ef2aSThomas Huth } 1552fcf5ef2aSThomas Huth } 1553fcf5ef2aSThomas Huth 1554fcf5ef2aSThomas Huth static inline void gen_op_fcmpq(int fccno) 1555fcf5ef2aSThomas Huth { 1556fcf5ef2aSThomas Huth switch (fccno) { 1557fcf5ef2aSThomas Huth case 0: 1558fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1559fcf5ef2aSThomas Huth break; 1560fcf5ef2aSThomas Huth case 1: 1561fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc1(cpu_fsr, cpu_env); 1562fcf5ef2aSThomas Huth break; 1563fcf5ef2aSThomas Huth case 2: 1564fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc2(cpu_fsr, cpu_env); 1565fcf5ef2aSThomas Huth break; 1566fcf5ef2aSThomas Huth case 3: 1567fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc3(cpu_fsr, cpu_env); 1568fcf5ef2aSThomas Huth break; 1569fcf5ef2aSThomas Huth } 1570fcf5ef2aSThomas Huth } 1571fcf5ef2aSThomas Huth 1572fcf5ef2aSThomas Huth static inline void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1573fcf5ef2aSThomas Huth { 1574fcf5ef2aSThomas Huth switch (fccno) { 1575fcf5ef2aSThomas Huth case 0: 1576fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1577fcf5ef2aSThomas Huth break; 1578fcf5ef2aSThomas Huth case 1: 1579fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1580fcf5ef2aSThomas Huth break; 1581fcf5ef2aSThomas Huth case 2: 1582fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1583fcf5ef2aSThomas Huth break; 1584fcf5ef2aSThomas Huth case 3: 1585fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1586fcf5ef2aSThomas Huth break; 1587fcf5ef2aSThomas Huth } 1588fcf5ef2aSThomas Huth } 1589fcf5ef2aSThomas Huth 1590fcf5ef2aSThomas Huth static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1591fcf5ef2aSThomas Huth { 1592fcf5ef2aSThomas Huth switch (fccno) { 1593fcf5ef2aSThomas Huth case 0: 1594fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1595fcf5ef2aSThomas Huth break; 1596fcf5ef2aSThomas Huth case 1: 1597fcf5ef2aSThomas Huth gen_helper_fcmped_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1598fcf5ef2aSThomas Huth break; 1599fcf5ef2aSThomas Huth case 2: 1600fcf5ef2aSThomas Huth gen_helper_fcmped_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1601fcf5ef2aSThomas Huth break; 1602fcf5ef2aSThomas Huth case 3: 1603fcf5ef2aSThomas Huth gen_helper_fcmped_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1604fcf5ef2aSThomas Huth break; 1605fcf5ef2aSThomas Huth } 1606fcf5ef2aSThomas Huth } 1607fcf5ef2aSThomas Huth 1608fcf5ef2aSThomas Huth static inline void gen_op_fcmpeq(int fccno) 1609fcf5ef2aSThomas Huth { 1610fcf5ef2aSThomas Huth switch (fccno) { 1611fcf5ef2aSThomas Huth case 0: 1612fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1613fcf5ef2aSThomas Huth break; 1614fcf5ef2aSThomas Huth case 1: 1615fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc1(cpu_fsr, cpu_env); 1616fcf5ef2aSThomas Huth break; 1617fcf5ef2aSThomas Huth case 2: 1618fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc2(cpu_fsr, cpu_env); 1619fcf5ef2aSThomas Huth break; 1620fcf5ef2aSThomas Huth case 3: 1621fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc3(cpu_fsr, cpu_env); 1622fcf5ef2aSThomas Huth break; 1623fcf5ef2aSThomas Huth } 1624fcf5ef2aSThomas Huth } 1625fcf5ef2aSThomas Huth 1626fcf5ef2aSThomas Huth #else 1627fcf5ef2aSThomas Huth 1628fcf5ef2aSThomas Huth static inline void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1629fcf5ef2aSThomas Huth { 1630fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1631fcf5ef2aSThomas Huth } 1632fcf5ef2aSThomas Huth 1633fcf5ef2aSThomas Huth static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1634fcf5ef2aSThomas Huth { 1635fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1636fcf5ef2aSThomas Huth } 1637fcf5ef2aSThomas Huth 1638fcf5ef2aSThomas Huth static inline void gen_op_fcmpq(int fccno) 1639fcf5ef2aSThomas Huth { 1640fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1641fcf5ef2aSThomas Huth } 1642fcf5ef2aSThomas Huth 1643fcf5ef2aSThomas Huth static inline void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1644fcf5ef2aSThomas Huth { 1645fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1646fcf5ef2aSThomas Huth } 1647fcf5ef2aSThomas Huth 1648fcf5ef2aSThomas Huth static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1649fcf5ef2aSThomas Huth { 1650fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1651fcf5ef2aSThomas Huth } 1652fcf5ef2aSThomas Huth 1653fcf5ef2aSThomas Huth static inline void gen_op_fcmpeq(int fccno) 1654fcf5ef2aSThomas Huth { 1655fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1656fcf5ef2aSThomas Huth } 1657fcf5ef2aSThomas Huth #endif 1658fcf5ef2aSThomas Huth 1659fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1660fcf5ef2aSThomas Huth { 1661fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1662fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1663fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1664fcf5ef2aSThomas Huth } 1665fcf5ef2aSThomas Huth 1666fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1667fcf5ef2aSThomas Huth { 1668fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1669fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1670fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1671fcf5ef2aSThomas Huth return 1; 1672fcf5ef2aSThomas Huth } 1673fcf5ef2aSThomas Huth #endif 1674fcf5ef2aSThomas Huth return 0; 1675fcf5ef2aSThomas Huth } 1676fcf5ef2aSThomas Huth 1677fcf5ef2aSThomas Huth static inline void gen_op_clear_ieee_excp_and_FTT(void) 1678fcf5ef2aSThomas Huth { 1679fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1680fcf5ef2aSThomas Huth } 1681fcf5ef2aSThomas Huth 1682fcf5ef2aSThomas Huth static inline void gen_fop_FF(DisasContext *dc, int rd, int rs, 1683fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1684fcf5ef2aSThomas Huth { 1685fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1686fcf5ef2aSThomas Huth 1687fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1688fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1689fcf5ef2aSThomas Huth 1690fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1691fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1692fcf5ef2aSThomas Huth 1693fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1694fcf5ef2aSThomas Huth } 1695fcf5ef2aSThomas Huth 1696fcf5ef2aSThomas Huth static inline void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1697fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1698fcf5ef2aSThomas Huth { 1699fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1700fcf5ef2aSThomas Huth 1701fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1702fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1703fcf5ef2aSThomas Huth 1704fcf5ef2aSThomas Huth gen(dst, src); 1705fcf5ef2aSThomas Huth 1706fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1707fcf5ef2aSThomas Huth } 1708fcf5ef2aSThomas Huth 1709fcf5ef2aSThomas Huth static inline void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1710fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1711fcf5ef2aSThomas Huth { 1712fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1713fcf5ef2aSThomas Huth 1714fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1715fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1716fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1717fcf5ef2aSThomas Huth 1718fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1719fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1720fcf5ef2aSThomas Huth 1721fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1722fcf5ef2aSThomas Huth } 1723fcf5ef2aSThomas Huth 1724fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1725fcf5ef2aSThomas Huth static inline void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1726fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1727fcf5ef2aSThomas Huth { 1728fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1729fcf5ef2aSThomas Huth 1730fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1731fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1732fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1733fcf5ef2aSThomas Huth 1734fcf5ef2aSThomas Huth gen(dst, src1, src2); 1735fcf5ef2aSThomas Huth 1736fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1737fcf5ef2aSThomas Huth } 1738fcf5ef2aSThomas Huth #endif 1739fcf5ef2aSThomas Huth 1740fcf5ef2aSThomas Huth static inline void gen_fop_DD(DisasContext *dc, int rd, int rs, 1741fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1742fcf5ef2aSThomas Huth { 1743fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1744fcf5ef2aSThomas Huth 1745fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1746fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1747fcf5ef2aSThomas Huth 1748fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1749fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1750fcf5ef2aSThomas Huth 1751fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1752fcf5ef2aSThomas Huth } 1753fcf5ef2aSThomas Huth 1754fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1755fcf5ef2aSThomas Huth static inline void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1756fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1757fcf5ef2aSThomas Huth { 1758fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1759fcf5ef2aSThomas Huth 1760fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1761fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1762fcf5ef2aSThomas Huth 1763fcf5ef2aSThomas Huth gen(dst, src); 1764fcf5ef2aSThomas Huth 1765fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1766fcf5ef2aSThomas Huth } 1767fcf5ef2aSThomas Huth #endif 1768fcf5ef2aSThomas Huth 1769fcf5ef2aSThomas Huth static inline void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1770fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1771fcf5ef2aSThomas Huth { 1772fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1773fcf5ef2aSThomas Huth 1774fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1775fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1776fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1777fcf5ef2aSThomas Huth 1778fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1779fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1780fcf5ef2aSThomas Huth 1781fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1782fcf5ef2aSThomas Huth } 1783fcf5ef2aSThomas Huth 1784fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1785fcf5ef2aSThomas Huth static inline void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1786fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1787fcf5ef2aSThomas Huth { 1788fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1789fcf5ef2aSThomas Huth 1790fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1791fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1792fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1793fcf5ef2aSThomas Huth 1794fcf5ef2aSThomas Huth gen(dst, src1, src2); 1795fcf5ef2aSThomas Huth 1796fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1797fcf5ef2aSThomas Huth } 1798fcf5ef2aSThomas Huth 1799fcf5ef2aSThomas Huth static inline void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1800fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1801fcf5ef2aSThomas Huth { 1802fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1803fcf5ef2aSThomas Huth 1804fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1805fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1806fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1807fcf5ef2aSThomas Huth 1808fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1809fcf5ef2aSThomas Huth 1810fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1811fcf5ef2aSThomas Huth } 1812fcf5ef2aSThomas Huth 1813fcf5ef2aSThomas Huth static inline void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1814fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1815fcf5ef2aSThomas Huth { 1816fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1817fcf5ef2aSThomas Huth 1818fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1819fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1820fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1821fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1822fcf5ef2aSThomas Huth 1823fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1824fcf5ef2aSThomas Huth 1825fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1826fcf5ef2aSThomas Huth } 1827fcf5ef2aSThomas Huth #endif 1828fcf5ef2aSThomas Huth 1829fcf5ef2aSThomas Huth static inline void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1830fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1831fcf5ef2aSThomas Huth { 1832fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1833fcf5ef2aSThomas Huth 1834fcf5ef2aSThomas Huth gen(cpu_env); 1835fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1836fcf5ef2aSThomas Huth 1837fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1838fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1839fcf5ef2aSThomas Huth } 1840fcf5ef2aSThomas Huth 1841fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1842fcf5ef2aSThomas Huth static inline void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1843fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1844fcf5ef2aSThomas Huth { 1845fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1846fcf5ef2aSThomas Huth 1847fcf5ef2aSThomas Huth gen(cpu_env); 1848fcf5ef2aSThomas Huth 1849fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1850fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1851fcf5ef2aSThomas Huth } 1852fcf5ef2aSThomas Huth #endif 1853fcf5ef2aSThomas Huth 1854fcf5ef2aSThomas Huth static inline void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1855fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1856fcf5ef2aSThomas Huth { 1857fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1858fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1859fcf5ef2aSThomas Huth 1860fcf5ef2aSThomas Huth gen(cpu_env); 1861fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1862fcf5ef2aSThomas Huth 1863fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1864fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1865fcf5ef2aSThomas Huth } 1866fcf5ef2aSThomas Huth 1867fcf5ef2aSThomas Huth static inline void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1868fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1869fcf5ef2aSThomas Huth { 1870fcf5ef2aSThomas Huth TCGv_i64 dst; 1871fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1872fcf5ef2aSThomas Huth 1873fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1874fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1875fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1876fcf5ef2aSThomas Huth 1877fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1878fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1879fcf5ef2aSThomas Huth 1880fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1881fcf5ef2aSThomas Huth } 1882fcf5ef2aSThomas Huth 1883fcf5ef2aSThomas Huth static inline void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1884fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1885fcf5ef2aSThomas Huth { 1886fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1887fcf5ef2aSThomas Huth 1888fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1889fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1890fcf5ef2aSThomas Huth 1891fcf5ef2aSThomas Huth gen(cpu_env, src1, src2); 1892fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1893fcf5ef2aSThomas Huth 1894fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1895fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1896fcf5ef2aSThomas Huth } 1897fcf5ef2aSThomas Huth 1898fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1899fcf5ef2aSThomas Huth static inline void gen_fop_DF(DisasContext *dc, int rd, int rs, 1900fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1901fcf5ef2aSThomas Huth { 1902fcf5ef2aSThomas Huth TCGv_i64 dst; 1903fcf5ef2aSThomas Huth TCGv_i32 src; 1904fcf5ef2aSThomas Huth 1905fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1906fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1907fcf5ef2aSThomas Huth 1908fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1909fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1910fcf5ef2aSThomas Huth 1911fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1912fcf5ef2aSThomas Huth } 1913fcf5ef2aSThomas Huth #endif 1914fcf5ef2aSThomas Huth 1915fcf5ef2aSThomas Huth static inline void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1916fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1917fcf5ef2aSThomas Huth { 1918fcf5ef2aSThomas Huth TCGv_i64 dst; 1919fcf5ef2aSThomas Huth TCGv_i32 src; 1920fcf5ef2aSThomas Huth 1921fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1922fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1923fcf5ef2aSThomas Huth 1924fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1925fcf5ef2aSThomas Huth 1926fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1927fcf5ef2aSThomas Huth } 1928fcf5ef2aSThomas Huth 1929fcf5ef2aSThomas Huth static inline void gen_fop_FD(DisasContext *dc, int rd, int rs, 1930fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1931fcf5ef2aSThomas Huth { 1932fcf5ef2aSThomas Huth TCGv_i32 dst; 1933fcf5ef2aSThomas Huth TCGv_i64 src; 1934fcf5ef2aSThomas Huth 1935fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1936fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1937fcf5ef2aSThomas Huth 1938fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1939fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1940fcf5ef2aSThomas Huth 1941fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1942fcf5ef2aSThomas Huth } 1943fcf5ef2aSThomas Huth 1944fcf5ef2aSThomas Huth static inline void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1945fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1946fcf5ef2aSThomas Huth { 1947fcf5ef2aSThomas Huth TCGv_i32 dst; 1948fcf5ef2aSThomas Huth 1949fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1950fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1951fcf5ef2aSThomas Huth 1952fcf5ef2aSThomas Huth gen(dst, cpu_env); 1953fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1954fcf5ef2aSThomas Huth 1955fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1956fcf5ef2aSThomas Huth } 1957fcf5ef2aSThomas Huth 1958fcf5ef2aSThomas Huth static inline void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1959fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1960fcf5ef2aSThomas Huth { 1961fcf5ef2aSThomas Huth TCGv_i64 dst; 1962fcf5ef2aSThomas Huth 1963fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1964fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1965fcf5ef2aSThomas Huth 1966fcf5ef2aSThomas Huth gen(dst, cpu_env); 1967fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1968fcf5ef2aSThomas Huth 1969fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1970fcf5ef2aSThomas Huth } 1971fcf5ef2aSThomas Huth 1972fcf5ef2aSThomas Huth static inline void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1973fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1974fcf5ef2aSThomas Huth { 1975fcf5ef2aSThomas Huth TCGv_i32 src; 1976fcf5ef2aSThomas Huth 1977fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1978fcf5ef2aSThomas Huth 1979fcf5ef2aSThomas Huth gen(cpu_env, src); 1980fcf5ef2aSThomas Huth 1981fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1982fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1983fcf5ef2aSThomas Huth } 1984fcf5ef2aSThomas Huth 1985fcf5ef2aSThomas Huth static inline void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1986fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1987fcf5ef2aSThomas Huth { 1988fcf5ef2aSThomas Huth TCGv_i64 src; 1989fcf5ef2aSThomas Huth 1990fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1991fcf5ef2aSThomas Huth 1992fcf5ef2aSThomas Huth gen(cpu_env, src); 1993fcf5ef2aSThomas Huth 1994fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1995fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1996fcf5ef2aSThomas Huth } 1997fcf5ef2aSThomas Huth 1998fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 199914776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 2000fcf5ef2aSThomas Huth { 2001fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2002fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop); 2003fcf5ef2aSThomas Huth } 2004fcf5ef2aSThomas Huth 2005fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 2006fcf5ef2aSThomas Huth { 2007fcf5ef2aSThomas Huth TCGv m1 = tcg_const_tl(0xff); 2008fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2009fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 2010fcf5ef2aSThomas Huth tcg_temp_free(m1); 2011fcf5ef2aSThomas Huth } 2012fcf5ef2aSThomas Huth 2013fcf5ef2aSThomas Huth /* asi moves */ 2014fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 2015fcf5ef2aSThomas Huth typedef enum { 2016fcf5ef2aSThomas Huth GET_ASI_HELPER, 2017fcf5ef2aSThomas Huth GET_ASI_EXCP, 2018fcf5ef2aSThomas Huth GET_ASI_DIRECT, 2019fcf5ef2aSThomas Huth GET_ASI_DTWINX, 2020fcf5ef2aSThomas Huth GET_ASI_BLOCK, 2021fcf5ef2aSThomas Huth GET_ASI_SHORT, 2022fcf5ef2aSThomas Huth GET_ASI_BCOPY, 2023fcf5ef2aSThomas Huth GET_ASI_BFILL, 2024fcf5ef2aSThomas Huth } ASIType; 2025fcf5ef2aSThomas Huth 2026fcf5ef2aSThomas Huth typedef struct { 2027fcf5ef2aSThomas Huth ASIType type; 2028fcf5ef2aSThomas Huth int asi; 2029fcf5ef2aSThomas Huth int mem_idx; 203014776ab5STony Nguyen MemOp memop; 2031fcf5ef2aSThomas Huth } DisasASI; 2032fcf5ef2aSThomas Huth 203314776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 2034fcf5ef2aSThomas Huth { 2035fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 2036fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 2037fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 2038fcf5ef2aSThomas Huth 2039fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 2040fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 2041fcf5ef2aSThomas Huth if (IS_IMM) { 2042fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2043fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2044fcf5ef2aSThomas Huth } else if (supervisor(dc) 2045fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 2046fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 2047fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 2048fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 2049fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 2050fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 2051fcf5ef2aSThomas Huth switch (asi) { 2052fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 2053fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2054fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2055fcf5ef2aSThomas Huth break; 2056fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 2057fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 2058fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2059fcf5ef2aSThomas Huth break; 2060fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 2061fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 2062fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 2063fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2064fcf5ef2aSThomas Huth break; 2065fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 2066fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 2067fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 2068fcf5ef2aSThomas Huth break; 2069fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 2070fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 2071fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 2072fcf5ef2aSThomas Huth break; 2073fcf5ef2aSThomas Huth } 20746e10f37cSKONRAD Frederic 20756e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 20766e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 20776e10f37cSKONRAD Frederic */ 20786e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 2079fcf5ef2aSThomas Huth } else { 2080fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 2081fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2082fcf5ef2aSThomas Huth } 2083fcf5ef2aSThomas Huth #else 2084fcf5ef2aSThomas Huth if (IS_IMM) { 2085fcf5ef2aSThomas Huth asi = dc->asi; 2086fcf5ef2aSThomas Huth } 2087fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 2088fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 2089fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 2090fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 2091fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 2092fcf5ef2aSThomas Huth done properly in the helper. */ 2093fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 2094fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 2095fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2096fcf5ef2aSThomas Huth } else { 2097fcf5ef2aSThomas Huth switch (asi) { 2098fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 2099fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 2100fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 2101fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 2102fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 2103fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 2104fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2105fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2106fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 2107fcf5ef2aSThomas Huth break; 2108fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 2109fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 2110fcf5ef2aSThomas Huth case ASI_TWINX_N: 2111fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2112fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2113fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 21149a10756dSArtyom Tarasenko if (hypervisor(dc)) { 211584f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 21169a10756dSArtyom Tarasenko } else { 2117fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 21189a10756dSArtyom Tarasenko } 2119fcf5ef2aSThomas Huth break; 2120fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 2121fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 2122fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2123fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2124fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2125fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2126fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2127fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2128fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2129fcf5ef2aSThomas Huth break; 2130fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 2131fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 2132fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2133fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2134fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2135fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2136fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2137fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2138fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2139fcf5ef2aSThomas Huth break; 2140fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2141fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2142fcf5ef2aSThomas Huth case ASI_TWINX_S: 2143fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2144fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2145fcf5ef2aSThomas Huth case ASI_BLK_S: 2146fcf5ef2aSThomas Huth case ASI_BLK_SL: 2147fcf5ef2aSThomas Huth case ASI_FL8_S: 2148fcf5ef2aSThomas Huth case ASI_FL8_SL: 2149fcf5ef2aSThomas Huth case ASI_FL16_S: 2150fcf5ef2aSThomas Huth case ASI_FL16_SL: 2151fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2152fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2153fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2154fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2155fcf5ef2aSThomas Huth } 2156fcf5ef2aSThomas Huth break; 2157fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2158fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2159fcf5ef2aSThomas Huth case ASI_TWINX_P: 2160fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2161fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2162fcf5ef2aSThomas Huth case ASI_BLK_P: 2163fcf5ef2aSThomas Huth case ASI_BLK_PL: 2164fcf5ef2aSThomas Huth case ASI_FL8_P: 2165fcf5ef2aSThomas Huth case ASI_FL8_PL: 2166fcf5ef2aSThomas Huth case ASI_FL16_P: 2167fcf5ef2aSThomas Huth case ASI_FL16_PL: 2168fcf5ef2aSThomas Huth break; 2169fcf5ef2aSThomas Huth } 2170fcf5ef2aSThomas Huth switch (asi) { 2171fcf5ef2aSThomas Huth case ASI_REAL: 2172fcf5ef2aSThomas Huth case ASI_REAL_IO: 2173fcf5ef2aSThomas Huth case ASI_REAL_L: 2174fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2175fcf5ef2aSThomas Huth case ASI_N: 2176fcf5ef2aSThomas Huth case ASI_NL: 2177fcf5ef2aSThomas Huth case ASI_AIUP: 2178fcf5ef2aSThomas Huth case ASI_AIUPL: 2179fcf5ef2aSThomas Huth case ASI_AIUS: 2180fcf5ef2aSThomas Huth case ASI_AIUSL: 2181fcf5ef2aSThomas Huth case ASI_S: 2182fcf5ef2aSThomas Huth case ASI_SL: 2183fcf5ef2aSThomas Huth case ASI_P: 2184fcf5ef2aSThomas Huth case ASI_PL: 2185fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2186fcf5ef2aSThomas Huth break; 2187fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2188fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2189fcf5ef2aSThomas Huth case ASI_TWINX_N: 2190fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2191fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2192fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2193fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2194fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2195fcf5ef2aSThomas Huth case ASI_TWINX_P: 2196fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2197fcf5ef2aSThomas Huth case ASI_TWINX_S: 2198fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2199fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2200fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2201fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2202fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2203fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2204fcf5ef2aSThomas Huth break; 2205fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2206fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2207fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2208fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2209fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2210fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2211fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2212fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2213fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2214fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2215fcf5ef2aSThomas Huth case ASI_BLK_S: 2216fcf5ef2aSThomas Huth case ASI_BLK_SL: 2217fcf5ef2aSThomas Huth case ASI_BLK_P: 2218fcf5ef2aSThomas Huth case ASI_BLK_PL: 2219fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2220fcf5ef2aSThomas Huth break; 2221fcf5ef2aSThomas Huth case ASI_FL8_S: 2222fcf5ef2aSThomas Huth case ASI_FL8_SL: 2223fcf5ef2aSThomas Huth case ASI_FL8_P: 2224fcf5ef2aSThomas Huth case ASI_FL8_PL: 2225fcf5ef2aSThomas Huth memop = MO_UB; 2226fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2227fcf5ef2aSThomas Huth break; 2228fcf5ef2aSThomas Huth case ASI_FL16_S: 2229fcf5ef2aSThomas Huth case ASI_FL16_SL: 2230fcf5ef2aSThomas Huth case ASI_FL16_P: 2231fcf5ef2aSThomas Huth case ASI_FL16_PL: 2232fcf5ef2aSThomas Huth memop = MO_TEUW; 2233fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2234fcf5ef2aSThomas Huth break; 2235fcf5ef2aSThomas Huth } 2236fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2237fcf5ef2aSThomas Huth if (asi & 8) { 2238fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2239fcf5ef2aSThomas Huth } 2240fcf5ef2aSThomas Huth } 2241fcf5ef2aSThomas Huth #endif 2242fcf5ef2aSThomas Huth 2243fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2244fcf5ef2aSThomas Huth } 2245fcf5ef2aSThomas Huth 2246fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 224714776ab5STony Nguyen int insn, MemOp memop) 2248fcf5ef2aSThomas Huth { 2249fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2250fcf5ef2aSThomas Huth 2251fcf5ef2aSThomas Huth switch (da.type) { 2252fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2253fcf5ef2aSThomas Huth break; 2254fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2255fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2256fcf5ef2aSThomas Huth break; 2257fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2258fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2259fcf5ef2aSThomas Huth tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop); 2260fcf5ef2aSThomas Huth break; 2261fcf5ef2aSThomas Huth default: 2262fcf5ef2aSThomas Huth { 2263fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2264fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(memop); 2265fcf5ef2aSThomas Huth 2266fcf5ef2aSThomas Huth save_state(dc); 2267fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2268fcf5ef2aSThomas Huth gen_helper_ld_asi(dst, cpu_env, addr, r_asi, r_mop); 2269fcf5ef2aSThomas Huth #else 2270fcf5ef2aSThomas Huth { 2271fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2272fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2273fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2274fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2275fcf5ef2aSThomas Huth } 2276fcf5ef2aSThomas Huth #endif 2277fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2278fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2279fcf5ef2aSThomas Huth } 2280fcf5ef2aSThomas Huth break; 2281fcf5ef2aSThomas Huth } 2282fcf5ef2aSThomas Huth } 2283fcf5ef2aSThomas Huth 2284fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 228514776ab5STony Nguyen int insn, MemOp memop) 2286fcf5ef2aSThomas Huth { 2287fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2288fcf5ef2aSThomas Huth 2289fcf5ef2aSThomas Huth switch (da.type) { 2290fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2291fcf5ef2aSThomas Huth break; 2292fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 22933390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2294fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2295fcf5ef2aSThomas Huth break; 22963390537bSArtyom Tarasenko #else 22973390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 22983390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 22993390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 23003390537bSArtyom Tarasenko return; 23013390537bSArtyom Tarasenko } 23023390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 23033390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 23043390537bSArtyom Tarasenko #endif 2305fc0cd867SChen Qun /* fall through */ 2306fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2307fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2308fcf5ef2aSThomas Huth tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop); 2309fcf5ef2aSThomas Huth break; 2310fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2311fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2312fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2313fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2314fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2315fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2316fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2317fcf5ef2aSThomas Huth { 2318fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2319fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 2320fcf5ef2aSThomas Huth TCGv four = tcg_const_tl(4); 2321fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2322fcf5ef2aSThomas Huth int i; 2323fcf5ef2aSThomas Huth 2324fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2325fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2326fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2327fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2328fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2329fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2330fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2331fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2332fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2333fcf5ef2aSThomas Huth } 2334fcf5ef2aSThomas Huth 2335fcf5ef2aSThomas Huth tcg_temp_free(saddr); 2336fcf5ef2aSThomas Huth tcg_temp_free(daddr); 2337fcf5ef2aSThomas Huth tcg_temp_free(four); 2338fcf5ef2aSThomas Huth tcg_temp_free_i32(tmp); 2339fcf5ef2aSThomas Huth } 2340fcf5ef2aSThomas Huth break; 2341fcf5ef2aSThomas Huth #endif 2342fcf5ef2aSThomas Huth default: 2343fcf5ef2aSThomas Huth { 2344fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2345fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(memop & MO_SIZE); 2346fcf5ef2aSThomas Huth 2347fcf5ef2aSThomas Huth save_state(dc); 2348fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2349fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, src, r_asi, r_mop); 2350fcf5ef2aSThomas Huth #else 2351fcf5ef2aSThomas Huth { 2352fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2353fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2354fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2355fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2356fcf5ef2aSThomas Huth } 2357fcf5ef2aSThomas Huth #endif 2358fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2359fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2360fcf5ef2aSThomas Huth 2361fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2362fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2363fcf5ef2aSThomas Huth } 2364fcf5ef2aSThomas Huth break; 2365fcf5ef2aSThomas Huth } 2366fcf5ef2aSThomas Huth } 2367fcf5ef2aSThomas Huth 2368fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2369fcf5ef2aSThomas Huth TCGv addr, int insn) 2370fcf5ef2aSThomas Huth { 2371fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2372fcf5ef2aSThomas Huth 2373fcf5ef2aSThomas Huth switch (da.type) { 2374fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2375fcf5ef2aSThomas Huth break; 2376fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2377fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2378fcf5ef2aSThomas Huth break; 2379fcf5ef2aSThomas Huth default: 2380fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2381fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2382fcf5ef2aSThomas Huth break; 2383fcf5ef2aSThomas Huth } 2384fcf5ef2aSThomas Huth } 2385fcf5ef2aSThomas Huth 2386fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2387fcf5ef2aSThomas Huth int insn, int rd) 2388fcf5ef2aSThomas Huth { 2389fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2390fcf5ef2aSThomas Huth TCGv oldv; 2391fcf5ef2aSThomas Huth 2392fcf5ef2aSThomas Huth switch (da.type) { 2393fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2394fcf5ef2aSThomas Huth return; 2395fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2396fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2397fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2398fcf5ef2aSThomas Huth da.mem_idx, da.memop); 2399fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2400fcf5ef2aSThomas Huth tcg_temp_free(oldv); 2401fcf5ef2aSThomas Huth break; 2402fcf5ef2aSThomas Huth default: 2403fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2404fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2405fcf5ef2aSThomas Huth break; 2406fcf5ef2aSThomas Huth } 2407fcf5ef2aSThomas Huth } 2408fcf5ef2aSThomas Huth 2409fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2410fcf5ef2aSThomas Huth { 2411fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2412fcf5ef2aSThomas Huth 2413fcf5ef2aSThomas Huth switch (da.type) { 2414fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2415fcf5ef2aSThomas Huth break; 2416fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2417fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2418fcf5ef2aSThomas Huth break; 2419fcf5ef2aSThomas Huth default: 24203db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 24213db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2422af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 24233db010c3SRichard Henderson gen_helper_exit_atomic(cpu_env); 24243db010c3SRichard Henderson } else { 24253db010c3SRichard Henderson TCGv_i32 r_asi = tcg_const_i32(da.asi); 24263db010c3SRichard Henderson TCGv_i32 r_mop = tcg_const_i32(MO_UB); 24273db010c3SRichard Henderson TCGv_i64 s64, t64; 24283db010c3SRichard Henderson 24293db010c3SRichard Henderson save_state(dc); 24303db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 24313db010c3SRichard Henderson gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 24323db010c3SRichard Henderson 24333db010c3SRichard Henderson s64 = tcg_const_i64(0xff); 24343db010c3SRichard Henderson gen_helper_st_asi(cpu_env, addr, s64, r_asi, r_mop); 24353db010c3SRichard Henderson tcg_temp_free_i64(s64); 24363db010c3SRichard Henderson tcg_temp_free_i32(r_mop); 24373db010c3SRichard Henderson tcg_temp_free_i32(r_asi); 24383db010c3SRichard Henderson 24393db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 24403db010c3SRichard Henderson tcg_temp_free_i64(t64); 24413db010c3SRichard Henderson 24423db010c3SRichard Henderson /* End the TB. */ 24433db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 24443db010c3SRichard Henderson } 2445fcf5ef2aSThomas Huth break; 2446fcf5ef2aSThomas Huth } 2447fcf5ef2aSThomas Huth } 2448fcf5ef2aSThomas Huth #endif 2449fcf5ef2aSThomas Huth 2450fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2451fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2452fcf5ef2aSThomas Huth int insn, int size, int rd) 2453fcf5ef2aSThomas Huth { 2454fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2455fcf5ef2aSThomas Huth TCGv_i32 d32; 2456fcf5ef2aSThomas Huth TCGv_i64 d64; 2457fcf5ef2aSThomas Huth 2458fcf5ef2aSThomas Huth switch (da.type) { 2459fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2460fcf5ef2aSThomas Huth break; 2461fcf5ef2aSThomas Huth 2462fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2463fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2464fcf5ef2aSThomas Huth switch (size) { 2465fcf5ef2aSThomas Huth case 4: 2466fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2467fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop); 2468fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2469fcf5ef2aSThomas Huth break; 2470fcf5ef2aSThomas Huth case 8: 2471fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2472fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2473fcf5ef2aSThomas Huth break; 2474fcf5ef2aSThomas Huth case 16: 2475fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2476fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2477fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2478fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2479fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2480fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2481fcf5ef2aSThomas Huth tcg_temp_free_i64(d64); 2482fcf5ef2aSThomas Huth break; 2483fcf5ef2aSThomas Huth default: 2484fcf5ef2aSThomas Huth g_assert_not_reached(); 2485fcf5ef2aSThomas Huth } 2486fcf5ef2aSThomas Huth break; 2487fcf5ef2aSThomas Huth 2488fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2489fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2490fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 249114776ab5STony Nguyen MemOp memop; 2492fcf5ef2aSThomas Huth TCGv eight; 2493fcf5ef2aSThomas Huth int i; 2494fcf5ef2aSThomas Huth 2495fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2496fcf5ef2aSThomas Huth 2497fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2498fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 2499fcf5ef2aSThomas Huth eight = tcg_const_tl(8); 2500fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2501fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2502fcf5ef2aSThomas Huth da.mem_idx, memop); 2503fcf5ef2aSThomas Huth if (i == 7) { 2504fcf5ef2aSThomas Huth break; 2505fcf5ef2aSThomas Huth } 2506fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2507fcf5ef2aSThomas Huth memop = da.memop; 2508fcf5ef2aSThomas Huth } 2509fcf5ef2aSThomas Huth tcg_temp_free(eight); 2510fcf5ef2aSThomas Huth } else { 2511fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2512fcf5ef2aSThomas Huth } 2513fcf5ef2aSThomas Huth break; 2514fcf5ef2aSThomas Huth 2515fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2516fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2517fcf5ef2aSThomas Huth if (size == 8) { 2518fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2519fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, da.memop); 2520fcf5ef2aSThomas Huth } else { 2521fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2522fcf5ef2aSThomas Huth } 2523fcf5ef2aSThomas Huth break; 2524fcf5ef2aSThomas Huth 2525fcf5ef2aSThomas Huth default: 2526fcf5ef2aSThomas Huth { 2527fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2528fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(da.memop); 2529fcf5ef2aSThomas Huth 2530fcf5ef2aSThomas Huth save_state(dc); 2531fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2532fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2533fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2534fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2535fcf5ef2aSThomas Huth switch (size) { 2536fcf5ef2aSThomas Huth case 4: 2537fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2538fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2539fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2540fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2541fcf5ef2aSThomas Huth tcg_temp_free_i64(d64); 2542fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2543fcf5ef2aSThomas Huth break; 2544fcf5ef2aSThomas Huth case 8: 2545fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd / 2], cpu_env, addr, r_asi, r_mop); 2546fcf5ef2aSThomas Huth break; 2547fcf5ef2aSThomas Huth case 16: 2548fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2549fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2550fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2551fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd/2+1], cpu_env, addr, r_asi, r_mop); 2552fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2553fcf5ef2aSThomas Huth tcg_temp_free_i64(d64); 2554fcf5ef2aSThomas Huth break; 2555fcf5ef2aSThomas Huth default: 2556fcf5ef2aSThomas Huth g_assert_not_reached(); 2557fcf5ef2aSThomas Huth } 2558fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2559fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2560fcf5ef2aSThomas Huth } 2561fcf5ef2aSThomas Huth break; 2562fcf5ef2aSThomas Huth } 2563fcf5ef2aSThomas Huth } 2564fcf5ef2aSThomas Huth 2565fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2566fcf5ef2aSThomas Huth int insn, int size, int rd) 2567fcf5ef2aSThomas Huth { 2568fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2569fcf5ef2aSThomas Huth TCGv_i32 d32; 2570fcf5ef2aSThomas Huth 2571fcf5ef2aSThomas Huth switch (da.type) { 2572fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2573fcf5ef2aSThomas Huth break; 2574fcf5ef2aSThomas Huth 2575fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2576fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2577fcf5ef2aSThomas Huth switch (size) { 2578fcf5ef2aSThomas Huth case 4: 2579fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2580fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop); 2581fcf5ef2aSThomas Huth break; 2582fcf5ef2aSThomas Huth case 8: 2583fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2584fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2585fcf5ef2aSThomas Huth break; 2586fcf5ef2aSThomas Huth case 16: 2587fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2588fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2589fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2590fcf5ef2aSThomas Huth having to probe the second page before performing the first 2591fcf5ef2aSThomas Huth write. */ 2592fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2593fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2594fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2595fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2596fcf5ef2aSThomas Huth break; 2597fcf5ef2aSThomas Huth default: 2598fcf5ef2aSThomas Huth g_assert_not_reached(); 2599fcf5ef2aSThomas Huth } 2600fcf5ef2aSThomas Huth break; 2601fcf5ef2aSThomas Huth 2602fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2603fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2604fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 260514776ab5STony Nguyen MemOp memop; 2606fcf5ef2aSThomas Huth TCGv eight; 2607fcf5ef2aSThomas Huth int i; 2608fcf5ef2aSThomas Huth 2609fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2610fcf5ef2aSThomas Huth 2611fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2612fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 2613fcf5ef2aSThomas Huth eight = tcg_const_tl(8); 2614fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2615fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2616fcf5ef2aSThomas Huth da.mem_idx, memop); 2617fcf5ef2aSThomas Huth if (i == 7) { 2618fcf5ef2aSThomas Huth break; 2619fcf5ef2aSThomas Huth } 2620fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2621fcf5ef2aSThomas Huth memop = da.memop; 2622fcf5ef2aSThomas Huth } 2623fcf5ef2aSThomas Huth tcg_temp_free(eight); 2624fcf5ef2aSThomas Huth } else { 2625fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2626fcf5ef2aSThomas Huth } 2627fcf5ef2aSThomas Huth break; 2628fcf5ef2aSThomas Huth 2629fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2630fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2631fcf5ef2aSThomas Huth if (size == 8) { 2632fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2633fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, da.memop); 2634fcf5ef2aSThomas Huth } else { 2635fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2636fcf5ef2aSThomas Huth } 2637fcf5ef2aSThomas Huth break; 2638fcf5ef2aSThomas Huth 2639fcf5ef2aSThomas Huth default: 2640fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2641fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2642fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2643fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2644fcf5ef2aSThomas Huth break; 2645fcf5ef2aSThomas Huth } 2646fcf5ef2aSThomas Huth } 2647fcf5ef2aSThomas Huth 2648fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2649fcf5ef2aSThomas Huth { 2650fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2651fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2652fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2653fcf5ef2aSThomas Huth 2654fcf5ef2aSThomas Huth switch (da.type) { 2655fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2656fcf5ef2aSThomas Huth return; 2657fcf5ef2aSThomas Huth 2658fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2659fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2660fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2661fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2662fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2663fcf5ef2aSThomas Huth break; 2664fcf5ef2aSThomas Huth 2665fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2666fcf5ef2aSThomas Huth { 2667fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2668fcf5ef2aSThomas Huth 2669fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2670fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop); 2671fcf5ef2aSThomas Huth 2672fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2673fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2674fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2675fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2676fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2677fcf5ef2aSThomas Huth } else { 2678fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2679fcf5ef2aSThomas Huth } 2680fcf5ef2aSThomas Huth tcg_temp_free_i64(tmp); 2681fcf5ef2aSThomas Huth } 2682fcf5ef2aSThomas Huth break; 2683fcf5ef2aSThomas Huth 2684fcf5ef2aSThomas Huth default: 2685fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2686fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2687fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2688fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2689fcf5ef2aSThomas Huth { 2690fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2691fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(da.memop); 2692fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2693fcf5ef2aSThomas Huth 2694fcf5ef2aSThomas Huth save_state(dc); 2695fcf5ef2aSThomas Huth gen_helper_ld_asi(tmp, cpu_env, addr, r_asi, r_mop); 2696fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2697fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2698fcf5ef2aSThomas Huth 2699fcf5ef2aSThomas Huth /* See above. */ 2700fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2701fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2702fcf5ef2aSThomas Huth } else { 2703fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2704fcf5ef2aSThomas Huth } 2705fcf5ef2aSThomas Huth tcg_temp_free_i64(tmp); 2706fcf5ef2aSThomas Huth } 2707fcf5ef2aSThomas Huth break; 2708fcf5ef2aSThomas Huth } 2709fcf5ef2aSThomas Huth 2710fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2711fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2712fcf5ef2aSThomas Huth } 2713fcf5ef2aSThomas Huth 2714fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2715fcf5ef2aSThomas Huth int insn, int rd) 2716fcf5ef2aSThomas Huth { 2717fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2718fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2719fcf5ef2aSThomas Huth 2720fcf5ef2aSThomas Huth switch (da.type) { 2721fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2722fcf5ef2aSThomas Huth break; 2723fcf5ef2aSThomas Huth 2724fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2725fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2726fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2727fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2728fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2729fcf5ef2aSThomas Huth break; 2730fcf5ef2aSThomas Huth 2731fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2732fcf5ef2aSThomas Huth { 2733fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2734fcf5ef2aSThomas Huth 2735fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2736fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2737fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2738fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2739fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2740fcf5ef2aSThomas Huth } else { 2741fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2742fcf5ef2aSThomas Huth } 2743fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2744fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop); 2745fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2746fcf5ef2aSThomas Huth } 2747fcf5ef2aSThomas Huth break; 2748fcf5ef2aSThomas Huth 2749fcf5ef2aSThomas Huth default: 2750fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2751fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2752fcf5ef2aSThomas Huth { 2753fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2754fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(da.memop); 2755fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2756fcf5ef2aSThomas Huth 2757fcf5ef2aSThomas Huth /* See above. */ 2758fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2759fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2760fcf5ef2aSThomas Huth } else { 2761fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2762fcf5ef2aSThomas Huth } 2763fcf5ef2aSThomas Huth 2764fcf5ef2aSThomas Huth save_state(dc); 2765fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2766fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2767fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2768fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2769fcf5ef2aSThomas Huth } 2770fcf5ef2aSThomas Huth break; 2771fcf5ef2aSThomas Huth } 2772fcf5ef2aSThomas Huth } 2773fcf5ef2aSThomas Huth 2774fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2775fcf5ef2aSThomas Huth int insn, int rd) 2776fcf5ef2aSThomas Huth { 2777fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2778fcf5ef2aSThomas Huth TCGv oldv; 2779fcf5ef2aSThomas Huth 2780fcf5ef2aSThomas Huth switch (da.type) { 2781fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2782fcf5ef2aSThomas Huth return; 2783fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2784fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2785fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2786fcf5ef2aSThomas Huth da.mem_idx, da.memop); 2787fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2788fcf5ef2aSThomas Huth tcg_temp_free(oldv); 2789fcf5ef2aSThomas Huth break; 2790fcf5ef2aSThomas Huth default: 2791fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2792fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2793fcf5ef2aSThomas Huth break; 2794fcf5ef2aSThomas Huth } 2795fcf5ef2aSThomas Huth } 2796fcf5ef2aSThomas Huth 2797fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2798fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2799fcf5ef2aSThomas Huth { 2800fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2801fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2802fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2803fcf5ef2aSThomas Huth are unchanged. */ 2804fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2805fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2806fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2807fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2808fcf5ef2aSThomas Huth 2809fcf5ef2aSThomas Huth switch (da.type) { 2810fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2811fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2812fcf5ef2aSThomas Huth return; 2813fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2814fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2815fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop); 2816fcf5ef2aSThomas Huth break; 2817fcf5ef2aSThomas Huth default: 2818fcf5ef2aSThomas Huth { 2819fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2820fc313c64SFrédéric Pétrot TCGv_i32 r_mop = tcg_const_i32(MO_UQ); 2821fcf5ef2aSThomas Huth 2822fcf5ef2aSThomas Huth save_state(dc); 2823fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2824fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2825fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2826fcf5ef2aSThomas Huth } 2827fcf5ef2aSThomas Huth break; 2828fcf5ef2aSThomas Huth } 2829fcf5ef2aSThomas Huth 2830fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2831fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2832fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2833fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2834fcf5ef2aSThomas Huth } 2835fcf5ef2aSThomas Huth 2836fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2837fcf5ef2aSThomas Huth int insn, int rd) 2838fcf5ef2aSThomas Huth { 2839fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2840fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2841fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2842fcf5ef2aSThomas Huth 2843fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2844fcf5ef2aSThomas Huth 2845fcf5ef2aSThomas Huth switch (da.type) { 2846fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2847fcf5ef2aSThomas Huth break; 2848fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2849fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2850fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop); 2851fcf5ef2aSThomas Huth break; 2852fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2853fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2854fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2855fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2856fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2857fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2858fcf5ef2aSThomas Huth { 2859fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 2860fcf5ef2aSThomas Huth TCGv eight = tcg_const_tl(8); 2861fcf5ef2aSThomas Huth int i; 2862fcf5ef2aSThomas Huth 2863fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2864fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2865fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2866fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2867fcf5ef2aSThomas Huth } 2868fcf5ef2aSThomas Huth 2869fcf5ef2aSThomas Huth tcg_temp_free(d_addr); 2870fcf5ef2aSThomas Huth tcg_temp_free(eight); 2871fcf5ef2aSThomas Huth } 2872fcf5ef2aSThomas Huth break; 2873fcf5ef2aSThomas Huth default: 2874fcf5ef2aSThomas Huth { 2875fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2876fc313c64SFrédéric Pétrot TCGv_i32 r_mop = tcg_const_i32(MO_UQ); 2877fcf5ef2aSThomas Huth 2878fcf5ef2aSThomas Huth save_state(dc); 2879fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2880fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2881fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2882fcf5ef2aSThomas Huth } 2883fcf5ef2aSThomas Huth break; 2884fcf5ef2aSThomas Huth } 2885fcf5ef2aSThomas Huth 2886fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2887fcf5ef2aSThomas Huth } 2888fcf5ef2aSThomas Huth #endif 2889fcf5ef2aSThomas Huth 2890fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2891fcf5ef2aSThomas Huth { 2892fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2893fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2894fcf5ef2aSThomas Huth } 2895fcf5ef2aSThomas Huth 2896fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2897fcf5ef2aSThomas Huth { 2898fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2899fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 2900fcf5ef2aSThomas Huth TCGv t = get_temp_tl(dc); 2901fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2902fcf5ef2aSThomas Huth return t; 2903fcf5ef2aSThomas Huth } else { /* register */ 2904fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2905fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2906fcf5ef2aSThomas Huth } 2907fcf5ef2aSThomas Huth } 2908fcf5ef2aSThomas Huth 2909fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2910fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2911fcf5ef2aSThomas Huth { 2912fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2913fcf5ef2aSThomas Huth 2914fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2915fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2916fcf5ef2aSThomas Huth the later. */ 2917fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2918fcf5ef2aSThomas Huth if (cmp->is_bool) { 2919fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2920fcf5ef2aSThomas Huth } else { 2921fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2922fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2923fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2924fcf5ef2aSThomas Huth tcg_temp_free_i64(c64); 2925fcf5ef2aSThomas Huth } 2926fcf5ef2aSThomas Huth 2927fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2928fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2929fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 2930fcf5ef2aSThomas Huth zero = tcg_const_i32(0); 2931fcf5ef2aSThomas Huth 2932fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2933fcf5ef2aSThomas Huth 2934fcf5ef2aSThomas Huth tcg_temp_free_i32(c32); 2935fcf5ef2aSThomas Huth tcg_temp_free_i32(zero); 2936fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2937fcf5ef2aSThomas Huth } 2938fcf5ef2aSThomas Huth 2939fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2940fcf5ef2aSThomas Huth { 2941fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2942fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2943fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2944fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2945fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2946fcf5ef2aSThomas Huth } 2947fcf5ef2aSThomas Huth 2948fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2949fcf5ef2aSThomas Huth { 2950fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2951fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2952fcf5ef2aSThomas Huth 2953fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2954fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2955fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2956fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2957fcf5ef2aSThomas Huth 2958fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2959fcf5ef2aSThomas Huth } 2960fcf5ef2aSThomas Huth 2961fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2962fcf5ef2aSThomas Huth static inline void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_env cpu_env) 2963fcf5ef2aSThomas Huth { 2964fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2965fcf5ef2aSThomas Huth 2966fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2967fcf5ef2aSThomas Huth tcg_gen_ld_i32(r_tl, cpu_env, offsetof(CPUSPARCState, tl)); 2968fcf5ef2aSThomas Huth 2969fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2970fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2971fcf5ef2aSThomas Huth 2972fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2973fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2974fcf5ef2aSThomas Huth tcg_gen_addi_ptr(r_tsptr, cpu_env, offsetof(CPUSPARCState, ts)); 2975fcf5ef2aSThomas Huth 2976fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2977fcf5ef2aSThomas Huth { 2978fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2979fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2980fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2981fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tl_tmp); 2982fcf5ef2aSThomas Huth } 2983fcf5ef2aSThomas Huth 2984fcf5ef2aSThomas Huth tcg_temp_free_i32(r_tl); 2985fcf5ef2aSThomas Huth } 2986fcf5ef2aSThomas Huth #endif 2987fcf5ef2aSThomas Huth 2988fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2989fcf5ef2aSThomas Huth int width, bool cc, bool left) 2990fcf5ef2aSThomas Huth { 2991fcf5ef2aSThomas Huth TCGv lo1, lo2, t1, t2; 2992fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2993fcf5ef2aSThomas Huth int shift, imask, omask; 2994fcf5ef2aSThomas Huth 2995fcf5ef2aSThomas Huth if (cc) { 2996fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2997fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2998fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2999fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 3000fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 3001fcf5ef2aSThomas Huth } 3002fcf5ef2aSThomas Huth 3003fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 3004fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 3005fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 3006fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 3007fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 3008fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 3009fcf5ef2aSThomas Huth the value we're looking for. */ 3010fcf5ef2aSThomas Huth switch (width) { 3011fcf5ef2aSThomas Huth case 8: 3012fcf5ef2aSThomas Huth imask = 0x7; 3013fcf5ef2aSThomas Huth shift = 3; 3014fcf5ef2aSThomas Huth omask = 0xff; 3015fcf5ef2aSThomas Huth if (left) { 3016fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 3017fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 3018fcf5ef2aSThomas Huth } else { 3019fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 3020fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 3021fcf5ef2aSThomas Huth } 3022fcf5ef2aSThomas Huth break; 3023fcf5ef2aSThomas Huth case 16: 3024fcf5ef2aSThomas Huth imask = 0x6; 3025fcf5ef2aSThomas Huth shift = 1; 3026fcf5ef2aSThomas Huth omask = 0xf; 3027fcf5ef2aSThomas Huth if (left) { 3028fcf5ef2aSThomas Huth tabl = 0x8cef; 3029fcf5ef2aSThomas Huth tabr = 0xf731; 3030fcf5ef2aSThomas Huth } else { 3031fcf5ef2aSThomas Huth tabl = 0x137f; 3032fcf5ef2aSThomas Huth tabr = 0xfec8; 3033fcf5ef2aSThomas Huth } 3034fcf5ef2aSThomas Huth break; 3035fcf5ef2aSThomas Huth case 32: 3036fcf5ef2aSThomas Huth imask = 0x4; 3037fcf5ef2aSThomas Huth shift = 0; 3038fcf5ef2aSThomas Huth omask = 0x3; 3039fcf5ef2aSThomas Huth if (left) { 3040fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 3041fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 3042fcf5ef2aSThomas Huth } else { 3043fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 3044fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 3045fcf5ef2aSThomas Huth } 3046fcf5ef2aSThomas Huth break; 3047fcf5ef2aSThomas Huth default: 3048fcf5ef2aSThomas Huth abort(); 3049fcf5ef2aSThomas Huth } 3050fcf5ef2aSThomas Huth 3051fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 3052fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 3053fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 3054fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 3055fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 3056fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 3057fcf5ef2aSThomas Huth 3058fcf5ef2aSThomas Huth t1 = tcg_const_tl(tabl); 3059fcf5ef2aSThomas Huth t2 = tcg_const_tl(tabr); 3060fcf5ef2aSThomas Huth tcg_gen_shr_tl(lo1, t1, lo1); 3061fcf5ef2aSThomas Huth tcg_gen_shr_tl(lo2, t2, lo2); 3062fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, lo1, omask); 3063fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 3064fcf5ef2aSThomas Huth 3065fcf5ef2aSThomas Huth amask = -8; 3066fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 3067fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 3068fcf5ef2aSThomas Huth } 3069fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 3070fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 3071fcf5ef2aSThomas Huth 3072fcf5ef2aSThomas Huth /* We want to compute 3073fcf5ef2aSThomas Huth dst = (s1 == s2 ? lo1 : lo1 & lo2). 3074fcf5ef2aSThomas Huth We've already done dst = lo1, so this reduces to 3075fcf5ef2aSThomas Huth dst &= (s1 == s2 ? -1 : lo2) 3076fcf5ef2aSThomas Huth Which we perform by 3077fcf5ef2aSThomas Huth lo2 |= -(s1 == s2) 3078fcf5ef2aSThomas Huth dst &= lo2 3079fcf5ef2aSThomas Huth */ 3080fcf5ef2aSThomas Huth tcg_gen_setcond_tl(TCG_COND_EQ, t1, s1, s2); 3081fcf5ef2aSThomas Huth tcg_gen_neg_tl(t1, t1); 3082fcf5ef2aSThomas Huth tcg_gen_or_tl(lo2, lo2, t1); 3083fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, lo2); 3084fcf5ef2aSThomas Huth 3085fcf5ef2aSThomas Huth tcg_temp_free(lo1); 3086fcf5ef2aSThomas Huth tcg_temp_free(lo2); 3087fcf5ef2aSThomas Huth tcg_temp_free(t1); 3088fcf5ef2aSThomas Huth tcg_temp_free(t2); 3089fcf5ef2aSThomas Huth } 3090fcf5ef2aSThomas Huth 3091fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 3092fcf5ef2aSThomas Huth { 3093fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 3094fcf5ef2aSThomas Huth 3095fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 3096fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 3097fcf5ef2aSThomas Huth if (left) { 3098fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 3099fcf5ef2aSThomas Huth } 3100fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 3101fcf5ef2aSThomas Huth 3102fcf5ef2aSThomas Huth tcg_temp_free(tmp); 3103fcf5ef2aSThomas Huth } 3104fcf5ef2aSThomas Huth 3105fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 3106fcf5ef2aSThomas Huth { 3107fcf5ef2aSThomas Huth TCGv t1, t2, shift; 3108fcf5ef2aSThomas Huth 3109fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 3110fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 3111fcf5ef2aSThomas Huth shift = tcg_temp_new(); 3112fcf5ef2aSThomas Huth 3113fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 3114fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 3115fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 3116fcf5ef2aSThomas Huth 3117fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 3118fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 3119fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 3120fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 3121fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 3122fcf5ef2aSThomas Huth 3123fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 3124fcf5ef2aSThomas Huth 3125fcf5ef2aSThomas Huth tcg_temp_free(t1); 3126fcf5ef2aSThomas Huth tcg_temp_free(t2); 3127fcf5ef2aSThomas Huth tcg_temp_free(shift); 3128fcf5ef2aSThomas Huth } 3129fcf5ef2aSThomas Huth #endif 3130fcf5ef2aSThomas Huth 3131fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 3132fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3133fcf5ef2aSThomas Huth goto illegal_insn; 3134fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 3135fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3136fcf5ef2aSThomas Huth goto nfpu_insn; 3137fcf5ef2aSThomas Huth 3138fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 3139fcf5ef2aSThomas Huth static void disas_sparc_insn(DisasContext * dc, unsigned int insn) 3140fcf5ef2aSThomas Huth { 3141fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 3142fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 3143fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 3144fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 3145fcf5ef2aSThomas Huth target_long simm; 3146fcf5ef2aSThomas Huth 3147fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 3148fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 3149fcf5ef2aSThomas Huth 3150fcf5ef2aSThomas Huth switch (opc) { 3151fcf5ef2aSThomas Huth case 0: /* branches/sethi */ 3152fcf5ef2aSThomas Huth { 3153fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 9); 3154fcf5ef2aSThomas Huth int32_t target; 3155fcf5ef2aSThomas Huth switch (xop) { 3156fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3157fcf5ef2aSThomas Huth case 0x1: /* V9 BPcc */ 3158fcf5ef2aSThomas Huth { 3159fcf5ef2aSThomas Huth int cc; 3160fcf5ef2aSThomas Huth 3161fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3162fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3163fcf5ef2aSThomas Huth target <<= 2; 3164fcf5ef2aSThomas Huth cc = GET_FIELD_SP(insn, 20, 21); 3165fcf5ef2aSThomas Huth if (cc == 0) 3166fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3167fcf5ef2aSThomas Huth else if (cc == 2) 3168fcf5ef2aSThomas Huth do_branch(dc, target, insn, 1); 3169fcf5ef2aSThomas Huth else 3170fcf5ef2aSThomas Huth goto illegal_insn; 3171fcf5ef2aSThomas Huth goto jmp_insn; 3172fcf5ef2aSThomas Huth } 3173fcf5ef2aSThomas Huth case 0x3: /* V9 BPr */ 3174fcf5ef2aSThomas Huth { 3175fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 13) | 3176fcf5ef2aSThomas Huth (GET_FIELD_SP(insn, 20, 21) << 14); 3177fcf5ef2aSThomas Huth target = sign_extend(target, 16); 3178fcf5ef2aSThomas Huth target <<= 2; 3179fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3180fcf5ef2aSThomas Huth do_branch_reg(dc, target, insn, cpu_src1); 3181fcf5ef2aSThomas Huth goto jmp_insn; 3182fcf5ef2aSThomas Huth } 3183fcf5ef2aSThomas Huth case 0x5: /* V9 FBPcc */ 3184fcf5ef2aSThomas Huth { 3185fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 20, 21); 3186fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3187fcf5ef2aSThomas Huth goto jmp_insn; 3188fcf5ef2aSThomas Huth } 3189fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3190fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3191fcf5ef2aSThomas Huth target <<= 2; 3192fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, cc); 3193fcf5ef2aSThomas Huth goto jmp_insn; 3194fcf5ef2aSThomas Huth } 3195fcf5ef2aSThomas Huth #else 3196fcf5ef2aSThomas Huth case 0x7: /* CBN+x */ 3197fcf5ef2aSThomas Huth { 3198fcf5ef2aSThomas Huth goto ncp_insn; 3199fcf5ef2aSThomas Huth } 3200fcf5ef2aSThomas Huth #endif 3201fcf5ef2aSThomas Huth case 0x2: /* BN+x */ 3202fcf5ef2aSThomas Huth { 3203fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3204fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3205fcf5ef2aSThomas Huth target <<= 2; 3206fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3207fcf5ef2aSThomas Huth goto jmp_insn; 3208fcf5ef2aSThomas Huth } 3209fcf5ef2aSThomas Huth case 0x6: /* FBN+x */ 3210fcf5ef2aSThomas Huth { 3211fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3212fcf5ef2aSThomas Huth goto jmp_insn; 3213fcf5ef2aSThomas Huth } 3214fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3215fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3216fcf5ef2aSThomas Huth target <<= 2; 3217fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, 0); 3218fcf5ef2aSThomas Huth goto jmp_insn; 3219fcf5ef2aSThomas Huth } 3220fcf5ef2aSThomas Huth case 0x4: /* SETHI */ 3221fcf5ef2aSThomas Huth /* Special-case %g0 because that's the canonical nop. */ 3222fcf5ef2aSThomas Huth if (rd) { 3223fcf5ef2aSThomas Huth uint32_t value = GET_FIELD(insn, 10, 31); 3224fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3225fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, value << 10); 3226fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3227fcf5ef2aSThomas Huth } 3228fcf5ef2aSThomas Huth break; 3229fcf5ef2aSThomas Huth case 0x0: /* UNIMPL */ 3230fcf5ef2aSThomas Huth default: 3231fcf5ef2aSThomas Huth goto illegal_insn; 3232fcf5ef2aSThomas Huth } 3233fcf5ef2aSThomas Huth break; 3234fcf5ef2aSThomas Huth } 3235fcf5ef2aSThomas Huth break; 3236fcf5ef2aSThomas Huth case 1: /*CALL*/ 3237fcf5ef2aSThomas Huth { 3238fcf5ef2aSThomas Huth target_long target = GET_FIELDs(insn, 2, 31) << 2; 3239fcf5ef2aSThomas Huth TCGv o7 = gen_dest_gpr(dc, 15); 3240fcf5ef2aSThomas Huth 3241fcf5ef2aSThomas Huth tcg_gen_movi_tl(o7, dc->pc); 3242fcf5ef2aSThomas Huth gen_store_gpr(dc, 15, o7); 3243fcf5ef2aSThomas Huth target += dc->pc; 3244fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 3245fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3246fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3247fcf5ef2aSThomas Huth target &= 0xffffffffULL; 3248fcf5ef2aSThomas Huth } 3249fcf5ef2aSThomas Huth #endif 3250fcf5ef2aSThomas Huth dc->npc = target; 3251fcf5ef2aSThomas Huth } 3252fcf5ef2aSThomas Huth goto jmp_insn; 3253fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 3254fcf5ef2aSThomas Huth { 3255fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 3256fcf5ef2aSThomas Huth TCGv cpu_dst = get_temp_tl(dc); 3257fcf5ef2aSThomas Huth TCGv cpu_tmp0; 3258fcf5ef2aSThomas Huth 3259fcf5ef2aSThomas Huth if (xop == 0x3a) { /* generate trap */ 3260fcf5ef2aSThomas Huth int cond = GET_FIELD(insn, 3, 6); 3261fcf5ef2aSThomas Huth TCGv_i32 trap; 3262fcf5ef2aSThomas Huth TCGLabel *l1 = NULL; 3263fcf5ef2aSThomas Huth int mask; 3264fcf5ef2aSThomas Huth 3265fcf5ef2aSThomas Huth if (cond == 0) { 3266fcf5ef2aSThomas Huth /* Trap never. */ 3267fcf5ef2aSThomas Huth break; 3268fcf5ef2aSThomas Huth } 3269fcf5ef2aSThomas Huth 3270fcf5ef2aSThomas Huth save_state(dc); 3271fcf5ef2aSThomas Huth 3272fcf5ef2aSThomas Huth if (cond != 8) { 3273fcf5ef2aSThomas Huth /* Conditional trap. */ 3274fcf5ef2aSThomas Huth DisasCompare cmp; 3275fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3276fcf5ef2aSThomas Huth /* V9 icc/xcc */ 3277fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 3278fcf5ef2aSThomas Huth if (cc == 0) { 3279fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3280fcf5ef2aSThomas Huth } else if (cc == 2) { 3281fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 3282fcf5ef2aSThomas Huth } else { 3283fcf5ef2aSThomas Huth goto illegal_insn; 3284fcf5ef2aSThomas Huth } 3285fcf5ef2aSThomas Huth #else 3286fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3287fcf5ef2aSThomas Huth #endif 3288fcf5ef2aSThomas Huth l1 = gen_new_label(); 3289fcf5ef2aSThomas Huth tcg_gen_brcond_tl(tcg_invert_cond(cmp.cond), 3290fcf5ef2aSThomas Huth cmp.c1, cmp.c2, l1); 3291fcf5ef2aSThomas Huth free_compare(&cmp); 3292fcf5ef2aSThomas Huth } 3293fcf5ef2aSThomas Huth 3294fcf5ef2aSThomas Huth mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 3295fcf5ef2aSThomas Huth ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 3296fcf5ef2aSThomas Huth 3297fcf5ef2aSThomas Huth /* Don't use the normal temporaries, as they may well have 3298fcf5ef2aSThomas Huth gone out of scope with the branch above. While we're 3299fcf5ef2aSThomas Huth doing that we might as well pre-truncate to 32-bit. */ 3300fcf5ef2aSThomas Huth trap = tcg_temp_new_i32(); 3301fcf5ef2aSThomas Huth 3302fcf5ef2aSThomas Huth rs1 = GET_FIELD_SP(insn, 14, 18); 3303fcf5ef2aSThomas Huth if (IS_IMM) { 33045c65df36SArtyom Tarasenko rs2 = GET_FIELD_SP(insn, 0, 7); 3305fcf5ef2aSThomas Huth if (rs1 == 0) { 3306fcf5ef2aSThomas Huth tcg_gen_movi_i32(trap, (rs2 & mask) + TT_TRAP); 3307fcf5ef2aSThomas Huth /* Signal that the trap value is fully constant. */ 3308fcf5ef2aSThomas Huth mask = 0; 3309fcf5ef2aSThomas Huth } else { 3310fcf5ef2aSThomas Huth TCGv t1 = gen_load_gpr(dc, rs1); 3311fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3312fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, rs2); 3313fcf5ef2aSThomas Huth } 3314fcf5ef2aSThomas Huth } else { 3315fcf5ef2aSThomas Huth TCGv t1, t2; 3316fcf5ef2aSThomas Huth rs2 = GET_FIELD_SP(insn, 0, 4); 3317fcf5ef2aSThomas Huth t1 = gen_load_gpr(dc, rs1); 3318fcf5ef2aSThomas Huth t2 = gen_load_gpr(dc, rs2); 3319fcf5ef2aSThomas Huth tcg_gen_add_tl(t1, t1, t2); 3320fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3321fcf5ef2aSThomas Huth } 3322fcf5ef2aSThomas Huth if (mask != 0) { 3323fcf5ef2aSThomas Huth tcg_gen_andi_i32(trap, trap, mask); 3324fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, TT_TRAP); 3325fcf5ef2aSThomas Huth } 3326fcf5ef2aSThomas Huth 3327fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, trap); 3328fcf5ef2aSThomas Huth tcg_temp_free_i32(trap); 3329fcf5ef2aSThomas Huth 3330fcf5ef2aSThomas Huth if (cond == 8) { 3331fcf5ef2aSThomas Huth /* An unconditional trap ends the TB. */ 3332af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 3333fcf5ef2aSThomas Huth goto jmp_insn; 3334fcf5ef2aSThomas Huth } else { 3335fcf5ef2aSThomas Huth /* A conditional trap falls through to the next insn. */ 3336fcf5ef2aSThomas Huth gen_set_label(l1); 3337fcf5ef2aSThomas Huth break; 3338fcf5ef2aSThomas Huth } 3339fcf5ef2aSThomas Huth } else if (xop == 0x28) { 3340fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3341fcf5ef2aSThomas Huth switch(rs1) { 3342fcf5ef2aSThomas Huth case 0: /* rdy */ 3343fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3344fcf5ef2aSThomas Huth case 0x01 ... 0x0e: /* undefined in the SPARCv8 3345fcf5ef2aSThomas Huth manual, rdy on the microSPARC 3346fcf5ef2aSThomas Huth II */ 3347fcf5ef2aSThomas Huth case 0x0f: /* stbar in the SPARCv8 manual, 3348fcf5ef2aSThomas Huth rdy on the microSPARC II */ 3349fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent in the 3350fcf5ef2aSThomas Huth SPARCv8 manual, rdy on the 3351fcf5ef2aSThomas Huth microSPARC II */ 3352fcf5ef2aSThomas Huth /* Read Asr17 */ 3353fcf5ef2aSThomas Huth if (rs1 == 0x11 && dc->def->features & CPU_FEATURE_ASR17) { 3354fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3355fcf5ef2aSThomas Huth /* Read Asr17 for a Leon3 monoprocessor */ 3356fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, (1 << 8) | (dc->def->nwindows - 1)); 3357fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3358fcf5ef2aSThomas Huth break; 3359fcf5ef2aSThomas Huth } 3360fcf5ef2aSThomas Huth #endif 3361fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_y); 3362fcf5ef2aSThomas Huth break; 3363fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3364fcf5ef2aSThomas Huth case 0x2: /* V9 rdccr */ 3365fcf5ef2aSThomas Huth update_psr(dc); 3366fcf5ef2aSThomas Huth gen_helper_rdccr(cpu_dst, cpu_env); 3367fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3368fcf5ef2aSThomas Huth break; 3369fcf5ef2aSThomas Huth case 0x3: /* V9 rdasi */ 3370fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_dst, dc->asi); 3371fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3372fcf5ef2aSThomas Huth break; 3373fcf5ef2aSThomas Huth case 0x4: /* V9 rdtick */ 3374fcf5ef2aSThomas Huth { 3375fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3376fcf5ef2aSThomas Huth TCGv_i32 r_const; 3377fcf5ef2aSThomas Huth 3378fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 3379fcf5ef2aSThomas Huth r_const = tcg_const_i32(dc->mem_idx); 3380fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3381fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 338246bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 338346bb0137SMark Cave-Ayland gen_io_start(); 338446bb0137SMark Cave-Ayland } 3385fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3386fcf5ef2aSThomas Huth r_const); 3387fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 3388fcf5ef2aSThomas Huth tcg_temp_free_i32(r_const); 3389fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 339046bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 3391b5328172SPeter Maydell /* I/O operations in icount mode must end the TB */ 3392b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 339346bb0137SMark Cave-Ayland } 3394fcf5ef2aSThomas Huth } 3395fcf5ef2aSThomas Huth break; 3396fcf5ef2aSThomas Huth case 0x5: /* V9 rdpc */ 3397fcf5ef2aSThomas Huth { 3398fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3399fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3400fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc & 0xffffffffULL); 3401fcf5ef2aSThomas Huth } else { 3402fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 3403fcf5ef2aSThomas Huth } 3404fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3405fcf5ef2aSThomas Huth } 3406fcf5ef2aSThomas Huth break; 3407fcf5ef2aSThomas Huth case 0x6: /* V9 rdfprs */ 3408fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_dst, cpu_fprs); 3409fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3410fcf5ef2aSThomas Huth break; 3411fcf5ef2aSThomas Huth case 0xf: /* V9 membar */ 3412fcf5ef2aSThomas Huth break; /* no effect */ 3413fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 3414fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3415fcf5ef2aSThomas Huth goto jmp_insn; 3416fcf5ef2aSThomas Huth } 3417fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_gsr); 3418fcf5ef2aSThomas Huth break; 3419fcf5ef2aSThomas Huth case 0x16: /* Softint */ 3420fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_dst, cpu_env, 3421fcf5ef2aSThomas Huth offsetof(CPUSPARCState, softint)); 3422fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3423fcf5ef2aSThomas Huth break; 3424fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 3425fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tick_cmpr); 3426fcf5ef2aSThomas Huth break; 3427fcf5ef2aSThomas Huth case 0x18: /* System tick */ 3428fcf5ef2aSThomas Huth { 3429fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3430fcf5ef2aSThomas Huth TCGv_i32 r_const; 3431fcf5ef2aSThomas Huth 3432fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 3433fcf5ef2aSThomas Huth r_const = tcg_const_i32(dc->mem_idx); 3434fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3435fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 343646bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 343746bb0137SMark Cave-Ayland gen_io_start(); 343846bb0137SMark Cave-Ayland } 3439fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3440fcf5ef2aSThomas Huth r_const); 3441fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 3442fcf5ef2aSThomas Huth tcg_temp_free_i32(r_const); 3443fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 344446bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 3445b5328172SPeter Maydell /* I/O operations in icount mode must end the TB */ 3446b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 344746bb0137SMark Cave-Ayland } 3448fcf5ef2aSThomas Huth } 3449fcf5ef2aSThomas Huth break; 3450fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 3451fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_stick_cmpr); 3452fcf5ef2aSThomas Huth break; 3453b8e31b3cSArtyom Tarasenko case 0x1a: /* UltraSPARC-T1 Strand status */ 3454b8e31b3cSArtyom Tarasenko /* XXX HYPV check maybe not enough, UA2005 & UA2007 describe 3455b8e31b3cSArtyom Tarasenko * this ASR as impl. dep 3456b8e31b3cSArtyom Tarasenko */ 3457b8e31b3cSArtyom Tarasenko CHECK_IU_FEATURE(dc, HYPV); 3458b8e31b3cSArtyom Tarasenko { 3459b8e31b3cSArtyom Tarasenko TCGv t = gen_dest_gpr(dc, rd); 3460b8e31b3cSArtyom Tarasenko tcg_gen_movi_tl(t, 1UL); 3461b8e31b3cSArtyom Tarasenko gen_store_gpr(dc, rd, t); 3462b8e31b3cSArtyom Tarasenko } 3463b8e31b3cSArtyom Tarasenko break; 3464fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 3465fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation Counter */ 3466fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 3467fcf5ef2aSThomas Huth case 0x14: /* Softint set, WO */ 3468fcf5ef2aSThomas Huth case 0x15: /* Softint clear, WO */ 3469fcf5ef2aSThomas Huth #endif 3470fcf5ef2aSThomas Huth default: 3471fcf5ef2aSThomas Huth goto illegal_insn; 3472fcf5ef2aSThomas Huth } 3473fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 3474fcf5ef2aSThomas Huth } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */ 3475fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3476fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3477fcf5ef2aSThomas Huth goto priv_insn; 3478fcf5ef2aSThomas Huth } 3479fcf5ef2aSThomas Huth update_psr(dc); 3480fcf5ef2aSThomas Huth gen_helper_rdpsr(cpu_dst, cpu_env); 3481fcf5ef2aSThomas Huth #else 3482fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3483fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3484fcf5ef2aSThomas Huth goto priv_insn; 3485fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3486fcf5ef2aSThomas Huth switch (rs1) { 3487fcf5ef2aSThomas Huth case 0: // hpstate 3488f7f17ef7SArtyom Tarasenko tcg_gen_ld_i64(cpu_dst, cpu_env, 3489f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, hpstate)); 3490fcf5ef2aSThomas Huth break; 3491fcf5ef2aSThomas Huth case 1: // htstate 3492fcf5ef2aSThomas Huth // gen_op_rdhtstate(); 3493fcf5ef2aSThomas Huth break; 3494fcf5ef2aSThomas Huth case 3: // hintp 3495fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hintp); 3496fcf5ef2aSThomas Huth break; 3497fcf5ef2aSThomas Huth case 5: // htba 3498fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_htba); 3499fcf5ef2aSThomas Huth break; 3500fcf5ef2aSThomas Huth case 6: // hver 3501fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hver); 3502fcf5ef2aSThomas Huth break; 3503fcf5ef2aSThomas Huth case 31: // hstick_cmpr 3504fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr); 3505fcf5ef2aSThomas Huth break; 3506fcf5ef2aSThomas Huth default: 3507fcf5ef2aSThomas Huth goto illegal_insn; 3508fcf5ef2aSThomas Huth } 3509fcf5ef2aSThomas Huth #endif 3510fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3511fcf5ef2aSThomas Huth break; 3512fcf5ef2aSThomas Huth } else if (xop == 0x2a) { /* rdwim / V9 rdpr */ 3513fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3514fcf5ef2aSThomas Huth goto priv_insn; 3515fcf5ef2aSThomas Huth } 3516fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 3517fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3518fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3519fcf5ef2aSThomas Huth switch (rs1) { 3520fcf5ef2aSThomas Huth case 0: // tpc 3521fcf5ef2aSThomas Huth { 3522fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3523fcf5ef2aSThomas Huth 3524fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3525fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3526fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3527fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 3528fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3529fcf5ef2aSThomas Huth } 3530fcf5ef2aSThomas Huth break; 3531fcf5ef2aSThomas Huth case 1: // tnpc 3532fcf5ef2aSThomas Huth { 3533fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3534fcf5ef2aSThomas Huth 3535fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3536fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3537fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3538fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 3539fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3540fcf5ef2aSThomas Huth } 3541fcf5ef2aSThomas Huth break; 3542fcf5ef2aSThomas Huth case 2: // tstate 3543fcf5ef2aSThomas Huth { 3544fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3545fcf5ef2aSThomas Huth 3546fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3547fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3548fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3549fcf5ef2aSThomas Huth offsetof(trap_state, tstate)); 3550fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3551fcf5ef2aSThomas Huth } 3552fcf5ef2aSThomas Huth break; 3553fcf5ef2aSThomas Huth case 3: // tt 3554fcf5ef2aSThomas Huth { 3555fcf5ef2aSThomas Huth TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3556fcf5ef2aSThomas Huth 3557fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3558fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, r_tsptr, 3559fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 3560fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3561fcf5ef2aSThomas Huth } 3562fcf5ef2aSThomas Huth break; 3563fcf5ef2aSThomas Huth case 4: // tick 3564fcf5ef2aSThomas Huth { 3565fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3566fcf5ef2aSThomas Huth TCGv_i32 r_const; 3567fcf5ef2aSThomas Huth 3568fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 3569fcf5ef2aSThomas Huth r_const = tcg_const_i32(dc->mem_idx); 3570fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3571fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 357246bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 357346bb0137SMark Cave-Ayland gen_io_start(); 357446bb0137SMark Cave-Ayland } 3575fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_tmp0, cpu_env, 3576fcf5ef2aSThomas Huth r_tickptr, r_const); 3577fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 3578fcf5ef2aSThomas Huth tcg_temp_free_i32(r_const); 357946bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 3580b5328172SPeter Maydell /* I/O operations in icount mode must end the TB */ 3581b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 358246bb0137SMark Cave-Ayland } 3583fcf5ef2aSThomas Huth } 3584fcf5ef2aSThomas Huth break; 3585fcf5ef2aSThomas Huth case 5: // tba 3586fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_tbr); 3587fcf5ef2aSThomas Huth break; 3588fcf5ef2aSThomas Huth case 6: // pstate 3589fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3590fcf5ef2aSThomas Huth offsetof(CPUSPARCState, pstate)); 3591fcf5ef2aSThomas Huth break; 3592fcf5ef2aSThomas Huth case 7: // tl 3593fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3594fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 3595fcf5ef2aSThomas Huth break; 3596fcf5ef2aSThomas Huth case 8: // pil 3597fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3598fcf5ef2aSThomas Huth offsetof(CPUSPARCState, psrpil)); 3599fcf5ef2aSThomas Huth break; 3600fcf5ef2aSThomas Huth case 9: // cwp 3601fcf5ef2aSThomas Huth gen_helper_rdcwp(cpu_tmp0, cpu_env); 3602fcf5ef2aSThomas Huth break; 3603fcf5ef2aSThomas Huth case 10: // cansave 3604fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3605fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cansave)); 3606fcf5ef2aSThomas Huth break; 3607fcf5ef2aSThomas Huth case 11: // canrestore 3608fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3609fcf5ef2aSThomas Huth offsetof(CPUSPARCState, canrestore)); 3610fcf5ef2aSThomas Huth break; 3611fcf5ef2aSThomas Huth case 12: // cleanwin 3612fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3613fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cleanwin)); 3614fcf5ef2aSThomas Huth break; 3615fcf5ef2aSThomas Huth case 13: // otherwin 3616fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3617fcf5ef2aSThomas Huth offsetof(CPUSPARCState, otherwin)); 3618fcf5ef2aSThomas Huth break; 3619fcf5ef2aSThomas Huth case 14: // wstate 3620fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3621fcf5ef2aSThomas Huth offsetof(CPUSPARCState, wstate)); 3622fcf5ef2aSThomas Huth break; 3623fcf5ef2aSThomas Huth case 16: // UA2005 gl 3624fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 3625fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3626fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gl)); 3627fcf5ef2aSThomas Huth break; 3628fcf5ef2aSThomas Huth case 26: // UA2005 strand status 3629fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3630fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3631fcf5ef2aSThomas Huth goto priv_insn; 3632fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ssr); 3633fcf5ef2aSThomas Huth break; 3634fcf5ef2aSThomas Huth case 31: // ver 3635fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ver); 3636fcf5ef2aSThomas Huth break; 3637fcf5ef2aSThomas Huth case 15: // fq 3638fcf5ef2aSThomas Huth default: 3639fcf5ef2aSThomas Huth goto illegal_insn; 3640fcf5ef2aSThomas Huth } 3641fcf5ef2aSThomas Huth #else 3642fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim); 3643fcf5ef2aSThomas Huth #endif 3644fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 3645fcf5ef2aSThomas Huth break; 3646aa04c9d9SGiuseppe Musacchio #endif 3647aa04c9d9SGiuseppe Musacchio #if defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY) 3648fcf5ef2aSThomas Huth } else if (xop == 0x2b) { /* rdtbr / V9 flushw */ 3649fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3650fcf5ef2aSThomas Huth gen_helper_flushw(cpu_env); 3651fcf5ef2aSThomas Huth #else 3652fcf5ef2aSThomas Huth if (!supervisor(dc)) 3653fcf5ef2aSThomas Huth goto priv_insn; 3654fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tbr); 3655fcf5ef2aSThomas Huth #endif 3656fcf5ef2aSThomas Huth break; 3657fcf5ef2aSThomas Huth #endif 3658fcf5ef2aSThomas Huth } else if (xop == 0x34) { /* FPU Operations */ 3659fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3660fcf5ef2aSThomas Huth goto jmp_insn; 3661fcf5ef2aSThomas Huth } 3662fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3663fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3664fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3665fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3666fcf5ef2aSThomas Huth 3667fcf5ef2aSThomas Huth switch (xop) { 3668fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 3669fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 3670fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 3671fcf5ef2aSThomas Huth break; 3672fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 3673fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 3674fcf5ef2aSThomas Huth break; 3675fcf5ef2aSThomas Huth case 0x9: /* fabss */ 3676fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 3677fcf5ef2aSThomas Huth break; 3678fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 3679fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3680fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 3681fcf5ef2aSThomas Huth break; 3682fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 3683fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3684fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 3685fcf5ef2aSThomas Huth break; 3686fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 3687fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3688fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 3689fcf5ef2aSThomas Huth break; 3690fcf5ef2aSThomas Huth case 0x41: /* fadds */ 3691fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 3692fcf5ef2aSThomas Huth break; 3693fcf5ef2aSThomas Huth case 0x42: /* faddd */ 3694fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 3695fcf5ef2aSThomas Huth break; 3696fcf5ef2aSThomas Huth case 0x43: /* faddq */ 3697fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3698fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 3699fcf5ef2aSThomas Huth break; 3700fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 3701fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 3702fcf5ef2aSThomas Huth break; 3703fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 3704fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 3705fcf5ef2aSThomas Huth break; 3706fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 3707fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3708fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 3709fcf5ef2aSThomas Huth break; 3710fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 3711fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3712fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 3713fcf5ef2aSThomas Huth break; 3714fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 3715fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3716fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 3717fcf5ef2aSThomas Huth break; 3718fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 3719fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3720fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3721fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 3722fcf5ef2aSThomas Huth break; 3723fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 3724fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 3725fcf5ef2aSThomas Huth break; 3726fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 3727fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 3728fcf5ef2aSThomas Huth break; 3729fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 3730fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3731fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 3732fcf5ef2aSThomas Huth break; 3733fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 3734fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 3735fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 3736fcf5ef2aSThomas Huth break; 3737fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 3738fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3739fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 3740fcf5ef2aSThomas Huth break; 3741fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 3742fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 3743fcf5ef2aSThomas Huth break; 3744fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 3745fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 3746fcf5ef2aSThomas Huth break; 3747fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 3748fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3749fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 3750fcf5ef2aSThomas Huth break; 3751fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 3752fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 3753fcf5ef2aSThomas Huth break; 3754fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 3755fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 3756fcf5ef2aSThomas Huth break; 3757fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 3758fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3759fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 3760fcf5ef2aSThomas Huth break; 3761fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 3762fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3763fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 3764fcf5ef2aSThomas Huth break; 3765fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 3766fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3767fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 3768fcf5ef2aSThomas Huth break; 3769fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 3770fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3771fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 3772fcf5ef2aSThomas Huth break; 3773fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 3774fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 3775fcf5ef2aSThomas Huth break; 3776fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 3777fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 3778fcf5ef2aSThomas Huth break; 3779fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 3780fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3781fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 3782fcf5ef2aSThomas Huth break; 3783fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3784fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 3785fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 3786fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 3787fcf5ef2aSThomas Huth break; 3788fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 3789fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3790fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 3791fcf5ef2aSThomas Huth break; 3792fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 3793fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 3794fcf5ef2aSThomas Huth break; 3795fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 3796fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3797fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 3798fcf5ef2aSThomas Huth break; 3799fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 3800fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 3801fcf5ef2aSThomas Huth break; 3802fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 3803fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3804fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 3805fcf5ef2aSThomas Huth break; 3806fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 3807fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 3808fcf5ef2aSThomas Huth break; 3809fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 3810fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 3811fcf5ef2aSThomas Huth break; 3812fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 3813fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3814fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 3815fcf5ef2aSThomas Huth break; 3816fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 3817fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 3818fcf5ef2aSThomas Huth break; 3819fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 3820fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 3821fcf5ef2aSThomas Huth break; 3822fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 3823fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3824fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 3825fcf5ef2aSThomas Huth break; 3826fcf5ef2aSThomas Huth #endif 3827fcf5ef2aSThomas Huth default: 3828fcf5ef2aSThomas Huth goto illegal_insn; 3829fcf5ef2aSThomas Huth } 3830fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 3831fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3832fcf5ef2aSThomas Huth int cond; 3833fcf5ef2aSThomas Huth #endif 3834fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3835fcf5ef2aSThomas Huth goto jmp_insn; 3836fcf5ef2aSThomas Huth } 3837fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3838fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3839fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3840fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3841fcf5ef2aSThomas Huth 3842fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3843fcf5ef2aSThomas Huth #define FMOVR(sz) \ 3844fcf5ef2aSThomas Huth do { \ 3845fcf5ef2aSThomas Huth DisasCompare cmp; \ 3846fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 3847fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 3848fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 3849fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3850fcf5ef2aSThomas Huth free_compare(&cmp); \ 3851fcf5ef2aSThomas Huth } while (0) 3852fcf5ef2aSThomas Huth 3853fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 3854fcf5ef2aSThomas Huth FMOVR(s); 3855fcf5ef2aSThomas Huth break; 3856fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 3857fcf5ef2aSThomas Huth FMOVR(d); 3858fcf5ef2aSThomas Huth break; 3859fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 3860fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3861fcf5ef2aSThomas Huth FMOVR(q); 3862fcf5ef2aSThomas Huth break; 3863fcf5ef2aSThomas Huth } 3864fcf5ef2aSThomas Huth #undef FMOVR 3865fcf5ef2aSThomas Huth #endif 3866fcf5ef2aSThomas Huth switch (xop) { 3867fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3868fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 3869fcf5ef2aSThomas Huth do { \ 3870fcf5ef2aSThomas Huth DisasCompare cmp; \ 3871fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3872fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 3873fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3874fcf5ef2aSThomas Huth free_compare(&cmp); \ 3875fcf5ef2aSThomas Huth } while (0) 3876fcf5ef2aSThomas Huth 3877fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 3878fcf5ef2aSThomas Huth FMOVCC(0, s); 3879fcf5ef2aSThomas Huth break; 3880fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 3881fcf5ef2aSThomas Huth FMOVCC(0, d); 3882fcf5ef2aSThomas Huth break; 3883fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 3884fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3885fcf5ef2aSThomas Huth FMOVCC(0, q); 3886fcf5ef2aSThomas Huth break; 3887fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 3888fcf5ef2aSThomas Huth FMOVCC(1, s); 3889fcf5ef2aSThomas Huth break; 3890fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 3891fcf5ef2aSThomas Huth FMOVCC(1, d); 3892fcf5ef2aSThomas Huth break; 3893fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 3894fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3895fcf5ef2aSThomas Huth FMOVCC(1, q); 3896fcf5ef2aSThomas Huth break; 3897fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 3898fcf5ef2aSThomas Huth FMOVCC(2, s); 3899fcf5ef2aSThomas Huth break; 3900fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 3901fcf5ef2aSThomas Huth FMOVCC(2, d); 3902fcf5ef2aSThomas Huth break; 3903fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 3904fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3905fcf5ef2aSThomas Huth FMOVCC(2, q); 3906fcf5ef2aSThomas Huth break; 3907fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 3908fcf5ef2aSThomas Huth FMOVCC(3, s); 3909fcf5ef2aSThomas Huth break; 3910fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 3911fcf5ef2aSThomas Huth FMOVCC(3, d); 3912fcf5ef2aSThomas Huth break; 3913fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 3914fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3915fcf5ef2aSThomas Huth FMOVCC(3, q); 3916fcf5ef2aSThomas Huth break; 3917fcf5ef2aSThomas Huth #undef FMOVCC 3918fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 3919fcf5ef2aSThomas Huth do { \ 3920fcf5ef2aSThomas Huth DisasCompare cmp; \ 3921fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3922fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 3923fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3924fcf5ef2aSThomas Huth free_compare(&cmp); \ 3925fcf5ef2aSThomas Huth } while (0) 3926fcf5ef2aSThomas Huth 3927fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 3928fcf5ef2aSThomas Huth FMOVCC(0, s); 3929fcf5ef2aSThomas Huth break; 3930fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 3931fcf5ef2aSThomas Huth FMOVCC(0, d); 3932fcf5ef2aSThomas Huth break; 3933fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 3934fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3935fcf5ef2aSThomas Huth FMOVCC(0, q); 3936fcf5ef2aSThomas Huth break; 3937fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 3938fcf5ef2aSThomas Huth FMOVCC(1, s); 3939fcf5ef2aSThomas Huth break; 3940fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 3941fcf5ef2aSThomas Huth FMOVCC(1, d); 3942fcf5ef2aSThomas Huth break; 3943fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 3944fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3945fcf5ef2aSThomas Huth FMOVCC(1, q); 3946fcf5ef2aSThomas Huth break; 3947fcf5ef2aSThomas Huth #undef FMOVCC 3948fcf5ef2aSThomas Huth #endif 3949fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 3950fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3951fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3952fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 3953fcf5ef2aSThomas Huth break; 3954fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 3955fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3956fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3957fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 3958fcf5ef2aSThomas Huth break; 3959fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 3960fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3961fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3962fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3963fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 3964fcf5ef2aSThomas Huth break; 3965fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 3966fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3967fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3968fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 3969fcf5ef2aSThomas Huth break; 3970fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 3971fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3972fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3973fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 3974fcf5ef2aSThomas Huth break; 3975fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 3976fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3977fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3978fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3979fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 3980fcf5ef2aSThomas Huth break; 3981fcf5ef2aSThomas Huth default: 3982fcf5ef2aSThomas Huth goto illegal_insn; 3983fcf5ef2aSThomas Huth } 3984fcf5ef2aSThomas Huth } else if (xop == 0x2) { 3985fcf5ef2aSThomas Huth TCGv dst = gen_dest_gpr(dc, rd); 3986fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3987fcf5ef2aSThomas Huth if (rs1 == 0) { 3988fcf5ef2aSThomas Huth /* clr/mov shortcut : or %g0, x, y -> mov x, y */ 3989fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3990fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3991fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, simm); 3992fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3993fcf5ef2aSThomas Huth } else { /* register */ 3994fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3995fcf5ef2aSThomas Huth if (rs2 == 0) { 3996fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 3997fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3998fcf5ef2aSThomas Huth } else { 3999fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4000fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src2); 4001fcf5ef2aSThomas Huth } 4002fcf5ef2aSThomas Huth } 4003fcf5ef2aSThomas Huth } else { 4004fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4005fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4006fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 4007fcf5ef2aSThomas Huth tcg_gen_ori_tl(dst, cpu_src1, simm); 4008fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4009fcf5ef2aSThomas Huth } else { /* register */ 4010fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4011fcf5ef2aSThomas Huth if (rs2 == 0) { 4012fcf5ef2aSThomas Huth /* mov shortcut: or x, %g0, y -> mov x, y */ 4013fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src1); 4014fcf5ef2aSThomas Huth } else { 4015fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4016fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, cpu_src1, cpu_src2); 4017fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4018fcf5ef2aSThomas Huth } 4019fcf5ef2aSThomas Huth } 4020fcf5ef2aSThomas Huth } 4021fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4022fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 4023fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4024fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4025fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4026fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4027fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 4028fcf5ef2aSThomas Huth } else { 4029fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 4030fcf5ef2aSThomas Huth } 4031fcf5ef2aSThomas Huth } else { /* register */ 4032fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4033fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4034fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4035fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4036fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4037fcf5ef2aSThomas Huth } else { 4038fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4039fcf5ef2aSThomas Huth } 4040fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 4041fcf5ef2aSThomas Huth } 4042fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4043fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 4044fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4045fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4046fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4047fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4048fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 4049fcf5ef2aSThomas Huth } else { 4050fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4051fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 4052fcf5ef2aSThomas Huth } 4053fcf5ef2aSThomas Huth } else { /* register */ 4054fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4055fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4056fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4057fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4058fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4059fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 4060fcf5ef2aSThomas Huth } else { 4061fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4062fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4063fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 4064fcf5ef2aSThomas Huth } 4065fcf5ef2aSThomas Huth } 4066fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4067fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 4068fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4069fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4070fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4071fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4072fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 4073fcf5ef2aSThomas Huth } else { 4074fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4075fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 4076fcf5ef2aSThomas Huth } 4077fcf5ef2aSThomas Huth } else { /* register */ 4078fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4079fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4080fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4081fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4082fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4083fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 4084fcf5ef2aSThomas Huth } else { 4085fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4086fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4087fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 4088fcf5ef2aSThomas Huth } 4089fcf5ef2aSThomas Huth } 4090fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4091fcf5ef2aSThomas Huth #endif 4092fcf5ef2aSThomas Huth } else if (xop < 0x36) { 4093fcf5ef2aSThomas Huth if (xop < 0x20) { 4094fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4095fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4096fcf5ef2aSThomas Huth switch (xop & ~0x10) { 4097fcf5ef2aSThomas Huth case 0x0: /* add */ 4098fcf5ef2aSThomas Huth if (xop & 0x10) { 4099fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4100fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4101fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4102fcf5ef2aSThomas Huth } else { 4103fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4104fcf5ef2aSThomas Huth } 4105fcf5ef2aSThomas Huth break; 4106fcf5ef2aSThomas Huth case 0x1: /* and */ 4107fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2); 4108fcf5ef2aSThomas Huth if (xop & 0x10) { 4109fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4110fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4111fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4112fcf5ef2aSThomas Huth } 4113fcf5ef2aSThomas Huth break; 4114fcf5ef2aSThomas Huth case 0x2: /* or */ 4115fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2); 4116fcf5ef2aSThomas Huth if (xop & 0x10) { 4117fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4118fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4119fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4120fcf5ef2aSThomas Huth } 4121fcf5ef2aSThomas Huth break; 4122fcf5ef2aSThomas Huth case 0x3: /* xor */ 4123fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2); 4124fcf5ef2aSThomas Huth if (xop & 0x10) { 4125fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4126fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4127fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4128fcf5ef2aSThomas Huth } 4129fcf5ef2aSThomas Huth break; 4130fcf5ef2aSThomas Huth case 0x4: /* sub */ 4131fcf5ef2aSThomas Huth if (xop & 0x10) { 4132fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4133fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4134fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 4135fcf5ef2aSThomas Huth } else { 4136fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2); 4137fcf5ef2aSThomas Huth } 4138fcf5ef2aSThomas Huth break; 4139fcf5ef2aSThomas Huth case 0x5: /* andn */ 4140fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2); 4141fcf5ef2aSThomas Huth if (xop & 0x10) { 4142fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4143fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4144fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4145fcf5ef2aSThomas Huth } 4146fcf5ef2aSThomas Huth break; 4147fcf5ef2aSThomas Huth case 0x6: /* orn */ 4148fcf5ef2aSThomas Huth tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2); 4149fcf5ef2aSThomas Huth if (xop & 0x10) { 4150fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4151fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4152fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4153fcf5ef2aSThomas Huth } 4154fcf5ef2aSThomas Huth break; 4155fcf5ef2aSThomas Huth case 0x7: /* xorn */ 4156fcf5ef2aSThomas Huth tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2); 4157fcf5ef2aSThomas Huth if (xop & 0x10) { 4158fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4159fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4160fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4161fcf5ef2aSThomas Huth } 4162fcf5ef2aSThomas Huth break; 4163fcf5ef2aSThomas Huth case 0x8: /* addx, V9 addc */ 4164fcf5ef2aSThomas Huth gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4165fcf5ef2aSThomas Huth (xop & 0x10)); 4166fcf5ef2aSThomas Huth break; 4167fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4168fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 4169fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 4170fcf5ef2aSThomas Huth break; 4171fcf5ef2aSThomas Huth #endif 4172fcf5ef2aSThomas Huth case 0xa: /* umul */ 4173fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4174fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 4175fcf5ef2aSThomas Huth if (xop & 0x10) { 4176fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4177fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4178fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4179fcf5ef2aSThomas Huth } 4180fcf5ef2aSThomas Huth break; 4181fcf5ef2aSThomas Huth case 0xb: /* smul */ 4182fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4183fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 4184fcf5ef2aSThomas Huth if (xop & 0x10) { 4185fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4186fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4187fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4188fcf5ef2aSThomas Huth } 4189fcf5ef2aSThomas Huth break; 4190fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 4191fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4192fcf5ef2aSThomas Huth (xop & 0x10)); 4193fcf5ef2aSThomas Huth break; 4194fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4195fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 4196fcf5ef2aSThomas Huth gen_helper_udivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4197fcf5ef2aSThomas Huth break; 4198fcf5ef2aSThomas Huth #endif 4199fcf5ef2aSThomas Huth case 0xe: /* udiv */ 4200fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4201fcf5ef2aSThomas Huth if (xop & 0x10) { 4202fcf5ef2aSThomas Huth gen_helper_udiv_cc(cpu_dst, cpu_env, cpu_src1, 4203fcf5ef2aSThomas Huth cpu_src2); 4204fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4205fcf5ef2aSThomas Huth } else { 4206fcf5ef2aSThomas Huth gen_helper_udiv(cpu_dst, cpu_env, cpu_src1, 4207fcf5ef2aSThomas Huth cpu_src2); 4208fcf5ef2aSThomas Huth } 4209fcf5ef2aSThomas Huth break; 4210fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4211fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4212fcf5ef2aSThomas Huth if (xop & 0x10) { 4213fcf5ef2aSThomas Huth gen_helper_sdiv_cc(cpu_dst, cpu_env, cpu_src1, 4214fcf5ef2aSThomas Huth cpu_src2); 4215fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4216fcf5ef2aSThomas Huth } else { 4217fcf5ef2aSThomas Huth gen_helper_sdiv(cpu_dst, cpu_env, cpu_src1, 4218fcf5ef2aSThomas Huth cpu_src2); 4219fcf5ef2aSThomas Huth } 4220fcf5ef2aSThomas Huth break; 4221fcf5ef2aSThomas Huth default: 4222fcf5ef2aSThomas Huth goto illegal_insn; 4223fcf5ef2aSThomas Huth } 4224fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4225fcf5ef2aSThomas Huth } else { 4226fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4227fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4228fcf5ef2aSThomas Huth switch (xop) { 4229fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4230fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4231fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4232fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4233fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4234fcf5ef2aSThomas Huth break; 4235fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4236fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4237fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4238fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4239fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4240fcf5ef2aSThomas Huth break; 4241fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4242fcf5ef2aSThomas Huth gen_helper_taddcctv(cpu_dst, cpu_env, 4243fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4244fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4245fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4246fcf5ef2aSThomas Huth break; 4247fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4248fcf5ef2aSThomas Huth gen_helper_tsubcctv(cpu_dst, cpu_env, 4249fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4250fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4251fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4252fcf5ef2aSThomas Huth break; 4253fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4254fcf5ef2aSThomas Huth update_psr(dc); 4255fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4256fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4257fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4258fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4259fcf5ef2aSThomas Huth break; 4260fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4261fcf5ef2aSThomas Huth case 0x25: /* sll */ 4262fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4263fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4264fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4265fcf5ef2aSThomas Huth } else { /* register */ 4266fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4267fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4268fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4269fcf5ef2aSThomas Huth } 4270fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4271fcf5ef2aSThomas Huth break; 4272fcf5ef2aSThomas Huth case 0x26: /* srl */ 4273fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4274fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4275fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4276fcf5ef2aSThomas Huth } else { /* register */ 4277fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4278fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4279fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4280fcf5ef2aSThomas Huth } 4281fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4282fcf5ef2aSThomas Huth break; 4283fcf5ef2aSThomas Huth case 0x27: /* sra */ 4284fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4285fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4286fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4287fcf5ef2aSThomas Huth } else { /* register */ 4288fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4289fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4290fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4291fcf5ef2aSThomas Huth } 4292fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4293fcf5ef2aSThomas Huth break; 4294fcf5ef2aSThomas Huth #endif 4295fcf5ef2aSThomas Huth case 0x30: 4296fcf5ef2aSThomas Huth { 4297fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4298fcf5ef2aSThomas Huth switch(rd) { 4299fcf5ef2aSThomas Huth case 0: /* wry */ 4300fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4301fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff); 4302fcf5ef2aSThomas Huth break; 4303fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4304fcf5ef2aSThomas Huth case 0x01 ... 0x0f: /* undefined in the 4305fcf5ef2aSThomas Huth SPARCv8 manual, nop 4306fcf5ef2aSThomas Huth on the microSPARC 4307fcf5ef2aSThomas Huth II */ 4308fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent 4309fcf5ef2aSThomas Huth in the SPARCv8 4310fcf5ef2aSThomas Huth manual, nop on the 4311fcf5ef2aSThomas Huth microSPARC II */ 4312fcf5ef2aSThomas Huth if ((rd == 0x13) && (dc->def->features & 4313fcf5ef2aSThomas Huth CPU_FEATURE_POWERDOWN)) { 4314fcf5ef2aSThomas Huth /* LEON3 power-down */ 4315fcf5ef2aSThomas Huth save_state(dc); 4316fcf5ef2aSThomas Huth gen_helper_power_down(cpu_env); 4317fcf5ef2aSThomas Huth } 4318fcf5ef2aSThomas Huth break; 4319fcf5ef2aSThomas Huth #else 4320fcf5ef2aSThomas Huth case 0x2: /* V9 wrccr */ 4321fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4322fcf5ef2aSThomas Huth gen_helper_wrccr(cpu_env, cpu_tmp0); 4323fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4324fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4325fcf5ef2aSThomas Huth break; 4326fcf5ef2aSThomas Huth case 0x3: /* V9 wrasi */ 4327fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4328fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff); 4329fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4330fcf5ef2aSThomas Huth offsetof(CPUSPARCState, asi)); 4331fcf5ef2aSThomas Huth /* End TB to notice changed ASI. */ 4332fcf5ef2aSThomas Huth save_state(dc); 4333fcf5ef2aSThomas Huth gen_op_next_insn(); 433407ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4335af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4336fcf5ef2aSThomas Huth break; 4337fcf5ef2aSThomas Huth case 0x6: /* V9 wrfprs */ 4338fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4339fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0); 4340fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 4341fcf5ef2aSThomas Huth save_state(dc); 4342fcf5ef2aSThomas Huth gen_op_next_insn(); 434307ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4344af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4345fcf5ef2aSThomas Huth break; 4346fcf5ef2aSThomas Huth case 0xf: /* V9 sir, nop if user */ 4347fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4348fcf5ef2aSThomas Huth if (supervisor(dc)) { 4349fcf5ef2aSThomas Huth ; // XXX 4350fcf5ef2aSThomas Huth } 4351fcf5ef2aSThomas Huth #endif 4352fcf5ef2aSThomas Huth break; 4353fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 4354fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4355fcf5ef2aSThomas Huth goto jmp_insn; 4356fcf5ef2aSThomas Huth } 4357fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2); 4358fcf5ef2aSThomas Huth break; 4359fcf5ef2aSThomas Huth case 0x14: /* Softint set */ 4360fcf5ef2aSThomas Huth if (!supervisor(dc)) 4361fcf5ef2aSThomas Huth goto illegal_insn; 4362fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4363fcf5ef2aSThomas Huth gen_helper_set_softint(cpu_env, cpu_tmp0); 4364fcf5ef2aSThomas Huth break; 4365fcf5ef2aSThomas Huth case 0x15: /* Softint clear */ 4366fcf5ef2aSThomas Huth if (!supervisor(dc)) 4367fcf5ef2aSThomas Huth goto illegal_insn; 4368fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4369fcf5ef2aSThomas Huth gen_helper_clear_softint(cpu_env, cpu_tmp0); 4370fcf5ef2aSThomas Huth break; 4371fcf5ef2aSThomas Huth case 0x16: /* Softint write */ 4372fcf5ef2aSThomas Huth if (!supervisor(dc)) 4373fcf5ef2aSThomas Huth goto illegal_insn; 4374fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4375fcf5ef2aSThomas Huth gen_helper_write_softint(cpu_env, cpu_tmp0); 4376fcf5ef2aSThomas Huth break; 4377fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 4378fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4379fcf5ef2aSThomas Huth if (!supervisor(dc)) 4380fcf5ef2aSThomas Huth goto illegal_insn; 4381fcf5ef2aSThomas Huth #endif 4382fcf5ef2aSThomas Huth { 4383fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4384fcf5ef2aSThomas Huth 4385fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1, 4386fcf5ef2aSThomas Huth cpu_src2); 4387fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4388fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4389fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 439046bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 439146bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 439246bb0137SMark Cave-Ayland gen_io_start(); 439346bb0137SMark Cave-Ayland } 4394fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4395fcf5ef2aSThomas Huth cpu_tick_cmpr); 4396fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 439746bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 439846bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4399fcf5ef2aSThomas Huth } 4400fcf5ef2aSThomas Huth break; 4401fcf5ef2aSThomas Huth case 0x18: /* System tick */ 4402fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4403fcf5ef2aSThomas Huth if (!supervisor(dc)) 4404fcf5ef2aSThomas Huth goto illegal_insn; 4405fcf5ef2aSThomas Huth #endif 4406fcf5ef2aSThomas Huth { 4407fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4408fcf5ef2aSThomas Huth 4409fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, 4410fcf5ef2aSThomas Huth cpu_src2); 4411fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4412fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4413fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 441446bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 441546bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 441646bb0137SMark Cave-Ayland gen_io_start(); 441746bb0137SMark Cave-Ayland } 4418fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4419fcf5ef2aSThomas Huth cpu_tmp0); 4420fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 442146bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 442246bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4423fcf5ef2aSThomas Huth } 4424fcf5ef2aSThomas Huth break; 4425fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 4426fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4427fcf5ef2aSThomas Huth if (!supervisor(dc)) 4428fcf5ef2aSThomas Huth goto illegal_insn; 4429fcf5ef2aSThomas Huth #endif 4430fcf5ef2aSThomas Huth { 4431fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4432fcf5ef2aSThomas Huth 4433fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1, 4434fcf5ef2aSThomas Huth cpu_src2); 4435fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4436fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4437fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 443846bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 443946bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 444046bb0137SMark Cave-Ayland gen_io_start(); 444146bb0137SMark Cave-Ayland } 4442fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4443fcf5ef2aSThomas Huth cpu_stick_cmpr); 4444fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 444546bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 444646bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4447fcf5ef2aSThomas Huth } 4448fcf5ef2aSThomas Huth break; 4449fcf5ef2aSThomas Huth 4450fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 4451fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation 4452fcf5ef2aSThomas Huth Counter */ 4453fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 4454fcf5ef2aSThomas Huth #endif 4455fcf5ef2aSThomas Huth default: 4456fcf5ef2aSThomas Huth goto illegal_insn; 4457fcf5ef2aSThomas Huth } 4458fcf5ef2aSThomas Huth } 4459fcf5ef2aSThomas Huth break; 4460fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4461fcf5ef2aSThomas Huth case 0x31: /* wrpsr, V9 saved, restored */ 4462fcf5ef2aSThomas Huth { 4463fcf5ef2aSThomas Huth if (!supervisor(dc)) 4464fcf5ef2aSThomas Huth goto priv_insn; 4465fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4466fcf5ef2aSThomas Huth switch (rd) { 4467fcf5ef2aSThomas Huth case 0: 4468fcf5ef2aSThomas Huth gen_helper_saved(cpu_env); 4469fcf5ef2aSThomas Huth break; 4470fcf5ef2aSThomas Huth case 1: 4471fcf5ef2aSThomas Huth gen_helper_restored(cpu_env); 4472fcf5ef2aSThomas Huth break; 4473fcf5ef2aSThomas Huth case 2: /* UA2005 allclean */ 4474fcf5ef2aSThomas Huth case 3: /* UA2005 otherw */ 4475fcf5ef2aSThomas Huth case 4: /* UA2005 normalw */ 4476fcf5ef2aSThomas Huth case 5: /* UA2005 invalw */ 4477fcf5ef2aSThomas Huth // XXX 4478fcf5ef2aSThomas Huth default: 4479fcf5ef2aSThomas Huth goto illegal_insn; 4480fcf5ef2aSThomas Huth } 4481fcf5ef2aSThomas Huth #else 4482fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4483fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4484fcf5ef2aSThomas Huth gen_helper_wrpsr(cpu_env, cpu_tmp0); 4485fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4486fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4487fcf5ef2aSThomas Huth save_state(dc); 4488fcf5ef2aSThomas Huth gen_op_next_insn(); 448907ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4490af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4491fcf5ef2aSThomas Huth #endif 4492fcf5ef2aSThomas Huth } 4493fcf5ef2aSThomas Huth break; 4494fcf5ef2aSThomas Huth case 0x32: /* wrwim, V9 wrpr */ 4495fcf5ef2aSThomas Huth { 4496fcf5ef2aSThomas Huth if (!supervisor(dc)) 4497fcf5ef2aSThomas Huth goto priv_insn; 4498fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4499fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4500fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4501fcf5ef2aSThomas Huth switch (rd) { 4502fcf5ef2aSThomas Huth case 0: // tpc 4503fcf5ef2aSThomas Huth { 4504fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4505fcf5ef2aSThomas Huth 4506fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4507fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4508fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4509fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 4510fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4511fcf5ef2aSThomas Huth } 4512fcf5ef2aSThomas Huth break; 4513fcf5ef2aSThomas Huth case 1: // tnpc 4514fcf5ef2aSThomas Huth { 4515fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4516fcf5ef2aSThomas Huth 4517fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4518fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4519fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4520fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 4521fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4522fcf5ef2aSThomas Huth } 4523fcf5ef2aSThomas Huth break; 4524fcf5ef2aSThomas Huth case 2: // tstate 4525fcf5ef2aSThomas Huth { 4526fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4527fcf5ef2aSThomas Huth 4528fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4529fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4530fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4531fcf5ef2aSThomas Huth offsetof(trap_state, 4532fcf5ef2aSThomas Huth tstate)); 4533fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4534fcf5ef2aSThomas Huth } 4535fcf5ef2aSThomas Huth break; 4536fcf5ef2aSThomas Huth case 3: // tt 4537fcf5ef2aSThomas Huth { 4538fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4539fcf5ef2aSThomas Huth 4540fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4541fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4542fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, r_tsptr, 4543fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 4544fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4545fcf5ef2aSThomas Huth } 4546fcf5ef2aSThomas Huth break; 4547fcf5ef2aSThomas Huth case 4: // tick 4548fcf5ef2aSThomas Huth { 4549fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4550fcf5ef2aSThomas Huth 4551fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4552fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4553fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 455446bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 455546bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 455646bb0137SMark Cave-Ayland gen_io_start(); 455746bb0137SMark Cave-Ayland } 4558fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4559fcf5ef2aSThomas Huth cpu_tmp0); 4560fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 456146bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 456246bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4563fcf5ef2aSThomas Huth } 4564fcf5ef2aSThomas Huth break; 4565fcf5ef2aSThomas Huth case 5: // tba 4566fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tbr, cpu_tmp0); 4567fcf5ef2aSThomas Huth break; 4568fcf5ef2aSThomas Huth case 6: // pstate 4569fcf5ef2aSThomas Huth save_state(dc); 457046bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 457146bb0137SMark Cave-Ayland gen_io_start(); 457246bb0137SMark Cave-Ayland } 4573fcf5ef2aSThomas Huth gen_helper_wrpstate(cpu_env, cpu_tmp0); 457446bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 4575b5328172SPeter Maydell /* I/O ops in icount mode must end the TB */ 4576b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 457746bb0137SMark Cave-Ayland } 4578fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4579fcf5ef2aSThomas Huth break; 4580fcf5ef2aSThomas Huth case 7: // tl 4581fcf5ef2aSThomas Huth save_state(dc); 4582fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4583fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 4584fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4585fcf5ef2aSThomas Huth break; 4586fcf5ef2aSThomas Huth case 8: // pil 458746bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 458846bb0137SMark Cave-Ayland gen_io_start(); 458946bb0137SMark Cave-Ayland } 4590fcf5ef2aSThomas Huth gen_helper_wrpil(cpu_env, cpu_tmp0); 459146bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 4592b5328172SPeter Maydell /* I/O ops in icount mode must end the TB */ 4593b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 459446bb0137SMark Cave-Ayland } 4595fcf5ef2aSThomas Huth break; 4596fcf5ef2aSThomas Huth case 9: // cwp 4597fcf5ef2aSThomas Huth gen_helper_wrcwp(cpu_env, cpu_tmp0); 4598fcf5ef2aSThomas Huth break; 4599fcf5ef2aSThomas Huth case 10: // cansave 4600fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4601fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4602fcf5ef2aSThomas Huth cansave)); 4603fcf5ef2aSThomas Huth break; 4604fcf5ef2aSThomas Huth case 11: // canrestore 4605fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4606fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4607fcf5ef2aSThomas Huth canrestore)); 4608fcf5ef2aSThomas Huth break; 4609fcf5ef2aSThomas Huth case 12: // cleanwin 4610fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4611fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4612fcf5ef2aSThomas Huth cleanwin)); 4613fcf5ef2aSThomas Huth break; 4614fcf5ef2aSThomas Huth case 13: // otherwin 4615fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4616fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4617fcf5ef2aSThomas Huth otherwin)); 4618fcf5ef2aSThomas Huth break; 4619fcf5ef2aSThomas Huth case 14: // wstate 4620fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4621fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4622fcf5ef2aSThomas Huth wstate)); 4623fcf5ef2aSThomas Huth break; 4624fcf5ef2aSThomas Huth case 16: // UA2005 gl 4625fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 4626cbc3a6a4SArtyom Tarasenko gen_helper_wrgl(cpu_env, cpu_tmp0); 4627fcf5ef2aSThomas Huth break; 4628fcf5ef2aSThomas Huth case 26: // UA2005 strand status 4629fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4630fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4631fcf5ef2aSThomas Huth goto priv_insn; 4632fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ssr, cpu_tmp0); 4633fcf5ef2aSThomas Huth break; 4634fcf5ef2aSThomas Huth default: 4635fcf5ef2aSThomas Huth goto illegal_insn; 4636fcf5ef2aSThomas Huth } 4637fcf5ef2aSThomas Huth #else 4638fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0); 4639fcf5ef2aSThomas Huth if (dc->def->nwindows != 32) { 4640fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_wim, cpu_wim, 4641fcf5ef2aSThomas Huth (1 << dc->def->nwindows) - 1); 4642fcf5ef2aSThomas Huth } 4643fcf5ef2aSThomas Huth #endif 4644fcf5ef2aSThomas Huth } 4645fcf5ef2aSThomas Huth break; 4646fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4647fcf5ef2aSThomas Huth { 4648fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4649fcf5ef2aSThomas Huth if (!supervisor(dc)) 4650fcf5ef2aSThomas Huth goto priv_insn; 4651fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2); 4652fcf5ef2aSThomas Huth #else 4653fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4654fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4655fcf5ef2aSThomas Huth goto priv_insn; 4656fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4657fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4658fcf5ef2aSThomas Huth switch (rd) { 4659fcf5ef2aSThomas Huth case 0: // hpstate 4660f7f17ef7SArtyom Tarasenko tcg_gen_st_i64(cpu_tmp0, cpu_env, 4661f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, 4662f7f17ef7SArtyom Tarasenko hpstate)); 4663fcf5ef2aSThomas Huth save_state(dc); 4664fcf5ef2aSThomas Huth gen_op_next_insn(); 466507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4666af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4667fcf5ef2aSThomas Huth break; 4668fcf5ef2aSThomas Huth case 1: // htstate 4669fcf5ef2aSThomas Huth // XXX gen_op_wrhtstate(); 4670fcf5ef2aSThomas Huth break; 4671fcf5ef2aSThomas Huth case 3: // hintp 4672fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hintp, cpu_tmp0); 4673fcf5ef2aSThomas Huth break; 4674fcf5ef2aSThomas Huth case 5: // htba 4675fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_htba, cpu_tmp0); 4676fcf5ef2aSThomas Huth break; 4677fcf5ef2aSThomas Huth case 31: // hstick_cmpr 4678fcf5ef2aSThomas Huth { 4679fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4680fcf5ef2aSThomas Huth 4681fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0); 4682fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4683fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4684fcf5ef2aSThomas Huth offsetof(CPUSPARCState, hstick)); 468546bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 468646bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 468746bb0137SMark Cave-Ayland gen_io_start(); 468846bb0137SMark Cave-Ayland } 4689fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4690fcf5ef2aSThomas Huth cpu_hstick_cmpr); 4691fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 469246bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 469346bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4694fcf5ef2aSThomas Huth } 4695fcf5ef2aSThomas Huth break; 4696fcf5ef2aSThomas Huth case 6: // hver readonly 4697fcf5ef2aSThomas Huth default: 4698fcf5ef2aSThomas Huth goto illegal_insn; 4699fcf5ef2aSThomas Huth } 4700fcf5ef2aSThomas Huth #endif 4701fcf5ef2aSThomas Huth } 4702fcf5ef2aSThomas Huth break; 4703fcf5ef2aSThomas Huth #endif 4704fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4705fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4706fcf5ef2aSThomas Huth { 4707fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4708fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4709fcf5ef2aSThomas Huth DisasCompare cmp; 4710fcf5ef2aSThomas Huth TCGv dst; 4711fcf5ef2aSThomas Huth 4712fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4713fcf5ef2aSThomas Huth if (cc == 0) { 4714fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4715fcf5ef2aSThomas Huth } else if (cc == 2) { 4716fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4717fcf5ef2aSThomas Huth } else { 4718fcf5ef2aSThomas Huth goto illegal_insn; 4719fcf5ef2aSThomas Huth } 4720fcf5ef2aSThomas Huth } else { 4721fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4722fcf5ef2aSThomas Huth } 4723fcf5ef2aSThomas Huth 4724fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4725fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4726fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4727fcf5ef2aSThomas Huth if (IS_IMM) { 4728fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4729fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4730fcf5ef2aSThomas Huth } 4731fcf5ef2aSThomas Huth 4732fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4733fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4734fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4735fcf5ef2aSThomas Huth cpu_src2, dst); 4736fcf5ef2aSThomas Huth free_compare(&cmp); 4737fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4738fcf5ef2aSThomas Huth break; 4739fcf5ef2aSThomas Huth } 4740fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4741fcf5ef2aSThomas Huth gen_helper_sdivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4742fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4743fcf5ef2aSThomas Huth break; 4744fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 474508da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4746fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4747fcf5ef2aSThomas Huth break; 4748fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4749fcf5ef2aSThomas Huth { 4750fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4751fcf5ef2aSThomas Huth DisasCompare cmp; 4752fcf5ef2aSThomas Huth TCGv dst; 4753fcf5ef2aSThomas Huth 4754fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4755fcf5ef2aSThomas Huth 4756fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4757fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4758fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4759fcf5ef2aSThomas Huth if (IS_IMM) { 4760fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4761fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4762fcf5ef2aSThomas Huth } 4763fcf5ef2aSThomas Huth 4764fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4765fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4766fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4767fcf5ef2aSThomas Huth cpu_src2, dst); 4768fcf5ef2aSThomas Huth free_compare(&cmp); 4769fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4770fcf5ef2aSThomas Huth break; 4771fcf5ef2aSThomas Huth } 4772fcf5ef2aSThomas Huth #endif 4773fcf5ef2aSThomas Huth default: 4774fcf5ef2aSThomas Huth goto illegal_insn; 4775fcf5ef2aSThomas Huth } 4776fcf5ef2aSThomas Huth } 4777fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4778fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4779fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4780fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4781fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4782fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4783fcf5ef2aSThomas Huth goto jmp_insn; 4784fcf5ef2aSThomas Huth } 4785fcf5ef2aSThomas Huth 4786fcf5ef2aSThomas Huth switch (opf) { 4787fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4788fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4789fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4790fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4791fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4792fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4793fcf5ef2aSThomas Huth break; 4794fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4795fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4796fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4797fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4798fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4799fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4800fcf5ef2aSThomas Huth break; 4801fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4802fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4803fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4804fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4805fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4806fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4807fcf5ef2aSThomas Huth break; 4808fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4809fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4810fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4811fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4812fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4813fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4814fcf5ef2aSThomas Huth break; 4815fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4816fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4817fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4818fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4819fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4820fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4821fcf5ef2aSThomas Huth break; 4822fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4823fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4824fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4825fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4826fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4827fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4828fcf5ef2aSThomas Huth break; 4829fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4830fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4831fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4832fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4833fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4834fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4835fcf5ef2aSThomas Huth break; 4836fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4837fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4838fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4839fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4840fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4841fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4842fcf5ef2aSThomas Huth break; 4843fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4844fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4845fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4846fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4847fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4848fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4849fcf5ef2aSThomas Huth break; 4850fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4851fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4852fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4853fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4854fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4855fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4856fcf5ef2aSThomas Huth break; 4857fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4858fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4859fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4860fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4861fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4862fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4863fcf5ef2aSThomas Huth break; 4864fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4865fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4866fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4867fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4868fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4869fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4870fcf5ef2aSThomas Huth break; 4871fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4872fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4873fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4874fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4875fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4876fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4877fcf5ef2aSThomas Huth break; 4878fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4879fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4880fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4881fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4882fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4883fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4884fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4885fcf5ef2aSThomas Huth break; 4886fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4887fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4888fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4889fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4890fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4891fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4892fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4893fcf5ef2aSThomas Huth break; 4894fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4895fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4896fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4897fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4898fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4899fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4900fcf5ef2aSThomas Huth break; 4901fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4902fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4903fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4904fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4905fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4906fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4907fcf5ef2aSThomas Huth break; 4908fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4909fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4910fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4911fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4912fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4913fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4914fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4915fcf5ef2aSThomas Huth break; 4916fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4917fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4918fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4919fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4920fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4921fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4922fcf5ef2aSThomas Huth break; 4923fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4924fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4925fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4926fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4927fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4928fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4929fcf5ef2aSThomas Huth break; 4930fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4931fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4932fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4933fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4934fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4935fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4936fcf5ef2aSThomas Huth break; 4937fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4938fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4939fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4940fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4941fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4942fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4943fcf5ef2aSThomas Huth break; 4944fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4945fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4946fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4947fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4948fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4949fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4950fcf5ef2aSThomas Huth break; 4951fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4952fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4953fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4954fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4955fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4956fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4957fcf5ef2aSThomas Huth break; 4958fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4959fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4960fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4961fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4962fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4963fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4964fcf5ef2aSThomas Huth break; 4965fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4966fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4967fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4968fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4969fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4970fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4971fcf5ef2aSThomas Huth break; 4972fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4973fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4974fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4975fcf5ef2aSThomas Huth break; 4976fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4977fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4978fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4979fcf5ef2aSThomas Huth break; 4980fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4981fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4982fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4983fcf5ef2aSThomas Huth break; 4984fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4985fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4986fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4987fcf5ef2aSThomas Huth break; 4988fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 4989fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4990fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 4991fcf5ef2aSThomas Huth break; 4992fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 4993fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4994fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 4995fcf5ef2aSThomas Huth break; 4996fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 4997fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4998fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 4999fcf5ef2aSThomas Huth break; 5000fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 5001fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5002fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 5003fcf5ef2aSThomas Huth break; 5004fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5005fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5006fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5007fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5008fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5009fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5010fcf5ef2aSThomas Huth break; 5011fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5012fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5013fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5014fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5015fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5016fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5017fcf5ef2aSThomas Huth break; 5018fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 5019fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5020fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 5021fcf5ef2aSThomas Huth break; 5022fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 5023fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5024fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 5025fcf5ef2aSThomas Huth break; 5026fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 5027fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5028fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 5029fcf5ef2aSThomas Huth break; 5030fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 5031fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5032fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 5033fcf5ef2aSThomas Huth break; 5034fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 5035fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5036fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 5037fcf5ef2aSThomas Huth break; 5038fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 5039fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5040fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 5041fcf5ef2aSThomas Huth break; 5042fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 5043fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5044fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 5045fcf5ef2aSThomas Huth break; 5046fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 5047fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5048fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 5049fcf5ef2aSThomas Huth break; 5050fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 5051fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5052fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 5053fcf5ef2aSThomas Huth break; 5054fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 5055fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5056fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 5057fcf5ef2aSThomas Huth break; 5058fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 5059fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5060fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 5061fcf5ef2aSThomas Huth break; 5062fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 5063fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5064fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 5065fcf5ef2aSThomas Huth break; 5066fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 5067fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5068fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 5069fcf5ef2aSThomas Huth break; 5070fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5071fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5072fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5073fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5074fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5075fcf5ef2aSThomas Huth break; 5076fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5077fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5078fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5079fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5080fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5081fcf5ef2aSThomas Huth break; 5082fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 5083fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5084fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 5085fcf5ef2aSThomas Huth break; 5086fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5087fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5088fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5089fcf5ef2aSThomas Huth break; 5090fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5091fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5092fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5093fcf5ef2aSThomas Huth break; 5094fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5095fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5096fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5097fcf5ef2aSThomas Huth break; 5098fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5099fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5100fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5101fcf5ef2aSThomas Huth break; 5102fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 5103fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5104fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 5105fcf5ef2aSThomas Huth break; 5106fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5107fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5108fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5109fcf5ef2aSThomas Huth break; 5110fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5111fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5112fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5113fcf5ef2aSThomas Huth break; 5114fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5115fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5116fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5117fcf5ef2aSThomas Huth break; 5118fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 5119fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5120fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 5121fcf5ef2aSThomas Huth break; 5122fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5123fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5124fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5125fcf5ef2aSThomas Huth break; 5126fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5127fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5128fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5129fcf5ef2aSThomas Huth break; 5130fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5131fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5132fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5133fcf5ef2aSThomas Huth break; 5134fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5135fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5136fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5137fcf5ef2aSThomas Huth break; 5138fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5139fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5140fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5141fcf5ef2aSThomas Huth break; 5142fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5143fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5144fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5145fcf5ef2aSThomas Huth break; 5146fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5147fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5148fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5149fcf5ef2aSThomas Huth break; 5150fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5151fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5152fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5153fcf5ef2aSThomas Huth break; 5154fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5155fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5156fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5157fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5158fcf5ef2aSThomas Huth break; 5159fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5160fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5161fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5162fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5163fcf5ef2aSThomas Huth break; 5164fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5165fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5166fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5167fcf5ef2aSThomas Huth break; 5168fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5169fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5170fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5171fcf5ef2aSThomas Huth break; 5172fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5173fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5174fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5175fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5176fcf5ef2aSThomas Huth break; 5177fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5178fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5179fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5180fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5181fcf5ef2aSThomas Huth break; 5182fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5183fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5184fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5185fcf5ef2aSThomas Huth break; 5186fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5187fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5188fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5189fcf5ef2aSThomas Huth break; 5190fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5191fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5192fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5193fcf5ef2aSThomas Huth break; 5194fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5195fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5196fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5197fcf5ef2aSThomas Huth break; 5198fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5199fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5200fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5201fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5202fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5203fcf5ef2aSThomas Huth break; 5204fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5205fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5206fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5207fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5208fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5209fcf5ef2aSThomas Huth break; 5210fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5211fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5212fcf5ef2aSThomas Huth // XXX 5213fcf5ef2aSThomas Huth goto illegal_insn; 5214fcf5ef2aSThomas Huth default: 5215fcf5ef2aSThomas Huth goto illegal_insn; 5216fcf5ef2aSThomas Huth } 5217fcf5ef2aSThomas Huth #else 5218fcf5ef2aSThomas Huth goto ncp_insn; 5219fcf5ef2aSThomas Huth #endif 5220fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 5221fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5222fcf5ef2aSThomas Huth goto illegal_insn; 5223fcf5ef2aSThomas Huth #else 5224fcf5ef2aSThomas Huth goto ncp_insn; 5225fcf5ef2aSThomas Huth #endif 5226fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5227fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5228fcf5ef2aSThomas Huth save_state(dc); 5229fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 5230fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 5231fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5232fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5233fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5234fcf5ef2aSThomas Huth } else { /* register */ 5235fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5236fcf5ef2aSThomas Huth if (rs2) { 5237fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5238fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5239fcf5ef2aSThomas Huth } else { 5240fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5241fcf5ef2aSThomas Huth } 5242fcf5ef2aSThomas Huth } 5243fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5244fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5245fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5246fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5247fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5248fcf5ef2aSThomas Huth goto jmp_insn; 5249fcf5ef2aSThomas Huth #endif 5250fcf5ef2aSThomas Huth } else { 5251fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 5252fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 5253fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5254fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5255fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5256fcf5ef2aSThomas Huth } else { /* register */ 5257fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5258fcf5ef2aSThomas Huth if (rs2) { 5259fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5260fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5261fcf5ef2aSThomas Huth } else { 5262fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5263fcf5ef2aSThomas Huth } 5264fcf5ef2aSThomas Huth } 5265fcf5ef2aSThomas Huth switch (xop) { 5266fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5267fcf5ef2aSThomas Huth { 5268fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 5269fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 5270fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 5271fcf5ef2aSThomas Huth 5272fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5273fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5274fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5275fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5276fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5277fcf5ef2aSThomas Huth } 5278fcf5ef2aSThomas Huth goto jmp_insn; 5279fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5280fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5281fcf5ef2aSThomas Huth { 5282fcf5ef2aSThomas Huth if (!supervisor(dc)) 5283fcf5ef2aSThomas Huth goto priv_insn; 5284fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5285fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5286fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5287fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5288fcf5ef2aSThomas Huth gen_helper_rett(cpu_env); 5289fcf5ef2aSThomas Huth } 5290fcf5ef2aSThomas Huth goto jmp_insn; 5291fcf5ef2aSThomas Huth #endif 5292fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5293fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_FLUSH)) 5294fcf5ef2aSThomas Huth goto unimp_flush; 5295fcf5ef2aSThomas Huth /* nop */ 5296fcf5ef2aSThomas Huth break; 5297fcf5ef2aSThomas Huth case 0x3c: /* save */ 5298fcf5ef2aSThomas Huth gen_helper_save(cpu_env); 5299fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5300fcf5ef2aSThomas Huth break; 5301fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5302fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5303fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5304fcf5ef2aSThomas Huth break; 5305fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5306fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5307fcf5ef2aSThomas Huth { 5308fcf5ef2aSThomas Huth switch (rd) { 5309fcf5ef2aSThomas Huth case 0: 5310fcf5ef2aSThomas Huth if (!supervisor(dc)) 5311fcf5ef2aSThomas Huth goto priv_insn; 5312fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5313fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 531446bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 531546bb0137SMark Cave-Ayland gen_io_start(); 531646bb0137SMark Cave-Ayland } 5317fcf5ef2aSThomas Huth gen_helper_done(cpu_env); 5318fcf5ef2aSThomas Huth goto jmp_insn; 5319fcf5ef2aSThomas Huth case 1: 5320fcf5ef2aSThomas Huth if (!supervisor(dc)) 5321fcf5ef2aSThomas Huth goto priv_insn; 5322fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5323fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 532446bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 532546bb0137SMark Cave-Ayland gen_io_start(); 532646bb0137SMark Cave-Ayland } 5327fcf5ef2aSThomas Huth gen_helper_retry(cpu_env); 5328fcf5ef2aSThomas Huth goto jmp_insn; 5329fcf5ef2aSThomas Huth default: 5330fcf5ef2aSThomas Huth goto illegal_insn; 5331fcf5ef2aSThomas Huth } 5332fcf5ef2aSThomas Huth } 5333fcf5ef2aSThomas Huth break; 5334fcf5ef2aSThomas Huth #endif 5335fcf5ef2aSThomas Huth default: 5336fcf5ef2aSThomas Huth goto illegal_insn; 5337fcf5ef2aSThomas Huth } 5338fcf5ef2aSThomas Huth } 5339fcf5ef2aSThomas Huth break; 5340fcf5ef2aSThomas Huth } 5341fcf5ef2aSThomas Huth break; 5342fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5343fcf5ef2aSThomas Huth { 5344fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5345fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5346fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 5347fcf5ef2aSThomas Huth TCGv cpu_addr = get_temp_tl(dc); 5348fcf5ef2aSThomas Huth 5349fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5350fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5351fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5352fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5353fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5354fcf5ef2aSThomas Huth if (simm != 0) { 5355fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5356fcf5ef2aSThomas Huth } 5357fcf5ef2aSThomas Huth } else { /* register */ 5358fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5359fcf5ef2aSThomas Huth if (rs2 != 0) { 5360fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5361fcf5ef2aSThomas Huth } 5362fcf5ef2aSThomas Huth } 5363fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5364fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5365fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5366fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5367fcf5ef2aSThomas Huth 5368fcf5ef2aSThomas Huth switch (xop) { 5369fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5370fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5371fcf5ef2aSThomas Huth tcg_gen_qemu_ld32u(cpu_val, cpu_addr, dc->mem_idx); 5372fcf5ef2aSThomas Huth break; 5373fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5374fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5375fcf5ef2aSThomas Huth tcg_gen_qemu_ld8u(cpu_val, cpu_addr, dc->mem_idx); 5376fcf5ef2aSThomas Huth break; 5377fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5378fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5379fcf5ef2aSThomas Huth tcg_gen_qemu_ld16u(cpu_val, cpu_addr, dc->mem_idx); 5380fcf5ef2aSThomas Huth break; 5381fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5382fcf5ef2aSThomas Huth if (rd & 1) 5383fcf5ef2aSThomas Huth goto illegal_insn; 5384fcf5ef2aSThomas Huth else { 5385fcf5ef2aSThomas Huth TCGv_i64 t64; 5386fcf5ef2aSThomas Huth 5387fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5388fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5389fcf5ef2aSThomas Huth tcg_gen_qemu_ld64(t64, cpu_addr, dc->mem_idx); 5390fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5391fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5392fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5393fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5394fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5395fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 5396fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5397fcf5ef2aSThomas Huth } 5398fcf5ef2aSThomas Huth break; 5399fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5400fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5401fcf5ef2aSThomas Huth tcg_gen_qemu_ld8s(cpu_val, cpu_addr, dc->mem_idx); 5402fcf5ef2aSThomas Huth break; 5403fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5404fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5405fcf5ef2aSThomas Huth tcg_gen_qemu_ld16s(cpu_val, cpu_addr, dc->mem_idx); 5406fcf5ef2aSThomas Huth break; 5407fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5408fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5409fcf5ef2aSThomas Huth break; 5410fcf5ef2aSThomas Huth case 0x0f: 5411fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5412fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5413fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5414fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5415fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5416fcf5ef2aSThomas Huth break; 5417fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5418fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5419fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5420fcf5ef2aSThomas Huth break; 5421fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5422fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5423fcf5ef2aSThomas Huth break; 5424fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5425fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5426fcf5ef2aSThomas Huth break; 5427fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5428fcf5ef2aSThomas Huth if (rd & 1) { 5429fcf5ef2aSThomas Huth goto illegal_insn; 5430fcf5ef2aSThomas Huth } 5431fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5432fcf5ef2aSThomas Huth goto skip_move; 5433fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5434fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5435fcf5ef2aSThomas Huth break; 5436fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5437fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5438fcf5ef2aSThomas Huth break; 5439fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5440fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5441fcf5ef2aSThomas Huth break; 5442fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5443fcf5ef2aSThomas Huth atomically */ 5444fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5445fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5446fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5447fcf5ef2aSThomas Huth break; 5448fcf5ef2aSThomas Huth 5449fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5450fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5451fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5452fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5453fcf5ef2aSThomas Huth goto ncp_insn; 5454fcf5ef2aSThomas Huth #endif 5455fcf5ef2aSThomas Huth #endif 5456fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5457fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5458fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5459fcf5ef2aSThomas Huth tcg_gen_qemu_ld32s(cpu_val, cpu_addr, dc->mem_idx); 5460fcf5ef2aSThomas Huth break; 5461fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5462fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5463fcf5ef2aSThomas Huth tcg_gen_qemu_ld64(cpu_val, cpu_addr, dc->mem_idx); 5464fcf5ef2aSThomas Huth break; 5465fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5466fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5467fcf5ef2aSThomas Huth break; 5468fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5469fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5470fcf5ef2aSThomas Huth break; 5471fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5472fcf5ef2aSThomas Huth goto skip_move; 5473fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5474fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5475fcf5ef2aSThomas Huth goto jmp_insn; 5476fcf5ef2aSThomas Huth } 5477fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5478fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5479fcf5ef2aSThomas Huth goto skip_move; 5480fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5481fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5482fcf5ef2aSThomas Huth goto jmp_insn; 5483fcf5ef2aSThomas Huth } 5484fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5485fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5486fcf5ef2aSThomas Huth goto skip_move; 5487fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5488fcf5ef2aSThomas Huth goto skip_move; 5489fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5490fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5491fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5492fcf5ef2aSThomas Huth goto jmp_insn; 5493fcf5ef2aSThomas Huth } 5494fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5495fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5496fcf5ef2aSThomas Huth goto skip_move; 5497fcf5ef2aSThomas Huth #endif 5498fcf5ef2aSThomas Huth default: 5499fcf5ef2aSThomas Huth goto illegal_insn; 5500fcf5ef2aSThomas Huth } 5501fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5502fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5503fcf5ef2aSThomas Huth skip_move: ; 5504fcf5ef2aSThomas Huth #endif 5505fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5506fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5507fcf5ef2aSThomas Huth goto jmp_insn; 5508fcf5ef2aSThomas Huth } 5509fcf5ef2aSThomas Huth switch (xop) { 5510fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5511fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5512fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5513fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5514fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5515fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5516fcf5ef2aSThomas Huth break; 5517fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5518fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5519fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5520fcf5ef2aSThomas Huth if (rd == 1) { 5521fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5522fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5523fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5524fcf5ef2aSThomas Huth gen_helper_ldxfsr(cpu_fsr, cpu_env, cpu_fsr, t64); 5525fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 5526fcf5ef2aSThomas Huth break; 5527fcf5ef2aSThomas Huth } 5528fcf5ef2aSThomas Huth #endif 5529fcf5ef2aSThomas Huth cpu_dst_32 = get_temp_i32(dc); 5530fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5531fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5532fcf5ef2aSThomas Huth gen_helper_ldfsr(cpu_fsr, cpu_env, cpu_fsr, cpu_dst_32); 5533fcf5ef2aSThomas Huth break; 5534fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5535fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5536fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5537fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5538fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5539fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5540fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5541fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5542fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5543fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5544fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5545fcf5ef2aSThomas Huth tcg_temp_free_i64(cpu_src1_64); 5546fcf5ef2aSThomas Huth tcg_temp_free_i64(cpu_src2_64); 5547fcf5ef2aSThomas Huth break; 5548fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5549fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5550fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5551fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5552fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5553fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5554fcf5ef2aSThomas Huth break; 5555fcf5ef2aSThomas Huth default: 5556fcf5ef2aSThomas Huth goto illegal_insn; 5557fcf5ef2aSThomas Huth } 5558fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5559fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5560fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5561fcf5ef2aSThomas Huth 5562fcf5ef2aSThomas Huth switch (xop) { 5563fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5564fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5565fcf5ef2aSThomas Huth tcg_gen_qemu_st32(cpu_val, cpu_addr, dc->mem_idx); 5566fcf5ef2aSThomas Huth break; 5567fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5568fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5569fcf5ef2aSThomas Huth tcg_gen_qemu_st8(cpu_val, cpu_addr, dc->mem_idx); 5570fcf5ef2aSThomas Huth break; 5571fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5572fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5573fcf5ef2aSThomas Huth tcg_gen_qemu_st16(cpu_val, cpu_addr, dc->mem_idx); 5574fcf5ef2aSThomas Huth break; 5575fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5576fcf5ef2aSThomas Huth if (rd & 1) 5577fcf5ef2aSThomas Huth goto illegal_insn; 5578fcf5ef2aSThomas Huth else { 5579fcf5ef2aSThomas Huth TCGv_i64 t64; 5580fcf5ef2aSThomas Huth TCGv lo; 5581fcf5ef2aSThomas Huth 5582fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5583fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5584fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5585fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 5586fcf5ef2aSThomas Huth tcg_gen_qemu_st64(t64, cpu_addr, dc->mem_idx); 5587fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 5588fcf5ef2aSThomas Huth } 5589fcf5ef2aSThomas Huth break; 5590fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5591fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5592fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5593fcf5ef2aSThomas Huth break; 5594fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5595fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5596fcf5ef2aSThomas Huth break; 5597fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5598fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5599fcf5ef2aSThomas Huth break; 5600fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5601fcf5ef2aSThomas Huth if (rd & 1) { 5602fcf5ef2aSThomas Huth goto illegal_insn; 5603fcf5ef2aSThomas Huth } 5604fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5605fcf5ef2aSThomas Huth break; 5606fcf5ef2aSThomas Huth #endif 5607fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5608fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5609fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5610fcf5ef2aSThomas Huth tcg_gen_qemu_st64(cpu_val, cpu_addr, dc->mem_idx); 5611fcf5ef2aSThomas Huth break; 5612fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5613fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5614fcf5ef2aSThomas Huth break; 5615fcf5ef2aSThomas Huth #endif 5616fcf5ef2aSThomas Huth default: 5617fcf5ef2aSThomas Huth goto illegal_insn; 5618fcf5ef2aSThomas Huth } 5619fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5620fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5621fcf5ef2aSThomas Huth goto jmp_insn; 5622fcf5ef2aSThomas Huth } 5623fcf5ef2aSThomas Huth switch (xop) { 5624fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5625fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5626fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5627fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5628fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5629fcf5ef2aSThomas Huth break; 5630fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5631fcf5ef2aSThomas Huth { 5632fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5633fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5634fcf5ef2aSThomas Huth if (rd == 1) { 5635fcf5ef2aSThomas Huth tcg_gen_qemu_st64(cpu_fsr, cpu_addr, dc->mem_idx); 5636fcf5ef2aSThomas Huth break; 5637fcf5ef2aSThomas Huth } 5638fcf5ef2aSThomas Huth #endif 5639fcf5ef2aSThomas Huth tcg_gen_qemu_st32(cpu_fsr, cpu_addr, dc->mem_idx); 5640fcf5ef2aSThomas Huth } 5641fcf5ef2aSThomas Huth break; 5642fcf5ef2aSThomas Huth case 0x26: 5643fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5644fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5645fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5646fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5647fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5648fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5649fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5650fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5651fcf5ef2aSThomas Huth before performing the first write. */ 5652fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5653fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5654fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5655fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5656fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5657fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5658fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5659fcf5ef2aSThomas Huth break; 5660fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5661fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5662fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5663fcf5ef2aSThomas Huth goto illegal_insn; 5664fcf5ef2aSThomas Huth #else 5665fcf5ef2aSThomas Huth if (!supervisor(dc)) 5666fcf5ef2aSThomas Huth goto priv_insn; 5667fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5668fcf5ef2aSThomas Huth goto jmp_insn; 5669fcf5ef2aSThomas Huth } 5670fcf5ef2aSThomas Huth goto nfq_insn; 5671fcf5ef2aSThomas Huth #endif 5672fcf5ef2aSThomas Huth #endif 5673fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5674fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5675fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5676fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5677fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5678fcf5ef2aSThomas Huth break; 5679fcf5ef2aSThomas Huth default: 5680fcf5ef2aSThomas Huth goto illegal_insn; 5681fcf5ef2aSThomas Huth } 5682fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5683fcf5ef2aSThomas Huth switch (xop) { 5684fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5685fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5686fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5687fcf5ef2aSThomas Huth goto jmp_insn; 5688fcf5ef2aSThomas Huth } 5689fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5690fcf5ef2aSThomas Huth break; 5691fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5692fcf5ef2aSThomas Huth { 5693fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5694fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5695fcf5ef2aSThomas Huth goto jmp_insn; 5696fcf5ef2aSThomas Huth } 5697fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5698fcf5ef2aSThomas Huth } 5699fcf5ef2aSThomas Huth break; 5700fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5701fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5702fcf5ef2aSThomas Huth goto jmp_insn; 5703fcf5ef2aSThomas Huth } 5704fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5705fcf5ef2aSThomas Huth break; 5706fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5707fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5708fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5709fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5710fcf5ef2aSThomas Huth break; 5711fcf5ef2aSThomas Huth #else 5712fcf5ef2aSThomas Huth case 0x34: /* stc */ 5713fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5714fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5715fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5716fcf5ef2aSThomas Huth goto ncp_insn; 5717fcf5ef2aSThomas Huth #endif 5718fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5719fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5720fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5721fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5722fcf5ef2aSThomas Huth #endif 5723fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5724fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5725fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5726fcf5ef2aSThomas Huth break; 5727fcf5ef2aSThomas Huth #endif 5728fcf5ef2aSThomas Huth default: 5729fcf5ef2aSThomas Huth goto illegal_insn; 5730fcf5ef2aSThomas Huth } 5731fcf5ef2aSThomas Huth } else { 5732fcf5ef2aSThomas Huth goto illegal_insn; 5733fcf5ef2aSThomas Huth } 5734fcf5ef2aSThomas Huth } 5735fcf5ef2aSThomas Huth break; 5736fcf5ef2aSThomas Huth } 5737fcf5ef2aSThomas Huth /* default case for non jump instructions */ 5738fcf5ef2aSThomas Huth if (dc->npc == DYNAMIC_PC) { 5739fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5740fcf5ef2aSThomas Huth gen_op_next_insn(); 5741fcf5ef2aSThomas Huth } else if (dc->npc == JUMP_PC) { 5742fcf5ef2aSThomas Huth /* we can do a static jump */ 5743fcf5ef2aSThomas Huth gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 5744af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 5745fcf5ef2aSThomas Huth } else { 5746fcf5ef2aSThomas Huth dc->pc = dc->npc; 5747fcf5ef2aSThomas Huth dc->npc = dc->npc + 4; 5748fcf5ef2aSThomas Huth } 5749fcf5ef2aSThomas Huth jmp_insn: 5750fcf5ef2aSThomas Huth goto egress; 5751fcf5ef2aSThomas Huth illegal_insn: 5752fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5753fcf5ef2aSThomas Huth goto egress; 5754fcf5ef2aSThomas Huth unimp_flush: 5755fcf5ef2aSThomas Huth gen_exception(dc, TT_UNIMP_FLUSH); 5756fcf5ef2aSThomas Huth goto egress; 5757fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5758fcf5ef2aSThomas Huth priv_insn: 5759fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5760fcf5ef2aSThomas Huth goto egress; 5761fcf5ef2aSThomas Huth #endif 5762fcf5ef2aSThomas Huth nfpu_insn: 5763fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5764fcf5ef2aSThomas Huth goto egress; 5765fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5766fcf5ef2aSThomas Huth nfq_insn: 5767fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5768fcf5ef2aSThomas Huth goto egress; 5769fcf5ef2aSThomas Huth #endif 5770fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5771fcf5ef2aSThomas Huth ncp_insn: 5772fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5773fcf5ef2aSThomas Huth goto egress; 5774fcf5ef2aSThomas Huth #endif 5775fcf5ef2aSThomas Huth egress: 5776fcf5ef2aSThomas Huth if (dc->n_t32 != 0) { 5777fcf5ef2aSThomas Huth int i; 5778fcf5ef2aSThomas Huth for (i = dc->n_t32 - 1; i >= 0; --i) { 5779fcf5ef2aSThomas Huth tcg_temp_free_i32(dc->t32[i]); 5780fcf5ef2aSThomas Huth } 5781fcf5ef2aSThomas Huth dc->n_t32 = 0; 5782fcf5ef2aSThomas Huth } 5783fcf5ef2aSThomas Huth if (dc->n_ttl != 0) { 5784fcf5ef2aSThomas Huth int i; 5785fcf5ef2aSThomas Huth for (i = dc->n_ttl - 1; i >= 0; --i) { 5786fcf5ef2aSThomas Huth tcg_temp_free(dc->ttl[i]); 5787fcf5ef2aSThomas Huth } 5788fcf5ef2aSThomas Huth dc->n_ttl = 0; 5789fcf5ef2aSThomas Huth } 5790fcf5ef2aSThomas Huth } 5791fcf5ef2aSThomas Huth 57926e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5793fcf5ef2aSThomas Huth { 57946e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 57959c489ea6SLluís Vilanova CPUSPARCState *env = cs->env_ptr; 57966e61bc94SEmilio G. Cota int bound; 5797af00be49SEmilio G. Cota 5798af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 57996e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5800fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 58016e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5802576e1c4cSIgor Mammedov dc->def = &env->def; 58036e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 58046e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5805c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 58066e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5807c9b459aaSArtyom Tarasenko #endif 5808fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5809fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 58106e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5811c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 58126e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5813c9b459aaSArtyom Tarasenko #endif 5814fcf5ef2aSThomas Huth #endif 58156e61bc94SEmilio G. Cota /* 58166e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 58176e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 58186e61bc94SEmilio G. Cota */ 58196e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 58206e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5821af00be49SEmilio G. Cota } 5822fcf5ef2aSThomas Huth 58236e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 58246e61bc94SEmilio G. Cota { 58256e61bc94SEmilio G. Cota } 58266e61bc94SEmilio G. Cota 58276e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 58286e61bc94SEmilio G. Cota { 58296e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 58306e61bc94SEmilio G. Cota 5831fcf5ef2aSThomas Huth if (dc->npc & JUMP_PC) { 5832fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5833fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc, dc->jump_pc[0] | JUMP_PC); 5834fcf5ef2aSThomas Huth } else { 5835fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc, dc->npc); 5836fcf5ef2aSThomas Huth } 58376e61bc94SEmilio G. Cota } 5838fcf5ef2aSThomas Huth 58396e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 58406e61bc94SEmilio G. Cota { 58416e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 58426e61bc94SEmilio G. Cota CPUSPARCState *env = cs->env_ptr; 58436e61bc94SEmilio G. Cota unsigned int insn; 5844fcf5ef2aSThomas Huth 58454e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5846af00be49SEmilio G. Cota dc->base.pc_next += 4; 5847fcf5ef2aSThomas Huth disas_sparc_insn(dc, insn); 5848fcf5ef2aSThomas Huth 5849af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 58506e61bc94SEmilio G. Cota return; 5851c5e6ccdfSEmilio G. Cota } 5852af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 58536e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5854af00be49SEmilio G. Cota } 58556e61bc94SEmilio G. Cota } 5856fcf5ef2aSThomas Huth 58576e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 58586e61bc94SEmilio G. Cota { 58596e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 58606e61bc94SEmilio G. Cota 586146bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 586246bb0137SMark Cave-Ayland case DISAS_NEXT: 586346bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5864fcf5ef2aSThomas Huth if (dc->pc != DYNAMIC_PC && 5865fcf5ef2aSThomas Huth (dc->npc != DYNAMIC_PC && dc->npc != JUMP_PC)) { 5866fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5867fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5868fcf5ef2aSThomas Huth } else { 5869fcf5ef2aSThomas Huth if (dc->pc != DYNAMIC_PC) { 5870fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 5871fcf5ef2aSThomas Huth } 5872fcf5ef2aSThomas Huth save_npc(dc); 587307ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5874fcf5ef2aSThomas Huth } 587546bb0137SMark Cave-Ayland break; 587646bb0137SMark Cave-Ayland 587746bb0137SMark Cave-Ayland case DISAS_NORETURN: 587846bb0137SMark Cave-Ayland break; 587946bb0137SMark Cave-Ayland 588046bb0137SMark Cave-Ayland case DISAS_EXIT: 588146bb0137SMark Cave-Ayland /* Exit TB */ 588246bb0137SMark Cave-Ayland save_state(dc); 588346bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 588446bb0137SMark Cave-Ayland break; 588546bb0137SMark Cave-Ayland 588646bb0137SMark Cave-Ayland default: 588746bb0137SMark Cave-Ayland g_assert_not_reached(); 5888fcf5ef2aSThomas Huth } 5889fcf5ef2aSThomas Huth } 58906e61bc94SEmilio G. Cota 58918eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 58928eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 58936e61bc94SEmilio G. Cota { 58948eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 58958eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 58966e61bc94SEmilio G. Cota } 58976e61bc94SEmilio G. Cota 58986e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 58996e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 59006e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 59016e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 59026e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 59036e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 59046e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 59056e61bc94SEmilio G. Cota }; 59066e61bc94SEmilio G. Cota 5907*597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5908306c8721SRichard Henderson target_ulong pc, void *host_pc) 59096e61bc94SEmilio G. Cota { 59106e61bc94SEmilio G. Cota DisasContext dc = {}; 59116e61bc94SEmilio G. Cota 5912306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5913fcf5ef2aSThomas Huth } 5914fcf5ef2aSThomas Huth 591555c3ceefSRichard Henderson void sparc_tcg_init(void) 5916fcf5ef2aSThomas Huth { 5917fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5918fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5919fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5920fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5921fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5922fcf5ef2aSThomas Huth }; 5923fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5924fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5925fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5926fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5927fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5928fcf5ef2aSThomas Huth }; 5929fcf5ef2aSThomas Huth 5930fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5931fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5932fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5933fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5934fcf5ef2aSThomas Huth #else 5935fcf5ef2aSThomas Huth { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" }, 5936fcf5ef2aSThomas Huth #endif 5937fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5938fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5939fcf5ef2aSThomas Huth }; 5940fcf5ef2aSThomas Huth 5941fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5942fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5943fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5944fcf5ef2aSThomas Huth { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" }, 5945fcf5ef2aSThomas Huth { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" }, 5946fcf5ef2aSThomas Huth { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr), 5947fcf5ef2aSThomas Huth "hstick_cmpr" }, 5948fcf5ef2aSThomas Huth { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" }, 5949fcf5ef2aSThomas Huth { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" }, 5950fcf5ef2aSThomas Huth { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" }, 5951fcf5ef2aSThomas Huth { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" }, 5952fcf5ef2aSThomas Huth { &cpu_ver, offsetof(CPUSPARCState, version), "ver" }, 5953fcf5ef2aSThomas Huth #endif 5954fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5955fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5956fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5957fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5958fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5959fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5960fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5961fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5962fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 5963fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5964fcf5ef2aSThomas Huth #endif 5965fcf5ef2aSThomas Huth }; 5966fcf5ef2aSThomas Huth 5967fcf5ef2aSThomas Huth unsigned int i; 5968fcf5ef2aSThomas Huth 5969fcf5ef2aSThomas Huth cpu_regwptr = tcg_global_mem_new_ptr(cpu_env, 5970fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5971fcf5ef2aSThomas Huth "regwptr"); 5972fcf5ef2aSThomas Huth 5973fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5974fcf5ef2aSThomas Huth *r32[i].ptr = tcg_global_mem_new_i32(cpu_env, r32[i].off, r32[i].name); 5975fcf5ef2aSThomas Huth } 5976fcf5ef2aSThomas Huth 5977fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5978fcf5ef2aSThomas Huth *rtl[i].ptr = tcg_global_mem_new(cpu_env, rtl[i].off, rtl[i].name); 5979fcf5ef2aSThomas Huth } 5980fcf5ef2aSThomas Huth 5981f764718dSRichard Henderson cpu_regs[0] = NULL; 5982fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5983fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_env, 5984fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5985fcf5ef2aSThomas Huth gregnames[i]); 5986fcf5ef2aSThomas Huth } 5987fcf5ef2aSThomas Huth 5988fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5989fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5990fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5991fcf5ef2aSThomas Huth gregnames[i]); 5992fcf5ef2aSThomas Huth } 5993fcf5ef2aSThomas Huth 5994fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5995fcf5ef2aSThomas Huth cpu_fpr[i] = tcg_global_mem_new_i64(cpu_env, 5996fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5997fcf5ef2aSThomas Huth fregnames[i]); 5998fcf5ef2aSThomas Huth } 5999fcf5ef2aSThomas Huth } 6000fcf5ef2aSThomas Huth 6001f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 6002f36aaa53SRichard Henderson const TranslationBlock *tb, 6003f36aaa53SRichard Henderson const uint64_t *data) 6004fcf5ef2aSThomas Huth { 6005f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 6006f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 6007fcf5ef2aSThomas Huth target_ulong pc = data[0]; 6008fcf5ef2aSThomas Huth target_ulong npc = data[1]; 6009fcf5ef2aSThomas Huth 6010fcf5ef2aSThomas Huth env->pc = pc; 6011fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 6012fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 6013fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 6014fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 6015fcf5ef2aSThomas Huth if (env->cond) { 6016fcf5ef2aSThomas Huth env->npc = npc & ~3; 6017fcf5ef2aSThomas Huth } else { 6018fcf5ef2aSThomas Huth env->npc = pc + 4; 6019fcf5ef2aSThomas Huth } 6020fcf5ef2aSThomas Huth } else { 6021fcf5ef2aSThomas Huth env->npc = npc; 6022fcf5ef2aSThomas Huth } 6023fcf5ef2aSThomas Huth } 6024