xref: /openbmc/qemu/target/sparc/translate.c (revision 577efa45571b2b62b882f7fd23da197ea99f6014)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth    SPARC translation
3fcf5ef2aSThomas Huth 
4fcf5ef2aSThomas Huth    Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
5fcf5ef2aSThomas Huth    Copyright (C) 2003-2005 Fabrice Bellard
6fcf5ef2aSThomas Huth 
7fcf5ef2aSThomas Huth    This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth    modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth    License as published by the Free Software Foundation; either
105650b549SChetan Pant    version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth 
12fcf5ef2aSThomas Huth    This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth    but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth    Lesser General Public License for more details.
16fcf5ef2aSThomas Huth 
17fcf5ef2aSThomas Huth    You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth    License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth 
23fcf5ef2aSThomas Huth #include "cpu.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
26fcf5ef2aSThomas Huth #include "exec/exec-all.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
28fcf5ef2aSThomas Huth 
29fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
30fcf5ef2aSThomas Huth 
31c5e6ccdfSEmilio G. Cota #include "exec/translator.h"
32fcf5ef2aSThomas Huth #include "exec/log.h"
33fcf5ef2aSThomas Huth #include "asi.h"
34fcf5ef2aSThomas Huth 
35d53106c9SRichard Henderson #define HELPER_H "helper.h"
36d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
37d53106c9SRichard Henderson #undef  HELPER_H
38fcf5ef2aSThomas Huth 
39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64
40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E)                 qemu_build_not_reached()
410faef01bSRichard Henderson # define gen_helper_power_down(E)               qemu_build_not_reached()
4225524734SRichard Henderson # define gen_helper_wrpsr(E, S)                 qemu_build_not_reached()
43668bb9b7SRichard Henderson #else
440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S)         qemu_build_not_reached()
45e8325dc0SRichard Henderson # define gen_helper_flushw(E)                   qemu_build_not_reached()
46af25071cSRichard Henderson # define gen_helper_rdccr(D, E)                 qemu_build_not_reached()
475d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E)                 qemu_build_not_reached()
4825524734SRichard Henderson # define gen_helper_restored(E)                 qemu_build_not_reached()
4925524734SRichard Henderson # define gen_helper_saved(E)                    qemu_build_not_reached()
500faef01bSRichard Henderson # define gen_helper_set_softint(E, S)           qemu_build_not_reached()
51af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C)  qemu_build_not_reached()
529422278eSRichard Henderson # define gen_helper_tick_set_count(P, S)        qemu_build_not_reached()
53bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S)        qemu_build_not_reached()
540faef01bSRichard Henderson # define gen_helper_wrccr(E, S)                 qemu_build_not_reached()
559422278eSRichard Henderson # define gen_helper_wrcwp(E, S)                 qemu_build_not_reached()
569422278eSRichard Henderson # define gen_helper_wrgl(E, S)                  qemu_build_not_reached()
570faef01bSRichard Henderson # define gen_helper_write_softint(E, S)         qemu_build_not_reached()
589422278eSRichard Henderson # define gen_helper_wrpil(E, S)                 qemu_build_not_reached()
599422278eSRichard Henderson # define gen_helper_wrpstate(E, S)              qemu_build_not_reached()
60668bb9b7SRichard Henderson # define MAXTL_MASK                             0
61af25071cSRichard Henderson #endif
62af25071cSRichard Henderson 
63633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */
64633c4283SRichard Henderson #define DYNAMIC_PC         1
65633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */
66633c4283SRichard Henderson #define JUMP_PC            2
67633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */
68633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP  3
69fcf5ef2aSThomas Huth 
7046bb0137SMark Cave-Ayland #define DISAS_EXIT  DISAS_TARGET_0
7146bb0137SMark Cave-Ayland 
72fcf5ef2aSThomas Huth /* global register indexes */
73fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr;
74fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst;
75fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op;
76fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr;
77fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc;
78fcf5ef2aSThomas Huth static TCGv cpu_regs[32];
79fcf5ef2aSThomas Huth static TCGv cpu_y;
80fcf5ef2aSThomas Huth static TCGv cpu_tbr;
81fcf5ef2aSThomas Huth static TCGv cpu_cond;
82fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
83fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs;
84fcf5ef2aSThomas Huth static TCGv cpu_gsr;
85fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver;
86fcf5ef2aSThomas Huth #else
87af25071cSRichard Henderson # define cpu_fprs               ({ qemu_build_not_reached(); (TCGv)NULL; })
88af25071cSRichard Henderson # define cpu_gsr                ({ qemu_build_not_reached(); (TCGv)NULL; })
89668bb9b7SRichard Henderson # define cpu_hintp              ({ qemu_build_not_reached(); (TCGv)NULL; })
90668bb9b7SRichard Henderson # define cpu_htba               ({ qemu_build_not_reached(); (TCGv)NULL; })
91668bb9b7SRichard Henderson # define cpu_hver               ({ qemu_build_not_reached(); (TCGv)NULL; })
925d617bfbSRichard Henderson # define cpu_ssr                ({ qemu_build_not_reached(); (TCGv)NULL; })
935d617bfbSRichard Henderson # define cpu_ver                ({ qemu_build_not_reached(); (TCGv)NULL; })
94fcf5ef2aSThomas Huth #endif
95fcf5ef2aSThomas Huth /* Floating point registers */
96fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS];
97fcf5ef2aSThomas Huth 
98af25071cSRichard Henderson #define env_field_offsetof(X)     offsetof(CPUSPARCState, X)
99af25071cSRichard Henderson #ifdef TARGET_SPARC64
100cd6269f7SRichard Henderson # define env32_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
101af25071cSRichard Henderson # define env64_field_offsetof(X)  env_field_offsetof(X)
102af25071cSRichard Henderson #else
103cd6269f7SRichard Henderson # define env32_field_offsetof(X)  env_field_offsetof(X)
104af25071cSRichard Henderson # define env64_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
105af25071cSRichard Henderson #endif
106af25071cSRichard Henderson 
107186e7890SRichard Henderson typedef struct DisasDelayException {
108186e7890SRichard Henderson     struct DisasDelayException *next;
109186e7890SRichard Henderson     TCGLabel *lab;
110186e7890SRichard Henderson     TCGv_i32 excp;
111186e7890SRichard Henderson     /* Saved state at parent insn. */
112186e7890SRichard Henderson     target_ulong pc;
113186e7890SRichard Henderson     target_ulong npc;
114186e7890SRichard Henderson } DisasDelayException;
115186e7890SRichard Henderson 
116fcf5ef2aSThomas Huth typedef struct DisasContext {
117af00be49SEmilio G. Cota     DisasContextBase base;
118fcf5ef2aSThomas Huth     target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
119fcf5ef2aSThomas Huth     target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
120fcf5ef2aSThomas Huth     target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
121fcf5ef2aSThomas Huth     int mem_idx;
122c9b459aaSArtyom Tarasenko     bool fpu_enabled;
123c9b459aaSArtyom Tarasenko     bool address_mask_32bit;
124c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
125c9b459aaSArtyom Tarasenko     bool supervisor;
126c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64
127c9b459aaSArtyom Tarasenko     bool hypervisor;
128c9b459aaSArtyom Tarasenko #endif
129c9b459aaSArtyom Tarasenko #endif
130c9b459aaSArtyom Tarasenko 
131fcf5ef2aSThomas Huth     uint32_t cc_op;  /* current CC operation */
132fcf5ef2aSThomas Huth     sparc_def_t *def;
133fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
134fcf5ef2aSThomas Huth     int fprs_dirty;
135fcf5ef2aSThomas Huth     int asi;
136fcf5ef2aSThomas Huth #endif
137186e7890SRichard Henderson     DisasDelayException *delay_excp_list;
138fcf5ef2aSThomas Huth } DisasContext;
139fcf5ef2aSThomas Huth 
140fcf5ef2aSThomas Huth typedef struct {
141fcf5ef2aSThomas Huth     TCGCond cond;
142fcf5ef2aSThomas Huth     bool is_bool;
143fcf5ef2aSThomas Huth     TCGv c1, c2;
144fcf5ef2aSThomas Huth } DisasCompare;
145fcf5ef2aSThomas Huth 
146fcf5ef2aSThomas Huth // This function uses non-native bit order
147fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO)                                  \
148fcf5ef2aSThomas Huth     ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
149fcf5ef2aSThomas Huth 
150fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0
151fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO)               \
152fcf5ef2aSThomas Huth     GET_FIELD(X, 31 - (TO), 31 - (FROM))
153fcf5ef2aSThomas Huth 
154fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
155fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
156fcf5ef2aSThomas Huth 
157fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
158fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
159fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c))
160fcf5ef2aSThomas Huth #else
161fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e)
162fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c)
163fcf5ef2aSThomas Huth #endif
164fcf5ef2aSThomas Huth 
165fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff
166fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f
167fcf5ef2aSThomas Huth 
168fcf5ef2aSThomas Huth static int sign_extend(int x, int len)
169fcf5ef2aSThomas Huth {
170fcf5ef2aSThomas Huth     len = 32 - len;
171fcf5ef2aSThomas Huth     return (x << len) >> len;
172fcf5ef2aSThomas Huth }
173fcf5ef2aSThomas Huth 
174fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13))
175fcf5ef2aSThomas Huth 
1760c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd)
177fcf5ef2aSThomas Huth {
178fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64)
179fcf5ef2aSThomas Huth     int bit = (rd < 32) ? 1 : 2;
180fcf5ef2aSThomas Huth     /* If we know we've already set this bit within the TB,
181fcf5ef2aSThomas Huth        we can avoid setting it again.  */
182fcf5ef2aSThomas Huth     if (!(dc->fprs_dirty & bit)) {
183fcf5ef2aSThomas Huth         dc->fprs_dirty |= bit;
184fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit);
185fcf5ef2aSThomas Huth     }
186fcf5ef2aSThomas Huth #endif
187fcf5ef2aSThomas Huth }
188fcf5ef2aSThomas Huth 
189fcf5ef2aSThomas Huth /* floating point registers moves */
190fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src)
191fcf5ef2aSThomas Huth {
19236ab4623SRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
193dc41aa7dSRichard Henderson     if (src & 1) {
194dc41aa7dSRichard Henderson         tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]);
195dc41aa7dSRichard Henderson     } else {
196dc41aa7dSRichard Henderson         tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]);
197fcf5ef2aSThomas Huth     }
198dc41aa7dSRichard Henderson     return ret;
199fcf5ef2aSThomas Huth }
200fcf5ef2aSThomas Huth 
201fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v)
202fcf5ef2aSThomas Huth {
2038e7bbc75SRichard Henderson     TCGv_i64 t = tcg_temp_new_i64();
2048e7bbc75SRichard Henderson 
2058e7bbc75SRichard Henderson     tcg_gen_extu_i32_i64(t, v);
206fcf5ef2aSThomas Huth     tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t,
207fcf5ef2aSThomas Huth                         (dst & 1 ? 0 : 32), 32);
208fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
209fcf5ef2aSThomas Huth }
210fcf5ef2aSThomas Huth 
211fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc)
212fcf5ef2aSThomas Huth {
21336ab4623SRichard Henderson     return tcg_temp_new_i32();
214fcf5ef2aSThomas Huth }
215fcf5ef2aSThomas Huth 
216fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src)
217fcf5ef2aSThomas Huth {
218fcf5ef2aSThomas Huth     src = DFPREG(src);
219fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
220fcf5ef2aSThomas Huth }
221fcf5ef2aSThomas Huth 
222fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v)
223fcf5ef2aSThomas Huth {
224fcf5ef2aSThomas Huth     dst = DFPREG(dst);
225fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v);
226fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
227fcf5ef2aSThomas Huth }
228fcf5ef2aSThomas Huth 
229fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst)
230fcf5ef2aSThomas Huth {
231fcf5ef2aSThomas Huth     return cpu_fpr[DFPREG(dst) / 2];
232fcf5ef2aSThomas Huth }
233fcf5ef2aSThomas Huth 
234fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src)
235fcf5ef2aSThomas Huth {
236ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
237fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
238ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
239fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
240fcf5ef2aSThomas Huth }
241fcf5ef2aSThomas Huth 
242fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src)
243fcf5ef2aSThomas Huth {
244ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) +
245fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
246ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) +
247fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
248fcf5ef2aSThomas Huth }
249fcf5ef2aSThomas Huth 
250fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst)
251fcf5ef2aSThomas Huth {
252ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
253fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
254ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
255fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
256fcf5ef2aSThomas Huth }
257fcf5ef2aSThomas Huth 
258fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst,
259fcf5ef2aSThomas Huth                             TCGv_i64 v1, TCGv_i64 v2)
260fcf5ef2aSThomas Huth {
261fcf5ef2aSThomas Huth     dst = QFPREG(dst);
262fcf5ef2aSThomas Huth 
263fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v1);
264fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2);
265fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
266fcf5ef2aSThomas Huth }
267fcf5ef2aSThomas Huth 
268fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
269fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src)
270fcf5ef2aSThomas Huth {
271fcf5ef2aSThomas Huth     src = QFPREG(src);
272fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
273fcf5ef2aSThomas Huth }
274fcf5ef2aSThomas Huth 
275fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src)
276fcf5ef2aSThomas Huth {
277fcf5ef2aSThomas Huth     src = QFPREG(src);
278fcf5ef2aSThomas Huth     return cpu_fpr[src / 2 + 1];
279fcf5ef2aSThomas Huth }
280fcf5ef2aSThomas Huth 
281fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs)
282fcf5ef2aSThomas Huth {
283fcf5ef2aSThomas Huth     rd = QFPREG(rd);
284fcf5ef2aSThomas Huth     rs = QFPREG(rs);
285fcf5ef2aSThomas Huth 
286fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]);
287fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]);
288fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, rd);
289fcf5ef2aSThomas Huth }
290fcf5ef2aSThomas Huth #endif
291fcf5ef2aSThomas Huth 
292fcf5ef2aSThomas Huth /* moves */
293fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
294fcf5ef2aSThomas Huth #define supervisor(dc) 0
295fcf5ef2aSThomas Huth #define hypervisor(dc) 0
296fcf5ef2aSThomas Huth #else
297fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
298c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor)
299c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor)
300fcf5ef2aSThomas Huth #else
301c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor)
302668bb9b7SRichard Henderson #define hypervisor(dc) 0
303fcf5ef2aSThomas Huth #endif
304fcf5ef2aSThomas Huth #endif
305fcf5ef2aSThomas Huth 
306b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64)
307b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
308b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32)
309b1bc09eaSRichard Henderson # define AM_CHECK(dc)  true
310b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY)
311b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
312fcf5ef2aSThomas Huth #else
313b1bc09eaSRichard Henderson # define AM_CHECK(dc)  ((dc)->address_mask_32bit)
314fcf5ef2aSThomas Huth #endif
315fcf5ef2aSThomas Huth 
3160c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr)
317fcf5ef2aSThomas Huth {
318b1bc09eaSRichard Henderson     if (AM_CHECK(dc)) {
319fcf5ef2aSThomas Huth         tcg_gen_andi_tl(addr, addr, 0xffffffffULL);
320b1bc09eaSRichard Henderson     }
321fcf5ef2aSThomas Huth }
322fcf5ef2aSThomas Huth 
32323ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr)
32423ada1b1SRichard Henderson {
32523ada1b1SRichard Henderson     return AM_CHECK(dc) ? (uint32_t)addr : addr;
32623ada1b1SRichard Henderson }
32723ada1b1SRichard Henderson 
3280c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg)
329fcf5ef2aSThomas Huth {
330fcf5ef2aSThomas Huth     if (reg > 0) {
331fcf5ef2aSThomas Huth         assert(reg < 32);
332fcf5ef2aSThomas Huth         return cpu_regs[reg];
333fcf5ef2aSThomas Huth     } else {
33452123f14SRichard Henderson         TCGv t = tcg_temp_new();
335fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, 0);
336fcf5ef2aSThomas Huth         return t;
337fcf5ef2aSThomas Huth     }
338fcf5ef2aSThomas Huth }
339fcf5ef2aSThomas Huth 
3400c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v)
341fcf5ef2aSThomas Huth {
342fcf5ef2aSThomas Huth     if (reg > 0) {
343fcf5ef2aSThomas Huth         assert(reg < 32);
344fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_regs[reg], v);
345fcf5ef2aSThomas Huth     }
346fcf5ef2aSThomas Huth }
347fcf5ef2aSThomas Huth 
3480c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg)
349fcf5ef2aSThomas Huth {
350fcf5ef2aSThomas Huth     if (reg > 0) {
351fcf5ef2aSThomas Huth         assert(reg < 32);
352fcf5ef2aSThomas Huth         return cpu_regs[reg];
353fcf5ef2aSThomas Huth     } else {
35452123f14SRichard Henderson         return tcg_temp_new();
355fcf5ef2aSThomas Huth     }
356fcf5ef2aSThomas Huth }
357fcf5ef2aSThomas Huth 
3585645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc)
359fcf5ef2aSThomas Huth {
3605645aa2eSRichard Henderson     return translator_use_goto_tb(&s->base, pc) &&
3615645aa2eSRichard Henderson            translator_use_goto_tb(&s->base, npc);
362fcf5ef2aSThomas Huth }
363fcf5ef2aSThomas Huth 
3645645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num,
365fcf5ef2aSThomas Huth                         target_ulong pc, target_ulong npc)
366fcf5ef2aSThomas Huth {
367fcf5ef2aSThomas Huth     if (use_goto_tb(s, pc, npc))  {
368fcf5ef2aSThomas Huth         /* jump to same page: we can use a direct jump */
369fcf5ef2aSThomas Huth         tcg_gen_goto_tb(tb_num);
370fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
371fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
37207ea28b4SRichard Henderson         tcg_gen_exit_tb(s->base.tb, tb_num);
373fcf5ef2aSThomas Huth     } else {
374f67ccb2fSRichard Henderson         /* jump to another page: we can use an indirect jump */
375fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
376fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
377f67ccb2fSRichard Henderson         tcg_gen_lookup_and_goto_ptr();
378fcf5ef2aSThomas Huth     }
379fcf5ef2aSThomas Huth }
380fcf5ef2aSThomas Huth 
381fcf5ef2aSThomas Huth // XXX suboptimal
3820c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src)
383fcf5ef2aSThomas Huth {
384fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3850b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1);
386fcf5ef2aSThomas Huth }
387fcf5ef2aSThomas Huth 
3880c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src)
389fcf5ef2aSThomas Huth {
390fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3910b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1);
392fcf5ef2aSThomas Huth }
393fcf5ef2aSThomas Huth 
3940c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src)
395fcf5ef2aSThomas Huth {
396fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3970b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1);
398fcf5ef2aSThomas Huth }
399fcf5ef2aSThomas Huth 
4000c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src)
401fcf5ef2aSThomas Huth {
402fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
4030b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1);
404fcf5ef2aSThomas Huth }
405fcf5ef2aSThomas Huth 
4060c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2)
407fcf5ef2aSThomas Huth {
408fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
409fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
410fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
411fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
412fcf5ef2aSThomas Huth }
413fcf5ef2aSThomas Huth 
414fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void)
415fcf5ef2aSThomas Huth {
416fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
417fcf5ef2aSThomas Huth 
418fcf5ef2aSThomas Huth     /* Carry is computed from a previous add: (dst < src)  */
419fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
420fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
421fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
422fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst);
423fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src);
424fcf5ef2aSThomas Huth #else
425fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_dst;
426fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src;
427fcf5ef2aSThomas Huth #endif
428fcf5ef2aSThomas Huth 
429fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
430fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
431fcf5ef2aSThomas Huth 
432fcf5ef2aSThomas Huth     return carry_32;
433fcf5ef2aSThomas Huth }
434fcf5ef2aSThomas Huth 
435fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void)
436fcf5ef2aSThomas Huth {
437fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
438fcf5ef2aSThomas Huth 
439fcf5ef2aSThomas Huth     /* Carry is computed from a previous borrow: (src1 < src2)  */
440fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
441fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
442fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
443fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src);
444fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2);
445fcf5ef2aSThomas Huth #else
446fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_src;
447fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src2;
448fcf5ef2aSThomas Huth #endif
449fcf5ef2aSThomas Huth 
450fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
451fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
452fcf5ef2aSThomas Huth 
453fcf5ef2aSThomas Huth     return carry_32;
454fcf5ef2aSThomas Huth }
455fcf5ef2aSThomas Huth 
456fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1,
457fcf5ef2aSThomas Huth                             TCGv src2, int update_cc)
458fcf5ef2aSThomas Huth {
459fcf5ef2aSThomas Huth     TCGv_i32 carry_32;
460fcf5ef2aSThomas Huth     TCGv carry;
461fcf5ef2aSThomas Huth 
462fcf5ef2aSThomas Huth     switch (dc->cc_op) {
463fcf5ef2aSThomas Huth     case CC_OP_DIV:
464fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
465fcf5ef2aSThomas Huth         /* Carry is known to be zero.  Fall back to plain ADD.  */
466fcf5ef2aSThomas Huth         if (update_cc) {
467fcf5ef2aSThomas Huth             gen_op_add_cc(dst, src1, src2);
468fcf5ef2aSThomas Huth         } else {
469fcf5ef2aSThomas Huth             tcg_gen_add_tl(dst, src1, src2);
470fcf5ef2aSThomas Huth         }
471fcf5ef2aSThomas Huth         return;
472fcf5ef2aSThomas Huth 
473fcf5ef2aSThomas Huth     case CC_OP_ADD:
474fcf5ef2aSThomas Huth     case CC_OP_TADD:
475fcf5ef2aSThomas Huth     case CC_OP_TADDTV:
476fcf5ef2aSThomas Huth         if (TARGET_LONG_BITS == 32) {
477fcf5ef2aSThomas Huth             /* We can re-use the host's hardware carry generation by using
478fcf5ef2aSThomas Huth                an ADD2 opcode.  We discard the low part of the output.
479fcf5ef2aSThomas Huth                Ideally we'd combine this operation with the add that
480fcf5ef2aSThomas Huth                generated the carry in the first place.  */
481fcf5ef2aSThomas Huth             carry = tcg_temp_new();
482fcf5ef2aSThomas Huth             tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
483fcf5ef2aSThomas Huth             goto add_done;
484fcf5ef2aSThomas Huth         }
485fcf5ef2aSThomas Huth         carry_32 = gen_add32_carry32();
486fcf5ef2aSThomas Huth         break;
487fcf5ef2aSThomas Huth 
488fcf5ef2aSThomas Huth     case CC_OP_SUB:
489fcf5ef2aSThomas Huth     case CC_OP_TSUB:
490fcf5ef2aSThomas Huth     case CC_OP_TSUBTV:
491fcf5ef2aSThomas Huth         carry_32 = gen_sub32_carry32();
492fcf5ef2aSThomas Huth         break;
493fcf5ef2aSThomas Huth 
494fcf5ef2aSThomas Huth     default:
495fcf5ef2aSThomas Huth         /* We need external help to produce the carry.  */
496fcf5ef2aSThomas Huth         carry_32 = tcg_temp_new_i32();
497ad75a51eSRichard Henderson         gen_helper_compute_C_icc(carry_32, tcg_env);
498fcf5ef2aSThomas Huth         break;
499fcf5ef2aSThomas Huth     }
500fcf5ef2aSThomas Huth 
501fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
502fcf5ef2aSThomas Huth     carry = tcg_temp_new();
503fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
504fcf5ef2aSThomas Huth #else
505fcf5ef2aSThomas Huth     carry = carry_32;
506fcf5ef2aSThomas Huth #endif
507fcf5ef2aSThomas Huth 
508fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, src1, src2);
509fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, dst, carry);
510fcf5ef2aSThomas Huth 
511fcf5ef2aSThomas Huth  add_done:
512fcf5ef2aSThomas Huth     if (update_cc) {
513fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
514fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
515fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_dst, dst);
516fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX);
517fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_ADDX;
518fcf5ef2aSThomas Huth     }
519fcf5ef2aSThomas Huth }
520fcf5ef2aSThomas Huth 
5210c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2)
522fcf5ef2aSThomas Huth {
523fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
524fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
525fcf5ef2aSThomas Huth     tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
526fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
527fcf5ef2aSThomas Huth }
528fcf5ef2aSThomas Huth 
529fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1,
530fcf5ef2aSThomas Huth                             TCGv src2, int update_cc)
531fcf5ef2aSThomas Huth {
532fcf5ef2aSThomas Huth     TCGv_i32 carry_32;
533fcf5ef2aSThomas Huth     TCGv carry;
534fcf5ef2aSThomas Huth 
535fcf5ef2aSThomas Huth     switch (dc->cc_op) {
536fcf5ef2aSThomas Huth     case CC_OP_DIV:
537fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
538fcf5ef2aSThomas Huth         /* Carry is known to be zero.  Fall back to plain SUB.  */
539fcf5ef2aSThomas Huth         if (update_cc) {
540fcf5ef2aSThomas Huth             gen_op_sub_cc(dst, src1, src2);
541fcf5ef2aSThomas Huth         } else {
542fcf5ef2aSThomas Huth             tcg_gen_sub_tl(dst, src1, src2);
543fcf5ef2aSThomas Huth         }
544fcf5ef2aSThomas Huth         return;
545fcf5ef2aSThomas Huth 
546fcf5ef2aSThomas Huth     case CC_OP_ADD:
547fcf5ef2aSThomas Huth     case CC_OP_TADD:
548fcf5ef2aSThomas Huth     case CC_OP_TADDTV:
549fcf5ef2aSThomas Huth         carry_32 = gen_add32_carry32();
550fcf5ef2aSThomas Huth         break;
551fcf5ef2aSThomas Huth 
552fcf5ef2aSThomas Huth     case CC_OP_SUB:
553fcf5ef2aSThomas Huth     case CC_OP_TSUB:
554fcf5ef2aSThomas Huth     case CC_OP_TSUBTV:
555fcf5ef2aSThomas Huth         if (TARGET_LONG_BITS == 32) {
556fcf5ef2aSThomas Huth             /* We can re-use the host's hardware carry generation by using
557fcf5ef2aSThomas Huth                a SUB2 opcode.  We discard the low part of the output.
558fcf5ef2aSThomas Huth                Ideally we'd combine this operation with the add that
559fcf5ef2aSThomas Huth                generated the carry in the first place.  */
560fcf5ef2aSThomas Huth             carry = tcg_temp_new();
561fcf5ef2aSThomas Huth             tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
562fcf5ef2aSThomas Huth             goto sub_done;
563fcf5ef2aSThomas Huth         }
564fcf5ef2aSThomas Huth         carry_32 = gen_sub32_carry32();
565fcf5ef2aSThomas Huth         break;
566fcf5ef2aSThomas Huth 
567fcf5ef2aSThomas Huth     default:
568fcf5ef2aSThomas Huth         /* We need external help to produce the carry.  */
569fcf5ef2aSThomas Huth         carry_32 = tcg_temp_new_i32();
570ad75a51eSRichard Henderson         gen_helper_compute_C_icc(carry_32, tcg_env);
571fcf5ef2aSThomas Huth         break;
572fcf5ef2aSThomas Huth     }
573fcf5ef2aSThomas Huth 
574fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
575fcf5ef2aSThomas Huth     carry = tcg_temp_new();
576fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
577fcf5ef2aSThomas Huth #else
578fcf5ef2aSThomas Huth     carry = carry_32;
579fcf5ef2aSThomas Huth #endif
580fcf5ef2aSThomas Huth 
581fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, src1, src2);
582fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, dst, carry);
583fcf5ef2aSThomas Huth 
584fcf5ef2aSThomas Huth  sub_done:
585fcf5ef2aSThomas Huth     if (update_cc) {
586fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
587fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
588fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_dst, dst);
589fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX);
590fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_SUBX;
591fcf5ef2aSThomas Huth     }
592fcf5ef2aSThomas Huth }
593fcf5ef2aSThomas Huth 
5940c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2)
595fcf5ef2aSThomas Huth {
596fcf5ef2aSThomas Huth     TCGv r_temp, zero, t0;
597fcf5ef2aSThomas Huth 
598fcf5ef2aSThomas Huth     r_temp = tcg_temp_new();
599fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
600fcf5ef2aSThomas Huth 
601fcf5ef2aSThomas Huth     /* old op:
602fcf5ef2aSThomas Huth     if (!(env->y & 1))
603fcf5ef2aSThomas Huth         T1 = 0;
604fcf5ef2aSThomas Huth     */
60500ab7e61SRichard Henderson     zero = tcg_constant_tl(0);
606fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff);
607fcf5ef2aSThomas Huth     tcg_gen_andi_tl(r_temp, cpu_y, 0x1);
608fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff);
609fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero,
610fcf5ef2aSThomas Huth                        zero, cpu_cc_src2);
611fcf5ef2aSThomas Huth 
612fcf5ef2aSThomas Huth     // b2 = T0 & 1;
613fcf5ef2aSThomas Huth     // env->y = (b2 << 31) | (env->y >> 1);
6140b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_y, 1, 31);
61508d64e0dSPhilippe Mathieu-Daudé     tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1);
616fcf5ef2aSThomas Huth 
617fcf5ef2aSThomas Huth     // b1 = N ^ V;
618fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, cpu_psr);
619fcf5ef2aSThomas Huth     gen_mov_reg_V(r_temp, cpu_psr);
620fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t0, t0, r_temp);
621fcf5ef2aSThomas Huth 
622fcf5ef2aSThomas Huth     // T0 = (b1 << 31) | (T0 >> 1);
623fcf5ef2aSThomas Huth     // src1 = T0;
624fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, t0, 31);
625fcf5ef2aSThomas Huth     tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1);
626fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
627fcf5ef2aSThomas Huth 
628fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
629fcf5ef2aSThomas Huth 
630fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
631fcf5ef2aSThomas Huth }
632fcf5ef2aSThomas Huth 
6330c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext)
634fcf5ef2aSThomas Huth {
635fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32
636fcf5ef2aSThomas Huth     if (sign_ext) {
637fcf5ef2aSThomas Huth         tcg_gen_muls2_tl(dst, cpu_y, src1, src2);
638fcf5ef2aSThomas Huth     } else {
639fcf5ef2aSThomas Huth         tcg_gen_mulu2_tl(dst, cpu_y, src1, src2);
640fcf5ef2aSThomas Huth     }
641fcf5ef2aSThomas Huth #else
642fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new_i64();
643fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new_i64();
644fcf5ef2aSThomas Huth 
645fcf5ef2aSThomas Huth     if (sign_ext) {
646fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t0, src1);
647fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t1, src2);
648fcf5ef2aSThomas Huth     } else {
649fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t0, src1);
650fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t1, src2);
651fcf5ef2aSThomas Huth     }
652fcf5ef2aSThomas Huth 
653fcf5ef2aSThomas Huth     tcg_gen_mul_i64(dst, t0, t1);
654fcf5ef2aSThomas Huth     tcg_gen_shri_i64(cpu_y, dst, 32);
655fcf5ef2aSThomas Huth #endif
656fcf5ef2aSThomas Huth }
657fcf5ef2aSThomas Huth 
6580c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2)
659fcf5ef2aSThomas Huth {
660fcf5ef2aSThomas Huth     /* zero-extend truncated operands before multiplication */
661fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 0);
662fcf5ef2aSThomas Huth }
663fcf5ef2aSThomas Huth 
6640c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2)
665fcf5ef2aSThomas Huth {
666fcf5ef2aSThomas Huth     /* sign-extend truncated operands before multiplication */
667fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 1);
668fcf5ef2aSThomas Huth }
669fcf5ef2aSThomas Huth 
670fcf5ef2aSThomas Huth // 1
6710c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst)
672fcf5ef2aSThomas Huth {
673fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 1);
674fcf5ef2aSThomas Huth }
675fcf5ef2aSThomas Huth 
676fcf5ef2aSThomas Huth // Z
6770c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src)
678fcf5ef2aSThomas Huth {
679fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
680fcf5ef2aSThomas Huth }
681fcf5ef2aSThomas Huth 
682fcf5ef2aSThomas Huth // Z | (N ^ V)
6830c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src)
684fcf5ef2aSThomas Huth {
685fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
686fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, src);
687fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
688fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
689fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
690fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
691fcf5ef2aSThomas Huth }
692fcf5ef2aSThomas Huth 
693fcf5ef2aSThomas Huth // N ^ V
6940c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src)
695fcf5ef2aSThomas Huth {
696fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
697fcf5ef2aSThomas Huth     gen_mov_reg_V(t0, src);
698fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
699fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
700fcf5ef2aSThomas Huth }
701fcf5ef2aSThomas Huth 
702fcf5ef2aSThomas Huth // C | Z
7030c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src)
704fcf5ef2aSThomas Huth {
705fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
706fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
707fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
708fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
709fcf5ef2aSThomas Huth }
710fcf5ef2aSThomas Huth 
711fcf5ef2aSThomas Huth // C
7120c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src)
713fcf5ef2aSThomas Huth {
714fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
715fcf5ef2aSThomas Huth }
716fcf5ef2aSThomas Huth 
717fcf5ef2aSThomas Huth // V
7180c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src)
719fcf5ef2aSThomas Huth {
720fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
721fcf5ef2aSThomas Huth }
722fcf5ef2aSThomas Huth 
723fcf5ef2aSThomas Huth // 0
7240c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst)
725fcf5ef2aSThomas Huth {
726fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 0);
727fcf5ef2aSThomas Huth }
728fcf5ef2aSThomas Huth 
729fcf5ef2aSThomas Huth // N
7300c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src)
731fcf5ef2aSThomas Huth {
732fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
733fcf5ef2aSThomas Huth }
734fcf5ef2aSThomas Huth 
735fcf5ef2aSThomas Huth // !Z
7360c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src)
737fcf5ef2aSThomas Huth {
738fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
739fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
740fcf5ef2aSThomas Huth }
741fcf5ef2aSThomas Huth 
742fcf5ef2aSThomas Huth // !(Z | (N ^ V))
7430c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src)
744fcf5ef2aSThomas Huth {
745fcf5ef2aSThomas Huth     gen_op_eval_ble(dst, src);
746fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
747fcf5ef2aSThomas Huth }
748fcf5ef2aSThomas Huth 
749fcf5ef2aSThomas Huth // !(N ^ V)
7500c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src)
751fcf5ef2aSThomas Huth {
752fcf5ef2aSThomas Huth     gen_op_eval_bl(dst, src);
753fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
754fcf5ef2aSThomas Huth }
755fcf5ef2aSThomas Huth 
756fcf5ef2aSThomas Huth // !(C | Z)
7570c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src)
758fcf5ef2aSThomas Huth {
759fcf5ef2aSThomas Huth     gen_op_eval_bleu(dst, src);
760fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
761fcf5ef2aSThomas Huth }
762fcf5ef2aSThomas Huth 
763fcf5ef2aSThomas Huth // !C
7640c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src)
765fcf5ef2aSThomas Huth {
766fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
767fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
768fcf5ef2aSThomas Huth }
769fcf5ef2aSThomas Huth 
770fcf5ef2aSThomas Huth // !N
7710c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src)
772fcf5ef2aSThomas Huth {
773fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
774fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
775fcf5ef2aSThomas Huth }
776fcf5ef2aSThomas Huth 
777fcf5ef2aSThomas Huth // !V
7780c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src)
779fcf5ef2aSThomas Huth {
780fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
781fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
782fcf5ef2aSThomas Huth }
783fcf5ef2aSThomas Huth 
784fcf5ef2aSThomas Huth /*
785fcf5ef2aSThomas Huth   FPSR bit field FCC1 | FCC0:
786fcf5ef2aSThomas Huth    0 =
787fcf5ef2aSThomas Huth    1 <
788fcf5ef2aSThomas Huth    2 >
789fcf5ef2aSThomas Huth    3 unordered
790fcf5ef2aSThomas Huth */
7910c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src,
792fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
793fcf5ef2aSThomas Huth {
794fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset);
795fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
796fcf5ef2aSThomas Huth }
797fcf5ef2aSThomas Huth 
7980c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset)
799fcf5ef2aSThomas Huth {
800fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset);
801fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
802fcf5ef2aSThomas Huth }
803fcf5ef2aSThomas Huth 
804fcf5ef2aSThomas Huth // !0: FCC0 | FCC1
8050c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset)
806fcf5ef2aSThomas Huth {
807fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
808fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
809fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
810fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
811fcf5ef2aSThomas Huth }
812fcf5ef2aSThomas Huth 
813fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1
8140c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset)
815fcf5ef2aSThomas Huth {
816fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
817fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
818fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
819fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
820fcf5ef2aSThomas Huth }
821fcf5ef2aSThomas Huth 
822fcf5ef2aSThomas Huth // 1 or 3: FCC0
8230c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset)
824fcf5ef2aSThomas Huth {
825fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
826fcf5ef2aSThomas Huth }
827fcf5ef2aSThomas Huth 
828fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1
8290c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset)
830fcf5ef2aSThomas Huth {
831fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
832fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
833fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
834fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
835fcf5ef2aSThomas Huth }
836fcf5ef2aSThomas Huth 
837fcf5ef2aSThomas Huth // 2 or 3: FCC1
8380c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset)
839fcf5ef2aSThomas Huth {
840fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
841fcf5ef2aSThomas Huth }
842fcf5ef2aSThomas Huth 
843fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1
8440c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset)
845fcf5ef2aSThomas Huth {
846fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
847fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
848fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
849fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
850fcf5ef2aSThomas Huth }
851fcf5ef2aSThomas Huth 
852fcf5ef2aSThomas Huth // 3: FCC0 & FCC1
8530c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset)
854fcf5ef2aSThomas Huth {
855fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
856fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
857fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
858fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
859fcf5ef2aSThomas Huth }
860fcf5ef2aSThomas Huth 
861fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1)
8620c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset)
863fcf5ef2aSThomas Huth {
864fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
865fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
866fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
867fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
868fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
869fcf5ef2aSThomas Huth }
870fcf5ef2aSThomas Huth 
871fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1)
8720c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset)
873fcf5ef2aSThomas Huth {
874fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
875fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
876fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
877fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
878fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
879fcf5ef2aSThomas Huth }
880fcf5ef2aSThomas Huth 
881fcf5ef2aSThomas Huth // 0 or 2: !FCC0
8820c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset)
883fcf5ef2aSThomas Huth {
884fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
885fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
886fcf5ef2aSThomas Huth }
887fcf5ef2aSThomas Huth 
888fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1)
8890c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset)
890fcf5ef2aSThomas Huth {
891fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
892fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
893fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
894fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
895fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
896fcf5ef2aSThomas Huth }
897fcf5ef2aSThomas Huth 
898fcf5ef2aSThomas Huth // 0 or 1: !FCC1
8990c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset)
900fcf5ef2aSThomas Huth {
901fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
902fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
903fcf5ef2aSThomas Huth }
904fcf5ef2aSThomas Huth 
905fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1)
9060c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset)
907fcf5ef2aSThomas Huth {
908fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
909fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
910fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
911fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
912fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
913fcf5ef2aSThomas Huth }
914fcf5ef2aSThomas Huth 
915fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1)
9160c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset)
917fcf5ef2aSThomas Huth {
918fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
919fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
920fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
921fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
922fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
923fcf5ef2aSThomas Huth }
924fcf5ef2aSThomas Huth 
9250c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1,
926fcf5ef2aSThomas Huth                         target_ulong pc2, TCGv r_cond)
927fcf5ef2aSThomas Huth {
928fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
929fcf5ef2aSThomas Huth 
930fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
931fcf5ef2aSThomas Huth 
932fcf5ef2aSThomas Huth     gen_goto_tb(dc, 0, pc1, pc1 + 4);
933fcf5ef2aSThomas Huth 
934fcf5ef2aSThomas Huth     gen_set_label(l1);
935fcf5ef2aSThomas Huth     gen_goto_tb(dc, 1, pc2, pc2 + 4);
936fcf5ef2aSThomas Huth }
937fcf5ef2aSThomas Huth 
9380c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc)
939fcf5ef2aSThomas Huth {
94000ab7e61SRichard Henderson     TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]);
94100ab7e61SRichard Henderson     TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]);
94200ab7e61SRichard Henderson     TCGv zero = tcg_constant_tl(0);
943fcf5ef2aSThomas Huth 
944fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1);
945fcf5ef2aSThomas Huth }
946fcf5ef2aSThomas Huth 
947fcf5ef2aSThomas Huth /* call this function before using the condition register as it may
948fcf5ef2aSThomas Huth    have been set for a jump */
9490c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc)
950fcf5ef2aSThomas Huth {
951fcf5ef2aSThomas Huth     if (dc->npc == JUMP_PC) {
952fcf5ef2aSThomas Huth         gen_generic_branch(dc);
95399c82c47SRichard Henderson         dc->npc = DYNAMIC_PC_LOOKUP;
954fcf5ef2aSThomas Huth     }
955fcf5ef2aSThomas Huth }
956fcf5ef2aSThomas Huth 
9570c2e96c1SRichard Henderson static void save_npc(DisasContext *dc)
958fcf5ef2aSThomas Huth {
959633c4283SRichard Henderson     if (dc->npc & 3) {
960633c4283SRichard Henderson         switch (dc->npc) {
961633c4283SRichard Henderson         case JUMP_PC:
962fcf5ef2aSThomas Huth             gen_generic_branch(dc);
96399c82c47SRichard Henderson             dc->npc = DYNAMIC_PC_LOOKUP;
964633c4283SRichard Henderson             break;
965633c4283SRichard Henderson         case DYNAMIC_PC:
966633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
967633c4283SRichard Henderson             break;
968633c4283SRichard Henderson         default:
969633c4283SRichard Henderson             g_assert_not_reached();
970633c4283SRichard Henderson         }
971633c4283SRichard Henderson     } else {
972fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, dc->npc);
973fcf5ef2aSThomas Huth     }
974fcf5ef2aSThomas Huth }
975fcf5ef2aSThomas Huth 
9760c2e96c1SRichard Henderson static void update_psr(DisasContext *dc)
977fcf5ef2aSThomas Huth {
978fcf5ef2aSThomas Huth     if (dc->cc_op != CC_OP_FLAGS) {
979fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
980ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
981fcf5ef2aSThomas Huth     }
982fcf5ef2aSThomas Huth }
983fcf5ef2aSThomas Huth 
9840c2e96c1SRichard Henderson static void save_state(DisasContext *dc)
985fcf5ef2aSThomas Huth {
986fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_pc, dc->pc);
987fcf5ef2aSThomas Huth     save_npc(dc);
988fcf5ef2aSThomas Huth }
989fcf5ef2aSThomas Huth 
990fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which)
991fcf5ef2aSThomas Huth {
992fcf5ef2aSThomas Huth     save_state(dc);
993ad75a51eSRichard Henderson     gen_helper_raise_exception(tcg_env, tcg_constant_i32(which));
994af00be49SEmilio G. Cota     dc->base.is_jmp = DISAS_NORETURN;
995fcf5ef2aSThomas Huth }
996fcf5ef2aSThomas Huth 
997186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp)
998fcf5ef2aSThomas Huth {
999186e7890SRichard Henderson     DisasDelayException *e = g_new0(DisasDelayException, 1);
1000186e7890SRichard Henderson 
1001186e7890SRichard Henderson     e->next = dc->delay_excp_list;
1002186e7890SRichard Henderson     dc->delay_excp_list = e;
1003186e7890SRichard Henderson 
1004186e7890SRichard Henderson     e->lab = gen_new_label();
1005186e7890SRichard Henderson     e->excp = excp;
1006186e7890SRichard Henderson     e->pc = dc->pc;
1007186e7890SRichard Henderson     /* Caller must have used flush_cond before branch. */
1008186e7890SRichard Henderson     assert(e->npc != JUMP_PC);
1009186e7890SRichard Henderson     e->npc = dc->npc;
1010186e7890SRichard Henderson 
1011186e7890SRichard Henderson     return e->lab;
1012186e7890SRichard Henderson }
1013186e7890SRichard Henderson 
1014186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp)
1015186e7890SRichard Henderson {
1016186e7890SRichard Henderson     return delay_exceptionv(dc, tcg_constant_i32(excp));
1017186e7890SRichard Henderson }
1018186e7890SRichard Henderson 
1019186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask)
1020186e7890SRichard Henderson {
1021186e7890SRichard Henderson     TCGv t = tcg_temp_new();
1022186e7890SRichard Henderson     TCGLabel *lab;
1023186e7890SRichard Henderson 
1024186e7890SRichard Henderson     tcg_gen_andi_tl(t, addr, mask);
1025186e7890SRichard Henderson 
1026186e7890SRichard Henderson     flush_cond(dc);
1027186e7890SRichard Henderson     lab = delay_exception(dc, TT_UNALIGNED);
1028186e7890SRichard Henderson     tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab);
1029fcf5ef2aSThomas Huth }
1030fcf5ef2aSThomas Huth 
10310c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc)
1032fcf5ef2aSThomas Huth {
1033633c4283SRichard Henderson     if (dc->npc & 3) {
1034633c4283SRichard Henderson         switch (dc->npc) {
1035633c4283SRichard Henderson         case JUMP_PC:
1036fcf5ef2aSThomas Huth             gen_generic_branch(dc);
1037fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
103899c82c47SRichard Henderson             dc->pc = DYNAMIC_PC_LOOKUP;
1039633c4283SRichard Henderson             break;
1040633c4283SRichard Henderson         case DYNAMIC_PC:
1041633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1042fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
1043633c4283SRichard Henderson             dc->pc = dc->npc;
1044633c4283SRichard Henderson             break;
1045633c4283SRichard Henderson         default:
1046633c4283SRichard Henderson             g_assert_not_reached();
1047633c4283SRichard Henderson         }
1048fcf5ef2aSThomas Huth     } else {
1049fcf5ef2aSThomas Huth         dc->pc = dc->npc;
1050fcf5ef2aSThomas Huth     }
1051fcf5ef2aSThomas Huth }
1052fcf5ef2aSThomas Huth 
10530c2e96c1SRichard Henderson static void gen_op_next_insn(void)
1054fcf5ef2aSThomas Huth {
1055fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_pc, cpu_npc);
1056fcf5ef2aSThomas Huth     tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
1057fcf5ef2aSThomas Huth }
1058fcf5ef2aSThomas Huth 
1059fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond,
1060fcf5ef2aSThomas Huth                         DisasContext *dc)
1061fcf5ef2aSThomas Huth {
1062fcf5ef2aSThomas Huth     static int subcc_cond[16] = {
1063fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1064fcf5ef2aSThomas Huth         TCG_COND_EQ,
1065fcf5ef2aSThomas Huth         TCG_COND_LE,
1066fcf5ef2aSThomas Huth         TCG_COND_LT,
1067fcf5ef2aSThomas Huth         TCG_COND_LEU,
1068fcf5ef2aSThomas Huth         TCG_COND_LTU,
1069fcf5ef2aSThomas Huth         -1, /* neg */
1070fcf5ef2aSThomas Huth         -1, /* overflow */
1071fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1072fcf5ef2aSThomas Huth         TCG_COND_NE,
1073fcf5ef2aSThomas Huth         TCG_COND_GT,
1074fcf5ef2aSThomas Huth         TCG_COND_GE,
1075fcf5ef2aSThomas Huth         TCG_COND_GTU,
1076fcf5ef2aSThomas Huth         TCG_COND_GEU,
1077fcf5ef2aSThomas Huth         -1, /* pos */
1078fcf5ef2aSThomas Huth         -1, /* no overflow */
1079fcf5ef2aSThomas Huth     };
1080fcf5ef2aSThomas Huth 
1081fcf5ef2aSThomas Huth     static int logic_cond[16] = {
1082fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1083fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* eq:  Z */
1084fcf5ef2aSThomas Huth         TCG_COND_LE,     /* le:  Z | (N ^ V) -> Z | N */
1085fcf5ef2aSThomas Huth         TCG_COND_LT,     /* lt:  N ^ V -> N */
1086fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* leu: C | Z -> Z */
1087fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* ltu: C -> 0 */
1088fcf5ef2aSThomas Huth         TCG_COND_LT,     /* neg: N */
1089fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* vs:  V -> 0 */
1090fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1091fcf5ef2aSThomas Huth         TCG_COND_NE,     /* ne:  !Z */
1092fcf5ef2aSThomas Huth         TCG_COND_GT,     /* gt:  !(Z | (N ^ V)) -> !(Z | N) */
1093fcf5ef2aSThomas Huth         TCG_COND_GE,     /* ge:  !(N ^ V) -> !N */
1094fcf5ef2aSThomas Huth         TCG_COND_NE,     /* gtu: !(C | Z) -> !Z */
1095fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* geu: !C -> 1 */
1096fcf5ef2aSThomas Huth         TCG_COND_GE,     /* pos: !N */
1097fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* vc:  !V -> 1 */
1098fcf5ef2aSThomas Huth     };
1099fcf5ef2aSThomas Huth 
1100fcf5ef2aSThomas Huth     TCGv_i32 r_src;
1101fcf5ef2aSThomas Huth     TCGv r_dst;
1102fcf5ef2aSThomas Huth 
1103fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1104fcf5ef2aSThomas Huth     if (xcc) {
1105fcf5ef2aSThomas Huth         r_src = cpu_xcc;
1106fcf5ef2aSThomas Huth     } else {
1107fcf5ef2aSThomas Huth         r_src = cpu_psr;
1108fcf5ef2aSThomas Huth     }
1109fcf5ef2aSThomas Huth #else
1110fcf5ef2aSThomas Huth     r_src = cpu_psr;
1111fcf5ef2aSThomas Huth #endif
1112fcf5ef2aSThomas Huth 
1113fcf5ef2aSThomas Huth     switch (dc->cc_op) {
1114fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
1115fcf5ef2aSThomas Huth         cmp->cond = logic_cond[cond];
1116fcf5ef2aSThomas Huth     do_compare_dst_0:
1117fcf5ef2aSThomas Huth         cmp->is_bool = false;
111800ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1119fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1120fcf5ef2aSThomas Huth         if (!xcc) {
1121fcf5ef2aSThomas Huth             cmp->c1 = tcg_temp_new();
1122fcf5ef2aSThomas Huth             tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst);
1123fcf5ef2aSThomas Huth             break;
1124fcf5ef2aSThomas Huth         }
1125fcf5ef2aSThomas Huth #endif
1126fcf5ef2aSThomas Huth         cmp->c1 = cpu_cc_dst;
1127fcf5ef2aSThomas Huth         break;
1128fcf5ef2aSThomas Huth 
1129fcf5ef2aSThomas Huth     case CC_OP_SUB:
1130fcf5ef2aSThomas Huth         switch (cond) {
1131fcf5ef2aSThomas Huth         case 6:  /* neg */
1132fcf5ef2aSThomas Huth         case 14: /* pos */
1133fcf5ef2aSThomas Huth             cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE);
1134fcf5ef2aSThomas Huth             goto do_compare_dst_0;
1135fcf5ef2aSThomas Huth 
1136fcf5ef2aSThomas Huth         case 7: /* overflow */
1137fcf5ef2aSThomas Huth         case 15: /* !overflow */
1138fcf5ef2aSThomas Huth             goto do_dynamic;
1139fcf5ef2aSThomas Huth 
1140fcf5ef2aSThomas Huth         default:
1141fcf5ef2aSThomas Huth             cmp->cond = subcc_cond[cond];
1142fcf5ef2aSThomas Huth             cmp->is_bool = false;
1143fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1144fcf5ef2aSThomas Huth             if (!xcc) {
1145fcf5ef2aSThomas Huth                 /* Note that sign-extension works for unsigned compares as
1146fcf5ef2aSThomas Huth                    long as both operands are sign-extended.  */
1147fcf5ef2aSThomas Huth                 cmp->c1 = tcg_temp_new();
1148fcf5ef2aSThomas Huth                 cmp->c2 = tcg_temp_new();
1149fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src);
1150fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2);
1151fcf5ef2aSThomas Huth                 break;
1152fcf5ef2aSThomas Huth             }
1153fcf5ef2aSThomas Huth #endif
1154fcf5ef2aSThomas Huth             cmp->c1 = cpu_cc_src;
1155fcf5ef2aSThomas Huth             cmp->c2 = cpu_cc_src2;
1156fcf5ef2aSThomas Huth             break;
1157fcf5ef2aSThomas Huth         }
1158fcf5ef2aSThomas Huth         break;
1159fcf5ef2aSThomas Huth 
1160fcf5ef2aSThomas Huth     default:
1161fcf5ef2aSThomas Huth     do_dynamic:
1162ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1163fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1164fcf5ef2aSThomas Huth         /* FALLTHRU */
1165fcf5ef2aSThomas Huth 
1166fcf5ef2aSThomas Huth     case CC_OP_FLAGS:
1167fcf5ef2aSThomas Huth         /* We're going to generate a boolean result.  */
1168fcf5ef2aSThomas Huth         cmp->cond = TCG_COND_NE;
1169fcf5ef2aSThomas Huth         cmp->is_bool = true;
1170fcf5ef2aSThomas Huth         cmp->c1 = r_dst = tcg_temp_new();
117100ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1172fcf5ef2aSThomas Huth 
1173fcf5ef2aSThomas Huth         switch (cond) {
1174fcf5ef2aSThomas Huth         case 0x0:
1175fcf5ef2aSThomas Huth             gen_op_eval_bn(r_dst);
1176fcf5ef2aSThomas Huth             break;
1177fcf5ef2aSThomas Huth         case 0x1:
1178fcf5ef2aSThomas Huth             gen_op_eval_be(r_dst, r_src);
1179fcf5ef2aSThomas Huth             break;
1180fcf5ef2aSThomas Huth         case 0x2:
1181fcf5ef2aSThomas Huth             gen_op_eval_ble(r_dst, r_src);
1182fcf5ef2aSThomas Huth             break;
1183fcf5ef2aSThomas Huth         case 0x3:
1184fcf5ef2aSThomas Huth             gen_op_eval_bl(r_dst, r_src);
1185fcf5ef2aSThomas Huth             break;
1186fcf5ef2aSThomas Huth         case 0x4:
1187fcf5ef2aSThomas Huth             gen_op_eval_bleu(r_dst, r_src);
1188fcf5ef2aSThomas Huth             break;
1189fcf5ef2aSThomas Huth         case 0x5:
1190fcf5ef2aSThomas Huth             gen_op_eval_bcs(r_dst, r_src);
1191fcf5ef2aSThomas Huth             break;
1192fcf5ef2aSThomas Huth         case 0x6:
1193fcf5ef2aSThomas Huth             gen_op_eval_bneg(r_dst, r_src);
1194fcf5ef2aSThomas Huth             break;
1195fcf5ef2aSThomas Huth         case 0x7:
1196fcf5ef2aSThomas Huth             gen_op_eval_bvs(r_dst, r_src);
1197fcf5ef2aSThomas Huth             break;
1198fcf5ef2aSThomas Huth         case 0x8:
1199fcf5ef2aSThomas Huth             gen_op_eval_ba(r_dst);
1200fcf5ef2aSThomas Huth             break;
1201fcf5ef2aSThomas Huth         case 0x9:
1202fcf5ef2aSThomas Huth             gen_op_eval_bne(r_dst, r_src);
1203fcf5ef2aSThomas Huth             break;
1204fcf5ef2aSThomas Huth         case 0xa:
1205fcf5ef2aSThomas Huth             gen_op_eval_bg(r_dst, r_src);
1206fcf5ef2aSThomas Huth             break;
1207fcf5ef2aSThomas Huth         case 0xb:
1208fcf5ef2aSThomas Huth             gen_op_eval_bge(r_dst, r_src);
1209fcf5ef2aSThomas Huth             break;
1210fcf5ef2aSThomas Huth         case 0xc:
1211fcf5ef2aSThomas Huth             gen_op_eval_bgu(r_dst, r_src);
1212fcf5ef2aSThomas Huth             break;
1213fcf5ef2aSThomas Huth         case 0xd:
1214fcf5ef2aSThomas Huth             gen_op_eval_bcc(r_dst, r_src);
1215fcf5ef2aSThomas Huth             break;
1216fcf5ef2aSThomas Huth         case 0xe:
1217fcf5ef2aSThomas Huth             gen_op_eval_bpos(r_dst, r_src);
1218fcf5ef2aSThomas Huth             break;
1219fcf5ef2aSThomas Huth         case 0xf:
1220fcf5ef2aSThomas Huth             gen_op_eval_bvc(r_dst, r_src);
1221fcf5ef2aSThomas Huth             break;
1222fcf5ef2aSThomas Huth         }
1223fcf5ef2aSThomas Huth         break;
1224fcf5ef2aSThomas Huth     }
1225fcf5ef2aSThomas Huth }
1226fcf5ef2aSThomas Huth 
1227fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond)
1228fcf5ef2aSThomas Huth {
1229fcf5ef2aSThomas Huth     unsigned int offset;
1230fcf5ef2aSThomas Huth     TCGv r_dst;
1231fcf5ef2aSThomas Huth 
1232fcf5ef2aSThomas Huth     /* For now we still generate a straight boolean result.  */
1233fcf5ef2aSThomas Huth     cmp->cond = TCG_COND_NE;
1234fcf5ef2aSThomas Huth     cmp->is_bool = true;
1235fcf5ef2aSThomas Huth     cmp->c1 = r_dst = tcg_temp_new();
123600ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1237fcf5ef2aSThomas Huth 
1238fcf5ef2aSThomas Huth     switch (cc) {
1239fcf5ef2aSThomas Huth     default:
1240fcf5ef2aSThomas Huth     case 0x0:
1241fcf5ef2aSThomas Huth         offset = 0;
1242fcf5ef2aSThomas Huth         break;
1243fcf5ef2aSThomas Huth     case 0x1:
1244fcf5ef2aSThomas Huth         offset = 32 - 10;
1245fcf5ef2aSThomas Huth         break;
1246fcf5ef2aSThomas Huth     case 0x2:
1247fcf5ef2aSThomas Huth         offset = 34 - 10;
1248fcf5ef2aSThomas Huth         break;
1249fcf5ef2aSThomas Huth     case 0x3:
1250fcf5ef2aSThomas Huth         offset = 36 - 10;
1251fcf5ef2aSThomas Huth         break;
1252fcf5ef2aSThomas Huth     }
1253fcf5ef2aSThomas Huth 
1254fcf5ef2aSThomas Huth     switch (cond) {
1255fcf5ef2aSThomas Huth     case 0x0:
1256fcf5ef2aSThomas Huth         gen_op_eval_bn(r_dst);
1257fcf5ef2aSThomas Huth         break;
1258fcf5ef2aSThomas Huth     case 0x1:
1259fcf5ef2aSThomas Huth         gen_op_eval_fbne(r_dst, cpu_fsr, offset);
1260fcf5ef2aSThomas Huth         break;
1261fcf5ef2aSThomas Huth     case 0x2:
1262fcf5ef2aSThomas Huth         gen_op_eval_fblg(r_dst, cpu_fsr, offset);
1263fcf5ef2aSThomas Huth         break;
1264fcf5ef2aSThomas Huth     case 0x3:
1265fcf5ef2aSThomas Huth         gen_op_eval_fbul(r_dst, cpu_fsr, offset);
1266fcf5ef2aSThomas Huth         break;
1267fcf5ef2aSThomas Huth     case 0x4:
1268fcf5ef2aSThomas Huth         gen_op_eval_fbl(r_dst, cpu_fsr, offset);
1269fcf5ef2aSThomas Huth         break;
1270fcf5ef2aSThomas Huth     case 0x5:
1271fcf5ef2aSThomas Huth         gen_op_eval_fbug(r_dst, cpu_fsr, offset);
1272fcf5ef2aSThomas Huth         break;
1273fcf5ef2aSThomas Huth     case 0x6:
1274fcf5ef2aSThomas Huth         gen_op_eval_fbg(r_dst, cpu_fsr, offset);
1275fcf5ef2aSThomas Huth         break;
1276fcf5ef2aSThomas Huth     case 0x7:
1277fcf5ef2aSThomas Huth         gen_op_eval_fbu(r_dst, cpu_fsr, offset);
1278fcf5ef2aSThomas Huth         break;
1279fcf5ef2aSThomas Huth     case 0x8:
1280fcf5ef2aSThomas Huth         gen_op_eval_ba(r_dst);
1281fcf5ef2aSThomas Huth         break;
1282fcf5ef2aSThomas Huth     case 0x9:
1283fcf5ef2aSThomas Huth         gen_op_eval_fbe(r_dst, cpu_fsr, offset);
1284fcf5ef2aSThomas Huth         break;
1285fcf5ef2aSThomas Huth     case 0xa:
1286fcf5ef2aSThomas Huth         gen_op_eval_fbue(r_dst, cpu_fsr, offset);
1287fcf5ef2aSThomas Huth         break;
1288fcf5ef2aSThomas Huth     case 0xb:
1289fcf5ef2aSThomas Huth         gen_op_eval_fbge(r_dst, cpu_fsr, offset);
1290fcf5ef2aSThomas Huth         break;
1291fcf5ef2aSThomas Huth     case 0xc:
1292fcf5ef2aSThomas Huth         gen_op_eval_fbuge(r_dst, cpu_fsr, offset);
1293fcf5ef2aSThomas Huth         break;
1294fcf5ef2aSThomas Huth     case 0xd:
1295fcf5ef2aSThomas Huth         gen_op_eval_fble(r_dst, cpu_fsr, offset);
1296fcf5ef2aSThomas Huth         break;
1297fcf5ef2aSThomas Huth     case 0xe:
1298fcf5ef2aSThomas Huth         gen_op_eval_fbule(r_dst, cpu_fsr, offset);
1299fcf5ef2aSThomas Huth         break;
1300fcf5ef2aSThomas Huth     case 0xf:
1301fcf5ef2aSThomas Huth         gen_op_eval_fbo(r_dst, cpu_fsr, offset);
1302fcf5ef2aSThomas Huth         break;
1303fcf5ef2aSThomas Huth     }
1304fcf5ef2aSThomas Huth }
1305fcf5ef2aSThomas Huth 
1306fcf5ef2aSThomas Huth // Inverted logic
1307ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = {
1308ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1309fcf5ef2aSThomas Huth     TCG_COND_NE,
1310fcf5ef2aSThomas Huth     TCG_COND_GT,
1311fcf5ef2aSThomas Huth     TCG_COND_GE,
1312ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1313fcf5ef2aSThomas Huth     TCG_COND_EQ,
1314fcf5ef2aSThomas Huth     TCG_COND_LE,
1315fcf5ef2aSThomas Huth     TCG_COND_LT,
1316fcf5ef2aSThomas Huth };
1317fcf5ef2aSThomas Huth 
1318fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src)
1319fcf5ef2aSThomas Huth {
1320fcf5ef2aSThomas Huth     cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]);
1321fcf5ef2aSThomas Huth     cmp->is_bool = false;
1322fcf5ef2aSThomas Huth     cmp->c1 = r_src;
132300ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1324fcf5ef2aSThomas Huth }
1325fcf5ef2aSThomas Huth 
1326fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
13270c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1328fcf5ef2aSThomas Huth {
1329fcf5ef2aSThomas Huth     switch (fccno) {
1330fcf5ef2aSThomas Huth     case 0:
1331ad75a51eSRichard Henderson         gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1332fcf5ef2aSThomas Huth         break;
1333fcf5ef2aSThomas Huth     case 1:
1334ad75a51eSRichard Henderson         gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1335fcf5ef2aSThomas Huth         break;
1336fcf5ef2aSThomas Huth     case 2:
1337ad75a51eSRichard Henderson         gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1338fcf5ef2aSThomas Huth         break;
1339fcf5ef2aSThomas Huth     case 3:
1340ad75a51eSRichard Henderson         gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1341fcf5ef2aSThomas Huth         break;
1342fcf5ef2aSThomas Huth     }
1343fcf5ef2aSThomas Huth }
1344fcf5ef2aSThomas Huth 
13450c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1346fcf5ef2aSThomas Huth {
1347fcf5ef2aSThomas Huth     switch (fccno) {
1348fcf5ef2aSThomas Huth     case 0:
1349ad75a51eSRichard Henderson         gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1350fcf5ef2aSThomas Huth         break;
1351fcf5ef2aSThomas Huth     case 1:
1352ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1353fcf5ef2aSThomas Huth         break;
1354fcf5ef2aSThomas Huth     case 2:
1355ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1356fcf5ef2aSThomas Huth         break;
1357fcf5ef2aSThomas Huth     case 3:
1358ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1359fcf5ef2aSThomas Huth         break;
1360fcf5ef2aSThomas Huth     }
1361fcf5ef2aSThomas Huth }
1362fcf5ef2aSThomas Huth 
13630c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1364fcf5ef2aSThomas Huth {
1365fcf5ef2aSThomas Huth     switch (fccno) {
1366fcf5ef2aSThomas Huth     case 0:
1367ad75a51eSRichard Henderson         gen_helper_fcmpq(cpu_fsr, tcg_env);
1368fcf5ef2aSThomas Huth         break;
1369fcf5ef2aSThomas Huth     case 1:
1370ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env);
1371fcf5ef2aSThomas Huth         break;
1372fcf5ef2aSThomas Huth     case 2:
1373ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env);
1374fcf5ef2aSThomas Huth         break;
1375fcf5ef2aSThomas Huth     case 3:
1376ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env);
1377fcf5ef2aSThomas Huth         break;
1378fcf5ef2aSThomas Huth     }
1379fcf5ef2aSThomas Huth }
1380fcf5ef2aSThomas Huth 
13810c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1382fcf5ef2aSThomas Huth {
1383fcf5ef2aSThomas Huth     switch (fccno) {
1384fcf5ef2aSThomas Huth     case 0:
1385ad75a51eSRichard Henderson         gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1386fcf5ef2aSThomas Huth         break;
1387fcf5ef2aSThomas Huth     case 1:
1388ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1389fcf5ef2aSThomas Huth         break;
1390fcf5ef2aSThomas Huth     case 2:
1391ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1392fcf5ef2aSThomas Huth         break;
1393fcf5ef2aSThomas Huth     case 3:
1394ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1395fcf5ef2aSThomas Huth         break;
1396fcf5ef2aSThomas Huth     }
1397fcf5ef2aSThomas Huth }
1398fcf5ef2aSThomas Huth 
13990c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1400fcf5ef2aSThomas Huth {
1401fcf5ef2aSThomas Huth     switch (fccno) {
1402fcf5ef2aSThomas Huth     case 0:
1403ad75a51eSRichard Henderson         gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1404fcf5ef2aSThomas Huth         break;
1405fcf5ef2aSThomas Huth     case 1:
1406ad75a51eSRichard Henderson         gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1407fcf5ef2aSThomas Huth         break;
1408fcf5ef2aSThomas Huth     case 2:
1409ad75a51eSRichard Henderson         gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1410fcf5ef2aSThomas Huth         break;
1411fcf5ef2aSThomas Huth     case 3:
1412ad75a51eSRichard Henderson         gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1413fcf5ef2aSThomas Huth         break;
1414fcf5ef2aSThomas Huth     }
1415fcf5ef2aSThomas Huth }
1416fcf5ef2aSThomas Huth 
14170c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1418fcf5ef2aSThomas Huth {
1419fcf5ef2aSThomas Huth     switch (fccno) {
1420fcf5ef2aSThomas Huth     case 0:
1421ad75a51eSRichard Henderson         gen_helper_fcmpeq(cpu_fsr, tcg_env);
1422fcf5ef2aSThomas Huth         break;
1423fcf5ef2aSThomas Huth     case 1:
1424ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env);
1425fcf5ef2aSThomas Huth         break;
1426fcf5ef2aSThomas Huth     case 2:
1427ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env);
1428fcf5ef2aSThomas Huth         break;
1429fcf5ef2aSThomas Huth     case 3:
1430ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env);
1431fcf5ef2aSThomas Huth         break;
1432fcf5ef2aSThomas Huth     }
1433fcf5ef2aSThomas Huth }
1434fcf5ef2aSThomas Huth 
1435fcf5ef2aSThomas Huth #else
1436fcf5ef2aSThomas Huth 
14370c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2)
1438fcf5ef2aSThomas Huth {
1439ad75a51eSRichard Henderson     gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1440fcf5ef2aSThomas Huth }
1441fcf5ef2aSThomas Huth 
14420c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1443fcf5ef2aSThomas Huth {
1444ad75a51eSRichard Henderson     gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1445fcf5ef2aSThomas Huth }
1446fcf5ef2aSThomas Huth 
14470c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1448fcf5ef2aSThomas Huth {
1449ad75a51eSRichard Henderson     gen_helper_fcmpq(cpu_fsr, tcg_env);
1450fcf5ef2aSThomas Huth }
1451fcf5ef2aSThomas Huth 
14520c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2)
1453fcf5ef2aSThomas Huth {
1454ad75a51eSRichard Henderson     gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1455fcf5ef2aSThomas Huth }
1456fcf5ef2aSThomas Huth 
14570c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1458fcf5ef2aSThomas Huth {
1459ad75a51eSRichard Henderson     gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1460fcf5ef2aSThomas Huth }
1461fcf5ef2aSThomas Huth 
14620c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1463fcf5ef2aSThomas Huth {
1464ad75a51eSRichard Henderson     gen_helper_fcmpeq(cpu_fsr, tcg_env);
1465fcf5ef2aSThomas Huth }
1466fcf5ef2aSThomas Huth #endif
1467fcf5ef2aSThomas Huth 
1468fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags)
1469fcf5ef2aSThomas Huth {
1470fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK);
1471fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags);
1472fcf5ef2aSThomas Huth     gen_exception(dc, TT_FP_EXCP);
1473fcf5ef2aSThomas Huth }
1474fcf5ef2aSThomas Huth 
1475fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc)
1476fcf5ef2aSThomas Huth {
1477fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
1478fcf5ef2aSThomas Huth     if (!dc->fpu_enabled) {
1479fcf5ef2aSThomas Huth         gen_exception(dc, TT_NFPU_INSN);
1480fcf5ef2aSThomas Huth         return 1;
1481fcf5ef2aSThomas Huth     }
1482fcf5ef2aSThomas Huth #endif
1483fcf5ef2aSThomas Huth     return 0;
1484fcf5ef2aSThomas Huth }
1485fcf5ef2aSThomas Huth 
14860c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void)
1487fcf5ef2aSThomas Huth {
1488fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK);
1489fcf5ef2aSThomas Huth }
1490fcf5ef2aSThomas Huth 
14910c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs,
1492fcf5ef2aSThomas Huth                               void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32))
1493fcf5ef2aSThomas Huth {
1494fcf5ef2aSThomas Huth     TCGv_i32 dst, src;
1495fcf5ef2aSThomas Huth 
1496fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1497fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1498fcf5ef2aSThomas Huth 
1499ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1500ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1501fcf5ef2aSThomas Huth 
1502fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1503fcf5ef2aSThomas Huth }
1504fcf5ef2aSThomas Huth 
15050c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs,
1506fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i32, TCGv_i32))
1507fcf5ef2aSThomas Huth {
1508fcf5ef2aSThomas Huth     TCGv_i32 dst, src;
1509fcf5ef2aSThomas Huth 
1510fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1511fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1512fcf5ef2aSThomas Huth 
1513fcf5ef2aSThomas Huth     gen(dst, src);
1514fcf5ef2aSThomas Huth 
1515fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1516fcf5ef2aSThomas Huth }
1517fcf5ef2aSThomas Huth 
15180c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1519fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32))
1520fcf5ef2aSThomas Huth {
1521fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1522fcf5ef2aSThomas Huth 
1523fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1524fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1525fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1526fcf5ef2aSThomas Huth 
1527ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1528ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1529fcf5ef2aSThomas Huth 
1530fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1531fcf5ef2aSThomas Huth }
1532fcf5ef2aSThomas Huth 
1533fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
15340c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1535fcf5ef2aSThomas Huth                            void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32))
1536fcf5ef2aSThomas Huth {
1537fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1538fcf5ef2aSThomas Huth 
1539fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1540fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1541fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1542fcf5ef2aSThomas Huth 
1543fcf5ef2aSThomas Huth     gen(dst, src1, src2);
1544fcf5ef2aSThomas Huth 
1545fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1546fcf5ef2aSThomas Huth }
1547fcf5ef2aSThomas Huth #endif
1548fcf5ef2aSThomas Huth 
15490c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs,
1550fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64))
1551fcf5ef2aSThomas Huth {
1552fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1553fcf5ef2aSThomas Huth 
1554fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1555fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1556fcf5ef2aSThomas Huth 
1557ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1558ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1559fcf5ef2aSThomas Huth 
1560fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1561fcf5ef2aSThomas Huth }
1562fcf5ef2aSThomas Huth 
1563fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
15640c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs,
1565fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i64, TCGv_i64))
1566fcf5ef2aSThomas Huth {
1567fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1568fcf5ef2aSThomas Huth 
1569fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1570fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1571fcf5ef2aSThomas Huth 
1572fcf5ef2aSThomas Huth     gen(dst, src);
1573fcf5ef2aSThomas Huth 
1574fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1575fcf5ef2aSThomas Huth }
1576fcf5ef2aSThomas Huth #endif
1577fcf5ef2aSThomas Huth 
15780c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1579fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64))
1580fcf5ef2aSThomas Huth {
1581fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1582fcf5ef2aSThomas Huth 
1583fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1584fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1585fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1586fcf5ef2aSThomas Huth 
1587ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1588ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1589fcf5ef2aSThomas Huth 
1590fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1591fcf5ef2aSThomas Huth }
1592fcf5ef2aSThomas Huth 
1593fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
15940c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1595fcf5ef2aSThomas Huth                            void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64))
1596fcf5ef2aSThomas Huth {
1597fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1598fcf5ef2aSThomas Huth 
1599fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1600fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1601fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1602fcf5ef2aSThomas Huth 
1603fcf5ef2aSThomas Huth     gen(dst, src1, src2);
1604fcf5ef2aSThomas Huth 
1605fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1606fcf5ef2aSThomas Huth }
1607fcf5ef2aSThomas Huth 
16080c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1609fcf5ef2aSThomas Huth                             void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
1610fcf5ef2aSThomas Huth {
1611fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1612fcf5ef2aSThomas Huth 
1613fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1614fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1615fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1616fcf5ef2aSThomas Huth 
1617fcf5ef2aSThomas Huth     gen(dst, cpu_gsr, src1, src2);
1618fcf5ef2aSThomas Huth 
1619fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1620fcf5ef2aSThomas Huth }
1621fcf5ef2aSThomas Huth 
16220c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2,
1623fcf5ef2aSThomas Huth                             void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
1624fcf5ef2aSThomas Huth {
1625fcf5ef2aSThomas Huth     TCGv_i64 dst, src0, src1, src2;
1626fcf5ef2aSThomas Huth 
1627fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1628fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1629fcf5ef2aSThomas Huth     src0 = gen_load_fpr_D(dc, rd);
1630fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1631fcf5ef2aSThomas Huth 
1632fcf5ef2aSThomas Huth     gen(dst, src0, src1, src2);
1633fcf5ef2aSThomas Huth 
1634fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1635fcf5ef2aSThomas Huth }
1636fcf5ef2aSThomas Huth #endif
1637fcf5ef2aSThomas Huth 
16380c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs,
1639fcf5ef2aSThomas Huth                        void (*gen)(TCGv_ptr))
1640fcf5ef2aSThomas Huth {
1641fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1642fcf5ef2aSThomas Huth 
1643ad75a51eSRichard Henderson     gen(tcg_env);
1644ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1645fcf5ef2aSThomas Huth 
1646fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1647fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1648fcf5ef2aSThomas Huth }
1649fcf5ef2aSThomas Huth 
1650fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
16510c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs,
1652fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr))
1653fcf5ef2aSThomas Huth {
1654fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1655fcf5ef2aSThomas Huth 
1656ad75a51eSRichard Henderson     gen(tcg_env);
1657fcf5ef2aSThomas Huth 
1658fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1659fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1660fcf5ef2aSThomas Huth }
1661fcf5ef2aSThomas Huth #endif
1662fcf5ef2aSThomas Huth 
16630c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2,
1664fcf5ef2aSThomas Huth                         void (*gen)(TCGv_ptr))
1665fcf5ef2aSThomas Huth {
1666fcf5ef2aSThomas Huth     gen_op_load_fpr_QT0(QFPREG(rs1));
1667fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs2));
1668fcf5ef2aSThomas Huth 
1669ad75a51eSRichard Henderson     gen(tcg_env);
1670ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1671fcf5ef2aSThomas Huth 
1672fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1673fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1674fcf5ef2aSThomas Huth }
1675fcf5ef2aSThomas Huth 
16760c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2,
1677fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32))
1678fcf5ef2aSThomas Huth {
1679fcf5ef2aSThomas Huth     TCGv_i64 dst;
1680fcf5ef2aSThomas Huth     TCGv_i32 src1, src2;
1681fcf5ef2aSThomas Huth 
1682fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1683fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1684fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1685fcf5ef2aSThomas Huth 
1686ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1687ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1688fcf5ef2aSThomas Huth 
1689fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1690fcf5ef2aSThomas Huth }
1691fcf5ef2aSThomas Huth 
16920c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2,
1693fcf5ef2aSThomas Huth                         void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64))
1694fcf5ef2aSThomas Huth {
1695fcf5ef2aSThomas Huth     TCGv_i64 src1, src2;
1696fcf5ef2aSThomas Huth 
1697fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1698fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1699fcf5ef2aSThomas Huth 
1700ad75a51eSRichard Henderson     gen(tcg_env, src1, src2);
1701ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1702fcf5ef2aSThomas Huth 
1703fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1704fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1705fcf5ef2aSThomas Huth }
1706fcf5ef2aSThomas Huth 
1707fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
17080c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs,
1709fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1710fcf5ef2aSThomas Huth {
1711fcf5ef2aSThomas Huth     TCGv_i64 dst;
1712fcf5ef2aSThomas Huth     TCGv_i32 src;
1713fcf5ef2aSThomas Huth 
1714fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1715fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1716fcf5ef2aSThomas Huth 
1717ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1718ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1719fcf5ef2aSThomas Huth 
1720fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1721fcf5ef2aSThomas Huth }
1722fcf5ef2aSThomas Huth #endif
1723fcf5ef2aSThomas Huth 
17240c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs,
1725fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1726fcf5ef2aSThomas Huth {
1727fcf5ef2aSThomas Huth     TCGv_i64 dst;
1728fcf5ef2aSThomas Huth     TCGv_i32 src;
1729fcf5ef2aSThomas Huth 
1730fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1731fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1732fcf5ef2aSThomas Huth 
1733ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1734fcf5ef2aSThomas Huth 
1735fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1736fcf5ef2aSThomas Huth }
1737fcf5ef2aSThomas Huth 
17380c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs,
1739fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64))
1740fcf5ef2aSThomas Huth {
1741fcf5ef2aSThomas Huth     TCGv_i32 dst;
1742fcf5ef2aSThomas Huth     TCGv_i64 src;
1743fcf5ef2aSThomas Huth 
1744fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1745fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1746fcf5ef2aSThomas Huth 
1747ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1748ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1749fcf5ef2aSThomas Huth 
1750fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1751fcf5ef2aSThomas Huth }
1752fcf5ef2aSThomas Huth 
17530c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs,
1754fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr))
1755fcf5ef2aSThomas Huth {
1756fcf5ef2aSThomas Huth     TCGv_i32 dst;
1757fcf5ef2aSThomas Huth 
1758fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1759fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1760fcf5ef2aSThomas Huth 
1761ad75a51eSRichard Henderson     gen(dst, tcg_env);
1762ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1763fcf5ef2aSThomas Huth 
1764fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1765fcf5ef2aSThomas Huth }
1766fcf5ef2aSThomas Huth 
17670c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs,
1768fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr))
1769fcf5ef2aSThomas Huth {
1770fcf5ef2aSThomas Huth     TCGv_i64 dst;
1771fcf5ef2aSThomas Huth 
1772fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1773fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1774fcf5ef2aSThomas Huth 
1775ad75a51eSRichard Henderson     gen(dst, tcg_env);
1776ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1777fcf5ef2aSThomas Huth 
1778fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1779fcf5ef2aSThomas Huth }
1780fcf5ef2aSThomas Huth 
17810c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs,
1782fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i32))
1783fcf5ef2aSThomas Huth {
1784fcf5ef2aSThomas Huth     TCGv_i32 src;
1785fcf5ef2aSThomas Huth 
1786fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1787fcf5ef2aSThomas Huth 
1788ad75a51eSRichard Henderson     gen(tcg_env, src);
1789fcf5ef2aSThomas Huth 
1790fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1791fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1792fcf5ef2aSThomas Huth }
1793fcf5ef2aSThomas Huth 
17940c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs,
1795fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i64))
1796fcf5ef2aSThomas Huth {
1797fcf5ef2aSThomas Huth     TCGv_i64 src;
1798fcf5ef2aSThomas Huth 
1799fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1800fcf5ef2aSThomas Huth 
1801ad75a51eSRichard Henderson     gen(tcg_env, src);
1802fcf5ef2aSThomas Huth 
1803fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1804fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1805fcf5ef2aSThomas Huth }
1806fcf5ef2aSThomas Huth 
1807fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src,
180814776ab5STony Nguyen                      TCGv addr, int mmu_idx, MemOp memop)
1809fcf5ef2aSThomas Huth {
1810fcf5ef2aSThomas Huth     gen_address_mask(dc, addr);
1811316b6783SRichard Henderson     tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN);
1812fcf5ef2aSThomas Huth }
1813fcf5ef2aSThomas Huth 
1814fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx)
1815fcf5ef2aSThomas Huth {
181600ab7e61SRichard Henderson     TCGv m1 = tcg_constant_tl(0xff);
1817fcf5ef2aSThomas Huth     gen_address_mask(dc, addr);
1818fcf5ef2aSThomas Huth     tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB);
1819fcf5ef2aSThomas Huth }
1820fcf5ef2aSThomas Huth 
1821fcf5ef2aSThomas Huth /* asi moves */
1822fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
1823fcf5ef2aSThomas Huth typedef enum {
1824fcf5ef2aSThomas Huth     GET_ASI_HELPER,
1825fcf5ef2aSThomas Huth     GET_ASI_EXCP,
1826fcf5ef2aSThomas Huth     GET_ASI_DIRECT,
1827fcf5ef2aSThomas Huth     GET_ASI_DTWINX,
1828fcf5ef2aSThomas Huth     GET_ASI_BLOCK,
1829fcf5ef2aSThomas Huth     GET_ASI_SHORT,
1830fcf5ef2aSThomas Huth     GET_ASI_BCOPY,
1831fcf5ef2aSThomas Huth     GET_ASI_BFILL,
1832fcf5ef2aSThomas Huth } ASIType;
1833fcf5ef2aSThomas Huth 
1834fcf5ef2aSThomas Huth typedef struct {
1835fcf5ef2aSThomas Huth     ASIType type;
1836fcf5ef2aSThomas Huth     int asi;
1837fcf5ef2aSThomas Huth     int mem_idx;
183814776ab5STony Nguyen     MemOp memop;
1839fcf5ef2aSThomas Huth } DisasASI;
1840fcf5ef2aSThomas Huth 
184114776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop)
1842fcf5ef2aSThomas Huth {
1843fcf5ef2aSThomas Huth     int asi = GET_FIELD(insn, 19, 26);
1844fcf5ef2aSThomas Huth     ASIType type = GET_ASI_HELPER;
1845fcf5ef2aSThomas Huth     int mem_idx = dc->mem_idx;
1846fcf5ef2aSThomas Huth 
1847fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
1848fcf5ef2aSThomas Huth     /* Before v9, all asis are immediate and privileged.  */
1849fcf5ef2aSThomas Huth     if (IS_IMM) {
1850fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1851fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1852fcf5ef2aSThomas Huth     } else if (supervisor(dc)
1853fcf5ef2aSThomas Huth                /* Note that LEON accepts ASI_USERDATA in user mode, for
1854fcf5ef2aSThomas Huth                   use with CASA.  Also note that previous versions of
1855fcf5ef2aSThomas Huth                   QEMU allowed (and old versions of gcc emitted) ASI_P
1856fcf5ef2aSThomas Huth                   for LEON, which is incorrect.  */
1857fcf5ef2aSThomas Huth                || (asi == ASI_USERDATA
1858fcf5ef2aSThomas Huth                    && (dc->def->features & CPU_FEATURE_CASA))) {
1859fcf5ef2aSThomas Huth         switch (asi) {
1860fcf5ef2aSThomas Huth         case ASI_USERDATA:   /* User data access */
1861fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1862fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1863fcf5ef2aSThomas Huth             break;
1864fcf5ef2aSThomas Huth         case ASI_KERNELDATA: /* Supervisor data access */
1865fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1866fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1867fcf5ef2aSThomas Huth             break;
1868fcf5ef2aSThomas Huth         case ASI_M_BYPASS:    /* MMU passthrough */
1869fcf5ef2aSThomas Huth         case ASI_LEON_BYPASS: /* LEON MMU passthrough */
1870fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1871fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1872fcf5ef2aSThomas Huth             break;
1873fcf5ef2aSThomas Huth         case ASI_M_BCOPY: /* Block copy, sta access */
1874fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1875fcf5ef2aSThomas Huth             type = GET_ASI_BCOPY;
1876fcf5ef2aSThomas Huth             break;
1877fcf5ef2aSThomas Huth         case ASI_M_BFILL: /* Block fill, stda access */
1878fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1879fcf5ef2aSThomas Huth             type = GET_ASI_BFILL;
1880fcf5ef2aSThomas Huth             break;
1881fcf5ef2aSThomas Huth         }
18826e10f37cSKONRAD Frederic 
18836e10f37cSKONRAD Frederic         /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the
18846e10f37cSKONRAD Frederic          * permissions check in get_physical_address(..).
18856e10f37cSKONRAD Frederic          */
18866e10f37cSKONRAD Frederic         mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx;
1887fcf5ef2aSThomas Huth     } else {
1888fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_INSN);
1889fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1890fcf5ef2aSThomas Huth     }
1891fcf5ef2aSThomas Huth #else
1892fcf5ef2aSThomas Huth     if (IS_IMM) {
1893fcf5ef2aSThomas Huth         asi = dc->asi;
1894fcf5ef2aSThomas Huth     }
1895fcf5ef2aSThomas Huth     /* With v9, all asis below 0x80 are privileged.  */
1896fcf5ef2aSThomas Huth     /* ??? We ought to check cpu_has_hypervisor, but we didn't copy
1897fcf5ef2aSThomas Huth        down that bit into DisasContext.  For the moment that's ok,
1898fcf5ef2aSThomas Huth        since the direct implementations below doesn't have any ASIs
1899fcf5ef2aSThomas Huth        in the restricted [0x30, 0x7f] range, and the check will be
1900fcf5ef2aSThomas Huth        done properly in the helper.  */
1901fcf5ef2aSThomas Huth     if (!supervisor(dc) && asi < 0x80) {
1902fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_ACT);
1903fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1904fcf5ef2aSThomas Huth     } else {
1905fcf5ef2aSThomas Huth         switch (asi) {
1906fcf5ef2aSThomas Huth         case ASI_REAL:      /* Bypass */
1907fcf5ef2aSThomas Huth         case ASI_REAL_IO:   /* Bypass, non-cacheable */
1908fcf5ef2aSThomas Huth         case ASI_REAL_L:    /* Bypass LE */
1909fcf5ef2aSThomas Huth         case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
1910fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:   /* Real address, twinx */
1911fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
1912fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
1913fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
1914fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1915fcf5ef2aSThomas Huth             break;
1916fcf5ef2aSThomas Huth         case ASI_N:  /* Nucleus */
1917fcf5ef2aSThomas Huth         case ASI_NL: /* Nucleus LE */
1918fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1919fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1920fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
1921fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
19229a10756dSArtyom Tarasenko             if (hypervisor(dc)) {
192384f8f587SArtyom Tarasenko                 mem_idx = MMU_PHYS_IDX;
19249a10756dSArtyom Tarasenko             } else {
1925fcf5ef2aSThomas Huth                 mem_idx = MMU_NUCLEUS_IDX;
19269a10756dSArtyom Tarasenko             }
1927fcf5ef2aSThomas Huth             break;
1928fcf5ef2aSThomas Huth         case ASI_AIUP:  /* As if user primary */
1929fcf5ef2aSThomas Huth         case ASI_AIUPL: /* As if user primary LE */
1930fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1931fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1932fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
1933fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
1934fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
1935fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
1936fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1937fcf5ef2aSThomas Huth             break;
1938fcf5ef2aSThomas Huth         case ASI_AIUS:  /* As if user secondary */
1939fcf5ef2aSThomas Huth         case ASI_AIUSL: /* As if user secondary LE */
1940fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1941fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
1942fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
1943fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
1944fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
1945fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
1946fcf5ef2aSThomas Huth             mem_idx = MMU_USER_SECONDARY_IDX;
1947fcf5ef2aSThomas Huth             break;
1948fcf5ef2aSThomas Huth         case ASI_S:  /* Secondary */
1949fcf5ef2aSThomas Huth         case ASI_SL: /* Secondary LE */
1950fcf5ef2aSThomas Huth         case ASI_TWINX_S:
1951fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
1952fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
1953fcf5ef2aSThomas Huth         case ASI_BLK_S:
1954fcf5ef2aSThomas Huth         case ASI_BLK_SL:
1955fcf5ef2aSThomas Huth         case ASI_FL8_S:
1956fcf5ef2aSThomas Huth         case ASI_FL8_SL:
1957fcf5ef2aSThomas Huth         case ASI_FL16_S:
1958fcf5ef2aSThomas Huth         case ASI_FL16_SL:
1959fcf5ef2aSThomas Huth             if (mem_idx == MMU_USER_IDX) {
1960fcf5ef2aSThomas Huth                 mem_idx = MMU_USER_SECONDARY_IDX;
1961fcf5ef2aSThomas Huth             } else if (mem_idx == MMU_KERNEL_IDX) {
1962fcf5ef2aSThomas Huth                 mem_idx = MMU_KERNEL_SECONDARY_IDX;
1963fcf5ef2aSThomas Huth             }
1964fcf5ef2aSThomas Huth             break;
1965fcf5ef2aSThomas Huth         case ASI_P:  /* Primary */
1966fcf5ef2aSThomas Huth         case ASI_PL: /* Primary LE */
1967fcf5ef2aSThomas Huth         case ASI_TWINX_P:
1968fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
1969fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
1970fcf5ef2aSThomas Huth         case ASI_BLK_P:
1971fcf5ef2aSThomas Huth         case ASI_BLK_PL:
1972fcf5ef2aSThomas Huth         case ASI_FL8_P:
1973fcf5ef2aSThomas Huth         case ASI_FL8_PL:
1974fcf5ef2aSThomas Huth         case ASI_FL16_P:
1975fcf5ef2aSThomas Huth         case ASI_FL16_PL:
1976fcf5ef2aSThomas Huth             break;
1977fcf5ef2aSThomas Huth         }
1978fcf5ef2aSThomas Huth         switch (asi) {
1979fcf5ef2aSThomas Huth         case ASI_REAL:
1980fcf5ef2aSThomas Huth         case ASI_REAL_IO:
1981fcf5ef2aSThomas Huth         case ASI_REAL_L:
1982fcf5ef2aSThomas Huth         case ASI_REAL_IO_L:
1983fcf5ef2aSThomas Huth         case ASI_N:
1984fcf5ef2aSThomas Huth         case ASI_NL:
1985fcf5ef2aSThomas Huth         case ASI_AIUP:
1986fcf5ef2aSThomas Huth         case ASI_AIUPL:
1987fcf5ef2aSThomas Huth         case ASI_AIUS:
1988fcf5ef2aSThomas Huth         case ASI_AIUSL:
1989fcf5ef2aSThomas Huth         case ASI_S:
1990fcf5ef2aSThomas Huth         case ASI_SL:
1991fcf5ef2aSThomas Huth         case ASI_P:
1992fcf5ef2aSThomas Huth         case ASI_PL:
1993fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1994fcf5ef2aSThomas Huth             break;
1995fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:
1996fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L:
1997fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1998fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1999fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
2000fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
2001fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
2002fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
2003fcf5ef2aSThomas Huth         case ASI_TWINX_P:
2004fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
2005fcf5ef2aSThomas Huth         case ASI_TWINX_S:
2006fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
2007fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
2008fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
2009fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
2010fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
2011fcf5ef2aSThomas Huth             type = GET_ASI_DTWINX;
2012fcf5ef2aSThomas Huth             break;
2013fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
2014fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
2015fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
2016fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
2017fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
2018fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
2019fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
2020fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
2021fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
2022fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
2023fcf5ef2aSThomas Huth         case ASI_BLK_S:
2024fcf5ef2aSThomas Huth         case ASI_BLK_SL:
2025fcf5ef2aSThomas Huth         case ASI_BLK_P:
2026fcf5ef2aSThomas Huth         case ASI_BLK_PL:
2027fcf5ef2aSThomas Huth             type = GET_ASI_BLOCK;
2028fcf5ef2aSThomas Huth             break;
2029fcf5ef2aSThomas Huth         case ASI_FL8_S:
2030fcf5ef2aSThomas Huth         case ASI_FL8_SL:
2031fcf5ef2aSThomas Huth         case ASI_FL8_P:
2032fcf5ef2aSThomas Huth         case ASI_FL8_PL:
2033fcf5ef2aSThomas Huth             memop = MO_UB;
2034fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2035fcf5ef2aSThomas Huth             break;
2036fcf5ef2aSThomas Huth         case ASI_FL16_S:
2037fcf5ef2aSThomas Huth         case ASI_FL16_SL:
2038fcf5ef2aSThomas Huth         case ASI_FL16_P:
2039fcf5ef2aSThomas Huth         case ASI_FL16_PL:
2040fcf5ef2aSThomas Huth             memop = MO_TEUW;
2041fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2042fcf5ef2aSThomas Huth             break;
2043fcf5ef2aSThomas Huth         }
2044fcf5ef2aSThomas Huth         /* The little-endian asis all have bit 3 set.  */
2045fcf5ef2aSThomas Huth         if (asi & 8) {
2046fcf5ef2aSThomas Huth             memop ^= MO_BSWAP;
2047fcf5ef2aSThomas Huth         }
2048fcf5ef2aSThomas Huth     }
2049fcf5ef2aSThomas Huth #endif
2050fcf5ef2aSThomas Huth 
2051fcf5ef2aSThomas Huth     return (DisasASI){ type, asi, mem_idx, memop };
2052fcf5ef2aSThomas Huth }
2053fcf5ef2aSThomas Huth 
2054fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr,
205514776ab5STony Nguyen                        int insn, MemOp memop)
2056fcf5ef2aSThomas Huth {
2057fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, memop);
2058fcf5ef2aSThomas Huth 
2059fcf5ef2aSThomas Huth     switch (da.type) {
2060fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2061fcf5ef2aSThomas Huth         break;
2062fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for ldda.  */
2063fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2064fcf5ef2aSThomas Huth         break;
2065fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2066fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2067316b6783SRichard Henderson         tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN);
2068fcf5ef2aSThomas Huth         break;
2069fcf5ef2aSThomas Huth     default:
2070fcf5ef2aSThomas Huth         {
207100ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2072316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2073fcf5ef2aSThomas Huth 
2074fcf5ef2aSThomas Huth             save_state(dc);
2075fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2076ad75a51eSRichard Henderson             gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop);
2077fcf5ef2aSThomas Huth #else
2078fcf5ef2aSThomas Huth             {
2079fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2080ad75a51eSRichard Henderson                 gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
2081fcf5ef2aSThomas Huth                 tcg_gen_trunc_i64_tl(dst, t64);
2082fcf5ef2aSThomas Huth             }
2083fcf5ef2aSThomas Huth #endif
2084fcf5ef2aSThomas Huth         }
2085fcf5ef2aSThomas Huth         break;
2086fcf5ef2aSThomas Huth     }
2087fcf5ef2aSThomas Huth }
2088fcf5ef2aSThomas Huth 
2089fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr,
209014776ab5STony Nguyen                        int insn, MemOp memop)
2091fcf5ef2aSThomas Huth {
2092fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, memop);
2093fcf5ef2aSThomas Huth 
2094fcf5ef2aSThomas Huth     switch (da.type) {
2095fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2096fcf5ef2aSThomas Huth         break;
2097fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for stda.  */
20983390537bSArtyom Tarasenko #ifndef TARGET_SPARC64
2099fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2100fcf5ef2aSThomas Huth         break;
21013390537bSArtyom Tarasenko #else
21023390537bSArtyom Tarasenko         if (!(dc->def->features & CPU_FEATURE_HYPV)) {
21033390537bSArtyom Tarasenko             /* Pre OpenSPARC CPUs don't have these */
21043390537bSArtyom Tarasenko             gen_exception(dc, TT_ILL_INSN);
21053390537bSArtyom Tarasenko             return;
21063390537bSArtyom Tarasenko         }
21073390537bSArtyom Tarasenko         /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions
21083390537bSArtyom Tarasenko          * are ST_BLKINIT_ ASIs */
21093390537bSArtyom Tarasenko #endif
2110fc0cd867SChen Qun         /* fall through */
2111fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2112fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2113316b6783SRichard Henderson         tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN);
2114fcf5ef2aSThomas Huth         break;
2115fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
2116fcf5ef2aSThomas Huth     case GET_ASI_BCOPY:
2117fcf5ef2aSThomas Huth         /* Copy 32 bytes from the address in SRC to ADDR.  */
2118fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 4-byte alignment, dropping
2119fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2120fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2121fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2122fcf5ef2aSThomas Huth         {
2123fcf5ef2aSThomas Huth             TCGv saddr = tcg_temp_new();
2124fcf5ef2aSThomas Huth             TCGv daddr = tcg_temp_new();
212500ab7e61SRichard Henderson             TCGv four = tcg_constant_tl(4);
2126fcf5ef2aSThomas Huth             TCGv_i32 tmp = tcg_temp_new_i32();
2127fcf5ef2aSThomas Huth             int i;
2128fcf5ef2aSThomas Huth 
2129fcf5ef2aSThomas Huth             tcg_gen_andi_tl(saddr, src, -4);
2130fcf5ef2aSThomas Huth             tcg_gen_andi_tl(daddr, addr, -4);
2131fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 4) {
2132fcf5ef2aSThomas Huth                 /* Since the loads and stores are paired, allow the
2133fcf5ef2aSThomas Huth                    copy to happen in the host endianness.  */
2134fcf5ef2aSThomas Huth                 tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL);
2135fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL);
2136fcf5ef2aSThomas Huth                 tcg_gen_add_tl(saddr, saddr, four);
2137fcf5ef2aSThomas Huth                 tcg_gen_add_tl(daddr, daddr, four);
2138fcf5ef2aSThomas Huth             }
2139fcf5ef2aSThomas Huth         }
2140fcf5ef2aSThomas Huth         break;
2141fcf5ef2aSThomas Huth #endif
2142fcf5ef2aSThomas Huth     default:
2143fcf5ef2aSThomas Huth         {
214400ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2145316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2146fcf5ef2aSThomas Huth 
2147fcf5ef2aSThomas Huth             save_state(dc);
2148fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2149ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop);
2150fcf5ef2aSThomas Huth #else
2151fcf5ef2aSThomas Huth             {
2152fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2153fcf5ef2aSThomas Huth                 tcg_gen_extu_tl_i64(t64, src);
2154ad75a51eSRichard Henderson                 gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2155fcf5ef2aSThomas Huth             }
2156fcf5ef2aSThomas Huth #endif
2157fcf5ef2aSThomas Huth 
2158fcf5ef2aSThomas Huth             /* A write to a TLB register may alter page maps.  End the TB. */
2159fcf5ef2aSThomas Huth             dc->npc = DYNAMIC_PC;
2160fcf5ef2aSThomas Huth         }
2161fcf5ef2aSThomas Huth         break;
2162fcf5ef2aSThomas Huth     }
2163fcf5ef2aSThomas Huth }
2164fcf5ef2aSThomas Huth 
2165fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src,
2166fcf5ef2aSThomas Huth                          TCGv addr, int insn)
2167fcf5ef2aSThomas Huth {
2168fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_TEUL);
2169fcf5ef2aSThomas Huth 
2170fcf5ef2aSThomas Huth     switch (da.type) {
2171fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2172fcf5ef2aSThomas Huth         break;
2173fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2174fcf5ef2aSThomas Huth         gen_swap(dc, dst, src, addr, da.mem_idx, da.memop);
2175fcf5ef2aSThomas Huth         break;
2176fcf5ef2aSThomas Huth     default:
2177fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2178fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2179fcf5ef2aSThomas Huth         break;
2180fcf5ef2aSThomas Huth     }
2181fcf5ef2aSThomas Huth }
2182fcf5ef2aSThomas Huth 
2183fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv,
2184fcf5ef2aSThomas Huth                         int insn, int rd)
2185fcf5ef2aSThomas Huth {
2186fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_TEUL);
2187fcf5ef2aSThomas Huth     TCGv oldv;
2188fcf5ef2aSThomas Huth 
2189fcf5ef2aSThomas Huth     switch (da.type) {
2190fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2191fcf5ef2aSThomas Huth         return;
2192fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2193fcf5ef2aSThomas Huth         oldv = tcg_temp_new();
2194fcf5ef2aSThomas Huth         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd),
2195316b6783SRichard Henderson                                   da.mem_idx, da.memop | MO_ALIGN);
2196fcf5ef2aSThomas Huth         gen_store_gpr(dc, rd, oldv);
2197fcf5ef2aSThomas Huth         break;
2198fcf5ef2aSThomas Huth     default:
2199fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2200fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2201fcf5ef2aSThomas Huth         break;
2202fcf5ef2aSThomas Huth     }
2203fcf5ef2aSThomas Huth }
2204fcf5ef2aSThomas Huth 
2205fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn)
2206fcf5ef2aSThomas Huth {
2207fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_UB);
2208fcf5ef2aSThomas Huth 
2209fcf5ef2aSThomas Huth     switch (da.type) {
2210fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2211fcf5ef2aSThomas Huth         break;
2212fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2213fcf5ef2aSThomas Huth         gen_ldstub(dc, dst, addr, da.mem_idx);
2214fcf5ef2aSThomas Huth         break;
2215fcf5ef2aSThomas Huth     default:
22163db010c3SRichard Henderson         /* ??? In theory, this should be raise DAE_invalid_asi.
22173db010c3SRichard Henderson            But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1.  */
2218af00be49SEmilio G. Cota         if (tb_cflags(dc->base.tb) & CF_PARALLEL) {
2219ad75a51eSRichard Henderson             gen_helper_exit_atomic(tcg_env);
22203db010c3SRichard Henderson         } else {
222100ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
222200ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UB);
22233db010c3SRichard Henderson             TCGv_i64 s64, t64;
22243db010c3SRichard Henderson 
22253db010c3SRichard Henderson             save_state(dc);
22263db010c3SRichard Henderson             t64 = tcg_temp_new_i64();
2227ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
22283db010c3SRichard Henderson 
222900ab7e61SRichard Henderson             s64 = tcg_constant_i64(0xff);
2230ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop);
22313db010c3SRichard Henderson 
22323db010c3SRichard Henderson             tcg_gen_trunc_i64_tl(dst, t64);
22333db010c3SRichard Henderson 
22343db010c3SRichard Henderson             /* End the TB.  */
22353db010c3SRichard Henderson             dc->npc = DYNAMIC_PC;
22363db010c3SRichard Henderson         }
2237fcf5ef2aSThomas Huth         break;
2238fcf5ef2aSThomas Huth     }
2239fcf5ef2aSThomas Huth }
2240fcf5ef2aSThomas Huth #endif
2241fcf5ef2aSThomas Huth 
2242fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2243fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr,
2244fcf5ef2aSThomas Huth                         int insn, int size, int rd)
2245fcf5ef2aSThomas Huth {
2246fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ));
2247fcf5ef2aSThomas Huth     TCGv_i32 d32;
2248fcf5ef2aSThomas Huth     TCGv_i64 d64;
2249fcf5ef2aSThomas Huth 
2250fcf5ef2aSThomas Huth     switch (da.type) {
2251fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2252fcf5ef2aSThomas Huth         break;
2253fcf5ef2aSThomas Huth 
2254fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2255fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2256fcf5ef2aSThomas Huth         switch (size) {
2257fcf5ef2aSThomas Huth         case 4:
2258fcf5ef2aSThomas Huth             d32 = gen_dest_fpr_F(dc);
2259316b6783SRichard Henderson             tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN);
2260fcf5ef2aSThomas Huth             gen_store_fpr_F(dc, rd, d32);
2261fcf5ef2aSThomas Huth             break;
2262fcf5ef2aSThomas Huth         case 8:
2263fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2264fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2265fcf5ef2aSThomas Huth             break;
2266fcf5ef2aSThomas Huth         case 16:
2267fcf5ef2aSThomas Huth             d64 = tcg_temp_new_i64();
2268fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4);
2269fcf5ef2aSThomas Huth             tcg_gen_addi_tl(addr, addr, 8);
2270fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx,
2271fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2272fcf5ef2aSThomas Huth             tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2273fcf5ef2aSThomas Huth             break;
2274fcf5ef2aSThomas Huth         default:
2275fcf5ef2aSThomas Huth             g_assert_not_reached();
2276fcf5ef2aSThomas Huth         }
2277fcf5ef2aSThomas Huth         break;
2278fcf5ef2aSThomas Huth 
2279fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2280fcf5ef2aSThomas Huth         /* Valid for lddfa on aligned registers only.  */
2281fcf5ef2aSThomas Huth         if (size == 8 && (rd & 7) == 0) {
228214776ab5STony Nguyen             MemOp memop;
2283fcf5ef2aSThomas Huth             TCGv eight;
2284fcf5ef2aSThomas Huth             int i;
2285fcf5ef2aSThomas Huth 
2286fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2287fcf5ef2aSThomas Huth 
2288fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2289fcf5ef2aSThomas Huth             memop = da.memop | MO_ALIGN_64;
229000ab7e61SRichard Henderson             eight = tcg_constant_tl(8);
2291fcf5ef2aSThomas Huth             for (i = 0; ; ++i) {
2292fcf5ef2aSThomas Huth                 tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr,
2293fcf5ef2aSThomas Huth                                     da.mem_idx, memop);
2294fcf5ef2aSThomas Huth                 if (i == 7) {
2295fcf5ef2aSThomas Huth                     break;
2296fcf5ef2aSThomas Huth                 }
2297fcf5ef2aSThomas Huth                 tcg_gen_add_tl(addr, addr, eight);
2298fcf5ef2aSThomas Huth                 memop = da.memop;
2299fcf5ef2aSThomas Huth             }
2300fcf5ef2aSThomas Huth         } else {
2301fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2302fcf5ef2aSThomas Huth         }
2303fcf5ef2aSThomas Huth         break;
2304fcf5ef2aSThomas Huth 
2305fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2306fcf5ef2aSThomas Huth         /* Valid for lddfa only.  */
2307fcf5ef2aSThomas Huth         if (size == 8) {
2308fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2309316b6783SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2310316b6783SRichard Henderson                                 da.memop | MO_ALIGN);
2311fcf5ef2aSThomas Huth         } else {
2312fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2313fcf5ef2aSThomas Huth         }
2314fcf5ef2aSThomas Huth         break;
2315fcf5ef2aSThomas Huth 
2316fcf5ef2aSThomas Huth     default:
2317fcf5ef2aSThomas Huth         {
231800ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2319316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN);
2320fcf5ef2aSThomas Huth 
2321fcf5ef2aSThomas Huth             save_state(dc);
2322fcf5ef2aSThomas Huth             /* According to the table in the UA2011 manual, the only
2323fcf5ef2aSThomas Huth                other asis that are valid for ldfa/lddfa/ldqfa are
2324fcf5ef2aSThomas Huth                the NO_FAULT asis.  We still need a helper for these,
2325fcf5ef2aSThomas Huth                but we can just use the integer asi helper for them.  */
2326fcf5ef2aSThomas Huth             switch (size) {
2327fcf5ef2aSThomas Huth             case 4:
2328fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2329ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2330fcf5ef2aSThomas Huth                 d32 = gen_dest_fpr_F(dc);
2331fcf5ef2aSThomas Huth                 tcg_gen_extrl_i64_i32(d32, d64);
2332fcf5ef2aSThomas Huth                 gen_store_fpr_F(dc, rd, d32);
2333fcf5ef2aSThomas Huth                 break;
2334fcf5ef2aSThomas Huth             case 8:
2335ad75a51eSRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop);
2336fcf5ef2aSThomas Huth                 break;
2337fcf5ef2aSThomas Huth             case 16:
2338fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2339ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2340fcf5ef2aSThomas Huth                 tcg_gen_addi_tl(addr, addr, 8);
2341ad75a51eSRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop);
2342fcf5ef2aSThomas Huth                 tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2343fcf5ef2aSThomas Huth                 break;
2344fcf5ef2aSThomas Huth             default:
2345fcf5ef2aSThomas Huth                 g_assert_not_reached();
2346fcf5ef2aSThomas Huth             }
2347fcf5ef2aSThomas Huth         }
2348fcf5ef2aSThomas Huth         break;
2349fcf5ef2aSThomas Huth     }
2350fcf5ef2aSThomas Huth }
2351fcf5ef2aSThomas Huth 
2352fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr,
2353fcf5ef2aSThomas Huth                         int insn, int size, int rd)
2354fcf5ef2aSThomas Huth {
2355fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ));
2356fcf5ef2aSThomas Huth     TCGv_i32 d32;
2357fcf5ef2aSThomas Huth 
2358fcf5ef2aSThomas Huth     switch (da.type) {
2359fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2360fcf5ef2aSThomas Huth         break;
2361fcf5ef2aSThomas Huth 
2362fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2363fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2364fcf5ef2aSThomas Huth         switch (size) {
2365fcf5ef2aSThomas Huth         case 4:
2366fcf5ef2aSThomas Huth             d32 = gen_load_fpr_F(dc, rd);
2367316b6783SRichard Henderson             tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN);
2368fcf5ef2aSThomas Huth             break;
2369fcf5ef2aSThomas Huth         case 8:
2370fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2371fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2372fcf5ef2aSThomas Huth             break;
2373fcf5ef2aSThomas Huth         case 16:
2374fcf5ef2aSThomas Huth             /* Only 4-byte alignment required.  However, it is legal for the
2375fcf5ef2aSThomas Huth                cpu to signal the alignment fault, and the OS trap handler is
2376fcf5ef2aSThomas Huth                required to fix it up.  Requiring 16-byte alignment here avoids
2377fcf5ef2aSThomas Huth                having to probe the second page before performing the first
2378fcf5ef2aSThomas Huth                write.  */
2379fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2380fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_16);
2381fcf5ef2aSThomas Huth             tcg_gen_addi_tl(addr, addr, 8);
2382fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop);
2383fcf5ef2aSThomas Huth             break;
2384fcf5ef2aSThomas Huth         default:
2385fcf5ef2aSThomas Huth             g_assert_not_reached();
2386fcf5ef2aSThomas Huth         }
2387fcf5ef2aSThomas Huth         break;
2388fcf5ef2aSThomas Huth 
2389fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2390fcf5ef2aSThomas Huth         /* Valid for stdfa on aligned registers only.  */
2391fcf5ef2aSThomas Huth         if (size == 8 && (rd & 7) == 0) {
239214776ab5STony Nguyen             MemOp memop;
2393fcf5ef2aSThomas Huth             TCGv eight;
2394fcf5ef2aSThomas Huth             int i;
2395fcf5ef2aSThomas Huth 
2396fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2397fcf5ef2aSThomas Huth 
2398fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2399fcf5ef2aSThomas Huth             memop = da.memop | MO_ALIGN_64;
240000ab7e61SRichard Henderson             eight = tcg_constant_tl(8);
2401fcf5ef2aSThomas Huth             for (i = 0; ; ++i) {
2402fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr,
2403fcf5ef2aSThomas Huth                                     da.mem_idx, memop);
2404fcf5ef2aSThomas Huth                 if (i == 7) {
2405fcf5ef2aSThomas Huth                     break;
2406fcf5ef2aSThomas Huth                 }
2407fcf5ef2aSThomas Huth                 tcg_gen_add_tl(addr, addr, eight);
2408fcf5ef2aSThomas Huth                 memop = da.memop;
2409fcf5ef2aSThomas Huth             }
2410fcf5ef2aSThomas Huth         } else {
2411fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2412fcf5ef2aSThomas Huth         }
2413fcf5ef2aSThomas Huth         break;
2414fcf5ef2aSThomas Huth 
2415fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2416fcf5ef2aSThomas Huth         /* Valid for stdfa only.  */
2417fcf5ef2aSThomas Huth         if (size == 8) {
2418fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2419316b6783SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2420316b6783SRichard Henderson                                 da.memop | MO_ALIGN);
2421fcf5ef2aSThomas Huth         } else {
2422fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2423fcf5ef2aSThomas Huth         }
2424fcf5ef2aSThomas Huth         break;
2425fcf5ef2aSThomas Huth 
2426fcf5ef2aSThomas Huth     default:
2427fcf5ef2aSThomas Huth         /* According to the table in the UA2011 manual, the only
2428fcf5ef2aSThomas Huth            other asis that are valid for ldfa/lddfa/ldqfa are
2429fcf5ef2aSThomas Huth            the PST* asis, which aren't currently handled.  */
2430fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2431fcf5ef2aSThomas Huth         break;
2432fcf5ef2aSThomas Huth     }
2433fcf5ef2aSThomas Huth }
2434fcf5ef2aSThomas Huth 
2435fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd)
2436fcf5ef2aSThomas Huth {
2437fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2438fcf5ef2aSThomas Huth     TCGv_i64 hi = gen_dest_gpr(dc, rd);
2439fcf5ef2aSThomas Huth     TCGv_i64 lo = gen_dest_gpr(dc, rd + 1);
2440fcf5ef2aSThomas Huth 
2441fcf5ef2aSThomas Huth     switch (da.type) {
2442fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2443fcf5ef2aSThomas Huth         return;
2444fcf5ef2aSThomas Huth 
2445fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2446fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2447fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16);
2448fcf5ef2aSThomas Huth         tcg_gen_addi_tl(addr, addr, 8);
2449fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop);
2450fcf5ef2aSThomas Huth         break;
2451fcf5ef2aSThomas Huth 
2452fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2453fcf5ef2aSThomas Huth         {
2454fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2455fcf5ef2aSThomas Huth 
2456fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2457316b6783SRichard Henderson             tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN);
2458fcf5ef2aSThomas Huth 
2459fcf5ef2aSThomas Huth             /* Note that LE ldda acts as if each 32-bit register
2460fcf5ef2aSThomas Huth                result is byte swapped.  Having just performed one
2461fcf5ef2aSThomas Huth                64-bit bswap, we need now to swap the writebacks.  */
2462fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2463fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(lo, hi, tmp);
2464fcf5ef2aSThomas Huth             } else {
2465fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(hi, lo, tmp);
2466fcf5ef2aSThomas Huth             }
2467fcf5ef2aSThomas Huth         }
2468fcf5ef2aSThomas Huth         break;
2469fcf5ef2aSThomas Huth 
2470fcf5ef2aSThomas Huth     default:
2471fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2472fcf5ef2aSThomas Huth            for ldda, and this should raise DAE_invalid_asi.  However,
2473fcf5ef2aSThomas Huth            real hardware allows others.  This can be seen with e.g.
2474fcf5ef2aSThomas Huth            FreeBSD 10.3 wrt ASI_IC_TAG.  */
2475fcf5ef2aSThomas Huth         {
247600ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
247700ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop);
2478fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2479fcf5ef2aSThomas Huth 
2480fcf5ef2aSThomas Huth             save_state(dc);
2481ad75a51eSRichard Henderson             gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop);
2482fcf5ef2aSThomas Huth 
2483fcf5ef2aSThomas Huth             /* See above.  */
2484fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2485fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(lo, hi, tmp);
2486fcf5ef2aSThomas Huth             } else {
2487fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(hi, lo, tmp);
2488fcf5ef2aSThomas Huth             }
2489fcf5ef2aSThomas Huth         }
2490fcf5ef2aSThomas Huth         break;
2491fcf5ef2aSThomas Huth     }
2492fcf5ef2aSThomas Huth 
2493fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2494fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd + 1, lo);
2495fcf5ef2aSThomas Huth }
2496fcf5ef2aSThomas Huth 
2497fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr,
2498fcf5ef2aSThomas Huth                          int insn, int rd)
2499fcf5ef2aSThomas Huth {
2500fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2501fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2502fcf5ef2aSThomas Huth 
2503fcf5ef2aSThomas Huth     switch (da.type) {
2504fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2505fcf5ef2aSThomas Huth         break;
2506fcf5ef2aSThomas Huth 
2507fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2508fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2509fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16);
2510fcf5ef2aSThomas Huth         tcg_gen_addi_tl(addr, addr, 8);
2511fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop);
2512fcf5ef2aSThomas Huth         break;
2513fcf5ef2aSThomas Huth 
2514fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2515fcf5ef2aSThomas Huth         {
2516fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2517fcf5ef2aSThomas Huth 
2518fcf5ef2aSThomas Huth             /* Note that LE stda acts as if each 32-bit register result is
2519fcf5ef2aSThomas Huth                byte swapped.  We will perform one 64-bit LE store, so now
2520fcf5ef2aSThomas Huth                we must swap the order of the construction.  */
2521fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2522fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, lo, hi);
2523fcf5ef2aSThomas Huth             } else {
2524fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, hi, lo);
2525fcf5ef2aSThomas Huth             }
2526fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2527316b6783SRichard Henderson             tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2528fcf5ef2aSThomas Huth         }
2529fcf5ef2aSThomas Huth         break;
2530fcf5ef2aSThomas Huth 
2531fcf5ef2aSThomas Huth     default:
2532fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2533fcf5ef2aSThomas Huth            for stda, and this should raise DAE_invalid_asi.  */
2534fcf5ef2aSThomas Huth         {
253500ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
253600ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop);
2537fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2538fcf5ef2aSThomas Huth 
2539fcf5ef2aSThomas Huth             /* See above.  */
2540fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2541fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, lo, hi);
2542fcf5ef2aSThomas Huth             } else {
2543fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, hi, lo);
2544fcf5ef2aSThomas Huth             }
2545fcf5ef2aSThomas Huth 
2546fcf5ef2aSThomas Huth             save_state(dc);
2547ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2548fcf5ef2aSThomas Huth         }
2549fcf5ef2aSThomas Huth         break;
2550fcf5ef2aSThomas Huth     }
2551fcf5ef2aSThomas Huth }
2552fcf5ef2aSThomas Huth 
2553fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv,
2554fcf5ef2aSThomas Huth                          int insn, int rd)
2555fcf5ef2aSThomas Huth {
2556fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2557fcf5ef2aSThomas Huth     TCGv oldv;
2558fcf5ef2aSThomas Huth 
2559fcf5ef2aSThomas Huth     switch (da.type) {
2560fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2561fcf5ef2aSThomas Huth         return;
2562fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2563fcf5ef2aSThomas Huth         oldv = tcg_temp_new();
2564fcf5ef2aSThomas Huth         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd),
2565316b6783SRichard Henderson                                   da.mem_idx, da.memop | MO_ALIGN);
2566fcf5ef2aSThomas Huth         gen_store_gpr(dc, rd, oldv);
2567fcf5ef2aSThomas Huth         break;
2568fcf5ef2aSThomas Huth     default:
2569fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2570fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2571fcf5ef2aSThomas Huth         break;
2572fcf5ef2aSThomas Huth     }
2573fcf5ef2aSThomas Huth }
2574fcf5ef2aSThomas Huth 
2575fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY)
2576fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd)
2577fcf5ef2aSThomas Huth {
2578fcf5ef2aSThomas Huth     /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12,
2579fcf5ef2aSThomas Huth        whereby "rd + 1" elicits "error: array subscript is above array".
2580fcf5ef2aSThomas Huth        Since we have already asserted that rd is even, the semantics
2581fcf5ef2aSThomas Huth        are unchanged.  */
2582fcf5ef2aSThomas Huth     TCGv lo = gen_dest_gpr(dc, rd | 1);
2583fcf5ef2aSThomas Huth     TCGv hi = gen_dest_gpr(dc, rd);
2584fcf5ef2aSThomas Huth     TCGv_i64 t64 = tcg_temp_new_i64();
2585fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2586fcf5ef2aSThomas Huth 
2587fcf5ef2aSThomas Huth     switch (da.type) {
2588fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2589fcf5ef2aSThomas Huth         return;
2590fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2591fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2592316b6783SRichard Henderson         tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2593fcf5ef2aSThomas Huth         break;
2594fcf5ef2aSThomas Huth     default:
2595fcf5ef2aSThomas Huth         {
259600ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
259700ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UQ);
2598fcf5ef2aSThomas Huth 
2599fcf5ef2aSThomas Huth             save_state(dc);
2600ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
2601fcf5ef2aSThomas Huth         }
2602fcf5ef2aSThomas Huth         break;
2603fcf5ef2aSThomas Huth     }
2604fcf5ef2aSThomas Huth 
2605fcf5ef2aSThomas Huth     tcg_gen_extr_i64_i32(lo, hi, t64);
2606fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd | 1, lo);
2607fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2608fcf5ef2aSThomas Huth }
2609fcf5ef2aSThomas Huth 
2610fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr,
2611fcf5ef2aSThomas Huth                          int insn, int rd)
2612fcf5ef2aSThomas Huth {
2613fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2614fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2615fcf5ef2aSThomas Huth     TCGv_i64 t64 = tcg_temp_new_i64();
2616fcf5ef2aSThomas Huth 
2617fcf5ef2aSThomas Huth     tcg_gen_concat_tl_i64(t64, lo, hi);
2618fcf5ef2aSThomas Huth 
2619fcf5ef2aSThomas Huth     switch (da.type) {
2620fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2621fcf5ef2aSThomas Huth         break;
2622fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2623fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2624316b6783SRichard Henderson         tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2625fcf5ef2aSThomas Huth         break;
2626fcf5ef2aSThomas Huth     case GET_ASI_BFILL:
2627fcf5ef2aSThomas Huth         /* Store 32 bytes of T64 to ADDR.  */
2628fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 8-byte alignment, dropping
2629fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2630fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2631fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2632fcf5ef2aSThomas Huth         {
2633fcf5ef2aSThomas Huth             TCGv d_addr = tcg_temp_new();
263400ab7e61SRichard Henderson             TCGv eight = tcg_constant_tl(8);
2635fcf5ef2aSThomas Huth             int i;
2636fcf5ef2aSThomas Huth 
2637fcf5ef2aSThomas Huth             tcg_gen_andi_tl(d_addr, addr, -8);
2638fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 8) {
2639fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop);
2640fcf5ef2aSThomas Huth                 tcg_gen_add_tl(d_addr, d_addr, eight);
2641fcf5ef2aSThomas Huth             }
2642fcf5ef2aSThomas Huth         }
2643fcf5ef2aSThomas Huth         break;
2644fcf5ef2aSThomas Huth     default:
2645fcf5ef2aSThomas Huth         {
264600ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
264700ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UQ);
2648fcf5ef2aSThomas Huth 
2649fcf5ef2aSThomas Huth             save_state(dc);
2650ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2651fcf5ef2aSThomas Huth         }
2652fcf5ef2aSThomas Huth         break;
2653fcf5ef2aSThomas Huth     }
2654fcf5ef2aSThomas Huth }
2655fcf5ef2aSThomas Huth #endif
2656fcf5ef2aSThomas Huth 
2657fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn)
2658fcf5ef2aSThomas Huth {
2659fcf5ef2aSThomas Huth     unsigned int rs1 = GET_FIELD(insn, 13, 17);
2660fcf5ef2aSThomas Huth     return gen_load_gpr(dc, rs1);
2661fcf5ef2aSThomas Huth }
2662fcf5ef2aSThomas Huth 
2663fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn)
2664fcf5ef2aSThomas Huth {
2665fcf5ef2aSThomas Huth     if (IS_IMM) { /* immediate */
2666fcf5ef2aSThomas Huth         target_long simm = GET_FIELDs(insn, 19, 31);
266752123f14SRichard Henderson         TCGv t = tcg_temp_new();
2668fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, simm);
2669fcf5ef2aSThomas Huth         return t;
2670fcf5ef2aSThomas Huth     } else {      /* register */
2671fcf5ef2aSThomas Huth         unsigned int rs2 = GET_FIELD(insn, 27, 31);
2672fcf5ef2aSThomas Huth         return gen_load_gpr(dc, rs2);
2673fcf5ef2aSThomas Huth     }
2674fcf5ef2aSThomas Huth }
2675fcf5ef2aSThomas Huth 
2676fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2677fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2678fcf5ef2aSThomas Huth {
2679fcf5ef2aSThomas Huth     TCGv_i32 c32, zero, dst, s1, s2;
2680fcf5ef2aSThomas Huth 
2681fcf5ef2aSThomas Huth     /* We have two choices here: extend the 32 bit data and use movcond_i64,
2682fcf5ef2aSThomas Huth        or fold the comparison down to 32 bits and use movcond_i32.  Choose
2683fcf5ef2aSThomas Huth        the later.  */
2684fcf5ef2aSThomas Huth     c32 = tcg_temp_new_i32();
2685fcf5ef2aSThomas Huth     if (cmp->is_bool) {
2686fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, cmp->c1);
2687fcf5ef2aSThomas Huth     } else {
2688fcf5ef2aSThomas Huth         TCGv_i64 c64 = tcg_temp_new_i64();
2689fcf5ef2aSThomas Huth         tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2);
2690fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, c64);
2691fcf5ef2aSThomas Huth     }
2692fcf5ef2aSThomas Huth 
2693fcf5ef2aSThomas Huth     s1 = gen_load_fpr_F(dc, rs);
2694fcf5ef2aSThomas Huth     s2 = gen_load_fpr_F(dc, rd);
2695fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
269600ab7e61SRichard Henderson     zero = tcg_constant_i32(0);
2697fcf5ef2aSThomas Huth 
2698fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2);
2699fcf5ef2aSThomas Huth 
2700fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
2701fcf5ef2aSThomas Huth }
2702fcf5ef2aSThomas Huth 
2703fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2704fcf5ef2aSThomas Huth {
2705fcf5ef2aSThomas Huth     TCGv_i64 dst = gen_dest_fpr_D(dc, rd);
2706fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2,
2707fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rs),
2708fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rd));
2709fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
2710fcf5ef2aSThomas Huth }
2711fcf5ef2aSThomas Huth 
2712fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2713fcf5ef2aSThomas Huth {
2714fcf5ef2aSThomas Huth     int qd = QFPREG(rd);
2715fcf5ef2aSThomas Huth     int qs = QFPREG(rs);
2716fcf5ef2aSThomas Huth 
2717fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2,
2718fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2], cpu_fpr[qd / 2]);
2719fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2,
2720fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]);
2721fcf5ef2aSThomas Huth 
2722fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, qd);
2723fcf5ef2aSThomas Huth }
2724fcf5ef2aSThomas Huth 
27255d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr)
2726fcf5ef2aSThomas Huth {
2727fcf5ef2aSThomas Huth     TCGv_i32 r_tl = tcg_temp_new_i32();
2728fcf5ef2aSThomas Huth 
2729fcf5ef2aSThomas Huth     /* load env->tl into r_tl */
2730ad75a51eSRichard Henderson     tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl));
2731fcf5ef2aSThomas Huth 
2732fcf5ef2aSThomas Huth     /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */
2733fcf5ef2aSThomas Huth     tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK);
2734fcf5ef2aSThomas Huth 
2735fcf5ef2aSThomas Huth     /* calculate offset to current trap state from env->ts, reuse r_tl */
2736fcf5ef2aSThomas Huth     tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state));
2737ad75a51eSRichard Henderson     tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts));
2738fcf5ef2aSThomas Huth 
2739fcf5ef2aSThomas Huth     /* tsptr = env->ts[env->tl & MAXTL_MASK] */
2740fcf5ef2aSThomas Huth     {
2741fcf5ef2aSThomas Huth         TCGv_ptr r_tl_tmp = tcg_temp_new_ptr();
2742fcf5ef2aSThomas Huth         tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl);
2743fcf5ef2aSThomas Huth         tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp);
2744fcf5ef2aSThomas Huth     }
2745fcf5ef2aSThomas Huth }
2746fcf5ef2aSThomas Huth 
2747fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2,
2748fcf5ef2aSThomas Huth                      int width, bool cc, bool left)
2749fcf5ef2aSThomas Huth {
2750905a83deSRichard Henderson     TCGv lo1, lo2;
2751fcf5ef2aSThomas Huth     uint64_t amask, tabl, tabr;
2752fcf5ef2aSThomas Huth     int shift, imask, omask;
2753fcf5ef2aSThomas Huth 
2754fcf5ef2aSThomas Huth     if (cc) {
2755fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, s1);
2756fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, s2);
2757fcf5ef2aSThomas Huth         tcg_gen_sub_tl(cpu_cc_dst, s1, s2);
2758fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
2759fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_SUB;
2760fcf5ef2aSThomas Huth     }
2761fcf5ef2aSThomas Huth 
2762fcf5ef2aSThomas Huth     /* Theory of operation: there are two tables, left and right (not to
2763fcf5ef2aSThomas Huth        be confused with the left and right versions of the opcode).  These
2764fcf5ef2aSThomas Huth        are indexed by the low 3 bits of the inputs.  To make things "easy",
2765fcf5ef2aSThomas Huth        these tables are loaded into two constants, TABL and TABR below.
2766fcf5ef2aSThomas Huth        The operation index = (input & imask) << shift calculates the index
2767fcf5ef2aSThomas Huth        into the constant, while val = (table >> index) & omask calculates
2768fcf5ef2aSThomas Huth        the value we're looking for.  */
2769fcf5ef2aSThomas Huth     switch (width) {
2770fcf5ef2aSThomas Huth     case 8:
2771fcf5ef2aSThomas Huth         imask = 0x7;
2772fcf5ef2aSThomas Huth         shift = 3;
2773fcf5ef2aSThomas Huth         omask = 0xff;
2774fcf5ef2aSThomas Huth         if (left) {
2775fcf5ef2aSThomas Huth             tabl = 0x80c0e0f0f8fcfeffULL;
2776fcf5ef2aSThomas Huth             tabr = 0xff7f3f1f0f070301ULL;
2777fcf5ef2aSThomas Huth         } else {
2778fcf5ef2aSThomas Huth             tabl = 0x0103070f1f3f7fffULL;
2779fcf5ef2aSThomas Huth             tabr = 0xfffefcf8f0e0c080ULL;
2780fcf5ef2aSThomas Huth         }
2781fcf5ef2aSThomas Huth         break;
2782fcf5ef2aSThomas Huth     case 16:
2783fcf5ef2aSThomas Huth         imask = 0x6;
2784fcf5ef2aSThomas Huth         shift = 1;
2785fcf5ef2aSThomas Huth         omask = 0xf;
2786fcf5ef2aSThomas Huth         if (left) {
2787fcf5ef2aSThomas Huth             tabl = 0x8cef;
2788fcf5ef2aSThomas Huth             tabr = 0xf731;
2789fcf5ef2aSThomas Huth         } else {
2790fcf5ef2aSThomas Huth             tabl = 0x137f;
2791fcf5ef2aSThomas Huth             tabr = 0xfec8;
2792fcf5ef2aSThomas Huth         }
2793fcf5ef2aSThomas Huth         break;
2794fcf5ef2aSThomas Huth     case 32:
2795fcf5ef2aSThomas Huth         imask = 0x4;
2796fcf5ef2aSThomas Huth         shift = 0;
2797fcf5ef2aSThomas Huth         omask = 0x3;
2798fcf5ef2aSThomas Huth         if (left) {
2799fcf5ef2aSThomas Huth             tabl = (2 << 2) | 3;
2800fcf5ef2aSThomas Huth             tabr = (3 << 2) | 1;
2801fcf5ef2aSThomas Huth         } else {
2802fcf5ef2aSThomas Huth             tabl = (1 << 2) | 3;
2803fcf5ef2aSThomas Huth             tabr = (3 << 2) | 2;
2804fcf5ef2aSThomas Huth         }
2805fcf5ef2aSThomas Huth         break;
2806fcf5ef2aSThomas Huth     default:
2807fcf5ef2aSThomas Huth         abort();
2808fcf5ef2aSThomas Huth     }
2809fcf5ef2aSThomas Huth 
2810fcf5ef2aSThomas Huth     lo1 = tcg_temp_new();
2811fcf5ef2aSThomas Huth     lo2 = tcg_temp_new();
2812fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo1, s1, imask);
2813fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo2, s2, imask);
2814fcf5ef2aSThomas Huth     tcg_gen_shli_tl(lo1, lo1, shift);
2815fcf5ef2aSThomas Huth     tcg_gen_shli_tl(lo2, lo2, shift);
2816fcf5ef2aSThomas Huth 
2817905a83deSRichard Henderson     tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1);
2818905a83deSRichard Henderson     tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2);
2819e3ebbadeSRichard Henderson     tcg_gen_andi_tl(lo1, lo1, omask);
2820fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo2, lo2, omask);
2821fcf5ef2aSThomas Huth 
2822fcf5ef2aSThomas Huth     amask = -8;
2823fcf5ef2aSThomas Huth     if (AM_CHECK(dc)) {
2824fcf5ef2aSThomas Huth         amask &= 0xffffffffULL;
2825fcf5ef2aSThomas Huth     }
2826fcf5ef2aSThomas Huth     tcg_gen_andi_tl(s1, s1, amask);
2827fcf5ef2aSThomas Huth     tcg_gen_andi_tl(s2, s2, amask);
2828fcf5ef2aSThomas Huth 
2829e3ebbadeSRichard Henderson     /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */
2830e3ebbadeSRichard Henderson     tcg_gen_and_tl(lo2, lo2, lo1);
2831e3ebbadeSRichard Henderson     tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2);
2832fcf5ef2aSThomas Huth }
2833fcf5ef2aSThomas Huth 
2834fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left)
2835fcf5ef2aSThomas Huth {
2836fcf5ef2aSThomas Huth     TCGv tmp = tcg_temp_new();
2837fcf5ef2aSThomas Huth 
2838fcf5ef2aSThomas Huth     tcg_gen_add_tl(tmp, s1, s2);
2839fcf5ef2aSThomas Huth     tcg_gen_andi_tl(dst, tmp, -8);
2840fcf5ef2aSThomas Huth     if (left) {
2841fcf5ef2aSThomas Huth         tcg_gen_neg_tl(tmp, tmp);
2842fcf5ef2aSThomas Huth     }
2843fcf5ef2aSThomas Huth     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
2844fcf5ef2aSThomas Huth }
2845fcf5ef2aSThomas Huth 
2846fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2)
2847fcf5ef2aSThomas Huth {
2848fcf5ef2aSThomas Huth     TCGv t1, t2, shift;
2849fcf5ef2aSThomas Huth 
2850fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2851fcf5ef2aSThomas Huth     t2 = tcg_temp_new();
2852fcf5ef2aSThomas Huth     shift = tcg_temp_new();
2853fcf5ef2aSThomas Huth 
2854fcf5ef2aSThomas Huth     tcg_gen_andi_tl(shift, gsr, 7);
2855fcf5ef2aSThomas Huth     tcg_gen_shli_tl(shift, shift, 3);
2856fcf5ef2aSThomas Huth     tcg_gen_shl_tl(t1, s1, shift);
2857fcf5ef2aSThomas Huth 
2858fcf5ef2aSThomas Huth     /* A shift of 64 does not produce 0 in TCG.  Divide this into a
2859fcf5ef2aSThomas Huth        shift of (up to 63) followed by a constant shift of 1.  */
2860fcf5ef2aSThomas Huth     tcg_gen_xori_tl(shift, shift, 63);
2861fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t2, s2, shift);
2862fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t2, t2, 1);
2863fcf5ef2aSThomas Huth 
2864fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, t1, t2);
2865fcf5ef2aSThomas Huth }
2866fcf5ef2aSThomas Huth #endif
2867fcf5ef2aSThomas Huth 
2868878cc677SRichard Henderson /* Include the auto-generated decoder.  */
2869878cc677SRichard Henderson #include "decode-insns.c.inc"
2870878cc677SRichard Henderson 
2871878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \
2872878cc677SRichard Henderson     static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \
2873878cc677SRichard Henderson     { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); }
2874878cc677SRichard Henderson 
2875878cc677SRichard Henderson #define avail_ALL(C)      true
2876878cc677SRichard Henderson #ifdef TARGET_SPARC64
2877878cc677SRichard Henderson # define avail_32(C)      false
2878af25071cSRichard Henderson # define avail_ASR17(C)   false
28790faef01bSRichard Henderson # define avail_POWERDOWN(C) false
2880878cc677SRichard Henderson # define avail_64(C)      true
28815d617bfbSRichard Henderson # define avail_GL(C)      ((C)->def->features & CPU_FEATURE_GL)
2882af25071cSRichard Henderson # define avail_HYPV(C)    ((C)->def->features & CPU_FEATURE_HYPV)
2883878cc677SRichard Henderson #else
2884878cc677SRichard Henderson # define avail_32(C)      true
2885af25071cSRichard Henderson # define avail_ASR17(C)   ((C)->def->features & CPU_FEATURE_ASR17)
28860faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN)
2887878cc677SRichard Henderson # define avail_64(C)      false
28885d617bfbSRichard Henderson # define avail_GL(C)      false
2889af25071cSRichard Henderson # define avail_HYPV(C)    false
2890878cc677SRichard Henderson #endif
2891878cc677SRichard Henderson 
2892878cc677SRichard Henderson /* Default case for non jump instructions. */
2893878cc677SRichard Henderson static bool advance_pc(DisasContext *dc)
2894878cc677SRichard Henderson {
2895878cc677SRichard Henderson     if (dc->npc & 3) {
2896878cc677SRichard Henderson         switch (dc->npc) {
2897878cc677SRichard Henderson         case DYNAMIC_PC:
2898878cc677SRichard Henderson         case DYNAMIC_PC_LOOKUP:
2899878cc677SRichard Henderson             dc->pc = dc->npc;
2900878cc677SRichard Henderson             gen_op_next_insn();
2901878cc677SRichard Henderson             break;
2902878cc677SRichard Henderson         case JUMP_PC:
2903878cc677SRichard Henderson             /* we can do a static jump */
2904878cc677SRichard Henderson             gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond);
2905878cc677SRichard Henderson             dc->base.is_jmp = DISAS_NORETURN;
2906878cc677SRichard Henderson             break;
2907878cc677SRichard Henderson         default:
2908878cc677SRichard Henderson             g_assert_not_reached();
2909878cc677SRichard Henderson         }
2910878cc677SRichard Henderson     } else {
2911878cc677SRichard Henderson         dc->pc = dc->npc;
2912878cc677SRichard Henderson         dc->npc = dc->npc + 4;
2913878cc677SRichard Henderson     }
2914878cc677SRichard Henderson     return true;
2915878cc677SRichard Henderson }
2916878cc677SRichard Henderson 
29176d2a0768SRichard Henderson /*
29186d2a0768SRichard Henderson  * Major opcodes 00 and 01 -- branches, call, and sethi
29196d2a0768SRichard Henderson  */
29206d2a0768SRichard Henderson 
2921276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul)
2922276567aaSRichard Henderson {
2923276567aaSRichard Henderson     if (annul) {
2924276567aaSRichard Henderson         dc->pc = dc->npc + 4;
2925276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2926276567aaSRichard Henderson     } else {
2927276567aaSRichard Henderson         dc->pc = dc->npc;
2928276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2929276567aaSRichard Henderson     }
2930276567aaSRichard Henderson     return true;
2931276567aaSRichard Henderson }
2932276567aaSRichard Henderson 
2933276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul,
2934276567aaSRichard Henderson                                        target_ulong dest)
2935276567aaSRichard Henderson {
2936276567aaSRichard Henderson     if (annul) {
2937276567aaSRichard Henderson         dc->pc = dest;
2938276567aaSRichard Henderson         dc->npc = dest + 4;
2939276567aaSRichard Henderson     } else {
2940276567aaSRichard Henderson         dc->pc = dc->npc;
2941276567aaSRichard Henderson         dc->npc = dest;
2942276567aaSRichard Henderson         tcg_gen_mov_tl(cpu_pc, cpu_npc);
2943276567aaSRichard Henderson     }
2944276567aaSRichard Henderson     return true;
2945276567aaSRichard Henderson }
2946276567aaSRichard Henderson 
29479d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp,
29489d4e2bc7SRichard Henderson                               bool annul, target_ulong dest)
2949276567aaSRichard Henderson {
29506b3e4cc6SRichard Henderson     target_ulong npc = dc->npc;
29516b3e4cc6SRichard Henderson 
2952276567aaSRichard Henderson     if (annul) {
29536b3e4cc6SRichard Henderson         TCGLabel *l1 = gen_new_label();
29546b3e4cc6SRichard Henderson 
29559d4e2bc7SRichard Henderson         tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1);
29566b3e4cc6SRichard Henderson         gen_goto_tb(dc, 0, npc, dest);
29576b3e4cc6SRichard Henderson         gen_set_label(l1);
29586b3e4cc6SRichard Henderson         gen_goto_tb(dc, 1, npc + 4, npc + 8);
29596b3e4cc6SRichard Henderson 
29606b3e4cc6SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
2961276567aaSRichard Henderson     } else {
29626b3e4cc6SRichard Henderson         if (npc & 3) {
29636b3e4cc6SRichard Henderson             switch (npc) {
29646b3e4cc6SRichard Henderson             case DYNAMIC_PC:
29656b3e4cc6SRichard Henderson             case DYNAMIC_PC_LOOKUP:
29666b3e4cc6SRichard Henderson                 tcg_gen_mov_tl(cpu_pc, cpu_npc);
29676b3e4cc6SRichard Henderson                 tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
29689d4e2bc7SRichard Henderson                 tcg_gen_movcond_tl(cmp->cond, cpu_npc,
29699d4e2bc7SRichard Henderson                                    cmp->c1, cmp->c2,
29706b3e4cc6SRichard Henderson                                    tcg_constant_tl(dest), cpu_npc);
29716b3e4cc6SRichard Henderson                 dc->pc = npc;
29726b3e4cc6SRichard Henderson                 break;
29736b3e4cc6SRichard Henderson             default:
29746b3e4cc6SRichard Henderson                 g_assert_not_reached();
29756b3e4cc6SRichard Henderson             }
29766b3e4cc6SRichard Henderson         } else {
29776b3e4cc6SRichard Henderson             dc->pc = npc;
29786b3e4cc6SRichard Henderson             dc->jump_pc[0] = dest;
29796b3e4cc6SRichard Henderson             dc->jump_pc[1] = npc + 4;
29806b3e4cc6SRichard Henderson             dc->npc = JUMP_PC;
29819d4e2bc7SRichard Henderson             if (cmp->is_bool) {
29829d4e2bc7SRichard Henderson                 tcg_gen_mov_tl(cpu_cond, cmp->c1);
29839d4e2bc7SRichard Henderson             } else {
29849d4e2bc7SRichard Henderson                 tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2);
29859d4e2bc7SRichard Henderson             }
29866b3e4cc6SRichard Henderson         }
2987276567aaSRichard Henderson     }
2988276567aaSRichard Henderson     return true;
2989276567aaSRichard Henderson }
2990276567aaSRichard Henderson 
2991af25071cSRichard Henderson static bool raise_priv(DisasContext *dc)
2992af25071cSRichard Henderson {
2993af25071cSRichard Henderson     gen_exception(dc, TT_PRIV_INSN);
2994af25071cSRichard Henderson     return true;
2995af25071cSRichard Henderson }
2996af25071cSRichard Henderson 
2997276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a)
2998276567aaSRichard Henderson {
2999276567aaSRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
30001ea9c62aSRichard Henderson     DisasCompare cmp;
3001276567aaSRichard Henderson 
3002276567aaSRichard Henderson     switch (a->cond) {
3003276567aaSRichard Henderson     case 0x0:
3004276567aaSRichard Henderson         return advance_jump_uncond_never(dc, a->a);
3005276567aaSRichard Henderson     case 0x8:
3006276567aaSRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
3007276567aaSRichard Henderson     default:
3008276567aaSRichard Henderson         flush_cond(dc);
30091ea9c62aSRichard Henderson 
30101ea9c62aSRichard Henderson         gen_compare(&cmp, a->cc, a->cond, dc);
30119d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
3012276567aaSRichard Henderson     }
3013276567aaSRichard Henderson }
3014276567aaSRichard Henderson 
3015276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a)
3016276567aaSRichard Henderson TRANS(BPcc,  64, do_bpcc, a)
3017276567aaSRichard Henderson 
301845196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a)
301945196ea4SRichard Henderson {
302045196ea4SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
3021d5471936SRichard Henderson     DisasCompare cmp;
302245196ea4SRichard Henderson 
302345196ea4SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
302445196ea4SRichard Henderson         return true;
302545196ea4SRichard Henderson     }
302645196ea4SRichard Henderson     switch (a->cond) {
302745196ea4SRichard Henderson     case 0x0:
302845196ea4SRichard Henderson         return advance_jump_uncond_never(dc, a->a);
302945196ea4SRichard Henderson     case 0x8:
303045196ea4SRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
303145196ea4SRichard Henderson     default:
303245196ea4SRichard Henderson         flush_cond(dc);
3033d5471936SRichard Henderson 
3034d5471936SRichard Henderson         gen_fcompare(&cmp, a->cc, a->cond);
30359d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
303645196ea4SRichard Henderson     }
303745196ea4SRichard Henderson }
303845196ea4SRichard Henderson 
303945196ea4SRichard Henderson TRANS(FBPfcc,  64, do_fbpfcc, a)
304045196ea4SRichard Henderson TRANS(FBfcc,  ALL, do_fbpfcc, a)
304145196ea4SRichard Henderson 
3042ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a)
3043ab9ffe98SRichard Henderson {
3044ab9ffe98SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
3045ab9ffe98SRichard Henderson     DisasCompare cmp;
3046ab9ffe98SRichard Henderson 
3047ab9ffe98SRichard Henderson     if (!avail_64(dc)) {
3048ab9ffe98SRichard Henderson         return false;
3049ab9ffe98SRichard Henderson     }
3050ab9ffe98SRichard Henderson     if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) {
3051ab9ffe98SRichard Henderson         return false;
3052ab9ffe98SRichard Henderson     }
3053ab9ffe98SRichard Henderson 
3054ab9ffe98SRichard Henderson     flush_cond(dc);
3055ab9ffe98SRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
30569d4e2bc7SRichard Henderson     return advance_jump_cond(dc, &cmp, a->a, target);
3057ab9ffe98SRichard Henderson }
3058ab9ffe98SRichard Henderson 
305923ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a)
306023ada1b1SRichard Henderson {
306123ada1b1SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
306223ada1b1SRichard Henderson 
306323ada1b1SRichard Henderson     gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc));
306423ada1b1SRichard Henderson     gen_mov_pc_npc(dc);
306523ada1b1SRichard Henderson     dc->npc = target;
306623ada1b1SRichard Henderson     return true;
306723ada1b1SRichard Henderson }
306823ada1b1SRichard Henderson 
306945196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a)
307045196ea4SRichard Henderson {
307145196ea4SRichard Henderson     /*
307245196ea4SRichard Henderson      * For sparc32, always generate the no-coprocessor exception.
307345196ea4SRichard Henderson      * For sparc64, always generate illegal instruction.
307445196ea4SRichard Henderson      */
307545196ea4SRichard Henderson #ifdef TARGET_SPARC64
307645196ea4SRichard Henderson     return false;
307745196ea4SRichard Henderson #else
307845196ea4SRichard Henderson     gen_exception(dc, TT_NCP_INSN);
307945196ea4SRichard Henderson     return true;
308045196ea4SRichard Henderson #endif
308145196ea4SRichard Henderson }
308245196ea4SRichard Henderson 
30836d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a)
30846d2a0768SRichard Henderson {
30856d2a0768SRichard Henderson     /* Special-case %g0 because that's the canonical nop.  */
30866d2a0768SRichard Henderson     if (a->rd) {
30876d2a0768SRichard Henderson         gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10));
30886d2a0768SRichard Henderson     }
30896d2a0768SRichard Henderson     return advance_pc(dc);
30906d2a0768SRichard Henderson }
30916d2a0768SRichard Henderson 
30920faef01bSRichard Henderson /*
30930faef01bSRichard Henderson  * Major Opcode 10 -- integer, floating-point, vis, and system insns.
30940faef01bSRichard Henderson  */
30950faef01bSRichard Henderson 
309630376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc,
309730376636SRichard Henderson                    int rs1, bool imm, int rs2_or_imm)
309830376636SRichard Henderson {
309930376636SRichard Henderson     int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc)
310030376636SRichard Henderson                 ? UA2005_HTRAP_MASK : V8_TRAP_MASK);
310130376636SRichard Henderson     DisasCompare cmp;
310230376636SRichard Henderson     TCGLabel *lab;
310330376636SRichard Henderson     TCGv_i32 trap;
310430376636SRichard Henderson 
310530376636SRichard Henderson     /* Trap never.  */
310630376636SRichard Henderson     if (cond == 0) {
310730376636SRichard Henderson         return advance_pc(dc);
310830376636SRichard Henderson     }
310930376636SRichard Henderson 
311030376636SRichard Henderson     /*
311130376636SRichard Henderson      * Immediate traps are the most common case.  Since this value is
311230376636SRichard Henderson      * live across the branch, it really pays to evaluate the constant.
311330376636SRichard Henderson      */
311430376636SRichard Henderson     if (rs1 == 0 && (imm || rs2_or_imm == 0)) {
311530376636SRichard Henderson         trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP);
311630376636SRichard Henderson     } else {
311730376636SRichard Henderson         trap = tcg_temp_new_i32();
311830376636SRichard Henderson         tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1));
311930376636SRichard Henderson         if (imm) {
312030376636SRichard Henderson             tcg_gen_addi_i32(trap, trap, rs2_or_imm);
312130376636SRichard Henderson         } else {
312230376636SRichard Henderson             TCGv_i32 t2 = tcg_temp_new_i32();
312330376636SRichard Henderson             tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm));
312430376636SRichard Henderson             tcg_gen_add_i32(trap, trap, t2);
312530376636SRichard Henderson         }
312630376636SRichard Henderson         tcg_gen_andi_i32(trap, trap, mask);
312730376636SRichard Henderson         tcg_gen_addi_i32(trap, trap, TT_TRAP);
312830376636SRichard Henderson     }
312930376636SRichard Henderson 
313030376636SRichard Henderson     /* Trap always.  */
313130376636SRichard Henderson     if (cond == 8) {
313230376636SRichard Henderson         save_state(dc);
313330376636SRichard Henderson         gen_helper_raise_exception(tcg_env, trap);
313430376636SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
313530376636SRichard Henderson         return true;
313630376636SRichard Henderson     }
313730376636SRichard Henderson 
313830376636SRichard Henderson     /* Conditional trap.  */
313930376636SRichard Henderson     flush_cond(dc);
314030376636SRichard Henderson     lab = delay_exceptionv(dc, trap);
314130376636SRichard Henderson     gen_compare(&cmp, cc, cond, dc);
314230376636SRichard Henderson     tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab);
314330376636SRichard Henderson 
314430376636SRichard Henderson     return advance_pc(dc);
314530376636SRichard Henderson }
314630376636SRichard Henderson 
314730376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a)
314830376636SRichard Henderson {
314930376636SRichard Henderson     if (avail_32(dc) && a->cc) {
315030376636SRichard Henderson         return false;
315130376636SRichard Henderson     }
315230376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2);
315330376636SRichard Henderson }
315430376636SRichard Henderson 
315530376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a)
315630376636SRichard Henderson {
315730376636SRichard Henderson     if (avail_64(dc)) {
315830376636SRichard Henderson         return false;
315930376636SRichard Henderson     }
316030376636SRichard Henderson     return do_tcc(dc, a->cond, 0, a->rs1, true, a->i);
316130376636SRichard Henderson }
316230376636SRichard Henderson 
316330376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a)
316430376636SRichard Henderson {
316530376636SRichard Henderson     if (avail_32(dc)) {
316630376636SRichard Henderson         return false;
316730376636SRichard Henderson     }
316830376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i);
316930376636SRichard Henderson }
317030376636SRichard Henderson 
3171af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a)
3172af25071cSRichard Henderson {
3173af25071cSRichard Henderson     tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC);
3174af25071cSRichard Henderson     return advance_pc(dc);
3175af25071cSRichard Henderson }
3176af25071cSRichard Henderson 
3177af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a)
3178af25071cSRichard Henderson {
3179af25071cSRichard Henderson     if (avail_32(dc)) {
3180af25071cSRichard Henderson         return false;
3181af25071cSRichard Henderson     }
3182af25071cSRichard Henderson     if (a->mmask) {
3183af25071cSRichard Henderson         /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */
3184af25071cSRichard Henderson         tcg_gen_mb(a->mmask | TCG_BAR_SC);
3185af25071cSRichard Henderson     }
3186af25071cSRichard Henderson     if (a->cmask) {
3187af25071cSRichard Henderson         /* For #Sync, etc, end the TB to recognize interrupts. */
3188af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3189af25071cSRichard Henderson     }
3190af25071cSRichard Henderson     return advance_pc(dc);
3191af25071cSRichard Henderson }
3192af25071cSRichard Henderson 
3193af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd,
3194af25071cSRichard Henderson                           TCGv (*func)(DisasContext *, TCGv))
3195af25071cSRichard Henderson {
3196af25071cSRichard Henderson     if (!priv) {
3197af25071cSRichard Henderson         return raise_priv(dc);
3198af25071cSRichard Henderson     }
3199af25071cSRichard Henderson     gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd)));
3200af25071cSRichard Henderson     return advance_pc(dc);
3201af25071cSRichard Henderson }
3202af25071cSRichard Henderson 
3203af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst)
3204af25071cSRichard Henderson {
3205af25071cSRichard Henderson     return cpu_y;
3206af25071cSRichard Henderson }
3207af25071cSRichard Henderson 
3208af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a)
3209af25071cSRichard Henderson {
3210af25071cSRichard Henderson     /*
3211af25071cSRichard Henderson      * TODO: Need a feature bit for sparcv8.  In the meantime, treat all
3212af25071cSRichard Henderson      * 32-bit cpus like sparcv7, which ignores the rs1 field.
3213af25071cSRichard Henderson      * This matches after all other ASR, so Leon3 Asr17 is handled first.
3214af25071cSRichard Henderson      */
3215af25071cSRichard Henderson     if (avail_64(dc) && a->rs1 != 0) {
3216af25071cSRichard Henderson         return false;
3217af25071cSRichard Henderson     }
3218af25071cSRichard Henderson     return do_rd_special(dc, true, a->rd, do_rdy);
3219af25071cSRichard Henderson }
3220af25071cSRichard Henderson 
3221af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst)
3222af25071cSRichard Henderson {
3223af25071cSRichard Henderson     uint32_t val;
3224af25071cSRichard Henderson 
3225af25071cSRichard Henderson     /*
3226af25071cSRichard Henderson      * TODO: There are many more fields to be filled,
3227af25071cSRichard Henderson      * some of which are writable.
3228af25071cSRichard Henderson      */
3229af25071cSRichard Henderson     val = dc->def->nwindows - 1;   /* [4:0] NWIN */
3230af25071cSRichard Henderson     val |= 1 << 8;                 /* [8]   V8   */
3231af25071cSRichard Henderson 
3232af25071cSRichard Henderson     return tcg_constant_tl(val);
3233af25071cSRichard Henderson }
3234af25071cSRichard Henderson 
3235af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config)
3236af25071cSRichard Henderson 
3237af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst)
3238af25071cSRichard Henderson {
3239af25071cSRichard Henderson     update_psr(dc);
3240af25071cSRichard Henderson     gen_helper_rdccr(dst, tcg_env);
3241af25071cSRichard Henderson     return dst;
3242af25071cSRichard Henderson }
3243af25071cSRichard Henderson 
3244af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr)
3245af25071cSRichard Henderson 
3246af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst)
3247af25071cSRichard Henderson {
3248af25071cSRichard Henderson #ifdef TARGET_SPARC64
3249af25071cSRichard Henderson     return tcg_constant_tl(dc->asi);
3250af25071cSRichard Henderson #else
3251af25071cSRichard Henderson     qemu_build_not_reached();
3252af25071cSRichard Henderson #endif
3253af25071cSRichard Henderson }
3254af25071cSRichard Henderson 
3255af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi)
3256af25071cSRichard Henderson 
3257af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst)
3258af25071cSRichard Henderson {
3259af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3260af25071cSRichard Henderson 
3261af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
3262af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3263af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3264af25071cSRichard Henderson     }
3265af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3266af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3267af25071cSRichard Henderson     return dst;
3268af25071cSRichard Henderson }
3269af25071cSRichard Henderson 
3270af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3271af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick)
3272af25071cSRichard Henderson 
3273af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst)
3274af25071cSRichard Henderson {
3275af25071cSRichard Henderson     return tcg_constant_tl(address_mask_i(dc, dc->pc));
3276af25071cSRichard Henderson }
3277af25071cSRichard Henderson 
3278af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc)
3279af25071cSRichard Henderson 
3280af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst)
3281af25071cSRichard Henderson {
3282af25071cSRichard Henderson     tcg_gen_ext_i32_tl(dst, cpu_fprs);
3283af25071cSRichard Henderson     return dst;
3284af25071cSRichard Henderson }
3285af25071cSRichard Henderson 
3286af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs)
3287af25071cSRichard Henderson 
3288af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst)
3289af25071cSRichard Henderson {
3290af25071cSRichard Henderson     gen_trap_ifnofpu(dc);
3291af25071cSRichard Henderson     return cpu_gsr;
3292af25071cSRichard Henderson }
3293af25071cSRichard Henderson 
3294af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr)
3295af25071cSRichard Henderson 
3296af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst)
3297af25071cSRichard Henderson {
3298af25071cSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint));
3299af25071cSRichard Henderson     return dst;
3300af25071cSRichard Henderson }
3301af25071cSRichard Henderson 
3302af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint)
3303af25071cSRichard Henderson 
3304af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst)
3305af25071cSRichard Henderson {
3306*577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr));
3307*577efa45SRichard Henderson     return dst;
3308af25071cSRichard Henderson }
3309af25071cSRichard Henderson 
3310af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3311af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr)
3312af25071cSRichard Henderson 
3313af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst)
3314af25071cSRichard Henderson {
3315af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3316af25071cSRichard Henderson 
3317af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
3318af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3319af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3320af25071cSRichard Henderson     }
3321af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3322af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3323af25071cSRichard Henderson     return dst;
3324af25071cSRichard Henderson }
3325af25071cSRichard Henderson 
3326af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3327af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick)
3328af25071cSRichard Henderson 
3329af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst)
3330af25071cSRichard Henderson {
3331*577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr));
3332*577efa45SRichard Henderson     return dst;
3333af25071cSRichard Henderson }
3334af25071cSRichard Henderson 
3335af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */
3336af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr)
3337af25071cSRichard Henderson 
3338af25071cSRichard Henderson /*
3339af25071cSRichard Henderson  * UltraSPARC-T1 Strand status.
3340af25071cSRichard Henderson  * HYPV check maybe not enough, UA2005 & UA2007 describe
3341af25071cSRichard Henderson  * this ASR as impl. dep
3342af25071cSRichard Henderson  */
3343af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst)
3344af25071cSRichard Henderson {
3345af25071cSRichard Henderson     return tcg_constant_tl(1);
3346af25071cSRichard Henderson }
3347af25071cSRichard Henderson 
3348af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status)
3349af25071cSRichard Henderson 
3350668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst)
3351668bb9b7SRichard Henderson {
3352668bb9b7SRichard Henderson     update_psr(dc);
3353668bb9b7SRichard Henderson     gen_helper_rdpsr(dst, tcg_env);
3354668bb9b7SRichard Henderson     return dst;
3355668bb9b7SRichard Henderson }
3356668bb9b7SRichard Henderson 
3357668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr)
3358668bb9b7SRichard Henderson 
3359668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst)
3360668bb9b7SRichard Henderson {
3361668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate));
3362668bb9b7SRichard Henderson     return dst;
3363668bb9b7SRichard Henderson }
3364668bb9b7SRichard Henderson 
3365668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate)
3366668bb9b7SRichard Henderson 
3367668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst)
3368668bb9b7SRichard Henderson {
3369668bb9b7SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3370668bb9b7SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3371668bb9b7SRichard Henderson 
3372668bb9b7SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3373668bb9b7SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3374668bb9b7SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3375668bb9b7SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3376668bb9b7SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3377668bb9b7SRichard Henderson 
3378668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate));
3379668bb9b7SRichard Henderson     return dst;
3380668bb9b7SRichard Henderson }
3381668bb9b7SRichard Henderson 
3382668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate)
3383668bb9b7SRichard Henderson 
3384668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst)
3385668bb9b7SRichard Henderson {
3386668bb9b7SRichard Henderson     return cpu_hintp;
3387668bb9b7SRichard Henderson }
3388668bb9b7SRichard Henderson 
3389668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp)
3390668bb9b7SRichard Henderson 
3391668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst)
3392668bb9b7SRichard Henderson {
3393668bb9b7SRichard Henderson     return cpu_htba;
3394668bb9b7SRichard Henderson }
3395668bb9b7SRichard Henderson 
3396668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba)
3397668bb9b7SRichard Henderson 
3398668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst)
3399668bb9b7SRichard Henderson {
3400668bb9b7SRichard Henderson     return cpu_hver;
3401668bb9b7SRichard Henderson }
3402668bb9b7SRichard Henderson 
3403668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver)
3404668bb9b7SRichard Henderson 
3405668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst)
3406668bb9b7SRichard Henderson {
3407*577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr));
3408*577efa45SRichard Henderson     return dst;
3409668bb9b7SRichard Henderson }
3410668bb9b7SRichard Henderson 
3411668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd,
3412668bb9b7SRichard Henderson       do_rdhstick_cmpr)
3413668bb9b7SRichard Henderson 
34145d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst)
34155d617bfbSRichard Henderson {
3416cd6269f7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim));
3417cd6269f7SRichard Henderson     return dst;
34185d617bfbSRichard Henderson }
34195d617bfbSRichard Henderson 
34205d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim)
34215d617bfbSRichard Henderson 
34225d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst)
34235d617bfbSRichard Henderson {
34245d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34255d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34265d617bfbSRichard Henderson 
34275d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34285d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc));
34295d617bfbSRichard Henderson     return dst;
34305d617bfbSRichard Henderson #else
34315d617bfbSRichard Henderson     qemu_build_not_reached();
34325d617bfbSRichard Henderson #endif
34335d617bfbSRichard Henderson }
34345d617bfbSRichard Henderson 
34355d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc)
34365d617bfbSRichard Henderson 
34375d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst)
34385d617bfbSRichard Henderson {
34395d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34405d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34415d617bfbSRichard Henderson 
34425d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34435d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc));
34445d617bfbSRichard Henderson     return dst;
34455d617bfbSRichard Henderson #else
34465d617bfbSRichard Henderson     qemu_build_not_reached();
34475d617bfbSRichard Henderson #endif
34485d617bfbSRichard Henderson }
34495d617bfbSRichard Henderson 
34505d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc)
34515d617bfbSRichard Henderson 
34525d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst)
34535d617bfbSRichard Henderson {
34545d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34555d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34565d617bfbSRichard Henderson 
34575d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34585d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate));
34595d617bfbSRichard Henderson     return dst;
34605d617bfbSRichard Henderson #else
34615d617bfbSRichard Henderson     qemu_build_not_reached();
34625d617bfbSRichard Henderson #endif
34635d617bfbSRichard Henderson }
34645d617bfbSRichard Henderson 
34655d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate)
34665d617bfbSRichard Henderson 
34675d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst)
34685d617bfbSRichard Henderson {
34695d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34705d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34715d617bfbSRichard Henderson 
34725d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34735d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt));
34745d617bfbSRichard Henderson     return dst;
34755d617bfbSRichard Henderson #else
34765d617bfbSRichard Henderson     qemu_build_not_reached();
34775d617bfbSRichard Henderson #endif
34785d617bfbSRichard Henderson }
34795d617bfbSRichard Henderson 
34805d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt)
34815d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick)
34825d617bfbSRichard Henderson 
34835d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst)
34845d617bfbSRichard Henderson {
34855d617bfbSRichard Henderson     return cpu_tbr;
34865d617bfbSRichard Henderson }
34875d617bfbSRichard Henderson 
3488e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba)
34895d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba)
34905d617bfbSRichard Henderson 
34915d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst)
34925d617bfbSRichard Henderson {
34935d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate));
34945d617bfbSRichard Henderson     return dst;
34955d617bfbSRichard Henderson }
34965d617bfbSRichard Henderson 
34975d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate)
34985d617bfbSRichard Henderson 
34995d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst)
35005d617bfbSRichard Henderson {
35015d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl));
35025d617bfbSRichard Henderson     return dst;
35035d617bfbSRichard Henderson }
35045d617bfbSRichard Henderson 
35055d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl)
35065d617bfbSRichard Henderson 
35075d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst)
35085d617bfbSRichard Henderson {
35095d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil));
35105d617bfbSRichard Henderson     return dst;
35115d617bfbSRichard Henderson }
35125d617bfbSRichard Henderson 
35135d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil)
35145d617bfbSRichard Henderson 
35155d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst)
35165d617bfbSRichard Henderson {
35175d617bfbSRichard Henderson     gen_helper_rdcwp(dst, tcg_env);
35185d617bfbSRichard Henderson     return dst;
35195d617bfbSRichard Henderson }
35205d617bfbSRichard Henderson 
35215d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp)
35225d617bfbSRichard Henderson 
35235d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst)
35245d617bfbSRichard Henderson {
35255d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave));
35265d617bfbSRichard Henderson     return dst;
35275d617bfbSRichard Henderson }
35285d617bfbSRichard Henderson 
35295d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave)
35305d617bfbSRichard Henderson 
35315d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst)
35325d617bfbSRichard Henderson {
35335d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore));
35345d617bfbSRichard Henderson     return dst;
35355d617bfbSRichard Henderson }
35365d617bfbSRichard Henderson 
35375d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd,
35385d617bfbSRichard Henderson       do_rdcanrestore)
35395d617bfbSRichard Henderson 
35405d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst)
35415d617bfbSRichard Henderson {
35425d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin));
35435d617bfbSRichard Henderson     return dst;
35445d617bfbSRichard Henderson }
35455d617bfbSRichard Henderson 
35465d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin)
35475d617bfbSRichard Henderson 
35485d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst)
35495d617bfbSRichard Henderson {
35505d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin));
35515d617bfbSRichard Henderson     return dst;
35525d617bfbSRichard Henderson }
35535d617bfbSRichard Henderson 
35545d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin)
35555d617bfbSRichard Henderson 
35565d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst)
35575d617bfbSRichard Henderson {
35585d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate));
35595d617bfbSRichard Henderson     return dst;
35605d617bfbSRichard Henderson }
35615d617bfbSRichard Henderson 
35625d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate)
35635d617bfbSRichard Henderson 
35645d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst)
35655d617bfbSRichard Henderson {
35665d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl));
35675d617bfbSRichard Henderson     return dst;
35685d617bfbSRichard Henderson }
35695d617bfbSRichard Henderson 
35705d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl)
35715d617bfbSRichard Henderson 
35725d617bfbSRichard Henderson /* UA2005 strand status */
35735d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst)
35745d617bfbSRichard Henderson {
35755d617bfbSRichard Henderson     return cpu_ssr;
35765d617bfbSRichard Henderson }
35775d617bfbSRichard Henderson 
35785d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr)
35795d617bfbSRichard Henderson 
35805d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst)
35815d617bfbSRichard Henderson {
35825d617bfbSRichard Henderson     return cpu_ver;
35835d617bfbSRichard Henderson }
35845d617bfbSRichard Henderson 
35855d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver)
35865d617bfbSRichard Henderson 
3587e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a)
3588e8325dc0SRichard Henderson {
3589e8325dc0SRichard Henderson     if (avail_64(dc)) {
3590e8325dc0SRichard Henderson         gen_helper_flushw(tcg_env);
3591e8325dc0SRichard Henderson         return advance_pc(dc);
3592e8325dc0SRichard Henderson     }
3593e8325dc0SRichard Henderson     return false;
3594e8325dc0SRichard Henderson }
3595e8325dc0SRichard Henderson 
35960faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv,
35970faef01bSRichard Henderson                           void (*func)(DisasContext *, TCGv))
35980faef01bSRichard Henderson {
35990faef01bSRichard Henderson     TCGv src;
36000faef01bSRichard Henderson 
36010faef01bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
36020faef01bSRichard Henderson     if (!a->imm && (a->rs2_or_imm & ~0x1f)) {
36030faef01bSRichard Henderson         return false;
36040faef01bSRichard Henderson     }
36050faef01bSRichard Henderson     if (!priv) {
36060faef01bSRichard Henderson         return raise_priv(dc);
36070faef01bSRichard Henderson     }
36080faef01bSRichard Henderson 
36090faef01bSRichard Henderson     if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) {
36100faef01bSRichard Henderson         src = tcg_constant_tl(a->rs2_or_imm);
36110faef01bSRichard Henderson     } else {
36120faef01bSRichard Henderson         TCGv src1 = gen_load_gpr(dc, a->rs1);
36130faef01bSRichard Henderson         if (a->rs2_or_imm == 0) {
36140faef01bSRichard Henderson             src = src1;
36150faef01bSRichard Henderson         } else {
36160faef01bSRichard Henderson             src = tcg_temp_new();
36170faef01bSRichard Henderson             if (a->imm) {
36180faef01bSRichard Henderson                 tcg_gen_xori_tl(src, src1, a->rs2_or_imm);
36190faef01bSRichard Henderson             } else {
36200faef01bSRichard Henderson                 tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm));
36210faef01bSRichard Henderson             }
36220faef01bSRichard Henderson         }
36230faef01bSRichard Henderson     }
36240faef01bSRichard Henderson     func(dc, src);
36250faef01bSRichard Henderson     return advance_pc(dc);
36260faef01bSRichard Henderson }
36270faef01bSRichard Henderson 
36280faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src)
36290faef01bSRichard Henderson {
36300faef01bSRichard Henderson     tcg_gen_ext32u_tl(cpu_y, src);
36310faef01bSRichard Henderson }
36320faef01bSRichard Henderson 
36330faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry)
36340faef01bSRichard Henderson 
36350faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src)
36360faef01bSRichard Henderson {
36370faef01bSRichard Henderson     gen_helper_wrccr(tcg_env, src);
36380faef01bSRichard Henderson }
36390faef01bSRichard Henderson 
36400faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr)
36410faef01bSRichard Henderson 
36420faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src)
36430faef01bSRichard Henderson {
36440faef01bSRichard Henderson     TCGv tmp = tcg_temp_new();
36450faef01bSRichard Henderson 
36460faef01bSRichard Henderson     tcg_gen_ext8u_tl(tmp, src);
36470faef01bSRichard Henderson     tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi));
36480faef01bSRichard Henderson     /* End TB to notice changed ASI. */
36490faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
36500faef01bSRichard Henderson }
36510faef01bSRichard Henderson 
36520faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi)
36530faef01bSRichard Henderson 
36540faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src)
36550faef01bSRichard Henderson {
36560faef01bSRichard Henderson #ifdef TARGET_SPARC64
36570faef01bSRichard Henderson     tcg_gen_trunc_tl_i32(cpu_fprs, src);
36580faef01bSRichard Henderson     dc->fprs_dirty = 0;
36590faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
36600faef01bSRichard Henderson #else
36610faef01bSRichard Henderson     qemu_build_not_reached();
36620faef01bSRichard Henderson #endif
36630faef01bSRichard Henderson }
36640faef01bSRichard Henderson 
36650faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs)
36660faef01bSRichard Henderson 
36670faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src)
36680faef01bSRichard Henderson {
36690faef01bSRichard Henderson     gen_trap_ifnofpu(dc);
36700faef01bSRichard Henderson     tcg_gen_mov_tl(cpu_gsr, src);
36710faef01bSRichard Henderson }
36720faef01bSRichard Henderson 
36730faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr)
36740faef01bSRichard Henderson 
36750faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src)
36760faef01bSRichard Henderson {
36770faef01bSRichard Henderson     gen_helper_set_softint(tcg_env, src);
36780faef01bSRichard Henderson }
36790faef01bSRichard Henderson 
36800faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set)
36810faef01bSRichard Henderson 
36820faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src)
36830faef01bSRichard Henderson {
36840faef01bSRichard Henderson     gen_helper_clear_softint(tcg_env, src);
36850faef01bSRichard Henderson }
36860faef01bSRichard Henderson 
36870faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr)
36880faef01bSRichard Henderson 
36890faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src)
36900faef01bSRichard Henderson {
36910faef01bSRichard Henderson     gen_helper_write_softint(tcg_env, src);
36920faef01bSRichard Henderson }
36930faef01bSRichard Henderson 
36940faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint)
36950faef01bSRichard Henderson 
36960faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src)
36970faef01bSRichard Henderson {
36980faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
36990faef01bSRichard Henderson 
3700*577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr));
3701*577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
37020faef01bSRichard Henderson     translator_io_start(&dc->base);
3703*577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
37040faef01bSRichard Henderson     /* End TB to handle timer interrupt */
37050faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
37060faef01bSRichard Henderson }
37070faef01bSRichard Henderson 
37080faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr)
37090faef01bSRichard Henderson 
37100faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src)
37110faef01bSRichard Henderson {
37120faef01bSRichard Henderson #ifdef TARGET_SPARC64
37130faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
37140faef01bSRichard Henderson 
37150faef01bSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick));
37160faef01bSRichard Henderson     translator_io_start(&dc->base);
37170faef01bSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
37180faef01bSRichard Henderson     /* End TB to handle timer interrupt */
37190faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
37200faef01bSRichard Henderson #else
37210faef01bSRichard Henderson     qemu_build_not_reached();
37220faef01bSRichard Henderson #endif
37230faef01bSRichard Henderson }
37240faef01bSRichard Henderson 
37250faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick)
37260faef01bSRichard Henderson 
37270faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src)
37280faef01bSRichard Henderson {
37290faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
37300faef01bSRichard Henderson 
3731*577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr));
3732*577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
37330faef01bSRichard Henderson     translator_io_start(&dc->base);
3734*577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
37350faef01bSRichard Henderson     /* End TB to handle timer interrupt */
37360faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
37370faef01bSRichard Henderson }
37380faef01bSRichard Henderson 
37390faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr)
37400faef01bSRichard Henderson 
37410faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src)
37420faef01bSRichard Henderson {
37430faef01bSRichard Henderson     save_state(dc);
37440faef01bSRichard Henderson     gen_helper_power_down(tcg_env);
37450faef01bSRichard Henderson }
37460faef01bSRichard Henderson 
37470faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown)
37480faef01bSRichard Henderson 
374925524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src)
375025524734SRichard Henderson {
375125524734SRichard Henderson     gen_helper_wrpsr(tcg_env, src);
375225524734SRichard Henderson     tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
375325524734SRichard Henderson     dc->cc_op = CC_OP_FLAGS;
375425524734SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
375525524734SRichard Henderson }
375625524734SRichard Henderson 
375725524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr)
375825524734SRichard Henderson 
37599422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src)
37609422278eSRichard Henderson {
37619422278eSRichard Henderson     target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows);
3762cd6269f7SRichard Henderson     TCGv tmp = tcg_temp_new();
3763cd6269f7SRichard Henderson 
3764cd6269f7SRichard Henderson     tcg_gen_andi_tl(tmp, src, mask);
3765cd6269f7SRichard Henderson     tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim));
37669422278eSRichard Henderson }
37679422278eSRichard Henderson 
37689422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim)
37699422278eSRichard Henderson 
37709422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src)
37719422278eSRichard Henderson {
37729422278eSRichard Henderson #ifdef TARGET_SPARC64
37739422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
37749422278eSRichard Henderson 
37759422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
37769422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc));
37779422278eSRichard Henderson #else
37789422278eSRichard Henderson     qemu_build_not_reached();
37799422278eSRichard Henderson #endif
37809422278eSRichard Henderson }
37819422278eSRichard Henderson 
37829422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc)
37839422278eSRichard Henderson 
37849422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src)
37859422278eSRichard Henderson {
37869422278eSRichard Henderson #ifdef TARGET_SPARC64
37879422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
37889422278eSRichard Henderson 
37899422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
37909422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc));
37919422278eSRichard Henderson #else
37929422278eSRichard Henderson     qemu_build_not_reached();
37939422278eSRichard Henderson #endif
37949422278eSRichard Henderson }
37959422278eSRichard Henderson 
37969422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc)
37979422278eSRichard Henderson 
37989422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src)
37999422278eSRichard Henderson {
38009422278eSRichard Henderson #ifdef TARGET_SPARC64
38019422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
38029422278eSRichard Henderson 
38039422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
38049422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate));
38059422278eSRichard Henderson #else
38069422278eSRichard Henderson     qemu_build_not_reached();
38079422278eSRichard Henderson #endif
38089422278eSRichard Henderson }
38099422278eSRichard Henderson 
38109422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate)
38119422278eSRichard Henderson 
38129422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src)
38139422278eSRichard Henderson {
38149422278eSRichard Henderson #ifdef TARGET_SPARC64
38159422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
38169422278eSRichard Henderson 
38179422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
38189422278eSRichard Henderson     tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt));
38199422278eSRichard Henderson #else
38209422278eSRichard Henderson     qemu_build_not_reached();
38219422278eSRichard Henderson #endif
38229422278eSRichard Henderson }
38239422278eSRichard Henderson 
38249422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt)
38259422278eSRichard Henderson 
38269422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src)
38279422278eSRichard Henderson {
38289422278eSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
38299422278eSRichard Henderson 
38309422278eSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
38319422278eSRichard Henderson     translator_io_start(&dc->base);
38329422278eSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
38339422278eSRichard Henderson     /* End TB to handle timer interrupt */
38349422278eSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
38359422278eSRichard Henderson }
38369422278eSRichard Henderson 
38379422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick)
38389422278eSRichard Henderson 
38399422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src)
38409422278eSRichard Henderson {
38419422278eSRichard Henderson     tcg_gen_mov_tl(cpu_tbr, src);
38429422278eSRichard Henderson }
38439422278eSRichard Henderson 
38449422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba)
38459422278eSRichard Henderson 
38469422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src)
38479422278eSRichard Henderson {
38489422278eSRichard Henderson     save_state(dc);
38499422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
38509422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
38519422278eSRichard Henderson     }
38529422278eSRichard Henderson     gen_helper_wrpstate(tcg_env, src);
38539422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
38549422278eSRichard Henderson }
38559422278eSRichard Henderson 
38569422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate)
38579422278eSRichard Henderson 
38589422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src)
38599422278eSRichard Henderson {
38609422278eSRichard Henderson     save_state(dc);
38619422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl));
38629422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
38639422278eSRichard Henderson }
38649422278eSRichard Henderson 
38659422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl)
38669422278eSRichard Henderson 
38679422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src)
38689422278eSRichard Henderson {
38699422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
38709422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
38719422278eSRichard Henderson     }
38729422278eSRichard Henderson     gen_helper_wrpil(tcg_env, src);
38739422278eSRichard Henderson }
38749422278eSRichard Henderson 
38759422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil)
38769422278eSRichard Henderson 
38779422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src)
38789422278eSRichard Henderson {
38799422278eSRichard Henderson     gen_helper_wrcwp(tcg_env, src);
38809422278eSRichard Henderson }
38819422278eSRichard Henderson 
38829422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp)
38839422278eSRichard Henderson 
38849422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src)
38859422278eSRichard Henderson {
38869422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave));
38879422278eSRichard Henderson }
38889422278eSRichard Henderson 
38899422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave)
38909422278eSRichard Henderson 
38919422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src)
38929422278eSRichard Henderson {
38939422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore));
38949422278eSRichard Henderson }
38959422278eSRichard Henderson 
38969422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore)
38979422278eSRichard Henderson 
38989422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src)
38999422278eSRichard Henderson {
39009422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin));
39019422278eSRichard Henderson }
39029422278eSRichard Henderson 
39039422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin)
39049422278eSRichard Henderson 
39059422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src)
39069422278eSRichard Henderson {
39079422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin));
39089422278eSRichard Henderson }
39099422278eSRichard Henderson 
39109422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin)
39119422278eSRichard Henderson 
39129422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src)
39139422278eSRichard Henderson {
39149422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate));
39159422278eSRichard Henderson }
39169422278eSRichard Henderson 
39179422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate)
39189422278eSRichard Henderson 
39199422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src)
39209422278eSRichard Henderson {
39219422278eSRichard Henderson     gen_helper_wrgl(tcg_env, src);
39229422278eSRichard Henderson }
39239422278eSRichard Henderson 
39249422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl)
39259422278eSRichard Henderson 
39269422278eSRichard Henderson /* UA2005 strand status */
39279422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src)
39289422278eSRichard Henderson {
39299422278eSRichard Henderson     tcg_gen_mov_tl(cpu_ssr, src);
39309422278eSRichard Henderson }
39319422278eSRichard Henderson 
39329422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr)
39339422278eSRichard Henderson 
3934bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba)
3935bb97f2f5SRichard Henderson 
3936bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src)
3937bb97f2f5SRichard Henderson {
3938bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate));
3939bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3940bb97f2f5SRichard Henderson }
3941bb97f2f5SRichard Henderson 
3942bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate)
3943bb97f2f5SRichard Henderson 
3944bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src)
3945bb97f2f5SRichard Henderson {
3946bb97f2f5SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3947bb97f2f5SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3948bb97f2f5SRichard Henderson 
3949bb97f2f5SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3950bb97f2f5SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3951bb97f2f5SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3952bb97f2f5SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3953bb97f2f5SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3954bb97f2f5SRichard Henderson 
3955bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate));
3956bb97f2f5SRichard Henderson }
3957bb97f2f5SRichard Henderson 
3958bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate)
3959bb97f2f5SRichard Henderson 
3960bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src)
3961bb97f2f5SRichard Henderson {
3962bb97f2f5SRichard Henderson     tcg_gen_mov_tl(cpu_hintp, src);
3963bb97f2f5SRichard Henderson }
3964bb97f2f5SRichard Henderson 
3965bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp)
3966bb97f2f5SRichard Henderson 
3967bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src)
3968bb97f2f5SRichard Henderson {
3969bb97f2f5SRichard Henderson     tcg_gen_mov_tl(cpu_htba, src);
3970bb97f2f5SRichard Henderson }
3971bb97f2f5SRichard Henderson 
3972bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba)
3973bb97f2f5SRichard Henderson 
3974bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src)
3975bb97f2f5SRichard Henderson {
3976bb97f2f5SRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3977bb97f2f5SRichard Henderson 
3978*577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr));
3979bb97f2f5SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick));
3980bb97f2f5SRichard Henderson     translator_io_start(&dc->base);
3981*577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
3982bb97f2f5SRichard Henderson     /* End TB to handle timer interrupt */
3983bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3984bb97f2f5SRichard Henderson }
3985bb97f2f5SRichard Henderson 
3986bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc),
3987bb97f2f5SRichard Henderson       do_wrhstick_cmpr)
3988bb97f2f5SRichard Henderson 
398925524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved)
399025524734SRichard Henderson {
399125524734SRichard Henderson     if (!supervisor(dc)) {
399225524734SRichard Henderson         return raise_priv(dc);
399325524734SRichard Henderson     }
399425524734SRichard Henderson     if (saved) {
399525524734SRichard Henderson         gen_helper_saved(tcg_env);
399625524734SRichard Henderson     } else {
399725524734SRichard Henderson         gen_helper_restored(tcg_env);
399825524734SRichard Henderson     }
399925524734SRichard Henderson     return advance_pc(dc);
400025524734SRichard Henderson }
400125524734SRichard Henderson 
400225524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true)
400325524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false)
400425524734SRichard Henderson 
40050faef01bSRichard Henderson static bool trans_NOP_v7(DisasContext *dc, arg_NOP_v7 *a)
40060faef01bSRichard Henderson {
40070faef01bSRichard Henderson     /*
40080faef01bSRichard Henderson      * TODO: Need a feature bit for sparcv8.
40090faef01bSRichard Henderson      * In the meantime, treat all 32-bit cpus like sparcv7.
40100faef01bSRichard Henderson      */
40110faef01bSRichard Henderson     if (avail_32(dc)) {
40120faef01bSRichard Henderson         return advance_pc(dc);
40130faef01bSRichard Henderson     }
40140faef01bSRichard Henderson     return false;
40150faef01bSRichard Henderson }
40160faef01bSRichard Henderson 
4017fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE)                      \
4018fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
4019fcf5ef2aSThomas Huth         goto illegal_insn;
4020fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE)                     \
4021fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
4022fcf5ef2aSThomas Huth         goto nfpu_insn;
4023fcf5ef2aSThomas Huth 
4024fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */
4025878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn)
4026fcf5ef2aSThomas Huth {
4027fcf5ef2aSThomas Huth     unsigned int opc, rs1, rs2, rd;
4028fcf5ef2aSThomas Huth     TCGv cpu_src1, cpu_src2;
4029fcf5ef2aSThomas Huth     TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32;
4030fcf5ef2aSThomas Huth     TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64;
4031fcf5ef2aSThomas Huth     target_long simm;
4032fcf5ef2aSThomas Huth 
4033fcf5ef2aSThomas Huth     opc = GET_FIELD(insn, 0, 1);
4034fcf5ef2aSThomas Huth     rd = GET_FIELD(insn, 2, 6);
4035fcf5ef2aSThomas Huth 
4036fcf5ef2aSThomas Huth     switch (opc) {
40376d2a0768SRichard Henderson     case 0:
40386d2a0768SRichard Henderson         goto illegal_insn; /* in decodetree */
403923ada1b1SRichard Henderson     case 1:
404023ada1b1SRichard Henderson         g_assert_not_reached(); /* in decodetree */
4041fcf5ef2aSThomas Huth     case 2:                     /* FPU & Logical Operations */
4042fcf5ef2aSThomas Huth         {
4043af25071cSRichard Henderson             unsigned int xop __attribute__((unused)) = GET_FIELD(insn, 7, 12);
4044af25071cSRichard Henderson             TCGv cpu_dst __attribute__((unused)) = tcg_temp_new();
4045af25071cSRichard Henderson             TCGv cpu_tmp0 __attribute__((unused));
4046fcf5ef2aSThomas Huth 
4047af25071cSRichard Henderson             if (xop == 0x34) {   /* FPU Operations */
4048fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4049fcf5ef2aSThomas Huth                     goto jmp_insn;
4050fcf5ef2aSThomas Huth                 }
4051fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
4052fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4053fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4054fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
4055fcf5ef2aSThomas Huth 
4056fcf5ef2aSThomas Huth                 switch (xop) {
4057fcf5ef2aSThomas Huth                 case 0x1: /* fmovs */
4058fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs2);
4059fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
4060fcf5ef2aSThomas Huth                     break;
4061fcf5ef2aSThomas Huth                 case 0x5: /* fnegs */
4062fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs);
4063fcf5ef2aSThomas Huth                     break;
4064fcf5ef2aSThomas Huth                 case 0x9: /* fabss */
4065fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss);
4066fcf5ef2aSThomas Huth                     break;
4067fcf5ef2aSThomas Huth                 case 0x29: /* fsqrts */
4068fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts);
4069fcf5ef2aSThomas Huth                     break;
4070fcf5ef2aSThomas Huth                 case 0x2a: /* fsqrtd */
4071fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd);
4072fcf5ef2aSThomas Huth                     break;
4073fcf5ef2aSThomas Huth                 case 0x2b: /* fsqrtq */
4074fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4075fcf5ef2aSThomas Huth                     gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq);
4076fcf5ef2aSThomas Huth                     break;
4077fcf5ef2aSThomas Huth                 case 0x41: /* fadds */
4078fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds);
4079fcf5ef2aSThomas Huth                     break;
4080fcf5ef2aSThomas Huth                 case 0x42: /* faddd */
4081fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd);
4082fcf5ef2aSThomas Huth                     break;
4083fcf5ef2aSThomas Huth                 case 0x43: /* faddq */
4084fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4085fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq);
4086fcf5ef2aSThomas Huth                     break;
4087fcf5ef2aSThomas Huth                 case 0x45: /* fsubs */
4088fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs);
4089fcf5ef2aSThomas Huth                     break;
4090fcf5ef2aSThomas Huth                 case 0x46: /* fsubd */
4091fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd);
4092fcf5ef2aSThomas Huth                     break;
4093fcf5ef2aSThomas Huth                 case 0x47: /* fsubq */
4094fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4095fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq);
4096fcf5ef2aSThomas Huth                     break;
4097fcf5ef2aSThomas Huth                 case 0x49: /* fmuls */
4098fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls);
4099fcf5ef2aSThomas Huth                     break;
4100fcf5ef2aSThomas Huth                 case 0x4a: /* fmuld */
4101fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld);
4102fcf5ef2aSThomas Huth                     break;
4103fcf5ef2aSThomas Huth                 case 0x4b: /* fmulq */
4104fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4105fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq);
4106fcf5ef2aSThomas Huth                     break;
4107fcf5ef2aSThomas Huth                 case 0x4d: /* fdivs */
4108fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs);
4109fcf5ef2aSThomas Huth                     break;
4110fcf5ef2aSThomas Huth                 case 0x4e: /* fdivd */
4111fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd);
4112fcf5ef2aSThomas Huth                     break;
4113fcf5ef2aSThomas Huth                 case 0x4f: /* fdivq */
4114fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4115fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq);
4116fcf5ef2aSThomas Huth                     break;
4117fcf5ef2aSThomas Huth                 case 0x69: /* fsmuld */
4118fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FSMULD);
4119fcf5ef2aSThomas Huth                     gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld);
4120fcf5ef2aSThomas Huth                     break;
4121fcf5ef2aSThomas Huth                 case 0x6e: /* fdmulq */
4122fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4123fcf5ef2aSThomas Huth                     gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq);
4124fcf5ef2aSThomas Huth                     break;
4125fcf5ef2aSThomas Huth                 case 0xc4: /* fitos */
4126fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fitos);
4127fcf5ef2aSThomas Huth                     break;
4128fcf5ef2aSThomas Huth                 case 0xc6: /* fdtos */
4129fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtos);
4130fcf5ef2aSThomas Huth                     break;
4131fcf5ef2aSThomas Huth                 case 0xc7: /* fqtos */
4132fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4133fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos);
4134fcf5ef2aSThomas Huth                     break;
4135fcf5ef2aSThomas Huth                 case 0xc8: /* fitod */
4136fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod);
4137fcf5ef2aSThomas Huth                     break;
4138fcf5ef2aSThomas Huth                 case 0xc9: /* fstod */
4139fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod);
4140fcf5ef2aSThomas Huth                     break;
4141fcf5ef2aSThomas Huth                 case 0xcb: /* fqtod */
4142fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4143fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod);
4144fcf5ef2aSThomas Huth                     break;
4145fcf5ef2aSThomas Huth                 case 0xcc: /* fitoq */
4146fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4147fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq);
4148fcf5ef2aSThomas Huth                     break;
4149fcf5ef2aSThomas Huth                 case 0xcd: /* fstoq */
4150fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4151fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq);
4152fcf5ef2aSThomas Huth                     break;
4153fcf5ef2aSThomas Huth                 case 0xce: /* fdtoq */
4154fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4155fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq);
4156fcf5ef2aSThomas Huth                     break;
4157fcf5ef2aSThomas Huth                 case 0xd1: /* fstoi */
4158fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fstoi);
4159fcf5ef2aSThomas Huth                     break;
4160fcf5ef2aSThomas Huth                 case 0xd2: /* fdtoi */
4161fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi);
4162fcf5ef2aSThomas Huth                     break;
4163fcf5ef2aSThomas Huth                 case 0xd3: /* fqtoi */
4164fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4165fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi);
4166fcf5ef2aSThomas Huth                     break;
4167fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4168fcf5ef2aSThomas Huth                 case 0x2: /* V9 fmovd */
4169fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4170fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
4171fcf5ef2aSThomas Huth                     break;
4172fcf5ef2aSThomas Huth                 case 0x3: /* V9 fmovq */
4173fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4174fcf5ef2aSThomas Huth                     gen_move_Q(dc, rd, rs2);
4175fcf5ef2aSThomas Huth                     break;
4176fcf5ef2aSThomas Huth                 case 0x6: /* V9 fnegd */
4177fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd);
4178fcf5ef2aSThomas Huth                     break;
4179fcf5ef2aSThomas Huth                 case 0x7: /* V9 fnegq */
4180fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4181fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq);
4182fcf5ef2aSThomas Huth                     break;
4183fcf5ef2aSThomas Huth                 case 0xa: /* V9 fabsd */
4184fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd);
4185fcf5ef2aSThomas Huth                     break;
4186fcf5ef2aSThomas Huth                 case 0xb: /* V9 fabsq */
4187fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4188fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq);
4189fcf5ef2aSThomas Huth                     break;
4190fcf5ef2aSThomas Huth                 case 0x81: /* V9 fstox */
4191fcf5ef2aSThomas Huth                     gen_fop_DF(dc, rd, rs2, gen_helper_fstox);
4192fcf5ef2aSThomas Huth                     break;
4193fcf5ef2aSThomas Huth                 case 0x82: /* V9 fdtox */
4194fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fdtox);
4195fcf5ef2aSThomas Huth                     break;
4196fcf5ef2aSThomas Huth                 case 0x83: /* V9 fqtox */
4197fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4198fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox);
4199fcf5ef2aSThomas Huth                     break;
4200fcf5ef2aSThomas Huth                 case 0x84: /* V9 fxtos */
4201fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fxtos);
4202fcf5ef2aSThomas Huth                     break;
4203fcf5ef2aSThomas Huth                 case 0x88: /* V9 fxtod */
4204fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fxtod);
4205fcf5ef2aSThomas Huth                     break;
4206fcf5ef2aSThomas Huth                 case 0x8c: /* V9 fxtoq */
4207fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4208fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq);
4209fcf5ef2aSThomas Huth                     break;
4210fcf5ef2aSThomas Huth #endif
4211fcf5ef2aSThomas Huth                 default:
4212fcf5ef2aSThomas Huth                     goto illegal_insn;
4213fcf5ef2aSThomas Huth                 }
4214fcf5ef2aSThomas Huth             } else if (xop == 0x35) {   /* FPU Operations */
4215fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4216fcf5ef2aSThomas Huth                 int cond;
4217fcf5ef2aSThomas Huth #endif
4218fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4219fcf5ef2aSThomas Huth                     goto jmp_insn;
4220fcf5ef2aSThomas Huth                 }
4221fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
4222fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4223fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4224fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
4225fcf5ef2aSThomas Huth 
4226fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4227fcf5ef2aSThomas Huth #define FMOVR(sz)                                                  \
4228fcf5ef2aSThomas Huth                 do {                                               \
4229fcf5ef2aSThomas Huth                     DisasCompare cmp;                              \
4230fcf5ef2aSThomas Huth                     cond = GET_FIELD_SP(insn, 10, 12);             \
4231fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);                 \
4232fcf5ef2aSThomas Huth                     gen_compare_reg(&cmp, cond, cpu_src1);         \
4233fcf5ef2aSThomas Huth                     gen_fmov##sz(dc, &cmp, rd, rs2);               \
4234fcf5ef2aSThomas Huth                 } while (0)
4235fcf5ef2aSThomas Huth 
4236fcf5ef2aSThomas Huth                 if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */
4237fcf5ef2aSThomas Huth                     FMOVR(s);
4238fcf5ef2aSThomas Huth                     break;
4239fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
4240fcf5ef2aSThomas Huth                     FMOVR(d);
4241fcf5ef2aSThomas Huth                     break;
4242fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
4243fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4244fcf5ef2aSThomas Huth                     FMOVR(q);
4245fcf5ef2aSThomas Huth                     break;
4246fcf5ef2aSThomas Huth                 }
4247fcf5ef2aSThomas Huth #undef FMOVR
4248fcf5ef2aSThomas Huth #endif
4249fcf5ef2aSThomas Huth                 switch (xop) {
4250fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4251fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz)                                                 \
4252fcf5ef2aSThomas Huth                     do {                                                \
4253fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
4254fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
4255fcf5ef2aSThomas Huth                         gen_fcompare(&cmp, fcc, cond);                  \
4256fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
4257fcf5ef2aSThomas Huth                     } while (0)
4258fcf5ef2aSThomas Huth 
4259fcf5ef2aSThomas Huth                     case 0x001: /* V9 fmovscc %fcc0 */
4260fcf5ef2aSThomas Huth                         FMOVCC(0, s);
4261fcf5ef2aSThomas Huth                         break;
4262fcf5ef2aSThomas Huth                     case 0x002: /* V9 fmovdcc %fcc0 */
4263fcf5ef2aSThomas Huth                         FMOVCC(0, d);
4264fcf5ef2aSThomas Huth                         break;
4265fcf5ef2aSThomas Huth                     case 0x003: /* V9 fmovqcc %fcc0 */
4266fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4267fcf5ef2aSThomas Huth                         FMOVCC(0, q);
4268fcf5ef2aSThomas Huth                         break;
4269fcf5ef2aSThomas Huth                     case 0x041: /* V9 fmovscc %fcc1 */
4270fcf5ef2aSThomas Huth                         FMOVCC(1, s);
4271fcf5ef2aSThomas Huth                         break;
4272fcf5ef2aSThomas Huth                     case 0x042: /* V9 fmovdcc %fcc1 */
4273fcf5ef2aSThomas Huth                         FMOVCC(1, d);
4274fcf5ef2aSThomas Huth                         break;
4275fcf5ef2aSThomas Huth                     case 0x043: /* V9 fmovqcc %fcc1 */
4276fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4277fcf5ef2aSThomas Huth                         FMOVCC(1, q);
4278fcf5ef2aSThomas Huth                         break;
4279fcf5ef2aSThomas Huth                     case 0x081: /* V9 fmovscc %fcc2 */
4280fcf5ef2aSThomas Huth                         FMOVCC(2, s);
4281fcf5ef2aSThomas Huth                         break;
4282fcf5ef2aSThomas Huth                     case 0x082: /* V9 fmovdcc %fcc2 */
4283fcf5ef2aSThomas Huth                         FMOVCC(2, d);
4284fcf5ef2aSThomas Huth                         break;
4285fcf5ef2aSThomas Huth                     case 0x083: /* V9 fmovqcc %fcc2 */
4286fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4287fcf5ef2aSThomas Huth                         FMOVCC(2, q);
4288fcf5ef2aSThomas Huth                         break;
4289fcf5ef2aSThomas Huth                     case 0x0c1: /* V9 fmovscc %fcc3 */
4290fcf5ef2aSThomas Huth                         FMOVCC(3, s);
4291fcf5ef2aSThomas Huth                         break;
4292fcf5ef2aSThomas Huth                     case 0x0c2: /* V9 fmovdcc %fcc3 */
4293fcf5ef2aSThomas Huth                         FMOVCC(3, d);
4294fcf5ef2aSThomas Huth                         break;
4295fcf5ef2aSThomas Huth                     case 0x0c3: /* V9 fmovqcc %fcc3 */
4296fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4297fcf5ef2aSThomas Huth                         FMOVCC(3, q);
4298fcf5ef2aSThomas Huth                         break;
4299fcf5ef2aSThomas Huth #undef FMOVCC
4300fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz)                                                 \
4301fcf5ef2aSThomas Huth                     do {                                                \
4302fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
4303fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
4304fcf5ef2aSThomas Huth                         gen_compare(&cmp, xcc, cond, dc);               \
4305fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
4306fcf5ef2aSThomas Huth                     } while (0)
4307fcf5ef2aSThomas Huth 
4308fcf5ef2aSThomas Huth                     case 0x101: /* V9 fmovscc %icc */
4309fcf5ef2aSThomas Huth                         FMOVCC(0, s);
4310fcf5ef2aSThomas Huth                         break;
4311fcf5ef2aSThomas Huth                     case 0x102: /* V9 fmovdcc %icc */
4312fcf5ef2aSThomas Huth                         FMOVCC(0, d);
4313fcf5ef2aSThomas Huth                         break;
4314fcf5ef2aSThomas Huth                     case 0x103: /* V9 fmovqcc %icc */
4315fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4316fcf5ef2aSThomas Huth                         FMOVCC(0, q);
4317fcf5ef2aSThomas Huth                         break;
4318fcf5ef2aSThomas Huth                     case 0x181: /* V9 fmovscc %xcc */
4319fcf5ef2aSThomas Huth                         FMOVCC(1, s);
4320fcf5ef2aSThomas Huth                         break;
4321fcf5ef2aSThomas Huth                     case 0x182: /* V9 fmovdcc %xcc */
4322fcf5ef2aSThomas Huth                         FMOVCC(1, d);
4323fcf5ef2aSThomas Huth                         break;
4324fcf5ef2aSThomas Huth                     case 0x183: /* V9 fmovqcc %xcc */
4325fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4326fcf5ef2aSThomas Huth                         FMOVCC(1, q);
4327fcf5ef2aSThomas Huth                         break;
4328fcf5ef2aSThomas Huth #undef FMOVCC
4329fcf5ef2aSThomas Huth #endif
4330fcf5ef2aSThomas Huth                     case 0x51: /* fcmps, V9 %fcc */
4331fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
4332fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
4333fcf5ef2aSThomas Huth                         gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32);
4334fcf5ef2aSThomas Huth                         break;
4335fcf5ef2aSThomas Huth                     case 0x52: /* fcmpd, V9 %fcc */
4336fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4337fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4338fcf5ef2aSThomas Huth                         gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64);
4339fcf5ef2aSThomas Huth                         break;
4340fcf5ef2aSThomas Huth                     case 0x53: /* fcmpq, V9 %fcc */
4341fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4342fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
4343fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
4344fcf5ef2aSThomas Huth                         gen_op_fcmpq(rd & 3);
4345fcf5ef2aSThomas Huth                         break;
4346fcf5ef2aSThomas Huth                     case 0x55: /* fcmpes, V9 %fcc */
4347fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
4348fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
4349fcf5ef2aSThomas Huth                         gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32);
4350fcf5ef2aSThomas Huth                         break;
4351fcf5ef2aSThomas Huth                     case 0x56: /* fcmped, V9 %fcc */
4352fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4353fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4354fcf5ef2aSThomas Huth                         gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64);
4355fcf5ef2aSThomas Huth                         break;
4356fcf5ef2aSThomas Huth                     case 0x57: /* fcmpeq, V9 %fcc */
4357fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4358fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
4359fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
4360fcf5ef2aSThomas Huth                         gen_op_fcmpeq(rd & 3);
4361fcf5ef2aSThomas Huth                         break;
4362fcf5ef2aSThomas Huth                     default:
4363fcf5ef2aSThomas Huth                         goto illegal_insn;
4364fcf5ef2aSThomas Huth                 }
4365fcf5ef2aSThomas Huth             } else if (xop == 0x2) {
4366fcf5ef2aSThomas Huth                 TCGv dst = gen_dest_gpr(dc, rd);
4367fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4368fcf5ef2aSThomas Huth                 if (rs1 == 0) {
4369fcf5ef2aSThomas Huth                     /* clr/mov shortcut : or %g0, x, y -> mov x, y */
4370fcf5ef2aSThomas Huth                     if (IS_IMM) {       /* immediate */
4371fcf5ef2aSThomas Huth                         simm = GET_FIELDs(insn, 19, 31);
4372fcf5ef2aSThomas Huth                         tcg_gen_movi_tl(dst, simm);
4373fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, dst);
4374fcf5ef2aSThomas Huth                     } else {            /* register */
4375fcf5ef2aSThomas Huth                         rs2 = GET_FIELD(insn, 27, 31);
4376fcf5ef2aSThomas Huth                         if (rs2 == 0) {
4377fcf5ef2aSThomas Huth                             tcg_gen_movi_tl(dst, 0);
4378fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4379fcf5ef2aSThomas Huth                         } else {
4380fcf5ef2aSThomas Huth                             cpu_src2 = gen_load_gpr(dc, rs2);
4381fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, cpu_src2);
4382fcf5ef2aSThomas Huth                         }
4383fcf5ef2aSThomas Huth                     }
4384fcf5ef2aSThomas Huth                 } else {
4385fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
4386fcf5ef2aSThomas Huth                     if (IS_IMM) {       /* immediate */
4387fcf5ef2aSThomas Huth                         simm = GET_FIELDs(insn, 19, 31);
4388fcf5ef2aSThomas Huth                         tcg_gen_ori_tl(dst, cpu_src1, simm);
4389fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, dst);
4390fcf5ef2aSThomas Huth                     } else {            /* register */
4391fcf5ef2aSThomas Huth                         rs2 = GET_FIELD(insn, 27, 31);
4392fcf5ef2aSThomas Huth                         if (rs2 == 0) {
4393fcf5ef2aSThomas Huth                             /* mov shortcut:  or x, %g0, y -> mov x, y */
4394fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, cpu_src1);
4395fcf5ef2aSThomas Huth                         } else {
4396fcf5ef2aSThomas Huth                             cpu_src2 = gen_load_gpr(dc, rs2);
4397fcf5ef2aSThomas Huth                             tcg_gen_or_tl(dst, cpu_src1, cpu_src2);
4398fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4399fcf5ef2aSThomas Huth                         }
4400fcf5ef2aSThomas Huth                     }
4401fcf5ef2aSThomas Huth                 }
4402fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4403fcf5ef2aSThomas Huth             } else if (xop == 0x25) { /* sll, V9 sllx */
4404fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
4405fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
4406fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
4407fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4408fcf5ef2aSThomas Huth                         tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f);
4409fcf5ef2aSThomas Huth                     } else {
4410fcf5ef2aSThomas Huth                         tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f);
4411fcf5ef2aSThomas Huth                     }
4412fcf5ef2aSThomas Huth                 } else {                /* register */
4413fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
4414fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
441552123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
4416fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4417fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
4418fcf5ef2aSThomas Huth                     } else {
4419fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
4420fcf5ef2aSThomas Huth                     }
4421fcf5ef2aSThomas Huth                     tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0);
4422fcf5ef2aSThomas Huth                 }
4423fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
4424fcf5ef2aSThomas Huth             } else if (xop == 0x26) { /* srl, V9 srlx */
4425fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
4426fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
4427fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
4428fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4429fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f);
4430fcf5ef2aSThomas Huth                     } else {
4431fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
4432fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f);
4433fcf5ef2aSThomas Huth                     }
4434fcf5ef2aSThomas Huth                 } else {                /* register */
4435fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
4436fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
443752123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
4438fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4439fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
4440fcf5ef2aSThomas Huth                         tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0);
4441fcf5ef2aSThomas Huth                     } else {
4442fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
4443fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
4444fcf5ef2aSThomas Huth                         tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0);
4445fcf5ef2aSThomas Huth                     }
4446fcf5ef2aSThomas Huth                 }
4447fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
4448fcf5ef2aSThomas Huth             } else if (xop == 0x27) { /* sra, V9 srax */
4449fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
4450fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
4451fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
4452fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4453fcf5ef2aSThomas Huth                         tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f);
4454fcf5ef2aSThomas Huth                     } else {
4455fcf5ef2aSThomas Huth                         tcg_gen_ext32s_i64(cpu_dst, cpu_src1);
4456fcf5ef2aSThomas Huth                         tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f);
4457fcf5ef2aSThomas Huth                     }
4458fcf5ef2aSThomas Huth                 } else {                /* register */
4459fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
4460fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
446152123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
4462fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4463fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
4464fcf5ef2aSThomas Huth                         tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0);
4465fcf5ef2aSThomas Huth                     } else {
4466fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
4467fcf5ef2aSThomas Huth                         tcg_gen_ext32s_i64(cpu_dst, cpu_src1);
4468fcf5ef2aSThomas Huth                         tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0);
4469fcf5ef2aSThomas Huth                     }
4470fcf5ef2aSThomas Huth                 }
4471fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
4472fcf5ef2aSThomas Huth #endif
4473fcf5ef2aSThomas Huth             } else if (xop < 0x36) {
4474fcf5ef2aSThomas Huth                 if (xop < 0x20) {
4475fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
4476fcf5ef2aSThomas Huth                     cpu_src2 = get_src2(dc, insn);
4477fcf5ef2aSThomas Huth                     switch (xop & ~0x10) {
4478fcf5ef2aSThomas Huth                     case 0x0: /* add */
4479fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4480fcf5ef2aSThomas Huth                             gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2);
4481fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD);
4482fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_ADD;
4483fcf5ef2aSThomas Huth                         } else {
4484fcf5ef2aSThomas Huth                             tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
4485fcf5ef2aSThomas Huth                         }
4486fcf5ef2aSThomas Huth                         break;
4487fcf5ef2aSThomas Huth                     case 0x1: /* and */
4488fcf5ef2aSThomas Huth                         tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2);
4489fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4490fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4491fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4492fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4493fcf5ef2aSThomas Huth                         }
4494fcf5ef2aSThomas Huth                         break;
4495fcf5ef2aSThomas Huth                     case 0x2: /* or */
4496fcf5ef2aSThomas Huth                         tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2);
4497fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4498fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4499fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4500fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4501fcf5ef2aSThomas Huth                         }
4502fcf5ef2aSThomas Huth                         break;
4503fcf5ef2aSThomas Huth                     case 0x3: /* xor */
4504fcf5ef2aSThomas Huth                         tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2);
4505fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4506fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4507fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4508fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4509fcf5ef2aSThomas Huth                         }
4510fcf5ef2aSThomas Huth                         break;
4511fcf5ef2aSThomas Huth                     case 0x4: /* sub */
4512fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4513fcf5ef2aSThomas Huth                             gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2);
4514fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
4515fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_SUB;
4516fcf5ef2aSThomas Huth                         } else {
4517fcf5ef2aSThomas Huth                             tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2);
4518fcf5ef2aSThomas Huth                         }
4519fcf5ef2aSThomas Huth                         break;
4520fcf5ef2aSThomas Huth                     case 0x5: /* andn */
4521fcf5ef2aSThomas Huth                         tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2);
4522fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4523fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4524fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4525fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4526fcf5ef2aSThomas Huth                         }
4527fcf5ef2aSThomas Huth                         break;
4528fcf5ef2aSThomas Huth                     case 0x6: /* orn */
4529fcf5ef2aSThomas Huth                         tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2);
4530fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4531fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4532fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4533fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4534fcf5ef2aSThomas Huth                         }
4535fcf5ef2aSThomas Huth                         break;
4536fcf5ef2aSThomas Huth                     case 0x7: /* xorn */
4537fcf5ef2aSThomas Huth                         tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2);
4538fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4539fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4540fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4541fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4542fcf5ef2aSThomas Huth                         }
4543fcf5ef2aSThomas Huth                         break;
4544fcf5ef2aSThomas Huth                     case 0x8: /* addx, V9 addc */
4545fcf5ef2aSThomas Huth                         gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2,
4546fcf5ef2aSThomas Huth                                         (xop & 0x10));
4547fcf5ef2aSThomas Huth                         break;
4548fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4549fcf5ef2aSThomas Huth                     case 0x9: /* V9 mulx */
4550fcf5ef2aSThomas Huth                         tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2);
4551fcf5ef2aSThomas Huth                         break;
4552fcf5ef2aSThomas Huth #endif
4553fcf5ef2aSThomas Huth                     case 0xa: /* umul */
4554fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, MUL);
4555fcf5ef2aSThomas Huth                         gen_op_umul(cpu_dst, cpu_src1, cpu_src2);
4556fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4557fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4558fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4559fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4560fcf5ef2aSThomas Huth                         }
4561fcf5ef2aSThomas Huth                         break;
4562fcf5ef2aSThomas Huth                     case 0xb: /* smul */
4563fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, MUL);
4564fcf5ef2aSThomas Huth                         gen_op_smul(cpu_dst, cpu_src1, cpu_src2);
4565fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4566fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4567fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4568fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4569fcf5ef2aSThomas Huth                         }
4570fcf5ef2aSThomas Huth                         break;
4571fcf5ef2aSThomas Huth                     case 0xc: /* subx, V9 subc */
4572fcf5ef2aSThomas Huth                         gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2,
4573fcf5ef2aSThomas Huth                                         (xop & 0x10));
4574fcf5ef2aSThomas Huth                         break;
4575fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4576fcf5ef2aSThomas Huth                     case 0xd: /* V9 udivx */
4577ad75a51eSRichard Henderson                         gen_helper_udivx(cpu_dst, tcg_env, cpu_src1, cpu_src2);
4578fcf5ef2aSThomas Huth                         break;
4579fcf5ef2aSThomas Huth #endif
4580fcf5ef2aSThomas Huth                     case 0xe: /* udiv */
4581fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, DIV);
4582fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4583ad75a51eSRichard Henderson                             gen_helper_udiv_cc(cpu_dst, tcg_env, cpu_src1,
4584fcf5ef2aSThomas Huth                                                cpu_src2);
4585fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_DIV;
4586fcf5ef2aSThomas Huth                         } else {
4587ad75a51eSRichard Henderson                             gen_helper_udiv(cpu_dst, tcg_env, cpu_src1,
4588fcf5ef2aSThomas Huth                                             cpu_src2);
4589fcf5ef2aSThomas Huth                         }
4590fcf5ef2aSThomas Huth                         break;
4591fcf5ef2aSThomas Huth                     case 0xf: /* sdiv */
4592fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, DIV);
4593fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4594ad75a51eSRichard Henderson                             gen_helper_sdiv_cc(cpu_dst, tcg_env, cpu_src1,
4595fcf5ef2aSThomas Huth                                                cpu_src2);
4596fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_DIV;
4597fcf5ef2aSThomas Huth                         } else {
4598ad75a51eSRichard Henderson                             gen_helper_sdiv(cpu_dst, tcg_env, cpu_src1,
4599fcf5ef2aSThomas Huth                                             cpu_src2);
4600fcf5ef2aSThomas Huth                         }
4601fcf5ef2aSThomas Huth                         break;
4602fcf5ef2aSThomas Huth                     default:
4603fcf5ef2aSThomas Huth                         goto illegal_insn;
4604fcf5ef2aSThomas Huth                     }
4605fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4606fcf5ef2aSThomas Huth                 } else {
4607fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
4608fcf5ef2aSThomas Huth                     cpu_src2 = get_src2(dc, insn);
4609fcf5ef2aSThomas Huth                     switch (xop) {
4610fcf5ef2aSThomas Huth                     case 0x20: /* taddcc */
4611fcf5ef2aSThomas Huth                         gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2);
4612fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4613fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD);
4614fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TADD;
4615fcf5ef2aSThomas Huth                         break;
4616fcf5ef2aSThomas Huth                     case 0x21: /* tsubcc */
4617fcf5ef2aSThomas Huth                         gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2);
4618fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4619fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB);
4620fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TSUB;
4621fcf5ef2aSThomas Huth                         break;
4622fcf5ef2aSThomas Huth                     case 0x22: /* taddcctv */
4623ad75a51eSRichard Henderson                         gen_helper_taddcctv(cpu_dst, tcg_env,
4624fcf5ef2aSThomas Huth                                             cpu_src1, cpu_src2);
4625fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4626fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TADDTV;
4627fcf5ef2aSThomas Huth                         break;
4628fcf5ef2aSThomas Huth                     case 0x23: /* tsubcctv */
4629ad75a51eSRichard Henderson                         gen_helper_tsubcctv(cpu_dst, tcg_env,
4630fcf5ef2aSThomas Huth                                             cpu_src1, cpu_src2);
4631fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4632fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TSUBTV;
4633fcf5ef2aSThomas Huth                         break;
4634fcf5ef2aSThomas Huth                     case 0x24: /* mulscc */
4635fcf5ef2aSThomas Huth                         update_psr(dc);
4636fcf5ef2aSThomas Huth                         gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2);
4637fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4638fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD);
4639fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_ADD;
4640fcf5ef2aSThomas Huth                         break;
4641fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
4642fcf5ef2aSThomas Huth                     case 0x25:  /* sll */
4643fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4644fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4645fcf5ef2aSThomas Huth                             tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f);
4646fcf5ef2aSThomas Huth                         } else { /* register */
464752123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4648fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4649fcf5ef2aSThomas Huth                             tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0);
4650fcf5ef2aSThomas Huth                         }
4651fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4652fcf5ef2aSThomas Huth                         break;
4653fcf5ef2aSThomas Huth                     case 0x26:  /* srl */
4654fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4655fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4656fcf5ef2aSThomas Huth                             tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f);
4657fcf5ef2aSThomas Huth                         } else { /* register */
465852123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4659fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4660fcf5ef2aSThomas Huth                             tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0);
4661fcf5ef2aSThomas Huth                         }
4662fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4663fcf5ef2aSThomas Huth                         break;
4664fcf5ef2aSThomas Huth                     case 0x27:  /* sra */
4665fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4666fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4667fcf5ef2aSThomas Huth                             tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f);
4668fcf5ef2aSThomas Huth                         } else { /* register */
466952123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4670fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4671fcf5ef2aSThomas Huth                             tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0);
4672fcf5ef2aSThomas Huth                         }
4673fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4674fcf5ef2aSThomas Huth                         break;
4675fcf5ef2aSThomas Huth #endif
4676fcf5ef2aSThomas Huth                     case 0x30:
46770faef01bSRichard Henderson                         goto illegal_insn;  /* WRASR in decodetree */
46789422278eSRichard Henderson                     case 0x32:
46799422278eSRichard Henderson                         goto illegal_insn;  /* WRPR in decodetree */
4680fcf5ef2aSThomas Huth                     case 0x33: /* wrtbr, UA2005 wrhpr */
4681bb97f2f5SRichard Henderson                         goto illegal_insn;  /* WRTBR, WRHPR in decodetree */
4682fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4683fcf5ef2aSThomas Huth                     case 0x2c: /* V9 movcc */
4684fcf5ef2aSThomas Huth                         {
4685fcf5ef2aSThomas Huth                             int cc = GET_FIELD_SP(insn, 11, 12);
4686fcf5ef2aSThomas Huth                             int cond = GET_FIELD_SP(insn, 14, 17);
4687fcf5ef2aSThomas Huth                             DisasCompare cmp;
4688fcf5ef2aSThomas Huth                             TCGv dst;
4689fcf5ef2aSThomas Huth 
4690fcf5ef2aSThomas Huth                             if (insn & (1 << 18)) {
4691fcf5ef2aSThomas Huth                                 if (cc == 0) {
4692fcf5ef2aSThomas Huth                                     gen_compare(&cmp, 0, cond, dc);
4693fcf5ef2aSThomas Huth                                 } else if (cc == 2) {
4694fcf5ef2aSThomas Huth                                     gen_compare(&cmp, 1, cond, dc);
4695fcf5ef2aSThomas Huth                                 } else {
4696fcf5ef2aSThomas Huth                                     goto illegal_insn;
4697fcf5ef2aSThomas Huth                                 }
4698fcf5ef2aSThomas Huth                             } else {
4699fcf5ef2aSThomas Huth                                 gen_fcompare(&cmp, cc, cond);
4700fcf5ef2aSThomas Huth                             }
4701fcf5ef2aSThomas Huth 
4702fcf5ef2aSThomas Huth                             /* The get_src2 above loaded the normal 13-bit
4703fcf5ef2aSThomas Huth                                immediate field, not the 11-bit field we have
4704fcf5ef2aSThomas Huth                                in movcc.  But it did handle the reg case.  */
4705fcf5ef2aSThomas Huth                             if (IS_IMM) {
4706fcf5ef2aSThomas Huth                                 simm = GET_FIELD_SPs(insn, 0, 10);
4707fcf5ef2aSThomas Huth                                 tcg_gen_movi_tl(cpu_src2, simm);
4708fcf5ef2aSThomas Huth                             }
4709fcf5ef2aSThomas Huth 
4710fcf5ef2aSThomas Huth                             dst = gen_load_gpr(dc, rd);
4711fcf5ef2aSThomas Huth                             tcg_gen_movcond_tl(cmp.cond, dst,
4712fcf5ef2aSThomas Huth                                                cmp.c1, cmp.c2,
4713fcf5ef2aSThomas Huth                                                cpu_src2, dst);
4714fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4715fcf5ef2aSThomas Huth                             break;
4716fcf5ef2aSThomas Huth                         }
4717fcf5ef2aSThomas Huth                     case 0x2d: /* V9 sdivx */
4718ad75a51eSRichard Henderson                         gen_helper_sdivx(cpu_dst, tcg_env, cpu_src1, cpu_src2);
4719fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4720fcf5ef2aSThomas Huth                         break;
4721fcf5ef2aSThomas Huth                     case 0x2e: /* V9 popc */
472208da3180SRichard Henderson                         tcg_gen_ctpop_tl(cpu_dst, cpu_src2);
4723fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4724fcf5ef2aSThomas Huth                         break;
4725fcf5ef2aSThomas Huth                     case 0x2f: /* V9 movr */
4726fcf5ef2aSThomas Huth                         {
4727fcf5ef2aSThomas Huth                             int cond = GET_FIELD_SP(insn, 10, 12);
4728fcf5ef2aSThomas Huth                             DisasCompare cmp;
4729fcf5ef2aSThomas Huth                             TCGv dst;
4730fcf5ef2aSThomas Huth 
4731fcf5ef2aSThomas Huth                             gen_compare_reg(&cmp, cond, cpu_src1);
4732fcf5ef2aSThomas Huth 
4733fcf5ef2aSThomas Huth                             /* The get_src2 above loaded the normal 13-bit
4734fcf5ef2aSThomas Huth                                immediate field, not the 10-bit field we have
4735fcf5ef2aSThomas Huth                                in movr.  But it did handle the reg case.  */
4736fcf5ef2aSThomas Huth                             if (IS_IMM) {
4737fcf5ef2aSThomas Huth                                 simm = GET_FIELD_SPs(insn, 0, 9);
4738fcf5ef2aSThomas Huth                                 tcg_gen_movi_tl(cpu_src2, simm);
4739fcf5ef2aSThomas Huth                             }
4740fcf5ef2aSThomas Huth 
4741fcf5ef2aSThomas Huth                             dst = gen_load_gpr(dc, rd);
4742fcf5ef2aSThomas Huth                             tcg_gen_movcond_tl(cmp.cond, dst,
4743fcf5ef2aSThomas Huth                                                cmp.c1, cmp.c2,
4744fcf5ef2aSThomas Huth                                                cpu_src2, dst);
4745fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4746fcf5ef2aSThomas Huth                             break;
4747fcf5ef2aSThomas Huth                         }
4748fcf5ef2aSThomas Huth #endif
4749fcf5ef2aSThomas Huth                     default:
4750fcf5ef2aSThomas Huth                         goto illegal_insn;
4751fcf5ef2aSThomas Huth                     }
4752fcf5ef2aSThomas Huth                 }
4753fcf5ef2aSThomas Huth             } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */
4754fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4755fcf5ef2aSThomas Huth                 int opf = GET_FIELD_SP(insn, 5, 13);
4756fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4757fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4758fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4759fcf5ef2aSThomas Huth                     goto jmp_insn;
4760fcf5ef2aSThomas Huth                 }
4761fcf5ef2aSThomas Huth 
4762fcf5ef2aSThomas Huth                 switch (opf) {
4763fcf5ef2aSThomas Huth                 case 0x000: /* VIS I edge8cc */
4764fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4765fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4766fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4767fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0);
4768fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4769fcf5ef2aSThomas Huth                     break;
4770fcf5ef2aSThomas Huth                 case 0x001: /* VIS II edge8n */
4771fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4772fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4773fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4774fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0);
4775fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4776fcf5ef2aSThomas Huth                     break;
4777fcf5ef2aSThomas Huth                 case 0x002: /* VIS I edge8lcc */
4778fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4779fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4780fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4781fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1);
4782fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4783fcf5ef2aSThomas Huth                     break;
4784fcf5ef2aSThomas Huth                 case 0x003: /* VIS II edge8ln */
4785fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4786fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4787fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4788fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1);
4789fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4790fcf5ef2aSThomas Huth                     break;
4791fcf5ef2aSThomas Huth                 case 0x004: /* VIS I edge16cc */
4792fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4793fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4794fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4795fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0);
4796fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4797fcf5ef2aSThomas Huth                     break;
4798fcf5ef2aSThomas Huth                 case 0x005: /* VIS II edge16n */
4799fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4800fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4801fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4802fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0);
4803fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4804fcf5ef2aSThomas Huth                     break;
4805fcf5ef2aSThomas Huth                 case 0x006: /* VIS I edge16lcc */
4806fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4807fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4808fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4809fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1);
4810fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4811fcf5ef2aSThomas Huth                     break;
4812fcf5ef2aSThomas Huth                 case 0x007: /* VIS II edge16ln */
4813fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4814fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4815fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4816fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1);
4817fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4818fcf5ef2aSThomas Huth                     break;
4819fcf5ef2aSThomas Huth                 case 0x008: /* VIS I edge32cc */
4820fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4821fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4822fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4823fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0);
4824fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4825fcf5ef2aSThomas Huth                     break;
4826fcf5ef2aSThomas Huth                 case 0x009: /* VIS II edge32n */
4827fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4828fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4829fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4830fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0);
4831fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4832fcf5ef2aSThomas Huth                     break;
4833fcf5ef2aSThomas Huth                 case 0x00a: /* VIS I edge32lcc */
4834fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4835fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4836fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4837fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1);
4838fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4839fcf5ef2aSThomas Huth                     break;
4840fcf5ef2aSThomas Huth                 case 0x00b: /* VIS II edge32ln */
4841fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4842fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4843fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4844fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1);
4845fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4846fcf5ef2aSThomas Huth                     break;
4847fcf5ef2aSThomas Huth                 case 0x010: /* VIS I array8 */
4848fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4849fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4850fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4851fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4852fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4853fcf5ef2aSThomas Huth                     break;
4854fcf5ef2aSThomas Huth                 case 0x012: /* VIS I array16 */
4855fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4856fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4857fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4858fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4859fcf5ef2aSThomas Huth                     tcg_gen_shli_i64(cpu_dst, cpu_dst, 1);
4860fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4861fcf5ef2aSThomas Huth                     break;
4862fcf5ef2aSThomas Huth                 case 0x014: /* VIS I array32 */
4863fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4864fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4865fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4866fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4867fcf5ef2aSThomas Huth                     tcg_gen_shli_i64(cpu_dst, cpu_dst, 2);
4868fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4869fcf5ef2aSThomas Huth                     break;
4870fcf5ef2aSThomas Huth                 case 0x018: /* VIS I alignaddr */
4871fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4872fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4873fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4874fcf5ef2aSThomas Huth                     gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0);
4875fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4876fcf5ef2aSThomas Huth                     break;
4877fcf5ef2aSThomas Huth                 case 0x01a: /* VIS I alignaddrl */
4878fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4879fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4880fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4881fcf5ef2aSThomas Huth                     gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1);
4882fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4883fcf5ef2aSThomas Huth                     break;
4884fcf5ef2aSThomas Huth                 case 0x019: /* VIS II bmask */
4885fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4886fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4887fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4888fcf5ef2aSThomas Huth                     tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
4889fcf5ef2aSThomas Huth                     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32);
4890fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4891fcf5ef2aSThomas Huth                     break;
4892fcf5ef2aSThomas Huth                 case 0x020: /* VIS I fcmple16 */
4893fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4894fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4895fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4896fcf5ef2aSThomas Huth                     gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64);
4897fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4898fcf5ef2aSThomas Huth                     break;
4899fcf5ef2aSThomas Huth                 case 0x022: /* VIS I fcmpne16 */
4900fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4901fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4902fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4903fcf5ef2aSThomas Huth                     gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64);
4904fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4905fcf5ef2aSThomas Huth                     break;
4906fcf5ef2aSThomas Huth                 case 0x024: /* VIS I fcmple32 */
4907fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4908fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4909fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4910fcf5ef2aSThomas Huth                     gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64);
4911fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4912fcf5ef2aSThomas Huth                     break;
4913fcf5ef2aSThomas Huth                 case 0x026: /* VIS I fcmpne32 */
4914fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4915fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4916fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4917fcf5ef2aSThomas Huth                     gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64);
4918fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4919fcf5ef2aSThomas Huth                     break;
4920fcf5ef2aSThomas Huth                 case 0x028: /* VIS I fcmpgt16 */
4921fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4922fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4923fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4924fcf5ef2aSThomas Huth                     gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64);
4925fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4926fcf5ef2aSThomas Huth                     break;
4927fcf5ef2aSThomas Huth                 case 0x02a: /* VIS I fcmpeq16 */
4928fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4929fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4930fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4931fcf5ef2aSThomas Huth                     gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64);
4932fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4933fcf5ef2aSThomas Huth                     break;
4934fcf5ef2aSThomas Huth                 case 0x02c: /* VIS I fcmpgt32 */
4935fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4936fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4937fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4938fcf5ef2aSThomas Huth                     gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64);
4939fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4940fcf5ef2aSThomas Huth                     break;
4941fcf5ef2aSThomas Huth                 case 0x02e: /* VIS I fcmpeq32 */
4942fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4943fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4944fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4945fcf5ef2aSThomas Huth                     gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64);
4946fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4947fcf5ef2aSThomas Huth                     break;
4948fcf5ef2aSThomas Huth                 case 0x031: /* VIS I fmul8x16 */
4949fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4950fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16);
4951fcf5ef2aSThomas Huth                     break;
4952fcf5ef2aSThomas Huth                 case 0x033: /* VIS I fmul8x16au */
4953fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4954fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au);
4955fcf5ef2aSThomas Huth                     break;
4956fcf5ef2aSThomas Huth                 case 0x035: /* VIS I fmul8x16al */
4957fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4958fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al);
4959fcf5ef2aSThomas Huth                     break;
4960fcf5ef2aSThomas Huth                 case 0x036: /* VIS I fmul8sux16 */
4961fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4962fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16);
4963fcf5ef2aSThomas Huth                     break;
4964fcf5ef2aSThomas Huth                 case 0x037: /* VIS I fmul8ulx16 */
4965fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4966fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16);
4967fcf5ef2aSThomas Huth                     break;
4968fcf5ef2aSThomas Huth                 case 0x038: /* VIS I fmuld8sux16 */
4969fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4970fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16);
4971fcf5ef2aSThomas Huth                     break;
4972fcf5ef2aSThomas Huth                 case 0x039: /* VIS I fmuld8ulx16 */
4973fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4974fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16);
4975fcf5ef2aSThomas Huth                     break;
4976fcf5ef2aSThomas Huth                 case 0x03a: /* VIS I fpack32 */
4977fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4978fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32);
4979fcf5ef2aSThomas Huth                     break;
4980fcf5ef2aSThomas Huth                 case 0x03b: /* VIS I fpack16 */
4981fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4982fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4983fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
4984fcf5ef2aSThomas Huth                     gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64);
4985fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
4986fcf5ef2aSThomas Huth                     break;
4987fcf5ef2aSThomas Huth                 case 0x03d: /* VIS I fpackfix */
4988fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4989fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4990fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
4991fcf5ef2aSThomas Huth                     gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64);
4992fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
4993fcf5ef2aSThomas Huth                     break;
4994fcf5ef2aSThomas Huth                 case 0x03e: /* VIS I pdist */
4995fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4996fcf5ef2aSThomas Huth                     gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist);
4997fcf5ef2aSThomas Huth                     break;
4998fcf5ef2aSThomas Huth                 case 0x048: /* VIS I faligndata */
4999fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5000fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata);
5001fcf5ef2aSThomas Huth                     break;
5002fcf5ef2aSThomas Huth                 case 0x04b: /* VIS I fpmerge */
5003fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5004fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge);
5005fcf5ef2aSThomas Huth                     break;
5006fcf5ef2aSThomas Huth                 case 0x04c: /* VIS II bshuffle */
5007fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
5008fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle);
5009fcf5ef2aSThomas Huth                     break;
5010fcf5ef2aSThomas Huth                 case 0x04d: /* VIS I fexpand */
5011fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5012fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand);
5013fcf5ef2aSThomas Huth                     break;
5014fcf5ef2aSThomas Huth                 case 0x050: /* VIS I fpadd16 */
5015fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5016fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16);
5017fcf5ef2aSThomas Huth                     break;
5018fcf5ef2aSThomas Huth                 case 0x051: /* VIS I fpadd16s */
5019fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5020fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s);
5021fcf5ef2aSThomas Huth                     break;
5022fcf5ef2aSThomas Huth                 case 0x052: /* VIS I fpadd32 */
5023fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5024fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32);
5025fcf5ef2aSThomas Huth                     break;
5026fcf5ef2aSThomas Huth                 case 0x053: /* VIS I fpadd32s */
5027fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5028fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32);
5029fcf5ef2aSThomas Huth                     break;
5030fcf5ef2aSThomas Huth                 case 0x054: /* VIS I fpsub16 */
5031fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5032fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16);
5033fcf5ef2aSThomas Huth                     break;
5034fcf5ef2aSThomas Huth                 case 0x055: /* VIS I fpsub16s */
5035fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5036fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s);
5037fcf5ef2aSThomas Huth                     break;
5038fcf5ef2aSThomas Huth                 case 0x056: /* VIS I fpsub32 */
5039fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5040fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32);
5041fcf5ef2aSThomas Huth                     break;
5042fcf5ef2aSThomas Huth                 case 0x057: /* VIS I fpsub32s */
5043fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5044fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32);
5045fcf5ef2aSThomas Huth                     break;
5046fcf5ef2aSThomas Huth                 case 0x060: /* VIS I fzero */
5047fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5048fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5049fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, 0);
5050fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5051fcf5ef2aSThomas Huth                     break;
5052fcf5ef2aSThomas Huth                 case 0x061: /* VIS I fzeros */
5053fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5054fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5055fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, 0);
5056fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5057fcf5ef2aSThomas Huth                     break;
5058fcf5ef2aSThomas Huth                 case 0x062: /* VIS I fnor */
5059fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5060fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64);
5061fcf5ef2aSThomas Huth                     break;
5062fcf5ef2aSThomas Huth                 case 0x063: /* VIS I fnors */
5063fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5064fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32);
5065fcf5ef2aSThomas Huth                     break;
5066fcf5ef2aSThomas Huth                 case 0x064: /* VIS I fandnot2 */
5067fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5068fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64);
5069fcf5ef2aSThomas Huth                     break;
5070fcf5ef2aSThomas Huth                 case 0x065: /* VIS I fandnot2s */
5071fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5072fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32);
5073fcf5ef2aSThomas Huth                     break;
5074fcf5ef2aSThomas Huth                 case 0x066: /* VIS I fnot2 */
5075fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5076fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64);
5077fcf5ef2aSThomas Huth                     break;
5078fcf5ef2aSThomas Huth                 case 0x067: /* VIS I fnot2s */
5079fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5080fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32);
5081fcf5ef2aSThomas Huth                     break;
5082fcf5ef2aSThomas Huth                 case 0x068: /* VIS I fandnot1 */
5083fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5084fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64);
5085fcf5ef2aSThomas Huth                     break;
5086fcf5ef2aSThomas Huth                 case 0x069: /* VIS I fandnot1s */
5087fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5088fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32);
5089fcf5ef2aSThomas Huth                     break;
5090fcf5ef2aSThomas Huth                 case 0x06a: /* VIS I fnot1 */
5091fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5092fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64);
5093fcf5ef2aSThomas Huth                     break;
5094fcf5ef2aSThomas Huth                 case 0x06b: /* VIS I fnot1s */
5095fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5096fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32);
5097fcf5ef2aSThomas Huth                     break;
5098fcf5ef2aSThomas Huth                 case 0x06c: /* VIS I fxor */
5099fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5100fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64);
5101fcf5ef2aSThomas Huth                     break;
5102fcf5ef2aSThomas Huth                 case 0x06d: /* VIS I fxors */
5103fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5104fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32);
5105fcf5ef2aSThomas Huth                     break;
5106fcf5ef2aSThomas Huth                 case 0x06e: /* VIS I fnand */
5107fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5108fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64);
5109fcf5ef2aSThomas Huth                     break;
5110fcf5ef2aSThomas Huth                 case 0x06f: /* VIS I fnands */
5111fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5112fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32);
5113fcf5ef2aSThomas Huth                     break;
5114fcf5ef2aSThomas Huth                 case 0x070: /* VIS I fand */
5115fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5116fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64);
5117fcf5ef2aSThomas Huth                     break;
5118fcf5ef2aSThomas Huth                 case 0x071: /* VIS I fands */
5119fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5120fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32);
5121fcf5ef2aSThomas Huth                     break;
5122fcf5ef2aSThomas Huth                 case 0x072: /* VIS I fxnor */
5123fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5124fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64);
5125fcf5ef2aSThomas Huth                     break;
5126fcf5ef2aSThomas Huth                 case 0x073: /* VIS I fxnors */
5127fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5128fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32);
5129fcf5ef2aSThomas Huth                     break;
5130fcf5ef2aSThomas Huth                 case 0x074: /* VIS I fsrc1 */
5131fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5132fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5133fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
5134fcf5ef2aSThomas Huth                     break;
5135fcf5ef2aSThomas Huth                 case 0x075: /* VIS I fsrc1s */
5136fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5137fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs1);
5138fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
5139fcf5ef2aSThomas Huth                     break;
5140fcf5ef2aSThomas Huth                 case 0x076: /* VIS I fornot2 */
5141fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5142fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64);
5143fcf5ef2aSThomas Huth                     break;
5144fcf5ef2aSThomas Huth                 case 0x077: /* VIS I fornot2s */
5145fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5146fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32);
5147fcf5ef2aSThomas Huth                     break;
5148fcf5ef2aSThomas Huth                 case 0x078: /* VIS I fsrc2 */
5149fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5150fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5151fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
5152fcf5ef2aSThomas Huth                     break;
5153fcf5ef2aSThomas Huth                 case 0x079: /* VIS I fsrc2s */
5154fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5155fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs2);
5156fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
5157fcf5ef2aSThomas Huth                     break;
5158fcf5ef2aSThomas Huth                 case 0x07a: /* VIS I fornot1 */
5159fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5160fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64);
5161fcf5ef2aSThomas Huth                     break;
5162fcf5ef2aSThomas Huth                 case 0x07b: /* VIS I fornot1s */
5163fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5164fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32);
5165fcf5ef2aSThomas Huth                     break;
5166fcf5ef2aSThomas Huth                 case 0x07c: /* VIS I for */
5167fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5168fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64);
5169fcf5ef2aSThomas Huth                     break;
5170fcf5ef2aSThomas Huth                 case 0x07d: /* VIS I fors */
5171fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5172fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32);
5173fcf5ef2aSThomas Huth                     break;
5174fcf5ef2aSThomas Huth                 case 0x07e: /* VIS I fone */
5175fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5176fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5177fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, -1);
5178fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5179fcf5ef2aSThomas Huth                     break;
5180fcf5ef2aSThomas Huth                 case 0x07f: /* VIS I fones */
5181fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5182fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5183fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, -1);
5184fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5185fcf5ef2aSThomas Huth                     break;
5186fcf5ef2aSThomas Huth                 case 0x080: /* VIS I shutdown */
5187fcf5ef2aSThomas Huth                 case 0x081: /* VIS II siam */
5188fcf5ef2aSThomas Huth                     // XXX
5189fcf5ef2aSThomas Huth                     goto illegal_insn;
5190fcf5ef2aSThomas Huth                 default:
5191fcf5ef2aSThomas Huth                     goto illegal_insn;
5192fcf5ef2aSThomas Huth                 }
5193fcf5ef2aSThomas Huth #else
5194fcf5ef2aSThomas Huth                 goto ncp_insn;
5195fcf5ef2aSThomas Huth #endif
5196fcf5ef2aSThomas Huth             } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */
5197fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5198fcf5ef2aSThomas Huth                 goto illegal_insn;
5199fcf5ef2aSThomas Huth #else
5200fcf5ef2aSThomas Huth                 goto ncp_insn;
5201fcf5ef2aSThomas Huth #endif
5202fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5203fcf5ef2aSThomas Huth             } else if (xop == 0x39) { /* V9 return */
5204fcf5ef2aSThomas Huth                 save_state(dc);
5205fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
520652123f14SRichard Henderson                 cpu_tmp0 = tcg_temp_new();
5207fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
5208fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 19, 31);
5209fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm);
5210fcf5ef2aSThomas Huth                 } else {                /* register */
5211fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5212fcf5ef2aSThomas Huth                     if (rs2) {
5213fcf5ef2aSThomas Huth                         cpu_src2 = gen_load_gpr(dc, rs2);
5214fcf5ef2aSThomas Huth                         tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2);
5215fcf5ef2aSThomas Huth                     } else {
5216fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_tmp0, cpu_src1);
5217fcf5ef2aSThomas Huth                     }
5218fcf5ef2aSThomas Huth                 }
5219186e7890SRichard Henderson                 gen_check_align(dc, cpu_tmp0, 3);
5220ad75a51eSRichard Henderson                 gen_helper_restore(tcg_env);
5221fcf5ef2aSThomas Huth                 gen_mov_pc_npc(dc);
5222fcf5ef2aSThomas Huth                 tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5223553338dcSRichard Henderson                 dc->npc = DYNAMIC_PC_LOOKUP;
5224fcf5ef2aSThomas Huth                 goto jmp_insn;
5225fcf5ef2aSThomas Huth #endif
5226fcf5ef2aSThomas Huth             } else {
5227fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
522852123f14SRichard Henderson                 cpu_tmp0 = tcg_temp_new();
5229fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
5230fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 19, 31);
5231fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm);
5232fcf5ef2aSThomas Huth                 } else {                /* register */
5233fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5234fcf5ef2aSThomas Huth                     if (rs2) {
5235fcf5ef2aSThomas Huth                         cpu_src2 = gen_load_gpr(dc, rs2);
5236fcf5ef2aSThomas Huth                         tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2);
5237fcf5ef2aSThomas Huth                     } else {
5238fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_tmp0, cpu_src1);
5239fcf5ef2aSThomas Huth                     }
5240fcf5ef2aSThomas Huth                 }
5241fcf5ef2aSThomas Huth                 switch (xop) {
5242fcf5ef2aSThomas Huth                 case 0x38:      /* jmpl */
5243fcf5ef2aSThomas Huth                     {
5244186e7890SRichard Henderson                         gen_check_align(dc, cpu_tmp0, 3);
5245186e7890SRichard Henderson                         gen_store_gpr(dc, rd, tcg_constant_tl(dc->pc));
5246fcf5ef2aSThomas Huth                         gen_mov_pc_npc(dc);
5247fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_tmp0);
5248fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5249831543fcSRichard Henderson                         dc->npc = DYNAMIC_PC_LOOKUP;
5250fcf5ef2aSThomas Huth                     }
5251fcf5ef2aSThomas Huth                     goto jmp_insn;
5252fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
5253fcf5ef2aSThomas Huth                 case 0x39:      /* rett, V9 return */
5254fcf5ef2aSThomas Huth                     {
5255fcf5ef2aSThomas Huth                         if (!supervisor(dc))
5256fcf5ef2aSThomas Huth                             goto priv_insn;
5257186e7890SRichard Henderson                         gen_check_align(dc, cpu_tmp0, 3);
5258fcf5ef2aSThomas Huth                         gen_mov_pc_npc(dc);
5259fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5260fcf5ef2aSThomas Huth                         dc->npc = DYNAMIC_PC;
5261ad75a51eSRichard Henderson                         gen_helper_rett(tcg_env);
5262fcf5ef2aSThomas Huth                     }
5263fcf5ef2aSThomas Huth                     goto jmp_insn;
5264fcf5ef2aSThomas Huth #endif
5265fcf5ef2aSThomas Huth                 case 0x3b: /* flush */
5266fcf5ef2aSThomas Huth                     /* nop */
5267fcf5ef2aSThomas Huth                     break;
5268fcf5ef2aSThomas Huth                 case 0x3c:      /* save */
5269ad75a51eSRichard Henderson                     gen_helper_save(tcg_env);
5270fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_tmp0);
5271fcf5ef2aSThomas Huth                     break;
5272fcf5ef2aSThomas Huth                 case 0x3d:      /* restore */
5273ad75a51eSRichard Henderson                     gen_helper_restore(tcg_env);
5274fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_tmp0);
5275fcf5ef2aSThomas Huth                     break;
5276fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64)
5277fcf5ef2aSThomas Huth                 case 0x3e:      /* V9 done/retry */
5278fcf5ef2aSThomas Huth                     {
5279fcf5ef2aSThomas Huth                         switch (rd) {
5280fcf5ef2aSThomas Huth                         case 0:
5281fcf5ef2aSThomas Huth                             if (!supervisor(dc))
5282fcf5ef2aSThomas Huth                                 goto priv_insn;
5283fcf5ef2aSThomas Huth                             dc->npc = DYNAMIC_PC;
5284fcf5ef2aSThomas Huth                             dc->pc = DYNAMIC_PC;
5285dfd1b812SRichard Henderson                             translator_io_start(&dc->base);
5286ad75a51eSRichard Henderson                             gen_helper_done(tcg_env);
5287fcf5ef2aSThomas Huth                             goto jmp_insn;
5288fcf5ef2aSThomas Huth                         case 1:
5289fcf5ef2aSThomas Huth                             if (!supervisor(dc))
5290fcf5ef2aSThomas Huth                                 goto priv_insn;
5291fcf5ef2aSThomas Huth                             dc->npc = DYNAMIC_PC;
5292fcf5ef2aSThomas Huth                             dc->pc = DYNAMIC_PC;
5293dfd1b812SRichard Henderson                             translator_io_start(&dc->base);
5294ad75a51eSRichard Henderson                             gen_helper_retry(tcg_env);
5295fcf5ef2aSThomas Huth                             goto jmp_insn;
5296fcf5ef2aSThomas Huth                         default:
5297fcf5ef2aSThomas Huth                             goto illegal_insn;
5298fcf5ef2aSThomas Huth                         }
5299fcf5ef2aSThomas Huth                     }
5300fcf5ef2aSThomas Huth                     break;
5301fcf5ef2aSThomas Huth #endif
5302fcf5ef2aSThomas Huth                 default:
5303fcf5ef2aSThomas Huth                     goto illegal_insn;
5304fcf5ef2aSThomas Huth                 }
5305fcf5ef2aSThomas Huth             }
5306fcf5ef2aSThomas Huth             break;
5307fcf5ef2aSThomas Huth         }
5308fcf5ef2aSThomas Huth         break;
5309fcf5ef2aSThomas Huth     case 3:                     /* load/store instructions */
5310fcf5ef2aSThomas Huth         {
5311fcf5ef2aSThomas Huth             unsigned int xop = GET_FIELD(insn, 7, 12);
5312fcf5ef2aSThomas Huth             /* ??? gen_address_mask prevents us from using a source
5313fcf5ef2aSThomas Huth                register directly.  Always generate a temporary.  */
531452123f14SRichard Henderson             TCGv cpu_addr = tcg_temp_new();
5315fcf5ef2aSThomas Huth 
5316fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn));
5317fcf5ef2aSThomas Huth             if (xop == 0x3c || xop == 0x3e) {
5318fcf5ef2aSThomas Huth                 /* V9 casa/casxa : no offset */
5319fcf5ef2aSThomas Huth             } else if (IS_IMM) {     /* immediate */
5320fcf5ef2aSThomas Huth                 simm = GET_FIELDs(insn, 19, 31);
5321fcf5ef2aSThomas Huth                 if (simm != 0) {
5322fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, simm);
5323fcf5ef2aSThomas Huth                 }
5324fcf5ef2aSThomas Huth             } else {            /* register */
5325fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5326fcf5ef2aSThomas Huth                 if (rs2 != 0) {
5327fcf5ef2aSThomas Huth                     tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2));
5328fcf5ef2aSThomas Huth                 }
5329fcf5ef2aSThomas Huth             }
5330fcf5ef2aSThomas Huth             if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) ||
5331fcf5ef2aSThomas Huth                 (xop > 0x17 && xop <= 0x1d ) ||
5332fcf5ef2aSThomas Huth                 (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) {
5333fcf5ef2aSThomas Huth                 TCGv cpu_val = gen_dest_gpr(dc, rd);
5334fcf5ef2aSThomas Huth 
5335fcf5ef2aSThomas Huth                 switch (xop) {
5336fcf5ef2aSThomas Huth                 case 0x0:       /* ld, V9 lduw, load unsigned word */
5337fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
533808149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5339316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUL | MO_ALIGN);
5340fcf5ef2aSThomas Huth                     break;
5341fcf5ef2aSThomas Huth                 case 0x1:       /* ldub, load unsigned byte */
5342fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
534308149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
534408149118SRichard Henderson                                        dc->mem_idx, MO_UB);
5345fcf5ef2aSThomas Huth                     break;
5346fcf5ef2aSThomas Huth                 case 0x2:       /* lduh, load unsigned halfword */
5347fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
534808149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5349316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUW | MO_ALIGN);
5350fcf5ef2aSThomas Huth                     break;
5351fcf5ef2aSThomas Huth                 case 0x3:       /* ldd, load double word */
5352fcf5ef2aSThomas Huth                     if (rd & 1)
5353fcf5ef2aSThomas Huth                         goto illegal_insn;
5354fcf5ef2aSThomas Huth                     else {
5355fcf5ef2aSThomas Huth                         TCGv_i64 t64;
5356fcf5ef2aSThomas Huth 
5357fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5358fcf5ef2aSThomas Huth                         t64 = tcg_temp_new_i64();
535908149118SRichard Henderson                         tcg_gen_qemu_ld_i64(t64, cpu_addr,
5360316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5361fcf5ef2aSThomas Huth                         tcg_gen_trunc_i64_tl(cpu_val, t64);
5362fcf5ef2aSThomas Huth                         tcg_gen_ext32u_tl(cpu_val, cpu_val);
5363fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd + 1, cpu_val);
5364fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(t64, t64, 32);
5365fcf5ef2aSThomas Huth                         tcg_gen_trunc_i64_tl(cpu_val, t64);
5366fcf5ef2aSThomas Huth                         tcg_gen_ext32u_tl(cpu_val, cpu_val);
5367fcf5ef2aSThomas Huth                     }
5368fcf5ef2aSThomas Huth                     break;
5369fcf5ef2aSThomas Huth                 case 0x9:       /* ldsb, load signed byte */
5370fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
537108149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB);
5372fcf5ef2aSThomas Huth                     break;
5373fcf5ef2aSThomas Huth                 case 0xa:       /* ldsh, load signed halfword */
5374fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
537508149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5376316b6783SRichard Henderson                                        dc->mem_idx, MO_TESW | MO_ALIGN);
5377fcf5ef2aSThomas Huth                     break;
5378fcf5ef2aSThomas Huth                 case 0xd:       /* ldstub */
5379fcf5ef2aSThomas Huth                     gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx);
5380fcf5ef2aSThomas Huth                     break;
5381fcf5ef2aSThomas Huth                 case 0x0f:
5382fcf5ef2aSThomas Huth                     /* swap, swap register with memory. Also atomically */
5383fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rd);
5384fcf5ef2aSThomas Huth                     gen_swap(dc, cpu_val, cpu_src1, cpu_addr,
5385fcf5ef2aSThomas Huth                              dc->mem_idx, MO_TEUL);
5386fcf5ef2aSThomas Huth                     break;
5387fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5388fcf5ef2aSThomas Huth                 case 0x10:      /* lda, V9 lduwa, load word alternate */
5389fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL);
5390fcf5ef2aSThomas Huth                     break;
5391fcf5ef2aSThomas Huth                 case 0x11:      /* lduba, load unsigned byte alternate */
5392fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB);
5393fcf5ef2aSThomas Huth                     break;
5394fcf5ef2aSThomas Huth                 case 0x12:      /* lduha, load unsigned halfword alternate */
5395fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW);
5396fcf5ef2aSThomas Huth                     break;
5397fcf5ef2aSThomas Huth                 case 0x13:      /* ldda, load double word alternate */
5398fcf5ef2aSThomas Huth                     if (rd & 1) {
5399fcf5ef2aSThomas Huth                         goto illegal_insn;
5400fcf5ef2aSThomas Huth                     }
5401fcf5ef2aSThomas Huth                     gen_ldda_asi(dc, cpu_addr, insn, rd);
5402fcf5ef2aSThomas Huth                     goto skip_move;
5403fcf5ef2aSThomas Huth                 case 0x19:      /* ldsba, load signed byte alternate */
5404fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB);
5405fcf5ef2aSThomas Huth                     break;
5406fcf5ef2aSThomas Huth                 case 0x1a:      /* ldsha, load signed halfword alternate */
5407fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW);
5408fcf5ef2aSThomas Huth                     break;
5409fcf5ef2aSThomas Huth                 case 0x1d:      /* ldstuba -- XXX: should be atomically */
5410fcf5ef2aSThomas Huth                     gen_ldstub_asi(dc, cpu_val, cpu_addr, insn);
5411fcf5ef2aSThomas Huth                     break;
5412fcf5ef2aSThomas Huth                 case 0x1f:      /* swapa, swap reg with alt. memory. Also
5413fcf5ef2aSThomas Huth                                    atomically */
5414fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rd);
5415fcf5ef2aSThomas Huth                     gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn);
5416fcf5ef2aSThomas Huth                     break;
5417fcf5ef2aSThomas Huth 
5418fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5419fcf5ef2aSThomas Huth                 case 0x30: /* ldc */
5420fcf5ef2aSThomas Huth                 case 0x31: /* ldcsr */
5421fcf5ef2aSThomas Huth                 case 0x33: /* lddc */
5422fcf5ef2aSThomas Huth                     goto ncp_insn;
5423fcf5ef2aSThomas Huth #endif
5424fcf5ef2aSThomas Huth #endif
5425fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5426fcf5ef2aSThomas Huth                 case 0x08: /* V9 ldsw */
5427fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
542808149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5429316b6783SRichard Henderson                                        dc->mem_idx, MO_TESL | MO_ALIGN);
5430fcf5ef2aSThomas Huth                     break;
5431fcf5ef2aSThomas Huth                 case 0x0b: /* V9 ldx */
5432fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
543308149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5434316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUQ | MO_ALIGN);
5435fcf5ef2aSThomas Huth                     break;
5436fcf5ef2aSThomas Huth                 case 0x18: /* V9 ldswa */
5437fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL);
5438fcf5ef2aSThomas Huth                     break;
5439fcf5ef2aSThomas Huth                 case 0x1b: /* V9 ldxa */
5440fc313c64SFrédéric Pétrot                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ);
5441fcf5ef2aSThomas Huth                     break;
5442fcf5ef2aSThomas Huth                 case 0x2d: /* V9 prefetch, no effect */
5443fcf5ef2aSThomas Huth                     goto skip_move;
5444fcf5ef2aSThomas Huth                 case 0x30: /* V9 ldfa */
5445fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5446fcf5ef2aSThomas Huth                         goto jmp_insn;
5447fcf5ef2aSThomas Huth                     }
5448fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 4, rd);
5449fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, rd);
5450fcf5ef2aSThomas Huth                     goto skip_move;
5451fcf5ef2aSThomas Huth                 case 0x33: /* V9 lddfa */
5452fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5453fcf5ef2aSThomas Huth                         goto jmp_insn;
5454fcf5ef2aSThomas Huth                     }
5455fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd));
5456fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, DFPREG(rd));
5457fcf5ef2aSThomas Huth                     goto skip_move;
5458fcf5ef2aSThomas Huth                 case 0x3d: /* V9 prefetcha, no effect */
5459fcf5ef2aSThomas Huth                     goto skip_move;
5460fcf5ef2aSThomas Huth                 case 0x32: /* V9 ldqfa */
5461fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5462fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5463fcf5ef2aSThomas Huth                         goto jmp_insn;
5464fcf5ef2aSThomas Huth                     }
5465fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd));
5466fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, QFPREG(rd));
5467fcf5ef2aSThomas Huth                     goto skip_move;
5468fcf5ef2aSThomas Huth #endif
5469fcf5ef2aSThomas Huth                 default:
5470fcf5ef2aSThomas Huth                     goto illegal_insn;
5471fcf5ef2aSThomas Huth                 }
5472fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_val);
5473fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5474fcf5ef2aSThomas Huth             skip_move: ;
5475fcf5ef2aSThomas Huth #endif
5476fcf5ef2aSThomas Huth             } else if (xop >= 0x20 && xop < 0x24) {
5477fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5478fcf5ef2aSThomas Huth                     goto jmp_insn;
5479fcf5ef2aSThomas Huth                 }
5480fcf5ef2aSThomas Huth                 switch (xop) {
5481fcf5ef2aSThomas Huth                 case 0x20:      /* ldf, load fpreg */
5482fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5483fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5484fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr,
5485316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5486fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5487fcf5ef2aSThomas Huth                     break;
5488fcf5ef2aSThomas Huth                 case 0x21:      /* ldfsr, V9 ldxfsr */
5489fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5490fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5491fcf5ef2aSThomas Huth                     if (rd == 1) {
5492fcf5ef2aSThomas Huth                         TCGv_i64 t64 = tcg_temp_new_i64();
5493fcf5ef2aSThomas Huth                         tcg_gen_qemu_ld_i64(t64, cpu_addr,
5494316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5495ad75a51eSRichard Henderson                         gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64);
5496fcf5ef2aSThomas Huth                         break;
5497fcf5ef2aSThomas Huth                     }
5498fcf5ef2aSThomas Huth #endif
549936ab4623SRichard Henderson                     cpu_dst_32 = tcg_temp_new_i32();
5500fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr,
5501316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5502ad75a51eSRichard Henderson                     gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32);
5503fcf5ef2aSThomas Huth                     break;
5504fcf5ef2aSThomas Huth                 case 0x22:      /* ldqf, load quad fpreg */
5505fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5506fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5507fcf5ef2aSThomas Huth                     cpu_src1_64 = tcg_temp_new_i64();
5508fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx,
5509fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5510fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, 8);
5511fcf5ef2aSThomas Huth                     cpu_src2_64 = tcg_temp_new_i64();
5512fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx,
5513fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5514fcf5ef2aSThomas Huth                     gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64);
5515fcf5ef2aSThomas Huth                     break;
5516fcf5ef2aSThomas Huth                 case 0x23:      /* lddf, load double fpreg */
5517fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5518fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5519fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx,
5520fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5521fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5522fcf5ef2aSThomas Huth                     break;
5523fcf5ef2aSThomas Huth                 default:
5524fcf5ef2aSThomas Huth                     goto illegal_insn;
5525fcf5ef2aSThomas Huth                 }
5526fcf5ef2aSThomas Huth             } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) ||
5527fcf5ef2aSThomas Huth                        xop == 0xe || xop == 0x1e) {
5528fcf5ef2aSThomas Huth                 TCGv cpu_val = gen_load_gpr(dc, rd);
5529fcf5ef2aSThomas Huth 
5530fcf5ef2aSThomas Huth                 switch (xop) {
5531fcf5ef2aSThomas Huth                 case 0x4: /* st, store word */
5532fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
553308149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5534316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUL | MO_ALIGN);
5535fcf5ef2aSThomas Huth                     break;
5536fcf5ef2aSThomas Huth                 case 0x5: /* stb, store byte */
5537fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
553808149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB);
5539fcf5ef2aSThomas Huth                     break;
5540fcf5ef2aSThomas Huth                 case 0x6: /* sth, store halfword */
5541fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
554208149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5543316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUW | MO_ALIGN);
5544fcf5ef2aSThomas Huth                     break;
5545fcf5ef2aSThomas Huth                 case 0x7: /* std, store double word */
5546fcf5ef2aSThomas Huth                     if (rd & 1)
5547fcf5ef2aSThomas Huth                         goto illegal_insn;
5548fcf5ef2aSThomas Huth                     else {
5549fcf5ef2aSThomas Huth                         TCGv_i64 t64;
5550fcf5ef2aSThomas Huth                         TCGv lo;
5551fcf5ef2aSThomas Huth 
5552fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5553fcf5ef2aSThomas Huth                         lo = gen_load_gpr(dc, rd + 1);
5554fcf5ef2aSThomas Huth                         t64 = tcg_temp_new_i64();
5555fcf5ef2aSThomas Huth                         tcg_gen_concat_tl_i64(t64, lo, cpu_val);
555608149118SRichard Henderson                         tcg_gen_qemu_st_i64(t64, cpu_addr,
5557316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5558fcf5ef2aSThomas Huth                     }
5559fcf5ef2aSThomas Huth                     break;
5560fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5561fcf5ef2aSThomas Huth                 case 0x14: /* sta, V9 stwa, store word alternate */
5562fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL);
5563fcf5ef2aSThomas Huth                     break;
5564fcf5ef2aSThomas Huth                 case 0x15: /* stba, store byte alternate */
5565fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB);
5566fcf5ef2aSThomas Huth                     break;
5567fcf5ef2aSThomas Huth                 case 0x16: /* stha, store halfword alternate */
5568fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW);
5569fcf5ef2aSThomas Huth                     break;
5570fcf5ef2aSThomas Huth                 case 0x17: /* stda, store double word alternate */
5571fcf5ef2aSThomas Huth                     if (rd & 1) {
5572fcf5ef2aSThomas Huth                         goto illegal_insn;
5573fcf5ef2aSThomas Huth                     }
5574fcf5ef2aSThomas Huth                     gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd);
5575fcf5ef2aSThomas Huth                     break;
5576fcf5ef2aSThomas Huth #endif
5577fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5578fcf5ef2aSThomas Huth                 case 0x0e: /* V9 stx */
5579fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
558008149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5581316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUQ | MO_ALIGN);
5582fcf5ef2aSThomas Huth                     break;
5583fcf5ef2aSThomas Huth                 case 0x1e: /* V9 stxa */
5584fc313c64SFrédéric Pétrot                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ);
5585fcf5ef2aSThomas Huth                     break;
5586fcf5ef2aSThomas Huth #endif
5587fcf5ef2aSThomas Huth                 default:
5588fcf5ef2aSThomas Huth                     goto illegal_insn;
5589fcf5ef2aSThomas Huth                 }
5590fcf5ef2aSThomas Huth             } else if (xop > 0x23 && xop < 0x28) {
5591fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5592fcf5ef2aSThomas Huth                     goto jmp_insn;
5593fcf5ef2aSThomas Huth                 }
5594fcf5ef2aSThomas Huth                 switch (xop) {
5595fcf5ef2aSThomas Huth                 case 0x24: /* stf, store fpreg */
5596fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5597fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rd);
5598fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr,
5599316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5600fcf5ef2aSThomas Huth                     break;
5601fcf5ef2aSThomas Huth                 case 0x25: /* stfsr, V9 stxfsr */
5602fcf5ef2aSThomas Huth                     {
5603fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5604fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5605fcf5ef2aSThomas Huth                         if (rd == 1) {
560608149118SRichard Henderson                             tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr,
5607316b6783SRichard Henderson                                                dc->mem_idx, MO_TEUQ | MO_ALIGN);
5608fcf5ef2aSThomas Huth                             break;
5609fcf5ef2aSThomas Huth                         }
5610fcf5ef2aSThomas Huth #endif
561108149118SRichard Henderson                         tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr,
5612316b6783SRichard Henderson                                            dc->mem_idx, MO_TEUL | MO_ALIGN);
5613fcf5ef2aSThomas Huth                     }
5614fcf5ef2aSThomas Huth                     break;
5615fcf5ef2aSThomas Huth                 case 0x26:
5616fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5617fcf5ef2aSThomas Huth                     /* V9 stqf, store quad fpreg */
5618fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5619fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5620fcf5ef2aSThomas Huth                     /* ??? While stqf only requires 4-byte alignment, it is
5621fcf5ef2aSThomas Huth                        legal for the cpu to signal the unaligned exception.
5622fcf5ef2aSThomas Huth                        The OS trap handler is then required to fix it up.
5623fcf5ef2aSThomas Huth                        For qemu, this avoids having to probe the second page
5624fcf5ef2aSThomas Huth                        before performing the first write.  */
5625fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_Q0(dc, rd);
5626fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr,
5627fc313c64SFrédéric Pétrot                                         dc->mem_idx, MO_TEUQ | MO_ALIGN_16);
5628fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, 8);
5629fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_Q1(dc, rd);
5630fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr,
5631fc313c64SFrédéric Pétrot                                         dc->mem_idx, MO_TEUQ);
5632fcf5ef2aSThomas Huth                     break;
5633fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */
5634fcf5ef2aSThomas Huth                     /* stdfq, store floating point queue */
5635fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5636fcf5ef2aSThomas Huth                     goto illegal_insn;
5637fcf5ef2aSThomas Huth #else
5638fcf5ef2aSThomas Huth                     if (!supervisor(dc))
5639fcf5ef2aSThomas Huth                         goto priv_insn;
5640fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5641fcf5ef2aSThomas Huth                         goto jmp_insn;
5642fcf5ef2aSThomas Huth                     }
5643fcf5ef2aSThomas Huth                     goto nfq_insn;
5644fcf5ef2aSThomas Huth #endif
5645fcf5ef2aSThomas Huth #endif
5646fcf5ef2aSThomas Huth                 case 0x27: /* stdf, store double fpreg */
5647fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5648fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rd);
5649fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx,
5650fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5651fcf5ef2aSThomas Huth                     break;
5652fcf5ef2aSThomas Huth                 default:
5653fcf5ef2aSThomas Huth                     goto illegal_insn;
5654fcf5ef2aSThomas Huth                 }
5655fcf5ef2aSThomas Huth             } else if (xop > 0x33 && xop < 0x3f) {
5656fcf5ef2aSThomas Huth                 switch (xop) {
5657fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5658fcf5ef2aSThomas Huth                 case 0x34: /* V9 stfa */
5659fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5660fcf5ef2aSThomas Huth                         goto jmp_insn;
5661fcf5ef2aSThomas Huth                     }
5662fcf5ef2aSThomas Huth                     gen_stf_asi(dc, cpu_addr, insn, 4, rd);
5663fcf5ef2aSThomas Huth                     break;
5664fcf5ef2aSThomas Huth                 case 0x36: /* V9 stqfa */
5665fcf5ef2aSThomas Huth                     {
5666fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5667fcf5ef2aSThomas Huth                         if (gen_trap_ifnofpu(dc)) {
5668fcf5ef2aSThomas Huth                             goto jmp_insn;
5669fcf5ef2aSThomas Huth                         }
5670fcf5ef2aSThomas Huth                         gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd));
5671fcf5ef2aSThomas Huth                     }
5672fcf5ef2aSThomas Huth                     break;
5673fcf5ef2aSThomas Huth                 case 0x37: /* V9 stdfa */
5674fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5675fcf5ef2aSThomas Huth                         goto jmp_insn;
5676fcf5ef2aSThomas Huth                     }
5677fcf5ef2aSThomas Huth                     gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd));
5678fcf5ef2aSThomas Huth                     break;
5679fcf5ef2aSThomas Huth                 case 0x3e: /* V9 casxa */
5680fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5681fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5682fcf5ef2aSThomas Huth                     gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd);
5683fcf5ef2aSThomas Huth                     break;
5684fcf5ef2aSThomas Huth #else
5685fcf5ef2aSThomas Huth                 case 0x34: /* stc */
5686fcf5ef2aSThomas Huth                 case 0x35: /* stcsr */
5687fcf5ef2aSThomas Huth                 case 0x36: /* stdcq */
5688fcf5ef2aSThomas Huth                 case 0x37: /* stdc */
5689fcf5ef2aSThomas Huth                     goto ncp_insn;
5690fcf5ef2aSThomas Huth #endif
5691fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5692fcf5ef2aSThomas Huth                 case 0x3c: /* V9 or LEON3 casa */
5693fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5694fcf5ef2aSThomas Huth                     CHECK_IU_FEATURE(dc, CASA);
5695fcf5ef2aSThomas Huth #endif
5696fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5697fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5698fcf5ef2aSThomas Huth                     gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd);
5699fcf5ef2aSThomas Huth                     break;
5700fcf5ef2aSThomas Huth #endif
5701fcf5ef2aSThomas Huth                 default:
5702fcf5ef2aSThomas Huth                     goto illegal_insn;
5703fcf5ef2aSThomas Huth                 }
5704fcf5ef2aSThomas Huth             } else {
5705fcf5ef2aSThomas Huth                 goto illegal_insn;
5706fcf5ef2aSThomas Huth             }
5707fcf5ef2aSThomas Huth         }
5708fcf5ef2aSThomas Huth         break;
5709fcf5ef2aSThomas Huth     }
5710878cc677SRichard Henderson     advance_pc(dc);
5711fcf5ef2aSThomas Huth  jmp_insn:
5712a6ca81cbSRichard Henderson     return;
5713fcf5ef2aSThomas Huth  illegal_insn:
5714fcf5ef2aSThomas Huth     gen_exception(dc, TT_ILL_INSN);
5715a6ca81cbSRichard Henderson     return;
5716fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
5717fcf5ef2aSThomas Huth  priv_insn:
5718fcf5ef2aSThomas Huth     gen_exception(dc, TT_PRIV_INSN);
5719a6ca81cbSRichard Henderson     return;
5720fcf5ef2aSThomas Huth #endif
5721fcf5ef2aSThomas Huth  nfpu_insn:
5722fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
5723a6ca81cbSRichard Henderson     return;
5724fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
5725fcf5ef2aSThomas Huth  nfq_insn:
5726fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR);
5727a6ca81cbSRichard Henderson     return;
5728fcf5ef2aSThomas Huth #endif
5729fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5730fcf5ef2aSThomas Huth  ncp_insn:
5731fcf5ef2aSThomas Huth     gen_exception(dc, TT_NCP_INSN);
5732a6ca81cbSRichard Henderson     return;
5733fcf5ef2aSThomas Huth #endif
5734fcf5ef2aSThomas Huth }
5735fcf5ef2aSThomas Huth 
57366e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
5737fcf5ef2aSThomas Huth {
57386e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5739b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
57406e61bc94SEmilio G. Cota     int bound;
5741af00be49SEmilio G. Cota 
5742af00be49SEmilio G. Cota     dc->pc = dc->base.pc_first;
57436e61bc94SEmilio G. Cota     dc->npc = (target_ulong)dc->base.tb->cs_base;
5744fcf5ef2aSThomas Huth     dc->cc_op = CC_OP_DYNAMIC;
57456e61bc94SEmilio G. Cota     dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK;
5746576e1c4cSIgor Mammedov     dc->def = &env->def;
57476e61bc94SEmilio G. Cota     dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags);
57486e61bc94SEmilio G. Cota     dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags);
5749c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
57506e61bc94SEmilio G. Cota     dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0;
5751c9b459aaSArtyom Tarasenko #endif
5752fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5753fcf5ef2aSThomas Huth     dc->fprs_dirty = 0;
57546e61bc94SEmilio G. Cota     dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff;
5755c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
57566e61bc94SEmilio G. Cota     dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0;
5757c9b459aaSArtyom Tarasenko #endif
5758fcf5ef2aSThomas Huth #endif
57596e61bc94SEmilio G. Cota     /*
57606e61bc94SEmilio G. Cota      * if we reach a page boundary, we stop generation so that the
57616e61bc94SEmilio G. Cota      * PC of a TT_TFAULT exception is always in the right page
57626e61bc94SEmilio G. Cota      */
57636e61bc94SEmilio G. Cota     bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4;
57646e61bc94SEmilio G. Cota     dc->base.max_insns = MIN(dc->base.max_insns, bound);
5765af00be49SEmilio G. Cota }
5766fcf5ef2aSThomas Huth 
57676e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs)
57686e61bc94SEmilio G. Cota {
57696e61bc94SEmilio G. Cota }
57706e61bc94SEmilio G. Cota 
57716e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
57726e61bc94SEmilio G. Cota {
57736e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5774633c4283SRichard Henderson     target_ulong npc = dc->npc;
57756e61bc94SEmilio G. Cota 
5776633c4283SRichard Henderson     if (npc & 3) {
5777633c4283SRichard Henderson         switch (npc) {
5778633c4283SRichard Henderson         case JUMP_PC:
5779fcf5ef2aSThomas Huth             assert(dc->jump_pc[1] == dc->pc + 4);
5780633c4283SRichard Henderson             npc = dc->jump_pc[0] | JUMP_PC;
5781633c4283SRichard Henderson             break;
5782633c4283SRichard Henderson         case DYNAMIC_PC:
5783633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
5784633c4283SRichard Henderson             npc = DYNAMIC_PC;
5785633c4283SRichard Henderson             break;
5786633c4283SRichard Henderson         default:
5787633c4283SRichard Henderson             g_assert_not_reached();
5788fcf5ef2aSThomas Huth         }
57896e61bc94SEmilio G. Cota     }
5790633c4283SRichard Henderson     tcg_gen_insn_start(dc->pc, npc);
5791633c4283SRichard Henderson }
5792fcf5ef2aSThomas Huth 
57936e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
57946e61bc94SEmilio G. Cota {
57956e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5796b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
57976e61bc94SEmilio G. Cota     unsigned int insn;
5798fcf5ef2aSThomas Huth 
57994e116893SIlya Leoshkevich     insn = translator_ldl(env, &dc->base, dc->pc);
5800af00be49SEmilio G. Cota     dc->base.pc_next += 4;
5801878cc677SRichard Henderson 
5802878cc677SRichard Henderson     if (!decode(dc, insn)) {
5803878cc677SRichard Henderson         disas_sparc_legacy(dc, insn);
5804878cc677SRichard Henderson     }
5805fcf5ef2aSThomas Huth 
5806af00be49SEmilio G. Cota     if (dc->base.is_jmp == DISAS_NORETURN) {
58076e61bc94SEmilio G. Cota         return;
5808c5e6ccdfSEmilio G. Cota     }
5809af00be49SEmilio G. Cota     if (dc->pc != dc->base.pc_next) {
58106e61bc94SEmilio G. Cota         dc->base.is_jmp = DISAS_TOO_MANY;
5811af00be49SEmilio G. Cota     }
58126e61bc94SEmilio G. Cota }
5813fcf5ef2aSThomas Huth 
58146e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
58156e61bc94SEmilio G. Cota {
58166e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5817186e7890SRichard Henderson     DisasDelayException *e, *e_next;
5818633c4283SRichard Henderson     bool may_lookup;
58196e61bc94SEmilio G. Cota 
582046bb0137SMark Cave-Ayland     switch (dc->base.is_jmp) {
582146bb0137SMark Cave-Ayland     case DISAS_NEXT:
582246bb0137SMark Cave-Ayland     case DISAS_TOO_MANY:
5823633c4283SRichard Henderson         if (((dc->pc | dc->npc) & 3) == 0) {
5824fcf5ef2aSThomas Huth             /* static PC and NPC: we can use direct chaining */
5825fcf5ef2aSThomas Huth             gen_goto_tb(dc, 0, dc->pc, dc->npc);
5826633c4283SRichard Henderson             break;
5827fcf5ef2aSThomas Huth         }
5828633c4283SRichard Henderson 
5829930f1865SRichard Henderson         may_lookup = true;
5830633c4283SRichard Henderson         if (dc->pc & 3) {
5831633c4283SRichard Henderson             switch (dc->pc) {
5832633c4283SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5833633c4283SRichard Henderson                 break;
5834633c4283SRichard Henderson             case DYNAMIC_PC:
5835633c4283SRichard Henderson                 may_lookup = false;
5836633c4283SRichard Henderson                 break;
5837633c4283SRichard Henderson             default:
5838633c4283SRichard Henderson                 g_assert_not_reached();
5839633c4283SRichard Henderson             }
5840633c4283SRichard Henderson         } else {
5841633c4283SRichard Henderson             tcg_gen_movi_tl(cpu_pc, dc->pc);
5842633c4283SRichard Henderson         }
5843633c4283SRichard Henderson 
5844930f1865SRichard Henderson         if (dc->npc & 3) {
5845930f1865SRichard Henderson             switch (dc->npc) {
5846930f1865SRichard Henderson             case JUMP_PC:
5847930f1865SRichard Henderson                 gen_generic_branch(dc);
5848930f1865SRichard Henderson                 break;
5849930f1865SRichard Henderson             case DYNAMIC_PC:
5850930f1865SRichard Henderson                 may_lookup = false;
5851930f1865SRichard Henderson                 break;
5852930f1865SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5853930f1865SRichard Henderson                 break;
5854930f1865SRichard Henderson             default:
5855930f1865SRichard Henderson                 g_assert_not_reached();
5856930f1865SRichard Henderson             }
5857930f1865SRichard Henderson         } else {
5858930f1865SRichard Henderson             tcg_gen_movi_tl(cpu_npc, dc->npc);
5859930f1865SRichard Henderson         }
5860633c4283SRichard Henderson         if (may_lookup) {
5861633c4283SRichard Henderson             tcg_gen_lookup_and_goto_ptr();
5862633c4283SRichard Henderson         } else {
586307ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
5864fcf5ef2aSThomas Huth         }
586546bb0137SMark Cave-Ayland         break;
586646bb0137SMark Cave-Ayland 
586746bb0137SMark Cave-Ayland     case DISAS_NORETURN:
586846bb0137SMark Cave-Ayland        break;
586946bb0137SMark Cave-Ayland 
587046bb0137SMark Cave-Ayland     case DISAS_EXIT:
587146bb0137SMark Cave-Ayland         /* Exit TB */
587246bb0137SMark Cave-Ayland         save_state(dc);
587346bb0137SMark Cave-Ayland         tcg_gen_exit_tb(NULL, 0);
587446bb0137SMark Cave-Ayland         break;
587546bb0137SMark Cave-Ayland 
587646bb0137SMark Cave-Ayland     default:
587746bb0137SMark Cave-Ayland         g_assert_not_reached();
5878fcf5ef2aSThomas Huth     }
5879186e7890SRichard Henderson 
5880186e7890SRichard Henderson     for (e = dc->delay_excp_list; e ; e = e_next) {
5881186e7890SRichard Henderson         gen_set_label(e->lab);
5882186e7890SRichard Henderson 
5883186e7890SRichard Henderson         tcg_gen_movi_tl(cpu_pc, e->pc);
5884186e7890SRichard Henderson         if (e->npc % 4 == 0) {
5885186e7890SRichard Henderson             tcg_gen_movi_tl(cpu_npc, e->npc);
5886186e7890SRichard Henderson         }
5887186e7890SRichard Henderson         gen_helper_raise_exception(tcg_env, e->excp);
5888186e7890SRichard Henderson 
5889186e7890SRichard Henderson         e_next = e->next;
5890186e7890SRichard Henderson         g_free(e);
5891186e7890SRichard Henderson     }
5892fcf5ef2aSThomas Huth }
58936e61bc94SEmilio G. Cota 
58948eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase,
58958eb806a7SRichard Henderson                                CPUState *cpu, FILE *logfile)
58966e61bc94SEmilio G. Cota {
58978eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
58988eb806a7SRichard Henderson     target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size);
58996e61bc94SEmilio G. Cota }
59006e61bc94SEmilio G. Cota 
59016e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = {
59026e61bc94SEmilio G. Cota     .init_disas_context = sparc_tr_init_disas_context,
59036e61bc94SEmilio G. Cota     .tb_start           = sparc_tr_tb_start,
59046e61bc94SEmilio G. Cota     .insn_start         = sparc_tr_insn_start,
59056e61bc94SEmilio G. Cota     .translate_insn     = sparc_tr_translate_insn,
59066e61bc94SEmilio G. Cota     .tb_stop            = sparc_tr_tb_stop,
59076e61bc94SEmilio G. Cota     .disas_log          = sparc_tr_disas_log,
59086e61bc94SEmilio G. Cota };
59096e61bc94SEmilio G. Cota 
5910597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
5911306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
59126e61bc94SEmilio G. Cota {
59136e61bc94SEmilio G. Cota     DisasContext dc = {};
59146e61bc94SEmilio G. Cota 
5915306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base);
5916fcf5ef2aSThomas Huth }
5917fcf5ef2aSThomas Huth 
591855c3ceefSRichard Henderson void sparc_tcg_init(void)
5919fcf5ef2aSThomas Huth {
5920fcf5ef2aSThomas Huth     static const char gregnames[32][4] = {
5921fcf5ef2aSThomas Huth         "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
5922fcf5ef2aSThomas Huth         "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7",
5923fcf5ef2aSThomas Huth         "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
5924fcf5ef2aSThomas Huth         "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7",
5925fcf5ef2aSThomas Huth     };
5926fcf5ef2aSThomas Huth     static const char fregnames[32][4] = {
5927fcf5ef2aSThomas Huth         "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14",
5928fcf5ef2aSThomas Huth         "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30",
5929fcf5ef2aSThomas Huth         "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
5930fcf5ef2aSThomas Huth         "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
5931fcf5ef2aSThomas Huth     };
5932fcf5ef2aSThomas Huth 
5933fcf5ef2aSThomas Huth     static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = {
5934fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5935fcf5ef2aSThomas Huth         { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" },
5936fcf5ef2aSThomas Huth         { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" },
5937fcf5ef2aSThomas Huth #endif
5938fcf5ef2aSThomas Huth         { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" },
5939fcf5ef2aSThomas Huth         { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" },
5940fcf5ef2aSThomas Huth     };
5941fcf5ef2aSThomas Huth 
5942fcf5ef2aSThomas Huth     static const struct { TCGv *ptr; int off; const char *name; } rtl[] = {
5943fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5944fcf5ef2aSThomas Huth         { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" },
5945fcf5ef2aSThomas Huth         { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" },
5946fcf5ef2aSThomas Huth         { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" },
5947fcf5ef2aSThomas Huth         { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" },
5948fcf5ef2aSThomas Huth         { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" },
5949fcf5ef2aSThomas Huth         { &cpu_ver, offsetof(CPUSPARCState, version), "ver" },
5950fcf5ef2aSThomas Huth #endif
5951fcf5ef2aSThomas Huth         { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" },
5952fcf5ef2aSThomas Huth         { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" },
5953fcf5ef2aSThomas Huth         { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" },
5954fcf5ef2aSThomas Huth         { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" },
5955fcf5ef2aSThomas Huth         { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" },
5956fcf5ef2aSThomas Huth         { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" },
5957fcf5ef2aSThomas Huth         { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" },
5958fcf5ef2aSThomas Huth         { &cpu_y, offsetof(CPUSPARCState, y), "y" },
5959fcf5ef2aSThomas Huth         { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" },
5960fcf5ef2aSThomas Huth     };
5961fcf5ef2aSThomas Huth 
5962fcf5ef2aSThomas Huth     unsigned int i;
5963fcf5ef2aSThomas Huth 
5964ad75a51eSRichard Henderson     cpu_regwptr = tcg_global_mem_new_ptr(tcg_env,
5965fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, regwptr),
5966fcf5ef2aSThomas Huth                                          "regwptr");
5967fcf5ef2aSThomas Huth 
5968fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(r32); ++i) {
5969ad75a51eSRichard Henderson         *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name);
5970fcf5ef2aSThomas Huth     }
5971fcf5ef2aSThomas Huth 
5972fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(rtl); ++i) {
5973ad75a51eSRichard Henderson         *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name);
5974fcf5ef2aSThomas Huth     }
5975fcf5ef2aSThomas Huth 
5976f764718dSRichard Henderson     cpu_regs[0] = NULL;
5977fcf5ef2aSThomas Huth     for (i = 1; i < 8; ++i) {
5978ad75a51eSRichard Henderson         cpu_regs[i] = tcg_global_mem_new(tcg_env,
5979fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, gregs[i]),
5980fcf5ef2aSThomas Huth                                          gregnames[i]);
5981fcf5ef2aSThomas Huth     }
5982fcf5ef2aSThomas Huth 
5983fcf5ef2aSThomas Huth     for (i = 8; i < 32; ++i) {
5984fcf5ef2aSThomas Huth         cpu_regs[i] = tcg_global_mem_new(cpu_regwptr,
5985fcf5ef2aSThomas Huth                                          (i - 8) * sizeof(target_ulong),
5986fcf5ef2aSThomas Huth                                          gregnames[i]);
5987fcf5ef2aSThomas Huth     }
5988fcf5ef2aSThomas Huth 
5989fcf5ef2aSThomas Huth     for (i = 0; i < TARGET_DPREGS; i++) {
5990ad75a51eSRichard Henderson         cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env,
5991fcf5ef2aSThomas Huth                                             offsetof(CPUSPARCState, fpr[i]),
5992fcf5ef2aSThomas Huth                                             fregnames[i]);
5993fcf5ef2aSThomas Huth     }
5994fcf5ef2aSThomas Huth }
5995fcf5ef2aSThomas Huth 
5996f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs,
5997f36aaa53SRichard Henderson                                 const TranslationBlock *tb,
5998f36aaa53SRichard Henderson                                 const uint64_t *data)
5999fcf5ef2aSThomas Huth {
6000f36aaa53SRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
6001f36aaa53SRichard Henderson     CPUSPARCState *env = &cpu->env;
6002fcf5ef2aSThomas Huth     target_ulong pc = data[0];
6003fcf5ef2aSThomas Huth     target_ulong npc = data[1];
6004fcf5ef2aSThomas Huth 
6005fcf5ef2aSThomas Huth     env->pc = pc;
6006fcf5ef2aSThomas Huth     if (npc == DYNAMIC_PC) {
6007fcf5ef2aSThomas Huth         /* dynamic NPC: already stored */
6008fcf5ef2aSThomas Huth     } else if (npc & JUMP_PC) {
6009fcf5ef2aSThomas Huth         /* jump PC: use 'cond' and the jump targets of the translation */
6010fcf5ef2aSThomas Huth         if (env->cond) {
6011fcf5ef2aSThomas Huth             env->npc = npc & ~3;
6012fcf5ef2aSThomas Huth         } else {
6013fcf5ef2aSThomas Huth             env->npc = pc + 4;
6014fcf5ef2aSThomas Huth         }
6015fcf5ef2aSThomas Huth     } else {
6016fcf5ef2aSThomas Huth         env->npc = npc;
6017fcf5ef2aSThomas Huth     }
6018fcf5ef2aSThomas Huth }
6019