1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 29fcf5ef2aSThomas Huth 30fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 31fcf5ef2aSThomas Huth 32c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 33fcf5ef2aSThomas Huth #include "exec/log.h" 34fcf5ef2aSThomas Huth #include "asi.h" 35fcf5ef2aSThomas Huth 36fcf5ef2aSThomas Huth 37fcf5ef2aSThomas Huth #define DEBUG_DISAS 38fcf5ef2aSThomas Huth 39fcf5ef2aSThomas Huth #define DYNAMIC_PC 1 /* dynamic pc value */ 40fcf5ef2aSThomas Huth #define JUMP_PC 2 /* dynamic pc value which takes only two values 41fcf5ef2aSThomas Huth according to jump_pc[T2] */ 42fcf5ef2aSThomas Huth 4346bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 4446bb0137SMark Cave-Ayland 45fcf5ef2aSThomas Huth /* global register indexes */ 46fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 47fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 48fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 49fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 50fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 51fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 52fcf5ef2aSThomas Huth static TCGv cpu_y; 53fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 54fcf5ef2aSThomas Huth static TCGv cpu_tbr; 55fcf5ef2aSThomas Huth #endif 56fcf5ef2aSThomas Huth static TCGv cpu_cond; 57fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 58fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 59fcf5ef2aSThomas Huth static TCGv cpu_gsr; 60fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr; 61fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver; 62fcf5ef2aSThomas Huth #else 63fcf5ef2aSThomas Huth static TCGv cpu_wim; 64fcf5ef2aSThomas Huth #endif 65fcf5ef2aSThomas Huth /* Floating point registers */ 66fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 67fcf5ef2aSThomas Huth 68fcf5ef2aSThomas Huth #include "exec/gen-icount.h" 69fcf5ef2aSThomas Huth 70fcf5ef2aSThomas Huth typedef struct DisasContext { 71af00be49SEmilio G. Cota DisasContextBase base; 72fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 73fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 74fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 75fcf5ef2aSThomas Huth int mem_idx; 76c9b459aaSArtyom Tarasenko bool fpu_enabled; 77c9b459aaSArtyom Tarasenko bool address_mask_32bit; 78c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 79c9b459aaSArtyom Tarasenko bool supervisor; 80c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 81c9b459aaSArtyom Tarasenko bool hypervisor; 82c9b459aaSArtyom Tarasenko #endif 83c9b459aaSArtyom Tarasenko #endif 84c9b459aaSArtyom Tarasenko 85fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 86fcf5ef2aSThomas Huth sparc_def_t *def; 87fcf5ef2aSThomas Huth TCGv_i32 t32[3]; 88fcf5ef2aSThomas Huth TCGv ttl[5]; 89fcf5ef2aSThomas Huth int n_t32; 90fcf5ef2aSThomas Huth int n_ttl; 91fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 92fcf5ef2aSThomas Huth int fprs_dirty; 93fcf5ef2aSThomas Huth int asi; 94fcf5ef2aSThomas Huth #endif 95fcf5ef2aSThomas Huth } DisasContext; 96fcf5ef2aSThomas Huth 97fcf5ef2aSThomas Huth typedef struct { 98fcf5ef2aSThomas Huth TCGCond cond; 99fcf5ef2aSThomas Huth bool is_bool; 100fcf5ef2aSThomas Huth bool g1, g2; 101fcf5ef2aSThomas Huth TCGv c1, c2; 102fcf5ef2aSThomas Huth } DisasCompare; 103fcf5ef2aSThomas Huth 104fcf5ef2aSThomas Huth // This function uses non-native bit order 105fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 106fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 107fcf5ef2aSThomas Huth 108fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 109fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 110fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 113fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 114fcf5ef2aSThomas Huth 115fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 116fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 117fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 118fcf5ef2aSThomas Huth #else 119fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 120fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 121fcf5ef2aSThomas Huth #endif 122fcf5ef2aSThomas Huth 123fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 124fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 125fcf5ef2aSThomas Huth 126fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 127fcf5ef2aSThomas Huth { 128fcf5ef2aSThomas Huth len = 32 - len; 129fcf5ef2aSThomas Huth return (x << len) >> len; 130fcf5ef2aSThomas Huth } 131fcf5ef2aSThomas Huth 132fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 133fcf5ef2aSThomas Huth 134fcf5ef2aSThomas Huth static inline TCGv_i32 get_temp_i32(DisasContext *dc) 135fcf5ef2aSThomas Huth { 136fcf5ef2aSThomas Huth TCGv_i32 t; 137fcf5ef2aSThomas Huth assert(dc->n_t32 < ARRAY_SIZE(dc->t32)); 138fcf5ef2aSThomas Huth dc->t32[dc->n_t32++] = t = tcg_temp_new_i32(); 139fcf5ef2aSThomas Huth return t; 140fcf5ef2aSThomas Huth } 141fcf5ef2aSThomas Huth 142fcf5ef2aSThomas Huth static inline TCGv get_temp_tl(DisasContext *dc) 143fcf5ef2aSThomas Huth { 144fcf5ef2aSThomas Huth TCGv t; 145fcf5ef2aSThomas Huth assert(dc->n_ttl < ARRAY_SIZE(dc->ttl)); 146fcf5ef2aSThomas Huth dc->ttl[dc->n_ttl++] = t = tcg_temp_new(); 147fcf5ef2aSThomas Huth return t; 148fcf5ef2aSThomas Huth } 149fcf5ef2aSThomas Huth 150fcf5ef2aSThomas Huth static inline void gen_update_fprs_dirty(DisasContext *dc, int rd) 151fcf5ef2aSThomas Huth { 152fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 153fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 154fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 155fcf5ef2aSThomas Huth we can avoid setting it again. */ 156fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 157fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 158fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 159fcf5ef2aSThomas Huth } 160fcf5ef2aSThomas Huth #endif 161fcf5ef2aSThomas Huth } 162fcf5ef2aSThomas Huth 163fcf5ef2aSThomas Huth /* floating point registers moves */ 164fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 165fcf5ef2aSThomas Huth { 166fcf5ef2aSThomas Huth #if TCG_TARGET_REG_BITS == 32 167fcf5ef2aSThomas Huth if (src & 1) { 168fcf5ef2aSThomas Huth return TCGV_LOW(cpu_fpr[src / 2]); 169fcf5ef2aSThomas Huth } else { 170fcf5ef2aSThomas Huth return TCGV_HIGH(cpu_fpr[src / 2]); 171fcf5ef2aSThomas Huth } 172fcf5ef2aSThomas Huth #else 173fcf5ef2aSThomas Huth TCGv_i32 ret = get_temp_i32(dc); 174dc41aa7dSRichard Henderson if (src & 1) { 175dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 176dc41aa7dSRichard Henderson } else { 177dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 178fcf5ef2aSThomas Huth } 179dc41aa7dSRichard Henderson return ret; 180fcf5ef2aSThomas Huth #endif 181fcf5ef2aSThomas Huth } 182fcf5ef2aSThomas Huth 183fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 184fcf5ef2aSThomas Huth { 185fcf5ef2aSThomas Huth #if TCG_TARGET_REG_BITS == 32 186fcf5ef2aSThomas Huth if (dst & 1) { 187fcf5ef2aSThomas Huth tcg_gen_mov_i32(TCGV_LOW(cpu_fpr[dst / 2]), v); 188fcf5ef2aSThomas Huth } else { 189fcf5ef2aSThomas Huth tcg_gen_mov_i32(TCGV_HIGH(cpu_fpr[dst / 2]), v); 190fcf5ef2aSThomas Huth } 191fcf5ef2aSThomas Huth #else 192dc41aa7dSRichard Henderson TCGv_i64 t = (TCGv_i64)v; 193fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 194fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 195fcf5ef2aSThomas Huth #endif 196fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 197fcf5ef2aSThomas Huth } 198fcf5ef2aSThomas Huth 199fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 200fcf5ef2aSThomas Huth { 201fcf5ef2aSThomas Huth return get_temp_i32(dc); 202fcf5ef2aSThomas Huth } 203fcf5ef2aSThomas Huth 204fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 205fcf5ef2aSThomas Huth { 206fcf5ef2aSThomas Huth src = DFPREG(src); 207fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 208fcf5ef2aSThomas Huth } 209fcf5ef2aSThomas Huth 210fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 211fcf5ef2aSThomas Huth { 212fcf5ef2aSThomas Huth dst = DFPREG(dst); 213fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 214fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 215fcf5ef2aSThomas Huth } 216fcf5ef2aSThomas Huth 217fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 218fcf5ef2aSThomas Huth { 219fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 220fcf5ef2aSThomas Huth } 221fcf5ef2aSThomas Huth 222fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 223fcf5ef2aSThomas Huth { 224fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 225fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 226fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 227fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 228fcf5ef2aSThomas Huth } 229fcf5ef2aSThomas Huth 230fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 231fcf5ef2aSThomas Huth { 232fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt1) + 233fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 234fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt1) + 235fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 236fcf5ef2aSThomas Huth } 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 239fcf5ef2aSThomas Huth { 240fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 241fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 242fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 243fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 244fcf5ef2aSThomas Huth } 245fcf5ef2aSThomas Huth 246fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 247fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 248fcf5ef2aSThomas Huth { 249fcf5ef2aSThomas Huth dst = QFPREG(dst); 250fcf5ef2aSThomas Huth 251fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 252fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 253fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 254fcf5ef2aSThomas Huth } 255fcf5ef2aSThomas Huth 256fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 257fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 258fcf5ef2aSThomas Huth { 259fcf5ef2aSThomas Huth src = QFPREG(src); 260fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 261fcf5ef2aSThomas Huth } 262fcf5ef2aSThomas Huth 263fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 264fcf5ef2aSThomas Huth { 265fcf5ef2aSThomas Huth src = QFPREG(src); 266fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 267fcf5ef2aSThomas Huth } 268fcf5ef2aSThomas Huth 269fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 270fcf5ef2aSThomas Huth { 271fcf5ef2aSThomas Huth rd = QFPREG(rd); 272fcf5ef2aSThomas Huth rs = QFPREG(rs); 273fcf5ef2aSThomas Huth 274fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 275fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 276fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 277fcf5ef2aSThomas Huth } 278fcf5ef2aSThomas Huth #endif 279fcf5ef2aSThomas Huth 280fcf5ef2aSThomas Huth /* moves */ 281fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 282fcf5ef2aSThomas Huth #define supervisor(dc) 0 283fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 284fcf5ef2aSThomas Huth #define hypervisor(dc) 0 285fcf5ef2aSThomas Huth #endif 286fcf5ef2aSThomas Huth #else 287fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 288c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 289c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 290fcf5ef2aSThomas Huth #else 291c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 292fcf5ef2aSThomas Huth #endif 293fcf5ef2aSThomas Huth #endif 294fcf5ef2aSThomas Huth 295fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 296fcf5ef2aSThomas Huth #ifndef TARGET_ABI32 297fcf5ef2aSThomas Huth #define AM_CHECK(dc) ((dc)->address_mask_32bit) 298fcf5ef2aSThomas Huth #else 299fcf5ef2aSThomas Huth #define AM_CHECK(dc) (1) 300fcf5ef2aSThomas Huth #endif 301fcf5ef2aSThomas Huth #endif 302fcf5ef2aSThomas Huth 303fcf5ef2aSThomas Huth static inline void gen_address_mask(DisasContext *dc, TCGv addr) 304fcf5ef2aSThomas Huth { 305fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 306fcf5ef2aSThomas Huth if (AM_CHECK(dc)) 307fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 308fcf5ef2aSThomas Huth #endif 309fcf5ef2aSThomas Huth } 310fcf5ef2aSThomas Huth 311fcf5ef2aSThomas Huth static inline TCGv gen_load_gpr(DisasContext *dc, int reg) 312fcf5ef2aSThomas Huth { 313fcf5ef2aSThomas Huth if (reg > 0) { 314fcf5ef2aSThomas Huth assert(reg < 32); 315fcf5ef2aSThomas Huth return cpu_regs[reg]; 316fcf5ef2aSThomas Huth } else { 317fcf5ef2aSThomas Huth TCGv t = get_temp_tl(dc); 318fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 319fcf5ef2aSThomas Huth return t; 320fcf5ef2aSThomas Huth } 321fcf5ef2aSThomas Huth } 322fcf5ef2aSThomas Huth 323fcf5ef2aSThomas Huth static inline void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 324fcf5ef2aSThomas Huth { 325fcf5ef2aSThomas Huth if (reg > 0) { 326fcf5ef2aSThomas Huth assert(reg < 32); 327fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 328fcf5ef2aSThomas Huth } 329fcf5ef2aSThomas Huth } 330fcf5ef2aSThomas Huth 331fcf5ef2aSThomas Huth static inline TCGv gen_dest_gpr(DisasContext *dc, int reg) 332fcf5ef2aSThomas Huth { 333fcf5ef2aSThomas Huth if (reg > 0) { 334fcf5ef2aSThomas Huth assert(reg < 32); 335fcf5ef2aSThomas Huth return cpu_regs[reg]; 336fcf5ef2aSThomas Huth } else { 337fcf5ef2aSThomas Huth return get_temp_tl(dc); 338fcf5ef2aSThomas Huth } 339fcf5ef2aSThomas Huth } 340fcf5ef2aSThomas Huth 341*5645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 342fcf5ef2aSThomas Huth { 343*5645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 344*5645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 345fcf5ef2aSThomas Huth } 346fcf5ef2aSThomas Huth 347*5645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 348fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 349fcf5ef2aSThomas Huth { 350fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 351fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 352fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 353fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 354fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 35507ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 356fcf5ef2aSThomas Huth } else { 357fcf5ef2aSThomas Huth /* jump to another page: currently not optimized */ 358fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 359fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36007ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 361fcf5ef2aSThomas Huth } 362fcf5ef2aSThomas Huth } 363fcf5ef2aSThomas Huth 364fcf5ef2aSThomas Huth // XXX suboptimal 365fcf5ef2aSThomas Huth static inline void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 366fcf5ef2aSThomas Huth { 367fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3680b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 369fcf5ef2aSThomas Huth } 370fcf5ef2aSThomas Huth 371fcf5ef2aSThomas Huth static inline void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 372fcf5ef2aSThomas Huth { 373fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3740b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 375fcf5ef2aSThomas Huth } 376fcf5ef2aSThomas Huth 377fcf5ef2aSThomas Huth static inline void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 378fcf5ef2aSThomas Huth { 379fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3800b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 381fcf5ef2aSThomas Huth } 382fcf5ef2aSThomas Huth 383fcf5ef2aSThomas Huth static inline void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 384fcf5ef2aSThomas Huth { 385fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3860b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 387fcf5ef2aSThomas Huth } 388fcf5ef2aSThomas Huth 389fcf5ef2aSThomas Huth static inline void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 390fcf5ef2aSThomas Huth { 391fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 392fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 393fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 394fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 395fcf5ef2aSThomas Huth } 396fcf5ef2aSThomas Huth 397fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 398fcf5ef2aSThomas Huth { 399fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 400fcf5ef2aSThomas Huth 401fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 402fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 403fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 404fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 405fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 406fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 407fcf5ef2aSThomas Huth #else 408fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 409fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 410fcf5ef2aSThomas Huth #endif 411fcf5ef2aSThomas Huth 412fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 413fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 414fcf5ef2aSThomas Huth 415fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 416fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src1_32); 417fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src2_32); 418fcf5ef2aSThomas Huth #endif 419fcf5ef2aSThomas Huth 420fcf5ef2aSThomas Huth return carry_32; 421fcf5ef2aSThomas Huth } 422fcf5ef2aSThomas Huth 423fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 424fcf5ef2aSThomas Huth { 425fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 426fcf5ef2aSThomas Huth 427fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 428fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 429fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 430fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 431fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 432fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 433fcf5ef2aSThomas Huth #else 434fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 435fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 436fcf5ef2aSThomas Huth #endif 437fcf5ef2aSThomas Huth 438fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 439fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 440fcf5ef2aSThomas Huth 441fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 442fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src1_32); 443fcf5ef2aSThomas Huth tcg_temp_free_i32(cc_src2_32); 444fcf5ef2aSThomas Huth #endif 445fcf5ef2aSThomas Huth 446fcf5ef2aSThomas Huth return carry_32; 447fcf5ef2aSThomas Huth } 448fcf5ef2aSThomas Huth 449fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1, 450fcf5ef2aSThomas Huth TCGv src2, int update_cc) 451fcf5ef2aSThomas Huth { 452fcf5ef2aSThomas Huth TCGv_i32 carry_32; 453fcf5ef2aSThomas Huth TCGv carry; 454fcf5ef2aSThomas Huth 455fcf5ef2aSThomas Huth switch (dc->cc_op) { 456fcf5ef2aSThomas Huth case CC_OP_DIV: 457fcf5ef2aSThomas Huth case CC_OP_LOGIC: 458fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain ADD. */ 459fcf5ef2aSThomas Huth if (update_cc) { 460fcf5ef2aSThomas Huth gen_op_add_cc(dst, src1, src2); 461fcf5ef2aSThomas Huth } else { 462fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 463fcf5ef2aSThomas Huth } 464fcf5ef2aSThomas Huth return; 465fcf5ef2aSThomas Huth 466fcf5ef2aSThomas Huth case CC_OP_ADD: 467fcf5ef2aSThomas Huth case CC_OP_TADD: 468fcf5ef2aSThomas Huth case CC_OP_TADDTV: 469fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 470fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 471fcf5ef2aSThomas Huth an ADD2 opcode. We discard the low part of the output. 472fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 473fcf5ef2aSThomas Huth generated the carry in the first place. */ 474fcf5ef2aSThomas Huth carry = tcg_temp_new(); 475fcf5ef2aSThomas Huth tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 476fcf5ef2aSThomas Huth tcg_temp_free(carry); 477fcf5ef2aSThomas Huth goto add_done; 478fcf5ef2aSThomas Huth } 479fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 480fcf5ef2aSThomas Huth break; 481fcf5ef2aSThomas Huth 482fcf5ef2aSThomas Huth case CC_OP_SUB: 483fcf5ef2aSThomas Huth case CC_OP_TSUB: 484fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 485fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 486fcf5ef2aSThomas Huth break; 487fcf5ef2aSThomas Huth 488fcf5ef2aSThomas Huth default: 489fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 490fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 491fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 492fcf5ef2aSThomas Huth break; 493fcf5ef2aSThomas Huth } 494fcf5ef2aSThomas Huth 495fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 496fcf5ef2aSThomas Huth carry = tcg_temp_new(); 497fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 498fcf5ef2aSThomas Huth #else 499fcf5ef2aSThomas Huth carry = carry_32; 500fcf5ef2aSThomas Huth #endif 501fcf5ef2aSThomas Huth 502fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 503fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, dst, carry); 504fcf5ef2aSThomas Huth 505fcf5ef2aSThomas Huth tcg_temp_free_i32(carry_32); 506fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 507fcf5ef2aSThomas Huth tcg_temp_free(carry); 508fcf5ef2aSThomas Huth #endif 509fcf5ef2aSThomas Huth 510fcf5ef2aSThomas Huth add_done: 511fcf5ef2aSThomas Huth if (update_cc) { 512fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 513fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 514fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 515fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX); 516fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADDX; 517fcf5ef2aSThomas Huth } 518fcf5ef2aSThomas Huth } 519fcf5ef2aSThomas Huth 520fcf5ef2aSThomas Huth static inline void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 521fcf5ef2aSThomas Huth { 522fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 523fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 524fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 525fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 526fcf5ef2aSThomas Huth } 527fcf5ef2aSThomas Huth 528fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 529fcf5ef2aSThomas Huth TCGv src2, int update_cc) 530fcf5ef2aSThomas Huth { 531fcf5ef2aSThomas Huth TCGv_i32 carry_32; 532fcf5ef2aSThomas Huth TCGv carry; 533fcf5ef2aSThomas Huth 534fcf5ef2aSThomas Huth switch (dc->cc_op) { 535fcf5ef2aSThomas Huth case CC_OP_DIV: 536fcf5ef2aSThomas Huth case CC_OP_LOGIC: 537fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 538fcf5ef2aSThomas Huth if (update_cc) { 539fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 540fcf5ef2aSThomas Huth } else { 541fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 542fcf5ef2aSThomas Huth } 543fcf5ef2aSThomas Huth return; 544fcf5ef2aSThomas Huth 545fcf5ef2aSThomas Huth case CC_OP_ADD: 546fcf5ef2aSThomas Huth case CC_OP_TADD: 547fcf5ef2aSThomas Huth case CC_OP_TADDTV: 548fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 549fcf5ef2aSThomas Huth break; 550fcf5ef2aSThomas Huth 551fcf5ef2aSThomas Huth case CC_OP_SUB: 552fcf5ef2aSThomas Huth case CC_OP_TSUB: 553fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 554fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 555fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 556fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 557fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 558fcf5ef2aSThomas Huth generated the carry in the first place. */ 559fcf5ef2aSThomas Huth carry = tcg_temp_new(); 560fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 561fcf5ef2aSThomas Huth tcg_temp_free(carry); 562fcf5ef2aSThomas Huth goto sub_done; 563fcf5ef2aSThomas Huth } 564fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 565fcf5ef2aSThomas Huth break; 566fcf5ef2aSThomas Huth 567fcf5ef2aSThomas Huth default: 568fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 569fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 570fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 571fcf5ef2aSThomas Huth break; 572fcf5ef2aSThomas Huth } 573fcf5ef2aSThomas Huth 574fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 575fcf5ef2aSThomas Huth carry = tcg_temp_new(); 576fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 577fcf5ef2aSThomas Huth #else 578fcf5ef2aSThomas Huth carry = carry_32; 579fcf5ef2aSThomas Huth #endif 580fcf5ef2aSThomas Huth 581fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 582fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 583fcf5ef2aSThomas Huth 584fcf5ef2aSThomas Huth tcg_temp_free_i32(carry_32); 585fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 586fcf5ef2aSThomas Huth tcg_temp_free(carry); 587fcf5ef2aSThomas Huth #endif 588fcf5ef2aSThomas Huth 589fcf5ef2aSThomas Huth sub_done: 590fcf5ef2aSThomas Huth if (update_cc) { 591fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 592fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 593fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 594fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 595fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 596fcf5ef2aSThomas Huth } 597fcf5ef2aSThomas Huth } 598fcf5ef2aSThomas Huth 599fcf5ef2aSThomas Huth static inline void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 600fcf5ef2aSThomas Huth { 601fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 602fcf5ef2aSThomas Huth 603fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 604fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 605fcf5ef2aSThomas Huth 606fcf5ef2aSThomas Huth /* old op: 607fcf5ef2aSThomas Huth if (!(env->y & 1)) 608fcf5ef2aSThomas Huth T1 = 0; 609fcf5ef2aSThomas Huth */ 610fcf5ef2aSThomas Huth zero = tcg_const_tl(0); 611fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 612fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 613fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 614fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 615fcf5ef2aSThomas Huth zero, cpu_cc_src2); 616fcf5ef2aSThomas Huth tcg_temp_free(zero); 617fcf5ef2aSThomas Huth 618fcf5ef2aSThomas Huth // b2 = T0 & 1; 619fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6200b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 62108d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 622fcf5ef2aSThomas Huth 623fcf5ef2aSThomas Huth // b1 = N ^ V; 624fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 625fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 626fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 627fcf5ef2aSThomas Huth tcg_temp_free(r_temp); 628fcf5ef2aSThomas Huth 629fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 630fcf5ef2aSThomas Huth // src1 = T0; 631fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 632fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 633fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 634fcf5ef2aSThomas Huth tcg_temp_free(t0); 635fcf5ef2aSThomas Huth 636fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 637fcf5ef2aSThomas Huth 638fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 639fcf5ef2aSThomas Huth } 640fcf5ef2aSThomas Huth 641fcf5ef2aSThomas Huth static inline void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 642fcf5ef2aSThomas Huth { 643fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 644fcf5ef2aSThomas Huth if (sign_ext) { 645fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 646fcf5ef2aSThomas Huth } else { 647fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 648fcf5ef2aSThomas Huth } 649fcf5ef2aSThomas Huth #else 650fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 651fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 652fcf5ef2aSThomas Huth 653fcf5ef2aSThomas Huth if (sign_ext) { 654fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 655fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 656fcf5ef2aSThomas Huth } else { 657fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 658fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 659fcf5ef2aSThomas Huth } 660fcf5ef2aSThomas Huth 661fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 662fcf5ef2aSThomas Huth tcg_temp_free(t0); 663fcf5ef2aSThomas Huth tcg_temp_free(t1); 664fcf5ef2aSThomas Huth 665fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 666fcf5ef2aSThomas Huth #endif 667fcf5ef2aSThomas Huth } 668fcf5ef2aSThomas Huth 669fcf5ef2aSThomas Huth static inline void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 670fcf5ef2aSThomas Huth { 671fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 672fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 673fcf5ef2aSThomas Huth } 674fcf5ef2aSThomas Huth 675fcf5ef2aSThomas Huth static inline void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 676fcf5ef2aSThomas Huth { 677fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 678fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 679fcf5ef2aSThomas Huth } 680fcf5ef2aSThomas Huth 681fcf5ef2aSThomas Huth // 1 682fcf5ef2aSThomas Huth static inline void gen_op_eval_ba(TCGv dst) 683fcf5ef2aSThomas Huth { 684fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 685fcf5ef2aSThomas Huth } 686fcf5ef2aSThomas Huth 687fcf5ef2aSThomas Huth // Z 688fcf5ef2aSThomas Huth static inline void gen_op_eval_be(TCGv dst, TCGv_i32 src) 689fcf5ef2aSThomas Huth { 690fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 691fcf5ef2aSThomas Huth } 692fcf5ef2aSThomas Huth 693fcf5ef2aSThomas Huth // Z | (N ^ V) 694fcf5ef2aSThomas Huth static inline void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 695fcf5ef2aSThomas Huth { 696fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 697fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 698fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 699fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 700fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 701fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 702fcf5ef2aSThomas Huth tcg_temp_free(t0); 703fcf5ef2aSThomas Huth } 704fcf5ef2aSThomas Huth 705fcf5ef2aSThomas Huth // N ^ V 706fcf5ef2aSThomas Huth static inline void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 707fcf5ef2aSThomas Huth { 708fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 709fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 710fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 711fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 712fcf5ef2aSThomas Huth tcg_temp_free(t0); 713fcf5ef2aSThomas Huth } 714fcf5ef2aSThomas Huth 715fcf5ef2aSThomas Huth // C | Z 716fcf5ef2aSThomas Huth static inline void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 717fcf5ef2aSThomas Huth { 718fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 719fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 720fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 721fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 722fcf5ef2aSThomas Huth tcg_temp_free(t0); 723fcf5ef2aSThomas Huth } 724fcf5ef2aSThomas Huth 725fcf5ef2aSThomas Huth // C 726fcf5ef2aSThomas Huth static inline void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 727fcf5ef2aSThomas Huth { 728fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 729fcf5ef2aSThomas Huth } 730fcf5ef2aSThomas Huth 731fcf5ef2aSThomas Huth // V 732fcf5ef2aSThomas Huth static inline void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 733fcf5ef2aSThomas Huth { 734fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 735fcf5ef2aSThomas Huth } 736fcf5ef2aSThomas Huth 737fcf5ef2aSThomas Huth // 0 738fcf5ef2aSThomas Huth static inline void gen_op_eval_bn(TCGv dst) 739fcf5ef2aSThomas Huth { 740fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 741fcf5ef2aSThomas Huth } 742fcf5ef2aSThomas Huth 743fcf5ef2aSThomas Huth // N 744fcf5ef2aSThomas Huth static inline void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 745fcf5ef2aSThomas Huth { 746fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 747fcf5ef2aSThomas Huth } 748fcf5ef2aSThomas Huth 749fcf5ef2aSThomas Huth // !Z 750fcf5ef2aSThomas Huth static inline void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 751fcf5ef2aSThomas Huth { 752fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 753fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 754fcf5ef2aSThomas Huth } 755fcf5ef2aSThomas Huth 756fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 757fcf5ef2aSThomas Huth static inline void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 758fcf5ef2aSThomas Huth { 759fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 760fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 761fcf5ef2aSThomas Huth } 762fcf5ef2aSThomas Huth 763fcf5ef2aSThomas Huth // !(N ^ V) 764fcf5ef2aSThomas Huth static inline void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 765fcf5ef2aSThomas Huth { 766fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 767fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 768fcf5ef2aSThomas Huth } 769fcf5ef2aSThomas Huth 770fcf5ef2aSThomas Huth // !(C | Z) 771fcf5ef2aSThomas Huth static inline void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 772fcf5ef2aSThomas Huth { 773fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 774fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 775fcf5ef2aSThomas Huth } 776fcf5ef2aSThomas Huth 777fcf5ef2aSThomas Huth // !C 778fcf5ef2aSThomas Huth static inline void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 779fcf5ef2aSThomas Huth { 780fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 781fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 782fcf5ef2aSThomas Huth } 783fcf5ef2aSThomas Huth 784fcf5ef2aSThomas Huth // !N 785fcf5ef2aSThomas Huth static inline void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 786fcf5ef2aSThomas Huth { 787fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 788fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 789fcf5ef2aSThomas Huth } 790fcf5ef2aSThomas Huth 791fcf5ef2aSThomas Huth // !V 792fcf5ef2aSThomas Huth static inline void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 793fcf5ef2aSThomas Huth { 794fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 795fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 796fcf5ef2aSThomas Huth } 797fcf5ef2aSThomas Huth 798fcf5ef2aSThomas Huth /* 799fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 800fcf5ef2aSThomas Huth 0 = 801fcf5ef2aSThomas Huth 1 < 802fcf5ef2aSThomas Huth 2 > 803fcf5ef2aSThomas Huth 3 unordered 804fcf5ef2aSThomas Huth */ 805fcf5ef2aSThomas Huth static inline void gen_mov_reg_FCC0(TCGv reg, TCGv src, 806fcf5ef2aSThomas Huth unsigned int fcc_offset) 807fcf5ef2aSThomas Huth { 808fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 809fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 810fcf5ef2aSThomas Huth } 811fcf5ef2aSThomas Huth 812fcf5ef2aSThomas Huth static inline void gen_mov_reg_FCC1(TCGv reg, TCGv src, 813fcf5ef2aSThomas Huth unsigned int fcc_offset) 814fcf5ef2aSThomas Huth { 815fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 816fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 817fcf5ef2aSThomas Huth } 818fcf5ef2aSThomas Huth 819fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 820fcf5ef2aSThomas Huth static inline void gen_op_eval_fbne(TCGv dst, TCGv src, 821fcf5ef2aSThomas Huth unsigned int fcc_offset) 822fcf5ef2aSThomas Huth { 823fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 824fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 825fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 826fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 827fcf5ef2aSThomas Huth tcg_temp_free(t0); 828fcf5ef2aSThomas Huth } 829fcf5ef2aSThomas Huth 830fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 831fcf5ef2aSThomas Huth static inline void gen_op_eval_fblg(TCGv dst, TCGv src, 832fcf5ef2aSThomas Huth unsigned int fcc_offset) 833fcf5ef2aSThomas Huth { 834fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 835fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 836fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 837fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 838fcf5ef2aSThomas Huth tcg_temp_free(t0); 839fcf5ef2aSThomas Huth } 840fcf5ef2aSThomas Huth 841fcf5ef2aSThomas Huth // 1 or 3: FCC0 842fcf5ef2aSThomas Huth static inline void gen_op_eval_fbul(TCGv dst, TCGv src, 843fcf5ef2aSThomas Huth unsigned int fcc_offset) 844fcf5ef2aSThomas Huth { 845fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 846fcf5ef2aSThomas Huth } 847fcf5ef2aSThomas Huth 848fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 849fcf5ef2aSThomas Huth static inline void gen_op_eval_fbl(TCGv dst, TCGv src, 850fcf5ef2aSThomas Huth unsigned int fcc_offset) 851fcf5ef2aSThomas Huth { 852fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 853fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 854fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 855fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 856fcf5ef2aSThomas Huth tcg_temp_free(t0); 857fcf5ef2aSThomas Huth } 858fcf5ef2aSThomas Huth 859fcf5ef2aSThomas Huth // 2 or 3: FCC1 860fcf5ef2aSThomas Huth static inline void gen_op_eval_fbug(TCGv dst, TCGv src, 861fcf5ef2aSThomas Huth unsigned int fcc_offset) 862fcf5ef2aSThomas Huth { 863fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 864fcf5ef2aSThomas Huth } 865fcf5ef2aSThomas Huth 866fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 867fcf5ef2aSThomas Huth static inline void gen_op_eval_fbg(TCGv dst, TCGv src, 868fcf5ef2aSThomas Huth unsigned int fcc_offset) 869fcf5ef2aSThomas Huth { 870fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 871fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 872fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 873fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 874fcf5ef2aSThomas Huth tcg_temp_free(t0); 875fcf5ef2aSThomas Huth } 876fcf5ef2aSThomas Huth 877fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 878fcf5ef2aSThomas Huth static inline void gen_op_eval_fbu(TCGv dst, TCGv src, 879fcf5ef2aSThomas Huth unsigned int fcc_offset) 880fcf5ef2aSThomas Huth { 881fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 882fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 883fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 884fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 885fcf5ef2aSThomas Huth tcg_temp_free(t0); 886fcf5ef2aSThomas Huth } 887fcf5ef2aSThomas Huth 888fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 889fcf5ef2aSThomas Huth static inline void gen_op_eval_fbe(TCGv dst, TCGv src, 890fcf5ef2aSThomas Huth unsigned int fcc_offset) 891fcf5ef2aSThomas Huth { 892fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 893fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 894fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 895fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 896fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 897fcf5ef2aSThomas Huth tcg_temp_free(t0); 898fcf5ef2aSThomas Huth } 899fcf5ef2aSThomas Huth 900fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 901fcf5ef2aSThomas Huth static inline void gen_op_eval_fbue(TCGv dst, TCGv src, 902fcf5ef2aSThomas Huth unsigned int fcc_offset) 903fcf5ef2aSThomas Huth { 904fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 905fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 906fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 907fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 908fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 909fcf5ef2aSThomas Huth tcg_temp_free(t0); 910fcf5ef2aSThomas Huth } 911fcf5ef2aSThomas Huth 912fcf5ef2aSThomas Huth // 0 or 2: !FCC0 913fcf5ef2aSThomas Huth static inline void gen_op_eval_fbge(TCGv dst, TCGv src, 914fcf5ef2aSThomas Huth unsigned int fcc_offset) 915fcf5ef2aSThomas Huth { 916fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 917fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 918fcf5ef2aSThomas Huth } 919fcf5ef2aSThomas Huth 920fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 921fcf5ef2aSThomas Huth static inline void gen_op_eval_fbuge(TCGv dst, TCGv src, 922fcf5ef2aSThomas Huth unsigned int fcc_offset) 923fcf5ef2aSThomas Huth { 924fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 925fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 926fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 927fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 928fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 929fcf5ef2aSThomas Huth tcg_temp_free(t0); 930fcf5ef2aSThomas Huth } 931fcf5ef2aSThomas Huth 932fcf5ef2aSThomas Huth // 0 or 1: !FCC1 933fcf5ef2aSThomas Huth static inline void gen_op_eval_fble(TCGv dst, TCGv src, 934fcf5ef2aSThomas Huth unsigned int fcc_offset) 935fcf5ef2aSThomas Huth { 936fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 937fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 938fcf5ef2aSThomas Huth } 939fcf5ef2aSThomas Huth 940fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 941fcf5ef2aSThomas Huth static inline void gen_op_eval_fbule(TCGv dst, TCGv src, 942fcf5ef2aSThomas Huth unsigned int fcc_offset) 943fcf5ef2aSThomas Huth { 944fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 945fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 946fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 947fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 948fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 949fcf5ef2aSThomas Huth tcg_temp_free(t0); 950fcf5ef2aSThomas Huth } 951fcf5ef2aSThomas Huth 952fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 953fcf5ef2aSThomas Huth static inline void gen_op_eval_fbo(TCGv dst, TCGv src, 954fcf5ef2aSThomas Huth unsigned int fcc_offset) 955fcf5ef2aSThomas Huth { 956fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 957fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 958fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 959fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 960fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 961fcf5ef2aSThomas Huth tcg_temp_free(t0); 962fcf5ef2aSThomas Huth } 963fcf5ef2aSThomas Huth 964fcf5ef2aSThomas Huth static inline void gen_branch2(DisasContext *dc, target_ulong pc1, 965fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 966fcf5ef2aSThomas Huth { 967fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 968fcf5ef2aSThomas Huth 969fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 970fcf5ef2aSThomas Huth 971fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 972fcf5ef2aSThomas Huth 973fcf5ef2aSThomas Huth gen_set_label(l1); 974fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 975fcf5ef2aSThomas Huth } 976fcf5ef2aSThomas Huth 977fcf5ef2aSThomas Huth static void gen_branch_a(DisasContext *dc, target_ulong pc1) 978fcf5ef2aSThomas Huth { 979fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 980fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 981fcf5ef2aSThomas Huth 982fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cond, 0, l1); 983fcf5ef2aSThomas Huth 984fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, npc, pc1); 985fcf5ef2aSThomas Huth 986fcf5ef2aSThomas Huth gen_set_label(l1); 987fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, npc + 4, npc + 8); 988fcf5ef2aSThomas Huth 989af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 990fcf5ef2aSThomas Huth } 991fcf5ef2aSThomas Huth 992fcf5ef2aSThomas Huth static void gen_branch_n(DisasContext *dc, target_ulong pc1) 993fcf5ef2aSThomas Huth { 994fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 995fcf5ef2aSThomas Huth 996fcf5ef2aSThomas Huth if (likely(npc != DYNAMIC_PC)) { 997fcf5ef2aSThomas Huth dc->pc = npc; 998fcf5ef2aSThomas Huth dc->jump_pc[0] = pc1; 999fcf5ef2aSThomas Huth dc->jump_pc[1] = npc + 4; 1000fcf5ef2aSThomas Huth dc->npc = JUMP_PC; 1001fcf5ef2aSThomas Huth } else { 1002fcf5ef2aSThomas Huth TCGv t, z; 1003fcf5ef2aSThomas Huth 1004fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1005fcf5ef2aSThomas Huth 1006fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1007fcf5ef2aSThomas Huth t = tcg_const_tl(pc1); 1008fcf5ef2aSThomas Huth z = tcg_const_tl(0); 1009fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, z, t, cpu_npc); 1010fcf5ef2aSThomas Huth tcg_temp_free(t); 1011fcf5ef2aSThomas Huth tcg_temp_free(z); 1012fcf5ef2aSThomas Huth 1013fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1014fcf5ef2aSThomas Huth } 1015fcf5ef2aSThomas Huth } 1016fcf5ef2aSThomas Huth 1017fcf5ef2aSThomas Huth static inline void gen_generic_branch(DisasContext *dc) 1018fcf5ef2aSThomas Huth { 1019fcf5ef2aSThomas Huth TCGv npc0 = tcg_const_tl(dc->jump_pc[0]); 1020fcf5ef2aSThomas Huth TCGv npc1 = tcg_const_tl(dc->jump_pc[1]); 1021fcf5ef2aSThomas Huth TCGv zero = tcg_const_tl(0); 1022fcf5ef2aSThomas Huth 1023fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1024fcf5ef2aSThomas Huth 1025fcf5ef2aSThomas Huth tcg_temp_free(npc0); 1026fcf5ef2aSThomas Huth tcg_temp_free(npc1); 1027fcf5ef2aSThomas Huth tcg_temp_free(zero); 1028fcf5ef2aSThomas Huth } 1029fcf5ef2aSThomas Huth 1030fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1031fcf5ef2aSThomas Huth have been set for a jump */ 1032fcf5ef2aSThomas Huth static inline void flush_cond(DisasContext *dc) 1033fcf5ef2aSThomas Huth { 1034fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1035fcf5ef2aSThomas Huth gen_generic_branch(dc); 1036fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1037fcf5ef2aSThomas Huth } 1038fcf5ef2aSThomas Huth } 1039fcf5ef2aSThomas Huth 1040fcf5ef2aSThomas Huth static inline void save_npc(DisasContext *dc) 1041fcf5ef2aSThomas Huth { 1042fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1043fcf5ef2aSThomas Huth gen_generic_branch(dc); 1044fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1045fcf5ef2aSThomas Huth } else if (dc->npc != DYNAMIC_PC) { 1046fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1047fcf5ef2aSThomas Huth } 1048fcf5ef2aSThomas Huth } 1049fcf5ef2aSThomas Huth 1050fcf5ef2aSThomas Huth static inline void update_psr(DisasContext *dc) 1051fcf5ef2aSThomas Huth { 1052fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1053fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1054fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 1055fcf5ef2aSThomas Huth } 1056fcf5ef2aSThomas Huth } 1057fcf5ef2aSThomas Huth 1058fcf5ef2aSThomas Huth static inline void save_state(DisasContext *dc) 1059fcf5ef2aSThomas Huth { 1060fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1061fcf5ef2aSThomas Huth save_npc(dc); 1062fcf5ef2aSThomas Huth } 1063fcf5ef2aSThomas Huth 1064fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1065fcf5ef2aSThomas Huth { 1066fcf5ef2aSThomas Huth TCGv_i32 t; 1067fcf5ef2aSThomas Huth 1068fcf5ef2aSThomas Huth save_state(dc); 1069fcf5ef2aSThomas Huth t = tcg_const_i32(which); 1070fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, t); 1071fcf5ef2aSThomas Huth tcg_temp_free_i32(t); 1072af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1073fcf5ef2aSThomas Huth } 1074fcf5ef2aSThomas Huth 1075fcf5ef2aSThomas Huth static void gen_check_align(TCGv addr, int mask) 1076fcf5ef2aSThomas Huth { 1077fcf5ef2aSThomas Huth TCGv_i32 r_mask = tcg_const_i32(mask); 1078fcf5ef2aSThomas Huth gen_helper_check_align(cpu_env, addr, r_mask); 1079fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mask); 1080fcf5ef2aSThomas Huth } 1081fcf5ef2aSThomas Huth 1082fcf5ef2aSThomas Huth static inline void gen_mov_pc_npc(DisasContext *dc) 1083fcf5ef2aSThomas Huth { 1084fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1085fcf5ef2aSThomas Huth gen_generic_branch(dc); 1086fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1087fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1088fcf5ef2aSThomas Huth } else if (dc->npc == DYNAMIC_PC) { 1089fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1090fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 1091fcf5ef2aSThomas Huth } else { 1092fcf5ef2aSThomas Huth dc->pc = dc->npc; 1093fcf5ef2aSThomas Huth } 1094fcf5ef2aSThomas Huth } 1095fcf5ef2aSThomas Huth 1096fcf5ef2aSThomas Huth static inline void gen_op_next_insn(void) 1097fcf5ef2aSThomas Huth { 1098fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1099fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1100fcf5ef2aSThomas Huth } 1101fcf5ef2aSThomas Huth 1102fcf5ef2aSThomas Huth static void free_compare(DisasCompare *cmp) 1103fcf5ef2aSThomas Huth { 1104fcf5ef2aSThomas Huth if (!cmp->g1) { 1105fcf5ef2aSThomas Huth tcg_temp_free(cmp->c1); 1106fcf5ef2aSThomas Huth } 1107fcf5ef2aSThomas Huth if (!cmp->g2) { 1108fcf5ef2aSThomas Huth tcg_temp_free(cmp->c2); 1109fcf5ef2aSThomas Huth } 1110fcf5ef2aSThomas Huth } 1111fcf5ef2aSThomas Huth 1112fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1113fcf5ef2aSThomas Huth DisasContext *dc) 1114fcf5ef2aSThomas Huth { 1115fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1116fcf5ef2aSThomas Huth TCG_COND_NEVER, 1117fcf5ef2aSThomas Huth TCG_COND_EQ, 1118fcf5ef2aSThomas Huth TCG_COND_LE, 1119fcf5ef2aSThomas Huth TCG_COND_LT, 1120fcf5ef2aSThomas Huth TCG_COND_LEU, 1121fcf5ef2aSThomas Huth TCG_COND_LTU, 1122fcf5ef2aSThomas Huth -1, /* neg */ 1123fcf5ef2aSThomas Huth -1, /* overflow */ 1124fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1125fcf5ef2aSThomas Huth TCG_COND_NE, 1126fcf5ef2aSThomas Huth TCG_COND_GT, 1127fcf5ef2aSThomas Huth TCG_COND_GE, 1128fcf5ef2aSThomas Huth TCG_COND_GTU, 1129fcf5ef2aSThomas Huth TCG_COND_GEU, 1130fcf5ef2aSThomas Huth -1, /* pos */ 1131fcf5ef2aSThomas Huth -1, /* no overflow */ 1132fcf5ef2aSThomas Huth }; 1133fcf5ef2aSThomas Huth 1134fcf5ef2aSThomas Huth static int logic_cond[16] = { 1135fcf5ef2aSThomas Huth TCG_COND_NEVER, 1136fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1137fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1138fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1139fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1140fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1141fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1142fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1143fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1144fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1145fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1146fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1147fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1148fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1149fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1150fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1151fcf5ef2aSThomas Huth }; 1152fcf5ef2aSThomas Huth 1153fcf5ef2aSThomas Huth TCGv_i32 r_src; 1154fcf5ef2aSThomas Huth TCGv r_dst; 1155fcf5ef2aSThomas Huth 1156fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1157fcf5ef2aSThomas Huth if (xcc) { 1158fcf5ef2aSThomas Huth r_src = cpu_xcc; 1159fcf5ef2aSThomas Huth } else { 1160fcf5ef2aSThomas Huth r_src = cpu_psr; 1161fcf5ef2aSThomas Huth } 1162fcf5ef2aSThomas Huth #else 1163fcf5ef2aSThomas Huth r_src = cpu_psr; 1164fcf5ef2aSThomas Huth #endif 1165fcf5ef2aSThomas Huth 1166fcf5ef2aSThomas Huth switch (dc->cc_op) { 1167fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1168fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1169fcf5ef2aSThomas Huth do_compare_dst_0: 1170fcf5ef2aSThomas Huth cmp->is_bool = false; 1171fcf5ef2aSThomas Huth cmp->g2 = false; 1172fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1173fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1174fcf5ef2aSThomas Huth if (!xcc) { 1175fcf5ef2aSThomas Huth cmp->g1 = false; 1176fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1177fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1178fcf5ef2aSThomas Huth break; 1179fcf5ef2aSThomas Huth } 1180fcf5ef2aSThomas Huth #endif 1181fcf5ef2aSThomas Huth cmp->g1 = true; 1182fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1183fcf5ef2aSThomas Huth break; 1184fcf5ef2aSThomas Huth 1185fcf5ef2aSThomas Huth case CC_OP_SUB: 1186fcf5ef2aSThomas Huth switch (cond) { 1187fcf5ef2aSThomas Huth case 6: /* neg */ 1188fcf5ef2aSThomas Huth case 14: /* pos */ 1189fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1190fcf5ef2aSThomas Huth goto do_compare_dst_0; 1191fcf5ef2aSThomas Huth 1192fcf5ef2aSThomas Huth case 7: /* overflow */ 1193fcf5ef2aSThomas Huth case 15: /* !overflow */ 1194fcf5ef2aSThomas Huth goto do_dynamic; 1195fcf5ef2aSThomas Huth 1196fcf5ef2aSThomas Huth default: 1197fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1198fcf5ef2aSThomas Huth cmp->is_bool = false; 1199fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1200fcf5ef2aSThomas Huth if (!xcc) { 1201fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1202fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1203fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = false; 1204fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1205fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1206fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1207fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1208fcf5ef2aSThomas Huth break; 1209fcf5ef2aSThomas Huth } 1210fcf5ef2aSThomas Huth #endif 1211fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = true; 1212fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1213fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1214fcf5ef2aSThomas Huth break; 1215fcf5ef2aSThomas Huth } 1216fcf5ef2aSThomas Huth break; 1217fcf5ef2aSThomas Huth 1218fcf5ef2aSThomas Huth default: 1219fcf5ef2aSThomas Huth do_dynamic: 1220fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 1221fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1222fcf5ef2aSThomas Huth /* FALLTHRU */ 1223fcf5ef2aSThomas Huth 1224fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1225fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1226fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1227fcf5ef2aSThomas Huth cmp->is_bool = true; 1228fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = false; 1229fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 1230fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1231fcf5ef2aSThomas Huth 1232fcf5ef2aSThomas Huth switch (cond) { 1233fcf5ef2aSThomas Huth case 0x0: 1234fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1235fcf5ef2aSThomas Huth break; 1236fcf5ef2aSThomas Huth case 0x1: 1237fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1238fcf5ef2aSThomas Huth break; 1239fcf5ef2aSThomas Huth case 0x2: 1240fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1241fcf5ef2aSThomas Huth break; 1242fcf5ef2aSThomas Huth case 0x3: 1243fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1244fcf5ef2aSThomas Huth break; 1245fcf5ef2aSThomas Huth case 0x4: 1246fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1247fcf5ef2aSThomas Huth break; 1248fcf5ef2aSThomas Huth case 0x5: 1249fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1250fcf5ef2aSThomas Huth break; 1251fcf5ef2aSThomas Huth case 0x6: 1252fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1253fcf5ef2aSThomas Huth break; 1254fcf5ef2aSThomas Huth case 0x7: 1255fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1256fcf5ef2aSThomas Huth break; 1257fcf5ef2aSThomas Huth case 0x8: 1258fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1259fcf5ef2aSThomas Huth break; 1260fcf5ef2aSThomas Huth case 0x9: 1261fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1262fcf5ef2aSThomas Huth break; 1263fcf5ef2aSThomas Huth case 0xa: 1264fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1265fcf5ef2aSThomas Huth break; 1266fcf5ef2aSThomas Huth case 0xb: 1267fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1268fcf5ef2aSThomas Huth break; 1269fcf5ef2aSThomas Huth case 0xc: 1270fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1271fcf5ef2aSThomas Huth break; 1272fcf5ef2aSThomas Huth case 0xd: 1273fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1274fcf5ef2aSThomas Huth break; 1275fcf5ef2aSThomas Huth case 0xe: 1276fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1277fcf5ef2aSThomas Huth break; 1278fcf5ef2aSThomas Huth case 0xf: 1279fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1280fcf5ef2aSThomas Huth break; 1281fcf5ef2aSThomas Huth } 1282fcf5ef2aSThomas Huth break; 1283fcf5ef2aSThomas Huth } 1284fcf5ef2aSThomas Huth } 1285fcf5ef2aSThomas Huth 1286fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1287fcf5ef2aSThomas Huth { 1288fcf5ef2aSThomas Huth unsigned int offset; 1289fcf5ef2aSThomas Huth TCGv r_dst; 1290fcf5ef2aSThomas Huth 1291fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1292fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1293fcf5ef2aSThomas Huth cmp->is_bool = true; 1294fcf5ef2aSThomas Huth cmp->g1 = cmp->g2 = false; 1295fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 1296fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1297fcf5ef2aSThomas Huth 1298fcf5ef2aSThomas Huth switch (cc) { 1299fcf5ef2aSThomas Huth default: 1300fcf5ef2aSThomas Huth case 0x0: 1301fcf5ef2aSThomas Huth offset = 0; 1302fcf5ef2aSThomas Huth break; 1303fcf5ef2aSThomas Huth case 0x1: 1304fcf5ef2aSThomas Huth offset = 32 - 10; 1305fcf5ef2aSThomas Huth break; 1306fcf5ef2aSThomas Huth case 0x2: 1307fcf5ef2aSThomas Huth offset = 34 - 10; 1308fcf5ef2aSThomas Huth break; 1309fcf5ef2aSThomas Huth case 0x3: 1310fcf5ef2aSThomas Huth offset = 36 - 10; 1311fcf5ef2aSThomas Huth break; 1312fcf5ef2aSThomas Huth } 1313fcf5ef2aSThomas Huth 1314fcf5ef2aSThomas Huth switch (cond) { 1315fcf5ef2aSThomas Huth case 0x0: 1316fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1317fcf5ef2aSThomas Huth break; 1318fcf5ef2aSThomas Huth case 0x1: 1319fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1320fcf5ef2aSThomas Huth break; 1321fcf5ef2aSThomas Huth case 0x2: 1322fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1323fcf5ef2aSThomas Huth break; 1324fcf5ef2aSThomas Huth case 0x3: 1325fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1326fcf5ef2aSThomas Huth break; 1327fcf5ef2aSThomas Huth case 0x4: 1328fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1329fcf5ef2aSThomas Huth break; 1330fcf5ef2aSThomas Huth case 0x5: 1331fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1332fcf5ef2aSThomas Huth break; 1333fcf5ef2aSThomas Huth case 0x6: 1334fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1335fcf5ef2aSThomas Huth break; 1336fcf5ef2aSThomas Huth case 0x7: 1337fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1338fcf5ef2aSThomas Huth break; 1339fcf5ef2aSThomas Huth case 0x8: 1340fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1341fcf5ef2aSThomas Huth break; 1342fcf5ef2aSThomas Huth case 0x9: 1343fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1344fcf5ef2aSThomas Huth break; 1345fcf5ef2aSThomas Huth case 0xa: 1346fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1347fcf5ef2aSThomas Huth break; 1348fcf5ef2aSThomas Huth case 0xb: 1349fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1350fcf5ef2aSThomas Huth break; 1351fcf5ef2aSThomas Huth case 0xc: 1352fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1353fcf5ef2aSThomas Huth break; 1354fcf5ef2aSThomas Huth case 0xd: 1355fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1356fcf5ef2aSThomas Huth break; 1357fcf5ef2aSThomas Huth case 0xe: 1358fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1359fcf5ef2aSThomas Huth break; 1360fcf5ef2aSThomas Huth case 0xf: 1361fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1362fcf5ef2aSThomas Huth break; 1363fcf5ef2aSThomas Huth } 1364fcf5ef2aSThomas Huth } 1365fcf5ef2aSThomas Huth 1366fcf5ef2aSThomas Huth static void gen_cond(TCGv r_dst, unsigned int cc, unsigned int cond, 1367fcf5ef2aSThomas Huth DisasContext *dc) 1368fcf5ef2aSThomas Huth { 1369fcf5ef2aSThomas Huth DisasCompare cmp; 1370fcf5ef2aSThomas Huth gen_compare(&cmp, cc, cond, dc); 1371fcf5ef2aSThomas Huth 1372fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1373fcf5ef2aSThomas Huth if (cmp.is_bool) { 1374fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1375fcf5ef2aSThomas Huth } else { 1376fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1377fcf5ef2aSThomas Huth } 1378fcf5ef2aSThomas Huth 1379fcf5ef2aSThomas Huth free_compare(&cmp); 1380fcf5ef2aSThomas Huth } 1381fcf5ef2aSThomas Huth 1382fcf5ef2aSThomas Huth static void gen_fcond(TCGv r_dst, unsigned int cc, unsigned int cond) 1383fcf5ef2aSThomas Huth { 1384fcf5ef2aSThomas Huth DisasCompare cmp; 1385fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 1386fcf5ef2aSThomas Huth 1387fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1388fcf5ef2aSThomas Huth if (cmp.is_bool) { 1389fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1390fcf5ef2aSThomas Huth } else { 1391fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1392fcf5ef2aSThomas Huth } 1393fcf5ef2aSThomas Huth 1394fcf5ef2aSThomas Huth free_compare(&cmp); 1395fcf5ef2aSThomas Huth } 1396fcf5ef2aSThomas Huth 1397fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1398fcf5ef2aSThomas Huth // Inverted logic 1399fcf5ef2aSThomas Huth static const int gen_tcg_cond_reg[8] = { 1400fcf5ef2aSThomas Huth -1, 1401fcf5ef2aSThomas Huth TCG_COND_NE, 1402fcf5ef2aSThomas Huth TCG_COND_GT, 1403fcf5ef2aSThomas Huth TCG_COND_GE, 1404fcf5ef2aSThomas Huth -1, 1405fcf5ef2aSThomas Huth TCG_COND_EQ, 1406fcf5ef2aSThomas Huth TCG_COND_LE, 1407fcf5ef2aSThomas Huth TCG_COND_LT, 1408fcf5ef2aSThomas Huth }; 1409fcf5ef2aSThomas Huth 1410fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1411fcf5ef2aSThomas Huth { 1412fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1413fcf5ef2aSThomas Huth cmp->is_bool = false; 1414fcf5ef2aSThomas Huth cmp->g1 = true; 1415fcf5ef2aSThomas Huth cmp->g2 = false; 1416fcf5ef2aSThomas Huth cmp->c1 = r_src; 1417fcf5ef2aSThomas Huth cmp->c2 = tcg_const_tl(0); 1418fcf5ef2aSThomas Huth } 1419fcf5ef2aSThomas Huth 1420fcf5ef2aSThomas Huth static inline void gen_cond_reg(TCGv r_dst, int cond, TCGv r_src) 1421fcf5ef2aSThomas Huth { 1422fcf5ef2aSThomas Huth DisasCompare cmp; 1423fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, r_src); 1424fcf5ef2aSThomas Huth 1425fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1426fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1427fcf5ef2aSThomas Huth 1428fcf5ef2aSThomas Huth free_compare(&cmp); 1429fcf5ef2aSThomas Huth } 1430fcf5ef2aSThomas Huth #endif 1431fcf5ef2aSThomas Huth 1432fcf5ef2aSThomas Huth static void do_branch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1433fcf5ef2aSThomas Huth { 1434fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1435fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1436fcf5ef2aSThomas Huth 1437fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1438fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1439fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1440fcf5ef2aSThomas Huth } 1441fcf5ef2aSThomas Huth #endif 1442fcf5ef2aSThomas Huth if (cond == 0x0) { 1443fcf5ef2aSThomas Huth /* unconditional not taken */ 1444fcf5ef2aSThomas Huth if (a) { 1445fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1446fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1447fcf5ef2aSThomas Huth } else { 1448fcf5ef2aSThomas Huth dc->pc = dc->npc; 1449fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1450fcf5ef2aSThomas Huth } 1451fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1452fcf5ef2aSThomas Huth /* unconditional taken */ 1453fcf5ef2aSThomas Huth if (a) { 1454fcf5ef2aSThomas Huth dc->pc = target; 1455fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1456fcf5ef2aSThomas Huth } else { 1457fcf5ef2aSThomas Huth dc->pc = dc->npc; 1458fcf5ef2aSThomas Huth dc->npc = target; 1459fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1460fcf5ef2aSThomas Huth } 1461fcf5ef2aSThomas Huth } else { 1462fcf5ef2aSThomas Huth flush_cond(dc); 1463fcf5ef2aSThomas Huth gen_cond(cpu_cond, cc, cond, dc); 1464fcf5ef2aSThomas Huth if (a) { 1465fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1466fcf5ef2aSThomas Huth } else { 1467fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1468fcf5ef2aSThomas Huth } 1469fcf5ef2aSThomas Huth } 1470fcf5ef2aSThomas Huth } 1471fcf5ef2aSThomas Huth 1472fcf5ef2aSThomas Huth static void do_fbranch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1473fcf5ef2aSThomas Huth { 1474fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1475fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1476fcf5ef2aSThomas Huth 1477fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1478fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1479fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1480fcf5ef2aSThomas Huth } 1481fcf5ef2aSThomas Huth #endif 1482fcf5ef2aSThomas Huth if (cond == 0x0) { 1483fcf5ef2aSThomas Huth /* unconditional not taken */ 1484fcf5ef2aSThomas Huth if (a) { 1485fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1486fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1487fcf5ef2aSThomas Huth } else { 1488fcf5ef2aSThomas Huth dc->pc = dc->npc; 1489fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1490fcf5ef2aSThomas Huth } 1491fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1492fcf5ef2aSThomas Huth /* unconditional taken */ 1493fcf5ef2aSThomas Huth if (a) { 1494fcf5ef2aSThomas Huth dc->pc = target; 1495fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1496fcf5ef2aSThomas Huth } else { 1497fcf5ef2aSThomas Huth dc->pc = dc->npc; 1498fcf5ef2aSThomas Huth dc->npc = target; 1499fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1500fcf5ef2aSThomas Huth } 1501fcf5ef2aSThomas Huth } else { 1502fcf5ef2aSThomas Huth flush_cond(dc); 1503fcf5ef2aSThomas Huth gen_fcond(cpu_cond, cc, cond); 1504fcf5ef2aSThomas Huth if (a) { 1505fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1506fcf5ef2aSThomas Huth } else { 1507fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1508fcf5ef2aSThomas Huth } 1509fcf5ef2aSThomas Huth } 1510fcf5ef2aSThomas Huth } 1511fcf5ef2aSThomas Huth 1512fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1513fcf5ef2aSThomas Huth static void do_branch_reg(DisasContext *dc, int32_t offset, uint32_t insn, 1514fcf5ef2aSThomas Huth TCGv r_reg) 1515fcf5ef2aSThomas Huth { 1516fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29)); 1517fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1518fcf5ef2aSThomas Huth 1519fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1520fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1521fcf5ef2aSThomas Huth } 1522fcf5ef2aSThomas Huth flush_cond(dc); 1523fcf5ef2aSThomas Huth gen_cond_reg(cpu_cond, cond, r_reg); 1524fcf5ef2aSThomas Huth if (a) { 1525fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1526fcf5ef2aSThomas Huth } else { 1527fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1528fcf5ef2aSThomas Huth } 1529fcf5ef2aSThomas Huth } 1530fcf5ef2aSThomas Huth 1531fcf5ef2aSThomas Huth static inline void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1532fcf5ef2aSThomas Huth { 1533fcf5ef2aSThomas Huth switch (fccno) { 1534fcf5ef2aSThomas Huth case 0: 1535fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1536fcf5ef2aSThomas Huth break; 1537fcf5ef2aSThomas Huth case 1: 1538fcf5ef2aSThomas Huth gen_helper_fcmps_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1539fcf5ef2aSThomas Huth break; 1540fcf5ef2aSThomas Huth case 2: 1541fcf5ef2aSThomas Huth gen_helper_fcmps_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1542fcf5ef2aSThomas Huth break; 1543fcf5ef2aSThomas Huth case 3: 1544fcf5ef2aSThomas Huth gen_helper_fcmps_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1545fcf5ef2aSThomas Huth break; 1546fcf5ef2aSThomas Huth } 1547fcf5ef2aSThomas Huth } 1548fcf5ef2aSThomas Huth 1549fcf5ef2aSThomas Huth static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1550fcf5ef2aSThomas Huth { 1551fcf5ef2aSThomas Huth switch (fccno) { 1552fcf5ef2aSThomas Huth case 0: 1553fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1554fcf5ef2aSThomas Huth break; 1555fcf5ef2aSThomas Huth case 1: 1556fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1557fcf5ef2aSThomas Huth break; 1558fcf5ef2aSThomas Huth case 2: 1559fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1560fcf5ef2aSThomas Huth break; 1561fcf5ef2aSThomas Huth case 3: 1562fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1563fcf5ef2aSThomas Huth break; 1564fcf5ef2aSThomas Huth } 1565fcf5ef2aSThomas Huth } 1566fcf5ef2aSThomas Huth 1567fcf5ef2aSThomas Huth static inline void gen_op_fcmpq(int fccno) 1568fcf5ef2aSThomas Huth { 1569fcf5ef2aSThomas Huth switch (fccno) { 1570fcf5ef2aSThomas Huth case 0: 1571fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1572fcf5ef2aSThomas Huth break; 1573fcf5ef2aSThomas Huth case 1: 1574fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc1(cpu_fsr, cpu_env); 1575fcf5ef2aSThomas Huth break; 1576fcf5ef2aSThomas Huth case 2: 1577fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc2(cpu_fsr, cpu_env); 1578fcf5ef2aSThomas Huth break; 1579fcf5ef2aSThomas Huth case 3: 1580fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc3(cpu_fsr, cpu_env); 1581fcf5ef2aSThomas Huth break; 1582fcf5ef2aSThomas Huth } 1583fcf5ef2aSThomas Huth } 1584fcf5ef2aSThomas Huth 1585fcf5ef2aSThomas Huth static inline void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1586fcf5ef2aSThomas Huth { 1587fcf5ef2aSThomas Huth switch (fccno) { 1588fcf5ef2aSThomas Huth case 0: 1589fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1590fcf5ef2aSThomas Huth break; 1591fcf5ef2aSThomas Huth case 1: 1592fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1593fcf5ef2aSThomas Huth break; 1594fcf5ef2aSThomas Huth case 2: 1595fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1596fcf5ef2aSThomas Huth break; 1597fcf5ef2aSThomas Huth case 3: 1598fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1599fcf5ef2aSThomas Huth break; 1600fcf5ef2aSThomas Huth } 1601fcf5ef2aSThomas Huth } 1602fcf5ef2aSThomas Huth 1603fcf5ef2aSThomas Huth static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1604fcf5ef2aSThomas Huth { 1605fcf5ef2aSThomas Huth switch (fccno) { 1606fcf5ef2aSThomas Huth case 0: 1607fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1608fcf5ef2aSThomas Huth break; 1609fcf5ef2aSThomas Huth case 1: 1610fcf5ef2aSThomas Huth gen_helper_fcmped_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1611fcf5ef2aSThomas Huth break; 1612fcf5ef2aSThomas Huth case 2: 1613fcf5ef2aSThomas Huth gen_helper_fcmped_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1614fcf5ef2aSThomas Huth break; 1615fcf5ef2aSThomas Huth case 3: 1616fcf5ef2aSThomas Huth gen_helper_fcmped_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1617fcf5ef2aSThomas Huth break; 1618fcf5ef2aSThomas Huth } 1619fcf5ef2aSThomas Huth } 1620fcf5ef2aSThomas Huth 1621fcf5ef2aSThomas Huth static inline void gen_op_fcmpeq(int fccno) 1622fcf5ef2aSThomas Huth { 1623fcf5ef2aSThomas Huth switch (fccno) { 1624fcf5ef2aSThomas Huth case 0: 1625fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1626fcf5ef2aSThomas Huth break; 1627fcf5ef2aSThomas Huth case 1: 1628fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc1(cpu_fsr, cpu_env); 1629fcf5ef2aSThomas Huth break; 1630fcf5ef2aSThomas Huth case 2: 1631fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc2(cpu_fsr, cpu_env); 1632fcf5ef2aSThomas Huth break; 1633fcf5ef2aSThomas Huth case 3: 1634fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc3(cpu_fsr, cpu_env); 1635fcf5ef2aSThomas Huth break; 1636fcf5ef2aSThomas Huth } 1637fcf5ef2aSThomas Huth } 1638fcf5ef2aSThomas Huth 1639fcf5ef2aSThomas Huth #else 1640fcf5ef2aSThomas Huth 1641fcf5ef2aSThomas Huth static inline void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1642fcf5ef2aSThomas Huth { 1643fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1644fcf5ef2aSThomas Huth } 1645fcf5ef2aSThomas Huth 1646fcf5ef2aSThomas Huth static inline void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1647fcf5ef2aSThomas Huth { 1648fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1649fcf5ef2aSThomas Huth } 1650fcf5ef2aSThomas Huth 1651fcf5ef2aSThomas Huth static inline void gen_op_fcmpq(int fccno) 1652fcf5ef2aSThomas Huth { 1653fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1654fcf5ef2aSThomas Huth } 1655fcf5ef2aSThomas Huth 1656fcf5ef2aSThomas Huth static inline void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1657fcf5ef2aSThomas Huth { 1658fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1659fcf5ef2aSThomas Huth } 1660fcf5ef2aSThomas Huth 1661fcf5ef2aSThomas Huth static inline void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1662fcf5ef2aSThomas Huth { 1663fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1664fcf5ef2aSThomas Huth } 1665fcf5ef2aSThomas Huth 1666fcf5ef2aSThomas Huth static inline void gen_op_fcmpeq(int fccno) 1667fcf5ef2aSThomas Huth { 1668fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1669fcf5ef2aSThomas Huth } 1670fcf5ef2aSThomas Huth #endif 1671fcf5ef2aSThomas Huth 1672fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1673fcf5ef2aSThomas Huth { 1674fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1675fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1676fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1677fcf5ef2aSThomas Huth } 1678fcf5ef2aSThomas Huth 1679fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1680fcf5ef2aSThomas Huth { 1681fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1682fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1683fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1684fcf5ef2aSThomas Huth return 1; 1685fcf5ef2aSThomas Huth } 1686fcf5ef2aSThomas Huth #endif 1687fcf5ef2aSThomas Huth return 0; 1688fcf5ef2aSThomas Huth } 1689fcf5ef2aSThomas Huth 1690fcf5ef2aSThomas Huth static inline void gen_op_clear_ieee_excp_and_FTT(void) 1691fcf5ef2aSThomas Huth { 1692fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1693fcf5ef2aSThomas Huth } 1694fcf5ef2aSThomas Huth 1695fcf5ef2aSThomas Huth static inline void gen_fop_FF(DisasContext *dc, int rd, int rs, 1696fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1697fcf5ef2aSThomas Huth { 1698fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1699fcf5ef2aSThomas Huth 1700fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1701fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1702fcf5ef2aSThomas Huth 1703fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1704fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1705fcf5ef2aSThomas Huth 1706fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1707fcf5ef2aSThomas Huth } 1708fcf5ef2aSThomas Huth 1709fcf5ef2aSThomas Huth static inline void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1710fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1711fcf5ef2aSThomas Huth { 1712fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1713fcf5ef2aSThomas Huth 1714fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1715fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1716fcf5ef2aSThomas Huth 1717fcf5ef2aSThomas Huth gen(dst, src); 1718fcf5ef2aSThomas Huth 1719fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1720fcf5ef2aSThomas Huth } 1721fcf5ef2aSThomas Huth 1722fcf5ef2aSThomas Huth static inline void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1723fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1724fcf5ef2aSThomas Huth { 1725fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1726fcf5ef2aSThomas Huth 1727fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1728fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1729fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1730fcf5ef2aSThomas Huth 1731fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1732fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1733fcf5ef2aSThomas Huth 1734fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1735fcf5ef2aSThomas Huth } 1736fcf5ef2aSThomas Huth 1737fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1738fcf5ef2aSThomas Huth static inline void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1739fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1740fcf5ef2aSThomas Huth { 1741fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1742fcf5ef2aSThomas Huth 1743fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1744fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1745fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1746fcf5ef2aSThomas Huth 1747fcf5ef2aSThomas Huth gen(dst, src1, src2); 1748fcf5ef2aSThomas Huth 1749fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1750fcf5ef2aSThomas Huth } 1751fcf5ef2aSThomas Huth #endif 1752fcf5ef2aSThomas Huth 1753fcf5ef2aSThomas Huth static inline void gen_fop_DD(DisasContext *dc, int rd, int rs, 1754fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1755fcf5ef2aSThomas Huth { 1756fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1757fcf5ef2aSThomas Huth 1758fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1759fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1760fcf5ef2aSThomas Huth 1761fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1762fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1763fcf5ef2aSThomas Huth 1764fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1765fcf5ef2aSThomas Huth } 1766fcf5ef2aSThomas Huth 1767fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1768fcf5ef2aSThomas Huth static inline void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1769fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1770fcf5ef2aSThomas Huth { 1771fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1772fcf5ef2aSThomas Huth 1773fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1774fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1775fcf5ef2aSThomas Huth 1776fcf5ef2aSThomas Huth gen(dst, src); 1777fcf5ef2aSThomas Huth 1778fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1779fcf5ef2aSThomas Huth } 1780fcf5ef2aSThomas Huth #endif 1781fcf5ef2aSThomas Huth 1782fcf5ef2aSThomas Huth static inline void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1783fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1784fcf5ef2aSThomas Huth { 1785fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1786fcf5ef2aSThomas Huth 1787fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1788fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1789fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1790fcf5ef2aSThomas Huth 1791fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1792fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1793fcf5ef2aSThomas Huth 1794fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1795fcf5ef2aSThomas Huth } 1796fcf5ef2aSThomas Huth 1797fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1798fcf5ef2aSThomas Huth static inline void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1799fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1800fcf5ef2aSThomas Huth { 1801fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1802fcf5ef2aSThomas Huth 1803fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1804fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1805fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1806fcf5ef2aSThomas Huth 1807fcf5ef2aSThomas Huth gen(dst, src1, src2); 1808fcf5ef2aSThomas Huth 1809fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1810fcf5ef2aSThomas Huth } 1811fcf5ef2aSThomas Huth 1812fcf5ef2aSThomas Huth static inline void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1813fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1814fcf5ef2aSThomas Huth { 1815fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1816fcf5ef2aSThomas Huth 1817fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1818fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1819fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1820fcf5ef2aSThomas Huth 1821fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1822fcf5ef2aSThomas Huth 1823fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1824fcf5ef2aSThomas Huth } 1825fcf5ef2aSThomas Huth 1826fcf5ef2aSThomas Huth static inline void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1827fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1828fcf5ef2aSThomas Huth { 1829fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1830fcf5ef2aSThomas Huth 1831fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1832fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1833fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1834fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1835fcf5ef2aSThomas Huth 1836fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1837fcf5ef2aSThomas Huth 1838fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1839fcf5ef2aSThomas Huth } 1840fcf5ef2aSThomas Huth #endif 1841fcf5ef2aSThomas Huth 1842fcf5ef2aSThomas Huth static inline void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1843fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1844fcf5ef2aSThomas Huth { 1845fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1846fcf5ef2aSThomas Huth 1847fcf5ef2aSThomas Huth gen(cpu_env); 1848fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1849fcf5ef2aSThomas Huth 1850fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1851fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1852fcf5ef2aSThomas Huth } 1853fcf5ef2aSThomas Huth 1854fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1855fcf5ef2aSThomas Huth static inline void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1856fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1857fcf5ef2aSThomas Huth { 1858fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1859fcf5ef2aSThomas Huth 1860fcf5ef2aSThomas Huth gen(cpu_env); 1861fcf5ef2aSThomas Huth 1862fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1863fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1864fcf5ef2aSThomas Huth } 1865fcf5ef2aSThomas Huth #endif 1866fcf5ef2aSThomas Huth 1867fcf5ef2aSThomas Huth static inline void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1868fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1869fcf5ef2aSThomas Huth { 1870fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1871fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1872fcf5ef2aSThomas Huth 1873fcf5ef2aSThomas Huth gen(cpu_env); 1874fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1875fcf5ef2aSThomas Huth 1876fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1877fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1878fcf5ef2aSThomas Huth } 1879fcf5ef2aSThomas Huth 1880fcf5ef2aSThomas Huth static inline void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1881fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1882fcf5ef2aSThomas Huth { 1883fcf5ef2aSThomas Huth TCGv_i64 dst; 1884fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1885fcf5ef2aSThomas Huth 1886fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1887fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1888fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1889fcf5ef2aSThomas Huth 1890fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1891fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1892fcf5ef2aSThomas Huth 1893fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1894fcf5ef2aSThomas Huth } 1895fcf5ef2aSThomas Huth 1896fcf5ef2aSThomas Huth static inline void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1897fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1898fcf5ef2aSThomas Huth { 1899fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1900fcf5ef2aSThomas Huth 1901fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1902fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1903fcf5ef2aSThomas Huth 1904fcf5ef2aSThomas Huth gen(cpu_env, src1, src2); 1905fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1906fcf5ef2aSThomas Huth 1907fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1908fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1909fcf5ef2aSThomas Huth } 1910fcf5ef2aSThomas Huth 1911fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1912fcf5ef2aSThomas Huth static inline void gen_fop_DF(DisasContext *dc, int rd, int rs, 1913fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1914fcf5ef2aSThomas Huth { 1915fcf5ef2aSThomas Huth TCGv_i64 dst; 1916fcf5ef2aSThomas Huth TCGv_i32 src; 1917fcf5ef2aSThomas Huth 1918fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1919fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1920fcf5ef2aSThomas Huth 1921fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1922fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1923fcf5ef2aSThomas Huth 1924fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1925fcf5ef2aSThomas Huth } 1926fcf5ef2aSThomas Huth #endif 1927fcf5ef2aSThomas Huth 1928fcf5ef2aSThomas Huth static inline void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1929fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1930fcf5ef2aSThomas Huth { 1931fcf5ef2aSThomas Huth TCGv_i64 dst; 1932fcf5ef2aSThomas Huth TCGv_i32 src; 1933fcf5ef2aSThomas Huth 1934fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1935fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1936fcf5ef2aSThomas Huth 1937fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1938fcf5ef2aSThomas Huth 1939fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1940fcf5ef2aSThomas Huth } 1941fcf5ef2aSThomas Huth 1942fcf5ef2aSThomas Huth static inline void gen_fop_FD(DisasContext *dc, int rd, int rs, 1943fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1944fcf5ef2aSThomas Huth { 1945fcf5ef2aSThomas Huth TCGv_i32 dst; 1946fcf5ef2aSThomas Huth TCGv_i64 src; 1947fcf5ef2aSThomas Huth 1948fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1949fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1950fcf5ef2aSThomas Huth 1951fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1952fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1953fcf5ef2aSThomas Huth 1954fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1955fcf5ef2aSThomas Huth } 1956fcf5ef2aSThomas Huth 1957fcf5ef2aSThomas Huth static inline void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1958fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1959fcf5ef2aSThomas Huth { 1960fcf5ef2aSThomas Huth TCGv_i32 dst; 1961fcf5ef2aSThomas Huth 1962fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1963fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1964fcf5ef2aSThomas Huth 1965fcf5ef2aSThomas Huth gen(dst, cpu_env); 1966fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1967fcf5ef2aSThomas Huth 1968fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1969fcf5ef2aSThomas Huth } 1970fcf5ef2aSThomas Huth 1971fcf5ef2aSThomas Huth static inline void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1972fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1973fcf5ef2aSThomas Huth { 1974fcf5ef2aSThomas Huth TCGv_i64 dst; 1975fcf5ef2aSThomas Huth 1976fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1977fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1978fcf5ef2aSThomas Huth 1979fcf5ef2aSThomas Huth gen(dst, cpu_env); 1980fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1981fcf5ef2aSThomas Huth 1982fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1983fcf5ef2aSThomas Huth } 1984fcf5ef2aSThomas Huth 1985fcf5ef2aSThomas Huth static inline void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1986fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1987fcf5ef2aSThomas Huth { 1988fcf5ef2aSThomas Huth TCGv_i32 src; 1989fcf5ef2aSThomas Huth 1990fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1991fcf5ef2aSThomas Huth 1992fcf5ef2aSThomas Huth gen(cpu_env, src); 1993fcf5ef2aSThomas Huth 1994fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1995fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1996fcf5ef2aSThomas Huth } 1997fcf5ef2aSThomas Huth 1998fcf5ef2aSThomas Huth static inline void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1999fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 2000fcf5ef2aSThomas Huth { 2001fcf5ef2aSThomas Huth TCGv_i64 src; 2002fcf5ef2aSThomas Huth 2003fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 2004fcf5ef2aSThomas Huth 2005fcf5ef2aSThomas Huth gen(cpu_env, src); 2006fcf5ef2aSThomas Huth 2007fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 2008fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 2009fcf5ef2aSThomas Huth } 2010fcf5ef2aSThomas Huth 2011fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 201214776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 2013fcf5ef2aSThomas Huth { 2014fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2015fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop); 2016fcf5ef2aSThomas Huth } 2017fcf5ef2aSThomas Huth 2018fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 2019fcf5ef2aSThomas Huth { 2020fcf5ef2aSThomas Huth TCGv m1 = tcg_const_tl(0xff); 2021fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2022fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 2023fcf5ef2aSThomas Huth tcg_temp_free(m1); 2024fcf5ef2aSThomas Huth } 2025fcf5ef2aSThomas Huth 2026fcf5ef2aSThomas Huth /* asi moves */ 2027fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 2028fcf5ef2aSThomas Huth typedef enum { 2029fcf5ef2aSThomas Huth GET_ASI_HELPER, 2030fcf5ef2aSThomas Huth GET_ASI_EXCP, 2031fcf5ef2aSThomas Huth GET_ASI_DIRECT, 2032fcf5ef2aSThomas Huth GET_ASI_DTWINX, 2033fcf5ef2aSThomas Huth GET_ASI_BLOCK, 2034fcf5ef2aSThomas Huth GET_ASI_SHORT, 2035fcf5ef2aSThomas Huth GET_ASI_BCOPY, 2036fcf5ef2aSThomas Huth GET_ASI_BFILL, 2037fcf5ef2aSThomas Huth } ASIType; 2038fcf5ef2aSThomas Huth 2039fcf5ef2aSThomas Huth typedef struct { 2040fcf5ef2aSThomas Huth ASIType type; 2041fcf5ef2aSThomas Huth int asi; 2042fcf5ef2aSThomas Huth int mem_idx; 204314776ab5STony Nguyen MemOp memop; 2044fcf5ef2aSThomas Huth } DisasASI; 2045fcf5ef2aSThomas Huth 204614776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 2047fcf5ef2aSThomas Huth { 2048fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 2049fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 2050fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 2051fcf5ef2aSThomas Huth 2052fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 2053fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 2054fcf5ef2aSThomas Huth if (IS_IMM) { 2055fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2056fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2057fcf5ef2aSThomas Huth } else if (supervisor(dc) 2058fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 2059fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 2060fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 2061fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 2062fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 2063fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 2064fcf5ef2aSThomas Huth switch (asi) { 2065fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 2066fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2067fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2068fcf5ef2aSThomas Huth break; 2069fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 2070fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 2071fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2072fcf5ef2aSThomas Huth break; 2073fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 2074fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 2075fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 2076fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2077fcf5ef2aSThomas Huth break; 2078fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 2079fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 2080fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 2081fcf5ef2aSThomas Huth break; 2082fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 2083fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 2084fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 2085fcf5ef2aSThomas Huth break; 2086fcf5ef2aSThomas Huth } 20876e10f37cSKONRAD Frederic 20886e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 20896e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 20906e10f37cSKONRAD Frederic */ 20916e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 2092fcf5ef2aSThomas Huth } else { 2093fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 2094fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2095fcf5ef2aSThomas Huth } 2096fcf5ef2aSThomas Huth #else 2097fcf5ef2aSThomas Huth if (IS_IMM) { 2098fcf5ef2aSThomas Huth asi = dc->asi; 2099fcf5ef2aSThomas Huth } 2100fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 2101fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 2102fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 2103fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 2104fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 2105fcf5ef2aSThomas Huth done properly in the helper. */ 2106fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 2107fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 2108fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2109fcf5ef2aSThomas Huth } else { 2110fcf5ef2aSThomas Huth switch (asi) { 2111fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 2112fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 2113fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 2114fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 2115fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 2116fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 2117fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2118fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2119fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 2120fcf5ef2aSThomas Huth break; 2121fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 2122fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 2123fcf5ef2aSThomas Huth case ASI_TWINX_N: 2124fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2125fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2126fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 21279a10756dSArtyom Tarasenko if (hypervisor(dc)) { 212884f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 21299a10756dSArtyom Tarasenko } else { 2130fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 21319a10756dSArtyom Tarasenko } 2132fcf5ef2aSThomas Huth break; 2133fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 2134fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 2135fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2136fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2137fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2138fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2139fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2140fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2141fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2142fcf5ef2aSThomas Huth break; 2143fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 2144fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 2145fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2146fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2147fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2148fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2149fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2150fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2151fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2152fcf5ef2aSThomas Huth break; 2153fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2154fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2155fcf5ef2aSThomas Huth case ASI_TWINX_S: 2156fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2157fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2158fcf5ef2aSThomas Huth case ASI_BLK_S: 2159fcf5ef2aSThomas Huth case ASI_BLK_SL: 2160fcf5ef2aSThomas Huth case ASI_FL8_S: 2161fcf5ef2aSThomas Huth case ASI_FL8_SL: 2162fcf5ef2aSThomas Huth case ASI_FL16_S: 2163fcf5ef2aSThomas Huth case ASI_FL16_SL: 2164fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2165fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2166fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2167fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2168fcf5ef2aSThomas Huth } 2169fcf5ef2aSThomas Huth break; 2170fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2171fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2172fcf5ef2aSThomas Huth case ASI_TWINX_P: 2173fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2174fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2175fcf5ef2aSThomas Huth case ASI_BLK_P: 2176fcf5ef2aSThomas Huth case ASI_BLK_PL: 2177fcf5ef2aSThomas Huth case ASI_FL8_P: 2178fcf5ef2aSThomas Huth case ASI_FL8_PL: 2179fcf5ef2aSThomas Huth case ASI_FL16_P: 2180fcf5ef2aSThomas Huth case ASI_FL16_PL: 2181fcf5ef2aSThomas Huth break; 2182fcf5ef2aSThomas Huth } 2183fcf5ef2aSThomas Huth switch (asi) { 2184fcf5ef2aSThomas Huth case ASI_REAL: 2185fcf5ef2aSThomas Huth case ASI_REAL_IO: 2186fcf5ef2aSThomas Huth case ASI_REAL_L: 2187fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2188fcf5ef2aSThomas Huth case ASI_N: 2189fcf5ef2aSThomas Huth case ASI_NL: 2190fcf5ef2aSThomas Huth case ASI_AIUP: 2191fcf5ef2aSThomas Huth case ASI_AIUPL: 2192fcf5ef2aSThomas Huth case ASI_AIUS: 2193fcf5ef2aSThomas Huth case ASI_AIUSL: 2194fcf5ef2aSThomas Huth case ASI_S: 2195fcf5ef2aSThomas Huth case ASI_SL: 2196fcf5ef2aSThomas Huth case ASI_P: 2197fcf5ef2aSThomas Huth case ASI_PL: 2198fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2199fcf5ef2aSThomas Huth break; 2200fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2201fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2202fcf5ef2aSThomas Huth case ASI_TWINX_N: 2203fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2204fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2205fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2206fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2207fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2208fcf5ef2aSThomas Huth case ASI_TWINX_P: 2209fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2210fcf5ef2aSThomas Huth case ASI_TWINX_S: 2211fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2212fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2213fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2214fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2215fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2216fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2217fcf5ef2aSThomas Huth break; 2218fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2219fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2220fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2221fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2222fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2223fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2224fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2225fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2226fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2227fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2228fcf5ef2aSThomas Huth case ASI_BLK_S: 2229fcf5ef2aSThomas Huth case ASI_BLK_SL: 2230fcf5ef2aSThomas Huth case ASI_BLK_P: 2231fcf5ef2aSThomas Huth case ASI_BLK_PL: 2232fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2233fcf5ef2aSThomas Huth break; 2234fcf5ef2aSThomas Huth case ASI_FL8_S: 2235fcf5ef2aSThomas Huth case ASI_FL8_SL: 2236fcf5ef2aSThomas Huth case ASI_FL8_P: 2237fcf5ef2aSThomas Huth case ASI_FL8_PL: 2238fcf5ef2aSThomas Huth memop = MO_UB; 2239fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2240fcf5ef2aSThomas Huth break; 2241fcf5ef2aSThomas Huth case ASI_FL16_S: 2242fcf5ef2aSThomas Huth case ASI_FL16_SL: 2243fcf5ef2aSThomas Huth case ASI_FL16_P: 2244fcf5ef2aSThomas Huth case ASI_FL16_PL: 2245fcf5ef2aSThomas Huth memop = MO_TEUW; 2246fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2247fcf5ef2aSThomas Huth break; 2248fcf5ef2aSThomas Huth } 2249fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2250fcf5ef2aSThomas Huth if (asi & 8) { 2251fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2252fcf5ef2aSThomas Huth } 2253fcf5ef2aSThomas Huth } 2254fcf5ef2aSThomas Huth #endif 2255fcf5ef2aSThomas Huth 2256fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2257fcf5ef2aSThomas Huth } 2258fcf5ef2aSThomas Huth 2259fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 226014776ab5STony Nguyen int insn, MemOp memop) 2261fcf5ef2aSThomas Huth { 2262fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2263fcf5ef2aSThomas Huth 2264fcf5ef2aSThomas Huth switch (da.type) { 2265fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2266fcf5ef2aSThomas Huth break; 2267fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2268fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2269fcf5ef2aSThomas Huth break; 2270fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2271fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2272fcf5ef2aSThomas Huth tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop); 2273fcf5ef2aSThomas Huth break; 2274fcf5ef2aSThomas Huth default: 2275fcf5ef2aSThomas Huth { 2276fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2277fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(memop); 2278fcf5ef2aSThomas Huth 2279fcf5ef2aSThomas Huth save_state(dc); 2280fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2281fcf5ef2aSThomas Huth gen_helper_ld_asi(dst, cpu_env, addr, r_asi, r_mop); 2282fcf5ef2aSThomas Huth #else 2283fcf5ef2aSThomas Huth { 2284fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2285fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2286fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2287fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2288fcf5ef2aSThomas Huth } 2289fcf5ef2aSThomas Huth #endif 2290fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2291fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2292fcf5ef2aSThomas Huth } 2293fcf5ef2aSThomas Huth break; 2294fcf5ef2aSThomas Huth } 2295fcf5ef2aSThomas Huth } 2296fcf5ef2aSThomas Huth 2297fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 229814776ab5STony Nguyen int insn, MemOp memop) 2299fcf5ef2aSThomas Huth { 2300fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2301fcf5ef2aSThomas Huth 2302fcf5ef2aSThomas Huth switch (da.type) { 2303fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2304fcf5ef2aSThomas Huth break; 2305fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 23063390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2307fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2308fcf5ef2aSThomas Huth break; 23093390537bSArtyom Tarasenko #else 23103390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 23113390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 23123390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 23133390537bSArtyom Tarasenko return; 23143390537bSArtyom Tarasenko } 23153390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 23163390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 23173390537bSArtyom Tarasenko #endif 2318fc0cd867SChen Qun /* fall through */ 2319fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2320fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2321fcf5ef2aSThomas Huth tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop); 2322fcf5ef2aSThomas Huth break; 2323fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2324fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2325fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2326fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2327fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2328fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2329fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2330fcf5ef2aSThomas Huth { 2331fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2332fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 2333fcf5ef2aSThomas Huth TCGv four = tcg_const_tl(4); 2334fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2335fcf5ef2aSThomas Huth int i; 2336fcf5ef2aSThomas Huth 2337fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2338fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2339fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2340fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2341fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2342fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2343fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2344fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2345fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2346fcf5ef2aSThomas Huth } 2347fcf5ef2aSThomas Huth 2348fcf5ef2aSThomas Huth tcg_temp_free(saddr); 2349fcf5ef2aSThomas Huth tcg_temp_free(daddr); 2350fcf5ef2aSThomas Huth tcg_temp_free(four); 2351fcf5ef2aSThomas Huth tcg_temp_free_i32(tmp); 2352fcf5ef2aSThomas Huth } 2353fcf5ef2aSThomas Huth break; 2354fcf5ef2aSThomas Huth #endif 2355fcf5ef2aSThomas Huth default: 2356fcf5ef2aSThomas Huth { 2357fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2358fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(memop & MO_SIZE); 2359fcf5ef2aSThomas Huth 2360fcf5ef2aSThomas Huth save_state(dc); 2361fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2362fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, src, r_asi, r_mop); 2363fcf5ef2aSThomas Huth #else 2364fcf5ef2aSThomas Huth { 2365fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2366fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2367fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2368fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2369fcf5ef2aSThomas Huth } 2370fcf5ef2aSThomas Huth #endif 2371fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2372fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2373fcf5ef2aSThomas Huth 2374fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2375fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2376fcf5ef2aSThomas Huth } 2377fcf5ef2aSThomas Huth break; 2378fcf5ef2aSThomas Huth } 2379fcf5ef2aSThomas Huth } 2380fcf5ef2aSThomas Huth 2381fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2382fcf5ef2aSThomas Huth TCGv addr, int insn) 2383fcf5ef2aSThomas Huth { 2384fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2385fcf5ef2aSThomas Huth 2386fcf5ef2aSThomas Huth switch (da.type) { 2387fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2388fcf5ef2aSThomas Huth break; 2389fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2390fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2391fcf5ef2aSThomas Huth break; 2392fcf5ef2aSThomas Huth default: 2393fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2394fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2395fcf5ef2aSThomas Huth break; 2396fcf5ef2aSThomas Huth } 2397fcf5ef2aSThomas Huth } 2398fcf5ef2aSThomas Huth 2399fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2400fcf5ef2aSThomas Huth int insn, int rd) 2401fcf5ef2aSThomas Huth { 2402fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2403fcf5ef2aSThomas Huth TCGv oldv; 2404fcf5ef2aSThomas Huth 2405fcf5ef2aSThomas Huth switch (da.type) { 2406fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2407fcf5ef2aSThomas Huth return; 2408fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2409fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2410fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2411fcf5ef2aSThomas Huth da.mem_idx, da.memop); 2412fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2413fcf5ef2aSThomas Huth tcg_temp_free(oldv); 2414fcf5ef2aSThomas Huth break; 2415fcf5ef2aSThomas Huth default: 2416fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2417fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2418fcf5ef2aSThomas Huth break; 2419fcf5ef2aSThomas Huth } 2420fcf5ef2aSThomas Huth } 2421fcf5ef2aSThomas Huth 2422fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2423fcf5ef2aSThomas Huth { 2424fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2425fcf5ef2aSThomas Huth 2426fcf5ef2aSThomas Huth switch (da.type) { 2427fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2428fcf5ef2aSThomas Huth break; 2429fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2430fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2431fcf5ef2aSThomas Huth break; 2432fcf5ef2aSThomas Huth default: 24333db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 24343db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2435af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 24363db010c3SRichard Henderson gen_helper_exit_atomic(cpu_env); 24373db010c3SRichard Henderson } else { 24383db010c3SRichard Henderson TCGv_i32 r_asi = tcg_const_i32(da.asi); 24393db010c3SRichard Henderson TCGv_i32 r_mop = tcg_const_i32(MO_UB); 24403db010c3SRichard Henderson TCGv_i64 s64, t64; 24413db010c3SRichard Henderson 24423db010c3SRichard Henderson save_state(dc); 24433db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 24443db010c3SRichard Henderson gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 24453db010c3SRichard Henderson 24463db010c3SRichard Henderson s64 = tcg_const_i64(0xff); 24473db010c3SRichard Henderson gen_helper_st_asi(cpu_env, addr, s64, r_asi, r_mop); 24483db010c3SRichard Henderson tcg_temp_free_i64(s64); 24493db010c3SRichard Henderson tcg_temp_free_i32(r_mop); 24503db010c3SRichard Henderson tcg_temp_free_i32(r_asi); 24513db010c3SRichard Henderson 24523db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 24533db010c3SRichard Henderson tcg_temp_free_i64(t64); 24543db010c3SRichard Henderson 24553db010c3SRichard Henderson /* End the TB. */ 24563db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 24573db010c3SRichard Henderson } 2458fcf5ef2aSThomas Huth break; 2459fcf5ef2aSThomas Huth } 2460fcf5ef2aSThomas Huth } 2461fcf5ef2aSThomas Huth #endif 2462fcf5ef2aSThomas Huth 2463fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2464fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2465fcf5ef2aSThomas Huth int insn, int size, int rd) 2466fcf5ef2aSThomas Huth { 2467fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEQ)); 2468fcf5ef2aSThomas Huth TCGv_i32 d32; 2469fcf5ef2aSThomas Huth TCGv_i64 d64; 2470fcf5ef2aSThomas Huth 2471fcf5ef2aSThomas Huth switch (da.type) { 2472fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2473fcf5ef2aSThomas Huth break; 2474fcf5ef2aSThomas Huth 2475fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2476fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2477fcf5ef2aSThomas Huth switch (size) { 2478fcf5ef2aSThomas Huth case 4: 2479fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2480fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop); 2481fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2482fcf5ef2aSThomas Huth break; 2483fcf5ef2aSThomas Huth case 8: 2484fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2485fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2486fcf5ef2aSThomas Huth break; 2487fcf5ef2aSThomas Huth case 16: 2488fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2489fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2490fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2491fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2492fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2493fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2494fcf5ef2aSThomas Huth tcg_temp_free_i64(d64); 2495fcf5ef2aSThomas Huth break; 2496fcf5ef2aSThomas Huth default: 2497fcf5ef2aSThomas Huth g_assert_not_reached(); 2498fcf5ef2aSThomas Huth } 2499fcf5ef2aSThomas Huth break; 2500fcf5ef2aSThomas Huth 2501fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2502fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2503fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 250414776ab5STony Nguyen MemOp memop; 2505fcf5ef2aSThomas Huth TCGv eight; 2506fcf5ef2aSThomas Huth int i; 2507fcf5ef2aSThomas Huth 2508fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2509fcf5ef2aSThomas Huth 2510fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2511fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 2512fcf5ef2aSThomas Huth eight = tcg_const_tl(8); 2513fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2514fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2515fcf5ef2aSThomas Huth da.mem_idx, memop); 2516fcf5ef2aSThomas Huth if (i == 7) { 2517fcf5ef2aSThomas Huth break; 2518fcf5ef2aSThomas Huth } 2519fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2520fcf5ef2aSThomas Huth memop = da.memop; 2521fcf5ef2aSThomas Huth } 2522fcf5ef2aSThomas Huth tcg_temp_free(eight); 2523fcf5ef2aSThomas Huth } else { 2524fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2525fcf5ef2aSThomas Huth } 2526fcf5ef2aSThomas Huth break; 2527fcf5ef2aSThomas Huth 2528fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2529fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2530fcf5ef2aSThomas Huth if (size == 8) { 2531fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2532fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, da.memop); 2533fcf5ef2aSThomas Huth } else { 2534fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2535fcf5ef2aSThomas Huth } 2536fcf5ef2aSThomas Huth break; 2537fcf5ef2aSThomas Huth 2538fcf5ef2aSThomas Huth default: 2539fcf5ef2aSThomas Huth { 2540fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2541fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(da.memop); 2542fcf5ef2aSThomas Huth 2543fcf5ef2aSThomas Huth save_state(dc); 2544fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2545fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2546fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2547fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2548fcf5ef2aSThomas Huth switch (size) { 2549fcf5ef2aSThomas Huth case 4: 2550fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2551fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2552fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2553fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2554fcf5ef2aSThomas Huth tcg_temp_free_i64(d64); 2555fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2556fcf5ef2aSThomas Huth break; 2557fcf5ef2aSThomas Huth case 8: 2558fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd / 2], cpu_env, addr, r_asi, r_mop); 2559fcf5ef2aSThomas Huth break; 2560fcf5ef2aSThomas Huth case 16: 2561fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2562fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2563fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2564fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd/2+1], cpu_env, addr, r_asi, r_mop); 2565fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2566fcf5ef2aSThomas Huth tcg_temp_free_i64(d64); 2567fcf5ef2aSThomas Huth break; 2568fcf5ef2aSThomas Huth default: 2569fcf5ef2aSThomas Huth g_assert_not_reached(); 2570fcf5ef2aSThomas Huth } 2571fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2572fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2573fcf5ef2aSThomas Huth } 2574fcf5ef2aSThomas Huth break; 2575fcf5ef2aSThomas Huth } 2576fcf5ef2aSThomas Huth } 2577fcf5ef2aSThomas Huth 2578fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2579fcf5ef2aSThomas Huth int insn, int size, int rd) 2580fcf5ef2aSThomas Huth { 2581fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEQ)); 2582fcf5ef2aSThomas Huth TCGv_i32 d32; 2583fcf5ef2aSThomas Huth 2584fcf5ef2aSThomas Huth switch (da.type) { 2585fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2586fcf5ef2aSThomas Huth break; 2587fcf5ef2aSThomas Huth 2588fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2589fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2590fcf5ef2aSThomas Huth switch (size) { 2591fcf5ef2aSThomas Huth case 4: 2592fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2593fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop); 2594fcf5ef2aSThomas Huth break; 2595fcf5ef2aSThomas Huth case 8: 2596fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2597fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2598fcf5ef2aSThomas Huth break; 2599fcf5ef2aSThomas Huth case 16: 2600fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2601fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2602fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2603fcf5ef2aSThomas Huth having to probe the second page before performing the first 2604fcf5ef2aSThomas Huth write. */ 2605fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2606fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2607fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2608fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2609fcf5ef2aSThomas Huth break; 2610fcf5ef2aSThomas Huth default: 2611fcf5ef2aSThomas Huth g_assert_not_reached(); 2612fcf5ef2aSThomas Huth } 2613fcf5ef2aSThomas Huth break; 2614fcf5ef2aSThomas Huth 2615fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2616fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2617fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 261814776ab5STony Nguyen MemOp memop; 2619fcf5ef2aSThomas Huth TCGv eight; 2620fcf5ef2aSThomas Huth int i; 2621fcf5ef2aSThomas Huth 2622fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2623fcf5ef2aSThomas Huth 2624fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2625fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 2626fcf5ef2aSThomas Huth eight = tcg_const_tl(8); 2627fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2628fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2629fcf5ef2aSThomas Huth da.mem_idx, memop); 2630fcf5ef2aSThomas Huth if (i == 7) { 2631fcf5ef2aSThomas Huth break; 2632fcf5ef2aSThomas Huth } 2633fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2634fcf5ef2aSThomas Huth memop = da.memop; 2635fcf5ef2aSThomas Huth } 2636fcf5ef2aSThomas Huth tcg_temp_free(eight); 2637fcf5ef2aSThomas Huth } else { 2638fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2639fcf5ef2aSThomas Huth } 2640fcf5ef2aSThomas Huth break; 2641fcf5ef2aSThomas Huth 2642fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2643fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2644fcf5ef2aSThomas Huth if (size == 8) { 2645fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2646fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, da.memop); 2647fcf5ef2aSThomas Huth } else { 2648fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2649fcf5ef2aSThomas Huth } 2650fcf5ef2aSThomas Huth break; 2651fcf5ef2aSThomas Huth 2652fcf5ef2aSThomas Huth default: 2653fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2654fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2655fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2656fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2657fcf5ef2aSThomas Huth break; 2658fcf5ef2aSThomas Huth } 2659fcf5ef2aSThomas Huth } 2660fcf5ef2aSThomas Huth 2661fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2662fcf5ef2aSThomas Huth { 2663fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2664fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2665fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2666fcf5ef2aSThomas Huth 2667fcf5ef2aSThomas Huth switch (da.type) { 2668fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2669fcf5ef2aSThomas Huth return; 2670fcf5ef2aSThomas Huth 2671fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2672fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2673fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2674fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2675fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2676fcf5ef2aSThomas Huth break; 2677fcf5ef2aSThomas Huth 2678fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2679fcf5ef2aSThomas Huth { 2680fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2681fcf5ef2aSThomas Huth 2682fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2683fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop); 2684fcf5ef2aSThomas Huth 2685fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2686fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2687fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2688fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2689fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2690fcf5ef2aSThomas Huth } else { 2691fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2692fcf5ef2aSThomas Huth } 2693fcf5ef2aSThomas Huth tcg_temp_free_i64(tmp); 2694fcf5ef2aSThomas Huth } 2695fcf5ef2aSThomas Huth break; 2696fcf5ef2aSThomas Huth 2697fcf5ef2aSThomas Huth default: 2698fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2699fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2700fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2701fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2702fcf5ef2aSThomas Huth { 2703fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2704fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(da.memop); 2705fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2706fcf5ef2aSThomas Huth 2707fcf5ef2aSThomas Huth save_state(dc); 2708fcf5ef2aSThomas Huth gen_helper_ld_asi(tmp, cpu_env, addr, r_asi, r_mop); 2709fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2710fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2711fcf5ef2aSThomas Huth 2712fcf5ef2aSThomas Huth /* See above. */ 2713fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2714fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2715fcf5ef2aSThomas Huth } else { 2716fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2717fcf5ef2aSThomas Huth } 2718fcf5ef2aSThomas Huth tcg_temp_free_i64(tmp); 2719fcf5ef2aSThomas Huth } 2720fcf5ef2aSThomas Huth break; 2721fcf5ef2aSThomas Huth } 2722fcf5ef2aSThomas Huth 2723fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2724fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2725fcf5ef2aSThomas Huth } 2726fcf5ef2aSThomas Huth 2727fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2728fcf5ef2aSThomas Huth int insn, int rd) 2729fcf5ef2aSThomas Huth { 2730fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2731fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2732fcf5ef2aSThomas Huth 2733fcf5ef2aSThomas Huth switch (da.type) { 2734fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2735fcf5ef2aSThomas Huth break; 2736fcf5ef2aSThomas Huth 2737fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2738fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2739fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2740fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2741fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2742fcf5ef2aSThomas Huth break; 2743fcf5ef2aSThomas Huth 2744fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2745fcf5ef2aSThomas Huth { 2746fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2747fcf5ef2aSThomas Huth 2748fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2749fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2750fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2751fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2752fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2753fcf5ef2aSThomas Huth } else { 2754fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2755fcf5ef2aSThomas Huth } 2756fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2757fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop); 2758fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2759fcf5ef2aSThomas Huth } 2760fcf5ef2aSThomas Huth break; 2761fcf5ef2aSThomas Huth 2762fcf5ef2aSThomas Huth default: 2763fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2764fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2765fcf5ef2aSThomas Huth { 2766fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2767fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(da.memop); 2768fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2769fcf5ef2aSThomas Huth 2770fcf5ef2aSThomas Huth /* See above. */ 2771fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2772fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2773fcf5ef2aSThomas Huth } else { 2774fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2775fcf5ef2aSThomas Huth } 2776fcf5ef2aSThomas Huth 2777fcf5ef2aSThomas Huth save_state(dc); 2778fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2779fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2780fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2781fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2782fcf5ef2aSThomas Huth } 2783fcf5ef2aSThomas Huth break; 2784fcf5ef2aSThomas Huth } 2785fcf5ef2aSThomas Huth } 2786fcf5ef2aSThomas Huth 2787fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2788fcf5ef2aSThomas Huth int insn, int rd) 2789fcf5ef2aSThomas Huth { 2790fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2791fcf5ef2aSThomas Huth TCGv oldv; 2792fcf5ef2aSThomas Huth 2793fcf5ef2aSThomas Huth switch (da.type) { 2794fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2795fcf5ef2aSThomas Huth return; 2796fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2797fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2798fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2799fcf5ef2aSThomas Huth da.mem_idx, da.memop); 2800fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2801fcf5ef2aSThomas Huth tcg_temp_free(oldv); 2802fcf5ef2aSThomas Huth break; 2803fcf5ef2aSThomas Huth default: 2804fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2805fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2806fcf5ef2aSThomas Huth break; 2807fcf5ef2aSThomas Huth } 2808fcf5ef2aSThomas Huth } 2809fcf5ef2aSThomas Huth 2810fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2811fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2812fcf5ef2aSThomas Huth { 2813fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2814fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2815fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2816fcf5ef2aSThomas Huth are unchanged. */ 2817fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2818fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2819fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2820fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2821fcf5ef2aSThomas Huth 2822fcf5ef2aSThomas Huth switch (da.type) { 2823fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2824fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2825fcf5ef2aSThomas Huth return; 2826fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2827fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2828fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop); 2829fcf5ef2aSThomas Huth break; 2830fcf5ef2aSThomas Huth default: 2831fcf5ef2aSThomas Huth { 2832fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2833fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(MO_Q); 2834fcf5ef2aSThomas Huth 2835fcf5ef2aSThomas Huth save_state(dc); 2836fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2837fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2838fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2839fcf5ef2aSThomas Huth } 2840fcf5ef2aSThomas Huth break; 2841fcf5ef2aSThomas Huth } 2842fcf5ef2aSThomas Huth 2843fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2844fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2845fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2846fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2847fcf5ef2aSThomas Huth } 2848fcf5ef2aSThomas Huth 2849fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2850fcf5ef2aSThomas Huth int insn, int rd) 2851fcf5ef2aSThomas Huth { 2852fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEQ); 2853fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2854fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2855fcf5ef2aSThomas Huth 2856fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2857fcf5ef2aSThomas Huth 2858fcf5ef2aSThomas Huth switch (da.type) { 2859fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2860fcf5ef2aSThomas Huth break; 2861fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2862fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2863fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop); 2864fcf5ef2aSThomas Huth break; 2865fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2866fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2867fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2868fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2869fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2870fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2871fcf5ef2aSThomas Huth { 2872fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 2873fcf5ef2aSThomas Huth TCGv eight = tcg_const_tl(8); 2874fcf5ef2aSThomas Huth int i; 2875fcf5ef2aSThomas Huth 2876fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2877fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2878fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2879fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2880fcf5ef2aSThomas Huth } 2881fcf5ef2aSThomas Huth 2882fcf5ef2aSThomas Huth tcg_temp_free(d_addr); 2883fcf5ef2aSThomas Huth tcg_temp_free(eight); 2884fcf5ef2aSThomas Huth } 2885fcf5ef2aSThomas Huth break; 2886fcf5ef2aSThomas Huth default: 2887fcf5ef2aSThomas Huth { 2888fcf5ef2aSThomas Huth TCGv_i32 r_asi = tcg_const_i32(da.asi); 2889fcf5ef2aSThomas Huth TCGv_i32 r_mop = tcg_const_i32(MO_Q); 2890fcf5ef2aSThomas Huth 2891fcf5ef2aSThomas Huth save_state(dc); 2892fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2893fcf5ef2aSThomas Huth tcg_temp_free_i32(r_mop); 2894fcf5ef2aSThomas Huth tcg_temp_free_i32(r_asi); 2895fcf5ef2aSThomas Huth } 2896fcf5ef2aSThomas Huth break; 2897fcf5ef2aSThomas Huth } 2898fcf5ef2aSThomas Huth 2899fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 2900fcf5ef2aSThomas Huth } 2901fcf5ef2aSThomas Huth #endif 2902fcf5ef2aSThomas Huth 2903fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2904fcf5ef2aSThomas Huth { 2905fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2906fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2907fcf5ef2aSThomas Huth } 2908fcf5ef2aSThomas Huth 2909fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2910fcf5ef2aSThomas Huth { 2911fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2912fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 2913fcf5ef2aSThomas Huth TCGv t = get_temp_tl(dc); 2914fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2915fcf5ef2aSThomas Huth return t; 2916fcf5ef2aSThomas Huth } else { /* register */ 2917fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2918fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2919fcf5ef2aSThomas Huth } 2920fcf5ef2aSThomas Huth } 2921fcf5ef2aSThomas Huth 2922fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2923fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2924fcf5ef2aSThomas Huth { 2925fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2926fcf5ef2aSThomas Huth 2927fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2928fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2929fcf5ef2aSThomas Huth the later. */ 2930fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2931fcf5ef2aSThomas Huth if (cmp->is_bool) { 2932fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2933fcf5ef2aSThomas Huth } else { 2934fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2935fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2936fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2937fcf5ef2aSThomas Huth tcg_temp_free_i64(c64); 2938fcf5ef2aSThomas Huth } 2939fcf5ef2aSThomas Huth 2940fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2941fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2942fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 2943fcf5ef2aSThomas Huth zero = tcg_const_i32(0); 2944fcf5ef2aSThomas Huth 2945fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2946fcf5ef2aSThomas Huth 2947fcf5ef2aSThomas Huth tcg_temp_free_i32(c32); 2948fcf5ef2aSThomas Huth tcg_temp_free_i32(zero); 2949fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2950fcf5ef2aSThomas Huth } 2951fcf5ef2aSThomas Huth 2952fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2953fcf5ef2aSThomas Huth { 2954fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2955fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2956fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2957fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2958fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2959fcf5ef2aSThomas Huth } 2960fcf5ef2aSThomas Huth 2961fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2962fcf5ef2aSThomas Huth { 2963fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2964fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2965fcf5ef2aSThomas Huth 2966fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2967fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2968fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2969fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2970fcf5ef2aSThomas Huth 2971fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2972fcf5ef2aSThomas Huth } 2973fcf5ef2aSThomas Huth 2974fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2975fcf5ef2aSThomas Huth static inline void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_env cpu_env) 2976fcf5ef2aSThomas Huth { 2977fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2978fcf5ef2aSThomas Huth 2979fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2980fcf5ef2aSThomas Huth tcg_gen_ld_i32(r_tl, cpu_env, offsetof(CPUSPARCState, tl)); 2981fcf5ef2aSThomas Huth 2982fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2983fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2984fcf5ef2aSThomas Huth 2985fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2986fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2987fcf5ef2aSThomas Huth tcg_gen_addi_ptr(r_tsptr, cpu_env, offsetof(CPUSPARCState, ts)); 2988fcf5ef2aSThomas Huth 2989fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2990fcf5ef2aSThomas Huth { 2991fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2992fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2993fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2994fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tl_tmp); 2995fcf5ef2aSThomas Huth } 2996fcf5ef2aSThomas Huth 2997fcf5ef2aSThomas Huth tcg_temp_free_i32(r_tl); 2998fcf5ef2aSThomas Huth } 2999fcf5ef2aSThomas Huth #endif 3000fcf5ef2aSThomas Huth 3001fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 3002fcf5ef2aSThomas Huth int width, bool cc, bool left) 3003fcf5ef2aSThomas Huth { 3004fcf5ef2aSThomas Huth TCGv lo1, lo2, t1, t2; 3005fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 3006fcf5ef2aSThomas Huth int shift, imask, omask; 3007fcf5ef2aSThomas Huth 3008fcf5ef2aSThomas Huth if (cc) { 3009fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 3010fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 3011fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 3012fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 3013fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 3014fcf5ef2aSThomas Huth } 3015fcf5ef2aSThomas Huth 3016fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 3017fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 3018fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 3019fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 3020fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 3021fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 3022fcf5ef2aSThomas Huth the value we're looking for. */ 3023fcf5ef2aSThomas Huth switch (width) { 3024fcf5ef2aSThomas Huth case 8: 3025fcf5ef2aSThomas Huth imask = 0x7; 3026fcf5ef2aSThomas Huth shift = 3; 3027fcf5ef2aSThomas Huth omask = 0xff; 3028fcf5ef2aSThomas Huth if (left) { 3029fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 3030fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 3031fcf5ef2aSThomas Huth } else { 3032fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 3033fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 3034fcf5ef2aSThomas Huth } 3035fcf5ef2aSThomas Huth break; 3036fcf5ef2aSThomas Huth case 16: 3037fcf5ef2aSThomas Huth imask = 0x6; 3038fcf5ef2aSThomas Huth shift = 1; 3039fcf5ef2aSThomas Huth omask = 0xf; 3040fcf5ef2aSThomas Huth if (left) { 3041fcf5ef2aSThomas Huth tabl = 0x8cef; 3042fcf5ef2aSThomas Huth tabr = 0xf731; 3043fcf5ef2aSThomas Huth } else { 3044fcf5ef2aSThomas Huth tabl = 0x137f; 3045fcf5ef2aSThomas Huth tabr = 0xfec8; 3046fcf5ef2aSThomas Huth } 3047fcf5ef2aSThomas Huth break; 3048fcf5ef2aSThomas Huth case 32: 3049fcf5ef2aSThomas Huth imask = 0x4; 3050fcf5ef2aSThomas Huth shift = 0; 3051fcf5ef2aSThomas Huth omask = 0x3; 3052fcf5ef2aSThomas Huth if (left) { 3053fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 3054fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 3055fcf5ef2aSThomas Huth } else { 3056fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 3057fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 3058fcf5ef2aSThomas Huth } 3059fcf5ef2aSThomas Huth break; 3060fcf5ef2aSThomas Huth default: 3061fcf5ef2aSThomas Huth abort(); 3062fcf5ef2aSThomas Huth } 3063fcf5ef2aSThomas Huth 3064fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 3065fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 3066fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 3067fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 3068fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 3069fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 3070fcf5ef2aSThomas Huth 3071fcf5ef2aSThomas Huth t1 = tcg_const_tl(tabl); 3072fcf5ef2aSThomas Huth t2 = tcg_const_tl(tabr); 3073fcf5ef2aSThomas Huth tcg_gen_shr_tl(lo1, t1, lo1); 3074fcf5ef2aSThomas Huth tcg_gen_shr_tl(lo2, t2, lo2); 3075fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, lo1, omask); 3076fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 3077fcf5ef2aSThomas Huth 3078fcf5ef2aSThomas Huth amask = -8; 3079fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 3080fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 3081fcf5ef2aSThomas Huth } 3082fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 3083fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 3084fcf5ef2aSThomas Huth 3085fcf5ef2aSThomas Huth /* We want to compute 3086fcf5ef2aSThomas Huth dst = (s1 == s2 ? lo1 : lo1 & lo2). 3087fcf5ef2aSThomas Huth We've already done dst = lo1, so this reduces to 3088fcf5ef2aSThomas Huth dst &= (s1 == s2 ? -1 : lo2) 3089fcf5ef2aSThomas Huth Which we perform by 3090fcf5ef2aSThomas Huth lo2 |= -(s1 == s2) 3091fcf5ef2aSThomas Huth dst &= lo2 3092fcf5ef2aSThomas Huth */ 3093fcf5ef2aSThomas Huth tcg_gen_setcond_tl(TCG_COND_EQ, t1, s1, s2); 3094fcf5ef2aSThomas Huth tcg_gen_neg_tl(t1, t1); 3095fcf5ef2aSThomas Huth tcg_gen_or_tl(lo2, lo2, t1); 3096fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, lo2); 3097fcf5ef2aSThomas Huth 3098fcf5ef2aSThomas Huth tcg_temp_free(lo1); 3099fcf5ef2aSThomas Huth tcg_temp_free(lo2); 3100fcf5ef2aSThomas Huth tcg_temp_free(t1); 3101fcf5ef2aSThomas Huth tcg_temp_free(t2); 3102fcf5ef2aSThomas Huth } 3103fcf5ef2aSThomas Huth 3104fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 3105fcf5ef2aSThomas Huth { 3106fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 3107fcf5ef2aSThomas Huth 3108fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 3109fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 3110fcf5ef2aSThomas Huth if (left) { 3111fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 3112fcf5ef2aSThomas Huth } 3113fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 3114fcf5ef2aSThomas Huth 3115fcf5ef2aSThomas Huth tcg_temp_free(tmp); 3116fcf5ef2aSThomas Huth } 3117fcf5ef2aSThomas Huth 3118fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 3119fcf5ef2aSThomas Huth { 3120fcf5ef2aSThomas Huth TCGv t1, t2, shift; 3121fcf5ef2aSThomas Huth 3122fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 3123fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 3124fcf5ef2aSThomas Huth shift = tcg_temp_new(); 3125fcf5ef2aSThomas Huth 3126fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 3127fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 3128fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 3129fcf5ef2aSThomas Huth 3130fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 3131fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 3132fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 3133fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 3134fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 3135fcf5ef2aSThomas Huth 3136fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 3137fcf5ef2aSThomas Huth 3138fcf5ef2aSThomas Huth tcg_temp_free(t1); 3139fcf5ef2aSThomas Huth tcg_temp_free(t2); 3140fcf5ef2aSThomas Huth tcg_temp_free(shift); 3141fcf5ef2aSThomas Huth } 3142fcf5ef2aSThomas Huth #endif 3143fcf5ef2aSThomas Huth 3144fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 3145fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3146fcf5ef2aSThomas Huth goto illegal_insn; 3147fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 3148fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3149fcf5ef2aSThomas Huth goto nfpu_insn; 3150fcf5ef2aSThomas Huth 3151fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 3152fcf5ef2aSThomas Huth static void disas_sparc_insn(DisasContext * dc, unsigned int insn) 3153fcf5ef2aSThomas Huth { 3154fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 3155fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 3156fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 3157fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 3158fcf5ef2aSThomas Huth target_long simm; 3159fcf5ef2aSThomas Huth 3160fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 3161fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 3162fcf5ef2aSThomas Huth 3163fcf5ef2aSThomas Huth switch (opc) { 3164fcf5ef2aSThomas Huth case 0: /* branches/sethi */ 3165fcf5ef2aSThomas Huth { 3166fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 9); 3167fcf5ef2aSThomas Huth int32_t target; 3168fcf5ef2aSThomas Huth switch (xop) { 3169fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3170fcf5ef2aSThomas Huth case 0x1: /* V9 BPcc */ 3171fcf5ef2aSThomas Huth { 3172fcf5ef2aSThomas Huth int cc; 3173fcf5ef2aSThomas Huth 3174fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3175fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3176fcf5ef2aSThomas Huth target <<= 2; 3177fcf5ef2aSThomas Huth cc = GET_FIELD_SP(insn, 20, 21); 3178fcf5ef2aSThomas Huth if (cc == 0) 3179fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3180fcf5ef2aSThomas Huth else if (cc == 2) 3181fcf5ef2aSThomas Huth do_branch(dc, target, insn, 1); 3182fcf5ef2aSThomas Huth else 3183fcf5ef2aSThomas Huth goto illegal_insn; 3184fcf5ef2aSThomas Huth goto jmp_insn; 3185fcf5ef2aSThomas Huth } 3186fcf5ef2aSThomas Huth case 0x3: /* V9 BPr */ 3187fcf5ef2aSThomas Huth { 3188fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 13) | 3189fcf5ef2aSThomas Huth (GET_FIELD_SP(insn, 20, 21) << 14); 3190fcf5ef2aSThomas Huth target = sign_extend(target, 16); 3191fcf5ef2aSThomas Huth target <<= 2; 3192fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3193fcf5ef2aSThomas Huth do_branch_reg(dc, target, insn, cpu_src1); 3194fcf5ef2aSThomas Huth goto jmp_insn; 3195fcf5ef2aSThomas Huth } 3196fcf5ef2aSThomas Huth case 0x5: /* V9 FBPcc */ 3197fcf5ef2aSThomas Huth { 3198fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 20, 21); 3199fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3200fcf5ef2aSThomas Huth goto jmp_insn; 3201fcf5ef2aSThomas Huth } 3202fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3203fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3204fcf5ef2aSThomas Huth target <<= 2; 3205fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, cc); 3206fcf5ef2aSThomas Huth goto jmp_insn; 3207fcf5ef2aSThomas Huth } 3208fcf5ef2aSThomas Huth #else 3209fcf5ef2aSThomas Huth case 0x7: /* CBN+x */ 3210fcf5ef2aSThomas Huth { 3211fcf5ef2aSThomas Huth goto ncp_insn; 3212fcf5ef2aSThomas Huth } 3213fcf5ef2aSThomas Huth #endif 3214fcf5ef2aSThomas Huth case 0x2: /* BN+x */ 3215fcf5ef2aSThomas Huth { 3216fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3217fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3218fcf5ef2aSThomas Huth target <<= 2; 3219fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3220fcf5ef2aSThomas Huth goto jmp_insn; 3221fcf5ef2aSThomas Huth } 3222fcf5ef2aSThomas Huth case 0x6: /* FBN+x */ 3223fcf5ef2aSThomas Huth { 3224fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3225fcf5ef2aSThomas Huth goto jmp_insn; 3226fcf5ef2aSThomas Huth } 3227fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3228fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3229fcf5ef2aSThomas Huth target <<= 2; 3230fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, 0); 3231fcf5ef2aSThomas Huth goto jmp_insn; 3232fcf5ef2aSThomas Huth } 3233fcf5ef2aSThomas Huth case 0x4: /* SETHI */ 3234fcf5ef2aSThomas Huth /* Special-case %g0 because that's the canonical nop. */ 3235fcf5ef2aSThomas Huth if (rd) { 3236fcf5ef2aSThomas Huth uint32_t value = GET_FIELD(insn, 10, 31); 3237fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3238fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, value << 10); 3239fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3240fcf5ef2aSThomas Huth } 3241fcf5ef2aSThomas Huth break; 3242fcf5ef2aSThomas Huth case 0x0: /* UNIMPL */ 3243fcf5ef2aSThomas Huth default: 3244fcf5ef2aSThomas Huth goto illegal_insn; 3245fcf5ef2aSThomas Huth } 3246fcf5ef2aSThomas Huth break; 3247fcf5ef2aSThomas Huth } 3248fcf5ef2aSThomas Huth break; 3249fcf5ef2aSThomas Huth case 1: /*CALL*/ 3250fcf5ef2aSThomas Huth { 3251fcf5ef2aSThomas Huth target_long target = GET_FIELDs(insn, 2, 31) << 2; 3252fcf5ef2aSThomas Huth TCGv o7 = gen_dest_gpr(dc, 15); 3253fcf5ef2aSThomas Huth 3254fcf5ef2aSThomas Huth tcg_gen_movi_tl(o7, dc->pc); 3255fcf5ef2aSThomas Huth gen_store_gpr(dc, 15, o7); 3256fcf5ef2aSThomas Huth target += dc->pc; 3257fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 3258fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3259fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3260fcf5ef2aSThomas Huth target &= 0xffffffffULL; 3261fcf5ef2aSThomas Huth } 3262fcf5ef2aSThomas Huth #endif 3263fcf5ef2aSThomas Huth dc->npc = target; 3264fcf5ef2aSThomas Huth } 3265fcf5ef2aSThomas Huth goto jmp_insn; 3266fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 3267fcf5ef2aSThomas Huth { 3268fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 3269fcf5ef2aSThomas Huth TCGv cpu_dst = get_temp_tl(dc); 3270fcf5ef2aSThomas Huth TCGv cpu_tmp0; 3271fcf5ef2aSThomas Huth 3272fcf5ef2aSThomas Huth if (xop == 0x3a) { /* generate trap */ 3273fcf5ef2aSThomas Huth int cond = GET_FIELD(insn, 3, 6); 3274fcf5ef2aSThomas Huth TCGv_i32 trap; 3275fcf5ef2aSThomas Huth TCGLabel *l1 = NULL; 3276fcf5ef2aSThomas Huth int mask; 3277fcf5ef2aSThomas Huth 3278fcf5ef2aSThomas Huth if (cond == 0) { 3279fcf5ef2aSThomas Huth /* Trap never. */ 3280fcf5ef2aSThomas Huth break; 3281fcf5ef2aSThomas Huth } 3282fcf5ef2aSThomas Huth 3283fcf5ef2aSThomas Huth save_state(dc); 3284fcf5ef2aSThomas Huth 3285fcf5ef2aSThomas Huth if (cond != 8) { 3286fcf5ef2aSThomas Huth /* Conditional trap. */ 3287fcf5ef2aSThomas Huth DisasCompare cmp; 3288fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3289fcf5ef2aSThomas Huth /* V9 icc/xcc */ 3290fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 3291fcf5ef2aSThomas Huth if (cc == 0) { 3292fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3293fcf5ef2aSThomas Huth } else if (cc == 2) { 3294fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 3295fcf5ef2aSThomas Huth } else { 3296fcf5ef2aSThomas Huth goto illegal_insn; 3297fcf5ef2aSThomas Huth } 3298fcf5ef2aSThomas Huth #else 3299fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3300fcf5ef2aSThomas Huth #endif 3301fcf5ef2aSThomas Huth l1 = gen_new_label(); 3302fcf5ef2aSThomas Huth tcg_gen_brcond_tl(tcg_invert_cond(cmp.cond), 3303fcf5ef2aSThomas Huth cmp.c1, cmp.c2, l1); 3304fcf5ef2aSThomas Huth free_compare(&cmp); 3305fcf5ef2aSThomas Huth } 3306fcf5ef2aSThomas Huth 3307fcf5ef2aSThomas Huth mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 3308fcf5ef2aSThomas Huth ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 3309fcf5ef2aSThomas Huth 3310fcf5ef2aSThomas Huth /* Don't use the normal temporaries, as they may well have 3311fcf5ef2aSThomas Huth gone out of scope with the branch above. While we're 3312fcf5ef2aSThomas Huth doing that we might as well pre-truncate to 32-bit. */ 3313fcf5ef2aSThomas Huth trap = tcg_temp_new_i32(); 3314fcf5ef2aSThomas Huth 3315fcf5ef2aSThomas Huth rs1 = GET_FIELD_SP(insn, 14, 18); 3316fcf5ef2aSThomas Huth if (IS_IMM) { 33175c65df36SArtyom Tarasenko rs2 = GET_FIELD_SP(insn, 0, 7); 3318fcf5ef2aSThomas Huth if (rs1 == 0) { 3319fcf5ef2aSThomas Huth tcg_gen_movi_i32(trap, (rs2 & mask) + TT_TRAP); 3320fcf5ef2aSThomas Huth /* Signal that the trap value is fully constant. */ 3321fcf5ef2aSThomas Huth mask = 0; 3322fcf5ef2aSThomas Huth } else { 3323fcf5ef2aSThomas Huth TCGv t1 = gen_load_gpr(dc, rs1); 3324fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3325fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, rs2); 3326fcf5ef2aSThomas Huth } 3327fcf5ef2aSThomas Huth } else { 3328fcf5ef2aSThomas Huth TCGv t1, t2; 3329fcf5ef2aSThomas Huth rs2 = GET_FIELD_SP(insn, 0, 4); 3330fcf5ef2aSThomas Huth t1 = gen_load_gpr(dc, rs1); 3331fcf5ef2aSThomas Huth t2 = gen_load_gpr(dc, rs2); 3332fcf5ef2aSThomas Huth tcg_gen_add_tl(t1, t1, t2); 3333fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3334fcf5ef2aSThomas Huth } 3335fcf5ef2aSThomas Huth if (mask != 0) { 3336fcf5ef2aSThomas Huth tcg_gen_andi_i32(trap, trap, mask); 3337fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, TT_TRAP); 3338fcf5ef2aSThomas Huth } 3339fcf5ef2aSThomas Huth 3340fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, trap); 3341fcf5ef2aSThomas Huth tcg_temp_free_i32(trap); 3342fcf5ef2aSThomas Huth 3343fcf5ef2aSThomas Huth if (cond == 8) { 3344fcf5ef2aSThomas Huth /* An unconditional trap ends the TB. */ 3345af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 3346fcf5ef2aSThomas Huth goto jmp_insn; 3347fcf5ef2aSThomas Huth } else { 3348fcf5ef2aSThomas Huth /* A conditional trap falls through to the next insn. */ 3349fcf5ef2aSThomas Huth gen_set_label(l1); 3350fcf5ef2aSThomas Huth break; 3351fcf5ef2aSThomas Huth } 3352fcf5ef2aSThomas Huth } else if (xop == 0x28) { 3353fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3354fcf5ef2aSThomas Huth switch(rs1) { 3355fcf5ef2aSThomas Huth case 0: /* rdy */ 3356fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3357fcf5ef2aSThomas Huth case 0x01 ... 0x0e: /* undefined in the SPARCv8 3358fcf5ef2aSThomas Huth manual, rdy on the microSPARC 3359fcf5ef2aSThomas Huth II */ 3360fcf5ef2aSThomas Huth case 0x0f: /* stbar in the SPARCv8 manual, 3361fcf5ef2aSThomas Huth rdy on the microSPARC II */ 3362fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent in the 3363fcf5ef2aSThomas Huth SPARCv8 manual, rdy on the 3364fcf5ef2aSThomas Huth microSPARC II */ 3365fcf5ef2aSThomas Huth /* Read Asr17 */ 3366fcf5ef2aSThomas Huth if (rs1 == 0x11 && dc->def->features & CPU_FEATURE_ASR17) { 3367fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3368fcf5ef2aSThomas Huth /* Read Asr17 for a Leon3 monoprocessor */ 3369fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, (1 << 8) | (dc->def->nwindows - 1)); 3370fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3371fcf5ef2aSThomas Huth break; 3372fcf5ef2aSThomas Huth } 3373fcf5ef2aSThomas Huth #endif 3374fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_y); 3375fcf5ef2aSThomas Huth break; 3376fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3377fcf5ef2aSThomas Huth case 0x2: /* V9 rdccr */ 3378fcf5ef2aSThomas Huth update_psr(dc); 3379fcf5ef2aSThomas Huth gen_helper_rdccr(cpu_dst, cpu_env); 3380fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3381fcf5ef2aSThomas Huth break; 3382fcf5ef2aSThomas Huth case 0x3: /* V9 rdasi */ 3383fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_dst, dc->asi); 3384fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3385fcf5ef2aSThomas Huth break; 3386fcf5ef2aSThomas Huth case 0x4: /* V9 rdtick */ 3387fcf5ef2aSThomas Huth { 3388fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3389fcf5ef2aSThomas Huth TCGv_i32 r_const; 3390fcf5ef2aSThomas Huth 3391fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 3392fcf5ef2aSThomas Huth r_const = tcg_const_i32(dc->mem_idx); 3393fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3394fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 339546bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 339646bb0137SMark Cave-Ayland gen_io_start(); 339746bb0137SMark Cave-Ayland } 3398fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3399fcf5ef2aSThomas Huth r_const); 3400fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 3401fcf5ef2aSThomas Huth tcg_temp_free_i32(r_const); 3402fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 340346bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 340446bb0137SMark Cave-Ayland gen_io_end(); 340546bb0137SMark Cave-Ayland } 3406fcf5ef2aSThomas Huth } 3407fcf5ef2aSThomas Huth break; 3408fcf5ef2aSThomas Huth case 0x5: /* V9 rdpc */ 3409fcf5ef2aSThomas Huth { 3410fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3411fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3412fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc & 0xffffffffULL); 3413fcf5ef2aSThomas Huth } else { 3414fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 3415fcf5ef2aSThomas Huth } 3416fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3417fcf5ef2aSThomas Huth } 3418fcf5ef2aSThomas Huth break; 3419fcf5ef2aSThomas Huth case 0x6: /* V9 rdfprs */ 3420fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_dst, cpu_fprs); 3421fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3422fcf5ef2aSThomas Huth break; 3423fcf5ef2aSThomas Huth case 0xf: /* V9 membar */ 3424fcf5ef2aSThomas Huth break; /* no effect */ 3425fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 3426fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3427fcf5ef2aSThomas Huth goto jmp_insn; 3428fcf5ef2aSThomas Huth } 3429fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_gsr); 3430fcf5ef2aSThomas Huth break; 3431fcf5ef2aSThomas Huth case 0x16: /* Softint */ 3432fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_dst, cpu_env, 3433fcf5ef2aSThomas Huth offsetof(CPUSPARCState, softint)); 3434fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3435fcf5ef2aSThomas Huth break; 3436fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 3437fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tick_cmpr); 3438fcf5ef2aSThomas Huth break; 3439fcf5ef2aSThomas Huth case 0x18: /* System tick */ 3440fcf5ef2aSThomas Huth { 3441fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3442fcf5ef2aSThomas Huth TCGv_i32 r_const; 3443fcf5ef2aSThomas Huth 3444fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 3445fcf5ef2aSThomas Huth r_const = tcg_const_i32(dc->mem_idx); 3446fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3447fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 344846bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 344946bb0137SMark Cave-Ayland gen_io_start(); 345046bb0137SMark Cave-Ayland } 3451fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3452fcf5ef2aSThomas Huth r_const); 3453fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 3454fcf5ef2aSThomas Huth tcg_temp_free_i32(r_const); 3455fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 345646bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 345746bb0137SMark Cave-Ayland gen_io_end(); 345846bb0137SMark Cave-Ayland } 3459fcf5ef2aSThomas Huth } 3460fcf5ef2aSThomas Huth break; 3461fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 3462fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_stick_cmpr); 3463fcf5ef2aSThomas Huth break; 3464b8e31b3cSArtyom Tarasenko case 0x1a: /* UltraSPARC-T1 Strand status */ 3465b8e31b3cSArtyom Tarasenko /* XXX HYPV check maybe not enough, UA2005 & UA2007 describe 3466b8e31b3cSArtyom Tarasenko * this ASR as impl. dep 3467b8e31b3cSArtyom Tarasenko */ 3468b8e31b3cSArtyom Tarasenko CHECK_IU_FEATURE(dc, HYPV); 3469b8e31b3cSArtyom Tarasenko { 3470b8e31b3cSArtyom Tarasenko TCGv t = gen_dest_gpr(dc, rd); 3471b8e31b3cSArtyom Tarasenko tcg_gen_movi_tl(t, 1UL); 3472b8e31b3cSArtyom Tarasenko gen_store_gpr(dc, rd, t); 3473b8e31b3cSArtyom Tarasenko } 3474b8e31b3cSArtyom Tarasenko break; 3475fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 3476fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation Counter */ 3477fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 3478fcf5ef2aSThomas Huth case 0x14: /* Softint set, WO */ 3479fcf5ef2aSThomas Huth case 0x15: /* Softint clear, WO */ 3480fcf5ef2aSThomas Huth #endif 3481fcf5ef2aSThomas Huth default: 3482fcf5ef2aSThomas Huth goto illegal_insn; 3483fcf5ef2aSThomas Huth } 3484fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 3485fcf5ef2aSThomas Huth } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */ 3486fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3487fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3488fcf5ef2aSThomas Huth goto priv_insn; 3489fcf5ef2aSThomas Huth } 3490fcf5ef2aSThomas Huth update_psr(dc); 3491fcf5ef2aSThomas Huth gen_helper_rdpsr(cpu_dst, cpu_env); 3492fcf5ef2aSThomas Huth #else 3493fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3494fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3495fcf5ef2aSThomas Huth goto priv_insn; 3496fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3497fcf5ef2aSThomas Huth switch (rs1) { 3498fcf5ef2aSThomas Huth case 0: // hpstate 3499f7f17ef7SArtyom Tarasenko tcg_gen_ld_i64(cpu_dst, cpu_env, 3500f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, hpstate)); 3501fcf5ef2aSThomas Huth break; 3502fcf5ef2aSThomas Huth case 1: // htstate 3503fcf5ef2aSThomas Huth // gen_op_rdhtstate(); 3504fcf5ef2aSThomas Huth break; 3505fcf5ef2aSThomas Huth case 3: // hintp 3506fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hintp); 3507fcf5ef2aSThomas Huth break; 3508fcf5ef2aSThomas Huth case 5: // htba 3509fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_htba); 3510fcf5ef2aSThomas Huth break; 3511fcf5ef2aSThomas Huth case 6: // hver 3512fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hver); 3513fcf5ef2aSThomas Huth break; 3514fcf5ef2aSThomas Huth case 31: // hstick_cmpr 3515fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr); 3516fcf5ef2aSThomas Huth break; 3517fcf5ef2aSThomas Huth default: 3518fcf5ef2aSThomas Huth goto illegal_insn; 3519fcf5ef2aSThomas Huth } 3520fcf5ef2aSThomas Huth #endif 3521fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3522fcf5ef2aSThomas Huth break; 3523fcf5ef2aSThomas Huth } else if (xop == 0x2a) { /* rdwim / V9 rdpr */ 3524fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3525fcf5ef2aSThomas Huth goto priv_insn; 3526fcf5ef2aSThomas Huth } 3527fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 3528fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3529fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3530fcf5ef2aSThomas Huth switch (rs1) { 3531fcf5ef2aSThomas Huth case 0: // tpc 3532fcf5ef2aSThomas Huth { 3533fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3534fcf5ef2aSThomas Huth 3535fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3536fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3537fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3538fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 3539fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3540fcf5ef2aSThomas Huth } 3541fcf5ef2aSThomas Huth break; 3542fcf5ef2aSThomas Huth case 1: // tnpc 3543fcf5ef2aSThomas Huth { 3544fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3545fcf5ef2aSThomas Huth 3546fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3547fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3548fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3549fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 3550fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3551fcf5ef2aSThomas Huth } 3552fcf5ef2aSThomas Huth break; 3553fcf5ef2aSThomas Huth case 2: // tstate 3554fcf5ef2aSThomas Huth { 3555fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3556fcf5ef2aSThomas Huth 3557fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3558fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3559fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3560fcf5ef2aSThomas Huth offsetof(trap_state, tstate)); 3561fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3562fcf5ef2aSThomas Huth } 3563fcf5ef2aSThomas Huth break; 3564fcf5ef2aSThomas Huth case 3: // tt 3565fcf5ef2aSThomas Huth { 3566fcf5ef2aSThomas Huth TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3567fcf5ef2aSThomas Huth 3568fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3569fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, r_tsptr, 3570fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 3571fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 3572fcf5ef2aSThomas Huth } 3573fcf5ef2aSThomas Huth break; 3574fcf5ef2aSThomas Huth case 4: // tick 3575fcf5ef2aSThomas Huth { 3576fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3577fcf5ef2aSThomas Huth TCGv_i32 r_const; 3578fcf5ef2aSThomas Huth 3579fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 3580fcf5ef2aSThomas Huth r_const = tcg_const_i32(dc->mem_idx); 3581fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3582fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 358346bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 358446bb0137SMark Cave-Ayland gen_io_start(); 358546bb0137SMark Cave-Ayland } 3586fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_tmp0, cpu_env, 3587fcf5ef2aSThomas Huth r_tickptr, r_const); 3588fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 3589fcf5ef2aSThomas Huth tcg_temp_free_i32(r_const); 359046bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 359146bb0137SMark Cave-Ayland gen_io_end(); 359246bb0137SMark Cave-Ayland } 3593fcf5ef2aSThomas Huth } 3594fcf5ef2aSThomas Huth break; 3595fcf5ef2aSThomas Huth case 5: // tba 3596fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_tbr); 3597fcf5ef2aSThomas Huth break; 3598fcf5ef2aSThomas Huth case 6: // pstate 3599fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3600fcf5ef2aSThomas Huth offsetof(CPUSPARCState, pstate)); 3601fcf5ef2aSThomas Huth break; 3602fcf5ef2aSThomas Huth case 7: // tl 3603fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3604fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 3605fcf5ef2aSThomas Huth break; 3606fcf5ef2aSThomas Huth case 8: // pil 3607fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3608fcf5ef2aSThomas Huth offsetof(CPUSPARCState, psrpil)); 3609fcf5ef2aSThomas Huth break; 3610fcf5ef2aSThomas Huth case 9: // cwp 3611fcf5ef2aSThomas Huth gen_helper_rdcwp(cpu_tmp0, cpu_env); 3612fcf5ef2aSThomas Huth break; 3613fcf5ef2aSThomas Huth case 10: // cansave 3614fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3615fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cansave)); 3616fcf5ef2aSThomas Huth break; 3617fcf5ef2aSThomas Huth case 11: // canrestore 3618fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3619fcf5ef2aSThomas Huth offsetof(CPUSPARCState, canrestore)); 3620fcf5ef2aSThomas Huth break; 3621fcf5ef2aSThomas Huth case 12: // cleanwin 3622fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3623fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cleanwin)); 3624fcf5ef2aSThomas Huth break; 3625fcf5ef2aSThomas Huth case 13: // otherwin 3626fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3627fcf5ef2aSThomas Huth offsetof(CPUSPARCState, otherwin)); 3628fcf5ef2aSThomas Huth break; 3629fcf5ef2aSThomas Huth case 14: // wstate 3630fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3631fcf5ef2aSThomas Huth offsetof(CPUSPARCState, wstate)); 3632fcf5ef2aSThomas Huth break; 3633fcf5ef2aSThomas Huth case 16: // UA2005 gl 3634fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 3635fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3636fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gl)); 3637fcf5ef2aSThomas Huth break; 3638fcf5ef2aSThomas Huth case 26: // UA2005 strand status 3639fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3640fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3641fcf5ef2aSThomas Huth goto priv_insn; 3642fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ssr); 3643fcf5ef2aSThomas Huth break; 3644fcf5ef2aSThomas Huth case 31: // ver 3645fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ver); 3646fcf5ef2aSThomas Huth break; 3647fcf5ef2aSThomas Huth case 15: // fq 3648fcf5ef2aSThomas Huth default: 3649fcf5ef2aSThomas Huth goto illegal_insn; 3650fcf5ef2aSThomas Huth } 3651fcf5ef2aSThomas Huth #else 3652fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim); 3653fcf5ef2aSThomas Huth #endif 3654fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 3655fcf5ef2aSThomas Huth break; 3656aa04c9d9SGiuseppe Musacchio #endif 3657aa04c9d9SGiuseppe Musacchio #if defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY) 3658fcf5ef2aSThomas Huth } else if (xop == 0x2b) { /* rdtbr / V9 flushw */ 3659fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3660fcf5ef2aSThomas Huth gen_helper_flushw(cpu_env); 3661fcf5ef2aSThomas Huth #else 3662fcf5ef2aSThomas Huth if (!supervisor(dc)) 3663fcf5ef2aSThomas Huth goto priv_insn; 3664fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tbr); 3665fcf5ef2aSThomas Huth #endif 3666fcf5ef2aSThomas Huth break; 3667fcf5ef2aSThomas Huth #endif 3668fcf5ef2aSThomas Huth } else if (xop == 0x34) { /* FPU Operations */ 3669fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3670fcf5ef2aSThomas Huth goto jmp_insn; 3671fcf5ef2aSThomas Huth } 3672fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3673fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3674fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3675fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3676fcf5ef2aSThomas Huth 3677fcf5ef2aSThomas Huth switch (xop) { 3678fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 3679fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 3680fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 3681fcf5ef2aSThomas Huth break; 3682fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 3683fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 3684fcf5ef2aSThomas Huth break; 3685fcf5ef2aSThomas Huth case 0x9: /* fabss */ 3686fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 3687fcf5ef2aSThomas Huth break; 3688fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 3689fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3690fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 3691fcf5ef2aSThomas Huth break; 3692fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 3693fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3694fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 3695fcf5ef2aSThomas Huth break; 3696fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 3697fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3698fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 3699fcf5ef2aSThomas Huth break; 3700fcf5ef2aSThomas Huth case 0x41: /* fadds */ 3701fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 3702fcf5ef2aSThomas Huth break; 3703fcf5ef2aSThomas Huth case 0x42: /* faddd */ 3704fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 3705fcf5ef2aSThomas Huth break; 3706fcf5ef2aSThomas Huth case 0x43: /* faddq */ 3707fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3708fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 3709fcf5ef2aSThomas Huth break; 3710fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 3711fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 3712fcf5ef2aSThomas Huth break; 3713fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 3714fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 3715fcf5ef2aSThomas Huth break; 3716fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 3717fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3718fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 3719fcf5ef2aSThomas Huth break; 3720fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 3721fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3722fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 3723fcf5ef2aSThomas Huth break; 3724fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 3725fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3726fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 3727fcf5ef2aSThomas Huth break; 3728fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 3729fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3730fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3731fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 3732fcf5ef2aSThomas Huth break; 3733fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 3734fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 3735fcf5ef2aSThomas Huth break; 3736fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 3737fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 3738fcf5ef2aSThomas Huth break; 3739fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 3740fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3741fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 3742fcf5ef2aSThomas Huth break; 3743fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 3744fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 3745fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 3746fcf5ef2aSThomas Huth break; 3747fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 3748fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3749fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 3750fcf5ef2aSThomas Huth break; 3751fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 3752fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 3753fcf5ef2aSThomas Huth break; 3754fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 3755fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 3756fcf5ef2aSThomas Huth break; 3757fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 3758fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3759fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 3760fcf5ef2aSThomas Huth break; 3761fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 3762fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 3763fcf5ef2aSThomas Huth break; 3764fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 3765fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 3766fcf5ef2aSThomas Huth break; 3767fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 3768fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3769fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 3770fcf5ef2aSThomas Huth break; 3771fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 3772fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3773fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 3774fcf5ef2aSThomas Huth break; 3775fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 3776fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3777fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 3778fcf5ef2aSThomas Huth break; 3779fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 3780fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3781fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 3782fcf5ef2aSThomas Huth break; 3783fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 3784fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 3785fcf5ef2aSThomas Huth break; 3786fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 3787fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 3788fcf5ef2aSThomas Huth break; 3789fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 3790fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3791fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 3792fcf5ef2aSThomas Huth break; 3793fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3794fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 3795fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 3796fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 3797fcf5ef2aSThomas Huth break; 3798fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 3799fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3800fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 3801fcf5ef2aSThomas Huth break; 3802fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 3803fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 3804fcf5ef2aSThomas Huth break; 3805fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 3806fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3807fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 3808fcf5ef2aSThomas Huth break; 3809fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 3810fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 3811fcf5ef2aSThomas Huth break; 3812fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 3813fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3814fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 3815fcf5ef2aSThomas Huth break; 3816fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 3817fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 3818fcf5ef2aSThomas Huth break; 3819fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 3820fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 3821fcf5ef2aSThomas Huth break; 3822fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 3823fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3824fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 3825fcf5ef2aSThomas Huth break; 3826fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 3827fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 3828fcf5ef2aSThomas Huth break; 3829fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 3830fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 3831fcf5ef2aSThomas Huth break; 3832fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 3833fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3834fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 3835fcf5ef2aSThomas Huth break; 3836fcf5ef2aSThomas Huth #endif 3837fcf5ef2aSThomas Huth default: 3838fcf5ef2aSThomas Huth goto illegal_insn; 3839fcf5ef2aSThomas Huth } 3840fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 3841fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3842fcf5ef2aSThomas Huth int cond; 3843fcf5ef2aSThomas Huth #endif 3844fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3845fcf5ef2aSThomas Huth goto jmp_insn; 3846fcf5ef2aSThomas Huth } 3847fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3848fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3849fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3850fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3851fcf5ef2aSThomas Huth 3852fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3853fcf5ef2aSThomas Huth #define FMOVR(sz) \ 3854fcf5ef2aSThomas Huth do { \ 3855fcf5ef2aSThomas Huth DisasCompare cmp; \ 3856fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 3857fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 3858fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 3859fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3860fcf5ef2aSThomas Huth free_compare(&cmp); \ 3861fcf5ef2aSThomas Huth } while (0) 3862fcf5ef2aSThomas Huth 3863fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 3864fcf5ef2aSThomas Huth FMOVR(s); 3865fcf5ef2aSThomas Huth break; 3866fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 3867fcf5ef2aSThomas Huth FMOVR(d); 3868fcf5ef2aSThomas Huth break; 3869fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 3870fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3871fcf5ef2aSThomas Huth FMOVR(q); 3872fcf5ef2aSThomas Huth break; 3873fcf5ef2aSThomas Huth } 3874fcf5ef2aSThomas Huth #undef FMOVR 3875fcf5ef2aSThomas Huth #endif 3876fcf5ef2aSThomas Huth switch (xop) { 3877fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3878fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 3879fcf5ef2aSThomas Huth do { \ 3880fcf5ef2aSThomas Huth DisasCompare cmp; \ 3881fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3882fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 3883fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3884fcf5ef2aSThomas Huth free_compare(&cmp); \ 3885fcf5ef2aSThomas Huth } while (0) 3886fcf5ef2aSThomas Huth 3887fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 3888fcf5ef2aSThomas Huth FMOVCC(0, s); 3889fcf5ef2aSThomas Huth break; 3890fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 3891fcf5ef2aSThomas Huth FMOVCC(0, d); 3892fcf5ef2aSThomas Huth break; 3893fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 3894fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3895fcf5ef2aSThomas Huth FMOVCC(0, q); 3896fcf5ef2aSThomas Huth break; 3897fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 3898fcf5ef2aSThomas Huth FMOVCC(1, s); 3899fcf5ef2aSThomas Huth break; 3900fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 3901fcf5ef2aSThomas Huth FMOVCC(1, d); 3902fcf5ef2aSThomas Huth break; 3903fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 3904fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3905fcf5ef2aSThomas Huth FMOVCC(1, q); 3906fcf5ef2aSThomas Huth break; 3907fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 3908fcf5ef2aSThomas Huth FMOVCC(2, s); 3909fcf5ef2aSThomas Huth break; 3910fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 3911fcf5ef2aSThomas Huth FMOVCC(2, d); 3912fcf5ef2aSThomas Huth break; 3913fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 3914fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3915fcf5ef2aSThomas Huth FMOVCC(2, q); 3916fcf5ef2aSThomas Huth break; 3917fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 3918fcf5ef2aSThomas Huth FMOVCC(3, s); 3919fcf5ef2aSThomas Huth break; 3920fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 3921fcf5ef2aSThomas Huth FMOVCC(3, d); 3922fcf5ef2aSThomas Huth break; 3923fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 3924fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3925fcf5ef2aSThomas Huth FMOVCC(3, q); 3926fcf5ef2aSThomas Huth break; 3927fcf5ef2aSThomas Huth #undef FMOVCC 3928fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 3929fcf5ef2aSThomas Huth do { \ 3930fcf5ef2aSThomas Huth DisasCompare cmp; \ 3931fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3932fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 3933fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3934fcf5ef2aSThomas Huth free_compare(&cmp); \ 3935fcf5ef2aSThomas Huth } while (0) 3936fcf5ef2aSThomas Huth 3937fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 3938fcf5ef2aSThomas Huth FMOVCC(0, s); 3939fcf5ef2aSThomas Huth break; 3940fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 3941fcf5ef2aSThomas Huth FMOVCC(0, d); 3942fcf5ef2aSThomas Huth break; 3943fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 3944fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3945fcf5ef2aSThomas Huth FMOVCC(0, q); 3946fcf5ef2aSThomas Huth break; 3947fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 3948fcf5ef2aSThomas Huth FMOVCC(1, s); 3949fcf5ef2aSThomas Huth break; 3950fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 3951fcf5ef2aSThomas Huth FMOVCC(1, d); 3952fcf5ef2aSThomas Huth break; 3953fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 3954fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3955fcf5ef2aSThomas Huth FMOVCC(1, q); 3956fcf5ef2aSThomas Huth break; 3957fcf5ef2aSThomas Huth #undef FMOVCC 3958fcf5ef2aSThomas Huth #endif 3959fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 3960fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3961fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3962fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 3963fcf5ef2aSThomas Huth break; 3964fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 3965fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3966fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3967fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 3968fcf5ef2aSThomas Huth break; 3969fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 3970fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3971fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3972fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3973fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 3974fcf5ef2aSThomas Huth break; 3975fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 3976fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3977fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3978fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 3979fcf5ef2aSThomas Huth break; 3980fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 3981fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3982fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3983fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 3984fcf5ef2aSThomas Huth break; 3985fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 3986fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3987fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3988fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3989fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 3990fcf5ef2aSThomas Huth break; 3991fcf5ef2aSThomas Huth default: 3992fcf5ef2aSThomas Huth goto illegal_insn; 3993fcf5ef2aSThomas Huth } 3994fcf5ef2aSThomas Huth } else if (xop == 0x2) { 3995fcf5ef2aSThomas Huth TCGv dst = gen_dest_gpr(dc, rd); 3996fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3997fcf5ef2aSThomas Huth if (rs1 == 0) { 3998fcf5ef2aSThomas Huth /* clr/mov shortcut : or %g0, x, y -> mov x, y */ 3999fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4000fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 4001fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, simm); 4002fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4003fcf5ef2aSThomas Huth } else { /* register */ 4004fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4005fcf5ef2aSThomas Huth if (rs2 == 0) { 4006fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 4007fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4008fcf5ef2aSThomas Huth } else { 4009fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4010fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src2); 4011fcf5ef2aSThomas Huth } 4012fcf5ef2aSThomas Huth } 4013fcf5ef2aSThomas Huth } else { 4014fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4015fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4016fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 4017fcf5ef2aSThomas Huth tcg_gen_ori_tl(dst, cpu_src1, simm); 4018fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4019fcf5ef2aSThomas Huth } else { /* register */ 4020fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4021fcf5ef2aSThomas Huth if (rs2 == 0) { 4022fcf5ef2aSThomas Huth /* mov shortcut: or x, %g0, y -> mov x, y */ 4023fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src1); 4024fcf5ef2aSThomas Huth } else { 4025fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4026fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, cpu_src1, cpu_src2); 4027fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4028fcf5ef2aSThomas Huth } 4029fcf5ef2aSThomas Huth } 4030fcf5ef2aSThomas Huth } 4031fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4032fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 4033fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4034fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4035fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4036fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4037fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 4038fcf5ef2aSThomas Huth } else { 4039fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 4040fcf5ef2aSThomas Huth } 4041fcf5ef2aSThomas Huth } else { /* register */ 4042fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4043fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4044fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4045fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4046fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4047fcf5ef2aSThomas Huth } else { 4048fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4049fcf5ef2aSThomas Huth } 4050fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 4051fcf5ef2aSThomas Huth } 4052fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4053fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 4054fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4055fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4056fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4057fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4058fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 4059fcf5ef2aSThomas Huth } else { 4060fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4061fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 4062fcf5ef2aSThomas Huth } 4063fcf5ef2aSThomas Huth } else { /* register */ 4064fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4065fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4066fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4067fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4068fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4069fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 4070fcf5ef2aSThomas Huth } else { 4071fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4072fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4073fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 4074fcf5ef2aSThomas Huth } 4075fcf5ef2aSThomas Huth } 4076fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4077fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 4078fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4079fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4080fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4081fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4082fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 4083fcf5ef2aSThomas Huth } else { 4084fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4085fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 4086fcf5ef2aSThomas Huth } 4087fcf5ef2aSThomas Huth } else { /* register */ 4088fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4089fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4090fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4091fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4092fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4093fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 4094fcf5ef2aSThomas Huth } else { 4095fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4096fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4097fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 4098fcf5ef2aSThomas Huth } 4099fcf5ef2aSThomas Huth } 4100fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4101fcf5ef2aSThomas Huth #endif 4102fcf5ef2aSThomas Huth } else if (xop < 0x36) { 4103fcf5ef2aSThomas Huth if (xop < 0x20) { 4104fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4105fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4106fcf5ef2aSThomas Huth switch (xop & ~0x10) { 4107fcf5ef2aSThomas Huth case 0x0: /* add */ 4108fcf5ef2aSThomas Huth if (xop & 0x10) { 4109fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4110fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4111fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4112fcf5ef2aSThomas Huth } else { 4113fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4114fcf5ef2aSThomas Huth } 4115fcf5ef2aSThomas Huth break; 4116fcf5ef2aSThomas Huth case 0x1: /* and */ 4117fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2); 4118fcf5ef2aSThomas Huth if (xop & 0x10) { 4119fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4120fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4121fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4122fcf5ef2aSThomas Huth } 4123fcf5ef2aSThomas Huth break; 4124fcf5ef2aSThomas Huth case 0x2: /* or */ 4125fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2); 4126fcf5ef2aSThomas Huth if (xop & 0x10) { 4127fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4128fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4129fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4130fcf5ef2aSThomas Huth } 4131fcf5ef2aSThomas Huth break; 4132fcf5ef2aSThomas Huth case 0x3: /* xor */ 4133fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2); 4134fcf5ef2aSThomas Huth if (xop & 0x10) { 4135fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4136fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4137fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4138fcf5ef2aSThomas Huth } 4139fcf5ef2aSThomas Huth break; 4140fcf5ef2aSThomas Huth case 0x4: /* sub */ 4141fcf5ef2aSThomas Huth if (xop & 0x10) { 4142fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4143fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4144fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 4145fcf5ef2aSThomas Huth } else { 4146fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2); 4147fcf5ef2aSThomas Huth } 4148fcf5ef2aSThomas Huth break; 4149fcf5ef2aSThomas Huth case 0x5: /* andn */ 4150fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2); 4151fcf5ef2aSThomas Huth if (xop & 0x10) { 4152fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4153fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4154fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4155fcf5ef2aSThomas Huth } 4156fcf5ef2aSThomas Huth break; 4157fcf5ef2aSThomas Huth case 0x6: /* orn */ 4158fcf5ef2aSThomas Huth tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2); 4159fcf5ef2aSThomas Huth if (xop & 0x10) { 4160fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4161fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4162fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4163fcf5ef2aSThomas Huth } 4164fcf5ef2aSThomas Huth break; 4165fcf5ef2aSThomas Huth case 0x7: /* xorn */ 4166fcf5ef2aSThomas Huth tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2); 4167fcf5ef2aSThomas Huth if (xop & 0x10) { 4168fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4169fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4170fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4171fcf5ef2aSThomas Huth } 4172fcf5ef2aSThomas Huth break; 4173fcf5ef2aSThomas Huth case 0x8: /* addx, V9 addc */ 4174fcf5ef2aSThomas Huth gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4175fcf5ef2aSThomas Huth (xop & 0x10)); 4176fcf5ef2aSThomas Huth break; 4177fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4178fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 4179fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 4180fcf5ef2aSThomas Huth break; 4181fcf5ef2aSThomas Huth #endif 4182fcf5ef2aSThomas Huth case 0xa: /* umul */ 4183fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4184fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 4185fcf5ef2aSThomas Huth if (xop & 0x10) { 4186fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4187fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4188fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4189fcf5ef2aSThomas Huth } 4190fcf5ef2aSThomas Huth break; 4191fcf5ef2aSThomas Huth case 0xb: /* smul */ 4192fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4193fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 4194fcf5ef2aSThomas Huth if (xop & 0x10) { 4195fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4196fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4197fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4198fcf5ef2aSThomas Huth } 4199fcf5ef2aSThomas Huth break; 4200fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 4201fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4202fcf5ef2aSThomas Huth (xop & 0x10)); 4203fcf5ef2aSThomas Huth break; 4204fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4205fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 4206fcf5ef2aSThomas Huth gen_helper_udivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4207fcf5ef2aSThomas Huth break; 4208fcf5ef2aSThomas Huth #endif 4209fcf5ef2aSThomas Huth case 0xe: /* udiv */ 4210fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4211fcf5ef2aSThomas Huth if (xop & 0x10) { 4212fcf5ef2aSThomas Huth gen_helper_udiv_cc(cpu_dst, cpu_env, cpu_src1, 4213fcf5ef2aSThomas Huth cpu_src2); 4214fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4215fcf5ef2aSThomas Huth } else { 4216fcf5ef2aSThomas Huth gen_helper_udiv(cpu_dst, cpu_env, cpu_src1, 4217fcf5ef2aSThomas Huth cpu_src2); 4218fcf5ef2aSThomas Huth } 4219fcf5ef2aSThomas Huth break; 4220fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4221fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4222fcf5ef2aSThomas Huth if (xop & 0x10) { 4223fcf5ef2aSThomas Huth gen_helper_sdiv_cc(cpu_dst, cpu_env, cpu_src1, 4224fcf5ef2aSThomas Huth cpu_src2); 4225fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4226fcf5ef2aSThomas Huth } else { 4227fcf5ef2aSThomas Huth gen_helper_sdiv(cpu_dst, cpu_env, cpu_src1, 4228fcf5ef2aSThomas Huth cpu_src2); 4229fcf5ef2aSThomas Huth } 4230fcf5ef2aSThomas Huth break; 4231fcf5ef2aSThomas Huth default: 4232fcf5ef2aSThomas Huth goto illegal_insn; 4233fcf5ef2aSThomas Huth } 4234fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4235fcf5ef2aSThomas Huth } else { 4236fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4237fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4238fcf5ef2aSThomas Huth switch (xop) { 4239fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4240fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4241fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4242fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4243fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4244fcf5ef2aSThomas Huth break; 4245fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4246fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4247fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4248fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4249fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4250fcf5ef2aSThomas Huth break; 4251fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4252fcf5ef2aSThomas Huth gen_helper_taddcctv(cpu_dst, cpu_env, 4253fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4254fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4255fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4256fcf5ef2aSThomas Huth break; 4257fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4258fcf5ef2aSThomas Huth gen_helper_tsubcctv(cpu_dst, cpu_env, 4259fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4260fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4261fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4262fcf5ef2aSThomas Huth break; 4263fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4264fcf5ef2aSThomas Huth update_psr(dc); 4265fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4266fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4267fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4268fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4269fcf5ef2aSThomas Huth break; 4270fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4271fcf5ef2aSThomas Huth case 0x25: /* sll */ 4272fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4273fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4274fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4275fcf5ef2aSThomas Huth } else { /* register */ 4276fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4277fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4278fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4279fcf5ef2aSThomas Huth } 4280fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4281fcf5ef2aSThomas Huth break; 4282fcf5ef2aSThomas Huth case 0x26: /* srl */ 4283fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4284fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4285fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4286fcf5ef2aSThomas Huth } else { /* register */ 4287fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4288fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4289fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4290fcf5ef2aSThomas Huth } 4291fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4292fcf5ef2aSThomas Huth break; 4293fcf5ef2aSThomas Huth case 0x27: /* sra */ 4294fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4295fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4296fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4297fcf5ef2aSThomas Huth } else { /* register */ 4298fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4299fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4300fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4301fcf5ef2aSThomas Huth } 4302fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4303fcf5ef2aSThomas Huth break; 4304fcf5ef2aSThomas Huth #endif 4305fcf5ef2aSThomas Huth case 0x30: 4306fcf5ef2aSThomas Huth { 4307fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4308fcf5ef2aSThomas Huth switch(rd) { 4309fcf5ef2aSThomas Huth case 0: /* wry */ 4310fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4311fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff); 4312fcf5ef2aSThomas Huth break; 4313fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4314fcf5ef2aSThomas Huth case 0x01 ... 0x0f: /* undefined in the 4315fcf5ef2aSThomas Huth SPARCv8 manual, nop 4316fcf5ef2aSThomas Huth on the microSPARC 4317fcf5ef2aSThomas Huth II */ 4318fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent 4319fcf5ef2aSThomas Huth in the SPARCv8 4320fcf5ef2aSThomas Huth manual, nop on the 4321fcf5ef2aSThomas Huth microSPARC II */ 4322fcf5ef2aSThomas Huth if ((rd == 0x13) && (dc->def->features & 4323fcf5ef2aSThomas Huth CPU_FEATURE_POWERDOWN)) { 4324fcf5ef2aSThomas Huth /* LEON3 power-down */ 4325fcf5ef2aSThomas Huth save_state(dc); 4326fcf5ef2aSThomas Huth gen_helper_power_down(cpu_env); 4327fcf5ef2aSThomas Huth } 4328fcf5ef2aSThomas Huth break; 4329fcf5ef2aSThomas Huth #else 4330fcf5ef2aSThomas Huth case 0x2: /* V9 wrccr */ 4331fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4332fcf5ef2aSThomas Huth gen_helper_wrccr(cpu_env, cpu_tmp0); 4333fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4334fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4335fcf5ef2aSThomas Huth break; 4336fcf5ef2aSThomas Huth case 0x3: /* V9 wrasi */ 4337fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4338fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff); 4339fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4340fcf5ef2aSThomas Huth offsetof(CPUSPARCState, asi)); 4341fcf5ef2aSThomas Huth /* End TB to notice changed ASI. */ 4342fcf5ef2aSThomas Huth save_state(dc); 4343fcf5ef2aSThomas Huth gen_op_next_insn(); 434407ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4345af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4346fcf5ef2aSThomas Huth break; 4347fcf5ef2aSThomas Huth case 0x6: /* V9 wrfprs */ 4348fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4349fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0); 4350fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 4351fcf5ef2aSThomas Huth save_state(dc); 4352fcf5ef2aSThomas Huth gen_op_next_insn(); 435307ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4354af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4355fcf5ef2aSThomas Huth break; 4356fcf5ef2aSThomas Huth case 0xf: /* V9 sir, nop if user */ 4357fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4358fcf5ef2aSThomas Huth if (supervisor(dc)) { 4359fcf5ef2aSThomas Huth ; // XXX 4360fcf5ef2aSThomas Huth } 4361fcf5ef2aSThomas Huth #endif 4362fcf5ef2aSThomas Huth break; 4363fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 4364fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4365fcf5ef2aSThomas Huth goto jmp_insn; 4366fcf5ef2aSThomas Huth } 4367fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2); 4368fcf5ef2aSThomas Huth break; 4369fcf5ef2aSThomas Huth case 0x14: /* Softint set */ 4370fcf5ef2aSThomas Huth if (!supervisor(dc)) 4371fcf5ef2aSThomas Huth goto illegal_insn; 4372fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4373fcf5ef2aSThomas Huth gen_helper_set_softint(cpu_env, cpu_tmp0); 4374fcf5ef2aSThomas Huth break; 4375fcf5ef2aSThomas Huth case 0x15: /* Softint clear */ 4376fcf5ef2aSThomas Huth if (!supervisor(dc)) 4377fcf5ef2aSThomas Huth goto illegal_insn; 4378fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4379fcf5ef2aSThomas Huth gen_helper_clear_softint(cpu_env, cpu_tmp0); 4380fcf5ef2aSThomas Huth break; 4381fcf5ef2aSThomas Huth case 0x16: /* Softint write */ 4382fcf5ef2aSThomas Huth if (!supervisor(dc)) 4383fcf5ef2aSThomas Huth goto illegal_insn; 4384fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4385fcf5ef2aSThomas Huth gen_helper_write_softint(cpu_env, cpu_tmp0); 4386fcf5ef2aSThomas Huth break; 4387fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 4388fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4389fcf5ef2aSThomas Huth if (!supervisor(dc)) 4390fcf5ef2aSThomas Huth goto illegal_insn; 4391fcf5ef2aSThomas Huth #endif 4392fcf5ef2aSThomas Huth { 4393fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4394fcf5ef2aSThomas Huth 4395fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1, 4396fcf5ef2aSThomas Huth cpu_src2); 4397fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4398fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4399fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 440046bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 440146bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 440246bb0137SMark Cave-Ayland gen_io_start(); 440346bb0137SMark Cave-Ayland } 4404fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4405fcf5ef2aSThomas Huth cpu_tick_cmpr); 4406fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 440746bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 440846bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4409fcf5ef2aSThomas Huth } 4410fcf5ef2aSThomas Huth break; 4411fcf5ef2aSThomas Huth case 0x18: /* System tick */ 4412fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4413fcf5ef2aSThomas Huth if (!supervisor(dc)) 4414fcf5ef2aSThomas Huth goto illegal_insn; 4415fcf5ef2aSThomas Huth #endif 4416fcf5ef2aSThomas Huth { 4417fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4418fcf5ef2aSThomas Huth 4419fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, 4420fcf5ef2aSThomas Huth cpu_src2); 4421fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4422fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4423fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 442446bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 442546bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 442646bb0137SMark Cave-Ayland gen_io_start(); 442746bb0137SMark Cave-Ayland } 4428fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4429fcf5ef2aSThomas Huth cpu_tmp0); 4430fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 443146bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 443246bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4433fcf5ef2aSThomas Huth } 4434fcf5ef2aSThomas Huth break; 4435fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 4436fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4437fcf5ef2aSThomas Huth if (!supervisor(dc)) 4438fcf5ef2aSThomas Huth goto illegal_insn; 4439fcf5ef2aSThomas Huth #endif 4440fcf5ef2aSThomas Huth { 4441fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4442fcf5ef2aSThomas Huth 4443fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1, 4444fcf5ef2aSThomas Huth cpu_src2); 4445fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4446fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4447fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 444846bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 444946bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 445046bb0137SMark Cave-Ayland gen_io_start(); 445146bb0137SMark Cave-Ayland } 4452fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4453fcf5ef2aSThomas Huth cpu_stick_cmpr); 4454fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 445546bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 445646bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4457fcf5ef2aSThomas Huth } 4458fcf5ef2aSThomas Huth break; 4459fcf5ef2aSThomas Huth 4460fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 4461fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation 4462fcf5ef2aSThomas Huth Counter */ 4463fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 4464fcf5ef2aSThomas Huth #endif 4465fcf5ef2aSThomas Huth default: 4466fcf5ef2aSThomas Huth goto illegal_insn; 4467fcf5ef2aSThomas Huth } 4468fcf5ef2aSThomas Huth } 4469fcf5ef2aSThomas Huth break; 4470fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4471fcf5ef2aSThomas Huth case 0x31: /* wrpsr, V9 saved, restored */ 4472fcf5ef2aSThomas Huth { 4473fcf5ef2aSThomas Huth if (!supervisor(dc)) 4474fcf5ef2aSThomas Huth goto priv_insn; 4475fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4476fcf5ef2aSThomas Huth switch (rd) { 4477fcf5ef2aSThomas Huth case 0: 4478fcf5ef2aSThomas Huth gen_helper_saved(cpu_env); 4479fcf5ef2aSThomas Huth break; 4480fcf5ef2aSThomas Huth case 1: 4481fcf5ef2aSThomas Huth gen_helper_restored(cpu_env); 4482fcf5ef2aSThomas Huth break; 4483fcf5ef2aSThomas Huth case 2: /* UA2005 allclean */ 4484fcf5ef2aSThomas Huth case 3: /* UA2005 otherw */ 4485fcf5ef2aSThomas Huth case 4: /* UA2005 normalw */ 4486fcf5ef2aSThomas Huth case 5: /* UA2005 invalw */ 4487fcf5ef2aSThomas Huth // XXX 4488fcf5ef2aSThomas Huth default: 4489fcf5ef2aSThomas Huth goto illegal_insn; 4490fcf5ef2aSThomas Huth } 4491fcf5ef2aSThomas Huth #else 4492fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4493fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4494fcf5ef2aSThomas Huth gen_helper_wrpsr(cpu_env, cpu_tmp0); 4495fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4496fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4497fcf5ef2aSThomas Huth save_state(dc); 4498fcf5ef2aSThomas Huth gen_op_next_insn(); 449907ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4500af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4501fcf5ef2aSThomas Huth #endif 4502fcf5ef2aSThomas Huth } 4503fcf5ef2aSThomas Huth break; 4504fcf5ef2aSThomas Huth case 0x32: /* wrwim, V9 wrpr */ 4505fcf5ef2aSThomas Huth { 4506fcf5ef2aSThomas Huth if (!supervisor(dc)) 4507fcf5ef2aSThomas Huth goto priv_insn; 4508fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4509fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4510fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4511fcf5ef2aSThomas Huth switch (rd) { 4512fcf5ef2aSThomas Huth case 0: // tpc 4513fcf5ef2aSThomas Huth { 4514fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4515fcf5ef2aSThomas Huth 4516fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4517fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4518fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4519fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 4520fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4521fcf5ef2aSThomas Huth } 4522fcf5ef2aSThomas Huth break; 4523fcf5ef2aSThomas Huth case 1: // tnpc 4524fcf5ef2aSThomas Huth { 4525fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4526fcf5ef2aSThomas Huth 4527fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4528fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4529fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4530fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 4531fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4532fcf5ef2aSThomas Huth } 4533fcf5ef2aSThomas Huth break; 4534fcf5ef2aSThomas Huth case 2: // tstate 4535fcf5ef2aSThomas Huth { 4536fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4537fcf5ef2aSThomas Huth 4538fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4539fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4540fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4541fcf5ef2aSThomas Huth offsetof(trap_state, 4542fcf5ef2aSThomas Huth tstate)); 4543fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4544fcf5ef2aSThomas Huth } 4545fcf5ef2aSThomas Huth break; 4546fcf5ef2aSThomas Huth case 3: // tt 4547fcf5ef2aSThomas Huth { 4548fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4549fcf5ef2aSThomas Huth 4550fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4551fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4552fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, r_tsptr, 4553fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 4554fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tsptr); 4555fcf5ef2aSThomas Huth } 4556fcf5ef2aSThomas Huth break; 4557fcf5ef2aSThomas Huth case 4: // tick 4558fcf5ef2aSThomas Huth { 4559fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4560fcf5ef2aSThomas Huth 4561fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4562fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4563fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 456446bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 456546bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 456646bb0137SMark Cave-Ayland gen_io_start(); 456746bb0137SMark Cave-Ayland } 4568fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4569fcf5ef2aSThomas Huth cpu_tmp0); 4570fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 457146bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 457246bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4573fcf5ef2aSThomas Huth } 4574fcf5ef2aSThomas Huth break; 4575fcf5ef2aSThomas Huth case 5: // tba 4576fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tbr, cpu_tmp0); 4577fcf5ef2aSThomas Huth break; 4578fcf5ef2aSThomas Huth case 6: // pstate 4579fcf5ef2aSThomas Huth save_state(dc); 458046bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 458146bb0137SMark Cave-Ayland gen_io_start(); 458246bb0137SMark Cave-Ayland } 4583fcf5ef2aSThomas Huth gen_helper_wrpstate(cpu_env, cpu_tmp0); 458446bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 458546bb0137SMark Cave-Ayland gen_io_end(); 458646bb0137SMark Cave-Ayland } 4587fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4588fcf5ef2aSThomas Huth break; 4589fcf5ef2aSThomas Huth case 7: // tl 4590fcf5ef2aSThomas Huth save_state(dc); 4591fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4592fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 4593fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4594fcf5ef2aSThomas Huth break; 4595fcf5ef2aSThomas Huth case 8: // pil 459646bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 459746bb0137SMark Cave-Ayland gen_io_start(); 459846bb0137SMark Cave-Ayland } 4599fcf5ef2aSThomas Huth gen_helper_wrpil(cpu_env, cpu_tmp0); 460046bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 460146bb0137SMark Cave-Ayland gen_io_end(); 460246bb0137SMark Cave-Ayland } 4603fcf5ef2aSThomas Huth break; 4604fcf5ef2aSThomas Huth case 9: // cwp 4605fcf5ef2aSThomas Huth gen_helper_wrcwp(cpu_env, cpu_tmp0); 4606fcf5ef2aSThomas Huth break; 4607fcf5ef2aSThomas Huth case 10: // cansave 4608fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4609fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4610fcf5ef2aSThomas Huth cansave)); 4611fcf5ef2aSThomas Huth break; 4612fcf5ef2aSThomas Huth case 11: // canrestore 4613fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4614fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4615fcf5ef2aSThomas Huth canrestore)); 4616fcf5ef2aSThomas Huth break; 4617fcf5ef2aSThomas Huth case 12: // cleanwin 4618fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4619fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4620fcf5ef2aSThomas Huth cleanwin)); 4621fcf5ef2aSThomas Huth break; 4622fcf5ef2aSThomas Huth case 13: // otherwin 4623fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4624fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4625fcf5ef2aSThomas Huth otherwin)); 4626fcf5ef2aSThomas Huth break; 4627fcf5ef2aSThomas Huth case 14: // wstate 4628fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4629fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4630fcf5ef2aSThomas Huth wstate)); 4631fcf5ef2aSThomas Huth break; 4632fcf5ef2aSThomas Huth case 16: // UA2005 gl 4633fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 4634cbc3a6a4SArtyom Tarasenko gen_helper_wrgl(cpu_env, cpu_tmp0); 4635fcf5ef2aSThomas Huth break; 4636fcf5ef2aSThomas Huth case 26: // UA2005 strand status 4637fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4638fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4639fcf5ef2aSThomas Huth goto priv_insn; 4640fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ssr, cpu_tmp0); 4641fcf5ef2aSThomas Huth break; 4642fcf5ef2aSThomas Huth default: 4643fcf5ef2aSThomas Huth goto illegal_insn; 4644fcf5ef2aSThomas Huth } 4645fcf5ef2aSThomas Huth #else 4646fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0); 4647fcf5ef2aSThomas Huth if (dc->def->nwindows != 32) { 4648fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_wim, cpu_wim, 4649fcf5ef2aSThomas Huth (1 << dc->def->nwindows) - 1); 4650fcf5ef2aSThomas Huth } 4651fcf5ef2aSThomas Huth #endif 4652fcf5ef2aSThomas Huth } 4653fcf5ef2aSThomas Huth break; 4654fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4655fcf5ef2aSThomas Huth { 4656fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4657fcf5ef2aSThomas Huth if (!supervisor(dc)) 4658fcf5ef2aSThomas Huth goto priv_insn; 4659fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2); 4660fcf5ef2aSThomas Huth #else 4661fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4662fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4663fcf5ef2aSThomas Huth goto priv_insn; 4664fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 4665fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4666fcf5ef2aSThomas Huth switch (rd) { 4667fcf5ef2aSThomas Huth case 0: // hpstate 4668f7f17ef7SArtyom Tarasenko tcg_gen_st_i64(cpu_tmp0, cpu_env, 4669f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, 4670f7f17ef7SArtyom Tarasenko hpstate)); 4671fcf5ef2aSThomas Huth save_state(dc); 4672fcf5ef2aSThomas Huth gen_op_next_insn(); 467307ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4674af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4675fcf5ef2aSThomas Huth break; 4676fcf5ef2aSThomas Huth case 1: // htstate 4677fcf5ef2aSThomas Huth // XXX gen_op_wrhtstate(); 4678fcf5ef2aSThomas Huth break; 4679fcf5ef2aSThomas Huth case 3: // hintp 4680fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hintp, cpu_tmp0); 4681fcf5ef2aSThomas Huth break; 4682fcf5ef2aSThomas Huth case 5: // htba 4683fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_htba, cpu_tmp0); 4684fcf5ef2aSThomas Huth break; 4685fcf5ef2aSThomas Huth case 31: // hstick_cmpr 4686fcf5ef2aSThomas Huth { 4687fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4688fcf5ef2aSThomas Huth 4689fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0); 4690fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4691fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4692fcf5ef2aSThomas Huth offsetof(CPUSPARCState, hstick)); 469346bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 469446bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 469546bb0137SMark Cave-Ayland gen_io_start(); 469646bb0137SMark Cave-Ayland } 4697fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4698fcf5ef2aSThomas Huth cpu_hstick_cmpr); 4699fcf5ef2aSThomas Huth tcg_temp_free_ptr(r_tickptr); 470046bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & 470146bb0137SMark Cave-Ayland CF_USE_ICOUNT) { 470246bb0137SMark Cave-Ayland gen_io_end(); 470346bb0137SMark Cave-Ayland } 470446bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 470546bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4706fcf5ef2aSThomas Huth } 4707fcf5ef2aSThomas Huth break; 4708fcf5ef2aSThomas Huth case 6: // hver readonly 4709fcf5ef2aSThomas Huth default: 4710fcf5ef2aSThomas Huth goto illegal_insn; 4711fcf5ef2aSThomas Huth } 4712fcf5ef2aSThomas Huth #endif 4713fcf5ef2aSThomas Huth } 4714fcf5ef2aSThomas Huth break; 4715fcf5ef2aSThomas Huth #endif 4716fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4717fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4718fcf5ef2aSThomas Huth { 4719fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4720fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4721fcf5ef2aSThomas Huth DisasCompare cmp; 4722fcf5ef2aSThomas Huth TCGv dst; 4723fcf5ef2aSThomas Huth 4724fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4725fcf5ef2aSThomas Huth if (cc == 0) { 4726fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4727fcf5ef2aSThomas Huth } else if (cc == 2) { 4728fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4729fcf5ef2aSThomas Huth } else { 4730fcf5ef2aSThomas Huth goto illegal_insn; 4731fcf5ef2aSThomas Huth } 4732fcf5ef2aSThomas Huth } else { 4733fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4734fcf5ef2aSThomas Huth } 4735fcf5ef2aSThomas Huth 4736fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4737fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4738fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4739fcf5ef2aSThomas Huth if (IS_IMM) { 4740fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4741fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4742fcf5ef2aSThomas Huth } 4743fcf5ef2aSThomas Huth 4744fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4745fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4746fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4747fcf5ef2aSThomas Huth cpu_src2, dst); 4748fcf5ef2aSThomas Huth free_compare(&cmp); 4749fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4750fcf5ef2aSThomas Huth break; 4751fcf5ef2aSThomas Huth } 4752fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4753fcf5ef2aSThomas Huth gen_helper_sdivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4754fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4755fcf5ef2aSThomas Huth break; 4756fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 475708da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4758fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4759fcf5ef2aSThomas Huth break; 4760fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4761fcf5ef2aSThomas Huth { 4762fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4763fcf5ef2aSThomas Huth DisasCompare cmp; 4764fcf5ef2aSThomas Huth TCGv dst; 4765fcf5ef2aSThomas Huth 4766fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4767fcf5ef2aSThomas Huth 4768fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4769fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4770fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4771fcf5ef2aSThomas Huth if (IS_IMM) { 4772fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4773fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4774fcf5ef2aSThomas Huth } 4775fcf5ef2aSThomas Huth 4776fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4777fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4778fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4779fcf5ef2aSThomas Huth cpu_src2, dst); 4780fcf5ef2aSThomas Huth free_compare(&cmp); 4781fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4782fcf5ef2aSThomas Huth break; 4783fcf5ef2aSThomas Huth } 4784fcf5ef2aSThomas Huth #endif 4785fcf5ef2aSThomas Huth default: 4786fcf5ef2aSThomas Huth goto illegal_insn; 4787fcf5ef2aSThomas Huth } 4788fcf5ef2aSThomas Huth } 4789fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4790fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4791fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4792fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4793fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4794fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4795fcf5ef2aSThomas Huth goto jmp_insn; 4796fcf5ef2aSThomas Huth } 4797fcf5ef2aSThomas Huth 4798fcf5ef2aSThomas Huth switch (opf) { 4799fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4800fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4801fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4802fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4803fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4804fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4805fcf5ef2aSThomas Huth break; 4806fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4807fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4808fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4809fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4810fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4811fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4812fcf5ef2aSThomas Huth break; 4813fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4814fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4815fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4816fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4817fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4818fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4819fcf5ef2aSThomas Huth break; 4820fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4821fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4822fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4823fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4824fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4825fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4826fcf5ef2aSThomas Huth break; 4827fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4828fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4829fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4830fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4831fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4832fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4833fcf5ef2aSThomas Huth break; 4834fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4835fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4836fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4837fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4838fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4839fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4840fcf5ef2aSThomas Huth break; 4841fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4842fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4843fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4844fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4845fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4846fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4847fcf5ef2aSThomas Huth break; 4848fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4849fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4850fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4851fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4852fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4853fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4854fcf5ef2aSThomas Huth break; 4855fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4856fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4857fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4858fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4859fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4860fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4861fcf5ef2aSThomas Huth break; 4862fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4863fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4864fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4865fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4866fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4867fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4868fcf5ef2aSThomas Huth break; 4869fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4870fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4871fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4872fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4873fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4874fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4875fcf5ef2aSThomas Huth break; 4876fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4877fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4878fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4879fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4880fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4881fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4882fcf5ef2aSThomas Huth break; 4883fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4884fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4885fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4886fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4887fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4888fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4889fcf5ef2aSThomas Huth break; 4890fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4891fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4892fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4893fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4894fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4895fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4896fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4897fcf5ef2aSThomas Huth break; 4898fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4899fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4900fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4901fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4902fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4903fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4904fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4905fcf5ef2aSThomas Huth break; 4906fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4907fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4908fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4909fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4910fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4911fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4912fcf5ef2aSThomas Huth break; 4913fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4914fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4915fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4916fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4917fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4918fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4919fcf5ef2aSThomas Huth break; 4920fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4921fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4922fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4923fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4924fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4925fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4926fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4927fcf5ef2aSThomas Huth break; 4928fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4929fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4930fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4931fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4932fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4933fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4934fcf5ef2aSThomas Huth break; 4935fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4936fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4937fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4938fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4939fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4940fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4941fcf5ef2aSThomas Huth break; 4942fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4943fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4944fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4945fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4946fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4947fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4948fcf5ef2aSThomas Huth break; 4949fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4950fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4951fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4952fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4953fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4954fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4955fcf5ef2aSThomas Huth break; 4956fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4957fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4958fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4959fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4960fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4961fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4962fcf5ef2aSThomas Huth break; 4963fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4964fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4965fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4966fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4967fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4968fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4969fcf5ef2aSThomas Huth break; 4970fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4971fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4972fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4973fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4974fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4975fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4976fcf5ef2aSThomas Huth break; 4977fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4978fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4979fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4980fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4981fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4982fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4983fcf5ef2aSThomas Huth break; 4984fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4985fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4986fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4987fcf5ef2aSThomas Huth break; 4988fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4989fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4990fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4991fcf5ef2aSThomas Huth break; 4992fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4993fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4994fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4995fcf5ef2aSThomas Huth break; 4996fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4997fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4998fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4999fcf5ef2aSThomas Huth break; 5000fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 5001fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5002fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 5003fcf5ef2aSThomas Huth break; 5004fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 5005fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5006fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 5007fcf5ef2aSThomas Huth break; 5008fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 5009fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5010fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 5011fcf5ef2aSThomas Huth break; 5012fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 5013fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5014fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 5015fcf5ef2aSThomas Huth break; 5016fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5017fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5018fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5019fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5020fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5021fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5022fcf5ef2aSThomas Huth break; 5023fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5024fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5025fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5026fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5027fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5028fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5029fcf5ef2aSThomas Huth break; 5030fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 5031fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5032fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 5033fcf5ef2aSThomas Huth break; 5034fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 5035fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5036fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 5037fcf5ef2aSThomas Huth break; 5038fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 5039fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5040fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 5041fcf5ef2aSThomas Huth break; 5042fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 5043fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5044fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 5045fcf5ef2aSThomas Huth break; 5046fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 5047fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5048fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 5049fcf5ef2aSThomas Huth break; 5050fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 5051fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5052fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 5053fcf5ef2aSThomas Huth break; 5054fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 5055fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5056fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 5057fcf5ef2aSThomas Huth break; 5058fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 5059fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5060fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 5061fcf5ef2aSThomas Huth break; 5062fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 5063fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5064fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 5065fcf5ef2aSThomas Huth break; 5066fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 5067fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5068fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 5069fcf5ef2aSThomas Huth break; 5070fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 5071fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5072fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 5073fcf5ef2aSThomas Huth break; 5074fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 5075fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5076fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 5077fcf5ef2aSThomas Huth break; 5078fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 5079fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5080fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 5081fcf5ef2aSThomas Huth break; 5082fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5083fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5084fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5085fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5086fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5087fcf5ef2aSThomas Huth break; 5088fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5089fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5090fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5091fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5092fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5093fcf5ef2aSThomas Huth break; 5094fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 5095fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5096fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 5097fcf5ef2aSThomas Huth break; 5098fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5099fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5100fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5101fcf5ef2aSThomas Huth break; 5102fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5103fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5104fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5105fcf5ef2aSThomas Huth break; 5106fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5107fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5108fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5109fcf5ef2aSThomas Huth break; 5110fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5111fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5112fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5113fcf5ef2aSThomas Huth break; 5114fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 5115fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5116fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 5117fcf5ef2aSThomas Huth break; 5118fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5119fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5120fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5121fcf5ef2aSThomas Huth break; 5122fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5123fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5124fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5125fcf5ef2aSThomas Huth break; 5126fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5127fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5128fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5129fcf5ef2aSThomas Huth break; 5130fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 5131fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5132fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 5133fcf5ef2aSThomas Huth break; 5134fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5135fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5136fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5137fcf5ef2aSThomas Huth break; 5138fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5139fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5140fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5141fcf5ef2aSThomas Huth break; 5142fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5143fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5144fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5145fcf5ef2aSThomas Huth break; 5146fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5147fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5148fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5149fcf5ef2aSThomas Huth break; 5150fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5151fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5152fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5153fcf5ef2aSThomas Huth break; 5154fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5155fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5156fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5157fcf5ef2aSThomas Huth break; 5158fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5159fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5160fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5161fcf5ef2aSThomas Huth break; 5162fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5163fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5164fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5165fcf5ef2aSThomas Huth break; 5166fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5167fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5168fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5169fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5170fcf5ef2aSThomas Huth break; 5171fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5172fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5173fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5174fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5175fcf5ef2aSThomas Huth break; 5176fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5177fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5178fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5179fcf5ef2aSThomas Huth break; 5180fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5181fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5182fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5183fcf5ef2aSThomas Huth break; 5184fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5185fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5186fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5187fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5188fcf5ef2aSThomas Huth break; 5189fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5190fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5191fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5192fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5193fcf5ef2aSThomas Huth break; 5194fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5195fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5196fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5197fcf5ef2aSThomas Huth break; 5198fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5199fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5200fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5201fcf5ef2aSThomas Huth break; 5202fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5203fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5204fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5205fcf5ef2aSThomas Huth break; 5206fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5207fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5208fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5209fcf5ef2aSThomas Huth break; 5210fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5211fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5212fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5213fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5214fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5215fcf5ef2aSThomas Huth break; 5216fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5217fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5218fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5219fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5220fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5221fcf5ef2aSThomas Huth break; 5222fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5223fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5224fcf5ef2aSThomas Huth // XXX 5225fcf5ef2aSThomas Huth goto illegal_insn; 5226fcf5ef2aSThomas Huth default: 5227fcf5ef2aSThomas Huth goto illegal_insn; 5228fcf5ef2aSThomas Huth } 5229fcf5ef2aSThomas Huth #else 5230fcf5ef2aSThomas Huth goto ncp_insn; 5231fcf5ef2aSThomas Huth #endif 5232fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 5233fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5234fcf5ef2aSThomas Huth goto illegal_insn; 5235fcf5ef2aSThomas Huth #else 5236fcf5ef2aSThomas Huth goto ncp_insn; 5237fcf5ef2aSThomas Huth #endif 5238fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5239fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5240fcf5ef2aSThomas Huth save_state(dc); 5241fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 5242fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 5243fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5244fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5245fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5246fcf5ef2aSThomas Huth } else { /* register */ 5247fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5248fcf5ef2aSThomas Huth if (rs2) { 5249fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5250fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5251fcf5ef2aSThomas Huth } else { 5252fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5253fcf5ef2aSThomas Huth } 5254fcf5ef2aSThomas Huth } 5255fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5256fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5257fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5258fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5259fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5260fcf5ef2aSThomas Huth goto jmp_insn; 5261fcf5ef2aSThomas Huth #endif 5262fcf5ef2aSThomas Huth } else { 5263fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 5264fcf5ef2aSThomas Huth cpu_tmp0 = get_temp_tl(dc); 5265fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5266fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5267fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5268fcf5ef2aSThomas Huth } else { /* register */ 5269fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5270fcf5ef2aSThomas Huth if (rs2) { 5271fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5272fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5273fcf5ef2aSThomas Huth } else { 5274fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5275fcf5ef2aSThomas Huth } 5276fcf5ef2aSThomas Huth } 5277fcf5ef2aSThomas Huth switch (xop) { 5278fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5279fcf5ef2aSThomas Huth { 5280fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 5281fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 5282fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 5283fcf5ef2aSThomas Huth 5284fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5285fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5286fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5287fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5288fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5289fcf5ef2aSThomas Huth } 5290fcf5ef2aSThomas Huth goto jmp_insn; 5291fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5292fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5293fcf5ef2aSThomas Huth { 5294fcf5ef2aSThomas Huth if (!supervisor(dc)) 5295fcf5ef2aSThomas Huth goto priv_insn; 5296fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5297fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5298fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5299fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5300fcf5ef2aSThomas Huth gen_helper_rett(cpu_env); 5301fcf5ef2aSThomas Huth } 5302fcf5ef2aSThomas Huth goto jmp_insn; 5303fcf5ef2aSThomas Huth #endif 5304fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5305fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_FLUSH)) 5306fcf5ef2aSThomas Huth goto unimp_flush; 5307fcf5ef2aSThomas Huth /* nop */ 5308fcf5ef2aSThomas Huth break; 5309fcf5ef2aSThomas Huth case 0x3c: /* save */ 5310fcf5ef2aSThomas Huth gen_helper_save(cpu_env); 5311fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5312fcf5ef2aSThomas Huth break; 5313fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5314fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5315fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5316fcf5ef2aSThomas Huth break; 5317fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5318fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5319fcf5ef2aSThomas Huth { 5320fcf5ef2aSThomas Huth switch (rd) { 5321fcf5ef2aSThomas Huth case 0: 5322fcf5ef2aSThomas Huth if (!supervisor(dc)) 5323fcf5ef2aSThomas Huth goto priv_insn; 5324fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5325fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 532646bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 532746bb0137SMark Cave-Ayland gen_io_start(); 532846bb0137SMark Cave-Ayland } 5329fcf5ef2aSThomas Huth gen_helper_done(cpu_env); 533046bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 533146bb0137SMark Cave-Ayland gen_io_end(); 533246bb0137SMark Cave-Ayland } 5333fcf5ef2aSThomas Huth goto jmp_insn; 5334fcf5ef2aSThomas Huth case 1: 5335fcf5ef2aSThomas Huth if (!supervisor(dc)) 5336fcf5ef2aSThomas Huth goto priv_insn; 5337fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5338fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 533946bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 534046bb0137SMark Cave-Ayland gen_io_start(); 534146bb0137SMark Cave-Ayland } 5342fcf5ef2aSThomas Huth gen_helper_retry(cpu_env); 534346bb0137SMark Cave-Ayland if (tb_cflags(dc->base.tb) & CF_USE_ICOUNT) { 534446bb0137SMark Cave-Ayland gen_io_end(); 534546bb0137SMark Cave-Ayland } 5346fcf5ef2aSThomas Huth goto jmp_insn; 5347fcf5ef2aSThomas Huth default: 5348fcf5ef2aSThomas Huth goto illegal_insn; 5349fcf5ef2aSThomas Huth } 5350fcf5ef2aSThomas Huth } 5351fcf5ef2aSThomas Huth break; 5352fcf5ef2aSThomas Huth #endif 5353fcf5ef2aSThomas Huth default: 5354fcf5ef2aSThomas Huth goto illegal_insn; 5355fcf5ef2aSThomas Huth } 5356fcf5ef2aSThomas Huth } 5357fcf5ef2aSThomas Huth break; 5358fcf5ef2aSThomas Huth } 5359fcf5ef2aSThomas Huth break; 5360fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5361fcf5ef2aSThomas Huth { 5362fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5363fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5364fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 5365fcf5ef2aSThomas Huth TCGv cpu_addr = get_temp_tl(dc); 5366fcf5ef2aSThomas Huth 5367fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5368fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5369fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5370fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5371fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5372fcf5ef2aSThomas Huth if (simm != 0) { 5373fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5374fcf5ef2aSThomas Huth } 5375fcf5ef2aSThomas Huth } else { /* register */ 5376fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5377fcf5ef2aSThomas Huth if (rs2 != 0) { 5378fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5379fcf5ef2aSThomas Huth } 5380fcf5ef2aSThomas Huth } 5381fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5382fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5383fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5384fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5385fcf5ef2aSThomas Huth 5386fcf5ef2aSThomas Huth switch (xop) { 5387fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5388fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5389fcf5ef2aSThomas Huth tcg_gen_qemu_ld32u(cpu_val, cpu_addr, dc->mem_idx); 5390fcf5ef2aSThomas Huth break; 5391fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5392fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5393fcf5ef2aSThomas Huth tcg_gen_qemu_ld8u(cpu_val, cpu_addr, dc->mem_idx); 5394fcf5ef2aSThomas Huth break; 5395fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5396fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5397fcf5ef2aSThomas Huth tcg_gen_qemu_ld16u(cpu_val, cpu_addr, dc->mem_idx); 5398fcf5ef2aSThomas Huth break; 5399fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5400fcf5ef2aSThomas Huth if (rd & 1) 5401fcf5ef2aSThomas Huth goto illegal_insn; 5402fcf5ef2aSThomas Huth else { 5403fcf5ef2aSThomas Huth TCGv_i64 t64; 5404fcf5ef2aSThomas Huth 5405fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5406fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5407fcf5ef2aSThomas Huth tcg_gen_qemu_ld64(t64, cpu_addr, dc->mem_idx); 5408fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5409fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5410fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5411fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5412fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5413fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 5414fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5415fcf5ef2aSThomas Huth } 5416fcf5ef2aSThomas Huth break; 5417fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5418fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5419fcf5ef2aSThomas Huth tcg_gen_qemu_ld8s(cpu_val, cpu_addr, dc->mem_idx); 5420fcf5ef2aSThomas Huth break; 5421fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5422fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5423fcf5ef2aSThomas Huth tcg_gen_qemu_ld16s(cpu_val, cpu_addr, dc->mem_idx); 5424fcf5ef2aSThomas Huth break; 5425fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5426fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5427fcf5ef2aSThomas Huth break; 5428fcf5ef2aSThomas Huth case 0x0f: 5429fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5430fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5431fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5432fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5433fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5434fcf5ef2aSThomas Huth break; 5435fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5436fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5437fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5438fcf5ef2aSThomas Huth break; 5439fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5440fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5441fcf5ef2aSThomas Huth break; 5442fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5443fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5444fcf5ef2aSThomas Huth break; 5445fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5446fcf5ef2aSThomas Huth if (rd & 1) { 5447fcf5ef2aSThomas Huth goto illegal_insn; 5448fcf5ef2aSThomas Huth } 5449fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5450fcf5ef2aSThomas Huth goto skip_move; 5451fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5452fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5453fcf5ef2aSThomas Huth break; 5454fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5455fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5456fcf5ef2aSThomas Huth break; 5457fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5458fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5459fcf5ef2aSThomas Huth break; 5460fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5461fcf5ef2aSThomas Huth atomically */ 5462fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5463fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5464fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5465fcf5ef2aSThomas Huth break; 5466fcf5ef2aSThomas Huth 5467fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5468fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5469fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5470fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5471fcf5ef2aSThomas Huth goto ncp_insn; 5472fcf5ef2aSThomas Huth #endif 5473fcf5ef2aSThomas Huth #endif 5474fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5475fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5476fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5477fcf5ef2aSThomas Huth tcg_gen_qemu_ld32s(cpu_val, cpu_addr, dc->mem_idx); 5478fcf5ef2aSThomas Huth break; 5479fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5480fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5481fcf5ef2aSThomas Huth tcg_gen_qemu_ld64(cpu_val, cpu_addr, dc->mem_idx); 5482fcf5ef2aSThomas Huth break; 5483fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5484fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5485fcf5ef2aSThomas Huth break; 5486fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5487fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEQ); 5488fcf5ef2aSThomas Huth break; 5489fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5490fcf5ef2aSThomas Huth goto skip_move; 5491fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5492fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5493fcf5ef2aSThomas Huth goto jmp_insn; 5494fcf5ef2aSThomas Huth } 5495fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5496fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5497fcf5ef2aSThomas Huth goto skip_move; 5498fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5499fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5500fcf5ef2aSThomas Huth goto jmp_insn; 5501fcf5ef2aSThomas Huth } 5502fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5503fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5504fcf5ef2aSThomas Huth goto skip_move; 5505fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5506fcf5ef2aSThomas Huth goto skip_move; 5507fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5508fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5509fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5510fcf5ef2aSThomas Huth goto jmp_insn; 5511fcf5ef2aSThomas Huth } 5512fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5513fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5514fcf5ef2aSThomas Huth goto skip_move; 5515fcf5ef2aSThomas Huth #endif 5516fcf5ef2aSThomas Huth default: 5517fcf5ef2aSThomas Huth goto illegal_insn; 5518fcf5ef2aSThomas Huth } 5519fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5520fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5521fcf5ef2aSThomas Huth skip_move: ; 5522fcf5ef2aSThomas Huth #endif 5523fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5524fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5525fcf5ef2aSThomas Huth goto jmp_insn; 5526fcf5ef2aSThomas Huth } 5527fcf5ef2aSThomas Huth switch (xop) { 5528fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5529fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5530fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5531fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5532fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5533fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5534fcf5ef2aSThomas Huth break; 5535fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5536fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5537fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5538fcf5ef2aSThomas Huth if (rd == 1) { 5539fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5540fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5541fcf5ef2aSThomas Huth dc->mem_idx, MO_TEQ); 5542fcf5ef2aSThomas Huth gen_helper_ldxfsr(cpu_fsr, cpu_env, cpu_fsr, t64); 5543fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 5544fcf5ef2aSThomas Huth break; 5545fcf5ef2aSThomas Huth } 5546fcf5ef2aSThomas Huth #endif 5547fcf5ef2aSThomas Huth cpu_dst_32 = get_temp_i32(dc); 5548fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5549fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5550fcf5ef2aSThomas Huth gen_helper_ldfsr(cpu_fsr, cpu_env, cpu_fsr, cpu_dst_32); 5551fcf5ef2aSThomas Huth break; 5552fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5553fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5554fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5555fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5556fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5557fcf5ef2aSThomas Huth MO_TEQ | MO_ALIGN_4); 5558fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5559fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5560fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5561fcf5ef2aSThomas Huth MO_TEQ | MO_ALIGN_4); 5562fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5563fcf5ef2aSThomas Huth tcg_temp_free_i64(cpu_src1_64); 5564fcf5ef2aSThomas Huth tcg_temp_free_i64(cpu_src2_64); 5565fcf5ef2aSThomas Huth break; 5566fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5567fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5568fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5569fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5570fcf5ef2aSThomas Huth MO_TEQ | MO_ALIGN_4); 5571fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5572fcf5ef2aSThomas Huth break; 5573fcf5ef2aSThomas Huth default: 5574fcf5ef2aSThomas Huth goto illegal_insn; 5575fcf5ef2aSThomas Huth } 5576fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5577fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5578fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5579fcf5ef2aSThomas Huth 5580fcf5ef2aSThomas Huth switch (xop) { 5581fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5582fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5583fcf5ef2aSThomas Huth tcg_gen_qemu_st32(cpu_val, cpu_addr, dc->mem_idx); 5584fcf5ef2aSThomas Huth break; 5585fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5586fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5587fcf5ef2aSThomas Huth tcg_gen_qemu_st8(cpu_val, cpu_addr, dc->mem_idx); 5588fcf5ef2aSThomas Huth break; 5589fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5590fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5591fcf5ef2aSThomas Huth tcg_gen_qemu_st16(cpu_val, cpu_addr, dc->mem_idx); 5592fcf5ef2aSThomas Huth break; 5593fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5594fcf5ef2aSThomas Huth if (rd & 1) 5595fcf5ef2aSThomas Huth goto illegal_insn; 5596fcf5ef2aSThomas Huth else { 5597fcf5ef2aSThomas Huth TCGv_i64 t64; 5598fcf5ef2aSThomas Huth TCGv lo; 5599fcf5ef2aSThomas Huth 5600fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5601fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5602fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5603fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 5604fcf5ef2aSThomas Huth tcg_gen_qemu_st64(t64, cpu_addr, dc->mem_idx); 5605fcf5ef2aSThomas Huth tcg_temp_free_i64(t64); 5606fcf5ef2aSThomas Huth } 5607fcf5ef2aSThomas Huth break; 5608fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5609fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5610fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5611fcf5ef2aSThomas Huth break; 5612fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5613fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5614fcf5ef2aSThomas Huth break; 5615fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5616fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5617fcf5ef2aSThomas Huth break; 5618fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5619fcf5ef2aSThomas Huth if (rd & 1) { 5620fcf5ef2aSThomas Huth goto illegal_insn; 5621fcf5ef2aSThomas Huth } 5622fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5623fcf5ef2aSThomas Huth break; 5624fcf5ef2aSThomas Huth #endif 5625fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5626fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5627fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5628fcf5ef2aSThomas Huth tcg_gen_qemu_st64(cpu_val, cpu_addr, dc->mem_idx); 5629fcf5ef2aSThomas Huth break; 5630fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5631fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEQ); 5632fcf5ef2aSThomas Huth break; 5633fcf5ef2aSThomas Huth #endif 5634fcf5ef2aSThomas Huth default: 5635fcf5ef2aSThomas Huth goto illegal_insn; 5636fcf5ef2aSThomas Huth } 5637fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5638fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5639fcf5ef2aSThomas Huth goto jmp_insn; 5640fcf5ef2aSThomas Huth } 5641fcf5ef2aSThomas Huth switch (xop) { 5642fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5643fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5644fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5645fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5646fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5647fcf5ef2aSThomas Huth break; 5648fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5649fcf5ef2aSThomas Huth { 5650fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5651fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5652fcf5ef2aSThomas Huth if (rd == 1) { 5653fcf5ef2aSThomas Huth tcg_gen_qemu_st64(cpu_fsr, cpu_addr, dc->mem_idx); 5654fcf5ef2aSThomas Huth break; 5655fcf5ef2aSThomas Huth } 5656fcf5ef2aSThomas Huth #endif 5657fcf5ef2aSThomas Huth tcg_gen_qemu_st32(cpu_fsr, cpu_addr, dc->mem_idx); 5658fcf5ef2aSThomas Huth } 5659fcf5ef2aSThomas Huth break; 5660fcf5ef2aSThomas Huth case 0x26: 5661fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5662fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5663fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5664fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5665fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5666fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5667fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5668fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5669fcf5ef2aSThomas Huth before performing the first write. */ 5670fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5671fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5672fcf5ef2aSThomas Huth dc->mem_idx, MO_TEQ | MO_ALIGN_16); 5673fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5674fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5675fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5676fcf5ef2aSThomas Huth dc->mem_idx, MO_TEQ); 5677fcf5ef2aSThomas Huth break; 5678fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5679fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5680fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5681fcf5ef2aSThomas Huth goto illegal_insn; 5682fcf5ef2aSThomas Huth #else 5683fcf5ef2aSThomas Huth if (!supervisor(dc)) 5684fcf5ef2aSThomas Huth goto priv_insn; 5685fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5686fcf5ef2aSThomas Huth goto jmp_insn; 5687fcf5ef2aSThomas Huth } 5688fcf5ef2aSThomas Huth goto nfq_insn; 5689fcf5ef2aSThomas Huth #endif 5690fcf5ef2aSThomas Huth #endif 5691fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5692fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5693fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5694fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5695fcf5ef2aSThomas Huth MO_TEQ | MO_ALIGN_4); 5696fcf5ef2aSThomas Huth break; 5697fcf5ef2aSThomas Huth default: 5698fcf5ef2aSThomas Huth goto illegal_insn; 5699fcf5ef2aSThomas Huth } 5700fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5701fcf5ef2aSThomas Huth switch (xop) { 5702fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5703fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5704fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5705fcf5ef2aSThomas Huth goto jmp_insn; 5706fcf5ef2aSThomas Huth } 5707fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5708fcf5ef2aSThomas Huth break; 5709fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5710fcf5ef2aSThomas Huth { 5711fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5712fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5713fcf5ef2aSThomas Huth goto jmp_insn; 5714fcf5ef2aSThomas Huth } 5715fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5716fcf5ef2aSThomas Huth } 5717fcf5ef2aSThomas Huth break; 5718fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5719fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5720fcf5ef2aSThomas Huth goto jmp_insn; 5721fcf5ef2aSThomas Huth } 5722fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5723fcf5ef2aSThomas Huth break; 5724fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5725fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5726fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5727fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5728fcf5ef2aSThomas Huth break; 5729fcf5ef2aSThomas Huth #else 5730fcf5ef2aSThomas Huth case 0x34: /* stc */ 5731fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5732fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5733fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5734fcf5ef2aSThomas Huth goto ncp_insn; 5735fcf5ef2aSThomas Huth #endif 5736fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5737fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5738fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5739fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5740fcf5ef2aSThomas Huth #endif 5741fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5742fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5743fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5744fcf5ef2aSThomas Huth break; 5745fcf5ef2aSThomas Huth #endif 5746fcf5ef2aSThomas Huth default: 5747fcf5ef2aSThomas Huth goto illegal_insn; 5748fcf5ef2aSThomas Huth } 5749fcf5ef2aSThomas Huth } else { 5750fcf5ef2aSThomas Huth goto illegal_insn; 5751fcf5ef2aSThomas Huth } 5752fcf5ef2aSThomas Huth } 5753fcf5ef2aSThomas Huth break; 5754fcf5ef2aSThomas Huth } 5755fcf5ef2aSThomas Huth /* default case for non jump instructions */ 5756fcf5ef2aSThomas Huth if (dc->npc == DYNAMIC_PC) { 5757fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5758fcf5ef2aSThomas Huth gen_op_next_insn(); 5759fcf5ef2aSThomas Huth } else if (dc->npc == JUMP_PC) { 5760fcf5ef2aSThomas Huth /* we can do a static jump */ 5761fcf5ef2aSThomas Huth gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 5762af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 5763fcf5ef2aSThomas Huth } else { 5764fcf5ef2aSThomas Huth dc->pc = dc->npc; 5765fcf5ef2aSThomas Huth dc->npc = dc->npc + 4; 5766fcf5ef2aSThomas Huth } 5767fcf5ef2aSThomas Huth jmp_insn: 5768fcf5ef2aSThomas Huth goto egress; 5769fcf5ef2aSThomas Huth illegal_insn: 5770fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5771fcf5ef2aSThomas Huth goto egress; 5772fcf5ef2aSThomas Huth unimp_flush: 5773fcf5ef2aSThomas Huth gen_exception(dc, TT_UNIMP_FLUSH); 5774fcf5ef2aSThomas Huth goto egress; 5775fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5776fcf5ef2aSThomas Huth priv_insn: 5777fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5778fcf5ef2aSThomas Huth goto egress; 5779fcf5ef2aSThomas Huth #endif 5780fcf5ef2aSThomas Huth nfpu_insn: 5781fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5782fcf5ef2aSThomas Huth goto egress; 5783fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5784fcf5ef2aSThomas Huth nfq_insn: 5785fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5786fcf5ef2aSThomas Huth goto egress; 5787fcf5ef2aSThomas Huth #endif 5788fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5789fcf5ef2aSThomas Huth ncp_insn: 5790fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5791fcf5ef2aSThomas Huth goto egress; 5792fcf5ef2aSThomas Huth #endif 5793fcf5ef2aSThomas Huth egress: 5794fcf5ef2aSThomas Huth if (dc->n_t32 != 0) { 5795fcf5ef2aSThomas Huth int i; 5796fcf5ef2aSThomas Huth for (i = dc->n_t32 - 1; i >= 0; --i) { 5797fcf5ef2aSThomas Huth tcg_temp_free_i32(dc->t32[i]); 5798fcf5ef2aSThomas Huth } 5799fcf5ef2aSThomas Huth dc->n_t32 = 0; 5800fcf5ef2aSThomas Huth } 5801fcf5ef2aSThomas Huth if (dc->n_ttl != 0) { 5802fcf5ef2aSThomas Huth int i; 5803fcf5ef2aSThomas Huth for (i = dc->n_ttl - 1; i >= 0; --i) { 5804fcf5ef2aSThomas Huth tcg_temp_free(dc->ttl[i]); 5805fcf5ef2aSThomas Huth } 5806fcf5ef2aSThomas Huth dc->n_ttl = 0; 5807fcf5ef2aSThomas Huth } 5808fcf5ef2aSThomas Huth } 5809fcf5ef2aSThomas Huth 58106e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5811fcf5ef2aSThomas Huth { 58126e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 58139c489ea6SLluís Vilanova CPUSPARCState *env = cs->env_ptr; 58146e61bc94SEmilio G. Cota int bound; 5815af00be49SEmilio G. Cota 5816af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 58176e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5818fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 58196e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5820576e1c4cSIgor Mammedov dc->def = &env->def; 58216e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 58226e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5823c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 58246e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5825c9b459aaSArtyom Tarasenko #endif 5826fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5827fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 58286e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5829c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 58306e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5831c9b459aaSArtyom Tarasenko #endif 5832fcf5ef2aSThomas Huth #endif 58336e61bc94SEmilio G. Cota /* 58346e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 58356e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 58366e61bc94SEmilio G. Cota */ 58376e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 58386e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5839af00be49SEmilio G. Cota } 5840fcf5ef2aSThomas Huth 58416e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 58426e61bc94SEmilio G. Cota { 58436e61bc94SEmilio G. Cota } 58446e61bc94SEmilio G. Cota 58456e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 58466e61bc94SEmilio G. Cota { 58476e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 58486e61bc94SEmilio G. Cota 5849fcf5ef2aSThomas Huth if (dc->npc & JUMP_PC) { 5850fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5851fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc, dc->jump_pc[0] | JUMP_PC); 5852fcf5ef2aSThomas Huth } else { 5853fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc, dc->npc); 5854fcf5ef2aSThomas Huth } 58556e61bc94SEmilio G. Cota } 5856fcf5ef2aSThomas Huth 58576e61bc94SEmilio G. Cota static bool sparc_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 58586e61bc94SEmilio G. Cota const CPUBreakpoint *bp) 58596e61bc94SEmilio G. Cota { 58606e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 58616e61bc94SEmilio G. Cota 5862af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_first) { 5863fcf5ef2aSThomas Huth save_state(dc); 5864fcf5ef2aSThomas Huth } 5865fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 586607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5867af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 58686e61bc94SEmilio G. Cota /* update pc_next so that the current instruction is included in tb->size */ 5869af00be49SEmilio G. Cota dc->base.pc_next += 4; 58706e61bc94SEmilio G. Cota return true; 5871fcf5ef2aSThomas Huth } 5872fcf5ef2aSThomas Huth 58736e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 58746e61bc94SEmilio G. Cota { 58756e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 58766e61bc94SEmilio G. Cota CPUSPARCState *env = cs->env_ptr; 58776e61bc94SEmilio G. Cota unsigned int insn; 5878fcf5ef2aSThomas Huth 5879b89b9001SEmilio G. Cota insn = translator_ldl(env, dc->pc); 5880af00be49SEmilio G. Cota dc->base.pc_next += 4; 5881fcf5ef2aSThomas Huth disas_sparc_insn(dc, insn); 5882fcf5ef2aSThomas Huth 5883af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 58846e61bc94SEmilio G. Cota return; 5885c5e6ccdfSEmilio G. Cota } 5886af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 58876e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5888af00be49SEmilio G. Cota } 58896e61bc94SEmilio G. Cota } 5890fcf5ef2aSThomas Huth 58916e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 58926e61bc94SEmilio G. Cota { 58936e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 58946e61bc94SEmilio G. Cota 589546bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 589646bb0137SMark Cave-Ayland case DISAS_NEXT: 589746bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5898fcf5ef2aSThomas Huth if (dc->pc != DYNAMIC_PC && 5899fcf5ef2aSThomas Huth (dc->npc != DYNAMIC_PC && dc->npc != JUMP_PC)) { 5900fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5901fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5902fcf5ef2aSThomas Huth } else { 5903fcf5ef2aSThomas Huth if (dc->pc != DYNAMIC_PC) { 5904fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 5905fcf5ef2aSThomas Huth } 5906fcf5ef2aSThomas Huth save_npc(dc); 590707ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5908fcf5ef2aSThomas Huth } 590946bb0137SMark Cave-Ayland break; 591046bb0137SMark Cave-Ayland 591146bb0137SMark Cave-Ayland case DISAS_NORETURN: 591246bb0137SMark Cave-Ayland break; 591346bb0137SMark Cave-Ayland 591446bb0137SMark Cave-Ayland case DISAS_EXIT: 591546bb0137SMark Cave-Ayland /* Exit TB */ 591646bb0137SMark Cave-Ayland save_state(dc); 591746bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 591846bb0137SMark Cave-Ayland break; 591946bb0137SMark Cave-Ayland 592046bb0137SMark Cave-Ayland default: 592146bb0137SMark Cave-Ayland g_assert_not_reached(); 5922fcf5ef2aSThomas Huth } 5923fcf5ef2aSThomas Huth } 59246e61bc94SEmilio G. Cota 59256e61bc94SEmilio G. Cota static void sparc_tr_disas_log(const DisasContextBase *dcbase, CPUState *cpu) 59266e61bc94SEmilio G. Cota { 59276e61bc94SEmilio G. Cota qemu_log("IN: %s\n", lookup_symbol(dcbase->pc_first)); 59286e61bc94SEmilio G. Cota log_target_disas(cpu, dcbase->pc_first, dcbase->tb->size); 59296e61bc94SEmilio G. Cota } 59306e61bc94SEmilio G. Cota 59316e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 59326e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 59336e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 59346e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 59356e61bc94SEmilio G. Cota .breakpoint_check = sparc_tr_breakpoint_check, 59366e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 59376e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 59386e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 59396e61bc94SEmilio G. Cota }; 59406e61bc94SEmilio G. Cota 59418b86d6d2SRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns) 59426e61bc94SEmilio G. Cota { 59436e61bc94SEmilio G. Cota DisasContext dc = {}; 59446e61bc94SEmilio G. Cota 59458b86d6d2SRichard Henderson translator_loop(&sparc_tr_ops, &dc.base, cs, tb, max_insns); 5946fcf5ef2aSThomas Huth } 5947fcf5ef2aSThomas Huth 594855c3ceefSRichard Henderson void sparc_tcg_init(void) 5949fcf5ef2aSThomas Huth { 5950fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5951fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5952fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5953fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5954fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5955fcf5ef2aSThomas Huth }; 5956fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5957fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5958fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5959fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5960fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5961fcf5ef2aSThomas Huth }; 5962fcf5ef2aSThomas Huth 5963fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5964fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5965fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5966fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5967fcf5ef2aSThomas Huth #else 5968fcf5ef2aSThomas Huth { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" }, 5969fcf5ef2aSThomas Huth #endif 5970fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5971fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5972fcf5ef2aSThomas Huth }; 5973fcf5ef2aSThomas Huth 5974fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5975fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5976fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5977fcf5ef2aSThomas Huth { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" }, 5978fcf5ef2aSThomas Huth { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" }, 5979fcf5ef2aSThomas Huth { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr), 5980fcf5ef2aSThomas Huth "hstick_cmpr" }, 5981fcf5ef2aSThomas Huth { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" }, 5982fcf5ef2aSThomas Huth { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" }, 5983fcf5ef2aSThomas Huth { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" }, 5984fcf5ef2aSThomas Huth { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" }, 5985fcf5ef2aSThomas Huth { &cpu_ver, offsetof(CPUSPARCState, version), "ver" }, 5986fcf5ef2aSThomas Huth #endif 5987fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5988fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5989fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5990fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5991fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5992fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5993fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5994fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5995fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 5996fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5997fcf5ef2aSThomas Huth #endif 5998fcf5ef2aSThomas Huth }; 5999fcf5ef2aSThomas Huth 6000fcf5ef2aSThomas Huth unsigned int i; 6001fcf5ef2aSThomas Huth 6002fcf5ef2aSThomas Huth cpu_regwptr = tcg_global_mem_new_ptr(cpu_env, 6003fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 6004fcf5ef2aSThomas Huth "regwptr"); 6005fcf5ef2aSThomas Huth 6006fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 6007fcf5ef2aSThomas Huth *r32[i].ptr = tcg_global_mem_new_i32(cpu_env, r32[i].off, r32[i].name); 6008fcf5ef2aSThomas Huth } 6009fcf5ef2aSThomas Huth 6010fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 6011fcf5ef2aSThomas Huth *rtl[i].ptr = tcg_global_mem_new(cpu_env, rtl[i].off, rtl[i].name); 6012fcf5ef2aSThomas Huth } 6013fcf5ef2aSThomas Huth 6014f764718dSRichard Henderson cpu_regs[0] = NULL; 6015fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 6016fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_env, 6017fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 6018fcf5ef2aSThomas Huth gregnames[i]); 6019fcf5ef2aSThomas Huth } 6020fcf5ef2aSThomas Huth 6021fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 6022fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 6023fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 6024fcf5ef2aSThomas Huth gregnames[i]); 6025fcf5ef2aSThomas Huth } 6026fcf5ef2aSThomas Huth 6027fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 6028fcf5ef2aSThomas Huth cpu_fpr[i] = tcg_global_mem_new_i64(cpu_env, 6029fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 6030fcf5ef2aSThomas Huth fregnames[i]); 6031fcf5ef2aSThomas Huth } 6032fcf5ef2aSThomas Huth } 6033fcf5ef2aSThomas Huth 6034fcf5ef2aSThomas Huth void restore_state_to_opc(CPUSPARCState *env, TranslationBlock *tb, 6035fcf5ef2aSThomas Huth target_ulong *data) 6036fcf5ef2aSThomas Huth { 6037fcf5ef2aSThomas Huth target_ulong pc = data[0]; 6038fcf5ef2aSThomas Huth target_ulong npc = data[1]; 6039fcf5ef2aSThomas Huth 6040fcf5ef2aSThomas Huth env->pc = pc; 6041fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 6042fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 6043fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 6044fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 6045fcf5ef2aSThomas Huth if (env->cond) { 6046fcf5ef2aSThomas Huth env->npc = npc & ~3; 6047fcf5ef2aSThomas Huth } else { 6048fcf5ef2aSThomas Huth env->npc = pc + 4; 6049fcf5ef2aSThomas Huth } 6050fcf5ef2aSThomas Huth } else { 6051fcf5ef2aSThomas Huth env->npc = npc; 6052fcf5ef2aSThomas Huth } 6053fcf5ef2aSThomas Huth } 6054