1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 45e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 46af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 475d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 4825524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 4925524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 50*4ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 510faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 52af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 539422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 54bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 55*4ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 560faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 579422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 589422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 590faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 609422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 62668bb9b7SRichard Henderson # define MAXTL_MASK 0 63af25071cSRichard Henderson #endif 64af25071cSRichard Henderson 65633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 66633c4283SRichard Henderson #define DYNAMIC_PC 1 67633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 68633c4283SRichard Henderson #define JUMP_PC 2 69633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 70633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 71fcf5ef2aSThomas Huth 7246bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 7346bb0137SMark Cave-Ayland 74fcf5ef2aSThomas Huth /* global register indexes */ 75fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 76fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 77fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 78fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 79fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 80fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 81fcf5ef2aSThomas Huth static TCGv cpu_y; 82fcf5ef2aSThomas Huth static TCGv cpu_tbr; 83fcf5ef2aSThomas Huth static TCGv cpu_cond; 84fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 85fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 86fcf5ef2aSThomas Huth static TCGv cpu_gsr; 87fcf5ef2aSThomas Huth #else 88af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 89af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 90fcf5ef2aSThomas Huth #endif 91fcf5ef2aSThomas Huth /* Floating point registers */ 92fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 93fcf5ef2aSThomas Huth 94af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 95af25071cSRichard Henderson #ifdef TARGET_SPARC64 96cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 97af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 98af25071cSRichard Henderson #else 99cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 100af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 101af25071cSRichard Henderson #endif 102af25071cSRichard Henderson 103186e7890SRichard Henderson typedef struct DisasDelayException { 104186e7890SRichard Henderson struct DisasDelayException *next; 105186e7890SRichard Henderson TCGLabel *lab; 106186e7890SRichard Henderson TCGv_i32 excp; 107186e7890SRichard Henderson /* Saved state at parent insn. */ 108186e7890SRichard Henderson target_ulong pc; 109186e7890SRichard Henderson target_ulong npc; 110186e7890SRichard Henderson } DisasDelayException; 111186e7890SRichard Henderson 112fcf5ef2aSThomas Huth typedef struct DisasContext { 113af00be49SEmilio G. Cota DisasContextBase base; 114fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 115fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 116fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 117fcf5ef2aSThomas Huth int mem_idx; 118c9b459aaSArtyom Tarasenko bool fpu_enabled; 119c9b459aaSArtyom Tarasenko bool address_mask_32bit; 120c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 121c9b459aaSArtyom Tarasenko bool supervisor; 122c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 123c9b459aaSArtyom Tarasenko bool hypervisor; 124c9b459aaSArtyom Tarasenko #endif 125c9b459aaSArtyom Tarasenko #endif 126c9b459aaSArtyom Tarasenko 127fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 128fcf5ef2aSThomas Huth sparc_def_t *def; 129fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 130fcf5ef2aSThomas Huth int fprs_dirty; 131fcf5ef2aSThomas Huth int asi; 132fcf5ef2aSThomas Huth #endif 133186e7890SRichard Henderson DisasDelayException *delay_excp_list; 134fcf5ef2aSThomas Huth } DisasContext; 135fcf5ef2aSThomas Huth 136fcf5ef2aSThomas Huth typedef struct { 137fcf5ef2aSThomas Huth TCGCond cond; 138fcf5ef2aSThomas Huth bool is_bool; 139fcf5ef2aSThomas Huth TCGv c1, c2; 140fcf5ef2aSThomas Huth } DisasCompare; 141fcf5ef2aSThomas Huth 142fcf5ef2aSThomas Huth // This function uses non-native bit order 143fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 144fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 145fcf5ef2aSThomas Huth 146fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 147fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 148fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 149fcf5ef2aSThomas Huth 150fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 151fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 152fcf5ef2aSThomas Huth 153fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 154fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 155fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 156fcf5ef2aSThomas Huth #else 157fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 158fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 159fcf5ef2aSThomas Huth #endif 160fcf5ef2aSThomas Huth 161fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 162fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 163fcf5ef2aSThomas Huth 164fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 165fcf5ef2aSThomas Huth { 166fcf5ef2aSThomas Huth len = 32 - len; 167fcf5ef2aSThomas Huth return (x << len) >> len; 168fcf5ef2aSThomas Huth } 169fcf5ef2aSThomas Huth 170fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 171fcf5ef2aSThomas Huth 1720c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 173fcf5ef2aSThomas Huth { 174fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 175fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 176fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 177fcf5ef2aSThomas Huth we can avoid setting it again. */ 178fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 179fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 180fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 181fcf5ef2aSThomas Huth } 182fcf5ef2aSThomas Huth #endif 183fcf5ef2aSThomas Huth } 184fcf5ef2aSThomas Huth 185fcf5ef2aSThomas Huth /* floating point registers moves */ 186fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 187fcf5ef2aSThomas Huth { 18836ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 189dc41aa7dSRichard Henderson if (src & 1) { 190dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 191dc41aa7dSRichard Henderson } else { 192dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 193fcf5ef2aSThomas Huth } 194dc41aa7dSRichard Henderson return ret; 195fcf5ef2aSThomas Huth } 196fcf5ef2aSThomas Huth 197fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 198fcf5ef2aSThomas Huth { 1998e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2008e7bbc75SRichard Henderson 2018e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 202fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 203fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 204fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 205fcf5ef2aSThomas Huth } 206fcf5ef2aSThomas Huth 207fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 208fcf5ef2aSThomas Huth { 20936ab4623SRichard Henderson return tcg_temp_new_i32(); 210fcf5ef2aSThomas Huth } 211fcf5ef2aSThomas Huth 212fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 213fcf5ef2aSThomas Huth { 214fcf5ef2aSThomas Huth src = DFPREG(src); 215fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 216fcf5ef2aSThomas Huth } 217fcf5ef2aSThomas Huth 218fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 219fcf5ef2aSThomas Huth { 220fcf5ef2aSThomas Huth dst = DFPREG(dst); 221fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 222fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 223fcf5ef2aSThomas Huth } 224fcf5ef2aSThomas Huth 225fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 226fcf5ef2aSThomas Huth { 227fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 228fcf5ef2aSThomas Huth } 229fcf5ef2aSThomas Huth 230fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 231fcf5ef2aSThomas Huth { 232ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 233fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 234ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 235fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 236fcf5ef2aSThomas Huth } 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 239fcf5ef2aSThomas Huth { 240ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 241fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 242ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 243fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 244fcf5ef2aSThomas Huth } 245fcf5ef2aSThomas Huth 246fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 247fcf5ef2aSThomas Huth { 248ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 249fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 250ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 251fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 252fcf5ef2aSThomas Huth } 253fcf5ef2aSThomas Huth 254fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 255fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 256fcf5ef2aSThomas Huth { 257fcf5ef2aSThomas Huth dst = QFPREG(dst); 258fcf5ef2aSThomas Huth 259fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 260fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 261fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 262fcf5ef2aSThomas Huth } 263fcf5ef2aSThomas Huth 264fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 265fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 266fcf5ef2aSThomas Huth { 267fcf5ef2aSThomas Huth src = QFPREG(src); 268fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 269fcf5ef2aSThomas Huth } 270fcf5ef2aSThomas Huth 271fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 272fcf5ef2aSThomas Huth { 273fcf5ef2aSThomas Huth src = QFPREG(src); 274fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 275fcf5ef2aSThomas Huth } 276fcf5ef2aSThomas Huth 277fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 278fcf5ef2aSThomas Huth { 279fcf5ef2aSThomas Huth rd = QFPREG(rd); 280fcf5ef2aSThomas Huth rs = QFPREG(rs); 281fcf5ef2aSThomas Huth 282fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 283fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 284fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 285fcf5ef2aSThomas Huth } 286fcf5ef2aSThomas Huth #endif 287fcf5ef2aSThomas Huth 288fcf5ef2aSThomas Huth /* moves */ 289fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 290fcf5ef2aSThomas Huth #define supervisor(dc) 0 291fcf5ef2aSThomas Huth #define hypervisor(dc) 0 292fcf5ef2aSThomas Huth #else 293fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 294c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 295c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 296fcf5ef2aSThomas Huth #else 297c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 298668bb9b7SRichard Henderson #define hypervisor(dc) 0 299fcf5ef2aSThomas Huth #endif 300fcf5ef2aSThomas Huth #endif 301fcf5ef2aSThomas Huth 302b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 303b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 304b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 305b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 306b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 307b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 308fcf5ef2aSThomas Huth #else 309b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 310fcf5ef2aSThomas Huth #endif 311fcf5ef2aSThomas Huth 3120c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 313fcf5ef2aSThomas Huth { 314b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 315fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 316b1bc09eaSRichard Henderson } 317fcf5ef2aSThomas Huth } 318fcf5ef2aSThomas Huth 31923ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 32023ada1b1SRichard Henderson { 32123ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 32223ada1b1SRichard Henderson } 32323ada1b1SRichard Henderson 3240c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 325fcf5ef2aSThomas Huth { 326fcf5ef2aSThomas Huth if (reg > 0) { 327fcf5ef2aSThomas Huth assert(reg < 32); 328fcf5ef2aSThomas Huth return cpu_regs[reg]; 329fcf5ef2aSThomas Huth } else { 33052123f14SRichard Henderson TCGv t = tcg_temp_new(); 331fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 332fcf5ef2aSThomas Huth return t; 333fcf5ef2aSThomas Huth } 334fcf5ef2aSThomas Huth } 335fcf5ef2aSThomas Huth 3360c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 337fcf5ef2aSThomas Huth { 338fcf5ef2aSThomas Huth if (reg > 0) { 339fcf5ef2aSThomas Huth assert(reg < 32); 340fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 341fcf5ef2aSThomas Huth } 342fcf5ef2aSThomas Huth } 343fcf5ef2aSThomas Huth 3440c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 345fcf5ef2aSThomas Huth { 346fcf5ef2aSThomas Huth if (reg > 0) { 347fcf5ef2aSThomas Huth assert(reg < 32); 348fcf5ef2aSThomas Huth return cpu_regs[reg]; 349fcf5ef2aSThomas Huth } else { 35052123f14SRichard Henderson return tcg_temp_new(); 351fcf5ef2aSThomas Huth } 352fcf5ef2aSThomas Huth } 353fcf5ef2aSThomas Huth 3545645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 355fcf5ef2aSThomas Huth { 3565645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3575645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 358fcf5ef2aSThomas Huth } 359fcf5ef2aSThomas Huth 3605645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 361fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 362fcf5ef2aSThomas Huth { 363fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 364fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 365fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 366fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 367fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36807ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 369fcf5ef2aSThomas Huth } else { 370f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 371fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 372fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 373f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 374fcf5ef2aSThomas Huth } 375fcf5ef2aSThomas Huth } 376fcf5ef2aSThomas Huth 377fcf5ef2aSThomas Huth // XXX suboptimal 3780c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 379fcf5ef2aSThomas Huth { 380fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3810b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 382fcf5ef2aSThomas Huth } 383fcf5ef2aSThomas Huth 3840c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 385fcf5ef2aSThomas Huth { 386fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3870b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 388fcf5ef2aSThomas Huth } 389fcf5ef2aSThomas Huth 3900c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 391fcf5ef2aSThomas Huth { 392fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3930b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 394fcf5ef2aSThomas Huth } 395fcf5ef2aSThomas Huth 3960c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 397fcf5ef2aSThomas Huth { 398fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3990b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 400fcf5ef2aSThomas Huth } 401fcf5ef2aSThomas Huth 4020c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 403fcf5ef2aSThomas Huth { 404fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 405fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 406fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 407fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 408fcf5ef2aSThomas Huth } 409fcf5ef2aSThomas Huth 410fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 411fcf5ef2aSThomas Huth { 412fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 413fcf5ef2aSThomas Huth 414fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 415fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 416fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 417fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 418fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 419fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 420fcf5ef2aSThomas Huth #else 421fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 422fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 423fcf5ef2aSThomas Huth #endif 424fcf5ef2aSThomas Huth 425fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 426fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 427fcf5ef2aSThomas Huth 428fcf5ef2aSThomas Huth return carry_32; 429fcf5ef2aSThomas Huth } 430fcf5ef2aSThomas Huth 431fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 432fcf5ef2aSThomas Huth { 433fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 434fcf5ef2aSThomas Huth 435fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 436fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 437fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 438fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 439fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 440fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 441fcf5ef2aSThomas Huth #else 442fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 443fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 444fcf5ef2aSThomas Huth #endif 445fcf5ef2aSThomas Huth 446fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 447fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 448fcf5ef2aSThomas Huth 449fcf5ef2aSThomas Huth return carry_32; 450fcf5ef2aSThomas Huth } 451fcf5ef2aSThomas Huth 452420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 453420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 454fcf5ef2aSThomas Huth { 455fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 456fcf5ef2aSThomas Huth 457420a187dSRichard Henderson #ifdef TARGET_SPARC64 458420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 459420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 460420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 461fcf5ef2aSThomas Huth #else 462420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 463fcf5ef2aSThomas Huth #endif 464fcf5ef2aSThomas Huth 465fcf5ef2aSThomas Huth if (update_cc) { 466420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 467fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 468fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 469fcf5ef2aSThomas Huth } 470fcf5ef2aSThomas Huth } 471fcf5ef2aSThomas Huth 472420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 473420a187dSRichard Henderson { 474420a187dSRichard Henderson TCGv discard; 475420a187dSRichard Henderson 476420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 477420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 478420a187dSRichard Henderson return; 479420a187dSRichard Henderson } 480420a187dSRichard Henderson 481420a187dSRichard Henderson /* 482420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 483420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 484420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 485420a187dSRichard Henderson * generated the carry in the first place. 486420a187dSRichard Henderson */ 487420a187dSRichard Henderson discard = tcg_temp_new(); 488420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 489420a187dSRichard Henderson 490420a187dSRichard Henderson if (update_cc) { 491420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 492420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 493420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 494420a187dSRichard Henderson } 495420a187dSRichard Henderson } 496420a187dSRichard Henderson 497420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 498420a187dSRichard Henderson { 499420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 500420a187dSRichard Henderson } 501420a187dSRichard Henderson 502420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 503420a187dSRichard Henderson { 504420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 505420a187dSRichard Henderson } 506420a187dSRichard Henderson 507420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 508420a187dSRichard Henderson { 509420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 510420a187dSRichard Henderson } 511420a187dSRichard Henderson 512420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 513420a187dSRichard Henderson { 514420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 515420a187dSRichard Henderson } 516420a187dSRichard Henderson 517420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 518420a187dSRichard Henderson bool update_cc) 519420a187dSRichard Henderson { 520420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 521420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 522420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 523420a187dSRichard Henderson } 524420a187dSRichard Henderson 525420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 526420a187dSRichard Henderson { 527420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 528420a187dSRichard Henderson } 529420a187dSRichard Henderson 530420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 531420a187dSRichard Henderson { 532420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 533420a187dSRichard Henderson } 534420a187dSRichard Henderson 5350c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 536fcf5ef2aSThomas Huth { 537fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 538fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 539fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 540fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 541fcf5ef2aSThomas Huth } 542fcf5ef2aSThomas Huth 543dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 544dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 545fcf5ef2aSThomas Huth { 546fcf5ef2aSThomas Huth TCGv carry; 547fcf5ef2aSThomas Huth 548fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 549fcf5ef2aSThomas Huth carry = tcg_temp_new(); 550fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 551fcf5ef2aSThomas Huth #else 552fcf5ef2aSThomas Huth carry = carry_32; 553fcf5ef2aSThomas Huth #endif 554fcf5ef2aSThomas Huth 555fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 556fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 557fcf5ef2aSThomas Huth 558fcf5ef2aSThomas Huth if (update_cc) { 559dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 560fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 561fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 562fcf5ef2aSThomas Huth } 563fcf5ef2aSThomas Huth } 564fcf5ef2aSThomas Huth 565dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 566dfebb950SRichard Henderson { 567dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 568dfebb950SRichard Henderson } 569dfebb950SRichard Henderson 570dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 571dfebb950SRichard Henderson { 572dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 573dfebb950SRichard Henderson } 574dfebb950SRichard Henderson 575dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 576dfebb950SRichard Henderson { 577dfebb950SRichard Henderson TCGv discard; 578dfebb950SRichard Henderson 579dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 580dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 581dfebb950SRichard Henderson return; 582dfebb950SRichard Henderson } 583dfebb950SRichard Henderson 584dfebb950SRichard Henderson /* 585dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 586dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 587dfebb950SRichard Henderson */ 588dfebb950SRichard Henderson discard = tcg_temp_new(); 589dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 590dfebb950SRichard Henderson 591dfebb950SRichard Henderson if (update_cc) { 592dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 593dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 594dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 595dfebb950SRichard Henderson } 596dfebb950SRichard Henderson } 597dfebb950SRichard Henderson 598dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 599dfebb950SRichard Henderson { 600dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 601dfebb950SRichard Henderson } 602dfebb950SRichard Henderson 603dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 604dfebb950SRichard Henderson { 605dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 606dfebb950SRichard Henderson } 607dfebb950SRichard Henderson 608dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 609dfebb950SRichard Henderson bool update_cc) 610dfebb950SRichard Henderson { 611dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 612dfebb950SRichard Henderson 613dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 614dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 615dfebb950SRichard Henderson } 616dfebb950SRichard Henderson 617dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 618dfebb950SRichard Henderson { 619dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 620dfebb950SRichard Henderson } 621dfebb950SRichard Henderson 622dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 623dfebb950SRichard Henderson { 624dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 625dfebb950SRichard Henderson } 626dfebb950SRichard Henderson 6270c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 628fcf5ef2aSThomas Huth { 629fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 630fcf5ef2aSThomas Huth 631fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 632fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 633fcf5ef2aSThomas Huth 634fcf5ef2aSThomas Huth /* old op: 635fcf5ef2aSThomas Huth if (!(env->y & 1)) 636fcf5ef2aSThomas Huth T1 = 0; 637fcf5ef2aSThomas Huth */ 63800ab7e61SRichard Henderson zero = tcg_constant_tl(0); 639fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 640fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 641fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 642fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 643fcf5ef2aSThomas Huth zero, cpu_cc_src2); 644fcf5ef2aSThomas Huth 645fcf5ef2aSThomas Huth // b2 = T0 & 1; 646fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6470b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 64808d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 649fcf5ef2aSThomas Huth 650fcf5ef2aSThomas Huth // b1 = N ^ V; 651fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 652fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 653fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 654fcf5ef2aSThomas Huth 655fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 656fcf5ef2aSThomas Huth // src1 = T0; 657fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 658fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 659fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 660fcf5ef2aSThomas Huth 661fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 662fcf5ef2aSThomas Huth 663fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 664fcf5ef2aSThomas Huth } 665fcf5ef2aSThomas Huth 6660c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 667fcf5ef2aSThomas Huth { 668fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 669fcf5ef2aSThomas Huth if (sign_ext) { 670fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 671fcf5ef2aSThomas Huth } else { 672fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 673fcf5ef2aSThomas Huth } 674fcf5ef2aSThomas Huth #else 675fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 676fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 677fcf5ef2aSThomas Huth 678fcf5ef2aSThomas Huth if (sign_ext) { 679fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 680fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 681fcf5ef2aSThomas Huth } else { 682fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 683fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 684fcf5ef2aSThomas Huth } 685fcf5ef2aSThomas Huth 686fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 687fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 688fcf5ef2aSThomas Huth #endif 689fcf5ef2aSThomas Huth } 690fcf5ef2aSThomas Huth 6910c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 692fcf5ef2aSThomas Huth { 693fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 694fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 695fcf5ef2aSThomas Huth } 696fcf5ef2aSThomas Huth 6970c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 698fcf5ef2aSThomas Huth { 699fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 700fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 701fcf5ef2aSThomas Huth } 702fcf5ef2aSThomas Huth 703*4ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 704*4ee85ea9SRichard Henderson { 705*4ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 706*4ee85ea9SRichard Henderson } 707*4ee85ea9SRichard Henderson 708*4ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 709*4ee85ea9SRichard Henderson { 710*4ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 711*4ee85ea9SRichard Henderson } 712*4ee85ea9SRichard Henderson 713fcf5ef2aSThomas Huth // 1 7140c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 715fcf5ef2aSThomas Huth { 716fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 717fcf5ef2aSThomas Huth } 718fcf5ef2aSThomas Huth 719fcf5ef2aSThomas Huth // Z 7200c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 721fcf5ef2aSThomas Huth { 722fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 723fcf5ef2aSThomas Huth } 724fcf5ef2aSThomas Huth 725fcf5ef2aSThomas Huth // Z | (N ^ V) 7260c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 727fcf5ef2aSThomas Huth { 728fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 729fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 730fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 731fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 732fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 733fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 734fcf5ef2aSThomas Huth } 735fcf5ef2aSThomas Huth 736fcf5ef2aSThomas Huth // N ^ V 7370c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 738fcf5ef2aSThomas Huth { 739fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 740fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 741fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 742fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 743fcf5ef2aSThomas Huth } 744fcf5ef2aSThomas Huth 745fcf5ef2aSThomas Huth // C | Z 7460c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 747fcf5ef2aSThomas Huth { 748fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 749fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 750fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 751fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 752fcf5ef2aSThomas Huth } 753fcf5ef2aSThomas Huth 754fcf5ef2aSThomas Huth // C 7550c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 756fcf5ef2aSThomas Huth { 757fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 758fcf5ef2aSThomas Huth } 759fcf5ef2aSThomas Huth 760fcf5ef2aSThomas Huth // V 7610c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 762fcf5ef2aSThomas Huth { 763fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 764fcf5ef2aSThomas Huth } 765fcf5ef2aSThomas Huth 766fcf5ef2aSThomas Huth // 0 7670c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 768fcf5ef2aSThomas Huth { 769fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 770fcf5ef2aSThomas Huth } 771fcf5ef2aSThomas Huth 772fcf5ef2aSThomas Huth // N 7730c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 774fcf5ef2aSThomas Huth { 775fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 776fcf5ef2aSThomas Huth } 777fcf5ef2aSThomas Huth 778fcf5ef2aSThomas Huth // !Z 7790c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 780fcf5ef2aSThomas Huth { 781fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 782fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 783fcf5ef2aSThomas Huth } 784fcf5ef2aSThomas Huth 785fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 7860c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 787fcf5ef2aSThomas Huth { 788fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 789fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 790fcf5ef2aSThomas Huth } 791fcf5ef2aSThomas Huth 792fcf5ef2aSThomas Huth // !(N ^ V) 7930c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 794fcf5ef2aSThomas Huth { 795fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 796fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 797fcf5ef2aSThomas Huth } 798fcf5ef2aSThomas Huth 799fcf5ef2aSThomas Huth // !(C | Z) 8000c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 801fcf5ef2aSThomas Huth { 802fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 803fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 804fcf5ef2aSThomas Huth } 805fcf5ef2aSThomas Huth 806fcf5ef2aSThomas Huth // !C 8070c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 808fcf5ef2aSThomas Huth { 809fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 810fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 811fcf5ef2aSThomas Huth } 812fcf5ef2aSThomas Huth 813fcf5ef2aSThomas Huth // !N 8140c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 815fcf5ef2aSThomas Huth { 816fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 817fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 818fcf5ef2aSThomas Huth } 819fcf5ef2aSThomas Huth 820fcf5ef2aSThomas Huth // !V 8210c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 822fcf5ef2aSThomas Huth { 823fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 824fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 825fcf5ef2aSThomas Huth } 826fcf5ef2aSThomas Huth 827fcf5ef2aSThomas Huth /* 828fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 829fcf5ef2aSThomas Huth 0 = 830fcf5ef2aSThomas Huth 1 < 831fcf5ef2aSThomas Huth 2 > 832fcf5ef2aSThomas Huth 3 unordered 833fcf5ef2aSThomas Huth */ 8340c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 835fcf5ef2aSThomas Huth unsigned int fcc_offset) 836fcf5ef2aSThomas Huth { 837fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 838fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 839fcf5ef2aSThomas Huth } 840fcf5ef2aSThomas Huth 8410c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 842fcf5ef2aSThomas Huth { 843fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 844fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 845fcf5ef2aSThomas Huth } 846fcf5ef2aSThomas Huth 847fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 8480c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 849fcf5ef2aSThomas Huth { 850fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 851fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 852fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 853fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 854fcf5ef2aSThomas Huth } 855fcf5ef2aSThomas Huth 856fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8570c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 858fcf5ef2aSThomas Huth { 859fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 860fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 861fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 862fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 863fcf5ef2aSThomas Huth } 864fcf5ef2aSThomas Huth 865fcf5ef2aSThomas Huth // 1 or 3: FCC0 8660c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 867fcf5ef2aSThomas Huth { 868fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 869fcf5ef2aSThomas Huth } 870fcf5ef2aSThomas Huth 871fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 8720c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 873fcf5ef2aSThomas Huth { 874fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 875fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 876fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 877fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 878fcf5ef2aSThomas Huth } 879fcf5ef2aSThomas Huth 880fcf5ef2aSThomas Huth // 2 or 3: FCC1 8810c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 882fcf5ef2aSThomas Huth { 883fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 884fcf5ef2aSThomas Huth } 885fcf5ef2aSThomas Huth 886fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 8870c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 888fcf5ef2aSThomas Huth { 889fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 890fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 891fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 892fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 893fcf5ef2aSThomas Huth } 894fcf5ef2aSThomas Huth 895fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 8960c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 897fcf5ef2aSThomas Huth { 898fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 899fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 900fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 901fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 902fcf5ef2aSThomas Huth } 903fcf5ef2aSThomas Huth 904fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9050c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 906fcf5ef2aSThomas Huth { 907fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 908fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 909fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 910fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 911fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 912fcf5ef2aSThomas Huth } 913fcf5ef2aSThomas Huth 914fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 9150c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 916fcf5ef2aSThomas Huth { 917fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 918fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 919fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 920fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 921fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 922fcf5ef2aSThomas Huth } 923fcf5ef2aSThomas Huth 924fcf5ef2aSThomas Huth // 0 or 2: !FCC0 9250c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 926fcf5ef2aSThomas Huth { 927fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 928fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 929fcf5ef2aSThomas Huth } 930fcf5ef2aSThomas Huth 931fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 9320c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 933fcf5ef2aSThomas Huth { 934fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 935fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 936fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 937fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 938fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 939fcf5ef2aSThomas Huth } 940fcf5ef2aSThomas Huth 941fcf5ef2aSThomas Huth // 0 or 1: !FCC1 9420c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 943fcf5ef2aSThomas Huth { 944fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 945fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 946fcf5ef2aSThomas Huth } 947fcf5ef2aSThomas Huth 948fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 9490c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 950fcf5ef2aSThomas Huth { 951fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 952fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 953fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 954fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 955fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 956fcf5ef2aSThomas Huth } 957fcf5ef2aSThomas Huth 958fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 9590c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 960fcf5ef2aSThomas Huth { 961fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 962fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 963fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 964fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 965fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 966fcf5ef2aSThomas Huth } 967fcf5ef2aSThomas Huth 9680c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 969fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 970fcf5ef2aSThomas Huth { 971fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 972fcf5ef2aSThomas Huth 973fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 974fcf5ef2aSThomas Huth 975fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 976fcf5ef2aSThomas Huth 977fcf5ef2aSThomas Huth gen_set_label(l1); 978fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 979fcf5ef2aSThomas Huth } 980fcf5ef2aSThomas Huth 9810c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 982fcf5ef2aSThomas Huth { 98300ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 98400ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 98500ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 986fcf5ef2aSThomas Huth 987fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 988fcf5ef2aSThomas Huth } 989fcf5ef2aSThomas Huth 990fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 991fcf5ef2aSThomas Huth have been set for a jump */ 9920c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 993fcf5ef2aSThomas Huth { 994fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 995fcf5ef2aSThomas Huth gen_generic_branch(dc); 99699c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 997fcf5ef2aSThomas Huth } 998fcf5ef2aSThomas Huth } 999fcf5ef2aSThomas Huth 10000c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1001fcf5ef2aSThomas Huth { 1002633c4283SRichard Henderson if (dc->npc & 3) { 1003633c4283SRichard Henderson switch (dc->npc) { 1004633c4283SRichard Henderson case JUMP_PC: 1005fcf5ef2aSThomas Huth gen_generic_branch(dc); 100699c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1007633c4283SRichard Henderson break; 1008633c4283SRichard Henderson case DYNAMIC_PC: 1009633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1010633c4283SRichard Henderson break; 1011633c4283SRichard Henderson default: 1012633c4283SRichard Henderson g_assert_not_reached(); 1013633c4283SRichard Henderson } 1014633c4283SRichard Henderson } else { 1015fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1016fcf5ef2aSThomas Huth } 1017fcf5ef2aSThomas Huth } 1018fcf5ef2aSThomas Huth 10190c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1020fcf5ef2aSThomas Huth { 1021fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1022fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1023ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1024fcf5ef2aSThomas Huth } 1025fcf5ef2aSThomas Huth } 1026fcf5ef2aSThomas Huth 10270c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1028fcf5ef2aSThomas Huth { 1029fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1030fcf5ef2aSThomas Huth save_npc(dc); 1031fcf5ef2aSThomas Huth } 1032fcf5ef2aSThomas Huth 1033fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1034fcf5ef2aSThomas Huth { 1035fcf5ef2aSThomas Huth save_state(dc); 1036ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1037af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1038fcf5ef2aSThomas Huth } 1039fcf5ef2aSThomas Huth 1040186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1041fcf5ef2aSThomas Huth { 1042186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1043186e7890SRichard Henderson 1044186e7890SRichard Henderson e->next = dc->delay_excp_list; 1045186e7890SRichard Henderson dc->delay_excp_list = e; 1046186e7890SRichard Henderson 1047186e7890SRichard Henderson e->lab = gen_new_label(); 1048186e7890SRichard Henderson e->excp = excp; 1049186e7890SRichard Henderson e->pc = dc->pc; 1050186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1051186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1052186e7890SRichard Henderson e->npc = dc->npc; 1053186e7890SRichard Henderson 1054186e7890SRichard Henderson return e->lab; 1055186e7890SRichard Henderson } 1056186e7890SRichard Henderson 1057186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1058186e7890SRichard Henderson { 1059186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1060186e7890SRichard Henderson } 1061186e7890SRichard Henderson 1062186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1063186e7890SRichard Henderson { 1064186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1065186e7890SRichard Henderson TCGLabel *lab; 1066186e7890SRichard Henderson 1067186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1068186e7890SRichard Henderson 1069186e7890SRichard Henderson flush_cond(dc); 1070186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1071186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1072fcf5ef2aSThomas Huth } 1073fcf5ef2aSThomas Huth 10740c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1075fcf5ef2aSThomas Huth { 1076633c4283SRichard Henderson if (dc->npc & 3) { 1077633c4283SRichard Henderson switch (dc->npc) { 1078633c4283SRichard Henderson case JUMP_PC: 1079fcf5ef2aSThomas Huth gen_generic_branch(dc); 1080fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 108199c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1082633c4283SRichard Henderson break; 1083633c4283SRichard Henderson case DYNAMIC_PC: 1084633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1085fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1086633c4283SRichard Henderson dc->pc = dc->npc; 1087633c4283SRichard Henderson break; 1088633c4283SRichard Henderson default: 1089633c4283SRichard Henderson g_assert_not_reached(); 1090633c4283SRichard Henderson } 1091fcf5ef2aSThomas Huth } else { 1092fcf5ef2aSThomas Huth dc->pc = dc->npc; 1093fcf5ef2aSThomas Huth } 1094fcf5ef2aSThomas Huth } 1095fcf5ef2aSThomas Huth 10960c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1097fcf5ef2aSThomas Huth { 1098fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1099fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1100fcf5ef2aSThomas Huth } 1101fcf5ef2aSThomas Huth 1102fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1103fcf5ef2aSThomas Huth DisasContext *dc) 1104fcf5ef2aSThomas Huth { 1105fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1106fcf5ef2aSThomas Huth TCG_COND_NEVER, 1107fcf5ef2aSThomas Huth TCG_COND_EQ, 1108fcf5ef2aSThomas Huth TCG_COND_LE, 1109fcf5ef2aSThomas Huth TCG_COND_LT, 1110fcf5ef2aSThomas Huth TCG_COND_LEU, 1111fcf5ef2aSThomas Huth TCG_COND_LTU, 1112fcf5ef2aSThomas Huth -1, /* neg */ 1113fcf5ef2aSThomas Huth -1, /* overflow */ 1114fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1115fcf5ef2aSThomas Huth TCG_COND_NE, 1116fcf5ef2aSThomas Huth TCG_COND_GT, 1117fcf5ef2aSThomas Huth TCG_COND_GE, 1118fcf5ef2aSThomas Huth TCG_COND_GTU, 1119fcf5ef2aSThomas Huth TCG_COND_GEU, 1120fcf5ef2aSThomas Huth -1, /* pos */ 1121fcf5ef2aSThomas Huth -1, /* no overflow */ 1122fcf5ef2aSThomas Huth }; 1123fcf5ef2aSThomas Huth 1124fcf5ef2aSThomas Huth static int logic_cond[16] = { 1125fcf5ef2aSThomas Huth TCG_COND_NEVER, 1126fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1127fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1128fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1129fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1130fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1131fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1132fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1133fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1134fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1135fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1136fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1137fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1138fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1139fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1140fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1141fcf5ef2aSThomas Huth }; 1142fcf5ef2aSThomas Huth 1143fcf5ef2aSThomas Huth TCGv_i32 r_src; 1144fcf5ef2aSThomas Huth TCGv r_dst; 1145fcf5ef2aSThomas Huth 1146fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1147fcf5ef2aSThomas Huth if (xcc) { 1148fcf5ef2aSThomas Huth r_src = cpu_xcc; 1149fcf5ef2aSThomas Huth } else { 1150fcf5ef2aSThomas Huth r_src = cpu_psr; 1151fcf5ef2aSThomas Huth } 1152fcf5ef2aSThomas Huth #else 1153fcf5ef2aSThomas Huth r_src = cpu_psr; 1154fcf5ef2aSThomas Huth #endif 1155fcf5ef2aSThomas Huth 1156fcf5ef2aSThomas Huth switch (dc->cc_op) { 1157fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1158fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1159fcf5ef2aSThomas Huth do_compare_dst_0: 1160fcf5ef2aSThomas Huth cmp->is_bool = false; 116100ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1162fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1163fcf5ef2aSThomas Huth if (!xcc) { 1164fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1165fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1166fcf5ef2aSThomas Huth break; 1167fcf5ef2aSThomas Huth } 1168fcf5ef2aSThomas Huth #endif 1169fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1170fcf5ef2aSThomas Huth break; 1171fcf5ef2aSThomas Huth 1172fcf5ef2aSThomas Huth case CC_OP_SUB: 1173fcf5ef2aSThomas Huth switch (cond) { 1174fcf5ef2aSThomas Huth case 6: /* neg */ 1175fcf5ef2aSThomas Huth case 14: /* pos */ 1176fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1177fcf5ef2aSThomas Huth goto do_compare_dst_0; 1178fcf5ef2aSThomas Huth 1179fcf5ef2aSThomas Huth case 7: /* overflow */ 1180fcf5ef2aSThomas Huth case 15: /* !overflow */ 1181fcf5ef2aSThomas Huth goto do_dynamic; 1182fcf5ef2aSThomas Huth 1183fcf5ef2aSThomas Huth default: 1184fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1185fcf5ef2aSThomas Huth cmp->is_bool = false; 1186fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1187fcf5ef2aSThomas Huth if (!xcc) { 1188fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1189fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1190fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1191fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1192fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1193fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1194fcf5ef2aSThomas Huth break; 1195fcf5ef2aSThomas Huth } 1196fcf5ef2aSThomas Huth #endif 1197fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1198fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1199fcf5ef2aSThomas Huth break; 1200fcf5ef2aSThomas Huth } 1201fcf5ef2aSThomas Huth break; 1202fcf5ef2aSThomas Huth 1203fcf5ef2aSThomas Huth default: 1204fcf5ef2aSThomas Huth do_dynamic: 1205ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1206fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1207fcf5ef2aSThomas Huth /* FALLTHRU */ 1208fcf5ef2aSThomas Huth 1209fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1210fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1211fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1212fcf5ef2aSThomas Huth cmp->is_bool = true; 1213fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 121400ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1215fcf5ef2aSThomas Huth 1216fcf5ef2aSThomas Huth switch (cond) { 1217fcf5ef2aSThomas Huth case 0x0: 1218fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1219fcf5ef2aSThomas Huth break; 1220fcf5ef2aSThomas Huth case 0x1: 1221fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1222fcf5ef2aSThomas Huth break; 1223fcf5ef2aSThomas Huth case 0x2: 1224fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1225fcf5ef2aSThomas Huth break; 1226fcf5ef2aSThomas Huth case 0x3: 1227fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1228fcf5ef2aSThomas Huth break; 1229fcf5ef2aSThomas Huth case 0x4: 1230fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1231fcf5ef2aSThomas Huth break; 1232fcf5ef2aSThomas Huth case 0x5: 1233fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1234fcf5ef2aSThomas Huth break; 1235fcf5ef2aSThomas Huth case 0x6: 1236fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1237fcf5ef2aSThomas Huth break; 1238fcf5ef2aSThomas Huth case 0x7: 1239fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1240fcf5ef2aSThomas Huth break; 1241fcf5ef2aSThomas Huth case 0x8: 1242fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1243fcf5ef2aSThomas Huth break; 1244fcf5ef2aSThomas Huth case 0x9: 1245fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1246fcf5ef2aSThomas Huth break; 1247fcf5ef2aSThomas Huth case 0xa: 1248fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1249fcf5ef2aSThomas Huth break; 1250fcf5ef2aSThomas Huth case 0xb: 1251fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1252fcf5ef2aSThomas Huth break; 1253fcf5ef2aSThomas Huth case 0xc: 1254fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1255fcf5ef2aSThomas Huth break; 1256fcf5ef2aSThomas Huth case 0xd: 1257fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1258fcf5ef2aSThomas Huth break; 1259fcf5ef2aSThomas Huth case 0xe: 1260fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1261fcf5ef2aSThomas Huth break; 1262fcf5ef2aSThomas Huth case 0xf: 1263fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1264fcf5ef2aSThomas Huth break; 1265fcf5ef2aSThomas Huth } 1266fcf5ef2aSThomas Huth break; 1267fcf5ef2aSThomas Huth } 1268fcf5ef2aSThomas Huth } 1269fcf5ef2aSThomas Huth 1270fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1271fcf5ef2aSThomas Huth { 1272fcf5ef2aSThomas Huth unsigned int offset; 1273fcf5ef2aSThomas Huth TCGv r_dst; 1274fcf5ef2aSThomas Huth 1275fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1276fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1277fcf5ef2aSThomas Huth cmp->is_bool = true; 1278fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 127900ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1280fcf5ef2aSThomas Huth 1281fcf5ef2aSThomas Huth switch (cc) { 1282fcf5ef2aSThomas Huth default: 1283fcf5ef2aSThomas Huth case 0x0: 1284fcf5ef2aSThomas Huth offset = 0; 1285fcf5ef2aSThomas Huth break; 1286fcf5ef2aSThomas Huth case 0x1: 1287fcf5ef2aSThomas Huth offset = 32 - 10; 1288fcf5ef2aSThomas Huth break; 1289fcf5ef2aSThomas Huth case 0x2: 1290fcf5ef2aSThomas Huth offset = 34 - 10; 1291fcf5ef2aSThomas Huth break; 1292fcf5ef2aSThomas Huth case 0x3: 1293fcf5ef2aSThomas Huth offset = 36 - 10; 1294fcf5ef2aSThomas Huth break; 1295fcf5ef2aSThomas Huth } 1296fcf5ef2aSThomas Huth 1297fcf5ef2aSThomas Huth switch (cond) { 1298fcf5ef2aSThomas Huth case 0x0: 1299fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1300fcf5ef2aSThomas Huth break; 1301fcf5ef2aSThomas Huth case 0x1: 1302fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1303fcf5ef2aSThomas Huth break; 1304fcf5ef2aSThomas Huth case 0x2: 1305fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1306fcf5ef2aSThomas Huth break; 1307fcf5ef2aSThomas Huth case 0x3: 1308fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1309fcf5ef2aSThomas Huth break; 1310fcf5ef2aSThomas Huth case 0x4: 1311fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1312fcf5ef2aSThomas Huth break; 1313fcf5ef2aSThomas Huth case 0x5: 1314fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1315fcf5ef2aSThomas Huth break; 1316fcf5ef2aSThomas Huth case 0x6: 1317fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1318fcf5ef2aSThomas Huth break; 1319fcf5ef2aSThomas Huth case 0x7: 1320fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1321fcf5ef2aSThomas Huth break; 1322fcf5ef2aSThomas Huth case 0x8: 1323fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1324fcf5ef2aSThomas Huth break; 1325fcf5ef2aSThomas Huth case 0x9: 1326fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1327fcf5ef2aSThomas Huth break; 1328fcf5ef2aSThomas Huth case 0xa: 1329fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1330fcf5ef2aSThomas Huth break; 1331fcf5ef2aSThomas Huth case 0xb: 1332fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1333fcf5ef2aSThomas Huth break; 1334fcf5ef2aSThomas Huth case 0xc: 1335fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1336fcf5ef2aSThomas Huth break; 1337fcf5ef2aSThomas Huth case 0xd: 1338fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1339fcf5ef2aSThomas Huth break; 1340fcf5ef2aSThomas Huth case 0xe: 1341fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1342fcf5ef2aSThomas Huth break; 1343fcf5ef2aSThomas Huth case 0xf: 1344fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1345fcf5ef2aSThomas Huth break; 1346fcf5ef2aSThomas Huth } 1347fcf5ef2aSThomas Huth } 1348fcf5ef2aSThomas Huth 1349fcf5ef2aSThomas Huth // Inverted logic 1350ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1351ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1352fcf5ef2aSThomas Huth TCG_COND_NE, 1353fcf5ef2aSThomas Huth TCG_COND_GT, 1354fcf5ef2aSThomas Huth TCG_COND_GE, 1355ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1356fcf5ef2aSThomas Huth TCG_COND_EQ, 1357fcf5ef2aSThomas Huth TCG_COND_LE, 1358fcf5ef2aSThomas Huth TCG_COND_LT, 1359fcf5ef2aSThomas Huth }; 1360fcf5ef2aSThomas Huth 1361fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1362fcf5ef2aSThomas Huth { 1363fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1364fcf5ef2aSThomas Huth cmp->is_bool = false; 1365fcf5ef2aSThomas Huth cmp->c1 = r_src; 136600ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1367fcf5ef2aSThomas Huth } 1368fcf5ef2aSThomas Huth 1369fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 13700c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1371fcf5ef2aSThomas Huth { 1372fcf5ef2aSThomas Huth switch (fccno) { 1373fcf5ef2aSThomas Huth case 0: 1374ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1375fcf5ef2aSThomas Huth break; 1376fcf5ef2aSThomas Huth case 1: 1377ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1378fcf5ef2aSThomas Huth break; 1379fcf5ef2aSThomas Huth case 2: 1380ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1381fcf5ef2aSThomas Huth break; 1382fcf5ef2aSThomas Huth case 3: 1383ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1384fcf5ef2aSThomas Huth break; 1385fcf5ef2aSThomas Huth } 1386fcf5ef2aSThomas Huth } 1387fcf5ef2aSThomas Huth 13880c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1389fcf5ef2aSThomas Huth { 1390fcf5ef2aSThomas Huth switch (fccno) { 1391fcf5ef2aSThomas Huth case 0: 1392ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1393fcf5ef2aSThomas Huth break; 1394fcf5ef2aSThomas Huth case 1: 1395ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1396fcf5ef2aSThomas Huth break; 1397fcf5ef2aSThomas Huth case 2: 1398ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1399fcf5ef2aSThomas Huth break; 1400fcf5ef2aSThomas Huth case 3: 1401ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1402fcf5ef2aSThomas Huth break; 1403fcf5ef2aSThomas Huth } 1404fcf5ef2aSThomas Huth } 1405fcf5ef2aSThomas Huth 14060c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1407fcf5ef2aSThomas Huth { 1408fcf5ef2aSThomas Huth switch (fccno) { 1409fcf5ef2aSThomas Huth case 0: 1410ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1411fcf5ef2aSThomas Huth break; 1412fcf5ef2aSThomas Huth case 1: 1413ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1414fcf5ef2aSThomas Huth break; 1415fcf5ef2aSThomas Huth case 2: 1416ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1417fcf5ef2aSThomas Huth break; 1418fcf5ef2aSThomas Huth case 3: 1419ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1420fcf5ef2aSThomas Huth break; 1421fcf5ef2aSThomas Huth } 1422fcf5ef2aSThomas Huth } 1423fcf5ef2aSThomas Huth 14240c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1425fcf5ef2aSThomas Huth { 1426fcf5ef2aSThomas Huth switch (fccno) { 1427fcf5ef2aSThomas Huth case 0: 1428ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1429fcf5ef2aSThomas Huth break; 1430fcf5ef2aSThomas Huth case 1: 1431ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1432fcf5ef2aSThomas Huth break; 1433fcf5ef2aSThomas Huth case 2: 1434ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1435fcf5ef2aSThomas Huth break; 1436fcf5ef2aSThomas Huth case 3: 1437ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1438fcf5ef2aSThomas Huth break; 1439fcf5ef2aSThomas Huth } 1440fcf5ef2aSThomas Huth } 1441fcf5ef2aSThomas Huth 14420c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1443fcf5ef2aSThomas Huth { 1444fcf5ef2aSThomas Huth switch (fccno) { 1445fcf5ef2aSThomas Huth case 0: 1446ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1447fcf5ef2aSThomas Huth break; 1448fcf5ef2aSThomas Huth case 1: 1449ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1450fcf5ef2aSThomas Huth break; 1451fcf5ef2aSThomas Huth case 2: 1452ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1453fcf5ef2aSThomas Huth break; 1454fcf5ef2aSThomas Huth case 3: 1455ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1456fcf5ef2aSThomas Huth break; 1457fcf5ef2aSThomas Huth } 1458fcf5ef2aSThomas Huth } 1459fcf5ef2aSThomas Huth 14600c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1461fcf5ef2aSThomas Huth { 1462fcf5ef2aSThomas Huth switch (fccno) { 1463fcf5ef2aSThomas Huth case 0: 1464ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1465fcf5ef2aSThomas Huth break; 1466fcf5ef2aSThomas Huth case 1: 1467ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1468fcf5ef2aSThomas Huth break; 1469fcf5ef2aSThomas Huth case 2: 1470ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1471fcf5ef2aSThomas Huth break; 1472fcf5ef2aSThomas Huth case 3: 1473ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1474fcf5ef2aSThomas Huth break; 1475fcf5ef2aSThomas Huth } 1476fcf5ef2aSThomas Huth } 1477fcf5ef2aSThomas Huth 1478fcf5ef2aSThomas Huth #else 1479fcf5ef2aSThomas Huth 14800c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1481fcf5ef2aSThomas Huth { 1482ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1483fcf5ef2aSThomas Huth } 1484fcf5ef2aSThomas Huth 14850c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1486fcf5ef2aSThomas Huth { 1487ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1488fcf5ef2aSThomas Huth } 1489fcf5ef2aSThomas Huth 14900c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1491fcf5ef2aSThomas Huth { 1492ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1493fcf5ef2aSThomas Huth } 1494fcf5ef2aSThomas Huth 14950c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1496fcf5ef2aSThomas Huth { 1497ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1498fcf5ef2aSThomas Huth } 1499fcf5ef2aSThomas Huth 15000c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1501fcf5ef2aSThomas Huth { 1502ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1503fcf5ef2aSThomas Huth } 1504fcf5ef2aSThomas Huth 15050c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1506fcf5ef2aSThomas Huth { 1507ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1508fcf5ef2aSThomas Huth } 1509fcf5ef2aSThomas Huth #endif 1510fcf5ef2aSThomas Huth 1511fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1512fcf5ef2aSThomas Huth { 1513fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1514fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1515fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1516fcf5ef2aSThomas Huth } 1517fcf5ef2aSThomas Huth 1518fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1519fcf5ef2aSThomas Huth { 1520fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1521fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1522fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1523fcf5ef2aSThomas Huth return 1; 1524fcf5ef2aSThomas Huth } 1525fcf5ef2aSThomas Huth #endif 1526fcf5ef2aSThomas Huth return 0; 1527fcf5ef2aSThomas Huth } 1528fcf5ef2aSThomas Huth 15290c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1530fcf5ef2aSThomas Huth { 1531fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1532fcf5ef2aSThomas Huth } 1533fcf5ef2aSThomas Huth 15340c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1535fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1536fcf5ef2aSThomas Huth { 1537fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1538fcf5ef2aSThomas Huth 1539fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1540fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1541fcf5ef2aSThomas Huth 1542ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1543ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1544fcf5ef2aSThomas Huth 1545fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1546fcf5ef2aSThomas Huth } 1547fcf5ef2aSThomas Huth 15480c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1549fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1550fcf5ef2aSThomas Huth { 1551fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1552fcf5ef2aSThomas Huth 1553fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1554fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1555fcf5ef2aSThomas Huth 1556fcf5ef2aSThomas Huth gen(dst, src); 1557fcf5ef2aSThomas Huth 1558fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1559fcf5ef2aSThomas Huth } 1560fcf5ef2aSThomas Huth 15610c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1562fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1563fcf5ef2aSThomas Huth { 1564fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1565fcf5ef2aSThomas Huth 1566fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1567fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1568fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1569fcf5ef2aSThomas Huth 1570ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1571ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1572fcf5ef2aSThomas Huth 1573fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1574fcf5ef2aSThomas Huth } 1575fcf5ef2aSThomas Huth 1576fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15770c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1578fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1579fcf5ef2aSThomas Huth { 1580fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1581fcf5ef2aSThomas Huth 1582fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1583fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1584fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1585fcf5ef2aSThomas Huth 1586fcf5ef2aSThomas Huth gen(dst, src1, src2); 1587fcf5ef2aSThomas Huth 1588fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1589fcf5ef2aSThomas Huth } 1590fcf5ef2aSThomas Huth #endif 1591fcf5ef2aSThomas Huth 15920c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1593fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1594fcf5ef2aSThomas Huth { 1595fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1596fcf5ef2aSThomas Huth 1597fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1598fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1599fcf5ef2aSThomas Huth 1600ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1601ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1602fcf5ef2aSThomas Huth 1603fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1604fcf5ef2aSThomas Huth } 1605fcf5ef2aSThomas Huth 1606fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16070c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1608fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1609fcf5ef2aSThomas Huth { 1610fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1611fcf5ef2aSThomas Huth 1612fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1613fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1614fcf5ef2aSThomas Huth 1615fcf5ef2aSThomas Huth gen(dst, src); 1616fcf5ef2aSThomas Huth 1617fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1618fcf5ef2aSThomas Huth } 1619fcf5ef2aSThomas Huth #endif 1620fcf5ef2aSThomas Huth 16210c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1622fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1623fcf5ef2aSThomas Huth { 1624fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1625fcf5ef2aSThomas Huth 1626fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1627fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1628fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1629fcf5ef2aSThomas Huth 1630ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1631ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1632fcf5ef2aSThomas Huth 1633fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1634fcf5ef2aSThomas Huth } 1635fcf5ef2aSThomas Huth 1636fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16370c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1638fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1639fcf5ef2aSThomas Huth { 1640fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1641fcf5ef2aSThomas Huth 1642fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1643fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1644fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1645fcf5ef2aSThomas Huth 1646fcf5ef2aSThomas Huth gen(dst, src1, src2); 1647fcf5ef2aSThomas Huth 1648fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1649fcf5ef2aSThomas Huth } 1650fcf5ef2aSThomas Huth 16510c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1652fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1653fcf5ef2aSThomas Huth { 1654fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1655fcf5ef2aSThomas Huth 1656fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1657fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1658fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1659fcf5ef2aSThomas Huth 1660fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1661fcf5ef2aSThomas Huth 1662fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1663fcf5ef2aSThomas Huth } 1664fcf5ef2aSThomas Huth 16650c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1666fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1667fcf5ef2aSThomas Huth { 1668fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1669fcf5ef2aSThomas Huth 1670fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1671fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1672fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1673fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1674fcf5ef2aSThomas Huth 1675fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1676fcf5ef2aSThomas Huth 1677fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1678fcf5ef2aSThomas Huth } 1679fcf5ef2aSThomas Huth #endif 1680fcf5ef2aSThomas Huth 16810c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1682fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1683fcf5ef2aSThomas Huth { 1684fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1685fcf5ef2aSThomas Huth 1686ad75a51eSRichard Henderson gen(tcg_env); 1687ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1688fcf5ef2aSThomas Huth 1689fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1690fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1691fcf5ef2aSThomas Huth } 1692fcf5ef2aSThomas Huth 1693fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16940c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1695fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1696fcf5ef2aSThomas Huth { 1697fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1698fcf5ef2aSThomas Huth 1699ad75a51eSRichard Henderson gen(tcg_env); 1700fcf5ef2aSThomas Huth 1701fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1702fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1703fcf5ef2aSThomas Huth } 1704fcf5ef2aSThomas Huth #endif 1705fcf5ef2aSThomas Huth 17060c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1707fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1708fcf5ef2aSThomas Huth { 1709fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1710fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1711fcf5ef2aSThomas Huth 1712ad75a51eSRichard Henderson gen(tcg_env); 1713ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1714fcf5ef2aSThomas Huth 1715fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1716fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1717fcf5ef2aSThomas Huth } 1718fcf5ef2aSThomas Huth 17190c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1720fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1721fcf5ef2aSThomas Huth { 1722fcf5ef2aSThomas Huth TCGv_i64 dst; 1723fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1724fcf5ef2aSThomas Huth 1725fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1726fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1727fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1728fcf5ef2aSThomas Huth 1729ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1730ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1731fcf5ef2aSThomas Huth 1732fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1733fcf5ef2aSThomas Huth } 1734fcf5ef2aSThomas Huth 17350c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1736fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1737fcf5ef2aSThomas Huth { 1738fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1739fcf5ef2aSThomas Huth 1740fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1741fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1742fcf5ef2aSThomas Huth 1743ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1744ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1745fcf5ef2aSThomas Huth 1746fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1747fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1748fcf5ef2aSThomas Huth } 1749fcf5ef2aSThomas Huth 1750fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17510c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1752fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1753fcf5ef2aSThomas Huth { 1754fcf5ef2aSThomas Huth TCGv_i64 dst; 1755fcf5ef2aSThomas Huth TCGv_i32 src; 1756fcf5ef2aSThomas Huth 1757fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1758fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1759fcf5ef2aSThomas Huth 1760ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1761ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1762fcf5ef2aSThomas Huth 1763fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1764fcf5ef2aSThomas Huth } 1765fcf5ef2aSThomas Huth #endif 1766fcf5ef2aSThomas Huth 17670c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1768fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1769fcf5ef2aSThomas Huth { 1770fcf5ef2aSThomas Huth TCGv_i64 dst; 1771fcf5ef2aSThomas Huth TCGv_i32 src; 1772fcf5ef2aSThomas Huth 1773fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1774fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1775fcf5ef2aSThomas Huth 1776ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1777fcf5ef2aSThomas Huth 1778fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1779fcf5ef2aSThomas Huth } 1780fcf5ef2aSThomas Huth 17810c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1782fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1783fcf5ef2aSThomas Huth { 1784fcf5ef2aSThomas Huth TCGv_i32 dst; 1785fcf5ef2aSThomas Huth TCGv_i64 src; 1786fcf5ef2aSThomas Huth 1787fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1788fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1789fcf5ef2aSThomas Huth 1790ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1791ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1792fcf5ef2aSThomas Huth 1793fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1794fcf5ef2aSThomas Huth } 1795fcf5ef2aSThomas Huth 17960c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1797fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1798fcf5ef2aSThomas Huth { 1799fcf5ef2aSThomas Huth TCGv_i32 dst; 1800fcf5ef2aSThomas Huth 1801fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1802fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1803fcf5ef2aSThomas Huth 1804ad75a51eSRichard Henderson gen(dst, tcg_env); 1805ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1806fcf5ef2aSThomas Huth 1807fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1808fcf5ef2aSThomas Huth } 1809fcf5ef2aSThomas Huth 18100c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1811fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1812fcf5ef2aSThomas Huth { 1813fcf5ef2aSThomas Huth TCGv_i64 dst; 1814fcf5ef2aSThomas Huth 1815fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1816fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1817fcf5ef2aSThomas Huth 1818ad75a51eSRichard Henderson gen(dst, tcg_env); 1819ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1820fcf5ef2aSThomas Huth 1821fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1822fcf5ef2aSThomas Huth } 1823fcf5ef2aSThomas Huth 18240c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1825fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1826fcf5ef2aSThomas Huth { 1827fcf5ef2aSThomas Huth TCGv_i32 src; 1828fcf5ef2aSThomas Huth 1829fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1830fcf5ef2aSThomas Huth 1831ad75a51eSRichard Henderson gen(tcg_env, src); 1832fcf5ef2aSThomas Huth 1833fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1834fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1835fcf5ef2aSThomas Huth } 1836fcf5ef2aSThomas Huth 18370c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1838fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1839fcf5ef2aSThomas Huth { 1840fcf5ef2aSThomas Huth TCGv_i64 src; 1841fcf5ef2aSThomas Huth 1842fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1843fcf5ef2aSThomas Huth 1844ad75a51eSRichard Henderson gen(tcg_env, src); 1845fcf5ef2aSThomas Huth 1846fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1847fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1848fcf5ef2aSThomas Huth } 1849fcf5ef2aSThomas Huth 1850fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 185114776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 1852fcf5ef2aSThomas Huth { 1853fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1854316b6783SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN); 1855fcf5ef2aSThomas Huth } 1856fcf5ef2aSThomas Huth 1857fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 1858fcf5ef2aSThomas Huth { 185900ab7e61SRichard Henderson TCGv m1 = tcg_constant_tl(0xff); 1860fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1861fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 1862fcf5ef2aSThomas Huth } 1863fcf5ef2aSThomas Huth 1864fcf5ef2aSThomas Huth /* asi moves */ 1865fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 1866fcf5ef2aSThomas Huth typedef enum { 1867fcf5ef2aSThomas Huth GET_ASI_HELPER, 1868fcf5ef2aSThomas Huth GET_ASI_EXCP, 1869fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1870fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1871fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1872fcf5ef2aSThomas Huth GET_ASI_SHORT, 1873fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1874fcf5ef2aSThomas Huth GET_ASI_BFILL, 1875fcf5ef2aSThomas Huth } ASIType; 1876fcf5ef2aSThomas Huth 1877fcf5ef2aSThomas Huth typedef struct { 1878fcf5ef2aSThomas Huth ASIType type; 1879fcf5ef2aSThomas Huth int asi; 1880fcf5ef2aSThomas Huth int mem_idx; 188114776ab5STony Nguyen MemOp memop; 1882fcf5ef2aSThomas Huth } DisasASI; 1883fcf5ef2aSThomas Huth 188414776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 1885fcf5ef2aSThomas Huth { 1886fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 1887fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1888fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1889fcf5ef2aSThomas Huth 1890fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1891fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1892fcf5ef2aSThomas Huth if (IS_IMM) { 1893fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1894fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1895fcf5ef2aSThomas Huth } else if (supervisor(dc) 1896fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1897fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1898fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1899fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1900fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1901fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1902fcf5ef2aSThomas Huth switch (asi) { 1903fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1904fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1905fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1906fcf5ef2aSThomas Huth break; 1907fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1908fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1909fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1910fcf5ef2aSThomas Huth break; 1911fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1912fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1913fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1914fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1915fcf5ef2aSThomas Huth break; 1916fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1917fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1918fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1919fcf5ef2aSThomas Huth break; 1920fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1921fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1922fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1923fcf5ef2aSThomas Huth break; 1924fcf5ef2aSThomas Huth } 19256e10f37cSKONRAD Frederic 19266e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19276e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19286e10f37cSKONRAD Frederic */ 19296e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1930fcf5ef2aSThomas Huth } else { 1931fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1932fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1933fcf5ef2aSThomas Huth } 1934fcf5ef2aSThomas Huth #else 1935fcf5ef2aSThomas Huth if (IS_IMM) { 1936fcf5ef2aSThomas Huth asi = dc->asi; 1937fcf5ef2aSThomas Huth } 1938fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1939fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1940fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1941fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1942fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1943fcf5ef2aSThomas Huth done properly in the helper. */ 1944fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1945fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1946fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1947fcf5ef2aSThomas Huth } else { 1948fcf5ef2aSThomas Huth switch (asi) { 1949fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1950fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1951fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1952fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1953fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1954fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1955fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1956fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1957fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1958fcf5ef2aSThomas Huth break; 1959fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1960fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1961fcf5ef2aSThomas Huth case ASI_TWINX_N: 1962fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1963fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1964fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19659a10756dSArtyom Tarasenko if (hypervisor(dc)) { 196684f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19679a10756dSArtyom Tarasenko } else { 1968fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 19699a10756dSArtyom Tarasenko } 1970fcf5ef2aSThomas Huth break; 1971fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1972fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1973fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1974fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1975fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1976fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1977fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1978fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1979fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1980fcf5ef2aSThomas Huth break; 1981fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1982fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1983fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1984fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1985fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1986fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1987fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1988fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1989fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1990fcf5ef2aSThomas Huth break; 1991fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1992fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1993fcf5ef2aSThomas Huth case ASI_TWINX_S: 1994fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1995fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1996fcf5ef2aSThomas Huth case ASI_BLK_S: 1997fcf5ef2aSThomas Huth case ASI_BLK_SL: 1998fcf5ef2aSThomas Huth case ASI_FL8_S: 1999fcf5ef2aSThomas Huth case ASI_FL8_SL: 2000fcf5ef2aSThomas Huth case ASI_FL16_S: 2001fcf5ef2aSThomas Huth case ASI_FL16_SL: 2002fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2003fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2004fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2005fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2006fcf5ef2aSThomas Huth } 2007fcf5ef2aSThomas Huth break; 2008fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2009fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2010fcf5ef2aSThomas Huth case ASI_TWINX_P: 2011fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2012fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2013fcf5ef2aSThomas Huth case ASI_BLK_P: 2014fcf5ef2aSThomas Huth case ASI_BLK_PL: 2015fcf5ef2aSThomas Huth case ASI_FL8_P: 2016fcf5ef2aSThomas Huth case ASI_FL8_PL: 2017fcf5ef2aSThomas Huth case ASI_FL16_P: 2018fcf5ef2aSThomas Huth case ASI_FL16_PL: 2019fcf5ef2aSThomas Huth break; 2020fcf5ef2aSThomas Huth } 2021fcf5ef2aSThomas Huth switch (asi) { 2022fcf5ef2aSThomas Huth case ASI_REAL: 2023fcf5ef2aSThomas Huth case ASI_REAL_IO: 2024fcf5ef2aSThomas Huth case ASI_REAL_L: 2025fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2026fcf5ef2aSThomas Huth case ASI_N: 2027fcf5ef2aSThomas Huth case ASI_NL: 2028fcf5ef2aSThomas Huth case ASI_AIUP: 2029fcf5ef2aSThomas Huth case ASI_AIUPL: 2030fcf5ef2aSThomas Huth case ASI_AIUS: 2031fcf5ef2aSThomas Huth case ASI_AIUSL: 2032fcf5ef2aSThomas Huth case ASI_S: 2033fcf5ef2aSThomas Huth case ASI_SL: 2034fcf5ef2aSThomas Huth case ASI_P: 2035fcf5ef2aSThomas Huth case ASI_PL: 2036fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2037fcf5ef2aSThomas Huth break; 2038fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2039fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2040fcf5ef2aSThomas Huth case ASI_TWINX_N: 2041fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2042fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2043fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2044fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2045fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2046fcf5ef2aSThomas Huth case ASI_TWINX_P: 2047fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2048fcf5ef2aSThomas Huth case ASI_TWINX_S: 2049fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2050fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2051fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2052fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2053fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2054fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2055fcf5ef2aSThomas Huth break; 2056fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2057fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2058fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2059fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2060fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2061fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2062fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2063fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2064fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2065fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2066fcf5ef2aSThomas Huth case ASI_BLK_S: 2067fcf5ef2aSThomas Huth case ASI_BLK_SL: 2068fcf5ef2aSThomas Huth case ASI_BLK_P: 2069fcf5ef2aSThomas Huth case ASI_BLK_PL: 2070fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2071fcf5ef2aSThomas Huth break; 2072fcf5ef2aSThomas Huth case ASI_FL8_S: 2073fcf5ef2aSThomas Huth case ASI_FL8_SL: 2074fcf5ef2aSThomas Huth case ASI_FL8_P: 2075fcf5ef2aSThomas Huth case ASI_FL8_PL: 2076fcf5ef2aSThomas Huth memop = MO_UB; 2077fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2078fcf5ef2aSThomas Huth break; 2079fcf5ef2aSThomas Huth case ASI_FL16_S: 2080fcf5ef2aSThomas Huth case ASI_FL16_SL: 2081fcf5ef2aSThomas Huth case ASI_FL16_P: 2082fcf5ef2aSThomas Huth case ASI_FL16_PL: 2083fcf5ef2aSThomas Huth memop = MO_TEUW; 2084fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2085fcf5ef2aSThomas Huth break; 2086fcf5ef2aSThomas Huth } 2087fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2088fcf5ef2aSThomas Huth if (asi & 8) { 2089fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2090fcf5ef2aSThomas Huth } 2091fcf5ef2aSThomas Huth } 2092fcf5ef2aSThomas Huth #endif 2093fcf5ef2aSThomas Huth 2094fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2095fcf5ef2aSThomas Huth } 2096fcf5ef2aSThomas Huth 2097fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 209814776ab5STony Nguyen int insn, MemOp memop) 2099fcf5ef2aSThomas Huth { 2100fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2101fcf5ef2aSThomas Huth 2102fcf5ef2aSThomas Huth switch (da.type) { 2103fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2104fcf5ef2aSThomas Huth break; 2105fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2106fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2107fcf5ef2aSThomas Huth break; 2108fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2109fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2110316b6783SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN); 2111fcf5ef2aSThomas Huth break; 2112fcf5ef2aSThomas Huth default: 2113fcf5ef2aSThomas Huth { 211400ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2115316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2116fcf5ef2aSThomas Huth 2117fcf5ef2aSThomas Huth save_state(dc); 2118fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2119ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2120fcf5ef2aSThomas Huth #else 2121fcf5ef2aSThomas Huth { 2122fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2123ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2124fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2125fcf5ef2aSThomas Huth } 2126fcf5ef2aSThomas Huth #endif 2127fcf5ef2aSThomas Huth } 2128fcf5ef2aSThomas Huth break; 2129fcf5ef2aSThomas Huth } 2130fcf5ef2aSThomas Huth } 2131fcf5ef2aSThomas Huth 2132fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 213314776ab5STony Nguyen int insn, MemOp memop) 2134fcf5ef2aSThomas Huth { 2135fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2136fcf5ef2aSThomas Huth 2137fcf5ef2aSThomas Huth switch (da.type) { 2138fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2139fcf5ef2aSThomas Huth break; 2140fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 21413390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2142fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2143fcf5ef2aSThomas Huth break; 21443390537bSArtyom Tarasenko #else 21453390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21463390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21473390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 21483390537bSArtyom Tarasenko return; 21493390537bSArtyom Tarasenko } 21503390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 21513390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 21523390537bSArtyom Tarasenko #endif 2153fc0cd867SChen Qun /* fall through */ 2154fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2155fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2156316b6783SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN); 2157fcf5ef2aSThomas Huth break; 2158fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2159fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2160fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2161fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2162fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2163fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2164fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2165fcf5ef2aSThomas Huth { 2166fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2167fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 216800ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2169fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2170fcf5ef2aSThomas Huth int i; 2171fcf5ef2aSThomas Huth 2172fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2173fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2174fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2175fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2176fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2177fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2178fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2179fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2180fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2181fcf5ef2aSThomas Huth } 2182fcf5ef2aSThomas Huth } 2183fcf5ef2aSThomas Huth break; 2184fcf5ef2aSThomas Huth #endif 2185fcf5ef2aSThomas Huth default: 2186fcf5ef2aSThomas Huth { 218700ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2188316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2189fcf5ef2aSThomas Huth 2190fcf5ef2aSThomas Huth save_state(dc); 2191fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2192ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2193fcf5ef2aSThomas Huth #else 2194fcf5ef2aSThomas Huth { 2195fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2196fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2197ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2198fcf5ef2aSThomas Huth } 2199fcf5ef2aSThomas Huth #endif 2200fcf5ef2aSThomas Huth 2201fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2202fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2203fcf5ef2aSThomas Huth } 2204fcf5ef2aSThomas Huth break; 2205fcf5ef2aSThomas Huth } 2206fcf5ef2aSThomas Huth } 2207fcf5ef2aSThomas Huth 2208fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2209fcf5ef2aSThomas Huth TCGv addr, int insn) 2210fcf5ef2aSThomas Huth { 2211fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2212fcf5ef2aSThomas Huth 2213fcf5ef2aSThomas Huth switch (da.type) { 2214fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2215fcf5ef2aSThomas Huth break; 2216fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2217fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2218fcf5ef2aSThomas Huth break; 2219fcf5ef2aSThomas Huth default: 2220fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2221fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2222fcf5ef2aSThomas Huth break; 2223fcf5ef2aSThomas Huth } 2224fcf5ef2aSThomas Huth } 2225fcf5ef2aSThomas Huth 2226fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2227fcf5ef2aSThomas Huth int insn, int rd) 2228fcf5ef2aSThomas Huth { 2229fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2230fcf5ef2aSThomas Huth TCGv oldv; 2231fcf5ef2aSThomas Huth 2232fcf5ef2aSThomas Huth switch (da.type) { 2233fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2234fcf5ef2aSThomas Huth return; 2235fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2236fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2237fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2238316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2239fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2240fcf5ef2aSThomas Huth break; 2241fcf5ef2aSThomas Huth default: 2242fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2243fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2244fcf5ef2aSThomas Huth break; 2245fcf5ef2aSThomas Huth } 2246fcf5ef2aSThomas Huth } 2247fcf5ef2aSThomas Huth 2248fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2249fcf5ef2aSThomas Huth { 2250fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2251fcf5ef2aSThomas Huth 2252fcf5ef2aSThomas Huth switch (da.type) { 2253fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2254fcf5ef2aSThomas Huth break; 2255fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2256fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2257fcf5ef2aSThomas Huth break; 2258fcf5ef2aSThomas Huth default: 22593db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22603db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2261af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2262ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22633db010c3SRichard Henderson } else { 226400ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 226500ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22663db010c3SRichard Henderson TCGv_i64 s64, t64; 22673db010c3SRichard Henderson 22683db010c3SRichard Henderson save_state(dc); 22693db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2270ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 22713db010c3SRichard Henderson 227200ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2273ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 22743db010c3SRichard Henderson 22753db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 22763db010c3SRichard Henderson 22773db010c3SRichard Henderson /* End the TB. */ 22783db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 22793db010c3SRichard Henderson } 2280fcf5ef2aSThomas Huth break; 2281fcf5ef2aSThomas Huth } 2282fcf5ef2aSThomas Huth } 2283fcf5ef2aSThomas Huth #endif 2284fcf5ef2aSThomas Huth 2285fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2286fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2287fcf5ef2aSThomas Huth int insn, int size, int rd) 2288fcf5ef2aSThomas Huth { 2289fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2290fcf5ef2aSThomas Huth TCGv_i32 d32; 2291fcf5ef2aSThomas Huth TCGv_i64 d64; 2292fcf5ef2aSThomas Huth 2293fcf5ef2aSThomas Huth switch (da.type) { 2294fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2295fcf5ef2aSThomas Huth break; 2296fcf5ef2aSThomas Huth 2297fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2298fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2299fcf5ef2aSThomas Huth switch (size) { 2300fcf5ef2aSThomas Huth case 4: 2301fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2302316b6783SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2303fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2304fcf5ef2aSThomas Huth break; 2305fcf5ef2aSThomas Huth case 8: 2306fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2307fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2308fcf5ef2aSThomas Huth break; 2309fcf5ef2aSThomas Huth case 16: 2310fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2311fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2312fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2313fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2314fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2315fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2316fcf5ef2aSThomas Huth break; 2317fcf5ef2aSThomas Huth default: 2318fcf5ef2aSThomas Huth g_assert_not_reached(); 2319fcf5ef2aSThomas Huth } 2320fcf5ef2aSThomas Huth break; 2321fcf5ef2aSThomas Huth 2322fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2323fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2324fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 232514776ab5STony Nguyen MemOp memop; 2326fcf5ef2aSThomas Huth TCGv eight; 2327fcf5ef2aSThomas Huth int i; 2328fcf5ef2aSThomas Huth 2329fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2330fcf5ef2aSThomas Huth 2331fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2332fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 233300ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2334fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2335fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2336fcf5ef2aSThomas Huth da.mem_idx, memop); 2337fcf5ef2aSThomas Huth if (i == 7) { 2338fcf5ef2aSThomas Huth break; 2339fcf5ef2aSThomas Huth } 2340fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2341fcf5ef2aSThomas Huth memop = da.memop; 2342fcf5ef2aSThomas Huth } 2343fcf5ef2aSThomas Huth } else { 2344fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2345fcf5ef2aSThomas Huth } 2346fcf5ef2aSThomas Huth break; 2347fcf5ef2aSThomas Huth 2348fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2349fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2350fcf5ef2aSThomas Huth if (size == 8) { 2351fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2352316b6783SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2353316b6783SRichard Henderson da.memop | MO_ALIGN); 2354fcf5ef2aSThomas Huth } else { 2355fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2356fcf5ef2aSThomas Huth } 2357fcf5ef2aSThomas Huth break; 2358fcf5ef2aSThomas Huth 2359fcf5ef2aSThomas Huth default: 2360fcf5ef2aSThomas Huth { 236100ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2362316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN); 2363fcf5ef2aSThomas Huth 2364fcf5ef2aSThomas Huth save_state(dc); 2365fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2366fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2367fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2368fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2369fcf5ef2aSThomas Huth switch (size) { 2370fcf5ef2aSThomas Huth case 4: 2371fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2372ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2373fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2374fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2375fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2376fcf5ef2aSThomas Huth break; 2377fcf5ef2aSThomas Huth case 8: 2378ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop); 2379fcf5ef2aSThomas Huth break; 2380fcf5ef2aSThomas Huth case 16: 2381fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2382ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2383fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2384ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop); 2385fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2386fcf5ef2aSThomas Huth break; 2387fcf5ef2aSThomas Huth default: 2388fcf5ef2aSThomas Huth g_assert_not_reached(); 2389fcf5ef2aSThomas Huth } 2390fcf5ef2aSThomas Huth } 2391fcf5ef2aSThomas Huth break; 2392fcf5ef2aSThomas Huth } 2393fcf5ef2aSThomas Huth } 2394fcf5ef2aSThomas Huth 2395fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2396fcf5ef2aSThomas Huth int insn, int size, int rd) 2397fcf5ef2aSThomas Huth { 2398fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2399fcf5ef2aSThomas Huth TCGv_i32 d32; 2400fcf5ef2aSThomas Huth 2401fcf5ef2aSThomas Huth switch (da.type) { 2402fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2403fcf5ef2aSThomas Huth break; 2404fcf5ef2aSThomas Huth 2405fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2406fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2407fcf5ef2aSThomas Huth switch (size) { 2408fcf5ef2aSThomas Huth case 4: 2409fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2410316b6783SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2411fcf5ef2aSThomas Huth break; 2412fcf5ef2aSThomas Huth case 8: 2413fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2414fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2415fcf5ef2aSThomas Huth break; 2416fcf5ef2aSThomas Huth case 16: 2417fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2418fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2419fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2420fcf5ef2aSThomas Huth having to probe the second page before performing the first 2421fcf5ef2aSThomas Huth write. */ 2422fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2423fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2424fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2425fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2426fcf5ef2aSThomas Huth break; 2427fcf5ef2aSThomas Huth default: 2428fcf5ef2aSThomas Huth g_assert_not_reached(); 2429fcf5ef2aSThomas Huth } 2430fcf5ef2aSThomas Huth break; 2431fcf5ef2aSThomas Huth 2432fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2433fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2434fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 243514776ab5STony Nguyen MemOp memop; 2436fcf5ef2aSThomas Huth TCGv eight; 2437fcf5ef2aSThomas Huth int i; 2438fcf5ef2aSThomas Huth 2439fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2440fcf5ef2aSThomas Huth 2441fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2442fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 244300ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2444fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2445fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2446fcf5ef2aSThomas Huth da.mem_idx, memop); 2447fcf5ef2aSThomas Huth if (i == 7) { 2448fcf5ef2aSThomas Huth break; 2449fcf5ef2aSThomas Huth } 2450fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2451fcf5ef2aSThomas Huth memop = da.memop; 2452fcf5ef2aSThomas Huth } 2453fcf5ef2aSThomas Huth } else { 2454fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2455fcf5ef2aSThomas Huth } 2456fcf5ef2aSThomas Huth break; 2457fcf5ef2aSThomas Huth 2458fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2459fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2460fcf5ef2aSThomas Huth if (size == 8) { 2461fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2462316b6783SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2463316b6783SRichard Henderson da.memop | MO_ALIGN); 2464fcf5ef2aSThomas Huth } else { 2465fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2466fcf5ef2aSThomas Huth } 2467fcf5ef2aSThomas Huth break; 2468fcf5ef2aSThomas Huth 2469fcf5ef2aSThomas Huth default: 2470fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2471fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2472fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2473fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2474fcf5ef2aSThomas Huth break; 2475fcf5ef2aSThomas Huth } 2476fcf5ef2aSThomas Huth } 2477fcf5ef2aSThomas Huth 2478fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2479fcf5ef2aSThomas Huth { 2480fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2481fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2482fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2483fcf5ef2aSThomas Huth 2484fcf5ef2aSThomas Huth switch (da.type) { 2485fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2486fcf5ef2aSThomas Huth return; 2487fcf5ef2aSThomas Huth 2488fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2489fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2490fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2491fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2492fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2493fcf5ef2aSThomas Huth break; 2494fcf5ef2aSThomas Huth 2495fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2496fcf5ef2aSThomas Huth { 2497fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2498fcf5ef2aSThomas Huth 2499fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2500316b6783SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN); 2501fcf5ef2aSThomas Huth 2502fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2503fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2504fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2505fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2506fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2507fcf5ef2aSThomas Huth } else { 2508fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2509fcf5ef2aSThomas Huth } 2510fcf5ef2aSThomas Huth } 2511fcf5ef2aSThomas Huth break; 2512fcf5ef2aSThomas Huth 2513fcf5ef2aSThomas Huth default: 2514fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2515fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2516fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2517fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2518fcf5ef2aSThomas Huth { 251900ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 252000ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2521fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2522fcf5ef2aSThomas Huth 2523fcf5ef2aSThomas Huth save_state(dc); 2524ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2525fcf5ef2aSThomas Huth 2526fcf5ef2aSThomas Huth /* See above. */ 2527fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2528fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2529fcf5ef2aSThomas Huth } else { 2530fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2531fcf5ef2aSThomas Huth } 2532fcf5ef2aSThomas Huth } 2533fcf5ef2aSThomas Huth break; 2534fcf5ef2aSThomas Huth } 2535fcf5ef2aSThomas Huth 2536fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2537fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2538fcf5ef2aSThomas Huth } 2539fcf5ef2aSThomas Huth 2540fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2541fcf5ef2aSThomas Huth int insn, int rd) 2542fcf5ef2aSThomas Huth { 2543fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2544fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2545fcf5ef2aSThomas Huth 2546fcf5ef2aSThomas Huth switch (da.type) { 2547fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2548fcf5ef2aSThomas Huth break; 2549fcf5ef2aSThomas Huth 2550fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2551fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2552fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2553fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2554fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2555fcf5ef2aSThomas Huth break; 2556fcf5ef2aSThomas Huth 2557fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2558fcf5ef2aSThomas Huth { 2559fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2560fcf5ef2aSThomas Huth 2561fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2562fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2563fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2564fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2565fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2566fcf5ef2aSThomas Huth } else { 2567fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2568fcf5ef2aSThomas Huth } 2569fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2570316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2571fcf5ef2aSThomas Huth } 2572fcf5ef2aSThomas Huth break; 2573fcf5ef2aSThomas Huth 2574fcf5ef2aSThomas Huth default: 2575fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2576fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2577fcf5ef2aSThomas Huth { 257800ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 257900ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2580fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2581fcf5ef2aSThomas Huth 2582fcf5ef2aSThomas Huth /* See above. */ 2583fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2584fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2585fcf5ef2aSThomas Huth } else { 2586fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2587fcf5ef2aSThomas Huth } 2588fcf5ef2aSThomas Huth 2589fcf5ef2aSThomas Huth save_state(dc); 2590ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2591fcf5ef2aSThomas Huth } 2592fcf5ef2aSThomas Huth break; 2593fcf5ef2aSThomas Huth } 2594fcf5ef2aSThomas Huth } 2595fcf5ef2aSThomas Huth 2596fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2597fcf5ef2aSThomas Huth int insn, int rd) 2598fcf5ef2aSThomas Huth { 2599fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2600fcf5ef2aSThomas Huth TCGv oldv; 2601fcf5ef2aSThomas Huth 2602fcf5ef2aSThomas Huth switch (da.type) { 2603fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2604fcf5ef2aSThomas Huth return; 2605fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2606fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2607fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2608316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2609fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2610fcf5ef2aSThomas Huth break; 2611fcf5ef2aSThomas Huth default: 2612fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2613fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2614fcf5ef2aSThomas Huth break; 2615fcf5ef2aSThomas Huth } 2616fcf5ef2aSThomas Huth } 2617fcf5ef2aSThomas Huth 2618fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2619fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2620fcf5ef2aSThomas Huth { 2621fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2622fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2623fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2624fcf5ef2aSThomas Huth are unchanged. */ 2625fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2626fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2627fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2628fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2629fcf5ef2aSThomas Huth 2630fcf5ef2aSThomas Huth switch (da.type) { 2631fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2632fcf5ef2aSThomas Huth return; 2633fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2634fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2635316b6783SRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2636fcf5ef2aSThomas Huth break; 2637fcf5ef2aSThomas Huth default: 2638fcf5ef2aSThomas Huth { 263900ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 264000ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2641fcf5ef2aSThomas Huth 2642fcf5ef2aSThomas Huth save_state(dc); 2643ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2644fcf5ef2aSThomas Huth } 2645fcf5ef2aSThomas Huth break; 2646fcf5ef2aSThomas Huth } 2647fcf5ef2aSThomas Huth 2648fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2649fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2650fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2651fcf5ef2aSThomas Huth } 2652fcf5ef2aSThomas Huth 2653fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2654fcf5ef2aSThomas Huth int insn, int rd) 2655fcf5ef2aSThomas Huth { 2656fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2657fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2658fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2659fcf5ef2aSThomas Huth 2660fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2661fcf5ef2aSThomas Huth 2662fcf5ef2aSThomas Huth switch (da.type) { 2663fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2664fcf5ef2aSThomas Huth break; 2665fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2666fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2667316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2668fcf5ef2aSThomas Huth break; 2669fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2670fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2671fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2672fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2673fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2674fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2675fcf5ef2aSThomas Huth { 2676fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 267700ab7e61SRichard Henderson TCGv eight = tcg_constant_tl(8); 2678fcf5ef2aSThomas Huth int i; 2679fcf5ef2aSThomas Huth 2680fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2681fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2682fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2683fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2684fcf5ef2aSThomas Huth } 2685fcf5ef2aSThomas Huth } 2686fcf5ef2aSThomas Huth break; 2687fcf5ef2aSThomas Huth default: 2688fcf5ef2aSThomas Huth { 268900ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 269000ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2691fcf5ef2aSThomas Huth 2692fcf5ef2aSThomas Huth save_state(dc); 2693ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2694fcf5ef2aSThomas Huth } 2695fcf5ef2aSThomas Huth break; 2696fcf5ef2aSThomas Huth } 2697fcf5ef2aSThomas Huth } 2698fcf5ef2aSThomas Huth #endif 2699fcf5ef2aSThomas Huth 2700fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2701fcf5ef2aSThomas Huth { 2702fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2703fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2704fcf5ef2aSThomas Huth } 2705fcf5ef2aSThomas Huth 2706fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2707fcf5ef2aSThomas Huth { 2708fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2709fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 271052123f14SRichard Henderson TCGv t = tcg_temp_new(); 2711fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2712fcf5ef2aSThomas Huth return t; 2713fcf5ef2aSThomas Huth } else { /* register */ 2714fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2715fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2716fcf5ef2aSThomas Huth } 2717fcf5ef2aSThomas Huth } 2718fcf5ef2aSThomas Huth 2719fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2720fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2721fcf5ef2aSThomas Huth { 2722fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2723fcf5ef2aSThomas Huth 2724fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2725fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2726fcf5ef2aSThomas Huth the later. */ 2727fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2728fcf5ef2aSThomas Huth if (cmp->is_bool) { 2729fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2730fcf5ef2aSThomas Huth } else { 2731fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2732fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2733fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2734fcf5ef2aSThomas Huth } 2735fcf5ef2aSThomas Huth 2736fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2737fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2738fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 273900ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2740fcf5ef2aSThomas Huth 2741fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2742fcf5ef2aSThomas Huth 2743fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2744fcf5ef2aSThomas Huth } 2745fcf5ef2aSThomas Huth 2746fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2747fcf5ef2aSThomas Huth { 2748fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2749fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2750fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2751fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2752fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2753fcf5ef2aSThomas Huth } 2754fcf5ef2aSThomas Huth 2755fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2756fcf5ef2aSThomas Huth { 2757fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2758fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2759fcf5ef2aSThomas Huth 2760fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2761fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2762fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2763fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2764fcf5ef2aSThomas Huth 2765fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2766fcf5ef2aSThomas Huth } 2767fcf5ef2aSThomas Huth 27685d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2769fcf5ef2aSThomas Huth { 2770fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2771fcf5ef2aSThomas Huth 2772fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2773ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2774fcf5ef2aSThomas Huth 2775fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2776fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2777fcf5ef2aSThomas Huth 2778fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2779fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2780ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2781fcf5ef2aSThomas Huth 2782fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2783fcf5ef2aSThomas Huth { 2784fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2785fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2786fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2787fcf5ef2aSThomas Huth } 2788fcf5ef2aSThomas Huth } 2789fcf5ef2aSThomas Huth 2790fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2791fcf5ef2aSThomas Huth int width, bool cc, bool left) 2792fcf5ef2aSThomas Huth { 2793905a83deSRichard Henderson TCGv lo1, lo2; 2794fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2795fcf5ef2aSThomas Huth int shift, imask, omask; 2796fcf5ef2aSThomas Huth 2797fcf5ef2aSThomas Huth if (cc) { 2798fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2799fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2800fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2801fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2802fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2803fcf5ef2aSThomas Huth } 2804fcf5ef2aSThomas Huth 2805fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2806fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2807fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2808fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2809fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2810fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2811fcf5ef2aSThomas Huth the value we're looking for. */ 2812fcf5ef2aSThomas Huth switch (width) { 2813fcf5ef2aSThomas Huth case 8: 2814fcf5ef2aSThomas Huth imask = 0x7; 2815fcf5ef2aSThomas Huth shift = 3; 2816fcf5ef2aSThomas Huth omask = 0xff; 2817fcf5ef2aSThomas Huth if (left) { 2818fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2819fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2820fcf5ef2aSThomas Huth } else { 2821fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2822fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2823fcf5ef2aSThomas Huth } 2824fcf5ef2aSThomas Huth break; 2825fcf5ef2aSThomas Huth case 16: 2826fcf5ef2aSThomas Huth imask = 0x6; 2827fcf5ef2aSThomas Huth shift = 1; 2828fcf5ef2aSThomas Huth omask = 0xf; 2829fcf5ef2aSThomas Huth if (left) { 2830fcf5ef2aSThomas Huth tabl = 0x8cef; 2831fcf5ef2aSThomas Huth tabr = 0xf731; 2832fcf5ef2aSThomas Huth } else { 2833fcf5ef2aSThomas Huth tabl = 0x137f; 2834fcf5ef2aSThomas Huth tabr = 0xfec8; 2835fcf5ef2aSThomas Huth } 2836fcf5ef2aSThomas Huth break; 2837fcf5ef2aSThomas Huth case 32: 2838fcf5ef2aSThomas Huth imask = 0x4; 2839fcf5ef2aSThomas Huth shift = 0; 2840fcf5ef2aSThomas Huth omask = 0x3; 2841fcf5ef2aSThomas Huth if (left) { 2842fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2843fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2844fcf5ef2aSThomas Huth } else { 2845fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2846fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2847fcf5ef2aSThomas Huth } 2848fcf5ef2aSThomas Huth break; 2849fcf5ef2aSThomas Huth default: 2850fcf5ef2aSThomas Huth abort(); 2851fcf5ef2aSThomas Huth } 2852fcf5ef2aSThomas Huth 2853fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2854fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2855fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2856fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2857fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2858fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2859fcf5ef2aSThomas Huth 2860905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2861905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2862e3ebbadeSRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 2863fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2864fcf5ef2aSThomas Huth 2865fcf5ef2aSThomas Huth amask = -8; 2866fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2867fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2868fcf5ef2aSThomas Huth } 2869fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2870fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2871fcf5ef2aSThomas Huth 2872e3ebbadeSRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 2873e3ebbadeSRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 2874e3ebbadeSRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 2875fcf5ef2aSThomas Huth } 2876fcf5ef2aSThomas Huth 2877fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2878fcf5ef2aSThomas Huth { 2879fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2880fcf5ef2aSThomas Huth 2881fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2882fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2883fcf5ef2aSThomas Huth if (left) { 2884fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2885fcf5ef2aSThomas Huth } 2886fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2887fcf5ef2aSThomas Huth } 2888fcf5ef2aSThomas Huth 2889fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2890fcf5ef2aSThomas Huth { 2891fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2892fcf5ef2aSThomas Huth 2893fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2894fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2895fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2896fcf5ef2aSThomas Huth 2897fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2898fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2899fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2900fcf5ef2aSThomas Huth 2901fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2902fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2903fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2904fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2905fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2906fcf5ef2aSThomas Huth 2907fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2908fcf5ef2aSThomas Huth } 2909fcf5ef2aSThomas Huth #endif 2910fcf5ef2aSThomas Huth 2911878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2912878cc677SRichard Henderson #include "decode-insns.c.inc" 2913878cc677SRichard Henderson 2914878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2915878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2916878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2917878cc677SRichard Henderson 2918878cc677SRichard Henderson #define avail_ALL(C) true 2919878cc677SRichard Henderson #ifdef TARGET_SPARC64 2920878cc677SRichard Henderson # define avail_32(C) false 2921af25071cSRichard Henderson # define avail_ASR17(C) false 2922b5372650SRichard Henderson # define avail_MUL(C) true 29230faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2924878cc677SRichard Henderson # define avail_64(C) true 29255d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2926af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2927878cc677SRichard Henderson #else 2928878cc677SRichard Henderson # define avail_32(C) true 2929af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2930b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 29310faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2932878cc677SRichard Henderson # define avail_64(C) false 29335d617bfbSRichard Henderson # define avail_GL(C) false 2934af25071cSRichard Henderson # define avail_HYPV(C) false 2935878cc677SRichard Henderson #endif 2936878cc677SRichard Henderson 2937878cc677SRichard Henderson /* Default case for non jump instructions. */ 2938878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2939878cc677SRichard Henderson { 2940878cc677SRichard Henderson if (dc->npc & 3) { 2941878cc677SRichard Henderson switch (dc->npc) { 2942878cc677SRichard Henderson case DYNAMIC_PC: 2943878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2944878cc677SRichard Henderson dc->pc = dc->npc; 2945878cc677SRichard Henderson gen_op_next_insn(); 2946878cc677SRichard Henderson break; 2947878cc677SRichard Henderson case JUMP_PC: 2948878cc677SRichard Henderson /* we can do a static jump */ 2949878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2950878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2951878cc677SRichard Henderson break; 2952878cc677SRichard Henderson default: 2953878cc677SRichard Henderson g_assert_not_reached(); 2954878cc677SRichard Henderson } 2955878cc677SRichard Henderson } else { 2956878cc677SRichard Henderson dc->pc = dc->npc; 2957878cc677SRichard Henderson dc->npc = dc->npc + 4; 2958878cc677SRichard Henderson } 2959878cc677SRichard Henderson return true; 2960878cc677SRichard Henderson } 2961878cc677SRichard Henderson 29626d2a0768SRichard Henderson /* 29636d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 29646d2a0768SRichard Henderson */ 29656d2a0768SRichard Henderson 2966276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2967276567aaSRichard Henderson { 2968276567aaSRichard Henderson if (annul) { 2969276567aaSRichard Henderson dc->pc = dc->npc + 4; 2970276567aaSRichard Henderson dc->npc = dc->pc + 4; 2971276567aaSRichard Henderson } else { 2972276567aaSRichard Henderson dc->pc = dc->npc; 2973276567aaSRichard Henderson dc->npc = dc->pc + 4; 2974276567aaSRichard Henderson } 2975276567aaSRichard Henderson return true; 2976276567aaSRichard Henderson } 2977276567aaSRichard Henderson 2978276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2979276567aaSRichard Henderson target_ulong dest) 2980276567aaSRichard Henderson { 2981276567aaSRichard Henderson if (annul) { 2982276567aaSRichard Henderson dc->pc = dest; 2983276567aaSRichard Henderson dc->npc = dest + 4; 2984276567aaSRichard Henderson } else { 2985276567aaSRichard Henderson dc->pc = dc->npc; 2986276567aaSRichard Henderson dc->npc = dest; 2987276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2988276567aaSRichard Henderson } 2989276567aaSRichard Henderson return true; 2990276567aaSRichard Henderson } 2991276567aaSRichard Henderson 29929d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 29939d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2994276567aaSRichard Henderson { 29956b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 29966b3e4cc6SRichard Henderson 2997276567aaSRichard Henderson if (annul) { 29986b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 29996b3e4cc6SRichard Henderson 30009d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 30016b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 30026b3e4cc6SRichard Henderson gen_set_label(l1); 30036b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 30046b3e4cc6SRichard Henderson 30056b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 3006276567aaSRichard Henderson } else { 30076b3e4cc6SRichard Henderson if (npc & 3) { 30086b3e4cc6SRichard Henderson switch (npc) { 30096b3e4cc6SRichard Henderson case DYNAMIC_PC: 30106b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 30116b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 30126b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 30139d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 30149d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 30156b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 30166b3e4cc6SRichard Henderson dc->pc = npc; 30176b3e4cc6SRichard Henderson break; 30186b3e4cc6SRichard Henderson default: 30196b3e4cc6SRichard Henderson g_assert_not_reached(); 30206b3e4cc6SRichard Henderson } 30216b3e4cc6SRichard Henderson } else { 30226b3e4cc6SRichard Henderson dc->pc = npc; 30236b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 30246b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 30256b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 30269d4e2bc7SRichard Henderson if (cmp->is_bool) { 30279d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 30289d4e2bc7SRichard Henderson } else { 30299d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 30309d4e2bc7SRichard Henderson } 30316b3e4cc6SRichard Henderson } 3032276567aaSRichard Henderson } 3033276567aaSRichard Henderson return true; 3034276567aaSRichard Henderson } 3035276567aaSRichard Henderson 3036af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 3037af25071cSRichard Henderson { 3038af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 3039af25071cSRichard Henderson return true; 3040af25071cSRichard Henderson } 3041af25071cSRichard Henderson 3042276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 3043276567aaSRichard Henderson { 3044276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 30451ea9c62aSRichard Henderson DisasCompare cmp; 3046276567aaSRichard Henderson 3047276567aaSRichard Henderson switch (a->cond) { 3048276567aaSRichard Henderson case 0x0: 3049276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 3050276567aaSRichard Henderson case 0x8: 3051276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 3052276567aaSRichard Henderson default: 3053276567aaSRichard Henderson flush_cond(dc); 30541ea9c62aSRichard Henderson 30551ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 30569d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3057276567aaSRichard Henderson } 3058276567aaSRichard Henderson } 3059276567aaSRichard Henderson 3060276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 3061276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 3062276567aaSRichard Henderson 306345196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 306445196ea4SRichard Henderson { 306545196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3066d5471936SRichard Henderson DisasCompare cmp; 306745196ea4SRichard Henderson 306845196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 306945196ea4SRichard Henderson return true; 307045196ea4SRichard Henderson } 307145196ea4SRichard Henderson switch (a->cond) { 307245196ea4SRichard Henderson case 0x0: 307345196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 307445196ea4SRichard Henderson case 0x8: 307545196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 307645196ea4SRichard Henderson default: 307745196ea4SRichard Henderson flush_cond(dc); 3078d5471936SRichard Henderson 3079d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 30809d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 308145196ea4SRichard Henderson } 308245196ea4SRichard Henderson } 308345196ea4SRichard Henderson 308445196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 308545196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 308645196ea4SRichard Henderson 3087ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 3088ab9ffe98SRichard Henderson { 3089ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3090ab9ffe98SRichard Henderson DisasCompare cmp; 3091ab9ffe98SRichard Henderson 3092ab9ffe98SRichard Henderson if (!avail_64(dc)) { 3093ab9ffe98SRichard Henderson return false; 3094ab9ffe98SRichard Henderson } 3095ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 3096ab9ffe98SRichard Henderson return false; 3097ab9ffe98SRichard Henderson } 3098ab9ffe98SRichard Henderson 3099ab9ffe98SRichard Henderson flush_cond(dc); 3100ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 31019d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3102ab9ffe98SRichard Henderson } 3103ab9ffe98SRichard Henderson 310423ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 310523ada1b1SRichard Henderson { 310623ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 310723ada1b1SRichard Henderson 310823ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 310923ada1b1SRichard Henderson gen_mov_pc_npc(dc); 311023ada1b1SRichard Henderson dc->npc = target; 311123ada1b1SRichard Henderson return true; 311223ada1b1SRichard Henderson } 311323ada1b1SRichard Henderson 311445196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 311545196ea4SRichard Henderson { 311645196ea4SRichard Henderson /* 311745196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 311845196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 311945196ea4SRichard Henderson */ 312045196ea4SRichard Henderson #ifdef TARGET_SPARC64 312145196ea4SRichard Henderson return false; 312245196ea4SRichard Henderson #else 312345196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 312445196ea4SRichard Henderson return true; 312545196ea4SRichard Henderson #endif 312645196ea4SRichard Henderson } 312745196ea4SRichard Henderson 31286d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 31296d2a0768SRichard Henderson { 31306d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 31316d2a0768SRichard Henderson if (a->rd) { 31326d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 31336d2a0768SRichard Henderson } 31346d2a0768SRichard Henderson return advance_pc(dc); 31356d2a0768SRichard Henderson } 31366d2a0768SRichard Henderson 31370faef01bSRichard Henderson /* 31380faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 31390faef01bSRichard Henderson */ 31400faef01bSRichard Henderson 314130376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 314230376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 314330376636SRichard Henderson { 314430376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 314530376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 314630376636SRichard Henderson DisasCompare cmp; 314730376636SRichard Henderson TCGLabel *lab; 314830376636SRichard Henderson TCGv_i32 trap; 314930376636SRichard Henderson 315030376636SRichard Henderson /* Trap never. */ 315130376636SRichard Henderson if (cond == 0) { 315230376636SRichard Henderson return advance_pc(dc); 315330376636SRichard Henderson } 315430376636SRichard Henderson 315530376636SRichard Henderson /* 315630376636SRichard Henderson * Immediate traps are the most common case. Since this value is 315730376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 315830376636SRichard Henderson */ 315930376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 316030376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 316130376636SRichard Henderson } else { 316230376636SRichard Henderson trap = tcg_temp_new_i32(); 316330376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 316430376636SRichard Henderson if (imm) { 316530376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 316630376636SRichard Henderson } else { 316730376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 316830376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 316930376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 317030376636SRichard Henderson } 317130376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 317230376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 317330376636SRichard Henderson } 317430376636SRichard Henderson 317530376636SRichard Henderson /* Trap always. */ 317630376636SRichard Henderson if (cond == 8) { 317730376636SRichard Henderson save_state(dc); 317830376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 317930376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 318030376636SRichard Henderson return true; 318130376636SRichard Henderson } 318230376636SRichard Henderson 318330376636SRichard Henderson /* Conditional trap. */ 318430376636SRichard Henderson flush_cond(dc); 318530376636SRichard Henderson lab = delay_exceptionv(dc, trap); 318630376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 318730376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 318830376636SRichard Henderson 318930376636SRichard Henderson return advance_pc(dc); 319030376636SRichard Henderson } 319130376636SRichard Henderson 319230376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 319330376636SRichard Henderson { 319430376636SRichard Henderson if (avail_32(dc) && a->cc) { 319530376636SRichard Henderson return false; 319630376636SRichard Henderson } 319730376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 319830376636SRichard Henderson } 319930376636SRichard Henderson 320030376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 320130376636SRichard Henderson { 320230376636SRichard Henderson if (avail_64(dc)) { 320330376636SRichard Henderson return false; 320430376636SRichard Henderson } 320530376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 320630376636SRichard Henderson } 320730376636SRichard Henderson 320830376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 320930376636SRichard Henderson { 321030376636SRichard Henderson if (avail_32(dc)) { 321130376636SRichard Henderson return false; 321230376636SRichard Henderson } 321330376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 321430376636SRichard Henderson } 321530376636SRichard Henderson 3216af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3217af25071cSRichard Henderson { 3218af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3219af25071cSRichard Henderson return advance_pc(dc); 3220af25071cSRichard Henderson } 3221af25071cSRichard Henderson 3222af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3223af25071cSRichard Henderson { 3224af25071cSRichard Henderson if (avail_32(dc)) { 3225af25071cSRichard Henderson return false; 3226af25071cSRichard Henderson } 3227af25071cSRichard Henderson if (a->mmask) { 3228af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3229af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3230af25071cSRichard Henderson } 3231af25071cSRichard Henderson if (a->cmask) { 3232af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3233af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3234af25071cSRichard Henderson } 3235af25071cSRichard Henderson return advance_pc(dc); 3236af25071cSRichard Henderson } 3237af25071cSRichard Henderson 3238af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3239af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3240af25071cSRichard Henderson { 3241af25071cSRichard Henderson if (!priv) { 3242af25071cSRichard Henderson return raise_priv(dc); 3243af25071cSRichard Henderson } 3244af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3245af25071cSRichard Henderson return advance_pc(dc); 3246af25071cSRichard Henderson } 3247af25071cSRichard Henderson 3248af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3249af25071cSRichard Henderson { 3250af25071cSRichard Henderson return cpu_y; 3251af25071cSRichard Henderson } 3252af25071cSRichard Henderson 3253af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3254af25071cSRichard Henderson { 3255af25071cSRichard Henderson /* 3256af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3257af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3258af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3259af25071cSRichard Henderson */ 3260af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3261af25071cSRichard Henderson return false; 3262af25071cSRichard Henderson } 3263af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3264af25071cSRichard Henderson } 3265af25071cSRichard Henderson 3266af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3267af25071cSRichard Henderson { 3268af25071cSRichard Henderson uint32_t val; 3269af25071cSRichard Henderson 3270af25071cSRichard Henderson /* 3271af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3272af25071cSRichard Henderson * some of which are writable. 3273af25071cSRichard Henderson */ 3274af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3275af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3276af25071cSRichard Henderson 3277af25071cSRichard Henderson return tcg_constant_tl(val); 3278af25071cSRichard Henderson } 3279af25071cSRichard Henderson 3280af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3281af25071cSRichard Henderson 3282af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3283af25071cSRichard Henderson { 3284af25071cSRichard Henderson update_psr(dc); 3285af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3286af25071cSRichard Henderson return dst; 3287af25071cSRichard Henderson } 3288af25071cSRichard Henderson 3289af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3290af25071cSRichard Henderson 3291af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3292af25071cSRichard Henderson { 3293af25071cSRichard Henderson #ifdef TARGET_SPARC64 3294af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3295af25071cSRichard Henderson #else 3296af25071cSRichard Henderson qemu_build_not_reached(); 3297af25071cSRichard Henderson #endif 3298af25071cSRichard Henderson } 3299af25071cSRichard Henderson 3300af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3301af25071cSRichard Henderson 3302af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3303af25071cSRichard Henderson { 3304af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3305af25071cSRichard Henderson 3306af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3307af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3308af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3309af25071cSRichard Henderson } 3310af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3311af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3312af25071cSRichard Henderson return dst; 3313af25071cSRichard Henderson } 3314af25071cSRichard Henderson 3315af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3316af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3317af25071cSRichard Henderson 3318af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3319af25071cSRichard Henderson { 3320af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3321af25071cSRichard Henderson } 3322af25071cSRichard Henderson 3323af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3324af25071cSRichard Henderson 3325af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3326af25071cSRichard Henderson { 3327af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3328af25071cSRichard Henderson return dst; 3329af25071cSRichard Henderson } 3330af25071cSRichard Henderson 3331af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3332af25071cSRichard Henderson 3333af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3334af25071cSRichard Henderson { 3335af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3336af25071cSRichard Henderson return cpu_gsr; 3337af25071cSRichard Henderson } 3338af25071cSRichard Henderson 3339af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3340af25071cSRichard Henderson 3341af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3342af25071cSRichard Henderson { 3343af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3344af25071cSRichard Henderson return dst; 3345af25071cSRichard Henderson } 3346af25071cSRichard Henderson 3347af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3348af25071cSRichard Henderson 3349af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3350af25071cSRichard Henderson { 3351577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3352577efa45SRichard Henderson return dst; 3353af25071cSRichard Henderson } 3354af25071cSRichard Henderson 3355af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3356af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3357af25071cSRichard Henderson 3358af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3359af25071cSRichard Henderson { 3360af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3361af25071cSRichard Henderson 3362af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3363af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3364af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3365af25071cSRichard Henderson } 3366af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3367af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3368af25071cSRichard Henderson return dst; 3369af25071cSRichard Henderson } 3370af25071cSRichard Henderson 3371af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3372af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3373af25071cSRichard Henderson 3374af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3375af25071cSRichard Henderson { 3376577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3377577efa45SRichard Henderson return dst; 3378af25071cSRichard Henderson } 3379af25071cSRichard Henderson 3380af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3381af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3382af25071cSRichard Henderson 3383af25071cSRichard Henderson /* 3384af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3385af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3386af25071cSRichard Henderson * this ASR as impl. dep 3387af25071cSRichard Henderson */ 3388af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3389af25071cSRichard Henderson { 3390af25071cSRichard Henderson return tcg_constant_tl(1); 3391af25071cSRichard Henderson } 3392af25071cSRichard Henderson 3393af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3394af25071cSRichard Henderson 3395668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3396668bb9b7SRichard Henderson { 3397668bb9b7SRichard Henderson update_psr(dc); 3398668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3399668bb9b7SRichard Henderson return dst; 3400668bb9b7SRichard Henderson } 3401668bb9b7SRichard Henderson 3402668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3403668bb9b7SRichard Henderson 3404668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3405668bb9b7SRichard Henderson { 3406668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3407668bb9b7SRichard Henderson return dst; 3408668bb9b7SRichard Henderson } 3409668bb9b7SRichard Henderson 3410668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3411668bb9b7SRichard Henderson 3412668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3413668bb9b7SRichard Henderson { 3414668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3415668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3416668bb9b7SRichard Henderson 3417668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3418668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3419668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3420668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3421668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3422668bb9b7SRichard Henderson 3423668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3424668bb9b7SRichard Henderson return dst; 3425668bb9b7SRichard Henderson } 3426668bb9b7SRichard Henderson 3427668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3428668bb9b7SRichard Henderson 3429668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3430668bb9b7SRichard Henderson { 34312da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 34322da789deSRichard Henderson return dst; 3433668bb9b7SRichard Henderson } 3434668bb9b7SRichard Henderson 3435668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3436668bb9b7SRichard Henderson 3437668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3438668bb9b7SRichard Henderson { 34392da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 34402da789deSRichard Henderson return dst; 3441668bb9b7SRichard Henderson } 3442668bb9b7SRichard Henderson 3443668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3444668bb9b7SRichard Henderson 3445668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3446668bb9b7SRichard Henderson { 34472da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 34482da789deSRichard Henderson return dst; 3449668bb9b7SRichard Henderson } 3450668bb9b7SRichard Henderson 3451668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3452668bb9b7SRichard Henderson 3453668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3454668bb9b7SRichard Henderson { 3455577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3456577efa45SRichard Henderson return dst; 3457668bb9b7SRichard Henderson } 3458668bb9b7SRichard Henderson 3459668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3460668bb9b7SRichard Henderson do_rdhstick_cmpr) 3461668bb9b7SRichard Henderson 34625d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 34635d617bfbSRichard Henderson { 3464cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3465cd6269f7SRichard Henderson return dst; 34665d617bfbSRichard Henderson } 34675d617bfbSRichard Henderson 34685d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 34695d617bfbSRichard Henderson 34705d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 34715d617bfbSRichard Henderson { 34725d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34735d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34745d617bfbSRichard Henderson 34755d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34765d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 34775d617bfbSRichard Henderson return dst; 34785d617bfbSRichard Henderson #else 34795d617bfbSRichard Henderson qemu_build_not_reached(); 34805d617bfbSRichard Henderson #endif 34815d617bfbSRichard Henderson } 34825d617bfbSRichard Henderson 34835d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 34845d617bfbSRichard Henderson 34855d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 34865d617bfbSRichard Henderson { 34875d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34885d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34895d617bfbSRichard Henderson 34905d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34915d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 34925d617bfbSRichard Henderson return dst; 34935d617bfbSRichard Henderson #else 34945d617bfbSRichard Henderson qemu_build_not_reached(); 34955d617bfbSRichard Henderson #endif 34965d617bfbSRichard Henderson } 34975d617bfbSRichard Henderson 34985d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 34995d617bfbSRichard Henderson 35005d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 35015d617bfbSRichard Henderson { 35025d617bfbSRichard Henderson #ifdef TARGET_SPARC64 35035d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35045d617bfbSRichard Henderson 35055d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35065d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 35075d617bfbSRichard Henderson return dst; 35085d617bfbSRichard Henderson #else 35095d617bfbSRichard Henderson qemu_build_not_reached(); 35105d617bfbSRichard Henderson #endif 35115d617bfbSRichard Henderson } 35125d617bfbSRichard Henderson 35135d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 35145d617bfbSRichard Henderson 35155d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 35165d617bfbSRichard Henderson { 35175d617bfbSRichard Henderson #ifdef TARGET_SPARC64 35185d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35195d617bfbSRichard Henderson 35205d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35215d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 35225d617bfbSRichard Henderson return dst; 35235d617bfbSRichard Henderson #else 35245d617bfbSRichard Henderson qemu_build_not_reached(); 35255d617bfbSRichard Henderson #endif 35265d617bfbSRichard Henderson } 35275d617bfbSRichard Henderson 35285d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 35295d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 35305d617bfbSRichard Henderson 35315d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 35325d617bfbSRichard Henderson { 35335d617bfbSRichard Henderson return cpu_tbr; 35345d617bfbSRichard Henderson } 35355d617bfbSRichard Henderson 3536e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 35375d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 35385d617bfbSRichard Henderson 35395d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 35405d617bfbSRichard Henderson { 35415d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 35425d617bfbSRichard Henderson return dst; 35435d617bfbSRichard Henderson } 35445d617bfbSRichard Henderson 35455d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 35465d617bfbSRichard Henderson 35475d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 35485d617bfbSRichard Henderson { 35495d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 35505d617bfbSRichard Henderson return dst; 35515d617bfbSRichard Henderson } 35525d617bfbSRichard Henderson 35535d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 35545d617bfbSRichard Henderson 35555d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 35565d617bfbSRichard Henderson { 35575d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 35585d617bfbSRichard Henderson return dst; 35595d617bfbSRichard Henderson } 35605d617bfbSRichard Henderson 35615d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 35625d617bfbSRichard Henderson 35635d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 35645d617bfbSRichard Henderson { 35655d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 35665d617bfbSRichard Henderson return dst; 35675d617bfbSRichard Henderson } 35685d617bfbSRichard Henderson 35695d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 35705d617bfbSRichard Henderson 35715d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 35725d617bfbSRichard Henderson { 35735d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 35745d617bfbSRichard Henderson return dst; 35755d617bfbSRichard Henderson } 35765d617bfbSRichard Henderson 35775d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 35785d617bfbSRichard Henderson 35795d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 35805d617bfbSRichard Henderson { 35815d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 35825d617bfbSRichard Henderson return dst; 35835d617bfbSRichard Henderson } 35845d617bfbSRichard Henderson 35855d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 35865d617bfbSRichard Henderson do_rdcanrestore) 35875d617bfbSRichard Henderson 35885d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 35895d617bfbSRichard Henderson { 35905d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 35915d617bfbSRichard Henderson return dst; 35925d617bfbSRichard Henderson } 35935d617bfbSRichard Henderson 35945d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 35955d617bfbSRichard Henderson 35965d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 35975d617bfbSRichard Henderson { 35985d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 35995d617bfbSRichard Henderson return dst; 36005d617bfbSRichard Henderson } 36015d617bfbSRichard Henderson 36025d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 36035d617bfbSRichard Henderson 36045d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 36055d617bfbSRichard Henderson { 36065d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 36075d617bfbSRichard Henderson return dst; 36085d617bfbSRichard Henderson } 36095d617bfbSRichard Henderson 36105d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 36115d617bfbSRichard Henderson 36125d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 36135d617bfbSRichard Henderson { 36145d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 36155d617bfbSRichard Henderson return dst; 36165d617bfbSRichard Henderson } 36175d617bfbSRichard Henderson 36185d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 36195d617bfbSRichard Henderson 36205d617bfbSRichard Henderson /* UA2005 strand status */ 36215d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 36225d617bfbSRichard Henderson { 36232da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 36242da789deSRichard Henderson return dst; 36255d617bfbSRichard Henderson } 36265d617bfbSRichard Henderson 36275d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 36285d617bfbSRichard Henderson 36295d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 36305d617bfbSRichard Henderson { 36312da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 36322da789deSRichard Henderson return dst; 36335d617bfbSRichard Henderson } 36345d617bfbSRichard Henderson 36355d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 36365d617bfbSRichard Henderson 3637e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3638e8325dc0SRichard Henderson { 3639e8325dc0SRichard Henderson if (avail_64(dc)) { 3640e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3641e8325dc0SRichard Henderson return advance_pc(dc); 3642e8325dc0SRichard Henderson } 3643e8325dc0SRichard Henderson return false; 3644e8325dc0SRichard Henderson } 3645e8325dc0SRichard Henderson 36460faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 36470faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 36480faef01bSRichard Henderson { 36490faef01bSRichard Henderson TCGv src; 36500faef01bSRichard Henderson 36510faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 36520faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 36530faef01bSRichard Henderson return false; 36540faef01bSRichard Henderson } 36550faef01bSRichard Henderson if (!priv) { 36560faef01bSRichard Henderson return raise_priv(dc); 36570faef01bSRichard Henderson } 36580faef01bSRichard Henderson 36590faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 36600faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 36610faef01bSRichard Henderson } else { 36620faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 36630faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 36640faef01bSRichard Henderson src = src1; 36650faef01bSRichard Henderson } else { 36660faef01bSRichard Henderson src = tcg_temp_new(); 36670faef01bSRichard Henderson if (a->imm) { 36680faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 36690faef01bSRichard Henderson } else { 36700faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 36710faef01bSRichard Henderson } 36720faef01bSRichard Henderson } 36730faef01bSRichard Henderson } 36740faef01bSRichard Henderson func(dc, src); 36750faef01bSRichard Henderson return advance_pc(dc); 36760faef01bSRichard Henderson } 36770faef01bSRichard Henderson 36780faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 36790faef01bSRichard Henderson { 36800faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 36810faef01bSRichard Henderson } 36820faef01bSRichard Henderson 36830faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 36840faef01bSRichard Henderson 36850faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 36860faef01bSRichard Henderson { 36870faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 36880faef01bSRichard Henderson } 36890faef01bSRichard Henderson 36900faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 36910faef01bSRichard Henderson 36920faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 36930faef01bSRichard Henderson { 36940faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 36950faef01bSRichard Henderson 36960faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 36970faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 36980faef01bSRichard Henderson /* End TB to notice changed ASI. */ 36990faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37000faef01bSRichard Henderson } 37010faef01bSRichard Henderson 37020faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 37030faef01bSRichard Henderson 37040faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 37050faef01bSRichard Henderson { 37060faef01bSRichard Henderson #ifdef TARGET_SPARC64 37070faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 37080faef01bSRichard Henderson dc->fprs_dirty = 0; 37090faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37100faef01bSRichard Henderson #else 37110faef01bSRichard Henderson qemu_build_not_reached(); 37120faef01bSRichard Henderson #endif 37130faef01bSRichard Henderson } 37140faef01bSRichard Henderson 37150faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 37160faef01bSRichard Henderson 37170faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 37180faef01bSRichard Henderson { 37190faef01bSRichard Henderson gen_trap_ifnofpu(dc); 37200faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 37210faef01bSRichard Henderson } 37220faef01bSRichard Henderson 37230faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 37240faef01bSRichard Henderson 37250faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 37260faef01bSRichard Henderson { 37270faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 37280faef01bSRichard Henderson } 37290faef01bSRichard Henderson 37300faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 37310faef01bSRichard Henderson 37320faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 37330faef01bSRichard Henderson { 37340faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 37350faef01bSRichard Henderson } 37360faef01bSRichard Henderson 37370faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 37380faef01bSRichard Henderson 37390faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 37400faef01bSRichard Henderson { 37410faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 37420faef01bSRichard Henderson } 37430faef01bSRichard Henderson 37440faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 37450faef01bSRichard Henderson 37460faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 37470faef01bSRichard Henderson { 37480faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37490faef01bSRichard Henderson 3750577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3751577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 37520faef01bSRichard Henderson translator_io_start(&dc->base); 3753577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 37540faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37550faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37560faef01bSRichard Henderson } 37570faef01bSRichard Henderson 37580faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 37590faef01bSRichard Henderson 37600faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 37610faef01bSRichard Henderson { 37620faef01bSRichard Henderson #ifdef TARGET_SPARC64 37630faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37640faef01bSRichard Henderson 37650faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 37660faef01bSRichard Henderson translator_io_start(&dc->base); 37670faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 37680faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37690faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37700faef01bSRichard Henderson #else 37710faef01bSRichard Henderson qemu_build_not_reached(); 37720faef01bSRichard Henderson #endif 37730faef01bSRichard Henderson } 37740faef01bSRichard Henderson 37750faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 37760faef01bSRichard Henderson 37770faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 37780faef01bSRichard Henderson { 37790faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37800faef01bSRichard Henderson 3781577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3782577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 37830faef01bSRichard Henderson translator_io_start(&dc->base); 3784577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 37850faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37860faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37870faef01bSRichard Henderson } 37880faef01bSRichard Henderson 37890faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 37900faef01bSRichard Henderson 37910faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 37920faef01bSRichard Henderson { 37930faef01bSRichard Henderson save_state(dc); 37940faef01bSRichard Henderson gen_helper_power_down(tcg_env); 37950faef01bSRichard Henderson } 37960faef01bSRichard Henderson 37970faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 37980faef01bSRichard Henderson 379925524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 380025524734SRichard Henderson { 380125524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 380225524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 380325524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 380425524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 380525524734SRichard Henderson } 380625524734SRichard Henderson 380725524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 380825524734SRichard Henderson 38099422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 38109422278eSRichard Henderson { 38119422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3812cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3813cd6269f7SRichard Henderson 3814cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3815cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 38169422278eSRichard Henderson } 38179422278eSRichard Henderson 38189422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 38199422278eSRichard Henderson 38209422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 38219422278eSRichard Henderson { 38229422278eSRichard Henderson #ifdef TARGET_SPARC64 38239422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38249422278eSRichard Henderson 38259422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38269422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 38279422278eSRichard Henderson #else 38289422278eSRichard Henderson qemu_build_not_reached(); 38299422278eSRichard Henderson #endif 38309422278eSRichard Henderson } 38319422278eSRichard Henderson 38329422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 38339422278eSRichard Henderson 38349422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 38359422278eSRichard Henderson { 38369422278eSRichard Henderson #ifdef TARGET_SPARC64 38379422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38389422278eSRichard Henderson 38399422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38409422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 38419422278eSRichard Henderson #else 38429422278eSRichard Henderson qemu_build_not_reached(); 38439422278eSRichard Henderson #endif 38449422278eSRichard Henderson } 38459422278eSRichard Henderson 38469422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 38479422278eSRichard Henderson 38489422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 38499422278eSRichard Henderson { 38509422278eSRichard Henderson #ifdef TARGET_SPARC64 38519422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38529422278eSRichard Henderson 38539422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38549422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 38559422278eSRichard Henderson #else 38569422278eSRichard Henderson qemu_build_not_reached(); 38579422278eSRichard Henderson #endif 38589422278eSRichard Henderson } 38599422278eSRichard Henderson 38609422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 38619422278eSRichard Henderson 38629422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 38639422278eSRichard Henderson { 38649422278eSRichard Henderson #ifdef TARGET_SPARC64 38659422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38669422278eSRichard Henderson 38679422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38689422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 38699422278eSRichard Henderson #else 38709422278eSRichard Henderson qemu_build_not_reached(); 38719422278eSRichard Henderson #endif 38729422278eSRichard Henderson } 38739422278eSRichard Henderson 38749422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 38759422278eSRichard Henderson 38769422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 38779422278eSRichard Henderson { 38789422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 38799422278eSRichard Henderson 38809422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 38819422278eSRichard Henderson translator_io_start(&dc->base); 38829422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 38839422278eSRichard Henderson /* End TB to handle timer interrupt */ 38849422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38859422278eSRichard Henderson } 38869422278eSRichard Henderson 38879422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 38889422278eSRichard Henderson 38899422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 38909422278eSRichard Henderson { 38919422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 38929422278eSRichard Henderson } 38939422278eSRichard Henderson 38949422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 38959422278eSRichard Henderson 38969422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 38979422278eSRichard Henderson { 38989422278eSRichard Henderson save_state(dc); 38999422278eSRichard Henderson if (translator_io_start(&dc->base)) { 39009422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 39019422278eSRichard Henderson } 39029422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 39039422278eSRichard Henderson dc->npc = DYNAMIC_PC; 39049422278eSRichard Henderson } 39059422278eSRichard Henderson 39069422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 39079422278eSRichard Henderson 39089422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 39099422278eSRichard Henderson { 39109422278eSRichard Henderson save_state(dc); 39119422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 39129422278eSRichard Henderson dc->npc = DYNAMIC_PC; 39139422278eSRichard Henderson } 39149422278eSRichard Henderson 39159422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 39169422278eSRichard Henderson 39179422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 39189422278eSRichard Henderson { 39199422278eSRichard Henderson if (translator_io_start(&dc->base)) { 39209422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 39219422278eSRichard Henderson } 39229422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 39239422278eSRichard Henderson } 39249422278eSRichard Henderson 39259422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 39269422278eSRichard Henderson 39279422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 39289422278eSRichard Henderson { 39299422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 39309422278eSRichard Henderson } 39319422278eSRichard Henderson 39329422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 39339422278eSRichard Henderson 39349422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 39359422278eSRichard Henderson { 39369422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 39379422278eSRichard Henderson } 39389422278eSRichard Henderson 39399422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 39409422278eSRichard Henderson 39419422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 39429422278eSRichard Henderson { 39439422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 39449422278eSRichard Henderson } 39459422278eSRichard Henderson 39469422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 39479422278eSRichard Henderson 39489422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 39499422278eSRichard Henderson { 39509422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 39519422278eSRichard Henderson } 39529422278eSRichard Henderson 39539422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 39549422278eSRichard Henderson 39559422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 39569422278eSRichard Henderson { 39579422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 39589422278eSRichard Henderson } 39599422278eSRichard Henderson 39609422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 39619422278eSRichard Henderson 39629422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 39639422278eSRichard Henderson { 39649422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 39659422278eSRichard Henderson } 39669422278eSRichard Henderson 39679422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 39689422278eSRichard Henderson 39699422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 39709422278eSRichard Henderson { 39719422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 39729422278eSRichard Henderson } 39739422278eSRichard Henderson 39749422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 39759422278eSRichard Henderson 39769422278eSRichard Henderson /* UA2005 strand status */ 39779422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 39789422278eSRichard Henderson { 39792da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 39809422278eSRichard Henderson } 39819422278eSRichard Henderson 39829422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 39839422278eSRichard Henderson 3984bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3985bb97f2f5SRichard Henderson 3986bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3987bb97f2f5SRichard Henderson { 3988bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3989bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3990bb97f2f5SRichard Henderson } 3991bb97f2f5SRichard Henderson 3992bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3993bb97f2f5SRichard Henderson 3994bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3995bb97f2f5SRichard Henderson { 3996bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3997bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3998bb97f2f5SRichard Henderson 3999bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 4000bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 4001bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 4002bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 4003bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 4004bb97f2f5SRichard Henderson 4005bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 4006bb97f2f5SRichard Henderson } 4007bb97f2f5SRichard Henderson 4008bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 4009bb97f2f5SRichard Henderson 4010bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 4011bb97f2f5SRichard Henderson { 40122da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 4013bb97f2f5SRichard Henderson } 4014bb97f2f5SRichard Henderson 4015bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 4016bb97f2f5SRichard Henderson 4017bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 4018bb97f2f5SRichard Henderson { 40192da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 4020bb97f2f5SRichard Henderson } 4021bb97f2f5SRichard Henderson 4022bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 4023bb97f2f5SRichard Henderson 4024bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 4025bb97f2f5SRichard Henderson { 4026bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 4027bb97f2f5SRichard Henderson 4028577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 4029bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 4030bb97f2f5SRichard Henderson translator_io_start(&dc->base); 4031577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 4032bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 4033bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 4034bb97f2f5SRichard Henderson } 4035bb97f2f5SRichard Henderson 4036bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 4037bb97f2f5SRichard Henderson do_wrhstick_cmpr) 4038bb97f2f5SRichard Henderson 403925524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 404025524734SRichard Henderson { 404125524734SRichard Henderson if (!supervisor(dc)) { 404225524734SRichard Henderson return raise_priv(dc); 404325524734SRichard Henderson } 404425524734SRichard Henderson if (saved) { 404525524734SRichard Henderson gen_helper_saved(tcg_env); 404625524734SRichard Henderson } else { 404725524734SRichard Henderson gen_helper_restored(tcg_env); 404825524734SRichard Henderson } 404925524734SRichard Henderson return advance_pc(dc); 405025524734SRichard Henderson } 405125524734SRichard Henderson 405225524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 405325524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 405425524734SRichard Henderson 40550faef01bSRichard Henderson static bool trans_NOP_v7(DisasContext *dc, arg_NOP_v7 *a) 40560faef01bSRichard Henderson { 40570faef01bSRichard Henderson /* 40580faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 40590faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 40600faef01bSRichard Henderson */ 40610faef01bSRichard Henderson if (avail_32(dc)) { 40620faef01bSRichard Henderson return advance_pc(dc); 40630faef01bSRichard Henderson } 40640faef01bSRichard Henderson return false; 40650faef01bSRichard Henderson } 40660faef01bSRichard Henderson 4067428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4068428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4069428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4070428881deSRichard Henderson { 4071428881deSRichard Henderson TCGv dst, src1; 4072428881deSRichard Henderson 4073428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4074428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 4075428881deSRichard Henderson return false; 4076428881deSRichard Henderson } 4077428881deSRichard Henderson 4078428881deSRichard Henderson if (a->cc) { 4079428881deSRichard Henderson dst = cpu_cc_dst; 4080428881deSRichard Henderson } else { 4081428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4082428881deSRichard Henderson } 4083428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 4084428881deSRichard Henderson 4085428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4086428881deSRichard Henderson if (funci) { 4087428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 4088428881deSRichard Henderson } else { 4089428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 4090428881deSRichard Henderson } 4091428881deSRichard Henderson } else { 4092428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 4093428881deSRichard Henderson } 4094428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 4095428881deSRichard Henderson 4096428881deSRichard Henderson if (a->cc) { 4097428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 4098428881deSRichard Henderson dc->cc_op = cc_op; 4099428881deSRichard Henderson } 4100428881deSRichard Henderson return advance_pc(dc); 4101428881deSRichard Henderson } 4102428881deSRichard Henderson 4103428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4104428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4105428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 4106428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 4107428881deSRichard Henderson { 4108428881deSRichard Henderson if (a->cc) { 410922188d7dSRichard Henderson assert(cc_op >= 0); 4110428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 4111428881deSRichard Henderson } 4112428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 4113428881deSRichard Henderson } 4114428881deSRichard Henderson 4115428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 4116428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4117428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4118428881deSRichard Henderson { 4119428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 4120428881deSRichard Henderson } 4121428881deSRichard Henderson 4122428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 4123428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 4124428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 4125428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 4126428881deSRichard Henderson 4127428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 4128428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 4129428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 4130428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 4131428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 4132428881deSRichard Henderson 413322188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 4134b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 4135b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 413622188d7dSRichard Henderson 4137*4ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 4138*4ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 4139*4ee85ea9SRichard Henderson 4140428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 4141428881deSRichard Henderson { 4142428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 4143428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 4144428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4145428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 4146428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 4147428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4148428881deSRichard Henderson return false; 4149428881deSRichard Henderson } else { 4150428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 4151428881deSRichard Henderson } 4152428881deSRichard Henderson return advance_pc(dc); 4153428881deSRichard Henderson } 4154428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 4155428881deSRichard Henderson } 4156428881deSRichard Henderson 4157420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 4158420a187dSRichard Henderson { 4159420a187dSRichard Henderson switch (dc->cc_op) { 4160420a187dSRichard Henderson case CC_OP_DIV: 4161420a187dSRichard Henderson case CC_OP_LOGIC: 4162420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 4163420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 4164420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 4165420a187dSRichard Henderson case CC_OP_ADD: 4166420a187dSRichard Henderson case CC_OP_TADD: 4167420a187dSRichard Henderson case CC_OP_TADDTV: 4168420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4169420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 4170420a187dSRichard Henderson case CC_OP_SUB: 4171420a187dSRichard Henderson case CC_OP_TSUB: 4172420a187dSRichard Henderson case CC_OP_TSUBTV: 4173420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4174420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 4175420a187dSRichard Henderson default: 4176420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4177420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 4178420a187dSRichard Henderson } 4179420a187dSRichard Henderson } 4180420a187dSRichard Henderson 4181dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 4182dfebb950SRichard Henderson { 4183dfebb950SRichard Henderson switch (dc->cc_op) { 4184dfebb950SRichard Henderson case CC_OP_DIV: 4185dfebb950SRichard Henderson case CC_OP_LOGIC: 4186dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 4187dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 4188dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 4189dfebb950SRichard Henderson case CC_OP_ADD: 4190dfebb950SRichard Henderson case CC_OP_TADD: 4191dfebb950SRichard Henderson case CC_OP_TADDTV: 4192dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4193dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 4194dfebb950SRichard Henderson case CC_OP_SUB: 4195dfebb950SRichard Henderson case CC_OP_TSUB: 4196dfebb950SRichard Henderson case CC_OP_TSUBTV: 4197dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4198dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 4199dfebb950SRichard Henderson default: 4200dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4201dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 4202dfebb950SRichard Henderson } 4203dfebb950SRichard Henderson } 4204dfebb950SRichard Henderson 4205fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 4206fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4207fcf5ef2aSThomas Huth goto illegal_insn; 4208fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 4209fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4210fcf5ef2aSThomas Huth goto nfpu_insn; 4211fcf5ef2aSThomas Huth 4212fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 4213878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 4214fcf5ef2aSThomas Huth { 4215fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 4216fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 4217fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 4218fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 4219fcf5ef2aSThomas Huth target_long simm; 4220fcf5ef2aSThomas Huth 4221fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 4222fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 4223fcf5ef2aSThomas Huth 4224fcf5ef2aSThomas Huth switch (opc) { 42256d2a0768SRichard Henderson case 0: 42266d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 422723ada1b1SRichard Henderson case 1: 422823ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4229fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 4230fcf5ef2aSThomas Huth { 4231af25071cSRichard Henderson unsigned int xop __attribute__((unused)) = GET_FIELD(insn, 7, 12); 4232af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 4233af25071cSRichard Henderson TCGv cpu_tmp0 __attribute__((unused)); 4234fcf5ef2aSThomas Huth 4235af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 4236fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4237fcf5ef2aSThomas Huth goto jmp_insn; 4238fcf5ef2aSThomas Huth } 4239fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4240fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4241fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4242fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4243fcf5ef2aSThomas Huth 4244fcf5ef2aSThomas Huth switch (xop) { 4245fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 4246fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 4247fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4248fcf5ef2aSThomas Huth break; 4249fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 4250fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 4251fcf5ef2aSThomas Huth break; 4252fcf5ef2aSThomas Huth case 0x9: /* fabss */ 4253fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 4254fcf5ef2aSThomas Huth break; 4255fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 4256fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 4257fcf5ef2aSThomas Huth break; 4258fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 4259fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 4260fcf5ef2aSThomas Huth break; 4261fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 4262fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4263fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 4264fcf5ef2aSThomas Huth break; 4265fcf5ef2aSThomas Huth case 0x41: /* fadds */ 4266fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 4267fcf5ef2aSThomas Huth break; 4268fcf5ef2aSThomas Huth case 0x42: /* faddd */ 4269fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 4270fcf5ef2aSThomas Huth break; 4271fcf5ef2aSThomas Huth case 0x43: /* faddq */ 4272fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4273fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 4274fcf5ef2aSThomas Huth break; 4275fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 4276fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 4277fcf5ef2aSThomas Huth break; 4278fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 4279fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 4280fcf5ef2aSThomas Huth break; 4281fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 4282fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4283fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 4284fcf5ef2aSThomas Huth break; 4285fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 4286fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 4287fcf5ef2aSThomas Huth break; 4288fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 4289fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 4290fcf5ef2aSThomas Huth break; 4291fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 4292fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4293fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 4294fcf5ef2aSThomas Huth break; 4295fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 4296fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 4297fcf5ef2aSThomas Huth break; 4298fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 4299fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 4300fcf5ef2aSThomas Huth break; 4301fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 4302fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4303fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 4304fcf5ef2aSThomas Huth break; 4305fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 4306fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 4307fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 4308fcf5ef2aSThomas Huth break; 4309fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 4310fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4311fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 4312fcf5ef2aSThomas Huth break; 4313fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 4314fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 4315fcf5ef2aSThomas Huth break; 4316fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 4317fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 4318fcf5ef2aSThomas Huth break; 4319fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 4320fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4321fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 4322fcf5ef2aSThomas Huth break; 4323fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 4324fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 4325fcf5ef2aSThomas Huth break; 4326fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 4327fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 4328fcf5ef2aSThomas Huth break; 4329fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 4330fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4331fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 4332fcf5ef2aSThomas Huth break; 4333fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 4334fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4335fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 4336fcf5ef2aSThomas Huth break; 4337fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 4338fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4339fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 4340fcf5ef2aSThomas Huth break; 4341fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 4342fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4343fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 4344fcf5ef2aSThomas Huth break; 4345fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 4346fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 4347fcf5ef2aSThomas Huth break; 4348fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 4349fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 4350fcf5ef2aSThomas Huth break; 4351fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 4352fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4353fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 4354fcf5ef2aSThomas Huth break; 4355fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4356fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 4357fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4358fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4359fcf5ef2aSThomas Huth break; 4360fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 4361fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4362fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 4363fcf5ef2aSThomas Huth break; 4364fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 4365fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 4366fcf5ef2aSThomas Huth break; 4367fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 4368fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4369fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 4370fcf5ef2aSThomas Huth break; 4371fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 4372fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 4373fcf5ef2aSThomas Huth break; 4374fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 4375fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4376fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 4377fcf5ef2aSThomas Huth break; 4378fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 4379fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 4380fcf5ef2aSThomas Huth break; 4381fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 4382fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 4383fcf5ef2aSThomas Huth break; 4384fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 4385fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4386fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 4387fcf5ef2aSThomas Huth break; 4388fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 4389fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 4390fcf5ef2aSThomas Huth break; 4391fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 4392fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 4393fcf5ef2aSThomas Huth break; 4394fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 4395fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4396fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 4397fcf5ef2aSThomas Huth break; 4398fcf5ef2aSThomas Huth #endif 4399fcf5ef2aSThomas Huth default: 4400fcf5ef2aSThomas Huth goto illegal_insn; 4401fcf5ef2aSThomas Huth } 4402fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 4403fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4404fcf5ef2aSThomas Huth int cond; 4405fcf5ef2aSThomas Huth #endif 4406fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4407fcf5ef2aSThomas Huth goto jmp_insn; 4408fcf5ef2aSThomas Huth } 4409fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4410fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4411fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4412fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4413fcf5ef2aSThomas Huth 4414fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4415fcf5ef2aSThomas Huth #define FMOVR(sz) \ 4416fcf5ef2aSThomas Huth do { \ 4417fcf5ef2aSThomas Huth DisasCompare cmp; \ 4418fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 4419fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 4420fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 4421fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4422fcf5ef2aSThomas Huth } while (0) 4423fcf5ef2aSThomas Huth 4424fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 4425fcf5ef2aSThomas Huth FMOVR(s); 4426fcf5ef2aSThomas Huth break; 4427fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 4428fcf5ef2aSThomas Huth FMOVR(d); 4429fcf5ef2aSThomas Huth break; 4430fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 4431fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4432fcf5ef2aSThomas Huth FMOVR(q); 4433fcf5ef2aSThomas Huth break; 4434fcf5ef2aSThomas Huth } 4435fcf5ef2aSThomas Huth #undef FMOVR 4436fcf5ef2aSThomas Huth #endif 4437fcf5ef2aSThomas Huth switch (xop) { 4438fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4439fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 4440fcf5ef2aSThomas Huth do { \ 4441fcf5ef2aSThomas Huth DisasCompare cmp; \ 4442fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4443fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 4444fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4445fcf5ef2aSThomas Huth } while (0) 4446fcf5ef2aSThomas Huth 4447fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 4448fcf5ef2aSThomas Huth FMOVCC(0, s); 4449fcf5ef2aSThomas Huth break; 4450fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 4451fcf5ef2aSThomas Huth FMOVCC(0, d); 4452fcf5ef2aSThomas Huth break; 4453fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 4454fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4455fcf5ef2aSThomas Huth FMOVCC(0, q); 4456fcf5ef2aSThomas Huth break; 4457fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 4458fcf5ef2aSThomas Huth FMOVCC(1, s); 4459fcf5ef2aSThomas Huth break; 4460fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 4461fcf5ef2aSThomas Huth FMOVCC(1, d); 4462fcf5ef2aSThomas Huth break; 4463fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 4464fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4465fcf5ef2aSThomas Huth FMOVCC(1, q); 4466fcf5ef2aSThomas Huth break; 4467fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 4468fcf5ef2aSThomas Huth FMOVCC(2, s); 4469fcf5ef2aSThomas Huth break; 4470fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 4471fcf5ef2aSThomas Huth FMOVCC(2, d); 4472fcf5ef2aSThomas Huth break; 4473fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 4474fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4475fcf5ef2aSThomas Huth FMOVCC(2, q); 4476fcf5ef2aSThomas Huth break; 4477fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 4478fcf5ef2aSThomas Huth FMOVCC(3, s); 4479fcf5ef2aSThomas Huth break; 4480fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 4481fcf5ef2aSThomas Huth FMOVCC(3, d); 4482fcf5ef2aSThomas Huth break; 4483fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 4484fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4485fcf5ef2aSThomas Huth FMOVCC(3, q); 4486fcf5ef2aSThomas Huth break; 4487fcf5ef2aSThomas Huth #undef FMOVCC 4488fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 4489fcf5ef2aSThomas Huth do { \ 4490fcf5ef2aSThomas Huth DisasCompare cmp; \ 4491fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4492fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 4493fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4494fcf5ef2aSThomas Huth } while (0) 4495fcf5ef2aSThomas Huth 4496fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 4497fcf5ef2aSThomas Huth FMOVCC(0, s); 4498fcf5ef2aSThomas Huth break; 4499fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 4500fcf5ef2aSThomas Huth FMOVCC(0, d); 4501fcf5ef2aSThomas Huth break; 4502fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 4503fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4504fcf5ef2aSThomas Huth FMOVCC(0, q); 4505fcf5ef2aSThomas Huth break; 4506fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 4507fcf5ef2aSThomas Huth FMOVCC(1, s); 4508fcf5ef2aSThomas Huth break; 4509fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 4510fcf5ef2aSThomas Huth FMOVCC(1, d); 4511fcf5ef2aSThomas Huth break; 4512fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 4513fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4514fcf5ef2aSThomas Huth FMOVCC(1, q); 4515fcf5ef2aSThomas Huth break; 4516fcf5ef2aSThomas Huth #undef FMOVCC 4517fcf5ef2aSThomas Huth #endif 4518fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 4519fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4520fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 4521fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 4522fcf5ef2aSThomas Huth break; 4523fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 4524fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4525fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4526fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 4527fcf5ef2aSThomas Huth break; 4528fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 4529fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4530fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 4531fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 4532fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 4533fcf5ef2aSThomas Huth break; 4534fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 4535fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4536fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 4537fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 4538fcf5ef2aSThomas Huth break; 4539fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 4540fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4541fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4542fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 4543fcf5ef2aSThomas Huth break; 4544fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 4545fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4546fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 4547fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 4548fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 4549fcf5ef2aSThomas Huth break; 4550fcf5ef2aSThomas Huth default: 4551fcf5ef2aSThomas Huth goto illegal_insn; 4552fcf5ef2aSThomas Huth } 4553fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4554fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 4555fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4556fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4557fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4558fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4559fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 4560fcf5ef2aSThomas Huth } else { 4561fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 4562fcf5ef2aSThomas Huth } 4563fcf5ef2aSThomas Huth } else { /* register */ 4564fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4565fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 456652123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4567fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4568fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4569fcf5ef2aSThomas Huth } else { 4570fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4571fcf5ef2aSThomas Huth } 4572fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 4573fcf5ef2aSThomas Huth } 4574fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4575fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 4576fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4577fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4578fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4579fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4580fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 4581fcf5ef2aSThomas Huth } else { 4582fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4583fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 4584fcf5ef2aSThomas Huth } 4585fcf5ef2aSThomas Huth } else { /* register */ 4586fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4587fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 458852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4589fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4590fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4591fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 4592fcf5ef2aSThomas Huth } else { 4593fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4594fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4595fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 4596fcf5ef2aSThomas Huth } 4597fcf5ef2aSThomas Huth } 4598fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4599fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 4600fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4601fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4602fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4603fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4604fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 4605fcf5ef2aSThomas Huth } else { 4606fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4607fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 4608fcf5ef2aSThomas Huth } 4609fcf5ef2aSThomas Huth } else { /* register */ 4610fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4611fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 461252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4613fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4614fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4615fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 4616fcf5ef2aSThomas Huth } else { 4617fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4618fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4619fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 4620fcf5ef2aSThomas Huth } 4621fcf5ef2aSThomas Huth } 4622fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4623fcf5ef2aSThomas Huth #endif 4624fcf5ef2aSThomas Huth } else if (xop < 0x36) { 4625fcf5ef2aSThomas Huth if (xop < 0x20) { 4626fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4627fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4628fcf5ef2aSThomas Huth switch (xop & ~0x10) { 4629fcf5ef2aSThomas Huth case 0xe: /* udiv */ 4630fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4631fcf5ef2aSThomas Huth if (xop & 0x10) { 4632ad75a51eSRichard Henderson gen_helper_udiv_cc(cpu_dst, tcg_env, cpu_src1, 4633fcf5ef2aSThomas Huth cpu_src2); 4634fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4635fcf5ef2aSThomas Huth } else { 4636ad75a51eSRichard Henderson gen_helper_udiv(cpu_dst, tcg_env, cpu_src1, 4637fcf5ef2aSThomas Huth cpu_src2); 4638fcf5ef2aSThomas Huth } 4639fcf5ef2aSThomas Huth break; 4640fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4641fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4642fcf5ef2aSThomas Huth if (xop & 0x10) { 4643ad75a51eSRichard Henderson gen_helper_sdiv_cc(cpu_dst, tcg_env, cpu_src1, 4644fcf5ef2aSThomas Huth cpu_src2); 4645fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4646fcf5ef2aSThomas Huth } else { 4647ad75a51eSRichard Henderson gen_helper_sdiv(cpu_dst, tcg_env, cpu_src1, 4648fcf5ef2aSThomas Huth cpu_src2); 4649fcf5ef2aSThomas Huth } 4650fcf5ef2aSThomas Huth break; 4651fcf5ef2aSThomas Huth default: 4652fcf5ef2aSThomas Huth goto illegal_insn; 4653fcf5ef2aSThomas Huth } 4654fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4655fcf5ef2aSThomas Huth } else { 4656fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4657fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4658fcf5ef2aSThomas Huth switch (xop) { 4659fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4660fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4661fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4662fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4663fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4664fcf5ef2aSThomas Huth break; 4665fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4666fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4667fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4668fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4669fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4670fcf5ef2aSThomas Huth break; 4671fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4672ad75a51eSRichard Henderson gen_helper_taddcctv(cpu_dst, tcg_env, 4673fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4674fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4675fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4676fcf5ef2aSThomas Huth break; 4677fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4678ad75a51eSRichard Henderson gen_helper_tsubcctv(cpu_dst, tcg_env, 4679fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4680fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4681fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4682fcf5ef2aSThomas Huth break; 4683fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4684fcf5ef2aSThomas Huth update_psr(dc); 4685fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4686fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4687fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4688fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4689fcf5ef2aSThomas Huth break; 4690fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4691fcf5ef2aSThomas Huth case 0x25: /* sll */ 4692fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4693fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4694fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4695fcf5ef2aSThomas Huth } else { /* register */ 469652123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4697fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4698fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4699fcf5ef2aSThomas Huth } 4700fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4701fcf5ef2aSThomas Huth break; 4702fcf5ef2aSThomas Huth case 0x26: /* srl */ 4703fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4704fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4705fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4706fcf5ef2aSThomas Huth } else { /* register */ 470752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4708fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4709fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4710fcf5ef2aSThomas Huth } 4711fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4712fcf5ef2aSThomas Huth break; 4713fcf5ef2aSThomas Huth case 0x27: /* sra */ 4714fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4715fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4716fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4717fcf5ef2aSThomas Huth } else { /* register */ 471852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4719fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4720fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4721fcf5ef2aSThomas Huth } 4722fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4723fcf5ef2aSThomas Huth break; 4724fcf5ef2aSThomas Huth #endif 4725fcf5ef2aSThomas Huth case 0x30: 47260faef01bSRichard Henderson goto illegal_insn; /* WRASR in decodetree */ 47279422278eSRichard Henderson case 0x32: 47289422278eSRichard Henderson goto illegal_insn; /* WRPR in decodetree */ 4729fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4730bb97f2f5SRichard Henderson goto illegal_insn; /* WRTBR, WRHPR in decodetree */ 4731fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4732fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4733fcf5ef2aSThomas Huth { 4734fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4735fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4736fcf5ef2aSThomas Huth DisasCompare cmp; 4737fcf5ef2aSThomas Huth TCGv dst; 4738fcf5ef2aSThomas Huth 4739fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4740fcf5ef2aSThomas Huth if (cc == 0) { 4741fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4742fcf5ef2aSThomas Huth } else if (cc == 2) { 4743fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4744fcf5ef2aSThomas Huth } else { 4745fcf5ef2aSThomas Huth goto illegal_insn; 4746fcf5ef2aSThomas Huth } 4747fcf5ef2aSThomas Huth } else { 4748fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4749fcf5ef2aSThomas Huth } 4750fcf5ef2aSThomas Huth 4751fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4752fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4753fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4754fcf5ef2aSThomas Huth if (IS_IMM) { 4755fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4756fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4757fcf5ef2aSThomas Huth } 4758fcf5ef2aSThomas Huth 4759fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4760fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4761fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4762fcf5ef2aSThomas Huth cpu_src2, dst); 4763fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4764fcf5ef2aSThomas Huth break; 4765fcf5ef2aSThomas Huth } 4766fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 476708da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4768fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4769fcf5ef2aSThomas Huth break; 4770fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4771fcf5ef2aSThomas Huth { 4772fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4773fcf5ef2aSThomas Huth DisasCompare cmp; 4774fcf5ef2aSThomas Huth TCGv dst; 4775fcf5ef2aSThomas Huth 4776fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4777fcf5ef2aSThomas Huth 4778fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4779fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4780fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4781fcf5ef2aSThomas Huth if (IS_IMM) { 4782fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4783fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4784fcf5ef2aSThomas Huth } 4785fcf5ef2aSThomas Huth 4786fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4787fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4788fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4789fcf5ef2aSThomas Huth cpu_src2, dst); 4790fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4791fcf5ef2aSThomas Huth break; 4792fcf5ef2aSThomas Huth } 4793fcf5ef2aSThomas Huth #endif 4794fcf5ef2aSThomas Huth default: 4795fcf5ef2aSThomas Huth goto illegal_insn; 4796fcf5ef2aSThomas Huth } 4797fcf5ef2aSThomas Huth } 4798fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4799fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4800fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4801fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4802fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4803fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4804fcf5ef2aSThomas Huth goto jmp_insn; 4805fcf5ef2aSThomas Huth } 4806fcf5ef2aSThomas Huth 4807fcf5ef2aSThomas Huth switch (opf) { 4808fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4809fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4810fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4811fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4812fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4813fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4814fcf5ef2aSThomas Huth break; 4815fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4816fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4817fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4818fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4819fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4820fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4821fcf5ef2aSThomas Huth break; 4822fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4823fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4824fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4825fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4826fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4827fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4828fcf5ef2aSThomas Huth break; 4829fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4830fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4831fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4832fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4833fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4834fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4835fcf5ef2aSThomas Huth break; 4836fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4837fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4838fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4839fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4840fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4841fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4842fcf5ef2aSThomas Huth break; 4843fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4844fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4845fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4846fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4847fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4848fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4849fcf5ef2aSThomas Huth break; 4850fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4851fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4852fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4853fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4854fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4855fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4856fcf5ef2aSThomas Huth break; 4857fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4858fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4859fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4860fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4861fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4862fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4863fcf5ef2aSThomas Huth break; 4864fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4865fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4866fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4867fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4868fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4869fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4870fcf5ef2aSThomas Huth break; 4871fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4872fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4873fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4874fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4875fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4876fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4877fcf5ef2aSThomas Huth break; 4878fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4879fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4880fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4881fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4882fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4883fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4884fcf5ef2aSThomas Huth break; 4885fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4886fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4887fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4888fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4889fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4890fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4891fcf5ef2aSThomas Huth break; 4892fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4893fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4894fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4895fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4896fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4897fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4898fcf5ef2aSThomas Huth break; 4899fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4900fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4901fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4902fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4903fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4904fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4905fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4906fcf5ef2aSThomas Huth break; 4907fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4908fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4909fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4910fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4911fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4912fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4913fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4914fcf5ef2aSThomas Huth break; 4915fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4916fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4917fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4918fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4919fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4920fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4921fcf5ef2aSThomas Huth break; 4922fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4923fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4924fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4925fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4926fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4927fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4928fcf5ef2aSThomas Huth break; 4929fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4930fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4931fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4932fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4933fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4934fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4935fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4936fcf5ef2aSThomas Huth break; 4937fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4938fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4939fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4940fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4941fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4942fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4943fcf5ef2aSThomas Huth break; 4944fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4945fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4946fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4947fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4948fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4949fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4950fcf5ef2aSThomas Huth break; 4951fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4952fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4953fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4954fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4955fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4956fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4957fcf5ef2aSThomas Huth break; 4958fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4959fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4960fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4961fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4962fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4963fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4964fcf5ef2aSThomas Huth break; 4965fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4966fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4967fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4968fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4969fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4970fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4971fcf5ef2aSThomas Huth break; 4972fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4973fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4974fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4975fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4976fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4977fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4978fcf5ef2aSThomas Huth break; 4979fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4980fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4981fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4982fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4983fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4984fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4985fcf5ef2aSThomas Huth break; 4986fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4987fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4988fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4989fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4990fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4991fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4992fcf5ef2aSThomas Huth break; 4993fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4994fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4995fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4996fcf5ef2aSThomas Huth break; 4997fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4998fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4999fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 5000fcf5ef2aSThomas Huth break; 5001fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 5002fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5003fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 5004fcf5ef2aSThomas Huth break; 5005fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 5006fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5007fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 5008fcf5ef2aSThomas Huth break; 5009fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 5010fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5011fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 5012fcf5ef2aSThomas Huth break; 5013fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 5014fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5015fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 5016fcf5ef2aSThomas Huth break; 5017fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 5018fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5019fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 5020fcf5ef2aSThomas Huth break; 5021fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 5022fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5023fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 5024fcf5ef2aSThomas Huth break; 5025fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5026fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5027fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5028fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5029fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5030fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5031fcf5ef2aSThomas Huth break; 5032fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5033fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5034fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5035fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5036fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5037fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5038fcf5ef2aSThomas Huth break; 5039fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 5040fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5041fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 5042fcf5ef2aSThomas Huth break; 5043fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 5044fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5045fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 5046fcf5ef2aSThomas Huth break; 5047fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 5048fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5049fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 5050fcf5ef2aSThomas Huth break; 5051fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 5052fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5053fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 5054fcf5ef2aSThomas Huth break; 5055fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 5056fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5057fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 5058fcf5ef2aSThomas Huth break; 5059fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 5060fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5061fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 5062fcf5ef2aSThomas Huth break; 5063fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 5064fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5065fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 5066fcf5ef2aSThomas Huth break; 5067fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 5068fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5069fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 5070fcf5ef2aSThomas Huth break; 5071fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 5072fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5073fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 5074fcf5ef2aSThomas Huth break; 5075fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 5076fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5077fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 5078fcf5ef2aSThomas Huth break; 5079fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 5080fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5081fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 5082fcf5ef2aSThomas Huth break; 5083fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 5084fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5085fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 5086fcf5ef2aSThomas Huth break; 5087fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 5088fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5089fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 5090fcf5ef2aSThomas Huth break; 5091fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5092fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5093fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5094fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5095fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5096fcf5ef2aSThomas Huth break; 5097fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5098fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5099fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5100fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5101fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5102fcf5ef2aSThomas Huth break; 5103fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 5104fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5105fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 5106fcf5ef2aSThomas Huth break; 5107fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5108fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5109fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5110fcf5ef2aSThomas Huth break; 5111fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5112fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5113fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5114fcf5ef2aSThomas Huth break; 5115fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5116fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5117fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5118fcf5ef2aSThomas Huth break; 5119fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5120fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5121fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5122fcf5ef2aSThomas Huth break; 5123fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 5124fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5125fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 5126fcf5ef2aSThomas Huth break; 5127fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5128fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5129fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5130fcf5ef2aSThomas Huth break; 5131fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5132fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5133fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5134fcf5ef2aSThomas Huth break; 5135fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5136fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5137fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5138fcf5ef2aSThomas Huth break; 5139fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 5140fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5141fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 5142fcf5ef2aSThomas Huth break; 5143fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5144fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5145fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5146fcf5ef2aSThomas Huth break; 5147fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5148fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5149fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5150fcf5ef2aSThomas Huth break; 5151fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5152fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5153fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5154fcf5ef2aSThomas Huth break; 5155fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5156fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5157fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5158fcf5ef2aSThomas Huth break; 5159fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5160fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5161fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5162fcf5ef2aSThomas Huth break; 5163fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5164fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5165fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5166fcf5ef2aSThomas Huth break; 5167fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5168fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5169fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5170fcf5ef2aSThomas Huth break; 5171fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5172fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5173fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5174fcf5ef2aSThomas Huth break; 5175fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5176fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5177fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5178fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5179fcf5ef2aSThomas Huth break; 5180fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5181fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5182fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5183fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5184fcf5ef2aSThomas Huth break; 5185fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5186fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5187fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5188fcf5ef2aSThomas Huth break; 5189fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5190fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5191fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5192fcf5ef2aSThomas Huth break; 5193fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5194fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5195fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5196fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5197fcf5ef2aSThomas Huth break; 5198fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5199fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5200fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5201fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5202fcf5ef2aSThomas Huth break; 5203fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5204fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5205fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5206fcf5ef2aSThomas Huth break; 5207fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5208fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5209fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5210fcf5ef2aSThomas Huth break; 5211fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5212fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5213fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5214fcf5ef2aSThomas Huth break; 5215fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5216fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5217fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5218fcf5ef2aSThomas Huth break; 5219fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5220fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5221fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5222fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5223fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5224fcf5ef2aSThomas Huth break; 5225fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5226fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5227fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5228fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5229fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5230fcf5ef2aSThomas Huth break; 5231fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5232fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5233fcf5ef2aSThomas Huth // XXX 5234fcf5ef2aSThomas Huth goto illegal_insn; 5235fcf5ef2aSThomas Huth default: 5236fcf5ef2aSThomas Huth goto illegal_insn; 5237fcf5ef2aSThomas Huth } 5238fcf5ef2aSThomas Huth #else 5239fcf5ef2aSThomas Huth goto ncp_insn; 5240fcf5ef2aSThomas Huth #endif 5241fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 5242fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5243fcf5ef2aSThomas Huth goto illegal_insn; 5244fcf5ef2aSThomas Huth #else 5245fcf5ef2aSThomas Huth goto ncp_insn; 5246fcf5ef2aSThomas Huth #endif 5247fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5248fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5249fcf5ef2aSThomas Huth save_state(dc); 5250fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 525152123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5252fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5253fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5254fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5255fcf5ef2aSThomas Huth } else { /* register */ 5256fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5257fcf5ef2aSThomas Huth if (rs2) { 5258fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5259fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5260fcf5ef2aSThomas Huth } else { 5261fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5262fcf5ef2aSThomas Huth } 5263fcf5ef2aSThomas Huth } 5264186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5265ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5266fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5267fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5268553338dcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5269fcf5ef2aSThomas Huth goto jmp_insn; 5270fcf5ef2aSThomas Huth #endif 5271fcf5ef2aSThomas Huth } else { 5272fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 527352123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5274fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5275fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5276fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5277fcf5ef2aSThomas Huth } else { /* register */ 5278fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5279fcf5ef2aSThomas Huth if (rs2) { 5280fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5281fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5282fcf5ef2aSThomas Huth } else { 5283fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5284fcf5ef2aSThomas Huth } 5285fcf5ef2aSThomas Huth } 5286fcf5ef2aSThomas Huth switch (xop) { 5287fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5288fcf5ef2aSThomas Huth { 5289186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5290186e7890SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(dc->pc)); 5291fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5292fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5293fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5294831543fcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5295fcf5ef2aSThomas Huth } 5296fcf5ef2aSThomas Huth goto jmp_insn; 5297fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5298fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5299fcf5ef2aSThomas Huth { 5300fcf5ef2aSThomas Huth if (!supervisor(dc)) 5301fcf5ef2aSThomas Huth goto priv_insn; 5302186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5303fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5304fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5305fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5306ad75a51eSRichard Henderson gen_helper_rett(tcg_env); 5307fcf5ef2aSThomas Huth } 5308fcf5ef2aSThomas Huth goto jmp_insn; 5309fcf5ef2aSThomas Huth #endif 5310fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5311fcf5ef2aSThomas Huth /* nop */ 5312fcf5ef2aSThomas Huth break; 5313fcf5ef2aSThomas Huth case 0x3c: /* save */ 5314ad75a51eSRichard Henderson gen_helper_save(tcg_env); 5315fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5316fcf5ef2aSThomas Huth break; 5317fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5318ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5319fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5320fcf5ef2aSThomas Huth break; 5321fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5322fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5323fcf5ef2aSThomas Huth { 5324fcf5ef2aSThomas Huth switch (rd) { 5325fcf5ef2aSThomas Huth case 0: 5326fcf5ef2aSThomas Huth if (!supervisor(dc)) 5327fcf5ef2aSThomas Huth goto priv_insn; 5328fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5329fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5330dfd1b812SRichard Henderson translator_io_start(&dc->base); 5331ad75a51eSRichard Henderson gen_helper_done(tcg_env); 5332fcf5ef2aSThomas Huth goto jmp_insn; 5333fcf5ef2aSThomas Huth case 1: 5334fcf5ef2aSThomas Huth if (!supervisor(dc)) 5335fcf5ef2aSThomas Huth goto priv_insn; 5336fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5337fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5338dfd1b812SRichard Henderson translator_io_start(&dc->base); 5339ad75a51eSRichard Henderson gen_helper_retry(tcg_env); 5340fcf5ef2aSThomas Huth goto jmp_insn; 5341fcf5ef2aSThomas Huth default: 5342fcf5ef2aSThomas Huth goto illegal_insn; 5343fcf5ef2aSThomas Huth } 5344fcf5ef2aSThomas Huth } 5345fcf5ef2aSThomas Huth break; 5346fcf5ef2aSThomas Huth #endif 5347fcf5ef2aSThomas Huth default: 5348fcf5ef2aSThomas Huth goto illegal_insn; 5349fcf5ef2aSThomas Huth } 5350fcf5ef2aSThomas Huth } 5351fcf5ef2aSThomas Huth break; 5352fcf5ef2aSThomas Huth } 5353fcf5ef2aSThomas Huth break; 5354fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5355fcf5ef2aSThomas Huth { 5356fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5357fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5358fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 535952123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5360fcf5ef2aSThomas Huth 5361fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5362fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5363fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5364fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5365fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5366fcf5ef2aSThomas Huth if (simm != 0) { 5367fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5368fcf5ef2aSThomas Huth } 5369fcf5ef2aSThomas Huth } else { /* register */ 5370fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5371fcf5ef2aSThomas Huth if (rs2 != 0) { 5372fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5373fcf5ef2aSThomas Huth } 5374fcf5ef2aSThomas Huth } 5375fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5376fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5377fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5378fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5379fcf5ef2aSThomas Huth 5380fcf5ef2aSThomas Huth switch (xop) { 5381fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5382fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 538308149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5384316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5385fcf5ef2aSThomas Huth break; 5386fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5387fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 538808149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 538908149118SRichard Henderson dc->mem_idx, MO_UB); 5390fcf5ef2aSThomas Huth break; 5391fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5392fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 539308149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5394316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5395fcf5ef2aSThomas Huth break; 5396fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5397fcf5ef2aSThomas Huth if (rd & 1) 5398fcf5ef2aSThomas Huth goto illegal_insn; 5399fcf5ef2aSThomas Huth else { 5400fcf5ef2aSThomas Huth TCGv_i64 t64; 5401fcf5ef2aSThomas Huth 5402fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5403fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 540408149118SRichard Henderson tcg_gen_qemu_ld_i64(t64, cpu_addr, 5405316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5406fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5407fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5408fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5409fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5410fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5411fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5412fcf5ef2aSThomas Huth } 5413fcf5ef2aSThomas Huth break; 5414fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5415fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 541608149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB); 5417fcf5ef2aSThomas Huth break; 5418fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5419fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 542008149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5421316b6783SRichard Henderson dc->mem_idx, MO_TESW | MO_ALIGN); 5422fcf5ef2aSThomas Huth break; 5423fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5424fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5425fcf5ef2aSThomas Huth break; 5426fcf5ef2aSThomas Huth case 0x0f: 5427fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5428fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5429fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5430fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5431fcf5ef2aSThomas Huth break; 5432fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5433fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5434fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5435fcf5ef2aSThomas Huth break; 5436fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5437fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5438fcf5ef2aSThomas Huth break; 5439fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5440fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5441fcf5ef2aSThomas Huth break; 5442fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5443fcf5ef2aSThomas Huth if (rd & 1) { 5444fcf5ef2aSThomas Huth goto illegal_insn; 5445fcf5ef2aSThomas Huth } 5446fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5447fcf5ef2aSThomas Huth goto skip_move; 5448fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5449fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5450fcf5ef2aSThomas Huth break; 5451fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5452fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5453fcf5ef2aSThomas Huth break; 5454fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5455fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5456fcf5ef2aSThomas Huth break; 5457fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5458fcf5ef2aSThomas Huth atomically */ 5459fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5460fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5461fcf5ef2aSThomas Huth break; 5462fcf5ef2aSThomas Huth 5463fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5464fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5465fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5466fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5467fcf5ef2aSThomas Huth goto ncp_insn; 5468fcf5ef2aSThomas Huth #endif 5469fcf5ef2aSThomas Huth #endif 5470fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5471fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5472fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 547308149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5474316b6783SRichard Henderson dc->mem_idx, MO_TESL | MO_ALIGN); 5475fcf5ef2aSThomas Huth break; 5476fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5477fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 547808149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5479316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5480fcf5ef2aSThomas Huth break; 5481fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5482fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5483fcf5ef2aSThomas Huth break; 5484fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5485fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5486fcf5ef2aSThomas Huth break; 5487fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5488fcf5ef2aSThomas Huth goto skip_move; 5489fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5490fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5491fcf5ef2aSThomas Huth goto jmp_insn; 5492fcf5ef2aSThomas Huth } 5493fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5494fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5495fcf5ef2aSThomas Huth goto skip_move; 5496fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5497fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5498fcf5ef2aSThomas Huth goto jmp_insn; 5499fcf5ef2aSThomas Huth } 5500fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5501fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5502fcf5ef2aSThomas Huth goto skip_move; 5503fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5504fcf5ef2aSThomas Huth goto skip_move; 5505fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5506fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5507fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5508fcf5ef2aSThomas Huth goto jmp_insn; 5509fcf5ef2aSThomas Huth } 5510fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5511fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5512fcf5ef2aSThomas Huth goto skip_move; 5513fcf5ef2aSThomas Huth #endif 5514fcf5ef2aSThomas Huth default: 5515fcf5ef2aSThomas Huth goto illegal_insn; 5516fcf5ef2aSThomas Huth } 5517fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5518fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5519fcf5ef2aSThomas Huth skip_move: ; 5520fcf5ef2aSThomas Huth #endif 5521fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5522fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5523fcf5ef2aSThomas Huth goto jmp_insn; 5524fcf5ef2aSThomas Huth } 5525fcf5ef2aSThomas Huth switch (xop) { 5526fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5527fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5528fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5529fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5530316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5531fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5532fcf5ef2aSThomas Huth break; 5533fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5534fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5535fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5536fcf5ef2aSThomas Huth if (rd == 1) { 5537fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5538fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5539316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5540ad75a51eSRichard Henderson gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64); 5541fcf5ef2aSThomas Huth break; 5542fcf5ef2aSThomas Huth } 5543fcf5ef2aSThomas Huth #endif 554436ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5545fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5546316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5547ad75a51eSRichard Henderson gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32); 5548fcf5ef2aSThomas Huth break; 5549fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5550fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5551fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5552fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5553fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5554fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5555fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5556fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5557fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5558fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5559fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5560fcf5ef2aSThomas Huth break; 5561fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5562fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5563fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5564fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5565fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5566fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5567fcf5ef2aSThomas Huth break; 5568fcf5ef2aSThomas Huth default: 5569fcf5ef2aSThomas Huth goto illegal_insn; 5570fcf5ef2aSThomas Huth } 5571fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5572fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5573fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5574fcf5ef2aSThomas Huth 5575fcf5ef2aSThomas Huth switch (xop) { 5576fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5577fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 557808149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5579316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5580fcf5ef2aSThomas Huth break; 5581fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5582fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 558308149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB); 5584fcf5ef2aSThomas Huth break; 5585fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5586fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 558708149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5588316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5589fcf5ef2aSThomas Huth break; 5590fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5591fcf5ef2aSThomas Huth if (rd & 1) 5592fcf5ef2aSThomas Huth goto illegal_insn; 5593fcf5ef2aSThomas Huth else { 5594fcf5ef2aSThomas Huth TCGv_i64 t64; 5595fcf5ef2aSThomas Huth TCGv lo; 5596fcf5ef2aSThomas Huth 5597fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5598fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5599fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5600fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 560108149118SRichard Henderson tcg_gen_qemu_st_i64(t64, cpu_addr, 5602316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5603fcf5ef2aSThomas Huth } 5604fcf5ef2aSThomas Huth break; 5605fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5606fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5607fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5608fcf5ef2aSThomas Huth break; 5609fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5610fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5611fcf5ef2aSThomas Huth break; 5612fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5613fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5614fcf5ef2aSThomas Huth break; 5615fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5616fcf5ef2aSThomas Huth if (rd & 1) { 5617fcf5ef2aSThomas Huth goto illegal_insn; 5618fcf5ef2aSThomas Huth } 5619fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5620fcf5ef2aSThomas Huth break; 5621fcf5ef2aSThomas Huth #endif 5622fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5623fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5624fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 562508149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5626316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5627fcf5ef2aSThomas Huth break; 5628fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5629fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5630fcf5ef2aSThomas Huth break; 5631fcf5ef2aSThomas Huth #endif 5632fcf5ef2aSThomas Huth default: 5633fcf5ef2aSThomas Huth goto illegal_insn; 5634fcf5ef2aSThomas Huth } 5635fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5636fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5637fcf5ef2aSThomas Huth goto jmp_insn; 5638fcf5ef2aSThomas Huth } 5639fcf5ef2aSThomas Huth switch (xop) { 5640fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5641fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5642fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5643fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5644316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5645fcf5ef2aSThomas Huth break; 5646fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5647fcf5ef2aSThomas Huth { 5648fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5649fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5650fcf5ef2aSThomas Huth if (rd == 1) { 565108149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5652316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5653fcf5ef2aSThomas Huth break; 5654fcf5ef2aSThomas Huth } 5655fcf5ef2aSThomas Huth #endif 565608149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5657316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5658fcf5ef2aSThomas Huth } 5659fcf5ef2aSThomas Huth break; 5660fcf5ef2aSThomas Huth case 0x26: 5661fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5662fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5663fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5664fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5665fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5666fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5667fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5668fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5669fcf5ef2aSThomas Huth before performing the first write. */ 5670fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5671fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5672fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5673fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5674fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5675fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5676fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5677fcf5ef2aSThomas Huth break; 5678fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5679fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5680fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5681fcf5ef2aSThomas Huth goto illegal_insn; 5682fcf5ef2aSThomas Huth #else 5683fcf5ef2aSThomas Huth if (!supervisor(dc)) 5684fcf5ef2aSThomas Huth goto priv_insn; 5685fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5686fcf5ef2aSThomas Huth goto jmp_insn; 5687fcf5ef2aSThomas Huth } 5688fcf5ef2aSThomas Huth goto nfq_insn; 5689fcf5ef2aSThomas Huth #endif 5690fcf5ef2aSThomas Huth #endif 5691fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5692fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5693fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5694fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5695fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5696fcf5ef2aSThomas Huth break; 5697fcf5ef2aSThomas Huth default: 5698fcf5ef2aSThomas Huth goto illegal_insn; 5699fcf5ef2aSThomas Huth } 5700fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5701fcf5ef2aSThomas Huth switch (xop) { 5702fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5703fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5704fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5705fcf5ef2aSThomas Huth goto jmp_insn; 5706fcf5ef2aSThomas Huth } 5707fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5708fcf5ef2aSThomas Huth break; 5709fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5710fcf5ef2aSThomas Huth { 5711fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5712fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5713fcf5ef2aSThomas Huth goto jmp_insn; 5714fcf5ef2aSThomas Huth } 5715fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5716fcf5ef2aSThomas Huth } 5717fcf5ef2aSThomas Huth break; 5718fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5719fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5720fcf5ef2aSThomas Huth goto jmp_insn; 5721fcf5ef2aSThomas Huth } 5722fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5723fcf5ef2aSThomas Huth break; 5724fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5725fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5726fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5727fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5728fcf5ef2aSThomas Huth break; 5729fcf5ef2aSThomas Huth #else 5730fcf5ef2aSThomas Huth case 0x34: /* stc */ 5731fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5732fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5733fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5734fcf5ef2aSThomas Huth goto ncp_insn; 5735fcf5ef2aSThomas Huth #endif 5736fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5737fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5738fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5739fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5740fcf5ef2aSThomas Huth #endif 5741fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5742fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5743fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5744fcf5ef2aSThomas Huth break; 5745fcf5ef2aSThomas Huth #endif 5746fcf5ef2aSThomas Huth default: 5747fcf5ef2aSThomas Huth goto illegal_insn; 5748fcf5ef2aSThomas Huth } 5749fcf5ef2aSThomas Huth } else { 5750fcf5ef2aSThomas Huth goto illegal_insn; 5751fcf5ef2aSThomas Huth } 5752fcf5ef2aSThomas Huth } 5753fcf5ef2aSThomas Huth break; 5754fcf5ef2aSThomas Huth } 5755878cc677SRichard Henderson advance_pc(dc); 5756fcf5ef2aSThomas Huth jmp_insn: 5757a6ca81cbSRichard Henderson return; 5758fcf5ef2aSThomas Huth illegal_insn: 5759fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5760a6ca81cbSRichard Henderson return; 5761fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5762fcf5ef2aSThomas Huth priv_insn: 5763fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5764a6ca81cbSRichard Henderson return; 5765fcf5ef2aSThomas Huth #endif 5766fcf5ef2aSThomas Huth nfpu_insn: 5767fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5768a6ca81cbSRichard Henderson return; 5769fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5770fcf5ef2aSThomas Huth nfq_insn: 5771fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5772a6ca81cbSRichard Henderson return; 5773fcf5ef2aSThomas Huth #endif 5774fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5775fcf5ef2aSThomas Huth ncp_insn: 5776fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5777a6ca81cbSRichard Henderson return; 5778fcf5ef2aSThomas Huth #endif 5779fcf5ef2aSThomas Huth } 5780fcf5ef2aSThomas Huth 57816e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5782fcf5ef2aSThomas Huth { 57836e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5784b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 57856e61bc94SEmilio G. Cota int bound; 5786af00be49SEmilio G. Cota 5787af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 57886e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5789fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 57906e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5791576e1c4cSIgor Mammedov dc->def = &env->def; 57926e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 57936e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5794c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 57956e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5796c9b459aaSArtyom Tarasenko #endif 5797fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5798fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 57996e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5800c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 58016e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5802c9b459aaSArtyom Tarasenko #endif 5803fcf5ef2aSThomas Huth #endif 58046e61bc94SEmilio G. Cota /* 58056e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 58066e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 58076e61bc94SEmilio G. Cota */ 58086e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 58096e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5810af00be49SEmilio G. Cota } 5811fcf5ef2aSThomas Huth 58126e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 58136e61bc94SEmilio G. Cota { 58146e61bc94SEmilio G. Cota } 58156e61bc94SEmilio G. Cota 58166e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 58176e61bc94SEmilio G. Cota { 58186e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5819633c4283SRichard Henderson target_ulong npc = dc->npc; 58206e61bc94SEmilio G. Cota 5821633c4283SRichard Henderson if (npc & 3) { 5822633c4283SRichard Henderson switch (npc) { 5823633c4283SRichard Henderson case JUMP_PC: 5824fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5825633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5826633c4283SRichard Henderson break; 5827633c4283SRichard Henderson case DYNAMIC_PC: 5828633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5829633c4283SRichard Henderson npc = DYNAMIC_PC; 5830633c4283SRichard Henderson break; 5831633c4283SRichard Henderson default: 5832633c4283SRichard Henderson g_assert_not_reached(); 5833fcf5ef2aSThomas Huth } 58346e61bc94SEmilio G. Cota } 5835633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5836633c4283SRichard Henderson } 5837fcf5ef2aSThomas Huth 58386e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 58396e61bc94SEmilio G. Cota { 58406e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5841b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 58426e61bc94SEmilio G. Cota unsigned int insn; 5843fcf5ef2aSThomas Huth 58444e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5845af00be49SEmilio G. Cota dc->base.pc_next += 4; 5846878cc677SRichard Henderson 5847878cc677SRichard Henderson if (!decode(dc, insn)) { 5848878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5849878cc677SRichard Henderson } 5850fcf5ef2aSThomas Huth 5851af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 58526e61bc94SEmilio G. Cota return; 5853c5e6ccdfSEmilio G. Cota } 5854af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 58556e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5856af00be49SEmilio G. Cota } 58576e61bc94SEmilio G. Cota } 5858fcf5ef2aSThomas Huth 58596e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 58606e61bc94SEmilio G. Cota { 58616e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5862186e7890SRichard Henderson DisasDelayException *e, *e_next; 5863633c4283SRichard Henderson bool may_lookup; 58646e61bc94SEmilio G. Cota 586546bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 586646bb0137SMark Cave-Ayland case DISAS_NEXT: 586746bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5868633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5869fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5870fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5871633c4283SRichard Henderson break; 5872fcf5ef2aSThomas Huth } 5873633c4283SRichard Henderson 5874930f1865SRichard Henderson may_lookup = true; 5875633c4283SRichard Henderson if (dc->pc & 3) { 5876633c4283SRichard Henderson switch (dc->pc) { 5877633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5878633c4283SRichard Henderson break; 5879633c4283SRichard Henderson case DYNAMIC_PC: 5880633c4283SRichard Henderson may_lookup = false; 5881633c4283SRichard Henderson break; 5882633c4283SRichard Henderson default: 5883633c4283SRichard Henderson g_assert_not_reached(); 5884633c4283SRichard Henderson } 5885633c4283SRichard Henderson } else { 5886633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5887633c4283SRichard Henderson } 5888633c4283SRichard Henderson 5889930f1865SRichard Henderson if (dc->npc & 3) { 5890930f1865SRichard Henderson switch (dc->npc) { 5891930f1865SRichard Henderson case JUMP_PC: 5892930f1865SRichard Henderson gen_generic_branch(dc); 5893930f1865SRichard Henderson break; 5894930f1865SRichard Henderson case DYNAMIC_PC: 5895930f1865SRichard Henderson may_lookup = false; 5896930f1865SRichard Henderson break; 5897930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5898930f1865SRichard Henderson break; 5899930f1865SRichard Henderson default: 5900930f1865SRichard Henderson g_assert_not_reached(); 5901930f1865SRichard Henderson } 5902930f1865SRichard Henderson } else { 5903930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5904930f1865SRichard Henderson } 5905633c4283SRichard Henderson if (may_lookup) { 5906633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5907633c4283SRichard Henderson } else { 590807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5909fcf5ef2aSThomas Huth } 591046bb0137SMark Cave-Ayland break; 591146bb0137SMark Cave-Ayland 591246bb0137SMark Cave-Ayland case DISAS_NORETURN: 591346bb0137SMark Cave-Ayland break; 591446bb0137SMark Cave-Ayland 591546bb0137SMark Cave-Ayland case DISAS_EXIT: 591646bb0137SMark Cave-Ayland /* Exit TB */ 591746bb0137SMark Cave-Ayland save_state(dc); 591846bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 591946bb0137SMark Cave-Ayland break; 592046bb0137SMark Cave-Ayland 592146bb0137SMark Cave-Ayland default: 592246bb0137SMark Cave-Ayland g_assert_not_reached(); 5923fcf5ef2aSThomas Huth } 5924186e7890SRichard Henderson 5925186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5926186e7890SRichard Henderson gen_set_label(e->lab); 5927186e7890SRichard Henderson 5928186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5929186e7890SRichard Henderson if (e->npc % 4 == 0) { 5930186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5931186e7890SRichard Henderson } 5932186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5933186e7890SRichard Henderson 5934186e7890SRichard Henderson e_next = e->next; 5935186e7890SRichard Henderson g_free(e); 5936186e7890SRichard Henderson } 5937fcf5ef2aSThomas Huth } 59386e61bc94SEmilio G. Cota 59398eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 59408eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 59416e61bc94SEmilio G. Cota { 59428eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 59438eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 59446e61bc94SEmilio G. Cota } 59456e61bc94SEmilio G. Cota 59466e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 59476e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 59486e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 59496e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 59506e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 59516e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 59526e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 59536e61bc94SEmilio G. Cota }; 59546e61bc94SEmilio G. Cota 5955597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5956306c8721SRichard Henderson target_ulong pc, void *host_pc) 59576e61bc94SEmilio G. Cota { 59586e61bc94SEmilio G. Cota DisasContext dc = {}; 59596e61bc94SEmilio G. Cota 5960306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5961fcf5ef2aSThomas Huth } 5962fcf5ef2aSThomas Huth 596355c3ceefSRichard Henderson void sparc_tcg_init(void) 5964fcf5ef2aSThomas Huth { 5965fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5966fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5967fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5968fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5969fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5970fcf5ef2aSThomas Huth }; 5971fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5972fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5973fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5974fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5975fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5976fcf5ef2aSThomas Huth }; 5977fcf5ef2aSThomas Huth 5978fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5979fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5980fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5981fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5982fcf5ef2aSThomas Huth #endif 5983fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5984fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5985fcf5ef2aSThomas Huth }; 5986fcf5ef2aSThomas Huth 5987fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5988fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5989fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5990fcf5ef2aSThomas Huth #endif 5991fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5992fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5993fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5994fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5995fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5996fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5997fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5998fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5999fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 6000fcf5ef2aSThomas Huth }; 6001fcf5ef2aSThomas Huth 6002fcf5ef2aSThomas Huth unsigned int i; 6003fcf5ef2aSThomas Huth 6004ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 6005fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 6006fcf5ef2aSThomas Huth "regwptr"); 6007fcf5ef2aSThomas Huth 6008fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 6009ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 6010fcf5ef2aSThomas Huth } 6011fcf5ef2aSThomas Huth 6012fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 6013ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 6014fcf5ef2aSThomas Huth } 6015fcf5ef2aSThomas Huth 6016f764718dSRichard Henderson cpu_regs[0] = NULL; 6017fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 6018ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 6019fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 6020fcf5ef2aSThomas Huth gregnames[i]); 6021fcf5ef2aSThomas Huth } 6022fcf5ef2aSThomas Huth 6023fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 6024fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 6025fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 6026fcf5ef2aSThomas Huth gregnames[i]); 6027fcf5ef2aSThomas Huth } 6028fcf5ef2aSThomas Huth 6029fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 6030ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 6031fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 6032fcf5ef2aSThomas Huth fregnames[i]); 6033fcf5ef2aSThomas Huth } 6034fcf5ef2aSThomas Huth } 6035fcf5ef2aSThomas Huth 6036f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 6037f36aaa53SRichard Henderson const TranslationBlock *tb, 6038f36aaa53SRichard Henderson const uint64_t *data) 6039fcf5ef2aSThomas Huth { 6040f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 6041f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 6042fcf5ef2aSThomas Huth target_ulong pc = data[0]; 6043fcf5ef2aSThomas Huth target_ulong npc = data[1]; 6044fcf5ef2aSThomas Huth 6045fcf5ef2aSThomas Huth env->pc = pc; 6046fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 6047fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 6048fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 6049fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 6050fcf5ef2aSThomas Huth if (env->cond) { 6051fcf5ef2aSThomas Huth env->npc = npc & ~3; 6052fcf5ef2aSThomas Huth } else { 6053fcf5ef2aSThomas Huth env->npc = pc + 4; 6054fcf5ef2aSThomas Huth } 6055fcf5ef2aSThomas Huth } else { 6056fcf5ef2aSThomas Huth env->npc = npc; 6057fcf5ef2aSThomas Huth } 6058fcf5ef2aSThomas Huth } 6059