1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 27fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 28fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 29c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 30fcf5ef2aSThomas Huth #include "exec/log.h" 31fcf5ef2aSThomas Huth #include "asi.h" 32fcf5ef2aSThomas Huth 33d53106c9SRichard Henderson #define HELPER_H "helper.h" 34d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 35d53106c9SRichard Henderson #undef HELPER_H 36fcf5ef2aSThomas Huth 37668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 38668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 39c92948f2SClément Chigot # define gen_helper_rdasr17(D, E) qemu_build_not_reached() 4086b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 458f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 46e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 47a859602cSRichard Henderson # define gen_helper_fmul8x16a(D, S1, S2) qemu_build_not_reached() 48af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 495d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5025524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 518f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5225524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 530faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 54af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 559422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 56bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 570faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 589422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 599422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 600faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 63e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16 ({ qemu_build_not_reached(); NULL; }) 64e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32 ({ qemu_build_not_reached(); NULL; }) 65e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16 ({ qemu_build_not_reached(); NULL; }) 66e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32 ({ qemu_build_not_reached(); NULL; }) 67e2fa6bd1SRichard Henderson # define gen_helper_fcmple16 ({ qemu_build_not_reached(); NULL; }) 68e2fa6bd1SRichard Henderson # define gen_helper_fcmple32 ({ qemu_build_not_reached(); NULL; }) 69e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16 ({ qemu_build_not_reached(); NULL; }) 70e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32 ({ qemu_build_not_reached(); NULL; }) 718aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 72e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 73e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 74e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 75e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 76e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 771617586fSRichard Henderson # define gen_helper_fqtox ({ qemu_build_not_reached(); NULL; }) 78199d43efSRichard Henderson # define gen_helper_fstox ({ qemu_build_not_reached(); NULL; }) 798aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 807b8e3e1aSRichard Henderson # define gen_helper_fxtoq ({ qemu_build_not_reached(); NULL; }) 81f4e18df5SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 82afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 83668bb9b7SRichard Henderson # define MAXTL_MASK 0 84af25071cSRichard Henderson #endif 85af25071cSRichard Henderson 86633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 87633c4283SRichard Henderson #define DYNAMIC_PC 1 88633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 89633c4283SRichard Henderson #define JUMP_PC 2 90633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 91633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 92fcf5ef2aSThomas Huth 9346bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 9446bb0137SMark Cave-Ayland 95fcf5ef2aSThomas Huth /* global register indexes */ 96fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 97c9fa8e58SRichard Henderson static TCGv cpu_pc, cpu_npc; 98fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 99fcf5ef2aSThomas Huth static TCGv cpu_y; 100fcf5ef2aSThomas Huth static TCGv cpu_tbr; 101fcf5ef2aSThomas Huth static TCGv cpu_cond; 1022a1905c7SRichard Henderson static TCGv cpu_cc_N; 1032a1905c7SRichard Henderson static TCGv cpu_cc_V; 1042a1905c7SRichard Henderson static TCGv cpu_icc_Z; 1052a1905c7SRichard Henderson static TCGv cpu_icc_C; 106fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1072a1905c7SRichard Henderson static TCGv cpu_xcc_Z; 1082a1905c7SRichard Henderson static TCGv cpu_xcc_C; 1092a1905c7SRichard Henderson static TCGv_i32 cpu_fprs; 110fcf5ef2aSThomas Huth static TCGv cpu_gsr; 111fcf5ef2aSThomas Huth #else 112af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 113af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 114fcf5ef2aSThomas Huth #endif 1152a1905c7SRichard Henderson 1162a1905c7SRichard Henderson #ifdef TARGET_SPARC64 1172a1905c7SRichard Henderson #define cpu_cc_Z cpu_xcc_Z 1182a1905c7SRichard Henderson #define cpu_cc_C cpu_xcc_C 1192a1905c7SRichard Henderson #else 1202a1905c7SRichard Henderson #define cpu_cc_Z cpu_icc_Z 1212a1905c7SRichard Henderson #define cpu_cc_C cpu_icc_C 1222a1905c7SRichard Henderson #define cpu_xcc_Z ({ qemu_build_not_reached(); NULL; }) 1232a1905c7SRichard Henderson #define cpu_xcc_C ({ qemu_build_not_reached(); NULL; }) 1242a1905c7SRichard Henderson #endif 1252a1905c7SRichard Henderson 126fcf5ef2aSThomas Huth /* Floating point registers */ 127fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 128d8c5b92fSRichard Henderson static TCGv_i32 cpu_fcc[TARGET_FCCREGS]; 129fcf5ef2aSThomas Huth 130af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 131af25071cSRichard Henderson #ifdef TARGET_SPARC64 132cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 133af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 134af25071cSRichard Henderson #else 135cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 136af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 137af25071cSRichard Henderson #endif 138af25071cSRichard Henderson 139533f042fSRichard Henderson typedef struct DisasCompare { 140533f042fSRichard Henderson TCGCond cond; 141533f042fSRichard Henderson TCGv c1; 142533f042fSRichard Henderson int c2; 143533f042fSRichard Henderson } DisasCompare; 144533f042fSRichard Henderson 145186e7890SRichard Henderson typedef struct DisasDelayException { 146186e7890SRichard Henderson struct DisasDelayException *next; 147186e7890SRichard Henderson TCGLabel *lab; 148186e7890SRichard Henderson TCGv_i32 excp; 149186e7890SRichard Henderson /* Saved state at parent insn. */ 150186e7890SRichard Henderson target_ulong pc; 151186e7890SRichard Henderson target_ulong npc; 152186e7890SRichard Henderson } DisasDelayException; 153186e7890SRichard Henderson 154fcf5ef2aSThomas Huth typedef struct DisasContext { 155af00be49SEmilio G. Cota DisasContextBase base; 156fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 157fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 158533f042fSRichard Henderson 159533f042fSRichard Henderson /* Used when JUMP_PC value is used. */ 160533f042fSRichard Henderson DisasCompare jump; 161533f042fSRichard Henderson target_ulong jump_pc[2]; 162533f042fSRichard Henderson 163fcf5ef2aSThomas Huth int mem_idx; 16489527e3aSRichard Henderson bool cpu_cond_live; 165c9b459aaSArtyom Tarasenko bool fpu_enabled; 166c9b459aaSArtyom Tarasenko bool address_mask_32bit; 167c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 168c9b459aaSArtyom Tarasenko bool supervisor; 169c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 170c9b459aaSArtyom Tarasenko bool hypervisor; 171c9b459aaSArtyom Tarasenko #endif 172c9b459aaSArtyom Tarasenko #endif 173c9b459aaSArtyom Tarasenko 174fcf5ef2aSThomas Huth sparc_def_t *def; 175fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 176fcf5ef2aSThomas Huth int fprs_dirty; 177fcf5ef2aSThomas Huth int asi; 178fcf5ef2aSThomas Huth #endif 179186e7890SRichard Henderson DisasDelayException *delay_excp_list; 180fcf5ef2aSThomas Huth } DisasContext; 181fcf5ef2aSThomas Huth 182fcf5ef2aSThomas Huth // This function uses non-native bit order 183fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 184fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 187fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 188fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 189fcf5ef2aSThomas Huth 190fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 191fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 192fcf5ef2aSThomas Huth 193fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 194fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 195fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 196fcf5ef2aSThomas Huth #else 197fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 198fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 199fcf5ef2aSThomas Huth #endif 200fcf5ef2aSThomas Huth 201fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 202fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 203fcf5ef2aSThomas Huth 204fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 205fcf5ef2aSThomas Huth 2060c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 207fcf5ef2aSThomas Huth { 208fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 209fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 210fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 211fcf5ef2aSThomas Huth we can avoid setting it again. */ 212fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 213fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 214fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 215fcf5ef2aSThomas Huth } 216fcf5ef2aSThomas Huth #endif 217fcf5ef2aSThomas Huth } 218fcf5ef2aSThomas Huth 219fcf5ef2aSThomas Huth /* floating point registers moves */ 220fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 221fcf5ef2aSThomas Huth { 22236ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 223dc41aa7dSRichard Henderson if (src & 1) { 224dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 225dc41aa7dSRichard Henderson } else { 226dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 227fcf5ef2aSThomas Huth } 228dc41aa7dSRichard Henderson return ret; 229fcf5ef2aSThomas Huth } 230fcf5ef2aSThomas Huth 231fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 232fcf5ef2aSThomas Huth { 2338e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2348e7bbc75SRichard Henderson 2358e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 236fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 237fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 238fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 239fcf5ef2aSThomas Huth } 240fcf5ef2aSThomas Huth 241fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 242fcf5ef2aSThomas Huth { 243fcf5ef2aSThomas Huth src = DFPREG(src); 244fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 245fcf5ef2aSThomas Huth } 246fcf5ef2aSThomas Huth 247fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 248fcf5ef2aSThomas Huth { 249fcf5ef2aSThomas Huth dst = DFPREG(dst); 250fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 251fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 252fcf5ef2aSThomas Huth } 253fcf5ef2aSThomas Huth 254fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 255fcf5ef2aSThomas Huth { 256fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 257fcf5ef2aSThomas Huth } 258fcf5ef2aSThomas Huth 25933ec4245SRichard Henderson static TCGv_i128 gen_load_fpr_Q(DisasContext *dc, unsigned int src) 26033ec4245SRichard Henderson { 26133ec4245SRichard Henderson TCGv_i128 ret = tcg_temp_new_i128(); 26233ec4245SRichard Henderson 26333ec4245SRichard Henderson src = QFPREG(src); 26433ec4245SRichard Henderson tcg_gen_concat_i64_i128(ret, cpu_fpr[src / 2 + 1], cpu_fpr[src / 2]); 26533ec4245SRichard Henderson return ret; 26633ec4245SRichard Henderson } 26733ec4245SRichard Henderson 26833ec4245SRichard Henderson static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, TCGv_i128 v) 26933ec4245SRichard Henderson { 27033ec4245SRichard Henderson dst = DFPREG(dst); 27133ec4245SRichard Henderson tcg_gen_extr_i128_i64(cpu_fpr[dst / 2 + 1], cpu_fpr[dst / 2], v); 27233ec4245SRichard Henderson gen_update_fprs_dirty(dc, dst); 27333ec4245SRichard Henderson } 27433ec4245SRichard Henderson 275fcf5ef2aSThomas Huth /* moves */ 276fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 277fcf5ef2aSThomas Huth #define supervisor(dc) 0 278fcf5ef2aSThomas Huth #define hypervisor(dc) 0 279fcf5ef2aSThomas Huth #else 280fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 281c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 282c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 283fcf5ef2aSThomas Huth #else 284c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 285668bb9b7SRichard Henderson #define hypervisor(dc) 0 286fcf5ef2aSThomas Huth #endif 287fcf5ef2aSThomas Huth #endif 288fcf5ef2aSThomas Huth 289b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 290b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 291b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 292b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 293b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 294b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 295fcf5ef2aSThomas Huth #else 296b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 297fcf5ef2aSThomas Huth #endif 298fcf5ef2aSThomas Huth 2990c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 300fcf5ef2aSThomas Huth { 301b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 302fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 303b1bc09eaSRichard Henderson } 304fcf5ef2aSThomas Huth } 305fcf5ef2aSThomas Huth 30623ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 30723ada1b1SRichard Henderson { 30823ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 30923ada1b1SRichard Henderson } 31023ada1b1SRichard Henderson 3110c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 312fcf5ef2aSThomas Huth { 313fcf5ef2aSThomas Huth if (reg > 0) { 314fcf5ef2aSThomas Huth assert(reg < 32); 315fcf5ef2aSThomas Huth return cpu_regs[reg]; 316fcf5ef2aSThomas Huth } else { 31752123f14SRichard Henderson TCGv t = tcg_temp_new(); 318fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 319fcf5ef2aSThomas Huth return t; 320fcf5ef2aSThomas Huth } 321fcf5ef2aSThomas Huth } 322fcf5ef2aSThomas Huth 3230c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 324fcf5ef2aSThomas Huth { 325fcf5ef2aSThomas Huth if (reg > 0) { 326fcf5ef2aSThomas Huth assert(reg < 32); 327fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 328fcf5ef2aSThomas Huth } 329fcf5ef2aSThomas Huth } 330fcf5ef2aSThomas Huth 3310c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 332fcf5ef2aSThomas Huth { 333fcf5ef2aSThomas Huth if (reg > 0) { 334fcf5ef2aSThomas Huth assert(reg < 32); 335fcf5ef2aSThomas Huth return cpu_regs[reg]; 336fcf5ef2aSThomas Huth } else { 33752123f14SRichard Henderson return tcg_temp_new(); 338fcf5ef2aSThomas Huth } 339fcf5ef2aSThomas Huth } 340fcf5ef2aSThomas Huth 3415645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 342fcf5ef2aSThomas Huth { 3435645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3445645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 345fcf5ef2aSThomas Huth } 346fcf5ef2aSThomas Huth 3475645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 348fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 349fcf5ef2aSThomas Huth { 350fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 351fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 352fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 353fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 354fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 35507ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 356fcf5ef2aSThomas Huth } else { 357f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 358fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 359fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 360f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 361fcf5ef2aSThomas Huth } 362fcf5ef2aSThomas Huth } 363fcf5ef2aSThomas Huth 364b989ce73SRichard Henderson static TCGv gen_carry32(void) 365fcf5ef2aSThomas Huth { 366b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 367b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 368b989ce73SRichard Henderson tcg_gen_extract_tl(t, cpu_icc_C, 32, 1); 369b989ce73SRichard Henderson return t; 370b989ce73SRichard Henderson } 371b989ce73SRichard Henderson return cpu_icc_C; 372fcf5ef2aSThomas Huth } 373fcf5ef2aSThomas Huth 374b989ce73SRichard Henderson static void gen_op_addcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 375fcf5ef2aSThomas Huth { 376b989ce73SRichard Henderson TCGv z = tcg_constant_tl(0); 377fcf5ef2aSThomas Huth 378b989ce73SRichard Henderson if (cin) { 379b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 380b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 381b989ce73SRichard Henderson } else { 382b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 383b989ce73SRichard Henderson } 384b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 385b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src2); 386b989ce73SRichard Henderson tcg_gen_andc_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 387b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 388b989ce73SRichard Henderson /* 389b989ce73SRichard Henderson * Carry-in to bit 32 is result ^ src1 ^ src2. 390b989ce73SRichard Henderson * We already have the src xor term in Z, from computation of V. 391b989ce73SRichard Henderson */ 392b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 393b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 394b989ce73SRichard Henderson } 395b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 396b989ce73SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 397b989ce73SRichard Henderson } 398fcf5ef2aSThomas Huth 399b989ce73SRichard Henderson static void gen_op_addcc(TCGv dst, TCGv src1, TCGv src2) 400b989ce73SRichard Henderson { 401b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, NULL); 402b989ce73SRichard Henderson } 403fcf5ef2aSThomas Huth 404b989ce73SRichard Henderson static void gen_op_taddcc(TCGv dst, TCGv src1, TCGv src2) 405b989ce73SRichard Henderson { 406b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 407b989ce73SRichard Henderson 408b989ce73SRichard Henderson /* Save the tag bits around modification of dst. */ 409b989ce73SRichard Henderson tcg_gen_or_tl(t, src1, src2); 410b989ce73SRichard Henderson 411b989ce73SRichard Henderson gen_op_addcc(dst, src1, src2); 412b989ce73SRichard Henderson 413b989ce73SRichard Henderson /* Incorprate tag bits into icc.V */ 414b989ce73SRichard Henderson tcg_gen_andi_tl(t, t, 3); 415b989ce73SRichard Henderson tcg_gen_neg_tl(t, t); 416b989ce73SRichard Henderson tcg_gen_ext32u_tl(t, t); 417b989ce73SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 418b989ce73SRichard Henderson } 419b989ce73SRichard Henderson 420b989ce73SRichard Henderson static void gen_op_addc(TCGv dst, TCGv src1, TCGv src2) 421b989ce73SRichard Henderson { 422b989ce73SRichard Henderson tcg_gen_add_tl(dst, src1, src2); 423b989ce73SRichard Henderson tcg_gen_add_tl(dst, dst, gen_carry32()); 424b989ce73SRichard Henderson } 425b989ce73SRichard Henderson 426b989ce73SRichard Henderson static void gen_op_addccc(TCGv dst, TCGv src1, TCGv src2) 427b989ce73SRichard Henderson { 428b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, gen_carry32()); 429fcf5ef2aSThomas Huth } 430fcf5ef2aSThomas Huth 431f828df74SRichard Henderson static void gen_op_subcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 432fcf5ef2aSThomas Huth { 433f828df74SRichard Henderson TCGv z = tcg_constant_tl(0); 434fcf5ef2aSThomas Huth 435f828df74SRichard Henderson if (cin) { 436f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 437f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 438f828df74SRichard Henderson } else { 439f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 440f828df74SRichard Henderson } 441f828df74SRichard Henderson tcg_gen_neg_tl(cpu_cc_C, cpu_cc_C); 442f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 443f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src1); 444f828df74SRichard Henderson tcg_gen_and_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 445f828df74SRichard Henderson #ifdef TARGET_SPARC64 446f828df74SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 447f828df74SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 448fcf5ef2aSThomas Huth #endif 449f828df74SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 450f828df74SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 451fcf5ef2aSThomas Huth } 452fcf5ef2aSThomas Huth 453f828df74SRichard Henderson static void gen_op_subcc(TCGv dst, TCGv src1, TCGv src2) 454fcf5ef2aSThomas Huth { 455f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, NULL); 456fcf5ef2aSThomas Huth } 457fcf5ef2aSThomas Huth 458f828df74SRichard Henderson static void gen_op_tsubcc(TCGv dst, TCGv src1, TCGv src2) 459fcf5ef2aSThomas Huth { 460f828df74SRichard Henderson TCGv t = tcg_temp_new(); 461fcf5ef2aSThomas Huth 462f828df74SRichard Henderson /* Save the tag bits around modification of dst. */ 463f828df74SRichard Henderson tcg_gen_or_tl(t, src1, src2); 464fcf5ef2aSThomas Huth 465f828df74SRichard Henderson gen_op_subcc(dst, src1, src2); 466f828df74SRichard Henderson 467f828df74SRichard Henderson /* Incorprate tag bits into icc.V */ 468f828df74SRichard Henderson tcg_gen_andi_tl(t, t, 3); 469f828df74SRichard Henderson tcg_gen_neg_tl(t, t); 470f828df74SRichard Henderson tcg_gen_ext32u_tl(t, t); 471f828df74SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 472f828df74SRichard Henderson } 473f828df74SRichard Henderson 474f828df74SRichard Henderson static void gen_op_subc(TCGv dst, TCGv src1, TCGv src2) 475f828df74SRichard Henderson { 476fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 477f828df74SRichard Henderson tcg_gen_sub_tl(dst, dst, gen_carry32()); 478fcf5ef2aSThomas Huth } 479fcf5ef2aSThomas Huth 480f828df74SRichard Henderson static void gen_op_subccc(TCGv dst, TCGv src1, TCGv src2) 481dfebb950SRichard Henderson { 482f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, gen_carry32()); 483dfebb950SRichard Henderson } 484dfebb950SRichard Henderson 4850c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 486fcf5ef2aSThomas Huth { 487b989ce73SRichard Henderson TCGv zero = tcg_constant_tl(0); 48850280618SRichard Henderson TCGv one = tcg_constant_tl(1); 489b989ce73SRichard Henderson TCGv t_src1 = tcg_temp_new(); 490b989ce73SRichard Henderson TCGv t_src2 = tcg_temp_new(); 491b989ce73SRichard Henderson TCGv t0 = tcg_temp_new(); 492fcf5ef2aSThomas Huth 493b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src1, src1); 494b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src2, src2); 495fcf5ef2aSThomas Huth 496b989ce73SRichard Henderson /* 497b989ce73SRichard Henderson * if (!(env->y & 1)) 498b989ce73SRichard Henderson * src2 = 0; 499fcf5ef2aSThomas Huth */ 50050280618SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, t_src2, cpu_y, one, zero, t_src2); 501fcf5ef2aSThomas Huth 502b989ce73SRichard Henderson /* 503b989ce73SRichard Henderson * b2 = src1 & 1; 504b989ce73SRichard Henderson * y = (b2 << 31) | (y >> 1); 505b989ce73SRichard Henderson */ 5060b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 507b989ce73SRichard Henderson tcg_gen_deposit_tl(cpu_y, t0, src1, 31, 1); 508fcf5ef2aSThomas Huth 509fcf5ef2aSThomas Huth // b1 = N ^ V; 5102a1905c7SRichard Henderson tcg_gen_xor_tl(t0, cpu_cc_N, cpu_cc_V); 511fcf5ef2aSThomas Huth 512b989ce73SRichard Henderson /* 513b989ce73SRichard Henderson * src1 = (b1 << 31) | (src1 >> 1) 514b989ce73SRichard Henderson */ 5152a1905c7SRichard Henderson tcg_gen_andi_tl(t0, t0, 1u << 31); 516b989ce73SRichard Henderson tcg_gen_shri_tl(t_src1, t_src1, 1); 517b989ce73SRichard Henderson tcg_gen_or_tl(t_src1, t_src1, t0); 518fcf5ef2aSThomas Huth 519b989ce73SRichard Henderson gen_op_addcc(dst, t_src1, t_src2); 520fcf5ef2aSThomas Huth } 521fcf5ef2aSThomas Huth 5220c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 523fcf5ef2aSThomas Huth { 524fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 525fcf5ef2aSThomas Huth if (sign_ext) { 526fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 527fcf5ef2aSThomas Huth } else { 528fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 529fcf5ef2aSThomas Huth } 530fcf5ef2aSThomas Huth #else 531fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 532fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 533fcf5ef2aSThomas Huth 534fcf5ef2aSThomas Huth if (sign_ext) { 535fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 536fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 537fcf5ef2aSThomas Huth } else { 538fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 539fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 540fcf5ef2aSThomas Huth } 541fcf5ef2aSThomas Huth 542fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 543fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 544fcf5ef2aSThomas Huth #endif 545fcf5ef2aSThomas Huth } 546fcf5ef2aSThomas Huth 5470c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 548fcf5ef2aSThomas Huth { 549fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 550fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 551fcf5ef2aSThomas Huth } 552fcf5ef2aSThomas Huth 5530c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 554fcf5ef2aSThomas Huth { 555fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 556fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 557fcf5ef2aSThomas Huth } 558fcf5ef2aSThomas Huth 559c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 560c2636853SRichard Henderson { 56113260103SRichard Henderson #ifdef TARGET_SPARC64 562c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 56313260103SRichard Henderson tcg_gen_ext32s_tl(dst, dst); 56413260103SRichard Henderson #else 56513260103SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 56613260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 56713260103SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 56813260103SRichard Henderson #endif 569c2636853SRichard Henderson } 570c2636853SRichard Henderson 571c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 572c2636853SRichard Henderson { 57313260103SRichard Henderson TCGv_i64 t64; 57413260103SRichard Henderson 57513260103SRichard Henderson #ifdef TARGET_SPARC64 57613260103SRichard Henderson t64 = cpu_cc_V; 57713260103SRichard Henderson #else 57813260103SRichard Henderson t64 = tcg_temp_new_i64(); 57913260103SRichard Henderson #endif 58013260103SRichard Henderson 58113260103SRichard Henderson gen_helper_udiv(t64, tcg_env, src1, src2); 58213260103SRichard Henderson 58313260103SRichard Henderson #ifdef TARGET_SPARC64 58413260103SRichard Henderson tcg_gen_ext32u_tl(cpu_cc_N, t64); 58513260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 58613260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 58713260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 58813260103SRichard Henderson #else 58913260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 59013260103SRichard Henderson #endif 59113260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 59213260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 59313260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 594c2636853SRichard Henderson } 595c2636853SRichard Henderson 596c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 597c2636853SRichard Henderson { 59813260103SRichard Henderson TCGv_i64 t64; 59913260103SRichard Henderson 60013260103SRichard Henderson #ifdef TARGET_SPARC64 60113260103SRichard Henderson t64 = cpu_cc_V; 60213260103SRichard Henderson #else 60313260103SRichard Henderson t64 = tcg_temp_new_i64(); 60413260103SRichard Henderson #endif 60513260103SRichard Henderson 60613260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 60713260103SRichard Henderson 60813260103SRichard Henderson #ifdef TARGET_SPARC64 60913260103SRichard Henderson tcg_gen_ext32s_tl(cpu_cc_N, t64); 61013260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 61113260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 61213260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 61313260103SRichard Henderson #else 61413260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 61513260103SRichard Henderson #endif 61613260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 61713260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 61813260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 619c2636853SRichard Henderson } 620c2636853SRichard Henderson 621a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 622a9aba13dSRichard Henderson { 623a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 624a9aba13dSRichard Henderson } 625a9aba13dSRichard Henderson 626a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 627a9aba13dSRichard Henderson { 628a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 629a9aba13dSRichard Henderson } 630a9aba13dSRichard Henderson 6319c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 6329c6ec5bcSRichard Henderson { 6339c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 6349c6ec5bcSRichard Henderson } 6359c6ec5bcSRichard Henderson 63645bfed3bSRichard Henderson #ifndef TARGET_SPARC64 63745bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 63845bfed3bSRichard Henderson { 63945bfed3bSRichard Henderson g_assert_not_reached(); 64045bfed3bSRichard Henderson } 64145bfed3bSRichard Henderson #endif 64245bfed3bSRichard Henderson 64345bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 64445bfed3bSRichard Henderson { 64545bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 64645bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 64745bfed3bSRichard Henderson } 64845bfed3bSRichard Henderson 64945bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 65045bfed3bSRichard Henderson { 65145bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 65245bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 65345bfed3bSRichard Henderson } 65445bfed3bSRichard Henderson 6552f722641SRichard Henderson static void gen_op_fpack16(TCGv_i32 dst, TCGv_i64 src) 6562f722641SRichard Henderson { 6572f722641SRichard Henderson #ifdef TARGET_SPARC64 6582f722641SRichard Henderson gen_helper_fpack16(dst, cpu_gsr, src); 6592f722641SRichard Henderson #else 6602f722641SRichard Henderson g_assert_not_reached(); 6612f722641SRichard Henderson #endif 6622f722641SRichard Henderson } 6632f722641SRichard Henderson 6642f722641SRichard Henderson static void gen_op_fpackfix(TCGv_i32 dst, TCGv_i64 src) 6652f722641SRichard Henderson { 6662f722641SRichard Henderson #ifdef TARGET_SPARC64 6672f722641SRichard Henderson gen_helper_fpackfix(dst, cpu_gsr, src); 6682f722641SRichard Henderson #else 6692f722641SRichard Henderson g_assert_not_reached(); 6702f722641SRichard Henderson #endif 6712f722641SRichard Henderson } 6722f722641SRichard Henderson 6734b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 6744b6edc0aSRichard Henderson { 6754b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 6764b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 6774b6edc0aSRichard Henderson #else 6784b6edc0aSRichard Henderson g_assert_not_reached(); 6794b6edc0aSRichard Henderson #endif 6804b6edc0aSRichard Henderson } 6814b6edc0aSRichard Henderson 6824b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 6834b6edc0aSRichard Henderson { 6844b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 6854b6edc0aSRichard Henderson TCGv t1, t2, shift; 6864b6edc0aSRichard Henderson 6874b6edc0aSRichard Henderson t1 = tcg_temp_new(); 6884b6edc0aSRichard Henderson t2 = tcg_temp_new(); 6894b6edc0aSRichard Henderson shift = tcg_temp_new(); 6904b6edc0aSRichard Henderson 6914b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 6924b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 6934b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 6944b6edc0aSRichard Henderson 6954b6edc0aSRichard Henderson /* 6964b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 6974b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 6984b6edc0aSRichard Henderson */ 6994b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 7004b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 7014b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 7024b6edc0aSRichard Henderson 7034b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 7044b6edc0aSRichard Henderson #else 7054b6edc0aSRichard Henderson g_assert_not_reached(); 7064b6edc0aSRichard Henderson #endif 7074b6edc0aSRichard Henderson } 7084b6edc0aSRichard Henderson 7094b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7104b6edc0aSRichard Henderson { 7114b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7124b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 7134b6edc0aSRichard Henderson #else 7144b6edc0aSRichard Henderson g_assert_not_reached(); 7154b6edc0aSRichard Henderson #endif 7164b6edc0aSRichard Henderson } 7174b6edc0aSRichard Henderson 718a859602cSRichard Henderson static void gen_op_fmul8x16al(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 719a859602cSRichard Henderson { 720a859602cSRichard Henderson tcg_gen_ext16s_i32(src2, src2); 721a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 722a859602cSRichard Henderson } 723a859602cSRichard Henderson 724a859602cSRichard Henderson static void gen_op_fmul8x16au(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 725a859602cSRichard Henderson { 726a859602cSRichard Henderson tcg_gen_sari_i32(src2, src2, 16); 727a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 728a859602cSRichard Henderson } 729a859602cSRichard Henderson 730be8998e0SRichard Henderson static void gen_op_fmuld8ulx16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 731be8998e0SRichard Henderson { 732be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 733be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 734be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 735be8998e0SRichard Henderson 736be8998e0SRichard Henderson tcg_gen_ext8u_i32(t0, src1); 737be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 738be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 739be8998e0SRichard Henderson 740be8998e0SRichard Henderson tcg_gen_extract_i32(t1, src1, 16, 8); 741be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 742be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 743be8998e0SRichard Henderson 744be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 745be8998e0SRichard Henderson } 746be8998e0SRichard Henderson 747be8998e0SRichard Henderson static void gen_op_fmuld8sux16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 748be8998e0SRichard Henderson { 749be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 750be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 751be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 752be8998e0SRichard Henderson 753be8998e0SRichard Henderson /* 754be8998e0SRichard Henderson * The insn description talks about extracting the upper 8 bits 755be8998e0SRichard Henderson * of the signed 16-bit input rs1, performing the multiply, then 756be8998e0SRichard Henderson * shifting left by 8 bits. Instead, zap the lower 8 bits of 757be8998e0SRichard Henderson * the rs1 input, which avoids the need for two shifts. 758be8998e0SRichard Henderson */ 759be8998e0SRichard Henderson tcg_gen_ext16s_i32(t0, src1); 760be8998e0SRichard Henderson tcg_gen_andi_i32(t0, t0, ~0xff); 761be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 762be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 763be8998e0SRichard Henderson 764be8998e0SRichard Henderson tcg_gen_sextract_i32(t1, src1, 16, 16); 765be8998e0SRichard Henderson tcg_gen_andi_i32(t1, t1, ~0xff); 766be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 767be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 768be8998e0SRichard Henderson 769be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 770be8998e0SRichard Henderson } 771be8998e0SRichard Henderson 77289527e3aSRichard Henderson static void finishing_insn(DisasContext *dc) 77389527e3aSRichard Henderson { 77489527e3aSRichard Henderson /* 77589527e3aSRichard Henderson * From here, there is no future path through an unwinding exception. 77689527e3aSRichard Henderson * If the current insn cannot raise an exception, the computation of 77789527e3aSRichard Henderson * cpu_cond may be able to be elided. 77889527e3aSRichard Henderson */ 77989527e3aSRichard Henderson if (dc->cpu_cond_live) { 78089527e3aSRichard Henderson tcg_gen_discard_tl(cpu_cond); 78189527e3aSRichard Henderson dc->cpu_cond_live = false; 78289527e3aSRichard Henderson } 78389527e3aSRichard Henderson } 78489527e3aSRichard Henderson 7850c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 786fcf5ef2aSThomas Huth { 78700ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 78800ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 789533f042fSRichard Henderson TCGv c2 = tcg_constant_tl(dc->jump.c2); 790fcf5ef2aSThomas Huth 791533f042fSRichard Henderson tcg_gen_movcond_tl(dc->jump.cond, cpu_npc, dc->jump.c1, c2, npc0, npc1); 792fcf5ef2aSThomas Huth } 793fcf5ef2aSThomas Huth 794fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 795fcf5ef2aSThomas Huth have been set for a jump */ 7960c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 797fcf5ef2aSThomas Huth { 798fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 799fcf5ef2aSThomas Huth gen_generic_branch(dc); 80099c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 801fcf5ef2aSThomas Huth } 802fcf5ef2aSThomas Huth } 803fcf5ef2aSThomas Huth 8040c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 805fcf5ef2aSThomas Huth { 806633c4283SRichard Henderson if (dc->npc & 3) { 807633c4283SRichard Henderson switch (dc->npc) { 808633c4283SRichard Henderson case JUMP_PC: 809fcf5ef2aSThomas Huth gen_generic_branch(dc); 81099c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 811633c4283SRichard Henderson break; 812633c4283SRichard Henderson case DYNAMIC_PC: 813633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 814633c4283SRichard Henderson break; 815633c4283SRichard Henderson default: 816633c4283SRichard Henderson g_assert_not_reached(); 817633c4283SRichard Henderson } 818633c4283SRichard Henderson } else { 819fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 820fcf5ef2aSThomas Huth } 821fcf5ef2aSThomas Huth } 822fcf5ef2aSThomas Huth 8230c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 824fcf5ef2aSThomas Huth { 825fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 826fcf5ef2aSThomas Huth save_npc(dc); 827fcf5ef2aSThomas Huth } 828fcf5ef2aSThomas Huth 829fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 830fcf5ef2aSThomas Huth { 83189527e3aSRichard Henderson finishing_insn(dc); 832fcf5ef2aSThomas Huth save_state(dc); 833ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 834af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 835fcf5ef2aSThomas Huth } 836fcf5ef2aSThomas Huth 837186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 838fcf5ef2aSThomas Huth { 839186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 840186e7890SRichard Henderson 841186e7890SRichard Henderson e->next = dc->delay_excp_list; 842186e7890SRichard Henderson dc->delay_excp_list = e; 843186e7890SRichard Henderson 844186e7890SRichard Henderson e->lab = gen_new_label(); 845186e7890SRichard Henderson e->excp = excp; 846186e7890SRichard Henderson e->pc = dc->pc; 847186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 848186e7890SRichard Henderson assert(e->npc != JUMP_PC); 849186e7890SRichard Henderson e->npc = dc->npc; 850186e7890SRichard Henderson 851186e7890SRichard Henderson return e->lab; 852186e7890SRichard Henderson } 853186e7890SRichard Henderson 854186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 855186e7890SRichard Henderson { 856186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 857186e7890SRichard Henderson } 858186e7890SRichard Henderson 859186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 860186e7890SRichard Henderson { 861186e7890SRichard Henderson TCGv t = tcg_temp_new(); 862186e7890SRichard Henderson TCGLabel *lab; 863186e7890SRichard Henderson 864186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 865186e7890SRichard Henderson 866186e7890SRichard Henderson flush_cond(dc); 867186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 868186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 869fcf5ef2aSThomas Huth } 870fcf5ef2aSThomas Huth 8710c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 872fcf5ef2aSThomas Huth { 87389527e3aSRichard Henderson finishing_insn(dc); 87489527e3aSRichard Henderson 875633c4283SRichard Henderson if (dc->npc & 3) { 876633c4283SRichard Henderson switch (dc->npc) { 877633c4283SRichard Henderson case JUMP_PC: 878fcf5ef2aSThomas Huth gen_generic_branch(dc); 879fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 88099c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 881633c4283SRichard Henderson break; 882633c4283SRichard Henderson case DYNAMIC_PC: 883633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 884fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 885633c4283SRichard Henderson dc->pc = dc->npc; 886633c4283SRichard Henderson break; 887633c4283SRichard Henderson default: 888633c4283SRichard Henderson g_assert_not_reached(); 889633c4283SRichard Henderson } 890fcf5ef2aSThomas Huth } else { 891fcf5ef2aSThomas Huth dc->pc = dc->npc; 892fcf5ef2aSThomas Huth } 893fcf5ef2aSThomas Huth } 894fcf5ef2aSThomas Huth 895fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 896fcf5ef2aSThomas Huth DisasContext *dc) 897fcf5ef2aSThomas Huth { 898b597eedcSRichard Henderson TCGv t1; 899fcf5ef2aSThomas Huth 9002a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 901c8507ebfSRichard Henderson cmp->c2 = 0; 9022a1905c7SRichard Henderson 9032a1905c7SRichard Henderson switch (cond & 7) { 9042a1905c7SRichard Henderson case 0x0: /* never */ 9052a1905c7SRichard Henderson cmp->cond = TCG_COND_NEVER; 906c8507ebfSRichard Henderson cmp->c1 = tcg_constant_tl(0); 907fcf5ef2aSThomas Huth break; 9082a1905c7SRichard Henderson 9092a1905c7SRichard Henderson case 0x1: /* eq: Z */ 9102a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 9112a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9122a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_Z); 9132a1905c7SRichard Henderson } else { 9142a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, cpu_icc_Z); 9152a1905c7SRichard Henderson } 9162a1905c7SRichard Henderson break; 9172a1905c7SRichard Henderson 9182a1905c7SRichard Henderson case 0x2: /* le: Z | (N ^ V) */ 9192a1905c7SRichard Henderson /* 9202a1905c7SRichard Henderson * Simplify: 9212a1905c7SRichard Henderson * cc_Z || (N ^ V) < 0 NE 9222a1905c7SRichard Henderson * cc_Z && !((N ^ V) < 0) EQ 9232a1905c7SRichard Henderson * cc_Z & ~((N ^ V) >> TLB) EQ 9242a1905c7SRichard Henderson */ 9252a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 9262a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 9272a1905c7SRichard Henderson tcg_gen_sextract_tl(t1, t1, xcc ? 63 : 31, 1); 9282a1905c7SRichard Henderson tcg_gen_andc_tl(t1, xcc ? cpu_cc_Z : cpu_icc_Z, t1); 9292a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 9302a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 9312a1905c7SRichard Henderson } 9322a1905c7SRichard Henderson break; 9332a1905c7SRichard Henderson 9342a1905c7SRichard Henderson case 0x3: /* lt: N ^ V */ 9352a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 9362a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 9372a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 9382a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, t1); 9392a1905c7SRichard Henderson } 9402a1905c7SRichard Henderson break; 9412a1905c7SRichard Henderson 9422a1905c7SRichard Henderson case 0x4: /* leu: Z | C */ 9432a1905c7SRichard Henderson /* 9442a1905c7SRichard Henderson * Simplify: 9452a1905c7SRichard Henderson * cc_Z == 0 || cc_C != 0 NE 9462a1905c7SRichard Henderson * cc_Z != 0 && cc_C == 0 EQ 9472a1905c7SRichard Henderson * cc_Z & (cc_C ? 0 : -1) EQ 9482a1905c7SRichard Henderson * cc_Z & (cc_C - 1) EQ 9492a1905c7SRichard Henderson */ 9502a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 9512a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9522a1905c7SRichard Henderson tcg_gen_subi_tl(t1, cpu_cc_C, 1); 9532a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_cc_Z); 9542a1905c7SRichard Henderson } else { 9552a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 9562a1905c7SRichard Henderson tcg_gen_subi_tl(t1, t1, 1); 9572a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_icc_Z); 9582a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 9592a1905c7SRichard Henderson } 9602a1905c7SRichard Henderson break; 9612a1905c7SRichard Henderson 9622a1905c7SRichard Henderson case 0x5: /* ltu: C */ 9632a1905c7SRichard Henderson cmp->cond = TCG_COND_NE; 9642a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9652a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_C); 9662a1905c7SRichard Henderson } else { 9672a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 9682a1905c7SRichard Henderson } 9692a1905c7SRichard Henderson break; 9702a1905c7SRichard Henderson 9712a1905c7SRichard Henderson case 0x6: /* neg: N */ 9722a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 9732a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9742a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_N); 9752a1905c7SRichard Henderson } else { 9762a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_N); 9772a1905c7SRichard Henderson } 9782a1905c7SRichard Henderson break; 9792a1905c7SRichard Henderson 9802a1905c7SRichard Henderson case 0x7: /* vs: V */ 9812a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 9822a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9832a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_V); 9842a1905c7SRichard Henderson } else { 9852a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_V); 9862a1905c7SRichard Henderson } 9872a1905c7SRichard Henderson break; 9882a1905c7SRichard Henderson } 9892a1905c7SRichard Henderson if (cond & 8) { 9902a1905c7SRichard Henderson cmp->cond = tcg_invert_cond(cmp->cond); 991fcf5ef2aSThomas Huth } 992fcf5ef2aSThomas Huth } 993fcf5ef2aSThomas Huth 994fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 995fcf5ef2aSThomas Huth { 996d8c5b92fSRichard Henderson TCGv_i32 fcc = cpu_fcc[cc]; 997d8c5b92fSRichard Henderson TCGv_i32 c1 = fcc; 998d8c5b92fSRichard Henderson int c2 = 0; 999d8c5b92fSRichard Henderson TCGCond tcond; 1000fcf5ef2aSThomas Huth 1001d8c5b92fSRichard Henderson /* 1002d8c5b92fSRichard Henderson * FCC values: 1003d8c5b92fSRichard Henderson * 0 = 1004d8c5b92fSRichard Henderson * 1 < 1005d8c5b92fSRichard Henderson * 2 > 1006d8c5b92fSRichard Henderson * 3 unordered 1007d8c5b92fSRichard Henderson */ 1008d8c5b92fSRichard Henderson switch (cond & 7) { 1009d8c5b92fSRichard Henderson case 0x0: /* fbn */ 1010d8c5b92fSRichard Henderson tcond = TCG_COND_NEVER; 1011fcf5ef2aSThomas Huth break; 1012d8c5b92fSRichard Henderson case 0x1: /* fbne : !0 */ 1013d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1014fcf5ef2aSThomas Huth break; 1015d8c5b92fSRichard Henderson case 0x2: /* fblg : 1 or 2 */ 1016d8c5b92fSRichard Henderson /* fcc in {1,2} - 1 -> fcc in {0,1} */ 1017d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1018d8c5b92fSRichard Henderson tcg_gen_addi_i32(c1, fcc, -1); 1019d8c5b92fSRichard Henderson c2 = 1; 1020d8c5b92fSRichard Henderson tcond = TCG_COND_LEU; 1021fcf5ef2aSThomas Huth break; 1022d8c5b92fSRichard Henderson case 0x3: /* fbul : 1 or 3 */ 1023d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1024d8c5b92fSRichard Henderson tcg_gen_andi_i32(c1, fcc, 1); 1025d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1026d8c5b92fSRichard Henderson break; 1027d8c5b92fSRichard Henderson case 0x4: /* fbl : 1 */ 1028d8c5b92fSRichard Henderson c2 = 1; 1029d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1030d8c5b92fSRichard Henderson break; 1031d8c5b92fSRichard Henderson case 0x5: /* fbug : 2 or 3 */ 1032d8c5b92fSRichard Henderson c2 = 2; 1033d8c5b92fSRichard Henderson tcond = TCG_COND_GEU; 1034d8c5b92fSRichard Henderson break; 1035d8c5b92fSRichard Henderson case 0x6: /* fbg : 2 */ 1036d8c5b92fSRichard Henderson c2 = 2; 1037d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1038d8c5b92fSRichard Henderson break; 1039d8c5b92fSRichard Henderson case 0x7: /* fbu : 3 */ 1040d8c5b92fSRichard Henderson c2 = 3; 1041d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1042fcf5ef2aSThomas Huth break; 1043fcf5ef2aSThomas Huth } 1044d8c5b92fSRichard Henderson if (cond & 8) { 1045d8c5b92fSRichard Henderson tcond = tcg_invert_cond(tcond); 1046fcf5ef2aSThomas Huth } 1047d8c5b92fSRichard Henderson 1048d8c5b92fSRichard Henderson cmp->cond = tcond; 1049d8c5b92fSRichard Henderson cmp->c2 = c2; 1050d8c5b92fSRichard Henderson cmp->c1 = tcg_temp_new(); 1051d8c5b92fSRichard Henderson tcg_gen_extu_i32_tl(cmp->c1, c1); 1052fcf5ef2aSThomas Huth } 1053fcf5ef2aSThomas Huth 10542c4f56c9SRichard Henderson static bool gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 10552c4f56c9SRichard Henderson { 10562c4f56c9SRichard Henderson static const TCGCond cond_reg[4] = { 1057ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1058fcf5ef2aSThomas Huth TCG_COND_EQ, 1059fcf5ef2aSThomas Huth TCG_COND_LE, 1060fcf5ef2aSThomas Huth TCG_COND_LT, 1061fcf5ef2aSThomas Huth }; 10622c4f56c9SRichard Henderson TCGCond tcond; 1063fcf5ef2aSThomas Huth 10642c4f56c9SRichard Henderson if ((cond & 3) == 0) { 10652c4f56c9SRichard Henderson return false; 10662c4f56c9SRichard Henderson } 10672c4f56c9SRichard Henderson tcond = cond_reg[cond & 3]; 10682c4f56c9SRichard Henderson if (cond & 4) { 10692c4f56c9SRichard Henderson tcond = tcg_invert_cond(tcond); 10702c4f56c9SRichard Henderson } 10712c4f56c9SRichard Henderson 10722c4f56c9SRichard Henderson cmp->cond = tcond; 1073816f89b7SRichard Henderson cmp->c1 = tcg_temp_new(); 1074c8507ebfSRichard Henderson cmp->c2 = 0; 1075816f89b7SRichard Henderson tcg_gen_mov_tl(cmp->c1, r_src); 10762c4f56c9SRichard Henderson return true; 1077fcf5ef2aSThomas Huth } 1078fcf5ef2aSThomas Huth 1079baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1080baf3dbf2SRichard Henderson { 10813590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(0), tcg_env, 10823590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1083baf3dbf2SRichard Henderson } 1084baf3dbf2SRichard Henderson 1085baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1086baf3dbf2SRichard Henderson { 1087baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1088baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1089baf3dbf2SRichard Henderson } 1090baf3dbf2SRichard Henderson 1091baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1092baf3dbf2SRichard Henderson { 1093baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1094daf457d4SRichard Henderson tcg_gen_xori_i32(dst, src, 1u << 31); 1095baf3dbf2SRichard Henderson } 1096baf3dbf2SRichard Henderson 1097baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1098baf3dbf2SRichard Henderson { 1099baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1100daf457d4SRichard Henderson tcg_gen_andi_i32(dst, src, ~(1u << 31)); 1101baf3dbf2SRichard Henderson } 1102baf3dbf2SRichard Henderson 1103c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1104c6d83e4fSRichard Henderson { 1105c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1106c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1107c6d83e4fSRichard Henderson } 1108c6d83e4fSRichard Henderson 1109c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1110c6d83e4fSRichard Henderson { 1111c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1112daf457d4SRichard Henderson tcg_gen_xori_i64(dst, src, 1ull << 63); 1113c6d83e4fSRichard Henderson } 1114c6d83e4fSRichard Henderson 1115c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1116c6d83e4fSRichard Henderson { 1117c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1118daf457d4SRichard Henderson tcg_gen_andi_i64(dst, src, ~(1ull << 63)); 1119daf457d4SRichard Henderson } 1120daf457d4SRichard Henderson 1121daf457d4SRichard Henderson static void gen_op_fnegq(TCGv_i128 dst, TCGv_i128 src) 1122daf457d4SRichard Henderson { 1123daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1124daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1125daf457d4SRichard Henderson 1126daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1127daf457d4SRichard Henderson tcg_gen_xori_i64(h, h, 1ull << 63); 1128daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1129daf457d4SRichard Henderson } 1130daf457d4SRichard Henderson 1131daf457d4SRichard Henderson static void gen_op_fabsq(TCGv_i128 dst, TCGv_i128 src) 1132daf457d4SRichard Henderson { 1133daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1134daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1135daf457d4SRichard Henderson 1136daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1137daf457d4SRichard Henderson tcg_gen_andi_i64(h, h, ~(1ull << 63)); 1138daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1139c6d83e4fSRichard Henderson } 1140c6d83e4fSRichard Henderson 11413590f01eSRichard Henderson static void gen_op_fpexception_im(DisasContext *dc, int ftt) 1142fcf5ef2aSThomas Huth { 11433590f01eSRichard Henderson /* 11443590f01eSRichard Henderson * CEXC is only set when succesfully completing an FPop, 11453590f01eSRichard Henderson * or when raising FSR_FTT_IEEE_EXCP, i.e. check_ieee_exception. 11463590f01eSRichard Henderson * Thus we can simply store FTT into this field. 11473590f01eSRichard Henderson */ 11483590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(ftt), tcg_env, 11493590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1150fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1151fcf5ef2aSThomas Huth } 1152fcf5ef2aSThomas Huth 1153fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1154fcf5ef2aSThomas Huth { 1155fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1156fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1157fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1158fcf5ef2aSThomas Huth return 1; 1159fcf5ef2aSThomas Huth } 1160fcf5ef2aSThomas Huth #endif 1161fcf5ef2aSThomas Huth return 0; 1162fcf5ef2aSThomas Huth } 1163fcf5ef2aSThomas Huth 1164fcf5ef2aSThomas Huth /* asi moves */ 1165fcf5ef2aSThomas Huth typedef enum { 1166fcf5ef2aSThomas Huth GET_ASI_HELPER, 1167fcf5ef2aSThomas Huth GET_ASI_EXCP, 1168fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1169fcf5ef2aSThomas Huth GET_ASI_DTWINX, 11702786a3f8SRichard Henderson GET_ASI_CODE, 1171fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1172fcf5ef2aSThomas Huth GET_ASI_SHORT, 1173fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1174fcf5ef2aSThomas Huth GET_ASI_BFILL, 1175fcf5ef2aSThomas Huth } ASIType; 1176fcf5ef2aSThomas Huth 1177fcf5ef2aSThomas Huth typedef struct { 1178fcf5ef2aSThomas Huth ASIType type; 1179fcf5ef2aSThomas Huth int asi; 1180fcf5ef2aSThomas Huth int mem_idx; 118114776ab5STony Nguyen MemOp memop; 1182fcf5ef2aSThomas Huth } DisasASI; 1183fcf5ef2aSThomas Huth 1184811cc0b0SRichard Henderson /* 1185811cc0b0SRichard Henderson * Build DisasASI. 1186811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1187811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1188811cc0b0SRichard Henderson */ 1189811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1190fcf5ef2aSThomas Huth { 1191fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1192fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1193fcf5ef2aSThomas Huth 1194811cc0b0SRichard Henderson if (asi == -1) { 1195811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1196811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1197811cc0b0SRichard Henderson goto done; 1198811cc0b0SRichard Henderson } 1199811cc0b0SRichard Henderson 1200fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1201fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1202811cc0b0SRichard Henderson if (asi < 0) { 1203fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1204fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1205fcf5ef2aSThomas Huth } else if (supervisor(dc) 1206fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1207fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1208fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1209fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1210fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1211fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1212fcf5ef2aSThomas Huth switch (asi) { 1213fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1214fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1215fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1216fcf5ef2aSThomas Huth break; 1217fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1218fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1219fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1220fcf5ef2aSThomas Huth break; 12212786a3f8SRichard Henderson case ASI_USERTXT: /* User text access */ 12222786a3f8SRichard Henderson mem_idx = MMU_USER_IDX; 12232786a3f8SRichard Henderson type = GET_ASI_CODE; 12242786a3f8SRichard Henderson break; 12252786a3f8SRichard Henderson case ASI_KERNELTXT: /* Supervisor text access */ 12262786a3f8SRichard Henderson mem_idx = MMU_KERNEL_IDX; 12272786a3f8SRichard Henderson type = GET_ASI_CODE; 12282786a3f8SRichard Henderson break; 1229fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1230fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1231fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1232fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1233fcf5ef2aSThomas Huth break; 1234fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1235fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1236fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1237fcf5ef2aSThomas Huth break; 1238fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1239fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1240fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1241fcf5ef2aSThomas Huth break; 1242fcf5ef2aSThomas Huth } 12436e10f37cSKONRAD Frederic 12446e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 12456e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 12466e10f37cSKONRAD Frederic */ 12476e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1248fcf5ef2aSThomas Huth } else { 1249fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1250fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1251fcf5ef2aSThomas Huth } 1252fcf5ef2aSThomas Huth #else 1253811cc0b0SRichard Henderson if (asi < 0) { 1254fcf5ef2aSThomas Huth asi = dc->asi; 1255fcf5ef2aSThomas Huth } 1256fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1257fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1258fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1259fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1260fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1261fcf5ef2aSThomas Huth done properly in the helper. */ 1262fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1263fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1264fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1265fcf5ef2aSThomas Huth } else { 1266fcf5ef2aSThomas Huth switch (asi) { 1267fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1268fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1269fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1270fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1271fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1272fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1273fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1274fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1275fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1276fcf5ef2aSThomas Huth break; 1277fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1278fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1279fcf5ef2aSThomas Huth case ASI_TWINX_N: 1280fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1281fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1282fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 12839a10756dSArtyom Tarasenko if (hypervisor(dc)) { 128484f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 12859a10756dSArtyom Tarasenko } else { 1286fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 12879a10756dSArtyom Tarasenko } 1288fcf5ef2aSThomas Huth break; 1289fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1290fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1291fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1292fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1293fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1294fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1295fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1296fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1297fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1298fcf5ef2aSThomas Huth break; 1299fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1300fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1301fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1302fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1303fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1304fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1305fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1306fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1307fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1308fcf5ef2aSThomas Huth break; 1309fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1310fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1311fcf5ef2aSThomas Huth case ASI_TWINX_S: 1312fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1313fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1314fcf5ef2aSThomas Huth case ASI_BLK_S: 1315fcf5ef2aSThomas Huth case ASI_BLK_SL: 1316fcf5ef2aSThomas Huth case ASI_FL8_S: 1317fcf5ef2aSThomas Huth case ASI_FL8_SL: 1318fcf5ef2aSThomas Huth case ASI_FL16_S: 1319fcf5ef2aSThomas Huth case ASI_FL16_SL: 1320fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1321fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1322fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1323fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1324fcf5ef2aSThomas Huth } 1325fcf5ef2aSThomas Huth break; 1326fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1327fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1328fcf5ef2aSThomas Huth case ASI_TWINX_P: 1329fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1330fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1331fcf5ef2aSThomas Huth case ASI_BLK_P: 1332fcf5ef2aSThomas Huth case ASI_BLK_PL: 1333fcf5ef2aSThomas Huth case ASI_FL8_P: 1334fcf5ef2aSThomas Huth case ASI_FL8_PL: 1335fcf5ef2aSThomas Huth case ASI_FL16_P: 1336fcf5ef2aSThomas Huth case ASI_FL16_PL: 1337fcf5ef2aSThomas Huth break; 1338fcf5ef2aSThomas Huth } 1339fcf5ef2aSThomas Huth switch (asi) { 1340fcf5ef2aSThomas Huth case ASI_REAL: 1341fcf5ef2aSThomas Huth case ASI_REAL_IO: 1342fcf5ef2aSThomas Huth case ASI_REAL_L: 1343fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1344fcf5ef2aSThomas Huth case ASI_N: 1345fcf5ef2aSThomas Huth case ASI_NL: 1346fcf5ef2aSThomas Huth case ASI_AIUP: 1347fcf5ef2aSThomas Huth case ASI_AIUPL: 1348fcf5ef2aSThomas Huth case ASI_AIUS: 1349fcf5ef2aSThomas Huth case ASI_AIUSL: 1350fcf5ef2aSThomas Huth case ASI_S: 1351fcf5ef2aSThomas Huth case ASI_SL: 1352fcf5ef2aSThomas Huth case ASI_P: 1353fcf5ef2aSThomas Huth case ASI_PL: 1354fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1355fcf5ef2aSThomas Huth break; 1356fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1357fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1358fcf5ef2aSThomas Huth case ASI_TWINX_N: 1359fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1360fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1361fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1362fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1363fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1364fcf5ef2aSThomas Huth case ASI_TWINX_P: 1365fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1366fcf5ef2aSThomas Huth case ASI_TWINX_S: 1367fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1368fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1369fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1370fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1371fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1372fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1373fcf5ef2aSThomas Huth break; 1374fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1375fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1376fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1377fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1378fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1379fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1380fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1381fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1382fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1383fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1384fcf5ef2aSThomas Huth case ASI_BLK_S: 1385fcf5ef2aSThomas Huth case ASI_BLK_SL: 1386fcf5ef2aSThomas Huth case ASI_BLK_P: 1387fcf5ef2aSThomas Huth case ASI_BLK_PL: 1388fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1389fcf5ef2aSThomas Huth break; 1390fcf5ef2aSThomas Huth case ASI_FL8_S: 1391fcf5ef2aSThomas Huth case ASI_FL8_SL: 1392fcf5ef2aSThomas Huth case ASI_FL8_P: 1393fcf5ef2aSThomas Huth case ASI_FL8_PL: 1394fcf5ef2aSThomas Huth memop = MO_UB; 1395fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1396fcf5ef2aSThomas Huth break; 1397fcf5ef2aSThomas Huth case ASI_FL16_S: 1398fcf5ef2aSThomas Huth case ASI_FL16_SL: 1399fcf5ef2aSThomas Huth case ASI_FL16_P: 1400fcf5ef2aSThomas Huth case ASI_FL16_PL: 1401fcf5ef2aSThomas Huth memop = MO_TEUW; 1402fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1403fcf5ef2aSThomas Huth break; 1404fcf5ef2aSThomas Huth } 1405fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1406fcf5ef2aSThomas Huth if (asi & 8) { 1407fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1408fcf5ef2aSThomas Huth } 1409fcf5ef2aSThomas Huth } 1410fcf5ef2aSThomas Huth #endif 1411fcf5ef2aSThomas Huth 1412811cc0b0SRichard Henderson done: 1413fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1414fcf5ef2aSThomas Huth } 1415fcf5ef2aSThomas Huth 1416a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1417a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 1418a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1419a76779eeSRichard Henderson { 1420a76779eeSRichard Henderson g_assert_not_reached(); 1421a76779eeSRichard Henderson } 1422a76779eeSRichard Henderson 1423a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 1424a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1425a76779eeSRichard Henderson { 1426a76779eeSRichard Henderson g_assert_not_reached(); 1427a76779eeSRichard Henderson } 1428a76779eeSRichard Henderson #endif 1429a76779eeSRichard Henderson 143042071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1431fcf5ef2aSThomas Huth { 1432c03a0fd1SRichard Henderson switch (da->type) { 1433fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1434fcf5ef2aSThomas Huth break; 1435fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 1436fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1437fcf5ef2aSThomas Huth break; 1438fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1439c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 1440fcf5ef2aSThomas Huth break; 14412786a3f8SRichard Henderson 14422786a3f8SRichard Henderson case GET_ASI_CODE: 14432786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 14442786a3f8SRichard Henderson { 14452786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 14462786a3f8SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 14472786a3f8SRichard Henderson 14482786a3f8SRichard Henderson gen_helper_ld_code(t64, tcg_env, addr, tcg_constant_i32(oi)); 14492786a3f8SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 14502786a3f8SRichard Henderson } 14512786a3f8SRichard Henderson break; 14522786a3f8SRichard Henderson #else 14532786a3f8SRichard Henderson g_assert_not_reached(); 14542786a3f8SRichard Henderson #endif 14552786a3f8SRichard Henderson 1456fcf5ef2aSThomas Huth default: 1457fcf5ef2aSThomas Huth { 1458c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1459c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1460fcf5ef2aSThomas Huth 1461fcf5ef2aSThomas Huth save_state(dc); 1462fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1463ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 1464fcf5ef2aSThomas Huth #else 1465fcf5ef2aSThomas Huth { 1466fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1467ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 1468fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 1469fcf5ef2aSThomas Huth } 1470fcf5ef2aSThomas Huth #endif 1471fcf5ef2aSThomas Huth } 1472fcf5ef2aSThomas Huth break; 1473fcf5ef2aSThomas Huth } 1474fcf5ef2aSThomas Huth } 1475fcf5ef2aSThomas Huth 147642071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 1477c03a0fd1SRichard Henderson { 1478c03a0fd1SRichard Henderson switch (da->type) { 1479fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1480fcf5ef2aSThomas Huth break; 1481c03a0fd1SRichard Henderson 1482fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 1483c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 1484fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1485fcf5ef2aSThomas Huth break; 1486c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 14873390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 14883390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 1489fcf5ef2aSThomas Huth break; 1490c03a0fd1SRichard Henderson } 1491c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 1492c03a0fd1SRichard Henderson /* fall through */ 1493c03a0fd1SRichard Henderson 1494c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1495c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 1496c03a0fd1SRichard Henderson break; 1497c03a0fd1SRichard Henderson 1498fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 1499c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 150098271007SRichard Henderson /* 150198271007SRichard Henderson * Copy 32 bytes from the address in SRC to ADDR. 150298271007SRichard Henderson * 150398271007SRichard Henderson * From Ross RT625 hyperSPARC manual, section 4.6: 150498271007SRichard Henderson * "Block Copy and Block Fill will work only on cache line boundaries." 150598271007SRichard Henderson * 150698271007SRichard Henderson * It does not specify if an unaliged address is truncated or trapped. 150798271007SRichard Henderson * Previous qemu behaviour was to truncate to 4 byte alignment, which 150898271007SRichard Henderson * is obviously wrong. The only place I can see this used is in the 150998271007SRichard Henderson * Linux kernel which begins with page alignment, advancing by 32, 151098271007SRichard Henderson * so is always aligned. Assume truncation as the simpler option. 151198271007SRichard Henderson * 151298271007SRichard Henderson * Since the loads and stores are paired, allow the copy to happen 151398271007SRichard Henderson * in the host endianness. The copy need not be atomic. 151498271007SRichard Henderson */ 1515fcf5ef2aSThomas Huth { 151698271007SRichard Henderson MemOp mop = MO_128 | MO_ATOM_IFALIGN_PAIR; 1517fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 1518fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 151998271007SRichard Henderson TCGv_i128 tmp = tcg_temp_new_i128(); 1520fcf5ef2aSThomas Huth 152198271007SRichard Henderson tcg_gen_andi_tl(saddr, src, -32); 152298271007SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 152398271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 152498271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 152598271007SRichard Henderson tcg_gen_addi_tl(saddr, saddr, 16); 152698271007SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 152798271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 152898271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 1529fcf5ef2aSThomas Huth } 1530fcf5ef2aSThomas Huth break; 1531c03a0fd1SRichard Henderson 1532fcf5ef2aSThomas Huth default: 1533fcf5ef2aSThomas Huth { 1534c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1535c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1536fcf5ef2aSThomas Huth 1537fcf5ef2aSThomas Huth save_state(dc); 1538fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1539ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 1540fcf5ef2aSThomas Huth #else 1541fcf5ef2aSThomas Huth { 1542fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1543fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 1544ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1545fcf5ef2aSThomas Huth } 1546fcf5ef2aSThomas Huth #endif 1547fcf5ef2aSThomas Huth 1548fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 1549fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1550fcf5ef2aSThomas Huth } 1551fcf5ef2aSThomas Huth break; 1552fcf5ef2aSThomas Huth } 1553fcf5ef2aSThomas Huth } 1554fcf5ef2aSThomas Huth 1555dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 1556c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 1557c03a0fd1SRichard Henderson { 1558c03a0fd1SRichard Henderson switch (da->type) { 1559c03a0fd1SRichard Henderson case GET_ASI_EXCP: 1560c03a0fd1SRichard Henderson break; 1561c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1562dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 1563dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1564c03a0fd1SRichard Henderson break; 1565c03a0fd1SRichard Henderson default: 1566c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 1567c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 1568c03a0fd1SRichard Henderson break; 1569c03a0fd1SRichard Henderson } 1570c03a0fd1SRichard Henderson } 1571c03a0fd1SRichard Henderson 1572d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 1573c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 1574c03a0fd1SRichard Henderson { 1575c03a0fd1SRichard Henderson switch (da->type) { 1576fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1577c03a0fd1SRichard Henderson return; 1578fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1579c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 1580c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1581fcf5ef2aSThomas Huth break; 1582fcf5ef2aSThomas Huth default: 1583fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 1584fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 1585fcf5ef2aSThomas Huth break; 1586fcf5ef2aSThomas Huth } 1587fcf5ef2aSThomas Huth } 1588fcf5ef2aSThomas Huth 1589cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1590c03a0fd1SRichard Henderson { 1591c03a0fd1SRichard Henderson switch (da->type) { 1592fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1593fcf5ef2aSThomas Huth break; 1594fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1595cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 1596cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 1597fcf5ef2aSThomas Huth break; 1598fcf5ef2aSThomas Huth default: 15993db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 16003db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 1601af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 1602ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 16033db010c3SRichard Henderson } else { 1604c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 160500ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 16063db010c3SRichard Henderson TCGv_i64 s64, t64; 16073db010c3SRichard Henderson 16083db010c3SRichard Henderson save_state(dc); 16093db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 1610ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 16113db010c3SRichard Henderson 161200ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 1613ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 16143db010c3SRichard Henderson 16153db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 16163db010c3SRichard Henderson 16173db010c3SRichard Henderson /* End the TB. */ 16183db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 16193db010c3SRichard Henderson } 1620fcf5ef2aSThomas Huth break; 1621fcf5ef2aSThomas Huth } 1622fcf5ef2aSThomas Huth } 1623fcf5ef2aSThomas Huth 1624287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 16253259b9e2SRichard Henderson TCGv addr, int rd) 1626fcf5ef2aSThomas Huth { 16273259b9e2SRichard Henderson MemOp memop = da->memop; 16283259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1629fcf5ef2aSThomas Huth TCGv_i32 d32; 1630fcf5ef2aSThomas Huth TCGv_i64 d64; 1631287b1152SRichard Henderson TCGv addr_tmp; 1632fcf5ef2aSThomas Huth 16333259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 16343259b9e2SRichard Henderson if (size == MO_128) { 16353259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 16363259b9e2SRichard Henderson } 16373259b9e2SRichard Henderson 16383259b9e2SRichard Henderson switch (da->type) { 1639fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1640fcf5ef2aSThomas Huth break; 1641fcf5ef2aSThomas Huth 1642fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 16433259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1644fcf5ef2aSThomas Huth switch (size) { 16453259b9e2SRichard Henderson case MO_32: 1646388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 16473259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 1648fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1649fcf5ef2aSThomas Huth break; 16503259b9e2SRichard Henderson 16513259b9e2SRichard Henderson case MO_64: 16523259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 1653fcf5ef2aSThomas Huth break; 16543259b9e2SRichard Henderson 16553259b9e2SRichard Henderson case MO_128: 1656fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 16573259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 1658287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1659287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1660287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 1661fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 1662fcf5ef2aSThomas Huth break; 1663fcf5ef2aSThomas Huth default: 1664fcf5ef2aSThomas Huth g_assert_not_reached(); 1665fcf5ef2aSThomas Huth } 1666fcf5ef2aSThomas Huth break; 1667fcf5ef2aSThomas Huth 1668fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1669fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 16703259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1671fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1672287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1673287b1152SRichard Henderson for (int i = 0; ; ++i) { 16743259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 16753259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 1676fcf5ef2aSThomas Huth if (i == 7) { 1677fcf5ef2aSThomas Huth break; 1678fcf5ef2aSThomas Huth } 1679287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1680287b1152SRichard Henderson addr = addr_tmp; 1681fcf5ef2aSThomas Huth } 1682fcf5ef2aSThomas Huth } else { 1683fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1684fcf5ef2aSThomas Huth } 1685fcf5ef2aSThomas Huth break; 1686fcf5ef2aSThomas Huth 1687fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1688fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 16893259b9e2SRichard Henderson if (orig_size == MO_64) { 16903259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 16913259b9e2SRichard Henderson memop | MO_ALIGN); 1692fcf5ef2aSThomas Huth } else { 1693fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1694fcf5ef2aSThomas Huth } 1695fcf5ef2aSThomas Huth break; 1696fcf5ef2aSThomas Huth 1697fcf5ef2aSThomas Huth default: 1698fcf5ef2aSThomas Huth { 16993259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 17003259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 1701fcf5ef2aSThomas Huth 1702fcf5ef2aSThomas Huth save_state(dc); 1703fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1704fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1705fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 1706fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 1707fcf5ef2aSThomas Huth switch (size) { 17083259b9e2SRichard Henderson case MO_32: 1709fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1710ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1711388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 1712fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 1713fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1714fcf5ef2aSThomas Huth break; 17153259b9e2SRichard Henderson case MO_64: 17163259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 17173259b9e2SRichard Henderson r_asi, r_mop); 1718fcf5ef2aSThomas Huth break; 17193259b9e2SRichard Henderson case MO_128: 1720fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1721ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1722287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1723287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1724287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 17253259b9e2SRichard Henderson r_asi, r_mop); 1726fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 1727fcf5ef2aSThomas Huth break; 1728fcf5ef2aSThomas Huth default: 1729fcf5ef2aSThomas Huth g_assert_not_reached(); 1730fcf5ef2aSThomas Huth } 1731fcf5ef2aSThomas Huth } 1732fcf5ef2aSThomas Huth break; 1733fcf5ef2aSThomas Huth } 1734fcf5ef2aSThomas Huth } 1735fcf5ef2aSThomas Huth 1736287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 17373259b9e2SRichard Henderson TCGv addr, int rd) 17383259b9e2SRichard Henderson { 17393259b9e2SRichard Henderson MemOp memop = da->memop; 17403259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1741fcf5ef2aSThomas Huth TCGv_i32 d32; 1742287b1152SRichard Henderson TCGv addr_tmp; 1743fcf5ef2aSThomas Huth 17443259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 17453259b9e2SRichard Henderson if (size == MO_128) { 17463259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 17473259b9e2SRichard Henderson } 17483259b9e2SRichard Henderson 17493259b9e2SRichard Henderson switch (da->type) { 1750fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1751fcf5ef2aSThomas Huth break; 1752fcf5ef2aSThomas Huth 1753fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 17543259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1755fcf5ef2aSThomas Huth switch (size) { 17563259b9e2SRichard Henderson case MO_32: 1757fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 17583259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 1759fcf5ef2aSThomas Huth break; 17603259b9e2SRichard Henderson case MO_64: 17613259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 17623259b9e2SRichard Henderson memop | MO_ALIGN_4); 1763fcf5ef2aSThomas Huth break; 17643259b9e2SRichard Henderson case MO_128: 1765fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 1766fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 1767fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 1768fcf5ef2aSThomas Huth having to probe the second page before performing the first 1769fcf5ef2aSThomas Huth write. */ 17703259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 17713259b9e2SRichard Henderson memop | MO_ALIGN_16); 1772287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1773287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1774287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 1775fcf5ef2aSThomas Huth break; 1776fcf5ef2aSThomas Huth default: 1777fcf5ef2aSThomas Huth g_assert_not_reached(); 1778fcf5ef2aSThomas Huth } 1779fcf5ef2aSThomas Huth break; 1780fcf5ef2aSThomas Huth 1781fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1782fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 17833259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1784fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1785287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1786287b1152SRichard Henderson for (int i = 0; ; ++i) { 17873259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 17883259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 1789fcf5ef2aSThomas Huth if (i == 7) { 1790fcf5ef2aSThomas Huth break; 1791fcf5ef2aSThomas Huth } 1792287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1793287b1152SRichard Henderson addr = addr_tmp; 1794fcf5ef2aSThomas Huth } 1795fcf5ef2aSThomas Huth } else { 1796fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1797fcf5ef2aSThomas Huth } 1798fcf5ef2aSThomas Huth break; 1799fcf5ef2aSThomas Huth 1800fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1801fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 18023259b9e2SRichard Henderson if (orig_size == MO_64) { 18033259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 18043259b9e2SRichard Henderson memop | MO_ALIGN); 1805fcf5ef2aSThomas Huth } else { 1806fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1807fcf5ef2aSThomas Huth } 1808fcf5ef2aSThomas Huth break; 1809fcf5ef2aSThomas Huth 1810fcf5ef2aSThomas Huth default: 1811fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1812fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1813fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 1814fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1815fcf5ef2aSThomas Huth break; 1816fcf5ef2aSThomas Huth } 1817fcf5ef2aSThomas Huth } 1818fcf5ef2aSThomas Huth 181942071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 1820fcf5ef2aSThomas Huth { 1821a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 1822a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 1823fcf5ef2aSThomas Huth 1824c03a0fd1SRichard Henderson switch (da->type) { 1825fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1826fcf5ef2aSThomas Huth return; 1827fcf5ef2aSThomas Huth 1828fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 1829ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 1830ebbbec92SRichard Henderson { 1831ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 1832ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 1833ebbbec92SRichard Henderson 1834ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 1835ebbbec92SRichard Henderson /* 1836ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 1837ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 1838ebbbec92SRichard Henderson * the order of the writebacks. 1839ebbbec92SRichard Henderson */ 1840ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 1841ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 1842ebbbec92SRichard Henderson } else { 1843ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 1844ebbbec92SRichard Henderson } 1845ebbbec92SRichard Henderson } 1846fcf5ef2aSThomas Huth break; 1847ebbbec92SRichard Henderson #else 1848ebbbec92SRichard Henderson g_assert_not_reached(); 1849ebbbec92SRichard Henderson #endif 1850fcf5ef2aSThomas Huth 1851fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1852fcf5ef2aSThomas Huth { 1853fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 1854fcf5ef2aSThomas Huth 1855c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 1856fcf5ef2aSThomas Huth 1857fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 1858fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 1859fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 1860c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1861a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 1862fcf5ef2aSThomas Huth } else { 1863a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 1864fcf5ef2aSThomas Huth } 1865fcf5ef2aSThomas Huth } 1866fcf5ef2aSThomas Huth break; 1867fcf5ef2aSThomas Huth 18682786a3f8SRichard Henderson case GET_ASI_CODE: 18692786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 18702786a3f8SRichard Henderson { 18712786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 18722786a3f8SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 18732786a3f8SRichard Henderson 18742786a3f8SRichard Henderson gen_helper_ld_code(tmp, tcg_env, addr, tcg_constant_i32(oi)); 18752786a3f8SRichard Henderson 18762786a3f8SRichard Henderson /* See above. */ 18772786a3f8SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 18782786a3f8SRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 18792786a3f8SRichard Henderson } else { 18802786a3f8SRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 18812786a3f8SRichard Henderson } 18822786a3f8SRichard Henderson } 18832786a3f8SRichard Henderson break; 18842786a3f8SRichard Henderson #else 18852786a3f8SRichard Henderson g_assert_not_reached(); 18862786a3f8SRichard Henderson #endif 18872786a3f8SRichard Henderson 1888fcf5ef2aSThomas Huth default: 1889fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 1890fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 1891fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 1892fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 1893fcf5ef2aSThomas Huth { 1894c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1895c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 1896fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 1897fcf5ef2aSThomas Huth 1898fcf5ef2aSThomas Huth save_state(dc); 1899ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 1900fcf5ef2aSThomas Huth 1901fcf5ef2aSThomas Huth /* See above. */ 1902c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1903a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 1904fcf5ef2aSThomas Huth } else { 1905a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 1906fcf5ef2aSThomas Huth } 1907fcf5ef2aSThomas Huth } 1908fcf5ef2aSThomas Huth break; 1909fcf5ef2aSThomas Huth } 1910fcf5ef2aSThomas Huth 1911fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 1912fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 1913fcf5ef2aSThomas Huth } 1914fcf5ef2aSThomas Huth 191542071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 1916c03a0fd1SRichard Henderson { 1917c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 1918fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 1919fcf5ef2aSThomas Huth 1920c03a0fd1SRichard Henderson switch (da->type) { 1921fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1922fcf5ef2aSThomas Huth break; 1923fcf5ef2aSThomas Huth 1924fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 1925ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 1926ebbbec92SRichard Henderson { 1927ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 1928ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 1929ebbbec92SRichard Henderson 1930ebbbec92SRichard Henderson /* 1931ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 1932ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 1933ebbbec92SRichard Henderson * the order of the construction. 1934ebbbec92SRichard Henderson */ 1935ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 1936ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 1937ebbbec92SRichard Henderson } else { 1938ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 1939ebbbec92SRichard Henderson } 1940ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 1941ebbbec92SRichard Henderson } 1942fcf5ef2aSThomas Huth break; 1943ebbbec92SRichard Henderson #else 1944ebbbec92SRichard Henderson g_assert_not_reached(); 1945ebbbec92SRichard Henderson #endif 1946fcf5ef2aSThomas Huth 1947fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1948fcf5ef2aSThomas Huth { 1949fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1950fcf5ef2aSThomas Huth 1951fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 1952fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 1953fcf5ef2aSThomas Huth we must swap the order of the construction. */ 1954c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1955a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 1956fcf5ef2aSThomas Huth } else { 1957a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 1958fcf5ef2aSThomas Huth } 1959c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 1960fcf5ef2aSThomas Huth } 1961fcf5ef2aSThomas Huth break; 1962fcf5ef2aSThomas Huth 1963a76779eeSRichard Henderson case GET_ASI_BFILL: 1964a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 196554c3e953SRichard Henderson /* 196654c3e953SRichard Henderson * Store 32 bytes of [rd:rd+1] to ADDR. 196754c3e953SRichard Henderson * See comments for GET_ASI_COPY above. 196854c3e953SRichard Henderson */ 1969a76779eeSRichard Henderson { 197054c3e953SRichard Henderson MemOp mop = MO_TE | MO_128 | MO_ATOM_IFALIGN_PAIR; 197154c3e953SRichard Henderson TCGv_i64 t8 = tcg_temp_new_i64(); 197254c3e953SRichard Henderson TCGv_i128 t16 = tcg_temp_new_i128(); 197354c3e953SRichard Henderson TCGv daddr = tcg_temp_new(); 1974a76779eeSRichard Henderson 197554c3e953SRichard Henderson tcg_gen_concat_tl_i64(t8, lo, hi); 197654c3e953SRichard Henderson tcg_gen_concat_i64_i128(t16, t8, t8); 197754c3e953SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 197854c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 197954c3e953SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 198054c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 1981a76779eeSRichard Henderson } 1982a76779eeSRichard Henderson break; 1983a76779eeSRichard Henderson 1984fcf5ef2aSThomas Huth default: 1985fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 1986fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 1987fcf5ef2aSThomas Huth { 1988c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1989c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 1990fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1991fcf5ef2aSThomas Huth 1992fcf5ef2aSThomas Huth /* See above. */ 1993c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1994a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 1995fcf5ef2aSThomas Huth } else { 1996a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 1997fcf5ef2aSThomas Huth } 1998fcf5ef2aSThomas Huth 1999fcf5ef2aSThomas Huth save_state(dc); 2000ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2001fcf5ef2aSThomas Huth } 2002fcf5ef2aSThomas Huth break; 2003fcf5ef2aSThomas Huth } 2004fcf5ef2aSThomas Huth } 2005fcf5ef2aSThomas Huth 2006fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2007fcf5ef2aSThomas Huth { 2008f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2009fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2010dd7dbfccSRichard Henderson TCGv_i64 c64 = tcg_temp_new_i64(); 2011fcf5ef2aSThomas Huth 2012fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2013fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2014fcf5ef2aSThomas Huth the later. */ 2015fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2016c8507ebfSRichard Henderson tcg_gen_setcondi_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2017fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2018fcf5ef2aSThomas Huth 2019fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2020fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2021388a6465SRichard Henderson dst = tcg_temp_new_i32(); 202200ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2023fcf5ef2aSThomas Huth 2024fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2025fcf5ef2aSThomas Huth 2026fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2027f7ec8155SRichard Henderson #else 2028f7ec8155SRichard Henderson qemu_build_not_reached(); 2029f7ec8155SRichard Henderson #endif 2030fcf5ef2aSThomas Huth } 2031fcf5ef2aSThomas Huth 2032fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2033fcf5ef2aSThomas Huth { 2034f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2035fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2036c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, tcg_constant_tl(cmp->c2), 2037fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2038fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2039fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2040f7ec8155SRichard Henderson #else 2041f7ec8155SRichard Henderson qemu_build_not_reached(); 2042f7ec8155SRichard Henderson #endif 2043fcf5ef2aSThomas Huth } 2044fcf5ef2aSThomas Huth 2045fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2046fcf5ef2aSThomas Huth { 2047f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2048fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2049fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2050c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 2051fcf5ef2aSThomas Huth 2052c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, c2, 2053fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2054c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, c2, 2055fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2056fcf5ef2aSThomas Huth 2057fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2058f7ec8155SRichard Henderson #else 2059f7ec8155SRichard Henderson qemu_build_not_reached(); 2060f7ec8155SRichard Henderson #endif 2061fcf5ef2aSThomas Huth } 2062fcf5ef2aSThomas Huth 2063f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 20645d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2065fcf5ef2aSThomas Huth { 2066fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2067fcf5ef2aSThomas Huth 2068fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2069ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2070fcf5ef2aSThomas Huth 2071fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2072fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2073fcf5ef2aSThomas Huth 2074fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2075fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2076ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2077fcf5ef2aSThomas Huth 2078fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2079fcf5ef2aSThomas Huth { 2080fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2081fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2082fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2083fcf5ef2aSThomas Huth } 2084fcf5ef2aSThomas Huth } 2085fcf5ef2aSThomas Huth #endif 2086fcf5ef2aSThomas Huth 208706c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 208806c060d9SRichard Henderson { 208906c060d9SRichard Henderson return DFPREG(x); 209006c060d9SRichard Henderson } 209106c060d9SRichard Henderson 209206c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 209306c060d9SRichard Henderson { 209406c060d9SRichard Henderson return QFPREG(x); 209506c060d9SRichard Henderson } 209606c060d9SRichard Henderson 2097878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2098878cc677SRichard Henderson #include "decode-insns.c.inc" 2099878cc677SRichard Henderson 2100878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2101878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2102878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2103878cc677SRichard Henderson 2104878cc677SRichard Henderson #define avail_ALL(C) true 2105878cc677SRichard Henderson #ifdef TARGET_SPARC64 2106878cc677SRichard Henderson # define avail_32(C) false 2107af25071cSRichard Henderson # define avail_ASR17(C) false 2108d0a11d25SRichard Henderson # define avail_CASA(C) true 2109c2636853SRichard Henderson # define avail_DIV(C) true 2110b5372650SRichard Henderson # define avail_MUL(C) true 21110faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2112878cc677SRichard Henderson # define avail_64(C) true 21135d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2114af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2115b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2116b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2117878cc677SRichard Henderson #else 2118878cc677SRichard Henderson # define avail_32(C) true 2119af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2120d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2121c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2122b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 21230faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2124878cc677SRichard Henderson # define avail_64(C) false 21255d617bfbSRichard Henderson # define avail_GL(C) false 2126af25071cSRichard Henderson # define avail_HYPV(C) false 2127b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2128b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2129878cc677SRichard Henderson #endif 2130878cc677SRichard Henderson 2131878cc677SRichard Henderson /* Default case for non jump instructions. */ 2132878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2133878cc677SRichard Henderson { 21344a8d145dSRichard Henderson TCGLabel *l1; 21354a8d145dSRichard Henderson 213689527e3aSRichard Henderson finishing_insn(dc); 213789527e3aSRichard Henderson 2138878cc677SRichard Henderson if (dc->npc & 3) { 2139878cc677SRichard Henderson switch (dc->npc) { 2140878cc677SRichard Henderson case DYNAMIC_PC: 2141878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2142878cc677SRichard Henderson dc->pc = dc->npc; 2143444d8b30SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2144444d8b30SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 2145878cc677SRichard Henderson break; 21464a8d145dSRichard Henderson 2147878cc677SRichard Henderson case JUMP_PC: 2148878cc677SRichard Henderson /* we can do a static jump */ 21494a8d145dSRichard Henderson l1 = gen_new_label(); 2150533f042fSRichard Henderson tcg_gen_brcondi_tl(dc->jump.cond, dc->jump.c1, dc->jump.c2, l1); 21514a8d145dSRichard Henderson 21524a8d145dSRichard Henderson /* jump not taken */ 21534a8d145dSRichard Henderson gen_goto_tb(dc, 1, dc->jump_pc[1], dc->jump_pc[1] + 4); 21544a8d145dSRichard Henderson 21554a8d145dSRichard Henderson /* jump taken */ 21564a8d145dSRichard Henderson gen_set_label(l1); 21574a8d145dSRichard Henderson gen_goto_tb(dc, 0, dc->jump_pc[0], dc->jump_pc[0] + 4); 21584a8d145dSRichard Henderson 2159878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2160878cc677SRichard Henderson break; 21614a8d145dSRichard Henderson 2162878cc677SRichard Henderson default: 2163878cc677SRichard Henderson g_assert_not_reached(); 2164878cc677SRichard Henderson } 2165878cc677SRichard Henderson } else { 2166878cc677SRichard Henderson dc->pc = dc->npc; 2167878cc677SRichard Henderson dc->npc = dc->npc + 4; 2168878cc677SRichard Henderson } 2169878cc677SRichard Henderson return true; 2170878cc677SRichard Henderson } 2171878cc677SRichard Henderson 21726d2a0768SRichard Henderson /* 21736d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 21746d2a0768SRichard Henderson */ 21756d2a0768SRichard Henderson 21769d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 21773951b7a8SRichard Henderson bool annul, int disp) 2178276567aaSRichard Henderson { 21793951b7a8SRichard Henderson target_ulong dest = address_mask_i(dc, dc->pc + disp * 4); 2180c76c8045SRichard Henderson target_ulong npc; 2181c76c8045SRichard Henderson 218289527e3aSRichard Henderson finishing_insn(dc); 218389527e3aSRichard Henderson 21842d9bb237SRichard Henderson if (cmp->cond == TCG_COND_ALWAYS) { 21852d9bb237SRichard Henderson if (annul) { 21862d9bb237SRichard Henderson dc->pc = dest; 21872d9bb237SRichard Henderson dc->npc = dest + 4; 21882d9bb237SRichard Henderson } else { 21892d9bb237SRichard Henderson gen_mov_pc_npc(dc); 21902d9bb237SRichard Henderson dc->npc = dest; 21912d9bb237SRichard Henderson } 21922d9bb237SRichard Henderson return true; 21932d9bb237SRichard Henderson } 21942d9bb237SRichard Henderson 21952d9bb237SRichard Henderson if (cmp->cond == TCG_COND_NEVER) { 21962d9bb237SRichard Henderson npc = dc->npc; 21972d9bb237SRichard Henderson if (npc & 3) { 21982d9bb237SRichard Henderson gen_mov_pc_npc(dc); 21992d9bb237SRichard Henderson if (annul) { 22002d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_pc, cpu_pc, 4); 22012d9bb237SRichard Henderson } 22022d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_pc, 4); 22032d9bb237SRichard Henderson } else { 22042d9bb237SRichard Henderson dc->pc = npc + (annul ? 4 : 0); 22052d9bb237SRichard Henderson dc->npc = dc->pc + 4; 22062d9bb237SRichard Henderson } 22072d9bb237SRichard Henderson return true; 22082d9bb237SRichard Henderson } 22092d9bb237SRichard Henderson 2210c76c8045SRichard Henderson flush_cond(dc); 2211c76c8045SRichard Henderson npc = dc->npc; 22126b3e4cc6SRichard Henderson 2213276567aaSRichard Henderson if (annul) { 22146b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 22156b3e4cc6SRichard Henderson 2216c8507ebfSRichard Henderson tcg_gen_brcondi_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 22176b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 22186b3e4cc6SRichard Henderson gen_set_label(l1); 22196b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 22206b3e4cc6SRichard Henderson 22216b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2222276567aaSRichard Henderson } else { 22236b3e4cc6SRichard Henderson if (npc & 3) { 22246b3e4cc6SRichard Henderson switch (npc) { 22256b3e4cc6SRichard Henderson case DYNAMIC_PC: 22266b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 22276b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 22286b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 22299d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 2230c8507ebfSRichard Henderson cmp->c1, tcg_constant_tl(cmp->c2), 22316b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 22326b3e4cc6SRichard Henderson dc->pc = npc; 22336b3e4cc6SRichard Henderson break; 22346b3e4cc6SRichard Henderson default: 22356b3e4cc6SRichard Henderson g_assert_not_reached(); 22366b3e4cc6SRichard Henderson } 22376b3e4cc6SRichard Henderson } else { 22386b3e4cc6SRichard Henderson dc->pc = npc; 2239533f042fSRichard Henderson dc->npc = JUMP_PC; 2240533f042fSRichard Henderson dc->jump = *cmp; 22416b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 22426b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 2243dd7dbfccSRichard Henderson 2244dd7dbfccSRichard Henderson /* The condition for cpu_cond is always NE -- normalize. */ 2245dd7dbfccSRichard Henderson if (cmp->cond == TCG_COND_NE) { 2246c8507ebfSRichard Henderson tcg_gen_xori_tl(cpu_cond, cmp->c1, cmp->c2); 22479d4e2bc7SRichard Henderson } else { 2248c8507ebfSRichard Henderson tcg_gen_setcondi_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 22499d4e2bc7SRichard Henderson } 225089527e3aSRichard Henderson dc->cpu_cond_live = true; 22516b3e4cc6SRichard Henderson } 2252276567aaSRichard Henderson } 2253276567aaSRichard Henderson return true; 2254276567aaSRichard Henderson } 2255276567aaSRichard Henderson 2256af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2257af25071cSRichard Henderson { 2258af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2259af25071cSRichard Henderson return true; 2260af25071cSRichard Henderson } 2261af25071cSRichard Henderson 226206c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 226306c060d9SRichard Henderson { 226406c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 226506c060d9SRichard Henderson return true; 226606c060d9SRichard Henderson } 226706c060d9SRichard Henderson 226806c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 226906c060d9SRichard Henderson { 227006c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 227106c060d9SRichard Henderson return false; 227206c060d9SRichard Henderson } 227306c060d9SRichard Henderson return raise_unimpfpop(dc); 227406c060d9SRichard Henderson } 227506c060d9SRichard Henderson 2276276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2277276567aaSRichard Henderson { 22781ea9c62aSRichard Henderson DisasCompare cmp; 2279276567aaSRichard Henderson 22801ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 22813951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2282276567aaSRichard Henderson } 2283276567aaSRichard Henderson 2284276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2285276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2286276567aaSRichard Henderson 228745196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 228845196ea4SRichard Henderson { 2289d5471936SRichard Henderson DisasCompare cmp; 229045196ea4SRichard Henderson 229145196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 229245196ea4SRichard Henderson return true; 229345196ea4SRichard Henderson } 2294d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 22953951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 229645196ea4SRichard Henderson } 229745196ea4SRichard Henderson 229845196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 229945196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 230045196ea4SRichard Henderson 2301ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2302ab9ffe98SRichard Henderson { 2303ab9ffe98SRichard Henderson DisasCompare cmp; 2304ab9ffe98SRichard Henderson 2305ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2306ab9ffe98SRichard Henderson return false; 2307ab9ffe98SRichard Henderson } 23082c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 2309ab9ffe98SRichard Henderson return false; 2310ab9ffe98SRichard Henderson } 23113951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2312ab9ffe98SRichard Henderson } 2313ab9ffe98SRichard Henderson 231423ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 231523ada1b1SRichard Henderson { 231623ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 231723ada1b1SRichard Henderson 231823ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 231923ada1b1SRichard Henderson gen_mov_pc_npc(dc); 232023ada1b1SRichard Henderson dc->npc = target; 232123ada1b1SRichard Henderson return true; 232223ada1b1SRichard Henderson } 232323ada1b1SRichard Henderson 232445196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 232545196ea4SRichard Henderson { 232645196ea4SRichard Henderson /* 232745196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 232845196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 232945196ea4SRichard Henderson */ 233045196ea4SRichard Henderson #ifdef TARGET_SPARC64 233145196ea4SRichard Henderson return false; 233245196ea4SRichard Henderson #else 233345196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 233445196ea4SRichard Henderson return true; 233545196ea4SRichard Henderson #endif 233645196ea4SRichard Henderson } 233745196ea4SRichard Henderson 23386d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 23396d2a0768SRichard Henderson { 23406d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 23416d2a0768SRichard Henderson if (a->rd) { 23426d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 23436d2a0768SRichard Henderson } 23446d2a0768SRichard Henderson return advance_pc(dc); 23456d2a0768SRichard Henderson } 23466d2a0768SRichard Henderson 23470faef01bSRichard Henderson /* 23480faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 23490faef01bSRichard Henderson */ 23500faef01bSRichard Henderson 235130376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 235230376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 235330376636SRichard Henderson { 235430376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 235530376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 235630376636SRichard Henderson DisasCompare cmp; 235730376636SRichard Henderson TCGLabel *lab; 235830376636SRichard Henderson TCGv_i32 trap; 235930376636SRichard Henderson 236030376636SRichard Henderson /* Trap never. */ 236130376636SRichard Henderson if (cond == 0) { 236230376636SRichard Henderson return advance_pc(dc); 236330376636SRichard Henderson } 236430376636SRichard Henderson 236530376636SRichard Henderson /* 236630376636SRichard Henderson * Immediate traps are the most common case. Since this value is 236730376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 236830376636SRichard Henderson */ 236930376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 237030376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 237130376636SRichard Henderson } else { 237230376636SRichard Henderson trap = tcg_temp_new_i32(); 237330376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 237430376636SRichard Henderson if (imm) { 237530376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 237630376636SRichard Henderson } else { 237730376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 237830376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 237930376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 238030376636SRichard Henderson } 238130376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 238230376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 238330376636SRichard Henderson } 238430376636SRichard Henderson 238589527e3aSRichard Henderson finishing_insn(dc); 238689527e3aSRichard Henderson 238730376636SRichard Henderson /* Trap always. */ 238830376636SRichard Henderson if (cond == 8) { 238930376636SRichard Henderson save_state(dc); 239030376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 239130376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 239230376636SRichard Henderson return true; 239330376636SRichard Henderson } 239430376636SRichard Henderson 239530376636SRichard Henderson /* Conditional trap. */ 239630376636SRichard Henderson flush_cond(dc); 239730376636SRichard Henderson lab = delay_exceptionv(dc, trap); 239830376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 2399c8507ebfSRichard Henderson tcg_gen_brcondi_tl(cmp.cond, cmp.c1, cmp.c2, lab); 240030376636SRichard Henderson 240130376636SRichard Henderson return advance_pc(dc); 240230376636SRichard Henderson } 240330376636SRichard Henderson 240430376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 240530376636SRichard Henderson { 240630376636SRichard Henderson if (avail_32(dc) && a->cc) { 240730376636SRichard Henderson return false; 240830376636SRichard Henderson } 240930376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 241030376636SRichard Henderson } 241130376636SRichard Henderson 241230376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 241330376636SRichard Henderson { 241430376636SRichard Henderson if (avail_64(dc)) { 241530376636SRichard Henderson return false; 241630376636SRichard Henderson } 241730376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 241830376636SRichard Henderson } 241930376636SRichard Henderson 242030376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 242130376636SRichard Henderson { 242230376636SRichard Henderson if (avail_32(dc)) { 242330376636SRichard Henderson return false; 242430376636SRichard Henderson } 242530376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 242630376636SRichard Henderson } 242730376636SRichard Henderson 2428af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2429af25071cSRichard Henderson { 2430af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2431af25071cSRichard Henderson return advance_pc(dc); 2432af25071cSRichard Henderson } 2433af25071cSRichard Henderson 2434af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2435af25071cSRichard Henderson { 2436af25071cSRichard Henderson if (avail_32(dc)) { 2437af25071cSRichard Henderson return false; 2438af25071cSRichard Henderson } 2439af25071cSRichard Henderson if (a->mmask) { 2440af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2441af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2442af25071cSRichard Henderson } 2443af25071cSRichard Henderson if (a->cmask) { 2444af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2445af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2446af25071cSRichard Henderson } 2447af25071cSRichard Henderson return advance_pc(dc); 2448af25071cSRichard Henderson } 2449af25071cSRichard Henderson 2450af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2451af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2452af25071cSRichard Henderson { 2453af25071cSRichard Henderson if (!priv) { 2454af25071cSRichard Henderson return raise_priv(dc); 2455af25071cSRichard Henderson } 2456af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2457af25071cSRichard Henderson return advance_pc(dc); 2458af25071cSRichard Henderson } 2459af25071cSRichard Henderson 2460af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2461af25071cSRichard Henderson { 2462af25071cSRichard Henderson return cpu_y; 2463af25071cSRichard Henderson } 2464af25071cSRichard Henderson 2465af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 2466af25071cSRichard Henderson { 2467af25071cSRichard Henderson /* 2468af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 2469af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 2470af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 2471af25071cSRichard Henderson */ 2472af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 2473af25071cSRichard Henderson return false; 2474af25071cSRichard Henderson } 2475af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 2476af25071cSRichard Henderson } 2477af25071cSRichard Henderson 2478af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 2479af25071cSRichard Henderson { 2480c92948f2SClément Chigot gen_helper_rdasr17(dst, tcg_env); 2481c92948f2SClément Chigot return dst; 2482af25071cSRichard Henderson } 2483af25071cSRichard Henderson 2484af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 2485af25071cSRichard Henderson 2486af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 2487af25071cSRichard Henderson { 2488af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 2489af25071cSRichard Henderson return dst; 2490af25071cSRichard Henderson } 2491af25071cSRichard Henderson 2492af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 2493af25071cSRichard Henderson 2494af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 2495af25071cSRichard Henderson { 2496af25071cSRichard Henderson #ifdef TARGET_SPARC64 2497af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 2498af25071cSRichard Henderson #else 2499af25071cSRichard Henderson qemu_build_not_reached(); 2500af25071cSRichard Henderson #endif 2501af25071cSRichard Henderson } 2502af25071cSRichard Henderson 2503af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 2504af25071cSRichard Henderson 2505af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 2506af25071cSRichard Henderson { 2507af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2508af25071cSRichard Henderson 2509af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 2510af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2511af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2512af25071cSRichard Henderson } 2513af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2514af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2515af25071cSRichard Henderson return dst; 2516af25071cSRichard Henderson } 2517af25071cSRichard Henderson 2518af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2519af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 2520af25071cSRichard Henderson 2521af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 2522af25071cSRichard Henderson { 2523af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 2524af25071cSRichard Henderson } 2525af25071cSRichard Henderson 2526af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 2527af25071cSRichard Henderson 2528af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 2529af25071cSRichard Henderson { 2530af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 2531af25071cSRichard Henderson return dst; 2532af25071cSRichard Henderson } 2533af25071cSRichard Henderson 2534af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 2535af25071cSRichard Henderson 2536af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 2537af25071cSRichard Henderson { 2538af25071cSRichard Henderson gen_trap_ifnofpu(dc); 2539af25071cSRichard Henderson return cpu_gsr; 2540af25071cSRichard Henderson } 2541af25071cSRichard Henderson 2542af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 2543af25071cSRichard Henderson 2544af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 2545af25071cSRichard Henderson { 2546af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 2547af25071cSRichard Henderson return dst; 2548af25071cSRichard Henderson } 2549af25071cSRichard Henderson 2550af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 2551af25071cSRichard Henderson 2552af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 2553af25071cSRichard Henderson { 2554577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 2555577efa45SRichard Henderson return dst; 2556af25071cSRichard Henderson } 2557af25071cSRichard Henderson 2558af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2559af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 2560af25071cSRichard Henderson 2561af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 2562af25071cSRichard Henderson { 2563af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2564af25071cSRichard Henderson 2565af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 2566af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2567af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2568af25071cSRichard Henderson } 2569af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2570af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2571af25071cSRichard Henderson return dst; 2572af25071cSRichard Henderson } 2573af25071cSRichard Henderson 2574af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2575af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 2576af25071cSRichard Henderson 2577af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 2578af25071cSRichard Henderson { 2579577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 2580577efa45SRichard Henderson return dst; 2581af25071cSRichard Henderson } 2582af25071cSRichard Henderson 2583af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 2584af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 2585af25071cSRichard Henderson 2586af25071cSRichard Henderson /* 2587af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 2588af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 2589af25071cSRichard Henderson * this ASR as impl. dep 2590af25071cSRichard Henderson */ 2591af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 2592af25071cSRichard Henderson { 2593af25071cSRichard Henderson return tcg_constant_tl(1); 2594af25071cSRichard Henderson } 2595af25071cSRichard Henderson 2596af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 2597af25071cSRichard Henderson 2598668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 2599668bb9b7SRichard Henderson { 2600668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 2601668bb9b7SRichard Henderson return dst; 2602668bb9b7SRichard Henderson } 2603668bb9b7SRichard Henderson 2604668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 2605668bb9b7SRichard Henderson 2606668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 2607668bb9b7SRichard Henderson { 2608668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 2609668bb9b7SRichard Henderson return dst; 2610668bb9b7SRichard Henderson } 2611668bb9b7SRichard Henderson 2612668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 2613668bb9b7SRichard Henderson 2614668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 2615668bb9b7SRichard Henderson { 2616668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 2617668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 2618668bb9b7SRichard Henderson 2619668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 2620668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 2621668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 2622668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 2623668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 2624668bb9b7SRichard Henderson 2625668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 2626668bb9b7SRichard Henderson return dst; 2627668bb9b7SRichard Henderson } 2628668bb9b7SRichard Henderson 2629668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 2630668bb9b7SRichard Henderson 2631668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 2632668bb9b7SRichard Henderson { 26332da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 26342da789deSRichard Henderson return dst; 2635668bb9b7SRichard Henderson } 2636668bb9b7SRichard Henderson 2637668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 2638668bb9b7SRichard Henderson 2639668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 2640668bb9b7SRichard Henderson { 26412da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 26422da789deSRichard Henderson return dst; 2643668bb9b7SRichard Henderson } 2644668bb9b7SRichard Henderson 2645668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 2646668bb9b7SRichard Henderson 2647668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 2648668bb9b7SRichard Henderson { 26492da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 26502da789deSRichard Henderson return dst; 2651668bb9b7SRichard Henderson } 2652668bb9b7SRichard Henderson 2653668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 2654668bb9b7SRichard Henderson 2655668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 2656668bb9b7SRichard Henderson { 2657577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 2658577efa45SRichard Henderson return dst; 2659668bb9b7SRichard Henderson } 2660668bb9b7SRichard Henderson 2661668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 2662668bb9b7SRichard Henderson do_rdhstick_cmpr) 2663668bb9b7SRichard Henderson 26645d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 26655d617bfbSRichard Henderson { 2666cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 2667cd6269f7SRichard Henderson return dst; 26685d617bfbSRichard Henderson } 26695d617bfbSRichard Henderson 26705d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 26715d617bfbSRichard Henderson 26725d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 26735d617bfbSRichard Henderson { 26745d617bfbSRichard Henderson #ifdef TARGET_SPARC64 26755d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 26765d617bfbSRichard Henderson 26775d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 26785d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 26795d617bfbSRichard Henderson return dst; 26805d617bfbSRichard Henderson #else 26815d617bfbSRichard Henderson qemu_build_not_reached(); 26825d617bfbSRichard Henderson #endif 26835d617bfbSRichard Henderson } 26845d617bfbSRichard Henderson 26855d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 26865d617bfbSRichard Henderson 26875d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 26885d617bfbSRichard Henderson { 26895d617bfbSRichard Henderson #ifdef TARGET_SPARC64 26905d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 26915d617bfbSRichard Henderson 26925d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 26935d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 26945d617bfbSRichard Henderson return dst; 26955d617bfbSRichard Henderson #else 26965d617bfbSRichard Henderson qemu_build_not_reached(); 26975d617bfbSRichard Henderson #endif 26985d617bfbSRichard Henderson } 26995d617bfbSRichard Henderson 27005d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 27015d617bfbSRichard Henderson 27025d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 27035d617bfbSRichard Henderson { 27045d617bfbSRichard Henderson #ifdef TARGET_SPARC64 27055d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 27065d617bfbSRichard Henderson 27075d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 27085d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 27095d617bfbSRichard Henderson return dst; 27105d617bfbSRichard Henderson #else 27115d617bfbSRichard Henderson qemu_build_not_reached(); 27125d617bfbSRichard Henderson #endif 27135d617bfbSRichard Henderson } 27145d617bfbSRichard Henderson 27155d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 27165d617bfbSRichard Henderson 27175d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 27185d617bfbSRichard Henderson { 27195d617bfbSRichard Henderson #ifdef TARGET_SPARC64 27205d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 27215d617bfbSRichard Henderson 27225d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 27235d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 27245d617bfbSRichard Henderson return dst; 27255d617bfbSRichard Henderson #else 27265d617bfbSRichard Henderson qemu_build_not_reached(); 27275d617bfbSRichard Henderson #endif 27285d617bfbSRichard Henderson } 27295d617bfbSRichard Henderson 27305d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 27315d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 27325d617bfbSRichard Henderson 27335d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 27345d617bfbSRichard Henderson { 27355d617bfbSRichard Henderson return cpu_tbr; 27365d617bfbSRichard Henderson } 27375d617bfbSRichard Henderson 2738e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 27395d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 27405d617bfbSRichard Henderson 27415d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 27425d617bfbSRichard Henderson { 27435d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 27445d617bfbSRichard Henderson return dst; 27455d617bfbSRichard Henderson } 27465d617bfbSRichard Henderson 27475d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 27485d617bfbSRichard Henderson 27495d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 27505d617bfbSRichard Henderson { 27515d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 27525d617bfbSRichard Henderson return dst; 27535d617bfbSRichard Henderson } 27545d617bfbSRichard Henderson 27555d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 27565d617bfbSRichard Henderson 27575d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 27585d617bfbSRichard Henderson { 27595d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 27605d617bfbSRichard Henderson return dst; 27615d617bfbSRichard Henderson } 27625d617bfbSRichard Henderson 27635d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 27645d617bfbSRichard Henderson 27655d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 27665d617bfbSRichard Henderson { 27675d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 27685d617bfbSRichard Henderson return dst; 27695d617bfbSRichard Henderson } 27705d617bfbSRichard Henderson 27715d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 27725d617bfbSRichard Henderson 27735d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 27745d617bfbSRichard Henderson { 27755d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 27765d617bfbSRichard Henderson return dst; 27775d617bfbSRichard Henderson } 27785d617bfbSRichard Henderson 27795d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 27805d617bfbSRichard Henderson 27815d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 27825d617bfbSRichard Henderson { 27835d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 27845d617bfbSRichard Henderson return dst; 27855d617bfbSRichard Henderson } 27865d617bfbSRichard Henderson 27875d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 27885d617bfbSRichard Henderson do_rdcanrestore) 27895d617bfbSRichard Henderson 27905d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 27915d617bfbSRichard Henderson { 27925d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 27935d617bfbSRichard Henderson return dst; 27945d617bfbSRichard Henderson } 27955d617bfbSRichard Henderson 27965d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 27975d617bfbSRichard Henderson 27985d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 27995d617bfbSRichard Henderson { 28005d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 28015d617bfbSRichard Henderson return dst; 28025d617bfbSRichard Henderson } 28035d617bfbSRichard Henderson 28045d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 28055d617bfbSRichard Henderson 28065d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 28075d617bfbSRichard Henderson { 28085d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 28095d617bfbSRichard Henderson return dst; 28105d617bfbSRichard Henderson } 28115d617bfbSRichard Henderson 28125d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 28135d617bfbSRichard Henderson 28145d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 28155d617bfbSRichard Henderson { 28165d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 28175d617bfbSRichard Henderson return dst; 28185d617bfbSRichard Henderson } 28195d617bfbSRichard Henderson 28205d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 28215d617bfbSRichard Henderson 28225d617bfbSRichard Henderson /* UA2005 strand status */ 28235d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 28245d617bfbSRichard Henderson { 28252da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 28262da789deSRichard Henderson return dst; 28275d617bfbSRichard Henderson } 28285d617bfbSRichard Henderson 28295d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 28305d617bfbSRichard Henderson 28315d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 28325d617bfbSRichard Henderson { 28332da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 28342da789deSRichard Henderson return dst; 28355d617bfbSRichard Henderson } 28365d617bfbSRichard Henderson 28375d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 28385d617bfbSRichard Henderson 2839e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 2840e8325dc0SRichard Henderson { 2841e8325dc0SRichard Henderson if (avail_64(dc)) { 2842e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 2843e8325dc0SRichard Henderson return advance_pc(dc); 2844e8325dc0SRichard Henderson } 2845e8325dc0SRichard Henderson return false; 2846e8325dc0SRichard Henderson } 2847e8325dc0SRichard Henderson 28480faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 28490faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 28500faef01bSRichard Henderson { 28510faef01bSRichard Henderson TCGv src; 28520faef01bSRichard Henderson 28530faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 28540faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 28550faef01bSRichard Henderson return false; 28560faef01bSRichard Henderson } 28570faef01bSRichard Henderson if (!priv) { 28580faef01bSRichard Henderson return raise_priv(dc); 28590faef01bSRichard Henderson } 28600faef01bSRichard Henderson 28610faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 28620faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 28630faef01bSRichard Henderson } else { 28640faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 28650faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 28660faef01bSRichard Henderson src = src1; 28670faef01bSRichard Henderson } else { 28680faef01bSRichard Henderson src = tcg_temp_new(); 28690faef01bSRichard Henderson if (a->imm) { 28700faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 28710faef01bSRichard Henderson } else { 28720faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 28730faef01bSRichard Henderson } 28740faef01bSRichard Henderson } 28750faef01bSRichard Henderson } 28760faef01bSRichard Henderson func(dc, src); 28770faef01bSRichard Henderson return advance_pc(dc); 28780faef01bSRichard Henderson } 28790faef01bSRichard Henderson 28800faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 28810faef01bSRichard Henderson { 28820faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 28830faef01bSRichard Henderson } 28840faef01bSRichard Henderson 28850faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 28860faef01bSRichard Henderson 28870faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 28880faef01bSRichard Henderson { 28890faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 28900faef01bSRichard Henderson } 28910faef01bSRichard Henderson 28920faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 28930faef01bSRichard Henderson 28940faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 28950faef01bSRichard Henderson { 28960faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 28970faef01bSRichard Henderson 28980faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 28990faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 29000faef01bSRichard Henderson /* End TB to notice changed ASI. */ 29010faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29020faef01bSRichard Henderson } 29030faef01bSRichard Henderson 29040faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 29050faef01bSRichard Henderson 29060faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 29070faef01bSRichard Henderson { 29080faef01bSRichard Henderson #ifdef TARGET_SPARC64 29090faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 29100faef01bSRichard Henderson dc->fprs_dirty = 0; 29110faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29120faef01bSRichard Henderson #else 29130faef01bSRichard Henderson qemu_build_not_reached(); 29140faef01bSRichard Henderson #endif 29150faef01bSRichard Henderson } 29160faef01bSRichard Henderson 29170faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 29180faef01bSRichard Henderson 29190faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 29200faef01bSRichard Henderson { 29210faef01bSRichard Henderson gen_trap_ifnofpu(dc); 29220faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 29230faef01bSRichard Henderson } 29240faef01bSRichard Henderson 29250faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 29260faef01bSRichard Henderson 29270faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 29280faef01bSRichard Henderson { 29290faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 29300faef01bSRichard Henderson } 29310faef01bSRichard Henderson 29320faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 29330faef01bSRichard Henderson 29340faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 29350faef01bSRichard Henderson { 29360faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 29370faef01bSRichard Henderson } 29380faef01bSRichard Henderson 29390faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 29400faef01bSRichard Henderson 29410faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 29420faef01bSRichard Henderson { 29430faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 29440faef01bSRichard Henderson } 29450faef01bSRichard Henderson 29460faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 29470faef01bSRichard Henderson 29480faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 29490faef01bSRichard Henderson { 29500faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 29510faef01bSRichard Henderson 2952577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 2953577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 29540faef01bSRichard Henderson translator_io_start(&dc->base); 2955577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 29560faef01bSRichard Henderson /* End TB to handle timer interrupt */ 29570faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29580faef01bSRichard Henderson } 29590faef01bSRichard Henderson 29600faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 29610faef01bSRichard Henderson 29620faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 29630faef01bSRichard Henderson { 29640faef01bSRichard Henderson #ifdef TARGET_SPARC64 29650faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 29660faef01bSRichard Henderson 29670faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 29680faef01bSRichard Henderson translator_io_start(&dc->base); 29690faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 29700faef01bSRichard Henderson /* End TB to handle timer interrupt */ 29710faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29720faef01bSRichard Henderson #else 29730faef01bSRichard Henderson qemu_build_not_reached(); 29740faef01bSRichard Henderson #endif 29750faef01bSRichard Henderson } 29760faef01bSRichard Henderson 29770faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 29780faef01bSRichard Henderson 29790faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 29800faef01bSRichard Henderson { 29810faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 29820faef01bSRichard Henderson 2983577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 2984577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 29850faef01bSRichard Henderson translator_io_start(&dc->base); 2986577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 29870faef01bSRichard Henderson /* End TB to handle timer interrupt */ 29880faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29890faef01bSRichard Henderson } 29900faef01bSRichard Henderson 29910faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 29920faef01bSRichard Henderson 29930faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 29940faef01bSRichard Henderson { 299589527e3aSRichard Henderson finishing_insn(dc); 29960faef01bSRichard Henderson save_state(dc); 29970faef01bSRichard Henderson gen_helper_power_down(tcg_env); 29980faef01bSRichard Henderson } 29990faef01bSRichard Henderson 30000faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 30010faef01bSRichard Henderson 300225524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 300325524734SRichard Henderson { 300425524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 300525524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 300625524734SRichard Henderson } 300725524734SRichard Henderson 300825524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 300925524734SRichard Henderson 30109422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 30119422278eSRichard Henderson { 30129422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3013cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3014cd6269f7SRichard Henderson 3015cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3016cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 30179422278eSRichard Henderson } 30189422278eSRichard Henderson 30199422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 30209422278eSRichard Henderson 30219422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 30229422278eSRichard Henderson { 30239422278eSRichard Henderson #ifdef TARGET_SPARC64 30249422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30259422278eSRichard Henderson 30269422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30279422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 30289422278eSRichard Henderson #else 30299422278eSRichard Henderson qemu_build_not_reached(); 30309422278eSRichard Henderson #endif 30319422278eSRichard Henderson } 30329422278eSRichard Henderson 30339422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 30349422278eSRichard Henderson 30359422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 30369422278eSRichard Henderson { 30379422278eSRichard Henderson #ifdef TARGET_SPARC64 30389422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30399422278eSRichard Henderson 30409422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30419422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 30429422278eSRichard Henderson #else 30439422278eSRichard Henderson qemu_build_not_reached(); 30449422278eSRichard Henderson #endif 30459422278eSRichard Henderson } 30469422278eSRichard Henderson 30479422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 30489422278eSRichard Henderson 30499422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 30509422278eSRichard Henderson { 30519422278eSRichard Henderson #ifdef TARGET_SPARC64 30529422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30539422278eSRichard Henderson 30549422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30559422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 30569422278eSRichard Henderson #else 30579422278eSRichard Henderson qemu_build_not_reached(); 30589422278eSRichard Henderson #endif 30599422278eSRichard Henderson } 30609422278eSRichard Henderson 30619422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 30629422278eSRichard Henderson 30639422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 30649422278eSRichard Henderson { 30659422278eSRichard Henderson #ifdef TARGET_SPARC64 30669422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30679422278eSRichard Henderson 30689422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30699422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 30709422278eSRichard Henderson #else 30719422278eSRichard Henderson qemu_build_not_reached(); 30729422278eSRichard Henderson #endif 30739422278eSRichard Henderson } 30749422278eSRichard Henderson 30759422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 30769422278eSRichard Henderson 30779422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 30789422278eSRichard Henderson { 30799422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 30809422278eSRichard Henderson 30819422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 30829422278eSRichard Henderson translator_io_start(&dc->base); 30839422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 30849422278eSRichard Henderson /* End TB to handle timer interrupt */ 30859422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30869422278eSRichard Henderson } 30879422278eSRichard Henderson 30889422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 30899422278eSRichard Henderson 30909422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 30919422278eSRichard Henderson { 30929422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 30939422278eSRichard Henderson } 30949422278eSRichard Henderson 30959422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 30969422278eSRichard Henderson 30979422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 30989422278eSRichard Henderson { 30999422278eSRichard Henderson save_state(dc); 31009422278eSRichard Henderson if (translator_io_start(&dc->base)) { 31019422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31029422278eSRichard Henderson } 31039422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 31049422278eSRichard Henderson dc->npc = DYNAMIC_PC; 31059422278eSRichard Henderson } 31069422278eSRichard Henderson 31079422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 31089422278eSRichard Henderson 31099422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 31109422278eSRichard Henderson { 31119422278eSRichard Henderson save_state(dc); 31129422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 31139422278eSRichard Henderson dc->npc = DYNAMIC_PC; 31149422278eSRichard Henderson } 31159422278eSRichard Henderson 31169422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 31179422278eSRichard Henderson 31189422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 31199422278eSRichard Henderson { 31209422278eSRichard Henderson if (translator_io_start(&dc->base)) { 31219422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31229422278eSRichard Henderson } 31239422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 31249422278eSRichard Henderson } 31259422278eSRichard Henderson 31269422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 31279422278eSRichard Henderson 31289422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 31299422278eSRichard Henderson { 31309422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 31319422278eSRichard Henderson } 31329422278eSRichard Henderson 31339422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 31349422278eSRichard Henderson 31359422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 31369422278eSRichard Henderson { 31379422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 31389422278eSRichard Henderson } 31399422278eSRichard Henderson 31409422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 31419422278eSRichard Henderson 31429422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 31439422278eSRichard Henderson { 31449422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 31459422278eSRichard Henderson } 31469422278eSRichard Henderson 31479422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 31489422278eSRichard Henderson 31499422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 31509422278eSRichard Henderson { 31519422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 31529422278eSRichard Henderson } 31539422278eSRichard Henderson 31549422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 31559422278eSRichard Henderson 31569422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 31579422278eSRichard Henderson { 31589422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 31599422278eSRichard Henderson } 31609422278eSRichard Henderson 31619422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 31629422278eSRichard Henderson 31639422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 31649422278eSRichard Henderson { 31659422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 31669422278eSRichard Henderson } 31679422278eSRichard Henderson 31689422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 31699422278eSRichard Henderson 31709422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 31719422278eSRichard Henderson { 31729422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 31739422278eSRichard Henderson } 31749422278eSRichard Henderson 31759422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 31769422278eSRichard Henderson 31779422278eSRichard Henderson /* UA2005 strand status */ 31789422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 31799422278eSRichard Henderson { 31802da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 31819422278eSRichard Henderson } 31829422278eSRichard Henderson 31839422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 31849422278eSRichard Henderson 3185bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3186bb97f2f5SRichard Henderson 3187bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3188bb97f2f5SRichard Henderson { 3189bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3190bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3191bb97f2f5SRichard Henderson } 3192bb97f2f5SRichard Henderson 3193bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3194bb97f2f5SRichard Henderson 3195bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3196bb97f2f5SRichard Henderson { 3197bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3198bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3199bb97f2f5SRichard Henderson 3200bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3201bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3202bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3203bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3204bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3205bb97f2f5SRichard Henderson 3206bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3207bb97f2f5SRichard Henderson } 3208bb97f2f5SRichard Henderson 3209bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3210bb97f2f5SRichard Henderson 3211bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3212bb97f2f5SRichard Henderson { 32132da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3214bb97f2f5SRichard Henderson } 3215bb97f2f5SRichard Henderson 3216bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3217bb97f2f5SRichard Henderson 3218bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3219bb97f2f5SRichard Henderson { 32202da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3221bb97f2f5SRichard Henderson } 3222bb97f2f5SRichard Henderson 3223bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3224bb97f2f5SRichard Henderson 3225bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3226bb97f2f5SRichard Henderson { 3227bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3228bb97f2f5SRichard Henderson 3229577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3230bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3231bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3232577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3233bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3234bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3235bb97f2f5SRichard Henderson } 3236bb97f2f5SRichard Henderson 3237bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3238bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3239bb97f2f5SRichard Henderson 324025524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 324125524734SRichard Henderson { 324225524734SRichard Henderson if (!supervisor(dc)) { 324325524734SRichard Henderson return raise_priv(dc); 324425524734SRichard Henderson } 324525524734SRichard Henderson if (saved) { 324625524734SRichard Henderson gen_helper_saved(tcg_env); 324725524734SRichard Henderson } else { 324825524734SRichard Henderson gen_helper_restored(tcg_env); 324925524734SRichard Henderson } 325025524734SRichard Henderson return advance_pc(dc); 325125524734SRichard Henderson } 325225524734SRichard Henderson 325325524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 325425524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 325525524734SRichard Henderson 3256d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3257d3825800SRichard Henderson { 3258d3825800SRichard Henderson return advance_pc(dc); 3259d3825800SRichard Henderson } 3260d3825800SRichard Henderson 32610faef01bSRichard Henderson /* 32620faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 32630faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 32640faef01bSRichard Henderson */ 32655458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 32665458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 32670faef01bSRichard Henderson 3268b597eedcSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, 3269428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 32702a45b736SRichard Henderson void (*funci)(TCGv, TCGv, target_long), 32712a45b736SRichard Henderson bool logic_cc) 3272428881deSRichard Henderson { 3273428881deSRichard Henderson TCGv dst, src1; 3274428881deSRichard Henderson 3275428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3276428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3277428881deSRichard Henderson return false; 3278428881deSRichard Henderson } 3279428881deSRichard Henderson 32802a45b736SRichard Henderson if (logic_cc) { 32812a45b736SRichard Henderson dst = cpu_cc_N; 3282428881deSRichard Henderson } else { 3283428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3284428881deSRichard Henderson } 3285428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3286428881deSRichard Henderson 3287428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3288428881deSRichard Henderson if (funci) { 3289428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3290428881deSRichard Henderson } else { 3291428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3292428881deSRichard Henderson } 3293428881deSRichard Henderson } else { 3294428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3295428881deSRichard Henderson } 32962a45b736SRichard Henderson 32972a45b736SRichard Henderson if (logic_cc) { 32982a45b736SRichard Henderson if (TARGET_LONG_BITS == 64) { 32992a45b736SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 33002a45b736SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 33012a45b736SRichard Henderson } 33022a45b736SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 33032a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 33042a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_V, 0); 33052a45b736SRichard Henderson } 33062a45b736SRichard Henderson 3307428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3308428881deSRichard Henderson return advance_pc(dc); 3309428881deSRichard Henderson } 3310428881deSRichard Henderson 3311b597eedcSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, 3312428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3313428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3314428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3315428881deSRichard Henderson { 3316428881deSRichard Henderson if (a->cc) { 3317b597eedcSRichard Henderson return do_arith_int(dc, a, func_cc, NULL, false); 3318428881deSRichard Henderson } 3319b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, false); 3320428881deSRichard Henderson } 3321428881deSRichard Henderson 3322428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3323428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3324428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3325428881deSRichard Henderson { 3326b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, a->cc); 3327428881deSRichard Henderson } 3328428881deSRichard Henderson 3329b597eedcSRichard Henderson TRANS(ADD, ALL, do_arith, a, tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_addcc) 3330b597eedcSRichard Henderson TRANS(SUB, ALL, do_arith, a, tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_subcc) 3331b597eedcSRichard Henderson TRANS(ADDC, ALL, do_arith, a, gen_op_addc, NULL, gen_op_addccc) 3332b597eedcSRichard Henderson TRANS(SUBC, ALL, do_arith, a, gen_op_subc, NULL, gen_op_subccc) 3333428881deSRichard Henderson 3334b597eedcSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, NULL, NULL, gen_op_taddcc) 3335b597eedcSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, NULL, NULL, gen_op_tsubcc) 3336b597eedcSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, NULL, NULL, gen_op_taddcctv) 3337b597eedcSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, NULL, NULL, gen_op_tsubcctv) 3338a9aba13dSRichard Henderson 3339428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3340428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3341428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3342428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3343428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3344428881deSRichard Henderson 3345b597eedcSRichard Henderson TRANS(MULX, 64, do_arith, a, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3346b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3347b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 3348b597eedcSRichard Henderson TRANS(MULScc, ALL, do_arith, a, NULL, NULL, gen_op_mulscc) 334922188d7dSRichard Henderson 33503a6b8de3SRichard Henderson TRANS(UDIVcc, DIV, do_arith, a, NULL, NULL, gen_op_udivcc) 3351b597eedcSRichard Henderson TRANS(SDIV, DIV, do_arith, a, gen_op_sdiv, NULL, gen_op_sdivcc) 33524ee85ea9SRichard Henderson 33539c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 3354b597eedcSRichard Henderson TRANS(POPC, 64, do_arith, a, gen_op_popc, NULL, NULL) 33559c6ec5bcSRichard Henderson 3356428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3357428881deSRichard Henderson { 3358428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3359428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3360428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3361428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3362428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3363428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3364428881deSRichard Henderson return false; 3365428881deSRichard Henderson } else { 3366428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3367428881deSRichard Henderson } 3368428881deSRichard Henderson return advance_pc(dc); 3369428881deSRichard Henderson } 3370428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3371428881deSRichard Henderson } 3372428881deSRichard Henderson 33733a6b8de3SRichard Henderson static bool trans_UDIV(DisasContext *dc, arg_r_r_ri *a) 33743a6b8de3SRichard Henderson { 33753a6b8de3SRichard Henderson TCGv_i64 t1, t2; 33763a6b8de3SRichard Henderson TCGv dst; 33773a6b8de3SRichard Henderson 33783a6b8de3SRichard Henderson if (!avail_DIV(dc)) { 33793a6b8de3SRichard Henderson return false; 33803a6b8de3SRichard Henderson } 33813a6b8de3SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 33823a6b8de3SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 33833a6b8de3SRichard Henderson return false; 33843a6b8de3SRichard Henderson } 33853a6b8de3SRichard Henderson 33863a6b8de3SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 33873a6b8de3SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 33883a6b8de3SRichard Henderson return true; 33893a6b8de3SRichard Henderson } 33903a6b8de3SRichard Henderson 33913a6b8de3SRichard Henderson if (a->imm) { 33923a6b8de3SRichard Henderson t2 = tcg_constant_i64((uint32_t)a->rs2_or_imm); 33933a6b8de3SRichard Henderson } else { 33943a6b8de3SRichard Henderson TCGLabel *lab; 33953a6b8de3SRichard Henderson TCGv_i32 n2; 33963a6b8de3SRichard Henderson 33973a6b8de3SRichard Henderson finishing_insn(dc); 33983a6b8de3SRichard Henderson flush_cond(dc); 33993a6b8de3SRichard Henderson 34003a6b8de3SRichard Henderson n2 = tcg_temp_new_i32(); 34013a6b8de3SRichard Henderson tcg_gen_trunc_tl_i32(n2, cpu_regs[a->rs2_or_imm]); 34023a6b8de3SRichard Henderson 34033a6b8de3SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 34043a6b8de3SRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, n2, 0, lab); 34053a6b8de3SRichard Henderson 34063a6b8de3SRichard Henderson t2 = tcg_temp_new_i64(); 34073a6b8de3SRichard Henderson #ifdef TARGET_SPARC64 34083a6b8de3SRichard Henderson tcg_gen_ext32u_i64(t2, cpu_regs[a->rs2_or_imm]); 34093a6b8de3SRichard Henderson #else 34103a6b8de3SRichard Henderson tcg_gen_extu_i32_i64(t2, cpu_regs[a->rs2_or_imm]); 34113a6b8de3SRichard Henderson #endif 34123a6b8de3SRichard Henderson } 34133a6b8de3SRichard Henderson 34143a6b8de3SRichard Henderson t1 = tcg_temp_new_i64(); 34153a6b8de3SRichard Henderson tcg_gen_concat_tl_i64(t1, gen_load_gpr(dc, a->rs1), cpu_y); 34163a6b8de3SRichard Henderson 34173a6b8de3SRichard Henderson tcg_gen_divu_i64(t1, t1, t2); 34183a6b8de3SRichard Henderson tcg_gen_umin_i64(t1, t1, tcg_constant_i64(UINT32_MAX)); 34193a6b8de3SRichard Henderson 34203a6b8de3SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 34213a6b8de3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t1); 34223a6b8de3SRichard Henderson gen_store_gpr(dc, a->rd, dst); 34233a6b8de3SRichard Henderson return advance_pc(dc); 34243a6b8de3SRichard Henderson } 34253a6b8de3SRichard Henderson 3426f3141174SRichard Henderson static bool trans_UDIVX(DisasContext *dc, arg_r_r_ri *a) 3427f3141174SRichard Henderson { 3428f3141174SRichard Henderson TCGv dst, src1, src2; 3429f3141174SRichard Henderson 3430f3141174SRichard Henderson if (!avail_64(dc)) { 3431f3141174SRichard Henderson return false; 3432f3141174SRichard Henderson } 3433f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3434f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3435f3141174SRichard Henderson return false; 3436f3141174SRichard Henderson } 3437f3141174SRichard Henderson 3438f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3439f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3440f3141174SRichard Henderson return true; 3441f3141174SRichard Henderson } 3442f3141174SRichard Henderson 3443f3141174SRichard Henderson if (a->imm) { 3444f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3445f3141174SRichard Henderson } else { 3446f3141174SRichard Henderson TCGLabel *lab; 3447f3141174SRichard Henderson 3448f3141174SRichard Henderson finishing_insn(dc); 3449f3141174SRichard Henderson flush_cond(dc); 3450f3141174SRichard Henderson 3451f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3452f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3453f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3454f3141174SRichard Henderson } 3455f3141174SRichard Henderson 3456f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3457f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3458f3141174SRichard Henderson 3459f3141174SRichard Henderson tcg_gen_divu_tl(dst, src1, src2); 3460f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3461f3141174SRichard Henderson return advance_pc(dc); 3462f3141174SRichard Henderson } 3463f3141174SRichard Henderson 3464f3141174SRichard Henderson static bool trans_SDIVX(DisasContext *dc, arg_r_r_ri *a) 3465f3141174SRichard Henderson { 3466f3141174SRichard Henderson TCGv dst, src1, src2; 3467f3141174SRichard Henderson 3468f3141174SRichard Henderson if (!avail_64(dc)) { 3469f3141174SRichard Henderson return false; 3470f3141174SRichard Henderson } 3471f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3472f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3473f3141174SRichard Henderson return false; 3474f3141174SRichard Henderson } 3475f3141174SRichard Henderson 3476f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3477f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3478f3141174SRichard Henderson return true; 3479f3141174SRichard Henderson } 3480f3141174SRichard Henderson 3481f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3482f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3483f3141174SRichard Henderson 3484f3141174SRichard Henderson if (a->imm) { 3485f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == -1)) { 3486f3141174SRichard Henderson tcg_gen_neg_tl(dst, src1); 3487f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3488f3141174SRichard Henderson return advance_pc(dc); 3489f3141174SRichard Henderson } 3490f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3491f3141174SRichard Henderson } else { 3492f3141174SRichard Henderson TCGLabel *lab; 3493f3141174SRichard Henderson TCGv t1, t2; 3494f3141174SRichard Henderson 3495f3141174SRichard Henderson finishing_insn(dc); 3496f3141174SRichard Henderson flush_cond(dc); 3497f3141174SRichard Henderson 3498f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3499f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3500f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3501f3141174SRichard Henderson 3502f3141174SRichard Henderson /* 3503f3141174SRichard Henderson * Need to avoid INT64_MIN / -1, which will trap on x86 host. 3504f3141174SRichard Henderson * Set SRC2 to 1 as a new divisor, to produce the correct result. 3505f3141174SRichard Henderson */ 3506f3141174SRichard Henderson t1 = tcg_temp_new(); 3507f3141174SRichard Henderson t2 = tcg_temp_new(); 3508f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t1, src1, (target_long)INT64_MIN); 3509f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t2, src2, -1); 3510f3141174SRichard Henderson tcg_gen_and_tl(t1, t1, t2); 3511f3141174SRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, t1, t1, tcg_constant_tl(0), 3512f3141174SRichard Henderson tcg_constant_tl(1), src2); 3513f3141174SRichard Henderson src2 = t1; 3514f3141174SRichard Henderson } 3515f3141174SRichard Henderson 3516f3141174SRichard Henderson tcg_gen_div_tl(dst, src1, src2); 3517f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3518f3141174SRichard Henderson return advance_pc(dc); 3519f3141174SRichard Henderson } 3520f3141174SRichard Henderson 3521b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 3522*43db5838SRichard Henderson int width, bool cc, bool little_endian) 3523b88ce6f2SRichard Henderson { 3524*43db5838SRichard Henderson TCGv dst, s1, s2, l, r, t, m; 3525*43db5838SRichard Henderson uint64_t amask = address_mask_i(dc, -8); 3526b88ce6f2SRichard Henderson 3527b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3528b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3529b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3530b88ce6f2SRichard Henderson 3531b88ce6f2SRichard Henderson if (cc) { 3532f828df74SRichard Henderson gen_op_subcc(cpu_cc_N, s1, s2); 3533b88ce6f2SRichard Henderson } 3534b88ce6f2SRichard Henderson 3535*43db5838SRichard Henderson l = tcg_temp_new(); 3536*43db5838SRichard Henderson r = tcg_temp_new(); 3537*43db5838SRichard Henderson t = tcg_temp_new(); 3538*43db5838SRichard Henderson 3539b88ce6f2SRichard Henderson switch (width) { 3540b88ce6f2SRichard Henderson case 8: 3541*43db5838SRichard Henderson tcg_gen_andi_tl(l, s1, 7); 3542*43db5838SRichard Henderson tcg_gen_andi_tl(r, s2, 7); 3543*43db5838SRichard Henderson tcg_gen_xori_tl(r, r, 7); 3544*43db5838SRichard Henderson m = tcg_constant_tl(0xff); 3545b88ce6f2SRichard Henderson break; 3546b88ce6f2SRichard Henderson case 16: 3547*43db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 1, 2); 3548*43db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 1, 2); 3549*43db5838SRichard Henderson tcg_gen_xori_tl(r, r, 3); 3550*43db5838SRichard Henderson m = tcg_constant_tl(0xf); 3551b88ce6f2SRichard Henderson break; 3552b88ce6f2SRichard Henderson case 32: 3553*43db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 2, 1); 3554*43db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 2, 1); 3555*43db5838SRichard Henderson tcg_gen_xori_tl(r, r, 1); 3556*43db5838SRichard Henderson m = tcg_constant_tl(0x3); 3557b88ce6f2SRichard Henderson break; 3558b88ce6f2SRichard Henderson default: 3559b88ce6f2SRichard Henderson abort(); 3560b88ce6f2SRichard Henderson } 3561b88ce6f2SRichard Henderson 3562*43db5838SRichard Henderson /* Compute Left Edge */ 3563*43db5838SRichard Henderson if (little_endian) { 3564*43db5838SRichard Henderson tcg_gen_shl_tl(l, m, l); 3565*43db5838SRichard Henderson tcg_gen_and_tl(l, l, m); 3566*43db5838SRichard Henderson } else { 3567*43db5838SRichard Henderson tcg_gen_shr_tl(l, m, l); 3568*43db5838SRichard Henderson } 3569*43db5838SRichard Henderson /* Compute Right Edge */ 3570*43db5838SRichard Henderson if (little_endian) { 3571*43db5838SRichard Henderson tcg_gen_shr_tl(r, m, r); 3572*43db5838SRichard Henderson } else { 3573*43db5838SRichard Henderson tcg_gen_shl_tl(r, m, r); 3574*43db5838SRichard Henderson tcg_gen_and_tl(r, r, m); 3575*43db5838SRichard Henderson } 3576b88ce6f2SRichard Henderson 3577*43db5838SRichard Henderson /* Compute dst = (s1 == s2 under amask ? l : l & r) */ 3578*43db5838SRichard Henderson tcg_gen_xor_tl(t, s1, s2); 3579*43db5838SRichard Henderson tcg_gen_and_tl(r, r, l); 3580*43db5838SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, dst, t, tcg_constant_tl(amask), r, l); 3581b88ce6f2SRichard Henderson 3582b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3583b88ce6f2SRichard Henderson return advance_pc(dc); 3584b88ce6f2SRichard Henderson } 3585b88ce6f2SRichard Henderson 3586b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 3587b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 3588b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 3589b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 3590b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 3591b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 3592b88ce6f2SRichard Henderson 3593b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 3594b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 3595b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 3596b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 3597b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 3598b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 3599b88ce6f2SRichard Henderson 360045bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 360145bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 360245bfed3bSRichard Henderson { 360345bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 360445bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 360545bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 360645bfed3bSRichard Henderson 360745bfed3bSRichard Henderson func(dst, src1, src2); 360845bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 360945bfed3bSRichard Henderson return advance_pc(dc); 361045bfed3bSRichard Henderson } 361145bfed3bSRichard Henderson 361245bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 361345bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 361445bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 361545bfed3bSRichard Henderson 36169e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 36179e20ca94SRichard Henderson { 36189e20ca94SRichard Henderson #ifdef TARGET_SPARC64 36199e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 36209e20ca94SRichard Henderson 36219e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 36229e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 36239e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 36249e20ca94SRichard Henderson #else 36259e20ca94SRichard Henderson g_assert_not_reached(); 36269e20ca94SRichard Henderson #endif 36279e20ca94SRichard Henderson } 36289e20ca94SRichard Henderson 36299e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 36309e20ca94SRichard Henderson { 36319e20ca94SRichard Henderson #ifdef TARGET_SPARC64 36329e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 36339e20ca94SRichard Henderson 36349e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 36359e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 36369e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 36379e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 36389e20ca94SRichard Henderson #else 36399e20ca94SRichard Henderson g_assert_not_reached(); 36409e20ca94SRichard Henderson #endif 36419e20ca94SRichard Henderson } 36429e20ca94SRichard Henderson 36439e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 36449e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 36459e20ca94SRichard Henderson 364639ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 364739ca3490SRichard Henderson { 364839ca3490SRichard Henderson #ifdef TARGET_SPARC64 364939ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 365039ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 365139ca3490SRichard Henderson #else 365239ca3490SRichard Henderson g_assert_not_reached(); 365339ca3490SRichard Henderson #endif 365439ca3490SRichard Henderson } 365539ca3490SRichard Henderson 365639ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 365739ca3490SRichard Henderson 36585fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 36595fc546eeSRichard Henderson { 36605fc546eeSRichard Henderson TCGv dst, src1, src2; 36615fc546eeSRichard Henderson 36625fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 36635fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 36645fc546eeSRichard Henderson return false; 36655fc546eeSRichard Henderson } 36665fc546eeSRichard Henderson 36675fc546eeSRichard Henderson src2 = tcg_temp_new(); 36685fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 36695fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 36705fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 36715fc546eeSRichard Henderson 36725fc546eeSRichard Henderson if (l) { 36735fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 36745fc546eeSRichard Henderson if (!a->x) { 36755fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 36765fc546eeSRichard Henderson } 36775fc546eeSRichard Henderson } else if (u) { 36785fc546eeSRichard Henderson if (!a->x) { 36795fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 36805fc546eeSRichard Henderson src1 = dst; 36815fc546eeSRichard Henderson } 36825fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 36835fc546eeSRichard Henderson } else { 36845fc546eeSRichard Henderson if (!a->x) { 36855fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 36865fc546eeSRichard Henderson src1 = dst; 36875fc546eeSRichard Henderson } 36885fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 36895fc546eeSRichard Henderson } 36905fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 36915fc546eeSRichard Henderson return advance_pc(dc); 36925fc546eeSRichard Henderson } 36935fc546eeSRichard Henderson 36945fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 36955fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 36965fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 36975fc546eeSRichard Henderson 36985fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 36995fc546eeSRichard Henderson { 37005fc546eeSRichard Henderson TCGv dst, src1; 37015fc546eeSRichard Henderson 37025fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 37035fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 37045fc546eeSRichard Henderson return false; 37055fc546eeSRichard Henderson } 37065fc546eeSRichard Henderson 37075fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 37085fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 37095fc546eeSRichard Henderson 37105fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 37115fc546eeSRichard Henderson if (l) { 37125fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 37135fc546eeSRichard Henderson } else if (u) { 37145fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 37155fc546eeSRichard Henderson } else { 37165fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 37175fc546eeSRichard Henderson } 37185fc546eeSRichard Henderson } else { 37195fc546eeSRichard Henderson if (l) { 37205fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 37215fc546eeSRichard Henderson } else if (u) { 37225fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 37235fc546eeSRichard Henderson } else { 37245fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 37255fc546eeSRichard Henderson } 37265fc546eeSRichard Henderson } 37275fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 37285fc546eeSRichard Henderson return advance_pc(dc); 37295fc546eeSRichard Henderson } 37305fc546eeSRichard Henderson 37315fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 37325fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 37335fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 37345fc546eeSRichard Henderson 3735fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 3736fb4ed7aaSRichard Henderson { 3737fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3738fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 3739fb4ed7aaSRichard Henderson return NULL; 3740fb4ed7aaSRichard Henderson } 3741fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 3742fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 3743fb4ed7aaSRichard Henderson } else { 3744fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 3745fb4ed7aaSRichard Henderson } 3746fb4ed7aaSRichard Henderson } 3747fb4ed7aaSRichard Henderson 3748fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 3749fb4ed7aaSRichard Henderson { 3750fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 3751c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 3752fb4ed7aaSRichard Henderson 3753c8507ebfSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, c2, src2, dst); 3754fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 3755fb4ed7aaSRichard Henderson return advance_pc(dc); 3756fb4ed7aaSRichard Henderson } 3757fb4ed7aaSRichard Henderson 3758fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 3759fb4ed7aaSRichard Henderson { 3760fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3761fb4ed7aaSRichard Henderson DisasCompare cmp; 3762fb4ed7aaSRichard Henderson 3763fb4ed7aaSRichard Henderson if (src2 == NULL) { 3764fb4ed7aaSRichard Henderson return false; 3765fb4ed7aaSRichard Henderson } 3766fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 3767fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3768fb4ed7aaSRichard Henderson } 3769fb4ed7aaSRichard Henderson 3770fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 3771fb4ed7aaSRichard Henderson { 3772fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3773fb4ed7aaSRichard Henderson DisasCompare cmp; 3774fb4ed7aaSRichard Henderson 3775fb4ed7aaSRichard Henderson if (src2 == NULL) { 3776fb4ed7aaSRichard Henderson return false; 3777fb4ed7aaSRichard Henderson } 3778fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 3779fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3780fb4ed7aaSRichard Henderson } 3781fb4ed7aaSRichard Henderson 3782fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 3783fb4ed7aaSRichard Henderson { 3784fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3785fb4ed7aaSRichard Henderson DisasCompare cmp; 3786fb4ed7aaSRichard Henderson 3787fb4ed7aaSRichard Henderson if (src2 == NULL) { 3788fb4ed7aaSRichard Henderson return false; 3789fb4ed7aaSRichard Henderson } 37902c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 37912c4f56c9SRichard Henderson return false; 37922c4f56c9SRichard Henderson } 3793fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3794fb4ed7aaSRichard Henderson } 3795fb4ed7aaSRichard Henderson 379686b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 379786b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 379886b82fe0SRichard Henderson { 379986b82fe0SRichard Henderson TCGv src1, sum; 380086b82fe0SRichard Henderson 380186b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 380286b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 380386b82fe0SRichard Henderson return false; 380486b82fe0SRichard Henderson } 380586b82fe0SRichard Henderson 380686b82fe0SRichard Henderson /* 380786b82fe0SRichard Henderson * Always load the sum into a new temporary. 380886b82fe0SRichard Henderson * This is required to capture the value across a window change, 380986b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 381086b82fe0SRichard Henderson */ 381186b82fe0SRichard Henderson sum = tcg_temp_new(); 381286b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 381386b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 381486b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 381586b82fe0SRichard Henderson } else { 381686b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 381786b82fe0SRichard Henderson } 381886b82fe0SRichard Henderson return func(dc, a->rd, sum); 381986b82fe0SRichard Henderson } 382086b82fe0SRichard Henderson 382186b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 382286b82fe0SRichard Henderson { 382386b82fe0SRichard Henderson /* 382486b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 382586b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 382686b82fe0SRichard Henderson */ 382786b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 382886b82fe0SRichard Henderson 382986b82fe0SRichard Henderson gen_check_align(dc, src, 3); 383086b82fe0SRichard Henderson 383186b82fe0SRichard Henderson gen_mov_pc_npc(dc); 383286b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 383386b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 383486b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 383586b82fe0SRichard Henderson 383686b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 383786b82fe0SRichard Henderson return true; 383886b82fe0SRichard Henderson } 383986b82fe0SRichard Henderson 384086b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 384186b82fe0SRichard Henderson 384286b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 384386b82fe0SRichard Henderson { 384486b82fe0SRichard Henderson if (!supervisor(dc)) { 384586b82fe0SRichard Henderson return raise_priv(dc); 384686b82fe0SRichard Henderson } 384786b82fe0SRichard Henderson 384886b82fe0SRichard Henderson gen_check_align(dc, src, 3); 384986b82fe0SRichard Henderson 385086b82fe0SRichard Henderson gen_mov_pc_npc(dc); 385186b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 385286b82fe0SRichard Henderson gen_helper_rett(tcg_env); 385386b82fe0SRichard Henderson 385486b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 385586b82fe0SRichard Henderson return true; 385686b82fe0SRichard Henderson } 385786b82fe0SRichard Henderson 385886b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 385986b82fe0SRichard Henderson 386086b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 386186b82fe0SRichard Henderson { 386286b82fe0SRichard Henderson gen_check_align(dc, src, 3); 38630dfae4f9SRichard Henderson gen_helper_restore(tcg_env); 386486b82fe0SRichard Henderson 386586b82fe0SRichard Henderson gen_mov_pc_npc(dc); 386686b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 386786b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 386886b82fe0SRichard Henderson 386986b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 387086b82fe0SRichard Henderson return true; 387186b82fe0SRichard Henderson } 387286b82fe0SRichard Henderson 387386b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 387486b82fe0SRichard Henderson 3875d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 3876d3825800SRichard Henderson { 3877d3825800SRichard Henderson gen_helper_save(tcg_env); 3878d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 3879d3825800SRichard Henderson return advance_pc(dc); 3880d3825800SRichard Henderson } 3881d3825800SRichard Henderson 3882d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 3883d3825800SRichard Henderson 3884d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 3885d3825800SRichard Henderson { 3886d3825800SRichard Henderson gen_helper_restore(tcg_env); 3887d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 3888d3825800SRichard Henderson return advance_pc(dc); 3889d3825800SRichard Henderson } 3890d3825800SRichard Henderson 3891d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 3892d3825800SRichard Henderson 38938f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 38948f75b8a4SRichard Henderson { 38958f75b8a4SRichard Henderson if (!supervisor(dc)) { 38968f75b8a4SRichard Henderson return raise_priv(dc); 38978f75b8a4SRichard Henderson } 38988f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 38998f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 39008f75b8a4SRichard Henderson translator_io_start(&dc->base); 39018f75b8a4SRichard Henderson if (done) { 39028f75b8a4SRichard Henderson gen_helper_done(tcg_env); 39038f75b8a4SRichard Henderson } else { 39048f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 39058f75b8a4SRichard Henderson } 39068f75b8a4SRichard Henderson return true; 39078f75b8a4SRichard Henderson } 39088f75b8a4SRichard Henderson 39098f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 39108f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 39118f75b8a4SRichard Henderson 39120880d20bSRichard Henderson /* 39130880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 39140880d20bSRichard Henderson */ 39150880d20bSRichard Henderson 39160880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 39170880d20bSRichard Henderson { 39180880d20bSRichard Henderson TCGv addr, tmp = NULL; 39190880d20bSRichard Henderson 39200880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 39210880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 39220880d20bSRichard Henderson return NULL; 39230880d20bSRichard Henderson } 39240880d20bSRichard Henderson 39250880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 39260880d20bSRichard Henderson if (rs2_or_imm) { 39270880d20bSRichard Henderson tmp = tcg_temp_new(); 39280880d20bSRichard Henderson if (imm) { 39290880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 39300880d20bSRichard Henderson } else { 39310880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 39320880d20bSRichard Henderson } 39330880d20bSRichard Henderson addr = tmp; 39340880d20bSRichard Henderson } 39350880d20bSRichard Henderson if (AM_CHECK(dc)) { 39360880d20bSRichard Henderson if (!tmp) { 39370880d20bSRichard Henderson tmp = tcg_temp_new(); 39380880d20bSRichard Henderson } 39390880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 39400880d20bSRichard Henderson addr = tmp; 39410880d20bSRichard Henderson } 39420880d20bSRichard Henderson return addr; 39430880d20bSRichard Henderson } 39440880d20bSRichard Henderson 39450880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 39460880d20bSRichard Henderson { 39470880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 39480880d20bSRichard Henderson DisasASI da; 39490880d20bSRichard Henderson 39500880d20bSRichard Henderson if (addr == NULL) { 39510880d20bSRichard Henderson return false; 39520880d20bSRichard Henderson } 39530880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 39540880d20bSRichard Henderson 39550880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 395642071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 39570880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 39580880d20bSRichard Henderson return advance_pc(dc); 39590880d20bSRichard Henderson } 39600880d20bSRichard Henderson 39610880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 39620880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 39630880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 39640880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 39650880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 39660880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 39670880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 39680880d20bSRichard Henderson 39690880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 39700880d20bSRichard Henderson { 39710880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 39720880d20bSRichard Henderson DisasASI da; 39730880d20bSRichard Henderson 39740880d20bSRichard Henderson if (addr == NULL) { 39750880d20bSRichard Henderson return false; 39760880d20bSRichard Henderson } 39770880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 39780880d20bSRichard Henderson 39790880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 398042071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 39810880d20bSRichard Henderson return advance_pc(dc); 39820880d20bSRichard Henderson } 39830880d20bSRichard Henderson 39840880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 39850880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 39860880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 39870880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 39880880d20bSRichard Henderson 39890880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 39900880d20bSRichard Henderson { 39910880d20bSRichard Henderson TCGv addr; 39920880d20bSRichard Henderson DisasASI da; 39930880d20bSRichard Henderson 39940880d20bSRichard Henderson if (a->rd & 1) { 39950880d20bSRichard Henderson return false; 39960880d20bSRichard Henderson } 39970880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 39980880d20bSRichard Henderson if (addr == NULL) { 39990880d20bSRichard Henderson return false; 40000880d20bSRichard Henderson } 40010880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 400242071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 40030880d20bSRichard Henderson return advance_pc(dc); 40040880d20bSRichard Henderson } 40050880d20bSRichard Henderson 40060880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 40070880d20bSRichard Henderson { 40080880d20bSRichard Henderson TCGv addr; 40090880d20bSRichard Henderson DisasASI da; 40100880d20bSRichard Henderson 40110880d20bSRichard Henderson if (a->rd & 1) { 40120880d20bSRichard Henderson return false; 40130880d20bSRichard Henderson } 40140880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 40150880d20bSRichard Henderson if (addr == NULL) { 40160880d20bSRichard Henderson return false; 40170880d20bSRichard Henderson } 40180880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 401942071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 40200880d20bSRichard Henderson return advance_pc(dc); 40210880d20bSRichard Henderson } 40220880d20bSRichard Henderson 4023cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4024cf07cd1eSRichard Henderson { 4025cf07cd1eSRichard Henderson TCGv addr, reg; 4026cf07cd1eSRichard Henderson DisasASI da; 4027cf07cd1eSRichard Henderson 4028cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4029cf07cd1eSRichard Henderson if (addr == NULL) { 4030cf07cd1eSRichard Henderson return false; 4031cf07cd1eSRichard Henderson } 4032cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4033cf07cd1eSRichard Henderson 4034cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4035cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4036cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4037cf07cd1eSRichard Henderson return advance_pc(dc); 4038cf07cd1eSRichard Henderson } 4039cf07cd1eSRichard Henderson 4040dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4041dca544b9SRichard Henderson { 4042dca544b9SRichard Henderson TCGv addr, dst, src; 4043dca544b9SRichard Henderson DisasASI da; 4044dca544b9SRichard Henderson 4045dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4046dca544b9SRichard Henderson if (addr == NULL) { 4047dca544b9SRichard Henderson return false; 4048dca544b9SRichard Henderson } 4049dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4050dca544b9SRichard Henderson 4051dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4052dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4053dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4054dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4055dca544b9SRichard Henderson return advance_pc(dc); 4056dca544b9SRichard Henderson } 4057dca544b9SRichard Henderson 4058d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4059d0a11d25SRichard Henderson { 4060d0a11d25SRichard Henderson TCGv addr, o, n, c; 4061d0a11d25SRichard Henderson DisasASI da; 4062d0a11d25SRichard Henderson 4063d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4064d0a11d25SRichard Henderson if (addr == NULL) { 4065d0a11d25SRichard Henderson return false; 4066d0a11d25SRichard Henderson } 4067d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4068d0a11d25SRichard Henderson 4069d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4070d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4071d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4072d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4073d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4074d0a11d25SRichard Henderson return advance_pc(dc); 4075d0a11d25SRichard Henderson } 4076d0a11d25SRichard Henderson 4077d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4078d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4079d0a11d25SRichard Henderson 408006c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 408106c060d9SRichard Henderson { 408206c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 408306c060d9SRichard Henderson DisasASI da; 408406c060d9SRichard Henderson 408506c060d9SRichard Henderson if (addr == NULL) { 408606c060d9SRichard Henderson return false; 408706c060d9SRichard Henderson } 408806c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 408906c060d9SRichard Henderson return true; 409006c060d9SRichard Henderson } 409106c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 409206c060d9SRichard Henderson return true; 409306c060d9SRichard Henderson } 409406c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4095287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 409606c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 409706c060d9SRichard Henderson return advance_pc(dc); 409806c060d9SRichard Henderson } 409906c060d9SRichard Henderson 410006c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 410106c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 410206c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 410306c060d9SRichard Henderson 4104287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4105287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4106287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4107287b1152SRichard Henderson 410806c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 410906c060d9SRichard Henderson { 411006c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 411106c060d9SRichard Henderson DisasASI da; 411206c060d9SRichard Henderson 411306c060d9SRichard Henderson if (addr == NULL) { 411406c060d9SRichard Henderson return false; 411506c060d9SRichard Henderson } 411606c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 411706c060d9SRichard Henderson return true; 411806c060d9SRichard Henderson } 411906c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 412006c060d9SRichard Henderson return true; 412106c060d9SRichard Henderson } 412206c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4123287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 412406c060d9SRichard Henderson return advance_pc(dc); 412506c060d9SRichard Henderson } 412606c060d9SRichard Henderson 412706c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 412806c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 412906c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 413006c060d9SRichard Henderson 4131287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4132287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4133287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4134287b1152SRichard Henderson 413506c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 413606c060d9SRichard Henderson { 413706c060d9SRichard Henderson if (!avail_32(dc)) { 413806c060d9SRichard Henderson return false; 413906c060d9SRichard Henderson } 414006c060d9SRichard Henderson if (!supervisor(dc)) { 414106c060d9SRichard Henderson return raise_priv(dc); 414206c060d9SRichard Henderson } 414306c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 414406c060d9SRichard Henderson return true; 414506c060d9SRichard Henderson } 414606c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 414706c060d9SRichard Henderson return true; 414806c060d9SRichard Henderson } 414906c060d9SRichard Henderson 4150d8c5b92fSRichard Henderson static bool trans_LDFSR(DisasContext *dc, arg_r_r_ri *a) 41513d3c0673SRichard Henderson { 41523590f01eSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4153d8c5b92fSRichard Henderson TCGv_i32 tmp; 41543590f01eSRichard Henderson 41553d3c0673SRichard Henderson if (addr == NULL) { 41563d3c0673SRichard Henderson return false; 41573d3c0673SRichard Henderson } 41583d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 41593d3c0673SRichard Henderson return true; 41603d3c0673SRichard Henderson } 4161d8c5b92fSRichard Henderson 4162d8c5b92fSRichard Henderson tmp = tcg_temp_new_i32(); 4163d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i32(tmp, addr, dc->mem_idx, MO_TEUL | MO_ALIGN); 4164d8c5b92fSRichard Henderson 4165d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], tmp, FSR_FCC0_SHIFT, 2); 4166d8c5b92fSRichard Henderson /* LDFSR does not change FCC[1-3]. */ 4167d8c5b92fSRichard Henderson 4168d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, tmp); 41693d3c0673SRichard Henderson return advance_pc(dc); 41703d3c0673SRichard Henderson } 41713d3c0673SRichard Henderson 4172d8c5b92fSRichard Henderson static bool trans_LDXFSR(DisasContext *dc, arg_r_r_ri *a) 4173d8c5b92fSRichard Henderson { 4174d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 4175d8c5b92fSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4176d8c5b92fSRichard Henderson TCGv_i64 t64; 4177d8c5b92fSRichard Henderson TCGv_i32 lo, hi; 4178d8c5b92fSRichard Henderson 4179d8c5b92fSRichard Henderson if (addr == NULL) { 4180d8c5b92fSRichard Henderson return false; 4181d8c5b92fSRichard Henderson } 4182d8c5b92fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4183d8c5b92fSRichard Henderson return true; 4184d8c5b92fSRichard Henderson } 4185d8c5b92fSRichard Henderson 4186d8c5b92fSRichard Henderson t64 = tcg_temp_new_i64(); 4187d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, dc->mem_idx, MO_TEUQ | MO_ALIGN); 4188d8c5b92fSRichard Henderson 4189d8c5b92fSRichard Henderson lo = tcg_temp_new_i32(); 4190d8c5b92fSRichard Henderson hi = cpu_fcc[3]; 4191d8c5b92fSRichard Henderson tcg_gen_extr_i64_i32(lo, hi, t64); 4192d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], lo, FSR_FCC0_SHIFT, 2); 4193d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[1], hi, FSR_FCC1_SHIFT - 32, 2); 4194d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[2], hi, FSR_FCC2_SHIFT - 32, 2); 4195d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[3], hi, FSR_FCC3_SHIFT - 32, 2); 4196d8c5b92fSRichard Henderson 4197d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, lo); 4198d8c5b92fSRichard Henderson return advance_pc(dc); 4199d8c5b92fSRichard Henderson #else 4200d8c5b92fSRichard Henderson return false; 4201d8c5b92fSRichard Henderson #endif 4202d8c5b92fSRichard Henderson } 42033d3c0673SRichard Henderson 42043d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 42053d3c0673SRichard Henderson { 42063d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42071ccd6e13SRichard Henderson TCGv fsr; 42081ccd6e13SRichard Henderson 42093d3c0673SRichard Henderson if (addr == NULL) { 42103d3c0673SRichard Henderson return false; 42113d3c0673SRichard Henderson } 42123d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 42133d3c0673SRichard Henderson return true; 42143d3c0673SRichard Henderson } 42151ccd6e13SRichard Henderson 42161ccd6e13SRichard Henderson fsr = tcg_temp_new(); 42171ccd6e13SRichard Henderson gen_helper_get_fsr(fsr, tcg_env); 42181ccd6e13SRichard Henderson tcg_gen_qemu_st_tl(fsr, addr, dc->mem_idx, mop | MO_ALIGN); 42193d3c0673SRichard Henderson return advance_pc(dc); 42203d3c0673SRichard Henderson } 42213d3c0673SRichard Henderson 42223d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 42233d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 42243d3c0673SRichard Henderson 42253a38260eSRichard Henderson static bool do_fc(DisasContext *dc, int rd, bool c) 42263a38260eSRichard Henderson { 42273a38260eSRichard Henderson uint64_t mask; 42283a38260eSRichard Henderson 42293a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 42303a38260eSRichard Henderson return true; 42313a38260eSRichard Henderson } 42323a38260eSRichard Henderson 42333a38260eSRichard Henderson if (rd & 1) { 42343a38260eSRichard Henderson mask = MAKE_64BIT_MASK(0, 32); 42353a38260eSRichard Henderson } else { 42363a38260eSRichard Henderson mask = MAKE_64BIT_MASK(32, 32); 42373a38260eSRichard Henderson } 42383a38260eSRichard Henderson if (c) { 42393a38260eSRichard Henderson tcg_gen_ori_i64(cpu_fpr[rd / 2], cpu_fpr[rd / 2], mask); 42403a38260eSRichard Henderson } else { 42413a38260eSRichard Henderson tcg_gen_andi_i64(cpu_fpr[rd / 2], cpu_fpr[rd / 2], ~mask); 42423a38260eSRichard Henderson } 42433a38260eSRichard Henderson gen_update_fprs_dirty(dc, rd); 42443a38260eSRichard Henderson return advance_pc(dc); 42453a38260eSRichard Henderson } 42463a38260eSRichard Henderson 42473a38260eSRichard Henderson TRANS(FZEROs, VIS1, do_fc, a->rd, 0) 42483a38260eSRichard Henderson TRANS(FONEs, VIS1, do_fc, a->rd, 1) 42493a38260eSRichard Henderson 42503a38260eSRichard Henderson static bool do_dc(DisasContext *dc, int rd, int64_t c) 42513a38260eSRichard Henderson { 42523a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 42533a38260eSRichard Henderson return true; 42543a38260eSRichard Henderson } 42553a38260eSRichard Henderson 42563a38260eSRichard Henderson tcg_gen_movi_i64(cpu_fpr[rd / 2], c); 42573a38260eSRichard Henderson gen_update_fprs_dirty(dc, rd); 42583a38260eSRichard Henderson return advance_pc(dc); 42593a38260eSRichard Henderson } 42603a38260eSRichard Henderson 42613a38260eSRichard Henderson TRANS(FZEROd, VIS1, do_dc, a->rd, 0) 42623a38260eSRichard Henderson TRANS(FONEd, VIS1, do_dc, a->rd, -1) 42633a38260eSRichard Henderson 4264baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4265baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4266baf3dbf2SRichard Henderson { 4267baf3dbf2SRichard Henderson TCGv_i32 tmp; 4268baf3dbf2SRichard Henderson 4269baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4270baf3dbf2SRichard Henderson return true; 4271baf3dbf2SRichard Henderson } 4272baf3dbf2SRichard Henderson 4273baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4274baf3dbf2SRichard Henderson func(tmp, tmp); 4275baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4276baf3dbf2SRichard Henderson return advance_pc(dc); 4277baf3dbf2SRichard Henderson } 4278baf3dbf2SRichard Henderson 4279baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4280baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4281baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4282baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4283baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4284baf3dbf2SRichard Henderson 42852f722641SRichard Henderson static bool do_fd(DisasContext *dc, arg_r_r *a, 42862f722641SRichard Henderson void (*func)(TCGv_i32, TCGv_i64)) 42872f722641SRichard Henderson { 42882f722641SRichard Henderson TCGv_i32 dst; 42892f722641SRichard Henderson TCGv_i64 src; 42902f722641SRichard Henderson 42912f722641SRichard Henderson if (gen_trap_ifnofpu(dc)) { 42922f722641SRichard Henderson return true; 42932f722641SRichard Henderson } 42942f722641SRichard Henderson 4295388a6465SRichard Henderson dst = tcg_temp_new_i32(); 42962f722641SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 42972f722641SRichard Henderson func(dst, src); 42982f722641SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 42992f722641SRichard Henderson return advance_pc(dc); 43002f722641SRichard Henderson } 43012f722641SRichard Henderson 43022f722641SRichard Henderson TRANS(FPACK16, VIS1, do_fd, a, gen_op_fpack16) 43032f722641SRichard Henderson TRANS(FPACKFIX, VIS1, do_fd, a, gen_op_fpackfix) 43042f722641SRichard Henderson 4305119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4306119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4307119cb94fSRichard Henderson { 4308119cb94fSRichard Henderson TCGv_i32 tmp; 4309119cb94fSRichard Henderson 4310119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4311119cb94fSRichard Henderson return true; 4312119cb94fSRichard Henderson } 4313119cb94fSRichard Henderson 4314119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4315119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4316119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4317119cb94fSRichard Henderson return advance_pc(dc); 4318119cb94fSRichard Henderson } 4319119cb94fSRichard Henderson 4320119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4321119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4322119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4323119cb94fSRichard Henderson 43248c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 43258c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 43268c94bcd8SRichard Henderson { 43278c94bcd8SRichard Henderson TCGv_i32 dst; 43288c94bcd8SRichard Henderson TCGv_i64 src; 43298c94bcd8SRichard Henderson 43308c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43318c94bcd8SRichard Henderson return true; 43328c94bcd8SRichard Henderson } 43338c94bcd8SRichard Henderson 4334388a6465SRichard Henderson dst = tcg_temp_new_i32(); 43358c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 43368c94bcd8SRichard Henderson func(dst, tcg_env, src); 43378c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 43388c94bcd8SRichard Henderson return advance_pc(dc); 43398c94bcd8SRichard Henderson } 43408c94bcd8SRichard Henderson 43418c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 43428c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 43438c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 43448c94bcd8SRichard Henderson 4345c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4346c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4347c6d83e4fSRichard Henderson { 4348c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4349c6d83e4fSRichard Henderson 4350c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4351c6d83e4fSRichard Henderson return true; 4352c6d83e4fSRichard Henderson } 4353c6d83e4fSRichard Henderson 4354c6d83e4fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4355c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4356c6d83e4fSRichard Henderson func(dst, src); 4357c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4358c6d83e4fSRichard Henderson return advance_pc(dc); 4359c6d83e4fSRichard Henderson } 4360c6d83e4fSRichard Henderson 4361c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4362c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4363c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4364c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4365c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4366c6d83e4fSRichard Henderson 43678aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 43688aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 43698aa418b3SRichard Henderson { 43708aa418b3SRichard Henderson TCGv_i64 dst, src; 43718aa418b3SRichard Henderson 43728aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43738aa418b3SRichard Henderson return true; 43748aa418b3SRichard Henderson } 43758aa418b3SRichard Henderson 43768aa418b3SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 43778aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 43788aa418b3SRichard Henderson func(dst, tcg_env, src); 43798aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 43808aa418b3SRichard Henderson return advance_pc(dc); 43818aa418b3SRichard Henderson } 43828aa418b3SRichard Henderson 43838aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 43848aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 43858aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 43868aa418b3SRichard Henderson 43877b616f36SRichard Henderson static bool do_df(DisasContext *dc, arg_r_r *a, 43887b616f36SRichard Henderson void (*func)(TCGv_i64, TCGv_i32)) 43897b616f36SRichard Henderson { 43907b616f36SRichard Henderson TCGv_i64 dst; 43917b616f36SRichard Henderson TCGv_i32 src; 43927b616f36SRichard Henderson 43937b616f36SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43947b616f36SRichard Henderson return true; 43957b616f36SRichard Henderson } 43967b616f36SRichard Henderson 43977b616f36SRichard Henderson dst = tcg_temp_new_i64(); 43987b616f36SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 43997b616f36SRichard Henderson func(dst, src); 44007b616f36SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 44017b616f36SRichard Henderson return advance_pc(dc); 44027b616f36SRichard Henderson } 44037b616f36SRichard Henderson 44047b616f36SRichard Henderson TRANS(FEXPAND, VIS1, do_df, a, gen_helper_fexpand) 44057b616f36SRichard Henderson 4406199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a, 4407199d43efSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 4408199d43efSRichard Henderson { 4409199d43efSRichard Henderson TCGv_i64 dst; 4410199d43efSRichard Henderson TCGv_i32 src; 4411199d43efSRichard Henderson 4412199d43efSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4413199d43efSRichard Henderson return true; 4414199d43efSRichard Henderson } 4415199d43efSRichard Henderson 4416199d43efSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4417199d43efSRichard Henderson src = gen_load_fpr_F(dc, a->rs); 4418199d43efSRichard Henderson func(dst, tcg_env, src); 4419199d43efSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4420199d43efSRichard Henderson return advance_pc(dc); 4421199d43efSRichard Henderson } 4422199d43efSRichard Henderson 4423199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod) 4424199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod) 4425199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox) 4426199d43efSRichard Henderson 4427daf457d4SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a, 4428daf457d4SRichard Henderson void (*func)(TCGv_i128, TCGv_i128)) 4429f4e18df5SRichard Henderson { 443033ec4245SRichard Henderson TCGv_i128 t; 4431f4e18df5SRichard Henderson 4432f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4433f4e18df5SRichard Henderson return true; 4434f4e18df5SRichard Henderson } 4435f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4436f4e18df5SRichard Henderson return true; 4437f4e18df5SRichard Henderson } 4438f4e18df5SRichard Henderson 4439f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 444033ec4245SRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4441daf457d4SRichard Henderson func(t, t); 444233ec4245SRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4443f4e18df5SRichard Henderson return advance_pc(dc); 4444f4e18df5SRichard Henderson } 4445f4e18df5SRichard Henderson 4446daf457d4SRichard Henderson TRANS(FMOVq, 64, do_qq, a, tcg_gen_mov_i128) 4447daf457d4SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_op_fnegq) 4448daf457d4SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_op_fabsq) 4449f4e18df5SRichard Henderson 4450c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4451e41716beSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128)) 4452c995216bSRichard Henderson { 4453e41716beSRichard Henderson TCGv_i128 t; 4454e41716beSRichard Henderson 4455c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4456c995216bSRichard Henderson return true; 4457c995216bSRichard Henderson } 4458c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4459c995216bSRichard Henderson return true; 4460c995216bSRichard Henderson } 4461c995216bSRichard Henderson 4462e41716beSRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4463e41716beSRichard Henderson func(t, tcg_env, t); 4464e41716beSRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4465c995216bSRichard Henderson return advance_pc(dc); 4466c995216bSRichard Henderson } 4467c995216bSRichard Henderson 4468c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4469c995216bSRichard Henderson 4470bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a, 4471d81e3efeSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i128)) 4472bd9c5c42SRichard Henderson { 4473d81e3efeSRichard Henderson TCGv_i128 src; 4474bd9c5c42SRichard Henderson TCGv_i32 dst; 4475bd9c5c42SRichard Henderson 4476bd9c5c42SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4477bd9c5c42SRichard Henderson return true; 4478bd9c5c42SRichard Henderson } 4479bd9c5c42SRichard Henderson if (gen_trap_float128(dc)) { 4480bd9c5c42SRichard Henderson return true; 4481bd9c5c42SRichard Henderson } 4482bd9c5c42SRichard Henderson 4483d81e3efeSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 4484388a6465SRichard Henderson dst = tcg_temp_new_i32(); 4485d81e3efeSRichard Henderson func(dst, tcg_env, src); 4486bd9c5c42SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4487bd9c5c42SRichard Henderson return advance_pc(dc); 4488bd9c5c42SRichard Henderson } 4489bd9c5c42SRichard Henderson 4490bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos) 4491bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi) 4492bd9c5c42SRichard Henderson 44931617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a, 449425a5769eSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i128)) 44951617586fSRichard Henderson { 449625a5769eSRichard Henderson TCGv_i128 src; 44971617586fSRichard Henderson TCGv_i64 dst; 44981617586fSRichard Henderson 44991617586fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45001617586fSRichard Henderson return true; 45011617586fSRichard Henderson } 45021617586fSRichard Henderson if (gen_trap_float128(dc)) { 45031617586fSRichard Henderson return true; 45041617586fSRichard Henderson } 45051617586fSRichard Henderson 450625a5769eSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 45071617586fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 450825a5769eSRichard Henderson func(dst, tcg_env, src); 45091617586fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 45101617586fSRichard Henderson return advance_pc(dc); 45111617586fSRichard Henderson } 45121617586fSRichard Henderson 45131617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod) 45141617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox) 45151617586fSRichard Henderson 451613ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a, 45170b2a61ccSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i32)) 451813ebcc77SRichard Henderson { 451913ebcc77SRichard Henderson TCGv_i32 src; 45200b2a61ccSRichard Henderson TCGv_i128 dst; 452113ebcc77SRichard Henderson 452213ebcc77SRichard Henderson if (gen_trap_ifnofpu(dc)) { 452313ebcc77SRichard Henderson return true; 452413ebcc77SRichard Henderson } 452513ebcc77SRichard Henderson if (gen_trap_float128(dc)) { 452613ebcc77SRichard Henderson return true; 452713ebcc77SRichard Henderson } 452813ebcc77SRichard Henderson 452913ebcc77SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 45300b2a61ccSRichard Henderson dst = tcg_temp_new_i128(); 45310b2a61ccSRichard Henderson func(dst, tcg_env, src); 45320b2a61ccSRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 453313ebcc77SRichard Henderson return advance_pc(dc); 453413ebcc77SRichard Henderson } 453513ebcc77SRichard Henderson 453613ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq) 453713ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq) 453813ebcc77SRichard Henderson 45397b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a, 4540fdc50716SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i64)) 45417b8e3e1aSRichard Henderson { 45427b8e3e1aSRichard Henderson TCGv_i64 src; 4543fdc50716SRichard Henderson TCGv_i128 dst; 45447b8e3e1aSRichard Henderson 45457b8e3e1aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45467b8e3e1aSRichard Henderson return true; 45477b8e3e1aSRichard Henderson } 45487b8e3e1aSRichard Henderson if (gen_trap_float128(dc)) { 45497b8e3e1aSRichard Henderson return true; 45507b8e3e1aSRichard Henderson } 45517b8e3e1aSRichard Henderson 45527b8e3e1aSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4553fdc50716SRichard Henderson dst = tcg_temp_new_i128(); 4554fdc50716SRichard Henderson func(dst, tcg_env, src); 4555fdc50716SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 45567b8e3e1aSRichard Henderson return advance_pc(dc); 45577b8e3e1aSRichard Henderson } 45587b8e3e1aSRichard Henderson 45597b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq) 45607b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq) 45617b8e3e1aSRichard Henderson 45627f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 45637f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 45647f10b52fSRichard Henderson { 45657f10b52fSRichard Henderson TCGv_i32 src1, src2; 45667f10b52fSRichard Henderson 45677f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45687f10b52fSRichard Henderson return true; 45697f10b52fSRichard Henderson } 45707f10b52fSRichard Henderson 45717f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 45727f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 45737f10b52fSRichard Henderson func(src1, src1, src2); 45747f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 45757f10b52fSRichard Henderson return advance_pc(dc); 45767f10b52fSRichard Henderson } 45777f10b52fSRichard Henderson 45787f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 45797f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 45807f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 45817f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 45827f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 45837f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 45847f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 45857f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 45867f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 45877f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 45887f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 45897f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 45907f10b52fSRichard Henderson 4591c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4592c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4593c1514961SRichard Henderson { 4594c1514961SRichard Henderson TCGv_i32 src1, src2; 4595c1514961SRichard Henderson 4596c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4597c1514961SRichard Henderson return true; 4598c1514961SRichard Henderson } 4599c1514961SRichard Henderson 4600c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4601c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4602c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4603c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4604c1514961SRichard Henderson return advance_pc(dc); 4605c1514961SRichard Henderson } 4606c1514961SRichard Henderson 4607c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4608c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4609c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4610c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 4611c1514961SRichard Henderson 4612a859602cSRichard Henderson static bool do_dff(DisasContext *dc, arg_r_r_r *a, 4613a859602cSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i32)) 4614a859602cSRichard Henderson { 4615a859602cSRichard Henderson TCGv_i64 dst; 4616a859602cSRichard Henderson TCGv_i32 src1, src2; 4617a859602cSRichard Henderson 4618a859602cSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4619a859602cSRichard Henderson return true; 4620a859602cSRichard Henderson } 4621a859602cSRichard Henderson 4622a859602cSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4623a859602cSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4624a859602cSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4625a859602cSRichard Henderson func(dst, src1, src2); 4626a859602cSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4627a859602cSRichard Henderson return advance_pc(dc); 4628a859602cSRichard Henderson } 4629a859602cSRichard Henderson 4630a859602cSRichard Henderson TRANS(FMUL8x16AU, VIS1, do_dff, a, gen_op_fmul8x16au) 4631a859602cSRichard Henderson TRANS(FMUL8x16AL, VIS1, do_dff, a, gen_op_fmul8x16al) 4632be8998e0SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_dff, a, gen_op_fmuld8sux16) 4633be8998e0SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_dff, a, gen_op_fmuld8ulx16) 4634d3ef26afSRichard Henderson TRANS(FPMERGE, VIS1, do_dff, a, gen_helper_fpmerge) 4635a859602cSRichard Henderson 46369157dcccSRichard Henderson static bool do_dfd(DisasContext *dc, arg_r_r_r *a, 46379157dcccSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i64)) 46389157dcccSRichard Henderson { 46399157dcccSRichard Henderson TCGv_i64 dst, src2; 46409157dcccSRichard Henderson TCGv_i32 src1; 46419157dcccSRichard Henderson 46429157dcccSRichard Henderson if (gen_trap_ifnofpu(dc)) { 46439157dcccSRichard Henderson return true; 46449157dcccSRichard Henderson } 46459157dcccSRichard Henderson 46469157dcccSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 46479157dcccSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 46489157dcccSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 46499157dcccSRichard Henderson func(dst, src1, src2); 46509157dcccSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 46519157dcccSRichard Henderson return advance_pc(dc); 46529157dcccSRichard Henderson } 46539157dcccSRichard Henderson 46549157dcccSRichard Henderson TRANS(FMUL8x16, VIS1, do_dfd, a, gen_helper_fmul8x16) 46559157dcccSRichard Henderson 4656e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4657e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4658e06c9f83SRichard Henderson { 4659e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4660e06c9f83SRichard Henderson 4661e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4662e06c9f83SRichard Henderson return true; 4663e06c9f83SRichard Henderson } 4664e06c9f83SRichard Henderson 4665e06c9f83SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4666e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4667e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4668e06c9f83SRichard Henderson func(dst, src1, src2); 4669e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4670e06c9f83SRichard Henderson return advance_pc(dc); 4671e06c9f83SRichard Henderson } 4672e06c9f83SRichard Henderson 4673e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4674e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4675e06c9f83SRichard Henderson 4676e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64) 4677e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64) 4678e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64) 4679e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64) 4680e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4681e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4682e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4683e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4684e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4685e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4686e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4687e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4688e06c9f83SRichard Henderson 46894b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 46904b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 46914b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 46924b6edc0aSRichard Henderson 4693e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a, 4694e2fa6bd1SRichard Henderson void (*func)(TCGv, TCGv_i64, TCGv_i64)) 4695e2fa6bd1SRichard Henderson { 4696e2fa6bd1SRichard Henderson TCGv_i64 src1, src2; 4697e2fa6bd1SRichard Henderson TCGv dst; 4698e2fa6bd1SRichard Henderson 4699e2fa6bd1SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4700e2fa6bd1SRichard Henderson return true; 4701e2fa6bd1SRichard Henderson } 4702e2fa6bd1SRichard Henderson 4703e2fa6bd1SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4704e2fa6bd1SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4705e2fa6bd1SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4706e2fa6bd1SRichard Henderson func(dst, src1, src2); 4707e2fa6bd1SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4708e2fa6bd1SRichard Henderson return advance_pc(dc); 4709e2fa6bd1SRichard Henderson } 4710e2fa6bd1SRichard Henderson 4711e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16) 4712e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16) 4713e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16) 4714e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16) 4715e2fa6bd1SRichard Henderson 4716e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32) 4717e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32) 4718e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32) 4719e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32) 4720e2fa6bd1SRichard Henderson 4721f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 4722f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 4723f2a59b0aSRichard Henderson { 4724f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 4725f2a59b0aSRichard Henderson 4726f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4727f2a59b0aSRichard Henderson return true; 4728f2a59b0aSRichard Henderson } 4729f2a59b0aSRichard Henderson 4730f2a59b0aSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4731f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4732f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4733f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 4734f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4735f2a59b0aSRichard Henderson return advance_pc(dc); 4736f2a59b0aSRichard Henderson } 4737f2a59b0aSRichard Henderson 4738f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 4739f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 4740f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 4741f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 4742f2a59b0aSRichard Henderson 4743ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 4744ff4c711bSRichard Henderson { 4745ff4c711bSRichard Henderson TCGv_i64 dst; 4746ff4c711bSRichard Henderson TCGv_i32 src1, src2; 4747ff4c711bSRichard Henderson 4748ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4749ff4c711bSRichard Henderson return true; 4750ff4c711bSRichard Henderson } 4751ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 4752ff4c711bSRichard Henderson return raise_unimpfpop(dc); 4753ff4c711bSRichard Henderson } 4754ff4c711bSRichard Henderson 4755ff4c711bSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4756ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4757ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4758ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 4759ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4760ff4c711bSRichard Henderson return advance_pc(dc); 4761ff4c711bSRichard Henderson } 4762ff4c711bSRichard Henderson 4763afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a, 4764afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 4765afb04344SRichard Henderson { 4766afb04344SRichard Henderson TCGv_i64 dst, src0, src1, src2; 4767afb04344SRichard Henderson 4768afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4769afb04344SRichard Henderson return true; 4770afb04344SRichard Henderson } 4771afb04344SRichard Henderson 4772afb04344SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4773afb04344SRichard Henderson src0 = gen_load_fpr_D(dc, a->rd); 4774afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4775afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4776afb04344SRichard Henderson func(dst, src0, src1, src2); 4777afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4778afb04344SRichard Henderson return advance_pc(dc); 4779afb04344SRichard Henderson } 4780afb04344SRichard Henderson 4781afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 4782afb04344SRichard Henderson 4783a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 478416bedf89SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128, TCGv_i128)) 4785a4056239SRichard Henderson { 478616bedf89SRichard Henderson TCGv_i128 src1, src2; 478716bedf89SRichard Henderson 4788a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4789a4056239SRichard Henderson return true; 4790a4056239SRichard Henderson } 4791a4056239SRichard Henderson if (gen_trap_float128(dc)) { 4792a4056239SRichard Henderson return true; 4793a4056239SRichard Henderson } 4794a4056239SRichard Henderson 479516bedf89SRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 479616bedf89SRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 479716bedf89SRichard Henderson func(src1, tcg_env, src1, src2); 479816bedf89SRichard Henderson gen_store_fpr_Q(dc, a->rd, src1); 4799a4056239SRichard Henderson return advance_pc(dc); 4800a4056239SRichard Henderson } 4801a4056239SRichard Henderson 4802a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 4803a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 4804a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 4805a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 4806a4056239SRichard Henderson 48075e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 48085e3b17bbSRichard Henderson { 48095e3b17bbSRichard Henderson TCGv_i64 src1, src2; 4810ba21dc99SRichard Henderson TCGv_i128 dst; 48115e3b17bbSRichard Henderson 48125e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48135e3b17bbSRichard Henderson return true; 48145e3b17bbSRichard Henderson } 48155e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 48165e3b17bbSRichard Henderson return true; 48175e3b17bbSRichard Henderson } 48185e3b17bbSRichard Henderson 48195e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 48205e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4821ba21dc99SRichard Henderson dst = tcg_temp_new_i128(); 4822ba21dc99SRichard Henderson gen_helper_fdmulq(dst, tcg_env, src1, src2); 4823ba21dc99SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 48245e3b17bbSRichard Henderson return advance_pc(dc); 48255e3b17bbSRichard Henderson } 48265e3b17bbSRichard Henderson 4827f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128, 4828f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4829f7ec8155SRichard Henderson { 4830f7ec8155SRichard Henderson DisasCompare cmp; 4831f7ec8155SRichard Henderson 48322c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 48332c4f56c9SRichard Henderson return false; 48342c4f56c9SRichard Henderson } 4835f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4836f7ec8155SRichard Henderson return true; 4837f7ec8155SRichard Henderson } 4838f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 4839f7ec8155SRichard Henderson return true; 4840f7ec8155SRichard Henderson } 4841f7ec8155SRichard Henderson 4842f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4843f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 4844f7ec8155SRichard Henderson return advance_pc(dc); 4845f7ec8155SRichard Henderson } 4846f7ec8155SRichard Henderson 4847f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs) 4848f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd) 4849f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq) 4850f7ec8155SRichard Henderson 4851f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128, 4852f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4853f7ec8155SRichard Henderson { 4854f7ec8155SRichard Henderson DisasCompare cmp; 4855f7ec8155SRichard Henderson 4856f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4857f7ec8155SRichard Henderson return true; 4858f7ec8155SRichard Henderson } 4859f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 4860f7ec8155SRichard Henderson return true; 4861f7ec8155SRichard Henderson } 4862f7ec8155SRichard Henderson 4863f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4864f7ec8155SRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4865f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 4866f7ec8155SRichard Henderson return advance_pc(dc); 4867f7ec8155SRichard Henderson } 4868f7ec8155SRichard Henderson 4869f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs) 4870f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd) 4871f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq) 4872f7ec8155SRichard Henderson 4873f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128, 4874f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4875f7ec8155SRichard Henderson { 4876f7ec8155SRichard Henderson DisasCompare cmp; 4877f7ec8155SRichard Henderson 4878f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4879f7ec8155SRichard Henderson return true; 4880f7ec8155SRichard Henderson } 4881f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 4882f7ec8155SRichard Henderson return true; 4883f7ec8155SRichard Henderson } 4884f7ec8155SRichard Henderson 4885f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4886f7ec8155SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4887f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 4888f7ec8155SRichard Henderson return advance_pc(dc); 4889f7ec8155SRichard Henderson } 4890f7ec8155SRichard Henderson 4891f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs) 4892f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd) 4893f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq) 4894f7ec8155SRichard Henderson 489540f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e) 489640f9ad21SRichard Henderson { 489740f9ad21SRichard Henderson TCGv_i32 src1, src2; 489840f9ad21SRichard Henderson 489940f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 490040f9ad21SRichard Henderson return false; 490140f9ad21SRichard Henderson } 490240f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 490340f9ad21SRichard Henderson return true; 490440f9ad21SRichard Henderson } 490540f9ad21SRichard Henderson 490640f9ad21SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 490740f9ad21SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 490840f9ad21SRichard Henderson if (e) { 4909d8c5b92fSRichard Henderson gen_helper_fcmpes(cpu_fcc[a->cc], tcg_env, src1, src2); 491040f9ad21SRichard Henderson } else { 4911d8c5b92fSRichard Henderson gen_helper_fcmps(cpu_fcc[a->cc], tcg_env, src1, src2); 491240f9ad21SRichard Henderson } 491340f9ad21SRichard Henderson return advance_pc(dc); 491440f9ad21SRichard Henderson } 491540f9ad21SRichard Henderson 491640f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false) 491740f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true) 491840f9ad21SRichard Henderson 491940f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e) 492040f9ad21SRichard Henderson { 492140f9ad21SRichard Henderson TCGv_i64 src1, src2; 492240f9ad21SRichard Henderson 492340f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 492440f9ad21SRichard Henderson return false; 492540f9ad21SRichard Henderson } 492640f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 492740f9ad21SRichard Henderson return true; 492840f9ad21SRichard Henderson } 492940f9ad21SRichard Henderson 493040f9ad21SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 493140f9ad21SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 493240f9ad21SRichard Henderson if (e) { 4933d8c5b92fSRichard Henderson gen_helper_fcmped(cpu_fcc[a->cc], tcg_env, src1, src2); 493440f9ad21SRichard Henderson } else { 4935d8c5b92fSRichard Henderson gen_helper_fcmpd(cpu_fcc[a->cc], tcg_env, src1, src2); 493640f9ad21SRichard Henderson } 493740f9ad21SRichard Henderson return advance_pc(dc); 493840f9ad21SRichard Henderson } 493940f9ad21SRichard Henderson 494040f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false) 494140f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true) 494240f9ad21SRichard Henderson 494340f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e) 494440f9ad21SRichard Henderson { 4945f3ceafadSRichard Henderson TCGv_i128 src1, src2; 4946f3ceafadSRichard Henderson 494740f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 494840f9ad21SRichard Henderson return false; 494940f9ad21SRichard Henderson } 495040f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 495140f9ad21SRichard Henderson return true; 495240f9ad21SRichard Henderson } 495340f9ad21SRichard Henderson if (gen_trap_float128(dc)) { 495440f9ad21SRichard Henderson return true; 495540f9ad21SRichard Henderson } 495640f9ad21SRichard Henderson 4957f3ceafadSRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 4958f3ceafadSRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 495940f9ad21SRichard Henderson if (e) { 4960d8c5b92fSRichard Henderson gen_helper_fcmpeq(cpu_fcc[a->cc], tcg_env, src1, src2); 496140f9ad21SRichard Henderson } else { 4962d8c5b92fSRichard Henderson gen_helper_fcmpq(cpu_fcc[a->cc], tcg_env, src1, src2); 496340f9ad21SRichard Henderson } 496440f9ad21SRichard Henderson return advance_pc(dc); 496540f9ad21SRichard Henderson } 496640f9ad21SRichard Henderson 496740f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false) 496840f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true) 496940f9ad21SRichard Henderson 49706e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 4971fcf5ef2aSThomas Huth { 49726e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 49736e61bc94SEmilio G. Cota int bound; 4974af00be49SEmilio G. Cota 4975af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 49766e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 49776e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 497877976769SPhilippe Mathieu-Daudé dc->def = &cpu_env(cs)->def; 49796e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 49806e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 4981c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 49826e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 4983c9b459aaSArtyom Tarasenko #endif 4984fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4985fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 49866e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 4987c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 49886e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 4989c9b459aaSArtyom Tarasenko #endif 4990fcf5ef2aSThomas Huth #endif 49916e61bc94SEmilio G. Cota /* 49926e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 49936e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 49946e61bc94SEmilio G. Cota */ 49956e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 49966e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 4997af00be49SEmilio G. Cota } 4998fcf5ef2aSThomas Huth 49996e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 50006e61bc94SEmilio G. Cota { 50016e61bc94SEmilio G. Cota } 50026e61bc94SEmilio G. Cota 50036e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 50046e61bc94SEmilio G. Cota { 50056e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5006633c4283SRichard Henderson target_ulong npc = dc->npc; 50076e61bc94SEmilio G. Cota 5008633c4283SRichard Henderson if (npc & 3) { 5009633c4283SRichard Henderson switch (npc) { 5010633c4283SRichard Henderson case JUMP_PC: 5011fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5012633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5013633c4283SRichard Henderson break; 5014633c4283SRichard Henderson case DYNAMIC_PC: 5015633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5016633c4283SRichard Henderson npc = DYNAMIC_PC; 5017633c4283SRichard Henderson break; 5018633c4283SRichard Henderson default: 5019633c4283SRichard Henderson g_assert_not_reached(); 5020fcf5ef2aSThomas Huth } 50216e61bc94SEmilio G. Cota } 5022633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5023633c4283SRichard Henderson } 5024fcf5ef2aSThomas Huth 50256e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 50266e61bc94SEmilio G. Cota { 50276e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 50286e61bc94SEmilio G. Cota unsigned int insn; 5029fcf5ef2aSThomas Huth 503077976769SPhilippe Mathieu-Daudé insn = translator_ldl(cpu_env(cs), &dc->base, dc->pc); 5031af00be49SEmilio G. Cota dc->base.pc_next += 4; 5032878cc677SRichard Henderson 5033878cc677SRichard Henderson if (!decode(dc, insn)) { 5034ba9c09b4SRichard Henderson gen_exception(dc, TT_ILL_INSN); 5035878cc677SRichard Henderson } 5036fcf5ef2aSThomas Huth 5037af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 50386e61bc94SEmilio G. Cota return; 5039c5e6ccdfSEmilio G. Cota } 5040af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 50416e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5042af00be49SEmilio G. Cota } 50436e61bc94SEmilio G. Cota } 5044fcf5ef2aSThomas Huth 50456e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 50466e61bc94SEmilio G. Cota { 50476e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5048186e7890SRichard Henderson DisasDelayException *e, *e_next; 5049633c4283SRichard Henderson bool may_lookup; 50506e61bc94SEmilio G. Cota 505189527e3aSRichard Henderson finishing_insn(dc); 505289527e3aSRichard Henderson 505346bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 505446bb0137SMark Cave-Ayland case DISAS_NEXT: 505546bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5056633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5057fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5058fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5059633c4283SRichard Henderson break; 5060fcf5ef2aSThomas Huth } 5061633c4283SRichard Henderson 5062930f1865SRichard Henderson may_lookup = true; 5063633c4283SRichard Henderson if (dc->pc & 3) { 5064633c4283SRichard Henderson switch (dc->pc) { 5065633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5066633c4283SRichard Henderson break; 5067633c4283SRichard Henderson case DYNAMIC_PC: 5068633c4283SRichard Henderson may_lookup = false; 5069633c4283SRichard Henderson break; 5070633c4283SRichard Henderson default: 5071633c4283SRichard Henderson g_assert_not_reached(); 5072633c4283SRichard Henderson } 5073633c4283SRichard Henderson } else { 5074633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5075633c4283SRichard Henderson } 5076633c4283SRichard Henderson 5077930f1865SRichard Henderson if (dc->npc & 3) { 5078930f1865SRichard Henderson switch (dc->npc) { 5079930f1865SRichard Henderson case JUMP_PC: 5080930f1865SRichard Henderson gen_generic_branch(dc); 5081930f1865SRichard Henderson break; 5082930f1865SRichard Henderson case DYNAMIC_PC: 5083930f1865SRichard Henderson may_lookup = false; 5084930f1865SRichard Henderson break; 5085930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5086930f1865SRichard Henderson break; 5087930f1865SRichard Henderson default: 5088930f1865SRichard Henderson g_assert_not_reached(); 5089930f1865SRichard Henderson } 5090930f1865SRichard Henderson } else { 5091930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5092930f1865SRichard Henderson } 5093633c4283SRichard Henderson if (may_lookup) { 5094633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5095633c4283SRichard Henderson } else { 509607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5097fcf5ef2aSThomas Huth } 509846bb0137SMark Cave-Ayland break; 509946bb0137SMark Cave-Ayland 510046bb0137SMark Cave-Ayland case DISAS_NORETURN: 510146bb0137SMark Cave-Ayland break; 510246bb0137SMark Cave-Ayland 510346bb0137SMark Cave-Ayland case DISAS_EXIT: 510446bb0137SMark Cave-Ayland /* Exit TB */ 510546bb0137SMark Cave-Ayland save_state(dc); 510646bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 510746bb0137SMark Cave-Ayland break; 510846bb0137SMark Cave-Ayland 510946bb0137SMark Cave-Ayland default: 511046bb0137SMark Cave-Ayland g_assert_not_reached(); 5111fcf5ef2aSThomas Huth } 5112186e7890SRichard Henderson 5113186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5114186e7890SRichard Henderson gen_set_label(e->lab); 5115186e7890SRichard Henderson 5116186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5117186e7890SRichard Henderson if (e->npc % 4 == 0) { 5118186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5119186e7890SRichard Henderson } 5120186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5121186e7890SRichard Henderson 5122186e7890SRichard Henderson e_next = e->next; 5123186e7890SRichard Henderson g_free(e); 5124186e7890SRichard Henderson } 5125fcf5ef2aSThomas Huth } 51266e61bc94SEmilio G. Cota 51276e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 51286e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 51296e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 51306e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 51316e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 51326e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 51336e61bc94SEmilio G. Cota }; 51346e61bc94SEmilio G. Cota 5135597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 513632f0c394SAnton Johansson vaddr pc, void *host_pc) 51376e61bc94SEmilio G. Cota { 51386e61bc94SEmilio G. Cota DisasContext dc = {}; 51396e61bc94SEmilio G. Cota 5140306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5141fcf5ef2aSThomas Huth } 5142fcf5ef2aSThomas Huth 514355c3ceefSRichard Henderson void sparc_tcg_init(void) 5144fcf5ef2aSThomas Huth { 5145fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5146fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5147fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5148fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5149fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5150fcf5ef2aSThomas Huth }; 5151fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5152fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5153fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5154fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5155fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5156fcf5ef2aSThomas Huth }; 5157fcf5ef2aSThomas Huth 5158d8c5b92fSRichard Henderson static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5159d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 5160d8c5b92fSRichard Henderson { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5161d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc0" }, 5162d8c5b92fSRichard Henderson { &cpu_fcc[1], offsetof(CPUSPARCState, fcc[1]), "fcc1" }, 5163d8c5b92fSRichard Henderson { &cpu_fcc[2], offsetof(CPUSPARCState, fcc[2]), "fcc2" }, 5164d8c5b92fSRichard Henderson { &cpu_fcc[3], offsetof(CPUSPARCState, fcc[3]), "fcc3" }, 5165d8c5b92fSRichard Henderson #else 5166d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc" }, 5167d8c5b92fSRichard Henderson #endif 5168d8c5b92fSRichard Henderson }; 5169d8c5b92fSRichard Henderson 5170fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5171fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5172fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 51732a1905c7SRichard Henderson { &cpu_xcc_Z, offsetof(CPUSPARCState, xcc_Z), "xcc_Z" }, 51742a1905c7SRichard Henderson { &cpu_xcc_C, offsetof(CPUSPARCState, xcc_C), "xcc_C" }, 5175fcf5ef2aSThomas Huth #endif 51762a1905c7SRichard Henderson { &cpu_cc_N, offsetof(CPUSPARCState, cc_N), "cc_N" }, 51772a1905c7SRichard Henderson { &cpu_cc_V, offsetof(CPUSPARCState, cc_V), "cc_V" }, 51782a1905c7SRichard Henderson { &cpu_icc_Z, offsetof(CPUSPARCState, icc_Z), "icc_Z" }, 51792a1905c7SRichard Henderson { &cpu_icc_C, offsetof(CPUSPARCState, icc_C), "icc_C" }, 5180fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5181fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5182fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5183fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5184fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5185fcf5ef2aSThomas Huth }; 5186fcf5ef2aSThomas Huth 5187fcf5ef2aSThomas Huth unsigned int i; 5188fcf5ef2aSThomas Huth 5189ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5190fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5191fcf5ef2aSThomas Huth "regwptr"); 5192fcf5ef2aSThomas Huth 5193d8c5b92fSRichard Henderson for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5194d8c5b92fSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5195d8c5b92fSRichard Henderson } 5196d8c5b92fSRichard Henderson 5197fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5198ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5199fcf5ef2aSThomas Huth } 5200fcf5ef2aSThomas Huth 5201f764718dSRichard Henderson cpu_regs[0] = NULL; 5202fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5203ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5204fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5205fcf5ef2aSThomas Huth gregnames[i]); 5206fcf5ef2aSThomas Huth } 5207fcf5ef2aSThomas Huth 5208fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5209fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5210fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5211fcf5ef2aSThomas Huth gregnames[i]); 5212fcf5ef2aSThomas Huth } 5213fcf5ef2aSThomas Huth 5214fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5215ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5216fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5217fcf5ef2aSThomas Huth fregnames[i]); 5218fcf5ef2aSThomas Huth } 5219fcf5ef2aSThomas Huth } 5220fcf5ef2aSThomas Huth 5221f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5222f36aaa53SRichard Henderson const TranslationBlock *tb, 5223f36aaa53SRichard Henderson const uint64_t *data) 5224fcf5ef2aSThomas Huth { 522577976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 5226fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5227fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5228fcf5ef2aSThomas Huth 5229fcf5ef2aSThomas Huth env->pc = pc; 5230fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5231fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5232fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5233fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5234fcf5ef2aSThomas Huth if (env->cond) { 5235fcf5ef2aSThomas Huth env->npc = npc & ~3; 5236fcf5ef2aSThomas Huth } else { 5237fcf5ef2aSThomas Huth env->npc = pc + 4; 5238fcf5ef2aSThomas Huth } 5239fcf5ef2aSThomas Huth } else { 5240fcf5ef2aSThomas Huth env->npc = npc; 5241fcf5ef2aSThomas Huth } 5242fcf5ef2aSThomas Huth } 5243