1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 45e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 46af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 475d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 4825524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 4925524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 500faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 51af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 529422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 53bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 540faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 559422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 569422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 570faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 589422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 599422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 60668bb9b7SRichard Henderson # define MAXTL_MASK 0 61af25071cSRichard Henderson #endif 62af25071cSRichard Henderson 63633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 64633c4283SRichard Henderson #define DYNAMIC_PC 1 65633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 66633c4283SRichard Henderson #define JUMP_PC 2 67633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 68633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 69fcf5ef2aSThomas Huth 7046bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 7146bb0137SMark Cave-Ayland 72fcf5ef2aSThomas Huth /* global register indexes */ 73fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 74fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 75fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 76fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 77fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 78fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 79fcf5ef2aSThomas Huth static TCGv cpu_y; 80fcf5ef2aSThomas Huth static TCGv cpu_tbr; 81fcf5ef2aSThomas Huth static TCGv cpu_cond; 82fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 83fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 84fcf5ef2aSThomas Huth static TCGv cpu_gsr; 85fcf5ef2aSThomas Huth #else 86af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 87af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 88fcf5ef2aSThomas Huth #endif 89fcf5ef2aSThomas Huth /* Floating point registers */ 90fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 91fcf5ef2aSThomas Huth 92af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 93af25071cSRichard Henderson #ifdef TARGET_SPARC64 94cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 95af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 96af25071cSRichard Henderson #else 97cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 98af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 99af25071cSRichard Henderson #endif 100af25071cSRichard Henderson 101186e7890SRichard Henderson typedef struct DisasDelayException { 102186e7890SRichard Henderson struct DisasDelayException *next; 103186e7890SRichard Henderson TCGLabel *lab; 104186e7890SRichard Henderson TCGv_i32 excp; 105186e7890SRichard Henderson /* Saved state at parent insn. */ 106186e7890SRichard Henderson target_ulong pc; 107186e7890SRichard Henderson target_ulong npc; 108186e7890SRichard Henderson } DisasDelayException; 109186e7890SRichard Henderson 110fcf5ef2aSThomas Huth typedef struct DisasContext { 111af00be49SEmilio G. Cota DisasContextBase base; 112fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 113fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 114fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 115fcf5ef2aSThomas Huth int mem_idx; 116c9b459aaSArtyom Tarasenko bool fpu_enabled; 117c9b459aaSArtyom Tarasenko bool address_mask_32bit; 118c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 119c9b459aaSArtyom Tarasenko bool supervisor; 120c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 121c9b459aaSArtyom Tarasenko bool hypervisor; 122c9b459aaSArtyom Tarasenko #endif 123c9b459aaSArtyom Tarasenko #endif 124c9b459aaSArtyom Tarasenko 125fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 126fcf5ef2aSThomas Huth sparc_def_t *def; 127fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 128fcf5ef2aSThomas Huth int fprs_dirty; 129fcf5ef2aSThomas Huth int asi; 130fcf5ef2aSThomas Huth #endif 131186e7890SRichard Henderson DisasDelayException *delay_excp_list; 132fcf5ef2aSThomas Huth } DisasContext; 133fcf5ef2aSThomas Huth 134fcf5ef2aSThomas Huth typedef struct { 135fcf5ef2aSThomas Huth TCGCond cond; 136fcf5ef2aSThomas Huth bool is_bool; 137fcf5ef2aSThomas Huth TCGv c1, c2; 138fcf5ef2aSThomas Huth } DisasCompare; 139fcf5ef2aSThomas Huth 140fcf5ef2aSThomas Huth // This function uses non-native bit order 141fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 142fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 143fcf5ef2aSThomas Huth 144fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 145fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 146fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 147fcf5ef2aSThomas Huth 148fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 149fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 150fcf5ef2aSThomas Huth 151fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 152fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 153fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 154fcf5ef2aSThomas Huth #else 155fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 156fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 157fcf5ef2aSThomas Huth #endif 158fcf5ef2aSThomas Huth 159fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 160fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 161fcf5ef2aSThomas Huth 162fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 163fcf5ef2aSThomas Huth { 164fcf5ef2aSThomas Huth len = 32 - len; 165fcf5ef2aSThomas Huth return (x << len) >> len; 166fcf5ef2aSThomas Huth } 167fcf5ef2aSThomas Huth 168fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 169fcf5ef2aSThomas Huth 1700c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 171fcf5ef2aSThomas Huth { 172fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 173fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 174fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 175fcf5ef2aSThomas Huth we can avoid setting it again. */ 176fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 177fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 178fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 179fcf5ef2aSThomas Huth } 180fcf5ef2aSThomas Huth #endif 181fcf5ef2aSThomas Huth } 182fcf5ef2aSThomas Huth 183fcf5ef2aSThomas Huth /* floating point registers moves */ 184fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 185fcf5ef2aSThomas Huth { 18636ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 187dc41aa7dSRichard Henderson if (src & 1) { 188dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 189dc41aa7dSRichard Henderson } else { 190dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 191fcf5ef2aSThomas Huth } 192dc41aa7dSRichard Henderson return ret; 193fcf5ef2aSThomas Huth } 194fcf5ef2aSThomas Huth 195fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 196fcf5ef2aSThomas Huth { 1978e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 1988e7bbc75SRichard Henderson 1998e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 200fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 201fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 202fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 203fcf5ef2aSThomas Huth } 204fcf5ef2aSThomas Huth 205fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 206fcf5ef2aSThomas Huth { 20736ab4623SRichard Henderson return tcg_temp_new_i32(); 208fcf5ef2aSThomas Huth } 209fcf5ef2aSThomas Huth 210fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 211fcf5ef2aSThomas Huth { 212fcf5ef2aSThomas Huth src = DFPREG(src); 213fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 214fcf5ef2aSThomas Huth } 215fcf5ef2aSThomas Huth 216fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 217fcf5ef2aSThomas Huth { 218fcf5ef2aSThomas Huth dst = DFPREG(dst); 219fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 220fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 221fcf5ef2aSThomas Huth } 222fcf5ef2aSThomas Huth 223fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 224fcf5ef2aSThomas Huth { 225fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 226fcf5ef2aSThomas Huth } 227fcf5ef2aSThomas Huth 228fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 229fcf5ef2aSThomas Huth { 230ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 231fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 232ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 233fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 234fcf5ef2aSThomas Huth } 235fcf5ef2aSThomas Huth 236fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 237fcf5ef2aSThomas Huth { 238ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 239fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 240ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 241fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 242fcf5ef2aSThomas Huth } 243fcf5ef2aSThomas Huth 244fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 245fcf5ef2aSThomas Huth { 246ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 247fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 248ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 249fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 250fcf5ef2aSThomas Huth } 251fcf5ef2aSThomas Huth 252fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 253fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 254fcf5ef2aSThomas Huth { 255fcf5ef2aSThomas Huth dst = QFPREG(dst); 256fcf5ef2aSThomas Huth 257fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 258fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 259fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 260fcf5ef2aSThomas Huth } 261fcf5ef2aSThomas Huth 262fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 263fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 264fcf5ef2aSThomas Huth { 265fcf5ef2aSThomas Huth src = QFPREG(src); 266fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 267fcf5ef2aSThomas Huth } 268fcf5ef2aSThomas Huth 269fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 270fcf5ef2aSThomas Huth { 271fcf5ef2aSThomas Huth src = QFPREG(src); 272fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 273fcf5ef2aSThomas Huth } 274fcf5ef2aSThomas Huth 275fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 276fcf5ef2aSThomas Huth { 277fcf5ef2aSThomas Huth rd = QFPREG(rd); 278fcf5ef2aSThomas Huth rs = QFPREG(rs); 279fcf5ef2aSThomas Huth 280fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 281fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 282fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 283fcf5ef2aSThomas Huth } 284fcf5ef2aSThomas Huth #endif 285fcf5ef2aSThomas Huth 286fcf5ef2aSThomas Huth /* moves */ 287fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 288fcf5ef2aSThomas Huth #define supervisor(dc) 0 289fcf5ef2aSThomas Huth #define hypervisor(dc) 0 290fcf5ef2aSThomas Huth #else 291fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 292c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 293c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 294fcf5ef2aSThomas Huth #else 295c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 296668bb9b7SRichard Henderson #define hypervisor(dc) 0 297fcf5ef2aSThomas Huth #endif 298fcf5ef2aSThomas Huth #endif 299fcf5ef2aSThomas Huth 300b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 301b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 302b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 303b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 304b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 305b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 306fcf5ef2aSThomas Huth #else 307b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 308fcf5ef2aSThomas Huth #endif 309fcf5ef2aSThomas Huth 3100c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 311fcf5ef2aSThomas Huth { 312b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 313fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 314b1bc09eaSRichard Henderson } 315fcf5ef2aSThomas Huth } 316fcf5ef2aSThomas Huth 31723ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 31823ada1b1SRichard Henderson { 31923ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 32023ada1b1SRichard Henderson } 32123ada1b1SRichard Henderson 3220c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 323fcf5ef2aSThomas Huth { 324fcf5ef2aSThomas Huth if (reg > 0) { 325fcf5ef2aSThomas Huth assert(reg < 32); 326fcf5ef2aSThomas Huth return cpu_regs[reg]; 327fcf5ef2aSThomas Huth } else { 32852123f14SRichard Henderson TCGv t = tcg_temp_new(); 329fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 330fcf5ef2aSThomas Huth return t; 331fcf5ef2aSThomas Huth } 332fcf5ef2aSThomas Huth } 333fcf5ef2aSThomas Huth 3340c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 335fcf5ef2aSThomas Huth { 336fcf5ef2aSThomas Huth if (reg > 0) { 337fcf5ef2aSThomas Huth assert(reg < 32); 338fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 339fcf5ef2aSThomas Huth } 340fcf5ef2aSThomas Huth } 341fcf5ef2aSThomas Huth 3420c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 343fcf5ef2aSThomas Huth { 344fcf5ef2aSThomas Huth if (reg > 0) { 345fcf5ef2aSThomas Huth assert(reg < 32); 346fcf5ef2aSThomas Huth return cpu_regs[reg]; 347fcf5ef2aSThomas Huth } else { 34852123f14SRichard Henderson return tcg_temp_new(); 349fcf5ef2aSThomas Huth } 350fcf5ef2aSThomas Huth } 351fcf5ef2aSThomas Huth 3525645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 353fcf5ef2aSThomas Huth { 3545645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3555645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 356fcf5ef2aSThomas Huth } 357fcf5ef2aSThomas Huth 3585645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 359fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 360fcf5ef2aSThomas Huth { 361fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 362fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 363fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 364fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 365fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36607ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 367fcf5ef2aSThomas Huth } else { 368f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 369fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 370fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 371f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 372fcf5ef2aSThomas Huth } 373fcf5ef2aSThomas Huth } 374fcf5ef2aSThomas Huth 375fcf5ef2aSThomas Huth // XXX suboptimal 3760c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 377fcf5ef2aSThomas Huth { 378fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3790b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 380fcf5ef2aSThomas Huth } 381fcf5ef2aSThomas Huth 3820c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 383fcf5ef2aSThomas Huth { 384fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3850b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 386fcf5ef2aSThomas Huth } 387fcf5ef2aSThomas Huth 3880c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 389fcf5ef2aSThomas Huth { 390fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3910b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 392fcf5ef2aSThomas Huth } 393fcf5ef2aSThomas Huth 3940c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 395fcf5ef2aSThomas Huth { 396fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3970b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 398fcf5ef2aSThomas Huth } 399fcf5ef2aSThomas Huth 4000c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 401fcf5ef2aSThomas Huth { 402fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 403fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 404fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 405fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 406fcf5ef2aSThomas Huth } 407fcf5ef2aSThomas Huth 408fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 409fcf5ef2aSThomas Huth { 410fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 411fcf5ef2aSThomas Huth 412fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 413fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 414fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 415fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 416fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 417fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 418fcf5ef2aSThomas Huth #else 419fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 420fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 421fcf5ef2aSThomas Huth #endif 422fcf5ef2aSThomas Huth 423fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 424fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 425fcf5ef2aSThomas Huth 426fcf5ef2aSThomas Huth return carry_32; 427fcf5ef2aSThomas Huth } 428fcf5ef2aSThomas Huth 429fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 430fcf5ef2aSThomas Huth { 431fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 432fcf5ef2aSThomas Huth 433fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 434fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 435fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 436fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 437fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 438fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 439fcf5ef2aSThomas Huth #else 440fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 441fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 442fcf5ef2aSThomas Huth #endif 443fcf5ef2aSThomas Huth 444fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 445fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 446fcf5ef2aSThomas Huth 447fcf5ef2aSThomas Huth return carry_32; 448fcf5ef2aSThomas Huth } 449fcf5ef2aSThomas Huth 450*420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 451*420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 452fcf5ef2aSThomas Huth { 453fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 454fcf5ef2aSThomas Huth 455*420a187dSRichard Henderson #ifdef TARGET_SPARC64 456*420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 457*420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 458*420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 459fcf5ef2aSThomas Huth #else 460*420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 461fcf5ef2aSThomas Huth #endif 462fcf5ef2aSThomas Huth 463fcf5ef2aSThomas Huth if (update_cc) { 464*420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 465fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 466fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 467fcf5ef2aSThomas Huth } 468fcf5ef2aSThomas Huth } 469fcf5ef2aSThomas Huth 470*420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 471*420a187dSRichard Henderson { 472*420a187dSRichard Henderson TCGv discard; 473*420a187dSRichard Henderson 474*420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 475*420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 476*420a187dSRichard Henderson return; 477*420a187dSRichard Henderson } 478*420a187dSRichard Henderson 479*420a187dSRichard Henderson /* 480*420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 481*420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 482*420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 483*420a187dSRichard Henderson * generated the carry in the first place. 484*420a187dSRichard Henderson */ 485*420a187dSRichard Henderson discard = tcg_temp_new(); 486*420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 487*420a187dSRichard Henderson 488*420a187dSRichard Henderson if (update_cc) { 489*420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 490*420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 491*420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 492*420a187dSRichard Henderson } 493*420a187dSRichard Henderson } 494*420a187dSRichard Henderson 495*420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 496*420a187dSRichard Henderson { 497*420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 498*420a187dSRichard Henderson } 499*420a187dSRichard Henderson 500*420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 501*420a187dSRichard Henderson { 502*420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 503*420a187dSRichard Henderson } 504*420a187dSRichard Henderson 505*420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 506*420a187dSRichard Henderson { 507*420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 508*420a187dSRichard Henderson } 509*420a187dSRichard Henderson 510*420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 511*420a187dSRichard Henderson { 512*420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 513*420a187dSRichard Henderson } 514*420a187dSRichard Henderson 515*420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 516*420a187dSRichard Henderson bool update_cc) 517*420a187dSRichard Henderson { 518*420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 519*420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 520*420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 521*420a187dSRichard Henderson } 522*420a187dSRichard Henderson 523*420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 524*420a187dSRichard Henderson { 525*420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 526*420a187dSRichard Henderson } 527*420a187dSRichard Henderson 528*420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 529*420a187dSRichard Henderson { 530*420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 531*420a187dSRichard Henderson } 532*420a187dSRichard Henderson 5330c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 534fcf5ef2aSThomas Huth { 535fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 536fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 537fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 538fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 539fcf5ef2aSThomas Huth } 540fcf5ef2aSThomas Huth 541fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 542fcf5ef2aSThomas Huth TCGv src2, int update_cc) 543fcf5ef2aSThomas Huth { 544fcf5ef2aSThomas Huth TCGv_i32 carry_32; 545fcf5ef2aSThomas Huth TCGv carry; 546fcf5ef2aSThomas Huth 547fcf5ef2aSThomas Huth switch (dc->cc_op) { 548fcf5ef2aSThomas Huth case CC_OP_DIV: 549fcf5ef2aSThomas Huth case CC_OP_LOGIC: 550fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 551fcf5ef2aSThomas Huth if (update_cc) { 552fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 553fcf5ef2aSThomas Huth } else { 554fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 555fcf5ef2aSThomas Huth } 556fcf5ef2aSThomas Huth return; 557fcf5ef2aSThomas Huth 558fcf5ef2aSThomas Huth case CC_OP_ADD: 559fcf5ef2aSThomas Huth case CC_OP_TADD: 560fcf5ef2aSThomas Huth case CC_OP_TADDTV: 561fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 562fcf5ef2aSThomas Huth break; 563fcf5ef2aSThomas Huth 564fcf5ef2aSThomas Huth case CC_OP_SUB: 565fcf5ef2aSThomas Huth case CC_OP_TSUB: 566fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 567fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 568fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 569fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 570fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 571fcf5ef2aSThomas Huth generated the carry in the first place. */ 572fcf5ef2aSThomas Huth carry = tcg_temp_new(); 573fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 574fcf5ef2aSThomas Huth goto sub_done; 575fcf5ef2aSThomas Huth } 576fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 577fcf5ef2aSThomas Huth break; 578fcf5ef2aSThomas Huth 579fcf5ef2aSThomas Huth default: 580fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 581fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 582ad75a51eSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 583fcf5ef2aSThomas Huth break; 584fcf5ef2aSThomas Huth } 585fcf5ef2aSThomas Huth 586fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 587fcf5ef2aSThomas Huth carry = tcg_temp_new(); 588fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 589fcf5ef2aSThomas Huth #else 590fcf5ef2aSThomas Huth carry = carry_32; 591fcf5ef2aSThomas Huth #endif 592fcf5ef2aSThomas Huth 593fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 594fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 595fcf5ef2aSThomas Huth 596fcf5ef2aSThomas Huth sub_done: 597fcf5ef2aSThomas Huth if (update_cc) { 598fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 599fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 600fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 601fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 602fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 603fcf5ef2aSThomas Huth } 604fcf5ef2aSThomas Huth } 605fcf5ef2aSThomas Huth 6060c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 607fcf5ef2aSThomas Huth { 608fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 609fcf5ef2aSThomas Huth 610fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 611fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 612fcf5ef2aSThomas Huth 613fcf5ef2aSThomas Huth /* old op: 614fcf5ef2aSThomas Huth if (!(env->y & 1)) 615fcf5ef2aSThomas Huth T1 = 0; 616fcf5ef2aSThomas Huth */ 61700ab7e61SRichard Henderson zero = tcg_constant_tl(0); 618fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 619fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 620fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 621fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 622fcf5ef2aSThomas Huth zero, cpu_cc_src2); 623fcf5ef2aSThomas Huth 624fcf5ef2aSThomas Huth // b2 = T0 & 1; 625fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6260b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 62708d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 628fcf5ef2aSThomas Huth 629fcf5ef2aSThomas Huth // b1 = N ^ V; 630fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 631fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 632fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 633fcf5ef2aSThomas Huth 634fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 635fcf5ef2aSThomas Huth // src1 = T0; 636fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 637fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 638fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 639fcf5ef2aSThomas Huth 640fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 641fcf5ef2aSThomas Huth 642fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 643fcf5ef2aSThomas Huth } 644fcf5ef2aSThomas Huth 6450c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 646fcf5ef2aSThomas Huth { 647fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 648fcf5ef2aSThomas Huth if (sign_ext) { 649fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 650fcf5ef2aSThomas Huth } else { 651fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 652fcf5ef2aSThomas Huth } 653fcf5ef2aSThomas Huth #else 654fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 655fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 656fcf5ef2aSThomas Huth 657fcf5ef2aSThomas Huth if (sign_ext) { 658fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 659fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 660fcf5ef2aSThomas Huth } else { 661fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 662fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 663fcf5ef2aSThomas Huth } 664fcf5ef2aSThomas Huth 665fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 666fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 667fcf5ef2aSThomas Huth #endif 668fcf5ef2aSThomas Huth } 669fcf5ef2aSThomas Huth 6700c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 671fcf5ef2aSThomas Huth { 672fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 673fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 674fcf5ef2aSThomas Huth } 675fcf5ef2aSThomas Huth 6760c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 677fcf5ef2aSThomas Huth { 678fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 679fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 680fcf5ef2aSThomas Huth } 681fcf5ef2aSThomas Huth 682fcf5ef2aSThomas Huth // 1 6830c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 684fcf5ef2aSThomas Huth { 685fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 686fcf5ef2aSThomas Huth } 687fcf5ef2aSThomas Huth 688fcf5ef2aSThomas Huth // Z 6890c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 690fcf5ef2aSThomas Huth { 691fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 692fcf5ef2aSThomas Huth } 693fcf5ef2aSThomas Huth 694fcf5ef2aSThomas Huth // Z | (N ^ V) 6950c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 696fcf5ef2aSThomas Huth { 697fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 698fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 699fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 700fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 701fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 702fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 703fcf5ef2aSThomas Huth } 704fcf5ef2aSThomas Huth 705fcf5ef2aSThomas Huth // N ^ V 7060c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 707fcf5ef2aSThomas Huth { 708fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 709fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 710fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 711fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 712fcf5ef2aSThomas Huth } 713fcf5ef2aSThomas Huth 714fcf5ef2aSThomas Huth // C | Z 7150c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 716fcf5ef2aSThomas Huth { 717fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 718fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 719fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 720fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 721fcf5ef2aSThomas Huth } 722fcf5ef2aSThomas Huth 723fcf5ef2aSThomas Huth // C 7240c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 725fcf5ef2aSThomas Huth { 726fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 727fcf5ef2aSThomas Huth } 728fcf5ef2aSThomas Huth 729fcf5ef2aSThomas Huth // V 7300c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 731fcf5ef2aSThomas Huth { 732fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 733fcf5ef2aSThomas Huth } 734fcf5ef2aSThomas Huth 735fcf5ef2aSThomas Huth // 0 7360c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 737fcf5ef2aSThomas Huth { 738fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 739fcf5ef2aSThomas Huth } 740fcf5ef2aSThomas Huth 741fcf5ef2aSThomas Huth // N 7420c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 743fcf5ef2aSThomas Huth { 744fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 745fcf5ef2aSThomas Huth } 746fcf5ef2aSThomas Huth 747fcf5ef2aSThomas Huth // !Z 7480c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 749fcf5ef2aSThomas Huth { 750fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 751fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 752fcf5ef2aSThomas Huth } 753fcf5ef2aSThomas Huth 754fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 7550c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 756fcf5ef2aSThomas Huth { 757fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 758fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 759fcf5ef2aSThomas Huth } 760fcf5ef2aSThomas Huth 761fcf5ef2aSThomas Huth // !(N ^ V) 7620c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 763fcf5ef2aSThomas Huth { 764fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 765fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 766fcf5ef2aSThomas Huth } 767fcf5ef2aSThomas Huth 768fcf5ef2aSThomas Huth // !(C | Z) 7690c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 770fcf5ef2aSThomas Huth { 771fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 772fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 773fcf5ef2aSThomas Huth } 774fcf5ef2aSThomas Huth 775fcf5ef2aSThomas Huth // !C 7760c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 777fcf5ef2aSThomas Huth { 778fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 779fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 780fcf5ef2aSThomas Huth } 781fcf5ef2aSThomas Huth 782fcf5ef2aSThomas Huth // !N 7830c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 784fcf5ef2aSThomas Huth { 785fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 786fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 787fcf5ef2aSThomas Huth } 788fcf5ef2aSThomas Huth 789fcf5ef2aSThomas Huth // !V 7900c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 791fcf5ef2aSThomas Huth { 792fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 793fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 794fcf5ef2aSThomas Huth } 795fcf5ef2aSThomas Huth 796fcf5ef2aSThomas Huth /* 797fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 798fcf5ef2aSThomas Huth 0 = 799fcf5ef2aSThomas Huth 1 < 800fcf5ef2aSThomas Huth 2 > 801fcf5ef2aSThomas Huth 3 unordered 802fcf5ef2aSThomas Huth */ 8030c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 804fcf5ef2aSThomas Huth unsigned int fcc_offset) 805fcf5ef2aSThomas Huth { 806fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 807fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 808fcf5ef2aSThomas Huth } 809fcf5ef2aSThomas Huth 8100c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 811fcf5ef2aSThomas Huth { 812fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 813fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 814fcf5ef2aSThomas Huth } 815fcf5ef2aSThomas Huth 816fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 8170c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 818fcf5ef2aSThomas Huth { 819fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 820fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 821fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 822fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 823fcf5ef2aSThomas Huth } 824fcf5ef2aSThomas Huth 825fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8260c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 827fcf5ef2aSThomas Huth { 828fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 829fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 830fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 831fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 832fcf5ef2aSThomas Huth } 833fcf5ef2aSThomas Huth 834fcf5ef2aSThomas Huth // 1 or 3: FCC0 8350c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 836fcf5ef2aSThomas Huth { 837fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 838fcf5ef2aSThomas Huth } 839fcf5ef2aSThomas Huth 840fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 8410c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 842fcf5ef2aSThomas Huth { 843fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 844fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 845fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 846fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 847fcf5ef2aSThomas Huth } 848fcf5ef2aSThomas Huth 849fcf5ef2aSThomas Huth // 2 or 3: FCC1 8500c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 851fcf5ef2aSThomas Huth { 852fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 853fcf5ef2aSThomas Huth } 854fcf5ef2aSThomas Huth 855fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 8560c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 857fcf5ef2aSThomas Huth { 858fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 859fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 860fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 861fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 862fcf5ef2aSThomas Huth } 863fcf5ef2aSThomas Huth 864fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 8650c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 866fcf5ef2aSThomas Huth { 867fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 868fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 869fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 870fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 871fcf5ef2aSThomas Huth } 872fcf5ef2aSThomas Huth 873fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 8740c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 875fcf5ef2aSThomas Huth { 876fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 877fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 878fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 879fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 880fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 881fcf5ef2aSThomas Huth } 882fcf5ef2aSThomas Huth 883fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 8840c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 885fcf5ef2aSThomas Huth { 886fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 887fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 888fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 889fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 890fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 891fcf5ef2aSThomas Huth } 892fcf5ef2aSThomas Huth 893fcf5ef2aSThomas Huth // 0 or 2: !FCC0 8940c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 895fcf5ef2aSThomas Huth { 896fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 897fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 898fcf5ef2aSThomas Huth } 899fcf5ef2aSThomas Huth 900fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 9010c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 902fcf5ef2aSThomas Huth { 903fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 904fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 905fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 906fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 907fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 908fcf5ef2aSThomas Huth } 909fcf5ef2aSThomas Huth 910fcf5ef2aSThomas Huth // 0 or 1: !FCC1 9110c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 912fcf5ef2aSThomas Huth { 913fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 914fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 915fcf5ef2aSThomas Huth } 916fcf5ef2aSThomas Huth 917fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 9180c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 919fcf5ef2aSThomas Huth { 920fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 921fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 922fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 923fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 924fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 925fcf5ef2aSThomas Huth } 926fcf5ef2aSThomas Huth 927fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 9280c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 929fcf5ef2aSThomas Huth { 930fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 931fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 932fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 933fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 934fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 935fcf5ef2aSThomas Huth } 936fcf5ef2aSThomas Huth 9370c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 938fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 939fcf5ef2aSThomas Huth { 940fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 941fcf5ef2aSThomas Huth 942fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 943fcf5ef2aSThomas Huth 944fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 945fcf5ef2aSThomas Huth 946fcf5ef2aSThomas Huth gen_set_label(l1); 947fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 948fcf5ef2aSThomas Huth } 949fcf5ef2aSThomas Huth 9500c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 951fcf5ef2aSThomas Huth { 95200ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 95300ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 95400ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 955fcf5ef2aSThomas Huth 956fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 957fcf5ef2aSThomas Huth } 958fcf5ef2aSThomas Huth 959fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 960fcf5ef2aSThomas Huth have been set for a jump */ 9610c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 962fcf5ef2aSThomas Huth { 963fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 964fcf5ef2aSThomas Huth gen_generic_branch(dc); 96599c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 966fcf5ef2aSThomas Huth } 967fcf5ef2aSThomas Huth } 968fcf5ef2aSThomas Huth 9690c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 970fcf5ef2aSThomas Huth { 971633c4283SRichard Henderson if (dc->npc & 3) { 972633c4283SRichard Henderson switch (dc->npc) { 973633c4283SRichard Henderson case JUMP_PC: 974fcf5ef2aSThomas Huth gen_generic_branch(dc); 97599c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 976633c4283SRichard Henderson break; 977633c4283SRichard Henderson case DYNAMIC_PC: 978633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 979633c4283SRichard Henderson break; 980633c4283SRichard Henderson default: 981633c4283SRichard Henderson g_assert_not_reached(); 982633c4283SRichard Henderson } 983633c4283SRichard Henderson } else { 984fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 985fcf5ef2aSThomas Huth } 986fcf5ef2aSThomas Huth } 987fcf5ef2aSThomas Huth 9880c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 989fcf5ef2aSThomas Huth { 990fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 991fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 992ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 993fcf5ef2aSThomas Huth } 994fcf5ef2aSThomas Huth } 995fcf5ef2aSThomas Huth 9960c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 997fcf5ef2aSThomas Huth { 998fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 999fcf5ef2aSThomas Huth save_npc(dc); 1000fcf5ef2aSThomas Huth } 1001fcf5ef2aSThomas Huth 1002fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1003fcf5ef2aSThomas Huth { 1004fcf5ef2aSThomas Huth save_state(dc); 1005ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1006af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1007fcf5ef2aSThomas Huth } 1008fcf5ef2aSThomas Huth 1009186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1010fcf5ef2aSThomas Huth { 1011186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1012186e7890SRichard Henderson 1013186e7890SRichard Henderson e->next = dc->delay_excp_list; 1014186e7890SRichard Henderson dc->delay_excp_list = e; 1015186e7890SRichard Henderson 1016186e7890SRichard Henderson e->lab = gen_new_label(); 1017186e7890SRichard Henderson e->excp = excp; 1018186e7890SRichard Henderson e->pc = dc->pc; 1019186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1020186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1021186e7890SRichard Henderson e->npc = dc->npc; 1022186e7890SRichard Henderson 1023186e7890SRichard Henderson return e->lab; 1024186e7890SRichard Henderson } 1025186e7890SRichard Henderson 1026186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1027186e7890SRichard Henderson { 1028186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1029186e7890SRichard Henderson } 1030186e7890SRichard Henderson 1031186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1032186e7890SRichard Henderson { 1033186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1034186e7890SRichard Henderson TCGLabel *lab; 1035186e7890SRichard Henderson 1036186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1037186e7890SRichard Henderson 1038186e7890SRichard Henderson flush_cond(dc); 1039186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1040186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1041fcf5ef2aSThomas Huth } 1042fcf5ef2aSThomas Huth 10430c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1044fcf5ef2aSThomas Huth { 1045633c4283SRichard Henderson if (dc->npc & 3) { 1046633c4283SRichard Henderson switch (dc->npc) { 1047633c4283SRichard Henderson case JUMP_PC: 1048fcf5ef2aSThomas Huth gen_generic_branch(dc); 1049fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 105099c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1051633c4283SRichard Henderson break; 1052633c4283SRichard Henderson case DYNAMIC_PC: 1053633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1054fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1055633c4283SRichard Henderson dc->pc = dc->npc; 1056633c4283SRichard Henderson break; 1057633c4283SRichard Henderson default: 1058633c4283SRichard Henderson g_assert_not_reached(); 1059633c4283SRichard Henderson } 1060fcf5ef2aSThomas Huth } else { 1061fcf5ef2aSThomas Huth dc->pc = dc->npc; 1062fcf5ef2aSThomas Huth } 1063fcf5ef2aSThomas Huth } 1064fcf5ef2aSThomas Huth 10650c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1066fcf5ef2aSThomas Huth { 1067fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1068fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1069fcf5ef2aSThomas Huth } 1070fcf5ef2aSThomas Huth 1071fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1072fcf5ef2aSThomas Huth DisasContext *dc) 1073fcf5ef2aSThomas Huth { 1074fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1075fcf5ef2aSThomas Huth TCG_COND_NEVER, 1076fcf5ef2aSThomas Huth TCG_COND_EQ, 1077fcf5ef2aSThomas Huth TCG_COND_LE, 1078fcf5ef2aSThomas Huth TCG_COND_LT, 1079fcf5ef2aSThomas Huth TCG_COND_LEU, 1080fcf5ef2aSThomas Huth TCG_COND_LTU, 1081fcf5ef2aSThomas Huth -1, /* neg */ 1082fcf5ef2aSThomas Huth -1, /* overflow */ 1083fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1084fcf5ef2aSThomas Huth TCG_COND_NE, 1085fcf5ef2aSThomas Huth TCG_COND_GT, 1086fcf5ef2aSThomas Huth TCG_COND_GE, 1087fcf5ef2aSThomas Huth TCG_COND_GTU, 1088fcf5ef2aSThomas Huth TCG_COND_GEU, 1089fcf5ef2aSThomas Huth -1, /* pos */ 1090fcf5ef2aSThomas Huth -1, /* no overflow */ 1091fcf5ef2aSThomas Huth }; 1092fcf5ef2aSThomas Huth 1093fcf5ef2aSThomas Huth static int logic_cond[16] = { 1094fcf5ef2aSThomas Huth TCG_COND_NEVER, 1095fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1096fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1097fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1098fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1099fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1100fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1101fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1102fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1103fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1104fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1105fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1106fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1107fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1108fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1109fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1110fcf5ef2aSThomas Huth }; 1111fcf5ef2aSThomas Huth 1112fcf5ef2aSThomas Huth TCGv_i32 r_src; 1113fcf5ef2aSThomas Huth TCGv r_dst; 1114fcf5ef2aSThomas Huth 1115fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1116fcf5ef2aSThomas Huth if (xcc) { 1117fcf5ef2aSThomas Huth r_src = cpu_xcc; 1118fcf5ef2aSThomas Huth } else { 1119fcf5ef2aSThomas Huth r_src = cpu_psr; 1120fcf5ef2aSThomas Huth } 1121fcf5ef2aSThomas Huth #else 1122fcf5ef2aSThomas Huth r_src = cpu_psr; 1123fcf5ef2aSThomas Huth #endif 1124fcf5ef2aSThomas Huth 1125fcf5ef2aSThomas Huth switch (dc->cc_op) { 1126fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1127fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1128fcf5ef2aSThomas Huth do_compare_dst_0: 1129fcf5ef2aSThomas Huth cmp->is_bool = false; 113000ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1131fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1132fcf5ef2aSThomas Huth if (!xcc) { 1133fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1134fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1135fcf5ef2aSThomas Huth break; 1136fcf5ef2aSThomas Huth } 1137fcf5ef2aSThomas Huth #endif 1138fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1139fcf5ef2aSThomas Huth break; 1140fcf5ef2aSThomas Huth 1141fcf5ef2aSThomas Huth case CC_OP_SUB: 1142fcf5ef2aSThomas Huth switch (cond) { 1143fcf5ef2aSThomas Huth case 6: /* neg */ 1144fcf5ef2aSThomas Huth case 14: /* pos */ 1145fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1146fcf5ef2aSThomas Huth goto do_compare_dst_0; 1147fcf5ef2aSThomas Huth 1148fcf5ef2aSThomas Huth case 7: /* overflow */ 1149fcf5ef2aSThomas Huth case 15: /* !overflow */ 1150fcf5ef2aSThomas Huth goto do_dynamic; 1151fcf5ef2aSThomas Huth 1152fcf5ef2aSThomas Huth default: 1153fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1154fcf5ef2aSThomas Huth cmp->is_bool = false; 1155fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1156fcf5ef2aSThomas Huth if (!xcc) { 1157fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1158fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1159fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1160fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1161fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1162fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1163fcf5ef2aSThomas Huth break; 1164fcf5ef2aSThomas Huth } 1165fcf5ef2aSThomas Huth #endif 1166fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1167fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1168fcf5ef2aSThomas Huth break; 1169fcf5ef2aSThomas Huth } 1170fcf5ef2aSThomas Huth break; 1171fcf5ef2aSThomas Huth 1172fcf5ef2aSThomas Huth default: 1173fcf5ef2aSThomas Huth do_dynamic: 1174ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1175fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1176fcf5ef2aSThomas Huth /* FALLTHRU */ 1177fcf5ef2aSThomas Huth 1178fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1179fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1180fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1181fcf5ef2aSThomas Huth cmp->is_bool = true; 1182fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 118300ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1184fcf5ef2aSThomas Huth 1185fcf5ef2aSThomas Huth switch (cond) { 1186fcf5ef2aSThomas Huth case 0x0: 1187fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1188fcf5ef2aSThomas Huth break; 1189fcf5ef2aSThomas Huth case 0x1: 1190fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1191fcf5ef2aSThomas Huth break; 1192fcf5ef2aSThomas Huth case 0x2: 1193fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1194fcf5ef2aSThomas Huth break; 1195fcf5ef2aSThomas Huth case 0x3: 1196fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1197fcf5ef2aSThomas Huth break; 1198fcf5ef2aSThomas Huth case 0x4: 1199fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1200fcf5ef2aSThomas Huth break; 1201fcf5ef2aSThomas Huth case 0x5: 1202fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1203fcf5ef2aSThomas Huth break; 1204fcf5ef2aSThomas Huth case 0x6: 1205fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1206fcf5ef2aSThomas Huth break; 1207fcf5ef2aSThomas Huth case 0x7: 1208fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1209fcf5ef2aSThomas Huth break; 1210fcf5ef2aSThomas Huth case 0x8: 1211fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1212fcf5ef2aSThomas Huth break; 1213fcf5ef2aSThomas Huth case 0x9: 1214fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1215fcf5ef2aSThomas Huth break; 1216fcf5ef2aSThomas Huth case 0xa: 1217fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1218fcf5ef2aSThomas Huth break; 1219fcf5ef2aSThomas Huth case 0xb: 1220fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1221fcf5ef2aSThomas Huth break; 1222fcf5ef2aSThomas Huth case 0xc: 1223fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1224fcf5ef2aSThomas Huth break; 1225fcf5ef2aSThomas Huth case 0xd: 1226fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1227fcf5ef2aSThomas Huth break; 1228fcf5ef2aSThomas Huth case 0xe: 1229fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1230fcf5ef2aSThomas Huth break; 1231fcf5ef2aSThomas Huth case 0xf: 1232fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1233fcf5ef2aSThomas Huth break; 1234fcf5ef2aSThomas Huth } 1235fcf5ef2aSThomas Huth break; 1236fcf5ef2aSThomas Huth } 1237fcf5ef2aSThomas Huth } 1238fcf5ef2aSThomas Huth 1239fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1240fcf5ef2aSThomas Huth { 1241fcf5ef2aSThomas Huth unsigned int offset; 1242fcf5ef2aSThomas Huth TCGv r_dst; 1243fcf5ef2aSThomas Huth 1244fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1245fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1246fcf5ef2aSThomas Huth cmp->is_bool = true; 1247fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 124800ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1249fcf5ef2aSThomas Huth 1250fcf5ef2aSThomas Huth switch (cc) { 1251fcf5ef2aSThomas Huth default: 1252fcf5ef2aSThomas Huth case 0x0: 1253fcf5ef2aSThomas Huth offset = 0; 1254fcf5ef2aSThomas Huth break; 1255fcf5ef2aSThomas Huth case 0x1: 1256fcf5ef2aSThomas Huth offset = 32 - 10; 1257fcf5ef2aSThomas Huth break; 1258fcf5ef2aSThomas Huth case 0x2: 1259fcf5ef2aSThomas Huth offset = 34 - 10; 1260fcf5ef2aSThomas Huth break; 1261fcf5ef2aSThomas Huth case 0x3: 1262fcf5ef2aSThomas Huth offset = 36 - 10; 1263fcf5ef2aSThomas Huth break; 1264fcf5ef2aSThomas Huth } 1265fcf5ef2aSThomas Huth 1266fcf5ef2aSThomas Huth switch (cond) { 1267fcf5ef2aSThomas Huth case 0x0: 1268fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1269fcf5ef2aSThomas Huth break; 1270fcf5ef2aSThomas Huth case 0x1: 1271fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1272fcf5ef2aSThomas Huth break; 1273fcf5ef2aSThomas Huth case 0x2: 1274fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1275fcf5ef2aSThomas Huth break; 1276fcf5ef2aSThomas Huth case 0x3: 1277fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1278fcf5ef2aSThomas Huth break; 1279fcf5ef2aSThomas Huth case 0x4: 1280fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1281fcf5ef2aSThomas Huth break; 1282fcf5ef2aSThomas Huth case 0x5: 1283fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1284fcf5ef2aSThomas Huth break; 1285fcf5ef2aSThomas Huth case 0x6: 1286fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1287fcf5ef2aSThomas Huth break; 1288fcf5ef2aSThomas Huth case 0x7: 1289fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1290fcf5ef2aSThomas Huth break; 1291fcf5ef2aSThomas Huth case 0x8: 1292fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1293fcf5ef2aSThomas Huth break; 1294fcf5ef2aSThomas Huth case 0x9: 1295fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1296fcf5ef2aSThomas Huth break; 1297fcf5ef2aSThomas Huth case 0xa: 1298fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1299fcf5ef2aSThomas Huth break; 1300fcf5ef2aSThomas Huth case 0xb: 1301fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1302fcf5ef2aSThomas Huth break; 1303fcf5ef2aSThomas Huth case 0xc: 1304fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1305fcf5ef2aSThomas Huth break; 1306fcf5ef2aSThomas Huth case 0xd: 1307fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1308fcf5ef2aSThomas Huth break; 1309fcf5ef2aSThomas Huth case 0xe: 1310fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1311fcf5ef2aSThomas Huth break; 1312fcf5ef2aSThomas Huth case 0xf: 1313fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1314fcf5ef2aSThomas Huth break; 1315fcf5ef2aSThomas Huth } 1316fcf5ef2aSThomas Huth } 1317fcf5ef2aSThomas Huth 1318fcf5ef2aSThomas Huth // Inverted logic 1319ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1320ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1321fcf5ef2aSThomas Huth TCG_COND_NE, 1322fcf5ef2aSThomas Huth TCG_COND_GT, 1323fcf5ef2aSThomas Huth TCG_COND_GE, 1324ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1325fcf5ef2aSThomas Huth TCG_COND_EQ, 1326fcf5ef2aSThomas Huth TCG_COND_LE, 1327fcf5ef2aSThomas Huth TCG_COND_LT, 1328fcf5ef2aSThomas Huth }; 1329fcf5ef2aSThomas Huth 1330fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1331fcf5ef2aSThomas Huth { 1332fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1333fcf5ef2aSThomas Huth cmp->is_bool = false; 1334fcf5ef2aSThomas Huth cmp->c1 = r_src; 133500ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1336fcf5ef2aSThomas Huth } 1337fcf5ef2aSThomas Huth 1338fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 13390c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1340fcf5ef2aSThomas Huth { 1341fcf5ef2aSThomas Huth switch (fccno) { 1342fcf5ef2aSThomas Huth case 0: 1343ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1344fcf5ef2aSThomas Huth break; 1345fcf5ef2aSThomas Huth case 1: 1346ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1347fcf5ef2aSThomas Huth break; 1348fcf5ef2aSThomas Huth case 2: 1349ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1350fcf5ef2aSThomas Huth break; 1351fcf5ef2aSThomas Huth case 3: 1352ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1353fcf5ef2aSThomas Huth break; 1354fcf5ef2aSThomas Huth } 1355fcf5ef2aSThomas Huth } 1356fcf5ef2aSThomas Huth 13570c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1358fcf5ef2aSThomas Huth { 1359fcf5ef2aSThomas Huth switch (fccno) { 1360fcf5ef2aSThomas Huth case 0: 1361ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1362fcf5ef2aSThomas Huth break; 1363fcf5ef2aSThomas Huth case 1: 1364ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1365fcf5ef2aSThomas Huth break; 1366fcf5ef2aSThomas Huth case 2: 1367ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1368fcf5ef2aSThomas Huth break; 1369fcf5ef2aSThomas Huth case 3: 1370ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1371fcf5ef2aSThomas Huth break; 1372fcf5ef2aSThomas Huth } 1373fcf5ef2aSThomas Huth } 1374fcf5ef2aSThomas Huth 13750c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1376fcf5ef2aSThomas Huth { 1377fcf5ef2aSThomas Huth switch (fccno) { 1378fcf5ef2aSThomas Huth case 0: 1379ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1380fcf5ef2aSThomas Huth break; 1381fcf5ef2aSThomas Huth case 1: 1382ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1383fcf5ef2aSThomas Huth break; 1384fcf5ef2aSThomas Huth case 2: 1385ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1386fcf5ef2aSThomas Huth break; 1387fcf5ef2aSThomas Huth case 3: 1388ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1389fcf5ef2aSThomas Huth break; 1390fcf5ef2aSThomas Huth } 1391fcf5ef2aSThomas Huth } 1392fcf5ef2aSThomas Huth 13930c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1394fcf5ef2aSThomas Huth { 1395fcf5ef2aSThomas Huth switch (fccno) { 1396fcf5ef2aSThomas Huth case 0: 1397ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1398fcf5ef2aSThomas Huth break; 1399fcf5ef2aSThomas Huth case 1: 1400ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1401fcf5ef2aSThomas Huth break; 1402fcf5ef2aSThomas Huth case 2: 1403ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1404fcf5ef2aSThomas Huth break; 1405fcf5ef2aSThomas Huth case 3: 1406ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1407fcf5ef2aSThomas Huth break; 1408fcf5ef2aSThomas Huth } 1409fcf5ef2aSThomas Huth } 1410fcf5ef2aSThomas Huth 14110c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1412fcf5ef2aSThomas Huth { 1413fcf5ef2aSThomas Huth switch (fccno) { 1414fcf5ef2aSThomas Huth case 0: 1415ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1416fcf5ef2aSThomas Huth break; 1417fcf5ef2aSThomas Huth case 1: 1418ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1419fcf5ef2aSThomas Huth break; 1420fcf5ef2aSThomas Huth case 2: 1421ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1422fcf5ef2aSThomas Huth break; 1423fcf5ef2aSThomas Huth case 3: 1424ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1425fcf5ef2aSThomas Huth break; 1426fcf5ef2aSThomas Huth } 1427fcf5ef2aSThomas Huth } 1428fcf5ef2aSThomas Huth 14290c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1430fcf5ef2aSThomas Huth { 1431fcf5ef2aSThomas Huth switch (fccno) { 1432fcf5ef2aSThomas Huth case 0: 1433ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1434fcf5ef2aSThomas Huth break; 1435fcf5ef2aSThomas Huth case 1: 1436ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1437fcf5ef2aSThomas Huth break; 1438fcf5ef2aSThomas Huth case 2: 1439ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1440fcf5ef2aSThomas Huth break; 1441fcf5ef2aSThomas Huth case 3: 1442ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1443fcf5ef2aSThomas Huth break; 1444fcf5ef2aSThomas Huth } 1445fcf5ef2aSThomas Huth } 1446fcf5ef2aSThomas Huth 1447fcf5ef2aSThomas Huth #else 1448fcf5ef2aSThomas Huth 14490c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1450fcf5ef2aSThomas Huth { 1451ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1452fcf5ef2aSThomas Huth } 1453fcf5ef2aSThomas Huth 14540c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1455fcf5ef2aSThomas Huth { 1456ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1457fcf5ef2aSThomas Huth } 1458fcf5ef2aSThomas Huth 14590c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1460fcf5ef2aSThomas Huth { 1461ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1462fcf5ef2aSThomas Huth } 1463fcf5ef2aSThomas Huth 14640c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1465fcf5ef2aSThomas Huth { 1466ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1467fcf5ef2aSThomas Huth } 1468fcf5ef2aSThomas Huth 14690c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1470fcf5ef2aSThomas Huth { 1471ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1472fcf5ef2aSThomas Huth } 1473fcf5ef2aSThomas Huth 14740c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1475fcf5ef2aSThomas Huth { 1476ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1477fcf5ef2aSThomas Huth } 1478fcf5ef2aSThomas Huth #endif 1479fcf5ef2aSThomas Huth 1480fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1481fcf5ef2aSThomas Huth { 1482fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1483fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1484fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1485fcf5ef2aSThomas Huth } 1486fcf5ef2aSThomas Huth 1487fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1488fcf5ef2aSThomas Huth { 1489fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1490fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1491fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1492fcf5ef2aSThomas Huth return 1; 1493fcf5ef2aSThomas Huth } 1494fcf5ef2aSThomas Huth #endif 1495fcf5ef2aSThomas Huth return 0; 1496fcf5ef2aSThomas Huth } 1497fcf5ef2aSThomas Huth 14980c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1499fcf5ef2aSThomas Huth { 1500fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1501fcf5ef2aSThomas Huth } 1502fcf5ef2aSThomas Huth 15030c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1504fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1505fcf5ef2aSThomas Huth { 1506fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1507fcf5ef2aSThomas Huth 1508fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1509fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1510fcf5ef2aSThomas Huth 1511ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1512ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1513fcf5ef2aSThomas Huth 1514fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1515fcf5ef2aSThomas Huth } 1516fcf5ef2aSThomas Huth 15170c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1518fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1519fcf5ef2aSThomas Huth { 1520fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1521fcf5ef2aSThomas Huth 1522fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1523fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1524fcf5ef2aSThomas Huth 1525fcf5ef2aSThomas Huth gen(dst, src); 1526fcf5ef2aSThomas Huth 1527fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1528fcf5ef2aSThomas Huth } 1529fcf5ef2aSThomas Huth 15300c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1531fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1532fcf5ef2aSThomas Huth { 1533fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1534fcf5ef2aSThomas Huth 1535fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1536fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1537fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1538fcf5ef2aSThomas Huth 1539ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1540ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1541fcf5ef2aSThomas Huth 1542fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1543fcf5ef2aSThomas Huth } 1544fcf5ef2aSThomas Huth 1545fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15460c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1547fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1548fcf5ef2aSThomas Huth { 1549fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1550fcf5ef2aSThomas Huth 1551fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1552fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1553fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1554fcf5ef2aSThomas Huth 1555fcf5ef2aSThomas Huth gen(dst, src1, src2); 1556fcf5ef2aSThomas Huth 1557fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1558fcf5ef2aSThomas Huth } 1559fcf5ef2aSThomas Huth #endif 1560fcf5ef2aSThomas Huth 15610c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1562fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1563fcf5ef2aSThomas Huth { 1564fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1565fcf5ef2aSThomas Huth 1566fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1567fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1568fcf5ef2aSThomas Huth 1569ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1570ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1571fcf5ef2aSThomas Huth 1572fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1573fcf5ef2aSThomas Huth } 1574fcf5ef2aSThomas Huth 1575fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15760c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1577fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1578fcf5ef2aSThomas Huth { 1579fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1580fcf5ef2aSThomas Huth 1581fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1582fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1583fcf5ef2aSThomas Huth 1584fcf5ef2aSThomas Huth gen(dst, src); 1585fcf5ef2aSThomas Huth 1586fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1587fcf5ef2aSThomas Huth } 1588fcf5ef2aSThomas Huth #endif 1589fcf5ef2aSThomas Huth 15900c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1591fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1592fcf5ef2aSThomas Huth { 1593fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1594fcf5ef2aSThomas Huth 1595fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1596fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1597fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1598fcf5ef2aSThomas Huth 1599ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1600ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1601fcf5ef2aSThomas Huth 1602fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1603fcf5ef2aSThomas Huth } 1604fcf5ef2aSThomas Huth 1605fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16060c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1607fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1608fcf5ef2aSThomas Huth { 1609fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1610fcf5ef2aSThomas Huth 1611fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1612fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1613fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1614fcf5ef2aSThomas Huth 1615fcf5ef2aSThomas Huth gen(dst, src1, src2); 1616fcf5ef2aSThomas Huth 1617fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1618fcf5ef2aSThomas Huth } 1619fcf5ef2aSThomas Huth 16200c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1621fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1622fcf5ef2aSThomas Huth { 1623fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1624fcf5ef2aSThomas Huth 1625fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1626fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1627fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1628fcf5ef2aSThomas Huth 1629fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1630fcf5ef2aSThomas Huth 1631fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1632fcf5ef2aSThomas Huth } 1633fcf5ef2aSThomas Huth 16340c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1635fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1636fcf5ef2aSThomas Huth { 1637fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1638fcf5ef2aSThomas Huth 1639fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1640fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1641fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1642fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1643fcf5ef2aSThomas Huth 1644fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1645fcf5ef2aSThomas Huth 1646fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1647fcf5ef2aSThomas Huth } 1648fcf5ef2aSThomas Huth #endif 1649fcf5ef2aSThomas Huth 16500c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1651fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1652fcf5ef2aSThomas Huth { 1653fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1654fcf5ef2aSThomas Huth 1655ad75a51eSRichard Henderson gen(tcg_env); 1656ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1657fcf5ef2aSThomas Huth 1658fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1659fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1660fcf5ef2aSThomas Huth } 1661fcf5ef2aSThomas Huth 1662fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16630c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1664fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1665fcf5ef2aSThomas Huth { 1666fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1667fcf5ef2aSThomas Huth 1668ad75a51eSRichard Henderson gen(tcg_env); 1669fcf5ef2aSThomas Huth 1670fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1671fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1672fcf5ef2aSThomas Huth } 1673fcf5ef2aSThomas Huth #endif 1674fcf5ef2aSThomas Huth 16750c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1676fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1677fcf5ef2aSThomas Huth { 1678fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1679fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1680fcf5ef2aSThomas Huth 1681ad75a51eSRichard Henderson gen(tcg_env); 1682ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1683fcf5ef2aSThomas Huth 1684fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1685fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1686fcf5ef2aSThomas Huth } 1687fcf5ef2aSThomas Huth 16880c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1689fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1690fcf5ef2aSThomas Huth { 1691fcf5ef2aSThomas Huth TCGv_i64 dst; 1692fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1693fcf5ef2aSThomas Huth 1694fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1695fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1696fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1697fcf5ef2aSThomas Huth 1698ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1699ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1700fcf5ef2aSThomas Huth 1701fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1702fcf5ef2aSThomas Huth } 1703fcf5ef2aSThomas Huth 17040c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1705fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1706fcf5ef2aSThomas Huth { 1707fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1708fcf5ef2aSThomas Huth 1709fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1710fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1711fcf5ef2aSThomas Huth 1712ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1713ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1714fcf5ef2aSThomas Huth 1715fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1716fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1717fcf5ef2aSThomas Huth } 1718fcf5ef2aSThomas Huth 1719fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17200c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1721fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1722fcf5ef2aSThomas Huth { 1723fcf5ef2aSThomas Huth TCGv_i64 dst; 1724fcf5ef2aSThomas Huth TCGv_i32 src; 1725fcf5ef2aSThomas Huth 1726fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1727fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1728fcf5ef2aSThomas Huth 1729ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1730ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1731fcf5ef2aSThomas Huth 1732fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1733fcf5ef2aSThomas Huth } 1734fcf5ef2aSThomas Huth #endif 1735fcf5ef2aSThomas Huth 17360c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1737fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1738fcf5ef2aSThomas Huth { 1739fcf5ef2aSThomas Huth TCGv_i64 dst; 1740fcf5ef2aSThomas Huth TCGv_i32 src; 1741fcf5ef2aSThomas Huth 1742fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1743fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1744fcf5ef2aSThomas Huth 1745ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1746fcf5ef2aSThomas Huth 1747fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1748fcf5ef2aSThomas Huth } 1749fcf5ef2aSThomas Huth 17500c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1751fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1752fcf5ef2aSThomas Huth { 1753fcf5ef2aSThomas Huth TCGv_i32 dst; 1754fcf5ef2aSThomas Huth TCGv_i64 src; 1755fcf5ef2aSThomas Huth 1756fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1757fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1758fcf5ef2aSThomas Huth 1759ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1760ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1761fcf5ef2aSThomas Huth 1762fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1763fcf5ef2aSThomas Huth } 1764fcf5ef2aSThomas Huth 17650c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1766fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1767fcf5ef2aSThomas Huth { 1768fcf5ef2aSThomas Huth TCGv_i32 dst; 1769fcf5ef2aSThomas Huth 1770fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1771fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1772fcf5ef2aSThomas Huth 1773ad75a51eSRichard Henderson gen(dst, tcg_env); 1774ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1775fcf5ef2aSThomas Huth 1776fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1777fcf5ef2aSThomas Huth } 1778fcf5ef2aSThomas Huth 17790c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1780fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1781fcf5ef2aSThomas Huth { 1782fcf5ef2aSThomas Huth TCGv_i64 dst; 1783fcf5ef2aSThomas Huth 1784fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1785fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1786fcf5ef2aSThomas Huth 1787ad75a51eSRichard Henderson gen(dst, tcg_env); 1788ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1789fcf5ef2aSThomas Huth 1790fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1791fcf5ef2aSThomas Huth } 1792fcf5ef2aSThomas Huth 17930c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1794fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1795fcf5ef2aSThomas Huth { 1796fcf5ef2aSThomas Huth TCGv_i32 src; 1797fcf5ef2aSThomas Huth 1798fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1799fcf5ef2aSThomas Huth 1800ad75a51eSRichard Henderson gen(tcg_env, src); 1801fcf5ef2aSThomas Huth 1802fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1803fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1804fcf5ef2aSThomas Huth } 1805fcf5ef2aSThomas Huth 18060c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1807fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1808fcf5ef2aSThomas Huth { 1809fcf5ef2aSThomas Huth TCGv_i64 src; 1810fcf5ef2aSThomas Huth 1811fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1812fcf5ef2aSThomas Huth 1813ad75a51eSRichard Henderson gen(tcg_env, src); 1814fcf5ef2aSThomas Huth 1815fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1816fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1817fcf5ef2aSThomas Huth } 1818fcf5ef2aSThomas Huth 1819fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 182014776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 1821fcf5ef2aSThomas Huth { 1822fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1823316b6783SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN); 1824fcf5ef2aSThomas Huth } 1825fcf5ef2aSThomas Huth 1826fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 1827fcf5ef2aSThomas Huth { 182800ab7e61SRichard Henderson TCGv m1 = tcg_constant_tl(0xff); 1829fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1830fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 1831fcf5ef2aSThomas Huth } 1832fcf5ef2aSThomas Huth 1833fcf5ef2aSThomas Huth /* asi moves */ 1834fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 1835fcf5ef2aSThomas Huth typedef enum { 1836fcf5ef2aSThomas Huth GET_ASI_HELPER, 1837fcf5ef2aSThomas Huth GET_ASI_EXCP, 1838fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1839fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1840fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1841fcf5ef2aSThomas Huth GET_ASI_SHORT, 1842fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1843fcf5ef2aSThomas Huth GET_ASI_BFILL, 1844fcf5ef2aSThomas Huth } ASIType; 1845fcf5ef2aSThomas Huth 1846fcf5ef2aSThomas Huth typedef struct { 1847fcf5ef2aSThomas Huth ASIType type; 1848fcf5ef2aSThomas Huth int asi; 1849fcf5ef2aSThomas Huth int mem_idx; 185014776ab5STony Nguyen MemOp memop; 1851fcf5ef2aSThomas Huth } DisasASI; 1852fcf5ef2aSThomas Huth 185314776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 1854fcf5ef2aSThomas Huth { 1855fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 1856fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1857fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1858fcf5ef2aSThomas Huth 1859fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1860fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1861fcf5ef2aSThomas Huth if (IS_IMM) { 1862fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1863fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1864fcf5ef2aSThomas Huth } else if (supervisor(dc) 1865fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1866fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1867fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1868fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1869fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1870fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1871fcf5ef2aSThomas Huth switch (asi) { 1872fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1873fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1874fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1875fcf5ef2aSThomas Huth break; 1876fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1877fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1878fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1879fcf5ef2aSThomas Huth break; 1880fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1881fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1882fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1883fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1884fcf5ef2aSThomas Huth break; 1885fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1886fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1887fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1888fcf5ef2aSThomas Huth break; 1889fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1890fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1891fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1892fcf5ef2aSThomas Huth break; 1893fcf5ef2aSThomas Huth } 18946e10f37cSKONRAD Frederic 18956e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 18966e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 18976e10f37cSKONRAD Frederic */ 18986e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1899fcf5ef2aSThomas Huth } else { 1900fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1901fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1902fcf5ef2aSThomas Huth } 1903fcf5ef2aSThomas Huth #else 1904fcf5ef2aSThomas Huth if (IS_IMM) { 1905fcf5ef2aSThomas Huth asi = dc->asi; 1906fcf5ef2aSThomas Huth } 1907fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1908fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1909fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1910fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1911fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1912fcf5ef2aSThomas Huth done properly in the helper. */ 1913fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1914fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1915fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1916fcf5ef2aSThomas Huth } else { 1917fcf5ef2aSThomas Huth switch (asi) { 1918fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1919fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1920fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1921fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1922fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1923fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1924fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1925fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1926fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1927fcf5ef2aSThomas Huth break; 1928fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1929fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1930fcf5ef2aSThomas Huth case ASI_TWINX_N: 1931fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1932fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1933fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19349a10756dSArtyom Tarasenko if (hypervisor(dc)) { 193584f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19369a10756dSArtyom Tarasenko } else { 1937fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 19389a10756dSArtyom Tarasenko } 1939fcf5ef2aSThomas Huth break; 1940fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1941fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1942fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1943fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1944fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1945fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1946fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1947fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1948fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1949fcf5ef2aSThomas Huth break; 1950fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1951fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1952fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1953fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1954fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1955fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1956fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1957fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1958fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1959fcf5ef2aSThomas Huth break; 1960fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1961fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1962fcf5ef2aSThomas Huth case ASI_TWINX_S: 1963fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1964fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1965fcf5ef2aSThomas Huth case ASI_BLK_S: 1966fcf5ef2aSThomas Huth case ASI_BLK_SL: 1967fcf5ef2aSThomas Huth case ASI_FL8_S: 1968fcf5ef2aSThomas Huth case ASI_FL8_SL: 1969fcf5ef2aSThomas Huth case ASI_FL16_S: 1970fcf5ef2aSThomas Huth case ASI_FL16_SL: 1971fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1972fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1973fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1974fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1975fcf5ef2aSThomas Huth } 1976fcf5ef2aSThomas Huth break; 1977fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1978fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1979fcf5ef2aSThomas Huth case ASI_TWINX_P: 1980fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1981fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1982fcf5ef2aSThomas Huth case ASI_BLK_P: 1983fcf5ef2aSThomas Huth case ASI_BLK_PL: 1984fcf5ef2aSThomas Huth case ASI_FL8_P: 1985fcf5ef2aSThomas Huth case ASI_FL8_PL: 1986fcf5ef2aSThomas Huth case ASI_FL16_P: 1987fcf5ef2aSThomas Huth case ASI_FL16_PL: 1988fcf5ef2aSThomas Huth break; 1989fcf5ef2aSThomas Huth } 1990fcf5ef2aSThomas Huth switch (asi) { 1991fcf5ef2aSThomas Huth case ASI_REAL: 1992fcf5ef2aSThomas Huth case ASI_REAL_IO: 1993fcf5ef2aSThomas Huth case ASI_REAL_L: 1994fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1995fcf5ef2aSThomas Huth case ASI_N: 1996fcf5ef2aSThomas Huth case ASI_NL: 1997fcf5ef2aSThomas Huth case ASI_AIUP: 1998fcf5ef2aSThomas Huth case ASI_AIUPL: 1999fcf5ef2aSThomas Huth case ASI_AIUS: 2000fcf5ef2aSThomas Huth case ASI_AIUSL: 2001fcf5ef2aSThomas Huth case ASI_S: 2002fcf5ef2aSThomas Huth case ASI_SL: 2003fcf5ef2aSThomas Huth case ASI_P: 2004fcf5ef2aSThomas Huth case ASI_PL: 2005fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2006fcf5ef2aSThomas Huth break; 2007fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2008fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2009fcf5ef2aSThomas Huth case ASI_TWINX_N: 2010fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2011fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2012fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2013fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2014fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2015fcf5ef2aSThomas Huth case ASI_TWINX_P: 2016fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2017fcf5ef2aSThomas Huth case ASI_TWINX_S: 2018fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2019fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2020fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2021fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2022fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2023fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2024fcf5ef2aSThomas Huth break; 2025fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2026fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2027fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2028fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2029fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2030fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2031fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2032fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2033fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2034fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2035fcf5ef2aSThomas Huth case ASI_BLK_S: 2036fcf5ef2aSThomas Huth case ASI_BLK_SL: 2037fcf5ef2aSThomas Huth case ASI_BLK_P: 2038fcf5ef2aSThomas Huth case ASI_BLK_PL: 2039fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2040fcf5ef2aSThomas Huth break; 2041fcf5ef2aSThomas Huth case ASI_FL8_S: 2042fcf5ef2aSThomas Huth case ASI_FL8_SL: 2043fcf5ef2aSThomas Huth case ASI_FL8_P: 2044fcf5ef2aSThomas Huth case ASI_FL8_PL: 2045fcf5ef2aSThomas Huth memop = MO_UB; 2046fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2047fcf5ef2aSThomas Huth break; 2048fcf5ef2aSThomas Huth case ASI_FL16_S: 2049fcf5ef2aSThomas Huth case ASI_FL16_SL: 2050fcf5ef2aSThomas Huth case ASI_FL16_P: 2051fcf5ef2aSThomas Huth case ASI_FL16_PL: 2052fcf5ef2aSThomas Huth memop = MO_TEUW; 2053fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2054fcf5ef2aSThomas Huth break; 2055fcf5ef2aSThomas Huth } 2056fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2057fcf5ef2aSThomas Huth if (asi & 8) { 2058fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2059fcf5ef2aSThomas Huth } 2060fcf5ef2aSThomas Huth } 2061fcf5ef2aSThomas Huth #endif 2062fcf5ef2aSThomas Huth 2063fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2064fcf5ef2aSThomas Huth } 2065fcf5ef2aSThomas Huth 2066fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 206714776ab5STony Nguyen int insn, MemOp memop) 2068fcf5ef2aSThomas Huth { 2069fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2070fcf5ef2aSThomas Huth 2071fcf5ef2aSThomas Huth switch (da.type) { 2072fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2073fcf5ef2aSThomas Huth break; 2074fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2075fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2076fcf5ef2aSThomas Huth break; 2077fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2078fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2079316b6783SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN); 2080fcf5ef2aSThomas Huth break; 2081fcf5ef2aSThomas Huth default: 2082fcf5ef2aSThomas Huth { 208300ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2084316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2085fcf5ef2aSThomas Huth 2086fcf5ef2aSThomas Huth save_state(dc); 2087fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2088ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2089fcf5ef2aSThomas Huth #else 2090fcf5ef2aSThomas Huth { 2091fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2092ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2093fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2094fcf5ef2aSThomas Huth } 2095fcf5ef2aSThomas Huth #endif 2096fcf5ef2aSThomas Huth } 2097fcf5ef2aSThomas Huth break; 2098fcf5ef2aSThomas Huth } 2099fcf5ef2aSThomas Huth } 2100fcf5ef2aSThomas Huth 2101fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 210214776ab5STony Nguyen int insn, MemOp memop) 2103fcf5ef2aSThomas Huth { 2104fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2105fcf5ef2aSThomas Huth 2106fcf5ef2aSThomas Huth switch (da.type) { 2107fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2108fcf5ef2aSThomas Huth break; 2109fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 21103390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2111fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2112fcf5ef2aSThomas Huth break; 21133390537bSArtyom Tarasenko #else 21143390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21153390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21163390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 21173390537bSArtyom Tarasenko return; 21183390537bSArtyom Tarasenko } 21193390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 21203390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 21213390537bSArtyom Tarasenko #endif 2122fc0cd867SChen Qun /* fall through */ 2123fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2124fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2125316b6783SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN); 2126fcf5ef2aSThomas Huth break; 2127fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2128fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2129fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2130fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2131fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2132fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2133fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2134fcf5ef2aSThomas Huth { 2135fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2136fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 213700ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2138fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2139fcf5ef2aSThomas Huth int i; 2140fcf5ef2aSThomas Huth 2141fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2142fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2143fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2144fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2145fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2146fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2147fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2148fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2149fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2150fcf5ef2aSThomas Huth } 2151fcf5ef2aSThomas Huth } 2152fcf5ef2aSThomas Huth break; 2153fcf5ef2aSThomas Huth #endif 2154fcf5ef2aSThomas Huth default: 2155fcf5ef2aSThomas Huth { 215600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2157316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2158fcf5ef2aSThomas Huth 2159fcf5ef2aSThomas Huth save_state(dc); 2160fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2161ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2162fcf5ef2aSThomas Huth #else 2163fcf5ef2aSThomas Huth { 2164fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2165fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2166ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2167fcf5ef2aSThomas Huth } 2168fcf5ef2aSThomas Huth #endif 2169fcf5ef2aSThomas Huth 2170fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2171fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2172fcf5ef2aSThomas Huth } 2173fcf5ef2aSThomas Huth break; 2174fcf5ef2aSThomas Huth } 2175fcf5ef2aSThomas Huth } 2176fcf5ef2aSThomas Huth 2177fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2178fcf5ef2aSThomas Huth TCGv addr, int insn) 2179fcf5ef2aSThomas Huth { 2180fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2181fcf5ef2aSThomas Huth 2182fcf5ef2aSThomas Huth switch (da.type) { 2183fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2184fcf5ef2aSThomas Huth break; 2185fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2186fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2187fcf5ef2aSThomas Huth break; 2188fcf5ef2aSThomas Huth default: 2189fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2190fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2191fcf5ef2aSThomas Huth break; 2192fcf5ef2aSThomas Huth } 2193fcf5ef2aSThomas Huth } 2194fcf5ef2aSThomas Huth 2195fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2196fcf5ef2aSThomas Huth int insn, int rd) 2197fcf5ef2aSThomas Huth { 2198fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2199fcf5ef2aSThomas Huth TCGv oldv; 2200fcf5ef2aSThomas Huth 2201fcf5ef2aSThomas Huth switch (da.type) { 2202fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2203fcf5ef2aSThomas Huth return; 2204fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2205fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2206fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2207316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2208fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2209fcf5ef2aSThomas Huth break; 2210fcf5ef2aSThomas Huth default: 2211fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2212fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2213fcf5ef2aSThomas Huth break; 2214fcf5ef2aSThomas Huth } 2215fcf5ef2aSThomas Huth } 2216fcf5ef2aSThomas Huth 2217fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2218fcf5ef2aSThomas Huth { 2219fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2220fcf5ef2aSThomas Huth 2221fcf5ef2aSThomas Huth switch (da.type) { 2222fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2223fcf5ef2aSThomas Huth break; 2224fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2225fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2226fcf5ef2aSThomas Huth break; 2227fcf5ef2aSThomas Huth default: 22283db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22293db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2230af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2231ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22323db010c3SRichard Henderson } else { 223300ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 223400ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22353db010c3SRichard Henderson TCGv_i64 s64, t64; 22363db010c3SRichard Henderson 22373db010c3SRichard Henderson save_state(dc); 22383db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2239ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 22403db010c3SRichard Henderson 224100ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2242ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 22433db010c3SRichard Henderson 22443db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 22453db010c3SRichard Henderson 22463db010c3SRichard Henderson /* End the TB. */ 22473db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 22483db010c3SRichard Henderson } 2249fcf5ef2aSThomas Huth break; 2250fcf5ef2aSThomas Huth } 2251fcf5ef2aSThomas Huth } 2252fcf5ef2aSThomas Huth #endif 2253fcf5ef2aSThomas Huth 2254fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2255fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2256fcf5ef2aSThomas Huth int insn, int size, int rd) 2257fcf5ef2aSThomas Huth { 2258fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2259fcf5ef2aSThomas Huth TCGv_i32 d32; 2260fcf5ef2aSThomas Huth TCGv_i64 d64; 2261fcf5ef2aSThomas Huth 2262fcf5ef2aSThomas Huth switch (da.type) { 2263fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2264fcf5ef2aSThomas Huth break; 2265fcf5ef2aSThomas Huth 2266fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2267fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2268fcf5ef2aSThomas Huth switch (size) { 2269fcf5ef2aSThomas Huth case 4: 2270fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2271316b6783SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2272fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2273fcf5ef2aSThomas Huth break; 2274fcf5ef2aSThomas Huth case 8: 2275fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2276fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2277fcf5ef2aSThomas Huth break; 2278fcf5ef2aSThomas Huth case 16: 2279fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2280fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2281fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2282fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2283fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2284fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2285fcf5ef2aSThomas Huth break; 2286fcf5ef2aSThomas Huth default: 2287fcf5ef2aSThomas Huth g_assert_not_reached(); 2288fcf5ef2aSThomas Huth } 2289fcf5ef2aSThomas Huth break; 2290fcf5ef2aSThomas Huth 2291fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2292fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2293fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 229414776ab5STony Nguyen MemOp memop; 2295fcf5ef2aSThomas Huth TCGv eight; 2296fcf5ef2aSThomas Huth int i; 2297fcf5ef2aSThomas Huth 2298fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2299fcf5ef2aSThomas Huth 2300fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2301fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 230200ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2303fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2304fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2305fcf5ef2aSThomas Huth da.mem_idx, memop); 2306fcf5ef2aSThomas Huth if (i == 7) { 2307fcf5ef2aSThomas Huth break; 2308fcf5ef2aSThomas Huth } 2309fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2310fcf5ef2aSThomas Huth memop = da.memop; 2311fcf5ef2aSThomas Huth } 2312fcf5ef2aSThomas Huth } else { 2313fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2314fcf5ef2aSThomas Huth } 2315fcf5ef2aSThomas Huth break; 2316fcf5ef2aSThomas Huth 2317fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2318fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2319fcf5ef2aSThomas Huth if (size == 8) { 2320fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2321316b6783SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2322316b6783SRichard Henderson da.memop | MO_ALIGN); 2323fcf5ef2aSThomas Huth } else { 2324fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2325fcf5ef2aSThomas Huth } 2326fcf5ef2aSThomas Huth break; 2327fcf5ef2aSThomas Huth 2328fcf5ef2aSThomas Huth default: 2329fcf5ef2aSThomas Huth { 233000ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2331316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN); 2332fcf5ef2aSThomas Huth 2333fcf5ef2aSThomas Huth save_state(dc); 2334fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2335fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2336fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2337fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2338fcf5ef2aSThomas Huth switch (size) { 2339fcf5ef2aSThomas Huth case 4: 2340fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2341ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2342fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2343fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2344fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2345fcf5ef2aSThomas Huth break; 2346fcf5ef2aSThomas Huth case 8: 2347ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop); 2348fcf5ef2aSThomas Huth break; 2349fcf5ef2aSThomas Huth case 16: 2350fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2351ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2352fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2353ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop); 2354fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2355fcf5ef2aSThomas Huth break; 2356fcf5ef2aSThomas Huth default: 2357fcf5ef2aSThomas Huth g_assert_not_reached(); 2358fcf5ef2aSThomas Huth } 2359fcf5ef2aSThomas Huth } 2360fcf5ef2aSThomas Huth break; 2361fcf5ef2aSThomas Huth } 2362fcf5ef2aSThomas Huth } 2363fcf5ef2aSThomas Huth 2364fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2365fcf5ef2aSThomas Huth int insn, int size, int rd) 2366fcf5ef2aSThomas Huth { 2367fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2368fcf5ef2aSThomas Huth TCGv_i32 d32; 2369fcf5ef2aSThomas Huth 2370fcf5ef2aSThomas Huth switch (da.type) { 2371fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2372fcf5ef2aSThomas Huth break; 2373fcf5ef2aSThomas Huth 2374fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2375fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2376fcf5ef2aSThomas Huth switch (size) { 2377fcf5ef2aSThomas Huth case 4: 2378fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2379316b6783SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2380fcf5ef2aSThomas Huth break; 2381fcf5ef2aSThomas Huth case 8: 2382fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2383fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2384fcf5ef2aSThomas Huth break; 2385fcf5ef2aSThomas Huth case 16: 2386fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2387fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2388fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2389fcf5ef2aSThomas Huth having to probe the second page before performing the first 2390fcf5ef2aSThomas Huth write. */ 2391fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2392fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2393fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2394fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2395fcf5ef2aSThomas Huth break; 2396fcf5ef2aSThomas Huth default: 2397fcf5ef2aSThomas Huth g_assert_not_reached(); 2398fcf5ef2aSThomas Huth } 2399fcf5ef2aSThomas Huth break; 2400fcf5ef2aSThomas Huth 2401fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2402fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2403fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 240414776ab5STony Nguyen MemOp memop; 2405fcf5ef2aSThomas Huth TCGv eight; 2406fcf5ef2aSThomas Huth int i; 2407fcf5ef2aSThomas Huth 2408fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2409fcf5ef2aSThomas Huth 2410fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2411fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 241200ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2413fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2414fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2415fcf5ef2aSThomas Huth da.mem_idx, memop); 2416fcf5ef2aSThomas Huth if (i == 7) { 2417fcf5ef2aSThomas Huth break; 2418fcf5ef2aSThomas Huth } 2419fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2420fcf5ef2aSThomas Huth memop = da.memop; 2421fcf5ef2aSThomas Huth } 2422fcf5ef2aSThomas Huth } else { 2423fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2424fcf5ef2aSThomas Huth } 2425fcf5ef2aSThomas Huth break; 2426fcf5ef2aSThomas Huth 2427fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2428fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2429fcf5ef2aSThomas Huth if (size == 8) { 2430fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2431316b6783SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2432316b6783SRichard Henderson da.memop | MO_ALIGN); 2433fcf5ef2aSThomas Huth } else { 2434fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2435fcf5ef2aSThomas Huth } 2436fcf5ef2aSThomas Huth break; 2437fcf5ef2aSThomas Huth 2438fcf5ef2aSThomas Huth default: 2439fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2440fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2441fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2442fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2443fcf5ef2aSThomas Huth break; 2444fcf5ef2aSThomas Huth } 2445fcf5ef2aSThomas Huth } 2446fcf5ef2aSThomas Huth 2447fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2448fcf5ef2aSThomas Huth { 2449fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2450fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2451fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2452fcf5ef2aSThomas Huth 2453fcf5ef2aSThomas Huth switch (da.type) { 2454fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2455fcf5ef2aSThomas Huth return; 2456fcf5ef2aSThomas Huth 2457fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2458fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2459fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2460fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2461fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2462fcf5ef2aSThomas Huth break; 2463fcf5ef2aSThomas Huth 2464fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2465fcf5ef2aSThomas Huth { 2466fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2467fcf5ef2aSThomas Huth 2468fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2469316b6783SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN); 2470fcf5ef2aSThomas Huth 2471fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2472fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2473fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2474fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2475fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2476fcf5ef2aSThomas Huth } else { 2477fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2478fcf5ef2aSThomas Huth } 2479fcf5ef2aSThomas Huth } 2480fcf5ef2aSThomas Huth break; 2481fcf5ef2aSThomas Huth 2482fcf5ef2aSThomas Huth default: 2483fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2484fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2485fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2486fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2487fcf5ef2aSThomas Huth { 248800ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 248900ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2490fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2491fcf5ef2aSThomas Huth 2492fcf5ef2aSThomas Huth save_state(dc); 2493ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2494fcf5ef2aSThomas Huth 2495fcf5ef2aSThomas Huth /* See above. */ 2496fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2497fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2498fcf5ef2aSThomas Huth } else { 2499fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2500fcf5ef2aSThomas Huth } 2501fcf5ef2aSThomas Huth } 2502fcf5ef2aSThomas Huth break; 2503fcf5ef2aSThomas Huth } 2504fcf5ef2aSThomas Huth 2505fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2506fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2507fcf5ef2aSThomas Huth } 2508fcf5ef2aSThomas Huth 2509fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2510fcf5ef2aSThomas Huth int insn, int rd) 2511fcf5ef2aSThomas Huth { 2512fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2513fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2514fcf5ef2aSThomas Huth 2515fcf5ef2aSThomas Huth switch (da.type) { 2516fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2517fcf5ef2aSThomas Huth break; 2518fcf5ef2aSThomas Huth 2519fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2520fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2521fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2522fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2523fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2524fcf5ef2aSThomas Huth break; 2525fcf5ef2aSThomas Huth 2526fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2527fcf5ef2aSThomas Huth { 2528fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2529fcf5ef2aSThomas Huth 2530fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2531fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2532fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2533fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2534fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2535fcf5ef2aSThomas Huth } else { 2536fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2537fcf5ef2aSThomas Huth } 2538fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2539316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2540fcf5ef2aSThomas Huth } 2541fcf5ef2aSThomas Huth break; 2542fcf5ef2aSThomas Huth 2543fcf5ef2aSThomas Huth default: 2544fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2545fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2546fcf5ef2aSThomas Huth { 254700ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 254800ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2549fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2550fcf5ef2aSThomas Huth 2551fcf5ef2aSThomas Huth /* See above. */ 2552fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2553fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2554fcf5ef2aSThomas Huth } else { 2555fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2556fcf5ef2aSThomas Huth } 2557fcf5ef2aSThomas Huth 2558fcf5ef2aSThomas Huth save_state(dc); 2559ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2560fcf5ef2aSThomas Huth } 2561fcf5ef2aSThomas Huth break; 2562fcf5ef2aSThomas Huth } 2563fcf5ef2aSThomas Huth } 2564fcf5ef2aSThomas Huth 2565fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2566fcf5ef2aSThomas Huth int insn, int rd) 2567fcf5ef2aSThomas Huth { 2568fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2569fcf5ef2aSThomas Huth TCGv oldv; 2570fcf5ef2aSThomas Huth 2571fcf5ef2aSThomas Huth switch (da.type) { 2572fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2573fcf5ef2aSThomas Huth return; 2574fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2575fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2576fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2577316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2578fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2579fcf5ef2aSThomas Huth break; 2580fcf5ef2aSThomas Huth default: 2581fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2582fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2583fcf5ef2aSThomas Huth break; 2584fcf5ef2aSThomas Huth } 2585fcf5ef2aSThomas Huth } 2586fcf5ef2aSThomas Huth 2587fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2588fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2589fcf5ef2aSThomas Huth { 2590fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2591fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2592fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2593fcf5ef2aSThomas Huth are unchanged. */ 2594fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2595fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2596fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2597fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2598fcf5ef2aSThomas Huth 2599fcf5ef2aSThomas Huth switch (da.type) { 2600fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2601fcf5ef2aSThomas Huth return; 2602fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2603fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2604316b6783SRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2605fcf5ef2aSThomas Huth break; 2606fcf5ef2aSThomas Huth default: 2607fcf5ef2aSThomas Huth { 260800ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 260900ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2610fcf5ef2aSThomas Huth 2611fcf5ef2aSThomas Huth save_state(dc); 2612ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2613fcf5ef2aSThomas Huth } 2614fcf5ef2aSThomas Huth break; 2615fcf5ef2aSThomas Huth } 2616fcf5ef2aSThomas Huth 2617fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2618fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2619fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2620fcf5ef2aSThomas Huth } 2621fcf5ef2aSThomas Huth 2622fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2623fcf5ef2aSThomas Huth int insn, int rd) 2624fcf5ef2aSThomas Huth { 2625fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2626fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2627fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2628fcf5ef2aSThomas Huth 2629fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2630fcf5ef2aSThomas Huth 2631fcf5ef2aSThomas Huth switch (da.type) { 2632fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2633fcf5ef2aSThomas Huth break; 2634fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2635fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2636316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2637fcf5ef2aSThomas Huth break; 2638fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2639fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2640fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2641fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2642fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2643fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2644fcf5ef2aSThomas Huth { 2645fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 264600ab7e61SRichard Henderson TCGv eight = tcg_constant_tl(8); 2647fcf5ef2aSThomas Huth int i; 2648fcf5ef2aSThomas Huth 2649fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2650fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2651fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2652fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2653fcf5ef2aSThomas Huth } 2654fcf5ef2aSThomas Huth } 2655fcf5ef2aSThomas Huth break; 2656fcf5ef2aSThomas Huth default: 2657fcf5ef2aSThomas Huth { 265800ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 265900ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2660fcf5ef2aSThomas Huth 2661fcf5ef2aSThomas Huth save_state(dc); 2662ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2663fcf5ef2aSThomas Huth } 2664fcf5ef2aSThomas Huth break; 2665fcf5ef2aSThomas Huth } 2666fcf5ef2aSThomas Huth } 2667fcf5ef2aSThomas Huth #endif 2668fcf5ef2aSThomas Huth 2669fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2670fcf5ef2aSThomas Huth { 2671fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2672fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2673fcf5ef2aSThomas Huth } 2674fcf5ef2aSThomas Huth 2675fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2676fcf5ef2aSThomas Huth { 2677fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2678fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 267952123f14SRichard Henderson TCGv t = tcg_temp_new(); 2680fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2681fcf5ef2aSThomas Huth return t; 2682fcf5ef2aSThomas Huth } else { /* register */ 2683fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2684fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2685fcf5ef2aSThomas Huth } 2686fcf5ef2aSThomas Huth } 2687fcf5ef2aSThomas Huth 2688fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2689fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2690fcf5ef2aSThomas Huth { 2691fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2692fcf5ef2aSThomas Huth 2693fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2694fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2695fcf5ef2aSThomas Huth the later. */ 2696fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2697fcf5ef2aSThomas Huth if (cmp->is_bool) { 2698fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2699fcf5ef2aSThomas Huth } else { 2700fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2701fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2702fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2703fcf5ef2aSThomas Huth } 2704fcf5ef2aSThomas Huth 2705fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2706fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2707fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 270800ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2709fcf5ef2aSThomas Huth 2710fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2711fcf5ef2aSThomas Huth 2712fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2713fcf5ef2aSThomas Huth } 2714fcf5ef2aSThomas Huth 2715fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2716fcf5ef2aSThomas Huth { 2717fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2718fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2719fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2720fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2721fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2722fcf5ef2aSThomas Huth } 2723fcf5ef2aSThomas Huth 2724fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2725fcf5ef2aSThomas Huth { 2726fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2727fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2728fcf5ef2aSThomas Huth 2729fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2730fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2731fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2732fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2733fcf5ef2aSThomas Huth 2734fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2735fcf5ef2aSThomas Huth } 2736fcf5ef2aSThomas Huth 27375d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2738fcf5ef2aSThomas Huth { 2739fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2740fcf5ef2aSThomas Huth 2741fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2742ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2743fcf5ef2aSThomas Huth 2744fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2745fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2746fcf5ef2aSThomas Huth 2747fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2748fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2749ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2750fcf5ef2aSThomas Huth 2751fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2752fcf5ef2aSThomas Huth { 2753fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2754fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2755fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2756fcf5ef2aSThomas Huth } 2757fcf5ef2aSThomas Huth } 2758fcf5ef2aSThomas Huth 2759fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2760fcf5ef2aSThomas Huth int width, bool cc, bool left) 2761fcf5ef2aSThomas Huth { 2762905a83deSRichard Henderson TCGv lo1, lo2; 2763fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2764fcf5ef2aSThomas Huth int shift, imask, omask; 2765fcf5ef2aSThomas Huth 2766fcf5ef2aSThomas Huth if (cc) { 2767fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2768fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2769fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2770fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2771fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2772fcf5ef2aSThomas Huth } 2773fcf5ef2aSThomas Huth 2774fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2775fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2776fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2777fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2778fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2779fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2780fcf5ef2aSThomas Huth the value we're looking for. */ 2781fcf5ef2aSThomas Huth switch (width) { 2782fcf5ef2aSThomas Huth case 8: 2783fcf5ef2aSThomas Huth imask = 0x7; 2784fcf5ef2aSThomas Huth shift = 3; 2785fcf5ef2aSThomas Huth omask = 0xff; 2786fcf5ef2aSThomas Huth if (left) { 2787fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2788fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2789fcf5ef2aSThomas Huth } else { 2790fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2791fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2792fcf5ef2aSThomas Huth } 2793fcf5ef2aSThomas Huth break; 2794fcf5ef2aSThomas Huth case 16: 2795fcf5ef2aSThomas Huth imask = 0x6; 2796fcf5ef2aSThomas Huth shift = 1; 2797fcf5ef2aSThomas Huth omask = 0xf; 2798fcf5ef2aSThomas Huth if (left) { 2799fcf5ef2aSThomas Huth tabl = 0x8cef; 2800fcf5ef2aSThomas Huth tabr = 0xf731; 2801fcf5ef2aSThomas Huth } else { 2802fcf5ef2aSThomas Huth tabl = 0x137f; 2803fcf5ef2aSThomas Huth tabr = 0xfec8; 2804fcf5ef2aSThomas Huth } 2805fcf5ef2aSThomas Huth break; 2806fcf5ef2aSThomas Huth case 32: 2807fcf5ef2aSThomas Huth imask = 0x4; 2808fcf5ef2aSThomas Huth shift = 0; 2809fcf5ef2aSThomas Huth omask = 0x3; 2810fcf5ef2aSThomas Huth if (left) { 2811fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2812fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2813fcf5ef2aSThomas Huth } else { 2814fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2815fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2816fcf5ef2aSThomas Huth } 2817fcf5ef2aSThomas Huth break; 2818fcf5ef2aSThomas Huth default: 2819fcf5ef2aSThomas Huth abort(); 2820fcf5ef2aSThomas Huth } 2821fcf5ef2aSThomas Huth 2822fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2823fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2824fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2825fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2826fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2827fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2828fcf5ef2aSThomas Huth 2829905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2830905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2831e3ebbadeSRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 2832fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2833fcf5ef2aSThomas Huth 2834fcf5ef2aSThomas Huth amask = -8; 2835fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2836fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2837fcf5ef2aSThomas Huth } 2838fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2839fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2840fcf5ef2aSThomas Huth 2841e3ebbadeSRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 2842e3ebbadeSRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 2843e3ebbadeSRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 2844fcf5ef2aSThomas Huth } 2845fcf5ef2aSThomas Huth 2846fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2847fcf5ef2aSThomas Huth { 2848fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2849fcf5ef2aSThomas Huth 2850fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2851fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2852fcf5ef2aSThomas Huth if (left) { 2853fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2854fcf5ef2aSThomas Huth } 2855fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2856fcf5ef2aSThomas Huth } 2857fcf5ef2aSThomas Huth 2858fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2859fcf5ef2aSThomas Huth { 2860fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2861fcf5ef2aSThomas Huth 2862fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2863fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2864fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2865fcf5ef2aSThomas Huth 2866fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2867fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2868fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2869fcf5ef2aSThomas Huth 2870fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2871fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2872fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2873fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2874fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2875fcf5ef2aSThomas Huth 2876fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2877fcf5ef2aSThomas Huth } 2878fcf5ef2aSThomas Huth #endif 2879fcf5ef2aSThomas Huth 2880878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2881878cc677SRichard Henderson #include "decode-insns.c.inc" 2882878cc677SRichard Henderson 2883878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2884878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2885878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2886878cc677SRichard Henderson 2887878cc677SRichard Henderson #define avail_ALL(C) true 2888878cc677SRichard Henderson #ifdef TARGET_SPARC64 2889878cc677SRichard Henderson # define avail_32(C) false 2890af25071cSRichard Henderson # define avail_ASR17(C) false 28910faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2892878cc677SRichard Henderson # define avail_64(C) true 28935d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2894af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2895878cc677SRichard Henderson #else 2896878cc677SRichard Henderson # define avail_32(C) true 2897af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 28980faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2899878cc677SRichard Henderson # define avail_64(C) false 29005d617bfbSRichard Henderson # define avail_GL(C) false 2901af25071cSRichard Henderson # define avail_HYPV(C) false 2902878cc677SRichard Henderson #endif 2903878cc677SRichard Henderson 2904878cc677SRichard Henderson /* Default case for non jump instructions. */ 2905878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2906878cc677SRichard Henderson { 2907878cc677SRichard Henderson if (dc->npc & 3) { 2908878cc677SRichard Henderson switch (dc->npc) { 2909878cc677SRichard Henderson case DYNAMIC_PC: 2910878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2911878cc677SRichard Henderson dc->pc = dc->npc; 2912878cc677SRichard Henderson gen_op_next_insn(); 2913878cc677SRichard Henderson break; 2914878cc677SRichard Henderson case JUMP_PC: 2915878cc677SRichard Henderson /* we can do a static jump */ 2916878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2917878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2918878cc677SRichard Henderson break; 2919878cc677SRichard Henderson default: 2920878cc677SRichard Henderson g_assert_not_reached(); 2921878cc677SRichard Henderson } 2922878cc677SRichard Henderson } else { 2923878cc677SRichard Henderson dc->pc = dc->npc; 2924878cc677SRichard Henderson dc->npc = dc->npc + 4; 2925878cc677SRichard Henderson } 2926878cc677SRichard Henderson return true; 2927878cc677SRichard Henderson } 2928878cc677SRichard Henderson 29296d2a0768SRichard Henderson /* 29306d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 29316d2a0768SRichard Henderson */ 29326d2a0768SRichard Henderson 2933276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2934276567aaSRichard Henderson { 2935276567aaSRichard Henderson if (annul) { 2936276567aaSRichard Henderson dc->pc = dc->npc + 4; 2937276567aaSRichard Henderson dc->npc = dc->pc + 4; 2938276567aaSRichard Henderson } else { 2939276567aaSRichard Henderson dc->pc = dc->npc; 2940276567aaSRichard Henderson dc->npc = dc->pc + 4; 2941276567aaSRichard Henderson } 2942276567aaSRichard Henderson return true; 2943276567aaSRichard Henderson } 2944276567aaSRichard Henderson 2945276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2946276567aaSRichard Henderson target_ulong dest) 2947276567aaSRichard Henderson { 2948276567aaSRichard Henderson if (annul) { 2949276567aaSRichard Henderson dc->pc = dest; 2950276567aaSRichard Henderson dc->npc = dest + 4; 2951276567aaSRichard Henderson } else { 2952276567aaSRichard Henderson dc->pc = dc->npc; 2953276567aaSRichard Henderson dc->npc = dest; 2954276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2955276567aaSRichard Henderson } 2956276567aaSRichard Henderson return true; 2957276567aaSRichard Henderson } 2958276567aaSRichard Henderson 29599d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 29609d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2961276567aaSRichard Henderson { 29626b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 29636b3e4cc6SRichard Henderson 2964276567aaSRichard Henderson if (annul) { 29656b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 29666b3e4cc6SRichard Henderson 29679d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 29686b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 29696b3e4cc6SRichard Henderson gen_set_label(l1); 29706b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 29716b3e4cc6SRichard Henderson 29726b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2973276567aaSRichard Henderson } else { 29746b3e4cc6SRichard Henderson if (npc & 3) { 29756b3e4cc6SRichard Henderson switch (npc) { 29766b3e4cc6SRichard Henderson case DYNAMIC_PC: 29776b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 29786b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 29796b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 29809d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 29819d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 29826b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 29836b3e4cc6SRichard Henderson dc->pc = npc; 29846b3e4cc6SRichard Henderson break; 29856b3e4cc6SRichard Henderson default: 29866b3e4cc6SRichard Henderson g_assert_not_reached(); 29876b3e4cc6SRichard Henderson } 29886b3e4cc6SRichard Henderson } else { 29896b3e4cc6SRichard Henderson dc->pc = npc; 29906b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 29916b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 29926b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 29939d4e2bc7SRichard Henderson if (cmp->is_bool) { 29949d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 29959d4e2bc7SRichard Henderson } else { 29969d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 29979d4e2bc7SRichard Henderson } 29986b3e4cc6SRichard Henderson } 2999276567aaSRichard Henderson } 3000276567aaSRichard Henderson return true; 3001276567aaSRichard Henderson } 3002276567aaSRichard Henderson 3003af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 3004af25071cSRichard Henderson { 3005af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 3006af25071cSRichard Henderson return true; 3007af25071cSRichard Henderson } 3008af25071cSRichard Henderson 3009276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 3010276567aaSRichard Henderson { 3011276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 30121ea9c62aSRichard Henderson DisasCompare cmp; 3013276567aaSRichard Henderson 3014276567aaSRichard Henderson switch (a->cond) { 3015276567aaSRichard Henderson case 0x0: 3016276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 3017276567aaSRichard Henderson case 0x8: 3018276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 3019276567aaSRichard Henderson default: 3020276567aaSRichard Henderson flush_cond(dc); 30211ea9c62aSRichard Henderson 30221ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 30239d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3024276567aaSRichard Henderson } 3025276567aaSRichard Henderson } 3026276567aaSRichard Henderson 3027276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 3028276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 3029276567aaSRichard Henderson 303045196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 303145196ea4SRichard Henderson { 303245196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3033d5471936SRichard Henderson DisasCompare cmp; 303445196ea4SRichard Henderson 303545196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 303645196ea4SRichard Henderson return true; 303745196ea4SRichard Henderson } 303845196ea4SRichard Henderson switch (a->cond) { 303945196ea4SRichard Henderson case 0x0: 304045196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 304145196ea4SRichard Henderson case 0x8: 304245196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 304345196ea4SRichard Henderson default: 304445196ea4SRichard Henderson flush_cond(dc); 3045d5471936SRichard Henderson 3046d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 30479d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 304845196ea4SRichard Henderson } 304945196ea4SRichard Henderson } 305045196ea4SRichard Henderson 305145196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 305245196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 305345196ea4SRichard Henderson 3054ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 3055ab9ffe98SRichard Henderson { 3056ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3057ab9ffe98SRichard Henderson DisasCompare cmp; 3058ab9ffe98SRichard Henderson 3059ab9ffe98SRichard Henderson if (!avail_64(dc)) { 3060ab9ffe98SRichard Henderson return false; 3061ab9ffe98SRichard Henderson } 3062ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 3063ab9ffe98SRichard Henderson return false; 3064ab9ffe98SRichard Henderson } 3065ab9ffe98SRichard Henderson 3066ab9ffe98SRichard Henderson flush_cond(dc); 3067ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 30689d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3069ab9ffe98SRichard Henderson } 3070ab9ffe98SRichard Henderson 307123ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 307223ada1b1SRichard Henderson { 307323ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 307423ada1b1SRichard Henderson 307523ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 307623ada1b1SRichard Henderson gen_mov_pc_npc(dc); 307723ada1b1SRichard Henderson dc->npc = target; 307823ada1b1SRichard Henderson return true; 307923ada1b1SRichard Henderson } 308023ada1b1SRichard Henderson 308145196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 308245196ea4SRichard Henderson { 308345196ea4SRichard Henderson /* 308445196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 308545196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 308645196ea4SRichard Henderson */ 308745196ea4SRichard Henderson #ifdef TARGET_SPARC64 308845196ea4SRichard Henderson return false; 308945196ea4SRichard Henderson #else 309045196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 309145196ea4SRichard Henderson return true; 309245196ea4SRichard Henderson #endif 309345196ea4SRichard Henderson } 309445196ea4SRichard Henderson 30956d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 30966d2a0768SRichard Henderson { 30976d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 30986d2a0768SRichard Henderson if (a->rd) { 30996d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 31006d2a0768SRichard Henderson } 31016d2a0768SRichard Henderson return advance_pc(dc); 31026d2a0768SRichard Henderson } 31036d2a0768SRichard Henderson 31040faef01bSRichard Henderson /* 31050faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 31060faef01bSRichard Henderson */ 31070faef01bSRichard Henderson 310830376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 310930376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 311030376636SRichard Henderson { 311130376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 311230376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 311330376636SRichard Henderson DisasCompare cmp; 311430376636SRichard Henderson TCGLabel *lab; 311530376636SRichard Henderson TCGv_i32 trap; 311630376636SRichard Henderson 311730376636SRichard Henderson /* Trap never. */ 311830376636SRichard Henderson if (cond == 0) { 311930376636SRichard Henderson return advance_pc(dc); 312030376636SRichard Henderson } 312130376636SRichard Henderson 312230376636SRichard Henderson /* 312330376636SRichard Henderson * Immediate traps are the most common case. Since this value is 312430376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 312530376636SRichard Henderson */ 312630376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 312730376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 312830376636SRichard Henderson } else { 312930376636SRichard Henderson trap = tcg_temp_new_i32(); 313030376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 313130376636SRichard Henderson if (imm) { 313230376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 313330376636SRichard Henderson } else { 313430376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 313530376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 313630376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 313730376636SRichard Henderson } 313830376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 313930376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 314030376636SRichard Henderson } 314130376636SRichard Henderson 314230376636SRichard Henderson /* Trap always. */ 314330376636SRichard Henderson if (cond == 8) { 314430376636SRichard Henderson save_state(dc); 314530376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 314630376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 314730376636SRichard Henderson return true; 314830376636SRichard Henderson } 314930376636SRichard Henderson 315030376636SRichard Henderson /* Conditional trap. */ 315130376636SRichard Henderson flush_cond(dc); 315230376636SRichard Henderson lab = delay_exceptionv(dc, trap); 315330376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 315430376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 315530376636SRichard Henderson 315630376636SRichard Henderson return advance_pc(dc); 315730376636SRichard Henderson } 315830376636SRichard Henderson 315930376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 316030376636SRichard Henderson { 316130376636SRichard Henderson if (avail_32(dc) && a->cc) { 316230376636SRichard Henderson return false; 316330376636SRichard Henderson } 316430376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 316530376636SRichard Henderson } 316630376636SRichard Henderson 316730376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 316830376636SRichard Henderson { 316930376636SRichard Henderson if (avail_64(dc)) { 317030376636SRichard Henderson return false; 317130376636SRichard Henderson } 317230376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 317330376636SRichard Henderson } 317430376636SRichard Henderson 317530376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 317630376636SRichard Henderson { 317730376636SRichard Henderson if (avail_32(dc)) { 317830376636SRichard Henderson return false; 317930376636SRichard Henderson } 318030376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 318130376636SRichard Henderson } 318230376636SRichard Henderson 3183af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3184af25071cSRichard Henderson { 3185af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3186af25071cSRichard Henderson return advance_pc(dc); 3187af25071cSRichard Henderson } 3188af25071cSRichard Henderson 3189af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3190af25071cSRichard Henderson { 3191af25071cSRichard Henderson if (avail_32(dc)) { 3192af25071cSRichard Henderson return false; 3193af25071cSRichard Henderson } 3194af25071cSRichard Henderson if (a->mmask) { 3195af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3196af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3197af25071cSRichard Henderson } 3198af25071cSRichard Henderson if (a->cmask) { 3199af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3200af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3201af25071cSRichard Henderson } 3202af25071cSRichard Henderson return advance_pc(dc); 3203af25071cSRichard Henderson } 3204af25071cSRichard Henderson 3205af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3206af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3207af25071cSRichard Henderson { 3208af25071cSRichard Henderson if (!priv) { 3209af25071cSRichard Henderson return raise_priv(dc); 3210af25071cSRichard Henderson } 3211af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3212af25071cSRichard Henderson return advance_pc(dc); 3213af25071cSRichard Henderson } 3214af25071cSRichard Henderson 3215af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3216af25071cSRichard Henderson { 3217af25071cSRichard Henderson return cpu_y; 3218af25071cSRichard Henderson } 3219af25071cSRichard Henderson 3220af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3221af25071cSRichard Henderson { 3222af25071cSRichard Henderson /* 3223af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3224af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3225af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3226af25071cSRichard Henderson */ 3227af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3228af25071cSRichard Henderson return false; 3229af25071cSRichard Henderson } 3230af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3231af25071cSRichard Henderson } 3232af25071cSRichard Henderson 3233af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3234af25071cSRichard Henderson { 3235af25071cSRichard Henderson uint32_t val; 3236af25071cSRichard Henderson 3237af25071cSRichard Henderson /* 3238af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3239af25071cSRichard Henderson * some of which are writable. 3240af25071cSRichard Henderson */ 3241af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3242af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3243af25071cSRichard Henderson 3244af25071cSRichard Henderson return tcg_constant_tl(val); 3245af25071cSRichard Henderson } 3246af25071cSRichard Henderson 3247af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3248af25071cSRichard Henderson 3249af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3250af25071cSRichard Henderson { 3251af25071cSRichard Henderson update_psr(dc); 3252af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3253af25071cSRichard Henderson return dst; 3254af25071cSRichard Henderson } 3255af25071cSRichard Henderson 3256af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3257af25071cSRichard Henderson 3258af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3259af25071cSRichard Henderson { 3260af25071cSRichard Henderson #ifdef TARGET_SPARC64 3261af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3262af25071cSRichard Henderson #else 3263af25071cSRichard Henderson qemu_build_not_reached(); 3264af25071cSRichard Henderson #endif 3265af25071cSRichard Henderson } 3266af25071cSRichard Henderson 3267af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3268af25071cSRichard Henderson 3269af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3270af25071cSRichard Henderson { 3271af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3272af25071cSRichard Henderson 3273af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3274af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3275af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3276af25071cSRichard Henderson } 3277af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3278af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3279af25071cSRichard Henderson return dst; 3280af25071cSRichard Henderson } 3281af25071cSRichard Henderson 3282af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3283af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3284af25071cSRichard Henderson 3285af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3286af25071cSRichard Henderson { 3287af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3288af25071cSRichard Henderson } 3289af25071cSRichard Henderson 3290af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3291af25071cSRichard Henderson 3292af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3293af25071cSRichard Henderson { 3294af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3295af25071cSRichard Henderson return dst; 3296af25071cSRichard Henderson } 3297af25071cSRichard Henderson 3298af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3299af25071cSRichard Henderson 3300af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3301af25071cSRichard Henderson { 3302af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3303af25071cSRichard Henderson return cpu_gsr; 3304af25071cSRichard Henderson } 3305af25071cSRichard Henderson 3306af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3307af25071cSRichard Henderson 3308af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3309af25071cSRichard Henderson { 3310af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3311af25071cSRichard Henderson return dst; 3312af25071cSRichard Henderson } 3313af25071cSRichard Henderson 3314af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3315af25071cSRichard Henderson 3316af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3317af25071cSRichard Henderson { 3318577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3319577efa45SRichard Henderson return dst; 3320af25071cSRichard Henderson } 3321af25071cSRichard Henderson 3322af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3323af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3324af25071cSRichard Henderson 3325af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3326af25071cSRichard Henderson { 3327af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3328af25071cSRichard Henderson 3329af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3330af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3331af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3332af25071cSRichard Henderson } 3333af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3334af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3335af25071cSRichard Henderson return dst; 3336af25071cSRichard Henderson } 3337af25071cSRichard Henderson 3338af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3339af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3340af25071cSRichard Henderson 3341af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3342af25071cSRichard Henderson { 3343577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3344577efa45SRichard Henderson return dst; 3345af25071cSRichard Henderson } 3346af25071cSRichard Henderson 3347af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3348af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3349af25071cSRichard Henderson 3350af25071cSRichard Henderson /* 3351af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3352af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3353af25071cSRichard Henderson * this ASR as impl. dep 3354af25071cSRichard Henderson */ 3355af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3356af25071cSRichard Henderson { 3357af25071cSRichard Henderson return tcg_constant_tl(1); 3358af25071cSRichard Henderson } 3359af25071cSRichard Henderson 3360af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3361af25071cSRichard Henderson 3362668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3363668bb9b7SRichard Henderson { 3364668bb9b7SRichard Henderson update_psr(dc); 3365668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3366668bb9b7SRichard Henderson return dst; 3367668bb9b7SRichard Henderson } 3368668bb9b7SRichard Henderson 3369668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3370668bb9b7SRichard Henderson 3371668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3372668bb9b7SRichard Henderson { 3373668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3374668bb9b7SRichard Henderson return dst; 3375668bb9b7SRichard Henderson } 3376668bb9b7SRichard Henderson 3377668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3378668bb9b7SRichard Henderson 3379668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3380668bb9b7SRichard Henderson { 3381668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3382668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3383668bb9b7SRichard Henderson 3384668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3385668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3386668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3387668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3388668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3389668bb9b7SRichard Henderson 3390668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3391668bb9b7SRichard Henderson return dst; 3392668bb9b7SRichard Henderson } 3393668bb9b7SRichard Henderson 3394668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3395668bb9b7SRichard Henderson 3396668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3397668bb9b7SRichard Henderson { 33982da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 33992da789deSRichard Henderson return dst; 3400668bb9b7SRichard Henderson } 3401668bb9b7SRichard Henderson 3402668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3403668bb9b7SRichard Henderson 3404668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3405668bb9b7SRichard Henderson { 34062da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 34072da789deSRichard Henderson return dst; 3408668bb9b7SRichard Henderson } 3409668bb9b7SRichard Henderson 3410668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3411668bb9b7SRichard Henderson 3412668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3413668bb9b7SRichard Henderson { 34142da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 34152da789deSRichard Henderson return dst; 3416668bb9b7SRichard Henderson } 3417668bb9b7SRichard Henderson 3418668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3419668bb9b7SRichard Henderson 3420668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3421668bb9b7SRichard Henderson { 3422577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3423577efa45SRichard Henderson return dst; 3424668bb9b7SRichard Henderson } 3425668bb9b7SRichard Henderson 3426668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3427668bb9b7SRichard Henderson do_rdhstick_cmpr) 3428668bb9b7SRichard Henderson 34295d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 34305d617bfbSRichard Henderson { 3431cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3432cd6269f7SRichard Henderson return dst; 34335d617bfbSRichard Henderson } 34345d617bfbSRichard Henderson 34355d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 34365d617bfbSRichard Henderson 34375d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 34385d617bfbSRichard Henderson { 34395d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34405d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34415d617bfbSRichard Henderson 34425d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34435d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 34445d617bfbSRichard Henderson return dst; 34455d617bfbSRichard Henderson #else 34465d617bfbSRichard Henderson qemu_build_not_reached(); 34475d617bfbSRichard Henderson #endif 34485d617bfbSRichard Henderson } 34495d617bfbSRichard Henderson 34505d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 34515d617bfbSRichard Henderson 34525d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 34535d617bfbSRichard Henderson { 34545d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34555d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34565d617bfbSRichard Henderson 34575d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34585d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 34595d617bfbSRichard Henderson return dst; 34605d617bfbSRichard Henderson #else 34615d617bfbSRichard Henderson qemu_build_not_reached(); 34625d617bfbSRichard Henderson #endif 34635d617bfbSRichard Henderson } 34645d617bfbSRichard Henderson 34655d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 34665d617bfbSRichard Henderson 34675d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 34685d617bfbSRichard Henderson { 34695d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34705d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34715d617bfbSRichard Henderson 34725d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34735d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 34745d617bfbSRichard Henderson return dst; 34755d617bfbSRichard Henderson #else 34765d617bfbSRichard Henderson qemu_build_not_reached(); 34775d617bfbSRichard Henderson #endif 34785d617bfbSRichard Henderson } 34795d617bfbSRichard Henderson 34805d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 34815d617bfbSRichard Henderson 34825d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 34835d617bfbSRichard Henderson { 34845d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34855d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34865d617bfbSRichard Henderson 34875d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34885d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 34895d617bfbSRichard Henderson return dst; 34905d617bfbSRichard Henderson #else 34915d617bfbSRichard Henderson qemu_build_not_reached(); 34925d617bfbSRichard Henderson #endif 34935d617bfbSRichard Henderson } 34945d617bfbSRichard Henderson 34955d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 34965d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 34975d617bfbSRichard Henderson 34985d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 34995d617bfbSRichard Henderson { 35005d617bfbSRichard Henderson return cpu_tbr; 35015d617bfbSRichard Henderson } 35025d617bfbSRichard Henderson 3503e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 35045d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 35055d617bfbSRichard Henderson 35065d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 35075d617bfbSRichard Henderson { 35085d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 35095d617bfbSRichard Henderson return dst; 35105d617bfbSRichard Henderson } 35115d617bfbSRichard Henderson 35125d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 35135d617bfbSRichard Henderson 35145d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 35155d617bfbSRichard Henderson { 35165d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 35175d617bfbSRichard Henderson return dst; 35185d617bfbSRichard Henderson } 35195d617bfbSRichard Henderson 35205d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 35215d617bfbSRichard Henderson 35225d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 35235d617bfbSRichard Henderson { 35245d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 35255d617bfbSRichard Henderson return dst; 35265d617bfbSRichard Henderson } 35275d617bfbSRichard Henderson 35285d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 35295d617bfbSRichard Henderson 35305d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 35315d617bfbSRichard Henderson { 35325d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 35335d617bfbSRichard Henderson return dst; 35345d617bfbSRichard Henderson } 35355d617bfbSRichard Henderson 35365d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 35375d617bfbSRichard Henderson 35385d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 35395d617bfbSRichard Henderson { 35405d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 35415d617bfbSRichard Henderson return dst; 35425d617bfbSRichard Henderson } 35435d617bfbSRichard Henderson 35445d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 35455d617bfbSRichard Henderson 35465d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 35475d617bfbSRichard Henderson { 35485d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 35495d617bfbSRichard Henderson return dst; 35505d617bfbSRichard Henderson } 35515d617bfbSRichard Henderson 35525d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 35535d617bfbSRichard Henderson do_rdcanrestore) 35545d617bfbSRichard Henderson 35555d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 35565d617bfbSRichard Henderson { 35575d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 35585d617bfbSRichard Henderson return dst; 35595d617bfbSRichard Henderson } 35605d617bfbSRichard Henderson 35615d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 35625d617bfbSRichard Henderson 35635d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 35645d617bfbSRichard Henderson { 35655d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 35665d617bfbSRichard Henderson return dst; 35675d617bfbSRichard Henderson } 35685d617bfbSRichard Henderson 35695d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 35705d617bfbSRichard Henderson 35715d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 35725d617bfbSRichard Henderson { 35735d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 35745d617bfbSRichard Henderson return dst; 35755d617bfbSRichard Henderson } 35765d617bfbSRichard Henderson 35775d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 35785d617bfbSRichard Henderson 35795d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 35805d617bfbSRichard Henderson { 35815d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 35825d617bfbSRichard Henderson return dst; 35835d617bfbSRichard Henderson } 35845d617bfbSRichard Henderson 35855d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 35865d617bfbSRichard Henderson 35875d617bfbSRichard Henderson /* UA2005 strand status */ 35885d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 35895d617bfbSRichard Henderson { 35902da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 35912da789deSRichard Henderson return dst; 35925d617bfbSRichard Henderson } 35935d617bfbSRichard Henderson 35945d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 35955d617bfbSRichard Henderson 35965d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 35975d617bfbSRichard Henderson { 35982da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 35992da789deSRichard Henderson return dst; 36005d617bfbSRichard Henderson } 36015d617bfbSRichard Henderson 36025d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 36035d617bfbSRichard Henderson 3604e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3605e8325dc0SRichard Henderson { 3606e8325dc0SRichard Henderson if (avail_64(dc)) { 3607e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3608e8325dc0SRichard Henderson return advance_pc(dc); 3609e8325dc0SRichard Henderson } 3610e8325dc0SRichard Henderson return false; 3611e8325dc0SRichard Henderson } 3612e8325dc0SRichard Henderson 36130faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 36140faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 36150faef01bSRichard Henderson { 36160faef01bSRichard Henderson TCGv src; 36170faef01bSRichard Henderson 36180faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 36190faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 36200faef01bSRichard Henderson return false; 36210faef01bSRichard Henderson } 36220faef01bSRichard Henderson if (!priv) { 36230faef01bSRichard Henderson return raise_priv(dc); 36240faef01bSRichard Henderson } 36250faef01bSRichard Henderson 36260faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 36270faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 36280faef01bSRichard Henderson } else { 36290faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 36300faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 36310faef01bSRichard Henderson src = src1; 36320faef01bSRichard Henderson } else { 36330faef01bSRichard Henderson src = tcg_temp_new(); 36340faef01bSRichard Henderson if (a->imm) { 36350faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 36360faef01bSRichard Henderson } else { 36370faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 36380faef01bSRichard Henderson } 36390faef01bSRichard Henderson } 36400faef01bSRichard Henderson } 36410faef01bSRichard Henderson func(dc, src); 36420faef01bSRichard Henderson return advance_pc(dc); 36430faef01bSRichard Henderson } 36440faef01bSRichard Henderson 36450faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 36460faef01bSRichard Henderson { 36470faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 36480faef01bSRichard Henderson } 36490faef01bSRichard Henderson 36500faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 36510faef01bSRichard Henderson 36520faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 36530faef01bSRichard Henderson { 36540faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 36550faef01bSRichard Henderson } 36560faef01bSRichard Henderson 36570faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 36580faef01bSRichard Henderson 36590faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 36600faef01bSRichard Henderson { 36610faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 36620faef01bSRichard Henderson 36630faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 36640faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 36650faef01bSRichard Henderson /* End TB to notice changed ASI. */ 36660faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36670faef01bSRichard Henderson } 36680faef01bSRichard Henderson 36690faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 36700faef01bSRichard Henderson 36710faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 36720faef01bSRichard Henderson { 36730faef01bSRichard Henderson #ifdef TARGET_SPARC64 36740faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 36750faef01bSRichard Henderson dc->fprs_dirty = 0; 36760faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36770faef01bSRichard Henderson #else 36780faef01bSRichard Henderson qemu_build_not_reached(); 36790faef01bSRichard Henderson #endif 36800faef01bSRichard Henderson } 36810faef01bSRichard Henderson 36820faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 36830faef01bSRichard Henderson 36840faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 36850faef01bSRichard Henderson { 36860faef01bSRichard Henderson gen_trap_ifnofpu(dc); 36870faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 36880faef01bSRichard Henderson } 36890faef01bSRichard Henderson 36900faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 36910faef01bSRichard Henderson 36920faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 36930faef01bSRichard Henderson { 36940faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 36950faef01bSRichard Henderson } 36960faef01bSRichard Henderson 36970faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 36980faef01bSRichard Henderson 36990faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 37000faef01bSRichard Henderson { 37010faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 37020faef01bSRichard Henderson } 37030faef01bSRichard Henderson 37040faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 37050faef01bSRichard Henderson 37060faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 37070faef01bSRichard Henderson { 37080faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 37090faef01bSRichard Henderson } 37100faef01bSRichard Henderson 37110faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 37120faef01bSRichard Henderson 37130faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 37140faef01bSRichard Henderson { 37150faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37160faef01bSRichard Henderson 3717577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3718577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 37190faef01bSRichard Henderson translator_io_start(&dc->base); 3720577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 37210faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37220faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37230faef01bSRichard Henderson } 37240faef01bSRichard Henderson 37250faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 37260faef01bSRichard Henderson 37270faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 37280faef01bSRichard Henderson { 37290faef01bSRichard Henderson #ifdef TARGET_SPARC64 37300faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37310faef01bSRichard Henderson 37320faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 37330faef01bSRichard Henderson translator_io_start(&dc->base); 37340faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 37350faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37360faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37370faef01bSRichard Henderson #else 37380faef01bSRichard Henderson qemu_build_not_reached(); 37390faef01bSRichard Henderson #endif 37400faef01bSRichard Henderson } 37410faef01bSRichard Henderson 37420faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 37430faef01bSRichard Henderson 37440faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 37450faef01bSRichard Henderson { 37460faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37470faef01bSRichard Henderson 3748577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3749577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 37500faef01bSRichard Henderson translator_io_start(&dc->base); 3751577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 37520faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37530faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37540faef01bSRichard Henderson } 37550faef01bSRichard Henderson 37560faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 37570faef01bSRichard Henderson 37580faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 37590faef01bSRichard Henderson { 37600faef01bSRichard Henderson save_state(dc); 37610faef01bSRichard Henderson gen_helper_power_down(tcg_env); 37620faef01bSRichard Henderson } 37630faef01bSRichard Henderson 37640faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 37650faef01bSRichard Henderson 376625524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 376725524734SRichard Henderson { 376825524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 376925524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 377025524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 377125524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 377225524734SRichard Henderson } 377325524734SRichard Henderson 377425524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 377525524734SRichard Henderson 37769422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 37779422278eSRichard Henderson { 37789422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3779cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3780cd6269f7SRichard Henderson 3781cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3782cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 37839422278eSRichard Henderson } 37849422278eSRichard Henderson 37859422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 37869422278eSRichard Henderson 37879422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 37889422278eSRichard Henderson { 37899422278eSRichard Henderson #ifdef TARGET_SPARC64 37909422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37919422278eSRichard Henderson 37929422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37939422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 37949422278eSRichard Henderson #else 37959422278eSRichard Henderson qemu_build_not_reached(); 37969422278eSRichard Henderson #endif 37979422278eSRichard Henderson } 37989422278eSRichard Henderson 37999422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 38009422278eSRichard Henderson 38019422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 38029422278eSRichard Henderson { 38039422278eSRichard Henderson #ifdef TARGET_SPARC64 38049422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38059422278eSRichard Henderson 38069422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38079422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 38089422278eSRichard Henderson #else 38099422278eSRichard Henderson qemu_build_not_reached(); 38109422278eSRichard Henderson #endif 38119422278eSRichard Henderson } 38129422278eSRichard Henderson 38139422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 38149422278eSRichard Henderson 38159422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 38169422278eSRichard Henderson { 38179422278eSRichard Henderson #ifdef TARGET_SPARC64 38189422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38199422278eSRichard Henderson 38209422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38219422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 38229422278eSRichard Henderson #else 38239422278eSRichard Henderson qemu_build_not_reached(); 38249422278eSRichard Henderson #endif 38259422278eSRichard Henderson } 38269422278eSRichard Henderson 38279422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 38289422278eSRichard Henderson 38299422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 38309422278eSRichard Henderson { 38319422278eSRichard Henderson #ifdef TARGET_SPARC64 38329422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38339422278eSRichard Henderson 38349422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38359422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 38369422278eSRichard Henderson #else 38379422278eSRichard Henderson qemu_build_not_reached(); 38389422278eSRichard Henderson #endif 38399422278eSRichard Henderson } 38409422278eSRichard Henderson 38419422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 38429422278eSRichard Henderson 38439422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 38449422278eSRichard Henderson { 38459422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 38469422278eSRichard Henderson 38479422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 38489422278eSRichard Henderson translator_io_start(&dc->base); 38499422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 38509422278eSRichard Henderson /* End TB to handle timer interrupt */ 38519422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38529422278eSRichard Henderson } 38539422278eSRichard Henderson 38549422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 38559422278eSRichard Henderson 38569422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 38579422278eSRichard Henderson { 38589422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 38599422278eSRichard Henderson } 38609422278eSRichard Henderson 38619422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 38629422278eSRichard Henderson 38639422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 38649422278eSRichard Henderson { 38659422278eSRichard Henderson save_state(dc); 38669422278eSRichard Henderson if (translator_io_start(&dc->base)) { 38679422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38689422278eSRichard Henderson } 38699422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 38709422278eSRichard Henderson dc->npc = DYNAMIC_PC; 38719422278eSRichard Henderson } 38729422278eSRichard Henderson 38739422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 38749422278eSRichard Henderson 38759422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 38769422278eSRichard Henderson { 38779422278eSRichard Henderson save_state(dc); 38789422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 38799422278eSRichard Henderson dc->npc = DYNAMIC_PC; 38809422278eSRichard Henderson } 38819422278eSRichard Henderson 38829422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 38839422278eSRichard Henderson 38849422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 38859422278eSRichard Henderson { 38869422278eSRichard Henderson if (translator_io_start(&dc->base)) { 38879422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38889422278eSRichard Henderson } 38899422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 38909422278eSRichard Henderson } 38919422278eSRichard Henderson 38929422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 38939422278eSRichard Henderson 38949422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 38959422278eSRichard Henderson { 38969422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 38979422278eSRichard Henderson } 38989422278eSRichard Henderson 38999422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 39009422278eSRichard Henderson 39019422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 39029422278eSRichard Henderson { 39039422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 39049422278eSRichard Henderson } 39059422278eSRichard Henderson 39069422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 39079422278eSRichard Henderson 39089422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 39099422278eSRichard Henderson { 39109422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 39119422278eSRichard Henderson } 39129422278eSRichard Henderson 39139422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 39149422278eSRichard Henderson 39159422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 39169422278eSRichard Henderson { 39179422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 39189422278eSRichard Henderson } 39199422278eSRichard Henderson 39209422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 39219422278eSRichard Henderson 39229422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 39239422278eSRichard Henderson { 39249422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 39259422278eSRichard Henderson } 39269422278eSRichard Henderson 39279422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 39289422278eSRichard Henderson 39299422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 39309422278eSRichard Henderson { 39319422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 39329422278eSRichard Henderson } 39339422278eSRichard Henderson 39349422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 39359422278eSRichard Henderson 39369422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 39379422278eSRichard Henderson { 39389422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 39399422278eSRichard Henderson } 39409422278eSRichard Henderson 39419422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 39429422278eSRichard Henderson 39439422278eSRichard Henderson /* UA2005 strand status */ 39449422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 39459422278eSRichard Henderson { 39462da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 39479422278eSRichard Henderson } 39489422278eSRichard Henderson 39499422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 39509422278eSRichard Henderson 3951bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3952bb97f2f5SRichard Henderson 3953bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3954bb97f2f5SRichard Henderson { 3955bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3956bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3957bb97f2f5SRichard Henderson } 3958bb97f2f5SRichard Henderson 3959bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3960bb97f2f5SRichard Henderson 3961bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3962bb97f2f5SRichard Henderson { 3963bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3964bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3965bb97f2f5SRichard Henderson 3966bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3967bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3968bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3969bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3970bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3971bb97f2f5SRichard Henderson 3972bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3973bb97f2f5SRichard Henderson } 3974bb97f2f5SRichard Henderson 3975bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3976bb97f2f5SRichard Henderson 3977bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3978bb97f2f5SRichard Henderson { 39792da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3980bb97f2f5SRichard Henderson } 3981bb97f2f5SRichard Henderson 3982bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3983bb97f2f5SRichard Henderson 3984bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3985bb97f2f5SRichard Henderson { 39862da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3987bb97f2f5SRichard Henderson } 3988bb97f2f5SRichard Henderson 3989bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3990bb97f2f5SRichard Henderson 3991bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3992bb97f2f5SRichard Henderson { 3993bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3994bb97f2f5SRichard Henderson 3995577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3996bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3997bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3998577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3999bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 4000bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 4001bb97f2f5SRichard Henderson } 4002bb97f2f5SRichard Henderson 4003bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 4004bb97f2f5SRichard Henderson do_wrhstick_cmpr) 4005bb97f2f5SRichard Henderson 400625524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 400725524734SRichard Henderson { 400825524734SRichard Henderson if (!supervisor(dc)) { 400925524734SRichard Henderson return raise_priv(dc); 401025524734SRichard Henderson } 401125524734SRichard Henderson if (saved) { 401225524734SRichard Henderson gen_helper_saved(tcg_env); 401325524734SRichard Henderson } else { 401425524734SRichard Henderson gen_helper_restored(tcg_env); 401525524734SRichard Henderson } 401625524734SRichard Henderson return advance_pc(dc); 401725524734SRichard Henderson } 401825524734SRichard Henderson 401925524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 402025524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 402125524734SRichard Henderson 40220faef01bSRichard Henderson static bool trans_NOP_v7(DisasContext *dc, arg_NOP_v7 *a) 40230faef01bSRichard Henderson { 40240faef01bSRichard Henderson /* 40250faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 40260faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 40270faef01bSRichard Henderson */ 40280faef01bSRichard Henderson if (avail_32(dc)) { 40290faef01bSRichard Henderson return advance_pc(dc); 40300faef01bSRichard Henderson } 40310faef01bSRichard Henderson return false; 40320faef01bSRichard Henderson } 40330faef01bSRichard Henderson 4034428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4035428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4036428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4037428881deSRichard Henderson { 4038428881deSRichard Henderson TCGv dst, src1; 4039428881deSRichard Henderson 4040428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4041428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 4042428881deSRichard Henderson return false; 4043428881deSRichard Henderson } 4044428881deSRichard Henderson 4045428881deSRichard Henderson if (a->cc) { 4046428881deSRichard Henderson dst = cpu_cc_dst; 4047428881deSRichard Henderson } else { 4048428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4049428881deSRichard Henderson } 4050428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 4051428881deSRichard Henderson 4052428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4053428881deSRichard Henderson if (funci) { 4054428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 4055428881deSRichard Henderson } else { 4056428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 4057428881deSRichard Henderson } 4058428881deSRichard Henderson } else { 4059428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 4060428881deSRichard Henderson } 4061428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 4062428881deSRichard Henderson 4063428881deSRichard Henderson if (a->cc) { 4064428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 4065428881deSRichard Henderson dc->cc_op = cc_op; 4066428881deSRichard Henderson } 4067428881deSRichard Henderson return advance_pc(dc); 4068428881deSRichard Henderson } 4069428881deSRichard Henderson 4070428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4071428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4072428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 4073428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 4074428881deSRichard Henderson { 4075428881deSRichard Henderson if (a->cc) { 4076428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 4077428881deSRichard Henderson } 4078428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 4079428881deSRichard Henderson } 4080428881deSRichard Henderson 4081428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 4082428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4083428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4084428881deSRichard Henderson { 4085428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 4086428881deSRichard Henderson } 4087428881deSRichard Henderson 4088428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 4089428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 4090428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 4091428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 4092428881deSRichard Henderson 4093428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 4094428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 4095428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 4096428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 4097428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 4098428881deSRichard Henderson 4099428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 4100428881deSRichard Henderson { 4101428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 4102428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 4103428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4104428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 4105428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 4106428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4107428881deSRichard Henderson return false; 4108428881deSRichard Henderson } else { 4109428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 4110428881deSRichard Henderson } 4111428881deSRichard Henderson return advance_pc(dc); 4112428881deSRichard Henderson } 4113428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 4114428881deSRichard Henderson } 4115428881deSRichard Henderson 4116*420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 4117*420a187dSRichard Henderson { 4118*420a187dSRichard Henderson switch (dc->cc_op) { 4119*420a187dSRichard Henderson case CC_OP_DIV: 4120*420a187dSRichard Henderson case CC_OP_LOGIC: 4121*420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 4122*420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 4123*420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 4124*420a187dSRichard Henderson case CC_OP_ADD: 4125*420a187dSRichard Henderson case CC_OP_TADD: 4126*420a187dSRichard Henderson case CC_OP_TADDTV: 4127*420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4128*420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 4129*420a187dSRichard Henderson case CC_OP_SUB: 4130*420a187dSRichard Henderson case CC_OP_TSUB: 4131*420a187dSRichard Henderson case CC_OP_TSUBTV: 4132*420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4133*420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 4134*420a187dSRichard Henderson default: 4135*420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4136*420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 4137*420a187dSRichard Henderson } 4138*420a187dSRichard Henderson } 4139*420a187dSRichard Henderson 4140fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 4141fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4142fcf5ef2aSThomas Huth goto illegal_insn; 4143fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 4144fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4145fcf5ef2aSThomas Huth goto nfpu_insn; 4146fcf5ef2aSThomas Huth 4147fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 4148878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 4149fcf5ef2aSThomas Huth { 4150fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 4151fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 4152fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 4153fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 4154fcf5ef2aSThomas Huth target_long simm; 4155fcf5ef2aSThomas Huth 4156fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 4157fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 4158fcf5ef2aSThomas Huth 4159fcf5ef2aSThomas Huth switch (opc) { 41606d2a0768SRichard Henderson case 0: 41616d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 416223ada1b1SRichard Henderson case 1: 416323ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4164fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 4165fcf5ef2aSThomas Huth { 4166af25071cSRichard Henderson unsigned int xop __attribute__((unused)) = GET_FIELD(insn, 7, 12); 4167af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 4168af25071cSRichard Henderson TCGv cpu_tmp0 __attribute__((unused)); 4169fcf5ef2aSThomas Huth 4170af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 4171fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4172fcf5ef2aSThomas Huth goto jmp_insn; 4173fcf5ef2aSThomas Huth } 4174fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4175fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4176fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4177fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4178fcf5ef2aSThomas Huth 4179fcf5ef2aSThomas Huth switch (xop) { 4180fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 4181fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 4182fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4183fcf5ef2aSThomas Huth break; 4184fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 4185fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 4186fcf5ef2aSThomas Huth break; 4187fcf5ef2aSThomas Huth case 0x9: /* fabss */ 4188fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 4189fcf5ef2aSThomas Huth break; 4190fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 4191fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 4192fcf5ef2aSThomas Huth break; 4193fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 4194fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 4195fcf5ef2aSThomas Huth break; 4196fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 4197fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4198fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 4199fcf5ef2aSThomas Huth break; 4200fcf5ef2aSThomas Huth case 0x41: /* fadds */ 4201fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 4202fcf5ef2aSThomas Huth break; 4203fcf5ef2aSThomas Huth case 0x42: /* faddd */ 4204fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 4205fcf5ef2aSThomas Huth break; 4206fcf5ef2aSThomas Huth case 0x43: /* faddq */ 4207fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4208fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 4209fcf5ef2aSThomas Huth break; 4210fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 4211fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 4212fcf5ef2aSThomas Huth break; 4213fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 4214fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 4215fcf5ef2aSThomas Huth break; 4216fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 4217fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4218fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 4219fcf5ef2aSThomas Huth break; 4220fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 4221fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 4222fcf5ef2aSThomas Huth break; 4223fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 4224fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 4225fcf5ef2aSThomas Huth break; 4226fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 4227fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4228fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 4229fcf5ef2aSThomas Huth break; 4230fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 4231fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 4232fcf5ef2aSThomas Huth break; 4233fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 4234fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 4235fcf5ef2aSThomas Huth break; 4236fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 4237fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4238fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 4239fcf5ef2aSThomas Huth break; 4240fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 4241fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 4242fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 4243fcf5ef2aSThomas Huth break; 4244fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 4245fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4246fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 4247fcf5ef2aSThomas Huth break; 4248fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 4249fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 4250fcf5ef2aSThomas Huth break; 4251fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 4252fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 4253fcf5ef2aSThomas Huth break; 4254fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 4255fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4256fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 4257fcf5ef2aSThomas Huth break; 4258fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 4259fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 4260fcf5ef2aSThomas Huth break; 4261fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 4262fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 4263fcf5ef2aSThomas Huth break; 4264fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 4265fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4266fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 4267fcf5ef2aSThomas Huth break; 4268fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 4269fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4270fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 4271fcf5ef2aSThomas Huth break; 4272fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 4273fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4274fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 4275fcf5ef2aSThomas Huth break; 4276fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 4277fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4278fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 4279fcf5ef2aSThomas Huth break; 4280fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 4281fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 4282fcf5ef2aSThomas Huth break; 4283fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 4284fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 4285fcf5ef2aSThomas Huth break; 4286fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 4287fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4288fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 4289fcf5ef2aSThomas Huth break; 4290fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4291fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 4292fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4293fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4294fcf5ef2aSThomas Huth break; 4295fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 4296fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4297fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 4298fcf5ef2aSThomas Huth break; 4299fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 4300fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 4301fcf5ef2aSThomas Huth break; 4302fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 4303fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4304fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 4305fcf5ef2aSThomas Huth break; 4306fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 4307fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 4308fcf5ef2aSThomas Huth break; 4309fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 4310fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4311fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 4312fcf5ef2aSThomas Huth break; 4313fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 4314fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 4315fcf5ef2aSThomas Huth break; 4316fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 4317fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 4318fcf5ef2aSThomas Huth break; 4319fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 4320fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4321fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 4322fcf5ef2aSThomas Huth break; 4323fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 4324fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 4325fcf5ef2aSThomas Huth break; 4326fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 4327fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 4328fcf5ef2aSThomas Huth break; 4329fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 4330fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4331fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 4332fcf5ef2aSThomas Huth break; 4333fcf5ef2aSThomas Huth #endif 4334fcf5ef2aSThomas Huth default: 4335fcf5ef2aSThomas Huth goto illegal_insn; 4336fcf5ef2aSThomas Huth } 4337fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 4338fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4339fcf5ef2aSThomas Huth int cond; 4340fcf5ef2aSThomas Huth #endif 4341fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4342fcf5ef2aSThomas Huth goto jmp_insn; 4343fcf5ef2aSThomas Huth } 4344fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4345fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4346fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4347fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4348fcf5ef2aSThomas Huth 4349fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4350fcf5ef2aSThomas Huth #define FMOVR(sz) \ 4351fcf5ef2aSThomas Huth do { \ 4352fcf5ef2aSThomas Huth DisasCompare cmp; \ 4353fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 4354fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 4355fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 4356fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4357fcf5ef2aSThomas Huth } while (0) 4358fcf5ef2aSThomas Huth 4359fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 4360fcf5ef2aSThomas Huth FMOVR(s); 4361fcf5ef2aSThomas Huth break; 4362fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 4363fcf5ef2aSThomas Huth FMOVR(d); 4364fcf5ef2aSThomas Huth break; 4365fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 4366fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4367fcf5ef2aSThomas Huth FMOVR(q); 4368fcf5ef2aSThomas Huth break; 4369fcf5ef2aSThomas Huth } 4370fcf5ef2aSThomas Huth #undef FMOVR 4371fcf5ef2aSThomas Huth #endif 4372fcf5ef2aSThomas Huth switch (xop) { 4373fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4374fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 4375fcf5ef2aSThomas Huth do { \ 4376fcf5ef2aSThomas Huth DisasCompare cmp; \ 4377fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4378fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 4379fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4380fcf5ef2aSThomas Huth } while (0) 4381fcf5ef2aSThomas Huth 4382fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 4383fcf5ef2aSThomas Huth FMOVCC(0, s); 4384fcf5ef2aSThomas Huth break; 4385fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 4386fcf5ef2aSThomas Huth FMOVCC(0, d); 4387fcf5ef2aSThomas Huth break; 4388fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 4389fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4390fcf5ef2aSThomas Huth FMOVCC(0, q); 4391fcf5ef2aSThomas Huth break; 4392fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 4393fcf5ef2aSThomas Huth FMOVCC(1, s); 4394fcf5ef2aSThomas Huth break; 4395fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 4396fcf5ef2aSThomas Huth FMOVCC(1, d); 4397fcf5ef2aSThomas Huth break; 4398fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 4399fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4400fcf5ef2aSThomas Huth FMOVCC(1, q); 4401fcf5ef2aSThomas Huth break; 4402fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 4403fcf5ef2aSThomas Huth FMOVCC(2, s); 4404fcf5ef2aSThomas Huth break; 4405fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 4406fcf5ef2aSThomas Huth FMOVCC(2, d); 4407fcf5ef2aSThomas Huth break; 4408fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 4409fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4410fcf5ef2aSThomas Huth FMOVCC(2, q); 4411fcf5ef2aSThomas Huth break; 4412fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 4413fcf5ef2aSThomas Huth FMOVCC(3, s); 4414fcf5ef2aSThomas Huth break; 4415fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 4416fcf5ef2aSThomas Huth FMOVCC(3, d); 4417fcf5ef2aSThomas Huth break; 4418fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 4419fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4420fcf5ef2aSThomas Huth FMOVCC(3, q); 4421fcf5ef2aSThomas Huth break; 4422fcf5ef2aSThomas Huth #undef FMOVCC 4423fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 4424fcf5ef2aSThomas Huth do { \ 4425fcf5ef2aSThomas Huth DisasCompare cmp; \ 4426fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4427fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 4428fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4429fcf5ef2aSThomas Huth } while (0) 4430fcf5ef2aSThomas Huth 4431fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 4432fcf5ef2aSThomas Huth FMOVCC(0, s); 4433fcf5ef2aSThomas Huth break; 4434fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 4435fcf5ef2aSThomas Huth FMOVCC(0, d); 4436fcf5ef2aSThomas Huth break; 4437fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 4438fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4439fcf5ef2aSThomas Huth FMOVCC(0, q); 4440fcf5ef2aSThomas Huth break; 4441fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 4442fcf5ef2aSThomas Huth FMOVCC(1, s); 4443fcf5ef2aSThomas Huth break; 4444fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 4445fcf5ef2aSThomas Huth FMOVCC(1, d); 4446fcf5ef2aSThomas Huth break; 4447fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 4448fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4449fcf5ef2aSThomas Huth FMOVCC(1, q); 4450fcf5ef2aSThomas Huth break; 4451fcf5ef2aSThomas Huth #undef FMOVCC 4452fcf5ef2aSThomas Huth #endif 4453fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 4454fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4455fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 4456fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 4457fcf5ef2aSThomas Huth break; 4458fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 4459fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4460fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4461fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 4462fcf5ef2aSThomas Huth break; 4463fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 4464fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4465fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 4466fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 4467fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 4468fcf5ef2aSThomas Huth break; 4469fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 4470fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4471fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 4472fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 4473fcf5ef2aSThomas Huth break; 4474fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 4475fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4476fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4477fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 4478fcf5ef2aSThomas Huth break; 4479fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 4480fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4481fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 4482fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 4483fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 4484fcf5ef2aSThomas Huth break; 4485fcf5ef2aSThomas Huth default: 4486fcf5ef2aSThomas Huth goto illegal_insn; 4487fcf5ef2aSThomas Huth } 4488fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4489fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 4490fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4491fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4492fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4493fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4494fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 4495fcf5ef2aSThomas Huth } else { 4496fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 4497fcf5ef2aSThomas Huth } 4498fcf5ef2aSThomas Huth } else { /* register */ 4499fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4500fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 450152123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4502fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4503fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4504fcf5ef2aSThomas Huth } else { 4505fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4506fcf5ef2aSThomas Huth } 4507fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 4508fcf5ef2aSThomas Huth } 4509fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4510fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 4511fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4512fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4513fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4514fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4515fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 4516fcf5ef2aSThomas Huth } else { 4517fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4518fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 4519fcf5ef2aSThomas Huth } 4520fcf5ef2aSThomas Huth } else { /* register */ 4521fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4522fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 452352123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4524fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4525fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4526fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 4527fcf5ef2aSThomas Huth } else { 4528fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4529fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4530fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 4531fcf5ef2aSThomas Huth } 4532fcf5ef2aSThomas Huth } 4533fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4534fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 4535fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4536fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4537fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4538fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4539fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 4540fcf5ef2aSThomas Huth } else { 4541fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4542fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 4543fcf5ef2aSThomas Huth } 4544fcf5ef2aSThomas Huth } else { /* register */ 4545fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4546fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 454752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4548fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4549fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4550fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 4551fcf5ef2aSThomas Huth } else { 4552fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4553fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4554fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 4555fcf5ef2aSThomas Huth } 4556fcf5ef2aSThomas Huth } 4557fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4558fcf5ef2aSThomas Huth #endif 4559fcf5ef2aSThomas Huth } else if (xop < 0x36) { 4560fcf5ef2aSThomas Huth if (xop < 0x20) { 4561fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4562fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4563fcf5ef2aSThomas Huth switch (xop & ~0x10) { 4564fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4565fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 4566fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 4567fcf5ef2aSThomas Huth break; 4568fcf5ef2aSThomas Huth #endif 4569fcf5ef2aSThomas Huth case 0xa: /* umul */ 4570fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4571fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 4572fcf5ef2aSThomas Huth if (xop & 0x10) { 4573fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4574fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4575fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4576fcf5ef2aSThomas Huth } 4577fcf5ef2aSThomas Huth break; 4578fcf5ef2aSThomas Huth case 0xb: /* smul */ 4579fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4580fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 4581fcf5ef2aSThomas Huth if (xop & 0x10) { 4582fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4583fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4584fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4585fcf5ef2aSThomas Huth } 4586fcf5ef2aSThomas Huth break; 4587fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 4588fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4589fcf5ef2aSThomas Huth (xop & 0x10)); 4590fcf5ef2aSThomas Huth break; 4591fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4592fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 4593ad75a51eSRichard Henderson gen_helper_udivx(cpu_dst, tcg_env, cpu_src1, cpu_src2); 4594fcf5ef2aSThomas Huth break; 4595fcf5ef2aSThomas Huth #endif 4596fcf5ef2aSThomas Huth case 0xe: /* udiv */ 4597fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4598fcf5ef2aSThomas Huth if (xop & 0x10) { 4599ad75a51eSRichard Henderson gen_helper_udiv_cc(cpu_dst, tcg_env, cpu_src1, 4600fcf5ef2aSThomas Huth cpu_src2); 4601fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4602fcf5ef2aSThomas Huth } else { 4603ad75a51eSRichard Henderson gen_helper_udiv(cpu_dst, tcg_env, cpu_src1, 4604fcf5ef2aSThomas Huth cpu_src2); 4605fcf5ef2aSThomas Huth } 4606fcf5ef2aSThomas Huth break; 4607fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4608fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4609fcf5ef2aSThomas Huth if (xop & 0x10) { 4610ad75a51eSRichard Henderson gen_helper_sdiv_cc(cpu_dst, tcg_env, cpu_src1, 4611fcf5ef2aSThomas Huth cpu_src2); 4612fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4613fcf5ef2aSThomas Huth } else { 4614ad75a51eSRichard Henderson gen_helper_sdiv(cpu_dst, tcg_env, cpu_src1, 4615fcf5ef2aSThomas Huth cpu_src2); 4616fcf5ef2aSThomas Huth } 4617fcf5ef2aSThomas Huth break; 4618fcf5ef2aSThomas Huth default: 4619fcf5ef2aSThomas Huth goto illegal_insn; 4620fcf5ef2aSThomas Huth } 4621fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4622fcf5ef2aSThomas Huth } else { 4623fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4624fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4625fcf5ef2aSThomas Huth switch (xop) { 4626fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4627fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4628fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4629fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4630fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4631fcf5ef2aSThomas Huth break; 4632fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4633fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4634fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4635fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4636fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4637fcf5ef2aSThomas Huth break; 4638fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4639ad75a51eSRichard Henderson gen_helper_taddcctv(cpu_dst, tcg_env, 4640fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4641fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4642fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4643fcf5ef2aSThomas Huth break; 4644fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4645ad75a51eSRichard Henderson gen_helper_tsubcctv(cpu_dst, tcg_env, 4646fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4647fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4648fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4649fcf5ef2aSThomas Huth break; 4650fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4651fcf5ef2aSThomas Huth update_psr(dc); 4652fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4653fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4654fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4655fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4656fcf5ef2aSThomas Huth break; 4657fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4658fcf5ef2aSThomas Huth case 0x25: /* sll */ 4659fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4660fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4661fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4662fcf5ef2aSThomas Huth } else { /* register */ 466352123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4664fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4665fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4666fcf5ef2aSThomas Huth } 4667fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4668fcf5ef2aSThomas Huth break; 4669fcf5ef2aSThomas Huth case 0x26: /* srl */ 4670fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4671fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4672fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4673fcf5ef2aSThomas Huth } else { /* register */ 467452123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4675fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4676fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4677fcf5ef2aSThomas Huth } 4678fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4679fcf5ef2aSThomas Huth break; 4680fcf5ef2aSThomas Huth case 0x27: /* sra */ 4681fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4682fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4683fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4684fcf5ef2aSThomas Huth } else { /* register */ 468552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4686fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4687fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4688fcf5ef2aSThomas Huth } 4689fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4690fcf5ef2aSThomas Huth break; 4691fcf5ef2aSThomas Huth #endif 4692fcf5ef2aSThomas Huth case 0x30: 46930faef01bSRichard Henderson goto illegal_insn; /* WRASR in decodetree */ 46949422278eSRichard Henderson case 0x32: 46959422278eSRichard Henderson goto illegal_insn; /* WRPR in decodetree */ 4696fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4697bb97f2f5SRichard Henderson goto illegal_insn; /* WRTBR, WRHPR in decodetree */ 4698fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4699fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4700fcf5ef2aSThomas Huth { 4701fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4702fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4703fcf5ef2aSThomas Huth DisasCompare cmp; 4704fcf5ef2aSThomas Huth TCGv dst; 4705fcf5ef2aSThomas Huth 4706fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4707fcf5ef2aSThomas Huth if (cc == 0) { 4708fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4709fcf5ef2aSThomas Huth } else if (cc == 2) { 4710fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4711fcf5ef2aSThomas Huth } else { 4712fcf5ef2aSThomas Huth goto illegal_insn; 4713fcf5ef2aSThomas Huth } 4714fcf5ef2aSThomas Huth } else { 4715fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4716fcf5ef2aSThomas Huth } 4717fcf5ef2aSThomas Huth 4718fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4719fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4720fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4721fcf5ef2aSThomas Huth if (IS_IMM) { 4722fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4723fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4724fcf5ef2aSThomas Huth } 4725fcf5ef2aSThomas Huth 4726fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4727fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4728fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4729fcf5ef2aSThomas Huth cpu_src2, dst); 4730fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4731fcf5ef2aSThomas Huth break; 4732fcf5ef2aSThomas Huth } 4733fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4734ad75a51eSRichard Henderson gen_helper_sdivx(cpu_dst, tcg_env, cpu_src1, cpu_src2); 4735fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4736fcf5ef2aSThomas Huth break; 4737fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 473808da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4739fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4740fcf5ef2aSThomas Huth break; 4741fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4742fcf5ef2aSThomas Huth { 4743fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4744fcf5ef2aSThomas Huth DisasCompare cmp; 4745fcf5ef2aSThomas Huth TCGv dst; 4746fcf5ef2aSThomas Huth 4747fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4748fcf5ef2aSThomas Huth 4749fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4750fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4751fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4752fcf5ef2aSThomas Huth if (IS_IMM) { 4753fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4754fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4755fcf5ef2aSThomas Huth } 4756fcf5ef2aSThomas Huth 4757fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4758fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4759fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4760fcf5ef2aSThomas Huth cpu_src2, dst); 4761fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4762fcf5ef2aSThomas Huth break; 4763fcf5ef2aSThomas Huth } 4764fcf5ef2aSThomas Huth #endif 4765fcf5ef2aSThomas Huth default: 4766fcf5ef2aSThomas Huth goto illegal_insn; 4767fcf5ef2aSThomas Huth } 4768fcf5ef2aSThomas Huth } 4769fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4770fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4771fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4772fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4773fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4774fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4775fcf5ef2aSThomas Huth goto jmp_insn; 4776fcf5ef2aSThomas Huth } 4777fcf5ef2aSThomas Huth 4778fcf5ef2aSThomas Huth switch (opf) { 4779fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4780fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4781fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4782fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4783fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4784fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4785fcf5ef2aSThomas Huth break; 4786fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4787fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4788fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4789fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4790fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4791fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4792fcf5ef2aSThomas Huth break; 4793fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4794fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4795fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4796fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4797fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4798fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4799fcf5ef2aSThomas Huth break; 4800fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4801fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4802fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4803fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4804fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4805fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4806fcf5ef2aSThomas Huth break; 4807fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4808fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4809fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4810fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4811fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4812fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4813fcf5ef2aSThomas Huth break; 4814fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4815fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4816fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4817fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4818fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4819fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4820fcf5ef2aSThomas Huth break; 4821fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4822fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4823fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4824fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4825fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4826fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4827fcf5ef2aSThomas Huth break; 4828fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4829fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4830fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4831fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4832fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4833fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4834fcf5ef2aSThomas Huth break; 4835fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4836fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4837fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4838fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4839fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4840fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4841fcf5ef2aSThomas Huth break; 4842fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4843fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4844fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4845fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4846fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4847fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4848fcf5ef2aSThomas Huth break; 4849fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4850fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4851fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4852fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4853fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4854fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4855fcf5ef2aSThomas Huth break; 4856fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4857fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4858fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4859fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4860fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4861fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4862fcf5ef2aSThomas Huth break; 4863fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4864fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4865fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4866fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4867fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4868fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4869fcf5ef2aSThomas Huth break; 4870fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4871fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4872fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4873fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4874fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4875fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4876fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4877fcf5ef2aSThomas Huth break; 4878fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4879fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4880fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4881fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4882fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4883fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4884fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4885fcf5ef2aSThomas Huth break; 4886fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4887fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4888fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4889fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4890fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4891fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4892fcf5ef2aSThomas Huth break; 4893fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4894fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4895fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4896fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4897fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4898fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4899fcf5ef2aSThomas Huth break; 4900fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4901fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4902fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4903fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4904fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4905fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4906fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4907fcf5ef2aSThomas Huth break; 4908fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4909fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4910fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4911fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4912fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4913fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4914fcf5ef2aSThomas Huth break; 4915fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4916fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4917fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4918fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4919fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4920fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4921fcf5ef2aSThomas Huth break; 4922fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4923fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4924fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4925fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4926fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4927fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4928fcf5ef2aSThomas Huth break; 4929fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4930fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4931fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4932fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4933fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4934fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4935fcf5ef2aSThomas Huth break; 4936fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4937fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4938fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4939fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4940fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4941fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4942fcf5ef2aSThomas Huth break; 4943fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4944fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4945fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4946fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4947fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4948fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4949fcf5ef2aSThomas Huth break; 4950fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4951fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4952fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4953fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4954fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4955fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4956fcf5ef2aSThomas Huth break; 4957fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4958fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4959fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4960fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4961fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4962fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4963fcf5ef2aSThomas Huth break; 4964fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4965fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4966fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4967fcf5ef2aSThomas Huth break; 4968fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4969fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4970fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4971fcf5ef2aSThomas Huth break; 4972fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4973fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4974fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4975fcf5ef2aSThomas Huth break; 4976fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4977fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4978fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4979fcf5ef2aSThomas Huth break; 4980fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 4981fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4982fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 4983fcf5ef2aSThomas Huth break; 4984fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 4985fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4986fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 4987fcf5ef2aSThomas Huth break; 4988fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 4989fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4990fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 4991fcf5ef2aSThomas Huth break; 4992fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 4993fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4994fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 4995fcf5ef2aSThomas Huth break; 4996fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 4997fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4998fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4999fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5000fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5001fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5002fcf5ef2aSThomas Huth break; 5003fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5004fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5005fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5006fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5007fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5008fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5009fcf5ef2aSThomas Huth break; 5010fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 5011fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5012fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 5013fcf5ef2aSThomas Huth break; 5014fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 5015fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5016fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 5017fcf5ef2aSThomas Huth break; 5018fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 5019fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5020fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 5021fcf5ef2aSThomas Huth break; 5022fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 5023fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5024fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 5025fcf5ef2aSThomas Huth break; 5026fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 5027fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5028fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 5029fcf5ef2aSThomas Huth break; 5030fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 5031fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5032fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 5033fcf5ef2aSThomas Huth break; 5034fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 5035fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5036fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 5037fcf5ef2aSThomas Huth break; 5038fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 5039fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5040fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 5041fcf5ef2aSThomas Huth break; 5042fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 5043fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5044fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 5045fcf5ef2aSThomas Huth break; 5046fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 5047fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5048fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 5049fcf5ef2aSThomas Huth break; 5050fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 5051fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5052fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 5053fcf5ef2aSThomas Huth break; 5054fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 5055fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5056fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 5057fcf5ef2aSThomas Huth break; 5058fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 5059fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5060fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 5061fcf5ef2aSThomas Huth break; 5062fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5063fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5064fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5065fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5066fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5067fcf5ef2aSThomas Huth break; 5068fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5069fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5070fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5071fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5072fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5073fcf5ef2aSThomas Huth break; 5074fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 5075fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5076fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 5077fcf5ef2aSThomas Huth break; 5078fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5079fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5080fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5081fcf5ef2aSThomas Huth break; 5082fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5083fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5084fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5085fcf5ef2aSThomas Huth break; 5086fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5087fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5088fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5089fcf5ef2aSThomas Huth break; 5090fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5091fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5092fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5093fcf5ef2aSThomas Huth break; 5094fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 5095fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5096fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 5097fcf5ef2aSThomas Huth break; 5098fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5099fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5100fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5101fcf5ef2aSThomas Huth break; 5102fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5103fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5104fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5105fcf5ef2aSThomas Huth break; 5106fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5107fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5108fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5109fcf5ef2aSThomas Huth break; 5110fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 5111fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5112fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 5113fcf5ef2aSThomas Huth break; 5114fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5115fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5116fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5117fcf5ef2aSThomas Huth break; 5118fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5119fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5120fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5121fcf5ef2aSThomas Huth break; 5122fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5123fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5124fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5125fcf5ef2aSThomas Huth break; 5126fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5127fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5128fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5129fcf5ef2aSThomas Huth break; 5130fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5131fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5132fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5133fcf5ef2aSThomas Huth break; 5134fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5135fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5136fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5137fcf5ef2aSThomas Huth break; 5138fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5139fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5140fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5141fcf5ef2aSThomas Huth break; 5142fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5143fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5144fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5145fcf5ef2aSThomas Huth break; 5146fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5147fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5148fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5149fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5150fcf5ef2aSThomas Huth break; 5151fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5152fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5153fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5154fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5155fcf5ef2aSThomas Huth break; 5156fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5157fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5158fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5159fcf5ef2aSThomas Huth break; 5160fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5161fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5162fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5163fcf5ef2aSThomas Huth break; 5164fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5165fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5166fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5167fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5168fcf5ef2aSThomas Huth break; 5169fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5170fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5171fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5172fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5173fcf5ef2aSThomas Huth break; 5174fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5175fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5176fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5177fcf5ef2aSThomas Huth break; 5178fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5179fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5180fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5181fcf5ef2aSThomas Huth break; 5182fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5183fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5184fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5185fcf5ef2aSThomas Huth break; 5186fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5187fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5188fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5189fcf5ef2aSThomas Huth break; 5190fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5191fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5192fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5193fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5194fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5195fcf5ef2aSThomas Huth break; 5196fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5197fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5198fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5199fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5200fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5201fcf5ef2aSThomas Huth break; 5202fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5203fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5204fcf5ef2aSThomas Huth // XXX 5205fcf5ef2aSThomas Huth goto illegal_insn; 5206fcf5ef2aSThomas Huth default: 5207fcf5ef2aSThomas Huth goto illegal_insn; 5208fcf5ef2aSThomas Huth } 5209fcf5ef2aSThomas Huth #else 5210fcf5ef2aSThomas Huth goto ncp_insn; 5211fcf5ef2aSThomas Huth #endif 5212fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 5213fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5214fcf5ef2aSThomas Huth goto illegal_insn; 5215fcf5ef2aSThomas Huth #else 5216fcf5ef2aSThomas Huth goto ncp_insn; 5217fcf5ef2aSThomas Huth #endif 5218fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5219fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5220fcf5ef2aSThomas Huth save_state(dc); 5221fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 522252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5223fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5224fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5225fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5226fcf5ef2aSThomas Huth } else { /* register */ 5227fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5228fcf5ef2aSThomas Huth if (rs2) { 5229fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5230fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5231fcf5ef2aSThomas Huth } else { 5232fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5233fcf5ef2aSThomas Huth } 5234fcf5ef2aSThomas Huth } 5235186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5236ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5237fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5238fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5239553338dcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5240fcf5ef2aSThomas Huth goto jmp_insn; 5241fcf5ef2aSThomas Huth #endif 5242fcf5ef2aSThomas Huth } else { 5243fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 524452123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5245fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5246fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5247fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5248fcf5ef2aSThomas Huth } else { /* register */ 5249fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5250fcf5ef2aSThomas Huth if (rs2) { 5251fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5252fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5253fcf5ef2aSThomas Huth } else { 5254fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5255fcf5ef2aSThomas Huth } 5256fcf5ef2aSThomas Huth } 5257fcf5ef2aSThomas Huth switch (xop) { 5258fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5259fcf5ef2aSThomas Huth { 5260186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5261186e7890SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(dc->pc)); 5262fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5263fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5264fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5265831543fcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5266fcf5ef2aSThomas Huth } 5267fcf5ef2aSThomas Huth goto jmp_insn; 5268fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5269fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5270fcf5ef2aSThomas Huth { 5271fcf5ef2aSThomas Huth if (!supervisor(dc)) 5272fcf5ef2aSThomas Huth goto priv_insn; 5273186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5274fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5275fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5276fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5277ad75a51eSRichard Henderson gen_helper_rett(tcg_env); 5278fcf5ef2aSThomas Huth } 5279fcf5ef2aSThomas Huth goto jmp_insn; 5280fcf5ef2aSThomas Huth #endif 5281fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5282fcf5ef2aSThomas Huth /* nop */ 5283fcf5ef2aSThomas Huth break; 5284fcf5ef2aSThomas Huth case 0x3c: /* save */ 5285ad75a51eSRichard Henderson gen_helper_save(tcg_env); 5286fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5287fcf5ef2aSThomas Huth break; 5288fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5289ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5290fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5291fcf5ef2aSThomas Huth break; 5292fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5293fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5294fcf5ef2aSThomas Huth { 5295fcf5ef2aSThomas Huth switch (rd) { 5296fcf5ef2aSThomas Huth case 0: 5297fcf5ef2aSThomas Huth if (!supervisor(dc)) 5298fcf5ef2aSThomas Huth goto priv_insn; 5299fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5300fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5301dfd1b812SRichard Henderson translator_io_start(&dc->base); 5302ad75a51eSRichard Henderson gen_helper_done(tcg_env); 5303fcf5ef2aSThomas Huth goto jmp_insn; 5304fcf5ef2aSThomas Huth case 1: 5305fcf5ef2aSThomas Huth if (!supervisor(dc)) 5306fcf5ef2aSThomas Huth goto priv_insn; 5307fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5308fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5309dfd1b812SRichard Henderson translator_io_start(&dc->base); 5310ad75a51eSRichard Henderson gen_helper_retry(tcg_env); 5311fcf5ef2aSThomas Huth goto jmp_insn; 5312fcf5ef2aSThomas Huth default: 5313fcf5ef2aSThomas Huth goto illegal_insn; 5314fcf5ef2aSThomas Huth } 5315fcf5ef2aSThomas Huth } 5316fcf5ef2aSThomas Huth break; 5317fcf5ef2aSThomas Huth #endif 5318fcf5ef2aSThomas Huth default: 5319fcf5ef2aSThomas Huth goto illegal_insn; 5320fcf5ef2aSThomas Huth } 5321fcf5ef2aSThomas Huth } 5322fcf5ef2aSThomas Huth break; 5323fcf5ef2aSThomas Huth } 5324fcf5ef2aSThomas Huth break; 5325fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5326fcf5ef2aSThomas Huth { 5327fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5328fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5329fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 533052123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5331fcf5ef2aSThomas Huth 5332fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5333fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5334fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5335fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5336fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5337fcf5ef2aSThomas Huth if (simm != 0) { 5338fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5339fcf5ef2aSThomas Huth } 5340fcf5ef2aSThomas Huth } else { /* register */ 5341fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5342fcf5ef2aSThomas Huth if (rs2 != 0) { 5343fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5344fcf5ef2aSThomas Huth } 5345fcf5ef2aSThomas Huth } 5346fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5347fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5348fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5349fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5350fcf5ef2aSThomas Huth 5351fcf5ef2aSThomas Huth switch (xop) { 5352fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5353fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 535408149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5355316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5356fcf5ef2aSThomas Huth break; 5357fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5358fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 535908149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 536008149118SRichard Henderson dc->mem_idx, MO_UB); 5361fcf5ef2aSThomas Huth break; 5362fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5363fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 536408149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5365316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5366fcf5ef2aSThomas Huth break; 5367fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5368fcf5ef2aSThomas Huth if (rd & 1) 5369fcf5ef2aSThomas Huth goto illegal_insn; 5370fcf5ef2aSThomas Huth else { 5371fcf5ef2aSThomas Huth TCGv_i64 t64; 5372fcf5ef2aSThomas Huth 5373fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5374fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 537508149118SRichard Henderson tcg_gen_qemu_ld_i64(t64, cpu_addr, 5376316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5377fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5378fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5379fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5380fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5381fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5382fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5383fcf5ef2aSThomas Huth } 5384fcf5ef2aSThomas Huth break; 5385fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5386fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 538708149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB); 5388fcf5ef2aSThomas Huth break; 5389fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5390fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 539108149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5392316b6783SRichard Henderson dc->mem_idx, MO_TESW | MO_ALIGN); 5393fcf5ef2aSThomas Huth break; 5394fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5395fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5396fcf5ef2aSThomas Huth break; 5397fcf5ef2aSThomas Huth case 0x0f: 5398fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5399fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5400fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5401fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5402fcf5ef2aSThomas Huth break; 5403fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5404fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5405fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5406fcf5ef2aSThomas Huth break; 5407fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5408fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5409fcf5ef2aSThomas Huth break; 5410fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5411fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5412fcf5ef2aSThomas Huth break; 5413fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5414fcf5ef2aSThomas Huth if (rd & 1) { 5415fcf5ef2aSThomas Huth goto illegal_insn; 5416fcf5ef2aSThomas Huth } 5417fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5418fcf5ef2aSThomas Huth goto skip_move; 5419fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5420fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5421fcf5ef2aSThomas Huth break; 5422fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5423fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5424fcf5ef2aSThomas Huth break; 5425fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5426fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5427fcf5ef2aSThomas Huth break; 5428fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5429fcf5ef2aSThomas Huth atomically */ 5430fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5431fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5432fcf5ef2aSThomas Huth break; 5433fcf5ef2aSThomas Huth 5434fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5435fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5436fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5437fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5438fcf5ef2aSThomas Huth goto ncp_insn; 5439fcf5ef2aSThomas Huth #endif 5440fcf5ef2aSThomas Huth #endif 5441fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5442fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5443fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 544408149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5445316b6783SRichard Henderson dc->mem_idx, MO_TESL | MO_ALIGN); 5446fcf5ef2aSThomas Huth break; 5447fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5448fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 544908149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5450316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5451fcf5ef2aSThomas Huth break; 5452fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5453fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5454fcf5ef2aSThomas Huth break; 5455fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5456fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5457fcf5ef2aSThomas Huth break; 5458fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5459fcf5ef2aSThomas Huth goto skip_move; 5460fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5461fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5462fcf5ef2aSThomas Huth goto jmp_insn; 5463fcf5ef2aSThomas Huth } 5464fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5465fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5466fcf5ef2aSThomas Huth goto skip_move; 5467fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5468fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5469fcf5ef2aSThomas Huth goto jmp_insn; 5470fcf5ef2aSThomas Huth } 5471fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5472fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5473fcf5ef2aSThomas Huth goto skip_move; 5474fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5475fcf5ef2aSThomas Huth goto skip_move; 5476fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5477fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5478fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5479fcf5ef2aSThomas Huth goto jmp_insn; 5480fcf5ef2aSThomas Huth } 5481fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5482fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5483fcf5ef2aSThomas Huth goto skip_move; 5484fcf5ef2aSThomas Huth #endif 5485fcf5ef2aSThomas Huth default: 5486fcf5ef2aSThomas Huth goto illegal_insn; 5487fcf5ef2aSThomas Huth } 5488fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5489fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5490fcf5ef2aSThomas Huth skip_move: ; 5491fcf5ef2aSThomas Huth #endif 5492fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5493fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5494fcf5ef2aSThomas Huth goto jmp_insn; 5495fcf5ef2aSThomas Huth } 5496fcf5ef2aSThomas Huth switch (xop) { 5497fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5498fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5499fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5500fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5501316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5502fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5503fcf5ef2aSThomas Huth break; 5504fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5505fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5506fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5507fcf5ef2aSThomas Huth if (rd == 1) { 5508fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5509fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5510316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5511ad75a51eSRichard Henderson gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64); 5512fcf5ef2aSThomas Huth break; 5513fcf5ef2aSThomas Huth } 5514fcf5ef2aSThomas Huth #endif 551536ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5516fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5517316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5518ad75a51eSRichard Henderson gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32); 5519fcf5ef2aSThomas Huth break; 5520fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5521fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5522fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5523fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5524fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5525fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5526fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5527fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5528fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5529fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5530fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5531fcf5ef2aSThomas Huth break; 5532fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5533fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5534fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5535fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5536fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5537fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5538fcf5ef2aSThomas Huth break; 5539fcf5ef2aSThomas Huth default: 5540fcf5ef2aSThomas Huth goto illegal_insn; 5541fcf5ef2aSThomas Huth } 5542fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5543fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5544fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5545fcf5ef2aSThomas Huth 5546fcf5ef2aSThomas Huth switch (xop) { 5547fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5548fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 554908149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5550316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5551fcf5ef2aSThomas Huth break; 5552fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5553fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 555408149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB); 5555fcf5ef2aSThomas Huth break; 5556fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5557fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 555808149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5559316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5560fcf5ef2aSThomas Huth break; 5561fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5562fcf5ef2aSThomas Huth if (rd & 1) 5563fcf5ef2aSThomas Huth goto illegal_insn; 5564fcf5ef2aSThomas Huth else { 5565fcf5ef2aSThomas Huth TCGv_i64 t64; 5566fcf5ef2aSThomas Huth TCGv lo; 5567fcf5ef2aSThomas Huth 5568fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5569fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5570fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5571fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 557208149118SRichard Henderson tcg_gen_qemu_st_i64(t64, cpu_addr, 5573316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5574fcf5ef2aSThomas Huth } 5575fcf5ef2aSThomas Huth break; 5576fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5577fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5578fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5579fcf5ef2aSThomas Huth break; 5580fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5581fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5582fcf5ef2aSThomas Huth break; 5583fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5584fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5585fcf5ef2aSThomas Huth break; 5586fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5587fcf5ef2aSThomas Huth if (rd & 1) { 5588fcf5ef2aSThomas Huth goto illegal_insn; 5589fcf5ef2aSThomas Huth } 5590fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5591fcf5ef2aSThomas Huth break; 5592fcf5ef2aSThomas Huth #endif 5593fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5594fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5595fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 559608149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5597316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5598fcf5ef2aSThomas Huth break; 5599fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5600fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5601fcf5ef2aSThomas Huth break; 5602fcf5ef2aSThomas Huth #endif 5603fcf5ef2aSThomas Huth default: 5604fcf5ef2aSThomas Huth goto illegal_insn; 5605fcf5ef2aSThomas Huth } 5606fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5607fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5608fcf5ef2aSThomas Huth goto jmp_insn; 5609fcf5ef2aSThomas Huth } 5610fcf5ef2aSThomas Huth switch (xop) { 5611fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5612fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5613fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5614fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5615316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5616fcf5ef2aSThomas Huth break; 5617fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5618fcf5ef2aSThomas Huth { 5619fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5620fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5621fcf5ef2aSThomas Huth if (rd == 1) { 562208149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5623316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5624fcf5ef2aSThomas Huth break; 5625fcf5ef2aSThomas Huth } 5626fcf5ef2aSThomas Huth #endif 562708149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5628316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5629fcf5ef2aSThomas Huth } 5630fcf5ef2aSThomas Huth break; 5631fcf5ef2aSThomas Huth case 0x26: 5632fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5633fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5634fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5635fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5636fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5637fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5638fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5639fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5640fcf5ef2aSThomas Huth before performing the first write. */ 5641fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5642fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5643fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5644fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5645fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5646fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5647fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5648fcf5ef2aSThomas Huth break; 5649fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5650fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5651fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5652fcf5ef2aSThomas Huth goto illegal_insn; 5653fcf5ef2aSThomas Huth #else 5654fcf5ef2aSThomas Huth if (!supervisor(dc)) 5655fcf5ef2aSThomas Huth goto priv_insn; 5656fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5657fcf5ef2aSThomas Huth goto jmp_insn; 5658fcf5ef2aSThomas Huth } 5659fcf5ef2aSThomas Huth goto nfq_insn; 5660fcf5ef2aSThomas Huth #endif 5661fcf5ef2aSThomas Huth #endif 5662fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5663fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5664fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5665fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5666fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5667fcf5ef2aSThomas Huth break; 5668fcf5ef2aSThomas Huth default: 5669fcf5ef2aSThomas Huth goto illegal_insn; 5670fcf5ef2aSThomas Huth } 5671fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5672fcf5ef2aSThomas Huth switch (xop) { 5673fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5674fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5675fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5676fcf5ef2aSThomas Huth goto jmp_insn; 5677fcf5ef2aSThomas Huth } 5678fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5679fcf5ef2aSThomas Huth break; 5680fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5681fcf5ef2aSThomas Huth { 5682fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5683fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5684fcf5ef2aSThomas Huth goto jmp_insn; 5685fcf5ef2aSThomas Huth } 5686fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5687fcf5ef2aSThomas Huth } 5688fcf5ef2aSThomas Huth break; 5689fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5690fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5691fcf5ef2aSThomas Huth goto jmp_insn; 5692fcf5ef2aSThomas Huth } 5693fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5694fcf5ef2aSThomas Huth break; 5695fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5696fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5697fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5698fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5699fcf5ef2aSThomas Huth break; 5700fcf5ef2aSThomas Huth #else 5701fcf5ef2aSThomas Huth case 0x34: /* stc */ 5702fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5703fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5704fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5705fcf5ef2aSThomas Huth goto ncp_insn; 5706fcf5ef2aSThomas Huth #endif 5707fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5708fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5709fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5710fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5711fcf5ef2aSThomas Huth #endif 5712fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5713fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5714fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5715fcf5ef2aSThomas Huth break; 5716fcf5ef2aSThomas Huth #endif 5717fcf5ef2aSThomas Huth default: 5718fcf5ef2aSThomas Huth goto illegal_insn; 5719fcf5ef2aSThomas Huth } 5720fcf5ef2aSThomas Huth } else { 5721fcf5ef2aSThomas Huth goto illegal_insn; 5722fcf5ef2aSThomas Huth } 5723fcf5ef2aSThomas Huth } 5724fcf5ef2aSThomas Huth break; 5725fcf5ef2aSThomas Huth } 5726878cc677SRichard Henderson advance_pc(dc); 5727fcf5ef2aSThomas Huth jmp_insn: 5728a6ca81cbSRichard Henderson return; 5729fcf5ef2aSThomas Huth illegal_insn: 5730fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5731a6ca81cbSRichard Henderson return; 5732fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5733fcf5ef2aSThomas Huth priv_insn: 5734fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5735a6ca81cbSRichard Henderson return; 5736fcf5ef2aSThomas Huth #endif 5737fcf5ef2aSThomas Huth nfpu_insn: 5738fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5739a6ca81cbSRichard Henderson return; 5740fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5741fcf5ef2aSThomas Huth nfq_insn: 5742fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5743a6ca81cbSRichard Henderson return; 5744fcf5ef2aSThomas Huth #endif 5745fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5746fcf5ef2aSThomas Huth ncp_insn: 5747fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5748a6ca81cbSRichard Henderson return; 5749fcf5ef2aSThomas Huth #endif 5750fcf5ef2aSThomas Huth } 5751fcf5ef2aSThomas Huth 57526e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5753fcf5ef2aSThomas Huth { 57546e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5755b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 57566e61bc94SEmilio G. Cota int bound; 5757af00be49SEmilio G. Cota 5758af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 57596e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5760fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 57616e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5762576e1c4cSIgor Mammedov dc->def = &env->def; 57636e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 57646e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5765c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 57666e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5767c9b459aaSArtyom Tarasenko #endif 5768fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5769fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 57706e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5771c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 57726e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5773c9b459aaSArtyom Tarasenko #endif 5774fcf5ef2aSThomas Huth #endif 57756e61bc94SEmilio G. Cota /* 57766e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 57776e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 57786e61bc94SEmilio G. Cota */ 57796e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 57806e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5781af00be49SEmilio G. Cota } 5782fcf5ef2aSThomas Huth 57836e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 57846e61bc94SEmilio G. Cota { 57856e61bc94SEmilio G. Cota } 57866e61bc94SEmilio G. Cota 57876e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 57886e61bc94SEmilio G. Cota { 57896e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5790633c4283SRichard Henderson target_ulong npc = dc->npc; 57916e61bc94SEmilio G. Cota 5792633c4283SRichard Henderson if (npc & 3) { 5793633c4283SRichard Henderson switch (npc) { 5794633c4283SRichard Henderson case JUMP_PC: 5795fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5796633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5797633c4283SRichard Henderson break; 5798633c4283SRichard Henderson case DYNAMIC_PC: 5799633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5800633c4283SRichard Henderson npc = DYNAMIC_PC; 5801633c4283SRichard Henderson break; 5802633c4283SRichard Henderson default: 5803633c4283SRichard Henderson g_assert_not_reached(); 5804fcf5ef2aSThomas Huth } 58056e61bc94SEmilio G. Cota } 5806633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5807633c4283SRichard Henderson } 5808fcf5ef2aSThomas Huth 58096e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 58106e61bc94SEmilio G. Cota { 58116e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5812b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 58136e61bc94SEmilio G. Cota unsigned int insn; 5814fcf5ef2aSThomas Huth 58154e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5816af00be49SEmilio G. Cota dc->base.pc_next += 4; 5817878cc677SRichard Henderson 5818878cc677SRichard Henderson if (!decode(dc, insn)) { 5819878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5820878cc677SRichard Henderson } 5821fcf5ef2aSThomas Huth 5822af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 58236e61bc94SEmilio G. Cota return; 5824c5e6ccdfSEmilio G. Cota } 5825af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 58266e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5827af00be49SEmilio G. Cota } 58286e61bc94SEmilio G. Cota } 5829fcf5ef2aSThomas Huth 58306e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 58316e61bc94SEmilio G. Cota { 58326e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5833186e7890SRichard Henderson DisasDelayException *e, *e_next; 5834633c4283SRichard Henderson bool may_lookup; 58356e61bc94SEmilio G. Cota 583646bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 583746bb0137SMark Cave-Ayland case DISAS_NEXT: 583846bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5839633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5840fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5841fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5842633c4283SRichard Henderson break; 5843fcf5ef2aSThomas Huth } 5844633c4283SRichard Henderson 5845930f1865SRichard Henderson may_lookup = true; 5846633c4283SRichard Henderson if (dc->pc & 3) { 5847633c4283SRichard Henderson switch (dc->pc) { 5848633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5849633c4283SRichard Henderson break; 5850633c4283SRichard Henderson case DYNAMIC_PC: 5851633c4283SRichard Henderson may_lookup = false; 5852633c4283SRichard Henderson break; 5853633c4283SRichard Henderson default: 5854633c4283SRichard Henderson g_assert_not_reached(); 5855633c4283SRichard Henderson } 5856633c4283SRichard Henderson } else { 5857633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5858633c4283SRichard Henderson } 5859633c4283SRichard Henderson 5860930f1865SRichard Henderson if (dc->npc & 3) { 5861930f1865SRichard Henderson switch (dc->npc) { 5862930f1865SRichard Henderson case JUMP_PC: 5863930f1865SRichard Henderson gen_generic_branch(dc); 5864930f1865SRichard Henderson break; 5865930f1865SRichard Henderson case DYNAMIC_PC: 5866930f1865SRichard Henderson may_lookup = false; 5867930f1865SRichard Henderson break; 5868930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5869930f1865SRichard Henderson break; 5870930f1865SRichard Henderson default: 5871930f1865SRichard Henderson g_assert_not_reached(); 5872930f1865SRichard Henderson } 5873930f1865SRichard Henderson } else { 5874930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5875930f1865SRichard Henderson } 5876633c4283SRichard Henderson if (may_lookup) { 5877633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5878633c4283SRichard Henderson } else { 587907ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5880fcf5ef2aSThomas Huth } 588146bb0137SMark Cave-Ayland break; 588246bb0137SMark Cave-Ayland 588346bb0137SMark Cave-Ayland case DISAS_NORETURN: 588446bb0137SMark Cave-Ayland break; 588546bb0137SMark Cave-Ayland 588646bb0137SMark Cave-Ayland case DISAS_EXIT: 588746bb0137SMark Cave-Ayland /* Exit TB */ 588846bb0137SMark Cave-Ayland save_state(dc); 588946bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 589046bb0137SMark Cave-Ayland break; 589146bb0137SMark Cave-Ayland 589246bb0137SMark Cave-Ayland default: 589346bb0137SMark Cave-Ayland g_assert_not_reached(); 5894fcf5ef2aSThomas Huth } 5895186e7890SRichard Henderson 5896186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5897186e7890SRichard Henderson gen_set_label(e->lab); 5898186e7890SRichard Henderson 5899186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5900186e7890SRichard Henderson if (e->npc % 4 == 0) { 5901186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5902186e7890SRichard Henderson } 5903186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5904186e7890SRichard Henderson 5905186e7890SRichard Henderson e_next = e->next; 5906186e7890SRichard Henderson g_free(e); 5907186e7890SRichard Henderson } 5908fcf5ef2aSThomas Huth } 59096e61bc94SEmilio G. Cota 59108eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 59118eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 59126e61bc94SEmilio G. Cota { 59138eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 59148eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 59156e61bc94SEmilio G. Cota } 59166e61bc94SEmilio G. Cota 59176e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 59186e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 59196e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 59206e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 59216e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 59226e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 59236e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 59246e61bc94SEmilio G. Cota }; 59256e61bc94SEmilio G. Cota 5926597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5927306c8721SRichard Henderson target_ulong pc, void *host_pc) 59286e61bc94SEmilio G. Cota { 59296e61bc94SEmilio G. Cota DisasContext dc = {}; 59306e61bc94SEmilio G. Cota 5931306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5932fcf5ef2aSThomas Huth } 5933fcf5ef2aSThomas Huth 593455c3ceefSRichard Henderson void sparc_tcg_init(void) 5935fcf5ef2aSThomas Huth { 5936fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5937fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5938fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5939fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5940fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5941fcf5ef2aSThomas Huth }; 5942fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5943fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5944fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5945fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5946fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5947fcf5ef2aSThomas Huth }; 5948fcf5ef2aSThomas Huth 5949fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5950fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5951fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5952fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5953fcf5ef2aSThomas Huth #endif 5954fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5955fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5956fcf5ef2aSThomas Huth }; 5957fcf5ef2aSThomas Huth 5958fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5959fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5960fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5961fcf5ef2aSThomas Huth #endif 5962fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5963fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5964fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5965fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5966fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5967fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5968fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5969fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5970fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5971fcf5ef2aSThomas Huth }; 5972fcf5ef2aSThomas Huth 5973fcf5ef2aSThomas Huth unsigned int i; 5974fcf5ef2aSThomas Huth 5975ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5976fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5977fcf5ef2aSThomas Huth "regwptr"); 5978fcf5ef2aSThomas Huth 5979fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5980ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5981fcf5ef2aSThomas Huth } 5982fcf5ef2aSThomas Huth 5983fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5984ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5985fcf5ef2aSThomas Huth } 5986fcf5ef2aSThomas Huth 5987f764718dSRichard Henderson cpu_regs[0] = NULL; 5988fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5989ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5990fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5991fcf5ef2aSThomas Huth gregnames[i]); 5992fcf5ef2aSThomas Huth } 5993fcf5ef2aSThomas Huth 5994fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5995fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5996fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5997fcf5ef2aSThomas Huth gregnames[i]); 5998fcf5ef2aSThomas Huth } 5999fcf5ef2aSThomas Huth 6000fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 6001ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 6002fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 6003fcf5ef2aSThomas Huth fregnames[i]); 6004fcf5ef2aSThomas Huth } 6005fcf5ef2aSThomas Huth } 6006fcf5ef2aSThomas Huth 6007f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 6008f36aaa53SRichard Henderson const TranslationBlock *tb, 6009f36aaa53SRichard Henderson const uint64_t *data) 6010fcf5ef2aSThomas Huth { 6011f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 6012f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 6013fcf5ef2aSThomas Huth target_ulong pc = data[0]; 6014fcf5ef2aSThomas Huth target_ulong npc = data[1]; 6015fcf5ef2aSThomas Huth 6016fcf5ef2aSThomas Huth env->pc = pc; 6017fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 6018fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 6019fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 6020fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 6021fcf5ef2aSThomas Huth if (env->cond) { 6022fcf5ef2aSThomas Huth env->npc = npc & ~3; 6023fcf5ef2aSThomas Huth } else { 6024fcf5ef2aSThomas Huth env->npc = pc + 4; 6025fcf5ef2aSThomas Huth } 6026fcf5ef2aSThomas Huth } else { 6027fcf5ef2aSThomas Huth env->npc = npc; 6028fcf5ef2aSThomas Huth } 6029fcf5ef2aSThomas Huth } 6030