1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 27fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 28fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 29c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 30fcf5ef2aSThomas Huth #include "exec/log.h" 314fd71d19SRichard Henderson #include "fpu/softfloat.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 40c92948f2SClément Chigot # define gen_helper_rdasr17(D, E) qemu_build_not_reached() 4186b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 420faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4325524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 44668bb9b7SRichard Henderson #else 450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 468f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48a859602cSRichard Henderson # define gen_helper_fmul8x16a(D, S1, S2) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 540faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 55af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 569422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 57bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 580faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 599422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 609422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 610faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 639422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 64c973b4e8SRichard Henderson # define gen_helper_cmask8 ({ qemu_build_not_reached(); NULL; }) 65c973b4e8SRichard Henderson # define gen_helper_cmask16 ({ qemu_build_not_reached(); NULL; }) 66c973b4e8SRichard Henderson # define gen_helper_cmask32 ({ qemu_build_not_reached(); NULL; }) 67e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16 ({ qemu_build_not_reached(); NULL; }) 68e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32 ({ qemu_build_not_reached(); NULL; }) 69e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16 ({ qemu_build_not_reached(); NULL; }) 70e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32 ({ qemu_build_not_reached(); NULL; }) 71e2fa6bd1SRichard Henderson # define gen_helper_fcmple16 ({ qemu_build_not_reached(); NULL; }) 72e2fa6bd1SRichard Henderson # define gen_helper_fcmple32 ({ qemu_build_not_reached(); NULL; }) 73e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16 ({ qemu_build_not_reached(); NULL; }) 74e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32 ({ qemu_build_not_reached(); NULL; }) 758aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 76e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 77e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 78e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 79e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 80e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 811617586fSRichard Henderson # define gen_helper_fqtox ({ qemu_build_not_reached(); NULL; }) 82199d43efSRichard Henderson # define gen_helper_fstox ({ qemu_build_not_reached(); NULL; }) 838aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 847b8e3e1aSRichard Henderson # define gen_helper_fxtoq ({ qemu_build_not_reached(); NULL; }) 85f4e18df5SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 86afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 87668bb9b7SRichard Henderson # define MAXTL_MASK 0 88af25071cSRichard Henderson #endif 89af25071cSRichard Henderson 90633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 91633c4283SRichard Henderson #define DYNAMIC_PC 1 92633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 93633c4283SRichard Henderson #define JUMP_PC 2 94633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 95633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 96fcf5ef2aSThomas Huth 9746bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 9846bb0137SMark Cave-Ayland 99fcf5ef2aSThomas Huth /* global register indexes */ 100fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 101c9fa8e58SRichard Henderson static TCGv cpu_pc, cpu_npc; 102fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 103fcf5ef2aSThomas Huth static TCGv cpu_y; 104fcf5ef2aSThomas Huth static TCGv cpu_tbr; 105fcf5ef2aSThomas Huth static TCGv cpu_cond; 1062a1905c7SRichard Henderson static TCGv cpu_cc_N; 1072a1905c7SRichard Henderson static TCGv cpu_cc_V; 1082a1905c7SRichard Henderson static TCGv cpu_icc_Z; 1092a1905c7SRichard Henderson static TCGv cpu_icc_C; 110fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1112a1905c7SRichard Henderson static TCGv cpu_xcc_Z; 1122a1905c7SRichard Henderson static TCGv cpu_xcc_C; 1132a1905c7SRichard Henderson static TCGv_i32 cpu_fprs; 114fcf5ef2aSThomas Huth static TCGv cpu_gsr; 115fcf5ef2aSThomas Huth #else 116af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 117af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 118fcf5ef2aSThomas Huth #endif 1192a1905c7SRichard Henderson 1202a1905c7SRichard Henderson #ifdef TARGET_SPARC64 1212a1905c7SRichard Henderson #define cpu_cc_Z cpu_xcc_Z 1222a1905c7SRichard Henderson #define cpu_cc_C cpu_xcc_C 1232a1905c7SRichard Henderson #else 1242a1905c7SRichard Henderson #define cpu_cc_Z cpu_icc_Z 1252a1905c7SRichard Henderson #define cpu_cc_C cpu_icc_C 1262a1905c7SRichard Henderson #define cpu_xcc_Z ({ qemu_build_not_reached(); NULL; }) 1272a1905c7SRichard Henderson #define cpu_xcc_C ({ qemu_build_not_reached(); NULL; }) 1282a1905c7SRichard Henderson #endif 1292a1905c7SRichard Henderson 1301210a036SRichard Henderson /* Floating point comparison registers */ 131d8c5b92fSRichard Henderson static TCGv_i32 cpu_fcc[TARGET_FCCREGS]; 132fcf5ef2aSThomas Huth 133af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 134af25071cSRichard Henderson #ifdef TARGET_SPARC64 135cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 136af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 137af25071cSRichard Henderson #else 138cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 139af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 140af25071cSRichard Henderson #endif 141af25071cSRichard Henderson 142533f042fSRichard Henderson typedef struct DisasCompare { 143533f042fSRichard Henderson TCGCond cond; 144533f042fSRichard Henderson TCGv c1; 145533f042fSRichard Henderson int c2; 146533f042fSRichard Henderson } DisasCompare; 147533f042fSRichard Henderson 148186e7890SRichard Henderson typedef struct DisasDelayException { 149186e7890SRichard Henderson struct DisasDelayException *next; 150186e7890SRichard Henderson TCGLabel *lab; 151186e7890SRichard Henderson TCGv_i32 excp; 152186e7890SRichard Henderson /* Saved state at parent insn. */ 153186e7890SRichard Henderson target_ulong pc; 154186e7890SRichard Henderson target_ulong npc; 155186e7890SRichard Henderson } DisasDelayException; 156186e7890SRichard Henderson 157fcf5ef2aSThomas Huth typedef struct DisasContext { 158af00be49SEmilio G. Cota DisasContextBase base; 159fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 160fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 161533f042fSRichard Henderson 162533f042fSRichard Henderson /* Used when JUMP_PC value is used. */ 163533f042fSRichard Henderson DisasCompare jump; 164533f042fSRichard Henderson target_ulong jump_pc[2]; 165533f042fSRichard Henderson 166fcf5ef2aSThomas Huth int mem_idx; 16789527e3aSRichard Henderson bool cpu_cond_live; 168c9b459aaSArtyom Tarasenko bool fpu_enabled; 169c9b459aaSArtyom Tarasenko bool address_mask_32bit; 170c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 171c9b459aaSArtyom Tarasenko bool supervisor; 172c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 173c9b459aaSArtyom Tarasenko bool hypervisor; 174c9b459aaSArtyom Tarasenko #endif 175c9b459aaSArtyom Tarasenko #endif 176c9b459aaSArtyom Tarasenko 177fcf5ef2aSThomas Huth sparc_def_t *def; 178fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 179fcf5ef2aSThomas Huth int fprs_dirty; 180fcf5ef2aSThomas Huth int asi; 181fcf5ef2aSThomas Huth #endif 182186e7890SRichard Henderson DisasDelayException *delay_excp_list; 183fcf5ef2aSThomas Huth } DisasContext; 184fcf5ef2aSThomas Huth 185fcf5ef2aSThomas Huth // This function uses non-native bit order 186fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 187fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 188fcf5ef2aSThomas Huth 189fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 190fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 191fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 192fcf5ef2aSThomas Huth 193fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 194fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 195fcf5ef2aSThomas Huth 196fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 197fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 198fcf5ef2aSThomas Huth 199fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 200fcf5ef2aSThomas Huth 2010c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 202fcf5ef2aSThomas Huth { 203fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 204fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 205fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 206fcf5ef2aSThomas Huth we can avoid setting it again. */ 207fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 208fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 209fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 210fcf5ef2aSThomas Huth } 211fcf5ef2aSThomas Huth #endif 212fcf5ef2aSThomas Huth } 213fcf5ef2aSThomas Huth 214fcf5ef2aSThomas Huth /* floating point registers moves */ 2151210a036SRichard Henderson 2161210a036SRichard Henderson static int gen_offset_fpr_F(unsigned int reg) 2171210a036SRichard Henderson { 2181210a036SRichard Henderson int ret; 2191210a036SRichard Henderson 2201210a036SRichard Henderson tcg_debug_assert(reg < 32); 2211210a036SRichard Henderson ret= offsetof(CPUSPARCState, fpr[reg / 2]); 2221210a036SRichard Henderson if (reg & 1) { 2231210a036SRichard Henderson ret += offsetof(CPU_DoubleU, l.lower); 2241210a036SRichard Henderson } else { 2251210a036SRichard Henderson ret += offsetof(CPU_DoubleU, l.upper); 2261210a036SRichard Henderson } 2271210a036SRichard Henderson return ret; 2281210a036SRichard Henderson } 2291210a036SRichard Henderson 230fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 231fcf5ef2aSThomas Huth { 23236ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 2331210a036SRichard Henderson tcg_gen_ld_i32(ret, tcg_env, gen_offset_fpr_F(src)); 234dc41aa7dSRichard Henderson return ret; 235fcf5ef2aSThomas Huth } 236fcf5ef2aSThomas Huth 237fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 238fcf5ef2aSThomas Huth { 2391210a036SRichard Henderson tcg_gen_st_i32(v, tcg_env, gen_offset_fpr_F(dst)); 240fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 241fcf5ef2aSThomas Huth } 242fcf5ef2aSThomas Huth 2431210a036SRichard Henderson static int gen_offset_fpr_D(unsigned int reg) 2441210a036SRichard Henderson { 2451210a036SRichard Henderson tcg_debug_assert(reg < 64); 2461210a036SRichard Henderson tcg_debug_assert(reg % 2 == 0); 2471210a036SRichard Henderson return offsetof(CPUSPARCState, fpr[reg / 2]); 2481210a036SRichard Henderson } 2491210a036SRichard Henderson 250fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 251fcf5ef2aSThomas Huth { 2521210a036SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 2531210a036SRichard Henderson tcg_gen_ld_i64(ret, tcg_env, gen_offset_fpr_D(src)); 2541210a036SRichard Henderson return ret; 255fcf5ef2aSThomas Huth } 256fcf5ef2aSThomas Huth 257fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 258fcf5ef2aSThomas Huth { 2591210a036SRichard Henderson tcg_gen_st_i64(v, tcg_env, gen_offset_fpr_D(dst)); 260fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 261fcf5ef2aSThomas Huth } 262fcf5ef2aSThomas Huth 26333ec4245SRichard Henderson static TCGv_i128 gen_load_fpr_Q(DisasContext *dc, unsigned int src) 26433ec4245SRichard Henderson { 26533ec4245SRichard Henderson TCGv_i128 ret = tcg_temp_new_i128(); 2661210a036SRichard Henderson TCGv_i64 h = gen_load_fpr_D(dc, src); 2671210a036SRichard Henderson TCGv_i64 l = gen_load_fpr_D(dc, src + 2); 26833ec4245SRichard Henderson 2691210a036SRichard Henderson tcg_gen_concat_i64_i128(ret, l, h); 27033ec4245SRichard Henderson return ret; 27133ec4245SRichard Henderson } 27233ec4245SRichard Henderson 27333ec4245SRichard Henderson static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, TCGv_i128 v) 27433ec4245SRichard Henderson { 2751210a036SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 2761210a036SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 2771210a036SRichard Henderson 2781210a036SRichard Henderson tcg_gen_extr_i128_i64(l, h, v); 2791210a036SRichard Henderson gen_store_fpr_D(dc, dst, h); 2801210a036SRichard Henderson gen_store_fpr_D(dc, dst + 2, l); 28133ec4245SRichard Henderson } 28233ec4245SRichard Henderson 283fcf5ef2aSThomas Huth /* moves */ 284fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 285fcf5ef2aSThomas Huth #define supervisor(dc) 0 286fcf5ef2aSThomas Huth #define hypervisor(dc) 0 287fcf5ef2aSThomas Huth #else 288fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 289c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 290c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 291fcf5ef2aSThomas Huth #else 292c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 293668bb9b7SRichard Henderson #define hypervisor(dc) 0 294fcf5ef2aSThomas Huth #endif 295fcf5ef2aSThomas Huth #endif 296fcf5ef2aSThomas Huth 297b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 298b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 299b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 300b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 301b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 302b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 303fcf5ef2aSThomas Huth #else 304b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 305fcf5ef2aSThomas Huth #endif 306fcf5ef2aSThomas Huth 3070c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 308fcf5ef2aSThomas Huth { 309b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 310fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 311b1bc09eaSRichard Henderson } 312fcf5ef2aSThomas Huth } 313fcf5ef2aSThomas Huth 31423ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 31523ada1b1SRichard Henderson { 31623ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 31723ada1b1SRichard Henderson } 31823ada1b1SRichard Henderson 3190c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 320fcf5ef2aSThomas Huth { 321fcf5ef2aSThomas Huth if (reg > 0) { 322fcf5ef2aSThomas Huth assert(reg < 32); 323fcf5ef2aSThomas Huth return cpu_regs[reg]; 324fcf5ef2aSThomas Huth } else { 32552123f14SRichard Henderson TCGv t = tcg_temp_new(); 326fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 327fcf5ef2aSThomas Huth return t; 328fcf5ef2aSThomas Huth } 329fcf5ef2aSThomas Huth } 330fcf5ef2aSThomas Huth 3310c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 332fcf5ef2aSThomas Huth { 333fcf5ef2aSThomas Huth if (reg > 0) { 334fcf5ef2aSThomas Huth assert(reg < 32); 335fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 336fcf5ef2aSThomas Huth } 337fcf5ef2aSThomas Huth } 338fcf5ef2aSThomas Huth 3390c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 340fcf5ef2aSThomas Huth { 341fcf5ef2aSThomas Huth if (reg > 0) { 342fcf5ef2aSThomas Huth assert(reg < 32); 343fcf5ef2aSThomas Huth return cpu_regs[reg]; 344fcf5ef2aSThomas Huth } else { 34552123f14SRichard Henderson return tcg_temp_new(); 346fcf5ef2aSThomas Huth } 347fcf5ef2aSThomas Huth } 348fcf5ef2aSThomas Huth 3495645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 350fcf5ef2aSThomas Huth { 3515645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3525645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 353fcf5ef2aSThomas Huth } 354fcf5ef2aSThomas Huth 3555645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 356fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 357fcf5ef2aSThomas Huth { 358fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 359fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 360fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 361fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 362fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36307ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 364fcf5ef2aSThomas Huth } else { 365f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 366fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 367fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 368f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 369fcf5ef2aSThomas Huth } 370fcf5ef2aSThomas Huth } 371fcf5ef2aSThomas Huth 372b989ce73SRichard Henderson static TCGv gen_carry32(void) 373fcf5ef2aSThomas Huth { 374b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 375b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 376b989ce73SRichard Henderson tcg_gen_extract_tl(t, cpu_icc_C, 32, 1); 377b989ce73SRichard Henderson return t; 378b989ce73SRichard Henderson } 379b989ce73SRichard Henderson return cpu_icc_C; 380fcf5ef2aSThomas Huth } 381fcf5ef2aSThomas Huth 382b989ce73SRichard Henderson static void gen_op_addcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 383fcf5ef2aSThomas Huth { 384b989ce73SRichard Henderson TCGv z = tcg_constant_tl(0); 385fcf5ef2aSThomas Huth 386b989ce73SRichard Henderson if (cin) { 387b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 388b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 389b989ce73SRichard Henderson } else { 390b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 391b989ce73SRichard Henderson } 392b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 393b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src2); 394b989ce73SRichard Henderson tcg_gen_andc_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 395b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 396b989ce73SRichard Henderson /* 397b989ce73SRichard Henderson * Carry-in to bit 32 is result ^ src1 ^ src2. 398b989ce73SRichard Henderson * We already have the src xor term in Z, from computation of V. 399b989ce73SRichard Henderson */ 400b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 401b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 402b989ce73SRichard Henderson } 403b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 404b989ce73SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 405b989ce73SRichard Henderson } 406fcf5ef2aSThomas Huth 407b989ce73SRichard Henderson static void gen_op_addcc(TCGv dst, TCGv src1, TCGv src2) 408b989ce73SRichard Henderson { 409b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, NULL); 410b989ce73SRichard Henderson } 411fcf5ef2aSThomas Huth 412b989ce73SRichard Henderson static void gen_op_taddcc(TCGv dst, TCGv src1, TCGv src2) 413b989ce73SRichard Henderson { 414b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 415b989ce73SRichard Henderson 416b989ce73SRichard Henderson /* Save the tag bits around modification of dst. */ 417b989ce73SRichard Henderson tcg_gen_or_tl(t, src1, src2); 418b989ce73SRichard Henderson 419b989ce73SRichard Henderson gen_op_addcc(dst, src1, src2); 420b989ce73SRichard Henderson 421b989ce73SRichard Henderson /* Incorprate tag bits into icc.V */ 422b989ce73SRichard Henderson tcg_gen_andi_tl(t, t, 3); 423b989ce73SRichard Henderson tcg_gen_neg_tl(t, t); 424b989ce73SRichard Henderson tcg_gen_ext32u_tl(t, t); 425b989ce73SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 426b989ce73SRichard Henderson } 427b989ce73SRichard Henderson 428b989ce73SRichard Henderson static void gen_op_addc(TCGv dst, TCGv src1, TCGv src2) 429b989ce73SRichard Henderson { 430b989ce73SRichard Henderson tcg_gen_add_tl(dst, src1, src2); 431b989ce73SRichard Henderson tcg_gen_add_tl(dst, dst, gen_carry32()); 432b989ce73SRichard Henderson } 433b989ce73SRichard Henderson 434b989ce73SRichard Henderson static void gen_op_addccc(TCGv dst, TCGv src1, TCGv src2) 435b989ce73SRichard Henderson { 436b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, gen_carry32()); 437fcf5ef2aSThomas Huth } 438fcf5ef2aSThomas Huth 439015fc6fcSRichard Henderson static void gen_op_addxc(TCGv dst, TCGv src1, TCGv src2) 440015fc6fcSRichard Henderson { 441015fc6fcSRichard Henderson tcg_gen_add_tl(dst, src1, src2); 442015fc6fcSRichard Henderson tcg_gen_add_tl(dst, dst, cpu_cc_C); 443015fc6fcSRichard Henderson } 444015fc6fcSRichard Henderson 445015fc6fcSRichard Henderson static void gen_op_addxccc(TCGv dst, TCGv src1, TCGv src2) 446015fc6fcSRichard Henderson { 447015fc6fcSRichard Henderson gen_op_addcc_int(dst, src1, src2, cpu_cc_C); 448015fc6fcSRichard Henderson } 449015fc6fcSRichard Henderson 450f828df74SRichard Henderson static void gen_op_subcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 451fcf5ef2aSThomas Huth { 452f828df74SRichard Henderson TCGv z = tcg_constant_tl(0); 453fcf5ef2aSThomas Huth 454f828df74SRichard Henderson if (cin) { 455f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 456f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 457f828df74SRichard Henderson } else { 458f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 459f828df74SRichard Henderson } 460f828df74SRichard Henderson tcg_gen_neg_tl(cpu_cc_C, cpu_cc_C); 461f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 462f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src1); 463f828df74SRichard Henderson tcg_gen_and_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 464f828df74SRichard Henderson #ifdef TARGET_SPARC64 465f828df74SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 466f828df74SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 467fcf5ef2aSThomas Huth #endif 468f828df74SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 469f828df74SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 470fcf5ef2aSThomas Huth } 471fcf5ef2aSThomas Huth 472f828df74SRichard Henderson static void gen_op_subcc(TCGv dst, TCGv src1, TCGv src2) 473fcf5ef2aSThomas Huth { 474f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, NULL); 475fcf5ef2aSThomas Huth } 476fcf5ef2aSThomas Huth 477f828df74SRichard Henderson static void gen_op_tsubcc(TCGv dst, TCGv src1, TCGv src2) 478fcf5ef2aSThomas Huth { 479f828df74SRichard Henderson TCGv t = tcg_temp_new(); 480fcf5ef2aSThomas Huth 481f828df74SRichard Henderson /* Save the tag bits around modification of dst. */ 482f828df74SRichard Henderson tcg_gen_or_tl(t, src1, src2); 483fcf5ef2aSThomas Huth 484f828df74SRichard Henderson gen_op_subcc(dst, src1, src2); 485f828df74SRichard Henderson 486f828df74SRichard Henderson /* Incorprate tag bits into icc.V */ 487f828df74SRichard Henderson tcg_gen_andi_tl(t, t, 3); 488f828df74SRichard Henderson tcg_gen_neg_tl(t, t); 489f828df74SRichard Henderson tcg_gen_ext32u_tl(t, t); 490f828df74SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 491f828df74SRichard Henderson } 492f828df74SRichard Henderson 493f828df74SRichard Henderson static void gen_op_subc(TCGv dst, TCGv src1, TCGv src2) 494f828df74SRichard Henderson { 495fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 496f828df74SRichard Henderson tcg_gen_sub_tl(dst, dst, gen_carry32()); 497fcf5ef2aSThomas Huth } 498fcf5ef2aSThomas Huth 499f828df74SRichard Henderson static void gen_op_subccc(TCGv dst, TCGv src1, TCGv src2) 500dfebb950SRichard Henderson { 501f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, gen_carry32()); 502dfebb950SRichard Henderson } 503dfebb950SRichard Henderson 5040c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 505fcf5ef2aSThomas Huth { 506b989ce73SRichard Henderson TCGv zero = tcg_constant_tl(0); 50750280618SRichard Henderson TCGv one = tcg_constant_tl(1); 508b989ce73SRichard Henderson TCGv t_src1 = tcg_temp_new(); 509b989ce73SRichard Henderson TCGv t_src2 = tcg_temp_new(); 510b989ce73SRichard Henderson TCGv t0 = tcg_temp_new(); 511fcf5ef2aSThomas Huth 512b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src1, src1); 513b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src2, src2); 514fcf5ef2aSThomas Huth 515b989ce73SRichard Henderson /* 516b989ce73SRichard Henderson * if (!(env->y & 1)) 517b989ce73SRichard Henderson * src2 = 0; 518fcf5ef2aSThomas Huth */ 51950280618SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, t_src2, cpu_y, one, zero, t_src2); 520fcf5ef2aSThomas Huth 521b989ce73SRichard Henderson /* 522b989ce73SRichard Henderson * b2 = src1 & 1; 523b989ce73SRichard Henderson * y = (b2 << 31) | (y >> 1); 524b989ce73SRichard Henderson */ 5250b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 526b989ce73SRichard Henderson tcg_gen_deposit_tl(cpu_y, t0, src1, 31, 1); 527fcf5ef2aSThomas Huth 528fcf5ef2aSThomas Huth // b1 = N ^ V; 5292a1905c7SRichard Henderson tcg_gen_xor_tl(t0, cpu_cc_N, cpu_cc_V); 530fcf5ef2aSThomas Huth 531b989ce73SRichard Henderson /* 532b989ce73SRichard Henderson * src1 = (b1 << 31) | (src1 >> 1) 533b989ce73SRichard Henderson */ 5342a1905c7SRichard Henderson tcg_gen_andi_tl(t0, t0, 1u << 31); 535b989ce73SRichard Henderson tcg_gen_shri_tl(t_src1, t_src1, 1); 536b989ce73SRichard Henderson tcg_gen_or_tl(t_src1, t_src1, t0); 537fcf5ef2aSThomas Huth 538b989ce73SRichard Henderson gen_op_addcc(dst, t_src1, t_src2); 539fcf5ef2aSThomas Huth } 540fcf5ef2aSThomas Huth 5410c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 542fcf5ef2aSThomas Huth { 543fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 544fcf5ef2aSThomas Huth if (sign_ext) { 545fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 546fcf5ef2aSThomas Huth } else { 547fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 548fcf5ef2aSThomas Huth } 549fcf5ef2aSThomas Huth #else 550fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 551fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 552fcf5ef2aSThomas Huth 553fcf5ef2aSThomas Huth if (sign_ext) { 554fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 555fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 556fcf5ef2aSThomas Huth } else { 557fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 558fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 559fcf5ef2aSThomas Huth } 560fcf5ef2aSThomas Huth 561fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 562fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 563fcf5ef2aSThomas Huth #endif 564fcf5ef2aSThomas Huth } 565fcf5ef2aSThomas Huth 5660c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 567fcf5ef2aSThomas Huth { 568fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 569fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 570fcf5ef2aSThomas Huth } 571fcf5ef2aSThomas Huth 5720c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 573fcf5ef2aSThomas Huth { 574fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 575fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 576fcf5ef2aSThomas Huth } 577fcf5ef2aSThomas Huth 578c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 579c2636853SRichard Henderson { 58013260103SRichard Henderson #ifdef TARGET_SPARC64 581c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 58213260103SRichard Henderson tcg_gen_ext32s_tl(dst, dst); 58313260103SRichard Henderson #else 58413260103SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 58513260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 58613260103SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 58713260103SRichard Henderson #endif 588c2636853SRichard Henderson } 589c2636853SRichard Henderson 590c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 591c2636853SRichard Henderson { 59213260103SRichard Henderson TCGv_i64 t64; 59313260103SRichard Henderson 59413260103SRichard Henderson #ifdef TARGET_SPARC64 59513260103SRichard Henderson t64 = cpu_cc_V; 59613260103SRichard Henderson #else 59713260103SRichard Henderson t64 = tcg_temp_new_i64(); 59813260103SRichard Henderson #endif 59913260103SRichard Henderson 60013260103SRichard Henderson gen_helper_udiv(t64, tcg_env, src1, src2); 60113260103SRichard Henderson 60213260103SRichard Henderson #ifdef TARGET_SPARC64 60313260103SRichard Henderson tcg_gen_ext32u_tl(cpu_cc_N, t64); 60413260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 60513260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 60613260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 60713260103SRichard Henderson #else 60813260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 60913260103SRichard Henderson #endif 61013260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 61113260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 61213260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 613c2636853SRichard Henderson } 614c2636853SRichard Henderson 615c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 616c2636853SRichard Henderson { 61713260103SRichard Henderson TCGv_i64 t64; 61813260103SRichard Henderson 61913260103SRichard Henderson #ifdef TARGET_SPARC64 62013260103SRichard Henderson t64 = cpu_cc_V; 62113260103SRichard Henderson #else 62213260103SRichard Henderson t64 = tcg_temp_new_i64(); 62313260103SRichard Henderson #endif 62413260103SRichard Henderson 62513260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 62613260103SRichard Henderson 62713260103SRichard Henderson #ifdef TARGET_SPARC64 62813260103SRichard Henderson tcg_gen_ext32s_tl(cpu_cc_N, t64); 62913260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 63013260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 63113260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 63213260103SRichard Henderson #else 63313260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 63413260103SRichard Henderson #endif 63513260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 63613260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 63713260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 638c2636853SRichard Henderson } 639c2636853SRichard Henderson 640a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 641a9aba13dSRichard Henderson { 642a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 643a9aba13dSRichard Henderson } 644a9aba13dSRichard Henderson 645a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 646a9aba13dSRichard Henderson { 647a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 648a9aba13dSRichard Henderson } 649a9aba13dSRichard Henderson 6509c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 6519c6ec5bcSRichard Henderson { 6529c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 6539c6ec5bcSRichard Henderson } 6549c6ec5bcSRichard Henderson 65545bfed3bSRichard Henderson #ifndef TARGET_SPARC64 65645bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 65745bfed3bSRichard Henderson { 65845bfed3bSRichard Henderson g_assert_not_reached(); 65945bfed3bSRichard Henderson } 66045bfed3bSRichard Henderson #endif 66145bfed3bSRichard Henderson 66245bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 66345bfed3bSRichard Henderson { 66445bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 66545bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 66645bfed3bSRichard Henderson } 66745bfed3bSRichard Henderson 66845bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 66945bfed3bSRichard Henderson { 67045bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 67145bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 67245bfed3bSRichard Henderson } 67345bfed3bSRichard Henderson 6742f722641SRichard Henderson static void gen_op_fpack16(TCGv_i32 dst, TCGv_i64 src) 6752f722641SRichard Henderson { 6762f722641SRichard Henderson #ifdef TARGET_SPARC64 6772f722641SRichard Henderson gen_helper_fpack16(dst, cpu_gsr, src); 6782f722641SRichard Henderson #else 6792f722641SRichard Henderson g_assert_not_reached(); 6802f722641SRichard Henderson #endif 6812f722641SRichard Henderson } 6822f722641SRichard Henderson 6832f722641SRichard Henderson static void gen_op_fpackfix(TCGv_i32 dst, TCGv_i64 src) 6842f722641SRichard Henderson { 6852f722641SRichard Henderson #ifdef TARGET_SPARC64 6862f722641SRichard Henderson gen_helper_fpackfix(dst, cpu_gsr, src); 6872f722641SRichard Henderson #else 6882f722641SRichard Henderson g_assert_not_reached(); 6892f722641SRichard Henderson #endif 6902f722641SRichard Henderson } 6912f722641SRichard Henderson 6924b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 6934b6edc0aSRichard Henderson { 6944b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 6954b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 6964b6edc0aSRichard Henderson #else 6974b6edc0aSRichard Henderson g_assert_not_reached(); 6984b6edc0aSRichard Henderson #endif 6994b6edc0aSRichard Henderson } 7004b6edc0aSRichard Henderson 7014b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 7024b6edc0aSRichard Henderson { 7034b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7044b6edc0aSRichard Henderson TCGv t1, t2, shift; 7054b6edc0aSRichard Henderson 7064b6edc0aSRichard Henderson t1 = tcg_temp_new(); 7074b6edc0aSRichard Henderson t2 = tcg_temp_new(); 7084b6edc0aSRichard Henderson shift = tcg_temp_new(); 7094b6edc0aSRichard Henderson 7104b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 7114b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 7124b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 7134b6edc0aSRichard Henderson 7144b6edc0aSRichard Henderson /* 7154b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 7164b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 7174b6edc0aSRichard Henderson */ 7184b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 7194b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 7204b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 7214b6edc0aSRichard Henderson 7224b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 7234b6edc0aSRichard Henderson #else 7244b6edc0aSRichard Henderson g_assert_not_reached(); 7254b6edc0aSRichard Henderson #endif 7264b6edc0aSRichard Henderson } 7274b6edc0aSRichard Henderson 7284b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7294b6edc0aSRichard Henderson { 7304b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7314b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 7324b6edc0aSRichard Henderson #else 7334b6edc0aSRichard Henderson g_assert_not_reached(); 7344b6edc0aSRichard Henderson #endif 7354b6edc0aSRichard Henderson } 7364b6edc0aSRichard Henderson 737a859602cSRichard Henderson static void gen_op_fmul8x16al(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 738a859602cSRichard Henderson { 739a859602cSRichard Henderson tcg_gen_ext16s_i32(src2, src2); 740a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 741a859602cSRichard Henderson } 742a859602cSRichard Henderson 743a859602cSRichard Henderson static void gen_op_fmul8x16au(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 744a859602cSRichard Henderson { 745a859602cSRichard Henderson tcg_gen_sari_i32(src2, src2, 16); 746a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 747a859602cSRichard Henderson } 748a859602cSRichard Henderson 749be8998e0SRichard Henderson static void gen_op_fmuld8ulx16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 750be8998e0SRichard Henderson { 751be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 752be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 753be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 754be8998e0SRichard Henderson 755be8998e0SRichard Henderson tcg_gen_ext8u_i32(t0, src1); 756be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 757be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 758be8998e0SRichard Henderson 759be8998e0SRichard Henderson tcg_gen_extract_i32(t1, src1, 16, 8); 760be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 761be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 762be8998e0SRichard Henderson 763be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 764be8998e0SRichard Henderson } 765be8998e0SRichard Henderson 766be8998e0SRichard Henderson static void gen_op_fmuld8sux16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 767be8998e0SRichard Henderson { 768be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 769be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 770be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 771be8998e0SRichard Henderson 772be8998e0SRichard Henderson /* 773be8998e0SRichard Henderson * The insn description talks about extracting the upper 8 bits 774be8998e0SRichard Henderson * of the signed 16-bit input rs1, performing the multiply, then 775be8998e0SRichard Henderson * shifting left by 8 bits. Instead, zap the lower 8 bits of 776be8998e0SRichard Henderson * the rs1 input, which avoids the need for two shifts. 777be8998e0SRichard Henderson */ 778be8998e0SRichard Henderson tcg_gen_ext16s_i32(t0, src1); 779be8998e0SRichard Henderson tcg_gen_andi_i32(t0, t0, ~0xff); 780be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 781be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 782be8998e0SRichard Henderson 783be8998e0SRichard Henderson tcg_gen_sextract_i32(t1, src1, 16, 16); 784be8998e0SRichard Henderson tcg_gen_andi_i32(t1, t1, ~0xff); 785be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 786be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 787be8998e0SRichard Henderson 788be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 789be8998e0SRichard Henderson } 790be8998e0SRichard Henderson 7917837185eSRichard Henderson #ifdef TARGET_SPARC64 7927837185eSRichard Henderson static void gen_vec_fchksm16(unsigned vece, TCGv_vec dst, 7937837185eSRichard Henderson TCGv_vec src1, TCGv_vec src2) 7947837185eSRichard Henderson { 7957837185eSRichard Henderson TCGv_vec a = tcg_temp_new_vec_matching(dst); 7967837185eSRichard Henderson TCGv_vec c = tcg_temp_new_vec_matching(dst); 7977837185eSRichard Henderson 7987837185eSRichard Henderson tcg_gen_add_vec(vece, a, src1, src2); 7997837185eSRichard Henderson tcg_gen_cmp_vec(TCG_COND_LTU, vece, c, a, src1); 8007837185eSRichard Henderson /* Vector cmp produces -1 for true, so subtract to add carry. */ 8017837185eSRichard Henderson tcg_gen_sub_vec(vece, dst, a, c); 8027837185eSRichard Henderson } 8037837185eSRichard Henderson 8047837185eSRichard Henderson static void gen_op_fchksm16(unsigned vece, uint32_t dofs, uint32_t aofs, 8057837185eSRichard Henderson uint32_t bofs, uint32_t oprsz, uint32_t maxsz) 8067837185eSRichard Henderson { 8077837185eSRichard Henderson static const TCGOpcode vecop_list[] = { 8087837185eSRichard Henderson INDEX_op_cmp_vec, INDEX_op_add_vec, INDEX_op_sub_vec, 8097837185eSRichard Henderson }; 8107837185eSRichard Henderson static const GVecGen3 op = { 8117837185eSRichard Henderson .fni8 = gen_helper_fchksm16, 8127837185eSRichard Henderson .fniv = gen_vec_fchksm16, 8137837185eSRichard Henderson .opt_opc = vecop_list, 8147837185eSRichard Henderson .vece = MO_16, 8157837185eSRichard Henderson }; 8167837185eSRichard Henderson tcg_gen_gvec_3(dofs, aofs, bofs, oprsz, maxsz, &op); 8177837185eSRichard Henderson } 8187837185eSRichard Henderson #else 8197837185eSRichard Henderson #define gen_op_fchksm16 ({ qemu_build_not_reached(); NULL; }) 8207837185eSRichard Henderson #endif 8217837185eSRichard Henderson 82289527e3aSRichard Henderson static void finishing_insn(DisasContext *dc) 82389527e3aSRichard Henderson { 82489527e3aSRichard Henderson /* 82589527e3aSRichard Henderson * From here, there is no future path through an unwinding exception. 82689527e3aSRichard Henderson * If the current insn cannot raise an exception, the computation of 82789527e3aSRichard Henderson * cpu_cond may be able to be elided. 82889527e3aSRichard Henderson */ 82989527e3aSRichard Henderson if (dc->cpu_cond_live) { 83089527e3aSRichard Henderson tcg_gen_discard_tl(cpu_cond); 83189527e3aSRichard Henderson dc->cpu_cond_live = false; 83289527e3aSRichard Henderson } 83389527e3aSRichard Henderson } 83489527e3aSRichard Henderson 8350c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 836fcf5ef2aSThomas Huth { 83700ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 83800ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 839533f042fSRichard Henderson TCGv c2 = tcg_constant_tl(dc->jump.c2); 840fcf5ef2aSThomas Huth 841533f042fSRichard Henderson tcg_gen_movcond_tl(dc->jump.cond, cpu_npc, dc->jump.c1, c2, npc0, npc1); 842fcf5ef2aSThomas Huth } 843fcf5ef2aSThomas Huth 844fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 845fcf5ef2aSThomas Huth have been set for a jump */ 8460c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 847fcf5ef2aSThomas Huth { 848fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 849fcf5ef2aSThomas Huth gen_generic_branch(dc); 85099c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 851fcf5ef2aSThomas Huth } 852fcf5ef2aSThomas Huth } 853fcf5ef2aSThomas Huth 8540c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 855fcf5ef2aSThomas Huth { 856633c4283SRichard Henderson if (dc->npc & 3) { 857633c4283SRichard Henderson switch (dc->npc) { 858633c4283SRichard Henderson case JUMP_PC: 859fcf5ef2aSThomas Huth gen_generic_branch(dc); 86099c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 861633c4283SRichard Henderson break; 862633c4283SRichard Henderson case DYNAMIC_PC: 863633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 864633c4283SRichard Henderson break; 865633c4283SRichard Henderson default: 866633c4283SRichard Henderson g_assert_not_reached(); 867633c4283SRichard Henderson } 868633c4283SRichard Henderson } else { 869fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 870fcf5ef2aSThomas Huth } 871fcf5ef2aSThomas Huth } 872fcf5ef2aSThomas Huth 8730c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 874fcf5ef2aSThomas Huth { 875fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 876fcf5ef2aSThomas Huth save_npc(dc); 877fcf5ef2aSThomas Huth } 878fcf5ef2aSThomas Huth 879fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 880fcf5ef2aSThomas Huth { 88189527e3aSRichard Henderson finishing_insn(dc); 882fcf5ef2aSThomas Huth save_state(dc); 883ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 884af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 885fcf5ef2aSThomas Huth } 886fcf5ef2aSThomas Huth 887186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 888fcf5ef2aSThomas Huth { 889186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 890186e7890SRichard Henderson 891186e7890SRichard Henderson e->next = dc->delay_excp_list; 892186e7890SRichard Henderson dc->delay_excp_list = e; 893186e7890SRichard Henderson 894186e7890SRichard Henderson e->lab = gen_new_label(); 895186e7890SRichard Henderson e->excp = excp; 896186e7890SRichard Henderson e->pc = dc->pc; 897186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 898186e7890SRichard Henderson assert(e->npc != JUMP_PC); 899186e7890SRichard Henderson e->npc = dc->npc; 900186e7890SRichard Henderson 901186e7890SRichard Henderson return e->lab; 902186e7890SRichard Henderson } 903186e7890SRichard Henderson 904186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 905186e7890SRichard Henderson { 906186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 907186e7890SRichard Henderson } 908186e7890SRichard Henderson 909186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 910186e7890SRichard Henderson { 911186e7890SRichard Henderson TCGv t = tcg_temp_new(); 912186e7890SRichard Henderson TCGLabel *lab; 913186e7890SRichard Henderson 914186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 915186e7890SRichard Henderson 916186e7890SRichard Henderson flush_cond(dc); 917186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 918186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 919fcf5ef2aSThomas Huth } 920fcf5ef2aSThomas Huth 9210c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 922fcf5ef2aSThomas Huth { 92389527e3aSRichard Henderson finishing_insn(dc); 92489527e3aSRichard Henderson 925633c4283SRichard Henderson if (dc->npc & 3) { 926633c4283SRichard Henderson switch (dc->npc) { 927633c4283SRichard Henderson case JUMP_PC: 928fcf5ef2aSThomas Huth gen_generic_branch(dc); 929fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 93099c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 931633c4283SRichard Henderson break; 932633c4283SRichard Henderson case DYNAMIC_PC: 933633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 934fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 935633c4283SRichard Henderson dc->pc = dc->npc; 936633c4283SRichard Henderson break; 937633c4283SRichard Henderson default: 938633c4283SRichard Henderson g_assert_not_reached(); 939633c4283SRichard Henderson } 940fcf5ef2aSThomas Huth } else { 941fcf5ef2aSThomas Huth dc->pc = dc->npc; 942fcf5ef2aSThomas Huth } 943fcf5ef2aSThomas Huth } 944fcf5ef2aSThomas Huth 945fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 946fcf5ef2aSThomas Huth DisasContext *dc) 947fcf5ef2aSThomas Huth { 948b597eedcSRichard Henderson TCGv t1; 949fcf5ef2aSThomas Huth 9502a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 951c8507ebfSRichard Henderson cmp->c2 = 0; 9522a1905c7SRichard Henderson 9532a1905c7SRichard Henderson switch (cond & 7) { 9542a1905c7SRichard Henderson case 0x0: /* never */ 9552a1905c7SRichard Henderson cmp->cond = TCG_COND_NEVER; 956c8507ebfSRichard Henderson cmp->c1 = tcg_constant_tl(0); 957fcf5ef2aSThomas Huth break; 9582a1905c7SRichard Henderson 9592a1905c7SRichard Henderson case 0x1: /* eq: Z */ 9602a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 9612a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9622a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_Z); 9632a1905c7SRichard Henderson } else { 9642a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, cpu_icc_Z); 9652a1905c7SRichard Henderson } 9662a1905c7SRichard Henderson break; 9672a1905c7SRichard Henderson 9682a1905c7SRichard Henderson case 0x2: /* le: Z | (N ^ V) */ 9692a1905c7SRichard Henderson /* 9702a1905c7SRichard Henderson * Simplify: 9712a1905c7SRichard Henderson * cc_Z || (N ^ V) < 0 NE 9722a1905c7SRichard Henderson * cc_Z && !((N ^ V) < 0) EQ 9732a1905c7SRichard Henderson * cc_Z & ~((N ^ V) >> TLB) EQ 9742a1905c7SRichard Henderson */ 9752a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 9762a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 9772a1905c7SRichard Henderson tcg_gen_sextract_tl(t1, t1, xcc ? 63 : 31, 1); 9782a1905c7SRichard Henderson tcg_gen_andc_tl(t1, xcc ? cpu_cc_Z : cpu_icc_Z, t1); 9792a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 9802a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 9812a1905c7SRichard Henderson } 9822a1905c7SRichard Henderson break; 9832a1905c7SRichard Henderson 9842a1905c7SRichard Henderson case 0x3: /* lt: N ^ V */ 9852a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 9862a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 9872a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 9882a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, t1); 9892a1905c7SRichard Henderson } 9902a1905c7SRichard Henderson break; 9912a1905c7SRichard Henderson 9922a1905c7SRichard Henderson case 0x4: /* leu: Z | C */ 9932a1905c7SRichard Henderson /* 9942a1905c7SRichard Henderson * Simplify: 9952a1905c7SRichard Henderson * cc_Z == 0 || cc_C != 0 NE 9962a1905c7SRichard Henderson * cc_Z != 0 && cc_C == 0 EQ 9972a1905c7SRichard Henderson * cc_Z & (cc_C ? 0 : -1) EQ 9982a1905c7SRichard Henderson * cc_Z & (cc_C - 1) EQ 9992a1905c7SRichard Henderson */ 10002a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 10012a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 10022a1905c7SRichard Henderson tcg_gen_subi_tl(t1, cpu_cc_C, 1); 10032a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_cc_Z); 10042a1905c7SRichard Henderson } else { 10052a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 10062a1905c7SRichard Henderson tcg_gen_subi_tl(t1, t1, 1); 10072a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_icc_Z); 10082a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 10092a1905c7SRichard Henderson } 10102a1905c7SRichard Henderson break; 10112a1905c7SRichard Henderson 10122a1905c7SRichard Henderson case 0x5: /* ltu: C */ 10132a1905c7SRichard Henderson cmp->cond = TCG_COND_NE; 10142a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 10152a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_C); 10162a1905c7SRichard Henderson } else { 10172a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 10182a1905c7SRichard Henderson } 10192a1905c7SRichard Henderson break; 10202a1905c7SRichard Henderson 10212a1905c7SRichard Henderson case 0x6: /* neg: N */ 10222a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 10232a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 10242a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_N); 10252a1905c7SRichard Henderson } else { 10262a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_N); 10272a1905c7SRichard Henderson } 10282a1905c7SRichard Henderson break; 10292a1905c7SRichard Henderson 10302a1905c7SRichard Henderson case 0x7: /* vs: V */ 10312a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 10322a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 10332a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_V); 10342a1905c7SRichard Henderson } else { 10352a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_V); 10362a1905c7SRichard Henderson } 10372a1905c7SRichard Henderson break; 10382a1905c7SRichard Henderson } 10392a1905c7SRichard Henderson if (cond & 8) { 10402a1905c7SRichard Henderson cmp->cond = tcg_invert_cond(cmp->cond); 1041fcf5ef2aSThomas Huth } 1042fcf5ef2aSThomas Huth } 1043fcf5ef2aSThomas Huth 1044fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1045fcf5ef2aSThomas Huth { 1046d8c5b92fSRichard Henderson TCGv_i32 fcc = cpu_fcc[cc]; 1047d8c5b92fSRichard Henderson TCGv_i32 c1 = fcc; 1048d8c5b92fSRichard Henderson int c2 = 0; 1049d8c5b92fSRichard Henderson TCGCond tcond; 1050fcf5ef2aSThomas Huth 1051d8c5b92fSRichard Henderson /* 1052d8c5b92fSRichard Henderson * FCC values: 1053d8c5b92fSRichard Henderson * 0 = 1054d8c5b92fSRichard Henderson * 1 < 1055d8c5b92fSRichard Henderson * 2 > 1056d8c5b92fSRichard Henderson * 3 unordered 1057d8c5b92fSRichard Henderson */ 1058d8c5b92fSRichard Henderson switch (cond & 7) { 1059d8c5b92fSRichard Henderson case 0x0: /* fbn */ 1060d8c5b92fSRichard Henderson tcond = TCG_COND_NEVER; 1061fcf5ef2aSThomas Huth break; 1062d8c5b92fSRichard Henderson case 0x1: /* fbne : !0 */ 1063d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1064fcf5ef2aSThomas Huth break; 1065d8c5b92fSRichard Henderson case 0x2: /* fblg : 1 or 2 */ 1066d8c5b92fSRichard Henderson /* fcc in {1,2} - 1 -> fcc in {0,1} */ 1067d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1068d8c5b92fSRichard Henderson tcg_gen_addi_i32(c1, fcc, -1); 1069d8c5b92fSRichard Henderson c2 = 1; 1070d8c5b92fSRichard Henderson tcond = TCG_COND_LEU; 1071fcf5ef2aSThomas Huth break; 1072d8c5b92fSRichard Henderson case 0x3: /* fbul : 1 or 3 */ 1073d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1074d8c5b92fSRichard Henderson tcg_gen_andi_i32(c1, fcc, 1); 1075d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1076d8c5b92fSRichard Henderson break; 1077d8c5b92fSRichard Henderson case 0x4: /* fbl : 1 */ 1078d8c5b92fSRichard Henderson c2 = 1; 1079d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1080d8c5b92fSRichard Henderson break; 1081d8c5b92fSRichard Henderson case 0x5: /* fbug : 2 or 3 */ 1082d8c5b92fSRichard Henderson c2 = 2; 1083d8c5b92fSRichard Henderson tcond = TCG_COND_GEU; 1084d8c5b92fSRichard Henderson break; 1085d8c5b92fSRichard Henderson case 0x6: /* fbg : 2 */ 1086d8c5b92fSRichard Henderson c2 = 2; 1087d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1088d8c5b92fSRichard Henderson break; 1089d8c5b92fSRichard Henderson case 0x7: /* fbu : 3 */ 1090d8c5b92fSRichard Henderson c2 = 3; 1091d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1092fcf5ef2aSThomas Huth break; 1093fcf5ef2aSThomas Huth } 1094d8c5b92fSRichard Henderson if (cond & 8) { 1095d8c5b92fSRichard Henderson tcond = tcg_invert_cond(tcond); 1096fcf5ef2aSThomas Huth } 1097d8c5b92fSRichard Henderson 1098d8c5b92fSRichard Henderson cmp->cond = tcond; 1099d8c5b92fSRichard Henderson cmp->c2 = c2; 1100d8c5b92fSRichard Henderson cmp->c1 = tcg_temp_new(); 1101d8c5b92fSRichard Henderson tcg_gen_extu_i32_tl(cmp->c1, c1); 1102fcf5ef2aSThomas Huth } 1103fcf5ef2aSThomas Huth 11042c4f56c9SRichard Henderson static bool gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 11052c4f56c9SRichard Henderson { 11062c4f56c9SRichard Henderson static const TCGCond cond_reg[4] = { 1107ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1108fcf5ef2aSThomas Huth TCG_COND_EQ, 1109fcf5ef2aSThomas Huth TCG_COND_LE, 1110fcf5ef2aSThomas Huth TCG_COND_LT, 1111fcf5ef2aSThomas Huth }; 11122c4f56c9SRichard Henderson TCGCond tcond; 1113fcf5ef2aSThomas Huth 11142c4f56c9SRichard Henderson if ((cond & 3) == 0) { 11152c4f56c9SRichard Henderson return false; 11162c4f56c9SRichard Henderson } 11172c4f56c9SRichard Henderson tcond = cond_reg[cond & 3]; 11182c4f56c9SRichard Henderson if (cond & 4) { 11192c4f56c9SRichard Henderson tcond = tcg_invert_cond(tcond); 11202c4f56c9SRichard Henderson } 11212c4f56c9SRichard Henderson 11222c4f56c9SRichard Henderson cmp->cond = tcond; 1123816f89b7SRichard Henderson cmp->c1 = tcg_temp_new(); 1124c8507ebfSRichard Henderson cmp->c2 = 0; 1125816f89b7SRichard Henderson tcg_gen_mov_tl(cmp->c1, r_src); 11262c4f56c9SRichard Henderson return true; 1127fcf5ef2aSThomas Huth } 1128fcf5ef2aSThomas Huth 1129baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1130baf3dbf2SRichard Henderson { 11313590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(0), tcg_env, 11323590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1133baf3dbf2SRichard Henderson } 1134baf3dbf2SRichard Henderson 1135baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1136baf3dbf2SRichard Henderson { 1137baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1138baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1139baf3dbf2SRichard Henderson } 1140baf3dbf2SRichard Henderson 1141baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1142baf3dbf2SRichard Henderson { 1143baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1144daf457d4SRichard Henderson tcg_gen_xori_i32(dst, src, 1u << 31); 1145baf3dbf2SRichard Henderson } 1146baf3dbf2SRichard Henderson 1147baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1148baf3dbf2SRichard Henderson { 1149baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1150daf457d4SRichard Henderson tcg_gen_andi_i32(dst, src, ~(1u << 31)); 1151baf3dbf2SRichard Henderson } 1152baf3dbf2SRichard Henderson 1153c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1154c6d83e4fSRichard Henderson { 1155c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1156c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1157c6d83e4fSRichard Henderson } 1158c6d83e4fSRichard Henderson 1159c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1160c6d83e4fSRichard Henderson { 1161c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1162daf457d4SRichard Henderson tcg_gen_xori_i64(dst, src, 1ull << 63); 1163c6d83e4fSRichard Henderson } 1164c6d83e4fSRichard Henderson 1165c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1166c6d83e4fSRichard Henderson { 1167c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1168daf457d4SRichard Henderson tcg_gen_andi_i64(dst, src, ~(1ull << 63)); 1169daf457d4SRichard Henderson } 1170daf457d4SRichard Henderson 1171daf457d4SRichard Henderson static void gen_op_fnegq(TCGv_i128 dst, TCGv_i128 src) 1172daf457d4SRichard Henderson { 1173daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1174daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1175daf457d4SRichard Henderson 1176daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1177daf457d4SRichard Henderson tcg_gen_xori_i64(h, h, 1ull << 63); 1178daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1179daf457d4SRichard Henderson } 1180daf457d4SRichard Henderson 1181daf457d4SRichard Henderson static void gen_op_fabsq(TCGv_i128 dst, TCGv_i128 src) 1182daf457d4SRichard Henderson { 1183daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1184daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1185daf457d4SRichard Henderson 1186daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1187daf457d4SRichard Henderson tcg_gen_andi_i64(h, h, ~(1ull << 63)); 1188daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1189c6d83e4fSRichard Henderson } 1190c6d83e4fSRichard Henderson 11914fd71d19SRichard Henderson static void gen_op_fmadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 11924fd71d19SRichard Henderson { 11934fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(0)); 11944fd71d19SRichard Henderson } 11954fd71d19SRichard Henderson 11964fd71d19SRichard Henderson static void gen_op_fmaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 11974fd71d19SRichard Henderson { 11984fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(0)); 11994fd71d19SRichard Henderson } 12004fd71d19SRichard Henderson 12014fd71d19SRichard Henderson static void gen_op_fmsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 12024fd71d19SRichard Henderson { 12034fd71d19SRichard Henderson int op = float_muladd_negate_c; 12044fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 12054fd71d19SRichard Henderson } 12064fd71d19SRichard Henderson 12074fd71d19SRichard Henderson static void gen_op_fmsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 12084fd71d19SRichard Henderson { 12094fd71d19SRichard Henderson int op = float_muladd_negate_c; 12104fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 12114fd71d19SRichard Henderson } 12124fd71d19SRichard Henderson 12134fd71d19SRichard Henderson static void gen_op_fnmsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 12144fd71d19SRichard Henderson { 12154fd71d19SRichard Henderson int op = float_muladd_negate_c | float_muladd_negate_result; 12164fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 12174fd71d19SRichard Henderson } 12184fd71d19SRichard Henderson 12194fd71d19SRichard Henderson static void gen_op_fnmsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 12204fd71d19SRichard Henderson { 12214fd71d19SRichard Henderson int op = float_muladd_negate_c | float_muladd_negate_result; 12224fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 12234fd71d19SRichard Henderson } 12244fd71d19SRichard Henderson 12254fd71d19SRichard Henderson static void gen_op_fnmadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 12264fd71d19SRichard Henderson { 12274fd71d19SRichard Henderson int op = float_muladd_negate_result; 12284fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 12294fd71d19SRichard Henderson } 12304fd71d19SRichard Henderson 12314fd71d19SRichard Henderson static void gen_op_fnmaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 12324fd71d19SRichard Henderson { 12334fd71d19SRichard Henderson int op = float_muladd_negate_result; 12344fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 12354fd71d19SRichard Henderson } 12364fd71d19SRichard Henderson 1237*3d50b728SRichard Henderson /* Use muladd to compute (1 * src1) + src2 / 2 with one rounding. */ 1238*3d50b728SRichard Henderson static void gen_op_fhadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2) 1239*3d50b728SRichard Henderson { 1240*3d50b728SRichard Henderson TCGv_i32 one = tcg_constant_i32(float32_one); 1241*3d50b728SRichard Henderson int op = float_muladd_halve_result; 1242*3d50b728SRichard Henderson gen_helper_fmadds(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 1243*3d50b728SRichard Henderson } 1244*3d50b728SRichard Henderson 1245*3d50b728SRichard Henderson static void gen_op_fhaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2) 1246*3d50b728SRichard Henderson { 1247*3d50b728SRichard Henderson TCGv_i64 one = tcg_constant_i64(float64_one); 1248*3d50b728SRichard Henderson int op = float_muladd_halve_result; 1249*3d50b728SRichard Henderson gen_helper_fmaddd(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 1250*3d50b728SRichard Henderson } 1251*3d50b728SRichard Henderson 1252*3d50b728SRichard Henderson /* Use muladd to compute (1 * src1) - src2 / 2 with one rounding. */ 1253*3d50b728SRichard Henderson static void gen_op_fhsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2) 1254*3d50b728SRichard Henderson { 1255*3d50b728SRichard Henderson TCGv_i32 one = tcg_constant_i32(float32_one); 1256*3d50b728SRichard Henderson int op = float_muladd_negate_c | float_muladd_halve_result; 1257*3d50b728SRichard Henderson gen_helper_fmadds(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 1258*3d50b728SRichard Henderson } 1259*3d50b728SRichard Henderson 1260*3d50b728SRichard Henderson static void gen_op_fhsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2) 1261*3d50b728SRichard Henderson { 1262*3d50b728SRichard Henderson TCGv_i64 one = tcg_constant_i64(float64_one); 1263*3d50b728SRichard Henderson int op = float_muladd_negate_c | float_muladd_halve_result; 1264*3d50b728SRichard Henderson gen_helper_fmaddd(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 1265*3d50b728SRichard Henderson } 1266*3d50b728SRichard Henderson 1267*3d50b728SRichard Henderson /* Use muladd to compute -((1 * src1) + src2 / 2) with one rounding. */ 1268*3d50b728SRichard Henderson static void gen_op_fnhadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2) 1269*3d50b728SRichard Henderson { 1270*3d50b728SRichard Henderson TCGv_i32 one = tcg_constant_i32(float32_one); 1271*3d50b728SRichard Henderson int op = float_muladd_negate_result | float_muladd_halve_result; 1272*3d50b728SRichard Henderson gen_helper_fmadds(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 1273*3d50b728SRichard Henderson } 1274*3d50b728SRichard Henderson 1275*3d50b728SRichard Henderson static void gen_op_fnhaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2) 1276*3d50b728SRichard Henderson { 1277*3d50b728SRichard Henderson TCGv_i64 one = tcg_constant_i64(float64_one); 1278*3d50b728SRichard Henderson int op = float_muladd_negate_result | float_muladd_halve_result; 1279*3d50b728SRichard Henderson gen_helper_fmaddd(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 1280*3d50b728SRichard Henderson } 1281*3d50b728SRichard Henderson 12823590f01eSRichard Henderson static void gen_op_fpexception_im(DisasContext *dc, int ftt) 1283fcf5ef2aSThomas Huth { 12843590f01eSRichard Henderson /* 12853590f01eSRichard Henderson * CEXC is only set when succesfully completing an FPop, 12863590f01eSRichard Henderson * or when raising FSR_FTT_IEEE_EXCP, i.e. check_ieee_exception. 12873590f01eSRichard Henderson * Thus we can simply store FTT into this field. 12883590f01eSRichard Henderson */ 12893590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(ftt), tcg_env, 12903590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1291fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1292fcf5ef2aSThomas Huth } 1293fcf5ef2aSThomas Huth 1294fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1295fcf5ef2aSThomas Huth { 1296fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1297fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1298fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1299fcf5ef2aSThomas Huth return 1; 1300fcf5ef2aSThomas Huth } 1301fcf5ef2aSThomas Huth #endif 1302fcf5ef2aSThomas Huth return 0; 1303fcf5ef2aSThomas Huth } 1304fcf5ef2aSThomas Huth 1305fcf5ef2aSThomas Huth /* asi moves */ 1306fcf5ef2aSThomas Huth typedef enum { 1307fcf5ef2aSThomas Huth GET_ASI_HELPER, 1308fcf5ef2aSThomas Huth GET_ASI_EXCP, 1309fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1310fcf5ef2aSThomas Huth GET_ASI_DTWINX, 13112786a3f8SRichard Henderson GET_ASI_CODE, 1312fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1313fcf5ef2aSThomas Huth GET_ASI_SHORT, 1314fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1315fcf5ef2aSThomas Huth GET_ASI_BFILL, 1316fcf5ef2aSThomas Huth } ASIType; 1317fcf5ef2aSThomas Huth 1318fcf5ef2aSThomas Huth typedef struct { 1319fcf5ef2aSThomas Huth ASIType type; 1320fcf5ef2aSThomas Huth int asi; 1321fcf5ef2aSThomas Huth int mem_idx; 132214776ab5STony Nguyen MemOp memop; 1323fcf5ef2aSThomas Huth } DisasASI; 1324fcf5ef2aSThomas Huth 1325811cc0b0SRichard Henderson /* 1326811cc0b0SRichard Henderson * Build DisasASI. 1327811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1328811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1329811cc0b0SRichard Henderson */ 1330811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1331fcf5ef2aSThomas Huth { 1332fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1333fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1334fcf5ef2aSThomas Huth 1335811cc0b0SRichard Henderson if (asi == -1) { 1336811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1337811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1338811cc0b0SRichard Henderson goto done; 1339811cc0b0SRichard Henderson } 1340811cc0b0SRichard Henderson 1341fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1342fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1343811cc0b0SRichard Henderson if (asi < 0) { 1344fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1345fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1346fcf5ef2aSThomas Huth } else if (supervisor(dc) 1347fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1348fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1349fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1350fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1351fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1352fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1353fcf5ef2aSThomas Huth switch (asi) { 1354fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1355fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1356fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1357fcf5ef2aSThomas Huth break; 1358fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1359fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1360fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1361fcf5ef2aSThomas Huth break; 13622786a3f8SRichard Henderson case ASI_USERTXT: /* User text access */ 13632786a3f8SRichard Henderson mem_idx = MMU_USER_IDX; 13642786a3f8SRichard Henderson type = GET_ASI_CODE; 13652786a3f8SRichard Henderson break; 13662786a3f8SRichard Henderson case ASI_KERNELTXT: /* Supervisor text access */ 13672786a3f8SRichard Henderson mem_idx = MMU_KERNEL_IDX; 13682786a3f8SRichard Henderson type = GET_ASI_CODE; 13692786a3f8SRichard Henderson break; 1370fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1371fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1372fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1373fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1374fcf5ef2aSThomas Huth break; 1375fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1376fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1377fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1378fcf5ef2aSThomas Huth break; 1379fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1380fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1381fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1382fcf5ef2aSThomas Huth break; 1383fcf5ef2aSThomas Huth } 13846e10f37cSKONRAD Frederic 13856e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 13866e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 13876e10f37cSKONRAD Frederic */ 13886e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1389fcf5ef2aSThomas Huth } else { 1390fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1391fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1392fcf5ef2aSThomas Huth } 1393fcf5ef2aSThomas Huth #else 1394811cc0b0SRichard Henderson if (asi < 0) { 1395fcf5ef2aSThomas Huth asi = dc->asi; 1396fcf5ef2aSThomas Huth } 1397fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1398fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1399fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1400fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1401fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1402fcf5ef2aSThomas Huth done properly in the helper. */ 1403fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1404fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1405fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1406fcf5ef2aSThomas Huth } else { 1407fcf5ef2aSThomas Huth switch (asi) { 1408fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1409fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1410fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1411fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1412fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1413fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1414fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1415fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1416fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1417fcf5ef2aSThomas Huth break; 1418fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1419fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1420fcf5ef2aSThomas Huth case ASI_TWINX_N: 1421fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1422fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1423fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 14249a10756dSArtyom Tarasenko if (hypervisor(dc)) { 142584f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 14269a10756dSArtyom Tarasenko } else { 1427fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 14289a10756dSArtyom Tarasenko } 1429fcf5ef2aSThomas Huth break; 1430fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1431fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1432fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1433fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1434fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1435fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1436fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1437fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1438fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1439fcf5ef2aSThomas Huth break; 1440fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1441fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1442fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1443fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1444fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1445fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1446fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1447fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1448fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1449fcf5ef2aSThomas Huth break; 1450fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1451fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1452fcf5ef2aSThomas Huth case ASI_TWINX_S: 1453fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1454fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1455fcf5ef2aSThomas Huth case ASI_BLK_S: 1456fcf5ef2aSThomas Huth case ASI_BLK_SL: 1457fcf5ef2aSThomas Huth case ASI_FL8_S: 1458fcf5ef2aSThomas Huth case ASI_FL8_SL: 1459fcf5ef2aSThomas Huth case ASI_FL16_S: 1460fcf5ef2aSThomas Huth case ASI_FL16_SL: 1461fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1462fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1463fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1464fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1465fcf5ef2aSThomas Huth } 1466fcf5ef2aSThomas Huth break; 1467fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1468fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1469fcf5ef2aSThomas Huth case ASI_TWINX_P: 1470fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1471fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1472fcf5ef2aSThomas Huth case ASI_BLK_P: 1473fcf5ef2aSThomas Huth case ASI_BLK_PL: 1474fcf5ef2aSThomas Huth case ASI_FL8_P: 1475fcf5ef2aSThomas Huth case ASI_FL8_PL: 1476fcf5ef2aSThomas Huth case ASI_FL16_P: 1477fcf5ef2aSThomas Huth case ASI_FL16_PL: 1478fcf5ef2aSThomas Huth break; 1479fcf5ef2aSThomas Huth } 1480fcf5ef2aSThomas Huth switch (asi) { 1481fcf5ef2aSThomas Huth case ASI_REAL: 1482fcf5ef2aSThomas Huth case ASI_REAL_IO: 1483fcf5ef2aSThomas Huth case ASI_REAL_L: 1484fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1485fcf5ef2aSThomas Huth case ASI_N: 1486fcf5ef2aSThomas Huth case ASI_NL: 1487fcf5ef2aSThomas Huth case ASI_AIUP: 1488fcf5ef2aSThomas Huth case ASI_AIUPL: 1489fcf5ef2aSThomas Huth case ASI_AIUS: 1490fcf5ef2aSThomas Huth case ASI_AIUSL: 1491fcf5ef2aSThomas Huth case ASI_S: 1492fcf5ef2aSThomas Huth case ASI_SL: 1493fcf5ef2aSThomas Huth case ASI_P: 1494fcf5ef2aSThomas Huth case ASI_PL: 1495fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1496fcf5ef2aSThomas Huth break; 1497fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1498fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1499fcf5ef2aSThomas Huth case ASI_TWINX_N: 1500fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1501fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1502fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1503fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1504fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1505fcf5ef2aSThomas Huth case ASI_TWINX_P: 1506fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1507fcf5ef2aSThomas Huth case ASI_TWINX_S: 1508fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1509fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1510fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1511fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1512fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1513fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1514fcf5ef2aSThomas Huth break; 1515fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1516fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1517fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1518fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1519fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1520fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1521fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1522fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1523fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1524fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1525fcf5ef2aSThomas Huth case ASI_BLK_S: 1526fcf5ef2aSThomas Huth case ASI_BLK_SL: 1527fcf5ef2aSThomas Huth case ASI_BLK_P: 1528fcf5ef2aSThomas Huth case ASI_BLK_PL: 1529fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1530fcf5ef2aSThomas Huth break; 1531fcf5ef2aSThomas Huth case ASI_FL8_S: 1532fcf5ef2aSThomas Huth case ASI_FL8_SL: 1533fcf5ef2aSThomas Huth case ASI_FL8_P: 1534fcf5ef2aSThomas Huth case ASI_FL8_PL: 1535fcf5ef2aSThomas Huth memop = MO_UB; 1536fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1537fcf5ef2aSThomas Huth break; 1538fcf5ef2aSThomas Huth case ASI_FL16_S: 1539fcf5ef2aSThomas Huth case ASI_FL16_SL: 1540fcf5ef2aSThomas Huth case ASI_FL16_P: 1541fcf5ef2aSThomas Huth case ASI_FL16_PL: 1542fcf5ef2aSThomas Huth memop = MO_TEUW; 1543fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1544fcf5ef2aSThomas Huth break; 1545fcf5ef2aSThomas Huth } 1546fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1547fcf5ef2aSThomas Huth if (asi & 8) { 1548fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1549fcf5ef2aSThomas Huth } 1550fcf5ef2aSThomas Huth } 1551fcf5ef2aSThomas Huth #endif 1552fcf5ef2aSThomas Huth 1553811cc0b0SRichard Henderson done: 1554fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1555fcf5ef2aSThomas Huth } 1556fcf5ef2aSThomas Huth 1557a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1558a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 1559a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1560a76779eeSRichard Henderson { 1561a76779eeSRichard Henderson g_assert_not_reached(); 1562a76779eeSRichard Henderson } 1563a76779eeSRichard Henderson 1564a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 1565a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1566a76779eeSRichard Henderson { 1567a76779eeSRichard Henderson g_assert_not_reached(); 1568a76779eeSRichard Henderson } 1569a76779eeSRichard Henderson #endif 1570a76779eeSRichard Henderson 157142071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1572fcf5ef2aSThomas Huth { 1573c03a0fd1SRichard Henderson switch (da->type) { 1574fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1575fcf5ef2aSThomas Huth break; 1576fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 1577fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1578fcf5ef2aSThomas Huth break; 1579fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1580c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 1581fcf5ef2aSThomas Huth break; 15822786a3f8SRichard Henderson 15832786a3f8SRichard Henderson case GET_ASI_CODE: 15842786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 15852786a3f8SRichard Henderson { 15862786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 15872786a3f8SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 15882786a3f8SRichard Henderson 15892786a3f8SRichard Henderson gen_helper_ld_code(t64, tcg_env, addr, tcg_constant_i32(oi)); 15902786a3f8SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 15912786a3f8SRichard Henderson } 15922786a3f8SRichard Henderson break; 15932786a3f8SRichard Henderson #else 15942786a3f8SRichard Henderson g_assert_not_reached(); 15952786a3f8SRichard Henderson #endif 15962786a3f8SRichard Henderson 1597fcf5ef2aSThomas Huth default: 1598fcf5ef2aSThomas Huth { 1599c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1600c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1601fcf5ef2aSThomas Huth 1602fcf5ef2aSThomas Huth save_state(dc); 1603fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1604ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 1605fcf5ef2aSThomas Huth #else 1606fcf5ef2aSThomas Huth { 1607fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1608ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 1609fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 1610fcf5ef2aSThomas Huth } 1611fcf5ef2aSThomas Huth #endif 1612fcf5ef2aSThomas Huth } 1613fcf5ef2aSThomas Huth break; 1614fcf5ef2aSThomas Huth } 1615fcf5ef2aSThomas Huth } 1616fcf5ef2aSThomas Huth 161742071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 1618c03a0fd1SRichard Henderson { 1619c03a0fd1SRichard Henderson switch (da->type) { 1620fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1621fcf5ef2aSThomas Huth break; 1622c03a0fd1SRichard Henderson 1623fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 1624c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 1625fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1626fcf5ef2aSThomas Huth break; 1627c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 16283390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 16293390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 1630fcf5ef2aSThomas Huth break; 1631c03a0fd1SRichard Henderson } 1632c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 1633c03a0fd1SRichard Henderson /* fall through */ 1634c03a0fd1SRichard Henderson 1635c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1636c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 1637c03a0fd1SRichard Henderson break; 1638c03a0fd1SRichard Henderson 1639fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 1640c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 164198271007SRichard Henderson /* 164298271007SRichard Henderson * Copy 32 bytes from the address in SRC to ADDR. 164398271007SRichard Henderson * 164498271007SRichard Henderson * From Ross RT625 hyperSPARC manual, section 4.6: 164598271007SRichard Henderson * "Block Copy and Block Fill will work only on cache line boundaries." 164698271007SRichard Henderson * 164798271007SRichard Henderson * It does not specify if an unaliged address is truncated or trapped. 164898271007SRichard Henderson * Previous qemu behaviour was to truncate to 4 byte alignment, which 164998271007SRichard Henderson * is obviously wrong. The only place I can see this used is in the 165098271007SRichard Henderson * Linux kernel which begins with page alignment, advancing by 32, 165198271007SRichard Henderson * so is always aligned. Assume truncation as the simpler option. 165298271007SRichard Henderson * 165398271007SRichard Henderson * Since the loads and stores are paired, allow the copy to happen 165498271007SRichard Henderson * in the host endianness. The copy need not be atomic. 165598271007SRichard Henderson */ 1656fcf5ef2aSThomas Huth { 165798271007SRichard Henderson MemOp mop = MO_128 | MO_ATOM_IFALIGN_PAIR; 1658fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 1659fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 166098271007SRichard Henderson TCGv_i128 tmp = tcg_temp_new_i128(); 1661fcf5ef2aSThomas Huth 166298271007SRichard Henderson tcg_gen_andi_tl(saddr, src, -32); 166398271007SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 166498271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 166598271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 166698271007SRichard Henderson tcg_gen_addi_tl(saddr, saddr, 16); 166798271007SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 166898271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 166998271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 1670fcf5ef2aSThomas Huth } 1671fcf5ef2aSThomas Huth break; 1672c03a0fd1SRichard Henderson 1673fcf5ef2aSThomas Huth default: 1674fcf5ef2aSThomas Huth { 1675c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1676c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1677fcf5ef2aSThomas Huth 1678fcf5ef2aSThomas Huth save_state(dc); 1679fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1680ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 1681fcf5ef2aSThomas Huth #else 1682fcf5ef2aSThomas Huth { 1683fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1684fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 1685ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1686fcf5ef2aSThomas Huth } 1687fcf5ef2aSThomas Huth #endif 1688fcf5ef2aSThomas Huth 1689fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 1690fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1691fcf5ef2aSThomas Huth } 1692fcf5ef2aSThomas Huth break; 1693fcf5ef2aSThomas Huth } 1694fcf5ef2aSThomas Huth } 1695fcf5ef2aSThomas Huth 1696dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 1697c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 1698c03a0fd1SRichard Henderson { 1699c03a0fd1SRichard Henderson switch (da->type) { 1700c03a0fd1SRichard Henderson case GET_ASI_EXCP: 1701c03a0fd1SRichard Henderson break; 1702c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1703dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 1704dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1705c03a0fd1SRichard Henderson break; 1706c03a0fd1SRichard Henderson default: 1707c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 1708c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 1709c03a0fd1SRichard Henderson break; 1710c03a0fd1SRichard Henderson } 1711c03a0fd1SRichard Henderson } 1712c03a0fd1SRichard Henderson 1713d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 1714c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 1715c03a0fd1SRichard Henderson { 1716c03a0fd1SRichard Henderson switch (da->type) { 1717fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1718c03a0fd1SRichard Henderson return; 1719fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1720c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 1721c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1722fcf5ef2aSThomas Huth break; 1723fcf5ef2aSThomas Huth default: 1724fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 1725fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 1726fcf5ef2aSThomas Huth break; 1727fcf5ef2aSThomas Huth } 1728fcf5ef2aSThomas Huth } 1729fcf5ef2aSThomas Huth 1730cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1731c03a0fd1SRichard Henderson { 1732c03a0fd1SRichard Henderson switch (da->type) { 1733fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1734fcf5ef2aSThomas Huth break; 1735fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1736cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 1737cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 1738fcf5ef2aSThomas Huth break; 1739fcf5ef2aSThomas Huth default: 17403db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 17413db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 1742af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 1743ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 17443db010c3SRichard Henderson } else { 1745c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 174600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 17473db010c3SRichard Henderson TCGv_i64 s64, t64; 17483db010c3SRichard Henderson 17493db010c3SRichard Henderson save_state(dc); 17503db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 1751ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 17523db010c3SRichard Henderson 175300ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 1754ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 17553db010c3SRichard Henderson 17563db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 17573db010c3SRichard Henderson 17583db010c3SRichard Henderson /* End the TB. */ 17593db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 17603db010c3SRichard Henderson } 1761fcf5ef2aSThomas Huth break; 1762fcf5ef2aSThomas Huth } 1763fcf5ef2aSThomas Huth } 1764fcf5ef2aSThomas Huth 1765287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 17663259b9e2SRichard Henderson TCGv addr, int rd) 1767fcf5ef2aSThomas Huth { 17683259b9e2SRichard Henderson MemOp memop = da->memop; 17693259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1770fcf5ef2aSThomas Huth TCGv_i32 d32; 17711210a036SRichard Henderson TCGv_i64 d64, l64; 1772287b1152SRichard Henderson TCGv addr_tmp; 1773fcf5ef2aSThomas Huth 17743259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 17753259b9e2SRichard Henderson if (size == MO_128) { 17763259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 17773259b9e2SRichard Henderson } 17783259b9e2SRichard Henderson 17793259b9e2SRichard Henderson switch (da->type) { 1780fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1781fcf5ef2aSThomas Huth break; 1782fcf5ef2aSThomas Huth 1783fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 17843259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1785fcf5ef2aSThomas Huth switch (size) { 17863259b9e2SRichard Henderson case MO_32: 1787388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 17883259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 1789fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1790fcf5ef2aSThomas Huth break; 17913259b9e2SRichard Henderson 17923259b9e2SRichard Henderson case MO_64: 17931210a036SRichard Henderson d64 = tcg_temp_new_i64(); 17941210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 17951210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1796fcf5ef2aSThomas Huth break; 17973259b9e2SRichard Henderson 17983259b9e2SRichard Henderson case MO_128: 1799fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 18001210a036SRichard Henderson l64 = tcg_temp_new_i64(); 18013259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 1802287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1803287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 18041210a036SRichard Henderson tcg_gen_qemu_ld_i64(l64, addr_tmp, da->mem_idx, memop); 18051210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 18061210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l64); 1807fcf5ef2aSThomas Huth break; 1808fcf5ef2aSThomas Huth default: 1809fcf5ef2aSThomas Huth g_assert_not_reached(); 1810fcf5ef2aSThomas Huth } 1811fcf5ef2aSThomas Huth break; 1812fcf5ef2aSThomas Huth 1813fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1814fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 18153259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1816fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1817287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 18181210a036SRichard Henderson d64 = tcg_temp_new_i64(); 1819287b1152SRichard Henderson for (int i = 0; ; ++i) { 18201210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, 18213259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 18221210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2 * i, d64); 1823fcf5ef2aSThomas Huth if (i == 7) { 1824fcf5ef2aSThomas Huth break; 1825fcf5ef2aSThomas Huth } 1826287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1827287b1152SRichard Henderson addr = addr_tmp; 1828fcf5ef2aSThomas Huth } 1829fcf5ef2aSThomas Huth } else { 1830fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1831fcf5ef2aSThomas Huth } 1832fcf5ef2aSThomas Huth break; 1833fcf5ef2aSThomas Huth 1834fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1835fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 18363259b9e2SRichard Henderson if (orig_size == MO_64) { 18371210a036SRichard Henderson d64 = tcg_temp_new_i64(); 18381210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop | MO_ALIGN); 18391210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1840fcf5ef2aSThomas Huth } else { 1841fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1842fcf5ef2aSThomas Huth } 1843fcf5ef2aSThomas Huth break; 1844fcf5ef2aSThomas Huth 1845fcf5ef2aSThomas Huth default: 1846fcf5ef2aSThomas Huth { 18473259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 18483259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 1849fcf5ef2aSThomas Huth 1850fcf5ef2aSThomas Huth save_state(dc); 1851fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1852fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1853fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 1854fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 1855fcf5ef2aSThomas Huth switch (size) { 18563259b9e2SRichard Henderson case MO_32: 1857fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1858ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1859388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 1860fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 1861fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1862fcf5ef2aSThomas Huth break; 18633259b9e2SRichard Henderson case MO_64: 18641210a036SRichard Henderson d64 = tcg_temp_new_i64(); 18651210a036SRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 18661210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1867fcf5ef2aSThomas Huth break; 18683259b9e2SRichard Henderson case MO_128: 1869fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 18701210a036SRichard Henderson l64 = tcg_temp_new_i64(); 1871ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1872287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1873287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 18741210a036SRichard Henderson gen_helper_ld_asi(l64, tcg_env, addr_tmp, r_asi, r_mop); 18751210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 18761210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l64); 1877fcf5ef2aSThomas Huth break; 1878fcf5ef2aSThomas Huth default: 1879fcf5ef2aSThomas Huth g_assert_not_reached(); 1880fcf5ef2aSThomas Huth } 1881fcf5ef2aSThomas Huth } 1882fcf5ef2aSThomas Huth break; 1883fcf5ef2aSThomas Huth } 1884fcf5ef2aSThomas Huth } 1885fcf5ef2aSThomas Huth 1886287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 18873259b9e2SRichard Henderson TCGv addr, int rd) 18883259b9e2SRichard Henderson { 18893259b9e2SRichard Henderson MemOp memop = da->memop; 18903259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1891fcf5ef2aSThomas Huth TCGv_i32 d32; 18921210a036SRichard Henderson TCGv_i64 d64; 1893287b1152SRichard Henderson TCGv addr_tmp; 1894fcf5ef2aSThomas Huth 18953259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 18963259b9e2SRichard Henderson if (size == MO_128) { 18973259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 18983259b9e2SRichard Henderson } 18993259b9e2SRichard Henderson 19003259b9e2SRichard Henderson switch (da->type) { 1901fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1902fcf5ef2aSThomas Huth break; 1903fcf5ef2aSThomas Huth 1904fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 19053259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1906fcf5ef2aSThomas Huth switch (size) { 19073259b9e2SRichard Henderson case MO_32: 1908fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 19093259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 1910fcf5ef2aSThomas Huth break; 19113259b9e2SRichard Henderson case MO_64: 19121210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 19131210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN_4); 1914fcf5ef2aSThomas Huth break; 19153259b9e2SRichard Henderson case MO_128: 1916fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 1917fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 1918fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 1919fcf5ef2aSThomas Huth having to probe the second page before performing the first 1920fcf5ef2aSThomas Huth write. */ 19211210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 19221210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN_16); 1923287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1924287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 19251210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd + 2); 19261210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr_tmp, da->mem_idx, memop); 1927fcf5ef2aSThomas Huth break; 1928fcf5ef2aSThomas Huth default: 1929fcf5ef2aSThomas Huth g_assert_not_reached(); 1930fcf5ef2aSThomas Huth } 1931fcf5ef2aSThomas Huth break; 1932fcf5ef2aSThomas Huth 1933fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1934fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 19353259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1936fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1937287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1938287b1152SRichard Henderson for (int i = 0; ; ++i) { 19391210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd + 2 * i); 19401210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, 19413259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 1942fcf5ef2aSThomas Huth if (i == 7) { 1943fcf5ef2aSThomas Huth break; 1944fcf5ef2aSThomas Huth } 1945287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1946287b1152SRichard Henderson addr = addr_tmp; 1947fcf5ef2aSThomas Huth } 1948fcf5ef2aSThomas Huth } else { 1949fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1950fcf5ef2aSThomas Huth } 1951fcf5ef2aSThomas Huth break; 1952fcf5ef2aSThomas Huth 1953fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1954fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 19553259b9e2SRichard Henderson if (orig_size == MO_64) { 19561210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 19571210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN); 1958fcf5ef2aSThomas Huth } else { 1959fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1960fcf5ef2aSThomas Huth } 1961fcf5ef2aSThomas Huth break; 1962fcf5ef2aSThomas Huth 1963fcf5ef2aSThomas Huth default: 1964fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1965fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1966fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 1967fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1968fcf5ef2aSThomas Huth break; 1969fcf5ef2aSThomas Huth } 1970fcf5ef2aSThomas Huth } 1971fcf5ef2aSThomas Huth 197242071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 1973fcf5ef2aSThomas Huth { 1974a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 1975a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 1976fcf5ef2aSThomas Huth 1977c03a0fd1SRichard Henderson switch (da->type) { 1978fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1979fcf5ef2aSThomas Huth return; 1980fcf5ef2aSThomas Huth 1981fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 1982ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 1983ebbbec92SRichard Henderson { 1984ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 1985ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 1986ebbbec92SRichard Henderson 1987ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 1988ebbbec92SRichard Henderson /* 1989ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 1990ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 1991ebbbec92SRichard Henderson * the order of the writebacks. 1992ebbbec92SRichard Henderson */ 1993ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 1994ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 1995ebbbec92SRichard Henderson } else { 1996ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 1997ebbbec92SRichard Henderson } 1998ebbbec92SRichard Henderson } 1999fcf5ef2aSThomas Huth break; 2000ebbbec92SRichard Henderson #else 2001ebbbec92SRichard Henderson g_assert_not_reached(); 2002ebbbec92SRichard Henderson #endif 2003fcf5ef2aSThomas Huth 2004fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2005fcf5ef2aSThomas Huth { 2006fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2007fcf5ef2aSThomas Huth 2008c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2009fcf5ef2aSThomas Huth 2010fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2011fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2012fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2013c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2014a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2015fcf5ef2aSThomas Huth } else { 2016a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2017fcf5ef2aSThomas Huth } 2018fcf5ef2aSThomas Huth } 2019fcf5ef2aSThomas Huth break; 2020fcf5ef2aSThomas Huth 20212786a3f8SRichard Henderson case GET_ASI_CODE: 20222786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 20232786a3f8SRichard Henderson { 20242786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 20252786a3f8SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 20262786a3f8SRichard Henderson 20272786a3f8SRichard Henderson gen_helper_ld_code(tmp, tcg_env, addr, tcg_constant_i32(oi)); 20282786a3f8SRichard Henderson 20292786a3f8SRichard Henderson /* See above. */ 20302786a3f8SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 20312786a3f8SRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 20322786a3f8SRichard Henderson } else { 20332786a3f8SRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 20342786a3f8SRichard Henderson } 20352786a3f8SRichard Henderson } 20362786a3f8SRichard Henderson break; 20372786a3f8SRichard Henderson #else 20382786a3f8SRichard Henderson g_assert_not_reached(); 20392786a3f8SRichard Henderson #endif 20402786a3f8SRichard Henderson 2041fcf5ef2aSThomas Huth default: 2042fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2043fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2044fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2045fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2046fcf5ef2aSThomas Huth { 2047c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2048c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2049fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2050fcf5ef2aSThomas Huth 2051fcf5ef2aSThomas Huth save_state(dc); 2052ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2053fcf5ef2aSThomas Huth 2054fcf5ef2aSThomas Huth /* See above. */ 2055c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2056a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2057fcf5ef2aSThomas Huth } else { 2058a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2059fcf5ef2aSThomas Huth } 2060fcf5ef2aSThomas Huth } 2061fcf5ef2aSThomas Huth break; 2062fcf5ef2aSThomas Huth } 2063fcf5ef2aSThomas Huth 2064fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2065fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2066fcf5ef2aSThomas Huth } 2067fcf5ef2aSThomas Huth 206842071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2069c03a0fd1SRichard Henderson { 2070c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2071fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2072fcf5ef2aSThomas Huth 2073c03a0fd1SRichard Henderson switch (da->type) { 2074fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2075fcf5ef2aSThomas Huth break; 2076fcf5ef2aSThomas Huth 2077fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2078ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2079ebbbec92SRichard Henderson { 2080ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2081ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2082ebbbec92SRichard Henderson 2083ebbbec92SRichard Henderson /* 2084ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2085ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2086ebbbec92SRichard Henderson * the order of the construction. 2087ebbbec92SRichard Henderson */ 2088ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2089ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2090ebbbec92SRichard Henderson } else { 2091ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2092ebbbec92SRichard Henderson } 2093ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2094ebbbec92SRichard Henderson } 2095fcf5ef2aSThomas Huth break; 2096ebbbec92SRichard Henderson #else 2097ebbbec92SRichard Henderson g_assert_not_reached(); 2098ebbbec92SRichard Henderson #endif 2099fcf5ef2aSThomas Huth 2100fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2101fcf5ef2aSThomas Huth { 2102fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2103fcf5ef2aSThomas Huth 2104fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2105fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2106fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2107c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2108a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2109fcf5ef2aSThomas Huth } else { 2110a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2111fcf5ef2aSThomas Huth } 2112c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2113fcf5ef2aSThomas Huth } 2114fcf5ef2aSThomas Huth break; 2115fcf5ef2aSThomas Huth 2116a76779eeSRichard Henderson case GET_ASI_BFILL: 2117a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 211854c3e953SRichard Henderson /* 211954c3e953SRichard Henderson * Store 32 bytes of [rd:rd+1] to ADDR. 212054c3e953SRichard Henderson * See comments for GET_ASI_COPY above. 212154c3e953SRichard Henderson */ 2122a76779eeSRichard Henderson { 212354c3e953SRichard Henderson MemOp mop = MO_TE | MO_128 | MO_ATOM_IFALIGN_PAIR; 212454c3e953SRichard Henderson TCGv_i64 t8 = tcg_temp_new_i64(); 212554c3e953SRichard Henderson TCGv_i128 t16 = tcg_temp_new_i128(); 212654c3e953SRichard Henderson TCGv daddr = tcg_temp_new(); 2127a76779eeSRichard Henderson 212854c3e953SRichard Henderson tcg_gen_concat_tl_i64(t8, lo, hi); 212954c3e953SRichard Henderson tcg_gen_concat_i64_i128(t16, t8, t8); 213054c3e953SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 213154c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 213254c3e953SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 213354c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 2134a76779eeSRichard Henderson } 2135a76779eeSRichard Henderson break; 2136a76779eeSRichard Henderson 2137fcf5ef2aSThomas Huth default: 2138fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2139fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2140fcf5ef2aSThomas Huth { 2141c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2142c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2143fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2144fcf5ef2aSThomas Huth 2145fcf5ef2aSThomas Huth /* See above. */ 2146c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2147a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2148fcf5ef2aSThomas Huth } else { 2149a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2150fcf5ef2aSThomas Huth } 2151fcf5ef2aSThomas Huth 2152fcf5ef2aSThomas Huth save_state(dc); 2153ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2154fcf5ef2aSThomas Huth } 2155fcf5ef2aSThomas Huth break; 2156fcf5ef2aSThomas Huth } 2157fcf5ef2aSThomas Huth } 2158fcf5ef2aSThomas Huth 2159fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2160fcf5ef2aSThomas Huth { 2161f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2162fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2163dd7dbfccSRichard Henderson TCGv_i64 c64 = tcg_temp_new_i64(); 2164fcf5ef2aSThomas Huth 2165fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2166fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2167fcf5ef2aSThomas Huth the later. */ 2168fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2169c8507ebfSRichard Henderson tcg_gen_setcondi_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2170fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2171fcf5ef2aSThomas Huth 2172fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2173fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2174388a6465SRichard Henderson dst = tcg_temp_new_i32(); 217500ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2176fcf5ef2aSThomas Huth 2177fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2178fcf5ef2aSThomas Huth 2179fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2180f7ec8155SRichard Henderson #else 2181f7ec8155SRichard Henderson qemu_build_not_reached(); 2182f7ec8155SRichard Henderson #endif 2183fcf5ef2aSThomas Huth } 2184fcf5ef2aSThomas Huth 2185fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2186fcf5ef2aSThomas Huth { 2187f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 218852f46d46SRichard Henderson TCGv_i64 dst = tcg_temp_new_i64(); 2189c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, tcg_constant_tl(cmp->c2), 2190fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2191fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2192fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2193f7ec8155SRichard Henderson #else 2194f7ec8155SRichard Henderson qemu_build_not_reached(); 2195f7ec8155SRichard Henderson #endif 2196fcf5ef2aSThomas Huth } 2197fcf5ef2aSThomas Huth 2198fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2199fcf5ef2aSThomas Huth { 2200f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2201c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 22021210a036SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 22031210a036SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 2204fcf5ef2aSThomas Huth 22051210a036SRichard Henderson tcg_gen_movcond_i64(cmp->cond, h, cmp->c1, c2, 22061210a036SRichard Henderson gen_load_fpr_D(dc, rs), 22071210a036SRichard Henderson gen_load_fpr_D(dc, rd)); 22081210a036SRichard Henderson tcg_gen_movcond_i64(cmp->cond, l, cmp->c1, c2, 22091210a036SRichard Henderson gen_load_fpr_D(dc, rs + 2), 22101210a036SRichard Henderson gen_load_fpr_D(dc, rd + 2)); 22111210a036SRichard Henderson gen_store_fpr_D(dc, rd, h); 22121210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l); 2213f7ec8155SRichard Henderson #else 2214f7ec8155SRichard Henderson qemu_build_not_reached(); 2215f7ec8155SRichard Henderson #endif 2216fcf5ef2aSThomas Huth } 2217fcf5ef2aSThomas Huth 2218f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 22195d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2220fcf5ef2aSThomas Huth { 2221fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2222fcf5ef2aSThomas Huth 2223fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2224ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2225fcf5ef2aSThomas Huth 2226fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2227fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2228fcf5ef2aSThomas Huth 2229fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2230fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2231ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2232fcf5ef2aSThomas Huth 2233fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2234fcf5ef2aSThomas Huth { 2235fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2236fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2237fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2238fcf5ef2aSThomas Huth } 2239fcf5ef2aSThomas Huth } 2240fcf5ef2aSThomas Huth #endif 2241fcf5ef2aSThomas Huth 224206c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 224306c060d9SRichard Henderson { 22440bba7572SRichard Henderson int r = x & 0x1e; 22450bba7572SRichard Henderson #ifdef TARGET_SPARC64 22460bba7572SRichard Henderson r |= (x & 1) << 5; 22470bba7572SRichard Henderson #endif 22480bba7572SRichard Henderson return r; 224906c060d9SRichard Henderson } 225006c060d9SRichard Henderson 225106c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 225206c060d9SRichard Henderson { 22530bba7572SRichard Henderson int r = x & 0x1c; 22540bba7572SRichard Henderson #ifdef TARGET_SPARC64 22550bba7572SRichard Henderson r |= (x & 1) << 5; 22560bba7572SRichard Henderson #endif 22570bba7572SRichard Henderson return r; 225806c060d9SRichard Henderson } 225906c060d9SRichard Henderson 2260878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2261878cc677SRichard Henderson #include "decode-insns.c.inc" 2262878cc677SRichard Henderson 2263878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2264878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2265878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2266878cc677SRichard Henderson 2267878cc677SRichard Henderson #define avail_ALL(C) true 2268878cc677SRichard Henderson #ifdef TARGET_SPARC64 2269878cc677SRichard Henderson # define avail_32(C) false 2270af25071cSRichard Henderson # define avail_ASR17(C) false 2271d0a11d25SRichard Henderson # define avail_CASA(C) true 2272c2636853SRichard Henderson # define avail_DIV(C) true 2273b5372650SRichard Henderson # define avail_MUL(C) true 22740faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2275878cc677SRichard Henderson # define avail_64(C) true 22764fd71d19SRichard Henderson # define avail_FMAF(C) ((C)->def->features & CPU_FEATURE_FMAF) 22775d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2278af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2279b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2280b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 22813335a048SRichard Henderson # define avail_VIS3(C) ((C)->def->features & CPU_FEATURE_VIS3) 22823335a048SRichard Henderson # define avail_VIS3B(C) avail_VIS3(C) 2283878cc677SRichard Henderson #else 2284878cc677SRichard Henderson # define avail_32(C) true 2285af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2286d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2287c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2288b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 22890faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2290878cc677SRichard Henderson # define avail_64(C) false 22914fd71d19SRichard Henderson # define avail_FMAF(C) false 22925d617bfbSRichard Henderson # define avail_GL(C) false 2293af25071cSRichard Henderson # define avail_HYPV(C) false 2294b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2295b88ce6f2SRichard Henderson # define avail_VIS2(C) false 22963335a048SRichard Henderson # define avail_VIS3(C) false 22973335a048SRichard Henderson # define avail_VIS3B(C) false 2298878cc677SRichard Henderson #endif 2299878cc677SRichard Henderson 2300878cc677SRichard Henderson /* Default case for non jump instructions. */ 2301878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2302878cc677SRichard Henderson { 23034a8d145dSRichard Henderson TCGLabel *l1; 23044a8d145dSRichard Henderson 230589527e3aSRichard Henderson finishing_insn(dc); 230689527e3aSRichard Henderson 2307878cc677SRichard Henderson if (dc->npc & 3) { 2308878cc677SRichard Henderson switch (dc->npc) { 2309878cc677SRichard Henderson case DYNAMIC_PC: 2310878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2311878cc677SRichard Henderson dc->pc = dc->npc; 2312444d8b30SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2313444d8b30SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 2314878cc677SRichard Henderson break; 23154a8d145dSRichard Henderson 2316878cc677SRichard Henderson case JUMP_PC: 2317878cc677SRichard Henderson /* we can do a static jump */ 23184a8d145dSRichard Henderson l1 = gen_new_label(); 2319533f042fSRichard Henderson tcg_gen_brcondi_tl(dc->jump.cond, dc->jump.c1, dc->jump.c2, l1); 23204a8d145dSRichard Henderson 23214a8d145dSRichard Henderson /* jump not taken */ 23224a8d145dSRichard Henderson gen_goto_tb(dc, 1, dc->jump_pc[1], dc->jump_pc[1] + 4); 23234a8d145dSRichard Henderson 23244a8d145dSRichard Henderson /* jump taken */ 23254a8d145dSRichard Henderson gen_set_label(l1); 23264a8d145dSRichard Henderson gen_goto_tb(dc, 0, dc->jump_pc[0], dc->jump_pc[0] + 4); 23274a8d145dSRichard Henderson 2328878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2329878cc677SRichard Henderson break; 23304a8d145dSRichard Henderson 2331878cc677SRichard Henderson default: 2332878cc677SRichard Henderson g_assert_not_reached(); 2333878cc677SRichard Henderson } 2334878cc677SRichard Henderson } else { 2335878cc677SRichard Henderson dc->pc = dc->npc; 2336878cc677SRichard Henderson dc->npc = dc->npc + 4; 2337878cc677SRichard Henderson } 2338878cc677SRichard Henderson return true; 2339878cc677SRichard Henderson } 2340878cc677SRichard Henderson 23416d2a0768SRichard Henderson /* 23426d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 23436d2a0768SRichard Henderson */ 23446d2a0768SRichard Henderson 23459d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 23463951b7a8SRichard Henderson bool annul, int disp) 2347276567aaSRichard Henderson { 23483951b7a8SRichard Henderson target_ulong dest = address_mask_i(dc, dc->pc + disp * 4); 2349c76c8045SRichard Henderson target_ulong npc; 2350c76c8045SRichard Henderson 235189527e3aSRichard Henderson finishing_insn(dc); 235289527e3aSRichard Henderson 23532d9bb237SRichard Henderson if (cmp->cond == TCG_COND_ALWAYS) { 23542d9bb237SRichard Henderson if (annul) { 23552d9bb237SRichard Henderson dc->pc = dest; 23562d9bb237SRichard Henderson dc->npc = dest + 4; 23572d9bb237SRichard Henderson } else { 23582d9bb237SRichard Henderson gen_mov_pc_npc(dc); 23592d9bb237SRichard Henderson dc->npc = dest; 23602d9bb237SRichard Henderson } 23612d9bb237SRichard Henderson return true; 23622d9bb237SRichard Henderson } 23632d9bb237SRichard Henderson 23642d9bb237SRichard Henderson if (cmp->cond == TCG_COND_NEVER) { 23652d9bb237SRichard Henderson npc = dc->npc; 23662d9bb237SRichard Henderson if (npc & 3) { 23672d9bb237SRichard Henderson gen_mov_pc_npc(dc); 23682d9bb237SRichard Henderson if (annul) { 23692d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_pc, cpu_pc, 4); 23702d9bb237SRichard Henderson } 23712d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_pc, 4); 23722d9bb237SRichard Henderson } else { 23732d9bb237SRichard Henderson dc->pc = npc + (annul ? 4 : 0); 23742d9bb237SRichard Henderson dc->npc = dc->pc + 4; 23752d9bb237SRichard Henderson } 23762d9bb237SRichard Henderson return true; 23772d9bb237SRichard Henderson } 23782d9bb237SRichard Henderson 2379c76c8045SRichard Henderson flush_cond(dc); 2380c76c8045SRichard Henderson npc = dc->npc; 23816b3e4cc6SRichard Henderson 2382276567aaSRichard Henderson if (annul) { 23836b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 23846b3e4cc6SRichard Henderson 2385c8507ebfSRichard Henderson tcg_gen_brcondi_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 23866b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 23876b3e4cc6SRichard Henderson gen_set_label(l1); 23886b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 23896b3e4cc6SRichard Henderson 23906b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2391276567aaSRichard Henderson } else { 23926b3e4cc6SRichard Henderson if (npc & 3) { 23936b3e4cc6SRichard Henderson switch (npc) { 23946b3e4cc6SRichard Henderson case DYNAMIC_PC: 23956b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 23966b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 23976b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 23989d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 2399c8507ebfSRichard Henderson cmp->c1, tcg_constant_tl(cmp->c2), 24006b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 24016b3e4cc6SRichard Henderson dc->pc = npc; 24026b3e4cc6SRichard Henderson break; 24036b3e4cc6SRichard Henderson default: 24046b3e4cc6SRichard Henderson g_assert_not_reached(); 24056b3e4cc6SRichard Henderson } 24066b3e4cc6SRichard Henderson } else { 24076b3e4cc6SRichard Henderson dc->pc = npc; 2408533f042fSRichard Henderson dc->npc = JUMP_PC; 2409533f042fSRichard Henderson dc->jump = *cmp; 24106b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 24116b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 2412dd7dbfccSRichard Henderson 2413dd7dbfccSRichard Henderson /* The condition for cpu_cond is always NE -- normalize. */ 2414dd7dbfccSRichard Henderson if (cmp->cond == TCG_COND_NE) { 2415c8507ebfSRichard Henderson tcg_gen_xori_tl(cpu_cond, cmp->c1, cmp->c2); 24169d4e2bc7SRichard Henderson } else { 2417c8507ebfSRichard Henderson tcg_gen_setcondi_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 24189d4e2bc7SRichard Henderson } 241989527e3aSRichard Henderson dc->cpu_cond_live = true; 24206b3e4cc6SRichard Henderson } 2421276567aaSRichard Henderson } 2422276567aaSRichard Henderson return true; 2423276567aaSRichard Henderson } 2424276567aaSRichard Henderson 2425af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2426af25071cSRichard Henderson { 2427af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2428af25071cSRichard Henderson return true; 2429af25071cSRichard Henderson } 2430af25071cSRichard Henderson 243106c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 243206c060d9SRichard Henderson { 243306c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 243406c060d9SRichard Henderson return true; 243506c060d9SRichard Henderson } 243606c060d9SRichard Henderson 243706c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 243806c060d9SRichard Henderson { 243906c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 244006c060d9SRichard Henderson return false; 244106c060d9SRichard Henderson } 244206c060d9SRichard Henderson return raise_unimpfpop(dc); 244306c060d9SRichard Henderson } 244406c060d9SRichard Henderson 2445276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2446276567aaSRichard Henderson { 24471ea9c62aSRichard Henderson DisasCompare cmp; 2448276567aaSRichard Henderson 24491ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 24503951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2451276567aaSRichard Henderson } 2452276567aaSRichard Henderson 2453276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2454276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2455276567aaSRichard Henderson 245645196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 245745196ea4SRichard Henderson { 2458d5471936SRichard Henderson DisasCompare cmp; 245945196ea4SRichard Henderson 246045196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 246145196ea4SRichard Henderson return true; 246245196ea4SRichard Henderson } 2463d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 24643951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 246545196ea4SRichard Henderson } 246645196ea4SRichard Henderson 246745196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 246845196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 246945196ea4SRichard Henderson 2470ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2471ab9ffe98SRichard Henderson { 2472ab9ffe98SRichard Henderson DisasCompare cmp; 2473ab9ffe98SRichard Henderson 2474ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2475ab9ffe98SRichard Henderson return false; 2476ab9ffe98SRichard Henderson } 24772c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 2478ab9ffe98SRichard Henderson return false; 2479ab9ffe98SRichard Henderson } 24803951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2481ab9ffe98SRichard Henderson } 2482ab9ffe98SRichard Henderson 248323ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 248423ada1b1SRichard Henderson { 248523ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 248623ada1b1SRichard Henderson 248723ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 248823ada1b1SRichard Henderson gen_mov_pc_npc(dc); 248923ada1b1SRichard Henderson dc->npc = target; 249023ada1b1SRichard Henderson return true; 249123ada1b1SRichard Henderson } 249223ada1b1SRichard Henderson 249345196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 249445196ea4SRichard Henderson { 249545196ea4SRichard Henderson /* 249645196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 249745196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 249845196ea4SRichard Henderson */ 249945196ea4SRichard Henderson #ifdef TARGET_SPARC64 250045196ea4SRichard Henderson return false; 250145196ea4SRichard Henderson #else 250245196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 250345196ea4SRichard Henderson return true; 250445196ea4SRichard Henderson #endif 250545196ea4SRichard Henderson } 250645196ea4SRichard Henderson 25076d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 25086d2a0768SRichard Henderson { 25096d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 25106d2a0768SRichard Henderson if (a->rd) { 25116d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 25126d2a0768SRichard Henderson } 25136d2a0768SRichard Henderson return advance_pc(dc); 25146d2a0768SRichard Henderson } 25156d2a0768SRichard Henderson 25160faef01bSRichard Henderson /* 25170faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 25180faef01bSRichard Henderson */ 25190faef01bSRichard Henderson 252030376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 252130376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 252230376636SRichard Henderson { 252330376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 252430376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 252530376636SRichard Henderson DisasCompare cmp; 252630376636SRichard Henderson TCGLabel *lab; 252730376636SRichard Henderson TCGv_i32 trap; 252830376636SRichard Henderson 252930376636SRichard Henderson /* Trap never. */ 253030376636SRichard Henderson if (cond == 0) { 253130376636SRichard Henderson return advance_pc(dc); 253230376636SRichard Henderson } 253330376636SRichard Henderson 253430376636SRichard Henderson /* 253530376636SRichard Henderson * Immediate traps are the most common case. Since this value is 253630376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 253730376636SRichard Henderson */ 253830376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 253930376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 254030376636SRichard Henderson } else { 254130376636SRichard Henderson trap = tcg_temp_new_i32(); 254230376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 254330376636SRichard Henderson if (imm) { 254430376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 254530376636SRichard Henderson } else { 254630376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 254730376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 254830376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 254930376636SRichard Henderson } 255030376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 255130376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 255230376636SRichard Henderson } 255330376636SRichard Henderson 255489527e3aSRichard Henderson finishing_insn(dc); 255589527e3aSRichard Henderson 255630376636SRichard Henderson /* Trap always. */ 255730376636SRichard Henderson if (cond == 8) { 255830376636SRichard Henderson save_state(dc); 255930376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 256030376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 256130376636SRichard Henderson return true; 256230376636SRichard Henderson } 256330376636SRichard Henderson 256430376636SRichard Henderson /* Conditional trap. */ 256530376636SRichard Henderson flush_cond(dc); 256630376636SRichard Henderson lab = delay_exceptionv(dc, trap); 256730376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 2568c8507ebfSRichard Henderson tcg_gen_brcondi_tl(cmp.cond, cmp.c1, cmp.c2, lab); 256930376636SRichard Henderson 257030376636SRichard Henderson return advance_pc(dc); 257130376636SRichard Henderson } 257230376636SRichard Henderson 257330376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 257430376636SRichard Henderson { 257530376636SRichard Henderson if (avail_32(dc) && a->cc) { 257630376636SRichard Henderson return false; 257730376636SRichard Henderson } 257830376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 257930376636SRichard Henderson } 258030376636SRichard Henderson 258130376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 258230376636SRichard Henderson { 258330376636SRichard Henderson if (avail_64(dc)) { 258430376636SRichard Henderson return false; 258530376636SRichard Henderson } 258630376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 258730376636SRichard Henderson } 258830376636SRichard Henderson 258930376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 259030376636SRichard Henderson { 259130376636SRichard Henderson if (avail_32(dc)) { 259230376636SRichard Henderson return false; 259330376636SRichard Henderson } 259430376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 259530376636SRichard Henderson } 259630376636SRichard Henderson 2597af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2598af25071cSRichard Henderson { 2599af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2600af25071cSRichard Henderson return advance_pc(dc); 2601af25071cSRichard Henderson } 2602af25071cSRichard Henderson 2603af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2604af25071cSRichard Henderson { 2605af25071cSRichard Henderson if (avail_32(dc)) { 2606af25071cSRichard Henderson return false; 2607af25071cSRichard Henderson } 2608af25071cSRichard Henderson if (a->mmask) { 2609af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2610af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2611af25071cSRichard Henderson } 2612af25071cSRichard Henderson if (a->cmask) { 2613af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2614af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2615af25071cSRichard Henderson } 2616af25071cSRichard Henderson return advance_pc(dc); 2617af25071cSRichard Henderson } 2618af25071cSRichard Henderson 2619af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2620af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2621af25071cSRichard Henderson { 2622af25071cSRichard Henderson if (!priv) { 2623af25071cSRichard Henderson return raise_priv(dc); 2624af25071cSRichard Henderson } 2625af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2626af25071cSRichard Henderson return advance_pc(dc); 2627af25071cSRichard Henderson } 2628af25071cSRichard Henderson 2629af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2630af25071cSRichard Henderson { 2631af25071cSRichard Henderson return cpu_y; 2632af25071cSRichard Henderson } 2633af25071cSRichard Henderson 2634af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 2635af25071cSRichard Henderson { 2636af25071cSRichard Henderson /* 2637af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 2638af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 2639af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 2640af25071cSRichard Henderson */ 2641af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 2642af25071cSRichard Henderson return false; 2643af25071cSRichard Henderson } 2644af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 2645af25071cSRichard Henderson } 2646af25071cSRichard Henderson 2647af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 2648af25071cSRichard Henderson { 2649c92948f2SClément Chigot gen_helper_rdasr17(dst, tcg_env); 2650c92948f2SClément Chigot return dst; 2651af25071cSRichard Henderson } 2652af25071cSRichard Henderson 2653af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 2654af25071cSRichard Henderson 2655af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 2656af25071cSRichard Henderson { 2657af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 2658af25071cSRichard Henderson return dst; 2659af25071cSRichard Henderson } 2660af25071cSRichard Henderson 2661af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 2662af25071cSRichard Henderson 2663af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 2664af25071cSRichard Henderson { 2665af25071cSRichard Henderson #ifdef TARGET_SPARC64 2666af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 2667af25071cSRichard Henderson #else 2668af25071cSRichard Henderson qemu_build_not_reached(); 2669af25071cSRichard Henderson #endif 2670af25071cSRichard Henderson } 2671af25071cSRichard Henderson 2672af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 2673af25071cSRichard Henderson 2674af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 2675af25071cSRichard Henderson { 2676af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2677af25071cSRichard Henderson 2678af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 2679af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2680af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2681af25071cSRichard Henderson } 2682af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2683af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2684af25071cSRichard Henderson return dst; 2685af25071cSRichard Henderson } 2686af25071cSRichard Henderson 2687af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2688af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 2689af25071cSRichard Henderson 2690af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 2691af25071cSRichard Henderson { 2692af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 2693af25071cSRichard Henderson } 2694af25071cSRichard Henderson 2695af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 2696af25071cSRichard Henderson 2697af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 2698af25071cSRichard Henderson { 2699af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 2700af25071cSRichard Henderson return dst; 2701af25071cSRichard Henderson } 2702af25071cSRichard Henderson 2703af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 2704af25071cSRichard Henderson 2705af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 2706af25071cSRichard Henderson { 2707af25071cSRichard Henderson gen_trap_ifnofpu(dc); 2708af25071cSRichard Henderson return cpu_gsr; 2709af25071cSRichard Henderson } 2710af25071cSRichard Henderson 2711af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 2712af25071cSRichard Henderson 2713af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 2714af25071cSRichard Henderson { 2715af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 2716af25071cSRichard Henderson return dst; 2717af25071cSRichard Henderson } 2718af25071cSRichard Henderson 2719af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 2720af25071cSRichard Henderson 2721af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 2722af25071cSRichard Henderson { 2723577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 2724577efa45SRichard Henderson return dst; 2725af25071cSRichard Henderson } 2726af25071cSRichard Henderson 2727af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2728af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 2729af25071cSRichard Henderson 2730af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 2731af25071cSRichard Henderson { 2732af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2733af25071cSRichard Henderson 2734af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 2735af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2736af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2737af25071cSRichard Henderson } 2738af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2739af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2740af25071cSRichard Henderson return dst; 2741af25071cSRichard Henderson } 2742af25071cSRichard Henderson 2743af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2744af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 2745af25071cSRichard Henderson 2746af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 2747af25071cSRichard Henderson { 2748577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 2749577efa45SRichard Henderson return dst; 2750af25071cSRichard Henderson } 2751af25071cSRichard Henderson 2752af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 2753af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 2754af25071cSRichard Henderson 2755af25071cSRichard Henderson /* 2756af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 2757af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 2758af25071cSRichard Henderson * this ASR as impl. dep 2759af25071cSRichard Henderson */ 2760af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 2761af25071cSRichard Henderson { 2762af25071cSRichard Henderson return tcg_constant_tl(1); 2763af25071cSRichard Henderson } 2764af25071cSRichard Henderson 2765af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 2766af25071cSRichard Henderson 2767668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 2768668bb9b7SRichard Henderson { 2769668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 2770668bb9b7SRichard Henderson return dst; 2771668bb9b7SRichard Henderson } 2772668bb9b7SRichard Henderson 2773668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 2774668bb9b7SRichard Henderson 2775668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 2776668bb9b7SRichard Henderson { 2777668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 2778668bb9b7SRichard Henderson return dst; 2779668bb9b7SRichard Henderson } 2780668bb9b7SRichard Henderson 2781668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 2782668bb9b7SRichard Henderson 2783668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 2784668bb9b7SRichard Henderson { 2785668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 2786668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 2787668bb9b7SRichard Henderson 2788668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 2789668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 2790668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 2791668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 2792668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 2793668bb9b7SRichard Henderson 2794668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 2795668bb9b7SRichard Henderson return dst; 2796668bb9b7SRichard Henderson } 2797668bb9b7SRichard Henderson 2798668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 2799668bb9b7SRichard Henderson 2800668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 2801668bb9b7SRichard Henderson { 28022da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 28032da789deSRichard Henderson return dst; 2804668bb9b7SRichard Henderson } 2805668bb9b7SRichard Henderson 2806668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 2807668bb9b7SRichard Henderson 2808668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 2809668bb9b7SRichard Henderson { 28102da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 28112da789deSRichard Henderson return dst; 2812668bb9b7SRichard Henderson } 2813668bb9b7SRichard Henderson 2814668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 2815668bb9b7SRichard Henderson 2816668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 2817668bb9b7SRichard Henderson { 28182da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 28192da789deSRichard Henderson return dst; 2820668bb9b7SRichard Henderson } 2821668bb9b7SRichard Henderson 2822668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 2823668bb9b7SRichard Henderson 2824668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 2825668bb9b7SRichard Henderson { 2826577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 2827577efa45SRichard Henderson return dst; 2828668bb9b7SRichard Henderson } 2829668bb9b7SRichard Henderson 2830668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 2831668bb9b7SRichard Henderson do_rdhstick_cmpr) 2832668bb9b7SRichard Henderson 28335d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 28345d617bfbSRichard Henderson { 2835cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 2836cd6269f7SRichard Henderson return dst; 28375d617bfbSRichard Henderson } 28385d617bfbSRichard Henderson 28395d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 28405d617bfbSRichard Henderson 28415d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 28425d617bfbSRichard Henderson { 28435d617bfbSRichard Henderson #ifdef TARGET_SPARC64 28445d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 28455d617bfbSRichard Henderson 28465d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 28475d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 28485d617bfbSRichard Henderson return dst; 28495d617bfbSRichard Henderson #else 28505d617bfbSRichard Henderson qemu_build_not_reached(); 28515d617bfbSRichard Henderson #endif 28525d617bfbSRichard Henderson } 28535d617bfbSRichard Henderson 28545d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 28555d617bfbSRichard Henderson 28565d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 28575d617bfbSRichard Henderson { 28585d617bfbSRichard Henderson #ifdef TARGET_SPARC64 28595d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 28605d617bfbSRichard Henderson 28615d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 28625d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 28635d617bfbSRichard Henderson return dst; 28645d617bfbSRichard Henderson #else 28655d617bfbSRichard Henderson qemu_build_not_reached(); 28665d617bfbSRichard Henderson #endif 28675d617bfbSRichard Henderson } 28685d617bfbSRichard Henderson 28695d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 28705d617bfbSRichard Henderson 28715d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 28725d617bfbSRichard Henderson { 28735d617bfbSRichard Henderson #ifdef TARGET_SPARC64 28745d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 28755d617bfbSRichard Henderson 28765d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 28775d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 28785d617bfbSRichard Henderson return dst; 28795d617bfbSRichard Henderson #else 28805d617bfbSRichard Henderson qemu_build_not_reached(); 28815d617bfbSRichard Henderson #endif 28825d617bfbSRichard Henderson } 28835d617bfbSRichard Henderson 28845d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 28855d617bfbSRichard Henderson 28865d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 28875d617bfbSRichard Henderson { 28885d617bfbSRichard Henderson #ifdef TARGET_SPARC64 28895d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 28905d617bfbSRichard Henderson 28915d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 28925d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 28935d617bfbSRichard Henderson return dst; 28945d617bfbSRichard Henderson #else 28955d617bfbSRichard Henderson qemu_build_not_reached(); 28965d617bfbSRichard Henderson #endif 28975d617bfbSRichard Henderson } 28985d617bfbSRichard Henderson 28995d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 29005d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 29015d617bfbSRichard Henderson 29025d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 29035d617bfbSRichard Henderson { 29045d617bfbSRichard Henderson return cpu_tbr; 29055d617bfbSRichard Henderson } 29065d617bfbSRichard Henderson 2907e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 29085d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 29095d617bfbSRichard Henderson 29105d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 29115d617bfbSRichard Henderson { 29125d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 29135d617bfbSRichard Henderson return dst; 29145d617bfbSRichard Henderson } 29155d617bfbSRichard Henderson 29165d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 29175d617bfbSRichard Henderson 29185d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 29195d617bfbSRichard Henderson { 29205d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 29215d617bfbSRichard Henderson return dst; 29225d617bfbSRichard Henderson } 29235d617bfbSRichard Henderson 29245d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 29255d617bfbSRichard Henderson 29265d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 29275d617bfbSRichard Henderson { 29285d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 29295d617bfbSRichard Henderson return dst; 29305d617bfbSRichard Henderson } 29315d617bfbSRichard Henderson 29325d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 29335d617bfbSRichard Henderson 29345d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 29355d617bfbSRichard Henderson { 29365d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 29375d617bfbSRichard Henderson return dst; 29385d617bfbSRichard Henderson } 29395d617bfbSRichard Henderson 29405d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 29415d617bfbSRichard Henderson 29425d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 29435d617bfbSRichard Henderson { 29445d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 29455d617bfbSRichard Henderson return dst; 29465d617bfbSRichard Henderson } 29475d617bfbSRichard Henderson 29485d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 29495d617bfbSRichard Henderson 29505d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 29515d617bfbSRichard Henderson { 29525d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 29535d617bfbSRichard Henderson return dst; 29545d617bfbSRichard Henderson } 29555d617bfbSRichard Henderson 29565d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 29575d617bfbSRichard Henderson do_rdcanrestore) 29585d617bfbSRichard Henderson 29595d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 29605d617bfbSRichard Henderson { 29615d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 29625d617bfbSRichard Henderson return dst; 29635d617bfbSRichard Henderson } 29645d617bfbSRichard Henderson 29655d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 29665d617bfbSRichard Henderson 29675d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 29685d617bfbSRichard Henderson { 29695d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 29705d617bfbSRichard Henderson return dst; 29715d617bfbSRichard Henderson } 29725d617bfbSRichard Henderson 29735d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 29745d617bfbSRichard Henderson 29755d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 29765d617bfbSRichard Henderson { 29775d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 29785d617bfbSRichard Henderson return dst; 29795d617bfbSRichard Henderson } 29805d617bfbSRichard Henderson 29815d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 29825d617bfbSRichard Henderson 29835d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 29845d617bfbSRichard Henderson { 29855d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 29865d617bfbSRichard Henderson return dst; 29875d617bfbSRichard Henderson } 29885d617bfbSRichard Henderson 29895d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 29905d617bfbSRichard Henderson 29915d617bfbSRichard Henderson /* UA2005 strand status */ 29925d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 29935d617bfbSRichard Henderson { 29942da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 29952da789deSRichard Henderson return dst; 29965d617bfbSRichard Henderson } 29975d617bfbSRichard Henderson 29985d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 29995d617bfbSRichard Henderson 30005d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 30015d617bfbSRichard Henderson { 30022da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 30032da789deSRichard Henderson return dst; 30045d617bfbSRichard Henderson } 30055d617bfbSRichard Henderson 30065d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 30075d617bfbSRichard Henderson 3008e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3009e8325dc0SRichard Henderson { 3010e8325dc0SRichard Henderson if (avail_64(dc)) { 3011e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3012e8325dc0SRichard Henderson return advance_pc(dc); 3013e8325dc0SRichard Henderson } 3014e8325dc0SRichard Henderson return false; 3015e8325dc0SRichard Henderson } 3016e8325dc0SRichard Henderson 30170faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 30180faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 30190faef01bSRichard Henderson { 30200faef01bSRichard Henderson TCGv src; 30210faef01bSRichard Henderson 30220faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 30230faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 30240faef01bSRichard Henderson return false; 30250faef01bSRichard Henderson } 30260faef01bSRichard Henderson if (!priv) { 30270faef01bSRichard Henderson return raise_priv(dc); 30280faef01bSRichard Henderson } 30290faef01bSRichard Henderson 30300faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 30310faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 30320faef01bSRichard Henderson } else { 30330faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 30340faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 30350faef01bSRichard Henderson src = src1; 30360faef01bSRichard Henderson } else { 30370faef01bSRichard Henderson src = tcg_temp_new(); 30380faef01bSRichard Henderson if (a->imm) { 30390faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 30400faef01bSRichard Henderson } else { 30410faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 30420faef01bSRichard Henderson } 30430faef01bSRichard Henderson } 30440faef01bSRichard Henderson } 30450faef01bSRichard Henderson func(dc, src); 30460faef01bSRichard Henderson return advance_pc(dc); 30470faef01bSRichard Henderson } 30480faef01bSRichard Henderson 30490faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 30500faef01bSRichard Henderson { 30510faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 30520faef01bSRichard Henderson } 30530faef01bSRichard Henderson 30540faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 30550faef01bSRichard Henderson 30560faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 30570faef01bSRichard Henderson { 30580faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 30590faef01bSRichard Henderson } 30600faef01bSRichard Henderson 30610faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 30620faef01bSRichard Henderson 30630faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 30640faef01bSRichard Henderson { 30650faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 30660faef01bSRichard Henderson 30670faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 30680faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 30690faef01bSRichard Henderson /* End TB to notice changed ASI. */ 30700faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30710faef01bSRichard Henderson } 30720faef01bSRichard Henderson 30730faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 30740faef01bSRichard Henderson 30750faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 30760faef01bSRichard Henderson { 30770faef01bSRichard Henderson #ifdef TARGET_SPARC64 30780faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 30790faef01bSRichard Henderson dc->fprs_dirty = 0; 30800faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30810faef01bSRichard Henderson #else 30820faef01bSRichard Henderson qemu_build_not_reached(); 30830faef01bSRichard Henderson #endif 30840faef01bSRichard Henderson } 30850faef01bSRichard Henderson 30860faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 30870faef01bSRichard Henderson 30880faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 30890faef01bSRichard Henderson { 30900faef01bSRichard Henderson gen_trap_ifnofpu(dc); 30910faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 30920faef01bSRichard Henderson } 30930faef01bSRichard Henderson 30940faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 30950faef01bSRichard Henderson 30960faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 30970faef01bSRichard Henderson { 30980faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 30990faef01bSRichard Henderson } 31000faef01bSRichard Henderson 31010faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 31020faef01bSRichard Henderson 31030faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 31040faef01bSRichard Henderson { 31050faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 31060faef01bSRichard Henderson } 31070faef01bSRichard Henderson 31080faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 31090faef01bSRichard Henderson 31100faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 31110faef01bSRichard Henderson { 31120faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 31130faef01bSRichard Henderson } 31140faef01bSRichard Henderson 31150faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 31160faef01bSRichard Henderson 31170faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 31180faef01bSRichard Henderson { 31190faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 31200faef01bSRichard Henderson 3121577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3122577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 31230faef01bSRichard Henderson translator_io_start(&dc->base); 3124577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 31250faef01bSRichard Henderson /* End TB to handle timer interrupt */ 31260faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31270faef01bSRichard Henderson } 31280faef01bSRichard Henderson 31290faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 31300faef01bSRichard Henderson 31310faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 31320faef01bSRichard Henderson { 31330faef01bSRichard Henderson #ifdef TARGET_SPARC64 31340faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 31350faef01bSRichard Henderson 31360faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 31370faef01bSRichard Henderson translator_io_start(&dc->base); 31380faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 31390faef01bSRichard Henderson /* End TB to handle timer interrupt */ 31400faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31410faef01bSRichard Henderson #else 31420faef01bSRichard Henderson qemu_build_not_reached(); 31430faef01bSRichard Henderson #endif 31440faef01bSRichard Henderson } 31450faef01bSRichard Henderson 31460faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 31470faef01bSRichard Henderson 31480faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 31490faef01bSRichard Henderson { 31500faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 31510faef01bSRichard Henderson 3152577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3153577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 31540faef01bSRichard Henderson translator_io_start(&dc->base); 3155577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 31560faef01bSRichard Henderson /* End TB to handle timer interrupt */ 31570faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31580faef01bSRichard Henderson } 31590faef01bSRichard Henderson 31600faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 31610faef01bSRichard Henderson 31620faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 31630faef01bSRichard Henderson { 316489527e3aSRichard Henderson finishing_insn(dc); 31650faef01bSRichard Henderson save_state(dc); 31660faef01bSRichard Henderson gen_helper_power_down(tcg_env); 31670faef01bSRichard Henderson } 31680faef01bSRichard Henderson 31690faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 31700faef01bSRichard Henderson 317125524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 317225524734SRichard Henderson { 317325524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 317425524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 317525524734SRichard Henderson } 317625524734SRichard Henderson 317725524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 317825524734SRichard Henderson 31799422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 31809422278eSRichard Henderson { 31819422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3182cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3183cd6269f7SRichard Henderson 3184cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3185cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 31869422278eSRichard Henderson } 31879422278eSRichard Henderson 31889422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 31899422278eSRichard Henderson 31909422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 31919422278eSRichard Henderson { 31929422278eSRichard Henderson #ifdef TARGET_SPARC64 31939422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31949422278eSRichard Henderson 31959422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31969422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 31979422278eSRichard Henderson #else 31989422278eSRichard Henderson qemu_build_not_reached(); 31999422278eSRichard Henderson #endif 32009422278eSRichard Henderson } 32019422278eSRichard Henderson 32029422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 32039422278eSRichard Henderson 32049422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 32059422278eSRichard Henderson { 32069422278eSRichard Henderson #ifdef TARGET_SPARC64 32079422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 32089422278eSRichard Henderson 32099422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 32109422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 32119422278eSRichard Henderson #else 32129422278eSRichard Henderson qemu_build_not_reached(); 32139422278eSRichard Henderson #endif 32149422278eSRichard Henderson } 32159422278eSRichard Henderson 32169422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 32179422278eSRichard Henderson 32189422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 32199422278eSRichard Henderson { 32209422278eSRichard Henderson #ifdef TARGET_SPARC64 32219422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 32229422278eSRichard Henderson 32239422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 32249422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 32259422278eSRichard Henderson #else 32269422278eSRichard Henderson qemu_build_not_reached(); 32279422278eSRichard Henderson #endif 32289422278eSRichard Henderson } 32299422278eSRichard Henderson 32309422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 32319422278eSRichard Henderson 32329422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 32339422278eSRichard Henderson { 32349422278eSRichard Henderson #ifdef TARGET_SPARC64 32359422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 32369422278eSRichard Henderson 32379422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 32389422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 32399422278eSRichard Henderson #else 32409422278eSRichard Henderson qemu_build_not_reached(); 32419422278eSRichard Henderson #endif 32429422278eSRichard Henderson } 32439422278eSRichard Henderson 32449422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 32459422278eSRichard Henderson 32469422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 32479422278eSRichard Henderson { 32489422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 32499422278eSRichard Henderson 32509422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 32519422278eSRichard Henderson translator_io_start(&dc->base); 32529422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 32539422278eSRichard Henderson /* End TB to handle timer interrupt */ 32549422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32559422278eSRichard Henderson } 32569422278eSRichard Henderson 32579422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 32589422278eSRichard Henderson 32599422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 32609422278eSRichard Henderson { 32619422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 32629422278eSRichard Henderson } 32639422278eSRichard Henderson 32649422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 32659422278eSRichard Henderson 32669422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 32679422278eSRichard Henderson { 32689422278eSRichard Henderson save_state(dc); 32699422278eSRichard Henderson if (translator_io_start(&dc->base)) { 32709422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32719422278eSRichard Henderson } 32729422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 32739422278eSRichard Henderson dc->npc = DYNAMIC_PC; 32749422278eSRichard Henderson } 32759422278eSRichard Henderson 32769422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 32779422278eSRichard Henderson 32789422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 32799422278eSRichard Henderson { 32809422278eSRichard Henderson save_state(dc); 32819422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 32829422278eSRichard Henderson dc->npc = DYNAMIC_PC; 32839422278eSRichard Henderson } 32849422278eSRichard Henderson 32859422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 32869422278eSRichard Henderson 32879422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 32889422278eSRichard Henderson { 32899422278eSRichard Henderson if (translator_io_start(&dc->base)) { 32909422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32919422278eSRichard Henderson } 32929422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 32939422278eSRichard Henderson } 32949422278eSRichard Henderson 32959422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 32969422278eSRichard Henderson 32979422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 32989422278eSRichard Henderson { 32999422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 33009422278eSRichard Henderson } 33019422278eSRichard Henderson 33029422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 33039422278eSRichard Henderson 33049422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 33059422278eSRichard Henderson { 33069422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 33079422278eSRichard Henderson } 33089422278eSRichard Henderson 33099422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 33109422278eSRichard Henderson 33119422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 33129422278eSRichard Henderson { 33139422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 33149422278eSRichard Henderson } 33159422278eSRichard Henderson 33169422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 33179422278eSRichard Henderson 33189422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 33199422278eSRichard Henderson { 33209422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 33219422278eSRichard Henderson } 33229422278eSRichard Henderson 33239422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 33249422278eSRichard Henderson 33259422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 33269422278eSRichard Henderson { 33279422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 33289422278eSRichard Henderson } 33299422278eSRichard Henderson 33309422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 33319422278eSRichard Henderson 33329422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 33339422278eSRichard Henderson { 33349422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 33359422278eSRichard Henderson } 33369422278eSRichard Henderson 33379422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 33389422278eSRichard Henderson 33399422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 33409422278eSRichard Henderson { 33419422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 33429422278eSRichard Henderson } 33439422278eSRichard Henderson 33449422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 33459422278eSRichard Henderson 33469422278eSRichard Henderson /* UA2005 strand status */ 33479422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 33489422278eSRichard Henderson { 33492da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 33509422278eSRichard Henderson } 33519422278eSRichard Henderson 33529422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 33539422278eSRichard Henderson 3354bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3355bb97f2f5SRichard Henderson 3356bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3357bb97f2f5SRichard Henderson { 3358bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3359bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3360bb97f2f5SRichard Henderson } 3361bb97f2f5SRichard Henderson 3362bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3363bb97f2f5SRichard Henderson 3364bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3365bb97f2f5SRichard Henderson { 3366bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3367bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3368bb97f2f5SRichard Henderson 3369bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3370bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3371bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3372bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3373bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3374bb97f2f5SRichard Henderson 3375bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3376bb97f2f5SRichard Henderson } 3377bb97f2f5SRichard Henderson 3378bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3379bb97f2f5SRichard Henderson 3380bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3381bb97f2f5SRichard Henderson { 33822da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3383bb97f2f5SRichard Henderson } 3384bb97f2f5SRichard Henderson 3385bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3386bb97f2f5SRichard Henderson 3387bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3388bb97f2f5SRichard Henderson { 33892da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3390bb97f2f5SRichard Henderson } 3391bb97f2f5SRichard Henderson 3392bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3393bb97f2f5SRichard Henderson 3394bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3395bb97f2f5SRichard Henderson { 3396bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3397bb97f2f5SRichard Henderson 3398577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3399bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3400bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3401577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3402bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3403bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3404bb97f2f5SRichard Henderson } 3405bb97f2f5SRichard Henderson 3406bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3407bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3408bb97f2f5SRichard Henderson 340925524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 341025524734SRichard Henderson { 341125524734SRichard Henderson if (!supervisor(dc)) { 341225524734SRichard Henderson return raise_priv(dc); 341325524734SRichard Henderson } 341425524734SRichard Henderson if (saved) { 341525524734SRichard Henderson gen_helper_saved(tcg_env); 341625524734SRichard Henderson } else { 341725524734SRichard Henderson gen_helper_restored(tcg_env); 341825524734SRichard Henderson } 341925524734SRichard Henderson return advance_pc(dc); 342025524734SRichard Henderson } 342125524734SRichard Henderson 342225524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 342325524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 342425524734SRichard Henderson 3425d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3426d3825800SRichard Henderson { 3427d3825800SRichard Henderson return advance_pc(dc); 3428d3825800SRichard Henderson } 3429d3825800SRichard Henderson 34300faef01bSRichard Henderson /* 34310faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 34320faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 34330faef01bSRichard Henderson */ 34345458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 34355458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 34360faef01bSRichard Henderson 3437b597eedcSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, 3438428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 34392a45b736SRichard Henderson void (*funci)(TCGv, TCGv, target_long), 34402a45b736SRichard Henderson bool logic_cc) 3441428881deSRichard Henderson { 3442428881deSRichard Henderson TCGv dst, src1; 3443428881deSRichard Henderson 3444428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3445428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3446428881deSRichard Henderson return false; 3447428881deSRichard Henderson } 3448428881deSRichard Henderson 34492a45b736SRichard Henderson if (logic_cc) { 34502a45b736SRichard Henderson dst = cpu_cc_N; 3451428881deSRichard Henderson } else { 3452428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3453428881deSRichard Henderson } 3454428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3455428881deSRichard Henderson 3456428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3457428881deSRichard Henderson if (funci) { 3458428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3459428881deSRichard Henderson } else { 3460428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3461428881deSRichard Henderson } 3462428881deSRichard Henderson } else { 3463428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3464428881deSRichard Henderson } 34652a45b736SRichard Henderson 34662a45b736SRichard Henderson if (logic_cc) { 34672a45b736SRichard Henderson if (TARGET_LONG_BITS == 64) { 34682a45b736SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 34692a45b736SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 34702a45b736SRichard Henderson } 34712a45b736SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 34722a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 34732a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_V, 0); 34742a45b736SRichard Henderson } 34752a45b736SRichard Henderson 3476428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3477428881deSRichard Henderson return advance_pc(dc); 3478428881deSRichard Henderson } 3479428881deSRichard Henderson 3480b597eedcSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, 3481428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3482428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3483428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3484428881deSRichard Henderson { 3485428881deSRichard Henderson if (a->cc) { 3486b597eedcSRichard Henderson return do_arith_int(dc, a, func_cc, NULL, false); 3487428881deSRichard Henderson } 3488b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, false); 3489428881deSRichard Henderson } 3490428881deSRichard Henderson 3491428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3492428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3493428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3494428881deSRichard Henderson { 3495b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, a->cc); 3496428881deSRichard Henderson } 3497428881deSRichard Henderson 3498b597eedcSRichard Henderson TRANS(ADD, ALL, do_arith, a, tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_addcc) 3499b597eedcSRichard Henderson TRANS(SUB, ALL, do_arith, a, tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_subcc) 3500b597eedcSRichard Henderson TRANS(ADDC, ALL, do_arith, a, gen_op_addc, NULL, gen_op_addccc) 3501b597eedcSRichard Henderson TRANS(SUBC, ALL, do_arith, a, gen_op_subc, NULL, gen_op_subccc) 3502428881deSRichard Henderson 3503b597eedcSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, NULL, NULL, gen_op_taddcc) 3504b597eedcSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, NULL, NULL, gen_op_tsubcc) 3505b597eedcSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, NULL, NULL, gen_op_taddcctv) 3506b597eedcSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, NULL, NULL, gen_op_tsubcctv) 3507a9aba13dSRichard Henderson 3508428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3509428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3510428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3511428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3512428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3513428881deSRichard Henderson 3514b597eedcSRichard Henderson TRANS(MULX, 64, do_arith, a, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3515b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3516b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 3517b597eedcSRichard Henderson TRANS(MULScc, ALL, do_arith, a, NULL, NULL, gen_op_mulscc) 351822188d7dSRichard Henderson 35193a6b8de3SRichard Henderson TRANS(UDIVcc, DIV, do_arith, a, NULL, NULL, gen_op_udivcc) 3520b597eedcSRichard Henderson TRANS(SDIV, DIV, do_arith, a, gen_op_sdiv, NULL, gen_op_sdivcc) 35214ee85ea9SRichard Henderson 35229c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 3523b597eedcSRichard Henderson TRANS(POPC, 64, do_arith, a, gen_op_popc, NULL, NULL) 35249c6ec5bcSRichard Henderson 3525428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3526428881deSRichard Henderson { 3527428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3528428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3529428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3530428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3531428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3532428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3533428881deSRichard Henderson return false; 3534428881deSRichard Henderson } else { 3535428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3536428881deSRichard Henderson } 3537428881deSRichard Henderson return advance_pc(dc); 3538428881deSRichard Henderson } 3539428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3540428881deSRichard Henderson } 3541428881deSRichard Henderson 35423a6b8de3SRichard Henderson static bool trans_UDIV(DisasContext *dc, arg_r_r_ri *a) 35433a6b8de3SRichard Henderson { 35443a6b8de3SRichard Henderson TCGv_i64 t1, t2; 35453a6b8de3SRichard Henderson TCGv dst; 35463a6b8de3SRichard Henderson 35473a6b8de3SRichard Henderson if (!avail_DIV(dc)) { 35483a6b8de3SRichard Henderson return false; 35493a6b8de3SRichard Henderson } 35503a6b8de3SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 35513a6b8de3SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 35523a6b8de3SRichard Henderson return false; 35533a6b8de3SRichard Henderson } 35543a6b8de3SRichard Henderson 35553a6b8de3SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 35563a6b8de3SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 35573a6b8de3SRichard Henderson return true; 35583a6b8de3SRichard Henderson } 35593a6b8de3SRichard Henderson 35603a6b8de3SRichard Henderson if (a->imm) { 35613a6b8de3SRichard Henderson t2 = tcg_constant_i64((uint32_t)a->rs2_or_imm); 35623a6b8de3SRichard Henderson } else { 35633a6b8de3SRichard Henderson TCGLabel *lab; 35643a6b8de3SRichard Henderson TCGv_i32 n2; 35653a6b8de3SRichard Henderson 35663a6b8de3SRichard Henderson finishing_insn(dc); 35673a6b8de3SRichard Henderson flush_cond(dc); 35683a6b8de3SRichard Henderson 35693a6b8de3SRichard Henderson n2 = tcg_temp_new_i32(); 35703a6b8de3SRichard Henderson tcg_gen_trunc_tl_i32(n2, cpu_regs[a->rs2_or_imm]); 35713a6b8de3SRichard Henderson 35723a6b8de3SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 35733a6b8de3SRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, n2, 0, lab); 35743a6b8de3SRichard Henderson 35753a6b8de3SRichard Henderson t2 = tcg_temp_new_i64(); 35763a6b8de3SRichard Henderson #ifdef TARGET_SPARC64 35773a6b8de3SRichard Henderson tcg_gen_ext32u_i64(t2, cpu_regs[a->rs2_or_imm]); 35783a6b8de3SRichard Henderson #else 35793a6b8de3SRichard Henderson tcg_gen_extu_i32_i64(t2, cpu_regs[a->rs2_or_imm]); 35803a6b8de3SRichard Henderson #endif 35813a6b8de3SRichard Henderson } 35823a6b8de3SRichard Henderson 35833a6b8de3SRichard Henderson t1 = tcg_temp_new_i64(); 35843a6b8de3SRichard Henderson tcg_gen_concat_tl_i64(t1, gen_load_gpr(dc, a->rs1), cpu_y); 35853a6b8de3SRichard Henderson 35863a6b8de3SRichard Henderson tcg_gen_divu_i64(t1, t1, t2); 35873a6b8de3SRichard Henderson tcg_gen_umin_i64(t1, t1, tcg_constant_i64(UINT32_MAX)); 35883a6b8de3SRichard Henderson 35893a6b8de3SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 35903a6b8de3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t1); 35913a6b8de3SRichard Henderson gen_store_gpr(dc, a->rd, dst); 35923a6b8de3SRichard Henderson return advance_pc(dc); 35933a6b8de3SRichard Henderson } 35943a6b8de3SRichard Henderson 3595f3141174SRichard Henderson static bool trans_UDIVX(DisasContext *dc, arg_r_r_ri *a) 3596f3141174SRichard Henderson { 3597f3141174SRichard Henderson TCGv dst, src1, src2; 3598f3141174SRichard Henderson 3599f3141174SRichard Henderson if (!avail_64(dc)) { 3600f3141174SRichard Henderson return false; 3601f3141174SRichard Henderson } 3602f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3603f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3604f3141174SRichard Henderson return false; 3605f3141174SRichard Henderson } 3606f3141174SRichard Henderson 3607f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3608f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3609f3141174SRichard Henderson return true; 3610f3141174SRichard Henderson } 3611f3141174SRichard Henderson 3612f3141174SRichard Henderson if (a->imm) { 3613f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3614f3141174SRichard Henderson } else { 3615f3141174SRichard Henderson TCGLabel *lab; 3616f3141174SRichard Henderson 3617f3141174SRichard Henderson finishing_insn(dc); 3618f3141174SRichard Henderson flush_cond(dc); 3619f3141174SRichard Henderson 3620f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3621f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3622f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3623f3141174SRichard Henderson } 3624f3141174SRichard Henderson 3625f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3626f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3627f3141174SRichard Henderson 3628f3141174SRichard Henderson tcg_gen_divu_tl(dst, src1, src2); 3629f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3630f3141174SRichard Henderson return advance_pc(dc); 3631f3141174SRichard Henderson } 3632f3141174SRichard Henderson 3633f3141174SRichard Henderson static bool trans_SDIVX(DisasContext *dc, arg_r_r_ri *a) 3634f3141174SRichard Henderson { 3635f3141174SRichard Henderson TCGv dst, src1, src2; 3636f3141174SRichard Henderson 3637f3141174SRichard Henderson if (!avail_64(dc)) { 3638f3141174SRichard Henderson return false; 3639f3141174SRichard Henderson } 3640f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3641f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3642f3141174SRichard Henderson return false; 3643f3141174SRichard Henderson } 3644f3141174SRichard Henderson 3645f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3646f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3647f3141174SRichard Henderson return true; 3648f3141174SRichard Henderson } 3649f3141174SRichard Henderson 3650f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3651f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3652f3141174SRichard Henderson 3653f3141174SRichard Henderson if (a->imm) { 3654f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == -1)) { 3655f3141174SRichard Henderson tcg_gen_neg_tl(dst, src1); 3656f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3657f3141174SRichard Henderson return advance_pc(dc); 3658f3141174SRichard Henderson } 3659f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3660f3141174SRichard Henderson } else { 3661f3141174SRichard Henderson TCGLabel *lab; 3662f3141174SRichard Henderson TCGv t1, t2; 3663f3141174SRichard Henderson 3664f3141174SRichard Henderson finishing_insn(dc); 3665f3141174SRichard Henderson flush_cond(dc); 3666f3141174SRichard Henderson 3667f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3668f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3669f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3670f3141174SRichard Henderson 3671f3141174SRichard Henderson /* 3672f3141174SRichard Henderson * Need to avoid INT64_MIN / -1, which will trap on x86 host. 3673f3141174SRichard Henderson * Set SRC2 to 1 as a new divisor, to produce the correct result. 3674f3141174SRichard Henderson */ 3675f3141174SRichard Henderson t1 = tcg_temp_new(); 3676f3141174SRichard Henderson t2 = tcg_temp_new(); 3677f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t1, src1, (target_long)INT64_MIN); 3678f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t2, src2, -1); 3679f3141174SRichard Henderson tcg_gen_and_tl(t1, t1, t2); 3680f3141174SRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, t1, t1, tcg_constant_tl(0), 3681f3141174SRichard Henderson tcg_constant_tl(1), src2); 3682f3141174SRichard Henderson src2 = t1; 3683f3141174SRichard Henderson } 3684f3141174SRichard Henderson 3685f3141174SRichard Henderson tcg_gen_div_tl(dst, src1, src2); 3686f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3687f3141174SRichard Henderson return advance_pc(dc); 3688f3141174SRichard Henderson } 3689f3141174SRichard Henderson 3690b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 369143db5838SRichard Henderson int width, bool cc, bool little_endian) 3692b88ce6f2SRichard Henderson { 369343db5838SRichard Henderson TCGv dst, s1, s2, l, r, t, m; 369443db5838SRichard Henderson uint64_t amask = address_mask_i(dc, -8); 3695b88ce6f2SRichard Henderson 3696b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3697b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3698b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3699b88ce6f2SRichard Henderson 3700b88ce6f2SRichard Henderson if (cc) { 3701f828df74SRichard Henderson gen_op_subcc(cpu_cc_N, s1, s2); 3702b88ce6f2SRichard Henderson } 3703b88ce6f2SRichard Henderson 370443db5838SRichard Henderson l = tcg_temp_new(); 370543db5838SRichard Henderson r = tcg_temp_new(); 370643db5838SRichard Henderson t = tcg_temp_new(); 370743db5838SRichard Henderson 3708b88ce6f2SRichard Henderson switch (width) { 3709b88ce6f2SRichard Henderson case 8: 371043db5838SRichard Henderson tcg_gen_andi_tl(l, s1, 7); 371143db5838SRichard Henderson tcg_gen_andi_tl(r, s2, 7); 371243db5838SRichard Henderson tcg_gen_xori_tl(r, r, 7); 371343db5838SRichard Henderson m = tcg_constant_tl(0xff); 3714b88ce6f2SRichard Henderson break; 3715b88ce6f2SRichard Henderson case 16: 371643db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 1, 2); 371743db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 1, 2); 371843db5838SRichard Henderson tcg_gen_xori_tl(r, r, 3); 371943db5838SRichard Henderson m = tcg_constant_tl(0xf); 3720b88ce6f2SRichard Henderson break; 3721b88ce6f2SRichard Henderson case 32: 372243db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 2, 1); 372343db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 2, 1); 372443db5838SRichard Henderson tcg_gen_xori_tl(r, r, 1); 372543db5838SRichard Henderson m = tcg_constant_tl(0x3); 3726b88ce6f2SRichard Henderson break; 3727b88ce6f2SRichard Henderson default: 3728b88ce6f2SRichard Henderson abort(); 3729b88ce6f2SRichard Henderson } 3730b88ce6f2SRichard Henderson 373143db5838SRichard Henderson /* Compute Left Edge */ 373243db5838SRichard Henderson if (little_endian) { 373343db5838SRichard Henderson tcg_gen_shl_tl(l, m, l); 373443db5838SRichard Henderson tcg_gen_and_tl(l, l, m); 373543db5838SRichard Henderson } else { 373643db5838SRichard Henderson tcg_gen_shr_tl(l, m, l); 373743db5838SRichard Henderson } 373843db5838SRichard Henderson /* Compute Right Edge */ 373943db5838SRichard Henderson if (little_endian) { 374043db5838SRichard Henderson tcg_gen_shr_tl(r, m, r); 374143db5838SRichard Henderson } else { 374243db5838SRichard Henderson tcg_gen_shl_tl(r, m, r); 374343db5838SRichard Henderson tcg_gen_and_tl(r, r, m); 374443db5838SRichard Henderson } 3745b88ce6f2SRichard Henderson 374643db5838SRichard Henderson /* Compute dst = (s1 == s2 under amask ? l : l & r) */ 374743db5838SRichard Henderson tcg_gen_xor_tl(t, s1, s2); 374843db5838SRichard Henderson tcg_gen_and_tl(r, r, l); 374943db5838SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, dst, t, tcg_constant_tl(amask), r, l); 3750b88ce6f2SRichard Henderson 3751b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3752b88ce6f2SRichard Henderson return advance_pc(dc); 3753b88ce6f2SRichard Henderson } 3754b88ce6f2SRichard Henderson 3755b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 3756b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 3757b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 3758b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 3759b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 3760b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 3761b88ce6f2SRichard Henderson 3762b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 3763b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 3764b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 3765b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 3766b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 3767b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 3768b88ce6f2SRichard Henderson 376945bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 377045bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 377145bfed3bSRichard Henderson { 377245bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 377345bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 377445bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 377545bfed3bSRichard Henderson 377645bfed3bSRichard Henderson func(dst, src1, src2); 377745bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 377845bfed3bSRichard Henderson return advance_pc(dc); 377945bfed3bSRichard Henderson } 378045bfed3bSRichard Henderson 378145bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 378245bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 378345bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 378445bfed3bSRichard Henderson 3785015fc6fcSRichard Henderson TRANS(ADDXC, VIS3, do_rrr, a, gen_op_addxc) 3786015fc6fcSRichard Henderson TRANS(ADDXCcc, VIS3, do_rrr, a, gen_op_addxccc) 3787015fc6fcSRichard Henderson 37889e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 37899e20ca94SRichard Henderson { 37909e20ca94SRichard Henderson #ifdef TARGET_SPARC64 37919e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 37929e20ca94SRichard Henderson 37939e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 37949e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 37959e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 37969e20ca94SRichard Henderson #else 37979e20ca94SRichard Henderson g_assert_not_reached(); 37989e20ca94SRichard Henderson #endif 37999e20ca94SRichard Henderson } 38009e20ca94SRichard Henderson 38019e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 38029e20ca94SRichard Henderson { 38039e20ca94SRichard Henderson #ifdef TARGET_SPARC64 38049e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 38059e20ca94SRichard Henderson 38069e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 38079e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 38089e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 38099e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 38109e20ca94SRichard Henderson #else 38119e20ca94SRichard Henderson g_assert_not_reached(); 38129e20ca94SRichard Henderson #endif 38139e20ca94SRichard Henderson } 38149e20ca94SRichard Henderson 38159e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 38169e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 38179e20ca94SRichard Henderson 381839ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 381939ca3490SRichard Henderson { 382039ca3490SRichard Henderson #ifdef TARGET_SPARC64 382139ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 382239ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 382339ca3490SRichard Henderson #else 382439ca3490SRichard Henderson g_assert_not_reached(); 382539ca3490SRichard Henderson #endif 382639ca3490SRichard Henderson } 382739ca3490SRichard Henderson 382839ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 382939ca3490SRichard Henderson 3830c973b4e8SRichard Henderson static bool do_cmask(DisasContext *dc, int rs2, void (*func)(TCGv, TCGv, TCGv)) 3831c973b4e8SRichard Henderson { 3832c973b4e8SRichard Henderson func(cpu_gsr, cpu_gsr, gen_load_gpr(dc, rs2)); 3833c973b4e8SRichard Henderson return true; 3834c973b4e8SRichard Henderson } 3835c973b4e8SRichard Henderson 3836c973b4e8SRichard Henderson TRANS(CMASK8, VIS3, do_cmask, a->rs2, gen_helper_cmask8) 3837c973b4e8SRichard Henderson TRANS(CMASK16, VIS3, do_cmask, a->rs2, gen_helper_cmask16) 3838c973b4e8SRichard Henderson TRANS(CMASK32, VIS3, do_cmask, a->rs2, gen_helper_cmask32) 3839c973b4e8SRichard Henderson 38405fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 38415fc546eeSRichard Henderson { 38425fc546eeSRichard Henderson TCGv dst, src1, src2; 38435fc546eeSRichard Henderson 38445fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 38455fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 38465fc546eeSRichard Henderson return false; 38475fc546eeSRichard Henderson } 38485fc546eeSRichard Henderson 38495fc546eeSRichard Henderson src2 = tcg_temp_new(); 38505fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 38515fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 38525fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 38535fc546eeSRichard Henderson 38545fc546eeSRichard Henderson if (l) { 38555fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 38565fc546eeSRichard Henderson if (!a->x) { 38575fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 38585fc546eeSRichard Henderson } 38595fc546eeSRichard Henderson } else if (u) { 38605fc546eeSRichard Henderson if (!a->x) { 38615fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 38625fc546eeSRichard Henderson src1 = dst; 38635fc546eeSRichard Henderson } 38645fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 38655fc546eeSRichard Henderson } else { 38665fc546eeSRichard Henderson if (!a->x) { 38675fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 38685fc546eeSRichard Henderson src1 = dst; 38695fc546eeSRichard Henderson } 38705fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 38715fc546eeSRichard Henderson } 38725fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 38735fc546eeSRichard Henderson return advance_pc(dc); 38745fc546eeSRichard Henderson } 38755fc546eeSRichard Henderson 38765fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 38775fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 38785fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 38795fc546eeSRichard Henderson 38805fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 38815fc546eeSRichard Henderson { 38825fc546eeSRichard Henderson TCGv dst, src1; 38835fc546eeSRichard Henderson 38845fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 38855fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 38865fc546eeSRichard Henderson return false; 38875fc546eeSRichard Henderson } 38885fc546eeSRichard Henderson 38895fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 38905fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 38915fc546eeSRichard Henderson 38925fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 38935fc546eeSRichard Henderson if (l) { 38945fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 38955fc546eeSRichard Henderson } else if (u) { 38965fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 38975fc546eeSRichard Henderson } else { 38985fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 38995fc546eeSRichard Henderson } 39005fc546eeSRichard Henderson } else { 39015fc546eeSRichard Henderson if (l) { 39025fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 39035fc546eeSRichard Henderson } else if (u) { 39045fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 39055fc546eeSRichard Henderson } else { 39065fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 39075fc546eeSRichard Henderson } 39085fc546eeSRichard Henderson } 39095fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 39105fc546eeSRichard Henderson return advance_pc(dc); 39115fc546eeSRichard Henderson } 39125fc546eeSRichard Henderson 39135fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 39145fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 39155fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 39165fc546eeSRichard Henderson 3917fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 3918fb4ed7aaSRichard Henderson { 3919fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3920fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 3921fb4ed7aaSRichard Henderson return NULL; 3922fb4ed7aaSRichard Henderson } 3923fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 3924fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 3925fb4ed7aaSRichard Henderson } else { 3926fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 3927fb4ed7aaSRichard Henderson } 3928fb4ed7aaSRichard Henderson } 3929fb4ed7aaSRichard Henderson 3930fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 3931fb4ed7aaSRichard Henderson { 3932fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 3933c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 3934fb4ed7aaSRichard Henderson 3935c8507ebfSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, c2, src2, dst); 3936fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 3937fb4ed7aaSRichard Henderson return advance_pc(dc); 3938fb4ed7aaSRichard Henderson } 3939fb4ed7aaSRichard Henderson 3940fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 3941fb4ed7aaSRichard Henderson { 3942fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3943fb4ed7aaSRichard Henderson DisasCompare cmp; 3944fb4ed7aaSRichard Henderson 3945fb4ed7aaSRichard Henderson if (src2 == NULL) { 3946fb4ed7aaSRichard Henderson return false; 3947fb4ed7aaSRichard Henderson } 3948fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 3949fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3950fb4ed7aaSRichard Henderson } 3951fb4ed7aaSRichard Henderson 3952fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 3953fb4ed7aaSRichard Henderson { 3954fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3955fb4ed7aaSRichard Henderson DisasCompare cmp; 3956fb4ed7aaSRichard Henderson 3957fb4ed7aaSRichard Henderson if (src2 == NULL) { 3958fb4ed7aaSRichard Henderson return false; 3959fb4ed7aaSRichard Henderson } 3960fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 3961fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3962fb4ed7aaSRichard Henderson } 3963fb4ed7aaSRichard Henderson 3964fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 3965fb4ed7aaSRichard Henderson { 3966fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3967fb4ed7aaSRichard Henderson DisasCompare cmp; 3968fb4ed7aaSRichard Henderson 3969fb4ed7aaSRichard Henderson if (src2 == NULL) { 3970fb4ed7aaSRichard Henderson return false; 3971fb4ed7aaSRichard Henderson } 39722c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 39732c4f56c9SRichard Henderson return false; 39742c4f56c9SRichard Henderson } 3975fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3976fb4ed7aaSRichard Henderson } 3977fb4ed7aaSRichard Henderson 397886b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 397986b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 398086b82fe0SRichard Henderson { 398186b82fe0SRichard Henderson TCGv src1, sum; 398286b82fe0SRichard Henderson 398386b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 398486b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 398586b82fe0SRichard Henderson return false; 398686b82fe0SRichard Henderson } 398786b82fe0SRichard Henderson 398886b82fe0SRichard Henderson /* 398986b82fe0SRichard Henderson * Always load the sum into a new temporary. 399086b82fe0SRichard Henderson * This is required to capture the value across a window change, 399186b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 399286b82fe0SRichard Henderson */ 399386b82fe0SRichard Henderson sum = tcg_temp_new(); 399486b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 399586b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 399686b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 399786b82fe0SRichard Henderson } else { 399886b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 399986b82fe0SRichard Henderson } 400086b82fe0SRichard Henderson return func(dc, a->rd, sum); 400186b82fe0SRichard Henderson } 400286b82fe0SRichard Henderson 400386b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 400486b82fe0SRichard Henderson { 400586b82fe0SRichard Henderson /* 400686b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 400786b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 400886b82fe0SRichard Henderson */ 400986b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 401086b82fe0SRichard Henderson 401186b82fe0SRichard Henderson gen_check_align(dc, src, 3); 401286b82fe0SRichard Henderson 401386b82fe0SRichard Henderson gen_mov_pc_npc(dc); 401486b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 401586b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 401686b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 401786b82fe0SRichard Henderson 401886b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 401986b82fe0SRichard Henderson return true; 402086b82fe0SRichard Henderson } 402186b82fe0SRichard Henderson 402286b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 402386b82fe0SRichard Henderson 402486b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 402586b82fe0SRichard Henderson { 402686b82fe0SRichard Henderson if (!supervisor(dc)) { 402786b82fe0SRichard Henderson return raise_priv(dc); 402886b82fe0SRichard Henderson } 402986b82fe0SRichard Henderson 403086b82fe0SRichard Henderson gen_check_align(dc, src, 3); 403186b82fe0SRichard Henderson 403286b82fe0SRichard Henderson gen_mov_pc_npc(dc); 403386b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 403486b82fe0SRichard Henderson gen_helper_rett(tcg_env); 403586b82fe0SRichard Henderson 403686b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 403786b82fe0SRichard Henderson return true; 403886b82fe0SRichard Henderson } 403986b82fe0SRichard Henderson 404086b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 404186b82fe0SRichard Henderson 404286b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 404386b82fe0SRichard Henderson { 404486b82fe0SRichard Henderson gen_check_align(dc, src, 3); 40450dfae4f9SRichard Henderson gen_helper_restore(tcg_env); 404686b82fe0SRichard Henderson 404786b82fe0SRichard Henderson gen_mov_pc_npc(dc); 404886b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 404986b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 405086b82fe0SRichard Henderson 405186b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 405286b82fe0SRichard Henderson return true; 405386b82fe0SRichard Henderson } 405486b82fe0SRichard Henderson 405586b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 405686b82fe0SRichard Henderson 4057d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4058d3825800SRichard Henderson { 4059d3825800SRichard Henderson gen_helper_save(tcg_env); 4060d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4061d3825800SRichard Henderson return advance_pc(dc); 4062d3825800SRichard Henderson } 4063d3825800SRichard Henderson 4064d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4065d3825800SRichard Henderson 4066d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4067d3825800SRichard Henderson { 4068d3825800SRichard Henderson gen_helper_restore(tcg_env); 4069d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4070d3825800SRichard Henderson return advance_pc(dc); 4071d3825800SRichard Henderson } 4072d3825800SRichard Henderson 4073d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4074d3825800SRichard Henderson 40758f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 40768f75b8a4SRichard Henderson { 40778f75b8a4SRichard Henderson if (!supervisor(dc)) { 40788f75b8a4SRichard Henderson return raise_priv(dc); 40798f75b8a4SRichard Henderson } 40808f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 40818f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 40828f75b8a4SRichard Henderson translator_io_start(&dc->base); 40838f75b8a4SRichard Henderson if (done) { 40848f75b8a4SRichard Henderson gen_helper_done(tcg_env); 40858f75b8a4SRichard Henderson } else { 40868f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 40878f75b8a4SRichard Henderson } 40888f75b8a4SRichard Henderson return true; 40898f75b8a4SRichard Henderson } 40908f75b8a4SRichard Henderson 40918f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 40928f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 40938f75b8a4SRichard Henderson 40940880d20bSRichard Henderson /* 40950880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 40960880d20bSRichard Henderson */ 40970880d20bSRichard Henderson 40980880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 40990880d20bSRichard Henderson { 41000880d20bSRichard Henderson TCGv addr, tmp = NULL; 41010880d20bSRichard Henderson 41020880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 41030880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 41040880d20bSRichard Henderson return NULL; 41050880d20bSRichard Henderson } 41060880d20bSRichard Henderson 41070880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 41080880d20bSRichard Henderson if (rs2_or_imm) { 41090880d20bSRichard Henderson tmp = tcg_temp_new(); 41100880d20bSRichard Henderson if (imm) { 41110880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 41120880d20bSRichard Henderson } else { 41130880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 41140880d20bSRichard Henderson } 41150880d20bSRichard Henderson addr = tmp; 41160880d20bSRichard Henderson } 41170880d20bSRichard Henderson if (AM_CHECK(dc)) { 41180880d20bSRichard Henderson if (!tmp) { 41190880d20bSRichard Henderson tmp = tcg_temp_new(); 41200880d20bSRichard Henderson } 41210880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 41220880d20bSRichard Henderson addr = tmp; 41230880d20bSRichard Henderson } 41240880d20bSRichard Henderson return addr; 41250880d20bSRichard Henderson } 41260880d20bSRichard Henderson 41270880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 41280880d20bSRichard Henderson { 41290880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 41300880d20bSRichard Henderson DisasASI da; 41310880d20bSRichard Henderson 41320880d20bSRichard Henderson if (addr == NULL) { 41330880d20bSRichard Henderson return false; 41340880d20bSRichard Henderson } 41350880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 41360880d20bSRichard Henderson 41370880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 413842071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 41390880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 41400880d20bSRichard Henderson return advance_pc(dc); 41410880d20bSRichard Henderson } 41420880d20bSRichard Henderson 41430880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 41440880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 41450880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 41460880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 41470880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 41480880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 41490880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 41500880d20bSRichard Henderson 41510880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 41520880d20bSRichard Henderson { 41530880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 41540880d20bSRichard Henderson DisasASI da; 41550880d20bSRichard Henderson 41560880d20bSRichard Henderson if (addr == NULL) { 41570880d20bSRichard Henderson return false; 41580880d20bSRichard Henderson } 41590880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 41600880d20bSRichard Henderson 41610880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 416242071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 41630880d20bSRichard Henderson return advance_pc(dc); 41640880d20bSRichard Henderson } 41650880d20bSRichard Henderson 41660880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 41670880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 41680880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 41690880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 41700880d20bSRichard Henderson 41710880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 41720880d20bSRichard Henderson { 41730880d20bSRichard Henderson TCGv addr; 41740880d20bSRichard Henderson DisasASI da; 41750880d20bSRichard Henderson 41760880d20bSRichard Henderson if (a->rd & 1) { 41770880d20bSRichard Henderson return false; 41780880d20bSRichard Henderson } 41790880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 41800880d20bSRichard Henderson if (addr == NULL) { 41810880d20bSRichard Henderson return false; 41820880d20bSRichard Henderson } 41830880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 418442071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 41850880d20bSRichard Henderson return advance_pc(dc); 41860880d20bSRichard Henderson } 41870880d20bSRichard Henderson 41880880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 41890880d20bSRichard Henderson { 41900880d20bSRichard Henderson TCGv addr; 41910880d20bSRichard Henderson DisasASI da; 41920880d20bSRichard Henderson 41930880d20bSRichard Henderson if (a->rd & 1) { 41940880d20bSRichard Henderson return false; 41950880d20bSRichard Henderson } 41960880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 41970880d20bSRichard Henderson if (addr == NULL) { 41980880d20bSRichard Henderson return false; 41990880d20bSRichard Henderson } 42000880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 420142071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 42020880d20bSRichard Henderson return advance_pc(dc); 42030880d20bSRichard Henderson } 42040880d20bSRichard Henderson 4205cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4206cf07cd1eSRichard Henderson { 4207cf07cd1eSRichard Henderson TCGv addr, reg; 4208cf07cd1eSRichard Henderson DisasASI da; 4209cf07cd1eSRichard Henderson 4210cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4211cf07cd1eSRichard Henderson if (addr == NULL) { 4212cf07cd1eSRichard Henderson return false; 4213cf07cd1eSRichard Henderson } 4214cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4215cf07cd1eSRichard Henderson 4216cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4217cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4218cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4219cf07cd1eSRichard Henderson return advance_pc(dc); 4220cf07cd1eSRichard Henderson } 4221cf07cd1eSRichard Henderson 4222dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4223dca544b9SRichard Henderson { 4224dca544b9SRichard Henderson TCGv addr, dst, src; 4225dca544b9SRichard Henderson DisasASI da; 4226dca544b9SRichard Henderson 4227dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4228dca544b9SRichard Henderson if (addr == NULL) { 4229dca544b9SRichard Henderson return false; 4230dca544b9SRichard Henderson } 4231dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4232dca544b9SRichard Henderson 4233dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4234dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4235dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4236dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4237dca544b9SRichard Henderson return advance_pc(dc); 4238dca544b9SRichard Henderson } 4239dca544b9SRichard Henderson 4240d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4241d0a11d25SRichard Henderson { 4242d0a11d25SRichard Henderson TCGv addr, o, n, c; 4243d0a11d25SRichard Henderson DisasASI da; 4244d0a11d25SRichard Henderson 4245d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4246d0a11d25SRichard Henderson if (addr == NULL) { 4247d0a11d25SRichard Henderson return false; 4248d0a11d25SRichard Henderson } 4249d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4250d0a11d25SRichard Henderson 4251d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4252d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4253d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4254d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4255d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4256d0a11d25SRichard Henderson return advance_pc(dc); 4257d0a11d25SRichard Henderson } 4258d0a11d25SRichard Henderson 4259d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4260d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4261d0a11d25SRichard Henderson 426206c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 426306c060d9SRichard Henderson { 426406c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 426506c060d9SRichard Henderson DisasASI da; 426606c060d9SRichard Henderson 426706c060d9SRichard Henderson if (addr == NULL) { 426806c060d9SRichard Henderson return false; 426906c060d9SRichard Henderson } 427006c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 427106c060d9SRichard Henderson return true; 427206c060d9SRichard Henderson } 427306c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 427406c060d9SRichard Henderson return true; 427506c060d9SRichard Henderson } 427606c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4277287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 427806c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 427906c060d9SRichard Henderson return advance_pc(dc); 428006c060d9SRichard Henderson } 428106c060d9SRichard Henderson 428206c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 428306c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 428406c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 428506c060d9SRichard Henderson 4286287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4287287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4288287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4289287b1152SRichard Henderson 429006c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 429106c060d9SRichard Henderson { 429206c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 429306c060d9SRichard Henderson DisasASI da; 429406c060d9SRichard Henderson 429506c060d9SRichard Henderson if (addr == NULL) { 429606c060d9SRichard Henderson return false; 429706c060d9SRichard Henderson } 429806c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 429906c060d9SRichard Henderson return true; 430006c060d9SRichard Henderson } 430106c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 430206c060d9SRichard Henderson return true; 430306c060d9SRichard Henderson } 430406c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4305287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 430606c060d9SRichard Henderson return advance_pc(dc); 430706c060d9SRichard Henderson } 430806c060d9SRichard Henderson 430906c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 431006c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 431106c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 431206c060d9SRichard Henderson 4313287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4314287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4315287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4316287b1152SRichard Henderson 431706c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 431806c060d9SRichard Henderson { 431906c060d9SRichard Henderson if (!avail_32(dc)) { 432006c060d9SRichard Henderson return false; 432106c060d9SRichard Henderson } 432206c060d9SRichard Henderson if (!supervisor(dc)) { 432306c060d9SRichard Henderson return raise_priv(dc); 432406c060d9SRichard Henderson } 432506c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 432606c060d9SRichard Henderson return true; 432706c060d9SRichard Henderson } 432806c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 432906c060d9SRichard Henderson return true; 433006c060d9SRichard Henderson } 433106c060d9SRichard Henderson 4332d8c5b92fSRichard Henderson static bool trans_LDFSR(DisasContext *dc, arg_r_r_ri *a) 43333d3c0673SRichard Henderson { 43343590f01eSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4335d8c5b92fSRichard Henderson TCGv_i32 tmp; 43363590f01eSRichard Henderson 43373d3c0673SRichard Henderson if (addr == NULL) { 43383d3c0673SRichard Henderson return false; 43393d3c0673SRichard Henderson } 43403d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43413d3c0673SRichard Henderson return true; 43423d3c0673SRichard Henderson } 4343d8c5b92fSRichard Henderson 4344d8c5b92fSRichard Henderson tmp = tcg_temp_new_i32(); 4345d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i32(tmp, addr, dc->mem_idx, MO_TEUL | MO_ALIGN); 4346d8c5b92fSRichard Henderson 4347d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], tmp, FSR_FCC0_SHIFT, 2); 4348d8c5b92fSRichard Henderson /* LDFSR does not change FCC[1-3]. */ 4349d8c5b92fSRichard Henderson 4350d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, tmp); 43513d3c0673SRichard Henderson return advance_pc(dc); 43523d3c0673SRichard Henderson } 43533d3c0673SRichard Henderson 4354d8c5b92fSRichard Henderson static bool trans_LDXFSR(DisasContext *dc, arg_r_r_ri *a) 4355d8c5b92fSRichard Henderson { 4356d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 4357d8c5b92fSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4358d8c5b92fSRichard Henderson TCGv_i64 t64; 4359d8c5b92fSRichard Henderson TCGv_i32 lo, hi; 4360d8c5b92fSRichard Henderson 4361d8c5b92fSRichard Henderson if (addr == NULL) { 4362d8c5b92fSRichard Henderson return false; 4363d8c5b92fSRichard Henderson } 4364d8c5b92fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4365d8c5b92fSRichard Henderson return true; 4366d8c5b92fSRichard Henderson } 4367d8c5b92fSRichard Henderson 4368d8c5b92fSRichard Henderson t64 = tcg_temp_new_i64(); 4369d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, dc->mem_idx, MO_TEUQ | MO_ALIGN); 4370d8c5b92fSRichard Henderson 4371d8c5b92fSRichard Henderson lo = tcg_temp_new_i32(); 4372d8c5b92fSRichard Henderson hi = cpu_fcc[3]; 4373d8c5b92fSRichard Henderson tcg_gen_extr_i64_i32(lo, hi, t64); 4374d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], lo, FSR_FCC0_SHIFT, 2); 4375d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[1], hi, FSR_FCC1_SHIFT - 32, 2); 4376d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[2], hi, FSR_FCC2_SHIFT - 32, 2); 4377d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[3], hi, FSR_FCC3_SHIFT - 32, 2); 4378d8c5b92fSRichard Henderson 4379d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, lo); 4380d8c5b92fSRichard Henderson return advance_pc(dc); 4381d8c5b92fSRichard Henderson #else 4382d8c5b92fSRichard Henderson return false; 4383d8c5b92fSRichard Henderson #endif 4384d8c5b92fSRichard Henderson } 43853d3c0673SRichard Henderson 43863d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 43873d3c0673SRichard Henderson { 43883d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 43891ccd6e13SRichard Henderson TCGv fsr; 43901ccd6e13SRichard Henderson 43913d3c0673SRichard Henderson if (addr == NULL) { 43923d3c0673SRichard Henderson return false; 43933d3c0673SRichard Henderson } 43943d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43953d3c0673SRichard Henderson return true; 43963d3c0673SRichard Henderson } 43971ccd6e13SRichard Henderson 43981ccd6e13SRichard Henderson fsr = tcg_temp_new(); 43991ccd6e13SRichard Henderson gen_helper_get_fsr(fsr, tcg_env); 44001ccd6e13SRichard Henderson tcg_gen_qemu_st_tl(fsr, addr, dc->mem_idx, mop | MO_ALIGN); 44013d3c0673SRichard Henderson return advance_pc(dc); 44023d3c0673SRichard Henderson } 44033d3c0673SRichard Henderson 44043d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 44053d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 44063d3c0673SRichard Henderson 44071210a036SRichard Henderson static bool do_fc(DisasContext *dc, int rd, int32_t c) 44083a38260eSRichard Henderson { 44093a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 44103a38260eSRichard Henderson return true; 44113a38260eSRichard Henderson } 44121210a036SRichard Henderson gen_store_fpr_F(dc, rd, tcg_constant_i32(c)); 44133a38260eSRichard Henderson return advance_pc(dc); 44143a38260eSRichard Henderson } 44153a38260eSRichard Henderson 44163a38260eSRichard Henderson TRANS(FZEROs, VIS1, do_fc, a->rd, 0) 44171210a036SRichard Henderson TRANS(FONEs, VIS1, do_fc, a->rd, -1) 44183a38260eSRichard Henderson 44193a38260eSRichard Henderson static bool do_dc(DisasContext *dc, int rd, int64_t c) 44203a38260eSRichard Henderson { 44213a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 44223a38260eSRichard Henderson return true; 44233a38260eSRichard Henderson } 44241210a036SRichard Henderson gen_store_fpr_D(dc, rd, tcg_constant_i64(c)); 44253a38260eSRichard Henderson return advance_pc(dc); 44263a38260eSRichard Henderson } 44273a38260eSRichard Henderson 44283a38260eSRichard Henderson TRANS(FZEROd, VIS1, do_dc, a->rd, 0) 44293a38260eSRichard Henderson TRANS(FONEd, VIS1, do_dc, a->rd, -1) 44303a38260eSRichard Henderson 4431baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4432baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4433baf3dbf2SRichard Henderson { 4434baf3dbf2SRichard Henderson TCGv_i32 tmp; 4435baf3dbf2SRichard Henderson 4436baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4437baf3dbf2SRichard Henderson return true; 4438baf3dbf2SRichard Henderson } 4439baf3dbf2SRichard Henderson 4440baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4441baf3dbf2SRichard Henderson func(tmp, tmp); 4442baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4443baf3dbf2SRichard Henderson return advance_pc(dc); 4444baf3dbf2SRichard Henderson } 4445baf3dbf2SRichard Henderson 4446baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4447baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4448baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4449baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4450baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4451baf3dbf2SRichard Henderson 44522f722641SRichard Henderson static bool do_fd(DisasContext *dc, arg_r_r *a, 44532f722641SRichard Henderson void (*func)(TCGv_i32, TCGv_i64)) 44542f722641SRichard Henderson { 44552f722641SRichard Henderson TCGv_i32 dst; 44562f722641SRichard Henderson TCGv_i64 src; 44572f722641SRichard Henderson 44582f722641SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44592f722641SRichard Henderson return true; 44602f722641SRichard Henderson } 44612f722641SRichard Henderson 4462388a6465SRichard Henderson dst = tcg_temp_new_i32(); 44632f722641SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 44642f722641SRichard Henderson func(dst, src); 44652f722641SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 44662f722641SRichard Henderson return advance_pc(dc); 44672f722641SRichard Henderson } 44682f722641SRichard Henderson 44692f722641SRichard Henderson TRANS(FPACK16, VIS1, do_fd, a, gen_op_fpack16) 44702f722641SRichard Henderson TRANS(FPACKFIX, VIS1, do_fd, a, gen_op_fpackfix) 44712f722641SRichard Henderson 4472119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4473119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4474119cb94fSRichard Henderson { 4475119cb94fSRichard Henderson TCGv_i32 tmp; 4476119cb94fSRichard Henderson 4477119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4478119cb94fSRichard Henderson return true; 4479119cb94fSRichard Henderson } 4480119cb94fSRichard Henderson 4481119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4482119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4483119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4484119cb94fSRichard Henderson return advance_pc(dc); 4485119cb94fSRichard Henderson } 4486119cb94fSRichard Henderson 4487119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4488119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4489119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4490119cb94fSRichard Henderson 44918c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 44928c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 44938c94bcd8SRichard Henderson { 44948c94bcd8SRichard Henderson TCGv_i32 dst; 44958c94bcd8SRichard Henderson TCGv_i64 src; 44968c94bcd8SRichard Henderson 44978c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44988c94bcd8SRichard Henderson return true; 44998c94bcd8SRichard Henderson } 45008c94bcd8SRichard Henderson 4501388a6465SRichard Henderson dst = tcg_temp_new_i32(); 45028c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 45038c94bcd8SRichard Henderson func(dst, tcg_env, src); 45048c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 45058c94bcd8SRichard Henderson return advance_pc(dc); 45068c94bcd8SRichard Henderson } 45078c94bcd8SRichard Henderson 45088c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 45098c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 45108c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 45118c94bcd8SRichard Henderson 4512c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4513c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4514c6d83e4fSRichard Henderson { 4515c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4516c6d83e4fSRichard Henderson 4517c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4518c6d83e4fSRichard Henderson return true; 4519c6d83e4fSRichard Henderson } 4520c6d83e4fSRichard Henderson 452152f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4522c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4523c6d83e4fSRichard Henderson func(dst, src); 4524c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4525c6d83e4fSRichard Henderson return advance_pc(dc); 4526c6d83e4fSRichard Henderson } 4527c6d83e4fSRichard Henderson 4528c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4529c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4530c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4531c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4532c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4533c6d83e4fSRichard Henderson 45348aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 45358aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 45368aa418b3SRichard Henderson { 45378aa418b3SRichard Henderson TCGv_i64 dst, src; 45388aa418b3SRichard Henderson 45398aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45408aa418b3SRichard Henderson return true; 45418aa418b3SRichard Henderson } 45428aa418b3SRichard Henderson 454352f46d46SRichard Henderson dst = tcg_temp_new_i64(); 45448aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 45458aa418b3SRichard Henderson func(dst, tcg_env, src); 45468aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 45478aa418b3SRichard Henderson return advance_pc(dc); 45488aa418b3SRichard Henderson } 45498aa418b3SRichard Henderson 45508aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 45518aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 45528aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 45538aa418b3SRichard Henderson 45547b616f36SRichard Henderson static bool do_df(DisasContext *dc, arg_r_r *a, 45557b616f36SRichard Henderson void (*func)(TCGv_i64, TCGv_i32)) 45567b616f36SRichard Henderson { 45577b616f36SRichard Henderson TCGv_i64 dst; 45587b616f36SRichard Henderson TCGv_i32 src; 45597b616f36SRichard Henderson 45607b616f36SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45617b616f36SRichard Henderson return true; 45627b616f36SRichard Henderson } 45637b616f36SRichard Henderson 45647b616f36SRichard Henderson dst = tcg_temp_new_i64(); 45657b616f36SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 45667b616f36SRichard Henderson func(dst, src); 45677b616f36SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 45687b616f36SRichard Henderson return advance_pc(dc); 45697b616f36SRichard Henderson } 45707b616f36SRichard Henderson 45717b616f36SRichard Henderson TRANS(FEXPAND, VIS1, do_df, a, gen_helper_fexpand) 45727b616f36SRichard Henderson 4573199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a, 4574199d43efSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 4575199d43efSRichard Henderson { 4576199d43efSRichard Henderson TCGv_i64 dst; 4577199d43efSRichard Henderson TCGv_i32 src; 4578199d43efSRichard Henderson 4579199d43efSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4580199d43efSRichard Henderson return true; 4581199d43efSRichard Henderson } 4582199d43efSRichard Henderson 458352f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4584199d43efSRichard Henderson src = gen_load_fpr_F(dc, a->rs); 4585199d43efSRichard Henderson func(dst, tcg_env, src); 4586199d43efSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4587199d43efSRichard Henderson return advance_pc(dc); 4588199d43efSRichard Henderson } 4589199d43efSRichard Henderson 4590199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod) 4591199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod) 4592199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox) 4593199d43efSRichard Henderson 4594daf457d4SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a, 4595daf457d4SRichard Henderson void (*func)(TCGv_i128, TCGv_i128)) 4596f4e18df5SRichard Henderson { 459733ec4245SRichard Henderson TCGv_i128 t; 4598f4e18df5SRichard Henderson 4599f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4600f4e18df5SRichard Henderson return true; 4601f4e18df5SRichard Henderson } 4602f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4603f4e18df5SRichard Henderson return true; 4604f4e18df5SRichard Henderson } 4605f4e18df5SRichard Henderson 4606f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 460733ec4245SRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4608daf457d4SRichard Henderson func(t, t); 460933ec4245SRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4610f4e18df5SRichard Henderson return advance_pc(dc); 4611f4e18df5SRichard Henderson } 4612f4e18df5SRichard Henderson 4613daf457d4SRichard Henderson TRANS(FMOVq, 64, do_qq, a, tcg_gen_mov_i128) 4614daf457d4SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_op_fnegq) 4615daf457d4SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_op_fabsq) 4616f4e18df5SRichard Henderson 4617c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4618e41716beSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128)) 4619c995216bSRichard Henderson { 4620e41716beSRichard Henderson TCGv_i128 t; 4621e41716beSRichard Henderson 4622c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4623c995216bSRichard Henderson return true; 4624c995216bSRichard Henderson } 4625c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4626c995216bSRichard Henderson return true; 4627c995216bSRichard Henderson } 4628c995216bSRichard Henderson 4629e41716beSRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4630e41716beSRichard Henderson func(t, tcg_env, t); 4631e41716beSRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4632c995216bSRichard Henderson return advance_pc(dc); 4633c995216bSRichard Henderson } 4634c995216bSRichard Henderson 4635c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4636c995216bSRichard Henderson 4637bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a, 4638d81e3efeSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i128)) 4639bd9c5c42SRichard Henderson { 4640d81e3efeSRichard Henderson TCGv_i128 src; 4641bd9c5c42SRichard Henderson TCGv_i32 dst; 4642bd9c5c42SRichard Henderson 4643bd9c5c42SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4644bd9c5c42SRichard Henderson return true; 4645bd9c5c42SRichard Henderson } 4646bd9c5c42SRichard Henderson if (gen_trap_float128(dc)) { 4647bd9c5c42SRichard Henderson return true; 4648bd9c5c42SRichard Henderson } 4649bd9c5c42SRichard Henderson 4650d81e3efeSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 4651388a6465SRichard Henderson dst = tcg_temp_new_i32(); 4652d81e3efeSRichard Henderson func(dst, tcg_env, src); 4653bd9c5c42SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4654bd9c5c42SRichard Henderson return advance_pc(dc); 4655bd9c5c42SRichard Henderson } 4656bd9c5c42SRichard Henderson 4657bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos) 4658bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi) 4659bd9c5c42SRichard Henderson 46601617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a, 466125a5769eSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i128)) 46621617586fSRichard Henderson { 466325a5769eSRichard Henderson TCGv_i128 src; 46641617586fSRichard Henderson TCGv_i64 dst; 46651617586fSRichard Henderson 46661617586fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 46671617586fSRichard Henderson return true; 46681617586fSRichard Henderson } 46691617586fSRichard Henderson if (gen_trap_float128(dc)) { 46701617586fSRichard Henderson return true; 46711617586fSRichard Henderson } 46721617586fSRichard Henderson 467325a5769eSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 467452f46d46SRichard Henderson dst = tcg_temp_new_i64(); 467525a5769eSRichard Henderson func(dst, tcg_env, src); 46761617586fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 46771617586fSRichard Henderson return advance_pc(dc); 46781617586fSRichard Henderson } 46791617586fSRichard Henderson 46801617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod) 46811617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox) 46821617586fSRichard Henderson 468313ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a, 46840b2a61ccSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i32)) 468513ebcc77SRichard Henderson { 468613ebcc77SRichard Henderson TCGv_i32 src; 46870b2a61ccSRichard Henderson TCGv_i128 dst; 468813ebcc77SRichard Henderson 468913ebcc77SRichard Henderson if (gen_trap_ifnofpu(dc)) { 469013ebcc77SRichard Henderson return true; 469113ebcc77SRichard Henderson } 469213ebcc77SRichard Henderson if (gen_trap_float128(dc)) { 469313ebcc77SRichard Henderson return true; 469413ebcc77SRichard Henderson } 469513ebcc77SRichard Henderson 469613ebcc77SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 46970b2a61ccSRichard Henderson dst = tcg_temp_new_i128(); 46980b2a61ccSRichard Henderson func(dst, tcg_env, src); 46990b2a61ccSRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 470013ebcc77SRichard Henderson return advance_pc(dc); 470113ebcc77SRichard Henderson } 470213ebcc77SRichard Henderson 470313ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq) 470413ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq) 470513ebcc77SRichard Henderson 47067b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a, 4707fdc50716SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i64)) 47087b8e3e1aSRichard Henderson { 47097b8e3e1aSRichard Henderson TCGv_i64 src; 4710fdc50716SRichard Henderson TCGv_i128 dst; 47117b8e3e1aSRichard Henderson 47127b8e3e1aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 47137b8e3e1aSRichard Henderson return true; 47147b8e3e1aSRichard Henderson } 47157b8e3e1aSRichard Henderson if (gen_trap_float128(dc)) { 47167b8e3e1aSRichard Henderson return true; 47177b8e3e1aSRichard Henderson } 47187b8e3e1aSRichard Henderson 47197b8e3e1aSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4720fdc50716SRichard Henderson dst = tcg_temp_new_i128(); 4721fdc50716SRichard Henderson func(dst, tcg_env, src); 4722fdc50716SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 47237b8e3e1aSRichard Henderson return advance_pc(dc); 47247b8e3e1aSRichard Henderson } 47257b8e3e1aSRichard Henderson 47267b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq) 47277b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq) 47287b8e3e1aSRichard Henderson 47297f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 47307f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 47317f10b52fSRichard Henderson { 47327f10b52fSRichard Henderson TCGv_i32 src1, src2; 47337f10b52fSRichard Henderson 47347f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 47357f10b52fSRichard Henderson return true; 47367f10b52fSRichard Henderson } 47377f10b52fSRichard Henderson 47387f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 47397f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 47407f10b52fSRichard Henderson func(src1, src1, src2); 47417f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 47427f10b52fSRichard Henderson return advance_pc(dc); 47437f10b52fSRichard Henderson } 47447f10b52fSRichard Henderson 47457f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 47467f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 47477f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 47487f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 47497f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 47507f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 47517f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 47527f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 47537f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 47547f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 47557f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 47567f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 47577f10b52fSRichard Henderson 4758*3d50b728SRichard Henderson TRANS(FHADDs, VIS3, do_fff, a, gen_op_fhadds) 4759*3d50b728SRichard Henderson TRANS(FHSUBs, VIS3, do_fff, a, gen_op_fhsubs) 4760*3d50b728SRichard Henderson TRANS(FNHADDs, VIS3, do_fff, a, gen_op_fnhadds) 4761*3d50b728SRichard Henderson 4762c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4763c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4764c1514961SRichard Henderson { 4765c1514961SRichard Henderson TCGv_i32 src1, src2; 4766c1514961SRichard Henderson 4767c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4768c1514961SRichard Henderson return true; 4769c1514961SRichard Henderson } 4770c1514961SRichard Henderson 4771c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4772c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4773c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4774c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4775c1514961SRichard Henderson return advance_pc(dc); 4776c1514961SRichard Henderson } 4777c1514961SRichard Henderson 4778c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4779c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4780c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4781c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 4782*3d50b728SRichard Henderson TRANS(FNADDs, VIS3, do_env_fff, a, gen_helper_fnadds) 4783*3d50b728SRichard Henderson TRANS(FNMULs, VIS3, do_env_fff, a, gen_helper_fnmuls) 4784c1514961SRichard Henderson 4785a859602cSRichard Henderson static bool do_dff(DisasContext *dc, arg_r_r_r *a, 4786a859602cSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i32)) 4787a859602cSRichard Henderson { 4788a859602cSRichard Henderson TCGv_i64 dst; 4789a859602cSRichard Henderson TCGv_i32 src1, src2; 4790a859602cSRichard Henderson 4791a859602cSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4792a859602cSRichard Henderson return true; 4793a859602cSRichard Henderson } 4794a859602cSRichard Henderson 479552f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4796a859602cSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4797a859602cSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4798a859602cSRichard Henderson func(dst, src1, src2); 4799a859602cSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4800a859602cSRichard Henderson return advance_pc(dc); 4801a859602cSRichard Henderson } 4802a859602cSRichard Henderson 4803a859602cSRichard Henderson TRANS(FMUL8x16AU, VIS1, do_dff, a, gen_op_fmul8x16au) 4804a859602cSRichard Henderson TRANS(FMUL8x16AL, VIS1, do_dff, a, gen_op_fmul8x16al) 4805be8998e0SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_dff, a, gen_op_fmuld8sux16) 4806be8998e0SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_dff, a, gen_op_fmuld8ulx16) 4807d3ef26afSRichard Henderson TRANS(FPMERGE, VIS1, do_dff, a, gen_helper_fpmerge) 4808a859602cSRichard Henderson 48099157dcccSRichard Henderson static bool do_dfd(DisasContext *dc, arg_r_r_r *a, 48109157dcccSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i64)) 48119157dcccSRichard Henderson { 48129157dcccSRichard Henderson TCGv_i64 dst, src2; 48139157dcccSRichard Henderson TCGv_i32 src1; 48149157dcccSRichard Henderson 48159157dcccSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48169157dcccSRichard Henderson return true; 48179157dcccSRichard Henderson } 48189157dcccSRichard Henderson 481952f46d46SRichard Henderson dst = tcg_temp_new_i64(); 48209157dcccSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 48219157dcccSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 48229157dcccSRichard Henderson func(dst, src1, src2); 48239157dcccSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 48249157dcccSRichard Henderson return advance_pc(dc); 48259157dcccSRichard Henderson } 48269157dcccSRichard Henderson 48279157dcccSRichard Henderson TRANS(FMUL8x16, VIS1, do_dfd, a, gen_helper_fmul8x16) 48289157dcccSRichard Henderson 482928c131a3SRichard Henderson static bool do_gvec_ddd(DisasContext *dc, arg_r_r_r *a, MemOp vece, 483028c131a3SRichard Henderson void (*func)(unsigned, uint32_t, uint32_t, 483128c131a3SRichard Henderson uint32_t, uint32_t, uint32_t)) 483228c131a3SRichard Henderson { 483328c131a3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 483428c131a3SRichard Henderson return true; 483528c131a3SRichard Henderson } 483628c131a3SRichard Henderson 483728c131a3SRichard Henderson func(vece, gen_offset_fpr_D(a->rd), gen_offset_fpr_D(a->rs1), 483828c131a3SRichard Henderson gen_offset_fpr_D(a->rs2), 8, 8); 483928c131a3SRichard Henderson return advance_pc(dc); 484028c131a3SRichard Henderson } 484128c131a3SRichard Henderson 484228c131a3SRichard Henderson TRANS(FPADD16, VIS1, do_gvec_ddd, a, MO_16, tcg_gen_gvec_add) 484328c131a3SRichard Henderson TRANS(FPADD32, VIS1, do_gvec_ddd, a, MO_32, tcg_gen_gvec_add) 484428c131a3SRichard Henderson TRANS(FPSUB16, VIS1, do_gvec_ddd, a, MO_16, tcg_gen_gvec_sub) 484528c131a3SRichard Henderson TRANS(FPSUB32, VIS1, do_gvec_ddd, a, MO_32, tcg_gen_gvec_sub) 48467837185eSRichard Henderson TRANS(FCHKSM16, VIS3, do_gvec_ddd, a, MO_16, gen_op_fchksm16) 484728c131a3SRichard Henderson 4848e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4849e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4850e06c9f83SRichard Henderson { 4851e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4852e06c9f83SRichard Henderson 4853e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4854e06c9f83SRichard Henderson return true; 4855e06c9f83SRichard Henderson } 4856e06c9f83SRichard Henderson 485752f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4858e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4859e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4860e06c9f83SRichard Henderson func(dst, src1, src2); 4861e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4862e06c9f83SRichard Henderson return advance_pc(dc); 4863e06c9f83SRichard Henderson } 4864e06c9f83SRichard Henderson 4865e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4866e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4867e06c9f83SRichard Henderson 4868e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4869e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4870e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4871e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4872e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4873e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4874e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4875e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4876e06c9f83SRichard Henderson 48774b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 48784b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 48794b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 48804b6edc0aSRichard Henderson 4881*3d50b728SRichard Henderson TRANS(FHADDd, VIS3, do_ddd, a, gen_op_fhaddd) 4882*3d50b728SRichard Henderson TRANS(FHSUBd, VIS3, do_ddd, a, gen_op_fhsubd) 4883*3d50b728SRichard Henderson TRANS(FNHADDd, VIS3, do_ddd, a, gen_op_fnhaddd) 4884*3d50b728SRichard Henderson 4885e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a, 4886e2fa6bd1SRichard Henderson void (*func)(TCGv, TCGv_i64, TCGv_i64)) 4887e2fa6bd1SRichard Henderson { 4888e2fa6bd1SRichard Henderson TCGv_i64 src1, src2; 4889e2fa6bd1SRichard Henderson TCGv dst; 4890e2fa6bd1SRichard Henderson 4891e2fa6bd1SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4892e2fa6bd1SRichard Henderson return true; 4893e2fa6bd1SRichard Henderson } 4894e2fa6bd1SRichard Henderson 4895e2fa6bd1SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4896e2fa6bd1SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4897e2fa6bd1SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4898e2fa6bd1SRichard Henderson func(dst, src1, src2); 4899e2fa6bd1SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4900e2fa6bd1SRichard Henderson return advance_pc(dc); 4901e2fa6bd1SRichard Henderson } 4902e2fa6bd1SRichard Henderson 4903e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16) 4904e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16) 4905e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16) 4906e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16) 4907e2fa6bd1SRichard Henderson 4908e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32) 4909e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32) 4910e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32) 4911e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32) 4912e2fa6bd1SRichard Henderson 4913f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 4914f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 4915f2a59b0aSRichard Henderson { 4916f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 4917f2a59b0aSRichard Henderson 4918f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4919f2a59b0aSRichard Henderson return true; 4920f2a59b0aSRichard Henderson } 4921f2a59b0aSRichard Henderson 492252f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4923f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4924f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4925f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 4926f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4927f2a59b0aSRichard Henderson return advance_pc(dc); 4928f2a59b0aSRichard Henderson } 4929f2a59b0aSRichard Henderson 4930f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 4931f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 4932f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 4933f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 4934*3d50b728SRichard Henderson TRANS(FNADDd, VIS3, do_env_ddd, a, gen_helper_fnaddd) 4935*3d50b728SRichard Henderson TRANS(FNMULd, VIS3, do_env_ddd, a, gen_helper_fnmuld) 4936f2a59b0aSRichard Henderson 4937ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 4938ff4c711bSRichard Henderson { 4939ff4c711bSRichard Henderson TCGv_i64 dst; 4940ff4c711bSRichard Henderson TCGv_i32 src1, src2; 4941ff4c711bSRichard Henderson 4942ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4943ff4c711bSRichard Henderson return true; 4944ff4c711bSRichard Henderson } 4945ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 4946ff4c711bSRichard Henderson return raise_unimpfpop(dc); 4947ff4c711bSRichard Henderson } 4948ff4c711bSRichard Henderson 494952f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4950ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4951ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4952ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 4953ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4954ff4c711bSRichard Henderson return advance_pc(dc); 4955ff4c711bSRichard Henderson } 4956ff4c711bSRichard Henderson 4957*3d50b728SRichard Henderson static bool trans_FNsMULd(DisasContext *dc, arg_r_r_r *a) 4958*3d50b728SRichard Henderson { 4959*3d50b728SRichard Henderson TCGv_i64 dst; 4960*3d50b728SRichard Henderson TCGv_i32 src1, src2; 4961*3d50b728SRichard Henderson 4962*3d50b728SRichard Henderson if (!avail_VIS3(dc)) { 4963*3d50b728SRichard Henderson return false; 4964*3d50b728SRichard Henderson } 4965*3d50b728SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4966*3d50b728SRichard Henderson return true; 4967*3d50b728SRichard Henderson } 4968*3d50b728SRichard Henderson dst = tcg_temp_new_i64(); 4969*3d50b728SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4970*3d50b728SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4971*3d50b728SRichard Henderson gen_helper_fnsmuld(dst, tcg_env, src1, src2); 4972*3d50b728SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4973*3d50b728SRichard Henderson return advance_pc(dc); 4974*3d50b728SRichard Henderson } 4975*3d50b728SRichard Henderson 49764fd71d19SRichard Henderson static bool do_ffff(DisasContext *dc, arg_r_r_r_r *a, 49774fd71d19SRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_i32)) 49784fd71d19SRichard Henderson { 49794fd71d19SRichard Henderson TCGv_i32 dst, src1, src2, src3; 49804fd71d19SRichard Henderson 49814fd71d19SRichard Henderson if (gen_trap_ifnofpu(dc)) { 49824fd71d19SRichard Henderson return true; 49834fd71d19SRichard Henderson } 49844fd71d19SRichard Henderson 49854fd71d19SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 49864fd71d19SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 49874fd71d19SRichard Henderson src3 = gen_load_fpr_F(dc, a->rs3); 49884fd71d19SRichard Henderson dst = tcg_temp_new_i32(); 49894fd71d19SRichard Henderson func(dst, src1, src2, src3); 49904fd71d19SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 49914fd71d19SRichard Henderson return advance_pc(dc); 49924fd71d19SRichard Henderson } 49934fd71d19SRichard Henderson 49944fd71d19SRichard Henderson TRANS(FMADDs, FMAF, do_ffff, a, gen_op_fmadds) 49954fd71d19SRichard Henderson TRANS(FMSUBs, FMAF, do_ffff, a, gen_op_fmsubs) 49964fd71d19SRichard Henderson TRANS(FNMSUBs, FMAF, do_ffff, a, gen_op_fnmsubs) 49974fd71d19SRichard Henderson TRANS(FNMADDs, FMAF, do_ffff, a, gen_op_fnmadds) 49984fd71d19SRichard Henderson 49994fd71d19SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r_r *a, 5000afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 5001afb04344SRichard Henderson { 50024fd71d19SRichard Henderson TCGv_i64 dst, src1, src2, src3; 5003afb04344SRichard Henderson 5004afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5005afb04344SRichard Henderson return true; 5006afb04344SRichard Henderson } 5007afb04344SRichard Henderson 500852f46d46SRichard Henderson dst = tcg_temp_new_i64(); 5009afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5010afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 50114fd71d19SRichard Henderson src3 = gen_load_fpr_D(dc, a->rs3); 50124fd71d19SRichard Henderson func(dst, src1, src2, src3); 5013afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5014afb04344SRichard Henderson return advance_pc(dc); 5015afb04344SRichard Henderson } 5016afb04344SRichard Henderson 5017afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 50184fd71d19SRichard Henderson TRANS(FMADDd, FMAF, do_dddd, a, gen_op_fmaddd) 50194fd71d19SRichard Henderson TRANS(FMSUBd, FMAF, do_dddd, a, gen_op_fmsubd) 50204fd71d19SRichard Henderson TRANS(FNMSUBd, FMAF, do_dddd, a, gen_op_fnmsubd) 50214fd71d19SRichard Henderson TRANS(FNMADDd, FMAF, do_dddd, a, gen_op_fnmaddd) 5022afb04344SRichard Henderson 5023a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 502416bedf89SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128, TCGv_i128)) 5025a4056239SRichard Henderson { 502616bedf89SRichard Henderson TCGv_i128 src1, src2; 502716bedf89SRichard Henderson 5028a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5029a4056239SRichard Henderson return true; 5030a4056239SRichard Henderson } 5031a4056239SRichard Henderson if (gen_trap_float128(dc)) { 5032a4056239SRichard Henderson return true; 5033a4056239SRichard Henderson } 5034a4056239SRichard Henderson 503516bedf89SRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 503616bedf89SRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 503716bedf89SRichard Henderson func(src1, tcg_env, src1, src2); 503816bedf89SRichard Henderson gen_store_fpr_Q(dc, a->rd, src1); 5039a4056239SRichard Henderson return advance_pc(dc); 5040a4056239SRichard Henderson } 5041a4056239SRichard Henderson 5042a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 5043a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 5044a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 5045a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 5046a4056239SRichard Henderson 50475e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 50485e3b17bbSRichard Henderson { 50495e3b17bbSRichard Henderson TCGv_i64 src1, src2; 5050ba21dc99SRichard Henderson TCGv_i128 dst; 50515e3b17bbSRichard Henderson 50525e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 50535e3b17bbSRichard Henderson return true; 50545e3b17bbSRichard Henderson } 50555e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 50565e3b17bbSRichard Henderson return true; 50575e3b17bbSRichard Henderson } 50585e3b17bbSRichard Henderson 50595e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 50605e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5061ba21dc99SRichard Henderson dst = tcg_temp_new_i128(); 5062ba21dc99SRichard Henderson gen_helper_fdmulq(dst, tcg_env, src1, src2); 5063ba21dc99SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 50645e3b17bbSRichard Henderson return advance_pc(dc); 50655e3b17bbSRichard Henderson } 50665e3b17bbSRichard Henderson 5067f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128, 5068f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5069f7ec8155SRichard Henderson { 5070f7ec8155SRichard Henderson DisasCompare cmp; 5071f7ec8155SRichard Henderson 50722c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 50732c4f56c9SRichard Henderson return false; 50742c4f56c9SRichard Henderson } 5075f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5076f7ec8155SRichard Henderson return true; 5077f7ec8155SRichard Henderson } 5078f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5079f7ec8155SRichard Henderson return true; 5080f7ec8155SRichard Henderson } 5081f7ec8155SRichard Henderson 5082f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5083f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5084f7ec8155SRichard Henderson return advance_pc(dc); 5085f7ec8155SRichard Henderson } 5086f7ec8155SRichard Henderson 5087f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs) 5088f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd) 5089f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq) 5090f7ec8155SRichard Henderson 5091f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128, 5092f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5093f7ec8155SRichard Henderson { 5094f7ec8155SRichard Henderson DisasCompare cmp; 5095f7ec8155SRichard Henderson 5096f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5097f7ec8155SRichard Henderson return true; 5098f7ec8155SRichard Henderson } 5099f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5100f7ec8155SRichard Henderson return true; 5101f7ec8155SRichard Henderson } 5102f7ec8155SRichard Henderson 5103f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5104f7ec8155SRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 5105f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5106f7ec8155SRichard Henderson return advance_pc(dc); 5107f7ec8155SRichard Henderson } 5108f7ec8155SRichard Henderson 5109f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs) 5110f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd) 5111f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq) 5112f7ec8155SRichard Henderson 5113f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128, 5114f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5115f7ec8155SRichard Henderson { 5116f7ec8155SRichard Henderson DisasCompare cmp; 5117f7ec8155SRichard Henderson 5118f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5119f7ec8155SRichard Henderson return true; 5120f7ec8155SRichard Henderson } 5121f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5122f7ec8155SRichard Henderson return true; 5123f7ec8155SRichard Henderson } 5124f7ec8155SRichard Henderson 5125f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5126f7ec8155SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 5127f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5128f7ec8155SRichard Henderson return advance_pc(dc); 5129f7ec8155SRichard Henderson } 5130f7ec8155SRichard Henderson 5131f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs) 5132f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd) 5133f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq) 5134f7ec8155SRichard Henderson 513540f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e) 513640f9ad21SRichard Henderson { 513740f9ad21SRichard Henderson TCGv_i32 src1, src2; 513840f9ad21SRichard Henderson 513940f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 514040f9ad21SRichard Henderson return false; 514140f9ad21SRichard Henderson } 514240f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 514340f9ad21SRichard Henderson return true; 514440f9ad21SRichard Henderson } 514540f9ad21SRichard Henderson 514640f9ad21SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 514740f9ad21SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 514840f9ad21SRichard Henderson if (e) { 5149d8c5b92fSRichard Henderson gen_helper_fcmpes(cpu_fcc[a->cc], tcg_env, src1, src2); 515040f9ad21SRichard Henderson } else { 5151d8c5b92fSRichard Henderson gen_helper_fcmps(cpu_fcc[a->cc], tcg_env, src1, src2); 515240f9ad21SRichard Henderson } 515340f9ad21SRichard Henderson return advance_pc(dc); 515440f9ad21SRichard Henderson } 515540f9ad21SRichard Henderson 515640f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false) 515740f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true) 515840f9ad21SRichard Henderson 515940f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e) 516040f9ad21SRichard Henderson { 516140f9ad21SRichard Henderson TCGv_i64 src1, src2; 516240f9ad21SRichard Henderson 516340f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 516440f9ad21SRichard Henderson return false; 516540f9ad21SRichard Henderson } 516640f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 516740f9ad21SRichard Henderson return true; 516840f9ad21SRichard Henderson } 516940f9ad21SRichard Henderson 517040f9ad21SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 517140f9ad21SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 517240f9ad21SRichard Henderson if (e) { 5173d8c5b92fSRichard Henderson gen_helper_fcmped(cpu_fcc[a->cc], tcg_env, src1, src2); 517440f9ad21SRichard Henderson } else { 5175d8c5b92fSRichard Henderson gen_helper_fcmpd(cpu_fcc[a->cc], tcg_env, src1, src2); 517640f9ad21SRichard Henderson } 517740f9ad21SRichard Henderson return advance_pc(dc); 517840f9ad21SRichard Henderson } 517940f9ad21SRichard Henderson 518040f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false) 518140f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true) 518240f9ad21SRichard Henderson 518340f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e) 518440f9ad21SRichard Henderson { 5185f3ceafadSRichard Henderson TCGv_i128 src1, src2; 5186f3ceafadSRichard Henderson 518740f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 518840f9ad21SRichard Henderson return false; 518940f9ad21SRichard Henderson } 519040f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 519140f9ad21SRichard Henderson return true; 519240f9ad21SRichard Henderson } 519340f9ad21SRichard Henderson if (gen_trap_float128(dc)) { 519440f9ad21SRichard Henderson return true; 519540f9ad21SRichard Henderson } 519640f9ad21SRichard Henderson 5197f3ceafadSRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 5198f3ceafadSRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 519940f9ad21SRichard Henderson if (e) { 5200d8c5b92fSRichard Henderson gen_helper_fcmpeq(cpu_fcc[a->cc], tcg_env, src1, src2); 520140f9ad21SRichard Henderson } else { 5202d8c5b92fSRichard Henderson gen_helper_fcmpq(cpu_fcc[a->cc], tcg_env, src1, src2); 520340f9ad21SRichard Henderson } 520440f9ad21SRichard Henderson return advance_pc(dc); 520540f9ad21SRichard Henderson } 520640f9ad21SRichard Henderson 520740f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false) 520840f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true) 520940f9ad21SRichard Henderson 52106e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5211fcf5ef2aSThomas Huth { 52126e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 52136e61bc94SEmilio G. Cota int bound; 5214af00be49SEmilio G. Cota 5215af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 52166e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 52176e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 521877976769SPhilippe Mathieu-Daudé dc->def = &cpu_env(cs)->def; 52196e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 52206e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5221c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 52226e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5223c9b459aaSArtyom Tarasenko #endif 5224fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5225fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 52266e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5227c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 52286e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5229c9b459aaSArtyom Tarasenko #endif 5230fcf5ef2aSThomas Huth #endif 52316e61bc94SEmilio G. Cota /* 52326e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 52336e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 52346e61bc94SEmilio G. Cota */ 52356e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 52366e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5237af00be49SEmilio G. Cota } 5238fcf5ef2aSThomas Huth 52396e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 52406e61bc94SEmilio G. Cota { 52416e61bc94SEmilio G. Cota } 52426e61bc94SEmilio G. Cota 52436e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 52446e61bc94SEmilio G. Cota { 52456e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5246633c4283SRichard Henderson target_ulong npc = dc->npc; 52476e61bc94SEmilio G. Cota 5248633c4283SRichard Henderson if (npc & 3) { 5249633c4283SRichard Henderson switch (npc) { 5250633c4283SRichard Henderson case JUMP_PC: 5251fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5252633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5253633c4283SRichard Henderson break; 5254633c4283SRichard Henderson case DYNAMIC_PC: 5255633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5256633c4283SRichard Henderson npc = DYNAMIC_PC; 5257633c4283SRichard Henderson break; 5258633c4283SRichard Henderson default: 5259633c4283SRichard Henderson g_assert_not_reached(); 5260fcf5ef2aSThomas Huth } 52616e61bc94SEmilio G. Cota } 5262633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5263633c4283SRichard Henderson } 5264fcf5ef2aSThomas Huth 52656e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 52666e61bc94SEmilio G. Cota { 52676e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 52686e61bc94SEmilio G. Cota unsigned int insn; 5269fcf5ef2aSThomas Huth 527077976769SPhilippe Mathieu-Daudé insn = translator_ldl(cpu_env(cs), &dc->base, dc->pc); 5271af00be49SEmilio G. Cota dc->base.pc_next += 4; 5272878cc677SRichard Henderson 5273878cc677SRichard Henderson if (!decode(dc, insn)) { 5274ba9c09b4SRichard Henderson gen_exception(dc, TT_ILL_INSN); 5275878cc677SRichard Henderson } 5276fcf5ef2aSThomas Huth 5277af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 52786e61bc94SEmilio G. Cota return; 5279c5e6ccdfSEmilio G. Cota } 5280af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 52816e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5282af00be49SEmilio G. Cota } 52836e61bc94SEmilio G. Cota } 5284fcf5ef2aSThomas Huth 52856e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 52866e61bc94SEmilio G. Cota { 52876e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5288186e7890SRichard Henderson DisasDelayException *e, *e_next; 5289633c4283SRichard Henderson bool may_lookup; 52906e61bc94SEmilio G. Cota 529189527e3aSRichard Henderson finishing_insn(dc); 529289527e3aSRichard Henderson 529346bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 529446bb0137SMark Cave-Ayland case DISAS_NEXT: 529546bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5296633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5297fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5298fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5299633c4283SRichard Henderson break; 5300fcf5ef2aSThomas Huth } 5301633c4283SRichard Henderson 5302930f1865SRichard Henderson may_lookup = true; 5303633c4283SRichard Henderson if (dc->pc & 3) { 5304633c4283SRichard Henderson switch (dc->pc) { 5305633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5306633c4283SRichard Henderson break; 5307633c4283SRichard Henderson case DYNAMIC_PC: 5308633c4283SRichard Henderson may_lookup = false; 5309633c4283SRichard Henderson break; 5310633c4283SRichard Henderson default: 5311633c4283SRichard Henderson g_assert_not_reached(); 5312633c4283SRichard Henderson } 5313633c4283SRichard Henderson } else { 5314633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5315633c4283SRichard Henderson } 5316633c4283SRichard Henderson 5317930f1865SRichard Henderson if (dc->npc & 3) { 5318930f1865SRichard Henderson switch (dc->npc) { 5319930f1865SRichard Henderson case JUMP_PC: 5320930f1865SRichard Henderson gen_generic_branch(dc); 5321930f1865SRichard Henderson break; 5322930f1865SRichard Henderson case DYNAMIC_PC: 5323930f1865SRichard Henderson may_lookup = false; 5324930f1865SRichard Henderson break; 5325930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5326930f1865SRichard Henderson break; 5327930f1865SRichard Henderson default: 5328930f1865SRichard Henderson g_assert_not_reached(); 5329930f1865SRichard Henderson } 5330930f1865SRichard Henderson } else { 5331930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5332930f1865SRichard Henderson } 5333633c4283SRichard Henderson if (may_lookup) { 5334633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5335633c4283SRichard Henderson } else { 533607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5337fcf5ef2aSThomas Huth } 533846bb0137SMark Cave-Ayland break; 533946bb0137SMark Cave-Ayland 534046bb0137SMark Cave-Ayland case DISAS_NORETURN: 534146bb0137SMark Cave-Ayland break; 534246bb0137SMark Cave-Ayland 534346bb0137SMark Cave-Ayland case DISAS_EXIT: 534446bb0137SMark Cave-Ayland /* Exit TB */ 534546bb0137SMark Cave-Ayland save_state(dc); 534646bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 534746bb0137SMark Cave-Ayland break; 534846bb0137SMark Cave-Ayland 534946bb0137SMark Cave-Ayland default: 535046bb0137SMark Cave-Ayland g_assert_not_reached(); 5351fcf5ef2aSThomas Huth } 5352186e7890SRichard Henderson 5353186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5354186e7890SRichard Henderson gen_set_label(e->lab); 5355186e7890SRichard Henderson 5356186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5357186e7890SRichard Henderson if (e->npc % 4 == 0) { 5358186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5359186e7890SRichard Henderson } 5360186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5361186e7890SRichard Henderson 5362186e7890SRichard Henderson e_next = e->next; 5363186e7890SRichard Henderson g_free(e); 5364186e7890SRichard Henderson } 5365fcf5ef2aSThomas Huth } 53666e61bc94SEmilio G. Cota 53676e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 53686e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 53696e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 53706e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 53716e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 53726e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 53736e61bc94SEmilio G. Cota }; 53746e61bc94SEmilio G. Cota 5375597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 537632f0c394SAnton Johansson vaddr pc, void *host_pc) 53776e61bc94SEmilio G. Cota { 53786e61bc94SEmilio G. Cota DisasContext dc = {}; 53796e61bc94SEmilio G. Cota 5380306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5381fcf5ef2aSThomas Huth } 5382fcf5ef2aSThomas Huth 538355c3ceefSRichard Henderson void sparc_tcg_init(void) 5384fcf5ef2aSThomas Huth { 5385fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5386fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5387fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5388fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5389fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5390fcf5ef2aSThomas Huth }; 5391fcf5ef2aSThomas Huth 5392d8c5b92fSRichard Henderson static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5393d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 5394d8c5b92fSRichard Henderson { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5395d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc0" }, 5396d8c5b92fSRichard Henderson { &cpu_fcc[1], offsetof(CPUSPARCState, fcc[1]), "fcc1" }, 5397d8c5b92fSRichard Henderson { &cpu_fcc[2], offsetof(CPUSPARCState, fcc[2]), "fcc2" }, 5398d8c5b92fSRichard Henderson { &cpu_fcc[3], offsetof(CPUSPARCState, fcc[3]), "fcc3" }, 5399d8c5b92fSRichard Henderson #else 5400d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc" }, 5401d8c5b92fSRichard Henderson #endif 5402d8c5b92fSRichard Henderson }; 5403d8c5b92fSRichard Henderson 5404fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5405fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5406fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 54072a1905c7SRichard Henderson { &cpu_xcc_Z, offsetof(CPUSPARCState, xcc_Z), "xcc_Z" }, 54082a1905c7SRichard Henderson { &cpu_xcc_C, offsetof(CPUSPARCState, xcc_C), "xcc_C" }, 5409fcf5ef2aSThomas Huth #endif 54102a1905c7SRichard Henderson { &cpu_cc_N, offsetof(CPUSPARCState, cc_N), "cc_N" }, 54112a1905c7SRichard Henderson { &cpu_cc_V, offsetof(CPUSPARCState, cc_V), "cc_V" }, 54122a1905c7SRichard Henderson { &cpu_icc_Z, offsetof(CPUSPARCState, icc_Z), "icc_Z" }, 54132a1905c7SRichard Henderson { &cpu_icc_C, offsetof(CPUSPARCState, icc_C), "icc_C" }, 5414fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5415fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5416fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5417fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5418fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5419fcf5ef2aSThomas Huth }; 5420fcf5ef2aSThomas Huth 5421fcf5ef2aSThomas Huth unsigned int i; 5422fcf5ef2aSThomas Huth 5423ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5424fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5425fcf5ef2aSThomas Huth "regwptr"); 5426fcf5ef2aSThomas Huth 5427d8c5b92fSRichard Henderson for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5428d8c5b92fSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5429d8c5b92fSRichard Henderson } 5430d8c5b92fSRichard Henderson 5431fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5432ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5433fcf5ef2aSThomas Huth } 5434fcf5ef2aSThomas Huth 5435f764718dSRichard Henderson cpu_regs[0] = NULL; 5436fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5437ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5438fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5439fcf5ef2aSThomas Huth gregnames[i]); 5440fcf5ef2aSThomas Huth } 5441fcf5ef2aSThomas Huth 5442fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5443fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5444fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5445fcf5ef2aSThomas Huth gregnames[i]); 5446fcf5ef2aSThomas Huth } 5447fcf5ef2aSThomas Huth } 5448fcf5ef2aSThomas Huth 5449f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5450f36aaa53SRichard Henderson const TranslationBlock *tb, 5451f36aaa53SRichard Henderson const uint64_t *data) 5452fcf5ef2aSThomas Huth { 545377976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 5454fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5455fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5456fcf5ef2aSThomas Huth 5457fcf5ef2aSThomas Huth env->pc = pc; 5458fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5459fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5460fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5461fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5462fcf5ef2aSThomas Huth if (env->cond) { 5463fcf5ef2aSThomas Huth env->npc = npc & ~3; 5464fcf5ef2aSThomas Huth } else { 5465fcf5ef2aSThomas Huth env->npc = pc + 4; 5466fcf5ef2aSThomas Huth } 5467fcf5ef2aSThomas Huth } else { 5468fcf5ef2aSThomas Huth env->npc = npc; 5469fcf5ef2aSThomas Huth } 5470fcf5ef2aSThomas Huth } 5471