xref: /openbmc/qemu/target/sparc/translate.c (revision 3d3c06737b27c07181740e9f696dcbe25b9e8e19)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth    SPARC translation
3fcf5ef2aSThomas Huth 
4fcf5ef2aSThomas Huth    Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
5fcf5ef2aSThomas Huth    Copyright (C) 2003-2005 Fabrice Bellard
6fcf5ef2aSThomas Huth 
7fcf5ef2aSThomas Huth    This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth    modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth    License as published by the Free Software Foundation; either
105650b549SChetan Pant    version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth 
12fcf5ef2aSThomas Huth    This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth    but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth    Lesser General Public License for more details.
16fcf5ef2aSThomas Huth 
17fcf5ef2aSThomas Huth    You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth    License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth 
23fcf5ef2aSThomas Huth #include "cpu.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
26fcf5ef2aSThomas Huth #include "exec/exec-all.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
28fcf5ef2aSThomas Huth 
29fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
30fcf5ef2aSThomas Huth 
31c5e6ccdfSEmilio G. Cota #include "exec/translator.h"
32fcf5ef2aSThomas Huth #include "exec/log.h"
33fcf5ef2aSThomas Huth #include "asi.h"
34fcf5ef2aSThomas Huth 
35d53106c9SRichard Henderson #define HELPER_H "helper.h"
36d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
37d53106c9SRichard Henderson #undef  HELPER_H
38fcf5ef2aSThomas Huth 
39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64
40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E)                 qemu_build_not_reached()
4186b82fe0SRichard Henderson # define gen_helper_rett(E)                     qemu_build_not_reached()
420faef01bSRichard Henderson # define gen_helper_power_down(E)               qemu_build_not_reached()
4325524734SRichard Henderson # define gen_helper_wrpsr(E, S)                 qemu_build_not_reached()
44668bb9b7SRichard Henderson #else
450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S)         qemu_build_not_reached()
468f75b8a4SRichard Henderson # define gen_helper_done(E)                     qemu_build_not_reached()
47e8325dc0SRichard Henderson # define gen_helper_flushw(E)                   qemu_build_not_reached()
48*3d3c0673SRichard Henderson # define gen_helper_ldxfsr(D, E, A, B)          qemu_build_not_reached()
49af25071cSRichard Henderson # define gen_helper_rdccr(D, E)                 qemu_build_not_reached()
505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E)                 qemu_build_not_reached()
5125524734SRichard Henderson # define gen_helper_restored(E)                 qemu_build_not_reached()
528f75b8a4SRichard Henderson # define gen_helper_retry(E)                    qemu_build_not_reached()
5325524734SRichard Henderson # define gen_helper_saved(E)                    qemu_build_not_reached()
544ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B)           qemu_build_not_reached()
550faef01bSRichard Henderson # define gen_helper_set_softint(E, S)           qemu_build_not_reached()
56af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C)  qemu_build_not_reached()
579422278eSRichard Henderson # define gen_helper_tick_set_count(P, S)        qemu_build_not_reached()
58bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S)        qemu_build_not_reached()
594ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B)           qemu_build_not_reached()
600faef01bSRichard Henderson # define gen_helper_wrccr(E, S)                 qemu_build_not_reached()
619422278eSRichard Henderson # define gen_helper_wrcwp(E, S)                 qemu_build_not_reached()
629422278eSRichard Henderson # define gen_helper_wrgl(E, S)                  qemu_build_not_reached()
630faef01bSRichard Henderson # define gen_helper_write_softint(E, S)         qemu_build_not_reached()
649422278eSRichard Henderson # define gen_helper_wrpil(E, S)                 qemu_build_not_reached()
659422278eSRichard Henderson # define gen_helper_wrpstate(E, S)              qemu_build_not_reached()
66668bb9b7SRichard Henderson # define MAXTL_MASK                             0
67af25071cSRichard Henderson #endif
68af25071cSRichard Henderson 
69633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */
70633c4283SRichard Henderson #define DYNAMIC_PC         1
71633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */
72633c4283SRichard Henderson #define JUMP_PC            2
73633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */
74633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP  3
75fcf5ef2aSThomas Huth 
7646bb0137SMark Cave-Ayland #define DISAS_EXIT  DISAS_TARGET_0
7746bb0137SMark Cave-Ayland 
78fcf5ef2aSThomas Huth /* global register indexes */
79fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr;
80fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst;
81fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op;
82fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr;
83fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc;
84fcf5ef2aSThomas Huth static TCGv cpu_regs[32];
85fcf5ef2aSThomas Huth static TCGv cpu_y;
86fcf5ef2aSThomas Huth static TCGv cpu_tbr;
87fcf5ef2aSThomas Huth static TCGv cpu_cond;
88fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
89fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs;
90fcf5ef2aSThomas Huth static TCGv cpu_gsr;
91fcf5ef2aSThomas Huth #else
92af25071cSRichard Henderson # define cpu_fprs               ({ qemu_build_not_reached(); (TCGv)NULL; })
93af25071cSRichard Henderson # define cpu_gsr                ({ qemu_build_not_reached(); (TCGv)NULL; })
94fcf5ef2aSThomas Huth #endif
95fcf5ef2aSThomas Huth /* Floating point registers */
96fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS];
97fcf5ef2aSThomas Huth 
98af25071cSRichard Henderson #define env_field_offsetof(X)     offsetof(CPUSPARCState, X)
99af25071cSRichard Henderson #ifdef TARGET_SPARC64
100cd6269f7SRichard Henderson # define env32_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
101af25071cSRichard Henderson # define env64_field_offsetof(X)  env_field_offsetof(X)
102af25071cSRichard Henderson #else
103cd6269f7SRichard Henderson # define env32_field_offsetof(X)  env_field_offsetof(X)
104af25071cSRichard Henderson # define env64_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
105af25071cSRichard Henderson #endif
106af25071cSRichard Henderson 
107186e7890SRichard Henderson typedef struct DisasDelayException {
108186e7890SRichard Henderson     struct DisasDelayException *next;
109186e7890SRichard Henderson     TCGLabel *lab;
110186e7890SRichard Henderson     TCGv_i32 excp;
111186e7890SRichard Henderson     /* Saved state at parent insn. */
112186e7890SRichard Henderson     target_ulong pc;
113186e7890SRichard Henderson     target_ulong npc;
114186e7890SRichard Henderson } DisasDelayException;
115186e7890SRichard Henderson 
116fcf5ef2aSThomas Huth typedef struct DisasContext {
117af00be49SEmilio G. Cota     DisasContextBase base;
118fcf5ef2aSThomas Huth     target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
119fcf5ef2aSThomas Huth     target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
120fcf5ef2aSThomas Huth     target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
121fcf5ef2aSThomas Huth     int mem_idx;
122c9b459aaSArtyom Tarasenko     bool fpu_enabled;
123c9b459aaSArtyom Tarasenko     bool address_mask_32bit;
124c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
125c9b459aaSArtyom Tarasenko     bool supervisor;
126c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64
127c9b459aaSArtyom Tarasenko     bool hypervisor;
128c9b459aaSArtyom Tarasenko #endif
129c9b459aaSArtyom Tarasenko #endif
130c9b459aaSArtyom Tarasenko 
131fcf5ef2aSThomas Huth     uint32_t cc_op;  /* current CC operation */
132fcf5ef2aSThomas Huth     sparc_def_t *def;
133fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
134fcf5ef2aSThomas Huth     int fprs_dirty;
135fcf5ef2aSThomas Huth     int asi;
136fcf5ef2aSThomas Huth #endif
137186e7890SRichard Henderson     DisasDelayException *delay_excp_list;
138fcf5ef2aSThomas Huth } DisasContext;
139fcf5ef2aSThomas Huth 
140fcf5ef2aSThomas Huth typedef struct {
141fcf5ef2aSThomas Huth     TCGCond cond;
142fcf5ef2aSThomas Huth     bool is_bool;
143fcf5ef2aSThomas Huth     TCGv c1, c2;
144fcf5ef2aSThomas Huth } DisasCompare;
145fcf5ef2aSThomas Huth 
146fcf5ef2aSThomas Huth // This function uses non-native bit order
147fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO)                                  \
148fcf5ef2aSThomas Huth     ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
149fcf5ef2aSThomas Huth 
150fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0
151fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO)               \
152fcf5ef2aSThomas Huth     GET_FIELD(X, 31 - (TO), 31 - (FROM))
153fcf5ef2aSThomas Huth 
154fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
155fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
156fcf5ef2aSThomas Huth 
157fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
158fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
159fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c))
160fcf5ef2aSThomas Huth #else
161fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e)
162fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c)
163fcf5ef2aSThomas Huth #endif
164fcf5ef2aSThomas Huth 
165fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff
166fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f
167fcf5ef2aSThomas Huth 
168fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13))
169fcf5ef2aSThomas Huth 
1700c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd)
171fcf5ef2aSThomas Huth {
172fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64)
173fcf5ef2aSThomas Huth     int bit = (rd < 32) ? 1 : 2;
174fcf5ef2aSThomas Huth     /* If we know we've already set this bit within the TB,
175fcf5ef2aSThomas Huth        we can avoid setting it again.  */
176fcf5ef2aSThomas Huth     if (!(dc->fprs_dirty & bit)) {
177fcf5ef2aSThomas Huth         dc->fprs_dirty |= bit;
178fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit);
179fcf5ef2aSThomas Huth     }
180fcf5ef2aSThomas Huth #endif
181fcf5ef2aSThomas Huth }
182fcf5ef2aSThomas Huth 
183fcf5ef2aSThomas Huth /* floating point registers moves */
184fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src)
185fcf5ef2aSThomas Huth {
18636ab4623SRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
187dc41aa7dSRichard Henderson     if (src & 1) {
188dc41aa7dSRichard Henderson         tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]);
189dc41aa7dSRichard Henderson     } else {
190dc41aa7dSRichard Henderson         tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]);
191fcf5ef2aSThomas Huth     }
192dc41aa7dSRichard Henderson     return ret;
193fcf5ef2aSThomas Huth }
194fcf5ef2aSThomas Huth 
195fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v)
196fcf5ef2aSThomas Huth {
1978e7bbc75SRichard Henderson     TCGv_i64 t = tcg_temp_new_i64();
1988e7bbc75SRichard Henderson 
1998e7bbc75SRichard Henderson     tcg_gen_extu_i32_i64(t, v);
200fcf5ef2aSThomas Huth     tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t,
201fcf5ef2aSThomas Huth                         (dst & 1 ? 0 : 32), 32);
202fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
203fcf5ef2aSThomas Huth }
204fcf5ef2aSThomas Huth 
205fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc)
206fcf5ef2aSThomas Huth {
20736ab4623SRichard Henderson     return tcg_temp_new_i32();
208fcf5ef2aSThomas Huth }
209fcf5ef2aSThomas Huth 
210fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src)
211fcf5ef2aSThomas Huth {
212fcf5ef2aSThomas Huth     src = DFPREG(src);
213fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
214fcf5ef2aSThomas Huth }
215fcf5ef2aSThomas Huth 
216fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v)
217fcf5ef2aSThomas Huth {
218fcf5ef2aSThomas Huth     dst = DFPREG(dst);
219fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v);
220fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
221fcf5ef2aSThomas Huth }
222fcf5ef2aSThomas Huth 
223fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst)
224fcf5ef2aSThomas Huth {
225fcf5ef2aSThomas Huth     return cpu_fpr[DFPREG(dst) / 2];
226fcf5ef2aSThomas Huth }
227fcf5ef2aSThomas Huth 
228fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src)
229fcf5ef2aSThomas Huth {
230ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
231fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
232ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
233fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
234fcf5ef2aSThomas Huth }
235fcf5ef2aSThomas Huth 
236fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src)
237fcf5ef2aSThomas Huth {
238ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) +
239fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
240ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) +
241fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
242fcf5ef2aSThomas Huth }
243fcf5ef2aSThomas Huth 
244fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst)
245fcf5ef2aSThomas Huth {
246ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
247fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
248ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
249fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
250fcf5ef2aSThomas Huth }
251fcf5ef2aSThomas Huth 
252fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
253fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs)
254fcf5ef2aSThomas Huth {
255fcf5ef2aSThomas Huth     rd = QFPREG(rd);
256fcf5ef2aSThomas Huth     rs = QFPREG(rs);
257fcf5ef2aSThomas Huth 
258fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]);
259fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]);
260fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, rd);
261fcf5ef2aSThomas Huth }
262fcf5ef2aSThomas Huth #endif
263fcf5ef2aSThomas Huth 
264fcf5ef2aSThomas Huth /* moves */
265fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
266fcf5ef2aSThomas Huth #define supervisor(dc) 0
267fcf5ef2aSThomas Huth #define hypervisor(dc) 0
268fcf5ef2aSThomas Huth #else
269fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
270c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor)
271c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor)
272fcf5ef2aSThomas Huth #else
273c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor)
274668bb9b7SRichard Henderson #define hypervisor(dc) 0
275fcf5ef2aSThomas Huth #endif
276fcf5ef2aSThomas Huth #endif
277fcf5ef2aSThomas Huth 
278b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64)
279b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
280b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32)
281b1bc09eaSRichard Henderson # define AM_CHECK(dc)  true
282b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY)
283b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
284fcf5ef2aSThomas Huth #else
285b1bc09eaSRichard Henderson # define AM_CHECK(dc)  ((dc)->address_mask_32bit)
286fcf5ef2aSThomas Huth #endif
287fcf5ef2aSThomas Huth 
2880c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr)
289fcf5ef2aSThomas Huth {
290b1bc09eaSRichard Henderson     if (AM_CHECK(dc)) {
291fcf5ef2aSThomas Huth         tcg_gen_andi_tl(addr, addr, 0xffffffffULL);
292b1bc09eaSRichard Henderson     }
293fcf5ef2aSThomas Huth }
294fcf5ef2aSThomas Huth 
29523ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr)
29623ada1b1SRichard Henderson {
29723ada1b1SRichard Henderson     return AM_CHECK(dc) ? (uint32_t)addr : addr;
29823ada1b1SRichard Henderson }
29923ada1b1SRichard Henderson 
3000c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg)
301fcf5ef2aSThomas Huth {
302fcf5ef2aSThomas Huth     if (reg > 0) {
303fcf5ef2aSThomas Huth         assert(reg < 32);
304fcf5ef2aSThomas Huth         return cpu_regs[reg];
305fcf5ef2aSThomas Huth     } else {
30652123f14SRichard Henderson         TCGv t = tcg_temp_new();
307fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, 0);
308fcf5ef2aSThomas Huth         return t;
309fcf5ef2aSThomas Huth     }
310fcf5ef2aSThomas Huth }
311fcf5ef2aSThomas Huth 
3120c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v)
313fcf5ef2aSThomas Huth {
314fcf5ef2aSThomas Huth     if (reg > 0) {
315fcf5ef2aSThomas Huth         assert(reg < 32);
316fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_regs[reg], v);
317fcf5ef2aSThomas Huth     }
318fcf5ef2aSThomas Huth }
319fcf5ef2aSThomas Huth 
3200c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg)
321fcf5ef2aSThomas Huth {
322fcf5ef2aSThomas Huth     if (reg > 0) {
323fcf5ef2aSThomas Huth         assert(reg < 32);
324fcf5ef2aSThomas Huth         return cpu_regs[reg];
325fcf5ef2aSThomas Huth     } else {
32652123f14SRichard Henderson         return tcg_temp_new();
327fcf5ef2aSThomas Huth     }
328fcf5ef2aSThomas Huth }
329fcf5ef2aSThomas Huth 
3305645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc)
331fcf5ef2aSThomas Huth {
3325645aa2eSRichard Henderson     return translator_use_goto_tb(&s->base, pc) &&
3335645aa2eSRichard Henderson            translator_use_goto_tb(&s->base, npc);
334fcf5ef2aSThomas Huth }
335fcf5ef2aSThomas Huth 
3365645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num,
337fcf5ef2aSThomas Huth                         target_ulong pc, target_ulong npc)
338fcf5ef2aSThomas Huth {
339fcf5ef2aSThomas Huth     if (use_goto_tb(s, pc, npc))  {
340fcf5ef2aSThomas Huth         /* jump to same page: we can use a direct jump */
341fcf5ef2aSThomas Huth         tcg_gen_goto_tb(tb_num);
342fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
343fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
34407ea28b4SRichard Henderson         tcg_gen_exit_tb(s->base.tb, tb_num);
345fcf5ef2aSThomas Huth     } else {
346f67ccb2fSRichard Henderson         /* jump to another page: we can use an indirect jump */
347fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
348fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
349f67ccb2fSRichard Henderson         tcg_gen_lookup_and_goto_ptr();
350fcf5ef2aSThomas Huth     }
351fcf5ef2aSThomas Huth }
352fcf5ef2aSThomas Huth 
353fcf5ef2aSThomas Huth // XXX suboptimal
3540c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src)
355fcf5ef2aSThomas Huth {
356fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3570b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1);
358fcf5ef2aSThomas Huth }
359fcf5ef2aSThomas Huth 
3600c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src)
361fcf5ef2aSThomas Huth {
362fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3630b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1);
364fcf5ef2aSThomas Huth }
365fcf5ef2aSThomas Huth 
3660c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src)
367fcf5ef2aSThomas Huth {
368fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3690b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1);
370fcf5ef2aSThomas Huth }
371fcf5ef2aSThomas Huth 
3720c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src)
373fcf5ef2aSThomas Huth {
374fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3750b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1);
376fcf5ef2aSThomas Huth }
377fcf5ef2aSThomas Huth 
3780c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2)
379fcf5ef2aSThomas Huth {
380fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
381fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
382fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
383fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
384fcf5ef2aSThomas Huth }
385fcf5ef2aSThomas Huth 
386fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void)
387fcf5ef2aSThomas Huth {
388fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
389fcf5ef2aSThomas Huth 
390fcf5ef2aSThomas Huth     /* Carry is computed from a previous add: (dst < src)  */
391fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
392fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
393fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
394fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst);
395fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src);
396fcf5ef2aSThomas Huth #else
397fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_dst;
398fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src;
399fcf5ef2aSThomas Huth #endif
400fcf5ef2aSThomas Huth 
401fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
402fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
403fcf5ef2aSThomas Huth 
404fcf5ef2aSThomas Huth     return carry_32;
405fcf5ef2aSThomas Huth }
406fcf5ef2aSThomas Huth 
407fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void)
408fcf5ef2aSThomas Huth {
409fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
410fcf5ef2aSThomas Huth 
411fcf5ef2aSThomas Huth     /* Carry is computed from a previous borrow: (src1 < src2)  */
412fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
413fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
414fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
415fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src);
416fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2);
417fcf5ef2aSThomas Huth #else
418fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_src;
419fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src2;
420fcf5ef2aSThomas Huth #endif
421fcf5ef2aSThomas Huth 
422fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
423fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
424fcf5ef2aSThomas Huth 
425fcf5ef2aSThomas Huth     return carry_32;
426fcf5ef2aSThomas Huth }
427fcf5ef2aSThomas Huth 
428420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2,
429420a187dSRichard Henderson                             TCGv_i32 carry_32, bool update_cc)
430fcf5ef2aSThomas Huth {
431fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, src1, src2);
432fcf5ef2aSThomas Huth 
433420a187dSRichard Henderson #ifdef TARGET_SPARC64
434420a187dSRichard Henderson     TCGv carry = tcg_temp_new();
435420a187dSRichard Henderson     tcg_gen_extu_i32_tl(carry, carry_32);
436420a187dSRichard Henderson     tcg_gen_add_tl(dst, dst, carry);
437fcf5ef2aSThomas Huth #else
438420a187dSRichard Henderson     tcg_gen_add_i32(dst, dst, carry_32);
439fcf5ef2aSThomas Huth #endif
440fcf5ef2aSThomas Huth 
441fcf5ef2aSThomas Huth     if (update_cc) {
442420a187dSRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
443fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
444fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
445fcf5ef2aSThomas Huth     }
446fcf5ef2aSThomas Huth }
447fcf5ef2aSThomas Huth 
448420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc)
449420a187dSRichard Henderson {
450420a187dSRichard Henderson     TCGv discard;
451420a187dSRichard Henderson 
452420a187dSRichard Henderson     if (TARGET_LONG_BITS == 64) {
453420a187dSRichard Henderson         gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc);
454420a187dSRichard Henderson         return;
455420a187dSRichard Henderson     }
456420a187dSRichard Henderson 
457420a187dSRichard Henderson     /*
458420a187dSRichard Henderson      * We can re-use the host's hardware carry generation by using
459420a187dSRichard Henderson      * an ADD2 opcode.  We discard the low part of the output.
460420a187dSRichard Henderson      * Ideally we'd combine this operation with the add that
461420a187dSRichard Henderson      * generated the carry in the first place.
462420a187dSRichard Henderson      */
463420a187dSRichard Henderson     discard = tcg_temp_new();
464420a187dSRichard Henderson     tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
465420a187dSRichard Henderson 
466420a187dSRichard Henderson     if (update_cc) {
467420a187dSRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
468420a187dSRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, src1);
469420a187dSRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, src2);
470420a187dSRichard Henderson     }
471420a187dSRichard Henderson }
472420a187dSRichard Henderson 
473420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2)
474420a187dSRichard Henderson {
475420a187dSRichard Henderson     gen_op_addc_int_add(dst, src1, src2, false);
476420a187dSRichard Henderson }
477420a187dSRichard Henderson 
478420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2)
479420a187dSRichard Henderson {
480420a187dSRichard Henderson     gen_op_addc_int_add(dst, src1, src2, true);
481420a187dSRichard Henderson }
482420a187dSRichard Henderson 
483420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2)
484420a187dSRichard Henderson {
485420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false);
486420a187dSRichard Henderson }
487420a187dSRichard Henderson 
488420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2)
489420a187dSRichard Henderson {
490420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true);
491420a187dSRichard Henderson }
492420a187dSRichard Henderson 
493420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2,
494420a187dSRichard Henderson                                     bool update_cc)
495420a187dSRichard Henderson {
496420a187dSRichard Henderson     TCGv_i32 carry_32 = tcg_temp_new_i32();
497420a187dSRichard Henderson     gen_helper_compute_C_icc(carry_32, tcg_env);
498420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, carry_32, update_cc);
499420a187dSRichard Henderson }
500420a187dSRichard Henderson 
501420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2)
502420a187dSRichard Henderson {
503420a187dSRichard Henderson     gen_op_addc_int_generic(dst, src1, src2, false);
504420a187dSRichard Henderson }
505420a187dSRichard Henderson 
506420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2)
507420a187dSRichard Henderson {
508420a187dSRichard Henderson     gen_op_addc_int_generic(dst, src1, src2, true);
509420a187dSRichard Henderson }
510420a187dSRichard Henderson 
5110c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2)
512fcf5ef2aSThomas Huth {
513fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
514fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
515fcf5ef2aSThomas Huth     tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
516fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
517fcf5ef2aSThomas Huth }
518fcf5ef2aSThomas Huth 
519dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2,
520dfebb950SRichard Henderson                             TCGv_i32 carry_32, bool update_cc)
521fcf5ef2aSThomas Huth {
522fcf5ef2aSThomas Huth     TCGv carry;
523fcf5ef2aSThomas Huth 
524fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
525fcf5ef2aSThomas Huth     carry = tcg_temp_new();
526fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
527fcf5ef2aSThomas Huth #else
528fcf5ef2aSThomas Huth     carry = carry_32;
529fcf5ef2aSThomas Huth #endif
530fcf5ef2aSThomas Huth 
531fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, src1, src2);
532fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, dst, carry);
533fcf5ef2aSThomas Huth 
534fcf5ef2aSThomas Huth     if (update_cc) {
535dfebb950SRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
536fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
537fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
538fcf5ef2aSThomas Huth     }
539fcf5ef2aSThomas Huth }
540fcf5ef2aSThomas Huth 
541dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2)
542dfebb950SRichard Henderson {
543dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false);
544dfebb950SRichard Henderson }
545dfebb950SRichard Henderson 
546dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2)
547dfebb950SRichard Henderson {
548dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true);
549dfebb950SRichard Henderson }
550dfebb950SRichard Henderson 
551dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc)
552dfebb950SRichard Henderson {
553dfebb950SRichard Henderson     TCGv discard;
554dfebb950SRichard Henderson 
555dfebb950SRichard Henderson     if (TARGET_LONG_BITS == 64) {
556dfebb950SRichard Henderson         gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc);
557dfebb950SRichard Henderson         return;
558dfebb950SRichard Henderson     }
559dfebb950SRichard Henderson 
560dfebb950SRichard Henderson     /*
561dfebb950SRichard Henderson      * We can re-use the host's hardware carry generation by using
562dfebb950SRichard Henderson      * a SUB2 opcode.  We discard the low part of the output.
563dfebb950SRichard Henderson      */
564dfebb950SRichard Henderson     discard = tcg_temp_new();
565dfebb950SRichard Henderson     tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
566dfebb950SRichard Henderson 
567dfebb950SRichard Henderson     if (update_cc) {
568dfebb950SRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
569dfebb950SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, src1);
570dfebb950SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, src2);
571dfebb950SRichard Henderson     }
572dfebb950SRichard Henderson }
573dfebb950SRichard Henderson 
574dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2)
575dfebb950SRichard Henderson {
576dfebb950SRichard Henderson     gen_op_subc_int_sub(dst, src1, src2, false);
577dfebb950SRichard Henderson }
578dfebb950SRichard Henderson 
579dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2)
580dfebb950SRichard Henderson {
581dfebb950SRichard Henderson     gen_op_subc_int_sub(dst, src1, src2, true);
582dfebb950SRichard Henderson }
583dfebb950SRichard Henderson 
584dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2,
585dfebb950SRichard Henderson                                     bool update_cc)
586dfebb950SRichard Henderson {
587dfebb950SRichard Henderson     TCGv_i32 carry_32 = tcg_temp_new_i32();
588dfebb950SRichard Henderson 
589dfebb950SRichard Henderson     gen_helper_compute_C_icc(carry_32, tcg_env);
590dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, carry_32, update_cc);
591dfebb950SRichard Henderson }
592dfebb950SRichard Henderson 
593dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2)
594dfebb950SRichard Henderson {
595dfebb950SRichard Henderson     gen_op_subc_int_generic(dst, src1, src2, false);
596dfebb950SRichard Henderson }
597dfebb950SRichard Henderson 
598dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2)
599dfebb950SRichard Henderson {
600dfebb950SRichard Henderson     gen_op_subc_int_generic(dst, src1, src2, true);
601dfebb950SRichard Henderson }
602dfebb950SRichard Henderson 
6030c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2)
604fcf5ef2aSThomas Huth {
605fcf5ef2aSThomas Huth     TCGv r_temp, zero, t0;
606fcf5ef2aSThomas Huth 
607fcf5ef2aSThomas Huth     r_temp = tcg_temp_new();
608fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
609fcf5ef2aSThomas Huth 
610fcf5ef2aSThomas Huth     /* old op:
611fcf5ef2aSThomas Huth     if (!(env->y & 1))
612fcf5ef2aSThomas Huth         T1 = 0;
613fcf5ef2aSThomas Huth     */
61400ab7e61SRichard Henderson     zero = tcg_constant_tl(0);
615fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff);
616fcf5ef2aSThomas Huth     tcg_gen_andi_tl(r_temp, cpu_y, 0x1);
617fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff);
618fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero,
619fcf5ef2aSThomas Huth                        zero, cpu_cc_src2);
620fcf5ef2aSThomas Huth 
621fcf5ef2aSThomas Huth     // b2 = T0 & 1;
622fcf5ef2aSThomas Huth     // env->y = (b2 << 31) | (env->y >> 1);
6230b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_y, 1, 31);
62408d64e0dSPhilippe Mathieu-Daudé     tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1);
625fcf5ef2aSThomas Huth 
626fcf5ef2aSThomas Huth     // b1 = N ^ V;
627fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, cpu_psr);
628fcf5ef2aSThomas Huth     gen_mov_reg_V(r_temp, cpu_psr);
629fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t0, t0, r_temp);
630fcf5ef2aSThomas Huth 
631fcf5ef2aSThomas Huth     // T0 = (b1 << 31) | (T0 >> 1);
632fcf5ef2aSThomas Huth     // src1 = T0;
633fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, t0, 31);
634fcf5ef2aSThomas Huth     tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1);
635fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
636fcf5ef2aSThomas Huth 
637fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
638fcf5ef2aSThomas Huth 
639fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
640fcf5ef2aSThomas Huth }
641fcf5ef2aSThomas Huth 
6420c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext)
643fcf5ef2aSThomas Huth {
644fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32
645fcf5ef2aSThomas Huth     if (sign_ext) {
646fcf5ef2aSThomas Huth         tcg_gen_muls2_tl(dst, cpu_y, src1, src2);
647fcf5ef2aSThomas Huth     } else {
648fcf5ef2aSThomas Huth         tcg_gen_mulu2_tl(dst, cpu_y, src1, src2);
649fcf5ef2aSThomas Huth     }
650fcf5ef2aSThomas Huth #else
651fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new_i64();
652fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new_i64();
653fcf5ef2aSThomas Huth 
654fcf5ef2aSThomas Huth     if (sign_ext) {
655fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t0, src1);
656fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t1, src2);
657fcf5ef2aSThomas Huth     } else {
658fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t0, src1);
659fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t1, src2);
660fcf5ef2aSThomas Huth     }
661fcf5ef2aSThomas Huth 
662fcf5ef2aSThomas Huth     tcg_gen_mul_i64(dst, t0, t1);
663fcf5ef2aSThomas Huth     tcg_gen_shri_i64(cpu_y, dst, 32);
664fcf5ef2aSThomas Huth #endif
665fcf5ef2aSThomas Huth }
666fcf5ef2aSThomas Huth 
6670c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2)
668fcf5ef2aSThomas Huth {
669fcf5ef2aSThomas Huth     /* zero-extend truncated operands before multiplication */
670fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 0);
671fcf5ef2aSThomas Huth }
672fcf5ef2aSThomas Huth 
6730c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2)
674fcf5ef2aSThomas Huth {
675fcf5ef2aSThomas Huth     /* sign-extend truncated operands before multiplication */
676fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 1);
677fcf5ef2aSThomas Huth }
678fcf5ef2aSThomas Huth 
6794ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2)
6804ee85ea9SRichard Henderson {
6814ee85ea9SRichard Henderson     gen_helper_udivx(dst, tcg_env, src1, src2);
6824ee85ea9SRichard Henderson }
6834ee85ea9SRichard Henderson 
6844ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2)
6854ee85ea9SRichard Henderson {
6864ee85ea9SRichard Henderson     gen_helper_sdivx(dst, tcg_env, src1, src2);
6874ee85ea9SRichard Henderson }
6884ee85ea9SRichard Henderson 
689c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2)
690c2636853SRichard Henderson {
691c2636853SRichard Henderson     gen_helper_udiv(dst, tcg_env, src1, src2);
692c2636853SRichard Henderson }
693c2636853SRichard Henderson 
694c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2)
695c2636853SRichard Henderson {
696c2636853SRichard Henderson     gen_helper_sdiv(dst, tcg_env, src1, src2);
697c2636853SRichard Henderson }
698c2636853SRichard Henderson 
699c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2)
700c2636853SRichard Henderson {
701c2636853SRichard Henderson     gen_helper_udiv_cc(dst, tcg_env, src1, src2);
702c2636853SRichard Henderson }
703c2636853SRichard Henderson 
704c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2)
705c2636853SRichard Henderson {
706c2636853SRichard Henderson     gen_helper_sdiv_cc(dst, tcg_env, src1, src2);
707c2636853SRichard Henderson }
708c2636853SRichard Henderson 
709a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2)
710a9aba13dSRichard Henderson {
711a9aba13dSRichard Henderson     gen_helper_taddcctv(dst, tcg_env, src1, src2);
712a9aba13dSRichard Henderson }
713a9aba13dSRichard Henderson 
714a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2)
715a9aba13dSRichard Henderson {
716a9aba13dSRichard Henderson     gen_helper_tsubcctv(dst, tcg_env, src1, src2);
717a9aba13dSRichard Henderson }
718a9aba13dSRichard Henderson 
7199c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2)
7209c6ec5bcSRichard Henderson {
7219c6ec5bcSRichard Henderson     tcg_gen_ctpop_tl(dst, src2);
7229c6ec5bcSRichard Henderson }
7239c6ec5bcSRichard Henderson 
724fcf5ef2aSThomas Huth // 1
7250c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst)
726fcf5ef2aSThomas Huth {
727fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 1);
728fcf5ef2aSThomas Huth }
729fcf5ef2aSThomas Huth 
730fcf5ef2aSThomas Huth // Z
7310c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src)
732fcf5ef2aSThomas Huth {
733fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
734fcf5ef2aSThomas Huth }
735fcf5ef2aSThomas Huth 
736fcf5ef2aSThomas Huth // Z | (N ^ V)
7370c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src)
738fcf5ef2aSThomas Huth {
739fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
740fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, src);
741fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
742fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
743fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
744fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
745fcf5ef2aSThomas Huth }
746fcf5ef2aSThomas Huth 
747fcf5ef2aSThomas Huth // N ^ V
7480c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src)
749fcf5ef2aSThomas Huth {
750fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
751fcf5ef2aSThomas Huth     gen_mov_reg_V(t0, src);
752fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
753fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
754fcf5ef2aSThomas Huth }
755fcf5ef2aSThomas Huth 
756fcf5ef2aSThomas Huth // C | Z
7570c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src)
758fcf5ef2aSThomas Huth {
759fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
760fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
761fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
762fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
763fcf5ef2aSThomas Huth }
764fcf5ef2aSThomas Huth 
765fcf5ef2aSThomas Huth // C
7660c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src)
767fcf5ef2aSThomas Huth {
768fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
769fcf5ef2aSThomas Huth }
770fcf5ef2aSThomas Huth 
771fcf5ef2aSThomas Huth // V
7720c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src)
773fcf5ef2aSThomas Huth {
774fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
775fcf5ef2aSThomas Huth }
776fcf5ef2aSThomas Huth 
777fcf5ef2aSThomas Huth // 0
7780c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst)
779fcf5ef2aSThomas Huth {
780fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 0);
781fcf5ef2aSThomas Huth }
782fcf5ef2aSThomas Huth 
783fcf5ef2aSThomas Huth // N
7840c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src)
785fcf5ef2aSThomas Huth {
786fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
787fcf5ef2aSThomas Huth }
788fcf5ef2aSThomas Huth 
789fcf5ef2aSThomas Huth // !Z
7900c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src)
791fcf5ef2aSThomas Huth {
792fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
793fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
794fcf5ef2aSThomas Huth }
795fcf5ef2aSThomas Huth 
796fcf5ef2aSThomas Huth // !(Z | (N ^ V))
7970c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src)
798fcf5ef2aSThomas Huth {
799fcf5ef2aSThomas Huth     gen_op_eval_ble(dst, src);
800fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
801fcf5ef2aSThomas Huth }
802fcf5ef2aSThomas Huth 
803fcf5ef2aSThomas Huth // !(N ^ V)
8040c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src)
805fcf5ef2aSThomas Huth {
806fcf5ef2aSThomas Huth     gen_op_eval_bl(dst, src);
807fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
808fcf5ef2aSThomas Huth }
809fcf5ef2aSThomas Huth 
810fcf5ef2aSThomas Huth // !(C | Z)
8110c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src)
812fcf5ef2aSThomas Huth {
813fcf5ef2aSThomas Huth     gen_op_eval_bleu(dst, src);
814fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
815fcf5ef2aSThomas Huth }
816fcf5ef2aSThomas Huth 
817fcf5ef2aSThomas Huth // !C
8180c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src)
819fcf5ef2aSThomas Huth {
820fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
821fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
822fcf5ef2aSThomas Huth }
823fcf5ef2aSThomas Huth 
824fcf5ef2aSThomas Huth // !N
8250c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src)
826fcf5ef2aSThomas Huth {
827fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
828fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
829fcf5ef2aSThomas Huth }
830fcf5ef2aSThomas Huth 
831fcf5ef2aSThomas Huth // !V
8320c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src)
833fcf5ef2aSThomas Huth {
834fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
835fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
836fcf5ef2aSThomas Huth }
837fcf5ef2aSThomas Huth 
838fcf5ef2aSThomas Huth /*
839fcf5ef2aSThomas Huth   FPSR bit field FCC1 | FCC0:
840fcf5ef2aSThomas Huth    0 =
841fcf5ef2aSThomas Huth    1 <
842fcf5ef2aSThomas Huth    2 >
843fcf5ef2aSThomas Huth    3 unordered
844fcf5ef2aSThomas Huth */
8450c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src,
846fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
847fcf5ef2aSThomas Huth {
848fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset);
849fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
850fcf5ef2aSThomas Huth }
851fcf5ef2aSThomas Huth 
8520c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset)
853fcf5ef2aSThomas Huth {
854fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset);
855fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
856fcf5ef2aSThomas Huth }
857fcf5ef2aSThomas Huth 
858fcf5ef2aSThomas Huth // !0: FCC0 | FCC1
8590c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset)
860fcf5ef2aSThomas Huth {
861fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
862fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
863fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
864fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
865fcf5ef2aSThomas Huth }
866fcf5ef2aSThomas Huth 
867fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1
8680c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset)
869fcf5ef2aSThomas Huth {
870fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
871fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
872fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
873fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
874fcf5ef2aSThomas Huth }
875fcf5ef2aSThomas Huth 
876fcf5ef2aSThomas Huth // 1 or 3: FCC0
8770c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset)
878fcf5ef2aSThomas Huth {
879fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
880fcf5ef2aSThomas Huth }
881fcf5ef2aSThomas Huth 
882fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1
8830c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset)
884fcf5ef2aSThomas Huth {
885fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
886fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
887fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
888fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
889fcf5ef2aSThomas Huth }
890fcf5ef2aSThomas Huth 
891fcf5ef2aSThomas Huth // 2 or 3: FCC1
8920c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset)
893fcf5ef2aSThomas Huth {
894fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
895fcf5ef2aSThomas Huth }
896fcf5ef2aSThomas Huth 
897fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1
8980c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset)
899fcf5ef2aSThomas Huth {
900fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
901fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
902fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
903fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
904fcf5ef2aSThomas Huth }
905fcf5ef2aSThomas Huth 
906fcf5ef2aSThomas Huth // 3: FCC0 & FCC1
9070c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset)
908fcf5ef2aSThomas Huth {
909fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
910fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
911fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
912fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
913fcf5ef2aSThomas Huth }
914fcf5ef2aSThomas Huth 
915fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1)
9160c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset)
917fcf5ef2aSThomas Huth {
918fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
919fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
920fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
921fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
922fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
923fcf5ef2aSThomas Huth }
924fcf5ef2aSThomas Huth 
925fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1)
9260c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset)
927fcf5ef2aSThomas Huth {
928fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
929fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
930fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
931fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
932fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
933fcf5ef2aSThomas Huth }
934fcf5ef2aSThomas Huth 
935fcf5ef2aSThomas Huth // 0 or 2: !FCC0
9360c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset)
937fcf5ef2aSThomas Huth {
938fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
939fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
940fcf5ef2aSThomas Huth }
941fcf5ef2aSThomas Huth 
942fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1)
9430c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset)
944fcf5ef2aSThomas Huth {
945fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
946fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
947fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
948fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
949fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
950fcf5ef2aSThomas Huth }
951fcf5ef2aSThomas Huth 
952fcf5ef2aSThomas Huth // 0 or 1: !FCC1
9530c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset)
954fcf5ef2aSThomas Huth {
955fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
956fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
957fcf5ef2aSThomas Huth }
958fcf5ef2aSThomas Huth 
959fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1)
9600c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset)
961fcf5ef2aSThomas Huth {
962fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
963fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
964fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
965fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
966fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
967fcf5ef2aSThomas Huth }
968fcf5ef2aSThomas Huth 
969fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1)
9700c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset)
971fcf5ef2aSThomas Huth {
972fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
973fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
974fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
975fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
976fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
977fcf5ef2aSThomas Huth }
978fcf5ef2aSThomas Huth 
9790c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1,
980fcf5ef2aSThomas Huth                         target_ulong pc2, TCGv r_cond)
981fcf5ef2aSThomas Huth {
982fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
983fcf5ef2aSThomas Huth 
984fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
985fcf5ef2aSThomas Huth 
986fcf5ef2aSThomas Huth     gen_goto_tb(dc, 0, pc1, pc1 + 4);
987fcf5ef2aSThomas Huth 
988fcf5ef2aSThomas Huth     gen_set_label(l1);
989fcf5ef2aSThomas Huth     gen_goto_tb(dc, 1, pc2, pc2 + 4);
990fcf5ef2aSThomas Huth }
991fcf5ef2aSThomas Huth 
9920c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc)
993fcf5ef2aSThomas Huth {
99400ab7e61SRichard Henderson     TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]);
99500ab7e61SRichard Henderson     TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]);
99600ab7e61SRichard Henderson     TCGv zero = tcg_constant_tl(0);
997fcf5ef2aSThomas Huth 
998fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1);
999fcf5ef2aSThomas Huth }
1000fcf5ef2aSThomas Huth 
1001fcf5ef2aSThomas Huth /* call this function before using the condition register as it may
1002fcf5ef2aSThomas Huth    have been set for a jump */
10030c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc)
1004fcf5ef2aSThomas Huth {
1005fcf5ef2aSThomas Huth     if (dc->npc == JUMP_PC) {
1006fcf5ef2aSThomas Huth         gen_generic_branch(dc);
100799c82c47SRichard Henderson         dc->npc = DYNAMIC_PC_LOOKUP;
1008fcf5ef2aSThomas Huth     }
1009fcf5ef2aSThomas Huth }
1010fcf5ef2aSThomas Huth 
10110c2e96c1SRichard Henderson static void save_npc(DisasContext *dc)
1012fcf5ef2aSThomas Huth {
1013633c4283SRichard Henderson     if (dc->npc & 3) {
1014633c4283SRichard Henderson         switch (dc->npc) {
1015633c4283SRichard Henderson         case JUMP_PC:
1016fcf5ef2aSThomas Huth             gen_generic_branch(dc);
101799c82c47SRichard Henderson             dc->npc = DYNAMIC_PC_LOOKUP;
1018633c4283SRichard Henderson             break;
1019633c4283SRichard Henderson         case DYNAMIC_PC:
1020633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1021633c4283SRichard Henderson             break;
1022633c4283SRichard Henderson         default:
1023633c4283SRichard Henderson             g_assert_not_reached();
1024633c4283SRichard Henderson         }
1025633c4283SRichard Henderson     } else {
1026fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, dc->npc);
1027fcf5ef2aSThomas Huth     }
1028fcf5ef2aSThomas Huth }
1029fcf5ef2aSThomas Huth 
10300c2e96c1SRichard Henderson static void update_psr(DisasContext *dc)
1031fcf5ef2aSThomas Huth {
1032fcf5ef2aSThomas Huth     if (dc->cc_op != CC_OP_FLAGS) {
1033fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1034ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1035fcf5ef2aSThomas Huth     }
1036fcf5ef2aSThomas Huth }
1037fcf5ef2aSThomas Huth 
10380c2e96c1SRichard Henderson static void save_state(DisasContext *dc)
1039fcf5ef2aSThomas Huth {
1040fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_pc, dc->pc);
1041fcf5ef2aSThomas Huth     save_npc(dc);
1042fcf5ef2aSThomas Huth }
1043fcf5ef2aSThomas Huth 
1044fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which)
1045fcf5ef2aSThomas Huth {
1046fcf5ef2aSThomas Huth     save_state(dc);
1047ad75a51eSRichard Henderson     gen_helper_raise_exception(tcg_env, tcg_constant_i32(which));
1048af00be49SEmilio G. Cota     dc->base.is_jmp = DISAS_NORETURN;
1049fcf5ef2aSThomas Huth }
1050fcf5ef2aSThomas Huth 
1051186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp)
1052fcf5ef2aSThomas Huth {
1053186e7890SRichard Henderson     DisasDelayException *e = g_new0(DisasDelayException, 1);
1054186e7890SRichard Henderson 
1055186e7890SRichard Henderson     e->next = dc->delay_excp_list;
1056186e7890SRichard Henderson     dc->delay_excp_list = e;
1057186e7890SRichard Henderson 
1058186e7890SRichard Henderson     e->lab = gen_new_label();
1059186e7890SRichard Henderson     e->excp = excp;
1060186e7890SRichard Henderson     e->pc = dc->pc;
1061186e7890SRichard Henderson     /* Caller must have used flush_cond before branch. */
1062186e7890SRichard Henderson     assert(e->npc != JUMP_PC);
1063186e7890SRichard Henderson     e->npc = dc->npc;
1064186e7890SRichard Henderson 
1065186e7890SRichard Henderson     return e->lab;
1066186e7890SRichard Henderson }
1067186e7890SRichard Henderson 
1068186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp)
1069186e7890SRichard Henderson {
1070186e7890SRichard Henderson     return delay_exceptionv(dc, tcg_constant_i32(excp));
1071186e7890SRichard Henderson }
1072186e7890SRichard Henderson 
1073186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask)
1074186e7890SRichard Henderson {
1075186e7890SRichard Henderson     TCGv t = tcg_temp_new();
1076186e7890SRichard Henderson     TCGLabel *lab;
1077186e7890SRichard Henderson 
1078186e7890SRichard Henderson     tcg_gen_andi_tl(t, addr, mask);
1079186e7890SRichard Henderson 
1080186e7890SRichard Henderson     flush_cond(dc);
1081186e7890SRichard Henderson     lab = delay_exception(dc, TT_UNALIGNED);
1082186e7890SRichard Henderson     tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab);
1083fcf5ef2aSThomas Huth }
1084fcf5ef2aSThomas Huth 
10850c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc)
1086fcf5ef2aSThomas Huth {
1087633c4283SRichard Henderson     if (dc->npc & 3) {
1088633c4283SRichard Henderson         switch (dc->npc) {
1089633c4283SRichard Henderson         case JUMP_PC:
1090fcf5ef2aSThomas Huth             gen_generic_branch(dc);
1091fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
109299c82c47SRichard Henderson             dc->pc = DYNAMIC_PC_LOOKUP;
1093633c4283SRichard Henderson             break;
1094633c4283SRichard Henderson         case DYNAMIC_PC:
1095633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1096fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
1097633c4283SRichard Henderson             dc->pc = dc->npc;
1098633c4283SRichard Henderson             break;
1099633c4283SRichard Henderson         default:
1100633c4283SRichard Henderson             g_assert_not_reached();
1101633c4283SRichard Henderson         }
1102fcf5ef2aSThomas Huth     } else {
1103fcf5ef2aSThomas Huth         dc->pc = dc->npc;
1104fcf5ef2aSThomas Huth     }
1105fcf5ef2aSThomas Huth }
1106fcf5ef2aSThomas Huth 
11070c2e96c1SRichard Henderson static void gen_op_next_insn(void)
1108fcf5ef2aSThomas Huth {
1109fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_pc, cpu_npc);
1110fcf5ef2aSThomas Huth     tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
1111fcf5ef2aSThomas Huth }
1112fcf5ef2aSThomas Huth 
1113fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond,
1114fcf5ef2aSThomas Huth                         DisasContext *dc)
1115fcf5ef2aSThomas Huth {
1116fcf5ef2aSThomas Huth     static int subcc_cond[16] = {
1117fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1118fcf5ef2aSThomas Huth         TCG_COND_EQ,
1119fcf5ef2aSThomas Huth         TCG_COND_LE,
1120fcf5ef2aSThomas Huth         TCG_COND_LT,
1121fcf5ef2aSThomas Huth         TCG_COND_LEU,
1122fcf5ef2aSThomas Huth         TCG_COND_LTU,
1123fcf5ef2aSThomas Huth         -1, /* neg */
1124fcf5ef2aSThomas Huth         -1, /* overflow */
1125fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1126fcf5ef2aSThomas Huth         TCG_COND_NE,
1127fcf5ef2aSThomas Huth         TCG_COND_GT,
1128fcf5ef2aSThomas Huth         TCG_COND_GE,
1129fcf5ef2aSThomas Huth         TCG_COND_GTU,
1130fcf5ef2aSThomas Huth         TCG_COND_GEU,
1131fcf5ef2aSThomas Huth         -1, /* pos */
1132fcf5ef2aSThomas Huth         -1, /* no overflow */
1133fcf5ef2aSThomas Huth     };
1134fcf5ef2aSThomas Huth 
1135fcf5ef2aSThomas Huth     static int logic_cond[16] = {
1136fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1137fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* eq:  Z */
1138fcf5ef2aSThomas Huth         TCG_COND_LE,     /* le:  Z | (N ^ V) -> Z | N */
1139fcf5ef2aSThomas Huth         TCG_COND_LT,     /* lt:  N ^ V -> N */
1140fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* leu: C | Z -> Z */
1141fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* ltu: C -> 0 */
1142fcf5ef2aSThomas Huth         TCG_COND_LT,     /* neg: N */
1143fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* vs:  V -> 0 */
1144fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1145fcf5ef2aSThomas Huth         TCG_COND_NE,     /* ne:  !Z */
1146fcf5ef2aSThomas Huth         TCG_COND_GT,     /* gt:  !(Z | (N ^ V)) -> !(Z | N) */
1147fcf5ef2aSThomas Huth         TCG_COND_GE,     /* ge:  !(N ^ V) -> !N */
1148fcf5ef2aSThomas Huth         TCG_COND_NE,     /* gtu: !(C | Z) -> !Z */
1149fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* geu: !C -> 1 */
1150fcf5ef2aSThomas Huth         TCG_COND_GE,     /* pos: !N */
1151fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* vc:  !V -> 1 */
1152fcf5ef2aSThomas Huth     };
1153fcf5ef2aSThomas Huth 
1154fcf5ef2aSThomas Huth     TCGv_i32 r_src;
1155fcf5ef2aSThomas Huth     TCGv r_dst;
1156fcf5ef2aSThomas Huth 
1157fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1158fcf5ef2aSThomas Huth     if (xcc) {
1159fcf5ef2aSThomas Huth         r_src = cpu_xcc;
1160fcf5ef2aSThomas Huth     } else {
1161fcf5ef2aSThomas Huth         r_src = cpu_psr;
1162fcf5ef2aSThomas Huth     }
1163fcf5ef2aSThomas Huth #else
1164fcf5ef2aSThomas Huth     r_src = cpu_psr;
1165fcf5ef2aSThomas Huth #endif
1166fcf5ef2aSThomas Huth 
1167fcf5ef2aSThomas Huth     switch (dc->cc_op) {
1168fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
1169fcf5ef2aSThomas Huth         cmp->cond = logic_cond[cond];
1170fcf5ef2aSThomas Huth     do_compare_dst_0:
1171fcf5ef2aSThomas Huth         cmp->is_bool = false;
117200ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1173fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1174fcf5ef2aSThomas Huth         if (!xcc) {
1175fcf5ef2aSThomas Huth             cmp->c1 = tcg_temp_new();
1176fcf5ef2aSThomas Huth             tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst);
1177fcf5ef2aSThomas Huth             break;
1178fcf5ef2aSThomas Huth         }
1179fcf5ef2aSThomas Huth #endif
1180fcf5ef2aSThomas Huth         cmp->c1 = cpu_cc_dst;
1181fcf5ef2aSThomas Huth         break;
1182fcf5ef2aSThomas Huth 
1183fcf5ef2aSThomas Huth     case CC_OP_SUB:
1184fcf5ef2aSThomas Huth         switch (cond) {
1185fcf5ef2aSThomas Huth         case 6:  /* neg */
1186fcf5ef2aSThomas Huth         case 14: /* pos */
1187fcf5ef2aSThomas Huth             cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE);
1188fcf5ef2aSThomas Huth             goto do_compare_dst_0;
1189fcf5ef2aSThomas Huth 
1190fcf5ef2aSThomas Huth         case 7: /* overflow */
1191fcf5ef2aSThomas Huth         case 15: /* !overflow */
1192fcf5ef2aSThomas Huth             goto do_dynamic;
1193fcf5ef2aSThomas Huth 
1194fcf5ef2aSThomas Huth         default:
1195fcf5ef2aSThomas Huth             cmp->cond = subcc_cond[cond];
1196fcf5ef2aSThomas Huth             cmp->is_bool = false;
1197fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1198fcf5ef2aSThomas Huth             if (!xcc) {
1199fcf5ef2aSThomas Huth                 /* Note that sign-extension works for unsigned compares as
1200fcf5ef2aSThomas Huth                    long as both operands are sign-extended.  */
1201fcf5ef2aSThomas Huth                 cmp->c1 = tcg_temp_new();
1202fcf5ef2aSThomas Huth                 cmp->c2 = tcg_temp_new();
1203fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src);
1204fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2);
1205fcf5ef2aSThomas Huth                 break;
1206fcf5ef2aSThomas Huth             }
1207fcf5ef2aSThomas Huth #endif
1208fcf5ef2aSThomas Huth             cmp->c1 = cpu_cc_src;
1209fcf5ef2aSThomas Huth             cmp->c2 = cpu_cc_src2;
1210fcf5ef2aSThomas Huth             break;
1211fcf5ef2aSThomas Huth         }
1212fcf5ef2aSThomas Huth         break;
1213fcf5ef2aSThomas Huth 
1214fcf5ef2aSThomas Huth     default:
1215fcf5ef2aSThomas Huth     do_dynamic:
1216ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1217fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1218fcf5ef2aSThomas Huth         /* FALLTHRU */
1219fcf5ef2aSThomas Huth 
1220fcf5ef2aSThomas Huth     case CC_OP_FLAGS:
1221fcf5ef2aSThomas Huth         /* We're going to generate a boolean result.  */
1222fcf5ef2aSThomas Huth         cmp->cond = TCG_COND_NE;
1223fcf5ef2aSThomas Huth         cmp->is_bool = true;
1224fcf5ef2aSThomas Huth         cmp->c1 = r_dst = tcg_temp_new();
122500ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1226fcf5ef2aSThomas Huth 
1227fcf5ef2aSThomas Huth         switch (cond) {
1228fcf5ef2aSThomas Huth         case 0x0:
1229fcf5ef2aSThomas Huth             gen_op_eval_bn(r_dst);
1230fcf5ef2aSThomas Huth             break;
1231fcf5ef2aSThomas Huth         case 0x1:
1232fcf5ef2aSThomas Huth             gen_op_eval_be(r_dst, r_src);
1233fcf5ef2aSThomas Huth             break;
1234fcf5ef2aSThomas Huth         case 0x2:
1235fcf5ef2aSThomas Huth             gen_op_eval_ble(r_dst, r_src);
1236fcf5ef2aSThomas Huth             break;
1237fcf5ef2aSThomas Huth         case 0x3:
1238fcf5ef2aSThomas Huth             gen_op_eval_bl(r_dst, r_src);
1239fcf5ef2aSThomas Huth             break;
1240fcf5ef2aSThomas Huth         case 0x4:
1241fcf5ef2aSThomas Huth             gen_op_eval_bleu(r_dst, r_src);
1242fcf5ef2aSThomas Huth             break;
1243fcf5ef2aSThomas Huth         case 0x5:
1244fcf5ef2aSThomas Huth             gen_op_eval_bcs(r_dst, r_src);
1245fcf5ef2aSThomas Huth             break;
1246fcf5ef2aSThomas Huth         case 0x6:
1247fcf5ef2aSThomas Huth             gen_op_eval_bneg(r_dst, r_src);
1248fcf5ef2aSThomas Huth             break;
1249fcf5ef2aSThomas Huth         case 0x7:
1250fcf5ef2aSThomas Huth             gen_op_eval_bvs(r_dst, r_src);
1251fcf5ef2aSThomas Huth             break;
1252fcf5ef2aSThomas Huth         case 0x8:
1253fcf5ef2aSThomas Huth             gen_op_eval_ba(r_dst);
1254fcf5ef2aSThomas Huth             break;
1255fcf5ef2aSThomas Huth         case 0x9:
1256fcf5ef2aSThomas Huth             gen_op_eval_bne(r_dst, r_src);
1257fcf5ef2aSThomas Huth             break;
1258fcf5ef2aSThomas Huth         case 0xa:
1259fcf5ef2aSThomas Huth             gen_op_eval_bg(r_dst, r_src);
1260fcf5ef2aSThomas Huth             break;
1261fcf5ef2aSThomas Huth         case 0xb:
1262fcf5ef2aSThomas Huth             gen_op_eval_bge(r_dst, r_src);
1263fcf5ef2aSThomas Huth             break;
1264fcf5ef2aSThomas Huth         case 0xc:
1265fcf5ef2aSThomas Huth             gen_op_eval_bgu(r_dst, r_src);
1266fcf5ef2aSThomas Huth             break;
1267fcf5ef2aSThomas Huth         case 0xd:
1268fcf5ef2aSThomas Huth             gen_op_eval_bcc(r_dst, r_src);
1269fcf5ef2aSThomas Huth             break;
1270fcf5ef2aSThomas Huth         case 0xe:
1271fcf5ef2aSThomas Huth             gen_op_eval_bpos(r_dst, r_src);
1272fcf5ef2aSThomas Huth             break;
1273fcf5ef2aSThomas Huth         case 0xf:
1274fcf5ef2aSThomas Huth             gen_op_eval_bvc(r_dst, r_src);
1275fcf5ef2aSThomas Huth             break;
1276fcf5ef2aSThomas Huth         }
1277fcf5ef2aSThomas Huth         break;
1278fcf5ef2aSThomas Huth     }
1279fcf5ef2aSThomas Huth }
1280fcf5ef2aSThomas Huth 
1281fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond)
1282fcf5ef2aSThomas Huth {
1283fcf5ef2aSThomas Huth     unsigned int offset;
1284fcf5ef2aSThomas Huth     TCGv r_dst;
1285fcf5ef2aSThomas Huth 
1286fcf5ef2aSThomas Huth     /* For now we still generate a straight boolean result.  */
1287fcf5ef2aSThomas Huth     cmp->cond = TCG_COND_NE;
1288fcf5ef2aSThomas Huth     cmp->is_bool = true;
1289fcf5ef2aSThomas Huth     cmp->c1 = r_dst = tcg_temp_new();
129000ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1291fcf5ef2aSThomas Huth 
1292fcf5ef2aSThomas Huth     switch (cc) {
1293fcf5ef2aSThomas Huth     default:
1294fcf5ef2aSThomas Huth     case 0x0:
1295fcf5ef2aSThomas Huth         offset = 0;
1296fcf5ef2aSThomas Huth         break;
1297fcf5ef2aSThomas Huth     case 0x1:
1298fcf5ef2aSThomas Huth         offset = 32 - 10;
1299fcf5ef2aSThomas Huth         break;
1300fcf5ef2aSThomas Huth     case 0x2:
1301fcf5ef2aSThomas Huth         offset = 34 - 10;
1302fcf5ef2aSThomas Huth         break;
1303fcf5ef2aSThomas Huth     case 0x3:
1304fcf5ef2aSThomas Huth         offset = 36 - 10;
1305fcf5ef2aSThomas Huth         break;
1306fcf5ef2aSThomas Huth     }
1307fcf5ef2aSThomas Huth 
1308fcf5ef2aSThomas Huth     switch (cond) {
1309fcf5ef2aSThomas Huth     case 0x0:
1310fcf5ef2aSThomas Huth         gen_op_eval_bn(r_dst);
1311fcf5ef2aSThomas Huth         break;
1312fcf5ef2aSThomas Huth     case 0x1:
1313fcf5ef2aSThomas Huth         gen_op_eval_fbne(r_dst, cpu_fsr, offset);
1314fcf5ef2aSThomas Huth         break;
1315fcf5ef2aSThomas Huth     case 0x2:
1316fcf5ef2aSThomas Huth         gen_op_eval_fblg(r_dst, cpu_fsr, offset);
1317fcf5ef2aSThomas Huth         break;
1318fcf5ef2aSThomas Huth     case 0x3:
1319fcf5ef2aSThomas Huth         gen_op_eval_fbul(r_dst, cpu_fsr, offset);
1320fcf5ef2aSThomas Huth         break;
1321fcf5ef2aSThomas Huth     case 0x4:
1322fcf5ef2aSThomas Huth         gen_op_eval_fbl(r_dst, cpu_fsr, offset);
1323fcf5ef2aSThomas Huth         break;
1324fcf5ef2aSThomas Huth     case 0x5:
1325fcf5ef2aSThomas Huth         gen_op_eval_fbug(r_dst, cpu_fsr, offset);
1326fcf5ef2aSThomas Huth         break;
1327fcf5ef2aSThomas Huth     case 0x6:
1328fcf5ef2aSThomas Huth         gen_op_eval_fbg(r_dst, cpu_fsr, offset);
1329fcf5ef2aSThomas Huth         break;
1330fcf5ef2aSThomas Huth     case 0x7:
1331fcf5ef2aSThomas Huth         gen_op_eval_fbu(r_dst, cpu_fsr, offset);
1332fcf5ef2aSThomas Huth         break;
1333fcf5ef2aSThomas Huth     case 0x8:
1334fcf5ef2aSThomas Huth         gen_op_eval_ba(r_dst);
1335fcf5ef2aSThomas Huth         break;
1336fcf5ef2aSThomas Huth     case 0x9:
1337fcf5ef2aSThomas Huth         gen_op_eval_fbe(r_dst, cpu_fsr, offset);
1338fcf5ef2aSThomas Huth         break;
1339fcf5ef2aSThomas Huth     case 0xa:
1340fcf5ef2aSThomas Huth         gen_op_eval_fbue(r_dst, cpu_fsr, offset);
1341fcf5ef2aSThomas Huth         break;
1342fcf5ef2aSThomas Huth     case 0xb:
1343fcf5ef2aSThomas Huth         gen_op_eval_fbge(r_dst, cpu_fsr, offset);
1344fcf5ef2aSThomas Huth         break;
1345fcf5ef2aSThomas Huth     case 0xc:
1346fcf5ef2aSThomas Huth         gen_op_eval_fbuge(r_dst, cpu_fsr, offset);
1347fcf5ef2aSThomas Huth         break;
1348fcf5ef2aSThomas Huth     case 0xd:
1349fcf5ef2aSThomas Huth         gen_op_eval_fble(r_dst, cpu_fsr, offset);
1350fcf5ef2aSThomas Huth         break;
1351fcf5ef2aSThomas Huth     case 0xe:
1352fcf5ef2aSThomas Huth         gen_op_eval_fbule(r_dst, cpu_fsr, offset);
1353fcf5ef2aSThomas Huth         break;
1354fcf5ef2aSThomas Huth     case 0xf:
1355fcf5ef2aSThomas Huth         gen_op_eval_fbo(r_dst, cpu_fsr, offset);
1356fcf5ef2aSThomas Huth         break;
1357fcf5ef2aSThomas Huth     }
1358fcf5ef2aSThomas Huth }
1359fcf5ef2aSThomas Huth 
1360fcf5ef2aSThomas Huth // Inverted logic
1361ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = {
1362ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1363fcf5ef2aSThomas Huth     TCG_COND_NE,
1364fcf5ef2aSThomas Huth     TCG_COND_GT,
1365fcf5ef2aSThomas Huth     TCG_COND_GE,
1366ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1367fcf5ef2aSThomas Huth     TCG_COND_EQ,
1368fcf5ef2aSThomas Huth     TCG_COND_LE,
1369fcf5ef2aSThomas Huth     TCG_COND_LT,
1370fcf5ef2aSThomas Huth };
1371fcf5ef2aSThomas Huth 
1372fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src)
1373fcf5ef2aSThomas Huth {
1374fcf5ef2aSThomas Huth     cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]);
1375fcf5ef2aSThomas Huth     cmp->is_bool = false;
1376fcf5ef2aSThomas Huth     cmp->c1 = r_src;
137700ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1378fcf5ef2aSThomas Huth }
1379fcf5ef2aSThomas Huth 
1380fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
13810c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1382fcf5ef2aSThomas Huth {
1383fcf5ef2aSThomas Huth     switch (fccno) {
1384fcf5ef2aSThomas Huth     case 0:
1385ad75a51eSRichard Henderson         gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1386fcf5ef2aSThomas Huth         break;
1387fcf5ef2aSThomas Huth     case 1:
1388ad75a51eSRichard Henderson         gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1389fcf5ef2aSThomas Huth         break;
1390fcf5ef2aSThomas Huth     case 2:
1391ad75a51eSRichard Henderson         gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1392fcf5ef2aSThomas Huth         break;
1393fcf5ef2aSThomas Huth     case 3:
1394ad75a51eSRichard Henderson         gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1395fcf5ef2aSThomas Huth         break;
1396fcf5ef2aSThomas Huth     }
1397fcf5ef2aSThomas Huth }
1398fcf5ef2aSThomas Huth 
13990c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1400fcf5ef2aSThomas Huth {
1401fcf5ef2aSThomas Huth     switch (fccno) {
1402fcf5ef2aSThomas Huth     case 0:
1403ad75a51eSRichard Henderson         gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1404fcf5ef2aSThomas Huth         break;
1405fcf5ef2aSThomas Huth     case 1:
1406ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1407fcf5ef2aSThomas Huth         break;
1408fcf5ef2aSThomas Huth     case 2:
1409ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1410fcf5ef2aSThomas Huth         break;
1411fcf5ef2aSThomas Huth     case 3:
1412ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1413fcf5ef2aSThomas Huth         break;
1414fcf5ef2aSThomas Huth     }
1415fcf5ef2aSThomas Huth }
1416fcf5ef2aSThomas Huth 
14170c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1418fcf5ef2aSThomas Huth {
1419fcf5ef2aSThomas Huth     switch (fccno) {
1420fcf5ef2aSThomas Huth     case 0:
1421ad75a51eSRichard Henderson         gen_helper_fcmpq(cpu_fsr, tcg_env);
1422fcf5ef2aSThomas Huth         break;
1423fcf5ef2aSThomas Huth     case 1:
1424ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env);
1425fcf5ef2aSThomas Huth         break;
1426fcf5ef2aSThomas Huth     case 2:
1427ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env);
1428fcf5ef2aSThomas Huth         break;
1429fcf5ef2aSThomas Huth     case 3:
1430ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env);
1431fcf5ef2aSThomas Huth         break;
1432fcf5ef2aSThomas Huth     }
1433fcf5ef2aSThomas Huth }
1434fcf5ef2aSThomas Huth 
14350c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1436fcf5ef2aSThomas Huth {
1437fcf5ef2aSThomas Huth     switch (fccno) {
1438fcf5ef2aSThomas Huth     case 0:
1439ad75a51eSRichard Henderson         gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1440fcf5ef2aSThomas Huth         break;
1441fcf5ef2aSThomas Huth     case 1:
1442ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1443fcf5ef2aSThomas Huth         break;
1444fcf5ef2aSThomas Huth     case 2:
1445ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1446fcf5ef2aSThomas Huth         break;
1447fcf5ef2aSThomas Huth     case 3:
1448ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1449fcf5ef2aSThomas Huth         break;
1450fcf5ef2aSThomas Huth     }
1451fcf5ef2aSThomas Huth }
1452fcf5ef2aSThomas Huth 
14530c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1454fcf5ef2aSThomas Huth {
1455fcf5ef2aSThomas Huth     switch (fccno) {
1456fcf5ef2aSThomas Huth     case 0:
1457ad75a51eSRichard Henderson         gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1458fcf5ef2aSThomas Huth         break;
1459fcf5ef2aSThomas Huth     case 1:
1460ad75a51eSRichard Henderson         gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1461fcf5ef2aSThomas Huth         break;
1462fcf5ef2aSThomas Huth     case 2:
1463ad75a51eSRichard Henderson         gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1464fcf5ef2aSThomas Huth         break;
1465fcf5ef2aSThomas Huth     case 3:
1466ad75a51eSRichard Henderson         gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1467fcf5ef2aSThomas Huth         break;
1468fcf5ef2aSThomas Huth     }
1469fcf5ef2aSThomas Huth }
1470fcf5ef2aSThomas Huth 
14710c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1472fcf5ef2aSThomas Huth {
1473fcf5ef2aSThomas Huth     switch (fccno) {
1474fcf5ef2aSThomas Huth     case 0:
1475ad75a51eSRichard Henderson         gen_helper_fcmpeq(cpu_fsr, tcg_env);
1476fcf5ef2aSThomas Huth         break;
1477fcf5ef2aSThomas Huth     case 1:
1478ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env);
1479fcf5ef2aSThomas Huth         break;
1480fcf5ef2aSThomas Huth     case 2:
1481ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env);
1482fcf5ef2aSThomas Huth         break;
1483fcf5ef2aSThomas Huth     case 3:
1484ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env);
1485fcf5ef2aSThomas Huth         break;
1486fcf5ef2aSThomas Huth     }
1487fcf5ef2aSThomas Huth }
1488fcf5ef2aSThomas Huth 
1489fcf5ef2aSThomas Huth #else
1490fcf5ef2aSThomas Huth 
14910c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2)
1492fcf5ef2aSThomas Huth {
1493ad75a51eSRichard Henderson     gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1494fcf5ef2aSThomas Huth }
1495fcf5ef2aSThomas Huth 
14960c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1497fcf5ef2aSThomas Huth {
1498ad75a51eSRichard Henderson     gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1499fcf5ef2aSThomas Huth }
1500fcf5ef2aSThomas Huth 
15010c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1502fcf5ef2aSThomas Huth {
1503ad75a51eSRichard Henderson     gen_helper_fcmpq(cpu_fsr, tcg_env);
1504fcf5ef2aSThomas Huth }
1505fcf5ef2aSThomas Huth 
15060c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2)
1507fcf5ef2aSThomas Huth {
1508ad75a51eSRichard Henderson     gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1509fcf5ef2aSThomas Huth }
1510fcf5ef2aSThomas Huth 
15110c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1512fcf5ef2aSThomas Huth {
1513ad75a51eSRichard Henderson     gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1514fcf5ef2aSThomas Huth }
1515fcf5ef2aSThomas Huth 
15160c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1517fcf5ef2aSThomas Huth {
1518ad75a51eSRichard Henderson     gen_helper_fcmpeq(cpu_fsr, tcg_env);
1519fcf5ef2aSThomas Huth }
1520fcf5ef2aSThomas Huth #endif
1521fcf5ef2aSThomas Huth 
1522fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags)
1523fcf5ef2aSThomas Huth {
1524fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK);
1525fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags);
1526fcf5ef2aSThomas Huth     gen_exception(dc, TT_FP_EXCP);
1527fcf5ef2aSThomas Huth }
1528fcf5ef2aSThomas Huth 
1529fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc)
1530fcf5ef2aSThomas Huth {
1531fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
1532fcf5ef2aSThomas Huth     if (!dc->fpu_enabled) {
1533fcf5ef2aSThomas Huth         gen_exception(dc, TT_NFPU_INSN);
1534fcf5ef2aSThomas Huth         return 1;
1535fcf5ef2aSThomas Huth     }
1536fcf5ef2aSThomas Huth #endif
1537fcf5ef2aSThomas Huth     return 0;
1538fcf5ef2aSThomas Huth }
1539fcf5ef2aSThomas Huth 
15400c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void)
1541fcf5ef2aSThomas Huth {
1542fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK);
1543fcf5ef2aSThomas Huth }
1544fcf5ef2aSThomas Huth 
15450c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs,
1546fcf5ef2aSThomas Huth                               void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32))
1547fcf5ef2aSThomas Huth {
1548fcf5ef2aSThomas Huth     TCGv_i32 dst, src;
1549fcf5ef2aSThomas Huth 
1550fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1551fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1552fcf5ef2aSThomas Huth 
1553ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1554ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1555fcf5ef2aSThomas Huth 
1556fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1557fcf5ef2aSThomas Huth }
1558fcf5ef2aSThomas Huth 
15590c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs,
1560fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i32, TCGv_i32))
1561fcf5ef2aSThomas Huth {
1562fcf5ef2aSThomas Huth     TCGv_i32 dst, src;
1563fcf5ef2aSThomas Huth 
1564fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1565fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1566fcf5ef2aSThomas Huth 
1567fcf5ef2aSThomas Huth     gen(dst, src);
1568fcf5ef2aSThomas Huth 
1569fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1570fcf5ef2aSThomas Huth }
1571fcf5ef2aSThomas Huth 
15720c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1573fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32))
1574fcf5ef2aSThomas Huth {
1575fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1576fcf5ef2aSThomas Huth 
1577fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1578fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1579fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1580fcf5ef2aSThomas Huth 
1581ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1582ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1583fcf5ef2aSThomas Huth 
1584fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1585fcf5ef2aSThomas Huth }
1586fcf5ef2aSThomas Huth 
1587fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
15880c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1589fcf5ef2aSThomas Huth                            void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32))
1590fcf5ef2aSThomas Huth {
1591fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1592fcf5ef2aSThomas Huth 
1593fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1594fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1595fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1596fcf5ef2aSThomas Huth 
1597fcf5ef2aSThomas Huth     gen(dst, src1, src2);
1598fcf5ef2aSThomas Huth 
1599fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1600fcf5ef2aSThomas Huth }
1601fcf5ef2aSThomas Huth #endif
1602fcf5ef2aSThomas Huth 
16030c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs,
1604fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64))
1605fcf5ef2aSThomas Huth {
1606fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1607fcf5ef2aSThomas Huth 
1608fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1609fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1610fcf5ef2aSThomas Huth 
1611ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1612ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1613fcf5ef2aSThomas Huth 
1614fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1615fcf5ef2aSThomas Huth }
1616fcf5ef2aSThomas Huth 
1617fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
16180c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs,
1619fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i64, TCGv_i64))
1620fcf5ef2aSThomas Huth {
1621fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1622fcf5ef2aSThomas Huth 
1623fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1624fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1625fcf5ef2aSThomas Huth 
1626fcf5ef2aSThomas Huth     gen(dst, src);
1627fcf5ef2aSThomas Huth 
1628fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1629fcf5ef2aSThomas Huth }
1630fcf5ef2aSThomas Huth #endif
1631fcf5ef2aSThomas Huth 
16320c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1633fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64))
1634fcf5ef2aSThomas Huth {
1635fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1636fcf5ef2aSThomas Huth 
1637fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1638fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1639fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1640fcf5ef2aSThomas Huth 
1641ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1642ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1643fcf5ef2aSThomas Huth 
1644fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1645fcf5ef2aSThomas Huth }
1646fcf5ef2aSThomas Huth 
1647fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
16480c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1649fcf5ef2aSThomas Huth                            void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64))
1650fcf5ef2aSThomas Huth {
1651fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1652fcf5ef2aSThomas Huth 
1653fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1654fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1655fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1656fcf5ef2aSThomas Huth 
1657fcf5ef2aSThomas Huth     gen(dst, src1, src2);
1658fcf5ef2aSThomas Huth 
1659fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1660fcf5ef2aSThomas Huth }
1661fcf5ef2aSThomas Huth 
16620c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1663fcf5ef2aSThomas Huth                             void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
1664fcf5ef2aSThomas Huth {
1665fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1666fcf5ef2aSThomas Huth 
1667fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1668fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1669fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1670fcf5ef2aSThomas Huth 
1671fcf5ef2aSThomas Huth     gen(dst, cpu_gsr, src1, src2);
1672fcf5ef2aSThomas Huth 
1673fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1674fcf5ef2aSThomas Huth }
1675fcf5ef2aSThomas Huth 
16760c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2,
1677fcf5ef2aSThomas Huth                             void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
1678fcf5ef2aSThomas Huth {
1679fcf5ef2aSThomas Huth     TCGv_i64 dst, src0, src1, src2;
1680fcf5ef2aSThomas Huth 
1681fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1682fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1683fcf5ef2aSThomas Huth     src0 = gen_load_fpr_D(dc, rd);
1684fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1685fcf5ef2aSThomas Huth 
1686fcf5ef2aSThomas Huth     gen(dst, src0, src1, src2);
1687fcf5ef2aSThomas Huth 
1688fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1689fcf5ef2aSThomas Huth }
1690fcf5ef2aSThomas Huth #endif
1691fcf5ef2aSThomas Huth 
16920c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs,
1693fcf5ef2aSThomas Huth                        void (*gen)(TCGv_ptr))
1694fcf5ef2aSThomas Huth {
1695fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1696fcf5ef2aSThomas Huth 
1697ad75a51eSRichard Henderson     gen(tcg_env);
1698ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1699fcf5ef2aSThomas Huth 
1700fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1701fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1702fcf5ef2aSThomas Huth }
1703fcf5ef2aSThomas Huth 
1704fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
17050c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs,
1706fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr))
1707fcf5ef2aSThomas Huth {
1708fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1709fcf5ef2aSThomas Huth 
1710ad75a51eSRichard Henderson     gen(tcg_env);
1711fcf5ef2aSThomas Huth 
1712fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1713fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1714fcf5ef2aSThomas Huth }
1715fcf5ef2aSThomas Huth #endif
1716fcf5ef2aSThomas Huth 
17170c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2,
1718fcf5ef2aSThomas Huth                         void (*gen)(TCGv_ptr))
1719fcf5ef2aSThomas Huth {
1720fcf5ef2aSThomas Huth     gen_op_load_fpr_QT0(QFPREG(rs1));
1721fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs2));
1722fcf5ef2aSThomas Huth 
1723ad75a51eSRichard Henderson     gen(tcg_env);
1724ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1725fcf5ef2aSThomas Huth 
1726fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1727fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1728fcf5ef2aSThomas Huth }
1729fcf5ef2aSThomas Huth 
17300c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2,
1731fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32))
1732fcf5ef2aSThomas Huth {
1733fcf5ef2aSThomas Huth     TCGv_i64 dst;
1734fcf5ef2aSThomas Huth     TCGv_i32 src1, src2;
1735fcf5ef2aSThomas Huth 
1736fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1737fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1738fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1739fcf5ef2aSThomas Huth 
1740ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1741ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1742fcf5ef2aSThomas Huth 
1743fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1744fcf5ef2aSThomas Huth }
1745fcf5ef2aSThomas Huth 
17460c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2,
1747fcf5ef2aSThomas Huth                         void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64))
1748fcf5ef2aSThomas Huth {
1749fcf5ef2aSThomas Huth     TCGv_i64 src1, src2;
1750fcf5ef2aSThomas Huth 
1751fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1752fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1753fcf5ef2aSThomas Huth 
1754ad75a51eSRichard Henderson     gen(tcg_env, src1, src2);
1755ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1756fcf5ef2aSThomas Huth 
1757fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1758fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1759fcf5ef2aSThomas Huth }
1760fcf5ef2aSThomas Huth 
1761fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
17620c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs,
1763fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1764fcf5ef2aSThomas Huth {
1765fcf5ef2aSThomas Huth     TCGv_i64 dst;
1766fcf5ef2aSThomas Huth     TCGv_i32 src;
1767fcf5ef2aSThomas Huth 
1768fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1769fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1770fcf5ef2aSThomas Huth 
1771ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1772ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1773fcf5ef2aSThomas Huth 
1774fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1775fcf5ef2aSThomas Huth }
1776fcf5ef2aSThomas Huth #endif
1777fcf5ef2aSThomas Huth 
17780c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs,
1779fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1780fcf5ef2aSThomas Huth {
1781fcf5ef2aSThomas Huth     TCGv_i64 dst;
1782fcf5ef2aSThomas Huth     TCGv_i32 src;
1783fcf5ef2aSThomas Huth 
1784fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1785fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1786fcf5ef2aSThomas Huth 
1787ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1788fcf5ef2aSThomas Huth 
1789fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1790fcf5ef2aSThomas Huth }
1791fcf5ef2aSThomas Huth 
17920c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs,
1793fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64))
1794fcf5ef2aSThomas Huth {
1795fcf5ef2aSThomas Huth     TCGv_i32 dst;
1796fcf5ef2aSThomas Huth     TCGv_i64 src;
1797fcf5ef2aSThomas Huth 
1798fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1799fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1800fcf5ef2aSThomas Huth 
1801ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1802ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1803fcf5ef2aSThomas Huth 
1804fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1805fcf5ef2aSThomas Huth }
1806fcf5ef2aSThomas Huth 
18070c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs,
1808fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr))
1809fcf5ef2aSThomas Huth {
1810fcf5ef2aSThomas Huth     TCGv_i32 dst;
1811fcf5ef2aSThomas Huth 
1812fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1813fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1814fcf5ef2aSThomas Huth 
1815ad75a51eSRichard Henderson     gen(dst, tcg_env);
1816ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1817fcf5ef2aSThomas Huth 
1818fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1819fcf5ef2aSThomas Huth }
1820fcf5ef2aSThomas Huth 
18210c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs,
1822fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr))
1823fcf5ef2aSThomas Huth {
1824fcf5ef2aSThomas Huth     TCGv_i64 dst;
1825fcf5ef2aSThomas Huth 
1826fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1827fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1828fcf5ef2aSThomas Huth 
1829ad75a51eSRichard Henderson     gen(dst, tcg_env);
1830ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1831fcf5ef2aSThomas Huth 
1832fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1833fcf5ef2aSThomas Huth }
1834fcf5ef2aSThomas Huth 
18350c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs,
1836fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i32))
1837fcf5ef2aSThomas Huth {
1838fcf5ef2aSThomas Huth     TCGv_i32 src;
1839fcf5ef2aSThomas Huth 
1840fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1841fcf5ef2aSThomas Huth 
1842ad75a51eSRichard Henderson     gen(tcg_env, src);
1843fcf5ef2aSThomas Huth 
1844fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1845fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1846fcf5ef2aSThomas Huth }
1847fcf5ef2aSThomas Huth 
18480c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs,
1849fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i64))
1850fcf5ef2aSThomas Huth {
1851fcf5ef2aSThomas Huth     TCGv_i64 src;
1852fcf5ef2aSThomas Huth 
1853fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1854fcf5ef2aSThomas Huth 
1855ad75a51eSRichard Henderson     gen(tcg_env, src);
1856fcf5ef2aSThomas Huth 
1857fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1858fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1859fcf5ef2aSThomas Huth }
1860fcf5ef2aSThomas Huth 
1861fcf5ef2aSThomas Huth /* asi moves */
1862fcf5ef2aSThomas Huth typedef enum {
1863fcf5ef2aSThomas Huth     GET_ASI_HELPER,
1864fcf5ef2aSThomas Huth     GET_ASI_EXCP,
1865fcf5ef2aSThomas Huth     GET_ASI_DIRECT,
1866fcf5ef2aSThomas Huth     GET_ASI_DTWINX,
1867fcf5ef2aSThomas Huth     GET_ASI_BLOCK,
1868fcf5ef2aSThomas Huth     GET_ASI_SHORT,
1869fcf5ef2aSThomas Huth     GET_ASI_BCOPY,
1870fcf5ef2aSThomas Huth     GET_ASI_BFILL,
1871fcf5ef2aSThomas Huth } ASIType;
1872fcf5ef2aSThomas Huth 
1873fcf5ef2aSThomas Huth typedef struct {
1874fcf5ef2aSThomas Huth     ASIType type;
1875fcf5ef2aSThomas Huth     int asi;
1876fcf5ef2aSThomas Huth     int mem_idx;
187714776ab5STony Nguyen     MemOp memop;
1878fcf5ef2aSThomas Huth } DisasASI;
1879fcf5ef2aSThomas Huth 
1880811cc0b0SRichard Henderson /*
1881811cc0b0SRichard Henderson  * Build DisasASI.
1882811cc0b0SRichard Henderson  * For asi == -1, treat as non-asi.
1883811cc0b0SRichard Henderson  * For ask == -2, treat as immediate offset (v8 error, v9 %asi).
1884811cc0b0SRichard Henderson  */
1885811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop)
1886fcf5ef2aSThomas Huth {
1887fcf5ef2aSThomas Huth     ASIType type = GET_ASI_HELPER;
1888fcf5ef2aSThomas Huth     int mem_idx = dc->mem_idx;
1889fcf5ef2aSThomas Huth 
1890811cc0b0SRichard Henderson     if (asi == -1) {
1891811cc0b0SRichard Henderson         /* Artificial "non-asi" case. */
1892811cc0b0SRichard Henderson         type = GET_ASI_DIRECT;
1893811cc0b0SRichard Henderson         goto done;
1894811cc0b0SRichard Henderson     }
1895811cc0b0SRichard Henderson 
1896fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
1897fcf5ef2aSThomas Huth     /* Before v9, all asis are immediate and privileged.  */
1898811cc0b0SRichard Henderson     if (asi < 0) {
1899fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1900fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1901fcf5ef2aSThomas Huth     } else if (supervisor(dc)
1902fcf5ef2aSThomas Huth                /* Note that LEON accepts ASI_USERDATA in user mode, for
1903fcf5ef2aSThomas Huth                   use with CASA.  Also note that previous versions of
1904fcf5ef2aSThomas Huth                   QEMU allowed (and old versions of gcc emitted) ASI_P
1905fcf5ef2aSThomas Huth                   for LEON, which is incorrect.  */
1906fcf5ef2aSThomas Huth                || (asi == ASI_USERDATA
1907fcf5ef2aSThomas Huth                    && (dc->def->features & CPU_FEATURE_CASA))) {
1908fcf5ef2aSThomas Huth         switch (asi) {
1909fcf5ef2aSThomas Huth         case ASI_USERDATA:   /* User data access */
1910fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1911fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1912fcf5ef2aSThomas Huth             break;
1913fcf5ef2aSThomas Huth         case ASI_KERNELDATA: /* Supervisor data access */
1914fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1915fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1916fcf5ef2aSThomas Huth             break;
1917fcf5ef2aSThomas Huth         case ASI_M_BYPASS:    /* MMU passthrough */
1918fcf5ef2aSThomas Huth         case ASI_LEON_BYPASS: /* LEON MMU passthrough */
1919fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1920fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1921fcf5ef2aSThomas Huth             break;
1922fcf5ef2aSThomas Huth         case ASI_M_BCOPY: /* Block copy, sta access */
1923fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1924fcf5ef2aSThomas Huth             type = GET_ASI_BCOPY;
1925fcf5ef2aSThomas Huth             break;
1926fcf5ef2aSThomas Huth         case ASI_M_BFILL: /* Block fill, stda access */
1927fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1928fcf5ef2aSThomas Huth             type = GET_ASI_BFILL;
1929fcf5ef2aSThomas Huth             break;
1930fcf5ef2aSThomas Huth         }
19316e10f37cSKONRAD Frederic 
19326e10f37cSKONRAD Frederic         /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the
19336e10f37cSKONRAD Frederic          * permissions check in get_physical_address(..).
19346e10f37cSKONRAD Frederic          */
19356e10f37cSKONRAD Frederic         mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx;
1936fcf5ef2aSThomas Huth     } else {
1937fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_INSN);
1938fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1939fcf5ef2aSThomas Huth     }
1940fcf5ef2aSThomas Huth #else
1941811cc0b0SRichard Henderson     if (asi < 0) {
1942fcf5ef2aSThomas Huth         asi = dc->asi;
1943fcf5ef2aSThomas Huth     }
1944fcf5ef2aSThomas Huth     /* With v9, all asis below 0x80 are privileged.  */
1945fcf5ef2aSThomas Huth     /* ??? We ought to check cpu_has_hypervisor, but we didn't copy
1946fcf5ef2aSThomas Huth        down that bit into DisasContext.  For the moment that's ok,
1947fcf5ef2aSThomas Huth        since the direct implementations below doesn't have any ASIs
1948fcf5ef2aSThomas Huth        in the restricted [0x30, 0x7f] range, and the check will be
1949fcf5ef2aSThomas Huth        done properly in the helper.  */
1950fcf5ef2aSThomas Huth     if (!supervisor(dc) && asi < 0x80) {
1951fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_ACT);
1952fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1953fcf5ef2aSThomas Huth     } else {
1954fcf5ef2aSThomas Huth         switch (asi) {
1955fcf5ef2aSThomas Huth         case ASI_REAL:      /* Bypass */
1956fcf5ef2aSThomas Huth         case ASI_REAL_IO:   /* Bypass, non-cacheable */
1957fcf5ef2aSThomas Huth         case ASI_REAL_L:    /* Bypass LE */
1958fcf5ef2aSThomas Huth         case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
1959fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:   /* Real address, twinx */
1960fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
1961fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
1962fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
1963fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1964fcf5ef2aSThomas Huth             break;
1965fcf5ef2aSThomas Huth         case ASI_N:  /* Nucleus */
1966fcf5ef2aSThomas Huth         case ASI_NL: /* Nucleus LE */
1967fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1968fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1969fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
1970fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
19719a10756dSArtyom Tarasenko             if (hypervisor(dc)) {
197284f8f587SArtyom Tarasenko                 mem_idx = MMU_PHYS_IDX;
19739a10756dSArtyom Tarasenko             } else {
1974fcf5ef2aSThomas Huth                 mem_idx = MMU_NUCLEUS_IDX;
19759a10756dSArtyom Tarasenko             }
1976fcf5ef2aSThomas Huth             break;
1977fcf5ef2aSThomas Huth         case ASI_AIUP:  /* As if user primary */
1978fcf5ef2aSThomas Huth         case ASI_AIUPL: /* As if user primary LE */
1979fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1980fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1981fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
1982fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
1983fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
1984fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
1985fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1986fcf5ef2aSThomas Huth             break;
1987fcf5ef2aSThomas Huth         case ASI_AIUS:  /* As if user secondary */
1988fcf5ef2aSThomas Huth         case ASI_AIUSL: /* As if user secondary LE */
1989fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1990fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
1991fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
1992fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
1993fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
1994fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
1995fcf5ef2aSThomas Huth             mem_idx = MMU_USER_SECONDARY_IDX;
1996fcf5ef2aSThomas Huth             break;
1997fcf5ef2aSThomas Huth         case ASI_S:  /* Secondary */
1998fcf5ef2aSThomas Huth         case ASI_SL: /* Secondary LE */
1999fcf5ef2aSThomas Huth         case ASI_TWINX_S:
2000fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
2001fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
2002fcf5ef2aSThomas Huth         case ASI_BLK_S:
2003fcf5ef2aSThomas Huth         case ASI_BLK_SL:
2004fcf5ef2aSThomas Huth         case ASI_FL8_S:
2005fcf5ef2aSThomas Huth         case ASI_FL8_SL:
2006fcf5ef2aSThomas Huth         case ASI_FL16_S:
2007fcf5ef2aSThomas Huth         case ASI_FL16_SL:
2008fcf5ef2aSThomas Huth             if (mem_idx == MMU_USER_IDX) {
2009fcf5ef2aSThomas Huth                 mem_idx = MMU_USER_SECONDARY_IDX;
2010fcf5ef2aSThomas Huth             } else if (mem_idx == MMU_KERNEL_IDX) {
2011fcf5ef2aSThomas Huth                 mem_idx = MMU_KERNEL_SECONDARY_IDX;
2012fcf5ef2aSThomas Huth             }
2013fcf5ef2aSThomas Huth             break;
2014fcf5ef2aSThomas Huth         case ASI_P:  /* Primary */
2015fcf5ef2aSThomas Huth         case ASI_PL: /* Primary LE */
2016fcf5ef2aSThomas Huth         case ASI_TWINX_P:
2017fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
2018fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
2019fcf5ef2aSThomas Huth         case ASI_BLK_P:
2020fcf5ef2aSThomas Huth         case ASI_BLK_PL:
2021fcf5ef2aSThomas Huth         case ASI_FL8_P:
2022fcf5ef2aSThomas Huth         case ASI_FL8_PL:
2023fcf5ef2aSThomas Huth         case ASI_FL16_P:
2024fcf5ef2aSThomas Huth         case ASI_FL16_PL:
2025fcf5ef2aSThomas Huth             break;
2026fcf5ef2aSThomas Huth         }
2027fcf5ef2aSThomas Huth         switch (asi) {
2028fcf5ef2aSThomas Huth         case ASI_REAL:
2029fcf5ef2aSThomas Huth         case ASI_REAL_IO:
2030fcf5ef2aSThomas Huth         case ASI_REAL_L:
2031fcf5ef2aSThomas Huth         case ASI_REAL_IO_L:
2032fcf5ef2aSThomas Huth         case ASI_N:
2033fcf5ef2aSThomas Huth         case ASI_NL:
2034fcf5ef2aSThomas Huth         case ASI_AIUP:
2035fcf5ef2aSThomas Huth         case ASI_AIUPL:
2036fcf5ef2aSThomas Huth         case ASI_AIUS:
2037fcf5ef2aSThomas Huth         case ASI_AIUSL:
2038fcf5ef2aSThomas Huth         case ASI_S:
2039fcf5ef2aSThomas Huth         case ASI_SL:
2040fcf5ef2aSThomas Huth         case ASI_P:
2041fcf5ef2aSThomas Huth         case ASI_PL:
2042fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
2043fcf5ef2aSThomas Huth             break;
2044fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:
2045fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L:
2046fcf5ef2aSThomas Huth         case ASI_TWINX_N:
2047fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
2048fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
2049fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
2050fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
2051fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
2052fcf5ef2aSThomas Huth         case ASI_TWINX_P:
2053fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
2054fcf5ef2aSThomas Huth         case ASI_TWINX_S:
2055fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
2056fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
2057fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
2058fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
2059fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
2060fcf5ef2aSThomas Huth             type = GET_ASI_DTWINX;
2061fcf5ef2aSThomas Huth             break;
2062fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
2063fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
2064fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
2065fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
2066fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
2067fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
2068fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
2069fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
2070fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
2071fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
2072fcf5ef2aSThomas Huth         case ASI_BLK_S:
2073fcf5ef2aSThomas Huth         case ASI_BLK_SL:
2074fcf5ef2aSThomas Huth         case ASI_BLK_P:
2075fcf5ef2aSThomas Huth         case ASI_BLK_PL:
2076fcf5ef2aSThomas Huth             type = GET_ASI_BLOCK;
2077fcf5ef2aSThomas Huth             break;
2078fcf5ef2aSThomas Huth         case ASI_FL8_S:
2079fcf5ef2aSThomas Huth         case ASI_FL8_SL:
2080fcf5ef2aSThomas Huth         case ASI_FL8_P:
2081fcf5ef2aSThomas Huth         case ASI_FL8_PL:
2082fcf5ef2aSThomas Huth             memop = MO_UB;
2083fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2084fcf5ef2aSThomas Huth             break;
2085fcf5ef2aSThomas Huth         case ASI_FL16_S:
2086fcf5ef2aSThomas Huth         case ASI_FL16_SL:
2087fcf5ef2aSThomas Huth         case ASI_FL16_P:
2088fcf5ef2aSThomas Huth         case ASI_FL16_PL:
2089fcf5ef2aSThomas Huth             memop = MO_TEUW;
2090fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2091fcf5ef2aSThomas Huth             break;
2092fcf5ef2aSThomas Huth         }
2093fcf5ef2aSThomas Huth         /* The little-endian asis all have bit 3 set.  */
2094fcf5ef2aSThomas Huth         if (asi & 8) {
2095fcf5ef2aSThomas Huth             memop ^= MO_BSWAP;
2096fcf5ef2aSThomas Huth         }
2097fcf5ef2aSThomas Huth     }
2098fcf5ef2aSThomas Huth #endif
2099fcf5ef2aSThomas Huth 
2100811cc0b0SRichard Henderson  done:
2101fcf5ef2aSThomas Huth     return (DisasASI){ type, asi, mem_idx, memop };
2102fcf5ef2aSThomas Huth }
2103fcf5ef2aSThomas Huth 
2104a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
2105a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a,
2106a76779eeSRichard Henderson                               TCGv_i32 asi, TCGv_i32 mop)
2107a76779eeSRichard Henderson {
2108a76779eeSRichard Henderson     g_assert_not_reached();
2109a76779eeSRichard Henderson }
2110a76779eeSRichard Henderson 
2111a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r,
2112a76779eeSRichard Henderson                               TCGv_i32 asi, TCGv_i32 mop)
2113a76779eeSRichard Henderson {
2114a76779eeSRichard Henderson     g_assert_not_reached();
2115a76779eeSRichard Henderson }
2116a76779eeSRichard Henderson #endif
2117a76779eeSRichard Henderson 
211842071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr)
2119fcf5ef2aSThomas Huth {
2120c03a0fd1SRichard Henderson     switch (da->type) {
2121fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2122fcf5ef2aSThomas Huth         break;
2123fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for ldda.  */
2124fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2125fcf5ef2aSThomas Huth         break;
2126fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2127c03a0fd1SRichard Henderson         tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN);
2128fcf5ef2aSThomas Huth         break;
2129fcf5ef2aSThomas Huth     default:
2130fcf5ef2aSThomas Huth         {
2131c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2132c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN);
2133fcf5ef2aSThomas Huth 
2134fcf5ef2aSThomas Huth             save_state(dc);
2135fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2136ad75a51eSRichard Henderson             gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop);
2137fcf5ef2aSThomas Huth #else
2138fcf5ef2aSThomas Huth             {
2139fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2140ad75a51eSRichard Henderson                 gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
2141fcf5ef2aSThomas Huth                 tcg_gen_trunc_i64_tl(dst, t64);
2142fcf5ef2aSThomas Huth             }
2143fcf5ef2aSThomas Huth #endif
2144fcf5ef2aSThomas Huth         }
2145fcf5ef2aSThomas Huth         break;
2146fcf5ef2aSThomas Huth     }
2147fcf5ef2aSThomas Huth }
2148fcf5ef2aSThomas Huth 
214942071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr)
2150c03a0fd1SRichard Henderson {
2151c03a0fd1SRichard Henderson     switch (da->type) {
2152fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2153fcf5ef2aSThomas Huth         break;
2154c03a0fd1SRichard Henderson 
2155fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for stda.  */
2156c03a0fd1SRichard Henderson         if (TARGET_LONG_BITS == 32) {
2157fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2158fcf5ef2aSThomas Huth             break;
2159c03a0fd1SRichard Henderson         } else if (!(dc->def->features & CPU_FEATURE_HYPV)) {
21603390537bSArtyom Tarasenko             /* Pre OpenSPARC CPUs don't have these */
21613390537bSArtyom Tarasenko             gen_exception(dc, TT_ILL_INSN);
2162fcf5ef2aSThomas Huth             break;
2163c03a0fd1SRichard Henderson         }
2164c03a0fd1SRichard Henderson         /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */
2165c03a0fd1SRichard Henderson         /* fall through */
2166c03a0fd1SRichard Henderson 
2167c03a0fd1SRichard Henderson     case GET_ASI_DIRECT:
2168c03a0fd1SRichard Henderson         tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN);
2169c03a0fd1SRichard Henderson         break;
2170c03a0fd1SRichard Henderson 
2171fcf5ef2aSThomas Huth     case GET_ASI_BCOPY:
2172c03a0fd1SRichard Henderson         assert(TARGET_LONG_BITS == 32);
2173fcf5ef2aSThomas Huth         /* Copy 32 bytes from the address in SRC to ADDR.  */
2174fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 4-byte alignment, dropping
2175fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2176fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2177fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2178fcf5ef2aSThomas Huth         {
2179fcf5ef2aSThomas Huth             TCGv saddr = tcg_temp_new();
2180fcf5ef2aSThomas Huth             TCGv daddr = tcg_temp_new();
218100ab7e61SRichard Henderson             TCGv four = tcg_constant_tl(4);
2182fcf5ef2aSThomas Huth             TCGv_i32 tmp = tcg_temp_new_i32();
2183fcf5ef2aSThomas Huth             int i;
2184fcf5ef2aSThomas Huth 
2185fcf5ef2aSThomas Huth             tcg_gen_andi_tl(saddr, src, -4);
2186fcf5ef2aSThomas Huth             tcg_gen_andi_tl(daddr, addr, -4);
2187fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 4) {
2188fcf5ef2aSThomas Huth                 /* Since the loads and stores are paired, allow the
2189fcf5ef2aSThomas Huth                    copy to happen in the host endianness.  */
2190c03a0fd1SRichard Henderson                 tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL);
2191c03a0fd1SRichard Henderson                 tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL);
2192fcf5ef2aSThomas Huth                 tcg_gen_add_tl(saddr, saddr, four);
2193fcf5ef2aSThomas Huth                 tcg_gen_add_tl(daddr, daddr, four);
2194fcf5ef2aSThomas Huth             }
2195fcf5ef2aSThomas Huth         }
2196fcf5ef2aSThomas Huth         break;
2197c03a0fd1SRichard Henderson 
2198fcf5ef2aSThomas Huth     default:
2199fcf5ef2aSThomas Huth         {
2200c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2201c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN);
2202fcf5ef2aSThomas Huth 
2203fcf5ef2aSThomas Huth             save_state(dc);
2204fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2205ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop);
2206fcf5ef2aSThomas Huth #else
2207fcf5ef2aSThomas Huth             {
2208fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2209fcf5ef2aSThomas Huth                 tcg_gen_extu_tl_i64(t64, src);
2210ad75a51eSRichard Henderson                 gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2211fcf5ef2aSThomas Huth             }
2212fcf5ef2aSThomas Huth #endif
2213fcf5ef2aSThomas Huth 
2214fcf5ef2aSThomas Huth             /* A write to a TLB register may alter page maps.  End the TB. */
2215fcf5ef2aSThomas Huth             dc->npc = DYNAMIC_PC;
2216fcf5ef2aSThomas Huth         }
2217fcf5ef2aSThomas Huth         break;
2218fcf5ef2aSThomas Huth     }
2219fcf5ef2aSThomas Huth }
2220fcf5ef2aSThomas Huth 
2221dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da,
2222c03a0fd1SRichard Henderson                          TCGv dst, TCGv src, TCGv addr)
2223c03a0fd1SRichard Henderson {
2224c03a0fd1SRichard Henderson     switch (da->type) {
2225c03a0fd1SRichard Henderson     case GET_ASI_EXCP:
2226c03a0fd1SRichard Henderson         break;
2227c03a0fd1SRichard Henderson     case GET_ASI_DIRECT:
2228dca544b9SRichard Henderson         tcg_gen_atomic_xchg_tl(dst, addr, src,
2229dca544b9SRichard Henderson                                da->mem_idx, da->memop | MO_ALIGN);
2230c03a0fd1SRichard Henderson         break;
2231c03a0fd1SRichard Henderson     default:
2232c03a0fd1SRichard Henderson         /* ??? Should be DAE_invalid_asi.  */
2233c03a0fd1SRichard Henderson         gen_exception(dc, TT_DATA_ACCESS);
2234c03a0fd1SRichard Henderson         break;
2235c03a0fd1SRichard Henderson     }
2236c03a0fd1SRichard Henderson }
2237c03a0fd1SRichard Henderson 
2238d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da,
2239c03a0fd1SRichard Henderson                         TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr)
2240c03a0fd1SRichard Henderson {
2241c03a0fd1SRichard Henderson     switch (da->type) {
2242fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2243c03a0fd1SRichard Henderson         return;
2244fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2245c03a0fd1SRichard Henderson         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv,
2246c03a0fd1SRichard Henderson                                   da->mem_idx, da->memop | MO_ALIGN);
2247fcf5ef2aSThomas Huth         break;
2248fcf5ef2aSThomas Huth     default:
2249fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2250fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2251fcf5ef2aSThomas Huth         break;
2252fcf5ef2aSThomas Huth     }
2253fcf5ef2aSThomas Huth }
2254fcf5ef2aSThomas Huth 
2255cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr)
2256c03a0fd1SRichard Henderson {
2257c03a0fd1SRichard Henderson     switch (da->type) {
2258fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2259fcf5ef2aSThomas Huth         break;
2260fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2261cf07cd1eSRichard Henderson         tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff),
2262cf07cd1eSRichard Henderson                                da->mem_idx, MO_UB);
2263fcf5ef2aSThomas Huth         break;
2264fcf5ef2aSThomas Huth     default:
22653db010c3SRichard Henderson         /* ??? In theory, this should be raise DAE_invalid_asi.
22663db010c3SRichard Henderson            But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1.  */
2267af00be49SEmilio G. Cota         if (tb_cflags(dc->base.tb) & CF_PARALLEL) {
2268ad75a51eSRichard Henderson             gen_helper_exit_atomic(tcg_env);
22693db010c3SRichard Henderson         } else {
2270c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
227100ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UB);
22723db010c3SRichard Henderson             TCGv_i64 s64, t64;
22733db010c3SRichard Henderson 
22743db010c3SRichard Henderson             save_state(dc);
22753db010c3SRichard Henderson             t64 = tcg_temp_new_i64();
2276ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
22773db010c3SRichard Henderson 
227800ab7e61SRichard Henderson             s64 = tcg_constant_i64(0xff);
2279ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop);
22803db010c3SRichard Henderson 
22813db010c3SRichard Henderson             tcg_gen_trunc_i64_tl(dst, t64);
22823db010c3SRichard Henderson 
22833db010c3SRichard Henderson             /* End the TB.  */
22843db010c3SRichard Henderson             dc->npc = DYNAMIC_PC;
22853db010c3SRichard Henderson         }
2286fcf5ef2aSThomas Huth         break;
2287fcf5ef2aSThomas Huth     }
2288fcf5ef2aSThomas Huth }
2289fcf5ef2aSThomas Huth 
2290287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size,
22913259b9e2SRichard Henderson                         TCGv addr, int rd)
2292fcf5ef2aSThomas Huth {
22933259b9e2SRichard Henderson     MemOp memop = da->memop;
22943259b9e2SRichard Henderson     MemOp size = memop & MO_SIZE;
2295fcf5ef2aSThomas Huth     TCGv_i32 d32;
2296fcf5ef2aSThomas Huth     TCGv_i64 d64;
2297287b1152SRichard Henderson     TCGv addr_tmp;
2298fcf5ef2aSThomas Huth 
22993259b9e2SRichard Henderson     /* TODO: Use 128-bit load/store below. */
23003259b9e2SRichard Henderson     if (size == MO_128) {
23013259b9e2SRichard Henderson         memop = (memop & ~MO_SIZE) | MO_64;
23023259b9e2SRichard Henderson     }
23033259b9e2SRichard Henderson 
23043259b9e2SRichard Henderson     switch (da->type) {
2305fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2306fcf5ef2aSThomas Huth         break;
2307fcf5ef2aSThomas Huth 
2308fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
23093259b9e2SRichard Henderson         memop |= MO_ALIGN_4;
2310fcf5ef2aSThomas Huth         switch (size) {
23113259b9e2SRichard Henderson         case MO_32:
2312fcf5ef2aSThomas Huth             d32 = gen_dest_fpr_F(dc);
23133259b9e2SRichard Henderson             tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop);
2314fcf5ef2aSThomas Huth             gen_store_fpr_F(dc, rd, d32);
2315fcf5ef2aSThomas Huth             break;
23163259b9e2SRichard Henderson 
23173259b9e2SRichard Henderson         case MO_64:
23183259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop);
2319fcf5ef2aSThomas Huth             break;
23203259b9e2SRichard Henderson 
23213259b9e2SRichard Henderson         case MO_128:
2322fcf5ef2aSThomas Huth             d64 = tcg_temp_new_i64();
23233259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop);
2324287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2325287b1152SRichard Henderson             tcg_gen_addi_tl(addr_tmp, addr, 8);
2326287b1152SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop);
2327fcf5ef2aSThomas Huth             tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2328fcf5ef2aSThomas Huth             break;
2329fcf5ef2aSThomas Huth         default:
2330fcf5ef2aSThomas Huth             g_assert_not_reached();
2331fcf5ef2aSThomas Huth         }
2332fcf5ef2aSThomas Huth         break;
2333fcf5ef2aSThomas Huth 
2334fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2335fcf5ef2aSThomas Huth         /* Valid for lddfa on aligned registers only.  */
23363259b9e2SRichard Henderson         if (orig_size == MO_64 && (rd & 7) == 0) {
2337fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2338287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2339287b1152SRichard Henderson             for (int i = 0; ; ++i) {
23403259b9e2SRichard Henderson                 tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx,
23413259b9e2SRichard Henderson                                     memop | (i == 0 ? MO_ALIGN_64 : 0));
2342fcf5ef2aSThomas Huth                 if (i == 7) {
2343fcf5ef2aSThomas Huth                     break;
2344fcf5ef2aSThomas Huth                 }
2345287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2346287b1152SRichard Henderson                 addr = addr_tmp;
2347fcf5ef2aSThomas Huth             }
2348fcf5ef2aSThomas Huth         } else {
2349fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2350fcf5ef2aSThomas Huth         }
2351fcf5ef2aSThomas Huth         break;
2352fcf5ef2aSThomas Huth 
2353fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2354fcf5ef2aSThomas Huth         /* Valid for lddfa only.  */
23553259b9e2SRichard Henderson         if (orig_size == MO_64) {
23563259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
23573259b9e2SRichard Henderson                                 memop | MO_ALIGN);
2358fcf5ef2aSThomas Huth         } else {
2359fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2360fcf5ef2aSThomas Huth         }
2361fcf5ef2aSThomas Huth         break;
2362fcf5ef2aSThomas Huth 
2363fcf5ef2aSThomas Huth     default:
2364fcf5ef2aSThomas Huth         {
23653259b9e2SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
23663259b9e2SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2367fcf5ef2aSThomas Huth 
2368fcf5ef2aSThomas Huth             save_state(dc);
2369fcf5ef2aSThomas Huth             /* According to the table in the UA2011 manual, the only
2370fcf5ef2aSThomas Huth                other asis that are valid for ldfa/lddfa/ldqfa are
2371fcf5ef2aSThomas Huth                the NO_FAULT asis.  We still need a helper for these,
2372fcf5ef2aSThomas Huth                but we can just use the integer asi helper for them.  */
2373fcf5ef2aSThomas Huth             switch (size) {
23743259b9e2SRichard Henderson             case MO_32:
2375fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2376ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2377fcf5ef2aSThomas Huth                 d32 = gen_dest_fpr_F(dc);
2378fcf5ef2aSThomas Huth                 tcg_gen_extrl_i64_i32(d32, d64);
2379fcf5ef2aSThomas Huth                 gen_store_fpr_F(dc, rd, d32);
2380fcf5ef2aSThomas Huth                 break;
23813259b9e2SRichard Henderson             case MO_64:
23823259b9e2SRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr,
23833259b9e2SRichard Henderson                                   r_asi, r_mop);
2384fcf5ef2aSThomas Huth                 break;
23853259b9e2SRichard Henderson             case MO_128:
2386fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2387ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2388287b1152SRichard Henderson                 addr_tmp = tcg_temp_new();
2389287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2390287b1152SRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp,
23913259b9e2SRichard Henderson                                   r_asi, r_mop);
2392fcf5ef2aSThomas Huth                 tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2393fcf5ef2aSThomas Huth                 break;
2394fcf5ef2aSThomas Huth             default:
2395fcf5ef2aSThomas Huth                 g_assert_not_reached();
2396fcf5ef2aSThomas Huth             }
2397fcf5ef2aSThomas Huth         }
2398fcf5ef2aSThomas Huth         break;
2399fcf5ef2aSThomas Huth     }
2400fcf5ef2aSThomas Huth }
2401fcf5ef2aSThomas Huth 
2402287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size,
24033259b9e2SRichard Henderson                         TCGv addr, int rd)
24043259b9e2SRichard Henderson {
24053259b9e2SRichard Henderson     MemOp memop = da->memop;
24063259b9e2SRichard Henderson     MemOp size = memop & MO_SIZE;
2407fcf5ef2aSThomas Huth     TCGv_i32 d32;
2408287b1152SRichard Henderson     TCGv addr_tmp;
2409fcf5ef2aSThomas Huth 
24103259b9e2SRichard Henderson     /* TODO: Use 128-bit load/store below. */
24113259b9e2SRichard Henderson     if (size == MO_128) {
24123259b9e2SRichard Henderson         memop = (memop & ~MO_SIZE) | MO_64;
24133259b9e2SRichard Henderson     }
24143259b9e2SRichard Henderson 
24153259b9e2SRichard Henderson     switch (da->type) {
2416fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2417fcf5ef2aSThomas Huth         break;
2418fcf5ef2aSThomas Huth 
2419fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
24203259b9e2SRichard Henderson         memop |= MO_ALIGN_4;
2421fcf5ef2aSThomas Huth         switch (size) {
24223259b9e2SRichard Henderson         case MO_32:
2423fcf5ef2aSThomas Huth             d32 = gen_load_fpr_F(dc, rd);
24243259b9e2SRichard Henderson             tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN);
2425fcf5ef2aSThomas Huth             break;
24263259b9e2SRichard Henderson         case MO_64:
24273259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
24283259b9e2SRichard Henderson                                 memop | MO_ALIGN_4);
2429fcf5ef2aSThomas Huth             break;
24303259b9e2SRichard Henderson         case MO_128:
2431fcf5ef2aSThomas Huth             /* Only 4-byte alignment required.  However, it is legal for the
2432fcf5ef2aSThomas Huth                cpu to signal the alignment fault, and the OS trap handler is
2433fcf5ef2aSThomas Huth                required to fix it up.  Requiring 16-byte alignment here avoids
2434fcf5ef2aSThomas Huth                having to probe the second page before performing the first
2435fcf5ef2aSThomas Huth                write.  */
24363259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
24373259b9e2SRichard Henderson                                 memop | MO_ALIGN_16);
2438287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2439287b1152SRichard Henderson             tcg_gen_addi_tl(addr_tmp, addr, 8);
2440287b1152SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop);
2441fcf5ef2aSThomas Huth             break;
2442fcf5ef2aSThomas Huth         default:
2443fcf5ef2aSThomas Huth             g_assert_not_reached();
2444fcf5ef2aSThomas Huth         }
2445fcf5ef2aSThomas Huth         break;
2446fcf5ef2aSThomas Huth 
2447fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2448fcf5ef2aSThomas Huth         /* Valid for stdfa on aligned registers only.  */
24493259b9e2SRichard Henderson         if (orig_size == MO_64 && (rd & 7) == 0) {
2450fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2451287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2452287b1152SRichard Henderson             for (int i = 0; ; ++i) {
24533259b9e2SRichard Henderson                 tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx,
24543259b9e2SRichard Henderson                                     memop | (i == 0 ? MO_ALIGN_64 : 0));
2455fcf5ef2aSThomas Huth                 if (i == 7) {
2456fcf5ef2aSThomas Huth                     break;
2457fcf5ef2aSThomas Huth                 }
2458287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2459287b1152SRichard Henderson                 addr = addr_tmp;
2460fcf5ef2aSThomas Huth             }
2461fcf5ef2aSThomas Huth         } else {
2462fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2463fcf5ef2aSThomas Huth         }
2464fcf5ef2aSThomas Huth         break;
2465fcf5ef2aSThomas Huth 
2466fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2467fcf5ef2aSThomas Huth         /* Valid for stdfa only.  */
24683259b9e2SRichard Henderson         if (orig_size == MO_64) {
24693259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
24703259b9e2SRichard Henderson                                 memop | MO_ALIGN);
2471fcf5ef2aSThomas Huth         } else {
2472fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2473fcf5ef2aSThomas Huth         }
2474fcf5ef2aSThomas Huth         break;
2475fcf5ef2aSThomas Huth 
2476fcf5ef2aSThomas Huth     default:
2477fcf5ef2aSThomas Huth         /* According to the table in the UA2011 manual, the only
2478fcf5ef2aSThomas Huth            other asis that are valid for ldfa/lddfa/ldqfa are
2479fcf5ef2aSThomas Huth            the PST* asis, which aren't currently handled.  */
2480fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2481fcf5ef2aSThomas Huth         break;
2482fcf5ef2aSThomas Huth     }
2483fcf5ef2aSThomas Huth }
2484fcf5ef2aSThomas Huth 
248542071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd)
2486fcf5ef2aSThomas Huth {
2487a76779eeSRichard Henderson     TCGv hi = gen_dest_gpr(dc, rd);
2488a76779eeSRichard Henderson     TCGv lo = gen_dest_gpr(dc, rd + 1);
2489fcf5ef2aSThomas Huth 
2490c03a0fd1SRichard Henderson     switch (da->type) {
2491fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2492fcf5ef2aSThomas Huth         return;
2493fcf5ef2aSThomas Huth 
2494fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2495ebbbec92SRichard Henderson #ifdef TARGET_SPARC64
2496ebbbec92SRichard Henderson         {
2497ebbbec92SRichard Henderson             MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16;
2498ebbbec92SRichard Henderson             TCGv_i128 t = tcg_temp_new_i128();
2499ebbbec92SRichard Henderson 
2500ebbbec92SRichard Henderson             tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop);
2501ebbbec92SRichard Henderson             /*
2502ebbbec92SRichard Henderson              * Note that LE twinx acts as if each 64-bit register result is
2503ebbbec92SRichard Henderson              * byte swapped.  We perform one 128-bit LE load, so must swap
2504ebbbec92SRichard Henderson              * the order of the writebacks.
2505ebbbec92SRichard Henderson              */
2506ebbbec92SRichard Henderson             if ((mop & MO_BSWAP) == MO_TE) {
2507ebbbec92SRichard Henderson                 tcg_gen_extr_i128_i64(lo, hi, t);
2508ebbbec92SRichard Henderson             } else {
2509ebbbec92SRichard Henderson                 tcg_gen_extr_i128_i64(hi, lo, t);
2510ebbbec92SRichard Henderson             }
2511ebbbec92SRichard Henderson         }
2512fcf5ef2aSThomas Huth         break;
2513ebbbec92SRichard Henderson #else
2514ebbbec92SRichard Henderson         g_assert_not_reached();
2515ebbbec92SRichard Henderson #endif
2516fcf5ef2aSThomas Huth 
2517fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2518fcf5ef2aSThomas Huth         {
2519fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2520fcf5ef2aSThomas Huth 
2521c03a0fd1SRichard Henderson             tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN);
2522fcf5ef2aSThomas Huth 
2523fcf5ef2aSThomas Huth             /* Note that LE ldda acts as if each 32-bit register
2524fcf5ef2aSThomas Huth                result is byte swapped.  Having just performed one
2525fcf5ef2aSThomas Huth                64-bit bswap, we need now to swap the writebacks.  */
2526c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2527a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(lo, hi, tmp);
2528fcf5ef2aSThomas Huth             } else {
2529a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(hi, lo, tmp);
2530fcf5ef2aSThomas Huth             }
2531fcf5ef2aSThomas Huth         }
2532fcf5ef2aSThomas Huth         break;
2533fcf5ef2aSThomas Huth 
2534fcf5ef2aSThomas Huth     default:
2535fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2536fcf5ef2aSThomas Huth            for ldda, and this should raise DAE_invalid_asi.  However,
2537fcf5ef2aSThomas Huth            real hardware allows others.  This can be seen with e.g.
2538fcf5ef2aSThomas Huth            FreeBSD 10.3 wrt ASI_IC_TAG.  */
2539fcf5ef2aSThomas Huth         {
2540c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2541c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop);
2542fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2543fcf5ef2aSThomas Huth 
2544fcf5ef2aSThomas Huth             save_state(dc);
2545ad75a51eSRichard Henderson             gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop);
2546fcf5ef2aSThomas Huth 
2547fcf5ef2aSThomas Huth             /* See above.  */
2548c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2549a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(lo, hi, tmp);
2550fcf5ef2aSThomas Huth             } else {
2551a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(hi, lo, tmp);
2552fcf5ef2aSThomas Huth             }
2553fcf5ef2aSThomas Huth         }
2554fcf5ef2aSThomas Huth         break;
2555fcf5ef2aSThomas Huth     }
2556fcf5ef2aSThomas Huth 
2557fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2558fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd + 1, lo);
2559fcf5ef2aSThomas Huth }
2560fcf5ef2aSThomas Huth 
256142071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd)
2562c03a0fd1SRichard Henderson {
2563c03a0fd1SRichard Henderson     TCGv hi = gen_load_gpr(dc, rd);
2564fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2565fcf5ef2aSThomas Huth 
2566c03a0fd1SRichard Henderson     switch (da->type) {
2567fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2568fcf5ef2aSThomas Huth         break;
2569fcf5ef2aSThomas Huth 
2570fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2571ebbbec92SRichard Henderson #ifdef TARGET_SPARC64
2572ebbbec92SRichard Henderson         {
2573ebbbec92SRichard Henderson             MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16;
2574ebbbec92SRichard Henderson             TCGv_i128 t = tcg_temp_new_i128();
2575ebbbec92SRichard Henderson 
2576ebbbec92SRichard Henderson             /*
2577ebbbec92SRichard Henderson              * Note that LE twinx acts as if each 64-bit register result is
2578ebbbec92SRichard Henderson              * byte swapped.  We perform one 128-bit LE store, so must swap
2579ebbbec92SRichard Henderson              * the order of the construction.
2580ebbbec92SRichard Henderson              */
2581ebbbec92SRichard Henderson             if ((mop & MO_BSWAP) == MO_TE) {
2582ebbbec92SRichard Henderson                 tcg_gen_concat_i64_i128(t, lo, hi);
2583ebbbec92SRichard Henderson             } else {
2584ebbbec92SRichard Henderson                 tcg_gen_concat_i64_i128(t, hi, lo);
2585ebbbec92SRichard Henderson             }
2586ebbbec92SRichard Henderson             tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop);
2587ebbbec92SRichard Henderson         }
2588fcf5ef2aSThomas Huth         break;
2589ebbbec92SRichard Henderson #else
2590ebbbec92SRichard Henderson         g_assert_not_reached();
2591ebbbec92SRichard Henderson #endif
2592fcf5ef2aSThomas Huth 
2593fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2594fcf5ef2aSThomas Huth         {
2595fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2596fcf5ef2aSThomas Huth 
2597fcf5ef2aSThomas Huth             /* Note that LE stda acts as if each 32-bit register result is
2598fcf5ef2aSThomas Huth                byte swapped.  We will perform one 64-bit LE store, so now
2599fcf5ef2aSThomas Huth                we must swap the order of the construction.  */
2600c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2601a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, lo, hi);
2602fcf5ef2aSThomas Huth             } else {
2603a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, hi, lo);
2604fcf5ef2aSThomas Huth             }
2605c03a0fd1SRichard Henderson             tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN);
2606fcf5ef2aSThomas Huth         }
2607fcf5ef2aSThomas Huth         break;
2608fcf5ef2aSThomas Huth 
2609a76779eeSRichard Henderson     case GET_ASI_BFILL:
2610a76779eeSRichard Henderson         assert(TARGET_LONG_BITS == 32);
2611a76779eeSRichard Henderson         /* Store 32 bytes of T64 to ADDR.  */
2612a76779eeSRichard Henderson         /* ??? The original qemu code suggests 8-byte alignment, dropping
2613a76779eeSRichard Henderson            the low bits, but the only place I can see this used is in the
2614a76779eeSRichard Henderson            Linux kernel with 32 byte alignment, which would make more sense
2615a76779eeSRichard Henderson            as a cacheline-style operation.  */
2616a76779eeSRichard Henderson         {
2617a76779eeSRichard Henderson             TCGv_i64 t64 = tcg_temp_new_i64();
2618a76779eeSRichard Henderson             TCGv d_addr = tcg_temp_new();
2619a76779eeSRichard Henderson             TCGv eight = tcg_constant_tl(8);
2620a76779eeSRichard Henderson             int i;
2621a76779eeSRichard Henderson 
2622a76779eeSRichard Henderson             tcg_gen_concat_tl_i64(t64, lo, hi);
2623a76779eeSRichard Henderson             tcg_gen_andi_tl(d_addr, addr, -8);
2624a76779eeSRichard Henderson             for (i = 0; i < 32; i += 8) {
2625c03a0fd1SRichard Henderson                 tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop);
2626a76779eeSRichard Henderson                 tcg_gen_add_tl(d_addr, d_addr, eight);
2627a76779eeSRichard Henderson             }
2628a76779eeSRichard Henderson         }
2629a76779eeSRichard Henderson         break;
2630a76779eeSRichard Henderson 
2631fcf5ef2aSThomas Huth     default:
2632fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2633fcf5ef2aSThomas Huth            for stda, and this should raise DAE_invalid_asi.  */
2634fcf5ef2aSThomas Huth         {
2635c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2636c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop);
2637fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2638fcf5ef2aSThomas Huth 
2639fcf5ef2aSThomas Huth             /* See above.  */
2640c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2641a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, lo, hi);
2642fcf5ef2aSThomas Huth             } else {
2643a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, hi, lo);
2644fcf5ef2aSThomas Huth             }
2645fcf5ef2aSThomas Huth 
2646fcf5ef2aSThomas Huth             save_state(dc);
2647ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2648fcf5ef2aSThomas Huth         }
2649fcf5ef2aSThomas Huth         break;
2650fcf5ef2aSThomas Huth     }
2651fcf5ef2aSThomas Huth }
2652fcf5ef2aSThomas Huth 
2653*3d3c0673SRichard Henderson #ifdef TARGET_SPARC64
2654fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn)
2655fcf5ef2aSThomas Huth {
2656fcf5ef2aSThomas Huth     unsigned int rs1 = GET_FIELD(insn, 13, 17);
2657fcf5ef2aSThomas Huth     return gen_load_gpr(dc, rs1);
2658fcf5ef2aSThomas Huth }
2659fcf5ef2aSThomas Huth 
2660fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2661fcf5ef2aSThomas Huth {
2662fcf5ef2aSThomas Huth     TCGv_i32 c32, zero, dst, s1, s2;
2663fcf5ef2aSThomas Huth 
2664fcf5ef2aSThomas Huth     /* We have two choices here: extend the 32 bit data and use movcond_i64,
2665fcf5ef2aSThomas Huth        or fold the comparison down to 32 bits and use movcond_i32.  Choose
2666fcf5ef2aSThomas Huth        the later.  */
2667fcf5ef2aSThomas Huth     c32 = tcg_temp_new_i32();
2668fcf5ef2aSThomas Huth     if (cmp->is_bool) {
2669fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, cmp->c1);
2670fcf5ef2aSThomas Huth     } else {
2671fcf5ef2aSThomas Huth         TCGv_i64 c64 = tcg_temp_new_i64();
2672fcf5ef2aSThomas Huth         tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2);
2673fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, c64);
2674fcf5ef2aSThomas Huth     }
2675fcf5ef2aSThomas Huth 
2676fcf5ef2aSThomas Huth     s1 = gen_load_fpr_F(dc, rs);
2677fcf5ef2aSThomas Huth     s2 = gen_load_fpr_F(dc, rd);
2678fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
267900ab7e61SRichard Henderson     zero = tcg_constant_i32(0);
2680fcf5ef2aSThomas Huth 
2681fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2);
2682fcf5ef2aSThomas Huth 
2683fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
2684fcf5ef2aSThomas Huth }
2685fcf5ef2aSThomas Huth 
2686fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2687fcf5ef2aSThomas Huth {
2688fcf5ef2aSThomas Huth     TCGv_i64 dst = gen_dest_fpr_D(dc, rd);
2689fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2,
2690fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rs),
2691fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rd));
2692fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
2693fcf5ef2aSThomas Huth }
2694fcf5ef2aSThomas Huth 
2695fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2696fcf5ef2aSThomas Huth {
2697fcf5ef2aSThomas Huth     int qd = QFPREG(rd);
2698fcf5ef2aSThomas Huth     int qs = QFPREG(rs);
2699fcf5ef2aSThomas Huth 
2700fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2,
2701fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2], cpu_fpr[qd / 2]);
2702fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2,
2703fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]);
2704fcf5ef2aSThomas Huth 
2705fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, qd);
2706fcf5ef2aSThomas Huth }
2707fcf5ef2aSThomas Huth 
27085d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr)
2709fcf5ef2aSThomas Huth {
2710fcf5ef2aSThomas Huth     TCGv_i32 r_tl = tcg_temp_new_i32();
2711fcf5ef2aSThomas Huth 
2712fcf5ef2aSThomas Huth     /* load env->tl into r_tl */
2713ad75a51eSRichard Henderson     tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl));
2714fcf5ef2aSThomas Huth 
2715fcf5ef2aSThomas Huth     /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */
2716fcf5ef2aSThomas Huth     tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK);
2717fcf5ef2aSThomas Huth 
2718fcf5ef2aSThomas Huth     /* calculate offset to current trap state from env->ts, reuse r_tl */
2719fcf5ef2aSThomas Huth     tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state));
2720ad75a51eSRichard Henderson     tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts));
2721fcf5ef2aSThomas Huth 
2722fcf5ef2aSThomas Huth     /* tsptr = env->ts[env->tl & MAXTL_MASK] */
2723fcf5ef2aSThomas Huth     {
2724fcf5ef2aSThomas Huth         TCGv_ptr r_tl_tmp = tcg_temp_new_ptr();
2725fcf5ef2aSThomas Huth         tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl);
2726fcf5ef2aSThomas Huth         tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp);
2727fcf5ef2aSThomas Huth     }
2728fcf5ef2aSThomas Huth }
2729fcf5ef2aSThomas Huth 
2730fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2,
2731fcf5ef2aSThomas Huth                      int width, bool cc, bool left)
2732fcf5ef2aSThomas Huth {
2733905a83deSRichard Henderson     TCGv lo1, lo2;
2734fcf5ef2aSThomas Huth     uint64_t amask, tabl, tabr;
2735fcf5ef2aSThomas Huth     int shift, imask, omask;
2736fcf5ef2aSThomas Huth 
2737fcf5ef2aSThomas Huth     if (cc) {
2738fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, s1);
2739fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, s2);
2740fcf5ef2aSThomas Huth         tcg_gen_sub_tl(cpu_cc_dst, s1, s2);
2741fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
2742fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_SUB;
2743fcf5ef2aSThomas Huth     }
2744fcf5ef2aSThomas Huth 
2745fcf5ef2aSThomas Huth     /* Theory of operation: there are two tables, left and right (not to
2746fcf5ef2aSThomas Huth        be confused with the left and right versions of the opcode).  These
2747fcf5ef2aSThomas Huth        are indexed by the low 3 bits of the inputs.  To make things "easy",
2748fcf5ef2aSThomas Huth        these tables are loaded into two constants, TABL and TABR below.
2749fcf5ef2aSThomas Huth        The operation index = (input & imask) << shift calculates the index
2750fcf5ef2aSThomas Huth        into the constant, while val = (table >> index) & omask calculates
2751fcf5ef2aSThomas Huth        the value we're looking for.  */
2752fcf5ef2aSThomas Huth     switch (width) {
2753fcf5ef2aSThomas Huth     case 8:
2754fcf5ef2aSThomas Huth         imask = 0x7;
2755fcf5ef2aSThomas Huth         shift = 3;
2756fcf5ef2aSThomas Huth         omask = 0xff;
2757fcf5ef2aSThomas Huth         if (left) {
2758fcf5ef2aSThomas Huth             tabl = 0x80c0e0f0f8fcfeffULL;
2759fcf5ef2aSThomas Huth             tabr = 0xff7f3f1f0f070301ULL;
2760fcf5ef2aSThomas Huth         } else {
2761fcf5ef2aSThomas Huth             tabl = 0x0103070f1f3f7fffULL;
2762fcf5ef2aSThomas Huth             tabr = 0xfffefcf8f0e0c080ULL;
2763fcf5ef2aSThomas Huth         }
2764fcf5ef2aSThomas Huth         break;
2765fcf5ef2aSThomas Huth     case 16:
2766fcf5ef2aSThomas Huth         imask = 0x6;
2767fcf5ef2aSThomas Huth         shift = 1;
2768fcf5ef2aSThomas Huth         omask = 0xf;
2769fcf5ef2aSThomas Huth         if (left) {
2770fcf5ef2aSThomas Huth             tabl = 0x8cef;
2771fcf5ef2aSThomas Huth             tabr = 0xf731;
2772fcf5ef2aSThomas Huth         } else {
2773fcf5ef2aSThomas Huth             tabl = 0x137f;
2774fcf5ef2aSThomas Huth             tabr = 0xfec8;
2775fcf5ef2aSThomas Huth         }
2776fcf5ef2aSThomas Huth         break;
2777fcf5ef2aSThomas Huth     case 32:
2778fcf5ef2aSThomas Huth         imask = 0x4;
2779fcf5ef2aSThomas Huth         shift = 0;
2780fcf5ef2aSThomas Huth         omask = 0x3;
2781fcf5ef2aSThomas Huth         if (left) {
2782fcf5ef2aSThomas Huth             tabl = (2 << 2) | 3;
2783fcf5ef2aSThomas Huth             tabr = (3 << 2) | 1;
2784fcf5ef2aSThomas Huth         } else {
2785fcf5ef2aSThomas Huth             tabl = (1 << 2) | 3;
2786fcf5ef2aSThomas Huth             tabr = (3 << 2) | 2;
2787fcf5ef2aSThomas Huth         }
2788fcf5ef2aSThomas Huth         break;
2789fcf5ef2aSThomas Huth     default:
2790fcf5ef2aSThomas Huth         abort();
2791fcf5ef2aSThomas Huth     }
2792fcf5ef2aSThomas Huth 
2793fcf5ef2aSThomas Huth     lo1 = tcg_temp_new();
2794fcf5ef2aSThomas Huth     lo2 = tcg_temp_new();
2795fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo1, s1, imask);
2796fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo2, s2, imask);
2797fcf5ef2aSThomas Huth     tcg_gen_shli_tl(lo1, lo1, shift);
2798fcf5ef2aSThomas Huth     tcg_gen_shli_tl(lo2, lo2, shift);
2799fcf5ef2aSThomas Huth 
2800905a83deSRichard Henderson     tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1);
2801905a83deSRichard Henderson     tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2);
2802e3ebbadeSRichard Henderson     tcg_gen_andi_tl(lo1, lo1, omask);
2803fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo2, lo2, omask);
2804fcf5ef2aSThomas Huth 
2805fcf5ef2aSThomas Huth     amask = -8;
2806fcf5ef2aSThomas Huth     if (AM_CHECK(dc)) {
2807fcf5ef2aSThomas Huth         amask &= 0xffffffffULL;
2808fcf5ef2aSThomas Huth     }
2809fcf5ef2aSThomas Huth     tcg_gen_andi_tl(s1, s1, amask);
2810fcf5ef2aSThomas Huth     tcg_gen_andi_tl(s2, s2, amask);
2811fcf5ef2aSThomas Huth 
2812e3ebbadeSRichard Henderson     /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */
2813e3ebbadeSRichard Henderson     tcg_gen_and_tl(lo2, lo2, lo1);
2814e3ebbadeSRichard Henderson     tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2);
2815fcf5ef2aSThomas Huth }
2816fcf5ef2aSThomas Huth 
2817fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left)
2818fcf5ef2aSThomas Huth {
2819fcf5ef2aSThomas Huth     TCGv tmp = tcg_temp_new();
2820fcf5ef2aSThomas Huth 
2821fcf5ef2aSThomas Huth     tcg_gen_add_tl(tmp, s1, s2);
2822fcf5ef2aSThomas Huth     tcg_gen_andi_tl(dst, tmp, -8);
2823fcf5ef2aSThomas Huth     if (left) {
2824fcf5ef2aSThomas Huth         tcg_gen_neg_tl(tmp, tmp);
2825fcf5ef2aSThomas Huth     }
2826fcf5ef2aSThomas Huth     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
2827fcf5ef2aSThomas Huth }
2828fcf5ef2aSThomas Huth 
2829fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2)
2830fcf5ef2aSThomas Huth {
2831fcf5ef2aSThomas Huth     TCGv t1, t2, shift;
2832fcf5ef2aSThomas Huth 
2833fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2834fcf5ef2aSThomas Huth     t2 = tcg_temp_new();
2835fcf5ef2aSThomas Huth     shift = tcg_temp_new();
2836fcf5ef2aSThomas Huth 
2837fcf5ef2aSThomas Huth     tcg_gen_andi_tl(shift, gsr, 7);
2838fcf5ef2aSThomas Huth     tcg_gen_shli_tl(shift, shift, 3);
2839fcf5ef2aSThomas Huth     tcg_gen_shl_tl(t1, s1, shift);
2840fcf5ef2aSThomas Huth 
2841fcf5ef2aSThomas Huth     /* A shift of 64 does not produce 0 in TCG.  Divide this into a
2842fcf5ef2aSThomas Huth        shift of (up to 63) followed by a constant shift of 1.  */
2843fcf5ef2aSThomas Huth     tcg_gen_xori_tl(shift, shift, 63);
2844fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t2, s2, shift);
2845fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t2, t2, 1);
2846fcf5ef2aSThomas Huth 
2847fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, t1, t2);
2848fcf5ef2aSThomas Huth }
2849fcf5ef2aSThomas Huth #endif
2850fcf5ef2aSThomas Huth 
285106c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x)
285206c060d9SRichard Henderson {
285306c060d9SRichard Henderson     return DFPREG(x);
285406c060d9SRichard Henderson }
285506c060d9SRichard Henderson 
285606c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x)
285706c060d9SRichard Henderson {
285806c060d9SRichard Henderson     return QFPREG(x);
285906c060d9SRichard Henderson }
286006c060d9SRichard Henderson 
2861878cc677SRichard Henderson /* Include the auto-generated decoder.  */
2862878cc677SRichard Henderson #include "decode-insns.c.inc"
2863878cc677SRichard Henderson 
2864878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \
2865878cc677SRichard Henderson     static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \
2866878cc677SRichard Henderson     { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); }
2867878cc677SRichard Henderson 
2868878cc677SRichard Henderson #define avail_ALL(C)      true
2869878cc677SRichard Henderson #ifdef TARGET_SPARC64
2870878cc677SRichard Henderson # define avail_32(C)      false
2871af25071cSRichard Henderson # define avail_ASR17(C)   false
2872d0a11d25SRichard Henderson # define avail_CASA(C)    true
2873c2636853SRichard Henderson # define avail_DIV(C)     true
2874b5372650SRichard Henderson # define avail_MUL(C)     true
28750faef01bSRichard Henderson # define avail_POWERDOWN(C) false
2876878cc677SRichard Henderson # define avail_64(C)      true
28775d617bfbSRichard Henderson # define avail_GL(C)      ((C)->def->features & CPU_FEATURE_GL)
2878af25071cSRichard Henderson # define avail_HYPV(C)    ((C)->def->features & CPU_FEATURE_HYPV)
2879878cc677SRichard Henderson #else
2880878cc677SRichard Henderson # define avail_32(C)      true
2881af25071cSRichard Henderson # define avail_ASR17(C)   ((C)->def->features & CPU_FEATURE_ASR17)
2882d0a11d25SRichard Henderson # define avail_CASA(C)    ((C)->def->features & CPU_FEATURE_CASA)
2883c2636853SRichard Henderson # define avail_DIV(C)     ((C)->def->features & CPU_FEATURE_DIV)
2884b5372650SRichard Henderson # define avail_MUL(C)     ((C)->def->features & CPU_FEATURE_MUL)
28850faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN)
2886878cc677SRichard Henderson # define avail_64(C)      false
28875d617bfbSRichard Henderson # define avail_GL(C)      false
2888af25071cSRichard Henderson # define avail_HYPV(C)    false
2889878cc677SRichard Henderson #endif
2890878cc677SRichard Henderson 
2891878cc677SRichard Henderson /* Default case for non jump instructions. */
2892878cc677SRichard Henderson static bool advance_pc(DisasContext *dc)
2893878cc677SRichard Henderson {
2894878cc677SRichard Henderson     if (dc->npc & 3) {
2895878cc677SRichard Henderson         switch (dc->npc) {
2896878cc677SRichard Henderson         case DYNAMIC_PC:
2897878cc677SRichard Henderson         case DYNAMIC_PC_LOOKUP:
2898878cc677SRichard Henderson             dc->pc = dc->npc;
2899878cc677SRichard Henderson             gen_op_next_insn();
2900878cc677SRichard Henderson             break;
2901878cc677SRichard Henderson         case JUMP_PC:
2902878cc677SRichard Henderson             /* we can do a static jump */
2903878cc677SRichard Henderson             gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond);
2904878cc677SRichard Henderson             dc->base.is_jmp = DISAS_NORETURN;
2905878cc677SRichard Henderson             break;
2906878cc677SRichard Henderson         default:
2907878cc677SRichard Henderson             g_assert_not_reached();
2908878cc677SRichard Henderson         }
2909878cc677SRichard Henderson     } else {
2910878cc677SRichard Henderson         dc->pc = dc->npc;
2911878cc677SRichard Henderson         dc->npc = dc->npc + 4;
2912878cc677SRichard Henderson     }
2913878cc677SRichard Henderson     return true;
2914878cc677SRichard Henderson }
2915878cc677SRichard Henderson 
29166d2a0768SRichard Henderson /*
29176d2a0768SRichard Henderson  * Major opcodes 00 and 01 -- branches, call, and sethi
29186d2a0768SRichard Henderson  */
29196d2a0768SRichard Henderson 
2920276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul)
2921276567aaSRichard Henderson {
2922276567aaSRichard Henderson     if (annul) {
2923276567aaSRichard Henderson         dc->pc = dc->npc + 4;
2924276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2925276567aaSRichard Henderson     } else {
2926276567aaSRichard Henderson         dc->pc = dc->npc;
2927276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2928276567aaSRichard Henderson     }
2929276567aaSRichard Henderson     return true;
2930276567aaSRichard Henderson }
2931276567aaSRichard Henderson 
2932276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul,
2933276567aaSRichard Henderson                                        target_ulong dest)
2934276567aaSRichard Henderson {
2935276567aaSRichard Henderson     if (annul) {
2936276567aaSRichard Henderson         dc->pc = dest;
2937276567aaSRichard Henderson         dc->npc = dest + 4;
2938276567aaSRichard Henderson     } else {
2939276567aaSRichard Henderson         dc->pc = dc->npc;
2940276567aaSRichard Henderson         dc->npc = dest;
2941276567aaSRichard Henderson         tcg_gen_mov_tl(cpu_pc, cpu_npc);
2942276567aaSRichard Henderson     }
2943276567aaSRichard Henderson     return true;
2944276567aaSRichard Henderson }
2945276567aaSRichard Henderson 
29469d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp,
29479d4e2bc7SRichard Henderson                               bool annul, target_ulong dest)
2948276567aaSRichard Henderson {
29496b3e4cc6SRichard Henderson     target_ulong npc = dc->npc;
29506b3e4cc6SRichard Henderson 
2951276567aaSRichard Henderson     if (annul) {
29526b3e4cc6SRichard Henderson         TCGLabel *l1 = gen_new_label();
29536b3e4cc6SRichard Henderson 
29549d4e2bc7SRichard Henderson         tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1);
29556b3e4cc6SRichard Henderson         gen_goto_tb(dc, 0, npc, dest);
29566b3e4cc6SRichard Henderson         gen_set_label(l1);
29576b3e4cc6SRichard Henderson         gen_goto_tb(dc, 1, npc + 4, npc + 8);
29586b3e4cc6SRichard Henderson 
29596b3e4cc6SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
2960276567aaSRichard Henderson     } else {
29616b3e4cc6SRichard Henderson         if (npc & 3) {
29626b3e4cc6SRichard Henderson             switch (npc) {
29636b3e4cc6SRichard Henderson             case DYNAMIC_PC:
29646b3e4cc6SRichard Henderson             case DYNAMIC_PC_LOOKUP:
29656b3e4cc6SRichard Henderson                 tcg_gen_mov_tl(cpu_pc, cpu_npc);
29666b3e4cc6SRichard Henderson                 tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
29679d4e2bc7SRichard Henderson                 tcg_gen_movcond_tl(cmp->cond, cpu_npc,
29689d4e2bc7SRichard Henderson                                    cmp->c1, cmp->c2,
29696b3e4cc6SRichard Henderson                                    tcg_constant_tl(dest), cpu_npc);
29706b3e4cc6SRichard Henderson                 dc->pc = npc;
29716b3e4cc6SRichard Henderson                 break;
29726b3e4cc6SRichard Henderson             default:
29736b3e4cc6SRichard Henderson                 g_assert_not_reached();
29746b3e4cc6SRichard Henderson             }
29756b3e4cc6SRichard Henderson         } else {
29766b3e4cc6SRichard Henderson             dc->pc = npc;
29776b3e4cc6SRichard Henderson             dc->jump_pc[0] = dest;
29786b3e4cc6SRichard Henderson             dc->jump_pc[1] = npc + 4;
29796b3e4cc6SRichard Henderson             dc->npc = JUMP_PC;
29809d4e2bc7SRichard Henderson             if (cmp->is_bool) {
29819d4e2bc7SRichard Henderson                 tcg_gen_mov_tl(cpu_cond, cmp->c1);
29829d4e2bc7SRichard Henderson             } else {
29839d4e2bc7SRichard Henderson                 tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2);
29849d4e2bc7SRichard Henderson             }
29856b3e4cc6SRichard Henderson         }
2986276567aaSRichard Henderson     }
2987276567aaSRichard Henderson     return true;
2988276567aaSRichard Henderson }
2989276567aaSRichard Henderson 
2990af25071cSRichard Henderson static bool raise_priv(DisasContext *dc)
2991af25071cSRichard Henderson {
2992af25071cSRichard Henderson     gen_exception(dc, TT_PRIV_INSN);
2993af25071cSRichard Henderson     return true;
2994af25071cSRichard Henderson }
2995af25071cSRichard Henderson 
299606c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc)
299706c060d9SRichard Henderson {
299806c060d9SRichard Henderson     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
299906c060d9SRichard Henderson     return true;
300006c060d9SRichard Henderson }
300106c060d9SRichard Henderson 
300206c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc)
300306c060d9SRichard Henderson {
300406c060d9SRichard Henderson     if (dc->def->features & CPU_FEATURE_FLOAT128) {
300506c060d9SRichard Henderson         return false;
300606c060d9SRichard Henderson     }
300706c060d9SRichard Henderson     return raise_unimpfpop(dc);
300806c060d9SRichard Henderson }
300906c060d9SRichard Henderson 
3010276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a)
3011276567aaSRichard Henderson {
3012276567aaSRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
30131ea9c62aSRichard Henderson     DisasCompare cmp;
3014276567aaSRichard Henderson 
3015276567aaSRichard Henderson     switch (a->cond) {
3016276567aaSRichard Henderson     case 0x0:
3017276567aaSRichard Henderson         return advance_jump_uncond_never(dc, a->a);
3018276567aaSRichard Henderson     case 0x8:
3019276567aaSRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
3020276567aaSRichard Henderson     default:
3021276567aaSRichard Henderson         flush_cond(dc);
30221ea9c62aSRichard Henderson 
30231ea9c62aSRichard Henderson         gen_compare(&cmp, a->cc, a->cond, dc);
30249d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
3025276567aaSRichard Henderson     }
3026276567aaSRichard Henderson }
3027276567aaSRichard Henderson 
3028276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a)
3029276567aaSRichard Henderson TRANS(BPcc,  64, do_bpcc, a)
3030276567aaSRichard Henderson 
303145196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a)
303245196ea4SRichard Henderson {
303345196ea4SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
3034d5471936SRichard Henderson     DisasCompare cmp;
303545196ea4SRichard Henderson 
303645196ea4SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
303745196ea4SRichard Henderson         return true;
303845196ea4SRichard Henderson     }
303945196ea4SRichard Henderson     switch (a->cond) {
304045196ea4SRichard Henderson     case 0x0:
304145196ea4SRichard Henderson         return advance_jump_uncond_never(dc, a->a);
304245196ea4SRichard Henderson     case 0x8:
304345196ea4SRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
304445196ea4SRichard Henderson     default:
304545196ea4SRichard Henderson         flush_cond(dc);
3046d5471936SRichard Henderson 
3047d5471936SRichard Henderson         gen_fcompare(&cmp, a->cc, a->cond);
30489d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
304945196ea4SRichard Henderson     }
305045196ea4SRichard Henderson }
305145196ea4SRichard Henderson 
305245196ea4SRichard Henderson TRANS(FBPfcc,  64, do_fbpfcc, a)
305345196ea4SRichard Henderson TRANS(FBfcc,  ALL, do_fbpfcc, a)
305445196ea4SRichard Henderson 
3055ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a)
3056ab9ffe98SRichard Henderson {
3057ab9ffe98SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
3058ab9ffe98SRichard Henderson     DisasCompare cmp;
3059ab9ffe98SRichard Henderson 
3060ab9ffe98SRichard Henderson     if (!avail_64(dc)) {
3061ab9ffe98SRichard Henderson         return false;
3062ab9ffe98SRichard Henderson     }
3063ab9ffe98SRichard Henderson     if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) {
3064ab9ffe98SRichard Henderson         return false;
3065ab9ffe98SRichard Henderson     }
3066ab9ffe98SRichard Henderson 
3067ab9ffe98SRichard Henderson     flush_cond(dc);
3068ab9ffe98SRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
30699d4e2bc7SRichard Henderson     return advance_jump_cond(dc, &cmp, a->a, target);
3070ab9ffe98SRichard Henderson }
3071ab9ffe98SRichard Henderson 
307223ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a)
307323ada1b1SRichard Henderson {
307423ada1b1SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
307523ada1b1SRichard Henderson 
307623ada1b1SRichard Henderson     gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc));
307723ada1b1SRichard Henderson     gen_mov_pc_npc(dc);
307823ada1b1SRichard Henderson     dc->npc = target;
307923ada1b1SRichard Henderson     return true;
308023ada1b1SRichard Henderson }
308123ada1b1SRichard Henderson 
308245196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a)
308345196ea4SRichard Henderson {
308445196ea4SRichard Henderson     /*
308545196ea4SRichard Henderson      * For sparc32, always generate the no-coprocessor exception.
308645196ea4SRichard Henderson      * For sparc64, always generate illegal instruction.
308745196ea4SRichard Henderson      */
308845196ea4SRichard Henderson #ifdef TARGET_SPARC64
308945196ea4SRichard Henderson     return false;
309045196ea4SRichard Henderson #else
309145196ea4SRichard Henderson     gen_exception(dc, TT_NCP_INSN);
309245196ea4SRichard Henderson     return true;
309345196ea4SRichard Henderson #endif
309445196ea4SRichard Henderson }
309545196ea4SRichard Henderson 
30966d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a)
30976d2a0768SRichard Henderson {
30986d2a0768SRichard Henderson     /* Special-case %g0 because that's the canonical nop.  */
30996d2a0768SRichard Henderson     if (a->rd) {
31006d2a0768SRichard Henderson         gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10));
31016d2a0768SRichard Henderson     }
31026d2a0768SRichard Henderson     return advance_pc(dc);
31036d2a0768SRichard Henderson }
31046d2a0768SRichard Henderson 
31050faef01bSRichard Henderson /*
31060faef01bSRichard Henderson  * Major Opcode 10 -- integer, floating-point, vis, and system insns.
31070faef01bSRichard Henderson  */
31080faef01bSRichard Henderson 
310930376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc,
311030376636SRichard Henderson                    int rs1, bool imm, int rs2_or_imm)
311130376636SRichard Henderson {
311230376636SRichard Henderson     int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc)
311330376636SRichard Henderson                 ? UA2005_HTRAP_MASK : V8_TRAP_MASK);
311430376636SRichard Henderson     DisasCompare cmp;
311530376636SRichard Henderson     TCGLabel *lab;
311630376636SRichard Henderson     TCGv_i32 trap;
311730376636SRichard Henderson 
311830376636SRichard Henderson     /* Trap never.  */
311930376636SRichard Henderson     if (cond == 0) {
312030376636SRichard Henderson         return advance_pc(dc);
312130376636SRichard Henderson     }
312230376636SRichard Henderson 
312330376636SRichard Henderson     /*
312430376636SRichard Henderson      * Immediate traps are the most common case.  Since this value is
312530376636SRichard Henderson      * live across the branch, it really pays to evaluate the constant.
312630376636SRichard Henderson      */
312730376636SRichard Henderson     if (rs1 == 0 && (imm || rs2_or_imm == 0)) {
312830376636SRichard Henderson         trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP);
312930376636SRichard Henderson     } else {
313030376636SRichard Henderson         trap = tcg_temp_new_i32();
313130376636SRichard Henderson         tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1));
313230376636SRichard Henderson         if (imm) {
313330376636SRichard Henderson             tcg_gen_addi_i32(trap, trap, rs2_or_imm);
313430376636SRichard Henderson         } else {
313530376636SRichard Henderson             TCGv_i32 t2 = tcg_temp_new_i32();
313630376636SRichard Henderson             tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm));
313730376636SRichard Henderson             tcg_gen_add_i32(trap, trap, t2);
313830376636SRichard Henderson         }
313930376636SRichard Henderson         tcg_gen_andi_i32(trap, trap, mask);
314030376636SRichard Henderson         tcg_gen_addi_i32(trap, trap, TT_TRAP);
314130376636SRichard Henderson     }
314230376636SRichard Henderson 
314330376636SRichard Henderson     /* Trap always.  */
314430376636SRichard Henderson     if (cond == 8) {
314530376636SRichard Henderson         save_state(dc);
314630376636SRichard Henderson         gen_helper_raise_exception(tcg_env, trap);
314730376636SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
314830376636SRichard Henderson         return true;
314930376636SRichard Henderson     }
315030376636SRichard Henderson 
315130376636SRichard Henderson     /* Conditional trap.  */
315230376636SRichard Henderson     flush_cond(dc);
315330376636SRichard Henderson     lab = delay_exceptionv(dc, trap);
315430376636SRichard Henderson     gen_compare(&cmp, cc, cond, dc);
315530376636SRichard Henderson     tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab);
315630376636SRichard Henderson 
315730376636SRichard Henderson     return advance_pc(dc);
315830376636SRichard Henderson }
315930376636SRichard Henderson 
316030376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a)
316130376636SRichard Henderson {
316230376636SRichard Henderson     if (avail_32(dc) && a->cc) {
316330376636SRichard Henderson         return false;
316430376636SRichard Henderson     }
316530376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2);
316630376636SRichard Henderson }
316730376636SRichard Henderson 
316830376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a)
316930376636SRichard Henderson {
317030376636SRichard Henderson     if (avail_64(dc)) {
317130376636SRichard Henderson         return false;
317230376636SRichard Henderson     }
317330376636SRichard Henderson     return do_tcc(dc, a->cond, 0, a->rs1, true, a->i);
317430376636SRichard Henderson }
317530376636SRichard Henderson 
317630376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a)
317730376636SRichard Henderson {
317830376636SRichard Henderson     if (avail_32(dc)) {
317930376636SRichard Henderson         return false;
318030376636SRichard Henderson     }
318130376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i);
318230376636SRichard Henderson }
318330376636SRichard Henderson 
3184af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a)
3185af25071cSRichard Henderson {
3186af25071cSRichard Henderson     tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC);
3187af25071cSRichard Henderson     return advance_pc(dc);
3188af25071cSRichard Henderson }
3189af25071cSRichard Henderson 
3190af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a)
3191af25071cSRichard Henderson {
3192af25071cSRichard Henderson     if (avail_32(dc)) {
3193af25071cSRichard Henderson         return false;
3194af25071cSRichard Henderson     }
3195af25071cSRichard Henderson     if (a->mmask) {
3196af25071cSRichard Henderson         /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */
3197af25071cSRichard Henderson         tcg_gen_mb(a->mmask | TCG_BAR_SC);
3198af25071cSRichard Henderson     }
3199af25071cSRichard Henderson     if (a->cmask) {
3200af25071cSRichard Henderson         /* For #Sync, etc, end the TB to recognize interrupts. */
3201af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3202af25071cSRichard Henderson     }
3203af25071cSRichard Henderson     return advance_pc(dc);
3204af25071cSRichard Henderson }
3205af25071cSRichard Henderson 
3206af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd,
3207af25071cSRichard Henderson                           TCGv (*func)(DisasContext *, TCGv))
3208af25071cSRichard Henderson {
3209af25071cSRichard Henderson     if (!priv) {
3210af25071cSRichard Henderson         return raise_priv(dc);
3211af25071cSRichard Henderson     }
3212af25071cSRichard Henderson     gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd)));
3213af25071cSRichard Henderson     return advance_pc(dc);
3214af25071cSRichard Henderson }
3215af25071cSRichard Henderson 
3216af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst)
3217af25071cSRichard Henderson {
3218af25071cSRichard Henderson     return cpu_y;
3219af25071cSRichard Henderson }
3220af25071cSRichard Henderson 
3221af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a)
3222af25071cSRichard Henderson {
3223af25071cSRichard Henderson     /*
3224af25071cSRichard Henderson      * TODO: Need a feature bit for sparcv8.  In the meantime, treat all
3225af25071cSRichard Henderson      * 32-bit cpus like sparcv7, which ignores the rs1 field.
3226af25071cSRichard Henderson      * This matches after all other ASR, so Leon3 Asr17 is handled first.
3227af25071cSRichard Henderson      */
3228af25071cSRichard Henderson     if (avail_64(dc) && a->rs1 != 0) {
3229af25071cSRichard Henderson         return false;
3230af25071cSRichard Henderson     }
3231af25071cSRichard Henderson     return do_rd_special(dc, true, a->rd, do_rdy);
3232af25071cSRichard Henderson }
3233af25071cSRichard Henderson 
3234af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst)
3235af25071cSRichard Henderson {
3236af25071cSRichard Henderson     uint32_t val;
3237af25071cSRichard Henderson 
3238af25071cSRichard Henderson     /*
3239af25071cSRichard Henderson      * TODO: There are many more fields to be filled,
3240af25071cSRichard Henderson      * some of which are writable.
3241af25071cSRichard Henderson      */
3242af25071cSRichard Henderson     val = dc->def->nwindows - 1;   /* [4:0] NWIN */
3243af25071cSRichard Henderson     val |= 1 << 8;                 /* [8]   V8   */
3244af25071cSRichard Henderson 
3245af25071cSRichard Henderson     return tcg_constant_tl(val);
3246af25071cSRichard Henderson }
3247af25071cSRichard Henderson 
3248af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config)
3249af25071cSRichard Henderson 
3250af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst)
3251af25071cSRichard Henderson {
3252af25071cSRichard Henderson     update_psr(dc);
3253af25071cSRichard Henderson     gen_helper_rdccr(dst, tcg_env);
3254af25071cSRichard Henderson     return dst;
3255af25071cSRichard Henderson }
3256af25071cSRichard Henderson 
3257af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr)
3258af25071cSRichard Henderson 
3259af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst)
3260af25071cSRichard Henderson {
3261af25071cSRichard Henderson #ifdef TARGET_SPARC64
3262af25071cSRichard Henderson     return tcg_constant_tl(dc->asi);
3263af25071cSRichard Henderson #else
3264af25071cSRichard Henderson     qemu_build_not_reached();
3265af25071cSRichard Henderson #endif
3266af25071cSRichard Henderson }
3267af25071cSRichard Henderson 
3268af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi)
3269af25071cSRichard Henderson 
3270af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst)
3271af25071cSRichard Henderson {
3272af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3273af25071cSRichard Henderson 
3274af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
3275af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3276af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3277af25071cSRichard Henderson     }
3278af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3279af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3280af25071cSRichard Henderson     return dst;
3281af25071cSRichard Henderson }
3282af25071cSRichard Henderson 
3283af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3284af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick)
3285af25071cSRichard Henderson 
3286af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst)
3287af25071cSRichard Henderson {
3288af25071cSRichard Henderson     return tcg_constant_tl(address_mask_i(dc, dc->pc));
3289af25071cSRichard Henderson }
3290af25071cSRichard Henderson 
3291af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc)
3292af25071cSRichard Henderson 
3293af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst)
3294af25071cSRichard Henderson {
3295af25071cSRichard Henderson     tcg_gen_ext_i32_tl(dst, cpu_fprs);
3296af25071cSRichard Henderson     return dst;
3297af25071cSRichard Henderson }
3298af25071cSRichard Henderson 
3299af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs)
3300af25071cSRichard Henderson 
3301af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst)
3302af25071cSRichard Henderson {
3303af25071cSRichard Henderson     gen_trap_ifnofpu(dc);
3304af25071cSRichard Henderson     return cpu_gsr;
3305af25071cSRichard Henderson }
3306af25071cSRichard Henderson 
3307af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr)
3308af25071cSRichard Henderson 
3309af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst)
3310af25071cSRichard Henderson {
3311af25071cSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint));
3312af25071cSRichard Henderson     return dst;
3313af25071cSRichard Henderson }
3314af25071cSRichard Henderson 
3315af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint)
3316af25071cSRichard Henderson 
3317af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst)
3318af25071cSRichard Henderson {
3319577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr));
3320577efa45SRichard Henderson     return dst;
3321af25071cSRichard Henderson }
3322af25071cSRichard Henderson 
3323af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3324af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr)
3325af25071cSRichard Henderson 
3326af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst)
3327af25071cSRichard Henderson {
3328af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3329af25071cSRichard Henderson 
3330af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
3331af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3332af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3333af25071cSRichard Henderson     }
3334af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3335af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3336af25071cSRichard Henderson     return dst;
3337af25071cSRichard Henderson }
3338af25071cSRichard Henderson 
3339af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3340af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick)
3341af25071cSRichard Henderson 
3342af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst)
3343af25071cSRichard Henderson {
3344577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr));
3345577efa45SRichard Henderson     return dst;
3346af25071cSRichard Henderson }
3347af25071cSRichard Henderson 
3348af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */
3349af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr)
3350af25071cSRichard Henderson 
3351af25071cSRichard Henderson /*
3352af25071cSRichard Henderson  * UltraSPARC-T1 Strand status.
3353af25071cSRichard Henderson  * HYPV check maybe not enough, UA2005 & UA2007 describe
3354af25071cSRichard Henderson  * this ASR as impl. dep
3355af25071cSRichard Henderson  */
3356af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst)
3357af25071cSRichard Henderson {
3358af25071cSRichard Henderson     return tcg_constant_tl(1);
3359af25071cSRichard Henderson }
3360af25071cSRichard Henderson 
3361af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status)
3362af25071cSRichard Henderson 
3363668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst)
3364668bb9b7SRichard Henderson {
3365668bb9b7SRichard Henderson     update_psr(dc);
3366668bb9b7SRichard Henderson     gen_helper_rdpsr(dst, tcg_env);
3367668bb9b7SRichard Henderson     return dst;
3368668bb9b7SRichard Henderson }
3369668bb9b7SRichard Henderson 
3370668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr)
3371668bb9b7SRichard Henderson 
3372668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst)
3373668bb9b7SRichard Henderson {
3374668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate));
3375668bb9b7SRichard Henderson     return dst;
3376668bb9b7SRichard Henderson }
3377668bb9b7SRichard Henderson 
3378668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate)
3379668bb9b7SRichard Henderson 
3380668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst)
3381668bb9b7SRichard Henderson {
3382668bb9b7SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3383668bb9b7SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3384668bb9b7SRichard Henderson 
3385668bb9b7SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3386668bb9b7SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3387668bb9b7SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3388668bb9b7SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3389668bb9b7SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3390668bb9b7SRichard Henderson 
3391668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate));
3392668bb9b7SRichard Henderson     return dst;
3393668bb9b7SRichard Henderson }
3394668bb9b7SRichard Henderson 
3395668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate)
3396668bb9b7SRichard Henderson 
3397668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst)
3398668bb9b7SRichard Henderson {
33992da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp));
34002da789deSRichard Henderson     return dst;
3401668bb9b7SRichard Henderson }
3402668bb9b7SRichard Henderson 
3403668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp)
3404668bb9b7SRichard Henderson 
3405668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst)
3406668bb9b7SRichard Henderson {
34072da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba));
34082da789deSRichard Henderson     return dst;
3409668bb9b7SRichard Henderson }
3410668bb9b7SRichard Henderson 
3411668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba)
3412668bb9b7SRichard Henderson 
3413668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst)
3414668bb9b7SRichard Henderson {
34152da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver));
34162da789deSRichard Henderson     return dst;
3417668bb9b7SRichard Henderson }
3418668bb9b7SRichard Henderson 
3419668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver)
3420668bb9b7SRichard Henderson 
3421668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst)
3422668bb9b7SRichard Henderson {
3423577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr));
3424577efa45SRichard Henderson     return dst;
3425668bb9b7SRichard Henderson }
3426668bb9b7SRichard Henderson 
3427668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd,
3428668bb9b7SRichard Henderson       do_rdhstick_cmpr)
3429668bb9b7SRichard Henderson 
34305d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst)
34315d617bfbSRichard Henderson {
3432cd6269f7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim));
3433cd6269f7SRichard Henderson     return dst;
34345d617bfbSRichard Henderson }
34355d617bfbSRichard Henderson 
34365d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim)
34375d617bfbSRichard Henderson 
34385d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst)
34395d617bfbSRichard Henderson {
34405d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34415d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34425d617bfbSRichard Henderson 
34435d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34445d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc));
34455d617bfbSRichard Henderson     return dst;
34465d617bfbSRichard Henderson #else
34475d617bfbSRichard Henderson     qemu_build_not_reached();
34485d617bfbSRichard Henderson #endif
34495d617bfbSRichard Henderson }
34505d617bfbSRichard Henderson 
34515d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc)
34525d617bfbSRichard Henderson 
34535d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst)
34545d617bfbSRichard Henderson {
34555d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34565d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34575d617bfbSRichard Henderson 
34585d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34595d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc));
34605d617bfbSRichard Henderson     return dst;
34615d617bfbSRichard Henderson #else
34625d617bfbSRichard Henderson     qemu_build_not_reached();
34635d617bfbSRichard Henderson #endif
34645d617bfbSRichard Henderson }
34655d617bfbSRichard Henderson 
34665d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc)
34675d617bfbSRichard Henderson 
34685d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst)
34695d617bfbSRichard Henderson {
34705d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34715d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34725d617bfbSRichard Henderson 
34735d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34745d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate));
34755d617bfbSRichard Henderson     return dst;
34765d617bfbSRichard Henderson #else
34775d617bfbSRichard Henderson     qemu_build_not_reached();
34785d617bfbSRichard Henderson #endif
34795d617bfbSRichard Henderson }
34805d617bfbSRichard Henderson 
34815d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate)
34825d617bfbSRichard Henderson 
34835d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst)
34845d617bfbSRichard Henderson {
34855d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34865d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34875d617bfbSRichard Henderson 
34885d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34895d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt));
34905d617bfbSRichard Henderson     return dst;
34915d617bfbSRichard Henderson #else
34925d617bfbSRichard Henderson     qemu_build_not_reached();
34935d617bfbSRichard Henderson #endif
34945d617bfbSRichard Henderson }
34955d617bfbSRichard Henderson 
34965d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt)
34975d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick)
34985d617bfbSRichard Henderson 
34995d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst)
35005d617bfbSRichard Henderson {
35015d617bfbSRichard Henderson     return cpu_tbr;
35025d617bfbSRichard Henderson }
35035d617bfbSRichard Henderson 
3504e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba)
35055d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba)
35065d617bfbSRichard Henderson 
35075d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst)
35085d617bfbSRichard Henderson {
35095d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate));
35105d617bfbSRichard Henderson     return dst;
35115d617bfbSRichard Henderson }
35125d617bfbSRichard Henderson 
35135d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate)
35145d617bfbSRichard Henderson 
35155d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst)
35165d617bfbSRichard Henderson {
35175d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl));
35185d617bfbSRichard Henderson     return dst;
35195d617bfbSRichard Henderson }
35205d617bfbSRichard Henderson 
35215d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl)
35225d617bfbSRichard Henderson 
35235d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst)
35245d617bfbSRichard Henderson {
35255d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil));
35265d617bfbSRichard Henderson     return dst;
35275d617bfbSRichard Henderson }
35285d617bfbSRichard Henderson 
35295d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil)
35305d617bfbSRichard Henderson 
35315d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst)
35325d617bfbSRichard Henderson {
35335d617bfbSRichard Henderson     gen_helper_rdcwp(dst, tcg_env);
35345d617bfbSRichard Henderson     return dst;
35355d617bfbSRichard Henderson }
35365d617bfbSRichard Henderson 
35375d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp)
35385d617bfbSRichard Henderson 
35395d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst)
35405d617bfbSRichard Henderson {
35415d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave));
35425d617bfbSRichard Henderson     return dst;
35435d617bfbSRichard Henderson }
35445d617bfbSRichard Henderson 
35455d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave)
35465d617bfbSRichard Henderson 
35475d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst)
35485d617bfbSRichard Henderson {
35495d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore));
35505d617bfbSRichard Henderson     return dst;
35515d617bfbSRichard Henderson }
35525d617bfbSRichard Henderson 
35535d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd,
35545d617bfbSRichard Henderson       do_rdcanrestore)
35555d617bfbSRichard Henderson 
35565d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst)
35575d617bfbSRichard Henderson {
35585d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin));
35595d617bfbSRichard Henderson     return dst;
35605d617bfbSRichard Henderson }
35615d617bfbSRichard Henderson 
35625d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin)
35635d617bfbSRichard Henderson 
35645d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst)
35655d617bfbSRichard Henderson {
35665d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin));
35675d617bfbSRichard Henderson     return dst;
35685d617bfbSRichard Henderson }
35695d617bfbSRichard Henderson 
35705d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin)
35715d617bfbSRichard Henderson 
35725d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst)
35735d617bfbSRichard Henderson {
35745d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate));
35755d617bfbSRichard Henderson     return dst;
35765d617bfbSRichard Henderson }
35775d617bfbSRichard Henderson 
35785d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate)
35795d617bfbSRichard Henderson 
35805d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst)
35815d617bfbSRichard Henderson {
35825d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl));
35835d617bfbSRichard Henderson     return dst;
35845d617bfbSRichard Henderson }
35855d617bfbSRichard Henderson 
35865d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl)
35875d617bfbSRichard Henderson 
35885d617bfbSRichard Henderson /* UA2005 strand status */
35895d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst)
35905d617bfbSRichard Henderson {
35912da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr));
35922da789deSRichard Henderson     return dst;
35935d617bfbSRichard Henderson }
35945d617bfbSRichard Henderson 
35955d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr)
35965d617bfbSRichard Henderson 
35975d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst)
35985d617bfbSRichard Henderson {
35992da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version));
36002da789deSRichard Henderson     return dst;
36015d617bfbSRichard Henderson }
36025d617bfbSRichard Henderson 
36035d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver)
36045d617bfbSRichard Henderson 
3605e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a)
3606e8325dc0SRichard Henderson {
3607e8325dc0SRichard Henderson     if (avail_64(dc)) {
3608e8325dc0SRichard Henderson         gen_helper_flushw(tcg_env);
3609e8325dc0SRichard Henderson         return advance_pc(dc);
3610e8325dc0SRichard Henderson     }
3611e8325dc0SRichard Henderson     return false;
3612e8325dc0SRichard Henderson }
3613e8325dc0SRichard Henderson 
36140faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv,
36150faef01bSRichard Henderson                           void (*func)(DisasContext *, TCGv))
36160faef01bSRichard Henderson {
36170faef01bSRichard Henderson     TCGv src;
36180faef01bSRichard Henderson 
36190faef01bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
36200faef01bSRichard Henderson     if (!a->imm && (a->rs2_or_imm & ~0x1f)) {
36210faef01bSRichard Henderson         return false;
36220faef01bSRichard Henderson     }
36230faef01bSRichard Henderson     if (!priv) {
36240faef01bSRichard Henderson         return raise_priv(dc);
36250faef01bSRichard Henderson     }
36260faef01bSRichard Henderson 
36270faef01bSRichard Henderson     if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) {
36280faef01bSRichard Henderson         src = tcg_constant_tl(a->rs2_or_imm);
36290faef01bSRichard Henderson     } else {
36300faef01bSRichard Henderson         TCGv src1 = gen_load_gpr(dc, a->rs1);
36310faef01bSRichard Henderson         if (a->rs2_or_imm == 0) {
36320faef01bSRichard Henderson             src = src1;
36330faef01bSRichard Henderson         } else {
36340faef01bSRichard Henderson             src = tcg_temp_new();
36350faef01bSRichard Henderson             if (a->imm) {
36360faef01bSRichard Henderson                 tcg_gen_xori_tl(src, src1, a->rs2_or_imm);
36370faef01bSRichard Henderson             } else {
36380faef01bSRichard Henderson                 tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm));
36390faef01bSRichard Henderson             }
36400faef01bSRichard Henderson         }
36410faef01bSRichard Henderson     }
36420faef01bSRichard Henderson     func(dc, src);
36430faef01bSRichard Henderson     return advance_pc(dc);
36440faef01bSRichard Henderson }
36450faef01bSRichard Henderson 
36460faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src)
36470faef01bSRichard Henderson {
36480faef01bSRichard Henderson     tcg_gen_ext32u_tl(cpu_y, src);
36490faef01bSRichard Henderson }
36500faef01bSRichard Henderson 
36510faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry)
36520faef01bSRichard Henderson 
36530faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src)
36540faef01bSRichard Henderson {
36550faef01bSRichard Henderson     gen_helper_wrccr(tcg_env, src);
36560faef01bSRichard Henderson }
36570faef01bSRichard Henderson 
36580faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr)
36590faef01bSRichard Henderson 
36600faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src)
36610faef01bSRichard Henderson {
36620faef01bSRichard Henderson     TCGv tmp = tcg_temp_new();
36630faef01bSRichard Henderson 
36640faef01bSRichard Henderson     tcg_gen_ext8u_tl(tmp, src);
36650faef01bSRichard Henderson     tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi));
36660faef01bSRichard Henderson     /* End TB to notice changed ASI. */
36670faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
36680faef01bSRichard Henderson }
36690faef01bSRichard Henderson 
36700faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi)
36710faef01bSRichard Henderson 
36720faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src)
36730faef01bSRichard Henderson {
36740faef01bSRichard Henderson #ifdef TARGET_SPARC64
36750faef01bSRichard Henderson     tcg_gen_trunc_tl_i32(cpu_fprs, src);
36760faef01bSRichard Henderson     dc->fprs_dirty = 0;
36770faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
36780faef01bSRichard Henderson #else
36790faef01bSRichard Henderson     qemu_build_not_reached();
36800faef01bSRichard Henderson #endif
36810faef01bSRichard Henderson }
36820faef01bSRichard Henderson 
36830faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs)
36840faef01bSRichard Henderson 
36850faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src)
36860faef01bSRichard Henderson {
36870faef01bSRichard Henderson     gen_trap_ifnofpu(dc);
36880faef01bSRichard Henderson     tcg_gen_mov_tl(cpu_gsr, src);
36890faef01bSRichard Henderson }
36900faef01bSRichard Henderson 
36910faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr)
36920faef01bSRichard Henderson 
36930faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src)
36940faef01bSRichard Henderson {
36950faef01bSRichard Henderson     gen_helper_set_softint(tcg_env, src);
36960faef01bSRichard Henderson }
36970faef01bSRichard Henderson 
36980faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set)
36990faef01bSRichard Henderson 
37000faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src)
37010faef01bSRichard Henderson {
37020faef01bSRichard Henderson     gen_helper_clear_softint(tcg_env, src);
37030faef01bSRichard Henderson }
37040faef01bSRichard Henderson 
37050faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr)
37060faef01bSRichard Henderson 
37070faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src)
37080faef01bSRichard Henderson {
37090faef01bSRichard Henderson     gen_helper_write_softint(tcg_env, src);
37100faef01bSRichard Henderson }
37110faef01bSRichard Henderson 
37120faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint)
37130faef01bSRichard Henderson 
37140faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src)
37150faef01bSRichard Henderson {
37160faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
37170faef01bSRichard Henderson 
3718577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr));
3719577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
37200faef01bSRichard Henderson     translator_io_start(&dc->base);
3721577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
37220faef01bSRichard Henderson     /* End TB to handle timer interrupt */
37230faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
37240faef01bSRichard Henderson }
37250faef01bSRichard Henderson 
37260faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr)
37270faef01bSRichard Henderson 
37280faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src)
37290faef01bSRichard Henderson {
37300faef01bSRichard Henderson #ifdef TARGET_SPARC64
37310faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
37320faef01bSRichard Henderson 
37330faef01bSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick));
37340faef01bSRichard Henderson     translator_io_start(&dc->base);
37350faef01bSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
37360faef01bSRichard Henderson     /* End TB to handle timer interrupt */
37370faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
37380faef01bSRichard Henderson #else
37390faef01bSRichard Henderson     qemu_build_not_reached();
37400faef01bSRichard Henderson #endif
37410faef01bSRichard Henderson }
37420faef01bSRichard Henderson 
37430faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick)
37440faef01bSRichard Henderson 
37450faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src)
37460faef01bSRichard Henderson {
37470faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
37480faef01bSRichard Henderson 
3749577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr));
3750577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
37510faef01bSRichard Henderson     translator_io_start(&dc->base);
3752577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
37530faef01bSRichard Henderson     /* End TB to handle timer interrupt */
37540faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
37550faef01bSRichard Henderson }
37560faef01bSRichard Henderson 
37570faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr)
37580faef01bSRichard Henderson 
37590faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src)
37600faef01bSRichard Henderson {
37610faef01bSRichard Henderson     save_state(dc);
37620faef01bSRichard Henderson     gen_helper_power_down(tcg_env);
37630faef01bSRichard Henderson }
37640faef01bSRichard Henderson 
37650faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown)
37660faef01bSRichard Henderson 
376725524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src)
376825524734SRichard Henderson {
376925524734SRichard Henderson     gen_helper_wrpsr(tcg_env, src);
377025524734SRichard Henderson     tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
377125524734SRichard Henderson     dc->cc_op = CC_OP_FLAGS;
377225524734SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
377325524734SRichard Henderson }
377425524734SRichard Henderson 
377525524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr)
377625524734SRichard Henderson 
37779422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src)
37789422278eSRichard Henderson {
37799422278eSRichard Henderson     target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows);
3780cd6269f7SRichard Henderson     TCGv tmp = tcg_temp_new();
3781cd6269f7SRichard Henderson 
3782cd6269f7SRichard Henderson     tcg_gen_andi_tl(tmp, src, mask);
3783cd6269f7SRichard Henderson     tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim));
37849422278eSRichard Henderson }
37859422278eSRichard Henderson 
37869422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim)
37879422278eSRichard Henderson 
37889422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src)
37899422278eSRichard Henderson {
37909422278eSRichard Henderson #ifdef TARGET_SPARC64
37919422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
37929422278eSRichard Henderson 
37939422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
37949422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc));
37959422278eSRichard Henderson #else
37969422278eSRichard Henderson     qemu_build_not_reached();
37979422278eSRichard Henderson #endif
37989422278eSRichard Henderson }
37999422278eSRichard Henderson 
38009422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc)
38019422278eSRichard Henderson 
38029422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src)
38039422278eSRichard Henderson {
38049422278eSRichard Henderson #ifdef TARGET_SPARC64
38059422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
38069422278eSRichard Henderson 
38079422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
38089422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc));
38099422278eSRichard Henderson #else
38109422278eSRichard Henderson     qemu_build_not_reached();
38119422278eSRichard Henderson #endif
38129422278eSRichard Henderson }
38139422278eSRichard Henderson 
38149422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc)
38159422278eSRichard Henderson 
38169422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src)
38179422278eSRichard Henderson {
38189422278eSRichard Henderson #ifdef TARGET_SPARC64
38199422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
38209422278eSRichard Henderson 
38219422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
38229422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate));
38239422278eSRichard Henderson #else
38249422278eSRichard Henderson     qemu_build_not_reached();
38259422278eSRichard Henderson #endif
38269422278eSRichard Henderson }
38279422278eSRichard Henderson 
38289422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate)
38299422278eSRichard Henderson 
38309422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src)
38319422278eSRichard Henderson {
38329422278eSRichard Henderson #ifdef TARGET_SPARC64
38339422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
38349422278eSRichard Henderson 
38359422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
38369422278eSRichard Henderson     tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt));
38379422278eSRichard Henderson #else
38389422278eSRichard Henderson     qemu_build_not_reached();
38399422278eSRichard Henderson #endif
38409422278eSRichard Henderson }
38419422278eSRichard Henderson 
38429422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt)
38439422278eSRichard Henderson 
38449422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src)
38459422278eSRichard Henderson {
38469422278eSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
38479422278eSRichard Henderson 
38489422278eSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
38499422278eSRichard Henderson     translator_io_start(&dc->base);
38509422278eSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
38519422278eSRichard Henderson     /* End TB to handle timer interrupt */
38529422278eSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
38539422278eSRichard Henderson }
38549422278eSRichard Henderson 
38559422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick)
38569422278eSRichard Henderson 
38579422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src)
38589422278eSRichard Henderson {
38599422278eSRichard Henderson     tcg_gen_mov_tl(cpu_tbr, src);
38609422278eSRichard Henderson }
38619422278eSRichard Henderson 
38629422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba)
38639422278eSRichard Henderson 
38649422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src)
38659422278eSRichard Henderson {
38669422278eSRichard Henderson     save_state(dc);
38679422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
38689422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
38699422278eSRichard Henderson     }
38709422278eSRichard Henderson     gen_helper_wrpstate(tcg_env, src);
38719422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
38729422278eSRichard Henderson }
38739422278eSRichard Henderson 
38749422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate)
38759422278eSRichard Henderson 
38769422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src)
38779422278eSRichard Henderson {
38789422278eSRichard Henderson     save_state(dc);
38799422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl));
38809422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
38819422278eSRichard Henderson }
38829422278eSRichard Henderson 
38839422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl)
38849422278eSRichard Henderson 
38859422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src)
38869422278eSRichard Henderson {
38879422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
38889422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
38899422278eSRichard Henderson     }
38909422278eSRichard Henderson     gen_helper_wrpil(tcg_env, src);
38919422278eSRichard Henderson }
38929422278eSRichard Henderson 
38939422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil)
38949422278eSRichard Henderson 
38959422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src)
38969422278eSRichard Henderson {
38979422278eSRichard Henderson     gen_helper_wrcwp(tcg_env, src);
38989422278eSRichard Henderson }
38999422278eSRichard Henderson 
39009422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp)
39019422278eSRichard Henderson 
39029422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src)
39039422278eSRichard Henderson {
39049422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave));
39059422278eSRichard Henderson }
39069422278eSRichard Henderson 
39079422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave)
39089422278eSRichard Henderson 
39099422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src)
39109422278eSRichard Henderson {
39119422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore));
39129422278eSRichard Henderson }
39139422278eSRichard Henderson 
39149422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore)
39159422278eSRichard Henderson 
39169422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src)
39179422278eSRichard Henderson {
39189422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin));
39199422278eSRichard Henderson }
39209422278eSRichard Henderson 
39219422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin)
39229422278eSRichard Henderson 
39239422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src)
39249422278eSRichard Henderson {
39259422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin));
39269422278eSRichard Henderson }
39279422278eSRichard Henderson 
39289422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin)
39299422278eSRichard Henderson 
39309422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src)
39319422278eSRichard Henderson {
39329422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate));
39339422278eSRichard Henderson }
39349422278eSRichard Henderson 
39359422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate)
39369422278eSRichard Henderson 
39379422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src)
39389422278eSRichard Henderson {
39399422278eSRichard Henderson     gen_helper_wrgl(tcg_env, src);
39409422278eSRichard Henderson }
39419422278eSRichard Henderson 
39429422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl)
39439422278eSRichard Henderson 
39449422278eSRichard Henderson /* UA2005 strand status */
39459422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src)
39469422278eSRichard Henderson {
39472da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr));
39489422278eSRichard Henderson }
39499422278eSRichard Henderson 
39509422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr)
39519422278eSRichard Henderson 
3952bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba)
3953bb97f2f5SRichard Henderson 
3954bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src)
3955bb97f2f5SRichard Henderson {
3956bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate));
3957bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3958bb97f2f5SRichard Henderson }
3959bb97f2f5SRichard Henderson 
3960bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate)
3961bb97f2f5SRichard Henderson 
3962bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src)
3963bb97f2f5SRichard Henderson {
3964bb97f2f5SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3965bb97f2f5SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3966bb97f2f5SRichard Henderson 
3967bb97f2f5SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3968bb97f2f5SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3969bb97f2f5SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3970bb97f2f5SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3971bb97f2f5SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3972bb97f2f5SRichard Henderson 
3973bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate));
3974bb97f2f5SRichard Henderson }
3975bb97f2f5SRichard Henderson 
3976bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate)
3977bb97f2f5SRichard Henderson 
3978bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src)
3979bb97f2f5SRichard Henderson {
39802da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp));
3981bb97f2f5SRichard Henderson }
3982bb97f2f5SRichard Henderson 
3983bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp)
3984bb97f2f5SRichard Henderson 
3985bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src)
3986bb97f2f5SRichard Henderson {
39872da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba));
3988bb97f2f5SRichard Henderson }
3989bb97f2f5SRichard Henderson 
3990bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba)
3991bb97f2f5SRichard Henderson 
3992bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src)
3993bb97f2f5SRichard Henderson {
3994bb97f2f5SRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3995bb97f2f5SRichard Henderson 
3996577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr));
3997bb97f2f5SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick));
3998bb97f2f5SRichard Henderson     translator_io_start(&dc->base);
3999577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
4000bb97f2f5SRichard Henderson     /* End TB to handle timer interrupt */
4001bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
4002bb97f2f5SRichard Henderson }
4003bb97f2f5SRichard Henderson 
4004bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc),
4005bb97f2f5SRichard Henderson       do_wrhstick_cmpr)
4006bb97f2f5SRichard Henderson 
400725524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved)
400825524734SRichard Henderson {
400925524734SRichard Henderson     if (!supervisor(dc)) {
401025524734SRichard Henderson         return raise_priv(dc);
401125524734SRichard Henderson     }
401225524734SRichard Henderson     if (saved) {
401325524734SRichard Henderson         gen_helper_saved(tcg_env);
401425524734SRichard Henderson     } else {
401525524734SRichard Henderson         gen_helper_restored(tcg_env);
401625524734SRichard Henderson     }
401725524734SRichard Henderson     return advance_pc(dc);
401825524734SRichard Henderson }
401925524734SRichard Henderson 
402025524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true)
402125524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false)
402225524734SRichard Henderson 
4023d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a)
4024d3825800SRichard Henderson {
4025d3825800SRichard Henderson     return advance_pc(dc);
4026d3825800SRichard Henderson }
4027d3825800SRichard Henderson 
40280faef01bSRichard Henderson /*
40290faef01bSRichard Henderson  * TODO: Need a feature bit for sparcv8.
40300faef01bSRichard Henderson  * In the meantime, treat all 32-bit cpus like sparcv7.
40310faef01bSRichard Henderson  */
40325458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a)
40335458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a)
40340faef01bSRichard Henderson 
4035428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op,
4036428881deSRichard Henderson                          void (*func)(TCGv, TCGv, TCGv),
4037428881deSRichard Henderson                          void (*funci)(TCGv, TCGv, target_long))
4038428881deSRichard Henderson {
4039428881deSRichard Henderson     TCGv dst, src1;
4040428881deSRichard Henderson 
4041428881deSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
4042428881deSRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
4043428881deSRichard Henderson         return false;
4044428881deSRichard Henderson     }
4045428881deSRichard Henderson 
4046428881deSRichard Henderson     if (a->cc) {
4047428881deSRichard Henderson         dst = cpu_cc_dst;
4048428881deSRichard Henderson     } else {
4049428881deSRichard Henderson         dst = gen_dest_gpr(dc, a->rd);
4050428881deSRichard Henderson     }
4051428881deSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
4052428881deSRichard Henderson 
4053428881deSRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
4054428881deSRichard Henderson         if (funci) {
4055428881deSRichard Henderson             funci(dst, src1, a->rs2_or_imm);
4056428881deSRichard Henderson         } else {
4057428881deSRichard Henderson             func(dst, src1, tcg_constant_tl(a->rs2_or_imm));
4058428881deSRichard Henderson         }
4059428881deSRichard Henderson     } else {
4060428881deSRichard Henderson         func(dst, src1, cpu_regs[a->rs2_or_imm]);
4061428881deSRichard Henderson     }
4062428881deSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
4063428881deSRichard Henderson 
4064428881deSRichard Henderson     if (a->cc) {
4065428881deSRichard Henderson         tcg_gen_movi_i32(cpu_cc_op, cc_op);
4066428881deSRichard Henderson         dc->cc_op = cc_op;
4067428881deSRichard Henderson     }
4068428881deSRichard Henderson     return advance_pc(dc);
4069428881deSRichard Henderson }
4070428881deSRichard Henderson 
4071428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op,
4072428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
4073428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long),
4074428881deSRichard Henderson                      void (*func_cc)(TCGv, TCGv, TCGv))
4075428881deSRichard Henderson {
4076428881deSRichard Henderson     if (a->cc) {
407722188d7dSRichard Henderson         assert(cc_op >= 0);
4078428881deSRichard Henderson         return do_arith_int(dc, a, cc_op, func_cc, NULL);
4079428881deSRichard Henderson     }
4080428881deSRichard Henderson     return do_arith_int(dc, a, cc_op, func, funci);
4081428881deSRichard Henderson }
4082428881deSRichard Henderson 
4083428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a,
4084428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
4085428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long))
4086428881deSRichard Henderson {
4087428881deSRichard Henderson     return do_arith_int(dc, a, CC_OP_LOGIC, func, funci);
4088428881deSRichard Henderson }
4089428881deSRichard Henderson 
4090428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD,
4091428881deSRichard Henderson       tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc)
4092428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB,
4093428881deSRichard Henderson       tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc)
4094428881deSRichard Henderson 
4095a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc)
4096a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc)
4097a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv)
4098a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv)
4099a9aba13dSRichard Henderson 
4100428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl)
4101428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl)
4102428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL)
4103428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL)
4104428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL)
4105428881deSRichard Henderson 
410622188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL)
4107b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL)
4108b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL)
410922188d7dSRichard Henderson 
41104ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL)
41114ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL)
4112c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc)
4113c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc)
41144ee85ea9SRichard Henderson 
41159c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */
41169c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL)
41179c6ec5bcSRichard Henderson 
4118428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a)
4119428881deSRichard Henderson {
4120428881deSRichard Henderson     /* OR with %g0 is the canonical alias for MOV. */
4121428881deSRichard Henderson     if (!a->cc && a->rs1 == 0) {
4122428881deSRichard Henderson         if (a->imm || a->rs2_or_imm == 0) {
4123428881deSRichard Henderson             gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm));
4124428881deSRichard Henderson         } else if (a->rs2_or_imm & ~0x1f) {
4125428881deSRichard Henderson             /* For simplicity, we under-decoded the rs2 form. */
4126428881deSRichard Henderson             return false;
4127428881deSRichard Henderson         } else {
4128428881deSRichard Henderson             gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]);
4129428881deSRichard Henderson         }
4130428881deSRichard Henderson         return advance_pc(dc);
4131428881deSRichard Henderson     }
4132428881deSRichard Henderson     return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl);
4133428881deSRichard Henderson }
4134428881deSRichard Henderson 
4135420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a)
4136420a187dSRichard Henderson {
4137420a187dSRichard Henderson     switch (dc->cc_op) {
4138420a187dSRichard Henderson     case CC_OP_DIV:
4139420a187dSRichard Henderson     case CC_OP_LOGIC:
4140420a187dSRichard Henderson         /* Carry is known to be zero.  Fall back to plain ADD.  */
4141420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADD,
4142420a187dSRichard Henderson                         tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc);
4143420a187dSRichard Henderson     case CC_OP_ADD:
4144420a187dSRichard Henderson     case CC_OP_TADD:
4145420a187dSRichard Henderson     case CC_OP_TADDTV:
4146420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
4147420a187dSRichard Henderson                         gen_op_addc_add, NULL, gen_op_addccc_add);
4148420a187dSRichard Henderson     case CC_OP_SUB:
4149420a187dSRichard Henderson     case CC_OP_TSUB:
4150420a187dSRichard Henderson     case CC_OP_TSUBTV:
4151420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
4152420a187dSRichard Henderson                         gen_op_addc_sub, NULL, gen_op_addccc_sub);
4153420a187dSRichard Henderson     default:
4154420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
4155420a187dSRichard Henderson                         gen_op_addc_generic, NULL, gen_op_addccc_generic);
4156420a187dSRichard Henderson     }
4157420a187dSRichard Henderson }
4158420a187dSRichard Henderson 
4159dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a)
4160dfebb950SRichard Henderson {
4161dfebb950SRichard Henderson     switch (dc->cc_op) {
4162dfebb950SRichard Henderson     case CC_OP_DIV:
4163dfebb950SRichard Henderson     case CC_OP_LOGIC:
4164dfebb950SRichard Henderson         /* Carry is known to be zero.  Fall back to plain SUB.  */
4165dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUB,
4166dfebb950SRichard Henderson                         tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc);
4167dfebb950SRichard Henderson     case CC_OP_ADD:
4168dfebb950SRichard Henderson     case CC_OP_TADD:
4169dfebb950SRichard Henderson     case CC_OP_TADDTV:
4170dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
4171dfebb950SRichard Henderson                         gen_op_subc_add, NULL, gen_op_subccc_add);
4172dfebb950SRichard Henderson     case CC_OP_SUB:
4173dfebb950SRichard Henderson     case CC_OP_TSUB:
4174dfebb950SRichard Henderson     case CC_OP_TSUBTV:
4175dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
4176dfebb950SRichard Henderson                         gen_op_subc_sub, NULL, gen_op_subccc_sub);
4177dfebb950SRichard Henderson     default:
4178dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
4179dfebb950SRichard Henderson                         gen_op_subc_generic, NULL, gen_op_subccc_generic);
4180dfebb950SRichard Henderson     }
4181dfebb950SRichard Henderson }
4182dfebb950SRichard Henderson 
4183a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a)
4184a9aba13dSRichard Henderson {
4185a9aba13dSRichard Henderson     update_psr(dc);
4186a9aba13dSRichard Henderson     return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc);
4187a9aba13dSRichard Henderson }
4188a9aba13dSRichard Henderson 
41895fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u)
41905fc546eeSRichard Henderson {
41915fc546eeSRichard Henderson     TCGv dst, src1, src2;
41925fc546eeSRichard Henderson 
41935fc546eeSRichard Henderson     /* Reject 64-bit shifts for sparc32. */
41945fc546eeSRichard Henderson     if (avail_32(dc) && a->x) {
41955fc546eeSRichard Henderson         return false;
41965fc546eeSRichard Henderson     }
41975fc546eeSRichard Henderson 
41985fc546eeSRichard Henderson     src2 = tcg_temp_new();
41995fc546eeSRichard Henderson     tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31);
42005fc546eeSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
42015fc546eeSRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
42025fc546eeSRichard Henderson 
42035fc546eeSRichard Henderson     if (l) {
42045fc546eeSRichard Henderson         tcg_gen_shl_tl(dst, src1, src2);
42055fc546eeSRichard Henderson         if (!a->x) {
42065fc546eeSRichard Henderson             tcg_gen_ext32u_tl(dst, dst);
42075fc546eeSRichard Henderson         }
42085fc546eeSRichard Henderson     } else if (u) {
42095fc546eeSRichard Henderson         if (!a->x) {
42105fc546eeSRichard Henderson             tcg_gen_ext32u_tl(dst, src1);
42115fc546eeSRichard Henderson             src1 = dst;
42125fc546eeSRichard Henderson         }
42135fc546eeSRichard Henderson         tcg_gen_shr_tl(dst, src1, src2);
42145fc546eeSRichard Henderson     } else {
42155fc546eeSRichard Henderson         if (!a->x) {
42165fc546eeSRichard Henderson             tcg_gen_ext32s_tl(dst, src1);
42175fc546eeSRichard Henderson             src1 = dst;
42185fc546eeSRichard Henderson         }
42195fc546eeSRichard Henderson         tcg_gen_sar_tl(dst, src1, src2);
42205fc546eeSRichard Henderson     }
42215fc546eeSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
42225fc546eeSRichard Henderson     return advance_pc(dc);
42235fc546eeSRichard Henderson }
42245fc546eeSRichard Henderson 
42255fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true)
42265fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true)
42275fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false)
42285fc546eeSRichard Henderson 
42295fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u)
42305fc546eeSRichard Henderson {
42315fc546eeSRichard Henderson     TCGv dst, src1;
42325fc546eeSRichard Henderson 
42335fc546eeSRichard Henderson     /* Reject 64-bit shifts for sparc32. */
42345fc546eeSRichard Henderson     if (avail_32(dc) && (a->x || a->i >= 32)) {
42355fc546eeSRichard Henderson         return false;
42365fc546eeSRichard Henderson     }
42375fc546eeSRichard Henderson 
42385fc546eeSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
42395fc546eeSRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
42405fc546eeSRichard Henderson 
42415fc546eeSRichard Henderson     if (avail_32(dc) || a->x) {
42425fc546eeSRichard Henderson         if (l) {
42435fc546eeSRichard Henderson             tcg_gen_shli_tl(dst, src1, a->i);
42445fc546eeSRichard Henderson         } else if (u) {
42455fc546eeSRichard Henderson             tcg_gen_shri_tl(dst, src1, a->i);
42465fc546eeSRichard Henderson         } else {
42475fc546eeSRichard Henderson             tcg_gen_sari_tl(dst, src1, a->i);
42485fc546eeSRichard Henderson         }
42495fc546eeSRichard Henderson     } else {
42505fc546eeSRichard Henderson         if (l) {
42515fc546eeSRichard Henderson             tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i);
42525fc546eeSRichard Henderson         } else if (u) {
42535fc546eeSRichard Henderson             tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i);
42545fc546eeSRichard Henderson         } else {
42555fc546eeSRichard Henderson             tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i);
42565fc546eeSRichard Henderson         }
42575fc546eeSRichard Henderson     }
42585fc546eeSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
42595fc546eeSRichard Henderson     return advance_pc(dc);
42605fc546eeSRichard Henderson }
42615fc546eeSRichard Henderson 
42625fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true)
42635fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true)
42645fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false)
42655fc546eeSRichard Henderson 
4266fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm)
4267fb4ed7aaSRichard Henderson {
4268fb4ed7aaSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
4269fb4ed7aaSRichard Henderson     if (!imm && rs2_or_imm & ~0x1f) {
4270fb4ed7aaSRichard Henderson         return NULL;
4271fb4ed7aaSRichard Henderson     }
4272fb4ed7aaSRichard Henderson     if (imm || rs2_or_imm == 0) {
4273fb4ed7aaSRichard Henderson         return tcg_constant_tl(rs2_or_imm);
4274fb4ed7aaSRichard Henderson     } else {
4275fb4ed7aaSRichard Henderson         return cpu_regs[rs2_or_imm];
4276fb4ed7aaSRichard Henderson     }
4277fb4ed7aaSRichard Henderson }
4278fb4ed7aaSRichard Henderson 
4279fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2)
4280fb4ed7aaSRichard Henderson {
4281fb4ed7aaSRichard Henderson     TCGv dst = gen_load_gpr(dc, rd);
4282fb4ed7aaSRichard Henderson 
4283fb4ed7aaSRichard Henderson     tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst);
4284fb4ed7aaSRichard Henderson     gen_store_gpr(dc, rd, dst);
4285fb4ed7aaSRichard Henderson     return advance_pc(dc);
4286fb4ed7aaSRichard Henderson }
4287fb4ed7aaSRichard Henderson 
4288fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a)
4289fb4ed7aaSRichard Henderson {
4290fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4291fb4ed7aaSRichard Henderson     DisasCompare cmp;
4292fb4ed7aaSRichard Henderson 
4293fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4294fb4ed7aaSRichard Henderson         return false;
4295fb4ed7aaSRichard Henderson     }
4296fb4ed7aaSRichard Henderson     gen_compare(&cmp, a->cc, a->cond, dc);
4297fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4298fb4ed7aaSRichard Henderson }
4299fb4ed7aaSRichard Henderson 
4300fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a)
4301fb4ed7aaSRichard Henderson {
4302fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4303fb4ed7aaSRichard Henderson     DisasCompare cmp;
4304fb4ed7aaSRichard Henderson 
4305fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4306fb4ed7aaSRichard Henderson         return false;
4307fb4ed7aaSRichard Henderson     }
4308fb4ed7aaSRichard Henderson     gen_fcompare(&cmp, a->cc, a->cond);
4309fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4310fb4ed7aaSRichard Henderson }
4311fb4ed7aaSRichard Henderson 
4312fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a)
4313fb4ed7aaSRichard Henderson {
4314fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4315fb4ed7aaSRichard Henderson     DisasCompare cmp;
4316fb4ed7aaSRichard Henderson 
4317fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4318fb4ed7aaSRichard Henderson         return false;
4319fb4ed7aaSRichard Henderson     }
4320fb4ed7aaSRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
4321fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4322fb4ed7aaSRichard Henderson }
4323fb4ed7aaSRichard Henderson 
432486b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a,
432586b82fe0SRichard Henderson                            bool (*func)(DisasContext *dc, int rd, TCGv src))
432686b82fe0SRichard Henderson {
432786b82fe0SRichard Henderson     TCGv src1, sum;
432886b82fe0SRichard Henderson 
432986b82fe0SRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
433086b82fe0SRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
433186b82fe0SRichard Henderson         return false;
433286b82fe0SRichard Henderson     }
433386b82fe0SRichard Henderson 
433486b82fe0SRichard Henderson     /*
433586b82fe0SRichard Henderson      * Always load the sum into a new temporary.
433686b82fe0SRichard Henderson      * This is required to capture the value across a window change,
433786b82fe0SRichard Henderson      * e.g. SAVE and RESTORE, and may be optimized away otherwise.
433886b82fe0SRichard Henderson      */
433986b82fe0SRichard Henderson     sum = tcg_temp_new();
434086b82fe0SRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
434186b82fe0SRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
434286b82fe0SRichard Henderson         tcg_gen_addi_tl(sum, src1, a->rs2_or_imm);
434386b82fe0SRichard Henderson     } else {
434486b82fe0SRichard Henderson         tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]);
434586b82fe0SRichard Henderson     }
434686b82fe0SRichard Henderson     return func(dc, a->rd, sum);
434786b82fe0SRichard Henderson }
434886b82fe0SRichard Henderson 
434986b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src)
435086b82fe0SRichard Henderson {
435186b82fe0SRichard Henderson     /*
435286b82fe0SRichard Henderson      * Preserve pc across advance, so that we can delay
435386b82fe0SRichard Henderson      * the writeback to rd until after src is consumed.
435486b82fe0SRichard Henderson      */
435586b82fe0SRichard Henderson     target_ulong cur_pc = dc->pc;
435686b82fe0SRichard Henderson 
435786b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
435886b82fe0SRichard Henderson 
435986b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
436086b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
436186b82fe0SRichard Henderson     gen_address_mask(dc, cpu_npc);
436286b82fe0SRichard Henderson     gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc));
436386b82fe0SRichard Henderson 
436486b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC_LOOKUP;
436586b82fe0SRichard Henderson     return true;
436686b82fe0SRichard Henderson }
436786b82fe0SRichard Henderson 
436886b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl)
436986b82fe0SRichard Henderson 
437086b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src)
437186b82fe0SRichard Henderson {
437286b82fe0SRichard Henderson     if (!supervisor(dc)) {
437386b82fe0SRichard Henderson         return raise_priv(dc);
437486b82fe0SRichard Henderson     }
437586b82fe0SRichard Henderson 
437686b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
437786b82fe0SRichard Henderson 
437886b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
437986b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
438086b82fe0SRichard Henderson     gen_helper_rett(tcg_env);
438186b82fe0SRichard Henderson 
438286b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC;
438386b82fe0SRichard Henderson     return true;
438486b82fe0SRichard Henderson }
438586b82fe0SRichard Henderson 
438686b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett)
438786b82fe0SRichard Henderson 
438886b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src)
438986b82fe0SRichard Henderson {
439086b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
439186b82fe0SRichard Henderson 
439286b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
439386b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
439486b82fe0SRichard Henderson     gen_address_mask(dc, cpu_npc);
439586b82fe0SRichard Henderson 
439686b82fe0SRichard Henderson     gen_helper_restore(tcg_env);
439786b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC_LOOKUP;
439886b82fe0SRichard Henderson     return true;
439986b82fe0SRichard Henderson }
440086b82fe0SRichard Henderson 
440186b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return)
440286b82fe0SRichard Henderson 
4403d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src)
4404d3825800SRichard Henderson {
4405d3825800SRichard Henderson     gen_helper_save(tcg_env);
4406d3825800SRichard Henderson     gen_store_gpr(dc, rd, src);
4407d3825800SRichard Henderson     return advance_pc(dc);
4408d3825800SRichard Henderson }
4409d3825800SRichard Henderson 
4410d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save)
4411d3825800SRichard Henderson 
4412d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src)
4413d3825800SRichard Henderson {
4414d3825800SRichard Henderson     gen_helper_restore(tcg_env);
4415d3825800SRichard Henderson     gen_store_gpr(dc, rd, src);
4416d3825800SRichard Henderson     return advance_pc(dc);
4417d3825800SRichard Henderson }
4418d3825800SRichard Henderson 
4419d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore)
4420d3825800SRichard Henderson 
44218f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done)
44228f75b8a4SRichard Henderson {
44238f75b8a4SRichard Henderson     if (!supervisor(dc)) {
44248f75b8a4SRichard Henderson         return raise_priv(dc);
44258f75b8a4SRichard Henderson     }
44268f75b8a4SRichard Henderson     dc->npc = DYNAMIC_PC;
44278f75b8a4SRichard Henderson     dc->pc = DYNAMIC_PC;
44288f75b8a4SRichard Henderson     translator_io_start(&dc->base);
44298f75b8a4SRichard Henderson     if (done) {
44308f75b8a4SRichard Henderson         gen_helper_done(tcg_env);
44318f75b8a4SRichard Henderson     } else {
44328f75b8a4SRichard Henderson         gen_helper_retry(tcg_env);
44338f75b8a4SRichard Henderson     }
44348f75b8a4SRichard Henderson     return true;
44358f75b8a4SRichard Henderson }
44368f75b8a4SRichard Henderson 
44378f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true)
44388f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false)
44398f75b8a4SRichard Henderson 
44400880d20bSRichard Henderson /*
44410880d20bSRichard Henderson  * Major opcode 11 -- load and store instructions
44420880d20bSRichard Henderson  */
44430880d20bSRichard Henderson 
44440880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm)
44450880d20bSRichard Henderson {
44460880d20bSRichard Henderson     TCGv addr, tmp = NULL;
44470880d20bSRichard Henderson 
44480880d20bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
44490880d20bSRichard Henderson     if (!imm && rs2_or_imm & ~0x1f) {
44500880d20bSRichard Henderson         return NULL;
44510880d20bSRichard Henderson     }
44520880d20bSRichard Henderson 
44530880d20bSRichard Henderson     addr = gen_load_gpr(dc, rs1);
44540880d20bSRichard Henderson     if (rs2_or_imm) {
44550880d20bSRichard Henderson         tmp = tcg_temp_new();
44560880d20bSRichard Henderson         if (imm) {
44570880d20bSRichard Henderson             tcg_gen_addi_tl(tmp, addr, rs2_or_imm);
44580880d20bSRichard Henderson         } else {
44590880d20bSRichard Henderson             tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]);
44600880d20bSRichard Henderson         }
44610880d20bSRichard Henderson         addr = tmp;
44620880d20bSRichard Henderson     }
44630880d20bSRichard Henderson     if (AM_CHECK(dc)) {
44640880d20bSRichard Henderson         if (!tmp) {
44650880d20bSRichard Henderson             tmp = tcg_temp_new();
44660880d20bSRichard Henderson         }
44670880d20bSRichard Henderson         tcg_gen_ext32u_tl(tmp, addr);
44680880d20bSRichard Henderson         addr = tmp;
44690880d20bSRichard Henderson     }
44700880d20bSRichard Henderson     return addr;
44710880d20bSRichard Henderson }
44720880d20bSRichard Henderson 
44730880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
44740880d20bSRichard Henderson {
44750880d20bSRichard Henderson     TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
44760880d20bSRichard Henderson     DisasASI da;
44770880d20bSRichard Henderson 
44780880d20bSRichard Henderson     if (addr == NULL) {
44790880d20bSRichard Henderson         return false;
44800880d20bSRichard Henderson     }
44810880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, mop);
44820880d20bSRichard Henderson 
44830880d20bSRichard Henderson     reg = gen_dest_gpr(dc, a->rd);
448442071fc1SRichard Henderson     gen_ld_asi(dc, &da, reg, addr);
44850880d20bSRichard Henderson     gen_store_gpr(dc, a->rd, reg);
44860880d20bSRichard Henderson     return advance_pc(dc);
44870880d20bSRichard Henderson }
44880880d20bSRichard Henderson 
44890880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL)
44900880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB)
44910880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW)
44920880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB)
44930880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW)
44940880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL)
44950880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ)
44960880d20bSRichard Henderson 
44970880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
44980880d20bSRichard Henderson {
44990880d20bSRichard Henderson     TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
45000880d20bSRichard Henderson     DisasASI da;
45010880d20bSRichard Henderson 
45020880d20bSRichard Henderson     if (addr == NULL) {
45030880d20bSRichard Henderson         return false;
45040880d20bSRichard Henderson     }
45050880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, mop);
45060880d20bSRichard Henderson 
45070880d20bSRichard Henderson     reg = gen_load_gpr(dc, a->rd);
450842071fc1SRichard Henderson     gen_st_asi(dc, &da, reg, addr);
45090880d20bSRichard Henderson     return advance_pc(dc);
45100880d20bSRichard Henderson }
45110880d20bSRichard Henderson 
45120880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL)
45130880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB)
45140880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW)
45150880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ)
45160880d20bSRichard Henderson 
45170880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a)
45180880d20bSRichard Henderson {
45190880d20bSRichard Henderson     TCGv addr;
45200880d20bSRichard Henderson     DisasASI da;
45210880d20bSRichard Henderson 
45220880d20bSRichard Henderson     if (a->rd & 1) {
45230880d20bSRichard Henderson         return false;
45240880d20bSRichard Henderson     }
45250880d20bSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
45260880d20bSRichard Henderson     if (addr == NULL) {
45270880d20bSRichard Henderson         return false;
45280880d20bSRichard Henderson     }
45290880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUQ);
453042071fc1SRichard Henderson     gen_ldda_asi(dc, &da, addr, a->rd);
45310880d20bSRichard Henderson     return advance_pc(dc);
45320880d20bSRichard Henderson }
45330880d20bSRichard Henderson 
45340880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a)
45350880d20bSRichard Henderson {
45360880d20bSRichard Henderson     TCGv addr;
45370880d20bSRichard Henderson     DisasASI da;
45380880d20bSRichard Henderson 
45390880d20bSRichard Henderson     if (a->rd & 1) {
45400880d20bSRichard Henderson         return false;
45410880d20bSRichard Henderson     }
45420880d20bSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
45430880d20bSRichard Henderson     if (addr == NULL) {
45440880d20bSRichard Henderson         return false;
45450880d20bSRichard Henderson     }
45460880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUQ);
454742071fc1SRichard Henderson     gen_stda_asi(dc, &da, addr, a->rd);
45480880d20bSRichard Henderson     return advance_pc(dc);
45490880d20bSRichard Henderson }
45500880d20bSRichard Henderson 
4551cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a)
4552cf07cd1eSRichard Henderson {
4553cf07cd1eSRichard Henderson     TCGv addr, reg;
4554cf07cd1eSRichard Henderson     DisasASI da;
4555cf07cd1eSRichard Henderson 
4556cf07cd1eSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4557cf07cd1eSRichard Henderson     if (addr == NULL) {
4558cf07cd1eSRichard Henderson         return false;
4559cf07cd1eSRichard Henderson     }
4560cf07cd1eSRichard Henderson     da = resolve_asi(dc, a->asi, MO_UB);
4561cf07cd1eSRichard Henderson 
4562cf07cd1eSRichard Henderson     reg = gen_dest_gpr(dc, a->rd);
4563cf07cd1eSRichard Henderson     gen_ldstub_asi(dc, &da, reg, addr);
4564cf07cd1eSRichard Henderson     gen_store_gpr(dc, a->rd, reg);
4565cf07cd1eSRichard Henderson     return advance_pc(dc);
4566cf07cd1eSRichard Henderson }
4567cf07cd1eSRichard Henderson 
4568dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a)
4569dca544b9SRichard Henderson {
4570dca544b9SRichard Henderson     TCGv addr, dst, src;
4571dca544b9SRichard Henderson     DisasASI da;
4572dca544b9SRichard Henderson 
4573dca544b9SRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4574dca544b9SRichard Henderson     if (addr == NULL) {
4575dca544b9SRichard Henderson         return false;
4576dca544b9SRichard Henderson     }
4577dca544b9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUL);
4578dca544b9SRichard Henderson 
4579dca544b9SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
4580dca544b9SRichard Henderson     src = gen_load_gpr(dc, a->rd);
4581dca544b9SRichard Henderson     gen_swap_asi(dc, &da, dst, src, addr);
4582dca544b9SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
4583dca544b9SRichard Henderson     return advance_pc(dc);
4584dca544b9SRichard Henderson }
4585dca544b9SRichard Henderson 
4586d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
4587d0a11d25SRichard Henderson {
4588d0a11d25SRichard Henderson     TCGv addr, o, n, c;
4589d0a11d25SRichard Henderson     DisasASI da;
4590d0a11d25SRichard Henderson 
4591d0a11d25SRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, true, 0);
4592d0a11d25SRichard Henderson     if (addr == NULL) {
4593d0a11d25SRichard Henderson         return false;
4594d0a11d25SRichard Henderson     }
4595d0a11d25SRichard Henderson     da = resolve_asi(dc, a->asi, mop);
4596d0a11d25SRichard Henderson 
4597d0a11d25SRichard Henderson     o = gen_dest_gpr(dc, a->rd);
4598d0a11d25SRichard Henderson     n = gen_load_gpr(dc, a->rd);
4599d0a11d25SRichard Henderson     c = gen_load_gpr(dc, a->rs2_or_imm);
4600d0a11d25SRichard Henderson     gen_cas_asi(dc, &da, o, n, c, addr);
4601d0a11d25SRichard Henderson     gen_store_gpr(dc, a->rd, o);
4602d0a11d25SRichard Henderson     return advance_pc(dc);
4603d0a11d25SRichard Henderson }
4604d0a11d25SRichard Henderson 
4605d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL)
4606d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ)
4607d0a11d25SRichard Henderson 
460806c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz)
460906c060d9SRichard Henderson {
461006c060d9SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
461106c060d9SRichard Henderson     DisasASI da;
461206c060d9SRichard Henderson 
461306c060d9SRichard Henderson     if (addr == NULL) {
461406c060d9SRichard Henderson         return false;
461506c060d9SRichard Henderson     }
461606c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
461706c060d9SRichard Henderson         return true;
461806c060d9SRichard Henderson     }
461906c060d9SRichard Henderson     if (sz == MO_128 && gen_trap_float128(dc)) {
462006c060d9SRichard Henderson         return true;
462106c060d9SRichard Henderson     }
462206c060d9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TE | sz);
4623287b1152SRichard Henderson     gen_ldf_asi(dc, &da, sz, addr, a->rd);
462406c060d9SRichard Henderson     gen_update_fprs_dirty(dc, a->rd);
462506c060d9SRichard Henderson     return advance_pc(dc);
462606c060d9SRichard Henderson }
462706c060d9SRichard Henderson 
462806c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32)
462906c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64)
463006c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128)
463106c060d9SRichard Henderson 
4632287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32)
4633287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64)
4634287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128)
4635287b1152SRichard Henderson 
463606c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz)
463706c060d9SRichard Henderson {
463806c060d9SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
463906c060d9SRichard Henderson     DisasASI da;
464006c060d9SRichard Henderson 
464106c060d9SRichard Henderson     if (addr == NULL) {
464206c060d9SRichard Henderson         return false;
464306c060d9SRichard Henderson     }
464406c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
464506c060d9SRichard Henderson         return true;
464606c060d9SRichard Henderson     }
464706c060d9SRichard Henderson     if (sz == MO_128 && gen_trap_float128(dc)) {
464806c060d9SRichard Henderson         return true;
464906c060d9SRichard Henderson     }
465006c060d9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TE | sz);
4651287b1152SRichard Henderson     gen_stf_asi(dc, &da, sz, addr, a->rd);
465206c060d9SRichard Henderson     return advance_pc(dc);
465306c060d9SRichard Henderson }
465406c060d9SRichard Henderson 
465506c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32)
465606c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64)
465706c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128)
465806c060d9SRichard Henderson 
4659287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32)
4660287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64)
4661287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128)
4662287b1152SRichard Henderson 
466306c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a)
466406c060d9SRichard Henderson {
466506c060d9SRichard Henderson     if (!avail_32(dc)) {
466606c060d9SRichard Henderson         return false;
466706c060d9SRichard Henderson     }
466806c060d9SRichard Henderson     if (!supervisor(dc)) {
466906c060d9SRichard Henderson         return raise_priv(dc);
467006c060d9SRichard Henderson     }
467106c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
467206c060d9SRichard Henderson         return true;
467306c060d9SRichard Henderson     }
467406c060d9SRichard Henderson     gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR);
467506c060d9SRichard Henderson     return true;
467606c060d9SRichard Henderson }
467706c060d9SRichard Henderson 
4678*3d3c0673SRichard Henderson static bool trans_LDFSR(DisasContext *dc, arg_r_r_ri *a)
4679*3d3c0673SRichard Henderson {
4680*3d3c0673SRichard Henderson     TCGv addr;
4681*3d3c0673SRichard Henderson     TCGv_i32 tmp;
4682*3d3c0673SRichard Henderson 
4683*3d3c0673SRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4684*3d3c0673SRichard Henderson     if (addr == NULL) {
4685*3d3c0673SRichard Henderson         return false;
4686*3d3c0673SRichard Henderson     }
4687*3d3c0673SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4688*3d3c0673SRichard Henderson         return true;
4689*3d3c0673SRichard Henderson     }
4690*3d3c0673SRichard Henderson     tmp = tcg_temp_new_i32();
4691*3d3c0673SRichard Henderson     tcg_gen_qemu_ld_i32(tmp, addr, dc->mem_idx, MO_TEUL | MO_ALIGN);
4692*3d3c0673SRichard Henderson     gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, tmp);
4693*3d3c0673SRichard Henderson     return advance_pc(dc);
4694*3d3c0673SRichard Henderson }
4695*3d3c0673SRichard Henderson 
4696*3d3c0673SRichard Henderson static bool trans_LDXFSR(DisasContext *dc, arg_r_r_ri *a)
4697*3d3c0673SRichard Henderson {
4698*3d3c0673SRichard Henderson     TCGv addr;
4699*3d3c0673SRichard Henderson     TCGv_i64 tmp;
4700*3d3c0673SRichard Henderson 
4701*3d3c0673SRichard Henderson     if (!avail_64(dc)) {
4702*3d3c0673SRichard Henderson         return false;
4703*3d3c0673SRichard Henderson     }
4704*3d3c0673SRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4705*3d3c0673SRichard Henderson     if (addr == NULL) {
4706*3d3c0673SRichard Henderson         return false;
4707*3d3c0673SRichard Henderson     }
4708*3d3c0673SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4709*3d3c0673SRichard Henderson         return true;
4710*3d3c0673SRichard Henderson     }
4711*3d3c0673SRichard Henderson     tmp = tcg_temp_new_i64();
4712*3d3c0673SRichard Henderson     tcg_gen_qemu_ld_i64(tmp, addr, dc->mem_idx, MO_TEUQ | MO_ALIGN);
4713*3d3c0673SRichard Henderson     gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, tmp);
4714*3d3c0673SRichard Henderson     return advance_pc(dc);
4715*3d3c0673SRichard Henderson }
4716*3d3c0673SRichard Henderson 
4717*3d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop)
4718*3d3c0673SRichard Henderson {
4719*3d3c0673SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4720*3d3c0673SRichard Henderson     if (addr == NULL) {
4721*3d3c0673SRichard Henderson         return false;
4722*3d3c0673SRichard Henderson     }
4723*3d3c0673SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4724*3d3c0673SRichard Henderson         return true;
4725*3d3c0673SRichard Henderson     }
4726*3d3c0673SRichard Henderson     tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN);
4727*3d3c0673SRichard Henderson     return advance_pc(dc);
4728*3d3c0673SRichard Henderson }
4729*3d3c0673SRichard Henderson 
4730*3d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL)
4731*3d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ)
4732*3d3c0673SRichard Henderson 
4733fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE)                      \
4734fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
4735fcf5ef2aSThomas Huth         goto illegal_insn;
4736fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE)                     \
4737fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
4738fcf5ef2aSThomas Huth         goto nfpu_insn;
4739fcf5ef2aSThomas Huth 
4740fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */
4741878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn)
4742fcf5ef2aSThomas Huth {
4743fcf5ef2aSThomas Huth     unsigned int opc, rs1, rs2, rd;
4744dca544b9SRichard Henderson     TCGv cpu_src1 __attribute__((unused));
47458f75b8a4SRichard Henderson     TCGv cpu_src2 __attribute__((unused));
4746*3d3c0673SRichard Henderson     TCGv_i32 cpu_src1_32, cpu_src2_32;
474706c060d9SRichard Henderson     TCGv_i64 cpu_src1_64, cpu_src2_64;
4748*3d3c0673SRichard Henderson     TCGv_i32 cpu_dst_32 __attribute__((unused));
474906c060d9SRichard Henderson     TCGv_i64 cpu_dst_64 __attribute__((unused));
4750fcf5ef2aSThomas Huth 
4751fcf5ef2aSThomas Huth     opc = GET_FIELD(insn, 0, 1);
4752fcf5ef2aSThomas Huth     rd = GET_FIELD(insn, 2, 6);
4753fcf5ef2aSThomas Huth 
4754fcf5ef2aSThomas Huth     switch (opc) {
47556d2a0768SRichard Henderson     case 0:
47566d2a0768SRichard Henderson         goto illegal_insn; /* in decodetree */
475723ada1b1SRichard Henderson     case 1:
475823ada1b1SRichard Henderson         g_assert_not_reached(); /* in decodetree */
4759fcf5ef2aSThomas Huth     case 2:                     /* FPU & Logical Operations */
4760fcf5ef2aSThomas Huth         {
47618f75b8a4SRichard Henderson             unsigned int xop = GET_FIELD(insn, 7, 12);
4762af25071cSRichard Henderson             TCGv cpu_dst __attribute__((unused)) = tcg_temp_new();
4763fcf5ef2aSThomas Huth 
4764af25071cSRichard Henderson             if (xop == 0x34) {   /* FPU Operations */
4765fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4766fcf5ef2aSThomas Huth                     goto jmp_insn;
4767fcf5ef2aSThomas Huth                 }
4768fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
4769fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4770fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4771fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
4772fcf5ef2aSThomas Huth 
4773fcf5ef2aSThomas Huth                 switch (xop) {
4774fcf5ef2aSThomas Huth                 case 0x1: /* fmovs */
4775fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs2);
4776fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
4777fcf5ef2aSThomas Huth                     break;
4778fcf5ef2aSThomas Huth                 case 0x5: /* fnegs */
4779fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs);
4780fcf5ef2aSThomas Huth                     break;
4781fcf5ef2aSThomas Huth                 case 0x9: /* fabss */
4782fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss);
4783fcf5ef2aSThomas Huth                     break;
4784fcf5ef2aSThomas Huth                 case 0x29: /* fsqrts */
4785fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts);
4786fcf5ef2aSThomas Huth                     break;
4787fcf5ef2aSThomas Huth                 case 0x2a: /* fsqrtd */
4788fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd);
4789fcf5ef2aSThomas Huth                     break;
4790fcf5ef2aSThomas Huth                 case 0x2b: /* fsqrtq */
4791fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4792fcf5ef2aSThomas Huth                     gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq);
4793fcf5ef2aSThomas Huth                     break;
4794fcf5ef2aSThomas Huth                 case 0x41: /* fadds */
4795fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds);
4796fcf5ef2aSThomas Huth                     break;
4797fcf5ef2aSThomas Huth                 case 0x42: /* faddd */
4798fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd);
4799fcf5ef2aSThomas Huth                     break;
4800fcf5ef2aSThomas Huth                 case 0x43: /* faddq */
4801fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4802fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq);
4803fcf5ef2aSThomas Huth                     break;
4804fcf5ef2aSThomas Huth                 case 0x45: /* fsubs */
4805fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs);
4806fcf5ef2aSThomas Huth                     break;
4807fcf5ef2aSThomas Huth                 case 0x46: /* fsubd */
4808fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd);
4809fcf5ef2aSThomas Huth                     break;
4810fcf5ef2aSThomas Huth                 case 0x47: /* fsubq */
4811fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4812fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq);
4813fcf5ef2aSThomas Huth                     break;
4814fcf5ef2aSThomas Huth                 case 0x49: /* fmuls */
4815fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls);
4816fcf5ef2aSThomas Huth                     break;
4817fcf5ef2aSThomas Huth                 case 0x4a: /* fmuld */
4818fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld);
4819fcf5ef2aSThomas Huth                     break;
4820fcf5ef2aSThomas Huth                 case 0x4b: /* fmulq */
4821fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4822fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq);
4823fcf5ef2aSThomas Huth                     break;
4824fcf5ef2aSThomas Huth                 case 0x4d: /* fdivs */
4825fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs);
4826fcf5ef2aSThomas Huth                     break;
4827fcf5ef2aSThomas Huth                 case 0x4e: /* fdivd */
4828fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd);
4829fcf5ef2aSThomas Huth                     break;
4830fcf5ef2aSThomas Huth                 case 0x4f: /* fdivq */
4831fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4832fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq);
4833fcf5ef2aSThomas Huth                     break;
4834fcf5ef2aSThomas Huth                 case 0x69: /* fsmuld */
4835fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FSMULD);
4836fcf5ef2aSThomas Huth                     gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld);
4837fcf5ef2aSThomas Huth                     break;
4838fcf5ef2aSThomas Huth                 case 0x6e: /* fdmulq */
4839fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4840fcf5ef2aSThomas Huth                     gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq);
4841fcf5ef2aSThomas Huth                     break;
4842fcf5ef2aSThomas Huth                 case 0xc4: /* fitos */
4843fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fitos);
4844fcf5ef2aSThomas Huth                     break;
4845fcf5ef2aSThomas Huth                 case 0xc6: /* fdtos */
4846fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtos);
4847fcf5ef2aSThomas Huth                     break;
4848fcf5ef2aSThomas Huth                 case 0xc7: /* fqtos */
4849fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4850fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos);
4851fcf5ef2aSThomas Huth                     break;
4852fcf5ef2aSThomas Huth                 case 0xc8: /* fitod */
4853fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod);
4854fcf5ef2aSThomas Huth                     break;
4855fcf5ef2aSThomas Huth                 case 0xc9: /* fstod */
4856fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod);
4857fcf5ef2aSThomas Huth                     break;
4858fcf5ef2aSThomas Huth                 case 0xcb: /* fqtod */
4859fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4860fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod);
4861fcf5ef2aSThomas Huth                     break;
4862fcf5ef2aSThomas Huth                 case 0xcc: /* fitoq */
4863fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4864fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq);
4865fcf5ef2aSThomas Huth                     break;
4866fcf5ef2aSThomas Huth                 case 0xcd: /* fstoq */
4867fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4868fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq);
4869fcf5ef2aSThomas Huth                     break;
4870fcf5ef2aSThomas Huth                 case 0xce: /* fdtoq */
4871fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4872fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq);
4873fcf5ef2aSThomas Huth                     break;
4874fcf5ef2aSThomas Huth                 case 0xd1: /* fstoi */
4875fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fstoi);
4876fcf5ef2aSThomas Huth                     break;
4877fcf5ef2aSThomas Huth                 case 0xd2: /* fdtoi */
4878fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi);
4879fcf5ef2aSThomas Huth                     break;
4880fcf5ef2aSThomas Huth                 case 0xd3: /* fqtoi */
4881fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4882fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi);
4883fcf5ef2aSThomas Huth                     break;
4884fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4885fcf5ef2aSThomas Huth                 case 0x2: /* V9 fmovd */
4886fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4887fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
4888fcf5ef2aSThomas Huth                     break;
4889fcf5ef2aSThomas Huth                 case 0x3: /* V9 fmovq */
4890fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4891fcf5ef2aSThomas Huth                     gen_move_Q(dc, rd, rs2);
4892fcf5ef2aSThomas Huth                     break;
4893fcf5ef2aSThomas Huth                 case 0x6: /* V9 fnegd */
4894fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd);
4895fcf5ef2aSThomas Huth                     break;
4896fcf5ef2aSThomas Huth                 case 0x7: /* V9 fnegq */
4897fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4898fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq);
4899fcf5ef2aSThomas Huth                     break;
4900fcf5ef2aSThomas Huth                 case 0xa: /* V9 fabsd */
4901fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd);
4902fcf5ef2aSThomas Huth                     break;
4903fcf5ef2aSThomas Huth                 case 0xb: /* V9 fabsq */
4904fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4905fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq);
4906fcf5ef2aSThomas Huth                     break;
4907fcf5ef2aSThomas Huth                 case 0x81: /* V9 fstox */
4908fcf5ef2aSThomas Huth                     gen_fop_DF(dc, rd, rs2, gen_helper_fstox);
4909fcf5ef2aSThomas Huth                     break;
4910fcf5ef2aSThomas Huth                 case 0x82: /* V9 fdtox */
4911fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fdtox);
4912fcf5ef2aSThomas Huth                     break;
4913fcf5ef2aSThomas Huth                 case 0x83: /* V9 fqtox */
4914fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4915fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox);
4916fcf5ef2aSThomas Huth                     break;
4917fcf5ef2aSThomas Huth                 case 0x84: /* V9 fxtos */
4918fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fxtos);
4919fcf5ef2aSThomas Huth                     break;
4920fcf5ef2aSThomas Huth                 case 0x88: /* V9 fxtod */
4921fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fxtod);
4922fcf5ef2aSThomas Huth                     break;
4923fcf5ef2aSThomas Huth                 case 0x8c: /* V9 fxtoq */
4924fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4925fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq);
4926fcf5ef2aSThomas Huth                     break;
4927fcf5ef2aSThomas Huth #endif
4928fcf5ef2aSThomas Huth                 default:
4929fcf5ef2aSThomas Huth                     goto illegal_insn;
4930fcf5ef2aSThomas Huth                 }
4931fcf5ef2aSThomas Huth             } else if (xop == 0x35) {   /* FPU Operations */
4932fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4933fcf5ef2aSThomas Huth                 int cond;
4934fcf5ef2aSThomas Huth #endif
4935fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4936fcf5ef2aSThomas Huth                     goto jmp_insn;
4937fcf5ef2aSThomas Huth                 }
4938fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
4939fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4940fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4941fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
4942fcf5ef2aSThomas Huth 
4943fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4944fcf5ef2aSThomas Huth #define FMOVR(sz)                                                  \
4945fcf5ef2aSThomas Huth                 do {                                               \
4946fcf5ef2aSThomas Huth                     DisasCompare cmp;                              \
4947fcf5ef2aSThomas Huth                     cond = GET_FIELD_SP(insn, 10, 12);             \
4948fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);                 \
4949fcf5ef2aSThomas Huth                     gen_compare_reg(&cmp, cond, cpu_src1);         \
4950fcf5ef2aSThomas Huth                     gen_fmov##sz(dc, &cmp, rd, rs2);               \
4951fcf5ef2aSThomas Huth                 } while (0)
4952fcf5ef2aSThomas Huth 
4953fcf5ef2aSThomas Huth                 if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */
4954fcf5ef2aSThomas Huth                     FMOVR(s);
4955fcf5ef2aSThomas Huth                     break;
4956fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
4957fcf5ef2aSThomas Huth                     FMOVR(d);
4958fcf5ef2aSThomas Huth                     break;
4959fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
4960fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4961fcf5ef2aSThomas Huth                     FMOVR(q);
4962fcf5ef2aSThomas Huth                     break;
4963fcf5ef2aSThomas Huth                 }
4964fcf5ef2aSThomas Huth #undef FMOVR
4965fcf5ef2aSThomas Huth #endif
4966fcf5ef2aSThomas Huth                 switch (xop) {
4967fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4968fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz)                                                 \
4969fcf5ef2aSThomas Huth                     do {                                                \
4970fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
4971fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
4972fcf5ef2aSThomas Huth                         gen_fcompare(&cmp, fcc, cond);                  \
4973fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
4974fcf5ef2aSThomas Huth                     } while (0)
4975fcf5ef2aSThomas Huth 
4976fcf5ef2aSThomas Huth                     case 0x001: /* V9 fmovscc %fcc0 */
4977fcf5ef2aSThomas Huth                         FMOVCC(0, s);
4978fcf5ef2aSThomas Huth                         break;
4979fcf5ef2aSThomas Huth                     case 0x002: /* V9 fmovdcc %fcc0 */
4980fcf5ef2aSThomas Huth                         FMOVCC(0, d);
4981fcf5ef2aSThomas Huth                         break;
4982fcf5ef2aSThomas Huth                     case 0x003: /* V9 fmovqcc %fcc0 */
4983fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4984fcf5ef2aSThomas Huth                         FMOVCC(0, q);
4985fcf5ef2aSThomas Huth                         break;
4986fcf5ef2aSThomas Huth                     case 0x041: /* V9 fmovscc %fcc1 */
4987fcf5ef2aSThomas Huth                         FMOVCC(1, s);
4988fcf5ef2aSThomas Huth                         break;
4989fcf5ef2aSThomas Huth                     case 0x042: /* V9 fmovdcc %fcc1 */
4990fcf5ef2aSThomas Huth                         FMOVCC(1, d);
4991fcf5ef2aSThomas Huth                         break;
4992fcf5ef2aSThomas Huth                     case 0x043: /* V9 fmovqcc %fcc1 */
4993fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4994fcf5ef2aSThomas Huth                         FMOVCC(1, q);
4995fcf5ef2aSThomas Huth                         break;
4996fcf5ef2aSThomas Huth                     case 0x081: /* V9 fmovscc %fcc2 */
4997fcf5ef2aSThomas Huth                         FMOVCC(2, s);
4998fcf5ef2aSThomas Huth                         break;
4999fcf5ef2aSThomas Huth                     case 0x082: /* V9 fmovdcc %fcc2 */
5000fcf5ef2aSThomas Huth                         FMOVCC(2, d);
5001fcf5ef2aSThomas Huth                         break;
5002fcf5ef2aSThomas Huth                     case 0x083: /* V9 fmovqcc %fcc2 */
5003fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5004fcf5ef2aSThomas Huth                         FMOVCC(2, q);
5005fcf5ef2aSThomas Huth                         break;
5006fcf5ef2aSThomas Huth                     case 0x0c1: /* V9 fmovscc %fcc3 */
5007fcf5ef2aSThomas Huth                         FMOVCC(3, s);
5008fcf5ef2aSThomas Huth                         break;
5009fcf5ef2aSThomas Huth                     case 0x0c2: /* V9 fmovdcc %fcc3 */
5010fcf5ef2aSThomas Huth                         FMOVCC(3, d);
5011fcf5ef2aSThomas Huth                         break;
5012fcf5ef2aSThomas Huth                     case 0x0c3: /* V9 fmovqcc %fcc3 */
5013fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5014fcf5ef2aSThomas Huth                         FMOVCC(3, q);
5015fcf5ef2aSThomas Huth                         break;
5016fcf5ef2aSThomas Huth #undef FMOVCC
5017fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz)                                                 \
5018fcf5ef2aSThomas Huth                     do {                                                \
5019fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
5020fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
5021fcf5ef2aSThomas Huth                         gen_compare(&cmp, xcc, cond, dc);               \
5022fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
5023fcf5ef2aSThomas Huth                     } while (0)
5024fcf5ef2aSThomas Huth 
5025fcf5ef2aSThomas Huth                     case 0x101: /* V9 fmovscc %icc */
5026fcf5ef2aSThomas Huth                         FMOVCC(0, s);
5027fcf5ef2aSThomas Huth                         break;
5028fcf5ef2aSThomas Huth                     case 0x102: /* V9 fmovdcc %icc */
5029fcf5ef2aSThomas Huth                         FMOVCC(0, d);
5030fcf5ef2aSThomas Huth                         break;
5031fcf5ef2aSThomas Huth                     case 0x103: /* V9 fmovqcc %icc */
5032fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5033fcf5ef2aSThomas Huth                         FMOVCC(0, q);
5034fcf5ef2aSThomas Huth                         break;
5035fcf5ef2aSThomas Huth                     case 0x181: /* V9 fmovscc %xcc */
5036fcf5ef2aSThomas Huth                         FMOVCC(1, s);
5037fcf5ef2aSThomas Huth                         break;
5038fcf5ef2aSThomas Huth                     case 0x182: /* V9 fmovdcc %xcc */
5039fcf5ef2aSThomas Huth                         FMOVCC(1, d);
5040fcf5ef2aSThomas Huth                         break;
5041fcf5ef2aSThomas Huth                     case 0x183: /* V9 fmovqcc %xcc */
5042fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5043fcf5ef2aSThomas Huth                         FMOVCC(1, q);
5044fcf5ef2aSThomas Huth                         break;
5045fcf5ef2aSThomas Huth #undef FMOVCC
5046fcf5ef2aSThomas Huth #endif
5047fcf5ef2aSThomas Huth                     case 0x51: /* fcmps, V9 %fcc */
5048fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
5049fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
5050fcf5ef2aSThomas Huth                         gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32);
5051fcf5ef2aSThomas Huth                         break;
5052fcf5ef2aSThomas Huth                     case 0x52: /* fcmpd, V9 %fcc */
5053fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5054fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5055fcf5ef2aSThomas Huth                         gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64);
5056fcf5ef2aSThomas Huth                         break;
5057fcf5ef2aSThomas Huth                     case 0x53: /* fcmpq, V9 %fcc */
5058fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5059fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
5060fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
5061fcf5ef2aSThomas Huth                         gen_op_fcmpq(rd & 3);
5062fcf5ef2aSThomas Huth                         break;
5063fcf5ef2aSThomas Huth                     case 0x55: /* fcmpes, V9 %fcc */
5064fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
5065fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
5066fcf5ef2aSThomas Huth                         gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32);
5067fcf5ef2aSThomas Huth                         break;
5068fcf5ef2aSThomas Huth                     case 0x56: /* fcmped, V9 %fcc */
5069fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5070fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5071fcf5ef2aSThomas Huth                         gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64);
5072fcf5ef2aSThomas Huth                         break;
5073fcf5ef2aSThomas Huth                     case 0x57: /* fcmpeq, V9 %fcc */
5074fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5075fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
5076fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
5077fcf5ef2aSThomas Huth                         gen_op_fcmpeq(rd & 3);
5078fcf5ef2aSThomas Huth                         break;
5079fcf5ef2aSThomas Huth                     default:
5080fcf5ef2aSThomas Huth                         goto illegal_insn;
5081fcf5ef2aSThomas Huth                 }
5082d3c7e8adSRichard Henderson             } else if (xop == 0x36) {
5083fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5084d3c7e8adSRichard Henderson                 /* VIS */
5085fcf5ef2aSThomas Huth                 int opf = GET_FIELD_SP(insn, 5, 13);
5086fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
5087fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5088fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5089fcf5ef2aSThomas Huth                     goto jmp_insn;
5090fcf5ef2aSThomas Huth                 }
5091fcf5ef2aSThomas Huth 
5092fcf5ef2aSThomas Huth                 switch (opf) {
5093fcf5ef2aSThomas Huth                 case 0x000: /* VIS I edge8cc */
5094fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5095fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5096fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5097fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0);
5098fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5099fcf5ef2aSThomas Huth                     break;
5100fcf5ef2aSThomas Huth                 case 0x001: /* VIS II edge8n */
5101fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
5102fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5103fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5104fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0);
5105fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5106fcf5ef2aSThomas Huth                     break;
5107fcf5ef2aSThomas Huth                 case 0x002: /* VIS I edge8lcc */
5108fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5109fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5110fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5111fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1);
5112fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5113fcf5ef2aSThomas Huth                     break;
5114fcf5ef2aSThomas Huth                 case 0x003: /* VIS II edge8ln */
5115fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
5116fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5117fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5118fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1);
5119fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5120fcf5ef2aSThomas Huth                     break;
5121fcf5ef2aSThomas Huth                 case 0x004: /* VIS I edge16cc */
5122fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5123fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5124fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5125fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0);
5126fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5127fcf5ef2aSThomas Huth                     break;
5128fcf5ef2aSThomas Huth                 case 0x005: /* VIS II edge16n */
5129fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
5130fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5131fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5132fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0);
5133fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5134fcf5ef2aSThomas Huth                     break;
5135fcf5ef2aSThomas Huth                 case 0x006: /* VIS I edge16lcc */
5136fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5137fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5138fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5139fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1);
5140fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5141fcf5ef2aSThomas Huth                     break;
5142fcf5ef2aSThomas Huth                 case 0x007: /* VIS II edge16ln */
5143fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
5144fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5145fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5146fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1);
5147fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5148fcf5ef2aSThomas Huth                     break;
5149fcf5ef2aSThomas Huth                 case 0x008: /* VIS I edge32cc */
5150fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5151fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5152fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5153fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0);
5154fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5155fcf5ef2aSThomas Huth                     break;
5156fcf5ef2aSThomas Huth                 case 0x009: /* VIS II edge32n */
5157fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
5158fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5159fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5160fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0);
5161fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5162fcf5ef2aSThomas Huth                     break;
5163fcf5ef2aSThomas Huth                 case 0x00a: /* VIS I edge32lcc */
5164fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5165fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5166fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5167fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1);
5168fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5169fcf5ef2aSThomas Huth                     break;
5170fcf5ef2aSThomas Huth                 case 0x00b: /* VIS II edge32ln */
5171fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
5172fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5173fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5174fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1);
5175fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5176fcf5ef2aSThomas Huth                     break;
5177fcf5ef2aSThomas Huth                 case 0x010: /* VIS I array8 */
5178fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5179fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5180fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5181fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
5182fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5183fcf5ef2aSThomas Huth                     break;
5184fcf5ef2aSThomas Huth                 case 0x012: /* VIS I array16 */
5185fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5186fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5187fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5188fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
5189fcf5ef2aSThomas Huth                     tcg_gen_shli_i64(cpu_dst, cpu_dst, 1);
5190fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5191fcf5ef2aSThomas Huth                     break;
5192fcf5ef2aSThomas Huth                 case 0x014: /* VIS I array32 */
5193fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5194fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5195fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5196fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
5197fcf5ef2aSThomas Huth                     tcg_gen_shli_i64(cpu_dst, cpu_dst, 2);
5198fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5199fcf5ef2aSThomas Huth                     break;
5200fcf5ef2aSThomas Huth                 case 0x018: /* VIS I alignaddr */
5201fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5202fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5203fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5204fcf5ef2aSThomas Huth                     gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0);
5205fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5206fcf5ef2aSThomas Huth                     break;
5207fcf5ef2aSThomas Huth                 case 0x01a: /* VIS I alignaddrl */
5208fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5209fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5210fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5211fcf5ef2aSThomas Huth                     gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1);
5212fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5213fcf5ef2aSThomas Huth                     break;
5214fcf5ef2aSThomas Huth                 case 0x019: /* VIS II bmask */
5215fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
5216fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
5217fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5218fcf5ef2aSThomas Huth                     tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
5219fcf5ef2aSThomas Huth                     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32);
5220fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5221fcf5ef2aSThomas Huth                     break;
5222fcf5ef2aSThomas Huth                 case 0x020: /* VIS I fcmple16 */
5223fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5224fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5225fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5226fcf5ef2aSThomas Huth                     gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64);
5227fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5228fcf5ef2aSThomas Huth                     break;
5229fcf5ef2aSThomas Huth                 case 0x022: /* VIS I fcmpne16 */
5230fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5231fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5232fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5233fcf5ef2aSThomas Huth                     gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64);
5234fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5235fcf5ef2aSThomas Huth                     break;
5236fcf5ef2aSThomas Huth                 case 0x024: /* VIS I fcmple32 */
5237fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5238fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5239fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5240fcf5ef2aSThomas Huth                     gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64);
5241fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5242fcf5ef2aSThomas Huth                     break;
5243fcf5ef2aSThomas Huth                 case 0x026: /* VIS I fcmpne32 */
5244fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5245fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5246fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5247fcf5ef2aSThomas Huth                     gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64);
5248fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5249fcf5ef2aSThomas Huth                     break;
5250fcf5ef2aSThomas Huth                 case 0x028: /* VIS I fcmpgt16 */
5251fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5252fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5253fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5254fcf5ef2aSThomas Huth                     gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64);
5255fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5256fcf5ef2aSThomas Huth                     break;
5257fcf5ef2aSThomas Huth                 case 0x02a: /* VIS I fcmpeq16 */
5258fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5259fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5260fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5261fcf5ef2aSThomas Huth                     gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64);
5262fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5263fcf5ef2aSThomas Huth                     break;
5264fcf5ef2aSThomas Huth                 case 0x02c: /* VIS I fcmpgt32 */
5265fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5266fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5267fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5268fcf5ef2aSThomas Huth                     gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64);
5269fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5270fcf5ef2aSThomas Huth                     break;
5271fcf5ef2aSThomas Huth                 case 0x02e: /* VIS I fcmpeq32 */
5272fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5273fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5274fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5275fcf5ef2aSThomas Huth                     gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64);
5276fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5277fcf5ef2aSThomas Huth                     break;
5278fcf5ef2aSThomas Huth                 case 0x031: /* VIS I fmul8x16 */
5279fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5280fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16);
5281fcf5ef2aSThomas Huth                     break;
5282fcf5ef2aSThomas Huth                 case 0x033: /* VIS I fmul8x16au */
5283fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5284fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au);
5285fcf5ef2aSThomas Huth                     break;
5286fcf5ef2aSThomas Huth                 case 0x035: /* VIS I fmul8x16al */
5287fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5288fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al);
5289fcf5ef2aSThomas Huth                     break;
5290fcf5ef2aSThomas Huth                 case 0x036: /* VIS I fmul8sux16 */
5291fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5292fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16);
5293fcf5ef2aSThomas Huth                     break;
5294fcf5ef2aSThomas Huth                 case 0x037: /* VIS I fmul8ulx16 */
5295fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5296fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16);
5297fcf5ef2aSThomas Huth                     break;
5298fcf5ef2aSThomas Huth                 case 0x038: /* VIS I fmuld8sux16 */
5299fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5300fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16);
5301fcf5ef2aSThomas Huth                     break;
5302fcf5ef2aSThomas Huth                 case 0x039: /* VIS I fmuld8ulx16 */
5303fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5304fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16);
5305fcf5ef2aSThomas Huth                     break;
5306fcf5ef2aSThomas Huth                 case 0x03a: /* VIS I fpack32 */
5307fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5308fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32);
5309fcf5ef2aSThomas Huth                     break;
5310fcf5ef2aSThomas Huth                 case 0x03b: /* VIS I fpack16 */
5311fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5312fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5313fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5314fcf5ef2aSThomas Huth                     gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64);
5315fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5316fcf5ef2aSThomas Huth                     break;
5317fcf5ef2aSThomas Huth                 case 0x03d: /* VIS I fpackfix */
5318fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5319fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5320fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5321fcf5ef2aSThomas Huth                     gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64);
5322fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5323fcf5ef2aSThomas Huth                     break;
5324fcf5ef2aSThomas Huth                 case 0x03e: /* VIS I pdist */
5325fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5326fcf5ef2aSThomas Huth                     gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist);
5327fcf5ef2aSThomas Huth                     break;
5328fcf5ef2aSThomas Huth                 case 0x048: /* VIS I faligndata */
5329fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5330fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata);
5331fcf5ef2aSThomas Huth                     break;
5332fcf5ef2aSThomas Huth                 case 0x04b: /* VIS I fpmerge */
5333fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5334fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge);
5335fcf5ef2aSThomas Huth                     break;
5336fcf5ef2aSThomas Huth                 case 0x04c: /* VIS II bshuffle */
5337fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
5338fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle);
5339fcf5ef2aSThomas Huth                     break;
5340fcf5ef2aSThomas Huth                 case 0x04d: /* VIS I fexpand */
5341fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5342fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand);
5343fcf5ef2aSThomas Huth                     break;
5344fcf5ef2aSThomas Huth                 case 0x050: /* VIS I fpadd16 */
5345fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5346fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16);
5347fcf5ef2aSThomas Huth                     break;
5348fcf5ef2aSThomas Huth                 case 0x051: /* VIS I fpadd16s */
5349fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5350fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s);
5351fcf5ef2aSThomas Huth                     break;
5352fcf5ef2aSThomas Huth                 case 0x052: /* VIS I fpadd32 */
5353fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5354fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32);
5355fcf5ef2aSThomas Huth                     break;
5356fcf5ef2aSThomas Huth                 case 0x053: /* VIS I fpadd32s */
5357fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5358fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32);
5359fcf5ef2aSThomas Huth                     break;
5360fcf5ef2aSThomas Huth                 case 0x054: /* VIS I fpsub16 */
5361fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5362fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16);
5363fcf5ef2aSThomas Huth                     break;
5364fcf5ef2aSThomas Huth                 case 0x055: /* VIS I fpsub16s */
5365fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5366fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s);
5367fcf5ef2aSThomas Huth                     break;
5368fcf5ef2aSThomas Huth                 case 0x056: /* VIS I fpsub32 */
5369fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5370fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32);
5371fcf5ef2aSThomas Huth                     break;
5372fcf5ef2aSThomas Huth                 case 0x057: /* VIS I fpsub32s */
5373fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5374fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32);
5375fcf5ef2aSThomas Huth                     break;
5376fcf5ef2aSThomas Huth                 case 0x060: /* VIS I fzero */
5377fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5378fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5379fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, 0);
5380fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5381fcf5ef2aSThomas Huth                     break;
5382fcf5ef2aSThomas Huth                 case 0x061: /* VIS I fzeros */
5383fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5384fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5385fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, 0);
5386fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5387fcf5ef2aSThomas Huth                     break;
5388fcf5ef2aSThomas Huth                 case 0x062: /* VIS I fnor */
5389fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5390fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64);
5391fcf5ef2aSThomas Huth                     break;
5392fcf5ef2aSThomas Huth                 case 0x063: /* VIS I fnors */
5393fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5394fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32);
5395fcf5ef2aSThomas Huth                     break;
5396fcf5ef2aSThomas Huth                 case 0x064: /* VIS I fandnot2 */
5397fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5398fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64);
5399fcf5ef2aSThomas Huth                     break;
5400fcf5ef2aSThomas Huth                 case 0x065: /* VIS I fandnot2s */
5401fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5402fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32);
5403fcf5ef2aSThomas Huth                     break;
5404fcf5ef2aSThomas Huth                 case 0x066: /* VIS I fnot2 */
5405fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5406fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64);
5407fcf5ef2aSThomas Huth                     break;
5408fcf5ef2aSThomas Huth                 case 0x067: /* VIS I fnot2s */
5409fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5410fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32);
5411fcf5ef2aSThomas Huth                     break;
5412fcf5ef2aSThomas Huth                 case 0x068: /* VIS I fandnot1 */
5413fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5414fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64);
5415fcf5ef2aSThomas Huth                     break;
5416fcf5ef2aSThomas Huth                 case 0x069: /* VIS I fandnot1s */
5417fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5418fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32);
5419fcf5ef2aSThomas Huth                     break;
5420fcf5ef2aSThomas Huth                 case 0x06a: /* VIS I fnot1 */
5421fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5422fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64);
5423fcf5ef2aSThomas Huth                     break;
5424fcf5ef2aSThomas Huth                 case 0x06b: /* VIS I fnot1s */
5425fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5426fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32);
5427fcf5ef2aSThomas Huth                     break;
5428fcf5ef2aSThomas Huth                 case 0x06c: /* VIS I fxor */
5429fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5430fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64);
5431fcf5ef2aSThomas Huth                     break;
5432fcf5ef2aSThomas Huth                 case 0x06d: /* VIS I fxors */
5433fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5434fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32);
5435fcf5ef2aSThomas Huth                     break;
5436fcf5ef2aSThomas Huth                 case 0x06e: /* VIS I fnand */
5437fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5438fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64);
5439fcf5ef2aSThomas Huth                     break;
5440fcf5ef2aSThomas Huth                 case 0x06f: /* VIS I fnands */
5441fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5442fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32);
5443fcf5ef2aSThomas Huth                     break;
5444fcf5ef2aSThomas Huth                 case 0x070: /* VIS I fand */
5445fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5446fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64);
5447fcf5ef2aSThomas Huth                     break;
5448fcf5ef2aSThomas Huth                 case 0x071: /* VIS I fands */
5449fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5450fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32);
5451fcf5ef2aSThomas Huth                     break;
5452fcf5ef2aSThomas Huth                 case 0x072: /* VIS I fxnor */
5453fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5454fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64);
5455fcf5ef2aSThomas Huth                     break;
5456fcf5ef2aSThomas Huth                 case 0x073: /* VIS I fxnors */
5457fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5458fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32);
5459fcf5ef2aSThomas Huth                     break;
5460fcf5ef2aSThomas Huth                 case 0x074: /* VIS I fsrc1 */
5461fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5462fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5463fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
5464fcf5ef2aSThomas Huth                     break;
5465fcf5ef2aSThomas Huth                 case 0x075: /* VIS I fsrc1s */
5466fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5467fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs1);
5468fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
5469fcf5ef2aSThomas Huth                     break;
5470fcf5ef2aSThomas Huth                 case 0x076: /* VIS I fornot2 */
5471fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5472fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64);
5473fcf5ef2aSThomas Huth                     break;
5474fcf5ef2aSThomas Huth                 case 0x077: /* VIS I fornot2s */
5475fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5476fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32);
5477fcf5ef2aSThomas Huth                     break;
5478fcf5ef2aSThomas Huth                 case 0x078: /* VIS I fsrc2 */
5479fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5480fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5481fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
5482fcf5ef2aSThomas Huth                     break;
5483fcf5ef2aSThomas Huth                 case 0x079: /* VIS I fsrc2s */
5484fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5485fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs2);
5486fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
5487fcf5ef2aSThomas Huth                     break;
5488fcf5ef2aSThomas Huth                 case 0x07a: /* VIS I fornot1 */
5489fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5490fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64);
5491fcf5ef2aSThomas Huth                     break;
5492fcf5ef2aSThomas Huth                 case 0x07b: /* VIS I fornot1s */
5493fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5494fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32);
5495fcf5ef2aSThomas Huth                     break;
5496fcf5ef2aSThomas Huth                 case 0x07c: /* VIS I for */
5497fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5498fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64);
5499fcf5ef2aSThomas Huth                     break;
5500fcf5ef2aSThomas Huth                 case 0x07d: /* VIS I fors */
5501fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5502fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32);
5503fcf5ef2aSThomas Huth                     break;
5504fcf5ef2aSThomas Huth                 case 0x07e: /* VIS I fone */
5505fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5506fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5507fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, -1);
5508fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5509fcf5ef2aSThomas Huth                     break;
5510fcf5ef2aSThomas Huth                 case 0x07f: /* VIS I fones */
5511fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5512fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5513fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, -1);
5514fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5515fcf5ef2aSThomas Huth                     break;
5516fcf5ef2aSThomas Huth                 case 0x080: /* VIS I shutdown */
5517fcf5ef2aSThomas Huth                 case 0x081: /* VIS II siam */
5518fcf5ef2aSThomas Huth                     // XXX
5519fcf5ef2aSThomas Huth                     goto illegal_insn;
5520fcf5ef2aSThomas Huth                 default:
5521fcf5ef2aSThomas Huth                     goto illegal_insn;
5522fcf5ef2aSThomas Huth                 }
5523fcf5ef2aSThomas Huth #endif
55248f75b8a4SRichard Henderson             } else {
5525d3c7e8adSRichard Henderson                 goto illegal_insn; /* in decodetree */
5526fcf5ef2aSThomas Huth             }
5527fcf5ef2aSThomas Huth         }
5528fcf5ef2aSThomas Huth         break;
5529fcf5ef2aSThomas Huth     case 3:                     /* load/store instructions */
55300880d20bSRichard Henderson         goto illegal_insn; /* in decodetree */
5531fcf5ef2aSThomas Huth     }
5532878cc677SRichard Henderson     advance_pc(dc);
5533fcf5ef2aSThomas Huth  jmp_insn:
5534a6ca81cbSRichard Henderson     return;
5535fcf5ef2aSThomas Huth  illegal_insn:
5536fcf5ef2aSThomas Huth     gen_exception(dc, TT_ILL_INSN);
5537a6ca81cbSRichard Henderson     return;
5538fcf5ef2aSThomas Huth  nfpu_insn:
5539fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
5540a6ca81cbSRichard Henderson     return;
5541fcf5ef2aSThomas Huth }
5542fcf5ef2aSThomas Huth 
55436e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
5544fcf5ef2aSThomas Huth {
55456e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5546b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
55476e61bc94SEmilio G. Cota     int bound;
5548af00be49SEmilio G. Cota 
5549af00be49SEmilio G. Cota     dc->pc = dc->base.pc_first;
55506e61bc94SEmilio G. Cota     dc->npc = (target_ulong)dc->base.tb->cs_base;
5551fcf5ef2aSThomas Huth     dc->cc_op = CC_OP_DYNAMIC;
55526e61bc94SEmilio G. Cota     dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK;
5553576e1c4cSIgor Mammedov     dc->def = &env->def;
55546e61bc94SEmilio G. Cota     dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags);
55556e61bc94SEmilio G. Cota     dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags);
5556c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
55576e61bc94SEmilio G. Cota     dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0;
5558c9b459aaSArtyom Tarasenko #endif
5559fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5560fcf5ef2aSThomas Huth     dc->fprs_dirty = 0;
55616e61bc94SEmilio G. Cota     dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff;
5562c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
55636e61bc94SEmilio G. Cota     dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0;
5564c9b459aaSArtyom Tarasenko #endif
5565fcf5ef2aSThomas Huth #endif
55666e61bc94SEmilio G. Cota     /*
55676e61bc94SEmilio G. Cota      * if we reach a page boundary, we stop generation so that the
55686e61bc94SEmilio G. Cota      * PC of a TT_TFAULT exception is always in the right page
55696e61bc94SEmilio G. Cota      */
55706e61bc94SEmilio G. Cota     bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4;
55716e61bc94SEmilio G. Cota     dc->base.max_insns = MIN(dc->base.max_insns, bound);
5572af00be49SEmilio G. Cota }
5573fcf5ef2aSThomas Huth 
55746e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs)
55756e61bc94SEmilio G. Cota {
55766e61bc94SEmilio G. Cota }
55776e61bc94SEmilio G. Cota 
55786e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
55796e61bc94SEmilio G. Cota {
55806e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5581633c4283SRichard Henderson     target_ulong npc = dc->npc;
55826e61bc94SEmilio G. Cota 
5583633c4283SRichard Henderson     if (npc & 3) {
5584633c4283SRichard Henderson         switch (npc) {
5585633c4283SRichard Henderson         case JUMP_PC:
5586fcf5ef2aSThomas Huth             assert(dc->jump_pc[1] == dc->pc + 4);
5587633c4283SRichard Henderson             npc = dc->jump_pc[0] | JUMP_PC;
5588633c4283SRichard Henderson             break;
5589633c4283SRichard Henderson         case DYNAMIC_PC:
5590633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
5591633c4283SRichard Henderson             npc = DYNAMIC_PC;
5592633c4283SRichard Henderson             break;
5593633c4283SRichard Henderson         default:
5594633c4283SRichard Henderson             g_assert_not_reached();
5595fcf5ef2aSThomas Huth         }
55966e61bc94SEmilio G. Cota     }
5597633c4283SRichard Henderson     tcg_gen_insn_start(dc->pc, npc);
5598633c4283SRichard Henderson }
5599fcf5ef2aSThomas Huth 
56006e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
56016e61bc94SEmilio G. Cota {
56026e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5603b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
56046e61bc94SEmilio G. Cota     unsigned int insn;
5605fcf5ef2aSThomas Huth 
56064e116893SIlya Leoshkevich     insn = translator_ldl(env, &dc->base, dc->pc);
5607af00be49SEmilio G. Cota     dc->base.pc_next += 4;
5608878cc677SRichard Henderson 
5609878cc677SRichard Henderson     if (!decode(dc, insn)) {
5610878cc677SRichard Henderson         disas_sparc_legacy(dc, insn);
5611878cc677SRichard Henderson     }
5612fcf5ef2aSThomas Huth 
5613af00be49SEmilio G. Cota     if (dc->base.is_jmp == DISAS_NORETURN) {
56146e61bc94SEmilio G. Cota         return;
5615c5e6ccdfSEmilio G. Cota     }
5616af00be49SEmilio G. Cota     if (dc->pc != dc->base.pc_next) {
56176e61bc94SEmilio G. Cota         dc->base.is_jmp = DISAS_TOO_MANY;
5618af00be49SEmilio G. Cota     }
56196e61bc94SEmilio G. Cota }
5620fcf5ef2aSThomas Huth 
56216e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
56226e61bc94SEmilio G. Cota {
56236e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5624186e7890SRichard Henderson     DisasDelayException *e, *e_next;
5625633c4283SRichard Henderson     bool may_lookup;
56266e61bc94SEmilio G. Cota 
562746bb0137SMark Cave-Ayland     switch (dc->base.is_jmp) {
562846bb0137SMark Cave-Ayland     case DISAS_NEXT:
562946bb0137SMark Cave-Ayland     case DISAS_TOO_MANY:
5630633c4283SRichard Henderson         if (((dc->pc | dc->npc) & 3) == 0) {
5631fcf5ef2aSThomas Huth             /* static PC and NPC: we can use direct chaining */
5632fcf5ef2aSThomas Huth             gen_goto_tb(dc, 0, dc->pc, dc->npc);
5633633c4283SRichard Henderson             break;
5634fcf5ef2aSThomas Huth         }
5635633c4283SRichard Henderson 
5636930f1865SRichard Henderson         may_lookup = true;
5637633c4283SRichard Henderson         if (dc->pc & 3) {
5638633c4283SRichard Henderson             switch (dc->pc) {
5639633c4283SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5640633c4283SRichard Henderson                 break;
5641633c4283SRichard Henderson             case DYNAMIC_PC:
5642633c4283SRichard Henderson                 may_lookup = false;
5643633c4283SRichard Henderson                 break;
5644633c4283SRichard Henderson             default:
5645633c4283SRichard Henderson                 g_assert_not_reached();
5646633c4283SRichard Henderson             }
5647633c4283SRichard Henderson         } else {
5648633c4283SRichard Henderson             tcg_gen_movi_tl(cpu_pc, dc->pc);
5649633c4283SRichard Henderson         }
5650633c4283SRichard Henderson 
5651930f1865SRichard Henderson         if (dc->npc & 3) {
5652930f1865SRichard Henderson             switch (dc->npc) {
5653930f1865SRichard Henderson             case JUMP_PC:
5654930f1865SRichard Henderson                 gen_generic_branch(dc);
5655930f1865SRichard Henderson                 break;
5656930f1865SRichard Henderson             case DYNAMIC_PC:
5657930f1865SRichard Henderson                 may_lookup = false;
5658930f1865SRichard Henderson                 break;
5659930f1865SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5660930f1865SRichard Henderson                 break;
5661930f1865SRichard Henderson             default:
5662930f1865SRichard Henderson                 g_assert_not_reached();
5663930f1865SRichard Henderson             }
5664930f1865SRichard Henderson         } else {
5665930f1865SRichard Henderson             tcg_gen_movi_tl(cpu_npc, dc->npc);
5666930f1865SRichard Henderson         }
5667633c4283SRichard Henderson         if (may_lookup) {
5668633c4283SRichard Henderson             tcg_gen_lookup_and_goto_ptr();
5669633c4283SRichard Henderson         } else {
567007ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
5671fcf5ef2aSThomas Huth         }
567246bb0137SMark Cave-Ayland         break;
567346bb0137SMark Cave-Ayland 
567446bb0137SMark Cave-Ayland     case DISAS_NORETURN:
567546bb0137SMark Cave-Ayland        break;
567646bb0137SMark Cave-Ayland 
567746bb0137SMark Cave-Ayland     case DISAS_EXIT:
567846bb0137SMark Cave-Ayland         /* Exit TB */
567946bb0137SMark Cave-Ayland         save_state(dc);
568046bb0137SMark Cave-Ayland         tcg_gen_exit_tb(NULL, 0);
568146bb0137SMark Cave-Ayland         break;
568246bb0137SMark Cave-Ayland 
568346bb0137SMark Cave-Ayland     default:
568446bb0137SMark Cave-Ayland         g_assert_not_reached();
5685fcf5ef2aSThomas Huth     }
5686186e7890SRichard Henderson 
5687186e7890SRichard Henderson     for (e = dc->delay_excp_list; e ; e = e_next) {
5688186e7890SRichard Henderson         gen_set_label(e->lab);
5689186e7890SRichard Henderson 
5690186e7890SRichard Henderson         tcg_gen_movi_tl(cpu_pc, e->pc);
5691186e7890SRichard Henderson         if (e->npc % 4 == 0) {
5692186e7890SRichard Henderson             tcg_gen_movi_tl(cpu_npc, e->npc);
5693186e7890SRichard Henderson         }
5694186e7890SRichard Henderson         gen_helper_raise_exception(tcg_env, e->excp);
5695186e7890SRichard Henderson 
5696186e7890SRichard Henderson         e_next = e->next;
5697186e7890SRichard Henderson         g_free(e);
5698186e7890SRichard Henderson     }
5699fcf5ef2aSThomas Huth }
57006e61bc94SEmilio G. Cota 
57018eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase,
57028eb806a7SRichard Henderson                                CPUState *cpu, FILE *logfile)
57036e61bc94SEmilio G. Cota {
57048eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
57058eb806a7SRichard Henderson     target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size);
57066e61bc94SEmilio G. Cota }
57076e61bc94SEmilio G. Cota 
57086e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = {
57096e61bc94SEmilio G. Cota     .init_disas_context = sparc_tr_init_disas_context,
57106e61bc94SEmilio G. Cota     .tb_start           = sparc_tr_tb_start,
57116e61bc94SEmilio G. Cota     .insn_start         = sparc_tr_insn_start,
57126e61bc94SEmilio G. Cota     .translate_insn     = sparc_tr_translate_insn,
57136e61bc94SEmilio G. Cota     .tb_stop            = sparc_tr_tb_stop,
57146e61bc94SEmilio G. Cota     .disas_log          = sparc_tr_disas_log,
57156e61bc94SEmilio G. Cota };
57166e61bc94SEmilio G. Cota 
5717597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
5718306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
57196e61bc94SEmilio G. Cota {
57206e61bc94SEmilio G. Cota     DisasContext dc = {};
57216e61bc94SEmilio G. Cota 
5722306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base);
5723fcf5ef2aSThomas Huth }
5724fcf5ef2aSThomas Huth 
572555c3ceefSRichard Henderson void sparc_tcg_init(void)
5726fcf5ef2aSThomas Huth {
5727fcf5ef2aSThomas Huth     static const char gregnames[32][4] = {
5728fcf5ef2aSThomas Huth         "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
5729fcf5ef2aSThomas Huth         "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7",
5730fcf5ef2aSThomas Huth         "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
5731fcf5ef2aSThomas Huth         "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7",
5732fcf5ef2aSThomas Huth     };
5733fcf5ef2aSThomas Huth     static const char fregnames[32][4] = {
5734fcf5ef2aSThomas Huth         "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14",
5735fcf5ef2aSThomas Huth         "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30",
5736fcf5ef2aSThomas Huth         "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
5737fcf5ef2aSThomas Huth         "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
5738fcf5ef2aSThomas Huth     };
5739fcf5ef2aSThomas Huth 
5740fcf5ef2aSThomas Huth     static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = {
5741fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5742fcf5ef2aSThomas Huth         { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" },
5743fcf5ef2aSThomas Huth         { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" },
5744fcf5ef2aSThomas Huth #endif
5745fcf5ef2aSThomas Huth         { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" },
5746fcf5ef2aSThomas Huth         { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" },
5747fcf5ef2aSThomas Huth     };
5748fcf5ef2aSThomas Huth 
5749fcf5ef2aSThomas Huth     static const struct { TCGv *ptr; int off; const char *name; } rtl[] = {
5750fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5751fcf5ef2aSThomas Huth         { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" },
5752fcf5ef2aSThomas Huth #endif
5753fcf5ef2aSThomas Huth         { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" },
5754fcf5ef2aSThomas Huth         { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" },
5755fcf5ef2aSThomas Huth         { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" },
5756fcf5ef2aSThomas Huth         { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" },
5757fcf5ef2aSThomas Huth         { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" },
5758fcf5ef2aSThomas Huth         { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" },
5759fcf5ef2aSThomas Huth         { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" },
5760fcf5ef2aSThomas Huth         { &cpu_y, offsetof(CPUSPARCState, y), "y" },
5761fcf5ef2aSThomas Huth         { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" },
5762fcf5ef2aSThomas Huth     };
5763fcf5ef2aSThomas Huth 
5764fcf5ef2aSThomas Huth     unsigned int i;
5765fcf5ef2aSThomas Huth 
5766ad75a51eSRichard Henderson     cpu_regwptr = tcg_global_mem_new_ptr(tcg_env,
5767fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, regwptr),
5768fcf5ef2aSThomas Huth                                          "regwptr");
5769fcf5ef2aSThomas Huth 
5770fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(r32); ++i) {
5771ad75a51eSRichard Henderson         *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name);
5772fcf5ef2aSThomas Huth     }
5773fcf5ef2aSThomas Huth 
5774fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(rtl); ++i) {
5775ad75a51eSRichard Henderson         *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name);
5776fcf5ef2aSThomas Huth     }
5777fcf5ef2aSThomas Huth 
5778f764718dSRichard Henderson     cpu_regs[0] = NULL;
5779fcf5ef2aSThomas Huth     for (i = 1; i < 8; ++i) {
5780ad75a51eSRichard Henderson         cpu_regs[i] = tcg_global_mem_new(tcg_env,
5781fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, gregs[i]),
5782fcf5ef2aSThomas Huth                                          gregnames[i]);
5783fcf5ef2aSThomas Huth     }
5784fcf5ef2aSThomas Huth 
5785fcf5ef2aSThomas Huth     for (i = 8; i < 32; ++i) {
5786fcf5ef2aSThomas Huth         cpu_regs[i] = tcg_global_mem_new(cpu_regwptr,
5787fcf5ef2aSThomas Huth                                          (i - 8) * sizeof(target_ulong),
5788fcf5ef2aSThomas Huth                                          gregnames[i]);
5789fcf5ef2aSThomas Huth     }
5790fcf5ef2aSThomas Huth 
5791fcf5ef2aSThomas Huth     for (i = 0; i < TARGET_DPREGS; i++) {
5792ad75a51eSRichard Henderson         cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env,
5793fcf5ef2aSThomas Huth                                             offsetof(CPUSPARCState, fpr[i]),
5794fcf5ef2aSThomas Huth                                             fregnames[i]);
5795fcf5ef2aSThomas Huth     }
5796fcf5ef2aSThomas Huth }
5797fcf5ef2aSThomas Huth 
5798f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs,
5799f36aaa53SRichard Henderson                                 const TranslationBlock *tb,
5800f36aaa53SRichard Henderson                                 const uint64_t *data)
5801fcf5ef2aSThomas Huth {
5802f36aaa53SRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
5803f36aaa53SRichard Henderson     CPUSPARCState *env = &cpu->env;
5804fcf5ef2aSThomas Huth     target_ulong pc = data[0];
5805fcf5ef2aSThomas Huth     target_ulong npc = data[1];
5806fcf5ef2aSThomas Huth 
5807fcf5ef2aSThomas Huth     env->pc = pc;
5808fcf5ef2aSThomas Huth     if (npc == DYNAMIC_PC) {
5809fcf5ef2aSThomas Huth         /* dynamic NPC: already stored */
5810fcf5ef2aSThomas Huth     } else if (npc & JUMP_PC) {
5811fcf5ef2aSThomas Huth         /* jump PC: use 'cond' and the jump targets of the translation */
5812fcf5ef2aSThomas Huth         if (env->cond) {
5813fcf5ef2aSThomas Huth             env->npc = npc & ~3;
5814fcf5ef2aSThomas Huth         } else {
5815fcf5ef2aSThomas Huth             env->npc = pc + 4;
5816fcf5ef2aSThomas Huth         }
5817fcf5ef2aSThomas Huth     } else {
5818fcf5ef2aSThomas Huth         env->npc = npc;
5819fcf5ef2aSThomas Huth     }
5820fcf5ef2aSThomas Huth }
5821