1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 31fcf5ef2aSThomas Huth #include "exec/log.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 4086b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 458f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 46e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 47af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 485d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 4925524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 508f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 520faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 53af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 549422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 55bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 560faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 579422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 589422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 590faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 609422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 62e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16 ({ qemu_build_not_reached(); NULL; }) 63e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32 ({ qemu_build_not_reached(); NULL; }) 64e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16 ({ qemu_build_not_reached(); NULL; }) 65e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32 ({ qemu_build_not_reached(); NULL; }) 66e2fa6bd1SRichard Henderson # define gen_helper_fcmple16 ({ qemu_build_not_reached(); NULL; }) 67e2fa6bd1SRichard Henderson # define gen_helper_fcmple32 ({ qemu_build_not_reached(); NULL; }) 68e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16 ({ qemu_build_not_reached(); NULL; }) 69e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32 ({ qemu_build_not_reached(); NULL; }) 708aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 71e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 72e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 73e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 74e06c9f83SRichard Henderson # define gen_helper_fmul8x16al ({ qemu_build_not_reached(); NULL; }) 75e06c9f83SRichard Henderson # define gen_helper_fmul8x16au ({ qemu_build_not_reached(); NULL; }) 76e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 77e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16 ({ qemu_build_not_reached(); NULL; }) 78e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16 ({ qemu_build_not_reached(); NULL; }) 79e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 801617586fSRichard Henderson # define gen_helper_fqtox ({ qemu_build_not_reached(); NULL; }) 81199d43efSRichard Henderson # define gen_helper_fstox ({ qemu_build_not_reached(); NULL; }) 828aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 837b8e3e1aSRichard Henderson # define gen_helper_fxtoq ({ qemu_build_not_reached(); NULL; }) 84f4e18df5SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 85afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 86da681406SRichard Henderson # define FSR_LDXFSR_MASK 0 87da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK 0 88668bb9b7SRichard Henderson # define MAXTL_MASK 0 89af25071cSRichard Henderson #endif 90af25071cSRichard Henderson 91633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 92633c4283SRichard Henderson #define DYNAMIC_PC 1 93633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 94633c4283SRichard Henderson #define JUMP_PC 2 95633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 96633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 97fcf5ef2aSThomas Huth 9846bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 9946bb0137SMark Cave-Ayland 100fcf5ef2aSThomas Huth /* global register indexes */ 101fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 102fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 103fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 104fcf5ef2aSThomas Huth static TCGv cpu_y; 105fcf5ef2aSThomas Huth static TCGv cpu_tbr; 106fcf5ef2aSThomas Huth static TCGv cpu_cond; 1072a1905c7SRichard Henderson static TCGv cpu_cc_N; 1082a1905c7SRichard Henderson static TCGv cpu_cc_V; 1092a1905c7SRichard Henderson static TCGv cpu_icc_Z; 1102a1905c7SRichard Henderson static TCGv cpu_icc_C; 111fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1122a1905c7SRichard Henderson static TCGv cpu_xcc_Z; 1132a1905c7SRichard Henderson static TCGv cpu_xcc_C; 1142a1905c7SRichard Henderson static TCGv_i32 cpu_fprs; 115fcf5ef2aSThomas Huth static TCGv cpu_gsr; 116fcf5ef2aSThomas Huth #else 117af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 118af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 119fcf5ef2aSThomas Huth #endif 1202a1905c7SRichard Henderson 1212a1905c7SRichard Henderson #ifdef TARGET_SPARC64 1222a1905c7SRichard Henderson #define cpu_cc_Z cpu_xcc_Z 1232a1905c7SRichard Henderson #define cpu_cc_C cpu_xcc_C 1242a1905c7SRichard Henderson #else 1252a1905c7SRichard Henderson #define cpu_cc_Z cpu_icc_Z 1262a1905c7SRichard Henderson #define cpu_cc_C cpu_icc_C 1272a1905c7SRichard Henderson #define cpu_xcc_Z ({ qemu_build_not_reached(); NULL; }) 1282a1905c7SRichard Henderson #define cpu_xcc_C ({ qemu_build_not_reached(); NULL; }) 1292a1905c7SRichard Henderson #endif 1302a1905c7SRichard Henderson 131fcf5ef2aSThomas Huth /* Floating point registers */ 132fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 133fcf5ef2aSThomas Huth 134af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 135af25071cSRichard Henderson #ifdef TARGET_SPARC64 136cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 137af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 138af25071cSRichard Henderson #else 139cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 140af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 141af25071cSRichard Henderson #endif 142af25071cSRichard Henderson 143533f042fSRichard Henderson typedef struct DisasCompare { 144533f042fSRichard Henderson TCGCond cond; 145533f042fSRichard Henderson TCGv c1; 146533f042fSRichard Henderson int c2; 147533f042fSRichard Henderson } DisasCompare; 148533f042fSRichard Henderson 149186e7890SRichard Henderson typedef struct DisasDelayException { 150186e7890SRichard Henderson struct DisasDelayException *next; 151186e7890SRichard Henderson TCGLabel *lab; 152186e7890SRichard Henderson TCGv_i32 excp; 153186e7890SRichard Henderson /* Saved state at parent insn. */ 154186e7890SRichard Henderson target_ulong pc; 155186e7890SRichard Henderson target_ulong npc; 156186e7890SRichard Henderson } DisasDelayException; 157186e7890SRichard Henderson 158fcf5ef2aSThomas Huth typedef struct DisasContext { 159af00be49SEmilio G. Cota DisasContextBase base; 160fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 161fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 162533f042fSRichard Henderson 163533f042fSRichard Henderson /* Used when JUMP_PC value is used. */ 164533f042fSRichard Henderson DisasCompare jump; 165533f042fSRichard Henderson target_ulong jump_pc[2]; 166533f042fSRichard Henderson 167fcf5ef2aSThomas Huth int mem_idx; 16889527e3aSRichard Henderson bool cpu_cond_live; 169c9b459aaSArtyom Tarasenko bool fpu_enabled; 170c9b459aaSArtyom Tarasenko bool address_mask_32bit; 171c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 172c9b459aaSArtyom Tarasenko bool supervisor; 173c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 174c9b459aaSArtyom Tarasenko bool hypervisor; 175c9b459aaSArtyom Tarasenko #endif 176c9b459aaSArtyom Tarasenko #endif 177c9b459aaSArtyom Tarasenko 178fcf5ef2aSThomas Huth sparc_def_t *def; 179fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 180fcf5ef2aSThomas Huth int fprs_dirty; 181fcf5ef2aSThomas Huth int asi; 182fcf5ef2aSThomas Huth #endif 183186e7890SRichard Henderson DisasDelayException *delay_excp_list; 184fcf5ef2aSThomas Huth } DisasContext; 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth // This function uses non-native bit order 187fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 188fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 189fcf5ef2aSThomas Huth 190fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 191fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 192fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 193fcf5ef2aSThomas Huth 194fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 195fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 196fcf5ef2aSThomas Huth 197fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 198fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 199fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 200fcf5ef2aSThomas Huth #else 201fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 202fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 203fcf5ef2aSThomas Huth #endif 204fcf5ef2aSThomas Huth 205fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 206fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 207fcf5ef2aSThomas Huth 208fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 209fcf5ef2aSThomas Huth 2100c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 211fcf5ef2aSThomas Huth { 212fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 213fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 214fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 215fcf5ef2aSThomas Huth we can avoid setting it again. */ 216fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 217fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 218fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 219fcf5ef2aSThomas Huth } 220fcf5ef2aSThomas Huth #endif 221fcf5ef2aSThomas Huth } 222fcf5ef2aSThomas Huth 223fcf5ef2aSThomas Huth /* floating point registers moves */ 224fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 225fcf5ef2aSThomas Huth { 22636ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 227dc41aa7dSRichard Henderson if (src & 1) { 228dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 229dc41aa7dSRichard Henderson } else { 230dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 231fcf5ef2aSThomas Huth } 232dc41aa7dSRichard Henderson return ret; 233fcf5ef2aSThomas Huth } 234fcf5ef2aSThomas Huth 235fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 236fcf5ef2aSThomas Huth { 2378e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2388e7bbc75SRichard Henderson 2398e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 240fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 241fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 242fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 243fcf5ef2aSThomas Huth } 244fcf5ef2aSThomas Huth 245fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 246fcf5ef2aSThomas Huth { 247fcf5ef2aSThomas Huth src = DFPREG(src); 248fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 249fcf5ef2aSThomas Huth } 250fcf5ef2aSThomas Huth 251fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 252fcf5ef2aSThomas Huth { 253fcf5ef2aSThomas Huth dst = DFPREG(dst); 254fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 255fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 256fcf5ef2aSThomas Huth } 257fcf5ef2aSThomas Huth 258fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 259fcf5ef2aSThomas Huth { 260fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 261fcf5ef2aSThomas Huth } 262fcf5ef2aSThomas Huth 26333ec4245SRichard Henderson static TCGv_i128 gen_load_fpr_Q(DisasContext *dc, unsigned int src) 26433ec4245SRichard Henderson { 26533ec4245SRichard Henderson TCGv_i128 ret = tcg_temp_new_i128(); 26633ec4245SRichard Henderson 26733ec4245SRichard Henderson src = QFPREG(src); 26833ec4245SRichard Henderson tcg_gen_concat_i64_i128(ret, cpu_fpr[src / 2 + 1], cpu_fpr[src / 2]); 26933ec4245SRichard Henderson return ret; 27033ec4245SRichard Henderson } 27133ec4245SRichard Henderson 27233ec4245SRichard Henderson static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, TCGv_i128 v) 27333ec4245SRichard Henderson { 27433ec4245SRichard Henderson dst = DFPREG(dst); 27533ec4245SRichard Henderson tcg_gen_extr_i128_i64(cpu_fpr[dst / 2 + 1], cpu_fpr[dst / 2], v); 27633ec4245SRichard Henderson gen_update_fprs_dirty(dc, dst); 27733ec4245SRichard Henderson } 27833ec4245SRichard Henderson 279fcf5ef2aSThomas Huth /* moves */ 280fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 281fcf5ef2aSThomas Huth #define supervisor(dc) 0 282fcf5ef2aSThomas Huth #define hypervisor(dc) 0 283fcf5ef2aSThomas Huth #else 284fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 285c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 286c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 287fcf5ef2aSThomas Huth #else 288c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 289668bb9b7SRichard Henderson #define hypervisor(dc) 0 290fcf5ef2aSThomas Huth #endif 291fcf5ef2aSThomas Huth #endif 292fcf5ef2aSThomas Huth 293b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 294b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 295b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 296b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 297b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 298b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 299fcf5ef2aSThomas Huth #else 300b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 301fcf5ef2aSThomas Huth #endif 302fcf5ef2aSThomas Huth 3030c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 304fcf5ef2aSThomas Huth { 305b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 306fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 307b1bc09eaSRichard Henderson } 308fcf5ef2aSThomas Huth } 309fcf5ef2aSThomas Huth 31023ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 31123ada1b1SRichard Henderson { 31223ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 31323ada1b1SRichard Henderson } 31423ada1b1SRichard Henderson 3150c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 316fcf5ef2aSThomas Huth { 317fcf5ef2aSThomas Huth if (reg > 0) { 318fcf5ef2aSThomas Huth assert(reg < 32); 319fcf5ef2aSThomas Huth return cpu_regs[reg]; 320fcf5ef2aSThomas Huth } else { 32152123f14SRichard Henderson TCGv t = tcg_temp_new(); 322fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 323fcf5ef2aSThomas Huth return t; 324fcf5ef2aSThomas Huth } 325fcf5ef2aSThomas Huth } 326fcf5ef2aSThomas Huth 3270c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 328fcf5ef2aSThomas Huth { 329fcf5ef2aSThomas Huth if (reg > 0) { 330fcf5ef2aSThomas Huth assert(reg < 32); 331fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 332fcf5ef2aSThomas Huth } 333fcf5ef2aSThomas Huth } 334fcf5ef2aSThomas Huth 3350c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 336fcf5ef2aSThomas Huth { 337fcf5ef2aSThomas Huth if (reg > 0) { 338fcf5ef2aSThomas Huth assert(reg < 32); 339fcf5ef2aSThomas Huth return cpu_regs[reg]; 340fcf5ef2aSThomas Huth } else { 34152123f14SRichard Henderson return tcg_temp_new(); 342fcf5ef2aSThomas Huth } 343fcf5ef2aSThomas Huth } 344fcf5ef2aSThomas Huth 3455645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 346fcf5ef2aSThomas Huth { 3475645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3485645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 349fcf5ef2aSThomas Huth } 350fcf5ef2aSThomas Huth 3515645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 352fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 353fcf5ef2aSThomas Huth { 354fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 355fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 356fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 357fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 358fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 35907ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 360fcf5ef2aSThomas Huth } else { 361f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 362fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 363fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 364f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 365fcf5ef2aSThomas Huth } 366fcf5ef2aSThomas Huth } 367fcf5ef2aSThomas Huth 368b989ce73SRichard Henderson static TCGv gen_carry32(void) 369fcf5ef2aSThomas Huth { 370b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 371b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 372b989ce73SRichard Henderson tcg_gen_extract_tl(t, cpu_icc_C, 32, 1); 373b989ce73SRichard Henderson return t; 374b989ce73SRichard Henderson } 375b989ce73SRichard Henderson return cpu_icc_C; 376fcf5ef2aSThomas Huth } 377fcf5ef2aSThomas Huth 378b989ce73SRichard Henderson static void gen_op_addcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 379fcf5ef2aSThomas Huth { 380b989ce73SRichard Henderson TCGv z = tcg_constant_tl(0); 381fcf5ef2aSThomas Huth 382b989ce73SRichard Henderson if (cin) { 383b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 384b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 385b989ce73SRichard Henderson } else { 386b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 387b989ce73SRichard Henderson } 388b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 389b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src2); 390b989ce73SRichard Henderson tcg_gen_andc_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 391b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 392b989ce73SRichard Henderson /* 393b989ce73SRichard Henderson * Carry-in to bit 32 is result ^ src1 ^ src2. 394b989ce73SRichard Henderson * We already have the src xor term in Z, from computation of V. 395b989ce73SRichard Henderson */ 396b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 397b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 398b989ce73SRichard Henderson } 399b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 400b989ce73SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 401b989ce73SRichard Henderson } 402fcf5ef2aSThomas Huth 403b989ce73SRichard Henderson static void gen_op_addcc(TCGv dst, TCGv src1, TCGv src2) 404b989ce73SRichard Henderson { 405b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, NULL); 406b989ce73SRichard Henderson } 407fcf5ef2aSThomas Huth 408b989ce73SRichard Henderson static void gen_op_taddcc(TCGv dst, TCGv src1, TCGv src2) 409b989ce73SRichard Henderson { 410b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 411b989ce73SRichard Henderson 412b989ce73SRichard Henderson /* Save the tag bits around modification of dst. */ 413b989ce73SRichard Henderson tcg_gen_or_tl(t, src1, src2); 414b989ce73SRichard Henderson 415b989ce73SRichard Henderson gen_op_addcc(dst, src1, src2); 416b989ce73SRichard Henderson 417b989ce73SRichard Henderson /* Incorprate tag bits into icc.V */ 418b989ce73SRichard Henderson tcg_gen_andi_tl(t, t, 3); 419b989ce73SRichard Henderson tcg_gen_neg_tl(t, t); 420b989ce73SRichard Henderson tcg_gen_ext32u_tl(t, t); 421b989ce73SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 422b989ce73SRichard Henderson } 423b989ce73SRichard Henderson 424b989ce73SRichard Henderson static void gen_op_addc(TCGv dst, TCGv src1, TCGv src2) 425b989ce73SRichard Henderson { 426b989ce73SRichard Henderson tcg_gen_add_tl(dst, src1, src2); 427b989ce73SRichard Henderson tcg_gen_add_tl(dst, dst, gen_carry32()); 428b989ce73SRichard Henderson } 429b989ce73SRichard Henderson 430b989ce73SRichard Henderson static void gen_op_addccc(TCGv dst, TCGv src1, TCGv src2) 431b989ce73SRichard Henderson { 432b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, gen_carry32()); 433fcf5ef2aSThomas Huth } 434fcf5ef2aSThomas Huth 435f828df74SRichard Henderson static void gen_op_subcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 436fcf5ef2aSThomas Huth { 437f828df74SRichard Henderson TCGv z = tcg_constant_tl(0); 438fcf5ef2aSThomas Huth 439f828df74SRichard Henderson if (cin) { 440f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 441f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 442f828df74SRichard Henderson } else { 443f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 444f828df74SRichard Henderson } 445f828df74SRichard Henderson tcg_gen_neg_tl(cpu_cc_C, cpu_cc_C); 446f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 447f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src1); 448f828df74SRichard Henderson tcg_gen_and_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 449f828df74SRichard Henderson #ifdef TARGET_SPARC64 450f828df74SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 451f828df74SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 452fcf5ef2aSThomas Huth #endif 453f828df74SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 454f828df74SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 455fcf5ef2aSThomas Huth } 456fcf5ef2aSThomas Huth 457f828df74SRichard Henderson static void gen_op_subcc(TCGv dst, TCGv src1, TCGv src2) 458fcf5ef2aSThomas Huth { 459f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, NULL); 460fcf5ef2aSThomas Huth } 461fcf5ef2aSThomas Huth 462f828df74SRichard Henderson static void gen_op_tsubcc(TCGv dst, TCGv src1, TCGv src2) 463fcf5ef2aSThomas Huth { 464f828df74SRichard Henderson TCGv t = tcg_temp_new(); 465fcf5ef2aSThomas Huth 466f828df74SRichard Henderson /* Save the tag bits around modification of dst. */ 467f828df74SRichard Henderson tcg_gen_or_tl(t, src1, src2); 468fcf5ef2aSThomas Huth 469f828df74SRichard Henderson gen_op_subcc(dst, src1, src2); 470f828df74SRichard Henderson 471f828df74SRichard Henderson /* Incorprate tag bits into icc.V */ 472f828df74SRichard Henderson tcg_gen_andi_tl(t, t, 3); 473f828df74SRichard Henderson tcg_gen_neg_tl(t, t); 474f828df74SRichard Henderson tcg_gen_ext32u_tl(t, t); 475f828df74SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 476f828df74SRichard Henderson } 477f828df74SRichard Henderson 478f828df74SRichard Henderson static void gen_op_subc(TCGv dst, TCGv src1, TCGv src2) 479f828df74SRichard Henderson { 480fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 481f828df74SRichard Henderson tcg_gen_sub_tl(dst, dst, gen_carry32()); 482fcf5ef2aSThomas Huth } 483fcf5ef2aSThomas Huth 484f828df74SRichard Henderson static void gen_op_subccc(TCGv dst, TCGv src1, TCGv src2) 485dfebb950SRichard Henderson { 486f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, gen_carry32()); 487dfebb950SRichard Henderson } 488dfebb950SRichard Henderson 4890c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 490fcf5ef2aSThomas Huth { 491b989ce73SRichard Henderson TCGv zero = tcg_constant_tl(0); 492b989ce73SRichard Henderson TCGv t_src1 = tcg_temp_new(); 493b989ce73SRichard Henderson TCGv t_src2 = tcg_temp_new(); 494b989ce73SRichard Henderson TCGv t0 = tcg_temp_new(); 495fcf5ef2aSThomas Huth 496b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src1, src1); 497b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src2, src2); 498fcf5ef2aSThomas Huth 499b989ce73SRichard Henderson /* 500b989ce73SRichard Henderson * if (!(env->y & 1)) 501b989ce73SRichard Henderson * src2 = 0; 502fcf5ef2aSThomas Huth */ 503b989ce73SRichard Henderson tcg_gen_andi_tl(t0, cpu_y, 0x1); 504b989ce73SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, t_src2, t0, zero, zero, t_src2); 505fcf5ef2aSThomas Huth 506b989ce73SRichard Henderson /* 507b989ce73SRichard Henderson * b2 = src1 & 1; 508b989ce73SRichard Henderson * y = (b2 << 31) | (y >> 1); 509b989ce73SRichard Henderson */ 5100b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 511b989ce73SRichard Henderson tcg_gen_deposit_tl(cpu_y, t0, src1, 31, 1); 512fcf5ef2aSThomas Huth 513fcf5ef2aSThomas Huth // b1 = N ^ V; 5142a1905c7SRichard Henderson tcg_gen_xor_tl(t0, cpu_cc_N, cpu_cc_V); 515fcf5ef2aSThomas Huth 516b989ce73SRichard Henderson /* 517b989ce73SRichard Henderson * src1 = (b1 << 31) | (src1 >> 1) 518b989ce73SRichard Henderson */ 5192a1905c7SRichard Henderson tcg_gen_andi_tl(t0, t0, 1u << 31); 520b989ce73SRichard Henderson tcg_gen_shri_tl(t_src1, t_src1, 1); 521b989ce73SRichard Henderson tcg_gen_or_tl(t_src1, t_src1, t0); 522fcf5ef2aSThomas Huth 523b989ce73SRichard Henderson gen_op_addcc(dst, t_src1, t_src2); 524fcf5ef2aSThomas Huth } 525fcf5ef2aSThomas Huth 5260c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 527fcf5ef2aSThomas Huth { 528fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 529fcf5ef2aSThomas Huth if (sign_ext) { 530fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 531fcf5ef2aSThomas Huth } else { 532fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 533fcf5ef2aSThomas Huth } 534fcf5ef2aSThomas Huth #else 535fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 536fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 537fcf5ef2aSThomas Huth 538fcf5ef2aSThomas Huth if (sign_ext) { 539fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 540fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 541fcf5ef2aSThomas Huth } else { 542fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 543fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 544fcf5ef2aSThomas Huth } 545fcf5ef2aSThomas Huth 546fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 547fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 548fcf5ef2aSThomas Huth #endif 549fcf5ef2aSThomas Huth } 550fcf5ef2aSThomas Huth 5510c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 552fcf5ef2aSThomas Huth { 553fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 554fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 555fcf5ef2aSThomas Huth } 556fcf5ef2aSThomas Huth 5570c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 558fcf5ef2aSThomas Huth { 559fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 560fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 561fcf5ef2aSThomas Huth } 562fcf5ef2aSThomas Huth 563c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 564c2636853SRichard Henderson { 56513260103SRichard Henderson #ifdef TARGET_SPARC64 566c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 56713260103SRichard Henderson tcg_gen_ext32s_tl(dst, dst); 56813260103SRichard Henderson #else 56913260103SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 57013260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 57113260103SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 57213260103SRichard Henderson #endif 573c2636853SRichard Henderson } 574c2636853SRichard Henderson 575c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 576c2636853SRichard Henderson { 57713260103SRichard Henderson TCGv_i64 t64; 57813260103SRichard Henderson 57913260103SRichard Henderson #ifdef TARGET_SPARC64 58013260103SRichard Henderson t64 = cpu_cc_V; 58113260103SRichard Henderson #else 58213260103SRichard Henderson t64 = tcg_temp_new_i64(); 58313260103SRichard Henderson #endif 58413260103SRichard Henderson 58513260103SRichard Henderson gen_helper_udiv(t64, tcg_env, src1, src2); 58613260103SRichard Henderson 58713260103SRichard Henderson #ifdef TARGET_SPARC64 58813260103SRichard Henderson tcg_gen_ext32u_tl(cpu_cc_N, t64); 58913260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 59013260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 59113260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 59213260103SRichard Henderson #else 59313260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 59413260103SRichard Henderson #endif 59513260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 59613260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 59713260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 598c2636853SRichard Henderson } 599c2636853SRichard Henderson 600c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 601c2636853SRichard Henderson { 60213260103SRichard Henderson TCGv_i64 t64; 60313260103SRichard Henderson 60413260103SRichard Henderson #ifdef TARGET_SPARC64 60513260103SRichard Henderson t64 = cpu_cc_V; 60613260103SRichard Henderson #else 60713260103SRichard Henderson t64 = tcg_temp_new_i64(); 60813260103SRichard Henderson #endif 60913260103SRichard Henderson 61013260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 61113260103SRichard Henderson 61213260103SRichard Henderson #ifdef TARGET_SPARC64 61313260103SRichard Henderson tcg_gen_ext32s_tl(cpu_cc_N, t64); 61413260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 61513260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 61613260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 61713260103SRichard Henderson #else 61813260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 61913260103SRichard Henderson #endif 62013260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 62113260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 62213260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 623c2636853SRichard Henderson } 624c2636853SRichard Henderson 625a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 626a9aba13dSRichard Henderson { 627a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 628a9aba13dSRichard Henderson } 629a9aba13dSRichard Henderson 630a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 631a9aba13dSRichard Henderson { 632a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 633a9aba13dSRichard Henderson } 634a9aba13dSRichard Henderson 6359c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 6369c6ec5bcSRichard Henderson { 6379c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 6389c6ec5bcSRichard Henderson } 6399c6ec5bcSRichard Henderson 64045bfed3bSRichard Henderson #ifndef TARGET_SPARC64 64145bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 64245bfed3bSRichard Henderson { 64345bfed3bSRichard Henderson g_assert_not_reached(); 64445bfed3bSRichard Henderson } 64545bfed3bSRichard Henderson #endif 64645bfed3bSRichard Henderson 64745bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 64845bfed3bSRichard Henderson { 64945bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 65045bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 65145bfed3bSRichard Henderson } 65245bfed3bSRichard Henderson 65345bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 65445bfed3bSRichard Henderson { 65545bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 65645bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 65745bfed3bSRichard Henderson } 65845bfed3bSRichard Henderson 6592f722641SRichard Henderson static void gen_op_fpack16(TCGv_i32 dst, TCGv_i64 src) 6602f722641SRichard Henderson { 6612f722641SRichard Henderson #ifdef TARGET_SPARC64 6622f722641SRichard Henderson gen_helper_fpack16(dst, cpu_gsr, src); 6632f722641SRichard Henderson #else 6642f722641SRichard Henderson g_assert_not_reached(); 6652f722641SRichard Henderson #endif 6662f722641SRichard Henderson } 6672f722641SRichard Henderson 6682f722641SRichard Henderson static void gen_op_fpackfix(TCGv_i32 dst, TCGv_i64 src) 6692f722641SRichard Henderson { 6702f722641SRichard Henderson #ifdef TARGET_SPARC64 6712f722641SRichard Henderson gen_helper_fpackfix(dst, cpu_gsr, src); 6722f722641SRichard Henderson #else 6732f722641SRichard Henderson g_assert_not_reached(); 6742f722641SRichard Henderson #endif 6752f722641SRichard Henderson } 6762f722641SRichard Henderson 6774b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 6784b6edc0aSRichard Henderson { 6794b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 6804b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 6814b6edc0aSRichard Henderson #else 6824b6edc0aSRichard Henderson g_assert_not_reached(); 6834b6edc0aSRichard Henderson #endif 6844b6edc0aSRichard Henderson } 6854b6edc0aSRichard Henderson 6864b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 6874b6edc0aSRichard Henderson { 6884b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 6894b6edc0aSRichard Henderson TCGv t1, t2, shift; 6904b6edc0aSRichard Henderson 6914b6edc0aSRichard Henderson t1 = tcg_temp_new(); 6924b6edc0aSRichard Henderson t2 = tcg_temp_new(); 6934b6edc0aSRichard Henderson shift = tcg_temp_new(); 6944b6edc0aSRichard Henderson 6954b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 6964b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 6974b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 6984b6edc0aSRichard Henderson 6994b6edc0aSRichard Henderson /* 7004b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 7014b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 7024b6edc0aSRichard Henderson */ 7034b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 7044b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 7054b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 7064b6edc0aSRichard Henderson 7074b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 7084b6edc0aSRichard Henderson #else 7094b6edc0aSRichard Henderson g_assert_not_reached(); 7104b6edc0aSRichard Henderson #endif 7114b6edc0aSRichard Henderson } 7124b6edc0aSRichard Henderson 7134b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7144b6edc0aSRichard Henderson { 7154b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7164b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 7174b6edc0aSRichard Henderson #else 7184b6edc0aSRichard Henderson g_assert_not_reached(); 7194b6edc0aSRichard Henderson #endif 7204b6edc0aSRichard Henderson } 7214b6edc0aSRichard Henderson 722fcf5ef2aSThomas Huth // 1 7230c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 724fcf5ef2aSThomas Huth { 725fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 726fcf5ef2aSThomas Huth } 727fcf5ef2aSThomas Huth 728fcf5ef2aSThomas Huth // 0 7290c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 730fcf5ef2aSThomas Huth { 731fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 732fcf5ef2aSThomas Huth } 733fcf5ef2aSThomas Huth 734fcf5ef2aSThomas Huth /* 735fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 736fcf5ef2aSThomas Huth 0 = 737fcf5ef2aSThomas Huth 1 < 738fcf5ef2aSThomas Huth 2 > 739fcf5ef2aSThomas Huth 3 unordered 740fcf5ef2aSThomas Huth */ 7410c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 742fcf5ef2aSThomas Huth unsigned int fcc_offset) 743fcf5ef2aSThomas Huth { 744fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 745fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 746fcf5ef2aSThomas Huth } 747fcf5ef2aSThomas Huth 7480c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 749fcf5ef2aSThomas Huth { 750fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 751fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 752fcf5ef2aSThomas Huth } 753fcf5ef2aSThomas Huth 754fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 7550c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 756fcf5ef2aSThomas Huth { 757fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 758fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 759fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 760fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 761fcf5ef2aSThomas Huth } 762fcf5ef2aSThomas Huth 763fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 7640c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 765fcf5ef2aSThomas Huth { 766fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 767fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 768fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 769fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 770fcf5ef2aSThomas Huth } 771fcf5ef2aSThomas Huth 772fcf5ef2aSThomas Huth // 1 or 3: FCC0 7730c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 774fcf5ef2aSThomas Huth { 775fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 776fcf5ef2aSThomas Huth } 777fcf5ef2aSThomas Huth 778fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 7790c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 780fcf5ef2aSThomas Huth { 781fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 782fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 783fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 784fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 785fcf5ef2aSThomas Huth } 786fcf5ef2aSThomas Huth 787fcf5ef2aSThomas Huth // 2 or 3: FCC1 7880c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 789fcf5ef2aSThomas Huth { 790fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 791fcf5ef2aSThomas Huth } 792fcf5ef2aSThomas Huth 793fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 7940c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 795fcf5ef2aSThomas Huth { 796fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 797fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 798fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 799fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 800fcf5ef2aSThomas Huth } 801fcf5ef2aSThomas Huth 802fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 8030c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 804fcf5ef2aSThomas Huth { 805fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 806fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 807fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 808fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 809fcf5ef2aSThomas Huth } 810fcf5ef2aSThomas Huth 811fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 8120c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 813fcf5ef2aSThomas Huth { 814fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 815fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 816fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 817fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 818fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 819fcf5ef2aSThomas Huth } 820fcf5ef2aSThomas Huth 821fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 8220c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 823fcf5ef2aSThomas Huth { 824fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 825fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 826fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 827fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 828fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 829fcf5ef2aSThomas Huth } 830fcf5ef2aSThomas Huth 831fcf5ef2aSThomas Huth // 0 or 2: !FCC0 8320c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 833fcf5ef2aSThomas Huth { 834fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 835fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 836fcf5ef2aSThomas Huth } 837fcf5ef2aSThomas Huth 838fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 8390c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 840fcf5ef2aSThomas Huth { 841fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 842fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 843fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 844fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 845fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 846fcf5ef2aSThomas Huth } 847fcf5ef2aSThomas Huth 848fcf5ef2aSThomas Huth // 0 or 1: !FCC1 8490c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 850fcf5ef2aSThomas Huth { 851fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 852fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 853fcf5ef2aSThomas Huth } 854fcf5ef2aSThomas Huth 855fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 8560c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 857fcf5ef2aSThomas Huth { 858fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 859fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 860fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 861fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 862fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 863fcf5ef2aSThomas Huth } 864fcf5ef2aSThomas Huth 865fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 8660c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 867fcf5ef2aSThomas Huth { 868fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 869fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 870fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 871fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 872fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 873fcf5ef2aSThomas Huth } 874fcf5ef2aSThomas Huth 87589527e3aSRichard Henderson static void finishing_insn(DisasContext *dc) 87689527e3aSRichard Henderson { 87789527e3aSRichard Henderson /* 87889527e3aSRichard Henderson * From here, there is no future path through an unwinding exception. 87989527e3aSRichard Henderson * If the current insn cannot raise an exception, the computation of 88089527e3aSRichard Henderson * cpu_cond may be able to be elided. 88189527e3aSRichard Henderson */ 88289527e3aSRichard Henderson if (dc->cpu_cond_live) { 88389527e3aSRichard Henderson tcg_gen_discard_tl(cpu_cond); 88489527e3aSRichard Henderson dc->cpu_cond_live = false; 88589527e3aSRichard Henderson } 88689527e3aSRichard Henderson } 88789527e3aSRichard Henderson 8880c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 889fcf5ef2aSThomas Huth { 89000ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 89100ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 892533f042fSRichard Henderson TCGv c2 = tcg_constant_tl(dc->jump.c2); 893fcf5ef2aSThomas Huth 894533f042fSRichard Henderson tcg_gen_movcond_tl(dc->jump.cond, cpu_npc, dc->jump.c1, c2, npc0, npc1); 895fcf5ef2aSThomas Huth } 896fcf5ef2aSThomas Huth 897fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 898fcf5ef2aSThomas Huth have been set for a jump */ 8990c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 900fcf5ef2aSThomas Huth { 901fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 902fcf5ef2aSThomas Huth gen_generic_branch(dc); 90399c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 904fcf5ef2aSThomas Huth } 905fcf5ef2aSThomas Huth } 906fcf5ef2aSThomas Huth 9070c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 908fcf5ef2aSThomas Huth { 909633c4283SRichard Henderson if (dc->npc & 3) { 910633c4283SRichard Henderson switch (dc->npc) { 911633c4283SRichard Henderson case JUMP_PC: 912fcf5ef2aSThomas Huth gen_generic_branch(dc); 91399c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 914633c4283SRichard Henderson break; 915633c4283SRichard Henderson case DYNAMIC_PC: 916633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 917633c4283SRichard Henderson break; 918633c4283SRichard Henderson default: 919633c4283SRichard Henderson g_assert_not_reached(); 920633c4283SRichard Henderson } 921633c4283SRichard Henderson } else { 922fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 923fcf5ef2aSThomas Huth } 924fcf5ef2aSThomas Huth } 925fcf5ef2aSThomas Huth 9260c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 927fcf5ef2aSThomas Huth { 928fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 929fcf5ef2aSThomas Huth save_npc(dc); 930fcf5ef2aSThomas Huth } 931fcf5ef2aSThomas Huth 932fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 933fcf5ef2aSThomas Huth { 93489527e3aSRichard Henderson finishing_insn(dc); 935fcf5ef2aSThomas Huth save_state(dc); 936ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 937af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 938fcf5ef2aSThomas Huth } 939fcf5ef2aSThomas Huth 940186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 941fcf5ef2aSThomas Huth { 942186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 943186e7890SRichard Henderson 944186e7890SRichard Henderson e->next = dc->delay_excp_list; 945186e7890SRichard Henderson dc->delay_excp_list = e; 946186e7890SRichard Henderson 947186e7890SRichard Henderson e->lab = gen_new_label(); 948186e7890SRichard Henderson e->excp = excp; 949186e7890SRichard Henderson e->pc = dc->pc; 950186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 951186e7890SRichard Henderson assert(e->npc != JUMP_PC); 952186e7890SRichard Henderson e->npc = dc->npc; 953186e7890SRichard Henderson 954186e7890SRichard Henderson return e->lab; 955186e7890SRichard Henderson } 956186e7890SRichard Henderson 957186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 958186e7890SRichard Henderson { 959186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 960186e7890SRichard Henderson } 961186e7890SRichard Henderson 962186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 963186e7890SRichard Henderson { 964186e7890SRichard Henderson TCGv t = tcg_temp_new(); 965186e7890SRichard Henderson TCGLabel *lab; 966186e7890SRichard Henderson 967186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 968186e7890SRichard Henderson 969186e7890SRichard Henderson flush_cond(dc); 970186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 971186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 972fcf5ef2aSThomas Huth } 973fcf5ef2aSThomas Huth 9740c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 975fcf5ef2aSThomas Huth { 97689527e3aSRichard Henderson finishing_insn(dc); 97789527e3aSRichard Henderson 978633c4283SRichard Henderson if (dc->npc & 3) { 979633c4283SRichard Henderson switch (dc->npc) { 980633c4283SRichard Henderson case JUMP_PC: 981fcf5ef2aSThomas Huth gen_generic_branch(dc); 982fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 98399c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 984633c4283SRichard Henderson break; 985633c4283SRichard Henderson case DYNAMIC_PC: 986633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 987fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 988633c4283SRichard Henderson dc->pc = dc->npc; 989633c4283SRichard Henderson break; 990633c4283SRichard Henderson default: 991633c4283SRichard Henderson g_assert_not_reached(); 992633c4283SRichard Henderson } 993fcf5ef2aSThomas Huth } else { 994fcf5ef2aSThomas Huth dc->pc = dc->npc; 995fcf5ef2aSThomas Huth } 996fcf5ef2aSThomas Huth } 997fcf5ef2aSThomas Huth 998fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 999fcf5ef2aSThomas Huth DisasContext *dc) 1000fcf5ef2aSThomas Huth { 1001b597eedcSRichard Henderson TCGv t1; 1002fcf5ef2aSThomas Huth 10032a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 1004c8507ebfSRichard Henderson cmp->c2 = 0; 10052a1905c7SRichard Henderson 10062a1905c7SRichard Henderson switch (cond & 7) { 10072a1905c7SRichard Henderson case 0x0: /* never */ 10082a1905c7SRichard Henderson cmp->cond = TCG_COND_NEVER; 1009c8507ebfSRichard Henderson cmp->c1 = tcg_constant_tl(0); 1010fcf5ef2aSThomas Huth break; 10112a1905c7SRichard Henderson 10122a1905c7SRichard Henderson case 0x1: /* eq: Z */ 10132a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 10142a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 10152a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_Z); 10162a1905c7SRichard Henderson } else { 10172a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, cpu_icc_Z); 10182a1905c7SRichard Henderson } 10192a1905c7SRichard Henderson break; 10202a1905c7SRichard Henderson 10212a1905c7SRichard Henderson case 0x2: /* le: Z | (N ^ V) */ 10222a1905c7SRichard Henderson /* 10232a1905c7SRichard Henderson * Simplify: 10242a1905c7SRichard Henderson * cc_Z || (N ^ V) < 0 NE 10252a1905c7SRichard Henderson * cc_Z && !((N ^ V) < 0) EQ 10262a1905c7SRichard Henderson * cc_Z & ~((N ^ V) >> TLB) EQ 10272a1905c7SRichard Henderson */ 10282a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 10292a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 10302a1905c7SRichard Henderson tcg_gen_sextract_tl(t1, t1, xcc ? 63 : 31, 1); 10312a1905c7SRichard Henderson tcg_gen_andc_tl(t1, xcc ? cpu_cc_Z : cpu_icc_Z, t1); 10322a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 10332a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 10342a1905c7SRichard Henderson } 10352a1905c7SRichard Henderson break; 10362a1905c7SRichard Henderson 10372a1905c7SRichard Henderson case 0x3: /* lt: N ^ V */ 10382a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 10392a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 10402a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 10412a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, t1); 10422a1905c7SRichard Henderson } 10432a1905c7SRichard Henderson break; 10442a1905c7SRichard Henderson 10452a1905c7SRichard Henderson case 0x4: /* leu: Z | C */ 10462a1905c7SRichard Henderson /* 10472a1905c7SRichard Henderson * Simplify: 10482a1905c7SRichard Henderson * cc_Z == 0 || cc_C != 0 NE 10492a1905c7SRichard Henderson * cc_Z != 0 && cc_C == 0 EQ 10502a1905c7SRichard Henderson * cc_Z & (cc_C ? 0 : -1) EQ 10512a1905c7SRichard Henderson * cc_Z & (cc_C - 1) EQ 10522a1905c7SRichard Henderson */ 10532a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 10542a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 10552a1905c7SRichard Henderson tcg_gen_subi_tl(t1, cpu_cc_C, 1); 10562a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_cc_Z); 10572a1905c7SRichard Henderson } else { 10582a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 10592a1905c7SRichard Henderson tcg_gen_subi_tl(t1, t1, 1); 10602a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_icc_Z); 10612a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 10622a1905c7SRichard Henderson } 10632a1905c7SRichard Henderson break; 10642a1905c7SRichard Henderson 10652a1905c7SRichard Henderson case 0x5: /* ltu: C */ 10662a1905c7SRichard Henderson cmp->cond = TCG_COND_NE; 10672a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 10682a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_C); 10692a1905c7SRichard Henderson } else { 10702a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 10712a1905c7SRichard Henderson } 10722a1905c7SRichard Henderson break; 10732a1905c7SRichard Henderson 10742a1905c7SRichard Henderson case 0x6: /* neg: N */ 10752a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 10762a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 10772a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_N); 10782a1905c7SRichard Henderson } else { 10792a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_N); 10802a1905c7SRichard Henderson } 10812a1905c7SRichard Henderson break; 10822a1905c7SRichard Henderson 10832a1905c7SRichard Henderson case 0x7: /* vs: V */ 10842a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 10852a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 10862a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_V); 10872a1905c7SRichard Henderson } else { 10882a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_V); 10892a1905c7SRichard Henderson } 10902a1905c7SRichard Henderson break; 10912a1905c7SRichard Henderson } 10922a1905c7SRichard Henderson if (cond & 8) { 10932a1905c7SRichard Henderson cmp->cond = tcg_invert_cond(cmp->cond); 1094fcf5ef2aSThomas Huth } 1095fcf5ef2aSThomas Huth } 1096fcf5ef2aSThomas Huth 1097fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1098fcf5ef2aSThomas Huth { 1099fcf5ef2aSThomas Huth unsigned int offset; 1100fcf5ef2aSThomas Huth TCGv r_dst; 1101fcf5ef2aSThomas Huth 1102fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1103fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1104fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 1105c8507ebfSRichard Henderson cmp->c2 = 0; 1106fcf5ef2aSThomas Huth 1107fcf5ef2aSThomas Huth switch (cc) { 1108fcf5ef2aSThomas Huth default: 1109fcf5ef2aSThomas Huth case 0x0: 1110fcf5ef2aSThomas Huth offset = 0; 1111fcf5ef2aSThomas Huth break; 1112fcf5ef2aSThomas Huth case 0x1: 1113fcf5ef2aSThomas Huth offset = 32 - 10; 1114fcf5ef2aSThomas Huth break; 1115fcf5ef2aSThomas Huth case 0x2: 1116fcf5ef2aSThomas Huth offset = 34 - 10; 1117fcf5ef2aSThomas Huth break; 1118fcf5ef2aSThomas Huth case 0x3: 1119fcf5ef2aSThomas Huth offset = 36 - 10; 1120fcf5ef2aSThomas Huth break; 1121fcf5ef2aSThomas Huth } 1122fcf5ef2aSThomas Huth 1123fcf5ef2aSThomas Huth switch (cond) { 1124fcf5ef2aSThomas Huth case 0x0: 1125fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1126fcf5ef2aSThomas Huth break; 1127fcf5ef2aSThomas Huth case 0x1: 1128fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1129fcf5ef2aSThomas Huth break; 1130fcf5ef2aSThomas Huth case 0x2: 1131fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1132fcf5ef2aSThomas Huth break; 1133fcf5ef2aSThomas Huth case 0x3: 1134fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1135fcf5ef2aSThomas Huth break; 1136fcf5ef2aSThomas Huth case 0x4: 1137fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1138fcf5ef2aSThomas Huth break; 1139fcf5ef2aSThomas Huth case 0x5: 1140fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1141fcf5ef2aSThomas Huth break; 1142fcf5ef2aSThomas Huth case 0x6: 1143fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1144fcf5ef2aSThomas Huth break; 1145fcf5ef2aSThomas Huth case 0x7: 1146fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1147fcf5ef2aSThomas Huth break; 1148fcf5ef2aSThomas Huth case 0x8: 1149fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1150fcf5ef2aSThomas Huth break; 1151fcf5ef2aSThomas Huth case 0x9: 1152fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1153fcf5ef2aSThomas Huth break; 1154fcf5ef2aSThomas Huth case 0xa: 1155fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1156fcf5ef2aSThomas Huth break; 1157fcf5ef2aSThomas Huth case 0xb: 1158fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1159fcf5ef2aSThomas Huth break; 1160fcf5ef2aSThomas Huth case 0xc: 1161fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1162fcf5ef2aSThomas Huth break; 1163fcf5ef2aSThomas Huth case 0xd: 1164fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1165fcf5ef2aSThomas Huth break; 1166fcf5ef2aSThomas Huth case 0xe: 1167fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1168fcf5ef2aSThomas Huth break; 1169fcf5ef2aSThomas Huth case 0xf: 1170fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1171fcf5ef2aSThomas Huth break; 1172fcf5ef2aSThomas Huth } 1173fcf5ef2aSThomas Huth } 1174fcf5ef2aSThomas Huth 11752c4f56c9SRichard Henderson static bool gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 11762c4f56c9SRichard Henderson { 11772c4f56c9SRichard Henderson static const TCGCond cond_reg[4] = { 1178ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1179fcf5ef2aSThomas Huth TCG_COND_EQ, 1180fcf5ef2aSThomas Huth TCG_COND_LE, 1181fcf5ef2aSThomas Huth TCG_COND_LT, 1182fcf5ef2aSThomas Huth }; 11832c4f56c9SRichard Henderson TCGCond tcond; 1184fcf5ef2aSThomas Huth 11852c4f56c9SRichard Henderson if ((cond & 3) == 0) { 11862c4f56c9SRichard Henderson return false; 11872c4f56c9SRichard Henderson } 11882c4f56c9SRichard Henderson tcond = cond_reg[cond & 3]; 11892c4f56c9SRichard Henderson if (cond & 4) { 11902c4f56c9SRichard Henderson tcond = tcg_invert_cond(tcond); 11912c4f56c9SRichard Henderson } 11922c4f56c9SRichard Henderson 11932c4f56c9SRichard Henderson cmp->cond = tcond; 1194816f89b7SRichard Henderson cmp->c1 = tcg_temp_new(); 1195c8507ebfSRichard Henderson cmp->c2 = 0; 1196816f89b7SRichard Henderson tcg_gen_mov_tl(cmp->c1, r_src); 11972c4f56c9SRichard Henderson return true; 1198fcf5ef2aSThomas Huth } 1199fcf5ef2aSThomas Huth 1200baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1201baf3dbf2SRichard Henderson { 1202*3590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(0), tcg_env, 1203*3590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1204baf3dbf2SRichard Henderson } 1205baf3dbf2SRichard Henderson 1206baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1207baf3dbf2SRichard Henderson { 1208baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1209baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1210baf3dbf2SRichard Henderson } 1211baf3dbf2SRichard Henderson 1212baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1213baf3dbf2SRichard Henderson { 1214baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1215daf457d4SRichard Henderson tcg_gen_xori_i32(dst, src, 1u << 31); 1216baf3dbf2SRichard Henderson } 1217baf3dbf2SRichard Henderson 1218baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1219baf3dbf2SRichard Henderson { 1220baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1221daf457d4SRichard Henderson tcg_gen_andi_i32(dst, src, ~(1u << 31)); 1222baf3dbf2SRichard Henderson } 1223baf3dbf2SRichard Henderson 1224c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1225c6d83e4fSRichard Henderson { 1226c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1227c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1228c6d83e4fSRichard Henderson } 1229c6d83e4fSRichard Henderson 1230c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1231c6d83e4fSRichard Henderson { 1232c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1233daf457d4SRichard Henderson tcg_gen_xori_i64(dst, src, 1ull << 63); 1234c6d83e4fSRichard Henderson } 1235c6d83e4fSRichard Henderson 1236c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1237c6d83e4fSRichard Henderson { 1238c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1239daf457d4SRichard Henderson tcg_gen_andi_i64(dst, src, ~(1ull << 63)); 1240daf457d4SRichard Henderson } 1241daf457d4SRichard Henderson 1242daf457d4SRichard Henderson static void gen_op_fnegq(TCGv_i128 dst, TCGv_i128 src) 1243daf457d4SRichard Henderson { 1244daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1245daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1246daf457d4SRichard Henderson 1247daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1248daf457d4SRichard Henderson tcg_gen_xori_i64(h, h, 1ull << 63); 1249daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1250daf457d4SRichard Henderson } 1251daf457d4SRichard Henderson 1252daf457d4SRichard Henderson static void gen_op_fabsq(TCGv_i128 dst, TCGv_i128 src) 1253daf457d4SRichard Henderson { 1254daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1255daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1256daf457d4SRichard Henderson 1257daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1258daf457d4SRichard Henderson tcg_gen_andi_i64(h, h, ~(1ull << 63)); 1259daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1260c6d83e4fSRichard Henderson } 1261c6d83e4fSRichard Henderson 1262fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 12630c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1264fcf5ef2aSThomas Huth { 1265fcf5ef2aSThomas Huth switch (fccno) { 1266fcf5ef2aSThomas Huth case 0: 1267ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1268fcf5ef2aSThomas Huth break; 1269fcf5ef2aSThomas Huth case 1: 1270ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1271fcf5ef2aSThomas Huth break; 1272fcf5ef2aSThomas Huth case 2: 1273ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1274fcf5ef2aSThomas Huth break; 1275fcf5ef2aSThomas Huth case 3: 1276ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1277fcf5ef2aSThomas Huth break; 1278fcf5ef2aSThomas Huth } 1279fcf5ef2aSThomas Huth } 1280fcf5ef2aSThomas Huth 12810c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1282fcf5ef2aSThomas Huth { 1283fcf5ef2aSThomas Huth switch (fccno) { 1284fcf5ef2aSThomas Huth case 0: 1285ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1286fcf5ef2aSThomas Huth break; 1287fcf5ef2aSThomas Huth case 1: 1288ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1289fcf5ef2aSThomas Huth break; 1290fcf5ef2aSThomas Huth case 2: 1291ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1292fcf5ef2aSThomas Huth break; 1293fcf5ef2aSThomas Huth case 3: 1294ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1295fcf5ef2aSThomas Huth break; 1296fcf5ef2aSThomas Huth } 1297fcf5ef2aSThomas Huth } 1298fcf5ef2aSThomas Huth 1299f3ceafadSRichard Henderson static void gen_op_fcmpq(int fccno, TCGv_i128 r_rs1, TCGv_i128 r_rs2) 1300fcf5ef2aSThomas Huth { 1301fcf5ef2aSThomas Huth switch (fccno) { 1302fcf5ef2aSThomas Huth case 0: 1303f3ceafadSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env, r_rs1, r_rs2); 1304fcf5ef2aSThomas Huth break; 1305fcf5ef2aSThomas Huth case 1: 1306f3ceafadSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1307fcf5ef2aSThomas Huth break; 1308fcf5ef2aSThomas Huth case 2: 1309f3ceafadSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1310fcf5ef2aSThomas Huth break; 1311fcf5ef2aSThomas Huth case 3: 1312f3ceafadSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1313fcf5ef2aSThomas Huth break; 1314fcf5ef2aSThomas Huth } 1315fcf5ef2aSThomas Huth } 1316fcf5ef2aSThomas Huth 13170c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1318fcf5ef2aSThomas Huth { 1319fcf5ef2aSThomas Huth switch (fccno) { 1320fcf5ef2aSThomas Huth case 0: 1321ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1322fcf5ef2aSThomas Huth break; 1323fcf5ef2aSThomas Huth case 1: 1324ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1325fcf5ef2aSThomas Huth break; 1326fcf5ef2aSThomas Huth case 2: 1327ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1328fcf5ef2aSThomas Huth break; 1329fcf5ef2aSThomas Huth case 3: 1330ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1331fcf5ef2aSThomas Huth break; 1332fcf5ef2aSThomas Huth } 1333fcf5ef2aSThomas Huth } 1334fcf5ef2aSThomas Huth 13350c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1336fcf5ef2aSThomas Huth { 1337fcf5ef2aSThomas Huth switch (fccno) { 1338fcf5ef2aSThomas Huth case 0: 1339ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1340fcf5ef2aSThomas Huth break; 1341fcf5ef2aSThomas Huth case 1: 1342ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1343fcf5ef2aSThomas Huth break; 1344fcf5ef2aSThomas Huth case 2: 1345ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1346fcf5ef2aSThomas Huth break; 1347fcf5ef2aSThomas Huth case 3: 1348ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1349fcf5ef2aSThomas Huth break; 1350fcf5ef2aSThomas Huth } 1351fcf5ef2aSThomas Huth } 1352fcf5ef2aSThomas Huth 1353f3ceafadSRichard Henderson static void gen_op_fcmpeq(int fccno, TCGv_i128 r_rs1, TCGv_i128 r_rs2) 1354fcf5ef2aSThomas Huth { 1355fcf5ef2aSThomas Huth switch (fccno) { 1356fcf5ef2aSThomas Huth case 0: 1357f3ceafadSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env, r_rs1, r_rs2); 1358fcf5ef2aSThomas Huth break; 1359fcf5ef2aSThomas Huth case 1: 1360f3ceafadSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1361fcf5ef2aSThomas Huth break; 1362fcf5ef2aSThomas Huth case 2: 1363f3ceafadSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1364fcf5ef2aSThomas Huth break; 1365fcf5ef2aSThomas Huth case 3: 1366f3ceafadSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1367fcf5ef2aSThomas Huth break; 1368fcf5ef2aSThomas Huth } 1369fcf5ef2aSThomas Huth } 1370fcf5ef2aSThomas Huth 1371fcf5ef2aSThomas Huth #else 1372fcf5ef2aSThomas Huth 13730c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1374fcf5ef2aSThomas Huth { 1375ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1376fcf5ef2aSThomas Huth } 1377fcf5ef2aSThomas Huth 13780c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1379fcf5ef2aSThomas Huth { 1380ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1381fcf5ef2aSThomas Huth } 1382fcf5ef2aSThomas Huth 1383f3ceafadSRichard Henderson static void gen_op_fcmpq(int fccno, TCGv_i128 r_rs1, TCGv_i128 r_rs2) 1384fcf5ef2aSThomas Huth { 1385f3ceafadSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env, r_rs1, r_rs2); 1386fcf5ef2aSThomas Huth } 1387fcf5ef2aSThomas Huth 13880c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1389fcf5ef2aSThomas Huth { 1390ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1391fcf5ef2aSThomas Huth } 1392fcf5ef2aSThomas Huth 13930c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1394fcf5ef2aSThomas Huth { 1395ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1396fcf5ef2aSThomas Huth } 1397fcf5ef2aSThomas Huth 1398f3ceafadSRichard Henderson static void gen_op_fcmpeq(int fccno, TCGv_i128 r_rs1, TCGv_i128 r_rs2) 1399fcf5ef2aSThomas Huth { 1400f3ceafadSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env, r_rs1, r_rs2); 1401fcf5ef2aSThomas Huth } 1402fcf5ef2aSThomas Huth #endif 1403fcf5ef2aSThomas Huth 1404*3590f01eSRichard Henderson static void gen_op_fpexception_im(DisasContext *dc, int ftt) 1405fcf5ef2aSThomas Huth { 1406*3590f01eSRichard Henderson /* 1407*3590f01eSRichard Henderson * CEXC is only set when succesfully completing an FPop, 1408*3590f01eSRichard Henderson * or when raising FSR_FTT_IEEE_EXCP, i.e. check_ieee_exception. 1409*3590f01eSRichard Henderson * Thus we can simply store FTT into this field. 1410*3590f01eSRichard Henderson */ 1411*3590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(ftt), tcg_env, 1412*3590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1413fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1414fcf5ef2aSThomas Huth } 1415fcf5ef2aSThomas Huth 1416fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1417fcf5ef2aSThomas Huth { 1418fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1419fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1420fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1421fcf5ef2aSThomas Huth return 1; 1422fcf5ef2aSThomas Huth } 1423fcf5ef2aSThomas Huth #endif 1424fcf5ef2aSThomas Huth return 0; 1425fcf5ef2aSThomas Huth } 1426fcf5ef2aSThomas Huth 1427fcf5ef2aSThomas Huth /* asi moves */ 1428fcf5ef2aSThomas Huth typedef enum { 1429fcf5ef2aSThomas Huth GET_ASI_HELPER, 1430fcf5ef2aSThomas Huth GET_ASI_EXCP, 1431fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1432fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1433fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1434fcf5ef2aSThomas Huth GET_ASI_SHORT, 1435fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1436fcf5ef2aSThomas Huth GET_ASI_BFILL, 1437fcf5ef2aSThomas Huth } ASIType; 1438fcf5ef2aSThomas Huth 1439fcf5ef2aSThomas Huth typedef struct { 1440fcf5ef2aSThomas Huth ASIType type; 1441fcf5ef2aSThomas Huth int asi; 1442fcf5ef2aSThomas Huth int mem_idx; 144314776ab5STony Nguyen MemOp memop; 1444fcf5ef2aSThomas Huth } DisasASI; 1445fcf5ef2aSThomas Huth 1446811cc0b0SRichard Henderson /* 1447811cc0b0SRichard Henderson * Build DisasASI. 1448811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1449811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1450811cc0b0SRichard Henderson */ 1451811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1452fcf5ef2aSThomas Huth { 1453fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1454fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1455fcf5ef2aSThomas Huth 1456811cc0b0SRichard Henderson if (asi == -1) { 1457811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1458811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1459811cc0b0SRichard Henderson goto done; 1460811cc0b0SRichard Henderson } 1461811cc0b0SRichard Henderson 1462fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1463fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1464811cc0b0SRichard Henderson if (asi < 0) { 1465fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1466fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1467fcf5ef2aSThomas Huth } else if (supervisor(dc) 1468fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1469fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1470fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1471fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1472fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1473fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1474fcf5ef2aSThomas Huth switch (asi) { 1475fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1476fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1477fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1478fcf5ef2aSThomas Huth break; 1479fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1480fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1481fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1482fcf5ef2aSThomas Huth break; 1483fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1484fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1485fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1486fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1487fcf5ef2aSThomas Huth break; 1488fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1489fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1490fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1491fcf5ef2aSThomas Huth break; 1492fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1493fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1494fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1495fcf5ef2aSThomas Huth break; 1496fcf5ef2aSThomas Huth } 14976e10f37cSKONRAD Frederic 14986e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 14996e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 15006e10f37cSKONRAD Frederic */ 15016e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1502fcf5ef2aSThomas Huth } else { 1503fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1504fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1505fcf5ef2aSThomas Huth } 1506fcf5ef2aSThomas Huth #else 1507811cc0b0SRichard Henderson if (asi < 0) { 1508fcf5ef2aSThomas Huth asi = dc->asi; 1509fcf5ef2aSThomas Huth } 1510fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1511fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1512fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1513fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1514fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1515fcf5ef2aSThomas Huth done properly in the helper. */ 1516fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1517fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1518fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1519fcf5ef2aSThomas Huth } else { 1520fcf5ef2aSThomas Huth switch (asi) { 1521fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1522fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1523fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1524fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1525fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1526fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1527fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1528fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1529fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1530fcf5ef2aSThomas Huth break; 1531fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1532fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1533fcf5ef2aSThomas Huth case ASI_TWINX_N: 1534fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1535fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1536fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 15379a10756dSArtyom Tarasenko if (hypervisor(dc)) { 153884f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 15399a10756dSArtyom Tarasenko } else { 1540fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 15419a10756dSArtyom Tarasenko } 1542fcf5ef2aSThomas Huth break; 1543fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1544fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1545fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1546fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1547fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1548fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1549fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1550fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1551fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1552fcf5ef2aSThomas Huth break; 1553fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1554fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1555fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1556fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1557fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1558fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1559fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1560fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1561fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1562fcf5ef2aSThomas Huth break; 1563fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1564fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1565fcf5ef2aSThomas Huth case ASI_TWINX_S: 1566fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1567fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1568fcf5ef2aSThomas Huth case ASI_BLK_S: 1569fcf5ef2aSThomas Huth case ASI_BLK_SL: 1570fcf5ef2aSThomas Huth case ASI_FL8_S: 1571fcf5ef2aSThomas Huth case ASI_FL8_SL: 1572fcf5ef2aSThomas Huth case ASI_FL16_S: 1573fcf5ef2aSThomas Huth case ASI_FL16_SL: 1574fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1575fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1576fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1577fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1578fcf5ef2aSThomas Huth } 1579fcf5ef2aSThomas Huth break; 1580fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1581fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1582fcf5ef2aSThomas Huth case ASI_TWINX_P: 1583fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1584fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1585fcf5ef2aSThomas Huth case ASI_BLK_P: 1586fcf5ef2aSThomas Huth case ASI_BLK_PL: 1587fcf5ef2aSThomas Huth case ASI_FL8_P: 1588fcf5ef2aSThomas Huth case ASI_FL8_PL: 1589fcf5ef2aSThomas Huth case ASI_FL16_P: 1590fcf5ef2aSThomas Huth case ASI_FL16_PL: 1591fcf5ef2aSThomas Huth break; 1592fcf5ef2aSThomas Huth } 1593fcf5ef2aSThomas Huth switch (asi) { 1594fcf5ef2aSThomas Huth case ASI_REAL: 1595fcf5ef2aSThomas Huth case ASI_REAL_IO: 1596fcf5ef2aSThomas Huth case ASI_REAL_L: 1597fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1598fcf5ef2aSThomas Huth case ASI_N: 1599fcf5ef2aSThomas Huth case ASI_NL: 1600fcf5ef2aSThomas Huth case ASI_AIUP: 1601fcf5ef2aSThomas Huth case ASI_AIUPL: 1602fcf5ef2aSThomas Huth case ASI_AIUS: 1603fcf5ef2aSThomas Huth case ASI_AIUSL: 1604fcf5ef2aSThomas Huth case ASI_S: 1605fcf5ef2aSThomas Huth case ASI_SL: 1606fcf5ef2aSThomas Huth case ASI_P: 1607fcf5ef2aSThomas Huth case ASI_PL: 1608fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1609fcf5ef2aSThomas Huth break; 1610fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1611fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1612fcf5ef2aSThomas Huth case ASI_TWINX_N: 1613fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1614fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1615fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1616fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1617fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1618fcf5ef2aSThomas Huth case ASI_TWINX_P: 1619fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1620fcf5ef2aSThomas Huth case ASI_TWINX_S: 1621fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1622fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1623fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1624fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1625fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1626fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1627fcf5ef2aSThomas Huth break; 1628fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1629fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1630fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1631fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1632fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1633fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1634fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1635fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1636fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1637fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1638fcf5ef2aSThomas Huth case ASI_BLK_S: 1639fcf5ef2aSThomas Huth case ASI_BLK_SL: 1640fcf5ef2aSThomas Huth case ASI_BLK_P: 1641fcf5ef2aSThomas Huth case ASI_BLK_PL: 1642fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1643fcf5ef2aSThomas Huth break; 1644fcf5ef2aSThomas Huth case ASI_FL8_S: 1645fcf5ef2aSThomas Huth case ASI_FL8_SL: 1646fcf5ef2aSThomas Huth case ASI_FL8_P: 1647fcf5ef2aSThomas Huth case ASI_FL8_PL: 1648fcf5ef2aSThomas Huth memop = MO_UB; 1649fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1650fcf5ef2aSThomas Huth break; 1651fcf5ef2aSThomas Huth case ASI_FL16_S: 1652fcf5ef2aSThomas Huth case ASI_FL16_SL: 1653fcf5ef2aSThomas Huth case ASI_FL16_P: 1654fcf5ef2aSThomas Huth case ASI_FL16_PL: 1655fcf5ef2aSThomas Huth memop = MO_TEUW; 1656fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1657fcf5ef2aSThomas Huth break; 1658fcf5ef2aSThomas Huth } 1659fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1660fcf5ef2aSThomas Huth if (asi & 8) { 1661fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1662fcf5ef2aSThomas Huth } 1663fcf5ef2aSThomas Huth } 1664fcf5ef2aSThomas Huth #endif 1665fcf5ef2aSThomas Huth 1666811cc0b0SRichard Henderson done: 1667fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1668fcf5ef2aSThomas Huth } 1669fcf5ef2aSThomas Huth 1670a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1671a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 1672a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1673a76779eeSRichard Henderson { 1674a76779eeSRichard Henderson g_assert_not_reached(); 1675a76779eeSRichard Henderson } 1676a76779eeSRichard Henderson 1677a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 1678a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1679a76779eeSRichard Henderson { 1680a76779eeSRichard Henderson g_assert_not_reached(); 1681a76779eeSRichard Henderson } 1682a76779eeSRichard Henderson #endif 1683a76779eeSRichard Henderson 168442071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1685fcf5ef2aSThomas Huth { 1686c03a0fd1SRichard Henderson switch (da->type) { 1687fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1688fcf5ef2aSThomas Huth break; 1689fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 1690fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1691fcf5ef2aSThomas Huth break; 1692fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1693c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 1694fcf5ef2aSThomas Huth break; 1695fcf5ef2aSThomas Huth default: 1696fcf5ef2aSThomas Huth { 1697c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1698c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1699fcf5ef2aSThomas Huth 1700fcf5ef2aSThomas Huth save_state(dc); 1701fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1702ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 1703fcf5ef2aSThomas Huth #else 1704fcf5ef2aSThomas Huth { 1705fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1706ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 1707fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 1708fcf5ef2aSThomas Huth } 1709fcf5ef2aSThomas Huth #endif 1710fcf5ef2aSThomas Huth } 1711fcf5ef2aSThomas Huth break; 1712fcf5ef2aSThomas Huth } 1713fcf5ef2aSThomas Huth } 1714fcf5ef2aSThomas Huth 171542071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 1716c03a0fd1SRichard Henderson { 1717c03a0fd1SRichard Henderson switch (da->type) { 1718fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1719fcf5ef2aSThomas Huth break; 1720c03a0fd1SRichard Henderson 1721fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 1722c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 1723fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1724fcf5ef2aSThomas Huth break; 1725c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 17263390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 17273390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 1728fcf5ef2aSThomas Huth break; 1729c03a0fd1SRichard Henderson } 1730c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 1731c03a0fd1SRichard Henderson /* fall through */ 1732c03a0fd1SRichard Henderson 1733c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1734c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 1735c03a0fd1SRichard Henderson break; 1736c03a0fd1SRichard Henderson 1737fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 1738c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 173998271007SRichard Henderson /* 174098271007SRichard Henderson * Copy 32 bytes from the address in SRC to ADDR. 174198271007SRichard Henderson * 174298271007SRichard Henderson * From Ross RT625 hyperSPARC manual, section 4.6: 174398271007SRichard Henderson * "Block Copy and Block Fill will work only on cache line boundaries." 174498271007SRichard Henderson * 174598271007SRichard Henderson * It does not specify if an unaliged address is truncated or trapped. 174698271007SRichard Henderson * Previous qemu behaviour was to truncate to 4 byte alignment, which 174798271007SRichard Henderson * is obviously wrong. The only place I can see this used is in the 174898271007SRichard Henderson * Linux kernel which begins with page alignment, advancing by 32, 174998271007SRichard Henderson * so is always aligned. Assume truncation as the simpler option. 175098271007SRichard Henderson * 175198271007SRichard Henderson * Since the loads and stores are paired, allow the copy to happen 175298271007SRichard Henderson * in the host endianness. The copy need not be atomic. 175398271007SRichard Henderson */ 1754fcf5ef2aSThomas Huth { 175598271007SRichard Henderson MemOp mop = MO_128 | MO_ATOM_IFALIGN_PAIR; 1756fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 1757fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 175898271007SRichard Henderson TCGv_i128 tmp = tcg_temp_new_i128(); 1759fcf5ef2aSThomas Huth 176098271007SRichard Henderson tcg_gen_andi_tl(saddr, src, -32); 176198271007SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 176298271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 176398271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 176498271007SRichard Henderson tcg_gen_addi_tl(saddr, saddr, 16); 176598271007SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 176698271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 176798271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 1768fcf5ef2aSThomas Huth } 1769fcf5ef2aSThomas Huth break; 1770c03a0fd1SRichard Henderson 1771fcf5ef2aSThomas Huth default: 1772fcf5ef2aSThomas Huth { 1773c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1774c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1775fcf5ef2aSThomas Huth 1776fcf5ef2aSThomas Huth save_state(dc); 1777fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1778ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 1779fcf5ef2aSThomas Huth #else 1780fcf5ef2aSThomas Huth { 1781fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1782fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 1783ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1784fcf5ef2aSThomas Huth } 1785fcf5ef2aSThomas Huth #endif 1786fcf5ef2aSThomas Huth 1787fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 1788fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1789fcf5ef2aSThomas Huth } 1790fcf5ef2aSThomas Huth break; 1791fcf5ef2aSThomas Huth } 1792fcf5ef2aSThomas Huth } 1793fcf5ef2aSThomas Huth 1794dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 1795c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 1796c03a0fd1SRichard Henderson { 1797c03a0fd1SRichard Henderson switch (da->type) { 1798c03a0fd1SRichard Henderson case GET_ASI_EXCP: 1799c03a0fd1SRichard Henderson break; 1800c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1801dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 1802dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1803c03a0fd1SRichard Henderson break; 1804c03a0fd1SRichard Henderson default: 1805c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 1806c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 1807c03a0fd1SRichard Henderson break; 1808c03a0fd1SRichard Henderson } 1809c03a0fd1SRichard Henderson } 1810c03a0fd1SRichard Henderson 1811d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 1812c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 1813c03a0fd1SRichard Henderson { 1814c03a0fd1SRichard Henderson switch (da->type) { 1815fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1816c03a0fd1SRichard Henderson return; 1817fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1818c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 1819c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1820fcf5ef2aSThomas Huth break; 1821fcf5ef2aSThomas Huth default: 1822fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 1823fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 1824fcf5ef2aSThomas Huth break; 1825fcf5ef2aSThomas Huth } 1826fcf5ef2aSThomas Huth } 1827fcf5ef2aSThomas Huth 1828cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1829c03a0fd1SRichard Henderson { 1830c03a0fd1SRichard Henderson switch (da->type) { 1831fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1832fcf5ef2aSThomas Huth break; 1833fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1834cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 1835cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 1836fcf5ef2aSThomas Huth break; 1837fcf5ef2aSThomas Huth default: 18383db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 18393db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 1840af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 1841ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 18423db010c3SRichard Henderson } else { 1843c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 184400ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 18453db010c3SRichard Henderson TCGv_i64 s64, t64; 18463db010c3SRichard Henderson 18473db010c3SRichard Henderson save_state(dc); 18483db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 1849ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 18503db010c3SRichard Henderson 185100ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 1852ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 18533db010c3SRichard Henderson 18543db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 18553db010c3SRichard Henderson 18563db010c3SRichard Henderson /* End the TB. */ 18573db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 18583db010c3SRichard Henderson } 1859fcf5ef2aSThomas Huth break; 1860fcf5ef2aSThomas Huth } 1861fcf5ef2aSThomas Huth } 1862fcf5ef2aSThomas Huth 1863287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 18643259b9e2SRichard Henderson TCGv addr, int rd) 1865fcf5ef2aSThomas Huth { 18663259b9e2SRichard Henderson MemOp memop = da->memop; 18673259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1868fcf5ef2aSThomas Huth TCGv_i32 d32; 1869fcf5ef2aSThomas Huth TCGv_i64 d64; 1870287b1152SRichard Henderson TCGv addr_tmp; 1871fcf5ef2aSThomas Huth 18723259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 18733259b9e2SRichard Henderson if (size == MO_128) { 18743259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 18753259b9e2SRichard Henderson } 18763259b9e2SRichard Henderson 18773259b9e2SRichard Henderson switch (da->type) { 1878fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1879fcf5ef2aSThomas Huth break; 1880fcf5ef2aSThomas Huth 1881fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 18823259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1883fcf5ef2aSThomas Huth switch (size) { 18843259b9e2SRichard Henderson case MO_32: 1885388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 18863259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 1887fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1888fcf5ef2aSThomas Huth break; 18893259b9e2SRichard Henderson 18903259b9e2SRichard Henderson case MO_64: 18913259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 1892fcf5ef2aSThomas Huth break; 18933259b9e2SRichard Henderson 18943259b9e2SRichard Henderson case MO_128: 1895fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 18963259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 1897287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1898287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1899287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 1900fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 1901fcf5ef2aSThomas Huth break; 1902fcf5ef2aSThomas Huth default: 1903fcf5ef2aSThomas Huth g_assert_not_reached(); 1904fcf5ef2aSThomas Huth } 1905fcf5ef2aSThomas Huth break; 1906fcf5ef2aSThomas Huth 1907fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1908fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 19093259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1910fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1911287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1912287b1152SRichard Henderson for (int i = 0; ; ++i) { 19133259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 19143259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 1915fcf5ef2aSThomas Huth if (i == 7) { 1916fcf5ef2aSThomas Huth break; 1917fcf5ef2aSThomas Huth } 1918287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1919287b1152SRichard Henderson addr = addr_tmp; 1920fcf5ef2aSThomas Huth } 1921fcf5ef2aSThomas Huth } else { 1922fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1923fcf5ef2aSThomas Huth } 1924fcf5ef2aSThomas Huth break; 1925fcf5ef2aSThomas Huth 1926fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1927fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 19283259b9e2SRichard Henderson if (orig_size == MO_64) { 19293259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 19303259b9e2SRichard Henderson memop | MO_ALIGN); 1931fcf5ef2aSThomas Huth } else { 1932fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1933fcf5ef2aSThomas Huth } 1934fcf5ef2aSThomas Huth break; 1935fcf5ef2aSThomas Huth 1936fcf5ef2aSThomas Huth default: 1937fcf5ef2aSThomas Huth { 19383259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 19393259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 1940fcf5ef2aSThomas Huth 1941fcf5ef2aSThomas Huth save_state(dc); 1942fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1943fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1944fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 1945fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 1946fcf5ef2aSThomas Huth switch (size) { 19473259b9e2SRichard Henderson case MO_32: 1948fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1949ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1950388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 1951fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 1952fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1953fcf5ef2aSThomas Huth break; 19543259b9e2SRichard Henderson case MO_64: 19553259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 19563259b9e2SRichard Henderson r_asi, r_mop); 1957fcf5ef2aSThomas Huth break; 19583259b9e2SRichard Henderson case MO_128: 1959fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1960ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1961287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1962287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1963287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 19643259b9e2SRichard Henderson r_asi, r_mop); 1965fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 1966fcf5ef2aSThomas Huth break; 1967fcf5ef2aSThomas Huth default: 1968fcf5ef2aSThomas Huth g_assert_not_reached(); 1969fcf5ef2aSThomas Huth } 1970fcf5ef2aSThomas Huth } 1971fcf5ef2aSThomas Huth break; 1972fcf5ef2aSThomas Huth } 1973fcf5ef2aSThomas Huth } 1974fcf5ef2aSThomas Huth 1975287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 19763259b9e2SRichard Henderson TCGv addr, int rd) 19773259b9e2SRichard Henderson { 19783259b9e2SRichard Henderson MemOp memop = da->memop; 19793259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1980fcf5ef2aSThomas Huth TCGv_i32 d32; 1981287b1152SRichard Henderson TCGv addr_tmp; 1982fcf5ef2aSThomas Huth 19833259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 19843259b9e2SRichard Henderson if (size == MO_128) { 19853259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 19863259b9e2SRichard Henderson } 19873259b9e2SRichard Henderson 19883259b9e2SRichard Henderson switch (da->type) { 1989fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1990fcf5ef2aSThomas Huth break; 1991fcf5ef2aSThomas Huth 1992fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 19933259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1994fcf5ef2aSThomas Huth switch (size) { 19953259b9e2SRichard Henderson case MO_32: 1996fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 19973259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 1998fcf5ef2aSThomas Huth break; 19993259b9e2SRichard Henderson case MO_64: 20003259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 20013259b9e2SRichard Henderson memop | MO_ALIGN_4); 2002fcf5ef2aSThomas Huth break; 20033259b9e2SRichard Henderson case MO_128: 2004fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2005fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2006fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2007fcf5ef2aSThomas Huth having to probe the second page before performing the first 2008fcf5ef2aSThomas Huth write. */ 20093259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 20103259b9e2SRichard Henderson memop | MO_ALIGN_16); 2011287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2012287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2013287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2014fcf5ef2aSThomas Huth break; 2015fcf5ef2aSThomas Huth default: 2016fcf5ef2aSThomas Huth g_assert_not_reached(); 2017fcf5ef2aSThomas Huth } 2018fcf5ef2aSThomas Huth break; 2019fcf5ef2aSThomas Huth 2020fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2021fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 20223259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2023fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2024287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2025287b1152SRichard Henderson for (int i = 0; ; ++i) { 20263259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 20273259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2028fcf5ef2aSThomas Huth if (i == 7) { 2029fcf5ef2aSThomas Huth break; 2030fcf5ef2aSThomas Huth } 2031287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2032287b1152SRichard Henderson addr = addr_tmp; 2033fcf5ef2aSThomas Huth } 2034fcf5ef2aSThomas Huth } else { 2035fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2036fcf5ef2aSThomas Huth } 2037fcf5ef2aSThomas Huth break; 2038fcf5ef2aSThomas Huth 2039fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2040fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 20413259b9e2SRichard Henderson if (orig_size == MO_64) { 20423259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 20433259b9e2SRichard Henderson memop | MO_ALIGN); 2044fcf5ef2aSThomas Huth } else { 2045fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2046fcf5ef2aSThomas Huth } 2047fcf5ef2aSThomas Huth break; 2048fcf5ef2aSThomas Huth 2049fcf5ef2aSThomas Huth default: 2050fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2051fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2052fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2053fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2054fcf5ef2aSThomas Huth break; 2055fcf5ef2aSThomas Huth } 2056fcf5ef2aSThomas Huth } 2057fcf5ef2aSThomas Huth 205842071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2059fcf5ef2aSThomas Huth { 2060a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2061a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2062fcf5ef2aSThomas Huth 2063c03a0fd1SRichard Henderson switch (da->type) { 2064fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2065fcf5ef2aSThomas Huth return; 2066fcf5ef2aSThomas Huth 2067fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2068ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2069ebbbec92SRichard Henderson { 2070ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2071ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2072ebbbec92SRichard Henderson 2073ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2074ebbbec92SRichard Henderson /* 2075ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2076ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2077ebbbec92SRichard Henderson * the order of the writebacks. 2078ebbbec92SRichard Henderson */ 2079ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2080ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2081ebbbec92SRichard Henderson } else { 2082ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2083ebbbec92SRichard Henderson } 2084ebbbec92SRichard Henderson } 2085fcf5ef2aSThomas Huth break; 2086ebbbec92SRichard Henderson #else 2087ebbbec92SRichard Henderson g_assert_not_reached(); 2088ebbbec92SRichard Henderson #endif 2089fcf5ef2aSThomas Huth 2090fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2091fcf5ef2aSThomas Huth { 2092fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2093fcf5ef2aSThomas Huth 2094c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2095fcf5ef2aSThomas Huth 2096fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2097fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2098fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2099c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2100a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2101fcf5ef2aSThomas Huth } else { 2102a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2103fcf5ef2aSThomas Huth } 2104fcf5ef2aSThomas Huth } 2105fcf5ef2aSThomas Huth break; 2106fcf5ef2aSThomas Huth 2107fcf5ef2aSThomas Huth default: 2108fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2109fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2110fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2111fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2112fcf5ef2aSThomas Huth { 2113c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2114c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2115fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2116fcf5ef2aSThomas Huth 2117fcf5ef2aSThomas Huth save_state(dc); 2118ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2119fcf5ef2aSThomas Huth 2120fcf5ef2aSThomas Huth /* See above. */ 2121c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2122a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2123fcf5ef2aSThomas Huth } else { 2124a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2125fcf5ef2aSThomas Huth } 2126fcf5ef2aSThomas Huth } 2127fcf5ef2aSThomas Huth break; 2128fcf5ef2aSThomas Huth } 2129fcf5ef2aSThomas Huth 2130fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2131fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2132fcf5ef2aSThomas Huth } 2133fcf5ef2aSThomas Huth 213442071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2135c03a0fd1SRichard Henderson { 2136c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2137fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2138fcf5ef2aSThomas Huth 2139c03a0fd1SRichard Henderson switch (da->type) { 2140fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2141fcf5ef2aSThomas Huth break; 2142fcf5ef2aSThomas Huth 2143fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2144ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2145ebbbec92SRichard Henderson { 2146ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2147ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2148ebbbec92SRichard Henderson 2149ebbbec92SRichard Henderson /* 2150ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2151ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2152ebbbec92SRichard Henderson * the order of the construction. 2153ebbbec92SRichard Henderson */ 2154ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2155ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2156ebbbec92SRichard Henderson } else { 2157ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2158ebbbec92SRichard Henderson } 2159ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2160ebbbec92SRichard Henderson } 2161fcf5ef2aSThomas Huth break; 2162ebbbec92SRichard Henderson #else 2163ebbbec92SRichard Henderson g_assert_not_reached(); 2164ebbbec92SRichard Henderson #endif 2165fcf5ef2aSThomas Huth 2166fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2167fcf5ef2aSThomas Huth { 2168fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2169fcf5ef2aSThomas Huth 2170fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2171fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2172fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2173c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2174a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2175fcf5ef2aSThomas Huth } else { 2176a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2177fcf5ef2aSThomas Huth } 2178c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2179fcf5ef2aSThomas Huth } 2180fcf5ef2aSThomas Huth break; 2181fcf5ef2aSThomas Huth 2182a76779eeSRichard Henderson case GET_ASI_BFILL: 2183a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 218454c3e953SRichard Henderson /* 218554c3e953SRichard Henderson * Store 32 bytes of [rd:rd+1] to ADDR. 218654c3e953SRichard Henderson * See comments for GET_ASI_COPY above. 218754c3e953SRichard Henderson */ 2188a76779eeSRichard Henderson { 218954c3e953SRichard Henderson MemOp mop = MO_TE | MO_128 | MO_ATOM_IFALIGN_PAIR; 219054c3e953SRichard Henderson TCGv_i64 t8 = tcg_temp_new_i64(); 219154c3e953SRichard Henderson TCGv_i128 t16 = tcg_temp_new_i128(); 219254c3e953SRichard Henderson TCGv daddr = tcg_temp_new(); 2193a76779eeSRichard Henderson 219454c3e953SRichard Henderson tcg_gen_concat_tl_i64(t8, lo, hi); 219554c3e953SRichard Henderson tcg_gen_concat_i64_i128(t16, t8, t8); 219654c3e953SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 219754c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 219854c3e953SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 219954c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 2200a76779eeSRichard Henderson } 2201a76779eeSRichard Henderson break; 2202a76779eeSRichard Henderson 2203fcf5ef2aSThomas Huth default: 2204fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2205fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2206fcf5ef2aSThomas Huth { 2207c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2208c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2209fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2210fcf5ef2aSThomas Huth 2211fcf5ef2aSThomas Huth /* See above. */ 2212c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2213a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2214fcf5ef2aSThomas Huth } else { 2215a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2216fcf5ef2aSThomas Huth } 2217fcf5ef2aSThomas Huth 2218fcf5ef2aSThomas Huth save_state(dc); 2219ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2220fcf5ef2aSThomas Huth } 2221fcf5ef2aSThomas Huth break; 2222fcf5ef2aSThomas Huth } 2223fcf5ef2aSThomas Huth } 2224fcf5ef2aSThomas Huth 2225fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2226fcf5ef2aSThomas Huth { 2227f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2228fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2229dd7dbfccSRichard Henderson TCGv_i64 c64 = tcg_temp_new_i64(); 2230fcf5ef2aSThomas Huth 2231fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2232fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2233fcf5ef2aSThomas Huth the later. */ 2234fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2235c8507ebfSRichard Henderson tcg_gen_setcondi_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2236fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2237fcf5ef2aSThomas Huth 2238fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2239fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2240388a6465SRichard Henderson dst = tcg_temp_new_i32(); 224100ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2242fcf5ef2aSThomas Huth 2243fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2244fcf5ef2aSThomas Huth 2245fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2246f7ec8155SRichard Henderson #else 2247f7ec8155SRichard Henderson qemu_build_not_reached(); 2248f7ec8155SRichard Henderson #endif 2249fcf5ef2aSThomas Huth } 2250fcf5ef2aSThomas Huth 2251fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2252fcf5ef2aSThomas Huth { 2253f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2254fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2255c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, tcg_constant_tl(cmp->c2), 2256fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2257fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2258fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2259f7ec8155SRichard Henderson #else 2260f7ec8155SRichard Henderson qemu_build_not_reached(); 2261f7ec8155SRichard Henderson #endif 2262fcf5ef2aSThomas Huth } 2263fcf5ef2aSThomas Huth 2264fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2265fcf5ef2aSThomas Huth { 2266f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2267fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2268fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2269c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 2270fcf5ef2aSThomas Huth 2271c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, c2, 2272fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2273c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, c2, 2274fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2275fcf5ef2aSThomas Huth 2276fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2277f7ec8155SRichard Henderson #else 2278f7ec8155SRichard Henderson qemu_build_not_reached(); 2279f7ec8155SRichard Henderson #endif 2280fcf5ef2aSThomas Huth } 2281fcf5ef2aSThomas Huth 2282f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 22835d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2284fcf5ef2aSThomas Huth { 2285fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2286fcf5ef2aSThomas Huth 2287fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2288ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2289fcf5ef2aSThomas Huth 2290fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2291fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2292fcf5ef2aSThomas Huth 2293fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2294fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2295ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2296fcf5ef2aSThomas Huth 2297fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2298fcf5ef2aSThomas Huth { 2299fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2300fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2301fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2302fcf5ef2aSThomas Huth } 2303fcf5ef2aSThomas Huth } 2304fcf5ef2aSThomas Huth #endif 2305fcf5ef2aSThomas Huth 230606c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 230706c060d9SRichard Henderson { 230806c060d9SRichard Henderson return DFPREG(x); 230906c060d9SRichard Henderson } 231006c060d9SRichard Henderson 231106c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 231206c060d9SRichard Henderson { 231306c060d9SRichard Henderson return QFPREG(x); 231406c060d9SRichard Henderson } 231506c060d9SRichard Henderson 2316878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2317878cc677SRichard Henderson #include "decode-insns.c.inc" 2318878cc677SRichard Henderson 2319878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2320878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2321878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2322878cc677SRichard Henderson 2323878cc677SRichard Henderson #define avail_ALL(C) true 2324878cc677SRichard Henderson #ifdef TARGET_SPARC64 2325878cc677SRichard Henderson # define avail_32(C) false 2326af25071cSRichard Henderson # define avail_ASR17(C) false 2327d0a11d25SRichard Henderson # define avail_CASA(C) true 2328c2636853SRichard Henderson # define avail_DIV(C) true 2329b5372650SRichard Henderson # define avail_MUL(C) true 23300faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2331878cc677SRichard Henderson # define avail_64(C) true 23325d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2333af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2334b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2335b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2336878cc677SRichard Henderson #else 2337878cc677SRichard Henderson # define avail_32(C) true 2338af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2339d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2340c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2341b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 23420faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2343878cc677SRichard Henderson # define avail_64(C) false 23445d617bfbSRichard Henderson # define avail_GL(C) false 2345af25071cSRichard Henderson # define avail_HYPV(C) false 2346b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2347b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2348878cc677SRichard Henderson #endif 2349878cc677SRichard Henderson 2350878cc677SRichard Henderson /* Default case for non jump instructions. */ 2351878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2352878cc677SRichard Henderson { 23534a8d145dSRichard Henderson TCGLabel *l1; 23544a8d145dSRichard Henderson 235589527e3aSRichard Henderson finishing_insn(dc); 235689527e3aSRichard Henderson 2357878cc677SRichard Henderson if (dc->npc & 3) { 2358878cc677SRichard Henderson switch (dc->npc) { 2359878cc677SRichard Henderson case DYNAMIC_PC: 2360878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2361878cc677SRichard Henderson dc->pc = dc->npc; 2362444d8b30SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2363444d8b30SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 2364878cc677SRichard Henderson break; 23654a8d145dSRichard Henderson 2366878cc677SRichard Henderson case JUMP_PC: 2367878cc677SRichard Henderson /* we can do a static jump */ 23684a8d145dSRichard Henderson l1 = gen_new_label(); 2369533f042fSRichard Henderson tcg_gen_brcondi_tl(dc->jump.cond, dc->jump.c1, dc->jump.c2, l1); 23704a8d145dSRichard Henderson 23714a8d145dSRichard Henderson /* jump not taken */ 23724a8d145dSRichard Henderson gen_goto_tb(dc, 1, dc->jump_pc[1], dc->jump_pc[1] + 4); 23734a8d145dSRichard Henderson 23744a8d145dSRichard Henderson /* jump taken */ 23754a8d145dSRichard Henderson gen_set_label(l1); 23764a8d145dSRichard Henderson gen_goto_tb(dc, 0, dc->jump_pc[0], dc->jump_pc[0] + 4); 23774a8d145dSRichard Henderson 2378878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2379878cc677SRichard Henderson break; 23804a8d145dSRichard Henderson 2381878cc677SRichard Henderson default: 2382878cc677SRichard Henderson g_assert_not_reached(); 2383878cc677SRichard Henderson } 2384878cc677SRichard Henderson } else { 2385878cc677SRichard Henderson dc->pc = dc->npc; 2386878cc677SRichard Henderson dc->npc = dc->npc + 4; 2387878cc677SRichard Henderson } 2388878cc677SRichard Henderson return true; 2389878cc677SRichard Henderson } 2390878cc677SRichard Henderson 23916d2a0768SRichard Henderson /* 23926d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 23936d2a0768SRichard Henderson */ 23946d2a0768SRichard Henderson 23959d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 23963951b7a8SRichard Henderson bool annul, int disp) 2397276567aaSRichard Henderson { 23983951b7a8SRichard Henderson target_ulong dest = address_mask_i(dc, dc->pc + disp * 4); 2399c76c8045SRichard Henderson target_ulong npc; 2400c76c8045SRichard Henderson 240189527e3aSRichard Henderson finishing_insn(dc); 240289527e3aSRichard Henderson 24032d9bb237SRichard Henderson if (cmp->cond == TCG_COND_ALWAYS) { 24042d9bb237SRichard Henderson if (annul) { 24052d9bb237SRichard Henderson dc->pc = dest; 24062d9bb237SRichard Henderson dc->npc = dest + 4; 24072d9bb237SRichard Henderson } else { 24082d9bb237SRichard Henderson gen_mov_pc_npc(dc); 24092d9bb237SRichard Henderson dc->npc = dest; 24102d9bb237SRichard Henderson } 24112d9bb237SRichard Henderson return true; 24122d9bb237SRichard Henderson } 24132d9bb237SRichard Henderson 24142d9bb237SRichard Henderson if (cmp->cond == TCG_COND_NEVER) { 24152d9bb237SRichard Henderson npc = dc->npc; 24162d9bb237SRichard Henderson if (npc & 3) { 24172d9bb237SRichard Henderson gen_mov_pc_npc(dc); 24182d9bb237SRichard Henderson if (annul) { 24192d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_pc, cpu_pc, 4); 24202d9bb237SRichard Henderson } 24212d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_pc, 4); 24222d9bb237SRichard Henderson } else { 24232d9bb237SRichard Henderson dc->pc = npc + (annul ? 4 : 0); 24242d9bb237SRichard Henderson dc->npc = dc->pc + 4; 24252d9bb237SRichard Henderson } 24262d9bb237SRichard Henderson return true; 24272d9bb237SRichard Henderson } 24282d9bb237SRichard Henderson 2429c76c8045SRichard Henderson flush_cond(dc); 2430c76c8045SRichard Henderson npc = dc->npc; 24316b3e4cc6SRichard Henderson 2432276567aaSRichard Henderson if (annul) { 24336b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 24346b3e4cc6SRichard Henderson 2435c8507ebfSRichard Henderson tcg_gen_brcondi_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 24366b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 24376b3e4cc6SRichard Henderson gen_set_label(l1); 24386b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 24396b3e4cc6SRichard Henderson 24406b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2441276567aaSRichard Henderson } else { 24426b3e4cc6SRichard Henderson if (npc & 3) { 24436b3e4cc6SRichard Henderson switch (npc) { 24446b3e4cc6SRichard Henderson case DYNAMIC_PC: 24456b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 24466b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 24476b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 24489d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 2449c8507ebfSRichard Henderson cmp->c1, tcg_constant_tl(cmp->c2), 24506b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 24516b3e4cc6SRichard Henderson dc->pc = npc; 24526b3e4cc6SRichard Henderson break; 24536b3e4cc6SRichard Henderson default: 24546b3e4cc6SRichard Henderson g_assert_not_reached(); 24556b3e4cc6SRichard Henderson } 24566b3e4cc6SRichard Henderson } else { 24576b3e4cc6SRichard Henderson dc->pc = npc; 2458533f042fSRichard Henderson dc->npc = JUMP_PC; 2459533f042fSRichard Henderson dc->jump = *cmp; 24606b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 24616b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 2462dd7dbfccSRichard Henderson 2463dd7dbfccSRichard Henderson /* The condition for cpu_cond is always NE -- normalize. */ 2464dd7dbfccSRichard Henderson if (cmp->cond == TCG_COND_NE) { 2465c8507ebfSRichard Henderson tcg_gen_xori_tl(cpu_cond, cmp->c1, cmp->c2); 24669d4e2bc7SRichard Henderson } else { 2467c8507ebfSRichard Henderson tcg_gen_setcondi_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 24689d4e2bc7SRichard Henderson } 246989527e3aSRichard Henderson dc->cpu_cond_live = true; 24706b3e4cc6SRichard Henderson } 2471276567aaSRichard Henderson } 2472276567aaSRichard Henderson return true; 2473276567aaSRichard Henderson } 2474276567aaSRichard Henderson 2475af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2476af25071cSRichard Henderson { 2477af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2478af25071cSRichard Henderson return true; 2479af25071cSRichard Henderson } 2480af25071cSRichard Henderson 248106c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 248206c060d9SRichard Henderson { 248306c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 248406c060d9SRichard Henderson return true; 248506c060d9SRichard Henderson } 248606c060d9SRichard Henderson 248706c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 248806c060d9SRichard Henderson { 248906c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 249006c060d9SRichard Henderson return false; 249106c060d9SRichard Henderson } 249206c060d9SRichard Henderson return raise_unimpfpop(dc); 249306c060d9SRichard Henderson } 249406c060d9SRichard Henderson 2495276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2496276567aaSRichard Henderson { 24971ea9c62aSRichard Henderson DisasCompare cmp; 2498276567aaSRichard Henderson 24991ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 25003951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2501276567aaSRichard Henderson } 2502276567aaSRichard Henderson 2503276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2504276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2505276567aaSRichard Henderson 250645196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 250745196ea4SRichard Henderson { 2508d5471936SRichard Henderson DisasCompare cmp; 250945196ea4SRichard Henderson 251045196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 251145196ea4SRichard Henderson return true; 251245196ea4SRichard Henderson } 2513d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 25143951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 251545196ea4SRichard Henderson } 251645196ea4SRichard Henderson 251745196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 251845196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 251945196ea4SRichard Henderson 2520ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2521ab9ffe98SRichard Henderson { 2522ab9ffe98SRichard Henderson DisasCompare cmp; 2523ab9ffe98SRichard Henderson 2524ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2525ab9ffe98SRichard Henderson return false; 2526ab9ffe98SRichard Henderson } 25272c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 2528ab9ffe98SRichard Henderson return false; 2529ab9ffe98SRichard Henderson } 25303951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2531ab9ffe98SRichard Henderson } 2532ab9ffe98SRichard Henderson 253323ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 253423ada1b1SRichard Henderson { 253523ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 253623ada1b1SRichard Henderson 253723ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 253823ada1b1SRichard Henderson gen_mov_pc_npc(dc); 253923ada1b1SRichard Henderson dc->npc = target; 254023ada1b1SRichard Henderson return true; 254123ada1b1SRichard Henderson } 254223ada1b1SRichard Henderson 254345196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 254445196ea4SRichard Henderson { 254545196ea4SRichard Henderson /* 254645196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 254745196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 254845196ea4SRichard Henderson */ 254945196ea4SRichard Henderson #ifdef TARGET_SPARC64 255045196ea4SRichard Henderson return false; 255145196ea4SRichard Henderson #else 255245196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 255345196ea4SRichard Henderson return true; 255445196ea4SRichard Henderson #endif 255545196ea4SRichard Henderson } 255645196ea4SRichard Henderson 25576d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 25586d2a0768SRichard Henderson { 25596d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 25606d2a0768SRichard Henderson if (a->rd) { 25616d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 25626d2a0768SRichard Henderson } 25636d2a0768SRichard Henderson return advance_pc(dc); 25646d2a0768SRichard Henderson } 25656d2a0768SRichard Henderson 25660faef01bSRichard Henderson /* 25670faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 25680faef01bSRichard Henderson */ 25690faef01bSRichard Henderson 257030376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 257130376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 257230376636SRichard Henderson { 257330376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 257430376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 257530376636SRichard Henderson DisasCompare cmp; 257630376636SRichard Henderson TCGLabel *lab; 257730376636SRichard Henderson TCGv_i32 trap; 257830376636SRichard Henderson 257930376636SRichard Henderson /* Trap never. */ 258030376636SRichard Henderson if (cond == 0) { 258130376636SRichard Henderson return advance_pc(dc); 258230376636SRichard Henderson } 258330376636SRichard Henderson 258430376636SRichard Henderson /* 258530376636SRichard Henderson * Immediate traps are the most common case. Since this value is 258630376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 258730376636SRichard Henderson */ 258830376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 258930376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 259030376636SRichard Henderson } else { 259130376636SRichard Henderson trap = tcg_temp_new_i32(); 259230376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 259330376636SRichard Henderson if (imm) { 259430376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 259530376636SRichard Henderson } else { 259630376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 259730376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 259830376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 259930376636SRichard Henderson } 260030376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 260130376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 260230376636SRichard Henderson } 260330376636SRichard Henderson 260489527e3aSRichard Henderson finishing_insn(dc); 260589527e3aSRichard Henderson 260630376636SRichard Henderson /* Trap always. */ 260730376636SRichard Henderson if (cond == 8) { 260830376636SRichard Henderson save_state(dc); 260930376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 261030376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 261130376636SRichard Henderson return true; 261230376636SRichard Henderson } 261330376636SRichard Henderson 261430376636SRichard Henderson /* Conditional trap. */ 261530376636SRichard Henderson flush_cond(dc); 261630376636SRichard Henderson lab = delay_exceptionv(dc, trap); 261730376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 2618c8507ebfSRichard Henderson tcg_gen_brcondi_tl(cmp.cond, cmp.c1, cmp.c2, lab); 261930376636SRichard Henderson 262030376636SRichard Henderson return advance_pc(dc); 262130376636SRichard Henderson } 262230376636SRichard Henderson 262330376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 262430376636SRichard Henderson { 262530376636SRichard Henderson if (avail_32(dc) && a->cc) { 262630376636SRichard Henderson return false; 262730376636SRichard Henderson } 262830376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 262930376636SRichard Henderson } 263030376636SRichard Henderson 263130376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 263230376636SRichard Henderson { 263330376636SRichard Henderson if (avail_64(dc)) { 263430376636SRichard Henderson return false; 263530376636SRichard Henderson } 263630376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 263730376636SRichard Henderson } 263830376636SRichard Henderson 263930376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 264030376636SRichard Henderson { 264130376636SRichard Henderson if (avail_32(dc)) { 264230376636SRichard Henderson return false; 264330376636SRichard Henderson } 264430376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 264530376636SRichard Henderson } 264630376636SRichard Henderson 2647af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2648af25071cSRichard Henderson { 2649af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2650af25071cSRichard Henderson return advance_pc(dc); 2651af25071cSRichard Henderson } 2652af25071cSRichard Henderson 2653af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2654af25071cSRichard Henderson { 2655af25071cSRichard Henderson if (avail_32(dc)) { 2656af25071cSRichard Henderson return false; 2657af25071cSRichard Henderson } 2658af25071cSRichard Henderson if (a->mmask) { 2659af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2660af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2661af25071cSRichard Henderson } 2662af25071cSRichard Henderson if (a->cmask) { 2663af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2664af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2665af25071cSRichard Henderson } 2666af25071cSRichard Henderson return advance_pc(dc); 2667af25071cSRichard Henderson } 2668af25071cSRichard Henderson 2669af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2670af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2671af25071cSRichard Henderson { 2672af25071cSRichard Henderson if (!priv) { 2673af25071cSRichard Henderson return raise_priv(dc); 2674af25071cSRichard Henderson } 2675af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2676af25071cSRichard Henderson return advance_pc(dc); 2677af25071cSRichard Henderson } 2678af25071cSRichard Henderson 2679af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2680af25071cSRichard Henderson { 2681af25071cSRichard Henderson return cpu_y; 2682af25071cSRichard Henderson } 2683af25071cSRichard Henderson 2684af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 2685af25071cSRichard Henderson { 2686af25071cSRichard Henderson /* 2687af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 2688af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 2689af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 2690af25071cSRichard Henderson */ 2691af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 2692af25071cSRichard Henderson return false; 2693af25071cSRichard Henderson } 2694af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 2695af25071cSRichard Henderson } 2696af25071cSRichard Henderson 2697af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 2698af25071cSRichard Henderson { 2699af25071cSRichard Henderson uint32_t val; 2700af25071cSRichard Henderson 2701af25071cSRichard Henderson /* 2702af25071cSRichard Henderson * TODO: There are many more fields to be filled, 2703af25071cSRichard Henderson * some of which are writable. 2704af25071cSRichard Henderson */ 2705af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 2706af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 2707af25071cSRichard Henderson 2708af25071cSRichard Henderson return tcg_constant_tl(val); 2709af25071cSRichard Henderson } 2710af25071cSRichard Henderson 2711af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 2712af25071cSRichard Henderson 2713af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 2714af25071cSRichard Henderson { 2715af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 2716af25071cSRichard Henderson return dst; 2717af25071cSRichard Henderson } 2718af25071cSRichard Henderson 2719af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 2720af25071cSRichard Henderson 2721af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 2722af25071cSRichard Henderson { 2723af25071cSRichard Henderson #ifdef TARGET_SPARC64 2724af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 2725af25071cSRichard Henderson #else 2726af25071cSRichard Henderson qemu_build_not_reached(); 2727af25071cSRichard Henderson #endif 2728af25071cSRichard Henderson } 2729af25071cSRichard Henderson 2730af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 2731af25071cSRichard Henderson 2732af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 2733af25071cSRichard Henderson { 2734af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2735af25071cSRichard Henderson 2736af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 2737af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2738af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2739af25071cSRichard Henderson } 2740af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2741af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2742af25071cSRichard Henderson return dst; 2743af25071cSRichard Henderson } 2744af25071cSRichard Henderson 2745af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2746af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 2747af25071cSRichard Henderson 2748af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 2749af25071cSRichard Henderson { 2750af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 2751af25071cSRichard Henderson } 2752af25071cSRichard Henderson 2753af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 2754af25071cSRichard Henderson 2755af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 2756af25071cSRichard Henderson { 2757af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 2758af25071cSRichard Henderson return dst; 2759af25071cSRichard Henderson } 2760af25071cSRichard Henderson 2761af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 2762af25071cSRichard Henderson 2763af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 2764af25071cSRichard Henderson { 2765af25071cSRichard Henderson gen_trap_ifnofpu(dc); 2766af25071cSRichard Henderson return cpu_gsr; 2767af25071cSRichard Henderson } 2768af25071cSRichard Henderson 2769af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 2770af25071cSRichard Henderson 2771af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 2772af25071cSRichard Henderson { 2773af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 2774af25071cSRichard Henderson return dst; 2775af25071cSRichard Henderson } 2776af25071cSRichard Henderson 2777af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 2778af25071cSRichard Henderson 2779af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 2780af25071cSRichard Henderson { 2781577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 2782577efa45SRichard Henderson return dst; 2783af25071cSRichard Henderson } 2784af25071cSRichard Henderson 2785af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2786af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 2787af25071cSRichard Henderson 2788af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 2789af25071cSRichard Henderson { 2790af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2791af25071cSRichard Henderson 2792af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 2793af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2794af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2795af25071cSRichard Henderson } 2796af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2797af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2798af25071cSRichard Henderson return dst; 2799af25071cSRichard Henderson } 2800af25071cSRichard Henderson 2801af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2802af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 2803af25071cSRichard Henderson 2804af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 2805af25071cSRichard Henderson { 2806577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 2807577efa45SRichard Henderson return dst; 2808af25071cSRichard Henderson } 2809af25071cSRichard Henderson 2810af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 2811af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 2812af25071cSRichard Henderson 2813af25071cSRichard Henderson /* 2814af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 2815af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 2816af25071cSRichard Henderson * this ASR as impl. dep 2817af25071cSRichard Henderson */ 2818af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 2819af25071cSRichard Henderson { 2820af25071cSRichard Henderson return tcg_constant_tl(1); 2821af25071cSRichard Henderson } 2822af25071cSRichard Henderson 2823af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 2824af25071cSRichard Henderson 2825668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 2826668bb9b7SRichard Henderson { 2827668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 2828668bb9b7SRichard Henderson return dst; 2829668bb9b7SRichard Henderson } 2830668bb9b7SRichard Henderson 2831668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 2832668bb9b7SRichard Henderson 2833668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 2834668bb9b7SRichard Henderson { 2835668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 2836668bb9b7SRichard Henderson return dst; 2837668bb9b7SRichard Henderson } 2838668bb9b7SRichard Henderson 2839668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 2840668bb9b7SRichard Henderson 2841668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 2842668bb9b7SRichard Henderson { 2843668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 2844668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 2845668bb9b7SRichard Henderson 2846668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 2847668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 2848668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 2849668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 2850668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 2851668bb9b7SRichard Henderson 2852668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 2853668bb9b7SRichard Henderson return dst; 2854668bb9b7SRichard Henderson } 2855668bb9b7SRichard Henderson 2856668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 2857668bb9b7SRichard Henderson 2858668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 2859668bb9b7SRichard Henderson { 28602da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 28612da789deSRichard Henderson return dst; 2862668bb9b7SRichard Henderson } 2863668bb9b7SRichard Henderson 2864668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 2865668bb9b7SRichard Henderson 2866668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 2867668bb9b7SRichard Henderson { 28682da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 28692da789deSRichard Henderson return dst; 2870668bb9b7SRichard Henderson } 2871668bb9b7SRichard Henderson 2872668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 2873668bb9b7SRichard Henderson 2874668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 2875668bb9b7SRichard Henderson { 28762da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 28772da789deSRichard Henderson return dst; 2878668bb9b7SRichard Henderson } 2879668bb9b7SRichard Henderson 2880668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 2881668bb9b7SRichard Henderson 2882668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 2883668bb9b7SRichard Henderson { 2884577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 2885577efa45SRichard Henderson return dst; 2886668bb9b7SRichard Henderson } 2887668bb9b7SRichard Henderson 2888668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 2889668bb9b7SRichard Henderson do_rdhstick_cmpr) 2890668bb9b7SRichard Henderson 28915d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 28925d617bfbSRichard Henderson { 2893cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 2894cd6269f7SRichard Henderson return dst; 28955d617bfbSRichard Henderson } 28965d617bfbSRichard Henderson 28975d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 28985d617bfbSRichard Henderson 28995d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 29005d617bfbSRichard Henderson { 29015d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29025d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29035d617bfbSRichard Henderson 29045d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29055d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 29065d617bfbSRichard Henderson return dst; 29075d617bfbSRichard Henderson #else 29085d617bfbSRichard Henderson qemu_build_not_reached(); 29095d617bfbSRichard Henderson #endif 29105d617bfbSRichard Henderson } 29115d617bfbSRichard Henderson 29125d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 29135d617bfbSRichard Henderson 29145d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 29155d617bfbSRichard Henderson { 29165d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29175d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29185d617bfbSRichard Henderson 29195d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29205d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 29215d617bfbSRichard Henderson return dst; 29225d617bfbSRichard Henderson #else 29235d617bfbSRichard Henderson qemu_build_not_reached(); 29245d617bfbSRichard Henderson #endif 29255d617bfbSRichard Henderson } 29265d617bfbSRichard Henderson 29275d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 29285d617bfbSRichard Henderson 29295d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 29305d617bfbSRichard Henderson { 29315d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29325d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29335d617bfbSRichard Henderson 29345d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29355d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 29365d617bfbSRichard Henderson return dst; 29375d617bfbSRichard Henderson #else 29385d617bfbSRichard Henderson qemu_build_not_reached(); 29395d617bfbSRichard Henderson #endif 29405d617bfbSRichard Henderson } 29415d617bfbSRichard Henderson 29425d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 29435d617bfbSRichard Henderson 29445d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 29455d617bfbSRichard Henderson { 29465d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29475d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29485d617bfbSRichard Henderson 29495d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29505d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 29515d617bfbSRichard Henderson return dst; 29525d617bfbSRichard Henderson #else 29535d617bfbSRichard Henderson qemu_build_not_reached(); 29545d617bfbSRichard Henderson #endif 29555d617bfbSRichard Henderson } 29565d617bfbSRichard Henderson 29575d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 29585d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 29595d617bfbSRichard Henderson 29605d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 29615d617bfbSRichard Henderson { 29625d617bfbSRichard Henderson return cpu_tbr; 29635d617bfbSRichard Henderson } 29645d617bfbSRichard Henderson 2965e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 29665d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 29675d617bfbSRichard Henderson 29685d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 29695d617bfbSRichard Henderson { 29705d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 29715d617bfbSRichard Henderson return dst; 29725d617bfbSRichard Henderson } 29735d617bfbSRichard Henderson 29745d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 29755d617bfbSRichard Henderson 29765d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 29775d617bfbSRichard Henderson { 29785d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 29795d617bfbSRichard Henderson return dst; 29805d617bfbSRichard Henderson } 29815d617bfbSRichard Henderson 29825d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 29835d617bfbSRichard Henderson 29845d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 29855d617bfbSRichard Henderson { 29865d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 29875d617bfbSRichard Henderson return dst; 29885d617bfbSRichard Henderson } 29895d617bfbSRichard Henderson 29905d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 29915d617bfbSRichard Henderson 29925d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 29935d617bfbSRichard Henderson { 29945d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 29955d617bfbSRichard Henderson return dst; 29965d617bfbSRichard Henderson } 29975d617bfbSRichard Henderson 29985d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 29995d617bfbSRichard Henderson 30005d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 30015d617bfbSRichard Henderson { 30025d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 30035d617bfbSRichard Henderson return dst; 30045d617bfbSRichard Henderson } 30055d617bfbSRichard Henderson 30065d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 30075d617bfbSRichard Henderson 30085d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 30095d617bfbSRichard Henderson { 30105d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 30115d617bfbSRichard Henderson return dst; 30125d617bfbSRichard Henderson } 30135d617bfbSRichard Henderson 30145d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 30155d617bfbSRichard Henderson do_rdcanrestore) 30165d617bfbSRichard Henderson 30175d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 30185d617bfbSRichard Henderson { 30195d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 30205d617bfbSRichard Henderson return dst; 30215d617bfbSRichard Henderson } 30225d617bfbSRichard Henderson 30235d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 30245d617bfbSRichard Henderson 30255d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 30265d617bfbSRichard Henderson { 30275d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 30285d617bfbSRichard Henderson return dst; 30295d617bfbSRichard Henderson } 30305d617bfbSRichard Henderson 30315d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 30325d617bfbSRichard Henderson 30335d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 30345d617bfbSRichard Henderson { 30355d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 30365d617bfbSRichard Henderson return dst; 30375d617bfbSRichard Henderson } 30385d617bfbSRichard Henderson 30395d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 30405d617bfbSRichard Henderson 30415d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 30425d617bfbSRichard Henderson { 30435d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 30445d617bfbSRichard Henderson return dst; 30455d617bfbSRichard Henderson } 30465d617bfbSRichard Henderson 30475d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 30485d617bfbSRichard Henderson 30495d617bfbSRichard Henderson /* UA2005 strand status */ 30505d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 30515d617bfbSRichard Henderson { 30522da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 30532da789deSRichard Henderson return dst; 30545d617bfbSRichard Henderson } 30555d617bfbSRichard Henderson 30565d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 30575d617bfbSRichard Henderson 30585d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 30595d617bfbSRichard Henderson { 30602da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 30612da789deSRichard Henderson return dst; 30625d617bfbSRichard Henderson } 30635d617bfbSRichard Henderson 30645d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 30655d617bfbSRichard Henderson 3066e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3067e8325dc0SRichard Henderson { 3068e8325dc0SRichard Henderson if (avail_64(dc)) { 3069e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3070e8325dc0SRichard Henderson return advance_pc(dc); 3071e8325dc0SRichard Henderson } 3072e8325dc0SRichard Henderson return false; 3073e8325dc0SRichard Henderson } 3074e8325dc0SRichard Henderson 30750faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 30760faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 30770faef01bSRichard Henderson { 30780faef01bSRichard Henderson TCGv src; 30790faef01bSRichard Henderson 30800faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 30810faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 30820faef01bSRichard Henderson return false; 30830faef01bSRichard Henderson } 30840faef01bSRichard Henderson if (!priv) { 30850faef01bSRichard Henderson return raise_priv(dc); 30860faef01bSRichard Henderson } 30870faef01bSRichard Henderson 30880faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 30890faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 30900faef01bSRichard Henderson } else { 30910faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 30920faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 30930faef01bSRichard Henderson src = src1; 30940faef01bSRichard Henderson } else { 30950faef01bSRichard Henderson src = tcg_temp_new(); 30960faef01bSRichard Henderson if (a->imm) { 30970faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 30980faef01bSRichard Henderson } else { 30990faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 31000faef01bSRichard Henderson } 31010faef01bSRichard Henderson } 31020faef01bSRichard Henderson } 31030faef01bSRichard Henderson func(dc, src); 31040faef01bSRichard Henderson return advance_pc(dc); 31050faef01bSRichard Henderson } 31060faef01bSRichard Henderson 31070faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 31080faef01bSRichard Henderson { 31090faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 31100faef01bSRichard Henderson } 31110faef01bSRichard Henderson 31120faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 31130faef01bSRichard Henderson 31140faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 31150faef01bSRichard Henderson { 31160faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 31170faef01bSRichard Henderson } 31180faef01bSRichard Henderson 31190faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 31200faef01bSRichard Henderson 31210faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 31220faef01bSRichard Henderson { 31230faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 31240faef01bSRichard Henderson 31250faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 31260faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 31270faef01bSRichard Henderson /* End TB to notice changed ASI. */ 31280faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31290faef01bSRichard Henderson } 31300faef01bSRichard Henderson 31310faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 31320faef01bSRichard Henderson 31330faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 31340faef01bSRichard Henderson { 31350faef01bSRichard Henderson #ifdef TARGET_SPARC64 31360faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 31370faef01bSRichard Henderson dc->fprs_dirty = 0; 31380faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31390faef01bSRichard Henderson #else 31400faef01bSRichard Henderson qemu_build_not_reached(); 31410faef01bSRichard Henderson #endif 31420faef01bSRichard Henderson } 31430faef01bSRichard Henderson 31440faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 31450faef01bSRichard Henderson 31460faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 31470faef01bSRichard Henderson { 31480faef01bSRichard Henderson gen_trap_ifnofpu(dc); 31490faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 31500faef01bSRichard Henderson } 31510faef01bSRichard Henderson 31520faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 31530faef01bSRichard Henderson 31540faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 31550faef01bSRichard Henderson { 31560faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 31570faef01bSRichard Henderson } 31580faef01bSRichard Henderson 31590faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 31600faef01bSRichard Henderson 31610faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 31620faef01bSRichard Henderson { 31630faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 31640faef01bSRichard Henderson } 31650faef01bSRichard Henderson 31660faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 31670faef01bSRichard Henderson 31680faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 31690faef01bSRichard Henderson { 31700faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 31710faef01bSRichard Henderson } 31720faef01bSRichard Henderson 31730faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 31740faef01bSRichard Henderson 31750faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 31760faef01bSRichard Henderson { 31770faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 31780faef01bSRichard Henderson 3179577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3180577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 31810faef01bSRichard Henderson translator_io_start(&dc->base); 3182577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 31830faef01bSRichard Henderson /* End TB to handle timer interrupt */ 31840faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31850faef01bSRichard Henderson } 31860faef01bSRichard Henderson 31870faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 31880faef01bSRichard Henderson 31890faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 31900faef01bSRichard Henderson { 31910faef01bSRichard Henderson #ifdef TARGET_SPARC64 31920faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 31930faef01bSRichard Henderson 31940faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 31950faef01bSRichard Henderson translator_io_start(&dc->base); 31960faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 31970faef01bSRichard Henderson /* End TB to handle timer interrupt */ 31980faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31990faef01bSRichard Henderson #else 32000faef01bSRichard Henderson qemu_build_not_reached(); 32010faef01bSRichard Henderson #endif 32020faef01bSRichard Henderson } 32030faef01bSRichard Henderson 32040faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 32050faef01bSRichard Henderson 32060faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 32070faef01bSRichard Henderson { 32080faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 32090faef01bSRichard Henderson 3210577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3211577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 32120faef01bSRichard Henderson translator_io_start(&dc->base); 3213577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 32140faef01bSRichard Henderson /* End TB to handle timer interrupt */ 32150faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32160faef01bSRichard Henderson } 32170faef01bSRichard Henderson 32180faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 32190faef01bSRichard Henderson 32200faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 32210faef01bSRichard Henderson { 322289527e3aSRichard Henderson finishing_insn(dc); 32230faef01bSRichard Henderson save_state(dc); 32240faef01bSRichard Henderson gen_helper_power_down(tcg_env); 32250faef01bSRichard Henderson } 32260faef01bSRichard Henderson 32270faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 32280faef01bSRichard Henderson 322925524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 323025524734SRichard Henderson { 323125524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 323225524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 323325524734SRichard Henderson } 323425524734SRichard Henderson 323525524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 323625524734SRichard Henderson 32379422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 32389422278eSRichard Henderson { 32399422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3240cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3241cd6269f7SRichard Henderson 3242cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3243cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 32449422278eSRichard Henderson } 32459422278eSRichard Henderson 32469422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 32479422278eSRichard Henderson 32489422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 32499422278eSRichard Henderson { 32509422278eSRichard Henderson #ifdef TARGET_SPARC64 32519422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 32529422278eSRichard Henderson 32539422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 32549422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 32559422278eSRichard Henderson #else 32569422278eSRichard Henderson qemu_build_not_reached(); 32579422278eSRichard Henderson #endif 32589422278eSRichard Henderson } 32599422278eSRichard Henderson 32609422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 32619422278eSRichard Henderson 32629422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 32639422278eSRichard Henderson { 32649422278eSRichard Henderson #ifdef TARGET_SPARC64 32659422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 32669422278eSRichard Henderson 32679422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 32689422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 32699422278eSRichard Henderson #else 32709422278eSRichard Henderson qemu_build_not_reached(); 32719422278eSRichard Henderson #endif 32729422278eSRichard Henderson } 32739422278eSRichard Henderson 32749422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 32759422278eSRichard Henderson 32769422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 32779422278eSRichard Henderson { 32789422278eSRichard Henderson #ifdef TARGET_SPARC64 32799422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 32809422278eSRichard Henderson 32819422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 32829422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 32839422278eSRichard Henderson #else 32849422278eSRichard Henderson qemu_build_not_reached(); 32859422278eSRichard Henderson #endif 32869422278eSRichard Henderson } 32879422278eSRichard Henderson 32889422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 32899422278eSRichard Henderson 32909422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 32919422278eSRichard Henderson { 32929422278eSRichard Henderson #ifdef TARGET_SPARC64 32939422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 32949422278eSRichard Henderson 32959422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 32969422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 32979422278eSRichard Henderson #else 32989422278eSRichard Henderson qemu_build_not_reached(); 32999422278eSRichard Henderson #endif 33009422278eSRichard Henderson } 33019422278eSRichard Henderson 33029422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 33039422278eSRichard Henderson 33049422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 33059422278eSRichard Henderson { 33069422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 33079422278eSRichard Henderson 33089422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 33099422278eSRichard Henderson translator_io_start(&dc->base); 33109422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 33119422278eSRichard Henderson /* End TB to handle timer interrupt */ 33129422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33139422278eSRichard Henderson } 33149422278eSRichard Henderson 33159422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 33169422278eSRichard Henderson 33179422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 33189422278eSRichard Henderson { 33199422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 33209422278eSRichard Henderson } 33219422278eSRichard Henderson 33229422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 33239422278eSRichard Henderson 33249422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 33259422278eSRichard Henderson { 33269422278eSRichard Henderson save_state(dc); 33279422278eSRichard Henderson if (translator_io_start(&dc->base)) { 33289422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33299422278eSRichard Henderson } 33309422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 33319422278eSRichard Henderson dc->npc = DYNAMIC_PC; 33329422278eSRichard Henderson } 33339422278eSRichard Henderson 33349422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 33359422278eSRichard Henderson 33369422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 33379422278eSRichard Henderson { 33389422278eSRichard Henderson save_state(dc); 33399422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 33409422278eSRichard Henderson dc->npc = DYNAMIC_PC; 33419422278eSRichard Henderson } 33429422278eSRichard Henderson 33439422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 33449422278eSRichard Henderson 33459422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 33469422278eSRichard Henderson { 33479422278eSRichard Henderson if (translator_io_start(&dc->base)) { 33489422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33499422278eSRichard Henderson } 33509422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 33519422278eSRichard Henderson } 33529422278eSRichard Henderson 33539422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 33549422278eSRichard Henderson 33559422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 33569422278eSRichard Henderson { 33579422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 33589422278eSRichard Henderson } 33599422278eSRichard Henderson 33609422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 33619422278eSRichard Henderson 33629422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 33639422278eSRichard Henderson { 33649422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 33659422278eSRichard Henderson } 33669422278eSRichard Henderson 33679422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 33689422278eSRichard Henderson 33699422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 33709422278eSRichard Henderson { 33719422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 33729422278eSRichard Henderson } 33739422278eSRichard Henderson 33749422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 33759422278eSRichard Henderson 33769422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 33779422278eSRichard Henderson { 33789422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 33799422278eSRichard Henderson } 33809422278eSRichard Henderson 33819422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 33829422278eSRichard Henderson 33839422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 33849422278eSRichard Henderson { 33859422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 33869422278eSRichard Henderson } 33879422278eSRichard Henderson 33889422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 33899422278eSRichard Henderson 33909422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 33919422278eSRichard Henderson { 33929422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 33939422278eSRichard Henderson } 33949422278eSRichard Henderson 33959422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 33969422278eSRichard Henderson 33979422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 33989422278eSRichard Henderson { 33999422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 34009422278eSRichard Henderson } 34019422278eSRichard Henderson 34029422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 34039422278eSRichard Henderson 34049422278eSRichard Henderson /* UA2005 strand status */ 34059422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 34069422278eSRichard Henderson { 34072da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 34089422278eSRichard Henderson } 34099422278eSRichard Henderson 34109422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 34119422278eSRichard Henderson 3412bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3413bb97f2f5SRichard Henderson 3414bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3415bb97f2f5SRichard Henderson { 3416bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3417bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3418bb97f2f5SRichard Henderson } 3419bb97f2f5SRichard Henderson 3420bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3421bb97f2f5SRichard Henderson 3422bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3423bb97f2f5SRichard Henderson { 3424bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3425bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3426bb97f2f5SRichard Henderson 3427bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3428bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3429bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3430bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3431bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3432bb97f2f5SRichard Henderson 3433bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3434bb97f2f5SRichard Henderson } 3435bb97f2f5SRichard Henderson 3436bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3437bb97f2f5SRichard Henderson 3438bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3439bb97f2f5SRichard Henderson { 34402da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3441bb97f2f5SRichard Henderson } 3442bb97f2f5SRichard Henderson 3443bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3444bb97f2f5SRichard Henderson 3445bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3446bb97f2f5SRichard Henderson { 34472da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3448bb97f2f5SRichard Henderson } 3449bb97f2f5SRichard Henderson 3450bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3451bb97f2f5SRichard Henderson 3452bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3453bb97f2f5SRichard Henderson { 3454bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3455bb97f2f5SRichard Henderson 3456577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3457bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3458bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3459577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3460bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3461bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3462bb97f2f5SRichard Henderson } 3463bb97f2f5SRichard Henderson 3464bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3465bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3466bb97f2f5SRichard Henderson 346725524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 346825524734SRichard Henderson { 346925524734SRichard Henderson if (!supervisor(dc)) { 347025524734SRichard Henderson return raise_priv(dc); 347125524734SRichard Henderson } 347225524734SRichard Henderson if (saved) { 347325524734SRichard Henderson gen_helper_saved(tcg_env); 347425524734SRichard Henderson } else { 347525524734SRichard Henderson gen_helper_restored(tcg_env); 347625524734SRichard Henderson } 347725524734SRichard Henderson return advance_pc(dc); 347825524734SRichard Henderson } 347925524734SRichard Henderson 348025524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 348125524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 348225524734SRichard Henderson 3483d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3484d3825800SRichard Henderson { 3485d3825800SRichard Henderson return advance_pc(dc); 3486d3825800SRichard Henderson } 3487d3825800SRichard Henderson 34880faef01bSRichard Henderson /* 34890faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 34900faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 34910faef01bSRichard Henderson */ 34925458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 34935458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 34940faef01bSRichard Henderson 3495b597eedcSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, 3496428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 34972a45b736SRichard Henderson void (*funci)(TCGv, TCGv, target_long), 34982a45b736SRichard Henderson bool logic_cc) 3499428881deSRichard Henderson { 3500428881deSRichard Henderson TCGv dst, src1; 3501428881deSRichard Henderson 3502428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3503428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3504428881deSRichard Henderson return false; 3505428881deSRichard Henderson } 3506428881deSRichard Henderson 35072a45b736SRichard Henderson if (logic_cc) { 35082a45b736SRichard Henderson dst = cpu_cc_N; 3509428881deSRichard Henderson } else { 3510428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3511428881deSRichard Henderson } 3512428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3513428881deSRichard Henderson 3514428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3515428881deSRichard Henderson if (funci) { 3516428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3517428881deSRichard Henderson } else { 3518428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3519428881deSRichard Henderson } 3520428881deSRichard Henderson } else { 3521428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3522428881deSRichard Henderson } 35232a45b736SRichard Henderson 35242a45b736SRichard Henderson if (logic_cc) { 35252a45b736SRichard Henderson if (TARGET_LONG_BITS == 64) { 35262a45b736SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 35272a45b736SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 35282a45b736SRichard Henderson } 35292a45b736SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 35302a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 35312a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_V, 0); 35322a45b736SRichard Henderson } 35332a45b736SRichard Henderson 3534428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3535428881deSRichard Henderson return advance_pc(dc); 3536428881deSRichard Henderson } 3537428881deSRichard Henderson 3538b597eedcSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, 3539428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3540428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3541428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3542428881deSRichard Henderson { 3543428881deSRichard Henderson if (a->cc) { 3544b597eedcSRichard Henderson return do_arith_int(dc, a, func_cc, NULL, false); 3545428881deSRichard Henderson } 3546b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, false); 3547428881deSRichard Henderson } 3548428881deSRichard Henderson 3549428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3550428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3551428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3552428881deSRichard Henderson { 3553b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, a->cc); 3554428881deSRichard Henderson } 3555428881deSRichard Henderson 3556b597eedcSRichard Henderson TRANS(ADD, ALL, do_arith, a, tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_addcc) 3557b597eedcSRichard Henderson TRANS(SUB, ALL, do_arith, a, tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_subcc) 3558b597eedcSRichard Henderson TRANS(ADDC, ALL, do_arith, a, gen_op_addc, NULL, gen_op_addccc) 3559b597eedcSRichard Henderson TRANS(SUBC, ALL, do_arith, a, gen_op_subc, NULL, gen_op_subccc) 3560428881deSRichard Henderson 3561b597eedcSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, NULL, NULL, gen_op_taddcc) 3562b597eedcSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, NULL, NULL, gen_op_tsubcc) 3563b597eedcSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, NULL, NULL, gen_op_taddcctv) 3564b597eedcSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, NULL, NULL, gen_op_tsubcctv) 3565a9aba13dSRichard Henderson 3566428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3567428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3568428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3569428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3570428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3571428881deSRichard Henderson 3572b597eedcSRichard Henderson TRANS(MULX, 64, do_arith, a, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3573b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3574b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 3575b597eedcSRichard Henderson TRANS(MULScc, ALL, do_arith, a, NULL, NULL, gen_op_mulscc) 357622188d7dSRichard Henderson 35773a6b8de3SRichard Henderson TRANS(UDIVcc, DIV, do_arith, a, NULL, NULL, gen_op_udivcc) 3578b597eedcSRichard Henderson TRANS(SDIV, DIV, do_arith, a, gen_op_sdiv, NULL, gen_op_sdivcc) 35794ee85ea9SRichard Henderson 35809c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 3581b597eedcSRichard Henderson TRANS(POPC, 64, do_arith, a, gen_op_popc, NULL, NULL) 35829c6ec5bcSRichard Henderson 3583428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3584428881deSRichard Henderson { 3585428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3586428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3587428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3588428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3589428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3590428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3591428881deSRichard Henderson return false; 3592428881deSRichard Henderson } else { 3593428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3594428881deSRichard Henderson } 3595428881deSRichard Henderson return advance_pc(dc); 3596428881deSRichard Henderson } 3597428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3598428881deSRichard Henderson } 3599428881deSRichard Henderson 36003a6b8de3SRichard Henderson static bool trans_UDIV(DisasContext *dc, arg_r_r_ri *a) 36013a6b8de3SRichard Henderson { 36023a6b8de3SRichard Henderson TCGv_i64 t1, t2; 36033a6b8de3SRichard Henderson TCGv dst; 36043a6b8de3SRichard Henderson 36053a6b8de3SRichard Henderson if (!avail_DIV(dc)) { 36063a6b8de3SRichard Henderson return false; 36073a6b8de3SRichard Henderson } 36083a6b8de3SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 36093a6b8de3SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 36103a6b8de3SRichard Henderson return false; 36113a6b8de3SRichard Henderson } 36123a6b8de3SRichard Henderson 36133a6b8de3SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 36143a6b8de3SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 36153a6b8de3SRichard Henderson return true; 36163a6b8de3SRichard Henderson } 36173a6b8de3SRichard Henderson 36183a6b8de3SRichard Henderson if (a->imm) { 36193a6b8de3SRichard Henderson t2 = tcg_constant_i64((uint32_t)a->rs2_or_imm); 36203a6b8de3SRichard Henderson } else { 36213a6b8de3SRichard Henderson TCGLabel *lab; 36223a6b8de3SRichard Henderson TCGv_i32 n2; 36233a6b8de3SRichard Henderson 36243a6b8de3SRichard Henderson finishing_insn(dc); 36253a6b8de3SRichard Henderson flush_cond(dc); 36263a6b8de3SRichard Henderson 36273a6b8de3SRichard Henderson n2 = tcg_temp_new_i32(); 36283a6b8de3SRichard Henderson tcg_gen_trunc_tl_i32(n2, cpu_regs[a->rs2_or_imm]); 36293a6b8de3SRichard Henderson 36303a6b8de3SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 36313a6b8de3SRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, n2, 0, lab); 36323a6b8de3SRichard Henderson 36333a6b8de3SRichard Henderson t2 = tcg_temp_new_i64(); 36343a6b8de3SRichard Henderson #ifdef TARGET_SPARC64 36353a6b8de3SRichard Henderson tcg_gen_ext32u_i64(t2, cpu_regs[a->rs2_or_imm]); 36363a6b8de3SRichard Henderson #else 36373a6b8de3SRichard Henderson tcg_gen_extu_i32_i64(t2, cpu_regs[a->rs2_or_imm]); 36383a6b8de3SRichard Henderson #endif 36393a6b8de3SRichard Henderson } 36403a6b8de3SRichard Henderson 36413a6b8de3SRichard Henderson t1 = tcg_temp_new_i64(); 36423a6b8de3SRichard Henderson tcg_gen_concat_tl_i64(t1, gen_load_gpr(dc, a->rs1), cpu_y); 36433a6b8de3SRichard Henderson 36443a6b8de3SRichard Henderson tcg_gen_divu_i64(t1, t1, t2); 36453a6b8de3SRichard Henderson tcg_gen_umin_i64(t1, t1, tcg_constant_i64(UINT32_MAX)); 36463a6b8de3SRichard Henderson 36473a6b8de3SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 36483a6b8de3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t1); 36493a6b8de3SRichard Henderson gen_store_gpr(dc, a->rd, dst); 36503a6b8de3SRichard Henderson return advance_pc(dc); 36513a6b8de3SRichard Henderson } 36523a6b8de3SRichard Henderson 3653f3141174SRichard Henderson static bool trans_UDIVX(DisasContext *dc, arg_r_r_ri *a) 3654f3141174SRichard Henderson { 3655f3141174SRichard Henderson TCGv dst, src1, src2; 3656f3141174SRichard Henderson 3657f3141174SRichard Henderson if (!avail_64(dc)) { 3658f3141174SRichard Henderson return false; 3659f3141174SRichard Henderson } 3660f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3661f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3662f3141174SRichard Henderson return false; 3663f3141174SRichard Henderson } 3664f3141174SRichard Henderson 3665f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3666f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3667f3141174SRichard Henderson return true; 3668f3141174SRichard Henderson } 3669f3141174SRichard Henderson 3670f3141174SRichard Henderson if (a->imm) { 3671f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3672f3141174SRichard Henderson } else { 3673f3141174SRichard Henderson TCGLabel *lab; 3674f3141174SRichard Henderson 3675f3141174SRichard Henderson finishing_insn(dc); 3676f3141174SRichard Henderson flush_cond(dc); 3677f3141174SRichard Henderson 3678f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3679f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3680f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3681f3141174SRichard Henderson } 3682f3141174SRichard Henderson 3683f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3684f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3685f3141174SRichard Henderson 3686f3141174SRichard Henderson tcg_gen_divu_tl(dst, src1, src2); 3687f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3688f3141174SRichard Henderson return advance_pc(dc); 3689f3141174SRichard Henderson } 3690f3141174SRichard Henderson 3691f3141174SRichard Henderson static bool trans_SDIVX(DisasContext *dc, arg_r_r_ri *a) 3692f3141174SRichard Henderson { 3693f3141174SRichard Henderson TCGv dst, src1, src2; 3694f3141174SRichard Henderson 3695f3141174SRichard Henderson if (!avail_64(dc)) { 3696f3141174SRichard Henderson return false; 3697f3141174SRichard Henderson } 3698f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3699f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3700f3141174SRichard Henderson return false; 3701f3141174SRichard Henderson } 3702f3141174SRichard Henderson 3703f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3704f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3705f3141174SRichard Henderson return true; 3706f3141174SRichard Henderson } 3707f3141174SRichard Henderson 3708f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3709f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3710f3141174SRichard Henderson 3711f3141174SRichard Henderson if (a->imm) { 3712f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == -1)) { 3713f3141174SRichard Henderson tcg_gen_neg_tl(dst, src1); 3714f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3715f3141174SRichard Henderson return advance_pc(dc); 3716f3141174SRichard Henderson } 3717f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3718f3141174SRichard Henderson } else { 3719f3141174SRichard Henderson TCGLabel *lab; 3720f3141174SRichard Henderson TCGv t1, t2; 3721f3141174SRichard Henderson 3722f3141174SRichard Henderson finishing_insn(dc); 3723f3141174SRichard Henderson flush_cond(dc); 3724f3141174SRichard Henderson 3725f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3726f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3727f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3728f3141174SRichard Henderson 3729f3141174SRichard Henderson /* 3730f3141174SRichard Henderson * Need to avoid INT64_MIN / -1, which will trap on x86 host. 3731f3141174SRichard Henderson * Set SRC2 to 1 as a new divisor, to produce the correct result. 3732f3141174SRichard Henderson */ 3733f3141174SRichard Henderson t1 = tcg_temp_new(); 3734f3141174SRichard Henderson t2 = tcg_temp_new(); 3735f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t1, src1, (target_long)INT64_MIN); 3736f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t2, src2, -1); 3737f3141174SRichard Henderson tcg_gen_and_tl(t1, t1, t2); 3738f3141174SRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, t1, t1, tcg_constant_tl(0), 3739f3141174SRichard Henderson tcg_constant_tl(1), src2); 3740f3141174SRichard Henderson src2 = t1; 3741f3141174SRichard Henderson } 3742f3141174SRichard Henderson 3743f3141174SRichard Henderson tcg_gen_div_tl(dst, src1, src2); 3744f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3745f3141174SRichard Henderson return advance_pc(dc); 3746f3141174SRichard Henderson } 3747f3141174SRichard Henderson 3748b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 3749b88ce6f2SRichard Henderson int width, bool cc, bool left) 3750b88ce6f2SRichard Henderson { 3751b88ce6f2SRichard Henderson TCGv dst, s1, s2, lo1, lo2; 3752b88ce6f2SRichard Henderson uint64_t amask, tabl, tabr; 3753b88ce6f2SRichard Henderson int shift, imask, omask; 3754b88ce6f2SRichard Henderson 3755b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3756b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3757b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3758b88ce6f2SRichard Henderson 3759b88ce6f2SRichard Henderson if (cc) { 3760f828df74SRichard Henderson gen_op_subcc(cpu_cc_N, s1, s2); 3761b88ce6f2SRichard Henderson } 3762b88ce6f2SRichard Henderson 3763b88ce6f2SRichard Henderson /* 3764b88ce6f2SRichard Henderson * Theory of operation: there are two tables, left and right (not to 3765b88ce6f2SRichard Henderson * be confused with the left and right versions of the opcode). These 3766b88ce6f2SRichard Henderson * are indexed by the low 3 bits of the inputs. To make things "easy", 3767b88ce6f2SRichard Henderson * these tables are loaded into two constants, TABL and TABR below. 3768b88ce6f2SRichard Henderson * The operation index = (input & imask) << shift calculates the index 3769b88ce6f2SRichard Henderson * into the constant, while val = (table >> index) & omask calculates 3770b88ce6f2SRichard Henderson * the value we're looking for. 3771b88ce6f2SRichard Henderson */ 3772b88ce6f2SRichard Henderson switch (width) { 3773b88ce6f2SRichard Henderson case 8: 3774b88ce6f2SRichard Henderson imask = 0x7; 3775b88ce6f2SRichard Henderson shift = 3; 3776b88ce6f2SRichard Henderson omask = 0xff; 3777b88ce6f2SRichard Henderson if (left) { 3778b88ce6f2SRichard Henderson tabl = 0x80c0e0f0f8fcfeffULL; 3779b88ce6f2SRichard Henderson tabr = 0xff7f3f1f0f070301ULL; 3780b88ce6f2SRichard Henderson } else { 3781b88ce6f2SRichard Henderson tabl = 0x0103070f1f3f7fffULL; 3782b88ce6f2SRichard Henderson tabr = 0xfffefcf8f0e0c080ULL; 3783b88ce6f2SRichard Henderson } 3784b88ce6f2SRichard Henderson break; 3785b88ce6f2SRichard Henderson case 16: 3786b88ce6f2SRichard Henderson imask = 0x6; 3787b88ce6f2SRichard Henderson shift = 1; 3788b88ce6f2SRichard Henderson omask = 0xf; 3789b88ce6f2SRichard Henderson if (left) { 3790b88ce6f2SRichard Henderson tabl = 0x8cef; 3791b88ce6f2SRichard Henderson tabr = 0xf731; 3792b88ce6f2SRichard Henderson } else { 3793b88ce6f2SRichard Henderson tabl = 0x137f; 3794b88ce6f2SRichard Henderson tabr = 0xfec8; 3795b88ce6f2SRichard Henderson } 3796b88ce6f2SRichard Henderson break; 3797b88ce6f2SRichard Henderson case 32: 3798b88ce6f2SRichard Henderson imask = 0x4; 3799b88ce6f2SRichard Henderson shift = 0; 3800b88ce6f2SRichard Henderson omask = 0x3; 3801b88ce6f2SRichard Henderson if (left) { 3802b88ce6f2SRichard Henderson tabl = (2 << 2) | 3; 3803b88ce6f2SRichard Henderson tabr = (3 << 2) | 1; 3804b88ce6f2SRichard Henderson } else { 3805b88ce6f2SRichard Henderson tabl = (1 << 2) | 3; 3806b88ce6f2SRichard Henderson tabr = (3 << 2) | 2; 3807b88ce6f2SRichard Henderson } 3808b88ce6f2SRichard Henderson break; 3809b88ce6f2SRichard Henderson default: 3810b88ce6f2SRichard Henderson abort(); 3811b88ce6f2SRichard Henderson } 3812b88ce6f2SRichard Henderson 3813b88ce6f2SRichard Henderson lo1 = tcg_temp_new(); 3814b88ce6f2SRichard Henderson lo2 = tcg_temp_new(); 3815b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, s1, imask); 3816b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, s2, imask); 3817b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo1, lo1, shift); 3818b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo2, lo2, shift); 3819b88ce6f2SRichard Henderson 3820b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 3821b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 3822b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 3823b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, lo2, omask); 3824b88ce6f2SRichard Henderson 3825b88ce6f2SRichard Henderson amask = address_mask_i(dc, -8); 3826b88ce6f2SRichard Henderson tcg_gen_andi_tl(s1, s1, amask); 3827b88ce6f2SRichard Henderson tcg_gen_andi_tl(s2, s2, amask); 3828b88ce6f2SRichard Henderson 3829b88ce6f2SRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 3830b88ce6f2SRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 3831b88ce6f2SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 3832b88ce6f2SRichard Henderson 3833b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3834b88ce6f2SRichard Henderson return advance_pc(dc); 3835b88ce6f2SRichard Henderson } 3836b88ce6f2SRichard Henderson 3837b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 3838b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 3839b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 3840b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 3841b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 3842b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 3843b88ce6f2SRichard Henderson 3844b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 3845b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 3846b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 3847b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 3848b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 3849b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 3850b88ce6f2SRichard Henderson 385145bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 385245bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 385345bfed3bSRichard Henderson { 385445bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 385545bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 385645bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 385745bfed3bSRichard Henderson 385845bfed3bSRichard Henderson func(dst, src1, src2); 385945bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 386045bfed3bSRichard Henderson return advance_pc(dc); 386145bfed3bSRichard Henderson } 386245bfed3bSRichard Henderson 386345bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 386445bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 386545bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 386645bfed3bSRichard Henderson 38679e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 38689e20ca94SRichard Henderson { 38699e20ca94SRichard Henderson #ifdef TARGET_SPARC64 38709e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 38719e20ca94SRichard Henderson 38729e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 38739e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 38749e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 38759e20ca94SRichard Henderson #else 38769e20ca94SRichard Henderson g_assert_not_reached(); 38779e20ca94SRichard Henderson #endif 38789e20ca94SRichard Henderson } 38799e20ca94SRichard Henderson 38809e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 38819e20ca94SRichard Henderson { 38829e20ca94SRichard Henderson #ifdef TARGET_SPARC64 38839e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 38849e20ca94SRichard Henderson 38859e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 38869e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 38879e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 38889e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 38899e20ca94SRichard Henderson #else 38909e20ca94SRichard Henderson g_assert_not_reached(); 38919e20ca94SRichard Henderson #endif 38929e20ca94SRichard Henderson } 38939e20ca94SRichard Henderson 38949e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 38959e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 38969e20ca94SRichard Henderson 389739ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 389839ca3490SRichard Henderson { 389939ca3490SRichard Henderson #ifdef TARGET_SPARC64 390039ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 390139ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 390239ca3490SRichard Henderson #else 390339ca3490SRichard Henderson g_assert_not_reached(); 390439ca3490SRichard Henderson #endif 390539ca3490SRichard Henderson } 390639ca3490SRichard Henderson 390739ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 390839ca3490SRichard Henderson 39095fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 39105fc546eeSRichard Henderson { 39115fc546eeSRichard Henderson TCGv dst, src1, src2; 39125fc546eeSRichard Henderson 39135fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 39145fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 39155fc546eeSRichard Henderson return false; 39165fc546eeSRichard Henderson } 39175fc546eeSRichard Henderson 39185fc546eeSRichard Henderson src2 = tcg_temp_new(); 39195fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 39205fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 39215fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 39225fc546eeSRichard Henderson 39235fc546eeSRichard Henderson if (l) { 39245fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 39255fc546eeSRichard Henderson if (!a->x) { 39265fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 39275fc546eeSRichard Henderson } 39285fc546eeSRichard Henderson } else if (u) { 39295fc546eeSRichard Henderson if (!a->x) { 39305fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 39315fc546eeSRichard Henderson src1 = dst; 39325fc546eeSRichard Henderson } 39335fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 39345fc546eeSRichard Henderson } else { 39355fc546eeSRichard Henderson if (!a->x) { 39365fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 39375fc546eeSRichard Henderson src1 = dst; 39385fc546eeSRichard Henderson } 39395fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 39405fc546eeSRichard Henderson } 39415fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 39425fc546eeSRichard Henderson return advance_pc(dc); 39435fc546eeSRichard Henderson } 39445fc546eeSRichard Henderson 39455fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 39465fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 39475fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 39485fc546eeSRichard Henderson 39495fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 39505fc546eeSRichard Henderson { 39515fc546eeSRichard Henderson TCGv dst, src1; 39525fc546eeSRichard Henderson 39535fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 39545fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 39555fc546eeSRichard Henderson return false; 39565fc546eeSRichard Henderson } 39575fc546eeSRichard Henderson 39585fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 39595fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 39605fc546eeSRichard Henderson 39615fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 39625fc546eeSRichard Henderson if (l) { 39635fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 39645fc546eeSRichard Henderson } else if (u) { 39655fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 39665fc546eeSRichard Henderson } else { 39675fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 39685fc546eeSRichard Henderson } 39695fc546eeSRichard Henderson } else { 39705fc546eeSRichard Henderson if (l) { 39715fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 39725fc546eeSRichard Henderson } else if (u) { 39735fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 39745fc546eeSRichard Henderson } else { 39755fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 39765fc546eeSRichard Henderson } 39775fc546eeSRichard Henderson } 39785fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 39795fc546eeSRichard Henderson return advance_pc(dc); 39805fc546eeSRichard Henderson } 39815fc546eeSRichard Henderson 39825fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 39835fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 39845fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 39855fc546eeSRichard Henderson 3986fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 3987fb4ed7aaSRichard Henderson { 3988fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3989fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 3990fb4ed7aaSRichard Henderson return NULL; 3991fb4ed7aaSRichard Henderson } 3992fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 3993fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 3994fb4ed7aaSRichard Henderson } else { 3995fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 3996fb4ed7aaSRichard Henderson } 3997fb4ed7aaSRichard Henderson } 3998fb4ed7aaSRichard Henderson 3999fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4000fb4ed7aaSRichard Henderson { 4001fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4002c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 4003fb4ed7aaSRichard Henderson 4004c8507ebfSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, c2, src2, dst); 4005fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4006fb4ed7aaSRichard Henderson return advance_pc(dc); 4007fb4ed7aaSRichard Henderson } 4008fb4ed7aaSRichard Henderson 4009fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4010fb4ed7aaSRichard Henderson { 4011fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4012fb4ed7aaSRichard Henderson DisasCompare cmp; 4013fb4ed7aaSRichard Henderson 4014fb4ed7aaSRichard Henderson if (src2 == NULL) { 4015fb4ed7aaSRichard Henderson return false; 4016fb4ed7aaSRichard Henderson } 4017fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4018fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4019fb4ed7aaSRichard Henderson } 4020fb4ed7aaSRichard Henderson 4021fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4022fb4ed7aaSRichard Henderson { 4023fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4024fb4ed7aaSRichard Henderson DisasCompare cmp; 4025fb4ed7aaSRichard Henderson 4026fb4ed7aaSRichard Henderson if (src2 == NULL) { 4027fb4ed7aaSRichard Henderson return false; 4028fb4ed7aaSRichard Henderson } 4029fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4030fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4031fb4ed7aaSRichard Henderson } 4032fb4ed7aaSRichard Henderson 4033fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4034fb4ed7aaSRichard Henderson { 4035fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4036fb4ed7aaSRichard Henderson DisasCompare cmp; 4037fb4ed7aaSRichard Henderson 4038fb4ed7aaSRichard Henderson if (src2 == NULL) { 4039fb4ed7aaSRichard Henderson return false; 4040fb4ed7aaSRichard Henderson } 40412c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 40422c4f56c9SRichard Henderson return false; 40432c4f56c9SRichard Henderson } 4044fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4045fb4ed7aaSRichard Henderson } 4046fb4ed7aaSRichard Henderson 404786b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 404886b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 404986b82fe0SRichard Henderson { 405086b82fe0SRichard Henderson TCGv src1, sum; 405186b82fe0SRichard Henderson 405286b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 405386b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 405486b82fe0SRichard Henderson return false; 405586b82fe0SRichard Henderson } 405686b82fe0SRichard Henderson 405786b82fe0SRichard Henderson /* 405886b82fe0SRichard Henderson * Always load the sum into a new temporary. 405986b82fe0SRichard Henderson * This is required to capture the value across a window change, 406086b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 406186b82fe0SRichard Henderson */ 406286b82fe0SRichard Henderson sum = tcg_temp_new(); 406386b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 406486b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 406586b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 406686b82fe0SRichard Henderson } else { 406786b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 406886b82fe0SRichard Henderson } 406986b82fe0SRichard Henderson return func(dc, a->rd, sum); 407086b82fe0SRichard Henderson } 407186b82fe0SRichard Henderson 407286b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 407386b82fe0SRichard Henderson { 407486b82fe0SRichard Henderson /* 407586b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 407686b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 407786b82fe0SRichard Henderson */ 407886b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 407986b82fe0SRichard Henderson 408086b82fe0SRichard Henderson gen_check_align(dc, src, 3); 408186b82fe0SRichard Henderson 408286b82fe0SRichard Henderson gen_mov_pc_npc(dc); 408386b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 408486b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 408586b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 408686b82fe0SRichard Henderson 408786b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 408886b82fe0SRichard Henderson return true; 408986b82fe0SRichard Henderson } 409086b82fe0SRichard Henderson 409186b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 409286b82fe0SRichard Henderson 409386b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 409486b82fe0SRichard Henderson { 409586b82fe0SRichard Henderson if (!supervisor(dc)) { 409686b82fe0SRichard Henderson return raise_priv(dc); 409786b82fe0SRichard Henderson } 409886b82fe0SRichard Henderson 409986b82fe0SRichard Henderson gen_check_align(dc, src, 3); 410086b82fe0SRichard Henderson 410186b82fe0SRichard Henderson gen_mov_pc_npc(dc); 410286b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 410386b82fe0SRichard Henderson gen_helper_rett(tcg_env); 410486b82fe0SRichard Henderson 410586b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 410686b82fe0SRichard Henderson return true; 410786b82fe0SRichard Henderson } 410886b82fe0SRichard Henderson 410986b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 411086b82fe0SRichard Henderson 411186b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 411286b82fe0SRichard Henderson { 411386b82fe0SRichard Henderson gen_check_align(dc, src, 3); 41140dfae4f9SRichard Henderson gen_helper_restore(tcg_env); 411586b82fe0SRichard Henderson 411686b82fe0SRichard Henderson gen_mov_pc_npc(dc); 411786b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 411886b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 411986b82fe0SRichard Henderson 412086b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 412186b82fe0SRichard Henderson return true; 412286b82fe0SRichard Henderson } 412386b82fe0SRichard Henderson 412486b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 412586b82fe0SRichard Henderson 4126d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4127d3825800SRichard Henderson { 4128d3825800SRichard Henderson gen_helper_save(tcg_env); 4129d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4130d3825800SRichard Henderson return advance_pc(dc); 4131d3825800SRichard Henderson } 4132d3825800SRichard Henderson 4133d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4134d3825800SRichard Henderson 4135d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4136d3825800SRichard Henderson { 4137d3825800SRichard Henderson gen_helper_restore(tcg_env); 4138d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4139d3825800SRichard Henderson return advance_pc(dc); 4140d3825800SRichard Henderson } 4141d3825800SRichard Henderson 4142d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4143d3825800SRichard Henderson 41448f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 41458f75b8a4SRichard Henderson { 41468f75b8a4SRichard Henderson if (!supervisor(dc)) { 41478f75b8a4SRichard Henderson return raise_priv(dc); 41488f75b8a4SRichard Henderson } 41498f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 41508f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 41518f75b8a4SRichard Henderson translator_io_start(&dc->base); 41528f75b8a4SRichard Henderson if (done) { 41538f75b8a4SRichard Henderson gen_helper_done(tcg_env); 41548f75b8a4SRichard Henderson } else { 41558f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 41568f75b8a4SRichard Henderson } 41578f75b8a4SRichard Henderson return true; 41588f75b8a4SRichard Henderson } 41598f75b8a4SRichard Henderson 41608f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 41618f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 41628f75b8a4SRichard Henderson 41630880d20bSRichard Henderson /* 41640880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 41650880d20bSRichard Henderson */ 41660880d20bSRichard Henderson 41670880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 41680880d20bSRichard Henderson { 41690880d20bSRichard Henderson TCGv addr, tmp = NULL; 41700880d20bSRichard Henderson 41710880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 41720880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 41730880d20bSRichard Henderson return NULL; 41740880d20bSRichard Henderson } 41750880d20bSRichard Henderson 41760880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 41770880d20bSRichard Henderson if (rs2_or_imm) { 41780880d20bSRichard Henderson tmp = tcg_temp_new(); 41790880d20bSRichard Henderson if (imm) { 41800880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 41810880d20bSRichard Henderson } else { 41820880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 41830880d20bSRichard Henderson } 41840880d20bSRichard Henderson addr = tmp; 41850880d20bSRichard Henderson } 41860880d20bSRichard Henderson if (AM_CHECK(dc)) { 41870880d20bSRichard Henderson if (!tmp) { 41880880d20bSRichard Henderson tmp = tcg_temp_new(); 41890880d20bSRichard Henderson } 41900880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 41910880d20bSRichard Henderson addr = tmp; 41920880d20bSRichard Henderson } 41930880d20bSRichard Henderson return addr; 41940880d20bSRichard Henderson } 41950880d20bSRichard Henderson 41960880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 41970880d20bSRichard Henderson { 41980880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 41990880d20bSRichard Henderson DisasASI da; 42000880d20bSRichard Henderson 42010880d20bSRichard Henderson if (addr == NULL) { 42020880d20bSRichard Henderson return false; 42030880d20bSRichard Henderson } 42040880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 42050880d20bSRichard Henderson 42060880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 420742071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 42080880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 42090880d20bSRichard Henderson return advance_pc(dc); 42100880d20bSRichard Henderson } 42110880d20bSRichard Henderson 42120880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 42130880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 42140880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 42150880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 42160880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 42170880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 42180880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 42190880d20bSRichard Henderson 42200880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 42210880d20bSRichard Henderson { 42220880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42230880d20bSRichard Henderson DisasASI da; 42240880d20bSRichard Henderson 42250880d20bSRichard Henderson if (addr == NULL) { 42260880d20bSRichard Henderson return false; 42270880d20bSRichard Henderson } 42280880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 42290880d20bSRichard Henderson 42300880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 423142071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 42320880d20bSRichard Henderson return advance_pc(dc); 42330880d20bSRichard Henderson } 42340880d20bSRichard Henderson 42350880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 42360880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 42370880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 42380880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 42390880d20bSRichard Henderson 42400880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 42410880d20bSRichard Henderson { 42420880d20bSRichard Henderson TCGv addr; 42430880d20bSRichard Henderson DisasASI da; 42440880d20bSRichard Henderson 42450880d20bSRichard Henderson if (a->rd & 1) { 42460880d20bSRichard Henderson return false; 42470880d20bSRichard Henderson } 42480880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42490880d20bSRichard Henderson if (addr == NULL) { 42500880d20bSRichard Henderson return false; 42510880d20bSRichard Henderson } 42520880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 425342071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 42540880d20bSRichard Henderson return advance_pc(dc); 42550880d20bSRichard Henderson } 42560880d20bSRichard Henderson 42570880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 42580880d20bSRichard Henderson { 42590880d20bSRichard Henderson TCGv addr; 42600880d20bSRichard Henderson DisasASI da; 42610880d20bSRichard Henderson 42620880d20bSRichard Henderson if (a->rd & 1) { 42630880d20bSRichard Henderson return false; 42640880d20bSRichard Henderson } 42650880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42660880d20bSRichard Henderson if (addr == NULL) { 42670880d20bSRichard Henderson return false; 42680880d20bSRichard Henderson } 42690880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 427042071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 42710880d20bSRichard Henderson return advance_pc(dc); 42720880d20bSRichard Henderson } 42730880d20bSRichard Henderson 4274cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4275cf07cd1eSRichard Henderson { 4276cf07cd1eSRichard Henderson TCGv addr, reg; 4277cf07cd1eSRichard Henderson DisasASI da; 4278cf07cd1eSRichard Henderson 4279cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4280cf07cd1eSRichard Henderson if (addr == NULL) { 4281cf07cd1eSRichard Henderson return false; 4282cf07cd1eSRichard Henderson } 4283cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4284cf07cd1eSRichard Henderson 4285cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4286cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4287cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4288cf07cd1eSRichard Henderson return advance_pc(dc); 4289cf07cd1eSRichard Henderson } 4290cf07cd1eSRichard Henderson 4291dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4292dca544b9SRichard Henderson { 4293dca544b9SRichard Henderson TCGv addr, dst, src; 4294dca544b9SRichard Henderson DisasASI da; 4295dca544b9SRichard Henderson 4296dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4297dca544b9SRichard Henderson if (addr == NULL) { 4298dca544b9SRichard Henderson return false; 4299dca544b9SRichard Henderson } 4300dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4301dca544b9SRichard Henderson 4302dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4303dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4304dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4305dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4306dca544b9SRichard Henderson return advance_pc(dc); 4307dca544b9SRichard Henderson } 4308dca544b9SRichard Henderson 4309d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4310d0a11d25SRichard Henderson { 4311d0a11d25SRichard Henderson TCGv addr, o, n, c; 4312d0a11d25SRichard Henderson DisasASI da; 4313d0a11d25SRichard Henderson 4314d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4315d0a11d25SRichard Henderson if (addr == NULL) { 4316d0a11d25SRichard Henderson return false; 4317d0a11d25SRichard Henderson } 4318d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4319d0a11d25SRichard Henderson 4320d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4321d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4322d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4323d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4324d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4325d0a11d25SRichard Henderson return advance_pc(dc); 4326d0a11d25SRichard Henderson } 4327d0a11d25SRichard Henderson 4328d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4329d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4330d0a11d25SRichard Henderson 433106c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 433206c060d9SRichard Henderson { 433306c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 433406c060d9SRichard Henderson DisasASI da; 433506c060d9SRichard Henderson 433606c060d9SRichard Henderson if (addr == NULL) { 433706c060d9SRichard Henderson return false; 433806c060d9SRichard Henderson } 433906c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 434006c060d9SRichard Henderson return true; 434106c060d9SRichard Henderson } 434206c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 434306c060d9SRichard Henderson return true; 434406c060d9SRichard Henderson } 434506c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4346287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 434706c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 434806c060d9SRichard Henderson return advance_pc(dc); 434906c060d9SRichard Henderson } 435006c060d9SRichard Henderson 435106c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 435206c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 435306c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 435406c060d9SRichard Henderson 4355287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4356287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4357287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4358287b1152SRichard Henderson 435906c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 436006c060d9SRichard Henderson { 436106c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 436206c060d9SRichard Henderson DisasASI da; 436306c060d9SRichard Henderson 436406c060d9SRichard Henderson if (addr == NULL) { 436506c060d9SRichard Henderson return false; 436606c060d9SRichard Henderson } 436706c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 436806c060d9SRichard Henderson return true; 436906c060d9SRichard Henderson } 437006c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 437106c060d9SRichard Henderson return true; 437206c060d9SRichard Henderson } 437306c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4374287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 437506c060d9SRichard Henderson return advance_pc(dc); 437606c060d9SRichard Henderson } 437706c060d9SRichard Henderson 437806c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 437906c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 438006c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 438106c060d9SRichard Henderson 4382287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4383287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4384287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4385287b1152SRichard Henderson 438606c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 438706c060d9SRichard Henderson { 438806c060d9SRichard Henderson if (!avail_32(dc)) { 438906c060d9SRichard Henderson return false; 439006c060d9SRichard Henderson } 439106c060d9SRichard Henderson if (!supervisor(dc)) { 439206c060d9SRichard Henderson return raise_priv(dc); 439306c060d9SRichard Henderson } 439406c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 439506c060d9SRichard Henderson return true; 439606c060d9SRichard Henderson } 439706c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 439806c060d9SRichard Henderson return true; 439906c060d9SRichard Henderson } 440006c060d9SRichard Henderson 4401da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop, 4402da681406SRichard Henderson target_ulong new_mask, target_ulong old_mask) 44033d3c0673SRichard Henderson { 4404*3590f01eSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4405*3590f01eSRichard Henderson TCGv tnew, told; 4406*3590f01eSRichard Henderson 44073d3c0673SRichard Henderson if (addr == NULL) { 44083d3c0673SRichard Henderson return false; 44093d3c0673SRichard Henderson } 44103d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44113d3c0673SRichard Henderson return true; 44123d3c0673SRichard Henderson } 4413*3590f01eSRichard Henderson tnew = tcg_temp_new(); 4414*3590f01eSRichard Henderson told = tcg_temp_new(); 4415*3590f01eSRichard Henderson tcg_gen_qemu_ld_tl(tnew, addr, dc->mem_idx, mop | MO_ALIGN); 4416*3590f01eSRichard Henderson tcg_gen_andi_tl(tnew, tnew, new_mask); 4417*3590f01eSRichard Henderson tcg_gen_andi_tl(told, cpu_fsr, old_mask); 4418*3590f01eSRichard Henderson tcg_gen_or_tl(tnew, tnew, told); 4419*3590f01eSRichard Henderson gen_helper_set_fsr_noftt(tcg_env, tnew); 44203d3c0673SRichard Henderson return advance_pc(dc); 44213d3c0673SRichard Henderson } 44223d3c0673SRichard Henderson 4423da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK) 4424da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK) 44253d3c0673SRichard Henderson 44263d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 44273d3c0673SRichard Henderson { 44283d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 44291ccd6e13SRichard Henderson TCGv fsr; 44301ccd6e13SRichard Henderson 44313d3c0673SRichard Henderson if (addr == NULL) { 44323d3c0673SRichard Henderson return false; 44333d3c0673SRichard Henderson } 44343d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44353d3c0673SRichard Henderson return true; 44363d3c0673SRichard Henderson } 44371ccd6e13SRichard Henderson 44381ccd6e13SRichard Henderson fsr = tcg_temp_new(); 44391ccd6e13SRichard Henderson gen_helper_get_fsr(fsr, tcg_env); 44401ccd6e13SRichard Henderson tcg_gen_qemu_st_tl(fsr, addr, dc->mem_idx, mop | MO_ALIGN); 44413d3c0673SRichard Henderson return advance_pc(dc); 44423d3c0673SRichard Henderson } 44433d3c0673SRichard Henderson 44443d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 44453d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 44463d3c0673SRichard Henderson 44473a38260eSRichard Henderson static bool do_fc(DisasContext *dc, int rd, bool c) 44483a38260eSRichard Henderson { 44493a38260eSRichard Henderson uint64_t mask; 44503a38260eSRichard Henderson 44513a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 44523a38260eSRichard Henderson return true; 44533a38260eSRichard Henderson } 44543a38260eSRichard Henderson 44553a38260eSRichard Henderson if (rd & 1) { 44563a38260eSRichard Henderson mask = MAKE_64BIT_MASK(0, 32); 44573a38260eSRichard Henderson } else { 44583a38260eSRichard Henderson mask = MAKE_64BIT_MASK(32, 32); 44593a38260eSRichard Henderson } 44603a38260eSRichard Henderson if (c) { 44613a38260eSRichard Henderson tcg_gen_ori_i64(cpu_fpr[rd / 2], cpu_fpr[rd / 2], mask); 44623a38260eSRichard Henderson } else { 44633a38260eSRichard Henderson tcg_gen_andi_i64(cpu_fpr[rd / 2], cpu_fpr[rd / 2], ~mask); 44643a38260eSRichard Henderson } 44653a38260eSRichard Henderson gen_update_fprs_dirty(dc, rd); 44663a38260eSRichard Henderson return advance_pc(dc); 44673a38260eSRichard Henderson } 44683a38260eSRichard Henderson 44693a38260eSRichard Henderson TRANS(FZEROs, VIS1, do_fc, a->rd, 0) 44703a38260eSRichard Henderson TRANS(FONEs, VIS1, do_fc, a->rd, 1) 44713a38260eSRichard Henderson 44723a38260eSRichard Henderson static bool do_dc(DisasContext *dc, int rd, int64_t c) 44733a38260eSRichard Henderson { 44743a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 44753a38260eSRichard Henderson return true; 44763a38260eSRichard Henderson } 44773a38260eSRichard Henderson 44783a38260eSRichard Henderson tcg_gen_movi_i64(cpu_fpr[rd / 2], c); 44793a38260eSRichard Henderson gen_update_fprs_dirty(dc, rd); 44803a38260eSRichard Henderson return advance_pc(dc); 44813a38260eSRichard Henderson } 44823a38260eSRichard Henderson 44833a38260eSRichard Henderson TRANS(FZEROd, VIS1, do_dc, a->rd, 0) 44843a38260eSRichard Henderson TRANS(FONEd, VIS1, do_dc, a->rd, -1) 44853a38260eSRichard Henderson 4486baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4487baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4488baf3dbf2SRichard Henderson { 4489baf3dbf2SRichard Henderson TCGv_i32 tmp; 4490baf3dbf2SRichard Henderson 4491baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4492baf3dbf2SRichard Henderson return true; 4493baf3dbf2SRichard Henderson } 4494baf3dbf2SRichard Henderson 4495baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4496baf3dbf2SRichard Henderson func(tmp, tmp); 4497baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4498baf3dbf2SRichard Henderson return advance_pc(dc); 4499baf3dbf2SRichard Henderson } 4500baf3dbf2SRichard Henderson 4501baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4502baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4503baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4504baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4505baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4506baf3dbf2SRichard Henderson 45072f722641SRichard Henderson static bool do_fd(DisasContext *dc, arg_r_r *a, 45082f722641SRichard Henderson void (*func)(TCGv_i32, TCGv_i64)) 45092f722641SRichard Henderson { 45102f722641SRichard Henderson TCGv_i32 dst; 45112f722641SRichard Henderson TCGv_i64 src; 45122f722641SRichard Henderson 45132f722641SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45142f722641SRichard Henderson return true; 45152f722641SRichard Henderson } 45162f722641SRichard Henderson 4517388a6465SRichard Henderson dst = tcg_temp_new_i32(); 45182f722641SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 45192f722641SRichard Henderson func(dst, src); 45202f722641SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 45212f722641SRichard Henderson return advance_pc(dc); 45222f722641SRichard Henderson } 45232f722641SRichard Henderson 45242f722641SRichard Henderson TRANS(FPACK16, VIS1, do_fd, a, gen_op_fpack16) 45252f722641SRichard Henderson TRANS(FPACKFIX, VIS1, do_fd, a, gen_op_fpackfix) 45262f722641SRichard Henderson 4527119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4528119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4529119cb94fSRichard Henderson { 4530119cb94fSRichard Henderson TCGv_i32 tmp; 4531119cb94fSRichard Henderson 4532119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4533119cb94fSRichard Henderson return true; 4534119cb94fSRichard Henderson } 4535119cb94fSRichard Henderson 4536119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4537119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4538119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4539119cb94fSRichard Henderson return advance_pc(dc); 4540119cb94fSRichard Henderson } 4541119cb94fSRichard Henderson 4542119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4543119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4544119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4545119cb94fSRichard Henderson 45468c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 45478c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 45488c94bcd8SRichard Henderson { 45498c94bcd8SRichard Henderson TCGv_i32 dst; 45508c94bcd8SRichard Henderson TCGv_i64 src; 45518c94bcd8SRichard Henderson 45528c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45538c94bcd8SRichard Henderson return true; 45548c94bcd8SRichard Henderson } 45558c94bcd8SRichard Henderson 4556388a6465SRichard Henderson dst = tcg_temp_new_i32(); 45578c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 45588c94bcd8SRichard Henderson func(dst, tcg_env, src); 45598c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 45608c94bcd8SRichard Henderson return advance_pc(dc); 45618c94bcd8SRichard Henderson } 45628c94bcd8SRichard Henderson 45638c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 45648c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 45658c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 45668c94bcd8SRichard Henderson 4567c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4568c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4569c6d83e4fSRichard Henderson { 4570c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4571c6d83e4fSRichard Henderson 4572c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4573c6d83e4fSRichard Henderson return true; 4574c6d83e4fSRichard Henderson } 4575c6d83e4fSRichard Henderson 4576c6d83e4fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4577c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4578c6d83e4fSRichard Henderson func(dst, src); 4579c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4580c6d83e4fSRichard Henderson return advance_pc(dc); 4581c6d83e4fSRichard Henderson } 4582c6d83e4fSRichard Henderson 4583c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4584c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4585c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4586c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4587c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4588c6d83e4fSRichard Henderson 45898aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 45908aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 45918aa418b3SRichard Henderson { 45928aa418b3SRichard Henderson TCGv_i64 dst, src; 45938aa418b3SRichard Henderson 45948aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45958aa418b3SRichard Henderson return true; 45968aa418b3SRichard Henderson } 45978aa418b3SRichard Henderson 45988aa418b3SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 45998aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 46008aa418b3SRichard Henderson func(dst, tcg_env, src); 46018aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 46028aa418b3SRichard Henderson return advance_pc(dc); 46038aa418b3SRichard Henderson } 46048aa418b3SRichard Henderson 46058aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 46068aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 46078aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 46088aa418b3SRichard Henderson 4609199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a, 4610199d43efSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 4611199d43efSRichard Henderson { 4612199d43efSRichard Henderson TCGv_i64 dst; 4613199d43efSRichard Henderson TCGv_i32 src; 4614199d43efSRichard Henderson 4615199d43efSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4616199d43efSRichard Henderson return true; 4617199d43efSRichard Henderson } 4618199d43efSRichard Henderson 4619199d43efSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4620199d43efSRichard Henderson src = gen_load_fpr_F(dc, a->rs); 4621199d43efSRichard Henderson func(dst, tcg_env, src); 4622199d43efSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4623199d43efSRichard Henderson return advance_pc(dc); 4624199d43efSRichard Henderson } 4625199d43efSRichard Henderson 4626199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod) 4627199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod) 4628199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox) 4629199d43efSRichard Henderson 4630daf457d4SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a, 4631daf457d4SRichard Henderson void (*func)(TCGv_i128, TCGv_i128)) 4632f4e18df5SRichard Henderson { 463333ec4245SRichard Henderson TCGv_i128 t; 4634f4e18df5SRichard Henderson 4635f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4636f4e18df5SRichard Henderson return true; 4637f4e18df5SRichard Henderson } 4638f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4639f4e18df5SRichard Henderson return true; 4640f4e18df5SRichard Henderson } 4641f4e18df5SRichard Henderson 4642f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 464333ec4245SRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4644daf457d4SRichard Henderson func(t, t); 464533ec4245SRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4646f4e18df5SRichard Henderson return advance_pc(dc); 4647f4e18df5SRichard Henderson } 4648f4e18df5SRichard Henderson 4649daf457d4SRichard Henderson TRANS(FMOVq, 64, do_qq, a, tcg_gen_mov_i128) 4650daf457d4SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_op_fnegq) 4651daf457d4SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_op_fabsq) 4652f4e18df5SRichard Henderson 4653c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4654e41716beSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128)) 4655c995216bSRichard Henderson { 4656e41716beSRichard Henderson TCGv_i128 t; 4657e41716beSRichard Henderson 4658c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4659c995216bSRichard Henderson return true; 4660c995216bSRichard Henderson } 4661c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4662c995216bSRichard Henderson return true; 4663c995216bSRichard Henderson } 4664c995216bSRichard Henderson 4665e41716beSRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4666e41716beSRichard Henderson func(t, tcg_env, t); 4667e41716beSRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4668c995216bSRichard Henderson return advance_pc(dc); 4669c995216bSRichard Henderson } 4670c995216bSRichard Henderson 4671c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4672c995216bSRichard Henderson 4673bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a, 4674d81e3efeSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i128)) 4675bd9c5c42SRichard Henderson { 4676d81e3efeSRichard Henderson TCGv_i128 src; 4677bd9c5c42SRichard Henderson TCGv_i32 dst; 4678bd9c5c42SRichard Henderson 4679bd9c5c42SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4680bd9c5c42SRichard Henderson return true; 4681bd9c5c42SRichard Henderson } 4682bd9c5c42SRichard Henderson if (gen_trap_float128(dc)) { 4683bd9c5c42SRichard Henderson return true; 4684bd9c5c42SRichard Henderson } 4685bd9c5c42SRichard Henderson 4686d81e3efeSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 4687388a6465SRichard Henderson dst = tcg_temp_new_i32(); 4688d81e3efeSRichard Henderson func(dst, tcg_env, src); 4689bd9c5c42SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4690bd9c5c42SRichard Henderson return advance_pc(dc); 4691bd9c5c42SRichard Henderson } 4692bd9c5c42SRichard Henderson 4693bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos) 4694bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi) 4695bd9c5c42SRichard Henderson 46961617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a, 469725a5769eSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i128)) 46981617586fSRichard Henderson { 469925a5769eSRichard Henderson TCGv_i128 src; 47001617586fSRichard Henderson TCGv_i64 dst; 47011617586fSRichard Henderson 47021617586fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 47031617586fSRichard Henderson return true; 47041617586fSRichard Henderson } 47051617586fSRichard Henderson if (gen_trap_float128(dc)) { 47061617586fSRichard Henderson return true; 47071617586fSRichard Henderson } 47081617586fSRichard Henderson 470925a5769eSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 47101617586fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 471125a5769eSRichard Henderson func(dst, tcg_env, src); 47121617586fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 47131617586fSRichard Henderson return advance_pc(dc); 47141617586fSRichard Henderson } 47151617586fSRichard Henderson 47161617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod) 47171617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox) 47181617586fSRichard Henderson 471913ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a, 47200b2a61ccSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i32)) 472113ebcc77SRichard Henderson { 472213ebcc77SRichard Henderson TCGv_i32 src; 47230b2a61ccSRichard Henderson TCGv_i128 dst; 472413ebcc77SRichard Henderson 472513ebcc77SRichard Henderson if (gen_trap_ifnofpu(dc)) { 472613ebcc77SRichard Henderson return true; 472713ebcc77SRichard Henderson } 472813ebcc77SRichard Henderson if (gen_trap_float128(dc)) { 472913ebcc77SRichard Henderson return true; 473013ebcc77SRichard Henderson } 473113ebcc77SRichard Henderson 473213ebcc77SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 47330b2a61ccSRichard Henderson dst = tcg_temp_new_i128(); 47340b2a61ccSRichard Henderson func(dst, tcg_env, src); 47350b2a61ccSRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 473613ebcc77SRichard Henderson return advance_pc(dc); 473713ebcc77SRichard Henderson } 473813ebcc77SRichard Henderson 473913ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq) 474013ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq) 474113ebcc77SRichard Henderson 47427b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a, 4743fdc50716SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i64)) 47447b8e3e1aSRichard Henderson { 47457b8e3e1aSRichard Henderson TCGv_i64 src; 4746fdc50716SRichard Henderson TCGv_i128 dst; 47477b8e3e1aSRichard Henderson 47487b8e3e1aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 47497b8e3e1aSRichard Henderson return true; 47507b8e3e1aSRichard Henderson } 47517b8e3e1aSRichard Henderson if (gen_trap_float128(dc)) { 47527b8e3e1aSRichard Henderson return true; 47537b8e3e1aSRichard Henderson } 47547b8e3e1aSRichard Henderson 47557b8e3e1aSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4756fdc50716SRichard Henderson dst = tcg_temp_new_i128(); 4757fdc50716SRichard Henderson func(dst, tcg_env, src); 4758fdc50716SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 47597b8e3e1aSRichard Henderson return advance_pc(dc); 47607b8e3e1aSRichard Henderson } 47617b8e3e1aSRichard Henderson 47627b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq) 47637b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq) 47647b8e3e1aSRichard Henderson 47657f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 47667f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 47677f10b52fSRichard Henderson { 47687f10b52fSRichard Henderson TCGv_i32 src1, src2; 47697f10b52fSRichard Henderson 47707f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 47717f10b52fSRichard Henderson return true; 47727f10b52fSRichard Henderson } 47737f10b52fSRichard Henderson 47747f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 47757f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 47767f10b52fSRichard Henderson func(src1, src1, src2); 47777f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 47787f10b52fSRichard Henderson return advance_pc(dc); 47797f10b52fSRichard Henderson } 47807f10b52fSRichard Henderson 47817f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 47827f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 47837f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 47847f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 47857f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 47867f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 47877f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 47887f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 47897f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 47907f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 47917f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 47927f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 47937f10b52fSRichard Henderson 4794c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4795c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4796c1514961SRichard Henderson { 4797c1514961SRichard Henderson TCGv_i32 src1, src2; 4798c1514961SRichard Henderson 4799c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4800c1514961SRichard Henderson return true; 4801c1514961SRichard Henderson } 4802c1514961SRichard Henderson 4803c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4804c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4805c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4806c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4807c1514961SRichard Henderson return advance_pc(dc); 4808c1514961SRichard Henderson } 4809c1514961SRichard Henderson 4810c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4811c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4812c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4813c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 4814c1514961SRichard Henderson 4815e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4816e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4817e06c9f83SRichard Henderson { 4818e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4819e06c9f83SRichard Henderson 4820e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4821e06c9f83SRichard Henderson return true; 4822e06c9f83SRichard Henderson } 4823e06c9f83SRichard Henderson 4824e06c9f83SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4825e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4826e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4827e06c9f83SRichard Henderson func(dst, src1, src2); 4828e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4829e06c9f83SRichard Henderson return advance_pc(dc); 4830e06c9f83SRichard Henderson } 4831e06c9f83SRichard Henderson 4832e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16) 4833e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au) 4834e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al) 4835e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4836e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4837e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16) 4838e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16) 4839e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge) 4840e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand) 4841e06c9f83SRichard Henderson 4842e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64) 4843e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64) 4844e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64) 4845e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64) 4846e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4847e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4848e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4849e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4850e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4851e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4852e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4853e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4854e06c9f83SRichard Henderson 48554b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 48564b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 48574b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 48584b6edc0aSRichard Henderson 4859e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a, 4860e2fa6bd1SRichard Henderson void (*func)(TCGv, TCGv_i64, TCGv_i64)) 4861e2fa6bd1SRichard Henderson { 4862e2fa6bd1SRichard Henderson TCGv_i64 src1, src2; 4863e2fa6bd1SRichard Henderson TCGv dst; 4864e2fa6bd1SRichard Henderson 4865e2fa6bd1SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4866e2fa6bd1SRichard Henderson return true; 4867e2fa6bd1SRichard Henderson } 4868e2fa6bd1SRichard Henderson 4869e2fa6bd1SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4870e2fa6bd1SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4871e2fa6bd1SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4872e2fa6bd1SRichard Henderson func(dst, src1, src2); 4873e2fa6bd1SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4874e2fa6bd1SRichard Henderson return advance_pc(dc); 4875e2fa6bd1SRichard Henderson } 4876e2fa6bd1SRichard Henderson 4877e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16) 4878e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16) 4879e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16) 4880e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16) 4881e2fa6bd1SRichard Henderson 4882e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32) 4883e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32) 4884e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32) 4885e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32) 4886e2fa6bd1SRichard Henderson 4887f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 4888f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 4889f2a59b0aSRichard Henderson { 4890f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 4891f2a59b0aSRichard Henderson 4892f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4893f2a59b0aSRichard Henderson return true; 4894f2a59b0aSRichard Henderson } 4895f2a59b0aSRichard Henderson 4896f2a59b0aSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4897f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4898f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4899f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 4900f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4901f2a59b0aSRichard Henderson return advance_pc(dc); 4902f2a59b0aSRichard Henderson } 4903f2a59b0aSRichard Henderson 4904f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 4905f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 4906f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 4907f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 4908f2a59b0aSRichard Henderson 4909ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 4910ff4c711bSRichard Henderson { 4911ff4c711bSRichard Henderson TCGv_i64 dst; 4912ff4c711bSRichard Henderson TCGv_i32 src1, src2; 4913ff4c711bSRichard Henderson 4914ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4915ff4c711bSRichard Henderson return true; 4916ff4c711bSRichard Henderson } 4917ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 4918ff4c711bSRichard Henderson return raise_unimpfpop(dc); 4919ff4c711bSRichard Henderson } 4920ff4c711bSRichard Henderson 4921ff4c711bSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4922ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4923ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4924ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 4925ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4926ff4c711bSRichard Henderson return advance_pc(dc); 4927ff4c711bSRichard Henderson } 4928ff4c711bSRichard Henderson 4929afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a, 4930afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 4931afb04344SRichard Henderson { 4932afb04344SRichard Henderson TCGv_i64 dst, src0, src1, src2; 4933afb04344SRichard Henderson 4934afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4935afb04344SRichard Henderson return true; 4936afb04344SRichard Henderson } 4937afb04344SRichard Henderson 4938afb04344SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4939afb04344SRichard Henderson src0 = gen_load_fpr_D(dc, a->rd); 4940afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4941afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4942afb04344SRichard Henderson func(dst, src0, src1, src2); 4943afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4944afb04344SRichard Henderson return advance_pc(dc); 4945afb04344SRichard Henderson } 4946afb04344SRichard Henderson 4947afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 4948afb04344SRichard Henderson 4949a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 495016bedf89SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128, TCGv_i128)) 4951a4056239SRichard Henderson { 495216bedf89SRichard Henderson TCGv_i128 src1, src2; 495316bedf89SRichard Henderson 4954a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4955a4056239SRichard Henderson return true; 4956a4056239SRichard Henderson } 4957a4056239SRichard Henderson if (gen_trap_float128(dc)) { 4958a4056239SRichard Henderson return true; 4959a4056239SRichard Henderson } 4960a4056239SRichard Henderson 496116bedf89SRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 496216bedf89SRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 496316bedf89SRichard Henderson func(src1, tcg_env, src1, src2); 496416bedf89SRichard Henderson gen_store_fpr_Q(dc, a->rd, src1); 4965a4056239SRichard Henderson return advance_pc(dc); 4966a4056239SRichard Henderson } 4967a4056239SRichard Henderson 4968a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 4969a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 4970a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 4971a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 4972a4056239SRichard Henderson 49735e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 49745e3b17bbSRichard Henderson { 49755e3b17bbSRichard Henderson TCGv_i64 src1, src2; 4976ba21dc99SRichard Henderson TCGv_i128 dst; 49775e3b17bbSRichard Henderson 49785e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 49795e3b17bbSRichard Henderson return true; 49805e3b17bbSRichard Henderson } 49815e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 49825e3b17bbSRichard Henderson return true; 49835e3b17bbSRichard Henderson } 49845e3b17bbSRichard Henderson 49855e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 49865e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4987ba21dc99SRichard Henderson dst = tcg_temp_new_i128(); 4988ba21dc99SRichard Henderson gen_helper_fdmulq(dst, tcg_env, src1, src2); 4989ba21dc99SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 49905e3b17bbSRichard Henderson return advance_pc(dc); 49915e3b17bbSRichard Henderson } 49925e3b17bbSRichard Henderson 4993f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128, 4994f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4995f7ec8155SRichard Henderson { 4996f7ec8155SRichard Henderson DisasCompare cmp; 4997f7ec8155SRichard Henderson 49982c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 49992c4f56c9SRichard Henderson return false; 50002c4f56c9SRichard Henderson } 5001f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5002f7ec8155SRichard Henderson return true; 5003f7ec8155SRichard Henderson } 5004f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5005f7ec8155SRichard Henderson return true; 5006f7ec8155SRichard Henderson } 5007f7ec8155SRichard Henderson 5008f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5009f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5010f7ec8155SRichard Henderson return advance_pc(dc); 5011f7ec8155SRichard Henderson } 5012f7ec8155SRichard Henderson 5013f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs) 5014f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd) 5015f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq) 5016f7ec8155SRichard Henderson 5017f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128, 5018f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5019f7ec8155SRichard Henderson { 5020f7ec8155SRichard Henderson DisasCompare cmp; 5021f7ec8155SRichard Henderson 5022f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5023f7ec8155SRichard Henderson return true; 5024f7ec8155SRichard Henderson } 5025f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5026f7ec8155SRichard Henderson return true; 5027f7ec8155SRichard Henderson } 5028f7ec8155SRichard Henderson 5029f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5030f7ec8155SRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 5031f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5032f7ec8155SRichard Henderson return advance_pc(dc); 5033f7ec8155SRichard Henderson } 5034f7ec8155SRichard Henderson 5035f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs) 5036f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd) 5037f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq) 5038f7ec8155SRichard Henderson 5039f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128, 5040f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5041f7ec8155SRichard Henderson { 5042f7ec8155SRichard Henderson DisasCompare cmp; 5043f7ec8155SRichard Henderson 5044f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5045f7ec8155SRichard Henderson return true; 5046f7ec8155SRichard Henderson } 5047f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5048f7ec8155SRichard Henderson return true; 5049f7ec8155SRichard Henderson } 5050f7ec8155SRichard Henderson 5051f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5052f7ec8155SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 5053f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5054f7ec8155SRichard Henderson return advance_pc(dc); 5055f7ec8155SRichard Henderson } 5056f7ec8155SRichard Henderson 5057f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs) 5058f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd) 5059f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq) 5060f7ec8155SRichard Henderson 506140f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e) 506240f9ad21SRichard Henderson { 506340f9ad21SRichard Henderson TCGv_i32 src1, src2; 506440f9ad21SRichard Henderson 506540f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 506640f9ad21SRichard Henderson return false; 506740f9ad21SRichard Henderson } 506840f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 506940f9ad21SRichard Henderson return true; 507040f9ad21SRichard Henderson } 507140f9ad21SRichard Henderson 507240f9ad21SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 507340f9ad21SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 507440f9ad21SRichard Henderson if (e) { 507540f9ad21SRichard Henderson gen_op_fcmpes(a->cc, src1, src2); 507640f9ad21SRichard Henderson } else { 507740f9ad21SRichard Henderson gen_op_fcmps(a->cc, src1, src2); 507840f9ad21SRichard Henderson } 507940f9ad21SRichard Henderson return advance_pc(dc); 508040f9ad21SRichard Henderson } 508140f9ad21SRichard Henderson 508240f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false) 508340f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true) 508440f9ad21SRichard Henderson 508540f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e) 508640f9ad21SRichard Henderson { 508740f9ad21SRichard Henderson TCGv_i64 src1, src2; 508840f9ad21SRichard Henderson 508940f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 509040f9ad21SRichard Henderson return false; 509140f9ad21SRichard Henderson } 509240f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 509340f9ad21SRichard Henderson return true; 509440f9ad21SRichard Henderson } 509540f9ad21SRichard Henderson 509640f9ad21SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 509740f9ad21SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 509840f9ad21SRichard Henderson if (e) { 509940f9ad21SRichard Henderson gen_op_fcmped(a->cc, src1, src2); 510040f9ad21SRichard Henderson } else { 510140f9ad21SRichard Henderson gen_op_fcmpd(a->cc, src1, src2); 510240f9ad21SRichard Henderson } 510340f9ad21SRichard Henderson return advance_pc(dc); 510440f9ad21SRichard Henderson } 510540f9ad21SRichard Henderson 510640f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false) 510740f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true) 510840f9ad21SRichard Henderson 510940f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e) 511040f9ad21SRichard Henderson { 5111f3ceafadSRichard Henderson TCGv_i128 src1, src2; 5112f3ceafadSRichard Henderson 511340f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 511440f9ad21SRichard Henderson return false; 511540f9ad21SRichard Henderson } 511640f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 511740f9ad21SRichard Henderson return true; 511840f9ad21SRichard Henderson } 511940f9ad21SRichard Henderson if (gen_trap_float128(dc)) { 512040f9ad21SRichard Henderson return true; 512140f9ad21SRichard Henderson } 512240f9ad21SRichard Henderson 5123f3ceafadSRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 5124f3ceafadSRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 512540f9ad21SRichard Henderson if (e) { 5126f3ceafadSRichard Henderson gen_op_fcmpeq(a->cc, src1, src2); 512740f9ad21SRichard Henderson } else { 5128f3ceafadSRichard Henderson gen_op_fcmpq(a->cc, src1, src2); 512940f9ad21SRichard Henderson } 513040f9ad21SRichard Henderson return advance_pc(dc); 513140f9ad21SRichard Henderson } 513240f9ad21SRichard Henderson 513340f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false) 513440f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true) 513540f9ad21SRichard Henderson 51366e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5137fcf5ef2aSThomas Huth { 51386e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5139b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 51406e61bc94SEmilio G. Cota int bound; 5141af00be49SEmilio G. Cota 5142af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 51436e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 51446e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5145576e1c4cSIgor Mammedov dc->def = &env->def; 51466e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 51476e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5148c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 51496e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5150c9b459aaSArtyom Tarasenko #endif 5151fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5152fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 51536e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5154c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 51556e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5156c9b459aaSArtyom Tarasenko #endif 5157fcf5ef2aSThomas Huth #endif 51586e61bc94SEmilio G. Cota /* 51596e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 51606e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 51616e61bc94SEmilio G. Cota */ 51626e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 51636e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5164af00be49SEmilio G. Cota } 5165fcf5ef2aSThomas Huth 51666e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 51676e61bc94SEmilio G. Cota { 51686e61bc94SEmilio G. Cota } 51696e61bc94SEmilio G. Cota 51706e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 51716e61bc94SEmilio G. Cota { 51726e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5173633c4283SRichard Henderson target_ulong npc = dc->npc; 51746e61bc94SEmilio G. Cota 5175633c4283SRichard Henderson if (npc & 3) { 5176633c4283SRichard Henderson switch (npc) { 5177633c4283SRichard Henderson case JUMP_PC: 5178fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5179633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5180633c4283SRichard Henderson break; 5181633c4283SRichard Henderson case DYNAMIC_PC: 5182633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5183633c4283SRichard Henderson npc = DYNAMIC_PC; 5184633c4283SRichard Henderson break; 5185633c4283SRichard Henderson default: 5186633c4283SRichard Henderson g_assert_not_reached(); 5187fcf5ef2aSThomas Huth } 51886e61bc94SEmilio G. Cota } 5189633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5190633c4283SRichard Henderson } 5191fcf5ef2aSThomas Huth 51926e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 51936e61bc94SEmilio G. Cota { 51946e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5195b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 51966e61bc94SEmilio G. Cota unsigned int insn; 5197fcf5ef2aSThomas Huth 51984e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5199af00be49SEmilio G. Cota dc->base.pc_next += 4; 5200878cc677SRichard Henderson 5201878cc677SRichard Henderson if (!decode(dc, insn)) { 5202ba9c09b4SRichard Henderson gen_exception(dc, TT_ILL_INSN); 5203878cc677SRichard Henderson } 5204fcf5ef2aSThomas Huth 5205af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 52066e61bc94SEmilio G. Cota return; 5207c5e6ccdfSEmilio G. Cota } 5208af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 52096e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5210af00be49SEmilio G. Cota } 52116e61bc94SEmilio G. Cota } 5212fcf5ef2aSThomas Huth 52136e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 52146e61bc94SEmilio G. Cota { 52156e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5216186e7890SRichard Henderson DisasDelayException *e, *e_next; 5217633c4283SRichard Henderson bool may_lookup; 52186e61bc94SEmilio G. Cota 521989527e3aSRichard Henderson finishing_insn(dc); 522089527e3aSRichard Henderson 522146bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 522246bb0137SMark Cave-Ayland case DISAS_NEXT: 522346bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5224633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5225fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5226fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5227633c4283SRichard Henderson break; 5228fcf5ef2aSThomas Huth } 5229633c4283SRichard Henderson 5230930f1865SRichard Henderson may_lookup = true; 5231633c4283SRichard Henderson if (dc->pc & 3) { 5232633c4283SRichard Henderson switch (dc->pc) { 5233633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5234633c4283SRichard Henderson break; 5235633c4283SRichard Henderson case DYNAMIC_PC: 5236633c4283SRichard Henderson may_lookup = false; 5237633c4283SRichard Henderson break; 5238633c4283SRichard Henderson default: 5239633c4283SRichard Henderson g_assert_not_reached(); 5240633c4283SRichard Henderson } 5241633c4283SRichard Henderson } else { 5242633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5243633c4283SRichard Henderson } 5244633c4283SRichard Henderson 5245930f1865SRichard Henderson if (dc->npc & 3) { 5246930f1865SRichard Henderson switch (dc->npc) { 5247930f1865SRichard Henderson case JUMP_PC: 5248930f1865SRichard Henderson gen_generic_branch(dc); 5249930f1865SRichard Henderson break; 5250930f1865SRichard Henderson case DYNAMIC_PC: 5251930f1865SRichard Henderson may_lookup = false; 5252930f1865SRichard Henderson break; 5253930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5254930f1865SRichard Henderson break; 5255930f1865SRichard Henderson default: 5256930f1865SRichard Henderson g_assert_not_reached(); 5257930f1865SRichard Henderson } 5258930f1865SRichard Henderson } else { 5259930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5260930f1865SRichard Henderson } 5261633c4283SRichard Henderson if (may_lookup) { 5262633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5263633c4283SRichard Henderson } else { 526407ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5265fcf5ef2aSThomas Huth } 526646bb0137SMark Cave-Ayland break; 526746bb0137SMark Cave-Ayland 526846bb0137SMark Cave-Ayland case DISAS_NORETURN: 526946bb0137SMark Cave-Ayland break; 527046bb0137SMark Cave-Ayland 527146bb0137SMark Cave-Ayland case DISAS_EXIT: 527246bb0137SMark Cave-Ayland /* Exit TB */ 527346bb0137SMark Cave-Ayland save_state(dc); 527446bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 527546bb0137SMark Cave-Ayland break; 527646bb0137SMark Cave-Ayland 527746bb0137SMark Cave-Ayland default: 527846bb0137SMark Cave-Ayland g_assert_not_reached(); 5279fcf5ef2aSThomas Huth } 5280186e7890SRichard Henderson 5281186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5282186e7890SRichard Henderson gen_set_label(e->lab); 5283186e7890SRichard Henderson 5284186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5285186e7890SRichard Henderson if (e->npc % 4 == 0) { 5286186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5287186e7890SRichard Henderson } 5288186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5289186e7890SRichard Henderson 5290186e7890SRichard Henderson e_next = e->next; 5291186e7890SRichard Henderson g_free(e); 5292186e7890SRichard Henderson } 5293fcf5ef2aSThomas Huth } 52946e61bc94SEmilio G. Cota 52958eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 52968eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 52976e61bc94SEmilio G. Cota { 52988eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 52998eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 53006e61bc94SEmilio G. Cota } 53016e61bc94SEmilio G. Cota 53026e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 53036e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 53046e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 53056e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 53066e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 53076e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 53086e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 53096e61bc94SEmilio G. Cota }; 53106e61bc94SEmilio G. Cota 5311597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 531232f0c394SAnton Johansson vaddr pc, void *host_pc) 53136e61bc94SEmilio G. Cota { 53146e61bc94SEmilio G. Cota DisasContext dc = {}; 53156e61bc94SEmilio G. Cota 5316306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5317fcf5ef2aSThomas Huth } 5318fcf5ef2aSThomas Huth 531955c3ceefSRichard Henderson void sparc_tcg_init(void) 5320fcf5ef2aSThomas Huth { 5321fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5322fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5323fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5324fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5325fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5326fcf5ef2aSThomas Huth }; 5327fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5328fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5329fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5330fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5331fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5332fcf5ef2aSThomas Huth }; 5333fcf5ef2aSThomas Huth 5334fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5335fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5336fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 53372a1905c7SRichard Henderson { &cpu_xcc_Z, offsetof(CPUSPARCState, xcc_Z), "xcc_Z" }, 53382a1905c7SRichard Henderson { &cpu_xcc_C, offsetof(CPUSPARCState, xcc_C), "xcc_C" }, 5339fcf5ef2aSThomas Huth #endif 53402a1905c7SRichard Henderson { &cpu_cc_N, offsetof(CPUSPARCState, cc_N), "cc_N" }, 53412a1905c7SRichard Henderson { &cpu_cc_V, offsetof(CPUSPARCState, cc_V), "cc_V" }, 53422a1905c7SRichard Henderson { &cpu_icc_Z, offsetof(CPUSPARCState, icc_Z), "icc_Z" }, 53432a1905c7SRichard Henderson { &cpu_icc_C, offsetof(CPUSPARCState, icc_C), "icc_C" }, 5344fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5345fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5346fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5347fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5348fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5349fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5350fcf5ef2aSThomas Huth }; 5351fcf5ef2aSThomas Huth 5352fcf5ef2aSThomas Huth unsigned int i; 5353fcf5ef2aSThomas Huth 5354ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5355fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5356fcf5ef2aSThomas Huth "regwptr"); 5357fcf5ef2aSThomas Huth 5358fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5359ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5360fcf5ef2aSThomas Huth } 5361fcf5ef2aSThomas Huth 5362f764718dSRichard Henderson cpu_regs[0] = NULL; 5363fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5364ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5365fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5366fcf5ef2aSThomas Huth gregnames[i]); 5367fcf5ef2aSThomas Huth } 5368fcf5ef2aSThomas Huth 5369fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5370fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5371fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5372fcf5ef2aSThomas Huth gregnames[i]); 5373fcf5ef2aSThomas Huth } 5374fcf5ef2aSThomas Huth 5375fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5376ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5377fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5378fcf5ef2aSThomas Huth fregnames[i]); 5379fcf5ef2aSThomas Huth } 5380b597eedcSRichard Henderson 5381b597eedcSRichard Henderson #ifdef TARGET_SPARC64 5382b597eedcSRichard Henderson cpu_fprs = tcg_global_mem_new_i32(tcg_env, 5383b597eedcSRichard Henderson offsetof(CPUSPARCState, fprs), "fprs"); 5384b597eedcSRichard Henderson #endif 5385fcf5ef2aSThomas Huth } 5386fcf5ef2aSThomas Huth 5387f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5388f36aaa53SRichard Henderson const TranslationBlock *tb, 5389f36aaa53SRichard Henderson const uint64_t *data) 5390fcf5ef2aSThomas Huth { 5391f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5392f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5393fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5394fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5395fcf5ef2aSThomas Huth 5396fcf5ef2aSThomas Huth env->pc = pc; 5397fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5398fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5399fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5400fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5401fcf5ef2aSThomas Huth if (env->cond) { 5402fcf5ef2aSThomas Huth env->npc = npc & ~3; 5403fcf5ef2aSThomas Huth } else { 5404fcf5ef2aSThomas Huth env->npc = pc + 4; 5405fcf5ef2aSThomas Huth } 5406fcf5ef2aSThomas Huth } else { 5407fcf5ef2aSThomas Huth env->npc = npc; 5408fcf5ef2aSThomas Huth } 5409fcf5ef2aSThomas Huth } 5410