1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 40633c4283SRichard Henderson #define DYNAMIC_PC 1 41633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 42633c4283SRichard Henderson #define JUMP_PC 2 43633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 44633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 45fcf5ef2aSThomas Huth 4646bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 4746bb0137SMark Cave-Ayland 48fcf5ef2aSThomas Huth /* global register indexes */ 49fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 50fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 51fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 52fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 53fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 54fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 55fcf5ef2aSThomas Huth static TCGv cpu_y; 56fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 57fcf5ef2aSThomas Huth static TCGv cpu_tbr; 58fcf5ef2aSThomas Huth #endif 59fcf5ef2aSThomas Huth static TCGv cpu_cond; 60fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 61fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 62fcf5ef2aSThomas Huth static TCGv cpu_gsr; 63fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr; 64fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver; 65fcf5ef2aSThomas Huth #else 66fcf5ef2aSThomas Huth static TCGv cpu_wim; 67fcf5ef2aSThomas Huth #endif 68fcf5ef2aSThomas Huth /* Floating point registers */ 69fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 70fcf5ef2aSThomas Huth 71186e7890SRichard Henderson typedef struct DisasDelayException { 72186e7890SRichard Henderson struct DisasDelayException *next; 73186e7890SRichard Henderson TCGLabel *lab; 74186e7890SRichard Henderson TCGv_i32 excp; 75186e7890SRichard Henderson /* Saved state at parent insn. */ 76186e7890SRichard Henderson target_ulong pc; 77186e7890SRichard Henderson target_ulong npc; 78186e7890SRichard Henderson } DisasDelayException; 79186e7890SRichard Henderson 80fcf5ef2aSThomas Huth typedef struct DisasContext { 81af00be49SEmilio G. Cota DisasContextBase base; 82fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 83fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 84fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 85fcf5ef2aSThomas Huth int mem_idx; 86c9b459aaSArtyom Tarasenko bool fpu_enabled; 87c9b459aaSArtyom Tarasenko bool address_mask_32bit; 88c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 89c9b459aaSArtyom Tarasenko bool supervisor; 90c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 91c9b459aaSArtyom Tarasenko bool hypervisor; 92c9b459aaSArtyom Tarasenko #endif 93c9b459aaSArtyom Tarasenko #endif 94c9b459aaSArtyom Tarasenko 95fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 96fcf5ef2aSThomas Huth sparc_def_t *def; 97fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 98fcf5ef2aSThomas Huth int fprs_dirty; 99fcf5ef2aSThomas Huth int asi; 100fcf5ef2aSThomas Huth #endif 101186e7890SRichard Henderson DisasDelayException *delay_excp_list; 102fcf5ef2aSThomas Huth } DisasContext; 103fcf5ef2aSThomas Huth 104fcf5ef2aSThomas Huth typedef struct { 105fcf5ef2aSThomas Huth TCGCond cond; 106fcf5ef2aSThomas Huth bool is_bool; 107fcf5ef2aSThomas Huth TCGv c1, c2; 108fcf5ef2aSThomas Huth } DisasCompare; 109fcf5ef2aSThomas Huth 110fcf5ef2aSThomas Huth // This function uses non-native bit order 111fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 112fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 113fcf5ef2aSThomas Huth 114fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 115fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 116fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 117fcf5ef2aSThomas Huth 118fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 119fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 120fcf5ef2aSThomas Huth 121fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 122fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 123fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 124fcf5ef2aSThomas Huth #else 125fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 126fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 127fcf5ef2aSThomas Huth #endif 128fcf5ef2aSThomas Huth 129fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 130fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 131fcf5ef2aSThomas Huth 132fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 133fcf5ef2aSThomas Huth { 134fcf5ef2aSThomas Huth len = 32 - len; 135fcf5ef2aSThomas Huth return (x << len) >> len; 136fcf5ef2aSThomas Huth } 137fcf5ef2aSThomas Huth 138fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 139fcf5ef2aSThomas Huth 1400c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 141fcf5ef2aSThomas Huth { 142fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 143fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 144fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 145fcf5ef2aSThomas Huth we can avoid setting it again. */ 146fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 147fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 148fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 149fcf5ef2aSThomas Huth } 150fcf5ef2aSThomas Huth #endif 151fcf5ef2aSThomas Huth } 152fcf5ef2aSThomas Huth 153fcf5ef2aSThomas Huth /* floating point registers moves */ 154fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 155fcf5ef2aSThomas Huth { 15636ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 157dc41aa7dSRichard Henderson if (src & 1) { 158dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 159dc41aa7dSRichard Henderson } else { 160dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 161fcf5ef2aSThomas Huth } 162dc41aa7dSRichard Henderson return ret; 163fcf5ef2aSThomas Huth } 164fcf5ef2aSThomas Huth 165fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 166fcf5ef2aSThomas Huth { 1678e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 1688e7bbc75SRichard Henderson 1698e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 170fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 171fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 172fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 173fcf5ef2aSThomas Huth } 174fcf5ef2aSThomas Huth 175fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 176fcf5ef2aSThomas Huth { 17736ab4623SRichard Henderson return tcg_temp_new_i32(); 178fcf5ef2aSThomas Huth } 179fcf5ef2aSThomas Huth 180fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 181fcf5ef2aSThomas Huth { 182fcf5ef2aSThomas Huth src = DFPREG(src); 183fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 184fcf5ef2aSThomas Huth } 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 187fcf5ef2aSThomas Huth { 188fcf5ef2aSThomas Huth dst = DFPREG(dst); 189fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 190fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 191fcf5ef2aSThomas Huth } 192fcf5ef2aSThomas Huth 193fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 194fcf5ef2aSThomas Huth { 195fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 196fcf5ef2aSThomas Huth } 197fcf5ef2aSThomas Huth 198fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 199fcf5ef2aSThomas Huth { 200ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 201fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 202ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 203fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 204fcf5ef2aSThomas Huth } 205fcf5ef2aSThomas Huth 206fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 207fcf5ef2aSThomas Huth { 208ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 209fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 210ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 211fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 212fcf5ef2aSThomas Huth } 213fcf5ef2aSThomas Huth 214fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 215fcf5ef2aSThomas Huth { 216ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 217fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 218ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 219fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 220fcf5ef2aSThomas Huth } 221fcf5ef2aSThomas Huth 222fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 223fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 224fcf5ef2aSThomas Huth { 225fcf5ef2aSThomas Huth dst = QFPREG(dst); 226fcf5ef2aSThomas Huth 227fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 228fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 229fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 230fcf5ef2aSThomas Huth } 231fcf5ef2aSThomas Huth 232fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 233fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 234fcf5ef2aSThomas Huth { 235fcf5ef2aSThomas Huth src = QFPREG(src); 236fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 237fcf5ef2aSThomas Huth } 238fcf5ef2aSThomas Huth 239fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 240fcf5ef2aSThomas Huth { 241fcf5ef2aSThomas Huth src = QFPREG(src); 242fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 243fcf5ef2aSThomas Huth } 244fcf5ef2aSThomas Huth 245fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 246fcf5ef2aSThomas Huth { 247fcf5ef2aSThomas Huth rd = QFPREG(rd); 248fcf5ef2aSThomas Huth rs = QFPREG(rs); 249fcf5ef2aSThomas Huth 250fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 251fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 252fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 253fcf5ef2aSThomas Huth } 254fcf5ef2aSThomas Huth #endif 255fcf5ef2aSThomas Huth 256fcf5ef2aSThomas Huth /* moves */ 257fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 258fcf5ef2aSThomas Huth #define supervisor(dc) 0 259fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 260fcf5ef2aSThomas Huth #define hypervisor(dc) 0 261fcf5ef2aSThomas Huth #endif 262fcf5ef2aSThomas Huth #else 263fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 264c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 265c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 266fcf5ef2aSThomas Huth #else 267c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 268fcf5ef2aSThomas Huth #endif 269fcf5ef2aSThomas Huth #endif 270fcf5ef2aSThomas Huth 271b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 272b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 273b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 274b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 275b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 276b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 277fcf5ef2aSThomas Huth #else 278b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 279fcf5ef2aSThomas Huth #endif 280fcf5ef2aSThomas Huth 2810c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 282fcf5ef2aSThomas Huth { 283b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 284fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 285b1bc09eaSRichard Henderson } 286fcf5ef2aSThomas Huth } 287fcf5ef2aSThomas Huth 28823ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 28923ada1b1SRichard Henderson { 29023ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 29123ada1b1SRichard Henderson } 29223ada1b1SRichard Henderson 2930c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 294fcf5ef2aSThomas Huth { 295fcf5ef2aSThomas Huth if (reg > 0) { 296fcf5ef2aSThomas Huth assert(reg < 32); 297fcf5ef2aSThomas Huth return cpu_regs[reg]; 298fcf5ef2aSThomas Huth } else { 29952123f14SRichard Henderson TCGv t = tcg_temp_new(); 300fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 301fcf5ef2aSThomas Huth return t; 302fcf5ef2aSThomas Huth } 303fcf5ef2aSThomas Huth } 304fcf5ef2aSThomas Huth 3050c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 306fcf5ef2aSThomas Huth { 307fcf5ef2aSThomas Huth if (reg > 0) { 308fcf5ef2aSThomas Huth assert(reg < 32); 309fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 310fcf5ef2aSThomas Huth } 311fcf5ef2aSThomas Huth } 312fcf5ef2aSThomas Huth 3130c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 314fcf5ef2aSThomas Huth { 315fcf5ef2aSThomas Huth if (reg > 0) { 316fcf5ef2aSThomas Huth assert(reg < 32); 317fcf5ef2aSThomas Huth return cpu_regs[reg]; 318fcf5ef2aSThomas Huth } else { 31952123f14SRichard Henderson return tcg_temp_new(); 320fcf5ef2aSThomas Huth } 321fcf5ef2aSThomas Huth } 322fcf5ef2aSThomas Huth 3235645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 324fcf5ef2aSThomas Huth { 3255645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3265645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 327fcf5ef2aSThomas Huth } 328fcf5ef2aSThomas Huth 3295645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 330fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 331fcf5ef2aSThomas Huth { 332fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 333fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 334fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 335fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 336fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 33707ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 338fcf5ef2aSThomas Huth } else { 339f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 340fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 341fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 342f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 343fcf5ef2aSThomas Huth } 344fcf5ef2aSThomas Huth } 345fcf5ef2aSThomas Huth 346fcf5ef2aSThomas Huth // XXX suboptimal 3470c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 348fcf5ef2aSThomas Huth { 349fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3500b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 351fcf5ef2aSThomas Huth } 352fcf5ef2aSThomas Huth 3530c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 354fcf5ef2aSThomas Huth { 355fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3560b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 357fcf5ef2aSThomas Huth } 358fcf5ef2aSThomas Huth 3590c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 360fcf5ef2aSThomas Huth { 361fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3620b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 363fcf5ef2aSThomas Huth } 364fcf5ef2aSThomas Huth 3650c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 366fcf5ef2aSThomas Huth { 367fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3680b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 369fcf5ef2aSThomas Huth } 370fcf5ef2aSThomas Huth 3710c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 372fcf5ef2aSThomas Huth { 373fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 374fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 375fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 376fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 377fcf5ef2aSThomas Huth } 378fcf5ef2aSThomas Huth 379fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 380fcf5ef2aSThomas Huth { 381fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 382fcf5ef2aSThomas Huth 383fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 384fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 385fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 386fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 387fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 388fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 389fcf5ef2aSThomas Huth #else 390fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 391fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 392fcf5ef2aSThomas Huth #endif 393fcf5ef2aSThomas Huth 394fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 395fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 396fcf5ef2aSThomas Huth 397fcf5ef2aSThomas Huth return carry_32; 398fcf5ef2aSThomas Huth } 399fcf5ef2aSThomas Huth 400fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 401fcf5ef2aSThomas Huth { 402fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 403fcf5ef2aSThomas Huth 404fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 405fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 406fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 407fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 408fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 409fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 410fcf5ef2aSThomas Huth #else 411fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 412fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 413fcf5ef2aSThomas Huth #endif 414fcf5ef2aSThomas Huth 415fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 416fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 417fcf5ef2aSThomas Huth 418fcf5ef2aSThomas Huth return carry_32; 419fcf5ef2aSThomas Huth } 420fcf5ef2aSThomas Huth 421fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1, 422fcf5ef2aSThomas Huth TCGv src2, int update_cc) 423fcf5ef2aSThomas Huth { 424fcf5ef2aSThomas Huth TCGv_i32 carry_32; 425fcf5ef2aSThomas Huth TCGv carry; 426fcf5ef2aSThomas Huth 427fcf5ef2aSThomas Huth switch (dc->cc_op) { 428fcf5ef2aSThomas Huth case CC_OP_DIV: 429fcf5ef2aSThomas Huth case CC_OP_LOGIC: 430fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain ADD. */ 431fcf5ef2aSThomas Huth if (update_cc) { 432fcf5ef2aSThomas Huth gen_op_add_cc(dst, src1, src2); 433fcf5ef2aSThomas Huth } else { 434fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 435fcf5ef2aSThomas Huth } 436fcf5ef2aSThomas Huth return; 437fcf5ef2aSThomas Huth 438fcf5ef2aSThomas Huth case CC_OP_ADD: 439fcf5ef2aSThomas Huth case CC_OP_TADD: 440fcf5ef2aSThomas Huth case CC_OP_TADDTV: 441fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 442fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 443fcf5ef2aSThomas Huth an ADD2 opcode. We discard the low part of the output. 444fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 445fcf5ef2aSThomas Huth generated the carry in the first place. */ 446fcf5ef2aSThomas Huth carry = tcg_temp_new(); 447fcf5ef2aSThomas Huth tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 448fcf5ef2aSThomas Huth goto add_done; 449fcf5ef2aSThomas Huth } 450fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 451fcf5ef2aSThomas Huth break; 452fcf5ef2aSThomas Huth 453fcf5ef2aSThomas Huth case CC_OP_SUB: 454fcf5ef2aSThomas Huth case CC_OP_TSUB: 455fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 456fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 457fcf5ef2aSThomas Huth break; 458fcf5ef2aSThomas Huth 459fcf5ef2aSThomas Huth default: 460fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 461fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 462ad75a51eSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 463fcf5ef2aSThomas Huth break; 464fcf5ef2aSThomas Huth } 465fcf5ef2aSThomas Huth 466fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 467fcf5ef2aSThomas Huth carry = tcg_temp_new(); 468fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 469fcf5ef2aSThomas Huth #else 470fcf5ef2aSThomas Huth carry = carry_32; 471fcf5ef2aSThomas Huth #endif 472fcf5ef2aSThomas Huth 473fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 474fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, dst, carry); 475fcf5ef2aSThomas Huth 476fcf5ef2aSThomas Huth add_done: 477fcf5ef2aSThomas Huth if (update_cc) { 478fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 479fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 480fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 481fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX); 482fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADDX; 483fcf5ef2aSThomas Huth } 484fcf5ef2aSThomas Huth } 485fcf5ef2aSThomas Huth 4860c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 487fcf5ef2aSThomas Huth { 488fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 489fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 490fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 491fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 492fcf5ef2aSThomas Huth } 493fcf5ef2aSThomas Huth 494fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 495fcf5ef2aSThomas Huth TCGv src2, int update_cc) 496fcf5ef2aSThomas Huth { 497fcf5ef2aSThomas Huth TCGv_i32 carry_32; 498fcf5ef2aSThomas Huth TCGv carry; 499fcf5ef2aSThomas Huth 500fcf5ef2aSThomas Huth switch (dc->cc_op) { 501fcf5ef2aSThomas Huth case CC_OP_DIV: 502fcf5ef2aSThomas Huth case CC_OP_LOGIC: 503fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 504fcf5ef2aSThomas Huth if (update_cc) { 505fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 506fcf5ef2aSThomas Huth } else { 507fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 508fcf5ef2aSThomas Huth } 509fcf5ef2aSThomas Huth return; 510fcf5ef2aSThomas Huth 511fcf5ef2aSThomas Huth case CC_OP_ADD: 512fcf5ef2aSThomas Huth case CC_OP_TADD: 513fcf5ef2aSThomas Huth case CC_OP_TADDTV: 514fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 515fcf5ef2aSThomas Huth break; 516fcf5ef2aSThomas Huth 517fcf5ef2aSThomas Huth case CC_OP_SUB: 518fcf5ef2aSThomas Huth case CC_OP_TSUB: 519fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 520fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 521fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 522fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 523fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 524fcf5ef2aSThomas Huth generated the carry in the first place. */ 525fcf5ef2aSThomas Huth carry = tcg_temp_new(); 526fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 527fcf5ef2aSThomas Huth goto sub_done; 528fcf5ef2aSThomas Huth } 529fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 530fcf5ef2aSThomas Huth break; 531fcf5ef2aSThomas Huth 532fcf5ef2aSThomas Huth default: 533fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 534fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 535ad75a51eSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 536fcf5ef2aSThomas Huth break; 537fcf5ef2aSThomas Huth } 538fcf5ef2aSThomas Huth 539fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 540fcf5ef2aSThomas Huth carry = tcg_temp_new(); 541fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 542fcf5ef2aSThomas Huth #else 543fcf5ef2aSThomas Huth carry = carry_32; 544fcf5ef2aSThomas Huth #endif 545fcf5ef2aSThomas Huth 546fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 547fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 548fcf5ef2aSThomas Huth 549fcf5ef2aSThomas Huth sub_done: 550fcf5ef2aSThomas Huth if (update_cc) { 551fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 552fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 553fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 554fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 555fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 556fcf5ef2aSThomas Huth } 557fcf5ef2aSThomas Huth } 558fcf5ef2aSThomas Huth 5590c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 560fcf5ef2aSThomas Huth { 561fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 562fcf5ef2aSThomas Huth 563fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 564fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 565fcf5ef2aSThomas Huth 566fcf5ef2aSThomas Huth /* old op: 567fcf5ef2aSThomas Huth if (!(env->y & 1)) 568fcf5ef2aSThomas Huth T1 = 0; 569fcf5ef2aSThomas Huth */ 57000ab7e61SRichard Henderson zero = tcg_constant_tl(0); 571fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 572fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 573fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 574fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 575fcf5ef2aSThomas Huth zero, cpu_cc_src2); 576fcf5ef2aSThomas Huth 577fcf5ef2aSThomas Huth // b2 = T0 & 1; 578fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 5790b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 58008d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 581fcf5ef2aSThomas Huth 582fcf5ef2aSThomas Huth // b1 = N ^ V; 583fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 584fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 585fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 586fcf5ef2aSThomas Huth 587fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 588fcf5ef2aSThomas Huth // src1 = T0; 589fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 590fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 591fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 592fcf5ef2aSThomas Huth 593fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 594fcf5ef2aSThomas Huth 595fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 596fcf5ef2aSThomas Huth } 597fcf5ef2aSThomas Huth 5980c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 599fcf5ef2aSThomas Huth { 600fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 601fcf5ef2aSThomas Huth if (sign_ext) { 602fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 603fcf5ef2aSThomas Huth } else { 604fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 605fcf5ef2aSThomas Huth } 606fcf5ef2aSThomas Huth #else 607fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 608fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 609fcf5ef2aSThomas Huth 610fcf5ef2aSThomas Huth if (sign_ext) { 611fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 612fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 613fcf5ef2aSThomas Huth } else { 614fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 615fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 616fcf5ef2aSThomas Huth } 617fcf5ef2aSThomas Huth 618fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 619fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 620fcf5ef2aSThomas Huth #endif 621fcf5ef2aSThomas Huth } 622fcf5ef2aSThomas Huth 6230c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 624fcf5ef2aSThomas Huth { 625fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 626fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 627fcf5ef2aSThomas Huth } 628fcf5ef2aSThomas Huth 6290c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 630fcf5ef2aSThomas Huth { 631fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 632fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 633fcf5ef2aSThomas Huth } 634fcf5ef2aSThomas Huth 635fcf5ef2aSThomas Huth // 1 6360c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 637fcf5ef2aSThomas Huth { 638fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 639fcf5ef2aSThomas Huth } 640fcf5ef2aSThomas Huth 641fcf5ef2aSThomas Huth // Z 6420c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 643fcf5ef2aSThomas Huth { 644fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 645fcf5ef2aSThomas Huth } 646fcf5ef2aSThomas Huth 647fcf5ef2aSThomas Huth // Z | (N ^ V) 6480c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 649fcf5ef2aSThomas Huth { 650fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 651fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 652fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 653fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 654fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 655fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 656fcf5ef2aSThomas Huth } 657fcf5ef2aSThomas Huth 658fcf5ef2aSThomas Huth // N ^ V 6590c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 660fcf5ef2aSThomas Huth { 661fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 662fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 663fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 664fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 665fcf5ef2aSThomas Huth } 666fcf5ef2aSThomas Huth 667fcf5ef2aSThomas Huth // C | Z 6680c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 669fcf5ef2aSThomas Huth { 670fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 671fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 672fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 673fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 674fcf5ef2aSThomas Huth } 675fcf5ef2aSThomas Huth 676fcf5ef2aSThomas Huth // C 6770c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 678fcf5ef2aSThomas Huth { 679fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 680fcf5ef2aSThomas Huth } 681fcf5ef2aSThomas Huth 682fcf5ef2aSThomas Huth // V 6830c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 684fcf5ef2aSThomas Huth { 685fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 686fcf5ef2aSThomas Huth } 687fcf5ef2aSThomas Huth 688fcf5ef2aSThomas Huth // 0 6890c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 690fcf5ef2aSThomas Huth { 691fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 692fcf5ef2aSThomas Huth } 693fcf5ef2aSThomas Huth 694fcf5ef2aSThomas Huth // N 6950c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 696fcf5ef2aSThomas Huth { 697fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 698fcf5ef2aSThomas Huth } 699fcf5ef2aSThomas Huth 700fcf5ef2aSThomas Huth // !Z 7010c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 702fcf5ef2aSThomas Huth { 703fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 704fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 705fcf5ef2aSThomas Huth } 706fcf5ef2aSThomas Huth 707fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 7080c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 709fcf5ef2aSThomas Huth { 710fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 711fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 712fcf5ef2aSThomas Huth } 713fcf5ef2aSThomas Huth 714fcf5ef2aSThomas Huth // !(N ^ V) 7150c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 716fcf5ef2aSThomas Huth { 717fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 718fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 719fcf5ef2aSThomas Huth } 720fcf5ef2aSThomas Huth 721fcf5ef2aSThomas Huth // !(C | Z) 7220c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 723fcf5ef2aSThomas Huth { 724fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 725fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 726fcf5ef2aSThomas Huth } 727fcf5ef2aSThomas Huth 728fcf5ef2aSThomas Huth // !C 7290c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 730fcf5ef2aSThomas Huth { 731fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 732fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 733fcf5ef2aSThomas Huth } 734fcf5ef2aSThomas Huth 735fcf5ef2aSThomas Huth // !N 7360c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 737fcf5ef2aSThomas Huth { 738fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 739fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 740fcf5ef2aSThomas Huth } 741fcf5ef2aSThomas Huth 742fcf5ef2aSThomas Huth // !V 7430c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 744fcf5ef2aSThomas Huth { 745fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 746fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 747fcf5ef2aSThomas Huth } 748fcf5ef2aSThomas Huth 749fcf5ef2aSThomas Huth /* 750fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 751fcf5ef2aSThomas Huth 0 = 752fcf5ef2aSThomas Huth 1 < 753fcf5ef2aSThomas Huth 2 > 754fcf5ef2aSThomas Huth 3 unordered 755fcf5ef2aSThomas Huth */ 7560c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 757fcf5ef2aSThomas Huth unsigned int fcc_offset) 758fcf5ef2aSThomas Huth { 759fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 760fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 761fcf5ef2aSThomas Huth } 762fcf5ef2aSThomas Huth 7630c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 764fcf5ef2aSThomas Huth { 765fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 766fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 767fcf5ef2aSThomas Huth } 768fcf5ef2aSThomas Huth 769fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 7700c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 771fcf5ef2aSThomas Huth { 772fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 773fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 774fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 775fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 776fcf5ef2aSThomas Huth } 777fcf5ef2aSThomas Huth 778fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 7790c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 780fcf5ef2aSThomas Huth { 781fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 782fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 783fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 784fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 785fcf5ef2aSThomas Huth } 786fcf5ef2aSThomas Huth 787fcf5ef2aSThomas Huth // 1 or 3: FCC0 7880c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 789fcf5ef2aSThomas Huth { 790fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 791fcf5ef2aSThomas Huth } 792fcf5ef2aSThomas Huth 793fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 7940c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 795fcf5ef2aSThomas Huth { 796fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 797fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 798fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 799fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 800fcf5ef2aSThomas Huth } 801fcf5ef2aSThomas Huth 802fcf5ef2aSThomas Huth // 2 or 3: FCC1 8030c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 804fcf5ef2aSThomas Huth { 805fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth 808fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 8090c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 810fcf5ef2aSThomas Huth { 811fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 812fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 813fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 814fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 815fcf5ef2aSThomas Huth } 816fcf5ef2aSThomas Huth 817fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 8180c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 819fcf5ef2aSThomas Huth { 820fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 821fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 822fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 823fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 824fcf5ef2aSThomas Huth } 825fcf5ef2aSThomas Huth 826fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 8270c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 828fcf5ef2aSThomas Huth { 829fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 830fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 831fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 832fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 833fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 834fcf5ef2aSThomas Huth } 835fcf5ef2aSThomas Huth 836fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 8370c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 838fcf5ef2aSThomas Huth { 839fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 840fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 841fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 842fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 843fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 844fcf5ef2aSThomas Huth } 845fcf5ef2aSThomas Huth 846fcf5ef2aSThomas Huth // 0 or 2: !FCC0 8470c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 848fcf5ef2aSThomas Huth { 849fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 850fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 851fcf5ef2aSThomas Huth } 852fcf5ef2aSThomas Huth 853fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 8540c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 855fcf5ef2aSThomas Huth { 856fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 857fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 858fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 859fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 860fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 861fcf5ef2aSThomas Huth } 862fcf5ef2aSThomas Huth 863fcf5ef2aSThomas Huth // 0 or 1: !FCC1 8640c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 865fcf5ef2aSThomas Huth { 866fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 867fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 868fcf5ef2aSThomas Huth } 869fcf5ef2aSThomas Huth 870fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 8710c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 872fcf5ef2aSThomas Huth { 873fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 874fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 875fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 876fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 877fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 878fcf5ef2aSThomas Huth } 879fcf5ef2aSThomas Huth 880fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 8810c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 882fcf5ef2aSThomas Huth { 883fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 884fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 885fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 886fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 887fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 888fcf5ef2aSThomas Huth } 889fcf5ef2aSThomas Huth 8900c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 891fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 892fcf5ef2aSThomas Huth { 893fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 894fcf5ef2aSThomas Huth 895fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 896fcf5ef2aSThomas Huth 897fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 898fcf5ef2aSThomas Huth 899fcf5ef2aSThomas Huth gen_set_label(l1); 900fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 901fcf5ef2aSThomas Huth } 902fcf5ef2aSThomas Huth 9030c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 904fcf5ef2aSThomas Huth { 90500ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 90600ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 90700ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 908fcf5ef2aSThomas Huth 909fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 910fcf5ef2aSThomas Huth } 911fcf5ef2aSThomas Huth 912fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 913fcf5ef2aSThomas Huth have been set for a jump */ 9140c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 915fcf5ef2aSThomas Huth { 916fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 917fcf5ef2aSThomas Huth gen_generic_branch(dc); 91899c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 919fcf5ef2aSThomas Huth } 920fcf5ef2aSThomas Huth } 921fcf5ef2aSThomas Huth 9220c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 923fcf5ef2aSThomas Huth { 924633c4283SRichard Henderson if (dc->npc & 3) { 925633c4283SRichard Henderson switch (dc->npc) { 926633c4283SRichard Henderson case JUMP_PC: 927fcf5ef2aSThomas Huth gen_generic_branch(dc); 92899c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 929633c4283SRichard Henderson break; 930633c4283SRichard Henderson case DYNAMIC_PC: 931633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 932633c4283SRichard Henderson break; 933633c4283SRichard Henderson default: 934633c4283SRichard Henderson g_assert_not_reached(); 935633c4283SRichard Henderson } 936633c4283SRichard Henderson } else { 937fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 938fcf5ef2aSThomas Huth } 939fcf5ef2aSThomas Huth } 940fcf5ef2aSThomas Huth 9410c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 942fcf5ef2aSThomas Huth { 943fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 944fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 945ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 946fcf5ef2aSThomas Huth } 947fcf5ef2aSThomas Huth } 948fcf5ef2aSThomas Huth 9490c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 950fcf5ef2aSThomas Huth { 951fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 952fcf5ef2aSThomas Huth save_npc(dc); 953fcf5ef2aSThomas Huth } 954fcf5ef2aSThomas Huth 955fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 956fcf5ef2aSThomas Huth { 957fcf5ef2aSThomas Huth save_state(dc); 958ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 959af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 960fcf5ef2aSThomas Huth } 961fcf5ef2aSThomas Huth 962186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 963fcf5ef2aSThomas Huth { 964186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 965186e7890SRichard Henderson 966186e7890SRichard Henderson e->next = dc->delay_excp_list; 967186e7890SRichard Henderson dc->delay_excp_list = e; 968186e7890SRichard Henderson 969186e7890SRichard Henderson e->lab = gen_new_label(); 970186e7890SRichard Henderson e->excp = excp; 971186e7890SRichard Henderson e->pc = dc->pc; 972186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 973186e7890SRichard Henderson assert(e->npc != JUMP_PC); 974186e7890SRichard Henderson e->npc = dc->npc; 975186e7890SRichard Henderson 976186e7890SRichard Henderson return e->lab; 977186e7890SRichard Henderson } 978186e7890SRichard Henderson 979186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 980186e7890SRichard Henderson { 981186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 982186e7890SRichard Henderson } 983186e7890SRichard Henderson 984186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 985186e7890SRichard Henderson { 986186e7890SRichard Henderson TCGv t = tcg_temp_new(); 987186e7890SRichard Henderson TCGLabel *lab; 988186e7890SRichard Henderson 989186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 990186e7890SRichard Henderson 991186e7890SRichard Henderson flush_cond(dc); 992186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 993186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 994fcf5ef2aSThomas Huth } 995fcf5ef2aSThomas Huth 9960c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 997fcf5ef2aSThomas Huth { 998633c4283SRichard Henderson if (dc->npc & 3) { 999633c4283SRichard Henderson switch (dc->npc) { 1000633c4283SRichard Henderson case JUMP_PC: 1001fcf5ef2aSThomas Huth gen_generic_branch(dc); 1002fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 100399c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1004633c4283SRichard Henderson break; 1005633c4283SRichard Henderson case DYNAMIC_PC: 1006633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1007fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1008633c4283SRichard Henderson dc->pc = dc->npc; 1009633c4283SRichard Henderson break; 1010633c4283SRichard Henderson default: 1011633c4283SRichard Henderson g_assert_not_reached(); 1012633c4283SRichard Henderson } 1013fcf5ef2aSThomas Huth } else { 1014fcf5ef2aSThomas Huth dc->pc = dc->npc; 1015fcf5ef2aSThomas Huth } 1016fcf5ef2aSThomas Huth } 1017fcf5ef2aSThomas Huth 10180c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1019fcf5ef2aSThomas Huth { 1020fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1021fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1022fcf5ef2aSThomas Huth } 1023fcf5ef2aSThomas Huth 1024fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1025fcf5ef2aSThomas Huth DisasContext *dc) 1026fcf5ef2aSThomas Huth { 1027fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1028fcf5ef2aSThomas Huth TCG_COND_NEVER, 1029fcf5ef2aSThomas Huth TCG_COND_EQ, 1030fcf5ef2aSThomas Huth TCG_COND_LE, 1031fcf5ef2aSThomas Huth TCG_COND_LT, 1032fcf5ef2aSThomas Huth TCG_COND_LEU, 1033fcf5ef2aSThomas Huth TCG_COND_LTU, 1034fcf5ef2aSThomas Huth -1, /* neg */ 1035fcf5ef2aSThomas Huth -1, /* overflow */ 1036fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1037fcf5ef2aSThomas Huth TCG_COND_NE, 1038fcf5ef2aSThomas Huth TCG_COND_GT, 1039fcf5ef2aSThomas Huth TCG_COND_GE, 1040fcf5ef2aSThomas Huth TCG_COND_GTU, 1041fcf5ef2aSThomas Huth TCG_COND_GEU, 1042fcf5ef2aSThomas Huth -1, /* pos */ 1043fcf5ef2aSThomas Huth -1, /* no overflow */ 1044fcf5ef2aSThomas Huth }; 1045fcf5ef2aSThomas Huth 1046fcf5ef2aSThomas Huth static int logic_cond[16] = { 1047fcf5ef2aSThomas Huth TCG_COND_NEVER, 1048fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1049fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1050fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1051fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1052fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1053fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1054fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1055fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1056fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1057fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1058fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1059fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1060fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1061fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1062fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1063fcf5ef2aSThomas Huth }; 1064fcf5ef2aSThomas Huth 1065fcf5ef2aSThomas Huth TCGv_i32 r_src; 1066fcf5ef2aSThomas Huth TCGv r_dst; 1067fcf5ef2aSThomas Huth 1068fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1069fcf5ef2aSThomas Huth if (xcc) { 1070fcf5ef2aSThomas Huth r_src = cpu_xcc; 1071fcf5ef2aSThomas Huth } else { 1072fcf5ef2aSThomas Huth r_src = cpu_psr; 1073fcf5ef2aSThomas Huth } 1074fcf5ef2aSThomas Huth #else 1075fcf5ef2aSThomas Huth r_src = cpu_psr; 1076fcf5ef2aSThomas Huth #endif 1077fcf5ef2aSThomas Huth 1078fcf5ef2aSThomas Huth switch (dc->cc_op) { 1079fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1080fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1081fcf5ef2aSThomas Huth do_compare_dst_0: 1082fcf5ef2aSThomas Huth cmp->is_bool = false; 108300ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1084fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1085fcf5ef2aSThomas Huth if (!xcc) { 1086fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1087fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1088fcf5ef2aSThomas Huth break; 1089fcf5ef2aSThomas Huth } 1090fcf5ef2aSThomas Huth #endif 1091fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1092fcf5ef2aSThomas Huth break; 1093fcf5ef2aSThomas Huth 1094fcf5ef2aSThomas Huth case CC_OP_SUB: 1095fcf5ef2aSThomas Huth switch (cond) { 1096fcf5ef2aSThomas Huth case 6: /* neg */ 1097fcf5ef2aSThomas Huth case 14: /* pos */ 1098fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1099fcf5ef2aSThomas Huth goto do_compare_dst_0; 1100fcf5ef2aSThomas Huth 1101fcf5ef2aSThomas Huth case 7: /* overflow */ 1102fcf5ef2aSThomas Huth case 15: /* !overflow */ 1103fcf5ef2aSThomas Huth goto do_dynamic; 1104fcf5ef2aSThomas Huth 1105fcf5ef2aSThomas Huth default: 1106fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1107fcf5ef2aSThomas Huth cmp->is_bool = false; 1108fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1109fcf5ef2aSThomas Huth if (!xcc) { 1110fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1111fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1112fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1113fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1114fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1115fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1116fcf5ef2aSThomas Huth break; 1117fcf5ef2aSThomas Huth } 1118fcf5ef2aSThomas Huth #endif 1119fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1120fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1121fcf5ef2aSThomas Huth break; 1122fcf5ef2aSThomas Huth } 1123fcf5ef2aSThomas Huth break; 1124fcf5ef2aSThomas Huth 1125fcf5ef2aSThomas Huth default: 1126fcf5ef2aSThomas Huth do_dynamic: 1127ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1128fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1129fcf5ef2aSThomas Huth /* FALLTHRU */ 1130fcf5ef2aSThomas Huth 1131fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1132fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1133fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1134fcf5ef2aSThomas Huth cmp->is_bool = true; 1135fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 113600ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1137fcf5ef2aSThomas Huth 1138fcf5ef2aSThomas Huth switch (cond) { 1139fcf5ef2aSThomas Huth case 0x0: 1140fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1141fcf5ef2aSThomas Huth break; 1142fcf5ef2aSThomas Huth case 0x1: 1143fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1144fcf5ef2aSThomas Huth break; 1145fcf5ef2aSThomas Huth case 0x2: 1146fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1147fcf5ef2aSThomas Huth break; 1148fcf5ef2aSThomas Huth case 0x3: 1149fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1150fcf5ef2aSThomas Huth break; 1151fcf5ef2aSThomas Huth case 0x4: 1152fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1153fcf5ef2aSThomas Huth break; 1154fcf5ef2aSThomas Huth case 0x5: 1155fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1156fcf5ef2aSThomas Huth break; 1157fcf5ef2aSThomas Huth case 0x6: 1158fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1159fcf5ef2aSThomas Huth break; 1160fcf5ef2aSThomas Huth case 0x7: 1161fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1162fcf5ef2aSThomas Huth break; 1163fcf5ef2aSThomas Huth case 0x8: 1164fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1165fcf5ef2aSThomas Huth break; 1166fcf5ef2aSThomas Huth case 0x9: 1167fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1168fcf5ef2aSThomas Huth break; 1169fcf5ef2aSThomas Huth case 0xa: 1170fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1171fcf5ef2aSThomas Huth break; 1172fcf5ef2aSThomas Huth case 0xb: 1173fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1174fcf5ef2aSThomas Huth break; 1175fcf5ef2aSThomas Huth case 0xc: 1176fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1177fcf5ef2aSThomas Huth break; 1178fcf5ef2aSThomas Huth case 0xd: 1179fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1180fcf5ef2aSThomas Huth break; 1181fcf5ef2aSThomas Huth case 0xe: 1182fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1183fcf5ef2aSThomas Huth break; 1184fcf5ef2aSThomas Huth case 0xf: 1185fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1186fcf5ef2aSThomas Huth break; 1187fcf5ef2aSThomas Huth } 1188fcf5ef2aSThomas Huth break; 1189fcf5ef2aSThomas Huth } 1190fcf5ef2aSThomas Huth } 1191fcf5ef2aSThomas Huth 1192fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1193fcf5ef2aSThomas Huth { 1194fcf5ef2aSThomas Huth unsigned int offset; 1195fcf5ef2aSThomas Huth TCGv r_dst; 1196fcf5ef2aSThomas Huth 1197fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1198fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1199fcf5ef2aSThomas Huth cmp->is_bool = true; 1200fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 120100ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1202fcf5ef2aSThomas Huth 1203fcf5ef2aSThomas Huth switch (cc) { 1204fcf5ef2aSThomas Huth default: 1205fcf5ef2aSThomas Huth case 0x0: 1206fcf5ef2aSThomas Huth offset = 0; 1207fcf5ef2aSThomas Huth break; 1208fcf5ef2aSThomas Huth case 0x1: 1209fcf5ef2aSThomas Huth offset = 32 - 10; 1210fcf5ef2aSThomas Huth break; 1211fcf5ef2aSThomas Huth case 0x2: 1212fcf5ef2aSThomas Huth offset = 34 - 10; 1213fcf5ef2aSThomas Huth break; 1214fcf5ef2aSThomas Huth case 0x3: 1215fcf5ef2aSThomas Huth offset = 36 - 10; 1216fcf5ef2aSThomas Huth break; 1217fcf5ef2aSThomas Huth } 1218fcf5ef2aSThomas Huth 1219fcf5ef2aSThomas Huth switch (cond) { 1220fcf5ef2aSThomas Huth case 0x0: 1221fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1222fcf5ef2aSThomas Huth break; 1223fcf5ef2aSThomas Huth case 0x1: 1224fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1225fcf5ef2aSThomas Huth break; 1226fcf5ef2aSThomas Huth case 0x2: 1227fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1228fcf5ef2aSThomas Huth break; 1229fcf5ef2aSThomas Huth case 0x3: 1230fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1231fcf5ef2aSThomas Huth break; 1232fcf5ef2aSThomas Huth case 0x4: 1233fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1234fcf5ef2aSThomas Huth break; 1235fcf5ef2aSThomas Huth case 0x5: 1236fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1237fcf5ef2aSThomas Huth break; 1238fcf5ef2aSThomas Huth case 0x6: 1239fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1240fcf5ef2aSThomas Huth break; 1241fcf5ef2aSThomas Huth case 0x7: 1242fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1243fcf5ef2aSThomas Huth break; 1244fcf5ef2aSThomas Huth case 0x8: 1245fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1246fcf5ef2aSThomas Huth break; 1247fcf5ef2aSThomas Huth case 0x9: 1248fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1249fcf5ef2aSThomas Huth break; 1250fcf5ef2aSThomas Huth case 0xa: 1251fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1252fcf5ef2aSThomas Huth break; 1253fcf5ef2aSThomas Huth case 0xb: 1254fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1255fcf5ef2aSThomas Huth break; 1256fcf5ef2aSThomas Huth case 0xc: 1257fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1258fcf5ef2aSThomas Huth break; 1259fcf5ef2aSThomas Huth case 0xd: 1260fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1261fcf5ef2aSThomas Huth break; 1262fcf5ef2aSThomas Huth case 0xe: 1263fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1264fcf5ef2aSThomas Huth break; 1265fcf5ef2aSThomas Huth case 0xf: 1266fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1267fcf5ef2aSThomas Huth break; 1268fcf5ef2aSThomas Huth } 1269fcf5ef2aSThomas Huth } 1270fcf5ef2aSThomas Huth 1271fcf5ef2aSThomas Huth // Inverted logic 1272ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1273ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1274fcf5ef2aSThomas Huth TCG_COND_NE, 1275fcf5ef2aSThomas Huth TCG_COND_GT, 1276fcf5ef2aSThomas Huth TCG_COND_GE, 1277ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1278fcf5ef2aSThomas Huth TCG_COND_EQ, 1279fcf5ef2aSThomas Huth TCG_COND_LE, 1280fcf5ef2aSThomas Huth TCG_COND_LT, 1281fcf5ef2aSThomas Huth }; 1282fcf5ef2aSThomas Huth 1283fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1284fcf5ef2aSThomas Huth { 1285fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1286fcf5ef2aSThomas Huth cmp->is_bool = false; 1287fcf5ef2aSThomas Huth cmp->c1 = r_src; 128800ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1289fcf5ef2aSThomas Huth } 1290fcf5ef2aSThomas Huth 1291fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 12920c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1293fcf5ef2aSThomas Huth { 1294fcf5ef2aSThomas Huth switch (fccno) { 1295fcf5ef2aSThomas Huth case 0: 1296ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1297fcf5ef2aSThomas Huth break; 1298fcf5ef2aSThomas Huth case 1: 1299ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1300fcf5ef2aSThomas Huth break; 1301fcf5ef2aSThomas Huth case 2: 1302ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1303fcf5ef2aSThomas Huth break; 1304fcf5ef2aSThomas Huth case 3: 1305ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1306fcf5ef2aSThomas Huth break; 1307fcf5ef2aSThomas Huth } 1308fcf5ef2aSThomas Huth } 1309fcf5ef2aSThomas Huth 13100c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1311fcf5ef2aSThomas Huth { 1312fcf5ef2aSThomas Huth switch (fccno) { 1313fcf5ef2aSThomas Huth case 0: 1314ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1315fcf5ef2aSThomas Huth break; 1316fcf5ef2aSThomas Huth case 1: 1317ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1318fcf5ef2aSThomas Huth break; 1319fcf5ef2aSThomas Huth case 2: 1320ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1321fcf5ef2aSThomas Huth break; 1322fcf5ef2aSThomas Huth case 3: 1323ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1324fcf5ef2aSThomas Huth break; 1325fcf5ef2aSThomas Huth } 1326fcf5ef2aSThomas Huth } 1327fcf5ef2aSThomas Huth 13280c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1329fcf5ef2aSThomas Huth { 1330fcf5ef2aSThomas Huth switch (fccno) { 1331fcf5ef2aSThomas Huth case 0: 1332ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1333fcf5ef2aSThomas Huth break; 1334fcf5ef2aSThomas Huth case 1: 1335ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1336fcf5ef2aSThomas Huth break; 1337fcf5ef2aSThomas Huth case 2: 1338ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1339fcf5ef2aSThomas Huth break; 1340fcf5ef2aSThomas Huth case 3: 1341ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1342fcf5ef2aSThomas Huth break; 1343fcf5ef2aSThomas Huth } 1344fcf5ef2aSThomas Huth } 1345fcf5ef2aSThomas Huth 13460c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1347fcf5ef2aSThomas Huth { 1348fcf5ef2aSThomas Huth switch (fccno) { 1349fcf5ef2aSThomas Huth case 0: 1350ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1351fcf5ef2aSThomas Huth break; 1352fcf5ef2aSThomas Huth case 1: 1353ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1354fcf5ef2aSThomas Huth break; 1355fcf5ef2aSThomas Huth case 2: 1356ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1357fcf5ef2aSThomas Huth break; 1358fcf5ef2aSThomas Huth case 3: 1359ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1360fcf5ef2aSThomas Huth break; 1361fcf5ef2aSThomas Huth } 1362fcf5ef2aSThomas Huth } 1363fcf5ef2aSThomas Huth 13640c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1365fcf5ef2aSThomas Huth { 1366fcf5ef2aSThomas Huth switch (fccno) { 1367fcf5ef2aSThomas Huth case 0: 1368ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1369fcf5ef2aSThomas Huth break; 1370fcf5ef2aSThomas Huth case 1: 1371ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1372fcf5ef2aSThomas Huth break; 1373fcf5ef2aSThomas Huth case 2: 1374ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1375fcf5ef2aSThomas Huth break; 1376fcf5ef2aSThomas Huth case 3: 1377ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1378fcf5ef2aSThomas Huth break; 1379fcf5ef2aSThomas Huth } 1380fcf5ef2aSThomas Huth } 1381fcf5ef2aSThomas Huth 13820c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1383fcf5ef2aSThomas Huth { 1384fcf5ef2aSThomas Huth switch (fccno) { 1385fcf5ef2aSThomas Huth case 0: 1386ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1387fcf5ef2aSThomas Huth break; 1388fcf5ef2aSThomas Huth case 1: 1389ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1390fcf5ef2aSThomas Huth break; 1391fcf5ef2aSThomas Huth case 2: 1392ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1393fcf5ef2aSThomas Huth break; 1394fcf5ef2aSThomas Huth case 3: 1395ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1396fcf5ef2aSThomas Huth break; 1397fcf5ef2aSThomas Huth } 1398fcf5ef2aSThomas Huth } 1399fcf5ef2aSThomas Huth 1400fcf5ef2aSThomas Huth #else 1401fcf5ef2aSThomas Huth 14020c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1403fcf5ef2aSThomas Huth { 1404ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1405fcf5ef2aSThomas Huth } 1406fcf5ef2aSThomas Huth 14070c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1408fcf5ef2aSThomas Huth { 1409ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1410fcf5ef2aSThomas Huth } 1411fcf5ef2aSThomas Huth 14120c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1413fcf5ef2aSThomas Huth { 1414ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1415fcf5ef2aSThomas Huth } 1416fcf5ef2aSThomas Huth 14170c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1418fcf5ef2aSThomas Huth { 1419ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1420fcf5ef2aSThomas Huth } 1421fcf5ef2aSThomas Huth 14220c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1423fcf5ef2aSThomas Huth { 1424ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1425fcf5ef2aSThomas Huth } 1426fcf5ef2aSThomas Huth 14270c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1428fcf5ef2aSThomas Huth { 1429ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1430fcf5ef2aSThomas Huth } 1431fcf5ef2aSThomas Huth #endif 1432fcf5ef2aSThomas Huth 1433fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1434fcf5ef2aSThomas Huth { 1435fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1436fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1437fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1438fcf5ef2aSThomas Huth } 1439fcf5ef2aSThomas Huth 1440fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1441fcf5ef2aSThomas Huth { 1442fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1443fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1444fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1445fcf5ef2aSThomas Huth return 1; 1446fcf5ef2aSThomas Huth } 1447fcf5ef2aSThomas Huth #endif 1448fcf5ef2aSThomas Huth return 0; 1449fcf5ef2aSThomas Huth } 1450fcf5ef2aSThomas Huth 14510c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1452fcf5ef2aSThomas Huth { 1453fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1454fcf5ef2aSThomas Huth } 1455fcf5ef2aSThomas Huth 14560c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1457fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1458fcf5ef2aSThomas Huth { 1459fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1460fcf5ef2aSThomas Huth 1461fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1462fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1463fcf5ef2aSThomas Huth 1464ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1465ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1466fcf5ef2aSThomas Huth 1467fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1468fcf5ef2aSThomas Huth } 1469fcf5ef2aSThomas Huth 14700c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1471fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1472fcf5ef2aSThomas Huth { 1473fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1474fcf5ef2aSThomas Huth 1475fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1476fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1477fcf5ef2aSThomas Huth 1478fcf5ef2aSThomas Huth gen(dst, src); 1479fcf5ef2aSThomas Huth 1480fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1481fcf5ef2aSThomas Huth } 1482fcf5ef2aSThomas Huth 14830c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1484fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1485fcf5ef2aSThomas Huth { 1486fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1487fcf5ef2aSThomas Huth 1488fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1489fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1490fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1491fcf5ef2aSThomas Huth 1492ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1493ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1494fcf5ef2aSThomas Huth 1495fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1496fcf5ef2aSThomas Huth } 1497fcf5ef2aSThomas Huth 1498fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 14990c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1500fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1501fcf5ef2aSThomas Huth { 1502fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1503fcf5ef2aSThomas Huth 1504fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1505fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1506fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1507fcf5ef2aSThomas Huth 1508fcf5ef2aSThomas Huth gen(dst, src1, src2); 1509fcf5ef2aSThomas Huth 1510fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1511fcf5ef2aSThomas Huth } 1512fcf5ef2aSThomas Huth #endif 1513fcf5ef2aSThomas Huth 15140c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1515fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1516fcf5ef2aSThomas Huth { 1517fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1518fcf5ef2aSThomas Huth 1519fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1520fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1521fcf5ef2aSThomas Huth 1522ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1523ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1524fcf5ef2aSThomas Huth 1525fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1526fcf5ef2aSThomas Huth } 1527fcf5ef2aSThomas Huth 1528fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15290c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1530fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1531fcf5ef2aSThomas Huth { 1532fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1533fcf5ef2aSThomas Huth 1534fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1535fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1536fcf5ef2aSThomas Huth 1537fcf5ef2aSThomas Huth gen(dst, src); 1538fcf5ef2aSThomas Huth 1539fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1540fcf5ef2aSThomas Huth } 1541fcf5ef2aSThomas Huth #endif 1542fcf5ef2aSThomas Huth 15430c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1544fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1545fcf5ef2aSThomas Huth { 1546fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1547fcf5ef2aSThomas Huth 1548fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1549fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1550fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1551fcf5ef2aSThomas Huth 1552ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1553ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1554fcf5ef2aSThomas Huth 1555fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1556fcf5ef2aSThomas Huth } 1557fcf5ef2aSThomas Huth 1558fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15590c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1560fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1561fcf5ef2aSThomas Huth { 1562fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1563fcf5ef2aSThomas Huth 1564fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1565fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1566fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1567fcf5ef2aSThomas Huth 1568fcf5ef2aSThomas Huth gen(dst, src1, src2); 1569fcf5ef2aSThomas Huth 1570fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1571fcf5ef2aSThomas Huth } 1572fcf5ef2aSThomas Huth 15730c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1574fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1575fcf5ef2aSThomas Huth { 1576fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1577fcf5ef2aSThomas Huth 1578fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1579fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1580fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1581fcf5ef2aSThomas Huth 1582fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1583fcf5ef2aSThomas Huth 1584fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1585fcf5ef2aSThomas Huth } 1586fcf5ef2aSThomas Huth 15870c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1588fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1589fcf5ef2aSThomas Huth { 1590fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1591fcf5ef2aSThomas Huth 1592fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1593fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1594fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1595fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1596fcf5ef2aSThomas Huth 1597fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1598fcf5ef2aSThomas Huth 1599fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1600fcf5ef2aSThomas Huth } 1601fcf5ef2aSThomas Huth #endif 1602fcf5ef2aSThomas Huth 16030c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1604fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1605fcf5ef2aSThomas Huth { 1606fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1607fcf5ef2aSThomas Huth 1608ad75a51eSRichard Henderson gen(tcg_env); 1609ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1610fcf5ef2aSThomas Huth 1611fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1612fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1613fcf5ef2aSThomas Huth } 1614fcf5ef2aSThomas Huth 1615fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16160c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1617fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1618fcf5ef2aSThomas Huth { 1619fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1620fcf5ef2aSThomas Huth 1621ad75a51eSRichard Henderson gen(tcg_env); 1622fcf5ef2aSThomas Huth 1623fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1624fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1625fcf5ef2aSThomas Huth } 1626fcf5ef2aSThomas Huth #endif 1627fcf5ef2aSThomas Huth 16280c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1629fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1630fcf5ef2aSThomas Huth { 1631fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1632fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1633fcf5ef2aSThomas Huth 1634ad75a51eSRichard Henderson gen(tcg_env); 1635ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1636fcf5ef2aSThomas Huth 1637fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1638fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1639fcf5ef2aSThomas Huth } 1640fcf5ef2aSThomas Huth 16410c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1642fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1643fcf5ef2aSThomas Huth { 1644fcf5ef2aSThomas Huth TCGv_i64 dst; 1645fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1646fcf5ef2aSThomas Huth 1647fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1648fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1649fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1650fcf5ef2aSThomas Huth 1651ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1652ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1653fcf5ef2aSThomas Huth 1654fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1655fcf5ef2aSThomas Huth } 1656fcf5ef2aSThomas Huth 16570c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1658fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1659fcf5ef2aSThomas Huth { 1660fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1661fcf5ef2aSThomas Huth 1662fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1663fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1664fcf5ef2aSThomas Huth 1665ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1666ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1667fcf5ef2aSThomas Huth 1668fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1669fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1670fcf5ef2aSThomas Huth } 1671fcf5ef2aSThomas Huth 1672fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16730c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1674fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1675fcf5ef2aSThomas Huth { 1676fcf5ef2aSThomas Huth TCGv_i64 dst; 1677fcf5ef2aSThomas Huth TCGv_i32 src; 1678fcf5ef2aSThomas Huth 1679fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1680fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1681fcf5ef2aSThomas Huth 1682ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1683ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1684fcf5ef2aSThomas Huth 1685fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1686fcf5ef2aSThomas Huth } 1687fcf5ef2aSThomas Huth #endif 1688fcf5ef2aSThomas Huth 16890c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1690fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1691fcf5ef2aSThomas Huth { 1692fcf5ef2aSThomas Huth TCGv_i64 dst; 1693fcf5ef2aSThomas Huth TCGv_i32 src; 1694fcf5ef2aSThomas Huth 1695fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1696fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1697fcf5ef2aSThomas Huth 1698ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1699fcf5ef2aSThomas Huth 1700fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1701fcf5ef2aSThomas Huth } 1702fcf5ef2aSThomas Huth 17030c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1704fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1705fcf5ef2aSThomas Huth { 1706fcf5ef2aSThomas Huth TCGv_i32 dst; 1707fcf5ef2aSThomas Huth TCGv_i64 src; 1708fcf5ef2aSThomas Huth 1709fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1710fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1711fcf5ef2aSThomas Huth 1712ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1713ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1714fcf5ef2aSThomas Huth 1715fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1716fcf5ef2aSThomas Huth } 1717fcf5ef2aSThomas Huth 17180c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1719fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1720fcf5ef2aSThomas Huth { 1721fcf5ef2aSThomas Huth TCGv_i32 dst; 1722fcf5ef2aSThomas Huth 1723fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1724fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1725fcf5ef2aSThomas Huth 1726ad75a51eSRichard Henderson gen(dst, tcg_env); 1727ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1728fcf5ef2aSThomas Huth 1729fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1730fcf5ef2aSThomas Huth } 1731fcf5ef2aSThomas Huth 17320c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1733fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1734fcf5ef2aSThomas Huth { 1735fcf5ef2aSThomas Huth TCGv_i64 dst; 1736fcf5ef2aSThomas Huth 1737fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1738fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1739fcf5ef2aSThomas Huth 1740ad75a51eSRichard Henderson gen(dst, tcg_env); 1741ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1742fcf5ef2aSThomas Huth 1743fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1744fcf5ef2aSThomas Huth } 1745fcf5ef2aSThomas Huth 17460c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1747fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1748fcf5ef2aSThomas Huth { 1749fcf5ef2aSThomas Huth TCGv_i32 src; 1750fcf5ef2aSThomas Huth 1751fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1752fcf5ef2aSThomas Huth 1753ad75a51eSRichard Henderson gen(tcg_env, src); 1754fcf5ef2aSThomas Huth 1755fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1756fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1757fcf5ef2aSThomas Huth } 1758fcf5ef2aSThomas Huth 17590c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1760fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1761fcf5ef2aSThomas Huth { 1762fcf5ef2aSThomas Huth TCGv_i64 src; 1763fcf5ef2aSThomas Huth 1764fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1765fcf5ef2aSThomas Huth 1766ad75a51eSRichard Henderson gen(tcg_env, src); 1767fcf5ef2aSThomas Huth 1768fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1769fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1770fcf5ef2aSThomas Huth } 1771fcf5ef2aSThomas Huth 1772fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 177314776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 1774fcf5ef2aSThomas Huth { 1775fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1776316b6783SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN); 1777fcf5ef2aSThomas Huth } 1778fcf5ef2aSThomas Huth 1779fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 1780fcf5ef2aSThomas Huth { 178100ab7e61SRichard Henderson TCGv m1 = tcg_constant_tl(0xff); 1782fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1783fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 1784fcf5ef2aSThomas Huth } 1785fcf5ef2aSThomas Huth 1786fcf5ef2aSThomas Huth /* asi moves */ 1787fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 1788fcf5ef2aSThomas Huth typedef enum { 1789fcf5ef2aSThomas Huth GET_ASI_HELPER, 1790fcf5ef2aSThomas Huth GET_ASI_EXCP, 1791fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1792fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1793fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1794fcf5ef2aSThomas Huth GET_ASI_SHORT, 1795fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1796fcf5ef2aSThomas Huth GET_ASI_BFILL, 1797fcf5ef2aSThomas Huth } ASIType; 1798fcf5ef2aSThomas Huth 1799fcf5ef2aSThomas Huth typedef struct { 1800fcf5ef2aSThomas Huth ASIType type; 1801fcf5ef2aSThomas Huth int asi; 1802fcf5ef2aSThomas Huth int mem_idx; 180314776ab5STony Nguyen MemOp memop; 1804fcf5ef2aSThomas Huth } DisasASI; 1805fcf5ef2aSThomas Huth 180614776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 1807fcf5ef2aSThomas Huth { 1808fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 1809fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1810fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1811fcf5ef2aSThomas Huth 1812fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1813fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1814fcf5ef2aSThomas Huth if (IS_IMM) { 1815fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1816fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1817fcf5ef2aSThomas Huth } else if (supervisor(dc) 1818fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1819fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1820fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1821fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1822fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1823fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1824fcf5ef2aSThomas Huth switch (asi) { 1825fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1826fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1827fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1828fcf5ef2aSThomas Huth break; 1829fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1830fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1831fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1832fcf5ef2aSThomas Huth break; 1833fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1834fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1835fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1836fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1837fcf5ef2aSThomas Huth break; 1838fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1839fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1840fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1841fcf5ef2aSThomas Huth break; 1842fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1843fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1844fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1845fcf5ef2aSThomas Huth break; 1846fcf5ef2aSThomas Huth } 18476e10f37cSKONRAD Frederic 18486e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 18496e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 18506e10f37cSKONRAD Frederic */ 18516e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1852fcf5ef2aSThomas Huth } else { 1853fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1854fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1855fcf5ef2aSThomas Huth } 1856fcf5ef2aSThomas Huth #else 1857fcf5ef2aSThomas Huth if (IS_IMM) { 1858fcf5ef2aSThomas Huth asi = dc->asi; 1859fcf5ef2aSThomas Huth } 1860fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1861fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1862fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1863fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1864fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1865fcf5ef2aSThomas Huth done properly in the helper. */ 1866fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1867fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1868fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1869fcf5ef2aSThomas Huth } else { 1870fcf5ef2aSThomas Huth switch (asi) { 1871fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1872fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1873fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1874fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1875fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1876fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1877fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1878fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1879fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1880fcf5ef2aSThomas Huth break; 1881fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1882fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1883fcf5ef2aSThomas Huth case ASI_TWINX_N: 1884fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1885fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1886fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 18879a10756dSArtyom Tarasenko if (hypervisor(dc)) { 188884f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 18899a10756dSArtyom Tarasenko } else { 1890fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 18919a10756dSArtyom Tarasenko } 1892fcf5ef2aSThomas Huth break; 1893fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1894fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1895fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1896fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1897fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1898fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1899fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1900fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1901fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1902fcf5ef2aSThomas Huth break; 1903fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1904fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1905fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1906fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1907fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1908fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1909fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1910fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1911fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1912fcf5ef2aSThomas Huth break; 1913fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1914fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1915fcf5ef2aSThomas Huth case ASI_TWINX_S: 1916fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1917fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1918fcf5ef2aSThomas Huth case ASI_BLK_S: 1919fcf5ef2aSThomas Huth case ASI_BLK_SL: 1920fcf5ef2aSThomas Huth case ASI_FL8_S: 1921fcf5ef2aSThomas Huth case ASI_FL8_SL: 1922fcf5ef2aSThomas Huth case ASI_FL16_S: 1923fcf5ef2aSThomas Huth case ASI_FL16_SL: 1924fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1925fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1926fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1927fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1928fcf5ef2aSThomas Huth } 1929fcf5ef2aSThomas Huth break; 1930fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1931fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1932fcf5ef2aSThomas Huth case ASI_TWINX_P: 1933fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1934fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1935fcf5ef2aSThomas Huth case ASI_BLK_P: 1936fcf5ef2aSThomas Huth case ASI_BLK_PL: 1937fcf5ef2aSThomas Huth case ASI_FL8_P: 1938fcf5ef2aSThomas Huth case ASI_FL8_PL: 1939fcf5ef2aSThomas Huth case ASI_FL16_P: 1940fcf5ef2aSThomas Huth case ASI_FL16_PL: 1941fcf5ef2aSThomas Huth break; 1942fcf5ef2aSThomas Huth } 1943fcf5ef2aSThomas Huth switch (asi) { 1944fcf5ef2aSThomas Huth case ASI_REAL: 1945fcf5ef2aSThomas Huth case ASI_REAL_IO: 1946fcf5ef2aSThomas Huth case ASI_REAL_L: 1947fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1948fcf5ef2aSThomas Huth case ASI_N: 1949fcf5ef2aSThomas Huth case ASI_NL: 1950fcf5ef2aSThomas Huth case ASI_AIUP: 1951fcf5ef2aSThomas Huth case ASI_AIUPL: 1952fcf5ef2aSThomas Huth case ASI_AIUS: 1953fcf5ef2aSThomas Huth case ASI_AIUSL: 1954fcf5ef2aSThomas Huth case ASI_S: 1955fcf5ef2aSThomas Huth case ASI_SL: 1956fcf5ef2aSThomas Huth case ASI_P: 1957fcf5ef2aSThomas Huth case ASI_PL: 1958fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1959fcf5ef2aSThomas Huth break; 1960fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1961fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1962fcf5ef2aSThomas Huth case ASI_TWINX_N: 1963fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1964fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1965fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1966fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1967fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1968fcf5ef2aSThomas Huth case ASI_TWINX_P: 1969fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1970fcf5ef2aSThomas Huth case ASI_TWINX_S: 1971fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1972fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1973fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1974fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1975fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1976fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1977fcf5ef2aSThomas Huth break; 1978fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1979fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1980fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1981fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1982fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1983fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1984fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1985fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1986fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1987fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1988fcf5ef2aSThomas Huth case ASI_BLK_S: 1989fcf5ef2aSThomas Huth case ASI_BLK_SL: 1990fcf5ef2aSThomas Huth case ASI_BLK_P: 1991fcf5ef2aSThomas Huth case ASI_BLK_PL: 1992fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1993fcf5ef2aSThomas Huth break; 1994fcf5ef2aSThomas Huth case ASI_FL8_S: 1995fcf5ef2aSThomas Huth case ASI_FL8_SL: 1996fcf5ef2aSThomas Huth case ASI_FL8_P: 1997fcf5ef2aSThomas Huth case ASI_FL8_PL: 1998fcf5ef2aSThomas Huth memop = MO_UB; 1999fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2000fcf5ef2aSThomas Huth break; 2001fcf5ef2aSThomas Huth case ASI_FL16_S: 2002fcf5ef2aSThomas Huth case ASI_FL16_SL: 2003fcf5ef2aSThomas Huth case ASI_FL16_P: 2004fcf5ef2aSThomas Huth case ASI_FL16_PL: 2005fcf5ef2aSThomas Huth memop = MO_TEUW; 2006fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2007fcf5ef2aSThomas Huth break; 2008fcf5ef2aSThomas Huth } 2009fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2010fcf5ef2aSThomas Huth if (asi & 8) { 2011fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2012fcf5ef2aSThomas Huth } 2013fcf5ef2aSThomas Huth } 2014fcf5ef2aSThomas Huth #endif 2015fcf5ef2aSThomas Huth 2016fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2017fcf5ef2aSThomas Huth } 2018fcf5ef2aSThomas Huth 2019fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 202014776ab5STony Nguyen int insn, MemOp memop) 2021fcf5ef2aSThomas Huth { 2022fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2023fcf5ef2aSThomas Huth 2024fcf5ef2aSThomas Huth switch (da.type) { 2025fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2026fcf5ef2aSThomas Huth break; 2027fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2028fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2029fcf5ef2aSThomas Huth break; 2030fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2031fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2032316b6783SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN); 2033fcf5ef2aSThomas Huth break; 2034fcf5ef2aSThomas Huth default: 2035fcf5ef2aSThomas Huth { 203600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2037316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2038fcf5ef2aSThomas Huth 2039fcf5ef2aSThomas Huth save_state(dc); 2040fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2041ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2042fcf5ef2aSThomas Huth #else 2043fcf5ef2aSThomas Huth { 2044fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2045ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2046fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2047fcf5ef2aSThomas Huth } 2048fcf5ef2aSThomas Huth #endif 2049fcf5ef2aSThomas Huth } 2050fcf5ef2aSThomas Huth break; 2051fcf5ef2aSThomas Huth } 2052fcf5ef2aSThomas Huth } 2053fcf5ef2aSThomas Huth 2054fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 205514776ab5STony Nguyen int insn, MemOp memop) 2056fcf5ef2aSThomas Huth { 2057fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2058fcf5ef2aSThomas Huth 2059fcf5ef2aSThomas Huth switch (da.type) { 2060fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2061fcf5ef2aSThomas Huth break; 2062fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 20633390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2064fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2065fcf5ef2aSThomas Huth break; 20663390537bSArtyom Tarasenko #else 20673390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 20683390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 20693390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 20703390537bSArtyom Tarasenko return; 20713390537bSArtyom Tarasenko } 20723390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 20733390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 20743390537bSArtyom Tarasenko #endif 2075fc0cd867SChen Qun /* fall through */ 2076fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2077fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2078316b6783SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN); 2079fcf5ef2aSThomas Huth break; 2080fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2081fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2082fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2083fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2084fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2085fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2086fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2087fcf5ef2aSThomas Huth { 2088fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2089fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 209000ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2091fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2092fcf5ef2aSThomas Huth int i; 2093fcf5ef2aSThomas Huth 2094fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2095fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2096fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2097fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2098fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2099fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2100fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2101fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2102fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2103fcf5ef2aSThomas Huth } 2104fcf5ef2aSThomas Huth } 2105fcf5ef2aSThomas Huth break; 2106fcf5ef2aSThomas Huth #endif 2107fcf5ef2aSThomas Huth default: 2108fcf5ef2aSThomas Huth { 210900ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2110316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2111fcf5ef2aSThomas Huth 2112fcf5ef2aSThomas Huth save_state(dc); 2113fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2114ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2115fcf5ef2aSThomas Huth #else 2116fcf5ef2aSThomas Huth { 2117fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2118fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2119ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2120fcf5ef2aSThomas Huth } 2121fcf5ef2aSThomas Huth #endif 2122fcf5ef2aSThomas Huth 2123fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2124fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2125fcf5ef2aSThomas Huth } 2126fcf5ef2aSThomas Huth break; 2127fcf5ef2aSThomas Huth } 2128fcf5ef2aSThomas Huth } 2129fcf5ef2aSThomas Huth 2130fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2131fcf5ef2aSThomas Huth TCGv addr, int insn) 2132fcf5ef2aSThomas Huth { 2133fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2134fcf5ef2aSThomas Huth 2135fcf5ef2aSThomas Huth switch (da.type) { 2136fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2137fcf5ef2aSThomas Huth break; 2138fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2139fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2140fcf5ef2aSThomas Huth break; 2141fcf5ef2aSThomas Huth default: 2142fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2143fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2144fcf5ef2aSThomas Huth break; 2145fcf5ef2aSThomas Huth } 2146fcf5ef2aSThomas Huth } 2147fcf5ef2aSThomas Huth 2148fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2149fcf5ef2aSThomas Huth int insn, int rd) 2150fcf5ef2aSThomas Huth { 2151fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2152fcf5ef2aSThomas Huth TCGv oldv; 2153fcf5ef2aSThomas Huth 2154fcf5ef2aSThomas Huth switch (da.type) { 2155fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2156fcf5ef2aSThomas Huth return; 2157fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2158fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2159fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2160316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2161fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2162fcf5ef2aSThomas Huth break; 2163fcf5ef2aSThomas Huth default: 2164fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2165fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2166fcf5ef2aSThomas Huth break; 2167fcf5ef2aSThomas Huth } 2168fcf5ef2aSThomas Huth } 2169fcf5ef2aSThomas Huth 2170fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2171fcf5ef2aSThomas Huth { 2172fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2173fcf5ef2aSThomas Huth 2174fcf5ef2aSThomas Huth switch (da.type) { 2175fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2176fcf5ef2aSThomas Huth break; 2177fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2178fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2179fcf5ef2aSThomas Huth break; 2180fcf5ef2aSThomas Huth default: 21813db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 21823db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2183af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2184ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 21853db010c3SRichard Henderson } else { 218600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 218700ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 21883db010c3SRichard Henderson TCGv_i64 s64, t64; 21893db010c3SRichard Henderson 21903db010c3SRichard Henderson save_state(dc); 21913db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2192ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 21933db010c3SRichard Henderson 219400ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2195ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 21963db010c3SRichard Henderson 21973db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 21983db010c3SRichard Henderson 21993db010c3SRichard Henderson /* End the TB. */ 22003db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 22013db010c3SRichard Henderson } 2202fcf5ef2aSThomas Huth break; 2203fcf5ef2aSThomas Huth } 2204fcf5ef2aSThomas Huth } 2205fcf5ef2aSThomas Huth #endif 2206fcf5ef2aSThomas Huth 2207fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2208fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2209fcf5ef2aSThomas Huth int insn, int size, int rd) 2210fcf5ef2aSThomas Huth { 2211fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2212fcf5ef2aSThomas Huth TCGv_i32 d32; 2213fcf5ef2aSThomas Huth TCGv_i64 d64; 2214fcf5ef2aSThomas Huth 2215fcf5ef2aSThomas Huth switch (da.type) { 2216fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2217fcf5ef2aSThomas Huth break; 2218fcf5ef2aSThomas Huth 2219fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2220fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2221fcf5ef2aSThomas Huth switch (size) { 2222fcf5ef2aSThomas Huth case 4: 2223fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2224316b6783SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2225fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2226fcf5ef2aSThomas Huth break; 2227fcf5ef2aSThomas Huth case 8: 2228fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2229fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2230fcf5ef2aSThomas Huth break; 2231fcf5ef2aSThomas Huth case 16: 2232fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2233fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2234fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2235fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2236fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2237fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2238fcf5ef2aSThomas Huth break; 2239fcf5ef2aSThomas Huth default: 2240fcf5ef2aSThomas Huth g_assert_not_reached(); 2241fcf5ef2aSThomas Huth } 2242fcf5ef2aSThomas Huth break; 2243fcf5ef2aSThomas Huth 2244fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2245fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2246fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 224714776ab5STony Nguyen MemOp memop; 2248fcf5ef2aSThomas Huth TCGv eight; 2249fcf5ef2aSThomas Huth int i; 2250fcf5ef2aSThomas Huth 2251fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2252fcf5ef2aSThomas Huth 2253fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2254fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 225500ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2256fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2257fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2258fcf5ef2aSThomas Huth da.mem_idx, memop); 2259fcf5ef2aSThomas Huth if (i == 7) { 2260fcf5ef2aSThomas Huth break; 2261fcf5ef2aSThomas Huth } 2262fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2263fcf5ef2aSThomas Huth memop = da.memop; 2264fcf5ef2aSThomas Huth } 2265fcf5ef2aSThomas Huth } else { 2266fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2267fcf5ef2aSThomas Huth } 2268fcf5ef2aSThomas Huth break; 2269fcf5ef2aSThomas Huth 2270fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2271fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2272fcf5ef2aSThomas Huth if (size == 8) { 2273fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2274316b6783SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2275316b6783SRichard Henderson da.memop | MO_ALIGN); 2276fcf5ef2aSThomas Huth } else { 2277fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2278fcf5ef2aSThomas Huth } 2279fcf5ef2aSThomas Huth break; 2280fcf5ef2aSThomas Huth 2281fcf5ef2aSThomas Huth default: 2282fcf5ef2aSThomas Huth { 228300ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2284316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN); 2285fcf5ef2aSThomas Huth 2286fcf5ef2aSThomas Huth save_state(dc); 2287fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2288fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2289fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2290fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2291fcf5ef2aSThomas Huth switch (size) { 2292fcf5ef2aSThomas Huth case 4: 2293fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2294ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2295fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2296fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2297fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2298fcf5ef2aSThomas Huth break; 2299fcf5ef2aSThomas Huth case 8: 2300ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop); 2301fcf5ef2aSThomas Huth break; 2302fcf5ef2aSThomas Huth case 16: 2303fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2304ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2305fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2306ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop); 2307fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2308fcf5ef2aSThomas Huth break; 2309fcf5ef2aSThomas Huth default: 2310fcf5ef2aSThomas Huth g_assert_not_reached(); 2311fcf5ef2aSThomas Huth } 2312fcf5ef2aSThomas Huth } 2313fcf5ef2aSThomas Huth break; 2314fcf5ef2aSThomas Huth } 2315fcf5ef2aSThomas Huth } 2316fcf5ef2aSThomas Huth 2317fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2318fcf5ef2aSThomas Huth int insn, int size, int rd) 2319fcf5ef2aSThomas Huth { 2320fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2321fcf5ef2aSThomas Huth TCGv_i32 d32; 2322fcf5ef2aSThomas Huth 2323fcf5ef2aSThomas Huth switch (da.type) { 2324fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2325fcf5ef2aSThomas Huth break; 2326fcf5ef2aSThomas Huth 2327fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2328fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2329fcf5ef2aSThomas Huth switch (size) { 2330fcf5ef2aSThomas Huth case 4: 2331fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2332316b6783SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2333fcf5ef2aSThomas Huth break; 2334fcf5ef2aSThomas Huth case 8: 2335fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2336fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2337fcf5ef2aSThomas Huth break; 2338fcf5ef2aSThomas Huth case 16: 2339fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2340fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2341fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2342fcf5ef2aSThomas Huth having to probe the second page before performing the first 2343fcf5ef2aSThomas Huth write. */ 2344fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2345fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2346fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2347fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2348fcf5ef2aSThomas Huth break; 2349fcf5ef2aSThomas Huth default: 2350fcf5ef2aSThomas Huth g_assert_not_reached(); 2351fcf5ef2aSThomas Huth } 2352fcf5ef2aSThomas Huth break; 2353fcf5ef2aSThomas Huth 2354fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2355fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2356fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 235714776ab5STony Nguyen MemOp memop; 2358fcf5ef2aSThomas Huth TCGv eight; 2359fcf5ef2aSThomas Huth int i; 2360fcf5ef2aSThomas Huth 2361fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2362fcf5ef2aSThomas Huth 2363fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2364fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 236500ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2366fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2367fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2368fcf5ef2aSThomas Huth da.mem_idx, memop); 2369fcf5ef2aSThomas Huth if (i == 7) { 2370fcf5ef2aSThomas Huth break; 2371fcf5ef2aSThomas Huth } 2372fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2373fcf5ef2aSThomas Huth memop = da.memop; 2374fcf5ef2aSThomas Huth } 2375fcf5ef2aSThomas Huth } else { 2376fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2377fcf5ef2aSThomas Huth } 2378fcf5ef2aSThomas Huth break; 2379fcf5ef2aSThomas Huth 2380fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2381fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2382fcf5ef2aSThomas Huth if (size == 8) { 2383fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2384316b6783SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2385316b6783SRichard Henderson da.memop | MO_ALIGN); 2386fcf5ef2aSThomas Huth } else { 2387fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2388fcf5ef2aSThomas Huth } 2389fcf5ef2aSThomas Huth break; 2390fcf5ef2aSThomas Huth 2391fcf5ef2aSThomas Huth default: 2392fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2393fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2394fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2395fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2396fcf5ef2aSThomas Huth break; 2397fcf5ef2aSThomas Huth } 2398fcf5ef2aSThomas Huth } 2399fcf5ef2aSThomas Huth 2400fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2401fcf5ef2aSThomas Huth { 2402fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2403fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2404fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2405fcf5ef2aSThomas Huth 2406fcf5ef2aSThomas Huth switch (da.type) { 2407fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2408fcf5ef2aSThomas Huth return; 2409fcf5ef2aSThomas Huth 2410fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2411fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2412fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2413fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2414fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2415fcf5ef2aSThomas Huth break; 2416fcf5ef2aSThomas Huth 2417fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2418fcf5ef2aSThomas Huth { 2419fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2420fcf5ef2aSThomas Huth 2421fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2422316b6783SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN); 2423fcf5ef2aSThomas Huth 2424fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2425fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2426fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2427fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2428fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2429fcf5ef2aSThomas Huth } else { 2430fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2431fcf5ef2aSThomas Huth } 2432fcf5ef2aSThomas Huth } 2433fcf5ef2aSThomas Huth break; 2434fcf5ef2aSThomas Huth 2435fcf5ef2aSThomas Huth default: 2436fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2437fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2438fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2439fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2440fcf5ef2aSThomas Huth { 244100ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 244200ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2443fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2444fcf5ef2aSThomas Huth 2445fcf5ef2aSThomas Huth save_state(dc); 2446ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2447fcf5ef2aSThomas Huth 2448fcf5ef2aSThomas Huth /* See above. */ 2449fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2450fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2451fcf5ef2aSThomas Huth } else { 2452fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2453fcf5ef2aSThomas Huth } 2454fcf5ef2aSThomas Huth } 2455fcf5ef2aSThomas Huth break; 2456fcf5ef2aSThomas Huth } 2457fcf5ef2aSThomas Huth 2458fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2459fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2460fcf5ef2aSThomas Huth } 2461fcf5ef2aSThomas Huth 2462fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2463fcf5ef2aSThomas Huth int insn, int rd) 2464fcf5ef2aSThomas Huth { 2465fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2466fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2467fcf5ef2aSThomas Huth 2468fcf5ef2aSThomas Huth switch (da.type) { 2469fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2470fcf5ef2aSThomas Huth break; 2471fcf5ef2aSThomas Huth 2472fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2473fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2474fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2475fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2476fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2477fcf5ef2aSThomas Huth break; 2478fcf5ef2aSThomas Huth 2479fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2480fcf5ef2aSThomas Huth { 2481fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2482fcf5ef2aSThomas Huth 2483fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2484fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2485fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2486fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2487fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2488fcf5ef2aSThomas Huth } else { 2489fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2490fcf5ef2aSThomas Huth } 2491fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2492316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2493fcf5ef2aSThomas Huth } 2494fcf5ef2aSThomas Huth break; 2495fcf5ef2aSThomas Huth 2496fcf5ef2aSThomas Huth default: 2497fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2498fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2499fcf5ef2aSThomas Huth { 250000ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 250100ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2502fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2503fcf5ef2aSThomas Huth 2504fcf5ef2aSThomas Huth /* See above. */ 2505fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2506fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2507fcf5ef2aSThomas Huth } else { 2508fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2509fcf5ef2aSThomas Huth } 2510fcf5ef2aSThomas Huth 2511fcf5ef2aSThomas Huth save_state(dc); 2512ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2513fcf5ef2aSThomas Huth } 2514fcf5ef2aSThomas Huth break; 2515fcf5ef2aSThomas Huth } 2516fcf5ef2aSThomas Huth } 2517fcf5ef2aSThomas Huth 2518fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2519fcf5ef2aSThomas Huth int insn, int rd) 2520fcf5ef2aSThomas Huth { 2521fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2522fcf5ef2aSThomas Huth TCGv oldv; 2523fcf5ef2aSThomas Huth 2524fcf5ef2aSThomas Huth switch (da.type) { 2525fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2526fcf5ef2aSThomas Huth return; 2527fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2528fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2529fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2530316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2531fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2532fcf5ef2aSThomas Huth break; 2533fcf5ef2aSThomas Huth default: 2534fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2535fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2536fcf5ef2aSThomas Huth break; 2537fcf5ef2aSThomas Huth } 2538fcf5ef2aSThomas Huth } 2539fcf5ef2aSThomas Huth 2540fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2541fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2542fcf5ef2aSThomas Huth { 2543fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2544fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2545fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2546fcf5ef2aSThomas Huth are unchanged. */ 2547fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2548fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2549fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2550fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2551fcf5ef2aSThomas Huth 2552fcf5ef2aSThomas Huth switch (da.type) { 2553fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2554fcf5ef2aSThomas Huth return; 2555fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2556fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2557316b6783SRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2558fcf5ef2aSThomas Huth break; 2559fcf5ef2aSThomas Huth default: 2560fcf5ef2aSThomas Huth { 256100ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 256200ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2563fcf5ef2aSThomas Huth 2564fcf5ef2aSThomas Huth save_state(dc); 2565ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2566fcf5ef2aSThomas Huth } 2567fcf5ef2aSThomas Huth break; 2568fcf5ef2aSThomas Huth } 2569fcf5ef2aSThomas Huth 2570fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2571fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2572fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2573fcf5ef2aSThomas Huth } 2574fcf5ef2aSThomas Huth 2575fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2576fcf5ef2aSThomas Huth int insn, int rd) 2577fcf5ef2aSThomas Huth { 2578fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2579fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2580fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2581fcf5ef2aSThomas Huth 2582fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2583fcf5ef2aSThomas Huth 2584fcf5ef2aSThomas Huth switch (da.type) { 2585fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2586fcf5ef2aSThomas Huth break; 2587fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2588fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2589316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2590fcf5ef2aSThomas Huth break; 2591fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2592fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2593fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2594fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2595fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2596fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2597fcf5ef2aSThomas Huth { 2598fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 259900ab7e61SRichard Henderson TCGv eight = tcg_constant_tl(8); 2600fcf5ef2aSThomas Huth int i; 2601fcf5ef2aSThomas Huth 2602fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2603fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2604fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2605fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2606fcf5ef2aSThomas Huth } 2607fcf5ef2aSThomas Huth } 2608fcf5ef2aSThomas Huth break; 2609fcf5ef2aSThomas Huth default: 2610fcf5ef2aSThomas Huth { 261100ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 261200ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2613fcf5ef2aSThomas Huth 2614fcf5ef2aSThomas Huth save_state(dc); 2615ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2616fcf5ef2aSThomas Huth } 2617fcf5ef2aSThomas Huth break; 2618fcf5ef2aSThomas Huth } 2619fcf5ef2aSThomas Huth } 2620fcf5ef2aSThomas Huth #endif 2621fcf5ef2aSThomas Huth 2622fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2623fcf5ef2aSThomas Huth { 2624fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2625fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2626fcf5ef2aSThomas Huth } 2627fcf5ef2aSThomas Huth 2628fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2629fcf5ef2aSThomas Huth { 2630fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2631fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 263252123f14SRichard Henderson TCGv t = tcg_temp_new(); 2633fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2634fcf5ef2aSThomas Huth return t; 2635fcf5ef2aSThomas Huth } else { /* register */ 2636fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2637fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2638fcf5ef2aSThomas Huth } 2639fcf5ef2aSThomas Huth } 2640fcf5ef2aSThomas Huth 2641fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2642fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2643fcf5ef2aSThomas Huth { 2644fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2645fcf5ef2aSThomas Huth 2646fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2647fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2648fcf5ef2aSThomas Huth the later. */ 2649fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2650fcf5ef2aSThomas Huth if (cmp->is_bool) { 2651fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2652fcf5ef2aSThomas Huth } else { 2653fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2654fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2655fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2656fcf5ef2aSThomas Huth } 2657fcf5ef2aSThomas Huth 2658fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2659fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2660fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 266100ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2662fcf5ef2aSThomas Huth 2663fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2664fcf5ef2aSThomas Huth 2665fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2666fcf5ef2aSThomas Huth } 2667fcf5ef2aSThomas Huth 2668fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2669fcf5ef2aSThomas Huth { 2670fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2671fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2672fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2673fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2674fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2675fcf5ef2aSThomas Huth } 2676fcf5ef2aSThomas Huth 2677fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2678fcf5ef2aSThomas Huth { 2679fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2680fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2681fcf5ef2aSThomas Huth 2682fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2683fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2684fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2685fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2686fcf5ef2aSThomas Huth 2687fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2688fcf5ef2aSThomas Huth } 2689fcf5ef2aSThomas Huth 2690fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2691ad75a51eSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_env tcg_env) 2692fcf5ef2aSThomas Huth { 2693fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2694fcf5ef2aSThomas Huth 2695fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2696ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2697fcf5ef2aSThomas Huth 2698fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2699fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2700fcf5ef2aSThomas Huth 2701fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2702fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2703ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2704fcf5ef2aSThomas Huth 2705fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2706fcf5ef2aSThomas Huth { 2707fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2708fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2709fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2710fcf5ef2aSThomas Huth } 2711fcf5ef2aSThomas Huth } 2712fcf5ef2aSThomas Huth #endif 2713fcf5ef2aSThomas Huth 2714fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2715fcf5ef2aSThomas Huth int width, bool cc, bool left) 2716fcf5ef2aSThomas Huth { 2717905a83deSRichard Henderson TCGv lo1, lo2; 2718fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2719fcf5ef2aSThomas Huth int shift, imask, omask; 2720fcf5ef2aSThomas Huth 2721fcf5ef2aSThomas Huth if (cc) { 2722fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2723fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2724fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2725fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2726fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2727fcf5ef2aSThomas Huth } 2728fcf5ef2aSThomas Huth 2729fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2730fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2731fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2732fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2733fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2734fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2735fcf5ef2aSThomas Huth the value we're looking for. */ 2736fcf5ef2aSThomas Huth switch (width) { 2737fcf5ef2aSThomas Huth case 8: 2738fcf5ef2aSThomas Huth imask = 0x7; 2739fcf5ef2aSThomas Huth shift = 3; 2740fcf5ef2aSThomas Huth omask = 0xff; 2741fcf5ef2aSThomas Huth if (left) { 2742fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2743fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2744fcf5ef2aSThomas Huth } else { 2745fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2746fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2747fcf5ef2aSThomas Huth } 2748fcf5ef2aSThomas Huth break; 2749fcf5ef2aSThomas Huth case 16: 2750fcf5ef2aSThomas Huth imask = 0x6; 2751fcf5ef2aSThomas Huth shift = 1; 2752fcf5ef2aSThomas Huth omask = 0xf; 2753fcf5ef2aSThomas Huth if (left) { 2754fcf5ef2aSThomas Huth tabl = 0x8cef; 2755fcf5ef2aSThomas Huth tabr = 0xf731; 2756fcf5ef2aSThomas Huth } else { 2757fcf5ef2aSThomas Huth tabl = 0x137f; 2758fcf5ef2aSThomas Huth tabr = 0xfec8; 2759fcf5ef2aSThomas Huth } 2760fcf5ef2aSThomas Huth break; 2761fcf5ef2aSThomas Huth case 32: 2762fcf5ef2aSThomas Huth imask = 0x4; 2763fcf5ef2aSThomas Huth shift = 0; 2764fcf5ef2aSThomas Huth omask = 0x3; 2765fcf5ef2aSThomas Huth if (left) { 2766fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2767fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2768fcf5ef2aSThomas Huth } else { 2769fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2770fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2771fcf5ef2aSThomas Huth } 2772fcf5ef2aSThomas Huth break; 2773fcf5ef2aSThomas Huth default: 2774fcf5ef2aSThomas Huth abort(); 2775fcf5ef2aSThomas Huth } 2776fcf5ef2aSThomas Huth 2777fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2778fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2779fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2780fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2781fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2782fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2783fcf5ef2aSThomas Huth 2784905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2785905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2786e3ebbadeSRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 2787fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2788fcf5ef2aSThomas Huth 2789fcf5ef2aSThomas Huth amask = -8; 2790fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2791fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2792fcf5ef2aSThomas Huth } 2793fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2794fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2795fcf5ef2aSThomas Huth 2796e3ebbadeSRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 2797e3ebbadeSRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 2798e3ebbadeSRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 2799fcf5ef2aSThomas Huth } 2800fcf5ef2aSThomas Huth 2801fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2802fcf5ef2aSThomas Huth { 2803fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2804fcf5ef2aSThomas Huth 2805fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2806fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2807fcf5ef2aSThomas Huth if (left) { 2808fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2809fcf5ef2aSThomas Huth } 2810fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2811fcf5ef2aSThomas Huth } 2812fcf5ef2aSThomas Huth 2813fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2814fcf5ef2aSThomas Huth { 2815fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2816fcf5ef2aSThomas Huth 2817fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2818fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2819fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2820fcf5ef2aSThomas Huth 2821fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2822fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2823fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2824fcf5ef2aSThomas Huth 2825fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2826fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2827fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2828fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2829fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2830fcf5ef2aSThomas Huth 2831fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2832fcf5ef2aSThomas Huth } 2833fcf5ef2aSThomas Huth #endif 2834fcf5ef2aSThomas Huth 2835878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2836878cc677SRichard Henderson #include "decode-insns.c.inc" 2837878cc677SRichard Henderson 2838878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2839878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2840878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2841878cc677SRichard Henderson 2842878cc677SRichard Henderson #define avail_ALL(C) true 2843878cc677SRichard Henderson #ifdef TARGET_SPARC64 2844878cc677SRichard Henderson # define avail_32(C) false 2845878cc677SRichard Henderson # define avail_64(C) true 2846878cc677SRichard Henderson #else 2847878cc677SRichard Henderson # define avail_32(C) true 2848878cc677SRichard Henderson # define avail_64(C) false 2849878cc677SRichard Henderson #endif 2850878cc677SRichard Henderson 2851878cc677SRichard Henderson /* Default case for non jump instructions. */ 2852878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2853878cc677SRichard Henderson { 2854878cc677SRichard Henderson if (dc->npc & 3) { 2855878cc677SRichard Henderson switch (dc->npc) { 2856878cc677SRichard Henderson case DYNAMIC_PC: 2857878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2858878cc677SRichard Henderson dc->pc = dc->npc; 2859878cc677SRichard Henderson gen_op_next_insn(); 2860878cc677SRichard Henderson break; 2861878cc677SRichard Henderson case JUMP_PC: 2862878cc677SRichard Henderson /* we can do a static jump */ 2863878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2864878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2865878cc677SRichard Henderson break; 2866878cc677SRichard Henderson default: 2867878cc677SRichard Henderson g_assert_not_reached(); 2868878cc677SRichard Henderson } 2869878cc677SRichard Henderson } else { 2870878cc677SRichard Henderson dc->pc = dc->npc; 2871878cc677SRichard Henderson dc->npc = dc->npc + 4; 2872878cc677SRichard Henderson } 2873878cc677SRichard Henderson return true; 2874878cc677SRichard Henderson } 2875878cc677SRichard Henderson 28766d2a0768SRichard Henderson /* 28776d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 28786d2a0768SRichard Henderson */ 28796d2a0768SRichard Henderson 2880276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2881276567aaSRichard Henderson { 2882276567aaSRichard Henderson if (annul) { 2883276567aaSRichard Henderson dc->pc = dc->npc + 4; 2884276567aaSRichard Henderson dc->npc = dc->pc + 4; 2885276567aaSRichard Henderson } else { 2886276567aaSRichard Henderson dc->pc = dc->npc; 2887276567aaSRichard Henderson dc->npc = dc->pc + 4; 2888276567aaSRichard Henderson } 2889276567aaSRichard Henderson return true; 2890276567aaSRichard Henderson } 2891276567aaSRichard Henderson 2892276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2893276567aaSRichard Henderson target_ulong dest) 2894276567aaSRichard Henderson { 2895276567aaSRichard Henderson if (annul) { 2896276567aaSRichard Henderson dc->pc = dest; 2897276567aaSRichard Henderson dc->npc = dest + 4; 2898276567aaSRichard Henderson } else { 2899276567aaSRichard Henderson dc->pc = dc->npc; 2900276567aaSRichard Henderson dc->npc = dest; 2901276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2902276567aaSRichard Henderson } 2903276567aaSRichard Henderson return true; 2904276567aaSRichard Henderson } 2905276567aaSRichard Henderson 29069d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 29079d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2908276567aaSRichard Henderson { 29096b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 29106b3e4cc6SRichard Henderson 2911276567aaSRichard Henderson if (annul) { 29126b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 29136b3e4cc6SRichard Henderson 29149d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 29156b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 29166b3e4cc6SRichard Henderson gen_set_label(l1); 29176b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 29186b3e4cc6SRichard Henderson 29196b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2920276567aaSRichard Henderson } else { 29216b3e4cc6SRichard Henderson if (npc & 3) { 29226b3e4cc6SRichard Henderson switch (npc) { 29236b3e4cc6SRichard Henderson case DYNAMIC_PC: 29246b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 29256b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 29266b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 29279d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 29289d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 29296b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 29306b3e4cc6SRichard Henderson dc->pc = npc; 29316b3e4cc6SRichard Henderson break; 29326b3e4cc6SRichard Henderson default: 29336b3e4cc6SRichard Henderson g_assert_not_reached(); 29346b3e4cc6SRichard Henderson } 29356b3e4cc6SRichard Henderson } else { 29366b3e4cc6SRichard Henderson dc->pc = npc; 29376b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 29386b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 29396b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 29409d4e2bc7SRichard Henderson if (cmp->is_bool) { 29419d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 29429d4e2bc7SRichard Henderson } else { 29439d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 29449d4e2bc7SRichard Henderson } 29456b3e4cc6SRichard Henderson } 2946276567aaSRichard Henderson } 2947276567aaSRichard Henderson return true; 2948276567aaSRichard Henderson } 2949276567aaSRichard Henderson 2950276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2951276567aaSRichard Henderson { 2952276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 29531ea9c62aSRichard Henderson DisasCompare cmp; 2954276567aaSRichard Henderson 2955276567aaSRichard Henderson switch (a->cond) { 2956276567aaSRichard Henderson case 0x0: 2957276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2958276567aaSRichard Henderson case 0x8: 2959276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2960276567aaSRichard Henderson default: 2961276567aaSRichard Henderson flush_cond(dc); 29621ea9c62aSRichard Henderson 29631ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 29649d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2965276567aaSRichard Henderson } 2966276567aaSRichard Henderson } 2967276567aaSRichard Henderson 2968276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2969276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2970276567aaSRichard Henderson 297145196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 297245196ea4SRichard Henderson { 297345196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2974d5471936SRichard Henderson DisasCompare cmp; 297545196ea4SRichard Henderson 297645196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 297745196ea4SRichard Henderson return true; 297845196ea4SRichard Henderson } 297945196ea4SRichard Henderson switch (a->cond) { 298045196ea4SRichard Henderson case 0x0: 298145196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 298245196ea4SRichard Henderson case 0x8: 298345196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 298445196ea4SRichard Henderson default: 298545196ea4SRichard Henderson flush_cond(dc); 2986d5471936SRichard Henderson 2987d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 29889d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 298945196ea4SRichard Henderson } 299045196ea4SRichard Henderson } 299145196ea4SRichard Henderson 299245196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 299345196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 299445196ea4SRichard Henderson 2995ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2996ab9ffe98SRichard Henderson { 2997ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2998ab9ffe98SRichard Henderson DisasCompare cmp; 2999ab9ffe98SRichard Henderson 3000ab9ffe98SRichard Henderson if (!avail_64(dc)) { 3001ab9ffe98SRichard Henderson return false; 3002ab9ffe98SRichard Henderson } 3003ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 3004ab9ffe98SRichard Henderson return false; 3005ab9ffe98SRichard Henderson } 3006ab9ffe98SRichard Henderson 3007ab9ffe98SRichard Henderson flush_cond(dc); 3008ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 30099d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3010ab9ffe98SRichard Henderson } 3011ab9ffe98SRichard Henderson 301223ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 301323ada1b1SRichard Henderson { 301423ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 301523ada1b1SRichard Henderson 301623ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 301723ada1b1SRichard Henderson gen_mov_pc_npc(dc); 301823ada1b1SRichard Henderson dc->npc = target; 301923ada1b1SRichard Henderson return true; 302023ada1b1SRichard Henderson } 302123ada1b1SRichard Henderson 302245196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 302345196ea4SRichard Henderson { 302445196ea4SRichard Henderson /* 302545196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 302645196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 302745196ea4SRichard Henderson */ 302845196ea4SRichard Henderson #ifdef TARGET_SPARC64 302945196ea4SRichard Henderson return false; 303045196ea4SRichard Henderson #else 303145196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 303245196ea4SRichard Henderson return true; 303345196ea4SRichard Henderson #endif 303445196ea4SRichard Henderson } 303545196ea4SRichard Henderson 30366d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 30376d2a0768SRichard Henderson { 30386d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 30396d2a0768SRichard Henderson if (a->rd) { 30406d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 30416d2a0768SRichard Henderson } 30426d2a0768SRichard Henderson return advance_pc(dc); 30436d2a0768SRichard Henderson } 30446d2a0768SRichard Henderson 3045*30376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 3046*30376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 3047*30376636SRichard Henderson { 3048*30376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 3049*30376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 3050*30376636SRichard Henderson DisasCompare cmp; 3051*30376636SRichard Henderson TCGLabel *lab; 3052*30376636SRichard Henderson TCGv_i32 trap; 3053*30376636SRichard Henderson 3054*30376636SRichard Henderson /* Trap never. */ 3055*30376636SRichard Henderson if (cond == 0) { 3056*30376636SRichard Henderson return advance_pc(dc); 3057*30376636SRichard Henderson } 3058*30376636SRichard Henderson 3059*30376636SRichard Henderson /* 3060*30376636SRichard Henderson * Immediate traps are the most common case. Since this value is 3061*30376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 3062*30376636SRichard Henderson */ 3063*30376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 3064*30376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 3065*30376636SRichard Henderson } else { 3066*30376636SRichard Henderson trap = tcg_temp_new_i32(); 3067*30376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 3068*30376636SRichard Henderson if (imm) { 3069*30376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 3070*30376636SRichard Henderson } else { 3071*30376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 3072*30376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 3073*30376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 3074*30376636SRichard Henderson } 3075*30376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 3076*30376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 3077*30376636SRichard Henderson } 3078*30376636SRichard Henderson 3079*30376636SRichard Henderson /* Trap always. */ 3080*30376636SRichard Henderson if (cond == 8) { 3081*30376636SRichard Henderson save_state(dc); 3082*30376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 3083*30376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 3084*30376636SRichard Henderson return true; 3085*30376636SRichard Henderson } 3086*30376636SRichard Henderson 3087*30376636SRichard Henderson /* Conditional trap. */ 3088*30376636SRichard Henderson flush_cond(dc); 3089*30376636SRichard Henderson lab = delay_exceptionv(dc, trap); 3090*30376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 3091*30376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 3092*30376636SRichard Henderson 3093*30376636SRichard Henderson return advance_pc(dc); 3094*30376636SRichard Henderson } 3095*30376636SRichard Henderson 3096*30376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 3097*30376636SRichard Henderson { 3098*30376636SRichard Henderson if (avail_32(dc) && a->cc) { 3099*30376636SRichard Henderson return false; 3100*30376636SRichard Henderson } 3101*30376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 3102*30376636SRichard Henderson } 3103*30376636SRichard Henderson 3104*30376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 3105*30376636SRichard Henderson { 3106*30376636SRichard Henderson if (avail_64(dc)) { 3107*30376636SRichard Henderson return false; 3108*30376636SRichard Henderson } 3109*30376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 3110*30376636SRichard Henderson } 3111*30376636SRichard Henderson 3112*30376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 3113*30376636SRichard Henderson { 3114*30376636SRichard Henderson if (avail_32(dc)) { 3115*30376636SRichard Henderson return false; 3116*30376636SRichard Henderson } 3117*30376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 3118*30376636SRichard Henderson } 3119*30376636SRichard Henderson 3120fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 3121fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3122fcf5ef2aSThomas Huth goto illegal_insn; 3123fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 3124fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3125fcf5ef2aSThomas Huth goto nfpu_insn; 3126fcf5ef2aSThomas Huth 3127fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 3128878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 3129fcf5ef2aSThomas Huth { 3130fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 3131fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 3132fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 3133fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 3134fcf5ef2aSThomas Huth target_long simm; 3135fcf5ef2aSThomas Huth 3136fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 3137fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 3138fcf5ef2aSThomas Huth 3139fcf5ef2aSThomas Huth switch (opc) { 31406d2a0768SRichard Henderson case 0: 31416d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 314223ada1b1SRichard Henderson case 1: 314323ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 3144fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 3145fcf5ef2aSThomas Huth { 3146fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 314752123f14SRichard Henderson TCGv cpu_dst = tcg_temp_new(); 3148fcf5ef2aSThomas Huth TCGv cpu_tmp0; 3149fcf5ef2aSThomas Huth 3150*30376636SRichard Henderson if (xop == 0x28) { 3151fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3152fcf5ef2aSThomas Huth switch(rs1) { 3153fcf5ef2aSThomas Huth case 0: /* rdy */ 3154fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3155fcf5ef2aSThomas Huth case 0x01 ... 0x0e: /* undefined in the SPARCv8 3156fcf5ef2aSThomas Huth manual, rdy on the microSPARC 3157fcf5ef2aSThomas Huth II */ 3158fcf5ef2aSThomas Huth case 0x0f: /* stbar in the SPARCv8 manual, 3159fcf5ef2aSThomas Huth rdy on the microSPARC II */ 3160fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent in the 3161fcf5ef2aSThomas Huth SPARCv8 manual, rdy on the 3162fcf5ef2aSThomas Huth microSPARC II */ 3163fcf5ef2aSThomas Huth /* Read Asr17 */ 3164fcf5ef2aSThomas Huth if (rs1 == 0x11 && dc->def->features & CPU_FEATURE_ASR17) { 3165fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3166fcf5ef2aSThomas Huth /* Read Asr17 for a Leon3 monoprocessor */ 3167fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, (1 << 8) | (dc->def->nwindows - 1)); 3168fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3169fcf5ef2aSThomas Huth break; 3170fcf5ef2aSThomas Huth } 3171fcf5ef2aSThomas Huth #endif 3172fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_y); 3173fcf5ef2aSThomas Huth break; 3174fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3175fcf5ef2aSThomas Huth case 0x2: /* V9 rdccr */ 3176fcf5ef2aSThomas Huth update_psr(dc); 3177ad75a51eSRichard Henderson gen_helper_rdccr(cpu_dst, tcg_env); 3178fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3179fcf5ef2aSThomas Huth break; 3180fcf5ef2aSThomas Huth case 0x3: /* V9 rdasi */ 3181fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_dst, dc->asi); 3182fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3183fcf5ef2aSThomas Huth break; 3184fcf5ef2aSThomas Huth case 0x4: /* V9 rdtick */ 3185fcf5ef2aSThomas Huth { 3186fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3187fcf5ef2aSThomas Huth TCGv_i32 r_const; 3188fcf5ef2aSThomas Huth 3189fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 319000ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3191ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 3192fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3193dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3194dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 319546bb0137SMark Cave-Ayland } 3196ad75a51eSRichard Henderson gen_helper_tick_get_count(cpu_dst, tcg_env, r_tickptr, 3197fcf5ef2aSThomas Huth r_const); 3198fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3199fcf5ef2aSThomas Huth } 3200fcf5ef2aSThomas Huth break; 3201fcf5ef2aSThomas Huth case 0x5: /* V9 rdpc */ 3202fcf5ef2aSThomas Huth { 3203fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3204fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3205fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc & 0xffffffffULL); 3206fcf5ef2aSThomas Huth } else { 3207fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 3208fcf5ef2aSThomas Huth } 3209fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3210fcf5ef2aSThomas Huth } 3211fcf5ef2aSThomas Huth break; 3212fcf5ef2aSThomas Huth case 0x6: /* V9 rdfprs */ 3213fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_dst, cpu_fprs); 3214fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3215fcf5ef2aSThomas Huth break; 3216fcf5ef2aSThomas Huth case 0xf: /* V9 membar */ 3217fcf5ef2aSThomas Huth break; /* no effect */ 3218fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 3219fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3220fcf5ef2aSThomas Huth goto jmp_insn; 3221fcf5ef2aSThomas Huth } 3222fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_gsr); 3223fcf5ef2aSThomas Huth break; 3224fcf5ef2aSThomas Huth case 0x16: /* Softint */ 3225ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_dst, tcg_env, 3226fcf5ef2aSThomas Huth offsetof(CPUSPARCState, softint)); 3227fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3228fcf5ef2aSThomas Huth break; 3229fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 3230fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tick_cmpr); 3231fcf5ef2aSThomas Huth break; 3232fcf5ef2aSThomas Huth case 0x18: /* System tick */ 3233fcf5ef2aSThomas Huth { 3234fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3235fcf5ef2aSThomas Huth TCGv_i32 r_const; 3236fcf5ef2aSThomas Huth 3237fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 323800ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3239ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 3240fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 3241dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3242dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 324346bb0137SMark Cave-Ayland } 3244ad75a51eSRichard Henderson gen_helper_tick_get_count(cpu_dst, tcg_env, r_tickptr, 3245fcf5ef2aSThomas Huth r_const); 3246fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3247fcf5ef2aSThomas Huth } 3248fcf5ef2aSThomas Huth break; 3249fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 3250fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_stick_cmpr); 3251fcf5ef2aSThomas Huth break; 3252b8e31b3cSArtyom Tarasenko case 0x1a: /* UltraSPARC-T1 Strand status */ 3253b8e31b3cSArtyom Tarasenko /* XXX HYPV check maybe not enough, UA2005 & UA2007 describe 3254b8e31b3cSArtyom Tarasenko * this ASR as impl. dep 3255b8e31b3cSArtyom Tarasenko */ 3256b8e31b3cSArtyom Tarasenko CHECK_IU_FEATURE(dc, HYPV); 3257b8e31b3cSArtyom Tarasenko { 3258b8e31b3cSArtyom Tarasenko TCGv t = gen_dest_gpr(dc, rd); 3259b8e31b3cSArtyom Tarasenko tcg_gen_movi_tl(t, 1UL); 3260b8e31b3cSArtyom Tarasenko gen_store_gpr(dc, rd, t); 3261b8e31b3cSArtyom Tarasenko } 3262b8e31b3cSArtyom Tarasenko break; 3263fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 3264fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation Counter */ 3265fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 3266fcf5ef2aSThomas Huth case 0x14: /* Softint set, WO */ 3267fcf5ef2aSThomas Huth case 0x15: /* Softint clear, WO */ 3268fcf5ef2aSThomas Huth #endif 3269fcf5ef2aSThomas Huth default: 3270fcf5ef2aSThomas Huth goto illegal_insn; 3271fcf5ef2aSThomas Huth } 3272fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 3273fcf5ef2aSThomas Huth } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */ 3274fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3275fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3276fcf5ef2aSThomas Huth goto priv_insn; 3277fcf5ef2aSThomas Huth } 3278fcf5ef2aSThomas Huth update_psr(dc); 3279ad75a51eSRichard Henderson gen_helper_rdpsr(cpu_dst, tcg_env); 3280fcf5ef2aSThomas Huth #else 3281fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3282fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3283fcf5ef2aSThomas Huth goto priv_insn; 3284fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3285fcf5ef2aSThomas Huth switch (rs1) { 3286fcf5ef2aSThomas Huth case 0: // hpstate 3287ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_dst, tcg_env, 3288f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, hpstate)); 3289fcf5ef2aSThomas Huth break; 3290fcf5ef2aSThomas Huth case 1: // htstate 3291fcf5ef2aSThomas Huth // gen_op_rdhtstate(); 3292fcf5ef2aSThomas Huth break; 3293fcf5ef2aSThomas Huth case 3: // hintp 3294fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hintp); 3295fcf5ef2aSThomas Huth break; 3296fcf5ef2aSThomas Huth case 5: // htba 3297fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_htba); 3298fcf5ef2aSThomas Huth break; 3299fcf5ef2aSThomas Huth case 6: // hver 3300fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hver); 3301fcf5ef2aSThomas Huth break; 3302fcf5ef2aSThomas Huth case 31: // hstick_cmpr 3303fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr); 3304fcf5ef2aSThomas Huth break; 3305fcf5ef2aSThomas Huth default: 3306fcf5ef2aSThomas Huth goto illegal_insn; 3307fcf5ef2aSThomas Huth } 3308fcf5ef2aSThomas Huth #endif 3309fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3310fcf5ef2aSThomas Huth break; 3311fcf5ef2aSThomas Huth } else if (xop == 0x2a) { /* rdwim / V9 rdpr */ 3312fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3313fcf5ef2aSThomas Huth goto priv_insn; 3314fcf5ef2aSThomas Huth } 331552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3316fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3317fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3318fcf5ef2aSThomas Huth switch (rs1) { 3319fcf5ef2aSThomas Huth case 0: // tpc 3320fcf5ef2aSThomas Huth { 3321fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3322fcf5ef2aSThomas Huth 3323fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3324ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 3325fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3326fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 3327fcf5ef2aSThomas Huth } 3328fcf5ef2aSThomas Huth break; 3329fcf5ef2aSThomas Huth case 1: // tnpc 3330fcf5ef2aSThomas Huth { 3331fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3332fcf5ef2aSThomas Huth 3333fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3334ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 3335fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3336fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 3337fcf5ef2aSThomas Huth } 3338fcf5ef2aSThomas Huth break; 3339fcf5ef2aSThomas Huth case 2: // tstate 3340fcf5ef2aSThomas Huth { 3341fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3342fcf5ef2aSThomas Huth 3343fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3344ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 3345fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3346fcf5ef2aSThomas Huth offsetof(trap_state, tstate)); 3347fcf5ef2aSThomas Huth } 3348fcf5ef2aSThomas Huth break; 3349fcf5ef2aSThomas Huth case 3: // tt 3350fcf5ef2aSThomas Huth { 3351fcf5ef2aSThomas Huth TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3352fcf5ef2aSThomas Huth 3353ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 3354fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, r_tsptr, 3355fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 3356fcf5ef2aSThomas Huth } 3357fcf5ef2aSThomas Huth break; 3358fcf5ef2aSThomas Huth case 4: // tick 3359fcf5ef2aSThomas Huth { 3360fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3361fcf5ef2aSThomas Huth TCGv_i32 r_const; 3362fcf5ef2aSThomas Huth 3363fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 336400ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3365ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 3366fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3367dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3368dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 336946bb0137SMark Cave-Ayland } 3370ad75a51eSRichard Henderson gen_helper_tick_get_count(cpu_tmp0, tcg_env, 3371fcf5ef2aSThomas Huth r_tickptr, r_const); 3372fcf5ef2aSThomas Huth } 3373fcf5ef2aSThomas Huth break; 3374fcf5ef2aSThomas Huth case 5: // tba 3375fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_tbr); 3376fcf5ef2aSThomas Huth break; 3377fcf5ef2aSThomas Huth case 6: // pstate 3378ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3379fcf5ef2aSThomas Huth offsetof(CPUSPARCState, pstate)); 3380fcf5ef2aSThomas Huth break; 3381fcf5ef2aSThomas Huth case 7: // tl 3382ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3383fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 3384fcf5ef2aSThomas Huth break; 3385fcf5ef2aSThomas Huth case 8: // pil 3386ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3387fcf5ef2aSThomas Huth offsetof(CPUSPARCState, psrpil)); 3388fcf5ef2aSThomas Huth break; 3389fcf5ef2aSThomas Huth case 9: // cwp 3390ad75a51eSRichard Henderson gen_helper_rdcwp(cpu_tmp0, tcg_env); 3391fcf5ef2aSThomas Huth break; 3392fcf5ef2aSThomas Huth case 10: // cansave 3393ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3394fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cansave)); 3395fcf5ef2aSThomas Huth break; 3396fcf5ef2aSThomas Huth case 11: // canrestore 3397ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3398fcf5ef2aSThomas Huth offsetof(CPUSPARCState, canrestore)); 3399fcf5ef2aSThomas Huth break; 3400fcf5ef2aSThomas Huth case 12: // cleanwin 3401ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3402fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cleanwin)); 3403fcf5ef2aSThomas Huth break; 3404fcf5ef2aSThomas Huth case 13: // otherwin 3405ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3406fcf5ef2aSThomas Huth offsetof(CPUSPARCState, otherwin)); 3407fcf5ef2aSThomas Huth break; 3408fcf5ef2aSThomas Huth case 14: // wstate 3409ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3410fcf5ef2aSThomas Huth offsetof(CPUSPARCState, wstate)); 3411fcf5ef2aSThomas Huth break; 3412fcf5ef2aSThomas Huth case 16: // UA2005 gl 3413fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 3414ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3415fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gl)); 3416fcf5ef2aSThomas Huth break; 3417fcf5ef2aSThomas Huth case 26: // UA2005 strand status 3418fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3419fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3420fcf5ef2aSThomas Huth goto priv_insn; 3421fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ssr); 3422fcf5ef2aSThomas Huth break; 3423fcf5ef2aSThomas Huth case 31: // ver 3424fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ver); 3425fcf5ef2aSThomas Huth break; 3426fcf5ef2aSThomas Huth case 15: // fq 3427fcf5ef2aSThomas Huth default: 3428fcf5ef2aSThomas Huth goto illegal_insn; 3429fcf5ef2aSThomas Huth } 3430fcf5ef2aSThomas Huth #else 3431fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim); 3432fcf5ef2aSThomas Huth #endif 3433fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 3434fcf5ef2aSThomas Huth break; 3435aa04c9d9SGiuseppe Musacchio #endif 3436aa04c9d9SGiuseppe Musacchio #if defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY) 3437fcf5ef2aSThomas Huth } else if (xop == 0x2b) { /* rdtbr / V9 flushw */ 3438fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3439ad75a51eSRichard Henderson gen_helper_flushw(tcg_env); 3440fcf5ef2aSThomas Huth #else 3441fcf5ef2aSThomas Huth if (!supervisor(dc)) 3442fcf5ef2aSThomas Huth goto priv_insn; 3443fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tbr); 3444fcf5ef2aSThomas Huth #endif 3445fcf5ef2aSThomas Huth break; 3446fcf5ef2aSThomas Huth #endif 3447fcf5ef2aSThomas Huth } else if (xop == 0x34) { /* FPU Operations */ 3448fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3449fcf5ef2aSThomas Huth goto jmp_insn; 3450fcf5ef2aSThomas Huth } 3451fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3452fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3453fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3454fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3455fcf5ef2aSThomas Huth 3456fcf5ef2aSThomas Huth switch (xop) { 3457fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 3458fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 3459fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 3460fcf5ef2aSThomas Huth break; 3461fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 3462fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 3463fcf5ef2aSThomas Huth break; 3464fcf5ef2aSThomas Huth case 0x9: /* fabss */ 3465fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 3466fcf5ef2aSThomas Huth break; 3467fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 3468fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 3469fcf5ef2aSThomas Huth break; 3470fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 3471fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 3472fcf5ef2aSThomas Huth break; 3473fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 3474fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3475fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 3476fcf5ef2aSThomas Huth break; 3477fcf5ef2aSThomas Huth case 0x41: /* fadds */ 3478fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 3479fcf5ef2aSThomas Huth break; 3480fcf5ef2aSThomas Huth case 0x42: /* faddd */ 3481fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 3482fcf5ef2aSThomas Huth break; 3483fcf5ef2aSThomas Huth case 0x43: /* faddq */ 3484fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3485fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 3486fcf5ef2aSThomas Huth break; 3487fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 3488fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 3489fcf5ef2aSThomas Huth break; 3490fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 3491fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 3492fcf5ef2aSThomas Huth break; 3493fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 3494fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3495fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 3496fcf5ef2aSThomas Huth break; 3497fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 3498fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 3499fcf5ef2aSThomas Huth break; 3500fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 3501fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 3502fcf5ef2aSThomas Huth break; 3503fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 3504fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3505fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 3506fcf5ef2aSThomas Huth break; 3507fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 3508fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 3509fcf5ef2aSThomas Huth break; 3510fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 3511fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 3512fcf5ef2aSThomas Huth break; 3513fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 3514fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3515fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 3516fcf5ef2aSThomas Huth break; 3517fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 3518fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 3519fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 3520fcf5ef2aSThomas Huth break; 3521fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 3522fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3523fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 3524fcf5ef2aSThomas Huth break; 3525fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 3526fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 3527fcf5ef2aSThomas Huth break; 3528fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 3529fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 3530fcf5ef2aSThomas Huth break; 3531fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 3532fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3533fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 3534fcf5ef2aSThomas Huth break; 3535fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 3536fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 3537fcf5ef2aSThomas Huth break; 3538fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 3539fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 3540fcf5ef2aSThomas Huth break; 3541fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 3542fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3543fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 3544fcf5ef2aSThomas Huth break; 3545fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 3546fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3547fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 3548fcf5ef2aSThomas Huth break; 3549fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 3550fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3551fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 3552fcf5ef2aSThomas Huth break; 3553fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 3554fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3555fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 3556fcf5ef2aSThomas Huth break; 3557fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 3558fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 3559fcf5ef2aSThomas Huth break; 3560fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 3561fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 3562fcf5ef2aSThomas Huth break; 3563fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 3564fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3565fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 3566fcf5ef2aSThomas Huth break; 3567fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3568fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 3569fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 3570fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 3571fcf5ef2aSThomas Huth break; 3572fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 3573fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3574fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 3575fcf5ef2aSThomas Huth break; 3576fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 3577fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 3578fcf5ef2aSThomas Huth break; 3579fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 3580fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3581fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 3582fcf5ef2aSThomas Huth break; 3583fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 3584fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 3585fcf5ef2aSThomas Huth break; 3586fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 3587fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3588fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 3589fcf5ef2aSThomas Huth break; 3590fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 3591fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 3592fcf5ef2aSThomas Huth break; 3593fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 3594fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 3595fcf5ef2aSThomas Huth break; 3596fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 3597fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3598fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 3599fcf5ef2aSThomas Huth break; 3600fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 3601fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 3602fcf5ef2aSThomas Huth break; 3603fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 3604fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 3605fcf5ef2aSThomas Huth break; 3606fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 3607fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3608fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 3609fcf5ef2aSThomas Huth break; 3610fcf5ef2aSThomas Huth #endif 3611fcf5ef2aSThomas Huth default: 3612fcf5ef2aSThomas Huth goto illegal_insn; 3613fcf5ef2aSThomas Huth } 3614fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 3615fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3616fcf5ef2aSThomas Huth int cond; 3617fcf5ef2aSThomas Huth #endif 3618fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3619fcf5ef2aSThomas Huth goto jmp_insn; 3620fcf5ef2aSThomas Huth } 3621fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3622fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3623fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3624fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3625fcf5ef2aSThomas Huth 3626fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3627fcf5ef2aSThomas Huth #define FMOVR(sz) \ 3628fcf5ef2aSThomas Huth do { \ 3629fcf5ef2aSThomas Huth DisasCompare cmp; \ 3630fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 3631fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 3632fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 3633fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3634fcf5ef2aSThomas Huth } while (0) 3635fcf5ef2aSThomas Huth 3636fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 3637fcf5ef2aSThomas Huth FMOVR(s); 3638fcf5ef2aSThomas Huth break; 3639fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 3640fcf5ef2aSThomas Huth FMOVR(d); 3641fcf5ef2aSThomas Huth break; 3642fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 3643fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3644fcf5ef2aSThomas Huth FMOVR(q); 3645fcf5ef2aSThomas Huth break; 3646fcf5ef2aSThomas Huth } 3647fcf5ef2aSThomas Huth #undef FMOVR 3648fcf5ef2aSThomas Huth #endif 3649fcf5ef2aSThomas Huth switch (xop) { 3650fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3651fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 3652fcf5ef2aSThomas Huth do { \ 3653fcf5ef2aSThomas Huth DisasCompare cmp; \ 3654fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3655fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 3656fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3657fcf5ef2aSThomas Huth } while (0) 3658fcf5ef2aSThomas Huth 3659fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 3660fcf5ef2aSThomas Huth FMOVCC(0, s); 3661fcf5ef2aSThomas Huth break; 3662fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 3663fcf5ef2aSThomas Huth FMOVCC(0, d); 3664fcf5ef2aSThomas Huth break; 3665fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 3666fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3667fcf5ef2aSThomas Huth FMOVCC(0, q); 3668fcf5ef2aSThomas Huth break; 3669fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 3670fcf5ef2aSThomas Huth FMOVCC(1, s); 3671fcf5ef2aSThomas Huth break; 3672fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 3673fcf5ef2aSThomas Huth FMOVCC(1, d); 3674fcf5ef2aSThomas Huth break; 3675fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 3676fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3677fcf5ef2aSThomas Huth FMOVCC(1, q); 3678fcf5ef2aSThomas Huth break; 3679fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 3680fcf5ef2aSThomas Huth FMOVCC(2, s); 3681fcf5ef2aSThomas Huth break; 3682fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 3683fcf5ef2aSThomas Huth FMOVCC(2, d); 3684fcf5ef2aSThomas Huth break; 3685fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 3686fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3687fcf5ef2aSThomas Huth FMOVCC(2, q); 3688fcf5ef2aSThomas Huth break; 3689fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 3690fcf5ef2aSThomas Huth FMOVCC(3, s); 3691fcf5ef2aSThomas Huth break; 3692fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 3693fcf5ef2aSThomas Huth FMOVCC(3, d); 3694fcf5ef2aSThomas Huth break; 3695fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 3696fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3697fcf5ef2aSThomas Huth FMOVCC(3, q); 3698fcf5ef2aSThomas Huth break; 3699fcf5ef2aSThomas Huth #undef FMOVCC 3700fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 3701fcf5ef2aSThomas Huth do { \ 3702fcf5ef2aSThomas Huth DisasCompare cmp; \ 3703fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3704fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 3705fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3706fcf5ef2aSThomas Huth } while (0) 3707fcf5ef2aSThomas Huth 3708fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 3709fcf5ef2aSThomas Huth FMOVCC(0, s); 3710fcf5ef2aSThomas Huth break; 3711fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 3712fcf5ef2aSThomas Huth FMOVCC(0, d); 3713fcf5ef2aSThomas Huth break; 3714fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 3715fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3716fcf5ef2aSThomas Huth FMOVCC(0, q); 3717fcf5ef2aSThomas Huth break; 3718fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 3719fcf5ef2aSThomas Huth FMOVCC(1, s); 3720fcf5ef2aSThomas Huth break; 3721fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 3722fcf5ef2aSThomas Huth FMOVCC(1, d); 3723fcf5ef2aSThomas Huth break; 3724fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 3725fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3726fcf5ef2aSThomas Huth FMOVCC(1, q); 3727fcf5ef2aSThomas Huth break; 3728fcf5ef2aSThomas Huth #undef FMOVCC 3729fcf5ef2aSThomas Huth #endif 3730fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 3731fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3732fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3733fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 3734fcf5ef2aSThomas Huth break; 3735fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 3736fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3737fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3738fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 3739fcf5ef2aSThomas Huth break; 3740fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 3741fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3742fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3743fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3744fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 3745fcf5ef2aSThomas Huth break; 3746fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 3747fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3748fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3749fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 3750fcf5ef2aSThomas Huth break; 3751fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 3752fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3753fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3754fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 3755fcf5ef2aSThomas Huth break; 3756fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 3757fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3758fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3759fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3760fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 3761fcf5ef2aSThomas Huth break; 3762fcf5ef2aSThomas Huth default: 3763fcf5ef2aSThomas Huth goto illegal_insn; 3764fcf5ef2aSThomas Huth } 3765fcf5ef2aSThomas Huth } else if (xop == 0x2) { 3766fcf5ef2aSThomas Huth TCGv dst = gen_dest_gpr(dc, rd); 3767fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3768fcf5ef2aSThomas Huth if (rs1 == 0) { 3769fcf5ef2aSThomas Huth /* clr/mov shortcut : or %g0, x, y -> mov x, y */ 3770fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3771fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3772fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, simm); 3773fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3774fcf5ef2aSThomas Huth } else { /* register */ 3775fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3776fcf5ef2aSThomas Huth if (rs2 == 0) { 3777fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 3778fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3779fcf5ef2aSThomas Huth } else { 3780fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3781fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src2); 3782fcf5ef2aSThomas Huth } 3783fcf5ef2aSThomas Huth } 3784fcf5ef2aSThomas Huth } else { 3785fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3786fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3787fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3788fcf5ef2aSThomas Huth tcg_gen_ori_tl(dst, cpu_src1, simm); 3789fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3790fcf5ef2aSThomas Huth } else { /* register */ 3791fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3792fcf5ef2aSThomas Huth if (rs2 == 0) { 3793fcf5ef2aSThomas Huth /* mov shortcut: or x, %g0, y -> mov x, y */ 3794fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src1); 3795fcf5ef2aSThomas Huth } else { 3796fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3797fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, cpu_src1, cpu_src2); 3798fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3799fcf5ef2aSThomas Huth } 3800fcf5ef2aSThomas Huth } 3801fcf5ef2aSThomas Huth } 3802fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3803fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 3804fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3805fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3806fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3807fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3808fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 3809fcf5ef2aSThomas Huth } else { 3810fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 3811fcf5ef2aSThomas Huth } 3812fcf5ef2aSThomas Huth } else { /* register */ 3813fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3814fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 381552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3816fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3817fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3818fcf5ef2aSThomas Huth } else { 3819fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3820fcf5ef2aSThomas Huth } 3821fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 3822fcf5ef2aSThomas Huth } 3823fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3824fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 3825fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3826fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3827fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3828fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3829fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 3830fcf5ef2aSThomas Huth } else { 3831fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3832fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 3833fcf5ef2aSThomas Huth } 3834fcf5ef2aSThomas Huth } else { /* register */ 3835fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3836fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 383752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3838fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3839fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3840fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 3841fcf5ef2aSThomas Huth } else { 3842fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3843fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3844fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 3845fcf5ef2aSThomas Huth } 3846fcf5ef2aSThomas Huth } 3847fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3848fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 3849fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3850fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3851fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3852fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3853fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 3854fcf5ef2aSThomas Huth } else { 3855fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 3856fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 3857fcf5ef2aSThomas Huth } 3858fcf5ef2aSThomas Huth } else { /* register */ 3859fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3860fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 386152123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3862fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3863fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3864fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 3865fcf5ef2aSThomas Huth } else { 3866fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3867fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 3868fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 3869fcf5ef2aSThomas Huth } 3870fcf5ef2aSThomas Huth } 3871fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3872fcf5ef2aSThomas Huth #endif 3873fcf5ef2aSThomas Huth } else if (xop < 0x36) { 3874fcf5ef2aSThomas Huth if (xop < 0x20) { 3875fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3876fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 3877fcf5ef2aSThomas Huth switch (xop & ~0x10) { 3878fcf5ef2aSThomas Huth case 0x0: /* add */ 3879fcf5ef2aSThomas Huth if (xop & 0x10) { 3880fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 3881fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 3882fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 3883fcf5ef2aSThomas Huth } else { 3884fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 3885fcf5ef2aSThomas Huth } 3886fcf5ef2aSThomas Huth break; 3887fcf5ef2aSThomas Huth case 0x1: /* and */ 3888fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2); 3889fcf5ef2aSThomas Huth if (xop & 0x10) { 3890fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3891fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3892fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3893fcf5ef2aSThomas Huth } 3894fcf5ef2aSThomas Huth break; 3895fcf5ef2aSThomas Huth case 0x2: /* or */ 3896fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2); 3897fcf5ef2aSThomas Huth if (xop & 0x10) { 3898fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3899fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3900fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3901fcf5ef2aSThomas Huth } 3902fcf5ef2aSThomas Huth break; 3903fcf5ef2aSThomas Huth case 0x3: /* xor */ 3904fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2); 3905fcf5ef2aSThomas Huth if (xop & 0x10) { 3906fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3907fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3908fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3909fcf5ef2aSThomas Huth } 3910fcf5ef2aSThomas Huth break; 3911fcf5ef2aSThomas Huth case 0x4: /* sub */ 3912fcf5ef2aSThomas Huth if (xop & 0x10) { 3913fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 3914fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 3915fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 3916fcf5ef2aSThomas Huth } else { 3917fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2); 3918fcf5ef2aSThomas Huth } 3919fcf5ef2aSThomas Huth break; 3920fcf5ef2aSThomas Huth case 0x5: /* andn */ 3921fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2); 3922fcf5ef2aSThomas Huth if (xop & 0x10) { 3923fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3924fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3925fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3926fcf5ef2aSThomas Huth } 3927fcf5ef2aSThomas Huth break; 3928fcf5ef2aSThomas Huth case 0x6: /* orn */ 3929fcf5ef2aSThomas Huth tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2); 3930fcf5ef2aSThomas Huth if (xop & 0x10) { 3931fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3932fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3933fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3934fcf5ef2aSThomas Huth } 3935fcf5ef2aSThomas Huth break; 3936fcf5ef2aSThomas Huth case 0x7: /* xorn */ 3937fcf5ef2aSThomas Huth tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2); 3938fcf5ef2aSThomas Huth if (xop & 0x10) { 3939fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3940fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3941fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3942fcf5ef2aSThomas Huth } 3943fcf5ef2aSThomas Huth break; 3944fcf5ef2aSThomas Huth case 0x8: /* addx, V9 addc */ 3945fcf5ef2aSThomas Huth gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2, 3946fcf5ef2aSThomas Huth (xop & 0x10)); 3947fcf5ef2aSThomas Huth break; 3948fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3949fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 3950fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 3951fcf5ef2aSThomas Huth break; 3952fcf5ef2aSThomas Huth #endif 3953fcf5ef2aSThomas Huth case 0xa: /* umul */ 3954fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 3955fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 3956fcf5ef2aSThomas Huth if (xop & 0x10) { 3957fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3958fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3959fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3960fcf5ef2aSThomas Huth } 3961fcf5ef2aSThomas Huth break; 3962fcf5ef2aSThomas Huth case 0xb: /* smul */ 3963fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 3964fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 3965fcf5ef2aSThomas Huth if (xop & 0x10) { 3966fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3967fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3968fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3969fcf5ef2aSThomas Huth } 3970fcf5ef2aSThomas Huth break; 3971fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 3972fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 3973fcf5ef2aSThomas Huth (xop & 0x10)); 3974fcf5ef2aSThomas Huth break; 3975fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3976fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 3977ad75a51eSRichard Henderson gen_helper_udivx(cpu_dst, tcg_env, cpu_src1, cpu_src2); 3978fcf5ef2aSThomas Huth break; 3979fcf5ef2aSThomas Huth #endif 3980fcf5ef2aSThomas Huth case 0xe: /* udiv */ 3981fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 3982fcf5ef2aSThomas Huth if (xop & 0x10) { 3983ad75a51eSRichard Henderson gen_helper_udiv_cc(cpu_dst, tcg_env, cpu_src1, 3984fcf5ef2aSThomas Huth cpu_src2); 3985fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 3986fcf5ef2aSThomas Huth } else { 3987ad75a51eSRichard Henderson gen_helper_udiv(cpu_dst, tcg_env, cpu_src1, 3988fcf5ef2aSThomas Huth cpu_src2); 3989fcf5ef2aSThomas Huth } 3990fcf5ef2aSThomas Huth break; 3991fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 3992fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 3993fcf5ef2aSThomas Huth if (xop & 0x10) { 3994ad75a51eSRichard Henderson gen_helper_sdiv_cc(cpu_dst, tcg_env, cpu_src1, 3995fcf5ef2aSThomas Huth cpu_src2); 3996fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 3997fcf5ef2aSThomas Huth } else { 3998ad75a51eSRichard Henderson gen_helper_sdiv(cpu_dst, tcg_env, cpu_src1, 3999fcf5ef2aSThomas Huth cpu_src2); 4000fcf5ef2aSThomas Huth } 4001fcf5ef2aSThomas Huth break; 4002fcf5ef2aSThomas Huth default: 4003fcf5ef2aSThomas Huth goto illegal_insn; 4004fcf5ef2aSThomas Huth } 4005fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4006fcf5ef2aSThomas Huth } else { 4007fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4008fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4009fcf5ef2aSThomas Huth switch (xop) { 4010fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4011fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4012fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4013fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4014fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4015fcf5ef2aSThomas Huth break; 4016fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4017fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4018fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4019fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4020fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4021fcf5ef2aSThomas Huth break; 4022fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4023ad75a51eSRichard Henderson gen_helper_taddcctv(cpu_dst, tcg_env, 4024fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4025fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4026fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4027fcf5ef2aSThomas Huth break; 4028fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4029ad75a51eSRichard Henderson gen_helper_tsubcctv(cpu_dst, tcg_env, 4030fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4031fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4032fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4033fcf5ef2aSThomas Huth break; 4034fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4035fcf5ef2aSThomas Huth update_psr(dc); 4036fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4037fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4038fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4039fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4040fcf5ef2aSThomas Huth break; 4041fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4042fcf5ef2aSThomas Huth case 0x25: /* sll */ 4043fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4044fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4045fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4046fcf5ef2aSThomas Huth } else { /* register */ 404752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4048fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4049fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4050fcf5ef2aSThomas Huth } 4051fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4052fcf5ef2aSThomas Huth break; 4053fcf5ef2aSThomas Huth case 0x26: /* srl */ 4054fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4055fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4056fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4057fcf5ef2aSThomas Huth } else { /* register */ 405852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4059fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4060fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4061fcf5ef2aSThomas Huth } 4062fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4063fcf5ef2aSThomas Huth break; 4064fcf5ef2aSThomas Huth case 0x27: /* sra */ 4065fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4066fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4067fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4068fcf5ef2aSThomas Huth } else { /* register */ 406952123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4070fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4071fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4072fcf5ef2aSThomas Huth } 4073fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4074fcf5ef2aSThomas Huth break; 4075fcf5ef2aSThomas Huth #endif 4076fcf5ef2aSThomas Huth case 0x30: 4077fcf5ef2aSThomas Huth { 407852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4079fcf5ef2aSThomas Huth switch(rd) { 4080fcf5ef2aSThomas Huth case 0: /* wry */ 4081fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4082fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff); 4083fcf5ef2aSThomas Huth break; 4084fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4085fcf5ef2aSThomas Huth case 0x01 ... 0x0f: /* undefined in the 4086fcf5ef2aSThomas Huth SPARCv8 manual, nop 4087fcf5ef2aSThomas Huth on the microSPARC 4088fcf5ef2aSThomas Huth II */ 4089fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent 4090fcf5ef2aSThomas Huth in the SPARCv8 4091fcf5ef2aSThomas Huth manual, nop on the 4092fcf5ef2aSThomas Huth microSPARC II */ 4093fcf5ef2aSThomas Huth if ((rd == 0x13) && (dc->def->features & 4094fcf5ef2aSThomas Huth CPU_FEATURE_POWERDOWN)) { 4095fcf5ef2aSThomas Huth /* LEON3 power-down */ 4096fcf5ef2aSThomas Huth save_state(dc); 4097ad75a51eSRichard Henderson gen_helper_power_down(tcg_env); 4098fcf5ef2aSThomas Huth } 4099fcf5ef2aSThomas Huth break; 4100fcf5ef2aSThomas Huth #else 4101fcf5ef2aSThomas Huth case 0x2: /* V9 wrccr */ 4102fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4103ad75a51eSRichard Henderson gen_helper_wrccr(tcg_env, cpu_tmp0); 4104fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4105fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4106fcf5ef2aSThomas Huth break; 4107fcf5ef2aSThomas Huth case 0x3: /* V9 wrasi */ 4108fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4109fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff); 4110ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4111fcf5ef2aSThomas Huth offsetof(CPUSPARCState, asi)); 411244a7c2ecSRichard Henderson /* 411344a7c2ecSRichard Henderson * End TB to notice changed ASI. 411444a7c2ecSRichard Henderson * TODO: Could notice src1 = %g0 and IS_IMM, 411544a7c2ecSRichard Henderson * update DisasContext and not exit the TB. 411644a7c2ecSRichard Henderson */ 4117fcf5ef2aSThomas Huth save_state(dc); 4118fcf5ef2aSThomas Huth gen_op_next_insn(); 411944a7c2ecSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 4120af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4121fcf5ef2aSThomas Huth break; 4122fcf5ef2aSThomas Huth case 0x6: /* V9 wrfprs */ 4123fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4124fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0); 4125fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 4126fcf5ef2aSThomas Huth save_state(dc); 4127fcf5ef2aSThomas Huth gen_op_next_insn(); 412807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4129af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4130fcf5ef2aSThomas Huth break; 4131fcf5ef2aSThomas Huth case 0xf: /* V9 sir, nop if user */ 4132fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4133fcf5ef2aSThomas Huth if (supervisor(dc)) { 4134fcf5ef2aSThomas Huth ; // XXX 4135fcf5ef2aSThomas Huth } 4136fcf5ef2aSThomas Huth #endif 4137fcf5ef2aSThomas Huth break; 4138fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 4139fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4140fcf5ef2aSThomas Huth goto jmp_insn; 4141fcf5ef2aSThomas Huth } 4142fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2); 4143fcf5ef2aSThomas Huth break; 4144fcf5ef2aSThomas Huth case 0x14: /* Softint set */ 4145fcf5ef2aSThomas Huth if (!supervisor(dc)) 4146fcf5ef2aSThomas Huth goto illegal_insn; 4147fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4148ad75a51eSRichard Henderson gen_helper_set_softint(tcg_env, cpu_tmp0); 4149fcf5ef2aSThomas Huth break; 4150fcf5ef2aSThomas Huth case 0x15: /* Softint clear */ 4151fcf5ef2aSThomas Huth if (!supervisor(dc)) 4152fcf5ef2aSThomas Huth goto illegal_insn; 4153fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4154ad75a51eSRichard Henderson gen_helper_clear_softint(tcg_env, cpu_tmp0); 4155fcf5ef2aSThomas Huth break; 4156fcf5ef2aSThomas Huth case 0x16: /* Softint write */ 4157fcf5ef2aSThomas Huth if (!supervisor(dc)) 4158fcf5ef2aSThomas Huth goto illegal_insn; 4159fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4160ad75a51eSRichard Henderson gen_helper_write_softint(tcg_env, cpu_tmp0); 4161fcf5ef2aSThomas Huth break; 4162fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 4163fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4164fcf5ef2aSThomas Huth if (!supervisor(dc)) 4165fcf5ef2aSThomas Huth goto illegal_insn; 4166fcf5ef2aSThomas Huth #endif 4167fcf5ef2aSThomas Huth { 4168fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4169fcf5ef2aSThomas Huth 4170fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1, 4171fcf5ef2aSThomas Huth cpu_src2); 4172fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4173ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4174fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4175dfd1b812SRichard Henderson translator_io_start(&dc->base); 4176fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4177fcf5ef2aSThomas Huth cpu_tick_cmpr); 417846bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 417946bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4180fcf5ef2aSThomas Huth } 4181fcf5ef2aSThomas Huth break; 4182fcf5ef2aSThomas Huth case 0x18: /* System tick */ 4183fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4184fcf5ef2aSThomas Huth if (!supervisor(dc)) 4185fcf5ef2aSThomas Huth goto illegal_insn; 4186fcf5ef2aSThomas Huth #endif 4187fcf5ef2aSThomas Huth { 4188fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4189fcf5ef2aSThomas Huth 4190fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, 4191fcf5ef2aSThomas Huth cpu_src2); 4192fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4193ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4194fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4195dfd1b812SRichard Henderson translator_io_start(&dc->base); 4196fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4197fcf5ef2aSThomas Huth cpu_tmp0); 419846bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 419946bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4200fcf5ef2aSThomas Huth } 4201fcf5ef2aSThomas Huth break; 4202fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 4203fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4204fcf5ef2aSThomas Huth if (!supervisor(dc)) 4205fcf5ef2aSThomas Huth goto illegal_insn; 4206fcf5ef2aSThomas Huth #endif 4207fcf5ef2aSThomas Huth { 4208fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4209fcf5ef2aSThomas Huth 4210fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1, 4211fcf5ef2aSThomas Huth cpu_src2); 4212fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4213ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4214fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4215dfd1b812SRichard Henderson translator_io_start(&dc->base); 4216fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4217fcf5ef2aSThomas Huth cpu_stick_cmpr); 421846bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 421946bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4220fcf5ef2aSThomas Huth } 4221fcf5ef2aSThomas Huth break; 4222fcf5ef2aSThomas Huth 4223fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 4224fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation 4225fcf5ef2aSThomas Huth Counter */ 4226fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 4227fcf5ef2aSThomas Huth #endif 4228fcf5ef2aSThomas Huth default: 4229fcf5ef2aSThomas Huth goto illegal_insn; 4230fcf5ef2aSThomas Huth } 4231fcf5ef2aSThomas Huth } 4232fcf5ef2aSThomas Huth break; 4233fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4234fcf5ef2aSThomas Huth case 0x31: /* wrpsr, V9 saved, restored */ 4235fcf5ef2aSThomas Huth { 4236fcf5ef2aSThomas Huth if (!supervisor(dc)) 4237fcf5ef2aSThomas Huth goto priv_insn; 4238fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4239fcf5ef2aSThomas Huth switch (rd) { 4240fcf5ef2aSThomas Huth case 0: 4241ad75a51eSRichard Henderson gen_helper_saved(tcg_env); 4242fcf5ef2aSThomas Huth break; 4243fcf5ef2aSThomas Huth case 1: 4244ad75a51eSRichard Henderson gen_helper_restored(tcg_env); 4245fcf5ef2aSThomas Huth break; 4246fcf5ef2aSThomas Huth case 2: /* UA2005 allclean */ 4247fcf5ef2aSThomas Huth case 3: /* UA2005 otherw */ 4248fcf5ef2aSThomas Huth case 4: /* UA2005 normalw */ 4249fcf5ef2aSThomas Huth case 5: /* UA2005 invalw */ 4250fcf5ef2aSThomas Huth // XXX 4251fcf5ef2aSThomas Huth default: 4252fcf5ef2aSThomas Huth goto illegal_insn; 4253fcf5ef2aSThomas Huth } 4254fcf5ef2aSThomas Huth #else 425552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4256fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4257ad75a51eSRichard Henderson gen_helper_wrpsr(tcg_env, cpu_tmp0); 4258fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4259fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4260fcf5ef2aSThomas Huth save_state(dc); 4261fcf5ef2aSThomas Huth gen_op_next_insn(); 426207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4263af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4264fcf5ef2aSThomas Huth #endif 4265fcf5ef2aSThomas Huth } 4266fcf5ef2aSThomas Huth break; 4267fcf5ef2aSThomas Huth case 0x32: /* wrwim, V9 wrpr */ 4268fcf5ef2aSThomas Huth { 4269fcf5ef2aSThomas Huth if (!supervisor(dc)) 4270fcf5ef2aSThomas Huth goto priv_insn; 427152123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4272fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4273fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4274fcf5ef2aSThomas Huth switch (rd) { 4275fcf5ef2aSThomas Huth case 0: // tpc 4276fcf5ef2aSThomas Huth { 4277fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4278fcf5ef2aSThomas Huth 4279fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4280ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 4281fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4282fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 4283fcf5ef2aSThomas Huth } 4284fcf5ef2aSThomas Huth break; 4285fcf5ef2aSThomas Huth case 1: // tnpc 4286fcf5ef2aSThomas Huth { 4287fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4288fcf5ef2aSThomas Huth 4289fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4290ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 4291fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4292fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 4293fcf5ef2aSThomas Huth } 4294fcf5ef2aSThomas Huth break; 4295fcf5ef2aSThomas Huth case 2: // tstate 4296fcf5ef2aSThomas Huth { 4297fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4298fcf5ef2aSThomas Huth 4299fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4300ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 4301fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4302fcf5ef2aSThomas Huth offsetof(trap_state, 4303fcf5ef2aSThomas Huth tstate)); 4304fcf5ef2aSThomas Huth } 4305fcf5ef2aSThomas Huth break; 4306fcf5ef2aSThomas Huth case 3: // tt 4307fcf5ef2aSThomas Huth { 4308fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4309fcf5ef2aSThomas Huth 4310fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4311ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 4312fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, r_tsptr, 4313fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 4314fcf5ef2aSThomas Huth } 4315fcf5ef2aSThomas Huth break; 4316fcf5ef2aSThomas Huth case 4: // tick 4317fcf5ef2aSThomas Huth { 4318fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4319fcf5ef2aSThomas Huth 4320fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4321ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4322fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4323dfd1b812SRichard Henderson translator_io_start(&dc->base); 4324fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4325fcf5ef2aSThomas Huth cpu_tmp0); 432646bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 432746bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4328fcf5ef2aSThomas Huth } 4329fcf5ef2aSThomas Huth break; 4330fcf5ef2aSThomas Huth case 5: // tba 4331fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tbr, cpu_tmp0); 4332fcf5ef2aSThomas Huth break; 4333fcf5ef2aSThomas Huth case 6: // pstate 4334fcf5ef2aSThomas Huth save_state(dc); 4335dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4336b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 433746bb0137SMark Cave-Ayland } 4338ad75a51eSRichard Henderson gen_helper_wrpstate(tcg_env, cpu_tmp0); 4339fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4340fcf5ef2aSThomas Huth break; 4341fcf5ef2aSThomas Huth case 7: // tl 4342fcf5ef2aSThomas Huth save_state(dc); 4343ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4344fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 4345fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4346fcf5ef2aSThomas Huth break; 4347fcf5ef2aSThomas Huth case 8: // pil 4348dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4349b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 435046bb0137SMark Cave-Ayland } 4351ad75a51eSRichard Henderson gen_helper_wrpil(tcg_env, cpu_tmp0); 4352fcf5ef2aSThomas Huth break; 4353fcf5ef2aSThomas Huth case 9: // cwp 4354ad75a51eSRichard Henderson gen_helper_wrcwp(tcg_env, cpu_tmp0); 4355fcf5ef2aSThomas Huth break; 4356fcf5ef2aSThomas Huth case 10: // cansave 4357ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4358fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4359fcf5ef2aSThomas Huth cansave)); 4360fcf5ef2aSThomas Huth break; 4361fcf5ef2aSThomas Huth case 11: // canrestore 4362ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4363fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4364fcf5ef2aSThomas Huth canrestore)); 4365fcf5ef2aSThomas Huth break; 4366fcf5ef2aSThomas Huth case 12: // cleanwin 4367ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4368fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4369fcf5ef2aSThomas Huth cleanwin)); 4370fcf5ef2aSThomas Huth break; 4371fcf5ef2aSThomas Huth case 13: // otherwin 4372ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4373fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4374fcf5ef2aSThomas Huth otherwin)); 4375fcf5ef2aSThomas Huth break; 4376fcf5ef2aSThomas Huth case 14: // wstate 4377ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4378fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4379fcf5ef2aSThomas Huth wstate)); 4380fcf5ef2aSThomas Huth break; 4381fcf5ef2aSThomas Huth case 16: // UA2005 gl 4382fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 4383ad75a51eSRichard Henderson gen_helper_wrgl(tcg_env, cpu_tmp0); 4384fcf5ef2aSThomas Huth break; 4385fcf5ef2aSThomas Huth case 26: // UA2005 strand status 4386fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4387fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4388fcf5ef2aSThomas Huth goto priv_insn; 4389fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ssr, cpu_tmp0); 4390fcf5ef2aSThomas Huth break; 4391fcf5ef2aSThomas Huth default: 4392fcf5ef2aSThomas Huth goto illegal_insn; 4393fcf5ef2aSThomas Huth } 4394fcf5ef2aSThomas Huth #else 4395fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0); 4396fcf5ef2aSThomas Huth if (dc->def->nwindows != 32) { 4397fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_wim, cpu_wim, 4398fcf5ef2aSThomas Huth (1 << dc->def->nwindows) - 1); 4399fcf5ef2aSThomas Huth } 4400fcf5ef2aSThomas Huth #endif 4401fcf5ef2aSThomas Huth } 4402fcf5ef2aSThomas Huth break; 4403fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4404fcf5ef2aSThomas Huth { 4405fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4406fcf5ef2aSThomas Huth if (!supervisor(dc)) 4407fcf5ef2aSThomas Huth goto priv_insn; 4408fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2); 4409fcf5ef2aSThomas Huth #else 4410fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4411fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4412fcf5ef2aSThomas Huth goto priv_insn; 441352123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4414fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4415fcf5ef2aSThomas Huth switch (rd) { 4416fcf5ef2aSThomas Huth case 0: // hpstate 4417ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_tmp0, tcg_env, 4418f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, 4419f7f17ef7SArtyom Tarasenko hpstate)); 4420fcf5ef2aSThomas Huth save_state(dc); 4421fcf5ef2aSThomas Huth gen_op_next_insn(); 442207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4423af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4424fcf5ef2aSThomas Huth break; 4425fcf5ef2aSThomas Huth case 1: // htstate 4426fcf5ef2aSThomas Huth // XXX gen_op_wrhtstate(); 4427fcf5ef2aSThomas Huth break; 4428fcf5ef2aSThomas Huth case 3: // hintp 4429fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hintp, cpu_tmp0); 4430fcf5ef2aSThomas Huth break; 4431fcf5ef2aSThomas Huth case 5: // htba 4432fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_htba, cpu_tmp0); 4433fcf5ef2aSThomas Huth break; 4434fcf5ef2aSThomas Huth case 31: // hstick_cmpr 4435fcf5ef2aSThomas Huth { 4436fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4437fcf5ef2aSThomas Huth 4438fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0); 4439fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4440ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4441fcf5ef2aSThomas Huth offsetof(CPUSPARCState, hstick)); 4442dfd1b812SRichard Henderson translator_io_start(&dc->base); 4443fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4444fcf5ef2aSThomas Huth cpu_hstick_cmpr); 444546bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 444646bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4447fcf5ef2aSThomas Huth } 4448fcf5ef2aSThomas Huth break; 4449fcf5ef2aSThomas Huth case 6: // hver readonly 4450fcf5ef2aSThomas Huth default: 4451fcf5ef2aSThomas Huth goto illegal_insn; 4452fcf5ef2aSThomas Huth } 4453fcf5ef2aSThomas Huth #endif 4454fcf5ef2aSThomas Huth } 4455fcf5ef2aSThomas Huth break; 4456fcf5ef2aSThomas Huth #endif 4457fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4458fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4459fcf5ef2aSThomas Huth { 4460fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4461fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4462fcf5ef2aSThomas Huth DisasCompare cmp; 4463fcf5ef2aSThomas Huth TCGv dst; 4464fcf5ef2aSThomas Huth 4465fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4466fcf5ef2aSThomas Huth if (cc == 0) { 4467fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4468fcf5ef2aSThomas Huth } else if (cc == 2) { 4469fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4470fcf5ef2aSThomas Huth } else { 4471fcf5ef2aSThomas Huth goto illegal_insn; 4472fcf5ef2aSThomas Huth } 4473fcf5ef2aSThomas Huth } else { 4474fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4475fcf5ef2aSThomas Huth } 4476fcf5ef2aSThomas Huth 4477fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4478fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4479fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4480fcf5ef2aSThomas Huth if (IS_IMM) { 4481fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4482fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4483fcf5ef2aSThomas Huth } 4484fcf5ef2aSThomas Huth 4485fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4486fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4487fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4488fcf5ef2aSThomas Huth cpu_src2, dst); 4489fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4490fcf5ef2aSThomas Huth break; 4491fcf5ef2aSThomas Huth } 4492fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4493ad75a51eSRichard Henderson gen_helper_sdivx(cpu_dst, tcg_env, cpu_src1, cpu_src2); 4494fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4495fcf5ef2aSThomas Huth break; 4496fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 449708da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4498fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4499fcf5ef2aSThomas Huth break; 4500fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4501fcf5ef2aSThomas Huth { 4502fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4503fcf5ef2aSThomas Huth DisasCompare cmp; 4504fcf5ef2aSThomas Huth TCGv dst; 4505fcf5ef2aSThomas Huth 4506fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4507fcf5ef2aSThomas Huth 4508fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4509fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4510fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4511fcf5ef2aSThomas Huth if (IS_IMM) { 4512fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4513fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4514fcf5ef2aSThomas Huth } 4515fcf5ef2aSThomas Huth 4516fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4517fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4518fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4519fcf5ef2aSThomas Huth cpu_src2, dst); 4520fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4521fcf5ef2aSThomas Huth break; 4522fcf5ef2aSThomas Huth } 4523fcf5ef2aSThomas Huth #endif 4524fcf5ef2aSThomas Huth default: 4525fcf5ef2aSThomas Huth goto illegal_insn; 4526fcf5ef2aSThomas Huth } 4527fcf5ef2aSThomas Huth } 4528fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4529fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4530fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4531fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4532fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4533fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4534fcf5ef2aSThomas Huth goto jmp_insn; 4535fcf5ef2aSThomas Huth } 4536fcf5ef2aSThomas Huth 4537fcf5ef2aSThomas Huth switch (opf) { 4538fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4539fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4540fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4541fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4542fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4543fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4544fcf5ef2aSThomas Huth break; 4545fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4546fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4547fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4548fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4549fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4550fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4551fcf5ef2aSThomas Huth break; 4552fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4553fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4554fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4555fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4556fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4557fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4558fcf5ef2aSThomas Huth break; 4559fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4560fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4561fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4562fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4563fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4564fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4565fcf5ef2aSThomas Huth break; 4566fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4567fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4568fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4569fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4570fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4571fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4572fcf5ef2aSThomas Huth break; 4573fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4574fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4575fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4576fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4577fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4578fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4579fcf5ef2aSThomas Huth break; 4580fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4581fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4582fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4583fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4584fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4585fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4586fcf5ef2aSThomas Huth break; 4587fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4588fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4589fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4590fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4591fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4592fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4593fcf5ef2aSThomas Huth break; 4594fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4595fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4596fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4597fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4598fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4599fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4600fcf5ef2aSThomas Huth break; 4601fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4602fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4603fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4604fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4605fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4606fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4607fcf5ef2aSThomas Huth break; 4608fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4609fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4610fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4611fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4612fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4613fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4614fcf5ef2aSThomas Huth break; 4615fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4616fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4617fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4618fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4619fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4620fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4621fcf5ef2aSThomas Huth break; 4622fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4623fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4624fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4625fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4626fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4627fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4628fcf5ef2aSThomas Huth break; 4629fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4630fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4631fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4632fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4633fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4634fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4635fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4636fcf5ef2aSThomas Huth break; 4637fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4638fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4639fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4640fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4641fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4642fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4643fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4644fcf5ef2aSThomas Huth break; 4645fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4646fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4647fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4648fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4649fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4650fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4651fcf5ef2aSThomas Huth break; 4652fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4653fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4654fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4655fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4656fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4657fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4658fcf5ef2aSThomas Huth break; 4659fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4660fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4661fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4662fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4663fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4664fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4665fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4666fcf5ef2aSThomas Huth break; 4667fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4668fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4669fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4670fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4671fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4672fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4673fcf5ef2aSThomas Huth break; 4674fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4675fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4676fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4677fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4678fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4679fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4680fcf5ef2aSThomas Huth break; 4681fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4682fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4683fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4684fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4685fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4686fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4687fcf5ef2aSThomas Huth break; 4688fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4689fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4690fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4691fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4692fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4693fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4694fcf5ef2aSThomas Huth break; 4695fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4696fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4697fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4698fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4699fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4700fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4701fcf5ef2aSThomas Huth break; 4702fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4703fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4704fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4705fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4706fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4707fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4708fcf5ef2aSThomas Huth break; 4709fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4710fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4711fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4712fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4713fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4714fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4715fcf5ef2aSThomas Huth break; 4716fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4717fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4718fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4719fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4720fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4721fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4722fcf5ef2aSThomas Huth break; 4723fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4724fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4725fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4726fcf5ef2aSThomas Huth break; 4727fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4728fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4729fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4730fcf5ef2aSThomas Huth break; 4731fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4732fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4733fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4734fcf5ef2aSThomas Huth break; 4735fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4736fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4737fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4738fcf5ef2aSThomas Huth break; 4739fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 4740fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4741fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 4742fcf5ef2aSThomas Huth break; 4743fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 4744fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4745fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 4746fcf5ef2aSThomas Huth break; 4747fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 4748fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4749fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 4750fcf5ef2aSThomas Huth break; 4751fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 4752fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4753fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 4754fcf5ef2aSThomas Huth break; 4755fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 4756fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4757fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4758fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4759fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 4760fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4761fcf5ef2aSThomas Huth break; 4762fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 4763fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4764fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4765fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4766fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 4767fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4768fcf5ef2aSThomas Huth break; 4769fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 4770fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4771fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 4772fcf5ef2aSThomas Huth break; 4773fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 4774fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4775fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 4776fcf5ef2aSThomas Huth break; 4777fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 4778fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4779fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 4780fcf5ef2aSThomas Huth break; 4781fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 4782fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4783fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 4784fcf5ef2aSThomas Huth break; 4785fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 4786fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4787fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 4788fcf5ef2aSThomas Huth break; 4789fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 4790fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4791fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 4792fcf5ef2aSThomas Huth break; 4793fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 4794fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4795fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 4796fcf5ef2aSThomas Huth break; 4797fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 4798fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4799fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 4800fcf5ef2aSThomas Huth break; 4801fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 4802fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4803fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 4804fcf5ef2aSThomas Huth break; 4805fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 4806fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4807fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 4808fcf5ef2aSThomas Huth break; 4809fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 4810fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4811fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 4812fcf5ef2aSThomas Huth break; 4813fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 4814fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4815fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 4816fcf5ef2aSThomas Huth break; 4817fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 4818fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4819fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 4820fcf5ef2aSThomas Huth break; 4821fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 4822fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4823fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 4824fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 4825fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 4826fcf5ef2aSThomas Huth break; 4827fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 4828fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4829fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4830fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 4831fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4832fcf5ef2aSThomas Huth break; 4833fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 4834fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4835fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 4836fcf5ef2aSThomas Huth break; 4837fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 4838fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4839fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 4840fcf5ef2aSThomas Huth break; 4841fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 4842fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4843fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 4844fcf5ef2aSThomas Huth break; 4845fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 4846fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4847fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 4848fcf5ef2aSThomas Huth break; 4849fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 4850fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4851fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 4852fcf5ef2aSThomas Huth break; 4853fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 4854fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4855fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 4856fcf5ef2aSThomas Huth break; 4857fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 4858fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4859fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 4860fcf5ef2aSThomas Huth break; 4861fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 4862fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4863fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 4864fcf5ef2aSThomas Huth break; 4865fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 4866fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4867fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 4868fcf5ef2aSThomas Huth break; 4869fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 4870fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4871fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 4872fcf5ef2aSThomas Huth break; 4873fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 4874fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4875fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 4876fcf5ef2aSThomas Huth break; 4877fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 4878fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4879fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 4880fcf5ef2aSThomas Huth break; 4881fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 4882fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4883fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 4884fcf5ef2aSThomas Huth break; 4885fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 4886fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4887fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 4888fcf5ef2aSThomas Huth break; 4889fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 4890fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4891fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 4892fcf5ef2aSThomas Huth break; 4893fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 4894fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4895fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 4896fcf5ef2aSThomas Huth break; 4897fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 4898fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4899fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 4900fcf5ef2aSThomas Huth break; 4901fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 4902fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4903fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 4904fcf5ef2aSThomas Huth break; 4905fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 4906fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4907fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4908fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4909fcf5ef2aSThomas Huth break; 4910fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 4911fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4912fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4913fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4914fcf5ef2aSThomas Huth break; 4915fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 4916fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4917fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 4918fcf5ef2aSThomas Huth break; 4919fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 4920fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4921fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 4922fcf5ef2aSThomas Huth break; 4923fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 4924fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4925fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4926fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4927fcf5ef2aSThomas Huth break; 4928fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 4929fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4930fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 4931fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4932fcf5ef2aSThomas Huth break; 4933fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 4934fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4935fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 4936fcf5ef2aSThomas Huth break; 4937fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 4938fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4939fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 4940fcf5ef2aSThomas Huth break; 4941fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 4942fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4943fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 4944fcf5ef2aSThomas Huth break; 4945fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 4946fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4947fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 4948fcf5ef2aSThomas Huth break; 4949fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 4950fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4951fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 4952fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 4953fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 4954fcf5ef2aSThomas Huth break; 4955fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 4956fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4957fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4958fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 4959fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4960fcf5ef2aSThomas Huth break; 4961fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 4962fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 4963fcf5ef2aSThomas Huth // XXX 4964fcf5ef2aSThomas Huth goto illegal_insn; 4965fcf5ef2aSThomas Huth default: 4966fcf5ef2aSThomas Huth goto illegal_insn; 4967fcf5ef2aSThomas Huth } 4968fcf5ef2aSThomas Huth #else 4969fcf5ef2aSThomas Huth goto ncp_insn; 4970fcf5ef2aSThomas Huth #endif 4971fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 4972fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4973fcf5ef2aSThomas Huth goto illegal_insn; 4974fcf5ef2aSThomas Huth #else 4975fcf5ef2aSThomas Huth goto ncp_insn; 4976fcf5ef2aSThomas Huth #endif 4977fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4978fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 4979fcf5ef2aSThomas Huth save_state(dc); 4980fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 498152123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4982fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4983fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 4984fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 4985fcf5ef2aSThomas Huth } else { /* register */ 4986fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4987fcf5ef2aSThomas Huth if (rs2) { 4988fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4989fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 4990fcf5ef2aSThomas Huth } else { 4991fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 4992fcf5ef2aSThomas Huth } 4993fcf5ef2aSThomas Huth } 4994186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 4995ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 4996fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 4997fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 4998553338dcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 4999fcf5ef2aSThomas Huth goto jmp_insn; 5000fcf5ef2aSThomas Huth #endif 5001fcf5ef2aSThomas Huth } else { 5002fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 500352123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5004fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5005fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5006fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5007fcf5ef2aSThomas Huth } else { /* register */ 5008fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5009fcf5ef2aSThomas Huth if (rs2) { 5010fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5011fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5012fcf5ef2aSThomas Huth } else { 5013fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5014fcf5ef2aSThomas Huth } 5015fcf5ef2aSThomas Huth } 5016fcf5ef2aSThomas Huth switch (xop) { 5017fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5018fcf5ef2aSThomas Huth { 5019186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5020186e7890SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(dc->pc)); 5021fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5022fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5023fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5024831543fcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5025fcf5ef2aSThomas Huth } 5026fcf5ef2aSThomas Huth goto jmp_insn; 5027fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5028fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5029fcf5ef2aSThomas Huth { 5030fcf5ef2aSThomas Huth if (!supervisor(dc)) 5031fcf5ef2aSThomas Huth goto priv_insn; 5032186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5033fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5034fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5035fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5036ad75a51eSRichard Henderson gen_helper_rett(tcg_env); 5037fcf5ef2aSThomas Huth } 5038fcf5ef2aSThomas Huth goto jmp_insn; 5039fcf5ef2aSThomas Huth #endif 5040fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5041fcf5ef2aSThomas Huth /* nop */ 5042fcf5ef2aSThomas Huth break; 5043fcf5ef2aSThomas Huth case 0x3c: /* save */ 5044ad75a51eSRichard Henderson gen_helper_save(tcg_env); 5045fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5046fcf5ef2aSThomas Huth break; 5047fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5048ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5049fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5050fcf5ef2aSThomas Huth break; 5051fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5052fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5053fcf5ef2aSThomas Huth { 5054fcf5ef2aSThomas Huth switch (rd) { 5055fcf5ef2aSThomas Huth case 0: 5056fcf5ef2aSThomas Huth if (!supervisor(dc)) 5057fcf5ef2aSThomas Huth goto priv_insn; 5058fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5059fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5060dfd1b812SRichard Henderson translator_io_start(&dc->base); 5061ad75a51eSRichard Henderson gen_helper_done(tcg_env); 5062fcf5ef2aSThomas Huth goto jmp_insn; 5063fcf5ef2aSThomas Huth case 1: 5064fcf5ef2aSThomas Huth if (!supervisor(dc)) 5065fcf5ef2aSThomas Huth goto priv_insn; 5066fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5067fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5068dfd1b812SRichard Henderson translator_io_start(&dc->base); 5069ad75a51eSRichard Henderson gen_helper_retry(tcg_env); 5070fcf5ef2aSThomas Huth goto jmp_insn; 5071fcf5ef2aSThomas Huth default: 5072fcf5ef2aSThomas Huth goto illegal_insn; 5073fcf5ef2aSThomas Huth } 5074fcf5ef2aSThomas Huth } 5075fcf5ef2aSThomas Huth break; 5076fcf5ef2aSThomas Huth #endif 5077fcf5ef2aSThomas Huth default: 5078fcf5ef2aSThomas Huth goto illegal_insn; 5079fcf5ef2aSThomas Huth } 5080fcf5ef2aSThomas Huth } 5081fcf5ef2aSThomas Huth break; 5082fcf5ef2aSThomas Huth } 5083fcf5ef2aSThomas Huth break; 5084fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5085fcf5ef2aSThomas Huth { 5086fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5087fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5088fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 508952123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5090fcf5ef2aSThomas Huth 5091fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5092fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5093fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5094fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5095fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5096fcf5ef2aSThomas Huth if (simm != 0) { 5097fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5098fcf5ef2aSThomas Huth } 5099fcf5ef2aSThomas Huth } else { /* register */ 5100fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5101fcf5ef2aSThomas Huth if (rs2 != 0) { 5102fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5103fcf5ef2aSThomas Huth } 5104fcf5ef2aSThomas Huth } 5105fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5106fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5107fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5108fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5109fcf5ef2aSThomas Huth 5110fcf5ef2aSThomas Huth switch (xop) { 5111fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5112fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 511308149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5114316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5115fcf5ef2aSThomas Huth break; 5116fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5117fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 511808149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 511908149118SRichard Henderson dc->mem_idx, MO_UB); 5120fcf5ef2aSThomas Huth break; 5121fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5122fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 512308149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5124316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5125fcf5ef2aSThomas Huth break; 5126fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5127fcf5ef2aSThomas Huth if (rd & 1) 5128fcf5ef2aSThomas Huth goto illegal_insn; 5129fcf5ef2aSThomas Huth else { 5130fcf5ef2aSThomas Huth TCGv_i64 t64; 5131fcf5ef2aSThomas Huth 5132fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5133fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 513408149118SRichard Henderson tcg_gen_qemu_ld_i64(t64, cpu_addr, 5135316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5136fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5137fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5138fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5139fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5140fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5141fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5142fcf5ef2aSThomas Huth } 5143fcf5ef2aSThomas Huth break; 5144fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5145fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 514608149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB); 5147fcf5ef2aSThomas Huth break; 5148fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5149fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 515008149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5151316b6783SRichard Henderson dc->mem_idx, MO_TESW | MO_ALIGN); 5152fcf5ef2aSThomas Huth break; 5153fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5154fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5155fcf5ef2aSThomas Huth break; 5156fcf5ef2aSThomas Huth case 0x0f: 5157fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5158fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5159fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5160fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5161fcf5ef2aSThomas Huth break; 5162fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5163fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5164fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5165fcf5ef2aSThomas Huth break; 5166fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5167fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5168fcf5ef2aSThomas Huth break; 5169fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5170fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5171fcf5ef2aSThomas Huth break; 5172fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5173fcf5ef2aSThomas Huth if (rd & 1) { 5174fcf5ef2aSThomas Huth goto illegal_insn; 5175fcf5ef2aSThomas Huth } 5176fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5177fcf5ef2aSThomas Huth goto skip_move; 5178fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5179fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5180fcf5ef2aSThomas Huth break; 5181fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5182fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5183fcf5ef2aSThomas Huth break; 5184fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5185fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5186fcf5ef2aSThomas Huth break; 5187fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5188fcf5ef2aSThomas Huth atomically */ 5189fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5190fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5191fcf5ef2aSThomas Huth break; 5192fcf5ef2aSThomas Huth 5193fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5194fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5195fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5196fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5197fcf5ef2aSThomas Huth goto ncp_insn; 5198fcf5ef2aSThomas Huth #endif 5199fcf5ef2aSThomas Huth #endif 5200fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5201fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5202fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 520308149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5204316b6783SRichard Henderson dc->mem_idx, MO_TESL | MO_ALIGN); 5205fcf5ef2aSThomas Huth break; 5206fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5207fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 520808149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5209316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5210fcf5ef2aSThomas Huth break; 5211fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5212fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5213fcf5ef2aSThomas Huth break; 5214fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5215fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5216fcf5ef2aSThomas Huth break; 5217fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5218fcf5ef2aSThomas Huth goto skip_move; 5219fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5220fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5221fcf5ef2aSThomas Huth goto jmp_insn; 5222fcf5ef2aSThomas Huth } 5223fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5224fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5225fcf5ef2aSThomas Huth goto skip_move; 5226fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5227fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5228fcf5ef2aSThomas Huth goto jmp_insn; 5229fcf5ef2aSThomas Huth } 5230fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5231fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5232fcf5ef2aSThomas Huth goto skip_move; 5233fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5234fcf5ef2aSThomas Huth goto skip_move; 5235fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5236fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5237fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5238fcf5ef2aSThomas Huth goto jmp_insn; 5239fcf5ef2aSThomas Huth } 5240fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5241fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5242fcf5ef2aSThomas Huth goto skip_move; 5243fcf5ef2aSThomas Huth #endif 5244fcf5ef2aSThomas Huth default: 5245fcf5ef2aSThomas Huth goto illegal_insn; 5246fcf5ef2aSThomas Huth } 5247fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5248fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5249fcf5ef2aSThomas Huth skip_move: ; 5250fcf5ef2aSThomas Huth #endif 5251fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5252fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5253fcf5ef2aSThomas Huth goto jmp_insn; 5254fcf5ef2aSThomas Huth } 5255fcf5ef2aSThomas Huth switch (xop) { 5256fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5257fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5258fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5259fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5260316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5261fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5262fcf5ef2aSThomas Huth break; 5263fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5264fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5265fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5266fcf5ef2aSThomas Huth if (rd == 1) { 5267fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5268fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5269316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5270ad75a51eSRichard Henderson gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64); 5271fcf5ef2aSThomas Huth break; 5272fcf5ef2aSThomas Huth } 5273fcf5ef2aSThomas Huth #endif 527436ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5275fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5276316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5277ad75a51eSRichard Henderson gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32); 5278fcf5ef2aSThomas Huth break; 5279fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5280fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5281fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5282fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5283fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5284fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5285fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5286fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5287fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5288fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5289fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5290fcf5ef2aSThomas Huth break; 5291fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5292fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5293fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5294fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5295fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5296fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5297fcf5ef2aSThomas Huth break; 5298fcf5ef2aSThomas Huth default: 5299fcf5ef2aSThomas Huth goto illegal_insn; 5300fcf5ef2aSThomas Huth } 5301fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5302fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5303fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5304fcf5ef2aSThomas Huth 5305fcf5ef2aSThomas Huth switch (xop) { 5306fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5307fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 530808149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5309316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5310fcf5ef2aSThomas Huth break; 5311fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5312fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 531308149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB); 5314fcf5ef2aSThomas Huth break; 5315fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5316fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 531708149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5318316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5319fcf5ef2aSThomas Huth break; 5320fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5321fcf5ef2aSThomas Huth if (rd & 1) 5322fcf5ef2aSThomas Huth goto illegal_insn; 5323fcf5ef2aSThomas Huth else { 5324fcf5ef2aSThomas Huth TCGv_i64 t64; 5325fcf5ef2aSThomas Huth TCGv lo; 5326fcf5ef2aSThomas Huth 5327fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5328fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5329fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5330fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 533108149118SRichard Henderson tcg_gen_qemu_st_i64(t64, cpu_addr, 5332316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5333fcf5ef2aSThomas Huth } 5334fcf5ef2aSThomas Huth break; 5335fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5336fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5337fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5338fcf5ef2aSThomas Huth break; 5339fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5340fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5341fcf5ef2aSThomas Huth break; 5342fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5343fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5344fcf5ef2aSThomas Huth break; 5345fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5346fcf5ef2aSThomas Huth if (rd & 1) { 5347fcf5ef2aSThomas Huth goto illegal_insn; 5348fcf5ef2aSThomas Huth } 5349fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5350fcf5ef2aSThomas Huth break; 5351fcf5ef2aSThomas Huth #endif 5352fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5353fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5354fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 535508149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5356316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5357fcf5ef2aSThomas Huth break; 5358fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5359fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5360fcf5ef2aSThomas Huth break; 5361fcf5ef2aSThomas Huth #endif 5362fcf5ef2aSThomas Huth default: 5363fcf5ef2aSThomas Huth goto illegal_insn; 5364fcf5ef2aSThomas Huth } 5365fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5366fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5367fcf5ef2aSThomas Huth goto jmp_insn; 5368fcf5ef2aSThomas Huth } 5369fcf5ef2aSThomas Huth switch (xop) { 5370fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5371fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5372fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5373fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5374316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5375fcf5ef2aSThomas Huth break; 5376fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5377fcf5ef2aSThomas Huth { 5378fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5379fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5380fcf5ef2aSThomas Huth if (rd == 1) { 538108149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5382316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5383fcf5ef2aSThomas Huth break; 5384fcf5ef2aSThomas Huth } 5385fcf5ef2aSThomas Huth #endif 538608149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5387316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5388fcf5ef2aSThomas Huth } 5389fcf5ef2aSThomas Huth break; 5390fcf5ef2aSThomas Huth case 0x26: 5391fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5392fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5393fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5394fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5395fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5396fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5397fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5398fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5399fcf5ef2aSThomas Huth before performing the first write. */ 5400fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5401fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5402fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5403fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5404fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5405fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5406fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5407fcf5ef2aSThomas Huth break; 5408fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5409fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5410fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5411fcf5ef2aSThomas Huth goto illegal_insn; 5412fcf5ef2aSThomas Huth #else 5413fcf5ef2aSThomas Huth if (!supervisor(dc)) 5414fcf5ef2aSThomas Huth goto priv_insn; 5415fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5416fcf5ef2aSThomas Huth goto jmp_insn; 5417fcf5ef2aSThomas Huth } 5418fcf5ef2aSThomas Huth goto nfq_insn; 5419fcf5ef2aSThomas Huth #endif 5420fcf5ef2aSThomas Huth #endif 5421fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5422fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5423fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5424fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5425fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5426fcf5ef2aSThomas Huth break; 5427fcf5ef2aSThomas Huth default: 5428fcf5ef2aSThomas Huth goto illegal_insn; 5429fcf5ef2aSThomas Huth } 5430fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5431fcf5ef2aSThomas Huth switch (xop) { 5432fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5433fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5434fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5435fcf5ef2aSThomas Huth goto jmp_insn; 5436fcf5ef2aSThomas Huth } 5437fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5438fcf5ef2aSThomas Huth break; 5439fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5440fcf5ef2aSThomas Huth { 5441fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5442fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5443fcf5ef2aSThomas Huth goto jmp_insn; 5444fcf5ef2aSThomas Huth } 5445fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5446fcf5ef2aSThomas Huth } 5447fcf5ef2aSThomas Huth break; 5448fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5449fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5450fcf5ef2aSThomas Huth goto jmp_insn; 5451fcf5ef2aSThomas Huth } 5452fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5453fcf5ef2aSThomas Huth break; 5454fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5455fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5456fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5457fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5458fcf5ef2aSThomas Huth break; 5459fcf5ef2aSThomas Huth #else 5460fcf5ef2aSThomas Huth case 0x34: /* stc */ 5461fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5462fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5463fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5464fcf5ef2aSThomas Huth goto ncp_insn; 5465fcf5ef2aSThomas Huth #endif 5466fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5467fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5468fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5469fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5470fcf5ef2aSThomas Huth #endif 5471fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5472fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5473fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5474fcf5ef2aSThomas Huth break; 5475fcf5ef2aSThomas Huth #endif 5476fcf5ef2aSThomas Huth default: 5477fcf5ef2aSThomas Huth goto illegal_insn; 5478fcf5ef2aSThomas Huth } 5479fcf5ef2aSThomas Huth } else { 5480fcf5ef2aSThomas Huth goto illegal_insn; 5481fcf5ef2aSThomas Huth } 5482fcf5ef2aSThomas Huth } 5483fcf5ef2aSThomas Huth break; 5484fcf5ef2aSThomas Huth } 5485878cc677SRichard Henderson advance_pc(dc); 5486fcf5ef2aSThomas Huth jmp_insn: 5487a6ca81cbSRichard Henderson return; 5488fcf5ef2aSThomas Huth illegal_insn: 5489fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5490a6ca81cbSRichard Henderson return; 5491fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5492fcf5ef2aSThomas Huth priv_insn: 5493fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5494a6ca81cbSRichard Henderson return; 5495fcf5ef2aSThomas Huth #endif 5496fcf5ef2aSThomas Huth nfpu_insn: 5497fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5498a6ca81cbSRichard Henderson return; 5499fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5500fcf5ef2aSThomas Huth nfq_insn: 5501fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5502a6ca81cbSRichard Henderson return; 5503fcf5ef2aSThomas Huth #endif 5504fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5505fcf5ef2aSThomas Huth ncp_insn: 5506fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5507a6ca81cbSRichard Henderson return; 5508fcf5ef2aSThomas Huth #endif 5509fcf5ef2aSThomas Huth } 5510fcf5ef2aSThomas Huth 55116e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5512fcf5ef2aSThomas Huth { 55136e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5514b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55156e61bc94SEmilio G. Cota int bound; 5516af00be49SEmilio G. Cota 5517af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 55186e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5519fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 55206e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5521576e1c4cSIgor Mammedov dc->def = &env->def; 55226e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 55236e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5524c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55256e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5526c9b459aaSArtyom Tarasenko #endif 5527fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5528fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 55296e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5530c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55316e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5532c9b459aaSArtyom Tarasenko #endif 5533fcf5ef2aSThomas Huth #endif 55346e61bc94SEmilio G. Cota /* 55356e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 55366e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 55376e61bc94SEmilio G. Cota */ 55386e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 55396e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5540af00be49SEmilio G. Cota } 5541fcf5ef2aSThomas Huth 55426e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 55436e61bc94SEmilio G. Cota { 55446e61bc94SEmilio G. Cota } 55456e61bc94SEmilio G. Cota 55466e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 55476e61bc94SEmilio G. Cota { 55486e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5549633c4283SRichard Henderson target_ulong npc = dc->npc; 55506e61bc94SEmilio G. Cota 5551633c4283SRichard Henderson if (npc & 3) { 5552633c4283SRichard Henderson switch (npc) { 5553633c4283SRichard Henderson case JUMP_PC: 5554fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5555633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5556633c4283SRichard Henderson break; 5557633c4283SRichard Henderson case DYNAMIC_PC: 5558633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5559633c4283SRichard Henderson npc = DYNAMIC_PC; 5560633c4283SRichard Henderson break; 5561633c4283SRichard Henderson default: 5562633c4283SRichard Henderson g_assert_not_reached(); 5563fcf5ef2aSThomas Huth } 55646e61bc94SEmilio G. Cota } 5565633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5566633c4283SRichard Henderson } 5567fcf5ef2aSThomas Huth 55686e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 55696e61bc94SEmilio G. Cota { 55706e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5571b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55726e61bc94SEmilio G. Cota unsigned int insn; 5573fcf5ef2aSThomas Huth 55744e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5575af00be49SEmilio G. Cota dc->base.pc_next += 4; 5576878cc677SRichard Henderson 5577878cc677SRichard Henderson if (!decode(dc, insn)) { 5578878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5579878cc677SRichard Henderson } 5580fcf5ef2aSThomas Huth 5581af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 55826e61bc94SEmilio G. Cota return; 5583c5e6ccdfSEmilio G. Cota } 5584af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 55856e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5586af00be49SEmilio G. Cota } 55876e61bc94SEmilio G. Cota } 5588fcf5ef2aSThomas Huth 55896e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 55906e61bc94SEmilio G. Cota { 55916e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5592186e7890SRichard Henderson DisasDelayException *e, *e_next; 5593633c4283SRichard Henderson bool may_lookup; 55946e61bc94SEmilio G. Cota 559546bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 559646bb0137SMark Cave-Ayland case DISAS_NEXT: 559746bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5598633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5599fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5600fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5601633c4283SRichard Henderson break; 5602fcf5ef2aSThomas Huth } 5603633c4283SRichard Henderson 5604930f1865SRichard Henderson may_lookup = true; 5605633c4283SRichard Henderson if (dc->pc & 3) { 5606633c4283SRichard Henderson switch (dc->pc) { 5607633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5608633c4283SRichard Henderson break; 5609633c4283SRichard Henderson case DYNAMIC_PC: 5610633c4283SRichard Henderson may_lookup = false; 5611633c4283SRichard Henderson break; 5612633c4283SRichard Henderson default: 5613633c4283SRichard Henderson g_assert_not_reached(); 5614633c4283SRichard Henderson } 5615633c4283SRichard Henderson } else { 5616633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5617633c4283SRichard Henderson } 5618633c4283SRichard Henderson 5619930f1865SRichard Henderson if (dc->npc & 3) { 5620930f1865SRichard Henderson switch (dc->npc) { 5621930f1865SRichard Henderson case JUMP_PC: 5622930f1865SRichard Henderson gen_generic_branch(dc); 5623930f1865SRichard Henderson break; 5624930f1865SRichard Henderson case DYNAMIC_PC: 5625930f1865SRichard Henderson may_lookup = false; 5626930f1865SRichard Henderson break; 5627930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5628930f1865SRichard Henderson break; 5629930f1865SRichard Henderson default: 5630930f1865SRichard Henderson g_assert_not_reached(); 5631930f1865SRichard Henderson } 5632930f1865SRichard Henderson } else { 5633930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5634930f1865SRichard Henderson } 5635633c4283SRichard Henderson if (may_lookup) { 5636633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5637633c4283SRichard Henderson } else { 563807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5639fcf5ef2aSThomas Huth } 564046bb0137SMark Cave-Ayland break; 564146bb0137SMark Cave-Ayland 564246bb0137SMark Cave-Ayland case DISAS_NORETURN: 564346bb0137SMark Cave-Ayland break; 564446bb0137SMark Cave-Ayland 564546bb0137SMark Cave-Ayland case DISAS_EXIT: 564646bb0137SMark Cave-Ayland /* Exit TB */ 564746bb0137SMark Cave-Ayland save_state(dc); 564846bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 564946bb0137SMark Cave-Ayland break; 565046bb0137SMark Cave-Ayland 565146bb0137SMark Cave-Ayland default: 565246bb0137SMark Cave-Ayland g_assert_not_reached(); 5653fcf5ef2aSThomas Huth } 5654186e7890SRichard Henderson 5655186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5656186e7890SRichard Henderson gen_set_label(e->lab); 5657186e7890SRichard Henderson 5658186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5659186e7890SRichard Henderson if (e->npc % 4 == 0) { 5660186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5661186e7890SRichard Henderson } 5662186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5663186e7890SRichard Henderson 5664186e7890SRichard Henderson e_next = e->next; 5665186e7890SRichard Henderson g_free(e); 5666186e7890SRichard Henderson } 5667fcf5ef2aSThomas Huth } 56686e61bc94SEmilio G. Cota 56698eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 56708eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 56716e61bc94SEmilio G. Cota { 56728eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 56738eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 56746e61bc94SEmilio G. Cota } 56756e61bc94SEmilio G. Cota 56766e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 56776e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 56786e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 56796e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 56806e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 56816e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 56826e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 56836e61bc94SEmilio G. Cota }; 56846e61bc94SEmilio G. Cota 5685597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5686306c8721SRichard Henderson target_ulong pc, void *host_pc) 56876e61bc94SEmilio G. Cota { 56886e61bc94SEmilio G. Cota DisasContext dc = {}; 56896e61bc94SEmilio G. Cota 5690306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5691fcf5ef2aSThomas Huth } 5692fcf5ef2aSThomas Huth 569355c3ceefSRichard Henderson void sparc_tcg_init(void) 5694fcf5ef2aSThomas Huth { 5695fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5696fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5697fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5698fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5699fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5700fcf5ef2aSThomas Huth }; 5701fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5702fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5703fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5704fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5705fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5706fcf5ef2aSThomas Huth }; 5707fcf5ef2aSThomas Huth 5708fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5709fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5710fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5711fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5712fcf5ef2aSThomas Huth #else 5713fcf5ef2aSThomas Huth { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" }, 5714fcf5ef2aSThomas Huth #endif 5715fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5716fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5717fcf5ef2aSThomas Huth }; 5718fcf5ef2aSThomas Huth 5719fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5720fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5721fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5722fcf5ef2aSThomas Huth { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" }, 5723fcf5ef2aSThomas Huth { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" }, 5724fcf5ef2aSThomas Huth { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr), 5725fcf5ef2aSThomas Huth "hstick_cmpr" }, 5726fcf5ef2aSThomas Huth { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" }, 5727fcf5ef2aSThomas Huth { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" }, 5728fcf5ef2aSThomas Huth { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" }, 5729fcf5ef2aSThomas Huth { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" }, 5730fcf5ef2aSThomas Huth { &cpu_ver, offsetof(CPUSPARCState, version), "ver" }, 5731fcf5ef2aSThomas Huth #endif 5732fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5733fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5734fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5735fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5736fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5737fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5738fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5739fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5740fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 5741fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5742fcf5ef2aSThomas Huth #endif 5743fcf5ef2aSThomas Huth }; 5744fcf5ef2aSThomas Huth 5745fcf5ef2aSThomas Huth unsigned int i; 5746fcf5ef2aSThomas Huth 5747ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5748fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5749fcf5ef2aSThomas Huth "regwptr"); 5750fcf5ef2aSThomas Huth 5751fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5752ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5753fcf5ef2aSThomas Huth } 5754fcf5ef2aSThomas Huth 5755fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5756ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5757fcf5ef2aSThomas Huth } 5758fcf5ef2aSThomas Huth 5759f764718dSRichard Henderson cpu_regs[0] = NULL; 5760fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5761ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5762fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5763fcf5ef2aSThomas Huth gregnames[i]); 5764fcf5ef2aSThomas Huth } 5765fcf5ef2aSThomas Huth 5766fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5767fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5768fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5769fcf5ef2aSThomas Huth gregnames[i]); 5770fcf5ef2aSThomas Huth } 5771fcf5ef2aSThomas Huth 5772fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5773ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5774fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5775fcf5ef2aSThomas Huth fregnames[i]); 5776fcf5ef2aSThomas Huth } 5777fcf5ef2aSThomas Huth } 5778fcf5ef2aSThomas Huth 5779f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5780f36aaa53SRichard Henderson const TranslationBlock *tb, 5781f36aaa53SRichard Henderson const uint64_t *data) 5782fcf5ef2aSThomas Huth { 5783f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5784f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5785fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5786fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5787fcf5ef2aSThomas Huth 5788fcf5ef2aSThomas Huth env->pc = pc; 5789fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5790fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5791fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5792fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5793fcf5ef2aSThomas Huth if (env->cond) { 5794fcf5ef2aSThomas Huth env->npc = npc & ~3; 5795fcf5ef2aSThomas Huth } else { 5796fcf5ef2aSThomas Huth env->npc = pc + 4; 5797fcf5ef2aSThomas Huth } 5798fcf5ef2aSThomas Huth } else { 5799fcf5ef2aSThomas Huth env->npc = npc; 5800fcf5ef2aSThomas Huth } 5801fcf5ef2aSThomas Huth } 5802