1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 31fcf5ef2aSThomas Huth #include "exec/log.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 4086b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 458f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 46c6d83e4fSRichard Henderson # define gen_helper_fabsd(D, S) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48c6d83e4fSRichard Henderson # define gen_helper_fnegd(D, S) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 544ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 550faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 56af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 579422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 58bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 594ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 600faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 630faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 649422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 659422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 66f4e18df5SRichard Henderson # define gen_helper_fabsq ({ qemu_build_not_reached(); NULL; }) 67e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16 ({ qemu_build_not_reached(); NULL; }) 68e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32 ({ qemu_build_not_reached(); NULL; }) 69e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16 ({ qemu_build_not_reached(); NULL; }) 70e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32 ({ qemu_build_not_reached(); NULL; }) 71e2fa6bd1SRichard Henderson # define gen_helper_fcmple16 ({ qemu_build_not_reached(); NULL; }) 72e2fa6bd1SRichard Henderson # define gen_helper_fcmple32 ({ qemu_build_not_reached(); NULL; }) 73e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16 ({ qemu_build_not_reached(); NULL; }) 74e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32 ({ qemu_build_not_reached(); NULL; }) 758aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 76e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 77e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 78e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 79e06c9f83SRichard Henderson # define gen_helper_fmul8x16al ({ qemu_build_not_reached(); NULL; }) 80e06c9f83SRichard Henderson # define gen_helper_fmul8x16au ({ qemu_build_not_reached(); NULL; }) 81e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 82e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16 ({ qemu_build_not_reached(); NULL; }) 83e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16 ({ qemu_build_not_reached(); NULL; }) 84f4e18df5SRichard Henderson # define gen_helper_fnegq ({ qemu_build_not_reached(); NULL; }) 85e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 861617586fSRichard Henderson # define gen_helper_fqtox ({ qemu_build_not_reached(); NULL; }) 87199d43efSRichard Henderson # define gen_helper_fstox ({ qemu_build_not_reached(); NULL; }) 888aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 897b8e3e1aSRichard Henderson # define gen_helper_fxtoq ({ qemu_build_not_reached(); NULL; }) 90f4e18df5SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 91afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 92da681406SRichard Henderson # define FSR_LDXFSR_MASK 0 93da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK 0 94668bb9b7SRichard Henderson # define MAXTL_MASK 0 95af25071cSRichard Henderson #endif 96af25071cSRichard Henderson 97633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 98633c4283SRichard Henderson #define DYNAMIC_PC 1 99633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 100633c4283SRichard Henderson #define JUMP_PC 2 101633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 102633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 103fcf5ef2aSThomas Huth 10446bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 10546bb0137SMark Cave-Ayland 106fcf5ef2aSThomas Huth /* global register indexes */ 107fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 108fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 109fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 110fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 111fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 112fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 113fcf5ef2aSThomas Huth static TCGv cpu_y; 114fcf5ef2aSThomas Huth static TCGv cpu_tbr; 115fcf5ef2aSThomas Huth static TCGv cpu_cond; 116fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 117fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 118fcf5ef2aSThomas Huth static TCGv cpu_gsr; 119fcf5ef2aSThomas Huth #else 120af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 121af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 122fcf5ef2aSThomas Huth #endif 123fcf5ef2aSThomas Huth /* Floating point registers */ 124fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 125fcf5ef2aSThomas Huth 126af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 127af25071cSRichard Henderson #ifdef TARGET_SPARC64 128cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 129af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 130af25071cSRichard Henderson #else 131cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 132af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 133af25071cSRichard Henderson #endif 134af25071cSRichard Henderson 135186e7890SRichard Henderson typedef struct DisasDelayException { 136186e7890SRichard Henderson struct DisasDelayException *next; 137186e7890SRichard Henderson TCGLabel *lab; 138186e7890SRichard Henderson TCGv_i32 excp; 139186e7890SRichard Henderson /* Saved state at parent insn. */ 140186e7890SRichard Henderson target_ulong pc; 141186e7890SRichard Henderson target_ulong npc; 142186e7890SRichard Henderson } DisasDelayException; 143186e7890SRichard Henderson 144fcf5ef2aSThomas Huth typedef struct DisasContext { 145af00be49SEmilio G. Cota DisasContextBase base; 146fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 147fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 148fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 149fcf5ef2aSThomas Huth int mem_idx; 150c9b459aaSArtyom Tarasenko bool fpu_enabled; 151c9b459aaSArtyom Tarasenko bool address_mask_32bit; 152c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 153c9b459aaSArtyom Tarasenko bool supervisor; 154c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 155c9b459aaSArtyom Tarasenko bool hypervisor; 156c9b459aaSArtyom Tarasenko #endif 157c9b459aaSArtyom Tarasenko #endif 158c9b459aaSArtyom Tarasenko 159fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 160fcf5ef2aSThomas Huth sparc_def_t *def; 161fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 162fcf5ef2aSThomas Huth int fprs_dirty; 163fcf5ef2aSThomas Huth int asi; 164fcf5ef2aSThomas Huth #endif 165186e7890SRichard Henderson DisasDelayException *delay_excp_list; 166fcf5ef2aSThomas Huth } DisasContext; 167fcf5ef2aSThomas Huth 168fcf5ef2aSThomas Huth typedef struct { 169fcf5ef2aSThomas Huth TCGCond cond; 170fcf5ef2aSThomas Huth bool is_bool; 171fcf5ef2aSThomas Huth TCGv c1, c2; 172fcf5ef2aSThomas Huth } DisasCompare; 173fcf5ef2aSThomas Huth 174fcf5ef2aSThomas Huth // This function uses non-native bit order 175fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 176fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 177fcf5ef2aSThomas Huth 178fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 179fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 180fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 181fcf5ef2aSThomas Huth 182fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 183fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 184fcf5ef2aSThomas Huth 185fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 186fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 187fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 188fcf5ef2aSThomas Huth #else 189fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 190fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 191fcf5ef2aSThomas Huth #endif 192fcf5ef2aSThomas Huth 193fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 194fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 195fcf5ef2aSThomas Huth 196fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 197fcf5ef2aSThomas Huth 1980c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 199fcf5ef2aSThomas Huth { 200fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 201fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 202fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 203fcf5ef2aSThomas Huth we can avoid setting it again. */ 204fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 205fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 206fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 207fcf5ef2aSThomas Huth } 208fcf5ef2aSThomas Huth #endif 209fcf5ef2aSThomas Huth } 210fcf5ef2aSThomas Huth 211fcf5ef2aSThomas Huth /* floating point registers moves */ 212fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 213fcf5ef2aSThomas Huth { 21436ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 215dc41aa7dSRichard Henderson if (src & 1) { 216dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 217dc41aa7dSRichard Henderson } else { 218dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 219fcf5ef2aSThomas Huth } 220dc41aa7dSRichard Henderson return ret; 221fcf5ef2aSThomas Huth } 222fcf5ef2aSThomas Huth 223fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 224fcf5ef2aSThomas Huth { 2258e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2268e7bbc75SRichard Henderson 2278e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 228fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 229fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 230fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 231fcf5ef2aSThomas Huth } 232fcf5ef2aSThomas Huth 233fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 234fcf5ef2aSThomas Huth { 23536ab4623SRichard Henderson return tcg_temp_new_i32(); 236fcf5ef2aSThomas Huth } 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 239fcf5ef2aSThomas Huth { 240fcf5ef2aSThomas Huth src = DFPREG(src); 241fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 242fcf5ef2aSThomas Huth } 243fcf5ef2aSThomas Huth 244fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 245fcf5ef2aSThomas Huth { 246fcf5ef2aSThomas Huth dst = DFPREG(dst); 247fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 248fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 249fcf5ef2aSThomas Huth } 250fcf5ef2aSThomas Huth 251fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 252fcf5ef2aSThomas Huth { 253fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 254fcf5ef2aSThomas Huth } 255fcf5ef2aSThomas Huth 256fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 257fcf5ef2aSThomas Huth { 258ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 259fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 260ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 261fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 262fcf5ef2aSThomas Huth } 263fcf5ef2aSThomas Huth 264fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 265fcf5ef2aSThomas Huth { 266ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 267fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 268ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 269fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 270fcf5ef2aSThomas Huth } 271fcf5ef2aSThomas Huth 272fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 273fcf5ef2aSThomas Huth { 274ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 275fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 276ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 277fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 278fcf5ef2aSThomas Huth } 279fcf5ef2aSThomas Huth 280fcf5ef2aSThomas Huth /* moves */ 281fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 282fcf5ef2aSThomas Huth #define supervisor(dc) 0 283fcf5ef2aSThomas Huth #define hypervisor(dc) 0 284fcf5ef2aSThomas Huth #else 285fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 286c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 287c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 288fcf5ef2aSThomas Huth #else 289c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 290668bb9b7SRichard Henderson #define hypervisor(dc) 0 291fcf5ef2aSThomas Huth #endif 292fcf5ef2aSThomas Huth #endif 293fcf5ef2aSThomas Huth 294b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 295b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 296b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 297b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 298b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 299b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 300fcf5ef2aSThomas Huth #else 301b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 302fcf5ef2aSThomas Huth #endif 303fcf5ef2aSThomas Huth 3040c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 305fcf5ef2aSThomas Huth { 306b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 307fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 308b1bc09eaSRichard Henderson } 309fcf5ef2aSThomas Huth } 310fcf5ef2aSThomas Huth 31123ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 31223ada1b1SRichard Henderson { 31323ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 31423ada1b1SRichard Henderson } 31523ada1b1SRichard Henderson 3160c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 317fcf5ef2aSThomas Huth { 318fcf5ef2aSThomas Huth if (reg > 0) { 319fcf5ef2aSThomas Huth assert(reg < 32); 320fcf5ef2aSThomas Huth return cpu_regs[reg]; 321fcf5ef2aSThomas Huth } else { 32252123f14SRichard Henderson TCGv t = tcg_temp_new(); 323fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 324fcf5ef2aSThomas Huth return t; 325fcf5ef2aSThomas Huth } 326fcf5ef2aSThomas Huth } 327fcf5ef2aSThomas Huth 3280c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 329fcf5ef2aSThomas Huth { 330fcf5ef2aSThomas Huth if (reg > 0) { 331fcf5ef2aSThomas Huth assert(reg < 32); 332fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 333fcf5ef2aSThomas Huth } 334fcf5ef2aSThomas Huth } 335fcf5ef2aSThomas Huth 3360c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 337fcf5ef2aSThomas Huth { 338fcf5ef2aSThomas Huth if (reg > 0) { 339fcf5ef2aSThomas Huth assert(reg < 32); 340fcf5ef2aSThomas Huth return cpu_regs[reg]; 341fcf5ef2aSThomas Huth } else { 34252123f14SRichard Henderson return tcg_temp_new(); 343fcf5ef2aSThomas Huth } 344fcf5ef2aSThomas Huth } 345fcf5ef2aSThomas Huth 3465645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 347fcf5ef2aSThomas Huth { 3485645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3495645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 350fcf5ef2aSThomas Huth } 351fcf5ef2aSThomas Huth 3525645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 353fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 354fcf5ef2aSThomas Huth { 355fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 356fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 357fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 358fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 359fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36007ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 361fcf5ef2aSThomas Huth } else { 362f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 363fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 364fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 365f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 366fcf5ef2aSThomas Huth } 367fcf5ef2aSThomas Huth } 368fcf5ef2aSThomas Huth 369fcf5ef2aSThomas Huth // XXX suboptimal 3700c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 371fcf5ef2aSThomas Huth { 372fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3730b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 374fcf5ef2aSThomas Huth } 375fcf5ef2aSThomas Huth 3760c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 377fcf5ef2aSThomas Huth { 378fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3790b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 380fcf5ef2aSThomas Huth } 381fcf5ef2aSThomas Huth 3820c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 383fcf5ef2aSThomas Huth { 384fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3850b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 386fcf5ef2aSThomas Huth } 387fcf5ef2aSThomas Huth 3880c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 389fcf5ef2aSThomas Huth { 390fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3910b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 392fcf5ef2aSThomas Huth } 393fcf5ef2aSThomas Huth 3940c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 395fcf5ef2aSThomas Huth { 396fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 397fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 398fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 399fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 400fcf5ef2aSThomas Huth } 401fcf5ef2aSThomas Huth 402fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 403fcf5ef2aSThomas Huth { 404fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 405fcf5ef2aSThomas Huth 406fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 407fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 408fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 409fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 410fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 411fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 412fcf5ef2aSThomas Huth #else 413fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 414fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 415fcf5ef2aSThomas Huth #endif 416fcf5ef2aSThomas Huth 417fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 418fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 419fcf5ef2aSThomas Huth 420fcf5ef2aSThomas Huth return carry_32; 421fcf5ef2aSThomas Huth } 422fcf5ef2aSThomas Huth 423fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 424fcf5ef2aSThomas Huth { 425fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 426fcf5ef2aSThomas Huth 427fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 428fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 429fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 430fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 431fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 432fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 433fcf5ef2aSThomas Huth #else 434fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 435fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 436fcf5ef2aSThomas Huth #endif 437fcf5ef2aSThomas Huth 438fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 439fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 440fcf5ef2aSThomas Huth 441fcf5ef2aSThomas Huth return carry_32; 442fcf5ef2aSThomas Huth } 443fcf5ef2aSThomas Huth 444420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 445420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 446fcf5ef2aSThomas Huth { 447fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 448fcf5ef2aSThomas Huth 449420a187dSRichard Henderson #ifdef TARGET_SPARC64 450420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 451420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 452420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 453fcf5ef2aSThomas Huth #else 454420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 455fcf5ef2aSThomas Huth #endif 456fcf5ef2aSThomas Huth 457fcf5ef2aSThomas Huth if (update_cc) { 458420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 459fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 460fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 461fcf5ef2aSThomas Huth } 462fcf5ef2aSThomas Huth } 463fcf5ef2aSThomas Huth 464420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 465420a187dSRichard Henderson { 466420a187dSRichard Henderson TCGv discard; 467420a187dSRichard Henderson 468420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 469420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 470420a187dSRichard Henderson return; 471420a187dSRichard Henderson } 472420a187dSRichard Henderson 473420a187dSRichard Henderson /* 474420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 475420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 476420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 477420a187dSRichard Henderson * generated the carry in the first place. 478420a187dSRichard Henderson */ 479420a187dSRichard Henderson discard = tcg_temp_new(); 480420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 481420a187dSRichard Henderson 482420a187dSRichard Henderson if (update_cc) { 483420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 484420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 485420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 486420a187dSRichard Henderson } 487420a187dSRichard Henderson } 488420a187dSRichard Henderson 489420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 490420a187dSRichard Henderson { 491420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 492420a187dSRichard Henderson } 493420a187dSRichard Henderson 494420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 495420a187dSRichard Henderson { 496420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 497420a187dSRichard Henderson } 498420a187dSRichard Henderson 499420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 500420a187dSRichard Henderson { 501420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 502420a187dSRichard Henderson } 503420a187dSRichard Henderson 504420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 505420a187dSRichard Henderson { 506420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 507420a187dSRichard Henderson } 508420a187dSRichard Henderson 509420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 510420a187dSRichard Henderson bool update_cc) 511420a187dSRichard Henderson { 512420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 513420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 514420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 515420a187dSRichard Henderson } 516420a187dSRichard Henderson 517420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 518420a187dSRichard Henderson { 519420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 520420a187dSRichard Henderson } 521420a187dSRichard Henderson 522420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 523420a187dSRichard Henderson { 524420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 525420a187dSRichard Henderson } 526420a187dSRichard Henderson 5270c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 528fcf5ef2aSThomas Huth { 529fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 530fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 531fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 532fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 533fcf5ef2aSThomas Huth } 534fcf5ef2aSThomas Huth 535dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 536dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 537fcf5ef2aSThomas Huth { 538fcf5ef2aSThomas Huth TCGv carry; 539fcf5ef2aSThomas Huth 540fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 541fcf5ef2aSThomas Huth carry = tcg_temp_new(); 542fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 543fcf5ef2aSThomas Huth #else 544fcf5ef2aSThomas Huth carry = carry_32; 545fcf5ef2aSThomas Huth #endif 546fcf5ef2aSThomas Huth 547fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 548fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 549fcf5ef2aSThomas Huth 550fcf5ef2aSThomas Huth if (update_cc) { 551dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 552fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 553fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 554fcf5ef2aSThomas Huth } 555fcf5ef2aSThomas Huth } 556fcf5ef2aSThomas Huth 557dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 558dfebb950SRichard Henderson { 559dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 560dfebb950SRichard Henderson } 561dfebb950SRichard Henderson 562dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 563dfebb950SRichard Henderson { 564dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 565dfebb950SRichard Henderson } 566dfebb950SRichard Henderson 567dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 568dfebb950SRichard Henderson { 569dfebb950SRichard Henderson TCGv discard; 570dfebb950SRichard Henderson 571dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 572dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 573dfebb950SRichard Henderson return; 574dfebb950SRichard Henderson } 575dfebb950SRichard Henderson 576dfebb950SRichard Henderson /* 577dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 578dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 579dfebb950SRichard Henderson */ 580dfebb950SRichard Henderson discard = tcg_temp_new(); 581dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 582dfebb950SRichard Henderson 583dfebb950SRichard Henderson if (update_cc) { 584dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 585dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 586dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 587dfebb950SRichard Henderson } 588dfebb950SRichard Henderson } 589dfebb950SRichard Henderson 590dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 591dfebb950SRichard Henderson { 592dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 593dfebb950SRichard Henderson } 594dfebb950SRichard Henderson 595dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 596dfebb950SRichard Henderson { 597dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 598dfebb950SRichard Henderson } 599dfebb950SRichard Henderson 600dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 601dfebb950SRichard Henderson bool update_cc) 602dfebb950SRichard Henderson { 603dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 604dfebb950SRichard Henderson 605dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 606dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 607dfebb950SRichard Henderson } 608dfebb950SRichard Henderson 609dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 610dfebb950SRichard Henderson { 611dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 612dfebb950SRichard Henderson } 613dfebb950SRichard Henderson 614dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 615dfebb950SRichard Henderson { 616dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 617dfebb950SRichard Henderson } 618dfebb950SRichard Henderson 6190c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 620fcf5ef2aSThomas Huth { 621fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 622fcf5ef2aSThomas Huth 623fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 624fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 625fcf5ef2aSThomas Huth 626fcf5ef2aSThomas Huth /* old op: 627fcf5ef2aSThomas Huth if (!(env->y & 1)) 628fcf5ef2aSThomas Huth T1 = 0; 629fcf5ef2aSThomas Huth */ 63000ab7e61SRichard Henderson zero = tcg_constant_tl(0); 631fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 632fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 633fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 634fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 635fcf5ef2aSThomas Huth zero, cpu_cc_src2); 636fcf5ef2aSThomas Huth 637fcf5ef2aSThomas Huth // b2 = T0 & 1; 638fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6390b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 64008d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 641fcf5ef2aSThomas Huth 642fcf5ef2aSThomas Huth // b1 = N ^ V; 643fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 644fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 645fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 646fcf5ef2aSThomas Huth 647fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 648fcf5ef2aSThomas Huth // src1 = T0; 649fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 650fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 651fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 652fcf5ef2aSThomas Huth 653fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 654fcf5ef2aSThomas Huth 655fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 656fcf5ef2aSThomas Huth } 657fcf5ef2aSThomas Huth 6580c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 659fcf5ef2aSThomas Huth { 660fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 661fcf5ef2aSThomas Huth if (sign_ext) { 662fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 663fcf5ef2aSThomas Huth } else { 664fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 665fcf5ef2aSThomas Huth } 666fcf5ef2aSThomas Huth #else 667fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 668fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 669fcf5ef2aSThomas Huth 670fcf5ef2aSThomas Huth if (sign_ext) { 671fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 672fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 673fcf5ef2aSThomas Huth } else { 674fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 675fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 676fcf5ef2aSThomas Huth } 677fcf5ef2aSThomas Huth 678fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 679fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 680fcf5ef2aSThomas Huth #endif 681fcf5ef2aSThomas Huth } 682fcf5ef2aSThomas Huth 6830c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 684fcf5ef2aSThomas Huth { 685fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 686fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 687fcf5ef2aSThomas Huth } 688fcf5ef2aSThomas Huth 6890c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 690fcf5ef2aSThomas Huth { 691fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 692fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 693fcf5ef2aSThomas Huth } 694fcf5ef2aSThomas Huth 6954ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 6964ee85ea9SRichard Henderson { 6974ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 6984ee85ea9SRichard Henderson } 6994ee85ea9SRichard Henderson 7004ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 7014ee85ea9SRichard Henderson { 7024ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 7034ee85ea9SRichard Henderson } 7044ee85ea9SRichard Henderson 705c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 706c2636853SRichard Henderson { 707c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 708c2636853SRichard Henderson } 709c2636853SRichard Henderson 710c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 711c2636853SRichard Henderson { 712c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 713c2636853SRichard Henderson } 714c2636853SRichard Henderson 715c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 716c2636853SRichard Henderson { 717c2636853SRichard Henderson gen_helper_udiv_cc(dst, tcg_env, src1, src2); 718c2636853SRichard Henderson } 719c2636853SRichard Henderson 720c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 721c2636853SRichard Henderson { 722c2636853SRichard Henderson gen_helper_sdiv_cc(dst, tcg_env, src1, src2); 723c2636853SRichard Henderson } 724c2636853SRichard Henderson 725a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 726a9aba13dSRichard Henderson { 727a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 728a9aba13dSRichard Henderson } 729a9aba13dSRichard Henderson 730a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 731a9aba13dSRichard Henderson { 732a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 733a9aba13dSRichard Henderson } 734a9aba13dSRichard Henderson 7359c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7369c6ec5bcSRichard Henderson { 7379c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7389c6ec5bcSRichard Henderson } 7399c6ec5bcSRichard Henderson 74045bfed3bSRichard Henderson #ifndef TARGET_SPARC64 74145bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 74245bfed3bSRichard Henderson { 74345bfed3bSRichard Henderson g_assert_not_reached(); 74445bfed3bSRichard Henderson } 74545bfed3bSRichard Henderson #endif 74645bfed3bSRichard Henderson 74745bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 74845bfed3bSRichard Henderson { 74945bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 75045bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 75145bfed3bSRichard Henderson } 75245bfed3bSRichard Henderson 75345bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 75445bfed3bSRichard Henderson { 75545bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 75645bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 75745bfed3bSRichard Henderson } 75845bfed3bSRichard Henderson 759*2f722641SRichard Henderson static void gen_op_fpack16(TCGv_i32 dst, TCGv_i64 src) 760*2f722641SRichard Henderson { 761*2f722641SRichard Henderson #ifdef TARGET_SPARC64 762*2f722641SRichard Henderson gen_helper_fpack16(dst, cpu_gsr, src); 763*2f722641SRichard Henderson #else 764*2f722641SRichard Henderson g_assert_not_reached(); 765*2f722641SRichard Henderson #endif 766*2f722641SRichard Henderson } 767*2f722641SRichard Henderson 768*2f722641SRichard Henderson static void gen_op_fpackfix(TCGv_i32 dst, TCGv_i64 src) 769*2f722641SRichard Henderson { 770*2f722641SRichard Henderson #ifdef TARGET_SPARC64 771*2f722641SRichard Henderson gen_helper_fpackfix(dst, cpu_gsr, src); 772*2f722641SRichard Henderson #else 773*2f722641SRichard Henderson g_assert_not_reached(); 774*2f722641SRichard Henderson #endif 775*2f722641SRichard Henderson } 776*2f722641SRichard Henderson 7774b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7784b6edc0aSRichard Henderson { 7794b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7804b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 7814b6edc0aSRichard Henderson #else 7824b6edc0aSRichard Henderson g_assert_not_reached(); 7834b6edc0aSRichard Henderson #endif 7844b6edc0aSRichard Henderson } 7854b6edc0aSRichard Henderson 7864b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 7874b6edc0aSRichard Henderson { 7884b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7894b6edc0aSRichard Henderson TCGv t1, t2, shift; 7904b6edc0aSRichard Henderson 7914b6edc0aSRichard Henderson t1 = tcg_temp_new(); 7924b6edc0aSRichard Henderson t2 = tcg_temp_new(); 7934b6edc0aSRichard Henderson shift = tcg_temp_new(); 7944b6edc0aSRichard Henderson 7954b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 7964b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 7974b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 7984b6edc0aSRichard Henderson 7994b6edc0aSRichard Henderson /* 8004b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 8014b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 8024b6edc0aSRichard Henderson */ 8034b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 8044b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 8054b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 8064b6edc0aSRichard Henderson 8074b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 8084b6edc0aSRichard Henderson #else 8094b6edc0aSRichard Henderson g_assert_not_reached(); 8104b6edc0aSRichard Henderson #endif 8114b6edc0aSRichard Henderson } 8124b6edc0aSRichard Henderson 8134b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 8144b6edc0aSRichard Henderson { 8154b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 8164b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 8174b6edc0aSRichard Henderson #else 8184b6edc0aSRichard Henderson g_assert_not_reached(); 8194b6edc0aSRichard Henderson #endif 8204b6edc0aSRichard Henderson } 8214b6edc0aSRichard Henderson 822fcf5ef2aSThomas Huth // 1 8230c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 824fcf5ef2aSThomas Huth { 825fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 826fcf5ef2aSThomas Huth } 827fcf5ef2aSThomas Huth 828fcf5ef2aSThomas Huth // Z 8290c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 830fcf5ef2aSThomas Huth { 831fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 832fcf5ef2aSThomas Huth } 833fcf5ef2aSThomas Huth 834fcf5ef2aSThomas Huth // Z | (N ^ V) 8350c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 836fcf5ef2aSThomas Huth { 837fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 838fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 839fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 840fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 841fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 842fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 843fcf5ef2aSThomas Huth } 844fcf5ef2aSThomas Huth 845fcf5ef2aSThomas Huth // N ^ V 8460c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 847fcf5ef2aSThomas Huth { 848fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 849fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 850fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 851fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 852fcf5ef2aSThomas Huth } 853fcf5ef2aSThomas Huth 854fcf5ef2aSThomas Huth // C | Z 8550c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 856fcf5ef2aSThomas Huth { 857fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 858fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 859fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 860fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 861fcf5ef2aSThomas Huth } 862fcf5ef2aSThomas Huth 863fcf5ef2aSThomas Huth // C 8640c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 865fcf5ef2aSThomas Huth { 866fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 867fcf5ef2aSThomas Huth } 868fcf5ef2aSThomas Huth 869fcf5ef2aSThomas Huth // V 8700c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 871fcf5ef2aSThomas Huth { 872fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 873fcf5ef2aSThomas Huth } 874fcf5ef2aSThomas Huth 875fcf5ef2aSThomas Huth // 0 8760c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 877fcf5ef2aSThomas Huth { 878fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 879fcf5ef2aSThomas Huth } 880fcf5ef2aSThomas Huth 881fcf5ef2aSThomas Huth // N 8820c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 883fcf5ef2aSThomas Huth { 884fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 885fcf5ef2aSThomas Huth } 886fcf5ef2aSThomas Huth 887fcf5ef2aSThomas Huth // !Z 8880c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 889fcf5ef2aSThomas Huth { 890fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 891fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 892fcf5ef2aSThomas Huth } 893fcf5ef2aSThomas Huth 894fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 8950c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 896fcf5ef2aSThomas Huth { 897fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 898fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 899fcf5ef2aSThomas Huth } 900fcf5ef2aSThomas Huth 901fcf5ef2aSThomas Huth // !(N ^ V) 9020c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 903fcf5ef2aSThomas Huth { 904fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 905fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 906fcf5ef2aSThomas Huth } 907fcf5ef2aSThomas Huth 908fcf5ef2aSThomas Huth // !(C | Z) 9090c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 910fcf5ef2aSThomas Huth { 911fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 912fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 913fcf5ef2aSThomas Huth } 914fcf5ef2aSThomas Huth 915fcf5ef2aSThomas Huth // !C 9160c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 917fcf5ef2aSThomas Huth { 918fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 919fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 920fcf5ef2aSThomas Huth } 921fcf5ef2aSThomas Huth 922fcf5ef2aSThomas Huth // !N 9230c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 924fcf5ef2aSThomas Huth { 925fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 926fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 927fcf5ef2aSThomas Huth } 928fcf5ef2aSThomas Huth 929fcf5ef2aSThomas Huth // !V 9300c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 931fcf5ef2aSThomas Huth { 932fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 933fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 934fcf5ef2aSThomas Huth } 935fcf5ef2aSThomas Huth 936fcf5ef2aSThomas Huth /* 937fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 938fcf5ef2aSThomas Huth 0 = 939fcf5ef2aSThomas Huth 1 < 940fcf5ef2aSThomas Huth 2 > 941fcf5ef2aSThomas Huth 3 unordered 942fcf5ef2aSThomas Huth */ 9430c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 944fcf5ef2aSThomas Huth unsigned int fcc_offset) 945fcf5ef2aSThomas Huth { 946fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 947fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 948fcf5ef2aSThomas Huth } 949fcf5ef2aSThomas Huth 9500c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 951fcf5ef2aSThomas Huth { 952fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 953fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 954fcf5ef2aSThomas Huth } 955fcf5ef2aSThomas Huth 956fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 9570c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 958fcf5ef2aSThomas Huth { 959fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 960fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 961fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 962fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 963fcf5ef2aSThomas Huth } 964fcf5ef2aSThomas Huth 965fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 9660c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 967fcf5ef2aSThomas Huth { 968fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 969fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 970fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 971fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 972fcf5ef2aSThomas Huth } 973fcf5ef2aSThomas Huth 974fcf5ef2aSThomas Huth // 1 or 3: FCC0 9750c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 976fcf5ef2aSThomas Huth { 977fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 978fcf5ef2aSThomas Huth } 979fcf5ef2aSThomas Huth 980fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 9810c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 982fcf5ef2aSThomas Huth { 983fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 984fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 985fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 986fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 987fcf5ef2aSThomas Huth } 988fcf5ef2aSThomas Huth 989fcf5ef2aSThomas Huth // 2 or 3: FCC1 9900c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 991fcf5ef2aSThomas Huth { 992fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 993fcf5ef2aSThomas Huth } 994fcf5ef2aSThomas Huth 995fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 9960c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 997fcf5ef2aSThomas Huth { 998fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 999fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1000fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1001fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 1002fcf5ef2aSThomas Huth } 1003fcf5ef2aSThomas Huth 1004fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 10050c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 1006fcf5ef2aSThomas Huth { 1007fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1008fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1009fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1010fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 1011fcf5ef2aSThomas Huth } 1012fcf5ef2aSThomas Huth 1013fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 10140c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 1015fcf5ef2aSThomas Huth { 1016fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1017fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1018fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1019fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 1020fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1021fcf5ef2aSThomas Huth } 1022fcf5ef2aSThomas Huth 1023fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 10240c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 1025fcf5ef2aSThomas Huth { 1026fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1027fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1028fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1029fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 1030fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1031fcf5ef2aSThomas Huth } 1032fcf5ef2aSThomas Huth 1033fcf5ef2aSThomas Huth // 0 or 2: !FCC0 10340c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 1035fcf5ef2aSThomas Huth { 1036fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1037fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1038fcf5ef2aSThomas Huth } 1039fcf5ef2aSThomas Huth 1040fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 10410c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 1042fcf5ef2aSThomas Huth { 1043fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1044fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1045fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1046fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 1047fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1048fcf5ef2aSThomas Huth } 1049fcf5ef2aSThomas Huth 1050fcf5ef2aSThomas Huth // 0 or 1: !FCC1 10510c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 1052fcf5ef2aSThomas Huth { 1053fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 1054fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1055fcf5ef2aSThomas Huth } 1056fcf5ef2aSThomas Huth 1057fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 10580c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 1059fcf5ef2aSThomas Huth { 1060fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1061fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1062fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1063fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 1064fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1065fcf5ef2aSThomas Huth } 1066fcf5ef2aSThomas Huth 1067fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 10680c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 1069fcf5ef2aSThomas Huth { 1070fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1071fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1072fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1073fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 1074fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1075fcf5ef2aSThomas Huth } 1076fcf5ef2aSThomas Huth 10770c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 1078fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 1079fcf5ef2aSThomas Huth { 1080fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1081fcf5ef2aSThomas Huth 1082fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 1083fcf5ef2aSThomas Huth 1084fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 1085fcf5ef2aSThomas Huth 1086fcf5ef2aSThomas Huth gen_set_label(l1); 1087fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 1088fcf5ef2aSThomas Huth } 1089fcf5ef2aSThomas Huth 10900c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 1091fcf5ef2aSThomas Huth { 109200ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 109300ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 109400ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 1095fcf5ef2aSThomas Huth 1096fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1097fcf5ef2aSThomas Huth } 1098fcf5ef2aSThomas Huth 1099fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1100fcf5ef2aSThomas Huth have been set for a jump */ 11010c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1102fcf5ef2aSThomas Huth { 1103fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1104fcf5ef2aSThomas Huth gen_generic_branch(dc); 110599c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1106fcf5ef2aSThomas Huth } 1107fcf5ef2aSThomas Huth } 1108fcf5ef2aSThomas Huth 11090c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1110fcf5ef2aSThomas Huth { 1111633c4283SRichard Henderson if (dc->npc & 3) { 1112633c4283SRichard Henderson switch (dc->npc) { 1113633c4283SRichard Henderson case JUMP_PC: 1114fcf5ef2aSThomas Huth gen_generic_branch(dc); 111599c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1116633c4283SRichard Henderson break; 1117633c4283SRichard Henderson case DYNAMIC_PC: 1118633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1119633c4283SRichard Henderson break; 1120633c4283SRichard Henderson default: 1121633c4283SRichard Henderson g_assert_not_reached(); 1122633c4283SRichard Henderson } 1123633c4283SRichard Henderson } else { 1124fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1125fcf5ef2aSThomas Huth } 1126fcf5ef2aSThomas Huth } 1127fcf5ef2aSThomas Huth 11280c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1129fcf5ef2aSThomas Huth { 1130fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1131fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1132ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1133fcf5ef2aSThomas Huth } 1134fcf5ef2aSThomas Huth } 1135fcf5ef2aSThomas Huth 11360c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1137fcf5ef2aSThomas Huth { 1138fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1139fcf5ef2aSThomas Huth save_npc(dc); 1140fcf5ef2aSThomas Huth } 1141fcf5ef2aSThomas Huth 1142fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1143fcf5ef2aSThomas Huth { 1144fcf5ef2aSThomas Huth save_state(dc); 1145ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1146af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1147fcf5ef2aSThomas Huth } 1148fcf5ef2aSThomas Huth 1149186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1150fcf5ef2aSThomas Huth { 1151186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1152186e7890SRichard Henderson 1153186e7890SRichard Henderson e->next = dc->delay_excp_list; 1154186e7890SRichard Henderson dc->delay_excp_list = e; 1155186e7890SRichard Henderson 1156186e7890SRichard Henderson e->lab = gen_new_label(); 1157186e7890SRichard Henderson e->excp = excp; 1158186e7890SRichard Henderson e->pc = dc->pc; 1159186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1160186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1161186e7890SRichard Henderson e->npc = dc->npc; 1162186e7890SRichard Henderson 1163186e7890SRichard Henderson return e->lab; 1164186e7890SRichard Henderson } 1165186e7890SRichard Henderson 1166186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1167186e7890SRichard Henderson { 1168186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1169186e7890SRichard Henderson } 1170186e7890SRichard Henderson 1171186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1172186e7890SRichard Henderson { 1173186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1174186e7890SRichard Henderson TCGLabel *lab; 1175186e7890SRichard Henderson 1176186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1177186e7890SRichard Henderson 1178186e7890SRichard Henderson flush_cond(dc); 1179186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1180186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1181fcf5ef2aSThomas Huth } 1182fcf5ef2aSThomas Huth 11830c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1184fcf5ef2aSThomas Huth { 1185633c4283SRichard Henderson if (dc->npc & 3) { 1186633c4283SRichard Henderson switch (dc->npc) { 1187633c4283SRichard Henderson case JUMP_PC: 1188fcf5ef2aSThomas Huth gen_generic_branch(dc); 1189fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 119099c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1191633c4283SRichard Henderson break; 1192633c4283SRichard Henderson case DYNAMIC_PC: 1193633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1194fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1195633c4283SRichard Henderson dc->pc = dc->npc; 1196633c4283SRichard Henderson break; 1197633c4283SRichard Henderson default: 1198633c4283SRichard Henderson g_assert_not_reached(); 1199633c4283SRichard Henderson } 1200fcf5ef2aSThomas Huth } else { 1201fcf5ef2aSThomas Huth dc->pc = dc->npc; 1202fcf5ef2aSThomas Huth } 1203fcf5ef2aSThomas Huth } 1204fcf5ef2aSThomas Huth 12050c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1206fcf5ef2aSThomas Huth { 1207fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1208fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1209fcf5ef2aSThomas Huth } 1210fcf5ef2aSThomas Huth 1211fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1212fcf5ef2aSThomas Huth DisasContext *dc) 1213fcf5ef2aSThomas Huth { 1214fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1215fcf5ef2aSThomas Huth TCG_COND_NEVER, 1216fcf5ef2aSThomas Huth TCG_COND_EQ, 1217fcf5ef2aSThomas Huth TCG_COND_LE, 1218fcf5ef2aSThomas Huth TCG_COND_LT, 1219fcf5ef2aSThomas Huth TCG_COND_LEU, 1220fcf5ef2aSThomas Huth TCG_COND_LTU, 1221fcf5ef2aSThomas Huth -1, /* neg */ 1222fcf5ef2aSThomas Huth -1, /* overflow */ 1223fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1224fcf5ef2aSThomas Huth TCG_COND_NE, 1225fcf5ef2aSThomas Huth TCG_COND_GT, 1226fcf5ef2aSThomas Huth TCG_COND_GE, 1227fcf5ef2aSThomas Huth TCG_COND_GTU, 1228fcf5ef2aSThomas Huth TCG_COND_GEU, 1229fcf5ef2aSThomas Huth -1, /* pos */ 1230fcf5ef2aSThomas Huth -1, /* no overflow */ 1231fcf5ef2aSThomas Huth }; 1232fcf5ef2aSThomas Huth 1233fcf5ef2aSThomas Huth static int logic_cond[16] = { 1234fcf5ef2aSThomas Huth TCG_COND_NEVER, 1235fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1236fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1237fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1238fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1239fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1240fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1241fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1242fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1243fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1244fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1245fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1246fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1247fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1248fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1249fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1250fcf5ef2aSThomas Huth }; 1251fcf5ef2aSThomas Huth 1252fcf5ef2aSThomas Huth TCGv_i32 r_src; 1253fcf5ef2aSThomas Huth TCGv r_dst; 1254fcf5ef2aSThomas Huth 1255fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1256fcf5ef2aSThomas Huth if (xcc) { 1257fcf5ef2aSThomas Huth r_src = cpu_xcc; 1258fcf5ef2aSThomas Huth } else { 1259fcf5ef2aSThomas Huth r_src = cpu_psr; 1260fcf5ef2aSThomas Huth } 1261fcf5ef2aSThomas Huth #else 1262fcf5ef2aSThomas Huth r_src = cpu_psr; 1263fcf5ef2aSThomas Huth #endif 1264fcf5ef2aSThomas Huth 1265fcf5ef2aSThomas Huth switch (dc->cc_op) { 1266fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1267fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1268fcf5ef2aSThomas Huth do_compare_dst_0: 1269fcf5ef2aSThomas Huth cmp->is_bool = false; 127000ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1271fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1272fcf5ef2aSThomas Huth if (!xcc) { 1273fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1274fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1275fcf5ef2aSThomas Huth break; 1276fcf5ef2aSThomas Huth } 1277fcf5ef2aSThomas Huth #endif 1278fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1279fcf5ef2aSThomas Huth break; 1280fcf5ef2aSThomas Huth 1281fcf5ef2aSThomas Huth case CC_OP_SUB: 1282fcf5ef2aSThomas Huth switch (cond) { 1283fcf5ef2aSThomas Huth case 6: /* neg */ 1284fcf5ef2aSThomas Huth case 14: /* pos */ 1285fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1286fcf5ef2aSThomas Huth goto do_compare_dst_0; 1287fcf5ef2aSThomas Huth 1288fcf5ef2aSThomas Huth case 7: /* overflow */ 1289fcf5ef2aSThomas Huth case 15: /* !overflow */ 1290fcf5ef2aSThomas Huth goto do_dynamic; 1291fcf5ef2aSThomas Huth 1292fcf5ef2aSThomas Huth default: 1293fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1294fcf5ef2aSThomas Huth cmp->is_bool = false; 1295fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1296fcf5ef2aSThomas Huth if (!xcc) { 1297fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1298fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1299fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1300fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1301fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1302fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1303fcf5ef2aSThomas Huth break; 1304fcf5ef2aSThomas Huth } 1305fcf5ef2aSThomas Huth #endif 1306fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1307fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1308fcf5ef2aSThomas Huth break; 1309fcf5ef2aSThomas Huth } 1310fcf5ef2aSThomas Huth break; 1311fcf5ef2aSThomas Huth 1312fcf5ef2aSThomas Huth default: 1313fcf5ef2aSThomas Huth do_dynamic: 1314ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1315fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1316fcf5ef2aSThomas Huth /* FALLTHRU */ 1317fcf5ef2aSThomas Huth 1318fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1319fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1320fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1321fcf5ef2aSThomas Huth cmp->is_bool = true; 1322fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 132300ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1324fcf5ef2aSThomas Huth 1325fcf5ef2aSThomas Huth switch (cond) { 1326fcf5ef2aSThomas Huth case 0x0: 1327fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1328fcf5ef2aSThomas Huth break; 1329fcf5ef2aSThomas Huth case 0x1: 1330fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1331fcf5ef2aSThomas Huth break; 1332fcf5ef2aSThomas Huth case 0x2: 1333fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1334fcf5ef2aSThomas Huth break; 1335fcf5ef2aSThomas Huth case 0x3: 1336fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1337fcf5ef2aSThomas Huth break; 1338fcf5ef2aSThomas Huth case 0x4: 1339fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1340fcf5ef2aSThomas Huth break; 1341fcf5ef2aSThomas Huth case 0x5: 1342fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1343fcf5ef2aSThomas Huth break; 1344fcf5ef2aSThomas Huth case 0x6: 1345fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1346fcf5ef2aSThomas Huth break; 1347fcf5ef2aSThomas Huth case 0x7: 1348fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1349fcf5ef2aSThomas Huth break; 1350fcf5ef2aSThomas Huth case 0x8: 1351fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1352fcf5ef2aSThomas Huth break; 1353fcf5ef2aSThomas Huth case 0x9: 1354fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1355fcf5ef2aSThomas Huth break; 1356fcf5ef2aSThomas Huth case 0xa: 1357fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1358fcf5ef2aSThomas Huth break; 1359fcf5ef2aSThomas Huth case 0xb: 1360fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1361fcf5ef2aSThomas Huth break; 1362fcf5ef2aSThomas Huth case 0xc: 1363fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1364fcf5ef2aSThomas Huth break; 1365fcf5ef2aSThomas Huth case 0xd: 1366fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1367fcf5ef2aSThomas Huth break; 1368fcf5ef2aSThomas Huth case 0xe: 1369fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1370fcf5ef2aSThomas Huth break; 1371fcf5ef2aSThomas Huth case 0xf: 1372fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1373fcf5ef2aSThomas Huth break; 1374fcf5ef2aSThomas Huth } 1375fcf5ef2aSThomas Huth break; 1376fcf5ef2aSThomas Huth } 1377fcf5ef2aSThomas Huth } 1378fcf5ef2aSThomas Huth 1379fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1380fcf5ef2aSThomas Huth { 1381fcf5ef2aSThomas Huth unsigned int offset; 1382fcf5ef2aSThomas Huth TCGv r_dst; 1383fcf5ef2aSThomas Huth 1384fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1385fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1386fcf5ef2aSThomas Huth cmp->is_bool = true; 1387fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 138800ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1389fcf5ef2aSThomas Huth 1390fcf5ef2aSThomas Huth switch (cc) { 1391fcf5ef2aSThomas Huth default: 1392fcf5ef2aSThomas Huth case 0x0: 1393fcf5ef2aSThomas Huth offset = 0; 1394fcf5ef2aSThomas Huth break; 1395fcf5ef2aSThomas Huth case 0x1: 1396fcf5ef2aSThomas Huth offset = 32 - 10; 1397fcf5ef2aSThomas Huth break; 1398fcf5ef2aSThomas Huth case 0x2: 1399fcf5ef2aSThomas Huth offset = 34 - 10; 1400fcf5ef2aSThomas Huth break; 1401fcf5ef2aSThomas Huth case 0x3: 1402fcf5ef2aSThomas Huth offset = 36 - 10; 1403fcf5ef2aSThomas Huth break; 1404fcf5ef2aSThomas Huth } 1405fcf5ef2aSThomas Huth 1406fcf5ef2aSThomas Huth switch (cond) { 1407fcf5ef2aSThomas Huth case 0x0: 1408fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1409fcf5ef2aSThomas Huth break; 1410fcf5ef2aSThomas Huth case 0x1: 1411fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1412fcf5ef2aSThomas Huth break; 1413fcf5ef2aSThomas Huth case 0x2: 1414fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1415fcf5ef2aSThomas Huth break; 1416fcf5ef2aSThomas Huth case 0x3: 1417fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1418fcf5ef2aSThomas Huth break; 1419fcf5ef2aSThomas Huth case 0x4: 1420fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1421fcf5ef2aSThomas Huth break; 1422fcf5ef2aSThomas Huth case 0x5: 1423fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1424fcf5ef2aSThomas Huth break; 1425fcf5ef2aSThomas Huth case 0x6: 1426fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1427fcf5ef2aSThomas Huth break; 1428fcf5ef2aSThomas Huth case 0x7: 1429fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1430fcf5ef2aSThomas Huth break; 1431fcf5ef2aSThomas Huth case 0x8: 1432fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1433fcf5ef2aSThomas Huth break; 1434fcf5ef2aSThomas Huth case 0x9: 1435fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1436fcf5ef2aSThomas Huth break; 1437fcf5ef2aSThomas Huth case 0xa: 1438fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1439fcf5ef2aSThomas Huth break; 1440fcf5ef2aSThomas Huth case 0xb: 1441fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1442fcf5ef2aSThomas Huth break; 1443fcf5ef2aSThomas Huth case 0xc: 1444fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1445fcf5ef2aSThomas Huth break; 1446fcf5ef2aSThomas Huth case 0xd: 1447fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1448fcf5ef2aSThomas Huth break; 1449fcf5ef2aSThomas Huth case 0xe: 1450fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1451fcf5ef2aSThomas Huth break; 1452fcf5ef2aSThomas Huth case 0xf: 1453fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1454fcf5ef2aSThomas Huth break; 1455fcf5ef2aSThomas Huth } 1456fcf5ef2aSThomas Huth } 1457fcf5ef2aSThomas Huth 1458fcf5ef2aSThomas Huth // Inverted logic 1459ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1460ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1461fcf5ef2aSThomas Huth TCG_COND_NE, 1462fcf5ef2aSThomas Huth TCG_COND_GT, 1463fcf5ef2aSThomas Huth TCG_COND_GE, 1464ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1465fcf5ef2aSThomas Huth TCG_COND_EQ, 1466fcf5ef2aSThomas Huth TCG_COND_LE, 1467fcf5ef2aSThomas Huth TCG_COND_LT, 1468fcf5ef2aSThomas Huth }; 1469fcf5ef2aSThomas Huth 1470fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1471fcf5ef2aSThomas Huth { 1472fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1473fcf5ef2aSThomas Huth cmp->is_bool = false; 1474fcf5ef2aSThomas Huth cmp->c1 = r_src; 147500ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1476fcf5ef2aSThomas Huth } 1477fcf5ef2aSThomas Huth 1478baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1479baf3dbf2SRichard Henderson { 1480baf3dbf2SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1481baf3dbf2SRichard Henderson } 1482baf3dbf2SRichard Henderson 1483baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1484baf3dbf2SRichard Henderson { 1485baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1486baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1487baf3dbf2SRichard Henderson } 1488baf3dbf2SRichard Henderson 1489baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1490baf3dbf2SRichard Henderson { 1491baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1492baf3dbf2SRichard Henderson gen_helper_fnegs(dst, src); 1493baf3dbf2SRichard Henderson } 1494baf3dbf2SRichard Henderson 1495baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1496baf3dbf2SRichard Henderson { 1497baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1498baf3dbf2SRichard Henderson gen_helper_fabss(dst, src); 1499baf3dbf2SRichard Henderson } 1500baf3dbf2SRichard Henderson 1501c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1502c6d83e4fSRichard Henderson { 1503c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1504c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1505c6d83e4fSRichard Henderson } 1506c6d83e4fSRichard Henderson 1507c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1508c6d83e4fSRichard Henderson { 1509c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1510c6d83e4fSRichard Henderson gen_helper_fnegd(dst, src); 1511c6d83e4fSRichard Henderson } 1512c6d83e4fSRichard Henderson 1513c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1514c6d83e4fSRichard Henderson { 1515c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1516c6d83e4fSRichard Henderson gen_helper_fabsd(dst, src); 1517c6d83e4fSRichard Henderson } 1518c6d83e4fSRichard Henderson 1519fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15200c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1521fcf5ef2aSThomas Huth { 1522fcf5ef2aSThomas Huth switch (fccno) { 1523fcf5ef2aSThomas Huth case 0: 1524ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1525fcf5ef2aSThomas Huth break; 1526fcf5ef2aSThomas Huth case 1: 1527ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1528fcf5ef2aSThomas Huth break; 1529fcf5ef2aSThomas Huth case 2: 1530ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1531fcf5ef2aSThomas Huth break; 1532fcf5ef2aSThomas Huth case 3: 1533ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1534fcf5ef2aSThomas Huth break; 1535fcf5ef2aSThomas Huth } 1536fcf5ef2aSThomas Huth } 1537fcf5ef2aSThomas Huth 15380c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1539fcf5ef2aSThomas Huth { 1540fcf5ef2aSThomas Huth switch (fccno) { 1541fcf5ef2aSThomas Huth case 0: 1542ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1543fcf5ef2aSThomas Huth break; 1544fcf5ef2aSThomas Huth case 1: 1545ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1546fcf5ef2aSThomas Huth break; 1547fcf5ef2aSThomas Huth case 2: 1548ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1549fcf5ef2aSThomas Huth break; 1550fcf5ef2aSThomas Huth case 3: 1551ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1552fcf5ef2aSThomas Huth break; 1553fcf5ef2aSThomas Huth } 1554fcf5ef2aSThomas Huth } 1555fcf5ef2aSThomas Huth 15560c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1557fcf5ef2aSThomas Huth { 1558fcf5ef2aSThomas Huth switch (fccno) { 1559fcf5ef2aSThomas Huth case 0: 1560ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1561fcf5ef2aSThomas Huth break; 1562fcf5ef2aSThomas Huth case 1: 1563ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1564fcf5ef2aSThomas Huth break; 1565fcf5ef2aSThomas Huth case 2: 1566ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1567fcf5ef2aSThomas Huth break; 1568fcf5ef2aSThomas Huth case 3: 1569ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1570fcf5ef2aSThomas Huth break; 1571fcf5ef2aSThomas Huth } 1572fcf5ef2aSThomas Huth } 1573fcf5ef2aSThomas Huth 15740c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1575fcf5ef2aSThomas Huth { 1576fcf5ef2aSThomas Huth switch (fccno) { 1577fcf5ef2aSThomas Huth case 0: 1578ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1579fcf5ef2aSThomas Huth break; 1580fcf5ef2aSThomas Huth case 1: 1581ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1582fcf5ef2aSThomas Huth break; 1583fcf5ef2aSThomas Huth case 2: 1584ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1585fcf5ef2aSThomas Huth break; 1586fcf5ef2aSThomas Huth case 3: 1587ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1588fcf5ef2aSThomas Huth break; 1589fcf5ef2aSThomas Huth } 1590fcf5ef2aSThomas Huth } 1591fcf5ef2aSThomas Huth 15920c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1593fcf5ef2aSThomas Huth { 1594fcf5ef2aSThomas Huth switch (fccno) { 1595fcf5ef2aSThomas Huth case 0: 1596ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1597fcf5ef2aSThomas Huth break; 1598fcf5ef2aSThomas Huth case 1: 1599ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1600fcf5ef2aSThomas Huth break; 1601fcf5ef2aSThomas Huth case 2: 1602ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1603fcf5ef2aSThomas Huth break; 1604fcf5ef2aSThomas Huth case 3: 1605ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1606fcf5ef2aSThomas Huth break; 1607fcf5ef2aSThomas Huth } 1608fcf5ef2aSThomas Huth } 1609fcf5ef2aSThomas Huth 16100c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1611fcf5ef2aSThomas Huth { 1612fcf5ef2aSThomas Huth switch (fccno) { 1613fcf5ef2aSThomas Huth case 0: 1614ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1615fcf5ef2aSThomas Huth break; 1616fcf5ef2aSThomas Huth case 1: 1617ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1618fcf5ef2aSThomas Huth break; 1619fcf5ef2aSThomas Huth case 2: 1620ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1621fcf5ef2aSThomas Huth break; 1622fcf5ef2aSThomas Huth case 3: 1623ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1624fcf5ef2aSThomas Huth break; 1625fcf5ef2aSThomas Huth } 1626fcf5ef2aSThomas Huth } 1627fcf5ef2aSThomas Huth 1628fcf5ef2aSThomas Huth #else 1629fcf5ef2aSThomas Huth 16300c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1631fcf5ef2aSThomas Huth { 1632ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1633fcf5ef2aSThomas Huth } 1634fcf5ef2aSThomas Huth 16350c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1636fcf5ef2aSThomas Huth { 1637ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1638fcf5ef2aSThomas Huth } 1639fcf5ef2aSThomas Huth 16400c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1641fcf5ef2aSThomas Huth { 1642ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1643fcf5ef2aSThomas Huth } 1644fcf5ef2aSThomas Huth 16450c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1646fcf5ef2aSThomas Huth { 1647ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1648fcf5ef2aSThomas Huth } 1649fcf5ef2aSThomas Huth 16500c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1651fcf5ef2aSThomas Huth { 1652ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1653fcf5ef2aSThomas Huth } 1654fcf5ef2aSThomas Huth 16550c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1656fcf5ef2aSThomas Huth { 1657ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1658fcf5ef2aSThomas Huth } 1659fcf5ef2aSThomas Huth #endif 1660fcf5ef2aSThomas Huth 1661fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1662fcf5ef2aSThomas Huth { 1663fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1664fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1665fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1666fcf5ef2aSThomas Huth } 1667fcf5ef2aSThomas Huth 1668fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1669fcf5ef2aSThomas Huth { 1670fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1671fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1672fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1673fcf5ef2aSThomas Huth return 1; 1674fcf5ef2aSThomas Huth } 1675fcf5ef2aSThomas Huth #endif 1676fcf5ef2aSThomas Huth return 0; 1677fcf5ef2aSThomas Huth } 1678fcf5ef2aSThomas Huth 1679fcf5ef2aSThomas Huth /* asi moves */ 1680fcf5ef2aSThomas Huth typedef enum { 1681fcf5ef2aSThomas Huth GET_ASI_HELPER, 1682fcf5ef2aSThomas Huth GET_ASI_EXCP, 1683fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1684fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1685fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1686fcf5ef2aSThomas Huth GET_ASI_SHORT, 1687fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1688fcf5ef2aSThomas Huth GET_ASI_BFILL, 1689fcf5ef2aSThomas Huth } ASIType; 1690fcf5ef2aSThomas Huth 1691fcf5ef2aSThomas Huth typedef struct { 1692fcf5ef2aSThomas Huth ASIType type; 1693fcf5ef2aSThomas Huth int asi; 1694fcf5ef2aSThomas Huth int mem_idx; 169514776ab5STony Nguyen MemOp memop; 1696fcf5ef2aSThomas Huth } DisasASI; 1697fcf5ef2aSThomas Huth 1698811cc0b0SRichard Henderson /* 1699811cc0b0SRichard Henderson * Build DisasASI. 1700811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1701811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1702811cc0b0SRichard Henderson */ 1703811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1704fcf5ef2aSThomas Huth { 1705fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1706fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1707fcf5ef2aSThomas Huth 1708811cc0b0SRichard Henderson if (asi == -1) { 1709811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1710811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1711811cc0b0SRichard Henderson goto done; 1712811cc0b0SRichard Henderson } 1713811cc0b0SRichard Henderson 1714fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1715fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1716811cc0b0SRichard Henderson if (asi < 0) { 1717fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1718fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1719fcf5ef2aSThomas Huth } else if (supervisor(dc) 1720fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1721fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1722fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1723fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1724fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1725fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1726fcf5ef2aSThomas Huth switch (asi) { 1727fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1728fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1729fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1730fcf5ef2aSThomas Huth break; 1731fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1732fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1733fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1734fcf5ef2aSThomas Huth break; 1735fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1736fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1737fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1738fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1739fcf5ef2aSThomas Huth break; 1740fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1741fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1742fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1743fcf5ef2aSThomas Huth break; 1744fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1745fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1746fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1747fcf5ef2aSThomas Huth break; 1748fcf5ef2aSThomas Huth } 17496e10f37cSKONRAD Frederic 17506e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 17516e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 17526e10f37cSKONRAD Frederic */ 17536e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1754fcf5ef2aSThomas Huth } else { 1755fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1756fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1757fcf5ef2aSThomas Huth } 1758fcf5ef2aSThomas Huth #else 1759811cc0b0SRichard Henderson if (asi < 0) { 1760fcf5ef2aSThomas Huth asi = dc->asi; 1761fcf5ef2aSThomas Huth } 1762fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1763fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1764fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1765fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1766fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1767fcf5ef2aSThomas Huth done properly in the helper. */ 1768fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1769fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1770fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1771fcf5ef2aSThomas Huth } else { 1772fcf5ef2aSThomas Huth switch (asi) { 1773fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1774fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1775fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1776fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1777fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1778fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1779fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1780fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1781fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1782fcf5ef2aSThomas Huth break; 1783fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1784fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1785fcf5ef2aSThomas Huth case ASI_TWINX_N: 1786fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1787fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1788fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 17899a10756dSArtyom Tarasenko if (hypervisor(dc)) { 179084f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 17919a10756dSArtyom Tarasenko } else { 1792fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 17939a10756dSArtyom Tarasenko } 1794fcf5ef2aSThomas Huth break; 1795fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1796fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1797fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1798fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1799fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1800fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1801fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1802fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1803fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1804fcf5ef2aSThomas Huth break; 1805fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1806fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1807fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1808fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1809fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1810fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1811fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1812fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1813fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1814fcf5ef2aSThomas Huth break; 1815fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1816fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1817fcf5ef2aSThomas Huth case ASI_TWINX_S: 1818fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1819fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1820fcf5ef2aSThomas Huth case ASI_BLK_S: 1821fcf5ef2aSThomas Huth case ASI_BLK_SL: 1822fcf5ef2aSThomas Huth case ASI_FL8_S: 1823fcf5ef2aSThomas Huth case ASI_FL8_SL: 1824fcf5ef2aSThomas Huth case ASI_FL16_S: 1825fcf5ef2aSThomas Huth case ASI_FL16_SL: 1826fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1827fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1828fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1829fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1830fcf5ef2aSThomas Huth } 1831fcf5ef2aSThomas Huth break; 1832fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1833fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1834fcf5ef2aSThomas Huth case ASI_TWINX_P: 1835fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1836fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1837fcf5ef2aSThomas Huth case ASI_BLK_P: 1838fcf5ef2aSThomas Huth case ASI_BLK_PL: 1839fcf5ef2aSThomas Huth case ASI_FL8_P: 1840fcf5ef2aSThomas Huth case ASI_FL8_PL: 1841fcf5ef2aSThomas Huth case ASI_FL16_P: 1842fcf5ef2aSThomas Huth case ASI_FL16_PL: 1843fcf5ef2aSThomas Huth break; 1844fcf5ef2aSThomas Huth } 1845fcf5ef2aSThomas Huth switch (asi) { 1846fcf5ef2aSThomas Huth case ASI_REAL: 1847fcf5ef2aSThomas Huth case ASI_REAL_IO: 1848fcf5ef2aSThomas Huth case ASI_REAL_L: 1849fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1850fcf5ef2aSThomas Huth case ASI_N: 1851fcf5ef2aSThomas Huth case ASI_NL: 1852fcf5ef2aSThomas Huth case ASI_AIUP: 1853fcf5ef2aSThomas Huth case ASI_AIUPL: 1854fcf5ef2aSThomas Huth case ASI_AIUS: 1855fcf5ef2aSThomas Huth case ASI_AIUSL: 1856fcf5ef2aSThomas Huth case ASI_S: 1857fcf5ef2aSThomas Huth case ASI_SL: 1858fcf5ef2aSThomas Huth case ASI_P: 1859fcf5ef2aSThomas Huth case ASI_PL: 1860fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1861fcf5ef2aSThomas Huth break; 1862fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1863fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1864fcf5ef2aSThomas Huth case ASI_TWINX_N: 1865fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1866fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1867fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1868fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1869fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1870fcf5ef2aSThomas Huth case ASI_TWINX_P: 1871fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1872fcf5ef2aSThomas Huth case ASI_TWINX_S: 1873fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1874fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1875fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1876fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1877fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1878fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1879fcf5ef2aSThomas Huth break; 1880fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1881fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1882fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1883fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1884fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1885fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1886fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1887fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1888fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1889fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1890fcf5ef2aSThomas Huth case ASI_BLK_S: 1891fcf5ef2aSThomas Huth case ASI_BLK_SL: 1892fcf5ef2aSThomas Huth case ASI_BLK_P: 1893fcf5ef2aSThomas Huth case ASI_BLK_PL: 1894fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1895fcf5ef2aSThomas Huth break; 1896fcf5ef2aSThomas Huth case ASI_FL8_S: 1897fcf5ef2aSThomas Huth case ASI_FL8_SL: 1898fcf5ef2aSThomas Huth case ASI_FL8_P: 1899fcf5ef2aSThomas Huth case ASI_FL8_PL: 1900fcf5ef2aSThomas Huth memop = MO_UB; 1901fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1902fcf5ef2aSThomas Huth break; 1903fcf5ef2aSThomas Huth case ASI_FL16_S: 1904fcf5ef2aSThomas Huth case ASI_FL16_SL: 1905fcf5ef2aSThomas Huth case ASI_FL16_P: 1906fcf5ef2aSThomas Huth case ASI_FL16_PL: 1907fcf5ef2aSThomas Huth memop = MO_TEUW; 1908fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1909fcf5ef2aSThomas Huth break; 1910fcf5ef2aSThomas Huth } 1911fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1912fcf5ef2aSThomas Huth if (asi & 8) { 1913fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1914fcf5ef2aSThomas Huth } 1915fcf5ef2aSThomas Huth } 1916fcf5ef2aSThomas Huth #endif 1917fcf5ef2aSThomas Huth 1918811cc0b0SRichard Henderson done: 1919fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1920fcf5ef2aSThomas Huth } 1921fcf5ef2aSThomas Huth 1922a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1923a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 1924a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1925a76779eeSRichard Henderson { 1926a76779eeSRichard Henderson g_assert_not_reached(); 1927a76779eeSRichard Henderson } 1928a76779eeSRichard Henderson 1929a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 1930a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1931a76779eeSRichard Henderson { 1932a76779eeSRichard Henderson g_assert_not_reached(); 1933a76779eeSRichard Henderson } 1934a76779eeSRichard Henderson #endif 1935a76779eeSRichard Henderson 193642071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1937fcf5ef2aSThomas Huth { 1938c03a0fd1SRichard Henderson switch (da->type) { 1939fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1940fcf5ef2aSThomas Huth break; 1941fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 1942fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1943fcf5ef2aSThomas Huth break; 1944fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1945c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 1946fcf5ef2aSThomas Huth break; 1947fcf5ef2aSThomas Huth default: 1948fcf5ef2aSThomas Huth { 1949c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1950c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1951fcf5ef2aSThomas Huth 1952fcf5ef2aSThomas Huth save_state(dc); 1953fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1954ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 1955fcf5ef2aSThomas Huth #else 1956fcf5ef2aSThomas Huth { 1957fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1958ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 1959fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 1960fcf5ef2aSThomas Huth } 1961fcf5ef2aSThomas Huth #endif 1962fcf5ef2aSThomas Huth } 1963fcf5ef2aSThomas Huth break; 1964fcf5ef2aSThomas Huth } 1965fcf5ef2aSThomas Huth } 1966fcf5ef2aSThomas Huth 196742071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 1968c03a0fd1SRichard Henderson { 1969c03a0fd1SRichard Henderson switch (da->type) { 1970fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1971fcf5ef2aSThomas Huth break; 1972c03a0fd1SRichard Henderson 1973fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 1974c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 1975fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1976fcf5ef2aSThomas Huth break; 1977c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 19783390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 19793390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 1980fcf5ef2aSThomas Huth break; 1981c03a0fd1SRichard Henderson } 1982c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 1983c03a0fd1SRichard Henderson /* fall through */ 1984c03a0fd1SRichard Henderson 1985c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1986c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 1987c03a0fd1SRichard Henderson break; 1988c03a0fd1SRichard Henderson 1989fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 1990c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 1991fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 1992fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 1993fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 1994fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 1995fcf5ef2aSThomas Huth as a cacheline-style operation. */ 1996fcf5ef2aSThomas Huth { 1997fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 1998fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 199900ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2000fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2001fcf5ef2aSThomas Huth int i; 2002fcf5ef2aSThomas Huth 2003fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2004fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2005fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2006fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2007fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2008c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL); 2009c03a0fd1SRichard Henderson tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL); 2010fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2011fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2012fcf5ef2aSThomas Huth } 2013fcf5ef2aSThomas Huth } 2014fcf5ef2aSThomas Huth break; 2015c03a0fd1SRichard Henderson 2016fcf5ef2aSThomas Huth default: 2017fcf5ef2aSThomas Huth { 2018c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2019c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2020fcf5ef2aSThomas Huth 2021fcf5ef2aSThomas Huth save_state(dc); 2022fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2023ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2024fcf5ef2aSThomas Huth #else 2025fcf5ef2aSThomas Huth { 2026fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2027fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2028ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2029fcf5ef2aSThomas Huth } 2030fcf5ef2aSThomas Huth #endif 2031fcf5ef2aSThomas Huth 2032fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2033fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2034fcf5ef2aSThomas Huth } 2035fcf5ef2aSThomas Huth break; 2036fcf5ef2aSThomas Huth } 2037fcf5ef2aSThomas Huth } 2038fcf5ef2aSThomas Huth 2039dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 2040c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 2041c03a0fd1SRichard Henderson { 2042c03a0fd1SRichard Henderson switch (da->type) { 2043c03a0fd1SRichard Henderson case GET_ASI_EXCP: 2044c03a0fd1SRichard Henderson break; 2045c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2046dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 2047dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2048c03a0fd1SRichard Henderson break; 2049c03a0fd1SRichard Henderson default: 2050c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 2051c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 2052c03a0fd1SRichard Henderson break; 2053c03a0fd1SRichard Henderson } 2054c03a0fd1SRichard Henderson } 2055c03a0fd1SRichard Henderson 2056d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 2057c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 2058c03a0fd1SRichard Henderson { 2059c03a0fd1SRichard Henderson switch (da->type) { 2060fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2061c03a0fd1SRichard Henderson return; 2062fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2063c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 2064c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2065fcf5ef2aSThomas Huth break; 2066fcf5ef2aSThomas Huth default: 2067fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2068fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2069fcf5ef2aSThomas Huth break; 2070fcf5ef2aSThomas Huth } 2071fcf5ef2aSThomas Huth } 2072fcf5ef2aSThomas Huth 2073cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2074c03a0fd1SRichard Henderson { 2075c03a0fd1SRichard Henderson switch (da->type) { 2076fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2077fcf5ef2aSThomas Huth break; 2078fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2079cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 2080cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 2081fcf5ef2aSThomas Huth break; 2082fcf5ef2aSThomas Huth default: 20833db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 20843db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2085af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2086ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 20873db010c3SRichard Henderson } else { 2088c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 208900ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 20903db010c3SRichard Henderson TCGv_i64 s64, t64; 20913db010c3SRichard Henderson 20923db010c3SRichard Henderson save_state(dc); 20933db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2094ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 20953db010c3SRichard Henderson 209600ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2097ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 20983db010c3SRichard Henderson 20993db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 21003db010c3SRichard Henderson 21013db010c3SRichard Henderson /* End the TB. */ 21023db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 21033db010c3SRichard Henderson } 2104fcf5ef2aSThomas Huth break; 2105fcf5ef2aSThomas Huth } 2106fcf5ef2aSThomas Huth } 2107fcf5ef2aSThomas Huth 2108287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 21093259b9e2SRichard Henderson TCGv addr, int rd) 2110fcf5ef2aSThomas Huth { 21113259b9e2SRichard Henderson MemOp memop = da->memop; 21123259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2113fcf5ef2aSThomas Huth TCGv_i32 d32; 2114fcf5ef2aSThomas Huth TCGv_i64 d64; 2115287b1152SRichard Henderson TCGv addr_tmp; 2116fcf5ef2aSThomas Huth 21173259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 21183259b9e2SRichard Henderson if (size == MO_128) { 21193259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 21203259b9e2SRichard Henderson } 21213259b9e2SRichard Henderson 21223259b9e2SRichard Henderson switch (da->type) { 2123fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2124fcf5ef2aSThomas Huth break; 2125fcf5ef2aSThomas Huth 2126fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 21273259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2128fcf5ef2aSThomas Huth switch (size) { 21293259b9e2SRichard Henderson case MO_32: 2130fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 21313259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 2132fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2133fcf5ef2aSThomas Huth break; 21343259b9e2SRichard Henderson 21353259b9e2SRichard Henderson case MO_64: 21363259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 2137fcf5ef2aSThomas Huth break; 21383259b9e2SRichard Henderson 21393259b9e2SRichard Henderson case MO_128: 2140fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 21413259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 2142287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2143287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2144287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2145fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2146fcf5ef2aSThomas Huth break; 2147fcf5ef2aSThomas Huth default: 2148fcf5ef2aSThomas Huth g_assert_not_reached(); 2149fcf5ef2aSThomas Huth } 2150fcf5ef2aSThomas Huth break; 2151fcf5ef2aSThomas Huth 2152fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2153fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 21543259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2155fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2156287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2157287b1152SRichard Henderson for (int i = 0; ; ++i) { 21583259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 21593259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2160fcf5ef2aSThomas Huth if (i == 7) { 2161fcf5ef2aSThomas Huth break; 2162fcf5ef2aSThomas Huth } 2163287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2164287b1152SRichard Henderson addr = addr_tmp; 2165fcf5ef2aSThomas Huth } 2166fcf5ef2aSThomas Huth } else { 2167fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2168fcf5ef2aSThomas Huth } 2169fcf5ef2aSThomas Huth break; 2170fcf5ef2aSThomas Huth 2171fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2172fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 21733259b9e2SRichard Henderson if (orig_size == MO_64) { 21743259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 21753259b9e2SRichard Henderson memop | MO_ALIGN); 2176fcf5ef2aSThomas Huth } else { 2177fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2178fcf5ef2aSThomas Huth } 2179fcf5ef2aSThomas Huth break; 2180fcf5ef2aSThomas Huth 2181fcf5ef2aSThomas Huth default: 2182fcf5ef2aSThomas Huth { 21833259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 21843259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2185fcf5ef2aSThomas Huth 2186fcf5ef2aSThomas Huth save_state(dc); 2187fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2188fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2189fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2190fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2191fcf5ef2aSThomas Huth switch (size) { 21923259b9e2SRichard Henderson case MO_32: 2193fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2194ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2195fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2196fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2197fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2198fcf5ef2aSThomas Huth break; 21993259b9e2SRichard Henderson case MO_64: 22003259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 22013259b9e2SRichard Henderson r_asi, r_mop); 2202fcf5ef2aSThomas Huth break; 22033259b9e2SRichard Henderson case MO_128: 2204fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2205ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2206287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2207287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2208287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 22093259b9e2SRichard Henderson r_asi, r_mop); 2210fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2211fcf5ef2aSThomas Huth break; 2212fcf5ef2aSThomas Huth default: 2213fcf5ef2aSThomas Huth g_assert_not_reached(); 2214fcf5ef2aSThomas Huth } 2215fcf5ef2aSThomas Huth } 2216fcf5ef2aSThomas Huth break; 2217fcf5ef2aSThomas Huth } 2218fcf5ef2aSThomas Huth } 2219fcf5ef2aSThomas Huth 2220287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 22213259b9e2SRichard Henderson TCGv addr, int rd) 22223259b9e2SRichard Henderson { 22233259b9e2SRichard Henderson MemOp memop = da->memop; 22243259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2225fcf5ef2aSThomas Huth TCGv_i32 d32; 2226287b1152SRichard Henderson TCGv addr_tmp; 2227fcf5ef2aSThomas Huth 22283259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 22293259b9e2SRichard Henderson if (size == MO_128) { 22303259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 22313259b9e2SRichard Henderson } 22323259b9e2SRichard Henderson 22333259b9e2SRichard Henderson switch (da->type) { 2234fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2235fcf5ef2aSThomas Huth break; 2236fcf5ef2aSThomas Huth 2237fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 22383259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2239fcf5ef2aSThomas Huth switch (size) { 22403259b9e2SRichard Henderson case MO_32: 2241fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 22423259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2243fcf5ef2aSThomas Huth break; 22443259b9e2SRichard Henderson case MO_64: 22453259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 22463259b9e2SRichard Henderson memop | MO_ALIGN_4); 2247fcf5ef2aSThomas Huth break; 22483259b9e2SRichard Henderson case MO_128: 2249fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2250fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2251fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2252fcf5ef2aSThomas Huth having to probe the second page before performing the first 2253fcf5ef2aSThomas Huth write. */ 22543259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 22553259b9e2SRichard Henderson memop | MO_ALIGN_16); 2256287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2257287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2258287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2259fcf5ef2aSThomas Huth break; 2260fcf5ef2aSThomas Huth default: 2261fcf5ef2aSThomas Huth g_assert_not_reached(); 2262fcf5ef2aSThomas Huth } 2263fcf5ef2aSThomas Huth break; 2264fcf5ef2aSThomas Huth 2265fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2266fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 22673259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2268fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2269287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2270287b1152SRichard Henderson for (int i = 0; ; ++i) { 22713259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 22723259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2273fcf5ef2aSThomas Huth if (i == 7) { 2274fcf5ef2aSThomas Huth break; 2275fcf5ef2aSThomas Huth } 2276287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2277287b1152SRichard Henderson addr = addr_tmp; 2278fcf5ef2aSThomas Huth } 2279fcf5ef2aSThomas Huth } else { 2280fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2281fcf5ef2aSThomas Huth } 2282fcf5ef2aSThomas Huth break; 2283fcf5ef2aSThomas Huth 2284fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2285fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 22863259b9e2SRichard Henderson if (orig_size == MO_64) { 22873259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 22883259b9e2SRichard Henderson memop | MO_ALIGN); 2289fcf5ef2aSThomas Huth } else { 2290fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2291fcf5ef2aSThomas Huth } 2292fcf5ef2aSThomas Huth break; 2293fcf5ef2aSThomas Huth 2294fcf5ef2aSThomas Huth default: 2295fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2296fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2297fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2298fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2299fcf5ef2aSThomas Huth break; 2300fcf5ef2aSThomas Huth } 2301fcf5ef2aSThomas Huth } 2302fcf5ef2aSThomas Huth 230342071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2304fcf5ef2aSThomas Huth { 2305a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2306a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2307fcf5ef2aSThomas Huth 2308c03a0fd1SRichard Henderson switch (da->type) { 2309fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2310fcf5ef2aSThomas Huth return; 2311fcf5ef2aSThomas Huth 2312fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2313ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2314ebbbec92SRichard Henderson { 2315ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2316ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2317ebbbec92SRichard Henderson 2318ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2319ebbbec92SRichard Henderson /* 2320ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2321ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2322ebbbec92SRichard Henderson * the order of the writebacks. 2323ebbbec92SRichard Henderson */ 2324ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2325ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2326ebbbec92SRichard Henderson } else { 2327ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2328ebbbec92SRichard Henderson } 2329ebbbec92SRichard Henderson } 2330fcf5ef2aSThomas Huth break; 2331ebbbec92SRichard Henderson #else 2332ebbbec92SRichard Henderson g_assert_not_reached(); 2333ebbbec92SRichard Henderson #endif 2334fcf5ef2aSThomas Huth 2335fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2336fcf5ef2aSThomas Huth { 2337fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2338fcf5ef2aSThomas Huth 2339c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2340fcf5ef2aSThomas Huth 2341fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2342fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2343fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2344c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2345a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2346fcf5ef2aSThomas Huth } else { 2347a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2348fcf5ef2aSThomas Huth } 2349fcf5ef2aSThomas Huth } 2350fcf5ef2aSThomas Huth break; 2351fcf5ef2aSThomas Huth 2352fcf5ef2aSThomas Huth default: 2353fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2354fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2355fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2356fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2357fcf5ef2aSThomas Huth { 2358c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2359c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2360fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2361fcf5ef2aSThomas Huth 2362fcf5ef2aSThomas Huth save_state(dc); 2363ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2364fcf5ef2aSThomas Huth 2365fcf5ef2aSThomas Huth /* See above. */ 2366c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2367a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2368fcf5ef2aSThomas Huth } else { 2369a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2370fcf5ef2aSThomas Huth } 2371fcf5ef2aSThomas Huth } 2372fcf5ef2aSThomas Huth break; 2373fcf5ef2aSThomas Huth } 2374fcf5ef2aSThomas Huth 2375fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2376fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2377fcf5ef2aSThomas Huth } 2378fcf5ef2aSThomas Huth 237942071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2380c03a0fd1SRichard Henderson { 2381c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2382fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2383fcf5ef2aSThomas Huth 2384c03a0fd1SRichard Henderson switch (da->type) { 2385fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2386fcf5ef2aSThomas Huth break; 2387fcf5ef2aSThomas Huth 2388fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2389ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2390ebbbec92SRichard Henderson { 2391ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2392ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2393ebbbec92SRichard Henderson 2394ebbbec92SRichard Henderson /* 2395ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2396ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2397ebbbec92SRichard Henderson * the order of the construction. 2398ebbbec92SRichard Henderson */ 2399ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2400ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2401ebbbec92SRichard Henderson } else { 2402ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2403ebbbec92SRichard Henderson } 2404ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2405ebbbec92SRichard Henderson } 2406fcf5ef2aSThomas Huth break; 2407ebbbec92SRichard Henderson #else 2408ebbbec92SRichard Henderson g_assert_not_reached(); 2409ebbbec92SRichard Henderson #endif 2410fcf5ef2aSThomas Huth 2411fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2412fcf5ef2aSThomas Huth { 2413fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2414fcf5ef2aSThomas Huth 2415fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2416fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2417fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2418c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2419a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2420fcf5ef2aSThomas Huth } else { 2421a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2422fcf5ef2aSThomas Huth } 2423c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2424fcf5ef2aSThomas Huth } 2425fcf5ef2aSThomas Huth break; 2426fcf5ef2aSThomas Huth 2427a76779eeSRichard Henderson case GET_ASI_BFILL: 2428a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 2429a76779eeSRichard Henderson /* Store 32 bytes of T64 to ADDR. */ 2430a76779eeSRichard Henderson /* ??? The original qemu code suggests 8-byte alignment, dropping 2431a76779eeSRichard Henderson the low bits, but the only place I can see this used is in the 2432a76779eeSRichard Henderson Linux kernel with 32 byte alignment, which would make more sense 2433a76779eeSRichard Henderson as a cacheline-style operation. */ 2434a76779eeSRichard Henderson { 2435a76779eeSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 2436a76779eeSRichard Henderson TCGv d_addr = tcg_temp_new(); 2437a76779eeSRichard Henderson TCGv eight = tcg_constant_tl(8); 2438a76779eeSRichard Henderson int i; 2439a76779eeSRichard Henderson 2440a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2441a76779eeSRichard Henderson tcg_gen_andi_tl(d_addr, addr, -8); 2442a76779eeSRichard Henderson for (i = 0; i < 32; i += 8) { 2443c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop); 2444a76779eeSRichard Henderson tcg_gen_add_tl(d_addr, d_addr, eight); 2445a76779eeSRichard Henderson } 2446a76779eeSRichard Henderson } 2447a76779eeSRichard Henderson break; 2448a76779eeSRichard Henderson 2449fcf5ef2aSThomas Huth default: 2450fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2451fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2452fcf5ef2aSThomas Huth { 2453c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2454c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2455fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2456fcf5ef2aSThomas Huth 2457fcf5ef2aSThomas Huth /* See above. */ 2458c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2459a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2460fcf5ef2aSThomas Huth } else { 2461a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2462fcf5ef2aSThomas Huth } 2463fcf5ef2aSThomas Huth 2464fcf5ef2aSThomas Huth save_state(dc); 2465ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2466fcf5ef2aSThomas Huth } 2467fcf5ef2aSThomas Huth break; 2468fcf5ef2aSThomas Huth } 2469fcf5ef2aSThomas Huth } 2470fcf5ef2aSThomas Huth 2471fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2472fcf5ef2aSThomas Huth { 2473f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2474fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2475fcf5ef2aSThomas Huth 2476fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2477fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2478fcf5ef2aSThomas Huth the later. */ 2479fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2480fcf5ef2aSThomas Huth if (cmp->is_bool) { 2481fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2482fcf5ef2aSThomas Huth } else { 2483fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2484fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2485fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2486fcf5ef2aSThomas Huth } 2487fcf5ef2aSThomas Huth 2488fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2489fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2490fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 249100ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2492fcf5ef2aSThomas Huth 2493fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2494fcf5ef2aSThomas Huth 2495fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2496f7ec8155SRichard Henderson #else 2497f7ec8155SRichard Henderson qemu_build_not_reached(); 2498f7ec8155SRichard Henderson #endif 2499fcf5ef2aSThomas Huth } 2500fcf5ef2aSThomas Huth 2501fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2502fcf5ef2aSThomas Huth { 2503f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2504fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2505fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2506fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2507fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2508fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2509f7ec8155SRichard Henderson #else 2510f7ec8155SRichard Henderson qemu_build_not_reached(); 2511f7ec8155SRichard Henderson #endif 2512fcf5ef2aSThomas Huth } 2513fcf5ef2aSThomas Huth 2514fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2515fcf5ef2aSThomas Huth { 2516f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2517fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2518fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2519fcf5ef2aSThomas Huth 2520fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2521fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2522fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2523fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2524fcf5ef2aSThomas Huth 2525fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2526f7ec8155SRichard Henderson #else 2527f7ec8155SRichard Henderson qemu_build_not_reached(); 2528f7ec8155SRichard Henderson #endif 2529fcf5ef2aSThomas Huth } 2530fcf5ef2aSThomas Huth 2531f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 25325d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2533fcf5ef2aSThomas Huth { 2534fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2535fcf5ef2aSThomas Huth 2536fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2537ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2538fcf5ef2aSThomas Huth 2539fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2540fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2541fcf5ef2aSThomas Huth 2542fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2543fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2544ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2545fcf5ef2aSThomas Huth 2546fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2547fcf5ef2aSThomas Huth { 2548fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2549fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2550fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2551fcf5ef2aSThomas Huth } 2552fcf5ef2aSThomas Huth } 2553fcf5ef2aSThomas Huth #endif 2554fcf5ef2aSThomas Huth 255506c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 255606c060d9SRichard Henderson { 255706c060d9SRichard Henderson return DFPREG(x); 255806c060d9SRichard Henderson } 255906c060d9SRichard Henderson 256006c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 256106c060d9SRichard Henderson { 256206c060d9SRichard Henderson return QFPREG(x); 256306c060d9SRichard Henderson } 256406c060d9SRichard Henderson 2565878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2566878cc677SRichard Henderson #include "decode-insns.c.inc" 2567878cc677SRichard Henderson 2568878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2569878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2570878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2571878cc677SRichard Henderson 2572878cc677SRichard Henderson #define avail_ALL(C) true 2573878cc677SRichard Henderson #ifdef TARGET_SPARC64 2574878cc677SRichard Henderson # define avail_32(C) false 2575af25071cSRichard Henderson # define avail_ASR17(C) false 2576d0a11d25SRichard Henderson # define avail_CASA(C) true 2577c2636853SRichard Henderson # define avail_DIV(C) true 2578b5372650SRichard Henderson # define avail_MUL(C) true 25790faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2580878cc677SRichard Henderson # define avail_64(C) true 25815d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2582af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2583b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2584b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2585878cc677SRichard Henderson #else 2586878cc677SRichard Henderson # define avail_32(C) true 2587af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2588d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2589c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2590b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 25910faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2592878cc677SRichard Henderson # define avail_64(C) false 25935d617bfbSRichard Henderson # define avail_GL(C) false 2594af25071cSRichard Henderson # define avail_HYPV(C) false 2595b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2596b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2597878cc677SRichard Henderson #endif 2598878cc677SRichard Henderson 2599878cc677SRichard Henderson /* Default case for non jump instructions. */ 2600878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2601878cc677SRichard Henderson { 2602878cc677SRichard Henderson if (dc->npc & 3) { 2603878cc677SRichard Henderson switch (dc->npc) { 2604878cc677SRichard Henderson case DYNAMIC_PC: 2605878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2606878cc677SRichard Henderson dc->pc = dc->npc; 2607878cc677SRichard Henderson gen_op_next_insn(); 2608878cc677SRichard Henderson break; 2609878cc677SRichard Henderson case JUMP_PC: 2610878cc677SRichard Henderson /* we can do a static jump */ 2611878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2612878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2613878cc677SRichard Henderson break; 2614878cc677SRichard Henderson default: 2615878cc677SRichard Henderson g_assert_not_reached(); 2616878cc677SRichard Henderson } 2617878cc677SRichard Henderson } else { 2618878cc677SRichard Henderson dc->pc = dc->npc; 2619878cc677SRichard Henderson dc->npc = dc->npc + 4; 2620878cc677SRichard Henderson } 2621878cc677SRichard Henderson return true; 2622878cc677SRichard Henderson } 2623878cc677SRichard Henderson 26246d2a0768SRichard Henderson /* 26256d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 26266d2a0768SRichard Henderson */ 26276d2a0768SRichard Henderson 2628276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2629276567aaSRichard Henderson { 2630276567aaSRichard Henderson if (annul) { 2631276567aaSRichard Henderson dc->pc = dc->npc + 4; 2632276567aaSRichard Henderson dc->npc = dc->pc + 4; 2633276567aaSRichard Henderson } else { 2634276567aaSRichard Henderson dc->pc = dc->npc; 2635276567aaSRichard Henderson dc->npc = dc->pc + 4; 2636276567aaSRichard Henderson } 2637276567aaSRichard Henderson return true; 2638276567aaSRichard Henderson } 2639276567aaSRichard Henderson 2640276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2641276567aaSRichard Henderson target_ulong dest) 2642276567aaSRichard Henderson { 2643276567aaSRichard Henderson if (annul) { 2644276567aaSRichard Henderson dc->pc = dest; 2645276567aaSRichard Henderson dc->npc = dest + 4; 2646276567aaSRichard Henderson } else { 2647276567aaSRichard Henderson dc->pc = dc->npc; 2648276567aaSRichard Henderson dc->npc = dest; 2649276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2650276567aaSRichard Henderson } 2651276567aaSRichard Henderson return true; 2652276567aaSRichard Henderson } 2653276567aaSRichard Henderson 26549d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 26559d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2656276567aaSRichard Henderson { 26576b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 26586b3e4cc6SRichard Henderson 2659276567aaSRichard Henderson if (annul) { 26606b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 26616b3e4cc6SRichard Henderson 26629d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 26636b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 26646b3e4cc6SRichard Henderson gen_set_label(l1); 26656b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 26666b3e4cc6SRichard Henderson 26676b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2668276567aaSRichard Henderson } else { 26696b3e4cc6SRichard Henderson if (npc & 3) { 26706b3e4cc6SRichard Henderson switch (npc) { 26716b3e4cc6SRichard Henderson case DYNAMIC_PC: 26726b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 26736b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 26746b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 26759d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 26769d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 26776b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 26786b3e4cc6SRichard Henderson dc->pc = npc; 26796b3e4cc6SRichard Henderson break; 26806b3e4cc6SRichard Henderson default: 26816b3e4cc6SRichard Henderson g_assert_not_reached(); 26826b3e4cc6SRichard Henderson } 26836b3e4cc6SRichard Henderson } else { 26846b3e4cc6SRichard Henderson dc->pc = npc; 26856b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 26866b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 26876b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 26889d4e2bc7SRichard Henderson if (cmp->is_bool) { 26899d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 26909d4e2bc7SRichard Henderson } else { 26919d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 26929d4e2bc7SRichard Henderson } 26936b3e4cc6SRichard Henderson } 2694276567aaSRichard Henderson } 2695276567aaSRichard Henderson return true; 2696276567aaSRichard Henderson } 2697276567aaSRichard Henderson 2698af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2699af25071cSRichard Henderson { 2700af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2701af25071cSRichard Henderson return true; 2702af25071cSRichard Henderson } 2703af25071cSRichard Henderson 270406c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 270506c060d9SRichard Henderson { 270606c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 270706c060d9SRichard Henderson return true; 270806c060d9SRichard Henderson } 270906c060d9SRichard Henderson 271006c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 271106c060d9SRichard Henderson { 271206c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 271306c060d9SRichard Henderson return false; 271406c060d9SRichard Henderson } 271506c060d9SRichard Henderson return raise_unimpfpop(dc); 271606c060d9SRichard Henderson } 271706c060d9SRichard Henderson 2718276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2719276567aaSRichard Henderson { 2720276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 27211ea9c62aSRichard Henderson DisasCompare cmp; 2722276567aaSRichard Henderson 2723276567aaSRichard Henderson switch (a->cond) { 2724276567aaSRichard Henderson case 0x0: 2725276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2726276567aaSRichard Henderson case 0x8: 2727276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2728276567aaSRichard Henderson default: 2729276567aaSRichard Henderson flush_cond(dc); 27301ea9c62aSRichard Henderson 27311ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 27329d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2733276567aaSRichard Henderson } 2734276567aaSRichard Henderson } 2735276567aaSRichard Henderson 2736276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2737276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2738276567aaSRichard Henderson 273945196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 274045196ea4SRichard Henderson { 274145196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2742d5471936SRichard Henderson DisasCompare cmp; 274345196ea4SRichard Henderson 274445196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 274545196ea4SRichard Henderson return true; 274645196ea4SRichard Henderson } 274745196ea4SRichard Henderson switch (a->cond) { 274845196ea4SRichard Henderson case 0x0: 274945196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 275045196ea4SRichard Henderson case 0x8: 275145196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 275245196ea4SRichard Henderson default: 275345196ea4SRichard Henderson flush_cond(dc); 2754d5471936SRichard Henderson 2755d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 27569d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 275745196ea4SRichard Henderson } 275845196ea4SRichard Henderson } 275945196ea4SRichard Henderson 276045196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 276145196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 276245196ea4SRichard Henderson 2763ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2764ab9ffe98SRichard Henderson { 2765ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2766ab9ffe98SRichard Henderson DisasCompare cmp; 2767ab9ffe98SRichard Henderson 2768ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2769ab9ffe98SRichard Henderson return false; 2770ab9ffe98SRichard Henderson } 2771ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 2772ab9ffe98SRichard Henderson return false; 2773ab9ffe98SRichard Henderson } 2774ab9ffe98SRichard Henderson 2775ab9ffe98SRichard Henderson flush_cond(dc); 2776ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 27779d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2778ab9ffe98SRichard Henderson } 2779ab9ffe98SRichard Henderson 278023ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 278123ada1b1SRichard Henderson { 278223ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 278323ada1b1SRichard Henderson 278423ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 278523ada1b1SRichard Henderson gen_mov_pc_npc(dc); 278623ada1b1SRichard Henderson dc->npc = target; 278723ada1b1SRichard Henderson return true; 278823ada1b1SRichard Henderson } 278923ada1b1SRichard Henderson 279045196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 279145196ea4SRichard Henderson { 279245196ea4SRichard Henderson /* 279345196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 279445196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 279545196ea4SRichard Henderson */ 279645196ea4SRichard Henderson #ifdef TARGET_SPARC64 279745196ea4SRichard Henderson return false; 279845196ea4SRichard Henderson #else 279945196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 280045196ea4SRichard Henderson return true; 280145196ea4SRichard Henderson #endif 280245196ea4SRichard Henderson } 280345196ea4SRichard Henderson 28046d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 28056d2a0768SRichard Henderson { 28066d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 28076d2a0768SRichard Henderson if (a->rd) { 28086d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 28096d2a0768SRichard Henderson } 28106d2a0768SRichard Henderson return advance_pc(dc); 28116d2a0768SRichard Henderson } 28126d2a0768SRichard Henderson 28130faef01bSRichard Henderson /* 28140faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 28150faef01bSRichard Henderson */ 28160faef01bSRichard Henderson 281730376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 281830376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 281930376636SRichard Henderson { 282030376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 282130376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 282230376636SRichard Henderson DisasCompare cmp; 282330376636SRichard Henderson TCGLabel *lab; 282430376636SRichard Henderson TCGv_i32 trap; 282530376636SRichard Henderson 282630376636SRichard Henderson /* Trap never. */ 282730376636SRichard Henderson if (cond == 0) { 282830376636SRichard Henderson return advance_pc(dc); 282930376636SRichard Henderson } 283030376636SRichard Henderson 283130376636SRichard Henderson /* 283230376636SRichard Henderson * Immediate traps are the most common case. Since this value is 283330376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 283430376636SRichard Henderson */ 283530376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 283630376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 283730376636SRichard Henderson } else { 283830376636SRichard Henderson trap = tcg_temp_new_i32(); 283930376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 284030376636SRichard Henderson if (imm) { 284130376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 284230376636SRichard Henderson } else { 284330376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 284430376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 284530376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 284630376636SRichard Henderson } 284730376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 284830376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 284930376636SRichard Henderson } 285030376636SRichard Henderson 285130376636SRichard Henderson /* Trap always. */ 285230376636SRichard Henderson if (cond == 8) { 285330376636SRichard Henderson save_state(dc); 285430376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 285530376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 285630376636SRichard Henderson return true; 285730376636SRichard Henderson } 285830376636SRichard Henderson 285930376636SRichard Henderson /* Conditional trap. */ 286030376636SRichard Henderson flush_cond(dc); 286130376636SRichard Henderson lab = delay_exceptionv(dc, trap); 286230376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 286330376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 286430376636SRichard Henderson 286530376636SRichard Henderson return advance_pc(dc); 286630376636SRichard Henderson } 286730376636SRichard Henderson 286830376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 286930376636SRichard Henderson { 287030376636SRichard Henderson if (avail_32(dc) && a->cc) { 287130376636SRichard Henderson return false; 287230376636SRichard Henderson } 287330376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 287430376636SRichard Henderson } 287530376636SRichard Henderson 287630376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 287730376636SRichard Henderson { 287830376636SRichard Henderson if (avail_64(dc)) { 287930376636SRichard Henderson return false; 288030376636SRichard Henderson } 288130376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 288230376636SRichard Henderson } 288330376636SRichard Henderson 288430376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 288530376636SRichard Henderson { 288630376636SRichard Henderson if (avail_32(dc)) { 288730376636SRichard Henderson return false; 288830376636SRichard Henderson } 288930376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 289030376636SRichard Henderson } 289130376636SRichard Henderson 2892af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2893af25071cSRichard Henderson { 2894af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2895af25071cSRichard Henderson return advance_pc(dc); 2896af25071cSRichard Henderson } 2897af25071cSRichard Henderson 2898af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2899af25071cSRichard Henderson { 2900af25071cSRichard Henderson if (avail_32(dc)) { 2901af25071cSRichard Henderson return false; 2902af25071cSRichard Henderson } 2903af25071cSRichard Henderson if (a->mmask) { 2904af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2905af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2906af25071cSRichard Henderson } 2907af25071cSRichard Henderson if (a->cmask) { 2908af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2909af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2910af25071cSRichard Henderson } 2911af25071cSRichard Henderson return advance_pc(dc); 2912af25071cSRichard Henderson } 2913af25071cSRichard Henderson 2914af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2915af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2916af25071cSRichard Henderson { 2917af25071cSRichard Henderson if (!priv) { 2918af25071cSRichard Henderson return raise_priv(dc); 2919af25071cSRichard Henderson } 2920af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2921af25071cSRichard Henderson return advance_pc(dc); 2922af25071cSRichard Henderson } 2923af25071cSRichard Henderson 2924af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2925af25071cSRichard Henderson { 2926af25071cSRichard Henderson return cpu_y; 2927af25071cSRichard Henderson } 2928af25071cSRichard Henderson 2929af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 2930af25071cSRichard Henderson { 2931af25071cSRichard Henderson /* 2932af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 2933af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 2934af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 2935af25071cSRichard Henderson */ 2936af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 2937af25071cSRichard Henderson return false; 2938af25071cSRichard Henderson } 2939af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 2940af25071cSRichard Henderson } 2941af25071cSRichard Henderson 2942af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 2943af25071cSRichard Henderson { 2944af25071cSRichard Henderson uint32_t val; 2945af25071cSRichard Henderson 2946af25071cSRichard Henderson /* 2947af25071cSRichard Henderson * TODO: There are many more fields to be filled, 2948af25071cSRichard Henderson * some of which are writable. 2949af25071cSRichard Henderson */ 2950af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 2951af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 2952af25071cSRichard Henderson 2953af25071cSRichard Henderson return tcg_constant_tl(val); 2954af25071cSRichard Henderson } 2955af25071cSRichard Henderson 2956af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 2957af25071cSRichard Henderson 2958af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 2959af25071cSRichard Henderson { 2960af25071cSRichard Henderson update_psr(dc); 2961af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 2962af25071cSRichard Henderson return dst; 2963af25071cSRichard Henderson } 2964af25071cSRichard Henderson 2965af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 2966af25071cSRichard Henderson 2967af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 2968af25071cSRichard Henderson { 2969af25071cSRichard Henderson #ifdef TARGET_SPARC64 2970af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 2971af25071cSRichard Henderson #else 2972af25071cSRichard Henderson qemu_build_not_reached(); 2973af25071cSRichard Henderson #endif 2974af25071cSRichard Henderson } 2975af25071cSRichard Henderson 2976af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 2977af25071cSRichard Henderson 2978af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 2979af25071cSRichard Henderson { 2980af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2981af25071cSRichard Henderson 2982af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 2983af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2984af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2985af25071cSRichard Henderson } 2986af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2987af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2988af25071cSRichard Henderson return dst; 2989af25071cSRichard Henderson } 2990af25071cSRichard Henderson 2991af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2992af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 2993af25071cSRichard Henderson 2994af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 2995af25071cSRichard Henderson { 2996af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 2997af25071cSRichard Henderson } 2998af25071cSRichard Henderson 2999af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3000af25071cSRichard Henderson 3001af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3002af25071cSRichard Henderson { 3003af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3004af25071cSRichard Henderson return dst; 3005af25071cSRichard Henderson } 3006af25071cSRichard Henderson 3007af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3008af25071cSRichard Henderson 3009af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3010af25071cSRichard Henderson { 3011af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3012af25071cSRichard Henderson return cpu_gsr; 3013af25071cSRichard Henderson } 3014af25071cSRichard Henderson 3015af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3016af25071cSRichard Henderson 3017af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3018af25071cSRichard Henderson { 3019af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3020af25071cSRichard Henderson return dst; 3021af25071cSRichard Henderson } 3022af25071cSRichard Henderson 3023af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3024af25071cSRichard Henderson 3025af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3026af25071cSRichard Henderson { 3027577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3028577efa45SRichard Henderson return dst; 3029af25071cSRichard Henderson } 3030af25071cSRichard Henderson 3031af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3032af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3033af25071cSRichard Henderson 3034af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3035af25071cSRichard Henderson { 3036af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3037af25071cSRichard Henderson 3038af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3039af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3040af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3041af25071cSRichard Henderson } 3042af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3043af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3044af25071cSRichard Henderson return dst; 3045af25071cSRichard Henderson } 3046af25071cSRichard Henderson 3047af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3048af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3049af25071cSRichard Henderson 3050af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3051af25071cSRichard Henderson { 3052577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3053577efa45SRichard Henderson return dst; 3054af25071cSRichard Henderson } 3055af25071cSRichard Henderson 3056af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3057af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3058af25071cSRichard Henderson 3059af25071cSRichard Henderson /* 3060af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3061af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3062af25071cSRichard Henderson * this ASR as impl. dep 3063af25071cSRichard Henderson */ 3064af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3065af25071cSRichard Henderson { 3066af25071cSRichard Henderson return tcg_constant_tl(1); 3067af25071cSRichard Henderson } 3068af25071cSRichard Henderson 3069af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3070af25071cSRichard Henderson 3071668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3072668bb9b7SRichard Henderson { 3073668bb9b7SRichard Henderson update_psr(dc); 3074668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3075668bb9b7SRichard Henderson return dst; 3076668bb9b7SRichard Henderson } 3077668bb9b7SRichard Henderson 3078668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3079668bb9b7SRichard Henderson 3080668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3081668bb9b7SRichard Henderson { 3082668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3083668bb9b7SRichard Henderson return dst; 3084668bb9b7SRichard Henderson } 3085668bb9b7SRichard Henderson 3086668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3087668bb9b7SRichard Henderson 3088668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3089668bb9b7SRichard Henderson { 3090668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3091668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3092668bb9b7SRichard Henderson 3093668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3094668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3095668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3096668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3097668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3098668bb9b7SRichard Henderson 3099668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3100668bb9b7SRichard Henderson return dst; 3101668bb9b7SRichard Henderson } 3102668bb9b7SRichard Henderson 3103668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3104668bb9b7SRichard Henderson 3105668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3106668bb9b7SRichard Henderson { 31072da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 31082da789deSRichard Henderson return dst; 3109668bb9b7SRichard Henderson } 3110668bb9b7SRichard Henderson 3111668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3112668bb9b7SRichard Henderson 3113668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3114668bb9b7SRichard Henderson { 31152da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 31162da789deSRichard Henderson return dst; 3117668bb9b7SRichard Henderson } 3118668bb9b7SRichard Henderson 3119668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3120668bb9b7SRichard Henderson 3121668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3122668bb9b7SRichard Henderson { 31232da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 31242da789deSRichard Henderson return dst; 3125668bb9b7SRichard Henderson } 3126668bb9b7SRichard Henderson 3127668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3128668bb9b7SRichard Henderson 3129668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3130668bb9b7SRichard Henderson { 3131577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3132577efa45SRichard Henderson return dst; 3133668bb9b7SRichard Henderson } 3134668bb9b7SRichard Henderson 3135668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3136668bb9b7SRichard Henderson do_rdhstick_cmpr) 3137668bb9b7SRichard Henderson 31385d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 31395d617bfbSRichard Henderson { 3140cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3141cd6269f7SRichard Henderson return dst; 31425d617bfbSRichard Henderson } 31435d617bfbSRichard Henderson 31445d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 31455d617bfbSRichard Henderson 31465d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 31475d617bfbSRichard Henderson { 31485d617bfbSRichard Henderson #ifdef TARGET_SPARC64 31495d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31505d617bfbSRichard Henderson 31515d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31525d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 31535d617bfbSRichard Henderson return dst; 31545d617bfbSRichard Henderson #else 31555d617bfbSRichard Henderson qemu_build_not_reached(); 31565d617bfbSRichard Henderson #endif 31575d617bfbSRichard Henderson } 31585d617bfbSRichard Henderson 31595d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 31605d617bfbSRichard Henderson 31615d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 31625d617bfbSRichard Henderson { 31635d617bfbSRichard Henderson #ifdef TARGET_SPARC64 31645d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31655d617bfbSRichard Henderson 31665d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31675d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 31685d617bfbSRichard Henderson return dst; 31695d617bfbSRichard Henderson #else 31705d617bfbSRichard Henderson qemu_build_not_reached(); 31715d617bfbSRichard Henderson #endif 31725d617bfbSRichard Henderson } 31735d617bfbSRichard Henderson 31745d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 31755d617bfbSRichard Henderson 31765d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 31775d617bfbSRichard Henderson { 31785d617bfbSRichard Henderson #ifdef TARGET_SPARC64 31795d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31805d617bfbSRichard Henderson 31815d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31825d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 31835d617bfbSRichard Henderson return dst; 31845d617bfbSRichard Henderson #else 31855d617bfbSRichard Henderson qemu_build_not_reached(); 31865d617bfbSRichard Henderson #endif 31875d617bfbSRichard Henderson } 31885d617bfbSRichard Henderson 31895d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 31905d617bfbSRichard Henderson 31915d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 31925d617bfbSRichard Henderson { 31935d617bfbSRichard Henderson #ifdef TARGET_SPARC64 31945d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31955d617bfbSRichard Henderson 31965d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31975d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 31985d617bfbSRichard Henderson return dst; 31995d617bfbSRichard Henderson #else 32005d617bfbSRichard Henderson qemu_build_not_reached(); 32015d617bfbSRichard Henderson #endif 32025d617bfbSRichard Henderson } 32035d617bfbSRichard Henderson 32045d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 32055d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 32065d617bfbSRichard Henderson 32075d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 32085d617bfbSRichard Henderson { 32095d617bfbSRichard Henderson return cpu_tbr; 32105d617bfbSRichard Henderson } 32115d617bfbSRichard Henderson 3212e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 32135d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 32145d617bfbSRichard Henderson 32155d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 32165d617bfbSRichard Henderson { 32175d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 32185d617bfbSRichard Henderson return dst; 32195d617bfbSRichard Henderson } 32205d617bfbSRichard Henderson 32215d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 32225d617bfbSRichard Henderson 32235d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 32245d617bfbSRichard Henderson { 32255d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 32265d617bfbSRichard Henderson return dst; 32275d617bfbSRichard Henderson } 32285d617bfbSRichard Henderson 32295d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 32305d617bfbSRichard Henderson 32315d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 32325d617bfbSRichard Henderson { 32335d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 32345d617bfbSRichard Henderson return dst; 32355d617bfbSRichard Henderson } 32365d617bfbSRichard Henderson 32375d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 32385d617bfbSRichard Henderson 32395d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 32405d617bfbSRichard Henderson { 32415d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 32425d617bfbSRichard Henderson return dst; 32435d617bfbSRichard Henderson } 32445d617bfbSRichard Henderson 32455d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 32465d617bfbSRichard Henderson 32475d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 32485d617bfbSRichard Henderson { 32495d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 32505d617bfbSRichard Henderson return dst; 32515d617bfbSRichard Henderson } 32525d617bfbSRichard Henderson 32535d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 32545d617bfbSRichard Henderson 32555d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 32565d617bfbSRichard Henderson { 32575d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 32585d617bfbSRichard Henderson return dst; 32595d617bfbSRichard Henderson } 32605d617bfbSRichard Henderson 32615d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 32625d617bfbSRichard Henderson do_rdcanrestore) 32635d617bfbSRichard Henderson 32645d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 32655d617bfbSRichard Henderson { 32665d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 32675d617bfbSRichard Henderson return dst; 32685d617bfbSRichard Henderson } 32695d617bfbSRichard Henderson 32705d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 32715d617bfbSRichard Henderson 32725d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 32735d617bfbSRichard Henderson { 32745d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 32755d617bfbSRichard Henderson return dst; 32765d617bfbSRichard Henderson } 32775d617bfbSRichard Henderson 32785d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 32795d617bfbSRichard Henderson 32805d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 32815d617bfbSRichard Henderson { 32825d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 32835d617bfbSRichard Henderson return dst; 32845d617bfbSRichard Henderson } 32855d617bfbSRichard Henderson 32865d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 32875d617bfbSRichard Henderson 32885d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 32895d617bfbSRichard Henderson { 32905d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 32915d617bfbSRichard Henderson return dst; 32925d617bfbSRichard Henderson } 32935d617bfbSRichard Henderson 32945d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 32955d617bfbSRichard Henderson 32965d617bfbSRichard Henderson /* UA2005 strand status */ 32975d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 32985d617bfbSRichard Henderson { 32992da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 33002da789deSRichard Henderson return dst; 33015d617bfbSRichard Henderson } 33025d617bfbSRichard Henderson 33035d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 33045d617bfbSRichard Henderson 33055d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 33065d617bfbSRichard Henderson { 33072da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 33082da789deSRichard Henderson return dst; 33095d617bfbSRichard Henderson } 33105d617bfbSRichard Henderson 33115d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 33125d617bfbSRichard Henderson 3313e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3314e8325dc0SRichard Henderson { 3315e8325dc0SRichard Henderson if (avail_64(dc)) { 3316e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3317e8325dc0SRichard Henderson return advance_pc(dc); 3318e8325dc0SRichard Henderson } 3319e8325dc0SRichard Henderson return false; 3320e8325dc0SRichard Henderson } 3321e8325dc0SRichard Henderson 33220faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 33230faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 33240faef01bSRichard Henderson { 33250faef01bSRichard Henderson TCGv src; 33260faef01bSRichard Henderson 33270faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 33280faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 33290faef01bSRichard Henderson return false; 33300faef01bSRichard Henderson } 33310faef01bSRichard Henderson if (!priv) { 33320faef01bSRichard Henderson return raise_priv(dc); 33330faef01bSRichard Henderson } 33340faef01bSRichard Henderson 33350faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 33360faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 33370faef01bSRichard Henderson } else { 33380faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 33390faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 33400faef01bSRichard Henderson src = src1; 33410faef01bSRichard Henderson } else { 33420faef01bSRichard Henderson src = tcg_temp_new(); 33430faef01bSRichard Henderson if (a->imm) { 33440faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 33450faef01bSRichard Henderson } else { 33460faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 33470faef01bSRichard Henderson } 33480faef01bSRichard Henderson } 33490faef01bSRichard Henderson } 33500faef01bSRichard Henderson func(dc, src); 33510faef01bSRichard Henderson return advance_pc(dc); 33520faef01bSRichard Henderson } 33530faef01bSRichard Henderson 33540faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 33550faef01bSRichard Henderson { 33560faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 33570faef01bSRichard Henderson } 33580faef01bSRichard Henderson 33590faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 33600faef01bSRichard Henderson 33610faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 33620faef01bSRichard Henderson { 33630faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 33640faef01bSRichard Henderson } 33650faef01bSRichard Henderson 33660faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 33670faef01bSRichard Henderson 33680faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 33690faef01bSRichard Henderson { 33700faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 33710faef01bSRichard Henderson 33720faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 33730faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 33740faef01bSRichard Henderson /* End TB to notice changed ASI. */ 33750faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33760faef01bSRichard Henderson } 33770faef01bSRichard Henderson 33780faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 33790faef01bSRichard Henderson 33800faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 33810faef01bSRichard Henderson { 33820faef01bSRichard Henderson #ifdef TARGET_SPARC64 33830faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 33840faef01bSRichard Henderson dc->fprs_dirty = 0; 33850faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33860faef01bSRichard Henderson #else 33870faef01bSRichard Henderson qemu_build_not_reached(); 33880faef01bSRichard Henderson #endif 33890faef01bSRichard Henderson } 33900faef01bSRichard Henderson 33910faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 33920faef01bSRichard Henderson 33930faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 33940faef01bSRichard Henderson { 33950faef01bSRichard Henderson gen_trap_ifnofpu(dc); 33960faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 33970faef01bSRichard Henderson } 33980faef01bSRichard Henderson 33990faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 34000faef01bSRichard Henderson 34010faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 34020faef01bSRichard Henderson { 34030faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 34040faef01bSRichard Henderson } 34050faef01bSRichard Henderson 34060faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 34070faef01bSRichard Henderson 34080faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 34090faef01bSRichard Henderson { 34100faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 34110faef01bSRichard Henderson } 34120faef01bSRichard Henderson 34130faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 34140faef01bSRichard Henderson 34150faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 34160faef01bSRichard Henderson { 34170faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 34180faef01bSRichard Henderson } 34190faef01bSRichard Henderson 34200faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 34210faef01bSRichard Henderson 34220faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 34230faef01bSRichard Henderson { 34240faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 34250faef01bSRichard Henderson 3426577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3427577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 34280faef01bSRichard Henderson translator_io_start(&dc->base); 3429577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 34300faef01bSRichard Henderson /* End TB to handle timer interrupt */ 34310faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 34320faef01bSRichard Henderson } 34330faef01bSRichard Henderson 34340faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 34350faef01bSRichard Henderson 34360faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 34370faef01bSRichard Henderson { 34380faef01bSRichard Henderson #ifdef TARGET_SPARC64 34390faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 34400faef01bSRichard Henderson 34410faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 34420faef01bSRichard Henderson translator_io_start(&dc->base); 34430faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 34440faef01bSRichard Henderson /* End TB to handle timer interrupt */ 34450faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 34460faef01bSRichard Henderson #else 34470faef01bSRichard Henderson qemu_build_not_reached(); 34480faef01bSRichard Henderson #endif 34490faef01bSRichard Henderson } 34500faef01bSRichard Henderson 34510faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 34520faef01bSRichard Henderson 34530faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 34540faef01bSRichard Henderson { 34550faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 34560faef01bSRichard Henderson 3457577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3458577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 34590faef01bSRichard Henderson translator_io_start(&dc->base); 3460577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 34610faef01bSRichard Henderson /* End TB to handle timer interrupt */ 34620faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 34630faef01bSRichard Henderson } 34640faef01bSRichard Henderson 34650faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 34660faef01bSRichard Henderson 34670faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 34680faef01bSRichard Henderson { 34690faef01bSRichard Henderson save_state(dc); 34700faef01bSRichard Henderson gen_helper_power_down(tcg_env); 34710faef01bSRichard Henderson } 34720faef01bSRichard Henderson 34730faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 34740faef01bSRichard Henderson 347525524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 347625524734SRichard Henderson { 347725524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 347825524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 347925524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 348025524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 348125524734SRichard Henderson } 348225524734SRichard Henderson 348325524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 348425524734SRichard Henderson 34859422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 34869422278eSRichard Henderson { 34879422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3488cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3489cd6269f7SRichard Henderson 3490cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3491cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 34929422278eSRichard Henderson } 34939422278eSRichard Henderson 34949422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 34959422278eSRichard Henderson 34969422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 34979422278eSRichard Henderson { 34989422278eSRichard Henderson #ifdef TARGET_SPARC64 34999422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35009422278eSRichard Henderson 35019422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35029422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 35039422278eSRichard Henderson #else 35049422278eSRichard Henderson qemu_build_not_reached(); 35059422278eSRichard Henderson #endif 35069422278eSRichard Henderson } 35079422278eSRichard Henderson 35089422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 35099422278eSRichard Henderson 35109422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 35119422278eSRichard Henderson { 35129422278eSRichard Henderson #ifdef TARGET_SPARC64 35139422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35149422278eSRichard Henderson 35159422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35169422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 35179422278eSRichard Henderson #else 35189422278eSRichard Henderson qemu_build_not_reached(); 35199422278eSRichard Henderson #endif 35209422278eSRichard Henderson } 35219422278eSRichard Henderson 35229422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 35239422278eSRichard Henderson 35249422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 35259422278eSRichard Henderson { 35269422278eSRichard Henderson #ifdef TARGET_SPARC64 35279422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35289422278eSRichard Henderson 35299422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35309422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 35319422278eSRichard Henderson #else 35329422278eSRichard Henderson qemu_build_not_reached(); 35339422278eSRichard Henderson #endif 35349422278eSRichard Henderson } 35359422278eSRichard Henderson 35369422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 35379422278eSRichard Henderson 35389422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 35399422278eSRichard Henderson { 35409422278eSRichard Henderson #ifdef TARGET_SPARC64 35419422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35429422278eSRichard Henderson 35439422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35449422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 35459422278eSRichard Henderson #else 35469422278eSRichard Henderson qemu_build_not_reached(); 35479422278eSRichard Henderson #endif 35489422278eSRichard Henderson } 35499422278eSRichard Henderson 35509422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 35519422278eSRichard Henderson 35529422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 35539422278eSRichard Henderson { 35549422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 35559422278eSRichard Henderson 35569422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 35579422278eSRichard Henderson translator_io_start(&dc->base); 35589422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 35599422278eSRichard Henderson /* End TB to handle timer interrupt */ 35609422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35619422278eSRichard Henderson } 35629422278eSRichard Henderson 35639422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 35649422278eSRichard Henderson 35659422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 35669422278eSRichard Henderson { 35679422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 35689422278eSRichard Henderson } 35699422278eSRichard Henderson 35709422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 35719422278eSRichard Henderson 35729422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 35739422278eSRichard Henderson { 35749422278eSRichard Henderson save_state(dc); 35759422278eSRichard Henderson if (translator_io_start(&dc->base)) { 35769422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35779422278eSRichard Henderson } 35789422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 35799422278eSRichard Henderson dc->npc = DYNAMIC_PC; 35809422278eSRichard Henderson } 35819422278eSRichard Henderson 35829422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 35839422278eSRichard Henderson 35849422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 35859422278eSRichard Henderson { 35869422278eSRichard Henderson save_state(dc); 35879422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 35889422278eSRichard Henderson dc->npc = DYNAMIC_PC; 35899422278eSRichard Henderson } 35909422278eSRichard Henderson 35919422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 35929422278eSRichard Henderson 35939422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 35949422278eSRichard Henderson { 35959422278eSRichard Henderson if (translator_io_start(&dc->base)) { 35969422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35979422278eSRichard Henderson } 35989422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 35999422278eSRichard Henderson } 36009422278eSRichard Henderson 36019422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 36029422278eSRichard Henderson 36039422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 36049422278eSRichard Henderson { 36059422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 36069422278eSRichard Henderson } 36079422278eSRichard Henderson 36089422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 36099422278eSRichard Henderson 36109422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 36119422278eSRichard Henderson { 36129422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 36139422278eSRichard Henderson } 36149422278eSRichard Henderson 36159422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 36169422278eSRichard Henderson 36179422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 36189422278eSRichard Henderson { 36199422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 36209422278eSRichard Henderson } 36219422278eSRichard Henderson 36229422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 36239422278eSRichard Henderson 36249422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 36259422278eSRichard Henderson { 36269422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 36279422278eSRichard Henderson } 36289422278eSRichard Henderson 36299422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 36309422278eSRichard Henderson 36319422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 36329422278eSRichard Henderson { 36339422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 36349422278eSRichard Henderson } 36359422278eSRichard Henderson 36369422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 36379422278eSRichard Henderson 36389422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 36399422278eSRichard Henderson { 36409422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 36419422278eSRichard Henderson } 36429422278eSRichard Henderson 36439422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 36449422278eSRichard Henderson 36459422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 36469422278eSRichard Henderson { 36479422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 36489422278eSRichard Henderson } 36499422278eSRichard Henderson 36509422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 36519422278eSRichard Henderson 36529422278eSRichard Henderson /* UA2005 strand status */ 36539422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 36549422278eSRichard Henderson { 36552da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 36569422278eSRichard Henderson } 36579422278eSRichard Henderson 36589422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 36599422278eSRichard Henderson 3660bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3661bb97f2f5SRichard Henderson 3662bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3663bb97f2f5SRichard Henderson { 3664bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3665bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3666bb97f2f5SRichard Henderson } 3667bb97f2f5SRichard Henderson 3668bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3669bb97f2f5SRichard Henderson 3670bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3671bb97f2f5SRichard Henderson { 3672bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3673bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3674bb97f2f5SRichard Henderson 3675bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3676bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3677bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3678bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3679bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3680bb97f2f5SRichard Henderson 3681bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3682bb97f2f5SRichard Henderson } 3683bb97f2f5SRichard Henderson 3684bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3685bb97f2f5SRichard Henderson 3686bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3687bb97f2f5SRichard Henderson { 36882da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3689bb97f2f5SRichard Henderson } 3690bb97f2f5SRichard Henderson 3691bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3692bb97f2f5SRichard Henderson 3693bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3694bb97f2f5SRichard Henderson { 36952da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3696bb97f2f5SRichard Henderson } 3697bb97f2f5SRichard Henderson 3698bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3699bb97f2f5SRichard Henderson 3700bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3701bb97f2f5SRichard Henderson { 3702bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3703bb97f2f5SRichard Henderson 3704577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3705bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3706bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3707577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3708bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3709bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3710bb97f2f5SRichard Henderson } 3711bb97f2f5SRichard Henderson 3712bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3713bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3714bb97f2f5SRichard Henderson 371525524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 371625524734SRichard Henderson { 371725524734SRichard Henderson if (!supervisor(dc)) { 371825524734SRichard Henderson return raise_priv(dc); 371925524734SRichard Henderson } 372025524734SRichard Henderson if (saved) { 372125524734SRichard Henderson gen_helper_saved(tcg_env); 372225524734SRichard Henderson } else { 372325524734SRichard Henderson gen_helper_restored(tcg_env); 372425524734SRichard Henderson } 372525524734SRichard Henderson return advance_pc(dc); 372625524734SRichard Henderson } 372725524734SRichard Henderson 372825524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 372925524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 373025524734SRichard Henderson 3731d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3732d3825800SRichard Henderson { 3733d3825800SRichard Henderson return advance_pc(dc); 3734d3825800SRichard Henderson } 3735d3825800SRichard Henderson 37360faef01bSRichard Henderson /* 37370faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 37380faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 37390faef01bSRichard Henderson */ 37405458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 37415458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 37420faef01bSRichard Henderson 3743428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3744428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3745428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3746428881deSRichard Henderson { 3747428881deSRichard Henderson TCGv dst, src1; 3748428881deSRichard Henderson 3749428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3750428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3751428881deSRichard Henderson return false; 3752428881deSRichard Henderson } 3753428881deSRichard Henderson 3754428881deSRichard Henderson if (a->cc) { 3755428881deSRichard Henderson dst = cpu_cc_dst; 3756428881deSRichard Henderson } else { 3757428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3758428881deSRichard Henderson } 3759428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3760428881deSRichard Henderson 3761428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3762428881deSRichard Henderson if (funci) { 3763428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3764428881deSRichard Henderson } else { 3765428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3766428881deSRichard Henderson } 3767428881deSRichard Henderson } else { 3768428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3769428881deSRichard Henderson } 3770428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3771428881deSRichard Henderson 3772428881deSRichard Henderson if (a->cc) { 3773428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 3774428881deSRichard Henderson dc->cc_op = cc_op; 3775428881deSRichard Henderson } 3776428881deSRichard Henderson return advance_pc(dc); 3777428881deSRichard Henderson } 3778428881deSRichard Henderson 3779428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3780428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3781428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3782428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3783428881deSRichard Henderson { 3784428881deSRichard Henderson if (a->cc) { 378522188d7dSRichard Henderson assert(cc_op >= 0); 3786428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 3787428881deSRichard Henderson } 3788428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 3789428881deSRichard Henderson } 3790428881deSRichard Henderson 3791428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3792428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3793428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3794428881deSRichard Henderson { 3795428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 3796428881deSRichard Henderson } 3797428881deSRichard Henderson 3798428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 3799428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 3800428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 3801428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 3802428881deSRichard Henderson 3803a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 3804a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 3805a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 3806a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 3807a9aba13dSRichard Henderson 3808428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3809428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3810428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3811428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3812428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3813428881deSRichard Henderson 381422188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3815b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3816b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 381722188d7dSRichard Henderson 38184ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 38194ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 3820c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc) 3821c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc) 38224ee85ea9SRichard Henderson 38239c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 38249c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 38259c6ec5bcSRichard Henderson 3826428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3827428881deSRichard Henderson { 3828428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3829428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3830428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3831428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3832428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3833428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3834428881deSRichard Henderson return false; 3835428881deSRichard Henderson } else { 3836428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3837428881deSRichard Henderson } 3838428881deSRichard Henderson return advance_pc(dc); 3839428881deSRichard Henderson } 3840428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3841428881deSRichard Henderson } 3842428881deSRichard Henderson 3843420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 3844420a187dSRichard Henderson { 3845420a187dSRichard Henderson switch (dc->cc_op) { 3846420a187dSRichard Henderson case CC_OP_DIV: 3847420a187dSRichard Henderson case CC_OP_LOGIC: 3848420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 3849420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 3850420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 3851420a187dSRichard Henderson case CC_OP_ADD: 3852420a187dSRichard Henderson case CC_OP_TADD: 3853420a187dSRichard Henderson case CC_OP_TADDTV: 3854420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 3855420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 3856420a187dSRichard Henderson case CC_OP_SUB: 3857420a187dSRichard Henderson case CC_OP_TSUB: 3858420a187dSRichard Henderson case CC_OP_TSUBTV: 3859420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 3860420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 3861420a187dSRichard Henderson default: 3862420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 3863420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 3864420a187dSRichard Henderson } 3865420a187dSRichard Henderson } 3866420a187dSRichard Henderson 3867dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 3868dfebb950SRichard Henderson { 3869dfebb950SRichard Henderson switch (dc->cc_op) { 3870dfebb950SRichard Henderson case CC_OP_DIV: 3871dfebb950SRichard Henderson case CC_OP_LOGIC: 3872dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 3873dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 3874dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 3875dfebb950SRichard Henderson case CC_OP_ADD: 3876dfebb950SRichard Henderson case CC_OP_TADD: 3877dfebb950SRichard Henderson case CC_OP_TADDTV: 3878dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 3879dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 3880dfebb950SRichard Henderson case CC_OP_SUB: 3881dfebb950SRichard Henderson case CC_OP_TSUB: 3882dfebb950SRichard Henderson case CC_OP_TSUBTV: 3883dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 3884dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 3885dfebb950SRichard Henderson default: 3886dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 3887dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 3888dfebb950SRichard Henderson } 3889dfebb950SRichard Henderson } 3890dfebb950SRichard Henderson 3891a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 3892a9aba13dSRichard Henderson { 3893a9aba13dSRichard Henderson update_psr(dc); 3894a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 3895a9aba13dSRichard Henderson } 3896a9aba13dSRichard Henderson 3897b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 3898b88ce6f2SRichard Henderson int width, bool cc, bool left) 3899b88ce6f2SRichard Henderson { 3900b88ce6f2SRichard Henderson TCGv dst, s1, s2, lo1, lo2; 3901b88ce6f2SRichard Henderson uint64_t amask, tabl, tabr; 3902b88ce6f2SRichard Henderson int shift, imask, omask; 3903b88ce6f2SRichard Henderson 3904b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3905b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3906b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3907b88ce6f2SRichard Henderson 3908b88ce6f2SRichard Henderson if (cc) { 3909b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, s1); 3910b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, s2); 3911b88ce6f2SRichard Henderson tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 3912b88ce6f2SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 3913b88ce6f2SRichard Henderson dc->cc_op = CC_OP_SUB; 3914b88ce6f2SRichard Henderson } 3915b88ce6f2SRichard Henderson 3916b88ce6f2SRichard Henderson /* 3917b88ce6f2SRichard Henderson * Theory of operation: there are two tables, left and right (not to 3918b88ce6f2SRichard Henderson * be confused with the left and right versions of the opcode). These 3919b88ce6f2SRichard Henderson * are indexed by the low 3 bits of the inputs. To make things "easy", 3920b88ce6f2SRichard Henderson * these tables are loaded into two constants, TABL and TABR below. 3921b88ce6f2SRichard Henderson * The operation index = (input & imask) << shift calculates the index 3922b88ce6f2SRichard Henderson * into the constant, while val = (table >> index) & omask calculates 3923b88ce6f2SRichard Henderson * the value we're looking for. 3924b88ce6f2SRichard Henderson */ 3925b88ce6f2SRichard Henderson switch (width) { 3926b88ce6f2SRichard Henderson case 8: 3927b88ce6f2SRichard Henderson imask = 0x7; 3928b88ce6f2SRichard Henderson shift = 3; 3929b88ce6f2SRichard Henderson omask = 0xff; 3930b88ce6f2SRichard Henderson if (left) { 3931b88ce6f2SRichard Henderson tabl = 0x80c0e0f0f8fcfeffULL; 3932b88ce6f2SRichard Henderson tabr = 0xff7f3f1f0f070301ULL; 3933b88ce6f2SRichard Henderson } else { 3934b88ce6f2SRichard Henderson tabl = 0x0103070f1f3f7fffULL; 3935b88ce6f2SRichard Henderson tabr = 0xfffefcf8f0e0c080ULL; 3936b88ce6f2SRichard Henderson } 3937b88ce6f2SRichard Henderson break; 3938b88ce6f2SRichard Henderson case 16: 3939b88ce6f2SRichard Henderson imask = 0x6; 3940b88ce6f2SRichard Henderson shift = 1; 3941b88ce6f2SRichard Henderson omask = 0xf; 3942b88ce6f2SRichard Henderson if (left) { 3943b88ce6f2SRichard Henderson tabl = 0x8cef; 3944b88ce6f2SRichard Henderson tabr = 0xf731; 3945b88ce6f2SRichard Henderson } else { 3946b88ce6f2SRichard Henderson tabl = 0x137f; 3947b88ce6f2SRichard Henderson tabr = 0xfec8; 3948b88ce6f2SRichard Henderson } 3949b88ce6f2SRichard Henderson break; 3950b88ce6f2SRichard Henderson case 32: 3951b88ce6f2SRichard Henderson imask = 0x4; 3952b88ce6f2SRichard Henderson shift = 0; 3953b88ce6f2SRichard Henderson omask = 0x3; 3954b88ce6f2SRichard Henderson if (left) { 3955b88ce6f2SRichard Henderson tabl = (2 << 2) | 3; 3956b88ce6f2SRichard Henderson tabr = (3 << 2) | 1; 3957b88ce6f2SRichard Henderson } else { 3958b88ce6f2SRichard Henderson tabl = (1 << 2) | 3; 3959b88ce6f2SRichard Henderson tabr = (3 << 2) | 2; 3960b88ce6f2SRichard Henderson } 3961b88ce6f2SRichard Henderson break; 3962b88ce6f2SRichard Henderson default: 3963b88ce6f2SRichard Henderson abort(); 3964b88ce6f2SRichard Henderson } 3965b88ce6f2SRichard Henderson 3966b88ce6f2SRichard Henderson lo1 = tcg_temp_new(); 3967b88ce6f2SRichard Henderson lo2 = tcg_temp_new(); 3968b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, s1, imask); 3969b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, s2, imask); 3970b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo1, lo1, shift); 3971b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo2, lo2, shift); 3972b88ce6f2SRichard Henderson 3973b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 3974b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 3975b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 3976b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, lo2, omask); 3977b88ce6f2SRichard Henderson 3978b88ce6f2SRichard Henderson amask = address_mask_i(dc, -8); 3979b88ce6f2SRichard Henderson tcg_gen_andi_tl(s1, s1, amask); 3980b88ce6f2SRichard Henderson tcg_gen_andi_tl(s2, s2, amask); 3981b88ce6f2SRichard Henderson 3982b88ce6f2SRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 3983b88ce6f2SRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 3984b88ce6f2SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 3985b88ce6f2SRichard Henderson 3986b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3987b88ce6f2SRichard Henderson return advance_pc(dc); 3988b88ce6f2SRichard Henderson } 3989b88ce6f2SRichard Henderson 3990b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 3991b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 3992b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 3993b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 3994b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 3995b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 3996b88ce6f2SRichard Henderson 3997b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 3998b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 3999b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 4000b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 4001b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 4002b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 4003b88ce6f2SRichard Henderson 400445bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 400545bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 400645bfed3bSRichard Henderson { 400745bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 400845bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 400945bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 401045bfed3bSRichard Henderson 401145bfed3bSRichard Henderson func(dst, src1, src2); 401245bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 401345bfed3bSRichard Henderson return advance_pc(dc); 401445bfed3bSRichard Henderson } 401545bfed3bSRichard Henderson 401645bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 401745bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 401845bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 401945bfed3bSRichard Henderson 40209e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 40219e20ca94SRichard Henderson { 40229e20ca94SRichard Henderson #ifdef TARGET_SPARC64 40239e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 40249e20ca94SRichard Henderson 40259e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 40269e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 40279e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 40289e20ca94SRichard Henderson #else 40299e20ca94SRichard Henderson g_assert_not_reached(); 40309e20ca94SRichard Henderson #endif 40319e20ca94SRichard Henderson } 40329e20ca94SRichard Henderson 40339e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 40349e20ca94SRichard Henderson { 40359e20ca94SRichard Henderson #ifdef TARGET_SPARC64 40369e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 40379e20ca94SRichard Henderson 40389e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 40399e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 40409e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 40419e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 40429e20ca94SRichard Henderson #else 40439e20ca94SRichard Henderson g_assert_not_reached(); 40449e20ca94SRichard Henderson #endif 40459e20ca94SRichard Henderson } 40469e20ca94SRichard Henderson 40479e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 40489e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 40499e20ca94SRichard Henderson 405039ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 405139ca3490SRichard Henderson { 405239ca3490SRichard Henderson #ifdef TARGET_SPARC64 405339ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 405439ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 405539ca3490SRichard Henderson #else 405639ca3490SRichard Henderson g_assert_not_reached(); 405739ca3490SRichard Henderson #endif 405839ca3490SRichard Henderson } 405939ca3490SRichard Henderson 406039ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 406139ca3490SRichard Henderson 40625fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 40635fc546eeSRichard Henderson { 40645fc546eeSRichard Henderson TCGv dst, src1, src2; 40655fc546eeSRichard Henderson 40665fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 40675fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 40685fc546eeSRichard Henderson return false; 40695fc546eeSRichard Henderson } 40705fc546eeSRichard Henderson 40715fc546eeSRichard Henderson src2 = tcg_temp_new(); 40725fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 40735fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 40745fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 40755fc546eeSRichard Henderson 40765fc546eeSRichard Henderson if (l) { 40775fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 40785fc546eeSRichard Henderson if (!a->x) { 40795fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 40805fc546eeSRichard Henderson } 40815fc546eeSRichard Henderson } else if (u) { 40825fc546eeSRichard Henderson if (!a->x) { 40835fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 40845fc546eeSRichard Henderson src1 = dst; 40855fc546eeSRichard Henderson } 40865fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 40875fc546eeSRichard Henderson } else { 40885fc546eeSRichard Henderson if (!a->x) { 40895fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 40905fc546eeSRichard Henderson src1 = dst; 40915fc546eeSRichard Henderson } 40925fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 40935fc546eeSRichard Henderson } 40945fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 40955fc546eeSRichard Henderson return advance_pc(dc); 40965fc546eeSRichard Henderson } 40975fc546eeSRichard Henderson 40985fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 40995fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 41005fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 41015fc546eeSRichard Henderson 41025fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 41035fc546eeSRichard Henderson { 41045fc546eeSRichard Henderson TCGv dst, src1; 41055fc546eeSRichard Henderson 41065fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 41075fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 41085fc546eeSRichard Henderson return false; 41095fc546eeSRichard Henderson } 41105fc546eeSRichard Henderson 41115fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 41125fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 41135fc546eeSRichard Henderson 41145fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 41155fc546eeSRichard Henderson if (l) { 41165fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 41175fc546eeSRichard Henderson } else if (u) { 41185fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 41195fc546eeSRichard Henderson } else { 41205fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 41215fc546eeSRichard Henderson } 41225fc546eeSRichard Henderson } else { 41235fc546eeSRichard Henderson if (l) { 41245fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 41255fc546eeSRichard Henderson } else if (u) { 41265fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 41275fc546eeSRichard Henderson } else { 41285fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 41295fc546eeSRichard Henderson } 41305fc546eeSRichard Henderson } 41315fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 41325fc546eeSRichard Henderson return advance_pc(dc); 41335fc546eeSRichard Henderson } 41345fc546eeSRichard Henderson 41355fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 41365fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 41375fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 41385fc546eeSRichard Henderson 4139fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4140fb4ed7aaSRichard Henderson { 4141fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4142fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4143fb4ed7aaSRichard Henderson return NULL; 4144fb4ed7aaSRichard Henderson } 4145fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4146fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4147fb4ed7aaSRichard Henderson } else { 4148fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4149fb4ed7aaSRichard Henderson } 4150fb4ed7aaSRichard Henderson } 4151fb4ed7aaSRichard Henderson 4152fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4153fb4ed7aaSRichard Henderson { 4154fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4155fb4ed7aaSRichard Henderson 4156fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4157fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4158fb4ed7aaSRichard Henderson return advance_pc(dc); 4159fb4ed7aaSRichard Henderson } 4160fb4ed7aaSRichard Henderson 4161fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4162fb4ed7aaSRichard Henderson { 4163fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4164fb4ed7aaSRichard Henderson DisasCompare cmp; 4165fb4ed7aaSRichard Henderson 4166fb4ed7aaSRichard Henderson if (src2 == NULL) { 4167fb4ed7aaSRichard Henderson return false; 4168fb4ed7aaSRichard Henderson } 4169fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4170fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4171fb4ed7aaSRichard Henderson } 4172fb4ed7aaSRichard Henderson 4173fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4174fb4ed7aaSRichard Henderson { 4175fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4176fb4ed7aaSRichard Henderson DisasCompare cmp; 4177fb4ed7aaSRichard Henderson 4178fb4ed7aaSRichard Henderson if (src2 == NULL) { 4179fb4ed7aaSRichard Henderson return false; 4180fb4ed7aaSRichard Henderson } 4181fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4182fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4183fb4ed7aaSRichard Henderson } 4184fb4ed7aaSRichard Henderson 4185fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4186fb4ed7aaSRichard Henderson { 4187fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4188fb4ed7aaSRichard Henderson DisasCompare cmp; 4189fb4ed7aaSRichard Henderson 4190fb4ed7aaSRichard Henderson if (src2 == NULL) { 4191fb4ed7aaSRichard Henderson return false; 4192fb4ed7aaSRichard Henderson } 4193fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4194fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4195fb4ed7aaSRichard Henderson } 4196fb4ed7aaSRichard Henderson 419786b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 419886b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 419986b82fe0SRichard Henderson { 420086b82fe0SRichard Henderson TCGv src1, sum; 420186b82fe0SRichard Henderson 420286b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 420386b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 420486b82fe0SRichard Henderson return false; 420586b82fe0SRichard Henderson } 420686b82fe0SRichard Henderson 420786b82fe0SRichard Henderson /* 420886b82fe0SRichard Henderson * Always load the sum into a new temporary. 420986b82fe0SRichard Henderson * This is required to capture the value across a window change, 421086b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 421186b82fe0SRichard Henderson */ 421286b82fe0SRichard Henderson sum = tcg_temp_new(); 421386b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 421486b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 421586b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 421686b82fe0SRichard Henderson } else { 421786b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 421886b82fe0SRichard Henderson } 421986b82fe0SRichard Henderson return func(dc, a->rd, sum); 422086b82fe0SRichard Henderson } 422186b82fe0SRichard Henderson 422286b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 422386b82fe0SRichard Henderson { 422486b82fe0SRichard Henderson /* 422586b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 422686b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 422786b82fe0SRichard Henderson */ 422886b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 422986b82fe0SRichard Henderson 423086b82fe0SRichard Henderson gen_check_align(dc, src, 3); 423186b82fe0SRichard Henderson 423286b82fe0SRichard Henderson gen_mov_pc_npc(dc); 423386b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 423486b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 423586b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 423686b82fe0SRichard Henderson 423786b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 423886b82fe0SRichard Henderson return true; 423986b82fe0SRichard Henderson } 424086b82fe0SRichard Henderson 424186b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 424286b82fe0SRichard Henderson 424386b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 424486b82fe0SRichard Henderson { 424586b82fe0SRichard Henderson if (!supervisor(dc)) { 424686b82fe0SRichard Henderson return raise_priv(dc); 424786b82fe0SRichard Henderson } 424886b82fe0SRichard Henderson 424986b82fe0SRichard Henderson gen_check_align(dc, src, 3); 425086b82fe0SRichard Henderson 425186b82fe0SRichard Henderson gen_mov_pc_npc(dc); 425286b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 425386b82fe0SRichard Henderson gen_helper_rett(tcg_env); 425486b82fe0SRichard Henderson 425586b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 425686b82fe0SRichard Henderson return true; 425786b82fe0SRichard Henderson } 425886b82fe0SRichard Henderson 425986b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 426086b82fe0SRichard Henderson 426186b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 426286b82fe0SRichard Henderson { 426386b82fe0SRichard Henderson gen_check_align(dc, src, 3); 426486b82fe0SRichard Henderson 426586b82fe0SRichard Henderson gen_mov_pc_npc(dc); 426686b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 426786b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 426886b82fe0SRichard Henderson 426986b82fe0SRichard Henderson gen_helper_restore(tcg_env); 427086b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 427186b82fe0SRichard Henderson return true; 427286b82fe0SRichard Henderson } 427386b82fe0SRichard Henderson 427486b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 427586b82fe0SRichard Henderson 4276d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4277d3825800SRichard Henderson { 4278d3825800SRichard Henderson gen_helper_save(tcg_env); 4279d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4280d3825800SRichard Henderson return advance_pc(dc); 4281d3825800SRichard Henderson } 4282d3825800SRichard Henderson 4283d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4284d3825800SRichard Henderson 4285d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4286d3825800SRichard Henderson { 4287d3825800SRichard Henderson gen_helper_restore(tcg_env); 4288d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4289d3825800SRichard Henderson return advance_pc(dc); 4290d3825800SRichard Henderson } 4291d3825800SRichard Henderson 4292d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4293d3825800SRichard Henderson 42948f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 42958f75b8a4SRichard Henderson { 42968f75b8a4SRichard Henderson if (!supervisor(dc)) { 42978f75b8a4SRichard Henderson return raise_priv(dc); 42988f75b8a4SRichard Henderson } 42998f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 43008f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 43018f75b8a4SRichard Henderson translator_io_start(&dc->base); 43028f75b8a4SRichard Henderson if (done) { 43038f75b8a4SRichard Henderson gen_helper_done(tcg_env); 43048f75b8a4SRichard Henderson } else { 43058f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 43068f75b8a4SRichard Henderson } 43078f75b8a4SRichard Henderson return true; 43088f75b8a4SRichard Henderson } 43098f75b8a4SRichard Henderson 43108f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 43118f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 43128f75b8a4SRichard Henderson 43130880d20bSRichard Henderson /* 43140880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 43150880d20bSRichard Henderson */ 43160880d20bSRichard Henderson 43170880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 43180880d20bSRichard Henderson { 43190880d20bSRichard Henderson TCGv addr, tmp = NULL; 43200880d20bSRichard Henderson 43210880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 43220880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 43230880d20bSRichard Henderson return NULL; 43240880d20bSRichard Henderson } 43250880d20bSRichard Henderson 43260880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 43270880d20bSRichard Henderson if (rs2_or_imm) { 43280880d20bSRichard Henderson tmp = tcg_temp_new(); 43290880d20bSRichard Henderson if (imm) { 43300880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 43310880d20bSRichard Henderson } else { 43320880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 43330880d20bSRichard Henderson } 43340880d20bSRichard Henderson addr = tmp; 43350880d20bSRichard Henderson } 43360880d20bSRichard Henderson if (AM_CHECK(dc)) { 43370880d20bSRichard Henderson if (!tmp) { 43380880d20bSRichard Henderson tmp = tcg_temp_new(); 43390880d20bSRichard Henderson } 43400880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 43410880d20bSRichard Henderson addr = tmp; 43420880d20bSRichard Henderson } 43430880d20bSRichard Henderson return addr; 43440880d20bSRichard Henderson } 43450880d20bSRichard Henderson 43460880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 43470880d20bSRichard Henderson { 43480880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 43490880d20bSRichard Henderson DisasASI da; 43500880d20bSRichard Henderson 43510880d20bSRichard Henderson if (addr == NULL) { 43520880d20bSRichard Henderson return false; 43530880d20bSRichard Henderson } 43540880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 43550880d20bSRichard Henderson 43560880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 435742071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 43580880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 43590880d20bSRichard Henderson return advance_pc(dc); 43600880d20bSRichard Henderson } 43610880d20bSRichard Henderson 43620880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 43630880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 43640880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 43650880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 43660880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 43670880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 43680880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 43690880d20bSRichard Henderson 43700880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 43710880d20bSRichard Henderson { 43720880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 43730880d20bSRichard Henderson DisasASI da; 43740880d20bSRichard Henderson 43750880d20bSRichard Henderson if (addr == NULL) { 43760880d20bSRichard Henderson return false; 43770880d20bSRichard Henderson } 43780880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 43790880d20bSRichard Henderson 43800880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 438142071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 43820880d20bSRichard Henderson return advance_pc(dc); 43830880d20bSRichard Henderson } 43840880d20bSRichard Henderson 43850880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 43860880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 43870880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 43880880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 43890880d20bSRichard Henderson 43900880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 43910880d20bSRichard Henderson { 43920880d20bSRichard Henderson TCGv addr; 43930880d20bSRichard Henderson DisasASI da; 43940880d20bSRichard Henderson 43950880d20bSRichard Henderson if (a->rd & 1) { 43960880d20bSRichard Henderson return false; 43970880d20bSRichard Henderson } 43980880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 43990880d20bSRichard Henderson if (addr == NULL) { 44000880d20bSRichard Henderson return false; 44010880d20bSRichard Henderson } 44020880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 440342071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 44040880d20bSRichard Henderson return advance_pc(dc); 44050880d20bSRichard Henderson } 44060880d20bSRichard Henderson 44070880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 44080880d20bSRichard Henderson { 44090880d20bSRichard Henderson TCGv addr; 44100880d20bSRichard Henderson DisasASI da; 44110880d20bSRichard Henderson 44120880d20bSRichard Henderson if (a->rd & 1) { 44130880d20bSRichard Henderson return false; 44140880d20bSRichard Henderson } 44150880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 44160880d20bSRichard Henderson if (addr == NULL) { 44170880d20bSRichard Henderson return false; 44180880d20bSRichard Henderson } 44190880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 442042071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 44210880d20bSRichard Henderson return advance_pc(dc); 44220880d20bSRichard Henderson } 44230880d20bSRichard Henderson 4424cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4425cf07cd1eSRichard Henderson { 4426cf07cd1eSRichard Henderson TCGv addr, reg; 4427cf07cd1eSRichard Henderson DisasASI da; 4428cf07cd1eSRichard Henderson 4429cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4430cf07cd1eSRichard Henderson if (addr == NULL) { 4431cf07cd1eSRichard Henderson return false; 4432cf07cd1eSRichard Henderson } 4433cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4434cf07cd1eSRichard Henderson 4435cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4436cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4437cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4438cf07cd1eSRichard Henderson return advance_pc(dc); 4439cf07cd1eSRichard Henderson } 4440cf07cd1eSRichard Henderson 4441dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4442dca544b9SRichard Henderson { 4443dca544b9SRichard Henderson TCGv addr, dst, src; 4444dca544b9SRichard Henderson DisasASI da; 4445dca544b9SRichard Henderson 4446dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4447dca544b9SRichard Henderson if (addr == NULL) { 4448dca544b9SRichard Henderson return false; 4449dca544b9SRichard Henderson } 4450dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4451dca544b9SRichard Henderson 4452dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4453dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4454dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4455dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4456dca544b9SRichard Henderson return advance_pc(dc); 4457dca544b9SRichard Henderson } 4458dca544b9SRichard Henderson 4459d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4460d0a11d25SRichard Henderson { 4461d0a11d25SRichard Henderson TCGv addr, o, n, c; 4462d0a11d25SRichard Henderson DisasASI da; 4463d0a11d25SRichard Henderson 4464d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4465d0a11d25SRichard Henderson if (addr == NULL) { 4466d0a11d25SRichard Henderson return false; 4467d0a11d25SRichard Henderson } 4468d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4469d0a11d25SRichard Henderson 4470d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4471d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4472d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4473d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4474d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4475d0a11d25SRichard Henderson return advance_pc(dc); 4476d0a11d25SRichard Henderson } 4477d0a11d25SRichard Henderson 4478d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4479d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4480d0a11d25SRichard Henderson 448106c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 448206c060d9SRichard Henderson { 448306c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 448406c060d9SRichard Henderson DisasASI da; 448506c060d9SRichard Henderson 448606c060d9SRichard Henderson if (addr == NULL) { 448706c060d9SRichard Henderson return false; 448806c060d9SRichard Henderson } 448906c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 449006c060d9SRichard Henderson return true; 449106c060d9SRichard Henderson } 449206c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 449306c060d9SRichard Henderson return true; 449406c060d9SRichard Henderson } 449506c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4496287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 449706c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 449806c060d9SRichard Henderson return advance_pc(dc); 449906c060d9SRichard Henderson } 450006c060d9SRichard Henderson 450106c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 450206c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 450306c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 450406c060d9SRichard Henderson 4505287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4506287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4507287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4508287b1152SRichard Henderson 450906c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 451006c060d9SRichard Henderson { 451106c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 451206c060d9SRichard Henderson DisasASI da; 451306c060d9SRichard Henderson 451406c060d9SRichard Henderson if (addr == NULL) { 451506c060d9SRichard Henderson return false; 451606c060d9SRichard Henderson } 451706c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 451806c060d9SRichard Henderson return true; 451906c060d9SRichard Henderson } 452006c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 452106c060d9SRichard Henderson return true; 452206c060d9SRichard Henderson } 452306c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4524287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 452506c060d9SRichard Henderson return advance_pc(dc); 452606c060d9SRichard Henderson } 452706c060d9SRichard Henderson 452806c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 452906c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 453006c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 453106c060d9SRichard Henderson 4532287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4533287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4534287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4535287b1152SRichard Henderson 453606c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 453706c060d9SRichard Henderson { 453806c060d9SRichard Henderson if (!avail_32(dc)) { 453906c060d9SRichard Henderson return false; 454006c060d9SRichard Henderson } 454106c060d9SRichard Henderson if (!supervisor(dc)) { 454206c060d9SRichard Henderson return raise_priv(dc); 454306c060d9SRichard Henderson } 454406c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 454506c060d9SRichard Henderson return true; 454606c060d9SRichard Henderson } 454706c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 454806c060d9SRichard Henderson return true; 454906c060d9SRichard Henderson } 455006c060d9SRichard Henderson 4551da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop, 4552da681406SRichard Henderson target_ulong new_mask, target_ulong old_mask) 45533d3c0673SRichard Henderson { 4554da681406SRichard Henderson TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45553d3c0673SRichard Henderson if (addr == NULL) { 45563d3c0673SRichard Henderson return false; 45573d3c0673SRichard Henderson } 45583d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45593d3c0673SRichard Henderson return true; 45603d3c0673SRichard Henderson } 4561da681406SRichard Henderson tmp = tcg_temp_new(); 4562da681406SRichard Henderson tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN); 4563da681406SRichard Henderson tcg_gen_andi_tl(tmp, tmp, new_mask); 4564da681406SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask); 4565da681406SRichard Henderson tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp); 4566da681406SRichard Henderson gen_helper_set_fsr(tcg_env, cpu_fsr); 45673d3c0673SRichard Henderson return advance_pc(dc); 45683d3c0673SRichard Henderson } 45693d3c0673SRichard Henderson 4570da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK) 4571da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK) 45723d3c0673SRichard Henderson 45733d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 45743d3c0673SRichard Henderson { 45753d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45763d3c0673SRichard Henderson if (addr == NULL) { 45773d3c0673SRichard Henderson return false; 45783d3c0673SRichard Henderson } 45793d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45803d3c0673SRichard Henderson return true; 45813d3c0673SRichard Henderson } 45823d3c0673SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN); 45833d3c0673SRichard Henderson return advance_pc(dc); 45843d3c0673SRichard Henderson } 45853d3c0673SRichard Henderson 45863d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 45873d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 45883d3c0673SRichard Henderson 4589baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4590baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4591baf3dbf2SRichard Henderson { 4592baf3dbf2SRichard Henderson TCGv_i32 tmp; 4593baf3dbf2SRichard Henderson 4594baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4595baf3dbf2SRichard Henderson return true; 4596baf3dbf2SRichard Henderson } 4597baf3dbf2SRichard Henderson 4598baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4599baf3dbf2SRichard Henderson func(tmp, tmp); 4600baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4601baf3dbf2SRichard Henderson return advance_pc(dc); 4602baf3dbf2SRichard Henderson } 4603baf3dbf2SRichard Henderson 4604baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4605baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4606baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4607baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4608baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4609baf3dbf2SRichard Henderson 4610*2f722641SRichard Henderson static bool do_fd(DisasContext *dc, arg_r_r *a, 4611*2f722641SRichard Henderson void (*func)(TCGv_i32, TCGv_i64)) 4612*2f722641SRichard Henderson { 4613*2f722641SRichard Henderson TCGv_i32 dst; 4614*2f722641SRichard Henderson TCGv_i64 src; 4615*2f722641SRichard Henderson 4616*2f722641SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4617*2f722641SRichard Henderson return true; 4618*2f722641SRichard Henderson } 4619*2f722641SRichard Henderson 4620*2f722641SRichard Henderson dst = gen_dest_fpr_F(dc); 4621*2f722641SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4622*2f722641SRichard Henderson func(dst, src); 4623*2f722641SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4624*2f722641SRichard Henderson return advance_pc(dc); 4625*2f722641SRichard Henderson } 4626*2f722641SRichard Henderson 4627*2f722641SRichard Henderson TRANS(FPACK16, VIS1, do_fd, a, gen_op_fpack16) 4628*2f722641SRichard Henderson TRANS(FPACKFIX, VIS1, do_fd, a, gen_op_fpackfix) 4629*2f722641SRichard Henderson 4630119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4631119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4632119cb94fSRichard Henderson { 4633119cb94fSRichard Henderson TCGv_i32 tmp; 4634119cb94fSRichard Henderson 4635119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4636119cb94fSRichard Henderson return true; 4637119cb94fSRichard Henderson } 4638119cb94fSRichard Henderson 4639119cb94fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4640119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4641119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4642119cb94fSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4643119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4644119cb94fSRichard Henderson return advance_pc(dc); 4645119cb94fSRichard Henderson } 4646119cb94fSRichard Henderson 4647119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4648119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4649119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4650119cb94fSRichard Henderson 46518c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 46528c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 46538c94bcd8SRichard Henderson { 46548c94bcd8SRichard Henderson TCGv_i32 dst; 46558c94bcd8SRichard Henderson TCGv_i64 src; 46568c94bcd8SRichard Henderson 46578c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46588c94bcd8SRichard Henderson return true; 46598c94bcd8SRichard Henderson } 46608c94bcd8SRichard Henderson 46618c94bcd8SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 46628c94bcd8SRichard Henderson dst = gen_dest_fpr_F(dc); 46638c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 46648c94bcd8SRichard Henderson func(dst, tcg_env, src); 46658c94bcd8SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 46668c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 46678c94bcd8SRichard Henderson return advance_pc(dc); 46688c94bcd8SRichard Henderson } 46698c94bcd8SRichard Henderson 46708c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 46718c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 46728c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 46738c94bcd8SRichard Henderson 4674c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4675c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4676c6d83e4fSRichard Henderson { 4677c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4678c6d83e4fSRichard Henderson 4679c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4680c6d83e4fSRichard Henderson return true; 4681c6d83e4fSRichard Henderson } 4682c6d83e4fSRichard Henderson 4683c6d83e4fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4684c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4685c6d83e4fSRichard Henderson func(dst, src); 4686c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4687c6d83e4fSRichard Henderson return advance_pc(dc); 4688c6d83e4fSRichard Henderson } 4689c6d83e4fSRichard Henderson 4690c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4691c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4692c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4693c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4694c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4695c6d83e4fSRichard Henderson 46968aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 46978aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 46988aa418b3SRichard Henderson { 46998aa418b3SRichard Henderson TCGv_i64 dst, src; 47008aa418b3SRichard Henderson 47018aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 47028aa418b3SRichard Henderson return true; 47038aa418b3SRichard Henderson } 47048aa418b3SRichard Henderson 47058aa418b3SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 47068aa418b3SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 47078aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 47088aa418b3SRichard Henderson func(dst, tcg_env, src); 47098aa418b3SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 47108aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 47118aa418b3SRichard Henderson return advance_pc(dc); 47128aa418b3SRichard Henderson } 47138aa418b3SRichard Henderson 47148aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 47158aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 47168aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 47178aa418b3SRichard Henderson 4718199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a, 4719199d43efSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 4720199d43efSRichard Henderson { 4721199d43efSRichard Henderson TCGv_i64 dst; 4722199d43efSRichard Henderson TCGv_i32 src; 4723199d43efSRichard Henderson 4724199d43efSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4725199d43efSRichard Henderson return true; 4726199d43efSRichard Henderson } 4727199d43efSRichard Henderson 4728199d43efSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4729199d43efSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4730199d43efSRichard Henderson src = gen_load_fpr_F(dc, a->rs); 4731199d43efSRichard Henderson func(dst, tcg_env, src); 4732199d43efSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4733199d43efSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4734199d43efSRichard Henderson return advance_pc(dc); 4735199d43efSRichard Henderson } 4736199d43efSRichard Henderson 4737199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod) 4738199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod) 4739199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox) 4740199d43efSRichard Henderson 4741f4e18df5SRichard Henderson static bool trans_FMOVq(DisasContext *dc, arg_FMOVq *a) 4742f4e18df5SRichard Henderson { 4743f4e18df5SRichard Henderson int rd, rs; 4744f4e18df5SRichard Henderson 4745f4e18df5SRichard Henderson if (!avail_64(dc)) { 4746f4e18df5SRichard Henderson return false; 4747f4e18df5SRichard Henderson } 4748f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4749f4e18df5SRichard Henderson return true; 4750f4e18df5SRichard Henderson } 4751f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4752f4e18df5SRichard Henderson return true; 4753f4e18df5SRichard Henderson } 4754f4e18df5SRichard Henderson 4755f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4756f4e18df5SRichard Henderson rd = QFPREG(a->rd); 4757f4e18df5SRichard Henderson rs = QFPREG(a->rs); 4758f4e18df5SRichard Henderson tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 4759f4e18df5SRichard Henderson tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 4760f4e18df5SRichard Henderson gen_update_fprs_dirty(dc, rd); 4761f4e18df5SRichard Henderson return advance_pc(dc); 4762f4e18df5SRichard Henderson } 4763f4e18df5SRichard Henderson 4764f4e18df5SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a, 4765f4e18df5SRichard Henderson void (*func)(TCGv_env)) 4766f4e18df5SRichard Henderson { 4767f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4768f4e18df5SRichard Henderson return true; 4769f4e18df5SRichard Henderson } 4770f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4771f4e18df5SRichard Henderson return true; 4772f4e18df5SRichard Henderson } 4773f4e18df5SRichard Henderson 4774f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4775f4e18df5SRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 4776f4e18df5SRichard Henderson func(tcg_env); 4777f4e18df5SRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 4778f4e18df5SRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 4779f4e18df5SRichard Henderson return advance_pc(dc); 4780f4e18df5SRichard Henderson } 4781f4e18df5SRichard Henderson 4782f4e18df5SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_helper_fnegq) 4783f4e18df5SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_helper_fabsq) 4784f4e18df5SRichard Henderson 4785c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4786c995216bSRichard Henderson void (*func)(TCGv_env)) 4787c995216bSRichard Henderson { 4788c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4789c995216bSRichard Henderson return true; 4790c995216bSRichard Henderson } 4791c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4792c995216bSRichard Henderson return true; 4793c995216bSRichard Henderson } 4794c995216bSRichard Henderson 4795c995216bSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4796c995216bSRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 4797c995216bSRichard Henderson func(tcg_env); 4798c995216bSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4799c995216bSRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 4800c995216bSRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 4801c995216bSRichard Henderson return advance_pc(dc); 4802c995216bSRichard Henderson } 4803c995216bSRichard Henderson 4804c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4805c995216bSRichard Henderson 4806bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a, 4807bd9c5c42SRichard Henderson void (*func)(TCGv_i32, TCGv_env)) 4808bd9c5c42SRichard Henderson { 4809bd9c5c42SRichard Henderson TCGv_i32 dst; 4810bd9c5c42SRichard Henderson 4811bd9c5c42SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4812bd9c5c42SRichard Henderson return true; 4813bd9c5c42SRichard Henderson } 4814bd9c5c42SRichard Henderson if (gen_trap_float128(dc)) { 4815bd9c5c42SRichard Henderson return true; 4816bd9c5c42SRichard Henderson } 4817bd9c5c42SRichard Henderson 4818bd9c5c42SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4819bd9c5c42SRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 4820bd9c5c42SRichard Henderson dst = gen_dest_fpr_F(dc); 4821bd9c5c42SRichard Henderson func(dst, tcg_env); 4822bd9c5c42SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4823bd9c5c42SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4824bd9c5c42SRichard Henderson return advance_pc(dc); 4825bd9c5c42SRichard Henderson } 4826bd9c5c42SRichard Henderson 4827bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos) 4828bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi) 4829bd9c5c42SRichard Henderson 48301617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a, 48311617586fSRichard Henderson void (*func)(TCGv_i64, TCGv_env)) 48321617586fSRichard Henderson { 48331617586fSRichard Henderson TCGv_i64 dst; 48341617586fSRichard Henderson 48351617586fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48361617586fSRichard Henderson return true; 48371617586fSRichard Henderson } 48381617586fSRichard Henderson if (gen_trap_float128(dc)) { 48391617586fSRichard Henderson return true; 48401617586fSRichard Henderson } 48411617586fSRichard Henderson 48421617586fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 48431617586fSRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 48441617586fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 48451617586fSRichard Henderson func(dst, tcg_env); 48461617586fSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 48471617586fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 48481617586fSRichard Henderson return advance_pc(dc); 48491617586fSRichard Henderson } 48501617586fSRichard Henderson 48511617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod) 48521617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox) 48531617586fSRichard Henderson 485413ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a, 485513ebcc77SRichard Henderson void (*func)(TCGv_env, TCGv_i32)) 485613ebcc77SRichard Henderson { 485713ebcc77SRichard Henderson TCGv_i32 src; 485813ebcc77SRichard Henderson 485913ebcc77SRichard Henderson if (gen_trap_ifnofpu(dc)) { 486013ebcc77SRichard Henderson return true; 486113ebcc77SRichard Henderson } 486213ebcc77SRichard Henderson if (gen_trap_float128(dc)) { 486313ebcc77SRichard Henderson return true; 486413ebcc77SRichard Henderson } 486513ebcc77SRichard Henderson 486613ebcc77SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 486713ebcc77SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 486813ebcc77SRichard Henderson func(tcg_env, src); 486913ebcc77SRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 487013ebcc77SRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 487113ebcc77SRichard Henderson return advance_pc(dc); 487213ebcc77SRichard Henderson } 487313ebcc77SRichard Henderson 487413ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq) 487513ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq) 487613ebcc77SRichard Henderson 48777b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a, 48787b8e3e1aSRichard Henderson void (*func)(TCGv_env, TCGv_i64)) 48797b8e3e1aSRichard Henderson { 48807b8e3e1aSRichard Henderson TCGv_i64 src; 48817b8e3e1aSRichard Henderson 48827b8e3e1aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48837b8e3e1aSRichard Henderson return true; 48847b8e3e1aSRichard Henderson } 48857b8e3e1aSRichard Henderson if (gen_trap_float128(dc)) { 48867b8e3e1aSRichard Henderson return true; 48877b8e3e1aSRichard Henderson } 48887b8e3e1aSRichard Henderson 48897b8e3e1aSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 48907b8e3e1aSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 48917b8e3e1aSRichard Henderson func(tcg_env, src); 48927b8e3e1aSRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 48937b8e3e1aSRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 48947b8e3e1aSRichard Henderson return advance_pc(dc); 48957b8e3e1aSRichard Henderson } 48967b8e3e1aSRichard Henderson 48977b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq) 48987b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq) 48997b8e3e1aSRichard Henderson 49007f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 49017f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 49027f10b52fSRichard Henderson { 49037f10b52fSRichard Henderson TCGv_i32 src1, src2; 49047f10b52fSRichard Henderson 49057f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 49067f10b52fSRichard Henderson return true; 49077f10b52fSRichard Henderson } 49087f10b52fSRichard Henderson 49097f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 49107f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 49117f10b52fSRichard Henderson func(src1, src1, src2); 49127f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 49137f10b52fSRichard Henderson return advance_pc(dc); 49147f10b52fSRichard Henderson } 49157f10b52fSRichard Henderson 49167f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 49177f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 49187f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 49197f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 49207f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 49217f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 49227f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 49237f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 49247f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 49257f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 49267f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 49277f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 49287f10b52fSRichard Henderson 4929c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4930c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4931c1514961SRichard Henderson { 4932c1514961SRichard Henderson TCGv_i32 src1, src2; 4933c1514961SRichard Henderson 4934c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4935c1514961SRichard Henderson return true; 4936c1514961SRichard Henderson } 4937c1514961SRichard Henderson 4938c1514961SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4939c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4940c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4941c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4942c1514961SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4943c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4944c1514961SRichard Henderson return advance_pc(dc); 4945c1514961SRichard Henderson } 4946c1514961SRichard Henderson 4947c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4948c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4949c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4950c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 4951c1514961SRichard Henderson 4952e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4953e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4954e06c9f83SRichard Henderson { 4955e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4956e06c9f83SRichard Henderson 4957e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4958e06c9f83SRichard Henderson return true; 4959e06c9f83SRichard Henderson } 4960e06c9f83SRichard Henderson 4961e06c9f83SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4962e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4963e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4964e06c9f83SRichard Henderson func(dst, src1, src2); 4965e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4966e06c9f83SRichard Henderson return advance_pc(dc); 4967e06c9f83SRichard Henderson } 4968e06c9f83SRichard Henderson 4969e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16) 4970e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au) 4971e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al) 4972e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4973e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4974e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16) 4975e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16) 4976e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge) 4977e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand) 4978e06c9f83SRichard Henderson 4979e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64) 4980e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64) 4981e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64) 4982e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64) 4983e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4984e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4985e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4986e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4987e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4988e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4989e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4990e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4991e06c9f83SRichard Henderson 49924b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 49934b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 49944b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 49954b6edc0aSRichard Henderson 4996e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a, 4997e2fa6bd1SRichard Henderson void (*func)(TCGv, TCGv_i64, TCGv_i64)) 4998e2fa6bd1SRichard Henderson { 4999e2fa6bd1SRichard Henderson TCGv_i64 src1, src2; 5000e2fa6bd1SRichard Henderson TCGv dst; 5001e2fa6bd1SRichard Henderson 5002e2fa6bd1SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5003e2fa6bd1SRichard Henderson return true; 5004e2fa6bd1SRichard Henderson } 5005e2fa6bd1SRichard Henderson 5006e2fa6bd1SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 5007e2fa6bd1SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5008e2fa6bd1SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5009e2fa6bd1SRichard Henderson func(dst, src1, src2); 5010e2fa6bd1SRichard Henderson gen_store_gpr(dc, a->rd, dst); 5011e2fa6bd1SRichard Henderson return advance_pc(dc); 5012e2fa6bd1SRichard Henderson } 5013e2fa6bd1SRichard Henderson 5014e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16) 5015e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16) 5016e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16) 5017e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16) 5018e2fa6bd1SRichard Henderson 5019e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32) 5020e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32) 5021e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32) 5022e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32) 5023e2fa6bd1SRichard Henderson 5024f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 5025f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 5026f2a59b0aSRichard Henderson { 5027f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 5028f2a59b0aSRichard Henderson 5029f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 5030f2a59b0aSRichard Henderson return true; 5031f2a59b0aSRichard Henderson } 5032f2a59b0aSRichard Henderson 5033f2a59b0aSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5034f2a59b0aSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 5035f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5036f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5037f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 5038f2a59b0aSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 5039f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5040f2a59b0aSRichard Henderson return advance_pc(dc); 5041f2a59b0aSRichard Henderson } 5042f2a59b0aSRichard Henderson 5043f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 5044f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 5045f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 5046f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 5047f2a59b0aSRichard Henderson 5048ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 5049ff4c711bSRichard Henderson { 5050ff4c711bSRichard Henderson TCGv_i64 dst; 5051ff4c711bSRichard Henderson TCGv_i32 src1, src2; 5052ff4c711bSRichard Henderson 5053ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 5054ff4c711bSRichard Henderson return true; 5055ff4c711bSRichard Henderson } 5056ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 5057ff4c711bSRichard Henderson return raise_unimpfpop(dc); 5058ff4c711bSRichard Henderson } 5059ff4c711bSRichard Henderson 5060ff4c711bSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5061ff4c711bSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 5062ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 5063ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 5064ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 5065ff4c711bSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 5066ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5067ff4c711bSRichard Henderson return advance_pc(dc); 5068ff4c711bSRichard Henderson } 5069ff4c711bSRichard Henderson 5070afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a, 5071afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 5072afb04344SRichard Henderson { 5073afb04344SRichard Henderson TCGv_i64 dst, src0, src1, src2; 5074afb04344SRichard Henderson 5075afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5076afb04344SRichard Henderson return true; 5077afb04344SRichard Henderson } 5078afb04344SRichard Henderson 5079afb04344SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 5080afb04344SRichard Henderson src0 = gen_load_fpr_D(dc, a->rd); 5081afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5082afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5083afb04344SRichard Henderson func(dst, src0, src1, src2); 5084afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5085afb04344SRichard Henderson return advance_pc(dc); 5086afb04344SRichard Henderson } 5087afb04344SRichard Henderson 5088afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 5089afb04344SRichard Henderson 5090a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 5091a4056239SRichard Henderson void (*func)(TCGv_env)) 5092a4056239SRichard Henderson { 5093a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5094a4056239SRichard Henderson return true; 5095a4056239SRichard Henderson } 5096a4056239SRichard Henderson if (gen_trap_float128(dc)) { 5097a4056239SRichard Henderson return true; 5098a4056239SRichard Henderson } 5099a4056239SRichard Henderson 5100a4056239SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5101a4056239SRichard Henderson gen_op_load_fpr_QT0(QFPREG(a->rs1)); 5102a4056239SRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs2)); 5103a4056239SRichard Henderson func(tcg_env); 5104a4056239SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 5105a4056239SRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 5106a4056239SRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 5107a4056239SRichard Henderson return advance_pc(dc); 5108a4056239SRichard Henderson } 5109a4056239SRichard Henderson 5110a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 5111a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 5112a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 5113a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 5114a4056239SRichard Henderson 51155e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 51165e3b17bbSRichard Henderson { 51175e3b17bbSRichard Henderson TCGv_i64 src1, src2; 51185e3b17bbSRichard Henderson 51195e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 51205e3b17bbSRichard Henderson return true; 51215e3b17bbSRichard Henderson } 51225e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 51235e3b17bbSRichard Henderson return true; 51245e3b17bbSRichard Henderson } 51255e3b17bbSRichard Henderson 51265e3b17bbSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 51275e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 51285e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 51295e3b17bbSRichard Henderson gen_helper_fdmulq(tcg_env, src1, src2); 51305e3b17bbSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 51315e3b17bbSRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 51325e3b17bbSRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 51335e3b17bbSRichard Henderson return advance_pc(dc); 51345e3b17bbSRichard Henderson } 51355e3b17bbSRichard Henderson 5136f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128, 5137f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5138f7ec8155SRichard Henderson { 5139f7ec8155SRichard Henderson DisasCompare cmp; 5140f7ec8155SRichard Henderson 5141f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5142f7ec8155SRichard Henderson return true; 5143f7ec8155SRichard Henderson } 5144f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5145f7ec8155SRichard Henderson return true; 5146f7ec8155SRichard Henderson } 5147f7ec8155SRichard Henderson 5148f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5149f7ec8155SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 5150f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5151f7ec8155SRichard Henderson return advance_pc(dc); 5152f7ec8155SRichard Henderson } 5153f7ec8155SRichard Henderson 5154f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs) 5155f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd) 5156f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq) 5157f7ec8155SRichard Henderson 5158f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128, 5159f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5160f7ec8155SRichard Henderson { 5161f7ec8155SRichard Henderson DisasCompare cmp; 5162f7ec8155SRichard Henderson 5163f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5164f7ec8155SRichard Henderson return true; 5165f7ec8155SRichard Henderson } 5166f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5167f7ec8155SRichard Henderson return true; 5168f7ec8155SRichard Henderson } 5169f7ec8155SRichard Henderson 5170f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5171f7ec8155SRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 5172f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5173f7ec8155SRichard Henderson return advance_pc(dc); 5174f7ec8155SRichard Henderson } 5175f7ec8155SRichard Henderson 5176f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs) 5177f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd) 5178f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq) 5179f7ec8155SRichard Henderson 5180f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128, 5181f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5182f7ec8155SRichard Henderson { 5183f7ec8155SRichard Henderson DisasCompare cmp; 5184f7ec8155SRichard Henderson 5185f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5186f7ec8155SRichard Henderson return true; 5187f7ec8155SRichard Henderson } 5188f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5189f7ec8155SRichard Henderson return true; 5190f7ec8155SRichard Henderson } 5191f7ec8155SRichard Henderson 5192f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5193f7ec8155SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 5194f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5195f7ec8155SRichard Henderson return advance_pc(dc); 5196f7ec8155SRichard Henderson } 5197f7ec8155SRichard Henderson 5198f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs) 5199f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd) 5200f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq) 5201f7ec8155SRichard Henderson 520240f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e) 520340f9ad21SRichard Henderson { 520440f9ad21SRichard Henderson TCGv_i32 src1, src2; 520540f9ad21SRichard Henderson 520640f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 520740f9ad21SRichard Henderson return false; 520840f9ad21SRichard Henderson } 520940f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 521040f9ad21SRichard Henderson return true; 521140f9ad21SRichard Henderson } 521240f9ad21SRichard Henderson 521340f9ad21SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 521440f9ad21SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 521540f9ad21SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 521640f9ad21SRichard Henderson if (e) { 521740f9ad21SRichard Henderson gen_op_fcmpes(a->cc, src1, src2); 521840f9ad21SRichard Henderson } else { 521940f9ad21SRichard Henderson gen_op_fcmps(a->cc, src1, src2); 522040f9ad21SRichard Henderson } 522140f9ad21SRichard Henderson return advance_pc(dc); 522240f9ad21SRichard Henderson } 522340f9ad21SRichard Henderson 522440f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false) 522540f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true) 522640f9ad21SRichard Henderson 522740f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e) 522840f9ad21SRichard Henderson { 522940f9ad21SRichard Henderson TCGv_i64 src1, src2; 523040f9ad21SRichard Henderson 523140f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 523240f9ad21SRichard Henderson return false; 523340f9ad21SRichard Henderson } 523440f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 523540f9ad21SRichard Henderson return true; 523640f9ad21SRichard Henderson } 523740f9ad21SRichard Henderson 523840f9ad21SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 523940f9ad21SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 524040f9ad21SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 524140f9ad21SRichard Henderson if (e) { 524240f9ad21SRichard Henderson gen_op_fcmped(a->cc, src1, src2); 524340f9ad21SRichard Henderson } else { 524440f9ad21SRichard Henderson gen_op_fcmpd(a->cc, src1, src2); 524540f9ad21SRichard Henderson } 524640f9ad21SRichard Henderson return advance_pc(dc); 524740f9ad21SRichard Henderson } 524840f9ad21SRichard Henderson 524940f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false) 525040f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true) 525140f9ad21SRichard Henderson 525240f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e) 525340f9ad21SRichard Henderson { 525440f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 525540f9ad21SRichard Henderson return false; 525640f9ad21SRichard Henderson } 525740f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 525840f9ad21SRichard Henderson return true; 525940f9ad21SRichard Henderson } 526040f9ad21SRichard Henderson if (gen_trap_float128(dc)) { 526140f9ad21SRichard Henderson return true; 526240f9ad21SRichard Henderson } 526340f9ad21SRichard Henderson 526440f9ad21SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 526540f9ad21SRichard Henderson gen_op_load_fpr_QT0(QFPREG(a->rs1)); 526640f9ad21SRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs2)); 526740f9ad21SRichard Henderson if (e) { 526840f9ad21SRichard Henderson gen_op_fcmpeq(a->cc); 526940f9ad21SRichard Henderson } else { 527040f9ad21SRichard Henderson gen_op_fcmpq(a->cc); 527140f9ad21SRichard Henderson } 527240f9ad21SRichard Henderson return advance_pc(dc); 527340f9ad21SRichard Henderson } 527440f9ad21SRichard Henderson 527540f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false) 527640f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true) 527740f9ad21SRichard Henderson 5278fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 5279fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 5280fcf5ef2aSThomas Huth goto illegal_insn; 5281fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 5282fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 5283fcf5ef2aSThomas Huth goto nfpu_insn; 5284fcf5ef2aSThomas Huth 5285fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 5286878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 5287fcf5ef2aSThomas Huth { 528840f9ad21SRichard Henderson unsigned int opc = GET_FIELD(insn, 0, 1); 5289fcf5ef2aSThomas Huth 5290fcf5ef2aSThomas Huth switch (opc) { 52916d2a0768SRichard Henderson case 0: 52926d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 529323ada1b1SRichard Henderson case 1: 529423ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5295fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 5296fcf5ef2aSThomas Huth { 52978f75b8a4SRichard Henderson unsigned int xop = GET_FIELD(insn, 7, 12); 5298fcf5ef2aSThomas Huth 5299af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 5300f4e18df5SRichard Henderson goto illegal_insn; /* in decodetree */ 5301fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 530240f9ad21SRichard Henderson goto illegal_insn; /* in decodetree */ 5303d3c7e8adSRichard Henderson } else if (xop == 0x36) { 5304fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5305d3c7e8adSRichard Henderson /* VIS */ 5306*2f722641SRichard Henderson TCGv_i64 cpu_dst_64; 530740f9ad21SRichard Henderson TCGv_i32 cpu_dst_32; 5308fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 530940f9ad21SRichard Henderson int rd = GET_FIELD(insn, 2, 6); 531040f9ad21SRichard Henderson 5311fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5312fcf5ef2aSThomas Huth goto jmp_insn; 5313fcf5ef2aSThomas Huth } 5314fcf5ef2aSThomas Huth 5315fcf5ef2aSThomas Huth switch (opf) { 5316fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 5317fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 5318fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 5319fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 5320fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 5321fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 5322fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 5323fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 5324fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 5325fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 5326fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 5327fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 5328fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 5329fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 5330fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 5331fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 5332fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 5333fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 5334baf3dbf2SRichard Henderson case 0x067: /* VIS I fnot2s */ 5335baf3dbf2SRichard Henderson case 0x06b: /* VIS I fnot1s */ 5336baf3dbf2SRichard Henderson case 0x075: /* VIS I fsrc1s */ 5337baf3dbf2SRichard Henderson case 0x079: /* VIS I fsrc2s */ 5338c6d83e4fSRichard Henderson case 0x066: /* VIS I fnot2 */ 5339c6d83e4fSRichard Henderson case 0x06a: /* VIS I fnot1 */ 5340c6d83e4fSRichard Henderson case 0x074: /* VIS I fsrc1 */ 5341c6d83e4fSRichard Henderson case 0x078: /* VIS I fsrc2 */ 53427f10b52fSRichard Henderson case 0x051: /* VIS I fpadd16s */ 53437f10b52fSRichard Henderson case 0x053: /* VIS I fpadd32s */ 53447f10b52fSRichard Henderson case 0x055: /* VIS I fpsub16s */ 53457f10b52fSRichard Henderson case 0x057: /* VIS I fpsub32s */ 53467f10b52fSRichard Henderson case 0x063: /* VIS I fnors */ 53477f10b52fSRichard Henderson case 0x065: /* VIS I fandnot2s */ 53487f10b52fSRichard Henderson case 0x069: /* VIS I fandnot1s */ 53497f10b52fSRichard Henderson case 0x06d: /* VIS I fxors */ 53507f10b52fSRichard Henderson case 0x06f: /* VIS I fnands */ 53517f10b52fSRichard Henderson case 0x071: /* VIS I fands */ 53527f10b52fSRichard Henderson case 0x073: /* VIS I fxnors */ 53537f10b52fSRichard Henderson case 0x077: /* VIS I fornot2s */ 53547f10b52fSRichard Henderson case 0x07b: /* VIS I fornot1s */ 53557f10b52fSRichard Henderson case 0x07d: /* VIS I fors */ 5356e06c9f83SRichard Henderson case 0x050: /* VIS I fpadd16 */ 5357e06c9f83SRichard Henderson case 0x052: /* VIS I fpadd32 */ 5358e06c9f83SRichard Henderson case 0x054: /* VIS I fpsub16 */ 5359e06c9f83SRichard Henderson case 0x056: /* VIS I fpsub32 */ 5360e06c9f83SRichard Henderson case 0x062: /* VIS I fnor */ 5361e06c9f83SRichard Henderson case 0x064: /* VIS I fandnot2 */ 5362e06c9f83SRichard Henderson case 0x068: /* VIS I fandnot1 */ 5363e06c9f83SRichard Henderson case 0x06c: /* VIS I fxor */ 5364e06c9f83SRichard Henderson case 0x06e: /* VIS I fnand */ 5365e06c9f83SRichard Henderson case 0x070: /* VIS I fand */ 5366e06c9f83SRichard Henderson case 0x072: /* VIS I fxnor */ 5367e06c9f83SRichard Henderson case 0x076: /* VIS I fornot2 */ 5368e06c9f83SRichard Henderson case 0x07a: /* VIS I fornot1 */ 5369e06c9f83SRichard Henderson case 0x07c: /* VIS I for */ 5370e06c9f83SRichard Henderson case 0x031: /* VIS I fmul8x16 */ 5371e06c9f83SRichard Henderson case 0x033: /* VIS I fmul8x16au */ 5372e06c9f83SRichard Henderson case 0x035: /* VIS I fmul8x16al */ 5373e06c9f83SRichard Henderson case 0x036: /* VIS I fmul8sux16 */ 5374e06c9f83SRichard Henderson case 0x037: /* VIS I fmul8ulx16 */ 5375e06c9f83SRichard Henderson case 0x038: /* VIS I fmuld8sux16 */ 5376e06c9f83SRichard Henderson case 0x039: /* VIS I fmuld8ulx16 */ 5377e06c9f83SRichard Henderson case 0x04b: /* VIS I fpmerge */ 5378e06c9f83SRichard Henderson case 0x04d: /* VIS I fexpand */ 5379afb04344SRichard Henderson case 0x03e: /* VIS I pdist */ 53804b6edc0aSRichard Henderson case 0x03a: /* VIS I fpack32 */ 53814b6edc0aSRichard Henderson case 0x048: /* VIS I faligndata */ 53824b6edc0aSRichard Henderson case 0x04c: /* VIS II bshuffle */ 5383fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 5384fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 5385fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 5386fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 5387fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 5388fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 5389fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 5390fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 5391fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5392fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5393*2f722641SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5394fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5395fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5396fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5397fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5398fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5399fcf5ef2aSThomas Huth break; 5400fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5401fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5402fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5403fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5404fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5405fcf5ef2aSThomas Huth break; 5406fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5407fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5408fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5409fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5410fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5411fcf5ef2aSThomas Huth break; 5412fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5413fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5414fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5415fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5416fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5417fcf5ef2aSThomas Huth break; 5418fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5419fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5420fcf5ef2aSThomas Huth // XXX 5421fcf5ef2aSThomas Huth goto illegal_insn; 5422fcf5ef2aSThomas Huth default: 5423fcf5ef2aSThomas Huth goto illegal_insn; 5424fcf5ef2aSThomas Huth } 5425fcf5ef2aSThomas Huth #endif 54268f75b8a4SRichard Henderson } else { 5427d3c7e8adSRichard Henderson goto illegal_insn; /* in decodetree */ 5428fcf5ef2aSThomas Huth } 5429fcf5ef2aSThomas Huth } 5430fcf5ef2aSThomas Huth break; 5431fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 54320880d20bSRichard Henderson goto illegal_insn; /* in decodetree */ 5433fcf5ef2aSThomas Huth } 5434878cc677SRichard Henderson advance_pc(dc); 543540f9ad21SRichard Henderson #ifdef TARGET_SPARC64 5436fcf5ef2aSThomas Huth jmp_insn: 543740f9ad21SRichard Henderson #endif 5438a6ca81cbSRichard Henderson return; 5439fcf5ef2aSThomas Huth illegal_insn: 5440fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5441a6ca81cbSRichard Henderson return; 544240f9ad21SRichard Henderson #ifdef TARGET_SPARC64 5443fcf5ef2aSThomas Huth nfpu_insn: 5444fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5445a6ca81cbSRichard Henderson return; 544640f9ad21SRichard Henderson #endif 5447fcf5ef2aSThomas Huth } 5448fcf5ef2aSThomas Huth 54496e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5450fcf5ef2aSThomas Huth { 54516e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5452b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 54536e61bc94SEmilio G. Cota int bound; 5454af00be49SEmilio G. Cota 5455af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 54566e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5457fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 54586e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5459576e1c4cSIgor Mammedov dc->def = &env->def; 54606e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 54616e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5462c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54636e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5464c9b459aaSArtyom Tarasenko #endif 5465fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5466fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 54676e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5468c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54696e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5470c9b459aaSArtyom Tarasenko #endif 5471fcf5ef2aSThomas Huth #endif 54726e61bc94SEmilio G. Cota /* 54736e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 54746e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 54756e61bc94SEmilio G. Cota */ 54766e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 54776e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5478af00be49SEmilio G. Cota } 5479fcf5ef2aSThomas Huth 54806e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 54816e61bc94SEmilio G. Cota { 54826e61bc94SEmilio G. Cota } 54836e61bc94SEmilio G. Cota 54846e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 54856e61bc94SEmilio G. Cota { 54866e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5487633c4283SRichard Henderson target_ulong npc = dc->npc; 54886e61bc94SEmilio G. Cota 5489633c4283SRichard Henderson if (npc & 3) { 5490633c4283SRichard Henderson switch (npc) { 5491633c4283SRichard Henderson case JUMP_PC: 5492fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5493633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5494633c4283SRichard Henderson break; 5495633c4283SRichard Henderson case DYNAMIC_PC: 5496633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5497633c4283SRichard Henderson npc = DYNAMIC_PC; 5498633c4283SRichard Henderson break; 5499633c4283SRichard Henderson default: 5500633c4283SRichard Henderson g_assert_not_reached(); 5501fcf5ef2aSThomas Huth } 55026e61bc94SEmilio G. Cota } 5503633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5504633c4283SRichard Henderson } 5505fcf5ef2aSThomas Huth 55066e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 55076e61bc94SEmilio G. Cota { 55086e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5509b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55106e61bc94SEmilio G. Cota unsigned int insn; 5511fcf5ef2aSThomas Huth 55124e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5513af00be49SEmilio G. Cota dc->base.pc_next += 4; 5514878cc677SRichard Henderson 5515878cc677SRichard Henderson if (!decode(dc, insn)) { 5516878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5517878cc677SRichard Henderson } 5518fcf5ef2aSThomas Huth 5519af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 55206e61bc94SEmilio G. Cota return; 5521c5e6ccdfSEmilio G. Cota } 5522af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 55236e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5524af00be49SEmilio G. Cota } 55256e61bc94SEmilio G. Cota } 5526fcf5ef2aSThomas Huth 55276e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 55286e61bc94SEmilio G. Cota { 55296e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5530186e7890SRichard Henderson DisasDelayException *e, *e_next; 5531633c4283SRichard Henderson bool may_lookup; 55326e61bc94SEmilio G. Cota 553346bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 553446bb0137SMark Cave-Ayland case DISAS_NEXT: 553546bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5536633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5537fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5538fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5539633c4283SRichard Henderson break; 5540fcf5ef2aSThomas Huth } 5541633c4283SRichard Henderson 5542930f1865SRichard Henderson may_lookup = true; 5543633c4283SRichard Henderson if (dc->pc & 3) { 5544633c4283SRichard Henderson switch (dc->pc) { 5545633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5546633c4283SRichard Henderson break; 5547633c4283SRichard Henderson case DYNAMIC_PC: 5548633c4283SRichard Henderson may_lookup = false; 5549633c4283SRichard Henderson break; 5550633c4283SRichard Henderson default: 5551633c4283SRichard Henderson g_assert_not_reached(); 5552633c4283SRichard Henderson } 5553633c4283SRichard Henderson } else { 5554633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5555633c4283SRichard Henderson } 5556633c4283SRichard Henderson 5557930f1865SRichard Henderson if (dc->npc & 3) { 5558930f1865SRichard Henderson switch (dc->npc) { 5559930f1865SRichard Henderson case JUMP_PC: 5560930f1865SRichard Henderson gen_generic_branch(dc); 5561930f1865SRichard Henderson break; 5562930f1865SRichard Henderson case DYNAMIC_PC: 5563930f1865SRichard Henderson may_lookup = false; 5564930f1865SRichard Henderson break; 5565930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5566930f1865SRichard Henderson break; 5567930f1865SRichard Henderson default: 5568930f1865SRichard Henderson g_assert_not_reached(); 5569930f1865SRichard Henderson } 5570930f1865SRichard Henderson } else { 5571930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5572930f1865SRichard Henderson } 5573633c4283SRichard Henderson if (may_lookup) { 5574633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5575633c4283SRichard Henderson } else { 557607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5577fcf5ef2aSThomas Huth } 557846bb0137SMark Cave-Ayland break; 557946bb0137SMark Cave-Ayland 558046bb0137SMark Cave-Ayland case DISAS_NORETURN: 558146bb0137SMark Cave-Ayland break; 558246bb0137SMark Cave-Ayland 558346bb0137SMark Cave-Ayland case DISAS_EXIT: 558446bb0137SMark Cave-Ayland /* Exit TB */ 558546bb0137SMark Cave-Ayland save_state(dc); 558646bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 558746bb0137SMark Cave-Ayland break; 558846bb0137SMark Cave-Ayland 558946bb0137SMark Cave-Ayland default: 559046bb0137SMark Cave-Ayland g_assert_not_reached(); 5591fcf5ef2aSThomas Huth } 5592186e7890SRichard Henderson 5593186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5594186e7890SRichard Henderson gen_set_label(e->lab); 5595186e7890SRichard Henderson 5596186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5597186e7890SRichard Henderson if (e->npc % 4 == 0) { 5598186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5599186e7890SRichard Henderson } 5600186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5601186e7890SRichard Henderson 5602186e7890SRichard Henderson e_next = e->next; 5603186e7890SRichard Henderson g_free(e); 5604186e7890SRichard Henderson } 5605fcf5ef2aSThomas Huth } 56066e61bc94SEmilio G. Cota 56078eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 56088eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 56096e61bc94SEmilio G. Cota { 56108eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 56118eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 56126e61bc94SEmilio G. Cota } 56136e61bc94SEmilio G. Cota 56146e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 56156e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 56166e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 56176e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 56186e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 56196e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 56206e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 56216e61bc94SEmilio G. Cota }; 56226e61bc94SEmilio G. Cota 5623597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5624306c8721SRichard Henderson target_ulong pc, void *host_pc) 56256e61bc94SEmilio G. Cota { 56266e61bc94SEmilio G. Cota DisasContext dc = {}; 56276e61bc94SEmilio G. Cota 5628306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5629fcf5ef2aSThomas Huth } 5630fcf5ef2aSThomas Huth 563155c3ceefSRichard Henderson void sparc_tcg_init(void) 5632fcf5ef2aSThomas Huth { 5633fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5634fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5635fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5636fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5637fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5638fcf5ef2aSThomas Huth }; 5639fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5640fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5641fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5642fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5643fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5644fcf5ef2aSThomas Huth }; 5645fcf5ef2aSThomas Huth 5646fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5647fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5648fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5649fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5650fcf5ef2aSThomas Huth #endif 5651fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5652fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5653fcf5ef2aSThomas Huth }; 5654fcf5ef2aSThomas Huth 5655fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5656fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5657fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5658fcf5ef2aSThomas Huth #endif 5659fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5660fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5661fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5662fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5663fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5664fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5665fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5666fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5667fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5668fcf5ef2aSThomas Huth }; 5669fcf5ef2aSThomas Huth 5670fcf5ef2aSThomas Huth unsigned int i; 5671fcf5ef2aSThomas Huth 5672ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5673fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5674fcf5ef2aSThomas Huth "regwptr"); 5675fcf5ef2aSThomas Huth 5676fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5677ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5678fcf5ef2aSThomas Huth } 5679fcf5ef2aSThomas Huth 5680fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5681ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5682fcf5ef2aSThomas Huth } 5683fcf5ef2aSThomas Huth 5684f764718dSRichard Henderson cpu_regs[0] = NULL; 5685fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5686ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5687fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5688fcf5ef2aSThomas Huth gregnames[i]); 5689fcf5ef2aSThomas Huth } 5690fcf5ef2aSThomas Huth 5691fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5692fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5693fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5694fcf5ef2aSThomas Huth gregnames[i]); 5695fcf5ef2aSThomas Huth } 5696fcf5ef2aSThomas Huth 5697fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5698ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5699fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5700fcf5ef2aSThomas Huth fregnames[i]); 5701fcf5ef2aSThomas Huth } 5702fcf5ef2aSThomas Huth } 5703fcf5ef2aSThomas Huth 5704f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5705f36aaa53SRichard Henderson const TranslationBlock *tb, 5706f36aaa53SRichard Henderson const uint64_t *data) 5707fcf5ef2aSThomas Huth { 5708f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5709f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5710fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5711fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5712fcf5ef2aSThomas Huth 5713fcf5ef2aSThomas Huth env->pc = pc; 5714fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5715fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5716fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5717fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5718fcf5ef2aSThomas Huth if (env->cond) { 5719fcf5ef2aSThomas Huth env->npc = npc & ~3; 5720fcf5ef2aSThomas Huth } else { 5721fcf5ef2aSThomas Huth env->npc = pc + 4; 5722fcf5ef2aSThomas Huth } 5723fcf5ef2aSThomas Huth } else { 5724fcf5ef2aSThomas Huth env->npc = npc; 5725fcf5ef2aSThomas Huth } 5726fcf5ef2aSThomas Huth } 5727