1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 45e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 46af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 475d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 4825524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 4925524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 500faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 51af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 529422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 53bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 540faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 559422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 569422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 570faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 589422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 599422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 60668bb9b7SRichard Henderson # define MAXTL_MASK 0 61af25071cSRichard Henderson #endif 62af25071cSRichard Henderson 63633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 64633c4283SRichard Henderson #define DYNAMIC_PC 1 65633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 66633c4283SRichard Henderson #define JUMP_PC 2 67633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 68633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 69fcf5ef2aSThomas Huth 7046bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 7146bb0137SMark Cave-Ayland 72fcf5ef2aSThomas Huth /* global register indexes */ 73fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 74fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 75fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 76fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 77fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 78fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 79fcf5ef2aSThomas Huth static TCGv cpu_y; 80fcf5ef2aSThomas Huth static TCGv cpu_tbr; 81fcf5ef2aSThomas Huth static TCGv cpu_cond; 82fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 83fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 84fcf5ef2aSThomas Huth static TCGv cpu_gsr; 85fcf5ef2aSThomas Huth #else 86af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 87af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 88fcf5ef2aSThomas Huth #endif 89fcf5ef2aSThomas Huth /* Floating point registers */ 90fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 91fcf5ef2aSThomas Huth 92af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 93af25071cSRichard Henderson #ifdef TARGET_SPARC64 94cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 95af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 96af25071cSRichard Henderson #else 97cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 98af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 99af25071cSRichard Henderson #endif 100af25071cSRichard Henderson 101186e7890SRichard Henderson typedef struct DisasDelayException { 102186e7890SRichard Henderson struct DisasDelayException *next; 103186e7890SRichard Henderson TCGLabel *lab; 104186e7890SRichard Henderson TCGv_i32 excp; 105186e7890SRichard Henderson /* Saved state at parent insn. */ 106186e7890SRichard Henderson target_ulong pc; 107186e7890SRichard Henderson target_ulong npc; 108186e7890SRichard Henderson } DisasDelayException; 109186e7890SRichard Henderson 110fcf5ef2aSThomas Huth typedef struct DisasContext { 111af00be49SEmilio G. Cota DisasContextBase base; 112fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 113fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 114fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 115fcf5ef2aSThomas Huth int mem_idx; 116c9b459aaSArtyom Tarasenko bool fpu_enabled; 117c9b459aaSArtyom Tarasenko bool address_mask_32bit; 118c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 119c9b459aaSArtyom Tarasenko bool supervisor; 120c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 121c9b459aaSArtyom Tarasenko bool hypervisor; 122c9b459aaSArtyom Tarasenko #endif 123c9b459aaSArtyom Tarasenko #endif 124c9b459aaSArtyom Tarasenko 125fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 126fcf5ef2aSThomas Huth sparc_def_t *def; 127fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 128fcf5ef2aSThomas Huth int fprs_dirty; 129fcf5ef2aSThomas Huth int asi; 130fcf5ef2aSThomas Huth #endif 131186e7890SRichard Henderson DisasDelayException *delay_excp_list; 132fcf5ef2aSThomas Huth } DisasContext; 133fcf5ef2aSThomas Huth 134fcf5ef2aSThomas Huth typedef struct { 135fcf5ef2aSThomas Huth TCGCond cond; 136fcf5ef2aSThomas Huth bool is_bool; 137fcf5ef2aSThomas Huth TCGv c1, c2; 138fcf5ef2aSThomas Huth } DisasCompare; 139fcf5ef2aSThomas Huth 140fcf5ef2aSThomas Huth // This function uses non-native bit order 141fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 142fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 143fcf5ef2aSThomas Huth 144fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 145fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 146fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 147fcf5ef2aSThomas Huth 148fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 149fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 150fcf5ef2aSThomas Huth 151fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 152fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 153fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 154fcf5ef2aSThomas Huth #else 155fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 156fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 157fcf5ef2aSThomas Huth #endif 158fcf5ef2aSThomas Huth 159fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 160fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 161fcf5ef2aSThomas Huth 162fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 163fcf5ef2aSThomas Huth { 164fcf5ef2aSThomas Huth len = 32 - len; 165fcf5ef2aSThomas Huth return (x << len) >> len; 166fcf5ef2aSThomas Huth } 167fcf5ef2aSThomas Huth 168fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 169fcf5ef2aSThomas Huth 1700c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 171fcf5ef2aSThomas Huth { 172fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 173fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 174fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 175fcf5ef2aSThomas Huth we can avoid setting it again. */ 176fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 177fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 178fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 179fcf5ef2aSThomas Huth } 180fcf5ef2aSThomas Huth #endif 181fcf5ef2aSThomas Huth } 182fcf5ef2aSThomas Huth 183fcf5ef2aSThomas Huth /* floating point registers moves */ 184fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 185fcf5ef2aSThomas Huth { 18636ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 187dc41aa7dSRichard Henderson if (src & 1) { 188dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 189dc41aa7dSRichard Henderson } else { 190dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 191fcf5ef2aSThomas Huth } 192dc41aa7dSRichard Henderson return ret; 193fcf5ef2aSThomas Huth } 194fcf5ef2aSThomas Huth 195fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 196fcf5ef2aSThomas Huth { 1978e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 1988e7bbc75SRichard Henderson 1998e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 200fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 201fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 202fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 203fcf5ef2aSThomas Huth } 204fcf5ef2aSThomas Huth 205fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 206fcf5ef2aSThomas Huth { 20736ab4623SRichard Henderson return tcg_temp_new_i32(); 208fcf5ef2aSThomas Huth } 209fcf5ef2aSThomas Huth 210fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 211fcf5ef2aSThomas Huth { 212fcf5ef2aSThomas Huth src = DFPREG(src); 213fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 214fcf5ef2aSThomas Huth } 215fcf5ef2aSThomas Huth 216fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 217fcf5ef2aSThomas Huth { 218fcf5ef2aSThomas Huth dst = DFPREG(dst); 219fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 220fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 221fcf5ef2aSThomas Huth } 222fcf5ef2aSThomas Huth 223fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 224fcf5ef2aSThomas Huth { 225fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 226fcf5ef2aSThomas Huth } 227fcf5ef2aSThomas Huth 228fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 229fcf5ef2aSThomas Huth { 230ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 231fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 232ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 233fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 234fcf5ef2aSThomas Huth } 235fcf5ef2aSThomas Huth 236fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 237fcf5ef2aSThomas Huth { 238ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 239fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 240ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 241fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 242fcf5ef2aSThomas Huth } 243fcf5ef2aSThomas Huth 244fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 245fcf5ef2aSThomas Huth { 246ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 247fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 248ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 249fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 250fcf5ef2aSThomas Huth } 251fcf5ef2aSThomas Huth 252fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 253fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 254fcf5ef2aSThomas Huth { 255fcf5ef2aSThomas Huth dst = QFPREG(dst); 256fcf5ef2aSThomas Huth 257fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 258fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 259fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 260fcf5ef2aSThomas Huth } 261fcf5ef2aSThomas Huth 262fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 263fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 264fcf5ef2aSThomas Huth { 265fcf5ef2aSThomas Huth src = QFPREG(src); 266fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 267fcf5ef2aSThomas Huth } 268fcf5ef2aSThomas Huth 269fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 270fcf5ef2aSThomas Huth { 271fcf5ef2aSThomas Huth src = QFPREG(src); 272fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 273fcf5ef2aSThomas Huth } 274fcf5ef2aSThomas Huth 275fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 276fcf5ef2aSThomas Huth { 277fcf5ef2aSThomas Huth rd = QFPREG(rd); 278fcf5ef2aSThomas Huth rs = QFPREG(rs); 279fcf5ef2aSThomas Huth 280fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 281fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 282fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 283fcf5ef2aSThomas Huth } 284fcf5ef2aSThomas Huth #endif 285fcf5ef2aSThomas Huth 286fcf5ef2aSThomas Huth /* moves */ 287fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 288fcf5ef2aSThomas Huth #define supervisor(dc) 0 289fcf5ef2aSThomas Huth #define hypervisor(dc) 0 290fcf5ef2aSThomas Huth #else 291fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 292c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 293c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 294fcf5ef2aSThomas Huth #else 295c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 296668bb9b7SRichard Henderson #define hypervisor(dc) 0 297fcf5ef2aSThomas Huth #endif 298fcf5ef2aSThomas Huth #endif 299fcf5ef2aSThomas Huth 300b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 301b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 302b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 303b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 304b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 305b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 306fcf5ef2aSThomas Huth #else 307b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 308fcf5ef2aSThomas Huth #endif 309fcf5ef2aSThomas Huth 3100c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 311fcf5ef2aSThomas Huth { 312b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 313fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 314b1bc09eaSRichard Henderson } 315fcf5ef2aSThomas Huth } 316fcf5ef2aSThomas Huth 31723ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 31823ada1b1SRichard Henderson { 31923ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 32023ada1b1SRichard Henderson } 32123ada1b1SRichard Henderson 3220c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 323fcf5ef2aSThomas Huth { 324fcf5ef2aSThomas Huth if (reg > 0) { 325fcf5ef2aSThomas Huth assert(reg < 32); 326fcf5ef2aSThomas Huth return cpu_regs[reg]; 327fcf5ef2aSThomas Huth } else { 32852123f14SRichard Henderson TCGv t = tcg_temp_new(); 329fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 330fcf5ef2aSThomas Huth return t; 331fcf5ef2aSThomas Huth } 332fcf5ef2aSThomas Huth } 333fcf5ef2aSThomas Huth 3340c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 335fcf5ef2aSThomas Huth { 336fcf5ef2aSThomas Huth if (reg > 0) { 337fcf5ef2aSThomas Huth assert(reg < 32); 338fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 339fcf5ef2aSThomas Huth } 340fcf5ef2aSThomas Huth } 341fcf5ef2aSThomas Huth 3420c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 343fcf5ef2aSThomas Huth { 344fcf5ef2aSThomas Huth if (reg > 0) { 345fcf5ef2aSThomas Huth assert(reg < 32); 346fcf5ef2aSThomas Huth return cpu_regs[reg]; 347fcf5ef2aSThomas Huth } else { 34852123f14SRichard Henderson return tcg_temp_new(); 349fcf5ef2aSThomas Huth } 350fcf5ef2aSThomas Huth } 351fcf5ef2aSThomas Huth 3525645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 353fcf5ef2aSThomas Huth { 3545645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3555645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 356fcf5ef2aSThomas Huth } 357fcf5ef2aSThomas Huth 3585645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 359fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 360fcf5ef2aSThomas Huth { 361fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 362fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 363fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 364fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 365fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36607ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 367fcf5ef2aSThomas Huth } else { 368f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 369fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 370fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 371f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 372fcf5ef2aSThomas Huth } 373fcf5ef2aSThomas Huth } 374fcf5ef2aSThomas Huth 375fcf5ef2aSThomas Huth // XXX suboptimal 3760c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 377fcf5ef2aSThomas Huth { 378fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3790b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 380fcf5ef2aSThomas Huth } 381fcf5ef2aSThomas Huth 3820c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 383fcf5ef2aSThomas Huth { 384fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3850b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 386fcf5ef2aSThomas Huth } 387fcf5ef2aSThomas Huth 3880c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 389fcf5ef2aSThomas Huth { 390fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3910b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 392fcf5ef2aSThomas Huth } 393fcf5ef2aSThomas Huth 3940c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 395fcf5ef2aSThomas Huth { 396fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3970b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 398fcf5ef2aSThomas Huth } 399fcf5ef2aSThomas Huth 4000c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 401fcf5ef2aSThomas Huth { 402fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 403fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 404fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 405fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 406fcf5ef2aSThomas Huth } 407fcf5ef2aSThomas Huth 408fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 409fcf5ef2aSThomas Huth { 410fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 411fcf5ef2aSThomas Huth 412fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 413fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 414fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 415fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 416fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 417fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 418fcf5ef2aSThomas Huth #else 419fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 420fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 421fcf5ef2aSThomas Huth #endif 422fcf5ef2aSThomas Huth 423fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 424fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 425fcf5ef2aSThomas Huth 426fcf5ef2aSThomas Huth return carry_32; 427fcf5ef2aSThomas Huth } 428fcf5ef2aSThomas Huth 429fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 430fcf5ef2aSThomas Huth { 431fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 432fcf5ef2aSThomas Huth 433fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 434fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 435fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 436fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 437fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 438fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 439fcf5ef2aSThomas Huth #else 440fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 441fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 442fcf5ef2aSThomas Huth #endif 443fcf5ef2aSThomas Huth 444fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 445fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 446fcf5ef2aSThomas Huth 447fcf5ef2aSThomas Huth return carry_32; 448fcf5ef2aSThomas Huth } 449fcf5ef2aSThomas Huth 450fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1, 451fcf5ef2aSThomas Huth TCGv src2, int update_cc) 452fcf5ef2aSThomas Huth { 453fcf5ef2aSThomas Huth TCGv_i32 carry_32; 454fcf5ef2aSThomas Huth TCGv carry; 455fcf5ef2aSThomas Huth 456fcf5ef2aSThomas Huth switch (dc->cc_op) { 457fcf5ef2aSThomas Huth case CC_OP_DIV: 458fcf5ef2aSThomas Huth case CC_OP_LOGIC: 459fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain ADD. */ 460fcf5ef2aSThomas Huth if (update_cc) { 461fcf5ef2aSThomas Huth gen_op_add_cc(dst, src1, src2); 462fcf5ef2aSThomas Huth } else { 463fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 464fcf5ef2aSThomas Huth } 465fcf5ef2aSThomas Huth return; 466fcf5ef2aSThomas Huth 467fcf5ef2aSThomas Huth case CC_OP_ADD: 468fcf5ef2aSThomas Huth case CC_OP_TADD: 469fcf5ef2aSThomas Huth case CC_OP_TADDTV: 470fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 471fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 472fcf5ef2aSThomas Huth an ADD2 opcode. We discard the low part of the output. 473fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 474fcf5ef2aSThomas Huth generated the carry in the first place. */ 475fcf5ef2aSThomas Huth carry = tcg_temp_new(); 476fcf5ef2aSThomas Huth tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 477fcf5ef2aSThomas Huth goto add_done; 478fcf5ef2aSThomas Huth } 479fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 480fcf5ef2aSThomas Huth break; 481fcf5ef2aSThomas Huth 482fcf5ef2aSThomas Huth case CC_OP_SUB: 483fcf5ef2aSThomas Huth case CC_OP_TSUB: 484fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 485fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 486fcf5ef2aSThomas Huth break; 487fcf5ef2aSThomas Huth 488fcf5ef2aSThomas Huth default: 489fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 490fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 491ad75a51eSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 492fcf5ef2aSThomas Huth break; 493fcf5ef2aSThomas Huth } 494fcf5ef2aSThomas Huth 495fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 496fcf5ef2aSThomas Huth carry = tcg_temp_new(); 497fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 498fcf5ef2aSThomas Huth #else 499fcf5ef2aSThomas Huth carry = carry_32; 500fcf5ef2aSThomas Huth #endif 501fcf5ef2aSThomas Huth 502fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 503fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, dst, carry); 504fcf5ef2aSThomas Huth 505fcf5ef2aSThomas Huth add_done: 506fcf5ef2aSThomas Huth if (update_cc) { 507fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 508fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 509fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 510fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX); 511fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADDX; 512fcf5ef2aSThomas Huth } 513fcf5ef2aSThomas Huth } 514fcf5ef2aSThomas Huth 5150c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 516fcf5ef2aSThomas Huth { 517fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 518fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 519fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 520fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 521fcf5ef2aSThomas Huth } 522fcf5ef2aSThomas Huth 523fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 524fcf5ef2aSThomas Huth TCGv src2, int update_cc) 525fcf5ef2aSThomas Huth { 526fcf5ef2aSThomas Huth TCGv_i32 carry_32; 527fcf5ef2aSThomas Huth TCGv carry; 528fcf5ef2aSThomas Huth 529fcf5ef2aSThomas Huth switch (dc->cc_op) { 530fcf5ef2aSThomas Huth case CC_OP_DIV: 531fcf5ef2aSThomas Huth case CC_OP_LOGIC: 532fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 533fcf5ef2aSThomas Huth if (update_cc) { 534fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 535fcf5ef2aSThomas Huth } else { 536fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 537fcf5ef2aSThomas Huth } 538fcf5ef2aSThomas Huth return; 539fcf5ef2aSThomas Huth 540fcf5ef2aSThomas Huth case CC_OP_ADD: 541fcf5ef2aSThomas Huth case CC_OP_TADD: 542fcf5ef2aSThomas Huth case CC_OP_TADDTV: 543fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 544fcf5ef2aSThomas Huth break; 545fcf5ef2aSThomas Huth 546fcf5ef2aSThomas Huth case CC_OP_SUB: 547fcf5ef2aSThomas Huth case CC_OP_TSUB: 548fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 549fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 550fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 551fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 552fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 553fcf5ef2aSThomas Huth generated the carry in the first place. */ 554fcf5ef2aSThomas Huth carry = tcg_temp_new(); 555fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 556fcf5ef2aSThomas Huth goto sub_done; 557fcf5ef2aSThomas Huth } 558fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 559fcf5ef2aSThomas Huth break; 560fcf5ef2aSThomas Huth 561fcf5ef2aSThomas Huth default: 562fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 563fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 564ad75a51eSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 565fcf5ef2aSThomas Huth break; 566fcf5ef2aSThomas Huth } 567fcf5ef2aSThomas Huth 568fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 569fcf5ef2aSThomas Huth carry = tcg_temp_new(); 570fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 571fcf5ef2aSThomas Huth #else 572fcf5ef2aSThomas Huth carry = carry_32; 573fcf5ef2aSThomas Huth #endif 574fcf5ef2aSThomas Huth 575fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 576fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 577fcf5ef2aSThomas Huth 578fcf5ef2aSThomas Huth sub_done: 579fcf5ef2aSThomas Huth if (update_cc) { 580fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 581fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 582fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 583fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 584fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 585fcf5ef2aSThomas Huth } 586fcf5ef2aSThomas Huth } 587fcf5ef2aSThomas Huth 5880c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 589fcf5ef2aSThomas Huth { 590fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 591fcf5ef2aSThomas Huth 592fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 593fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 594fcf5ef2aSThomas Huth 595fcf5ef2aSThomas Huth /* old op: 596fcf5ef2aSThomas Huth if (!(env->y & 1)) 597fcf5ef2aSThomas Huth T1 = 0; 598fcf5ef2aSThomas Huth */ 59900ab7e61SRichard Henderson zero = tcg_constant_tl(0); 600fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 601fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 602fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 603fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 604fcf5ef2aSThomas Huth zero, cpu_cc_src2); 605fcf5ef2aSThomas Huth 606fcf5ef2aSThomas Huth // b2 = T0 & 1; 607fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6080b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 60908d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 610fcf5ef2aSThomas Huth 611fcf5ef2aSThomas Huth // b1 = N ^ V; 612fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 613fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 614fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 615fcf5ef2aSThomas Huth 616fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 617fcf5ef2aSThomas Huth // src1 = T0; 618fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 619fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 620fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 621fcf5ef2aSThomas Huth 622fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 623fcf5ef2aSThomas Huth 624fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 625fcf5ef2aSThomas Huth } 626fcf5ef2aSThomas Huth 6270c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 628fcf5ef2aSThomas Huth { 629fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 630fcf5ef2aSThomas Huth if (sign_ext) { 631fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 632fcf5ef2aSThomas Huth } else { 633fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 634fcf5ef2aSThomas Huth } 635fcf5ef2aSThomas Huth #else 636fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 637fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 638fcf5ef2aSThomas Huth 639fcf5ef2aSThomas Huth if (sign_ext) { 640fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 641fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 642fcf5ef2aSThomas Huth } else { 643fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 644fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 645fcf5ef2aSThomas Huth } 646fcf5ef2aSThomas Huth 647fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 648fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 649fcf5ef2aSThomas Huth #endif 650fcf5ef2aSThomas Huth } 651fcf5ef2aSThomas Huth 6520c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 653fcf5ef2aSThomas Huth { 654fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 655fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 656fcf5ef2aSThomas Huth } 657fcf5ef2aSThomas Huth 6580c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 659fcf5ef2aSThomas Huth { 660fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 661fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 662fcf5ef2aSThomas Huth } 663fcf5ef2aSThomas Huth 664fcf5ef2aSThomas Huth // 1 6650c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 666fcf5ef2aSThomas Huth { 667fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 668fcf5ef2aSThomas Huth } 669fcf5ef2aSThomas Huth 670fcf5ef2aSThomas Huth // Z 6710c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 672fcf5ef2aSThomas Huth { 673fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 674fcf5ef2aSThomas Huth } 675fcf5ef2aSThomas Huth 676fcf5ef2aSThomas Huth // Z | (N ^ V) 6770c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 678fcf5ef2aSThomas Huth { 679fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 680fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 681fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 682fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 683fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 684fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 685fcf5ef2aSThomas Huth } 686fcf5ef2aSThomas Huth 687fcf5ef2aSThomas Huth // N ^ V 6880c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 689fcf5ef2aSThomas Huth { 690fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 691fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 692fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 693fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 694fcf5ef2aSThomas Huth } 695fcf5ef2aSThomas Huth 696fcf5ef2aSThomas Huth // C | Z 6970c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 698fcf5ef2aSThomas Huth { 699fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 700fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 701fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 702fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 703fcf5ef2aSThomas Huth } 704fcf5ef2aSThomas Huth 705fcf5ef2aSThomas Huth // C 7060c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 707fcf5ef2aSThomas Huth { 708fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 709fcf5ef2aSThomas Huth } 710fcf5ef2aSThomas Huth 711fcf5ef2aSThomas Huth // V 7120c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 713fcf5ef2aSThomas Huth { 714fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 715fcf5ef2aSThomas Huth } 716fcf5ef2aSThomas Huth 717fcf5ef2aSThomas Huth // 0 7180c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 719fcf5ef2aSThomas Huth { 720fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 721fcf5ef2aSThomas Huth } 722fcf5ef2aSThomas Huth 723fcf5ef2aSThomas Huth // N 7240c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 725fcf5ef2aSThomas Huth { 726fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 727fcf5ef2aSThomas Huth } 728fcf5ef2aSThomas Huth 729fcf5ef2aSThomas Huth // !Z 7300c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 731fcf5ef2aSThomas Huth { 732fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 733fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 734fcf5ef2aSThomas Huth } 735fcf5ef2aSThomas Huth 736fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 7370c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 738fcf5ef2aSThomas Huth { 739fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 740fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 741fcf5ef2aSThomas Huth } 742fcf5ef2aSThomas Huth 743fcf5ef2aSThomas Huth // !(N ^ V) 7440c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 745fcf5ef2aSThomas Huth { 746fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 747fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 748fcf5ef2aSThomas Huth } 749fcf5ef2aSThomas Huth 750fcf5ef2aSThomas Huth // !(C | Z) 7510c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 752fcf5ef2aSThomas Huth { 753fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 754fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 755fcf5ef2aSThomas Huth } 756fcf5ef2aSThomas Huth 757fcf5ef2aSThomas Huth // !C 7580c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 759fcf5ef2aSThomas Huth { 760fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 761fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 762fcf5ef2aSThomas Huth } 763fcf5ef2aSThomas Huth 764fcf5ef2aSThomas Huth // !N 7650c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 766fcf5ef2aSThomas Huth { 767fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 768fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 769fcf5ef2aSThomas Huth } 770fcf5ef2aSThomas Huth 771fcf5ef2aSThomas Huth // !V 7720c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 773fcf5ef2aSThomas Huth { 774fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 775fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 776fcf5ef2aSThomas Huth } 777fcf5ef2aSThomas Huth 778fcf5ef2aSThomas Huth /* 779fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 780fcf5ef2aSThomas Huth 0 = 781fcf5ef2aSThomas Huth 1 < 782fcf5ef2aSThomas Huth 2 > 783fcf5ef2aSThomas Huth 3 unordered 784fcf5ef2aSThomas Huth */ 7850c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 786fcf5ef2aSThomas Huth unsigned int fcc_offset) 787fcf5ef2aSThomas Huth { 788fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 789fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 790fcf5ef2aSThomas Huth } 791fcf5ef2aSThomas Huth 7920c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 793fcf5ef2aSThomas Huth { 794fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 795fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 796fcf5ef2aSThomas Huth } 797fcf5ef2aSThomas Huth 798fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 7990c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 800fcf5ef2aSThomas Huth { 801fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 802fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 803fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 804fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 805fcf5ef2aSThomas Huth } 806fcf5ef2aSThomas Huth 807fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8080c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 809fcf5ef2aSThomas Huth { 810fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 811fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 812fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 813fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 814fcf5ef2aSThomas Huth } 815fcf5ef2aSThomas Huth 816fcf5ef2aSThomas Huth // 1 or 3: FCC0 8170c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 818fcf5ef2aSThomas Huth { 819fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 820fcf5ef2aSThomas Huth } 821fcf5ef2aSThomas Huth 822fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 8230c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 824fcf5ef2aSThomas Huth { 825fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 826fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 827fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 828fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 829fcf5ef2aSThomas Huth } 830fcf5ef2aSThomas Huth 831fcf5ef2aSThomas Huth // 2 or 3: FCC1 8320c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 833fcf5ef2aSThomas Huth { 834fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 835fcf5ef2aSThomas Huth } 836fcf5ef2aSThomas Huth 837fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 8380c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 839fcf5ef2aSThomas Huth { 840fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 841fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 842fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 843fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 844fcf5ef2aSThomas Huth } 845fcf5ef2aSThomas Huth 846fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 8470c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 848fcf5ef2aSThomas Huth { 849fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 850fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 851fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 852fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 853fcf5ef2aSThomas Huth } 854fcf5ef2aSThomas Huth 855fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 8560c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 857fcf5ef2aSThomas Huth { 858fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 859fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 860fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 861fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 862fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 863fcf5ef2aSThomas Huth } 864fcf5ef2aSThomas Huth 865fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 8660c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 867fcf5ef2aSThomas Huth { 868fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 869fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 870fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 871fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 872fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 873fcf5ef2aSThomas Huth } 874fcf5ef2aSThomas Huth 875fcf5ef2aSThomas Huth // 0 or 2: !FCC0 8760c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 877fcf5ef2aSThomas Huth { 878fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 879fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 880fcf5ef2aSThomas Huth } 881fcf5ef2aSThomas Huth 882fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 8830c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 884fcf5ef2aSThomas Huth { 885fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 886fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 887fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 888fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 889fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 890fcf5ef2aSThomas Huth } 891fcf5ef2aSThomas Huth 892fcf5ef2aSThomas Huth // 0 or 1: !FCC1 8930c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 894fcf5ef2aSThomas Huth { 895fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 896fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 897fcf5ef2aSThomas Huth } 898fcf5ef2aSThomas Huth 899fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 9000c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 901fcf5ef2aSThomas Huth { 902fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 903fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 904fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 905fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 906fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 907fcf5ef2aSThomas Huth } 908fcf5ef2aSThomas Huth 909fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 9100c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 911fcf5ef2aSThomas Huth { 912fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 913fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 914fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 915fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 916fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 917fcf5ef2aSThomas Huth } 918fcf5ef2aSThomas Huth 9190c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 920fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 921fcf5ef2aSThomas Huth { 922fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 923fcf5ef2aSThomas Huth 924fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 925fcf5ef2aSThomas Huth 926fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 927fcf5ef2aSThomas Huth 928fcf5ef2aSThomas Huth gen_set_label(l1); 929fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 930fcf5ef2aSThomas Huth } 931fcf5ef2aSThomas Huth 9320c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 933fcf5ef2aSThomas Huth { 93400ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 93500ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 93600ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 937fcf5ef2aSThomas Huth 938fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 939fcf5ef2aSThomas Huth } 940fcf5ef2aSThomas Huth 941fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 942fcf5ef2aSThomas Huth have been set for a jump */ 9430c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 944fcf5ef2aSThomas Huth { 945fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 946fcf5ef2aSThomas Huth gen_generic_branch(dc); 94799c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 948fcf5ef2aSThomas Huth } 949fcf5ef2aSThomas Huth } 950fcf5ef2aSThomas Huth 9510c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 952fcf5ef2aSThomas Huth { 953633c4283SRichard Henderson if (dc->npc & 3) { 954633c4283SRichard Henderson switch (dc->npc) { 955633c4283SRichard Henderson case JUMP_PC: 956fcf5ef2aSThomas Huth gen_generic_branch(dc); 95799c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 958633c4283SRichard Henderson break; 959633c4283SRichard Henderson case DYNAMIC_PC: 960633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 961633c4283SRichard Henderson break; 962633c4283SRichard Henderson default: 963633c4283SRichard Henderson g_assert_not_reached(); 964633c4283SRichard Henderson } 965633c4283SRichard Henderson } else { 966fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 967fcf5ef2aSThomas Huth } 968fcf5ef2aSThomas Huth } 969fcf5ef2aSThomas Huth 9700c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 971fcf5ef2aSThomas Huth { 972fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 973fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 974ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 975fcf5ef2aSThomas Huth } 976fcf5ef2aSThomas Huth } 977fcf5ef2aSThomas Huth 9780c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 979fcf5ef2aSThomas Huth { 980fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 981fcf5ef2aSThomas Huth save_npc(dc); 982fcf5ef2aSThomas Huth } 983fcf5ef2aSThomas Huth 984fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 985fcf5ef2aSThomas Huth { 986fcf5ef2aSThomas Huth save_state(dc); 987ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 988af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 989fcf5ef2aSThomas Huth } 990fcf5ef2aSThomas Huth 991186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 992fcf5ef2aSThomas Huth { 993186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 994186e7890SRichard Henderson 995186e7890SRichard Henderson e->next = dc->delay_excp_list; 996186e7890SRichard Henderson dc->delay_excp_list = e; 997186e7890SRichard Henderson 998186e7890SRichard Henderson e->lab = gen_new_label(); 999186e7890SRichard Henderson e->excp = excp; 1000186e7890SRichard Henderson e->pc = dc->pc; 1001186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1002186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1003186e7890SRichard Henderson e->npc = dc->npc; 1004186e7890SRichard Henderson 1005186e7890SRichard Henderson return e->lab; 1006186e7890SRichard Henderson } 1007186e7890SRichard Henderson 1008186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1009186e7890SRichard Henderson { 1010186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1011186e7890SRichard Henderson } 1012186e7890SRichard Henderson 1013186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1014186e7890SRichard Henderson { 1015186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1016186e7890SRichard Henderson TCGLabel *lab; 1017186e7890SRichard Henderson 1018186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1019186e7890SRichard Henderson 1020186e7890SRichard Henderson flush_cond(dc); 1021186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1022186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1023fcf5ef2aSThomas Huth } 1024fcf5ef2aSThomas Huth 10250c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1026fcf5ef2aSThomas Huth { 1027633c4283SRichard Henderson if (dc->npc & 3) { 1028633c4283SRichard Henderson switch (dc->npc) { 1029633c4283SRichard Henderson case JUMP_PC: 1030fcf5ef2aSThomas Huth gen_generic_branch(dc); 1031fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 103299c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1033633c4283SRichard Henderson break; 1034633c4283SRichard Henderson case DYNAMIC_PC: 1035633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1036fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1037633c4283SRichard Henderson dc->pc = dc->npc; 1038633c4283SRichard Henderson break; 1039633c4283SRichard Henderson default: 1040633c4283SRichard Henderson g_assert_not_reached(); 1041633c4283SRichard Henderson } 1042fcf5ef2aSThomas Huth } else { 1043fcf5ef2aSThomas Huth dc->pc = dc->npc; 1044fcf5ef2aSThomas Huth } 1045fcf5ef2aSThomas Huth } 1046fcf5ef2aSThomas Huth 10470c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1048fcf5ef2aSThomas Huth { 1049fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1050fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1051fcf5ef2aSThomas Huth } 1052fcf5ef2aSThomas Huth 1053fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1054fcf5ef2aSThomas Huth DisasContext *dc) 1055fcf5ef2aSThomas Huth { 1056fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1057fcf5ef2aSThomas Huth TCG_COND_NEVER, 1058fcf5ef2aSThomas Huth TCG_COND_EQ, 1059fcf5ef2aSThomas Huth TCG_COND_LE, 1060fcf5ef2aSThomas Huth TCG_COND_LT, 1061fcf5ef2aSThomas Huth TCG_COND_LEU, 1062fcf5ef2aSThomas Huth TCG_COND_LTU, 1063fcf5ef2aSThomas Huth -1, /* neg */ 1064fcf5ef2aSThomas Huth -1, /* overflow */ 1065fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1066fcf5ef2aSThomas Huth TCG_COND_NE, 1067fcf5ef2aSThomas Huth TCG_COND_GT, 1068fcf5ef2aSThomas Huth TCG_COND_GE, 1069fcf5ef2aSThomas Huth TCG_COND_GTU, 1070fcf5ef2aSThomas Huth TCG_COND_GEU, 1071fcf5ef2aSThomas Huth -1, /* pos */ 1072fcf5ef2aSThomas Huth -1, /* no overflow */ 1073fcf5ef2aSThomas Huth }; 1074fcf5ef2aSThomas Huth 1075fcf5ef2aSThomas Huth static int logic_cond[16] = { 1076fcf5ef2aSThomas Huth TCG_COND_NEVER, 1077fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1078fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1079fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1080fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1081fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1082fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1083fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1084fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1085fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1086fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1087fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1088fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1089fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1090fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1091fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1092fcf5ef2aSThomas Huth }; 1093fcf5ef2aSThomas Huth 1094fcf5ef2aSThomas Huth TCGv_i32 r_src; 1095fcf5ef2aSThomas Huth TCGv r_dst; 1096fcf5ef2aSThomas Huth 1097fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1098fcf5ef2aSThomas Huth if (xcc) { 1099fcf5ef2aSThomas Huth r_src = cpu_xcc; 1100fcf5ef2aSThomas Huth } else { 1101fcf5ef2aSThomas Huth r_src = cpu_psr; 1102fcf5ef2aSThomas Huth } 1103fcf5ef2aSThomas Huth #else 1104fcf5ef2aSThomas Huth r_src = cpu_psr; 1105fcf5ef2aSThomas Huth #endif 1106fcf5ef2aSThomas Huth 1107fcf5ef2aSThomas Huth switch (dc->cc_op) { 1108fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1109fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1110fcf5ef2aSThomas Huth do_compare_dst_0: 1111fcf5ef2aSThomas Huth cmp->is_bool = false; 111200ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1113fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1114fcf5ef2aSThomas Huth if (!xcc) { 1115fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1116fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1117fcf5ef2aSThomas Huth break; 1118fcf5ef2aSThomas Huth } 1119fcf5ef2aSThomas Huth #endif 1120fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1121fcf5ef2aSThomas Huth break; 1122fcf5ef2aSThomas Huth 1123fcf5ef2aSThomas Huth case CC_OP_SUB: 1124fcf5ef2aSThomas Huth switch (cond) { 1125fcf5ef2aSThomas Huth case 6: /* neg */ 1126fcf5ef2aSThomas Huth case 14: /* pos */ 1127fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1128fcf5ef2aSThomas Huth goto do_compare_dst_0; 1129fcf5ef2aSThomas Huth 1130fcf5ef2aSThomas Huth case 7: /* overflow */ 1131fcf5ef2aSThomas Huth case 15: /* !overflow */ 1132fcf5ef2aSThomas Huth goto do_dynamic; 1133fcf5ef2aSThomas Huth 1134fcf5ef2aSThomas Huth default: 1135fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1136fcf5ef2aSThomas Huth cmp->is_bool = false; 1137fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1138fcf5ef2aSThomas Huth if (!xcc) { 1139fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1140fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1141fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1142fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1143fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1144fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1145fcf5ef2aSThomas Huth break; 1146fcf5ef2aSThomas Huth } 1147fcf5ef2aSThomas Huth #endif 1148fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1149fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1150fcf5ef2aSThomas Huth break; 1151fcf5ef2aSThomas Huth } 1152fcf5ef2aSThomas Huth break; 1153fcf5ef2aSThomas Huth 1154fcf5ef2aSThomas Huth default: 1155fcf5ef2aSThomas Huth do_dynamic: 1156ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1157fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1158fcf5ef2aSThomas Huth /* FALLTHRU */ 1159fcf5ef2aSThomas Huth 1160fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1161fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1162fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1163fcf5ef2aSThomas Huth cmp->is_bool = true; 1164fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 116500ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1166fcf5ef2aSThomas Huth 1167fcf5ef2aSThomas Huth switch (cond) { 1168fcf5ef2aSThomas Huth case 0x0: 1169fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1170fcf5ef2aSThomas Huth break; 1171fcf5ef2aSThomas Huth case 0x1: 1172fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1173fcf5ef2aSThomas Huth break; 1174fcf5ef2aSThomas Huth case 0x2: 1175fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1176fcf5ef2aSThomas Huth break; 1177fcf5ef2aSThomas Huth case 0x3: 1178fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1179fcf5ef2aSThomas Huth break; 1180fcf5ef2aSThomas Huth case 0x4: 1181fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1182fcf5ef2aSThomas Huth break; 1183fcf5ef2aSThomas Huth case 0x5: 1184fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1185fcf5ef2aSThomas Huth break; 1186fcf5ef2aSThomas Huth case 0x6: 1187fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1188fcf5ef2aSThomas Huth break; 1189fcf5ef2aSThomas Huth case 0x7: 1190fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1191fcf5ef2aSThomas Huth break; 1192fcf5ef2aSThomas Huth case 0x8: 1193fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1194fcf5ef2aSThomas Huth break; 1195fcf5ef2aSThomas Huth case 0x9: 1196fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1197fcf5ef2aSThomas Huth break; 1198fcf5ef2aSThomas Huth case 0xa: 1199fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1200fcf5ef2aSThomas Huth break; 1201fcf5ef2aSThomas Huth case 0xb: 1202fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1203fcf5ef2aSThomas Huth break; 1204fcf5ef2aSThomas Huth case 0xc: 1205fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1206fcf5ef2aSThomas Huth break; 1207fcf5ef2aSThomas Huth case 0xd: 1208fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1209fcf5ef2aSThomas Huth break; 1210fcf5ef2aSThomas Huth case 0xe: 1211fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1212fcf5ef2aSThomas Huth break; 1213fcf5ef2aSThomas Huth case 0xf: 1214fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1215fcf5ef2aSThomas Huth break; 1216fcf5ef2aSThomas Huth } 1217fcf5ef2aSThomas Huth break; 1218fcf5ef2aSThomas Huth } 1219fcf5ef2aSThomas Huth } 1220fcf5ef2aSThomas Huth 1221fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1222fcf5ef2aSThomas Huth { 1223fcf5ef2aSThomas Huth unsigned int offset; 1224fcf5ef2aSThomas Huth TCGv r_dst; 1225fcf5ef2aSThomas Huth 1226fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1227fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1228fcf5ef2aSThomas Huth cmp->is_bool = true; 1229fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 123000ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1231fcf5ef2aSThomas Huth 1232fcf5ef2aSThomas Huth switch (cc) { 1233fcf5ef2aSThomas Huth default: 1234fcf5ef2aSThomas Huth case 0x0: 1235fcf5ef2aSThomas Huth offset = 0; 1236fcf5ef2aSThomas Huth break; 1237fcf5ef2aSThomas Huth case 0x1: 1238fcf5ef2aSThomas Huth offset = 32 - 10; 1239fcf5ef2aSThomas Huth break; 1240fcf5ef2aSThomas Huth case 0x2: 1241fcf5ef2aSThomas Huth offset = 34 - 10; 1242fcf5ef2aSThomas Huth break; 1243fcf5ef2aSThomas Huth case 0x3: 1244fcf5ef2aSThomas Huth offset = 36 - 10; 1245fcf5ef2aSThomas Huth break; 1246fcf5ef2aSThomas Huth } 1247fcf5ef2aSThomas Huth 1248fcf5ef2aSThomas Huth switch (cond) { 1249fcf5ef2aSThomas Huth case 0x0: 1250fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1251fcf5ef2aSThomas Huth break; 1252fcf5ef2aSThomas Huth case 0x1: 1253fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1254fcf5ef2aSThomas Huth break; 1255fcf5ef2aSThomas Huth case 0x2: 1256fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1257fcf5ef2aSThomas Huth break; 1258fcf5ef2aSThomas Huth case 0x3: 1259fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1260fcf5ef2aSThomas Huth break; 1261fcf5ef2aSThomas Huth case 0x4: 1262fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1263fcf5ef2aSThomas Huth break; 1264fcf5ef2aSThomas Huth case 0x5: 1265fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1266fcf5ef2aSThomas Huth break; 1267fcf5ef2aSThomas Huth case 0x6: 1268fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1269fcf5ef2aSThomas Huth break; 1270fcf5ef2aSThomas Huth case 0x7: 1271fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1272fcf5ef2aSThomas Huth break; 1273fcf5ef2aSThomas Huth case 0x8: 1274fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1275fcf5ef2aSThomas Huth break; 1276fcf5ef2aSThomas Huth case 0x9: 1277fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1278fcf5ef2aSThomas Huth break; 1279fcf5ef2aSThomas Huth case 0xa: 1280fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1281fcf5ef2aSThomas Huth break; 1282fcf5ef2aSThomas Huth case 0xb: 1283fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1284fcf5ef2aSThomas Huth break; 1285fcf5ef2aSThomas Huth case 0xc: 1286fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1287fcf5ef2aSThomas Huth break; 1288fcf5ef2aSThomas Huth case 0xd: 1289fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1290fcf5ef2aSThomas Huth break; 1291fcf5ef2aSThomas Huth case 0xe: 1292fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1293fcf5ef2aSThomas Huth break; 1294fcf5ef2aSThomas Huth case 0xf: 1295fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1296fcf5ef2aSThomas Huth break; 1297fcf5ef2aSThomas Huth } 1298fcf5ef2aSThomas Huth } 1299fcf5ef2aSThomas Huth 1300fcf5ef2aSThomas Huth // Inverted logic 1301ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1302ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1303fcf5ef2aSThomas Huth TCG_COND_NE, 1304fcf5ef2aSThomas Huth TCG_COND_GT, 1305fcf5ef2aSThomas Huth TCG_COND_GE, 1306ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1307fcf5ef2aSThomas Huth TCG_COND_EQ, 1308fcf5ef2aSThomas Huth TCG_COND_LE, 1309fcf5ef2aSThomas Huth TCG_COND_LT, 1310fcf5ef2aSThomas Huth }; 1311fcf5ef2aSThomas Huth 1312fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1313fcf5ef2aSThomas Huth { 1314fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1315fcf5ef2aSThomas Huth cmp->is_bool = false; 1316fcf5ef2aSThomas Huth cmp->c1 = r_src; 131700ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1318fcf5ef2aSThomas Huth } 1319fcf5ef2aSThomas Huth 1320fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 13210c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1322fcf5ef2aSThomas Huth { 1323fcf5ef2aSThomas Huth switch (fccno) { 1324fcf5ef2aSThomas Huth case 0: 1325ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1326fcf5ef2aSThomas Huth break; 1327fcf5ef2aSThomas Huth case 1: 1328ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1329fcf5ef2aSThomas Huth break; 1330fcf5ef2aSThomas Huth case 2: 1331ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1332fcf5ef2aSThomas Huth break; 1333fcf5ef2aSThomas Huth case 3: 1334ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1335fcf5ef2aSThomas Huth break; 1336fcf5ef2aSThomas Huth } 1337fcf5ef2aSThomas Huth } 1338fcf5ef2aSThomas Huth 13390c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1340fcf5ef2aSThomas Huth { 1341fcf5ef2aSThomas Huth switch (fccno) { 1342fcf5ef2aSThomas Huth case 0: 1343ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1344fcf5ef2aSThomas Huth break; 1345fcf5ef2aSThomas Huth case 1: 1346ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1347fcf5ef2aSThomas Huth break; 1348fcf5ef2aSThomas Huth case 2: 1349ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1350fcf5ef2aSThomas Huth break; 1351fcf5ef2aSThomas Huth case 3: 1352ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1353fcf5ef2aSThomas Huth break; 1354fcf5ef2aSThomas Huth } 1355fcf5ef2aSThomas Huth } 1356fcf5ef2aSThomas Huth 13570c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1358fcf5ef2aSThomas Huth { 1359fcf5ef2aSThomas Huth switch (fccno) { 1360fcf5ef2aSThomas Huth case 0: 1361ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1362fcf5ef2aSThomas Huth break; 1363fcf5ef2aSThomas Huth case 1: 1364ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1365fcf5ef2aSThomas Huth break; 1366fcf5ef2aSThomas Huth case 2: 1367ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1368fcf5ef2aSThomas Huth break; 1369fcf5ef2aSThomas Huth case 3: 1370ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1371fcf5ef2aSThomas Huth break; 1372fcf5ef2aSThomas Huth } 1373fcf5ef2aSThomas Huth } 1374fcf5ef2aSThomas Huth 13750c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1376fcf5ef2aSThomas Huth { 1377fcf5ef2aSThomas Huth switch (fccno) { 1378fcf5ef2aSThomas Huth case 0: 1379ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1380fcf5ef2aSThomas Huth break; 1381fcf5ef2aSThomas Huth case 1: 1382ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1383fcf5ef2aSThomas Huth break; 1384fcf5ef2aSThomas Huth case 2: 1385ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1386fcf5ef2aSThomas Huth break; 1387fcf5ef2aSThomas Huth case 3: 1388ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1389fcf5ef2aSThomas Huth break; 1390fcf5ef2aSThomas Huth } 1391fcf5ef2aSThomas Huth } 1392fcf5ef2aSThomas Huth 13930c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1394fcf5ef2aSThomas Huth { 1395fcf5ef2aSThomas Huth switch (fccno) { 1396fcf5ef2aSThomas Huth case 0: 1397ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1398fcf5ef2aSThomas Huth break; 1399fcf5ef2aSThomas Huth case 1: 1400ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1401fcf5ef2aSThomas Huth break; 1402fcf5ef2aSThomas Huth case 2: 1403ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1404fcf5ef2aSThomas Huth break; 1405fcf5ef2aSThomas Huth case 3: 1406ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1407fcf5ef2aSThomas Huth break; 1408fcf5ef2aSThomas Huth } 1409fcf5ef2aSThomas Huth } 1410fcf5ef2aSThomas Huth 14110c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1412fcf5ef2aSThomas Huth { 1413fcf5ef2aSThomas Huth switch (fccno) { 1414fcf5ef2aSThomas Huth case 0: 1415ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1416fcf5ef2aSThomas Huth break; 1417fcf5ef2aSThomas Huth case 1: 1418ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1419fcf5ef2aSThomas Huth break; 1420fcf5ef2aSThomas Huth case 2: 1421ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1422fcf5ef2aSThomas Huth break; 1423fcf5ef2aSThomas Huth case 3: 1424ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1425fcf5ef2aSThomas Huth break; 1426fcf5ef2aSThomas Huth } 1427fcf5ef2aSThomas Huth } 1428fcf5ef2aSThomas Huth 1429fcf5ef2aSThomas Huth #else 1430fcf5ef2aSThomas Huth 14310c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1432fcf5ef2aSThomas Huth { 1433ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1434fcf5ef2aSThomas Huth } 1435fcf5ef2aSThomas Huth 14360c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1437fcf5ef2aSThomas Huth { 1438ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1439fcf5ef2aSThomas Huth } 1440fcf5ef2aSThomas Huth 14410c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1442fcf5ef2aSThomas Huth { 1443ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1444fcf5ef2aSThomas Huth } 1445fcf5ef2aSThomas Huth 14460c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1447fcf5ef2aSThomas Huth { 1448ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1449fcf5ef2aSThomas Huth } 1450fcf5ef2aSThomas Huth 14510c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1452fcf5ef2aSThomas Huth { 1453ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1454fcf5ef2aSThomas Huth } 1455fcf5ef2aSThomas Huth 14560c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1457fcf5ef2aSThomas Huth { 1458ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1459fcf5ef2aSThomas Huth } 1460fcf5ef2aSThomas Huth #endif 1461fcf5ef2aSThomas Huth 1462fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1463fcf5ef2aSThomas Huth { 1464fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1465fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1466fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1467fcf5ef2aSThomas Huth } 1468fcf5ef2aSThomas Huth 1469fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1470fcf5ef2aSThomas Huth { 1471fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1472fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1473fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1474fcf5ef2aSThomas Huth return 1; 1475fcf5ef2aSThomas Huth } 1476fcf5ef2aSThomas Huth #endif 1477fcf5ef2aSThomas Huth return 0; 1478fcf5ef2aSThomas Huth } 1479fcf5ef2aSThomas Huth 14800c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1481fcf5ef2aSThomas Huth { 1482fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1483fcf5ef2aSThomas Huth } 1484fcf5ef2aSThomas Huth 14850c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1486fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1487fcf5ef2aSThomas Huth { 1488fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1489fcf5ef2aSThomas Huth 1490fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1491fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1492fcf5ef2aSThomas Huth 1493ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1494ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1495fcf5ef2aSThomas Huth 1496fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1497fcf5ef2aSThomas Huth } 1498fcf5ef2aSThomas Huth 14990c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1500fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1501fcf5ef2aSThomas Huth { 1502fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1503fcf5ef2aSThomas Huth 1504fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1505fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1506fcf5ef2aSThomas Huth 1507fcf5ef2aSThomas Huth gen(dst, src); 1508fcf5ef2aSThomas Huth 1509fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1510fcf5ef2aSThomas Huth } 1511fcf5ef2aSThomas Huth 15120c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1513fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1514fcf5ef2aSThomas Huth { 1515fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1516fcf5ef2aSThomas Huth 1517fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1518fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1519fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1520fcf5ef2aSThomas Huth 1521ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1522ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1523fcf5ef2aSThomas Huth 1524fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1525fcf5ef2aSThomas Huth } 1526fcf5ef2aSThomas Huth 1527fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15280c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1529fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1530fcf5ef2aSThomas Huth { 1531fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1532fcf5ef2aSThomas Huth 1533fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1534fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1535fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1536fcf5ef2aSThomas Huth 1537fcf5ef2aSThomas Huth gen(dst, src1, src2); 1538fcf5ef2aSThomas Huth 1539fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1540fcf5ef2aSThomas Huth } 1541fcf5ef2aSThomas Huth #endif 1542fcf5ef2aSThomas Huth 15430c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1544fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1545fcf5ef2aSThomas Huth { 1546fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1547fcf5ef2aSThomas Huth 1548fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1549fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1550fcf5ef2aSThomas Huth 1551ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1552ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1553fcf5ef2aSThomas Huth 1554fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1555fcf5ef2aSThomas Huth } 1556fcf5ef2aSThomas Huth 1557fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15580c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1559fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1560fcf5ef2aSThomas Huth { 1561fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1562fcf5ef2aSThomas Huth 1563fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1564fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1565fcf5ef2aSThomas Huth 1566fcf5ef2aSThomas Huth gen(dst, src); 1567fcf5ef2aSThomas Huth 1568fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1569fcf5ef2aSThomas Huth } 1570fcf5ef2aSThomas Huth #endif 1571fcf5ef2aSThomas Huth 15720c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1573fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1574fcf5ef2aSThomas Huth { 1575fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1576fcf5ef2aSThomas Huth 1577fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1578fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1579fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1580fcf5ef2aSThomas Huth 1581ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1582ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1583fcf5ef2aSThomas Huth 1584fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1585fcf5ef2aSThomas Huth } 1586fcf5ef2aSThomas Huth 1587fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15880c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1589fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1590fcf5ef2aSThomas Huth { 1591fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1592fcf5ef2aSThomas Huth 1593fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1594fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1595fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1596fcf5ef2aSThomas Huth 1597fcf5ef2aSThomas Huth gen(dst, src1, src2); 1598fcf5ef2aSThomas Huth 1599fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1600fcf5ef2aSThomas Huth } 1601fcf5ef2aSThomas Huth 16020c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1603fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1604fcf5ef2aSThomas Huth { 1605fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1606fcf5ef2aSThomas Huth 1607fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1608fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1609fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1610fcf5ef2aSThomas Huth 1611fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1612fcf5ef2aSThomas Huth 1613fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1614fcf5ef2aSThomas Huth } 1615fcf5ef2aSThomas Huth 16160c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1617fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1618fcf5ef2aSThomas Huth { 1619fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1620fcf5ef2aSThomas Huth 1621fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1622fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1623fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1624fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1625fcf5ef2aSThomas Huth 1626fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1627fcf5ef2aSThomas Huth 1628fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1629fcf5ef2aSThomas Huth } 1630fcf5ef2aSThomas Huth #endif 1631fcf5ef2aSThomas Huth 16320c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1633fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1634fcf5ef2aSThomas Huth { 1635fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1636fcf5ef2aSThomas Huth 1637ad75a51eSRichard Henderson gen(tcg_env); 1638ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1639fcf5ef2aSThomas Huth 1640fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1641fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1642fcf5ef2aSThomas Huth } 1643fcf5ef2aSThomas Huth 1644fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16450c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1646fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1647fcf5ef2aSThomas Huth { 1648fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1649fcf5ef2aSThomas Huth 1650ad75a51eSRichard Henderson gen(tcg_env); 1651fcf5ef2aSThomas Huth 1652fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1653fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1654fcf5ef2aSThomas Huth } 1655fcf5ef2aSThomas Huth #endif 1656fcf5ef2aSThomas Huth 16570c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1658fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1659fcf5ef2aSThomas Huth { 1660fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1661fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1662fcf5ef2aSThomas Huth 1663ad75a51eSRichard Henderson gen(tcg_env); 1664ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1665fcf5ef2aSThomas Huth 1666fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1667fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1668fcf5ef2aSThomas Huth } 1669fcf5ef2aSThomas Huth 16700c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1671fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1672fcf5ef2aSThomas Huth { 1673fcf5ef2aSThomas Huth TCGv_i64 dst; 1674fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1675fcf5ef2aSThomas Huth 1676fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1677fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1678fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1679fcf5ef2aSThomas Huth 1680ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1681ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1682fcf5ef2aSThomas Huth 1683fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1684fcf5ef2aSThomas Huth } 1685fcf5ef2aSThomas Huth 16860c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1687fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1688fcf5ef2aSThomas Huth { 1689fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1690fcf5ef2aSThomas Huth 1691fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1692fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1693fcf5ef2aSThomas Huth 1694ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1695ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1696fcf5ef2aSThomas Huth 1697fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1698fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1699fcf5ef2aSThomas Huth } 1700fcf5ef2aSThomas Huth 1701fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17020c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1703fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1704fcf5ef2aSThomas Huth { 1705fcf5ef2aSThomas Huth TCGv_i64 dst; 1706fcf5ef2aSThomas Huth TCGv_i32 src; 1707fcf5ef2aSThomas Huth 1708fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1709fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1710fcf5ef2aSThomas Huth 1711ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1712ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1713fcf5ef2aSThomas Huth 1714fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1715fcf5ef2aSThomas Huth } 1716fcf5ef2aSThomas Huth #endif 1717fcf5ef2aSThomas Huth 17180c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1719fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1720fcf5ef2aSThomas Huth { 1721fcf5ef2aSThomas Huth TCGv_i64 dst; 1722fcf5ef2aSThomas Huth TCGv_i32 src; 1723fcf5ef2aSThomas Huth 1724fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1725fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1726fcf5ef2aSThomas Huth 1727ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1728fcf5ef2aSThomas Huth 1729fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1730fcf5ef2aSThomas Huth } 1731fcf5ef2aSThomas Huth 17320c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1733fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1734fcf5ef2aSThomas Huth { 1735fcf5ef2aSThomas Huth TCGv_i32 dst; 1736fcf5ef2aSThomas Huth TCGv_i64 src; 1737fcf5ef2aSThomas Huth 1738fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1739fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1740fcf5ef2aSThomas Huth 1741ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1742ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1743fcf5ef2aSThomas Huth 1744fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1745fcf5ef2aSThomas Huth } 1746fcf5ef2aSThomas Huth 17470c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1748fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1749fcf5ef2aSThomas Huth { 1750fcf5ef2aSThomas Huth TCGv_i32 dst; 1751fcf5ef2aSThomas Huth 1752fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1753fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1754fcf5ef2aSThomas Huth 1755ad75a51eSRichard Henderson gen(dst, tcg_env); 1756ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1757fcf5ef2aSThomas Huth 1758fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1759fcf5ef2aSThomas Huth } 1760fcf5ef2aSThomas Huth 17610c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1762fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1763fcf5ef2aSThomas Huth { 1764fcf5ef2aSThomas Huth TCGv_i64 dst; 1765fcf5ef2aSThomas Huth 1766fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1767fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1768fcf5ef2aSThomas Huth 1769ad75a51eSRichard Henderson gen(dst, tcg_env); 1770ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1771fcf5ef2aSThomas Huth 1772fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1773fcf5ef2aSThomas Huth } 1774fcf5ef2aSThomas Huth 17750c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1776fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1777fcf5ef2aSThomas Huth { 1778fcf5ef2aSThomas Huth TCGv_i32 src; 1779fcf5ef2aSThomas Huth 1780fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1781fcf5ef2aSThomas Huth 1782ad75a51eSRichard Henderson gen(tcg_env, src); 1783fcf5ef2aSThomas Huth 1784fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1785fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1786fcf5ef2aSThomas Huth } 1787fcf5ef2aSThomas Huth 17880c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1789fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1790fcf5ef2aSThomas Huth { 1791fcf5ef2aSThomas Huth TCGv_i64 src; 1792fcf5ef2aSThomas Huth 1793fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1794fcf5ef2aSThomas Huth 1795ad75a51eSRichard Henderson gen(tcg_env, src); 1796fcf5ef2aSThomas Huth 1797fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1798fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1799fcf5ef2aSThomas Huth } 1800fcf5ef2aSThomas Huth 1801fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 180214776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 1803fcf5ef2aSThomas Huth { 1804fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1805316b6783SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN); 1806fcf5ef2aSThomas Huth } 1807fcf5ef2aSThomas Huth 1808fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 1809fcf5ef2aSThomas Huth { 181000ab7e61SRichard Henderson TCGv m1 = tcg_constant_tl(0xff); 1811fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1812fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 1813fcf5ef2aSThomas Huth } 1814fcf5ef2aSThomas Huth 1815fcf5ef2aSThomas Huth /* asi moves */ 1816fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 1817fcf5ef2aSThomas Huth typedef enum { 1818fcf5ef2aSThomas Huth GET_ASI_HELPER, 1819fcf5ef2aSThomas Huth GET_ASI_EXCP, 1820fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1821fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1822fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1823fcf5ef2aSThomas Huth GET_ASI_SHORT, 1824fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1825fcf5ef2aSThomas Huth GET_ASI_BFILL, 1826fcf5ef2aSThomas Huth } ASIType; 1827fcf5ef2aSThomas Huth 1828fcf5ef2aSThomas Huth typedef struct { 1829fcf5ef2aSThomas Huth ASIType type; 1830fcf5ef2aSThomas Huth int asi; 1831fcf5ef2aSThomas Huth int mem_idx; 183214776ab5STony Nguyen MemOp memop; 1833fcf5ef2aSThomas Huth } DisasASI; 1834fcf5ef2aSThomas Huth 183514776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 1836fcf5ef2aSThomas Huth { 1837fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 1838fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1839fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1840fcf5ef2aSThomas Huth 1841fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1842fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1843fcf5ef2aSThomas Huth if (IS_IMM) { 1844fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1845fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1846fcf5ef2aSThomas Huth } else if (supervisor(dc) 1847fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1848fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1849fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1850fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1851fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1852fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1853fcf5ef2aSThomas Huth switch (asi) { 1854fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1855fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1856fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1857fcf5ef2aSThomas Huth break; 1858fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1859fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1860fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1861fcf5ef2aSThomas Huth break; 1862fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1863fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1864fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1865fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1866fcf5ef2aSThomas Huth break; 1867fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1868fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1869fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1870fcf5ef2aSThomas Huth break; 1871fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1872fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1873fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1874fcf5ef2aSThomas Huth break; 1875fcf5ef2aSThomas Huth } 18766e10f37cSKONRAD Frederic 18776e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 18786e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 18796e10f37cSKONRAD Frederic */ 18806e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1881fcf5ef2aSThomas Huth } else { 1882fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1883fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1884fcf5ef2aSThomas Huth } 1885fcf5ef2aSThomas Huth #else 1886fcf5ef2aSThomas Huth if (IS_IMM) { 1887fcf5ef2aSThomas Huth asi = dc->asi; 1888fcf5ef2aSThomas Huth } 1889fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1890fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1891fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1892fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1893fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1894fcf5ef2aSThomas Huth done properly in the helper. */ 1895fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1896fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1897fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1898fcf5ef2aSThomas Huth } else { 1899fcf5ef2aSThomas Huth switch (asi) { 1900fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1901fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1902fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1903fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1904fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1905fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1906fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1907fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1908fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1909fcf5ef2aSThomas Huth break; 1910fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1911fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1912fcf5ef2aSThomas Huth case ASI_TWINX_N: 1913fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1914fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1915fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19169a10756dSArtyom Tarasenko if (hypervisor(dc)) { 191784f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19189a10756dSArtyom Tarasenko } else { 1919fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 19209a10756dSArtyom Tarasenko } 1921fcf5ef2aSThomas Huth break; 1922fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1923fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1924fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1925fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1926fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1927fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1928fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1929fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1930fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1931fcf5ef2aSThomas Huth break; 1932fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1933fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1934fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1935fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1936fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1937fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1938fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1939fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1940fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1941fcf5ef2aSThomas Huth break; 1942fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1943fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1944fcf5ef2aSThomas Huth case ASI_TWINX_S: 1945fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1946fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1947fcf5ef2aSThomas Huth case ASI_BLK_S: 1948fcf5ef2aSThomas Huth case ASI_BLK_SL: 1949fcf5ef2aSThomas Huth case ASI_FL8_S: 1950fcf5ef2aSThomas Huth case ASI_FL8_SL: 1951fcf5ef2aSThomas Huth case ASI_FL16_S: 1952fcf5ef2aSThomas Huth case ASI_FL16_SL: 1953fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1954fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1955fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1956fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1957fcf5ef2aSThomas Huth } 1958fcf5ef2aSThomas Huth break; 1959fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1960fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1961fcf5ef2aSThomas Huth case ASI_TWINX_P: 1962fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1963fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1964fcf5ef2aSThomas Huth case ASI_BLK_P: 1965fcf5ef2aSThomas Huth case ASI_BLK_PL: 1966fcf5ef2aSThomas Huth case ASI_FL8_P: 1967fcf5ef2aSThomas Huth case ASI_FL8_PL: 1968fcf5ef2aSThomas Huth case ASI_FL16_P: 1969fcf5ef2aSThomas Huth case ASI_FL16_PL: 1970fcf5ef2aSThomas Huth break; 1971fcf5ef2aSThomas Huth } 1972fcf5ef2aSThomas Huth switch (asi) { 1973fcf5ef2aSThomas Huth case ASI_REAL: 1974fcf5ef2aSThomas Huth case ASI_REAL_IO: 1975fcf5ef2aSThomas Huth case ASI_REAL_L: 1976fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1977fcf5ef2aSThomas Huth case ASI_N: 1978fcf5ef2aSThomas Huth case ASI_NL: 1979fcf5ef2aSThomas Huth case ASI_AIUP: 1980fcf5ef2aSThomas Huth case ASI_AIUPL: 1981fcf5ef2aSThomas Huth case ASI_AIUS: 1982fcf5ef2aSThomas Huth case ASI_AIUSL: 1983fcf5ef2aSThomas Huth case ASI_S: 1984fcf5ef2aSThomas Huth case ASI_SL: 1985fcf5ef2aSThomas Huth case ASI_P: 1986fcf5ef2aSThomas Huth case ASI_PL: 1987fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1988fcf5ef2aSThomas Huth break; 1989fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1990fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1991fcf5ef2aSThomas Huth case ASI_TWINX_N: 1992fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1993fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1994fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1995fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1996fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1997fcf5ef2aSThomas Huth case ASI_TWINX_P: 1998fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1999fcf5ef2aSThomas Huth case ASI_TWINX_S: 2000fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2001fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2002fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2003fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2004fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2005fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2006fcf5ef2aSThomas Huth break; 2007fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2008fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2009fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2010fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2011fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2012fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2013fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2014fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2015fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2016fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2017fcf5ef2aSThomas Huth case ASI_BLK_S: 2018fcf5ef2aSThomas Huth case ASI_BLK_SL: 2019fcf5ef2aSThomas Huth case ASI_BLK_P: 2020fcf5ef2aSThomas Huth case ASI_BLK_PL: 2021fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2022fcf5ef2aSThomas Huth break; 2023fcf5ef2aSThomas Huth case ASI_FL8_S: 2024fcf5ef2aSThomas Huth case ASI_FL8_SL: 2025fcf5ef2aSThomas Huth case ASI_FL8_P: 2026fcf5ef2aSThomas Huth case ASI_FL8_PL: 2027fcf5ef2aSThomas Huth memop = MO_UB; 2028fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2029fcf5ef2aSThomas Huth break; 2030fcf5ef2aSThomas Huth case ASI_FL16_S: 2031fcf5ef2aSThomas Huth case ASI_FL16_SL: 2032fcf5ef2aSThomas Huth case ASI_FL16_P: 2033fcf5ef2aSThomas Huth case ASI_FL16_PL: 2034fcf5ef2aSThomas Huth memop = MO_TEUW; 2035fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2036fcf5ef2aSThomas Huth break; 2037fcf5ef2aSThomas Huth } 2038fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2039fcf5ef2aSThomas Huth if (asi & 8) { 2040fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2041fcf5ef2aSThomas Huth } 2042fcf5ef2aSThomas Huth } 2043fcf5ef2aSThomas Huth #endif 2044fcf5ef2aSThomas Huth 2045fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2046fcf5ef2aSThomas Huth } 2047fcf5ef2aSThomas Huth 2048fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 204914776ab5STony Nguyen int insn, MemOp memop) 2050fcf5ef2aSThomas Huth { 2051fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2052fcf5ef2aSThomas Huth 2053fcf5ef2aSThomas Huth switch (da.type) { 2054fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2055fcf5ef2aSThomas Huth break; 2056fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2057fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2058fcf5ef2aSThomas Huth break; 2059fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2060fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2061316b6783SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN); 2062fcf5ef2aSThomas Huth break; 2063fcf5ef2aSThomas Huth default: 2064fcf5ef2aSThomas Huth { 206500ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2066316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2067fcf5ef2aSThomas Huth 2068fcf5ef2aSThomas Huth save_state(dc); 2069fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2070ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2071fcf5ef2aSThomas Huth #else 2072fcf5ef2aSThomas Huth { 2073fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2074ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2075fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2076fcf5ef2aSThomas Huth } 2077fcf5ef2aSThomas Huth #endif 2078fcf5ef2aSThomas Huth } 2079fcf5ef2aSThomas Huth break; 2080fcf5ef2aSThomas Huth } 2081fcf5ef2aSThomas Huth } 2082fcf5ef2aSThomas Huth 2083fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 208414776ab5STony Nguyen int insn, MemOp memop) 2085fcf5ef2aSThomas Huth { 2086fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2087fcf5ef2aSThomas Huth 2088fcf5ef2aSThomas Huth switch (da.type) { 2089fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2090fcf5ef2aSThomas Huth break; 2091fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 20923390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2093fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2094fcf5ef2aSThomas Huth break; 20953390537bSArtyom Tarasenko #else 20963390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 20973390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 20983390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 20993390537bSArtyom Tarasenko return; 21003390537bSArtyom Tarasenko } 21013390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 21023390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 21033390537bSArtyom Tarasenko #endif 2104fc0cd867SChen Qun /* fall through */ 2105fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2106fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2107316b6783SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN); 2108fcf5ef2aSThomas Huth break; 2109fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2110fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2111fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2112fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2113fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2114fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2115fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2116fcf5ef2aSThomas Huth { 2117fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2118fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 211900ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2120fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2121fcf5ef2aSThomas Huth int i; 2122fcf5ef2aSThomas Huth 2123fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2124fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2125fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2126fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2127fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2128fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2129fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2130fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2131fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2132fcf5ef2aSThomas Huth } 2133fcf5ef2aSThomas Huth } 2134fcf5ef2aSThomas Huth break; 2135fcf5ef2aSThomas Huth #endif 2136fcf5ef2aSThomas Huth default: 2137fcf5ef2aSThomas Huth { 213800ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2139316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2140fcf5ef2aSThomas Huth 2141fcf5ef2aSThomas Huth save_state(dc); 2142fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2143ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2144fcf5ef2aSThomas Huth #else 2145fcf5ef2aSThomas Huth { 2146fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2147fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2148ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2149fcf5ef2aSThomas Huth } 2150fcf5ef2aSThomas Huth #endif 2151fcf5ef2aSThomas Huth 2152fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2153fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2154fcf5ef2aSThomas Huth } 2155fcf5ef2aSThomas Huth break; 2156fcf5ef2aSThomas Huth } 2157fcf5ef2aSThomas Huth } 2158fcf5ef2aSThomas Huth 2159fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2160fcf5ef2aSThomas Huth TCGv addr, int insn) 2161fcf5ef2aSThomas Huth { 2162fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2163fcf5ef2aSThomas Huth 2164fcf5ef2aSThomas Huth switch (da.type) { 2165fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2166fcf5ef2aSThomas Huth break; 2167fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2168fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2169fcf5ef2aSThomas Huth break; 2170fcf5ef2aSThomas Huth default: 2171fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2172fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2173fcf5ef2aSThomas Huth break; 2174fcf5ef2aSThomas Huth } 2175fcf5ef2aSThomas Huth } 2176fcf5ef2aSThomas Huth 2177fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2178fcf5ef2aSThomas Huth int insn, int rd) 2179fcf5ef2aSThomas Huth { 2180fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2181fcf5ef2aSThomas Huth TCGv oldv; 2182fcf5ef2aSThomas Huth 2183fcf5ef2aSThomas Huth switch (da.type) { 2184fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2185fcf5ef2aSThomas Huth return; 2186fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2187fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2188fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2189316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2190fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2191fcf5ef2aSThomas Huth break; 2192fcf5ef2aSThomas Huth default: 2193fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2194fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2195fcf5ef2aSThomas Huth break; 2196fcf5ef2aSThomas Huth } 2197fcf5ef2aSThomas Huth } 2198fcf5ef2aSThomas Huth 2199fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2200fcf5ef2aSThomas Huth { 2201fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2202fcf5ef2aSThomas Huth 2203fcf5ef2aSThomas Huth switch (da.type) { 2204fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2205fcf5ef2aSThomas Huth break; 2206fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2207fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2208fcf5ef2aSThomas Huth break; 2209fcf5ef2aSThomas Huth default: 22103db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22113db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2212af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2213ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22143db010c3SRichard Henderson } else { 221500ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 221600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22173db010c3SRichard Henderson TCGv_i64 s64, t64; 22183db010c3SRichard Henderson 22193db010c3SRichard Henderson save_state(dc); 22203db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2221ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 22223db010c3SRichard Henderson 222300ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2224ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 22253db010c3SRichard Henderson 22263db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 22273db010c3SRichard Henderson 22283db010c3SRichard Henderson /* End the TB. */ 22293db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 22303db010c3SRichard Henderson } 2231fcf5ef2aSThomas Huth break; 2232fcf5ef2aSThomas Huth } 2233fcf5ef2aSThomas Huth } 2234fcf5ef2aSThomas Huth #endif 2235fcf5ef2aSThomas Huth 2236fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2237fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2238fcf5ef2aSThomas Huth int insn, int size, int rd) 2239fcf5ef2aSThomas Huth { 2240fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2241fcf5ef2aSThomas Huth TCGv_i32 d32; 2242fcf5ef2aSThomas Huth TCGv_i64 d64; 2243fcf5ef2aSThomas Huth 2244fcf5ef2aSThomas Huth switch (da.type) { 2245fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2246fcf5ef2aSThomas Huth break; 2247fcf5ef2aSThomas Huth 2248fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2249fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2250fcf5ef2aSThomas Huth switch (size) { 2251fcf5ef2aSThomas Huth case 4: 2252fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2253316b6783SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2254fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2255fcf5ef2aSThomas Huth break; 2256fcf5ef2aSThomas Huth case 8: 2257fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2258fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2259fcf5ef2aSThomas Huth break; 2260fcf5ef2aSThomas Huth case 16: 2261fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2262fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2263fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2264fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2265fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2266fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2267fcf5ef2aSThomas Huth break; 2268fcf5ef2aSThomas Huth default: 2269fcf5ef2aSThomas Huth g_assert_not_reached(); 2270fcf5ef2aSThomas Huth } 2271fcf5ef2aSThomas Huth break; 2272fcf5ef2aSThomas Huth 2273fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2274fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2275fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 227614776ab5STony Nguyen MemOp memop; 2277fcf5ef2aSThomas Huth TCGv eight; 2278fcf5ef2aSThomas Huth int i; 2279fcf5ef2aSThomas Huth 2280fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2281fcf5ef2aSThomas Huth 2282fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2283fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 228400ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2285fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2286fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2287fcf5ef2aSThomas Huth da.mem_idx, memop); 2288fcf5ef2aSThomas Huth if (i == 7) { 2289fcf5ef2aSThomas Huth break; 2290fcf5ef2aSThomas Huth } 2291fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2292fcf5ef2aSThomas Huth memop = da.memop; 2293fcf5ef2aSThomas Huth } 2294fcf5ef2aSThomas Huth } else { 2295fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2296fcf5ef2aSThomas Huth } 2297fcf5ef2aSThomas Huth break; 2298fcf5ef2aSThomas Huth 2299fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2300fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2301fcf5ef2aSThomas Huth if (size == 8) { 2302fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2303316b6783SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2304316b6783SRichard Henderson da.memop | MO_ALIGN); 2305fcf5ef2aSThomas Huth } else { 2306fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2307fcf5ef2aSThomas Huth } 2308fcf5ef2aSThomas Huth break; 2309fcf5ef2aSThomas Huth 2310fcf5ef2aSThomas Huth default: 2311fcf5ef2aSThomas Huth { 231200ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2313316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN); 2314fcf5ef2aSThomas Huth 2315fcf5ef2aSThomas Huth save_state(dc); 2316fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2317fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2318fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2319fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2320fcf5ef2aSThomas Huth switch (size) { 2321fcf5ef2aSThomas Huth case 4: 2322fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2323ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2324fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2325fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2326fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2327fcf5ef2aSThomas Huth break; 2328fcf5ef2aSThomas Huth case 8: 2329ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop); 2330fcf5ef2aSThomas Huth break; 2331fcf5ef2aSThomas Huth case 16: 2332fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2333ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2334fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2335ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop); 2336fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2337fcf5ef2aSThomas Huth break; 2338fcf5ef2aSThomas Huth default: 2339fcf5ef2aSThomas Huth g_assert_not_reached(); 2340fcf5ef2aSThomas Huth } 2341fcf5ef2aSThomas Huth } 2342fcf5ef2aSThomas Huth break; 2343fcf5ef2aSThomas Huth } 2344fcf5ef2aSThomas Huth } 2345fcf5ef2aSThomas Huth 2346fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2347fcf5ef2aSThomas Huth int insn, int size, int rd) 2348fcf5ef2aSThomas Huth { 2349fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2350fcf5ef2aSThomas Huth TCGv_i32 d32; 2351fcf5ef2aSThomas Huth 2352fcf5ef2aSThomas Huth switch (da.type) { 2353fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2354fcf5ef2aSThomas Huth break; 2355fcf5ef2aSThomas Huth 2356fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2357fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2358fcf5ef2aSThomas Huth switch (size) { 2359fcf5ef2aSThomas Huth case 4: 2360fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2361316b6783SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2362fcf5ef2aSThomas Huth break; 2363fcf5ef2aSThomas Huth case 8: 2364fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2365fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2366fcf5ef2aSThomas Huth break; 2367fcf5ef2aSThomas Huth case 16: 2368fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2369fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2370fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2371fcf5ef2aSThomas Huth having to probe the second page before performing the first 2372fcf5ef2aSThomas Huth write. */ 2373fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2374fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2375fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2376fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2377fcf5ef2aSThomas Huth break; 2378fcf5ef2aSThomas Huth default: 2379fcf5ef2aSThomas Huth g_assert_not_reached(); 2380fcf5ef2aSThomas Huth } 2381fcf5ef2aSThomas Huth break; 2382fcf5ef2aSThomas Huth 2383fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2384fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2385fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 238614776ab5STony Nguyen MemOp memop; 2387fcf5ef2aSThomas Huth TCGv eight; 2388fcf5ef2aSThomas Huth int i; 2389fcf5ef2aSThomas Huth 2390fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2391fcf5ef2aSThomas Huth 2392fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2393fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 239400ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2395fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2396fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2397fcf5ef2aSThomas Huth da.mem_idx, memop); 2398fcf5ef2aSThomas Huth if (i == 7) { 2399fcf5ef2aSThomas Huth break; 2400fcf5ef2aSThomas Huth } 2401fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2402fcf5ef2aSThomas Huth memop = da.memop; 2403fcf5ef2aSThomas Huth } 2404fcf5ef2aSThomas Huth } else { 2405fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2406fcf5ef2aSThomas Huth } 2407fcf5ef2aSThomas Huth break; 2408fcf5ef2aSThomas Huth 2409fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2410fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2411fcf5ef2aSThomas Huth if (size == 8) { 2412fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2413316b6783SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2414316b6783SRichard Henderson da.memop | MO_ALIGN); 2415fcf5ef2aSThomas Huth } else { 2416fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2417fcf5ef2aSThomas Huth } 2418fcf5ef2aSThomas Huth break; 2419fcf5ef2aSThomas Huth 2420fcf5ef2aSThomas Huth default: 2421fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2422fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2423fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2424fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2425fcf5ef2aSThomas Huth break; 2426fcf5ef2aSThomas Huth } 2427fcf5ef2aSThomas Huth } 2428fcf5ef2aSThomas Huth 2429fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2430fcf5ef2aSThomas Huth { 2431fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2432fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2433fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2434fcf5ef2aSThomas Huth 2435fcf5ef2aSThomas Huth switch (da.type) { 2436fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2437fcf5ef2aSThomas Huth return; 2438fcf5ef2aSThomas Huth 2439fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2440fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2441fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2442fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2443fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2444fcf5ef2aSThomas Huth break; 2445fcf5ef2aSThomas Huth 2446fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2447fcf5ef2aSThomas Huth { 2448fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2449fcf5ef2aSThomas Huth 2450fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2451316b6783SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN); 2452fcf5ef2aSThomas Huth 2453fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2454fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2455fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2456fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2457fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2458fcf5ef2aSThomas Huth } else { 2459fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2460fcf5ef2aSThomas Huth } 2461fcf5ef2aSThomas Huth } 2462fcf5ef2aSThomas Huth break; 2463fcf5ef2aSThomas Huth 2464fcf5ef2aSThomas Huth default: 2465fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2466fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2467fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2468fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2469fcf5ef2aSThomas Huth { 247000ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 247100ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2472fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2473fcf5ef2aSThomas Huth 2474fcf5ef2aSThomas Huth save_state(dc); 2475ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2476fcf5ef2aSThomas Huth 2477fcf5ef2aSThomas Huth /* See above. */ 2478fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2479fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2480fcf5ef2aSThomas Huth } else { 2481fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2482fcf5ef2aSThomas Huth } 2483fcf5ef2aSThomas Huth } 2484fcf5ef2aSThomas Huth break; 2485fcf5ef2aSThomas Huth } 2486fcf5ef2aSThomas Huth 2487fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2488fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2489fcf5ef2aSThomas Huth } 2490fcf5ef2aSThomas Huth 2491fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2492fcf5ef2aSThomas Huth int insn, int rd) 2493fcf5ef2aSThomas Huth { 2494fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2495fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2496fcf5ef2aSThomas Huth 2497fcf5ef2aSThomas Huth switch (da.type) { 2498fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2499fcf5ef2aSThomas Huth break; 2500fcf5ef2aSThomas Huth 2501fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2502fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2503fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2504fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2505fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2506fcf5ef2aSThomas Huth break; 2507fcf5ef2aSThomas Huth 2508fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2509fcf5ef2aSThomas Huth { 2510fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2511fcf5ef2aSThomas Huth 2512fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2513fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2514fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2515fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2516fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2517fcf5ef2aSThomas Huth } else { 2518fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2519fcf5ef2aSThomas Huth } 2520fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2521316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2522fcf5ef2aSThomas Huth } 2523fcf5ef2aSThomas Huth break; 2524fcf5ef2aSThomas Huth 2525fcf5ef2aSThomas Huth default: 2526fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2527fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2528fcf5ef2aSThomas Huth { 252900ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 253000ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2531fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2532fcf5ef2aSThomas Huth 2533fcf5ef2aSThomas Huth /* See above. */ 2534fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2535fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2536fcf5ef2aSThomas Huth } else { 2537fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2538fcf5ef2aSThomas Huth } 2539fcf5ef2aSThomas Huth 2540fcf5ef2aSThomas Huth save_state(dc); 2541ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2542fcf5ef2aSThomas Huth } 2543fcf5ef2aSThomas Huth break; 2544fcf5ef2aSThomas Huth } 2545fcf5ef2aSThomas Huth } 2546fcf5ef2aSThomas Huth 2547fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2548fcf5ef2aSThomas Huth int insn, int rd) 2549fcf5ef2aSThomas Huth { 2550fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2551fcf5ef2aSThomas Huth TCGv oldv; 2552fcf5ef2aSThomas Huth 2553fcf5ef2aSThomas Huth switch (da.type) { 2554fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2555fcf5ef2aSThomas Huth return; 2556fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2557fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2558fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2559316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2560fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2561fcf5ef2aSThomas Huth break; 2562fcf5ef2aSThomas Huth default: 2563fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2564fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2565fcf5ef2aSThomas Huth break; 2566fcf5ef2aSThomas Huth } 2567fcf5ef2aSThomas Huth } 2568fcf5ef2aSThomas Huth 2569fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2570fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2571fcf5ef2aSThomas Huth { 2572fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2573fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2574fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2575fcf5ef2aSThomas Huth are unchanged. */ 2576fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2577fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2578fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2579fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2580fcf5ef2aSThomas Huth 2581fcf5ef2aSThomas Huth switch (da.type) { 2582fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2583fcf5ef2aSThomas Huth return; 2584fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2585fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2586316b6783SRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2587fcf5ef2aSThomas Huth break; 2588fcf5ef2aSThomas Huth default: 2589fcf5ef2aSThomas Huth { 259000ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 259100ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2592fcf5ef2aSThomas Huth 2593fcf5ef2aSThomas Huth save_state(dc); 2594ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2595fcf5ef2aSThomas Huth } 2596fcf5ef2aSThomas Huth break; 2597fcf5ef2aSThomas Huth } 2598fcf5ef2aSThomas Huth 2599fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2600fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2601fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2602fcf5ef2aSThomas Huth } 2603fcf5ef2aSThomas Huth 2604fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2605fcf5ef2aSThomas Huth int insn, int rd) 2606fcf5ef2aSThomas Huth { 2607fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2608fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2609fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2610fcf5ef2aSThomas Huth 2611fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2612fcf5ef2aSThomas Huth 2613fcf5ef2aSThomas Huth switch (da.type) { 2614fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2615fcf5ef2aSThomas Huth break; 2616fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2617fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2618316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2619fcf5ef2aSThomas Huth break; 2620fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2621fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2622fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2623fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2624fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2625fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2626fcf5ef2aSThomas Huth { 2627fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 262800ab7e61SRichard Henderson TCGv eight = tcg_constant_tl(8); 2629fcf5ef2aSThomas Huth int i; 2630fcf5ef2aSThomas Huth 2631fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2632fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2633fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2634fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2635fcf5ef2aSThomas Huth } 2636fcf5ef2aSThomas Huth } 2637fcf5ef2aSThomas Huth break; 2638fcf5ef2aSThomas Huth default: 2639fcf5ef2aSThomas Huth { 264000ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 264100ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2642fcf5ef2aSThomas Huth 2643fcf5ef2aSThomas Huth save_state(dc); 2644ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2645fcf5ef2aSThomas Huth } 2646fcf5ef2aSThomas Huth break; 2647fcf5ef2aSThomas Huth } 2648fcf5ef2aSThomas Huth } 2649fcf5ef2aSThomas Huth #endif 2650fcf5ef2aSThomas Huth 2651fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2652fcf5ef2aSThomas Huth { 2653fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2654fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2655fcf5ef2aSThomas Huth } 2656fcf5ef2aSThomas Huth 2657fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2658fcf5ef2aSThomas Huth { 2659fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2660fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 266152123f14SRichard Henderson TCGv t = tcg_temp_new(); 2662fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2663fcf5ef2aSThomas Huth return t; 2664fcf5ef2aSThomas Huth } else { /* register */ 2665fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2666fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2667fcf5ef2aSThomas Huth } 2668fcf5ef2aSThomas Huth } 2669fcf5ef2aSThomas Huth 2670fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2671fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2672fcf5ef2aSThomas Huth { 2673fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2674fcf5ef2aSThomas Huth 2675fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2676fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2677fcf5ef2aSThomas Huth the later. */ 2678fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2679fcf5ef2aSThomas Huth if (cmp->is_bool) { 2680fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2681fcf5ef2aSThomas Huth } else { 2682fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2683fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2684fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2685fcf5ef2aSThomas Huth } 2686fcf5ef2aSThomas Huth 2687fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2688fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2689fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 269000ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2691fcf5ef2aSThomas Huth 2692fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2693fcf5ef2aSThomas Huth 2694fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2695fcf5ef2aSThomas Huth } 2696fcf5ef2aSThomas Huth 2697fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2698fcf5ef2aSThomas Huth { 2699fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2700fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2701fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2702fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2703fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2704fcf5ef2aSThomas Huth } 2705fcf5ef2aSThomas Huth 2706fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2707fcf5ef2aSThomas Huth { 2708fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2709fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2710fcf5ef2aSThomas Huth 2711fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2712fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2713fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2714fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2715fcf5ef2aSThomas Huth 2716fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2717fcf5ef2aSThomas Huth } 2718fcf5ef2aSThomas Huth 27195d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2720fcf5ef2aSThomas Huth { 2721fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2722fcf5ef2aSThomas Huth 2723fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2724ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2725fcf5ef2aSThomas Huth 2726fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2727fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2728fcf5ef2aSThomas Huth 2729fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2730fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2731ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2732fcf5ef2aSThomas Huth 2733fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2734fcf5ef2aSThomas Huth { 2735fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2736fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2737fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2738fcf5ef2aSThomas Huth } 2739fcf5ef2aSThomas Huth } 2740fcf5ef2aSThomas Huth 2741fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2742fcf5ef2aSThomas Huth int width, bool cc, bool left) 2743fcf5ef2aSThomas Huth { 2744905a83deSRichard Henderson TCGv lo1, lo2; 2745fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2746fcf5ef2aSThomas Huth int shift, imask, omask; 2747fcf5ef2aSThomas Huth 2748fcf5ef2aSThomas Huth if (cc) { 2749fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2750fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2751fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2752fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2753fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2754fcf5ef2aSThomas Huth } 2755fcf5ef2aSThomas Huth 2756fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2757fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2758fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2759fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2760fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2761fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2762fcf5ef2aSThomas Huth the value we're looking for. */ 2763fcf5ef2aSThomas Huth switch (width) { 2764fcf5ef2aSThomas Huth case 8: 2765fcf5ef2aSThomas Huth imask = 0x7; 2766fcf5ef2aSThomas Huth shift = 3; 2767fcf5ef2aSThomas Huth omask = 0xff; 2768fcf5ef2aSThomas Huth if (left) { 2769fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2770fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2771fcf5ef2aSThomas Huth } else { 2772fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2773fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2774fcf5ef2aSThomas Huth } 2775fcf5ef2aSThomas Huth break; 2776fcf5ef2aSThomas Huth case 16: 2777fcf5ef2aSThomas Huth imask = 0x6; 2778fcf5ef2aSThomas Huth shift = 1; 2779fcf5ef2aSThomas Huth omask = 0xf; 2780fcf5ef2aSThomas Huth if (left) { 2781fcf5ef2aSThomas Huth tabl = 0x8cef; 2782fcf5ef2aSThomas Huth tabr = 0xf731; 2783fcf5ef2aSThomas Huth } else { 2784fcf5ef2aSThomas Huth tabl = 0x137f; 2785fcf5ef2aSThomas Huth tabr = 0xfec8; 2786fcf5ef2aSThomas Huth } 2787fcf5ef2aSThomas Huth break; 2788fcf5ef2aSThomas Huth case 32: 2789fcf5ef2aSThomas Huth imask = 0x4; 2790fcf5ef2aSThomas Huth shift = 0; 2791fcf5ef2aSThomas Huth omask = 0x3; 2792fcf5ef2aSThomas Huth if (left) { 2793fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2794fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2795fcf5ef2aSThomas Huth } else { 2796fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2797fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2798fcf5ef2aSThomas Huth } 2799fcf5ef2aSThomas Huth break; 2800fcf5ef2aSThomas Huth default: 2801fcf5ef2aSThomas Huth abort(); 2802fcf5ef2aSThomas Huth } 2803fcf5ef2aSThomas Huth 2804fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2805fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2806fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2807fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2808fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2809fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2810fcf5ef2aSThomas Huth 2811905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2812905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2813e3ebbadeSRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 2814fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2815fcf5ef2aSThomas Huth 2816fcf5ef2aSThomas Huth amask = -8; 2817fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2818fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2819fcf5ef2aSThomas Huth } 2820fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2821fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2822fcf5ef2aSThomas Huth 2823e3ebbadeSRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 2824e3ebbadeSRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 2825e3ebbadeSRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 2826fcf5ef2aSThomas Huth } 2827fcf5ef2aSThomas Huth 2828fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2829fcf5ef2aSThomas Huth { 2830fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2831fcf5ef2aSThomas Huth 2832fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2833fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2834fcf5ef2aSThomas Huth if (left) { 2835fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2836fcf5ef2aSThomas Huth } 2837fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2838fcf5ef2aSThomas Huth } 2839fcf5ef2aSThomas Huth 2840fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2841fcf5ef2aSThomas Huth { 2842fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2843fcf5ef2aSThomas Huth 2844fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2845fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2846fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2847fcf5ef2aSThomas Huth 2848fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2849fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2850fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2851fcf5ef2aSThomas Huth 2852fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2853fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2854fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2855fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2856fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2857fcf5ef2aSThomas Huth 2858fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2859fcf5ef2aSThomas Huth } 2860fcf5ef2aSThomas Huth #endif 2861fcf5ef2aSThomas Huth 2862878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2863878cc677SRichard Henderson #include "decode-insns.c.inc" 2864878cc677SRichard Henderson 2865878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2866878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2867878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2868878cc677SRichard Henderson 2869878cc677SRichard Henderson #define avail_ALL(C) true 2870878cc677SRichard Henderson #ifdef TARGET_SPARC64 2871878cc677SRichard Henderson # define avail_32(C) false 2872af25071cSRichard Henderson # define avail_ASR17(C) false 28730faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2874878cc677SRichard Henderson # define avail_64(C) true 28755d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2876af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2877878cc677SRichard Henderson #else 2878878cc677SRichard Henderson # define avail_32(C) true 2879af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 28800faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2881878cc677SRichard Henderson # define avail_64(C) false 28825d617bfbSRichard Henderson # define avail_GL(C) false 2883af25071cSRichard Henderson # define avail_HYPV(C) false 2884878cc677SRichard Henderson #endif 2885878cc677SRichard Henderson 2886878cc677SRichard Henderson /* Default case for non jump instructions. */ 2887878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2888878cc677SRichard Henderson { 2889878cc677SRichard Henderson if (dc->npc & 3) { 2890878cc677SRichard Henderson switch (dc->npc) { 2891878cc677SRichard Henderson case DYNAMIC_PC: 2892878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2893878cc677SRichard Henderson dc->pc = dc->npc; 2894878cc677SRichard Henderson gen_op_next_insn(); 2895878cc677SRichard Henderson break; 2896878cc677SRichard Henderson case JUMP_PC: 2897878cc677SRichard Henderson /* we can do a static jump */ 2898878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2899878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2900878cc677SRichard Henderson break; 2901878cc677SRichard Henderson default: 2902878cc677SRichard Henderson g_assert_not_reached(); 2903878cc677SRichard Henderson } 2904878cc677SRichard Henderson } else { 2905878cc677SRichard Henderson dc->pc = dc->npc; 2906878cc677SRichard Henderson dc->npc = dc->npc + 4; 2907878cc677SRichard Henderson } 2908878cc677SRichard Henderson return true; 2909878cc677SRichard Henderson } 2910878cc677SRichard Henderson 29116d2a0768SRichard Henderson /* 29126d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 29136d2a0768SRichard Henderson */ 29146d2a0768SRichard Henderson 2915276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2916276567aaSRichard Henderson { 2917276567aaSRichard Henderson if (annul) { 2918276567aaSRichard Henderson dc->pc = dc->npc + 4; 2919276567aaSRichard Henderson dc->npc = dc->pc + 4; 2920276567aaSRichard Henderson } else { 2921276567aaSRichard Henderson dc->pc = dc->npc; 2922276567aaSRichard Henderson dc->npc = dc->pc + 4; 2923276567aaSRichard Henderson } 2924276567aaSRichard Henderson return true; 2925276567aaSRichard Henderson } 2926276567aaSRichard Henderson 2927276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2928276567aaSRichard Henderson target_ulong dest) 2929276567aaSRichard Henderson { 2930276567aaSRichard Henderson if (annul) { 2931276567aaSRichard Henderson dc->pc = dest; 2932276567aaSRichard Henderson dc->npc = dest + 4; 2933276567aaSRichard Henderson } else { 2934276567aaSRichard Henderson dc->pc = dc->npc; 2935276567aaSRichard Henderson dc->npc = dest; 2936276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2937276567aaSRichard Henderson } 2938276567aaSRichard Henderson return true; 2939276567aaSRichard Henderson } 2940276567aaSRichard Henderson 29419d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 29429d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2943276567aaSRichard Henderson { 29446b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 29456b3e4cc6SRichard Henderson 2946276567aaSRichard Henderson if (annul) { 29476b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 29486b3e4cc6SRichard Henderson 29499d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 29506b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 29516b3e4cc6SRichard Henderson gen_set_label(l1); 29526b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 29536b3e4cc6SRichard Henderson 29546b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2955276567aaSRichard Henderson } else { 29566b3e4cc6SRichard Henderson if (npc & 3) { 29576b3e4cc6SRichard Henderson switch (npc) { 29586b3e4cc6SRichard Henderson case DYNAMIC_PC: 29596b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 29606b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 29616b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 29629d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 29639d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 29646b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 29656b3e4cc6SRichard Henderson dc->pc = npc; 29666b3e4cc6SRichard Henderson break; 29676b3e4cc6SRichard Henderson default: 29686b3e4cc6SRichard Henderson g_assert_not_reached(); 29696b3e4cc6SRichard Henderson } 29706b3e4cc6SRichard Henderson } else { 29716b3e4cc6SRichard Henderson dc->pc = npc; 29726b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 29736b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 29746b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 29759d4e2bc7SRichard Henderson if (cmp->is_bool) { 29769d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 29779d4e2bc7SRichard Henderson } else { 29789d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 29799d4e2bc7SRichard Henderson } 29806b3e4cc6SRichard Henderson } 2981276567aaSRichard Henderson } 2982276567aaSRichard Henderson return true; 2983276567aaSRichard Henderson } 2984276567aaSRichard Henderson 2985af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2986af25071cSRichard Henderson { 2987af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2988af25071cSRichard Henderson return true; 2989af25071cSRichard Henderson } 2990af25071cSRichard Henderson 2991276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2992276567aaSRichard Henderson { 2993276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 29941ea9c62aSRichard Henderson DisasCompare cmp; 2995276567aaSRichard Henderson 2996276567aaSRichard Henderson switch (a->cond) { 2997276567aaSRichard Henderson case 0x0: 2998276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2999276567aaSRichard Henderson case 0x8: 3000276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 3001276567aaSRichard Henderson default: 3002276567aaSRichard Henderson flush_cond(dc); 30031ea9c62aSRichard Henderson 30041ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 30059d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3006276567aaSRichard Henderson } 3007276567aaSRichard Henderson } 3008276567aaSRichard Henderson 3009276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 3010276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 3011276567aaSRichard Henderson 301245196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 301345196ea4SRichard Henderson { 301445196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3015d5471936SRichard Henderson DisasCompare cmp; 301645196ea4SRichard Henderson 301745196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 301845196ea4SRichard Henderson return true; 301945196ea4SRichard Henderson } 302045196ea4SRichard Henderson switch (a->cond) { 302145196ea4SRichard Henderson case 0x0: 302245196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 302345196ea4SRichard Henderson case 0x8: 302445196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 302545196ea4SRichard Henderson default: 302645196ea4SRichard Henderson flush_cond(dc); 3027d5471936SRichard Henderson 3028d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 30299d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 303045196ea4SRichard Henderson } 303145196ea4SRichard Henderson } 303245196ea4SRichard Henderson 303345196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 303445196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 303545196ea4SRichard Henderson 3036ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 3037ab9ffe98SRichard Henderson { 3038ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3039ab9ffe98SRichard Henderson DisasCompare cmp; 3040ab9ffe98SRichard Henderson 3041ab9ffe98SRichard Henderson if (!avail_64(dc)) { 3042ab9ffe98SRichard Henderson return false; 3043ab9ffe98SRichard Henderson } 3044ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 3045ab9ffe98SRichard Henderson return false; 3046ab9ffe98SRichard Henderson } 3047ab9ffe98SRichard Henderson 3048ab9ffe98SRichard Henderson flush_cond(dc); 3049ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 30509d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3051ab9ffe98SRichard Henderson } 3052ab9ffe98SRichard Henderson 305323ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 305423ada1b1SRichard Henderson { 305523ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 305623ada1b1SRichard Henderson 305723ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 305823ada1b1SRichard Henderson gen_mov_pc_npc(dc); 305923ada1b1SRichard Henderson dc->npc = target; 306023ada1b1SRichard Henderson return true; 306123ada1b1SRichard Henderson } 306223ada1b1SRichard Henderson 306345196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 306445196ea4SRichard Henderson { 306545196ea4SRichard Henderson /* 306645196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 306745196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 306845196ea4SRichard Henderson */ 306945196ea4SRichard Henderson #ifdef TARGET_SPARC64 307045196ea4SRichard Henderson return false; 307145196ea4SRichard Henderson #else 307245196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 307345196ea4SRichard Henderson return true; 307445196ea4SRichard Henderson #endif 307545196ea4SRichard Henderson } 307645196ea4SRichard Henderson 30776d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 30786d2a0768SRichard Henderson { 30796d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 30806d2a0768SRichard Henderson if (a->rd) { 30816d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 30826d2a0768SRichard Henderson } 30836d2a0768SRichard Henderson return advance_pc(dc); 30846d2a0768SRichard Henderson } 30856d2a0768SRichard Henderson 30860faef01bSRichard Henderson /* 30870faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 30880faef01bSRichard Henderson */ 30890faef01bSRichard Henderson 309030376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 309130376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 309230376636SRichard Henderson { 309330376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 309430376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 309530376636SRichard Henderson DisasCompare cmp; 309630376636SRichard Henderson TCGLabel *lab; 309730376636SRichard Henderson TCGv_i32 trap; 309830376636SRichard Henderson 309930376636SRichard Henderson /* Trap never. */ 310030376636SRichard Henderson if (cond == 0) { 310130376636SRichard Henderson return advance_pc(dc); 310230376636SRichard Henderson } 310330376636SRichard Henderson 310430376636SRichard Henderson /* 310530376636SRichard Henderson * Immediate traps are the most common case. Since this value is 310630376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 310730376636SRichard Henderson */ 310830376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 310930376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 311030376636SRichard Henderson } else { 311130376636SRichard Henderson trap = tcg_temp_new_i32(); 311230376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 311330376636SRichard Henderson if (imm) { 311430376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 311530376636SRichard Henderson } else { 311630376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 311730376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 311830376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 311930376636SRichard Henderson } 312030376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 312130376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 312230376636SRichard Henderson } 312330376636SRichard Henderson 312430376636SRichard Henderson /* Trap always. */ 312530376636SRichard Henderson if (cond == 8) { 312630376636SRichard Henderson save_state(dc); 312730376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 312830376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 312930376636SRichard Henderson return true; 313030376636SRichard Henderson } 313130376636SRichard Henderson 313230376636SRichard Henderson /* Conditional trap. */ 313330376636SRichard Henderson flush_cond(dc); 313430376636SRichard Henderson lab = delay_exceptionv(dc, trap); 313530376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 313630376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 313730376636SRichard Henderson 313830376636SRichard Henderson return advance_pc(dc); 313930376636SRichard Henderson } 314030376636SRichard Henderson 314130376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 314230376636SRichard Henderson { 314330376636SRichard Henderson if (avail_32(dc) && a->cc) { 314430376636SRichard Henderson return false; 314530376636SRichard Henderson } 314630376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 314730376636SRichard Henderson } 314830376636SRichard Henderson 314930376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 315030376636SRichard Henderson { 315130376636SRichard Henderson if (avail_64(dc)) { 315230376636SRichard Henderson return false; 315330376636SRichard Henderson } 315430376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 315530376636SRichard Henderson } 315630376636SRichard Henderson 315730376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 315830376636SRichard Henderson { 315930376636SRichard Henderson if (avail_32(dc)) { 316030376636SRichard Henderson return false; 316130376636SRichard Henderson } 316230376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 316330376636SRichard Henderson } 316430376636SRichard Henderson 3165af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3166af25071cSRichard Henderson { 3167af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3168af25071cSRichard Henderson return advance_pc(dc); 3169af25071cSRichard Henderson } 3170af25071cSRichard Henderson 3171af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3172af25071cSRichard Henderson { 3173af25071cSRichard Henderson if (avail_32(dc)) { 3174af25071cSRichard Henderson return false; 3175af25071cSRichard Henderson } 3176af25071cSRichard Henderson if (a->mmask) { 3177af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3178af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3179af25071cSRichard Henderson } 3180af25071cSRichard Henderson if (a->cmask) { 3181af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3182af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3183af25071cSRichard Henderson } 3184af25071cSRichard Henderson return advance_pc(dc); 3185af25071cSRichard Henderson } 3186af25071cSRichard Henderson 3187af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3188af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3189af25071cSRichard Henderson { 3190af25071cSRichard Henderson if (!priv) { 3191af25071cSRichard Henderson return raise_priv(dc); 3192af25071cSRichard Henderson } 3193af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3194af25071cSRichard Henderson return advance_pc(dc); 3195af25071cSRichard Henderson } 3196af25071cSRichard Henderson 3197af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3198af25071cSRichard Henderson { 3199af25071cSRichard Henderson return cpu_y; 3200af25071cSRichard Henderson } 3201af25071cSRichard Henderson 3202af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3203af25071cSRichard Henderson { 3204af25071cSRichard Henderson /* 3205af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3206af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3207af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3208af25071cSRichard Henderson */ 3209af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3210af25071cSRichard Henderson return false; 3211af25071cSRichard Henderson } 3212af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3213af25071cSRichard Henderson } 3214af25071cSRichard Henderson 3215af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3216af25071cSRichard Henderson { 3217af25071cSRichard Henderson uint32_t val; 3218af25071cSRichard Henderson 3219af25071cSRichard Henderson /* 3220af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3221af25071cSRichard Henderson * some of which are writable. 3222af25071cSRichard Henderson */ 3223af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3224af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3225af25071cSRichard Henderson 3226af25071cSRichard Henderson return tcg_constant_tl(val); 3227af25071cSRichard Henderson } 3228af25071cSRichard Henderson 3229af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3230af25071cSRichard Henderson 3231af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3232af25071cSRichard Henderson { 3233af25071cSRichard Henderson update_psr(dc); 3234af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3235af25071cSRichard Henderson return dst; 3236af25071cSRichard Henderson } 3237af25071cSRichard Henderson 3238af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3239af25071cSRichard Henderson 3240af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3241af25071cSRichard Henderson { 3242af25071cSRichard Henderson #ifdef TARGET_SPARC64 3243af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3244af25071cSRichard Henderson #else 3245af25071cSRichard Henderson qemu_build_not_reached(); 3246af25071cSRichard Henderson #endif 3247af25071cSRichard Henderson } 3248af25071cSRichard Henderson 3249af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3250af25071cSRichard Henderson 3251af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3252af25071cSRichard Henderson { 3253af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3254af25071cSRichard Henderson 3255af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3256af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3257af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3258af25071cSRichard Henderson } 3259af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3260af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3261af25071cSRichard Henderson return dst; 3262af25071cSRichard Henderson } 3263af25071cSRichard Henderson 3264af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3265af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3266af25071cSRichard Henderson 3267af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3268af25071cSRichard Henderson { 3269af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3270af25071cSRichard Henderson } 3271af25071cSRichard Henderson 3272af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3273af25071cSRichard Henderson 3274af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3275af25071cSRichard Henderson { 3276af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3277af25071cSRichard Henderson return dst; 3278af25071cSRichard Henderson } 3279af25071cSRichard Henderson 3280af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3281af25071cSRichard Henderson 3282af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3283af25071cSRichard Henderson { 3284af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3285af25071cSRichard Henderson return cpu_gsr; 3286af25071cSRichard Henderson } 3287af25071cSRichard Henderson 3288af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3289af25071cSRichard Henderson 3290af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3291af25071cSRichard Henderson { 3292af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3293af25071cSRichard Henderson return dst; 3294af25071cSRichard Henderson } 3295af25071cSRichard Henderson 3296af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3297af25071cSRichard Henderson 3298af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3299af25071cSRichard Henderson { 3300577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3301577efa45SRichard Henderson return dst; 3302af25071cSRichard Henderson } 3303af25071cSRichard Henderson 3304af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3305af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3306af25071cSRichard Henderson 3307af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3308af25071cSRichard Henderson { 3309af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3310af25071cSRichard Henderson 3311af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3312af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3313af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3314af25071cSRichard Henderson } 3315af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3316af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3317af25071cSRichard Henderson return dst; 3318af25071cSRichard Henderson } 3319af25071cSRichard Henderson 3320af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3321af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3322af25071cSRichard Henderson 3323af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3324af25071cSRichard Henderson { 3325577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3326577efa45SRichard Henderson return dst; 3327af25071cSRichard Henderson } 3328af25071cSRichard Henderson 3329af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3330af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3331af25071cSRichard Henderson 3332af25071cSRichard Henderson /* 3333af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3334af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3335af25071cSRichard Henderson * this ASR as impl. dep 3336af25071cSRichard Henderson */ 3337af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3338af25071cSRichard Henderson { 3339af25071cSRichard Henderson return tcg_constant_tl(1); 3340af25071cSRichard Henderson } 3341af25071cSRichard Henderson 3342af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3343af25071cSRichard Henderson 3344668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3345668bb9b7SRichard Henderson { 3346668bb9b7SRichard Henderson update_psr(dc); 3347668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3348668bb9b7SRichard Henderson return dst; 3349668bb9b7SRichard Henderson } 3350668bb9b7SRichard Henderson 3351668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3352668bb9b7SRichard Henderson 3353668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3354668bb9b7SRichard Henderson { 3355668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3356668bb9b7SRichard Henderson return dst; 3357668bb9b7SRichard Henderson } 3358668bb9b7SRichard Henderson 3359668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3360668bb9b7SRichard Henderson 3361668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3362668bb9b7SRichard Henderson { 3363668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3364668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3365668bb9b7SRichard Henderson 3366668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3367668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3368668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3369668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3370668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3371668bb9b7SRichard Henderson 3372668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3373668bb9b7SRichard Henderson return dst; 3374668bb9b7SRichard Henderson } 3375668bb9b7SRichard Henderson 3376668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3377668bb9b7SRichard Henderson 3378668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3379668bb9b7SRichard Henderson { 3380*2da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 3381*2da789deSRichard Henderson return dst; 3382668bb9b7SRichard Henderson } 3383668bb9b7SRichard Henderson 3384668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3385668bb9b7SRichard Henderson 3386668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3387668bb9b7SRichard Henderson { 3388*2da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 3389*2da789deSRichard Henderson return dst; 3390668bb9b7SRichard Henderson } 3391668bb9b7SRichard Henderson 3392668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3393668bb9b7SRichard Henderson 3394668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3395668bb9b7SRichard Henderson { 3396*2da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 3397*2da789deSRichard Henderson return dst; 3398668bb9b7SRichard Henderson } 3399668bb9b7SRichard Henderson 3400668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3401668bb9b7SRichard Henderson 3402668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3403668bb9b7SRichard Henderson { 3404577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3405577efa45SRichard Henderson return dst; 3406668bb9b7SRichard Henderson } 3407668bb9b7SRichard Henderson 3408668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3409668bb9b7SRichard Henderson do_rdhstick_cmpr) 3410668bb9b7SRichard Henderson 34115d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 34125d617bfbSRichard Henderson { 3413cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3414cd6269f7SRichard Henderson return dst; 34155d617bfbSRichard Henderson } 34165d617bfbSRichard Henderson 34175d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 34185d617bfbSRichard Henderson 34195d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 34205d617bfbSRichard Henderson { 34215d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34225d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34235d617bfbSRichard Henderson 34245d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34255d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 34265d617bfbSRichard Henderson return dst; 34275d617bfbSRichard Henderson #else 34285d617bfbSRichard Henderson qemu_build_not_reached(); 34295d617bfbSRichard Henderson #endif 34305d617bfbSRichard Henderson } 34315d617bfbSRichard Henderson 34325d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 34335d617bfbSRichard Henderson 34345d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 34355d617bfbSRichard Henderson { 34365d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34375d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34385d617bfbSRichard Henderson 34395d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34405d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 34415d617bfbSRichard Henderson return dst; 34425d617bfbSRichard Henderson #else 34435d617bfbSRichard Henderson qemu_build_not_reached(); 34445d617bfbSRichard Henderson #endif 34455d617bfbSRichard Henderson } 34465d617bfbSRichard Henderson 34475d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 34485d617bfbSRichard Henderson 34495d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 34505d617bfbSRichard Henderson { 34515d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34525d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34535d617bfbSRichard Henderson 34545d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34555d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 34565d617bfbSRichard Henderson return dst; 34575d617bfbSRichard Henderson #else 34585d617bfbSRichard Henderson qemu_build_not_reached(); 34595d617bfbSRichard Henderson #endif 34605d617bfbSRichard Henderson } 34615d617bfbSRichard Henderson 34625d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 34635d617bfbSRichard Henderson 34645d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 34655d617bfbSRichard Henderson { 34665d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34675d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34685d617bfbSRichard Henderson 34695d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34705d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 34715d617bfbSRichard Henderson return dst; 34725d617bfbSRichard Henderson #else 34735d617bfbSRichard Henderson qemu_build_not_reached(); 34745d617bfbSRichard Henderson #endif 34755d617bfbSRichard Henderson } 34765d617bfbSRichard Henderson 34775d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 34785d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 34795d617bfbSRichard Henderson 34805d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 34815d617bfbSRichard Henderson { 34825d617bfbSRichard Henderson return cpu_tbr; 34835d617bfbSRichard Henderson } 34845d617bfbSRichard Henderson 3485e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 34865d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 34875d617bfbSRichard Henderson 34885d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 34895d617bfbSRichard Henderson { 34905d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 34915d617bfbSRichard Henderson return dst; 34925d617bfbSRichard Henderson } 34935d617bfbSRichard Henderson 34945d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 34955d617bfbSRichard Henderson 34965d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 34975d617bfbSRichard Henderson { 34985d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 34995d617bfbSRichard Henderson return dst; 35005d617bfbSRichard Henderson } 35015d617bfbSRichard Henderson 35025d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 35035d617bfbSRichard Henderson 35045d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 35055d617bfbSRichard Henderson { 35065d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 35075d617bfbSRichard Henderson return dst; 35085d617bfbSRichard Henderson } 35095d617bfbSRichard Henderson 35105d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 35115d617bfbSRichard Henderson 35125d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 35135d617bfbSRichard Henderson { 35145d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 35155d617bfbSRichard Henderson return dst; 35165d617bfbSRichard Henderson } 35175d617bfbSRichard Henderson 35185d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 35195d617bfbSRichard Henderson 35205d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 35215d617bfbSRichard Henderson { 35225d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 35235d617bfbSRichard Henderson return dst; 35245d617bfbSRichard Henderson } 35255d617bfbSRichard Henderson 35265d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 35275d617bfbSRichard Henderson 35285d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 35295d617bfbSRichard Henderson { 35305d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 35315d617bfbSRichard Henderson return dst; 35325d617bfbSRichard Henderson } 35335d617bfbSRichard Henderson 35345d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 35355d617bfbSRichard Henderson do_rdcanrestore) 35365d617bfbSRichard Henderson 35375d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 35385d617bfbSRichard Henderson { 35395d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 35405d617bfbSRichard Henderson return dst; 35415d617bfbSRichard Henderson } 35425d617bfbSRichard Henderson 35435d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 35445d617bfbSRichard Henderson 35455d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 35465d617bfbSRichard Henderson { 35475d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 35485d617bfbSRichard Henderson return dst; 35495d617bfbSRichard Henderson } 35505d617bfbSRichard Henderson 35515d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 35525d617bfbSRichard Henderson 35535d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 35545d617bfbSRichard Henderson { 35555d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 35565d617bfbSRichard Henderson return dst; 35575d617bfbSRichard Henderson } 35585d617bfbSRichard Henderson 35595d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 35605d617bfbSRichard Henderson 35615d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 35625d617bfbSRichard Henderson { 35635d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 35645d617bfbSRichard Henderson return dst; 35655d617bfbSRichard Henderson } 35665d617bfbSRichard Henderson 35675d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 35685d617bfbSRichard Henderson 35695d617bfbSRichard Henderson /* UA2005 strand status */ 35705d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 35715d617bfbSRichard Henderson { 3572*2da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 3573*2da789deSRichard Henderson return dst; 35745d617bfbSRichard Henderson } 35755d617bfbSRichard Henderson 35765d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 35775d617bfbSRichard Henderson 35785d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 35795d617bfbSRichard Henderson { 3580*2da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 3581*2da789deSRichard Henderson return dst; 35825d617bfbSRichard Henderson } 35835d617bfbSRichard Henderson 35845d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 35855d617bfbSRichard Henderson 3586e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3587e8325dc0SRichard Henderson { 3588e8325dc0SRichard Henderson if (avail_64(dc)) { 3589e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3590e8325dc0SRichard Henderson return advance_pc(dc); 3591e8325dc0SRichard Henderson } 3592e8325dc0SRichard Henderson return false; 3593e8325dc0SRichard Henderson } 3594e8325dc0SRichard Henderson 35950faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 35960faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 35970faef01bSRichard Henderson { 35980faef01bSRichard Henderson TCGv src; 35990faef01bSRichard Henderson 36000faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 36010faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 36020faef01bSRichard Henderson return false; 36030faef01bSRichard Henderson } 36040faef01bSRichard Henderson if (!priv) { 36050faef01bSRichard Henderson return raise_priv(dc); 36060faef01bSRichard Henderson } 36070faef01bSRichard Henderson 36080faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 36090faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 36100faef01bSRichard Henderson } else { 36110faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 36120faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 36130faef01bSRichard Henderson src = src1; 36140faef01bSRichard Henderson } else { 36150faef01bSRichard Henderson src = tcg_temp_new(); 36160faef01bSRichard Henderson if (a->imm) { 36170faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 36180faef01bSRichard Henderson } else { 36190faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 36200faef01bSRichard Henderson } 36210faef01bSRichard Henderson } 36220faef01bSRichard Henderson } 36230faef01bSRichard Henderson func(dc, src); 36240faef01bSRichard Henderson return advance_pc(dc); 36250faef01bSRichard Henderson } 36260faef01bSRichard Henderson 36270faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 36280faef01bSRichard Henderson { 36290faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 36300faef01bSRichard Henderson } 36310faef01bSRichard Henderson 36320faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 36330faef01bSRichard Henderson 36340faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 36350faef01bSRichard Henderson { 36360faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 36370faef01bSRichard Henderson } 36380faef01bSRichard Henderson 36390faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 36400faef01bSRichard Henderson 36410faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 36420faef01bSRichard Henderson { 36430faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 36440faef01bSRichard Henderson 36450faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 36460faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 36470faef01bSRichard Henderson /* End TB to notice changed ASI. */ 36480faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36490faef01bSRichard Henderson } 36500faef01bSRichard Henderson 36510faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 36520faef01bSRichard Henderson 36530faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 36540faef01bSRichard Henderson { 36550faef01bSRichard Henderson #ifdef TARGET_SPARC64 36560faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 36570faef01bSRichard Henderson dc->fprs_dirty = 0; 36580faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36590faef01bSRichard Henderson #else 36600faef01bSRichard Henderson qemu_build_not_reached(); 36610faef01bSRichard Henderson #endif 36620faef01bSRichard Henderson } 36630faef01bSRichard Henderson 36640faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 36650faef01bSRichard Henderson 36660faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 36670faef01bSRichard Henderson { 36680faef01bSRichard Henderson gen_trap_ifnofpu(dc); 36690faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 36700faef01bSRichard Henderson } 36710faef01bSRichard Henderson 36720faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 36730faef01bSRichard Henderson 36740faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 36750faef01bSRichard Henderson { 36760faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 36770faef01bSRichard Henderson } 36780faef01bSRichard Henderson 36790faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 36800faef01bSRichard Henderson 36810faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 36820faef01bSRichard Henderson { 36830faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 36840faef01bSRichard Henderson } 36850faef01bSRichard Henderson 36860faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 36870faef01bSRichard Henderson 36880faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 36890faef01bSRichard Henderson { 36900faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 36910faef01bSRichard Henderson } 36920faef01bSRichard Henderson 36930faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 36940faef01bSRichard Henderson 36950faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 36960faef01bSRichard Henderson { 36970faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 36980faef01bSRichard Henderson 3699577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3700577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 37010faef01bSRichard Henderson translator_io_start(&dc->base); 3702577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 37030faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37040faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37050faef01bSRichard Henderson } 37060faef01bSRichard Henderson 37070faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 37080faef01bSRichard Henderson 37090faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 37100faef01bSRichard Henderson { 37110faef01bSRichard Henderson #ifdef TARGET_SPARC64 37120faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37130faef01bSRichard Henderson 37140faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 37150faef01bSRichard Henderson translator_io_start(&dc->base); 37160faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 37170faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37180faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37190faef01bSRichard Henderson #else 37200faef01bSRichard Henderson qemu_build_not_reached(); 37210faef01bSRichard Henderson #endif 37220faef01bSRichard Henderson } 37230faef01bSRichard Henderson 37240faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 37250faef01bSRichard Henderson 37260faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 37270faef01bSRichard Henderson { 37280faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37290faef01bSRichard Henderson 3730577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3731577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 37320faef01bSRichard Henderson translator_io_start(&dc->base); 3733577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 37340faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37350faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37360faef01bSRichard Henderson } 37370faef01bSRichard Henderson 37380faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 37390faef01bSRichard Henderson 37400faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 37410faef01bSRichard Henderson { 37420faef01bSRichard Henderson save_state(dc); 37430faef01bSRichard Henderson gen_helper_power_down(tcg_env); 37440faef01bSRichard Henderson } 37450faef01bSRichard Henderson 37460faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 37470faef01bSRichard Henderson 374825524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 374925524734SRichard Henderson { 375025524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 375125524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 375225524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 375325524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 375425524734SRichard Henderson } 375525524734SRichard Henderson 375625524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 375725524734SRichard Henderson 37589422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 37599422278eSRichard Henderson { 37609422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3761cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3762cd6269f7SRichard Henderson 3763cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3764cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 37659422278eSRichard Henderson } 37669422278eSRichard Henderson 37679422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 37689422278eSRichard Henderson 37699422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 37709422278eSRichard Henderson { 37719422278eSRichard Henderson #ifdef TARGET_SPARC64 37729422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37739422278eSRichard Henderson 37749422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37759422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 37769422278eSRichard Henderson #else 37779422278eSRichard Henderson qemu_build_not_reached(); 37789422278eSRichard Henderson #endif 37799422278eSRichard Henderson } 37809422278eSRichard Henderson 37819422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 37829422278eSRichard Henderson 37839422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 37849422278eSRichard Henderson { 37859422278eSRichard Henderson #ifdef TARGET_SPARC64 37869422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37879422278eSRichard Henderson 37889422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37899422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 37909422278eSRichard Henderson #else 37919422278eSRichard Henderson qemu_build_not_reached(); 37929422278eSRichard Henderson #endif 37939422278eSRichard Henderson } 37949422278eSRichard Henderson 37959422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 37969422278eSRichard Henderson 37979422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 37989422278eSRichard Henderson { 37999422278eSRichard Henderson #ifdef TARGET_SPARC64 38009422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38019422278eSRichard Henderson 38029422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38039422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 38049422278eSRichard Henderson #else 38059422278eSRichard Henderson qemu_build_not_reached(); 38069422278eSRichard Henderson #endif 38079422278eSRichard Henderson } 38089422278eSRichard Henderson 38099422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 38109422278eSRichard Henderson 38119422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 38129422278eSRichard Henderson { 38139422278eSRichard Henderson #ifdef TARGET_SPARC64 38149422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38159422278eSRichard Henderson 38169422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38179422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 38189422278eSRichard Henderson #else 38199422278eSRichard Henderson qemu_build_not_reached(); 38209422278eSRichard Henderson #endif 38219422278eSRichard Henderson } 38229422278eSRichard Henderson 38239422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 38249422278eSRichard Henderson 38259422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 38269422278eSRichard Henderson { 38279422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 38289422278eSRichard Henderson 38299422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 38309422278eSRichard Henderson translator_io_start(&dc->base); 38319422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 38329422278eSRichard Henderson /* End TB to handle timer interrupt */ 38339422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38349422278eSRichard Henderson } 38359422278eSRichard Henderson 38369422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 38379422278eSRichard Henderson 38389422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 38399422278eSRichard Henderson { 38409422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 38419422278eSRichard Henderson } 38429422278eSRichard Henderson 38439422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 38449422278eSRichard Henderson 38459422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 38469422278eSRichard Henderson { 38479422278eSRichard Henderson save_state(dc); 38489422278eSRichard Henderson if (translator_io_start(&dc->base)) { 38499422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38509422278eSRichard Henderson } 38519422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 38529422278eSRichard Henderson dc->npc = DYNAMIC_PC; 38539422278eSRichard Henderson } 38549422278eSRichard Henderson 38559422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 38569422278eSRichard Henderson 38579422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 38589422278eSRichard Henderson { 38599422278eSRichard Henderson save_state(dc); 38609422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 38619422278eSRichard Henderson dc->npc = DYNAMIC_PC; 38629422278eSRichard Henderson } 38639422278eSRichard Henderson 38649422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 38659422278eSRichard Henderson 38669422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 38679422278eSRichard Henderson { 38689422278eSRichard Henderson if (translator_io_start(&dc->base)) { 38699422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38709422278eSRichard Henderson } 38719422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 38729422278eSRichard Henderson } 38739422278eSRichard Henderson 38749422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 38759422278eSRichard Henderson 38769422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 38779422278eSRichard Henderson { 38789422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 38799422278eSRichard Henderson } 38809422278eSRichard Henderson 38819422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 38829422278eSRichard Henderson 38839422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 38849422278eSRichard Henderson { 38859422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 38869422278eSRichard Henderson } 38879422278eSRichard Henderson 38889422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 38899422278eSRichard Henderson 38909422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 38919422278eSRichard Henderson { 38929422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 38939422278eSRichard Henderson } 38949422278eSRichard Henderson 38959422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 38969422278eSRichard Henderson 38979422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 38989422278eSRichard Henderson { 38999422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 39009422278eSRichard Henderson } 39019422278eSRichard Henderson 39029422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 39039422278eSRichard Henderson 39049422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 39059422278eSRichard Henderson { 39069422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 39079422278eSRichard Henderson } 39089422278eSRichard Henderson 39099422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 39109422278eSRichard Henderson 39119422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 39129422278eSRichard Henderson { 39139422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 39149422278eSRichard Henderson } 39159422278eSRichard Henderson 39169422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 39179422278eSRichard Henderson 39189422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 39199422278eSRichard Henderson { 39209422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 39219422278eSRichard Henderson } 39229422278eSRichard Henderson 39239422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 39249422278eSRichard Henderson 39259422278eSRichard Henderson /* UA2005 strand status */ 39269422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 39279422278eSRichard Henderson { 3928*2da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 39299422278eSRichard Henderson } 39309422278eSRichard Henderson 39319422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 39329422278eSRichard Henderson 3933bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3934bb97f2f5SRichard Henderson 3935bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3936bb97f2f5SRichard Henderson { 3937bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3938bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3939bb97f2f5SRichard Henderson } 3940bb97f2f5SRichard Henderson 3941bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3942bb97f2f5SRichard Henderson 3943bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3944bb97f2f5SRichard Henderson { 3945bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3946bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3947bb97f2f5SRichard Henderson 3948bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3949bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3950bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3951bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3952bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3953bb97f2f5SRichard Henderson 3954bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3955bb97f2f5SRichard Henderson } 3956bb97f2f5SRichard Henderson 3957bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3958bb97f2f5SRichard Henderson 3959bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3960bb97f2f5SRichard Henderson { 3961*2da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3962bb97f2f5SRichard Henderson } 3963bb97f2f5SRichard Henderson 3964bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3965bb97f2f5SRichard Henderson 3966bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3967bb97f2f5SRichard Henderson { 3968*2da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3969bb97f2f5SRichard Henderson } 3970bb97f2f5SRichard Henderson 3971bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3972bb97f2f5SRichard Henderson 3973bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3974bb97f2f5SRichard Henderson { 3975bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3976bb97f2f5SRichard Henderson 3977577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3978bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3979bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3980577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3981bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3982bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3983bb97f2f5SRichard Henderson } 3984bb97f2f5SRichard Henderson 3985bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3986bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3987bb97f2f5SRichard Henderson 398825524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 398925524734SRichard Henderson { 399025524734SRichard Henderson if (!supervisor(dc)) { 399125524734SRichard Henderson return raise_priv(dc); 399225524734SRichard Henderson } 399325524734SRichard Henderson if (saved) { 399425524734SRichard Henderson gen_helper_saved(tcg_env); 399525524734SRichard Henderson } else { 399625524734SRichard Henderson gen_helper_restored(tcg_env); 399725524734SRichard Henderson } 399825524734SRichard Henderson return advance_pc(dc); 399925524734SRichard Henderson } 400025524734SRichard Henderson 400125524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 400225524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 400325524734SRichard Henderson 40040faef01bSRichard Henderson static bool trans_NOP_v7(DisasContext *dc, arg_NOP_v7 *a) 40050faef01bSRichard Henderson { 40060faef01bSRichard Henderson /* 40070faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 40080faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 40090faef01bSRichard Henderson */ 40100faef01bSRichard Henderson if (avail_32(dc)) { 40110faef01bSRichard Henderson return advance_pc(dc); 40120faef01bSRichard Henderson } 40130faef01bSRichard Henderson return false; 40140faef01bSRichard Henderson } 40150faef01bSRichard Henderson 4016fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 4017fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4018fcf5ef2aSThomas Huth goto illegal_insn; 4019fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 4020fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4021fcf5ef2aSThomas Huth goto nfpu_insn; 4022fcf5ef2aSThomas Huth 4023fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 4024878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 4025fcf5ef2aSThomas Huth { 4026fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 4027fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 4028fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 4029fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 4030fcf5ef2aSThomas Huth target_long simm; 4031fcf5ef2aSThomas Huth 4032fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 4033fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 4034fcf5ef2aSThomas Huth 4035fcf5ef2aSThomas Huth switch (opc) { 40366d2a0768SRichard Henderson case 0: 40376d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 403823ada1b1SRichard Henderson case 1: 403923ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4040fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 4041fcf5ef2aSThomas Huth { 4042af25071cSRichard Henderson unsigned int xop __attribute__((unused)) = GET_FIELD(insn, 7, 12); 4043af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 4044af25071cSRichard Henderson TCGv cpu_tmp0 __attribute__((unused)); 4045fcf5ef2aSThomas Huth 4046af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 4047fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4048fcf5ef2aSThomas Huth goto jmp_insn; 4049fcf5ef2aSThomas Huth } 4050fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4051fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4052fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4053fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4054fcf5ef2aSThomas Huth 4055fcf5ef2aSThomas Huth switch (xop) { 4056fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 4057fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 4058fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4059fcf5ef2aSThomas Huth break; 4060fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 4061fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 4062fcf5ef2aSThomas Huth break; 4063fcf5ef2aSThomas Huth case 0x9: /* fabss */ 4064fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 4065fcf5ef2aSThomas Huth break; 4066fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 4067fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 4068fcf5ef2aSThomas Huth break; 4069fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 4070fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 4071fcf5ef2aSThomas Huth break; 4072fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 4073fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4074fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 4075fcf5ef2aSThomas Huth break; 4076fcf5ef2aSThomas Huth case 0x41: /* fadds */ 4077fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 4078fcf5ef2aSThomas Huth break; 4079fcf5ef2aSThomas Huth case 0x42: /* faddd */ 4080fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 4081fcf5ef2aSThomas Huth break; 4082fcf5ef2aSThomas Huth case 0x43: /* faddq */ 4083fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4084fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 4085fcf5ef2aSThomas Huth break; 4086fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 4087fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 4088fcf5ef2aSThomas Huth break; 4089fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 4090fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 4091fcf5ef2aSThomas Huth break; 4092fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 4093fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4094fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 4095fcf5ef2aSThomas Huth break; 4096fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 4097fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 4098fcf5ef2aSThomas Huth break; 4099fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 4100fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 4101fcf5ef2aSThomas Huth break; 4102fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 4103fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4104fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 4105fcf5ef2aSThomas Huth break; 4106fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 4107fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 4108fcf5ef2aSThomas Huth break; 4109fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 4110fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 4111fcf5ef2aSThomas Huth break; 4112fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 4113fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4114fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 4115fcf5ef2aSThomas Huth break; 4116fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 4117fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 4118fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 4119fcf5ef2aSThomas Huth break; 4120fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 4121fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4122fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 4123fcf5ef2aSThomas Huth break; 4124fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 4125fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 4126fcf5ef2aSThomas Huth break; 4127fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 4128fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 4129fcf5ef2aSThomas Huth break; 4130fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 4131fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4132fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 4133fcf5ef2aSThomas Huth break; 4134fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 4135fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 4136fcf5ef2aSThomas Huth break; 4137fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 4138fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 4139fcf5ef2aSThomas Huth break; 4140fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 4141fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4142fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 4143fcf5ef2aSThomas Huth break; 4144fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 4145fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4146fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 4147fcf5ef2aSThomas Huth break; 4148fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 4149fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4150fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 4151fcf5ef2aSThomas Huth break; 4152fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 4153fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4154fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 4155fcf5ef2aSThomas Huth break; 4156fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 4157fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 4158fcf5ef2aSThomas Huth break; 4159fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 4160fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 4161fcf5ef2aSThomas Huth break; 4162fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 4163fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4164fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 4165fcf5ef2aSThomas Huth break; 4166fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4167fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 4168fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4169fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4170fcf5ef2aSThomas Huth break; 4171fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 4172fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4173fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 4174fcf5ef2aSThomas Huth break; 4175fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 4176fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 4177fcf5ef2aSThomas Huth break; 4178fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 4179fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4180fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 4181fcf5ef2aSThomas Huth break; 4182fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 4183fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 4184fcf5ef2aSThomas Huth break; 4185fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 4186fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4187fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 4188fcf5ef2aSThomas Huth break; 4189fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 4190fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 4191fcf5ef2aSThomas Huth break; 4192fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 4193fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 4194fcf5ef2aSThomas Huth break; 4195fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 4196fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4197fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 4198fcf5ef2aSThomas Huth break; 4199fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 4200fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 4201fcf5ef2aSThomas Huth break; 4202fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 4203fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 4204fcf5ef2aSThomas Huth break; 4205fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 4206fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4207fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 4208fcf5ef2aSThomas Huth break; 4209fcf5ef2aSThomas Huth #endif 4210fcf5ef2aSThomas Huth default: 4211fcf5ef2aSThomas Huth goto illegal_insn; 4212fcf5ef2aSThomas Huth } 4213fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 4214fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4215fcf5ef2aSThomas Huth int cond; 4216fcf5ef2aSThomas Huth #endif 4217fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4218fcf5ef2aSThomas Huth goto jmp_insn; 4219fcf5ef2aSThomas Huth } 4220fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4221fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4222fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4223fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4224fcf5ef2aSThomas Huth 4225fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4226fcf5ef2aSThomas Huth #define FMOVR(sz) \ 4227fcf5ef2aSThomas Huth do { \ 4228fcf5ef2aSThomas Huth DisasCompare cmp; \ 4229fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 4230fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 4231fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 4232fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4233fcf5ef2aSThomas Huth } while (0) 4234fcf5ef2aSThomas Huth 4235fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 4236fcf5ef2aSThomas Huth FMOVR(s); 4237fcf5ef2aSThomas Huth break; 4238fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 4239fcf5ef2aSThomas Huth FMOVR(d); 4240fcf5ef2aSThomas Huth break; 4241fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 4242fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4243fcf5ef2aSThomas Huth FMOVR(q); 4244fcf5ef2aSThomas Huth break; 4245fcf5ef2aSThomas Huth } 4246fcf5ef2aSThomas Huth #undef FMOVR 4247fcf5ef2aSThomas Huth #endif 4248fcf5ef2aSThomas Huth switch (xop) { 4249fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4250fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 4251fcf5ef2aSThomas Huth do { \ 4252fcf5ef2aSThomas Huth DisasCompare cmp; \ 4253fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4254fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 4255fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4256fcf5ef2aSThomas Huth } while (0) 4257fcf5ef2aSThomas Huth 4258fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 4259fcf5ef2aSThomas Huth FMOVCC(0, s); 4260fcf5ef2aSThomas Huth break; 4261fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 4262fcf5ef2aSThomas Huth FMOVCC(0, d); 4263fcf5ef2aSThomas Huth break; 4264fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 4265fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4266fcf5ef2aSThomas Huth FMOVCC(0, q); 4267fcf5ef2aSThomas Huth break; 4268fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 4269fcf5ef2aSThomas Huth FMOVCC(1, s); 4270fcf5ef2aSThomas Huth break; 4271fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 4272fcf5ef2aSThomas Huth FMOVCC(1, d); 4273fcf5ef2aSThomas Huth break; 4274fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 4275fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4276fcf5ef2aSThomas Huth FMOVCC(1, q); 4277fcf5ef2aSThomas Huth break; 4278fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 4279fcf5ef2aSThomas Huth FMOVCC(2, s); 4280fcf5ef2aSThomas Huth break; 4281fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 4282fcf5ef2aSThomas Huth FMOVCC(2, d); 4283fcf5ef2aSThomas Huth break; 4284fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 4285fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4286fcf5ef2aSThomas Huth FMOVCC(2, q); 4287fcf5ef2aSThomas Huth break; 4288fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 4289fcf5ef2aSThomas Huth FMOVCC(3, s); 4290fcf5ef2aSThomas Huth break; 4291fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 4292fcf5ef2aSThomas Huth FMOVCC(3, d); 4293fcf5ef2aSThomas Huth break; 4294fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 4295fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4296fcf5ef2aSThomas Huth FMOVCC(3, q); 4297fcf5ef2aSThomas Huth break; 4298fcf5ef2aSThomas Huth #undef FMOVCC 4299fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 4300fcf5ef2aSThomas Huth do { \ 4301fcf5ef2aSThomas Huth DisasCompare cmp; \ 4302fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4303fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 4304fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4305fcf5ef2aSThomas Huth } while (0) 4306fcf5ef2aSThomas Huth 4307fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 4308fcf5ef2aSThomas Huth FMOVCC(0, s); 4309fcf5ef2aSThomas Huth break; 4310fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 4311fcf5ef2aSThomas Huth FMOVCC(0, d); 4312fcf5ef2aSThomas Huth break; 4313fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 4314fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4315fcf5ef2aSThomas Huth FMOVCC(0, q); 4316fcf5ef2aSThomas Huth break; 4317fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 4318fcf5ef2aSThomas Huth FMOVCC(1, s); 4319fcf5ef2aSThomas Huth break; 4320fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 4321fcf5ef2aSThomas Huth FMOVCC(1, d); 4322fcf5ef2aSThomas Huth break; 4323fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 4324fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4325fcf5ef2aSThomas Huth FMOVCC(1, q); 4326fcf5ef2aSThomas Huth break; 4327fcf5ef2aSThomas Huth #undef FMOVCC 4328fcf5ef2aSThomas Huth #endif 4329fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 4330fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4331fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 4332fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 4333fcf5ef2aSThomas Huth break; 4334fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 4335fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4336fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4337fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 4338fcf5ef2aSThomas Huth break; 4339fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 4340fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4341fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 4342fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 4343fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 4344fcf5ef2aSThomas Huth break; 4345fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 4346fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4347fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 4348fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 4349fcf5ef2aSThomas Huth break; 4350fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 4351fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4352fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4353fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 4354fcf5ef2aSThomas Huth break; 4355fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 4356fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4357fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 4358fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 4359fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 4360fcf5ef2aSThomas Huth break; 4361fcf5ef2aSThomas Huth default: 4362fcf5ef2aSThomas Huth goto illegal_insn; 4363fcf5ef2aSThomas Huth } 4364fcf5ef2aSThomas Huth } else if (xop == 0x2) { 4365fcf5ef2aSThomas Huth TCGv dst = gen_dest_gpr(dc, rd); 4366fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4367fcf5ef2aSThomas Huth if (rs1 == 0) { 4368fcf5ef2aSThomas Huth /* clr/mov shortcut : or %g0, x, y -> mov x, y */ 4369fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4370fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 4371fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, simm); 4372fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4373fcf5ef2aSThomas Huth } else { /* register */ 4374fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4375fcf5ef2aSThomas Huth if (rs2 == 0) { 4376fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 4377fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4378fcf5ef2aSThomas Huth } else { 4379fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4380fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src2); 4381fcf5ef2aSThomas Huth } 4382fcf5ef2aSThomas Huth } 4383fcf5ef2aSThomas Huth } else { 4384fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4385fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4386fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 4387fcf5ef2aSThomas Huth tcg_gen_ori_tl(dst, cpu_src1, simm); 4388fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4389fcf5ef2aSThomas Huth } else { /* register */ 4390fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4391fcf5ef2aSThomas Huth if (rs2 == 0) { 4392fcf5ef2aSThomas Huth /* mov shortcut: or x, %g0, y -> mov x, y */ 4393fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src1); 4394fcf5ef2aSThomas Huth } else { 4395fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4396fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, cpu_src1, cpu_src2); 4397fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4398fcf5ef2aSThomas Huth } 4399fcf5ef2aSThomas Huth } 4400fcf5ef2aSThomas Huth } 4401fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4402fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 4403fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4404fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4405fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4406fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4407fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 4408fcf5ef2aSThomas Huth } else { 4409fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 4410fcf5ef2aSThomas Huth } 4411fcf5ef2aSThomas Huth } else { /* register */ 4412fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4413fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 441452123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4415fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4416fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4417fcf5ef2aSThomas Huth } else { 4418fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4419fcf5ef2aSThomas Huth } 4420fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 4421fcf5ef2aSThomas Huth } 4422fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4423fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 4424fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4425fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4426fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4427fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4428fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 4429fcf5ef2aSThomas Huth } else { 4430fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4431fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 4432fcf5ef2aSThomas Huth } 4433fcf5ef2aSThomas Huth } else { /* register */ 4434fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4435fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 443652123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4437fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4438fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4439fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 4440fcf5ef2aSThomas Huth } else { 4441fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4442fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 4443fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 4444fcf5ef2aSThomas Huth } 4445fcf5ef2aSThomas Huth } 4446fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4447fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 4448fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4449fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4450fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4451fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4452fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 4453fcf5ef2aSThomas Huth } else { 4454fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4455fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 4456fcf5ef2aSThomas Huth } 4457fcf5ef2aSThomas Huth } else { /* register */ 4458fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4459fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 446052123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4461fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 4462fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 4463fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 4464fcf5ef2aSThomas Huth } else { 4465fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 4466fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 4467fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 4468fcf5ef2aSThomas Huth } 4469fcf5ef2aSThomas Huth } 4470fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4471fcf5ef2aSThomas Huth #endif 4472fcf5ef2aSThomas Huth } else if (xop < 0x36) { 4473fcf5ef2aSThomas Huth if (xop < 0x20) { 4474fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4475fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4476fcf5ef2aSThomas Huth switch (xop & ~0x10) { 4477fcf5ef2aSThomas Huth case 0x0: /* add */ 4478fcf5ef2aSThomas Huth if (xop & 0x10) { 4479fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4480fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4481fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4482fcf5ef2aSThomas Huth } else { 4483fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4484fcf5ef2aSThomas Huth } 4485fcf5ef2aSThomas Huth break; 4486fcf5ef2aSThomas Huth case 0x1: /* and */ 4487fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2); 4488fcf5ef2aSThomas Huth if (xop & 0x10) { 4489fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4490fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4491fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4492fcf5ef2aSThomas Huth } 4493fcf5ef2aSThomas Huth break; 4494fcf5ef2aSThomas Huth case 0x2: /* or */ 4495fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2); 4496fcf5ef2aSThomas Huth if (xop & 0x10) { 4497fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4498fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4499fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4500fcf5ef2aSThomas Huth } 4501fcf5ef2aSThomas Huth break; 4502fcf5ef2aSThomas Huth case 0x3: /* xor */ 4503fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2); 4504fcf5ef2aSThomas Huth if (xop & 0x10) { 4505fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4506fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4507fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4508fcf5ef2aSThomas Huth } 4509fcf5ef2aSThomas Huth break; 4510fcf5ef2aSThomas Huth case 0x4: /* sub */ 4511fcf5ef2aSThomas Huth if (xop & 0x10) { 4512fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4513fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4514fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 4515fcf5ef2aSThomas Huth } else { 4516fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2); 4517fcf5ef2aSThomas Huth } 4518fcf5ef2aSThomas Huth break; 4519fcf5ef2aSThomas Huth case 0x5: /* andn */ 4520fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2); 4521fcf5ef2aSThomas Huth if (xop & 0x10) { 4522fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4523fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4524fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4525fcf5ef2aSThomas Huth } 4526fcf5ef2aSThomas Huth break; 4527fcf5ef2aSThomas Huth case 0x6: /* orn */ 4528fcf5ef2aSThomas Huth tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2); 4529fcf5ef2aSThomas Huth if (xop & 0x10) { 4530fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4531fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4532fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4533fcf5ef2aSThomas Huth } 4534fcf5ef2aSThomas Huth break; 4535fcf5ef2aSThomas Huth case 0x7: /* xorn */ 4536fcf5ef2aSThomas Huth tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2); 4537fcf5ef2aSThomas Huth if (xop & 0x10) { 4538fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4539fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4540fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4541fcf5ef2aSThomas Huth } 4542fcf5ef2aSThomas Huth break; 4543fcf5ef2aSThomas Huth case 0x8: /* addx, V9 addc */ 4544fcf5ef2aSThomas Huth gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4545fcf5ef2aSThomas Huth (xop & 0x10)); 4546fcf5ef2aSThomas Huth break; 4547fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4548fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 4549fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 4550fcf5ef2aSThomas Huth break; 4551fcf5ef2aSThomas Huth #endif 4552fcf5ef2aSThomas Huth case 0xa: /* umul */ 4553fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4554fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 4555fcf5ef2aSThomas Huth if (xop & 0x10) { 4556fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4557fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4558fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4559fcf5ef2aSThomas Huth } 4560fcf5ef2aSThomas Huth break; 4561fcf5ef2aSThomas Huth case 0xb: /* smul */ 4562fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4563fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 4564fcf5ef2aSThomas Huth if (xop & 0x10) { 4565fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4566fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4567fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4568fcf5ef2aSThomas Huth } 4569fcf5ef2aSThomas Huth break; 4570fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 4571fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4572fcf5ef2aSThomas Huth (xop & 0x10)); 4573fcf5ef2aSThomas Huth break; 4574fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4575fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 4576ad75a51eSRichard Henderson gen_helper_udivx(cpu_dst, tcg_env, cpu_src1, cpu_src2); 4577fcf5ef2aSThomas Huth break; 4578fcf5ef2aSThomas Huth #endif 4579fcf5ef2aSThomas Huth case 0xe: /* udiv */ 4580fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4581fcf5ef2aSThomas Huth if (xop & 0x10) { 4582ad75a51eSRichard Henderson gen_helper_udiv_cc(cpu_dst, tcg_env, cpu_src1, 4583fcf5ef2aSThomas Huth cpu_src2); 4584fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4585fcf5ef2aSThomas Huth } else { 4586ad75a51eSRichard Henderson gen_helper_udiv(cpu_dst, tcg_env, cpu_src1, 4587fcf5ef2aSThomas Huth cpu_src2); 4588fcf5ef2aSThomas Huth } 4589fcf5ef2aSThomas Huth break; 4590fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4591fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4592fcf5ef2aSThomas Huth if (xop & 0x10) { 4593ad75a51eSRichard Henderson gen_helper_sdiv_cc(cpu_dst, tcg_env, cpu_src1, 4594fcf5ef2aSThomas Huth cpu_src2); 4595fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4596fcf5ef2aSThomas Huth } else { 4597ad75a51eSRichard Henderson gen_helper_sdiv(cpu_dst, tcg_env, cpu_src1, 4598fcf5ef2aSThomas Huth cpu_src2); 4599fcf5ef2aSThomas Huth } 4600fcf5ef2aSThomas Huth break; 4601fcf5ef2aSThomas Huth default: 4602fcf5ef2aSThomas Huth goto illegal_insn; 4603fcf5ef2aSThomas Huth } 4604fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4605fcf5ef2aSThomas Huth } else { 4606fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4607fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4608fcf5ef2aSThomas Huth switch (xop) { 4609fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4610fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4611fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4612fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4613fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4614fcf5ef2aSThomas Huth break; 4615fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4616fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4617fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4618fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4619fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4620fcf5ef2aSThomas Huth break; 4621fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4622ad75a51eSRichard Henderson gen_helper_taddcctv(cpu_dst, tcg_env, 4623fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4624fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4625fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4626fcf5ef2aSThomas Huth break; 4627fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4628ad75a51eSRichard Henderson gen_helper_tsubcctv(cpu_dst, tcg_env, 4629fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4630fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4631fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4632fcf5ef2aSThomas Huth break; 4633fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4634fcf5ef2aSThomas Huth update_psr(dc); 4635fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4636fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4637fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4638fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4639fcf5ef2aSThomas Huth break; 4640fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4641fcf5ef2aSThomas Huth case 0x25: /* sll */ 4642fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4643fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4644fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4645fcf5ef2aSThomas Huth } else { /* register */ 464652123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4647fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4648fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4649fcf5ef2aSThomas Huth } 4650fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4651fcf5ef2aSThomas Huth break; 4652fcf5ef2aSThomas Huth case 0x26: /* srl */ 4653fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4654fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4655fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4656fcf5ef2aSThomas Huth } else { /* register */ 465752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4658fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4659fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4660fcf5ef2aSThomas Huth } 4661fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4662fcf5ef2aSThomas Huth break; 4663fcf5ef2aSThomas Huth case 0x27: /* sra */ 4664fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4665fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4666fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4667fcf5ef2aSThomas Huth } else { /* register */ 466852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4669fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4670fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4671fcf5ef2aSThomas Huth } 4672fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4673fcf5ef2aSThomas Huth break; 4674fcf5ef2aSThomas Huth #endif 4675fcf5ef2aSThomas Huth case 0x30: 46760faef01bSRichard Henderson goto illegal_insn; /* WRASR in decodetree */ 46779422278eSRichard Henderson case 0x32: 46789422278eSRichard Henderson goto illegal_insn; /* WRPR in decodetree */ 4679fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4680bb97f2f5SRichard Henderson goto illegal_insn; /* WRTBR, WRHPR in decodetree */ 4681fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4682fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4683fcf5ef2aSThomas Huth { 4684fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4685fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4686fcf5ef2aSThomas Huth DisasCompare cmp; 4687fcf5ef2aSThomas Huth TCGv dst; 4688fcf5ef2aSThomas Huth 4689fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4690fcf5ef2aSThomas Huth if (cc == 0) { 4691fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4692fcf5ef2aSThomas Huth } else if (cc == 2) { 4693fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4694fcf5ef2aSThomas Huth } else { 4695fcf5ef2aSThomas Huth goto illegal_insn; 4696fcf5ef2aSThomas Huth } 4697fcf5ef2aSThomas Huth } else { 4698fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4699fcf5ef2aSThomas Huth } 4700fcf5ef2aSThomas Huth 4701fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4702fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4703fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4704fcf5ef2aSThomas Huth if (IS_IMM) { 4705fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4706fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4707fcf5ef2aSThomas Huth } 4708fcf5ef2aSThomas Huth 4709fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4710fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4711fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4712fcf5ef2aSThomas Huth cpu_src2, dst); 4713fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4714fcf5ef2aSThomas Huth break; 4715fcf5ef2aSThomas Huth } 4716fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4717ad75a51eSRichard Henderson gen_helper_sdivx(cpu_dst, tcg_env, cpu_src1, cpu_src2); 4718fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4719fcf5ef2aSThomas Huth break; 4720fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 472108da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4722fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4723fcf5ef2aSThomas Huth break; 4724fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4725fcf5ef2aSThomas Huth { 4726fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4727fcf5ef2aSThomas Huth DisasCompare cmp; 4728fcf5ef2aSThomas Huth TCGv dst; 4729fcf5ef2aSThomas Huth 4730fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4731fcf5ef2aSThomas Huth 4732fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4733fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4734fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4735fcf5ef2aSThomas Huth if (IS_IMM) { 4736fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4737fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4738fcf5ef2aSThomas Huth } 4739fcf5ef2aSThomas Huth 4740fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4741fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4742fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4743fcf5ef2aSThomas Huth cpu_src2, dst); 4744fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4745fcf5ef2aSThomas Huth break; 4746fcf5ef2aSThomas Huth } 4747fcf5ef2aSThomas Huth #endif 4748fcf5ef2aSThomas Huth default: 4749fcf5ef2aSThomas Huth goto illegal_insn; 4750fcf5ef2aSThomas Huth } 4751fcf5ef2aSThomas Huth } 4752fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4753fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4754fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4755fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4756fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4757fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4758fcf5ef2aSThomas Huth goto jmp_insn; 4759fcf5ef2aSThomas Huth } 4760fcf5ef2aSThomas Huth 4761fcf5ef2aSThomas Huth switch (opf) { 4762fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4763fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4764fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4765fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4766fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4767fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4768fcf5ef2aSThomas Huth break; 4769fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4770fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4771fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4772fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4773fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4774fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4775fcf5ef2aSThomas Huth break; 4776fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4777fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4778fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4779fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4780fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4781fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4782fcf5ef2aSThomas Huth break; 4783fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4784fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4785fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4786fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4787fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4788fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4789fcf5ef2aSThomas Huth break; 4790fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4791fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4792fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4793fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4794fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4795fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4796fcf5ef2aSThomas Huth break; 4797fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4798fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4799fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4800fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4801fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4802fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4803fcf5ef2aSThomas Huth break; 4804fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4805fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4806fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4807fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4808fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4809fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4810fcf5ef2aSThomas Huth break; 4811fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4812fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4813fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4814fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4815fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4816fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4817fcf5ef2aSThomas Huth break; 4818fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4819fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4820fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4821fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4822fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4823fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4824fcf5ef2aSThomas Huth break; 4825fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4826fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4827fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4828fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4829fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4830fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4831fcf5ef2aSThomas Huth break; 4832fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4833fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4834fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4835fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4836fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4837fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4838fcf5ef2aSThomas Huth break; 4839fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4840fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4841fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4842fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4843fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4844fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4845fcf5ef2aSThomas Huth break; 4846fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4847fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4848fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4849fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4850fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4851fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4852fcf5ef2aSThomas Huth break; 4853fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4854fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4855fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4856fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4857fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4858fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4859fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4860fcf5ef2aSThomas Huth break; 4861fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4862fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4863fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4864fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4865fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4866fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4867fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4868fcf5ef2aSThomas Huth break; 4869fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4870fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4871fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4872fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4873fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4874fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4875fcf5ef2aSThomas Huth break; 4876fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4877fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4878fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4879fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4880fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4881fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4882fcf5ef2aSThomas Huth break; 4883fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4884fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4885fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4886fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4887fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4888fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4889fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4890fcf5ef2aSThomas Huth break; 4891fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4892fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4893fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4894fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4895fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4896fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4897fcf5ef2aSThomas Huth break; 4898fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4899fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4900fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4901fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4902fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4903fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4904fcf5ef2aSThomas Huth break; 4905fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4906fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4907fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4908fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4909fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4910fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4911fcf5ef2aSThomas Huth break; 4912fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4913fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4914fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4915fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4916fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4917fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4918fcf5ef2aSThomas Huth break; 4919fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4920fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4921fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4922fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4923fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4924fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4925fcf5ef2aSThomas Huth break; 4926fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4927fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4928fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4929fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4930fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4931fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4932fcf5ef2aSThomas Huth break; 4933fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4934fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4935fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4936fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4937fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4938fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4939fcf5ef2aSThomas Huth break; 4940fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4941fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4942fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4943fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4944fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4945fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4946fcf5ef2aSThomas Huth break; 4947fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4948fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4949fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4950fcf5ef2aSThomas Huth break; 4951fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4952fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4953fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4954fcf5ef2aSThomas Huth break; 4955fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4956fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4957fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4958fcf5ef2aSThomas Huth break; 4959fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4960fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4961fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4962fcf5ef2aSThomas Huth break; 4963fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 4964fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4965fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 4966fcf5ef2aSThomas Huth break; 4967fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 4968fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4969fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 4970fcf5ef2aSThomas Huth break; 4971fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 4972fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4973fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 4974fcf5ef2aSThomas Huth break; 4975fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 4976fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4977fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 4978fcf5ef2aSThomas Huth break; 4979fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 4980fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4981fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4982fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4983fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 4984fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4985fcf5ef2aSThomas Huth break; 4986fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 4987fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4988fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4989fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4990fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 4991fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4992fcf5ef2aSThomas Huth break; 4993fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 4994fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4995fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 4996fcf5ef2aSThomas Huth break; 4997fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 4998fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4999fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 5000fcf5ef2aSThomas Huth break; 5001fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 5002fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5003fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 5004fcf5ef2aSThomas Huth break; 5005fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 5006fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5007fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 5008fcf5ef2aSThomas Huth break; 5009fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 5010fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5011fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 5012fcf5ef2aSThomas Huth break; 5013fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 5014fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5015fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 5016fcf5ef2aSThomas Huth break; 5017fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 5018fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5019fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 5020fcf5ef2aSThomas Huth break; 5021fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 5022fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5023fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 5024fcf5ef2aSThomas Huth break; 5025fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 5026fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5027fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 5028fcf5ef2aSThomas Huth break; 5029fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 5030fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5031fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 5032fcf5ef2aSThomas Huth break; 5033fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 5034fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5035fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 5036fcf5ef2aSThomas Huth break; 5037fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 5038fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5039fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 5040fcf5ef2aSThomas Huth break; 5041fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 5042fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5043fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 5044fcf5ef2aSThomas Huth break; 5045fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5046fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5047fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5048fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5049fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5050fcf5ef2aSThomas Huth break; 5051fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5052fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5053fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5054fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5055fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5056fcf5ef2aSThomas Huth break; 5057fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 5058fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5059fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 5060fcf5ef2aSThomas Huth break; 5061fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5062fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5063fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5064fcf5ef2aSThomas Huth break; 5065fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5066fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5067fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5068fcf5ef2aSThomas Huth break; 5069fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5070fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5071fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5072fcf5ef2aSThomas Huth break; 5073fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5074fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5075fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5076fcf5ef2aSThomas Huth break; 5077fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 5078fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5079fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 5080fcf5ef2aSThomas Huth break; 5081fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5082fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5083fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5084fcf5ef2aSThomas Huth break; 5085fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5086fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5087fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5088fcf5ef2aSThomas Huth break; 5089fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5090fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5091fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5092fcf5ef2aSThomas Huth break; 5093fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 5094fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5095fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 5096fcf5ef2aSThomas Huth break; 5097fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5098fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5099fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5100fcf5ef2aSThomas Huth break; 5101fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5102fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5103fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5104fcf5ef2aSThomas Huth break; 5105fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5106fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5107fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5108fcf5ef2aSThomas Huth break; 5109fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5110fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5111fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5112fcf5ef2aSThomas Huth break; 5113fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5114fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5115fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5116fcf5ef2aSThomas Huth break; 5117fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5118fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5119fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5120fcf5ef2aSThomas Huth break; 5121fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5122fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5123fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5124fcf5ef2aSThomas Huth break; 5125fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5126fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5127fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5128fcf5ef2aSThomas Huth break; 5129fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5130fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5131fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5132fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5133fcf5ef2aSThomas Huth break; 5134fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5135fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5136fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5137fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5138fcf5ef2aSThomas Huth break; 5139fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5140fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5141fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5142fcf5ef2aSThomas Huth break; 5143fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5144fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5145fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5146fcf5ef2aSThomas Huth break; 5147fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5148fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5149fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5150fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5151fcf5ef2aSThomas Huth break; 5152fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5153fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5154fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5155fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5156fcf5ef2aSThomas Huth break; 5157fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5158fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5159fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5160fcf5ef2aSThomas Huth break; 5161fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5162fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5163fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5164fcf5ef2aSThomas Huth break; 5165fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5166fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5167fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5168fcf5ef2aSThomas Huth break; 5169fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5170fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5171fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5172fcf5ef2aSThomas Huth break; 5173fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5174fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5175fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5176fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5177fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5178fcf5ef2aSThomas Huth break; 5179fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5180fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5181fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5182fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5183fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5184fcf5ef2aSThomas Huth break; 5185fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5186fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5187fcf5ef2aSThomas Huth // XXX 5188fcf5ef2aSThomas Huth goto illegal_insn; 5189fcf5ef2aSThomas Huth default: 5190fcf5ef2aSThomas Huth goto illegal_insn; 5191fcf5ef2aSThomas Huth } 5192fcf5ef2aSThomas Huth #else 5193fcf5ef2aSThomas Huth goto ncp_insn; 5194fcf5ef2aSThomas Huth #endif 5195fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 5196fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5197fcf5ef2aSThomas Huth goto illegal_insn; 5198fcf5ef2aSThomas Huth #else 5199fcf5ef2aSThomas Huth goto ncp_insn; 5200fcf5ef2aSThomas Huth #endif 5201fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5202fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5203fcf5ef2aSThomas Huth save_state(dc); 5204fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 520552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5206fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5207fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5208fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5209fcf5ef2aSThomas Huth } else { /* register */ 5210fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5211fcf5ef2aSThomas Huth if (rs2) { 5212fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5213fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5214fcf5ef2aSThomas Huth } else { 5215fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5216fcf5ef2aSThomas Huth } 5217fcf5ef2aSThomas Huth } 5218186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5219ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5220fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5221fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5222553338dcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5223fcf5ef2aSThomas Huth goto jmp_insn; 5224fcf5ef2aSThomas Huth #endif 5225fcf5ef2aSThomas Huth } else { 5226fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 522752123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5228fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5229fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5230fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5231fcf5ef2aSThomas Huth } else { /* register */ 5232fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5233fcf5ef2aSThomas Huth if (rs2) { 5234fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5235fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5236fcf5ef2aSThomas Huth } else { 5237fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5238fcf5ef2aSThomas Huth } 5239fcf5ef2aSThomas Huth } 5240fcf5ef2aSThomas Huth switch (xop) { 5241fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5242fcf5ef2aSThomas Huth { 5243186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5244186e7890SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(dc->pc)); 5245fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5246fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5247fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5248831543fcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5249fcf5ef2aSThomas Huth } 5250fcf5ef2aSThomas Huth goto jmp_insn; 5251fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5252fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5253fcf5ef2aSThomas Huth { 5254fcf5ef2aSThomas Huth if (!supervisor(dc)) 5255fcf5ef2aSThomas Huth goto priv_insn; 5256186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5257fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5258fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5259fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5260ad75a51eSRichard Henderson gen_helper_rett(tcg_env); 5261fcf5ef2aSThomas Huth } 5262fcf5ef2aSThomas Huth goto jmp_insn; 5263fcf5ef2aSThomas Huth #endif 5264fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5265fcf5ef2aSThomas Huth /* nop */ 5266fcf5ef2aSThomas Huth break; 5267fcf5ef2aSThomas Huth case 0x3c: /* save */ 5268ad75a51eSRichard Henderson gen_helper_save(tcg_env); 5269fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5270fcf5ef2aSThomas Huth break; 5271fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5272ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5273fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5274fcf5ef2aSThomas Huth break; 5275fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5276fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5277fcf5ef2aSThomas Huth { 5278fcf5ef2aSThomas Huth switch (rd) { 5279fcf5ef2aSThomas Huth case 0: 5280fcf5ef2aSThomas Huth if (!supervisor(dc)) 5281fcf5ef2aSThomas Huth goto priv_insn; 5282fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5283fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5284dfd1b812SRichard Henderson translator_io_start(&dc->base); 5285ad75a51eSRichard Henderson gen_helper_done(tcg_env); 5286fcf5ef2aSThomas Huth goto jmp_insn; 5287fcf5ef2aSThomas Huth case 1: 5288fcf5ef2aSThomas Huth if (!supervisor(dc)) 5289fcf5ef2aSThomas Huth goto priv_insn; 5290fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5291fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5292dfd1b812SRichard Henderson translator_io_start(&dc->base); 5293ad75a51eSRichard Henderson gen_helper_retry(tcg_env); 5294fcf5ef2aSThomas Huth goto jmp_insn; 5295fcf5ef2aSThomas Huth default: 5296fcf5ef2aSThomas Huth goto illegal_insn; 5297fcf5ef2aSThomas Huth } 5298fcf5ef2aSThomas Huth } 5299fcf5ef2aSThomas Huth break; 5300fcf5ef2aSThomas Huth #endif 5301fcf5ef2aSThomas Huth default: 5302fcf5ef2aSThomas Huth goto illegal_insn; 5303fcf5ef2aSThomas Huth } 5304fcf5ef2aSThomas Huth } 5305fcf5ef2aSThomas Huth break; 5306fcf5ef2aSThomas Huth } 5307fcf5ef2aSThomas Huth break; 5308fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5309fcf5ef2aSThomas Huth { 5310fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5311fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5312fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 531352123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5314fcf5ef2aSThomas Huth 5315fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5316fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5317fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5318fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5319fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5320fcf5ef2aSThomas Huth if (simm != 0) { 5321fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5322fcf5ef2aSThomas Huth } 5323fcf5ef2aSThomas Huth } else { /* register */ 5324fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5325fcf5ef2aSThomas Huth if (rs2 != 0) { 5326fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5327fcf5ef2aSThomas Huth } 5328fcf5ef2aSThomas Huth } 5329fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5330fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5331fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5332fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5333fcf5ef2aSThomas Huth 5334fcf5ef2aSThomas Huth switch (xop) { 5335fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5336fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 533708149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5338316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5339fcf5ef2aSThomas Huth break; 5340fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5341fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 534208149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 534308149118SRichard Henderson dc->mem_idx, MO_UB); 5344fcf5ef2aSThomas Huth break; 5345fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5346fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 534708149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5348316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5349fcf5ef2aSThomas Huth break; 5350fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5351fcf5ef2aSThomas Huth if (rd & 1) 5352fcf5ef2aSThomas Huth goto illegal_insn; 5353fcf5ef2aSThomas Huth else { 5354fcf5ef2aSThomas Huth TCGv_i64 t64; 5355fcf5ef2aSThomas Huth 5356fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5357fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 535808149118SRichard Henderson tcg_gen_qemu_ld_i64(t64, cpu_addr, 5359316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5360fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5361fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5362fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5363fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5364fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5365fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5366fcf5ef2aSThomas Huth } 5367fcf5ef2aSThomas Huth break; 5368fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5369fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 537008149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB); 5371fcf5ef2aSThomas Huth break; 5372fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5373fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 537408149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5375316b6783SRichard Henderson dc->mem_idx, MO_TESW | MO_ALIGN); 5376fcf5ef2aSThomas Huth break; 5377fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5378fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5379fcf5ef2aSThomas Huth break; 5380fcf5ef2aSThomas Huth case 0x0f: 5381fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5382fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5383fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5384fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5385fcf5ef2aSThomas Huth break; 5386fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5387fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5388fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5389fcf5ef2aSThomas Huth break; 5390fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5391fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5392fcf5ef2aSThomas Huth break; 5393fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5394fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5395fcf5ef2aSThomas Huth break; 5396fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5397fcf5ef2aSThomas Huth if (rd & 1) { 5398fcf5ef2aSThomas Huth goto illegal_insn; 5399fcf5ef2aSThomas Huth } 5400fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5401fcf5ef2aSThomas Huth goto skip_move; 5402fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5403fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5404fcf5ef2aSThomas Huth break; 5405fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5406fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5407fcf5ef2aSThomas Huth break; 5408fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5409fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5410fcf5ef2aSThomas Huth break; 5411fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5412fcf5ef2aSThomas Huth atomically */ 5413fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5414fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5415fcf5ef2aSThomas Huth break; 5416fcf5ef2aSThomas Huth 5417fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5418fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5419fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5420fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5421fcf5ef2aSThomas Huth goto ncp_insn; 5422fcf5ef2aSThomas Huth #endif 5423fcf5ef2aSThomas Huth #endif 5424fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5425fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5426fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 542708149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5428316b6783SRichard Henderson dc->mem_idx, MO_TESL | MO_ALIGN); 5429fcf5ef2aSThomas Huth break; 5430fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5431fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 543208149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5433316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5434fcf5ef2aSThomas Huth break; 5435fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5436fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5437fcf5ef2aSThomas Huth break; 5438fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5439fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5440fcf5ef2aSThomas Huth break; 5441fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5442fcf5ef2aSThomas Huth goto skip_move; 5443fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5444fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5445fcf5ef2aSThomas Huth goto jmp_insn; 5446fcf5ef2aSThomas Huth } 5447fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5448fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5449fcf5ef2aSThomas Huth goto skip_move; 5450fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5451fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5452fcf5ef2aSThomas Huth goto jmp_insn; 5453fcf5ef2aSThomas Huth } 5454fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5455fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5456fcf5ef2aSThomas Huth goto skip_move; 5457fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5458fcf5ef2aSThomas Huth goto skip_move; 5459fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5460fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5461fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5462fcf5ef2aSThomas Huth goto jmp_insn; 5463fcf5ef2aSThomas Huth } 5464fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5465fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5466fcf5ef2aSThomas Huth goto skip_move; 5467fcf5ef2aSThomas Huth #endif 5468fcf5ef2aSThomas Huth default: 5469fcf5ef2aSThomas Huth goto illegal_insn; 5470fcf5ef2aSThomas Huth } 5471fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5472fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5473fcf5ef2aSThomas Huth skip_move: ; 5474fcf5ef2aSThomas Huth #endif 5475fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5476fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5477fcf5ef2aSThomas Huth goto jmp_insn; 5478fcf5ef2aSThomas Huth } 5479fcf5ef2aSThomas Huth switch (xop) { 5480fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5481fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5482fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5483fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5484316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5485fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5486fcf5ef2aSThomas Huth break; 5487fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5488fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5489fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5490fcf5ef2aSThomas Huth if (rd == 1) { 5491fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5492fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5493316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5494ad75a51eSRichard Henderson gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64); 5495fcf5ef2aSThomas Huth break; 5496fcf5ef2aSThomas Huth } 5497fcf5ef2aSThomas Huth #endif 549836ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5499fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5500316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5501ad75a51eSRichard Henderson gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32); 5502fcf5ef2aSThomas Huth break; 5503fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5504fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5505fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5506fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5507fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5508fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5509fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5510fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5511fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5512fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5513fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5514fcf5ef2aSThomas Huth break; 5515fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5516fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5517fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5518fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5519fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5520fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5521fcf5ef2aSThomas Huth break; 5522fcf5ef2aSThomas Huth default: 5523fcf5ef2aSThomas Huth goto illegal_insn; 5524fcf5ef2aSThomas Huth } 5525fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5526fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5527fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5528fcf5ef2aSThomas Huth 5529fcf5ef2aSThomas Huth switch (xop) { 5530fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5531fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 553208149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5533316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5534fcf5ef2aSThomas Huth break; 5535fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5536fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 553708149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB); 5538fcf5ef2aSThomas Huth break; 5539fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5540fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 554108149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5542316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5543fcf5ef2aSThomas Huth break; 5544fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5545fcf5ef2aSThomas Huth if (rd & 1) 5546fcf5ef2aSThomas Huth goto illegal_insn; 5547fcf5ef2aSThomas Huth else { 5548fcf5ef2aSThomas Huth TCGv_i64 t64; 5549fcf5ef2aSThomas Huth TCGv lo; 5550fcf5ef2aSThomas Huth 5551fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5552fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5553fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5554fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 555508149118SRichard Henderson tcg_gen_qemu_st_i64(t64, cpu_addr, 5556316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5557fcf5ef2aSThomas Huth } 5558fcf5ef2aSThomas Huth break; 5559fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5560fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5561fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5562fcf5ef2aSThomas Huth break; 5563fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5564fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5565fcf5ef2aSThomas Huth break; 5566fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5567fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5568fcf5ef2aSThomas Huth break; 5569fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5570fcf5ef2aSThomas Huth if (rd & 1) { 5571fcf5ef2aSThomas Huth goto illegal_insn; 5572fcf5ef2aSThomas Huth } 5573fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5574fcf5ef2aSThomas Huth break; 5575fcf5ef2aSThomas Huth #endif 5576fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5577fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5578fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 557908149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5580316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5581fcf5ef2aSThomas Huth break; 5582fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5583fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5584fcf5ef2aSThomas Huth break; 5585fcf5ef2aSThomas Huth #endif 5586fcf5ef2aSThomas Huth default: 5587fcf5ef2aSThomas Huth goto illegal_insn; 5588fcf5ef2aSThomas Huth } 5589fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5590fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5591fcf5ef2aSThomas Huth goto jmp_insn; 5592fcf5ef2aSThomas Huth } 5593fcf5ef2aSThomas Huth switch (xop) { 5594fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5595fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5596fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5597fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5598316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5599fcf5ef2aSThomas Huth break; 5600fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5601fcf5ef2aSThomas Huth { 5602fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5603fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5604fcf5ef2aSThomas Huth if (rd == 1) { 560508149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5606316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5607fcf5ef2aSThomas Huth break; 5608fcf5ef2aSThomas Huth } 5609fcf5ef2aSThomas Huth #endif 561008149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5611316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5612fcf5ef2aSThomas Huth } 5613fcf5ef2aSThomas Huth break; 5614fcf5ef2aSThomas Huth case 0x26: 5615fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5616fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5617fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5618fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5619fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5620fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5621fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5622fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5623fcf5ef2aSThomas Huth before performing the first write. */ 5624fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5625fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5626fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5627fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5628fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5629fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5630fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5631fcf5ef2aSThomas Huth break; 5632fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5633fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5634fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5635fcf5ef2aSThomas Huth goto illegal_insn; 5636fcf5ef2aSThomas Huth #else 5637fcf5ef2aSThomas Huth if (!supervisor(dc)) 5638fcf5ef2aSThomas Huth goto priv_insn; 5639fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5640fcf5ef2aSThomas Huth goto jmp_insn; 5641fcf5ef2aSThomas Huth } 5642fcf5ef2aSThomas Huth goto nfq_insn; 5643fcf5ef2aSThomas Huth #endif 5644fcf5ef2aSThomas Huth #endif 5645fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5646fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5647fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5648fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5649fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5650fcf5ef2aSThomas Huth break; 5651fcf5ef2aSThomas Huth default: 5652fcf5ef2aSThomas Huth goto illegal_insn; 5653fcf5ef2aSThomas Huth } 5654fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5655fcf5ef2aSThomas Huth switch (xop) { 5656fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5657fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5658fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5659fcf5ef2aSThomas Huth goto jmp_insn; 5660fcf5ef2aSThomas Huth } 5661fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5662fcf5ef2aSThomas Huth break; 5663fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5664fcf5ef2aSThomas Huth { 5665fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5666fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5667fcf5ef2aSThomas Huth goto jmp_insn; 5668fcf5ef2aSThomas Huth } 5669fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5670fcf5ef2aSThomas Huth } 5671fcf5ef2aSThomas Huth break; 5672fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5673fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5674fcf5ef2aSThomas Huth goto jmp_insn; 5675fcf5ef2aSThomas Huth } 5676fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5677fcf5ef2aSThomas Huth break; 5678fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5679fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5680fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5681fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5682fcf5ef2aSThomas Huth break; 5683fcf5ef2aSThomas Huth #else 5684fcf5ef2aSThomas Huth case 0x34: /* stc */ 5685fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5686fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5687fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5688fcf5ef2aSThomas Huth goto ncp_insn; 5689fcf5ef2aSThomas Huth #endif 5690fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5691fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5692fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5693fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5694fcf5ef2aSThomas Huth #endif 5695fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5696fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5697fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5698fcf5ef2aSThomas Huth break; 5699fcf5ef2aSThomas Huth #endif 5700fcf5ef2aSThomas Huth default: 5701fcf5ef2aSThomas Huth goto illegal_insn; 5702fcf5ef2aSThomas Huth } 5703fcf5ef2aSThomas Huth } else { 5704fcf5ef2aSThomas Huth goto illegal_insn; 5705fcf5ef2aSThomas Huth } 5706fcf5ef2aSThomas Huth } 5707fcf5ef2aSThomas Huth break; 5708fcf5ef2aSThomas Huth } 5709878cc677SRichard Henderson advance_pc(dc); 5710fcf5ef2aSThomas Huth jmp_insn: 5711a6ca81cbSRichard Henderson return; 5712fcf5ef2aSThomas Huth illegal_insn: 5713fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5714a6ca81cbSRichard Henderson return; 5715fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5716fcf5ef2aSThomas Huth priv_insn: 5717fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5718a6ca81cbSRichard Henderson return; 5719fcf5ef2aSThomas Huth #endif 5720fcf5ef2aSThomas Huth nfpu_insn: 5721fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5722a6ca81cbSRichard Henderson return; 5723fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5724fcf5ef2aSThomas Huth nfq_insn: 5725fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5726a6ca81cbSRichard Henderson return; 5727fcf5ef2aSThomas Huth #endif 5728fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5729fcf5ef2aSThomas Huth ncp_insn: 5730fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5731a6ca81cbSRichard Henderson return; 5732fcf5ef2aSThomas Huth #endif 5733fcf5ef2aSThomas Huth } 5734fcf5ef2aSThomas Huth 57356e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5736fcf5ef2aSThomas Huth { 57376e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5738b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 57396e61bc94SEmilio G. Cota int bound; 5740af00be49SEmilio G. Cota 5741af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 57426e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5743fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 57446e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5745576e1c4cSIgor Mammedov dc->def = &env->def; 57466e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 57476e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5748c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 57496e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5750c9b459aaSArtyom Tarasenko #endif 5751fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5752fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 57536e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5754c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 57556e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5756c9b459aaSArtyom Tarasenko #endif 5757fcf5ef2aSThomas Huth #endif 57586e61bc94SEmilio G. Cota /* 57596e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 57606e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 57616e61bc94SEmilio G. Cota */ 57626e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 57636e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5764af00be49SEmilio G. Cota } 5765fcf5ef2aSThomas Huth 57666e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 57676e61bc94SEmilio G. Cota { 57686e61bc94SEmilio G. Cota } 57696e61bc94SEmilio G. Cota 57706e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 57716e61bc94SEmilio G. Cota { 57726e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5773633c4283SRichard Henderson target_ulong npc = dc->npc; 57746e61bc94SEmilio G. Cota 5775633c4283SRichard Henderson if (npc & 3) { 5776633c4283SRichard Henderson switch (npc) { 5777633c4283SRichard Henderson case JUMP_PC: 5778fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5779633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5780633c4283SRichard Henderson break; 5781633c4283SRichard Henderson case DYNAMIC_PC: 5782633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5783633c4283SRichard Henderson npc = DYNAMIC_PC; 5784633c4283SRichard Henderson break; 5785633c4283SRichard Henderson default: 5786633c4283SRichard Henderson g_assert_not_reached(); 5787fcf5ef2aSThomas Huth } 57886e61bc94SEmilio G. Cota } 5789633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5790633c4283SRichard Henderson } 5791fcf5ef2aSThomas Huth 57926e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 57936e61bc94SEmilio G. Cota { 57946e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5795b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 57966e61bc94SEmilio G. Cota unsigned int insn; 5797fcf5ef2aSThomas Huth 57984e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5799af00be49SEmilio G. Cota dc->base.pc_next += 4; 5800878cc677SRichard Henderson 5801878cc677SRichard Henderson if (!decode(dc, insn)) { 5802878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5803878cc677SRichard Henderson } 5804fcf5ef2aSThomas Huth 5805af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 58066e61bc94SEmilio G. Cota return; 5807c5e6ccdfSEmilio G. Cota } 5808af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 58096e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5810af00be49SEmilio G. Cota } 58116e61bc94SEmilio G. Cota } 5812fcf5ef2aSThomas Huth 58136e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 58146e61bc94SEmilio G. Cota { 58156e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5816186e7890SRichard Henderson DisasDelayException *e, *e_next; 5817633c4283SRichard Henderson bool may_lookup; 58186e61bc94SEmilio G. Cota 581946bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 582046bb0137SMark Cave-Ayland case DISAS_NEXT: 582146bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5822633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5823fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5824fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5825633c4283SRichard Henderson break; 5826fcf5ef2aSThomas Huth } 5827633c4283SRichard Henderson 5828930f1865SRichard Henderson may_lookup = true; 5829633c4283SRichard Henderson if (dc->pc & 3) { 5830633c4283SRichard Henderson switch (dc->pc) { 5831633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5832633c4283SRichard Henderson break; 5833633c4283SRichard Henderson case DYNAMIC_PC: 5834633c4283SRichard Henderson may_lookup = false; 5835633c4283SRichard Henderson break; 5836633c4283SRichard Henderson default: 5837633c4283SRichard Henderson g_assert_not_reached(); 5838633c4283SRichard Henderson } 5839633c4283SRichard Henderson } else { 5840633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5841633c4283SRichard Henderson } 5842633c4283SRichard Henderson 5843930f1865SRichard Henderson if (dc->npc & 3) { 5844930f1865SRichard Henderson switch (dc->npc) { 5845930f1865SRichard Henderson case JUMP_PC: 5846930f1865SRichard Henderson gen_generic_branch(dc); 5847930f1865SRichard Henderson break; 5848930f1865SRichard Henderson case DYNAMIC_PC: 5849930f1865SRichard Henderson may_lookup = false; 5850930f1865SRichard Henderson break; 5851930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5852930f1865SRichard Henderson break; 5853930f1865SRichard Henderson default: 5854930f1865SRichard Henderson g_assert_not_reached(); 5855930f1865SRichard Henderson } 5856930f1865SRichard Henderson } else { 5857930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5858930f1865SRichard Henderson } 5859633c4283SRichard Henderson if (may_lookup) { 5860633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5861633c4283SRichard Henderson } else { 586207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5863fcf5ef2aSThomas Huth } 586446bb0137SMark Cave-Ayland break; 586546bb0137SMark Cave-Ayland 586646bb0137SMark Cave-Ayland case DISAS_NORETURN: 586746bb0137SMark Cave-Ayland break; 586846bb0137SMark Cave-Ayland 586946bb0137SMark Cave-Ayland case DISAS_EXIT: 587046bb0137SMark Cave-Ayland /* Exit TB */ 587146bb0137SMark Cave-Ayland save_state(dc); 587246bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 587346bb0137SMark Cave-Ayland break; 587446bb0137SMark Cave-Ayland 587546bb0137SMark Cave-Ayland default: 587646bb0137SMark Cave-Ayland g_assert_not_reached(); 5877fcf5ef2aSThomas Huth } 5878186e7890SRichard Henderson 5879186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5880186e7890SRichard Henderson gen_set_label(e->lab); 5881186e7890SRichard Henderson 5882186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5883186e7890SRichard Henderson if (e->npc % 4 == 0) { 5884186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5885186e7890SRichard Henderson } 5886186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5887186e7890SRichard Henderson 5888186e7890SRichard Henderson e_next = e->next; 5889186e7890SRichard Henderson g_free(e); 5890186e7890SRichard Henderson } 5891fcf5ef2aSThomas Huth } 58926e61bc94SEmilio G. Cota 58938eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 58948eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 58956e61bc94SEmilio G. Cota { 58968eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 58978eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 58986e61bc94SEmilio G. Cota } 58996e61bc94SEmilio G. Cota 59006e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 59016e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 59026e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 59036e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 59046e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 59056e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 59066e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 59076e61bc94SEmilio G. Cota }; 59086e61bc94SEmilio G. Cota 5909597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5910306c8721SRichard Henderson target_ulong pc, void *host_pc) 59116e61bc94SEmilio G. Cota { 59126e61bc94SEmilio G. Cota DisasContext dc = {}; 59136e61bc94SEmilio G. Cota 5914306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5915fcf5ef2aSThomas Huth } 5916fcf5ef2aSThomas Huth 591755c3ceefSRichard Henderson void sparc_tcg_init(void) 5918fcf5ef2aSThomas Huth { 5919fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5920fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5921fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5922fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5923fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5924fcf5ef2aSThomas Huth }; 5925fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5926fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5927fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5928fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5929fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5930fcf5ef2aSThomas Huth }; 5931fcf5ef2aSThomas Huth 5932fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5933fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5934fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5935fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5936fcf5ef2aSThomas Huth #endif 5937fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5938fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5939fcf5ef2aSThomas Huth }; 5940fcf5ef2aSThomas Huth 5941fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5942fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5943fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5944fcf5ef2aSThomas Huth #endif 5945fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5946fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5947fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5948fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5949fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5950fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5951fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5952fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5953fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5954fcf5ef2aSThomas Huth }; 5955fcf5ef2aSThomas Huth 5956fcf5ef2aSThomas Huth unsigned int i; 5957fcf5ef2aSThomas Huth 5958ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5959fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5960fcf5ef2aSThomas Huth "regwptr"); 5961fcf5ef2aSThomas Huth 5962fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5963ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5964fcf5ef2aSThomas Huth } 5965fcf5ef2aSThomas Huth 5966fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5967ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5968fcf5ef2aSThomas Huth } 5969fcf5ef2aSThomas Huth 5970f764718dSRichard Henderson cpu_regs[0] = NULL; 5971fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5972ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5973fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5974fcf5ef2aSThomas Huth gregnames[i]); 5975fcf5ef2aSThomas Huth } 5976fcf5ef2aSThomas Huth 5977fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5978fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5979fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5980fcf5ef2aSThomas Huth gregnames[i]); 5981fcf5ef2aSThomas Huth } 5982fcf5ef2aSThomas Huth 5983fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5984ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5985fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5986fcf5ef2aSThomas Huth fregnames[i]); 5987fcf5ef2aSThomas Huth } 5988fcf5ef2aSThomas Huth } 5989fcf5ef2aSThomas Huth 5990f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5991f36aaa53SRichard Henderson const TranslationBlock *tb, 5992f36aaa53SRichard Henderson const uint64_t *data) 5993fcf5ef2aSThomas Huth { 5994f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5995f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5996fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5997fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5998fcf5ef2aSThomas Huth 5999fcf5ef2aSThomas Huth env->pc = pc; 6000fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 6001fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 6002fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 6003fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 6004fcf5ef2aSThomas Huth if (env->cond) { 6005fcf5ef2aSThomas Huth env->npc = npc & ~3; 6006fcf5ef2aSThomas Huth } else { 6007fcf5ef2aSThomas Huth env->npc = pc + 4; 6008fcf5ef2aSThomas Huth } 6009fcf5ef2aSThomas Huth } else { 6010fcf5ef2aSThomas Huth env->npc = npc; 6011fcf5ef2aSThomas Huth } 6012fcf5ef2aSThomas Huth } 6013