1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 4186b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 420faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4325524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 44668bb9b7SRichard Henderson #else 450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 468f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 495d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5025524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 518f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5225524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 534ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 540faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 55af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 569422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 57bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 584ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 590faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 609422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 620faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 639422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 649422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 65668bb9b7SRichard Henderson # define MAXTL_MASK 0 66af25071cSRichard Henderson #endif 67af25071cSRichard Henderson 68633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 69633c4283SRichard Henderson #define DYNAMIC_PC 1 70633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 71633c4283SRichard Henderson #define JUMP_PC 2 72633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 73633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 74fcf5ef2aSThomas Huth 7546bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 7646bb0137SMark Cave-Ayland 77fcf5ef2aSThomas Huth /* global register indexes */ 78fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 79fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 80fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 81fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 82fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 83fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 84fcf5ef2aSThomas Huth static TCGv cpu_y; 85fcf5ef2aSThomas Huth static TCGv cpu_tbr; 86fcf5ef2aSThomas Huth static TCGv cpu_cond; 87fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 88fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 89fcf5ef2aSThomas Huth static TCGv cpu_gsr; 90fcf5ef2aSThomas Huth #else 91af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 92af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 93fcf5ef2aSThomas Huth #endif 94fcf5ef2aSThomas Huth /* Floating point registers */ 95fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 96fcf5ef2aSThomas Huth 97af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 98af25071cSRichard Henderson #ifdef TARGET_SPARC64 99cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 100af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 101af25071cSRichard Henderson #else 102cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 103af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 104af25071cSRichard Henderson #endif 105af25071cSRichard Henderson 106186e7890SRichard Henderson typedef struct DisasDelayException { 107186e7890SRichard Henderson struct DisasDelayException *next; 108186e7890SRichard Henderson TCGLabel *lab; 109186e7890SRichard Henderson TCGv_i32 excp; 110186e7890SRichard Henderson /* Saved state at parent insn. */ 111186e7890SRichard Henderson target_ulong pc; 112186e7890SRichard Henderson target_ulong npc; 113186e7890SRichard Henderson } DisasDelayException; 114186e7890SRichard Henderson 115fcf5ef2aSThomas Huth typedef struct DisasContext { 116af00be49SEmilio G. Cota DisasContextBase base; 117fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 118fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 119fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 120fcf5ef2aSThomas Huth int mem_idx; 121c9b459aaSArtyom Tarasenko bool fpu_enabled; 122c9b459aaSArtyom Tarasenko bool address_mask_32bit; 123c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 124c9b459aaSArtyom Tarasenko bool supervisor; 125c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 126c9b459aaSArtyom Tarasenko bool hypervisor; 127c9b459aaSArtyom Tarasenko #endif 128c9b459aaSArtyom Tarasenko #endif 129c9b459aaSArtyom Tarasenko 130fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 131fcf5ef2aSThomas Huth sparc_def_t *def; 132fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 133fcf5ef2aSThomas Huth int fprs_dirty; 134fcf5ef2aSThomas Huth int asi; 135fcf5ef2aSThomas Huth #endif 136186e7890SRichard Henderson DisasDelayException *delay_excp_list; 137fcf5ef2aSThomas Huth } DisasContext; 138fcf5ef2aSThomas Huth 139fcf5ef2aSThomas Huth typedef struct { 140fcf5ef2aSThomas Huth TCGCond cond; 141fcf5ef2aSThomas Huth bool is_bool; 142fcf5ef2aSThomas Huth TCGv c1, c2; 143fcf5ef2aSThomas Huth } DisasCompare; 144fcf5ef2aSThomas Huth 145fcf5ef2aSThomas Huth // This function uses non-native bit order 146fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 147fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 148fcf5ef2aSThomas Huth 149fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 150fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 151fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 152fcf5ef2aSThomas Huth 153fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 154fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 155fcf5ef2aSThomas Huth 156fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 157fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 158fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 159fcf5ef2aSThomas Huth #else 160fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 161fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 162fcf5ef2aSThomas Huth #endif 163fcf5ef2aSThomas Huth 164fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 165fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 166fcf5ef2aSThomas Huth 167fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 168fcf5ef2aSThomas Huth { 169fcf5ef2aSThomas Huth len = 32 - len; 170fcf5ef2aSThomas Huth return (x << len) >> len; 171fcf5ef2aSThomas Huth } 172fcf5ef2aSThomas Huth 173fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 174fcf5ef2aSThomas Huth 1750c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 176fcf5ef2aSThomas Huth { 177fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 178fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 179fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 180fcf5ef2aSThomas Huth we can avoid setting it again. */ 181fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 182fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 183fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 184fcf5ef2aSThomas Huth } 185fcf5ef2aSThomas Huth #endif 186fcf5ef2aSThomas Huth } 187fcf5ef2aSThomas Huth 188fcf5ef2aSThomas Huth /* floating point registers moves */ 189fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 190fcf5ef2aSThomas Huth { 19136ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 192dc41aa7dSRichard Henderson if (src & 1) { 193dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 194dc41aa7dSRichard Henderson } else { 195dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 196fcf5ef2aSThomas Huth } 197dc41aa7dSRichard Henderson return ret; 198fcf5ef2aSThomas Huth } 199fcf5ef2aSThomas Huth 200fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 201fcf5ef2aSThomas Huth { 2028e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2038e7bbc75SRichard Henderson 2048e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 205fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 206fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 207fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 208fcf5ef2aSThomas Huth } 209fcf5ef2aSThomas Huth 210fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 211fcf5ef2aSThomas Huth { 21236ab4623SRichard Henderson return tcg_temp_new_i32(); 213fcf5ef2aSThomas Huth } 214fcf5ef2aSThomas Huth 215fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 216fcf5ef2aSThomas Huth { 217fcf5ef2aSThomas Huth src = DFPREG(src); 218fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 219fcf5ef2aSThomas Huth } 220fcf5ef2aSThomas Huth 221fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 222fcf5ef2aSThomas Huth { 223fcf5ef2aSThomas Huth dst = DFPREG(dst); 224fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 225fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 226fcf5ef2aSThomas Huth } 227fcf5ef2aSThomas Huth 228fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 229fcf5ef2aSThomas Huth { 230fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 231fcf5ef2aSThomas Huth } 232fcf5ef2aSThomas Huth 233fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 234fcf5ef2aSThomas Huth { 235ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 236fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 237ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 238fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 239fcf5ef2aSThomas Huth } 240fcf5ef2aSThomas Huth 241fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 242fcf5ef2aSThomas Huth { 243ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 244fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 245ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 246fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 247fcf5ef2aSThomas Huth } 248fcf5ef2aSThomas Huth 249fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 250fcf5ef2aSThomas Huth { 251ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 252fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 253ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 254fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 255fcf5ef2aSThomas Huth } 256fcf5ef2aSThomas Huth 257fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 258fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 259fcf5ef2aSThomas Huth { 260fcf5ef2aSThomas Huth rd = QFPREG(rd); 261fcf5ef2aSThomas Huth rs = QFPREG(rs); 262fcf5ef2aSThomas Huth 263fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 264fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 265fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 266fcf5ef2aSThomas Huth } 267fcf5ef2aSThomas Huth #endif 268fcf5ef2aSThomas Huth 269fcf5ef2aSThomas Huth /* moves */ 270fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 271fcf5ef2aSThomas Huth #define supervisor(dc) 0 272fcf5ef2aSThomas Huth #define hypervisor(dc) 0 273fcf5ef2aSThomas Huth #else 274fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 275c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 276c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 277fcf5ef2aSThomas Huth #else 278c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 279668bb9b7SRichard Henderson #define hypervisor(dc) 0 280fcf5ef2aSThomas Huth #endif 281fcf5ef2aSThomas Huth #endif 282fcf5ef2aSThomas Huth 283b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 284b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 285b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 286b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 287b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 288b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 289fcf5ef2aSThomas Huth #else 290b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 291fcf5ef2aSThomas Huth #endif 292fcf5ef2aSThomas Huth 2930c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 294fcf5ef2aSThomas Huth { 295b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 296fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 297b1bc09eaSRichard Henderson } 298fcf5ef2aSThomas Huth } 299fcf5ef2aSThomas Huth 30023ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 30123ada1b1SRichard Henderson { 30223ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 30323ada1b1SRichard Henderson } 30423ada1b1SRichard Henderson 3050c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 306fcf5ef2aSThomas Huth { 307fcf5ef2aSThomas Huth if (reg > 0) { 308fcf5ef2aSThomas Huth assert(reg < 32); 309fcf5ef2aSThomas Huth return cpu_regs[reg]; 310fcf5ef2aSThomas Huth } else { 31152123f14SRichard Henderson TCGv t = tcg_temp_new(); 312fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 313fcf5ef2aSThomas Huth return t; 314fcf5ef2aSThomas Huth } 315fcf5ef2aSThomas Huth } 316fcf5ef2aSThomas Huth 3170c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 318fcf5ef2aSThomas Huth { 319fcf5ef2aSThomas Huth if (reg > 0) { 320fcf5ef2aSThomas Huth assert(reg < 32); 321fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 322fcf5ef2aSThomas Huth } 323fcf5ef2aSThomas Huth } 324fcf5ef2aSThomas Huth 3250c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 326fcf5ef2aSThomas Huth { 327fcf5ef2aSThomas Huth if (reg > 0) { 328fcf5ef2aSThomas Huth assert(reg < 32); 329fcf5ef2aSThomas Huth return cpu_regs[reg]; 330fcf5ef2aSThomas Huth } else { 33152123f14SRichard Henderson return tcg_temp_new(); 332fcf5ef2aSThomas Huth } 333fcf5ef2aSThomas Huth } 334fcf5ef2aSThomas Huth 3355645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 336fcf5ef2aSThomas Huth { 3375645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3385645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 339fcf5ef2aSThomas Huth } 340fcf5ef2aSThomas Huth 3415645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 342fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 343fcf5ef2aSThomas Huth { 344fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 345fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 346fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 347fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 348fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 34907ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 350fcf5ef2aSThomas Huth } else { 351f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 352fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 353fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 354f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 355fcf5ef2aSThomas Huth } 356fcf5ef2aSThomas Huth } 357fcf5ef2aSThomas Huth 358fcf5ef2aSThomas Huth // XXX suboptimal 3590c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 360fcf5ef2aSThomas Huth { 361fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3620b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 363fcf5ef2aSThomas Huth } 364fcf5ef2aSThomas Huth 3650c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 366fcf5ef2aSThomas Huth { 367fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3680b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 369fcf5ef2aSThomas Huth } 370fcf5ef2aSThomas Huth 3710c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 372fcf5ef2aSThomas Huth { 373fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3740b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 375fcf5ef2aSThomas Huth } 376fcf5ef2aSThomas Huth 3770c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 378fcf5ef2aSThomas Huth { 379fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3800b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 381fcf5ef2aSThomas Huth } 382fcf5ef2aSThomas Huth 3830c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 384fcf5ef2aSThomas Huth { 385fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 386fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 387fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 388fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 389fcf5ef2aSThomas Huth } 390fcf5ef2aSThomas Huth 391fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 392fcf5ef2aSThomas Huth { 393fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 394fcf5ef2aSThomas Huth 395fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 396fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 397fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 398fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 399fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 400fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 401fcf5ef2aSThomas Huth #else 402fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 403fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 404fcf5ef2aSThomas Huth #endif 405fcf5ef2aSThomas Huth 406fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 407fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 408fcf5ef2aSThomas Huth 409fcf5ef2aSThomas Huth return carry_32; 410fcf5ef2aSThomas Huth } 411fcf5ef2aSThomas Huth 412fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 413fcf5ef2aSThomas Huth { 414fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 415fcf5ef2aSThomas Huth 416fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 417fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 418fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 419fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 420fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 421fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 422fcf5ef2aSThomas Huth #else 423fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 424fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 425fcf5ef2aSThomas Huth #endif 426fcf5ef2aSThomas Huth 427fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 428fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 429fcf5ef2aSThomas Huth 430fcf5ef2aSThomas Huth return carry_32; 431fcf5ef2aSThomas Huth } 432fcf5ef2aSThomas Huth 433420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 434420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 435fcf5ef2aSThomas Huth { 436fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 437fcf5ef2aSThomas Huth 438420a187dSRichard Henderson #ifdef TARGET_SPARC64 439420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 440420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 441420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 442fcf5ef2aSThomas Huth #else 443420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 444fcf5ef2aSThomas Huth #endif 445fcf5ef2aSThomas Huth 446fcf5ef2aSThomas Huth if (update_cc) { 447420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 448fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 449fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 450fcf5ef2aSThomas Huth } 451fcf5ef2aSThomas Huth } 452fcf5ef2aSThomas Huth 453420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 454420a187dSRichard Henderson { 455420a187dSRichard Henderson TCGv discard; 456420a187dSRichard Henderson 457420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 458420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 459420a187dSRichard Henderson return; 460420a187dSRichard Henderson } 461420a187dSRichard Henderson 462420a187dSRichard Henderson /* 463420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 464420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 465420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 466420a187dSRichard Henderson * generated the carry in the first place. 467420a187dSRichard Henderson */ 468420a187dSRichard Henderson discard = tcg_temp_new(); 469420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 470420a187dSRichard Henderson 471420a187dSRichard Henderson if (update_cc) { 472420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 473420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 474420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 475420a187dSRichard Henderson } 476420a187dSRichard Henderson } 477420a187dSRichard Henderson 478420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 479420a187dSRichard Henderson { 480420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 481420a187dSRichard Henderson } 482420a187dSRichard Henderson 483420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 484420a187dSRichard Henderson { 485420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 486420a187dSRichard Henderson } 487420a187dSRichard Henderson 488420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 489420a187dSRichard Henderson { 490420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 491420a187dSRichard Henderson } 492420a187dSRichard Henderson 493420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 494420a187dSRichard Henderson { 495420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 496420a187dSRichard Henderson } 497420a187dSRichard Henderson 498420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 499420a187dSRichard Henderson bool update_cc) 500420a187dSRichard Henderson { 501420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 502420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 503420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 504420a187dSRichard Henderson } 505420a187dSRichard Henderson 506420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 507420a187dSRichard Henderson { 508420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 509420a187dSRichard Henderson } 510420a187dSRichard Henderson 511420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 512420a187dSRichard Henderson { 513420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 514420a187dSRichard Henderson } 515420a187dSRichard Henderson 5160c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 517fcf5ef2aSThomas Huth { 518fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 519fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 520fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 521fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 522fcf5ef2aSThomas Huth } 523fcf5ef2aSThomas Huth 524dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 525dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 526fcf5ef2aSThomas Huth { 527fcf5ef2aSThomas Huth TCGv carry; 528fcf5ef2aSThomas Huth 529fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 530fcf5ef2aSThomas Huth carry = tcg_temp_new(); 531fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 532fcf5ef2aSThomas Huth #else 533fcf5ef2aSThomas Huth carry = carry_32; 534fcf5ef2aSThomas Huth #endif 535fcf5ef2aSThomas Huth 536fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 537fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 538fcf5ef2aSThomas Huth 539fcf5ef2aSThomas Huth if (update_cc) { 540dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 541fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 542fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 543fcf5ef2aSThomas Huth } 544fcf5ef2aSThomas Huth } 545fcf5ef2aSThomas Huth 546dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 547dfebb950SRichard Henderson { 548dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 549dfebb950SRichard Henderson } 550dfebb950SRichard Henderson 551dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 552dfebb950SRichard Henderson { 553dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 554dfebb950SRichard Henderson } 555dfebb950SRichard Henderson 556dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 557dfebb950SRichard Henderson { 558dfebb950SRichard Henderson TCGv discard; 559dfebb950SRichard Henderson 560dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 561dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 562dfebb950SRichard Henderson return; 563dfebb950SRichard Henderson } 564dfebb950SRichard Henderson 565dfebb950SRichard Henderson /* 566dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 567dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 568dfebb950SRichard Henderson */ 569dfebb950SRichard Henderson discard = tcg_temp_new(); 570dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 571dfebb950SRichard Henderson 572dfebb950SRichard Henderson if (update_cc) { 573dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 574dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 575dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 576dfebb950SRichard Henderson } 577dfebb950SRichard Henderson } 578dfebb950SRichard Henderson 579dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 580dfebb950SRichard Henderson { 581dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 582dfebb950SRichard Henderson } 583dfebb950SRichard Henderson 584dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 585dfebb950SRichard Henderson { 586dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 587dfebb950SRichard Henderson } 588dfebb950SRichard Henderson 589dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 590dfebb950SRichard Henderson bool update_cc) 591dfebb950SRichard Henderson { 592dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 593dfebb950SRichard Henderson 594dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 595dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 596dfebb950SRichard Henderson } 597dfebb950SRichard Henderson 598dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 599dfebb950SRichard Henderson { 600dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 601dfebb950SRichard Henderson } 602dfebb950SRichard Henderson 603dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 604dfebb950SRichard Henderson { 605dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 606dfebb950SRichard Henderson } 607dfebb950SRichard Henderson 6080c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 609fcf5ef2aSThomas Huth { 610fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 611fcf5ef2aSThomas Huth 612fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 613fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 614fcf5ef2aSThomas Huth 615fcf5ef2aSThomas Huth /* old op: 616fcf5ef2aSThomas Huth if (!(env->y & 1)) 617fcf5ef2aSThomas Huth T1 = 0; 618fcf5ef2aSThomas Huth */ 61900ab7e61SRichard Henderson zero = tcg_constant_tl(0); 620fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 621fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 622fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 623fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 624fcf5ef2aSThomas Huth zero, cpu_cc_src2); 625fcf5ef2aSThomas Huth 626fcf5ef2aSThomas Huth // b2 = T0 & 1; 627fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6280b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 62908d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 630fcf5ef2aSThomas Huth 631fcf5ef2aSThomas Huth // b1 = N ^ V; 632fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 633fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 634fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 635fcf5ef2aSThomas Huth 636fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 637fcf5ef2aSThomas Huth // src1 = T0; 638fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 639fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 640fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 641fcf5ef2aSThomas Huth 642fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 643fcf5ef2aSThomas Huth 644fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 645fcf5ef2aSThomas Huth } 646fcf5ef2aSThomas Huth 6470c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 648fcf5ef2aSThomas Huth { 649fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 650fcf5ef2aSThomas Huth if (sign_ext) { 651fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 652fcf5ef2aSThomas Huth } else { 653fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 654fcf5ef2aSThomas Huth } 655fcf5ef2aSThomas Huth #else 656fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 657fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 658fcf5ef2aSThomas Huth 659fcf5ef2aSThomas Huth if (sign_ext) { 660fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 661fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 662fcf5ef2aSThomas Huth } else { 663fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 664fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 665fcf5ef2aSThomas Huth } 666fcf5ef2aSThomas Huth 667fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 668fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 669fcf5ef2aSThomas Huth #endif 670fcf5ef2aSThomas Huth } 671fcf5ef2aSThomas Huth 6720c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 673fcf5ef2aSThomas Huth { 674fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 675fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 676fcf5ef2aSThomas Huth } 677fcf5ef2aSThomas Huth 6780c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 679fcf5ef2aSThomas Huth { 680fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 681fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 682fcf5ef2aSThomas Huth } 683fcf5ef2aSThomas Huth 6844ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 6854ee85ea9SRichard Henderson { 6864ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 6874ee85ea9SRichard Henderson } 6884ee85ea9SRichard Henderson 6894ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 6904ee85ea9SRichard Henderson { 6914ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 6924ee85ea9SRichard Henderson } 6934ee85ea9SRichard Henderson 694c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 695c2636853SRichard Henderson { 696c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 697c2636853SRichard Henderson } 698c2636853SRichard Henderson 699c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 700c2636853SRichard Henderson { 701c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 702c2636853SRichard Henderson } 703c2636853SRichard Henderson 704c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 705c2636853SRichard Henderson { 706c2636853SRichard Henderson gen_helper_udiv_cc(dst, tcg_env, src1, src2); 707c2636853SRichard Henderson } 708c2636853SRichard Henderson 709c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 710c2636853SRichard Henderson { 711c2636853SRichard Henderson gen_helper_sdiv_cc(dst, tcg_env, src1, src2); 712c2636853SRichard Henderson } 713c2636853SRichard Henderson 714a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 715a9aba13dSRichard Henderson { 716a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 717a9aba13dSRichard Henderson } 718a9aba13dSRichard Henderson 719a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 720a9aba13dSRichard Henderson { 721a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 722a9aba13dSRichard Henderson } 723a9aba13dSRichard Henderson 7249c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7259c6ec5bcSRichard Henderson { 7269c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7279c6ec5bcSRichard Henderson } 7289c6ec5bcSRichard Henderson 729fcf5ef2aSThomas Huth // 1 7300c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 731fcf5ef2aSThomas Huth { 732fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 733fcf5ef2aSThomas Huth } 734fcf5ef2aSThomas Huth 735fcf5ef2aSThomas Huth // Z 7360c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 737fcf5ef2aSThomas Huth { 738fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 739fcf5ef2aSThomas Huth } 740fcf5ef2aSThomas Huth 741fcf5ef2aSThomas Huth // Z | (N ^ V) 7420c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 743fcf5ef2aSThomas Huth { 744fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 745fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 746fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 747fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 748fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 749fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 750fcf5ef2aSThomas Huth } 751fcf5ef2aSThomas Huth 752fcf5ef2aSThomas Huth // N ^ V 7530c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 754fcf5ef2aSThomas Huth { 755fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 756fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 757fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 758fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 759fcf5ef2aSThomas Huth } 760fcf5ef2aSThomas Huth 761fcf5ef2aSThomas Huth // C | Z 7620c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 763fcf5ef2aSThomas Huth { 764fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 765fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 766fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 767fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 768fcf5ef2aSThomas Huth } 769fcf5ef2aSThomas Huth 770fcf5ef2aSThomas Huth // C 7710c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 772fcf5ef2aSThomas Huth { 773fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 774fcf5ef2aSThomas Huth } 775fcf5ef2aSThomas Huth 776fcf5ef2aSThomas Huth // V 7770c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 778fcf5ef2aSThomas Huth { 779fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 780fcf5ef2aSThomas Huth } 781fcf5ef2aSThomas Huth 782fcf5ef2aSThomas Huth // 0 7830c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 784fcf5ef2aSThomas Huth { 785fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 786fcf5ef2aSThomas Huth } 787fcf5ef2aSThomas Huth 788fcf5ef2aSThomas Huth // N 7890c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 790fcf5ef2aSThomas Huth { 791fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 792fcf5ef2aSThomas Huth } 793fcf5ef2aSThomas Huth 794fcf5ef2aSThomas Huth // !Z 7950c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 796fcf5ef2aSThomas Huth { 797fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 798fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 799fcf5ef2aSThomas Huth } 800fcf5ef2aSThomas Huth 801fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 8020c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 803fcf5ef2aSThomas Huth { 804fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 805fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth 808fcf5ef2aSThomas Huth // !(N ^ V) 8090c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 810fcf5ef2aSThomas Huth { 811fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 812fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 813fcf5ef2aSThomas Huth } 814fcf5ef2aSThomas Huth 815fcf5ef2aSThomas Huth // !(C | Z) 8160c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 817fcf5ef2aSThomas Huth { 818fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 819fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 820fcf5ef2aSThomas Huth } 821fcf5ef2aSThomas Huth 822fcf5ef2aSThomas Huth // !C 8230c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 824fcf5ef2aSThomas Huth { 825fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 826fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 827fcf5ef2aSThomas Huth } 828fcf5ef2aSThomas Huth 829fcf5ef2aSThomas Huth // !N 8300c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 831fcf5ef2aSThomas Huth { 832fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 833fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 834fcf5ef2aSThomas Huth } 835fcf5ef2aSThomas Huth 836fcf5ef2aSThomas Huth // !V 8370c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 838fcf5ef2aSThomas Huth { 839fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 840fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 841fcf5ef2aSThomas Huth } 842fcf5ef2aSThomas Huth 843fcf5ef2aSThomas Huth /* 844fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 845fcf5ef2aSThomas Huth 0 = 846fcf5ef2aSThomas Huth 1 < 847fcf5ef2aSThomas Huth 2 > 848fcf5ef2aSThomas Huth 3 unordered 849fcf5ef2aSThomas Huth */ 8500c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 851fcf5ef2aSThomas Huth unsigned int fcc_offset) 852fcf5ef2aSThomas Huth { 853fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 854fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 855fcf5ef2aSThomas Huth } 856fcf5ef2aSThomas Huth 8570c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 858fcf5ef2aSThomas Huth { 859fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 860fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 861fcf5ef2aSThomas Huth } 862fcf5ef2aSThomas Huth 863fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 8640c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 865fcf5ef2aSThomas Huth { 866fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 867fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 868fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 869fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 870fcf5ef2aSThomas Huth } 871fcf5ef2aSThomas Huth 872fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8730c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 874fcf5ef2aSThomas Huth { 875fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 876fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 877fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 878fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 879fcf5ef2aSThomas Huth } 880fcf5ef2aSThomas Huth 881fcf5ef2aSThomas Huth // 1 or 3: FCC0 8820c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 883fcf5ef2aSThomas Huth { 884fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 885fcf5ef2aSThomas Huth } 886fcf5ef2aSThomas Huth 887fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 8880c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 889fcf5ef2aSThomas Huth { 890fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 891fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 892fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 893fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 894fcf5ef2aSThomas Huth } 895fcf5ef2aSThomas Huth 896fcf5ef2aSThomas Huth // 2 or 3: FCC1 8970c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 898fcf5ef2aSThomas Huth { 899fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 900fcf5ef2aSThomas Huth } 901fcf5ef2aSThomas Huth 902fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 9030c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 904fcf5ef2aSThomas Huth { 905fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 906fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 907fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 908fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 909fcf5ef2aSThomas Huth } 910fcf5ef2aSThomas Huth 911fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 9120c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 913fcf5ef2aSThomas Huth { 914fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 915fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 916fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 917fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 918fcf5ef2aSThomas Huth } 919fcf5ef2aSThomas Huth 920fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9210c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 922fcf5ef2aSThomas Huth { 923fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 924fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 925fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 926fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 927fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 928fcf5ef2aSThomas Huth } 929fcf5ef2aSThomas Huth 930fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 9310c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 932fcf5ef2aSThomas Huth { 933fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 934fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 935fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 936fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 937fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 938fcf5ef2aSThomas Huth } 939fcf5ef2aSThomas Huth 940fcf5ef2aSThomas Huth // 0 or 2: !FCC0 9410c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 942fcf5ef2aSThomas Huth { 943fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 944fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 945fcf5ef2aSThomas Huth } 946fcf5ef2aSThomas Huth 947fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 9480c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 949fcf5ef2aSThomas Huth { 950fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 951fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 952fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 953fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 954fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 955fcf5ef2aSThomas Huth } 956fcf5ef2aSThomas Huth 957fcf5ef2aSThomas Huth // 0 or 1: !FCC1 9580c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 959fcf5ef2aSThomas Huth { 960fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 961fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 962fcf5ef2aSThomas Huth } 963fcf5ef2aSThomas Huth 964fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 9650c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 966fcf5ef2aSThomas Huth { 967fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 968fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 969fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 970fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 971fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 972fcf5ef2aSThomas Huth } 973fcf5ef2aSThomas Huth 974fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 9750c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 976fcf5ef2aSThomas Huth { 977fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 978fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 979fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 980fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 981fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 982fcf5ef2aSThomas Huth } 983fcf5ef2aSThomas Huth 9840c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 985fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 986fcf5ef2aSThomas Huth { 987fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 988fcf5ef2aSThomas Huth 989fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 990fcf5ef2aSThomas Huth 991fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 992fcf5ef2aSThomas Huth 993fcf5ef2aSThomas Huth gen_set_label(l1); 994fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 995fcf5ef2aSThomas Huth } 996fcf5ef2aSThomas Huth 9970c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 998fcf5ef2aSThomas Huth { 99900ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 100000ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 100100ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 1002fcf5ef2aSThomas Huth 1003fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1004fcf5ef2aSThomas Huth } 1005fcf5ef2aSThomas Huth 1006fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1007fcf5ef2aSThomas Huth have been set for a jump */ 10080c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1009fcf5ef2aSThomas Huth { 1010fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1011fcf5ef2aSThomas Huth gen_generic_branch(dc); 101299c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1013fcf5ef2aSThomas Huth } 1014fcf5ef2aSThomas Huth } 1015fcf5ef2aSThomas Huth 10160c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1017fcf5ef2aSThomas Huth { 1018633c4283SRichard Henderson if (dc->npc & 3) { 1019633c4283SRichard Henderson switch (dc->npc) { 1020633c4283SRichard Henderson case JUMP_PC: 1021fcf5ef2aSThomas Huth gen_generic_branch(dc); 102299c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1023633c4283SRichard Henderson break; 1024633c4283SRichard Henderson case DYNAMIC_PC: 1025633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1026633c4283SRichard Henderson break; 1027633c4283SRichard Henderson default: 1028633c4283SRichard Henderson g_assert_not_reached(); 1029633c4283SRichard Henderson } 1030633c4283SRichard Henderson } else { 1031fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1032fcf5ef2aSThomas Huth } 1033fcf5ef2aSThomas Huth } 1034fcf5ef2aSThomas Huth 10350c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1036fcf5ef2aSThomas Huth { 1037fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1038fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1039ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1040fcf5ef2aSThomas Huth } 1041fcf5ef2aSThomas Huth } 1042fcf5ef2aSThomas Huth 10430c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1044fcf5ef2aSThomas Huth { 1045fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1046fcf5ef2aSThomas Huth save_npc(dc); 1047fcf5ef2aSThomas Huth } 1048fcf5ef2aSThomas Huth 1049fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1050fcf5ef2aSThomas Huth { 1051fcf5ef2aSThomas Huth save_state(dc); 1052ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1053af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1054fcf5ef2aSThomas Huth } 1055fcf5ef2aSThomas Huth 1056186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1057fcf5ef2aSThomas Huth { 1058186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1059186e7890SRichard Henderson 1060186e7890SRichard Henderson e->next = dc->delay_excp_list; 1061186e7890SRichard Henderson dc->delay_excp_list = e; 1062186e7890SRichard Henderson 1063186e7890SRichard Henderson e->lab = gen_new_label(); 1064186e7890SRichard Henderson e->excp = excp; 1065186e7890SRichard Henderson e->pc = dc->pc; 1066186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1067186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1068186e7890SRichard Henderson e->npc = dc->npc; 1069186e7890SRichard Henderson 1070186e7890SRichard Henderson return e->lab; 1071186e7890SRichard Henderson } 1072186e7890SRichard Henderson 1073186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1074186e7890SRichard Henderson { 1075186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1076186e7890SRichard Henderson } 1077186e7890SRichard Henderson 1078186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1079186e7890SRichard Henderson { 1080186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1081186e7890SRichard Henderson TCGLabel *lab; 1082186e7890SRichard Henderson 1083186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1084186e7890SRichard Henderson 1085186e7890SRichard Henderson flush_cond(dc); 1086186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1087186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1088fcf5ef2aSThomas Huth } 1089fcf5ef2aSThomas Huth 10900c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1091fcf5ef2aSThomas Huth { 1092633c4283SRichard Henderson if (dc->npc & 3) { 1093633c4283SRichard Henderson switch (dc->npc) { 1094633c4283SRichard Henderson case JUMP_PC: 1095fcf5ef2aSThomas Huth gen_generic_branch(dc); 1096fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 109799c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1098633c4283SRichard Henderson break; 1099633c4283SRichard Henderson case DYNAMIC_PC: 1100633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1101fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1102633c4283SRichard Henderson dc->pc = dc->npc; 1103633c4283SRichard Henderson break; 1104633c4283SRichard Henderson default: 1105633c4283SRichard Henderson g_assert_not_reached(); 1106633c4283SRichard Henderson } 1107fcf5ef2aSThomas Huth } else { 1108fcf5ef2aSThomas Huth dc->pc = dc->npc; 1109fcf5ef2aSThomas Huth } 1110fcf5ef2aSThomas Huth } 1111fcf5ef2aSThomas Huth 11120c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1113fcf5ef2aSThomas Huth { 1114fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1115fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1116fcf5ef2aSThomas Huth } 1117fcf5ef2aSThomas Huth 1118fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1119fcf5ef2aSThomas Huth DisasContext *dc) 1120fcf5ef2aSThomas Huth { 1121fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1122fcf5ef2aSThomas Huth TCG_COND_NEVER, 1123fcf5ef2aSThomas Huth TCG_COND_EQ, 1124fcf5ef2aSThomas Huth TCG_COND_LE, 1125fcf5ef2aSThomas Huth TCG_COND_LT, 1126fcf5ef2aSThomas Huth TCG_COND_LEU, 1127fcf5ef2aSThomas Huth TCG_COND_LTU, 1128fcf5ef2aSThomas Huth -1, /* neg */ 1129fcf5ef2aSThomas Huth -1, /* overflow */ 1130fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1131fcf5ef2aSThomas Huth TCG_COND_NE, 1132fcf5ef2aSThomas Huth TCG_COND_GT, 1133fcf5ef2aSThomas Huth TCG_COND_GE, 1134fcf5ef2aSThomas Huth TCG_COND_GTU, 1135fcf5ef2aSThomas Huth TCG_COND_GEU, 1136fcf5ef2aSThomas Huth -1, /* pos */ 1137fcf5ef2aSThomas Huth -1, /* no overflow */ 1138fcf5ef2aSThomas Huth }; 1139fcf5ef2aSThomas Huth 1140fcf5ef2aSThomas Huth static int logic_cond[16] = { 1141fcf5ef2aSThomas Huth TCG_COND_NEVER, 1142fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1143fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1144fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1145fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1146fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1147fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1148fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1149fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1150fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1151fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1152fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1153fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1154fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1155fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1156fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1157fcf5ef2aSThomas Huth }; 1158fcf5ef2aSThomas Huth 1159fcf5ef2aSThomas Huth TCGv_i32 r_src; 1160fcf5ef2aSThomas Huth TCGv r_dst; 1161fcf5ef2aSThomas Huth 1162fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1163fcf5ef2aSThomas Huth if (xcc) { 1164fcf5ef2aSThomas Huth r_src = cpu_xcc; 1165fcf5ef2aSThomas Huth } else { 1166fcf5ef2aSThomas Huth r_src = cpu_psr; 1167fcf5ef2aSThomas Huth } 1168fcf5ef2aSThomas Huth #else 1169fcf5ef2aSThomas Huth r_src = cpu_psr; 1170fcf5ef2aSThomas Huth #endif 1171fcf5ef2aSThomas Huth 1172fcf5ef2aSThomas Huth switch (dc->cc_op) { 1173fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1174fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1175fcf5ef2aSThomas Huth do_compare_dst_0: 1176fcf5ef2aSThomas Huth cmp->is_bool = false; 117700ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1178fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1179fcf5ef2aSThomas Huth if (!xcc) { 1180fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1181fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1182fcf5ef2aSThomas Huth break; 1183fcf5ef2aSThomas Huth } 1184fcf5ef2aSThomas Huth #endif 1185fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1186fcf5ef2aSThomas Huth break; 1187fcf5ef2aSThomas Huth 1188fcf5ef2aSThomas Huth case CC_OP_SUB: 1189fcf5ef2aSThomas Huth switch (cond) { 1190fcf5ef2aSThomas Huth case 6: /* neg */ 1191fcf5ef2aSThomas Huth case 14: /* pos */ 1192fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1193fcf5ef2aSThomas Huth goto do_compare_dst_0; 1194fcf5ef2aSThomas Huth 1195fcf5ef2aSThomas Huth case 7: /* overflow */ 1196fcf5ef2aSThomas Huth case 15: /* !overflow */ 1197fcf5ef2aSThomas Huth goto do_dynamic; 1198fcf5ef2aSThomas Huth 1199fcf5ef2aSThomas Huth default: 1200fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1201fcf5ef2aSThomas Huth cmp->is_bool = false; 1202fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1203fcf5ef2aSThomas Huth if (!xcc) { 1204fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1205fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1206fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1207fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1208fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1209fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1210fcf5ef2aSThomas Huth break; 1211fcf5ef2aSThomas Huth } 1212fcf5ef2aSThomas Huth #endif 1213fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1214fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1215fcf5ef2aSThomas Huth break; 1216fcf5ef2aSThomas Huth } 1217fcf5ef2aSThomas Huth break; 1218fcf5ef2aSThomas Huth 1219fcf5ef2aSThomas Huth default: 1220fcf5ef2aSThomas Huth do_dynamic: 1221ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1222fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1223fcf5ef2aSThomas Huth /* FALLTHRU */ 1224fcf5ef2aSThomas Huth 1225fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1226fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1227fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1228fcf5ef2aSThomas Huth cmp->is_bool = true; 1229fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 123000ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1231fcf5ef2aSThomas Huth 1232fcf5ef2aSThomas Huth switch (cond) { 1233fcf5ef2aSThomas Huth case 0x0: 1234fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1235fcf5ef2aSThomas Huth break; 1236fcf5ef2aSThomas Huth case 0x1: 1237fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1238fcf5ef2aSThomas Huth break; 1239fcf5ef2aSThomas Huth case 0x2: 1240fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1241fcf5ef2aSThomas Huth break; 1242fcf5ef2aSThomas Huth case 0x3: 1243fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1244fcf5ef2aSThomas Huth break; 1245fcf5ef2aSThomas Huth case 0x4: 1246fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1247fcf5ef2aSThomas Huth break; 1248fcf5ef2aSThomas Huth case 0x5: 1249fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1250fcf5ef2aSThomas Huth break; 1251fcf5ef2aSThomas Huth case 0x6: 1252fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1253fcf5ef2aSThomas Huth break; 1254fcf5ef2aSThomas Huth case 0x7: 1255fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1256fcf5ef2aSThomas Huth break; 1257fcf5ef2aSThomas Huth case 0x8: 1258fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1259fcf5ef2aSThomas Huth break; 1260fcf5ef2aSThomas Huth case 0x9: 1261fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1262fcf5ef2aSThomas Huth break; 1263fcf5ef2aSThomas Huth case 0xa: 1264fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1265fcf5ef2aSThomas Huth break; 1266fcf5ef2aSThomas Huth case 0xb: 1267fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1268fcf5ef2aSThomas Huth break; 1269fcf5ef2aSThomas Huth case 0xc: 1270fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1271fcf5ef2aSThomas Huth break; 1272fcf5ef2aSThomas Huth case 0xd: 1273fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1274fcf5ef2aSThomas Huth break; 1275fcf5ef2aSThomas Huth case 0xe: 1276fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1277fcf5ef2aSThomas Huth break; 1278fcf5ef2aSThomas Huth case 0xf: 1279fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1280fcf5ef2aSThomas Huth break; 1281fcf5ef2aSThomas Huth } 1282fcf5ef2aSThomas Huth break; 1283fcf5ef2aSThomas Huth } 1284fcf5ef2aSThomas Huth } 1285fcf5ef2aSThomas Huth 1286fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1287fcf5ef2aSThomas Huth { 1288fcf5ef2aSThomas Huth unsigned int offset; 1289fcf5ef2aSThomas Huth TCGv r_dst; 1290fcf5ef2aSThomas Huth 1291fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1292fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1293fcf5ef2aSThomas Huth cmp->is_bool = true; 1294fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 129500ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1296fcf5ef2aSThomas Huth 1297fcf5ef2aSThomas Huth switch (cc) { 1298fcf5ef2aSThomas Huth default: 1299fcf5ef2aSThomas Huth case 0x0: 1300fcf5ef2aSThomas Huth offset = 0; 1301fcf5ef2aSThomas Huth break; 1302fcf5ef2aSThomas Huth case 0x1: 1303fcf5ef2aSThomas Huth offset = 32 - 10; 1304fcf5ef2aSThomas Huth break; 1305fcf5ef2aSThomas Huth case 0x2: 1306fcf5ef2aSThomas Huth offset = 34 - 10; 1307fcf5ef2aSThomas Huth break; 1308fcf5ef2aSThomas Huth case 0x3: 1309fcf5ef2aSThomas Huth offset = 36 - 10; 1310fcf5ef2aSThomas Huth break; 1311fcf5ef2aSThomas Huth } 1312fcf5ef2aSThomas Huth 1313fcf5ef2aSThomas Huth switch (cond) { 1314fcf5ef2aSThomas Huth case 0x0: 1315fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1316fcf5ef2aSThomas Huth break; 1317fcf5ef2aSThomas Huth case 0x1: 1318fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1319fcf5ef2aSThomas Huth break; 1320fcf5ef2aSThomas Huth case 0x2: 1321fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1322fcf5ef2aSThomas Huth break; 1323fcf5ef2aSThomas Huth case 0x3: 1324fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1325fcf5ef2aSThomas Huth break; 1326fcf5ef2aSThomas Huth case 0x4: 1327fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1328fcf5ef2aSThomas Huth break; 1329fcf5ef2aSThomas Huth case 0x5: 1330fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1331fcf5ef2aSThomas Huth break; 1332fcf5ef2aSThomas Huth case 0x6: 1333fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1334fcf5ef2aSThomas Huth break; 1335fcf5ef2aSThomas Huth case 0x7: 1336fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1337fcf5ef2aSThomas Huth break; 1338fcf5ef2aSThomas Huth case 0x8: 1339fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1340fcf5ef2aSThomas Huth break; 1341fcf5ef2aSThomas Huth case 0x9: 1342fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1343fcf5ef2aSThomas Huth break; 1344fcf5ef2aSThomas Huth case 0xa: 1345fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1346fcf5ef2aSThomas Huth break; 1347fcf5ef2aSThomas Huth case 0xb: 1348fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1349fcf5ef2aSThomas Huth break; 1350fcf5ef2aSThomas Huth case 0xc: 1351fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1352fcf5ef2aSThomas Huth break; 1353fcf5ef2aSThomas Huth case 0xd: 1354fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1355fcf5ef2aSThomas Huth break; 1356fcf5ef2aSThomas Huth case 0xe: 1357fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1358fcf5ef2aSThomas Huth break; 1359fcf5ef2aSThomas Huth case 0xf: 1360fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1361fcf5ef2aSThomas Huth break; 1362fcf5ef2aSThomas Huth } 1363fcf5ef2aSThomas Huth } 1364fcf5ef2aSThomas Huth 1365fcf5ef2aSThomas Huth // Inverted logic 1366ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1367ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1368fcf5ef2aSThomas Huth TCG_COND_NE, 1369fcf5ef2aSThomas Huth TCG_COND_GT, 1370fcf5ef2aSThomas Huth TCG_COND_GE, 1371ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1372fcf5ef2aSThomas Huth TCG_COND_EQ, 1373fcf5ef2aSThomas Huth TCG_COND_LE, 1374fcf5ef2aSThomas Huth TCG_COND_LT, 1375fcf5ef2aSThomas Huth }; 1376fcf5ef2aSThomas Huth 1377fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1378fcf5ef2aSThomas Huth { 1379fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1380fcf5ef2aSThomas Huth cmp->is_bool = false; 1381fcf5ef2aSThomas Huth cmp->c1 = r_src; 138200ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1383fcf5ef2aSThomas Huth } 1384fcf5ef2aSThomas Huth 1385fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 13860c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1387fcf5ef2aSThomas Huth { 1388fcf5ef2aSThomas Huth switch (fccno) { 1389fcf5ef2aSThomas Huth case 0: 1390ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1391fcf5ef2aSThomas Huth break; 1392fcf5ef2aSThomas Huth case 1: 1393ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1394fcf5ef2aSThomas Huth break; 1395fcf5ef2aSThomas Huth case 2: 1396ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1397fcf5ef2aSThomas Huth break; 1398fcf5ef2aSThomas Huth case 3: 1399ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1400fcf5ef2aSThomas Huth break; 1401fcf5ef2aSThomas Huth } 1402fcf5ef2aSThomas Huth } 1403fcf5ef2aSThomas Huth 14040c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1405fcf5ef2aSThomas Huth { 1406fcf5ef2aSThomas Huth switch (fccno) { 1407fcf5ef2aSThomas Huth case 0: 1408ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1409fcf5ef2aSThomas Huth break; 1410fcf5ef2aSThomas Huth case 1: 1411ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1412fcf5ef2aSThomas Huth break; 1413fcf5ef2aSThomas Huth case 2: 1414ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1415fcf5ef2aSThomas Huth break; 1416fcf5ef2aSThomas Huth case 3: 1417ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1418fcf5ef2aSThomas Huth break; 1419fcf5ef2aSThomas Huth } 1420fcf5ef2aSThomas Huth } 1421fcf5ef2aSThomas Huth 14220c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1423fcf5ef2aSThomas Huth { 1424fcf5ef2aSThomas Huth switch (fccno) { 1425fcf5ef2aSThomas Huth case 0: 1426ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1427fcf5ef2aSThomas Huth break; 1428fcf5ef2aSThomas Huth case 1: 1429ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1430fcf5ef2aSThomas Huth break; 1431fcf5ef2aSThomas Huth case 2: 1432ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1433fcf5ef2aSThomas Huth break; 1434fcf5ef2aSThomas Huth case 3: 1435ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1436fcf5ef2aSThomas Huth break; 1437fcf5ef2aSThomas Huth } 1438fcf5ef2aSThomas Huth } 1439fcf5ef2aSThomas Huth 14400c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1441fcf5ef2aSThomas Huth { 1442fcf5ef2aSThomas Huth switch (fccno) { 1443fcf5ef2aSThomas Huth case 0: 1444ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1445fcf5ef2aSThomas Huth break; 1446fcf5ef2aSThomas Huth case 1: 1447ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1448fcf5ef2aSThomas Huth break; 1449fcf5ef2aSThomas Huth case 2: 1450ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1451fcf5ef2aSThomas Huth break; 1452fcf5ef2aSThomas Huth case 3: 1453ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1454fcf5ef2aSThomas Huth break; 1455fcf5ef2aSThomas Huth } 1456fcf5ef2aSThomas Huth } 1457fcf5ef2aSThomas Huth 14580c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1459fcf5ef2aSThomas Huth { 1460fcf5ef2aSThomas Huth switch (fccno) { 1461fcf5ef2aSThomas Huth case 0: 1462ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1463fcf5ef2aSThomas Huth break; 1464fcf5ef2aSThomas Huth case 1: 1465ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1466fcf5ef2aSThomas Huth break; 1467fcf5ef2aSThomas Huth case 2: 1468ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1469fcf5ef2aSThomas Huth break; 1470fcf5ef2aSThomas Huth case 3: 1471ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1472fcf5ef2aSThomas Huth break; 1473fcf5ef2aSThomas Huth } 1474fcf5ef2aSThomas Huth } 1475fcf5ef2aSThomas Huth 14760c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1477fcf5ef2aSThomas Huth { 1478fcf5ef2aSThomas Huth switch (fccno) { 1479fcf5ef2aSThomas Huth case 0: 1480ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1481fcf5ef2aSThomas Huth break; 1482fcf5ef2aSThomas Huth case 1: 1483ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1484fcf5ef2aSThomas Huth break; 1485fcf5ef2aSThomas Huth case 2: 1486ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1487fcf5ef2aSThomas Huth break; 1488fcf5ef2aSThomas Huth case 3: 1489ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1490fcf5ef2aSThomas Huth break; 1491fcf5ef2aSThomas Huth } 1492fcf5ef2aSThomas Huth } 1493fcf5ef2aSThomas Huth 1494fcf5ef2aSThomas Huth #else 1495fcf5ef2aSThomas Huth 14960c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1497fcf5ef2aSThomas Huth { 1498ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1499fcf5ef2aSThomas Huth } 1500fcf5ef2aSThomas Huth 15010c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1502fcf5ef2aSThomas Huth { 1503ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1504fcf5ef2aSThomas Huth } 1505fcf5ef2aSThomas Huth 15060c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1507fcf5ef2aSThomas Huth { 1508ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1509fcf5ef2aSThomas Huth } 1510fcf5ef2aSThomas Huth 15110c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1512fcf5ef2aSThomas Huth { 1513ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1514fcf5ef2aSThomas Huth } 1515fcf5ef2aSThomas Huth 15160c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1517fcf5ef2aSThomas Huth { 1518ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1519fcf5ef2aSThomas Huth } 1520fcf5ef2aSThomas Huth 15210c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1522fcf5ef2aSThomas Huth { 1523ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1524fcf5ef2aSThomas Huth } 1525fcf5ef2aSThomas Huth #endif 1526fcf5ef2aSThomas Huth 1527fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1528fcf5ef2aSThomas Huth { 1529fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1530fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1531fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1532fcf5ef2aSThomas Huth } 1533fcf5ef2aSThomas Huth 1534fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1535fcf5ef2aSThomas Huth { 1536fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1537fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1538fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1539fcf5ef2aSThomas Huth return 1; 1540fcf5ef2aSThomas Huth } 1541fcf5ef2aSThomas Huth #endif 1542fcf5ef2aSThomas Huth return 0; 1543fcf5ef2aSThomas Huth } 1544fcf5ef2aSThomas Huth 15450c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1546fcf5ef2aSThomas Huth { 1547fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1548fcf5ef2aSThomas Huth } 1549fcf5ef2aSThomas Huth 15500c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1551fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1552fcf5ef2aSThomas Huth { 1553fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1554fcf5ef2aSThomas Huth 1555fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1556fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1557fcf5ef2aSThomas Huth 1558ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1559ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1560fcf5ef2aSThomas Huth 1561fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1562fcf5ef2aSThomas Huth } 1563fcf5ef2aSThomas Huth 15640c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1565fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1566fcf5ef2aSThomas Huth { 1567fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1568fcf5ef2aSThomas Huth 1569fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1570fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1571fcf5ef2aSThomas Huth 1572fcf5ef2aSThomas Huth gen(dst, src); 1573fcf5ef2aSThomas Huth 1574fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1575fcf5ef2aSThomas Huth } 1576fcf5ef2aSThomas Huth 15770c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1578fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1579fcf5ef2aSThomas Huth { 1580fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1581fcf5ef2aSThomas Huth 1582fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1583fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1584fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1585fcf5ef2aSThomas Huth 1586ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1587ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1588fcf5ef2aSThomas Huth 1589fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1590fcf5ef2aSThomas Huth } 1591fcf5ef2aSThomas Huth 1592fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15930c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1594fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1595fcf5ef2aSThomas Huth { 1596fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1597fcf5ef2aSThomas Huth 1598fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1599fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1600fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1601fcf5ef2aSThomas Huth 1602fcf5ef2aSThomas Huth gen(dst, src1, src2); 1603fcf5ef2aSThomas Huth 1604fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1605fcf5ef2aSThomas Huth } 1606fcf5ef2aSThomas Huth #endif 1607fcf5ef2aSThomas Huth 16080c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1609fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1610fcf5ef2aSThomas Huth { 1611fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1612fcf5ef2aSThomas Huth 1613fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1614fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1615fcf5ef2aSThomas Huth 1616ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1617ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1618fcf5ef2aSThomas Huth 1619fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1620fcf5ef2aSThomas Huth } 1621fcf5ef2aSThomas Huth 1622fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16230c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1624fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1625fcf5ef2aSThomas Huth { 1626fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1627fcf5ef2aSThomas Huth 1628fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1629fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1630fcf5ef2aSThomas Huth 1631fcf5ef2aSThomas Huth gen(dst, src); 1632fcf5ef2aSThomas Huth 1633fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1634fcf5ef2aSThomas Huth } 1635fcf5ef2aSThomas Huth #endif 1636fcf5ef2aSThomas Huth 16370c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1638fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1639fcf5ef2aSThomas Huth { 1640fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1641fcf5ef2aSThomas Huth 1642fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1643fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1644fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1645fcf5ef2aSThomas Huth 1646ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1647ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1648fcf5ef2aSThomas Huth 1649fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1650fcf5ef2aSThomas Huth } 1651fcf5ef2aSThomas Huth 1652fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16530c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1654fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1655fcf5ef2aSThomas Huth { 1656fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1657fcf5ef2aSThomas Huth 1658fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1659fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1660fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1661fcf5ef2aSThomas Huth 1662fcf5ef2aSThomas Huth gen(dst, src1, src2); 1663fcf5ef2aSThomas Huth 1664fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1665fcf5ef2aSThomas Huth } 1666fcf5ef2aSThomas Huth 16670c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1668fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1669fcf5ef2aSThomas Huth { 1670fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1671fcf5ef2aSThomas Huth 1672fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1673fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1674fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1675fcf5ef2aSThomas Huth 1676fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1677fcf5ef2aSThomas Huth 1678fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1679fcf5ef2aSThomas Huth } 1680fcf5ef2aSThomas Huth 16810c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1682fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1683fcf5ef2aSThomas Huth { 1684fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1685fcf5ef2aSThomas Huth 1686fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1687fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1688fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1689fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1690fcf5ef2aSThomas Huth 1691fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1692fcf5ef2aSThomas Huth 1693fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1694fcf5ef2aSThomas Huth } 1695fcf5ef2aSThomas Huth #endif 1696fcf5ef2aSThomas Huth 16970c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1698fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1699fcf5ef2aSThomas Huth { 1700fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1701fcf5ef2aSThomas Huth 1702ad75a51eSRichard Henderson gen(tcg_env); 1703ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1704fcf5ef2aSThomas Huth 1705fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1706fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1707fcf5ef2aSThomas Huth } 1708fcf5ef2aSThomas Huth 1709fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17100c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1711fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1712fcf5ef2aSThomas Huth { 1713fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1714fcf5ef2aSThomas Huth 1715ad75a51eSRichard Henderson gen(tcg_env); 1716fcf5ef2aSThomas Huth 1717fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1718fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1719fcf5ef2aSThomas Huth } 1720fcf5ef2aSThomas Huth #endif 1721fcf5ef2aSThomas Huth 17220c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1723fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1724fcf5ef2aSThomas Huth { 1725fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1726fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1727fcf5ef2aSThomas Huth 1728ad75a51eSRichard Henderson gen(tcg_env); 1729ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1730fcf5ef2aSThomas Huth 1731fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1732fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1733fcf5ef2aSThomas Huth } 1734fcf5ef2aSThomas Huth 17350c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1736fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1737fcf5ef2aSThomas Huth { 1738fcf5ef2aSThomas Huth TCGv_i64 dst; 1739fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1740fcf5ef2aSThomas Huth 1741fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1742fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1743fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1744fcf5ef2aSThomas Huth 1745ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1746ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1747fcf5ef2aSThomas Huth 1748fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1749fcf5ef2aSThomas Huth } 1750fcf5ef2aSThomas Huth 17510c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1752fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1753fcf5ef2aSThomas Huth { 1754fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1755fcf5ef2aSThomas Huth 1756fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1757fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1758fcf5ef2aSThomas Huth 1759ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1760ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1761fcf5ef2aSThomas Huth 1762fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1763fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1764fcf5ef2aSThomas Huth } 1765fcf5ef2aSThomas Huth 1766fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17670c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1768fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1769fcf5ef2aSThomas Huth { 1770fcf5ef2aSThomas Huth TCGv_i64 dst; 1771fcf5ef2aSThomas Huth TCGv_i32 src; 1772fcf5ef2aSThomas Huth 1773fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1774fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1775fcf5ef2aSThomas Huth 1776ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1777ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1778fcf5ef2aSThomas Huth 1779fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1780fcf5ef2aSThomas Huth } 1781fcf5ef2aSThomas Huth #endif 1782fcf5ef2aSThomas Huth 17830c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1784fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1785fcf5ef2aSThomas Huth { 1786fcf5ef2aSThomas Huth TCGv_i64 dst; 1787fcf5ef2aSThomas Huth TCGv_i32 src; 1788fcf5ef2aSThomas Huth 1789fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1790fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1791fcf5ef2aSThomas Huth 1792ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1793fcf5ef2aSThomas Huth 1794fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1795fcf5ef2aSThomas Huth } 1796fcf5ef2aSThomas Huth 17970c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1798fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1799fcf5ef2aSThomas Huth { 1800fcf5ef2aSThomas Huth TCGv_i32 dst; 1801fcf5ef2aSThomas Huth TCGv_i64 src; 1802fcf5ef2aSThomas Huth 1803fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1804fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1805fcf5ef2aSThomas Huth 1806ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1807ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1808fcf5ef2aSThomas Huth 1809fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1810fcf5ef2aSThomas Huth } 1811fcf5ef2aSThomas Huth 18120c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1813fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1814fcf5ef2aSThomas Huth { 1815fcf5ef2aSThomas Huth TCGv_i32 dst; 1816fcf5ef2aSThomas Huth 1817fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1818fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1819fcf5ef2aSThomas Huth 1820ad75a51eSRichard Henderson gen(dst, tcg_env); 1821ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1822fcf5ef2aSThomas Huth 1823fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1824fcf5ef2aSThomas Huth } 1825fcf5ef2aSThomas Huth 18260c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1827fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1828fcf5ef2aSThomas Huth { 1829fcf5ef2aSThomas Huth TCGv_i64 dst; 1830fcf5ef2aSThomas Huth 1831fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1832fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1833fcf5ef2aSThomas Huth 1834ad75a51eSRichard Henderson gen(dst, tcg_env); 1835ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1836fcf5ef2aSThomas Huth 1837fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1838fcf5ef2aSThomas Huth } 1839fcf5ef2aSThomas Huth 18400c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1841fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1842fcf5ef2aSThomas Huth { 1843fcf5ef2aSThomas Huth TCGv_i32 src; 1844fcf5ef2aSThomas Huth 1845fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1846fcf5ef2aSThomas Huth 1847ad75a51eSRichard Henderson gen(tcg_env, src); 1848fcf5ef2aSThomas Huth 1849fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1850fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1851fcf5ef2aSThomas Huth } 1852fcf5ef2aSThomas Huth 18530c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1854fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1855fcf5ef2aSThomas Huth { 1856fcf5ef2aSThomas Huth TCGv_i64 src; 1857fcf5ef2aSThomas Huth 1858fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1859fcf5ef2aSThomas Huth 1860ad75a51eSRichard Henderson gen(tcg_env, src); 1861fcf5ef2aSThomas Huth 1862fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1863fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1864fcf5ef2aSThomas Huth } 1865fcf5ef2aSThomas Huth 1866fcf5ef2aSThomas Huth /* asi moves */ 1867fcf5ef2aSThomas Huth typedef enum { 1868fcf5ef2aSThomas Huth GET_ASI_HELPER, 1869fcf5ef2aSThomas Huth GET_ASI_EXCP, 1870fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1871fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1872fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1873fcf5ef2aSThomas Huth GET_ASI_SHORT, 1874fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1875fcf5ef2aSThomas Huth GET_ASI_BFILL, 1876fcf5ef2aSThomas Huth } ASIType; 1877fcf5ef2aSThomas Huth 1878fcf5ef2aSThomas Huth typedef struct { 1879fcf5ef2aSThomas Huth ASIType type; 1880fcf5ef2aSThomas Huth int asi; 1881fcf5ef2aSThomas Huth int mem_idx; 188214776ab5STony Nguyen MemOp memop; 1883fcf5ef2aSThomas Huth } DisasASI; 1884fcf5ef2aSThomas Huth 1885811cc0b0SRichard Henderson /* 1886811cc0b0SRichard Henderson * Build DisasASI. 1887811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1888811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1889811cc0b0SRichard Henderson */ 1890811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1891fcf5ef2aSThomas Huth { 1892fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1893fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1894fcf5ef2aSThomas Huth 1895811cc0b0SRichard Henderson if (asi == -1) { 1896811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1897811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1898811cc0b0SRichard Henderson goto done; 1899811cc0b0SRichard Henderson } 1900811cc0b0SRichard Henderson 1901fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1902fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1903811cc0b0SRichard Henderson if (asi < 0) { 1904fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1905fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1906fcf5ef2aSThomas Huth } else if (supervisor(dc) 1907fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1908fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1909fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1910fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1911fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1912fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1913fcf5ef2aSThomas Huth switch (asi) { 1914fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1915fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1916fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1917fcf5ef2aSThomas Huth break; 1918fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1919fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1920fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1921fcf5ef2aSThomas Huth break; 1922fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1923fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1924fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1925fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1926fcf5ef2aSThomas Huth break; 1927fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1928fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1929fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1930fcf5ef2aSThomas Huth break; 1931fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1932fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1933fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1934fcf5ef2aSThomas Huth break; 1935fcf5ef2aSThomas Huth } 19366e10f37cSKONRAD Frederic 19376e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19386e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19396e10f37cSKONRAD Frederic */ 19406e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1941fcf5ef2aSThomas Huth } else { 1942fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1943fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1944fcf5ef2aSThomas Huth } 1945fcf5ef2aSThomas Huth #else 1946811cc0b0SRichard Henderson if (asi < 0) { 1947fcf5ef2aSThomas Huth asi = dc->asi; 1948fcf5ef2aSThomas Huth } 1949fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1950fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1951fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1952fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1953fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1954fcf5ef2aSThomas Huth done properly in the helper. */ 1955fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1956fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1957fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1958fcf5ef2aSThomas Huth } else { 1959fcf5ef2aSThomas Huth switch (asi) { 1960fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1961fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1962fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1963fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1964fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1965fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1966fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1967fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1968fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1969fcf5ef2aSThomas Huth break; 1970fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1971fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1972fcf5ef2aSThomas Huth case ASI_TWINX_N: 1973fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1974fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1975fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19769a10756dSArtyom Tarasenko if (hypervisor(dc)) { 197784f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19789a10756dSArtyom Tarasenko } else { 1979fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 19809a10756dSArtyom Tarasenko } 1981fcf5ef2aSThomas Huth break; 1982fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1983fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1984fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1985fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1986fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1987fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1988fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1989fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1990fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1991fcf5ef2aSThomas Huth break; 1992fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1993fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1994fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1995fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1996fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1997fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1998fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1999fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2000fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2001fcf5ef2aSThomas Huth break; 2002fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2003fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2004fcf5ef2aSThomas Huth case ASI_TWINX_S: 2005fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2006fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2007fcf5ef2aSThomas Huth case ASI_BLK_S: 2008fcf5ef2aSThomas Huth case ASI_BLK_SL: 2009fcf5ef2aSThomas Huth case ASI_FL8_S: 2010fcf5ef2aSThomas Huth case ASI_FL8_SL: 2011fcf5ef2aSThomas Huth case ASI_FL16_S: 2012fcf5ef2aSThomas Huth case ASI_FL16_SL: 2013fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2014fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2015fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2016fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2017fcf5ef2aSThomas Huth } 2018fcf5ef2aSThomas Huth break; 2019fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2020fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2021fcf5ef2aSThomas Huth case ASI_TWINX_P: 2022fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2023fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2024fcf5ef2aSThomas Huth case ASI_BLK_P: 2025fcf5ef2aSThomas Huth case ASI_BLK_PL: 2026fcf5ef2aSThomas Huth case ASI_FL8_P: 2027fcf5ef2aSThomas Huth case ASI_FL8_PL: 2028fcf5ef2aSThomas Huth case ASI_FL16_P: 2029fcf5ef2aSThomas Huth case ASI_FL16_PL: 2030fcf5ef2aSThomas Huth break; 2031fcf5ef2aSThomas Huth } 2032fcf5ef2aSThomas Huth switch (asi) { 2033fcf5ef2aSThomas Huth case ASI_REAL: 2034fcf5ef2aSThomas Huth case ASI_REAL_IO: 2035fcf5ef2aSThomas Huth case ASI_REAL_L: 2036fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2037fcf5ef2aSThomas Huth case ASI_N: 2038fcf5ef2aSThomas Huth case ASI_NL: 2039fcf5ef2aSThomas Huth case ASI_AIUP: 2040fcf5ef2aSThomas Huth case ASI_AIUPL: 2041fcf5ef2aSThomas Huth case ASI_AIUS: 2042fcf5ef2aSThomas Huth case ASI_AIUSL: 2043fcf5ef2aSThomas Huth case ASI_S: 2044fcf5ef2aSThomas Huth case ASI_SL: 2045fcf5ef2aSThomas Huth case ASI_P: 2046fcf5ef2aSThomas Huth case ASI_PL: 2047fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2048fcf5ef2aSThomas Huth break; 2049fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2050fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2051fcf5ef2aSThomas Huth case ASI_TWINX_N: 2052fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2053fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2054fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2055fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2056fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2057fcf5ef2aSThomas Huth case ASI_TWINX_P: 2058fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2059fcf5ef2aSThomas Huth case ASI_TWINX_S: 2060fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2061fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2062fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2063fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2064fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2065fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2066fcf5ef2aSThomas Huth break; 2067fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2068fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2069fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2070fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2071fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2072fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2073fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2074fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2075fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2076fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2077fcf5ef2aSThomas Huth case ASI_BLK_S: 2078fcf5ef2aSThomas Huth case ASI_BLK_SL: 2079fcf5ef2aSThomas Huth case ASI_BLK_P: 2080fcf5ef2aSThomas Huth case ASI_BLK_PL: 2081fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2082fcf5ef2aSThomas Huth break; 2083fcf5ef2aSThomas Huth case ASI_FL8_S: 2084fcf5ef2aSThomas Huth case ASI_FL8_SL: 2085fcf5ef2aSThomas Huth case ASI_FL8_P: 2086fcf5ef2aSThomas Huth case ASI_FL8_PL: 2087fcf5ef2aSThomas Huth memop = MO_UB; 2088fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2089fcf5ef2aSThomas Huth break; 2090fcf5ef2aSThomas Huth case ASI_FL16_S: 2091fcf5ef2aSThomas Huth case ASI_FL16_SL: 2092fcf5ef2aSThomas Huth case ASI_FL16_P: 2093fcf5ef2aSThomas Huth case ASI_FL16_PL: 2094fcf5ef2aSThomas Huth memop = MO_TEUW; 2095fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2096fcf5ef2aSThomas Huth break; 2097fcf5ef2aSThomas Huth } 2098fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2099fcf5ef2aSThomas Huth if (asi & 8) { 2100fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2101fcf5ef2aSThomas Huth } 2102fcf5ef2aSThomas Huth } 2103fcf5ef2aSThomas Huth #endif 2104fcf5ef2aSThomas Huth 2105811cc0b0SRichard Henderson done: 2106fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2107fcf5ef2aSThomas Huth } 2108fcf5ef2aSThomas Huth 2109a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 2110a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 2111a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2112a76779eeSRichard Henderson { 2113a76779eeSRichard Henderson g_assert_not_reached(); 2114a76779eeSRichard Henderson } 2115a76779eeSRichard Henderson 2116a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 2117a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2118a76779eeSRichard Henderson { 2119a76779eeSRichard Henderson g_assert_not_reached(); 2120a76779eeSRichard Henderson } 2121a76779eeSRichard Henderson #endif 2122a76779eeSRichard Henderson 212342071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2124fcf5ef2aSThomas Huth { 2125c03a0fd1SRichard Henderson switch (da->type) { 2126fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2127fcf5ef2aSThomas Huth break; 2128fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2129fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2130fcf5ef2aSThomas Huth break; 2131fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2132c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 2133fcf5ef2aSThomas Huth break; 2134fcf5ef2aSThomas Huth default: 2135fcf5ef2aSThomas Huth { 2136c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2137c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2138fcf5ef2aSThomas Huth 2139fcf5ef2aSThomas Huth save_state(dc); 2140fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2141ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2142fcf5ef2aSThomas Huth #else 2143fcf5ef2aSThomas Huth { 2144fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2145ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2146fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2147fcf5ef2aSThomas Huth } 2148fcf5ef2aSThomas Huth #endif 2149fcf5ef2aSThomas Huth } 2150fcf5ef2aSThomas Huth break; 2151fcf5ef2aSThomas Huth } 2152fcf5ef2aSThomas Huth } 2153fcf5ef2aSThomas Huth 215442071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 2155c03a0fd1SRichard Henderson { 2156c03a0fd1SRichard Henderson switch (da->type) { 2157fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2158fcf5ef2aSThomas Huth break; 2159c03a0fd1SRichard Henderson 2160fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 2161c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 2162fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2163fcf5ef2aSThomas Huth break; 2164c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21653390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21663390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 2167fcf5ef2aSThomas Huth break; 2168c03a0fd1SRichard Henderson } 2169c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 2170c03a0fd1SRichard Henderson /* fall through */ 2171c03a0fd1SRichard Henderson 2172c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2173c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 2174c03a0fd1SRichard Henderson break; 2175c03a0fd1SRichard Henderson 2176fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2177c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 2178fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2179fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2180fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2181fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2182fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2183fcf5ef2aSThomas Huth { 2184fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2185fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 218600ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2187fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2188fcf5ef2aSThomas Huth int i; 2189fcf5ef2aSThomas Huth 2190fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2191fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2192fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2193fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2194fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2195c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL); 2196c03a0fd1SRichard Henderson tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL); 2197fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2198fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2199fcf5ef2aSThomas Huth } 2200fcf5ef2aSThomas Huth } 2201fcf5ef2aSThomas Huth break; 2202c03a0fd1SRichard Henderson 2203fcf5ef2aSThomas Huth default: 2204fcf5ef2aSThomas Huth { 2205c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2206c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2207fcf5ef2aSThomas Huth 2208fcf5ef2aSThomas Huth save_state(dc); 2209fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2210ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2211fcf5ef2aSThomas Huth #else 2212fcf5ef2aSThomas Huth { 2213fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2214fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2215ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2216fcf5ef2aSThomas Huth } 2217fcf5ef2aSThomas Huth #endif 2218fcf5ef2aSThomas Huth 2219fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2220fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2221fcf5ef2aSThomas Huth } 2222fcf5ef2aSThomas Huth break; 2223fcf5ef2aSThomas Huth } 2224fcf5ef2aSThomas Huth } 2225fcf5ef2aSThomas Huth 2226dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 2227c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 2228c03a0fd1SRichard Henderson { 2229c03a0fd1SRichard Henderson switch (da->type) { 2230c03a0fd1SRichard Henderson case GET_ASI_EXCP: 2231c03a0fd1SRichard Henderson break; 2232c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2233dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 2234dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2235c03a0fd1SRichard Henderson break; 2236c03a0fd1SRichard Henderson default: 2237c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 2238c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 2239c03a0fd1SRichard Henderson break; 2240c03a0fd1SRichard Henderson } 2241c03a0fd1SRichard Henderson } 2242c03a0fd1SRichard Henderson 2243d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 2244c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 2245c03a0fd1SRichard Henderson { 2246c03a0fd1SRichard Henderson switch (da->type) { 2247fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2248c03a0fd1SRichard Henderson return; 2249fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2250c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 2251c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2252fcf5ef2aSThomas Huth break; 2253fcf5ef2aSThomas Huth default: 2254fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2255fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2256fcf5ef2aSThomas Huth break; 2257fcf5ef2aSThomas Huth } 2258fcf5ef2aSThomas Huth } 2259fcf5ef2aSThomas Huth 2260cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2261c03a0fd1SRichard Henderson { 2262c03a0fd1SRichard Henderson switch (da->type) { 2263fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2264fcf5ef2aSThomas Huth break; 2265fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2266cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 2267cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 2268fcf5ef2aSThomas Huth break; 2269fcf5ef2aSThomas Huth default: 22703db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22713db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2272af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2273ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22743db010c3SRichard Henderson } else { 2275c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 227600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22773db010c3SRichard Henderson TCGv_i64 s64, t64; 22783db010c3SRichard Henderson 22793db010c3SRichard Henderson save_state(dc); 22803db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2281ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 22823db010c3SRichard Henderson 228300ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2284ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 22853db010c3SRichard Henderson 22863db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 22873db010c3SRichard Henderson 22883db010c3SRichard Henderson /* End the TB. */ 22893db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 22903db010c3SRichard Henderson } 2291fcf5ef2aSThomas Huth break; 2292fcf5ef2aSThomas Huth } 2293fcf5ef2aSThomas Huth } 2294fcf5ef2aSThomas Huth 2295*287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 22963259b9e2SRichard Henderson TCGv addr, int rd) 2297fcf5ef2aSThomas Huth { 22983259b9e2SRichard Henderson MemOp memop = da->memop; 22993259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2300fcf5ef2aSThomas Huth TCGv_i32 d32; 2301fcf5ef2aSThomas Huth TCGv_i64 d64; 2302*287b1152SRichard Henderson TCGv addr_tmp; 2303fcf5ef2aSThomas Huth 23043259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 23053259b9e2SRichard Henderson if (size == MO_128) { 23063259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 23073259b9e2SRichard Henderson } 23083259b9e2SRichard Henderson 23093259b9e2SRichard Henderson switch (da->type) { 2310fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2311fcf5ef2aSThomas Huth break; 2312fcf5ef2aSThomas Huth 2313fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 23143259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2315fcf5ef2aSThomas Huth switch (size) { 23163259b9e2SRichard Henderson case MO_32: 2317fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 23183259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 2319fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2320fcf5ef2aSThomas Huth break; 23213259b9e2SRichard Henderson 23223259b9e2SRichard Henderson case MO_64: 23233259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 2324fcf5ef2aSThomas Huth break; 23253259b9e2SRichard Henderson 23263259b9e2SRichard Henderson case MO_128: 2327fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 23283259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 2329*287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2330*287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2331*287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2332fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2333fcf5ef2aSThomas Huth break; 2334fcf5ef2aSThomas Huth default: 2335fcf5ef2aSThomas Huth g_assert_not_reached(); 2336fcf5ef2aSThomas Huth } 2337fcf5ef2aSThomas Huth break; 2338fcf5ef2aSThomas Huth 2339fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2340fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 23413259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2342fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2343*287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2344*287b1152SRichard Henderson for (int i = 0; ; ++i) { 23453259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 23463259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2347fcf5ef2aSThomas Huth if (i == 7) { 2348fcf5ef2aSThomas Huth break; 2349fcf5ef2aSThomas Huth } 2350*287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2351*287b1152SRichard Henderson addr = addr_tmp; 2352fcf5ef2aSThomas Huth } 2353fcf5ef2aSThomas Huth } else { 2354fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2355fcf5ef2aSThomas Huth } 2356fcf5ef2aSThomas Huth break; 2357fcf5ef2aSThomas Huth 2358fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2359fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 23603259b9e2SRichard Henderson if (orig_size == MO_64) { 23613259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 23623259b9e2SRichard Henderson memop | MO_ALIGN); 2363fcf5ef2aSThomas Huth } else { 2364fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2365fcf5ef2aSThomas Huth } 2366fcf5ef2aSThomas Huth break; 2367fcf5ef2aSThomas Huth 2368fcf5ef2aSThomas Huth default: 2369fcf5ef2aSThomas Huth { 23703259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 23713259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2372fcf5ef2aSThomas Huth 2373fcf5ef2aSThomas Huth save_state(dc); 2374fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2375fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2376fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2377fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2378fcf5ef2aSThomas Huth switch (size) { 23793259b9e2SRichard Henderson case MO_32: 2380fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2381ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2382fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2383fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2384fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2385fcf5ef2aSThomas Huth break; 23863259b9e2SRichard Henderson case MO_64: 23873259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 23883259b9e2SRichard Henderson r_asi, r_mop); 2389fcf5ef2aSThomas Huth break; 23903259b9e2SRichard Henderson case MO_128: 2391fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2392ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2393*287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2394*287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2395*287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 23963259b9e2SRichard Henderson r_asi, r_mop); 2397fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2398fcf5ef2aSThomas Huth break; 2399fcf5ef2aSThomas Huth default: 2400fcf5ef2aSThomas Huth g_assert_not_reached(); 2401fcf5ef2aSThomas Huth } 2402fcf5ef2aSThomas Huth } 2403fcf5ef2aSThomas Huth break; 2404fcf5ef2aSThomas Huth } 2405fcf5ef2aSThomas Huth } 2406fcf5ef2aSThomas Huth 2407*287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 24083259b9e2SRichard Henderson TCGv addr, int rd) 24093259b9e2SRichard Henderson { 24103259b9e2SRichard Henderson MemOp memop = da->memop; 24113259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2412fcf5ef2aSThomas Huth TCGv_i32 d32; 2413*287b1152SRichard Henderson TCGv addr_tmp; 2414fcf5ef2aSThomas Huth 24153259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 24163259b9e2SRichard Henderson if (size == MO_128) { 24173259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 24183259b9e2SRichard Henderson } 24193259b9e2SRichard Henderson 24203259b9e2SRichard Henderson switch (da->type) { 2421fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2422fcf5ef2aSThomas Huth break; 2423fcf5ef2aSThomas Huth 2424fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 24253259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2426fcf5ef2aSThomas Huth switch (size) { 24273259b9e2SRichard Henderson case MO_32: 2428fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 24293259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2430fcf5ef2aSThomas Huth break; 24313259b9e2SRichard Henderson case MO_64: 24323259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24333259b9e2SRichard Henderson memop | MO_ALIGN_4); 2434fcf5ef2aSThomas Huth break; 24353259b9e2SRichard Henderson case MO_128: 2436fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2437fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2438fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2439fcf5ef2aSThomas Huth having to probe the second page before performing the first 2440fcf5ef2aSThomas Huth write. */ 24413259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24423259b9e2SRichard Henderson memop | MO_ALIGN_16); 2443*287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2444*287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2445*287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2446fcf5ef2aSThomas Huth break; 2447fcf5ef2aSThomas Huth default: 2448fcf5ef2aSThomas Huth g_assert_not_reached(); 2449fcf5ef2aSThomas Huth } 2450fcf5ef2aSThomas Huth break; 2451fcf5ef2aSThomas Huth 2452fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2453fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 24543259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2455fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2456*287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2457*287b1152SRichard Henderson for (int i = 0; ; ++i) { 24583259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 24593259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2460fcf5ef2aSThomas Huth if (i == 7) { 2461fcf5ef2aSThomas Huth break; 2462fcf5ef2aSThomas Huth } 2463*287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2464*287b1152SRichard Henderson addr = addr_tmp; 2465fcf5ef2aSThomas Huth } 2466fcf5ef2aSThomas Huth } else { 2467fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2468fcf5ef2aSThomas Huth } 2469fcf5ef2aSThomas Huth break; 2470fcf5ef2aSThomas Huth 2471fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2472fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 24733259b9e2SRichard Henderson if (orig_size == MO_64) { 24743259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24753259b9e2SRichard Henderson memop | MO_ALIGN); 2476fcf5ef2aSThomas Huth } else { 2477fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2478fcf5ef2aSThomas Huth } 2479fcf5ef2aSThomas Huth break; 2480fcf5ef2aSThomas Huth 2481fcf5ef2aSThomas Huth default: 2482fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2483fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2484fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2485fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2486fcf5ef2aSThomas Huth break; 2487fcf5ef2aSThomas Huth } 2488fcf5ef2aSThomas Huth } 2489fcf5ef2aSThomas Huth 249042071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2491fcf5ef2aSThomas Huth { 2492a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2493a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2494fcf5ef2aSThomas Huth 2495c03a0fd1SRichard Henderson switch (da->type) { 2496fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2497fcf5ef2aSThomas Huth return; 2498fcf5ef2aSThomas Huth 2499fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2500ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2501ebbbec92SRichard Henderson { 2502ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2503ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2504ebbbec92SRichard Henderson 2505ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2506ebbbec92SRichard Henderson /* 2507ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2508ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2509ebbbec92SRichard Henderson * the order of the writebacks. 2510ebbbec92SRichard Henderson */ 2511ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2512ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2513ebbbec92SRichard Henderson } else { 2514ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2515ebbbec92SRichard Henderson } 2516ebbbec92SRichard Henderson } 2517fcf5ef2aSThomas Huth break; 2518ebbbec92SRichard Henderson #else 2519ebbbec92SRichard Henderson g_assert_not_reached(); 2520ebbbec92SRichard Henderson #endif 2521fcf5ef2aSThomas Huth 2522fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2523fcf5ef2aSThomas Huth { 2524fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2525fcf5ef2aSThomas Huth 2526c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2527fcf5ef2aSThomas Huth 2528fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2529fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2530fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2531c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2532a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2533fcf5ef2aSThomas Huth } else { 2534a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2535fcf5ef2aSThomas Huth } 2536fcf5ef2aSThomas Huth } 2537fcf5ef2aSThomas Huth break; 2538fcf5ef2aSThomas Huth 2539fcf5ef2aSThomas Huth default: 2540fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2541fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2542fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2543fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2544fcf5ef2aSThomas Huth { 2545c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2546c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2547fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2548fcf5ef2aSThomas Huth 2549fcf5ef2aSThomas Huth save_state(dc); 2550ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2551fcf5ef2aSThomas Huth 2552fcf5ef2aSThomas Huth /* See above. */ 2553c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2554a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2555fcf5ef2aSThomas Huth } else { 2556a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2557fcf5ef2aSThomas Huth } 2558fcf5ef2aSThomas Huth } 2559fcf5ef2aSThomas Huth break; 2560fcf5ef2aSThomas Huth } 2561fcf5ef2aSThomas Huth 2562fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2563fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2564fcf5ef2aSThomas Huth } 2565fcf5ef2aSThomas Huth 256642071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2567c03a0fd1SRichard Henderson { 2568c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2569fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2570fcf5ef2aSThomas Huth 2571c03a0fd1SRichard Henderson switch (da->type) { 2572fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2573fcf5ef2aSThomas Huth break; 2574fcf5ef2aSThomas Huth 2575fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2576ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2577ebbbec92SRichard Henderson { 2578ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2579ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2580ebbbec92SRichard Henderson 2581ebbbec92SRichard Henderson /* 2582ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2583ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2584ebbbec92SRichard Henderson * the order of the construction. 2585ebbbec92SRichard Henderson */ 2586ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2587ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2588ebbbec92SRichard Henderson } else { 2589ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2590ebbbec92SRichard Henderson } 2591ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2592ebbbec92SRichard Henderson } 2593fcf5ef2aSThomas Huth break; 2594ebbbec92SRichard Henderson #else 2595ebbbec92SRichard Henderson g_assert_not_reached(); 2596ebbbec92SRichard Henderson #endif 2597fcf5ef2aSThomas Huth 2598fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2599fcf5ef2aSThomas Huth { 2600fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2601fcf5ef2aSThomas Huth 2602fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2603fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2604fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2605c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2606a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2607fcf5ef2aSThomas Huth } else { 2608a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2609fcf5ef2aSThomas Huth } 2610c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2611fcf5ef2aSThomas Huth } 2612fcf5ef2aSThomas Huth break; 2613fcf5ef2aSThomas Huth 2614a76779eeSRichard Henderson case GET_ASI_BFILL: 2615a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 2616a76779eeSRichard Henderson /* Store 32 bytes of T64 to ADDR. */ 2617a76779eeSRichard Henderson /* ??? The original qemu code suggests 8-byte alignment, dropping 2618a76779eeSRichard Henderson the low bits, but the only place I can see this used is in the 2619a76779eeSRichard Henderson Linux kernel with 32 byte alignment, which would make more sense 2620a76779eeSRichard Henderson as a cacheline-style operation. */ 2621a76779eeSRichard Henderson { 2622a76779eeSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 2623a76779eeSRichard Henderson TCGv d_addr = tcg_temp_new(); 2624a76779eeSRichard Henderson TCGv eight = tcg_constant_tl(8); 2625a76779eeSRichard Henderson int i; 2626a76779eeSRichard Henderson 2627a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2628a76779eeSRichard Henderson tcg_gen_andi_tl(d_addr, addr, -8); 2629a76779eeSRichard Henderson for (i = 0; i < 32; i += 8) { 2630c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop); 2631a76779eeSRichard Henderson tcg_gen_add_tl(d_addr, d_addr, eight); 2632a76779eeSRichard Henderson } 2633a76779eeSRichard Henderson } 2634a76779eeSRichard Henderson break; 2635a76779eeSRichard Henderson 2636fcf5ef2aSThomas Huth default: 2637fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2638fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2639fcf5ef2aSThomas Huth { 2640c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2641c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2642fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2643fcf5ef2aSThomas Huth 2644fcf5ef2aSThomas Huth /* See above. */ 2645c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2646a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2647fcf5ef2aSThomas Huth } else { 2648a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2649fcf5ef2aSThomas Huth } 2650fcf5ef2aSThomas Huth 2651fcf5ef2aSThomas Huth save_state(dc); 2652ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2653fcf5ef2aSThomas Huth } 2654fcf5ef2aSThomas Huth break; 2655fcf5ef2aSThomas Huth } 2656fcf5ef2aSThomas Huth } 2657fcf5ef2aSThomas Huth 2658fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2659fcf5ef2aSThomas Huth { 2660fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2661fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2662fcf5ef2aSThomas Huth } 2663fcf5ef2aSThomas Huth 2664fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2665fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2666fcf5ef2aSThomas Huth { 2667fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2668fcf5ef2aSThomas Huth 2669fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2670fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2671fcf5ef2aSThomas Huth the later. */ 2672fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2673fcf5ef2aSThomas Huth if (cmp->is_bool) { 2674fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2675fcf5ef2aSThomas Huth } else { 2676fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2677fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2678fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2679fcf5ef2aSThomas Huth } 2680fcf5ef2aSThomas Huth 2681fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2682fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2683fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 268400ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2685fcf5ef2aSThomas Huth 2686fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2687fcf5ef2aSThomas Huth 2688fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2689fcf5ef2aSThomas Huth } 2690fcf5ef2aSThomas Huth 2691fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2692fcf5ef2aSThomas Huth { 2693fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2694fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2695fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2696fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2697fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2698fcf5ef2aSThomas Huth } 2699fcf5ef2aSThomas Huth 2700fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2701fcf5ef2aSThomas Huth { 2702fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2703fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2704fcf5ef2aSThomas Huth 2705fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2706fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2707fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2708fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2709fcf5ef2aSThomas Huth 2710fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2711fcf5ef2aSThomas Huth } 2712fcf5ef2aSThomas Huth 27135d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2714fcf5ef2aSThomas Huth { 2715fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2716fcf5ef2aSThomas Huth 2717fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2718ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2719fcf5ef2aSThomas Huth 2720fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2721fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2722fcf5ef2aSThomas Huth 2723fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2724fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2725ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2726fcf5ef2aSThomas Huth 2727fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2728fcf5ef2aSThomas Huth { 2729fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2730fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2731fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2732fcf5ef2aSThomas Huth } 2733fcf5ef2aSThomas Huth } 2734fcf5ef2aSThomas Huth 2735fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2736fcf5ef2aSThomas Huth int width, bool cc, bool left) 2737fcf5ef2aSThomas Huth { 2738905a83deSRichard Henderson TCGv lo1, lo2; 2739fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2740fcf5ef2aSThomas Huth int shift, imask, omask; 2741fcf5ef2aSThomas Huth 2742fcf5ef2aSThomas Huth if (cc) { 2743fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2744fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2745fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2746fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2747fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2748fcf5ef2aSThomas Huth } 2749fcf5ef2aSThomas Huth 2750fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2751fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2752fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2753fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2754fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2755fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2756fcf5ef2aSThomas Huth the value we're looking for. */ 2757fcf5ef2aSThomas Huth switch (width) { 2758fcf5ef2aSThomas Huth case 8: 2759fcf5ef2aSThomas Huth imask = 0x7; 2760fcf5ef2aSThomas Huth shift = 3; 2761fcf5ef2aSThomas Huth omask = 0xff; 2762fcf5ef2aSThomas Huth if (left) { 2763fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2764fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2765fcf5ef2aSThomas Huth } else { 2766fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2767fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2768fcf5ef2aSThomas Huth } 2769fcf5ef2aSThomas Huth break; 2770fcf5ef2aSThomas Huth case 16: 2771fcf5ef2aSThomas Huth imask = 0x6; 2772fcf5ef2aSThomas Huth shift = 1; 2773fcf5ef2aSThomas Huth omask = 0xf; 2774fcf5ef2aSThomas Huth if (left) { 2775fcf5ef2aSThomas Huth tabl = 0x8cef; 2776fcf5ef2aSThomas Huth tabr = 0xf731; 2777fcf5ef2aSThomas Huth } else { 2778fcf5ef2aSThomas Huth tabl = 0x137f; 2779fcf5ef2aSThomas Huth tabr = 0xfec8; 2780fcf5ef2aSThomas Huth } 2781fcf5ef2aSThomas Huth break; 2782fcf5ef2aSThomas Huth case 32: 2783fcf5ef2aSThomas Huth imask = 0x4; 2784fcf5ef2aSThomas Huth shift = 0; 2785fcf5ef2aSThomas Huth omask = 0x3; 2786fcf5ef2aSThomas Huth if (left) { 2787fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2788fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2789fcf5ef2aSThomas Huth } else { 2790fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2791fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2792fcf5ef2aSThomas Huth } 2793fcf5ef2aSThomas Huth break; 2794fcf5ef2aSThomas Huth default: 2795fcf5ef2aSThomas Huth abort(); 2796fcf5ef2aSThomas Huth } 2797fcf5ef2aSThomas Huth 2798fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2799fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2800fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2801fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2802fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2803fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2804fcf5ef2aSThomas Huth 2805905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2806905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2807e3ebbadeSRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 2808fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2809fcf5ef2aSThomas Huth 2810fcf5ef2aSThomas Huth amask = -8; 2811fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2812fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2813fcf5ef2aSThomas Huth } 2814fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2815fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2816fcf5ef2aSThomas Huth 2817e3ebbadeSRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 2818e3ebbadeSRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 2819e3ebbadeSRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 2820fcf5ef2aSThomas Huth } 2821fcf5ef2aSThomas Huth 2822fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2823fcf5ef2aSThomas Huth { 2824fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2825fcf5ef2aSThomas Huth 2826fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2827fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2828fcf5ef2aSThomas Huth if (left) { 2829fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2830fcf5ef2aSThomas Huth } 2831fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2832fcf5ef2aSThomas Huth } 2833fcf5ef2aSThomas Huth 2834fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2835fcf5ef2aSThomas Huth { 2836fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2837fcf5ef2aSThomas Huth 2838fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2839fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2840fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2841fcf5ef2aSThomas Huth 2842fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2843fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2844fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2845fcf5ef2aSThomas Huth 2846fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2847fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2848fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2849fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2850fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2851fcf5ef2aSThomas Huth 2852fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2853fcf5ef2aSThomas Huth } 2854fcf5ef2aSThomas Huth #endif 2855fcf5ef2aSThomas Huth 285606c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 285706c060d9SRichard Henderson { 285806c060d9SRichard Henderson return DFPREG(x); 285906c060d9SRichard Henderson } 286006c060d9SRichard Henderson 286106c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 286206c060d9SRichard Henderson { 286306c060d9SRichard Henderson return QFPREG(x); 286406c060d9SRichard Henderson } 286506c060d9SRichard Henderson 2866878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2867878cc677SRichard Henderson #include "decode-insns.c.inc" 2868878cc677SRichard Henderson 2869878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2870878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2871878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2872878cc677SRichard Henderson 2873878cc677SRichard Henderson #define avail_ALL(C) true 2874878cc677SRichard Henderson #ifdef TARGET_SPARC64 2875878cc677SRichard Henderson # define avail_32(C) false 2876af25071cSRichard Henderson # define avail_ASR17(C) false 2877d0a11d25SRichard Henderson # define avail_CASA(C) true 2878c2636853SRichard Henderson # define avail_DIV(C) true 2879b5372650SRichard Henderson # define avail_MUL(C) true 28800faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2881878cc677SRichard Henderson # define avail_64(C) true 28825d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2883af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2884878cc677SRichard Henderson #else 2885878cc677SRichard Henderson # define avail_32(C) true 2886af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2887d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2888c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2889b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 28900faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2891878cc677SRichard Henderson # define avail_64(C) false 28925d617bfbSRichard Henderson # define avail_GL(C) false 2893af25071cSRichard Henderson # define avail_HYPV(C) false 2894878cc677SRichard Henderson #endif 2895878cc677SRichard Henderson 2896878cc677SRichard Henderson /* Default case for non jump instructions. */ 2897878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2898878cc677SRichard Henderson { 2899878cc677SRichard Henderson if (dc->npc & 3) { 2900878cc677SRichard Henderson switch (dc->npc) { 2901878cc677SRichard Henderson case DYNAMIC_PC: 2902878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2903878cc677SRichard Henderson dc->pc = dc->npc; 2904878cc677SRichard Henderson gen_op_next_insn(); 2905878cc677SRichard Henderson break; 2906878cc677SRichard Henderson case JUMP_PC: 2907878cc677SRichard Henderson /* we can do a static jump */ 2908878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2909878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2910878cc677SRichard Henderson break; 2911878cc677SRichard Henderson default: 2912878cc677SRichard Henderson g_assert_not_reached(); 2913878cc677SRichard Henderson } 2914878cc677SRichard Henderson } else { 2915878cc677SRichard Henderson dc->pc = dc->npc; 2916878cc677SRichard Henderson dc->npc = dc->npc + 4; 2917878cc677SRichard Henderson } 2918878cc677SRichard Henderson return true; 2919878cc677SRichard Henderson } 2920878cc677SRichard Henderson 29216d2a0768SRichard Henderson /* 29226d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 29236d2a0768SRichard Henderson */ 29246d2a0768SRichard Henderson 2925276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2926276567aaSRichard Henderson { 2927276567aaSRichard Henderson if (annul) { 2928276567aaSRichard Henderson dc->pc = dc->npc + 4; 2929276567aaSRichard Henderson dc->npc = dc->pc + 4; 2930276567aaSRichard Henderson } else { 2931276567aaSRichard Henderson dc->pc = dc->npc; 2932276567aaSRichard Henderson dc->npc = dc->pc + 4; 2933276567aaSRichard Henderson } 2934276567aaSRichard Henderson return true; 2935276567aaSRichard Henderson } 2936276567aaSRichard Henderson 2937276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2938276567aaSRichard Henderson target_ulong dest) 2939276567aaSRichard Henderson { 2940276567aaSRichard Henderson if (annul) { 2941276567aaSRichard Henderson dc->pc = dest; 2942276567aaSRichard Henderson dc->npc = dest + 4; 2943276567aaSRichard Henderson } else { 2944276567aaSRichard Henderson dc->pc = dc->npc; 2945276567aaSRichard Henderson dc->npc = dest; 2946276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2947276567aaSRichard Henderson } 2948276567aaSRichard Henderson return true; 2949276567aaSRichard Henderson } 2950276567aaSRichard Henderson 29519d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 29529d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2953276567aaSRichard Henderson { 29546b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 29556b3e4cc6SRichard Henderson 2956276567aaSRichard Henderson if (annul) { 29576b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 29586b3e4cc6SRichard Henderson 29599d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 29606b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 29616b3e4cc6SRichard Henderson gen_set_label(l1); 29626b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 29636b3e4cc6SRichard Henderson 29646b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2965276567aaSRichard Henderson } else { 29666b3e4cc6SRichard Henderson if (npc & 3) { 29676b3e4cc6SRichard Henderson switch (npc) { 29686b3e4cc6SRichard Henderson case DYNAMIC_PC: 29696b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 29706b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 29716b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 29729d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 29739d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 29746b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 29756b3e4cc6SRichard Henderson dc->pc = npc; 29766b3e4cc6SRichard Henderson break; 29776b3e4cc6SRichard Henderson default: 29786b3e4cc6SRichard Henderson g_assert_not_reached(); 29796b3e4cc6SRichard Henderson } 29806b3e4cc6SRichard Henderson } else { 29816b3e4cc6SRichard Henderson dc->pc = npc; 29826b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 29836b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 29846b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 29859d4e2bc7SRichard Henderson if (cmp->is_bool) { 29869d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 29879d4e2bc7SRichard Henderson } else { 29889d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 29899d4e2bc7SRichard Henderson } 29906b3e4cc6SRichard Henderson } 2991276567aaSRichard Henderson } 2992276567aaSRichard Henderson return true; 2993276567aaSRichard Henderson } 2994276567aaSRichard Henderson 2995af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2996af25071cSRichard Henderson { 2997af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2998af25071cSRichard Henderson return true; 2999af25071cSRichard Henderson } 3000af25071cSRichard Henderson 300106c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 300206c060d9SRichard Henderson { 300306c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 300406c060d9SRichard Henderson return true; 300506c060d9SRichard Henderson } 300606c060d9SRichard Henderson 300706c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 300806c060d9SRichard Henderson { 300906c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 301006c060d9SRichard Henderson return false; 301106c060d9SRichard Henderson } 301206c060d9SRichard Henderson return raise_unimpfpop(dc); 301306c060d9SRichard Henderson } 301406c060d9SRichard Henderson 3015276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 3016276567aaSRichard Henderson { 3017276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 30181ea9c62aSRichard Henderson DisasCompare cmp; 3019276567aaSRichard Henderson 3020276567aaSRichard Henderson switch (a->cond) { 3021276567aaSRichard Henderson case 0x0: 3022276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 3023276567aaSRichard Henderson case 0x8: 3024276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 3025276567aaSRichard Henderson default: 3026276567aaSRichard Henderson flush_cond(dc); 30271ea9c62aSRichard Henderson 30281ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 30299d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3030276567aaSRichard Henderson } 3031276567aaSRichard Henderson } 3032276567aaSRichard Henderson 3033276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 3034276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 3035276567aaSRichard Henderson 303645196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 303745196ea4SRichard Henderson { 303845196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3039d5471936SRichard Henderson DisasCompare cmp; 304045196ea4SRichard Henderson 304145196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 304245196ea4SRichard Henderson return true; 304345196ea4SRichard Henderson } 304445196ea4SRichard Henderson switch (a->cond) { 304545196ea4SRichard Henderson case 0x0: 304645196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 304745196ea4SRichard Henderson case 0x8: 304845196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 304945196ea4SRichard Henderson default: 305045196ea4SRichard Henderson flush_cond(dc); 3051d5471936SRichard Henderson 3052d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 30539d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 305445196ea4SRichard Henderson } 305545196ea4SRichard Henderson } 305645196ea4SRichard Henderson 305745196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 305845196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 305945196ea4SRichard Henderson 3060ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 3061ab9ffe98SRichard Henderson { 3062ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3063ab9ffe98SRichard Henderson DisasCompare cmp; 3064ab9ffe98SRichard Henderson 3065ab9ffe98SRichard Henderson if (!avail_64(dc)) { 3066ab9ffe98SRichard Henderson return false; 3067ab9ffe98SRichard Henderson } 3068ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 3069ab9ffe98SRichard Henderson return false; 3070ab9ffe98SRichard Henderson } 3071ab9ffe98SRichard Henderson 3072ab9ffe98SRichard Henderson flush_cond(dc); 3073ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 30749d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3075ab9ffe98SRichard Henderson } 3076ab9ffe98SRichard Henderson 307723ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 307823ada1b1SRichard Henderson { 307923ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 308023ada1b1SRichard Henderson 308123ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 308223ada1b1SRichard Henderson gen_mov_pc_npc(dc); 308323ada1b1SRichard Henderson dc->npc = target; 308423ada1b1SRichard Henderson return true; 308523ada1b1SRichard Henderson } 308623ada1b1SRichard Henderson 308745196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 308845196ea4SRichard Henderson { 308945196ea4SRichard Henderson /* 309045196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 309145196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 309245196ea4SRichard Henderson */ 309345196ea4SRichard Henderson #ifdef TARGET_SPARC64 309445196ea4SRichard Henderson return false; 309545196ea4SRichard Henderson #else 309645196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 309745196ea4SRichard Henderson return true; 309845196ea4SRichard Henderson #endif 309945196ea4SRichard Henderson } 310045196ea4SRichard Henderson 31016d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 31026d2a0768SRichard Henderson { 31036d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 31046d2a0768SRichard Henderson if (a->rd) { 31056d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 31066d2a0768SRichard Henderson } 31076d2a0768SRichard Henderson return advance_pc(dc); 31086d2a0768SRichard Henderson } 31096d2a0768SRichard Henderson 31100faef01bSRichard Henderson /* 31110faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 31120faef01bSRichard Henderson */ 31130faef01bSRichard Henderson 311430376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 311530376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 311630376636SRichard Henderson { 311730376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 311830376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 311930376636SRichard Henderson DisasCompare cmp; 312030376636SRichard Henderson TCGLabel *lab; 312130376636SRichard Henderson TCGv_i32 trap; 312230376636SRichard Henderson 312330376636SRichard Henderson /* Trap never. */ 312430376636SRichard Henderson if (cond == 0) { 312530376636SRichard Henderson return advance_pc(dc); 312630376636SRichard Henderson } 312730376636SRichard Henderson 312830376636SRichard Henderson /* 312930376636SRichard Henderson * Immediate traps are the most common case. Since this value is 313030376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 313130376636SRichard Henderson */ 313230376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 313330376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 313430376636SRichard Henderson } else { 313530376636SRichard Henderson trap = tcg_temp_new_i32(); 313630376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 313730376636SRichard Henderson if (imm) { 313830376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 313930376636SRichard Henderson } else { 314030376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 314130376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 314230376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 314330376636SRichard Henderson } 314430376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 314530376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 314630376636SRichard Henderson } 314730376636SRichard Henderson 314830376636SRichard Henderson /* Trap always. */ 314930376636SRichard Henderson if (cond == 8) { 315030376636SRichard Henderson save_state(dc); 315130376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 315230376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 315330376636SRichard Henderson return true; 315430376636SRichard Henderson } 315530376636SRichard Henderson 315630376636SRichard Henderson /* Conditional trap. */ 315730376636SRichard Henderson flush_cond(dc); 315830376636SRichard Henderson lab = delay_exceptionv(dc, trap); 315930376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 316030376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 316130376636SRichard Henderson 316230376636SRichard Henderson return advance_pc(dc); 316330376636SRichard Henderson } 316430376636SRichard Henderson 316530376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 316630376636SRichard Henderson { 316730376636SRichard Henderson if (avail_32(dc) && a->cc) { 316830376636SRichard Henderson return false; 316930376636SRichard Henderson } 317030376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 317130376636SRichard Henderson } 317230376636SRichard Henderson 317330376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 317430376636SRichard Henderson { 317530376636SRichard Henderson if (avail_64(dc)) { 317630376636SRichard Henderson return false; 317730376636SRichard Henderson } 317830376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 317930376636SRichard Henderson } 318030376636SRichard Henderson 318130376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 318230376636SRichard Henderson { 318330376636SRichard Henderson if (avail_32(dc)) { 318430376636SRichard Henderson return false; 318530376636SRichard Henderson } 318630376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 318730376636SRichard Henderson } 318830376636SRichard Henderson 3189af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3190af25071cSRichard Henderson { 3191af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3192af25071cSRichard Henderson return advance_pc(dc); 3193af25071cSRichard Henderson } 3194af25071cSRichard Henderson 3195af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3196af25071cSRichard Henderson { 3197af25071cSRichard Henderson if (avail_32(dc)) { 3198af25071cSRichard Henderson return false; 3199af25071cSRichard Henderson } 3200af25071cSRichard Henderson if (a->mmask) { 3201af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3202af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3203af25071cSRichard Henderson } 3204af25071cSRichard Henderson if (a->cmask) { 3205af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3206af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3207af25071cSRichard Henderson } 3208af25071cSRichard Henderson return advance_pc(dc); 3209af25071cSRichard Henderson } 3210af25071cSRichard Henderson 3211af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3212af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3213af25071cSRichard Henderson { 3214af25071cSRichard Henderson if (!priv) { 3215af25071cSRichard Henderson return raise_priv(dc); 3216af25071cSRichard Henderson } 3217af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3218af25071cSRichard Henderson return advance_pc(dc); 3219af25071cSRichard Henderson } 3220af25071cSRichard Henderson 3221af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3222af25071cSRichard Henderson { 3223af25071cSRichard Henderson return cpu_y; 3224af25071cSRichard Henderson } 3225af25071cSRichard Henderson 3226af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3227af25071cSRichard Henderson { 3228af25071cSRichard Henderson /* 3229af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3230af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3231af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3232af25071cSRichard Henderson */ 3233af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3234af25071cSRichard Henderson return false; 3235af25071cSRichard Henderson } 3236af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3237af25071cSRichard Henderson } 3238af25071cSRichard Henderson 3239af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3240af25071cSRichard Henderson { 3241af25071cSRichard Henderson uint32_t val; 3242af25071cSRichard Henderson 3243af25071cSRichard Henderson /* 3244af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3245af25071cSRichard Henderson * some of which are writable. 3246af25071cSRichard Henderson */ 3247af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3248af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3249af25071cSRichard Henderson 3250af25071cSRichard Henderson return tcg_constant_tl(val); 3251af25071cSRichard Henderson } 3252af25071cSRichard Henderson 3253af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3254af25071cSRichard Henderson 3255af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3256af25071cSRichard Henderson { 3257af25071cSRichard Henderson update_psr(dc); 3258af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3259af25071cSRichard Henderson return dst; 3260af25071cSRichard Henderson } 3261af25071cSRichard Henderson 3262af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3263af25071cSRichard Henderson 3264af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3265af25071cSRichard Henderson { 3266af25071cSRichard Henderson #ifdef TARGET_SPARC64 3267af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3268af25071cSRichard Henderson #else 3269af25071cSRichard Henderson qemu_build_not_reached(); 3270af25071cSRichard Henderson #endif 3271af25071cSRichard Henderson } 3272af25071cSRichard Henderson 3273af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3274af25071cSRichard Henderson 3275af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3276af25071cSRichard Henderson { 3277af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3278af25071cSRichard Henderson 3279af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3280af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3281af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3282af25071cSRichard Henderson } 3283af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3284af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3285af25071cSRichard Henderson return dst; 3286af25071cSRichard Henderson } 3287af25071cSRichard Henderson 3288af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3289af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3290af25071cSRichard Henderson 3291af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3292af25071cSRichard Henderson { 3293af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3294af25071cSRichard Henderson } 3295af25071cSRichard Henderson 3296af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3297af25071cSRichard Henderson 3298af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3299af25071cSRichard Henderson { 3300af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3301af25071cSRichard Henderson return dst; 3302af25071cSRichard Henderson } 3303af25071cSRichard Henderson 3304af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3305af25071cSRichard Henderson 3306af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3307af25071cSRichard Henderson { 3308af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3309af25071cSRichard Henderson return cpu_gsr; 3310af25071cSRichard Henderson } 3311af25071cSRichard Henderson 3312af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3313af25071cSRichard Henderson 3314af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3315af25071cSRichard Henderson { 3316af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3317af25071cSRichard Henderson return dst; 3318af25071cSRichard Henderson } 3319af25071cSRichard Henderson 3320af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3321af25071cSRichard Henderson 3322af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3323af25071cSRichard Henderson { 3324577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3325577efa45SRichard Henderson return dst; 3326af25071cSRichard Henderson } 3327af25071cSRichard Henderson 3328af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3329af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3330af25071cSRichard Henderson 3331af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3332af25071cSRichard Henderson { 3333af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3334af25071cSRichard Henderson 3335af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3336af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3337af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3338af25071cSRichard Henderson } 3339af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3340af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3341af25071cSRichard Henderson return dst; 3342af25071cSRichard Henderson } 3343af25071cSRichard Henderson 3344af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3345af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3346af25071cSRichard Henderson 3347af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3348af25071cSRichard Henderson { 3349577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3350577efa45SRichard Henderson return dst; 3351af25071cSRichard Henderson } 3352af25071cSRichard Henderson 3353af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3354af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3355af25071cSRichard Henderson 3356af25071cSRichard Henderson /* 3357af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3358af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3359af25071cSRichard Henderson * this ASR as impl. dep 3360af25071cSRichard Henderson */ 3361af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3362af25071cSRichard Henderson { 3363af25071cSRichard Henderson return tcg_constant_tl(1); 3364af25071cSRichard Henderson } 3365af25071cSRichard Henderson 3366af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3367af25071cSRichard Henderson 3368668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3369668bb9b7SRichard Henderson { 3370668bb9b7SRichard Henderson update_psr(dc); 3371668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3372668bb9b7SRichard Henderson return dst; 3373668bb9b7SRichard Henderson } 3374668bb9b7SRichard Henderson 3375668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3376668bb9b7SRichard Henderson 3377668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3378668bb9b7SRichard Henderson { 3379668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3380668bb9b7SRichard Henderson return dst; 3381668bb9b7SRichard Henderson } 3382668bb9b7SRichard Henderson 3383668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3384668bb9b7SRichard Henderson 3385668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3386668bb9b7SRichard Henderson { 3387668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3388668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3389668bb9b7SRichard Henderson 3390668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3391668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3392668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3393668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3394668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3395668bb9b7SRichard Henderson 3396668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3397668bb9b7SRichard Henderson return dst; 3398668bb9b7SRichard Henderson } 3399668bb9b7SRichard Henderson 3400668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3401668bb9b7SRichard Henderson 3402668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3403668bb9b7SRichard Henderson { 34042da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 34052da789deSRichard Henderson return dst; 3406668bb9b7SRichard Henderson } 3407668bb9b7SRichard Henderson 3408668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3409668bb9b7SRichard Henderson 3410668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3411668bb9b7SRichard Henderson { 34122da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 34132da789deSRichard Henderson return dst; 3414668bb9b7SRichard Henderson } 3415668bb9b7SRichard Henderson 3416668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3417668bb9b7SRichard Henderson 3418668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3419668bb9b7SRichard Henderson { 34202da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 34212da789deSRichard Henderson return dst; 3422668bb9b7SRichard Henderson } 3423668bb9b7SRichard Henderson 3424668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3425668bb9b7SRichard Henderson 3426668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3427668bb9b7SRichard Henderson { 3428577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3429577efa45SRichard Henderson return dst; 3430668bb9b7SRichard Henderson } 3431668bb9b7SRichard Henderson 3432668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3433668bb9b7SRichard Henderson do_rdhstick_cmpr) 3434668bb9b7SRichard Henderson 34355d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 34365d617bfbSRichard Henderson { 3437cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3438cd6269f7SRichard Henderson return dst; 34395d617bfbSRichard Henderson } 34405d617bfbSRichard Henderson 34415d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 34425d617bfbSRichard Henderson 34435d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 34445d617bfbSRichard Henderson { 34455d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34465d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34475d617bfbSRichard Henderson 34485d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34495d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 34505d617bfbSRichard Henderson return dst; 34515d617bfbSRichard Henderson #else 34525d617bfbSRichard Henderson qemu_build_not_reached(); 34535d617bfbSRichard Henderson #endif 34545d617bfbSRichard Henderson } 34555d617bfbSRichard Henderson 34565d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 34575d617bfbSRichard Henderson 34585d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 34595d617bfbSRichard Henderson { 34605d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34615d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34625d617bfbSRichard Henderson 34635d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34645d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 34655d617bfbSRichard Henderson return dst; 34665d617bfbSRichard Henderson #else 34675d617bfbSRichard Henderson qemu_build_not_reached(); 34685d617bfbSRichard Henderson #endif 34695d617bfbSRichard Henderson } 34705d617bfbSRichard Henderson 34715d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 34725d617bfbSRichard Henderson 34735d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 34745d617bfbSRichard Henderson { 34755d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34765d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34775d617bfbSRichard Henderson 34785d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34795d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 34805d617bfbSRichard Henderson return dst; 34815d617bfbSRichard Henderson #else 34825d617bfbSRichard Henderson qemu_build_not_reached(); 34835d617bfbSRichard Henderson #endif 34845d617bfbSRichard Henderson } 34855d617bfbSRichard Henderson 34865d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 34875d617bfbSRichard Henderson 34885d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 34895d617bfbSRichard Henderson { 34905d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34915d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34925d617bfbSRichard Henderson 34935d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34945d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 34955d617bfbSRichard Henderson return dst; 34965d617bfbSRichard Henderson #else 34975d617bfbSRichard Henderson qemu_build_not_reached(); 34985d617bfbSRichard Henderson #endif 34995d617bfbSRichard Henderson } 35005d617bfbSRichard Henderson 35015d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 35025d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 35035d617bfbSRichard Henderson 35045d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 35055d617bfbSRichard Henderson { 35065d617bfbSRichard Henderson return cpu_tbr; 35075d617bfbSRichard Henderson } 35085d617bfbSRichard Henderson 3509e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 35105d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 35115d617bfbSRichard Henderson 35125d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 35135d617bfbSRichard Henderson { 35145d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 35155d617bfbSRichard Henderson return dst; 35165d617bfbSRichard Henderson } 35175d617bfbSRichard Henderson 35185d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 35195d617bfbSRichard Henderson 35205d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 35215d617bfbSRichard Henderson { 35225d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 35235d617bfbSRichard Henderson return dst; 35245d617bfbSRichard Henderson } 35255d617bfbSRichard Henderson 35265d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 35275d617bfbSRichard Henderson 35285d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 35295d617bfbSRichard Henderson { 35305d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 35315d617bfbSRichard Henderson return dst; 35325d617bfbSRichard Henderson } 35335d617bfbSRichard Henderson 35345d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 35355d617bfbSRichard Henderson 35365d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 35375d617bfbSRichard Henderson { 35385d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 35395d617bfbSRichard Henderson return dst; 35405d617bfbSRichard Henderson } 35415d617bfbSRichard Henderson 35425d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 35435d617bfbSRichard Henderson 35445d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 35455d617bfbSRichard Henderson { 35465d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 35475d617bfbSRichard Henderson return dst; 35485d617bfbSRichard Henderson } 35495d617bfbSRichard Henderson 35505d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 35515d617bfbSRichard Henderson 35525d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 35535d617bfbSRichard Henderson { 35545d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 35555d617bfbSRichard Henderson return dst; 35565d617bfbSRichard Henderson } 35575d617bfbSRichard Henderson 35585d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 35595d617bfbSRichard Henderson do_rdcanrestore) 35605d617bfbSRichard Henderson 35615d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 35625d617bfbSRichard Henderson { 35635d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 35645d617bfbSRichard Henderson return dst; 35655d617bfbSRichard Henderson } 35665d617bfbSRichard Henderson 35675d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 35685d617bfbSRichard Henderson 35695d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 35705d617bfbSRichard Henderson { 35715d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 35725d617bfbSRichard Henderson return dst; 35735d617bfbSRichard Henderson } 35745d617bfbSRichard Henderson 35755d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 35765d617bfbSRichard Henderson 35775d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 35785d617bfbSRichard Henderson { 35795d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 35805d617bfbSRichard Henderson return dst; 35815d617bfbSRichard Henderson } 35825d617bfbSRichard Henderson 35835d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 35845d617bfbSRichard Henderson 35855d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 35865d617bfbSRichard Henderson { 35875d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 35885d617bfbSRichard Henderson return dst; 35895d617bfbSRichard Henderson } 35905d617bfbSRichard Henderson 35915d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 35925d617bfbSRichard Henderson 35935d617bfbSRichard Henderson /* UA2005 strand status */ 35945d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 35955d617bfbSRichard Henderson { 35962da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 35972da789deSRichard Henderson return dst; 35985d617bfbSRichard Henderson } 35995d617bfbSRichard Henderson 36005d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 36015d617bfbSRichard Henderson 36025d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 36035d617bfbSRichard Henderson { 36042da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 36052da789deSRichard Henderson return dst; 36065d617bfbSRichard Henderson } 36075d617bfbSRichard Henderson 36085d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 36095d617bfbSRichard Henderson 3610e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3611e8325dc0SRichard Henderson { 3612e8325dc0SRichard Henderson if (avail_64(dc)) { 3613e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3614e8325dc0SRichard Henderson return advance_pc(dc); 3615e8325dc0SRichard Henderson } 3616e8325dc0SRichard Henderson return false; 3617e8325dc0SRichard Henderson } 3618e8325dc0SRichard Henderson 36190faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 36200faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 36210faef01bSRichard Henderson { 36220faef01bSRichard Henderson TCGv src; 36230faef01bSRichard Henderson 36240faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 36250faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 36260faef01bSRichard Henderson return false; 36270faef01bSRichard Henderson } 36280faef01bSRichard Henderson if (!priv) { 36290faef01bSRichard Henderson return raise_priv(dc); 36300faef01bSRichard Henderson } 36310faef01bSRichard Henderson 36320faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 36330faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 36340faef01bSRichard Henderson } else { 36350faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 36360faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 36370faef01bSRichard Henderson src = src1; 36380faef01bSRichard Henderson } else { 36390faef01bSRichard Henderson src = tcg_temp_new(); 36400faef01bSRichard Henderson if (a->imm) { 36410faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 36420faef01bSRichard Henderson } else { 36430faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 36440faef01bSRichard Henderson } 36450faef01bSRichard Henderson } 36460faef01bSRichard Henderson } 36470faef01bSRichard Henderson func(dc, src); 36480faef01bSRichard Henderson return advance_pc(dc); 36490faef01bSRichard Henderson } 36500faef01bSRichard Henderson 36510faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 36520faef01bSRichard Henderson { 36530faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 36540faef01bSRichard Henderson } 36550faef01bSRichard Henderson 36560faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 36570faef01bSRichard Henderson 36580faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 36590faef01bSRichard Henderson { 36600faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 36610faef01bSRichard Henderson } 36620faef01bSRichard Henderson 36630faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 36640faef01bSRichard Henderson 36650faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 36660faef01bSRichard Henderson { 36670faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 36680faef01bSRichard Henderson 36690faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 36700faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 36710faef01bSRichard Henderson /* End TB to notice changed ASI. */ 36720faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36730faef01bSRichard Henderson } 36740faef01bSRichard Henderson 36750faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 36760faef01bSRichard Henderson 36770faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 36780faef01bSRichard Henderson { 36790faef01bSRichard Henderson #ifdef TARGET_SPARC64 36800faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 36810faef01bSRichard Henderson dc->fprs_dirty = 0; 36820faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36830faef01bSRichard Henderson #else 36840faef01bSRichard Henderson qemu_build_not_reached(); 36850faef01bSRichard Henderson #endif 36860faef01bSRichard Henderson } 36870faef01bSRichard Henderson 36880faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 36890faef01bSRichard Henderson 36900faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 36910faef01bSRichard Henderson { 36920faef01bSRichard Henderson gen_trap_ifnofpu(dc); 36930faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 36940faef01bSRichard Henderson } 36950faef01bSRichard Henderson 36960faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 36970faef01bSRichard Henderson 36980faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 36990faef01bSRichard Henderson { 37000faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 37010faef01bSRichard Henderson } 37020faef01bSRichard Henderson 37030faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 37040faef01bSRichard Henderson 37050faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 37060faef01bSRichard Henderson { 37070faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 37080faef01bSRichard Henderson } 37090faef01bSRichard Henderson 37100faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 37110faef01bSRichard Henderson 37120faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 37130faef01bSRichard Henderson { 37140faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 37150faef01bSRichard Henderson } 37160faef01bSRichard Henderson 37170faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 37180faef01bSRichard Henderson 37190faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 37200faef01bSRichard Henderson { 37210faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37220faef01bSRichard Henderson 3723577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3724577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 37250faef01bSRichard Henderson translator_io_start(&dc->base); 3726577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 37270faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37280faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37290faef01bSRichard Henderson } 37300faef01bSRichard Henderson 37310faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 37320faef01bSRichard Henderson 37330faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 37340faef01bSRichard Henderson { 37350faef01bSRichard Henderson #ifdef TARGET_SPARC64 37360faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37370faef01bSRichard Henderson 37380faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 37390faef01bSRichard Henderson translator_io_start(&dc->base); 37400faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 37410faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37420faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37430faef01bSRichard Henderson #else 37440faef01bSRichard Henderson qemu_build_not_reached(); 37450faef01bSRichard Henderson #endif 37460faef01bSRichard Henderson } 37470faef01bSRichard Henderson 37480faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 37490faef01bSRichard Henderson 37500faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 37510faef01bSRichard Henderson { 37520faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37530faef01bSRichard Henderson 3754577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3755577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 37560faef01bSRichard Henderson translator_io_start(&dc->base); 3757577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 37580faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37590faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37600faef01bSRichard Henderson } 37610faef01bSRichard Henderson 37620faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 37630faef01bSRichard Henderson 37640faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 37650faef01bSRichard Henderson { 37660faef01bSRichard Henderson save_state(dc); 37670faef01bSRichard Henderson gen_helper_power_down(tcg_env); 37680faef01bSRichard Henderson } 37690faef01bSRichard Henderson 37700faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 37710faef01bSRichard Henderson 377225524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 377325524734SRichard Henderson { 377425524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 377525524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 377625524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 377725524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 377825524734SRichard Henderson } 377925524734SRichard Henderson 378025524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 378125524734SRichard Henderson 37829422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 37839422278eSRichard Henderson { 37849422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3785cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3786cd6269f7SRichard Henderson 3787cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3788cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 37899422278eSRichard Henderson } 37909422278eSRichard Henderson 37919422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 37929422278eSRichard Henderson 37939422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 37949422278eSRichard Henderson { 37959422278eSRichard Henderson #ifdef TARGET_SPARC64 37969422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 37979422278eSRichard Henderson 37989422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 37999422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 38009422278eSRichard Henderson #else 38019422278eSRichard Henderson qemu_build_not_reached(); 38029422278eSRichard Henderson #endif 38039422278eSRichard Henderson } 38049422278eSRichard Henderson 38059422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 38069422278eSRichard Henderson 38079422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 38089422278eSRichard Henderson { 38099422278eSRichard Henderson #ifdef TARGET_SPARC64 38109422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38119422278eSRichard Henderson 38129422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38139422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 38149422278eSRichard Henderson #else 38159422278eSRichard Henderson qemu_build_not_reached(); 38169422278eSRichard Henderson #endif 38179422278eSRichard Henderson } 38189422278eSRichard Henderson 38199422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 38209422278eSRichard Henderson 38219422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 38229422278eSRichard Henderson { 38239422278eSRichard Henderson #ifdef TARGET_SPARC64 38249422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38259422278eSRichard Henderson 38269422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38279422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 38289422278eSRichard Henderson #else 38299422278eSRichard Henderson qemu_build_not_reached(); 38309422278eSRichard Henderson #endif 38319422278eSRichard Henderson } 38329422278eSRichard Henderson 38339422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 38349422278eSRichard Henderson 38359422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 38369422278eSRichard Henderson { 38379422278eSRichard Henderson #ifdef TARGET_SPARC64 38389422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38399422278eSRichard Henderson 38409422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38419422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 38429422278eSRichard Henderson #else 38439422278eSRichard Henderson qemu_build_not_reached(); 38449422278eSRichard Henderson #endif 38459422278eSRichard Henderson } 38469422278eSRichard Henderson 38479422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 38489422278eSRichard Henderson 38499422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 38509422278eSRichard Henderson { 38519422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 38529422278eSRichard Henderson 38539422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 38549422278eSRichard Henderson translator_io_start(&dc->base); 38559422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 38569422278eSRichard Henderson /* End TB to handle timer interrupt */ 38579422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38589422278eSRichard Henderson } 38599422278eSRichard Henderson 38609422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 38619422278eSRichard Henderson 38629422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 38639422278eSRichard Henderson { 38649422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 38659422278eSRichard Henderson } 38669422278eSRichard Henderson 38679422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 38689422278eSRichard Henderson 38699422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 38709422278eSRichard Henderson { 38719422278eSRichard Henderson save_state(dc); 38729422278eSRichard Henderson if (translator_io_start(&dc->base)) { 38739422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38749422278eSRichard Henderson } 38759422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 38769422278eSRichard Henderson dc->npc = DYNAMIC_PC; 38779422278eSRichard Henderson } 38789422278eSRichard Henderson 38799422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 38809422278eSRichard Henderson 38819422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 38829422278eSRichard Henderson { 38839422278eSRichard Henderson save_state(dc); 38849422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 38859422278eSRichard Henderson dc->npc = DYNAMIC_PC; 38869422278eSRichard Henderson } 38879422278eSRichard Henderson 38889422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 38899422278eSRichard Henderson 38909422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 38919422278eSRichard Henderson { 38929422278eSRichard Henderson if (translator_io_start(&dc->base)) { 38939422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38949422278eSRichard Henderson } 38959422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 38969422278eSRichard Henderson } 38979422278eSRichard Henderson 38989422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 38999422278eSRichard Henderson 39009422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 39019422278eSRichard Henderson { 39029422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 39039422278eSRichard Henderson } 39049422278eSRichard Henderson 39059422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 39069422278eSRichard Henderson 39079422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 39089422278eSRichard Henderson { 39099422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 39109422278eSRichard Henderson } 39119422278eSRichard Henderson 39129422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 39139422278eSRichard Henderson 39149422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 39159422278eSRichard Henderson { 39169422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 39179422278eSRichard Henderson } 39189422278eSRichard Henderson 39199422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 39209422278eSRichard Henderson 39219422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 39229422278eSRichard Henderson { 39239422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 39249422278eSRichard Henderson } 39259422278eSRichard Henderson 39269422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 39279422278eSRichard Henderson 39289422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 39299422278eSRichard Henderson { 39309422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 39319422278eSRichard Henderson } 39329422278eSRichard Henderson 39339422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 39349422278eSRichard Henderson 39359422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 39369422278eSRichard Henderson { 39379422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 39389422278eSRichard Henderson } 39399422278eSRichard Henderson 39409422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 39419422278eSRichard Henderson 39429422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 39439422278eSRichard Henderson { 39449422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 39459422278eSRichard Henderson } 39469422278eSRichard Henderson 39479422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 39489422278eSRichard Henderson 39499422278eSRichard Henderson /* UA2005 strand status */ 39509422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 39519422278eSRichard Henderson { 39522da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 39539422278eSRichard Henderson } 39549422278eSRichard Henderson 39559422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 39569422278eSRichard Henderson 3957bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3958bb97f2f5SRichard Henderson 3959bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3960bb97f2f5SRichard Henderson { 3961bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3962bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3963bb97f2f5SRichard Henderson } 3964bb97f2f5SRichard Henderson 3965bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3966bb97f2f5SRichard Henderson 3967bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3968bb97f2f5SRichard Henderson { 3969bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3970bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3971bb97f2f5SRichard Henderson 3972bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3973bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3974bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3975bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3976bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3977bb97f2f5SRichard Henderson 3978bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3979bb97f2f5SRichard Henderson } 3980bb97f2f5SRichard Henderson 3981bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3982bb97f2f5SRichard Henderson 3983bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3984bb97f2f5SRichard Henderson { 39852da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3986bb97f2f5SRichard Henderson } 3987bb97f2f5SRichard Henderson 3988bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3989bb97f2f5SRichard Henderson 3990bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3991bb97f2f5SRichard Henderson { 39922da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3993bb97f2f5SRichard Henderson } 3994bb97f2f5SRichard Henderson 3995bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3996bb97f2f5SRichard Henderson 3997bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3998bb97f2f5SRichard Henderson { 3999bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 4000bb97f2f5SRichard Henderson 4001577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 4002bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 4003bb97f2f5SRichard Henderson translator_io_start(&dc->base); 4004577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 4005bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 4006bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 4007bb97f2f5SRichard Henderson } 4008bb97f2f5SRichard Henderson 4009bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 4010bb97f2f5SRichard Henderson do_wrhstick_cmpr) 4011bb97f2f5SRichard Henderson 401225524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 401325524734SRichard Henderson { 401425524734SRichard Henderson if (!supervisor(dc)) { 401525524734SRichard Henderson return raise_priv(dc); 401625524734SRichard Henderson } 401725524734SRichard Henderson if (saved) { 401825524734SRichard Henderson gen_helper_saved(tcg_env); 401925524734SRichard Henderson } else { 402025524734SRichard Henderson gen_helper_restored(tcg_env); 402125524734SRichard Henderson } 402225524734SRichard Henderson return advance_pc(dc); 402325524734SRichard Henderson } 402425524734SRichard Henderson 402525524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 402625524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 402725524734SRichard Henderson 4028d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 4029d3825800SRichard Henderson { 4030d3825800SRichard Henderson return advance_pc(dc); 4031d3825800SRichard Henderson } 4032d3825800SRichard Henderson 40330faef01bSRichard Henderson /* 40340faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 40350faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 40360faef01bSRichard Henderson */ 40375458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 40385458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 40390faef01bSRichard Henderson 4040428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4041428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4042428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4043428881deSRichard Henderson { 4044428881deSRichard Henderson TCGv dst, src1; 4045428881deSRichard Henderson 4046428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4047428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 4048428881deSRichard Henderson return false; 4049428881deSRichard Henderson } 4050428881deSRichard Henderson 4051428881deSRichard Henderson if (a->cc) { 4052428881deSRichard Henderson dst = cpu_cc_dst; 4053428881deSRichard Henderson } else { 4054428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4055428881deSRichard Henderson } 4056428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 4057428881deSRichard Henderson 4058428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4059428881deSRichard Henderson if (funci) { 4060428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 4061428881deSRichard Henderson } else { 4062428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 4063428881deSRichard Henderson } 4064428881deSRichard Henderson } else { 4065428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 4066428881deSRichard Henderson } 4067428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 4068428881deSRichard Henderson 4069428881deSRichard Henderson if (a->cc) { 4070428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 4071428881deSRichard Henderson dc->cc_op = cc_op; 4072428881deSRichard Henderson } 4073428881deSRichard Henderson return advance_pc(dc); 4074428881deSRichard Henderson } 4075428881deSRichard Henderson 4076428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4077428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4078428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 4079428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 4080428881deSRichard Henderson { 4081428881deSRichard Henderson if (a->cc) { 408222188d7dSRichard Henderson assert(cc_op >= 0); 4083428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 4084428881deSRichard Henderson } 4085428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 4086428881deSRichard Henderson } 4087428881deSRichard Henderson 4088428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 4089428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4090428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4091428881deSRichard Henderson { 4092428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 4093428881deSRichard Henderson } 4094428881deSRichard Henderson 4095428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 4096428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 4097428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 4098428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 4099428881deSRichard Henderson 4100a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 4101a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 4102a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 4103a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 4104a9aba13dSRichard Henderson 4105428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 4106428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 4107428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 4108428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 4109428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 4110428881deSRichard Henderson 411122188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 4112b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 4113b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 411422188d7dSRichard Henderson 41154ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 41164ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 4117c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc) 4118c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc) 41194ee85ea9SRichard Henderson 41209c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 41219c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 41229c6ec5bcSRichard Henderson 4123428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 4124428881deSRichard Henderson { 4125428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 4126428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 4127428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4128428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 4129428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 4130428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4131428881deSRichard Henderson return false; 4132428881deSRichard Henderson } else { 4133428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 4134428881deSRichard Henderson } 4135428881deSRichard Henderson return advance_pc(dc); 4136428881deSRichard Henderson } 4137428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 4138428881deSRichard Henderson } 4139428881deSRichard Henderson 4140420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 4141420a187dSRichard Henderson { 4142420a187dSRichard Henderson switch (dc->cc_op) { 4143420a187dSRichard Henderson case CC_OP_DIV: 4144420a187dSRichard Henderson case CC_OP_LOGIC: 4145420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 4146420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 4147420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 4148420a187dSRichard Henderson case CC_OP_ADD: 4149420a187dSRichard Henderson case CC_OP_TADD: 4150420a187dSRichard Henderson case CC_OP_TADDTV: 4151420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4152420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 4153420a187dSRichard Henderson case CC_OP_SUB: 4154420a187dSRichard Henderson case CC_OP_TSUB: 4155420a187dSRichard Henderson case CC_OP_TSUBTV: 4156420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4157420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 4158420a187dSRichard Henderson default: 4159420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4160420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 4161420a187dSRichard Henderson } 4162420a187dSRichard Henderson } 4163420a187dSRichard Henderson 4164dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 4165dfebb950SRichard Henderson { 4166dfebb950SRichard Henderson switch (dc->cc_op) { 4167dfebb950SRichard Henderson case CC_OP_DIV: 4168dfebb950SRichard Henderson case CC_OP_LOGIC: 4169dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 4170dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 4171dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 4172dfebb950SRichard Henderson case CC_OP_ADD: 4173dfebb950SRichard Henderson case CC_OP_TADD: 4174dfebb950SRichard Henderson case CC_OP_TADDTV: 4175dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4176dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 4177dfebb950SRichard Henderson case CC_OP_SUB: 4178dfebb950SRichard Henderson case CC_OP_TSUB: 4179dfebb950SRichard Henderson case CC_OP_TSUBTV: 4180dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4181dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 4182dfebb950SRichard Henderson default: 4183dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4184dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 4185dfebb950SRichard Henderson } 4186dfebb950SRichard Henderson } 4187dfebb950SRichard Henderson 4188a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 4189a9aba13dSRichard Henderson { 4190a9aba13dSRichard Henderson update_psr(dc); 4191a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 4192a9aba13dSRichard Henderson } 4193a9aba13dSRichard Henderson 41945fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 41955fc546eeSRichard Henderson { 41965fc546eeSRichard Henderson TCGv dst, src1, src2; 41975fc546eeSRichard Henderson 41985fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 41995fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 42005fc546eeSRichard Henderson return false; 42015fc546eeSRichard Henderson } 42025fc546eeSRichard Henderson 42035fc546eeSRichard Henderson src2 = tcg_temp_new(); 42045fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 42055fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42065fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42075fc546eeSRichard Henderson 42085fc546eeSRichard Henderson if (l) { 42095fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 42105fc546eeSRichard Henderson if (!a->x) { 42115fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 42125fc546eeSRichard Henderson } 42135fc546eeSRichard Henderson } else if (u) { 42145fc546eeSRichard Henderson if (!a->x) { 42155fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 42165fc546eeSRichard Henderson src1 = dst; 42175fc546eeSRichard Henderson } 42185fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 42195fc546eeSRichard Henderson } else { 42205fc546eeSRichard Henderson if (!a->x) { 42215fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 42225fc546eeSRichard Henderson src1 = dst; 42235fc546eeSRichard Henderson } 42245fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 42255fc546eeSRichard Henderson } 42265fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 42275fc546eeSRichard Henderson return advance_pc(dc); 42285fc546eeSRichard Henderson } 42295fc546eeSRichard Henderson 42305fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 42315fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 42325fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 42335fc546eeSRichard Henderson 42345fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 42355fc546eeSRichard Henderson { 42365fc546eeSRichard Henderson TCGv dst, src1; 42375fc546eeSRichard Henderson 42385fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42395fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 42405fc546eeSRichard Henderson return false; 42415fc546eeSRichard Henderson } 42425fc546eeSRichard Henderson 42435fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42445fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42455fc546eeSRichard Henderson 42465fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 42475fc546eeSRichard Henderson if (l) { 42485fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 42495fc546eeSRichard Henderson } else if (u) { 42505fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 42515fc546eeSRichard Henderson } else { 42525fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 42535fc546eeSRichard Henderson } 42545fc546eeSRichard Henderson } else { 42555fc546eeSRichard Henderson if (l) { 42565fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 42575fc546eeSRichard Henderson } else if (u) { 42585fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 42595fc546eeSRichard Henderson } else { 42605fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 42615fc546eeSRichard Henderson } 42625fc546eeSRichard Henderson } 42635fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 42645fc546eeSRichard Henderson return advance_pc(dc); 42655fc546eeSRichard Henderson } 42665fc546eeSRichard Henderson 42675fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 42685fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 42695fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 42705fc546eeSRichard Henderson 4271fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4272fb4ed7aaSRichard Henderson { 4273fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4274fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4275fb4ed7aaSRichard Henderson return NULL; 4276fb4ed7aaSRichard Henderson } 4277fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4278fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4279fb4ed7aaSRichard Henderson } else { 4280fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4281fb4ed7aaSRichard Henderson } 4282fb4ed7aaSRichard Henderson } 4283fb4ed7aaSRichard Henderson 4284fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4285fb4ed7aaSRichard Henderson { 4286fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4287fb4ed7aaSRichard Henderson 4288fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4289fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4290fb4ed7aaSRichard Henderson return advance_pc(dc); 4291fb4ed7aaSRichard Henderson } 4292fb4ed7aaSRichard Henderson 4293fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4294fb4ed7aaSRichard Henderson { 4295fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4296fb4ed7aaSRichard Henderson DisasCompare cmp; 4297fb4ed7aaSRichard Henderson 4298fb4ed7aaSRichard Henderson if (src2 == NULL) { 4299fb4ed7aaSRichard Henderson return false; 4300fb4ed7aaSRichard Henderson } 4301fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4302fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4303fb4ed7aaSRichard Henderson } 4304fb4ed7aaSRichard Henderson 4305fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4306fb4ed7aaSRichard Henderson { 4307fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4308fb4ed7aaSRichard Henderson DisasCompare cmp; 4309fb4ed7aaSRichard Henderson 4310fb4ed7aaSRichard Henderson if (src2 == NULL) { 4311fb4ed7aaSRichard Henderson return false; 4312fb4ed7aaSRichard Henderson } 4313fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4314fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4315fb4ed7aaSRichard Henderson } 4316fb4ed7aaSRichard Henderson 4317fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4318fb4ed7aaSRichard Henderson { 4319fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4320fb4ed7aaSRichard Henderson DisasCompare cmp; 4321fb4ed7aaSRichard Henderson 4322fb4ed7aaSRichard Henderson if (src2 == NULL) { 4323fb4ed7aaSRichard Henderson return false; 4324fb4ed7aaSRichard Henderson } 4325fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4326fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4327fb4ed7aaSRichard Henderson } 4328fb4ed7aaSRichard Henderson 432986b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 433086b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 433186b82fe0SRichard Henderson { 433286b82fe0SRichard Henderson TCGv src1, sum; 433386b82fe0SRichard Henderson 433486b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 433586b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 433686b82fe0SRichard Henderson return false; 433786b82fe0SRichard Henderson } 433886b82fe0SRichard Henderson 433986b82fe0SRichard Henderson /* 434086b82fe0SRichard Henderson * Always load the sum into a new temporary. 434186b82fe0SRichard Henderson * This is required to capture the value across a window change, 434286b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 434386b82fe0SRichard Henderson */ 434486b82fe0SRichard Henderson sum = tcg_temp_new(); 434586b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 434686b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 434786b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 434886b82fe0SRichard Henderson } else { 434986b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 435086b82fe0SRichard Henderson } 435186b82fe0SRichard Henderson return func(dc, a->rd, sum); 435286b82fe0SRichard Henderson } 435386b82fe0SRichard Henderson 435486b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 435586b82fe0SRichard Henderson { 435686b82fe0SRichard Henderson /* 435786b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 435886b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 435986b82fe0SRichard Henderson */ 436086b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 436186b82fe0SRichard Henderson 436286b82fe0SRichard Henderson gen_check_align(dc, src, 3); 436386b82fe0SRichard Henderson 436486b82fe0SRichard Henderson gen_mov_pc_npc(dc); 436586b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 436686b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 436786b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 436886b82fe0SRichard Henderson 436986b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 437086b82fe0SRichard Henderson return true; 437186b82fe0SRichard Henderson } 437286b82fe0SRichard Henderson 437386b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 437486b82fe0SRichard Henderson 437586b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 437686b82fe0SRichard Henderson { 437786b82fe0SRichard Henderson if (!supervisor(dc)) { 437886b82fe0SRichard Henderson return raise_priv(dc); 437986b82fe0SRichard Henderson } 438086b82fe0SRichard Henderson 438186b82fe0SRichard Henderson gen_check_align(dc, src, 3); 438286b82fe0SRichard Henderson 438386b82fe0SRichard Henderson gen_mov_pc_npc(dc); 438486b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 438586b82fe0SRichard Henderson gen_helper_rett(tcg_env); 438686b82fe0SRichard Henderson 438786b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 438886b82fe0SRichard Henderson return true; 438986b82fe0SRichard Henderson } 439086b82fe0SRichard Henderson 439186b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 439286b82fe0SRichard Henderson 439386b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 439486b82fe0SRichard Henderson { 439586b82fe0SRichard Henderson gen_check_align(dc, src, 3); 439686b82fe0SRichard Henderson 439786b82fe0SRichard Henderson gen_mov_pc_npc(dc); 439886b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 439986b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 440086b82fe0SRichard Henderson 440186b82fe0SRichard Henderson gen_helper_restore(tcg_env); 440286b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 440386b82fe0SRichard Henderson return true; 440486b82fe0SRichard Henderson } 440586b82fe0SRichard Henderson 440686b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 440786b82fe0SRichard Henderson 4408d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4409d3825800SRichard Henderson { 4410d3825800SRichard Henderson gen_helper_save(tcg_env); 4411d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4412d3825800SRichard Henderson return advance_pc(dc); 4413d3825800SRichard Henderson } 4414d3825800SRichard Henderson 4415d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4416d3825800SRichard Henderson 4417d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4418d3825800SRichard Henderson { 4419d3825800SRichard Henderson gen_helper_restore(tcg_env); 4420d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4421d3825800SRichard Henderson return advance_pc(dc); 4422d3825800SRichard Henderson } 4423d3825800SRichard Henderson 4424d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4425d3825800SRichard Henderson 44268f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 44278f75b8a4SRichard Henderson { 44288f75b8a4SRichard Henderson if (!supervisor(dc)) { 44298f75b8a4SRichard Henderson return raise_priv(dc); 44308f75b8a4SRichard Henderson } 44318f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 44328f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 44338f75b8a4SRichard Henderson translator_io_start(&dc->base); 44348f75b8a4SRichard Henderson if (done) { 44358f75b8a4SRichard Henderson gen_helper_done(tcg_env); 44368f75b8a4SRichard Henderson } else { 44378f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 44388f75b8a4SRichard Henderson } 44398f75b8a4SRichard Henderson return true; 44408f75b8a4SRichard Henderson } 44418f75b8a4SRichard Henderson 44428f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 44438f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 44448f75b8a4SRichard Henderson 44450880d20bSRichard Henderson /* 44460880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 44470880d20bSRichard Henderson */ 44480880d20bSRichard Henderson 44490880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 44500880d20bSRichard Henderson { 44510880d20bSRichard Henderson TCGv addr, tmp = NULL; 44520880d20bSRichard Henderson 44530880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 44540880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 44550880d20bSRichard Henderson return NULL; 44560880d20bSRichard Henderson } 44570880d20bSRichard Henderson 44580880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 44590880d20bSRichard Henderson if (rs2_or_imm) { 44600880d20bSRichard Henderson tmp = tcg_temp_new(); 44610880d20bSRichard Henderson if (imm) { 44620880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 44630880d20bSRichard Henderson } else { 44640880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 44650880d20bSRichard Henderson } 44660880d20bSRichard Henderson addr = tmp; 44670880d20bSRichard Henderson } 44680880d20bSRichard Henderson if (AM_CHECK(dc)) { 44690880d20bSRichard Henderson if (!tmp) { 44700880d20bSRichard Henderson tmp = tcg_temp_new(); 44710880d20bSRichard Henderson } 44720880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 44730880d20bSRichard Henderson addr = tmp; 44740880d20bSRichard Henderson } 44750880d20bSRichard Henderson return addr; 44760880d20bSRichard Henderson } 44770880d20bSRichard Henderson 44780880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 44790880d20bSRichard Henderson { 44800880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 44810880d20bSRichard Henderson DisasASI da; 44820880d20bSRichard Henderson 44830880d20bSRichard Henderson if (addr == NULL) { 44840880d20bSRichard Henderson return false; 44850880d20bSRichard Henderson } 44860880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 44870880d20bSRichard Henderson 44880880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 448942071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 44900880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 44910880d20bSRichard Henderson return advance_pc(dc); 44920880d20bSRichard Henderson } 44930880d20bSRichard Henderson 44940880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 44950880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 44960880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 44970880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 44980880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 44990880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 45000880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 45010880d20bSRichard Henderson 45020880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45030880d20bSRichard Henderson { 45040880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45050880d20bSRichard Henderson DisasASI da; 45060880d20bSRichard Henderson 45070880d20bSRichard Henderson if (addr == NULL) { 45080880d20bSRichard Henderson return false; 45090880d20bSRichard Henderson } 45100880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 45110880d20bSRichard Henderson 45120880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 451342071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 45140880d20bSRichard Henderson return advance_pc(dc); 45150880d20bSRichard Henderson } 45160880d20bSRichard Henderson 45170880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 45180880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 45190880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 45200880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 45210880d20bSRichard Henderson 45220880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 45230880d20bSRichard Henderson { 45240880d20bSRichard Henderson TCGv addr; 45250880d20bSRichard Henderson DisasASI da; 45260880d20bSRichard Henderson 45270880d20bSRichard Henderson if (a->rd & 1) { 45280880d20bSRichard Henderson return false; 45290880d20bSRichard Henderson } 45300880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45310880d20bSRichard Henderson if (addr == NULL) { 45320880d20bSRichard Henderson return false; 45330880d20bSRichard Henderson } 45340880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 453542071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 45360880d20bSRichard Henderson return advance_pc(dc); 45370880d20bSRichard Henderson } 45380880d20bSRichard Henderson 45390880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 45400880d20bSRichard Henderson { 45410880d20bSRichard Henderson TCGv addr; 45420880d20bSRichard Henderson DisasASI da; 45430880d20bSRichard Henderson 45440880d20bSRichard Henderson if (a->rd & 1) { 45450880d20bSRichard Henderson return false; 45460880d20bSRichard Henderson } 45470880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45480880d20bSRichard Henderson if (addr == NULL) { 45490880d20bSRichard Henderson return false; 45500880d20bSRichard Henderson } 45510880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 455242071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 45530880d20bSRichard Henderson return advance_pc(dc); 45540880d20bSRichard Henderson } 45550880d20bSRichard Henderson 4556cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4557cf07cd1eSRichard Henderson { 4558cf07cd1eSRichard Henderson TCGv addr, reg; 4559cf07cd1eSRichard Henderson DisasASI da; 4560cf07cd1eSRichard Henderson 4561cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4562cf07cd1eSRichard Henderson if (addr == NULL) { 4563cf07cd1eSRichard Henderson return false; 4564cf07cd1eSRichard Henderson } 4565cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4566cf07cd1eSRichard Henderson 4567cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4568cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4569cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4570cf07cd1eSRichard Henderson return advance_pc(dc); 4571cf07cd1eSRichard Henderson } 4572cf07cd1eSRichard Henderson 4573dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4574dca544b9SRichard Henderson { 4575dca544b9SRichard Henderson TCGv addr, dst, src; 4576dca544b9SRichard Henderson DisasASI da; 4577dca544b9SRichard Henderson 4578dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4579dca544b9SRichard Henderson if (addr == NULL) { 4580dca544b9SRichard Henderson return false; 4581dca544b9SRichard Henderson } 4582dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4583dca544b9SRichard Henderson 4584dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4585dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4586dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4587dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4588dca544b9SRichard Henderson return advance_pc(dc); 4589dca544b9SRichard Henderson } 4590dca544b9SRichard Henderson 4591d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4592d0a11d25SRichard Henderson { 4593d0a11d25SRichard Henderson TCGv addr, o, n, c; 4594d0a11d25SRichard Henderson DisasASI da; 4595d0a11d25SRichard Henderson 4596d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4597d0a11d25SRichard Henderson if (addr == NULL) { 4598d0a11d25SRichard Henderson return false; 4599d0a11d25SRichard Henderson } 4600d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4601d0a11d25SRichard Henderson 4602d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4603d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4604d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4605d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4606d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4607d0a11d25SRichard Henderson return advance_pc(dc); 4608d0a11d25SRichard Henderson } 4609d0a11d25SRichard Henderson 4610d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4611d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4612d0a11d25SRichard Henderson 461306c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 461406c060d9SRichard Henderson { 461506c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 461606c060d9SRichard Henderson DisasASI da; 461706c060d9SRichard Henderson 461806c060d9SRichard Henderson if (addr == NULL) { 461906c060d9SRichard Henderson return false; 462006c060d9SRichard Henderson } 462106c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 462206c060d9SRichard Henderson return true; 462306c060d9SRichard Henderson } 462406c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 462506c060d9SRichard Henderson return true; 462606c060d9SRichard Henderson } 462706c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4628*287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 462906c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 463006c060d9SRichard Henderson return advance_pc(dc); 463106c060d9SRichard Henderson } 463206c060d9SRichard Henderson 463306c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 463406c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 463506c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 463606c060d9SRichard Henderson 4637*287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4638*287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4639*287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4640*287b1152SRichard Henderson 464106c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 464206c060d9SRichard Henderson { 464306c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 464406c060d9SRichard Henderson DisasASI da; 464506c060d9SRichard Henderson 464606c060d9SRichard Henderson if (addr == NULL) { 464706c060d9SRichard Henderson return false; 464806c060d9SRichard Henderson } 464906c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 465006c060d9SRichard Henderson return true; 465106c060d9SRichard Henderson } 465206c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 465306c060d9SRichard Henderson return true; 465406c060d9SRichard Henderson } 465506c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4656*287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 465706c060d9SRichard Henderson return advance_pc(dc); 465806c060d9SRichard Henderson } 465906c060d9SRichard Henderson 466006c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 466106c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 466206c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 466306c060d9SRichard Henderson 4664*287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4665*287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4666*287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4667*287b1152SRichard Henderson 466806c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 466906c060d9SRichard Henderson { 467006c060d9SRichard Henderson if (!avail_32(dc)) { 467106c060d9SRichard Henderson return false; 467206c060d9SRichard Henderson } 467306c060d9SRichard Henderson if (!supervisor(dc)) { 467406c060d9SRichard Henderson return raise_priv(dc); 467506c060d9SRichard Henderson } 467606c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 467706c060d9SRichard Henderson return true; 467806c060d9SRichard Henderson } 467906c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 468006c060d9SRichard Henderson return true; 468106c060d9SRichard Henderson } 468206c060d9SRichard Henderson 4683fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 4684fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4685fcf5ef2aSThomas Huth goto illegal_insn; 4686fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 4687fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4688fcf5ef2aSThomas Huth goto nfpu_insn; 4689fcf5ef2aSThomas Huth 4690fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 4691878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 4692fcf5ef2aSThomas Huth { 4693fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 4694dca544b9SRichard Henderson TCGv cpu_src1 __attribute__((unused)); 46958f75b8a4SRichard Henderson TCGv cpu_src2 __attribute__((unused)); 4696fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 469706c060d9SRichard Henderson TCGv_i64 cpu_src1_64, cpu_src2_64; 469806c060d9SRichard Henderson TCGv_i64 cpu_dst_64 __attribute__((unused)); 4699fcf5ef2aSThomas Huth target_long simm; 4700fcf5ef2aSThomas Huth 4701fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 4702fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 4703fcf5ef2aSThomas Huth 4704fcf5ef2aSThomas Huth switch (opc) { 47056d2a0768SRichard Henderson case 0: 47066d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 470723ada1b1SRichard Henderson case 1: 470823ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4709fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 4710fcf5ef2aSThomas Huth { 47118f75b8a4SRichard Henderson unsigned int xop = GET_FIELD(insn, 7, 12); 4712af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 4713fcf5ef2aSThomas Huth 4714af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 4715fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4716fcf5ef2aSThomas Huth goto jmp_insn; 4717fcf5ef2aSThomas Huth } 4718fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4719fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4720fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4721fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4722fcf5ef2aSThomas Huth 4723fcf5ef2aSThomas Huth switch (xop) { 4724fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 4725fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 4726fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4727fcf5ef2aSThomas Huth break; 4728fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 4729fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 4730fcf5ef2aSThomas Huth break; 4731fcf5ef2aSThomas Huth case 0x9: /* fabss */ 4732fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 4733fcf5ef2aSThomas Huth break; 4734fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 4735fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 4736fcf5ef2aSThomas Huth break; 4737fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 4738fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 4739fcf5ef2aSThomas Huth break; 4740fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 4741fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4742fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 4743fcf5ef2aSThomas Huth break; 4744fcf5ef2aSThomas Huth case 0x41: /* fadds */ 4745fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 4746fcf5ef2aSThomas Huth break; 4747fcf5ef2aSThomas Huth case 0x42: /* faddd */ 4748fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 4749fcf5ef2aSThomas Huth break; 4750fcf5ef2aSThomas Huth case 0x43: /* faddq */ 4751fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4752fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 4753fcf5ef2aSThomas Huth break; 4754fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 4755fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 4756fcf5ef2aSThomas Huth break; 4757fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 4758fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 4759fcf5ef2aSThomas Huth break; 4760fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 4761fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4762fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 4763fcf5ef2aSThomas Huth break; 4764fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 4765fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 4766fcf5ef2aSThomas Huth break; 4767fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 4768fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 4769fcf5ef2aSThomas Huth break; 4770fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 4771fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4772fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 4773fcf5ef2aSThomas Huth break; 4774fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 4775fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 4776fcf5ef2aSThomas Huth break; 4777fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 4778fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 4779fcf5ef2aSThomas Huth break; 4780fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 4781fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4782fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 4783fcf5ef2aSThomas Huth break; 4784fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 4785fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 4786fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 4787fcf5ef2aSThomas Huth break; 4788fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 4789fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4790fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 4791fcf5ef2aSThomas Huth break; 4792fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 4793fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 4794fcf5ef2aSThomas Huth break; 4795fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 4796fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 4797fcf5ef2aSThomas Huth break; 4798fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 4799fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4800fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 4801fcf5ef2aSThomas Huth break; 4802fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 4803fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 4804fcf5ef2aSThomas Huth break; 4805fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 4806fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 4807fcf5ef2aSThomas Huth break; 4808fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 4809fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4810fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 4811fcf5ef2aSThomas Huth break; 4812fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 4813fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4814fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 4815fcf5ef2aSThomas Huth break; 4816fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 4817fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4818fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 4819fcf5ef2aSThomas Huth break; 4820fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 4821fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4822fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 4823fcf5ef2aSThomas Huth break; 4824fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 4825fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 4826fcf5ef2aSThomas Huth break; 4827fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 4828fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 4829fcf5ef2aSThomas Huth break; 4830fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 4831fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4832fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 4833fcf5ef2aSThomas Huth break; 4834fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4835fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 4836fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4837fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4838fcf5ef2aSThomas Huth break; 4839fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 4840fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4841fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 4842fcf5ef2aSThomas Huth break; 4843fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 4844fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 4845fcf5ef2aSThomas Huth break; 4846fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 4847fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4848fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 4849fcf5ef2aSThomas Huth break; 4850fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 4851fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 4852fcf5ef2aSThomas Huth break; 4853fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 4854fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4855fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 4856fcf5ef2aSThomas Huth break; 4857fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 4858fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 4859fcf5ef2aSThomas Huth break; 4860fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 4861fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 4862fcf5ef2aSThomas Huth break; 4863fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 4864fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4865fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 4866fcf5ef2aSThomas Huth break; 4867fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 4868fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 4869fcf5ef2aSThomas Huth break; 4870fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 4871fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 4872fcf5ef2aSThomas Huth break; 4873fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 4874fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4875fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 4876fcf5ef2aSThomas Huth break; 4877fcf5ef2aSThomas Huth #endif 4878fcf5ef2aSThomas Huth default: 4879fcf5ef2aSThomas Huth goto illegal_insn; 4880fcf5ef2aSThomas Huth } 4881fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 4882fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4883fcf5ef2aSThomas Huth int cond; 4884fcf5ef2aSThomas Huth #endif 4885fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4886fcf5ef2aSThomas Huth goto jmp_insn; 4887fcf5ef2aSThomas Huth } 4888fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4889fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4890fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4891fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4892fcf5ef2aSThomas Huth 4893fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4894fcf5ef2aSThomas Huth #define FMOVR(sz) \ 4895fcf5ef2aSThomas Huth do { \ 4896fcf5ef2aSThomas Huth DisasCompare cmp; \ 4897fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 4898fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 4899fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 4900fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4901fcf5ef2aSThomas Huth } while (0) 4902fcf5ef2aSThomas Huth 4903fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 4904fcf5ef2aSThomas Huth FMOVR(s); 4905fcf5ef2aSThomas Huth break; 4906fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 4907fcf5ef2aSThomas Huth FMOVR(d); 4908fcf5ef2aSThomas Huth break; 4909fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 4910fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4911fcf5ef2aSThomas Huth FMOVR(q); 4912fcf5ef2aSThomas Huth break; 4913fcf5ef2aSThomas Huth } 4914fcf5ef2aSThomas Huth #undef FMOVR 4915fcf5ef2aSThomas Huth #endif 4916fcf5ef2aSThomas Huth switch (xop) { 4917fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4918fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 4919fcf5ef2aSThomas Huth do { \ 4920fcf5ef2aSThomas Huth DisasCompare cmp; \ 4921fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4922fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 4923fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4924fcf5ef2aSThomas Huth } while (0) 4925fcf5ef2aSThomas Huth 4926fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 4927fcf5ef2aSThomas Huth FMOVCC(0, s); 4928fcf5ef2aSThomas Huth break; 4929fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 4930fcf5ef2aSThomas Huth FMOVCC(0, d); 4931fcf5ef2aSThomas Huth break; 4932fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 4933fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4934fcf5ef2aSThomas Huth FMOVCC(0, q); 4935fcf5ef2aSThomas Huth break; 4936fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 4937fcf5ef2aSThomas Huth FMOVCC(1, s); 4938fcf5ef2aSThomas Huth break; 4939fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 4940fcf5ef2aSThomas Huth FMOVCC(1, d); 4941fcf5ef2aSThomas Huth break; 4942fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 4943fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4944fcf5ef2aSThomas Huth FMOVCC(1, q); 4945fcf5ef2aSThomas Huth break; 4946fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 4947fcf5ef2aSThomas Huth FMOVCC(2, s); 4948fcf5ef2aSThomas Huth break; 4949fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 4950fcf5ef2aSThomas Huth FMOVCC(2, d); 4951fcf5ef2aSThomas Huth break; 4952fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 4953fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4954fcf5ef2aSThomas Huth FMOVCC(2, q); 4955fcf5ef2aSThomas Huth break; 4956fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 4957fcf5ef2aSThomas Huth FMOVCC(3, s); 4958fcf5ef2aSThomas Huth break; 4959fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 4960fcf5ef2aSThomas Huth FMOVCC(3, d); 4961fcf5ef2aSThomas Huth break; 4962fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 4963fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4964fcf5ef2aSThomas Huth FMOVCC(3, q); 4965fcf5ef2aSThomas Huth break; 4966fcf5ef2aSThomas Huth #undef FMOVCC 4967fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 4968fcf5ef2aSThomas Huth do { \ 4969fcf5ef2aSThomas Huth DisasCompare cmp; \ 4970fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4971fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 4972fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4973fcf5ef2aSThomas Huth } while (0) 4974fcf5ef2aSThomas Huth 4975fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 4976fcf5ef2aSThomas Huth FMOVCC(0, s); 4977fcf5ef2aSThomas Huth break; 4978fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 4979fcf5ef2aSThomas Huth FMOVCC(0, d); 4980fcf5ef2aSThomas Huth break; 4981fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 4982fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4983fcf5ef2aSThomas Huth FMOVCC(0, q); 4984fcf5ef2aSThomas Huth break; 4985fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 4986fcf5ef2aSThomas Huth FMOVCC(1, s); 4987fcf5ef2aSThomas Huth break; 4988fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 4989fcf5ef2aSThomas Huth FMOVCC(1, d); 4990fcf5ef2aSThomas Huth break; 4991fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 4992fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4993fcf5ef2aSThomas Huth FMOVCC(1, q); 4994fcf5ef2aSThomas Huth break; 4995fcf5ef2aSThomas Huth #undef FMOVCC 4996fcf5ef2aSThomas Huth #endif 4997fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 4998fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4999fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5000fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 5001fcf5ef2aSThomas Huth break; 5002fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 5003fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5004fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5005fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 5006fcf5ef2aSThomas Huth break; 5007fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 5008fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5009fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5010fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5011fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 5012fcf5ef2aSThomas Huth break; 5013fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 5014fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5015fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5016fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 5017fcf5ef2aSThomas Huth break; 5018fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 5019fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5020fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5021fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 5022fcf5ef2aSThomas Huth break; 5023fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 5024fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5025fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5026fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5027fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 5028fcf5ef2aSThomas Huth break; 5029fcf5ef2aSThomas Huth default: 5030fcf5ef2aSThomas Huth goto illegal_insn; 5031fcf5ef2aSThomas Huth } 5032d3c7e8adSRichard Henderson } else if (xop == 0x36) { 5033fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5034d3c7e8adSRichard Henderson /* VIS */ 5035fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 5036fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5037fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5038fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5039fcf5ef2aSThomas Huth goto jmp_insn; 5040fcf5ef2aSThomas Huth } 5041fcf5ef2aSThomas Huth 5042fcf5ef2aSThomas Huth switch (opf) { 5043fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 5044fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5045fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5046fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5047fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 5048fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5049fcf5ef2aSThomas Huth break; 5050fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 5051fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5052fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5053fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5054fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 5055fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5056fcf5ef2aSThomas Huth break; 5057fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 5058fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5059fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5060fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5061fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 5062fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5063fcf5ef2aSThomas Huth break; 5064fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 5065fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5066fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5067fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5068fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 5069fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5070fcf5ef2aSThomas Huth break; 5071fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 5072fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5073fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5074fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5075fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 5076fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5077fcf5ef2aSThomas Huth break; 5078fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 5079fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5080fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5081fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5082fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 5083fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5084fcf5ef2aSThomas Huth break; 5085fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 5086fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5087fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5088fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5089fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 5090fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5091fcf5ef2aSThomas Huth break; 5092fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 5093fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5094fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5095fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5096fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 5097fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5098fcf5ef2aSThomas Huth break; 5099fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 5100fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5101fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5102fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5103fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 5104fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5105fcf5ef2aSThomas Huth break; 5106fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 5107fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5108fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5109fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5110fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 5111fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5112fcf5ef2aSThomas Huth break; 5113fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 5114fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5115fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5116fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5117fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 5118fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5119fcf5ef2aSThomas Huth break; 5120fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 5121fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5122fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5123fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5124fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 5125fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5126fcf5ef2aSThomas Huth break; 5127fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 5128fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5129fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5130fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5131fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 5132fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5133fcf5ef2aSThomas Huth break; 5134fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 5135fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5136fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5137fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5138fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 5139fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 5140fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5141fcf5ef2aSThomas Huth break; 5142fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 5143fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5144fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5145fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5146fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 5147fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 5148fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5149fcf5ef2aSThomas Huth break; 5150fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 5151fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5152fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5153fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5154fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 5155fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5156fcf5ef2aSThomas Huth break; 5157fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 5158fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5159fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5160fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5161fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 5162fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5163fcf5ef2aSThomas Huth break; 5164fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 5165fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5166fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5167fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5168fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 5169fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 5170fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5171fcf5ef2aSThomas Huth break; 5172fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 5173fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5174fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5175fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5176fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 5177fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5178fcf5ef2aSThomas Huth break; 5179fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 5180fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5181fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5182fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5183fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 5184fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5185fcf5ef2aSThomas Huth break; 5186fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 5187fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5188fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5189fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5190fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 5191fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5192fcf5ef2aSThomas Huth break; 5193fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 5194fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5195fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5196fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5197fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 5198fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5199fcf5ef2aSThomas Huth break; 5200fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 5201fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5202fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5203fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5204fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 5205fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5206fcf5ef2aSThomas Huth break; 5207fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 5208fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5209fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5210fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5211fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 5212fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5213fcf5ef2aSThomas Huth break; 5214fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 5215fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5216fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5217fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5218fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 5219fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5220fcf5ef2aSThomas Huth break; 5221fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 5222fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5223fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5224fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5225fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 5226fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5227fcf5ef2aSThomas Huth break; 5228fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 5229fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5230fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 5231fcf5ef2aSThomas Huth break; 5232fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 5233fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5234fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 5235fcf5ef2aSThomas Huth break; 5236fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 5237fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5238fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 5239fcf5ef2aSThomas Huth break; 5240fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 5241fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5242fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 5243fcf5ef2aSThomas Huth break; 5244fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 5245fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5246fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 5247fcf5ef2aSThomas Huth break; 5248fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 5249fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5250fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 5251fcf5ef2aSThomas Huth break; 5252fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 5253fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5254fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 5255fcf5ef2aSThomas Huth break; 5256fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 5257fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5258fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 5259fcf5ef2aSThomas Huth break; 5260fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5261fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5262fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5263fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5264fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5265fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5266fcf5ef2aSThomas Huth break; 5267fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5268fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5269fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5270fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5271fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5272fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5273fcf5ef2aSThomas Huth break; 5274fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 5275fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5276fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 5277fcf5ef2aSThomas Huth break; 5278fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 5279fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5280fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 5281fcf5ef2aSThomas Huth break; 5282fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 5283fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5284fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 5285fcf5ef2aSThomas Huth break; 5286fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 5287fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5288fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 5289fcf5ef2aSThomas Huth break; 5290fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 5291fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5292fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 5293fcf5ef2aSThomas Huth break; 5294fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 5295fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5296fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 5297fcf5ef2aSThomas Huth break; 5298fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 5299fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5300fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 5301fcf5ef2aSThomas Huth break; 5302fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 5303fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5304fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 5305fcf5ef2aSThomas Huth break; 5306fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 5307fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5308fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 5309fcf5ef2aSThomas Huth break; 5310fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 5311fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5312fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 5313fcf5ef2aSThomas Huth break; 5314fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 5315fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5316fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 5317fcf5ef2aSThomas Huth break; 5318fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 5319fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5320fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 5321fcf5ef2aSThomas Huth break; 5322fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 5323fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5324fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 5325fcf5ef2aSThomas Huth break; 5326fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5327fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5328fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5329fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5330fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5331fcf5ef2aSThomas Huth break; 5332fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5333fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5334fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5335fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5336fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5337fcf5ef2aSThomas Huth break; 5338fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 5339fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5340fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 5341fcf5ef2aSThomas Huth break; 5342fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5343fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5344fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5345fcf5ef2aSThomas Huth break; 5346fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5347fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5348fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5349fcf5ef2aSThomas Huth break; 5350fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5351fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5352fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5353fcf5ef2aSThomas Huth break; 5354fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5355fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5356fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5357fcf5ef2aSThomas Huth break; 5358fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 5359fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5360fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 5361fcf5ef2aSThomas Huth break; 5362fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5363fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5364fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5365fcf5ef2aSThomas Huth break; 5366fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5367fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5368fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5369fcf5ef2aSThomas Huth break; 5370fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5371fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5372fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5373fcf5ef2aSThomas Huth break; 5374fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 5375fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5376fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 5377fcf5ef2aSThomas Huth break; 5378fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5379fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5380fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5381fcf5ef2aSThomas Huth break; 5382fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5383fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5384fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5385fcf5ef2aSThomas Huth break; 5386fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5387fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5388fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5389fcf5ef2aSThomas Huth break; 5390fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5391fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5392fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5393fcf5ef2aSThomas Huth break; 5394fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5395fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5396fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5397fcf5ef2aSThomas Huth break; 5398fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5399fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5400fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5401fcf5ef2aSThomas Huth break; 5402fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5403fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5404fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5405fcf5ef2aSThomas Huth break; 5406fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5407fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5408fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5409fcf5ef2aSThomas Huth break; 5410fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5411fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5412fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5413fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5414fcf5ef2aSThomas Huth break; 5415fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5416fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5417fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5418fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5419fcf5ef2aSThomas Huth break; 5420fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5421fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5422fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5423fcf5ef2aSThomas Huth break; 5424fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5425fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5426fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5427fcf5ef2aSThomas Huth break; 5428fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5429fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5430fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5431fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5432fcf5ef2aSThomas Huth break; 5433fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5434fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5435fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5436fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5437fcf5ef2aSThomas Huth break; 5438fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5439fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5440fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5441fcf5ef2aSThomas Huth break; 5442fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5443fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5444fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5445fcf5ef2aSThomas Huth break; 5446fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5447fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5448fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5449fcf5ef2aSThomas Huth break; 5450fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5451fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5452fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5453fcf5ef2aSThomas Huth break; 5454fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5455fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5456fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5457fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5458fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5459fcf5ef2aSThomas Huth break; 5460fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5461fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5462fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5463fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5464fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5465fcf5ef2aSThomas Huth break; 5466fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5467fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5468fcf5ef2aSThomas Huth // XXX 5469fcf5ef2aSThomas Huth goto illegal_insn; 5470fcf5ef2aSThomas Huth default: 5471fcf5ef2aSThomas Huth goto illegal_insn; 5472fcf5ef2aSThomas Huth } 5473fcf5ef2aSThomas Huth #endif 54748f75b8a4SRichard Henderson } else { 5475d3c7e8adSRichard Henderson goto illegal_insn; /* in decodetree */ 5476fcf5ef2aSThomas Huth } 5477fcf5ef2aSThomas Huth } 5478fcf5ef2aSThomas Huth break; 5479fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5480fcf5ef2aSThomas Huth { 5481fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5482fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5483fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 548452123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5485fcf5ef2aSThomas Huth 5486fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5487d0a11d25SRichard Henderson if (IS_IMM) { /* immediate */ 5488fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5489fcf5ef2aSThomas Huth if (simm != 0) { 5490fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5491fcf5ef2aSThomas Huth } 5492fcf5ef2aSThomas Huth } else { /* register */ 5493fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5494fcf5ef2aSThomas Huth if (rs2 != 0) { 5495fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5496fcf5ef2aSThomas Huth } 5497fcf5ef2aSThomas Huth } 5498fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5499fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5500fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 55010880d20bSRichard Henderson goto illegal_insn; /* in decodetree */ 5502fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5503fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5504fcf5ef2aSThomas Huth goto jmp_insn; 5505fcf5ef2aSThomas Huth } 5506fcf5ef2aSThomas Huth switch (xop) { 5507fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 550806c060d9SRichard Henderson case 0x22: /* ldqf, load quad fpreg */ 550906c060d9SRichard Henderson case 0x23: /* lddf, load double fpreg */ 551006c060d9SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5511fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5512fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5513fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5514fcf5ef2aSThomas Huth if (rd == 1) { 5515fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5516fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5517316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5518ad75a51eSRichard Henderson gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64); 5519fcf5ef2aSThomas Huth break; 5520fcf5ef2aSThomas Huth } 5521fcf5ef2aSThomas Huth #endif 552236ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5523fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5524316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5525ad75a51eSRichard Henderson gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32); 5526fcf5ef2aSThomas Huth break; 5527fcf5ef2aSThomas Huth default: 5528fcf5ef2aSThomas Huth goto illegal_insn; 5529fcf5ef2aSThomas Huth } 5530fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5531fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5532fcf5ef2aSThomas Huth goto jmp_insn; 5533fcf5ef2aSThomas Huth } 5534fcf5ef2aSThomas Huth switch (xop) { 5535fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 553606c060d9SRichard Henderson case 0x26: /* v9 stqf, v8 stdfq */ 553706c060d9SRichard Henderson case 0x27: /* stdf, store double fpreg */ 553806c060d9SRichard Henderson g_assert_not_reached(); 5539fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5540fcf5ef2aSThomas Huth { 5541fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5542fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5543fcf5ef2aSThomas Huth if (rd == 1) { 554408149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5545316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5546fcf5ef2aSThomas Huth break; 5547fcf5ef2aSThomas Huth } 5548fcf5ef2aSThomas Huth #endif 554908149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5550316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5551fcf5ef2aSThomas Huth } 5552fcf5ef2aSThomas Huth break; 5553fcf5ef2aSThomas Huth default: 5554fcf5ef2aSThomas Huth goto illegal_insn; 5555fcf5ef2aSThomas Huth } 5556fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5557d0a11d25SRichard Henderson goto illegal_insn; /* in decodetree */ 5558fcf5ef2aSThomas Huth } else { 5559fcf5ef2aSThomas Huth goto illegal_insn; 5560fcf5ef2aSThomas Huth } 5561fcf5ef2aSThomas Huth } 5562fcf5ef2aSThomas Huth break; 5563fcf5ef2aSThomas Huth } 5564878cc677SRichard Henderson advance_pc(dc); 5565fcf5ef2aSThomas Huth jmp_insn: 5566a6ca81cbSRichard Henderson return; 5567fcf5ef2aSThomas Huth illegal_insn: 5568fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5569a6ca81cbSRichard Henderson return; 5570fcf5ef2aSThomas Huth nfpu_insn: 5571fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5572a6ca81cbSRichard Henderson return; 5573fcf5ef2aSThomas Huth } 5574fcf5ef2aSThomas Huth 55756e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5576fcf5ef2aSThomas Huth { 55776e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5578b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55796e61bc94SEmilio G. Cota int bound; 5580af00be49SEmilio G. Cota 5581af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 55826e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5583fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 55846e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5585576e1c4cSIgor Mammedov dc->def = &env->def; 55866e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 55876e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5588c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55896e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5590c9b459aaSArtyom Tarasenko #endif 5591fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5592fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 55936e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5594c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55956e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5596c9b459aaSArtyom Tarasenko #endif 5597fcf5ef2aSThomas Huth #endif 55986e61bc94SEmilio G. Cota /* 55996e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 56006e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 56016e61bc94SEmilio G. Cota */ 56026e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 56036e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5604af00be49SEmilio G. Cota } 5605fcf5ef2aSThomas Huth 56066e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 56076e61bc94SEmilio G. Cota { 56086e61bc94SEmilio G. Cota } 56096e61bc94SEmilio G. Cota 56106e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 56116e61bc94SEmilio G. Cota { 56126e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5613633c4283SRichard Henderson target_ulong npc = dc->npc; 56146e61bc94SEmilio G. Cota 5615633c4283SRichard Henderson if (npc & 3) { 5616633c4283SRichard Henderson switch (npc) { 5617633c4283SRichard Henderson case JUMP_PC: 5618fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5619633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5620633c4283SRichard Henderson break; 5621633c4283SRichard Henderson case DYNAMIC_PC: 5622633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5623633c4283SRichard Henderson npc = DYNAMIC_PC; 5624633c4283SRichard Henderson break; 5625633c4283SRichard Henderson default: 5626633c4283SRichard Henderson g_assert_not_reached(); 5627fcf5ef2aSThomas Huth } 56286e61bc94SEmilio G. Cota } 5629633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5630633c4283SRichard Henderson } 5631fcf5ef2aSThomas Huth 56326e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 56336e61bc94SEmilio G. Cota { 56346e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5635b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 56366e61bc94SEmilio G. Cota unsigned int insn; 5637fcf5ef2aSThomas Huth 56384e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5639af00be49SEmilio G. Cota dc->base.pc_next += 4; 5640878cc677SRichard Henderson 5641878cc677SRichard Henderson if (!decode(dc, insn)) { 5642878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5643878cc677SRichard Henderson } 5644fcf5ef2aSThomas Huth 5645af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 56466e61bc94SEmilio G. Cota return; 5647c5e6ccdfSEmilio G. Cota } 5648af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 56496e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5650af00be49SEmilio G. Cota } 56516e61bc94SEmilio G. Cota } 5652fcf5ef2aSThomas Huth 56536e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 56546e61bc94SEmilio G. Cota { 56556e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5656186e7890SRichard Henderson DisasDelayException *e, *e_next; 5657633c4283SRichard Henderson bool may_lookup; 56586e61bc94SEmilio G. Cota 565946bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 566046bb0137SMark Cave-Ayland case DISAS_NEXT: 566146bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5662633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5663fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5664fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5665633c4283SRichard Henderson break; 5666fcf5ef2aSThomas Huth } 5667633c4283SRichard Henderson 5668930f1865SRichard Henderson may_lookup = true; 5669633c4283SRichard Henderson if (dc->pc & 3) { 5670633c4283SRichard Henderson switch (dc->pc) { 5671633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5672633c4283SRichard Henderson break; 5673633c4283SRichard Henderson case DYNAMIC_PC: 5674633c4283SRichard Henderson may_lookup = false; 5675633c4283SRichard Henderson break; 5676633c4283SRichard Henderson default: 5677633c4283SRichard Henderson g_assert_not_reached(); 5678633c4283SRichard Henderson } 5679633c4283SRichard Henderson } else { 5680633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5681633c4283SRichard Henderson } 5682633c4283SRichard Henderson 5683930f1865SRichard Henderson if (dc->npc & 3) { 5684930f1865SRichard Henderson switch (dc->npc) { 5685930f1865SRichard Henderson case JUMP_PC: 5686930f1865SRichard Henderson gen_generic_branch(dc); 5687930f1865SRichard Henderson break; 5688930f1865SRichard Henderson case DYNAMIC_PC: 5689930f1865SRichard Henderson may_lookup = false; 5690930f1865SRichard Henderson break; 5691930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5692930f1865SRichard Henderson break; 5693930f1865SRichard Henderson default: 5694930f1865SRichard Henderson g_assert_not_reached(); 5695930f1865SRichard Henderson } 5696930f1865SRichard Henderson } else { 5697930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5698930f1865SRichard Henderson } 5699633c4283SRichard Henderson if (may_lookup) { 5700633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5701633c4283SRichard Henderson } else { 570207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5703fcf5ef2aSThomas Huth } 570446bb0137SMark Cave-Ayland break; 570546bb0137SMark Cave-Ayland 570646bb0137SMark Cave-Ayland case DISAS_NORETURN: 570746bb0137SMark Cave-Ayland break; 570846bb0137SMark Cave-Ayland 570946bb0137SMark Cave-Ayland case DISAS_EXIT: 571046bb0137SMark Cave-Ayland /* Exit TB */ 571146bb0137SMark Cave-Ayland save_state(dc); 571246bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 571346bb0137SMark Cave-Ayland break; 571446bb0137SMark Cave-Ayland 571546bb0137SMark Cave-Ayland default: 571646bb0137SMark Cave-Ayland g_assert_not_reached(); 5717fcf5ef2aSThomas Huth } 5718186e7890SRichard Henderson 5719186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5720186e7890SRichard Henderson gen_set_label(e->lab); 5721186e7890SRichard Henderson 5722186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5723186e7890SRichard Henderson if (e->npc % 4 == 0) { 5724186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5725186e7890SRichard Henderson } 5726186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5727186e7890SRichard Henderson 5728186e7890SRichard Henderson e_next = e->next; 5729186e7890SRichard Henderson g_free(e); 5730186e7890SRichard Henderson } 5731fcf5ef2aSThomas Huth } 57326e61bc94SEmilio G. Cota 57338eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 57348eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 57356e61bc94SEmilio G. Cota { 57368eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 57378eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 57386e61bc94SEmilio G. Cota } 57396e61bc94SEmilio G. Cota 57406e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 57416e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 57426e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 57436e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 57446e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 57456e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 57466e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 57476e61bc94SEmilio G. Cota }; 57486e61bc94SEmilio G. Cota 5749597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5750306c8721SRichard Henderson target_ulong pc, void *host_pc) 57516e61bc94SEmilio G. Cota { 57526e61bc94SEmilio G. Cota DisasContext dc = {}; 57536e61bc94SEmilio G. Cota 5754306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5755fcf5ef2aSThomas Huth } 5756fcf5ef2aSThomas Huth 575755c3ceefSRichard Henderson void sparc_tcg_init(void) 5758fcf5ef2aSThomas Huth { 5759fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5760fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5761fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5762fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5763fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5764fcf5ef2aSThomas Huth }; 5765fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5766fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5767fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5768fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5769fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5770fcf5ef2aSThomas Huth }; 5771fcf5ef2aSThomas Huth 5772fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5773fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5774fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5775fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5776fcf5ef2aSThomas Huth #endif 5777fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5778fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5779fcf5ef2aSThomas Huth }; 5780fcf5ef2aSThomas Huth 5781fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5782fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5783fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5784fcf5ef2aSThomas Huth #endif 5785fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5786fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5787fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5788fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5789fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5790fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5791fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5792fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5793fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5794fcf5ef2aSThomas Huth }; 5795fcf5ef2aSThomas Huth 5796fcf5ef2aSThomas Huth unsigned int i; 5797fcf5ef2aSThomas Huth 5798ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5799fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5800fcf5ef2aSThomas Huth "regwptr"); 5801fcf5ef2aSThomas Huth 5802fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5803ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5804fcf5ef2aSThomas Huth } 5805fcf5ef2aSThomas Huth 5806fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5807ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5808fcf5ef2aSThomas Huth } 5809fcf5ef2aSThomas Huth 5810f764718dSRichard Henderson cpu_regs[0] = NULL; 5811fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5812ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5813fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5814fcf5ef2aSThomas Huth gregnames[i]); 5815fcf5ef2aSThomas Huth } 5816fcf5ef2aSThomas Huth 5817fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5818fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5819fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5820fcf5ef2aSThomas Huth gregnames[i]); 5821fcf5ef2aSThomas Huth } 5822fcf5ef2aSThomas Huth 5823fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5824ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5825fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5826fcf5ef2aSThomas Huth fregnames[i]); 5827fcf5ef2aSThomas Huth } 5828fcf5ef2aSThomas Huth } 5829fcf5ef2aSThomas Huth 5830f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5831f36aaa53SRichard Henderson const TranslationBlock *tb, 5832f36aaa53SRichard Henderson const uint64_t *data) 5833fcf5ef2aSThomas Huth { 5834f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5835f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5836fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5837fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5838fcf5ef2aSThomas Huth 5839fcf5ef2aSThomas Huth env->pc = pc; 5840fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5841fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5842fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5843fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5844fcf5ef2aSThomas Huth if (env->cond) { 5845fcf5ef2aSThomas Huth env->npc = npc & ~3; 5846fcf5ef2aSThomas Huth } else { 5847fcf5ef2aSThomas Huth env->npc = pc + 4; 5848fcf5ef2aSThomas Huth } 5849fcf5ef2aSThomas Huth } else { 5850fcf5ef2aSThomas Huth env->npc = npc; 5851fcf5ef2aSThomas Huth } 5852fcf5ef2aSThomas Huth } 5853