1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 31fcf5ef2aSThomas Huth #include "exec/log.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 40c92948f2SClément Chigot # define gen_helper_rdasr17(D, E) qemu_build_not_reached() 4186b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 420faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4325524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 44668bb9b7SRichard Henderson #else 450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 468f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 495d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5025524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 518f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5225524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 530faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 54af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 559422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 56bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 570faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 589422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 599422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 600faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 63e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16 ({ qemu_build_not_reached(); NULL; }) 64e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32 ({ qemu_build_not_reached(); NULL; }) 65e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16 ({ qemu_build_not_reached(); NULL; }) 66e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32 ({ qemu_build_not_reached(); NULL; }) 67e2fa6bd1SRichard Henderson # define gen_helper_fcmple16 ({ qemu_build_not_reached(); NULL; }) 68e2fa6bd1SRichard Henderson # define gen_helper_fcmple32 ({ qemu_build_not_reached(); NULL; }) 69e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16 ({ qemu_build_not_reached(); NULL; }) 70e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32 ({ qemu_build_not_reached(); NULL; }) 718aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 72e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 73e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 74e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 75e06c9f83SRichard Henderson # define gen_helper_fmul8x16al ({ qemu_build_not_reached(); NULL; }) 76e06c9f83SRichard Henderson # define gen_helper_fmul8x16au ({ qemu_build_not_reached(); NULL; }) 77e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 78e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16 ({ qemu_build_not_reached(); NULL; }) 79e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16 ({ qemu_build_not_reached(); NULL; }) 80e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 811617586fSRichard Henderson # define gen_helper_fqtox ({ qemu_build_not_reached(); NULL; }) 82199d43efSRichard Henderson # define gen_helper_fstox ({ qemu_build_not_reached(); NULL; }) 838aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 847b8e3e1aSRichard Henderson # define gen_helper_fxtoq ({ qemu_build_not_reached(); NULL; }) 85f4e18df5SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 86afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 87668bb9b7SRichard Henderson # define MAXTL_MASK 0 88af25071cSRichard Henderson #endif 89af25071cSRichard Henderson 90633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 91633c4283SRichard Henderson #define DYNAMIC_PC 1 92633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 93633c4283SRichard Henderson #define JUMP_PC 2 94633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 95633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 96fcf5ef2aSThomas Huth 9746bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 9846bb0137SMark Cave-Ayland 99fcf5ef2aSThomas Huth /* global register indexes */ 100fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 101c9fa8e58SRichard Henderson static TCGv cpu_pc, cpu_npc; 102fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 103fcf5ef2aSThomas Huth static TCGv cpu_y; 104fcf5ef2aSThomas Huth static TCGv cpu_tbr; 105fcf5ef2aSThomas Huth static TCGv cpu_cond; 1062a1905c7SRichard Henderson static TCGv cpu_cc_N; 1072a1905c7SRichard Henderson static TCGv cpu_cc_V; 1082a1905c7SRichard Henderson static TCGv cpu_icc_Z; 1092a1905c7SRichard Henderson static TCGv cpu_icc_C; 110fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1112a1905c7SRichard Henderson static TCGv cpu_xcc_Z; 1122a1905c7SRichard Henderson static TCGv cpu_xcc_C; 1132a1905c7SRichard Henderson static TCGv_i32 cpu_fprs; 114fcf5ef2aSThomas Huth static TCGv cpu_gsr; 115fcf5ef2aSThomas Huth #else 116af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 117af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 118fcf5ef2aSThomas Huth #endif 1192a1905c7SRichard Henderson 1202a1905c7SRichard Henderson #ifdef TARGET_SPARC64 1212a1905c7SRichard Henderson #define cpu_cc_Z cpu_xcc_Z 1222a1905c7SRichard Henderson #define cpu_cc_C cpu_xcc_C 1232a1905c7SRichard Henderson #else 1242a1905c7SRichard Henderson #define cpu_cc_Z cpu_icc_Z 1252a1905c7SRichard Henderson #define cpu_cc_C cpu_icc_C 1262a1905c7SRichard Henderson #define cpu_xcc_Z ({ qemu_build_not_reached(); NULL; }) 1272a1905c7SRichard Henderson #define cpu_xcc_C ({ qemu_build_not_reached(); NULL; }) 1282a1905c7SRichard Henderson #endif 1292a1905c7SRichard Henderson 130fcf5ef2aSThomas Huth /* Floating point registers */ 131fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 132d8c5b92fSRichard Henderson static TCGv_i32 cpu_fcc[TARGET_FCCREGS]; 133fcf5ef2aSThomas Huth 134af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 135af25071cSRichard Henderson #ifdef TARGET_SPARC64 136cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 137af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 138af25071cSRichard Henderson #else 139cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 140af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 141af25071cSRichard Henderson #endif 142af25071cSRichard Henderson 143533f042fSRichard Henderson typedef struct DisasCompare { 144533f042fSRichard Henderson TCGCond cond; 145533f042fSRichard Henderson TCGv c1; 146533f042fSRichard Henderson int c2; 147533f042fSRichard Henderson } DisasCompare; 148533f042fSRichard Henderson 149186e7890SRichard Henderson typedef struct DisasDelayException { 150186e7890SRichard Henderson struct DisasDelayException *next; 151186e7890SRichard Henderson TCGLabel *lab; 152186e7890SRichard Henderson TCGv_i32 excp; 153186e7890SRichard Henderson /* Saved state at parent insn. */ 154186e7890SRichard Henderson target_ulong pc; 155186e7890SRichard Henderson target_ulong npc; 156186e7890SRichard Henderson } DisasDelayException; 157186e7890SRichard Henderson 158fcf5ef2aSThomas Huth typedef struct DisasContext { 159af00be49SEmilio G. Cota DisasContextBase base; 160fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 161fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 162533f042fSRichard Henderson 163533f042fSRichard Henderson /* Used when JUMP_PC value is used. */ 164533f042fSRichard Henderson DisasCompare jump; 165533f042fSRichard Henderson target_ulong jump_pc[2]; 166533f042fSRichard Henderson 167fcf5ef2aSThomas Huth int mem_idx; 16889527e3aSRichard Henderson bool cpu_cond_live; 169c9b459aaSArtyom Tarasenko bool fpu_enabled; 170c9b459aaSArtyom Tarasenko bool address_mask_32bit; 171c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 172c9b459aaSArtyom Tarasenko bool supervisor; 173c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 174c9b459aaSArtyom Tarasenko bool hypervisor; 175c9b459aaSArtyom Tarasenko #endif 176c9b459aaSArtyom Tarasenko #endif 177c9b459aaSArtyom Tarasenko 178fcf5ef2aSThomas Huth sparc_def_t *def; 179fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 180fcf5ef2aSThomas Huth int fprs_dirty; 181fcf5ef2aSThomas Huth int asi; 182fcf5ef2aSThomas Huth #endif 183186e7890SRichard Henderson DisasDelayException *delay_excp_list; 184fcf5ef2aSThomas Huth } DisasContext; 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth // This function uses non-native bit order 187fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 188fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 189fcf5ef2aSThomas Huth 190fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 191fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 192fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 193fcf5ef2aSThomas Huth 194fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 195fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 196fcf5ef2aSThomas Huth 197fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 198fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 199fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 200fcf5ef2aSThomas Huth #else 201fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 202fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 203fcf5ef2aSThomas Huth #endif 204fcf5ef2aSThomas Huth 205fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 206fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 207fcf5ef2aSThomas Huth 208fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 209fcf5ef2aSThomas Huth 2100c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 211fcf5ef2aSThomas Huth { 212fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 213fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 214fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 215fcf5ef2aSThomas Huth we can avoid setting it again. */ 216fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 217fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 218fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 219fcf5ef2aSThomas Huth } 220fcf5ef2aSThomas Huth #endif 221fcf5ef2aSThomas Huth } 222fcf5ef2aSThomas Huth 223fcf5ef2aSThomas Huth /* floating point registers moves */ 224fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 225fcf5ef2aSThomas Huth { 22636ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 227dc41aa7dSRichard Henderson if (src & 1) { 228dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 229dc41aa7dSRichard Henderson } else { 230dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 231fcf5ef2aSThomas Huth } 232dc41aa7dSRichard Henderson return ret; 233fcf5ef2aSThomas Huth } 234fcf5ef2aSThomas Huth 235fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 236fcf5ef2aSThomas Huth { 2378e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2388e7bbc75SRichard Henderson 2398e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 240fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 241fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 242fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 243fcf5ef2aSThomas Huth } 244fcf5ef2aSThomas Huth 245fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 246fcf5ef2aSThomas Huth { 247fcf5ef2aSThomas Huth src = DFPREG(src); 248fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 249fcf5ef2aSThomas Huth } 250fcf5ef2aSThomas Huth 251fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 252fcf5ef2aSThomas Huth { 253fcf5ef2aSThomas Huth dst = DFPREG(dst); 254fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 255fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 256fcf5ef2aSThomas Huth } 257fcf5ef2aSThomas Huth 258fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 259fcf5ef2aSThomas Huth { 260fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 261fcf5ef2aSThomas Huth } 262fcf5ef2aSThomas Huth 26333ec4245SRichard Henderson static TCGv_i128 gen_load_fpr_Q(DisasContext *dc, unsigned int src) 26433ec4245SRichard Henderson { 26533ec4245SRichard Henderson TCGv_i128 ret = tcg_temp_new_i128(); 26633ec4245SRichard Henderson 26733ec4245SRichard Henderson src = QFPREG(src); 26833ec4245SRichard Henderson tcg_gen_concat_i64_i128(ret, cpu_fpr[src / 2 + 1], cpu_fpr[src / 2]); 26933ec4245SRichard Henderson return ret; 27033ec4245SRichard Henderson } 27133ec4245SRichard Henderson 27233ec4245SRichard Henderson static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, TCGv_i128 v) 27333ec4245SRichard Henderson { 27433ec4245SRichard Henderson dst = DFPREG(dst); 27533ec4245SRichard Henderson tcg_gen_extr_i128_i64(cpu_fpr[dst / 2 + 1], cpu_fpr[dst / 2], v); 27633ec4245SRichard Henderson gen_update_fprs_dirty(dc, dst); 27733ec4245SRichard Henderson } 27833ec4245SRichard Henderson 279fcf5ef2aSThomas Huth /* moves */ 280fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 281fcf5ef2aSThomas Huth #define supervisor(dc) 0 282fcf5ef2aSThomas Huth #define hypervisor(dc) 0 283fcf5ef2aSThomas Huth #else 284fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 285c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 286c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 287fcf5ef2aSThomas Huth #else 288c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 289668bb9b7SRichard Henderson #define hypervisor(dc) 0 290fcf5ef2aSThomas Huth #endif 291fcf5ef2aSThomas Huth #endif 292fcf5ef2aSThomas Huth 293b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 294b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 295b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 296b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 297b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 298b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 299fcf5ef2aSThomas Huth #else 300b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 301fcf5ef2aSThomas Huth #endif 302fcf5ef2aSThomas Huth 3030c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 304fcf5ef2aSThomas Huth { 305b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 306fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 307b1bc09eaSRichard Henderson } 308fcf5ef2aSThomas Huth } 309fcf5ef2aSThomas Huth 31023ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 31123ada1b1SRichard Henderson { 31223ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 31323ada1b1SRichard Henderson } 31423ada1b1SRichard Henderson 3150c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 316fcf5ef2aSThomas Huth { 317fcf5ef2aSThomas Huth if (reg > 0) { 318fcf5ef2aSThomas Huth assert(reg < 32); 319fcf5ef2aSThomas Huth return cpu_regs[reg]; 320fcf5ef2aSThomas Huth } else { 32152123f14SRichard Henderson TCGv t = tcg_temp_new(); 322fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 323fcf5ef2aSThomas Huth return t; 324fcf5ef2aSThomas Huth } 325fcf5ef2aSThomas Huth } 326fcf5ef2aSThomas Huth 3270c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 328fcf5ef2aSThomas Huth { 329fcf5ef2aSThomas Huth if (reg > 0) { 330fcf5ef2aSThomas Huth assert(reg < 32); 331fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 332fcf5ef2aSThomas Huth } 333fcf5ef2aSThomas Huth } 334fcf5ef2aSThomas Huth 3350c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 336fcf5ef2aSThomas Huth { 337fcf5ef2aSThomas Huth if (reg > 0) { 338fcf5ef2aSThomas Huth assert(reg < 32); 339fcf5ef2aSThomas Huth return cpu_regs[reg]; 340fcf5ef2aSThomas Huth } else { 34152123f14SRichard Henderson return tcg_temp_new(); 342fcf5ef2aSThomas Huth } 343fcf5ef2aSThomas Huth } 344fcf5ef2aSThomas Huth 3455645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 346fcf5ef2aSThomas Huth { 3475645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3485645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 349fcf5ef2aSThomas Huth } 350fcf5ef2aSThomas Huth 3515645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 352fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 353fcf5ef2aSThomas Huth { 354fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 355fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 356fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 357fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 358fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 35907ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 360fcf5ef2aSThomas Huth } else { 361f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 362fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 363fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 364f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 365fcf5ef2aSThomas Huth } 366fcf5ef2aSThomas Huth } 367fcf5ef2aSThomas Huth 368b989ce73SRichard Henderson static TCGv gen_carry32(void) 369fcf5ef2aSThomas Huth { 370b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 371b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 372b989ce73SRichard Henderson tcg_gen_extract_tl(t, cpu_icc_C, 32, 1); 373b989ce73SRichard Henderson return t; 374b989ce73SRichard Henderson } 375b989ce73SRichard Henderson return cpu_icc_C; 376fcf5ef2aSThomas Huth } 377fcf5ef2aSThomas Huth 378b989ce73SRichard Henderson static void gen_op_addcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 379fcf5ef2aSThomas Huth { 380b989ce73SRichard Henderson TCGv z = tcg_constant_tl(0); 381fcf5ef2aSThomas Huth 382b989ce73SRichard Henderson if (cin) { 383b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 384b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 385b989ce73SRichard Henderson } else { 386b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 387b989ce73SRichard Henderson } 388b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 389b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src2); 390b989ce73SRichard Henderson tcg_gen_andc_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 391b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 392b989ce73SRichard Henderson /* 393b989ce73SRichard Henderson * Carry-in to bit 32 is result ^ src1 ^ src2. 394b989ce73SRichard Henderson * We already have the src xor term in Z, from computation of V. 395b989ce73SRichard Henderson */ 396b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 397b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 398b989ce73SRichard Henderson } 399b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 400b989ce73SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 401b989ce73SRichard Henderson } 402fcf5ef2aSThomas Huth 403b989ce73SRichard Henderson static void gen_op_addcc(TCGv dst, TCGv src1, TCGv src2) 404b989ce73SRichard Henderson { 405b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, NULL); 406b989ce73SRichard Henderson } 407fcf5ef2aSThomas Huth 408b989ce73SRichard Henderson static void gen_op_taddcc(TCGv dst, TCGv src1, TCGv src2) 409b989ce73SRichard Henderson { 410b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 411b989ce73SRichard Henderson 412b989ce73SRichard Henderson /* Save the tag bits around modification of dst. */ 413b989ce73SRichard Henderson tcg_gen_or_tl(t, src1, src2); 414b989ce73SRichard Henderson 415b989ce73SRichard Henderson gen_op_addcc(dst, src1, src2); 416b989ce73SRichard Henderson 417b989ce73SRichard Henderson /* Incorprate tag bits into icc.V */ 418b989ce73SRichard Henderson tcg_gen_andi_tl(t, t, 3); 419b989ce73SRichard Henderson tcg_gen_neg_tl(t, t); 420b989ce73SRichard Henderson tcg_gen_ext32u_tl(t, t); 421b989ce73SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 422b989ce73SRichard Henderson } 423b989ce73SRichard Henderson 424b989ce73SRichard Henderson static void gen_op_addc(TCGv dst, TCGv src1, TCGv src2) 425b989ce73SRichard Henderson { 426b989ce73SRichard Henderson tcg_gen_add_tl(dst, src1, src2); 427b989ce73SRichard Henderson tcg_gen_add_tl(dst, dst, gen_carry32()); 428b989ce73SRichard Henderson } 429b989ce73SRichard Henderson 430b989ce73SRichard Henderson static void gen_op_addccc(TCGv dst, TCGv src1, TCGv src2) 431b989ce73SRichard Henderson { 432b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, gen_carry32()); 433fcf5ef2aSThomas Huth } 434fcf5ef2aSThomas Huth 435f828df74SRichard Henderson static void gen_op_subcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 436fcf5ef2aSThomas Huth { 437f828df74SRichard Henderson TCGv z = tcg_constant_tl(0); 438fcf5ef2aSThomas Huth 439f828df74SRichard Henderson if (cin) { 440f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 441f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 442f828df74SRichard Henderson } else { 443f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 444f828df74SRichard Henderson } 445f828df74SRichard Henderson tcg_gen_neg_tl(cpu_cc_C, cpu_cc_C); 446f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 447f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src1); 448f828df74SRichard Henderson tcg_gen_and_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 449f828df74SRichard Henderson #ifdef TARGET_SPARC64 450f828df74SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 451f828df74SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 452fcf5ef2aSThomas Huth #endif 453f828df74SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 454f828df74SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 455fcf5ef2aSThomas Huth } 456fcf5ef2aSThomas Huth 457f828df74SRichard Henderson static void gen_op_subcc(TCGv dst, TCGv src1, TCGv src2) 458fcf5ef2aSThomas Huth { 459f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, NULL); 460fcf5ef2aSThomas Huth } 461fcf5ef2aSThomas Huth 462f828df74SRichard Henderson static void gen_op_tsubcc(TCGv dst, TCGv src1, TCGv src2) 463fcf5ef2aSThomas Huth { 464f828df74SRichard Henderson TCGv t = tcg_temp_new(); 465fcf5ef2aSThomas Huth 466f828df74SRichard Henderson /* Save the tag bits around modification of dst. */ 467f828df74SRichard Henderson tcg_gen_or_tl(t, src1, src2); 468fcf5ef2aSThomas Huth 469f828df74SRichard Henderson gen_op_subcc(dst, src1, src2); 470f828df74SRichard Henderson 471f828df74SRichard Henderson /* Incorprate tag bits into icc.V */ 472f828df74SRichard Henderson tcg_gen_andi_tl(t, t, 3); 473f828df74SRichard Henderson tcg_gen_neg_tl(t, t); 474f828df74SRichard Henderson tcg_gen_ext32u_tl(t, t); 475f828df74SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 476f828df74SRichard Henderson } 477f828df74SRichard Henderson 478f828df74SRichard Henderson static void gen_op_subc(TCGv dst, TCGv src1, TCGv src2) 479f828df74SRichard Henderson { 480fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 481f828df74SRichard Henderson tcg_gen_sub_tl(dst, dst, gen_carry32()); 482fcf5ef2aSThomas Huth } 483fcf5ef2aSThomas Huth 484f828df74SRichard Henderson static void gen_op_subccc(TCGv dst, TCGv src1, TCGv src2) 485dfebb950SRichard Henderson { 486f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, gen_carry32()); 487dfebb950SRichard Henderson } 488dfebb950SRichard Henderson 4890c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 490fcf5ef2aSThomas Huth { 491b989ce73SRichard Henderson TCGv zero = tcg_constant_tl(0); 49250280618SRichard Henderson TCGv one = tcg_constant_tl(1); 493b989ce73SRichard Henderson TCGv t_src1 = tcg_temp_new(); 494b989ce73SRichard Henderson TCGv t_src2 = tcg_temp_new(); 495b989ce73SRichard Henderson TCGv t0 = tcg_temp_new(); 496fcf5ef2aSThomas Huth 497b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src1, src1); 498b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src2, src2); 499fcf5ef2aSThomas Huth 500b989ce73SRichard Henderson /* 501b989ce73SRichard Henderson * if (!(env->y & 1)) 502b989ce73SRichard Henderson * src2 = 0; 503fcf5ef2aSThomas Huth */ 50450280618SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, t_src2, cpu_y, one, zero, t_src2); 505fcf5ef2aSThomas Huth 506b989ce73SRichard Henderson /* 507b989ce73SRichard Henderson * b2 = src1 & 1; 508b989ce73SRichard Henderson * y = (b2 << 31) | (y >> 1); 509b989ce73SRichard Henderson */ 5100b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 511b989ce73SRichard Henderson tcg_gen_deposit_tl(cpu_y, t0, src1, 31, 1); 512fcf5ef2aSThomas Huth 513fcf5ef2aSThomas Huth // b1 = N ^ V; 5142a1905c7SRichard Henderson tcg_gen_xor_tl(t0, cpu_cc_N, cpu_cc_V); 515fcf5ef2aSThomas Huth 516b989ce73SRichard Henderson /* 517b989ce73SRichard Henderson * src1 = (b1 << 31) | (src1 >> 1) 518b989ce73SRichard Henderson */ 5192a1905c7SRichard Henderson tcg_gen_andi_tl(t0, t0, 1u << 31); 520b989ce73SRichard Henderson tcg_gen_shri_tl(t_src1, t_src1, 1); 521b989ce73SRichard Henderson tcg_gen_or_tl(t_src1, t_src1, t0); 522fcf5ef2aSThomas Huth 523b989ce73SRichard Henderson gen_op_addcc(dst, t_src1, t_src2); 524fcf5ef2aSThomas Huth } 525fcf5ef2aSThomas Huth 5260c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 527fcf5ef2aSThomas Huth { 528fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 529fcf5ef2aSThomas Huth if (sign_ext) { 530fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 531fcf5ef2aSThomas Huth } else { 532fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 533fcf5ef2aSThomas Huth } 534fcf5ef2aSThomas Huth #else 535fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 536fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 537fcf5ef2aSThomas Huth 538fcf5ef2aSThomas Huth if (sign_ext) { 539fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 540fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 541fcf5ef2aSThomas Huth } else { 542fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 543fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 544fcf5ef2aSThomas Huth } 545fcf5ef2aSThomas Huth 546fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 547fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 548fcf5ef2aSThomas Huth #endif 549fcf5ef2aSThomas Huth } 550fcf5ef2aSThomas Huth 5510c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 552fcf5ef2aSThomas Huth { 553fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 554fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 555fcf5ef2aSThomas Huth } 556fcf5ef2aSThomas Huth 5570c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 558fcf5ef2aSThomas Huth { 559fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 560fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 561fcf5ef2aSThomas Huth } 562fcf5ef2aSThomas Huth 563c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 564c2636853SRichard Henderson { 56513260103SRichard Henderson #ifdef TARGET_SPARC64 566c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 56713260103SRichard Henderson tcg_gen_ext32s_tl(dst, dst); 56813260103SRichard Henderson #else 56913260103SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 57013260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 57113260103SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 57213260103SRichard Henderson #endif 573c2636853SRichard Henderson } 574c2636853SRichard Henderson 575c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 576c2636853SRichard Henderson { 57713260103SRichard Henderson TCGv_i64 t64; 57813260103SRichard Henderson 57913260103SRichard Henderson #ifdef TARGET_SPARC64 58013260103SRichard Henderson t64 = cpu_cc_V; 58113260103SRichard Henderson #else 58213260103SRichard Henderson t64 = tcg_temp_new_i64(); 58313260103SRichard Henderson #endif 58413260103SRichard Henderson 58513260103SRichard Henderson gen_helper_udiv(t64, tcg_env, src1, src2); 58613260103SRichard Henderson 58713260103SRichard Henderson #ifdef TARGET_SPARC64 58813260103SRichard Henderson tcg_gen_ext32u_tl(cpu_cc_N, t64); 58913260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 59013260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 59113260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 59213260103SRichard Henderson #else 59313260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 59413260103SRichard Henderson #endif 59513260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 59613260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 59713260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 598c2636853SRichard Henderson } 599c2636853SRichard Henderson 600c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 601c2636853SRichard Henderson { 60213260103SRichard Henderson TCGv_i64 t64; 60313260103SRichard Henderson 60413260103SRichard Henderson #ifdef TARGET_SPARC64 60513260103SRichard Henderson t64 = cpu_cc_V; 60613260103SRichard Henderson #else 60713260103SRichard Henderson t64 = tcg_temp_new_i64(); 60813260103SRichard Henderson #endif 60913260103SRichard Henderson 61013260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 61113260103SRichard Henderson 61213260103SRichard Henderson #ifdef TARGET_SPARC64 61313260103SRichard Henderson tcg_gen_ext32s_tl(cpu_cc_N, t64); 61413260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 61513260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 61613260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 61713260103SRichard Henderson #else 61813260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 61913260103SRichard Henderson #endif 62013260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 62113260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 62213260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 623c2636853SRichard Henderson } 624c2636853SRichard Henderson 625a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 626a9aba13dSRichard Henderson { 627a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 628a9aba13dSRichard Henderson } 629a9aba13dSRichard Henderson 630a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 631a9aba13dSRichard Henderson { 632a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 633a9aba13dSRichard Henderson } 634a9aba13dSRichard Henderson 6359c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 6369c6ec5bcSRichard Henderson { 6379c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 6389c6ec5bcSRichard Henderson } 6399c6ec5bcSRichard Henderson 64045bfed3bSRichard Henderson #ifndef TARGET_SPARC64 64145bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 64245bfed3bSRichard Henderson { 64345bfed3bSRichard Henderson g_assert_not_reached(); 64445bfed3bSRichard Henderson } 64545bfed3bSRichard Henderson #endif 64645bfed3bSRichard Henderson 64745bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 64845bfed3bSRichard Henderson { 64945bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 65045bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 65145bfed3bSRichard Henderson } 65245bfed3bSRichard Henderson 65345bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 65445bfed3bSRichard Henderson { 65545bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 65645bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 65745bfed3bSRichard Henderson } 65845bfed3bSRichard Henderson 6592f722641SRichard Henderson static void gen_op_fpack16(TCGv_i32 dst, TCGv_i64 src) 6602f722641SRichard Henderson { 6612f722641SRichard Henderson #ifdef TARGET_SPARC64 6622f722641SRichard Henderson gen_helper_fpack16(dst, cpu_gsr, src); 6632f722641SRichard Henderson #else 6642f722641SRichard Henderson g_assert_not_reached(); 6652f722641SRichard Henderson #endif 6662f722641SRichard Henderson } 6672f722641SRichard Henderson 6682f722641SRichard Henderson static void gen_op_fpackfix(TCGv_i32 dst, TCGv_i64 src) 6692f722641SRichard Henderson { 6702f722641SRichard Henderson #ifdef TARGET_SPARC64 6712f722641SRichard Henderson gen_helper_fpackfix(dst, cpu_gsr, src); 6722f722641SRichard Henderson #else 6732f722641SRichard Henderson g_assert_not_reached(); 6742f722641SRichard Henderson #endif 6752f722641SRichard Henderson } 6762f722641SRichard Henderson 6774b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 6784b6edc0aSRichard Henderson { 6794b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 6804b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 6814b6edc0aSRichard Henderson #else 6824b6edc0aSRichard Henderson g_assert_not_reached(); 6834b6edc0aSRichard Henderson #endif 6844b6edc0aSRichard Henderson } 6854b6edc0aSRichard Henderson 6864b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 6874b6edc0aSRichard Henderson { 6884b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 6894b6edc0aSRichard Henderson TCGv t1, t2, shift; 6904b6edc0aSRichard Henderson 6914b6edc0aSRichard Henderson t1 = tcg_temp_new(); 6924b6edc0aSRichard Henderson t2 = tcg_temp_new(); 6934b6edc0aSRichard Henderson shift = tcg_temp_new(); 6944b6edc0aSRichard Henderson 6954b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 6964b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 6974b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 6984b6edc0aSRichard Henderson 6994b6edc0aSRichard Henderson /* 7004b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 7014b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 7024b6edc0aSRichard Henderson */ 7034b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 7044b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 7054b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 7064b6edc0aSRichard Henderson 7074b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 7084b6edc0aSRichard Henderson #else 7094b6edc0aSRichard Henderson g_assert_not_reached(); 7104b6edc0aSRichard Henderson #endif 7114b6edc0aSRichard Henderson } 7124b6edc0aSRichard Henderson 7134b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7144b6edc0aSRichard Henderson { 7154b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7164b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 7174b6edc0aSRichard Henderson #else 7184b6edc0aSRichard Henderson g_assert_not_reached(); 7194b6edc0aSRichard Henderson #endif 7204b6edc0aSRichard Henderson } 7214b6edc0aSRichard Henderson 72289527e3aSRichard Henderson static void finishing_insn(DisasContext *dc) 72389527e3aSRichard Henderson { 72489527e3aSRichard Henderson /* 72589527e3aSRichard Henderson * From here, there is no future path through an unwinding exception. 72689527e3aSRichard Henderson * If the current insn cannot raise an exception, the computation of 72789527e3aSRichard Henderson * cpu_cond may be able to be elided. 72889527e3aSRichard Henderson */ 72989527e3aSRichard Henderson if (dc->cpu_cond_live) { 73089527e3aSRichard Henderson tcg_gen_discard_tl(cpu_cond); 73189527e3aSRichard Henderson dc->cpu_cond_live = false; 73289527e3aSRichard Henderson } 73389527e3aSRichard Henderson } 73489527e3aSRichard Henderson 7350c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 736fcf5ef2aSThomas Huth { 73700ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 73800ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 739533f042fSRichard Henderson TCGv c2 = tcg_constant_tl(dc->jump.c2); 740fcf5ef2aSThomas Huth 741533f042fSRichard Henderson tcg_gen_movcond_tl(dc->jump.cond, cpu_npc, dc->jump.c1, c2, npc0, npc1); 742fcf5ef2aSThomas Huth } 743fcf5ef2aSThomas Huth 744fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 745fcf5ef2aSThomas Huth have been set for a jump */ 7460c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 747fcf5ef2aSThomas Huth { 748fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 749fcf5ef2aSThomas Huth gen_generic_branch(dc); 75099c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 751fcf5ef2aSThomas Huth } 752fcf5ef2aSThomas Huth } 753fcf5ef2aSThomas Huth 7540c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 755fcf5ef2aSThomas Huth { 756633c4283SRichard Henderson if (dc->npc & 3) { 757633c4283SRichard Henderson switch (dc->npc) { 758633c4283SRichard Henderson case JUMP_PC: 759fcf5ef2aSThomas Huth gen_generic_branch(dc); 76099c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 761633c4283SRichard Henderson break; 762633c4283SRichard Henderson case DYNAMIC_PC: 763633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 764633c4283SRichard Henderson break; 765633c4283SRichard Henderson default: 766633c4283SRichard Henderson g_assert_not_reached(); 767633c4283SRichard Henderson } 768633c4283SRichard Henderson } else { 769fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 770fcf5ef2aSThomas Huth } 771fcf5ef2aSThomas Huth } 772fcf5ef2aSThomas Huth 7730c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 774fcf5ef2aSThomas Huth { 775fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 776fcf5ef2aSThomas Huth save_npc(dc); 777fcf5ef2aSThomas Huth } 778fcf5ef2aSThomas Huth 779fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 780fcf5ef2aSThomas Huth { 78189527e3aSRichard Henderson finishing_insn(dc); 782fcf5ef2aSThomas Huth save_state(dc); 783ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 784af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 785fcf5ef2aSThomas Huth } 786fcf5ef2aSThomas Huth 787186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 788fcf5ef2aSThomas Huth { 789186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 790186e7890SRichard Henderson 791186e7890SRichard Henderson e->next = dc->delay_excp_list; 792186e7890SRichard Henderson dc->delay_excp_list = e; 793186e7890SRichard Henderson 794186e7890SRichard Henderson e->lab = gen_new_label(); 795186e7890SRichard Henderson e->excp = excp; 796186e7890SRichard Henderson e->pc = dc->pc; 797186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 798186e7890SRichard Henderson assert(e->npc != JUMP_PC); 799186e7890SRichard Henderson e->npc = dc->npc; 800186e7890SRichard Henderson 801186e7890SRichard Henderson return e->lab; 802186e7890SRichard Henderson } 803186e7890SRichard Henderson 804186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 805186e7890SRichard Henderson { 806186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 807186e7890SRichard Henderson } 808186e7890SRichard Henderson 809186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 810186e7890SRichard Henderson { 811186e7890SRichard Henderson TCGv t = tcg_temp_new(); 812186e7890SRichard Henderson TCGLabel *lab; 813186e7890SRichard Henderson 814186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 815186e7890SRichard Henderson 816186e7890SRichard Henderson flush_cond(dc); 817186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 818186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 819fcf5ef2aSThomas Huth } 820fcf5ef2aSThomas Huth 8210c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 822fcf5ef2aSThomas Huth { 82389527e3aSRichard Henderson finishing_insn(dc); 82489527e3aSRichard Henderson 825633c4283SRichard Henderson if (dc->npc & 3) { 826633c4283SRichard Henderson switch (dc->npc) { 827633c4283SRichard Henderson case JUMP_PC: 828fcf5ef2aSThomas Huth gen_generic_branch(dc); 829fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 83099c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 831633c4283SRichard Henderson break; 832633c4283SRichard Henderson case DYNAMIC_PC: 833633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 834fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 835633c4283SRichard Henderson dc->pc = dc->npc; 836633c4283SRichard Henderson break; 837633c4283SRichard Henderson default: 838633c4283SRichard Henderson g_assert_not_reached(); 839633c4283SRichard Henderson } 840fcf5ef2aSThomas Huth } else { 841fcf5ef2aSThomas Huth dc->pc = dc->npc; 842fcf5ef2aSThomas Huth } 843fcf5ef2aSThomas Huth } 844fcf5ef2aSThomas Huth 845fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 846fcf5ef2aSThomas Huth DisasContext *dc) 847fcf5ef2aSThomas Huth { 848b597eedcSRichard Henderson TCGv t1; 849fcf5ef2aSThomas Huth 8502a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 851c8507ebfSRichard Henderson cmp->c2 = 0; 8522a1905c7SRichard Henderson 8532a1905c7SRichard Henderson switch (cond & 7) { 8542a1905c7SRichard Henderson case 0x0: /* never */ 8552a1905c7SRichard Henderson cmp->cond = TCG_COND_NEVER; 856c8507ebfSRichard Henderson cmp->c1 = tcg_constant_tl(0); 857fcf5ef2aSThomas Huth break; 8582a1905c7SRichard Henderson 8592a1905c7SRichard Henderson case 0x1: /* eq: Z */ 8602a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 8612a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 8622a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_Z); 8632a1905c7SRichard Henderson } else { 8642a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, cpu_icc_Z); 8652a1905c7SRichard Henderson } 8662a1905c7SRichard Henderson break; 8672a1905c7SRichard Henderson 8682a1905c7SRichard Henderson case 0x2: /* le: Z | (N ^ V) */ 8692a1905c7SRichard Henderson /* 8702a1905c7SRichard Henderson * Simplify: 8712a1905c7SRichard Henderson * cc_Z || (N ^ V) < 0 NE 8722a1905c7SRichard Henderson * cc_Z && !((N ^ V) < 0) EQ 8732a1905c7SRichard Henderson * cc_Z & ~((N ^ V) >> TLB) EQ 8742a1905c7SRichard Henderson */ 8752a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 8762a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 8772a1905c7SRichard Henderson tcg_gen_sextract_tl(t1, t1, xcc ? 63 : 31, 1); 8782a1905c7SRichard Henderson tcg_gen_andc_tl(t1, xcc ? cpu_cc_Z : cpu_icc_Z, t1); 8792a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 8802a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 8812a1905c7SRichard Henderson } 8822a1905c7SRichard Henderson break; 8832a1905c7SRichard Henderson 8842a1905c7SRichard Henderson case 0x3: /* lt: N ^ V */ 8852a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 8862a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 8872a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 8882a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, t1); 8892a1905c7SRichard Henderson } 8902a1905c7SRichard Henderson break; 8912a1905c7SRichard Henderson 8922a1905c7SRichard Henderson case 0x4: /* leu: Z | C */ 8932a1905c7SRichard Henderson /* 8942a1905c7SRichard Henderson * Simplify: 8952a1905c7SRichard Henderson * cc_Z == 0 || cc_C != 0 NE 8962a1905c7SRichard Henderson * cc_Z != 0 && cc_C == 0 EQ 8972a1905c7SRichard Henderson * cc_Z & (cc_C ? 0 : -1) EQ 8982a1905c7SRichard Henderson * cc_Z & (cc_C - 1) EQ 8992a1905c7SRichard Henderson */ 9002a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 9012a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9022a1905c7SRichard Henderson tcg_gen_subi_tl(t1, cpu_cc_C, 1); 9032a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_cc_Z); 9042a1905c7SRichard Henderson } else { 9052a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 9062a1905c7SRichard Henderson tcg_gen_subi_tl(t1, t1, 1); 9072a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_icc_Z); 9082a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 9092a1905c7SRichard Henderson } 9102a1905c7SRichard Henderson break; 9112a1905c7SRichard Henderson 9122a1905c7SRichard Henderson case 0x5: /* ltu: C */ 9132a1905c7SRichard Henderson cmp->cond = TCG_COND_NE; 9142a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9152a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_C); 9162a1905c7SRichard Henderson } else { 9172a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 9182a1905c7SRichard Henderson } 9192a1905c7SRichard Henderson break; 9202a1905c7SRichard Henderson 9212a1905c7SRichard Henderson case 0x6: /* neg: N */ 9222a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 9232a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9242a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_N); 9252a1905c7SRichard Henderson } else { 9262a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_N); 9272a1905c7SRichard Henderson } 9282a1905c7SRichard Henderson break; 9292a1905c7SRichard Henderson 9302a1905c7SRichard Henderson case 0x7: /* vs: V */ 9312a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 9322a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9332a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_V); 9342a1905c7SRichard Henderson } else { 9352a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_V); 9362a1905c7SRichard Henderson } 9372a1905c7SRichard Henderson break; 9382a1905c7SRichard Henderson } 9392a1905c7SRichard Henderson if (cond & 8) { 9402a1905c7SRichard Henderson cmp->cond = tcg_invert_cond(cmp->cond); 941fcf5ef2aSThomas Huth } 942fcf5ef2aSThomas Huth } 943fcf5ef2aSThomas Huth 944fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 945fcf5ef2aSThomas Huth { 946d8c5b92fSRichard Henderson TCGv_i32 fcc = cpu_fcc[cc]; 947d8c5b92fSRichard Henderson TCGv_i32 c1 = fcc; 948d8c5b92fSRichard Henderson int c2 = 0; 949d8c5b92fSRichard Henderson TCGCond tcond; 950fcf5ef2aSThomas Huth 951d8c5b92fSRichard Henderson /* 952d8c5b92fSRichard Henderson * FCC values: 953d8c5b92fSRichard Henderson * 0 = 954d8c5b92fSRichard Henderson * 1 < 955d8c5b92fSRichard Henderson * 2 > 956d8c5b92fSRichard Henderson * 3 unordered 957d8c5b92fSRichard Henderson */ 958d8c5b92fSRichard Henderson switch (cond & 7) { 959d8c5b92fSRichard Henderson case 0x0: /* fbn */ 960d8c5b92fSRichard Henderson tcond = TCG_COND_NEVER; 961fcf5ef2aSThomas Huth break; 962d8c5b92fSRichard Henderson case 0x1: /* fbne : !0 */ 963d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 964fcf5ef2aSThomas Huth break; 965d8c5b92fSRichard Henderson case 0x2: /* fblg : 1 or 2 */ 966d8c5b92fSRichard Henderson /* fcc in {1,2} - 1 -> fcc in {0,1} */ 967d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 968d8c5b92fSRichard Henderson tcg_gen_addi_i32(c1, fcc, -1); 969d8c5b92fSRichard Henderson c2 = 1; 970d8c5b92fSRichard Henderson tcond = TCG_COND_LEU; 971fcf5ef2aSThomas Huth break; 972d8c5b92fSRichard Henderson case 0x3: /* fbul : 1 or 3 */ 973d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 974d8c5b92fSRichard Henderson tcg_gen_andi_i32(c1, fcc, 1); 975d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 976d8c5b92fSRichard Henderson break; 977d8c5b92fSRichard Henderson case 0x4: /* fbl : 1 */ 978d8c5b92fSRichard Henderson c2 = 1; 979d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 980d8c5b92fSRichard Henderson break; 981d8c5b92fSRichard Henderson case 0x5: /* fbug : 2 or 3 */ 982d8c5b92fSRichard Henderson c2 = 2; 983d8c5b92fSRichard Henderson tcond = TCG_COND_GEU; 984d8c5b92fSRichard Henderson break; 985d8c5b92fSRichard Henderson case 0x6: /* fbg : 2 */ 986d8c5b92fSRichard Henderson c2 = 2; 987d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 988d8c5b92fSRichard Henderson break; 989d8c5b92fSRichard Henderson case 0x7: /* fbu : 3 */ 990d8c5b92fSRichard Henderson c2 = 3; 991d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 992fcf5ef2aSThomas Huth break; 993fcf5ef2aSThomas Huth } 994d8c5b92fSRichard Henderson if (cond & 8) { 995d8c5b92fSRichard Henderson tcond = tcg_invert_cond(tcond); 996fcf5ef2aSThomas Huth } 997d8c5b92fSRichard Henderson 998d8c5b92fSRichard Henderson cmp->cond = tcond; 999d8c5b92fSRichard Henderson cmp->c2 = c2; 1000d8c5b92fSRichard Henderson cmp->c1 = tcg_temp_new(); 1001d8c5b92fSRichard Henderson tcg_gen_extu_i32_tl(cmp->c1, c1); 1002fcf5ef2aSThomas Huth } 1003fcf5ef2aSThomas Huth 10042c4f56c9SRichard Henderson static bool gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 10052c4f56c9SRichard Henderson { 10062c4f56c9SRichard Henderson static const TCGCond cond_reg[4] = { 1007ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1008fcf5ef2aSThomas Huth TCG_COND_EQ, 1009fcf5ef2aSThomas Huth TCG_COND_LE, 1010fcf5ef2aSThomas Huth TCG_COND_LT, 1011fcf5ef2aSThomas Huth }; 10122c4f56c9SRichard Henderson TCGCond tcond; 1013fcf5ef2aSThomas Huth 10142c4f56c9SRichard Henderson if ((cond & 3) == 0) { 10152c4f56c9SRichard Henderson return false; 10162c4f56c9SRichard Henderson } 10172c4f56c9SRichard Henderson tcond = cond_reg[cond & 3]; 10182c4f56c9SRichard Henderson if (cond & 4) { 10192c4f56c9SRichard Henderson tcond = tcg_invert_cond(tcond); 10202c4f56c9SRichard Henderson } 10212c4f56c9SRichard Henderson 10222c4f56c9SRichard Henderson cmp->cond = tcond; 1023816f89b7SRichard Henderson cmp->c1 = tcg_temp_new(); 1024c8507ebfSRichard Henderson cmp->c2 = 0; 1025816f89b7SRichard Henderson tcg_gen_mov_tl(cmp->c1, r_src); 10262c4f56c9SRichard Henderson return true; 1027fcf5ef2aSThomas Huth } 1028fcf5ef2aSThomas Huth 1029baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1030baf3dbf2SRichard Henderson { 10313590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(0), tcg_env, 10323590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1033baf3dbf2SRichard Henderson } 1034baf3dbf2SRichard Henderson 1035baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1036baf3dbf2SRichard Henderson { 1037baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1038baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1039baf3dbf2SRichard Henderson } 1040baf3dbf2SRichard Henderson 1041baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1042baf3dbf2SRichard Henderson { 1043baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1044daf457d4SRichard Henderson tcg_gen_xori_i32(dst, src, 1u << 31); 1045baf3dbf2SRichard Henderson } 1046baf3dbf2SRichard Henderson 1047baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1048baf3dbf2SRichard Henderson { 1049baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1050daf457d4SRichard Henderson tcg_gen_andi_i32(dst, src, ~(1u << 31)); 1051baf3dbf2SRichard Henderson } 1052baf3dbf2SRichard Henderson 1053c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1054c6d83e4fSRichard Henderson { 1055c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1056c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1057c6d83e4fSRichard Henderson } 1058c6d83e4fSRichard Henderson 1059c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1060c6d83e4fSRichard Henderson { 1061c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1062daf457d4SRichard Henderson tcg_gen_xori_i64(dst, src, 1ull << 63); 1063c6d83e4fSRichard Henderson } 1064c6d83e4fSRichard Henderson 1065c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1066c6d83e4fSRichard Henderson { 1067c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1068daf457d4SRichard Henderson tcg_gen_andi_i64(dst, src, ~(1ull << 63)); 1069daf457d4SRichard Henderson } 1070daf457d4SRichard Henderson 1071daf457d4SRichard Henderson static void gen_op_fnegq(TCGv_i128 dst, TCGv_i128 src) 1072daf457d4SRichard Henderson { 1073daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1074daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1075daf457d4SRichard Henderson 1076daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1077daf457d4SRichard Henderson tcg_gen_xori_i64(h, h, 1ull << 63); 1078daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1079daf457d4SRichard Henderson } 1080daf457d4SRichard Henderson 1081daf457d4SRichard Henderson static void gen_op_fabsq(TCGv_i128 dst, TCGv_i128 src) 1082daf457d4SRichard Henderson { 1083daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1084daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1085daf457d4SRichard Henderson 1086daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1087daf457d4SRichard Henderson tcg_gen_andi_i64(h, h, ~(1ull << 63)); 1088daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1089c6d83e4fSRichard Henderson } 1090c6d83e4fSRichard Henderson 10913590f01eSRichard Henderson static void gen_op_fpexception_im(DisasContext *dc, int ftt) 1092fcf5ef2aSThomas Huth { 10933590f01eSRichard Henderson /* 10943590f01eSRichard Henderson * CEXC is only set when succesfully completing an FPop, 10953590f01eSRichard Henderson * or when raising FSR_FTT_IEEE_EXCP, i.e. check_ieee_exception. 10963590f01eSRichard Henderson * Thus we can simply store FTT into this field. 10973590f01eSRichard Henderson */ 10983590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(ftt), tcg_env, 10993590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1100fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1101fcf5ef2aSThomas Huth } 1102fcf5ef2aSThomas Huth 1103fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1104fcf5ef2aSThomas Huth { 1105fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1106fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1107fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1108fcf5ef2aSThomas Huth return 1; 1109fcf5ef2aSThomas Huth } 1110fcf5ef2aSThomas Huth #endif 1111fcf5ef2aSThomas Huth return 0; 1112fcf5ef2aSThomas Huth } 1113fcf5ef2aSThomas Huth 1114fcf5ef2aSThomas Huth /* asi moves */ 1115fcf5ef2aSThomas Huth typedef enum { 1116fcf5ef2aSThomas Huth GET_ASI_HELPER, 1117fcf5ef2aSThomas Huth GET_ASI_EXCP, 1118fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1119fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1120*2786a3f8SRichard Henderson GET_ASI_CODE, 1121fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1122fcf5ef2aSThomas Huth GET_ASI_SHORT, 1123fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1124fcf5ef2aSThomas Huth GET_ASI_BFILL, 1125fcf5ef2aSThomas Huth } ASIType; 1126fcf5ef2aSThomas Huth 1127fcf5ef2aSThomas Huth typedef struct { 1128fcf5ef2aSThomas Huth ASIType type; 1129fcf5ef2aSThomas Huth int asi; 1130fcf5ef2aSThomas Huth int mem_idx; 113114776ab5STony Nguyen MemOp memop; 1132fcf5ef2aSThomas Huth } DisasASI; 1133fcf5ef2aSThomas Huth 1134811cc0b0SRichard Henderson /* 1135811cc0b0SRichard Henderson * Build DisasASI. 1136811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1137811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1138811cc0b0SRichard Henderson */ 1139811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1140fcf5ef2aSThomas Huth { 1141fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1142fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1143fcf5ef2aSThomas Huth 1144811cc0b0SRichard Henderson if (asi == -1) { 1145811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1146811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1147811cc0b0SRichard Henderson goto done; 1148811cc0b0SRichard Henderson } 1149811cc0b0SRichard Henderson 1150fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1151fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1152811cc0b0SRichard Henderson if (asi < 0) { 1153fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1154fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1155fcf5ef2aSThomas Huth } else if (supervisor(dc) 1156fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1157fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1158fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1159fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1160fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1161fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1162fcf5ef2aSThomas Huth switch (asi) { 1163fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1164fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1165fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1166fcf5ef2aSThomas Huth break; 1167fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1168fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1169fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1170fcf5ef2aSThomas Huth break; 1171*2786a3f8SRichard Henderson case ASI_USERTXT: /* User text access */ 1172*2786a3f8SRichard Henderson mem_idx = MMU_USER_IDX; 1173*2786a3f8SRichard Henderson type = GET_ASI_CODE; 1174*2786a3f8SRichard Henderson break; 1175*2786a3f8SRichard Henderson case ASI_KERNELTXT: /* Supervisor text access */ 1176*2786a3f8SRichard Henderson mem_idx = MMU_KERNEL_IDX; 1177*2786a3f8SRichard Henderson type = GET_ASI_CODE; 1178*2786a3f8SRichard Henderson break; 1179fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1180fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1181fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1182fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1183fcf5ef2aSThomas Huth break; 1184fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1185fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1186fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1187fcf5ef2aSThomas Huth break; 1188fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1189fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1190fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1191fcf5ef2aSThomas Huth break; 1192fcf5ef2aSThomas Huth } 11936e10f37cSKONRAD Frederic 11946e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 11956e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 11966e10f37cSKONRAD Frederic */ 11976e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1198fcf5ef2aSThomas Huth } else { 1199fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1200fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1201fcf5ef2aSThomas Huth } 1202fcf5ef2aSThomas Huth #else 1203811cc0b0SRichard Henderson if (asi < 0) { 1204fcf5ef2aSThomas Huth asi = dc->asi; 1205fcf5ef2aSThomas Huth } 1206fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1207fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1208fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1209fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1210fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1211fcf5ef2aSThomas Huth done properly in the helper. */ 1212fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1213fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1214fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1215fcf5ef2aSThomas Huth } else { 1216fcf5ef2aSThomas Huth switch (asi) { 1217fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1218fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1219fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1220fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1221fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1222fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1223fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1224fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1225fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1226fcf5ef2aSThomas Huth break; 1227fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1228fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1229fcf5ef2aSThomas Huth case ASI_TWINX_N: 1230fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1231fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1232fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 12339a10756dSArtyom Tarasenko if (hypervisor(dc)) { 123484f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 12359a10756dSArtyom Tarasenko } else { 1236fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 12379a10756dSArtyom Tarasenko } 1238fcf5ef2aSThomas Huth break; 1239fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1240fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1241fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1242fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1243fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1244fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1245fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1246fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1247fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1248fcf5ef2aSThomas Huth break; 1249fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1250fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1251fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1252fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1253fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1254fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1255fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1256fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1257fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1258fcf5ef2aSThomas Huth break; 1259fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1260fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1261fcf5ef2aSThomas Huth case ASI_TWINX_S: 1262fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1263fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1264fcf5ef2aSThomas Huth case ASI_BLK_S: 1265fcf5ef2aSThomas Huth case ASI_BLK_SL: 1266fcf5ef2aSThomas Huth case ASI_FL8_S: 1267fcf5ef2aSThomas Huth case ASI_FL8_SL: 1268fcf5ef2aSThomas Huth case ASI_FL16_S: 1269fcf5ef2aSThomas Huth case ASI_FL16_SL: 1270fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1271fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1272fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1273fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1274fcf5ef2aSThomas Huth } 1275fcf5ef2aSThomas Huth break; 1276fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1277fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1278fcf5ef2aSThomas Huth case ASI_TWINX_P: 1279fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1280fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1281fcf5ef2aSThomas Huth case ASI_BLK_P: 1282fcf5ef2aSThomas Huth case ASI_BLK_PL: 1283fcf5ef2aSThomas Huth case ASI_FL8_P: 1284fcf5ef2aSThomas Huth case ASI_FL8_PL: 1285fcf5ef2aSThomas Huth case ASI_FL16_P: 1286fcf5ef2aSThomas Huth case ASI_FL16_PL: 1287fcf5ef2aSThomas Huth break; 1288fcf5ef2aSThomas Huth } 1289fcf5ef2aSThomas Huth switch (asi) { 1290fcf5ef2aSThomas Huth case ASI_REAL: 1291fcf5ef2aSThomas Huth case ASI_REAL_IO: 1292fcf5ef2aSThomas Huth case ASI_REAL_L: 1293fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1294fcf5ef2aSThomas Huth case ASI_N: 1295fcf5ef2aSThomas Huth case ASI_NL: 1296fcf5ef2aSThomas Huth case ASI_AIUP: 1297fcf5ef2aSThomas Huth case ASI_AIUPL: 1298fcf5ef2aSThomas Huth case ASI_AIUS: 1299fcf5ef2aSThomas Huth case ASI_AIUSL: 1300fcf5ef2aSThomas Huth case ASI_S: 1301fcf5ef2aSThomas Huth case ASI_SL: 1302fcf5ef2aSThomas Huth case ASI_P: 1303fcf5ef2aSThomas Huth case ASI_PL: 1304fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1305fcf5ef2aSThomas Huth break; 1306fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1307fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1308fcf5ef2aSThomas Huth case ASI_TWINX_N: 1309fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1310fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1311fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1312fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1313fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1314fcf5ef2aSThomas Huth case ASI_TWINX_P: 1315fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1316fcf5ef2aSThomas Huth case ASI_TWINX_S: 1317fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1318fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1319fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1320fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1321fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1322fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1323fcf5ef2aSThomas Huth break; 1324fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1325fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1326fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1327fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1328fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1329fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1330fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1331fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1332fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1333fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1334fcf5ef2aSThomas Huth case ASI_BLK_S: 1335fcf5ef2aSThomas Huth case ASI_BLK_SL: 1336fcf5ef2aSThomas Huth case ASI_BLK_P: 1337fcf5ef2aSThomas Huth case ASI_BLK_PL: 1338fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1339fcf5ef2aSThomas Huth break; 1340fcf5ef2aSThomas Huth case ASI_FL8_S: 1341fcf5ef2aSThomas Huth case ASI_FL8_SL: 1342fcf5ef2aSThomas Huth case ASI_FL8_P: 1343fcf5ef2aSThomas Huth case ASI_FL8_PL: 1344fcf5ef2aSThomas Huth memop = MO_UB; 1345fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1346fcf5ef2aSThomas Huth break; 1347fcf5ef2aSThomas Huth case ASI_FL16_S: 1348fcf5ef2aSThomas Huth case ASI_FL16_SL: 1349fcf5ef2aSThomas Huth case ASI_FL16_P: 1350fcf5ef2aSThomas Huth case ASI_FL16_PL: 1351fcf5ef2aSThomas Huth memop = MO_TEUW; 1352fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1353fcf5ef2aSThomas Huth break; 1354fcf5ef2aSThomas Huth } 1355fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1356fcf5ef2aSThomas Huth if (asi & 8) { 1357fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1358fcf5ef2aSThomas Huth } 1359fcf5ef2aSThomas Huth } 1360fcf5ef2aSThomas Huth #endif 1361fcf5ef2aSThomas Huth 1362811cc0b0SRichard Henderson done: 1363fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1364fcf5ef2aSThomas Huth } 1365fcf5ef2aSThomas Huth 1366a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1367a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 1368a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1369a76779eeSRichard Henderson { 1370a76779eeSRichard Henderson g_assert_not_reached(); 1371a76779eeSRichard Henderson } 1372a76779eeSRichard Henderson 1373a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 1374a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1375a76779eeSRichard Henderson { 1376a76779eeSRichard Henderson g_assert_not_reached(); 1377a76779eeSRichard Henderson } 1378a76779eeSRichard Henderson #endif 1379a76779eeSRichard Henderson 138042071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1381fcf5ef2aSThomas Huth { 1382c03a0fd1SRichard Henderson switch (da->type) { 1383fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1384fcf5ef2aSThomas Huth break; 1385fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 1386fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1387fcf5ef2aSThomas Huth break; 1388fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1389c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 1390fcf5ef2aSThomas Huth break; 1391*2786a3f8SRichard Henderson 1392*2786a3f8SRichard Henderson case GET_ASI_CODE: 1393*2786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1394*2786a3f8SRichard Henderson { 1395*2786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 1396*2786a3f8SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 1397*2786a3f8SRichard Henderson 1398*2786a3f8SRichard Henderson gen_helper_ld_code(t64, tcg_env, addr, tcg_constant_i32(oi)); 1399*2786a3f8SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 1400*2786a3f8SRichard Henderson } 1401*2786a3f8SRichard Henderson break; 1402*2786a3f8SRichard Henderson #else 1403*2786a3f8SRichard Henderson g_assert_not_reached(); 1404*2786a3f8SRichard Henderson #endif 1405*2786a3f8SRichard Henderson 1406fcf5ef2aSThomas Huth default: 1407fcf5ef2aSThomas Huth { 1408c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1409c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1410fcf5ef2aSThomas Huth 1411fcf5ef2aSThomas Huth save_state(dc); 1412fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1413ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 1414fcf5ef2aSThomas Huth #else 1415fcf5ef2aSThomas Huth { 1416fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1417ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 1418fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 1419fcf5ef2aSThomas Huth } 1420fcf5ef2aSThomas Huth #endif 1421fcf5ef2aSThomas Huth } 1422fcf5ef2aSThomas Huth break; 1423fcf5ef2aSThomas Huth } 1424fcf5ef2aSThomas Huth } 1425fcf5ef2aSThomas Huth 142642071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 1427c03a0fd1SRichard Henderson { 1428c03a0fd1SRichard Henderson switch (da->type) { 1429fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1430fcf5ef2aSThomas Huth break; 1431c03a0fd1SRichard Henderson 1432fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 1433c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 1434fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1435fcf5ef2aSThomas Huth break; 1436c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 14373390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 14383390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 1439fcf5ef2aSThomas Huth break; 1440c03a0fd1SRichard Henderson } 1441c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 1442c03a0fd1SRichard Henderson /* fall through */ 1443c03a0fd1SRichard Henderson 1444c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1445c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 1446c03a0fd1SRichard Henderson break; 1447c03a0fd1SRichard Henderson 1448fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 1449c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 145098271007SRichard Henderson /* 145198271007SRichard Henderson * Copy 32 bytes from the address in SRC to ADDR. 145298271007SRichard Henderson * 145398271007SRichard Henderson * From Ross RT625 hyperSPARC manual, section 4.6: 145498271007SRichard Henderson * "Block Copy and Block Fill will work only on cache line boundaries." 145598271007SRichard Henderson * 145698271007SRichard Henderson * It does not specify if an unaliged address is truncated or trapped. 145798271007SRichard Henderson * Previous qemu behaviour was to truncate to 4 byte alignment, which 145898271007SRichard Henderson * is obviously wrong. The only place I can see this used is in the 145998271007SRichard Henderson * Linux kernel which begins with page alignment, advancing by 32, 146098271007SRichard Henderson * so is always aligned. Assume truncation as the simpler option. 146198271007SRichard Henderson * 146298271007SRichard Henderson * Since the loads and stores are paired, allow the copy to happen 146398271007SRichard Henderson * in the host endianness. The copy need not be atomic. 146498271007SRichard Henderson */ 1465fcf5ef2aSThomas Huth { 146698271007SRichard Henderson MemOp mop = MO_128 | MO_ATOM_IFALIGN_PAIR; 1467fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 1468fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 146998271007SRichard Henderson TCGv_i128 tmp = tcg_temp_new_i128(); 1470fcf5ef2aSThomas Huth 147198271007SRichard Henderson tcg_gen_andi_tl(saddr, src, -32); 147298271007SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 147398271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 147498271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 147598271007SRichard Henderson tcg_gen_addi_tl(saddr, saddr, 16); 147698271007SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 147798271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 147898271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 1479fcf5ef2aSThomas Huth } 1480fcf5ef2aSThomas Huth break; 1481c03a0fd1SRichard Henderson 1482fcf5ef2aSThomas Huth default: 1483fcf5ef2aSThomas Huth { 1484c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1485c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1486fcf5ef2aSThomas Huth 1487fcf5ef2aSThomas Huth save_state(dc); 1488fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1489ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 1490fcf5ef2aSThomas Huth #else 1491fcf5ef2aSThomas Huth { 1492fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1493fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 1494ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1495fcf5ef2aSThomas Huth } 1496fcf5ef2aSThomas Huth #endif 1497fcf5ef2aSThomas Huth 1498fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 1499fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1500fcf5ef2aSThomas Huth } 1501fcf5ef2aSThomas Huth break; 1502fcf5ef2aSThomas Huth } 1503fcf5ef2aSThomas Huth } 1504fcf5ef2aSThomas Huth 1505dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 1506c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 1507c03a0fd1SRichard Henderson { 1508c03a0fd1SRichard Henderson switch (da->type) { 1509c03a0fd1SRichard Henderson case GET_ASI_EXCP: 1510c03a0fd1SRichard Henderson break; 1511c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1512dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 1513dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1514c03a0fd1SRichard Henderson break; 1515c03a0fd1SRichard Henderson default: 1516c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 1517c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 1518c03a0fd1SRichard Henderson break; 1519c03a0fd1SRichard Henderson } 1520c03a0fd1SRichard Henderson } 1521c03a0fd1SRichard Henderson 1522d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 1523c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 1524c03a0fd1SRichard Henderson { 1525c03a0fd1SRichard Henderson switch (da->type) { 1526fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1527c03a0fd1SRichard Henderson return; 1528fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1529c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 1530c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1531fcf5ef2aSThomas Huth break; 1532fcf5ef2aSThomas Huth default: 1533fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 1534fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 1535fcf5ef2aSThomas Huth break; 1536fcf5ef2aSThomas Huth } 1537fcf5ef2aSThomas Huth } 1538fcf5ef2aSThomas Huth 1539cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1540c03a0fd1SRichard Henderson { 1541c03a0fd1SRichard Henderson switch (da->type) { 1542fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1543fcf5ef2aSThomas Huth break; 1544fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1545cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 1546cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 1547fcf5ef2aSThomas Huth break; 1548fcf5ef2aSThomas Huth default: 15493db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 15503db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 1551af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 1552ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 15533db010c3SRichard Henderson } else { 1554c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 155500ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 15563db010c3SRichard Henderson TCGv_i64 s64, t64; 15573db010c3SRichard Henderson 15583db010c3SRichard Henderson save_state(dc); 15593db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 1560ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 15613db010c3SRichard Henderson 156200ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 1563ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 15643db010c3SRichard Henderson 15653db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 15663db010c3SRichard Henderson 15673db010c3SRichard Henderson /* End the TB. */ 15683db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 15693db010c3SRichard Henderson } 1570fcf5ef2aSThomas Huth break; 1571fcf5ef2aSThomas Huth } 1572fcf5ef2aSThomas Huth } 1573fcf5ef2aSThomas Huth 1574287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 15753259b9e2SRichard Henderson TCGv addr, int rd) 1576fcf5ef2aSThomas Huth { 15773259b9e2SRichard Henderson MemOp memop = da->memop; 15783259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1579fcf5ef2aSThomas Huth TCGv_i32 d32; 1580fcf5ef2aSThomas Huth TCGv_i64 d64; 1581287b1152SRichard Henderson TCGv addr_tmp; 1582fcf5ef2aSThomas Huth 15833259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 15843259b9e2SRichard Henderson if (size == MO_128) { 15853259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 15863259b9e2SRichard Henderson } 15873259b9e2SRichard Henderson 15883259b9e2SRichard Henderson switch (da->type) { 1589fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1590fcf5ef2aSThomas Huth break; 1591fcf5ef2aSThomas Huth 1592fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 15933259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1594fcf5ef2aSThomas Huth switch (size) { 15953259b9e2SRichard Henderson case MO_32: 1596388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 15973259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 1598fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1599fcf5ef2aSThomas Huth break; 16003259b9e2SRichard Henderson 16013259b9e2SRichard Henderson case MO_64: 16023259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 1603fcf5ef2aSThomas Huth break; 16043259b9e2SRichard Henderson 16053259b9e2SRichard Henderson case MO_128: 1606fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 16073259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 1608287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1609287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1610287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 1611fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 1612fcf5ef2aSThomas Huth break; 1613fcf5ef2aSThomas Huth default: 1614fcf5ef2aSThomas Huth g_assert_not_reached(); 1615fcf5ef2aSThomas Huth } 1616fcf5ef2aSThomas Huth break; 1617fcf5ef2aSThomas Huth 1618fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1619fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 16203259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1621fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1622287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1623287b1152SRichard Henderson for (int i = 0; ; ++i) { 16243259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 16253259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 1626fcf5ef2aSThomas Huth if (i == 7) { 1627fcf5ef2aSThomas Huth break; 1628fcf5ef2aSThomas Huth } 1629287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1630287b1152SRichard Henderson addr = addr_tmp; 1631fcf5ef2aSThomas Huth } 1632fcf5ef2aSThomas Huth } else { 1633fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1634fcf5ef2aSThomas Huth } 1635fcf5ef2aSThomas Huth break; 1636fcf5ef2aSThomas Huth 1637fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1638fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 16393259b9e2SRichard Henderson if (orig_size == MO_64) { 16403259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 16413259b9e2SRichard Henderson memop | MO_ALIGN); 1642fcf5ef2aSThomas Huth } else { 1643fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1644fcf5ef2aSThomas Huth } 1645fcf5ef2aSThomas Huth break; 1646fcf5ef2aSThomas Huth 1647fcf5ef2aSThomas Huth default: 1648fcf5ef2aSThomas Huth { 16493259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 16503259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 1651fcf5ef2aSThomas Huth 1652fcf5ef2aSThomas Huth save_state(dc); 1653fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1654fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1655fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 1656fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 1657fcf5ef2aSThomas Huth switch (size) { 16583259b9e2SRichard Henderson case MO_32: 1659fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1660ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1661388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 1662fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 1663fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1664fcf5ef2aSThomas Huth break; 16653259b9e2SRichard Henderson case MO_64: 16663259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 16673259b9e2SRichard Henderson r_asi, r_mop); 1668fcf5ef2aSThomas Huth break; 16693259b9e2SRichard Henderson case MO_128: 1670fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1671ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1672287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1673287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1674287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 16753259b9e2SRichard Henderson r_asi, r_mop); 1676fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 1677fcf5ef2aSThomas Huth break; 1678fcf5ef2aSThomas Huth default: 1679fcf5ef2aSThomas Huth g_assert_not_reached(); 1680fcf5ef2aSThomas Huth } 1681fcf5ef2aSThomas Huth } 1682fcf5ef2aSThomas Huth break; 1683fcf5ef2aSThomas Huth } 1684fcf5ef2aSThomas Huth } 1685fcf5ef2aSThomas Huth 1686287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 16873259b9e2SRichard Henderson TCGv addr, int rd) 16883259b9e2SRichard Henderson { 16893259b9e2SRichard Henderson MemOp memop = da->memop; 16903259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1691fcf5ef2aSThomas Huth TCGv_i32 d32; 1692287b1152SRichard Henderson TCGv addr_tmp; 1693fcf5ef2aSThomas Huth 16943259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 16953259b9e2SRichard Henderson if (size == MO_128) { 16963259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 16973259b9e2SRichard Henderson } 16983259b9e2SRichard Henderson 16993259b9e2SRichard Henderson switch (da->type) { 1700fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1701fcf5ef2aSThomas Huth break; 1702fcf5ef2aSThomas Huth 1703fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 17043259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1705fcf5ef2aSThomas Huth switch (size) { 17063259b9e2SRichard Henderson case MO_32: 1707fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 17083259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 1709fcf5ef2aSThomas Huth break; 17103259b9e2SRichard Henderson case MO_64: 17113259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 17123259b9e2SRichard Henderson memop | MO_ALIGN_4); 1713fcf5ef2aSThomas Huth break; 17143259b9e2SRichard Henderson case MO_128: 1715fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 1716fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 1717fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 1718fcf5ef2aSThomas Huth having to probe the second page before performing the first 1719fcf5ef2aSThomas Huth write. */ 17203259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 17213259b9e2SRichard Henderson memop | MO_ALIGN_16); 1722287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1723287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1724287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 1725fcf5ef2aSThomas Huth break; 1726fcf5ef2aSThomas Huth default: 1727fcf5ef2aSThomas Huth g_assert_not_reached(); 1728fcf5ef2aSThomas Huth } 1729fcf5ef2aSThomas Huth break; 1730fcf5ef2aSThomas Huth 1731fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1732fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 17333259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1734fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1735287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1736287b1152SRichard Henderson for (int i = 0; ; ++i) { 17373259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 17383259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 1739fcf5ef2aSThomas Huth if (i == 7) { 1740fcf5ef2aSThomas Huth break; 1741fcf5ef2aSThomas Huth } 1742287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1743287b1152SRichard Henderson addr = addr_tmp; 1744fcf5ef2aSThomas Huth } 1745fcf5ef2aSThomas Huth } else { 1746fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1747fcf5ef2aSThomas Huth } 1748fcf5ef2aSThomas Huth break; 1749fcf5ef2aSThomas Huth 1750fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1751fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 17523259b9e2SRichard Henderson if (orig_size == MO_64) { 17533259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 17543259b9e2SRichard Henderson memop | MO_ALIGN); 1755fcf5ef2aSThomas Huth } else { 1756fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1757fcf5ef2aSThomas Huth } 1758fcf5ef2aSThomas Huth break; 1759fcf5ef2aSThomas Huth 1760fcf5ef2aSThomas Huth default: 1761fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1762fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1763fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 1764fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1765fcf5ef2aSThomas Huth break; 1766fcf5ef2aSThomas Huth } 1767fcf5ef2aSThomas Huth } 1768fcf5ef2aSThomas Huth 176942071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 1770fcf5ef2aSThomas Huth { 1771a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 1772a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 1773fcf5ef2aSThomas Huth 1774c03a0fd1SRichard Henderson switch (da->type) { 1775fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1776fcf5ef2aSThomas Huth return; 1777fcf5ef2aSThomas Huth 1778fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 1779ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 1780ebbbec92SRichard Henderson { 1781ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 1782ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 1783ebbbec92SRichard Henderson 1784ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 1785ebbbec92SRichard Henderson /* 1786ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 1787ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 1788ebbbec92SRichard Henderson * the order of the writebacks. 1789ebbbec92SRichard Henderson */ 1790ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 1791ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 1792ebbbec92SRichard Henderson } else { 1793ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 1794ebbbec92SRichard Henderson } 1795ebbbec92SRichard Henderson } 1796fcf5ef2aSThomas Huth break; 1797ebbbec92SRichard Henderson #else 1798ebbbec92SRichard Henderson g_assert_not_reached(); 1799ebbbec92SRichard Henderson #endif 1800fcf5ef2aSThomas Huth 1801fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1802fcf5ef2aSThomas Huth { 1803fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 1804fcf5ef2aSThomas Huth 1805c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 1806fcf5ef2aSThomas Huth 1807fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 1808fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 1809fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 1810c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1811a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 1812fcf5ef2aSThomas Huth } else { 1813a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 1814fcf5ef2aSThomas Huth } 1815fcf5ef2aSThomas Huth } 1816fcf5ef2aSThomas Huth break; 1817fcf5ef2aSThomas Huth 1818*2786a3f8SRichard Henderson case GET_ASI_CODE: 1819*2786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1820*2786a3f8SRichard Henderson { 1821*2786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 1822*2786a3f8SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1823*2786a3f8SRichard Henderson 1824*2786a3f8SRichard Henderson gen_helper_ld_code(tmp, tcg_env, addr, tcg_constant_i32(oi)); 1825*2786a3f8SRichard Henderson 1826*2786a3f8SRichard Henderson /* See above. */ 1827*2786a3f8SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1828*2786a3f8SRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 1829*2786a3f8SRichard Henderson } else { 1830*2786a3f8SRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 1831*2786a3f8SRichard Henderson } 1832*2786a3f8SRichard Henderson } 1833*2786a3f8SRichard Henderson break; 1834*2786a3f8SRichard Henderson #else 1835*2786a3f8SRichard Henderson g_assert_not_reached(); 1836*2786a3f8SRichard Henderson #endif 1837*2786a3f8SRichard Henderson 1838fcf5ef2aSThomas Huth default: 1839fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 1840fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 1841fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 1842fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 1843fcf5ef2aSThomas Huth { 1844c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1845c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 1846fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 1847fcf5ef2aSThomas Huth 1848fcf5ef2aSThomas Huth save_state(dc); 1849ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 1850fcf5ef2aSThomas Huth 1851fcf5ef2aSThomas Huth /* See above. */ 1852c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1853a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 1854fcf5ef2aSThomas Huth } else { 1855a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 1856fcf5ef2aSThomas Huth } 1857fcf5ef2aSThomas Huth } 1858fcf5ef2aSThomas Huth break; 1859fcf5ef2aSThomas Huth } 1860fcf5ef2aSThomas Huth 1861fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 1862fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 1863fcf5ef2aSThomas Huth } 1864fcf5ef2aSThomas Huth 186542071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 1866c03a0fd1SRichard Henderson { 1867c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 1868fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 1869fcf5ef2aSThomas Huth 1870c03a0fd1SRichard Henderson switch (da->type) { 1871fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1872fcf5ef2aSThomas Huth break; 1873fcf5ef2aSThomas Huth 1874fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 1875ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 1876ebbbec92SRichard Henderson { 1877ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 1878ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 1879ebbbec92SRichard Henderson 1880ebbbec92SRichard Henderson /* 1881ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 1882ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 1883ebbbec92SRichard Henderson * the order of the construction. 1884ebbbec92SRichard Henderson */ 1885ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 1886ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 1887ebbbec92SRichard Henderson } else { 1888ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 1889ebbbec92SRichard Henderson } 1890ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 1891ebbbec92SRichard Henderson } 1892fcf5ef2aSThomas Huth break; 1893ebbbec92SRichard Henderson #else 1894ebbbec92SRichard Henderson g_assert_not_reached(); 1895ebbbec92SRichard Henderson #endif 1896fcf5ef2aSThomas Huth 1897fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1898fcf5ef2aSThomas Huth { 1899fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1900fcf5ef2aSThomas Huth 1901fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 1902fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 1903fcf5ef2aSThomas Huth we must swap the order of the construction. */ 1904c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1905a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 1906fcf5ef2aSThomas Huth } else { 1907a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 1908fcf5ef2aSThomas Huth } 1909c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 1910fcf5ef2aSThomas Huth } 1911fcf5ef2aSThomas Huth break; 1912fcf5ef2aSThomas Huth 1913a76779eeSRichard Henderson case GET_ASI_BFILL: 1914a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 191554c3e953SRichard Henderson /* 191654c3e953SRichard Henderson * Store 32 bytes of [rd:rd+1] to ADDR. 191754c3e953SRichard Henderson * See comments for GET_ASI_COPY above. 191854c3e953SRichard Henderson */ 1919a76779eeSRichard Henderson { 192054c3e953SRichard Henderson MemOp mop = MO_TE | MO_128 | MO_ATOM_IFALIGN_PAIR; 192154c3e953SRichard Henderson TCGv_i64 t8 = tcg_temp_new_i64(); 192254c3e953SRichard Henderson TCGv_i128 t16 = tcg_temp_new_i128(); 192354c3e953SRichard Henderson TCGv daddr = tcg_temp_new(); 1924a76779eeSRichard Henderson 192554c3e953SRichard Henderson tcg_gen_concat_tl_i64(t8, lo, hi); 192654c3e953SRichard Henderson tcg_gen_concat_i64_i128(t16, t8, t8); 192754c3e953SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 192854c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 192954c3e953SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 193054c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 1931a76779eeSRichard Henderson } 1932a76779eeSRichard Henderson break; 1933a76779eeSRichard Henderson 1934fcf5ef2aSThomas Huth default: 1935fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 1936fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 1937fcf5ef2aSThomas Huth { 1938c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1939c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 1940fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1941fcf5ef2aSThomas Huth 1942fcf5ef2aSThomas Huth /* See above. */ 1943c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1944a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 1945fcf5ef2aSThomas Huth } else { 1946a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 1947fcf5ef2aSThomas Huth } 1948fcf5ef2aSThomas Huth 1949fcf5ef2aSThomas Huth save_state(dc); 1950ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1951fcf5ef2aSThomas Huth } 1952fcf5ef2aSThomas Huth break; 1953fcf5ef2aSThomas Huth } 1954fcf5ef2aSThomas Huth } 1955fcf5ef2aSThomas Huth 1956fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 1957fcf5ef2aSThomas Huth { 1958f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 1959fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 1960dd7dbfccSRichard Henderson TCGv_i64 c64 = tcg_temp_new_i64(); 1961fcf5ef2aSThomas Huth 1962fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 1963fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 1964fcf5ef2aSThomas Huth the later. */ 1965fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 1966c8507ebfSRichard Henderson tcg_gen_setcondi_i64(cmp->cond, c64, cmp->c1, cmp->c2); 1967fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 1968fcf5ef2aSThomas Huth 1969fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 1970fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 1971388a6465SRichard Henderson dst = tcg_temp_new_i32(); 197200ab7e61SRichard Henderson zero = tcg_constant_i32(0); 1973fcf5ef2aSThomas Huth 1974fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 1975fcf5ef2aSThomas Huth 1976fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1977f7ec8155SRichard Henderson #else 1978f7ec8155SRichard Henderson qemu_build_not_reached(); 1979f7ec8155SRichard Henderson #endif 1980fcf5ef2aSThomas Huth } 1981fcf5ef2aSThomas Huth 1982fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 1983fcf5ef2aSThomas Huth { 1984f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 1985fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 1986c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, tcg_constant_tl(cmp->c2), 1987fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 1988fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 1989fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1990f7ec8155SRichard Henderson #else 1991f7ec8155SRichard Henderson qemu_build_not_reached(); 1992f7ec8155SRichard Henderson #endif 1993fcf5ef2aSThomas Huth } 1994fcf5ef2aSThomas Huth 1995fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 1996fcf5ef2aSThomas Huth { 1997f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 1998fcf5ef2aSThomas Huth int qd = QFPREG(rd); 1999fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2000c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 2001fcf5ef2aSThomas Huth 2002c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, c2, 2003fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2004c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, c2, 2005fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2006fcf5ef2aSThomas Huth 2007fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2008f7ec8155SRichard Henderson #else 2009f7ec8155SRichard Henderson qemu_build_not_reached(); 2010f7ec8155SRichard Henderson #endif 2011fcf5ef2aSThomas Huth } 2012fcf5ef2aSThomas Huth 2013f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 20145d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2015fcf5ef2aSThomas Huth { 2016fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2017fcf5ef2aSThomas Huth 2018fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2019ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2020fcf5ef2aSThomas Huth 2021fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2022fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2023fcf5ef2aSThomas Huth 2024fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2025fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2026ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2027fcf5ef2aSThomas Huth 2028fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2029fcf5ef2aSThomas Huth { 2030fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2031fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2032fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2033fcf5ef2aSThomas Huth } 2034fcf5ef2aSThomas Huth } 2035fcf5ef2aSThomas Huth #endif 2036fcf5ef2aSThomas Huth 203706c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 203806c060d9SRichard Henderson { 203906c060d9SRichard Henderson return DFPREG(x); 204006c060d9SRichard Henderson } 204106c060d9SRichard Henderson 204206c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 204306c060d9SRichard Henderson { 204406c060d9SRichard Henderson return QFPREG(x); 204506c060d9SRichard Henderson } 204606c060d9SRichard Henderson 2047878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2048878cc677SRichard Henderson #include "decode-insns.c.inc" 2049878cc677SRichard Henderson 2050878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2051878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2052878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2053878cc677SRichard Henderson 2054878cc677SRichard Henderson #define avail_ALL(C) true 2055878cc677SRichard Henderson #ifdef TARGET_SPARC64 2056878cc677SRichard Henderson # define avail_32(C) false 2057af25071cSRichard Henderson # define avail_ASR17(C) false 2058d0a11d25SRichard Henderson # define avail_CASA(C) true 2059c2636853SRichard Henderson # define avail_DIV(C) true 2060b5372650SRichard Henderson # define avail_MUL(C) true 20610faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2062878cc677SRichard Henderson # define avail_64(C) true 20635d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2064af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2065b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2066b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2067878cc677SRichard Henderson #else 2068878cc677SRichard Henderson # define avail_32(C) true 2069af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2070d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2071c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2072b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 20730faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2074878cc677SRichard Henderson # define avail_64(C) false 20755d617bfbSRichard Henderson # define avail_GL(C) false 2076af25071cSRichard Henderson # define avail_HYPV(C) false 2077b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2078b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2079878cc677SRichard Henderson #endif 2080878cc677SRichard Henderson 2081878cc677SRichard Henderson /* Default case for non jump instructions. */ 2082878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2083878cc677SRichard Henderson { 20844a8d145dSRichard Henderson TCGLabel *l1; 20854a8d145dSRichard Henderson 208689527e3aSRichard Henderson finishing_insn(dc); 208789527e3aSRichard Henderson 2088878cc677SRichard Henderson if (dc->npc & 3) { 2089878cc677SRichard Henderson switch (dc->npc) { 2090878cc677SRichard Henderson case DYNAMIC_PC: 2091878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2092878cc677SRichard Henderson dc->pc = dc->npc; 2093444d8b30SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2094444d8b30SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 2095878cc677SRichard Henderson break; 20964a8d145dSRichard Henderson 2097878cc677SRichard Henderson case JUMP_PC: 2098878cc677SRichard Henderson /* we can do a static jump */ 20994a8d145dSRichard Henderson l1 = gen_new_label(); 2100533f042fSRichard Henderson tcg_gen_brcondi_tl(dc->jump.cond, dc->jump.c1, dc->jump.c2, l1); 21014a8d145dSRichard Henderson 21024a8d145dSRichard Henderson /* jump not taken */ 21034a8d145dSRichard Henderson gen_goto_tb(dc, 1, dc->jump_pc[1], dc->jump_pc[1] + 4); 21044a8d145dSRichard Henderson 21054a8d145dSRichard Henderson /* jump taken */ 21064a8d145dSRichard Henderson gen_set_label(l1); 21074a8d145dSRichard Henderson gen_goto_tb(dc, 0, dc->jump_pc[0], dc->jump_pc[0] + 4); 21084a8d145dSRichard Henderson 2109878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2110878cc677SRichard Henderson break; 21114a8d145dSRichard Henderson 2112878cc677SRichard Henderson default: 2113878cc677SRichard Henderson g_assert_not_reached(); 2114878cc677SRichard Henderson } 2115878cc677SRichard Henderson } else { 2116878cc677SRichard Henderson dc->pc = dc->npc; 2117878cc677SRichard Henderson dc->npc = dc->npc + 4; 2118878cc677SRichard Henderson } 2119878cc677SRichard Henderson return true; 2120878cc677SRichard Henderson } 2121878cc677SRichard Henderson 21226d2a0768SRichard Henderson /* 21236d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 21246d2a0768SRichard Henderson */ 21256d2a0768SRichard Henderson 21269d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 21273951b7a8SRichard Henderson bool annul, int disp) 2128276567aaSRichard Henderson { 21293951b7a8SRichard Henderson target_ulong dest = address_mask_i(dc, dc->pc + disp * 4); 2130c76c8045SRichard Henderson target_ulong npc; 2131c76c8045SRichard Henderson 213289527e3aSRichard Henderson finishing_insn(dc); 213389527e3aSRichard Henderson 21342d9bb237SRichard Henderson if (cmp->cond == TCG_COND_ALWAYS) { 21352d9bb237SRichard Henderson if (annul) { 21362d9bb237SRichard Henderson dc->pc = dest; 21372d9bb237SRichard Henderson dc->npc = dest + 4; 21382d9bb237SRichard Henderson } else { 21392d9bb237SRichard Henderson gen_mov_pc_npc(dc); 21402d9bb237SRichard Henderson dc->npc = dest; 21412d9bb237SRichard Henderson } 21422d9bb237SRichard Henderson return true; 21432d9bb237SRichard Henderson } 21442d9bb237SRichard Henderson 21452d9bb237SRichard Henderson if (cmp->cond == TCG_COND_NEVER) { 21462d9bb237SRichard Henderson npc = dc->npc; 21472d9bb237SRichard Henderson if (npc & 3) { 21482d9bb237SRichard Henderson gen_mov_pc_npc(dc); 21492d9bb237SRichard Henderson if (annul) { 21502d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_pc, cpu_pc, 4); 21512d9bb237SRichard Henderson } 21522d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_pc, 4); 21532d9bb237SRichard Henderson } else { 21542d9bb237SRichard Henderson dc->pc = npc + (annul ? 4 : 0); 21552d9bb237SRichard Henderson dc->npc = dc->pc + 4; 21562d9bb237SRichard Henderson } 21572d9bb237SRichard Henderson return true; 21582d9bb237SRichard Henderson } 21592d9bb237SRichard Henderson 2160c76c8045SRichard Henderson flush_cond(dc); 2161c76c8045SRichard Henderson npc = dc->npc; 21626b3e4cc6SRichard Henderson 2163276567aaSRichard Henderson if (annul) { 21646b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 21656b3e4cc6SRichard Henderson 2166c8507ebfSRichard Henderson tcg_gen_brcondi_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 21676b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 21686b3e4cc6SRichard Henderson gen_set_label(l1); 21696b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 21706b3e4cc6SRichard Henderson 21716b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2172276567aaSRichard Henderson } else { 21736b3e4cc6SRichard Henderson if (npc & 3) { 21746b3e4cc6SRichard Henderson switch (npc) { 21756b3e4cc6SRichard Henderson case DYNAMIC_PC: 21766b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 21776b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 21786b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 21799d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 2180c8507ebfSRichard Henderson cmp->c1, tcg_constant_tl(cmp->c2), 21816b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 21826b3e4cc6SRichard Henderson dc->pc = npc; 21836b3e4cc6SRichard Henderson break; 21846b3e4cc6SRichard Henderson default: 21856b3e4cc6SRichard Henderson g_assert_not_reached(); 21866b3e4cc6SRichard Henderson } 21876b3e4cc6SRichard Henderson } else { 21886b3e4cc6SRichard Henderson dc->pc = npc; 2189533f042fSRichard Henderson dc->npc = JUMP_PC; 2190533f042fSRichard Henderson dc->jump = *cmp; 21916b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 21926b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 2193dd7dbfccSRichard Henderson 2194dd7dbfccSRichard Henderson /* The condition for cpu_cond is always NE -- normalize. */ 2195dd7dbfccSRichard Henderson if (cmp->cond == TCG_COND_NE) { 2196c8507ebfSRichard Henderson tcg_gen_xori_tl(cpu_cond, cmp->c1, cmp->c2); 21979d4e2bc7SRichard Henderson } else { 2198c8507ebfSRichard Henderson tcg_gen_setcondi_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 21999d4e2bc7SRichard Henderson } 220089527e3aSRichard Henderson dc->cpu_cond_live = true; 22016b3e4cc6SRichard Henderson } 2202276567aaSRichard Henderson } 2203276567aaSRichard Henderson return true; 2204276567aaSRichard Henderson } 2205276567aaSRichard Henderson 2206af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2207af25071cSRichard Henderson { 2208af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2209af25071cSRichard Henderson return true; 2210af25071cSRichard Henderson } 2211af25071cSRichard Henderson 221206c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 221306c060d9SRichard Henderson { 221406c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 221506c060d9SRichard Henderson return true; 221606c060d9SRichard Henderson } 221706c060d9SRichard Henderson 221806c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 221906c060d9SRichard Henderson { 222006c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 222106c060d9SRichard Henderson return false; 222206c060d9SRichard Henderson } 222306c060d9SRichard Henderson return raise_unimpfpop(dc); 222406c060d9SRichard Henderson } 222506c060d9SRichard Henderson 2226276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2227276567aaSRichard Henderson { 22281ea9c62aSRichard Henderson DisasCompare cmp; 2229276567aaSRichard Henderson 22301ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 22313951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2232276567aaSRichard Henderson } 2233276567aaSRichard Henderson 2234276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2235276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2236276567aaSRichard Henderson 223745196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 223845196ea4SRichard Henderson { 2239d5471936SRichard Henderson DisasCompare cmp; 224045196ea4SRichard Henderson 224145196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 224245196ea4SRichard Henderson return true; 224345196ea4SRichard Henderson } 2244d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 22453951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 224645196ea4SRichard Henderson } 224745196ea4SRichard Henderson 224845196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 224945196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 225045196ea4SRichard Henderson 2251ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2252ab9ffe98SRichard Henderson { 2253ab9ffe98SRichard Henderson DisasCompare cmp; 2254ab9ffe98SRichard Henderson 2255ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2256ab9ffe98SRichard Henderson return false; 2257ab9ffe98SRichard Henderson } 22582c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 2259ab9ffe98SRichard Henderson return false; 2260ab9ffe98SRichard Henderson } 22613951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2262ab9ffe98SRichard Henderson } 2263ab9ffe98SRichard Henderson 226423ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 226523ada1b1SRichard Henderson { 226623ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 226723ada1b1SRichard Henderson 226823ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 226923ada1b1SRichard Henderson gen_mov_pc_npc(dc); 227023ada1b1SRichard Henderson dc->npc = target; 227123ada1b1SRichard Henderson return true; 227223ada1b1SRichard Henderson } 227323ada1b1SRichard Henderson 227445196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 227545196ea4SRichard Henderson { 227645196ea4SRichard Henderson /* 227745196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 227845196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 227945196ea4SRichard Henderson */ 228045196ea4SRichard Henderson #ifdef TARGET_SPARC64 228145196ea4SRichard Henderson return false; 228245196ea4SRichard Henderson #else 228345196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 228445196ea4SRichard Henderson return true; 228545196ea4SRichard Henderson #endif 228645196ea4SRichard Henderson } 228745196ea4SRichard Henderson 22886d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 22896d2a0768SRichard Henderson { 22906d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 22916d2a0768SRichard Henderson if (a->rd) { 22926d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 22936d2a0768SRichard Henderson } 22946d2a0768SRichard Henderson return advance_pc(dc); 22956d2a0768SRichard Henderson } 22966d2a0768SRichard Henderson 22970faef01bSRichard Henderson /* 22980faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 22990faef01bSRichard Henderson */ 23000faef01bSRichard Henderson 230130376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 230230376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 230330376636SRichard Henderson { 230430376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 230530376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 230630376636SRichard Henderson DisasCompare cmp; 230730376636SRichard Henderson TCGLabel *lab; 230830376636SRichard Henderson TCGv_i32 trap; 230930376636SRichard Henderson 231030376636SRichard Henderson /* Trap never. */ 231130376636SRichard Henderson if (cond == 0) { 231230376636SRichard Henderson return advance_pc(dc); 231330376636SRichard Henderson } 231430376636SRichard Henderson 231530376636SRichard Henderson /* 231630376636SRichard Henderson * Immediate traps are the most common case. Since this value is 231730376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 231830376636SRichard Henderson */ 231930376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 232030376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 232130376636SRichard Henderson } else { 232230376636SRichard Henderson trap = tcg_temp_new_i32(); 232330376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 232430376636SRichard Henderson if (imm) { 232530376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 232630376636SRichard Henderson } else { 232730376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 232830376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 232930376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 233030376636SRichard Henderson } 233130376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 233230376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 233330376636SRichard Henderson } 233430376636SRichard Henderson 233589527e3aSRichard Henderson finishing_insn(dc); 233689527e3aSRichard Henderson 233730376636SRichard Henderson /* Trap always. */ 233830376636SRichard Henderson if (cond == 8) { 233930376636SRichard Henderson save_state(dc); 234030376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 234130376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 234230376636SRichard Henderson return true; 234330376636SRichard Henderson } 234430376636SRichard Henderson 234530376636SRichard Henderson /* Conditional trap. */ 234630376636SRichard Henderson flush_cond(dc); 234730376636SRichard Henderson lab = delay_exceptionv(dc, trap); 234830376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 2349c8507ebfSRichard Henderson tcg_gen_brcondi_tl(cmp.cond, cmp.c1, cmp.c2, lab); 235030376636SRichard Henderson 235130376636SRichard Henderson return advance_pc(dc); 235230376636SRichard Henderson } 235330376636SRichard Henderson 235430376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 235530376636SRichard Henderson { 235630376636SRichard Henderson if (avail_32(dc) && a->cc) { 235730376636SRichard Henderson return false; 235830376636SRichard Henderson } 235930376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 236030376636SRichard Henderson } 236130376636SRichard Henderson 236230376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 236330376636SRichard Henderson { 236430376636SRichard Henderson if (avail_64(dc)) { 236530376636SRichard Henderson return false; 236630376636SRichard Henderson } 236730376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 236830376636SRichard Henderson } 236930376636SRichard Henderson 237030376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 237130376636SRichard Henderson { 237230376636SRichard Henderson if (avail_32(dc)) { 237330376636SRichard Henderson return false; 237430376636SRichard Henderson } 237530376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 237630376636SRichard Henderson } 237730376636SRichard Henderson 2378af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2379af25071cSRichard Henderson { 2380af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2381af25071cSRichard Henderson return advance_pc(dc); 2382af25071cSRichard Henderson } 2383af25071cSRichard Henderson 2384af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2385af25071cSRichard Henderson { 2386af25071cSRichard Henderson if (avail_32(dc)) { 2387af25071cSRichard Henderson return false; 2388af25071cSRichard Henderson } 2389af25071cSRichard Henderson if (a->mmask) { 2390af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2391af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2392af25071cSRichard Henderson } 2393af25071cSRichard Henderson if (a->cmask) { 2394af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2395af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2396af25071cSRichard Henderson } 2397af25071cSRichard Henderson return advance_pc(dc); 2398af25071cSRichard Henderson } 2399af25071cSRichard Henderson 2400af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2401af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2402af25071cSRichard Henderson { 2403af25071cSRichard Henderson if (!priv) { 2404af25071cSRichard Henderson return raise_priv(dc); 2405af25071cSRichard Henderson } 2406af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2407af25071cSRichard Henderson return advance_pc(dc); 2408af25071cSRichard Henderson } 2409af25071cSRichard Henderson 2410af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2411af25071cSRichard Henderson { 2412af25071cSRichard Henderson return cpu_y; 2413af25071cSRichard Henderson } 2414af25071cSRichard Henderson 2415af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 2416af25071cSRichard Henderson { 2417af25071cSRichard Henderson /* 2418af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 2419af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 2420af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 2421af25071cSRichard Henderson */ 2422af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 2423af25071cSRichard Henderson return false; 2424af25071cSRichard Henderson } 2425af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 2426af25071cSRichard Henderson } 2427af25071cSRichard Henderson 2428af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 2429af25071cSRichard Henderson { 2430c92948f2SClément Chigot gen_helper_rdasr17(dst, tcg_env); 2431c92948f2SClément Chigot return dst; 2432af25071cSRichard Henderson } 2433af25071cSRichard Henderson 2434af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 2435af25071cSRichard Henderson 2436af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 2437af25071cSRichard Henderson { 2438af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 2439af25071cSRichard Henderson return dst; 2440af25071cSRichard Henderson } 2441af25071cSRichard Henderson 2442af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 2443af25071cSRichard Henderson 2444af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 2445af25071cSRichard Henderson { 2446af25071cSRichard Henderson #ifdef TARGET_SPARC64 2447af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 2448af25071cSRichard Henderson #else 2449af25071cSRichard Henderson qemu_build_not_reached(); 2450af25071cSRichard Henderson #endif 2451af25071cSRichard Henderson } 2452af25071cSRichard Henderson 2453af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 2454af25071cSRichard Henderson 2455af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 2456af25071cSRichard Henderson { 2457af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2458af25071cSRichard Henderson 2459af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 2460af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2461af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2462af25071cSRichard Henderson } 2463af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2464af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2465af25071cSRichard Henderson return dst; 2466af25071cSRichard Henderson } 2467af25071cSRichard Henderson 2468af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2469af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 2470af25071cSRichard Henderson 2471af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 2472af25071cSRichard Henderson { 2473af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 2474af25071cSRichard Henderson } 2475af25071cSRichard Henderson 2476af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 2477af25071cSRichard Henderson 2478af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 2479af25071cSRichard Henderson { 2480af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 2481af25071cSRichard Henderson return dst; 2482af25071cSRichard Henderson } 2483af25071cSRichard Henderson 2484af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 2485af25071cSRichard Henderson 2486af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 2487af25071cSRichard Henderson { 2488af25071cSRichard Henderson gen_trap_ifnofpu(dc); 2489af25071cSRichard Henderson return cpu_gsr; 2490af25071cSRichard Henderson } 2491af25071cSRichard Henderson 2492af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 2493af25071cSRichard Henderson 2494af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 2495af25071cSRichard Henderson { 2496af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 2497af25071cSRichard Henderson return dst; 2498af25071cSRichard Henderson } 2499af25071cSRichard Henderson 2500af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 2501af25071cSRichard Henderson 2502af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 2503af25071cSRichard Henderson { 2504577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 2505577efa45SRichard Henderson return dst; 2506af25071cSRichard Henderson } 2507af25071cSRichard Henderson 2508af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2509af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 2510af25071cSRichard Henderson 2511af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 2512af25071cSRichard Henderson { 2513af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2514af25071cSRichard Henderson 2515af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 2516af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2517af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2518af25071cSRichard Henderson } 2519af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2520af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2521af25071cSRichard Henderson return dst; 2522af25071cSRichard Henderson } 2523af25071cSRichard Henderson 2524af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2525af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 2526af25071cSRichard Henderson 2527af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 2528af25071cSRichard Henderson { 2529577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 2530577efa45SRichard Henderson return dst; 2531af25071cSRichard Henderson } 2532af25071cSRichard Henderson 2533af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 2534af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 2535af25071cSRichard Henderson 2536af25071cSRichard Henderson /* 2537af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 2538af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 2539af25071cSRichard Henderson * this ASR as impl. dep 2540af25071cSRichard Henderson */ 2541af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 2542af25071cSRichard Henderson { 2543af25071cSRichard Henderson return tcg_constant_tl(1); 2544af25071cSRichard Henderson } 2545af25071cSRichard Henderson 2546af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 2547af25071cSRichard Henderson 2548668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 2549668bb9b7SRichard Henderson { 2550668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 2551668bb9b7SRichard Henderson return dst; 2552668bb9b7SRichard Henderson } 2553668bb9b7SRichard Henderson 2554668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 2555668bb9b7SRichard Henderson 2556668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 2557668bb9b7SRichard Henderson { 2558668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 2559668bb9b7SRichard Henderson return dst; 2560668bb9b7SRichard Henderson } 2561668bb9b7SRichard Henderson 2562668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 2563668bb9b7SRichard Henderson 2564668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 2565668bb9b7SRichard Henderson { 2566668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 2567668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 2568668bb9b7SRichard Henderson 2569668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 2570668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 2571668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 2572668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 2573668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 2574668bb9b7SRichard Henderson 2575668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 2576668bb9b7SRichard Henderson return dst; 2577668bb9b7SRichard Henderson } 2578668bb9b7SRichard Henderson 2579668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 2580668bb9b7SRichard Henderson 2581668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 2582668bb9b7SRichard Henderson { 25832da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 25842da789deSRichard Henderson return dst; 2585668bb9b7SRichard Henderson } 2586668bb9b7SRichard Henderson 2587668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 2588668bb9b7SRichard Henderson 2589668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 2590668bb9b7SRichard Henderson { 25912da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 25922da789deSRichard Henderson return dst; 2593668bb9b7SRichard Henderson } 2594668bb9b7SRichard Henderson 2595668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 2596668bb9b7SRichard Henderson 2597668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 2598668bb9b7SRichard Henderson { 25992da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 26002da789deSRichard Henderson return dst; 2601668bb9b7SRichard Henderson } 2602668bb9b7SRichard Henderson 2603668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 2604668bb9b7SRichard Henderson 2605668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 2606668bb9b7SRichard Henderson { 2607577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 2608577efa45SRichard Henderson return dst; 2609668bb9b7SRichard Henderson } 2610668bb9b7SRichard Henderson 2611668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 2612668bb9b7SRichard Henderson do_rdhstick_cmpr) 2613668bb9b7SRichard Henderson 26145d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 26155d617bfbSRichard Henderson { 2616cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 2617cd6269f7SRichard Henderson return dst; 26185d617bfbSRichard Henderson } 26195d617bfbSRichard Henderson 26205d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 26215d617bfbSRichard Henderson 26225d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 26235d617bfbSRichard Henderson { 26245d617bfbSRichard Henderson #ifdef TARGET_SPARC64 26255d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 26265d617bfbSRichard Henderson 26275d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 26285d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 26295d617bfbSRichard Henderson return dst; 26305d617bfbSRichard Henderson #else 26315d617bfbSRichard Henderson qemu_build_not_reached(); 26325d617bfbSRichard Henderson #endif 26335d617bfbSRichard Henderson } 26345d617bfbSRichard Henderson 26355d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 26365d617bfbSRichard Henderson 26375d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 26385d617bfbSRichard Henderson { 26395d617bfbSRichard Henderson #ifdef TARGET_SPARC64 26405d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 26415d617bfbSRichard Henderson 26425d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 26435d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 26445d617bfbSRichard Henderson return dst; 26455d617bfbSRichard Henderson #else 26465d617bfbSRichard Henderson qemu_build_not_reached(); 26475d617bfbSRichard Henderson #endif 26485d617bfbSRichard Henderson } 26495d617bfbSRichard Henderson 26505d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 26515d617bfbSRichard Henderson 26525d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 26535d617bfbSRichard Henderson { 26545d617bfbSRichard Henderson #ifdef TARGET_SPARC64 26555d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 26565d617bfbSRichard Henderson 26575d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 26585d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 26595d617bfbSRichard Henderson return dst; 26605d617bfbSRichard Henderson #else 26615d617bfbSRichard Henderson qemu_build_not_reached(); 26625d617bfbSRichard Henderson #endif 26635d617bfbSRichard Henderson } 26645d617bfbSRichard Henderson 26655d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 26665d617bfbSRichard Henderson 26675d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 26685d617bfbSRichard Henderson { 26695d617bfbSRichard Henderson #ifdef TARGET_SPARC64 26705d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 26715d617bfbSRichard Henderson 26725d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 26735d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 26745d617bfbSRichard Henderson return dst; 26755d617bfbSRichard Henderson #else 26765d617bfbSRichard Henderson qemu_build_not_reached(); 26775d617bfbSRichard Henderson #endif 26785d617bfbSRichard Henderson } 26795d617bfbSRichard Henderson 26805d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 26815d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 26825d617bfbSRichard Henderson 26835d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 26845d617bfbSRichard Henderson { 26855d617bfbSRichard Henderson return cpu_tbr; 26865d617bfbSRichard Henderson } 26875d617bfbSRichard Henderson 2688e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 26895d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 26905d617bfbSRichard Henderson 26915d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 26925d617bfbSRichard Henderson { 26935d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 26945d617bfbSRichard Henderson return dst; 26955d617bfbSRichard Henderson } 26965d617bfbSRichard Henderson 26975d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 26985d617bfbSRichard Henderson 26995d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 27005d617bfbSRichard Henderson { 27015d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 27025d617bfbSRichard Henderson return dst; 27035d617bfbSRichard Henderson } 27045d617bfbSRichard Henderson 27055d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 27065d617bfbSRichard Henderson 27075d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 27085d617bfbSRichard Henderson { 27095d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 27105d617bfbSRichard Henderson return dst; 27115d617bfbSRichard Henderson } 27125d617bfbSRichard Henderson 27135d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 27145d617bfbSRichard Henderson 27155d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 27165d617bfbSRichard Henderson { 27175d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 27185d617bfbSRichard Henderson return dst; 27195d617bfbSRichard Henderson } 27205d617bfbSRichard Henderson 27215d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 27225d617bfbSRichard Henderson 27235d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 27245d617bfbSRichard Henderson { 27255d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 27265d617bfbSRichard Henderson return dst; 27275d617bfbSRichard Henderson } 27285d617bfbSRichard Henderson 27295d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 27305d617bfbSRichard Henderson 27315d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 27325d617bfbSRichard Henderson { 27335d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 27345d617bfbSRichard Henderson return dst; 27355d617bfbSRichard Henderson } 27365d617bfbSRichard Henderson 27375d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 27385d617bfbSRichard Henderson do_rdcanrestore) 27395d617bfbSRichard Henderson 27405d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 27415d617bfbSRichard Henderson { 27425d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 27435d617bfbSRichard Henderson return dst; 27445d617bfbSRichard Henderson } 27455d617bfbSRichard Henderson 27465d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 27475d617bfbSRichard Henderson 27485d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 27495d617bfbSRichard Henderson { 27505d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 27515d617bfbSRichard Henderson return dst; 27525d617bfbSRichard Henderson } 27535d617bfbSRichard Henderson 27545d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 27555d617bfbSRichard Henderson 27565d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 27575d617bfbSRichard Henderson { 27585d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 27595d617bfbSRichard Henderson return dst; 27605d617bfbSRichard Henderson } 27615d617bfbSRichard Henderson 27625d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 27635d617bfbSRichard Henderson 27645d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 27655d617bfbSRichard Henderson { 27665d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 27675d617bfbSRichard Henderson return dst; 27685d617bfbSRichard Henderson } 27695d617bfbSRichard Henderson 27705d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 27715d617bfbSRichard Henderson 27725d617bfbSRichard Henderson /* UA2005 strand status */ 27735d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 27745d617bfbSRichard Henderson { 27752da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 27762da789deSRichard Henderson return dst; 27775d617bfbSRichard Henderson } 27785d617bfbSRichard Henderson 27795d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 27805d617bfbSRichard Henderson 27815d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 27825d617bfbSRichard Henderson { 27832da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 27842da789deSRichard Henderson return dst; 27855d617bfbSRichard Henderson } 27865d617bfbSRichard Henderson 27875d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 27885d617bfbSRichard Henderson 2789e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 2790e8325dc0SRichard Henderson { 2791e8325dc0SRichard Henderson if (avail_64(dc)) { 2792e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 2793e8325dc0SRichard Henderson return advance_pc(dc); 2794e8325dc0SRichard Henderson } 2795e8325dc0SRichard Henderson return false; 2796e8325dc0SRichard Henderson } 2797e8325dc0SRichard Henderson 27980faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 27990faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 28000faef01bSRichard Henderson { 28010faef01bSRichard Henderson TCGv src; 28020faef01bSRichard Henderson 28030faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 28040faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 28050faef01bSRichard Henderson return false; 28060faef01bSRichard Henderson } 28070faef01bSRichard Henderson if (!priv) { 28080faef01bSRichard Henderson return raise_priv(dc); 28090faef01bSRichard Henderson } 28100faef01bSRichard Henderson 28110faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 28120faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 28130faef01bSRichard Henderson } else { 28140faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 28150faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 28160faef01bSRichard Henderson src = src1; 28170faef01bSRichard Henderson } else { 28180faef01bSRichard Henderson src = tcg_temp_new(); 28190faef01bSRichard Henderson if (a->imm) { 28200faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 28210faef01bSRichard Henderson } else { 28220faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 28230faef01bSRichard Henderson } 28240faef01bSRichard Henderson } 28250faef01bSRichard Henderson } 28260faef01bSRichard Henderson func(dc, src); 28270faef01bSRichard Henderson return advance_pc(dc); 28280faef01bSRichard Henderson } 28290faef01bSRichard Henderson 28300faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 28310faef01bSRichard Henderson { 28320faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 28330faef01bSRichard Henderson } 28340faef01bSRichard Henderson 28350faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 28360faef01bSRichard Henderson 28370faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 28380faef01bSRichard Henderson { 28390faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 28400faef01bSRichard Henderson } 28410faef01bSRichard Henderson 28420faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 28430faef01bSRichard Henderson 28440faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 28450faef01bSRichard Henderson { 28460faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 28470faef01bSRichard Henderson 28480faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 28490faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 28500faef01bSRichard Henderson /* End TB to notice changed ASI. */ 28510faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 28520faef01bSRichard Henderson } 28530faef01bSRichard Henderson 28540faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 28550faef01bSRichard Henderson 28560faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 28570faef01bSRichard Henderson { 28580faef01bSRichard Henderson #ifdef TARGET_SPARC64 28590faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 28600faef01bSRichard Henderson dc->fprs_dirty = 0; 28610faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 28620faef01bSRichard Henderson #else 28630faef01bSRichard Henderson qemu_build_not_reached(); 28640faef01bSRichard Henderson #endif 28650faef01bSRichard Henderson } 28660faef01bSRichard Henderson 28670faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 28680faef01bSRichard Henderson 28690faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 28700faef01bSRichard Henderson { 28710faef01bSRichard Henderson gen_trap_ifnofpu(dc); 28720faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 28730faef01bSRichard Henderson } 28740faef01bSRichard Henderson 28750faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 28760faef01bSRichard Henderson 28770faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 28780faef01bSRichard Henderson { 28790faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 28800faef01bSRichard Henderson } 28810faef01bSRichard Henderson 28820faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 28830faef01bSRichard Henderson 28840faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 28850faef01bSRichard Henderson { 28860faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 28870faef01bSRichard Henderson } 28880faef01bSRichard Henderson 28890faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 28900faef01bSRichard Henderson 28910faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 28920faef01bSRichard Henderson { 28930faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 28940faef01bSRichard Henderson } 28950faef01bSRichard Henderson 28960faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 28970faef01bSRichard Henderson 28980faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 28990faef01bSRichard Henderson { 29000faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 29010faef01bSRichard Henderson 2902577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 2903577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 29040faef01bSRichard Henderson translator_io_start(&dc->base); 2905577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 29060faef01bSRichard Henderson /* End TB to handle timer interrupt */ 29070faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29080faef01bSRichard Henderson } 29090faef01bSRichard Henderson 29100faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 29110faef01bSRichard Henderson 29120faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 29130faef01bSRichard Henderson { 29140faef01bSRichard Henderson #ifdef TARGET_SPARC64 29150faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 29160faef01bSRichard Henderson 29170faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 29180faef01bSRichard Henderson translator_io_start(&dc->base); 29190faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 29200faef01bSRichard Henderson /* End TB to handle timer interrupt */ 29210faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29220faef01bSRichard Henderson #else 29230faef01bSRichard Henderson qemu_build_not_reached(); 29240faef01bSRichard Henderson #endif 29250faef01bSRichard Henderson } 29260faef01bSRichard Henderson 29270faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 29280faef01bSRichard Henderson 29290faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 29300faef01bSRichard Henderson { 29310faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 29320faef01bSRichard Henderson 2933577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 2934577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 29350faef01bSRichard Henderson translator_io_start(&dc->base); 2936577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 29370faef01bSRichard Henderson /* End TB to handle timer interrupt */ 29380faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29390faef01bSRichard Henderson } 29400faef01bSRichard Henderson 29410faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 29420faef01bSRichard Henderson 29430faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 29440faef01bSRichard Henderson { 294589527e3aSRichard Henderson finishing_insn(dc); 29460faef01bSRichard Henderson save_state(dc); 29470faef01bSRichard Henderson gen_helper_power_down(tcg_env); 29480faef01bSRichard Henderson } 29490faef01bSRichard Henderson 29500faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 29510faef01bSRichard Henderson 295225524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 295325524734SRichard Henderson { 295425524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 295525524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 295625524734SRichard Henderson } 295725524734SRichard Henderson 295825524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 295925524734SRichard Henderson 29609422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 29619422278eSRichard Henderson { 29629422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 2963cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 2964cd6269f7SRichard Henderson 2965cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 2966cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 29679422278eSRichard Henderson } 29689422278eSRichard Henderson 29699422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 29709422278eSRichard Henderson 29719422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 29729422278eSRichard Henderson { 29739422278eSRichard Henderson #ifdef TARGET_SPARC64 29749422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29759422278eSRichard Henderson 29769422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29779422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 29789422278eSRichard Henderson #else 29799422278eSRichard Henderson qemu_build_not_reached(); 29809422278eSRichard Henderson #endif 29819422278eSRichard Henderson } 29829422278eSRichard Henderson 29839422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 29849422278eSRichard Henderson 29859422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 29869422278eSRichard Henderson { 29879422278eSRichard Henderson #ifdef TARGET_SPARC64 29889422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29899422278eSRichard Henderson 29909422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29919422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 29929422278eSRichard Henderson #else 29939422278eSRichard Henderson qemu_build_not_reached(); 29949422278eSRichard Henderson #endif 29959422278eSRichard Henderson } 29969422278eSRichard Henderson 29979422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 29989422278eSRichard Henderson 29999422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 30009422278eSRichard Henderson { 30019422278eSRichard Henderson #ifdef TARGET_SPARC64 30029422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30039422278eSRichard Henderson 30049422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30059422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 30069422278eSRichard Henderson #else 30079422278eSRichard Henderson qemu_build_not_reached(); 30089422278eSRichard Henderson #endif 30099422278eSRichard Henderson } 30109422278eSRichard Henderson 30119422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 30129422278eSRichard Henderson 30139422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 30149422278eSRichard Henderson { 30159422278eSRichard Henderson #ifdef TARGET_SPARC64 30169422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30179422278eSRichard Henderson 30189422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30199422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 30209422278eSRichard Henderson #else 30219422278eSRichard Henderson qemu_build_not_reached(); 30229422278eSRichard Henderson #endif 30239422278eSRichard Henderson } 30249422278eSRichard Henderson 30259422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 30269422278eSRichard Henderson 30279422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 30289422278eSRichard Henderson { 30299422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 30309422278eSRichard Henderson 30319422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 30329422278eSRichard Henderson translator_io_start(&dc->base); 30339422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 30349422278eSRichard Henderson /* End TB to handle timer interrupt */ 30359422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30369422278eSRichard Henderson } 30379422278eSRichard Henderson 30389422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 30399422278eSRichard Henderson 30409422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 30419422278eSRichard Henderson { 30429422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 30439422278eSRichard Henderson } 30449422278eSRichard Henderson 30459422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 30469422278eSRichard Henderson 30479422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 30489422278eSRichard Henderson { 30499422278eSRichard Henderson save_state(dc); 30509422278eSRichard Henderson if (translator_io_start(&dc->base)) { 30519422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30529422278eSRichard Henderson } 30539422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 30549422278eSRichard Henderson dc->npc = DYNAMIC_PC; 30559422278eSRichard Henderson } 30569422278eSRichard Henderson 30579422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 30589422278eSRichard Henderson 30599422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 30609422278eSRichard Henderson { 30619422278eSRichard Henderson save_state(dc); 30629422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 30639422278eSRichard Henderson dc->npc = DYNAMIC_PC; 30649422278eSRichard Henderson } 30659422278eSRichard Henderson 30669422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 30679422278eSRichard Henderson 30689422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 30699422278eSRichard Henderson { 30709422278eSRichard Henderson if (translator_io_start(&dc->base)) { 30719422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30729422278eSRichard Henderson } 30739422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 30749422278eSRichard Henderson } 30759422278eSRichard Henderson 30769422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 30779422278eSRichard Henderson 30789422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 30799422278eSRichard Henderson { 30809422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 30819422278eSRichard Henderson } 30829422278eSRichard Henderson 30839422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 30849422278eSRichard Henderson 30859422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 30869422278eSRichard Henderson { 30879422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 30889422278eSRichard Henderson } 30899422278eSRichard Henderson 30909422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 30919422278eSRichard Henderson 30929422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 30939422278eSRichard Henderson { 30949422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 30959422278eSRichard Henderson } 30969422278eSRichard Henderson 30979422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 30989422278eSRichard Henderson 30999422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 31009422278eSRichard Henderson { 31019422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 31029422278eSRichard Henderson } 31039422278eSRichard Henderson 31049422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 31059422278eSRichard Henderson 31069422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 31079422278eSRichard Henderson { 31089422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 31099422278eSRichard Henderson } 31109422278eSRichard Henderson 31119422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 31129422278eSRichard Henderson 31139422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 31149422278eSRichard Henderson { 31159422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 31169422278eSRichard Henderson } 31179422278eSRichard Henderson 31189422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 31199422278eSRichard Henderson 31209422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 31219422278eSRichard Henderson { 31229422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 31239422278eSRichard Henderson } 31249422278eSRichard Henderson 31259422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 31269422278eSRichard Henderson 31279422278eSRichard Henderson /* UA2005 strand status */ 31289422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 31299422278eSRichard Henderson { 31302da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 31319422278eSRichard Henderson } 31329422278eSRichard Henderson 31339422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 31349422278eSRichard Henderson 3135bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3136bb97f2f5SRichard Henderson 3137bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3138bb97f2f5SRichard Henderson { 3139bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3140bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3141bb97f2f5SRichard Henderson } 3142bb97f2f5SRichard Henderson 3143bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3144bb97f2f5SRichard Henderson 3145bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3146bb97f2f5SRichard Henderson { 3147bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3148bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3149bb97f2f5SRichard Henderson 3150bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3151bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3152bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3153bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3154bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3155bb97f2f5SRichard Henderson 3156bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3157bb97f2f5SRichard Henderson } 3158bb97f2f5SRichard Henderson 3159bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3160bb97f2f5SRichard Henderson 3161bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3162bb97f2f5SRichard Henderson { 31632da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3164bb97f2f5SRichard Henderson } 3165bb97f2f5SRichard Henderson 3166bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3167bb97f2f5SRichard Henderson 3168bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3169bb97f2f5SRichard Henderson { 31702da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3171bb97f2f5SRichard Henderson } 3172bb97f2f5SRichard Henderson 3173bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3174bb97f2f5SRichard Henderson 3175bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3176bb97f2f5SRichard Henderson { 3177bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3178bb97f2f5SRichard Henderson 3179577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3180bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3181bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3182577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3183bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3184bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3185bb97f2f5SRichard Henderson } 3186bb97f2f5SRichard Henderson 3187bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3188bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3189bb97f2f5SRichard Henderson 319025524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 319125524734SRichard Henderson { 319225524734SRichard Henderson if (!supervisor(dc)) { 319325524734SRichard Henderson return raise_priv(dc); 319425524734SRichard Henderson } 319525524734SRichard Henderson if (saved) { 319625524734SRichard Henderson gen_helper_saved(tcg_env); 319725524734SRichard Henderson } else { 319825524734SRichard Henderson gen_helper_restored(tcg_env); 319925524734SRichard Henderson } 320025524734SRichard Henderson return advance_pc(dc); 320125524734SRichard Henderson } 320225524734SRichard Henderson 320325524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 320425524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 320525524734SRichard Henderson 3206d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3207d3825800SRichard Henderson { 3208d3825800SRichard Henderson return advance_pc(dc); 3209d3825800SRichard Henderson } 3210d3825800SRichard Henderson 32110faef01bSRichard Henderson /* 32120faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 32130faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 32140faef01bSRichard Henderson */ 32155458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 32165458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 32170faef01bSRichard Henderson 3218b597eedcSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, 3219428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 32202a45b736SRichard Henderson void (*funci)(TCGv, TCGv, target_long), 32212a45b736SRichard Henderson bool logic_cc) 3222428881deSRichard Henderson { 3223428881deSRichard Henderson TCGv dst, src1; 3224428881deSRichard Henderson 3225428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3226428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3227428881deSRichard Henderson return false; 3228428881deSRichard Henderson } 3229428881deSRichard Henderson 32302a45b736SRichard Henderson if (logic_cc) { 32312a45b736SRichard Henderson dst = cpu_cc_N; 3232428881deSRichard Henderson } else { 3233428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3234428881deSRichard Henderson } 3235428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3236428881deSRichard Henderson 3237428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3238428881deSRichard Henderson if (funci) { 3239428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3240428881deSRichard Henderson } else { 3241428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3242428881deSRichard Henderson } 3243428881deSRichard Henderson } else { 3244428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3245428881deSRichard Henderson } 32462a45b736SRichard Henderson 32472a45b736SRichard Henderson if (logic_cc) { 32482a45b736SRichard Henderson if (TARGET_LONG_BITS == 64) { 32492a45b736SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 32502a45b736SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 32512a45b736SRichard Henderson } 32522a45b736SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 32532a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 32542a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_V, 0); 32552a45b736SRichard Henderson } 32562a45b736SRichard Henderson 3257428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3258428881deSRichard Henderson return advance_pc(dc); 3259428881deSRichard Henderson } 3260428881deSRichard Henderson 3261b597eedcSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, 3262428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3263428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3264428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3265428881deSRichard Henderson { 3266428881deSRichard Henderson if (a->cc) { 3267b597eedcSRichard Henderson return do_arith_int(dc, a, func_cc, NULL, false); 3268428881deSRichard Henderson } 3269b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, false); 3270428881deSRichard Henderson } 3271428881deSRichard Henderson 3272428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3273428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3274428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3275428881deSRichard Henderson { 3276b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, a->cc); 3277428881deSRichard Henderson } 3278428881deSRichard Henderson 3279b597eedcSRichard Henderson TRANS(ADD, ALL, do_arith, a, tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_addcc) 3280b597eedcSRichard Henderson TRANS(SUB, ALL, do_arith, a, tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_subcc) 3281b597eedcSRichard Henderson TRANS(ADDC, ALL, do_arith, a, gen_op_addc, NULL, gen_op_addccc) 3282b597eedcSRichard Henderson TRANS(SUBC, ALL, do_arith, a, gen_op_subc, NULL, gen_op_subccc) 3283428881deSRichard Henderson 3284b597eedcSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, NULL, NULL, gen_op_taddcc) 3285b597eedcSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, NULL, NULL, gen_op_tsubcc) 3286b597eedcSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, NULL, NULL, gen_op_taddcctv) 3287b597eedcSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, NULL, NULL, gen_op_tsubcctv) 3288a9aba13dSRichard Henderson 3289428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3290428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3291428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3292428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3293428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3294428881deSRichard Henderson 3295b597eedcSRichard Henderson TRANS(MULX, 64, do_arith, a, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3296b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3297b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 3298b597eedcSRichard Henderson TRANS(MULScc, ALL, do_arith, a, NULL, NULL, gen_op_mulscc) 329922188d7dSRichard Henderson 33003a6b8de3SRichard Henderson TRANS(UDIVcc, DIV, do_arith, a, NULL, NULL, gen_op_udivcc) 3301b597eedcSRichard Henderson TRANS(SDIV, DIV, do_arith, a, gen_op_sdiv, NULL, gen_op_sdivcc) 33024ee85ea9SRichard Henderson 33039c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 3304b597eedcSRichard Henderson TRANS(POPC, 64, do_arith, a, gen_op_popc, NULL, NULL) 33059c6ec5bcSRichard Henderson 3306428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3307428881deSRichard Henderson { 3308428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3309428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3310428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3311428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3312428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3313428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3314428881deSRichard Henderson return false; 3315428881deSRichard Henderson } else { 3316428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3317428881deSRichard Henderson } 3318428881deSRichard Henderson return advance_pc(dc); 3319428881deSRichard Henderson } 3320428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3321428881deSRichard Henderson } 3322428881deSRichard Henderson 33233a6b8de3SRichard Henderson static bool trans_UDIV(DisasContext *dc, arg_r_r_ri *a) 33243a6b8de3SRichard Henderson { 33253a6b8de3SRichard Henderson TCGv_i64 t1, t2; 33263a6b8de3SRichard Henderson TCGv dst; 33273a6b8de3SRichard Henderson 33283a6b8de3SRichard Henderson if (!avail_DIV(dc)) { 33293a6b8de3SRichard Henderson return false; 33303a6b8de3SRichard Henderson } 33313a6b8de3SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 33323a6b8de3SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 33333a6b8de3SRichard Henderson return false; 33343a6b8de3SRichard Henderson } 33353a6b8de3SRichard Henderson 33363a6b8de3SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 33373a6b8de3SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 33383a6b8de3SRichard Henderson return true; 33393a6b8de3SRichard Henderson } 33403a6b8de3SRichard Henderson 33413a6b8de3SRichard Henderson if (a->imm) { 33423a6b8de3SRichard Henderson t2 = tcg_constant_i64((uint32_t)a->rs2_or_imm); 33433a6b8de3SRichard Henderson } else { 33443a6b8de3SRichard Henderson TCGLabel *lab; 33453a6b8de3SRichard Henderson TCGv_i32 n2; 33463a6b8de3SRichard Henderson 33473a6b8de3SRichard Henderson finishing_insn(dc); 33483a6b8de3SRichard Henderson flush_cond(dc); 33493a6b8de3SRichard Henderson 33503a6b8de3SRichard Henderson n2 = tcg_temp_new_i32(); 33513a6b8de3SRichard Henderson tcg_gen_trunc_tl_i32(n2, cpu_regs[a->rs2_or_imm]); 33523a6b8de3SRichard Henderson 33533a6b8de3SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 33543a6b8de3SRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, n2, 0, lab); 33553a6b8de3SRichard Henderson 33563a6b8de3SRichard Henderson t2 = tcg_temp_new_i64(); 33573a6b8de3SRichard Henderson #ifdef TARGET_SPARC64 33583a6b8de3SRichard Henderson tcg_gen_ext32u_i64(t2, cpu_regs[a->rs2_or_imm]); 33593a6b8de3SRichard Henderson #else 33603a6b8de3SRichard Henderson tcg_gen_extu_i32_i64(t2, cpu_regs[a->rs2_or_imm]); 33613a6b8de3SRichard Henderson #endif 33623a6b8de3SRichard Henderson } 33633a6b8de3SRichard Henderson 33643a6b8de3SRichard Henderson t1 = tcg_temp_new_i64(); 33653a6b8de3SRichard Henderson tcg_gen_concat_tl_i64(t1, gen_load_gpr(dc, a->rs1), cpu_y); 33663a6b8de3SRichard Henderson 33673a6b8de3SRichard Henderson tcg_gen_divu_i64(t1, t1, t2); 33683a6b8de3SRichard Henderson tcg_gen_umin_i64(t1, t1, tcg_constant_i64(UINT32_MAX)); 33693a6b8de3SRichard Henderson 33703a6b8de3SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 33713a6b8de3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t1); 33723a6b8de3SRichard Henderson gen_store_gpr(dc, a->rd, dst); 33733a6b8de3SRichard Henderson return advance_pc(dc); 33743a6b8de3SRichard Henderson } 33753a6b8de3SRichard Henderson 3376f3141174SRichard Henderson static bool trans_UDIVX(DisasContext *dc, arg_r_r_ri *a) 3377f3141174SRichard Henderson { 3378f3141174SRichard Henderson TCGv dst, src1, src2; 3379f3141174SRichard Henderson 3380f3141174SRichard Henderson if (!avail_64(dc)) { 3381f3141174SRichard Henderson return false; 3382f3141174SRichard Henderson } 3383f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3384f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3385f3141174SRichard Henderson return false; 3386f3141174SRichard Henderson } 3387f3141174SRichard Henderson 3388f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3389f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3390f3141174SRichard Henderson return true; 3391f3141174SRichard Henderson } 3392f3141174SRichard Henderson 3393f3141174SRichard Henderson if (a->imm) { 3394f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3395f3141174SRichard Henderson } else { 3396f3141174SRichard Henderson TCGLabel *lab; 3397f3141174SRichard Henderson 3398f3141174SRichard Henderson finishing_insn(dc); 3399f3141174SRichard Henderson flush_cond(dc); 3400f3141174SRichard Henderson 3401f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3402f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3403f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3404f3141174SRichard Henderson } 3405f3141174SRichard Henderson 3406f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3407f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3408f3141174SRichard Henderson 3409f3141174SRichard Henderson tcg_gen_divu_tl(dst, src1, src2); 3410f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3411f3141174SRichard Henderson return advance_pc(dc); 3412f3141174SRichard Henderson } 3413f3141174SRichard Henderson 3414f3141174SRichard Henderson static bool trans_SDIVX(DisasContext *dc, arg_r_r_ri *a) 3415f3141174SRichard Henderson { 3416f3141174SRichard Henderson TCGv dst, src1, src2; 3417f3141174SRichard Henderson 3418f3141174SRichard Henderson if (!avail_64(dc)) { 3419f3141174SRichard Henderson return false; 3420f3141174SRichard Henderson } 3421f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3422f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3423f3141174SRichard Henderson return false; 3424f3141174SRichard Henderson } 3425f3141174SRichard Henderson 3426f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3427f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3428f3141174SRichard Henderson return true; 3429f3141174SRichard Henderson } 3430f3141174SRichard Henderson 3431f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3432f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3433f3141174SRichard Henderson 3434f3141174SRichard Henderson if (a->imm) { 3435f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == -1)) { 3436f3141174SRichard Henderson tcg_gen_neg_tl(dst, src1); 3437f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3438f3141174SRichard Henderson return advance_pc(dc); 3439f3141174SRichard Henderson } 3440f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3441f3141174SRichard Henderson } else { 3442f3141174SRichard Henderson TCGLabel *lab; 3443f3141174SRichard Henderson TCGv t1, t2; 3444f3141174SRichard Henderson 3445f3141174SRichard Henderson finishing_insn(dc); 3446f3141174SRichard Henderson flush_cond(dc); 3447f3141174SRichard Henderson 3448f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3449f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3450f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3451f3141174SRichard Henderson 3452f3141174SRichard Henderson /* 3453f3141174SRichard Henderson * Need to avoid INT64_MIN / -1, which will trap on x86 host. 3454f3141174SRichard Henderson * Set SRC2 to 1 as a new divisor, to produce the correct result. 3455f3141174SRichard Henderson */ 3456f3141174SRichard Henderson t1 = tcg_temp_new(); 3457f3141174SRichard Henderson t2 = tcg_temp_new(); 3458f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t1, src1, (target_long)INT64_MIN); 3459f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t2, src2, -1); 3460f3141174SRichard Henderson tcg_gen_and_tl(t1, t1, t2); 3461f3141174SRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, t1, t1, tcg_constant_tl(0), 3462f3141174SRichard Henderson tcg_constant_tl(1), src2); 3463f3141174SRichard Henderson src2 = t1; 3464f3141174SRichard Henderson } 3465f3141174SRichard Henderson 3466f3141174SRichard Henderson tcg_gen_div_tl(dst, src1, src2); 3467f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3468f3141174SRichard Henderson return advance_pc(dc); 3469f3141174SRichard Henderson } 3470f3141174SRichard Henderson 3471b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 3472b88ce6f2SRichard Henderson int width, bool cc, bool left) 3473b88ce6f2SRichard Henderson { 3474b88ce6f2SRichard Henderson TCGv dst, s1, s2, lo1, lo2; 3475b88ce6f2SRichard Henderson uint64_t amask, tabl, tabr; 3476b88ce6f2SRichard Henderson int shift, imask, omask; 3477b88ce6f2SRichard Henderson 3478b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3479b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3480b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3481b88ce6f2SRichard Henderson 3482b88ce6f2SRichard Henderson if (cc) { 3483f828df74SRichard Henderson gen_op_subcc(cpu_cc_N, s1, s2); 3484b88ce6f2SRichard Henderson } 3485b88ce6f2SRichard Henderson 3486b88ce6f2SRichard Henderson /* 3487b88ce6f2SRichard Henderson * Theory of operation: there are two tables, left and right (not to 3488b88ce6f2SRichard Henderson * be confused with the left and right versions of the opcode). These 3489b88ce6f2SRichard Henderson * are indexed by the low 3 bits of the inputs. To make things "easy", 3490b88ce6f2SRichard Henderson * these tables are loaded into two constants, TABL and TABR below. 3491b88ce6f2SRichard Henderson * The operation index = (input & imask) << shift calculates the index 3492b88ce6f2SRichard Henderson * into the constant, while val = (table >> index) & omask calculates 3493b88ce6f2SRichard Henderson * the value we're looking for. 3494b88ce6f2SRichard Henderson */ 3495b88ce6f2SRichard Henderson switch (width) { 3496b88ce6f2SRichard Henderson case 8: 3497b88ce6f2SRichard Henderson imask = 0x7; 3498b88ce6f2SRichard Henderson shift = 3; 3499b88ce6f2SRichard Henderson omask = 0xff; 3500b88ce6f2SRichard Henderson if (left) { 3501b88ce6f2SRichard Henderson tabl = 0x80c0e0f0f8fcfeffULL; 3502b88ce6f2SRichard Henderson tabr = 0xff7f3f1f0f070301ULL; 3503b88ce6f2SRichard Henderson } else { 3504b88ce6f2SRichard Henderson tabl = 0x0103070f1f3f7fffULL; 3505b88ce6f2SRichard Henderson tabr = 0xfffefcf8f0e0c080ULL; 3506b88ce6f2SRichard Henderson } 3507b88ce6f2SRichard Henderson break; 3508b88ce6f2SRichard Henderson case 16: 3509b88ce6f2SRichard Henderson imask = 0x6; 3510b88ce6f2SRichard Henderson shift = 1; 3511b88ce6f2SRichard Henderson omask = 0xf; 3512b88ce6f2SRichard Henderson if (left) { 3513b88ce6f2SRichard Henderson tabl = 0x8cef; 3514b88ce6f2SRichard Henderson tabr = 0xf731; 3515b88ce6f2SRichard Henderson } else { 3516b88ce6f2SRichard Henderson tabl = 0x137f; 3517b88ce6f2SRichard Henderson tabr = 0xfec8; 3518b88ce6f2SRichard Henderson } 3519b88ce6f2SRichard Henderson break; 3520b88ce6f2SRichard Henderson case 32: 3521b88ce6f2SRichard Henderson imask = 0x4; 3522b88ce6f2SRichard Henderson shift = 0; 3523b88ce6f2SRichard Henderson omask = 0x3; 3524b88ce6f2SRichard Henderson if (left) { 3525b88ce6f2SRichard Henderson tabl = (2 << 2) | 3; 3526b88ce6f2SRichard Henderson tabr = (3 << 2) | 1; 3527b88ce6f2SRichard Henderson } else { 3528b88ce6f2SRichard Henderson tabl = (1 << 2) | 3; 3529b88ce6f2SRichard Henderson tabr = (3 << 2) | 2; 3530b88ce6f2SRichard Henderson } 3531b88ce6f2SRichard Henderson break; 3532b88ce6f2SRichard Henderson default: 3533b88ce6f2SRichard Henderson abort(); 3534b88ce6f2SRichard Henderson } 3535b88ce6f2SRichard Henderson 3536b88ce6f2SRichard Henderson lo1 = tcg_temp_new(); 3537b88ce6f2SRichard Henderson lo2 = tcg_temp_new(); 3538b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, s1, imask); 3539b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, s2, imask); 3540b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo1, lo1, shift); 3541b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo2, lo2, shift); 3542b88ce6f2SRichard Henderson 3543b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 3544b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 3545b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 3546b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, lo2, omask); 3547b88ce6f2SRichard Henderson 3548b88ce6f2SRichard Henderson amask = address_mask_i(dc, -8); 3549b88ce6f2SRichard Henderson tcg_gen_andi_tl(s1, s1, amask); 3550b88ce6f2SRichard Henderson tcg_gen_andi_tl(s2, s2, amask); 3551b88ce6f2SRichard Henderson 3552b88ce6f2SRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 3553b88ce6f2SRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 3554b88ce6f2SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 3555b88ce6f2SRichard Henderson 3556b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3557b88ce6f2SRichard Henderson return advance_pc(dc); 3558b88ce6f2SRichard Henderson } 3559b88ce6f2SRichard Henderson 3560b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 3561b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 3562b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 3563b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 3564b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 3565b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 3566b88ce6f2SRichard Henderson 3567b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 3568b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 3569b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 3570b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 3571b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 3572b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 3573b88ce6f2SRichard Henderson 357445bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 357545bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 357645bfed3bSRichard Henderson { 357745bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 357845bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 357945bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 358045bfed3bSRichard Henderson 358145bfed3bSRichard Henderson func(dst, src1, src2); 358245bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 358345bfed3bSRichard Henderson return advance_pc(dc); 358445bfed3bSRichard Henderson } 358545bfed3bSRichard Henderson 358645bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 358745bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 358845bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 358945bfed3bSRichard Henderson 35909e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 35919e20ca94SRichard Henderson { 35929e20ca94SRichard Henderson #ifdef TARGET_SPARC64 35939e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 35949e20ca94SRichard Henderson 35959e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 35969e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 35979e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 35989e20ca94SRichard Henderson #else 35999e20ca94SRichard Henderson g_assert_not_reached(); 36009e20ca94SRichard Henderson #endif 36019e20ca94SRichard Henderson } 36029e20ca94SRichard Henderson 36039e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 36049e20ca94SRichard Henderson { 36059e20ca94SRichard Henderson #ifdef TARGET_SPARC64 36069e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 36079e20ca94SRichard Henderson 36089e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 36099e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 36109e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 36119e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 36129e20ca94SRichard Henderson #else 36139e20ca94SRichard Henderson g_assert_not_reached(); 36149e20ca94SRichard Henderson #endif 36159e20ca94SRichard Henderson } 36169e20ca94SRichard Henderson 36179e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 36189e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 36199e20ca94SRichard Henderson 362039ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 362139ca3490SRichard Henderson { 362239ca3490SRichard Henderson #ifdef TARGET_SPARC64 362339ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 362439ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 362539ca3490SRichard Henderson #else 362639ca3490SRichard Henderson g_assert_not_reached(); 362739ca3490SRichard Henderson #endif 362839ca3490SRichard Henderson } 362939ca3490SRichard Henderson 363039ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 363139ca3490SRichard Henderson 36325fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 36335fc546eeSRichard Henderson { 36345fc546eeSRichard Henderson TCGv dst, src1, src2; 36355fc546eeSRichard Henderson 36365fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 36375fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 36385fc546eeSRichard Henderson return false; 36395fc546eeSRichard Henderson } 36405fc546eeSRichard Henderson 36415fc546eeSRichard Henderson src2 = tcg_temp_new(); 36425fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 36435fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 36445fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 36455fc546eeSRichard Henderson 36465fc546eeSRichard Henderson if (l) { 36475fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 36485fc546eeSRichard Henderson if (!a->x) { 36495fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 36505fc546eeSRichard Henderson } 36515fc546eeSRichard Henderson } else if (u) { 36525fc546eeSRichard Henderson if (!a->x) { 36535fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 36545fc546eeSRichard Henderson src1 = dst; 36555fc546eeSRichard Henderson } 36565fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 36575fc546eeSRichard Henderson } else { 36585fc546eeSRichard Henderson if (!a->x) { 36595fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 36605fc546eeSRichard Henderson src1 = dst; 36615fc546eeSRichard Henderson } 36625fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 36635fc546eeSRichard Henderson } 36645fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 36655fc546eeSRichard Henderson return advance_pc(dc); 36665fc546eeSRichard Henderson } 36675fc546eeSRichard Henderson 36685fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 36695fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 36705fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 36715fc546eeSRichard Henderson 36725fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 36735fc546eeSRichard Henderson { 36745fc546eeSRichard Henderson TCGv dst, src1; 36755fc546eeSRichard Henderson 36765fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 36775fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 36785fc546eeSRichard Henderson return false; 36795fc546eeSRichard Henderson } 36805fc546eeSRichard Henderson 36815fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 36825fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 36835fc546eeSRichard Henderson 36845fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 36855fc546eeSRichard Henderson if (l) { 36865fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 36875fc546eeSRichard Henderson } else if (u) { 36885fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 36895fc546eeSRichard Henderson } else { 36905fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 36915fc546eeSRichard Henderson } 36925fc546eeSRichard Henderson } else { 36935fc546eeSRichard Henderson if (l) { 36945fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 36955fc546eeSRichard Henderson } else if (u) { 36965fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 36975fc546eeSRichard Henderson } else { 36985fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 36995fc546eeSRichard Henderson } 37005fc546eeSRichard Henderson } 37015fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 37025fc546eeSRichard Henderson return advance_pc(dc); 37035fc546eeSRichard Henderson } 37045fc546eeSRichard Henderson 37055fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 37065fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 37075fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 37085fc546eeSRichard Henderson 3709fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 3710fb4ed7aaSRichard Henderson { 3711fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3712fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 3713fb4ed7aaSRichard Henderson return NULL; 3714fb4ed7aaSRichard Henderson } 3715fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 3716fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 3717fb4ed7aaSRichard Henderson } else { 3718fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 3719fb4ed7aaSRichard Henderson } 3720fb4ed7aaSRichard Henderson } 3721fb4ed7aaSRichard Henderson 3722fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 3723fb4ed7aaSRichard Henderson { 3724fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 3725c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 3726fb4ed7aaSRichard Henderson 3727c8507ebfSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, c2, src2, dst); 3728fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 3729fb4ed7aaSRichard Henderson return advance_pc(dc); 3730fb4ed7aaSRichard Henderson } 3731fb4ed7aaSRichard Henderson 3732fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 3733fb4ed7aaSRichard Henderson { 3734fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3735fb4ed7aaSRichard Henderson DisasCompare cmp; 3736fb4ed7aaSRichard Henderson 3737fb4ed7aaSRichard Henderson if (src2 == NULL) { 3738fb4ed7aaSRichard Henderson return false; 3739fb4ed7aaSRichard Henderson } 3740fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 3741fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3742fb4ed7aaSRichard Henderson } 3743fb4ed7aaSRichard Henderson 3744fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 3745fb4ed7aaSRichard Henderson { 3746fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3747fb4ed7aaSRichard Henderson DisasCompare cmp; 3748fb4ed7aaSRichard Henderson 3749fb4ed7aaSRichard Henderson if (src2 == NULL) { 3750fb4ed7aaSRichard Henderson return false; 3751fb4ed7aaSRichard Henderson } 3752fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 3753fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3754fb4ed7aaSRichard Henderson } 3755fb4ed7aaSRichard Henderson 3756fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 3757fb4ed7aaSRichard Henderson { 3758fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3759fb4ed7aaSRichard Henderson DisasCompare cmp; 3760fb4ed7aaSRichard Henderson 3761fb4ed7aaSRichard Henderson if (src2 == NULL) { 3762fb4ed7aaSRichard Henderson return false; 3763fb4ed7aaSRichard Henderson } 37642c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 37652c4f56c9SRichard Henderson return false; 37662c4f56c9SRichard Henderson } 3767fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3768fb4ed7aaSRichard Henderson } 3769fb4ed7aaSRichard Henderson 377086b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 377186b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 377286b82fe0SRichard Henderson { 377386b82fe0SRichard Henderson TCGv src1, sum; 377486b82fe0SRichard Henderson 377586b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 377686b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 377786b82fe0SRichard Henderson return false; 377886b82fe0SRichard Henderson } 377986b82fe0SRichard Henderson 378086b82fe0SRichard Henderson /* 378186b82fe0SRichard Henderson * Always load the sum into a new temporary. 378286b82fe0SRichard Henderson * This is required to capture the value across a window change, 378386b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 378486b82fe0SRichard Henderson */ 378586b82fe0SRichard Henderson sum = tcg_temp_new(); 378686b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 378786b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 378886b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 378986b82fe0SRichard Henderson } else { 379086b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 379186b82fe0SRichard Henderson } 379286b82fe0SRichard Henderson return func(dc, a->rd, sum); 379386b82fe0SRichard Henderson } 379486b82fe0SRichard Henderson 379586b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 379686b82fe0SRichard Henderson { 379786b82fe0SRichard Henderson /* 379886b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 379986b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 380086b82fe0SRichard Henderson */ 380186b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 380286b82fe0SRichard Henderson 380386b82fe0SRichard Henderson gen_check_align(dc, src, 3); 380486b82fe0SRichard Henderson 380586b82fe0SRichard Henderson gen_mov_pc_npc(dc); 380686b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 380786b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 380886b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 380986b82fe0SRichard Henderson 381086b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 381186b82fe0SRichard Henderson return true; 381286b82fe0SRichard Henderson } 381386b82fe0SRichard Henderson 381486b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 381586b82fe0SRichard Henderson 381686b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 381786b82fe0SRichard Henderson { 381886b82fe0SRichard Henderson if (!supervisor(dc)) { 381986b82fe0SRichard Henderson return raise_priv(dc); 382086b82fe0SRichard Henderson } 382186b82fe0SRichard Henderson 382286b82fe0SRichard Henderson gen_check_align(dc, src, 3); 382386b82fe0SRichard Henderson 382486b82fe0SRichard Henderson gen_mov_pc_npc(dc); 382586b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 382686b82fe0SRichard Henderson gen_helper_rett(tcg_env); 382786b82fe0SRichard Henderson 382886b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 382986b82fe0SRichard Henderson return true; 383086b82fe0SRichard Henderson } 383186b82fe0SRichard Henderson 383286b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 383386b82fe0SRichard Henderson 383486b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 383586b82fe0SRichard Henderson { 383686b82fe0SRichard Henderson gen_check_align(dc, src, 3); 38370dfae4f9SRichard Henderson gen_helper_restore(tcg_env); 383886b82fe0SRichard Henderson 383986b82fe0SRichard Henderson gen_mov_pc_npc(dc); 384086b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 384186b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 384286b82fe0SRichard Henderson 384386b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 384486b82fe0SRichard Henderson return true; 384586b82fe0SRichard Henderson } 384686b82fe0SRichard Henderson 384786b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 384886b82fe0SRichard Henderson 3849d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 3850d3825800SRichard Henderson { 3851d3825800SRichard Henderson gen_helper_save(tcg_env); 3852d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 3853d3825800SRichard Henderson return advance_pc(dc); 3854d3825800SRichard Henderson } 3855d3825800SRichard Henderson 3856d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 3857d3825800SRichard Henderson 3858d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 3859d3825800SRichard Henderson { 3860d3825800SRichard Henderson gen_helper_restore(tcg_env); 3861d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 3862d3825800SRichard Henderson return advance_pc(dc); 3863d3825800SRichard Henderson } 3864d3825800SRichard Henderson 3865d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 3866d3825800SRichard Henderson 38678f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 38688f75b8a4SRichard Henderson { 38698f75b8a4SRichard Henderson if (!supervisor(dc)) { 38708f75b8a4SRichard Henderson return raise_priv(dc); 38718f75b8a4SRichard Henderson } 38728f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 38738f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 38748f75b8a4SRichard Henderson translator_io_start(&dc->base); 38758f75b8a4SRichard Henderson if (done) { 38768f75b8a4SRichard Henderson gen_helper_done(tcg_env); 38778f75b8a4SRichard Henderson } else { 38788f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 38798f75b8a4SRichard Henderson } 38808f75b8a4SRichard Henderson return true; 38818f75b8a4SRichard Henderson } 38828f75b8a4SRichard Henderson 38838f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 38848f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 38858f75b8a4SRichard Henderson 38860880d20bSRichard Henderson /* 38870880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 38880880d20bSRichard Henderson */ 38890880d20bSRichard Henderson 38900880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 38910880d20bSRichard Henderson { 38920880d20bSRichard Henderson TCGv addr, tmp = NULL; 38930880d20bSRichard Henderson 38940880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 38950880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 38960880d20bSRichard Henderson return NULL; 38970880d20bSRichard Henderson } 38980880d20bSRichard Henderson 38990880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 39000880d20bSRichard Henderson if (rs2_or_imm) { 39010880d20bSRichard Henderson tmp = tcg_temp_new(); 39020880d20bSRichard Henderson if (imm) { 39030880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 39040880d20bSRichard Henderson } else { 39050880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 39060880d20bSRichard Henderson } 39070880d20bSRichard Henderson addr = tmp; 39080880d20bSRichard Henderson } 39090880d20bSRichard Henderson if (AM_CHECK(dc)) { 39100880d20bSRichard Henderson if (!tmp) { 39110880d20bSRichard Henderson tmp = tcg_temp_new(); 39120880d20bSRichard Henderson } 39130880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 39140880d20bSRichard Henderson addr = tmp; 39150880d20bSRichard Henderson } 39160880d20bSRichard Henderson return addr; 39170880d20bSRichard Henderson } 39180880d20bSRichard Henderson 39190880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 39200880d20bSRichard Henderson { 39210880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 39220880d20bSRichard Henderson DisasASI da; 39230880d20bSRichard Henderson 39240880d20bSRichard Henderson if (addr == NULL) { 39250880d20bSRichard Henderson return false; 39260880d20bSRichard Henderson } 39270880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 39280880d20bSRichard Henderson 39290880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 393042071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 39310880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 39320880d20bSRichard Henderson return advance_pc(dc); 39330880d20bSRichard Henderson } 39340880d20bSRichard Henderson 39350880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 39360880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 39370880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 39380880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 39390880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 39400880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 39410880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 39420880d20bSRichard Henderson 39430880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 39440880d20bSRichard Henderson { 39450880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 39460880d20bSRichard Henderson DisasASI da; 39470880d20bSRichard Henderson 39480880d20bSRichard Henderson if (addr == NULL) { 39490880d20bSRichard Henderson return false; 39500880d20bSRichard Henderson } 39510880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 39520880d20bSRichard Henderson 39530880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 395442071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 39550880d20bSRichard Henderson return advance_pc(dc); 39560880d20bSRichard Henderson } 39570880d20bSRichard Henderson 39580880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 39590880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 39600880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 39610880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 39620880d20bSRichard Henderson 39630880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 39640880d20bSRichard Henderson { 39650880d20bSRichard Henderson TCGv addr; 39660880d20bSRichard Henderson DisasASI da; 39670880d20bSRichard Henderson 39680880d20bSRichard Henderson if (a->rd & 1) { 39690880d20bSRichard Henderson return false; 39700880d20bSRichard Henderson } 39710880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 39720880d20bSRichard Henderson if (addr == NULL) { 39730880d20bSRichard Henderson return false; 39740880d20bSRichard Henderson } 39750880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 397642071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 39770880d20bSRichard Henderson return advance_pc(dc); 39780880d20bSRichard Henderson } 39790880d20bSRichard Henderson 39800880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 39810880d20bSRichard Henderson { 39820880d20bSRichard Henderson TCGv addr; 39830880d20bSRichard Henderson DisasASI da; 39840880d20bSRichard Henderson 39850880d20bSRichard Henderson if (a->rd & 1) { 39860880d20bSRichard Henderson return false; 39870880d20bSRichard Henderson } 39880880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 39890880d20bSRichard Henderson if (addr == NULL) { 39900880d20bSRichard Henderson return false; 39910880d20bSRichard Henderson } 39920880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 399342071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 39940880d20bSRichard Henderson return advance_pc(dc); 39950880d20bSRichard Henderson } 39960880d20bSRichard Henderson 3997cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 3998cf07cd1eSRichard Henderson { 3999cf07cd1eSRichard Henderson TCGv addr, reg; 4000cf07cd1eSRichard Henderson DisasASI da; 4001cf07cd1eSRichard Henderson 4002cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4003cf07cd1eSRichard Henderson if (addr == NULL) { 4004cf07cd1eSRichard Henderson return false; 4005cf07cd1eSRichard Henderson } 4006cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4007cf07cd1eSRichard Henderson 4008cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4009cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4010cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4011cf07cd1eSRichard Henderson return advance_pc(dc); 4012cf07cd1eSRichard Henderson } 4013cf07cd1eSRichard Henderson 4014dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4015dca544b9SRichard Henderson { 4016dca544b9SRichard Henderson TCGv addr, dst, src; 4017dca544b9SRichard Henderson DisasASI da; 4018dca544b9SRichard Henderson 4019dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4020dca544b9SRichard Henderson if (addr == NULL) { 4021dca544b9SRichard Henderson return false; 4022dca544b9SRichard Henderson } 4023dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4024dca544b9SRichard Henderson 4025dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4026dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4027dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4028dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4029dca544b9SRichard Henderson return advance_pc(dc); 4030dca544b9SRichard Henderson } 4031dca544b9SRichard Henderson 4032d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4033d0a11d25SRichard Henderson { 4034d0a11d25SRichard Henderson TCGv addr, o, n, c; 4035d0a11d25SRichard Henderson DisasASI da; 4036d0a11d25SRichard Henderson 4037d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4038d0a11d25SRichard Henderson if (addr == NULL) { 4039d0a11d25SRichard Henderson return false; 4040d0a11d25SRichard Henderson } 4041d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4042d0a11d25SRichard Henderson 4043d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4044d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4045d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4046d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4047d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4048d0a11d25SRichard Henderson return advance_pc(dc); 4049d0a11d25SRichard Henderson } 4050d0a11d25SRichard Henderson 4051d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4052d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4053d0a11d25SRichard Henderson 405406c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 405506c060d9SRichard Henderson { 405606c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 405706c060d9SRichard Henderson DisasASI da; 405806c060d9SRichard Henderson 405906c060d9SRichard Henderson if (addr == NULL) { 406006c060d9SRichard Henderson return false; 406106c060d9SRichard Henderson } 406206c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 406306c060d9SRichard Henderson return true; 406406c060d9SRichard Henderson } 406506c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 406606c060d9SRichard Henderson return true; 406706c060d9SRichard Henderson } 406806c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4069287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 407006c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 407106c060d9SRichard Henderson return advance_pc(dc); 407206c060d9SRichard Henderson } 407306c060d9SRichard Henderson 407406c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 407506c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 407606c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 407706c060d9SRichard Henderson 4078287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4079287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4080287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4081287b1152SRichard Henderson 408206c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 408306c060d9SRichard Henderson { 408406c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 408506c060d9SRichard Henderson DisasASI da; 408606c060d9SRichard Henderson 408706c060d9SRichard Henderson if (addr == NULL) { 408806c060d9SRichard Henderson return false; 408906c060d9SRichard Henderson } 409006c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 409106c060d9SRichard Henderson return true; 409206c060d9SRichard Henderson } 409306c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 409406c060d9SRichard Henderson return true; 409506c060d9SRichard Henderson } 409606c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4097287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 409806c060d9SRichard Henderson return advance_pc(dc); 409906c060d9SRichard Henderson } 410006c060d9SRichard Henderson 410106c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 410206c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 410306c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 410406c060d9SRichard Henderson 4105287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4106287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4107287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4108287b1152SRichard Henderson 410906c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 411006c060d9SRichard Henderson { 411106c060d9SRichard Henderson if (!avail_32(dc)) { 411206c060d9SRichard Henderson return false; 411306c060d9SRichard Henderson } 411406c060d9SRichard Henderson if (!supervisor(dc)) { 411506c060d9SRichard Henderson return raise_priv(dc); 411606c060d9SRichard Henderson } 411706c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 411806c060d9SRichard Henderson return true; 411906c060d9SRichard Henderson } 412006c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 412106c060d9SRichard Henderson return true; 412206c060d9SRichard Henderson } 412306c060d9SRichard Henderson 4124d8c5b92fSRichard Henderson static bool trans_LDFSR(DisasContext *dc, arg_r_r_ri *a) 41253d3c0673SRichard Henderson { 41263590f01eSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4127d8c5b92fSRichard Henderson TCGv_i32 tmp; 41283590f01eSRichard Henderson 41293d3c0673SRichard Henderson if (addr == NULL) { 41303d3c0673SRichard Henderson return false; 41313d3c0673SRichard Henderson } 41323d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 41333d3c0673SRichard Henderson return true; 41343d3c0673SRichard Henderson } 4135d8c5b92fSRichard Henderson 4136d8c5b92fSRichard Henderson tmp = tcg_temp_new_i32(); 4137d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i32(tmp, addr, dc->mem_idx, MO_TEUL | MO_ALIGN); 4138d8c5b92fSRichard Henderson 4139d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], tmp, FSR_FCC0_SHIFT, 2); 4140d8c5b92fSRichard Henderson /* LDFSR does not change FCC[1-3]. */ 4141d8c5b92fSRichard Henderson 4142d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, tmp); 41433d3c0673SRichard Henderson return advance_pc(dc); 41443d3c0673SRichard Henderson } 41453d3c0673SRichard Henderson 4146d8c5b92fSRichard Henderson static bool trans_LDXFSR(DisasContext *dc, arg_r_r_ri *a) 4147d8c5b92fSRichard Henderson { 4148d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 4149d8c5b92fSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4150d8c5b92fSRichard Henderson TCGv_i64 t64; 4151d8c5b92fSRichard Henderson TCGv_i32 lo, hi; 4152d8c5b92fSRichard Henderson 4153d8c5b92fSRichard Henderson if (addr == NULL) { 4154d8c5b92fSRichard Henderson return false; 4155d8c5b92fSRichard Henderson } 4156d8c5b92fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4157d8c5b92fSRichard Henderson return true; 4158d8c5b92fSRichard Henderson } 4159d8c5b92fSRichard Henderson 4160d8c5b92fSRichard Henderson t64 = tcg_temp_new_i64(); 4161d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, dc->mem_idx, MO_TEUQ | MO_ALIGN); 4162d8c5b92fSRichard Henderson 4163d8c5b92fSRichard Henderson lo = tcg_temp_new_i32(); 4164d8c5b92fSRichard Henderson hi = cpu_fcc[3]; 4165d8c5b92fSRichard Henderson tcg_gen_extr_i64_i32(lo, hi, t64); 4166d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], lo, FSR_FCC0_SHIFT, 2); 4167d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[1], hi, FSR_FCC1_SHIFT - 32, 2); 4168d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[2], hi, FSR_FCC2_SHIFT - 32, 2); 4169d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[3], hi, FSR_FCC3_SHIFT - 32, 2); 4170d8c5b92fSRichard Henderson 4171d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, lo); 4172d8c5b92fSRichard Henderson return advance_pc(dc); 4173d8c5b92fSRichard Henderson #else 4174d8c5b92fSRichard Henderson return false; 4175d8c5b92fSRichard Henderson #endif 4176d8c5b92fSRichard Henderson } 41773d3c0673SRichard Henderson 41783d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 41793d3c0673SRichard Henderson { 41803d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 41811ccd6e13SRichard Henderson TCGv fsr; 41821ccd6e13SRichard Henderson 41833d3c0673SRichard Henderson if (addr == NULL) { 41843d3c0673SRichard Henderson return false; 41853d3c0673SRichard Henderson } 41863d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 41873d3c0673SRichard Henderson return true; 41883d3c0673SRichard Henderson } 41891ccd6e13SRichard Henderson 41901ccd6e13SRichard Henderson fsr = tcg_temp_new(); 41911ccd6e13SRichard Henderson gen_helper_get_fsr(fsr, tcg_env); 41921ccd6e13SRichard Henderson tcg_gen_qemu_st_tl(fsr, addr, dc->mem_idx, mop | MO_ALIGN); 41933d3c0673SRichard Henderson return advance_pc(dc); 41943d3c0673SRichard Henderson } 41953d3c0673SRichard Henderson 41963d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 41973d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 41983d3c0673SRichard Henderson 41993a38260eSRichard Henderson static bool do_fc(DisasContext *dc, int rd, bool c) 42003a38260eSRichard Henderson { 42013a38260eSRichard Henderson uint64_t mask; 42023a38260eSRichard Henderson 42033a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 42043a38260eSRichard Henderson return true; 42053a38260eSRichard Henderson } 42063a38260eSRichard Henderson 42073a38260eSRichard Henderson if (rd & 1) { 42083a38260eSRichard Henderson mask = MAKE_64BIT_MASK(0, 32); 42093a38260eSRichard Henderson } else { 42103a38260eSRichard Henderson mask = MAKE_64BIT_MASK(32, 32); 42113a38260eSRichard Henderson } 42123a38260eSRichard Henderson if (c) { 42133a38260eSRichard Henderson tcg_gen_ori_i64(cpu_fpr[rd / 2], cpu_fpr[rd / 2], mask); 42143a38260eSRichard Henderson } else { 42153a38260eSRichard Henderson tcg_gen_andi_i64(cpu_fpr[rd / 2], cpu_fpr[rd / 2], ~mask); 42163a38260eSRichard Henderson } 42173a38260eSRichard Henderson gen_update_fprs_dirty(dc, rd); 42183a38260eSRichard Henderson return advance_pc(dc); 42193a38260eSRichard Henderson } 42203a38260eSRichard Henderson 42213a38260eSRichard Henderson TRANS(FZEROs, VIS1, do_fc, a->rd, 0) 42223a38260eSRichard Henderson TRANS(FONEs, VIS1, do_fc, a->rd, 1) 42233a38260eSRichard Henderson 42243a38260eSRichard Henderson static bool do_dc(DisasContext *dc, int rd, int64_t c) 42253a38260eSRichard Henderson { 42263a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 42273a38260eSRichard Henderson return true; 42283a38260eSRichard Henderson } 42293a38260eSRichard Henderson 42303a38260eSRichard Henderson tcg_gen_movi_i64(cpu_fpr[rd / 2], c); 42313a38260eSRichard Henderson gen_update_fprs_dirty(dc, rd); 42323a38260eSRichard Henderson return advance_pc(dc); 42333a38260eSRichard Henderson } 42343a38260eSRichard Henderson 42353a38260eSRichard Henderson TRANS(FZEROd, VIS1, do_dc, a->rd, 0) 42363a38260eSRichard Henderson TRANS(FONEd, VIS1, do_dc, a->rd, -1) 42373a38260eSRichard Henderson 4238baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4239baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4240baf3dbf2SRichard Henderson { 4241baf3dbf2SRichard Henderson TCGv_i32 tmp; 4242baf3dbf2SRichard Henderson 4243baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4244baf3dbf2SRichard Henderson return true; 4245baf3dbf2SRichard Henderson } 4246baf3dbf2SRichard Henderson 4247baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4248baf3dbf2SRichard Henderson func(tmp, tmp); 4249baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4250baf3dbf2SRichard Henderson return advance_pc(dc); 4251baf3dbf2SRichard Henderson } 4252baf3dbf2SRichard Henderson 4253baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4254baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4255baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4256baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4257baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4258baf3dbf2SRichard Henderson 42592f722641SRichard Henderson static bool do_fd(DisasContext *dc, arg_r_r *a, 42602f722641SRichard Henderson void (*func)(TCGv_i32, TCGv_i64)) 42612f722641SRichard Henderson { 42622f722641SRichard Henderson TCGv_i32 dst; 42632f722641SRichard Henderson TCGv_i64 src; 42642f722641SRichard Henderson 42652f722641SRichard Henderson if (gen_trap_ifnofpu(dc)) { 42662f722641SRichard Henderson return true; 42672f722641SRichard Henderson } 42682f722641SRichard Henderson 4269388a6465SRichard Henderson dst = tcg_temp_new_i32(); 42702f722641SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 42712f722641SRichard Henderson func(dst, src); 42722f722641SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 42732f722641SRichard Henderson return advance_pc(dc); 42742f722641SRichard Henderson } 42752f722641SRichard Henderson 42762f722641SRichard Henderson TRANS(FPACK16, VIS1, do_fd, a, gen_op_fpack16) 42772f722641SRichard Henderson TRANS(FPACKFIX, VIS1, do_fd, a, gen_op_fpackfix) 42782f722641SRichard Henderson 4279119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4280119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4281119cb94fSRichard Henderson { 4282119cb94fSRichard Henderson TCGv_i32 tmp; 4283119cb94fSRichard Henderson 4284119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4285119cb94fSRichard Henderson return true; 4286119cb94fSRichard Henderson } 4287119cb94fSRichard Henderson 4288119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4289119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4290119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4291119cb94fSRichard Henderson return advance_pc(dc); 4292119cb94fSRichard Henderson } 4293119cb94fSRichard Henderson 4294119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4295119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4296119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4297119cb94fSRichard Henderson 42988c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 42998c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 43008c94bcd8SRichard Henderson { 43018c94bcd8SRichard Henderson TCGv_i32 dst; 43028c94bcd8SRichard Henderson TCGv_i64 src; 43038c94bcd8SRichard Henderson 43048c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43058c94bcd8SRichard Henderson return true; 43068c94bcd8SRichard Henderson } 43078c94bcd8SRichard Henderson 4308388a6465SRichard Henderson dst = tcg_temp_new_i32(); 43098c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 43108c94bcd8SRichard Henderson func(dst, tcg_env, src); 43118c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 43128c94bcd8SRichard Henderson return advance_pc(dc); 43138c94bcd8SRichard Henderson } 43148c94bcd8SRichard Henderson 43158c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 43168c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 43178c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 43188c94bcd8SRichard Henderson 4319c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4320c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4321c6d83e4fSRichard Henderson { 4322c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4323c6d83e4fSRichard Henderson 4324c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4325c6d83e4fSRichard Henderson return true; 4326c6d83e4fSRichard Henderson } 4327c6d83e4fSRichard Henderson 4328c6d83e4fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4329c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4330c6d83e4fSRichard Henderson func(dst, src); 4331c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4332c6d83e4fSRichard Henderson return advance_pc(dc); 4333c6d83e4fSRichard Henderson } 4334c6d83e4fSRichard Henderson 4335c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4336c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4337c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4338c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4339c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4340c6d83e4fSRichard Henderson 43418aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 43428aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 43438aa418b3SRichard Henderson { 43448aa418b3SRichard Henderson TCGv_i64 dst, src; 43458aa418b3SRichard Henderson 43468aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43478aa418b3SRichard Henderson return true; 43488aa418b3SRichard Henderson } 43498aa418b3SRichard Henderson 43508aa418b3SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 43518aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 43528aa418b3SRichard Henderson func(dst, tcg_env, src); 43538aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 43548aa418b3SRichard Henderson return advance_pc(dc); 43558aa418b3SRichard Henderson } 43568aa418b3SRichard Henderson 43578aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 43588aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 43598aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 43608aa418b3SRichard Henderson 4361199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a, 4362199d43efSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 4363199d43efSRichard Henderson { 4364199d43efSRichard Henderson TCGv_i64 dst; 4365199d43efSRichard Henderson TCGv_i32 src; 4366199d43efSRichard Henderson 4367199d43efSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4368199d43efSRichard Henderson return true; 4369199d43efSRichard Henderson } 4370199d43efSRichard Henderson 4371199d43efSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4372199d43efSRichard Henderson src = gen_load_fpr_F(dc, a->rs); 4373199d43efSRichard Henderson func(dst, tcg_env, src); 4374199d43efSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4375199d43efSRichard Henderson return advance_pc(dc); 4376199d43efSRichard Henderson } 4377199d43efSRichard Henderson 4378199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod) 4379199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod) 4380199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox) 4381199d43efSRichard Henderson 4382daf457d4SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a, 4383daf457d4SRichard Henderson void (*func)(TCGv_i128, TCGv_i128)) 4384f4e18df5SRichard Henderson { 438533ec4245SRichard Henderson TCGv_i128 t; 4386f4e18df5SRichard Henderson 4387f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4388f4e18df5SRichard Henderson return true; 4389f4e18df5SRichard Henderson } 4390f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4391f4e18df5SRichard Henderson return true; 4392f4e18df5SRichard Henderson } 4393f4e18df5SRichard Henderson 4394f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 439533ec4245SRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4396daf457d4SRichard Henderson func(t, t); 439733ec4245SRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4398f4e18df5SRichard Henderson return advance_pc(dc); 4399f4e18df5SRichard Henderson } 4400f4e18df5SRichard Henderson 4401daf457d4SRichard Henderson TRANS(FMOVq, 64, do_qq, a, tcg_gen_mov_i128) 4402daf457d4SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_op_fnegq) 4403daf457d4SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_op_fabsq) 4404f4e18df5SRichard Henderson 4405c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4406e41716beSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128)) 4407c995216bSRichard Henderson { 4408e41716beSRichard Henderson TCGv_i128 t; 4409e41716beSRichard Henderson 4410c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4411c995216bSRichard Henderson return true; 4412c995216bSRichard Henderson } 4413c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4414c995216bSRichard Henderson return true; 4415c995216bSRichard Henderson } 4416c995216bSRichard Henderson 4417e41716beSRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4418e41716beSRichard Henderson func(t, tcg_env, t); 4419e41716beSRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4420c995216bSRichard Henderson return advance_pc(dc); 4421c995216bSRichard Henderson } 4422c995216bSRichard Henderson 4423c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4424c995216bSRichard Henderson 4425bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a, 4426d81e3efeSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i128)) 4427bd9c5c42SRichard Henderson { 4428d81e3efeSRichard Henderson TCGv_i128 src; 4429bd9c5c42SRichard Henderson TCGv_i32 dst; 4430bd9c5c42SRichard Henderson 4431bd9c5c42SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4432bd9c5c42SRichard Henderson return true; 4433bd9c5c42SRichard Henderson } 4434bd9c5c42SRichard Henderson if (gen_trap_float128(dc)) { 4435bd9c5c42SRichard Henderson return true; 4436bd9c5c42SRichard Henderson } 4437bd9c5c42SRichard Henderson 4438d81e3efeSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 4439388a6465SRichard Henderson dst = tcg_temp_new_i32(); 4440d81e3efeSRichard Henderson func(dst, tcg_env, src); 4441bd9c5c42SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4442bd9c5c42SRichard Henderson return advance_pc(dc); 4443bd9c5c42SRichard Henderson } 4444bd9c5c42SRichard Henderson 4445bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos) 4446bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi) 4447bd9c5c42SRichard Henderson 44481617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a, 444925a5769eSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i128)) 44501617586fSRichard Henderson { 445125a5769eSRichard Henderson TCGv_i128 src; 44521617586fSRichard Henderson TCGv_i64 dst; 44531617586fSRichard Henderson 44541617586fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 44551617586fSRichard Henderson return true; 44561617586fSRichard Henderson } 44571617586fSRichard Henderson if (gen_trap_float128(dc)) { 44581617586fSRichard Henderson return true; 44591617586fSRichard Henderson } 44601617586fSRichard Henderson 446125a5769eSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 44621617586fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 446325a5769eSRichard Henderson func(dst, tcg_env, src); 44641617586fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 44651617586fSRichard Henderson return advance_pc(dc); 44661617586fSRichard Henderson } 44671617586fSRichard Henderson 44681617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod) 44691617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox) 44701617586fSRichard Henderson 447113ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a, 44720b2a61ccSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i32)) 447313ebcc77SRichard Henderson { 447413ebcc77SRichard Henderson TCGv_i32 src; 44750b2a61ccSRichard Henderson TCGv_i128 dst; 447613ebcc77SRichard Henderson 447713ebcc77SRichard Henderson if (gen_trap_ifnofpu(dc)) { 447813ebcc77SRichard Henderson return true; 447913ebcc77SRichard Henderson } 448013ebcc77SRichard Henderson if (gen_trap_float128(dc)) { 448113ebcc77SRichard Henderson return true; 448213ebcc77SRichard Henderson } 448313ebcc77SRichard Henderson 448413ebcc77SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 44850b2a61ccSRichard Henderson dst = tcg_temp_new_i128(); 44860b2a61ccSRichard Henderson func(dst, tcg_env, src); 44870b2a61ccSRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 448813ebcc77SRichard Henderson return advance_pc(dc); 448913ebcc77SRichard Henderson } 449013ebcc77SRichard Henderson 449113ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq) 449213ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq) 449313ebcc77SRichard Henderson 44947b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a, 4495fdc50716SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i64)) 44967b8e3e1aSRichard Henderson { 44977b8e3e1aSRichard Henderson TCGv_i64 src; 4498fdc50716SRichard Henderson TCGv_i128 dst; 44997b8e3e1aSRichard Henderson 45007b8e3e1aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45017b8e3e1aSRichard Henderson return true; 45027b8e3e1aSRichard Henderson } 45037b8e3e1aSRichard Henderson if (gen_trap_float128(dc)) { 45047b8e3e1aSRichard Henderson return true; 45057b8e3e1aSRichard Henderson } 45067b8e3e1aSRichard Henderson 45077b8e3e1aSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4508fdc50716SRichard Henderson dst = tcg_temp_new_i128(); 4509fdc50716SRichard Henderson func(dst, tcg_env, src); 4510fdc50716SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 45117b8e3e1aSRichard Henderson return advance_pc(dc); 45127b8e3e1aSRichard Henderson } 45137b8e3e1aSRichard Henderson 45147b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq) 45157b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq) 45167b8e3e1aSRichard Henderson 45177f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 45187f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 45197f10b52fSRichard Henderson { 45207f10b52fSRichard Henderson TCGv_i32 src1, src2; 45217f10b52fSRichard Henderson 45227f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45237f10b52fSRichard Henderson return true; 45247f10b52fSRichard Henderson } 45257f10b52fSRichard Henderson 45267f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 45277f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 45287f10b52fSRichard Henderson func(src1, src1, src2); 45297f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 45307f10b52fSRichard Henderson return advance_pc(dc); 45317f10b52fSRichard Henderson } 45327f10b52fSRichard Henderson 45337f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 45347f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 45357f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 45367f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 45377f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 45387f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 45397f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 45407f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 45417f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 45427f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 45437f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 45447f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 45457f10b52fSRichard Henderson 4546c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4547c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4548c1514961SRichard Henderson { 4549c1514961SRichard Henderson TCGv_i32 src1, src2; 4550c1514961SRichard Henderson 4551c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4552c1514961SRichard Henderson return true; 4553c1514961SRichard Henderson } 4554c1514961SRichard Henderson 4555c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4556c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4557c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4558c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4559c1514961SRichard Henderson return advance_pc(dc); 4560c1514961SRichard Henderson } 4561c1514961SRichard Henderson 4562c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4563c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4564c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4565c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 4566c1514961SRichard Henderson 4567e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4568e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4569e06c9f83SRichard Henderson { 4570e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4571e06c9f83SRichard Henderson 4572e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4573e06c9f83SRichard Henderson return true; 4574e06c9f83SRichard Henderson } 4575e06c9f83SRichard Henderson 4576e06c9f83SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4577e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4578e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4579e06c9f83SRichard Henderson func(dst, src1, src2); 4580e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4581e06c9f83SRichard Henderson return advance_pc(dc); 4582e06c9f83SRichard Henderson } 4583e06c9f83SRichard Henderson 4584e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16) 4585e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au) 4586e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al) 4587e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4588e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4589e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16) 4590e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16) 4591e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge) 4592e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand) 4593e06c9f83SRichard Henderson 4594e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64) 4595e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64) 4596e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64) 4597e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64) 4598e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4599e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4600e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4601e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4602e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4603e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4604e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4605e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4606e06c9f83SRichard Henderson 46074b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 46084b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 46094b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 46104b6edc0aSRichard Henderson 4611e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a, 4612e2fa6bd1SRichard Henderson void (*func)(TCGv, TCGv_i64, TCGv_i64)) 4613e2fa6bd1SRichard Henderson { 4614e2fa6bd1SRichard Henderson TCGv_i64 src1, src2; 4615e2fa6bd1SRichard Henderson TCGv dst; 4616e2fa6bd1SRichard Henderson 4617e2fa6bd1SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4618e2fa6bd1SRichard Henderson return true; 4619e2fa6bd1SRichard Henderson } 4620e2fa6bd1SRichard Henderson 4621e2fa6bd1SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4622e2fa6bd1SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4623e2fa6bd1SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4624e2fa6bd1SRichard Henderson func(dst, src1, src2); 4625e2fa6bd1SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4626e2fa6bd1SRichard Henderson return advance_pc(dc); 4627e2fa6bd1SRichard Henderson } 4628e2fa6bd1SRichard Henderson 4629e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16) 4630e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16) 4631e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16) 4632e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16) 4633e2fa6bd1SRichard Henderson 4634e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32) 4635e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32) 4636e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32) 4637e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32) 4638e2fa6bd1SRichard Henderson 4639f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 4640f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 4641f2a59b0aSRichard Henderson { 4642f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 4643f2a59b0aSRichard Henderson 4644f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4645f2a59b0aSRichard Henderson return true; 4646f2a59b0aSRichard Henderson } 4647f2a59b0aSRichard Henderson 4648f2a59b0aSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4649f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4650f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4651f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 4652f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4653f2a59b0aSRichard Henderson return advance_pc(dc); 4654f2a59b0aSRichard Henderson } 4655f2a59b0aSRichard Henderson 4656f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 4657f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 4658f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 4659f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 4660f2a59b0aSRichard Henderson 4661ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 4662ff4c711bSRichard Henderson { 4663ff4c711bSRichard Henderson TCGv_i64 dst; 4664ff4c711bSRichard Henderson TCGv_i32 src1, src2; 4665ff4c711bSRichard Henderson 4666ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4667ff4c711bSRichard Henderson return true; 4668ff4c711bSRichard Henderson } 4669ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 4670ff4c711bSRichard Henderson return raise_unimpfpop(dc); 4671ff4c711bSRichard Henderson } 4672ff4c711bSRichard Henderson 4673ff4c711bSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4674ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4675ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4676ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 4677ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4678ff4c711bSRichard Henderson return advance_pc(dc); 4679ff4c711bSRichard Henderson } 4680ff4c711bSRichard Henderson 4681afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a, 4682afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 4683afb04344SRichard Henderson { 4684afb04344SRichard Henderson TCGv_i64 dst, src0, src1, src2; 4685afb04344SRichard Henderson 4686afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4687afb04344SRichard Henderson return true; 4688afb04344SRichard Henderson } 4689afb04344SRichard Henderson 4690afb04344SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4691afb04344SRichard Henderson src0 = gen_load_fpr_D(dc, a->rd); 4692afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4693afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4694afb04344SRichard Henderson func(dst, src0, src1, src2); 4695afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4696afb04344SRichard Henderson return advance_pc(dc); 4697afb04344SRichard Henderson } 4698afb04344SRichard Henderson 4699afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 4700afb04344SRichard Henderson 4701a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 470216bedf89SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128, TCGv_i128)) 4703a4056239SRichard Henderson { 470416bedf89SRichard Henderson TCGv_i128 src1, src2; 470516bedf89SRichard Henderson 4706a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4707a4056239SRichard Henderson return true; 4708a4056239SRichard Henderson } 4709a4056239SRichard Henderson if (gen_trap_float128(dc)) { 4710a4056239SRichard Henderson return true; 4711a4056239SRichard Henderson } 4712a4056239SRichard Henderson 471316bedf89SRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 471416bedf89SRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 471516bedf89SRichard Henderson func(src1, tcg_env, src1, src2); 471616bedf89SRichard Henderson gen_store_fpr_Q(dc, a->rd, src1); 4717a4056239SRichard Henderson return advance_pc(dc); 4718a4056239SRichard Henderson } 4719a4056239SRichard Henderson 4720a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 4721a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 4722a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 4723a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 4724a4056239SRichard Henderson 47255e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 47265e3b17bbSRichard Henderson { 47275e3b17bbSRichard Henderson TCGv_i64 src1, src2; 4728ba21dc99SRichard Henderson TCGv_i128 dst; 47295e3b17bbSRichard Henderson 47305e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 47315e3b17bbSRichard Henderson return true; 47325e3b17bbSRichard Henderson } 47335e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 47345e3b17bbSRichard Henderson return true; 47355e3b17bbSRichard Henderson } 47365e3b17bbSRichard Henderson 47375e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 47385e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4739ba21dc99SRichard Henderson dst = tcg_temp_new_i128(); 4740ba21dc99SRichard Henderson gen_helper_fdmulq(dst, tcg_env, src1, src2); 4741ba21dc99SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 47425e3b17bbSRichard Henderson return advance_pc(dc); 47435e3b17bbSRichard Henderson } 47445e3b17bbSRichard Henderson 4745f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128, 4746f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4747f7ec8155SRichard Henderson { 4748f7ec8155SRichard Henderson DisasCompare cmp; 4749f7ec8155SRichard Henderson 47502c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 47512c4f56c9SRichard Henderson return false; 47522c4f56c9SRichard Henderson } 4753f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4754f7ec8155SRichard Henderson return true; 4755f7ec8155SRichard Henderson } 4756f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 4757f7ec8155SRichard Henderson return true; 4758f7ec8155SRichard Henderson } 4759f7ec8155SRichard Henderson 4760f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4761f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 4762f7ec8155SRichard Henderson return advance_pc(dc); 4763f7ec8155SRichard Henderson } 4764f7ec8155SRichard Henderson 4765f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs) 4766f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd) 4767f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq) 4768f7ec8155SRichard Henderson 4769f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128, 4770f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4771f7ec8155SRichard Henderson { 4772f7ec8155SRichard Henderson DisasCompare cmp; 4773f7ec8155SRichard Henderson 4774f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4775f7ec8155SRichard Henderson return true; 4776f7ec8155SRichard Henderson } 4777f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 4778f7ec8155SRichard Henderson return true; 4779f7ec8155SRichard Henderson } 4780f7ec8155SRichard Henderson 4781f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4782f7ec8155SRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4783f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 4784f7ec8155SRichard Henderson return advance_pc(dc); 4785f7ec8155SRichard Henderson } 4786f7ec8155SRichard Henderson 4787f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs) 4788f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd) 4789f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq) 4790f7ec8155SRichard Henderson 4791f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128, 4792f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4793f7ec8155SRichard Henderson { 4794f7ec8155SRichard Henderson DisasCompare cmp; 4795f7ec8155SRichard Henderson 4796f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4797f7ec8155SRichard Henderson return true; 4798f7ec8155SRichard Henderson } 4799f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 4800f7ec8155SRichard Henderson return true; 4801f7ec8155SRichard Henderson } 4802f7ec8155SRichard Henderson 4803f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4804f7ec8155SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4805f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 4806f7ec8155SRichard Henderson return advance_pc(dc); 4807f7ec8155SRichard Henderson } 4808f7ec8155SRichard Henderson 4809f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs) 4810f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd) 4811f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq) 4812f7ec8155SRichard Henderson 481340f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e) 481440f9ad21SRichard Henderson { 481540f9ad21SRichard Henderson TCGv_i32 src1, src2; 481640f9ad21SRichard Henderson 481740f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 481840f9ad21SRichard Henderson return false; 481940f9ad21SRichard Henderson } 482040f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 482140f9ad21SRichard Henderson return true; 482240f9ad21SRichard Henderson } 482340f9ad21SRichard Henderson 482440f9ad21SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 482540f9ad21SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 482640f9ad21SRichard Henderson if (e) { 4827d8c5b92fSRichard Henderson gen_helper_fcmpes(cpu_fcc[a->cc], tcg_env, src1, src2); 482840f9ad21SRichard Henderson } else { 4829d8c5b92fSRichard Henderson gen_helper_fcmps(cpu_fcc[a->cc], tcg_env, src1, src2); 483040f9ad21SRichard Henderson } 483140f9ad21SRichard Henderson return advance_pc(dc); 483240f9ad21SRichard Henderson } 483340f9ad21SRichard Henderson 483440f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false) 483540f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true) 483640f9ad21SRichard Henderson 483740f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e) 483840f9ad21SRichard Henderson { 483940f9ad21SRichard Henderson TCGv_i64 src1, src2; 484040f9ad21SRichard Henderson 484140f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 484240f9ad21SRichard Henderson return false; 484340f9ad21SRichard Henderson } 484440f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 484540f9ad21SRichard Henderson return true; 484640f9ad21SRichard Henderson } 484740f9ad21SRichard Henderson 484840f9ad21SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 484940f9ad21SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 485040f9ad21SRichard Henderson if (e) { 4851d8c5b92fSRichard Henderson gen_helper_fcmped(cpu_fcc[a->cc], tcg_env, src1, src2); 485240f9ad21SRichard Henderson } else { 4853d8c5b92fSRichard Henderson gen_helper_fcmpd(cpu_fcc[a->cc], tcg_env, src1, src2); 485440f9ad21SRichard Henderson } 485540f9ad21SRichard Henderson return advance_pc(dc); 485640f9ad21SRichard Henderson } 485740f9ad21SRichard Henderson 485840f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false) 485940f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true) 486040f9ad21SRichard Henderson 486140f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e) 486240f9ad21SRichard Henderson { 4863f3ceafadSRichard Henderson TCGv_i128 src1, src2; 4864f3ceafadSRichard Henderson 486540f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 486640f9ad21SRichard Henderson return false; 486740f9ad21SRichard Henderson } 486840f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 486940f9ad21SRichard Henderson return true; 487040f9ad21SRichard Henderson } 487140f9ad21SRichard Henderson if (gen_trap_float128(dc)) { 487240f9ad21SRichard Henderson return true; 487340f9ad21SRichard Henderson } 487440f9ad21SRichard Henderson 4875f3ceafadSRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 4876f3ceafadSRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 487740f9ad21SRichard Henderson if (e) { 4878d8c5b92fSRichard Henderson gen_helper_fcmpeq(cpu_fcc[a->cc], tcg_env, src1, src2); 487940f9ad21SRichard Henderson } else { 4880d8c5b92fSRichard Henderson gen_helper_fcmpq(cpu_fcc[a->cc], tcg_env, src1, src2); 488140f9ad21SRichard Henderson } 488240f9ad21SRichard Henderson return advance_pc(dc); 488340f9ad21SRichard Henderson } 488440f9ad21SRichard Henderson 488540f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false) 488640f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true) 488740f9ad21SRichard Henderson 48886e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 4889fcf5ef2aSThomas Huth { 48906e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 48916e61bc94SEmilio G. Cota int bound; 4892af00be49SEmilio G. Cota 4893af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 48946e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 48956e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 489677976769SPhilippe Mathieu-Daudé dc->def = &cpu_env(cs)->def; 48976e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 48986e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 4899c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 49006e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 4901c9b459aaSArtyom Tarasenko #endif 4902fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4903fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 49046e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 4905c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 49066e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 4907c9b459aaSArtyom Tarasenko #endif 4908fcf5ef2aSThomas Huth #endif 49096e61bc94SEmilio G. Cota /* 49106e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 49116e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 49126e61bc94SEmilio G. Cota */ 49136e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 49146e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 4915af00be49SEmilio G. Cota } 4916fcf5ef2aSThomas Huth 49176e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 49186e61bc94SEmilio G. Cota { 49196e61bc94SEmilio G. Cota } 49206e61bc94SEmilio G. Cota 49216e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 49226e61bc94SEmilio G. Cota { 49236e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 4924633c4283SRichard Henderson target_ulong npc = dc->npc; 49256e61bc94SEmilio G. Cota 4926633c4283SRichard Henderson if (npc & 3) { 4927633c4283SRichard Henderson switch (npc) { 4928633c4283SRichard Henderson case JUMP_PC: 4929fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 4930633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 4931633c4283SRichard Henderson break; 4932633c4283SRichard Henderson case DYNAMIC_PC: 4933633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 4934633c4283SRichard Henderson npc = DYNAMIC_PC; 4935633c4283SRichard Henderson break; 4936633c4283SRichard Henderson default: 4937633c4283SRichard Henderson g_assert_not_reached(); 4938fcf5ef2aSThomas Huth } 49396e61bc94SEmilio G. Cota } 4940633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 4941633c4283SRichard Henderson } 4942fcf5ef2aSThomas Huth 49436e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 49446e61bc94SEmilio G. Cota { 49456e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 49466e61bc94SEmilio G. Cota unsigned int insn; 4947fcf5ef2aSThomas Huth 494877976769SPhilippe Mathieu-Daudé insn = translator_ldl(cpu_env(cs), &dc->base, dc->pc); 4949af00be49SEmilio G. Cota dc->base.pc_next += 4; 4950878cc677SRichard Henderson 4951878cc677SRichard Henderson if (!decode(dc, insn)) { 4952ba9c09b4SRichard Henderson gen_exception(dc, TT_ILL_INSN); 4953878cc677SRichard Henderson } 4954fcf5ef2aSThomas Huth 4955af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 49566e61bc94SEmilio G. Cota return; 4957c5e6ccdfSEmilio G. Cota } 4958af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 49596e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 4960af00be49SEmilio G. Cota } 49616e61bc94SEmilio G. Cota } 4962fcf5ef2aSThomas Huth 49636e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 49646e61bc94SEmilio G. Cota { 49656e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 4966186e7890SRichard Henderson DisasDelayException *e, *e_next; 4967633c4283SRichard Henderson bool may_lookup; 49686e61bc94SEmilio G. Cota 496989527e3aSRichard Henderson finishing_insn(dc); 497089527e3aSRichard Henderson 497146bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 497246bb0137SMark Cave-Ayland case DISAS_NEXT: 497346bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 4974633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 4975fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 4976fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 4977633c4283SRichard Henderson break; 4978fcf5ef2aSThomas Huth } 4979633c4283SRichard Henderson 4980930f1865SRichard Henderson may_lookup = true; 4981633c4283SRichard Henderson if (dc->pc & 3) { 4982633c4283SRichard Henderson switch (dc->pc) { 4983633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 4984633c4283SRichard Henderson break; 4985633c4283SRichard Henderson case DYNAMIC_PC: 4986633c4283SRichard Henderson may_lookup = false; 4987633c4283SRichard Henderson break; 4988633c4283SRichard Henderson default: 4989633c4283SRichard Henderson g_assert_not_reached(); 4990633c4283SRichard Henderson } 4991633c4283SRichard Henderson } else { 4992633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 4993633c4283SRichard Henderson } 4994633c4283SRichard Henderson 4995930f1865SRichard Henderson if (dc->npc & 3) { 4996930f1865SRichard Henderson switch (dc->npc) { 4997930f1865SRichard Henderson case JUMP_PC: 4998930f1865SRichard Henderson gen_generic_branch(dc); 4999930f1865SRichard Henderson break; 5000930f1865SRichard Henderson case DYNAMIC_PC: 5001930f1865SRichard Henderson may_lookup = false; 5002930f1865SRichard Henderson break; 5003930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5004930f1865SRichard Henderson break; 5005930f1865SRichard Henderson default: 5006930f1865SRichard Henderson g_assert_not_reached(); 5007930f1865SRichard Henderson } 5008930f1865SRichard Henderson } else { 5009930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5010930f1865SRichard Henderson } 5011633c4283SRichard Henderson if (may_lookup) { 5012633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5013633c4283SRichard Henderson } else { 501407ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5015fcf5ef2aSThomas Huth } 501646bb0137SMark Cave-Ayland break; 501746bb0137SMark Cave-Ayland 501846bb0137SMark Cave-Ayland case DISAS_NORETURN: 501946bb0137SMark Cave-Ayland break; 502046bb0137SMark Cave-Ayland 502146bb0137SMark Cave-Ayland case DISAS_EXIT: 502246bb0137SMark Cave-Ayland /* Exit TB */ 502346bb0137SMark Cave-Ayland save_state(dc); 502446bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 502546bb0137SMark Cave-Ayland break; 502646bb0137SMark Cave-Ayland 502746bb0137SMark Cave-Ayland default: 502846bb0137SMark Cave-Ayland g_assert_not_reached(); 5029fcf5ef2aSThomas Huth } 5030186e7890SRichard Henderson 5031186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5032186e7890SRichard Henderson gen_set_label(e->lab); 5033186e7890SRichard Henderson 5034186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5035186e7890SRichard Henderson if (e->npc % 4 == 0) { 5036186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5037186e7890SRichard Henderson } 5038186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5039186e7890SRichard Henderson 5040186e7890SRichard Henderson e_next = e->next; 5041186e7890SRichard Henderson g_free(e); 5042186e7890SRichard Henderson } 5043fcf5ef2aSThomas Huth } 50446e61bc94SEmilio G. Cota 50458eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 50468eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 50476e61bc94SEmilio G. Cota { 50488eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 50498eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 50506e61bc94SEmilio G. Cota } 50516e61bc94SEmilio G. Cota 50526e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 50536e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 50546e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 50556e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 50566e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 50576e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 50586e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 50596e61bc94SEmilio G. Cota }; 50606e61bc94SEmilio G. Cota 5061597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 506232f0c394SAnton Johansson vaddr pc, void *host_pc) 50636e61bc94SEmilio G. Cota { 50646e61bc94SEmilio G. Cota DisasContext dc = {}; 50656e61bc94SEmilio G. Cota 5066306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5067fcf5ef2aSThomas Huth } 5068fcf5ef2aSThomas Huth 506955c3ceefSRichard Henderson void sparc_tcg_init(void) 5070fcf5ef2aSThomas Huth { 5071fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5072fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5073fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5074fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5075fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5076fcf5ef2aSThomas Huth }; 5077fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5078fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5079fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5080fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5081fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5082fcf5ef2aSThomas Huth }; 5083fcf5ef2aSThomas Huth 5084d8c5b92fSRichard Henderson static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5085d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 5086d8c5b92fSRichard Henderson { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5087d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc0" }, 5088d8c5b92fSRichard Henderson { &cpu_fcc[1], offsetof(CPUSPARCState, fcc[1]), "fcc1" }, 5089d8c5b92fSRichard Henderson { &cpu_fcc[2], offsetof(CPUSPARCState, fcc[2]), "fcc2" }, 5090d8c5b92fSRichard Henderson { &cpu_fcc[3], offsetof(CPUSPARCState, fcc[3]), "fcc3" }, 5091d8c5b92fSRichard Henderson #else 5092d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc" }, 5093d8c5b92fSRichard Henderson #endif 5094d8c5b92fSRichard Henderson }; 5095d8c5b92fSRichard Henderson 5096fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5097fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5098fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 50992a1905c7SRichard Henderson { &cpu_xcc_Z, offsetof(CPUSPARCState, xcc_Z), "xcc_Z" }, 51002a1905c7SRichard Henderson { &cpu_xcc_C, offsetof(CPUSPARCState, xcc_C), "xcc_C" }, 5101fcf5ef2aSThomas Huth #endif 51022a1905c7SRichard Henderson { &cpu_cc_N, offsetof(CPUSPARCState, cc_N), "cc_N" }, 51032a1905c7SRichard Henderson { &cpu_cc_V, offsetof(CPUSPARCState, cc_V), "cc_V" }, 51042a1905c7SRichard Henderson { &cpu_icc_Z, offsetof(CPUSPARCState, icc_Z), "icc_Z" }, 51052a1905c7SRichard Henderson { &cpu_icc_C, offsetof(CPUSPARCState, icc_C), "icc_C" }, 5106fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5107fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5108fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5109fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5110fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5111fcf5ef2aSThomas Huth }; 5112fcf5ef2aSThomas Huth 5113fcf5ef2aSThomas Huth unsigned int i; 5114fcf5ef2aSThomas Huth 5115ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5116fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5117fcf5ef2aSThomas Huth "regwptr"); 5118fcf5ef2aSThomas Huth 5119d8c5b92fSRichard Henderson for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5120d8c5b92fSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5121d8c5b92fSRichard Henderson } 5122d8c5b92fSRichard Henderson 5123fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5124ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5125fcf5ef2aSThomas Huth } 5126fcf5ef2aSThomas Huth 5127f764718dSRichard Henderson cpu_regs[0] = NULL; 5128fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5129ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5130fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5131fcf5ef2aSThomas Huth gregnames[i]); 5132fcf5ef2aSThomas Huth } 5133fcf5ef2aSThomas Huth 5134fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5135fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5136fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5137fcf5ef2aSThomas Huth gregnames[i]); 5138fcf5ef2aSThomas Huth } 5139fcf5ef2aSThomas Huth 5140fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5141ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5142fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5143fcf5ef2aSThomas Huth fregnames[i]); 5144fcf5ef2aSThomas Huth } 5145fcf5ef2aSThomas Huth } 5146fcf5ef2aSThomas Huth 5147f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5148f36aaa53SRichard Henderson const TranslationBlock *tb, 5149f36aaa53SRichard Henderson const uint64_t *data) 5150fcf5ef2aSThomas Huth { 515177976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 5152fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5153fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5154fcf5ef2aSThomas Huth 5155fcf5ef2aSThomas Huth env->pc = pc; 5156fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5157fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5158fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5159fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5160fcf5ef2aSThomas Huth if (env->cond) { 5161fcf5ef2aSThomas Huth env->npc = npc & ~3; 5162fcf5ef2aSThomas Huth } else { 5163fcf5ef2aSThomas Huth env->npc = pc + 4; 5164fcf5ef2aSThomas Huth } 5165fcf5ef2aSThomas Huth } else { 5166fcf5ef2aSThomas Huth env->npc = npc; 5167fcf5ef2aSThomas Huth } 5168fcf5ef2aSThomas Huth } 5169