1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 40633c4283SRichard Henderson #define DYNAMIC_PC 1 41633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 42633c4283SRichard Henderson #define JUMP_PC 2 43633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 44633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 45fcf5ef2aSThomas Huth 4646bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 4746bb0137SMark Cave-Ayland 48fcf5ef2aSThomas Huth /* global register indexes */ 49fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 50fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 51fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 52fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 53fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 54fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 55fcf5ef2aSThomas Huth static TCGv cpu_y; 56fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 57fcf5ef2aSThomas Huth static TCGv cpu_tbr; 58fcf5ef2aSThomas Huth #endif 59fcf5ef2aSThomas Huth static TCGv cpu_cond; 60fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 61fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 62fcf5ef2aSThomas Huth static TCGv cpu_gsr; 63fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr; 64fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver; 65fcf5ef2aSThomas Huth #else 66fcf5ef2aSThomas Huth static TCGv cpu_wim; 67fcf5ef2aSThomas Huth #endif 68fcf5ef2aSThomas Huth /* Floating point registers */ 69fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 70fcf5ef2aSThomas Huth 71186e7890SRichard Henderson typedef struct DisasDelayException { 72186e7890SRichard Henderson struct DisasDelayException *next; 73186e7890SRichard Henderson TCGLabel *lab; 74186e7890SRichard Henderson TCGv_i32 excp; 75186e7890SRichard Henderson /* Saved state at parent insn. */ 76186e7890SRichard Henderson target_ulong pc; 77186e7890SRichard Henderson target_ulong npc; 78186e7890SRichard Henderson } DisasDelayException; 79186e7890SRichard Henderson 80fcf5ef2aSThomas Huth typedef struct DisasContext { 81af00be49SEmilio G. Cota DisasContextBase base; 82fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 83fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 84fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 85fcf5ef2aSThomas Huth int mem_idx; 86c9b459aaSArtyom Tarasenko bool fpu_enabled; 87c9b459aaSArtyom Tarasenko bool address_mask_32bit; 88c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 89c9b459aaSArtyom Tarasenko bool supervisor; 90c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 91c9b459aaSArtyom Tarasenko bool hypervisor; 92c9b459aaSArtyom Tarasenko #endif 93c9b459aaSArtyom Tarasenko #endif 94c9b459aaSArtyom Tarasenko 95fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 96fcf5ef2aSThomas Huth sparc_def_t *def; 97fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 98fcf5ef2aSThomas Huth int fprs_dirty; 99fcf5ef2aSThomas Huth int asi; 100fcf5ef2aSThomas Huth #endif 101186e7890SRichard Henderson DisasDelayException *delay_excp_list; 102fcf5ef2aSThomas Huth } DisasContext; 103fcf5ef2aSThomas Huth 104fcf5ef2aSThomas Huth typedef struct { 105fcf5ef2aSThomas Huth TCGCond cond; 106fcf5ef2aSThomas Huth bool is_bool; 107fcf5ef2aSThomas Huth TCGv c1, c2; 108fcf5ef2aSThomas Huth } DisasCompare; 109fcf5ef2aSThomas Huth 110fcf5ef2aSThomas Huth // This function uses non-native bit order 111fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 112fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 113fcf5ef2aSThomas Huth 114fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 115fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 116fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 117fcf5ef2aSThomas Huth 118fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 119fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 120fcf5ef2aSThomas Huth 121fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 122fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 123fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 124fcf5ef2aSThomas Huth #else 125fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 126fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 127fcf5ef2aSThomas Huth #endif 128fcf5ef2aSThomas Huth 129fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 130fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 131fcf5ef2aSThomas Huth 132fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 133fcf5ef2aSThomas Huth { 134fcf5ef2aSThomas Huth len = 32 - len; 135fcf5ef2aSThomas Huth return (x << len) >> len; 136fcf5ef2aSThomas Huth } 137fcf5ef2aSThomas Huth 138fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 139fcf5ef2aSThomas Huth 1400c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 141fcf5ef2aSThomas Huth { 142fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 143fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 144fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 145fcf5ef2aSThomas Huth we can avoid setting it again. */ 146fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 147fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 148fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 149fcf5ef2aSThomas Huth } 150fcf5ef2aSThomas Huth #endif 151fcf5ef2aSThomas Huth } 152fcf5ef2aSThomas Huth 153fcf5ef2aSThomas Huth /* floating point registers moves */ 154fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 155fcf5ef2aSThomas Huth { 15636ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 157dc41aa7dSRichard Henderson if (src & 1) { 158dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 159dc41aa7dSRichard Henderson } else { 160dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 161fcf5ef2aSThomas Huth } 162dc41aa7dSRichard Henderson return ret; 163fcf5ef2aSThomas Huth } 164fcf5ef2aSThomas Huth 165fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 166fcf5ef2aSThomas Huth { 1678e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 1688e7bbc75SRichard Henderson 1698e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 170fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 171fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 172fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 173fcf5ef2aSThomas Huth } 174fcf5ef2aSThomas Huth 175fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 176fcf5ef2aSThomas Huth { 17736ab4623SRichard Henderson return tcg_temp_new_i32(); 178fcf5ef2aSThomas Huth } 179fcf5ef2aSThomas Huth 180fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 181fcf5ef2aSThomas Huth { 182fcf5ef2aSThomas Huth src = DFPREG(src); 183fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 184fcf5ef2aSThomas Huth } 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 187fcf5ef2aSThomas Huth { 188fcf5ef2aSThomas Huth dst = DFPREG(dst); 189fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 190fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 191fcf5ef2aSThomas Huth } 192fcf5ef2aSThomas Huth 193fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 194fcf5ef2aSThomas Huth { 195fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 196fcf5ef2aSThomas Huth } 197fcf5ef2aSThomas Huth 198fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 199fcf5ef2aSThomas Huth { 200ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 201fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 202ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 203fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 204fcf5ef2aSThomas Huth } 205fcf5ef2aSThomas Huth 206fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 207fcf5ef2aSThomas Huth { 208ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 209fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 210ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 211fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 212fcf5ef2aSThomas Huth } 213fcf5ef2aSThomas Huth 214fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 215fcf5ef2aSThomas Huth { 216ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 217fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 218ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 219fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 220fcf5ef2aSThomas Huth } 221fcf5ef2aSThomas Huth 222fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 223fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 224fcf5ef2aSThomas Huth { 225fcf5ef2aSThomas Huth dst = QFPREG(dst); 226fcf5ef2aSThomas Huth 227fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 228fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 229fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 230fcf5ef2aSThomas Huth } 231fcf5ef2aSThomas Huth 232fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 233fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 234fcf5ef2aSThomas Huth { 235fcf5ef2aSThomas Huth src = QFPREG(src); 236fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 237fcf5ef2aSThomas Huth } 238fcf5ef2aSThomas Huth 239fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 240fcf5ef2aSThomas Huth { 241fcf5ef2aSThomas Huth src = QFPREG(src); 242fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 243fcf5ef2aSThomas Huth } 244fcf5ef2aSThomas Huth 245fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 246fcf5ef2aSThomas Huth { 247fcf5ef2aSThomas Huth rd = QFPREG(rd); 248fcf5ef2aSThomas Huth rs = QFPREG(rs); 249fcf5ef2aSThomas Huth 250fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 251fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 252fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 253fcf5ef2aSThomas Huth } 254fcf5ef2aSThomas Huth #endif 255fcf5ef2aSThomas Huth 256fcf5ef2aSThomas Huth /* moves */ 257fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 258fcf5ef2aSThomas Huth #define supervisor(dc) 0 259fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 260fcf5ef2aSThomas Huth #define hypervisor(dc) 0 261fcf5ef2aSThomas Huth #endif 262fcf5ef2aSThomas Huth #else 263fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 264c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 265c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 266fcf5ef2aSThomas Huth #else 267c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 268fcf5ef2aSThomas Huth #endif 269fcf5ef2aSThomas Huth #endif 270fcf5ef2aSThomas Huth 271b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 272b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 273b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 274b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 275b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 276b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 277fcf5ef2aSThomas Huth #else 278b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 279fcf5ef2aSThomas Huth #endif 280fcf5ef2aSThomas Huth 2810c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 282fcf5ef2aSThomas Huth { 283b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 284fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 285b1bc09eaSRichard Henderson } 286fcf5ef2aSThomas Huth } 287fcf5ef2aSThomas Huth 28823ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 28923ada1b1SRichard Henderson { 29023ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 29123ada1b1SRichard Henderson } 29223ada1b1SRichard Henderson 2930c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 294fcf5ef2aSThomas Huth { 295fcf5ef2aSThomas Huth if (reg > 0) { 296fcf5ef2aSThomas Huth assert(reg < 32); 297fcf5ef2aSThomas Huth return cpu_regs[reg]; 298fcf5ef2aSThomas Huth } else { 29952123f14SRichard Henderson TCGv t = tcg_temp_new(); 300fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 301fcf5ef2aSThomas Huth return t; 302fcf5ef2aSThomas Huth } 303fcf5ef2aSThomas Huth } 304fcf5ef2aSThomas Huth 3050c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 306fcf5ef2aSThomas Huth { 307fcf5ef2aSThomas Huth if (reg > 0) { 308fcf5ef2aSThomas Huth assert(reg < 32); 309fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 310fcf5ef2aSThomas Huth } 311fcf5ef2aSThomas Huth } 312fcf5ef2aSThomas Huth 3130c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 314fcf5ef2aSThomas Huth { 315fcf5ef2aSThomas Huth if (reg > 0) { 316fcf5ef2aSThomas Huth assert(reg < 32); 317fcf5ef2aSThomas Huth return cpu_regs[reg]; 318fcf5ef2aSThomas Huth } else { 31952123f14SRichard Henderson return tcg_temp_new(); 320fcf5ef2aSThomas Huth } 321fcf5ef2aSThomas Huth } 322fcf5ef2aSThomas Huth 3235645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 324fcf5ef2aSThomas Huth { 3255645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3265645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 327fcf5ef2aSThomas Huth } 328fcf5ef2aSThomas Huth 3295645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 330fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 331fcf5ef2aSThomas Huth { 332fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 333fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 334fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 335fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 336fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 33707ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 338fcf5ef2aSThomas Huth } else { 339f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 340fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 341fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 342f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 343fcf5ef2aSThomas Huth } 344fcf5ef2aSThomas Huth } 345fcf5ef2aSThomas Huth 346fcf5ef2aSThomas Huth // XXX suboptimal 3470c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 348fcf5ef2aSThomas Huth { 349fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3500b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 351fcf5ef2aSThomas Huth } 352fcf5ef2aSThomas Huth 3530c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 354fcf5ef2aSThomas Huth { 355fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3560b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 357fcf5ef2aSThomas Huth } 358fcf5ef2aSThomas Huth 3590c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 360fcf5ef2aSThomas Huth { 361fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3620b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 363fcf5ef2aSThomas Huth } 364fcf5ef2aSThomas Huth 3650c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 366fcf5ef2aSThomas Huth { 367fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3680b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 369fcf5ef2aSThomas Huth } 370fcf5ef2aSThomas Huth 3710c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 372fcf5ef2aSThomas Huth { 373fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 374fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 375fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 376fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 377fcf5ef2aSThomas Huth } 378fcf5ef2aSThomas Huth 379fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 380fcf5ef2aSThomas Huth { 381fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 382fcf5ef2aSThomas Huth 383fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 384fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 385fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 386fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 387fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 388fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 389fcf5ef2aSThomas Huth #else 390fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 391fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 392fcf5ef2aSThomas Huth #endif 393fcf5ef2aSThomas Huth 394fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 395fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 396fcf5ef2aSThomas Huth 397fcf5ef2aSThomas Huth return carry_32; 398fcf5ef2aSThomas Huth } 399fcf5ef2aSThomas Huth 400fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 401fcf5ef2aSThomas Huth { 402fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 403fcf5ef2aSThomas Huth 404fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 405fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 406fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 407fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 408fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 409fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 410fcf5ef2aSThomas Huth #else 411fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 412fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 413fcf5ef2aSThomas Huth #endif 414fcf5ef2aSThomas Huth 415fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 416fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 417fcf5ef2aSThomas Huth 418fcf5ef2aSThomas Huth return carry_32; 419fcf5ef2aSThomas Huth } 420fcf5ef2aSThomas Huth 421fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1, 422fcf5ef2aSThomas Huth TCGv src2, int update_cc) 423fcf5ef2aSThomas Huth { 424fcf5ef2aSThomas Huth TCGv_i32 carry_32; 425fcf5ef2aSThomas Huth TCGv carry; 426fcf5ef2aSThomas Huth 427fcf5ef2aSThomas Huth switch (dc->cc_op) { 428fcf5ef2aSThomas Huth case CC_OP_DIV: 429fcf5ef2aSThomas Huth case CC_OP_LOGIC: 430fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain ADD. */ 431fcf5ef2aSThomas Huth if (update_cc) { 432fcf5ef2aSThomas Huth gen_op_add_cc(dst, src1, src2); 433fcf5ef2aSThomas Huth } else { 434fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 435fcf5ef2aSThomas Huth } 436fcf5ef2aSThomas Huth return; 437fcf5ef2aSThomas Huth 438fcf5ef2aSThomas Huth case CC_OP_ADD: 439fcf5ef2aSThomas Huth case CC_OP_TADD: 440fcf5ef2aSThomas Huth case CC_OP_TADDTV: 441fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 442fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 443fcf5ef2aSThomas Huth an ADD2 opcode. We discard the low part of the output. 444fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 445fcf5ef2aSThomas Huth generated the carry in the first place. */ 446fcf5ef2aSThomas Huth carry = tcg_temp_new(); 447fcf5ef2aSThomas Huth tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 448fcf5ef2aSThomas Huth goto add_done; 449fcf5ef2aSThomas Huth } 450fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 451fcf5ef2aSThomas Huth break; 452fcf5ef2aSThomas Huth 453fcf5ef2aSThomas Huth case CC_OP_SUB: 454fcf5ef2aSThomas Huth case CC_OP_TSUB: 455fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 456fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 457fcf5ef2aSThomas Huth break; 458fcf5ef2aSThomas Huth 459fcf5ef2aSThomas Huth default: 460fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 461fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 462ad75a51eSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 463fcf5ef2aSThomas Huth break; 464fcf5ef2aSThomas Huth } 465fcf5ef2aSThomas Huth 466fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 467fcf5ef2aSThomas Huth carry = tcg_temp_new(); 468fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 469fcf5ef2aSThomas Huth #else 470fcf5ef2aSThomas Huth carry = carry_32; 471fcf5ef2aSThomas Huth #endif 472fcf5ef2aSThomas Huth 473fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 474fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, dst, carry); 475fcf5ef2aSThomas Huth 476fcf5ef2aSThomas Huth add_done: 477fcf5ef2aSThomas Huth if (update_cc) { 478fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 479fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 480fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 481fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX); 482fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADDX; 483fcf5ef2aSThomas Huth } 484fcf5ef2aSThomas Huth } 485fcf5ef2aSThomas Huth 4860c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 487fcf5ef2aSThomas Huth { 488fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 489fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 490fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 491fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 492fcf5ef2aSThomas Huth } 493fcf5ef2aSThomas Huth 494fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 495fcf5ef2aSThomas Huth TCGv src2, int update_cc) 496fcf5ef2aSThomas Huth { 497fcf5ef2aSThomas Huth TCGv_i32 carry_32; 498fcf5ef2aSThomas Huth TCGv carry; 499fcf5ef2aSThomas Huth 500fcf5ef2aSThomas Huth switch (dc->cc_op) { 501fcf5ef2aSThomas Huth case CC_OP_DIV: 502fcf5ef2aSThomas Huth case CC_OP_LOGIC: 503fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 504fcf5ef2aSThomas Huth if (update_cc) { 505fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 506fcf5ef2aSThomas Huth } else { 507fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 508fcf5ef2aSThomas Huth } 509fcf5ef2aSThomas Huth return; 510fcf5ef2aSThomas Huth 511fcf5ef2aSThomas Huth case CC_OP_ADD: 512fcf5ef2aSThomas Huth case CC_OP_TADD: 513fcf5ef2aSThomas Huth case CC_OP_TADDTV: 514fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 515fcf5ef2aSThomas Huth break; 516fcf5ef2aSThomas Huth 517fcf5ef2aSThomas Huth case CC_OP_SUB: 518fcf5ef2aSThomas Huth case CC_OP_TSUB: 519fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 520fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 521fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 522fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 523fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 524fcf5ef2aSThomas Huth generated the carry in the first place. */ 525fcf5ef2aSThomas Huth carry = tcg_temp_new(); 526fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 527fcf5ef2aSThomas Huth goto sub_done; 528fcf5ef2aSThomas Huth } 529fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 530fcf5ef2aSThomas Huth break; 531fcf5ef2aSThomas Huth 532fcf5ef2aSThomas Huth default: 533fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 534fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 535ad75a51eSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 536fcf5ef2aSThomas Huth break; 537fcf5ef2aSThomas Huth } 538fcf5ef2aSThomas Huth 539fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 540fcf5ef2aSThomas Huth carry = tcg_temp_new(); 541fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 542fcf5ef2aSThomas Huth #else 543fcf5ef2aSThomas Huth carry = carry_32; 544fcf5ef2aSThomas Huth #endif 545fcf5ef2aSThomas Huth 546fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 547fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 548fcf5ef2aSThomas Huth 549fcf5ef2aSThomas Huth sub_done: 550fcf5ef2aSThomas Huth if (update_cc) { 551fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 552fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 553fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 554fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 555fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 556fcf5ef2aSThomas Huth } 557fcf5ef2aSThomas Huth } 558fcf5ef2aSThomas Huth 5590c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 560fcf5ef2aSThomas Huth { 561fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 562fcf5ef2aSThomas Huth 563fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 564fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 565fcf5ef2aSThomas Huth 566fcf5ef2aSThomas Huth /* old op: 567fcf5ef2aSThomas Huth if (!(env->y & 1)) 568fcf5ef2aSThomas Huth T1 = 0; 569fcf5ef2aSThomas Huth */ 57000ab7e61SRichard Henderson zero = tcg_constant_tl(0); 571fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 572fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 573fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 574fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 575fcf5ef2aSThomas Huth zero, cpu_cc_src2); 576fcf5ef2aSThomas Huth 577fcf5ef2aSThomas Huth // b2 = T0 & 1; 578fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 5790b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 58008d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 581fcf5ef2aSThomas Huth 582fcf5ef2aSThomas Huth // b1 = N ^ V; 583fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 584fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 585fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 586fcf5ef2aSThomas Huth 587fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 588fcf5ef2aSThomas Huth // src1 = T0; 589fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 590fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 591fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 592fcf5ef2aSThomas Huth 593fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 594fcf5ef2aSThomas Huth 595fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 596fcf5ef2aSThomas Huth } 597fcf5ef2aSThomas Huth 5980c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 599fcf5ef2aSThomas Huth { 600fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 601fcf5ef2aSThomas Huth if (sign_ext) { 602fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 603fcf5ef2aSThomas Huth } else { 604fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 605fcf5ef2aSThomas Huth } 606fcf5ef2aSThomas Huth #else 607fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 608fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 609fcf5ef2aSThomas Huth 610fcf5ef2aSThomas Huth if (sign_ext) { 611fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 612fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 613fcf5ef2aSThomas Huth } else { 614fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 615fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 616fcf5ef2aSThomas Huth } 617fcf5ef2aSThomas Huth 618fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 619fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 620fcf5ef2aSThomas Huth #endif 621fcf5ef2aSThomas Huth } 622fcf5ef2aSThomas Huth 6230c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 624fcf5ef2aSThomas Huth { 625fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 626fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 627fcf5ef2aSThomas Huth } 628fcf5ef2aSThomas Huth 6290c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 630fcf5ef2aSThomas Huth { 631fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 632fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 633fcf5ef2aSThomas Huth } 634fcf5ef2aSThomas Huth 635fcf5ef2aSThomas Huth // 1 6360c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 637fcf5ef2aSThomas Huth { 638fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 639fcf5ef2aSThomas Huth } 640fcf5ef2aSThomas Huth 641fcf5ef2aSThomas Huth // Z 6420c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 643fcf5ef2aSThomas Huth { 644fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 645fcf5ef2aSThomas Huth } 646fcf5ef2aSThomas Huth 647fcf5ef2aSThomas Huth // Z | (N ^ V) 6480c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 649fcf5ef2aSThomas Huth { 650fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 651fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 652fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 653fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 654fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 655fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 656fcf5ef2aSThomas Huth } 657fcf5ef2aSThomas Huth 658fcf5ef2aSThomas Huth // N ^ V 6590c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 660fcf5ef2aSThomas Huth { 661fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 662fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 663fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 664fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 665fcf5ef2aSThomas Huth } 666fcf5ef2aSThomas Huth 667fcf5ef2aSThomas Huth // C | Z 6680c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 669fcf5ef2aSThomas Huth { 670fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 671fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 672fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 673fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 674fcf5ef2aSThomas Huth } 675fcf5ef2aSThomas Huth 676fcf5ef2aSThomas Huth // C 6770c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 678fcf5ef2aSThomas Huth { 679fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 680fcf5ef2aSThomas Huth } 681fcf5ef2aSThomas Huth 682fcf5ef2aSThomas Huth // V 6830c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 684fcf5ef2aSThomas Huth { 685fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 686fcf5ef2aSThomas Huth } 687fcf5ef2aSThomas Huth 688fcf5ef2aSThomas Huth // 0 6890c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 690fcf5ef2aSThomas Huth { 691fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 692fcf5ef2aSThomas Huth } 693fcf5ef2aSThomas Huth 694fcf5ef2aSThomas Huth // N 6950c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 696fcf5ef2aSThomas Huth { 697fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 698fcf5ef2aSThomas Huth } 699fcf5ef2aSThomas Huth 700fcf5ef2aSThomas Huth // !Z 7010c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 702fcf5ef2aSThomas Huth { 703fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 704fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 705fcf5ef2aSThomas Huth } 706fcf5ef2aSThomas Huth 707fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 7080c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 709fcf5ef2aSThomas Huth { 710fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 711fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 712fcf5ef2aSThomas Huth } 713fcf5ef2aSThomas Huth 714fcf5ef2aSThomas Huth // !(N ^ V) 7150c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 716fcf5ef2aSThomas Huth { 717fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 718fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 719fcf5ef2aSThomas Huth } 720fcf5ef2aSThomas Huth 721fcf5ef2aSThomas Huth // !(C | Z) 7220c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 723fcf5ef2aSThomas Huth { 724fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 725fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 726fcf5ef2aSThomas Huth } 727fcf5ef2aSThomas Huth 728fcf5ef2aSThomas Huth // !C 7290c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 730fcf5ef2aSThomas Huth { 731fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 732fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 733fcf5ef2aSThomas Huth } 734fcf5ef2aSThomas Huth 735fcf5ef2aSThomas Huth // !N 7360c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 737fcf5ef2aSThomas Huth { 738fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 739fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 740fcf5ef2aSThomas Huth } 741fcf5ef2aSThomas Huth 742fcf5ef2aSThomas Huth // !V 7430c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 744fcf5ef2aSThomas Huth { 745fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 746fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 747fcf5ef2aSThomas Huth } 748fcf5ef2aSThomas Huth 749fcf5ef2aSThomas Huth /* 750fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 751fcf5ef2aSThomas Huth 0 = 752fcf5ef2aSThomas Huth 1 < 753fcf5ef2aSThomas Huth 2 > 754fcf5ef2aSThomas Huth 3 unordered 755fcf5ef2aSThomas Huth */ 7560c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 757fcf5ef2aSThomas Huth unsigned int fcc_offset) 758fcf5ef2aSThomas Huth { 759fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 760fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 761fcf5ef2aSThomas Huth } 762fcf5ef2aSThomas Huth 7630c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 764fcf5ef2aSThomas Huth { 765fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 766fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 767fcf5ef2aSThomas Huth } 768fcf5ef2aSThomas Huth 769fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 7700c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 771fcf5ef2aSThomas Huth { 772fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 773fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 774fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 775fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 776fcf5ef2aSThomas Huth } 777fcf5ef2aSThomas Huth 778fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 7790c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 780fcf5ef2aSThomas Huth { 781fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 782fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 783fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 784fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 785fcf5ef2aSThomas Huth } 786fcf5ef2aSThomas Huth 787fcf5ef2aSThomas Huth // 1 or 3: FCC0 7880c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 789fcf5ef2aSThomas Huth { 790fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 791fcf5ef2aSThomas Huth } 792fcf5ef2aSThomas Huth 793fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 7940c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 795fcf5ef2aSThomas Huth { 796fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 797fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 798fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 799fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 800fcf5ef2aSThomas Huth } 801fcf5ef2aSThomas Huth 802fcf5ef2aSThomas Huth // 2 or 3: FCC1 8030c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 804fcf5ef2aSThomas Huth { 805fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth 808fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 8090c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 810fcf5ef2aSThomas Huth { 811fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 812fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 813fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 814fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 815fcf5ef2aSThomas Huth } 816fcf5ef2aSThomas Huth 817fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 8180c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 819fcf5ef2aSThomas Huth { 820fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 821fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 822fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 823fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 824fcf5ef2aSThomas Huth } 825fcf5ef2aSThomas Huth 826fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 8270c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 828fcf5ef2aSThomas Huth { 829fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 830fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 831fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 832fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 833fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 834fcf5ef2aSThomas Huth } 835fcf5ef2aSThomas Huth 836fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 8370c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 838fcf5ef2aSThomas Huth { 839fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 840fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 841fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 842fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 843fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 844fcf5ef2aSThomas Huth } 845fcf5ef2aSThomas Huth 846fcf5ef2aSThomas Huth // 0 or 2: !FCC0 8470c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 848fcf5ef2aSThomas Huth { 849fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 850fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 851fcf5ef2aSThomas Huth } 852fcf5ef2aSThomas Huth 853fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 8540c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 855fcf5ef2aSThomas Huth { 856fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 857fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 858fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 859fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 860fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 861fcf5ef2aSThomas Huth } 862fcf5ef2aSThomas Huth 863fcf5ef2aSThomas Huth // 0 or 1: !FCC1 8640c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 865fcf5ef2aSThomas Huth { 866fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 867fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 868fcf5ef2aSThomas Huth } 869fcf5ef2aSThomas Huth 870fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 8710c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 872fcf5ef2aSThomas Huth { 873fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 874fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 875fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 876fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 877fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 878fcf5ef2aSThomas Huth } 879fcf5ef2aSThomas Huth 880fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 8810c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 882fcf5ef2aSThomas Huth { 883fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 884fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 885fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 886fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 887fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 888fcf5ef2aSThomas Huth } 889fcf5ef2aSThomas Huth 8900c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 891fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 892fcf5ef2aSThomas Huth { 893fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 894fcf5ef2aSThomas Huth 895fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 896fcf5ef2aSThomas Huth 897fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 898fcf5ef2aSThomas Huth 899fcf5ef2aSThomas Huth gen_set_label(l1); 900fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 901fcf5ef2aSThomas Huth } 902fcf5ef2aSThomas Huth 903fcf5ef2aSThomas Huth static void gen_branch_a(DisasContext *dc, target_ulong pc1) 904fcf5ef2aSThomas Huth { 905fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 906fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 907fcf5ef2aSThomas Huth 908fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cond, 0, l1); 909fcf5ef2aSThomas Huth 910fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, npc, pc1); 911fcf5ef2aSThomas Huth 912fcf5ef2aSThomas Huth gen_set_label(l1); 913fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, npc + 4, npc + 8); 914fcf5ef2aSThomas Huth 915af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 916fcf5ef2aSThomas Huth } 917fcf5ef2aSThomas Huth 918fcf5ef2aSThomas Huth static void gen_branch_n(DisasContext *dc, target_ulong pc1) 919fcf5ef2aSThomas Huth { 920fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 921fcf5ef2aSThomas Huth 922633c4283SRichard Henderson if (npc & 3) { 923633c4283SRichard Henderson switch (npc) { 924633c4283SRichard Henderson case DYNAMIC_PC: 925633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 926633c4283SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 927633c4283SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 928633c4283SRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, 929633c4283SRichard Henderson cpu_cond, tcg_constant_tl(0), 930633c4283SRichard Henderson tcg_constant_tl(pc1), cpu_npc); 931633c4283SRichard Henderson dc->pc = npc; 932633c4283SRichard Henderson break; 933633c4283SRichard Henderson default: 934633c4283SRichard Henderson g_assert_not_reached(); 935633c4283SRichard Henderson } 936633c4283SRichard Henderson } else { 937fcf5ef2aSThomas Huth dc->pc = npc; 938fcf5ef2aSThomas Huth dc->jump_pc[0] = pc1; 939fcf5ef2aSThomas Huth dc->jump_pc[1] = npc + 4; 940fcf5ef2aSThomas Huth dc->npc = JUMP_PC; 941fcf5ef2aSThomas Huth } 942fcf5ef2aSThomas Huth } 943fcf5ef2aSThomas Huth 9440c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 945fcf5ef2aSThomas Huth { 94600ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 94700ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 94800ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 949fcf5ef2aSThomas Huth 950fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 951fcf5ef2aSThomas Huth } 952fcf5ef2aSThomas Huth 953fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 954fcf5ef2aSThomas Huth have been set for a jump */ 9550c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 956fcf5ef2aSThomas Huth { 957fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 958fcf5ef2aSThomas Huth gen_generic_branch(dc); 95999c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 960fcf5ef2aSThomas Huth } 961fcf5ef2aSThomas Huth } 962fcf5ef2aSThomas Huth 9630c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 964fcf5ef2aSThomas Huth { 965633c4283SRichard Henderson if (dc->npc & 3) { 966633c4283SRichard Henderson switch (dc->npc) { 967633c4283SRichard Henderson case JUMP_PC: 968fcf5ef2aSThomas Huth gen_generic_branch(dc); 96999c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 970633c4283SRichard Henderson break; 971633c4283SRichard Henderson case DYNAMIC_PC: 972633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 973633c4283SRichard Henderson break; 974633c4283SRichard Henderson default: 975633c4283SRichard Henderson g_assert_not_reached(); 976633c4283SRichard Henderson } 977633c4283SRichard Henderson } else { 978fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 979fcf5ef2aSThomas Huth } 980fcf5ef2aSThomas Huth } 981fcf5ef2aSThomas Huth 9820c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 983fcf5ef2aSThomas Huth { 984fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 985fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 986ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 987fcf5ef2aSThomas Huth } 988fcf5ef2aSThomas Huth } 989fcf5ef2aSThomas Huth 9900c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 991fcf5ef2aSThomas Huth { 992fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 993fcf5ef2aSThomas Huth save_npc(dc); 994fcf5ef2aSThomas Huth } 995fcf5ef2aSThomas Huth 996fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 997fcf5ef2aSThomas Huth { 998fcf5ef2aSThomas Huth save_state(dc); 999ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1000af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1001fcf5ef2aSThomas Huth } 1002fcf5ef2aSThomas Huth 1003186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1004fcf5ef2aSThomas Huth { 1005186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1006186e7890SRichard Henderson 1007186e7890SRichard Henderson e->next = dc->delay_excp_list; 1008186e7890SRichard Henderson dc->delay_excp_list = e; 1009186e7890SRichard Henderson 1010186e7890SRichard Henderson e->lab = gen_new_label(); 1011186e7890SRichard Henderson e->excp = excp; 1012186e7890SRichard Henderson e->pc = dc->pc; 1013186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1014186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1015186e7890SRichard Henderson e->npc = dc->npc; 1016186e7890SRichard Henderson 1017186e7890SRichard Henderson return e->lab; 1018186e7890SRichard Henderson } 1019186e7890SRichard Henderson 1020186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1021186e7890SRichard Henderson { 1022186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1023186e7890SRichard Henderson } 1024186e7890SRichard Henderson 1025186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1026186e7890SRichard Henderson { 1027186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1028186e7890SRichard Henderson TCGLabel *lab; 1029186e7890SRichard Henderson 1030186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1031186e7890SRichard Henderson 1032186e7890SRichard Henderson flush_cond(dc); 1033186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1034186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1035fcf5ef2aSThomas Huth } 1036fcf5ef2aSThomas Huth 10370c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1038fcf5ef2aSThomas Huth { 1039633c4283SRichard Henderson if (dc->npc & 3) { 1040633c4283SRichard Henderson switch (dc->npc) { 1041633c4283SRichard Henderson case JUMP_PC: 1042fcf5ef2aSThomas Huth gen_generic_branch(dc); 1043fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 104499c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1045633c4283SRichard Henderson break; 1046633c4283SRichard Henderson case DYNAMIC_PC: 1047633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1048fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1049633c4283SRichard Henderson dc->pc = dc->npc; 1050633c4283SRichard Henderson break; 1051633c4283SRichard Henderson default: 1052633c4283SRichard Henderson g_assert_not_reached(); 1053633c4283SRichard Henderson } 1054fcf5ef2aSThomas Huth } else { 1055fcf5ef2aSThomas Huth dc->pc = dc->npc; 1056fcf5ef2aSThomas Huth } 1057fcf5ef2aSThomas Huth } 1058fcf5ef2aSThomas Huth 10590c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1060fcf5ef2aSThomas Huth { 1061fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1062fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1063fcf5ef2aSThomas Huth } 1064fcf5ef2aSThomas Huth 1065fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1066fcf5ef2aSThomas Huth DisasContext *dc) 1067fcf5ef2aSThomas Huth { 1068fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1069fcf5ef2aSThomas Huth TCG_COND_NEVER, 1070fcf5ef2aSThomas Huth TCG_COND_EQ, 1071fcf5ef2aSThomas Huth TCG_COND_LE, 1072fcf5ef2aSThomas Huth TCG_COND_LT, 1073fcf5ef2aSThomas Huth TCG_COND_LEU, 1074fcf5ef2aSThomas Huth TCG_COND_LTU, 1075fcf5ef2aSThomas Huth -1, /* neg */ 1076fcf5ef2aSThomas Huth -1, /* overflow */ 1077fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1078fcf5ef2aSThomas Huth TCG_COND_NE, 1079fcf5ef2aSThomas Huth TCG_COND_GT, 1080fcf5ef2aSThomas Huth TCG_COND_GE, 1081fcf5ef2aSThomas Huth TCG_COND_GTU, 1082fcf5ef2aSThomas Huth TCG_COND_GEU, 1083fcf5ef2aSThomas Huth -1, /* pos */ 1084fcf5ef2aSThomas Huth -1, /* no overflow */ 1085fcf5ef2aSThomas Huth }; 1086fcf5ef2aSThomas Huth 1087fcf5ef2aSThomas Huth static int logic_cond[16] = { 1088fcf5ef2aSThomas Huth TCG_COND_NEVER, 1089fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1090fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1091fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1092fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1093fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1094fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1095fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1096fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1097fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1098fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1099fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1100fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1101fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1102fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1103fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1104fcf5ef2aSThomas Huth }; 1105fcf5ef2aSThomas Huth 1106fcf5ef2aSThomas Huth TCGv_i32 r_src; 1107fcf5ef2aSThomas Huth TCGv r_dst; 1108fcf5ef2aSThomas Huth 1109fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1110fcf5ef2aSThomas Huth if (xcc) { 1111fcf5ef2aSThomas Huth r_src = cpu_xcc; 1112fcf5ef2aSThomas Huth } else { 1113fcf5ef2aSThomas Huth r_src = cpu_psr; 1114fcf5ef2aSThomas Huth } 1115fcf5ef2aSThomas Huth #else 1116fcf5ef2aSThomas Huth r_src = cpu_psr; 1117fcf5ef2aSThomas Huth #endif 1118fcf5ef2aSThomas Huth 1119fcf5ef2aSThomas Huth switch (dc->cc_op) { 1120fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1121fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1122fcf5ef2aSThomas Huth do_compare_dst_0: 1123fcf5ef2aSThomas Huth cmp->is_bool = false; 112400ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1125fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1126fcf5ef2aSThomas Huth if (!xcc) { 1127fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1128fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1129fcf5ef2aSThomas Huth break; 1130fcf5ef2aSThomas Huth } 1131fcf5ef2aSThomas Huth #endif 1132fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1133fcf5ef2aSThomas Huth break; 1134fcf5ef2aSThomas Huth 1135fcf5ef2aSThomas Huth case CC_OP_SUB: 1136fcf5ef2aSThomas Huth switch (cond) { 1137fcf5ef2aSThomas Huth case 6: /* neg */ 1138fcf5ef2aSThomas Huth case 14: /* pos */ 1139fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1140fcf5ef2aSThomas Huth goto do_compare_dst_0; 1141fcf5ef2aSThomas Huth 1142fcf5ef2aSThomas Huth case 7: /* overflow */ 1143fcf5ef2aSThomas Huth case 15: /* !overflow */ 1144fcf5ef2aSThomas Huth goto do_dynamic; 1145fcf5ef2aSThomas Huth 1146fcf5ef2aSThomas Huth default: 1147fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1148fcf5ef2aSThomas Huth cmp->is_bool = false; 1149fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1150fcf5ef2aSThomas Huth if (!xcc) { 1151fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1152fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1153fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1154fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1155fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1156fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1157fcf5ef2aSThomas Huth break; 1158fcf5ef2aSThomas Huth } 1159fcf5ef2aSThomas Huth #endif 1160fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1161fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1162fcf5ef2aSThomas Huth break; 1163fcf5ef2aSThomas Huth } 1164fcf5ef2aSThomas Huth break; 1165fcf5ef2aSThomas Huth 1166fcf5ef2aSThomas Huth default: 1167fcf5ef2aSThomas Huth do_dynamic: 1168ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1169fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1170fcf5ef2aSThomas Huth /* FALLTHRU */ 1171fcf5ef2aSThomas Huth 1172fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1173fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1174fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1175fcf5ef2aSThomas Huth cmp->is_bool = true; 1176fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 117700ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1178fcf5ef2aSThomas Huth 1179fcf5ef2aSThomas Huth switch (cond) { 1180fcf5ef2aSThomas Huth case 0x0: 1181fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1182fcf5ef2aSThomas Huth break; 1183fcf5ef2aSThomas Huth case 0x1: 1184fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1185fcf5ef2aSThomas Huth break; 1186fcf5ef2aSThomas Huth case 0x2: 1187fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1188fcf5ef2aSThomas Huth break; 1189fcf5ef2aSThomas Huth case 0x3: 1190fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1191fcf5ef2aSThomas Huth break; 1192fcf5ef2aSThomas Huth case 0x4: 1193fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1194fcf5ef2aSThomas Huth break; 1195fcf5ef2aSThomas Huth case 0x5: 1196fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1197fcf5ef2aSThomas Huth break; 1198fcf5ef2aSThomas Huth case 0x6: 1199fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1200fcf5ef2aSThomas Huth break; 1201fcf5ef2aSThomas Huth case 0x7: 1202fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1203fcf5ef2aSThomas Huth break; 1204fcf5ef2aSThomas Huth case 0x8: 1205fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1206fcf5ef2aSThomas Huth break; 1207fcf5ef2aSThomas Huth case 0x9: 1208fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1209fcf5ef2aSThomas Huth break; 1210fcf5ef2aSThomas Huth case 0xa: 1211fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1212fcf5ef2aSThomas Huth break; 1213fcf5ef2aSThomas Huth case 0xb: 1214fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1215fcf5ef2aSThomas Huth break; 1216fcf5ef2aSThomas Huth case 0xc: 1217fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1218fcf5ef2aSThomas Huth break; 1219fcf5ef2aSThomas Huth case 0xd: 1220fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1221fcf5ef2aSThomas Huth break; 1222fcf5ef2aSThomas Huth case 0xe: 1223fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1224fcf5ef2aSThomas Huth break; 1225fcf5ef2aSThomas Huth case 0xf: 1226fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1227fcf5ef2aSThomas Huth break; 1228fcf5ef2aSThomas Huth } 1229fcf5ef2aSThomas Huth break; 1230fcf5ef2aSThomas Huth } 1231fcf5ef2aSThomas Huth } 1232fcf5ef2aSThomas Huth 1233fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1234fcf5ef2aSThomas Huth { 1235fcf5ef2aSThomas Huth unsigned int offset; 1236fcf5ef2aSThomas Huth TCGv r_dst; 1237fcf5ef2aSThomas Huth 1238fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1239fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1240fcf5ef2aSThomas Huth cmp->is_bool = true; 1241fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 124200ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1243fcf5ef2aSThomas Huth 1244fcf5ef2aSThomas Huth switch (cc) { 1245fcf5ef2aSThomas Huth default: 1246fcf5ef2aSThomas Huth case 0x0: 1247fcf5ef2aSThomas Huth offset = 0; 1248fcf5ef2aSThomas Huth break; 1249fcf5ef2aSThomas Huth case 0x1: 1250fcf5ef2aSThomas Huth offset = 32 - 10; 1251fcf5ef2aSThomas Huth break; 1252fcf5ef2aSThomas Huth case 0x2: 1253fcf5ef2aSThomas Huth offset = 34 - 10; 1254fcf5ef2aSThomas Huth break; 1255fcf5ef2aSThomas Huth case 0x3: 1256fcf5ef2aSThomas Huth offset = 36 - 10; 1257fcf5ef2aSThomas Huth break; 1258fcf5ef2aSThomas Huth } 1259fcf5ef2aSThomas Huth 1260fcf5ef2aSThomas Huth switch (cond) { 1261fcf5ef2aSThomas Huth case 0x0: 1262fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1263fcf5ef2aSThomas Huth break; 1264fcf5ef2aSThomas Huth case 0x1: 1265fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1266fcf5ef2aSThomas Huth break; 1267fcf5ef2aSThomas Huth case 0x2: 1268fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1269fcf5ef2aSThomas Huth break; 1270fcf5ef2aSThomas Huth case 0x3: 1271fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1272fcf5ef2aSThomas Huth break; 1273fcf5ef2aSThomas Huth case 0x4: 1274fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1275fcf5ef2aSThomas Huth break; 1276fcf5ef2aSThomas Huth case 0x5: 1277fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1278fcf5ef2aSThomas Huth break; 1279fcf5ef2aSThomas Huth case 0x6: 1280fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1281fcf5ef2aSThomas Huth break; 1282fcf5ef2aSThomas Huth case 0x7: 1283fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1284fcf5ef2aSThomas Huth break; 1285fcf5ef2aSThomas Huth case 0x8: 1286fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1287fcf5ef2aSThomas Huth break; 1288fcf5ef2aSThomas Huth case 0x9: 1289fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1290fcf5ef2aSThomas Huth break; 1291fcf5ef2aSThomas Huth case 0xa: 1292fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1293fcf5ef2aSThomas Huth break; 1294fcf5ef2aSThomas Huth case 0xb: 1295fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1296fcf5ef2aSThomas Huth break; 1297fcf5ef2aSThomas Huth case 0xc: 1298fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1299fcf5ef2aSThomas Huth break; 1300fcf5ef2aSThomas Huth case 0xd: 1301fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1302fcf5ef2aSThomas Huth break; 1303fcf5ef2aSThomas Huth case 0xe: 1304fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1305fcf5ef2aSThomas Huth break; 1306fcf5ef2aSThomas Huth case 0xf: 1307fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1308fcf5ef2aSThomas Huth break; 1309fcf5ef2aSThomas Huth } 1310fcf5ef2aSThomas Huth } 1311fcf5ef2aSThomas Huth 1312fcf5ef2aSThomas Huth static void gen_cond(TCGv r_dst, unsigned int cc, unsigned int cond, 1313fcf5ef2aSThomas Huth DisasContext *dc) 1314fcf5ef2aSThomas Huth { 1315fcf5ef2aSThomas Huth DisasCompare cmp; 1316fcf5ef2aSThomas Huth gen_compare(&cmp, cc, cond, dc); 1317fcf5ef2aSThomas Huth 1318fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1319fcf5ef2aSThomas Huth if (cmp.is_bool) { 1320fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1321fcf5ef2aSThomas Huth } else { 1322fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1323fcf5ef2aSThomas Huth } 1324fcf5ef2aSThomas Huth } 1325fcf5ef2aSThomas Huth 1326fcf5ef2aSThomas Huth static void gen_fcond(TCGv r_dst, unsigned int cc, unsigned int cond) 1327fcf5ef2aSThomas Huth { 1328fcf5ef2aSThomas Huth DisasCompare cmp; 1329fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 1330fcf5ef2aSThomas Huth 1331fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1332fcf5ef2aSThomas Huth if (cmp.is_bool) { 1333fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1334fcf5ef2aSThomas Huth } else { 1335fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1336fcf5ef2aSThomas Huth } 1337fcf5ef2aSThomas Huth } 1338fcf5ef2aSThomas Huth 1339fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1340fcf5ef2aSThomas Huth // Inverted logic 1341fcf5ef2aSThomas Huth static const int gen_tcg_cond_reg[8] = { 1342fcf5ef2aSThomas Huth -1, 1343fcf5ef2aSThomas Huth TCG_COND_NE, 1344fcf5ef2aSThomas Huth TCG_COND_GT, 1345fcf5ef2aSThomas Huth TCG_COND_GE, 1346fcf5ef2aSThomas Huth -1, 1347fcf5ef2aSThomas Huth TCG_COND_EQ, 1348fcf5ef2aSThomas Huth TCG_COND_LE, 1349fcf5ef2aSThomas Huth TCG_COND_LT, 1350fcf5ef2aSThomas Huth }; 1351fcf5ef2aSThomas Huth 1352fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1353fcf5ef2aSThomas Huth { 1354fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1355fcf5ef2aSThomas Huth cmp->is_bool = false; 1356fcf5ef2aSThomas Huth cmp->c1 = r_src; 135700ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1358fcf5ef2aSThomas Huth } 1359fcf5ef2aSThomas Huth 13600c2e96c1SRichard Henderson static void gen_cond_reg(TCGv r_dst, int cond, TCGv r_src) 1361fcf5ef2aSThomas Huth { 1362fcf5ef2aSThomas Huth DisasCompare cmp; 1363fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, r_src); 1364fcf5ef2aSThomas Huth 1365fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1366fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1367fcf5ef2aSThomas Huth } 1368fcf5ef2aSThomas Huth #endif 1369fcf5ef2aSThomas Huth 1370fcf5ef2aSThomas Huth static void do_fbranch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1371fcf5ef2aSThomas Huth { 1372fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1373fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1374fcf5ef2aSThomas Huth 1375fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1376fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1377fcf5ef2aSThomas Huth } 1378fcf5ef2aSThomas Huth if (cond == 0x0) { 1379fcf5ef2aSThomas Huth /* unconditional not taken */ 1380fcf5ef2aSThomas Huth if (a) { 1381fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1382fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1383fcf5ef2aSThomas Huth } else { 1384fcf5ef2aSThomas Huth dc->pc = dc->npc; 1385fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1386fcf5ef2aSThomas Huth } 1387fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1388fcf5ef2aSThomas Huth /* unconditional taken */ 1389fcf5ef2aSThomas Huth if (a) { 1390fcf5ef2aSThomas Huth dc->pc = target; 1391fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1392fcf5ef2aSThomas Huth } else { 1393fcf5ef2aSThomas Huth dc->pc = dc->npc; 1394fcf5ef2aSThomas Huth dc->npc = target; 1395fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1396fcf5ef2aSThomas Huth } 1397fcf5ef2aSThomas Huth } else { 1398fcf5ef2aSThomas Huth flush_cond(dc); 1399fcf5ef2aSThomas Huth gen_fcond(cpu_cond, cc, cond); 1400fcf5ef2aSThomas Huth if (a) { 1401fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1402fcf5ef2aSThomas Huth } else { 1403fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1404fcf5ef2aSThomas Huth } 1405fcf5ef2aSThomas Huth } 1406fcf5ef2aSThomas Huth } 1407fcf5ef2aSThomas Huth 1408fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1409fcf5ef2aSThomas Huth static void do_branch_reg(DisasContext *dc, int32_t offset, uint32_t insn, 1410fcf5ef2aSThomas Huth TCGv r_reg) 1411fcf5ef2aSThomas Huth { 1412fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29)); 1413fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1414fcf5ef2aSThomas Huth 1415fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1416fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1417fcf5ef2aSThomas Huth } 1418fcf5ef2aSThomas Huth flush_cond(dc); 1419fcf5ef2aSThomas Huth gen_cond_reg(cpu_cond, cond, r_reg); 1420fcf5ef2aSThomas Huth if (a) { 1421fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1422fcf5ef2aSThomas Huth } else { 1423fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1424fcf5ef2aSThomas Huth } 1425fcf5ef2aSThomas Huth } 1426fcf5ef2aSThomas Huth 14270c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1428fcf5ef2aSThomas Huth { 1429fcf5ef2aSThomas Huth switch (fccno) { 1430fcf5ef2aSThomas Huth case 0: 1431ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1432fcf5ef2aSThomas Huth break; 1433fcf5ef2aSThomas Huth case 1: 1434ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1435fcf5ef2aSThomas Huth break; 1436fcf5ef2aSThomas Huth case 2: 1437ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1438fcf5ef2aSThomas Huth break; 1439fcf5ef2aSThomas Huth case 3: 1440ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1441fcf5ef2aSThomas Huth break; 1442fcf5ef2aSThomas Huth } 1443fcf5ef2aSThomas Huth } 1444fcf5ef2aSThomas Huth 14450c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1446fcf5ef2aSThomas Huth { 1447fcf5ef2aSThomas Huth switch (fccno) { 1448fcf5ef2aSThomas Huth case 0: 1449ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1450fcf5ef2aSThomas Huth break; 1451fcf5ef2aSThomas Huth case 1: 1452ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1453fcf5ef2aSThomas Huth break; 1454fcf5ef2aSThomas Huth case 2: 1455ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1456fcf5ef2aSThomas Huth break; 1457fcf5ef2aSThomas Huth case 3: 1458ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1459fcf5ef2aSThomas Huth break; 1460fcf5ef2aSThomas Huth } 1461fcf5ef2aSThomas Huth } 1462fcf5ef2aSThomas Huth 14630c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1464fcf5ef2aSThomas Huth { 1465fcf5ef2aSThomas Huth switch (fccno) { 1466fcf5ef2aSThomas Huth case 0: 1467ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1468fcf5ef2aSThomas Huth break; 1469fcf5ef2aSThomas Huth case 1: 1470ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1471fcf5ef2aSThomas Huth break; 1472fcf5ef2aSThomas Huth case 2: 1473ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1474fcf5ef2aSThomas Huth break; 1475fcf5ef2aSThomas Huth case 3: 1476ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1477fcf5ef2aSThomas Huth break; 1478fcf5ef2aSThomas Huth } 1479fcf5ef2aSThomas Huth } 1480fcf5ef2aSThomas Huth 14810c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1482fcf5ef2aSThomas Huth { 1483fcf5ef2aSThomas Huth switch (fccno) { 1484fcf5ef2aSThomas Huth case 0: 1485ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1486fcf5ef2aSThomas Huth break; 1487fcf5ef2aSThomas Huth case 1: 1488ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1489fcf5ef2aSThomas Huth break; 1490fcf5ef2aSThomas Huth case 2: 1491ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1492fcf5ef2aSThomas Huth break; 1493fcf5ef2aSThomas Huth case 3: 1494ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1495fcf5ef2aSThomas Huth break; 1496fcf5ef2aSThomas Huth } 1497fcf5ef2aSThomas Huth } 1498fcf5ef2aSThomas Huth 14990c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1500fcf5ef2aSThomas Huth { 1501fcf5ef2aSThomas Huth switch (fccno) { 1502fcf5ef2aSThomas Huth case 0: 1503ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1504fcf5ef2aSThomas Huth break; 1505fcf5ef2aSThomas Huth case 1: 1506ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1507fcf5ef2aSThomas Huth break; 1508fcf5ef2aSThomas Huth case 2: 1509ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1510fcf5ef2aSThomas Huth break; 1511fcf5ef2aSThomas Huth case 3: 1512ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1513fcf5ef2aSThomas Huth break; 1514fcf5ef2aSThomas Huth } 1515fcf5ef2aSThomas Huth } 1516fcf5ef2aSThomas Huth 15170c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1518fcf5ef2aSThomas Huth { 1519fcf5ef2aSThomas Huth switch (fccno) { 1520fcf5ef2aSThomas Huth case 0: 1521ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1522fcf5ef2aSThomas Huth break; 1523fcf5ef2aSThomas Huth case 1: 1524ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1525fcf5ef2aSThomas Huth break; 1526fcf5ef2aSThomas Huth case 2: 1527ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1528fcf5ef2aSThomas Huth break; 1529fcf5ef2aSThomas Huth case 3: 1530ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1531fcf5ef2aSThomas Huth break; 1532fcf5ef2aSThomas Huth } 1533fcf5ef2aSThomas Huth } 1534fcf5ef2aSThomas Huth 1535fcf5ef2aSThomas Huth #else 1536fcf5ef2aSThomas Huth 15370c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1538fcf5ef2aSThomas Huth { 1539ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1540fcf5ef2aSThomas Huth } 1541fcf5ef2aSThomas Huth 15420c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1543fcf5ef2aSThomas Huth { 1544ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1545fcf5ef2aSThomas Huth } 1546fcf5ef2aSThomas Huth 15470c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1548fcf5ef2aSThomas Huth { 1549ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1550fcf5ef2aSThomas Huth } 1551fcf5ef2aSThomas Huth 15520c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1553fcf5ef2aSThomas Huth { 1554ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1555fcf5ef2aSThomas Huth } 1556fcf5ef2aSThomas Huth 15570c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1558fcf5ef2aSThomas Huth { 1559ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1560fcf5ef2aSThomas Huth } 1561fcf5ef2aSThomas Huth 15620c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1563fcf5ef2aSThomas Huth { 1564ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1565fcf5ef2aSThomas Huth } 1566fcf5ef2aSThomas Huth #endif 1567fcf5ef2aSThomas Huth 1568fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1569fcf5ef2aSThomas Huth { 1570fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1571fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1572fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1573fcf5ef2aSThomas Huth } 1574fcf5ef2aSThomas Huth 1575fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1576fcf5ef2aSThomas Huth { 1577fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1578fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1579fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1580fcf5ef2aSThomas Huth return 1; 1581fcf5ef2aSThomas Huth } 1582fcf5ef2aSThomas Huth #endif 1583fcf5ef2aSThomas Huth return 0; 1584fcf5ef2aSThomas Huth } 1585fcf5ef2aSThomas Huth 15860c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1587fcf5ef2aSThomas Huth { 1588fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1589fcf5ef2aSThomas Huth } 1590fcf5ef2aSThomas Huth 15910c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1592fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1593fcf5ef2aSThomas Huth { 1594fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1595fcf5ef2aSThomas Huth 1596fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1597fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1598fcf5ef2aSThomas Huth 1599ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1600ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1601fcf5ef2aSThomas Huth 1602fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1603fcf5ef2aSThomas Huth } 1604fcf5ef2aSThomas Huth 16050c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1606fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1607fcf5ef2aSThomas Huth { 1608fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1609fcf5ef2aSThomas Huth 1610fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1611fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1612fcf5ef2aSThomas Huth 1613fcf5ef2aSThomas Huth gen(dst, src); 1614fcf5ef2aSThomas Huth 1615fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1616fcf5ef2aSThomas Huth } 1617fcf5ef2aSThomas Huth 16180c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1619fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1620fcf5ef2aSThomas Huth { 1621fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1622fcf5ef2aSThomas Huth 1623fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1624fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1625fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1626fcf5ef2aSThomas Huth 1627ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1628ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1629fcf5ef2aSThomas Huth 1630fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1631fcf5ef2aSThomas Huth } 1632fcf5ef2aSThomas Huth 1633fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16340c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1635fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1636fcf5ef2aSThomas Huth { 1637fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1638fcf5ef2aSThomas Huth 1639fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1640fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1641fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1642fcf5ef2aSThomas Huth 1643fcf5ef2aSThomas Huth gen(dst, src1, src2); 1644fcf5ef2aSThomas Huth 1645fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1646fcf5ef2aSThomas Huth } 1647fcf5ef2aSThomas Huth #endif 1648fcf5ef2aSThomas Huth 16490c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1650fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1651fcf5ef2aSThomas Huth { 1652fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1653fcf5ef2aSThomas Huth 1654fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1655fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1656fcf5ef2aSThomas Huth 1657ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1658ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1659fcf5ef2aSThomas Huth 1660fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1661fcf5ef2aSThomas Huth } 1662fcf5ef2aSThomas Huth 1663fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16640c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1665fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1666fcf5ef2aSThomas Huth { 1667fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1668fcf5ef2aSThomas Huth 1669fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1670fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1671fcf5ef2aSThomas Huth 1672fcf5ef2aSThomas Huth gen(dst, src); 1673fcf5ef2aSThomas Huth 1674fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1675fcf5ef2aSThomas Huth } 1676fcf5ef2aSThomas Huth #endif 1677fcf5ef2aSThomas Huth 16780c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1679fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1680fcf5ef2aSThomas Huth { 1681fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1682fcf5ef2aSThomas Huth 1683fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1684fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1685fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1686fcf5ef2aSThomas Huth 1687ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1688ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1689fcf5ef2aSThomas Huth 1690fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1691fcf5ef2aSThomas Huth } 1692fcf5ef2aSThomas Huth 1693fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16940c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1695fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1696fcf5ef2aSThomas Huth { 1697fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1698fcf5ef2aSThomas Huth 1699fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1700fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1701fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1702fcf5ef2aSThomas Huth 1703fcf5ef2aSThomas Huth gen(dst, src1, src2); 1704fcf5ef2aSThomas Huth 1705fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1706fcf5ef2aSThomas Huth } 1707fcf5ef2aSThomas Huth 17080c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1709fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1710fcf5ef2aSThomas Huth { 1711fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1712fcf5ef2aSThomas Huth 1713fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1714fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1715fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1716fcf5ef2aSThomas Huth 1717fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1718fcf5ef2aSThomas Huth 1719fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1720fcf5ef2aSThomas Huth } 1721fcf5ef2aSThomas Huth 17220c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1723fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1724fcf5ef2aSThomas Huth { 1725fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1726fcf5ef2aSThomas Huth 1727fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1728fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1729fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1730fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1731fcf5ef2aSThomas Huth 1732fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1733fcf5ef2aSThomas Huth 1734fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1735fcf5ef2aSThomas Huth } 1736fcf5ef2aSThomas Huth #endif 1737fcf5ef2aSThomas Huth 17380c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1739fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1740fcf5ef2aSThomas Huth { 1741fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1742fcf5ef2aSThomas Huth 1743ad75a51eSRichard Henderson gen(tcg_env); 1744ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1745fcf5ef2aSThomas Huth 1746fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1747fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1748fcf5ef2aSThomas Huth } 1749fcf5ef2aSThomas Huth 1750fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17510c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1752fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1753fcf5ef2aSThomas Huth { 1754fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1755fcf5ef2aSThomas Huth 1756ad75a51eSRichard Henderson gen(tcg_env); 1757fcf5ef2aSThomas Huth 1758fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1759fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1760fcf5ef2aSThomas Huth } 1761fcf5ef2aSThomas Huth #endif 1762fcf5ef2aSThomas Huth 17630c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1764fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1765fcf5ef2aSThomas Huth { 1766fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1767fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1768fcf5ef2aSThomas Huth 1769ad75a51eSRichard Henderson gen(tcg_env); 1770ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1771fcf5ef2aSThomas Huth 1772fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1773fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1774fcf5ef2aSThomas Huth } 1775fcf5ef2aSThomas Huth 17760c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1777fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1778fcf5ef2aSThomas Huth { 1779fcf5ef2aSThomas Huth TCGv_i64 dst; 1780fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1781fcf5ef2aSThomas Huth 1782fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1783fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1784fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1785fcf5ef2aSThomas Huth 1786ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1787ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1788fcf5ef2aSThomas Huth 1789fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1790fcf5ef2aSThomas Huth } 1791fcf5ef2aSThomas Huth 17920c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1793fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1794fcf5ef2aSThomas Huth { 1795fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1796fcf5ef2aSThomas Huth 1797fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1798fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1799fcf5ef2aSThomas Huth 1800ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1801ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1802fcf5ef2aSThomas Huth 1803fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1804fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1805fcf5ef2aSThomas Huth } 1806fcf5ef2aSThomas Huth 1807fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 18080c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1809fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1810fcf5ef2aSThomas Huth { 1811fcf5ef2aSThomas Huth TCGv_i64 dst; 1812fcf5ef2aSThomas Huth TCGv_i32 src; 1813fcf5ef2aSThomas Huth 1814fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1815fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1816fcf5ef2aSThomas Huth 1817ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1818ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1819fcf5ef2aSThomas Huth 1820fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1821fcf5ef2aSThomas Huth } 1822fcf5ef2aSThomas Huth #endif 1823fcf5ef2aSThomas Huth 18240c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1825fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1826fcf5ef2aSThomas Huth { 1827fcf5ef2aSThomas Huth TCGv_i64 dst; 1828fcf5ef2aSThomas Huth TCGv_i32 src; 1829fcf5ef2aSThomas Huth 1830fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1831fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1832fcf5ef2aSThomas Huth 1833ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1834fcf5ef2aSThomas Huth 1835fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1836fcf5ef2aSThomas Huth } 1837fcf5ef2aSThomas Huth 18380c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1839fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1840fcf5ef2aSThomas Huth { 1841fcf5ef2aSThomas Huth TCGv_i32 dst; 1842fcf5ef2aSThomas Huth TCGv_i64 src; 1843fcf5ef2aSThomas Huth 1844fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1845fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1846fcf5ef2aSThomas Huth 1847ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1848ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1849fcf5ef2aSThomas Huth 1850fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1851fcf5ef2aSThomas Huth } 1852fcf5ef2aSThomas Huth 18530c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1854fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1855fcf5ef2aSThomas Huth { 1856fcf5ef2aSThomas Huth TCGv_i32 dst; 1857fcf5ef2aSThomas Huth 1858fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1859fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1860fcf5ef2aSThomas Huth 1861ad75a51eSRichard Henderson gen(dst, tcg_env); 1862ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1863fcf5ef2aSThomas Huth 1864fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1865fcf5ef2aSThomas Huth } 1866fcf5ef2aSThomas Huth 18670c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1868fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1869fcf5ef2aSThomas Huth { 1870fcf5ef2aSThomas Huth TCGv_i64 dst; 1871fcf5ef2aSThomas Huth 1872fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1873fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1874fcf5ef2aSThomas Huth 1875ad75a51eSRichard Henderson gen(dst, tcg_env); 1876ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1877fcf5ef2aSThomas Huth 1878fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1879fcf5ef2aSThomas Huth } 1880fcf5ef2aSThomas Huth 18810c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1882fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1883fcf5ef2aSThomas Huth { 1884fcf5ef2aSThomas Huth TCGv_i32 src; 1885fcf5ef2aSThomas Huth 1886fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1887fcf5ef2aSThomas Huth 1888ad75a51eSRichard Henderson gen(tcg_env, src); 1889fcf5ef2aSThomas Huth 1890fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1891fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1892fcf5ef2aSThomas Huth } 1893fcf5ef2aSThomas Huth 18940c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1895fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1896fcf5ef2aSThomas Huth { 1897fcf5ef2aSThomas Huth TCGv_i64 src; 1898fcf5ef2aSThomas Huth 1899fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1900fcf5ef2aSThomas Huth 1901ad75a51eSRichard Henderson gen(tcg_env, src); 1902fcf5ef2aSThomas Huth 1903fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1904fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1905fcf5ef2aSThomas Huth } 1906fcf5ef2aSThomas Huth 1907fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 190814776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 1909fcf5ef2aSThomas Huth { 1910fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1911316b6783SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN); 1912fcf5ef2aSThomas Huth } 1913fcf5ef2aSThomas Huth 1914fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 1915fcf5ef2aSThomas Huth { 191600ab7e61SRichard Henderson TCGv m1 = tcg_constant_tl(0xff); 1917fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1918fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 1919fcf5ef2aSThomas Huth } 1920fcf5ef2aSThomas Huth 1921fcf5ef2aSThomas Huth /* asi moves */ 1922fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 1923fcf5ef2aSThomas Huth typedef enum { 1924fcf5ef2aSThomas Huth GET_ASI_HELPER, 1925fcf5ef2aSThomas Huth GET_ASI_EXCP, 1926fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1927fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1928fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1929fcf5ef2aSThomas Huth GET_ASI_SHORT, 1930fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1931fcf5ef2aSThomas Huth GET_ASI_BFILL, 1932fcf5ef2aSThomas Huth } ASIType; 1933fcf5ef2aSThomas Huth 1934fcf5ef2aSThomas Huth typedef struct { 1935fcf5ef2aSThomas Huth ASIType type; 1936fcf5ef2aSThomas Huth int asi; 1937fcf5ef2aSThomas Huth int mem_idx; 193814776ab5STony Nguyen MemOp memop; 1939fcf5ef2aSThomas Huth } DisasASI; 1940fcf5ef2aSThomas Huth 194114776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 1942fcf5ef2aSThomas Huth { 1943fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 1944fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1945fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1946fcf5ef2aSThomas Huth 1947fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1948fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1949fcf5ef2aSThomas Huth if (IS_IMM) { 1950fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1951fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1952fcf5ef2aSThomas Huth } else if (supervisor(dc) 1953fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1954fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1955fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1956fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1957fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1958fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1959fcf5ef2aSThomas Huth switch (asi) { 1960fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1961fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1962fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1963fcf5ef2aSThomas Huth break; 1964fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1965fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1966fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1967fcf5ef2aSThomas Huth break; 1968fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1969fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1970fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1971fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1972fcf5ef2aSThomas Huth break; 1973fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1974fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1975fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1976fcf5ef2aSThomas Huth break; 1977fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1978fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1979fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1980fcf5ef2aSThomas Huth break; 1981fcf5ef2aSThomas Huth } 19826e10f37cSKONRAD Frederic 19836e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19846e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19856e10f37cSKONRAD Frederic */ 19866e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1987fcf5ef2aSThomas Huth } else { 1988fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1989fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1990fcf5ef2aSThomas Huth } 1991fcf5ef2aSThomas Huth #else 1992fcf5ef2aSThomas Huth if (IS_IMM) { 1993fcf5ef2aSThomas Huth asi = dc->asi; 1994fcf5ef2aSThomas Huth } 1995fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1996fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1997fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1998fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1999fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 2000fcf5ef2aSThomas Huth done properly in the helper. */ 2001fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 2002fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 2003fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 2004fcf5ef2aSThomas Huth } else { 2005fcf5ef2aSThomas Huth switch (asi) { 2006fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 2007fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 2008fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 2009fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 2010fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 2011fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 2012fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2013fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2014fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 2015fcf5ef2aSThomas Huth break; 2016fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 2017fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 2018fcf5ef2aSThomas Huth case ASI_TWINX_N: 2019fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2020fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2021fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 20229a10756dSArtyom Tarasenko if (hypervisor(dc)) { 202384f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 20249a10756dSArtyom Tarasenko } else { 2025fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 20269a10756dSArtyom Tarasenko } 2027fcf5ef2aSThomas Huth break; 2028fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 2029fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 2030fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2031fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2032fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2033fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2034fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2035fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2036fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2037fcf5ef2aSThomas Huth break; 2038fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 2039fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 2040fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2041fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2042fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2043fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2044fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2045fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2046fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2047fcf5ef2aSThomas Huth break; 2048fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2049fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2050fcf5ef2aSThomas Huth case ASI_TWINX_S: 2051fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2052fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2053fcf5ef2aSThomas Huth case ASI_BLK_S: 2054fcf5ef2aSThomas Huth case ASI_BLK_SL: 2055fcf5ef2aSThomas Huth case ASI_FL8_S: 2056fcf5ef2aSThomas Huth case ASI_FL8_SL: 2057fcf5ef2aSThomas Huth case ASI_FL16_S: 2058fcf5ef2aSThomas Huth case ASI_FL16_SL: 2059fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2060fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2061fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2062fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2063fcf5ef2aSThomas Huth } 2064fcf5ef2aSThomas Huth break; 2065fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2066fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2067fcf5ef2aSThomas Huth case ASI_TWINX_P: 2068fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2069fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2070fcf5ef2aSThomas Huth case ASI_BLK_P: 2071fcf5ef2aSThomas Huth case ASI_BLK_PL: 2072fcf5ef2aSThomas Huth case ASI_FL8_P: 2073fcf5ef2aSThomas Huth case ASI_FL8_PL: 2074fcf5ef2aSThomas Huth case ASI_FL16_P: 2075fcf5ef2aSThomas Huth case ASI_FL16_PL: 2076fcf5ef2aSThomas Huth break; 2077fcf5ef2aSThomas Huth } 2078fcf5ef2aSThomas Huth switch (asi) { 2079fcf5ef2aSThomas Huth case ASI_REAL: 2080fcf5ef2aSThomas Huth case ASI_REAL_IO: 2081fcf5ef2aSThomas Huth case ASI_REAL_L: 2082fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2083fcf5ef2aSThomas Huth case ASI_N: 2084fcf5ef2aSThomas Huth case ASI_NL: 2085fcf5ef2aSThomas Huth case ASI_AIUP: 2086fcf5ef2aSThomas Huth case ASI_AIUPL: 2087fcf5ef2aSThomas Huth case ASI_AIUS: 2088fcf5ef2aSThomas Huth case ASI_AIUSL: 2089fcf5ef2aSThomas Huth case ASI_S: 2090fcf5ef2aSThomas Huth case ASI_SL: 2091fcf5ef2aSThomas Huth case ASI_P: 2092fcf5ef2aSThomas Huth case ASI_PL: 2093fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2094fcf5ef2aSThomas Huth break; 2095fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2096fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2097fcf5ef2aSThomas Huth case ASI_TWINX_N: 2098fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2099fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2100fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2101fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2102fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2103fcf5ef2aSThomas Huth case ASI_TWINX_P: 2104fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2105fcf5ef2aSThomas Huth case ASI_TWINX_S: 2106fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2107fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2108fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2109fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2110fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2111fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2112fcf5ef2aSThomas Huth break; 2113fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2114fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2115fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2116fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2117fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2118fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2119fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2120fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2121fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2122fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2123fcf5ef2aSThomas Huth case ASI_BLK_S: 2124fcf5ef2aSThomas Huth case ASI_BLK_SL: 2125fcf5ef2aSThomas Huth case ASI_BLK_P: 2126fcf5ef2aSThomas Huth case ASI_BLK_PL: 2127fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2128fcf5ef2aSThomas Huth break; 2129fcf5ef2aSThomas Huth case ASI_FL8_S: 2130fcf5ef2aSThomas Huth case ASI_FL8_SL: 2131fcf5ef2aSThomas Huth case ASI_FL8_P: 2132fcf5ef2aSThomas Huth case ASI_FL8_PL: 2133fcf5ef2aSThomas Huth memop = MO_UB; 2134fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2135fcf5ef2aSThomas Huth break; 2136fcf5ef2aSThomas Huth case ASI_FL16_S: 2137fcf5ef2aSThomas Huth case ASI_FL16_SL: 2138fcf5ef2aSThomas Huth case ASI_FL16_P: 2139fcf5ef2aSThomas Huth case ASI_FL16_PL: 2140fcf5ef2aSThomas Huth memop = MO_TEUW; 2141fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2142fcf5ef2aSThomas Huth break; 2143fcf5ef2aSThomas Huth } 2144fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2145fcf5ef2aSThomas Huth if (asi & 8) { 2146fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2147fcf5ef2aSThomas Huth } 2148fcf5ef2aSThomas Huth } 2149fcf5ef2aSThomas Huth #endif 2150fcf5ef2aSThomas Huth 2151fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2152fcf5ef2aSThomas Huth } 2153fcf5ef2aSThomas Huth 2154fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 215514776ab5STony Nguyen int insn, MemOp memop) 2156fcf5ef2aSThomas Huth { 2157fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2158fcf5ef2aSThomas Huth 2159fcf5ef2aSThomas Huth switch (da.type) { 2160fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2161fcf5ef2aSThomas Huth break; 2162fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2163fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2164fcf5ef2aSThomas Huth break; 2165fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2166fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2167316b6783SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN); 2168fcf5ef2aSThomas Huth break; 2169fcf5ef2aSThomas Huth default: 2170fcf5ef2aSThomas Huth { 217100ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2172316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2173fcf5ef2aSThomas Huth 2174fcf5ef2aSThomas Huth save_state(dc); 2175fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2176ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2177fcf5ef2aSThomas Huth #else 2178fcf5ef2aSThomas Huth { 2179fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2180ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2181fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2182fcf5ef2aSThomas Huth } 2183fcf5ef2aSThomas Huth #endif 2184fcf5ef2aSThomas Huth } 2185fcf5ef2aSThomas Huth break; 2186fcf5ef2aSThomas Huth } 2187fcf5ef2aSThomas Huth } 2188fcf5ef2aSThomas Huth 2189fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 219014776ab5STony Nguyen int insn, MemOp memop) 2191fcf5ef2aSThomas Huth { 2192fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2193fcf5ef2aSThomas Huth 2194fcf5ef2aSThomas Huth switch (da.type) { 2195fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2196fcf5ef2aSThomas Huth break; 2197fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 21983390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2199fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2200fcf5ef2aSThomas Huth break; 22013390537bSArtyom Tarasenko #else 22023390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 22033390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 22043390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 22053390537bSArtyom Tarasenko return; 22063390537bSArtyom Tarasenko } 22073390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 22083390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 22093390537bSArtyom Tarasenko #endif 2210fc0cd867SChen Qun /* fall through */ 2211fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2212fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2213316b6783SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN); 2214fcf5ef2aSThomas Huth break; 2215fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2216fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2217fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2218fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2219fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2220fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2221fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2222fcf5ef2aSThomas Huth { 2223fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2224fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 222500ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2226fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2227fcf5ef2aSThomas Huth int i; 2228fcf5ef2aSThomas Huth 2229fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2230fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2231fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2232fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2233fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2234fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2235fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2236fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2237fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2238fcf5ef2aSThomas Huth } 2239fcf5ef2aSThomas Huth } 2240fcf5ef2aSThomas Huth break; 2241fcf5ef2aSThomas Huth #endif 2242fcf5ef2aSThomas Huth default: 2243fcf5ef2aSThomas Huth { 224400ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2245316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2246fcf5ef2aSThomas Huth 2247fcf5ef2aSThomas Huth save_state(dc); 2248fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2249ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2250fcf5ef2aSThomas Huth #else 2251fcf5ef2aSThomas Huth { 2252fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2253fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2254ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2255fcf5ef2aSThomas Huth } 2256fcf5ef2aSThomas Huth #endif 2257fcf5ef2aSThomas Huth 2258fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2259fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2260fcf5ef2aSThomas Huth } 2261fcf5ef2aSThomas Huth break; 2262fcf5ef2aSThomas Huth } 2263fcf5ef2aSThomas Huth } 2264fcf5ef2aSThomas Huth 2265fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2266fcf5ef2aSThomas Huth TCGv addr, int insn) 2267fcf5ef2aSThomas Huth { 2268fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2269fcf5ef2aSThomas Huth 2270fcf5ef2aSThomas Huth switch (da.type) { 2271fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2272fcf5ef2aSThomas Huth break; 2273fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2274fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2275fcf5ef2aSThomas Huth break; 2276fcf5ef2aSThomas Huth default: 2277fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2278fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2279fcf5ef2aSThomas Huth break; 2280fcf5ef2aSThomas Huth } 2281fcf5ef2aSThomas Huth } 2282fcf5ef2aSThomas Huth 2283fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2284fcf5ef2aSThomas Huth int insn, int rd) 2285fcf5ef2aSThomas Huth { 2286fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2287fcf5ef2aSThomas Huth TCGv oldv; 2288fcf5ef2aSThomas Huth 2289fcf5ef2aSThomas Huth switch (da.type) { 2290fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2291fcf5ef2aSThomas Huth return; 2292fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2293fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2294fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2295316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2296fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2297fcf5ef2aSThomas Huth break; 2298fcf5ef2aSThomas Huth default: 2299fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2300fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2301fcf5ef2aSThomas Huth break; 2302fcf5ef2aSThomas Huth } 2303fcf5ef2aSThomas Huth } 2304fcf5ef2aSThomas Huth 2305fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2306fcf5ef2aSThomas Huth { 2307fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2308fcf5ef2aSThomas Huth 2309fcf5ef2aSThomas Huth switch (da.type) { 2310fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2311fcf5ef2aSThomas Huth break; 2312fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2313fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2314fcf5ef2aSThomas Huth break; 2315fcf5ef2aSThomas Huth default: 23163db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 23173db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2318af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2319ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 23203db010c3SRichard Henderson } else { 232100ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 232200ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 23233db010c3SRichard Henderson TCGv_i64 s64, t64; 23243db010c3SRichard Henderson 23253db010c3SRichard Henderson save_state(dc); 23263db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2327ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 23283db010c3SRichard Henderson 232900ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2330ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 23313db010c3SRichard Henderson 23323db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 23333db010c3SRichard Henderson 23343db010c3SRichard Henderson /* End the TB. */ 23353db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 23363db010c3SRichard Henderson } 2337fcf5ef2aSThomas Huth break; 2338fcf5ef2aSThomas Huth } 2339fcf5ef2aSThomas Huth } 2340fcf5ef2aSThomas Huth #endif 2341fcf5ef2aSThomas Huth 2342fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2343fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2344fcf5ef2aSThomas Huth int insn, int size, int rd) 2345fcf5ef2aSThomas Huth { 2346fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2347fcf5ef2aSThomas Huth TCGv_i32 d32; 2348fcf5ef2aSThomas Huth TCGv_i64 d64; 2349fcf5ef2aSThomas Huth 2350fcf5ef2aSThomas Huth switch (da.type) { 2351fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2352fcf5ef2aSThomas Huth break; 2353fcf5ef2aSThomas Huth 2354fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2355fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2356fcf5ef2aSThomas Huth switch (size) { 2357fcf5ef2aSThomas Huth case 4: 2358fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2359316b6783SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2360fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2361fcf5ef2aSThomas Huth break; 2362fcf5ef2aSThomas Huth case 8: 2363fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2364fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2365fcf5ef2aSThomas Huth break; 2366fcf5ef2aSThomas Huth case 16: 2367fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2368fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2369fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2370fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2371fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2372fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2373fcf5ef2aSThomas Huth break; 2374fcf5ef2aSThomas Huth default: 2375fcf5ef2aSThomas Huth g_assert_not_reached(); 2376fcf5ef2aSThomas Huth } 2377fcf5ef2aSThomas Huth break; 2378fcf5ef2aSThomas Huth 2379fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2380fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2381fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 238214776ab5STony Nguyen MemOp memop; 2383fcf5ef2aSThomas Huth TCGv eight; 2384fcf5ef2aSThomas Huth int i; 2385fcf5ef2aSThomas Huth 2386fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2387fcf5ef2aSThomas Huth 2388fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2389fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 239000ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2391fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2392fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2393fcf5ef2aSThomas Huth da.mem_idx, memop); 2394fcf5ef2aSThomas Huth if (i == 7) { 2395fcf5ef2aSThomas Huth break; 2396fcf5ef2aSThomas Huth } 2397fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2398fcf5ef2aSThomas Huth memop = da.memop; 2399fcf5ef2aSThomas Huth } 2400fcf5ef2aSThomas Huth } else { 2401fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2402fcf5ef2aSThomas Huth } 2403fcf5ef2aSThomas Huth break; 2404fcf5ef2aSThomas Huth 2405fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2406fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2407fcf5ef2aSThomas Huth if (size == 8) { 2408fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2409316b6783SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2410316b6783SRichard Henderson da.memop | MO_ALIGN); 2411fcf5ef2aSThomas Huth } else { 2412fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2413fcf5ef2aSThomas Huth } 2414fcf5ef2aSThomas Huth break; 2415fcf5ef2aSThomas Huth 2416fcf5ef2aSThomas Huth default: 2417fcf5ef2aSThomas Huth { 241800ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2419316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN); 2420fcf5ef2aSThomas Huth 2421fcf5ef2aSThomas Huth save_state(dc); 2422fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2423fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2424fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2425fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2426fcf5ef2aSThomas Huth switch (size) { 2427fcf5ef2aSThomas Huth case 4: 2428fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2429ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2430fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2431fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2432fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2433fcf5ef2aSThomas Huth break; 2434fcf5ef2aSThomas Huth case 8: 2435ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop); 2436fcf5ef2aSThomas Huth break; 2437fcf5ef2aSThomas Huth case 16: 2438fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2439ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2440fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2441ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop); 2442fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2443fcf5ef2aSThomas Huth break; 2444fcf5ef2aSThomas Huth default: 2445fcf5ef2aSThomas Huth g_assert_not_reached(); 2446fcf5ef2aSThomas Huth } 2447fcf5ef2aSThomas Huth } 2448fcf5ef2aSThomas Huth break; 2449fcf5ef2aSThomas Huth } 2450fcf5ef2aSThomas Huth } 2451fcf5ef2aSThomas Huth 2452fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2453fcf5ef2aSThomas Huth int insn, int size, int rd) 2454fcf5ef2aSThomas Huth { 2455fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2456fcf5ef2aSThomas Huth TCGv_i32 d32; 2457fcf5ef2aSThomas Huth 2458fcf5ef2aSThomas Huth switch (da.type) { 2459fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2460fcf5ef2aSThomas Huth break; 2461fcf5ef2aSThomas Huth 2462fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2463fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2464fcf5ef2aSThomas Huth switch (size) { 2465fcf5ef2aSThomas Huth case 4: 2466fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2467316b6783SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2468fcf5ef2aSThomas Huth break; 2469fcf5ef2aSThomas Huth case 8: 2470fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2471fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2472fcf5ef2aSThomas Huth break; 2473fcf5ef2aSThomas Huth case 16: 2474fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2475fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2476fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2477fcf5ef2aSThomas Huth having to probe the second page before performing the first 2478fcf5ef2aSThomas Huth write. */ 2479fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2480fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2481fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2482fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2483fcf5ef2aSThomas Huth break; 2484fcf5ef2aSThomas Huth default: 2485fcf5ef2aSThomas Huth g_assert_not_reached(); 2486fcf5ef2aSThomas Huth } 2487fcf5ef2aSThomas Huth break; 2488fcf5ef2aSThomas Huth 2489fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2490fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2491fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 249214776ab5STony Nguyen MemOp memop; 2493fcf5ef2aSThomas Huth TCGv eight; 2494fcf5ef2aSThomas Huth int i; 2495fcf5ef2aSThomas Huth 2496fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2497fcf5ef2aSThomas Huth 2498fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2499fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 250000ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2501fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2502fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2503fcf5ef2aSThomas Huth da.mem_idx, memop); 2504fcf5ef2aSThomas Huth if (i == 7) { 2505fcf5ef2aSThomas Huth break; 2506fcf5ef2aSThomas Huth } 2507fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2508fcf5ef2aSThomas Huth memop = da.memop; 2509fcf5ef2aSThomas Huth } 2510fcf5ef2aSThomas Huth } else { 2511fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2512fcf5ef2aSThomas Huth } 2513fcf5ef2aSThomas Huth break; 2514fcf5ef2aSThomas Huth 2515fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2516fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2517fcf5ef2aSThomas Huth if (size == 8) { 2518fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2519316b6783SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2520316b6783SRichard Henderson da.memop | MO_ALIGN); 2521fcf5ef2aSThomas Huth } else { 2522fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2523fcf5ef2aSThomas Huth } 2524fcf5ef2aSThomas Huth break; 2525fcf5ef2aSThomas Huth 2526fcf5ef2aSThomas Huth default: 2527fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2528fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2529fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2530fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2531fcf5ef2aSThomas Huth break; 2532fcf5ef2aSThomas Huth } 2533fcf5ef2aSThomas Huth } 2534fcf5ef2aSThomas Huth 2535fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2536fcf5ef2aSThomas Huth { 2537fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2538fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2539fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2540fcf5ef2aSThomas Huth 2541fcf5ef2aSThomas Huth switch (da.type) { 2542fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2543fcf5ef2aSThomas Huth return; 2544fcf5ef2aSThomas Huth 2545fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2546fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2547fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2548fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2549fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2550fcf5ef2aSThomas Huth break; 2551fcf5ef2aSThomas Huth 2552fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2553fcf5ef2aSThomas Huth { 2554fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2555fcf5ef2aSThomas Huth 2556fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2557316b6783SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN); 2558fcf5ef2aSThomas Huth 2559fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2560fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2561fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2562fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2563fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2564fcf5ef2aSThomas Huth } else { 2565fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2566fcf5ef2aSThomas Huth } 2567fcf5ef2aSThomas Huth } 2568fcf5ef2aSThomas Huth break; 2569fcf5ef2aSThomas Huth 2570fcf5ef2aSThomas Huth default: 2571fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2572fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2573fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2574fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2575fcf5ef2aSThomas Huth { 257600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 257700ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2578fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2579fcf5ef2aSThomas Huth 2580fcf5ef2aSThomas Huth save_state(dc); 2581ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2582fcf5ef2aSThomas Huth 2583fcf5ef2aSThomas Huth /* See above. */ 2584fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2585fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2586fcf5ef2aSThomas Huth } else { 2587fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2588fcf5ef2aSThomas Huth } 2589fcf5ef2aSThomas Huth } 2590fcf5ef2aSThomas Huth break; 2591fcf5ef2aSThomas Huth } 2592fcf5ef2aSThomas Huth 2593fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2594fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2595fcf5ef2aSThomas Huth } 2596fcf5ef2aSThomas Huth 2597fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2598fcf5ef2aSThomas Huth int insn, int rd) 2599fcf5ef2aSThomas Huth { 2600fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2601fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2602fcf5ef2aSThomas Huth 2603fcf5ef2aSThomas Huth switch (da.type) { 2604fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2605fcf5ef2aSThomas Huth break; 2606fcf5ef2aSThomas Huth 2607fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2608fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2609fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2610fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2611fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2612fcf5ef2aSThomas Huth break; 2613fcf5ef2aSThomas Huth 2614fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2615fcf5ef2aSThomas Huth { 2616fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2617fcf5ef2aSThomas Huth 2618fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2619fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2620fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2621fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2622fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2623fcf5ef2aSThomas Huth } else { 2624fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2625fcf5ef2aSThomas Huth } 2626fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2627316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2628fcf5ef2aSThomas Huth } 2629fcf5ef2aSThomas Huth break; 2630fcf5ef2aSThomas Huth 2631fcf5ef2aSThomas Huth default: 2632fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2633fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2634fcf5ef2aSThomas Huth { 263500ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 263600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2637fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2638fcf5ef2aSThomas Huth 2639fcf5ef2aSThomas Huth /* See above. */ 2640fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2641fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2642fcf5ef2aSThomas Huth } else { 2643fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2644fcf5ef2aSThomas Huth } 2645fcf5ef2aSThomas Huth 2646fcf5ef2aSThomas Huth save_state(dc); 2647ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2648fcf5ef2aSThomas Huth } 2649fcf5ef2aSThomas Huth break; 2650fcf5ef2aSThomas Huth } 2651fcf5ef2aSThomas Huth } 2652fcf5ef2aSThomas Huth 2653fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2654fcf5ef2aSThomas Huth int insn, int rd) 2655fcf5ef2aSThomas Huth { 2656fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2657fcf5ef2aSThomas Huth TCGv oldv; 2658fcf5ef2aSThomas Huth 2659fcf5ef2aSThomas Huth switch (da.type) { 2660fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2661fcf5ef2aSThomas Huth return; 2662fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2663fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2664fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2665316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2666fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2667fcf5ef2aSThomas Huth break; 2668fcf5ef2aSThomas Huth default: 2669fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2670fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2671fcf5ef2aSThomas Huth break; 2672fcf5ef2aSThomas Huth } 2673fcf5ef2aSThomas Huth } 2674fcf5ef2aSThomas Huth 2675fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2676fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2677fcf5ef2aSThomas Huth { 2678fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2679fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2680fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2681fcf5ef2aSThomas Huth are unchanged. */ 2682fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2683fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2684fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2685fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2686fcf5ef2aSThomas Huth 2687fcf5ef2aSThomas Huth switch (da.type) { 2688fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2689fcf5ef2aSThomas Huth return; 2690fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2691fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2692316b6783SRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2693fcf5ef2aSThomas Huth break; 2694fcf5ef2aSThomas Huth default: 2695fcf5ef2aSThomas Huth { 269600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 269700ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2698fcf5ef2aSThomas Huth 2699fcf5ef2aSThomas Huth save_state(dc); 2700ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2701fcf5ef2aSThomas Huth } 2702fcf5ef2aSThomas Huth break; 2703fcf5ef2aSThomas Huth } 2704fcf5ef2aSThomas Huth 2705fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2706fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2707fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2708fcf5ef2aSThomas Huth } 2709fcf5ef2aSThomas Huth 2710fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2711fcf5ef2aSThomas Huth int insn, int rd) 2712fcf5ef2aSThomas Huth { 2713fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2714fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2715fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2716fcf5ef2aSThomas Huth 2717fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2718fcf5ef2aSThomas Huth 2719fcf5ef2aSThomas Huth switch (da.type) { 2720fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2721fcf5ef2aSThomas Huth break; 2722fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2723fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2724316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2725fcf5ef2aSThomas Huth break; 2726fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2727fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2728fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2729fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2730fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2731fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2732fcf5ef2aSThomas Huth { 2733fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 273400ab7e61SRichard Henderson TCGv eight = tcg_constant_tl(8); 2735fcf5ef2aSThomas Huth int i; 2736fcf5ef2aSThomas Huth 2737fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2738fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2739fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2740fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2741fcf5ef2aSThomas Huth } 2742fcf5ef2aSThomas Huth } 2743fcf5ef2aSThomas Huth break; 2744fcf5ef2aSThomas Huth default: 2745fcf5ef2aSThomas Huth { 274600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 274700ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2748fcf5ef2aSThomas Huth 2749fcf5ef2aSThomas Huth save_state(dc); 2750ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2751fcf5ef2aSThomas Huth } 2752fcf5ef2aSThomas Huth break; 2753fcf5ef2aSThomas Huth } 2754fcf5ef2aSThomas Huth } 2755fcf5ef2aSThomas Huth #endif 2756fcf5ef2aSThomas Huth 2757fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2758fcf5ef2aSThomas Huth { 2759fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2760fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2761fcf5ef2aSThomas Huth } 2762fcf5ef2aSThomas Huth 2763fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2764fcf5ef2aSThomas Huth { 2765fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2766fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 276752123f14SRichard Henderson TCGv t = tcg_temp_new(); 2768fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2769fcf5ef2aSThomas Huth return t; 2770fcf5ef2aSThomas Huth } else { /* register */ 2771fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2772fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2773fcf5ef2aSThomas Huth } 2774fcf5ef2aSThomas Huth } 2775fcf5ef2aSThomas Huth 2776fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2777fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2778fcf5ef2aSThomas Huth { 2779fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2780fcf5ef2aSThomas Huth 2781fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2782fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2783fcf5ef2aSThomas Huth the later. */ 2784fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2785fcf5ef2aSThomas Huth if (cmp->is_bool) { 2786fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2787fcf5ef2aSThomas Huth } else { 2788fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2789fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2790fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2791fcf5ef2aSThomas Huth } 2792fcf5ef2aSThomas Huth 2793fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2794fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2795fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 279600ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2797fcf5ef2aSThomas Huth 2798fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2799fcf5ef2aSThomas Huth 2800fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2801fcf5ef2aSThomas Huth } 2802fcf5ef2aSThomas Huth 2803fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2804fcf5ef2aSThomas Huth { 2805fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2806fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2807fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2808fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2809fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2810fcf5ef2aSThomas Huth } 2811fcf5ef2aSThomas Huth 2812fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2813fcf5ef2aSThomas Huth { 2814fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2815fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2816fcf5ef2aSThomas Huth 2817fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2818fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2819fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2820fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2821fcf5ef2aSThomas Huth 2822fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2823fcf5ef2aSThomas Huth } 2824fcf5ef2aSThomas Huth 2825fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2826ad75a51eSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_env tcg_env) 2827fcf5ef2aSThomas Huth { 2828fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2829fcf5ef2aSThomas Huth 2830fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2831ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2832fcf5ef2aSThomas Huth 2833fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2834fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2835fcf5ef2aSThomas Huth 2836fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2837fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2838ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2839fcf5ef2aSThomas Huth 2840fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2841fcf5ef2aSThomas Huth { 2842fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2843fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2844fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2845fcf5ef2aSThomas Huth } 2846fcf5ef2aSThomas Huth } 2847fcf5ef2aSThomas Huth #endif 2848fcf5ef2aSThomas Huth 2849fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2850fcf5ef2aSThomas Huth int width, bool cc, bool left) 2851fcf5ef2aSThomas Huth { 2852905a83deSRichard Henderson TCGv lo1, lo2; 2853fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2854fcf5ef2aSThomas Huth int shift, imask, omask; 2855fcf5ef2aSThomas Huth 2856fcf5ef2aSThomas Huth if (cc) { 2857fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2858fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2859fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2860fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2861fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2862fcf5ef2aSThomas Huth } 2863fcf5ef2aSThomas Huth 2864fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2865fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2866fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2867fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2868fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2869fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2870fcf5ef2aSThomas Huth the value we're looking for. */ 2871fcf5ef2aSThomas Huth switch (width) { 2872fcf5ef2aSThomas Huth case 8: 2873fcf5ef2aSThomas Huth imask = 0x7; 2874fcf5ef2aSThomas Huth shift = 3; 2875fcf5ef2aSThomas Huth omask = 0xff; 2876fcf5ef2aSThomas Huth if (left) { 2877fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2878fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2879fcf5ef2aSThomas Huth } else { 2880fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2881fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2882fcf5ef2aSThomas Huth } 2883fcf5ef2aSThomas Huth break; 2884fcf5ef2aSThomas Huth case 16: 2885fcf5ef2aSThomas Huth imask = 0x6; 2886fcf5ef2aSThomas Huth shift = 1; 2887fcf5ef2aSThomas Huth omask = 0xf; 2888fcf5ef2aSThomas Huth if (left) { 2889fcf5ef2aSThomas Huth tabl = 0x8cef; 2890fcf5ef2aSThomas Huth tabr = 0xf731; 2891fcf5ef2aSThomas Huth } else { 2892fcf5ef2aSThomas Huth tabl = 0x137f; 2893fcf5ef2aSThomas Huth tabr = 0xfec8; 2894fcf5ef2aSThomas Huth } 2895fcf5ef2aSThomas Huth break; 2896fcf5ef2aSThomas Huth case 32: 2897fcf5ef2aSThomas Huth imask = 0x4; 2898fcf5ef2aSThomas Huth shift = 0; 2899fcf5ef2aSThomas Huth omask = 0x3; 2900fcf5ef2aSThomas Huth if (left) { 2901fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2902fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2903fcf5ef2aSThomas Huth } else { 2904fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2905fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2906fcf5ef2aSThomas Huth } 2907fcf5ef2aSThomas Huth break; 2908fcf5ef2aSThomas Huth default: 2909fcf5ef2aSThomas Huth abort(); 2910fcf5ef2aSThomas Huth } 2911fcf5ef2aSThomas Huth 2912fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2913fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2914fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2915fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2916fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2917fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2918fcf5ef2aSThomas Huth 2919905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2920905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2921e3ebbadeSRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 2922fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2923fcf5ef2aSThomas Huth 2924fcf5ef2aSThomas Huth amask = -8; 2925fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2926fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2927fcf5ef2aSThomas Huth } 2928fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2929fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2930fcf5ef2aSThomas Huth 2931e3ebbadeSRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 2932e3ebbadeSRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 2933e3ebbadeSRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 2934fcf5ef2aSThomas Huth } 2935fcf5ef2aSThomas Huth 2936fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2937fcf5ef2aSThomas Huth { 2938fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2939fcf5ef2aSThomas Huth 2940fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2941fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2942fcf5ef2aSThomas Huth if (left) { 2943fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2944fcf5ef2aSThomas Huth } 2945fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2946fcf5ef2aSThomas Huth } 2947fcf5ef2aSThomas Huth 2948fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2949fcf5ef2aSThomas Huth { 2950fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2951fcf5ef2aSThomas Huth 2952fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2953fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2954fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2955fcf5ef2aSThomas Huth 2956fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2957fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2958fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2959fcf5ef2aSThomas Huth 2960fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2961fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2962fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2963fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2964fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2965fcf5ef2aSThomas Huth 2966fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2967fcf5ef2aSThomas Huth } 2968fcf5ef2aSThomas Huth #endif 2969fcf5ef2aSThomas Huth 2970878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2971878cc677SRichard Henderson #include "decode-insns.c.inc" 2972878cc677SRichard Henderson 2973878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2974878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2975878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2976878cc677SRichard Henderson 2977878cc677SRichard Henderson #define avail_ALL(C) true 2978878cc677SRichard Henderson #ifdef TARGET_SPARC64 2979878cc677SRichard Henderson # define avail_32(C) false 2980878cc677SRichard Henderson # define avail_64(C) true 2981878cc677SRichard Henderson #else 2982878cc677SRichard Henderson # define avail_32(C) true 2983878cc677SRichard Henderson # define avail_64(C) false 2984878cc677SRichard Henderson #endif 2985878cc677SRichard Henderson 2986878cc677SRichard Henderson /* Default case for non jump instructions. */ 2987878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2988878cc677SRichard Henderson { 2989878cc677SRichard Henderson if (dc->npc & 3) { 2990878cc677SRichard Henderson switch (dc->npc) { 2991878cc677SRichard Henderson case DYNAMIC_PC: 2992878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2993878cc677SRichard Henderson dc->pc = dc->npc; 2994878cc677SRichard Henderson gen_op_next_insn(); 2995878cc677SRichard Henderson break; 2996878cc677SRichard Henderson case JUMP_PC: 2997878cc677SRichard Henderson /* we can do a static jump */ 2998878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2999878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 3000878cc677SRichard Henderson break; 3001878cc677SRichard Henderson default: 3002878cc677SRichard Henderson g_assert_not_reached(); 3003878cc677SRichard Henderson } 3004878cc677SRichard Henderson } else { 3005878cc677SRichard Henderson dc->pc = dc->npc; 3006878cc677SRichard Henderson dc->npc = dc->npc + 4; 3007878cc677SRichard Henderson } 3008878cc677SRichard Henderson return true; 3009878cc677SRichard Henderson } 3010878cc677SRichard Henderson 3011*276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 3012*276567aaSRichard Henderson { 3013*276567aaSRichard Henderson if (annul) { 3014*276567aaSRichard Henderson dc->pc = dc->npc + 4; 3015*276567aaSRichard Henderson dc->npc = dc->pc + 4; 3016*276567aaSRichard Henderson } else { 3017*276567aaSRichard Henderson dc->pc = dc->npc; 3018*276567aaSRichard Henderson dc->npc = dc->pc + 4; 3019*276567aaSRichard Henderson } 3020*276567aaSRichard Henderson return true; 3021*276567aaSRichard Henderson } 3022*276567aaSRichard Henderson 3023*276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 3024*276567aaSRichard Henderson target_ulong dest) 3025*276567aaSRichard Henderson { 3026*276567aaSRichard Henderson if (annul) { 3027*276567aaSRichard Henderson dc->pc = dest; 3028*276567aaSRichard Henderson dc->npc = dest + 4; 3029*276567aaSRichard Henderson } else { 3030*276567aaSRichard Henderson dc->pc = dc->npc; 3031*276567aaSRichard Henderson dc->npc = dest; 3032*276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 3033*276567aaSRichard Henderson } 3034*276567aaSRichard Henderson return true; 3035*276567aaSRichard Henderson } 3036*276567aaSRichard Henderson 3037*276567aaSRichard Henderson static bool advance_jump_cond(DisasContext *dc, bool annul, target_ulong dest) 3038*276567aaSRichard Henderson { 3039*276567aaSRichard Henderson if (annul) { 3040*276567aaSRichard Henderson gen_branch_a(dc, dest); 3041*276567aaSRichard Henderson } else { 3042*276567aaSRichard Henderson gen_branch_n(dc, dest); 3043*276567aaSRichard Henderson } 3044*276567aaSRichard Henderson return true; 3045*276567aaSRichard Henderson } 3046*276567aaSRichard Henderson 3047*276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 3048*276567aaSRichard Henderson { 3049*276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3050*276567aaSRichard Henderson 3051*276567aaSRichard Henderson switch (a->cond) { 3052*276567aaSRichard Henderson case 0x0: 3053*276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 3054*276567aaSRichard Henderson case 0x8: 3055*276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 3056*276567aaSRichard Henderson default: 3057*276567aaSRichard Henderson flush_cond(dc); 3058*276567aaSRichard Henderson gen_cond(cpu_cond, a->cc, a->cond, dc); 3059*276567aaSRichard Henderson return advance_jump_cond(dc, a->a, target); 3060*276567aaSRichard Henderson } 3061*276567aaSRichard Henderson } 3062*276567aaSRichard Henderson 3063*276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 3064*276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 3065*276567aaSRichard Henderson 306623ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 306723ada1b1SRichard Henderson { 306823ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 306923ada1b1SRichard Henderson 307023ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 307123ada1b1SRichard Henderson gen_mov_pc_npc(dc); 307223ada1b1SRichard Henderson dc->npc = target; 307323ada1b1SRichard Henderson return true; 307423ada1b1SRichard Henderson } 307523ada1b1SRichard Henderson 3076fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 3077fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3078fcf5ef2aSThomas Huth goto illegal_insn; 3079fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 3080fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3081fcf5ef2aSThomas Huth goto nfpu_insn; 3082fcf5ef2aSThomas Huth 3083fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 3084878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 3085fcf5ef2aSThomas Huth { 3086fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 3087fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 3088fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 3089fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 3090fcf5ef2aSThomas Huth target_long simm; 3091fcf5ef2aSThomas Huth 3092fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 3093fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 3094fcf5ef2aSThomas Huth 3095fcf5ef2aSThomas Huth switch (opc) { 3096fcf5ef2aSThomas Huth case 0: /* branches/sethi */ 3097fcf5ef2aSThomas Huth { 3098fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 9); 3099fcf5ef2aSThomas Huth int32_t target; 3100fcf5ef2aSThomas Huth switch (xop) { 3101fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3102fcf5ef2aSThomas Huth case 0x1: /* V9 BPcc */ 3103*276567aaSRichard Henderson g_assert_not_reached(); /* in decodetree */ 3104fcf5ef2aSThomas Huth case 0x3: /* V9 BPr */ 3105fcf5ef2aSThomas Huth { 3106fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 13) | 3107fcf5ef2aSThomas Huth (GET_FIELD_SP(insn, 20, 21) << 14); 3108fcf5ef2aSThomas Huth target = sign_extend(target, 16); 3109fcf5ef2aSThomas Huth target <<= 2; 3110fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3111fcf5ef2aSThomas Huth do_branch_reg(dc, target, insn, cpu_src1); 3112fcf5ef2aSThomas Huth goto jmp_insn; 3113fcf5ef2aSThomas Huth } 3114fcf5ef2aSThomas Huth case 0x5: /* V9 FBPcc */ 3115fcf5ef2aSThomas Huth { 3116fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 20, 21); 3117fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3118fcf5ef2aSThomas Huth goto jmp_insn; 3119fcf5ef2aSThomas Huth } 3120fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3121fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3122fcf5ef2aSThomas Huth target <<= 2; 3123fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, cc); 3124fcf5ef2aSThomas Huth goto jmp_insn; 3125fcf5ef2aSThomas Huth } 3126fcf5ef2aSThomas Huth #else 3127fcf5ef2aSThomas Huth case 0x7: /* CBN+x */ 3128fcf5ef2aSThomas Huth { 3129fcf5ef2aSThomas Huth goto ncp_insn; 3130fcf5ef2aSThomas Huth } 3131fcf5ef2aSThomas Huth #endif 3132fcf5ef2aSThomas Huth case 0x2: /* BN+x */ 3133*276567aaSRichard Henderson g_assert_not_reached(); /* in decodetree */ 3134fcf5ef2aSThomas Huth case 0x6: /* FBN+x */ 3135fcf5ef2aSThomas Huth { 3136fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3137fcf5ef2aSThomas Huth goto jmp_insn; 3138fcf5ef2aSThomas Huth } 3139fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3140fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3141fcf5ef2aSThomas Huth target <<= 2; 3142fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, 0); 3143fcf5ef2aSThomas Huth goto jmp_insn; 3144fcf5ef2aSThomas Huth } 3145fcf5ef2aSThomas Huth case 0x4: /* SETHI */ 3146fcf5ef2aSThomas Huth /* Special-case %g0 because that's the canonical nop. */ 3147fcf5ef2aSThomas Huth if (rd) { 3148fcf5ef2aSThomas Huth uint32_t value = GET_FIELD(insn, 10, 31); 3149fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3150fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, value << 10); 3151fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3152fcf5ef2aSThomas Huth } 3153fcf5ef2aSThomas Huth break; 3154fcf5ef2aSThomas Huth case 0x0: /* UNIMPL */ 3155fcf5ef2aSThomas Huth default: 3156fcf5ef2aSThomas Huth goto illegal_insn; 3157fcf5ef2aSThomas Huth } 3158fcf5ef2aSThomas Huth break; 3159fcf5ef2aSThomas Huth } 3160fcf5ef2aSThomas Huth break; 316123ada1b1SRichard Henderson case 1: 316223ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 3163fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 3164fcf5ef2aSThomas Huth { 3165fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 316652123f14SRichard Henderson TCGv cpu_dst = tcg_temp_new(); 3167fcf5ef2aSThomas Huth TCGv cpu_tmp0; 3168fcf5ef2aSThomas Huth 3169fcf5ef2aSThomas Huth if (xop == 0x3a) { /* generate trap */ 3170fcf5ef2aSThomas Huth int cond = GET_FIELD(insn, 3, 6); 3171fcf5ef2aSThomas Huth TCGv_i32 trap; 3172fcf5ef2aSThomas Huth TCGLabel *l1 = NULL; 3173fcf5ef2aSThomas Huth int mask; 3174fcf5ef2aSThomas Huth 3175fcf5ef2aSThomas Huth if (cond == 0) { 3176fcf5ef2aSThomas Huth /* Trap never. */ 3177fcf5ef2aSThomas Huth break; 3178fcf5ef2aSThomas Huth } 3179fcf5ef2aSThomas Huth 3180fcf5ef2aSThomas Huth save_state(dc); 3181fcf5ef2aSThomas Huth 3182fcf5ef2aSThomas Huth if (cond != 8) { 3183fcf5ef2aSThomas Huth /* Conditional trap. */ 3184fcf5ef2aSThomas Huth DisasCompare cmp; 3185fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3186fcf5ef2aSThomas Huth /* V9 icc/xcc */ 3187fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 3188fcf5ef2aSThomas Huth if (cc == 0) { 3189fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3190fcf5ef2aSThomas Huth } else if (cc == 2) { 3191fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 3192fcf5ef2aSThomas Huth } else { 3193fcf5ef2aSThomas Huth goto illegal_insn; 3194fcf5ef2aSThomas Huth } 3195fcf5ef2aSThomas Huth #else 3196fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3197fcf5ef2aSThomas Huth #endif 3198fcf5ef2aSThomas Huth l1 = gen_new_label(); 3199fcf5ef2aSThomas Huth tcg_gen_brcond_tl(tcg_invert_cond(cmp.cond), 3200fcf5ef2aSThomas Huth cmp.c1, cmp.c2, l1); 3201fcf5ef2aSThomas Huth } 3202fcf5ef2aSThomas Huth 3203fcf5ef2aSThomas Huth mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 3204fcf5ef2aSThomas Huth ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 3205fcf5ef2aSThomas Huth 3206fcf5ef2aSThomas Huth /* Don't use the normal temporaries, as they may well have 3207fcf5ef2aSThomas Huth gone out of scope with the branch above. While we're 3208fcf5ef2aSThomas Huth doing that we might as well pre-truncate to 32-bit. */ 3209fcf5ef2aSThomas Huth trap = tcg_temp_new_i32(); 3210fcf5ef2aSThomas Huth 3211fcf5ef2aSThomas Huth rs1 = GET_FIELD_SP(insn, 14, 18); 3212fcf5ef2aSThomas Huth if (IS_IMM) { 32135c65df36SArtyom Tarasenko rs2 = GET_FIELD_SP(insn, 0, 7); 3214fcf5ef2aSThomas Huth if (rs1 == 0) { 3215fcf5ef2aSThomas Huth tcg_gen_movi_i32(trap, (rs2 & mask) + TT_TRAP); 3216fcf5ef2aSThomas Huth /* Signal that the trap value is fully constant. */ 3217fcf5ef2aSThomas Huth mask = 0; 3218fcf5ef2aSThomas Huth } else { 3219fcf5ef2aSThomas Huth TCGv t1 = gen_load_gpr(dc, rs1); 3220fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3221fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, rs2); 3222fcf5ef2aSThomas Huth } 3223fcf5ef2aSThomas Huth } else { 3224fcf5ef2aSThomas Huth TCGv t1, t2; 3225fcf5ef2aSThomas Huth rs2 = GET_FIELD_SP(insn, 0, 4); 3226fcf5ef2aSThomas Huth t1 = gen_load_gpr(dc, rs1); 3227fcf5ef2aSThomas Huth t2 = gen_load_gpr(dc, rs2); 3228fcf5ef2aSThomas Huth tcg_gen_add_tl(t1, t1, t2); 3229fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3230fcf5ef2aSThomas Huth } 3231fcf5ef2aSThomas Huth if (mask != 0) { 3232fcf5ef2aSThomas Huth tcg_gen_andi_i32(trap, trap, mask); 3233fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, TT_TRAP); 3234fcf5ef2aSThomas Huth } 3235fcf5ef2aSThomas Huth 3236ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, trap); 3237fcf5ef2aSThomas Huth 3238fcf5ef2aSThomas Huth if (cond == 8) { 3239fcf5ef2aSThomas Huth /* An unconditional trap ends the TB. */ 3240af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 3241fcf5ef2aSThomas Huth goto jmp_insn; 3242fcf5ef2aSThomas Huth } else { 3243fcf5ef2aSThomas Huth /* A conditional trap falls through to the next insn. */ 3244fcf5ef2aSThomas Huth gen_set_label(l1); 3245fcf5ef2aSThomas Huth break; 3246fcf5ef2aSThomas Huth } 3247fcf5ef2aSThomas Huth } else if (xop == 0x28) { 3248fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3249fcf5ef2aSThomas Huth switch(rs1) { 3250fcf5ef2aSThomas Huth case 0: /* rdy */ 3251fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3252fcf5ef2aSThomas Huth case 0x01 ... 0x0e: /* undefined in the SPARCv8 3253fcf5ef2aSThomas Huth manual, rdy on the microSPARC 3254fcf5ef2aSThomas Huth II */ 3255fcf5ef2aSThomas Huth case 0x0f: /* stbar in the SPARCv8 manual, 3256fcf5ef2aSThomas Huth rdy on the microSPARC II */ 3257fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent in the 3258fcf5ef2aSThomas Huth SPARCv8 manual, rdy on the 3259fcf5ef2aSThomas Huth microSPARC II */ 3260fcf5ef2aSThomas Huth /* Read Asr17 */ 3261fcf5ef2aSThomas Huth if (rs1 == 0x11 && dc->def->features & CPU_FEATURE_ASR17) { 3262fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3263fcf5ef2aSThomas Huth /* Read Asr17 for a Leon3 monoprocessor */ 3264fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, (1 << 8) | (dc->def->nwindows - 1)); 3265fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3266fcf5ef2aSThomas Huth break; 3267fcf5ef2aSThomas Huth } 3268fcf5ef2aSThomas Huth #endif 3269fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_y); 3270fcf5ef2aSThomas Huth break; 3271fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3272fcf5ef2aSThomas Huth case 0x2: /* V9 rdccr */ 3273fcf5ef2aSThomas Huth update_psr(dc); 3274ad75a51eSRichard Henderson gen_helper_rdccr(cpu_dst, tcg_env); 3275fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3276fcf5ef2aSThomas Huth break; 3277fcf5ef2aSThomas Huth case 0x3: /* V9 rdasi */ 3278fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_dst, dc->asi); 3279fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3280fcf5ef2aSThomas Huth break; 3281fcf5ef2aSThomas Huth case 0x4: /* V9 rdtick */ 3282fcf5ef2aSThomas Huth { 3283fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3284fcf5ef2aSThomas Huth TCGv_i32 r_const; 3285fcf5ef2aSThomas Huth 3286fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 328700ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3288ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 3289fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3290dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3291dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 329246bb0137SMark Cave-Ayland } 3293ad75a51eSRichard Henderson gen_helper_tick_get_count(cpu_dst, tcg_env, r_tickptr, 3294fcf5ef2aSThomas Huth r_const); 3295fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3296fcf5ef2aSThomas Huth } 3297fcf5ef2aSThomas Huth break; 3298fcf5ef2aSThomas Huth case 0x5: /* V9 rdpc */ 3299fcf5ef2aSThomas Huth { 3300fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3301fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3302fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc & 0xffffffffULL); 3303fcf5ef2aSThomas Huth } else { 3304fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 3305fcf5ef2aSThomas Huth } 3306fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3307fcf5ef2aSThomas Huth } 3308fcf5ef2aSThomas Huth break; 3309fcf5ef2aSThomas Huth case 0x6: /* V9 rdfprs */ 3310fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_dst, cpu_fprs); 3311fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3312fcf5ef2aSThomas Huth break; 3313fcf5ef2aSThomas Huth case 0xf: /* V9 membar */ 3314fcf5ef2aSThomas Huth break; /* no effect */ 3315fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 3316fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3317fcf5ef2aSThomas Huth goto jmp_insn; 3318fcf5ef2aSThomas Huth } 3319fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_gsr); 3320fcf5ef2aSThomas Huth break; 3321fcf5ef2aSThomas Huth case 0x16: /* Softint */ 3322ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_dst, tcg_env, 3323fcf5ef2aSThomas Huth offsetof(CPUSPARCState, softint)); 3324fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3325fcf5ef2aSThomas Huth break; 3326fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 3327fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tick_cmpr); 3328fcf5ef2aSThomas Huth break; 3329fcf5ef2aSThomas Huth case 0x18: /* System tick */ 3330fcf5ef2aSThomas Huth { 3331fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3332fcf5ef2aSThomas Huth TCGv_i32 r_const; 3333fcf5ef2aSThomas Huth 3334fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 333500ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3336ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 3337fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 3338dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3339dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 334046bb0137SMark Cave-Ayland } 3341ad75a51eSRichard Henderson gen_helper_tick_get_count(cpu_dst, tcg_env, r_tickptr, 3342fcf5ef2aSThomas Huth r_const); 3343fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3344fcf5ef2aSThomas Huth } 3345fcf5ef2aSThomas Huth break; 3346fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 3347fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_stick_cmpr); 3348fcf5ef2aSThomas Huth break; 3349b8e31b3cSArtyom Tarasenko case 0x1a: /* UltraSPARC-T1 Strand status */ 3350b8e31b3cSArtyom Tarasenko /* XXX HYPV check maybe not enough, UA2005 & UA2007 describe 3351b8e31b3cSArtyom Tarasenko * this ASR as impl. dep 3352b8e31b3cSArtyom Tarasenko */ 3353b8e31b3cSArtyom Tarasenko CHECK_IU_FEATURE(dc, HYPV); 3354b8e31b3cSArtyom Tarasenko { 3355b8e31b3cSArtyom Tarasenko TCGv t = gen_dest_gpr(dc, rd); 3356b8e31b3cSArtyom Tarasenko tcg_gen_movi_tl(t, 1UL); 3357b8e31b3cSArtyom Tarasenko gen_store_gpr(dc, rd, t); 3358b8e31b3cSArtyom Tarasenko } 3359b8e31b3cSArtyom Tarasenko break; 3360fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 3361fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation Counter */ 3362fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 3363fcf5ef2aSThomas Huth case 0x14: /* Softint set, WO */ 3364fcf5ef2aSThomas Huth case 0x15: /* Softint clear, WO */ 3365fcf5ef2aSThomas Huth #endif 3366fcf5ef2aSThomas Huth default: 3367fcf5ef2aSThomas Huth goto illegal_insn; 3368fcf5ef2aSThomas Huth } 3369fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 3370fcf5ef2aSThomas Huth } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */ 3371fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3372fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3373fcf5ef2aSThomas Huth goto priv_insn; 3374fcf5ef2aSThomas Huth } 3375fcf5ef2aSThomas Huth update_psr(dc); 3376ad75a51eSRichard Henderson gen_helper_rdpsr(cpu_dst, tcg_env); 3377fcf5ef2aSThomas Huth #else 3378fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3379fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3380fcf5ef2aSThomas Huth goto priv_insn; 3381fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3382fcf5ef2aSThomas Huth switch (rs1) { 3383fcf5ef2aSThomas Huth case 0: // hpstate 3384ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_dst, tcg_env, 3385f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, hpstate)); 3386fcf5ef2aSThomas Huth break; 3387fcf5ef2aSThomas Huth case 1: // htstate 3388fcf5ef2aSThomas Huth // gen_op_rdhtstate(); 3389fcf5ef2aSThomas Huth break; 3390fcf5ef2aSThomas Huth case 3: // hintp 3391fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hintp); 3392fcf5ef2aSThomas Huth break; 3393fcf5ef2aSThomas Huth case 5: // htba 3394fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_htba); 3395fcf5ef2aSThomas Huth break; 3396fcf5ef2aSThomas Huth case 6: // hver 3397fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hver); 3398fcf5ef2aSThomas Huth break; 3399fcf5ef2aSThomas Huth case 31: // hstick_cmpr 3400fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr); 3401fcf5ef2aSThomas Huth break; 3402fcf5ef2aSThomas Huth default: 3403fcf5ef2aSThomas Huth goto illegal_insn; 3404fcf5ef2aSThomas Huth } 3405fcf5ef2aSThomas Huth #endif 3406fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3407fcf5ef2aSThomas Huth break; 3408fcf5ef2aSThomas Huth } else if (xop == 0x2a) { /* rdwim / V9 rdpr */ 3409fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3410fcf5ef2aSThomas Huth goto priv_insn; 3411fcf5ef2aSThomas Huth } 341252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3413fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3414fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3415fcf5ef2aSThomas Huth switch (rs1) { 3416fcf5ef2aSThomas Huth case 0: // tpc 3417fcf5ef2aSThomas Huth { 3418fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3419fcf5ef2aSThomas Huth 3420fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3421ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 3422fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3423fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 3424fcf5ef2aSThomas Huth } 3425fcf5ef2aSThomas Huth break; 3426fcf5ef2aSThomas Huth case 1: // tnpc 3427fcf5ef2aSThomas Huth { 3428fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3429fcf5ef2aSThomas Huth 3430fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3431ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 3432fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3433fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 3434fcf5ef2aSThomas Huth } 3435fcf5ef2aSThomas Huth break; 3436fcf5ef2aSThomas Huth case 2: // tstate 3437fcf5ef2aSThomas Huth { 3438fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3439fcf5ef2aSThomas Huth 3440fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3441ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 3442fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3443fcf5ef2aSThomas Huth offsetof(trap_state, tstate)); 3444fcf5ef2aSThomas Huth } 3445fcf5ef2aSThomas Huth break; 3446fcf5ef2aSThomas Huth case 3: // tt 3447fcf5ef2aSThomas Huth { 3448fcf5ef2aSThomas Huth TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3449fcf5ef2aSThomas Huth 3450ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 3451fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, r_tsptr, 3452fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 3453fcf5ef2aSThomas Huth } 3454fcf5ef2aSThomas Huth break; 3455fcf5ef2aSThomas Huth case 4: // tick 3456fcf5ef2aSThomas Huth { 3457fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3458fcf5ef2aSThomas Huth TCGv_i32 r_const; 3459fcf5ef2aSThomas Huth 3460fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 346100ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3462ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 3463fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3464dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3465dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 346646bb0137SMark Cave-Ayland } 3467ad75a51eSRichard Henderson gen_helper_tick_get_count(cpu_tmp0, tcg_env, 3468fcf5ef2aSThomas Huth r_tickptr, r_const); 3469fcf5ef2aSThomas Huth } 3470fcf5ef2aSThomas Huth break; 3471fcf5ef2aSThomas Huth case 5: // tba 3472fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_tbr); 3473fcf5ef2aSThomas Huth break; 3474fcf5ef2aSThomas Huth case 6: // pstate 3475ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3476fcf5ef2aSThomas Huth offsetof(CPUSPARCState, pstate)); 3477fcf5ef2aSThomas Huth break; 3478fcf5ef2aSThomas Huth case 7: // tl 3479ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3480fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 3481fcf5ef2aSThomas Huth break; 3482fcf5ef2aSThomas Huth case 8: // pil 3483ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3484fcf5ef2aSThomas Huth offsetof(CPUSPARCState, psrpil)); 3485fcf5ef2aSThomas Huth break; 3486fcf5ef2aSThomas Huth case 9: // cwp 3487ad75a51eSRichard Henderson gen_helper_rdcwp(cpu_tmp0, tcg_env); 3488fcf5ef2aSThomas Huth break; 3489fcf5ef2aSThomas Huth case 10: // cansave 3490ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3491fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cansave)); 3492fcf5ef2aSThomas Huth break; 3493fcf5ef2aSThomas Huth case 11: // canrestore 3494ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3495fcf5ef2aSThomas Huth offsetof(CPUSPARCState, canrestore)); 3496fcf5ef2aSThomas Huth break; 3497fcf5ef2aSThomas Huth case 12: // cleanwin 3498ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3499fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cleanwin)); 3500fcf5ef2aSThomas Huth break; 3501fcf5ef2aSThomas Huth case 13: // otherwin 3502ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3503fcf5ef2aSThomas Huth offsetof(CPUSPARCState, otherwin)); 3504fcf5ef2aSThomas Huth break; 3505fcf5ef2aSThomas Huth case 14: // wstate 3506ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3507fcf5ef2aSThomas Huth offsetof(CPUSPARCState, wstate)); 3508fcf5ef2aSThomas Huth break; 3509fcf5ef2aSThomas Huth case 16: // UA2005 gl 3510fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 3511ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3512fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gl)); 3513fcf5ef2aSThomas Huth break; 3514fcf5ef2aSThomas Huth case 26: // UA2005 strand status 3515fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3516fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3517fcf5ef2aSThomas Huth goto priv_insn; 3518fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ssr); 3519fcf5ef2aSThomas Huth break; 3520fcf5ef2aSThomas Huth case 31: // ver 3521fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ver); 3522fcf5ef2aSThomas Huth break; 3523fcf5ef2aSThomas Huth case 15: // fq 3524fcf5ef2aSThomas Huth default: 3525fcf5ef2aSThomas Huth goto illegal_insn; 3526fcf5ef2aSThomas Huth } 3527fcf5ef2aSThomas Huth #else 3528fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim); 3529fcf5ef2aSThomas Huth #endif 3530fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 3531fcf5ef2aSThomas Huth break; 3532aa04c9d9SGiuseppe Musacchio #endif 3533aa04c9d9SGiuseppe Musacchio #if defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY) 3534fcf5ef2aSThomas Huth } else if (xop == 0x2b) { /* rdtbr / V9 flushw */ 3535fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3536ad75a51eSRichard Henderson gen_helper_flushw(tcg_env); 3537fcf5ef2aSThomas Huth #else 3538fcf5ef2aSThomas Huth if (!supervisor(dc)) 3539fcf5ef2aSThomas Huth goto priv_insn; 3540fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tbr); 3541fcf5ef2aSThomas Huth #endif 3542fcf5ef2aSThomas Huth break; 3543fcf5ef2aSThomas Huth #endif 3544fcf5ef2aSThomas Huth } else if (xop == 0x34) { /* FPU Operations */ 3545fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3546fcf5ef2aSThomas Huth goto jmp_insn; 3547fcf5ef2aSThomas Huth } 3548fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3549fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3550fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3551fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3552fcf5ef2aSThomas Huth 3553fcf5ef2aSThomas Huth switch (xop) { 3554fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 3555fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 3556fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 3557fcf5ef2aSThomas Huth break; 3558fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 3559fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 3560fcf5ef2aSThomas Huth break; 3561fcf5ef2aSThomas Huth case 0x9: /* fabss */ 3562fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 3563fcf5ef2aSThomas Huth break; 3564fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 3565fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 3566fcf5ef2aSThomas Huth break; 3567fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 3568fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 3569fcf5ef2aSThomas Huth break; 3570fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 3571fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3572fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 3573fcf5ef2aSThomas Huth break; 3574fcf5ef2aSThomas Huth case 0x41: /* fadds */ 3575fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 3576fcf5ef2aSThomas Huth break; 3577fcf5ef2aSThomas Huth case 0x42: /* faddd */ 3578fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 3579fcf5ef2aSThomas Huth break; 3580fcf5ef2aSThomas Huth case 0x43: /* faddq */ 3581fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3582fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 3583fcf5ef2aSThomas Huth break; 3584fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 3585fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 3586fcf5ef2aSThomas Huth break; 3587fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 3588fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 3589fcf5ef2aSThomas Huth break; 3590fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 3591fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3592fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 3593fcf5ef2aSThomas Huth break; 3594fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 3595fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 3596fcf5ef2aSThomas Huth break; 3597fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 3598fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 3599fcf5ef2aSThomas Huth break; 3600fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 3601fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3602fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 3603fcf5ef2aSThomas Huth break; 3604fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 3605fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 3606fcf5ef2aSThomas Huth break; 3607fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 3608fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 3609fcf5ef2aSThomas Huth break; 3610fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 3611fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3612fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 3613fcf5ef2aSThomas Huth break; 3614fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 3615fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 3616fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 3617fcf5ef2aSThomas Huth break; 3618fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 3619fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3620fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 3621fcf5ef2aSThomas Huth break; 3622fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 3623fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 3624fcf5ef2aSThomas Huth break; 3625fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 3626fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 3627fcf5ef2aSThomas Huth break; 3628fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 3629fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3630fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 3631fcf5ef2aSThomas Huth break; 3632fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 3633fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 3634fcf5ef2aSThomas Huth break; 3635fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 3636fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 3637fcf5ef2aSThomas Huth break; 3638fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 3639fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3640fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 3641fcf5ef2aSThomas Huth break; 3642fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 3643fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3644fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 3645fcf5ef2aSThomas Huth break; 3646fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 3647fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3648fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 3649fcf5ef2aSThomas Huth break; 3650fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 3651fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3652fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 3653fcf5ef2aSThomas Huth break; 3654fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 3655fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 3656fcf5ef2aSThomas Huth break; 3657fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 3658fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 3659fcf5ef2aSThomas Huth break; 3660fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 3661fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3662fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 3663fcf5ef2aSThomas Huth break; 3664fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3665fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 3666fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 3667fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 3668fcf5ef2aSThomas Huth break; 3669fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 3670fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3671fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 3672fcf5ef2aSThomas Huth break; 3673fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 3674fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 3675fcf5ef2aSThomas Huth break; 3676fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 3677fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3678fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 3679fcf5ef2aSThomas Huth break; 3680fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 3681fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 3682fcf5ef2aSThomas Huth break; 3683fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 3684fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3685fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 3686fcf5ef2aSThomas Huth break; 3687fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 3688fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 3689fcf5ef2aSThomas Huth break; 3690fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 3691fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 3692fcf5ef2aSThomas Huth break; 3693fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 3694fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3695fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 3696fcf5ef2aSThomas Huth break; 3697fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 3698fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 3699fcf5ef2aSThomas Huth break; 3700fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 3701fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 3702fcf5ef2aSThomas Huth break; 3703fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 3704fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3705fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 3706fcf5ef2aSThomas Huth break; 3707fcf5ef2aSThomas Huth #endif 3708fcf5ef2aSThomas Huth default: 3709fcf5ef2aSThomas Huth goto illegal_insn; 3710fcf5ef2aSThomas Huth } 3711fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 3712fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3713fcf5ef2aSThomas Huth int cond; 3714fcf5ef2aSThomas Huth #endif 3715fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3716fcf5ef2aSThomas Huth goto jmp_insn; 3717fcf5ef2aSThomas Huth } 3718fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3719fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3720fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3721fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3722fcf5ef2aSThomas Huth 3723fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3724fcf5ef2aSThomas Huth #define FMOVR(sz) \ 3725fcf5ef2aSThomas Huth do { \ 3726fcf5ef2aSThomas Huth DisasCompare cmp; \ 3727fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 3728fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 3729fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 3730fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3731fcf5ef2aSThomas Huth } while (0) 3732fcf5ef2aSThomas Huth 3733fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 3734fcf5ef2aSThomas Huth FMOVR(s); 3735fcf5ef2aSThomas Huth break; 3736fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 3737fcf5ef2aSThomas Huth FMOVR(d); 3738fcf5ef2aSThomas Huth break; 3739fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 3740fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3741fcf5ef2aSThomas Huth FMOVR(q); 3742fcf5ef2aSThomas Huth break; 3743fcf5ef2aSThomas Huth } 3744fcf5ef2aSThomas Huth #undef FMOVR 3745fcf5ef2aSThomas Huth #endif 3746fcf5ef2aSThomas Huth switch (xop) { 3747fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3748fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 3749fcf5ef2aSThomas Huth do { \ 3750fcf5ef2aSThomas Huth DisasCompare cmp; \ 3751fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3752fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 3753fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3754fcf5ef2aSThomas Huth } while (0) 3755fcf5ef2aSThomas Huth 3756fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 3757fcf5ef2aSThomas Huth FMOVCC(0, s); 3758fcf5ef2aSThomas Huth break; 3759fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 3760fcf5ef2aSThomas Huth FMOVCC(0, d); 3761fcf5ef2aSThomas Huth break; 3762fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 3763fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3764fcf5ef2aSThomas Huth FMOVCC(0, q); 3765fcf5ef2aSThomas Huth break; 3766fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 3767fcf5ef2aSThomas Huth FMOVCC(1, s); 3768fcf5ef2aSThomas Huth break; 3769fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 3770fcf5ef2aSThomas Huth FMOVCC(1, d); 3771fcf5ef2aSThomas Huth break; 3772fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 3773fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3774fcf5ef2aSThomas Huth FMOVCC(1, q); 3775fcf5ef2aSThomas Huth break; 3776fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 3777fcf5ef2aSThomas Huth FMOVCC(2, s); 3778fcf5ef2aSThomas Huth break; 3779fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 3780fcf5ef2aSThomas Huth FMOVCC(2, d); 3781fcf5ef2aSThomas Huth break; 3782fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 3783fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3784fcf5ef2aSThomas Huth FMOVCC(2, q); 3785fcf5ef2aSThomas Huth break; 3786fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 3787fcf5ef2aSThomas Huth FMOVCC(3, s); 3788fcf5ef2aSThomas Huth break; 3789fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 3790fcf5ef2aSThomas Huth FMOVCC(3, d); 3791fcf5ef2aSThomas Huth break; 3792fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 3793fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3794fcf5ef2aSThomas Huth FMOVCC(3, q); 3795fcf5ef2aSThomas Huth break; 3796fcf5ef2aSThomas Huth #undef FMOVCC 3797fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 3798fcf5ef2aSThomas Huth do { \ 3799fcf5ef2aSThomas Huth DisasCompare cmp; \ 3800fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3801fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 3802fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3803fcf5ef2aSThomas Huth } while (0) 3804fcf5ef2aSThomas Huth 3805fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 3806fcf5ef2aSThomas Huth FMOVCC(0, s); 3807fcf5ef2aSThomas Huth break; 3808fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 3809fcf5ef2aSThomas Huth FMOVCC(0, d); 3810fcf5ef2aSThomas Huth break; 3811fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 3812fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3813fcf5ef2aSThomas Huth FMOVCC(0, q); 3814fcf5ef2aSThomas Huth break; 3815fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 3816fcf5ef2aSThomas Huth FMOVCC(1, s); 3817fcf5ef2aSThomas Huth break; 3818fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 3819fcf5ef2aSThomas Huth FMOVCC(1, d); 3820fcf5ef2aSThomas Huth break; 3821fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 3822fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3823fcf5ef2aSThomas Huth FMOVCC(1, q); 3824fcf5ef2aSThomas Huth break; 3825fcf5ef2aSThomas Huth #undef FMOVCC 3826fcf5ef2aSThomas Huth #endif 3827fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 3828fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3829fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3830fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 3831fcf5ef2aSThomas Huth break; 3832fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 3833fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3834fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3835fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 3836fcf5ef2aSThomas Huth break; 3837fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 3838fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3839fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3840fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3841fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 3842fcf5ef2aSThomas Huth break; 3843fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 3844fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3845fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3846fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 3847fcf5ef2aSThomas Huth break; 3848fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 3849fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3850fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3851fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 3852fcf5ef2aSThomas Huth break; 3853fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 3854fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3855fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3856fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3857fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 3858fcf5ef2aSThomas Huth break; 3859fcf5ef2aSThomas Huth default: 3860fcf5ef2aSThomas Huth goto illegal_insn; 3861fcf5ef2aSThomas Huth } 3862fcf5ef2aSThomas Huth } else if (xop == 0x2) { 3863fcf5ef2aSThomas Huth TCGv dst = gen_dest_gpr(dc, rd); 3864fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3865fcf5ef2aSThomas Huth if (rs1 == 0) { 3866fcf5ef2aSThomas Huth /* clr/mov shortcut : or %g0, x, y -> mov x, y */ 3867fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3868fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3869fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, simm); 3870fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3871fcf5ef2aSThomas Huth } else { /* register */ 3872fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3873fcf5ef2aSThomas Huth if (rs2 == 0) { 3874fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 3875fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3876fcf5ef2aSThomas Huth } else { 3877fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3878fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src2); 3879fcf5ef2aSThomas Huth } 3880fcf5ef2aSThomas Huth } 3881fcf5ef2aSThomas Huth } else { 3882fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3883fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3884fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3885fcf5ef2aSThomas Huth tcg_gen_ori_tl(dst, cpu_src1, simm); 3886fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3887fcf5ef2aSThomas Huth } else { /* register */ 3888fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3889fcf5ef2aSThomas Huth if (rs2 == 0) { 3890fcf5ef2aSThomas Huth /* mov shortcut: or x, %g0, y -> mov x, y */ 3891fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src1); 3892fcf5ef2aSThomas Huth } else { 3893fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3894fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, cpu_src1, cpu_src2); 3895fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3896fcf5ef2aSThomas Huth } 3897fcf5ef2aSThomas Huth } 3898fcf5ef2aSThomas Huth } 3899fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3900fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 3901fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3902fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3903fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3904fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3905fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 3906fcf5ef2aSThomas Huth } else { 3907fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 3908fcf5ef2aSThomas Huth } 3909fcf5ef2aSThomas Huth } else { /* register */ 3910fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3911fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 391252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3913fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3914fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3915fcf5ef2aSThomas Huth } else { 3916fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3917fcf5ef2aSThomas Huth } 3918fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 3919fcf5ef2aSThomas Huth } 3920fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3921fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 3922fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3923fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3924fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3925fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3926fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 3927fcf5ef2aSThomas Huth } else { 3928fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3929fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 3930fcf5ef2aSThomas Huth } 3931fcf5ef2aSThomas Huth } else { /* register */ 3932fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3933fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 393452123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3935fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3936fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3937fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 3938fcf5ef2aSThomas Huth } else { 3939fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3940fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3941fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 3942fcf5ef2aSThomas Huth } 3943fcf5ef2aSThomas Huth } 3944fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3945fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 3946fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3947fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3948fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3949fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3950fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 3951fcf5ef2aSThomas Huth } else { 3952fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 3953fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 3954fcf5ef2aSThomas Huth } 3955fcf5ef2aSThomas Huth } else { /* register */ 3956fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3957fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 395852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3959fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3960fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3961fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 3962fcf5ef2aSThomas Huth } else { 3963fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3964fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 3965fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 3966fcf5ef2aSThomas Huth } 3967fcf5ef2aSThomas Huth } 3968fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3969fcf5ef2aSThomas Huth #endif 3970fcf5ef2aSThomas Huth } else if (xop < 0x36) { 3971fcf5ef2aSThomas Huth if (xop < 0x20) { 3972fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3973fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 3974fcf5ef2aSThomas Huth switch (xop & ~0x10) { 3975fcf5ef2aSThomas Huth case 0x0: /* add */ 3976fcf5ef2aSThomas Huth if (xop & 0x10) { 3977fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 3978fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 3979fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 3980fcf5ef2aSThomas Huth } else { 3981fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 3982fcf5ef2aSThomas Huth } 3983fcf5ef2aSThomas Huth break; 3984fcf5ef2aSThomas Huth case 0x1: /* and */ 3985fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2); 3986fcf5ef2aSThomas Huth if (xop & 0x10) { 3987fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3988fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3989fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3990fcf5ef2aSThomas Huth } 3991fcf5ef2aSThomas Huth break; 3992fcf5ef2aSThomas Huth case 0x2: /* or */ 3993fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2); 3994fcf5ef2aSThomas Huth if (xop & 0x10) { 3995fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3996fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3997fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3998fcf5ef2aSThomas Huth } 3999fcf5ef2aSThomas Huth break; 4000fcf5ef2aSThomas Huth case 0x3: /* xor */ 4001fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2); 4002fcf5ef2aSThomas Huth if (xop & 0x10) { 4003fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4004fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4005fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4006fcf5ef2aSThomas Huth } 4007fcf5ef2aSThomas Huth break; 4008fcf5ef2aSThomas Huth case 0x4: /* sub */ 4009fcf5ef2aSThomas Huth if (xop & 0x10) { 4010fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4011fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 4012fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 4013fcf5ef2aSThomas Huth } else { 4014fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2); 4015fcf5ef2aSThomas Huth } 4016fcf5ef2aSThomas Huth break; 4017fcf5ef2aSThomas Huth case 0x5: /* andn */ 4018fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2); 4019fcf5ef2aSThomas Huth if (xop & 0x10) { 4020fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4021fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4022fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4023fcf5ef2aSThomas Huth } 4024fcf5ef2aSThomas Huth break; 4025fcf5ef2aSThomas Huth case 0x6: /* orn */ 4026fcf5ef2aSThomas Huth tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2); 4027fcf5ef2aSThomas Huth if (xop & 0x10) { 4028fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4029fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4030fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4031fcf5ef2aSThomas Huth } 4032fcf5ef2aSThomas Huth break; 4033fcf5ef2aSThomas Huth case 0x7: /* xorn */ 4034fcf5ef2aSThomas Huth tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2); 4035fcf5ef2aSThomas Huth if (xop & 0x10) { 4036fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4037fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4038fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4039fcf5ef2aSThomas Huth } 4040fcf5ef2aSThomas Huth break; 4041fcf5ef2aSThomas Huth case 0x8: /* addx, V9 addc */ 4042fcf5ef2aSThomas Huth gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4043fcf5ef2aSThomas Huth (xop & 0x10)); 4044fcf5ef2aSThomas Huth break; 4045fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4046fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 4047fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 4048fcf5ef2aSThomas Huth break; 4049fcf5ef2aSThomas Huth #endif 4050fcf5ef2aSThomas Huth case 0xa: /* umul */ 4051fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4052fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 4053fcf5ef2aSThomas Huth if (xop & 0x10) { 4054fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4055fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4056fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4057fcf5ef2aSThomas Huth } 4058fcf5ef2aSThomas Huth break; 4059fcf5ef2aSThomas Huth case 0xb: /* smul */ 4060fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4061fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 4062fcf5ef2aSThomas Huth if (xop & 0x10) { 4063fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4064fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4065fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4066fcf5ef2aSThomas Huth } 4067fcf5ef2aSThomas Huth break; 4068fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 4069fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4070fcf5ef2aSThomas Huth (xop & 0x10)); 4071fcf5ef2aSThomas Huth break; 4072fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4073fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 4074ad75a51eSRichard Henderson gen_helper_udivx(cpu_dst, tcg_env, cpu_src1, cpu_src2); 4075fcf5ef2aSThomas Huth break; 4076fcf5ef2aSThomas Huth #endif 4077fcf5ef2aSThomas Huth case 0xe: /* udiv */ 4078fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4079fcf5ef2aSThomas Huth if (xop & 0x10) { 4080ad75a51eSRichard Henderson gen_helper_udiv_cc(cpu_dst, tcg_env, cpu_src1, 4081fcf5ef2aSThomas Huth cpu_src2); 4082fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4083fcf5ef2aSThomas Huth } else { 4084ad75a51eSRichard Henderson gen_helper_udiv(cpu_dst, tcg_env, cpu_src1, 4085fcf5ef2aSThomas Huth cpu_src2); 4086fcf5ef2aSThomas Huth } 4087fcf5ef2aSThomas Huth break; 4088fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4089fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4090fcf5ef2aSThomas Huth if (xop & 0x10) { 4091ad75a51eSRichard Henderson gen_helper_sdiv_cc(cpu_dst, tcg_env, cpu_src1, 4092fcf5ef2aSThomas Huth cpu_src2); 4093fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4094fcf5ef2aSThomas Huth } else { 4095ad75a51eSRichard Henderson gen_helper_sdiv(cpu_dst, tcg_env, cpu_src1, 4096fcf5ef2aSThomas Huth cpu_src2); 4097fcf5ef2aSThomas Huth } 4098fcf5ef2aSThomas Huth break; 4099fcf5ef2aSThomas Huth default: 4100fcf5ef2aSThomas Huth goto illegal_insn; 4101fcf5ef2aSThomas Huth } 4102fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4103fcf5ef2aSThomas Huth } else { 4104fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4105fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4106fcf5ef2aSThomas Huth switch (xop) { 4107fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4108fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4109fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4110fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4111fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4112fcf5ef2aSThomas Huth break; 4113fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4114fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4115fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4116fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4117fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4118fcf5ef2aSThomas Huth break; 4119fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4120ad75a51eSRichard Henderson gen_helper_taddcctv(cpu_dst, tcg_env, 4121fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4122fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4123fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4124fcf5ef2aSThomas Huth break; 4125fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4126ad75a51eSRichard Henderson gen_helper_tsubcctv(cpu_dst, tcg_env, 4127fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4128fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4129fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4130fcf5ef2aSThomas Huth break; 4131fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4132fcf5ef2aSThomas Huth update_psr(dc); 4133fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4134fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4135fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4136fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4137fcf5ef2aSThomas Huth break; 4138fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4139fcf5ef2aSThomas Huth case 0x25: /* sll */ 4140fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4141fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4142fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4143fcf5ef2aSThomas Huth } else { /* register */ 414452123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4145fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4146fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4147fcf5ef2aSThomas Huth } 4148fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4149fcf5ef2aSThomas Huth break; 4150fcf5ef2aSThomas Huth case 0x26: /* srl */ 4151fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4152fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4153fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4154fcf5ef2aSThomas Huth } else { /* register */ 415552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4156fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4157fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4158fcf5ef2aSThomas Huth } 4159fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4160fcf5ef2aSThomas Huth break; 4161fcf5ef2aSThomas Huth case 0x27: /* sra */ 4162fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4163fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4164fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4165fcf5ef2aSThomas Huth } else { /* register */ 416652123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4167fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4168fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4169fcf5ef2aSThomas Huth } 4170fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4171fcf5ef2aSThomas Huth break; 4172fcf5ef2aSThomas Huth #endif 4173fcf5ef2aSThomas Huth case 0x30: 4174fcf5ef2aSThomas Huth { 417552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4176fcf5ef2aSThomas Huth switch(rd) { 4177fcf5ef2aSThomas Huth case 0: /* wry */ 4178fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4179fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff); 4180fcf5ef2aSThomas Huth break; 4181fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4182fcf5ef2aSThomas Huth case 0x01 ... 0x0f: /* undefined in the 4183fcf5ef2aSThomas Huth SPARCv8 manual, nop 4184fcf5ef2aSThomas Huth on the microSPARC 4185fcf5ef2aSThomas Huth II */ 4186fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent 4187fcf5ef2aSThomas Huth in the SPARCv8 4188fcf5ef2aSThomas Huth manual, nop on the 4189fcf5ef2aSThomas Huth microSPARC II */ 4190fcf5ef2aSThomas Huth if ((rd == 0x13) && (dc->def->features & 4191fcf5ef2aSThomas Huth CPU_FEATURE_POWERDOWN)) { 4192fcf5ef2aSThomas Huth /* LEON3 power-down */ 4193fcf5ef2aSThomas Huth save_state(dc); 4194ad75a51eSRichard Henderson gen_helper_power_down(tcg_env); 4195fcf5ef2aSThomas Huth } 4196fcf5ef2aSThomas Huth break; 4197fcf5ef2aSThomas Huth #else 4198fcf5ef2aSThomas Huth case 0x2: /* V9 wrccr */ 4199fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4200ad75a51eSRichard Henderson gen_helper_wrccr(tcg_env, cpu_tmp0); 4201fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4202fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4203fcf5ef2aSThomas Huth break; 4204fcf5ef2aSThomas Huth case 0x3: /* V9 wrasi */ 4205fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4206fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff); 4207ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4208fcf5ef2aSThomas Huth offsetof(CPUSPARCState, asi)); 420944a7c2ecSRichard Henderson /* 421044a7c2ecSRichard Henderson * End TB to notice changed ASI. 421144a7c2ecSRichard Henderson * TODO: Could notice src1 = %g0 and IS_IMM, 421244a7c2ecSRichard Henderson * update DisasContext and not exit the TB. 421344a7c2ecSRichard Henderson */ 4214fcf5ef2aSThomas Huth save_state(dc); 4215fcf5ef2aSThomas Huth gen_op_next_insn(); 421644a7c2ecSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 4217af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4218fcf5ef2aSThomas Huth break; 4219fcf5ef2aSThomas Huth case 0x6: /* V9 wrfprs */ 4220fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4221fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0); 4222fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 4223fcf5ef2aSThomas Huth save_state(dc); 4224fcf5ef2aSThomas Huth gen_op_next_insn(); 422507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4226af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4227fcf5ef2aSThomas Huth break; 4228fcf5ef2aSThomas Huth case 0xf: /* V9 sir, nop if user */ 4229fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4230fcf5ef2aSThomas Huth if (supervisor(dc)) { 4231fcf5ef2aSThomas Huth ; // XXX 4232fcf5ef2aSThomas Huth } 4233fcf5ef2aSThomas Huth #endif 4234fcf5ef2aSThomas Huth break; 4235fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 4236fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4237fcf5ef2aSThomas Huth goto jmp_insn; 4238fcf5ef2aSThomas Huth } 4239fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2); 4240fcf5ef2aSThomas Huth break; 4241fcf5ef2aSThomas Huth case 0x14: /* Softint set */ 4242fcf5ef2aSThomas Huth if (!supervisor(dc)) 4243fcf5ef2aSThomas Huth goto illegal_insn; 4244fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4245ad75a51eSRichard Henderson gen_helper_set_softint(tcg_env, cpu_tmp0); 4246fcf5ef2aSThomas Huth break; 4247fcf5ef2aSThomas Huth case 0x15: /* Softint clear */ 4248fcf5ef2aSThomas Huth if (!supervisor(dc)) 4249fcf5ef2aSThomas Huth goto illegal_insn; 4250fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4251ad75a51eSRichard Henderson gen_helper_clear_softint(tcg_env, cpu_tmp0); 4252fcf5ef2aSThomas Huth break; 4253fcf5ef2aSThomas Huth case 0x16: /* Softint write */ 4254fcf5ef2aSThomas Huth if (!supervisor(dc)) 4255fcf5ef2aSThomas Huth goto illegal_insn; 4256fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4257ad75a51eSRichard Henderson gen_helper_write_softint(tcg_env, cpu_tmp0); 4258fcf5ef2aSThomas Huth break; 4259fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 4260fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4261fcf5ef2aSThomas Huth if (!supervisor(dc)) 4262fcf5ef2aSThomas Huth goto illegal_insn; 4263fcf5ef2aSThomas Huth #endif 4264fcf5ef2aSThomas Huth { 4265fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4266fcf5ef2aSThomas Huth 4267fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1, 4268fcf5ef2aSThomas Huth cpu_src2); 4269fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4270ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4271fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4272dfd1b812SRichard Henderson translator_io_start(&dc->base); 4273fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4274fcf5ef2aSThomas Huth cpu_tick_cmpr); 427546bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 427646bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4277fcf5ef2aSThomas Huth } 4278fcf5ef2aSThomas Huth break; 4279fcf5ef2aSThomas Huth case 0x18: /* System tick */ 4280fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4281fcf5ef2aSThomas Huth if (!supervisor(dc)) 4282fcf5ef2aSThomas Huth goto illegal_insn; 4283fcf5ef2aSThomas Huth #endif 4284fcf5ef2aSThomas Huth { 4285fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4286fcf5ef2aSThomas Huth 4287fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, 4288fcf5ef2aSThomas Huth cpu_src2); 4289fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4290ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4291fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4292dfd1b812SRichard Henderson translator_io_start(&dc->base); 4293fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4294fcf5ef2aSThomas Huth cpu_tmp0); 429546bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 429646bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4297fcf5ef2aSThomas Huth } 4298fcf5ef2aSThomas Huth break; 4299fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 4300fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4301fcf5ef2aSThomas Huth if (!supervisor(dc)) 4302fcf5ef2aSThomas Huth goto illegal_insn; 4303fcf5ef2aSThomas Huth #endif 4304fcf5ef2aSThomas Huth { 4305fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4306fcf5ef2aSThomas Huth 4307fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1, 4308fcf5ef2aSThomas Huth cpu_src2); 4309fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4310ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4311fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4312dfd1b812SRichard Henderson translator_io_start(&dc->base); 4313fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4314fcf5ef2aSThomas Huth cpu_stick_cmpr); 431546bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 431646bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4317fcf5ef2aSThomas Huth } 4318fcf5ef2aSThomas Huth break; 4319fcf5ef2aSThomas Huth 4320fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 4321fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation 4322fcf5ef2aSThomas Huth Counter */ 4323fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 4324fcf5ef2aSThomas Huth #endif 4325fcf5ef2aSThomas Huth default: 4326fcf5ef2aSThomas Huth goto illegal_insn; 4327fcf5ef2aSThomas Huth } 4328fcf5ef2aSThomas Huth } 4329fcf5ef2aSThomas Huth break; 4330fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4331fcf5ef2aSThomas Huth case 0x31: /* wrpsr, V9 saved, restored */ 4332fcf5ef2aSThomas Huth { 4333fcf5ef2aSThomas Huth if (!supervisor(dc)) 4334fcf5ef2aSThomas Huth goto priv_insn; 4335fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4336fcf5ef2aSThomas Huth switch (rd) { 4337fcf5ef2aSThomas Huth case 0: 4338ad75a51eSRichard Henderson gen_helper_saved(tcg_env); 4339fcf5ef2aSThomas Huth break; 4340fcf5ef2aSThomas Huth case 1: 4341ad75a51eSRichard Henderson gen_helper_restored(tcg_env); 4342fcf5ef2aSThomas Huth break; 4343fcf5ef2aSThomas Huth case 2: /* UA2005 allclean */ 4344fcf5ef2aSThomas Huth case 3: /* UA2005 otherw */ 4345fcf5ef2aSThomas Huth case 4: /* UA2005 normalw */ 4346fcf5ef2aSThomas Huth case 5: /* UA2005 invalw */ 4347fcf5ef2aSThomas Huth // XXX 4348fcf5ef2aSThomas Huth default: 4349fcf5ef2aSThomas Huth goto illegal_insn; 4350fcf5ef2aSThomas Huth } 4351fcf5ef2aSThomas Huth #else 435252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4353fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4354ad75a51eSRichard Henderson gen_helper_wrpsr(tcg_env, cpu_tmp0); 4355fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4356fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4357fcf5ef2aSThomas Huth save_state(dc); 4358fcf5ef2aSThomas Huth gen_op_next_insn(); 435907ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4360af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4361fcf5ef2aSThomas Huth #endif 4362fcf5ef2aSThomas Huth } 4363fcf5ef2aSThomas Huth break; 4364fcf5ef2aSThomas Huth case 0x32: /* wrwim, V9 wrpr */ 4365fcf5ef2aSThomas Huth { 4366fcf5ef2aSThomas Huth if (!supervisor(dc)) 4367fcf5ef2aSThomas Huth goto priv_insn; 436852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4369fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4370fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4371fcf5ef2aSThomas Huth switch (rd) { 4372fcf5ef2aSThomas Huth case 0: // tpc 4373fcf5ef2aSThomas Huth { 4374fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4375fcf5ef2aSThomas Huth 4376fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4377ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 4378fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4379fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 4380fcf5ef2aSThomas Huth } 4381fcf5ef2aSThomas Huth break; 4382fcf5ef2aSThomas Huth case 1: // tnpc 4383fcf5ef2aSThomas Huth { 4384fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4385fcf5ef2aSThomas Huth 4386fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4387ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 4388fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4389fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 4390fcf5ef2aSThomas Huth } 4391fcf5ef2aSThomas Huth break; 4392fcf5ef2aSThomas Huth case 2: // tstate 4393fcf5ef2aSThomas Huth { 4394fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4395fcf5ef2aSThomas Huth 4396fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4397ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 4398fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4399fcf5ef2aSThomas Huth offsetof(trap_state, 4400fcf5ef2aSThomas Huth tstate)); 4401fcf5ef2aSThomas Huth } 4402fcf5ef2aSThomas Huth break; 4403fcf5ef2aSThomas Huth case 3: // tt 4404fcf5ef2aSThomas Huth { 4405fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4406fcf5ef2aSThomas Huth 4407fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4408ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 4409fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, r_tsptr, 4410fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 4411fcf5ef2aSThomas Huth } 4412fcf5ef2aSThomas Huth break; 4413fcf5ef2aSThomas Huth case 4: // tick 4414fcf5ef2aSThomas Huth { 4415fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4416fcf5ef2aSThomas Huth 4417fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4418ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4419fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4420dfd1b812SRichard Henderson translator_io_start(&dc->base); 4421fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4422fcf5ef2aSThomas Huth cpu_tmp0); 442346bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 442446bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4425fcf5ef2aSThomas Huth } 4426fcf5ef2aSThomas Huth break; 4427fcf5ef2aSThomas Huth case 5: // tba 4428fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tbr, cpu_tmp0); 4429fcf5ef2aSThomas Huth break; 4430fcf5ef2aSThomas Huth case 6: // pstate 4431fcf5ef2aSThomas Huth save_state(dc); 4432dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4433b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 443446bb0137SMark Cave-Ayland } 4435ad75a51eSRichard Henderson gen_helper_wrpstate(tcg_env, cpu_tmp0); 4436fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4437fcf5ef2aSThomas Huth break; 4438fcf5ef2aSThomas Huth case 7: // tl 4439fcf5ef2aSThomas Huth save_state(dc); 4440ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4441fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 4442fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4443fcf5ef2aSThomas Huth break; 4444fcf5ef2aSThomas Huth case 8: // pil 4445dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4446b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 444746bb0137SMark Cave-Ayland } 4448ad75a51eSRichard Henderson gen_helper_wrpil(tcg_env, cpu_tmp0); 4449fcf5ef2aSThomas Huth break; 4450fcf5ef2aSThomas Huth case 9: // cwp 4451ad75a51eSRichard Henderson gen_helper_wrcwp(tcg_env, cpu_tmp0); 4452fcf5ef2aSThomas Huth break; 4453fcf5ef2aSThomas Huth case 10: // cansave 4454ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4455fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4456fcf5ef2aSThomas Huth cansave)); 4457fcf5ef2aSThomas Huth break; 4458fcf5ef2aSThomas Huth case 11: // canrestore 4459ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4460fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4461fcf5ef2aSThomas Huth canrestore)); 4462fcf5ef2aSThomas Huth break; 4463fcf5ef2aSThomas Huth case 12: // cleanwin 4464ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4465fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4466fcf5ef2aSThomas Huth cleanwin)); 4467fcf5ef2aSThomas Huth break; 4468fcf5ef2aSThomas Huth case 13: // otherwin 4469ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4470fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4471fcf5ef2aSThomas Huth otherwin)); 4472fcf5ef2aSThomas Huth break; 4473fcf5ef2aSThomas Huth case 14: // wstate 4474ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4475fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4476fcf5ef2aSThomas Huth wstate)); 4477fcf5ef2aSThomas Huth break; 4478fcf5ef2aSThomas Huth case 16: // UA2005 gl 4479fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 4480ad75a51eSRichard Henderson gen_helper_wrgl(tcg_env, cpu_tmp0); 4481fcf5ef2aSThomas Huth break; 4482fcf5ef2aSThomas Huth case 26: // UA2005 strand status 4483fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4484fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4485fcf5ef2aSThomas Huth goto priv_insn; 4486fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ssr, cpu_tmp0); 4487fcf5ef2aSThomas Huth break; 4488fcf5ef2aSThomas Huth default: 4489fcf5ef2aSThomas Huth goto illegal_insn; 4490fcf5ef2aSThomas Huth } 4491fcf5ef2aSThomas Huth #else 4492fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0); 4493fcf5ef2aSThomas Huth if (dc->def->nwindows != 32) { 4494fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_wim, cpu_wim, 4495fcf5ef2aSThomas Huth (1 << dc->def->nwindows) - 1); 4496fcf5ef2aSThomas Huth } 4497fcf5ef2aSThomas Huth #endif 4498fcf5ef2aSThomas Huth } 4499fcf5ef2aSThomas Huth break; 4500fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4501fcf5ef2aSThomas Huth { 4502fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4503fcf5ef2aSThomas Huth if (!supervisor(dc)) 4504fcf5ef2aSThomas Huth goto priv_insn; 4505fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2); 4506fcf5ef2aSThomas Huth #else 4507fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4508fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4509fcf5ef2aSThomas Huth goto priv_insn; 451052123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4511fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4512fcf5ef2aSThomas Huth switch (rd) { 4513fcf5ef2aSThomas Huth case 0: // hpstate 4514ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_tmp0, tcg_env, 4515f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, 4516f7f17ef7SArtyom Tarasenko hpstate)); 4517fcf5ef2aSThomas Huth save_state(dc); 4518fcf5ef2aSThomas Huth gen_op_next_insn(); 451907ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4520af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4521fcf5ef2aSThomas Huth break; 4522fcf5ef2aSThomas Huth case 1: // htstate 4523fcf5ef2aSThomas Huth // XXX gen_op_wrhtstate(); 4524fcf5ef2aSThomas Huth break; 4525fcf5ef2aSThomas Huth case 3: // hintp 4526fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hintp, cpu_tmp0); 4527fcf5ef2aSThomas Huth break; 4528fcf5ef2aSThomas Huth case 5: // htba 4529fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_htba, cpu_tmp0); 4530fcf5ef2aSThomas Huth break; 4531fcf5ef2aSThomas Huth case 31: // hstick_cmpr 4532fcf5ef2aSThomas Huth { 4533fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4534fcf5ef2aSThomas Huth 4535fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0); 4536fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4537ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4538fcf5ef2aSThomas Huth offsetof(CPUSPARCState, hstick)); 4539dfd1b812SRichard Henderson translator_io_start(&dc->base); 4540fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4541fcf5ef2aSThomas Huth cpu_hstick_cmpr); 454246bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 454346bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4544fcf5ef2aSThomas Huth } 4545fcf5ef2aSThomas Huth break; 4546fcf5ef2aSThomas Huth case 6: // hver readonly 4547fcf5ef2aSThomas Huth default: 4548fcf5ef2aSThomas Huth goto illegal_insn; 4549fcf5ef2aSThomas Huth } 4550fcf5ef2aSThomas Huth #endif 4551fcf5ef2aSThomas Huth } 4552fcf5ef2aSThomas Huth break; 4553fcf5ef2aSThomas Huth #endif 4554fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4555fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4556fcf5ef2aSThomas Huth { 4557fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4558fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4559fcf5ef2aSThomas Huth DisasCompare cmp; 4560fcf5ef2aSThomas Huth TCGv dst; 4561fcf5ef2aSThomas Huth 4562fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4563fcf5ef2aSThomas Huth if (cc == 0) { 4564fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4565fcf5ef2aSThomas Huth } else if (cc == 2) { 4566fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4567fcf5ef2aSThomas Huth } else { 4568fcf5ef2aSThomas Huth goto illegal_insn; 4569fcf5ef2aSThomas Huth } 4570fcf5ef2aSThomas Huth } else { 4571fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4572fcf5ef2aSThomas Huth } 4573fcf5ef2aSThomas Huth 4574fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4575fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4576fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4577fcf5ef2aSThomas Huth if (IS_IMM) { 4578fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4579fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4580fcf5ef2aSThomas Huth } 4581fcf5ef2aSThomas Huth 4582fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4583fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4584fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4585fcf5ef2aSThomas Huth cpu_src2, dst); 4586fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4587fcf5ef2aSThomas Huth break; 4588fcf5ef2aSThomas Huth } 4589fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4590ad75a51eSRichard Henderson gen_helper_sdivx(cpu_dst, tcg_env, cpu_src1, cpu_src2); 4591fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4592fcf5ef2aSThomas Huth break; 4593fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 459408da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4595fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4596fcf5ef2aSThomas Huth break; 4597fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4598fcf5ef2aSThomas Huth { 4599fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4600fcf5ef2aSThomas Huth DisasCompare cmp; 4601fcf5ef2aSThomas Huth TCGv dst; 4602fcf5ef2aSThomas Huth 4603fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4604fcf5ef2aSThomas Huth 4605fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4606fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4607fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4608fcf5ef2aSThomas Huth if (IS_IMM) { 4609fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4610fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4611fcf5ef2aSThomas Huth } 4612fcf5ef2aSThomas Huth 4613fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4614fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4615fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4616fcf5ef2aSThomas Huth cpu_src2, dst); 4617fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4618fcf5ef2aSThomas Huth break; 4619fcf5ef2aSThomas Huth } 4620fcf5ef2aSThomas Huth #endif 4621fcf5ef2aSThomas Huth default: 4622fcf5ef2aSThomas Huth goto illegal_insn; 4623fcf5ef2aSThomas Huth } 4624fcf5ef2aSThomas Huth } 4625fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4626fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4627fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4628fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4629fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4630fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4631fcf5ef2aSThomas Huth goto jmp_insn; 4632fcf5ef2aSThomas Huth } 4633fcf5ef2aSThomas Huth 4634fcf5ef2aSThomas Huth switch (opf) { 4635fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4636fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4637fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4638fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4639fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4640fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4641fcf5ef2aSThomas Huth break; 4642fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4643fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4644fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4645fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4646fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4647fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4648fcf5ef2aSThomas Huth break; 4649fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4650fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4651fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4652fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4653fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4654fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4655fcf5ef2aSThomas Huth break; 4656fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4657fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4658fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4659fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4660fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4661fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4662fcf5ef2aSThomas Huth break; 4663fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4664fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4665fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4666fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4667fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4668fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4669fcf5ef2aSThomas Huth break; 4670fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4671fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4672fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4673fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4674fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4675fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4676fcf5ef2aSThomas Huth break; 4677fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4678fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4679fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4680fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4681fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4682fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4683fcf5ef2aSThomas Huth break; 4684fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4685fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4686fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4687fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4688fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4689fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4690fcf5ef2aSThomas Huth break; 4691fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4692fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4693fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4694fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4695fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4696fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4697fcf5ef2aSThomas Huth break; 4698fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4699fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4700fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4701fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4702fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4703fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4704fcf5ef2aSThomas Huth break; 4705fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4706fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4707fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4708fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4709fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4710fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4711fcf5ef2aSThomas Huth break; 4712fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4713fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4714fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4715fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4716fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4717fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4718fcf5ef2aSThomas Huth break; 4719fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4720fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4721fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4722fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4723fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4724fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4725fcf5ef2aSThomas Huth break; 4726fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4727fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4728fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4729fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4730fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4731fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4732fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4733fcf5ef2aSThomas Huth break; 4734fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4735fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4736fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4737fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4738fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4739fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4740fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4741fcf5ef2aSThomas Huth break; 4742fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4743fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4744fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4745fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4746fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4747fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4748fcf5ef2aSThomas Huth break; 4749fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4750fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4751fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4752fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4753fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4754fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4755fcf5ef2aSThomas Huth break; 4756fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4757fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4758fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4759fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4760fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4761fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4762fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4763fcf5ef2aSThomas Huth break; 4764fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4765fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4766fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4767fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4768fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4769fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4770fcf5ef2aSThomas Huth break; 4771fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4772fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4773fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4774fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4775fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4776fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4777fcf5ef2aSThomas Huth break; 4778fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4779fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4780fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4781fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4782fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4783fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4784fcf5ef2aSThomas Huth break; 4785fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4786fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4787fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4788fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4789fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4790fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4791fcf5ef2aSThomas Huth break; 4792fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4793fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4794fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4795fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4796fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4797fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4798fcf5ef2aSThomas Huth break; 4799fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4800fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4801fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4802fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4803fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4804fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4805fcf5ef2aSThomas Huth break; 4806fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4807fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4808fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4809fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4810fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4811fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4812fcf5ef2aSThomas Huth break; 4813fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4814fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4815fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4816fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4817fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4818fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4819fcf5ef2aSThomas Huth break; 4820fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4821fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4822fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4823fcf5ef2aSThomas Huth break; 4824fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4825fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4826fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4827fcf5ef2aSThomas Huth break; 4828fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4829fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4830fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4831fcf5ef2aSThomas Huth break; 4832fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4833fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4834fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4835fcf5ef2aSThomas Huth break; 4836fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 4837fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4838fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 4839fcf5ef2aSThomas Huth break; 4840fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 4841fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4842fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 4843fcf5ef2aSThomas Huth break; 4844fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 4845fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4846fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 4847fcf5ef2aSThomas Huth break; 4848fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 4849fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4850fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 4851fcf5ef2aSThomas Huth break; 4852fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 4853fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4854fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4855fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4856fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 4857fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4858fcf5ef2aSThomas Huth break; 4859fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 4860fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4861fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4862fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4863fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 4864fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4865fcf5ef2aSThomas Huth break; 4866fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 4867fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4868fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 4869fcf5ef2aSThomas Huth break; 4870fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 4871fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4872fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 4873fcf5ef2aSThomas Huth break; 4874fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 4875fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4876fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 4877fcf5ef2aSThomas Huth break; 4878fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 4879fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4880fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 4881fcf5ef2aSThomas Huth break; 4882fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 4883fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4884fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 4885fcf5ef2aSThomas Huth break; 4886fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 4887fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4888fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 4889fcf5ef2aSThomas Huth break; 4890fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 4891fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4892fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 4893fcf5ef2aSThomas Huth break; 4894fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 4895fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4896fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 4897fcf5ef2aSThomas Huth break; 4898fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 4899fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4900fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 4901fcf5ef2aSThomas Huth break; 4902fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 4903fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4904fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 4905fcf5ef2aSThomas Huth break; 4906fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 4907fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4908fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 4909fcf5ef2aSThomas Huth break; 4910fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 4911fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4912fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 4913fcf5ef2aSThomas Huth break; 4914fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 4915fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4916fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 4917fcf5ef2aSThomas Huth break; 4918fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 4919fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4920fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 4921fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 4922fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 4923fcf5ef2aSThomas Huth break; 4924fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 4925fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4926fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4927fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 4928fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4929fcf5ef2aSThomas Huth break; 4930fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 4931fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4932fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 4933fcf5ef2aSThomas Huth break; 4934fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 4935fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4936fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 4937fcf5ef2aSThomas Huth break; 4938fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 4939fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4940fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 4941fcf5ef2aSThomas Huth break; 4942fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 4943fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4944fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 4945fcf5ef2aSThomas Huth break; 4946fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 4947fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4948fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 4949fcf5ef2aSThomas Huth break; 4950fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 4951fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4952fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 4953fcf5ef2aSThomas Huth break; 4954fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 4955fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4956fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 4957fcf5ef2aSThomas Huth break; 4958fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 4959fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4960fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 4961fcf5ef2aSThomas Huth break; 4962fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 4963fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4964fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 4965fcf5ef2aSThomas Huth break; 4966fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 4967fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4968fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 4969fcf5ef2aSThomas Huth break; 4970fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 4971fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4972fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 4973fcf5ef2aSThomas Huth break; 4974fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 4975fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4976fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 4977fcf5ef2aSThomas Huth break; 4978fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 4979fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4980fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 4981fcf5ef2aSThomas Huth break; 4982fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 4983fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4984fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 4985fcf5ef2aSThomas Huth break; 4986fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 4987fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4988fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 4989fcf5ef2aSThomas Huth break; 4990fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 4991fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4992fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 4993fcf5ef2aSThomas Huth break; 4994fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 4995fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4996fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 4997fcf5ef2aSThomas Huth break; 4998fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 4999fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5000fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5001fcf5ef2aSThomas Huth break; 5002fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5003fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5004fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5005fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5006fcf5ef2aSThomas Huth break; 5007fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5008fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5009fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5010fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5011fcf5ef2aSThomas Huth break; 5012fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5013fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5014fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5015fcf5ef2aSThomas Huth break; 5016fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5017fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5018fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5019fcf5ef2aSThomas Huth break; 5020fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5021fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5022fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5023fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5024fcf5ef2aSThomas Huth break; 5025fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5026fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5027fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5028fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5029fcf5ef2aSThomas Huth break; 5030fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5031fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5032fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5033fcf5ef2aSThomas Huth break; 5034fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5035fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5036fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5037fcf5ef2aSThomas Huth break; 5038fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5039fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5040fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5041fcf5ef2aSThomas Huth break; 5042fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5043fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5044fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5045fcf5ef2aSThomas Huth break; 5046fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5047fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5048fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5049fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5050fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5051fcf5ef2aSThomas Huth break; 5052fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5053fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5054fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5055fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5056fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5057fcf5ef2aSThomas Huth break; 5058fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5059fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5060fcf5ef2aSThomas Huth // XXX 5061fcf5ef2aSThomas Huth goto illegal_insn; 5062fcf5ef2aSThomas Huth default: 5063fcf5ef2aSThomas Huth goto illegal_insn; 5064fcf5ef2aSThomas Huth } 5065fcf5ef2aSThomas Huth #else 5066fcf5ef2aSThomas Huth goto ncp_insn; 5067fcf5ef2aSThomas Huth #endif 5068fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 5069fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5070fcf5ef2aSThomas Huth goto illegal_insn; 5071fcf5ef2aSThomas Huth #else 5072fcf5ef2aSThomas Huth goto ncp_insn; 5073fcf5ef2aSThomas Huth #endif 5074fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5075fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5076fcf5ef2aSThomas Huth save_state(dc); 5077fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 507852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5079fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5080fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5081fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5082fcf5ef2aSThomas Huth } else { /* register */ 5083fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5084fcf5ef2aSThomas Huth if (rs2) { 5085fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5086fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5087fcf5ef2aSThomas Huth } else { 5088fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5089fcf5ef2aSThomas Huth } 5090fcf5ef2aSThomas Huth } 5091186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5092ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5093fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5094fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5095553338dcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5096fcf5ef2aSThomas Huth goto jmp_insn; 5097fcf5ef2aSThomas Huth #endif 5098fcf5ef2aSThomas Huth } else { 5099fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 510052123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5101fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5102fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5103fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5104fcf5ef2aSThomas Huth } else { /* register */ 5105fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5106fcf5ef2aSThomas Huth if (rs2) { 5107fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5108fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5109fcf5ef2aSThomas Huth } else { 5110fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5111fcf5ef2aSThomas Huth } 5112fcf5ef2aSThomas Huth } 5113fcf5ef2aSThomas Huth switch (xop) { 5114fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5115fcf5ef2aSThomas Huth { 5116186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5117186e7890SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(dc->pc)); 5118fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5119fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5120fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5121831543fcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5122fcf5ef2aSThomas Huth } 5123fcf5ef2aSThomas Huth goto jmp_insn; 5124fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5125fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5126fcf5ef2aSThomas Huth { 5127fcf5ef2aSThomas Huth if (!supervisor(dc)) 5128fcf5ef2aSThomas Huth goto priv_insn; 5129186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5130fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5131fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5132fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5133ad75a51eSRichard Henderson gen_helper_rett(tcg_env); 5134fcf5ef2aSThomas Huth } 5135fcf5ef2aSThomas Huth goto jmp_insn; 5136fcf5ef2aSThomas Huth #endif 5137fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5138fcf5ef2aSThomas Huth /* nop */ 5139fcf5ef2aSThomas Huth break; 5140fcf5ef2aSThomas Huth case 0x3c: /* save */ 5141ad75a51eSRichard Henderson gen_helper_save(tcg_env); 5142fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5143fcf5ef2aSThomas Huth break; 5144fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5145ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5146fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5147fcf5ef2aSThomas Huth break; 5148fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5149fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5150fcf5ef2aSThomas Huth { 5151fcf5ef2aSThomas Huth switch (rd) { 5152fcf5ef2aSThomas Huth case 0: 5153fcf5ef2aSThomas Huth if (!supervisor(dc)) 5154fcf5ef2aSThomas Huth goto priv_insn; 5155fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5156fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5157dfd1b812SRichard Henderson translator_io_start(&dc->base); 5158ad75a51eSRichard Henderson gen_helper_done(tcg_env); 5159fcf5ef2aSThomas Huth goto jmp_insn; 5160fcf5ef2aSThomas Huth case 1: 5161fcf5ef2aSThomas Huth if (!supervisor(dc)) 5162fcf5ef2aSThomas Huth goto priv_insn; 5163fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5164fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5165dfd1b812SRichard Henderson translator_io_start(&dc->base); 5166ad75a51eSRichard Henderson gen_helper_retry(tcg_env); 5167fcf5ef2aSThomas Huth goto jmp_insn; 5168fcf5ef2aSThomas Huth default: 5169fcf5ef2aSThomas Huth goto illegal_insn; 5170fcf5ef2aSThomas Huth } 5171fcf5ef2aSThomas Huth } 5172fcf5ef2aSThomas Huth break; 5173fcf5ef2aSThomas Huth #endif 5174fcf5ef2aSThomas Huth default: 5175fcf5ef2aSThomas Huth goto illegal_insn; 5176fcf5ef2aSThomas Huth } 5177fcf5ef2aSThomas Huth } 5178fcf5ef2aSThomas Huth break; 5179fcf5ef2aSThomas Huth } 5180fcf5ef2aSThomas Huth break; 5181fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5182fcf5ef2aSThomas Huth { 5183fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5184fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5185fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 518652123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5187fcf5ef2aSThomas Huth 5188fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5189fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5190fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5191fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5192fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5193fcf5ef2aSThomas Huth if (simm != 0) { 5194fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5195fcf5ef2aSThomas Huth } 5196fcf5ef2aSThomas Huth } else { /* register */ 5197fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5198fcf5ef2aSThomas Huth if (rs2 != 0) { 5199fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5200fcf5ef2aSThomas Huth } 5201fcf5ef2aSThomas Huth } 5202fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5203fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5204fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5205fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5206fcf5ef2aSThomas Huth 5207fcf5ef2aSThomas Huth switch (xop) { 5208fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5209fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 521008149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5211316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5212fcf5ef2aSThomas Huth break; 5213fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5214fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 521508149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 521608149118SRichard Henderson dc->mem_idx, MO_UB); 5217fcf5ef2aSThomas Huth break; 5218fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5219fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 522008149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5221316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5222fcf5ef2aSThomas Huth break; 5223fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5224fcf5ef2aSThomas Huth if (rd & 1) 5225fcf5ef2aSThomas Huth goto illegal_insn; 5226fcf5ef2aSThomas Huth else { 5227fcf5ef2aSThomas Huth TCGv_i64 t64; 5228fcf5ef2aSThomas Huth 5229fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5230fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 523108149118SRichard Henderson tcg_gen_qemu_ld_i64(t64, cpu_addr, 5232316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5233fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5234fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5235fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5236fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5237fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5238fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5239fcf5ef2aSThomas Huth } 5240fcf5ef2aSThomas Huth break; 5241fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5242fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 524308149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB); 5244fcf5ef2aSThomas Huth break; 5245fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5246fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 524708149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5248316b6783SRichard Henderson dc->mem_idx, MO_TESW | MO_ALIGN); 5249fcf5ef2aSThomas Huth break; 5250fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5251fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5252fcf5ef2aSThomas Huth break; 5253fcf5ef2aSThomas Huth case 0x0f: 5254fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5255fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5256fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5257fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5258fcf5ef2aSThomas Huth break; 5259fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5260fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5261fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5262fcf5ef2aSThomas Huth break; 5263fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5264fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5265fcf5ef2aSThomas Huth break; 5266fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5267fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5268fcf5ef2aSThomas Huth break; 5269fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5270fcf5ef2aSThomas Huth if (rd & 1) { 5271fcf5ef2aSThomas Huth goto illegal_insn; 5272fcf5ef2aSThomas Huth } 5273fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5274fcf5ef2aSThomas Huth goto skip_move; 5275fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5276fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5277fcf5ef2aSThomas Huth break; 5278fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5279fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5280fcf5ef2aSThomas Huth break; 5281fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5282fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5283fcf5ef2aSThomas Huth break; 5284fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5285fcf5ef2aSThomas Huth atomically */ 5286fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5287fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5288fcf5ef2aSThomas Huth break; 5289fcf5ef2aSThomas Huth 5290fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5291fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5292fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5293fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5294fcf5ef2aSThomas Huth goto ncp_insn; 5295fcf5ef2aSThomas Huth #endif 5296fcf5ef2aSThomas Huth #endif 5297fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5298fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5299fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 530008149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5301316b6783SRichard Henderson dc->mem_idx, MO_TESL | MO_ALIGN); 5302fcf5ef2aSThomas Huth break; 5303fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5304fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 530508149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5306316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5307fcf5ef2aSThomas Huth break; 5308fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5309fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5310fcf5ef2aSThomas Huth break; 5311fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5312fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5313fcf5ef2aSThomas Huth break; 5314fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5315fcf5ef2aSThomas Huth goto skip_move; 5316fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5317fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5318fcf5ef2aSThomas Huth goto jmp_insn; 5319fcf5ef2aSThomas Huth } 5320fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5321fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5322fcf5ef2aSThomas Huth goto skip_move; 5323fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5324fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5325fcf5ef2aSThomas Huth goto jmp_insn; 5326fcf5ef2aSThomas Huth } 5327fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5328fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5329fcf5ef2aSThomas Huth goto skip_move; 5330fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5331fcf5ef2aSThomas Huth goto skip_move; 5332fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5333fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5334fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5335fcf5ef2aSThomas Huth goto jmp_insn; 5336fcf5ef2aSThomas Huth } 5337fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5338fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5339fcf5ef2aSThomas Huth goto skip_move; 5340fcf5ef2aSThomas Huth #endif 5341fcf5ef2aSThomas Huth default: 5342fcf5ef2aSThomas Huth goto illegal_insn; 5343fcf5ef2aSThomas Huth } 5344fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5345fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5346fcf5ef2aSThomas Huth skip_move: ; 5347fcf5ef2aSThomas Huth #endif 5348fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5349fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5350fcf5ef2aSThomas Huth goto jmp_insn; 5351fcf5ef2aSThomas Huth } 5352fcf5ef2aSThomas Huth switch (xop) { 5353fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5354fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5355fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5356fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5357316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5358fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5359fcf5ef2aSThomas Huth break; 5360fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5361fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5362fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5363fcf5ef2aSThomas Huth if (rd == 1) { 5364fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5365fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5366316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5367ad75a51eSRichard Henderson gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64); 5368fcf5ef2aSThomas Huth break; 5369fcf5ef2aSThomas Huth } 5370fcf5ef2aSThomas Huth #endif 537136ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5372fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5373316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5374ad75a51eSRichard Henderson gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32); 5375fcf5ef2aSThomas Huth break; 5376fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5377fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5378fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5379fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5380fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5381fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5382fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5383fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5384fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5385fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5386fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5387fcf5ef2aSThomas Huth break; 5388fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5389fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5390fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5391fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5392fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5393fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5394fcf5ef2aSThomas Huth break; 5395fcf5ef2aSThomas Huth default: 5396fcf5ef2aSThomas Huth goto illegal_insn; 5397fcf5ef2aSThomas Huth } 5398fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5399fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5400fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5401fcf5ef2aSThomas Huth 5402fcf5ef2aSThomas Huth switch (xop) { 5403fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5404fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 540508149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5406316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5407fcf5ef2aSThomas Huth break; 5408fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5409fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 541008149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB); 5411fcf5ef2aSThomas Huth break; 5412fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5413fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 541408149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5415316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5416fcf5ef2aSThomas Huth break; 5417fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5418fcf5ef2aSThomas Huth if (rd & 1) 5419fcf5ef2aSThomas Huth goto illegal_insn; 5420fcf5ef2aSThomas Huth else { 5421fcf5ef2aSThomas Huth TCGv_i64 t64; 5422fcf5ef2aSThomas Huth TCGv lo; 5423fcf5ef2aSThomas Huth 5424fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5425fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5426fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5427fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 542808149118SRichard Henderson tcg_gen_qemu_st_i64(t64, cpu_addr, 5429316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5430fcf5ef2aSThomas Huth } 5431fcf5ef2aSThomas Huth break; 5432fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5433fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5434fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5435fcf5ef2aSThomas Huth break; 5436fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5437fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5438fcf5ef2aSThomas Huth break; 5439fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5440fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5441fcf5ef2aSThomas Huth break; 5442fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5443fcf5ef2aSThomas Huth if (rd & 1) { 5444fcf5ef2aSThomas Huth goto illegal_insn; 5445fcf5ef2aSThomas Huth } 5446fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5447fcf5ef2aSThomas Huth break; 5448fcf5ef2aSThomas Huth #endif 5449fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5450fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5451fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 545208149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5453316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5454fcf5ef2aSThomas Huth break; 5455fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5456fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5457fcf5ef2aSThomas Huth break; 5458fcf5ef2aSThomas Huth #endif 5459fcf5ef2aSThomas Huth default: 5460fcf5ef2aSThomas Huth goto illegal_insn; 5461fcf5ef2aSThomas Huth } 5462fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5463fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5464fcf5ef2aSThomas Huth goto jmp_insn; 5465fcf5ef2aSThomas Huth } 5466fcf5ef2aSThomas Huth switch (xop) { 5467fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5468fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5469fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5470fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5471316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5472fcf5ef2aSThomas Huth break; 5473fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5474fcf5ef2aSThomas Huth { 5475fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5476fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5477fcf5ef2aSThomas Huth if (rd == 1) { 547808149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5479316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5480fcf5ef2aSThomas Huth break; 5481fcf5ef2aSThomas Huth } 5482fcf5ef2aSThomas Huth #endif 548308149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5484316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5485fcf5ef2aSThomas Huth } 5486fcf5ef2aSThomas Huth break; 5487fcf5ef2aSThomas Huth case 0x26: 5488fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5489fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5490fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5491fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5492fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5493fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5494fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5495fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5496fcf5ef2aSThomas Huth before performing the first write. */ 5497fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5498fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5499fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5500fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5501fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5502fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5503fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5504fcf5ef2aSThomas Huth break; 5505fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5506fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5507fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5508fcf5ef2aSThomas Huth goto illegal_insn; 5509fcf5ef2aSThomas Huth #else 5510fcf5ef2aSThomas Huth if (!supervisor(dc)) 5511fcf5ef2aSThomas Huth goto priv_insn; 5512fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5513fcf5ef2aSThomas Huth goto jmp_insn; 5514fcf5ef2aSThomas Huth } 5515fcf5ef2aSThomas Huth goto nfq_insn; 5516fcf5ef2aSThomas Huth #endif 5517fcf5ef2aSThomas Huth #endif 5518fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5519fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5520fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5521fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5522fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5523fcf5ef2aSThomas Huth break; 5524fcf5ef2aSThomas Huth default: 5525fcf5ef2aSThomas Huth goto illegal_insn; 5526fcf5ef2aSThomas Huth } 5527fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5528fcf5ef2aSThomas Huth switch (xop) { 5529fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5530fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5531fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5532fcf5ef2aSThomas Huth goto jmp_insn; 5533fcf5ef2aSThomas Huth } 5534fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5535fcf5ef2aSThomas Huth break; 5536fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5537fcf5ef2aSThomas Huth { 5538fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5539fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5540fcf5ef2aSThomas Huth goto jmp_insn; 5541fcf5ef2aSThomas Huth } 5542fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5543fcf5ef2aSThomas Huth } 5544fcf5ef2aSThomas Huth break; 5545fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5546fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5547fcf5ef2aSThomas Huth goto jmp_insn; 5548fcf5ef2aSThomas Huth } 5549fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5550fcf5ef2aSThomas Huth break; 5551fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5552fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5553fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5554fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5555fcf5ef2aSThomas Huth break; 5556fcf5ef2aSThomas Huth #else 5557fcf5ef2aSThomas Huth case 0x34: /* stc */ 5558fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5559fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5560fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5561fcf5ef2aSThomas Huth goto ncp_insn; 5562fcf5ef2aSThomas Huth #endif 5563fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5564fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5565fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5566fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5567fcf5ef2aSThomas Huth #endif 5568fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5569fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5570fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5571fcf5ef2aSThomas Huth break; 5572fcf5ef2aSThomas Huth #endif 5573fcf5ef2aSThomas Huth default: 5574fcf5ef2aSThomas Huth goto illegal_insn; 5575fcf5ef2aSThomas Huth } 5576fcf5ef2aSThomas Huth } else { 5577fcf5ef2aSThomas Huth goto illegal_insn; 5578fcf5ef2aSThomas Huth } 5579fcf5ef2aSThomas Huth } 5580fcf5ef2aSThomas Huth break; 5581fcf5ef2aSThomas Huth } 5582878cc677SRichard Henderson advance_pc(dc); 5583fcf5ef2aSThomas Huth jmp_insn: 5584a6ca81cbSRichard Henderson return; 5585fcf5ef2aSThomas Huth illegal_insn: 5586fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5587a6ca81cbSRichard Henderson return; 5588fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5589fcf5ef2aSThomas Huth priv_insn: 5590fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5591a6ca81cbSRichard Henderson return; 5592fcf5ef2aSThomas Huth #endif 5593fcf5ef2aSThomas Huth nfpu_insn: 5594fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5595a6ca81cbSRichard Henderson return; 5596fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5597fcf5ef2aSThomas Huth nfq_insn: 5598fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5599a6ca81cbSRichard Henderson return; 5600fcf5ef2aSThomas Huth #endif 5601fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5602fcf5ef2aSThomas Huth ncp_insn: 5603fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5604a6ca81cbSRichard Henderson return; 5605fcf5ef2aSThomas Huth #endif 5606fcf5ef2aSThomas Huth } 5607fcf5ef2aSThomas Huth 56086e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5609fcf5ef2aSThomas Huth { 56106e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5611b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 56126e61bc94SEmilio G. Cota int bound; 5613af00be49SEmilio G. Cota 5614af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 56156e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5616fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 56176e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5618576e1c4cSIgor Mammedov dc->def = &env->def; 56196e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 56206e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5621c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 56226e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5623c9b459aaSArtyom Tarasenko #endif 5624fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5625fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 56266e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5627c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 56286e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5629c9b459aaSArtyom Tarasenko #endif 5630fcf5ef2aSThomas Huth #endif 56316e61bc94SEmilio G. Cota /* 56326e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 56336e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 56346e61bc94SEmilio G. Cota */ 56356e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 56366e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5637af00be49SEmilio G. Cota } 5638fcf5ef2aSThomas Huth 56396e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 56406e61bc94SEmilio G. Cota { 56416e61bc94SEmilio G. Cota } 56426e61bc94SEmilio G. Cota 56436e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 56446e61bc94SEmilio G. Cota { 56456e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5646633c4283SRichard Henderson target_ulong npc = dc->npc; 56476e61bc94SEmilio G. Cota 5648633c4283SRichard Henderson if (npc & 3) { 5649633c4283SRichard Henderson switch (npc) { 5650633c4283SRichard Henderson case JUMP_PC: 5651fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5652633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5653633c4283SRichard Henderson break; 5654633c4283SRichard Henderson case DYNAMIC_PC: 5655633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5656633c4283SRichard Henderson npc = DYNAMIC_PC; 5657633c4283SRichard Henderson break; 5658633c4283SRichard Henderson default: 5659633c4283SRichard Henderson g_assert_not_reached(); 5660fcf5ef2aSThomas Huth } 56616e61bc94SEmilio G. Cota } 5662633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5663633c4283SRichard Henderson } 5664fcf5ef2aSThomas Huth 56656e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 56666e61bc94SEmilio G. Cota { 56676e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5668b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 56696e61bc94SEmilio G. Cota unsigned int insn; 5670fcf5ef2aSThomas Huth 56714e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5672af00be49SEmilio G. Cota dc->base.pc_next += 4; 5673878cc677SRichard Henderson 5674878cc677SRichard Henderson if (!decode(dc, insn)) { 5675878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5676878cc677SRichard Henderson } 5677fcf5ef2aSThomas Huth 5678af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 56796e61bc94SEmilio G. Cota return; 5680c5e6ccdfSEmilio G. Cota } 5681af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 56826e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5683af00be49SEmilio G. Cota } 56846e61bc94SEmilio G. Cota } 5685fcf5ef2aSThomas Huth 56866e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 56876e61bc94SEmilio G. Cota { 56886e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5689186e7890SRichard Henderson DisasDelayException *e, *e_next; 5690633c4283SRichard Henderson bool may_lookup; 56916e61bc94SEmilio G. Cota 569246bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 569346bb0137SMark Cave-Ayland case DISAS_NEXT: 569446bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5695633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5696fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5697fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5698633c4283SRichard Henderson break; 5699fcf5ef2aSThomas Huth } 5700633c4283SRichard Henderson 5701930f1865SRichard Henderson may_lookup = true; 5702633c4283SRichard Henderson if (dc->pc & 3) { 5703633c4283SRichard Henderson switch (dc->pc) { 5704633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5705633c4283SRichard Henderson break; 5706633c4283SRichard Henderson case DYNAMIC_PC: 5707633c4283SRichard Henderson may_lookup = false; 5708633c4283SRichard Henderson break; 5709633c4283SRichard Henderson default: 5710633c4283SRichard Henderson g_assert_not_reached(); 5711633c4283SRichard Henderson } 5712633c4283SRichard Henderson } else { 5713633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5714633c4283SRichard Henderson } 5715633c4283SRichard Henderson 5716930f1865SRichard Henderson if (dc->npc & 3) { 5717930f1865SRichard Henderson switch (dc->npc) { 5718930f1865SRichard Henderson case JUMP_PC: 5719930f1865SRichard Henderson gen_generic_branch(dc); 5720930f1865SRichard Henderson break; 5721930f1865SRichard Henderson case DYNAMIC_PC: 5722930f1865SRichard Henderson may_lookup = false; 5723930f1865SRichard Henderson break; 5724930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5725930f1865SRichard Henderson break; 5726930f1865SRichard Henderson default: 5727930f1865SRichard Henderson g_assert_not_reached(); 5728930f1865SRichard Henderson } 5729930f1865SRichard Henderson } else { 5730930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5731930f1865SRichard Henderson } 5732633c4283SRichard Henderson if (may_lookup) { 5733633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5734633c4283SRichard Henderson } else { 573507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5736fcf5ef2aSThomas Huth } 573746bb0137SMark Cave-Ayland break; 573846bb0137SMark Cave-Ayland 573946bb0137SMark Cave-Ayland case DISAS_NORETURN: 574046bb0137SMark Cave-Ayland break; 574146bb0137SMark Cave-Ayland 574246bb0137SMark Cave-Ayland case DISAS_EXIT: 574346bb0137SMark Cave-Ayland /* Exit TB */ 574446bb0137SMark Cave-Ayland save_state(dc); 574546bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 574646bb0137SMark Cave-Ayland break; 574746bb0137SMark Cave-Ayland 574846bb0137SMark Cave-Ayland default: 574946bb0137SMark Cave-Ayland g_assert_not_reached(); 5750fcf5ef2aSThomas Huth } 5751186e7890SRichard Henderson 5752186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5753186e7890SRichard Henderson gen_set_label(e->lab); 5754186e7890SRichard Henderson 5755186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5756186e7890SRichard Henderson if (e->npc % 4 == 0) { 5757186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5758186e7890SRichard Henderson } 5759186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5760186e7890SRichard Henderson 5761186e7890SRichard Henderson e_next = e->next; 5762186e7890SRichard Henderson g_free(e); 5763186e7890SRichard Henderson } 5764fcf5ef2aSThomas Huth } 57656e61bc94SEmilio G. Cota 57668eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 57678eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 57686e61bc94SEmilio G. Cota { 57698eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 57708eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 57716e61bc94SEmilio G. Cota } 57726e61bc94SEmilio G. Cota 57736e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 57746e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 57756e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 57766e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 57776e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 57786e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 57796e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 57806e61bc94SEmilio G. Cota }; 57816e61bc94SEmilio G. Cota 5782597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5783306c8721SRichard Henderson target_ulong pc, void *host_pc) 57846e61bc94SEmilio G. Cota { 57856e61bc94SEmilio G. Cota DisasContext dc = {}; 57866e61bc94SEmilio G. Cota 5787306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5788fcf5ef2aSThomas Huth } 5789fcf5ef2aSThomas Huth 579055c3ceefSRichard Henderson void sparc_tcg_init(void) 5791fcf5ef2aSThomas Huth { 5792fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5793fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5794fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5795fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5796fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5797fcf5ef2aSThomas Huth }; 5798fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5799fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5800fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5801fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5802fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5803fcf5ef2aSThomas Huth }; 5804fcf5ef2aSThomas Huth 5805fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5806fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5807fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5808fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5809fcf5ef2aSThomas Huth #else 5810fcf5ef2aSThomas Huth { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" }, 5811fcf5ef2aSThomas Huth #endif 5812fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5813fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5814fcf5ef2aSThomas Huth }; 5815fcf5ef2aSThomas Huth 5816fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5817fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5818fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5819fcf5ef2aSThomas Huth { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" }, 5820fcf5ef2aSThomas Huth { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" }, 5821fcf5ef2aSThomas Huth { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr), 5822fcf5ef2aSThomas Huth "hstick_cmpr" }, 5823fcf5ef2aSThomas Huth { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" }, 5824fcf5ef2aSThomas Huth { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" }, 5825fcf5ef2aSThomas Huth { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" }, 5826fcf5ef2aSThomas Huth { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" }, 5827fcf5ef2aSThomas Huth { &cpu_ver, offsetof(CPUSPARCState, version), "ver" }, 5828fcf5ef2aSThomas Huth #endif 5829fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5830fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5831fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5832fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5833fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5834fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5835fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5836fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5837fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 5838fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5839fcf5ef2aSThomas Huth #endif 5840fcf5ef2aSThomas Huth }; 5841fcf5ef2aSThomas Huth 5842fcf5ef2aSThomas Huth unsigned int i; 5843fcf5ef2aSThomas Huth 5844ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5845fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5846fcf5ef2aSThomas Huth "regwptr"); 5847fcf5ef2aSThomas Huth 5848fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5849ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5850fcf5ef2aSThomas Huth } 5851fcf5ef2aSThomas Huth 5852fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5853ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5854fcf5ef2aSThomas Huth } 5855fcf5ef2aSThomas Huth 5856f764718dSRichard Henderson cpu_regs[0] = NULL; 5857fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5858ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5859fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5860fcf5ef2aSThomas Huth gregnames[i]); 5861fcf5ef2aSThomas Huth } 5862fcf5ef2aSThomas Huth 5863fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5864fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5865fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5866fcf5ef2aSThomas Huth gregnames[i]); 5867fcf5ef2aSThomas Huth } 5868fcf5ef2aSThomas Huth 5869fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5870ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5871fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5872fcf5ef2aSThomas Huth fregnames[i]); 5873fcf5ef2aSThomas Huth } 5874fcf5ef2aSThomas Huth } 5875fcf5ef2aSThomas Huth 5876f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5877f36aaa53SRichard Henderson const TranslationBlock *tb, 5878f36aaa53SRichard Henderson const uint64_t *data) 5879fcf5ef2aSThomas Huth { 5880f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5881f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5882fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5883fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5884fcf5ef2aSThomas Huth 5885fcf5ef2aSThomas Huth env->pc = pc; 5886fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5887fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5888fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5889fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5890fcf5ef2aSThomas Huth if (env->cond) { 5891fcf5ef2aSThomas Huth env->npc = npc & ~3; 5892fcf5ef2aSThomas Huth } else { 5893fcf5ef2aSThomas Huth env->npc = pc + 4; 5894fcf5ef2aSThomas Huth } 5895fcf5ef2aSThomas Huth } else { 5896fcf5ef2aSThomas Huth env->npc = npc; 5897fcf5ef2aSThomas Huth } 5898fcf5ef2aSThomas Huth } 5899