1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 40633c4283SRichard Henderson #define DYNAMIC_PC 1 41633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 42633c4283SRichard Henderson #define JUMP_PC 2 43633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 44633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 45fcf5ef2aSThomas Huth 4646bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 4746bb0137SMark Cave-Ayland 48fcf5ef2aSThomas Huth /* global register indexes */ 49fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 50fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 51fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 52fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 53fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 54fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 55fcf5ef2aSThomas Huth static TCGv cpu_y; 56fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 57fcf5ef2aSThomas Huth static TCGv cpu_tbr; 58fcf5ef2aSThomas Huth #endif 59fcf5ef2aSThomas Huth static TCGv cpu_cond; 60fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 61fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 62fcf5ef2aSThomas Huth static TCGv cpu_gsr; 63fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr; 64fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver; 65fcf5ef2aSThomas Huth #else 66fcf5ef2aSThomas Huth static TCGv cpu_wim; 67fcf5ef2aSThomas Huth #endif 68fcf5ef2aSThomas Huth /* Floating point registers */ 69fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 70fcf5ef2aSThomas Huth 71186e7890SRichard Henderson typedef struct DisasDelayException { 72186e7890SRichard Henderson struct DisasDelayException *next; 73186e7890SRichard Henderson TCGLabel *lab; 74186e7890SRichard Henderson TCGv_i32 excp; 75186e7890SRichard Henderson /* Saved state at parent insn. */ 76186e7890SRichard Henderson target_ulong pc; 77186e7890SRichard Henderson target_ulong npc; 78186e7890SRichard Henderson } DisasDelayException; 79186e7890SRichard Henderson 80fcf5ef2aSThomas Huth typedef struct DisasContext { 81af00be49SEmilio G. Cota DisasContextBase base; 82fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 83fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 84fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 85fcf5ef2aSThomas Huth int mem_idx; 86c9b459aaSArtyom Tarasenko bool fpu_enabled; 87c9b459aaSArtyom Tarasenko bool address_mask_32bit; 88c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 89c9b459aaSArtyom Tarasenko bool supervisor; 90c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 91c9b459aaSArtyom Tarasenko bool hypervisor; 92c9b459aaSArtyom Tarasenko #endif 93c9b459aaSArtyom Tarasenko #endif 94c9b459aaSArtyom Tarasenko 95fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 96fcf5ef2aSThomas Huth sparc_def_t *def; 97fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 98fcf5ef2aSThomas Huth int fprs_dirty; 99fcf5ef2aSThomas Huth int asi; 100fcf5ef2aSThomas Huth #endif 101186e7890SRichard Henderson DisasDelayException *delay_excp_list; 102fcf5ef2aSThomas Huth } DisasContext; 103fcf5ef2aSThomas Huth 104fcf5ef2aSThomas Huth typedef struct { 105fcf5ef2aSThomas Huth TCGCond cond; 106fcf5ef2aSThomas Huth bool is_bool; 107fcf5ef2aSThomas Huth TCGv c1, c2; 108fcf5ef2aSThomas Huth } DisasCompare; 109fcf5ef2aSThomas Huth 110fcf5ef2aSThomas Huth // This function uses non-native bit order 111fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 112fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 113fcf5ef2aSThomas Huth 114fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 115fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 116fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 117fcf5ef2aSThomas Huth 118fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 119fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 120fcf5ef2aSThomas Huth 121fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 122fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 123fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 124fcf5ef2aSThomas Huth #else 125fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 126fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 127fcf5ef2aSThomas Huth #endif 128fcf5ef2aSThomas Huth 129fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 130fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 131fcf5ef2aSThomas Huth 132fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 133fcf5ef2aSThomas Huth { 134fcf5ef2aSThomas Huth len = 32 - len; 135fcf5ef2aSThomas Huth return (x << len) >> len; 136fcf5ef2aSThomas Huth } 137fcf5ef2aSThomas Huth 138fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 139fcf5ef2aSThomas Huth 1400c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 141fcf5ef2aSThomas Huth { 142fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 143fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 144fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 145fcf5ef2aSThomas Huth we can avoid setting it again. */ 146fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 147fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 148fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 149fcf5ef2aSThomas Huth } 150fcf5ef2aSThomas Huth #endif 151fcf5ef2aSThomas Huth } 152fcf5ef2aSThomas Huth 153fcf5ef2aSThomas Huth /* floating point registers moves */ 154fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 155fcf5ef2aSThomas Huth { 15636ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 157dc41aa7dSRichard Henderson if (src & 1) { 158dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 159dc41aa7dSRichard Henderson } else { 160dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 161fcf5ef2aSThomas Huth } 162dc41aa7dSRichard Henderson return ret; 163fcf5ef2aSThomas Huth } 164fcf5ef2aSThomas Huth 165fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 166fcf5ef2aSThomas Huth { 1678e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 1688e7bbc75SRichard Henderson 1698e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 170fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 171fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 172fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 173fcf5ef2aSThomas Huth } 174fcf5ef2aSThomas Huth 175fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 176fcf5ef2aSThomas Huth { 17736ab4623SRichard Henderson return tcg_temp_new_i32(); 178fcf5ef2aSThomas Huth } 179fcf5ef2aSThomas Huth 180fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 181fcf5ef2aSThomas Huth { 182fcf5ef2aSThomas Huth src = DFPREG(src); 183fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 184fcf5ef2aSThomas Huth } 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 187fcf5ef2aSThomas Huth { 188fcf5ef2aSThomas Huth dst = DFPREG(dst); 189fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 190fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 191fcf5ef2aSThomas Huth } 192fcf5ef2aSThomas Huth 193fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 194fcf5ef2aSThomas Huth { 195fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 196fcf5ef2aSThomas Huth } 197fcf5ef2aSThomas Huth 198fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 199fcf5ef2aSThomas Huth { 200ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 201fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 202ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 203fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 204fcf5ef2aSThomas Huth } 205fcf5ef2aSThomas Huth 206fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 207fcf5ef2aSThomas Huth { 208ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 209fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 210ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 211fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 212fcf5ef2aSThomas Huth } 213fcf5ef2aSThomas Huth 214fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 215fcf5ef2aSThomas Huth { 216ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 217fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 218ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 219fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 220fcf5ef2aSThomas Huth } 221fcf5ef2aSThomas Huth 222fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 223fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 224fcf5ef2aSThomas Huth { 225fcf5ef2aSThomas Huth dst = QFPREG(dst); 226fcf5ef2aSThomas Huth 227fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 228fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 229fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 230fcf5ef2aSThomas Huth } 231fcf5ef2aSThomas Huth 232fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 233fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 234fcf5ef2aSThomas Huth { 235fcf5ef2aSThomas Huth src = QFPREG(src); 236fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 237fcf5ef2aSThomas Huth } 238fcf5ef2aSThomas Huth 239fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 240fcf5ef2aSThomas Huth { 241fcf5ef2aSThomas Huth src = QFPREG(src); 242fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 243fcf5ef2aSThomas Huth } 244fcf5ef2aSThomas Huth 245fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 246fcf5ef2aSThomas Huth { 247fcf5ef2aSThomas Huth rd = QFPREG(rd); 248fcf5ef2aSThomas Huth rs = QFPREG(rs); 249fcf5ef2aSThomas Huth 250fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 251fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 252fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 253fcf5ef2aSThomas Huth } 254fcf5ef2aSThomas Huth #endif 255fcf5ef2aSThomas Huth 256fcf5ef2aSThomas Huth /* moves */ 257fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 258fcf5ef2aSThomas Huth #define supervisor(dc) 0 259fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 260fcf5ef2aSThomas Huth #define hypervisor(dc) 0 261fcf5ef2aSThomas Huth #endif 262fcf5ef2aSThomas Huth #else 263fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 264c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 265c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 266fcf5ef2aSThomas Huth #else 267c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 268fcf5ef2aSThomas Huth #endif 269fcf5ef2aSThomas Huth #endif 270fcf5ef2aSThomas Huth 271b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 272b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 273b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 274b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 275b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 276b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 277fcf5ef2aSThomas Huth #else 278b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 279fcf5ef2aSThomas Huth #endif 280fcf5ef2aSThomas Huth 2810c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 282fcf5ef2aSThomas Huth { 283b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 284fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 285b1bc09eaSRichard Henderson } 286fcf5ef2aSThomas Huth } 287fcf5ef2aSThomas Huth 28823ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 28923ada1b1SRichard Henderson { 29023ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 29123ada1b1SRichard Henderson } 29223ada1b1SRichard Henderson 2930c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 294fcf5ef2aSThomas Huth { 295fcf5ef2aSThomas Huth if (reg > 0) { 296fcf5ef2aSThomas Huth assert(reg < 32); 297fcf5ef2aSThomas Huth return cpu_regs[reg]; 298fcf5ef2aSThomas Huth } else { 29952123f14SRichard Henderson TCGv t = tcg_temp_new(); 300fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 301fcf5ef2aSThomas Huth return t; 302fcf5ef2aSThomas Huth } 303fcf5ef2aSThomas Huth } 304fcf5ef2aSThomas Huth 3050c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 306fcf5ef2aSThomas Huth { 307fcf5ef2aSThomas Huth if (reg > 0) { 308fcf5ef2aSThomas Huth assert(reg < 32); 309fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 310fcf5ef2aSThomas Huth } 311fcf5ef2aSThomas Huth } 312fcf5ef2aSThomas Huth 3130c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 314fcf5ef2aSThomas Huth { 315fcf5ef2aSThomas Huth if (reg > 0) { 316fcf5ef2aSThomas Huth assert(reg < 32); 317fcf5ef2aSThomas Huth return cpu_regs[reg]; 318fcf5ef2aSThomas Huth } else { 31952123f14SRichard Henderson return tcg_temp_new(); 320fcf5ef2aSThomas Huth } 321fcf5ef2aSThomas Huth } 322fcf5ef2aSThomas Huth 3235645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 324fcf5ef2aSThomas Huth { 3255645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3265645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 327fcf5ef2aSThomas Huth } 328fcf5ef2aSThomas Huth 3295645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 330fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 331fcf5ef2aSThomas Huth { 332fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 333fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 334fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 335fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 336fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 33707ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 338fcf5ef2aSThomas Huth } else { 339f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 340fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 341fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 342f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 343fcf5ef2aSThomas Huth } 344fcf5ef2aSThomas Huth } 345fcf5ef2aSThomas Huth 346fcf5ef2aSThomas Huth // XXX suboptimal 3470c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 348fcf5ef2aSThomas Huth { 349fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3500b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 351fcf5ef2aSThomas Huth } 352fcf5ef2aSThomas Huth 3530c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 354fcf5ef2aSThomas Huth { 355fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3560b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 357fcf5ef2aSThomas Huth } 358fcf5ef2aSThomas Huth 3590c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 360fcf5ef2aSThomas Huth { 361fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3620b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 363fcf5ef2aSThomas Huth } 364fcf5ef2aSThomas Huth 3650c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 366fcf5ef2aSThomas Huth { 367fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3680b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 369fcf5ef2aSThomas Huth } 370fcf5ef2aSThomas Huth 3710c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 372fcf5ef2aSThomas Huth { 373fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 374fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 375fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 376fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 377fcf5ef2aSThomas Huth } 378fcf5ef2aSThomas Huth 379fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 380fcf5ef2aSThomas Huth { 381fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 382fcf5ef2aSThomas Huth 383fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 384fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 385fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 386fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 387fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 388fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 389fcf5ef2aSThomas Huth #else 390fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 391fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 392fcf5ef2aSThomas Huth #endif 393fcf5ef2aSThomas Huth 394fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 395fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 396fcf5ef2aSThomas Huth 397fcf5ef2aSThomas Huth return carry_32; 398fcf5ef2aSThomas Huth } 399fcf5ef2aSThomas Huth 400fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 401fcf5ef2aSThomas Huth { 402fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 403fcf5ef2aSThomas Huth 404fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 405fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 406fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 407fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 408fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 409fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 410fcf5ef2aSThomas Huth #else 411fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 412fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 413fcf5ef2aSThomas Huth #endif 414fcf5ef2aSThomas Huth 415fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 416fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 417fcf5ef2aSThomas Huth 418fcf5ef2aSThomas Huth return carry_32; 419fcf5ef2aSThomas Huth } 420fcf5ef2aSThomas Huth 421fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1, 422fcf5ef2aSThomas Huth TCGv src2, int update_cc) 423fcf5ef2aSThomas Huth { 424fcf5ef2aSThomas Huth TCGv_i32 carry_32; 425fcf5ef2aSThomas Huth TCGv carry; 426fcf5ef2aSThomas Huth 427fcf5ef2aSThomas Huth switch (dc->cc_op) { 428fcf5ef2aSThomas Huth case CC_OP_DIV: 429fcf5ef2aSThomas Huth case CC_OP_LOGIC: 430fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain ADD. */ 431fcf5ef2aSThomas Huth if (update_cc) { 432fcf5ef2aSThomas Huth gen_op_add_cc(dst, src1, src2); 433fcf5ef2aSThomas Huth } else { 434fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 435fcf5ef2aSThomas Huth } 436fcf5ef2aSThomas Huth return; 437fcf5ef2aSThomas Huth 438fcf5ef2aSThomas Huth case CC_OP_ADD: 439fcf5ef2aSThomas Huth case CC_OP_TADD: 440fcf5ef2aSThomas Huth case CC_OP_TADDTV: 441fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 442fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 443fcf5ef2aSThomas Huth an ADD2 opcode. We discard the low part of the output. 444fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 445fcf5ef2aSThomas Huth generated the carry in the first place. */ 446fcf5ef2aSThomas Huth carry = tcg_temp_new(); 447fcf5ef2aSThomas Huth tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 448fcf5ef2aSThomas Huth goto add_done; 449fcf5ef2aSThomas Huth } 450fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 451fcf5ef2aSThomas Huth break; 452fcf5ef2aSThomas Huth 453fcf5ef2aSThomas Huth case CC_OP_SUB: 454fcf5ef2aSThomas Huth case CC_OP_TSUB: 455fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 456fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 457fcf5ef2aSThomas Huth break; 458fcf5ef2aSThomas Huth 459fcf5ef2aSThomas Huth default: 460fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 461fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 462ad75a51eSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 463fcf5ef2aSThomas Huth break; 464fcf5ef2aSThomas Huth } 465fcf5ef2aSThomas Huth 466fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 467fcf5ef2aSThomas Huth carry = tcg_temp_new(); 468fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 469fcf5ef2aSThomas Huth #else 470fcf5ef2aSThomas Huth carry = carry_32; 471fcf5ef2aSThomas Huth #endif 472fcf5ef2aSThomas Huth 473fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 474fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, dst, carry); 475fcf5ef2aSThomas Huth 476fcf5ef2aSThomas Huth add_done: 477fcf5ef2aSThomas Huth if (update_cc) { 478fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 479fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 480fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 481fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX); 482fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADDX; 483fcf5ef2aSThomas Huth } 484fcf5ef2aSThomas Huth } 485fcf5ef2aSThomas Huth 4860c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 487fcf5ef2aSThomas Huth { 488fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 489fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 490fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 491fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 492fcf5ef2aSThomas Huth } 493fcf5ef2aSThomas Huth 494fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 495fcf5ef2aSThomas Huth TCGv src2, int update_cc) 496fcf5ef2aSThomas Huth { 497fcf5ef2aSThomas Huth TCGv_i32 carry_32; 498fcf5ef2aSThomas Huth TCGv carry; 499fcf5ef2aSThomas Huth 500fcf5ef2aSThomas Huth switch (dc->cc_op) { 501fcf5ef2aSThomas Huth case CC_OP_DIV: 502fcf5ef2aSThomas Huth case CC_OP_LOGIC: 503fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 504fcf5ef2aSThomas Huth if (update_cc) { 505fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 506fcf5ef2aSThomas Huth } else { 507fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 508fcf5ef2aSThomas Huth } 509fcf5ef2aSThomas Huth return; 510fcf5ef2aSThomas Huth 511fcf5ef2aSThomas Huth case CC_OP_ADD: 512fcf5ef2aSThomas Huth case CC_OP_TADD: 513fcf5ef2aSThomas Huth case CC_OP_TADDTV: 514fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 515fcf5ef2aSThomas Huth break; 516fcf5ef2aSThomas Huth 517fcf5ef2aSThomas Huth case CC_OP_SUB: 518fcf5ef2aSThomas Huth case CC_OP_TSUB: 519fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 520fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 521fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 522fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 523fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 524fcf5ef2aSThomas Huth generated the carry in the first place. */ 525fcf5ef2aSThomas Huth carry = tcg_temp_new(); 526fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 527fcf5ef2aSThomas Huth goto sub_done; 528fcf5ef2aSThomas Huth } 529fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 530fcf5ef2aSThomas Huth break; 531fcf5ef2aSThomas Huth 532fcf5ef2aSThomas Huth default: 533fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 534fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 535ad75a51eSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 536fcf5ef2aSThomas Huth break; 537fcf5ef2aSThomas Huth } 538fcf5ef2aSThomas Huth 539fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 540fcf5ef2aSThomas Huth carry = tcg_temp_new(); 541fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 542fcf5ef2aSThomas Huth #else 543fcf5ef2aSThomas Huth carry = carry_32; 544fcf5ef2aSThomas Huth #endif 545fcf5ef2aSThomas Huth 546fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 547fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 548fcf5ef2aSThomas Huth 549fcf5ef2aSThomas Huth sub_done: 550fcf5ef2aSThomas Huth if (update_cc) { 551fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 552fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 553fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 554fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 555fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 556fcf5ef2aSThomas Huth } 557fcf5ef2aSThomas Huth } 558fcf5ef2aSThomas Huth 5590c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 560fcf5ef2aSThomas Huth { 561fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 562fcf5ef2aSThomas Huth 563fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 564fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 565fcf5ef2aSThomas Huth 566fcf5ef2aSThomas Huth /* old op: 567fcf5ef2aSThomas Huth if (!(env->y & 1)) 568fcf5ef2aSThomas Huth T1 = 0; 569fcf5ef2aSThomas Huth */ 57000ab7e61SRichard Henderson zero = tcg_constant_tl(0); 571fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 572fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 573fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 574fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 575fcf5ef2aSThomas Huth zero, cpu_cc_src2); 576fcf5ef2aSThomas Huth 577fcf5ef2aSThomas Huth // b2 = T0 & 1; 578fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 5790b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 58008d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 581fcf5ef2aSThomas Huth 582fcf5ef2aSThomas Huth // b1 = N ^ V; 583fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 584fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 585fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 586fcf5ef2aSThomas Huth 587fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 588fcf5ef2aSThomas Huth // src1 = T0; 589fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 590fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 591fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 592fcf5ef2aSThomas Huth 593fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 594fcf5ef2aSThomas Huth 595fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 596fcf5ef2aSThomas Huth } 597fcf5ef2aSThomas Huth 5980c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 599fcf5ef2aSThomas Huth { 600fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 601fcf5ef2aSThomas Huth if (sign_ext) { 602fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 603fcf5ef2aSThomas Huth } else { 604fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 605fcf5ef2aSThomas Huth } 606fcf5ef2aSThomas Huth #else 607fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 608fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 609fcf5ef2aSThomas Huth 610fcf5ef2aSThomas Huth if (sign_ext) { 611fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 612fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 613fcf5ef2aSThomas Huth } else { 614fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 615fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 616fcf5ef2aSThomas Huth } 617fcf5ef2aSThomas Huth 618fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 619fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 620fcf5ef2aSThomas Huth #endif 621fcf5ef2aSThomas Huth } 622fcf5ef2aSThomas Huth 6230c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 624fcf5ef2aSThomas Huth { 625fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 626fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 627fcf5ef2aSThomas Huth } 628fcf5ef2aSThomas Huth 6290c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 630fcf5ef2aSThomas Huth { 631fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 632fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 633fcf5ef2aSThomas Huth } 634fcf5ef2aSThomas Huth 635fcf5ef2aSThomas Huth // 1 6360c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 637fcf5ef2aSThomas Huth { 638fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 639fcf5ef2aSThomas Huth } 640fcf5ef2aSThomas Huth 641fcf5ef2aSThomas Huth // Z 6420c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 643fcf5ef2aSThomas Huth { 644fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 645fcf5ef2aSThomas Huth } 646fcf5ef2aSThomas Huth 647fcf5ef2aSThomas Huth // Z | (N ^ V) 6480c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 649fcf5ef2aSThomas Huth { 650fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 651fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 652fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 653fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 654fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 655fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 656fcf5ef2aSThomas Huth } 657fcf5ef2aSThomas Huth 658fcf5ef2aSThomas Huth // N ^ V 6590c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 660fcf5ef2aSThomas Huth { 661fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 662fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 663fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 664fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 665fcf5ef2aSThomas Huth } 666fcf5ef2aSThomas Huth 667fcf5ef2aSThomas Huth // C | Z 6680c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 669fcf5ef2aSThomas Huth { 670fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 671fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 672fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 673fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 674fcf5ef2aSThomas Huth } 675fcf5ef2aSThomas Huth 676fcf5ef2aSThomas Huth // C 6770c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 678fcf5ef2aSThomas Huth { 679fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 680fcf5ef2aSThomas Huth } 681fcf5ef2aSThomas Huth 682fcf5ef2aSThomas Huth // V 6830c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 684fcf5ef2aSThomas Huth { 685fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 686fcf5ef2aSThomas Huth } 687fcf5ef2aSThomas Huth 688fcf5ef2aSThomas Huth // 0 6890c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 690fcf5ef2aSThomas Huth { 691fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 692fcf5ef2aSThomas Huth } 693fcf5ef2aSThomas Huth 694fcf5ef2aSThomas Huth // N 6950c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 696fcf5ef2aSThomas Huth { 697fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 698fcf5ef2aSThomas Huth } 699fcf5ef2aSThomas Huth 700fcf5ef2aSThomas Huth // !Z 7010c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 702fcf5ef2aSThomas Huth { 703fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 704fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 705fcf5ef2aSThomas Huth } 706fcf5ef2aSThomas Huth 707fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 7080c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 709fcf5ef2aSThomas Huth { 710fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 711fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 712fcf5ef2aSThomas Huth } 713fcf5ef2aSThomas Huth 714fcf5ef2aSThomas Huth // !(N ^ V) 7150c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 716fcf5ef2aSThomas Huth { 717fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 718fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 719fcf5ef2aSThomas Huth } 720fcf5ef2aSThomas Huth 721fcf5ef2aSThomas Huth // !(C | Z) 7220c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 723fcf5ef2aSThomas Huth { 724fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 725fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 726fcf5ef2aSThomas Huth } 727fcf5ef2aSThomas Huth 728fcf5ef2aSThomas Huth // !C 7290c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 730fcf5ef2aSThomas Huth { 731fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 732fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 733fcf5ef2aSThomas Huth } 734fcf5ef2aSThomas Huth 735fcf5ef2aSThomas Huth // !N 7360c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 737fcf5ef2aSThomas Huth { 738fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 739fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 740fcf5ef2aSThomas Huth } 741fcf5ef2aSThomas Huth 742fcf5ef2aSThomas Huth // !V 7430c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 744fcf5ef2aSThomas Huth { 745fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 746fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 747fcf5ef2aSThomas Huth } 748fcf5ef2aSThomas Huth 749fcf5ef2aSThomas Huth /* 750fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 751fcf5ef2aSThomas Huth 0 = 752fcf5ef2aSThomas Huth 1 < 753fcf5ef2aSThomas Huth 2 > 754fcf5ef2aSThomas Huth 3 unordered 755fcf5ef2aSThomas Huth */ 7560c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 757fcf5ef2aSThomas Huth unsigned int fcc_offset) 758fcf5ef2aSThomas Huth { 759fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 760fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 761fcf5ef2aSThomas Huth } 762fcf5ef2aSThomas Huth 7630c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 764fcf5ef2aSThomas Huth { 765fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 766fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 767fcf5ef2aSThomas Huth } 768fcf5ef2aSThomas Huth 769fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 7700c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 771fcf5ef2aSThomas Huth { 772fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 773fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 774fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 775fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 776fcf5ef2aSThomas Huth } 777fcf5ef2aSThomas Huth 778fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 7790c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 780fcf5ef2aSThomas Huth { 781fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 782fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 783fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 784fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 785fcf5ef2aSThomas Huth } 786fcf5ef2aSThomas Huth 787fcf5ef2aSThomas Huth // 1 or 3: FCC0 7880c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 789fcf5ef2aSThomas Huth { 790fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 791fcf5ef2aSThomas Huth } 792fcf5ef2aSThomas Huth 793fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 7940c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 795fcf5ef2aSThomas Huth { 796fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 797fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 798fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 799fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 800fcf5ef2aSThomas Huth } 801fcf5ef2aSThomas Huth 802fcf5ef2aSThomas Huth // 2 or 3: FCC1 8030c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 804fcf5ef2aSThomas Huth { 805fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth 808fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 8090c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 810fcf5ef2aSThomas Huth { 811fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 812fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 813fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 814fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 815fcf5ef2aSThomas Huth } 816fcf5ef2aSThomas Huth 817fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 8180c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 819fcf5ef2aSThomas Huth { 820fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 821fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 822fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 823fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 824fcf5ef2aSThomas Huth } 825fcf5ef2aSThomas Huth 826fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 8270c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 828fcf5ef2aSThomas Huth { 829fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 830fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 831fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 832fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 833fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 834fcf5ef2aSThomas Huth } 835fcf5ef2aSThomas Huth 836fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 8370c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 838fcf5ef2aSThomas Huth { 839fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 840fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 841fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 842fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 843fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 844fcf5ef2aSThomas Huth } 845fcf5ef2aSThomas Huth 846fcf5ef2aSThomas Huth // 0 or 2: !FCC0 8470c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 848fcf5ef2aSThomas Huth { 849fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 850fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 851fcf5ef2aSThomas Huth } 852fcf5ef2aSThomas Huth 853fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 8540c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 855fcf5ef2aSThomas Huth { 856fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 857fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 858fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 859fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 860fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 861fcf5ef2aSThomas Huth } 862fcf5ef2aSThomas Huth 863fcf5ef2aSThomas Huth // 0 or 1: !FCC1 8640c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 865fcf5ef2aSThomas Huth { 866fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 867fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 868fcf5ef2aSThomas Huth } 869fcf5ef2aSThomas Huth 870fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 8710c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 872fcf5ef2aSThomas Huth { 873fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 874fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 875fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 876fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 877fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 878fcf5ef2aSThomas Huth } 879fcf5ef2aSThomas Huth 880fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 8810c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 882fcf5ef2aSThomas Huth { 883fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 884fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 885fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 886fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 887fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 888fcf5ef2aSThomas Huth } 889fcf5ef2aSThomas Huth 8900c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 891fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 892fcf5ef2aSThomas Huth { 893fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 894fcf5ef2aSThomas Huth 895fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 896fcf5ef2aSThomas Huth 897fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 898fcf5ef2aSThomas Huth 899fcf5ef2aSThomas Huth gen_set_label(l1); 900fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 901fcf5ef2aSThomas Huth } 902fcf5ef2aSThomas Huth 903fcf5ef2aSThomas Huth static void gen_branch_a(DisasContext *dc, target_ulong pc1) 904fcf5ef2aSThomas Huth { 905fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 906fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 907fcf5ef2aSThomas Huth 908fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cond, 0, l1); 909fcf5ef2aSThomas Huth 910fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, npc, pc1); 911fcf5ef2aSThomas Huth 912fcf5ef2aSThomas Huth gen_set_label(l1); 913fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, npc + 4, npc + 8); 914fcf5ef2aSThomas Huth 915af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 916fcf5ef2aSThomas Huth } 917fcf5ef2aSThomas Huth 918fcf5ef2aSThomas Huth static void gen_branch_n(DisasContext *dc, target_ulong pc1) 919fcf5ef2aSThomas Huth { 920fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 921fcf5ef2aSThomas Huth 922633c4283SRichard Henderson if (npc & 3) { 923633c4283SRichard Henderson switch (npc) { 924633c4283SRichard Henderson case DYNAMIC_PC: 925633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 926633c4283SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 927633c4283SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 928633c4283SRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, 929633c4283SRichard Henderson cpu_cond, tcg_constant_tl(0), 930633c4283SRichard Henderson tcg_constant_tl(pc1), cpu_npc); 931633c4283SRichard Henderson dc->pc = npc; 932633c4283SRichard Henderson break; 933633c4283SRichard Henderson default: 934633c4283SRichard Henderson g_assert_not_reached(); 935633c4283SRichard Henderson } 936633c4283SRichard Henderson } else { 937fcf5ef2aSThomas Huth dc->pc = npc; 938fcf5ef2aSThomas Huth dc->jump_pc[0] = pc1; 939fcf5ef2aSThomas Huth dc->jump_pc[1] = npc + 4; 940fcf5ef2aSThomas Huth dc->npc = JUMP_PC; 941fcf5ef2aSThomas Huth } 942fcf5ef2aSThomas Huth } 943fcf5ef2aSThomas Huth 9440c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 945fcf5ef2aSThomas Huth { 94600ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 94700ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 94800ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 949fcf5ef2aSThomas Huth 950fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 951fcf5ef2aSThomas Huth } 952fcf5ef2aSThomas Huth 953fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 954fcf5ef2aSThomas Huth have been set for a jump */ 9550c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 956fcf5ef2aSThomas Huth { 957fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 958fcf5ef2aSThomas Huth gen_generic_branch(dc); 95999c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 960fcf5ef2aSThomas Huth } 961fcf5ef2aSThomas Huth } 962fcf5ef2aSThomas Huth 9630c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 964fcf5ef2aSThomas Huth { 965633c4283SRichard Henderson if (dc->npc & 3) { 966633c4283SRichard Henderson switch (dc->npc) { 967633c4283SRichard Henderson case JUMP_PC: 968fcf5ef2aSThomas Huth gen_generic_branch(dc); 96999c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 970633c4283SRichard Henderson break; 971633c4283SRichard Henderson case DYNAMIC_PC: 972633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 973633c4283SRichard Henderson break; 974633c4283SRichard Henderson default: 975633c4283SRichard Henderson g_assert_not_reached(); 976633c4283SRichard Henderson } 977633c4283SRichard Henderson } else { 978fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 979fcf5ef2aSThomas Huth } 980fcf5ef2aSThomas Huth } 981fcf5ef2aSThomas Huth 9820c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 983fcf5ef2aSThomas Huth { 984fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 985fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 986ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 987fcf5ef2aSThomas Huth } 988fcf5ef2aSThomas Huth } 989fcf5ef2aSThomas Huth 9900c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 991fcf5ef2aSThomas Huth { 992fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 993fcf5ef2aSThomas Huth save_npc(dc); 994fcf5ef2aSThomas Huth } 995fcf5ef2aSThomas Huth 996fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 997fcf5ef2aSThomas Huth { 998fcf5ef2aSThomas Huth save_state(dc); 999ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1000af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1001fcf5ef2aSThomas Huth } 1002fcf5ef2aSThomas Huth 1003186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1004fcf5ef2aSThomas Huth { 1005186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1006186e7890SRichard Henderson 1007186e7890SRichard Henderson e->next = dc->delay_excp_list; 1008186e7890SRichard Henderson dc->delay_excp_list = e; 1009186e7890SRichard Henderson 1010186e7890SRichard Henderson e->lab = gen_new_label(); 1011186e7890SRichard Henderson e->excp = excp; 1012186e7890SRichard Henderson e->pc = dc->pc; 1013186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1014186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1015186e7890SRichard Henderson e->npc = dc->npc; 1016186e7890SRichard Henderson 1017186e7890SRichard Henderson return e->lab; 1018186e7890SRichard Henderson } 1019186e7890SRichard Henderson 1020186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1021186e7890SRichard Henderson { 1022186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1023186e7890SRichard Henderson } 1024186e7890SRichard Henderson 1025186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1026186e7890SRichard Henderson { 1027186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1028186e7890SRichard Henderson TCGLabel *lab; 1029186e7890SRichard Henderson 1030186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1031186e7890SRichard Henderson 1032186e7890SRichard Henderson flush_cond(dc); 1033186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1034186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1035fcf5ef2aSThomas Huth } 1036fcf5ef2aSThomas Huth 10370c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1038fcf5ef2aSThomas Huth { 1039633c4283SRichard Henderson if (dc->npc & 3) { 1040633c4283SRichard Henderson switch (dc->npc) { 1041633c4283SRichard Henderson case JUMP_PC: 1042fcf5ef2aSThomas Huth gen_generic_branch(dc); 1043fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 104499c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1045633c4283SRichard Henderson break; 1046633c4283SRichard Henderson case DYNAMIC_PC: 1047633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1048fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1049633c4283SRichard Henderson dc->pc = dc->npc; 1050633c4283SRichard Henderson break; 1051633c4283SRichard Henderson default: 1052633c4283SRichard Henderson g_assert_not_reached(); 1053633c4283SRichard Henderson } 1054fcf5ef2aSThomas Huth } else { 1055fcf5ef2aSThomas Huth dc->pc = dc->npc; 1056fcf5ef2aSThomas Huth } 1057fcf5ef2aSThomas Huth } 1058fcf5ef2aSThomas Huth 10590c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1060fcf5ef2aSThomas Huth { 1061fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1062fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1063fcf5ef2aSThomas Huth } 1064fcf5ef2aSThomas Huth 1065fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1066fcf5ef2aSThomas Huth DisasContext *dc) 1067fcf5ef2aSThomas Huth { 1068fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1069fcf5ef2aSThomas Huth TCG_COND_NEVER, 1070fcf5ef2aSThomas Huth TCG_COND_EQ, 1071fcf5ef2aSThomas Huth TCG_COND_LE, 1072fcf5ef2aSThomas Huth TCG_COND_LT, 1073fcf5ef2aSThomas Huth TCG_COND_LEU, 1074fcf5ef2aSThomas Huth TCG_COND_LTU, 1075fcf5ef2aSThomas Huth -1, /* neg */ 1076fcf5ef2aSThomas Huth -1, /* overflow */ 1077fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1078fcf5ef2aSThomas Huth TCG_COND_NE, 1079fcf5ef2aSThomas Huth TCG_COND_GT, 1080fcf5ef2aSThomas Huth TCG_COND_GE, 1081fcf5ef2aSThomas Huth TCG_COND_GTU, 1082fcf5ef2aSThomas Huth TCG_COND_GEU, 1083fcf5ef2aSThomas Huth -1, /* pos */ 1084fcf5ef2aSThomas Huth -1, /* no overflow */ 1085fcf5ef2aSThomas Huth }; 1086fcf5ef2aSThomas Huth 1087fcf5ef2aSThomas Huth static int logic_cond[16] = { 1088fcf5ef2aSThomas Huth TCG_COND_NEVER, 1089fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1090fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1091fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1092fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1093fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1094fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1095fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1096fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1097fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1098fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1099fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1100fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1101fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1102fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1103fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1104fcf5ef2aSThomas Huth }; 1105fcf5ef2aSThomas Huth 1106fcf5ef2aSThomas Huth TCGv_i32 r_src; 1107fcf5ef2aSThomas Huth TCGv r_dst; 1108fcf5ef2aSThomas Huth 1109fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1110fcf5ef2aSThomas Huth if (xcc) { 1111fcf5ef2aSThomas Huth r_src = cpu_xcc; 1112fcf5ef2aSThomas Huth } else { 1113fcf5ef2aSThomas Huth r_src = cpu_psr; 1114fcf5ef2aSThomas Huth } 1115fcf5ef2aSThomas Huth #else 1116fcf5ef2aSThomas Huth r_src = cpu_psr; 1117fcf5ef2aSThomas Huth #endif 1118fcf5ef2aSThomas Huth 1119fcf5ef2aSThomas Huth switch (dc->cc_op) { 1120fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1121fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1122fcf5ef2aSThomas Huth do_compare_dst_0: 1123fcf5ef2aSThomas Huth cmp->is_bool = false; 112400ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1125fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1126fcf5ef2aSThomas Huth if (!xcc) { 1127fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1128fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1129fcf5ef2aSThomas Huth break; 1130fcf5ef2aSThomas Huth } 1131fcf5ef2aSThomas Huth #endif 1132fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1133fcf5ef2aSThomas Huth break; 1134fcf5ef2aSThomas Huth 1135fcf5ef2aSThomas Huth case CC_OP_SUB: 1136fcf5ef2aSThomas Huth switch (cond) { 1137fcf5ef2aSThomas Huth case 6: /* neg */ 1138fcf5ef2aSThomas Huth case 14: /* pos */ 1139fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1140fcf5ef2aSThomas Huth goto do_compare_dst_0; 1141fcf5ef2aSThomas Huth 1142fcf5ef2aSThomas Huth case 7: /* overflow */ 1143fcf5ef2aSThomas Huth case 15: /* !overflow */ 1144fcf5ef2aSThomas Huth goto do_dynamic; 1145fcf5ef2aSThomas Huth 1146fcf5ef2aSThomas Huth default: 1147fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1148fcf5ef2aSThomas Huth cmp->is_bool = false; 1149fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1150fcf5ef2aSThomas Huth if (!xcc) { 1151fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1152fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1153fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1154fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1155fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1156fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1157fcf5ef2aSThomas Huth break; 1158fcf5ef2aSThomas Huth } 1159fcf5ef2aSThomas Huth #endif 1160fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1161fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1162fcf5ef2aSThomas Huth break; 1163fcf5ef2aSThomas Huth } 1164fcf5ef2aSThomas Huth break; 1165fcf5ef2aSThomas Huth 1166fcf5ef2aSThomas Huth default: 1167fcf5ef2aSThomas Huth do_dynamic: 1168ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1169fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1170fcf5ef2aSThomas Huth /* FALLTHRU */ 1171fcf5ef2aSThomas Huth 1172fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1173fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1174fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1175fcf5ef2aSThomas Huth cmp->is_bool = true; 1176fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 117700ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1178fcf5ef2aSThomas Huth 1179fcf5ef2aSThomas Huth switch (cond) { 1180fcf5ef2aSThomas Huth case 0x0: 1181fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1182fcf5ef2aSThomas Huth break; 1183fcf5ef2aSThomas Huth case 0x1: 1184fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1185fcf5ef2aSThomas Huth break; 1186fcf5ef2aSThomas Huth case 0x2: 1187fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1188fcf5ef2aSThomas Huth break; 1189fcf5ef2aSThomas Huth case 0x3: 1190fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1191fcf5ef2aSThomas Huth break; 1192fcf5ef2aSThomas Huth case 0x4: 1193fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1194fcf5ef2aSThomas Huth break; 1195fcf5ef2aSThomas Huth case 0x5: 1196fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1197fcf5ef2aSThomas Huth break; 1198fcf5ef2aSThomas Huth case 0x6: 1199fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1200fcf5ef2aSThomas Huth break; 1201fcf5ef2aSThomas Huth case 0x7: 1202fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1203fcf5ef2aSThomas Huth break; 1204fcf5ef2aSThomas Huth case 0x8: 1205fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1206fcf5ef2aSThomas Huth break; 1207fcf5ef2aSThomas Huth case 0x9: 1208fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1209fcf5ef2aSThomas Huth break; 1210fcf5ef2aSThomas Huth case 0xa: 1211fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1212fcf5ef2aSThomas Huth break; 1213fcf5ef2aSThomas Huth case 0xb: 1214fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1215fcf5ef2aSThomas Huth break; 1216fcf5ef2aSThomas Huth case 0xc: 1217fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1218fcf5ef2aSThomas Huth break; 1219fcf5ef2aSThomas Huth case 0xd: 1220fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1221fcf5ef2aSThomas Huth break; 1222fcf5ef2aSThomas Huth case 0xe: 1223fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1224fcf5ef2aSThomas Huth break; 1225fcf5ef2aSThomas Huth case 0xf: 1226fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1227fcf5ef2aSThomas Huth break; 1228fcf5ef2aSThomas Huth } 1229fcf5ef2aSThomas Huth break; 1230fcf5ef2aSThomas Huth } 1231fcf5ef2aSThomas Huth } 1232fcf5ef2aSThomas Huth 1233fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1234fcf5ef2aSThomas Huth { 1235fcf5ef2aSThomas Huth unsigned int offset; 1236fcf5ef2aSThomas Huth TCGv r_dst; 1237fcf5ef2aSThomas Huth 1238fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1239fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1240fcf5ef2aSThomas Huth cmp->is_bool = true; 1241fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 124200ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1243fcf5ef2aSThomas Huth 1244fcf5ef2aSThomas Huth switch (cc) { 1245fcf5ef2aSThomas Huth default: 1246fcf5ef2aSThomas Huth case 0x0: 1247fcf5ef2aSThomas Huth offset = 0; 1248fcf5ef2aSThomas Huth break; 1249fcf5ef2aSThomas Huth case 0x1: 1250fcf5ef2aSThomas Huth offset = 32 - 10; 1251fcf5ef2aSThomas Huth break; 1252fcf5ef2aSThomas Huth case 0x2: 1253fcf5ef2aSThomas Huth offset = 34 - 10; 1254fcf5ef2aSThomas Huth break; 1255fcf5ef2aSThomas Huth case 0x3: 1256fcf5ef2aSThomas Huth offset = 36 - 10; 1257fcf5ef2aSThomas Huth break; 1258fcf5ef2aSThomas Huth } 1259fcf5ef2aSThomas Huth 1260fcf5ef2aSThomas Huth switch (cond) { 1261fcf5ef2aSThomas Huth case 0x0: 1262fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1263fcf5ef2aSThomas Huth break; 1264fcf5ef2aSThomas Huth case 0x1: 1265fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1266fcf5ef2aSThomas Huth break; 1267fcf5ef2aSThomas Huth case 0x2: 1268fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1269fcf5ef2aSThomas Huth break; 1270fcf5ef2aSThomas Huth case 0x3: 1271fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1272fcf5ef2aSThomas Huth break; 1273fcf5ef2aSThomas Huth case 0x4: 1274fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1275fcf5ef2aSThomas Huth break; 1276fcf5ef2aSThomas Huth case 0x5: 1277fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1278fcf5ef2aSThomas Huth break; 1279fcf5ef2aSThomas Huth case 0x6: 1280fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1281fcf5ef2aSThomas Huth break; 1282fcf5ef2aSThomas Huth case 0x7: 1283fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1284fcf5ef2aSThomas Huth break; 1285fcf5ef2aSThomas Huth case 0x8: 1286fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1287fcf5ef2aSThomas Huth break; 1288fcf5ef2aSThomas Huth case 0x9: 1289fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1290fcf5ef2aSThomas Huth break; 1291fcf5ef2aSThomas Huth case 0xa: 1292fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1293fcf5ef2aSThomas Huth break; 1294fcf5ef2aSThomas Huth case 0xb: 1295fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1296fcf5ef2aSThomas Huth break; 1297fcf5ef2aSThomas Huth case 0xc: 1298fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1299fcf5ef2aSThomas Huth break; 1300fcf5ef2aSThomas Huth case 0xd: 1301fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1302fcf5ef2aSThomas Huth break; 1303fcf5ef2aSThomas Huth case 0xe: 1304fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1305fcf5ef2aSThomas Huth break; 1306fcf5ef2aSThomas Huth case 0xf: 1307fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1308fcf5ef2aSThomas Huth break; 1309fcf5ef2aSThomas Huth } 1310fcf5ef2aSThomas Huth } 1311fcf5ef2aSThomas Huth 1312fcf5ef2aSThomas Huth static void gen_fcond(TCGv r_dst, unsigned int cc, unsigned int cond) 1313fcf5ef2aSThomas Huth { 1314fcf5ef2aSThomas Huth DisasCompare cmp; 1315fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 1316fcf5ef2aSThomas Huth 1317fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1318fcf5ef2aSThomas Huth if (cmp.is_bool) { 1319fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1320fcf5ef2aSThomas Huth } else { 1321fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1322fcf5ef2aSThomas Huth } 1323fcf5ef2aSThomas Huth } 1324fcf5ef2aSThomas Huth 1325fcf5ef2aSThomas Huth // Inverted logic 1326ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1327ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1328fcf5ef2aSThomas Huth TCG_COND_NE, 1329fcf5ef2aSThomas Huth TCG_COND_GT, 1330fcf5ef2aSThomas Huth TCG_COND_GE, 1331ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1332fcf5ef2aSThomas Huth TCG_COND_EQ, 1333fcf5ef2aSThomas Huth TCG_COND_LE, 1334fcf5ef2aSThomas Huth TCG_COND_LT, 1335fcf5ef2aSThomas Huth }; 1336fcf5ef2aSThomas Huth 1337fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1338fcf5ef2aSThomas Huth { 1339fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1340fcf5ef2aSThomas Huth cmp->is_bool = false; 1341fcf5ef2aSThomas Huth cmp->c1 = r_src; 134200ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1343fcf5ef2aSThomas Huth } 1344fcf5ef2aSThomas Huth 1345fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 13460c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1347fcf5ef2aSThomas Huth { 1348fcf5ef2aSThomas Huth switch (fccno) { 1349fcf5ef2aSThomas Huth case 0: 1350ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1351fcf5ef2aSThomas Huth break; 1352fcf5ef2aSThomas Huth case 1: 1353ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1354fcf5ef2aSThomas Huth break; 1355fcf5ef2aSThomas Huth case 2: 1356ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1357fcf5ef2aSThomas Huth break; 1358fcf5ef2aSThomas Huth case 3: 1359ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1360fcf5ef2aSThomas Huth break; 1361fcf5ef2aSThomas Huth } 1362fcf5ef2aSThomas Huth } 1363fcf5ef2aSThomas Huth 13640c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1365fcf5ef2aSThomas Huth { 1366fcf5ef2aSThomas Huth switch (fccno) { 1367fcf5ef2aSThomas Huth case 0: 1368ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1369fcf5ef2aSThomas Huth break; 1370fcf5ef2aSThomas Huth case 1: 1371ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1372fcf5ef2aSThomas Huth break; 1373fcf5ef2aSThomas Huth case 2: 1374ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1375fcf5ef2aSThomas Huth break; 1376fcf5ef2aSThomas Huth case 3: 1377ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1378fcf5ef2aSThomas Huth break; 1379fcf5ef2aSThomas Huth } 1380fcf5ef2aSThomas Huth } 1381fcf5ef2aSThomas Huth 13820c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1383fcf5ef2aSThomas Huth { 1384fcf5ef2aSThomas Huth switch (fccno) { 1385fcf5ef2aSThomas Huth case 0: 1386ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1387fcf5ef2aSThomas Huth break; 1388fcf5ef2aSThomas Huth case 1: 1389ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1390fcf5ef2aSThomas Huth break; 1391fcf5ef2aSThomas Huth case 2: 1392ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1393fcf5ef2aSThomas Huth break; 1394fcf5ef2aSThomas Huth case 3: 1395ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1396fcf5ef2aSThomas Huth break; 1397fcf5ef2aSThomas Huth } 1398fcf5ef2aSThomas Huth } 1399fcf5ef2aSThomas Huth 14000c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1401fcf5ef2aSThomas Huth { 1402fcf5ef2aSThomas Huth switch (fccno) { 1403fcf5ef2aSThomas Huth case 0: 1404ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1405fcf5ef2aSThomas Huth break; 1406fcf5ef2aSThomas Huth case 1: 1407ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1408fcf5ef2aSThomas Huth break; 1409fcf5ef2aSThomas Huth case 2: 1410ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1411fcf5ef2aSThomas Huth break; 1412fcf5ef2aSThomas Huth case 3: 1413ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1414fcf5ef2aSThomas Huth break; 1415fcf5ef2aSThomas Huth } 1416fcf5ef2aSThomas Huth } 1417fcf5ef2aSThomas Huth 14180c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1419fcf5ef2aSThomas Huth { 1420fcf5ef2aSThomas Huth switch (fccno) { 1421fcf5ef2aSThomas Huth case 0: 1422ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1423fcf5ef2aSThomas Huth break; 1424fcf5ef2aSThomas Huth case 1: 1425ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1426fcf5ef2aSThomas Huth break; 1427fcf5ef2aSThomas Huth case 2: 1428ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1429fcf5ef2aSThomas Huth break; 1430fcf5ef2aSThomas Huth case 3: 1431ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1432fcf5ef2aSThomas Huth break; 1433fcf5ef2aSThomas Huth } 1434fcf5ef2aSThomas Huth } 1435fcf5ef2aSThomas Huth 14360c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1437fcf5ef2aSThomas Huth { 1438fcf5ef2aSThomas Huth switch (fccno) { 1439fcf5ef2aSThomas Huth case 0: 1440ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1441fcf5ef2aSThomas Huth break; 1442fcf5ef2aSThomas Huth case 1: 1443ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1444fcf5ef2aSThomas Huth break; 1445fcf5ef2aSThomas Huth case 2: 1446ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1447fcf5ef2aSThomas Huth break; 1448fcf5ef2aSThomas Huth case 3: 1449ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1450fcf5ef2aSThomas Huth break; 1451fcf5ef2aSThomas Huth } 1452fcf5ef2aSThomas Huth } 1453fcf5ef2aSThomas Huth 1454fcf5ef2aSThomas Huth #else 1455fcf5ef2aSThomas Huth 14560c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1457fcf5ef2aSThomas Huth { 1458ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1459fcf5ef2aSThomas Huth } 1460fcf5ef2aSThomas Huth 14610c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1462fcf5ef2aSThomas Huth { 1463ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1464fcf5ef2aSThomas Huth } 1465fcf5ef2aSThomas Huth 14660c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1467fcf5ef2aSThomas Huth { 1468ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1469fcf5ef2aSThomas Huth } 1470fcf5ef2aSThomas Huth 14710c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1472fcf5ef2aSThomas Huth { 1473ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1474fcf5ef2aSThomas Huth } 1475fcf5ef2aSThomas Huth 14760c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1477fcf5ef2aSThomas Huth { 1478ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1479fcf5ef2aSThomas Huth } 1480fcf5ef2aSThomas Huth 14810c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1482fcf5ef2aSThomas Huth { 1483ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1484fcf5ef2aSThomas Huth } 1485fcf5ef2aSThomas Huth #endif 1486fcf5ef2aSThomas Huth 1487fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1488fcf5ef2aSThomas Huth { 1489fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1490fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1491fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1492fcf5ef2aSThomas Huth } 1493fcf5ef2aSThomas Huth 1494fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1495fcf5ef2aSThomas Huth { 1496fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1497fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1498fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1499fcf5ef2aSThomas Huth return 1; 1500fcf5ef2aSThomas Huth } 1501fcf5ef2aSThomas Huth #endif 1502fcf5ef2aSThomas Huth return 0; 1503fcf5ef2aSThomas Huth } 1504fcf5ef2aSThomas Huth 15050c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1506fcf5ef2aSThomas Huth { 1507fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1508fcf5ef2aSThomas Huth } 1509fcf5ef2aSThomas Huth 15100c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1511fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1512fcf5ef2aSThomas Huth { 1513fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1514fcf5ef2aSThomas Huth 1515fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1516fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1517fcf5ef2aSThomas Huth 1518ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1519ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1520fcf5ef2aSThomas Huth 1521fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1522fcf5ef2aSThomas Huth } 1523fcf5ef2aSThomas Huth 15240c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1525fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1526fcf5ef2aSThomas Huth { 1527fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1528fcf5ef2aSThomas Huth 1529fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1530fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1531fcf5ef2aSThomas Huth 1532fcf5ef2aSThomas Huth gen(dst, src); 1533fcf5ef2aSThomas Huth 1534fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1535fcf5ef2aSThomas Huth } 1536fcf5ef2aSThomas Huth 15370c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1538fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1539fcf5ef2aSThomas Huth { 1540fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1541fcf5ef2aSThomas Huth 1542fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1543fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1544fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1545fcf5ef2aSThomas Huth 1546ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1547ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1548fcf5ef2aSThomas Huth 1549fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1550fcf5ef2aSThomas Huth } 1551fcf5ef2aSThomas Huth 1552fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15530c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1554fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1555fcf5ef2aSThomas Huth { 1556fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1557fcf5ef2aSThomas Huth 1558fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1559fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1560fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1561fcf5ef2aSThomas Huth 1562fcf5ef2aSThomas Huth gen(dst, src1, src2); 1563fcf5ef2aSThomas Huth 1564fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1565fcf5ef2aSThomas Huth } 1566fcf5ef2aSThomas Huth #endif 1567fcf5ef2aSThomas Huth 15680c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1569fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1570fcf5ef2aSThomas Huth { 1571fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1572fcf5ef2aSThomas Huth 1573fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1574fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1575fcf5ef2aSThomas Huth 1576ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1577ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1578fcf5ef2aSThomas Huth 1579fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1580fcf5ef2aSThomas Huth } 1581fcf5ef2aSThomas Huth 1582fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15830c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1584fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1585fcf5ef2aSThomas Huth { 1586fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1587fcf5ef2aSThomas Huth 1588fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1589fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1590fcf5ef2aSThomas Huth 1591fcf5ef2aSThomas Huth gen(dst, src); 1592fcf5ef2aSThomas Huth 1593fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1594fcf5ef2aSThomas Huth } 1595fcf5ef2aSThomas Huth #endif 1596fcf5ef2aSThomas Huth 15970c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1598fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1599fcf5ef2aSThomas Huth { 1600fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1601fcf5ef2aSThomas Huth 1602fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1603fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1604fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1605fcf5ef2aSThomas Huth 1606ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1607ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1608fcf5ef2aSThomas Huth 1609fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1610fcf5ef2aSThomas Huth } 1611fcf5ef2aSThomas Huth 1612fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16130c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1614fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1615fcf5ef2aSThomas Huth { 1616fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1617fcf5ef2aSThomas Huth 1618fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1619fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1620fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1621fcf5ef2aSThomas Huth 1622fcf5ef2aSThomas Huth gen(dst, src1, src2); 1623fcf5ef2aSThomas Huth 1624fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1625fcf5ef2aSThomas Huth } 1626fcf5ef2aSThomas Huth 16270c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1628fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1629fcf5ef2aSThomas Huth { 1630fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1631fcf5ef2aSThomas Huth 1632fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1633fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1634fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1635fcf5ef2aSThomas Huth 1636fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1637fcf5ef2aSThomas Huth 1638fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1639fcf5ef2aSThomas Huth } 1640fcf5ef2aSThomas Huth 16410c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1642fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1643fcf5ef2aSThomas Huth { 1644fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1645fcf5ef2aSThomas Huth 1646fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1647fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1648fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1649fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1650fcf5ef2aSThomas Huth 1651fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1652fcf5ef2aSThomas Huth 1653fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1654fcf5ef2aSThomas Huth } 1655fcf5ef2aSThomas Huth #endif 1656fcf5ef2aSThomas Huth 16570c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1658fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1659fcf5ef2aSThomas Huth { 1660fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1661fcf5ef2aSThomas Huth 1662ad75a51eSRichard Henderson gen(tcg_env); 1663ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1664fcf5ef2aSThomas Huth 1665fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1666fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1667fcf5ef2aSThomas Huth } 1668fcf5ef2aSThomas Huth 1669fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16700c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1671fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1672fcf5ef2aSThomas Huth { 1673fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1674fcf5ef2aSThomas Huth 1675ad75a51eSRichard Henderson gen(tcg_env); 1676fcf5ef2aSThomas Huth 1677fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1678fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1679fcf5ef2aSThomas Huth } 1680fcf5ef2aSThomas Huth #endif 1681fcf5ef2aSThomas Huth 16820c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1683fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1684fcf5ef2aSThomas Huth { 1685fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1686fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1687fcf5ef2aSThomas Huth 1688ad75a51eSRichard Henderson gen(tcg_env); 1689ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1690fcf5ef2aSThomas Huth 1691fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1692fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1693fcf5ef2aSThomas Huth } 1694fcf5ef2aSThomas Huth 16950c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1696fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1697fcf5ef2aSThomas Huth { 1698fcf5ef2aSThomas Huth TCGv_i64 dst; 1699fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1700fcf5ef2aSThomas Huth 1701fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1702fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1703fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1704fcf5ef2aSThomas Huth 1705ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1706ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1707fcf5ef2aSThomas Huth 1708fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1709fcf5ef2aSThomas Huth } 1710fcf5ef2aSThomas Huth 17110c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1712fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1713fcf5ef2aSThomas Huth { 1714fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1715fcf5ef2aSThomas Huth 1716fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1717fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1718fcf5ef2aSThomas Huth 1719ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1720ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1721fcf5ef2aSThomas Huth 1722fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1723fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1724fcf5ef2aSThomas Huth } 1725fcf5ef2aSThomas Huth 1726fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17270c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1728fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1729fcf5ef2aSThomas Huth { 1730fcf5ef2aSThomas Huth TCGv_i64 dst; 1731fcf5ef2aSThomas Huth TCGv_i32 src; 1732fcf5ef2aSThomas Huth 1733fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1734fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1735fcf5ef2aSThomas Huth 1736ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1737ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1738fcf5ef2aSThomas Huth 1739fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1740fcf5ef2aSThomas Huth } 1741fcf5ef2aSThomas Huth #endif 1742fcf5ef2aSThomas Huth 17430c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1744fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1745fcf5ef2aSThomas Huth { 1746fcf5ef2aSThomas Huth TCGv_i64 dst; 1747fcf5ef2aSThomas Huth TCGv_i32 src; 1748fcf5ef2aSThomas Huth 1749fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1750fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1751fcf5ef2aSThomas Huth 1752ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1753fcf5ef2aSThomas Huth 1754fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1755fcf5ef2aSThomas Huth } 1756fcf5ef2aSThomas Huth 17570c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1758fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1759fcf5ef2aSThomas Huth { 1760fcf5ef2aSThomas Huth TCGv_i32 dst; 1761fcf5ef2aSThomas Huth TCGv_i64 src; 1762fcf5ef2aSThomas Huth 1763fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1764fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1765fcf5ef2aSThomas Huth 1766ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1767ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1768fcf5ef2aSThomas Huth 1769fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1770fcf5ef2aSThomas Huth } 1771fcf5ef2aSThomas Huth 17720c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1773fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1774fcf5ef2aSThomas Huth { 1775fcf5ef2aSThomas Huth TCGv_i32 dst; 1776fcf5ef2aSThomas Huth 1777fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1778fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1779fcf5ef2aSThomas Huth 1780ad75a51eSRichard Henderson gen(dst, tcg_env); 1781ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1782fcf5ef2aSThomas Huth 1783fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1784fcf5ef2aSThomas Huth } 1785fcf5ef2aSThomas Huth 17860c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1787fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1788fcf5ef2aSThomas Huth { 1789fcf5ef2aSThomas Huth TCGv_i64 dst; 1790fcf5ef2aSThomas Huth 1791fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1792fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1793fcf5ef2aSThomas Huth 1794ad75a51eSRichard Henderson gen(dst, tcg_env); 1795ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1796fcf5ef2aSThomas Huth 1797fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1798fcf5ef2aSThomas Huth } 1799fcf5ef2aSThomas Huth 18000c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1801fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1802fcf5ef2aSThomas Huth { 1803fcf5ef2aSThomas Huth TCGv_i32 src; 1804fcf5ef2aSThomas Huth 1805fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1806fcf5ef2aSThomas Huth 1807ad75a51eSRichard Henderson gen(tcg_env, src); 1808fcf5ef2aSThomas Huth 1809fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1810fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1811fcf5ef2aSThomas Huth } 1812fcf5ef2aSThomas Huth 18130c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1814fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1815fcf5ef2aSThomas Huth { 1816fcf5ef2aSThomas Huth TCGv_i64 src; 1817fcf5ef2aSThomas Huth 1818fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1819fcf5ef2aSThomas Huth 1820ad75a51eSRichard Henderson gen(tcg_env, src); 1821fcf5ef2aSThomas Huth 1822fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1823fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1824fcf5ef2aSThomas Huth } 1825fcf5ef2aSThomas Huth 1826fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 182714776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 1828fcf5ef2aSThomas Huth { 1829fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1830316b6783SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN); 1831fcf5ef2aSThomas Huth } 1832fcf5ef2aSThomas Huth 1833fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 1834fcf5ef2aSThomas Huth { 183500ab7e61SRichard Henderson TCGv m1 = tcg_constant_tl(0xff); 1836fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1837fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 1838fcf5ef2aSThomas Huth } 1839fcf5ef2aSThomas Huth 1840fcf5ef2aSThomas Huth /* asi moves */ 1841fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 1842fcf5ef2aSThomas Huth typedef enum { 1843fcf5ef2aSThomas Huth GET_ASI_HELPER, 1844fcf5ef2aSThomas Huth GET_ASI_EXCP, 1845fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1846fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1847fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1848fcf5ef2aSThomas Huth GET_ASI_SHORT, 1849fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1850fcf5ef2aSThomas Huth GET_ASI_BFILL, 1851fcf5ef2aSThomas Huth } ASIType; 1852fcf5ef2aSThomas Huth 1853fcf5ef2aSThomas Huth typedef struct { 1854fcf5ef2aSThomas Huth ASIType type; 1855fcf5ef2aSThomas Huth int asi; 1856fcf5ef2aSThomas Huth int mem_idx; 185714776ab5STony Nguyen MemOp memop; 1858fcf5ef2aSThomas Huth } DisasASI; 1859fcf5ef2aSThomas Huth 186014776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 1861fcf5ef2aSThomas Huth { 1862fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 1863fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1864fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1865fcf5ef2aSThomas Huth 1866fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1867fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1868fcf5ef2aSThomas Huth if (IS_IMM) { 1869fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1870fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1871fcf5ef2aSThomas Huth } else if (supervisor(dc) 1872fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1873fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1874fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1875fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1876fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1877fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1878fcf5ef2aSThomas Huth switch (asi) { 1879fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1880fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1881fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1882fcf5ef2aSThomas Huth break; 1883fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1884fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1885fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1886fcf5ef2aSThomas Huth break; 1887fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1888fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1889fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1890fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1891fcf5ef2aSThomas Huth break; 1892fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1893fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1894fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1895fcf5ef2aSThomas Huth break; 1896fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1897fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1898fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1899fcf5ef2aSThomas Huth break; 1900fcf5ef2aSThomas Huth } 19016e10f37cSKONRAD Frederic 19026e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19036e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19046e10f37cSKONRAD Frederic */ 19056e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1906fcf5ef2aSThomas Huth } else { 1907fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1908fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1909fcf5ef2aSThomas Huth } 1910fcf5ef2aSThomas Huth #else 1911fcf5ef2aSThomas Huth if (IS_IMM) { 1912fcf5ef2aSThomas Huth asi = dc->asi; 1913fcf5ef2aSThomas Huth } 1914fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1915fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1916fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1917fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1918fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1919fcf5ef2aSThomas Huth done properly in the helper. */ 1920fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1921fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1922fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1923fcf5ef2aSThomas Huth } else { 1924fcf5ef2aSThomas Huth switch (asi) { 1925fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1926fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1927fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1928fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1929fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1930fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1931fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1932fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1933fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1934fcf5ef2aSThomas Huth break; 1935fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1936fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1937fcf5ef2aSThomas Huth case ASI_TWINX_N: 1938fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1939fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1940fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19419a10756dSArtyom Tarasenko if (hypervisor(dc)) { 194284f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19439a10756dSArtyom Tarasenko } else { 1944fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 19459a10756dSArtyom Tarasenko } 1946fcf5ef2aSThomas Huth break; 1947fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1948fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1949fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1950fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1951fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1952fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1953fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1954fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1955fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1956fcf5ef2aSThomas Huth break; 1957fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1958fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1959fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1960fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1961fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1962fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1963fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1964fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1965fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1966fcf5ef2aSThomas Huth break; 1967fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1968fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1969fcf5ef2aSThomas Huth case ASI_TWINX_S: 1970fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1971fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1972fcf5ef2aSThomas Huth case ASI_BLK_S: 1973fcf5ef2aSThomas Huth case ASI_BLK_SL: 1974fcf5ef2aSThomas Huth case ASI_FL8_S: 1975fcf5ef2aSThomas Huth case ASI_FL8_SL: 1976fcf5ef2aSThomas Huth case ASI_FL16_S: 1977fcf5ef2aSThomas Huth case ASI_FL16_SL: 1978fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1979fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1980fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1981fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1982fcf5ef2aSThomas Huth } 1983fcf5ef2aSThomas Huth break; 1984fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1985fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1986fcf5ef2aSThomas Huth case ASI_TWINX_P: 1987fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1988fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1989fcf5ef2aSThomas Huth case ASI_BLK_P: 1990fcf5ef2aSThomas Huth case ASI_BLK_PL: 1991fcf5ef2aSThomas Huth case ASI_FL8_P: 1992fcf5ef2aSThomas Huth case ASI_FL8_PL: 1993fcf5ef2aSThomas Huth case ASI_FL16_P: 1994fcf5ef2aSThomas Huth case ASI_FL16_PL: 1995fcf5ef2aSThomas Huth break; 1996fcf5ef2aSThomas Huth } 1997fcf5ef2aSThomas Huth switch (asi) { 1998fcf5ef2aSThomas Huth case ASI_REAL: 1999fcf5ef2aSThomas Huth case ASI_REAL_IO: 2000fcf5ef2aSThomas Huth case ASI_REAL_L: 2001fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2002fcf5ef2aSThomas Huth case ASI_N: 2003fcf5ef2aSThomas Huth case ASI_NL: 2004fcf5ef2aSThomas Huth case ASI_AIUP: 2005fcf5ef2aSThomas Huth case ASI_AIUPL: 2006fcf5ef2aSThomas Huth case ASI_AIUS: 2007fcf5ef2aSThomas Huth case ASI_AIUSL: 2008fcf5ef2aSThomas Huth case ASI_S: 2009fcf5ef2aSThomas Huth case ASI_SL: 2010fcf5ef2aSThomas Huth case ASI_P: 2011fcf5ef2aSThomas Huth case ASI_PL: 2012fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2013fcf5ef2aSThomas Huth break; 2014fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2015fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2016fcf5ef2aSThomas Huth case ASI_TWINX_N: 2017fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2018fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2019fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2020fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2021fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2022fcf5ef2aSThomas Huth case ASI_TWINX_P: 2023fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2024fcf5ef2aSThomas Huth case ASI_TWINX_S: 2025fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2026fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2027fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2028fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2029fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2030fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2031fcf5ef2aSThomas Huth break; 2032fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2033fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2034fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2035fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2036fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2037fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2038fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2039fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2040fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2041fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2042fcf5ef2aSThomas Huth case ASI_BLK_S: 2043fcf5ef2aSThomas Huth case ASI_BLK_SL: 2044fcf5ef2aSThomas Huth case ASI_BLK_P: 2045fcf5ef2aSThomas Huth case ASI_BLK_PL: 2046fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2047fcf5ef2aSThomas Huth break; 2048fcf5ef2aSThomas Huth case ASI_FL8_S: 2049fcf5ef2aSThomas Huth case ASI_FL8_SL: 2050fcf5ef2aSThomas Huth case ASI_FL8_P: 2051fcf5ef2aSThomas Huth case ASI_FL8_PL: 2052fcf5ef2aSThomas Huth memop = MO_UB; 2053fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2054fcf5ef2aSThomas Huth break; 2055fcf5ef2aSThomas Huth case ASI_FL16_S: 2056fcf5ef2aSThomas Huth case ASI_FL16_SL: 2057fcf5ef2aSThomas Huth case ASI_FL16_P: 2058fcf5ef2aSThomas Huth case ASI_FL16_PL: 2059fcf5ef2aSThomas Huth memop = MO_TEUW; 2060fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2061fcf5ef2aSThomas Huth break; 2062fcf5ef2aSThomas Huth } 2063fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2064fcf5ef2aSThomas Huth if (asi & 8) { 2065fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2066fcf5ef2aSThomas Huth } 2067fcf5ef2aSThomas Huth } 2068fcf5ef2aSThomas Huth #endif 2069fcf5ef2aSThomas Huth 2070fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2071fcf5ef2aSThomas Huth } 2072fcf5ef2aSThomas Huth 2073fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 207414776ab5STony Nguyen int insn, MemOp memop) 2075fcf5ef2aSThomas Huth { 2076fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2077fcf5ef2aSThomas Huth 2078fcf5ef2aSThomas Huth switch (da.type) { 2079fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2080fcf5ef2aSThomas Huth break; 2081fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2082fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2083fcf5ef2aSThomas Huth break; 2084fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2085fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2086316b6783SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN); 2087fcf5ef2aSThomas Huth break; 2088fcf5ef2aSThomas Huth default: 2089fcf5ef2aSThomas Huth { 209000ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2091316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2092fcf5ef2aSThomas Huth 2093fcf5ef2aSThomas Huth save_state(dc); 2094fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2095ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2096fcf5ef2aSThomas Huth #else 2097fcf5ef2aSThomas Huth { 2098fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2099ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2100fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2101fcf5ef2aSThomas Huth } 2102fcf5ef2aSThomas Huth #endif 2103fcf5ef2aSThomas Huth } 2104fcf5ef2aSThomas Huth break; 2105fcf5ef2aSThomas Huth } 2106fcf5ef2aSThomas Huth } 2107fcf5ef2aSThomas Huth 2108fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 210914776ab5STony Nguyen int insn, MemOp memop) 2110fcf5ef2aSThomas Huth { 2111fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2112fcf5ef2aSThomas Huth 2113fcf5ef2aSThomas Huth switch (da.type) { 2114fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2115fcf5ef2aSThomas Huth break; 2116fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 21173390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2118fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2119fcf5ef2aSThomas Huth break; 21203390537bSArtyom Tarasenko #else 21213390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21223390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21233390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 21243390537bSArtyom Tarasenko return; 21253390537bSArtyom Tarasenko } 21263390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 21273390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 21283390537bSArtyom Tarasenko #endif 2129fc0cd867SChen Qun /* fall through */ 2130fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2131fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2132316b6783SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN); 2133fcf5ef2aSThomas Huth break; 2134fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2135fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2136fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2137fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2138fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2139fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2140fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2141fcf5ef2aSThomas Huth { 2142fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2143fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 214400ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2145fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2146fcf5ef2aSThomas Huth int i; 2147fcf5ef2aSThomas Huth 2148fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2149fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2150fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2151fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2152fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2153fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2154fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2155fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2156fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2157fcf5ef2aSThomas Huth } 2158fcf5ef2aSThomas Huth } 2159fcf5ef2aSThomas Huth break; 2160fcf5ef2aSThomas Huth #endif 2161fcf5ef2aSThomas Huth default: 2162fcf5ef2aSThomas Huth { 216300ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2164316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2165fcf5ef2aSThomas Huth 2166fcf5ef2aSThomas Huth save_state(dc); 2167fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2168ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2169fcf5ef2aSThomas Huth #else 2170fcf5ef2aSThomas Huth { 2171fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2172fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2173ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2174fcf5ef2aSThomas Huth } 2175fcf5ef2aSThomas Huth #endif 2176fcf5ef2aSThomas Huth 2177fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2178fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2179fcf5ef2aSThomas Huth } 2180fcf5ef2aSThomas Huth break; 2181fcf5ef2aSThomas Huth } 2182fcf5ef2aSThomas Huth } 2183fcf5ef2aSThomas Huth 2184fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2185fcf5ef2aSThomas Huth TCGv addr, int insn) 2186fcf5ef2aSThomas Huth { 2187fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2188fcf5ef2aSThomas Huth 2189fcf5ef2aSThomas Huth switch (da.type) { 2190fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2191fcf5ef2aSThomas Huth break; 2192fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2193fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2194fcf5ef2aSThomas Huth break; 2195fcf5ef2aSThomas Huth default: 2196fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2197fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2198fcf5ef2aSThomas Huth break; 2199fcf5ef2aSThomas Huth } 2200fcf5ef2aSThomas Huth } 2201fcf5ef2aSThomas Huth 2202fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2203fcf5ef2aSThomas Huth int insn, int rd) 2204fcf5ef2aSThomas Huth { 2205fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2206fcf5ef2aSThomas Huth TCGv oldv; 2207fcf5ef2aSThomas Huth 2208fcf5ef2aSThomas Huth switch (da.type) { 2209fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2210fcf5ef2aSThomas Huth return; 2211fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2212fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2213fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2214316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2215fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2216fcf5ef2aSThomas Huth break; 2217fcf5ef2aSThomas Huth default: 2218fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2219fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2220fcf5ef2aSThomas Huth break; 2221fcf5ef2aSThomas Huth } 2222fcf5ef2aSThomas Huth } 2223fcf5ef2aSThomas Huth 2224fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2225fcf5ef2aSThomas Huth { 2226fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2227fcf5ef2aSThomas Huth 2228fcf5ef2aSThomas Huth switch (da.type) { 2229fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2230fcf5ef2aSThomas Huth break; 2231fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2232fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2233fcf5ef2aSThomas Huth break; 2234fcf5ef2aSThomas Huth default: 22353db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22363db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2237af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2238ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22393db010c3SRichard Henderson } else { 224000ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 224100ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22423db010c3SRichard Henderson TCGv_i64 s64, t64; 22433db010c3SRichard Henderson 22443db010c3SRichard Henderson save_state(dc); 22453db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2246ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 22473db010c3SRichard Henderson 224800ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2249ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 22503db010c3SRichard Henderson 22513db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 22523db010c3SRichard Henderson 22533db010c3SRichard Henderson /* End the TB. */ 22543db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 22553db010c3SRichard Henderson } 2256fcf5ef2aSThomas Huth break; 2257fcf5ef2aSThomas Huth } 2258fcf5ef2aSThomas Huth } 2259fcf5ef2aSThomas Huth #endif 2260fcf5ef2aSThomas Huth 2261fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2262fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2263fcf5ef2aSThomas Huth int insn, int size, int rd) 2264fcf5ef2aSThomas Huth { 2265fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2266fcf5ef2aSThomas Huth TCGv_i32 d32; 2267fcf5ef2aSThomas Huth TCGv_i64 d64; 2268fcf5ef2aSThomas Huth 2269fcf5ef2aSThomas Huth switch (da.type) { 2270fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2271fcf5ef2aSThomas Huth break; 2272fcf5ef2aSThomas Huth 2273fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2274fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2275fcf5ef2aSThomas Huth switch (size) { 2276fcf5ef2aSThomas Huth case 4: 2277fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2278316b6783SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2279fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2280fcf5ef2aSThomas Huth break; 2281fcf5ef2aSThomas Huth case 8: 2282fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2283fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2284fcf5ef2aSThomas Huth break; 2285fcf5ef2aSThomas Huth case 16: 2286fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2287fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2288fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2289fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2290fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2291fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2292fcf5ef2aSThomas Huth break; 2293fcf5ef2aSThomas Huth default: 2294fcf5ef2aSThomas Huth g_assert_not_reached(); 2295fcf5ef2aSThomas Huth } 2296fcf5ef2aSThomas Huth break; 2297fcf5ef2aSThomas Huth 2298fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2299fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2300fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 230114776ab5STony Nguyen MemOp memop; 2302fcf5ef2aSThomas Huth TCGv eight; 2303fcf5ef2aSThomas Huth int i; 2304fcf5ef2aSThomas Huth 2305fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2306fcf5ef2aSThomas Huth 2307fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2308fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 230900ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2310fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2311fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2312fcf5ef2aSThomas Huth da.mem_idx, memop); 2313fcf5ef2aSThomas Huth if (i == 7) { 2314fcf5ef2aSThomas Huth break; 2315fcf5ef2aSThomas Huth } 2316fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2317fcf5ef2aSThomas Huth memop = da.memop; 2318fcf5ef2aSThomas Huth } 2319fcf5ef2aSThomas Huth } else { 2320fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2321fcf5ef2aSThomas Huth } 2322fcf5ef2aSThomas Huth break; 2323fcf5ef2aSThomas Huth 2324fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2325fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2326fcf5ef2aSThomas Huth if (size == 8) { 2327fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2328316b6783SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2329316b6783SRichard Henderson da.memop | MO_ALIGN); 2330fcf5ef2aSThomas Huth } else { 2331fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2332fcf5ef2aSThomas Huth } 2333fcf5ef2aSThomas Huth break; 2334fcf5ef2aSThomas Huth 2335fcf5ef2aSThomas Huth default: 2336fcf5ef2aSThomas Huth { 233700ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2338316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN); 2339fcf5ef2aSThomas Huth 2340fcf5ef2aSThomas Huth save_state(dc); 2341fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2342fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2343fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2344fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2345fcf5ef2aSThomas Huth switch (size) { 2346fcf5ef2aSThomas Huth case 4: 2347fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2348ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2349fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2350fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2351fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2352fcf5ef2aSThomas Huth break; 2353fcf5ef2aSThomas Huth case 8: 2354ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop); 2355fcf5ef2aSThomas Huth break; 2356fcf5ef2aSThomas Huth case 16: 2357fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2358ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2359fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2360ad75a51eSRichard Henderson gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop); 2361fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2362fcf5ef2aSThomas Huth break; 2363fcf5ef2aSThomas Huth default: 2364fcf5ef2aSThomas Huth g_assert_not_reached(); 2365fcf5ef2aSThomas Huth } 2366fcf5ef2aSThomas Huth } 2367fcf5ef2aSThomas Huth break; 2368fcf5ef2aSThomas Huth } 2369fcf5ef2aSThomas Huth } 2370fcf5ef2aSThomas Huth 2371fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2372fcf5ef2aSThomas Huth int insn, int size, int rd) 2373fcf5ef2aSThomas Huth { 2374fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2375fcf5ef2aSThomas Huth TCGv_i32 d32; 2376fcf5ef2aSThomas Huth 2377fcf5ef2aSThomas Huth switch (da.type) { 2378fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2379fcf5ef2aSThomas Huth break; 2380fcf5ef2aSThomas Huth 2381fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2382fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2383fcf5ef2aSThomas Huth switch (size) { 2384fcf5ef2aSThomas Huth case 4: 2385fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2386316b6783SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2387fcf5ef2aSThomas Huth break; 2388fcf5ef2aSThomas Huth case 8: 2389fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2390fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2391fcf5ef2aSThomas Huth break; 2392fcf5ef2aSThomas Huth case 16: 2393fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2394fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2395fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2396fcf5ef2aSThomas Huth having to probe the second page before performing the first 2397fcf5ef2aSThomas Huth write. */ 2398fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2399fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2400fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2401fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2402fcf5ef2aSThomas Huth break; 2403fcf5ef2aSThomas Huth default: 2404fcf5ef2aSThomas Huth g_assert_not_reached(); 2405fcf5ef2aSThomas Huth } 2406fcf5ef2aSThomas Huth break; 2407fcf5ef2aSThomas Huth 2408fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2409fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2410fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 241114776ab5STony Nguyen MemOp memop; 2412fcf5ef2aSThomas Huth TCGv eight; 2413fcf5ef2aSThomas Huth int i; 2414fcf5ef2aSThomas Huth 2415fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2416fcf5ef2aSThomas Huth 2417fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2418fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 241900ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2420fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2421fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2422fcf5ef2aSThomas Huth da.mem_idx, memop); 2423fcf5ef2aSThomas Huth if (i == 7) { 2424fcf5ef2aSThomas Huth break; 2425fcf5ef2aSThomas Huth } 2426fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2427fcf5ef2aSThomas Huth memop = da.memop; 2428fcf5ef2aSThomas Huth } 2429fcf5ef2aSThomas Huth } else { 2430fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2431fcf5ef2aSThomas Huth } 2432fcf5ef2aSThomas Huth break; 2433fcf5ef2aSThomas Huth 2434fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2435fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2436fcf5ef2aSThomas Huth if (size == 8) { 2437fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2438316b6783SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2439316b6783SRichard Henderson da.memop | MO_ALIGN); 2440fcf5ef2aSThomas Huth } else { 2441fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2442fcf5ef2aSThomas Huth } 2443fcf5ef2aSThomas Huth break; 2444fcf5ef2aSThomas Huth 2445fcf5ef2aSThomas Huth default: 2446fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2447fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2448fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2449fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2450fcf5ef2aSThomas Huth break; 2451fcf5ef2aSThomas Huth } 2452fcf5ef2aSThomas Huth } 2453fcf5ef2aSThomas Huth 2454fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2455fcf5ef2aSThomas Huth { 2456fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2457fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2458fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2459fcf5ef2aSThomas Huth 2460fcf5ef2aSThomas Huth switch (da.type) { 2461fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2462fcf5ef2aSThomas Huth return; 2463fcf5ef2aSThomas Huth 2464fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2465fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2466fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2467fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2468fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2469fcf5ef2aSThomas Huth break; 2470fcf5ef2aSThomas Huth 2471fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2472fcf5ef2aSThomas Huth { 2473fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2474fcf5ef2aSThomas Huth 2475fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2476316b6783SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN); 2477fcf5ef2aSThomas Huth 2478fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2479fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2480fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2481fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2482fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2483fcf5ef2aSThomas Huth } else { 2484fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2485fcf5ef2aSThomas Huth } 2486fcf5ef2aSThomas Huth } 2487fcf5ef2aSThomas Huth break; 2488fcf5ef2aSThomas Huth 2489fcf5ef2aSThomas Huth default: 2490fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2491fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2492fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2493fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2494fcf5ef2aSThomas Huth { 249500ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 249600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2497fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2498fcf5ef2aSThomas Huth 2499fcf5ef2aSThomas Huth save_state(dc); 2500ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2501fcf5ef2aSThomas Huth 2502fcf5ef2aSThomas Huth /* See above. */ 2503fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2504fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2505fcf5ef2aSThomas Huth } else { 2506fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2507fcf5ef2aSThomas Huth } 2508fcf5ef2aSThomas Huth } 2509fcf5ef2aSThomas Huth break; 2510fcf5ef2aSThomas Huth } 2511fcf5ef2aSThomas Huth 2512fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2513fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2514fcf5ef2aSThomas Huth } 2515fcf5ef2aSThomas Huth 2516fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2517fcf5ef2aSThomas Huth int insn, int rd) 2518fcf5ef2aSThomas Huth { 2519fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2520fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2521fcf5ef2aSThomas Huth 2522fcf5ef2aSThomas Huth switch (da.type) { 2523fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2524fcf5ef2aSThomas Huth break; 2525fcf5ef2aSThomas Huth 2526fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2527fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2528fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2529fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2530fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2531fcf5ef2aSThomas Huth break; 2532fcf5ef2aSThomas Huth 2533fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2534fcf5ef2aSThomas Huth { 2535fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2536fcf5ef2aSThomas Huth 2537fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2538fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2539fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2540fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2541fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2542fcf5ef2aSThomas Huth } else { 2543fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2544fcf5ef2aSThomas Huth } 2545fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2546316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2547fcf5ef2aSThomas Huth } 2548fcf5ef2aSThomas Huth break; 2549fcf5ef2aSThomas Huth 2550fcf5ef2aSThomas Huth default: 2551fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2552fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2553fcf5ef2aSThomas Huth { 255400ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 255500ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2556fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2557fcf5ef2aSThomas Huth 2558fcf5ef2aSThomas Huth /* See above. */ 2559fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2560fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2561fcf5ef2aSThomas Huth } else { 2562fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2563fcf5ef2aSThomas Huth } 2564fcf5ef2aSThomas Huth 2565fcf5ef2aSThomas Huth save_state(dc); 2566ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2567fcf5ef2aSThomas Huth } 2568fcf5ef2aSThomas Huth break; 2569fcf5ef2aSThomas Huth } 2570fcf5ef2aSThomas Huth } 2571fcf5ef2aSThomas Huth 2572fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2573fcf5ef2aSThomas Huth int insn, int rd) 2574fcf5ef2aSThomas Huth { 2575fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2576fcf5ef2aSThomas Huth TCGv oldv; 2577fcf5ef2aSThomas Huth 2578fcf5ef2aSThomas Huth switch (da.type) { 2579fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2580fcf5ef2aSThomas Huth return; 2581fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2582fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2583fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2584316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2585fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2586fcf5ef2aSThomas Huth break; 2587fcf5ef2aSThomas Huth default: 2588fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2589fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2590fcf5ef2aSThomas Huth break; 2591fcf5ef2aSThomas Huth } 2592fcf5ef2aSThomas Huth } 2593fcf5ef2aSThomas Huth 2594fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2595fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2596fcf5ef2aSThomas Huth { 2597fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2598fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2599fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2600fcf5ef2aSThomas Huth are unchanged. */ 2601fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2602fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2603fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2604fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2605fcf5ef2aSThomas Huth 2606fcf5ef2aSThomas Huth switch (da.type) { 2607fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2608fcf5ef2aSThomas Huth return; 2609fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2610fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2611316b6783SRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2612fcf5ef2aSThomas Huth break; 2613fcf5ef2aSThomas Huth default: 2614fcf5ef2aSThomas Huth { 261500ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 261600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2617fcf5ef2aSThomas Huth 2618fcf5ef2aSThomas Huth save_state(dc); 2619ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2620fcf5ef2aSThomas Huth } 2621fcf5ef2aSThomas Huth break; 2622fcf5ef2aSThomas Huth } 2623fcf5ef2aSThomas Huth 2624fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2625fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2626fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2627fcf5ef2aSThomas Huth } 2628fcf5ef2aSThomas Huth 2629fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2630fcf5ef2aSThomas Huth int insn, int rd) 2631fcf5ef2aSThomas Huth { 2632fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2633fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2634fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2635fcf5ef2aSThomas Huth 2636fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2637fcf5ef2aSThomas Huth 2638fcf5ef2aSThomas Huth switch (da.type) { 2639fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2640fcf5ef2aSThomas Huth break; 2641fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2642fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2643316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2644fcf5ef2aSThomas Huth break; 2645fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2646fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2647fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2648fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2649fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2650fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2651fcf5ef2aSThomas Huth { 2652fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 265300ab7e61SRichard Henderson TCGv eight = tcg_constant_tl(8); 2654fcf5ef2aSThomas Huth int i; 2655fcf5ef2aSThomas Huth 2656fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2657fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2658fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2659fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2660fcf5ef2aSThomas Huth } 2661fcf5ef2aSThomas Huth } 2662fcf5ef2aSThomas Huth break; 2663fcf5ef2aSThomas Huth default: 2664fcf5ef2aSThomas Huth { 266500ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 266600ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2667fcf5ef2aSThomas Huth 2668fcf5ef2aSThomas Huth save_state(dc); 2669ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2670fcf5ef2aSThomas Huth } 2671fcf5ef2aSThomas Huth break; 2672fcf5ef2aSThomas Huth } 2673fcf5ef2aSThomas Huth } 2674fcf5ef2aSThomas Huth #endif 2675fcf5ef2aSThomas Huth 2676fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2677fcf5ef2aSThomas Huth { 2678fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2679fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2680fcf5ef2aSThomas Huth } 2681fcf5ef2aSThomas Huth 2682fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2683fcf5ef2aSThomas Huth { 2684fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2685fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 268652123f14SRichard Henderson TCGv t = tcg_temp_new(); 2687fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2688fcf5ef2aSThomas Huth return t; 2689fcf5ef2aSThomas Huth } else { /* register */ 2690fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2691fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2692fcf5ef2aSThomas Huth } 2693fcf5ef2aSThomas Huth } 2694fcf5ef2aSThomas Huth 2695fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2696fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2697fcf5ef2aSThomas Huth { 2698fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2699fcf5ef2aSThomas Huth 2700fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2701fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2702fcf5ef2aSThomas Huth the later. */ 2703fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2704fcf5ef2aSThomas Huth if (cmp->is_bool) { 2705fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2706fcf5ef2aSThomas Huth } else { 2707fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2708fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2709fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2710fcf5ef2aSThomas Huth } 2711fcf5ef2aSThomas Huth 2712fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2713fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2714fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 271500ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2716fcf5ef2aSThomas Huth 2717fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2718fcf5ef2aSThomas Huth 2719fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2720fcf5ef2aSThomas Huth } 2721fcf5ef2aSThomas Huth 2722fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2723fcf5ef2aSThomas Huth { 2724fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2725fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2726fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2727fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2728fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2729fcf5ef2aSThomas Huth } 2730fcf5ef2aSThomas Huth 2731fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2732fcf5ef2aSThomas Huth { 2733fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2734fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2735fcf5ef2aSThomas Huth 2736fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2737fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2738fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2739fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2740fcf5ef2aSThomas Huth 2741fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2742fcf5ef2aSThomas Huth } 2743fcf5ef2aSThomas Huth 2744fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2745ad75a51eSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_env tcg_env) 2746fcf5ef2aSThomas Huth { 2747fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2748fcf5ef2aSThomas Huth 2749fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2750ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2751fcf5ef2aSThomas Huth 2752fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2753fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2754fcf5ef2aSThomas Huth 2755fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2756fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2757ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2758fcf5ef2aSThomas Huth 2759fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2760fcf5ef2aSThomas Huth { 2761fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2762fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2763fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2764fcf5ef2aSThomas Huth } 2765fcf5ef2aSThomas Huth } 2766fcf5ef2aSThomas Huth #endif 2767fcf5ef2aSThomas Huth 2768fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2769fcf5ef2aSThomas Huth int width, bool cc, bool left) 2770fcf5ef2aSThomas Huth { 2771905a83deSRichard Henderson TCGv lo1, lo2; 2772fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2773fcf5ef2aSThomas Huth int shift, imask, omask; 2774fcf5ef2aSThomas Huth 2775fcf5ef2aSThomas Huth if (cc) { 2776fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2777fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2778fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2779fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2780fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2781fcf5ef2aSThomas Huth } 2782fcf5ef2aSThomas Huth 2783fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2784fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2785fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2786fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2787fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2788fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2789fcf5ef2aSThomas Huth the value we're looking for. */ 2790fcf5ef2aSThomas Huth switch (width) { 2791fcf5ef2aSThomas Huth case 8: 2792fcf5ef2aSThomas Huth imask = 0x7; 2793fcf5ef2aSThomas Huth shift = 3; 2794fcf5ef2aSThomas Huth omask = 0xff; 2795fcf5ef2aSThomas Huth if (left) { 2796fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2797fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2798fcf5ef2aSThomas Huth } else { 2799fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2800fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2801fcf5ef2aSThomas Huth } 2802fcf5ef2aSThomas Huth break; 2803fcf5ef2aSThomas Huth case 16: 2804fcf5ef2aSThomas Huth imask = 0x6; 2805fcf5ef2aSThomas Huth shift = 1; 2806fcf5ef2aSThomas Huth omask = 0xf; 2807fcf5ef2aSThomas Huth if (left) { 2808fcf5ef2aSThomas Huth tabl = 0x8cef; 2809fcf5ef2aSThomas Huth tabr = 0xf731; 2810fcf5ef2aSThomas Huth } else { 2811fcf5ef2aSThomas Huth tabl = 0x137f; 2812fcf5ef2aSThomas Huth tabr = 0xfec8; 2813fcf5ef2aSThomas Huth } 2814fcf5ef2aSThomas Huth break; 2815fcf5ef2aSThomas Huth case 32: 2816fcf5ef2aSThomas Huth imask = 0x4; 2817fcf5ef2aSThomas Huth shift = 0; 2818fcf5ef2aSThomas Huth omask = 0x3; 2819fcf5ef2aSThomas Huth if (left) { 2820fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2821fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2822fcf5ef2aSThomas Huth } else { 2823fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2824fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2825fcf5ef2aSThomas Huth } 2826fcf5ef2aSThomas Huth break; 2827fcf5ef2aSThomas Huth default: 2828fcf5ef2aSThomas Huth abort(); 2829fcf5ef2aSThomas Huth } 2830fcf5ef2aSThomas Huth 2831fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2832fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2833fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2834fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2835fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2836fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2837fcf5ef2aSThomas Huth 2838905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2839905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2840e3ebbadeSRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 2841fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2842fcf5ef2aSThomas Huth 2843fcf5ef2aSThomas Huth amask = -8; 2844fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2845fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2846fcf5ef2aSThomas Huth } 2847fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2848fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2849fcf5ef2aSThomas Huth 2850e3ebbadeSRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 2851e3ebbadeSRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 2852e3ebbadeSRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 2853fcf5ef2aSThomas Huth } 2854fcf5ef2aSThomas Huth 2855fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2856fcf5ef2aSThomas Huth { 2857fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2858fcf5ef2aSThomas Huth 2859fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2860fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2861fcf5ef2aSThomas Huth if (left) { 2862fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2863fcf5ef2aSThomas Huth } 2864fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2865fcf5ef2aSThomas Huth } 2866fcf5ef2aSThomas Huth 2867fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2868fcf5ef2aSThomas Huth { 2869fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2870fcf5ef2aSThomas Huth 2871fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2872fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2873fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2874fcf5ef2aSThomas Huth 2875fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2876fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2877fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2878fcf5ef2aSThomas Huth 2879fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2880fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2881fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2882fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2883fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2884fcf5ef2aSThomas Huth 2885fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2886fcf5ef2aSThomas Huth } 2887fcf5ef2aSThomas Huth #endif 2888fcf5ef2aSThomas Huth 2889878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2890878cc677SRichard Henderson #include "decode-insns.c.inc" 2891878cc677SRichard Henderson 2892878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2893878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2894878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2895878cc677SRichard Henderson 2896878cc677SRichard Henderson #define avail_ALL(C) true 2897878cc677SRichard Henderson #ifdef TARGET_SPARC64 2898878cc677SRichard Henderson # define avail_32(C) false 2899878cc677SRichard Henderson # define avail_64(C) true 2900878cc677SRichard Henderson #else 2901878cc677SRichard Henderson # define avail_32(C) true 2902878cc677SRichard Henderson # define avail_64(C) false 2903878cc677SRichard Henderson #endif 2904878cc677SRichard Henderson 2905878cc677SRichard Henderson /* Default case for non jump instructions. */ 2906878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2907878cc677SRichard Henderson { 2908878cc677SRichard Henderson if (dc->npc & 3) { 2909878cc677SRichard Henderson switch (dc->npc) { 2910878cc677SRichard Henderson case DYNAMIC_PC: 2911878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2912878cc677SRichard Henderson dc->pc = dc->npc; 2913878cc677SRichard Henderson gen_op_next_insn(); 2914878cc677SRichard Henderson break; 2915878cc677SRichard Henderson case JUMP_PC: 2916878cc677SRichard Henderson /* we can do a static jump */ 2917878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2918878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2919878cc677SRichard Henderson break; 2920878cc677SRichard Henderson default: 2921878cc677SRichard Henderson g_assert_not_reached(); 2922878cc677SRichard Henderson } 2923878cc677SRichard Henderson } else { 2924878cc677SRichard Henderson dc->pc = dc->npc; 2925878cc677SRichard Henderson dc->npc = dc->npc + 4; 2926878cc677SRichard Henderson } 2927878cc677SRichard Henderson return true; 2928878cc677SRichard Henderson } 2929878cc677SRichard Henderson 2930276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2931276567aaSRichard Henderson { 2932276567aaSRichard Henderson if (annul) { 2933276567aaSRichard Henderson dc->pc = dc->npc + 4; 2934276567aaSRichard Henderson dc->npc = dc->pc + 4; 2935276567aaSRichard Henderson } else { 2936276567aaSRichard Henderson dc->pc = dc->npc; 2937276567aaSRichard Henderson dc->npc = dc->pc + 4; 2938276567aaSRichard Henderson } 2939276567aaSRichard Henderson return true; 2940276567aaSRichard Henderson } 2941276567aaSRichard Henderson 2942276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2943276567aaSRichard Henderson target_ulong dest) 2944276567aaSRichard Henderson { 2945276567aaSRichard Henderson if (annul) { 2946276567aaSRichard Henderson dc->pc = dest; 2947276567aaSRichard Henderson dc->npc = dest + 4; 2948276567aaSRichard Henderson } else { 2949276567aaSRichard Henderson dc->pc = dc->npc; 2950276567aaSRichard Henderson dc->npc = dest; 2951276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2952276567aaSRichard Henderson } 2953276567aaSRichard Henderson return true; 2954276567aaSRichard Henderson } 2955276567aaSRichard Henderson 2956276567aaSRichard Henderson static bool advance_jump_cond(DisasContext *dc, bool annul, target_ulong dest) 2957276567aaSRichard Henderson { 2958276567aaSRichard Henderson if (annul) { 2959276567aaSRichard Henderson gen_branch_a(dc, dest); 2960276567aaSRichard Henderson } else { 2961276567aaSRichard Henderson gen_branch_n(dc, dest); 2962276567aaSRichard Henderson } 2963276567aaSRichard Henderson return true; 2964276567aaSRichard Henderson } 2965276567aaSRichard Henderson 2966276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2967276567aaSRichard Henderson { 2968276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2969*1ea9c62aSRichard Henderson DisasCompare cmp; 2970276567aaSRichard Henderson 2971276567aaSRichard Henderson switch (a->cond) { 2972276567aaSRichard Henderson case 0x0: 2973276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2974276567aaSRichard Henderson case 0x8: 2975276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2976276567aaSRichard Henderson default: 2977276567aaSRichard Henderson flush_cond(dc); 2978*1ea9c62aSRichard Henderson 2979*1ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 2980*1ea9c62aSRichard Henderson if (cmp.is_bool) { 2981*1ea9c62aSRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp.c1); 2982*1ea9c62aSRichard Henderson } else { 2983*1ea9c62aSRichard Henderson tcg_gen_setcond_tl(cmp.cond, cpu_cond, cmp.c1, cmp.c2); 2984*1ea9c62aSRichard Henderson } 2985276567aaSRichard Henderson return advance_jump_cond(dc, a->a, target); 2986276567aaSRichard Henderson } 2987276567aaSRichard Henderson } 2988276567aaSRichard Henderson 2989276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2990276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2991276567aaSRichard Henderson 299245196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 299345196ea4SRichard Henderson { 299445196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 299545196ea4SRichard Henderson 299645196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 299745196ea4SRichard Henderson return true; 299845196ea4SRichard Henderson } 299945196ea4SRichard Henderson switch (a->cond) { 300045196ea4SRichard Henderson case 0x0: 300145196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 300245196ea4SRichard Henderson case 0x8: 300345196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 300445196ea4SRichard Henderson default: 300545196ea4SRichard Henderson flush_cond(dc); 300645196ea4SRichard Henderson gen_fcond(cpu_cond, a->cc, a->cond); 300745196ea4SRichard Henderson return advance_jump_cond(dc, a->a, target); 300845196ea4SRichard Henderson } 300945196ea4SRichard Henderson } 301045196ea4SRichard Henderson 301145196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 301245196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 301345196ea4SRichard Henderson 3014ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 3015ab9ffe98SRichard Henderson { 3016ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3017ab9ffe98SRichard Henderson DisasCompare cmp; 3018ab9ffe98SRichard Henderson 3019ab9ffe98SRichard Henderson if (!avail_64(dc)) { 3020ab9ffe98SRichard Henderson return false; 3021ab9ffe98SRichard Henderson } 3022ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 3023ab9ffe98SRichard Henderson return false; 3024ab9ffe98SRichard Henderson } 3025ab9ffe98SRichard Henderson 3026ab9ffe98SRichard Henderson flush_cond(dc); 3027ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 3028ab9ffe98SRichard Henderson tcg_gen_setcond_tl(cmp.cond, cpu_cond, cmp.c1, cmp.c2); 3029ab9ffe98SRichard Henderson return advance_jump_cond(dc, a->a, target); 3030ab9ffe98SRichard Henderson } 3031ab9ffe98SRichard Henderson 303223ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 303323ada1b1SRichard Henderson { 303423ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 303523ada1b1SRichard Henderson 303623ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 303723ada1b1SRichard Henderson gen_mov_pc_npc(dc); 303823ada1b1SRichard Henderson dc->npc = target; 303923ada1b1SRichard Henderson return true; 304023ada1b1SRichard Henderson } 304123ada1b1SRichard Henderson 304245196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 304345196ea4SRichard Henderson { 304445196ea4SRichard Henderson /* 304545196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 304645196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 304745196ea4SRichard Henderson */ 304845196ea4SRichard Henderson #ifdef TARGET_SPARC64 304945196ea4SRichard Henderson return false; 305045196ea4SRichard Henderson #else 305145196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 305245196ea4SRichard Henderson return true; 305345196ea4SRichard Henderson #endif 305445196ea4SRichard Henderson } 305545196ea4SRichard Henderson 3056fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 3057fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3058fcf5ef2aSThomas Huth goto illegal_insn; 3059fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 3060fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 3061fcf5ef2aSThomas Huth goto nfpu_insn; 3062fcf5ef2aSThomas Huth 3063fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 3064878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 3065fcf5ef2aSThomas Huth { 3066fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 3067fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 3068fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 3069fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 3070fcf5ef2aSThomas Huth target_long simm; 3071fcf5ef2aSThomas Huth 3072fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 3073fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 3074fcf5ef2aSThomas Huth 3075fcf5ef2aSThomas Huth switch (opc) { 3076fcf5ef2aSThomas Huth case 0: /* branches/sethi */ 3077fcf5ef2aSThomas Huth { 3078fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 9); 3079fcf5ef2aSThomas Huth switch (xop) { 3080fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3081fcf5ef2aSThomas Huth case 0x1: /* V9 BPcc */ 3082276567aaSRichard Henderson g_assert_not_reached(); /* in decodetree */ 3083fcf5ef2aSThomas Huth case 0x3: /* V9 BPr */ 3084ab9ffe98SRichard Henderson g_assert_not_reached(); /* in decodetree */ 3085fcf5ef2aSThomas Huth case 0x5: /* V9 FBPcc */ 308645196ea4SRichard Henderson g_assert_not_reached(); /* in decodetree */ 3087fcf5ef2aSThomas Huth #else 3088fcf5ef2aSThomas Huth case 0x7: /* CBN+x */ 308945196ea4SRichard Henderson g_assert_not_reached(); /* in decodetree */ 3090fcf5ef2aSThomas Huth #endif 3091fcf5ef2aSThomas Huth case 0x2: /* BN+x */ 3092276567aaSRichard Henderson g_assert_not_reached(); /* in decodetree */ 3093fcf5ef2aSThomas Huth case 0x6: /* FBN+x */ 309445196ea4SRichard Henderson g_assert_not_reached(); /* in decodetree */ 3095fcf5ef2aSThomas Huth case 0x4: /* SETHI */ 3096fcf5ef2aSThomas Huth /* Special-case %g0 because that's the canonical nop. */ 3097fcf5ef2aSThomas Huth if (rd) { 3098fcf5ef2aSThomas Huth uint32_t value = GET_FIELD(insn, 10, 31); 3099fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3100fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, value << 10); 3101fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3102fcf5ef2aSThomas Huth } 3103fcf5ef2aSThomas Huth break; 3104fcf5ef2aSThomas Huth case 0x0: /* UNIMPL */ 3105fcf5ef2aSThomas Huth default: 3106fcf5ef2aSThomas Huth goto illegal_insn; 3107fcf5ef2aSThomas Huth } 3108fcf5ef2aSThomas Huth break; 3109fcf5ef2aSThomas Huth } 3110fcf5ef2aSThomas Huth break; 311123ada1b1SRichard Henderson case 1: 311223ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 3113fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 3114fcf5ef2aSThomas Huth { 3115fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 311652123f14SRichard Henderson TCGv cpu_dst = tcg_temp_new(); 3117fcf5ef2aSThomas Huth TCGv cpu_tmp0; 3118fcf5ef2aSThomas Huth 3119fcf5ef2aSThomas Huth if (xop == 0x3a) { /* generate trap */ 3120fcf5ef2aSThomas Huth int cond = GET_FIELD(insn, 3, 6); 3121fcf5ef2aSThomas Huth TCGv_i32 trap; 3122fcf5ef2aSThomas Huth TCGLabel *l1 = NULL; 3123fcf5ef2aSThomas Huth int mask; 3124fcf5ef2aSThomas Huth 3125fcf5ef2aSThomas Huth if (cond == 0) { 3126fcf5ef2aSThomas Huth /* Trap never. */ 3127fcf5ef2aSThomas Huth break; 3128fcf5ef2aSThomas Huth } 3129fcf5ef2aSThomas Huth 3130fcf5ef2aSThomas Huth save_state(dc); 3131fcf5ef2aSThomas Huth 3132fcf5ef2aSThomas Huth if (cond != 8) { 3133fcf5ef2aSThomas Huth /* Conditional trap. */ 3134fcf5ef2aSThomas Huth DisasCompare cmp; 3135fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3136fcf5ef2aSThomas Huth /* V9 icc/xcc */ 3137fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 3138fcf5ef2aSThomas Huth if (cc == 0) { 3139fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3140fcf5ef2aSThomas Huth } else if (cc == 2) { 3141fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 3142fcf5ef2aSThomas Huth } else { 3143fcf5ef2aSThomas Huth goto illegal_insn; 3144fcf5ef2aSThomas Huth } 3145fcf5ef2aSThomas Huth #else 3146fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3147fcf5ef2aSThomas Huth #endif 3148fcf5ef2aSThomas Huth l1 = gen_new_label(); 3149fcf5ef2aSThomas Huth tcg_gen_brcond_tl(tcg_invert_cond(cmp.cond), 3150fcf5ef2aSThomas Huth cmp.c1, cmp.c2, l1); 3151fcf5ef2aSThomas Huth } 3152fcf5ef2aSThomas Huth 3153fcf5ef2aSThomas Huth mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 3154fcf5ef2aSThomas Huth ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 3155fcf5ef2aSThomas Huth 3156fcf5ef2aSThomas Huth /* Don't use the normal temporaries, as they may well have 3157fcf5ef2aSThomas Huth gone out of scope with the branch above. While we're 3158fcf5ef2aSThomas Huth doing that we might as well pre-truncate to 32-bit. */ 3159fcf5ef2aSThomas Huth trap = tcg_temp_new_i32(); 3160fcf5ef2aSThomas Huth 3161fcf5ef2aSThomas Huth rs1 = GET_FIELD_SP(insn, 14, 18); 3162fcf5ef2aSThomas Huth if (IS_IMM) { 31635c65df36SArtyom Tarasenko rs2 = GET_FIELD_SP(insn, 0, 7); 3164fcf5ef2aSThomas Huth if (rs1 == 0) { 3165fcf5ef2aSThomas Huth tcg_gen_movi_i32(trap, (rs2 & mask) + TT_TRAP); 3166fcf5ef2aSThomas Huth /* Signal that the trap value is fully constant. */ 3167fcf5ef2aSThomas Huth mask = 0; 3168fcf5ef2aSThomas Huth } else { 3169fcf5ef2aSThomas Huth TCGv t1 = gen_load_gpr(dc, rs1); 3170fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3171fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, rs2); 3172fcf5ef2aSThomas Huth } 3173fcf5ef2aSThomas Huth } else { 3174fcf5ef2aSThomas Huth TCGv t1, t2; 3175fcf5ef2aSThomas Huth rs2 = GET_FIELD_SP(insn, 0, 4); 3176fcf5ef2aSThomas Huth t1 = gen_load_gpr(dc, rs1); 3177fcf5ef2aSThomas Huth t2 = gen_load_gpr(dc, rs2); 3178fcf5ef2aSThomas Huth tcg_gen_add_tl(t1, t1, t2); 3179fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3180fcf5ef2aSThomas Huth } 3181fcf5ef2aSThomas Huth if (mask != 0) { 3182fcf5ef2aSThomas Huth tcg_gen_andi_i32(trap, trap, mask); 3183fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, TT_TRAP); 3184fcf5ef2aSThomas Huth } 3185fcf5ef2aSThomas Huth 3186ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, trap); 3187fcf5ef2aSThomas Huth 3188fcf5ef2aSThomas Huth if (cond == 8) { 3189fcf5ef2aSThomas Huth /* An unconditional trap ends the TB. */ 3190af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 3191fcf5ef2aSThomas Huth goto jmp_insn; 3192fcf5ef2aSThomas Huth } else { 3193fcf5ef2aSThomas Huth /* A conditional trap falls through to the next insn. */ 3194fcf5ef2aSThomas Huth gen_set_label(l1); 3195fcf5ef2aSThomas Huth break; 3196fcf5ef2aSThomas Huth } 3197fcf5ef2aSThomas Huth } else if (xop == 0x28) { 3198fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3199fcf5ef2aSThomas Huth switch(rs1) { 3200fcf5ef2aSThomas Huth case 0: /* rdy */ 3201fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3202fcf5ef2aSThomas Huth case 0x01 ... 0x0e: /* undefined in the SPARCv8 3203fcf5ef2aSThomas Huth manual, rdy on the microSPARC 3204fcf5ef2aSThomas Huth II */ 3205fcf5ef2aSThomas Huth case 0x0f: /* stbar in the SPARCv8 manual, 3206fcf5ef2aSThomas Huth rdy on the microSPARC II */ 3207fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent in the 3208fcf5ef2aSThomas Huth SPARCv8 manual, rdy on the 3209fcf5ef2aSThomas Huth microSPARC II */ 3210fcf5ef2aSThomas Huth /* Read Asr17 */ 3211fcf5ef2aSThomas Huth if (rs1 == 0x11 && dc->def->features & CPU_FEATURE_ASR17) { 3212fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3213fcf5ef2aSThomas Huth /* Read Asr17 for a Leon3 monoprocessor */ 3214fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, (1 << 8) | (dc->def->nwindows - 1)); 3215fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3216fcf5ef2aSThomas Huth break; 3217fcf5ef2aSThomas Huth } 3218fcf5ef2aSThomas Huth #endif 3219fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_y); 3220fcf5ef2aSThomas Huth break; 3221fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3222fcf5ef2aSThomas Huth case 0x2: /* V9 rdccr */ 3223fcf5ef2aSThomas Huth update_psr(dc); 3224ad75a51eSRichard Henderson gen_helper_rdccr(cpu_dst, tcg_env); 3225fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3226fcf5ef2aSThomas Huth break; 3227fcf5ef2aSThomas Huth case 0x3: /* V9 rdasi */ 3228fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_dst, dc->asi); 3229fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3230fcf5ef2aSThomas Huth break; 3231fcf5ef2aSThomas Huth case 0x4: /* V9 rdtick */ 3232fcf5ef2aSThomas Huth { 3233fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3234fcf5ef2aSThomas Huth TCGv_i32 r_const; 3235fcf5ef2aSThomas Huth 3236fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 323700ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3238ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 3239fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3240dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3241dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 324246bb0137SMark Cave-Ayland } 3243ad75a51eSRichard Henderson gen_helper_tick_get_count(cpu_dst, tcg_env, r_tickptr, 3244fcf5ef2aSThomas Huth r_const); 3245fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3246fcf5ef2aSThomas Huth } 3247fcf5ef2aSThomas Huth break; 3248fcf5ef2aSThomas Huth case 0x5: /* V9 rdpc */ 3249fcf5ef2aSThomas Huth { 3250fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3251fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3252fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc & 0xffffffffULL); 3253fcf5ef2aSThomas Huth } else { 3254fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 3255fcf5ef2aSThomas Huth } 3256fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3257fcf5ef2aSThomas Huth } 3258fcf5ef2aSThomas Huth break; 3259fcf5ef2aSThomas Huth case 0x6: /* V9 rdfprs */ 3260fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_dst, cpu_fprs); 3261fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3262fcf5ef2aSThomas Huth break; 3263fcf5ef2aSThomas Huth case 0xf: /* V9 membar */ 3264fcf5ef2aSThomas Huth break; /* no effect */ 3265fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 3266fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3267fcf5ef2aSThomas Huth goto jmp_insn; 3268fcf5ef2aSThomas Huth } 3269fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_gsr); 3270fcf5ef2aSThomas Huth break; 3271fcf5ef2aSThomas Huth case 0x16: /* Softint */ 3272ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_dst, tcg_env, 3273fcf5ef2aSThomas Huth offsetof(CPUSPARCState, softint)); 3274fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3275fcf5ef2aSThomas Huth break; 3276fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 3277fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tick_cmpr); 3278fcf5ef2aSThomas Huth break; 3279fcf5ef2aSThomas Huth case 0x18: /* System tick */ 3280fcf5ef2aSThomas Huth { 3281fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3282fcf5ef2aSThomas Huth TCGv_i32 r_const; 3283fcf5ef2aSThomas Huth 3284fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 328500ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3286ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 3287fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 3288dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3289dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 329046bb0137SMark Cave-Ayland } 3291ad75a51eSRichard Henderson gen_helper_tick_get_count(cpu_dst, tcg_env, r_tickptr, 3292fcf5ef2aSThomas Huth r_const); 3293fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3294fcf5ef2aSThomas Huth } 3295fcf5ef2aSThomas Huth break; 3296fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 3297fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_stick_cmpr); 3298fcf5ef2aSThomas Huth break; 3299b8e31b3cSArtyom Tarasenko case 0x1a: /* UltraSPARC-T1 Strand status */ 3300b8e31b3cSArtyom Tarasenko /* XXX HYPV check maybe not enough, UA2005 & UA2007 describe 3301b8e31b3cSArtyom Tarasenko * this ASR as impl. dep 3302b8e31b3cSArtyom Tarasenko */ 3303b8e31b3cSArtyom Tarasenko CHECK_IU_FEATURE(dc, HYPV); 3304b8e31b3cSArtyom Tarasenko { 3305b8e31b3cSArtyom Tarasenko TCGv t = gen_dest_gpr(dc, rd); 3306b8e31b3cSArtyom Tarasenko tcg_gen_movi_tl(t, 1UL); 3307b8e31b3cSArtyom Tarasenko gen_store_gpr(dc, rd, t); 3308b8e31b3cSArtyom Tarasenko } 3309b8e31b3cSArtyom Tarasenko break; 3310fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 3311fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation Counter */ 3312fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 3313fcf5ef2aSThomas Huth case 0x14: /* Softint set, WO */ 3314fcf5ef2aSThomas Huth case 0x15: /* Softint clear, WO */ 3315fcf5ef2aSThomas Huth #endif 3316fcf5ef2aSThomas Huth default: 3317fcf5ef2aSThomas Huth goto illegal_insn; 3318fcf5ef2aSThomas Huth } 3319fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 3320fcf5ef2aSThomas Huth } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */ 3321fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3322fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3323fcf5ef2aSThomas Huth goto priv_insn; 3324fcf5ef2aSThomas Huth } 3325fcf5ef2aSThomas Huth update_psr(dc); 3326ad75a51eSRichard Henderson gen_helper_rdpsr(cpu_dst, tcg_env); 3327fcf5ef2aSThomas Huth #else 3328fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3329fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3330fcf5ef2aSThomas Huth goto priv_insn; 3331fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3332fcf5ef2aSThomas Huth switch (rs1) { 3333fcf5ef2aSThomas Huth case 0: // hpstate 3334ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_dst, tcg_env, 3335f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, hpstate)); 3336fcf5ef2aSThomas Huth break; 3337fcf5ef2aSThomas Huth case 1: // htstate 3338fcf5ef2aSThomas Huth // gen_op_rdhtstate(); 3339fcf5ef2aSThomas Huth break; 3340fcf5ef2aSThomas Huth case 3: // hintp 3341fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hintp); 3342fcf5ef2aSThomas Huth break; 3343fcf5ef2aSThomas Huth case 5: // htba 3344fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_htba); 3345fcf5ef2aSThomas Huth break; 3346fcf5ef2aSThomas Huth case 6: // hver 3347fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hver); 3348fcf5ef2aSThomas Huth break; 3349fcf5ef2aSThomas Huth case 31: // hstick_cmpr 3350fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr); 3351fcf5ef2aSThomas Huth break; 3352fcf5ef2aSThomas Huth default: 3353fcf5ef2aSThomas Huth goto illegal_insn; 3354fcf5ef2aSThomas Huth } 3355fcf5ef2aSThomas Huth #endif 3356fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3357fcf5ef2aSThomas Huth break; 3358fcf5ef2aSThomas Huth } else if (xop == 0x2a) { /* rdwim / V9 rdpr */ 3359fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3360fcf5ef2aSThomas Huth goto priv_insn; 3361fcf5ef2aSThomas Huth } 336252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3363fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3364fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3365fcf5ef2aSThomas Huth switch (rs1) { 3366fcf5ef2aSThomas Huth case 0: // tpc 3367fcf5ef2aSThomas Huth { 3368fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3369fcf5ef2aSThomas Huth 3370fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3371ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 3372fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3373fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 3374fcf5ef2aSThomas Huth } 3375fcf5ef2aSThomas Huth break; 3376fcf5ef2aSThomas Huth case 1: // tnpc 3377fcf5ef2aSThomas Huth { 3378fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3379fcf5ef2aSThomas Huth 3380fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3381ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 3382fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3383fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 3384fcf5ef2aSThomas Huth } 3385fcf5ef2aSThomas Huth break; 3386fcf5ef2aSThomas Huth case 2: // tstate 3387fcf5ef2aSThomas Huth { 3388fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3389fcf5ef2aSThomas Huth 3390fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3391ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 3392fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3393fcf5ef2aSThomas Huth offsetof(trap_state, tstate)); 3394fcf5ef2aSThomas Huth } 3395fcf5ef2aSThomas Huth break; 3396fcf5ef2aSThomas Huth case 3: // tt 3397fcf5ef2aSThomas Huth { 3398fcf5ef2aSThomas Huth TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3399fcf5ef2aSThomas Huth 3400ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 3401fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, r_tsptr, 3402fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 3403fcf5ef2aSThomas Huth } 3404fcf5ef2aSThomas Huth break; 3405fcf5ef2aSThomas Huth case 4: // tick 3406fcf5ef2aSThomas Huth { 3407fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3408fcf5ef2aSThomas Huth TCGv_i32 r_const; 3409fcf5ef2aSThomas Huth 3410fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 341100ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3412ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 3413fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3414dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3415dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 341646bb0137SMark Cave-Ayland } 3417ad75a51eSRichard Henderson gen_helper_tick_get_count(cpu_tmp0, tcg_env, 3418fcf5ef2aSThomas Huth r_tickptr, r_const); 3419fcf5ef2aSThomas Huth } 3420fcf5ef2aSThomas Huth break; 3421fcf5ef2aSThomas Huth case 5: // tba 3422fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_tbr); 3423fcf5ef2aSThomas Huth break; 3424fcf5ef2aSThomas Huth case 6: // pstate 3425ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3426fcf5ef2aSThomas Huth offsetof(CPUSPARCState, pstate)); 3427fcf5ef2aSThomas Huth break; 3428fcf5ef2aSThomas Huth case 7: // tl 3429ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3430fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 3431fcf5ef2aSThomas Huth break; 3432fcf5ef2aSThomas Huth case 8: // pil 3433ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3434fcf5ef2aSThomas Huth offsetof(CPUSPARCState, psrpil)); 3435fcf5ef2aSThomas Huth break; 3436fcf5ef2aSThomas Huth case 9: // cwp 3437ad75a51eSRichard Henderson gen_helper_rdcwp(cpu_tmp0, tcg_env); 3438fcf5ef2aSThomas Huth break; 3439fcf5ef2aSThomas Huth case 10: // cansave 3440ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3441fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cansave)); 3442fcf5ef2aSThomas Huth break; 3443fcf5ef2aSThomas Huth case 11: // canrestore 3444ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3445fcf5ef2aSThomas Huth offsetof(CPUSPARCState, canrestore)); 3446fcf5ef2aSThomas Huth break; 3447fcf5ef2aSThomas Huth case 12: // cleanwin 3448ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3449fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cleanwin)); 3450fcf5ef2aSThomas Huth break; 3451fcf5ef2aSThomas Huth case 13: // otherwin 3452ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3453fcf5ef2aSThomas Huth offsetof(CPUSPARCState, otherwin)); 3454fcf5ef2aSThomas Huth break; 3455fcf5ef2aSThomas Huth case 14: // wstate 3456ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3457fcf5ef2aSThomas Huth offsetof(CPUSPARCState, wstate)); 3458fcf5ef2aSThomas Huth break; 3459fcf5ef2aSThomas Huth case 16: // UA2005 gl 3460fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 3461ad75a51eSRichard Henderson tcg_gen_ld32s_tl(cpu_tmp0, tcg_env, 3462fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gl)); 3463fcf5ef2aSThomas Huth break; 3464fcf5ef2aSThomas Huth case 26: // UA2005 strand status 3465fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3466fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3467fcf5ef2aSThomas Huth goto priv_insn; 3468fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ssr); 3469fcf5ef2aSThomas Huth break; 3470fcf5ef2aSThomas Huth case 31: // ver 3471fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ver); 3472fcf5ef2aSThomas Huth break; 3473fcf5ef2aSThomas Huth case 15: // fq 3474fcf5ef2aSThomas Huth default: 3475fcf5ef2aSThomas Huth goto illegal_insn; 3476fcf5ef2aSThomas Huth } 3477fcf5ef2aSThomas Huth #else 3478fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim); 3479fcf5ef2aSThomas Huth #endif 3480fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 3481fcf5ef2aSThomas Huth break; 3482aa04c9d9SGiuseppe Musacchio #endif 3483aa04c9d9SGiuseppe Musacchio #if defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY) 3484fcf5ef2aSThomas Huth } else if (xop == 0x2b) { /* rdtbr / V9 flushw */ 3485fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3486ad75a51eSRichard Henderson gen_helper_flushw(tcg_env); 3487fcf5ef2aSThomas Huth #else 3488fcf5ef2aSThomas Huth if (!supervisor(dc)) 3489fcf5ef2aSThomas Huth goto priv_insn; 3490fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tbr); 3491fcf5ef2aSThomas Huth #endif 3492fcf5ef2aSThomas Huth break; 3493fcf5ef2aSThomas Huth #endif 3494fcf5ef2aSThomas Huth } else if (xop == 0x34) { /* FPU Operations */ 3495fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3496fcf5ef2aSThomas Huth goto jmp_insn; 3497fcf5ef2aSThomas Huth } 3498fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3499fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3500fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3501fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3502fcf5ef2aSThomas Huth 3503fcf5ef2aSThomas Huth switch (xop) { 3504fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 3505fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 3506fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 3507fcf5ef2aSThomas Huth break; 3508fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 3509fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 3510fcf5ef2aSThomas Huth break; 3511fcf5ef2aSThomas Huth case 0x9: /* fabss */ 3512fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 3513fcf5ef2aSThomas Huth break; 3514fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 3515fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 3516fcf5ef2aSThomas Huth break; 3517fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 3518fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 3519fcf5ef2aSThomas Huth break; 3520fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 3521fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3522fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 3523fcf5ef2aSThomas Huth break; 3524fcf5ef2aSThomas Huth case 0x41: /* fadds */ 3525fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 3526fcf5ef2aSThomas Huth break; 3527fcf5ef2aSThomas Huth case 0x42: /* faddd */ 3528fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 3529fcf5ef2aSThomas Huth break; 3530fcf5ef2aSThomas Huth case 0x43: /* faddq */ 3531fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3532fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 3533fcf5ef2aSThomas Huth break; 3534fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 3535fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 3536fcf5ef2aSThomas Huth break; 3537fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 3538fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 3539fcf5ef2aSThomas Huth break; 3540fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 3541fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3542fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 3543fcf5ef2aSThomas Huth break; 3544fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 3545fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 3546fcf5ef2aSThomas Huth break; 3547fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 3548fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 3549fcf5ef2aSThomas Huth break; 3550fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 3551fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3552fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 3553fcf5ef2aSThomas Huth break; 3554fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 3555fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 3556fcf5ef2aSThomas Huth break; 3557fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 3558fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 3559fcf5ef2aSThomas Huth break; 3560fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 3561fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3562fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 3563fcf5ef2aSThomas Huth break; 3564fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 3565fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 3566fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 3567fcf5ef2aSThomas Huth break; 3568fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 3569fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3570fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 3571fcf5ef2aSThomas Huth break; 3572fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 3573fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 3574fcf5ef2aSThomas Huth break; 3575fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 3576fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 3577fcf5ef2aSThomas Huth break; 3578fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 3579fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3580fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 3581fcf5ef2aSThomas Huth break; 3582fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 3583fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 3584fcf5ef2aSThomas Huth break; 3585fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 3586fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 3587fcf5ef2aSThomas Huth break; 3588fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 3589fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3590fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 3591fcf5ef2aSThomas Huth break; 3592fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 3593fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3594fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 3595fcf5ef2aSThomas Huth break; 3596fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 3597fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3598fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 3599fcf5ef2aSThomas Huth break; 3600fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 3601fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3602fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 3603fcf5ef2aSThomas Huth break; 3604fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 3605fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 3606fcf5ef2aSThomas Huth break; 3607fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 3608fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 3609fcf5ef2aSThomas Huth break; 3610fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 3611fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3612fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 3613fcf5ef2aSThomas Huth break; 3614fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3615fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 3616fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 3617fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 3618fcf5ef2aSThomas Huth break; 3619fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 3620fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3621fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 3622fcf5ef2aSThomas Huth break; 3623fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 3624fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 3625fcf5ef2aSThomas Huth break; 3626fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 3627fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3628fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 3629fcf5ef2aSThomas Huth break; 3630fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 3631fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 3632fcf5ef2aSThomas Huth break; 3633fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 3634fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3635fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 3636fcf5ef2aSThomas Huth break; 3637fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 3638fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 3639fcf5ef2aSThomas Huth break; 3640fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 3641fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 3642fcf5ef2aSThomas Huth break; 3643fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 3644fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3645fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 3646fcf5ef2aSThomas Huth break; 3647fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 3648fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 3649fcf5ef2aSThomas Huth break; 3650fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 3651fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 3652fcf5ef2aSThomas Huth break; 3653fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 3654fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3655fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 3656fcf5ef2aSThomas Huth break; 3657fcf5ef2aSThomas Huth #endif 3658fcf5ef2aSThomas Huth default: 3659fcf5ef2aSThomas Huth goto illegal_insn; 3660fcf5ef2aSThomas Huth } 3661fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 3662fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3663fcf5ef2aSThomas Huth int cond; 3664fcf5ef2aSThomas Huth #endif 3665fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3666fcf5ef2aSThomas Huth goto jmp_insn; 3667fcf5ef2aSThomas Huth } 3668fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3669fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3670fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3671fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3672fcf5ef2aSThomas Huth 3673fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3674fcf5ef2aSThomas Huth #define FMOVR(sz) \ 3675fcf5ef2aSThomas Huth do { \ 3676fcf5ef2aSThomas Huth DisasCompare cmp; \ 3677fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 3678fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 3679fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 3680fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3681fcf5ef2aSThomas Huth } while (0) 3682fcf5ef2aSThomas Huth 3683fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 3684fcf5ef2aSThomas Huth FMOVR(s); 3685fcf5ef2aSThomas Huth break; 3686fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 3687fcf5ef2aSThomas Huth FMOVR(d); 3688fcf5ef2aSThomas Huth break; 3689fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 3690fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3691fcf5ef2aSThomas Huth FMOVR(q); 3692fcf5ef2aSThomas Huth break; 3693fcf5ef2aSThomas Huth } 3694fcf5ef2aSThomas Huth #undef FMOVR 3695fcf5ef2aSThomas Huth #endif 3696fcf5ef2aSThomas Huth switch (xop) { 3697fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3698fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 3699fcf5ef2aSThomas Huth do { \ 3700fcf5ef2aSThomas Huth DisasCompare cmp; \ 3701fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3702fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 3703fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3704fcf5ef2aSThomas Huth } while (0) 3705fcf5ef2aSThomas Huth 3706fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 3707fcf5ef2aSThomas Huth FMOVCC(0, s); 3708fcf5ef2aSThomas Huth break; 3709fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 3710fcf5ef2aSThomas Huth FMOVCC(0, d); 3711fcf5ef2aSThomas Huth break; 3712fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 3713fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3714fcf5ef2aSThomas Huth FMOVCC(0, q); 3715fcf5ef2aSThomas Huth break; 3716fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 3717fcf5ef2aSThomas Huth FMOVCC(1, s); 3718fcf5ef2aSThomas Huth break; 3719fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 3720fcf5ef2aSThomas Huth FMOVCC(1, d); 3721fcf5ef2aSThomas Huth break; 3722fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 3723fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3724fcf5ef2aSThomas Huth FMOVCC(1, q); 3725fcf5ef2aSThomas Huth break; 3726fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 3727fcf5ef2aSThomas Huth FMOVCC(2, s); 3728fcf5ef2aSThomas Huth break; 3729fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 3730fcf5ef2aSThomas Huth FMOVCC(2, d); 3731fcf5ef2aSThomas Huth break; 3732fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 3733fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3734fcf5ef2aSThomas Huth FMOVCC(2, q); 3735fcf5ef2aSThomas Huth break; 3736fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 3737fcf5ef2aSThomas Huth FMOVCC(3, s); 3738fcf5ef2aSThomas Huth break; 3739fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 3740fcf5ef2aSThomas Huth FMOVCC(3, d); 3741fcf5ef2aSThomas Huth break; 3742fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 3743fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3744fcf5ef2aSThomas Huth FMOVCC(3, q); 3745fcf5ef2aSThomas Huth break; 3746fcf5ef2aSThomas Huth #undef FMOVCC 3747fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 3748fcf5ef2aSThomas Huth do { \ 3749fcf5ef2aSThomas Huth DisasCompare cmp; \ 3750fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3751fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 3752fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3753fcf5ef2aSThomas Huth } while (0) 3754fcf5ef2aSThomas Huth 3755fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 3756fcf5ef2aSThomas Huth FMOVCC(0, s); 3757fcf5ef2aSThomas Huth break; 3758fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 3759fcf5ef2aSThomas Huth FMOVCC(0, d); 3760fcf5ef2aSThomas Huth break; 3761fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 3762fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3763fcf5ef2aSThomas Huth FMOVCC(0, q); 3764fcf5ef2aSThomas Huth break; 3765fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 3766fcf5ef2aSThomas Huth FMOVCC(1, s); 3767fcf5ef2aSThomas Huth break; 3768fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 3769fcf5ef2aSThomas Huth FMOVCC(1, d); 3770fcf5ef2aSThomas Huth break; 3771fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 3772fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3773fcf5ef2aSThomas Huth FMOVCC(1, q); 3774fcf5ef2aSThomas Huth break; 3775fcf5ef2aSThomas Huth #undef FMOVCC 3776fcf5ef2aSThomas Huth #endif 3777fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 3778fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3779fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3780fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 3781fcf5ef2aSThomas Huth break; 3782fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 3783fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3784fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3785fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 3786fcf5ef2aSThomas Huth break; 3787fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 3788fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3789fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3790fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3791fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 3792fcf5ef2aSThomas Huth break; 3793fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 3794fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3795fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3796fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 3797fcf5ef2aSThomas Huth break; 3798fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 3799fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3800fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3801fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 3802fcf5ef2aSThomas Huth break; 3803fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 3804fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3805fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3806fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3807fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 3808fcf5ef2aSThomas Huth break; 3809fcf5ef2aSThomas Huth default: 3810fcf5ef2aSThomas Huth goto illegal_insn; 3811fcf5ef2aSThomas Huth } 3812fcf5ef2aSThomas Huth } else if (xop == 0x2) { 3813fcf5ef2aSThomas Huth TCGv dst = gen_dest_gpr(dc, rd); 3814fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3815fcf5ef2aSThomas Huth if (rs1 == 0) { 3816fcf5ef2aSThomas Huth /* clr/mov shortcut : or %g0, x, y -> mov x, y */ 3817fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3818fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3819fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, simm); 3820fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3821fcf5ef2aSThomas Huth } else { /* register */ 3822fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3823fcf5ef2aSThomas Huth if (rs2 == 0) { 3824fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 3825fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3826fcf5ef2aSThomas Huth } else { 3827fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3828fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src2); 3829fcf5ef2aSThomas Huth } 3830fcf5ef2aSThomas Huth } 3831fcf5ef2aSThomas Huth } else { 3832fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3833fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3834fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3835fcf5ef2aSThomas Huth tcg_gen_ori_tl(dst, cpu_src1, simm); 3836fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3837fcf5ef2aSThomas Huth } else { /* register */ 3838fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3839fcf5ef2aSThomas Huth if (rs2 == 0) { 3840fcf5ef2aSThomas Huth /* mov shortcut: or x, %g0, y -> mov x, y */ 3841fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src1); 3842fcf5ef2aSThomas Huth } else { 3843fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3844fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, cpu_src1, cpu_src2); 3845fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3846fcf5ef2aSThomas Huth } 3847fcf5ef2aSThomas Huth } 3848fcf5ef2aSThomas Huth } 3849fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3850fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 3851fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3852fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3853fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3854fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3855fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 3856fcf5ef2aSThomas Huth } else { 3857fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 3858fcf5ef2aSThomas Huth } 3859fcf5ef2aSThomas Huth } else { /* register */ 3860fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3861fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 386252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3863fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3864fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3865fcf5ef2aSThomas Huth } else { 3866fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3867fcf5ef2aSThomas Huth } 3868fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 3869fcf5ef2aSThomas Huth } 3870fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3871fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 3872fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3873fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3874fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3875fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3876fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 3877fcf5ef2aSThomas Huth } else { 3878fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3879fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 3880fcf5ef2aSThomas Huth } 3881fcf5ef2aSThomas Huth } else { /* register */ 3882fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3883fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 388452123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3885fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3886fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3887fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 3888fcf5ef2aSThomas Huth } else { 3889fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3890fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3891fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 3892fcf5ef2aSThomas Huth } 3893fcf5ef2aSThomas Huth } 3894fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3895fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 3896fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3897fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3898fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3899fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3900fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 3901fcf5ef2aSThomas Huth } else { 3902fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 3903fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 3904fcf5ef2aSThomas Huth } 3905fcf5ef2aSThomas Huth } else { /* register */ 3906fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3907fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 390852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3909fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3910fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3911fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 3912fcf5ef2aSThomas Huth } else { 3913fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3914fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 3915fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 3916fcf5ef2aSThomas Huth } 3917fcf5ef2aSThomas Huth } 3918fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3919fcf5ef2aSThomas Huth #endif 3920fcf5ef2aSThomas Huth } else if (xop < 0x36) { 3921fcf5ef2aSThomas Huth if (xop < 0x20) { 3922fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3923fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 3924fcf5ef2aSThomas Huth switch (xop & ~0x10) { 3925fcf5ef2aSThomas Huth case 0x0: /* add */ 3926fcf5ef2aSThomas Huth if (xop & 0x10) { 3927fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 3928fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 3929fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 3930fcf5ef2aSThomas Huth } else { 3931fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 3932fcf5ef2aSThomas Huth } 3933fcf5ef2aSThomas Huth break; 3934fcf5ef2aSThomas Huth case 0x1: /* and */ 3935fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2); 3936fcf5ef2aSThomas Huth if (xop & 0x10) { 3937fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3938fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3939fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3940fcf5ef2aSThomas Huth } 3941fcf5ef2aSThomas Huth break; 3942fcf5ef2aSThomas Huth case 0x2: /* or */ 3943fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2); 3944fcf5ef2aSThomas Huth if (xop & 0x10) { 3945fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3946fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3947fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3948fcf5ef2aSThomas Huth } 3949fcf5ef2aSThomas Huth break; 3950fcf5ef2aSThomas Huth case 0x3: /* xor */ 3951fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2); 3952fcf5ef2aSThomas Huth if (xop & 0x10) { 3953fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3954fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3955fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3956fcf5ef2aSThomas Huth } 3957fcf5ef2aSThomas Huth break; 3958fcf5ef2aSThomas Huth case 0x4: /* sub */ 3959fcf5ef2aSThomas Huth if (xop & 0x10) { 3960fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 3961fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 3962fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 3963fcf5ef2aSThomas Huth } else { 3964fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2); 3965fcf5ef2aSThomas Huth } 3966fcf5ef2aSThomas Huth break; 3967fcf5ef2aSThomas Huth case 0x5: /* andn */ 3968fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2); 3969fcf5ef2aSThomas Huth if (xop & 0x10) { 3970fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3971fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3972fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3973fcf5ef2aSThomas Huth } 3974fcf5ef2aSThomas Huth break; 3975fcf5ef2aSThomas Huth case 0x6: /* orn */ 3976fcf5ef2aSThomas Huth tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2); 3977fcf5ef2aSThomas Huth if (xop & 0x10) { 3978fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3979fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3980fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3981fcf5ef2aSThomas Huth } 3982fcf5ef2aSThomas Huth break; 3983fcf5ef2aSThomas Huth case 0x7: /* xorn */ 3984fcf5ef2aSThomas Huth tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2); 3985fcf5ef2aSThomas Huth if (xop & 0x10) { 3986fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3987fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3988fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3989fcf5ef2aSThomas Huth } 3990fcf5ef2aSThomas Huth break; 3991fcf5ef2aSThomas Huth case 0x8: /* addx, V9 addc */ 3992fcf5ef2aSThomas Huth gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2, 3993fcf5ef2aSThomas Huth (xop & 0x10)); 3994fcf5ef2aSThomas Huth break; 3995fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3996fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 3997fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 3998fcf5ef2aSThomas Huth break; 3999fcf5ef2aSThomas Huth #endif 4000fcf5ef2aSThomas Huth case 0xa: /* umul */ 4001fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4002fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 4003fcf5ef2aSThomas Huth if (xop & 0x10) { 4004fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4005fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4006fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4007fcf5ef2aSThomas Huth } 4008fcf5ef2aSThomas Huth break; 4009fcf5ef2aSThomas Huth case 0xb: /* smul */ 4010fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 4011fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 4012fcf5ef2aSThomas Huth if (xop & 0x10) { 4013fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 4014fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 4015fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 4016fcf5ef2aSThomas Huth } 4017fcf5ef2aSThomas Huth break; 4018fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 4019fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 4020fcf5ef2aSThomas Huth (xop & 0x10)); 4021fcf5ef2aSThomas Huth break; 4022fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4023fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 4024ad75a51eSRichard Henderson gen_helper_udivx(cpu_dst, tcg_env, cpu_src1, cpu_src2); 4025fcf5ef2aSThomas Huth break; 4026fcf5ef2aSThomas Huth #endif 4027fcf5ef2aSThomas Huth case 0xe: /* udiv */ 4028fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4029fcf5ef2aSThomas Huth if (xop & 0x10) { 4030ad75a51eSRichard Henderson gen_helper_udiv_cc(cpu_dst, tcg_env, cpu_src1, 4031fcf5ef2aSThomas Huth cpu_src2); 4032fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4033fcf5ef2aSThomas Huth } else { 4034ad75a51eSRichard Henderson gen_helper_udiv(cpu_dst, tcg_env, cpu_src1, 4035fcf5ef2aSThomas Huth cpu_src2); 4036fcf5ef2aSThomas Huth } 4037fcf5ef2aSThomas Huth break; 4038fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4039fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4040fcf5ef2aSThomas Huth if (xop & 0x10) { 4041ad75a51eSRichard Henderson gen_helper_sdiv_cc(cpu_dst, tcg_env, cpu_src1, 4042fcf5ef2aSThomas Huth cpu_src2); 4043fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4044fcf5ef2aSThomas Huth } else { 4045ad75a51eSRichard Henderson gen_helper_sdiv(cpu_dst, tcg_env, cpu_src1, 4046fcf5ef2aSThomas Huth cpu_src2); 4047fcf5ef2aSThomas Huth } 4048fcf5ef2aSThomas Huth break; 4049fcf5ef2aSThomas Huth default: 4050fcf5ef2aSThomas Huth goto illegal_insn; 4051fcf5ef2aSThomas Huth } 4052fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4053fcf5ef2aSThomas Huth } else { 4054fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4055fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4056fcf5ef2aSThomas Huth switch (xop) { 4057fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4058fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4059fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4060fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4061fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4062fcf5ef2aSThomas Huth break; 4063fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4064fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4065fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4066fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4067fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4068fcf5ef2aSThomas Huth break; 4069fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4070ad75a51eSRichard Henderson gen_helper_taddcctv(cpu_dst, tcg_env, 4071fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4072fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4073fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4074fcf5ef2aSThomas Huth break; 4075fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4076ad75a51eSRichard Henderson gen_helper_tsubcctv(cpu_dst, tcg_env, 4077fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4078fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4079fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4080fcf5ef2aSThomas Huth break; 4081fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4082fcf5ef2aSThomas Huth update_psr(dc); 4083fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4084fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4085fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4086fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4087fcf5ef2aSThomas Huth break; 4088fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4089fcf5ef2aSThomas Huth case 0x25: /* sll */ 4090fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4091fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4092fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4093fcf5ef2aSThomas Huth } else { /* register */ 409452123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4095fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4096fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4097fcf5ef2aSThomas Huth } 4098fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4099fcf5ef2aSThomas Huth break; 4100fcf5ef2aSThomas Huth case 0x26: /* srl */ 4101fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4102fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4103fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4104fcf5ef2aSThomas Huth } else { /* register */ 410552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4106fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4107fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4108fcf5ef2aSThomas Huth } 4109fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4110fcf5ef2aSThomas Huth break; 4111fcf5ef2aSThomas Huth case 0x27: /* sra */ 4112fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4113fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4114fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4115fcf5ef2aSThomas Huth } else { /* register */ 411652123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4117fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4118fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4119fcf5ef2aSThomas Huth } 4120fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4121fcf5ef2aSThomas Huth break; 4122fcf5ef2aSThomas Huth #endif 4123fcf5ef2aSThomas Huth case 0x30: 4124fcf5ef2aSThomas Huth { 412552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4126fcf5ef2aSThomas Huth switch(rd) { 4127fcf5ef2aSThomas Huth case 0: /* wry */ 4128fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4129fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff); 4130fcf5ef2aSThomas Huth break; 4131fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4132fcf5ef2aSThomas Huth case 0x01 ... 0x0f: /* undefined in the 4133fcf5ef2aSThomas Huth SPARCv8 manual, nop 4134fcf5ef2aSThomas Huth on the microSPARC 4135fcf5ef2aSThomas Huth II */ 4136fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent 4137fcf5ef2aSThomas Huth in the SPARCv8 4138fcf5ef2aSThomas Huth manual, nop on the 4139fcf5ef2aSThomas Huth microSPARC II */ 4140fcf5ef2aSThomas Huth if ((rd == 0x13) && (dc->def->features & 4141fcf5ef2aSThomas Huth CPU_FEATURE_POWERDOWN)) { 4142fcf5ef2aSThomas Huth /* LEON3 power-down */ 4143fcf5ef2aSThomas Huth save_state(dc); 4144ad75a51eSRichard Henderson gen_helper_power_down(tcg_env); 4145fcf5ef2aSThomas Huth } 4146fcf5ef2aSThomas Huth break; 4147fcf5ef2aSThomas Huth #else 4148fcf5ef2aSThomas Huth case 0x2: /* V9 wrccr */ 4149fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4150ad75a51eSRichard Henderson gen_helper_wrccr(tcg_env, cpu_tmp0); 4151fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4152fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4153fcf5ef2aSThomas Huth break; 4154fcf5ef2aSThomas Huth case 0x3: /* V9 wrasi */ 4155fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4156fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff); 4157ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4158fcf5ef2aSThomas Huth offsetof(CPUSPARCState, asi)); 415944a7c2ecSRichard Henderson /* 416044a7c2ecSRichard Henderson * End TB to notice changed ASI. 416144a7c2ecSRichard Henderson * TODO: Could notice src1 = %g0 and IS_IMM, 416244a7c2ecSRichard Henderson * update DisasContext and not exit the TB. 416344a7c2ecSRichard Henderson */ 4164fcf5ef2aSThomas Huth save_state(dc); 4165fcf5ef2aSThomas Huth gen_op_next_insn(); 416644a7c2ecSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 4167af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4168fcf5ef2aSThomas Huth break; 4169fcf5ef2aSThomas Huth case 0x6: /* V9 wrfprs */ 4170fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4171fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0); 4172fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 4173fcf5ef2aSThomas Huth save_state(dc); 4174fcf5ef2aSThomas Huth gen_op_next_insn(); 417507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4176af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4177fcf5ef2aSThomas Huth break; 4178fcf5ef2aSThomas Huth case 0xf: /* V9 sir, nop if user */ 4179fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4180fcf5ef2aSThomas Huth if (supervisor(dc)) { 4181fcf5ef2aSThomas Huth ; // XXX 4182fcf5ef2aSThomas Huth } 4183fcf5ef2aSThomas Huth #endif 4184fcf5ef2aSThomas Huth break; 4185fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 4186fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4187fcf5ef2aSThomas Huth goto jmp_insn; 4188fcf5ef2aSThomas Huth } 4189fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2); 4190fcf5ef2aSThomas Huth break; 4191fcf5ef2aSThomas Huth case 0x14: /* Softint set */ 4192fcf5ef2aSThomas Huth if (!supervisor(dc)) 4193fcf5ef2aSThomas Huth goto illegal_insn; 4194fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4195ad75a51eSRichard Henderson gen_helper_set_softint(tcg_env, cpu_tmp0); 4196fcf5ef2aSThomas Huth break; 4197fcf5ef2aSThomas Huth case 0x15: /* Softint clear */ 4198fcf5ef2aSThomas Huth if (!supervisor(dc)) 4199fcf5ef2aSThomas Huth goto illegal_insn; 4200fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4201ad75a51eSRichard Henderson gen_helper_clear_softint(tcg_env, cpu_tmp0); 4202fcf5ef2aSThomas Huth break; 4203fcf5ef2aSThomas Huth case 0x16: /* Softint write */ 4204fcf5ef2aSThomas Huth if (!supervisor(dc)) 4205fcf5ef2aSThomas Huth goto illegal_insn; 4206fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4207ad75a51eSRichard Henderson gen_helper_write_softint(tcg_env, cpu_tmp0); 4208fcf5ef2aSThomas Huth break; 4209fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 4210fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4211fcf5ef2aSThomas Huth if (!supervisor(dc)) 4212fcf5ef2aSThomas Huth goto illegal_insn; 4213fcf5ef2aSThomas Huth #endif 4214fcf5ef2aSThomas Huth { 4215fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4216fcf5ef2aSThomas Huth 4217fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1, 4218fcf5ef2aSThomas Huth cpu_src2); 4219fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4220ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4221fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4222dfd1b812SRichard Henderson translator_io_start(&dc->base); 4223fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4224fcf5ef2aSThomas Huth cpu_tick_cmpr); 422546bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 422646bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4227fcf5ef2aSThomas Huth } 4228fcf5ef2aSThomas Huth break; 4229fcf5ef2aSThomas Huth case 0x18: /* System tick */ 4230fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4231fcf5ef2aSThomas Huth if (!supervisor(dc)) 4232fcf5ef2aSThomas Huth goto illegal_insn; 4233fcf5ef2aSThomas Huth #endif 4234fcf5ef2aSThomas Huth { 4235fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4236fcf5ef2aSThomas Huth 4237fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, 4238fcf5ef2aSThomas Huth cpu_src2); 4239fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4240ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4241fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4242dfd1b812SRichard Henderson translator_io_start(&dc->base); 4243fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4244fcf5ef2aSThomas Huth cpu_tmp0); 424546bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 424646bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4247fcf5ef2aSThomas Huth } 4248fcf5ef2aSThomas Huth break; 4249fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 4250fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4251fcf5ef2aSThomas Huth if (!supervisor(dc)) 4252fcf5ef2aSThomas Huth goto illegal_insn; 4253fcf5ef2aSThomas Huth #endif 4254fcf5ef2aSThomas Huth { 4255fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4256fcf5ef2aSThomas Huth 4257fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1, 4258fcf5ef2aSThomas Huth cpu_src2); 4259fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4260ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4261fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4262dfd1b812SRichard Henderson translator_io_start(&dc->base); 4263fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4264fcf5ef2aSThomas Huth cpu_stick_cmpr); 426546bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 426646bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4267fcf5ef2aSThomas Huth } 4268fcf5ef2aSThomas Huth break; 4269fcf5ef2aSThomas Huth 4270fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 4271fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation 4272fcf5ef2aSThomas Huth Counter */ 4273fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 4274fcf5ef2aSThomas Huth #endif 4275fcf5ef2aSThomas Huth default: 4276fcf5ef2aSThomas Huth goto illegal_insn; 4277fcf5ef2aSThomas Huth } 4278fcf5ef2aSThomas Huth } 4279fcf5ef2aSThomas Huth break; 4280fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4281fcf5ef2aSThomas Huth case 0x31: /* wrpsr, V9 saved, restored */ 4282fcf5ef2aSThomas Huth { 4283fcf5ef2aSThomas Huth if (!supervisor(dc)) 4284fcf5ef2aSThomas Huth goto priv_insn; 4285fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4286fcf5ef2aSThomas Huth switch (rd) { 4287fcf5ef2aSThomas Huth case 0: 4288ad75a51eSRichard Henderson gen_helper_saved(tcg_env); 4289fcf5ef2aSThomas Huth break; 4290fcf5ef2aSThomas Huth case 1: 4291ad75a51eSRichard Henderson gen_helper_restored(tcg_env); 4292fcf5ef2aSThomas Huth break; 4293fcf5ef2aSThomas Huth case 2: /* UA2005 allclean */ 4294fcf5ef2aSThomas Huth case 3: /* UA2005 otherw */ 4295fcf5ef2aSThomas Huth case 4: /* UA2005 normalw */ 4296fcf5ef2aSThomas Huth case 5: /* UA2005 invalw */ 4297fcf5ef2aSThomas Huth // XXX 4298fcf5ef2aSThomas Huth default: 4299fcf5ef2aSThomas Huth goto illegal_insn; 4300fcf5ef2aSThomas Huth } 4301fcf5ef2aSThomas Huth #else 430252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4303fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4304ad75a51eSRichard Henderson gen_helper_wrpsr(tcg_env, cpu_tmp0); 4305fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4306fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4307fcf5ef2aSThomas Huth save_state(dc); 4308fcf5ef2aSThomas Huth gen_op_next_insn(); 430907ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4310af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4311fcf5ef2aSThomas Huth #endif 4312fcf5ef2aSThomas Huth } 4313fcf5ef2aSThomas Huth break; 4314fcf5ef2aSThomas Huth case 0x32: /* wrwim, V9 wrpr */ 4315fcf5ef2aSThomas Huth { 4316fcf5ef2aSThomas Huth if (!supervisor(dc)) 4317fcf5ef2aSThomas Huth goto priv_insn; 431852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4319fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4320fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4321fcf5ef2aSThomas Huth switch (rd) { 4322fcf5ef2aSThomas Huth case 0: // tpc 4323fcf5ef2aSThomas Huth { 4324fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4325fcf5ef2aSThomas Huth 4326fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4327ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 4328fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4329fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 4330fcf5ef2aSThomas Huth } 4331fcf5ef2aSThomas Huth break; 4332fcf5ef2aSThomas Huth case 1: // tnpc 4333fcf5ef2aSThomas Huth { 4334fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4335fcf5ef2aSThomas Huth 4336fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4337ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 4338fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4339fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 4340fcf5ef2aSThomas Huth } 4341fcf5ef2aSThomas Huth break; 4342fcf5ef2aSThomas Huth case 2: // tstate 4343fcf5ef2aSThomas Huth { 4344fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4345fcf5ef2aSThomas Huth 4346fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4347ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 4348fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4349fcf5ef2aSThomas Huth offsetof(trap_state, 4350fcf5ef2aSThomas Huth tstate)); 4351fcf5ef2aSThomas Huth } 4352fcf5ef2aSThomas Huth break; 4353fcf5ef2aSThomas Huth case 3: // tt 4354fcf5ef2aSThomas Huth { 4355fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4356fcf5ef2aSThomas Huth 4357fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4358ad75a51eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr, tcg_env); 4359fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, r_tsptr, 4360fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 4361fcf5ef2aSThomas Huth } 4362fcf5ef2aSThomas Huth break; 4363fcf5ef2aSThomas Huth case 4: // tick 4364fcf5ef2aSThomas Huth { 4365fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4366fcf5ef2aSThomas Huth 4367fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4368ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4369fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4370dfd1b812SRichard Henderson translator_io_start(&dc->base); 4371fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4372fcf5ef2aSThomas Huth cpu_tmp0); 437346bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 437446bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4375fcf5ef2aSThomas Huth } 4376fcf5ef2aSThomas Huth break; 4377fcf5ef2aSThomas Huth case 5: // tba 4378fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tbr, cpu_tmp0); 4379fcf5ef2aSThomas Huth break; 4380fcf5ef2aSThomas Huth case 6: // pstate 4381fcf5ef2aSThomas Huth save_state(dc); 4382dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4383b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 438446bb0137SMark Cave-Ayland } 4385ad75a51eSRichard Henderson gen_helper_wrpstate(tcg_env, cpu_tmp0); 4386fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4387fcf5ef2aSThomas Huth break; 4388fcf5ef2aSThomas Huth case 7: // tl 4389fcf5ef2aSThomas Huth save_state(dc); 4390ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4391fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 4392fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4393fcf5ef2aSThomas Huth break; 4394fcf5ef2aSThomas Huth case 8: // pil 4395dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4396b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 439746bb0137SMark Cave-Ayland } 4398ad75a51eSRichard Henderson gen_helper_wrpil(tcg_env, cpu_tmp0); 4399fcf5ef2aSThomas Huth break; 4400fcf5ef2aSThomas Huth case 9: // cwp 4401ad75a51eSRichard Henderson gen_helper_wrcwp(tcg_env, cpu_tmp0); 4402fcf5ef2aSThomas Huth break; 4403fcf5ef2aSThomas Huth case 10: // cansave 4404ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4405fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4406fcf5ef2aSThomas Huth cansave)); 4407fcf5ef2aSThomas Huth break; 4408fcf5ef2aSThomas Huth case 11: // canrestore 4409ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4410fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4411fcf5ef2aSThomas Huth canrestore)); 4412fcf5ef2aSThomas Huth break; 4413fcf5ef2aSThomas Huth case 12: // cleanwin 4414ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4415fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4416fcf5ef2aSThomas Huth cleanwin)); 4417fcf5ef2aSThomas Huth break; 4418fcf5ef2aSThomas Huth case 13: // otherwin 4419ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4420fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4421fcf5ef2aSThomas Huth otherwin)); 4422fcf5ef2aSThomas Huth break; 4423fcf5ef2aSThomas Huth case 14: // wstate 4424ad75a51eSRichard Henderson tcg_gen_st32_tl(cpu_tmp0, tcg_env, 4425fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4426fcf5ef2aSThomas Huth wstate)); 4427fcf5ef2aSThomas Huth break; 4428fcf5ef2aSThomas Huth case 16: // UA2005 gl 4429fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 4430ad75a51eSRichard Henderson gen_helper_wrgl(tcg_env, cpu_tmp0); 4431fcf5ef2aSThomas Huth break; 4432fcf5ef2aSThomas Huth case 26: // UA2005 strand status 4433fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4434fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4435fcf5ef2aSThomas Huth goto priv_insn; 4436fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ssr, cpu_tmp0); 4437fcf5ef2aSThomas Huth break; 4438fcf5ef2aSThomas Huth default: 4439fcf5ef2aSThomas Huth goto illegal_insn; 4440fcf5ef2aSThomas Huth } 4441fcf5ef2aSThomas Huth #else 4442fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0); 4443fcf5ef2aSThomas Huth if (dc->def->nwindows != 32) { 4444fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_wim, cpu_wim, 4445fcf5ef2aSThomas Huth (1 << dc->def->nwindows) - 1); 4446fcf5ef2aSThomas Huth } 4447fcf5ef2aSThomas Huth #endif 4448fcf5ef2aSThomas Huth } 4449fcf5ef2aSThomas Huth break; 4450fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4451fcf5ef2aSThomas Huth { 4452fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4453fcf5ef2aSThomas Huth if (!supervisor(dc)) 4454fcf5ef2aSThomas Huth goto priv_insn; 4455fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2); 4456fcf5ef2aSThomas Huth #else 4457fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4458fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4459fcf5ef2aSThomas Huth goto priv_insn; 446052123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4461fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4462fcf5ef2aSThomas Huth switch (rd) { 4463fcf5ef2aSThomas Huth case 0: // hpstate 4464ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_tmp0, tcg_env, 4465f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, 4466f7f17ef7SArtyom Tarasenko hpstate)); 4467fcf5ef2aSThomas Huth save_state(dc); 4468fcf5ef2aSThomas Huth gen_op_next_insn(); 446907ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4470af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4471fcf5ef2aSThomas Huth break; 4472fcf5ef2aSThomas Huth case 1: // htstate 4473fcf5ef2aSThomas Huth // XXX gen_op_wrhtstate(); 4474fcf5ef2aSThomas Huth break; 4475fcf5ef2aSThomas Huth case 3: // hintp 4476fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hintp, cpu_tmp0); 4477fcf5ef2aSThomas Huth break; 4478fcf5ef2aSThomas Huth case 5: // htba 4479fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_htba, cpu_tmp0); 4480fcf5ef2aSThomas Huth break; 4481fcf5ef2aSThomas Huth case 31: // hstick_cmpr 4482fcf5ef2aSThomas Huth { 4483fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4484fcf5ef2aSThomas Huth 4485fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0); 4486fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4487ad75a51eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, 4488fcf5ef2aSThomas Huth offsetof(CPUSPARCState, hstick)); 4489dfd1b812SRichard Henderson translator_io_start(&dc->base); 4490fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4491fcf5ef2aSThomas Huth cpu_hstick_cmpr); 449246bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 449346bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4494fcf5ef2aSThomas Huth } 4495fcf5ef2aSThomas Huth break; 4496fcf5ef2aSThomas Huth case 6: // hver readonly 4497fcf5ef2aSThomas Huth default: 4498fcf5ef2aSThomas Huth goto illegal_insn; 4499fcf5ef2aSThomas Huth } 4500fcf5ef2aSThomas Huth #endif 4501fcf5ef2aSThomas Huth } 4502fcf5ef2aSThomas Huth break; 4503fcf5ef2aSThomas Huth #endif 4504fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4505fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4506fcf5ef2aSThomas Huth { 4507fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4508fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4509fcf5ef2aSThomas Huth DisasCompare cmp; 4510fcf5ef2aSThomas Huth TCGv dst; 4511fcf5ef2aSThomas Huth 4512fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4513fcf5ef2aSThomas Huth if (cc == 0) { 4514fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4515fcf5ef2aSThomas Huth } else if (cc == 2) { 4516fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4517fcf5ef2aSThomas Huth } else { 4518fcf5ef2aSThomas Huth goto illegal_insn; 4519fcf5ef2aSThomas Huth } 4520fcf5ef2aSThomas Huth } else { 4521fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4522fcf5ef2aSThomas Huth } 4523fcf5ef2aSThomas Huth 4524fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4525fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4526fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4527fcf5ef2aSThomas Huth if (IS_IMM) { 4528fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4529fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4530fcf5ef2aSThomas Huth } 4531fcf5ef2aSThomas Huth 4532fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4533fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4534fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4535fcf5ef2aSThomas Huth cpu_src2, dst); 4536fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4537fcf5ef2aSThomas Huth break; 4538fcf5ef2aSThomas Huth } 4539fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4540ad75a51eSRichard Henderson gen_helper_sdivx(cpu_dst, tcg_env, cpu_src1, cpu_src2); 4541fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4542fcf5ef2aSThomas Huth break; 4543fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 454408da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4545fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4546fcf5ef2aSThomas Huth break; 4547fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4548fcf5ef2aSThomas Huth { 4549fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4550fcf5ef2aSThomas Huth DisasCompare cmp; 4551fcf5ef2aSThomas Huth TCGv dst; 4552fcf5ef2aSThomas Huth 4553fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4554fcf5ef2aSThomas Huth 4555fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4556fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4557fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4558fcf5ef2aSThomas Huth if (IS_IMM) { 4559fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4560fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4561fcf5ef2aSThomas Huth } 4562fcf5ef2aSThomas Huth 4563fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4564fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4565fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4566fcf5ef2aSThomas Huth cpu_src2, dst); 4567fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4568fcf5ef2aSThomas Huth break; 4569fcf5ef2aSThomas Huth } 4570fcf5ef2aSThomas Huth #endif 4571fcf5ef2aSThomas Huth default: 4572fcf5ef2aSThomas Huth goto illegal_insn; 4573fcf5ef2aSThomas Huth } 4574fcf5ef2aSThomas Huth } 4575fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4576fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4577fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4578fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4579fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4580fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4581fcf5ef2aSThomas Huth goto jmp_insn; 4582fcf5ef2aSThomas Huth } 4583fcf5ef2aSThomas Huth 4584fcf5ef2aSThomas Huth switch (opf) { 4585fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4586fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4587fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4588fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4589fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4590fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4591fcf5ef2aSThomas Huth break; 4592fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4593fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4594fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4595fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4596fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4597fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4598fcf5ef2aSThomas Huth break; 4599fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4600fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4601fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4602fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4603fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4604fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4605fcf5ef2aSThomas Huth break; 4606fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4607fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4608fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4609fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4610fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4611fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4612fcf5ef2aSThomas Huth break; 4613fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4614fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4615fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4616fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4617fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4618fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4619fcf5ef2aSThomas Huth break; 4620fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4621fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4622fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4623fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4624fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4625fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4626fcf5ef2aSThomas Huth break; 4627fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4628fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4629fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4630fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4631fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4632fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4633fcf5ef2aSThomas Huth break; 4634fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4635fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4636fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4637fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4638fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4639fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4640fcf5ef2aSThomas Huth break; 4641fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4642fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4643fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4644fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4645fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4646fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4647fcf5ef2aSThomas Huth break; 4648fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4649fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4650fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4651fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4652fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4653fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4654fcf5ef2aSThomas Huth break; 4655fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4656fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4657fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4658fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4659fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4660fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4661fcf5ef2aSThomas Huth break; 4662fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4663fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4664fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4665fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4666fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4667fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4668fcf5ef2aSThomas Huth break; 4669fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4670fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4671fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4672fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4673fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4674fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4675fcf5ef2aSThomas Huth break; 4676fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4677fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4678fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4679fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4680fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4681fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4682fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4683fcf5ef2aSThomas Huth break; 4684fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4685fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4686fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4687fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4688fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4689fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4690fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4691fcf5ef2aSThomas Huth break; 4692fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4693fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4694fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4695fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4696fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4697fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4698fcf5ef2aSThomas Huth break; 4699fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4700fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4701fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4702fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4703fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4704fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4705fcf5ef2aSThomas Huth break; 4706fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4707fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4708fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4709fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4710fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4711fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4712fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4713fcf5ef2aSThomas Huth break; 4714fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4715fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4716fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4717fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4718fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4719fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4720fcf5ef2aSThomas Huth break; 4721fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4722fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4723fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4724fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4725fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4726fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4727fcf5ef2aSThomas Huth break; 4728fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4729fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4730fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4731fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4732fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4733fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4734fcf5ef2aSThomas Huth break; 4735fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4736fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4737fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4738fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4739fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4740fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4741fcf5ef2aSThomas Huth break; 4742fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4743fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4744fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4745fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4746fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4747fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4748fcf5ef2aSThomas Huth break; 4749fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4750fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4751fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4752fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4753fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4754fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4755fcf5ef2aSThomas Huth break; 4756fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4757fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4758fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4759fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4760fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4761fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4762fcf5ef2aSThomas Huth break; 4763fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4764fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4765fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4766fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4767fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4768fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4769fcf5ef2aSThomas Huth break; 4770fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4771fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4772fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4773fcf5ef2aSThomas Huth break; 4774fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4775fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4776fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4777fcf5ef2aSThomas Huth break; 4778fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4779fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4780fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4781fcf5ef2aSThomas Huth break; 4782fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4783fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4784fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4785fcf5ef2aSThomas Huth break; 4786fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 4787fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4788fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 4789fcf5ef2aSThomas Huth break; 4790fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 4791fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4792fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 4793fcf5ef2aSThomas Huth break; 4794fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 4795fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4796fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 4797fcf5ef2aSThomas Huth break; 4798fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 4799fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4800fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 4801fcf5ef2aSThomas Huth break; 4802fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 4803fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4804fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4805fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4806fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 4807fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4808fcf5ef2aSThomas Huth break; 4809fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 4810fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4811fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4812fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4813fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 4814fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4815fcf5ef2aSThomas Huth break; 4816fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 4817fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4818fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 4819fcf5ef2aSThomas Huth break; 4820fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 4821fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4822fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 4823fcf5ef2aSThomas Huth break; 4824fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 4825fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4826fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 4827fcf5ef2aSThomas Huth break; 4828fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 4829fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4830fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 4831fcf5ef2aSThomas Huth break; 4832fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 4833fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4834fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 4835fcf5ef2aSThomas Huth break; 4836fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 4837fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4838fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 4839fcf5ef2aSThomas Huth break; 4840fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 4841fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4842fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 4843fcf5ef2aSThomas Huth break; 4844fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 4845fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4846fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 4847fcf5ef2aSThomas Huth break; 4848fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 4849fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4850fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 4851fcf5ef2aSThomas Huth break; 4852fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 4853fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4854fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 4855fcf5ef2aSThomas Huth break; 4856fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 4857fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4858fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 4859fcf5ef2aSThomas Huth break; 4860fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 4861fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4862fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 4863fcf5ef2aSThomas Huth break; 4864fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 4865fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4866fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 4867fcf5ef2aSThomas Huth break; 4868fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 4869fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4870fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 4871fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 4872fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 4873fcf5ef2aSThomas Huth break; 4874fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 4875fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4876fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4877fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 4878fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4879fcf5ef2aSThomas Huth break; 4880fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 4881fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4882fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 4883fcf5ef2aSThomas Huth break; 4884fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 4885fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4886fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 4887fcf5ef2aSThomas Huth break; 4888fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 4889fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4890fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 4891fcf5ef2aSThomas Huth break; 4892fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 4893fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4894fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 4895fcf5ef2aSThomas Huth break; 4896fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 4897fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4898fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 4899fcf5ef2aSThomas Huth break; 4900fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 4901fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4902fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 4903fcf5ef2aSThomas Huth break; 4904fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 4905fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4906fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 4907fcf5ef2aSThomas Huth break; 4908fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 4909fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4910fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 4911fcf5ef2aSThomas Huth break; 4912fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 4913fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4914fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 4915fcf5ef2aSThomas Huth break; 4916fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 4917fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4918fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 4919fcf5ef2aSThomas Huth break; 4920fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 4921fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4922fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 4923fcf5ef2aSThomas Huth break; 4924fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 4925fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4926fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 4927fcf5ef2aSThomas Huth break; 4928fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 4929fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4930fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 4931fcf5ef2aSThomas Huth break; 4932fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 4933fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4934fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 4935fcf5ef2aSThomas Huth break; 4936fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 4937fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4938fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 4939fcf5ef2aSThomas Huth break; 4940fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 4941fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4942fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 4943fcf5ef2aSThomas Huth break; 4944fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 4945fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4946fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 4947fcf5ef2aSThomas Huth break; 4948fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 4949fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4950fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 4951fcf5ef2aSThomas Huth break; 4952fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 4953fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4954fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4955fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4956fcf5ef2aSThomas Huth break; 4957fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 4958fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4959fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4960fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4961fcf5ef2aSThomas Huth break; 4962fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 4963fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4964fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 4965fcf5ef2aSThomas Huth break; 4966fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 4967fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4968fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 4969fcf5ef2aSThomas Huth break; 4970fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 4971fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4972fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4973fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4974fcf5ef2aSThomas Huth break; 4975fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 4976fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4977fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 4978fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4979fcf5ef2aSThomas Huth break; 4980fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 4981fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4982fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 4983fcf5ef2aSThomas Huth break; 4984fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 4985fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4986fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 4987fcf5ef2aSThomas Huth break; 4988fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 4989fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4990fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 4991fcf5ef2aSThomas Huth break; 4992fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 4993fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4994fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 4995fcf5ef2aSThomas Huth break; 4996fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 4997fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4998fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 4999fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5000fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5001fcf5ef2aSThomas Huth break; 5002fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5003fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5004fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5005fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5006fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5007fcf5ef2aSThomas Huth break; 5008fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5009fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5010fcf5ef2aSThomas Huth // XXX 5011fcf5ef2aSThomas Huth goto illegal_insn; 5012fcf5ef2aSThomas Huth default: 5013fcf5ef2aSThomas Huth goto illegal_insn; 5014fcf5ef2aSThomas Huth } 5015fcf5ef2aSThomas Huth #else 5016fcf5ef2aSThomas Huth goto ncp_insn; 5017fcf5ef2aSThomas Huth #endif 5018fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 5019fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5020fcf5ef2aSThomas Huth goto illegal_insn; 5021fcf5ef2aSThomas Huth #else 5022fcf5ef2aSThomas Huth goto ncp_insn; 5023fcf5ef2aSThomas Huth #endif 5024fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5025fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 5026fcf5ef2aSThomas Huth save_state(dc); 5027fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 502852123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5029fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5030fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5031fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5032fcf5ef2aSThomas Huth } else { /* register */ 5033fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5034fcf5ef2aSThomas Huth if (rs2) { 5035fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5036fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5037fcf5ef2aSThomas Huth } else { 5038fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5039fcf5ef2aSThomas Huth } 5040fcf5ef2aSThomas Huth } 5041186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5042ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5043fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5044fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5045553338dcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5046fcf5ef2aSThomas Huth goto jmp_insn; 5047fcf5ef2aSThomas Huth #endif 5048fcf5ef2aSThomas Huth } else { 5049fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 505052123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5051fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5052fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5053fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5054fcf5ef2aSThomas Huth } else { /* register */ 5055fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5056fcf5ef2aSThomas Huth if (rs2) { 5057fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5058fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5059fcf5ef2aSThomas Huth } else { 5060fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5061fcf5ef2aSThomas Huth } 5062fcf5ef2aSThomas Huth } 5063fcf5ef2aSThomas Huth switch (xop) { 5064fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5065fcf5ef2aSThomas Huth { 5066186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5067186e7890SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(dc->pc)); 5068fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5069fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5070fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5071831543fcSRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 5072fcf5ef2aSThomas Huth } 5073fcf5ef2aSThomas Huth goto jmp_insn; 5074fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5075fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5076fcf5ef2aSThomas Huth { 5077fcf5ef2aSThomas Huth if (!supervisor(dc)) 5078fcf5ef2aSThomas Huth goto priv_insn; 5079186e7890SRichard Henderson gen_check_align(dc, cpu_tmp0, 3); 5080fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5081fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5082fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5083ad75a51eSRichard Henderson gen_helper_rett(tcg_env); 5084fcf5ef2aSThomas Huth } 5085fcf5ef2aSThomas Huth goto jmp_insn; 5086fcf5ef2aSThomas Huth #endif 5087fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5088fcf5ef2aSThomas Huth /* nop */ 5089fcf5ef2aSThomas Huth break; 5090fcf5ef2aSThomas Huth case 0x3c: /* save */ 5091ad75a51eSRichard Henderson gen_helper_save(tcg_env); 5092fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5093fcf5ef2aSThomas Huth break; 5094fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5095ad75a51eSRichard Henderson gen_helper_restore(tcg_env); 5096fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5097fcf5ef2aSThomas Huth break; 5098fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5099fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5100fcf5ef2aSThomas Huth { 5101fcf5ef2aSThomas Huth switch (rd) { 5102fcf5ef2aSThomas Huth case 0: 5103fcf5ef2aSThomas Huth if (!supervisor(dc)) 5104fcf5ef2aSThomas Huth goto priv_insn; 5105fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5106fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5107dfd1b812SRichard Henderson translator_io_start(&dc->base); 5108ad75a51eSRichard Henderson gen_helper_done(tcg_env); 5109fcf5ef2aSThomas Huth goto jmp_insn; 5110fcf5ef2aSThomas Huth case 1: 5111fcf5ef2aSThomas Huth if (!supervisor(dc)) 5112fcf5ef2aSThomas Huth goto priv_insn; 5113fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5114fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5115dfd1b812SRichard Henderson translator_io_start(&dc->base); 5116ad75a51eSRichard Henderson gen_helper_retry(tcg_env); 5117fcf5ef2aSThomas Huth goto jmp_insn; 5118fcf5ef2aSThomas Huth default: 5119fcf5ef2aSThomas Huth goto illegal_insn; 5120fcf5ef2aSThomas Huth } 5121fcf5ef2aSThomas Huth } 5122fcf5ef2aSThomas Huth break; 5123fcf5ef2aSThomas Huth #endif 5124fcf5ef2aSThomas Huth default: 5125fcf5ef2aSThomas Huth goto illegal_insn; 5126fcf5ef2aSThomas Huth } 5127fcf5ef2aSThomas Huth } 5128fcf5ef2aSThomas Huth break; 5129fcf5ef2aSThomas Huth } 5130fcf5ef2aSThomas Huth break; 5131fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5132fcf5ef2aSThomas Huth { 5133fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5134fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5135fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 513652123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5137fcf5ef2aSThomas Huth 5138fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5139fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5140fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5141fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5142fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5143fcf5ef2aSThomas Huth if (simm != 0) { 5144fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5145fcf5ef2aSThomas Huth } 5146fcf5ef2aSThomas Huth } else { /* register */ 5147fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5148fcf5ef2aSThomas Huth if (rs2 != 0) { 5149fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5150fcf5ef2aSThomas Huth } 5151fcf5ef2aSThomas Huth } 5152fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5153fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5154fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5155fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5156fcf5ef2aSThomas Huth 5157fcf5ef2aSThomas Huth switch (xop) { 5158fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5159fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 516008149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5161316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5162fcf5ef2aSThomas Huth break; 5163fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5164fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 516508149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 516608149118SRichard Henderson dc->mem_idx, MO_UB); 5167fcf5ef2aSThomas Huth break; 5168fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5169fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 517008149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5171316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5172fcf5ef2aSThomas Huth break; 5173fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5174fcf5ef2aSThomas Huth if (rd & 1) 5175fcf5ef2aSThomas Huth goto illegal_insn; 5176fcf5ef2aSThomas Huth else { 5177fcf5ef2aSThomas Huth TCGv_i64 t64; 5178fcf5ef2aSThomas Huth 5179fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5180fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 518108149118SRichard Henderson tcg_gen_qemu_ld_i64(t64, cpu_addr, 5182316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5183fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5184fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5185fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5186fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5187fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5188fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5189fcf5ef2aSThomas Huth } 5190fcf5ef2aSThomas Huth break; 5191fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5192fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 519308149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB); 5194fcf5ef2aSThomas Huth break; 5195fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5196fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 519708149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5198316b6783SRichard Henderson dc->mem_idx, MO_TESW | MO_ALIGN); 5199fcf5ef2aSThomas Huth break; 5200fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5201fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5202fcf5ef2aSThomas Huth break; 5203fcf5ef2aSThomas Huth case 0x0f: 5204fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5205fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5206fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5207fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5208fcf5ef2aSThomas Huth break; 5209fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5210fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5211fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5212fcf5ef2aSThomas Huth break; 5213fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5214fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5215fcf5ef2aSThomas Huth break; 5216fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5217fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5218fcf5ef2aSThomas Huth break; 5219fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5220fcf5ef2aSThomas Huth if (rd & 1) { 5221fcf5ef2aSThomas Huth goto illegal_insn; 5222fcf5ef2aSThomas Huth } 5223fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5224fcf5ef2aSThomas Huth goto skip_move; 5225fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5226fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5227fcf5ef2aSThomas Huth break; 5228fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5229fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5230fcf5ef2aSThomas Huth break; 5231fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5232fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5233fcf5ef2aSThomas Huth break; 5234fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5235fcf5ef2aSThomas Huth atomically */ 5236fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5237fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5238fcf5ef2aSThomas Huth break; 5239fcf5ef2aSThomas Huth 5240fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5241fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5242fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5243fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5244fcf5ef2aSThomas Huth goto ncp_insn; 5245fcf5ef2aSThomas Huth #endif 5246fcf5ef2aSThomas Huth #endif 5247fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5248fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5249fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 525008149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5251316b6783SRichard Henderson dc->mem_idx, MO_TESL | MO_ALIGN); 5252fcf5ef2aSThomas Huth break; 5253fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5254fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 525508149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5256316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5257fcf5ef2aSThomas Huth break; 5258fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5259fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5260fcf5ef2aSThomas Huth break; 5261fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5262fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5263fcf5ef2aSThomas Huth break; 5264fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5265fcf5ef2aSThomas Huth goto skip_move; 5266fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5267fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5268fcf5ef2aSThomas Huth goto jmp_insn; 5269fcf5ef2aSThomas Huth } 5270fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5271fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5272fcf5ef2aSThomas Huth goto skip_move; 5273fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5274fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5275fcf5ef2aSThomas Huth goto jmp_insn; 5276fcf5ef2aSThomas Huth } 5277fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5278fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5279fcf5ef2aSThomas Huth goto skip_move; 5280fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5281fcf5ef2aSThomas Huth goto skip_move; 5282fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5283fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5284fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5285fcf5ef2aSThomas Huth goto jmp_insn; 5286fcf5ef2aSThomas Huth } 5287fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5288fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5289fcf5ef2aSThomas Huth goto skip_move; 5290fcf5ef2aSThomas Huth #endif 5291fcf5ef2aSThomas Huth default: 5292fcf5ef2aSThomas Huth goto illegal_insn; 5293fcf5ef2aSThomas Huth } 5294fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5295fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5296fcf5ef2aSThomas Huth skip_move: ; 5297fcf5ef2aSThomas Huth #endif 5298fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5299fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5300fcf5ef2aSThomas Huth goto jmp_insn; 5301fcf5ef2aSThomas Huth } 5302fcf5ef2aSThomas Huth switch (xop) { 5303fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5304fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5305fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5306fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5307316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5308fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5309fcf5ef2aSThomas Huth break; 5310fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5311fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5312fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5313fcf5ef2aSThomas Huth if (rd == 1) { 5314fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5315fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5316316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5317ad75a51eSRichard Henderson gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64); 5318fcf5ef2aSThomas Huth break; 5319fcf5ef2aSThomas Huth } 5320fcf5ef2aSThomas Huth #endif 532136ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5322fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5323316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5324ad75a51eSRichard Henderson gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32); 5325fcf5ef2aSThomas Huth break; 5326fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5327fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5328fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5329fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5330fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5331fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5332fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5333fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5334fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5335fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5336fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5337fcf5ef2aSThomas Huth break; 5338fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5339fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5340fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5341fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5342fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5343fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5344fcf5ef2aSThomas Huth break; 5345fcf5ef2aSThomas Huth default: 5346fcf5ef2aSThomas Huth goto illegal_insn; 5347fcf5ef2aSThomas Huth } 5348fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5349fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5350fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5351fcf5ef2aSThomas Huth 5352fcf5ef2aSThomas Huth switch (xop) { 5353fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5354fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 535508149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5356316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5357fcf5ef2aSThomas Huth break; 5358fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5359fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 536008149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB); 5361fcf5ef2aSThomas Huth break; 5362fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5363fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 536408149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5365316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5366fcf5ef2aSThomas Huth break; 5367fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5368fcf5ef2aSThomas Huth if (rd & 1) 5369fcf5ef2aSThomas Huth goto illegal_insn; 5370fcf5ef2aSThomas Huth else { 5371fcf5ef2aSThomas Huth TCGv_i64 t64; 5372fcf5ef2aSThomas Huth TCGv lo; 5373fcf5ef2aSThomas Huth 5374fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5375fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5376fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5377fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 537808149118SRichard Henderson tcg_gen_qemu_st_i64(t64, cpu_addr, 5379316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5380fcf5ef2aSThomas Huth } 5381fcf5ef2aSThomas Huth break; 5382fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5383fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5384fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5385fcf5ef2aSThomas Huth break; 5386fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5387fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5388fcf5ef2aSThomas Huth break; 5389fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5390fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5391fcf5ef2aSThomas Huth break; 5392fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5393fcf5ef2aSThomas Huth if (rd & 1) { 5394fcf5ef2aSThomas Huth goto illegal_insn; 5395fcf5ef2aSThomas Huth } 5396fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5397fcf5ef2aSThomas Huth break; 5398fcf5ef2aSThomas Huth #endif 5399fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5400fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5401fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 540208149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5403316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5404fcf5ef2aSThomas Huth break; 5405fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5406fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5407fcf5ef2aSThomas Huth break; 5408fcf5ef2aSThomas Huth #endif 5409fcf5ef2aSThomas Huth default: 5410fcf5ef2aSThomas Huth goto illegal_insn; 5411fcf5ef2aSThomas Huth } 5412fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5413fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5414fcf5ef2aSThomas Huth goto jmp_insn; 5415fcf5ef2aSThomas Huth } 5416fcf5ef2aSThomas Huth switch (xop) { 5417fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5418fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5419fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5420fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5421316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5422fcf5ef2aSThomas Huth break; 5423fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5424fcf5ef2aSThomas Huth { 5425fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5426fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5427fcf5ef2aSThomas Huth if (rd == 1) { 542808149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5429316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5430fcf5ef2aSThomas Huth break; 5431fcf5ef2aSThomas Huth } 5432fcf5ef2aSThomas Huth #endif 543308149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5434316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5435fcf5ef2aSThomas Huth } 5436fcf5ef2aSThomas Huth break; 5437fcf5ef2aSThomas Huth case 0x26: 5438fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5439fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5440fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5441fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5442fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5443fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5444fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5445fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5446fcf5ef2aSThomas Huth before performing the first write. */ 5447fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5448fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5449fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5450fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5451fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5452fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5453fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5454fcf5ef2aSThomas Huth break; 5455fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5456fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5457fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5458fcf5ef2aSThomas Huth goto illegal_insn; 5459fcf5ef2aSThomas Huth #else 5460fcf5ef2aSThomas Huth if (!supervisor(dc)) 5461fcf5ef2aSThomas Huth goto priv_insn; 5462fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5463fcf5ef2aSThomas Huth goto jmp_insn; 5464fcf5ef2aSThomas Huth } 5465fcf5ef2aSThomas Huth goto nfq_insn; 5466fcf5ef2aSThomas Huth #endif 5467fcf5ef2aSThomas Huth #endif 5468fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5469fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5470fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5471fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5472fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5473fcf5ef2aSThomas Huth break; 5474fcf5ef2aSThomas Huth default: 5475fcf5ef2aSThomas Huth goto illegal_insn; 5476fcf5ef2aSThomas Huth } 5477fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5478fcf5ef2aSThomas Huth switch (xop) { 5479fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5480fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5481fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5482fcf5ef2aSThomas Huth goto jmp_insn; 5483fcf5ef2aSThomas Huth } 5484fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5485fcf5ef2aSThomas Huth break; 5486fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5487fcf5ef2aSThomas Huth { 5488fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5489fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5490fcf5ef2aSThomas Huth goto jmp_insn; 5491fcf5ef2aSThomas Huth } 5492fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5493fcf5ef2aSThomas Huth } 5494fcf5ef2aSThomas Huth break; 5495fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5496fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5497fcf5ef2aSThomas Huth goto jmp_insn; 5498fcf5ef2aSThomas Huth } 5499fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5500fcf5ef2aSThomas Huth break; 5501fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5502fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5503fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5504fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5505fcf5ef2aSThomas Huth break; 5506fcf5ef2aSThomas Huth #else 5507fcf5ef2aSThomas Huth case 0x34: /* stc */ 5508fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5509fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5510fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5511fcf5ef2aSThomas Huth goto ncp_insn; 5512fcf5ef2aSThomas Huth #endif 5513fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5514fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5515fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5516fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5517fcf5ef2aSThomas Huth #endif 5518fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5519fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5520fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5521fcf5ef2aSThomas Huth break; 5522fcf5ef2aSThomas Huth #endif 5523fcf5ef2aSThomas Huth default: 5524fcf5ef2aSThomas Huth goto illegal_insn; 5525fcf5ef2aSThomas Huth } 5526fcf5ef2aSThomas Huth } else { 5527fcf5ef2aSThomas Huth goto illegal_insn; 5528fcf5ef2aSThomas Huth } 5529fcf5ef2aSThomas Huth } 5530fcf5ef2aSThomas Huth break; 5531fcf5ef2aSThomas Huth } 5532878cc677SRichard Henderson advance_pc(dc); 5533fcf5ef2aSThomas Huth jmp_insn: 5534a6ca81cbSRichard Henderson return; 5535fcf5ef2aSThomas Huth illegal_insn: 5536fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5537a6ca81cbSRichard Henderson return; 5538fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5539fcf5ef2aSThomas Huth priv_insn: 5540fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5541a6ca81cbSRichard Henderson return; 5542fcf5ef2aSThomas Huth #endif 5543fcf5ef2aSThomas Huth nfpu_insn: 5544fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5545a6ca81cbSRichard Henderson return; 5546fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5547fcf5ef2aSThomas Huth nfq_insn: 5548fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5549a6ca81cbSRichard Henderson return; 5550fcf5ef2aSThomas Huth #endif 5551fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5552fcf5ef2aSThomas Huth ncp_insn: 5553fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5554a6ca81cbSRichard Henderson return; 5555fcf5ef2aSThomas Huth #endif 5556fcf5ef2aSThomas Huth } 5557fcf5ef2aSThomas Huth 55586e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5559fcf5ef2aSThomas Huth { 55606e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5561b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55626e61bc94SEmilio G. Cota int bound; 5563af00be49SEmilio G. Cota 5564af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 55656e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5566fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 55676e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5568576e1c4cSIgor Mammedov dc->def = &env->def; 55696e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 55706e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5571c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55726e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5573c9b459aaSArtyom Tarasenko #endif 5574fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5575fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 55766e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5577c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55786e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5579c9b459aaSArtyom Tarasenko #endif 5580fcf5ef2aSThomas Huth #endif 55816e61bc94SEmilio G. Cota /* 55826e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 55836e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 55846e61bc94SEmilio G. Cota */ 55856e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 55866e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5587af00be49SEmilio G. Cota } 5588fcf5ef2aSThomas Huth 55896e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 55906e61bc94SEmilio G. Cota { 55916e61bc94SEmilio G. Cota } 55926e61bc94SEmilio G. Cota 55936e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 55946e61bc94SEmilio G. Cota { 55956e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5596633c4283SRichard Henderson target_ulong npc = dc->npc; 55976e61bc94SEmilio G. Cota 5598633c4283SRichard Henderson if (npc & 3) { 5599633c4283SRichard Henderson switch (npc) { 5600633c4283SRichard Henderson case JUMP_PC: 5601fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5602633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5603633c4283SRichard Henderson break; 5604633c4283SRichard Henderson case DYNAMIC_PC: 5605633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5606633c4283SRichard Henderson npc = DYNAMIC_PC; 5607633c4283SRichard Henderson break; 5608633c4283SRichard Henderson default: 5609633c4283SRichard Henderson g_assert_not_reached(); 5610fcf5ef2aSThomas Huth } 56116e61bc94SEmilio G. Cota } 5612633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5613633c4283SRichard Henderson } 5614fcf5ef2aSThomas Huth 56156e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 56166e61bc94SEmilio G. Cota { 56176e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5618b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 56196e61bc94SEmilio G. Cota unsigned int insn; 5620fcf5ef2aSThomas Huth 56214e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5622af00be49SEmilio G. Cota dc->base.pc_next += 4; 5623878cc677SRichard Henderson 5624878cc677SRichard Henderson if (!decode(dc, insn)) { 5625878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5626878cc677SRichard Henderson } 5627fcf5ef2aSThomas Huth 5628af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 56296e61bc94SEmilio G. Cota return; 5630c5e6ccdfSEmilio G. Cota } 5631af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 56326e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5633af00be49SEmilio G. Cota } 56346e61bc94SEmilio G. Cota } 5635fcf5ef2aSThomas Huth 56366e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 56376e61bc94SEmilio G. Cota { 56386e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5639186e7890SRichard Henderson DisasDelayException *e, *e_next; 5640633c4283SRichard Henderson bool may_lookup; 56416e61bc94SEmilio G. Cota 564246bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 564346bb0137SMark Cave-Ayland case DISAS_NEXT: 564446bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5645633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5646fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5647fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5648633c4283SRichard Henderson break; 5649fcf5ef2aSThomas Huth } 5650633c4283SRichard Henderson 5651930f1865SRichard Henderson may_lookup = true; 5652633c4283SRichard Henderson if (dc->pc & 3) { 5653633c4283SRichard Henderson switch (dc->pc) { 5654633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5655633c4283SRichard Henderson break; 5656633c4283SRichard Henderson case DYNAMIC_PC: 5657633c4283SRichard Henderson may_lookup = false; 5658633c4283SRichard Henderson break; 5659633c4283SRichard Henderson default: 5660633c4283SRichard Henderson g_assert_not_reached(); 5661633c4283SRichard Henderson } 5662633c4283SRichard Henderson } else { 5663633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5664633c4283SRichard Henderson } 5665633c4283SRichard Henderson 5666930f1865SRichard Henderson if (dc->npc & 3) { 5667930f1865SRichard Henderson switch (dc->npc) { 5668930f1865SRichard Henderson case JUMP_PC: 5669930f1865SRichard Henderson gen_generic_branch(dc); 5670930f1865SRichard Henderson break; 5671930f1865SRichard Henderson case DYNAMIC_PC: 5672930f1865SRichard Henderson may_lookup = false; 5673930f1865SRichard Henderson break; 5674930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5675930f1865SRichard Henderson break; 5676930f1865SRichard Henderson default: 5677930f1865SRichard Henderson g_assert_not_reached(); 5678930f1865SRichard Henderson } 5679930f1865SRichard Henderson } else { 5680930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5681930f1865SRichard Henderson } 5682633c4283SRichard Henderson if (may_lookup) { 5683633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5684633c4283SRichard Henderson } else { 568507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5686fcf5ef2aSThomas Huth } 568746bb0137SMark Cave-Ayland break; 568846bb0137SMark Cave-Ayland 568946bb0137SMark Cave-Ayland case DISAS_NORETURN: 569046bb0137SMark Cave-Ayland break; 569146bb0137SMark Cave-Ayland 569246bb0137SMark Cave-Ayland case DISAS_EXIT: 569346bb0137SMark Cave-Ayland /* Exit TB */ 569446bb0137SMark Cave-Ayland save_state(dc); 569546bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 569646bb0137SMark Cave-Ayland break; 569746bb0137SMark Cave-Ayland 569846bb0137SMark Cave-Ayland default: 569946bb0137SMark Cave-Ayland g_assert_not_reached(); 5700fcf5ef2aSThomas Huth } 5701186e7890SRichard Henderson 5702186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5703186e7890SRichard Henderson gen_set_label(e->lab); 5704186e7890SRichard Henderson 5705186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5706186e7890SRichard Henderson if (e->npc % 4 == 0) { 5707186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5708186e7890SRichard Henderson } 5709186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5710186e7890SRichard Henderson 5711186e7890SRichard Henderson e_next = e->next; 5712186e7890SRichard Henderson g_free(e); 5713186e7890SRichard Henderson } 5714fcf5ef2aSThomas Huth } 57156e61bc94SEmilio G. Cota 57168eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 57178eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 57186e61bc94SEmilio G. Cota { 57198eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 57208eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 57216e61bc94SEmilio G. Cota } 57226e61bc94SEmilio G. Cota 57236e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 57246e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 57256e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 57266e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 57276e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 57286e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 57296e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 57306e61bc94SEmilio G. Cota }; 57316e61bc94SEmilio G. Cota 5732597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5733306c8721SRichard Henderson target_ulong pc, void *host_pc) 57346e61bc94SEmilio G. Cota { 57356e61bc94SEmilio G. Cota DisasContext dc = {}; 57366e61bc94SEmilio G. Cota 5737306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5738fcf5ef2aSThomas Huth } 5739fcf5ef2aSThomas Huth 574055c3ceefSRichard Henderson void sparc_tcg_init(void) 5741fcf5ef2aSThomas Huth { 5742fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5743fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5744fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5745fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5746fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5747fcf5ef2aSThomas Huth }; 5748fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5749fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5750fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5751fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5752fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5753fcf5ef2aSThomas Huth }; 5754fcf5ef2aSThomas Huth 5755fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5756fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5757fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5758fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5759fcf5ef2aSThomas Huth #else 5760fcf5ef2aSThomas Huth { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" }, 5761fcf5ef2aSThomas Huth #endif 5762fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5763fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5764fcf5ef2aSThomas Huth }; 5765fcf5ef2aSThomas Huth 5766fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5767fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5768fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5769fcf5ef2aSThomas Huth { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" }, 5770fcf5ef2aSThomas Huth { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" }, 5771fcf5ef2aSThomas Huth { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr), 5772fcf5ef2aSThomas Huth "hstick_cmpr" }, 5773fcf5ef2aSThomas Huth { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" }, 5774fcf5ef2aSThomas Huth { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" }, 5775fcf5ef2aSThomas Huth { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" }, 5776fcf5ef2aSThomas Huth { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" }, 5777fcf5ef2aSThomas Huth { &cpu_ver, offsetof(CPUSPARCState, version), "ver" }, 5778fcf5ef2aSThomas Huth #endif 5779fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5780fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5781fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5782fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5783fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5784fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5785fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5786fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5787fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 5788fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5789fcf5ef2aSThomas Huth #endif 5790fcf5ef2aSThomas Huth }; 5791fcf5ef2aSThomas Huth 5792fcf5ef2aSThomas Huth unsigned int i; 5793fcf5ef2aSThomas Huth 5794ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5795fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5796fcf5ef2aSThomas Huth "regwptr"); 5797fcf5ef2aSThomas Huth 5798fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5799ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5800fcf5ef2aSThomas Huth } 5801fcf5ef2aSThomas Huth 5802fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5803ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5804fcf5ef2aSThomas Huth } 5805fcf5ef2aSThomas Huth 5806f764718dSRichard Henderson cpu_regs[0] = NULL; 5807fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5808ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5809fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5810fcf5ef2aSThomas Huth gregnames[i]); 5811fcf5ef2aSThomas Huth } 5812fcf5ef2aSThomas Huth 5813fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5814fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5815fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5816fcf5ef2aSThomas Huth gregnames[i]); 5817fcf5ef2aSThomas Huth } 5818fcf5ef2aSThomas Huth 5819fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5820ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5821fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5822fcf5ef2aSThomas Huth fregnames[i]); 5823fcf5ef2aSThomas Huth } 5824fcf5ef2aSThomas Huth } 5825fcf5ef2aSThomas Huth 5826f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5827f36aaa53SRichard Henderson const TranslationBlock *tb, 5828f36aaa53SRichard Henderson const uint64_t *data) 5829fcf5ef2aSThomas Huth { 5830f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5831f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5832fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5833fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5834fcf5ef2aSThomas Huth 5835fcf5ef2aSThomas Huth env->pc = pc; 5836fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5837fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5838fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5839fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5840fcf5ef2aSThomas Huth if (env->cond) { 5841fcf5ef2aSThomas Huth env->npc = npc & ~3; 5842fcf5ef2aSThomas Huth } else { 5843fcf5ef2aSThomas Huth env->npc = pc + 4; 5844fcf5ef2aSThomas Huth } 5845fcf5ef2aSThomas Huth } else { 5846fcf5ef2aSThomas Huth env->npc = npc; 5847fcf5ef2aSThomas Huth } 5848fcf5ef2aSThomas Huth } 5849