xref: /openbmc/qemu/target/sparc/translate.c (revision 199d43efb176793d5e052947707285bcb49e6f82)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth    SPARC translation
3fcf5ef2aSThomas Huth 
4fcf5ef2aSThomas Huth    Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
5fcf5ef2aSThomas Huth    Copyright (C) 2003-2005 Fabrice Bellard
6fcf5ef2aSThomas Huth 
7fcf5ef2aSThomas Huth    This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth    modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth    License as published by the Free Software Foundation; either
105650b549SChetan Pant    version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth 
12fcf5ef2aSThomas Huth    This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth    but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth    Lesser General Public License for more details.
16fcf5ef2aSThomas Huth 
17fcf5ef2aSThomas Huth    You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth    License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth 
23fcf5ef2aSThomas Huth #include "cpu.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
26fcf5ef2aSThomas Huth #include "exec/exec-all.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h"
29fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
30c5e6ccdfSEmilio G. Cota #include "exec/translator.h"
31fcf5ef2aSThomas Huth #include "exec/log.h"
32fcf5ef2aSThomas Huth #include "asi.h"
33fcf5ef2aSThomas Huth 
34d53106c9SRichard Henderson #define HELPER_H "helper.h"
35d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
36d53106c9SRichard Henderson #undef  HELPER_H
37fcf5ef2aSThomas Huth 
38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64
39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E)                 qemu_build_not_reached()
4086b82fe0SRichard Henderson # define gen_helper_rett(E)                     qemu_build_not_reached()
410faef01bSRichard Henderson # define gen_helper_power_down(E)               qemu_build_not_reached()
4225524734SRichard Henderson # define gen_helper_wrpsr(E, S)                 qemu_build_not_reached()
43668bb9b7SRichard Henderson #else
440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S)         qemu_build_not_reached()
458f75b8a4SRichard Henderson # define gen_helper_done(E)                     qemu_build_not_reached()
46c6d83e4fSRichard Henderson # define gen_helper_fabsd(D, S)                 qemu_build_not_reached()
47e8325dc0SRichard Henderson # define gen_helper_flushw(E)                   qemu_build_not_reached()
48c6d83e4fSRichard Henderson # define gen_helper_fnegd(D, S)                 qemu_build_not_reached()
49af25071cSRichard Henderson # define gen_helper_rdccr(D, E)                 qemu_build_not_reached()
505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E)                 qemu_build_not_reached()
5125524734SRichard Henderson # define gen_helper_restored(E)                 qemu_build_not_reached()
528f75b8a4SRichard Henderson # define gen_helper_retry(E)                    qemu_build_not_reached()
5325524734SRichard Henderson # define gen_helper_saved(E)                    qemu_build_not_reached()
544ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B)           qemu_build_not_reached()
550faef01bSRichard Henderson # define gen_helper_set_softint(E, S)           qemu_build_not_reached()
56af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C)  qemu_build_not_reached()
579422278eSRichard Henderson # define gen_helper_tick_set_count(P, S)        qemu_build_not_reached()
58bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S)        qemu_build_not_reached()
594ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B)           qemu_build_not_reached()
600faef01bSRichard Henderson # define gen_helper_wrccr(E, S)                 qemu_build_not_reached()
619422278eSRichard Henderson # define gen_helper_wrcwp(E, S)                 qemu_build_not_reached()
629422278eSRichard Henderson # define gen_helper_wrgl(E, S)                  qemu_build_not_reached()
630faef01bSRichard Henderson # define gen_helper_write_softint(E, S)         qemu_build_not_reached()
649422278eSRichard Henderson # define gen_helper_wrpil(E, S)                 qemu_build_not_reached()
659422278eSRichard Henderson # define gen_helper_wrpstate(E, S)              qemu_build_not_reached()
668aa418b3SRichard Henderson # define gen_helper_fdtox                ({ qemu_build_not_reached(); NULL; })
67e06c9f83SRichard Henderson # define gen_helper_fexpand              ({ qemu_build_not_reached(); NULL; })
68e06c9f83SRichard Henderson # define gen_helper_fmul8sux16           ({ qemu_build_not_reached(); NULL; })
69e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16           ({ qemu_build_not_reached(); NULL; })
70e06c9f83SRichard Henderson # define gen_helper_fmul8x16al           ({ qemu_build_not_reached(); NULL; })
71e06c9f83SRichard Henderson # define gen_helper_fmul8x16au           ({ qemu_build_not_reached(); NULL; })
72e06c9f83SRichard Henderson # define gen_helper_fmul8x16             ({ qemu_build_not_reached(); NULL; })
73e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16          ({ qemu_build_not_reached(); NULL; })
74e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16          ({ qemu_build_not_reached(); NULL; })
75e06c9f83SRichard Henderson # define gen_helper_fpmerge              ({ qemu_build_not_reached(); NULL; })
76*199d43efSRichard Henderson # define gen_helper_fstox                ({ qemu_build_not_reached(); NULL; })
778aa418b3SRichard Henderson # define gen_helper_fxtod                ({ qemu_build_not_reached(); NULL; })
788c94bcd8SRichard Henderson # define gen_helper_fxtos                ({ qemu_build_not_reached(); NULL; })
79afb04344SRichard Henderson # define gen_helper_pdist                ({ qemu_build_not_reached(); NULL; })
80da681406SRichard Henderson # define FSR_LDXFSR_MASK                        0
81da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK                     0
82668bb9b7SRichard Henderson # define MAXTL_MASK                             0
83af25071cSRichard Henderson #endif
84af25071cSRichard Henderson 
85633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */
86633c4283SRichard Henderson #define DYNAMIC_PC         1
87633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */
88633c4283SRichard Henderson #define JUMP_PC            2
89633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */
90633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP  3
91fcf5ef2aSThomas Huth 
9246bb0137SMark Cave-Ayland #define DISAS_EXIT  DISAS_TARGET_0
9346bb0137SMark Cave-Ayland 
94fcf5ef2aSThomas Huth /* global register indexes */
95fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr;
96fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst;
97fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op;
98fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr;
99fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc;
100fcf5ef2aSThomas Huth static TCGv cpu_regs[32];
101fcf5ef2aSThomas Huth static TCGv cpu_y;
102fcf5ef2aSThomas Huth static TCGv cpu_tbr;
103fcf5ef2aSThomas Huth static TCGv cpu_cond;
104fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
105fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs;
106fcf5ef2aSThomas Huth static TCGv cpu_gsr;
107fcf5ef2aSThomas Huth #else
108af25071cSRichard Henderson # define cpu_fprs               ({ qemu_build_not_reached(); (TCGv)NULL; })
109af25071cSRichard Henderson # define cpu_gsr                ({ qemu_build_not_reached(); (TCGv)NULL; })
110fcf5ef2aSThomas Huth #endif
111fcf5ef2aSThomas Huth /* Floating point registers */
112fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS];
113fcf5ef2aSThomas Huth 
114af25071cSRichard Henderson #define env_field_offsetof(X)     offsetof(CPUSPARCState, X)
115af25071cSRichard Henderson #ifdef TARGET_SPARC64
116cd6269f7SRichard Henderson # define env32_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
117af25071cSRichard Henderson # define env64_field_offsetof(X)  env_field_offsetof(X)
118af25071cSRichard Henderson #else
119cd6269f7SRichard Henderson # define env32_field_offsetof(X)  env_field_offsetof(X)
120af25071cSRichard Henderson # define env64_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
121af25071cSRichard Henderson #endif
122af25071cSRichard Henderson 
123186e7890SRichard Henderson typedef struct DisasDelayException {
124186e7890SRichard Henderson     struct DisasDelayException *next;
125186e7890SRichard Henderson     TCGLabel *lab;
126186e7890SRichard Henderson     TCGv_i32 excp;
127186e7890SRichard Henderson     /* Saved state at parent insn. */
128186e7890SRichard Henderson     target_ulong pc;
129186e7890SRichard Henderson     target_ulong npc;
130186e7890SRichard Henderson } DisasDelayException;
131186e7890SRichard Henderson 
132fcf5ef2aSThomas Huth typedef struct DisasContext {
133af00be49SEmilio G. Cota     DisasContextBase base;
134fcf5ef2aSThomas Huth     target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
135fcf5ef2aSThomas Huth     target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
136fcf5ef2aSThomas Huth     target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
137fcf5ef2aSThomas Huth     int mem_idx;
138c9b459aaSArtyom Tarasenko     bool fpu_enabled;
139c9b459aaSArtyom Tarasenko     bool address_mask_32bit;
140c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
141c9b459aaSArtyom Tarasenko     bool supervisor;
142c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64
143c9b459aaSArtyom Tarasenko     bool hypervisor;
144c9b459aaSArtyom Tarasenko #endif
145c9b459aaSArtyom Tarasenko #endif
146c9b459aaSArtyom Tarasenko 
147fcf5ef2aSThomas Huth     uint32_t cc_op;  /* current CC operation */
148fcf5ef2aSThomas Huth     sparc_def_t *def;
149fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
150fcf5ef2aSThomas Huth     int fprs_dirty;
151fcf5ef2aSThomas Huth     int asi;
152fcf5ef2aSThomas Huth #endif
153186e7890SRichard Henderson     DisasDelayException *delay_excp_list;
154fcf5ef2aSThomas Huth } DisasContext;
155fcf5ef2aSThomas Huth 
156fcf5ef2aSThomas Huth typedef struct {
157fcf5ef2aSThomas Huth     TCGCond cond;
158fcf5ef2aSThomas Huth     bool is_bool;
159fcf5ef2aSThomas Huth     TCGv c1, c2;
160fcf5ef2aSThomas Huth } DisasCompare;
161fcf5ef2aSThomas Huth 
162fcf5ef2aSThomas Huth // This function uses non-native bit order
163fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO)                                  \
164fcf5ef2aSThomas Huth     ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
165fcf5ef2aSThomas Huth 
166fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0
167fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO)               \
168fcf5ef2aSThomas Huth     GET_FIELD(X, 31 - (TO), 31 - (FROM))
169fcf5ef2aSThomas Huth 
170fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
171fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
172fcf5ef2aSThomas Huth 
173fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
174fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
175fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c))
176fcf5ef2aSThomas Huth #else
177fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e)
178fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c)
179fcf5ef2aSThomas Huth #endif
180fcf5ef2aSThomas Huth 
181fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff
182fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f
183fcf5ef2aSThomas Huth 
184fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13))
185fcf5ef2aSThomas Huth 
1860c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd)
187fcf5ef2aSThomas Huth {
188fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64)
189fcf5ef2aSThomas Huth     int bit = (rd < 32) ? 1 : 2;
190fcf5ef2aSThomas Huth     /* If we know we've already set this bit within the TB,
191fcf5ef2aSThomas Huth        we can avoid setting it again.  */
192fcf5ef2aSThomas Huth     if (!(dc->fprs_dirty & bit)) {
193fcf5ef2aSThomas Huth         dc->fprs_dirty |= bit;
194fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit);
195fcf5ef2aSThomas Huth     }
196fcf5ef2aSThomas Huth #endif
197fcf5ef2aSThomas Huth }
198fcf5ef2aSThomas Huth 
199fcf5ef2aSThomas Huth /* floating point registers moves */
200fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src)
201fcf5ef2aSThomas Huth {
20236ab4623SRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
203dc41aa7dSRichard Henderson     if (src & 1) {
204dc41aa7dSRichard Henderson         tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]);
205dc41aa7dSRichard Henderson     } else {
206dc41aa7dSRichard Henderson         tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]);
207fcf5ef2aSThomas Huth     }
208dc41aa7dSRichard Henderson     return ret;
209fcf5ef2aSThomas Huth }
210fcf5ef2aSThomas Huth 
211fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v)
212fcf5ef2aSThomas Huth {
2138e7bbc75SRichard Henderson     TCGv_i64 t = tcg_temp_new_i64();
2148e7bbc75SRichard Henderson 
2158e7bbc75SRichard Henderson     tcg_gen_extu_i32_i64(t, v);
216fcf5ef2aSThomas Huth     tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t,
217fcf5ef2aSThomas Huth                         (dst & 1 ? 0 : 32), 32);
218fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
219fcf5ef2aSThomas Huth }
220fcf5ef2aSThomas Huth 
221fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc)
222fcf5ef2aSThomas Huth {
22336ab4623SRichard Henderson     return tcg_temp_new_i32();
224fcf5ef2aSThomas Huth }
225fcf5ef2aSThomas Huth 
226fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src)
227fcf5ef2aSThomas Huth {
228fcf5ef2aSThomas Huth     src = DFPREG(src);
229fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
230fcf5ef2aSThomas Huth }
231fcf5ef2aSThomas Huth 
232fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v)
233fcf5ef2aSThomas Huth {
234fcf5ef2aSThomas Huth     dst = DFPREG(dst);
235fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v);
236fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
237fcf5ef2aSThomas Huth }
238fcf5ef2aSThomas Huth 
239fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst)
240fcf5ef2aSThomas Huth {
241fcf5ef2aSThomas Huth     return cpu_fpr[DFPREG(dst) / 2];
242fcf5ef2aSThomas Huth }
243fcf5ef2aSThomas Huth 
244fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src)
245fcf5ef2aSThomas Huth {
246ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
247fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
248ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
249fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
250fcf5ef2aSThomas Huth }
251fcf5ef2aSThomas Huth 
252fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src)
253fcf5ef2aSThomas Huth {
254ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) +
255fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
256ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) +
257fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
258fcf5ef2aSThomas Huth }
259fcf5ef2aSThomas Huth 
260fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst)
261fcf5ef2aSThomas Huth {
262ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
263fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
264ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
265fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
266fcf5ef2aSThomas Huth }
267fcf5ef2aSThomas Huth 
268fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
269fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs)
270fcf5ef2aSThomas Huth {
271fcf5ef2aSThomas Huth     rd = QFPREG(rd);
272fcf5ef2aSThomas Huth     rs = QFPREG(rs);
273fcf5ef2aSThomas Huth 
274fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]);
275fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]);
276fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, rd);
277fcf5ef2aSThomas Huth }
278fcf5ef2aSThomas Huth #endif
279fcf5ef2aSThomas Huth 
280fcf5ef2aSThomas Huth /* moves */
281fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
282fcf5ef2aSThomas Huth #define supervisor(dc) 0
283fcf5ef2aSThomas Huth #define hypervisor(dc) 0
284fcf5ef2aSThomas Huth #else
285fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
286c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor)
287c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor)
288fcf5ef2aSThomas Huth #else
289c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor)
290668bb9b7SRichard Henderson #define hypervisor(dc) 0
291fcf5ef2aSThomas Huth #endif
292fcf5ef2aSThomas Huth #endif
293fcf5ef2aSThomas Huth 
294b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64)
295b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
296b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32)
297b1bc09eaSRichard Henderson # define AM_CHECK(dc)  true
298b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY)
299b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
300fcf5ef2aSThomas Huth #else
301b1bc09eaSRichard Henderson # define AM_CHECK(dc)  ((dc)->address_mask_32bit)
302fcf5ef2aSThomas Huth #endif
303fcf5ef2aSThomas Huth 
3040c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr)
305fcf5ef2aSThomas Huth {
306b1bc09eaSRichard Henderson     if (AM_CHECK(dc)) {
307fcf5ef2aSThomas Huth         tcg_gen_andi_tl(addr, addr, 0xffffffffULL);
308b1bc09eaSRichard Henderson     }
309fcf5ef2aSThomas Huth }
310fcf5ef2aSThomas Huth 
31123ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr)
31223ada1b1SRichard Henderson {
31323ada1b1SRichard Henderson     return AM_CHECK(dc) ? (uint32_t)addr : addr;
31423ada1b1SRichard Henderson }
31523ada1b1SRichard Henderson 
3160c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg)
317fcf5ef2aSThomas Huth {
318fcf5ef2aSThomas Huth     if (reg > 0) {
319fcf5ef2aSThomas Huth         assert(reg < 32);
320fcf5ef2aSThomas Huth         return cpu_regs[reg];
321fcf5ef2aSThomas Huth     } else {
32252123f14SRichard Henderson         TCGv t = tcg_temp_new();
323fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, 0);
324fcf5ef2aSThomas Huth         return t;
325fcf5ef2aSThomas Huth     }
326fcf5ef2aSThomas Huth }
327fcf5ef2aSThomas Huth 
3280c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v)
329fcf5ef2aSThomas Huth {
330fcf5ef2aSThomas Huth     if (reg > 0) {
331fcf5ef2aSThomas Huth         assert(reg < 32);
332fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_regs[reg], v);
333fcf5ef2aSThomas Huth     }
334fcf5ef2aSThomas Huth }
335fcf5ef2aSThomas Huth 
3360c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg)
337fcf5ef2aSThomas Huth {
338fcf5ef2aSThomas Huth     if (reg > 0) {
339fcf5ef2aSThomas Huth         assert(reg < 32);
340fcf5ef2aSThomas Huth         return cpu_regs[reg];
341fcf5ef2aSThomas Huth     } else {
34252123f14SRichard Henderson         return tcg_temp_new();
343fcf5ef2aSThomas Huth     }
344fcf5ef2aSThomas Huth }
345fcf5ef2aSThomas Huth 
3465645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc)
347fcf5ef2aSThomas Huth {
3485645aa2eSRichard Henderson     return translator_use_goto_tb(&s->base, pc) &&
3495645aa2eSRichard Henderson            translator_use_goto_tb(&s->base, npc);
350fcf5ef2aSThomas Huth }
351fcf5ef2aSThomas Huth 
3525645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num,
353fcf5ef2aSThomas Huth                         target_ulong pc, target_ulong npc)
354fcf5ef2aSThomas Huth {
355fcf5ef2aSThomas Huth     if (use_goto_tb(s, pc, npc))  {
356fcf5ef2aSThomas Huth         /* jump to same page: we can use a direct jump */
357fcf5ef2aSThomas Huth         tcg_gen_goto_tb(tb_num);
358fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
359fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
36007ea28b4SRichard Henderson         tcg_gen_exit_tb(s->base.tb, tb_num);
361fcf5ef2aSThomas Huth     } else {
362f67ccb2fSRichard Henderson         /* jump to another page: we can use an indirect jump */
363fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
364fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
365f67ccb2fSRichard Henderson         tcg_gen_lookup_and_goto_ptr();
366fcf5ef2aSThomas Huth     }
367fcf5ef2aSThomas Huth }
368fcf5ef2aSThomas Huth 
369fcf5ef2aSThomas Huth // XXX suboptimal
3700c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src)
371fcf5ef2aSThomas Huth {
372fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3730b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1);
374fcf5ef2aSThomas Huth }
375fcf5ef2aSThomas Huth 
3760c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src)
377fcf5ef2aSThomas Huth {
378fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3790b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1);
380fcf5ef2aSThomas Huth }
381fcf5ef2aSThomas Huth 
3820c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src)
383fcf5ef2aSThomas Huth {
384fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3850b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1);
386fcf5ef2aSThomas Huth }
387fcf5ef2aSThomas Huth 
3880c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src)
389fcf5ef2aSThomas Huth {
390fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3910b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1);
392fcf5ef2aSThomas Huth }
393fcf5ef2aSThomas Huth 
3940c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2)
395fcf5ef2aSThomas Huth {
396fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
397fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
398fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
399fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
400fcf5ef2aSThomas Huth }
401fcf5ef2aSThomas Huth 
402fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void)
403fcf5ef2aSThomas Huth {
404fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
405fcf5ef2aSThomas Huth 
406fcf5ef2aSThomas Huth     /* Carry is computed from a previous add: (dst < src)  */
407fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
408fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
409fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
410fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst);
411fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src);
412fcf5ef2aSThomas Huth #else
413fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_dst;
414fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src;
415fcf5ef2aSThomas Huth #endif
416fcf5ef2aSThomas Huth 
417fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
418fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
419fcf5ef2aSThomas Huth 
420fcf5ef2aSThomas Huth     return carry_32;
421fcf5ef2aSThomas Huth }
422fcf5ef2aSThomas Huth 
423fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void)
424fcf5ef2aSThomas Huth {
425fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
426fcf5ef2aSThomas Huth 
427fcf5ef2aSThomas Huth     /* Carry is computed from a previous borrow: (src1 < src2)  */
428fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
429fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
430fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
431fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src);
432fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2);
433fcf5ef2aSThomas Huth #else
434fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_src;
435fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src2;
436fcf5ef2aSThomas Huth #endif
437fcf5ef2aSThomas Huth 
438fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
439fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
440fcf5ef2aSThomas Huth 
441fcf5ef2aSThomas Huth     return carry_32;
442fcf5ef2aSThomas Huth }
443fcf5ef2aSThomas Huth 
444420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2,
445420a187dSRichard Henderson                             TCGv_i32 carry_32, bool update_cc)
446fcf5ef2aSThomas Huth {
447fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, src1, src2);
448fcf5ef2aSThomas Huth 
449420a187dSRichard Henderson #ifdef TARGET_SPARC64
450420a187dSRichard Henderson     TCGv carry = tcg_temp_new();
451420a187dSRichard Henderson     tcg_gen_extu_i32_tl(carry, carry_32);
452420a187dSRichard Henderson     tcg_gen_add_tl(dst, dst, carry);
453fcf5ef2aSThomas Huth #else
454420a187dSRichard Henderson     tcg_gen_add_i32(dst, dst, carry_32);
455fcf5ef2aSThomas Huth #endif
456fcf5ef2aSThomas Huth 
457fcf5ef2aSThomas Huth     if (update_cc) {
458420a187dSRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
459fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
460fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
461fcf5ef2aSThomas Huth     }
462fcf5ef2aSThomas Huth }
463fcf5ef2aSThomas Huth 
464420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc)
465420a187dSRichard Henderson {
466420a187dSRichard Henderson     TCGv discard;
467420a187dSRichard Henderson 
468420a187dSRichard Henderson     if (TARGET_LONG_BITS == 64) {
469420a187dSRichard Henderson         gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc);
470420a187dSRichard Henderson         return;
471420a187dSRichard Henderson     }
472420a187dSRichard Henderson 
473420a187dSRichard Henderson     /*
474420a187dSRichard Henderson      * We can re-use the host's hardware carry generation by using
475420a187dSRichard Henderson      * an ADD2 opcode.  We discard the low part of the output.
476420a187dSRichard Henderson      * Ideally we'd combine this operation with the add that
477420a187dSRichard Henderson      * generated the carry in the first place.
478420a187dSRichard Henderson      */
479420a187dSRichard Henderson     discard = tcg_temp_new();
480420a187dSRichard Henderson     tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
481420a187dSRichard Henderson 
482420a187dSRichard Henderson     if (update_cc) {
483420a187dSRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
484420a187dSRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, src1);
485420a187dSRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, src2);
486420a187dSRichard Henderson     }
487420a187dSRichard Henderson }
488420a187dSRichard Henderson 
489420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2)
490420a187dSRichard Henderson {
491420a187dSRichard Henderson     gen_op_addc_int_add(dst, src1, src2, false);
492420a187dSRichard Henderson }
493420a187dSRichard Henderson 
494420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2)
495420a187dSRichard Henderson {
496420a187dSRichard Henderson     gen_op_addc_int_add(dst, src1, src2, true);
497420a187dSRichard Henderson }
498420a187dSRichard Henderson 
499420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2)
500420a187dSRichard Henderson {
501420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false);
502420a187dSRichard Henderson }
503420a187dSRichard Henderson 
504420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2)
505420a187dSRichard Henderson {
506420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true);
507420a187dSRichard Henderson }
508420a187dSRichard Henderson 
509420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2,
510420a187dSRichard Henderson                                     bool update_cc)
511420a187dSRichard Henderson {
512420a187dSRichard Henderson     TCGv_i32 carry_32 = tcg_temp_new_i32();
513420a187dSRichard Henderson     gen_helper_compute_C_icc(carry_32, tcg_env);
514420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, carry_32, update_cc);
515420a187dSRichard Henderson }
516420a187dSRichard Henderson 
517420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2)
518420a187dSRichard Henderson {
519420a187dSRichard Henderson     gen_op_addc_int_generic(dst, src1, src2, false);
520420a187dSRichard Henderson }
521420a187dSRichard Henderson 
522420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2)
523420a187dSRichard Henderson {
524420a187dSRichard Henderson     gen_op_addc_int_generic(dst, src1, src2, true);
525420a187dSRichard Henderson }
526420a187dSRichard Henderson 
5270c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2)
528fcf5ef2aSThomas Huth {
529fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
530fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
531fcf5ef2aSThomas Huth     tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
532fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
533fcf5ef2aSThomas Huth }
534fcf5ef2aSThomas Huth 
535dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2,
536dfebb950SRichard Henderson                             TCGv_i32 carry_32, bool update_cc)
537fcf5ef2aSThomas Huth {
538fcf5ef2aSThomas Huth     TCGv carry;
539fcf5ef2aSThomas Huth 
540fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
541fcf5ef2aSThomas Huth     carry = tcg_temp_new();
542fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
543fcf5ef2aSThomas Huth #else
544fcf5ef2aSThomas Huth     carry = carry_32;
545fcf5ef2aSThomas Huth #endif
546fcf5ef2aSThomas Huth 
547fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, src1, src2);
548fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, dst, carry);
549fcf5ef2aSThomas Huth 
550fcf5ef2aSThomas Huth     if (update_cc) {
551dfebb950SRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
552fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
553fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
554fcf5ef2aSThomas Huth     }
555fcf5ef2aSThomas Huth }
556fcf5ef2aSThomas Huth 
557dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2)
558dfebb950SRichard Henderson {
559dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false);
560dfebb950SRichard Henderson }
561dfebb950SRichard Henderson 
562dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2)
563dfebb950SRichard Henderson {
564dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true);
565dfebb950SRichard Henderson }
566dfebb950SRichard Henderson 
567dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc)
568dfebb950SRichard Henderson {
569dfebb950SRichard Henderson     TCGv discard;
570dfebb950SRichard Henderson 
571dfebb950SRichard Henderson     if (TARGET_LONG_BITS == 64) {
572dfebb950SRichard Henderson         gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc);
573dfebb950SRichard Henderson         return;
574dfebb950SRichard Henderson     }
575dfebb950SRichard Henderson 
576dfebb950SRichard Henderson     /*
577dfebb950SRichard Henderson      * We can re-use the host's hardware carry generation by using
578dfebb950SRichard Henderson      * a SUB2 opcode.  We discard the low part of the output.
579dfebb950SRichard Henderson      */
580dfebb950SRichard Henderson     discard = tcg_temp_new();
581dfebb950SRichard Henderson     tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
582dfebb950SRichard Henderson 
583dfebb950SRichard Henderson     if (update_cc) {
584dfebb950SRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
585dfebb950SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, src1);
586dfebb950SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, src2);
587dfebb950SRichard Henderson     }
588dfebb950SRichard Henderson }
589dfebb950SRichard Henderson 
590dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2)
591dfebb950SRichard Henderson {
592dfebb950SRichard Henderson     gen_op_subc_int_sub(dst, src1, src2, false);
593dfebb950SRichard Henderson }
594dfebb950SRichard Henderson 
595dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2)
596dfebb950SRichard Henderson {
597dfebb950SRichard Henderson     gen_op_subc_int_sub(dst, src1, src2, true);
598dfebb950SRichard Henderson }
599dfebb950SRichard Henderson 
600dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2,
601dfebb950SRichard Henderson                                     bool update_cc)
602dfebb950SRichard Henderson {
603dfebb950SRichard Henderson     TCGv_i32 carry_32 = tcg_temp_new_i32();
604dfebb950SRichard Henderson 
605dfebb950SRichard Henderson     gen_helper_compute_C_icc(carry_32, tcg_env);
606dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, carry_32, update_cc);
607dfebb950SRichard Henderson }
608dfebb950SRichard Henderson 
609dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2)
610dfebb950SRichard Henderson {
611dfebb950SRichard Henderson     gen_op_subc_int_generic(dst, src1, src2, false);
612dfebb950SRichard Henderson }
613dfebb950SRichard Henderson 
614dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2)
615dfebb950SRichard Henderson {
616dfebb950SRichard Henderson     gen_op_subc_int_generic(dst, src1, src2, true);
617dfebb950SRichard Henderson }
618dfebb950SRichard Henderson 
6190c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2)
620fcf5ef2aSThomas Huth {
621fcf5ef2aSThomas Huth     TCGv r_temp, zero, t0;
622fcf5ef2aSThomas Huth 
623fcf5ef2aSThomas Huth     r_temp = tcg_temp_new();
624fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
625fcf5ef2aSThomas Huth 
626fcf5ef2aSThomas Huth     /* old op:
627fcf5ef2aSThomas Huth     if (!(env->y & 1))
628fcf5ef2aSThomas Huth         T1 = 0;
629fcf5ef2aSThomas Huth     */
63000ab7e61SRichard Henderson     zero = tcg_constant_tl(0);
631fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff);
632fcf5ef2aSThomas Huth     tcg_gen_andi_tl(r_temp, cpu_y, 0x1);
633fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff);
634fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero,
635fcf5ef2aSThomas Huth                        zero, cpu_cc_src2);
636fcf5ef2aSThomas Huth 
637fcf5ef2aSThomas Huth     // b2 = T0 & 1;
638fcf5ef2aSThomas Huth     // env->y = (b2 << 31) | (env->y >> 1);
6390b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_y, 1, 31);
64008d64e0dSPhilippe Mathieu-Daudé     tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1);
641fcf5ef2aSThomas Huth 
642fcf5ef2aSThomas Huth     // b1 = N ^ V;
643fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, cpu_psr);
644fcf5ef2aSThomas Huth     gen_mov_reg_V(r_temp, cpu_psr);
645fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t0, t0, r_temp);
646fcf5ef2aSThomas Huth 
647fcf5ef2aSThomas Huth     // T0 = (b1 << 31) | (T0 >> 1);
648fcf5ef2aSThomas Huth     // src1 = T0;
649fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, t0, 31);
650fcf5ef2aSThomas Huth     tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1);
651fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
652fcf5ef2aSThomas Huth 
653fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
654fcf5ef2aSThomas Huth 
655fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
656fcf5ef2aSThomas Huth }
657fcf5ef2aSThomas Huth 
6580c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext)
659fcf5ef2aSThomas Huth {
660fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32
661fcf5ef2aSThomas Huth     if (sign_ext) {
662fcf5ef2aSThomas Huth         tcg_gen_muls2_tl(dst, cpu_y, src1, src2);
663fcf5ef2aSThomas Huth     } else {
664fcf5ef2aSThomas Huth         tcg_gen_mulu2_tl(dst, cpu_y, src1, src2);
665fcf5ef2aSThomas Huth     }
666fcf5ef2aSThomas Huth #else
667fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new_i64();
668fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new_i64();
669fcf5ef2aSThomas Huth 
670fcf5ef2aSThomas Huth     if (sign_ext) {
671fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t0, src1);
672fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t1, src2);
673fcf5ef2aSThomas Huth     } else {
674fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t0, src1);
675fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t1, src2);
676fcf5ef2aSThomas Huth     }
677fcf5ef2aSThomas Huth 
678fcf5ef2aSThomas Huth     tcg_gen_mul_i64(dst, t0, t1);
679fcf5ef2aSThomas Huth     tcg_gen_shri_i64(cpu_y, dst, 32);
680fcf5ef2aSThomas Huth #endif
681fcf5ef2aSThomas Huth }
682fcf5ef2aSThomas Huth 
6830c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2)
684fcf5ef2aSThomas Huth {
685fcf5ef2aSThomas Huth     /* zero-extend truncated operands before multiplication */
686fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 0);
687fcf5ef2aSThomas Huth }
688fcf5ef2aSThomas Huth 
6890c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2)
690fcf5ef2aSThomas Huth {
691fcf5ef2aSThomas Huth     /* sign-extend truncated operands before multiplication */
692fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 1);
693fcf5ef2aSThomas Huth }
694fcf5ef2aSThomas Huth 
6954ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2)
6964ee85ea9SRichard Henderson {
6974ee85ea9SRichard Henderson     gen_helper_udivx(dst, tcg_env, src1, src2);
6984ee85ea9SRichard Henderson }
6994ee85ea9SRichard Henderson 
7004ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2)
7014ee85ea9SRichard Henderson {
7024ee85ea9SRichard Henderson     gen_helper_sdivx(dst, tcg_env, src1, src2);
7034ee85ea9SRichard Henderson }
7044ee85ea9SRichard Henderson 
705c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2)
706c2636853SRichard Henderson {
707c2636853SRichard Henderson     gen_helper_udiv(dst, tcg_env, src1, src2);
708c2636853SRichard Henderson }
709c2636853SRichard Henderson 
710c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2)
711c2636853SRichard Henderson {
712c2636853SRichard Henderson     gen_helper_sdiv(dst, tcg_env, src1, src2);
713c2636853SRichard Henderson }
714c2636853SRichard Henderson 
715c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2)
716c2636853SRichard Henderson {
717c2636853SRichard Henderson     gen_helper_udiv_cc(dst, tcg_env, src1, src2);
718c2636853SRichard Henderson }
719c2636853SRichard Henderson 
720c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2)
721c2636853SRichard Henderson {
722c2636853SRichard Henderson     gen_helper_sdiv_cc(dst, tcg_env, src1, src2);
723c2636853SRichard Henderson }
724c2636853SRichard Henderson 
725a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2)
726a9aba13dSRichard Henderson {
727a9aba13dSRichard Henderson     gen_helper_taddcctv(dst, tcg_env, src1, src2);
728a9aba13dSRichard Henderson }
729a9aba13dSRichard Henderson 
730a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2)
731a9aba13dSRichard Henderson {
732a9aba13dSRichard Henderson     gen_helper_tsubcctv(dst, tcg_env, src1, src2);
733a9aba13dSRichard Henderson }
734a9aba13dSRichard Henderson 
7359c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2)
7369c6ec5bcSRichard Henderson {
7379c6ec5bcSRichard Henderson     tcg_gen_ctpop_tl(dst, src2);
7389c6ec5bcSRichard Henderson }
7399c6ec5bcSRichard Henderson 
74045bfed3bSRichard Henderson #ifndef TARGET_SPARC64
74145bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2)
74245bfed3bSRichard Henderson {
74345bfed3bSRichard Henderson     g_assert_not_reached();
74445bfed3bSRichard Henderson }
74545bfed3bSRichard Henderson #endif
74645bfed3bSRichard Henderson 
74745bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2)
74845bfed3bSRichard Henderson {
74945bfed3bSRichard Henderson     gen_helper_array8(dst, src1, src2);
75045bfed3bSRichard Henderson     tcg_gen_shli_tl(dst, dst, 1);
75145bfed3bSRichard Henderson }
75245bfed3bSRichard Henderson 
75345bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2)
75445bfed3bSRichard Henderson {
75545bfed3bSRichard Henderson     gen_helper_array8(dst, src1, src2);
75645bfed3bSRichard Henderson     tcg_gen_shli_tl(dst, dst, 2);
75745bfed3bSRichard Henderson }
75845bfed3bSRichard Henderson 
7594b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2)
7604b6edc0aSRichard Henderson {
7614b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
7624b6edc0aSRichard Henderson     gen_helper_fpack32(dst, cpu_gsr, src1, src2);
7634b6edc0aSRichard Henderson #else
7644b6edc0aSRichard Henderson     g_assert_not_reached();
7654b6edc0aSRichard Henderson #endif
7664b6edc0aSRichard Henderson }
7674b6edc0aSRichard Henderson 
7684b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2)
7694b6edc0aSRichard Henderson {
7704b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
7714b6edc0aSRichard Henderson     TCGv t1, t2, shift;
7724b6edc0aSRichard Henderson 
7734b6edc0aSRichard Henderson     t1 = tcg_temp_new();
7744b6edc0aSRichard Henderson     t2 = tcg_temp_new();
7754b6edc0aSRichard Henderson     shift = tcg_temp_new();
7764b6edc0aSRichard Henderson 
7774b6edc0aSRichard Henderson     tcg_gen_andi_tl(shift, cpu_gsr, 7);
7784b6edc0aSRichard Henderson     tcg_gen_shli_tl(shift, shift, 3);
7794b6edc0aSRichard Henderson     tcg_gen_shl_tl(t1, s1, shift);
7804b6edc0aSRichard Henderson 
7814b6edc0aSRichard Henderson     /*
7824b6edc0aSRichard Henderson      * A shift of 64 does not produce 0 in TCG.  Divide this into a
7834b6edc0aSRichard Henderson      * shift of (up to 63) followed by a constant shift of 1.
7844b6edc0aSRichard Henderson      */
7854b6edc0aSRichard Henderson     tcg_gen_xori_tl(shift, shift, 63);
7864b6edc0aSRichard Henderson     tcg_gen_shr_tl(t2, s2, shift);
7874b6edc0aSRichard Henderson     tcg_gen_shri_tl(t2, t2, 1);
7884b6edc0aSRichard Henderson 
7894b6edc0aSRichard Henderson     tcg_gen_or_tl(dst, t1, t2);
7904b6edc0aSRichard Henderson #else
7914b6edc0aSRichard Henderson     g_assert_not_reached();
7924b6edc0aSRichard Henderson #endif
7934b6edc0aSRichard Henderson }
7944b6edc0aSRichard Henderson 
7954b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2)
7964b6edc0aSRichard Henderson {
7974b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
7984b6edc0aSRichard Henderson     gen_helper_bshuffle(dst, cpu_gsr, src1, src2);
7994b6edc0aSRichard Henderson #else
8004b6edc0aSRichard Henderson     g_assert_not_reached();
8014b6edc0aSRichard Henderson #endif
8024b6edc0aSRichard Henderson }
8034b6edc0aSRichard Henderson 
804fcf5ef2aSThomas Huth // 1
8050c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst)
806fcf5ef2aSThomas Huth {
807fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 1);
808fcf5ef2aSThomas Huth }
809fcf5ef2aSThomas Huth 
810fcf5ef2aSThomas Huth // Z
8110c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src)
812fcf5ef2aSThomas Huth {
813fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
814fcf5ef2aSThomas Huth }
815fcf5ef2aSThomas Huth 
816fcf5ef2aSThomas Huth // Z | (N ^ V)
8170c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src)
818fcf5ef2aSThomas Huth {
819fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
820fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, src);
821fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
822fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
823fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
824fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
825fcf5ef2aSThomas Huth }
826fcf5ef2aSThomas Huth 
827fcf5ef2aSThomas Huth // N ^ V
8280c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src)
829fcf5ef2aSThomas Huth {
830fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
831fcf5ef2aSThomas Huth     gen_mov_reg_V(t0, src);
832fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
833fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
834fcf5ef2aSThomas Huth }
835fcf5ef2aSThomas Huth 
836fcf5ef2aSThomas Huth // C | Z
8370c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src)
838fcf5ef2aSThomas Huth {
839fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
840fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
841fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
842fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
843fcf5ef2aSThomas Huth }
844fcf5ef2aSThomas Huth 
845fcf5ef2aSThomas Huth // C
8460c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src)
847fcf5ef2aSThomas Huth {
848fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
849fcf5ef2aSThomas Huth }
850fcf5ef2aSThomas Huth 
851fcf5ef2aSThomas Huth // V
8520c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src)
853fcf5ef2aSThomas Huth {
854fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
855fcf5ef2aSThomas Huth }
856fcf5ef2aSThomas Huth 
857fcf5ef2aSThomas Huth // 0
8580c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst)
859fcf5ef2aSThomas Huth {
860fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 0);
861fcf5ef2aSThomas Huth }
862fcf5ef2aSThomas Huth 
863fcf5ef2aSThomas Huth // N
8640c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src)
865fcf5ef2aSThomas Huth {
866fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
867fcf5ef2aSThomas Huth }
868fcf5ef2aSThomas Huth 
869fcf5ef2aSThomas Huth // !Z
8700c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src)
871fcf5ef2aSThomas Huth {
872fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
873fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
874fcf5ef2aSThomas Huth }
875fcf5ef2aSThomas Huth 
876fcf5ef2aSThomas Huth // !(Z | (N ^ V))
8770c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src)
878fcf5ef2aSThomas Huth {
879fcf5ef2aSThomas Huth     gen_op_eval_ble(dst, src);
880fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
881fcf5ef2aSThomas Huth }
882fcf5ef2aSThomas Huth 
883fcf5ef2aSThomas Huth // !(N ^ V)
8840c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src)
885fcf5ef2aSThomas Huth {
886fcf5ef2aSThomas Huth     gen_op_eval_bl(dst, src);
887fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
888fcf5ef2aSThomas Huth }
889fcf5ef2aSThomas Huth 
890fcf5ef2aSThomas Huth // !(C | Z)
8910c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src)
892fcf5ef2aSThomas Huth {
893fcf5ef2aSThomas Huth     gen_op_eval_bleu(dst, src);
894fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
895fcf5ef2aSThomas Huth }
896fcf5ef2aSThomas Huth 
897fcf5ef2aSThomas Huth // !C
8980c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src)
899fcf5ef2aSThomas Huth {
900fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
901fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
902fcf5ef2aSThomas Huth }
903fcf5ef2aSThomas Huth 
904fcf5ef2aSThomas Huth // !N
9050c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src)
906fcf5ef2aSThomas Huth {
907fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
908fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
909fcf5ef2aSThomas Huth }
910fcf5ef2aSThomas Huth 
911fcf5ef2aSThomas Huth // !V
9120c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src)
913fcf5ef2aSThomas Huth {
914fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
915fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
916fcf5ef2aSThomas Huth }
917fcf5ef2aSThomas Huth 
918fcf5ef2aSThomas Huth /*
919fcf5ef2aSThomas Huth   FPSR bit field FCC1 | FCC0:
920fcf5ef2aSThomas Huth    0 =
921fcf5ef2aSThomas Huth    1 <
922fcf5ef2aSThomas Huth    2 >
923fcf5ef2aSThomas Huth    3 unordered
924fcf5ef2aSThomas Huth */
9250c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src,
926fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
927fcf5ef2aSThomas Huth {
928fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset);
929fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
930fcf5ef2aSThomas Huth }
931fcf5ef2aSThomas Huth 
9320c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset)
933fcf5ef2aSThomas Huth {
934fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset);
935fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
936fcf5ef2aSThomas Huth }
937fcf5ef2aSThomas Huth 
938fcf5ef2aSThomas Huth // !0: FCC0 | FCC1
9390c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset)
940fcf5ef2aSThomas Huth {
941fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
942fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
943fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
944fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
945fcf5ef2aSThomas Huth }
946fcf5ef2aSThomas Huth 
947fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1
9480c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset)
949fcf5ef2aSThomas Huth {
950fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
951fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
952fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
953fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
954fcf5ef2aSThomas Huth }
955fcf5ef2aSThomas Huth 
956fcf5ef2aSThomas Huth // 1 or 3: FCC0
9570c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset)
958fcf5ef2aSThomas Huth {
959fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
960fcf5ef2aSThomas Huth }
961fcf5ef2aSThomas Huth 
962fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1
9630c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset)
964fcf5ef2aSThomas Huth {
965fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
966fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
967fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
968fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
969fcf5ef2aSThomas Huth }
970fcf5ef2aSThomas Huth 
971fcf5ef2aSThomas Huth // 2 or 3: FCC1
9720c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset)
973fcf5ef2aSThomas Huth {
974fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
975fcf5ef2aSThomas Huth }
976fcf5ef2aSThomas Huth 
977fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1
9780c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset)
979fcf5ef2aSThomas Huth {
980fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
981fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
982fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
983fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
984fcf5ef2aSThomas Huth }
985fcf5ef2aSThomas Huth 
986fcf5ef2aSThomas Huth // 3: FCC0 & FCC1
9870c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset)
988fcf5ef2aSThomas Huth {
989fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
990fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
991fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
992fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
993fcf5ef2aSThomas Huth }
994fcf5ef2aSThomas Huth 
995fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1)
9960c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset)
997fcf5ef2aSThomas Huth {
998fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
999fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1000fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1001fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
1002fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1003fcf5ef2aSThomas Huth }
1004fcf5ef2aSThomas Huth 
1005fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1)
10060c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset)
1007fcf5ef2aSThomas Huth {
1008fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1009fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1010fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1011fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
1012fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1013fcf5ef2aSThomas Huth }
1014fcf5ef2aSThomas Huth 
1015fcf5ef2aSThomas Huth // 0 or 2: !FCC0
10160c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset)
1017fcf5ef2aSThomas Huth {
1018fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1019fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1020fcf5ef2aSThomas Huth }
1021fcf5ef2aSThomas Huth 
1022fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1)
10230c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset)
1024fcf5ef2aSThomas Huth {
1025fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1026fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1027fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1028fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
1029fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1030fcf5ef2aSThomas Huth }
1031fcf5ef2aSThomas Huth 
1032fcf5ef2aSThomas Huth // 0 or 1: !FCC1
10330c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset)
1034fcf5ef2aSThomas Huth {
1035fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
1036fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1037fcf5ef2aSThomas Huth }
1038fcf5ef2aSThomas Huth 
1039fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1)
10400c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset)
1041fcf5ef2aSThomas Huth {
1042fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1043fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1044fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1045fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
1046fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1047fcf5ef2aSThomas Huth }
1048fcf5ef2aSThomas Huth 
1049fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1)
10500c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset)
1051fcf5ef2aSThomas Huth {
1052fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1053fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1054fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1055fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
1056fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1057fcf5ef2aSThomas Huth }
1058fcf5ef2aSThomas Huth 
10590c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1,
1060fcf5ef2aSThomas Huth                         target_ulong pc2, TCGv r_cond)
1061fcf5ef2aSThomas Huth {
1062fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
1063fcf5ef2aSThomas Huth 
1064fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
1065fcf5ef2aSThomas Huth 
1066fcf5ef2aSThomas Huth     gen_goto_tb(dc, 0, pc1, pc1 + 4);
1067fcf5ef2aSThomas Huth 
1068fcf5ef2aSThomas Huth     gen_set_label(l1);
1069fcf5ef2aSThomas Huth     gen_goto_tb(dc, 1, pc2, pc2 + 4);
1070fcf5ef2aSThomas Huth }
1071fcf5ef2aSThomas Huth 
10720c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc)
1073fcf5ef2aSThomas Huth {
107400ab7e61SRichard Henderson     TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]);
107500ab7e61SRichard Henderson     TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]);
107600ab7e61SRichard Henderson     TCGv zero = tcg_constant_tl(0);
1077fcf5ef2aSThomas Huth 
1078fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1);
1079fcf5ef2aSThomas Huth }
1080fcf5ef2aSThomas Huth 
1081fcf5ef2aSThomas Huth /* call this function before using the condition register as it may
1082fcf5ef2aSThomas Huth    have been set for a jump */
10830c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc)
1084fcf5ef2aSThomas Huth {
1085fcf5ef2aSThomas Huth     if (dc->npc == JUMP_PC) {
1086fcf5ef2aSThomas Huth         gen_generic_branch(dc);
108799c82c47SRichard Henderson         dc->npc = DYNAMIC_PC_LOOKUP;
1088fcf5ef2aSThomas Huth     }
1089fcf5ef2aSThomas Huth }
1090fcf5ef2aSThomas Huth 
10910c2e96c1SRichard Henderson static void save_npc(DisasContext *dc)
1092fcf5ef2aSThomas Huth {
1093633c4283SRichard Henderson     if (dc->npc & 3) {
1094633c4283SRichard Henderson         switch (dc->npc) {
1095633c4283SRichard Henderson         case JUMP_PC:
1096fcf5ef2aSThomas Huth             gen_generic_branch(dc);
109799c82c47SRichard Henderson             dc->npc = DYNAMIC_PC_LOOKUP;
1098633c4283SRichard Henderson             break;
1099633c4283SRichard Henderson         case DYNAMIC_PC:
1100633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1101633c4283SRichard Henderson             break;
1102633c4283SRichard Henderson         default:
1103633c4283SRichard Henderson             g_assert_not_reached();
1104633c4283SRichard Henderson         }
1105633c4283SRichard Henderson     } else {
1106fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, dc->npc);
1107fcf5ef2aSThomas Huth     }
1108fcf5ef2aSThomas Huth }
1109fcf5ef2aSThomas Huth 
11100c2e96c1SRichard Henderson static void update_psr(DisasContext *dc)
1111fcf5ef2aSThomas Huth {
1112fcf5ef2aSThomas Huth     if (dc->cc_op != CC_OP_FLAGS) {
1113fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1114ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1115fcf5ef2aSThomas Huth     }
1116fcf5ef2aSThomas Huth }
1117fcf5ef2aSThomas Huth 
11180c2e96c1SRichard Henderson static void save_state(DisasContext *dc)
1119fcf5ef2aSThomas Huth {
1120fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_pc, dc->pc);
1121fcf5ef2aSThomas Huth     save_npc(dc);
1122fcf5ef2aSThomas Huth }
1123fcf5ef2aSThomas Huth 
1124fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which)
1125fcf5ef2aSThomas Huth {
1126fcf5ef2aSThomas Huth     save_state(dc);
1127ad75a51eSRichard Henderson     gen_helper_raise_exception(tcg_env, tcg_constant_i32(which));
1128af00be49SEmilio G. Cota     dc->base.is_jmp = DISAS_NORETURN;
1129fcf5ef2aSThomas Huth }
1130fcf5ef2aSThomas Huth 
1131186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp)
1132fcf5ef2aSThomas Huth {
1133186e7890SRichard Henderson     DisasDelayException *e = g_new0(DisasDelayException, 1);
1134186e7890SRichard Henderson 
1135186e7890SRichard Henderson     e->next = dc->delay_excp_list;
1136186e7890SRichard Henderson     dc->delay_excp_list = e;
1137186e7890SRichard Henderson 
1138186e7890SRichard Henderson     e->lab = gen_new_label();
1139186e7890SRichard Henderson     e->excp = excp;
1140186e7890SRichard Henderson     e->pc = dc->pc;
1141186e7890SRichard Henderson     /* Caller must have used flush_cond before branch. */
1142186e7890SRichard Henderson     assert(e->npc != JUMP_PC);
1143186e7890SRichard Henderson     e->npc = dc->npc;
1144186e7890SRichard Henderson 
1145186e7890SRichard Henderson     return e->lab;
1146186e7890SRichard Henderson }
1147186e7890SRichard Henderson 
1148186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp)
1149186e7890SRichard Henderson {
1150186e7890SRichard Henderson     return delay_exceptionv(dc, tcg_constant_i32(excp));
1151186e7890SRichard Henderson }
1152186e7890SRichard Henderson 
1153186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask)
1154186e7890SRichard Henderson {
1155186e7890SRichard Henderson     TCGv t = tcg_temp_new();
1156186e7890SRichard Henderson     TCGLabel *lab;
1157186e7890SRichard Henderson 
1158186e7890SRichard Henderson     tcg_gen_andi_tl(t, addr, mask);
1159186e7890SRichard Henderson 
1160186e7890SRichard Henderson     flush_cond(dc);
1161186e7890SRichard Henderson     lab = delay_exception(dc, TT_UNALIGNED);
1162186e7890SRichard Henderson     tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab);
1163fcf5ef2aSThomas Huth }
1164fcf5ef2aSThomas Huth 
11650c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc)
1166fcf5ef2aSThomas Huth {
1167633c4283SRichard Henderson     if (dc->npc & 3) {
1168633c4283SRichard Henderson         switch (dc->npc) {
1169633c4283SRichard Henderson         case JUMP_PC:
1170fcf5ef2aSThomas Huth             gen_generic_branch(dc);
1171fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
117299c82c47SRichard Henderson             dc->pc = DYNAMIC_PC_LOOKUP;
1173633c4283SRichard Henderson             break;
1174633c4283SRichard Henderson         case DYNAMIC_PC:
1175633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1176fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
1177633c4283SRichard Henderson             dc->pc = dc->npc;
1178633c4283SRichard Henderson             break;
1179633c4283SRichard Henderson         default:
1180633c4283SRichard Henderson             g_assert_not_reached();
1181633c4283SRichard Henderson         }
1182fcf5ef2aSThomas Huth     } else {
1183fcf5ef2aSThomas Huth         dc->pc = dc->npc;
1184fcf5ef2aSThomas Huth     }
1185fcf5ef2aSThomas Huth }
1186fcf5ef2aSThomas Huth 
11870c2e96c1SRichard Henderson static void gen_op_next_insn(void)
1188fcf5ef2aSThomas Huth {
1189fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_pc, cpu_npc);
1190fcf5ef2aSThomas Huth     tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
1191fcf5ef2aSThomas Huth }
1192fcf5ef2aSThomas Huth 
1193fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond,
1194fcf5ef2aSThomas Huth                         DisasContext *dc)
1195fcf5ef2aSThomas Huth {
1196fcf5ef2aSThomas Huth     static int subcc_cond[16] = {
1197fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1198fcf5ef2aSThomas Huth         TCG_COND_EQ,
1199fcf5ef2aSThomas Huth         TCG_COND_LE,
1200fcf5ef2aSThomas Huth         TCG_COND_LT,
1201fcf5ef2aSThomas Huth         TCG_COND_LEU,
1202fcf5ef2aSThomas Huth         TCG_COND_LTU,
1203fcf5ef2aSThomas Huth         -1, /* neg */
1204fcf5ef2aSThomas Huth         -1, /* overflow */
1205fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1206fcf5ef2aSThomas Huth         TCG_COND_NE,
1207fcf5ef2aSThomas Huth         TCG_COND_GT,
1208fcf5ef2aSThomas Huth         TCG_COND_GE,
1209fcf5ef2aSThomas Huth         TCG_COND_GTU,
1210fcf5ef2aSThomas Huth         TCG_COND_GEU,
1211fcf5ef2aSThomas Huth         -1, /* pos */
1212fcf5ef2aSThomas Huth         -1, /* no overflow */
1213fcf5ef2aSThomas Huth     };
1214fcf5ef2aSThomas Huth 
1215fcf5ef2aSThomas Huth     static int logic_cond[16] = {
1216fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1217fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* eq:  Z */
1218fcf5ef2aSThomas Huth         TCG_COND_LE,     /* le:  Z | (N ^ V) -> Z | N */
1219fcf5ef2aSThomas Huth         TCG_COND_LT,     /* lt:  N ^ V -> N */
1220fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* leu: C | Z -> Z */
1221fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* ltu: C -> 0 */
1222fcf5ef2aSThomas Huth         TCG_COND_LT,     /* neg: N */
1223fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* vs:  V -> 0 */
1224fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1225fcf5ef2aSThomas Huth         TCG_COND_NE,     /* ne:  !Z */
1226fcf5ef2aSThomas Huth         TCG_COND_GT,     /* gt:  !(Z | (N ^ V)) -> !(Z | N) */
1227fcf5ef2aSThomas Huth         TCG_COND_GE,     /* ge:  !(N ^ V) -> !N */
1228fcf5ef2aSThomas Huth         TCG_COND_NE,     /* gtu: !(C | Z) -> !Z */
1229fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* geu: !C -> 1 */
1230fcf5ef2aSThomas Huth         TCG_COND_GE,     /* pos: !N */
1231fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* vc:  !V -> 1 */
1232fcf5ef2aSThomas Huth     };
1233fcf5ef2aSThomas Huth 
1234fcf5ef2aSThomas Huth     TCGv_i32 r_src;
1235fcf5ef2aSThomas Huth     TCGv r_dst;
1236fcf5ef2aSThomas Huth 
1237fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1238fcf5ef2aSThomas Huth     if (xcc) {
1239fcf5ef2aSThomas Huth         r_src = cpu_xcc;
1240fcf5ef2aSThomas Huth     } else {
1241fcf5ef2aSThomas Huth         r_src = cpu_psr;
1242fcf5ef2aSThomas Huth     }
1243fcf5ef2aSThomas Huth #else
1244fcf5ef2aSThomas Huth     r_src = cpu_psr;
1245fcf5ef2aSThomas Huth #endif
1246fcf5ef2aSThomas Huth 
1247fcf5ef2aSThomas Huth     switch (dc->cc_op) {
1248fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
1249fcf5ef2aSThomas Huth         cmp->cond = logic_cond[cond];
1250fcf5ef2aSThomas Huth     do_compare_dst_0:
1251fcf5ef2aSThomas Huth         cmp->is_bool = false;
125200ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1253fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1254fcf5ef2aSThomas Huth         if (!xcc) {
1255fcf5ef2aSThomas Huth             cmp->c1 = tcg_temp_new();
1256fcf5ef2aSThomas Huth             tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst);
1257fcf5ef2aSThomas Huth             break;
1258fcf5ef2aSThomas Huth         }
1259fcf5ef2aSThomas Huth #endif
1260fcf5ef2aSThomas Huth         cmp->c1 = cpu_cc_dst;
1261fcf5ef2aSThomas Huth         break;
1262fcf5ef2aSThomas Huth 
1263fcf5ef2aSThomas Huth     case CC_OP_SUB:
1264fcf5ef2aSThomas Huth         switch (cond) {
1265fcf5ef2aSThomas Huth         case 6:  /* neg */
1266fcf5ef2aSThomas Huth         case 14: /* pos */
1267fcf5ef2aSThomas Huth             cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE);
1268fcf5ef2aSThomas Huth             goto do_compare_dst_0;
1269fcf5ef2aSThomas Huth 
1270fcf5ef2aSThomas Huth         case 7: /* overflow */
1271fcf5ef2aSThomas Huth         case 15: /* !overflow */
1272fcf5ef2aSThomas Huth             goto do_dynamic;
1273fcf5ef2aSThomas Huth 
1274fcf5ef2aSThomas Huth         default:
1275fcf5ef2aSThomas Huth             cmp->cond = subcc_cond[cond];
1276fcf5ef2aSThomas Huth             cmp->is_bool = false;
1277fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1278fcf5ef2aSThomas Huth             if (!xcc) {
1279fcf5ef2aSThomas Huth                 /* Note that sign-extension works for unsigned compares as
1280fcf5ef2aSThomas Huth                    long as both operands are sign-extended.  */
1281fcf5ef2aSThomas Huth                 cmp->c1 = tcg_temp_new();
1282fcf5ef2aSThomas Huth                 cmp->c2 = tcg_temp_new();
1283fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src);
1284fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2);
1285fcf5ef2aSThomas Huth                 break;
1286fcf5ef2aSThomas Huth             }
1287fcf5ef2aSThomas Huth #endif
1288fcf5ef2aSThomas Huth             cmp->c1 = cpu_cc_src;
1289fcf5ef2aSThomas Huth             cmp->c2 = cpu_cc_src2;
1290fcf5ef2aSThomas Huth             break;
1291fcf5ef2aSThomas Huth         }
1292fcf5ef2aSThomas Huth         break;
1293fcf5ef2aSThomas Huth 
1294fcf5ef2aSThomas Huth     default:
1295fcf5ef2aSThomas Huth     do_dynamic:
1296ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1297fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1298fcf5ef2aSThomas Huth         /* FALLTHRU */
1299fcf5ef2aSThomas Huth 
1300fcf5ef2aSThomas Huth     case CC_OP_FLAGS:
1301fcf5ef2aSThomas Huth         /* We're going to generate a boolean result.  */
1302fcf5ef2aSThomas Huth         cmp->cond = TCG_COND_NE;
1303fcf5ef2aSThomas Huth         cmp->is_bool = true;
1304fcf5ef2aSThomas Huth         cmp->c1 = r_dst = tcg_temp_new();
130500ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1306fcf5ef2aSThomas Huth 
1307fcf5ef2aSThomas Huth         switch (cond) {
1308fcf5ef2aSThomas Huth         case 0x0:
1309fcf5ef2aSThomas Huth             gen_op_eval_bn(r_dst);
1310fcf5ef2aSThomas Huth             break;
1311fcf5ef2aSThomas Huth         case 0x1:
1312fcf5ef2aSThomas Huth             gen_op_eval_be(r_dst, r_src);
1313fcf5ef2aSThomas Huth             break;
1314fcf5ef2aSThomas Huth         case 0x2:
1315fcf5ef2aSThomas Huth             gen_op_eval_ble(r_dst, r_src);
1316fcf5ef2aSThomas Huth             break;
1317fcf5ef2aSThomas Huth         case 0x3:
1318fcf5ef2aSThomas Huth             gen_op_eval_bl(r_dst, r_src);
1319fcf5ef2aSThomas Huth             break;
1320fcf5ef2aSThomas Huth         case 0x4:
1321fcf5ef2aSThomas Huth             gen_op_eval_bleu(r_dst, r_src);
1322fcf5ef2aSThomas Huth             break;
1323fcf5ef2aSThomas Huth         case 0x5:
1324fcf5ef2aSThomas Huth             gen_op_eval_bcs(r_dst, r_src);
1325fcf5ef2aSThomas Huth             break;
1326fcf5ef2aSThomas Huth         case 0x6:
1327fcf5ef2aSThomas Huth             gen_op_eval_bneg(r_dst, r_src);
1328fcf5ef2aSThomas Huth             break;
1329fcf5ef2aSThomas Huth         case 0x7:
1330fcf5ef2aSThomas Huth             gen_op_eval_bvs(r_dst, r_src);
1331fcf5ef2aSThomas Huth             break;
1332fcf5ef2aSThomas Huth         case 0x8:
1333fcf5ef2aSThomas Huth             gen_op_eval_ba(r_dst);
1334fcf5ef2aSThomas Huth             break;
1335fcf5ef2aSThomas Huth         case 0x9:
1336fcf5ef2aSThomas Huth             gen_op_eval_bne(r_dst, r_src);
1337fcf5ef2aSThomas Huth             break;
1338fcf5ef2aSThomas Huth         case 0xa:
1339fcf5ef2aSThomas Huth             gen_op_eval_bg(r_dst, r_src);
1340fcf5ef2aSThomas Huth             break;
1341fcf5ef2aSThomas Huth         case 0xb:
1342fcf5ef2aSThomas Huth             gen_op_eval_bge(r_dst, r_src);
1343fcf5ef2aSThomas Huth             break;
1344fcf5ef2aSThomas Huth         case 0xc:
1345fcf5ef2aSThomas Huth             gen_op_eval_bgu(r_dst, r_src);
1346fcf5ef2aSThomas Huth             break;
1347fcf5ef2aSThomas Huth         case 0xd:
1348fcf5ef2aSThomas Huth             gen_op_eval_bcc(r_dst, r_src);
1349fcf5ef2aSThomas Huth             break;
1350fcf5ef2aSThomas Huth         case 0xe:
1351fcf5ef2aSThomas Huth             gen_op_eval_bpos(r_dst, r_src);
1352fcf5ef2aSThomas Huth             break;
1353fcf5ef2aSThomas Huth         case 0xf:
1354fcf5ef2aSThomas Huth             gen_op_eval_bvc(r_dst, r_src);
1355fcf5ef2aSThomas Huth             break;
1356fcf5ef2aSThomas Huth         }
1357fcf5ef2aSThomas Huth         break;
1358fcf5ef2aSThomas Huth     }
1359fcf5ef2aSThomas Huth }
1360fcf5ef2aSThomas Huth 
1361fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond)
1362fcf5ef2aSThomas Huth {
1363fcf5ef2aSThomas Huth     unsigned int offset;
1364fcf5ef2aSThomas Huth     TCGv r_dst;
1365fcf5ef2aSThomas Huth 
1366fcf5ef2aSThomas Huth     /* For now we still generate a straight boolean result.  */
1367fcf5ef2aSThomas Huth     cmp->cond = TCG_COND_NE;
1368fcf5ef2aSThomas Huth     cmp->is_bool = true;
1369fcf5ef2aSThomas Huth     cmp->c1 = r_dst = tcg_temp_new();
137000ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1371fcf5ef2aSThomas Huth 
1372fcf5ef2aSThomas Huth     switch (cc) {
1373fcf5ef2aSThomas Huth     default:
1374fcf5ef2aSThomas Huth     case 0x0:
1375fcf5ef2aSThomas Huth         offset = 0;
1376fcf5ef2aSThomas Huth         break;
1377fcf5ef2aSThomas Huth     case 0x1:
1378fcf5ef2aSThomas Huth         offset = 32 - 10;
1379fcf5ef2aSThomas Huth         break;
1380fcf5ef2aSThomas Huth     case 0x2:
1381fcf5ef2aSThomas Huth         offset = 34 - 10;
1382fcf5ef2aSThomas Huth         break;
1383fcf5ef2aSThomas Huth     case 0x3:
1384fcf5ef2aSThomas Huth         offset = 36 - 10;
1385fcf5ef2aSThomas Huth         break;
1386fcf5ef2aSThomas Huth     }
1387fcf5ef2aSThomas Huth 
1388fcf5ef2aSThomas Huth     switch (cond) {
1389fcf5ef2aSThomas Huth     case 0x0:
1390fcf5ef2aSThomas Huth         gen_op_eval_bn(r_dst);
1391fcf5ef2aSThomas Huth         break;
1392fcf5ef2aSThomas Huth     case 0x1:
1393fcf5ef2aSThomas Huth         gen_op_eval_fbne(r_dst, cpu_fsr, offset);
1394fcf5ef2aSThomas Huth         break;
1395fcf5ef2aSThomas Huth     case 0x2:
1396fcf5ef2aSThomas Huth         gen_op_eval_fblg(r_dst, cpu_fsr, offset);
1397fcf5ef2aSThomas Huth         break;
1398fcf5ef2aSThomas Huth     case 0x3:
1399fcf5ef2aSThomas Huth         gen_op_eval_fbul(r_dst, cpu_fsr, offset);
1400fcf5ef2aSThomas Huth         break;
1401fcf5ef2aSThomas Huth     case 0x4:
1402fcf5ef2aSThomas Huth         gen_op_eval_fbl(r_dst, cpu_fsr, offset);
1403fcf5ef2aSThomas Huth         break;
1404fcf5ef2aSThomas Huth     case 0x5:
1405fcf5ef2aSThomas Huth         gen_op_eval_fbug(r_dst, cpu_fsr, offset);
1406fcf5ef2aSThomas Huth         break;
1407fcf5ef2aSThomas Huth     case 0x6:
1408fcf5ef2aSThomas Huth         gen_op_eval_fbg(r_dst, cpu_fsr, offset);
1409fcf5ef2aSThomas Huth         break;
1410fcf5ef2aSThomas Huth     case 0x7:
1411fcf5ef2aSThomas Huth         gen_op_eval_fbu(r_dst, cpu_fsr, offset);
1412fcf5ef2aSThomas Huth         break;
1413fcf5ef2aSThomas Huth     case 0x8:
1414fcf5ef2aSThomas Huth         gen_op_eval_ba(r_dst);
1415fcf5ef2aSThomas Huth         break;
1416fcf5ef2aSThomas Huth     case 0x9:
1417fcf5ef2aSThomas Huth         gen_op_eval_fbe(r_dst, cpu_fsr, offset);
1418fcf5ef2aSThomas Huth         break;
1419fcf5ef2aSThomas Huth     case 0xa:
1420fcf5ef2aSThomas Huth         gen_op_eval_fbue(r_dst, cpu_fsr, offset);
1421fcf5ef2aSThomas Huth         break;
1422fcf5ef2aSThomas Huth     case 0xb:
1423fcf5ef2aSThomas Huth         gen_op_eval_fbge(r_dst, cpu_fsr, offset);
1424fcf5ef2aSThomas Huth         break;
1425fcf5ef2aSThomas Huth     case 0xc:
1426fcf5ef2aSThomas Huth         gen_op_eval_fbuge(r_dst, cpu_fsr, offset);
1427fcf5ef2aSThomas Huth         break;
1428fcf5ef2aSThomas Huth     case 0xd:
1429fcf5ef2aSThomas Huth         gen_op_eval_fble(r_dst, cpu_fsr, offset);
1430fcf5ef2aSThomas Huth         break;
1431fcf5ef2aSThomas Huth     case 0xe:
1432fcf5ef2aSThomas Huth         gen_op_eval_fbule(r_dst, cpu_fsr, offset);
1433fcf5ef2aSThomas Huth         break;
1434fcf5ef2aSThomas Huth     case 0xf:
1435fcf5ef2aSThomas Huth         gen_op_eval_fbo(r_dst, cpu_fsr, offset);
1436fcf5ef2aSThomas Huth         break;
1437fcf5ef2aSThomas Huth     }
1438fcf5ef2aSThomas Huth }
1439fcf5ef2aSThomas Huth 
1440fcf5ef2aSThomas Huth // Inverted logic
1441ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = {
1442ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1443fcf5ef2aSThomas Huth     TCG_COND_NE,
1444fcf5ef2aSThomas Huth     TCG_COND_GT,
1445fcf5ef2aSThomas Huth     TCG_COND_GE,
1446ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1447fcf5ef2aSThomas Huth     TCG_COND_EQ,
1448fcf5ef2aSThomas Huth     TCG_COND_LE,
1449fcf5ef2aSThomas Huth     TCG_COND_LT,
1450fcf5ef2aSThomas Huth };
1451fcf5ef2aSThomas Huth 
1452fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src)
1453fcf5ef2aSThomas Huth {
1454fcf5ef2aSThomas Huth     cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]);
1455fcf5ef2aSThomas Huth     cmp->is_bool = false;
1456fcf5ef2aSThomas Huth     cmp->c1 = r_src;
145700ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1458fcf5ef2aSThomas Huth }
1459fcf5ef2aSThomas Huth 
1460baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void)
1461baf3dbf2SRichard Henderson {
1462baf3dbf2SRichard Henderson     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK);
1463baf3dbf2SRichard Henderson }
1464baf3dbf2SRichard Henderson 
1465baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src)
1466baf3dbf2SRichard Henderson {
1467baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1468baf3dbf2SRichard Henderson     tcg_gen_mov_i32(dst, src);
1469baf3dbf2SRichard Henderson }
1470baf3dbf2SRichard Henderson 
1471baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src)
1472baf3dbf2SRichard Henderson {
1473baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1474baf3dbf2SRichard Henderson     gen_helper_fnegs(dst, src);
1475baf3dbf2SRichard Henderson }
1476baf3dbf2SRichard Henderson 
1477baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src)
1478baf3dbf2SRichard Henderson {
1479baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1480baf3dbf2SRichard Henderson     gen_helper_fabss(dst, src);
1481baf3dbf2SRichard Henderson }
1482baf3dbf2SRichard Henderson 
1483c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src)
1484c6d83e4fSRichard Henderson {
1485c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1486c6d83e4fSRichard Henderson     tcg_gen_mov_i64(dst, src);
1487c6d83e4fSRichard Henderson }
1488c6d83e4fSRichard Henderson 
1489c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src)
1490c6d83e4fSRichard Henderson {
1491c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1492c6d83e4fSRichard Henderson     gen_helper_fnegd(dst, src);
1493c6d83e4fSRichard Henderson }
1494c6d83e4fSRichard Henderson 
1495c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src)
1496c6d83e4fSRichard Henderson {
1497c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1498c6d83e4fSRichard Henderson     gen_helper_fabsd(dst, src);
1499c6d83e4fSRichard Henderson }
1500c6d83e4fSRichard Henderson 
1501fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
15020c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1503fcf5ef2aSThomas Huth {
1504fcf5ef2aSThomas Huth     switch (fccno) {
1505fcf5ef2aSThomas Huth     case 0:
1506ad75a51eSRichard Henderson         gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1507fcf5ef2aSThomas Huth         break;
1508fcf5ef2aSThomas Huth     case 1:
1509ad75a51eSRichard Henderson         gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1510fcf5ef2aSThomas Huth         break;
1511fcf5ef2aSThomas Huth     case 2:
1512ad75a51eSRichard Henderson         gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1513fcf5ef2aSThomas Huth         break;
1514fcf5ef2aSThomas Huth     case 3:
1515ad75a51eSRichard Henderson         gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1516fcf5ef2aSThomas Huth         break;
1517fcf5ef2aSThomas Huth     }
1518fcf5ef2aSThomas Huth }
1519fcf5ef2aSThomas Huth 
15200c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1521fcf5ef2aSThomas Huth {
1522fcf5ef2aSThomas Huth     switch (fccno) {
1523fcf5ef2aSThomas Huth     case 0:
1524ad75a51eSRichard Henderson         gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1525fcf5ef2aSThomas Huth         break;
1526fcf5ef2aSThomas Huth     case 1:
1527ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1528fcf5ef2aSThomas Huth         break;
1529fcf5ef2aSThomas Huth     case 2:
1530ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1531fcf5ef2aSThomas Huth         break;
1532fcf5ef2aSThomas Huth     case 3:
1533ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1534fcf5ef2aSThomas Huth         break;
1535fcf5ef2aSThomas Huth     }
1536fcf5ef2aSThomas Huth }
1537fcf5ef2aSThomas Huth 
15380c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1539fcf5ef2aSThomas Huth {
1540fcf5ef2aSThomas Huth     switch (fccno) {
1541fcf5ef2aSThomas Huth     case 0:
1542ad75a51eSRichard Henderson         gen_helper_fcmpq(cpu_fsr, tcg_env);
1543fcf5ef2aSThomas Huth         break;
1544fcf5ef2aSThomas Huth     case 1:
1545ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env);
1546fcf5ef2aSThomas Huth         break;
1547fcf5ef2aSThomas Huth     case 2:
1548ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env);
1549fcf5ef2aSThomas Huth         break;
1550fcf5ef2aSThomas Huth     case 3:
1551ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env);
1552fcf5ef2aSThomas Huth         break;
1553fcf5ef2aSThomas Huth     }
1554fcf5ef2aSThomas Huth }
1555fcf5ef2aSThomas Huth 
15560c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1557fcf5ef2aSThomas Huth {
1558fcf5ef2aSThomas Huth     switch (fccno) {
1559fcf5ef2aSThomas Huth     case 0:
1560ad75a51eSRichard Henderson         gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1561fcf5ef2aSThomas Huth         break;
1562fcf5ef2aSThomas Huth     case 1:
1563ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1564fcf5ef2aSThomas Huth         break;
1565fcf5ef2aSThomas Huth     case 2:
1566ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1567fcf5ef2aSThomas Huth         break;
1568fcf5ef2aSThomas Huth     case 3:
1569ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1570fcf5ef2aSThomas Huth         break;
1571fcf5ef2aSThomas Huth     }
1572fcf5ef2aSThomas Huth }
1573fcf5ef2aSThomas Huth 
15740c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1575fcf5ef2aSThomas Huth {
1576fcf5ef2aSThomas Huth     switch (fccno) {
1577fcf5ef2aSThomas Huth     case 0:
1578ad75a51eSRichard Henderson         gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1579fcf5ef2aSThomas Huth         break;
1580fcf5ef2aSThomas Huth     case 1:
1581ad75a51eSRichard Henderson         gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1582fcf5ef2aSThomas Huth         break;
1583fcf5ef2aSThomas Huth     case 2:
1584ad75a51eSRichard Henderson         gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1585fcf5ef2aSThomas Huth         break;
1586fcf5ef2aSThomas Huth     case 3:
1587ad75a51eSRichard Henderson         gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1588fcf5ef2aSThomas Huth         break;
1589fcf5ef2aSThomas Huth     }
1590fcf5ef2aSThomas Huth }
1591fcf5ef2aSThomas Huth 
15920c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1593fcf5ef2aSThomas Huth {
1594fcf5ef2aSThomas Huth     switch (fccno) {
1595fcf5ef2aSThomas Huth     case 0:
1596ad75a51eSRichard Henderson         gen_helper_fcmpeq(cpu_fsr, tcg_env);
1597fcf5ef2aSThomas Huth         break;
1598fcf5ef2aSThomas Huth     case 1:
1599ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env);
1600fcf5ef2aSThomas Huth         break;
1601fcf5ef2aSThomas Huth     case 2:
1602ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env);
1603fcf5ef2aSThomas Huth         break;
1604fcf5ef2aSThomas Huth     case 3:
1605ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env);
1606fcf5ef2aSThomas Huth         break;
1607fcf5ef2aSThomas Huth     }
1608fcf5ef2aSThomas Huth }
1609fcf5ef2aSThomas Huth 
1610fcf5ef2aSThomas Huth #else
1611fcf5ef2aSThomas Huth 
16120c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2)
1613fcf5ef2aSThomas Huth {
1614ad75a51eSRichard Henderson     gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1615fcf5ef2aSThomas Huth }
1616fcf5ef2aSThomas Huth 
16170c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1618fcf5ef2aSThomas Huth {
1619ad75a51eSRichard Henderson     gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1620fcf5ef2aSThomas Huth }
1621fcf5ef2aSThomas Huth 
16220c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1623fcf5ef2aSThomas Huth {
1624ad75a51eSRichard Henderson     gen_helper_fcmpq(cpu_fsr, tcg_env);
1625fcf5ef2aSThomas Huth }
1626fcf5ef2aSThomas Huth 
16270c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2)
1628fcf5ef2aSThomas Huth {
1629ad75a51eSRichard Henderson     gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1630fcf5ef2aSThomas Huth }
1631fcf5ef2aSThomas Huth 
16320c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1633fcf5ef2aSThomas Huth {
1634ad75a51eSRichard Henderson     gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1635fcf5ef2aSThomas Huth }
1636fcf5ef2aSThomas Huth 
16370c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1638fcf5ef2aSThomas Huth {
1639ad75a51eSRichard Henderson     gen_helper_fcmpeq(cpu_fsr, tcg_env);
1640fcf5ef2aSThomas Huth }
1641fcf5ef2aSThomas Huth #endif
1642fcf5ef2aSThomas Huth 
1643fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags)
1644fcf5ef2aSThomas Huth {
1645fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK);
1646fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags);
1647fcf5ef2aSThomas Huth     gen_exception(dc, TT_FP_EXCP);
1648fcf5ef2aSThomas Huth }
1649fcf5ef2aSThomas Huth 
1650fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc)
1651fcf5ef2aSThomas Huth {
1652fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
1653fcf5ef2aSThomas Huth     if (!dc->fpu_enabled) {
1654fcf5ef2aSThomas Huth         gen_exception(dc, TT_NFPU_INSN);
1655fcf5ef2aSThomas Huth         return 1;
1656fcf5ef2aSThomas Huth     }
1657fcf5ef2aSThomas Huth #endif
1658fcf5ef2aSThomas Huth     return 0;
1659fcf5ef2aSThomas Huth }
1660fcf5ef2aSThomas Huth 
1661fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
16620c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs,
1663fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr))
1664fcf5ef2aSThomas Huth {
1665fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1666fcf5ef2aSThomas Huth 
1667ad75a51eSRichard Henderson     gen(tcg_env);
1668fcf5ef2aSThomas Huth 
1669fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1670fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1671fcf5ef2aSThomas Huth }
1672fcf5ef2aSThomas Huth #endif
1673fcf5ef2aSThomas Huth 
16740c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs,
1675fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr))
1676fcf5ef2aSThomas Huth {
1677fcf5ef2aSThomas Huth     TCGv_i32 dst;
1678fcf5ef2aSThomas Huth 
1679fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1680fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1681fcf5ef2aSThomas Huth 
1682ad75a51eSRichard Henderson     gen(dst, tcg_env);
1683ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1684fcf5ef2aSThomas Huth 
1685fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1686fcf5ef2aSThomas Huth }
1687fcf5ef2aSThomas Huth 
16880c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs,
1689fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr))
1690fcf5ef2aSThomas Huth {
1691fcf5ef2aSThomas Huth     TCGv_i64 dst;
1692fcf5ef2aSThomas Huth 
1693fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1694fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1695fcf5ef2aSThomas Huth 
1696ad75a51eSRichard Henderson     gen(dst, tcg_env);
1697ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1698fcf5ef2aSThomas Huth 
1699fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1700fcf5ef2aSThomas Huth }
1701fcf5ef2aSThomas Huth 
17020c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs,
1703fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i32))
1704fcf5ef2aSThomas Huth {
1705fcf5ef2aSThomas Huth     TCGv_i32 src;
1706fcf5ef2aSThomas Huth 
1707fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1708fcf5ef2aSThomas Huth 
1709ad75a51eSRichard Henderson     gen(tcg_env, src);
1710fcf5ef2aSThomas Huth 
1711fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1712fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1713fcf5ef2aSThomas Huth }
1714fcf5ef2aSThomas Huth 
17150c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs,
1716fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i64))
1717fcf5ef2aSThomas Huth {
1718fcf5ef2aSThomas Huth     TCGv_i64 src;
1719fcf5ef2aSThomas Huth 
1720fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1721fcf5ef2aSThomas Huth 
1722ad75a51eSRichard Henderson     gen(tcg_env, src);
1723fcf5ef2aSThomas Huth 
1724fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1725fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1726fcf5ef2aSThomas Huth }
1727fcf5ef2aSThomas Huth 
1728fcf5ef2aSThomas Huth /* asi moves */
1729fcf5ef2aSThomas Huth typedef enum {
1730fcf5ef2aSThomas Huth     GET_ASI_HELPER,
1731fcf5ef2aSThomas Huth     GET_ASI_EXCP,
1732fcf5ef2aSThomas Huth     GET_ASI_DIRECT,
1733fcf5ef2aSThomas Huth     GET_ASI_DTWINX,
1734fcf5ef2aSThomas Huth     GET_ASI_BLOCK,
1735fcf5ef2aSThomas Huth     GET_ASI_SHORT,
1736fcf5ef2aSThomas Huth     GET_ASI_BCOPY,
1737fcf5ef2aSThomas Huth     GET_ASI_BFILL,
1738fcf5ef2aSThomas Huth } ASIType;
1739fcf5ef2aSThomas Huth 
1740fcf5ef2aSThomas Huth typedef struct {
1741fcf5ef2aSThomas Huth     ASIType type;
1742fcf5ef2aSThomas Huth     int asi;
1743fcf5ef2aSThomas Huth     int mem_idx;
174414776ab5STony Nguyen     MemOp memop;
1745fcf5ef2aSThomas Huth } DisasASI;
1746fcf5ef2aSThomas Huth 
1747811cc0b0SRichard Henderson /*
1748811cc0b0SRichard Henderson  * Build DisasASI.
1749811cc0b0SRichard Henderson  * For asi == -1, treat as non-asi.
1750811cc0b0SRichard Henderson  * For ask == -2, treat as immediate offset (v8 error, v9 %asi).
1751811cc0b0SRichard Henderson  */
1752811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop)
1753fcf5ef2aSThomas Huth {
1754fcf5ef2aSThomas Huth     ASIType type = GET_ASI_HELPER;
1755fcf5ef2aSThomas Huth     int mem_idx = dc->mem_idx;
1756fcf5ef2aSThomas Huth 
1757811cc0b0SRichard Henderson     if (asi == -1) {
1758811cc0b0SRichard Henderson         /* Artificial "non-asi" case. */
1759811cc0b0SRichard Henderson         type = GET_ASI_DIRECT;
1760811cc0b0SRichard Henderson         goto done;
1761811cc0b0SRichard Henderson     }
1762811cc0b0SRichard Henderson 
1763fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
1764fcf5ef2aSThomas Huth     /* Before v9, all asis are immediate and privileged.  */
1765811cc0b0SRichard Henderson     if (asi < 0) {
1766fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1767fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1768fcf5ef2aSThomas Huth     } else if (supervisor(dc)
1769fcf5ef2aSThomas Huth                /* Note that LEON accepts ASI_USERDATA in user mode, for
1770fcf5ef2aSThomas Huth                   use with CASA.  Also note that previous versions of
1771fcf5ef2aSThomas Huth                   QEMU allowed (and old versions of gcc emitted) ASI_P
1772fcf5ef2aSThomas Huth                   for LEON, which is incorrect.  */
1773fcf5ef2aSThomas Huth                || (asi == ASI_USERDATA
1774fcf5ef2aSThomas Huth                    && (dc->def->features & CPU_FEATURE_CASA))) {
1775fcf5ef2aSThomas Huth         switch (asi) {
1776fcf5ef2aSThomas Huth         case ASI_USERDATA:   /* User data access */
1777fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1778fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1779fcf5ef2aSThomas Huth             break;
1780fcf5ef2aSThomas Huth         case ASI_KERNELDATA: /* Supervisor data access */
1781fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1782fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1783fcf5ef2aSThomas Huth             break;
1784fcf5ef2aSThomas Huth         case ASI_M_BYPASS:    /* MMU passthrough */
1785fcf5ef2aSThomas Huth         case ASI_LEON_BYPASS: /* LEON MMU passthrough */
1786fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1787fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1788fcf5ef2aSThomas Huth             break;
1789fcf5ef2aSThomas Huth         case ASI_M_BCOPY: /* Block copy, sta access */
1790fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1791fcf5ef2aSThomas Huth             type = GET_ASI_BCOPY;
1792fcf5ef2aSThomas Huth             break;
1793fcf5ef2aSThomas Huth         case ASI_M_BFILL: /* Block fill, stda access */
1794fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1795fcf5ef2aSThomas Huth             type = GET_ASI_BFILL;
1796fcf5ef2aSThomas Huth             break;
1797fcf5ef2aSThomas Huth         }
17986e10f37cSKONRAD Frederic 
17996e10f37cSKONRAD Frederic         /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the
18006e10f37cSKONRAD Frederic          * permissions check in get_physical_address(..).
18016e10f37cSKONRAD Frederic          */
18026e10f37cSKONRAD Frederic         mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx;
1803fcf5ef2aSThomas Huth     } else {
1804fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_INSN);
1805fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1806fcf5ef2aSThomas Huth     }
1807fcf5ef2aSThomas Huth #else
1808811cc0b0SRichard Henderson     if (asi < 0) {
1809fcf5ef2aSThomas Huth         asi = dc->asi;
1810fcf5ef2aSThomas Huth     }
1811fcf5ef2aSThomas Huth     /* With v9, all asis below 0x80 are privileged.  */
1812fcf5ef2aSThomas Huth     /* ??? We ought to check cpu_has_hypervisor, but we didn't copy
1813fcf5ef2aSThomas Huth        down that bit into DisasContext.  For the moment that's ok,
1814fcf5ef2aSThomas Huth        since the direct implementations below doesn't have any ASIs
1815fcf5ef2aSThomas Huth        in the restricted [0x30, 0x7f] range, and the check will be
1816fcf5ef2aSThomas Huth        done properly in the helper.  */
1817fcf5ef2aSThomas Huth     if (!supervisor(dc) && asi < 0x80) {
1818fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_ACT);
1819fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1820fcf5ef2aSThomas Huth     } else {
1821fcf5ef2aSThomas Huth         switch (asi) {
1822fcf5ef2aSThomas Huth         case ASI_REAL:      /* Bypass */
1823fcf5ef2aSThomas Huth         case ASI_REAL_IO:   /* Bypass, non-cacheable */
1824fcf5ef2aSThomas Huth         case ASI_REAL_L:    /* Bypass LE */
1825fcf5ef2aSThomas Huth         case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
1826fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:   /* Real address, twinx */
1827fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
1828fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
1829fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
1830fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1831fcf5ef2aSThomas Huth             break;
1832fcf5ef2aSThomas Huth         case ASI_N:  /* Nucleus */
1833fcf5ef2aSThomas Huth         case ASI_NL: /* Nucleus LE */
1834fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1835fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1836fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
1837fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
18389a10756dSArtyom Tarasenko             if (hypervisor(dc)) {
183984f8f587SArtyom Tarasenko                 mem_idx = MMU_PHYS_IDX;
18409a10756dSArtyom Tarasenko             } else {
1841fcf5ef2aSThomas Huth                 mem_idx = MMU_NUCLEUS_IDX;
18429a10756dSArtyom Tarasenko             }
1843fcf5ef2aSThomas Huth             break;
1844fcf5ef2aSThomas Huth         case ASI_AIUP:  /* As if user primary */
1845fcf5ef2aSThomas Huth         case ASI_AIUPL: /* As if user primary LE */
1846fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1847fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1848fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
1849fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
1850fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
1851fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
1852fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1853fcf5ef2aSThomas Huth             break;
1854fcf5ef2aSThomas Huth         case ASI_AIUS:  /* As if user secondary */
1855fcf5ef2aSThomas Huth         case ASI_AIUSL: /* As if user secondary LE */
1856fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1857fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
1858fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
1859fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
1860fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
1861fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
1862fcf5ef2aSThomas Huth             mem_idx = MMU_USER_SECONDARY_IDX;
1863fcf5ef2aSThomas Huth             break;
1864fcf5ef2aSThomas Huth         case ASI_S:  /* Secondary */
1865fcf5ef2aSThomas Huth         case ASI_SL: /* Secondary LE */
1866fcf5ef2aSThomas Huth         case ASI_TWINX_S:
1867fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
1868fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
1869fcf5ef2aSThomas Huth         case ASI_BLK_S:
1870fcf5ef2aSThomas Huth         case ASI_BLK_SL:
1871fcf5ef2aSThomas Huth         case ASI_FL8_S:
1872fcf5ef2aSThomas Huth         case ASI_FL8_SL:
1873fcf5ef2aSThomas Huth         case ASI_FL16_S:
1874fcf5ef2aSThomas Huth         case ASI_FL16_SL:
1875fcf5ef2aSThomas Huth             if (mem_idx == MMU_USER_IDX) {
1876fcf5ef2aSThomas Huth                 mem_idx = MMU_USER_SECONDARY_IDX;
1877fcf5ef2aSThomas Huth             } else if (mem_idx == MMU_KERNEL_IDX) {
1878fcf5ef2aSThomas Huth                 mem_idx = MMU_KERNEL_SECONDARY_IDX;
1879fcf5ef2aSThomas Huth             }
1880fcf5ef2aSThomas Huth             break;
1881fcf5ef2aSThomas Huth         case ASI_P:  /* Primary */
1882fcf5ef2aSThomas Huth         case ASI_PL: /* Primary LE */
1883fcf5ef2aSThomas Huth         case ASI_TWINX_P:
1884fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
1885fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
1886fcf5ef2aSThomas Huth         case ASI_BLK_P:
1887fcf5ef2aSThomas Huth         case ASI_BLK_PL:
1888fcf5ef2aSThomas Huth         case ASI_FL8_P:
1889fcf5ef2aSThomas Huth         case ASI_FL8_PL:
1890fcf5ef2aSThomas Huth         case ASI_FL16_P:
1891fcf5ef2aSThomas Huth         case ASI_FL16_PL:
1892fcf5ef2aSThomas Huth             break;
1893fcf5ef2aSThomas Huth         }
1894fcf5ef2aSThomas Huth         switch (asi) {
1895fcf5ef2aSThomas Huth         case ASI_REAL:
1896fcf5ef2aSThomas Huth         case ASI_REAL_IO:
1897fcf5ef2aSThomas Huth         case ASI_REAL_L:
1898fcf5ef2aSThomas Huth         case ASI_REAL_IO_L:
1899fcf5ef2aSThomas Huth         case ASI_N:
1900fcf5ef2aSThomas Huth         case ASI_NL:
1901fcf5ef2aSThomas Huth         case ASI_AIUP:
1902fcf5ef2aSThomas Huth         case ASI_AIUPL:
1903fcf5ef2aSThomas Huth         case ASI_AIUS:
1904fcf5ef2aSThomas Huth         case ASI_AIUSL:
1905fcf5ef2aSThomas Huth         case ASI_S:
1906fcf5ef2aSThomas Huth         case ASI_SL:
1907fcf5ef2aSThomas Huth         case ASI_P:
1908fcf5ef2aSThomas Huth         case ASI_PL:
1909fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1910fcf5ef2aSThomas Huth             break;
1911fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:
1912fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L:
1913fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1914fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1915fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1916fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1917fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1918fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
1919fcf5ef2aSThomas Huth         case ASI_TWINX_P:
1920fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
1921fcf5ef2aSThomas Huth         case ASI_TWINX_S:
1922fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
1923fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
1924fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
1925fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
1926fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
1927fcf5ef2aSThomas Huth             type = GET_ASI_DTWINX;
1928fcf5ef2aSThomas Huth             break;
1929fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
1930fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
1931fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
1932fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
1933fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
1934fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
1935fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
1936fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
1937fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
1938fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
1939fcf5ef2aSThomas Huth         case ASI_BLK_S:
1940fcf5ef2aSThomas Huth         case ASI_BLK_SL:
1941fcf5ef2aSThomas Huth         case ASI_BLK_P:
1942fcf5ef2aSThomas Huth         case ASI_BLK_PL:
1943fcf5ef2aSThomas Huth             type = GET_ASI_BLOCK;
1944fcf5ef2aSThomas Huth             break;
1945fcf5ef2aSThomas Huth         case ASI_FL8_S:
1946fcf5ef2aSThomas Huth         case ASI_FL8_SL:
1947fcf5ef2aSThomas Huth         case ASI_FL8_P:
1948fcf5ef2aSThomas Huth         case ASI_FL8_PL:
1949fcf5ef2aSThomas Huth             memop = MO_UB;
1950fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
1951fcf5ef2aSThomas Huth             break;
1952fcf5ef2aSThomas Huth         case ASI_FL16_S:
1953fcf5ef2aSThomas Huth         case ASI_FL16_SL:
1954fcf5ef2aSThomas Huth         case ASI_FL16_P:
1955fcf5ef2aSThomas Huth         case ASI_FL16_PL:
1956fcf5ef2aSThomas Huth             memop = MO_TEUW;
1957fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
1958fcf5ef2aSThomas Huth             break;
1959fcf5ef2aSThomas Huth         }
1960fcf5ef2aSThomas Huth         /* The little-endian asis all have bit 3 set.  */
1961fcf5ef2aSThomas Huth         if (asi & 8) {
1962fcf5ef2aSThomas Huth             memop ^= MO_BSWAP;
1963fcf5ef2aSThomas Huth         }
1964fcf5ef2aSThomas Huth     }
1965fcf5ef2aSThomas Huth #endif
1966fcf5ef2aSThomas Huth 
1967811cc0b0SRichard Henderson  done:
1968fcf5ef2aSThomas Huth     return (DisasASI){ type, asi, mem_idx, memop };
1969fcf5ef2aSThomas Huth }
1970fcf5ef2aSThomas Huth 
1971a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
1972a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a,
1973a76779eeSRichard Henderson                               TCGv_i32 asi, TCGv_i32 mop)
1974a76779eeSRichard Henderson {
1975a76779eeSRichard Henderson     g_assert_not_reached();
1976a76779eeSRichard Henderson }
1977a76779eeSRichard Henderson 
1978a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r,
1979a76779eeSRichard Henderson                               TCGv_i32 asi, TCGv_i32 mop)
1980a76779eeSRichard Henderson {
1981a76779eeSRichard Henderson     g_assert_not_reached();
1982a76779eeSRichard Henderson }
1983a76779eeSRichard Henderson #endif
1984a76779eeSRichard Henderson 
198542071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr)
1986fcf5ef2aSThomas Huth {
1987c03a0fd1SRichard Henderson     switch (da->type) {
1988fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
1989fcf5ef2aSThomas Huth         break;
1990fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for ldda.  */
1991fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1992fcf5ef2aSThomas Huth         break;
1993fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
1994c03a0fd1SRichard Henderson         tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN);
1995fcf5ef2aSThomas Huth         break;
1996fcf5ef2aSThomas Huth     default:
1997fcf5ef2aSThomas Huth         {
1998c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
1999c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN);
2000fcf5ef2aSThomas Huth 
2001fcf5ef2aSThomas Huth             save_state(dc);
2002fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2003ad75a51eSRichard Henderson             gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop);
2004fcf5ef2aSThomas Huth #else
2005fcf5ef2aSThomas Huth             {
2006fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2007ad75a51eSRichard Henderson                 gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
2008fcf5ef2aSThomas Huth                 tcg_gen_trunc_i64_tl(dst, t64);
2009fcf5ef2aSThomas Huth             }
2010fcf5ef2aSThomas Huth #endif
2011fcf5ef2aSThomas Huth         }
2012fcf5ef2aSThomas Huth         break;
2013fcf5ef2aSThomas Huth     }
2014fcf5ef2aSThomas Huth }
2015fcf5ef2aSThomas Huth 
201642071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr)
2017c03a0fd1SRichard Henderson {
2018c03a0fd1SRichard Henderson     switch (da->type) {
2019fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2020fcf5ef2aSThomas Huth         break;
2021c03a0fd1SRichard Henderson 
2022fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for stda.  */
2023c03a0fd1SRichard Henderson         if (TARGET_LONG_BITS == 32) {
2024fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2025fcf5ef2aSThomas Huth             break;
2026c03a0fd1SRichard Henderson         } else if (!(dc->def->features & CPU_FEATURE_HYPV)) {
20273390537bSArtyom Tarasenko             /* Pre OpenSPARC CPUs don't have these */
20283390537bSArtyom Tarasenko             gen_exception(dc, TT_ILL_INSN);
2029fcf5ef2aSThomas Huth             break;
2030c03a0fd1SRichard Henderson         }
2031c03a0fd1SRichard Henderson         /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */
2032c03a0fd1SRichard Henderson         /* fall through */
2033c03a0fd1SRichard Henderson 
2034c03a0fd1SRichard Henderson     case GET_ASI_DIRECT:
2035c03a0fd1SRichard Henderson         tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN);
2036c03a0fd1SRichard Henderson         break;
2037c03a0fd1SRichard Henderson 
2038fcf5ef2aSThomas Huth     case GET_ASI_BCOPY:
2039c03a0fd1SRichard Henderson         assert(TARGET_LONG_BITS == 32);
2040fcf5ef2aSThomas Huth         /* Copy 32 bytes from the address in SRC to ADDR.  */
2041fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 4-byte alignment, dropping
2042fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2043fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2044fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2045fcf5ef2aSThomas Huth         {
2046fcf5ef2aSThomas Huth             TCGv saddr = tcg_temp_new();
2047fcf5ef2aSThomas Huth             TCGv daddr = tcg_temp_new();
204800ab7e61SRichard Henderson             TCGv four = tcg_constant_tl(4);
2049fcf5ef2aSThomas Huth             TCGv_i32 tmp = tcg_temp_new_i32();
2050fcf5ef2aSThomas Huth             int i;
2051fcf5ef2aSThomas Huth 
2052fcf5ef2aSThomas Huth             tcg_gen_andi_tl(saddr, src, -4);
2053fcf5ef2aSThomas Huth             tcg_gen_andi_tl(daddr, addr, -4);
2054fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 4) {
2055fcf5ef2aSThomas Huth                 /* Since the loads and stores are paired, allow the
2056fcf5ef2aSThomas Huth                    copy to happen in the host endianness.  */
2057c03a0fd1SRichard Henderson                 tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL);
2058c03a0fd1SRichard Henderson                 tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL);
2059fcf5ef2aSThomas Huth                 tcg_gen_add_tl(saddr, saddr, four);
2060fcf5ef2aSThomas Huth                 tcg_gen_add_tl(daddr, daddr, four);
2061fcf5ef2aSThomas Huth             }
2062fcf5ef2aSThomas Huth         }
2063fcf5ef2aSThomas Huth         break;
2064c03a0fd1SRichard Henderson 
2065fcf5ef2aSThomas Huth     default:
2066fcf5ef2aSThomas Huth         {
2067c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2068c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN);
2069fcf5ef2aSThomas Huth 
2070fcf5ef2aSThomas Huth             save_state(dc);
2071fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2072ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop);
2073fcf5ef2aSThomas Huth #else
2074fcf5ef2aSThomas Huth             {
2075fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2076fcf5ef2aSThomas Huth                 tcg_gen_extu_tl_i64(t64, src);
2077ad75a51eSRichard Henderson                 gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2078fcf5ef2aSThomas Huth             }
2079fcf5ef2aSThomas Huth #endif
2080fcf5ef2aSThomas Huth 
2081fcf5ef2aSThomas Huth             /* A write to a TLB register may alter page maps.  End the TB. */
2082fcf5ef2aSThomas Huth             dc->npc = DYNAMIC_PC;
2083fcf5ef2aSThomas Huth         }
2084fcf5ef2aSThomas Huth         break;
2085fcf5ef2aSThomas Huth     }
2086fcf5ef2aSThomas Huth }
2087fcf5ef2aSThomas Huth 
2088dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da,
2089c03a0fd1SRichard Henderson                          TCGv dst, TCGv src, TCGv addr)
2090c03a0fd1SRichard Henderson {
2091c03a0fd1SRichard Henderson     switch (da->type) {
2092c03a0fd1SRichard Henderson     case GET_ASI_EXCP:
2093c03a0fd1SRichard Henderson         break;
2094c03a0fd1SRichard Henderson     case GET_ASI_DIRECT:
2095dca544b9SRichard Henderson         tcg_gen_atomic_xchg_tl(dst, addr, src,
2096dca544b9SRichard Henderson                                da->mem_idx, da->memop | MO_ALIGN);
2097c03a0fd1SRichard Henderson         break;
2098c03a0fd1SRichard Henderson     default:
2099c03a0fd1SRichard Henderson         /* ??? Should be DAE_invalid_asi.  */
2100c03a0fd1SRichard Henderson         gen_exception(dc, TT_DATA_ACCESS);
2101c03a0fd1SRichard Henderson         break;
2102c03a0fd1SRichard Henderson     }
2103c03a0fd1SRichard Henderson }
2104c03a0fd1SRichard Henderson 
2105d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da,
2106c03a0fd1SRichard Henderson                         TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr)
2107c03a0fd1SRichard Henderson {
2108c03a0fd1SRichard Henderson     switch (da->type) {
2109fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2110c03a0fd1SRichard Henderson         return;
2111fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2112c03a0fd1SRichard Henderson         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv,
2113c03a0fd1SRichard Henderson                                   da->mem_idx, da->memop | MO_ALIGN);
2114fcf5ef2aSThomas Huth         break;
2115fcf5ef2aSThomas Huth     default:
2116fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2117fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2118fcf5ef2aSThomas Huth         break;
2119fcf5ef2aSThomas Huth     }
2120fcf5ef2aSThomas Huth }
2121fcf5ef2aSThomas Huth 
2122cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr)
2123c03a0fd1SRichard Henderson {
2124c03a0fd1SRichard Henderson     switch (da->type) {
2125fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2126fcf5ef2aSThomas Huth         break;
2127fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2128cf07cd1eSRichard Henderson         tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff),
2129cf07cd1eSRichard Henderson                                da->mem_idx, MO_UB);
2130fcf5ef2aSThomas Huth         break;
2131fcf5ef2aSThomas Huth     default:
21323db010c3SRichard Henderson         /* ??? In theory, this should be raise DAE_invalid_asi.
21333db010c3SRichard Henderson            But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1.  */
2134af00be49SEmilio G. Cota         if (tb_cflags(dc->base.tb) & CF_PARALLEL) {
2135ad75a51eSRichard Henderson             gen_helper_exit_atomic(tcg_env);
21363db010c3SRichard Henderson         } else {
2137c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
213800ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UB);
21393db010c3SRichard Henderson             TCGv_i64 s64, t64;
21403db010c3SRichard Henderson 
21413db010c3SRichard Henderson             save_state(dc);
21423db010c3SRichard Henderson             t64 = tcg_temp_new_i64();
2143ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
21443db010c3SRichard Henderson 
214500ab7e61SRichard Henderson             s64 = tcg_constant_i64(0xff);
2146ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop);
21473db010c3SRichard Henderson 
21483db010c3SRichard Henderson             tcg_gen_trunc_i64_tl(dst, t64);
21493db010c3SRichard Henderson 
21503db010c3SRichard Henderson             /* End the TB.  */
21513db010c3SRichard Henderson             dc->npc = DYNAMIC_PC;
21523db010c3SRichard Henderson         }
2153fcf5ef2aSThomas Huth         break;
2154fcf5ef2aSThomas Huth     }
2155fcf5ef2aSThomas Huth }
2156fcf5ef2aSThomas Huth 
2157287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size,
21583259b9e2SRichard Henderson                         TCGv addr, int rd)
2159fcf5ef2aSThomas Huth {
21603259b9e2SRichard Henderson     MemOp memop = da->memop;
21613259b9e2SRichard Henderson     MemOp size = memop & MO_SIZE;
2162fcf5ef2aSThomas Huth     TCGv_i32 d32;
2163fcf5ef2aSThomas Huth     TCGv_i64 d64;
2164287b1152SRichard Henderson     TCGv addr_tmp;
2165fcf5ef2aSThomas Huth 
21663259b9e2SRichard Henderson     /* TODO: Use 128-bit load/store below. */
21673259b9e2SRichard Henderson     if (size == MO_128) {
21683259b9e2SRichard Henderson         memop = (memop & ~MO_SIZE) | MO_64;
21693259b9e2SRichard Henderson     }
21703259b9e2SRichard Henderson 
21713259b9e2SRichard Henderson     switch (da->type) {
2172fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2173fcf5ef2aSThomas Huth         break;
2174fcf5ef2aSThomas Huth 
2175fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
21763259b9e2SRichard Henderson         memop |= MO_ALIGN_4;
2177fcf5ef2aSThomas Huth         switch (size) {
21783259b9e2SRichard Henderson         case MO_32:
2179fcf5ef2aSThomas Huth             d32 = gen_dest_fpr_F(dc);
21803259b9e2SRichard Henderson             tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop);
2181fcf5ef2aSThomas Huth             gen_store_fpr_F(dc, rd, d32);
2182fcf5ef2aSThomas Huth             break;
21833259b9e2SRichard Henderson 
21843259b9e2SRichard Henderson         case MO_64:
21853259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop);
2186fcf5ef2aSThomas Huth             break;
21873259b9e2SRichard Henderson 
21883259b9e2SRichard Henderson         case MO_128:
2189fcf5ef2aSThomas Huth             d64 = tcg_temp_new_i64();
21903259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop);
2191287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2192287b1152SRichard Henderson             tcg_gen_addi_tl(addr_tmp, addr, 8);
2193287b1152SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop);
2194fcf5ef2aSThomas Huth             tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2195fcf5ef2aSThomas Huth             break;
2196fcf5ef2aSThomas Huth         default:
2197fcf5ef2aSThomas Huth             g_assert_not_reached();
2198fcf5ef2aSThomas Huth         }
2199fcf5ef2aSThomas Huth         break;
2200fcf5ef2aSThomas Huth 
2201fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2202fcf5ef2aSThomas Huth         /* Valid for lddfa on aligned registers only.  */
22033259b9e2SRichard Henderson         if (orig_size == MO_64 && (rd & 7) == 0) {
2204fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2205287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2206287b1152SRichard Henderson             for (int i = 0; ; ++i) {
22073259b9e2SRichard Henderson                 tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx,
22083259b9e2SRichard Henderson                                     memop | (i == 0 ? MO_ALIGN_64 : 0));
2209fcf5ef2aSThomas Huth                 if (i == 7) {
2210fcf5ef2aSThomas Huth                     break;
2211fcf5ef2aSThomas Huth                 }
2212287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2213287b1152SRichard Henderson                 addr = addr_tmp;
2214fcf5ef2aSThomas Huth             }
2215fcf5ef2aSThomas Huth         } else {
2216fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2217fcf5ef2aSThomas Huth         }
2218fcf5ef2aSThomas Huth         break;
2219fcf5ef2aSThomas Huth 
2220fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2221fcf5ef2aSThomas Huth         /* Valid for lddfa only.  */
22223259b9e2SRichard Henderson         if (orig_size == MO_64) {
22233259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
22243259b9e2SRichard Henderson                                 memop | MO_ALIGN);
2225fcf5ef2aSThomas Huth         } else {
2226fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2227fcf5ef2aSThomas Huth         }
2228fcf5ef2aSThomas Huth         break;
2229fcf5ef2aSThomas Huth 
2230fcf5ef2aSThomas Huth     default:
2231fcf5ef2aSThomas Huth         {
22323259b9e2SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
22333259b9e2SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2234fcf5ef2aSThomas Huth 
2235fcf5ef2aSThomas Huth             save_state(dc);
2236fcf5ef2aSThomas Huth             /* According to the table in the UA2011 manual, the only
2237fcf5ef2aSThomas Huth                other asis that are valid for ldfa/lddfa/ldqfa are
2238fcf5ef2aSThomas Huth                the NO_FAULT asis.  We still need a helper for these,
2239fcf5ef2aSThomas Huth                but we can just use the integer asi helper for them.  */
2240fcf5ef2aSThomas Huth             switch (size) {
22413259b9e2SRichard Henderson             case MO_32:
2242fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2243ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2244fcf5ef2aSThomas Huth                 d32 = gen_dest_fpr_F(dc);
2245fcf5ef2aSThomas Huth                 tcg_gen_extrl_i64_i32(d32, d64);
2246fcf5ef2aSThomas Huth                 gen_store_fpr_F(dc, rd, d32);
2247fcf5ef2aSThomas Huth                 break;
22483259b9e2SRichard Henderson             case MO_64:
22493259b9e2SRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr,
22503259b9e2SRichard Henderson                                   r_asi, r_mop);
2251fcf5ef2aSThomas Huth                 break;
22523259b9e2SRichard Henderson             case MO_128:
2253fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2254ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2255287b1152SRichard Henderson                 addr_tmp = tcg_temp_new();
2256287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2257287b1152SRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp,
22583259b9e2SRichard Henderson                                   r_asi, r_mop);
2259fcf5ef2aSThomas Huth                 tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2260fcf5ef2aSThomas Huth                 break;
2261fcf5ef2aSThomas Huth             default:
2262fcf5ef2aSThomas Huth                 g_assert_not_reached();
2263fcf5ef2aSThomas Huth             }
2264fcf5ef2aSThomas Huth         }
2265fcf5ef2aSThomas Huth         break;
2266fcf5ef2aSThomas Huth     }
2267fcf5ef2aSThomas Huth }
2268fcf5ef2aSThomas Huth 
2269287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size,
22703259b9e2SRichard Henderson                         TCGv addr, int rd)
22713259b9e2SRichard Henderson {
22723259b9e2SRichard Henderson     MemOp memop = da->memop;
22733259b9e2SRichard Henderson     MemOp size = memop & MO_SIZE;
2274fcf5ef2aSThomas Huth     TCGv_i32 d32;
2275287b1152SRichard Henderson     TCGv addr_tmp;
2276fcf5ef2aSThomas Huth 
22773259b9e2SRichard Henderson     /* TODO: Use 128-bit load/store below. */
22783259b9e2SRichard Henderson     if (size == MO_128) {
22793259b9e2SRichard Henderson         memop = (memop & ~MO_SIZE) | MO_64;
22803259b9e2SRichard Henderson     }
22813259b9e2SRichard Henderson 
22823259b9e2SRichard Henderson     switch (da->type) {
2283fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2284fcf5ef2aSThomas Huth         break;
2285fcf5ef2aSThomas Huth 
2286fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
22873259b9e2SRichard Henderson         memop |= MO_ALIGN_4;
2288fcf5ef2aSThomas Huth         switch (size) {
22893259b9e2SRichard Henderson         case MO_32:
2290fcf5ef2aSThomas Huth             d32 = gen_load_fpr_F(dc, rd);
22913259b9e2SRichard Henderson             tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN);
2292fcf5ef2aSThomas Huth             break;
22933259b9e2SRichard Henderson         case MO_64:
22943259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
22953259b9e2SRichard Henderson                                 memop | MO_ALIGN_4);
2296fcf5ef2aSThomas Huth             break;
22973259b9e2SRichard Henderson         case MO_128:
2298fcf5ef2aSThomas Huth             /* Only 4-byte alignment required.  However, it is legal for the
2299fcf5ef2aSThomas Huth                cpu to signal the alignment fault, and the OS trap handler is
2300fcf5ef2aSThomas Huth                required to fix it up.  Requiring 16-byte alignment here avoids
2301fcf5ef2aSThomas Huth                having to probe the second page before performing the first
2302fcf5ef2aSThomas Huth                write.  */
23033259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
23043259b9e2SRichard Henderson                                 memop | MO_ALIGN_16);
2305287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2306287b1152SRichard Henderson             tcg_gen_addi_tl(addr_tmp, addr, 8);
2307287b1152SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop);
2308fcf5ef2aSThomas Huth             break;
2309fcf5ef2aSThomas Huth         default:
2310fcf5ef2aSThomas Huth             g_assert_not_reached();
2311fcf5ef2aSThomas Huth         }
2312fcf5ef2aSThomas Huth         break;
2313fcf5ef2aSThomas Huth 
2314fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2315fcf5ef2aSThomas Huth         /* Valid for stdfa on aligned registers only.  */
23163259b9e2SRichard Henderson         if (orig_size == MO_64 && (rd & 7) == 0) {
2317fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2318287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2319287b1152SRichard Henderson             for (int i = 0; ; ++i) {
23203259b9e2SRichard Henderson                 tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx,
23213259b9e2SRichard Henderson                                     memop | (i == 0 ? MO_ALIGN_64 : 0));
2322fcf5ef2aSThomas Huth                 if (i == 7) {
2323fcf5ef2aSThomas Huth                     break;
2324fcf5ef2aSThomas Huth                 }
2325287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2326287b1152SRichard Henderson                 addr = addr_tmp;
2327fcf5ef2aSThomas Huth             }
2328fcf5ef2aSThomas Huth         } else {
2329fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2330fcf5ef2aSThomas Huth         }
2331fcf5ef2aSThomas Huth         break;
2332fcf5ef2aSThomas Huth 
2333fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2334fcf5ef2aSThomas Huth         /* Valid for stdfa only.  */
23353259b9e2SRichard Henderson         if (orig_size == MO_64) {
23363259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
23373259b9e2SRichard Henderson                                 memop | MO_ALIGN);
2338fcf5ef2aSThomas Huth         } else {
2339fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2340fcf5ef2aSThomas Huth         }
2341fcf5ef2aSThomas Huth         break;
2342fcf5ef2aSThomas Huth 
2343fcf5ef2aSThomas Huth     default:
2344fcf5ef2aSThomas Huth         /* According to the table in the UA2011 manual, the only
2345fcf5ef2aSThomas Huth            other asis that are valid for ldfa/lddfa/ldqfa are
2346fcf5ef2aSThomas Huth            the PST* asis, which aren't currently handled.  */
2347fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2348fcf5ef2aSThomas Huth         break;
2349fcf5ef2aSThomas Huth     }
2350fcf5ef2aSThomas Huth }
2351fcf5ef2aSThomas Huth 
235242071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd)
2353fcf5ef2aSThomas Huth {
2354a76779eeSRichard Henderson     TCGv hi = gen_dest_gpr(dc, rd);
2355a76779eeSRichard Henderson     TCGv lo = gen_dest_gpr(dc, rd + 1);
2356fcf5ef2aSThomas Huth 
2357c03a0fd1SRichard Henderson     switch (da->type) {
2358fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2359fcf5ef2aSThomas Huth         return;
2360fcf5ef2aSThomas Huth 
2361fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2362ebbbec92SRichard Henderson #ifdef TARGET_SPARC64
2363ebbbec92SRichard Henderson         {
2364ebbbec92SRichard Henderson             MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16;
2365ebbbec92SRichard Henderson             TCGv_i128 t = tcg_temp_new_i128();
2366ebbbec92SRichard Henderson 
2367ebbbec92SRichard Henderson             tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop);
2368ebbbec92SRichard Henderson             /*
2369ebbbec92SRichard Henderson              * Note that LE twinx acts as if each 64-bit register result is
2370ebbbec92SRichard Henderson              * byte swapped.  We perform one 128-bit LE load, so must swap
2371ebbbec92SRichard Henderson              * the order of the writebacks.
2372ebbbec92SRichard Henderson              */
2373ebbbec92SRichard Henderson             if ((mop & MO_BSWAP) == MO_TE) {
2374ebbbec92SRichard Henderson                 tcg_gen_extr_i128_i64(lo, hi, t);
2375ebbbec92SRichard Henderson             } else {
2376ebbbec92SRichard Henderson                 tcg_gen_extr_i128_i64(hi, lo, t);
2377ebbbec92SRichard Henderson             }
2378ebbbec92SRichard Henderson         }
2379fcf5ef2aSThomas Huth         break;
2380ebbbec92SRichard Henderson #else
2381ebbbec92SRichard Henderson         g_assert_not_reached();
2382ebbbec92SRichard Henderson #endif
2383fcf5ef2aSThomas Huth 
2384fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2385fcf5ef2aSThomas Huth         {
2386fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2387fcf5ef2aSThomas Huth 
2388c03a0fd1SRichard Henderson             tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN);
2389fcf5ef2aSThomas Huth 
2390fcf5ef2aSThomas Huth             /* Note that LE ldda acts as if each 32-bit register
2391fcf5ef2aSThomas Huth                result is byte swapped.  Having just performed one
2392fcf5ef2aSThomas Huth                64-bit bswap, we need now to swap the writebacks.  */
2393c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2394a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(lo, hi, tmp);
2395fcf5ef2aSThomas Huth             } else {
2396a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(hi, lo, tmp);
2397fcf5ef2aSThomas Huth             }
2398fcf5ef2aSThomas Huth         }
2399fcf5ef2aSThomas Huth         break;
2400fcf5ef2aSThomas Huth 
2401fcf5ef2aSThomas Huth     default:
2402fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2403fcf5ef2aSThomas Huth            for ldda, and this should raise DAE_invalid_asi.  However,
2404fcf5ef2aSThomas Huth            real hardware allows others.  This can be seen with e.g.
2405fcf5ef2aSThomas Huth            FreeBSD 10.3 wrt ASI_IC_TAG.  */
2406fcf5ef2aSThomas Huth         {
2407c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2408c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop);
2409fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2410fcf5ef2aSThomas Huth 
2411fcf5ef2aSThomas Huth             save_state(dc);
2412ad75a51eSRichard Henderson             gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop);
2413fcf5ef2aSThomas Huth 
2414fcf5ef2aSThomas Huth             /* See above.  */
2415c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2416a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(lo, hi, tmp);
2417fcf5ef2aSThomas Huth             } else {
2418a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(hi, lo, tmp);
2419fcf5ef2aSThomas Huth             }
2420fcf5ef2aSThomas Huth         }
2421fcf5ef2aSThomas Huth         break;
2422fcf5ef2aSThomas Huth     }
2423fcf5ef2aSThomas Huth 
2424fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2425fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd + 1, lo);
2426fcf5ef2aSThomas Huth }
2427fcf5ef2aSThomas Huth 
242842071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd)
2429c03a0fd1SRichard Henderson {
2430c03a0fd1SRichard Henderson     TCGv hi = gen_load_gpr(dc, rd);
2431fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2432fcf5ef2aSThomas Huth 
2433c03a0fd1SRichard Henderson     switch (da->type) {
2434fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2435fcf5ef2aSThomas Huth         break;
2436fcf5ef2aSThomas Huth 
2437fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2438ebbbec92SRichard Henderson #ifdef TARGET_SPARC64
2439ebbbec92SRichard Henderson         {
2440ebbbec92SRichard Henderson             MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16;
2441ebbbec92SRichard Henderson             TCGv_i128 t = tcg_temp_new_i128();
2442ebbbec92SRichard Henderson 
2443ebbbec92SRichard Henderson             /*
2444ebbbec92SRichard Henderson              * Note that LE twinx acts as if each 64-bit register result is
2445ebbbec92SRichard Henderson              * byte swapped.  We perform one 128-bit LE store, so must swap
2446ebbbec92SRichard Henderson              * the order of the construction.
2447ebbbec92SRichard Henderson              */
2448ebbbec92SRichard Henderson             if ((mop & MO_BSWAP) == MO_TE) {
2449ebbbec92SRichard Henderson                 tcg_gen_concat_i64_i128(t, lo, hi);
2450ebbbec92SRichard Henderson             } else {
2451ebbbec92SRichard Henderson                 tcg_gen_concat_i64_i128(t, hi, lo);
2452ebbbec92SRichard Henderson             }
2453ebbbec92SRichard Henderson             tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop);
2454ebbbec92SRichard Henderson         }
2455fcf5ef2aSThomas Huth         break;
2456ebbbec92SRichard Henderson #else
2457ebbbec92SRichard Henderson         g_assert_not_reached();
2458ebbbec92SRichard Henderson #endif
2459fcf5ef2aSThomas Huth 
2460fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2461fcf5ef2aSThomas Huth         {
2462fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2463fcf5ef2aSThomas Huth 
2464fcf5ef2aSThomas Huth             /* Note that LE stda acts as if each 32-bit register result is
2465fcf5ef2aSThomas Huth                byte swapped.  We will perform one 64-bit LE store, so now
2466fcf5ef2aSThomas Huth                we must swap the order of the construction.  */
2467c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2468a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, lo, hi);
2469fcf5ef2aSThomas Huth             } else {
2470a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, hi, lo);
2471fcf5ef2aSThomas Huth             }
2472c03a0fd1SRichard Henderson             tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN);
2473fcf5ef2aSThomas Huth         }
2474fcf5ef2aSThomas Huth         break;
2475fcf5ef2aSThomas Huth 
2476a76779eeSRichard Henderson     case GET_ASI_BFILL:
2477a76779eeSRichard Henderson         assert(TARGET_LONG_BITS == 32);
2478a76779eeSRichard Henderson         /* Store 32 bytes of T64 to ADDR.  */
2479a76779eeSRichard Henderson         /* ??? The original qemu code suggests 8-byte alignment, dropping
2480a76779eeSRichard Henderson            the low bits, but the only place I can see this used is in the
2481a76779eeSRichard Henderson            Linux kernel with 32 byte alignment, which would make more sense
2482a76779eeSRichard Henderson            as a cacheline-style operation.  */
2483a76779eeSRichard Henderson         {
2484a76779eeSRichard Henderson             TCGv_i64 t64 = tcg_temp_new_i64();
2485a76779eeSRichard Henderson             TCGv d_addr = tcg_temp_new();
2486a76779eeSRichard Henderson             TCGv eight = tcg_constant_tl(8);
2487a76779eeSRichard Henderson             int i;
2488a76779eeSRichard Henderson 
2489a76779eeSRichard Henderson             tcg_gen_concat_tl_i64(t64, lo, hi);
2490a76779eeSRichard Henderson             tcg_gen_andi_tl(d_addr, addr, -8);
2491a76779eeSRichard Henderson             for (i = 0; i < 32; i += 8) {
2492c03a0fd1SRichard Henderson                 tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop);
2493a76779eeSRichard Henderson                 tcg_gen_add_tl(d_addr, d_addr, eight);
2494a76779eeSRichard Henderson             }
2495a76779eeSRichard Henderson         }
2496a76779eeSRichard Henderson         break;
2497a76779eeSRichard Henderson 
2498fcf5ef2aSThomas Huth     default:
2499fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2500fcf5ef2aSThomas Huth            for stda, and this should raise DAE_invalid_asi.  */
2501fcf5ef2aSThomas Huth         {
2502c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2503c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop);
2504fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2505fcf5ef2aSThomas Huth 
2506fcf5ef2aSThomas Huth             /* See above.  */
2507c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2508a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, lo, hi);
2509fcf5ef2aSThomas Huth             } else {
2510a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, hi, lo);
2511fcf5ef2aSThomas Huth             }
2512fcf5ef2aSThomas Huth 
2513fcf5ef2aSThomas Huth             save_state(dc);
2514ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2515fcf5ef2aSThomas Huth         }
2516fcf5ef2aSThomas Huth         break;
2517fcf5ef2aSThomas Huth     }
2518fcf5ef2aSThomas Huth }
2519fcf5ef2aSThomas Huth 
25203d3c0673SRichard Henderson #ifdef TARGET_SPARC64
2521fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn)
2522fcf5ef2aSThomas Huth {
2523fcf5ef2aSThomas Huth     unsigned int rs1 = GET_FIELD(insn, 13, 17);
2524fcf5ef2aSThomas Huth     return gen_load_gpr(dc, rs1);
2525fcf5ef2aSThomas Huth }
2526fcf5ef2aSThomas Huth 
2527fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2528fcf5ef2aSThomas Huth {
2529fcf5ef2aSThomas Huth     TCGv_i32 c32, zero, dst, s1, s2;
2530fcf5ef2aSThomas Huth 
2531fcf5ef2aSThomas Huth     /* We have two choices here: extend the 32 bit data and use movcond_i64,
2532fcf5ef2aSThomas Huth        or fold the comparison down to 32 bits and use movcond_i32.  Choose
2533fcf5ef2aSThomas Huth        the later.  */
2534fcf5ef2aSThomas Huth     c32 = tcg_temp_new_i32();
2535fcf5ef2aSThomas Huth     if (cmp->is_bool) {
2536fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, cmp->c1);
2537fcf5ef2aSThomas Huth     } else {
2538fcf5ef2aSThomas Huth         TCGv_i64 c64 = tcg_temp_new_i64();
2539fcf5ef2aSThomas Huth         tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2);
2540fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, c64);
2541fcf5ef2aSThomas Huth     }
2542fcf5ef2aSThomas Huth 
2543fcf5ef2aSThomas Huth     s1 = gen_load_fpr_F(dc, rs);
2544fcf5ef2aSThomas Huth     s2 = gen_load_fpr_F(dc, rd);
2545fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
254600ab7e61SRichard Henderson     zero = tcg_constant_i32(0);
2547fcf5ef2aSThomas Huth 
2548fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2);
2549fcf5ef2aSThomas Huth 
2550fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
2551fcf5ef2aSThomas Huth }
2552fcf5ef2aSThomas Huth 
2553fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2554fcf5ef2aSThomas Huth {
2555fcf5ef2aSThomas Huth     TCGv_i64 dst = gen_dest_fpr_D(dc, rd);
2556fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2,
2557fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rs),
2558fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rd));
2559fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
2560fcf5ef2aSThomas Huth }
2561fcf5ef2aSThomas Huth 
2562fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2563fcf5ef2aSThomas Huth {
2564fcf5ef2aSThomas Huth     int qd = QFPREG(rd);
2565fcf5ef2aSThomas Huth     int qs = QFPREG(rs);
2566fcf5ef2aSThomas Huth 
2567fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2,
2568fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2], cpu_fpr[qd / 2]);
2569fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2,
2570fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]);
2571fcf5ef2aSThomas Huth 
2572fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, qd);
2573fcf5ef2aSThomas Huth }
2574fcf5ef2aSThomas Huth 
25755d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr)
2576fcf5ef2aSThomas Huth {
2577fcf5ef2aSThomas Huth     TCGv_i32 r_tl = tcg_temp_new_i32();
2578fcf5ef2aSThomas Huth 
2579fcf5ef2aSThomas Huth     /* load env->tl into r_tl */
2580ad75a51eSRichard Henderson     tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl));
2581fcf5ef2aSThomas Huth 
2582fcf5ef2aSThomas Huth     /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */
2583fcf5ef2aSThomas Huth     tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK);
2584fcf5ef2aSThomas Huth 
2585fcf5ef2aSThomas Huth     /* calculate offset to current trap state from env->ts, reuse r_tl */
2586fcf5ef2aSThomas Huth     tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state));
2587ad75a51eSRichard Henderson     tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts));
2588fcf5ef2aSThomas Huth 
2589fcf5ef2aSThomas Huth     /* tsptr = env->ts[env->tl & MAXTL_MASK] */
2590fcf5ef2aSThomas Huth     {
2591fcf5ef2aSThomas Huth         TCGv_ptr r_tl_tmp = tcg_temp_new_ptr();
2592fcf5ef2aSThomas Huth         tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl);
2593fcf5ef2aSThomas Huth         tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp);
2594fcf5ef2aSThomas Huth     }
2595fcf5ef2aSThomas Huth }
2596fcf5ef2aSThomas Huth #endif
2597fcf5ef2aSThomas Huth 
259806c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x)
259906c060d9SRichard Henderson {
260006c060d9SRichard Henderson     return DFPREG(x);
260106c060d9SRichard Henderson }
260206c060d9SRichard Henderson 
260306c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x)
260406c060d9SRichard Henderson {
260506c060d9SRichard Henderson     return QFPREG(x);
260606c060d9SRichard Henderson }
260706c060d9SRichard Henderson 
2608878cc677SRichard Henderson /* Include the auto-generated decoder.  */
2609878cc677SRichard Henderson #include "decode-insns.c.inc"
2610878cc677SRichard Henderson 
2611878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \
2612878cc677SRichard Henderson     static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \
2613878cc677SRichard Henderson     { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); }
2614878cc677SRichard Henderson 
2615878cc677SRichard Henderson #define avail_ALL(C)      true
2616878cc677SRichard Henderson #ifdef TARGET_SPARC64
2617878cc677SRichard Henderson # define avail_32(C)      false
2618af25071cSRichard Henderson # define avail_ASR17(C)   false
2619d0a11d25SRichard Henderson # define avail_CASA(C)    true
2620c2636853SRichard Henderson # define avail_DIV(C)     true
2621b5372650SRichard Henderson # define avail_MUL(C)     true
26220faef01bSRichard Henderson # define avail_POWERDOWN(C) false
2623878cc677SRichard Henderson # define avail_64(C)      true
26245d617bfbSRichard Henderson # define avail_GL(C)      ((C)->def->features & CPU_FEATURE_GL)
2625af25071cSRichard Henderson # define avail_HYPV(C)    ((C)->def->features & CPU_FEATURE_HYPV)
2626b88ce6f2SRichard Henderson # define avail_VIS1(C)    ((C)->def->features & CPU_FEATURE_VIS1)
2627b88ce6f2SRichard Henderson # define avail_VIS2(C)    ((C)->def->features & CPU_FEATURE_VIS2)
2628878cc677SRichard Henderson #else
2629878cc677SRichard Henderson # define avail_32(C)      true
2630af25071cSRichard Henderson # define avail_ASR17(C)   ((C)->def->features & CPU_FEATURE_ASR17)
2631d0a11d25SRichard Henderson # define avail_CASA(C)    ((C)->def->features & CPU_FEATURE_CASA)
2632c2636853SRichard Henderson # define avail_DIV(C)     ((C)->def->features & CPU_FEATURE_DIV)
2633b5372650SRichard Henderson # define avail_MUL(C)     ((C)->def->features & CPU_FEATURE_MUL)
26340faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN)
2635878cc677SRichard Henderson # define avail_64(C)      false
26365d617bfbSRichard Henderson # define avail_GL(C)      false
2637af25071cSRichard Henderson # define avail_HYPV(C)    false
2638b88ce6f2SRichard Henderson # define avail_VIS1(C)    false
2639b88ce6f2SRichard Henderson # define avail_VIS2(C)    false
2640878cc677SRichard Henderson #endif
2641878cc677SRichard Henderson 
2642878cc677SRichard Henderson /* Default case for non jump instructions. */
2643878cc677SRichard Henderson static bool advance_pc(DisasContext *dc)
2644878cc677SRichard Henderson {
2645878cc677SRichard Henderson     if (dc->npc & 3) {
2646878cc677SRichard Henderson         switch (dc->npc) {
2647878cc677SRichard Henderson         case DYNAMIC_PC:
2648878cc677SRichard Henderson         case DYNAMIC_PC_LOOKUP:
2649878cc677SRichard Henderson             dc->pc = dc->npc;
2650878cc677SRichard Henderson             gen_op_next_insn();
2651878cc677SRichard Henderson             break;
2652878cc677SRichard Henderson         case JUMP_PC:
2653878cc677SRichard Henderson             /* we can do a static jump */
2654878cc677SRichard Henderson             gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond);
2655878cc677SRichard Henderson             dc->base.is_jmp = DISAS_NORETURN;
2656878cc677SRichard Henderson             break;
2657878cc677SRichard Henderson         default:
2658878cc677SRichard Henderson             g_assert_not_reached();
2659878cc677SRichard Henderson         }
2660878cc677SRichard Henderson     } else {
2661878cc677SRichard Henderson         dc->pc = dc->npc;
2662878cc677SRichard Henderson         dc->npc = dc->npc + 4;
2663878cc677SRichard Henderson     }
2664878cc677SRichard Henderson     return true;
2665878cc677SRichard Henderson }
2666878cc677SRichard Henderson 
26676d2a0768SRichard Henderson /*
26686d2a0768SRichard Henderson  * Major opcodes 00 and 01 -- branches, call, and sethi
26696d2a0768SRichard Henderson  */
26706d2a0768SRichard Henderson 
2671276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul)
2672276567aaSRichard Henderson {
2673276567aaSRichard Henderson     if (annul) {
2674276567aaSRichard Henderson         dc->pc = dc->npc + 4;
2675276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2676276567aaSRichard Henderson     } else {
2677276567aaSRichard Henderson         dc->pc = dc->npc;
2678276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2679276567aaSRichard Henderson     }
2680276567aaSRichard Henderson     return true;
2681276567aaSRichard Henderson }
2682276567aaSRichard Henderson 
2683276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul,
2684276567aaSRichard Henderson                                        target_ulong dest)
2685276567aaSRichard Henderson {
2686276567aaSRichard Henderson     if (annul) {
2687276567aaSRichard Henderson         dc->pc = dest;
2688276567aaSRichard Henderson         dc->npc = dest + 4;
2689276567aaSRichard Henderson     } else {
2690276567aaSRichard Henderson         dc->pc = dc->npc;
2691276567aaSRichard Henderson         dc->npc = dest;
2692276567aaSRichard Henderson         tcg_gen_mov_tl(cpu_pc, cpu_npc);
2693276567aaSRichard Henderson     }
2694276567aaSRichard Henderson     return true;
2695276567aaSRichard Henderson }
2696276567aaSRichard Henderson 
26979d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp,
26989d4e2bc7SRichard Henderson                               bool annul, target_ulong dest)
2699276567aaSRichard Henderson {
27006b3e4cc6SRichard Henderson     target_ulong npc = dc->npc;
27016b3e4cc6SRichard Henderson 
2702276567aaSRichard Henderson     if (annul) {
27036b3e4cc6SRichard Henderson         TCGLabel *l1 = gen_new_label();
27046b3e4cc6SRichard Henderson 
27059d4e2bc7SRichard Henderson         tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1);
27066b3e4cc6SRichard Henderson         gen_goto_tb(dc, 0, npc, dest);
27076b3e4cc6SRichard Henderson         gen_set_label(l1);
27086b3e4cc6SRichard Henderson         gen_goto_tb(dc, 1, npc + 4, npc + 8);
27096b3e4cc6SRichard Henderson 
27106b3e4cc6SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
2711276567aaSRichard Henderson     } else {
27126b3e4cc6SRichard Henderson         if (npc & 3) {
27136b3e4cc6SRichard Henderson             switch (npc) {
27146b3e4cc6SRichard Henderson             case DYNAMIC_PC:
27156b3e4cc6SRichard Henderson             case DYNAMIC_PC_LOOKUP:
27166b3e4cc6SRichard Henderson                 tcg_gen_mov_tl(cpu_pc, cpu_npc);
27176b3e4cc6SRichard Henderson                 tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
27189d4e2bc7SRichard Henderson                 tcg_gen_movcond_tl(cmp->cond, cpu_npc,
27199d4e2bc7SRichard Henderson                                    cmp->c1, cmp->c2,
27206b3e4cc6SRichard Henderson                                    tcg_constant_tl(dest), cpu_npc);
27216b3e4cc6SRichard Henderson                 dc->pc = npc;
27226b3e4cc6SRichard Henderson                 break;
27236b3e4cc6SRichard Henderson             default:
27246b3e4cc6SRichard Henderson                 g_assert_not_reached();
27256b3e4cc6SRichard Henderson             }
27266b3e4cc6SRichard Henderson         } else {
27276b3e4cc6SRichard Henderson             dc->pc = npc;
27286b3e4cc6SRichard Henderson             dc->jump_pc[0] = dest;
27296b3e4cc6SRichard Henderson             dc->jump_pc[1] = npc + 4;
27306b3e4cc6SRichard Henderson             dc->npc = JUMP_PC;
27319d4e2bc7SRichard Henderson             if (cmp->is_bool) {
27329d4e2bc7SRichard Henderson                 tcg_gen_mov_tl(cpu_cond, cmp->c1);
27339d4e2bc7SRichard Henderson             } else {
27349d4e2bc7SRichard Henderson                 tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2);
27359d4e2bc7SRichard Henderson             }
27366b3e4cc6SRichard Henderson         }
2737276567aaSRichard Henderson     }
2738276567aaSRichard Henderson     return true;
2739276567aaSRichard Henderson }
2740276567aaSRichard Henderson 
2741af25071cSRichard Henderson static bool raise_priv(DisasContext *dc)
2742af25071cSRichard Henderson {
2743af25071cSRichard Henderson     gen_exception(dc, TT_PRIV_INSN);
2744af25071cSRichard Henderson     return true;
2745af25071cSRichard Henderson }
2746af25071cSRichard Henderson 
274706c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc)
274806c060d9SRichard Henderson {
274906c060d9SRichard Henderson     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
275006c060d9SRichard Henderson     return true;
275106c060d9SRichard Henderson }
275206c060d9SRichard Henderson 
275306c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc)
275406c060d9SRichard Henderson {
275506c060d9SRichard Henderson     if (dc->def->features & CPU_FEATURE_FLOAT128) {
275606c060d9SRichard Henderson         return false;
275706c060d9SRichard Henderson     }
275806c060d9SRichard Henderson     return raise_unimpfpop(dc);
275906c060d9SRichard Henderson }
276006c060d9SRichard Henderson 
2761276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a)
2762276567aaSRichard Henderson {
2763276567aaSRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
27641ea9c62aSRichard Henderson     DisasCompare cmp;
2765276567aaSRichard Henderson 
2766276567aaSRichard Henderson     switch (a->cond) {
2767276567aaSRichard Henderson     case 0x0:
2768276567aaSRichard Henderson         return advance_jump_uncond_never(dc, a->a);
2769276567aaSRichard Henderson     case 0x8:
2770276567aaSRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
2771276567aaSRichard Henderson     default:
2772276567aaSRichard Henderson         flush_cond(dc);
27731ea9c62aSRichard Henderson 
27741ea9c62aSRichard Henderson         gen_compare(&cmp, a->cc, a->cond, dc);
27759d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
2776276567aaSRichard Henderson     }
2777276567aaSRichard Henderson }
2778276567aaSRichard Henderson 
2779276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a)
2780276567aaSRichard Henderson TRANS(BPcc,  64, do_bpcc, a)
2781276567aaSRichard Henderson 
278245196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a)
278345196ea4SRichard Henderson {
278445196ea4SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
2785d5471936SRichard Henderson     DisasCompare cmp;
278645196ea4SRichard Henderson 
278745196ea4SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
278845196ea4SRichard Henderson         return true;
278945196ea4SRichard Henderson     }
279045196ea4SRichard Henderson     switch (a->cond) {
279145196ea4SRichard Henderson     case 0x0:
279245196ea4SRichard Henderson         return advance_jump_uncond_never(dc, a->a);
279345196ea4SRichard Henderson     case 0x8:
279445196ea4SRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
279545196ea4SRichard Henderson     default:
279645196ea4SRichard Henderson         flush_cond(dc);
2797d5471936SRichard Henderson 
2798d5471936SRichard Henderson         gen_fcompare(&cmp, a->cc, a->cond);
27999d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
280045196ea4SRichard Henderson     }
280145196ea4SRichard Henderson }
280245196ea4SRichard Henderson 
280345196ea4SRichard Henderson TRANS(FBPfcc,  64, do_fbpfcc, a)
280445196ea4SRichard Henderson TRANS(FBfcc,  ALL, do_fbpfcc, a)
280545196ea4SRichard Henderson 
2806ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a)
2807ab9ffe98SRichard Henderson {
2808ab9ffe98SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
2809ab9ffe98SRichard Henderson     DisasCompare cmp;
2810ab9ffe98SRichard Henderson 
2811ab9ffe98SRichard Henderson     if (!avail_64(dc)) {
2812ab9ffe98SRichard Henderson         return false;
2813ab9ffe98SRichard Henderson     }
2814ab9ffe98SRichard Henderson     if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) {
2815ab9ffe98SRichard Henderson         return false;
2816ab9ffe98SRichard Henderson     }
2817ab9ffe98SRichard Henderson 
2818ab9ffe98SRichard Henderson     flush_cond(dc);
2819ab9ffe98SRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
28209d4e2bc7SRichard Henderson     return advance_jump_cond(dc, &cmp, a->a, target);
2821ab9ffe98SRichard Henderson }
2822ab9ffe98SRichard Henderson 
282323ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a)
282423ada1b1SRichard Henderson {
282523ada1b1SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
282623ada1b1SRichard Henderson 
282723ada1b1SRichard Henderson     gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc));
282823ada1b1SRichard Henderson     gen_mov_pc_npc(dc);
282923ada1b1SRichard Henderson     dc->npc = target;
283023ada1b1SRichard Henderson     return true;
283123ada1b1SRichard Henderson }
283223ada1b1SRichard Henderson 
283345196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a)
283445196ea4SRichard Henderson {
283545196ea4SRichard Henderson     /*
283645196ea4SRichard Henderson      * For sparc32, always generate the no-coprocessor exception.
283745196ea4SRichard Henderson      * For sparc64, always generate illegal instruction.
283845196ea4SRichard Henderson      */
283945196ea4SRichard Henderson #ifdef TARGET_SPARC64
284045196ea4SRichard Henderson     return false;
284145196ea4SRichard Henderson #else
284245196ea4SRichard Henderson     gen_exception(dc, TT_NCP_INSN);
284345196ea4SRichard Henderson     return true;
284445196ea4SRichard Henderson #endif
284545196ea4SRichard Henderson }
284645196ea4SRichard Henderson 
28476d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a)
28486d2a0768SRichard Henderson {
28496d2a0768SRichard Henderson     /* Special-case %g0 because that's the canonical nop.  */
28506d2a0768SRichard Henderson     if (a->rd) {
28516d2a0768SRichard Henderson         gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10));
28526d2a0768SRichard Henderson     }
28536d2a0768SRichard Henderson     return advance_pc(dc);
28546d2a0768SRichard Henderson }
28556d2a0768SRichard Henderson 
28560faef01bSRichard Henderson /*
28570faef01bSRichard Henderson  * Major Opcode 10 -- integer, floating-point, vis, and system insns.
28580faef01bSRichard Henderson  */
28590faef01bSRichard Henderson 
286030376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc,
286130376636SRichard Henderson                    int rs1, bool imm, int rs2_or_imm)
286230376636SRichard Henderson {
286330376636SRichard Henderson     int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc)
286430376636SRichard Henderson                 ? UA2005_HTRAP_MASK : V8_TRAP_MASK);
286530376636SRichard Henderson     DisasCompare cmp;
286630376636SRichard Henderson     TCGLabel *lab;
286730376636SRichard Henderson     TCGv_i32 trap;
286830376636SRichard Henderson 
286930376636SRichard Henderson     /* Trap never.  */
287030376636SRichard Henderson     if (cond == 0) {
287130376636SRichard Henderson         return advance_pc(dc);
287230376636SRichard Henderson     }
287330376636SRichard Henderson 
287430376636SRichard Henderson     /*
287530376636SRichard Henderson      * Immediate traps are the most common case.  Since this value is
287630376636SRichard Henderson      * live across the branch, it really pays to evaluate the constant.
287730376636SRichard Henderson      */
287830376636SRichard Henderson     if (rs1 == 0 && (imm || rs2_or_imm == 0)) {
287930376636SRichard Henderson         trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP);
288030376636SRichard Henderson     } else {
288130376636SRichard Henderson         trap = tcg_temp_new_i32();
288230376636SRichard Henderson         tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1));
288330376636SRichard Henderson         if (imm) {
288430376636SRichard Henderson             tcg_gen_addi_i32(trap, trap, rs2_or_imm);
288530376636SRichard Henderson         } else {
288630376636SRichard Henderson             TCGv_i32 t2 = tcg_temp_new_i32();
288730376636SRichard Henderson             tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm));
288830376636SRichard Henderson             tcg_gen_add_i32(trap, trap, t2);
288930376636SRichard Henderson         }
289030376636SRichard Henderson         tcg_gen_andi_i32(trap, trap, mask);
289130376636SRichard Henderson         tcg_gen_addi_i32(trap, trap, TT_TRAP);
289230376636SRichard Henderson     }
289330376636SRichard Henderson 
289430376636SRichard Henderson     /* Trap always.  */
289530376636SRichard Henderson     if (cond == 8) {
289630376636SRichard Henderson         save_state(dc);
289730376636SRichard Henderson         gen_helper_raise_exception(tcg_env, trap);
289830376636SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
289930376636SRichard Henderson         return true;
290030376636SRichard Henderson     }
290130376636SRichard Henderson 
290230376636SRichard Henderson     /* Conditional trap.  */
290330376636SRichard Henderson     flush_cond(dc);
290430376636SRichard Henderson     lab = delay_exceptionv(dc, trap);
290530376636SRichard Henderson     gen_compare(&cmp, cc, cond, dc);
290630376636SRichard Henderson     tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab);
290730376636SRichard Henderson 
290830376636SRichard Henderson     return advance_pc(dc);
290930376636SRichard Henderson }
291030376636SRichard Henderson 
291130376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a)
291230376636SRichard Henderson {
291330376636SRichard Henderson     if (avail_32(dc) && a->cc) {
291430376636SRichard Henderson         return false;
291530376636SRichard Henderson     }
291630376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2);
291730376636SRichard Henderson }
291830376636SRichard Henderson 
291930376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a)
292030376636SRichard Henderson {
292130376636SRichard Henderson     if (avail_64(dc)) {
292230376636SRichard Henderson         return false;
292330376636SRichard Henderson     }
292430376636SRichard Henderson     return do_tcc(dc, a->cond, 0, a->rs1, true, a->i);
292530376636SRichard Henderson }
292630376636SRichard Henderson 
292730376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a)
292830376636SRichard Henderson {
292930376636SRichard Henderson     if (avail_32(dc)) {
293030376636SRichard Henderson         return false;
293130376636SRichard Henderson     }
293230376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i);
293330376636SRichard Henderson }
293430376636SRichard Henderson 
2935af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a)
2936af25071cSRichard Henderson {
2937af25071cSRichard Henderson     tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC);
2938af25071cSRichard Henderson     return advance_pc(dc);
2939af25071cSRichard Henderson }
2940af25071cSRichard Henderson 
2941af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a)
2942af25071cSRichard Henderson {
2943af25071cSRichard Henderson     if (avail_32(dc)) {
2944af25071cSRichard Henderson         return false;
2945af25071cSRichard Henderson     }
2946af25071cSRichard Henderson     if (a->mmask) {
2947af25071cSRichard Henderson         /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */
2948af25071cSRichard Henderson         tcg_gen_mb(a->mmask | TCG_BAR_SC);
2949af25071cSRichard Henderson     }
2950af25071cSRichard Henderson     if (a->cmask) {
2951af25071cSRichard Henderson         /* For #Sync, etc, end the TB to recognize interrupts. */
2952af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
2953af25071cSRichard Henderson     }
2954af25071cSRichard Henderson     return advance_pc(dc);
2955af25071cSRichard Henderson }
2956af25071cSRichard Henderson 
2957af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd,
2958af25071cSRichard Henderson                           TCGv (*func)(DisasContext *, TCGv))
2959af25071cSRichard Henderson {
2960af25071cSRichard Henderson     if (!priv) {
2961af25071cSRichard Henderson         return raise_priv(dc);
2962af25071cSRichard Henderson     }
2963af25071cSRichard Henderson     gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd)));
2964af25071cSRichard Henderson     return advance_pc(dc);
2965af25071cSRichard Henderson }
2966af25071cSRichard Henderson 
2967af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst)
2968af25071cSRichard Henderson {
2969af25071cSRichard Henderson     return cpu_y;
2970af25071cSRichard Henderson }
2971af25071cSRichard Henderson 
2972af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a)
2973af25071cSRichard Henderson {
2974af25071cSRichard Henderson     /*
2975af25071cSRichard Henderson      * TODO: Need a feature bit for sparcv8.  In the meantime, treat all
2976af25071cSRichard Henderson      * 32-bit cpus like sparcv7, which ignores the rs1 field.
2977af25071cSRichard Henderson      * This matches after all other ASR, so Leon3 Asr17 is handled first.
2978af25071cSRichard Henderson      */
2979af25071cSRichard Henderson     if (avail_64(dc) && a->rs1 != 0) {
2980af25071cSRichard Henderson         return false;
2981af25071cSRichard Henderson     }
2982af25071cSRichard Henderson     return do_rd_special(dc, true, a->rd, do_rdy);
2983af25071cSRichard Henderson }
2984af25071cSRichard Henderson 
2985af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst)
2986af25071cSRichard Henderson {
2987af25071cSRichard Henderson     uint32_t val;
2988af25071cSRichard Henderson 
2989af25071cSRichard Henderson     /*
2990af25071cSRichard Henderson      * TODO: There are many more fields to be filled,
2991af25071cSRichard Henderson      * some of which are writable.
2992af25071cSRichard Henderson      */
2993af25071cSRichard Henderson     val = dc->def->nwindows - 1;   /* [4:0] NWIN */
2994af25071cSRichard Henderson     val |= 1 << 8;                 /* [8]   V8   */
2995af25071cSRichard Henderson 
2996af25071cSRichard Henderson     return tcg_constant_tl(val);
2997af25071cSRichard Henderson }
2998af25071cSRichard Henderson 
2999af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config)
3000af25071cSRichard Henderson 
3001af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst)
3002af25071cSRichard Henderson {
3003af25071cSRichard Henderson     update_psr(dc);
3004af25071cSRichard Henderson     gen_helper_rdccr(dst, tcg_env);
3005af25071cSRichard Henderson     return dst;
3006af25071cSRichard Henderson }
3007af25071cSRichard Henderson 
3008af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr)
3009af25071cSRichard Henderson 
3010af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst)
3011af25071cSRichard Henderson {
3012af25071cSRichard Henderson #ifdef TARGET_SPARC64
3013af25071cSRichard Henderson     return tcg_constant_tl(dc->asi);
3014af25071cSRichard Henderson #else
3015af25071cSRichard Henderson     qemu_build_not_reached();
3016af25071cSRichard Henderson #endif
3017af25071cSRichard Henderson }
3018af25071cSRichard Henderson 
3019af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi)
3020af25071cSRichard Henderson 
3021af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst)
3022af25071cSRichard Henderson {
3023af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3024af25071cSRichard Henderson 
3025af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
3026af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3027af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3028af25071cSRichard Henderson     }
3029af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3030af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3031af25071cSRichard Henderson     return dst;
3032af25071cSRichard Henderson }
3033af25071cSRichard Henderson 
3034af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3035af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick)
3036af25071cSRichard Henderson 
3037af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst)
3038af25071cSRichard Henderson {
3039af25071cSRichard Henderson     return tcg_constant_tl(address_mask_i(dc, dc->pc));
3040af25071cSRichard Henderson }
3041af25071cSRichard Henderson 
3042af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc)
3043af25071cSRichard Henderson 
3044af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst)
3045af25071cSRichard Henderson {
3046af25071cSRichard Henderson     tcg_gen_ext_i32_tl(dst, cpu_fprs);
3047af25071cSRichard Henderson     return dst;
3048af25071cSRichard Henderson }
3049af25071cSRichard Henderson 
3050af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs)
3051af25071cSRichard Henderson 
3052af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst)
3053af25071cSRichard Henderson {
3054af25071cSRichard Henderson     gen_trap_ifnofpu(dc);
3055af25071cSRichard Henderson     return cpu_gsr;
3056af25071cSRichard Henderson }
3057af25071cSRichard Henderson 
3058af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr)
3059af25071cSRichard Henderson 
3060af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst)
3061af25071cSRichard Henderson {
3062af25071cSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint));
3063af25071cSRichard Henderson     return dst;
3064af25071cSRichard Henderson }
3065af25071cSRichard Henderson 
3066af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint)
3067af25071cSRichard Henderson 
3068af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst)
3069af25071cSRichard Henderson {
3070577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr));
3071577efa45SRichard Henderson     return dst;
3072af25071cSRichard Henderson }
3073af25071cSRichard Henderson 
3074af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3075af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr)
3076af25071cSRichard Henderson 
3077af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst)
3078af25071cSRichard Henderson {
3079af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3080af25071cSRichard Henderson 
3081af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
3082af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3083af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3084af25071cSRichard Henderson     }
3085af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3086af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3087af25071cSRichard Henderson     return dst;
3088af25071cSRichard Henderson }
3089af25071cSRichard Henderson 
3090af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3091af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick)
3092af25071cSRichard Henderson 
3093af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst)
3094af25071cSRichard Henderson {
3095577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr));
3096577efa45SRichard Henderson     return dst;
3097af25071cSRichard Henderson }
3098af25071cSRichard Henderson 
3099af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */
3100af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr)
3101af25071cSRichard Henderson 
3102af25071cSRichard Henderson /*
3103af25071cSRichard Henderson  * UltraSPARC-T1 Strand status.
3104af25071cSRichard Henderson  * HYPV check maybe not enough, UA2005 & UA2007 describe
3105af25071cSRichard Henderson  * this ASR as impl. dep
3106af25071cSRichard Henderson  */
3107af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst)
3108af25071cSRichard Henderson {
3109af25071cSRichard Henderson     return tcg_constant_tl(1);
3110af25071cSRichard Henderson }
3111af25071cSRichard Henderson 
3112af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status)
3113af25071cSRichard Henderson 
3114668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst)
3115668bb9b7SRichard Henderson {
3116668bb9b7SRichard Henderson     update_psr(dc);
3117668bb9b7SRichard Henderson     gen_helper_rdpsr(dst, tcg_env);
3118668bb9b7SRichard Henderson     return dst;
3119668bb9b7SRichard Henderson }
3120668bb9b7SRichard Henderson 
3121668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr)
3122668bb9b7SRichard Henderson 
3123668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst)
3124668bb9b7SRichard Henderson {
3125668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate));
3126668bb9b7SRichard Henderson     return dst;
3127668bb9b7SRichard Henderson }
3128668bb9b7SRichard Henderson 
3129668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate)
3130668bb9b7SRichard Henderson 
3131668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst)
3132668bb9b7SRichard Henderson {
3133668bb9b7SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3134668bb9b7SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3135668bb9b7SRichard Henderson 
3136668bb9b7SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3137668bb9b7SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3138668bb9b7SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3139668bb9b7SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3140668bb9b7SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3141668bb9b7SRichard Henderson 
3142668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate));
3143668bb9b7SRichard Henderson     return dst;
3144668bb9b7SRichard Henderson }
3145668bb9b7SRichard Henderson 
3146668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate)
3147668bb9b7SRichard Henderson 
3148668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst)
3149668bb9b7SRichard Henderson {
31502da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp));
31512da789deSRichard Henderson     return dst;
3152668bb9b7SRichard Henderson }
3153668bb9b7SRichard Henderson 
3154668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp)
3155668bb9b7SRichard Henderson 
3156668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst)
3157668bb9b7SRichard Henderson {
31582da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba));
31592da789deSRichard Henderson     return dst;
3160668bb9b7SRichard Henderson }
3161668bb9b7SRichard Henderson 
3162668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba)
3163668bb9b7SRichard Henderson 
3164668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst)
3165668bb9b7SRichard Henderson {
31662da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver));
31672da789deSRichard Henderson     return dst;
3168668bb9b7SRichard Henderson }
3169668bb9b7SRichard Henderson 
3170668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver)
3171668bb9b7SRichard Henderson 
3172668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst)
3173668bb9b7SRichard Henderson {
3174577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr));
3175577efa45SRichard Henderson     return dst;
3176668bb9b7SRichard Henderson }
3177668bb9b7SRichard Henderson 
3178668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd,
3179668bb9b7SRichard Henderson       do_rdhstick_cmpr)
3180668bb9b7SRichard Henderson 
31815d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst)
31825d617bfbSRichard Henderson {
3183cd6269f7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim));
3184cd6269f7SRichard Henderson     return dst;
31855d617bfbSRichard Henderson }
31865d617bfbSRichard Henderson 
31875d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim)
31885d617bfbSRichard Henderson 
31895d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst)
31905d617bfbSRichard Henderson {
31915d617bfbSRichard Henderson #ifdef TARGET_SPARC64
31925d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
31935d617bfbSRichard Henderson 
31945d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
31955d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc));
31965d617bfbSRichard Henderson     return dst;
31975d617bfbSRichard Henderson #else
31985d617bfbSRichard Henderson     qemu_build_not_reached();
31995d617bfbSRichard Henderson #endif
32005d617bfbSRichard Henderson }
32015d617bfbSRichard Henderson 
32025d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc)
32035d617bfbSRichard Henderson 
32045d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst)
32055d617bfbSRichard Henderson {
32065d617bfbSRichard Henderson #ifdef TARGET_SPARC64
32075d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
32085d617bfbSRichard Henderson 
32095d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
32105d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc));
32115d617bfbSRichard Henderson     return dst;
32125d617bfbSRichard Henderson #else
32135d617bfbSRichard Henderson     qemu_build_not_reached();
32145d617bfbSRichard Henderson #endif
32155d617bfbSRichard Henderson }
32165d617bfbSRichard Henderson 
32175d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc)
32185d617bfbSRichard Henderson 
32195d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst)
32205d617bfbSRichard Henderson {
32215d617bfbSRichard Henderson #ifdef TARGET_SPARC64
32225d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
32235d617bfbSRichard Henderson 
32245d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
32255d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate));
32265d617bfbSRichard Henderson     return dst;
32275d617bfbSRichard Henderson #else
32285d617bfbSRichard Henderson     qemu_build_not_reached();
32295d617bfbSRichard Henderson #endif
32305d617bfbSRichard Henderson }
32315d617bfbSRichard Henderson 
32325d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate)
32335d617bfbSRichard Henderson 
32345d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst)
32355d617bfbSRichard Henderson {
32365d617bfbSRichard Henderson #ifdef TARGET_SPARC64
32375d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
32385d617bfbSRichard Henderson 
32395d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
32405d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt));
32415d617bfbSRichard Henderson     return dst;
32425d617bfbSRichard Henderson #else
32435d617bfbSRichard Henderson     qemu_build_not_reached();
32445d617bfbSRichard Henderson #endif
32455d617bfbSRichard Henderson }
32465d617bfbSRichard Henderson 
32475d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt)
32485d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick)
32495d617bfbSRichard Henderson 
32505d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst)
32515d617bfbSRichard Henderson {
32525d617bfbSRichard Henderson     return cpu_tbr;
32535d617bfbSRichard Henderson }
32545d617bfbSRichard Henderson 
3255e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba)
32565d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba)
32575d617bfbSRichard Henderson 
32585d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst)
32595d617bfbSRichard Henderson {
32605d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate));
32615d617bfbSRichard Henderson     return dst;
32625d617bfbSRichard Henderson }
32635d617bfbSRichard Henderson 
32645d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate)
32655d617bfbSRichard Henderson 
32665d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst)
32675d617bfbSRichard Henderson {
32685d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl));
32695d617bfbSRichard Henderson     return dst;
32705d617bfbSRichard Henderson }
32715d617bfbSRichard Henderson 
32725d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl)
32735d617bfbSRichard Henderson 
32745d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst)
32755d617bfbSRichard Henderson {
32765d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil));
32775d617bfbSRichard Henderson     return dst;
32785d617bfbSRichard Henderson }
32795d617bfbSRichard Henderson 
32805d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil)
32815d617bfbSRichard Henderson 
32825d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst)
32835d617bfbSRichard Henderson {
32845d617bfbSRichard Henderson     gen_helper_rdcwp(dst, tcg_env);
32855d617bfbSRichard Henderson     return dst;
32865d617bfbSRichard Henderson }
32875d617bfbSRichard Henderson 
32885d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp)
32895d617bfbSRichard Henderson 
32905d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst)
32915d617bfbSRichard Henderson {
32925d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave));
32935d617bfbSRichard Henderson     return dst;
32945d617bfbSRichard Henderson }
32955d617bfbSRichard Henderson 
32965d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave)
32975d617bfbSRichard Henderson 
32985d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst)
32995d617bfbSRichard Henderson {
33005d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore));
33015d617bfbSRichard Henderson     return dst;
33025d617bfbSRichard Henderson }
33035d617bfbSRichard Henderson 
33045d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd,
33055d617bfbSRichard Henderson       do_rdcanrestore)
33065d617bfbSRichard Henderson 
33075d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst)
33085d617bfbSRichard Henderson {
33095d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin));
33105d617bfbSRichard Henderson     return dst;
33115d617bfbSRichard Henderson }
33125d617bfbSRichard Henderson 
33135d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin)
33145d617bfbSRichard Henderson 
33155d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst)
33165d617bfbSRichard Henderson {
33175d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin));
33185d617bfbSRichard Henderson     return dst;
33195d617bfbSRichard Henderson }
33205d617bfbSRichard Henderson 
33215d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin)
33225d617bfbSRichard Henderson 
33235d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst)
33245d617bfbSRichard Henderson {
33255d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate));
33265d617bfbSRichard Henderson     return dst;
33275d617bfbSRichard Henderson }
33285d617bfbSRichard Henderson 
33295d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate)
33305d617bfbSRichard Henderson 
33315d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst)
33325d617bfbSRichard Henderson {
33335d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl));
33345d617bfbSRichard Henderson     return dst;
33355d617bfbSRichard Henderson }
33365d617bfbSRichard Henderson 
33375d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl)
33385d617bfbSRichard Henderson 
33395d617bfbSRichard Henderson /* UA2005 strand status */
33405d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst)
33415d617bfbSRichard Henderson {
33422da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr));
33432da789deSRichard Henderson     return dst;
33445d617bfbSRichard Henderson }
33455d617bfbSRichard Henderson 
33465d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr)
33475d617bfbSRichard Henderson 
33485d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst)
33495d617bfbSRichard Henderson {
33502da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version));
33512da789deSRichard Henderson     return dst;
33525d617bfbSRichard Henderson }
33535d617bfbSRichard Henderson 
33545d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver)
33555d617bfbSRichard Henderson 
3356e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a)
3357e8325dc0SRichard Henderson {
3358e8325dc0SRichard Henderson     if (avail_64(dc)) {
3359e8325dc0SRichard Henderson         gen_helper_flushw(tcg_env);
3360e8325dc0SRichard Henderson         return advance_pc(dc);
3361e8325dc0SRichard Henderson     }
3362e8325dc0SRichard Henderson     return false;
3363e8325dc0SRichard Henderson }
3364e8325dc0SRichard Henderson 
33650faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv,
33660faef01bSRichard Henderson                           void (*func)(DisasContext *, TCGv))
33670faef01bSRichard Henderson {
33680faef01bSRichard Henderson     TCGv src;
33690faef01bSRichard Henderson 
33700faef01bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
33710faef01bSRichard Henderson     if (!a->imm && (a->rs2_or_imm & ~0x1f)) {
33720faef01bSRichard Henderson         return false;
33730faef01bSRichard Henderson     }
33740faef01bSRichard Henderson     if (!priv) {
33750faef01bSRichard Henderson         return raise_priv(dc);
33760faef01bSRichard Henderson     }
33770faef01bSRichard Henderson 
33780faef01bSRichard Henderson     if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) {
33790faef01bSRichard Henderson         src = tcg_constant_tl(a->rs2_or_imm);
33800faef01bSRichard Henderson     } else {
33810faef01bSRichard Henderson         TCGv src1 = gen_load_gpr(dc, a->rs1);
33820faef01bSRichard Henderson         if (a->rs2_or_imm == 0) {
33830faef01bSRichard Henderson             src = src1;
33840faef01bSRichard Henderson         } else {
33850faef01bSRichard Henderson             src = tcg_temp_new();
33860faef01bSRichard Henderson             if (a->imm) {
33870faef01bSRichard Henderson                 tcg_gen_xori_tl(src, src1, a->rs2_or_imm);
33880faef01bSRichard Henderson             } else {
33890faef01bSRichard Henderson                 tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm));
33900faef01bSRichard Henderson             }
33910faef01bSRichard Henderson         }
33920faef01bSRichard Henderson     }
33930faef01bSRichard Henderson     func(dc, src);
33940faef01bSRichard Henderson     return advance_pc(dc);
33950faef01bSRichard Henderson }
33960faef01bSRichard Henderson 
33970faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src)
33980faef01bSRichard Henderson {
33990faef01bSRichard Henderson     tcg_gen_ext32u_tl(cpu_y, src);
34000faef01bSRichard Henderson }
34010faef01bSRichard Henderson 
34020faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry)
34030faef01bSRichard Henderson 
34040faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src)
34050faef01bSRichard Henderson {
34060faef01bSRichard Henderson     gen_helper_wrccr(tcg_env, src);
34070faef01bSRichard Henderson }
34080faef01bSRichard Henderson 
34090faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr)
34100faef01bSRichard Henderson 
34110faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src)
34120faef01bSRichard Henderson {
34130faef01bSRichard Henderson     TCGv tmp = tcg_temp_new();
34140faef01bSRichard Henderson 
34150faef01bSRichard Henderson     tcg_gen_ext8u_tl(tmp, src);
34160faef01bSRichard Henderson     tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi));
34170faef01bSRichard Henderson     /* End TB to notice changed ASI. */
34180faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
34190faef01bSRichard Henderson }
34200faef01bSRichard Henderson 
34210faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi)
34220faef01bSRichard Henderson 
34230faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src)
34240faef01bSRichard Henderson {
34250faef01bSRichard Henderson #ifdef TARGET_SPARC64
34260faef01bSRichard Henderson     tcg_gen_trunc_tl_i32(cpu_fprs, src);
34270faef01bSRichard Henderson     dc->fprs_dirty = 0;
34280faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
34290faef01bSRichard Henderson #else
34300faef01bSRichard Henderson     qemu_build_not_reached();
34310faef01bSRichard Henderson #endif
34320faef01bSRichard Henderson }
34330faef01bSRichard Henderson 
34340faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs)
34350faef01bSRichard Henderson 
34360faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src)
34370faef01bSRichard Henderson {
34380faef01bSRichard Henderson     gen_trap_ifnofpu(dc);
34390faef01bSRichard Henderson     tcg_gen_mov_tl(cpu_gsr, src);
34400faef01bSRichard Henderson }
34410faef01bSRichard Henderson 
34420faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr)
34430faef01bSRichard Henderson 
34440faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src)
34450faef01bSRichard Henderson {
34460faef01bSRichard Henderson     gen_helper_set_softint(tcg_env, src);
34470faef01bSRichard Henderson }
34480faef01bSRichard Henderson 
34490faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set)
34500faef01bSRichard Henderson 
34510faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src)
34520faef01bSRichard Henderson {
34530faef01bSRichard Henderson     gen_helper_clear_softint(tcg_env, src);
34540faef01bSRichard Henderson }
34550faef01bSRichard Henderson 
34560faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr)
34570faef01bSRichard Henderson 
34580faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src)
34590faef01bSRichard Henderson {
34600faef01bSRichard Henderson     gen_helper_write_softint(tcg_env, src);
34610faef01bSRichard Henderson }
34620faef01bSRichard Henderson 
34630faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint)
34640faef01bSRichard Henderson 
34650faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src)
34660faef01bSRichard Henderson {
34670faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
34680faef01bSRichard Henderson 
3469577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr));
3470577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
34710faef01bSRichard Henderson     translator_io_start(&dc->base);
3472577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
34730faef01bSRichard Henderson     /* End TB to handle timer interrupt */
34740faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
34750faef01bSRichard Henderson }
34760faef01bSRichard Henderson 
34770faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr)
34780faef01bSRichard Henderson 
34790faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src)
34800faef01bSRichard Henderson {
34810faef01bSRichard Henderson #ifdef TARGET_SPARC64
34820faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
34830faef01bSRichard Henderson 
34840faef01bSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick));
34850faef01bSRichard Henderson     translator_io_start(&dc->base);
34860faef01bSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
34870faef01bSRichard Henderson     /* End TB to handle timer interrupt */
34880faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
34890faef01bSRichard Henderson #else
34900faef01bSRichard Henderson     qemu_build_not_reached();
34910faef01bSRichard Henderson #endif
34920faef01bSRichard Henderson }
34930faef01bSRichard Henderson 
34940faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick)
34950faef01bSRichard Henderson 
34960faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src)
34970faef01bSRichard Henderson {
34980faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
34990faef01bSRichard Henderson 
3500577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr));
3501577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
35020faef01bSRichard Henderson     translator_io_start(&dc->base);
3503577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
35040faef01bSRichard Henderson     /* End TB to handle timer interrupt */
35050faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
35060faef01bSRichard Henderson }
35070faef01bSRichard Henderson 
35080faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr)
35090faef01bSRichard Henderson 
35100faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src)
35110faef01bSRichard Henderson {
35120faef01bSRichard Henderson     save_state(dc);
35130faef01bSRichard Henderson     gen_helper_power_down(tcg_env);
35140faef01bSRichard Henderson }
35150faef01bSRichard Henderson 
35160faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown)
35170faef01bSRichard Henderson 
351825524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src)
351925524734SRichard Henderson {
352025524734SRichard Henderson     gen_helper_wrpsr(tcg_env, src);
352125524734SRichard Henderson     tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
352225524734SRichard Henderson     dc->cc_op = CC_OP_FLAGS;
352325524734SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
352425524734SRichard Henderson }
352525524734SRichard Henderson 
352625524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr)
352725524734SRichard Henderson 
35289422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src)
35299422278eSRichard Henderson {
35309422278eSRichard Henderson     target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows);
3531cd6269f7SRichard Henderson     TCGv tmp = tcg_temp_new();
3532cd6269f7SRichard Henderson 
3533cd6269f7SRichard Henderson     tcg_gen_andi_tl(tmp, src, mask);
3534cd6269f7SRichard Henderson     tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim));
35359422278eSRichard Henderson }
35369422278eSRichard Henderson 
35379422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim)
35389422278eSRichard Henderson 
35399422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src)
35409422278eSRichard Henderson {
35419422278eSRichard Henderson #ifdef TARGET_SPARC64
35429422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
35439422278eSRichard Henderson 
35449422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
35459422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc));
35469422278eSRichard Henderson #else
35479422278eSRichard Henderson     qemu_build_not_reached();
35489422278eSRichard Henderson #endif
35499422278eSRichard Henderson }
35509422278eSRichard Henderson 
35519422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc)
35529422278eSRichard Henderson 
35539422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src)
35549422278eSRichard Henderson {
35559422278eSRichard Henderson #ifdef TARGET_SPARC64
35569422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
35579422278eSRichard Henderson 
35589422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
35599422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc));
35609422278eSRichard Henderson #else
35619422278eSRichard Henderson     qemu_build_not_reached();
35629422278eSRichard Henderson #endif
35639422278eSRichard Henderson }
35649422278eSRichard Henderson 
35659422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc)
35669422278eSRichard Henderson 
35679422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src)
35689422278eSRichard Henderson {
35699422278eSRichard Henderson #ifdef TARGET_SPARC64
35709422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
35719422278eSRichard Henderson 
35729422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
35739422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate));
35749422278eSRichard Henderson #else
35759422278eSRichard Henderson     qemu_build_not_reached();
35769422278eSRichard Henderson #endif
35779422278eSRichard Henderson }
35789422278eSRichard Henderson 
35799422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate)
35809422278eSRichard Henderson 
35819422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src)
35829422278eSRichard Henderson {
35839422278eSRichard Henderson #ifdef TARGET_SPARC64
35849422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
35859422278eSRichard Henderson 
35869422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
35879422278eSRichard Henderson     tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt));
35889422278eSRichard Henderson #else
35899422278eSRichard Henderson     qemu_build_not_reached();
35909422278eSRichard Henderson #endif
35919422278eSRichard Henderson }
35929422278eSRichard Henderson 
35939422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt)
35949422278eSRichard Henderson 
35959422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src)
35969422278eSRichard Henderson {
35979422278eSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
35989422278eSRichard Henderson 
35999422278eSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
36009422278eSRichard Henderson     translator_io_start(&dc->base);
36019422278eSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
36029422278eSRichard Henderson     /* End TB to handle timer interrupt */
36039422278eSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
36049422278eSRichard Henderson }
36059422278eSRichard Henderson 
36069422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick)
36079422278eSRichard Henderson 
36089422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src)
36099422278eSRichard Henderson {
36109422278eSRichard Henderson     tcg_gen_mov_tl(cpu_tbr, src);
36119422278eSRichard Henderson }
36129422278eSRichard Henderson 
36139422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba)
36149422278eSRichard Henderson 
36159422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src)
36169422278eSRichard Henderson {
36179422278eSRichard Henderson     save_state(dc);
36189422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
36199422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
36209422278eSRichard Henderson     }
36219422278eSRichard Henderson     gen_helper_wrpstate(tcg_env, src);
36229422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
36239422278eSRichard Henderson }
36249422278eSRichard Henderson 
36259422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate)
36269422278eSRichard Henderson 
36279422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src)
36289422278eSRichard Henderson {
36299422278eSRichard Henderson     save_state(dc);
36309422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl));
36319422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
36329422278eSRichard Henderson }
36339422278eSRichard Henderson 
36349422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl)
36359422278eSRichard Henderson 
36369422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src)
36379422278eSRichard Henderson {
36389422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
36399422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
36409422278eSRichard Henderson     }
36419422278eSRichard Henderson     gen_helper_wrpil(tcg_env, src);
36429422278eSRichard Henderson }
36439422278eSRichard Henderson 
36449422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil)
36459422278eSRichard Henderson 
36469422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src)
36479422278eSRichard Henderson {
36489422278eSRichard Henderson     gen_helper_wrcwp(tcg_env, src);
36499422278eSRichard Henderson }
36509422278eSRichard Henderson 
36519422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp)
36529422278eSRichard Henderson 
36539422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src)
36549422278eSRichard Henderson {
36559422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave));
36569422278eSRichard Henderson }
36579422278eSRichard Henderson 
36589422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave)
36599422278eSRichard Henderson 
36609422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src)
36619422278eSRichard Henderson {
36629422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore));
36639422278eSRichard Henderson }
36649422278eSRichard Henderson 
36659422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore)
36669422278eSRichard Henderson 
36679422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src)
36689422278eSRichard Henderson {
36699422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin));
36709422278eSRichard Henderson }
36719422278eSRichard Henderson 
36729422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin)
36739422278eSRichard Henderson 
36749422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src)
36759422278eSRichard Henderson {
36769422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin));
36779422278eSRichard Henderson }
36789422278eSRichard Henderson 
36799422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin)
36809422278eSRichard Henderson 
36819422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src)
36829422278eSRichard Henderson {
36839422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate));
36849422278eSRichard Henderson }
36859422278eSRichard Henderson 
36869422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate)
36879422278eSRichard Henderson 
36889422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src)
36899422278eSRichard Henderson {
36909422278eSRichard Henderson     gen_helper_wrgl(tcg_env, src);
36919422278eSRichard Henderson }
36929422278eSRichard Henderson 
36939422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl)
36949422278eSRichard Henderson 
36959422278eSRichard Henderson /* UA2005 strand status */
36969422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src)
36979422278eSRichard Henderson {
36982da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr));
36999422278eSRichard Henderson }
37009422278eSRichard Henderson 
37019422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr)
37029422278eSRichard Henderson 
3703bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba)
3704bb97f2f5SRichard Henderson 
3705bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src)
3706bb97f2f5SRichard Henderson {
3707bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate));
3708bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3709bb97f2f5SRichard Henderson }
3710bb97f2f5SRichard Henderson 
3711bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate)
3712bb97f2f5SRichard Henderson 
3713bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src)
3714bb97f2f5SRichard Henderson {
3715bb97f2f5SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3716bb97f2f5SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3717bb97f2f5SRichard Henderson 
3718bb97f2f5SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3719bb97f2f5SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3720bb97f2f5SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3721bb97f2f5SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3722bb97f2f5SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3723bb97f2f5SRichard Henderson 
3724bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate));
3725bb97f2f5SRichard Henderson }
3726bb97f2f5SRichard Henderson 
3727bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate)
3728bb97f2f5SRichard Henderson 
3729bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src)
3730bb97f2f5SRichard Henderson {
37312da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp));
3732bb97f2f5SRichard Henderson }
3733bb97f2f5SRichard Henderson 
3734bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp)
3735bb97f2f5SRichard Henderson 
3736bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src)
3737bb97f2f5SRichard Henderson {
37382da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba));
3739bb97f2f5SRichard Henderson }
3740bb97f2f5SRichard Henderson 
3741bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba)
3742bb97f2f5SRichard Henderson 
3743bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src)
3744bb97f2f5SRichard Henderson {
3745bb97f2f5SRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3746bb97f2f5SRichard Henderson 
3747577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr));
3748bb97f2f5SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick));
3749bb97f2f5SRichard Henderson     translator_io_start(&dc->base);
3750577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
3751bb97f2f5SRichard Henderson     /* End TB to handle timer interrupt */
3752bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3753bb97f2f5SRichard Henderson }
3754bb97f2f5SRichard Henderson 
3755bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc),
3756bb97f2f5SRichard Henderson       do_wrhstick_cmpr)
3757bb97f2f5SRichard Henderson 
375825524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved)
375925524734SRichard Henderson {
376025524734SRichard Henderson     if (!supervisor(dc)) {
376125524734SRichard Henderson         return raise_priv(dc);
376225524734SRichard Henderson     }
376325524734SRichard Henderson     if (saved) {
376425524734SRichard Henderson         gen_helper_saved(tcg_env);
376525524734SRichard Henderson     } else {
376625524734SRichard Henderson         gen_helper_restored(tcg_env);
376725524734SRichard Henderson     }
376825524734SRichard Henderson     return advance_pc(dc);
376925524734SRichard Henderson }
377025524734SRichard Henderson 
377125524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true)
377225524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false)
377325524734SRichard Henderson 
3774d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a)
3775d3825800SRichard Henderson {
3776d3825800SRichard Henderson     return advance_pc(dc);
3777d3825800SRichard Henderson }
3778d3825800SRichard Henderson 
37790faef01bSRichard Henderson /*
37800faef01bSRichard Henderson  * TODO: Need a feature bit for sparcv8.
37810faef01bSRichard Henderson  * In the meantime, treat all 32-bit cpus like sparcv7.
37820faef01bSRichard Henderson  */
37835458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a)
37845458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a)
37850faef01bSRichard Henderson 
3786428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op,
3787428881deSRichard Henderson                          void (*func)(TCGv, TCGv, TCGv),
3788428881deSRichard Henderson                          void (*funci)(TCGv, TCGv, target_long))
3789428881deSRichard Henderson {
3790428881deSRichard Henderson     TCGv dst, src1;
3791428881deSRichard Henderson 
3792428881deSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
3793428881deSRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
3794428881deSRichard Henderson         return false;
3795428881deSRichard Henderson     }
3796428881deSRichard Henderson 
3797428881deSRichard Henderson     if (a->cc) {
3798428881deSRichard Henderson         dst = cpu_cc_dst;
3799428881deSRichard Henderson     } else {
3800428881deSRichard Henderson         dst = gen_dest_gpr(dc, a->rd);
3801428881deSRichard Henderson     }
3802428881deSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
3803428881deSRichard Henderson 
3804428881deSRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
3805428881deSRichard Henderson         if (funci) {
3806428881deSRichard Henderson             funci(dst, src1, a->rs2_or_imm);
3807428881deSRichard Henderson         } else {
3808428881deSRichard Henderson             func(dst, src1, tcg_constant_tl(a->rs2_or_imm));
3809428881deSRichard Henderson         }
3810428881deSRichard Henderson     } else {
3811428881deSRichard Henderson         func(dst, src1, cpu_regs[a->rs2_or_imm]);
3812428881deSRichard Henderson     }
3813428881deSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
3814428881deSRichard Henderson 
3815428881deSRichard Henderson     if (a->cc) {
3816428881deSRichard Henderson         tcg_gen_movi_i32(cpu_cc_op, cc_op);
3817428881deSRichard Henderson         dc->cc_op = cc_op;
3818428881deSRichard Henderson     }
3819428881deSRichard Henderson     return advance_pc(dc);
3820428881deSRichard Henderson }
3821428881deSRichard Henderson 
3822428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op,
3823428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
3824428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long),
3825428881deSRichard Henderson                      void (*func_cc)(TCGv, TCGv, TCGv))
3826428881deSRichard Henderson {
3827428881deSRichard Henderson     if (a->cc) {
382822188d7dSRichard Henderson         assert(cc_op >= 0);
3829428881deSRichard Henderson         return do_arith_int(dc, a, cc_op, func_cc, NULL);
3830428881deSRichard Henderson     }
3831428881deSRichard Henderson     return do_arith_int(dc, a, cc_op, func, funci);
3832428881deSRichard Henderson }
3833428881deSRichard Henderson 
3834428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a,
3835428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
3836428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long))
3837428881deSRichard Henderson {
3838428881deSRichard Henderson     return do_arith_int(dc, a, CC_OP_LOGIC, func, funci);
3839428881deSRichard Henderson }
3840428881deSRichard Henderson 
3841428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD,
3842428881deSRichard Henderson       tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc)
3843428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB,
3844428881deSRichard Henderson       tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc)
3845428881deSRichard Henderson 
3846a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc)
3847a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc)
3848a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv)
3849a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv)
3850a9aba13dSRichard Henderson 
3851428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl)
3852428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl)
3853428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL)
3854428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL)
3855428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL)
3856428881deSRichard Henderson 
385722188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL)
3858b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL)
3859b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL)
386022188d7dSRichard Henderson 
38614ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL)
38624ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL)
3863c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc)
3864c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc)
38654ee85ea9SRichard Henderson 
38669c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */
38679c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL)
38689c6ec5bcSRichard Henderson 
3869428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a)
3870428881deSRichard Henderson {
3871428881deSRichard Henderson     /* OR with %g0 is the canonical alias for MOV. */
3872428881deSRichard Henderson     if (!a->cc && a->rs1 == 0) {
3873428881deSRichard Henderson         if (a->imm || a->rs2_or_imm == 0) {
3874428881deSRichard Henderson             gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm));
3875428881deSRichard Henderson         } else if (a->rs2_or_imm & ~0x1f) {
3876428881deSRichard Henderson             /* For simplicity, we under-decoded the rs2 form. */
3877428881deSRichard Henderson             return false;
3878428881deSRichard Henderson         } else {
3879428881deSRichard Henderson             gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]);
3880428881deSRichard Henderson         }
3881428881deSRichard Henderson         return advance_pc(dc);
3882428881deSRichard Henderson     }
3883428881deSRichard Henderson     return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl);
3884428881deSRichard Henderson }
3885428881deSRichard Henderson 
3886420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a)
3887420a187dSRichard Henderson {
3888420a187dSRichard Henderson     switch (dc->cc_op) {
3889420a187dSRichard Henderson     case CC_OP_DIV:
3890420a187dSRichard Henderson     case CC_OP_LOGIC:
3891420a187dSRichard Henderson         /* Carry is known to be zero.  Fall back to plain ADD.  */
3892420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADD,
3893420a187dSRichard Henderson                         tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc);
3894420a187dSRichard Henderson     case CC_OP_ADD:
3895420a187dSRichard Henderson     case CC_OP_TADD:
3896420a187dSRichard Henderson     case CC_OP_TADDTV:
3897420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
3898420a187dSRichard Henderson                         gen_op_addc_add, NULL, gen_op_addccc_add);
3899420a187dSRichard Henderson     case CC_OP_SUB:
3900420a187dSRichard Henderson     case CC_OP_TSUB:
3901420a187dSRichard Henderson     case CC_OP_TSUBTV:
3902420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
3903420a187dSRichard Henderson                         gen_op_addc_sub, NULL, gen_op_addccc_sub);
3904420a187dSRichard Henderson     default:
3905420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
3906420a187dSRichard Henderson                         gen_op_addc_generic, NULL, gen_op_addccc_generic);
3907420a187dSRichard Henderson     }
3908420a187dSRichard Henderson }
3909420a187dSRichard Henderson 
3910dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a)
3911dfebb950SRichard Henderson {
3912dfebb950SRichard Henderson     switch (dc->cc_op) {
3913dfebb950SRichard Henderson     case CC_OP_DIV:
3914dfebb950SRichard Henderson     case CC_OP_LOGIC:
3915dfebb950SRichard Henderson         /* Carry is known to be zero.  Fall back to plain SUB.  */
3916dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUB,
3917dfebb950SRichard Henderson                         tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc);
3918dfebb950SRichard Henderson     case CC_OP_ADD:
3919dfebb950SRichard Henderson     case CC_OP_TADD:
3920dfebb950SRichard Henderson     case CC_OP_TADDTV:
3921dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
3922dfebb950SRichard Henderson                         gen_op_subc_add, NULL, gen_op_subccc_add);
3923dfebb950SRichard Henderson     case CC_OP_SUB:
3924dfebb950SRichard Henderson     case CC_OP_TSUB:
3925dfebb950SRichard Henderson     case CC_OP_TSUBTV:
3926dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
3927dfebb950SRichard Henderson                         gen_op_subc_sub, NULL, gen_op_subccc_sub);
3928dfebb950SRichard Henderson     default:
3929dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
3930dfebb950SRichard Henderson                         gen_op_subc_generic, NULL, gen_op_subccc_generic);
3931dfebb950SRichard Henderson     }
3932dfebb950SRichard Henderson }
3933dfebb950SRichard Henderson 
3934a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a)
3935a9aba13dSRichard Henderson {
3936a9aba13dSRichard Henderson     update_psr(dc);
3937a9aba13dSRichard Henderson     return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc);
3938a9aba13dSRichard Henderson }
3939a9aba13dSRichard Henderson 
3940b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a,
3941b88ce6f2SRichard Henderson                      int width, bool cc, bool left)
3942b88ce6f2SRichard Henderson {
3943b88ce6f2SRichard Henderson     TCGv dst, s1, s2, lo1, lo2;
3944b88ce6f2SRichard Henderson     uint64_t amask, tabl, tabr;
3945b88ce6f2SRichard Henderson     int shift, imask, omask;
3946b88ce6f2SRichard Henderson 
3947b88ce6f2SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
3948b88ce6f2SRichard Henderson     s1 = gen_load_gpr(dc, a->rs1);
3949b88ce6f2SRichard Henderson     s2 = gen_load_gpr(dc, a->rs2);
3950b88ce6f2SRichard Henderson 
3951b88ce6f2SRichard Henderson     if (cc) {
3952b88ce6f2SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, s1);
3953b88ce6f2SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, s2);
3954b88ce6f2SRichard Henderson         tcg_gen_sub_tl(cpu_cc_dst, s1, s2);
3955b88ce6f2SRichard Henderson         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
3956b88ce6f2SRichard Henderson         dc->cc_op = CC_OP_SUB;
3957b88ce6f2SRichard Henderson     }
3958b88ce6f2SRichard Henderson 
3959b88ce6f2SRichard Henderson     /*
3960b88ce6f2SRichard Henderson      * Theory of operation: there are two tables, left and right (not to
3961b88ce6f2SRichard Henderson      * be confused with the left and right versions of the opcode).  These
3962b88ce6f2SRichard Henderson      * are indexed by the low 3 bits of the inputs.  To make things "easy",
3963b88ce6f2SRichard Henderson      * these tables are loaded into two constants, TABL and TABR below.
3964b88ce6f2SRichard Henderson      * The operation index = (input & imask) << shift calculates the index
3965b88ce6f2SRichard Henderson      * into the constant, while val = (table >> index) & omask calculates
3966b88ce6f2SRichard Henderson      * the value we're looking for.
3967b88ce6f2SRichard Henderson      */
3968b88ce6f2SRichard Henderson     switch (width) {
3969b88ce6f2SRichard Henderson     case 8:
3970b88ce6f2SRichard Henderson         imask = 0x7;
3971b88ce6f2SRichard Henderson         shift = 3;
3972b88ce6f2SRichard Henderson         omask = 0xff;
3973b88ce6f2SRichard Henderson         if (left) {
3974b88ce6f2SRichard Henderson             tabl = 0x80c0e0f0f8fcfeffULL;
3975b88ce6f2SRichard Henderson             tabr = 0xff7f3f1f0f070301ULL;
3976b88ce6f2SRichard Henderson         } else {
3977b88ce6f2SRichard Henderson             tabl = 0x0103070f1f3f7fffULL;
3978b88ce6f2SRichard Henderson             tabr = 0xfffefcf8f0e0c080ULL;
3979b88ce6f2SRichard Henderson         }
3980b88ce6f2SRichard Henderson         break;
3981b88ce6f2SRichard Henderson     case 16:
3982b88ce6f2SRichard Henderson         imask = 0x6;
3983b88ce6f2SRichard Henderson         shift = 1;
3984b88ce6f2SRichard Henderson         omask = 0xf;
3985b88ce6f2SRichard Henderson         if (left) {
3986b88ce6f2SRichard Henderson             tabl = 0x8cef;
3987b88ce6f2SRichard Henderson             tabr = 0xf731;
3988b88ce6f2SRichard Henderson         } else {
3989b88ce6f2SRichard Henderson             tabl = 0x137f;
3990b88ce6f2SRichard Henderson             tabr = 0xfec8;
3991b88ce6f2SRichard Henderson         }
3992b88ce6f2SRichard Henderson         break;
3993b88ce6f2SRichard Henderson     case 32:
3994b88ce6f2SRichard Henderson         imask = 0x4;
3995b88ce6f2SRichard Henderson         shift = 0;
3996b88ce6f2SRichard Henderson         omask = 0x3;
3997b88ce6f2SRichard Henderson         if (left) {
3998b88ce6f2SRichard Henderson             tabl = (2 << 2) | 3;
3999b88ce6f2SRichard Henderson             tabr = (3 << 2) | 1;
4000b88ce6f2SRichard Henderson         } else {
4001b88ce6f2SRichard Henderson             tabl = (1 << 2) | 3;
4002b88ce6f2SRichard Henderson             tabr = (3 << 2) | 2;
4003b88ce6f2SRichard Henderson         }
4004b88ce6f2SRichard Henderson         break;
4005b88ce6f2SRichard Henderson     default:
4006b88ce6f2SRichard Henderson         abort();
4007b88ce6f2SRichard Henderson     }
4008b88ce6f2SRichard Henderson 
4009b88ce6f2SRichard Henderson     lo1 = tcg_temp_new();
4010b88ce6f2SRichard Henderson     lo2 = tcg_temp_new();
4011b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo1, s1, imask);
4012b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo2, s2, imask);
4013b88ce6f2SRichard Henderson     tcg_gen_shli_tl(lo1, lo1, shift);
4014b88ce6f2SRichard Henderson     tcg_gen_shli_tl(lo2, lo2, shift);
4015b88ce6f2SRichard Henderson 
4016b88ce6f2SRichard Henderson     tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1);
4017b88ce6f2SRichard Henderson     tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2);
4018b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo1, lo1, omask);
4019b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo2, lo2, omask);
4020b88ce6f2SRichard Henderson 
4021b88ce6f2SRichard Henderson     amask = address_mask_i(dc, -8);
4022b88ce6f2SRichard Henderson     tcg_gen_andi_tl(s1, s1, amask);
4023b88ce6f2SRichard Henderson     tcg_gen_andi_tl(s2, s2, amask);
4024b88ce6f2SRichard Henderson 
4025b88ce6f2SRichard Henderson     /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */
4026b88ce6f2SRichard Henderson     tcg_gen_and_tl(lo2, lo2, lo1);
4027b88ce6f2SRichard Henderson     tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2);
4028b88ce6f2SRichard Henderson 
4029b88ce6f2SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
4030b88ce6f2SRichard Henderson     return advance_pc(dc);
4031b88ce6f2SRichard Henderson }
4032b88ce6f2SRichard Henderson 
4033b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0)
4034b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1)
4035b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0)
4036b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1)
4037b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0)
4038b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1)
4039b88ce6f2SRichard Henderson 
4040b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0)
4041b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1)
4042b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0)
4043b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1)
4044b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0)
4045b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1)
4046b88ce6f2SRichard Henderson 
404745bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a,
404845bfed3bSRichard Henderson                    void (*func)(TCGv, TCGv, TCGv))
404945bfed3bSRichard Henderson {
405045bfed3bSRichard Henderson     TCGv dst = gen_dest_gpr(dc, a->rd);
405145bfed3bSRichard Henderson     TCGv src1 = gen_load_gpr(dc, a->rs1);
405245bfed3bSRichard Henderson     TCGv src2 = gen_load_gpr(dc, a->rs2);
405345bfed3bSRichard Henderson 
405445bfed3bSRichard Henderson     func(dst, src1, src2);
405545bfed3bSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
405645bfed3bSRichard Henderson     return advance_pc(dc);
405745bfed3bSRichard Henderson }
405845bfed3bSRichard Henderson 
405945bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8)
406045bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16)
406145bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32)
406245bfed3bSRichard Henderson 
40639e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2)
40649e20ca94SRichard Henderson {
40659e20ca94SRichard Henderson #ifdef TARGET_SPARC64
40669e20ca94SRichard Henderson     TCGv tmp = tcg_temp_new();
40679e20ca94SRichard Henderson 
40689e20ca94SRichard Henderson     tcg_gen_add_tl(tmp, s1, s2);
40699e20ca94SRichard Henderson     tcg_gen_andi_tl(dst, tmp, -8);
40709e20ca94SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
40719e20ca94SRichard Henderson #else
40729e20ca94SRichard Henderson     g_assert_not_reached();
40739e20ca94SRichard Henderson #endif
40749e20ca94SRichard Henderson }
40759e20ca94SRichard Henderson 
40769e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2)
40779e20ca94SRichard Henderson {
40789e20ca94SRichard Henderson #ifdef TARGET_SPARC64
40799e20ca94SRichard Henderson     TCGv tmp = tcg_temp_new();
40809e20ca94SRichard Henderson 
40819e20ca94SRichard Henderson     tcg_gen_add_tl(tmp, s1, s2);
40829e20ca94SRichard Henderson     tcg_gen_andi_tl(dst, tmp, -8);
40839e20ca94SRichard Henderson     tcg_gen_neg_tl(tmp, tmp);
40849e20ca94SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
40859e20ca94SRichard Henderson #else
40869e20ca94SRichard Henderson     g_assert_not_reached();
40879e20ca94SRichard Henderson #endif
40889e20ca94SRichard Henderson }
40899e20ca94SRichard Henderson 
40909e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr)
40919e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl)
40929e20ca94SRichard Henderson 
409339ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2)
409439ca3490SRichard Henderson {
409539ca3490SRichard Henderson #ifdef TARGET_SPARC64
409639ca3490SRichard Henderson     tcg_gen_add_tl(dst, s1, s2);
409739ca3490SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32);
409839ca3490SRichard Henderson #else
409939ca3490SRichard Henderson     g_assert_not_reached();
410039ca3490SRichard Henderson #endif
410139ca3490SRichard Henderson }
410239ca3490SRichard Henderson 
410339ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask)
410439ca3490SRichard Henderson 
41055fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u)
41065fc546eeSRichard Henderson {
41075fc546eeSRichard Henderson     TCGv dst, src1, src2;
41085fc546eeSRichard Henderson 
41095fc546eeSRichard Henderson     /* Reject 64-bit shifts for sparc32. */
41105fc546eeSRichard Henderson     if (avail_32(dc) && a->x) {
41115fc546eeSRichard Henderson         return false;
41125fc546eeSRichard Henderson     }
41135fc546eeSRichard Henderson 
41145fc546eeSRichard Henderson     src2 = tcg_temp_new();
41155fc546eeSRichard Henderson     tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31);
41165fc546eeSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
41175fc546eeSRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
41185fc546eeSRichard Henderson 
41195fc546eeSRichard Henderson     if (l) {
41205fc546eeSRichard Henderson         tcg_gen_shl_tl(dst, src1, src2);
41215fc546eeSRichard Henderson         if (!a->x) {
41225fc546eeSRichard Henderson             tcg_gen_ext32u_tl(dst, dst);
41235fc546eeSRichard Henderson         }
41245fc546eeSRichard Henderson     } else if (u) {
41255fc546eeSRichard Henderson         if (!a->x) {
41265fc546eeSRichard Henderson             tcg_gen_ext32u_tl(dst, src1);
41275fc546eeSRichard Henderson             src1 = dst;
41285fc546eeSRichard Henderson         }
41295fc546eeSRichard Henderson         tcg_gen_shr_tl(dst, src1, src2);
41305fc546eeSRichard Henderson     } else {
41315fc546eeSRichard Henderson         if (!a->x) {
41325fc546eeSRichard Henderson             tcg_gen_ext32s_tl(dst, src1);
41335fc546eeSRichard Henderson             src1 = dst;
41345fc546eeSRichard Henderson         }
41355fc546eeSRichard Henderson         tcg_gen_sar_tl(dst, src1, src2);
41365fc546eeSRichard Henderson     }
41375fc546eeSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
41385fc546eeSRichard Henderson     return advance_pc(dc);
41395fc546eeSRichard Henderson }
41405fc546eeSRichard Henderson 
41415fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true)
41425fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true)
41435fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false)
41445fc546eeSRichard Henderson 
41455fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u)
41465fc546eeSRichard Henderson {
41475fc546eeSRichard Henderson     TCGv dst, src1;
41485fc546eeSRichard Henderson 
41495fc546eeSRichard Henderson     /* Reject 64-bit shifts for sparc32. */
41505fc546eeSRichard Henderson     if (avail_32(dc) && (a->x || a->i >= 32)) {
41515fc546eeSRichard Henderson         return false;
41525fc546eeSRichard Henderson     }
41535fc546eeSRichard Henderson 
41545fc546eeSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
41555fc546eeSRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
41565fc546eeSRichard Henderson 
41575fc546eeSRichard Henderson     if (avail_32(dc) || a->x) {
41585fc546eeSRichard Henderson         if (l) {
41595fc546eeSRichard Henderson             tcg_gen_shli_tl(dst, src1, a->i);
41605fc546eeSRichard Henderson         } else if (u) {
41615fc546eeSRichard Henderson             tcg_gen_shri_tl(dst, src1, a->i);
41625fc546eeSRichard Henderson         } else {
41635fc546eeSRichard Henderson             tcg_gen_sari_tl(dst, src1, a->i);
41645fc546eeSRichard Henderson         }
41655fc546eeSRichard Henderson     } else {
41665fc546eeSRichard Henderson         if (l) {
41675fc546eeSRichard Henderson             tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i);
41685fc546eeSRichard Henderson         } else if (u) {
41695fc546eeSRichard Henderson             tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i);
41705fc546eeSRichard Henderson         } else {
41715fc546eeSRichard Henderson             tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i);
41725fc546eeSRichard Henderson         }
41735fc546eeSRichard Henderson     }
41745fc546eeSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
41755fc546eeSRichard Henderson     return advance_pc(dc);
41765fc546eeSRichard Henderson }
41775fc546eeSRichard Henderson 
41785fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true)
41795fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true)
41805fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false)
41815fc546eeSRichard Henderson 
4182fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm)
4183fb4ed7aaSRichard Henderson {
4184fb4ed7aaSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
4185fb4ed7aaSRichard Henderson     if (!imm && rs2_or_imm & ~0x1f) {
4186fb4ed7aaSRichard Henderson         return NULL;
4187fb4ed7aaSRichard Henderson     }
4188fb4ed7aaSRichard Henderson     if (imm || rs2_or_imm == 0) {
4189fb4ed7aaSRichard Henderson         return tcg_constant_tl(rs2_or_imm);
4190fb4ed7aaSRichard Henderson     } else {
4191fb4ed7aaSRichard Henderson         return cpu_regs[rs2_or_imm];
4192fb4ed7aaSRichard Henderson     }
4193fb4ed7aaSRichard Henderson }
4194fb4ed7aaSRichard Henderson 
4195fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2)
4196fb4ed7aaSRichard Henderson {
4197fb4ed7aaSRichard Henderson     TCGv dst = gen_load_gpr(dc, rd);
4198fb4ed7aaSRichard Henderson 
4199fb4ed7aaSRichard Henderson     tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst);
4200fb4ed7aaSRichard Henderson     gen_store_gpr(dc, rd, dst);
4201fb4ed7aaSRichard Henderson     return advance_pc(dc);
4202fb4ed7aaSRichard Henderson }
4203fb4ed7aaSRichard Henderson 
4204fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a)
4205fb4ed7aaSRichard Henderson {
4206fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4207fb4ed7aaSRichard Henderson     DisasCompare cmp;
4208fb4ed7aaSRichard Henderson 
4209fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4210fb4ed7aaSRichard Henderson         return false;
4211fb4ed7aaSRichard Henderson     }
4212fb4ed7aaSRichard Henderson     gen_compare(&cmp, a->cc, a->cond, dc);
4213fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4214fb4ed7aaSRichard Henderson }
4215fb4ed7aaSRichard Henderson 
4216fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a)
4217fb4ed7aaSRichard Henderson {
4218fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4219fb4ed7aaSRichard Henderson     DisasCompare cmp;
4220fb4ed7aaSRichard Henderson 
4221fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4222fb4ed7aaSRichard Henderson         return false;
4223fb4ed7aaSRichard Henderson     }
4224fb4ed7aaSRichard Henderson     gen_fcompare(&cmp, a->cc, a->cond);
4225fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4226fb4ed7aaSRichard Henderson }
4227fb4ed7aaSRichard Henderson 
4228fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a)
4229fb4ed7aaSRichard Henderson {
4230fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4231fb4ed7aaSRichard Henderson     DisasCompare cmp;
4232fb4ed7aaSRichard Henderson 
4233fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4234fb4ed7aaSRichard Henderson         return false;
4235fb4ed7aaSRichard Henderson     }
4236fb4ed7aaSRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
4237fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4238fb4ed7aaSRichard Henderson }
4239fb4ed7aaSRichard Henderson 
424086b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a,
424186b82fe0SRichard Henderson                            bool (*func)(DisasContext *dc, int rd, TCGv src))
424286b82fe0SRichard Henderson {
424386b82fe0SRichard Henderson     TCGv src1, sum;
424486b82fe0SRichard Henderson 
424586b82fe0SRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
424686b82fe0SRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
424786b82fe0SRichard Henderson         return false;
424886b82fe0SRichard Henderson     }
424986b82fe0SRichard Henderson 
425086b82fe0SRichard Henderson     /*
425186b82fe0SRichard Henderson      * Always load the sum into a new temporary.
425286b82fe0SRichard Henderson      * This is required to capture the value across a window change,
425386b82fe0SRichard Henderson      * e.g. SAVE and RESTORE, and may be optimized away otherwise.
425486b82fe0SRichard Henderson      */
425586b82fe0SRichard Henderson     sum = tcg_temp_new();
425686b82fe0SRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
425786b82fe0SRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
425886b82fe0SRichard Henderson         tcg_gen_addi_tl(sum, src1, a->rs2_or_imm);
425986b82fe0SRichard Henderson     } else {
426086b82fe0SRichard Henderson         tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]);
426186b82fe0SRichard Henderson     }
426286b82fe0SRichard Henderson     return func(dc, a->rd, sum);
426386b82fe0SRichard Henderson }
426486b82fe0SRichard Henderson 
426586b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src)
426686b82fe0SRichard Henderson {
426786b82fe0SRichard Henderson     /*
426886b82fe0SRichard Henderson      * Preserve pc across advance, so that we can delay
426986b82fe0SRichard Henderson      * the writeback to rd until after src is consumed.
427086b82fe0SRichard Henderson      */
427186b82fe0SRichard Henderson     target_ulong cur_pc = dc->pc;
427286b82fe0SRichard Henderson 
427386b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
427486b82fe0SRichard Henderson 
427586b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
427686b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
427786b82fe0SRichard Henderson     gen_address_mask(dc, cpu_npc);
427886b82fe0SRichard Henderson     gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc));
427986b82fe0SRichard Henderson 
428086b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC_LOOKUP;
428186b82fe0SRichard Henderson     return true;
428286b82fe0SRichard Henderson }
428386b82fe0SRichard Henderson 
428486b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl)
428586b82fe0SRichard Henderson 
428686b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src)
428786b82fe0SRichard Henderson {
428886b82fe0SRichard Henderson     if (!supervisor(dc)) {
428986b82fe0SRichard Henderson         return raise_priv(dc);
429086b82fe0SRichard Henderson     }
429186b82fe0SRichard Henderson 
429286b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
429386b82fe0SRichard Henderson 
429486b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
429586b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
429686b82fe0SRichard Henderson     gen_helper_rett(tcg_env);
429786b82fe0SRichard Henderson 
429886b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC;
429986b82fe0SRichard Henderson     return true;
430086b82fe0SRichard Henderson }
430186b82fe0SRichard Henderson 
430286b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett)
430386b82fe0SRichard Henderson 
430486b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src)
430586b82fe0SRichard Henderson {
430686b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
430786b82fe0SRichard Henderson 
430886b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
430986b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
431086b82fe0SRichard Henderson     gen_address_mask(dc, cpu_npc);
431186b82fe0SRichard Henderson 
431286b82fe0SRichard Henderson     gen_helper_restore(tcg_env);
431386b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC_LOOKUP;
431486b82fe0SRichard Henderson     return true;
431586b82fe0SRichard Henderson }
431686b82fe0SRichard Henderson 
431786b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return)
431886b82fe0SRichard Henderson 
4319d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src)
4320d3825800SRichard Henderson {
4321d3825800SRichard Henderson     gen_helper_save(tcg_env);
4322d3825800SRichard Henderson     gen_store_gpr(dc, rd, src);
4323d3825800SRichard Henderson     return advance_pc(dc);
4324d3825800SRichard Henderson }
4325d3825800SRichard Henderson 
4326d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save)
4327d3825800SRichard Henderson 
4328d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src)
4329d3825800SRichard Henderson {
4330d3825800SRichard Henderson     gen_helper_restore(tcg_env);
4331d3825800SRichard Henderson     gen_store_gpr(dc, rd, src);
4332d3825800SRichard Henderson     return advance_pc(dc);
4333d3825800SRichard Henderson }
4334d3825800SRichard Henderson 
4335d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore)
4336d3825800SRichard Henderson 
43378f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done)
43388f75b8a4SRichard Henderson {
43398f75b8a4SRichard Henderson     if (!supervisor(dc)) {
43408f75b8a4SRichard Henderson         return raise_priv(dc);
43418f75b8a4SRichard Henderson     }
43428f75b8a4SRichard Henderson     dc->npc = DYNAMIC_PC;
43438f75b8a4SRichard Henderson     dc->pc = DYNAMIC_PC;
43448f75b8a4SRichard Henderson     translator_io_start(&dc->base);
43458f75b8a4SRichard Henderson     if (done) {
43468f75b8a4SRichard Henderson         gen_helper_done(tcg_env);
43478f75b8a4SRichard Henderson     } else {
43488f75b8a4SRichard Henderson         gen_helper_retry(tcg_env);
43498f75b8a4SRichard Henderson     }
43508f75b8a4SRichard Henderson     return true;
43518f75b8a4SRichard Henderson }
43528f75b8a4SRichard Henderson 
43538f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true)
43548f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false)
43558f75b8a4SRichard Henderson 
43560880d20bSRichard Henderson /*
43570880d20bSRichard Henderson  * Major opcode 11 -- load and store instructions
43580880d20bSRichard Henderson  */
43590880d20bSRichard Henderson 
43600880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm)
43610880d20bSRichard Henderson {
43620880d20bSRichard Henderson     TCGv addr, tmp = NULL;
43630880d20bSRichard Henderson 
43640880d20bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
43650880d20bSRichard Henderson     if (!imm && rs2_or_imm & ~0x1f) {
43660880d20bSRichard Henderson         return NULL;
43670880d20bSRichard Henderson     }
43680880d20bSRichard Henderson 
43690880d20bSRichard Henderson     addr = gen_load_gpr(dc, rs1);
43700880d20bSRichard Henderson     if (rs2_or_imm) {
43710880d20bSRichard Henderson         tmp = tcg_temp_new();
43720880d20bSRichard Henderson         if (imm) {
43730880d20bSRichard Henderson             tcg_gen_addi_tl(tmp, addr, rs2_or_imm);
43740880d20bSRichard Henderson         } else {
43750880d20bSRichard Henderson             tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]);
43760880d20bSRichard Henderson         }
43770880d20bSRichard Henderson         addr = tmp;
43780880d20bSRichard Henderson     }
43790880d20bSRichard Henderson     if (AM_CHECK(dc)) {
43800880d20bSRichard Henderson         if (!tmp) {
43810880d20bSRichard Henderson             tmp = tcg_temp_new();
43820880d20bSRichard Henderson         }
43830880d20bSRichard Henderson         tcg_gen_ext32u_tl(tmp, addr);
43840880d20bSRichard Henderson         addr = tmp;
43850880d20bSRichard Henderson     }
43860880d20bSRichard Henderson     return addr;
43870880d20bSRichard Henderson }
43880880d20bSRichard Henderson 
43890880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
43900880d20bSRichard Henderson {
43910880d20bSRichard Henderson     TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
43920880d20bSRichard Henderson     DisasASI da;
43930880d20bSRichard Henderson 
43940880d20bSRichard Henderson     if (addr == NULL) {
43950880d20bSRichard Henderson         return false;
43960880d20bSRichard Henderson     }
43970880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, mop);
43980880d20bSRichard Henderson 
43990880d20bSRichard Henderson     reg = gen_dest_gpr(dc, a->rd);
440042071fc1SRichard Henderson     gen_ld_asi(dc, &da, reg, addr);
44010880d20bSRichard Henderson     gen_store_gpr(dc, a->rd, reg);
44020880d20bSRichard Henderson     return advance_pc(dc);
44030880d20bSRichard Henderson }
44040880d20bSRichard Henderson 
44050880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL)
44060880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB)
44070880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW)
44080880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB)
44090880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW)
44100880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL)
44110880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ)
44120880d20bSRichard Henderson 
44130880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
44140880d20bSRichard Henderson {
44150880d20bSRichard Henderson     TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
44160880d20bSRichard Henderson     DisasASI da;
44170880d20bSRichard Henderson 
44180880d20bSRichard Henderson     if (addr == NULL) {
44190880d20bSRichard Henderson         return false;
44200880d20bSRichard Henderson     }
44210880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, mop);
44220880d20bSRichard Henderson 
44230880d20bSRichard Henderson     reg = gen_load_gpr(dc, a->rd);
442442071fc1SRichard Henderson     gen_st_asi(dc, &da, reg, addr);
44250880d20bSRichard Henderson     return advance_pc(dc);
44260880d20bSRichard Henderson }
44270880d20bSRichard Henderson 
44280880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL)
44290880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB)
44300880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW)
44310880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ)
44320880d20bSRichard Henderson 
44330880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a)
44340880d20bSRichard Henderson {
44350880d20bSRichard Henderson     TCGv addr;
44360880d20bSRichard Henderson     DisasASI da;
44370880d20bSRichard Henderson 
44380880d20bSRichard Henderson     if (a->rd & 1) {
44390880d20bSRichard Henderson         return false;
44400880d20bSRichard Henderson     }
44410880d20bSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
44420880d20bSRichard Henderson     if (addr == NULL) {
44430880d20bSRichard Henderson         return false;
44440880d20bSRichard Henderson     }
44450880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUQ);
444642071fc1SRichard Henderson     gen_ldda_asi(dc, &da, addr, a->rd);
44470880d20bSRichard Henderson     return advance_pc(dc);
44480880d20bSRichard Henderson }
44490880d20bSRichard Henderson 
44500880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a)
44510880d20bSRichard Henderson {
44520880d20bSRichard Henderson     TCGv addr;
44530880d20bSRichard Henderson     DisasASI da;
44540880d20bSRichard Henderson 
44550880d20bSRichard Henderson     if (a->rd & 1) {
44560880d20bSRichard Henderson         return false;
44570880d20bSRichard Henderson     }
44580880d20bSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
44590880d20bSRichard Henderson     if (addr == NULL) {
44600880d20bSRichard Henderson         return false;
44610880d20bSRichard Henderson     }
44620880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUQ);
446342071fc1SRichard Henderson     gen_stda_asi(dc, &da, addr, a->rd);
44640880d20bSRichard Henderson     return advance_pc(dc);
44650880d20bSRichard Henderson }
44660880d20bSRichard Henderson 
4467cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a)
4468cf07cd1eSRichard Henderson {
4469cf07cd1eSRichard Henderson     TCGv addr, reg;
4470cf07cd1eSRichard Henderson     DisasASI da;
4471cf07cd1eSRichard Henderson 
4472cf07cd1eSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4473cf07cd1eSRichard Henderson     if (addr == NULL) {
4474cf07cd1eSRichard Henderson         return false;
4475cf07cd1eSRichard Henderson     }
4476cf07cd1eSRichard Henderson     da = resolve_asi(dc, a->asi, MO_UB);
4477cf07cd1eSRichard Henderson 
4478cf07cd1eSRichard Henderson     reg = gen_dest_gpr(dc, a->rd);
4479cf07cd1eSRichard Henderson     gen_ldstub_asi(dc, &da, reg, addr);
4480cf07cd1eSRichard Henderson     gen_store_gpr(dc, a->rd, reg);
4481cf07cd1eSRichard Henderson     return advance_pc(dc);
4482cf07cd1eSRichard Henderson }
4483cf07cd1eSRichard Henderson 
4484dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a)
4485dca544b9SRichard Henderson {
4486dca544b9SRichard Henderson     TCGv addr, dst, src;
4487dca544b9SRichard Henderson     DisasASI da;
4488dca544b9SRichard Henderson 
4489dca544b9SRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4490dca544b9SRichard Henderson     if (addr == NULL) {
4491dca544b9SRichard Henderson         return false;
4492dca544b9SRichard Henderson     }
4493dca544b9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUL);
4494dca544b9SRichard Henderson 
4495dca544b9SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
4496dca544b9SRichard Henderson     src = gen_load_gpr(dc, a->rd);
4497dca544b9SRichard Henderson     gen_swap_asi(dc, &da, dst, src, addr);
4498dca544b9SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
4499dca544b9SRichard Henderson     return advance_pc(dc);
4500dca544b9SRichard Henderson }
4501dca544b9SRichard Henderson 
4502d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
4503d0a11d25SRichard Henderson {
4504d0a11d25SRichard Henderson     TCGv addr, o, n, c;
4505d0a11d25SRichard Henderson     DisasASI da;
4506d0a11d25SRichard Henderson 
4507d0a11d25SRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, true, 0);
4508d0a11d25SRichard Henderson     if (addr == NULL) {
4509d0a11d25SRichard Henderson         return false;
4510d0a11d25SRichard Henderson     }
4511d0a11d25SRichard Henderson     da = resolve_asi(dc, a->asi, mop);
4512d0a11d25SRichard Henderson 
4513d0a11d25SRichard Henderson     o = gen_dest_gpr(dc, a->rd);
4514d0a11d25SRichard Henderson     n = gen_load_gpr(dc, a->rd);
4515d0a11d25SRichard Henderson     c = gen_load_gpr(dc, a->rs2_or_imm);
4516d0a11d25SRichard Henderson     gen_cas_asi(dc, &da, o, n, c, addr);
4517d0a11d25SRichard Henderson     gen_store_gpr(dc, a->rd, o);
4518d0a11d25SRichard Henderson     return advance_pc(dc);
4519d0a11d25SRichard Henderson }
4520d0a11d25SRichard Henderson 
4521d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL)
4522d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ)
4523d0a11d25SRichard Henderson 
452406c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz)
452506c060d9SRichard Henderson {
452606c060d9SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
452706c060d9SRichard Henderson     DisasASI da;
452806c060d9SRichard Henderson 
452906c060d9SRichard Henderson     if (addr == NULL) {
453006c060d9SRichard Henderson         return false;
453106c060d9SRichard Henderson     }
453206c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
453306c060d9SRichard Henderson         return true;
453406c060d9SRichard Henderson     }
453506c060d9SRichard Henderson     if (sz == MO_128 && gen_trap_float128(dc)) {
453606c060d9SRichard Henderson         return true;
453706c060d9SRichard Henderson     }
453806c060d9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TE | sz);
4539287b1152SRichard Henderson     gen_ldf_asi(dc, &da, sz, addr, a->rd);
454006c060d9SRichard Henderson     gen_update_fprs_dirty(dc, a->rd);
454106c060d9SRichard Henderson     return advance_pc(dc);
454206c060d9SRichard Henderson }
454306c060d9SRichard Henderson 
454406c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32)
454506c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64)
454606c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128)
454706c060d9SRichard Henderson 
4548287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32)
4549287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64)
4550287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128)
4551287b1152SRichard Henderson 
455206c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz)
455306c060d9SRichard Henderson {
455406c060d9SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
455506c060d9SRichard Henderson     DisasASI da;
455606c060d9SRichard Henderson 
455706c060d9SRichard Henderson     if (addr == NULL) {
455806c060d9SRichard Henderson         return false;
455906c060d9SRichard Henderson     }
456006c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
456106c060d9SRichard Henderson         return true;
456206c060d9SRichard Henderson     }
456306c060d9SRichard Henderson     if (sz == MO_128 && gen_trap_float128(dc)) {
456406c060d9SRichard Henderson         return true;
456506c060d9SRichard Henderson     }
456606c060d9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TE | sz);
4567287b1152SRichard Henderson     gen_stf_asi(dc, &da, sz, addr, a->rd);
456806c060d9SRichard Henderson     return advance_pc(dc);
456906c060d9SRichard Henderson }
457006c060d9SRichard Henderson 
457106c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32)
457206c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64)
457306c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128)
457406c060d9SRichard Henderson 
4575287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32)
4576287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64)
4577287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128)
4578287b1152SRichard Henderson 
457906c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a)
458006c060d9SRichard Henderson {
458106c060d9SRichard Henderson     if (!avail_32(dc)) {
458206c060d9SRichard Henderson         return false;
458306c060d9SRichard Henderson     }
458406c060d9SRichard Henderson     if (!supervisor(dc)) {
458506c060d9SRichard Henderson         return raise_priv(dc);
458606c060d9SRichard Henderson     }
458706c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
458806c060d9SRichard Henderson         return true;
458906c060d9SRichard Henderson     }
459006c060d9SRichard Henderson     gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR);
459106c060d9SRichard Henderson     return true;
459206c060d9SRichard Henderson }
459306c060d9SRichard Henderson 
4594da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop,
4595da681406SRichard Henderson                      target_ulong new_mask, target_ulong old_mask)
45963d3c0673SRichard Henderson {
4597da681406SRichard Henderson     TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
45983d3c0673SRichard Henderson     if (addr == NULL) {
45993d3c0673SRichard Henderson         return false;
46003d3c0673SRichard Henderson     }
46013d3c0673SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
46023d3c0673SRichard Henderson         return true;
46033d3c0673SRichard Henderson     }
4604da681406SRichard Henderson     tmp = tcg_temp_new();
4605da681406SRichard Henderson     tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN);
4606da681406SRichard Henderson     tcg_gen_andi_tl(tmp, tmp, new_mask);
4607da681406SRichard Henderson     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask);
4608da681406SRichard Henderson     tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp);
4609da681406SRichard Henderson     gen_helper_set_fsr(tcg_env, cpu_fsr);
46103d3c0673SRichard Henderson     return advance_pc(dc);
46113d3c0673SRichard Henderson }
46123d3c0673SRichard Henderson 
4613da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK)
4614da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK)
46153d3c0673SRichard Henderson 
46163d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop)
46173d3c0673SRichard Henderson {
46183d3c0673SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
46193d3c0673SRichard Henderson     if (addr == NULL) {
46203d3c0673SRichard Henderson         return false;
46213d3c0673SRichard Henderson     }
46223d3c0673SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
46233d3c0673SRichard Henderson         return true;
46243d3c0673SRichard Henderson     }
46253d3c0673SRichard Henderson     tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN);
46263d3c0673SRichard Henderson     return advance_pc(dc);
46273d3c0673SRichard Henderson }
46283d3c0673SRichard Henderson 
46293d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL)
46303d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ)
46313d3c0673SRichard Henderson 
4632baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a,
4633baf3dbf2SRichard Henderson                   void (*func)(TCGv_i32, TCGv_i32))
4634baf3dbf2SRichard Henderson {
4635baf3dbf2SRichard Henderson     TCGv_i32 tmp;
4636baf3dbf2SRichard Henderson 
4637baf3dbf2SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4638baf3dbf2SRichard Henderson         return true;
4639baf3dbf2SRichard Henderson     }
4640baf3dbf2SRichard Henderson 
4641baf3dbf2SRichard Henderson     tmp = gen_load_fpr_F(dc, a->rs);
4642baf3dbf2SRichard Henderson     func(tmp, tmp);
4643baf3dbf2SRichard Henderson     gen_store_fpr_F(dc, a->rd, tmp);
4644baf3dbf2SRichard Henderson     return advance_pc(dc);
4645baf3dbf2SRichard Henderson }
4646baf3dbf2SRichard Henderson 
4647baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs)
4648baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs)
4649baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss)
4650baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32)
4651baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32)
4652baf3dbf2SRichard Henderson 
4653119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a,
4654119cb94fSRichard Henderson                       void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
4655119cb94fSRichard Henderson {
4656119cb94fSRichard Henderson     TCGv_i32 tmp;
4657119cb94fSRichard Henderson 
4658119cb94fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4659119cb94fSRichard Henderson         return true;
4660119cb94fSRichard Henderson     }
4661119cb94fSRichard Henderson 
4662119cb94fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4663119cb94fSRichard Henderson     tmp = gen_load_fpr_F(dc, a->rs);
4664119cb94fSRichard Henderson     func(tmp, tcg_env, tmp);
4665119cb94fSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4666119cb94fSRichard Henderson     gen_store_fpr_F(dc, a->rd, tmp);
4667119cb94fSRichard Henderson     return advance_pc(dc);
4668119cb94fSRichard Henderson }
4669119cb94fSRichard Henderson 
4670119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts)
4671119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos)
4672119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi)
4673119cb94fSRichard Henderson 
46748c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a,
46758c94bcd8SRichard Henderson                       void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
46768c94bcd8SRichard Henderson {
46778c94bcd8SRichard Henderson     TCGv_i32 dst;
46788c94bcd8SRichard Henderson     TCGv_i64 src;
46798c94bcd8SRichard Henderson 
46808c94bcd8SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
46818c94bcd8SRichard Henderson         return true;
46828c94bcd8SRichard Henderson     }
46838c94bcd8SRichard Henderson 
46848c94bcd8SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
46858c94bcd8SRichard Henderson     dst = gen_dest_fpr_F(dc);
46868c94bcd8SRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
46878c94bcd8SRichard Henderson     func(dst, tcg_env, src);
46888c94bcd8SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
46898c94bcd8SRichard Henderson     gen_store_fpr_F(dc, a->rd, dst);
46908c94bcd8SRichard Henderson     return advance_pc(dc);
46918c94bcd8SRichard Henderson }
46928c94bcd8SRichard Henderson 
46938c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos)
46948c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi)
46958c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos)
46968c94bcd8SRichard Henderson 
4697c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a,
4698c6d83e4fSRichard Henderson                   void (*func)(TCGv_i64, TCGv_i64))
4699c6d83e4fSRichard Henderson {
4700c6d83e4fSRichard Henderson     TCGv_i64 dst, src;
4701c6d83e4fSRichard Henderson 
4702c6d83e4fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4703c6d83e4fSRichard Henderson         return true;
4704c6d83e4fSRichard Henderson     }
4705c6d83e4fSRichard Henderson 
4706c6d83e4fSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4707c6d83e4fSRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
4708c6d83e4fSRichard Henderson     func(dst, src);
4709c6d83e4fSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4710c6d83e4fSRichard Henderson     return advance_pc(dc);
4711c6d83e4fSRichard Henderson }
4712c6d83e4fSRichard Henderson 
4713c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd)
4714c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd)
4715c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd)
4716c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64)
4717c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64)
4718c6d83e4fSRichard Henderson 
47198aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a,
47208aa418b3SRichard Henderson                       void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
47218aa418b3SRichard Henderson {
47228aa418b3SRichard Henderson     TCGv_i64 dst, src;
47238aa418b3SRichard Henderson 
47248aa418b3SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
47258aa418b3SRichard Henderson         return true;
47268aa418b3SRichard Henderson     }
47278aa418b3SRichard Henderson 
47288aa418b3SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
47298aa418b3SRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
47308aa418b3SRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
47318aa418b3SRichard Henderson     func(dst, tcg_env, src);
47328aa418b3SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
47338aa418b3SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
47348aa418b3SRichard Henderson     return advance_pc(dc);
47358aa418b3SRichard Henderson }
47368aa418b3SRichard Henderson 
47378aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd)
47388aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod)
47398aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox)
47408aa418b3SRichard Henderson 
4741*199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a,
4742*199d43efSRichard Henderson                       void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
4743*199d43efSRichard Henderson {
4744*199d43efSRichard Henderson     TCGv_i64 dst;
4745*199d43efSRichard Henderson     TCGv_i32 src;
4746*199d43efSRichard Henderson 
4747*199d43efSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4748*199d43efSRichard Henderson         return true;
4749*199d43efSRichard Henderson     }
4750*199d43efSRichard Henderson 
4751*199d43efSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4752*199d43efSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4753*199d43efSRichard Henderson     src = gen_load_fpr_F(dc, a->rs);
4754*199d43efSRichard Henderson     func(dst, tcg_env, src);
4755*199d43efSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4756*199d43efSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4757*199d43efSRichard Henderson     return advance_pc(dc);
4758*199d43efSRichard Henderson }
4759*199d43efSRichard Henderson 
4760*199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod)
4761*199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod)
4762*199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox)
4763*199d43efSRichard Henderson 
4764c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a,
4765c995216bSRichard Henderson                        void (*func)(TCGv_env))
4766c995216bSRichard Henderson {
4767c995216bSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4768c995216bSRichard Henderson         return true;
4769c995216bSRichard Henderson     }
4770c995216bSRichard Henderson     if (gen_trap_float128(dc)) {
4771c995216bSRichard Henderson         return true;
4772c995216bSRichard Henderson     }
4773c995216bSRichard Henderson 
4774c995216bSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4775c995216bSRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs));
4776c995216bSRichard Henderson     func(tcg_env);
4777c995216bSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4778c995216bSRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
4779c995216bSRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
4780c995216bSRichard Henderson     return advance_pc(dc);
4781c995216bSRichard Henderson }
4782c995216bSRichard Henderson 
4783c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq)
4784c995216bSRichard Henderson 
47857f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a,
47867f10b52fSRichard Henderson                    void (*func)(TCGv_i32, TCGv_i32, TCGv_i32))
47877f10b52fSRichard Henderson {
47887f10b52fSRichard Henderson     TCGv_i32 src1, src2;
47897f10b52fSRichard Henderson 
47907f10b52fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
47917f10b52fSRichard Henderson         return true;
47927f10b52fSRichard Henderson     }
47937f10b52fSRichard Henderson 
47947f10b52fSRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
47957f10b52fSRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
47967f10b52fSRichard Henderson     func(src1, src1, src2);
47977f10b52fSRichard Henderson     gen_store_fpr_F(dc, a->rd, src1);
47987f10b52fSRichard Henderson     return advance_pc(dc);
47997f10b52fSRichard Henderson }
48007f10b52fSRichard Henderson 
48017f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32)
48027f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32)
48037f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32)
48047f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32)
48057f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32)
48067f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32)
48077f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32)
48087f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32)
48097f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32)
48107f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32)
48117f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32)
48127f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32)
48137f10b52fSRichard Henderson 
4814c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a,
4815c1514961SRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
4816c1514961SRichard Henderson {
4817c1514961SRichard Henderson     TCGv_i32 src1, src2;
4818c1514961SRichard Henderson 
4819c1514961SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4820c1514961SRichard Henderson         return true;
4821c1514961SRichard Henderson     }
4822c1514961SRichard Henderson 
4823c1514961SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4824c1514961SRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
4825c1514961SRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
4826c1514961SRichard Henderson     func(src1, tcg_env, src1, src2);
4827c1514961SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4828c1514961SRichard Henderson     gen_store_fpr_F(dc, a->rd, src1);
4829c1514961SRichard Henderson     return advance_pc(dc);
4830c1514961SRichard Henderson }
4831c1514961SRichard Henderson 
4832c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds)
4833c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs)
4834c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls)
4835c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs)
4836c1514961SRichard Henderson 
4837e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a,
4838e06c9f83SRichard Henderson                    void (*func)(TCGv_i64, TCGv_i64, TCGv_i64))
4839e06c9f83SRichard Henderson {
4840e06c9f83SRichard Henderson     TCGv_i64 dst, src1, src2;
4841e06c9f83SRichard Henderson 
4842e06c9f83SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4843e06c9f83SRichard Henderson         return true;
4844e06c9f83SRichard Henderson     }
4845e06c9f83SRichard Henderson 
4846e06c9f83SRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4847e06c9f83SRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4848e06c9f83SRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4849e06c9f83SRichard Henderson     func(dst, src1, src2);
4850e06c9f83SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4851e06c9f83SRichard Henderson     return advance_pc(dc);
4852e06c9f83SRichard Henderson }
4853e06c9f83SRichard Henderson 
4854e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16)
4855e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au)
4856e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al)
4857e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16)
4858e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16)
4859e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16)
4860e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16)
4861e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge)
4862e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand)
4863e06c9f83SRichard Henderson 
4864e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64)
4865e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64)
4866e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64)
4867e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64)
4868e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64)
4869e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64)
4870e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64)
4871e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64)
4872e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64)
4873e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64)
4874e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64)
4875e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64)
4876e06c9f83SRichard Henderson 
48774b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32)
48784b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata)
48794b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle)
48804b6edc0aSRichard Henderson 
4881f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a,
4882f2a59b0aSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
4883f2a59b0aSRichard Henderson {
4884f2a59b0aSRichard Henderson     TCGv_i64 dst, src1, src2;
4885f2a59b0aSRichard Henderson 
4886f2a59b0aSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4887f2a59b0aSRichard Henderson         return true;
4888f2a59b0aSRichard Henderson     }
4889f2a59b0aSRichard Henderson 
4890f2a59b0aSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4891f2a59b0aSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4892f2a59b0aSRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4893f2a59b0aSRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4894f2a59b0aSRichard Henderson     func(dst, tcg_env, src1, src2);
4895f2a59b0aSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4896f2a59b0aSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4897f2a59b0aSRichard Henderson     return advance_pc(dc);
4898f2a59b0aSRichard Henderson }
4899f2a59b0aSRichard Henderson 
4900f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd)
4901f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd)
4902f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld)
4903f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd)
4904f2a59b0aSRichard Henderson 
4905ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a)
4906ff4c711bSRichard Henderson {
4907ff4c711bSRichard Henderson     TCGv_i64 dst;
4908ff4c711bSRichard Henderson     TCGv_i32 src1, src2;
4909ff4c711bSRichard Henderson 
4910ff4c711bSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4911ff4c711bSRichard Henderson         return true;
4912ff4c711bSRichard Henderson     }
4913ff4c711bSRichard Henderson     if (!(dc->def->features & CPU_FEATURE_FSMULD)) {
4914ff4c711bSRichard Henderson         return raise_unimpfpop(dc);
4915ff4c711bSRichard Henderson     }
4916ff4c711bSRichard Henderson 
4917ff4c711bSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4918ff4c711bSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4919ff4c711bSRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
4920ff4c711bSRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
4921ff4c711bSRichard Henderson     gen_helper_fsmuld(dst, tcg_env, src1, src2);
4922ff4c711bSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4923ff4c711bSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4924ff4c711bSRichard Henderson     return advance_pc(dc);
4925ff4c711bSRichard Henderson }
4926ff4c711bSRichard Henderson 
4927afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a,
4928afb04344SRichard Henderson                     void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
4929afb04344SRichard Henderson {
4930afb04344SRichard Henderson     TCGv_i64 dst, src0, src1, src2;
4931afb04344SRichard Henderson 
4932afb04344SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4933afb04344SRichard Henderson         return true;
4934afb04344SRichard Henderson     }
4935afb04344SRichard Henderson 
4936afb04344SRichard Henderson     dst  = gen_dest_fpr_D(dc, a->rd);
4937afb04344SRichard Henderson     src0 = gen_load_fpr_D(dc, a->rd);
4938afb04344SRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4939afb04344SRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4940afb04344SRichard Henderson     func(dst, src0, src1, src2);
4941afb04344SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4942afb04344SRichard Henderson     return advance_pc(dc);
4943afb04344SRichard Henderson }
4944afb04344SRichard Henderson 
4945afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist)
4946afb04344SRichard Henderson 
4947a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a,
4948a4056239SRichard Henderson                        void (*func)(TCGv_env))
4949a4056239SRichard Henderson {
4950a4056239SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4951a4056239SRichard Henderson         return true;
4952a4056239SRichard Henderson     }
4953a4056239SRichard Henderson     if (gen_trap_float128(dc)) {
4954a4056239SRichard Henderson         return true;
4955a4056239SRichard Henderson     }
4956a4056239SRichard Henderson 
4957a4056239SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4958a4056239SRichard Henderson     gen_op_load_fpr_QT0(QFPREG(a->rs1));
4959a4056239SRichard Henderson     gen_op_load_fpr_QT1(QFPREG(a->rs2));
4960a4056239SRichard Henderson     func(tcg_env);
4961a4056239SRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4962a4056239SRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
4963a4056239SRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
4964a4056239SRichard Henderson     return advance_pc(dc);
4965a4056239SRichard Henderson }
4966a4056239SRichard Henderson 
4967a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq)
4968a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq)
4969a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq)
4970a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq)
4971a4056239SRichard Henderson 
49725e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a)
49735e3b17bbSRichard Henderson {
49745e3b17bbSRichard Henderson     TCGv_i64 src1, src2;
49755e3b17bbSRichard Henderson 
49765e3b17bbSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
49775e3b17bbSRichard Henderson         return true;
49785e3b17bbSRichard Henderson     }
49795e3b17bbSRichard Henderson     if (gen_trap_float128(dc)) {
49805e3b17bbSRichard Henderson         return true;
49815e3b17bbSRichard Henderson     }
49825e3b17bbSRichard Henderson 
49835e3b17bbSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
49845e3b17bbSRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
49855e3b17bbSRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
49865e3b17bbSRichard Henderson     gen_helper_fdmulq(tcg_env, src1, src2);
49875e3b17bbSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
49885e3b17bbSRichard Henderson     gen_op_store_QT0_fpr(QFPREG(a->rd));
49895e3b17bbSRichard Henderson     gen_update_fprs_dirty(dc, QFPREG(a->rd));
49905e3b17bbSRichard Henderson     return advance_pc(dc);
49915e3b17bbSRichard Henderson }
49925e3b17bbSRichard Henderson 
4993fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE)                      \
4994fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
4995fcf5ef2aSThomas Huth         goto illegal_insn;
4996fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE)                     \
4997fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
4998fcf5ef2aSThomas Huth         goto nfpu_insn;
4999fcf5ef2aSThomas Huth 
5000fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */
5001878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn)
5002fcf5ef2aSThomas Huth {
5003fcf5ef2aSThomas Huth     unsigned int opc, rs1, rs2, rd;
5004dca544b9SRichard Henderson     TCGv cpu_src1 __attribute__((unused));
50053d3c0673SRichard Henderson     TCGv_i32 cpu_src1_32, cpu_src2_32;
500606c060d9SRichard Henderson     TCGv_i64 cpu_src1_64, cpu_src2_64;
50073d3c0673SRichard Henderson     TCGv_i32 cpu_dst_32 __attribute__((unused));
500806c060d9SRichard Henderson     TCGv_i64 cpu_dst_64 __attribute__((unused));
5009fcf5ef2aSThomas Huth 
5010fcf5ef2aSThomas Huth     opc = GET_FIELD(insn, 0, 1);
5011fcf5ef2aSThomas Huth     rd = GET_FIELD(insn, 2, 6);
5012fcf5ef2aSThomas Huth 
5013fcf5ef2aSThomas Huth     switch (opc) {
50146d2a0768SRichard Henderson     case 0:
50156d2a0768SRichard Henderson         goto illegal_insn; /* in decodetree */
501623ada1b1SRichard Henderson     case 1:
501723ada1b1SRichard Henderson         g_assert_not_reached(); /* in decodetree */
5018fcf5ef2aSThomas Huth     case 2:                     /* FPU & Logical Operations */
5019fcf5ef2aSThomas Huth         {
50208f75b8a4SRichard Henderson             unsigned int xop = GET_FIELD(insn, 7, 12);
5021af25071cSRichard Henderson             TCGv cpu_dst __attribute__((unused)) = tcg_temp_new();
5022fcf5ef2aSThomas Huth 
5023af25071cSRichard Henderson             if (xop == 0x34) {   /* FPU Operations */
5024fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5025fcf5ef2aSThomas Huth                     goto jmp_insn;
5026fcf5ef2aSThomas Huth                 }
5027fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
5028fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
5029fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5030fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
5031fcf5ef2aSThomas Huth 
5032fcf5ef2aSThomas Huth                 switch (xop) {
5033fcf5ef2aSThomas Huth                 case 0x1: /* fmovs */
5034fcf5ef2aSThomas Huth                 case 0x5: /* fnegs */
5035fcf5ef2aSThomas Huth                 case 0x9: /* fabss */
5036c6d83e4fSRichard Henderson                 case 0x2: /* V9 fmovd */
5037c6d83e4fSRichard Henderson                 case 0x6: /* V9 fnegd */
5038c6d83e4fSRichard Henderson                 case 0xa: /* V9 fabsd */
5039fcf5ef2aSThomas Huth                 case 0x29: /* fsqrts */
5040119cb94fSRichard Henderson                 case 0xc4: /* fitos */
5041119cb94fSRichard Henderson                 case 0xd1: /* fstoi */
5042fcf5ef2aSThomas Huth                 case 0x2a: /* fsqrtd */
50438aa418b3SRichard Henderson                 case 0x82: /* V9 fdtox */
50448aa418b3SRichard Henderson                 case 0x88: /* V9 fxtod */
5045fcf5ef2aSThomas Huth                 case 0x2b: /* fsqrtq */
5046fcf5ef2aSThomas Huth                 case 0x41: /* fadds */
5047c1514961SRichard Henderson                 case 0x45: /* fsubs */
5048c1514961SRichard Henderson                 case 0x49: /* fmuls */
5049c1514961SRichard Henderson                 case 0x4d: /* fdivs */
5050fcf5ef2aSThomas Huth                 case 0x42: /* faddd */
5051f2a59b0aSRichard Henderson                 case 0x46: /* fsubd */
5052f2a59b0aSRichard Henderson                 case 0x4a: /* fmuld */
5053f2a59b0aSRichard Henderson                 case 0x4e: /* fdivd */
5054fcf5ef2aSThomas Huth                 case 0x43: /* faddq */
5055fcf5ef2aSThomas Huth                 case 0x47: /* fsubq */
5056fcf5ef2aSThomas Huth                 case 0x4b: /* fmulq */
5057fcf5ef2aSThomas Huth                 case 0x4f: /* fdivq */
5058fcf5ef2aSThomas Huth                 case 0x69: /* fsmuld */
5059fcf5ef2aSThomas Huth                 case 0x6e: /* fdmulq */
5060fcf5ef2aSThomas Huth                 case 0xc6: /* fdtos */
50618c94bcd8SRichard Henderson                 case 0xd2: /* fdtoi */
50628c94bcd8SRichard Henderson                 case 0x84: /* V9 fxtos */
5063*199d43efSRichard Henderson                 case 0xc8: /* fitod */
5064*199d43efSRichard Henderson                 case 0xc9: /* fstod */
5065*199d43efSRichard Henderson                 case 0x81: /* V9 fstox */
50668c94bcd8SRichard Henderson                     g_assert_not_reached(); /* in decodetree */
5067fcf5ef2aSThomas Huth                 case 0xc7: /* fqtos */
5068fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5069fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos);
5070fcf5ef2aSThomas Huth                     break;
5071fcf5ef2aSThomas Huth                 case 0xcb: /* fqtod */
5072fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5073fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod);
5074fcf5ef2aSThomas Huth                     break;
5075fcf5ef2aSThomas Huth                 case 0xcc: /* fitoq */
5076fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5077fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq);
5078fcf5ef2aSThomas Huth                     break;
5079fcf5ef2aSThomas Huth                 case 0xcd: /* fstoq */
5080fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5081fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq);
5082fcf5ef2aSThomas Huth                     break;
5083fcf5ef2aSThomas Huth                 case 0xce: /* fdtoq */
5084fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5085fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq);
5086fcf5ef2aSThomas Huth                     break;
5087fcf5ef2aSThomas Huth                 case 0xd3: /* fqtoi */
5088fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5089fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi);
5090fcf5ef2aSThomas Huth                     break;
5091fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5092fcf5ef2aSThomas Huth                 case 0x3: /* V9 fmovq */
5093fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5094fcf5ef2aSThomas Huth                     gen_move_Q(dc, rd, rs2);
5095fcf5ef2aSThomas Huth                     break;
5096fcf5ef2aSThomas Huth                 case 0x7: /* V9 fnegq */
5097fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5098fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq);
5099fcf5ef2aSThomas Huth                     break;
5100fcf5ef2aSThomas Huth                 case 0xb: /* V9 fabsq */
5101fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5102fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq);
5103fcf5ef2aSThomas Huth                     break;
5104fcf5ef2aSThomas Huth                 case 0x83: /* V9 fqtox */
5105fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5106fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox);
5107fcf5ef2aSThomas Huth                     break;
5108fcf5ef2aSThomas Huth                 case 0x8c: /* V9 fxtoq */
5109fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5110fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq);
5111fcf5ef2aSThomas Huth                     break;
5112fcf5ef2aSThomas Huth #endif
5113fcf5ef2aSThomas Huth                 default:
5114fcf5ef2aSThomas Huth                     goto illegal_insn;
5115fcf5ef2aSThomas Huth                 }
5116fcf5ef2aSThomas Huth             } else if (xop == 0x35) {   /* FPU Operations */
5117fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5118fcf5ef2aSThomas Huth                 int cond;
5119fcf5ef2aSThomas Huth #endif
5120fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5121fcf5ef2aSThomas Huth                     goto jmp_insn;
5122fcf5ef2aSThomas Huth                 }
5123fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
5124fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
5125fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5126fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
5127fcf5ef2aSThomas Huth 
5128fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5129fcf5ef2aSThomas Huth #define FMOVR(sz)                                                  \
5130fcf5ef2aSThomas Huth                 do {                                               \
5131fcf5ef2aSThomas Huth                     DisasCompare cmp;                              \
5132fcf5ef2aSThomas Huth                     cond = GET_FIELD_SP(insn, 10, 12);             \
5133fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);                 \
5134fcf5ef2aSThomas Huth                     gen_compare_reg(&cmp, cond, cpu_src1);         \
5135fcf5ef2aSThomas Huth                     gen_fmov##sz(dc, &cmp, rd, rs2);               \
5136fcf5ef2aSThomas Huth                 } while (0)
5137fcf5ef2aSThomas Huth 
5138fcf5ef2aSThomas Huth                 if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */
5139fcf5ef2aSThomas Huth                     FMOVR(s);
5140fcf5ef2aSThomas Huth                     break;
5141fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
5142fcf5ef2aSThomas Huth                     FMOVR(d);
5143fcf5ef2aSThomas Huth                     break;
5144fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
5145fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5146fcf5ef2aSThomas Huth                     FMOVR(q);
5147fcf5ef2aSThomas Huth                     break;
5148fcf5ef2aSThomas Huth                 }
5149fcf5ef2aSThomas Huth #undef FMOVR
5150fcf5ef2aSThomas Huth #endif
5151fcf5ef2aSThomas Huth                 switch (xop) {
5152fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5153fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz)                                                 \
5154fcf5ef2aSThomas Huth                     do {                                                \
5155fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
5156fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
5157fcf5ef2aSThomas Huth                         gen_fcompare(&cmp, fcc, cond);                  \
5158fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
5159fcf5ef2aSThomas Huth                     } while (0)
5160fcf5ef2aSThomas Huth 
5161fcf5ef2aSThomas Huth                     case 0x001: /* V9 fmovscc %fcc0 */
5162fcf5ef2aSThomas Huth                         FMOVCC(0, s);
5163fcf5ef2aSThomas Huth                         break;
5164fcf5ef2aSThomas Huth                     case 0x002: /* V9 fmovdcc %fcc0 */
5165fcf5ef2aSThomas Huth                         FMOVCC(0, d);
5166fcf5ef2aSThomas Huth                         break;
5167fcf5ef2aSThomas Huth                     case 0x003: /* V9 fmovqcc %fcc0 */
5168fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5169fcf5ef2aSThomas Huth                         FMOVCC(0, q);
5170fcf5ef2aSThomas Huth                         break;
5171fcf5ef2aSThomas Huth                     case 0x041: /* V9 fmovscc %fcc1 */
5172fcf5ef2aSThomas Huth                         FMOVCC(1, s);
5173fcf5ef2aSThomas Huth                         break;
5174fcf5ef2aSThomas Huth                     case 0x042: /* V9 fmovdcc %fcc1 */
5175fcf5ef2aSThomas Huth                         FMOVCC(1, d);
5176fcf5ef2aSThomas Huth                         break;
5177fcf5ef2aSThomas Huth                     case 0x043: /* V9 fmovqcc %fcc1 */
5178fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5179fcf5ef2aSThomas Huth                         FMOVCC(1, q);
5180fcf5ef2aSThomas Huth                         break;
5181fcf5ef2aSThomas Huth                     case 0x081: /* V9 fmovscc %fcc2 */
5182fcf5ef2aSThomas Huth                         FMOVCC(2, s);
5183fcf5ef2aSThomas Huth                         break;
5184fcf5ef2aSThomas Huth                     case 0x082: /* V9 fmovdcc %fcc2 */
5185fcf5ef2aSThomas Huth                         FMOVCC(2, d);
5186fcf5ef2aSThomas Huth                         break;
5187fcf5ef2aSThomas Huth                     case 0x083: /* V9 fmovqcc %fcc2 */
5188fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5189fcf5ef2aSThomas Huth                         FMOVCC(2, q);
5190fcf5ef2aSThomas Huth                         break;
5191fcf5ef2aSThomas Huth                     case 0x0c1: /* V9 fmovscc %fcc3 */
5192fcf5ef2aSThomas Huth                         FMOVCC(3, s);
5193fcf5ef2aSThomas Huth                         break;
5194fcf5ef2aSThomas Huth                     case 0x0c2: /* V9 fmovdcc %fcc3 */
5195fcf5ef2aSThomas Huth                         FMOVCC(3, d);
5196fcf5ef2aSThomas Huth                         break;
5197fcf5ef2aSThomas Huth                     case 0x0c3: /* V9 fmovqcc %fcc3 */
5198fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5199fcf5ef2aSThomas Huth                         FMOVCC(3, q);
5200fcf5ef2aSThomas Huth                         break;
5201fcf5ef2aSThomas Huth #undef FMOVCC
5202fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz)                                                 \
5203fcf5ef2aSThomas Huth                     do {                                                \
5204fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
5205fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
5206fcf5ef2aSThomas Huth                         gen_compare(&cmp, xcc, cond, dc);               \
5207fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
5208fcf5ef2aSThomas Huth                     } while (0)
5209fcf5ef2aSThomas Huth 
5210fcf5ef2aSThomas Huth                     case 0x101: /* V9 fmovscc %icc */
5211fcf5ef2aSThomas Huth                         FMOVCC(0, s);
5212fcf5ef2aSThomas Huth                         break;
5213fcf5ef2aSThomas Huth                     case 0x102: /* V9 fmovdcc %icc */
5214fcf5ef2aSThomas Huth                         FMOVCC(0, d);
5215fcf5ef2aSThomas Huth                         break;
5216fcf5ef2aSThomas Huth                     case 0x103: /* V9 fmovqcc %icc */
5217fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5218fcf5ef2aSThomas Huth                         FMOVCC(0, q);
5219fcf5ef2aSThomas Huth                         break;
5220fcf5ef2aSThomas Huth                     case 0x181: /* V9 fmovscc %xcc */
5221fcf5ef2aSThomas Huth                         FMOVCC(1, s);
5222fcf5ef2aSThomas Huth                         break;
5223fcf5ef2aSThomas Huth                     case 0x182: /* V9 fmovdcc %xcc */
5224fcf5ef2aSThomas Huth                         FMOVCC(1, d);
5225fcf5ef2aSThomas Huth                         break;
5226fcf5ef2aSThomas Huth                     case 0x183: /* V9 fmovqcc %xcc */
5227fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5228fcf5ef2aSThomas Huth                         FMOVCC(1, q);
5229fcf5ef2aSThomas Huth                         break;
5230fcf5ef2aSThomas Huth #undef FMOVCC
5231fcf5ef2aSThomas Huth #endif
5232fcf5ef2aSThomas Huth                     case 0x51: /* fcmps, V9 %fcc */
5233fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
5234fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
5235fcf5ef2aSThomas Huth                         gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32);
5236fcf5ef2aSThomas Huth                         break;
5237fcf5ef2aSThomas Huth                     case 0x52: /* fcmpd, V9 %fcc */
5238fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5239fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5240fcf5ef2aSThomas Huth                         gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64);
5241fcf5ef2aSThomas Huth                         break;
5242fcf5ef2aSThomas Huth                     case 0x53: /* fcmpq, V9 %fcc */
5243fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5244fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
5245fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
5246fcf5ef2aSThomas Huth                         gen_op_fcmpq(rd & 3);
5247fcf5ef2aSThomas Huth                         break;
5248fcf5ef2aSThomas Huth                     case 0x55: /* fcmpes, V9 %fcc */
5249fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
5250fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
5251fcf5ef2aSThomas Huth                         gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32);
5252fcf5ef2aSThomas Huth                         break;
5253fcf5ef2aSThomas Huth                     case 0x56: /* fcmped, V9 %fcc */
5254fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5255fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5256fcf5ef2aSThomas Huth                         gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64);
5257fcf5ef2aSThomas Huth                         break;
5258fcf5ef2aSThomas Huth                     case 0x57: /* fcmpeq, V9 %fcc */
5259fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5260fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
5261fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
5262fcf5ef2aSThomas Huth                         gen_op_fcmpeq(rd & 3);
5263fcf5ef2aSThomas Huth                         break;
5264fcf5ef2aSThomas Huth                     default:
5265fcf5ef2aSThomas Huth                         goto illegal_insn;
5266fcf5ef2aSThomas Huth                 }
5267d3c7e8adSRichard Henderson             } else if (xop == 0x36) {
5268fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5269d3c7e8adSRichard Henderson                 /* VIS */
5270fcf5ef2aSThomas Huth                 int opf = GET_FIELD_SP(insn, 5, 13);
5271fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
5272fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5273fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5274fcf5ef2aSThomas Huth                     goto jmp_insn;
5275fcf5ef2aSThomas Huth                 }
5276fcf5ef2aSThomas Huth 
5277fcf5ef2aSThomas Huth                 switch (opf) {
5278fcf5ef2aSThomas Huth                 case 0x000: /* VIS I edge8cc */
5279fcf5ef2aSThomas Huth                 case 0x001: /* VIS II edge8n */
5280fcf5ef2aSThomas Huth                 case 0x002: /* VIS I edge8lcc */
5281fcf5ef2aSThomas Huth                 case 0x003: /* VIS II edge8ln */
5282fcf5ef2aSThomas Huth                 case 0x004: /* VIS I edge16cc */
5283fcf5ef2aSThomas Huth                 case 0x005: /* VIS II edge16n */
5284fcf5ef2aSThomas Huth                 case 0x006: /* VIS I edge16lcc */
5285fcf5ef2aSThomas Huth                 case 0x007: /* VIS II edge16ln */
5286fcf5ef2aSThomas Huth                 case 0x008: /* VIS I edge32cc */
5287fcf5ef2aSThomas Huth                 case 0x009: /* VIS II edge32n */
5288fcf5ef2aSThomas Huth                 case 0x00a: /* VIS I edge32lcc */
5289fcf5ef2aSThomas Huth                 case 0x00b: /* VIS II edge32ln */
5290fcf5ef2aSThomas Huth                 case 0x010: /* VIS I array8 */
5291fcf5ef2aSThomas Huth                 case 0x012: /* VIS I array16 */
5292fcf5ef2aSThomas Huth                 case 0x014: /* VIS I array32 */
5293fcf5ef2aSThomas Huth                 case 0x018: /* VIS I alignaddr */
5294fcf5ef2aSThomas Huth                 case 0x01a: /* VIS I alignaddrl */
5295fcf5ef2aSThomas Huth                 case 0x019: /* VIS II bmask */
5296baf3dbf2SRichard Henderson                 case 0x067: /* VIS I fnot2s */
5297baf3dbf2SRichard Henderson                 case 0x06b: /* VIS I fnot1s */
5298baf3dbf2SRichard Henderson                 case 0x075: /* VIS I fsrc1s */
5299baf3dbf2SRichard Henderson                 case 0x079: /* VIS I fsrc2s */
5300c6d83e4fSRichard Henderson                 case 0x066: /* VIS I fnot2 */
5301c6d83e4fSRichard Henderson                 case 0x06a: /* VIS I fnot1 */
5302c6d83e4fSRichard Henderson                 case 0x074: /* VIS I fsrc1 */
5303c6d83e4fSRichard Henderson                 case 0x078: /* VIS I fsrc2 */
53047f10b52fSRichard Henderson                 case 0x051: /* VIS I fpadd16s */
53057f10b52fSRichard Henderson                 case 0x053: /* VIS I fpadd32s */
53067f10b52fSRichard Henderson                 case 0x055: /* VIS I fpsub16s */
53077f10b52fSRichard Henderson                 case 0x057: /* VIS I fpsub32s */
53087f10b52fSRichard Henderson                 case 0x063: /* VIS I fnors */
53097f10b52fSRichard Henderson                 case 0x065: /* VIS I fandnot2s */
53107f10b52fSRichard Henderson                 case 0x069: /* VIS I fandnot1s */
53117f10b52fSRichard Henderson                 case 0x06d: /* VIS I fxors */
53127f10b52fSRichard Henderson                 case 0x06f: /* VIS I fnands */
53137f10b52fSRichard Henderson                 case 0x071: /* VIS I fands */
53147f10b52fSRichard Henderson                 case 0x073: /* VIS I fxnors */
53157f10b52fSRichard Henderson                 case 0x077: /* VIS I fornot2s */
53167f10b52fSRichard Henderson                 case 0x07b: /* VIS I fornot1s */
53177f10b52fSRichard Henderson                 case 0x07d: /* VIS I fors */
5318e06c9f83SRichard Henderson                 case 0x050: /* VIS I fpadd16 */
5319e06c9f83SRichard Henderson                 case 0x052: /* VIS I fpadd32 */
5320e06c9f83SRichard Henderson                 case 0x054: /* VIS I fpsub16 */
5321e06c9f83SRichard Henderson                 case 0x056: /* VIS I fpsub32 */
5322e06c9f83SRichard Henderson                 case 0x062: /* VIS I fnor */
5323e06c9f83SRichard Henderson                 case 0x064: /* VIS I fandnot2 */
5324e06c9f83SRichard Henderson                 case 0x068: /* VIS I fandnot1 */
5325e06c9f83SRichard Henderson                 case 0x06c: /* VIS I fxor */
5326e06c9f83SRichard Henderson                 case 0x06e: /* VIS I fnand */
5327e06c9f83SRichard Henderson                 case 0x070: /* VIS I fand */
5328e06c9f83SRichard Henderson                 case 0x072: /* VIS I fxnor */
5329e06c9f83SRichard Henderson                 case 0x076: /* VIS I fornot2 */
5330e06c9f83SRichard Henderson                 case 0x07a: /* VIS I fornot1 */
5331e06c9f83SRichard Henderson                 case 0x07c: /* VIS I for */
5332e06c9f83SRichard Henderson                 case 0x031: /* VIS I fmul8x16 */
5333e06c9f83SRichard Henderson                 case 0x033: /* VIS I fmul8x16au */
5334e06c9f83SRichard Henderson                 case 0x035: /* VIS I fmul8x16al */
5335e06c9f83SRichard Henderson                 case 0x036: /* VIS I fmul8sux16 */
5336e06c9f83SRichard Henderson                 case 0x037: /* VIS I fmul8ulx16 */
5337e06c9f83SRichard Henderson                 case 0x038: /* VIS I fmuld8sux16 */
5338e06c9f83SRichard Henderson                 case 0x039: /* VIS I fmuld8ulx16 */
5339e06c9f83SRichard Henderson                 case 0x04b: /* VIS I fpmerge */
5340e06c9f83SRichard Henderson                 case 0x04d: /* VIS I fexpand */
5341afb04344SRichard Henderson                 case 0x03e: /* VIS I pdist */
53424b6edc0aSRichard Henderson                 case 0x03a: /* VIS I fpack32 */
53434b6edc0aSRichard Henderson                 case 0x048: /* VIS I faligndata */
53444b6edc0aSRichard Henderson                 case 0x04c: /* VIS II bshuffle */
534539ca3490SRichard Henderson                     g_assert_not_reached();  /* in decodetree */
5346fcf5ef2aSThomas Huth                 case 0x020: /* VIS I fcmple16 */
5347fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5348fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5349fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5350fcf5ef2aSThomas Huth                     gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64);
5351fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5352fcf5ef2aSThomas Huth                     break;
5353fcf5ef2aSThomas Huth                 case 0x022: /* VIS I fcmpne16 */
5354fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5355fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5356fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5357fcf5ef2aSThomas Huth                     gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64);
5358fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5359fcf5ef2aSThomas Huth                     break;
5360fcf5ef2aSThomas Huth                 case 0x024: /* VIS I fcmple32 */
5361fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5362fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5363fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5364fcf5ef2aSThomas Huth                     gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64);
5365fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5366fcf5ef2aSThomas Huth                     break;
5367fcf5ef2aSThomas Huth                 case 0x026: /* VIS I fcmpne32 */
5368fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5369fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5370fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5371fcf5ef2aSThomas Huth                     gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64);
5372fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5373fcf5ef2aSThomas Huth                     break;
5374fcf5ef2aSThomas Huth                 case 0x028: /* VIS I fcmpgt16 */
5375fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5376fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5377fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5378fcf5ef2aSThomas Huth                     gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64);
5379fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5380fcf5ef2aSThomas Huth                     break;
5381fcf5ef2aSThomas Huth                 case 0x02a: /* VIS I fcmpeq16 */
5382fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5383fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5384fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5385fcf5ef2aSThomas Huth                     gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64);
5386fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5387fcf5ef2aSThomas Huth                     break;
5388fcf5ef2aSThomas Huth                 case 0x02c: /* VIS I fcmpgt32 */
5389fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5390fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5391fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5392fcf5ef2aSThomas Huth                     gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64);
5393fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5394fcf5ef2aSThomas Huth                     break;
5395fcf5ef2aSThomas Huth                 case 0x02e: /* VIS I fcmpeq32 */
5396fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5397fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5398fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5399fcf5ef2aSThomas Huth                     gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64);
5400fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5401fcf5ef2aSThomas Huth                     break;
5402fcf5ef2aSThomas Huth                 case 0x03b: /* VIS I fpack16 */
5403fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5404fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5405fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5406fcf5ef2aSThomas Huth                     gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64);
5407fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5408fcf5ef2aSThomas Huth                     break;
5409fcf5ef2aSThomas Huth                 case 0x03d: /* VIS I fpackfix */
5410fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5411fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5412fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5413fcf5ef2aSThomas Huth                     gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64);
5414fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5415fcf5ef2aSThomas Huth                     break;
5416fcf5ef2aSThomas Huth                 case 0x060: /* VIS I fzero */
5417fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5418fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5419fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, 0);
5420fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5421fcf5ef2aSThomas Huth                     break;
5422fcf5ef2aSThomas Huth                 case 0x061: /* VIS I fzeros */
5423fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5424fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5425fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, 0);
5426fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5427fcf5ef2aSThomas Huth                     break;
5428fcf5ef2aSThomas Huth                 case 0x07e: /* VIS I fone */
5429fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5430fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5431fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, -1);
5432fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5433fcf5ef2aSThomas Huth                     break;
5434fcf5ef2aSThomas Huth                 case 0x07f: /* VIS I fones */
5435fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5436fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5437fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, -1);
5438fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5439fcf5ef2aSThomas Huth                     break;
5440fcf5ef2aSThomas Huth                 case 0x080: /* VIS I shutdown */
5441fcf5ef2aSThomas Huth                 case 0x081: /* VIS II siam */
5442fcf5ef2aSThomas Huth                     // XXX
5443fcf5ef2aSThomas Huth                     goto illegal_insn;
5444fcf5ef2aSThomas Huth                 default:
5445fcf5ef2aSThomas Huth                     goto illegal_insn;
5446fcf5ef2aSThomas Huth                 }
5447fcf5ef2aSThomas Huth #endif
54488f75b8a4SRichard Henderson             } else {
5449d3c7e8adSRichard Henderson                 goto illegal_insn; /* in decodetree */
5450fcf5ef2aSThomas Huth             }
5451fcf5ef2aSThomas Huth         }
5452fcf5ef2aSThomas Huth         break;
5453fcf5ef2aSThomas Huth     case 3:                     /* load/store instructions */
54540880d20bSRichard Henderson         goto illegal_insn; /* in decodetree */
5455fcf5ef2aSThomas Huth     }
5456878cc677SRichard Henderson     advance_pc(dc);
5457fcf5ef2aSThomas Huth  jmp_insn:
5458a6ca81cbSRichard Henderson     return;
5459fcf5ef2aSThomas Huth  illegal_insn:
5460fcf5ef2aSThomas Huth     gen_exception(dc, TT_ILL_INSN);
5461a6ca81cbSRichard Henderson     return;
5462fcf5ef2aSThomas Huth  nfpu_insn:
5463fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
5464a6ca81cbSRichard Henderson     return;
5465fcf5ef2aSThomas Huth }
5466fcf5ef2aSThomas Huth 
54676e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
5468fcf5ef2aSThomas Huth {
54696e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5470b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
54716e61bc94SEmilio G. Cota     int bound;
5472af00be49SEmilio G. Cota 
5473af00be49SEmilio G. Cota     dc->pc = dc->base.pc_first;
54746e61bc94SEmilio G. Cota     dc->npc = (target_ulong)dc->base.tb->cs_base;
5475fcf5ef2aSThomas Huth     dc->cc_op = CC_OP_DYNAMIC;
54766e61bc94SEmilio G. Cota     dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK;
5477576e1c4cSIgor Mammedov     dc->def = &env->def;
54786e61bc94SEmilio G. Cota     dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags);
54796e61bc94SEmilio G. Cota     dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags);
5480c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
54816e61bc94SEmilio G. Cota     dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0;
5482c9b459aaSArtyom Tarasenko #endif
5483fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5484fcf5ef2aSThomas Huth     dc->fprs_dirty = 0;
54856e61bc94SEmilio G. Cota     dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff;
5486c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
54876e61bc94SEmilio G. Cota     dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0;
5488c9b459aaSArtyom Tarasenko #endif
5489fcf5ef2aSThomas Huth #endif
54906e61bc94SEmilio G. Cota     /*
54916e61bc94SEmilio G. Cota      * if we reach a page boundary, we stop generation so that the
54926e61bc94SEmilio G. Cota      * PC of a TT_TFAULT exception is always in the right page
54936e61bc94SEmilio G. Cota      */
54946e61bc94SEmilio G. Cota     bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4;
54956e61bc94SEmilio G. Cota     dc->base.max_insns = MIN(dc->base.max_insns, bound);
5496af00be49SEmilio G. Cota }
5497fcf5ef2aSThomas Huth 
54986e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs)
54996e61bc94SEmilio G. Cota {
55006e61bc94SEmilio G. Cota }
55016e61bc94SEmilio G. Cota 
55026e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
55036e61bc94SEmilio G. Cota {
55046e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5505633c4283SRichard Henderson     target_ulong npc = dc->npc;
55066e61bc94SEmilio G. Cota 
5507633c4283SRichard Henderson     if (npc & 3) {
5508633c4283SRichard Henderson         switch (npc) {
5509633c4283SRichard Henderson         case JUMP_PC:
5510fcf5ef2aSThomas Huth             assert(dc->jump_pc[1] == dc->pc + 4);
5511633c4283SRichard Henderson             npc = dc->jump_pc[0] | JUMP_PC;
5512633c4283SRichard Henderson             break;
5513633c4283SRichard Henderson         case DYNAMIC_PC:
5514633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
5515633c4283SRichard Henderson             npc = DYNAMIC_PC;
5516633c4283SRichard Henderson             break;
5517633c4283SRichard Henderson         default:
5518633c4283SRichard Henderson             g_assert_not_reached();
5519fcf5ef2aSThomas Huth         }
55206e61bc94SEmilio G. Cota     }
5521633c4283SRichard Henderson     tcg_gen_insn_start(dc->pc, npc);
5522633c4283SRichard Henderson }
5523fcf5ef2aSThomas Huth 
55246e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
55256e61bc94SEmilio G. Cota {
55266e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5527b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
55286e61bc94SEmilio G. Cota     unsigned int insn;
5529fcf5ef2aSThomas Huth 
55304e116893SIlya Leoshkevich     insn = translator_ldl(env, &dc->base, dc->pc);
5531af00be49SEmilio G. Cota     dc->base.pc_next += 4;
5532878cc677SRichard Henderson 
5533878cc677SRichard Henderson     if (!decode(dc, insn)) {
5534878cc677SRichard Henderson         disas_sparc_legacy(dc, insn);
5535878cc677SRichard Henderson     }
5536fcf5ef2aSThomas Huth 
5537af00be49SEmilio G. Cota     if (dc->base.is_jmp == DISAS_NORETURN) {
55386e61bc94SEmilio G. Cota         return;
5539c5e6ccdfSEmilio G. Cota     }
5540af00be49SEmilio G. Cota     if (dc->pc != dc->base.pc_next) {
55416e61bc94SEmilio G. Cota         dc->base.is_jmp = DISAS_TOO_MANY;
5542af00be49SEmilio G. Cota     }
55436e61bc94SEmilio G. Cota }
5544fcf5ef2aSThomas Huth 
55456e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
55466e61bc94SEmilio G. Cota {
55476e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5548186e7890SRichard Henderson     DisasDelayException *e, *e_next;
5549633c4283SRichard Henderson     bool may_lookup;
55506e61bc94SEmilio G. Cota 
555146bb0137SMark Cave-Ayland     switch (dc->base.is_jmp) {
555246bb0137SMark Cave-Ayland     case DISAS_NEXT:
555346bb0137SMark Cave-Ayland     case DISAS_TOO_MANY:
5554633c4283SRichard Henderson         if (((dc->pc | dc->npc) & 3) == 0) {
5555fcf5ef2aSThomas Huth             /* static PC and NPC: we can use direct chaining */
5556fcf5ef2aSThomas Huth             gen_goto_tb(dc, 0, dc->pc, dc->npc);
5557633c4283SRichard Henderson             break;
5558fcf5ef2aSThomas Huth         }
5559633c4283SRichard Henderson 
5560930f1865SRichard Henderson         may_lookup = true;
5561633c4283SRichard Henderson         if (dc->pc & 3) {
5562633c4283SRichard Henderson             switch (dc->pc) {
5563633c4283SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5564633c4283SRichard Henderson                 break;
5565633c4283SRichard Henderson             case DYNAMIC_PC:
5566633c4283SRichard Henderson                 may_lookup = false;
5567633c4283SRichard Henderson                 break;
5568633c4283SRichard Henderson             default:
5569633c4283SRichard Henderson                 g_assert_not_reached();
5570633c4283SRichard Henderson             }
5571633c4283SRichard Henderson         } else {
5572633c4283SRichard Henderson             tcg_gen_movi_tl(cpu_pc, dc->pc);
5573633c4283SRichard Henderson         }
5574633c4283SRichard Henderson 
5575930f1865SRichard Henderson         if (dc->npc & 3) {
5576930f1865SRichard Henderson             switch (dc->npc) {
5577930f1865SRichard Henderson             case JUMP_PC:
5578930f1865SRichard Henderson                 gen_generic_branch(dc);
5579930f1865SRichard Henderson                 break;
5580930f1865SRichard Henderson             case DYNAMIC_PC:
5581930f1865SRichard Henderson                 may_lookup = false;
5582930f1865SRichard Henderson                 break;
5583930f1865SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5584930f1865SRichard Henderson                 break;
5585930f1865SRichard Henderson             default:
5586930f1865SRichard Henderson                 g_assert_not_reached();
5587930f1865SRichard Henderson             }
5588930f1865SRichard Henderson         } else {
5589930f1865SRichard Henderson             tcg_gen_movi_tl(cpu_npc, dc->npc);
5590930f1865SRichard Henderson         }
5591633c4283SRichard Henderson         if (may_lookup) {
5592633c4283SRichard Henderson             tcg_gen_lookup_and_goto_ptr();
5593633c4283SRichard Henderson         } else {
559407ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
5595fcf5ef2aSThomas Huth         }
559646bb0137SMark Cave-Ayland         break;
559746bb0137SMark Cave-Ayland 
559846bb0137SMark Cave-Ayland     case DISAS_NORETURN:
559946bb0137SMark Cave-Ayland        break;
560046bb0137SMark Cave-Ayland 
560146bb0137SMark Cave-Ayland     case DISAS_EXIT:
560246bb0137SMark Cave-Ayland         /* Exit TB */
560346bb0137SMark Cave-Ayland         save_state(dc);
560446bb0137SMark Cave-Ayland         tcg_gen_exit_tb(NULL, 0);
560546bb0137SMark Cave-Ayland         break;
560646bb0137SMark Cave-Ayland 
560746bb0137SMark Cave-Ayland     default:
560846bb0137SMark Cave-Ayland         g_assert_not_reached();
5609fcf5ef2aSThomas Huth     }
5610186e7890SRichard Henderson 
5611186e7890SRichard Henderson     for (e = dc->delay_excp_list; e ; e = e_next) {
5612186e7890SRichard Henderson         gen_set_label(e->lab);
5613186e7890SRichard Henderson 
5614186e7890SRichard Henderson         tcg_gen_movi_tl(cpu_pc, e->pc);
5615186e7890SRichard Henderson         if (e->npc % 4 == 0) {
5616186e7890SRichard Henderson             tcg_gen_movi_tl(cpu_npc, e->npc);
5617186e7890SRichard Henderson         }
5618186e7890SRichard Henderson         gen_helper_raise_exception(tcg_env, e->excp);
5619186e7890SRichard Henderson 
5620186e7890SRichard Henderson         e_next = e->next;
5621186e7890SRichard Henderson         g_free(e);
5622186e7890SRichard Henderson     }
5623fcf5ef2aSThomas Huth }
56246e61bc94SEmilio G. Cota 
56258eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase,
56268eb806a7SRichard Henderson                                CPUState *cpu, FILE *logfile)
56276e61bc94SEmilio G. Cota {
56288eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
56298eb806a7SRichard Henderson     target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size);
56306e61bc94SEmilio G. Cota }
56316e61bc94SEmilio G. Cota 
56326e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = {
56336e61bc94SEmilio G. Cota     .init_disas_context = sparc_tr_init_disas_context,
56346e61bc94SEmilio G. Cota     .tb_start           = sparc_tr_tb_start,
56356e61bc94SEmilio G. Cota     .insn_start         = sparc_tr_insn_start,
56366e61bc94SEmilio G. Cota     .translate_insn     = sparc_tr_translate_insn,
56376e61bc94SEmilio G. Cota     .tb_stop            = sparc_tr_tb_stop,
56386e61bc94SEmilio G. Cota     .disas_log          = sparc_tr_disas_log,
56396e61bc94SEmilio G. Cota };
56406e61bc94SEmilio G. Cota 
5641597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
5642306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
56436e61bc94SEmilio G. Cota {
56446e61bc94SEmilio G. Cota     DisasContext dc = {};
56456e61bc94SEmilio G. Cota 
5646306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base);
5647fcf5ef2aSThomas Huth }
5648fcf5ef2aSThomas Huth 
564955c3ceefSRichard Henderson void sparc_tcg_init(void)
5650fcf5ef2aSThomas Huth {
5651fcf5ef2aSThomas Huth     static const char gregnames[32][4] = {
5652fcf5ef2aSThomas Huth         "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
5653fcf5ef2aSThomas Huth         "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7",
5654fcf5ef2aSThomas Huth         "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
5655fcf5ef2aSThomas Huth         "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7",
5656fcf5ef2aSThomas Huth     };
5657fcf5ef2aSThomas Huth     static const char fregnames[32][4] = {
5658fcf5ef2aSThomas Huth         "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14",
5659fcf5ef2aSThomas Huth         "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30",
5660fcf5ef2aSThomas Huth         "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
5661fcf5ef2aSThomas Huth         "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
5662fcf5ef2aSThomas Huth     };
5663fcf5ef2aSThomas Huth 
5664fcf5ef2aSThomas Huth     static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = {
5665fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5666fcf5ef2aSThomas Huth         { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" },
5667fcf5ef2aSThomas Huth         { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" },
5668fcf5ef2aSThomas Huth #endif
5669fcf5ef2aSThomas Huth         { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" },
5670fcf5ef2aSThomas Huth         { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" },
5671fcf5ef2aSThomas Huth     };
5672fcf5ef2aSThomas Huth 
5673fcf5ef2aSThomas Huth     static const struct { TCGv *ptr; int off; const char *name; } rtl[] = {
5674fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5675fcf5ef2aSThomas Huth         { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" },
5676fcf5ef2aSThomas Huth #endif
5677fcf5ef2aSThomas Huth         { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" },
5678fcf5ef2aSThomas Huth         { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" },
5679fcf5ef2aSThomas Huth         { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" },
5680fcf5ef2aSThomas Huth         { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" },
5681fcf5ef2aSThomas Huth         { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" },
5682fcf5ef2aSThomas Huth         { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" },
5683fcf5ef2aSThomas Huth         { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" },
5684fcf5ef2aSThomas Huth         { &cpu_y, offsetof(CPUSPARCState, y), "y" },
5685fcf5ef2aSThomas Huth         { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" },
5686fcf5ef2aSThomas Huth     };
5687fcf5ef2aSThomas Huth 
5688fcf5ef2aSThomas Huth     unsigned int i;
5689fcf5ef2aSThomas Huth 
5690ad75a51eSRichard Henderson     cpu_regwptr = tcg_global_mem_new_ptr(tcg_env,
5691fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, regwptr),
5692fcf5ef2aSThomas Huth                                          "regwptr");
5693fcf5ef2aSThomas Huth 
5694fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(r32); ++i) {
5695ad75a51eSRichard Henderson         *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name);
5696fcf5ef2aSThomas Huth     }
5697fcf5ef2aSThomas Huth 
5698fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(rtl); ++i) {
5699ad75a51eSRichard Henderson         *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name);
5700fcf5ef2aSThomas Huth     }
5701fcf5ef2aSThomas Huth 
5702f764718dSRichard Henderson     cpu_regs[0] = NULL;
5703fcf5ef2aSThomas Huth     for (i = 1; i < 8; ++i) {
5704ad75a51eSRichard Henderson         cpu_regs[i] = tcg_global_mem_new(tcg_env,
5705fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, gregs[i]),
5706fcf5ef2aSThomas Huth                                          gregnames[i]);
5707fcf5ef2aSThomas Huth     }
5708fcf5ef2aSThomas Huth 
5709fcf5ef2aSThomas Huth     for (i = 8; i < 32; ++i) {
5710fcf5ef2aSThomas Huth         cpu_regs[i] = tcg_global_mem_new(cpu_regwptr,
5711fcf5ef2aSThomas Huth                                          (i - 8) * sizeof(target_ulong),
5712fcf5ef2aSThomas Huth                                          gregnames[i]);
5713fcf5ef2aSThomas Huth     }
5714fcf5ef2aSThomas Huth 
5715fcf5ef2aSThomas Huth     for (i = 0; i < TARGET_DPREGS; i++) {
5716ad75a51eSRichard Henderson         cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env,
5717fcf5ef2aSThomas Huth                                             offsetof(CPUSPARCState, fpr[i]),
5718fcf5ef2aSThomas Huth                                             fregnames[i]);
5719fcf5ef2aSThomas Huth     }
5720fcf5ef2aSThomas Huth }
5721fcf5ef2aSThomas Huth 
5722f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs,
5723f36aaa53SRichard Henderson                                 const TranslationBlock *tb,
5724f36aaa53SRichard Henderson                                 const uint64_t *data)
5725fcf5ef2aSThomas Huth {
5726f36aaa53SRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
5727f36aaa53SRichard Henderson     CPUSPARCState *env = &cpu->env;
5728fcf5ef2aSThomas Huth     target_ulong pc = data[0];
5729fcf5ef2aSThomas Huth     target_ulong npc = data[1];
5730fcf5ef2aSThomas Huth 
5731fcf5ef2aSThomas Huth     env->pc = pc;
5732fcf5ef2aSThomas Huth     if (npc == DYNAMIC_PC) {
5733fcf5ef2aSThomas Huth         /* dynamic NPC: already stored */
5734fcf5ef2aSThomas Huth     } else if (npc & JUMP_PC) {
5735fcf5ef2aSThomas Huth         /* jump PC: use 'cond' and the jump targets of the translation */
5736fcf5ef2aSThomas Huth         if (env->cond) {
5737fcf5ef2aSThomas Huth             env->npc = npc & ~3;
5738fcf5ef2aSThomas Huth         } else {
5739fcf5ef2aSThomas Huth             env->npc = pc + 4;
5740fcf5ef2aSThomas Huth         }
5741fcf5ef2aSThomas Huth     } else {
5742fcf5ef2aSThomas Huth         env->npc = npc;
5743fcf5ef2aSThomas Huth     }
5744fcf5ef2aSThomas Huth }
5745