xref: /openbmc/qemu/target/sparc/translate.c (revision 186e78905a4fe69b62598af73903c6cf4df1f24f)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth    SPARC translation
3fcf5ef2aSThomas Huth 
4fcf5ef2aSThomas Huth    Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
5fcf5ef2aSThomas Huth    Copyright (C) 2003-2005 Fabrice Bellard
6fcf5ef2aSThomas Huth 
7fcf5ef2aSThomas Huth    This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth    modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth    License as published by the Free Software Foundation; either
105650b549SChetan Pant    version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth 
12fcf5ef2aSThomas Huth    This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth    but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth    Lesser General Public License for more details.
16fcf5ef2aSThomas Huth 
17fcf5ef2aSThomas Huth    You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth    License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth 
23fcf5ef2aSThomas Huth #include "cpu.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
26fcf5ef2aSThomas Huth #include "exec/exec-all.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
28fcf5ef2aSThomas Huth 
29fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
30fcf5ef2aSThomas Huth 
31c5e6ccdfSEmilio G. Cota #include "exec/translator.h"
32fcf5ef2aSThomas Huth #include "exec/log.h"
33fcf5ef2aSThomas Huth #include "asi.h"
34fcf5ef2aSThomas Huth 
35d53106c9SRichard Henderson #define HELPER_H "helper.h"
36d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
37d53106c9SRichard Henderson #undef  HELPER_H
38fcf5ef2aSThomas Huth 
39633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */
40633c4283SRichard Henderson #define DYNAMIC_PC         1
41633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */
42633c4283SRichard Henderson #define JUMP_PC            2
43633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */
44633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP  3
45fcf5ef2aSThomas Huth 
4646bb0137SMark Cave-Ayland #define DISAS_EXIT  DISAS_TARGET_0
4746bb0137SMark Cave-Ayland 
48fcf5ef2aSThomas Huth /* global register indexes */
49fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr;
50fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst;
51fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op;
52fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr;
53fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc;
54fcf5ef2aSThomas Huth static TCGv cpu_regs[32];
55fcf5ef2aSThomas Huth static TCGv cpu_y;
56fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
57fcf5ef2aSThomas Huth static TCGv cpu_tbr;
58fcf5ef2aSThomas Huth #endif
59fcf5ef2aSThomas Huth static TCGv cpu_cond;
60fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
61fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs;
62fcf5ef2aSThomas Huth static TCGv cpu_gsr;
63fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr;
64fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver;
65fcf5ef2aSThomas Huth #else
66fcf5ef2aSThomas Huth static TCGv cpu_wim;
67fcf5ef2aSThomas Huth #endif
68fcf5ef2aSThomas Huth /* Floating point registers */
69fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS];
70fcf5ef2aSThomas Huth 
71*186e7890SRichard Henderson typedef struct DisasDelayException {
72*186e7890SRichard Henderson     struct DisasDelayException *next;
73*186e7890SRichard Henderson     TCGLabel *lab;
74*186e7890SRichard Henderson     TCGv_i32 excp;
75*186e7890SRichard Henderson     /* Saved state at parent insn. */
76*186e7890SRichard Henderson     target_ulong pc;
77*186e7890SRichard Henderson     target_ulong npc;
78*186e7890SRichard Henderson } DisasDelayException;
79*186e7890SRichard Henderson 
80fcf5ef2aSThomas Huth typedef struct DisasContext {
81af00be49SEmilio G. Cota     DisasContextBase base;
82fcf5ef2aSThomas Huth     target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
83fcf5ef2aSThomas Huth     target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
84fcf5ef2aSThomas Huth     target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
85fcf5ef2aSThomas Huth     int mem_idx;
86c9b459aaSArtyom Tarasenko     bool fpu_enabled;
87c9b459aaSArtyom Tarasenko     bool address_mask_32bit;
88c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
89c9b459aaSArtyom Tarasenko     bool supervisor;
90c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64
91c9b459aaSArtyom Tarasenko     bool hypervisor;
92c9b459aaSArtyom Tarasenko #endif
93c9b459aaSArtyom Tarasenko #endif
94c9b459aaSArtyom Tarasenko 
95fcf5ef2aSThomas Huth     uint32_t cc_op;  /* current CC operation */
96fcf5ef2aSThomas Huth     sparc_def_t *def;
97fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
98fcf5ef2aSThomas Huth     int fprs_dirty;
99fcf5ef2aSThomas Huth     int asi;
100fcf5ef2aSThomas Huth #endif
101*186e7890SRichard Henderson     DisasDelayException *delay_excp_list;
102fcf5ef2aSThomas Huth } DisasContext;
103fcf5ef2aSThomas Huth 
104fcf5ef2aSThomas Huth typedef struct {
105fcf5ef2aSThomas Huth     TCGCond cond;
106fcf5ef2aSThomas Huth     bool is_bool;
107fcf5ef2aSThomas Huth     TCGv c1, c2;
108fcf5ef2aSThomas Huth } DisasCompare;
109fcf5ef2aSThomas Huth 
110fcf5ef2aSThomas Huth // This function uses non-native bit order
111fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO)                                  \
112fcf5ef2aSThomas Huth     ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
113fcf5ef2aSThomas Huth 
114fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0
115fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO)               \
116fcf5ef2aSThomas Huth     GET_FIELD(X, 31 - (TO), 31 - (FROM))
117fcf5ef2aSThomas Huth 
118fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
119fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
120fcf5ef2aSThomas Huth 
121fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
122fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
123fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c))
124fcf5ef2aSThomas Huth #else
125fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e)
126fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c)
127fcf5ef2aSThomas Huth #endif
128fcf5ef2aSThomas Huth 
129fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff
130fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f
131fcf5ef2aSThomas Huth 
132fcf5ef2aSThomas Huth static int sign_extend(int x, int len)
133fcf5ef2aSThomas Huth {
134fcf5ef2aSThomas Huth     len = 32 - len;
135fcf5ef2aSThomas Huth     return (x << len) >> len;
136fcf5ef2aSThomas Huth }
137fcf5ef2aSThomas Huth 
138fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13))
139fcf5ef2aSThomas Huth 
1400c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd)
141fcf5ef2aSThomas Huth {
142fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64)
143fcf5ef2aSThomas Huth     int bit = (rd < 32) ? 1 : 2;
144fcf5ef2aSThomas Huth     /* If we know we've already set this bit within the TB,
145fcf5ef2aSThomas Huth        we can avoid setting it again.  */
146fcf5ef2aSThomas Huth     if (!(dc->fprs_dirty & bit)) {
147fcf5ef2aSThomas Huth         dc->fprs_dirty |= bit;
148fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit);
149fcf5ef2aSThomas Huth     }
150fcf5ef2aSThomas Huth #endif
151fcf5ef2aSThomas Huth }
152fcf5ef2aSThomas Huth 
153fcf5ef2aSThomas Huth /* floating point registers moves */
154fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src)
155fcf5ef2aSThomas Huth {
15636ab4623SRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
157dc41aa7dSRichard Henderson     if (src & 1) {
158dc41aa7dSRichard Henderson         tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]);
159dc41aa7dSRichard Henderson     } else {
160dc41aa7dSRichard Henderson         tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]);
161fcf5ef2aSThomas Huth     }
162dc41aa7dSRichard Henderson     return ret;
163fcf5ef2aSThomas Huth }
164fcf5ef2aSThomas Huth 
165fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v)
166fcf5ef2aSThomas Huth {
1678e7bbc75SRichard Henderson     TCGv_i64 t = tcg_temp_new_i64();
1688e7bbc75SRichard Henderson 
1698e7bbc75SRichard Henderson     tcg_gen_extu_i32_i64(t, v);
170fcf5ef2aSThomas Huth     tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t,
171fcf5ef2aSThomas Huth                         (dst & 1 ? 0 : 32), 32);
172fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
173fcf5ef2aSThomas Huth }
174fcf5ef2aSThomas Huth 
175fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc)
176fcf5ef2aSThomas Huth {
17736ab4623SRichard Henderson     return tcg_temp_new_i32();
178fcf5ef2aSThomas Huth }
179fcf5ef2aSThomas Huth 
180fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src)
181fcf5ef2aSThomas Huth {
182fcf5ef2aSThomas Huth     src = DFPREG(src);
183fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
184fcf5ef2aSThomas Huth }
185fcf5ef2aSThomas Huth 
186fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v)
187fcf5ef2aSThomas Huth {
188fcf5ef2aSThomas Huth     dst = DFPREG(dst);
189fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v);
190fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
191fcf5ef2aSThomas Huth }
192fcf5ef2aSThomas Huth 
193fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst)
194fcf5ef2aSThomas Huth {
195fcf5ef2aSThomas Huth     return cpu_fpr[DFPREG(dst) / 2];
196fcf5ef2aSThomas Huth }
197fcf5ef2aSThomas Huth 
198fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src)
199fcf5ef2aSThomas Huth {
200ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
201fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
202ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
203fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
204fcf5ef2aSThomas Huth }
205fcf5ef2aSThomas Huth 
206fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src)
207fcf5ef2aSThomas Huth {
208ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) +
209fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
210ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) +
211fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
212fcf5ef2aSThomas Huth }
213fcf5ef2aSThomas Huth 
214fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst)
215fcf5ef2aSThomas Huth {
216ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
217fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
218ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
219fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
220fcf5ef2aSThomas Huth }
221fcf5ef2aSThomas Huth 
222fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst,
223fcf5ef2aSThomas Huth                             TCGv_i64 v1, TCGv_i64 v2)
224fcf5ef2aSThomas Huth {
225fcf5ef2aSThomas Huth     dst = QFPREG(dst);
226fcf5ef2aSThomas Huth 
227fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v1);
228fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2);
229fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
230fcf5ef2aSThomas Huth }
231fcf5ef2aSThomas Huth 
232fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
233fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src)
234fcf5ef2aSThomas Huth {
235fcf5ef2aSThomas Huth     src = QFPREG(src);
236fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
237fcf5ef2aSThomas Huth }
238fcf5ef2aSThomas Huth 
239fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src)
240fcf5ef2aSThomas Huth {
241fcf5ef2aSThomas Huth     src = QFPREG(src);
242fcf5ef2aSThomas Huth     return cpu_fpr[src / 2 + 1];
243fcf5ef2aSThomas Huth }
244fcf5ef2aSThomas Huth 
245fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs)
246fcf5ef2aSThomas Huth {
247fcf5ef2aSThomas Huth     rd = QFPREG(rd);
248fcf5ef2aSThomas Huth     rs = QFPREG(rs);
249fcf5ef2aSThomas Huth 
250fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]);
251fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]);
252fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, rd);
253fcf5ef2aSThomas Huth }
254fcf5ef2aSThomas Huth #endif
255fcf5ef2aSThomas Huth 
256fcf5ef2aSThomas Huth /* moves */
257fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
258fcf5ef2aSThomas Huth #define supervisor(dc) 0
259fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
260fcf5ef2aSThomas Huth #define hypervisor(dc) 0
261fcf5ef2aSThomas Huth #endif
262fcf5ef2aSThomas Huth #else
263fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
264c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor)
265c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor)
266fcf5ef2aSThomas Huth #else
267c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor)
268fcf5ef2aSThomas Huth #endif
269fcf5ef2aSThomas Huth #endif
270fcf5ef2aSThomas Huth 
271fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
272fcf5ef2aSThomas Huth #ifndef TARGET_ABI32
273fcf5ef2aSThomas Huth #define AM_CHECK(dc) ((dc)->address_mask_32bit)
274fcf5ef2aSThomas Huth #else
275fcf5ef2aSThomas Huth #define AM_CHECK(dc) (1)
276fcf5ef2aSThomas Huth #endif
277fcf5ef2aSThomas Huth #endif
278fcf5ef2aSThomas Huth 
2790c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr)
280fcf5ef2aSThomas Huth {
281fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
282fcf5ef2aSThomas Huth     if (AM_CHECK(dc))
283fcf5ef2aSThomas Huth         tcg_gen_andi_tl(addr, addr, 0xffffffffULL);
284fcf5ef2aSThomas Huth #endif
285fcf5ef2aSThomas Huth }
286fcf5ef2aSThomas Huth 
2870c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg)
288fcf5ef2aSThomas Huth {
289fcf5ef2aSThomas Huth     if (reg > 0) {
290fcf5ef2aSThomas Huth         assert(reg < 32);
291fcf5ef2aSThomas Huth         return cpu_regs[reg];
292fcf5ef2aSThomas Huth     } else {
29352123f14SRichard Henderson         TCGv t = tcg_temp_new();
294fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, 0);
295fcf5ef2aSThomas Huth         return t;
296fcf5ef2aSThomas Huth     }
297fcf5ef2aSThomas Huth }
298fcf5ef2aSThomas Huth 
2990c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v)
300fcf5ef2aSThomas Huth {
301fcf5ef2aSThomas Huth     if (reg > 0) {
302fcf5ef2aSThomas Huth         assert(reg < 32);
303fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_regs[reg], v);
304fcf5ef2aSThomas Huth     }
305fcf5ef2aSThomas Huth }
306fcf5ef2aSThomas Huth 
3070c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg)
308fcf5ef2aSThomas Huth {
309fcf5ef2aSThomas Huth     if (reg > 0) {
310fcf5ef2aSThomas Huth         assert(reg < 32);
311fcf5ef2aSThomas Huth         return cpu_regs[reg];
312fcf5ef2aSThomas Huth     } else {
31352123f14SRichard Henderson         return tcg_temp_new();
314fcf5ef2aSThomas Huth     }
315fcf5ef2aSThomas Huth }
316fcf5ef2aSThomas Huth 
3175645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc)
318fcf5ef2aSThomas Huth {
3195645aa2eSRichard Henderson     return translator_use_goto_tb(&s->base, pc) &&
3205645aa2eSRichard Henderson            translator_use_goto_tb(&s->base, npc);
321fcf5ef2aSThomas Huth }
322fcf5ef2aSThomas Huth 
3235645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num,
324fcf5ef2aSThomas Huth                         target_ulong pc, target_ulong npc)
325fcf5ef2aSThomas Huth {
326fcf5ef2aSThomas Huth     if (use_goto_tb(s, pc, npc))  {
327fcf5ef2aSThomas Huth         /* jump to same page: we can use a direct jump */
328fcf5ef2aSThomas Huth         tcg_gen_goto_tb(tb_num);
329fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
330fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
33107ea28b4SRichard Henderson         tcg_gen_exit_tb(s->base.tb, tb_num);
332fcf5ef2aSThomas Huth     } else {
333f67ccb2fSRichard Henderson         /* jump to another page: we can use an indirect jump */
334fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
335fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
336f67ccb2fSRichard Henderson         tcg_gen_lookup_and_goto_ptr();
337fcf5ef2aSThomas Huth     }
338fcf5ef2aSThomas Huth }
339fcf5ef2aSThomas Huth 
340fcf5ef2aSThomas Huth // XXX suboptimal
3410c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src)
342fcf5ef2aSThomas Huth {
343fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3440b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1);
345fcf5ef2aSThomas Huth }
346fcf5ef2aSThomas Huth 
3470c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src)
348fcf5ef2aSThomas Huth {
349fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3500b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1);
351fcf5ef2aSThomas Huth }
352fcf5ef2aSThomas Huth 
3530c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src)
354fcf5ef2aSThomas Huth {
355fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3560b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1);
357fcf5ef2aSThomas Huth }
358fcf5ef2aSThomas Huth 
3590c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src)
360fcf5ef2aSThomas Huth {
361fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3620b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1);
363fcf5ef2aSThomas Huth }
364fcf5ef2aSThomas Huth 
3650c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2)
366fcf5ef2aSThomas Huth {
367fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
368fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
369fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
370fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
371fcf5ef2aSThomas Huth }
372fcf5ef2aSThomas Huth 
373fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void)
374fcf5ef2aSThomas Huth {
375fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
376fcf5ef2aSThomas Huth 
377fcf5ef2aSThomas Huth     /* Carry is computed from a previous add: (dst < src)  */
378fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
379fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
380fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
381fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst);
382fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src);
383fcf5ef2aSThomas Huth #else
384fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_dst;
385fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src;
386fcf5ef2aSThomas Huth #endif
387fcf5ef2aSThomas Huth 
388fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
389fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
390fcf5ef2aSThomas Huth 
391fcf5ef2aSThomas Huth     return carry_32;
392fcf5ef2aSThomas Huth }
393fcf5ef2aSThomas Huth 
394fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void)
395fcf5ef2aSThomas Huth {
396fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
397fcf5ef2aSThomas Huth 
398fcf5ef2aSThomas Huth     /* Carry is computed from a previous borrow: (src1 < src2)  */
399fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
400fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
401fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
402fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src);
403fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2);
404fcf5ef2aSThomas Huth #else
405fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_src;
406fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src2;
407fcf5ef2aSThomas Huth #endif
408fcf5ef2aSThomas Huth 
409fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
410fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
411fcf5ef2aSThomas Huth 
412fcf5ef2aSThomas Huth     return carry_32;
413fcf5ef2aSThomas Huth }
414fcf5ef2aSThomas Huth 
415fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1,
416fcf5ef2aSThomas Huth                             TCGv src2, int update_cc)
417fcf5ef2aSThomas Huth {
418fcf5ef2aSThomas Huth     TCGv_i32 carry_32;
419fcf5ef2aSThomas Huth     TCGv carry;
420fcf5ef2aSThomas Huth 
421fcf5ef2aSThomas Huth     switch (dc->cc_op) {
422fcf5ef2aSThomas Huth     case CC_OP_DIV:
423fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
424fcf5ef2aSThomas Huth         /* Carry is known to be zero.  Fall back to plain ADD.  */
425fcf5ef2aSThomas Huth         if (update_cc) {
426fcf5ef2aSThomas Huth             gen_op_add_cc(dst, src1, src2);
427fcf5ef2aSThomas Huth         } else {
428fcf5ef2aSThomas Huth             tcg_gen_add_tl(dst, src1, src2);
429fcf5ef2aSThomas Huth         }
430fcf5ef2aSThomas Huth         return;
431fcf5ef2aSThomas Huth 
432fcf5ef2aSThomas Huth     case CC_OP_ADD:
433fcf5ef2aSThomas Huth     case CC_OP_TADD:
434fcf5ef2aSThomas Huth     case CC_OP_TADDTV:
435fcf5ef2aSThomas Huth         if (TARGET_LONG_BITS == 32) {
436fcf5ef2aSThomas Huth             /* We can re-use the host's hardware carry generation by using
437fcf5ef2aSThomas Huth                an ADD2 opcode.  We discard the low part of the output.
438fcf5ef2aSThomas Huth                Ideally we'd combine this operation with the add that
439fcf5ef2aSThomas Huth                generated the carry in the first place.  */
440fcf5ef2aSThomas Huth             carry = tcg_temp_new();
441fcf5ef2aSThomas Huth             tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
442fcf5ef2aSThomas Huth             goto add_done;
443fcf5ef2aSThomas Huth         }
444fcf5ef2aSThomas Huth         carry_32 = gen_add32_carry32();
445fcf5ef2aSThomas Huth         break;
446fcf5ef2aSThomas Huth 
447fcf5ef2aSThomas Huth     case CC_OP_SUB:
448fcf5ef2aSThomas Huth     case CC_OP_TSUB:
449fcf5ef2aSThomas Huth     case CC_OP_TSUBTV:
450fcf5ef2aSThomas Huth         carry_32 = gen_sub32_carry32();
451fcf5ef2aSThomas Huth         break;
452fcf5ef2aSThomas Huth 
453fcf5ef2aSThomas Huth     default:
454fcf5ef2aSThomas Huth         /* We need external help to produce the carry.  */
455fcf5ef2aSThomas Huth         carry_32 = tcg_temp_new_i32();
456ad75a51eSRichard Henderson         gen_helper_compute_C_icc(carry_32, tcg_env);
457fcf5ef2aSThomas Huth         break;
458fcf5ef2aSThomas Huth     }
459fcf5ef2aSThomas Huth 
460fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
461fcf5ef2aSThomas Huth     carry = tcg_temp_new();
462fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
463fcf5ef2aSThomas Huth #else
464fcf5ef2aSThomas Huth     carry = carry_32;
465fcf5ef2aSThomas Huth #endif
466fcf5ef2aSThomas Huth 
467fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, src1, src2);
468fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, dst, carry);
469fcf5ef2aSThomas Huth 
470fcf5ef2aSThomas Huth  add_done:
471fcf5ef2aSThomas Huth     if (update_cc) {
472fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
473fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
474fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_dst, dst);
475fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX);
476fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_ADDX;
477fcf5ef2aSThomas Huth     }
478fcf5ef2aSThomas Huth }
479fcf5ef2aSThomas Huth 
4800c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2)
481fcf5ef2aSThomas Huth {
482fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
483fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
484fcf5ef2aSThomas Huth     tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
485fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
486fcf5ef2aSThomas Huth }
487fcf5ef2aSThomas Huth 
488fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1,
489fcf5ef2aSThomas Huth                             TCGv src2, int update_cc)
490fcf5ef2aSThomas Huth {
491fcf5ef2aSThomas Huth     TCGv_i32 carry_32;
492fcf5ef2aSThomas Huth     TCGv carry;
493fcf5ef2aSThomas Huth 
494fcf5ef2aSThomas Huth     switch (dc->cc_op) {
495fcf5ef2aSThomas Huth     case CC_OP_DIV:
496fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
497fcf5ef2aSThomas Huth         /* Carry is known to be zero.  Fall back to plain SUB.  */
498fcf5ef2aSThomas Huth         if (update_cc) {
499fcf5ef2aSThomas Huth             gen_op_sub_cc(dst, src1, src2);
500fcf5ef2aSThomas Huth         } else {
501fcf5ef2aSThomas Huth             tcg_gen_sub_tl(dst, src1, src2);
502fcf5ef2aSThomas Huth         }
503fcf5ef2aSThomas Huth         return;
504fcf5ef2aSThomas Huth 
505fcf5ef2aSThomas Huth     case CC_OP_ADD:
506fcf5ef2aSThomas Huth     case CC_OP_TADD:
507fcf5ef2aSThomas Huth     case CC_OP_TADDTV:
508fcf5ef2aSThomas Huth         carry_32 = gen_add32_carry32();
509fcf5ef2aSThomas Huth         break;
510fcf5ef2aSThomas Huth 
511fcf5ef2aSThomas Huth     case CC_OP_SUB:
512fcf5ef2aSThomas Huth     case CC_OP_TSUB:
513fcf5ef2aSThomas Huth     case CC_OP_TSUBTV:
514fcf5ef2aSThomas Huth         if (TARGET_LONG_BITS == 32) {
515fcf5ef2aSThomas Huth             /* We can re-use the host's hardware carry generation by using
516fcf5ef2aSThomas Huth                a SUB2 opcode.  We discard the low part of the output.
517fcf5ef2aSThomas Huth                Ideally we'd combine this operation with the add that
518fcf5ef2aSThomas Huth                generated the carry in the first place.  */
519fcf5ef2aSThomas Huth             carry = tcg_temp_new();
520fcf5ef2aSThomas Huth             tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
521fcf5ef2aSThomas Huth             goto sub_done;
522fcf5ef2aSThomas Huth         }
523fcf5ef2aSThomas Huth         carry_32 = gen_sub32_carry32();
524fcf5ef2aSThomas Huth         break;
525fcf5ef2aSThomas Huth 
526fcf5ef2aSThomas Huth     default:
527fcf5ef2aSThomas Huth         /* We need external help to produce the carry.  */
528fcf5ef2aSThomas Huth         carry_32 = tcg_temp_new_i32();
529ad75a51eSRichard Henderson         gen_helper_compute_C_icc(carry_32, tcg_env);
530fcf5ef2aSThomas Huth         break;
531fcf5ef2aSThomas Huth     }
532fcf5ef2aSThomas Huth 
533fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
534fcf5ef2aSThomas Huth     carry = tcg_temp_new();
535fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
536fcf5ef2aSThomas Huth #else
537fcf5ef2aSThomas Huth     carry = carry_32;
538fcf5ef2aSThomas Huth #endif
539fcf5ef2aSThomas Huth 
540fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, src1, src2);
541fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, dst, carry);
542fcf5ef2aSThomas Huth 
543fcf5ef2aSThomas Huth  sub_done:
544fcf5ef2aSThomas Huth     if (update_cc) {
545fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
546fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
547fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_dst, dst);
548fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX);
549fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_SUBX;
550fcf5ef2aSThomas Huth     }
551fcf5ef2aSThomas Huth }
552fcf5ef2aSThomas Huth 
5530c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2)
554fcf5ef2aSThomas Huth {
555fcf5ef2aSThomas Huth     TCGv r_temp, zero, t0;
556fcf5ef2aSThomas Huth 
557fcf5ef2aSThomas Huth     r_temp = tcg_temp_new();
558fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
559fcf5ef2aSThomas Huth 
560fcf5ef2aSThomas Huth     /* old op:
561fcf5ef2aSThomas Huth     if (!(env->y & 1))
562fcf5ef2aSThomas Huth         T1 = 0;
563fcf5ef2aSThomas Huth     */
56400ab7e61SRichard Henderson     zero = tcg_constant_tl(0);
565fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff);
566fcf5ef2aSThomas Huth     tcg_gen_andi_tl(r_temp, cpu_y, 0x1);
567fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff);
568fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero,
569fcf5ef2aSThomas Huth                        zero, cpu_cc_src2);
570fcf5ef2aSThomas Huth 
571fcf5ef2aSThomas Huth     // b2 = T0 & 1;
572fcf5ef2aSThomas Huth     // env->y = (b2 << 31) | (env->y >> 1);
5730b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_y, 1, 31);
57408d64e0dSPhilippe Mathieu-Daudé     tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1);
575fcf5ef2aSThomas Huth 
576fcf5ef2aSThomas Huth     // b1 = N ^ V;
577fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, cpu_psr);
578fcf5ef2aSThomas Huth     gen_mov_reg_V(r_temp, cpu_psr);
579fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t0, t0, r_temp);
580fcf5ef2aSThomas Huth 
581fcf5ef2aSThomas Huth     // T0 = (b1 << 31) | (T0 >> 1);
582fcf5ef2aSThomas Huth     // src1 = T0;
583fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, t0, 31);
584fcf5ef2aSThomas Huth     tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1);
585fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
586fcf5ef2aSThomas Huth 
587fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
588fcf5ef2aSThomas Huth 
589fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
590fcf5ef2aSThomas Huth }
591fcf5ef2aSThomas Huth 
5920c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext)
593fcf5ef2aSThomas Huth {
594fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32
595fcf5ef2aSThomas Huth     if (sign_ext) {
596fcf5ef2aSThomas Huth         tcg_gen_muls2_tl(dst, cpu_y, src1, src2);
597fcf5ef2aSThomas Huth     } else {
598fcf5ef2aSThomas Huth         tcg_gen_mulu2_tl(dst, cpu_y, src1, src2);
599fcf5ef2aSThomas Huth     }
600fcf5ef2aSThomas Huth #else
601fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new_i64();
602fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new_i64();
603fcf5ef2aSThomas Huth 
604fcf5ef2aSThomas Huth     if (sign_ext) {
605fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t0, src1);
606fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t1, src2);
607fcf5ef2aSThomas Huth     } else {
608fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t0, src1);
609fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t1, src2);
610fcf5ef2aSThomas Huth     }
611fcf5ef2aSThomas Huth 
612fcf5ef2aSThomas Huth     tcg_gen_mul_i64(dst, t0, t1);
613fcf5ef2aSThomas Huth     tcg_gen_shri_i64(cpu_y, dst, 32);
614fcf5ef2aSThomas Huth #endif
615fcf5ef2aSThomas Huth }
616fcf5ef2aSThomas Huth 
6170c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2)
618fcf5ef2aSThomas Huth {
619fcf5ef2aSThomas Huth     /* zero-extend truncated operands before multiplication */
620fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 0);
621fcf5ef2aSThomas Huth }
622fcf5ef2aSThomas Huth 
6230c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2)
624fcf5ef2aSThomas Huth {
625fcf5ef2aSThomas Huth     /* sign-extend truncated operands before multiplication */
626fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 1);
627fcf5ef2aSThomas Huth }
628fcf5ef2aSThomas Huth 
629fcf5ef2aSThomas Huth // 1
6300c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst)
631fcf5ef2aSThomas Huth {
632fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 1);
633fcf5ef2aSThomas Huth }
634fcf5ef2aSThomas Huth 
635fcf5ef2aSThomas Huth // Z
6360c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src)
637fcf5ef2aSThomas Huth {
638fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
639fcf5ef2aSThomas Huth }
640fcf5ef2aSThomas Huth 
641fcf5ef2aSThomas Huth // Z | (N ^ V)
6420c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src)
643fcf5ef2aSThomas Huth {
644fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
645fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, src);
646fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
647fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
648fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
649fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
650fcf5ef2aSThomas Huth }
651fcf5ef2aSThomas Huth 
652fcf5ef2aSThomas Huth // N ^ V
6530c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src)
654fcf5ef2aSThomas Huth {
655fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
656fcf5ef2aSThomas Huth     gen_mov_reg_V(t0, src);
657fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
658fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
659fcf5ef2aSThomas Huth }
660fcf5ef2aSThomas Huth 
661fcf5ef2aSThomas Huth // C | Z
6620c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src)
663fcf5ef2aSThomas Huth {
664fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
665fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
666fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
667fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
668fcf5ef2aSThomas Huth }
669fcf5ef2aSThomas Huth 
670fcf5ef2aSThomas Huth // C
6710c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src)
672fcf5ef2aSThomas Huth {
673fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
674fcf5ef2aSThomas Huth }
675fcf5ef2aSThomas Huth 
676fcf5ef2aSThomas Huth // V
6770c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src)
678fcf5ef2aSThomas Huth {
679fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
680fcf5ef2aSThomas Huth }
681fcf5ef2aSThomas Huth 
682fcf5ef2aSThomas Huth // 0
6830c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst)
684fcf5ef2aSThomas Huth {
685fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 0);
686fcf5ef2aSThomas Huth }
687fcf5ef2aSThomas Huth 
688fcf5ef2aSThomas Huth // N
6890c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src)
690fcf5ef2aSThomas Huth {
691fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
692fcf5ef2aSThomas Huth }
693fcf5ef2aSThomas Huth 
694fcf5ef2aSThomas Huth // !Z
6950c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src)
696fcf5ef2aSThomas Huth {
697fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
698fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
699fcf5ef2aSThomas Huth }
700fcf5ef2aSThomas Huth 
701fcf5ef2aSThomas Huth // !(Z | (N ^ V))
7020c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src)
703fcf5ef2aSThomas Huth {
704fcf5ef2aSThomas Huth     gen_op_eval_ble(dst, src);
705fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
706fcf5ef2aSThomas Huth }
707fcf5ef2aSThomas Huth 
708fcf5ef2aSThomas Huth // !(N ^ V)
7090c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src)
710fcf5ef2aSThomas Huth {
711fcf5ef2aSThomas Huth     gen_op_eval_bl(dst, src);
712fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
713fcf5ef2aSThomas Huth }
714fcf5ef2aSThomas Huth 
715fcf5ef2aSThomas Huth // !(C | Z)
7160c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src)
717fcf5ef2aSThomas Huth {
718fcf5ef2aSThomas Huth     gen_op_eval_bleu(dst, src);
719fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
720fcf5ef2aSThomas Huth }
721fcf5ef2aSThomas Huth 
722fcf5ef2aSThomas Huth // !C
7230c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src)
724fcf5ef2aSThomas Huth {
725fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
726fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
727fcf5ef2aSThomas Huth }
728fcf5ef2aSThomas Huth 
729fcf5ef2aSThomas Huth // !N
7300c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src)
731fcf5ef2aSThomas Huth {
732fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
733fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
734fcf5ef2aSThomas Huth }
735fcf5ef2aSThomas Huth 
736fcf5ef2aSThomas Huth // !V
7370c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src)
738fcf5ef2aSThomas Huth {
739fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
740fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
741fcf5ef2aSThomas Huth }
742fcf5ef2aSThomas Huth 
743fcf5ef2aSThomas Huth /*
744fcf5ef2aSThomas Huth   FPSR bit field FCC1 | FCC0:
745fcf5ef2aSThomas Huth    0 =
746fcf5ef2aSThomas Huth    1 <
747fcf5ef2aSThomas Huth    2 >
748fcf5ef2aSThomas Huth    3 unordered
749fcf5ef2aSThomas Huth */
7500c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src,
751fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
752fcf5ef2aSThomas Huth {
753fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset);
754fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
755fcf5ef2aSThomas Huth }
756fcf5ef2aSThomas Huth 
7570c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset)
758fcf5ef2aSThomas Huth {
759fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset);
760fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
761fcf5ef2aSThomas Huth }
762fcf5ef2aSThomas Huth 
763fcf5ef2aSThomas Huth // !0: FCC0 | FCC1
7640c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset)
765fcf5ef2aSThomas Huth {
766fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
767fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
768fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
769fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
770fcf5ef2aSThomas Huth }
771fcf5ef2aSThomas Huth 
772fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1
7730c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset)
774fcf5ef2aSThomas Huth {
775fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
776fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
777fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
778fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
779fcf5ef2aSThomas Huth }
780fcf5ef2aSThomas Huth 
781fcf5ef2aSThomas Huth // 1 or 3: FCC0
7820c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset)
783fcf5ef2aSThomas Huth {
784fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
785fcf5ef2aSThomas Huth }
786fcf5ef2aSThomas Huth 
787fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1
7880c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset)
789fcf5ef2aSThomas Huth {
790fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
791fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
792fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
793fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
794fcf5ef2aSThomas Huth }
795fcf5ef2aSThomas Huth 
796fcf5ef2aSThomas Huth // 2 or 3: FCC1
7970c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset)
798fcf5ef2aSThomas Huth {
799fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
800fcf5ef2aSThomas Huth }
801fcf5ef2aSThomas Huth 
802fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1
8030c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset)
804fcf5ef2aSThomas Huth {
805fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
806fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
807fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
808fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
809fcf5ef2aSThomas Huth }
810fcf5ef2aSThomas Huth 
811fcf5ef2aSThomas Huth // 3: FCC0 & FCC1
8120c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset)
813fcf5ef2aSThomas Huth {
814fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
815fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
816fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
817fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
818fcf5ef2aSThomas Huth }
819fcf5ef2aSThomas Huth 
820fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1)
8210c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset)
822fcf5ef2aSThomas Huth {
823fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
824fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
825fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
826fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
827fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
828fcf5ef2aSThomas Huth }
829fcf5ef2aSThomas Huth 
830fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1)
8310c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset)
832fcf5ef2aSThomas Huth {
833fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
834fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
835fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
836fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
837fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
838fcf5ef2aSThomas Huth }
839fcf5ef2aSThomas Huth 
840fcf5ef2aSThomas Huth // 0 or 2: !FCC0
8410c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset)
842fcf5ef2aSThomas Huth {
843fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
844fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
845fcf5ef2aSThomas Huth }
846fcf5ef2aSThomas Huth 
847fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1)
8480c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset)
849fcf5ef2aSThomas Huth {
850fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
851fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
852fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
853fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
854fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
855fcf5ef2aSThomas Huth }
856fcf5ef2aSThomas Huth 
857fcf5ef2aSThomas Huth // 0 or 1: !FCC1
8580c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset)
859fcf5ef2aSThomas Huth {
860fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
861fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
862fcf5ef2aSThomas Huth }
863fcf5ef2aSThomas Huth 
864fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1)
8650c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset)
866fcf5ef2aSThomas Huth {
867fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
868fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
869fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
870fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
871fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
872fcf5ef2aSThomas Huth }
873fcf5ef2aSThomas Huth 
874fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1)
8750c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset)
876fcf5ef2aSThomas Huth {
877fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
878fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
879fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
880fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
881fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
882fcf5ef2aSThomas Huth }
883fcf5ef2aSThomas Huth 
8840c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1,
885fcf5ef2aSThomas Huth                         target_ulong pc2, TCGv r_cond)
886fcf5ef2aSThomas Huth {
887fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
888fcf5ef2aSThomas Huth 
889fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
890fcf5ef2aSThomas Huth 
891fcf5ef2aSThomas Huth     gen_goto_tb(dc, 0, pc1, pc1 + 4);
892fcf5ef2aSThomas Huth 
893fcf5ef2aSThomas Huth     gen_set_label(l1);
894fcf5ef2aSThomas Huth     gen_goto_tb(dc, 1, pc2, pc2 + 4);
895fcf5ef2aSThomas Huth }
896fcf5ef2aSThomas Huth 
897fcf5ef2aSThomas Huth static void gen_branch_a(DisasContext *dc, target_ulong pc1)
898fcf5ef2aSThomas Huth {
899fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
900fcf5ef2aSThomas Huth     target_ulong npc = dc->npc;
901fcf5ef2aSThomas Huth 
902fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cond, 0, l1);
903fcf5ef2aSThomas Huth 
904fcf5ef2aSThomas Huth     gen_goto_tb(dc, 0, npc, pc1);
905fcf5ef2aSThomas Huth 
906fcf5ef2aSThomas Huth     gen_set_label(l1);
907fcf5ef2aSThomas Huth     gen_goto_tb(dc, 1, npc + 4, npc + 8);
908fcf5ef2aSThomas Huth 
909af00be49SEmilio G. Cota     dc->base.is_jmp = DISAS_NORETURN;
910fcf5ef2aSThomas Huth }
911fcf5ef2aSThomas Huth 
912fcf5ef2aSThomas Huth static void gen_branch_n(DisasContext *dc, target_ulong pc1)
913fcf5ef2aSThomas Huth {
914fcf5ef2aSThomas Huth     target_ulong npc = dc->npc;
915fcf5ef2aSThomas Huth 
916633c4283SRichard Henderson     if (npc & 3) {
917633c4283SRichard Henderson         switch (npc) {
918633c4283SRichard Henderson         case DYNAMIC_PC:
919633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
920633c4283SRichard Henderson             tcg_gen_mov_tl(cpu_pc, cpu_npc);
921633c4283SRichard Henderson             tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
922633c4283SRichard Henderson             tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc,
923633c4283SRichard Henderson                                cpu_cond, tcg_constant_tl(0),
924633c4283SRichard Henderson                                tcg_constant_tl(pc1), cpu_npc);
925633c4283SRichard Henderson             dc->pc = npc;
926633c4283SRichard Henderson             break;
927633c4283SRichard Henderson         default:
928633c4283SRichard Henderson             g_assert_not_reached();
929633c4283SRichard Henderson         }
930633c4283SRichard Henderson     } else {
931fcf5ef2aSThomas Huth         dc->pc = npc;
932fcf5ef2aSThomas Huth         dc->jump_pc[0] = pc1;
933fcf5ef2aSThomas Huth         dc->jump_pc[1] = npc + 4;
934fcf5ef2aSThomas Huth         dc->npc = JUMP_PC;
935fcf5ef2aSThomas Huth     }
936fcf5ef2aSThomas Huth }
937fcf5ef2aSThomas Huth 
9380c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc)
939fcf5ef2aSThomas Huth {
94000ab7e61SRichard Henderson     TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]);
94100ab7e61SRichard Henderson     TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]);
94200ab7e61SRichard Henderson     TCGv zero = tcg_constant_tl(0);
943fcf5ef2aSThomas Huth 
944fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1);
945fcf5ef2aSThomas Huth }
946fcf5ef2aSThomas Huth 
947fcf5ef2aSThomas Huth /* call this function before using the condition register as it may
948fcf5ef2aSThomas Huth    have been set for a jump */
9490c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc)
950fcf5ef2aSThomas Huth {
951fcf5ef2aSThomas Huth     if (dc->npc == JUMP_PC) {
952fcf5ef2aSThomas Huth         gen_generic_branch(dc);
95399c82c47SRichard Henderson         dc->npc = DYNAMIC_PC_LOOKUP;
954fcf5ef2aSThomas Huth     }
955fcf5ef2aSThomas Huth }
956fcf5ef2aSThomas Huth 
9570c2e96c1SRichard Henderson static void save_npc(DisasContext *dc)
958fcf5ef2aSThomas Huth {
959633c4283SRichard Henderson     if (dc->npc & 3) {
960633c4283SRichard Henderson         switch (dc->npc) {
961633c4283SRichard Henderson         case JUMP_PC:
962fcf5ef2aSThomas Huth             gen_generic_branch(dc);
96399c82c47SRichard Henderson             dc->npc = DYNAMIC_PC_LOOKUP;
964633c4283SRichard Henderson             break;
965633c4283SRichard Henderson         case DYNAMIC_PC:
966633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
967633c4283SRichard Henderson             break;
968633c4283SRichard Henderson         default:
969633c4283SRichard Henderson             g_assert_not_reached();
970633c4283SRichard Henderson         }
971633c4283SRichard Henderson     } else {
972fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, dc->npc);
973fcf5ef2aSThomas Huth     }
974fcf5ef2aSThomas Huth }
975fcf5ef2aSThomas Huth 
9760c2e96c1SRichard Henderson static void update_psr(DisasContext *dc)
977fcf5ef2aSThomas Huth {
978fcf5ef2aSThomas Huth     if (dc->cc_op != CC_OP_FLAGS) {
979fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
980ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
981fcf5ef2aSThomas Huth     }
982fcf5ef2aSThomas Huth }
983fcf5ef2aSThomas Huth 
9840c2e96c1SRichard Henderson static void save_state(DisasContext *dc)
985fcf5ef2aSThomas Huth {
986fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_pc, dc->pc);
987fcf5ef2aSThomas Huth     save_npc(dc);
988fcf5ef2aSThomas Huth }
989fcf5ef2aSThomas Huth 
990fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which)
991fcf5ef2aSThomas Huth {
992fcf5ef2aSThomas Huth     save_state(dc);
993ad75a51eSRichard Henderson     gen_helper_raise_exception(tcg_env, tcg_constant_i32(which));
994af00be49SEmilio G. Cota     dc->base.is_jmp = DISAS_NORETURN;
995fcf5ef2aSThomas Huth }
996fcf5ef2aSThomas Huth 
997*186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp)
998fcf5ef2aSThomas Huth {
999*186e7890SRichard Henderson     DisasDelayException *e = g_new0(DisasDelayException, 1);
1000*186e7890SRichard Henderson 
1001*186e7890SRichard Henderson     e->next = dc->delay_excp_list;
1002*186e7890SRichard Henderson     dc->delay_excp_list = e;
1003*186e7890SRichard Henderson 
1004*186e7890SRichard Henderson     e->lab = gen_new_label();
1005*186e7890SRichard Henderson     e->excp = excp;
1006*186e7890SRichard Henderson     e->pc = dc->pc;
1007*186e7890SRichard Henderson     /* Caller must have used flush_cond before branch. */
1008*186e7890SRichard Henderson     assert(e->npc != JUMP_PC);
1009*186e7890SRichard Henderson     e->npc = dc->npc;
1010*186e7890SRichard Henderson 
1011*186e7890SRichard Henderson     return e->lab;
1012*186e7890SRichard Henderson }
1013*186e7890SRichard Henderson 
1014*186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp)
1015*186e7890SRichard Henderson {
1016*186e7890SRichard Henderson     return delay_exceptionv(dc, tcg_constant_i32(excp));
1017*186e7890SRichard Henderson }
1018*186e7890SRichard Henderson 
1019*186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask)
1020*186e7890SRichard Henderson {
1021*186e7890SRichard Henderson     TCGv t = tcg_temp_new();
1022*186e7890SRichard Henderson     TCGLabel *lab;
1023*186e7890SRichard Henderson 
1024*186e7890SRichard Henderson     tcg_gen_andi_tl(t, addr, mask);
1025*186e7890SRichard Henderson 
1026*186e7890SRichard Henderson     flush_cond(dc);
1027*186e7890SRichard Henderson     lab = delay_exception(dc, TT_UNALIGNED);
1028*186e7890SRichard Henderson     tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab);
1029fcf5ef2aSThomas Huth }
1030fcf5ef2aSThomas Huth 
10310c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc)
1032fcf5ef2aSThomas Huth {
1033633c4283SRichard Henderson     if (dc->npc & 3) {
1034633c4283SRichard Henderson         switch (dc->npc) {
1035633c4283SRichard Henderson         case JUMP_PC:
1036fcf5ef2aSThomas Huth             gen_generic_branch(dc);
1037fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
103899c82c47SRichard Henderson             dc->pc = DYNAMIC_PC_LOOKUP;
1039633c4283SRichard Henderson             break;
1040633c4283SRichard Henderson         case DYNAMIC_PC:
1041633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1042fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
1043633c4283SRichard Henderson             dc->pc = dc->npc;
1044633c4283SRichard Henderson             break;
1045633c4283SRichard Henderson         default:
1046633c4283SRichard Henderson             g_assert_not_reached();
1047633c4283SRichard Henderson         }
1048fcf5ef2aSThomas Huth     } else {
1049fcf5ef2aSThomas Huth         dc->pc = dc->npc;
1050fcf5ef2aSThomas Huth     }
1051fcf5ef2aSThomas Huth }
1052fcf5ef2aSThomas Huth 
10530c2e96c1SRichard Henderson static void gen_op_next_insn(void)
1054fcf5ef2aSThomas Huth {
1055fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_pc, cpu_npc);
1056fcf5ef2aSThomas Huth     tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
1057fcf5ef2aSThomas Huth }
1058fcf5ef2aSThomas Huth 
1059fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond,
1060fcf5ef2aSThomas Huth                         DisasContext *dc)
1061fcf5ef2aSThomas Huth {
1062fcf5ef2aSThomas Huth     static int subcc_cond[16] = {
1063fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1064fcf5ef2aSThomas Huth         TCG_COND_EQ,
1065fcf5ef2aSThomas Huth         TCG_COND_LE,
1066fcf5ef2aSThomas Huth         TCG_COND_LT,
1067fcf5ef2aSThomas Huth         TCG_COND_LEU,
1068fcf5ef2aSThomas Huth         TCG_COND_LTU,
1069fcf5ef2aSThomas Huth         -1, /* neg */
1070fcf5ef2aSThomas Huth         -1, /* overflow */
1071fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1072fcf5ef2aSThomas Huth         TCG_COND_NE,
1073fcf5ef2aSThomas Huth         TCG_COND_GT,
1074fcf5ef2aSThomas Huth         TCG_COND_GE,
1075fcf5ef2aSThomas Huth         TCG_COND_GTU,
1076fcf5ef2aSThomas Huth         TCG_COND_GEU,
1077fcf5ef2aSThomas Huth         -1, /* pos */
1078fcf5ef2aSThomas Huth         -1, /* no overflow */
1079fcf5ef2aSThomas Huth     };
1080fcf5ef2aSThomas Huth 
1081fcf5ef2aSThomas Huth     static int logic_cond[16] = {
1082fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1083fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* eq:  Z */
1084fcf5ef2aSThomas Huth         TCG_COND_LE,     /* le:  Z | (N ^ V) -> Z | N */
1085fcf5ef2aSThomas Huth         TCG_COND_LT,     /* lt:  N ^ V -> N */
1086fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* leu: C | Z -> Z */
1087fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* ltu: C -> 0 */
1088fcf5ef2aSThomas Huth         TCG_COND_LT,     /* neg: N */
1089fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* vs:  V -> 0 */
1090fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1091fcf5ef2aSThomas Huth         TCG_COND_NE,     /* ne:  !Z */
1092fcf5ef2aSThomas Huth         TCG_COND_GT,     /* gt:  !(Z | (N ^ V)) -> !(Z | N) */
1093fcf5ef2aSThomas Huth         TCG_COND_GE,     /* ge:  !(N ^ V) -> !N */
1094fcf5ef2aSThomas Huth         TCG_COND_NE,     /* gtu: !(C | Z) -> !Z */
1095fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* geu: !C -> 1 */
1096fcf5ef2aSThomas Huth         TCG_COND_GE,     /* pos: !N */
1097fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* vc:  !V -> 1 */
1098fcf5ef2aSThomas Huth     };
1099fcf5ef2aSThomas Huth 
1100fcf5ef2aSThomas Huth     TCGv_i32 r_src;
1101fcf5ef2aSThomas Huth     TCGv r_dst;
1102fcf5ef2aSThomas Huth 
1103fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1104fcf5ef2aSThomas Huth     if (xcc) {
1105fcf5ef2aSThomas Huth         r_src = cpu_xcc;
1106fcf5ef2aSThomas Huth     } else {
1107fcf5ef2aSThomas Huth         r_src = cpu_psr;
1108fcf5ef2aSThomas Huth     }
1109fcf5ef2aSThomas Huth #else
1110fcf5ef2aSThomas Huth     r_src = cpu_psr;
1111fcf5ef2aSThomas Huth #endif
1112fcf5ef2aSThomas Huth 
1113fcf5ef2aSThomas Huth     switch (dc->cc_op) {
1114fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
1115fcf5ef2aSThomas Huth         cmp->cond = logic_cond[cond];
1116fcf5ef2aSThomas Huth     do_compare_dst_0:
1117fcf5ef2aSThomas Huth         cmp->is_bool = false;
111800ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1119fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1120fcf5ef2aSThomas Huth         if (!xcc) {
1121fcf5ef2aSThomas Huth             cmp->c1 = tcg_temp_new();
1122fcf5ef2aSThomas Huth             tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst);
1123fcf5ef2aSThomas Huth             break;
1124fcf5ef2aSThomas Huth         }
1125fcf5ef2aSThomas Huth #endif
1126fcf5ef2aSThomas Huth         cmp->c1 = cpu_cc_dst;
1127fcf5ef2aSThomas Huth         break;
1128fcf5ef2aSThomas Huth 
1129fcf5ef2aSThomas Huth     case CC_OP_SUB:
1130fcf5ef2aSThomas Huth         switch (cond) {
1131fcf5ef2aSThomas Huth         case 6:  /* neg */
1132fcf5ef2aSThomas Huth         case 14: /* pos */
1133fcf5ef2aSThomas Huth             cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE);
1134fcf5ef2aSThomas Huth             goto do_compare_dst_0;
1135fcf5ef2aSThomas Huth 
1136fcf5ef2aSThomas Huth         case 7: /* overflow */
1137fcf5ef2aSThomas Huth         case 15: /* !overflow */
1138fcf5ef2aSThomas Huth             goto do_dynamic;
1139fcf5ef2aSThomas Huth 
1140fcf5ef2aSThomas Huth         default:
1141fcf5ef2aSThomas Huth             cmp->cond = subcc_cond[cond];
1142fcf5ef2aSThomas Huth             cmp->is_bool = false;
1143fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1144fcf5ef2aSThomas Huth             if (!xcc) {
1145fcf5ef2aSThomas Huth                 /* Note that sign-extension works for unsigned compares as
1146fcf5ef2aSThomas Huth                    long as both operands are sign-extended.  */
1147fcf5ef2aSThomas Huth                 cmp->c1 = tcg_temp_new();
1148fcf5ef2aSThomas Huth                 cmp->c2 = tcg_temp_new();
1149fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src);
1150fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2);
1151fcf5ef2aSThomas Huth                 break;
1152fcf5ef2aSThomas Huth             }
1153fcf5ef2aSThomas Huth #endif
1154fcf5ef2aSThomas Huth             cmp->c1 = cpu_cc_src;
1155fcf5ef2aSThomas Huth             cmp->c2 = cpu_cc_src2;
1156fcf5ef2aSThomas Huth             break;
1157fcf5ef2aSThomas Huth         }
1158fcf5ef2aSThomas Huth         break;
1159fcf5ef2aSThomas Huth 
1160fcf5ef2aSThomas Huth     default:
1161fcf5ef2aSThomas Huth     do_dynamic:
1162ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1163fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1164fcf5ef2aSThomas Huth         /* FALLTHRU */
1165fcf5ef2aSThomas Huth 
1166fcf5ef2aSThomas Huth     case CC_OP_FLAGS:
1167fcf5ef2aSThomas Huth         /* We're going to generate a boolean result.  */
1168fcf5ef2aSThomas Huth         cmp->cond = TCG_COND_NE;
1169fcf5ef2aSThomas Huth         cmp->is_bool = true;
1170fcf5ef2aSThomas Huth         cmp->c1 = r_dst = tcg_temp_new();
117100ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1172fcf5ef2aSThomas Huth 
1173fcf5ef2aSThomas Huth         switch (cond) {
1174fcf5ef2aSThomas Huth         case 0x0:
1175fcf5ef2aSThomas Huth             gen_op_eval_bn(r_dst);
1176fcf5ef2aSThomas Huth             break;
1177fcf5ef2aSThomas Huth         case 0x1:
1178fcf5ef2aSThomas Huth             gen_op_eval_be(r_dst, r_src);
1179fcf5ef2aSThomas Huth             break;
1180fcf5ef2aSThomas Huth         case 0x2:
1181fcf5ef2aSThomas Huth             gen_op_eval_ble(r_dst, r_src);
1182fcf5ef2aSThomas Huth             break;
1183fcf5ef2aSThomas Huth         case 0x3:
1184fcf5ef2aSThomas Huth             gen_op_eval_bl(r_dst, r_src);
1185fcf5ef2aSThomas Huth             break;
1186fcf5ef2aSThomas Huth         case 0x4:
1187fcf5ef2aSThomas Huth             gen_op_eval_bleu(r_dst, r_src);
1188fcf5ef2aSThomas Huth             break;
1189fcf5ef2aSThomas Huth         case 0x5:
1190fcf5ef2aSThomas Huth             gen_op_eval_bcs(r_dst, r_src);
1191fcf5ef2aSThomas Huth             break;
1192fcf5ef2aSThomas Huth         case 0x6:
1193fcf5ef2aSThomas Huth             gen_op_eval_bneg(r_dst, r_src);
1194fcf5ef2aSThomas Huth             break;
1195fcf5ef2aSThomas Huth         case 0x7:
1196fcf5ef2aSThomas Huth             gen_op_eval_bvs(r_dst, r_src);
1197fcf5ef2aSThomas Huth             break;
1198fcf5ef2aSThomas Huth         case 0x8:
1199fcf5ef2aSThomas Huth             gen_op_eval_ba(r_dst);
1200fcf5ef2aSThomas Huth             break;
1201fcf5ef2aSThomas Huth         case 0x9:
1202fcf5ef2aSThomas Huth             gen_op_eval_bne(r_dst, r_src);
1203fcf5ef2aSThomas Huth             break;
1204fcf5ef2aSThomas Huth         case 0xa:
1205fcf5ef2aSThomas Huth             gen_op_eval_bg(r_dst, r_src);
1206fcf5ef2aSThomas Huth             break;
1207fcf5ef2aSThomas Huth         case 0xb:
1208fcf5ef2aSThomas Huth             gen_op_eval_bge(r_dst, r_src);
1209fcf5ef2aSThomas Huth             break;
1210fcf5ef2aSThomas Huth         case 0xc:
1211fcf5ef2aSThomas Huth             gen_op_eval_bgu(r_dst, r_src);
1212fcf5ef2aSThomas Huth             break;
1213fcf5ef2aSThomas Huth         case 0xd:
1214fcf5ef2aSThomas Huth             gen_op_eval_bcc(r_dst, r_src);
1215fcf5ef2aSThomas Huth             break;
1216fcf5ef2aSThomas Huth         case 0xe:
1217fcf5ef2aSThomas Huth             gen_op_eval_bpos(r_dst, r_src);
1218fcf5ef2aSThomas Huth             break;
1219fcf5ef2aSThomas Huth         case 0xf:
1220fcf5ef2aSThomas Huth             gen_op_eval_bvc(r_dst, r_src);
1221fcf5ef2aSThomas Huth             break;
1222fcf5ef2aSThomas Huth         }
1223fcf5ef2aSThomas Huth         break;
1224fcf5ef2aSThomas Huth     }
1225fcf5ef2aSThomas Huth }
1226fcf5ef2aSThomas Huth 
1227fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond)
1228fcf5ef2aSThomas Huth {
1229fcf5ef2aSThomas Huth     unsigned int offset;
1230fcf5ef2aSThomas Huth     TCGv r_dst;
1231fcf5ef2aSThomas Huth 
1232fcf5ef2aSThomas Huth     /* For now we still generate a straight boolean result.  */
1233fcf5ef2aSThomas Huth     cmp->cond = TCG_COND_NE;
1234fcf5ef2aSThomas Huth     cmp->is_bool = true;
1235fcf5ef2aSThomas Huth     cmp->c1 = r_dst = tcg_temp_new();
123600ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1237fcf5ef2aSThomas Huth 
1238fcf5ef2aSThomas Huth     switch (cc) {
1239fcf5ef2aSThomas Huth     default:
1240fcf5ef2aSThomas Huth     case 0x0:
1241fcf5ef2aSThomas Huth         offset = 0;
1242fcf5ef2aSThomas Huth         break;
1243fcf5ef2aSThomas Huth     case 0x1:
1244fcf5ef2aSThomas Huth         offset = 32 - 10;
1245fcf5ef2aSThomas Huth         break;
1246fcf5ef2aSThomas Huth     case 0x2:
1247fcf5ef2aSThomas Huth         offset = 34 - 10;
1248fcf5ef2aSThomas Huth         break;
1249fcf5ef2aSThomas Huth     case 0x3:
1250fcf5ef2aSThomas Huth         offset = 36 - 10;
1251fcf5ef2aSThomas Huth         break;
1252fcf5ef2aSThomas Huth     }
1253fcf5ef2aSThomas Huth 
1254fcf5ef2aSThomas Huth     switch (cond) {
1255fcf5ef2aSThomas Huth     case 0x0:
1256fcf5ef2aSThomas Huth         gen_op_eval_bn(r_dst);
1257fcf5ef2aSThomas Huth         break;
1258fcf5ef2aSThomas Huth     case 0x1:
1259fcf5ef2aSThomas Huth         gen_op_eval_fbne(r_dst, cpu_fsr, offset);
1260fcf5ef2aSThomas Huth         break;
1261fcf5ef2aSThomas Huth     case 0x2:
1262fcf5ef2aSThomas Huth         gen_op_eval_fblg(r_dst, cpu_fsr, offset);
1263fcf5ef2aSThomas Huth         break;
1264fcf5ef2aSThomas Huth     case 0x3:
1265fcf5ef2aSThomas Huth         gen_op_eval_fbul(r_dst, cpu_fsr, offset);
1266fcf5ef2aSThomas Huth         break;
1267fcf5ef2aSThomas Huth     case 0x4:
1268fcf5ef2aSThomas Huth         gen_op_eval_fbl(r_dst, cpu_fsr, offset);
1269fcf5ef2aSThomas Huth         break;
1270fcf5ef2aSThomas Huth     case 0x5:
1271fcf5ef2aSThomas Huth         gen_op_eval_fbug(r_dst, cpu_fsr, offset);
1272fcf5ef2aSThomas Huth         break;
1273fcf5ef2aSThomas Huth     case 0x6:
1274fcf5ef2aSThomas Huth         gen_op_eval_fbg(r_dst, cpu_fsr, offset);
1275fcf5ef2aSThomas Huth         break;
1276fcf5ef2aSThomas Huth     case 0x7:
1277fcf5ef2aSThomas Huth         gen_op_eval_fbu(r_dst, cpu_fsr, offset);
1278fcf5ef2aSThomas Huth         break;
1279fcf5ef2aSThomas Huth     case 0x8:
1280fcf5ef2aSThomas Huth         gen_op_eval_ba(r_dst);
1281fcf5ef2aSThomas Huth         break;
1282fcf5ef2aSThomas Huth     case 0x9:
1283fcf5ef2aSThomas Huth         gen_op_eval_fbe(r_dst, cpu_fsr, offset);
1284fcf5ef2aSThomas Huth         break;
1285fcf5ef2aSThomas Huth     case 0xa:
1286fcf5ef2aSThomas Huth         gen_op_eval_fbue(r_dst, cpu_fsr, offset);
1287fcf5ef2aSThomas Huth         break;
1288fcf5ef2aSThomas Huth     case 0xb:
1289fcf5ef2aSThomas Huth         gen_op_eval_fbge(r_dst, cpu_fsr, offset);
1290fcf5ef2aSThomas Huth         break;
1291fcf5ef2aSThomas Huth     case 0xc:
1292fcf5ef2aSThomas Huth         gen_op_eval_fbuge(r_dst, cpu_fsr, offset);
1293fcf5ef2aSThomas Huth         break;
1294fcf5ef2aSThomas Huth     case 0xd:
1295fcf5ef2aSThomas Huth         gen_op_eval_fble(r_dst, cpu_fsr, offset);
1296fcf5ef2aSThomas Huth         break;
1297fcf5ef2aSThomas Huth     case 0xe:
1298fcf5ef2aSThomas Huth         gen_op_eval_fbule(r_dst, cpu_fsr, offset);
1299fcf5ef2aSThomas Huth         break;
1300fcf5ef2aSThomas Huth     case 0xf:
1301fcf5ef2aSThomas Huth         gen_op_eval_fbo(r_dst, cpu_fsr, offset);
1302fcf5ef2aSThomas Huth         break;
1303fcf5ef2aSThomas Huth     }
1304fcf5ef2aSThomas Huth }
1305fcf5ef2aSThomas Huth 
1306fcf5ef2aSThomas Huth static void gen_cond(TCGv r_dst, unsigned int cc, unsigned int cond,
1307fcf5ef2aSThomas Huth                      DisasContext *dc)
1308fcf5ef2aSThomas Huth {
1309fcf5ef2aSThomas Huth     DisasCompare cmp;
1310fcf5ef2aSThomas Huth     gen_compare(&cmp, cc, cond, dc);
1311fcf5ef2aSThomas Huth 
1312fcf5ef2aSThomas Huth     /* The interface is to return a boolean in r_dst.  */
1313fcf5ef2aSThomas Huth     if (cmp.is_bool) {
1314fcf5ef2aSThomas Huth         tcg_gen_mov_tl(r_dst, cmp.c1);
1315fcf5ef2aSThomas Huth     } else {
1316fcf5ef2aSThomas Huth         tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2);
1317fcf5ef2aSThomas Huth     }
1318fcf5ef2aSThomas Huth }
1319fcf5ef2aSThomas Huth 
1320fcf5ef2aSThomas Huth static void gen_fcond(TCGv r_dst, unsigned int cc, unsigned int cond)
1321fcf5ef2aSThomas Huth {
1322fcf5ef2aSThomas Huth     DisasCompare cmp;
1323fcf5ef2aSThomas Huth     gen_fcompare(&cmp, cc, cond);
1324fcf5ef2aSThomas Huth 
1325fcf5ef2aSThomas Huth     /* The interface is to return a boolean in r_dst.  */
1326fcf5ef2aSThomas Huth     if (cmp.is_bool) {
1327fcf5ef2aSThomas Huth         tcg_gen_mov_tl(r_dst, cmp.c1);
1328fcf5ef2aSThomas Huth     } else {
1329fcf5ef2aSThomas Huth         tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2);
1330fcf5ef2aSThomas Huth     }
1331fcf5ef2aSThomas Huth }
1332fcf5ef2aSThomas Huth 
1333fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1334fcf5ef2aSThomas Huth // Inverted logic
1335fcf5ef2aSThomas Huth static const int gen_tcg_cond_reg[8] = {
1336fcf5ef2aSThomas Huth     -1,
1337fcf5ef2aSThomas Huth     TCG_COND_NE,
1338fcf5ef2aSThomas Huth     TCG_COND_GT,
1339fcf5ef2aSThomas Huth     TCG_COND_GE,
1340fcf5ef2aSThomas Huth     -1,
1341fcf5ef2aSThomas Huth     TCG_COND_EQ,
1342fcf5ef2aSThomas Huth     TCG_COND_LE,
1343fcf5ef2aSThomas Huth     TCG_COND_LT,
1344fcf5ef2aSThomas Huth };
1345fcf5ef2aSThomas Huth 
1346fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src)
1347fcf5ef2aSThomas Huth {
1348fcf5ef2aSThomas Huth     cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]);
1349fcf5ef2aSThomas Huth     cmp->is_bool = false;
1350fcf5ef2aSThomas Huth     cmp->c1 = r_src;
135100ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1352fcf5ef2aSThomas Huth }
1353fcf5ef2aSThomas Huth 
13540c2e96c1SRichard Henderson static void gen_cond_reg(TCGv r_dst, int cond, TCGv r_src)
1355fcf5ef2aSThomas Huth {
1356fcf5ef2aSThomas Huth     DisasCompare cmp;
1357fcf5ef2aSThomas Huth     gen_compare_reg(&cmp, cond, r_src);
1358fcf5ef2aSThomas Huth 
1359fcf5ef2aSThomas Huth     /* The interface is to return a boolean in r_dst.  */
1360fcf5ef2aSThomas Huth     tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2);
1361fcf5ef2aSThomas Huth }
1362fcf5ef2aSThomas Huth #endif
1363fcf5ef2aSThomas Huth 
1364fcf5ef2aSThomas Huth static void do_branch(DisasContext *dc, int32_t offset, uint32_t insn, int cc)
1365fcf5ef2aSThomas Huth {
1366fcf5ef2aSThomas Huth     unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29));
1367fcf5ef2aSThomas Huth     target_ulong target = dc->pc + offset;
1368fcf5ef2aSThomas Huth 
1369fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1370fcf5ef2aSThomas Huth     if (unlikely(AM_CHECK(dc))) {
1371fcf5ef2aSThomas Huth         target &= 0xffffffffULL;
1372fcf5ef2aSThomas Huth     }
1373fcf5ef2aSThomas Huth #endif
1374fcf5ef2aSThomas Huth     if (cond == 0x0) {
1375fcf5ef2aSThomas Huth         /* unconditional not taken */
1376fcf5ef2aSThomas Huth         if (a) {
1377fcf5ef2aSThomas Huth             dc->pc = dc->npc + 4;
1378fcf5ef2aSThomas Huth             dc->npc = dc->pc + 4;
1379fcf5ef2aSThomas Huth         } else {
1380fcf5ef2aSThomas Huth             dc->pc = dc->npc;
1381fcf5ef2aSThomas Huth             dc->npc = dc->pc + 4;
1382fcf5ef2aSThomas Huth         }
1383fcf5ef2aSThomas Huth     } else if (cond == 0x8) {
1384fcf5ef2aSThomas Huth         /* unconditional taken */
1385fcf5ef2aSThomas Huth         if (a) {
1386fcf5ef2aSThomas Huth             dc->pc = target;
1387fcf5ef2aSThomas Huth             dc->npc = dc->pc + 4;
1388fcf5ef2aSThomas Huth         } else {
1389fcf5ef2aSThomas Huth             dc->pc = dc->npc;
1390fcf5ef2aSThomas Huth             dc->npc = target;
1391fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
1392fcf5ef2aSThomas Huth         }
1393fcf5ef2aSThomas Huth     } else {
1394fcf5ef2aSThomas Huth         flush_cond(dc);
1395fcf5ef2aSThomas Huth         gen_cond(cpu_cond, cc, cond, dc);
1396fcf5ef2aSThomas Huth         if (a) {
1397fcf5ef2aSThomas Huth             gen_branch_a(dc, target);
1398fcf5ef2aSThomas Huth         } else {
1399fcf5ef2aSThomas Huth             gen_branch_n(dc, target);
1400fcf5ef2aSThomas Huth         }
1401fcf5ef2aSThomas Huth     }
1402fcf5ef2aSThomas Huth }
1403fcf5ef2aSThomas Huth 
1404fcf5ef2aSThomas Huth static void do_fbranch(DisasContext *dc, int32_t offset, uint32_t insn, int cc)
1405fcf5ef2aSThomas Huth {
1406fcf5ef2aSThomas Huth     unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29));
1407fcf5ef2aSThomas Huth     target_ulong target = dc->pc + offset;
1408fcf5ef2aSThomas Huth 
1409fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1410fcf5ef2aSThomas Huth     if (unlikely(AM_CHECK(dc))) {
1411fcf5ef2aSThomas Huth         target &= 0xffffffffULL;
1412fcf5ef2aSThomas Huth     }
1413fcf5ef2aSThomas Huth #endif
1414fcf5ef2aSThomas Huth     if (cond == 0x0) {
1415fcf5ef2aSThomas Huth         /* unconditional not taken */
1416fcf5ef2aSThomas Huth         if (a) {
1417fcf5ef2aSThomas Huth             dc->pc = dc->npc + 4;
1418fcf5ef2aSThomas Huth             dc->npc = dc->pc + 4;
1419fcf5ef2aSThomas Huth         } else {
1420fcf5ef2aSThomas Huth             dc->pc = dc->npc;
1421fcf5ef2aSThomas Huth             dc->npc = dc->pc + 4;
1422fcf5ef2aSThomas Huth         }
1423fcf5ef2aSThomas Huth     } else if (cond == 0x8) {
1424fcf5ef2aSThomas Huth         /* unconditional taken */
1425fcf5ef2aSThomas Huth         if (a) {
1426fcf5ef2aSThomas Huth             dc->pc = target;
1427fcf5ef2aSThomas Huth             dc->npc = dc->pc + 4;
1428fcf5ef2aSThomas Huth         } else {
1429fcf5ef2aSThomas Huth             dc->pc = dc->npc;
1430fcf5ef2aSThomas Huth             dc->npc = target;
1431fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
1432fcf5ef2aSThomas Huth         }
1433fcf5ef2aSThomas Huth     } else {
1434fcf5ef2aSThomas Huth         flush_cond(dc);
1435fcf5ef2aSThomas Huth         gen_fcond(cpu_cond, cc, cond);
1436fcf5ef2aSThomas Huth         if (a) {
1437fcf5ef2aSThomas Huth             gen_branch_a(dc, target);
1438fcf5ef2aSThomas Huth         } else {
1439fcf5ef2aSThomas Huth             gen_branch_n(dc, target);
1440fcf5ef2aSThomas Huth         }
1441fcf5ef2aSThomas Huth     }
1442fcf5ef2aSThomas Huth }
1443fcf5ef2aSThomas Huth 
1444fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1445fcf5ef2aSThomas Huth static void do_branch_reg(DisasContext *dc, int32_t offset, uint32_t insn,
1446fcf5ef2aSThomas Huth                           TCGv r_reg)
1447fcf5ef2aSThomas Huth {
1448fcf5ef2aSThomas Huth     unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29));
1449fcf5ef2aSThomas Huth     target_ulong target = dc->pc + offset;
1450fcf5ef2aSThomas Huth 
1451fcf5ef2aSThomas Huth     if (unlikely(AM_CHECK(dc))) {
1452fcf5ef2aSThomas Huth         target &= 0xffffffffULL;
1453fcf5ef2aSThomas Huth     }
1454fcf5ef2aSThomas Huth     flush_cond(dc);
1455fcf5ef2aSThomas Huth     gen_cond_reg(cpu_cond, cond, r_reg);
1456fcf5ef2aSThomas Huth     if (a) {
1457fcf5ef2aSThomas Huth         gen_branch_a(dc, target);
1458fcf5ef2aSThomas Huth     } else {
1459fcf5ef2aSThomas Huth         gen_branch_n(dc, target);
1460fcf5ef2aSThomas Huth     }
1461fcf5ef2aSThomas Huth }
1462fcf5ef2aSThomas Huth 
14630c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1464fcf5ef2aSThomas Huth {
1465fcf5ef2aSThomas Huth     switch (fccno) {
1466fcf5ef2aSThomas Huth     case 0:
1467ad75a51eSRichard Henderson         gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1468fcf5ef2aSThomas Huth         break;
1469fcf5ef2aSThomas Huth     case 1:
1470ad75a51eSRichard Henderson         gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1471fcf5ef2aSThomas Huth         break;
1472fcf5ef2aSThomas Huth     case 2:
1473ad75a51eSRichard Henderson         gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1474fcf5ef2aSThomas Huth         break;
1475fcf5ef2aSThomas Huth     case 3:
1476ad75a51eSRichard Henderson         gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1477fcf5ef2aSThomas Huth         break;
1478fcf5ef2aSThomas Huth     }
1479fcf5ef2aSThomas Huth }
1480fcf5ef2aSThomas Huth 
14810c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1482fcf5ef2aSThomas Huth {
1483fcf5ef2aSThomas Huth     switch (fccno) {
1484fcf5ef2aSThomas Huth     case 0:
1485ad75a51eSRichard Henderson         gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1486fcf5ef2aSThomas Huth         break;
1487fcf5ef2aSThomas Huth     case 1:
1488ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1489fcf5ef2aSThomas Huth         break;
1490fcf5ef2aSThomas Huth     case 2:
1491ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1492fcf5ef2aSThomas Huth         break;
1493fcf5ef2aSThomas Huth     case 3:
1494ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1495fcf5ef2aSThomas Huth         break;
1496fcf5ef2aSThomas Huth     }
1497fcf5ef2aSThomas Huth }
1498fcf5ef2aSThomas Huth 
14990c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1500fcf5ef2aSThomas Huth {
1501fcf5ef2aSThomas Huth     switch (fccno) {
1502fcf5ef2aSThomas Huth     case 0:
1503ad75a51eSRichard Henderson         gen_helper_fcmpq(cpu_fsr, tcg_env);
1504fcf5ef2aSThomas Huth         break;
1505fcf5ef2aSThomas Huth     case 1:
1506ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env);
1507fcf5ef2aSThomas Huth         break;
1508fcf5ef2aSThomas Huth     case 2:
1509ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env);
1510fcf5ef2aSThomas Huth         break;
1511fcf5ef2aSThomas Huth     case 3:
1512ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env);
1513fcf5ef2aSThomas Huth         break;
1514fcf5ef2aSThomas Huth     }
1515fcf5ef2aSThomas Huth }
1516fcf5ef2aSThomas Huth 
15170c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1518fcf5ef2aSThomas Huth {
1519fcf5ef2aSThomas Huth     switch (fccno) {
1520fcf5ef2aSThomas Huth     case 0:
1521ad75a51eSRichard Henderson         gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1522fcf5ef2aSThomas Huth         break;
1523fcf5ef2aSThomas Huth     case 1:
1524ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1525fcf5ef2aSThomas Huth         break;
1526fcf5ef2aSThomas Huth     case 2:
1527ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1528fcf5ef2aSThomas Huth         break;
1529fcf5ef2aSThomas Huth     case 3:
1530ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1531fcf5ef2aSThomas Huth         break;
1532fcf5ef2aSThomas Huth     }
1533fcf5ef2aSThomas Huth }
1534fcf5ef2aSThomas Huth 
15350c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1536fcf5ef2aSThomas Huth {
1537fcf5ef2aSThomas Huth     switch (fccno) {
1538fcf5ef2aSThomas Huth     case 0:
1539ad75a51eSRichard Henderson         gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1540fcf5ef2aSThomas Huth         break;
1541fcf5ef2aSThomas Huth     case 1:
1542ad75a51eSRichard Henderson         gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1543fcf5ef2aSThomas Huth         break;
1544fcf5ef2aSThomas Huth     case 2:
1545ad75a51eSRichard Henderson         gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1546fcf5ef2aSThomas Huth         break;
1547fcf5ef2aSThomas Huth     case 3:
1548ad75a51eSRichard Henderson         gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1549fcf5ef2aSThomas Huth         break;
1550fcf5ef2aSThomas Huth     }
1551fcf5ef2aSThomas Huth }
1552fcf5ef2aSThomas Huth 
15530c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1554fcf5ef2aSThomas Huth {
1555fcf5ef2aSThomas Huth     switch (fccno) {
1556fcf5ef2aSThomas Huth     case 0:
1557ad75a51eSRichard Henderson         gen_helper_fcmpeq(cpu_fsr, tcg_env);
1558fcf5ef2aSThomas Huth         break;
1559fcf5ef2aSThomas Huth     case 1:
1560ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env);
1561fcf5ef2aSThomas Huth         break;
1562fcf5ef2aSThomas Huth     case 2:
1563ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env);
1564fcf5ef2aSThomas Huth         break;
1565fcf5ef2aSThomas Huth     case 3:
1566ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env);
1567fcf5ef2aSThomas Huth         break;
1568fcf5ef2aSThomas Huth     }
1569fcf5ef2aSThomas Huth }
1570fcf5ef2aSThomas Huth 
1571fcf5ef2aSThomas Huth #else
1572fcf5ef2aSThomas Huth 
15730c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2)
1574fcf5ef2aSThomas Huth {
1575ad75a51eSRichard Henderson     gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1576fcf5ef2aSThomas Huth }
1577fcf5ef2aSThomas Huth 
15780c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1579fcf5ef2aSThomas Huth {
1580ad75a51eSRichard Henderson     gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1581fcf5ef2aSThomas Huth }
1582fcf5ef2aSThomas Huth 
15830c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1584fcf5ef2aSThomas Huth {
1585ad75a51eSRichard Henderson     gen_helper_fcmpq(cpu_fsr, tcg_env);
1586fcf5ef2aSThomas Huth }
1587fcf5ef2aSThomas Huth 
15880c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2)
1589fcf5ef2aSThomas Huth {
1590ad75a51eSRichard Henderson     gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1591fcf5ef2aSThomas Huth }
1592fcf5ef2aSThomas Huth 
15930c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1594fcf5ef2aSThomas Huth {
1595ad75a51eSRichard Henderson     gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1596fcf5ef2aSThomas Huth }
1597fcf5ef2aSThomas Huth 
15980c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1599fcf5ef2aSThomas Huth {
1600ad75a51eSRichard Henderson     gen_helper_fcmpeq(cpu_fsr, tcg_env);
1601fcf5ef2aSThomas Huth }
1602fcf5ef2aSThomas Huth #endif
1603fcf5ef2aSThomas Huth 
1604fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags)
1605fcf5ef2aSThomas Huth {
1606fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK);
1607fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags);
1608fcf5ef2aSThomas Huth     gen_exception(dc, TT_FP_EXCP);
1609fcf5ef2aSThomas Huth }
1610fcf5ef2aSThomas Huth 
1611fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc)
1612fcf5ef2aSThomas Huth {
1613fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
1614fcf5ef2aSThomas Huth     if (!dc->fpu_enabled) {
1615fcf5ef2aSThomas Huth         gen_exception(dc, TT_NFPU_INSN);
1616fcf5ef2aSThomas Huth         return 1;
1617fcf5ef2aSThomas Huth     }
1618fcf5ef2aSThomas Huth #endif
1619fcf5ef2aSThomas Huth     return 0;
1620fcf5ef2aSThomas Huth }
1621fcf5ef2aSThomas Huth 
16220c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void)
1623fcf5ef2aSThomas Huth {
1624fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK);
1625fcf5ef2aSThomas Huth }
1626fcf5ef2aSThomas Huth 
16270c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs,
1628fcf5ef2aSThomas Huth                               void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32))
1629fcf5ef2aSThomas Huth {
1630fcf5ef2aSThomas Huth     TCGv_i32 dst, src;
1631fcf5ef2aSThomas Huth 
1632fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1633fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1634fcf5ef2aSThomas Huth 
1635ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1636ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1637fcf5ef2aSThomas Huth 
1638fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1639fcf5ef2aSThomas Huth }
1640fcf5ef2aSThomas Huth 
16410c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs,
1642fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i32, TCGv_i32))
1643fcf5ef2aSThomas Huth {
1644fcf5ef2aSThomas Huth     TCGv_i32 dst, src;
1645fcf5ef2aSThomas Huth 
1646fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1647fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1648fcf5ef2aSThomas Huth 
1649fcf5ef2aSThomas Huth     gen(dst, src);
1650fcf5ef2aSThomas Huth 
1651fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1652fcf5ef2aSThomas Huth }
1653fcf5ef2aSThomas Huth 
16540c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1655fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32))
1656fcf5ef2aSThomas Huth {
1657fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1658fcf5ef2aSThomas Huth 
1659fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1660fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1661fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1662fcf5ef2aSThomas Huth 
1663ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1664ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1665fcf5ef2aSThomas Huth 
1666fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1667fcf5ef2aSThomas Huth }
1668fcf5ef2aSThomas Huth 
1669fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
16700c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1671fcf5ef2aSThomas Huth                            void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32))
1672fcf5ef2aSThomas Huth {
1673fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1674fcf5ef2aSThomas Huth 
1675fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1676fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1677fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1678fcf5ef2aSThomas Huth 
1679fcf5ef2aSThomas Huth     gen(dst, src1, src2);
1680fcf5ef2aSThomas Huth 
1681fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1682fcf5ef2aSThomas Huth }
1683fcf5ef2aSThomas Huth #endif
1684fcf5ef2aSThomas Huth 
16850c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs,
1686fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64))
1687fcf5ef2aSThomas Huth {
1688fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1689fcf5ef2aSThomas Huth 
1690fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1691fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1692fcf5ef2aSThomas Huth 
1693ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1694ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1695fcf5ef2aSThomas Huth 
1696fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1697fcf5ef2aSThomas Huth }
1698fcf5ef2aSThomas Huth 
1699fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
17000c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs,
1701fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i64, TCGv_i64))
1702fcf5ef2aSThomas Huth {
1703fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1704fcf5ef2aSThomas Huth 
1705fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1706fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1707fcf5ef2aSThomas Huth 
1708fcf5ef2aSThomas Huth     gen(dst, src);
1709fcf5ef2aSThomas Huth 
1710fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1711fcf5ef2aSThomas Huth }
1712fcf5ef2aSThomas Huth #endif
1713fcf5ef2aSThomas Huth 
17140c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1715fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64))
1716fcf5ef2aSThomas Huth {
1717fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1718fcf5ef2aSThomas Huth 
1719fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1720fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1721fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1722fcf5ef2aSThomas Huth 
1723ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1724ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1725fcf5ef2aSThomas Huth 
1726fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1727fcf5ef2aSThomas Huth }
1728fcf5ef2aSThomas Huth 
1729fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
17300c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1731fcf5ef2aSThomas Huth                            void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64))
1732fcf5ef2aSThomas Huth {
1733fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1734fcf5ef2aSThomas Huth 
1735fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1736fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1737fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1738fcf5ef2aSThomas Huth 
1739fcf5ef2aSThomas Huth     gen(dst, src1, src2);
1740fcf5ef2aSThomas Huth 
1741fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1742fcf5ef2aSThomas Huth }
1743fcf5ef2aSThomas Huth 
17440c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1745fcf5ef2aSThomas Huth                             void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
1746fcf5ef2aSThomas Huth {
1747fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1748fcf5ef2aSThomas Huth 
1749fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1750fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1751fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1752fcf5ef2aSThomas Huth 
1753fcf5ef2aSThomas Huth     gen(dst, cpu_gsr, src1, src2);
1754fcf5ef2aSThomas Huth 
1755fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1756fcf5ef2aSThomas Huth }
1757fcf5ef2aSThomas Huth 
17580c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2,
1759fcf5ef2aSThomas Huth                             void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
1760fcf5ef2aSThomas Huth {
1761fcf5ef2aSThomas Huth     TCGv_i64 dst, src0, src1, src2;
1762fcf5ef2aSThomas Huth 
1763fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1764fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1765fcf5ef2aSThomas Huth     src0 = gen_load_fpr_D(dc, rd);
1766fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1767fcf5ef2aSThomas Huth 
1768fcf5ef2aSThomas Huth     gen(dst, src0, src1, src2);
1769fcf5ef2aSThomas Huth 
1770fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1771fcf5ef2aSThomas Huth }
1772fcf5ef2aSThomas Huth #endif
1773fcf5ef2aSThomas Huth 
17740c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs,
1775fcf5ef2aSThomas Huth                        void (*gen)(TCGv_ptr))
1776fcf5ef2aSThomas Huth {
1777fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1778fcf5ef2aSThomas Huth 
1779ad75a51eSRichard Henderson     gen(tcg_env);
1780ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1781fcf5ef2aSThomas Huth 
1782fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1783fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1784fcf5ef2aSThomas Huth }
1785fcf5ef2aSThomas Huth 
1786fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
17870c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs,
1788fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr))
1789fcf5ef2aSThomas Huth {
1790fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1791fcf5ef2aSThomas Huth 
1792ad75a51eSRichard Henderson     gen(tcg_env);
1793fcf5ef2aSThomas Huth 
1794fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1795fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1796fcf5ef2aSThomas Huth }
1797fcf5ef2aSThomas Huth #endif
1798fcf5ef2aSThomas Huth 
17990c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2,
1800fcf5ef2aSThomas Huth                         void (*gen)(TCGv_ptr))
1801fcf5ef2aSThomas Huth {
1802fcf5ef2aSThomas Huth     gen_op_load_fpr_QT0(QFPREG(rs1));
1803fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs2));
1804fcf5ef2aSThomas Huth 
1805ad75a51eSRichard Henderson     gen(tcg_env);
1806ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1807fcf5ef2aSThomas Huth 
1808fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1809fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1810fcf5ef2aSThomas Huth }
1811fcf5ef2aSThomas Huth 
18120c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2,
1813fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32))
1814fcf5ef2aSThomas Huth {
1815fcf5ef2aSThomas Huth     TCGv_i64 dst;
1816fcf5ef2aSThomas Huth     TCGv_i32 src1, src2;
1817fcf5ef2aSThomas Huth 
1818fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1819fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1820fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1821fcf5ef2aSThomas Huth 
1822ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1823ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1824fcf5ef2aSThomas Huth 
1825fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1826fcf5ef2aSThomas Huth }
1827fcf5ef2aSThomas Huth 
18280c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2,
1829fcf5ef2aSThomas Huth                         void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64))
1830fcf5ef2aSThomas Huth {
1831fcf5ef2aSThomas Huth     TCGv_i64 src1, src2;
1832fcf5ef2aSThomas Huth 
1833fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1834fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1835fcf5ef2aSThomas Huth 
1836ad75a51eSRichard Henderson     gen(tcg_env, src1, src2);
1837ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1838fcf5ef2aSThomas Huth 
1839fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1840fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1841fcf5ef2aSThomas Huth }
1842fcf5ef2aSThomas Huth 
1843fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
18440c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs,
1845fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1846fcf5ef2aSThomas Huth {
1847fcf5ef2aSThomas Huth     TCGv_i64 dst;
1848fcf5ef2aSThomas Huth     TCGv_i32 src;
1849fcf5ef2aSThomas Huth 
1850fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1851fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1852fcf5ef2aSThomas Huth 
1853ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1854ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1855fcf5ef2aSThomas Huth 
1856fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1857fcf5ef2aSThomas Huth }
1858fcf5ef2aSThomas Huth #endif
1859fcf5ef2aSThomas Huth 
18600c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs,
1861fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1862fcf5ef2aSThomas Huth {
1863fcf5ef2aSThomas Huth     TCGv_i64 dst;
1864fcf5ef2aSThomas Huth     TCGv_i32 src;
1865fcf5ef2aSThomas Huth 
1866fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1867fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1868fcf5ef2aSThomas Huth 
1869ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1870fcf5ef2aSThomas Huth 
1871fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1872fcf5ef2aSThomas Huth }
1873fcf5ef2aSThomas Huth 
18740c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs,
1875fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64))
1876fcf5ef2aSThomas Huth {
1877fcf5ef2aSThomas Huth     TCGv_i32 dst;
1878fcf5ef2aSThomas Huth     TCGv_i64 src;
1879fcf5ef2aSThomas Huth 
1880fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1881fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1882fcf5ef2aSThomas Huth 
1883ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1884ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1885fcf5ef2aSThomas Huth 
1886fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1887fcf5ef2aSThomas Huth }
1888fcf5ef2aSThomas Huth 
18890c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs,
1890fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr))
1891fcf5ef2aSThomas Huth {
1892fcf5ef2aSThomas Huth     TCGv_i32 dst;
1893fcf5ef2aSThomas Huth 
1894fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1895fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1896fcf5ef2aSThomas Huth 
1897ad75a51eSRichard Henderson     gen(dst, tcg_env);
1898ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1899fcf5ef2aSThomas Huth 
1900fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1901fcf5ef2aSThomas Huth }
1902fcf5ef2aSThomas Huth 
19030c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs,
1904fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr))
1905fcf5ef2aSThomas Huth {
1906fcf5ef2aSThomas Huth     TCGv_i64 dst;
1907fcf5ef2aSThomas Huth 
1908fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1909fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1910fcf5ef2aSThomas Huth 
1911ad75a51eSRichard Henderson     gen(dst, tcg_env);
1912ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1913fcf5ef2aSThomas Huth 
1914fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1915fcf5ef2aSThomas Huth }
1916fcf5ef2aSThomas Huth 
19170c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs,
1918fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i32))
1919fcf5ef2aSThomas Huth {
1920fcf5ef2aSThomas Huth     TCGv_i32 src;
1921fcf5ef2aSThomas Huth 
1922fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1923fcf5ef2aSThomas Huth 
1924ad75a51eSRichard Henderson     gen(tcg_env, src);
1925fcf5ef2aSThomas Huth 
1926fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1927fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1928fcf5ef2aSThomas Huth }
1929fcf5ef2aSThomas Huth 
19300c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs,
1931fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i64))
1932fcf5ef2aSThomas Huth {
1933fcf5ef2aSThomas Huth     TCGv_i64 src;
1934fcf5ef2aSThomas Huth 
1935fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1936fcf5ef2aSThomas Huth 
1937ad75a51eSRichard Henderson     gen(tcg_env, src);
1938fcf5ef2aSThomas Huth 
1939fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1940fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1941fcf5ef2aSThomas Huth }
1942fcf5ef2aSThomas Huth 
1943fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src,
194414776ab5STony Nguyen                      TCGv addr, int mmu_idx, MemOp memop)
1945fcf5ef2aSThomas Huth {
1946fcf5ef2aSThomas Huth     gen_address_mask(dc, addr);
1947316b6783SRichard Henderson     tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN);
1948fcf5ef2aSThomas Huth }
1949fcf5ef2aSThomas Huth 
1950fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx)
1951fcf5ef2aSThomas Huth {
195200ab7e61SRichard Henderson     TCGv m1 = tcg_constant_tl(0xff);
1953fcf5ef2aSThomas Huth     gen_address_mask(dc, addr);
1954fcf5ef2aSThomas Huth     tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB);
1955fcf5ef2aSThomas Huth }
1956fcf5ef2aSThomas Huth 
1957fcf5ef2aSThomas Huth /* asi moves */
1958fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
1959fcf5ef2aSThomas Huth typedef enum {
1960fcf5ef2aSThomas Huth     GET_ASI_HELPER,
1961fcf5ef2aSThomas Huth     GET_ASI_EXCP,
1962fcf5ef2aSThomas Huth     GET_ASI_DIRECT,
1963fcf5ef2aSThomas Huth     GET_ASI_DTWINX,
1964fcf5ef2aSThomas Huth     GET_ASI_BLOCK,
1965fcf5ef2aSThomas Huth     GET_ASI_SHORT,
1966fcf5ef2aSThomas Huth     GET_ASI_BCOPY,
1967fcf5ef2aSThomas Huth     GET_ASI_BFILL,
1968fcf5ef2aSThomas Huth } ASIType;
1969fcf5ef2aSThomas Huth 
1970fcf5ef2aSThomas Huth typedef struct {
1971fcf5ef2aSThomas Huth     ASIType type;
1972fcf5ef2aSThomas Huth     int asi;
1973fcf5ef2aSThomas Huth     int mem_idx;
197414776ab5STony Nguyen     MemOp memop;
1975fcf5ef2aSThomas Huth } DisasASI;
1976fcf5ef2aSThomas Huth 
197714776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop)
1978fcf5ef2aSThomas Huth {
1979fcf5ef2aSThomas Huth     int asi = GET_FIELD(insn, 19, 26);
1980fcf5ef2aSThomas Huth     ASIType type = GET_ASI_HELPER;
1981fcf5ef2aSThomas Huth     int mem_idx = dc->mem_idx;
1982fcf5ef2aSThomas Huth 
1983fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
1984fcf5ef2aSThomas Huth     /* Before v9, all asis are immediate and privileged.  */
1985fcf5ef2aSThomas Huth     if (IS_IMM) {
1986fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1987fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1988fcf5ef2aSThomas Huth     } else if (supervisor(dc)
1989fcf5ef2aSThomas Huth                /* Note that LEON accepts ASI_USERDATA in user mode, for
1990fcf5ef2aSThomas Huth                   use with CASA.  Also note that previous versions of
1991fcf5ef2aSThomas Huth                   QEMU allowed (and old versions of gcc emitted) ASI_P
1992fcf5ef2aSThomas Huth                   for LEON, which is incorrect.  */
1993fcf5ef2aSThomas Huth                || (asi == ASI_USERDATA
1994fcf5ef2aSThomas Huth                    && (dc->def->features & CPU_FEATURE_CASA))) {
1995fcf5ef2aSThomas Huth         switch (asi) {
1996fcf5ef2aSThomas Huth         case ASI_USERDATA:   /* User data access */
1997fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1998fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1999fcf5ef2aSThomas Huth             break;
2000fcf5ef2aSThomas Huth         case ASI_KERNELDATA: /* Supervisor data access */
2001fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
2002fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
2003fcf5ef2aSThomas Huth             break;
2004fcf5ef2aSThomas Huth         case ASI_M_BYPASS:    /* MMU passthrough */
2005fcf5ef2aSThomas Huth         case ASI_LEON_BYPASS: /* LEON MMU passthrough */
2006fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
2007fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
2008fcf5ef2aSThomas Huth             break;
2009fcf5ef2aSThomas Huth         case ASI_M_BCOPY: /* Block copy, sta access */
2010fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
2011fcf5ef2aSThomas Huth             type = GET_ASI_BCOPY;
2012fcf5ef2aSThomas Huth             break;
2013fcf5ef2aSThomas Huth         case ASI_M_BFILL: /* Block fill, stda access */
2014fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
2015fcf5ef2aSThomas Huth             type = GET_ASI_BFILL;
2016fcf5ef2aSThomas Huth             break;
2017fcf5ef2aSThomas Huth         }
20186e10f37cSKONRAD Frederic 
20196e10f37cSKONRAD Frederic         /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the
20206e10f37cSKONRAD Frederic          * permissions check in get_physical_address(..).
20216e10f37cSKONRAD Frederic          */
20226e10f37cSKONRAD Frederic         mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx;
2023fcf5ef2aSThomas Huth     } else {
2024fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_INSN);
2025fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
2026fcf5ef2aSThomas Huth     }
2027fcf5ef2aSThomas Huth #else
2028fcf5ef2aSThomas Huth     if (IS_IMM) {
2029fcf5ef2aSThomas Huth         asi = dc->asi;
2030fcf5ef2aSThomas Huth     }
2031fcf5ef2aSThomas Huth     /* With v9, all asis below 0x80 are privileged.  */
2032fcf5ef2aSThomas Huth     /* ??? We ought to check cpu_has_hypervisor, but we didn't copy
2033fcf5ef2aSThomas Huth        down that bit into DisasContext.  For the moment that's ok,
2034fcf5ef2aSThomas Huth        since the direct implementations below doesn't have any ASIs
2035fcf5ef2aSThomas Huth        in the restricted [0x30, 0x7f] range, and the check will be
2036fcf5ef2aSThomas Huth        done properly in the helper.  */
2037fcf5ef2aSThomas Huth     if (!supervisor(dc) && asi < 0x80) {
2038fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_ACT);
2039fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
2040fcf5ef2aSThomas Huth     } else {
2041fcf5ef2aSThomas Huth         switch (asi) {
2042fcf5ef2aSThomas Huth         case ASI_REAL:      /* Bypass */
2043fcf5ef2aSThomas Huth         case ASI_REAL_IO:   /* Bypass, non-cacheable */
2044fcf5ef2aSThomas Huth         case ASI_REAL_L:    /* Bypass LE */
2045fcf5ef2aSThomas Huth         case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
2046fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:   /* Real address, twinx */
2047fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
2048fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
2049fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
2050fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
2051fcf5ef2aSThomas Huth             break;
2052fcf5ef2aSThomas Huth         case ASI_N:  /* Nucleus */
2053fcf5ef2aSThomas Huth         case ASI_NL: /* Nucleus LE */
2054fcf5ef2aSThomas Huth         case ASI_TWINX_N:
2055fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
2056fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
2057fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
20589a10756dSArtyom Tarasenko             if (hypervisor(dc)) {
205984f8f587SArtyom Tarasenko                 mem_idx = MMU_PHYS_IDX;
20609a10756dSArtyom Tarasenko             } else {
2061fcf5ef2aSThomas Huth                 mem_idx = MMU_NUCLEUS_IDX;
20629a10756dSArtyom Tarasenko             }
2063fcf5ef2aSThomas Huth             break;
2064fcf5ef2aSThomas Huth         case ASI_AIUP:  /* As if user primary */
2065fcf5ef2aSThomas Huth         case ASI_AIUPL: /* As if user primary LE */
2066fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
2067fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
2068fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
2069fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
2070fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
2071fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
2072fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
2073fcf5ef2aSThomas Huth             break;
2074fcf5ef2aSThomas Huth         case ASI_AIUS:  /* As if user secondary */
2075fcf5ef2aSThomas Huth         case ASI_AIUSL: /* As if user secondary LE */
2076fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
2077fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
2078fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
2079fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
2080fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
2081fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
2082fcf5ef2aSThomas Huth             mem_idx = MMU_USER_SECONDARY_IDX;
2083fcf5ef2aSThomas Huth             break;
2084fcf5ef2aSThomas Huth         case ASI_S:  /* Secondary */
2085fcf5ef2aSThomas Huth         case ASI_SL: /* Secondary LE */
2086fcf5ef2aSThomas Huth         case ASI_TWINX_S:
2087fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
2088fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
2089fcf5ef2aSThomas Huth         case ASI_BLK_S:
2090fcf5ef2aSThomas Huth         case ASI_BLK_SL:
2091fcf5ef2aSThomas Huth         case ASI_FL8_S:
2092fcf5ef2aSThomas Huth         case ASI_FL8_SL:
2093fcf5ef2aSThomas Huth         case ASI_FL16_S:
2094fcf5ef2aSThomas Huth         case ASI_FL16_SL:
2095fcf5ef2aSThomas Huth             if (mem_idx == MMU_USER_IDX) {
2096fcf5ef2aSThomas Huth                 mem_idx = MMU_USER_SECONDARY_IDX;
2097fcf5ef2aSThomas Huth             } else if (mem_idx == MMU_KERNEL_IDX) {
2098fcf5ef2aSThomas Huth                 mem_idx = MMU_KERNEL_SECONDARY_IDX;
2099fcf5ef2aSThomas Huth             }
2100fcf5ef2aSThomas Huth             break;
2101fcf5ef2aSThomas Huth         case ASI_P:  /* Primary */
2102fcf5ef2aSThomas Huth         case ASI_PL: /* Primary LE */
2103fcf5ef2aSThomas Huth         case ASI_TWINX_P:
2104fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
2105fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
2106fcf5ef2aSThomas Huth         case ASI_BLK_P:
2107fcf5ef2aSThomas Huth         case ASI_BLK_PL:
2108fcf5ef2aSThomas Huth         case ASI_FL8_P:
2109fcf5ef2aSThomas Huth         case ASI_FL8_PL:
2110fcf5ef2aSThomas Huth         case ASI_FL16_P:
2111fcf5ef2aSThomas Huth         case ASI_FL16_PL:
2112fcf5ef2aSThomas Huth             break;
2113fcf5ef2aSThomas Huth         }
2114fcf5ef2aSThomas Huth         switch (asi) {
2115fcf5ef2aSThomas Huth         case ASI_REAL:
2116fcf5ef2aSThomas Huth         case ASI_REAL_IO:
2117fcf5ef2aSThomas Huth         case ASI_REAL_L:
2118fcf5ef2aSThomas Huth         case ASI_REAL_IO_L:
2119fcf5ef2aSThomas Huth         case ASI_N:
2120fcf5ef2aSThomas Huth         case ASI_NL:
2121fcf5ef2aSThomas Huth         case ASI_AIUP:
2122fcf5ef2aSThomas Huth         case ASI_AIUPL:
2123fcf5ef2aSThomas Huth         case ASI_AIUS:
2124fcf5ef2aSThomas Huth         case ASI_AIUSL:
2125fcf5ef2aSThomas Huth         case ASI_S:
2126fcf5ef2aSThomas Huth         case ASI_SL:
2127fcf5ef2aSThomas Huth         case ASI_P:
2128fcf5ef2aSThomas Huth         case ASI_PL:
2129fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
2130fcf5ef2aSThomas Huth             break;
2131fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:
2132fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L:
2133fcf5ef2aSThomas Huth         case ASI_TWINX_N:
2134fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
2135fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
2136fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
2137fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
2138fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
2139fcf5ef2aSThomas Huth         case ASI_TWINX_P:
2140fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
2141fcf5ef2aSThomas Huth         case ASI_TWINX_S:
2142fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
2143fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
2144fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
2145fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
2146fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
2147fcf5ef2aSThomas Huth             type = GET_ASI_DTWINX;
2148fcf5ef2aSThomas Huth             break;
2149fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
2150fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
2151fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
2152fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
2153fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
2154fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
2155fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
2156fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
2157fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
2158fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
2159fcf5ef2aSThomas Huth         case ASI_BLK_S:
2160fcf5ef2aSThomas Huth         case ASI_BLK_SL:
2161fcf5ef2aSThomas Huth         case ASI_BLK_P:
2162fcf5ef2aSThomas Huth         case ASI_BLK_PL:
2163fcf5ef2aSThomas Huth             type = GET_ASI_BLOCK;
2164fcf5ef2aSThomas Huth             break;
2165fcf5ef2aSThomas Huth         case ASI_FL8_S:
2166fcf5ef2aSThomas Huth         case ASI_FL8_SL:
2167fcf5ef2aSThomas Huth         case ASI_FL8_P:
2168fcf5ef2aSThomas Huth         case ASI_FL8_PL:
2169fcf5ef2aSThomas Huth             memop = MO_UB;
2170fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2171fcf5ef2aSThomas Huth             break;
2172fcf5ef2aSThomas Huth         case ASI_FL16_S:
2173fcf5ef2aSThomas Huth         case ASI_FL16_SL:
2174fcf5ef2aSThomas Huth         case ASI_FL16_P:
2175fcf5ef2aSThomas Huth         case ASI_FL16_PL:
2176fcf5ef2aSThomas Huth             memop = MO_TEUW;
2177fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2178fcf5ef2aSThomas Huth             break;
2179fcf5ef2aSThomas Huth         }
2180fcf5ef2aSThomas Huth         /* The little-endian asis all have bit 3 set.  */
2181fcf5ef2aSThomas Huth         if (asi & 8) {
2182fcf5ef2aSThomas Huth             memop ^= MO_BSWAP;
2183fcf5ef2aSThomas Huth         }
2184fcf5ef2aSThomas Huth     }
2185fcf5ef2aSThomas Huth #endif
2186fcf5ef2aSThomas Huth 
2187fcf5ef2aSThomas Huth     return (DisasASI){ type, asi, mem_idx, memop };
2188fcf5ef2aSThomas Huth }
2189fcf5ef2aSThomas Huth 
2190fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr,
219114776ab5STony Nguyen                        int insn, MemOp memop)
2192fcf5ef2aSThomas Huth {
2193fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, memop);
2194fcf5ef2aSThomas Huth 
2195fcf5ef2aSThomas Huth     switch (da.type) {
2196fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2197fcf5ef2aSThomas Huth         break;
2198fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for ldda.  */
2199fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2200fcf5ef2aSThomas Huth         break;
2201fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2202fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2203316b6783SRichard Henderson         tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN);
2204fcf5ef2aSThomas Huth         break;
2205fcf5ef2aSThomas Huth     default:
2206fcf5ef2aSThomas Huth         {
220700ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2208316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2209fcf5ef2aSThomas Huth 
2210fcf5ef2aSThomas Huth             save_state(dc);
2211fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2212ad75a51eSRichard Henderson             gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop);
2213fcf5ef2aSThomas Huth #else
2214fcf5ef2aSThomas Huth             {
2215fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2216ad75a51eSRichard Henderson                 gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
2217fcf5ef2aSThomas Huth                 tcg_gen_trunc_i64_tl(dst, t64);
2218fcf5ef2aSThomas Huth             }
2219fcf5ef2aSThomas Huth #endif
2220fcf5ef2aSThomas Huth         }
2221fcf5ef2aSThomas Huth         break;
2222fcf5ef2aSThomas Huth     }
2223fcf5ef2aSThomas Huth }
2224fcf5ef2aSThomas Huth 
2225fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr,
222614776ab5STony Nguyen                        int insn, MemOp memop)
2227fcf5ef2aSThomas Huth {
2228fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, memop);
2229fcf5ef2aSThomas Huth 
2230fcf5ef2aSThomas Huth     switch (da.type) {
2231fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2232fcf5ef2aSThomas Huth         break;
2233fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for stda.  */
22343390537bSArtyom Tarasenko #ifndef TARGET_SPARC64
2235fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2236fcf5ef2aSThomas Huth         break;
22373390537bSArtyom Tarasenko #else
22383390537bSArtyom Tarasenko         if (!(dc->def->features & CPU_FEATURE_HYPV)) {
22393390537bSArtyom Tarasenko             /* Pre OpenSPARC CPUs don't have these */
22403390537bSArtyom Tarasenko             gen_exception(dc, TT_ILL_INSN);
22413390537bSArtyom Tarasenko             return;
22423390537bSArtyom Tarasenko         }
22433390537bSArtyom Tarasenko         /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions
22443390537bSArtyom Tarasenko          * are ST_BLKINIT_ ASIs */
22453390537bSArtyom Tarasenko #endif
2246fc0cd867SChen Qun         /* fall through */
2247fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2248fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2249316b6783SRichard Henderson         tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN);
2250fcf5ef2aSThomas Huth         break;
2251fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
2252fcf5ef2aSThomas Huth     case GET_ASI_BCOPY:
2253fcf5ef2aSThomas Huth         /* Copy 32 bytes from the address in SRC to ADDR.  */
2254fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 4-byte alignment, dropping
2255fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2256fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2257fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2258fcf5ef2aSThomas Huth         {
2259fcf5ef2aSThomas Huth             TCGv saddr = tcg_temp_new();
2260fcf5ef2aSThomas Huth             TCGv daddr = tcg_temp_new();
226100ab7e61SRichard Henderson             TCGv four = tcg_constant_tl(4);
2262fcf5ef2aSThomas Huth             TCGv_i32 tmp = tcg_temp_new_i32();
2263fcf5ef2aSThomas Huth             int i;
2264fcf5ef2aSThomas Huth 
2265fcf5ef2aSThomas Huth             tcg_gen_andi_tl(saddr, src, -4);
2266fcf5ef2aSThomas Huth             tcg_gen_andi_tl(daddr, addr, -4);
2267fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 4) {
2268fcf5ef2aSThomas Huth                 /* Since the loads and stores are paired, allow the
2269fcf5ef2aSThomas Huth                    copy to happen in the host endianness.  */
2270fcf5ef2aSThomas Huth                 tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL);
2271fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL);
2272fcf5ef2aSThomas Huth                 tcg_gen_add_tl(saddr, saddr, four);
2273fcf5ef2aSThomas Huth                 tcg_gen_add_tl(daddr, daddr, four);
2274fcf5ef2aSThomas Huth             }
2275fcf5ef2aSThomas Huth         }
2276fcf5ef2aSThomas Huth         break;
2277fcf5ef2aSThomas Huth #endif
2278fcf5ef2aSThomas Huth     default:
2279fcf5ef2aSThomas Huth         {
228000ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2281316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2282fcf5ef2aSThomas Huth 
2283fcf5ef2aSThomas Huth             save_state(dc);
2284fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2285ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop);
2286fcf5ef2aSThomas Huth #else
2287fcf5ef2aSThomas Huth             {
2288fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2289fcf5ef2aSThomas Huth                 tcg_gen_extu_tl_i64(t64, src);
2290ad75a51eSRichard Henderson                 gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2291fcf5ef2aSThomas Huth             }
2292fcf5ef2aSThomas Huth #endif
2293fcf5ef2aSThomas Huth 
2294fcf5ef2aSThomas Huth             /* A write to a TLB register may alter page maps.  End the TB. */
2295fcf5ef2aSThomas Huth             dc->npc = DYNAMIC_PC;
2296fcf5ef2aSThomas Huth         }
2297fcf5ef2aSThomas Huth         break;
2298fcf5ef2aSThomas Huth     }
2299fcf5ef2aSThomas Huth }
2300fcf5ef2aSThomas Huth 
2301fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src,
2302fcf5ef2aSThomas Huth                          TCGv addr, int insn)
2303fcf5ef2aSThomas Huth {
2304fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_TEUL);
2305fcf5ef2aSThomas Huth 
2306fcf5ef2aSThomas Huth     switch (da.type) {
2307fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2308fcf5ef2aSThomas Huth         break;
2309fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2310fcf5ef2aSThomas Huth         gen_swap(dc, dst, src, addr, da.mem_idx, da.memop);
2311fcf5ef2aSThomas Huth         break;
2312fcf5ef2aSThomas Huth     default:
2313fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2314fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2315fcf5ef2aSThomas Huth         break;
2316fcf5ef2aSThomas Huth     }
2317fcf5ef2aSThomas Huth }
2318fcf5ef2aSThomas Huth 
2319fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv,
2320fcf5ef2aSThomas Huth                         int insn, int rd)
2321fcf5ef2aSThomas Huth {
2322fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_TEUL);
2323fcf5ef2aSThomas Huth     TCGv oldv;
2324fcf5ef2aSThomas Huth 
2325fcf5ef2aSThomas Huth     switch (da.type) {
2326fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2327fcf5ef2aSThomas Huth         return;
2328fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2329fcf5ef2aSThomas Huth         oldv = tcg_temp_new();
2330fcf5ef2aSThomas Huth         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd),
2331316b6783SRichard Henderson                                   da.mem_idx, da.memop | MO_ALIGN);
2332fcf5ef2aSThomas Huth         gen_store_gpr(dc, rd, oldv);
2333fcf5ef2aSThomas Huth         break;
2334fcf5ef2aSThomas Huth     default:
2335fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2336fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2337fcf5ef2aSThomas Huth         break;
2338fcf5ef2aSThomas Huth     }
2339fcf5ef2aSThomas Huth }
2340fcf5ef2aSThomas Huth 
2341fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn)
2342fcf5ef2aSThomas Huth {
2343fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_UB);
2344fcf5ef2aSThomas Huth 
2345fcf5ef2aSThomas Huth     switch (da.type) {
2346fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2347fcf5ef2aSThomas Huth         break;
2348fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2349fcf5ef2aSThomas Huth         gen_ldstub(dc, dst, addr, da.mem_idx);
2350fcf5ef2aSThomas Huth         break;
2351fcf5ef2aSThomas Huth     default:
23523db010c3SRichard Henderson         /* ??? In theory, this should be raise DAE_invalid_asi.
23533db010c3SRichard Henderson            But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1.  */
2354af00be49SEmilio G. Cota         if (tb_cflags(dc->base.tb) & CF_PARALLEL) {
2355ad75a51eSRichard Henderson             gen_helper_exit_atomic(tcg_env);
23563db010c3SRichard Henderson         } else {
235700ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
235800ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UB);
23593db010c3SRichard Henderson             TCGv_i64 s64, t64;
23603db010c3SRichard Henderson 
23613db010c3SRichard Henderson             save_state(dc);
23623db010c3SRichard Henderson             t64 = tcg_temp_new_i64();
2363ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
23643db010c3SRichard Henderson 
236500ab7e61SRichard Henderson             s64 = tcg_constant_i64(0xff);
2366ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop);
23673db010c3SRichard Henderson 
23683db010c3SRichard Henderson             tcg_gen_trunc_i64_tl(dst, t64);
23693db010c3SRichard Henderson 
23703db010c3SRichard Henderson             /* End the TB.  */
23713db010c3SRichard Henderson             dc->npc = DYNAMIC_PC;
23723db010c3SRichard Henderson         }
2373fcf5ef2aSThomas Huth         break;
2374fcf5ef2aSThomas Huth     }
2375fcf5ef2aSThomas Huth }
2376fcf5ef2aSThomas Huth #endif
2377fcf5ef2aSThomas Huth 
2378fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2379fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr,
2380fcf5ef2aSThomas Huth                         int insn, int size, int rd)
2381fcf5ef2aSThomas Huth {
2382fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ));
2383fcf5ef2aSThomas Huth     TCGv_i32 d32;
2384fcf5ef2aSThomas Huth     TCGv_i64 d64;
2385fcf5ef2aSThomas Huth 
2386fcf5ef2aSThomas Huth     switch (da.type) {
2387fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2388fcf5ef2aSThomas Huth         break;
2389fcf5ef2aSThomas Huth 
2390fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2391fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2392fcf5ef2aSThomas Huth         switch (size) {
2393fcf5ef2aSThomas Huth         case 4:
2394fcf5ef2aSThomas Huth             d32 = gen_dest_fpr_F(dc);
2395316b6783SRichard Henderson             tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN);
2396fcf5ef2aSThomas Huth             gen_store_fpr_F(dc, rd, d32);
2397fcf5ef2aSThomas Huth             break;
2398fcf5ef2aSThomas Huth         case 8:
2399fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2400fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2401fcf5ef2aSThomas Huth             break;
2402fcf5ef2aSThomas Huth         case 16:
2403fcf5ef2aSThomas Huth             d64 = tcg_temp_new_i64();
2404fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4);
2405fcf5ef2aSThomas Huth             tcg_gen_addi_tl(addr, addr, 8);
2406fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx,
2407fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2408fcf5ef2aSThomas Huth             tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2409fcf5ef2aSThomas Huth             break;
2410fcf5ef2aSThomas Huth         default:
2411fcf5ef2aSThomas Huth             g_assert_not_reached();
2412fcf5ef2aSThomas Huth         }
2413fcf5ef2aSThomas Huth         break;
2414fcf5ef2aSThomas Huth 
2415fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2416fcf5ef2aSThomas Huth         /* Valid for lddfa on aligned registers only.  */
2417fcf5ef2aSThomas Huth         if (size == 8 && (rd & 7) == 0) {
241814776ab5STony Nguyen             MemOp memop;
2419fcf5ef2aSThomas Huth             TCGv eight;
2420fcf5ef2aSThomas Huth             int i;
2421fcf5ef2aSThomas Huth 
2422fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2423fcf5ef2aSThomas Huth 
2424fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2425fcf5ef2aSThomas Huth             memop = da.memop | MO_ALIGN_64;
242600ab7e61SRichard Henderson             eight = tcg_constant_tl(8);
2427fcf5ef2aSThomas Huth             for (i = 0; ; ++i) {
2428fcf5ef2aSThomas Huth                 tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr,
2429fcf5ef2aSThomas Huth                                     da.mem_idx, memop);
2430fcf5ef2aSThomas Huth                 if (i == 7) {
2431fcf5ef2aSThomas Huth                     break;
2432fcf5ef2aSThomas Huth                 }
2433fcf5ef2aSThomas Huth                 tcg_gen_add_tl(addr, addr, eight);
2434fcf5ef2aSThomas Huth                 memop = da.memop;
2435fcf5ef2aSThomas Huth             }
2436fcf5ef2aSThomas Huth         } else {
2437fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2438fcf5ef2aSThomas Huth         }
2439fcf5ef2aSThomas Huth         break;
2440fcf5ef2aSThomas Huth 
2441fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2442fcf5ef2aSThomas Huth         /* Valid for lddfa only.  */
2443fcf5ef2aSThomas Huth         if (size == 8) {
2444fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2445316b6783SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2446316b6783SRichard Henderson                                 da.memop | MO_ALIGN);
2447fcf5ef2aSThomas Huth         } else {
2448fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2449fcf5ef2aSThomas Huth         }
2450fcf5ef2aSThomas Huth         break;
2451fcf5ef2aSThomas Huth 
2452fcf5ef2aSThomas Huth     default:
2453fcf5ef2aSThomas Huth         {
245400ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2455316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN);
2456fcf5ef2aSThomas Huth 
2457fcf5ef2aSThomas Huth             save_state(dc);
2458fcf5ef2aSThomas Huth             /* According to the table in the UA2011 manual, the only
2459fcf5ef2aSThomas Huth                other asis that are valid for ldfa/lddfa/ldqfa are
2460fcf5ef2aSThomas Huth                the NO_FAULT asis.  We still need a helper for these,
2461fcf5ef2aSThomas Huth                but we can just use the integer asi helper for them.  */
2462fcf5ef2aSThomas Huth             switch (size) {
2463fcf5ef2aSThomas Huth             case 4:
2464fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2465ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2466fcf5ef2aSThomas Huth                 d32 = gen_dest_fpr_F(dc);
2467fcf5ef2aSThomas Huth                 tcg_gen_extrl_i64_i32(d32, d64);
2468fcf5ef2aSThomas Huth                 gen_store_fpr_F(dc, rd, d32);
2469fcf5ef2aSThomas Huth                 break;
2470fcf5ef2aSThomas Huth             case 8:
2471ad75a51eSRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop);
2472fcf5ef2aSThomas Huth                 break;
2473fcf5ef2aSThomas Huth             case 16:
2474fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2475ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2476fcf5ef2aSThomas Huth                 tcg_gen_addi_tl(addr, addr, 8);
2477ad75a51eSRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop);
2478fcf5ef2aSThomas Huth                 tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2479fcf5ef2aSThomas Huth                 break;
2480fcf5ef2aSThomas Huth             default:
2481fcf5ef2aSThomas Huth                 g_assert_not_reached();
2482fcf5ef2aSThomas Huth             }
2483fcf5ef2aSThomas Huth         }
2484fcf5ef2aSThomas Huth         break;
2485fcf5ef2aSThomas Huth     }
2486fcf5ef2aSThomas Huth }
2487fcf5ef2aSThomas Huth 
2488fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr,
2489fcf5ef2aSThomas Huth                         int insn, int size, int rd)
2490fcf5ef2aSThomas Huth {
2491fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ));
2492fcf5ef2aSThomas Huth     TCGv_i32 d32;
2493fcf5ef2aSThomas Huth 
2494fcf5ef2aSThomas Huth     switch (da.type) {
2495fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2496fcf5ef2aSThomas Huth         break;
2497fcf5ef2aSThomas Huth 
2498fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2499fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2500fcf5ef2aSThomas Huth         switch (size) {
2501fcf5ef2aSThomas Huth         case 4:
2502fcf5ef2aSThomas Huth             d32 = gen_load_fpr_F(dc, rd);
2503316b6783SRichard Henderson             tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN);
2504fcf5ef2aSThomas Huth             break;
2505fcf5ef2aSThomas Huth         case 8:
2506fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2507fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2508fcf5ef2aSThomas Huth             break;
2509fcf5ef2aSThomas Huth         case 16:
2510fcf5ef2aSThomas Huth             /* Only 4-byte alignment required.  However, it is legal for the
2511fcf5ef2aSThomas Huth                cpu to signal the alignment fault, and the OS trap handler is
2512fcf5ef2aSThomas Huth                required to fix it up.  Requiring 16-byte alignment here avoids
2513fcf5ef2aSThomas Huth                having to probe the second page before performing the first
2514fcf5ef2aSThomas Huth                write.  */
2515fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2516fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_16);
2517fcf5ef2aSThomas Huth             tcg_gen_addi_tl(addr, addr, 8);
2518fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop);
2519fcf5ef2aSThomas Huth             break;
2520fcf5ef2aSThomas Huth         default:
2521fcf5ef2aSThomas Huth             g_assert_not_reached();
2522fcf5ef2aSThomas Huth         }
2523fcf5ef2aSThomas Huth         break;
2524fcf5ef2aSThomas Huth 
2525fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2526fcf5ef2aSThomas Huth         /* Valid for stdfa on aligned registers only.  */
2527fcf5ef2aSThomas Huth         if (size == 8 && (rd & 7) == 0) {
252814776ab5STony Nguyen             MemOp memop;
2529fcf5ef2aSThomas Huth             TCGv eight;
2530fcf5ef2aSThomas Huth             int i;
2531fcf5ef2aSThomas Huth 
2532fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2533fcf5ef2aSThomas Huth 
2534fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2535fcf5ef2aSThomas Huth             memop = da.memop | MO_ALIGN_64;
253600ab7e61SRichard Henderson             eight = tcg_constant_tl(8);
2537fcf5ef2aSThomas Huth             for (i = 0; ; ++i) {
2538fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr,
2539fcf5ef2aSThomas Huth                                     da.mem_idx, memop);
2540fcf5ef2aSThomas Huth                 if (i == 7) {
2541fcf5ef2aSThomas Huth                     break;
2542fcf5ef2aSThomas Huth                 }
2543fcf5ef2aSThomas Huth                 tcg_gen_add_tl(addr, addr, eight);
2544fcf5ef2aSThomas Huth                 memop = da.memop;
2545fcf5ef2aSThomas Huth             }
2546fcf5ef2aSThomas Huth         } else {
2547fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2548fcf5ef2aSThomas Huth         }
2549fcf5ef2aSThomas Huth         break;
2550fcf5ef2aSThomas Huth 
2551fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2552fcf5ef2aSThomas Huth         /* Valid for stdfa only.  */
2553fcf5ef2aSThomas Huth         if (size == 8) {
2554fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2555316b6783SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2556316b6783SRichard Henderson                                 da.memop | MO_ALIGN);
2557fcf5ef2aSThomas Huth         } else {
2558fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2559fcf5ef2aSThomas Huth         }
2560fcf5ef2aSThomas Huth         break;
2561fcf5ef2aSThomas Huth 
2562fcf5ef2aSThomas Huth     default:
2563fcf5ef2aSThomas Huth         /* According to the table in the UA2011 manual, the only
2564fcf5ef2aSThomas Huth            other asis that are valid for ldfa/lddfa/ldqfa are
2565fcf5ef2aSThomas Huth            the PST* asis, which aren't currently handled.  */
2566fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2567fcf5ef2aSThomas Huth         break;
2568fcf5ef2aSThomas Huth     }
2569fcf5ef2aSThomas Huth }
2570fcf5ef2aSThomas Huth 
2571fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd)
2572fcf5ef2aSThomas Huth {
2573fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2574fcf5ef2aSThomas Huth     TCGv_i64 hi = gen_dest_gpr(dc, rd);
2575fcf5ef2aSThomas Huth     TCGv_i64 lo = gen_dest_gpr(dc, rd + 1);
2576fcf5ef2aSThomas Huth 
2577fcf5ef2aSThomas Huth     switch (da.type) {
2578fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2579fcf5ef2aSThomas Huth         return;
2580fcf5ef2aSThomas Huth 
2581fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2582fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2583fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16);
2584fcf5ef2aSThomas Huth         tcg_gen_addi_tl(addr, addr, 8);
2585fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop);
2586fcf5ef2aSThomas Huth         break;
2587fcf5ef2aSThomas Huth 
2588fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2589fcf5ef2aSThomas Huth         {
2590fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2591fcf5ef2aSThomas Huth 
2592fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2593316b6783SRichard Henderson             tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN);
2594fcf5ef2aSThomas Huth 
2595fcf5ef2aSThomas Huth             /* Note that LE ldda acts as if each 32-bit register
2596fcf5ef2aSThomas Huth                result is byte swapped.  Having just performed one
2597fcf5ef2aSThomas Huth                64-bit bswap, we need now to swap the writebacks.  */
2598fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2599fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(lo, hi, tmp);
2600fcf5ef2aSThomas Huth             } else {
2601fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(hi, lo, tmp);
2602fcf5ef2aSThomas Huth             }
2603fcf5ef2aSThomas Huth         }
2604fcf5ef2aSThomas Huth         break;
2605fcf5ef2aSThomas Huth 
2606fcf5ef2aSThomas Huth     default:
2607fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2608fcf5ef2aSThomas Huth            for ldda, and this should raise DAE_invalid_asi.  However,
2609fcf5ef2aSThomas Huth            real hardware allows others.  This can be seen with e.g.
2610fcf5ef2aSThomas Huth            FreeBSD 10.3 wrt ASI_IC_TAG.  */
2611fcf5ef2aSThomas Huth         {
261200ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
261300ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop);
2614fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2615fcf5ef2aSThomas Huth 
2616fcf5ef2aSThomas Huth             save_state(dc);
2617ad75a51eSRichard Henderson             gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop);
2618fcf5ef2aSThomas Huth 
2619fcf5ef2aSThomas Huth             /* See above.  */
2620fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2621fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(lo, hi, tmp);
2622fcf5ef2aSThomas Huth             } else {
2623fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(hi, lo, tmp);
2624fcf5ef2aSThomas Huth             }
2625fcf5ef2aSThomas Huth         }
2626fcf5ef2aSThomas Huth         break;
2627fcf5ef2aSThomas Huth     }
2628fcf5ef2aSThomas Huth 
2629fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2630fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd + 1, lo);
2631fcf5ef2aSThomas Huth }
2632fcf5ef2aSThomas Huth 
2633fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr,
2634fcf5ef2aSThomas Huth                          int insn, int rd)
2635fcf5ef2aSThomas Huth {
2636fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2637fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2638fcf5ef2aSThomas Huth 
2639fcf5ef2aSThomas Huth     switch (da.type) {
2640fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2641fcf5ef2aSThomas Huth         break;
2642fcf5ef2aSThomas Huth 
2643fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2644fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2645fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16);
2646fcf5ef2aSThomas Huth         tcg_gen_addi_tl(addr, addr, 8);
2647fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop);
2648fcf5ef2aSThomas Huth         break;
2649fcf5ef2aSThomas Huth 
2650fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2651fcf5ef2aSThomas Huth         {
2652fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2653fcf5ef2aSThomas Huth 
2654fcf5ef2aSThomas Huth             /* Note that LE stda acts as if each 32-bit register result is
2655fcf5ef2aSThomas Huth                byte swapped.  We will perform one 64-bit LE store, so now
2656fcf5ef2aSThomas Huth                we must swap the order of the construction.  */
2657fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2658fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, lo, hi);
2659fcf5ef2aSThomas Huth             } else {
2660fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, hi, lo);
2661fcf5ef2aSThomas Huth             }
2662fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2663316b6783SRichard Henderson             tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2664fcf5ef2aSThomas Huth         }
2665fcf5ef2aSThomas Huth         break;
2666fcf5ef2aSThomas Huth 
2667fcf5ef2aSThomas Huth     default:
2668fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2669fcf5ef2aSThomas Huth            for stda, and this should raise DAE_invalid_asi.  */
2670fcf5ef2aSThomas Huth         {
267100ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
267200ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop);
2673fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2674fcf5ef2aSThomas Huth 
2675fcf5ef2aSThomas Huth             /* See above.  */
2676fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2677fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, lo, hi);
2678fcf5ef2aSThomas Huth             } else {
2679fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, hi, lo);
2680fcf5ef2aSThomas Huth             }
2681fcf5ef2aSThomas Huth 
2682fcf5ef2aSThomas Huth             save_state(dc);
2683ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2684fcf5ef2aSThomas Huth         }
2685fcf5ef2aSThomas Huth         break;
2686fcf5ef2aSThomas Huth     }
2687fcf5ef2aSThomas Huth }
2688fcf5ef2aSThomas Huth 
2689fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv,
2690fcf5ef2aSThomas Huth                          int insn, int rd)
2691fcf5ef2aSThomas Huth {
2692fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2693fcf5ef2aSThomas Huth     TCGv oldv;
2694fcf5ef2aSThomas Huth 
2695fcf5ef2aSThomas Huth     switch (da.type) {
2696fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2697fcf5ef2aSThomas Huth         return;
2698fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2699fcf5ef2aSThomas Huth         oldv = tcg_temp_new();
2700fcf5ef2aSThomas Huth         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd),
2701316b6783SRichard Henderson                                   da.mem_idx, da.memop | MO_ALIGN);
2702fcf5ef2aSThomas Huth         gen_store_gpr(dc, rd, oldv);
2703fcf5ef2aSThomas Huth         break;
2704fcf5ef2aSThomas Huth     default:
2705fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2706fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2707fcf5ef2aSThomas Huth         break;
2708fcf5ef2aSThomas Huth     }
2709fcf5ef2aSThomas Huth }
2710fcf5ef2aSThomas Huth 
2711fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY)
2712fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd)
2713fcf5ef2aSThomas Huth {
2714fcf5ef2aSThomas Huth     /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12,
2715fcf5ef2aSThomas Huth        whereby "rd + 1" elicits "error: array subscript is above array".
2716fcf5ef2aSThomas Huth        Since we have already asserted that rd is even, the semantics
2717fcf5ef2aSThomas Huth        are unchanged.  */
2718fcf5ef2aSThomas Huth     TCGv lo = gen_dest_gpr(dc, rd | 1);
2719fcf5ef2aSThomas Huth     TCGv hi = gen_dest_gpr(dc, rd);
2720fcf5ef2aSThomas Huth     TCGv_i64 t64 = tcg_temp_new_i64();
2721fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2722fcf5ef2aSThomas Huth 
2723fcf5ef2aSThomas Huth     switch (da.type) {
2724fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2725fcf5ef2aSThomas Huth         return;
2726fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2727fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2728316b6783SRichard Henderson         tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2729fcf5ef2aSThomas Huth         break;
2730fcf5ef2aSThomas Huth     default:
2731fcf5ef2aSThomas Huth         {
273200ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
273300ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UQ);
2734fcf5ef2aSThomas Huth 
2735fcf5ef2aSThomas Huth             save_state(dc);
2736ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
2737fcf5ef2aSThomas Huth         }
2738fcf5ef2aSThomas Huth         break;
2739fcf5ef2aSThomas Huth     }
2740fcf5ef2aSThomas Huth 
2741fcf5ef2aSThomas Huth     tcg_gen_extr_i64_i32(lo, hi, t64);
2742fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd | 1, lo);
2743fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2744fcf5ef2aSThomas Huth }
2745fcf5ef2aSThomas Huth 
2746fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr,
2747fcf5ef2aSThomas Huth                          int insn, int rd)
2748fcf5ef2aSThomas Huth {
2749fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2750fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2751fcf5ef2aSThomas Huth     TCGv_i64 t64 = tcg_temp_new_i64();
2752fcf5ef2aSThomas Huth 
2753fcf5ef2aSThomas Huth     tcg_gen_concat_tl_i64(t64, lo, hi);
2754fcf5ef2aSThomas Huth 
2755fcf5ef2aSThomas Huth     switch (da.type) {
2756fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2757fcf5ef2aSThomas Huth         break;
2758fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2759fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2760316b6783SRichard Henderson         tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2761fcf5ef2aSThomas Huth         break;
2762fcf5ef2aSThomas Huth     case GET_ASI_BFILL:
2763fcf5ef2aSThomas Huth         /* Store 32 bytes of T64 to ADDR.  */
2764fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 8-byte alignment, dropping
2765fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2766fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2767fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2768fcf5ef2aSThomas Huth         {
2769fcf5ef2aSThomas Huth             TCGv d_addr = tcg_temp_new();
277000ab7e61SRichard Henderson             TCGv eight = tcg_constant_tl(8);
2771fcf5ef2aSThomas Huth             int i;
2772fcf5ef2aSThomas Huth 
2773fcf5ef2aSThomas Huth             tcg_gen_andi_tl(d_addr, addr, -8);
2774fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 8) {
2775fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop);
2776fcf5ef2aSThomas Huth                 tcg_gen_add_tl(d_addr, d_addr, eight);
2777fcf5ef2aSThomas Huth             }
2778fcf5ef2aSThomas Huth         }
2779fcf5ef2aSThomas Huth         break;
2780fcf5ef2aSThomas Huth     default:
2781fcf5ef2aSThomas Huth         {
278200ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
278300ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UQ);
2784fcf5ef2aSThomas Huth 
2785fcf5ef2aSThomas Huth             save_state(dc);
2786ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2787fcf5ef2aSThomas Huth         }
2788fcf5ef2aSThomas Huth         break;
2789fcf5ef2aSThomas Huth     }
2790fcf5ef2aSThomas Huth }
2791fcf5ef2aSThomas Huth #endif
2792fcf5ef2aSThomas Huth 
2793fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn)
2794fcf5ef2aSThomas Huth {
2795fcf5ef2aSThomas Huth     unsigned int rs1 = GET_FIELD(insn, 13, 17);
2796fcf5ef2aSThomas Huth     return gen_load_gpr(dc, rs1);
2797fcf5ef2aSThomas Huth }
2798fcf5ef2aSThomas Huth 
2799fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn)
2800fcf5ef2aSThomas Huth {
2801fcf5ef2aSThomas Huth     if (IS_IMM) { /* immediate */
2802fcf5ef2aSThomas Huth         target_long simm = GET_FIELDs(insn, 19, 31);
280352123f14SRichard Henderson         TCGv t = tcg_temp_new();
2804fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, simm);
2805fcf5ef2aSThomas Huth         return t;
2806fcf5ef2aSThomas Huth     } else {      /* register */
2807fcf5ef2aSThomas Huth         unsigned int rs2 = GET_FIELD(insn, 27, 31);
2808fcf5ef2aSThomas Huth         return gen_load_gpr(dc, rs2);
2809fcf5ef2aSThomas Huth     }
2810fcf5ef2aSThomas Huth }
2811fcf5ef2aSThomas Huth 
2812fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2813fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2814fcf5ef2aSThomas Huth {
2815fcf5ef2aSThomas Huth     TCGv_i32 c32, zero, dst, s1, s2;
2816fcf5ef2aSThomas Huth 
2817fcf5ef2aSThomas Huth     /* We have two choices here: extend the 32 bit data and use movcond_i64,
2818fcf5ef2aSThomas Huth        or fold the comparison down to 32 bits and use movcond_i32.  Choose
2819fcf5ef2aSThomas Huth        the later.  */
2820fcf5ef2aSThomas Huth     c32 = tcg_temp_new_i32();
2821fcf5ef2aSThomas Huth     if (cmp->is_bool) {
2822fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, cmp->c1);
2823fcf5ef2aSThomas Huth     } else {
2824fcf5ef2aSThomas Huth         TCGv_i64 c64 = tcg_temp_new_i64();
2825fcf5ef2aSThomas Huth         tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2);
2826fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, c64);
2827fcf5ef2aSThomas Huth     }
2828fcf5ef2aSThomas Huth 
2829fcf5ef2aSThomas Huth     s1 = gen_load_fpr_F(dc, rs);
2830fcf5ef2aSThomas Huth     s2 = gen_load_fpr_F(dc, rd);
2831fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
283200ab7e61SRichard Henderson     zero = tcg_constant_i32(0);
2833fcf5ef2aSThomas Huth 
2834fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2);
2835fcf5ef2aSThomas Huth 
2836fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
2837fcf5ef2aSThomas Huth }
2838fcf5ef2aSThomas Huth 
2839fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2840fcf5ef2aSThomas Huth {
2841fcf5ef2aSThomas Huth     TCGv_i64 dst = gen_dest_fpr_D(dc, rd);
2842fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2,
2843fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rs),
2844fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rd));
2845fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
2846fcf5ef2aSThomas Huth }
2847fcf5ef2aSThomas Huth 
2848fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2849fcf5ef2aSThomas Huth {
2850fcf5ef2aSThomas Huth     int qd = QFPREG(rd);
2851fcf5ef2aSThomas Huth     int qs = QFPREG(rs);
2852fcf5ef2aSThomas Huth 
2853fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2,
2854fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2], cpu_fpr[qd / 2]);
2855fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2,
2856fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]);
2857fcf5ef2aSThomas Huth 
2858fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, qd);
2859fcf5ef2aSThomas Huth }
2860fcf5ef2aSThomas Huth 
2861fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
2862ad75a51eSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_env tcg_env)
2863fcf5ef2aSThomas Huth {
2864fcf5ef2aSThomas Huth     TCGv_i32 r_tl = tcg_temp_new_i32();
2865fcf5ef2aSThomas Huth 
2866fcf5ef2aSThomas Huth     /* load env->tl into r_tl */
2867ad75a51eSRichard Henderson     tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl));
2868fcf5ef2aSThomas Huth 
2869fcf5ef2aSThomas Huth     /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */
2870fcf5ef2aSThomas Huth     tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK);
2871fcf5ef2aSThomas Huth 
2872fcf5ef2aSThomas Huth     /* calculate offset to current trap state from env->ts, reuse r_tl */
2873fcf5ef2aSThomas Huth     tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state));
2874ad75a51eSRichard Henderson     tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts));
2875fcf5ef2aSThomas Huth 
2876fcf5ef2aSThomas Huth     /* tsptr = env->ts[env->tl & MAXTL_MASK] */
2877fcf5ef2aSThomas Huth     {
2878fcf5ef2aSThomas Huth         TCGv_ptr r_tl_tmp = tcg_temp_new_ptr();
2879fcf5ef2aSThomas Huth         tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl);
2880fcf5ef2aSThomas Huth         tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp);
2881fcf5ef2aSThomas Huth     }
2882fcf5ef2aSThomas Huth }
2883fcf5ef2aSThomas Huth #endif
2884fcf5ef2aSThomas Huth 
2885fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2,
2886fcf5ef2aSThomas Huth                      int width, bool cc, bool left)
2887fcf5ef2aSThomas Huth {
2888905a83deSRichard Henderson     TCGv lo1, lo2;
2889fcf5ef2aSThomas Huth     uint64_t amask, tabl, tabr;
2890fcf5ef2aSThomas Huth     int shift, imask, omask;
2891fcf5ef2aSThomas Huth 
2892fcf5ef2aSThomas Huth     if (cc) {
2893fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, s1);
2894fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, s2);
2895fcf5ef2aSThomas Huth         tcg_gen_sub_tl(cpu_cc_dst, s1, s2);
2896fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
2897fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_SUB;
2898fcf5ef2aSThomas Huth     }
2899fcf5ef2aSThomas Huth 
2900fcf5ef2aSThomas Huth     /* Theory of operation: there are two tables, left and right (not to
2901fcf5ef2aSThomas Huth        be confused with the left and right versions of the opcode).  These
2902fcf5ef2aSThomas Huth        are indexed by the low 3 bits of the inputs.  To make things "easy",
2903fcf5ef2aSThomas Huth        these tables are loaded into two constants, TABL and TABR below.
2904fcf5ef2aSThomas Huth        The operation index = (input & imask) << shift calculates the index
2905fcf5ef2aSThomas Huth        into the constant, while val = (table >> index) & omask calculates
2906fcf5ef2aSThomas Huth        the value we're looking for.  */
2907fcf5ef2aSThomas Huth     switch (width) {
2908fcf5ef2aSThomas Huth     case 8:
2909fcf5ef2aSThomas Huth         imask = 0x7;
2910fcf5ef2aSThomas Huth         shift = 3;
2911fcf5ef2aSThomas Huth         omask = 0xff;
2912fcf5ef2aSThomas Huth         if (left) {
2913fcf5ef2aSThomas Huth             tabl = 0x80c0e0f0f8fcfeffULL;
2914fcf5ef2aSThomas Huth             tabr = 0xff7f3f1f0f070301ULL;
2915fcf5ef2aSThomas Huth         } else {
2916fcf5ef2aSThomas Huth             tabl = 0x0103070f1f3f7fffULL;
2917fcf5ef2aSThomas Huth             tabr = 0xfffefcf8f0e0c080ULL;
2918fcf5ef2aSThomas Huth         }
2919fcf5ef2aSThomas Huth         break;
2920fcf5ef2aSThomas Huth     case 16:
2921fcf5ef2aSThomas Huth         imask = 0x6;
2922fcf5ef2aSThomas Huth         shift = 1;
2923fcf5ef2aSThomas Huth         omask = 0xf;
2924fcf5ef2aSThomas Huth         if (left) {
2925fcf5ef2aSThomas Huth             tabl = 0x8cef;
2926fcf5ef2aSThomas Huth             tabr = 0xf731;
2927fcf5ef2aSThomas Huth         } else {
2928fcf5ef2aSThomas Huth             tabl = 0x137f;
2929fcf5ef2aSThomas Huth             tabr = 0xfec8;
2930fcf5ef2aSThomas Huth         }
2931fcf5ef2aSThomas Huth         break;
2932fcf5ef2aSThomas Huth     case 32:
2933fcf5ef2aSThomas Huth         imask = 0x4;
2934fcf5ef2aSThomas Huth         shift = 0;
2935fcf5ef2aSThomas Huth         omask = 0x3;
2936fcf5ef2aSThomas Huth         if (left) {
2937fcf5ef2aSThomas Huth             tabl = (2 << 2) | 3;
2938fcf5ef2aSThomas Huth             tabr = (3 << 2) | 1;
2939fcf5ef2aSThomas Huth         } else {
2940fcf5ef2aSThomas Huth             tabl = (1 << 2) | 3;
2941fcf5ef2aSThomas Huth             tabr = (3 << 2) | 2;
2942fcf5ef2aSThomas Huth         }
2943fcf5ef2aSThomas Huth         break;
2944fcf5ef2aSThomas Huth     default:
2945fcf5ef2aSThomas Huth         abort();
2946fcf5ef2aSThomas Huth     }
2947fcf5ef2aSThomas Huth 
2948fcf5ef2aSThomas Huth     lo1 = tcg_temp_new();
2949fcf5ef2aSThomas Huth     lo2 = tcg_temp_new();
2950fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo1, s1, imask);
2951fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo2, s2, imask);
2952fcf5ef2aSThomas Huth     tcg_gen_shli_tl(lo1, lo1, shift);
2953fcf5ef2aSThomas Huth     tcg_gen_shli_tl(lo2, lo2, shift);
2954fcf5ef2aSThomas Huth 
2955905a83deSRichard Henderson     tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1);
2956905a83deSRichard Henderson     tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2);
2957e3ebbadeSRichard Henderson     tcg_gen_andi_tl(lo1, lo1, omask);
2958fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo2, lo2, omask);
2959fcf5ef2aSThomas Huth 
2960fcf5ef2aSThomas Huth     amask = -8;
2961fcf5ef2aSThomas Huth     if (AM_CHECK(dc)) {
2962fcf5ef2aSThomas Huth         amask &= 0xffffffffULL;
2963fcf5ef2aSThomas Huth     }
2964fcf5ef2aSThomas Huth     tcg_gen_andi_tl(s1, s1, amask);
2965fcf5ef2aSThomas Huth     tcg_gen_andi_tl(s2, s2, amask);
2966fcf5ef2aSThomas Huth 
2967e3ebbadeSRichard Henderson     /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */
2968e3ebbadeSRichard Henderson     tcg_gen_and_tl(lo2, lo2, lo1);
2969e3ebbadeSRichard Henderson     tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2);
2970fcf5ef2aSThomas Huth }
2971fcf5ef2aSThomas Huth 
2972fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left)
2973fcf5ef2aSThomas Huth {
2974fcf5ef2aSThomas Huth     TCGv tmp = tcg_temp_new();
2975fcf5ef2aSThomas Huth 
2976fcf5ef2aSThomas Huth     tcg_gen_add_tl(tmp, s1, s2);
2977fcf5ef2aSThomas Huth     tcg_gen_andi_tl(dst, tmp, -8);
2978fcf5ef2aSThomas Huth     if (left) {
2979fcf5ef2aSThomas Huth         tcg_gen_neg_tl(tmp, tmp);
2980fcf5ef2aSThomas Huth     }
2981fcf5ef2aSThomas Huth     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
2982fcf5ef2aSThomas Huth }
2983fcf5ef2aSThomas Huth 
2984fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2)
2985fcf5ef2aSThomas Huth {
2986fcf5ef2aSThomas Huth     TCGv t1, t2, shift;
2987fcf5ef2aSThomas Huth 
2988fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2989fcf5ef2aSThomas Huth     t2 = tcg_temp_new();
2990fcf5ef2aSThomas Huth     shift = tcg_temp_new();
2991fcf5ef2aSThomas Huth 
2992fcf5ef2aSThomas Huth     tcg_gen_andi_tl(shift, gsr, 7);
2993fcf5ef2aSThomas Huth     tcg_gen_shli_tl(shift, shift, 3);
2994fcf5ef2aSThomas Huth     tcg_gen_shl_tl(t1, s1, shift);
2995fcf5ef2aSThomas Huth 
2996fcf5ef2aSThomas Huth     /* A shift of 64 does not produce 0 in TCG.  Divide this into a
2997fcf5ef2aSThomas Huth        shift of (up to 63) followed by a constant shift of 1.  */
2998fcf5ef2aSThomas Huth     tcg_gen_xori_tl(shift, shift, 63);
2999fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t2, s2, shift);
3000fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t2, t2, 1);
3001fcf5ef2aSThomas Huth 
3002fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, t1, t2);
3003fcf5ef2aSThomas Huth }
3004fcf5ef2aSThomas Huth #endif
3005fcf5ef2aSThomas Huth 
3006fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE)                      \
3007fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
3008fcf5ef2aSThomas Huth         goto illegal_insn;
3009fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE)                     \
3010fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
3011fcf5ef2aSThomas Huth         goto nfpu_insn;
3012fcf5ef2aSThomas Huth 
3013fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */
3014fcf5ef2aSThomas Huth static void disas_sparc_insn(DisasContext * dc, unsigned int insn)
3015fcf5ef2aSThomas Huth {
3016fcf5ef2aSThomas Huth     unsigned int opc, rs1, rs2, rd;
3017fcf5ef2aSThomas Huth     TCGv cpu_src1, cpu_src2;
3018fcf5ef2aSThomas Huth     TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32;
3019fcf5ef2aSThomas Huth     TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64;
3020fcf5ef2aSThomas Huth     target_long simm;
3021fcf5ef2aSThomas Huth 
3022fcf5ef2aSThomas Huth     opc = GET_FIELD(insn, 0, 1);
3023fcf5ef2aSThomas Huth     rd = GET_FIELD(insn, 2, 6);
3024fcf5ef2aSThomas Huth 
3025fcf5ef2aSThomas Huth     switch (opc) {
3026fcf5ef2aSThomas Huth     case 0:                     /* branches/sethi */
3027fcf5ef2aSThomas Huth         {
3028fcf5ef2aSThomas Huth             unsigned int xop = GET_FIELD(insn, 7, 9);
3029fcf5ef2aSThomas Huth             int32_t target;
3030fcf5ef2aSThomas Huth             switch (xop) {
3031fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3032fcf5ef2aSThomas Huth             case 0x1:           /* V9 BPcc */
3033fcf5ef2aSThomas Huth                 {
3034fcf5ef2aSThomas Huth                     int cc;
3035fcf5ef2aSThomas Huth 
3036fcf5ef2aSThomas Huth                     target = GET_FIELD_SP(insn, 0, 18);
3037fcf5ef2aSThomas Huth                     target = sign_extend(target, 19);
3038fcf5ef2aSThomas Huth                     target <<= 2;
3039fcf5ef2aSThomas Huth                     cc = GET_FIELD_SP(insn, 20, 21);
3040fcf5ef2aSThomas Huth                     if (cc == 0)
3041fcf5ef2aSThomas Huth                         do_branch(dc, target, insn, 0);
3042fcf5ef2aSThomas Huth                     else if (cc == 2)
3043fcf5ef2aSThomas Huth                         do_branch(dc, target, insn, 1);
3044fcf5ef2aSThomas Huth                     else
3045fcf5ef2aSThomas Huth                         goto illegal_insn;
3046fcf5ef2aSThomas Huth                     goto jmp_insn;
3047fcf5ef2aSThomas Huth                 }
3048fcf5ef2aSThomas Huth             case 0x3:           /* V9 BPr */
3049fcf5ef2aSThomas Huth                 {
3050fcf5ef2aSThomas Huth                     target = GET_FIELD_SP(insn, 0, 13) |
3051fcf5ef2aSThomas Huth                         (GET_FIELD_SP(insn, 20, 21) << 14);
3052fcf5ef2aSThomas Huth                     target = sign_extend(target, 16);
3053fcf5ef2aSThomas Huth                     target <<= 2;
3054fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
3055fcf5ef2aSThomas Huth                     do_branch_reg(dc, target, insn, cpu_src1);
3056fcf5ef2aSThomas Huth                     goto jmp_insn;
3057fcf5ef2aSThomas Huth                 }
3058fcf5ef2aSThomas Huth             case 0x5:           /* V9 FBPcc */
3059fcf5ef2aSThomas Huth                 {
3060fcf5ef2aSThomas Huth                     int cc = GET_FIELD_SP(insn, 20, 21);
3061fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
3062fcf5ef2aSThomas Huth                         goto jmp_insn;
3063fcf5ef2aSThomas Huth                     }
3064fcf5ef2aSThomas Huth                     target = GET_FIELD_SP(insn, 0, 18);
3065fcf5ef2aSThomas Huth                     target = sign_extend(target, 19);
3066fcf5ef2aSThomas Huth                     target <<= 2;
3067fcf5ef2aSThomas Huth                     do_fbranch(dc, target, insn, cc);
3068fcf5ef2aSThomas Huth                     goto jmp_insn;
3069fcf5ef2aSThomas Huth                 }
3070fcf5ef2aSThomas Huth #else
3071fcf5ef2aSThomas Huth             case 0x7:           /* CBN+x */
3072fcf5ef2aSThomas Huth                 {
3073fcf5ef2aSThomas Huth                     goto ncp_insn;
3074fcf5ef2aSThomas Huth                 }
3075fcf5ef2aSThomas Huth #endif
3076fcf5ef2aSThomas Huth             case 0x2:           /* BN+x */
3077fcf5ef2aSThomas Huth                 {
3078fcf5ef2aSThomas Huth                     target = GET_FIELD(insn, 10, 31);
3079fcf5ef2aSThomas Huth                     target = sign_extend(target, 22);
3080fcf5ef2aSThomas Huth                     target <<= 2;
3081fcf5ef2aSThomas Huth                     do_branch(dc, target, insn, 0);
3082fcf5ef2aSThomas Huth                     goto jmp_insn;
3083fcf5ef2aSThomas Huth                 }
3084fcf5ef2aSThomas Huth             case 0x6:           /* FBN+x */
3085fcf5ef2aSThomas Huth                 {
3086fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
3087fcf5ef2aSThomas Huth                         goto jmp_insn;
3088fcf5ef2aSThomas Huth                     }
3089fcf5ef2aSThomas Huth                     target = GET_FIELD(insn, 10, 31);
3090fcf5ef2aSThomas Huth                     target = sign_extend(target, 22);
3091fcf5ef2aSThomas Huth                     target <<= 2;
3092fcf5ef2aSThomas Huth                     do_fbranch(dc, target, insn, 0);
3093fcf5ef2aSThomas Huth                     goto jmp_insn;
3094fcf5ef2aSThomas Huth                 }
3095fcf5ef2aSThomas Huth             case 0x4:           /* SETHI */
3096fcf5ef2aSThomas Huth                 /* Special-case %g0 because that's the canonical nop.  */
3097fcf5ef2aSThomas Huth                 if (rd) {
3098fcf5ef2aSThomas Huth                     uint32_t value = GET_FIELD(insn, 10, 31);
3099fcf5ef2aSThomas Huth                     TCGv t = gen_dest_gpr(dc, rd);
3100fcf5ef2aSThomas Huth                     tcg_gen_movi_tl(t, value << 10);
3101fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, t);
3102fcf5ef2aSThomas Huth                 }
3103fcf5ef2aSThomas Huth                 break;
3104fcf5ef2aSThomas Huth             case 0x0:           /* UNIMPL */
3105fcf5ef2aSThomas Huth             default:
3106fcf5ef2aSThomas Huth                 goto illegal_insn;
3107fcf5ef2aSThomas Huth             }
3108fcf5ef2aSThomas Huth             break;
3109fcf5ef2aSThomas Huth         }
3110fcf5ef2aSThomas Huth         break;
3111fcf5ef2aSThomas Huth     case 1:                     /*CALL*/
3112fcf5ef2aSThomas Huth         {
3113fcf5ef2aSThomas Huth             target_long target = GET_FIELDs(insn, 2, 31) << 2;
3114fcf5ef2aSThomas Huth             TCGv o7 = gen_dest_gpr(dc, 15);
3115fcf5ef2aSThomas Huth 
3116fcf5ef2aSThomas Huth             tcg_gen_movi_tl(o7, dc->pc);
3117fcf5ef2aSThomas Huth             gen_store_gpr(dc, 15, o7);
3118fcf5ef2aSThomas Huth             target += dc->pc;
3119fcf5ef2aSThomas Huth             gen_mov_pc_npc(dc);
3120fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3121fcf5ef2aSThomas Huth             if (unlikely(AM_CHECK(dc))) {
3122fcf5ef2aSThomas Huth                 target &= 0xffffffffULL;
3123fcf5ef2aSThomas Huth             }
3124fcf5ef2aSThomas Huth #endif
3125fcf5ef2aSThomas Huth             dc->npc = target;
3126fcf5ef2aSThomas Huth         }
3127fcf5ef2aSThomas Huth         goto jmp_insn;
3128fcf5ef2aSThomas Huth     case 2:                     /* FPU & Logical Operations */
3129fcf5ef2aSThomas Huth         {
3130fcf5ef2aSThomas Huth             unsigned int xop = GET_FIELD(insn, 7, 12);
313152123f14SRichard Henderson             TCGv cpu_dst = tcg_temp_new();
3132fcf5ef2aSThomas Huth             TCGv cpu_tmp0;
3133fcf5ef2aSThomas Huth 
3134fcf5ef2aSThomas Huth             if (xop == 0x3a) {  /* generate trap */
3135fcf5ef2aSThomas Huth                 int cond = GET_FIELD(insn, 3, 6);
3136fcf5ef2aSThomas Huth                 TCGv_i32 trap;
3137fcf5ef2aSThomas Huth                 TCGLabel *l1 = NULL;
3138fcf5ef2aSThomas Huth                 int mask;
3139fcf5ef2aSThomas Huth 
3140fcf5ef2aSThomas Huth                 if (cond == 0) {
3141fcf5ef2aSThomas Huth                     /* Trap never.  */
3142fcf5ef2aSThomas Huth                     break;
3143fcf5ef2aSThomas Huth                 }
3144fcf5ef2aSThomas Huth 
3145fcf5ef2aSThomas Huth                 save_state(dc);
3146fcf5ef2aSThomas Huth 
3147fcf5ef2aSThomas Huth                 if (cond != 8) {
3148fcf5ef2aSThomas Huth                     /* Conditional trap.  */
3149fcf5ef2aSThomas Huth                     DisasCompare cmp;
3150fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3151fcf5ef2aSThomas Huth                     /* V9 icc/xcc */
3152fcf5ef2aSThomas Huth                     int cc = GET_FIELD_SP(insn, 11, 12);
3153fcf5ef2aSThomas Huth                     if (cc == 0) {
3154fcf5ef2aSThomas Huth                         gen_compare(&cmp, 0, cond, dc);
3155fcf5ef2aSThomas Huth                     } else if (cc == 2) {
3156fcf5ef2aSThomas Huth                         gen_compare(&cmp, 1, cond, dc);
3157fcf5ef2aSThomas Huth                     } else {
3158fcf5ef2aSThomas Huth                         goto illegal_insn;
3159fcf5ef2aSThomas Huth                     }
3160fcf5ef2aSThomas Huth #else
3161fcf5ef2aSThomas Huth                     gen_compare(&cmp, 0, cond, dc);
3162fcf5ef2aSThomas Huth #endif
3163fcf5ef2aSThomas Huth                     l1 = gen_new_label();
3164fcf5ef2aSThomas Huth                     tcg_gen_brcond_tl(tcg_invert_cond(cmp.cond),
3165fcf5ef2aSThomas Huth                                       cmp.c1, cmp.c2, l1);
3166fcf5ef2aSThomas Huth                 }
3167fcf5ef2aSThomas Huth 
3168fcf5ef2aSThomas Huth                 mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc)
3169fcf5ef2aSThomas Huth                         ? UA2005_HTRAP_MASK : V8_TRAP_MASK);
3170fcf5ef2aSThomas Huth 
3171fcf5ef2aSThomas Huth                 /* Don't use the normal temporaries, as they may well have
3172fcf5ef2aSThomas Huth                    gone out of scope with the branch above.  While we're
3173fcf5ef2aSThomas Huth                    doing that we might as well pre-truncate to 32-bit.  */
3174fcf5ef2aSThomas Huth                 trap = tcg_temp_new_i32();
3175fcf5ef2aSThomas Huth 
3176fcf5ef2aSThomas Huth                 rs1 = GET_FIELD_SP(insn, 14, 18);
3177fcf5ef2aSThomas Huth                 if (IS_IMM) {
31785c65df36SArtyom Tarasenko                     rs2 = GET_FIELD_SP(insn, 0, 7);
3179fcf5ef2aSThomas Huth                     if (rs1 == 0) {
3180fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(trap, (rs2 & mask) + TT_TRAP);
3181fcf5ef2aSThomas Huth                         /* Signal that the trap value is fully constant.  */
3182fcf5ef2aSThomas Huth                         mask = 0;
3183fcf5ef2aSThomas Huth                     } else {
3184fcf5ef2aSThomas Huth                         TCGv t1 = gen_load_gpr(dc, rs1);
3185fcf5ef2aSThomas Huth                         tcg_gen_trunc_tl_i32(trap, t1);
3186fcf5ef2aSThomas Huth                         tcg_gen_addi_i32(trap, trap, rs2);
3187fcf5ef2aSThomas Huth                     }
3188fcf5ef2aSThomas Huth                 } else {
3189fcf5ef2aSThomas Huth                     TCGv t1, t2;
3190fcf5ef2aSThomas Huth                     rs2 = GET_FIELD_SP(insn, 0, 4);
3191fcf5ef2aSThomas Huth                     t1 = gen_load_gpr(dc, rs1);
3192fcf5ef2aSThomas Huth                     t2 = gen_load_gpr(dc, rs2);
3193fcf5ef2aSThomas Huth                     tcg_gen_add_tl(t1, t1, t2);
3194fcf5ef2aSThomas Huth                     tcg_gen_trunc_tl_i32(trap, t1);
3195fcf5ef2aSThomas Huth                 }
3196fcf5ef2aSThomas Huth                 if (mask != 0) {
3197fcf5ef2aSThomas Huth                     tcg_gen_andi_i32(trap, trap, mask);
3198fcf5ef2aSThomas Huth                     tcg_gen_addi_i32(trap, trap, TT_TRAP);
3199fcf5ef2aSThomas Huth                 }
3200fcf5ef2aSThomas Huth 
3201ad75a51eSRichard Henderson                 gen_helper_raise_exception(tcg_env, trap);
3202fcf5ef2aSThomas Huth 
3203fcf5ef2aSThomas Huth                 if (cond == 8) {
3204fcf5ef2aSThomas Huth                     /* An unconditional trap ends the TB.  */
3205af00be49SEmilio G. Cota                     dc->base.is_jmp = DISAS_NORETURN;
3206fcf5ef2aSThomas Huth                     goto jmp_insn;
3207fcf5ef2aSThomas Huth                 } else {
3208fcf5ef2aSThomas Huth                     /* A conditional trap falls through to the next insn.  */
3209fcf5ef2aSThomas Huth                     gen_set_label(l1);
3210fcf5ef2aSThomas Huth                     break;
3211fcf5ef2aSThomas Huth                 }
3212fcf5ef2aSThomas Huth             } else if (xop == 0x28) {
3213fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
3214fcf5ef2aSThomas Huth                 switch(rs1) {
3215fcf5ef2aSThomas Huth                 case 0: /* rdy */
3216fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
3217fcf5ef2aSThomas Huth                 case 0x01 ... 0x0e: /* undefined in the SPARCv8
3218fcf5ef2aSThomas Huth                                        manual, rdy on the microSPARC
3219fcf5ef2aSThomas Huth                                        II */
3220fcf5ef2aSThomas Huth                 case 0x0f:          /* stbar in the SPARCv8 manual,
3221fcf5ef2aSThomas Huth                                        rdy on the microSPARC II */
3222fcf5ef2aSThomas Huth                 case 0x10 ... 0x1f: /* implementation-dependent in the
3223fcf5ef2aSThomas Huth                                        SPARCv8 manual, rdy on the
3224fcf5ef2aSThomas Huth                                        microSPARC II */
3225fcf5ef2aSThomas Huth                     /* Read Asr17 */
3226fcf5ef2aSThomas Huth                     if (rs1 == 0x11 && dc->def->features & CPU_FEATURE_ASR17) {
3227fcf5ef2aSThomas Huth                         TCGv t = gen_dest_gpr(dc, rd);
3228fcf5ef2aSThomas Huth                         /* Read Asr17 for a Leon3 monoprocessor */
3229fcf5ef2aSThomas Huth                         tcg_gen_movi_tl(t, (1 << 8) | (dc->def->nwindows - 1));
3230fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, t);
3231fcf5ef2aSThomas Huth                         break;
3232fcf5ef2aSThomas Huth                     }
3233fcf5ef2aSThomas Huth #endif
3234fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_y);
3235fcf5ef2aSThomas Huth                     break;
3236fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3237fcf5ef2aSThomas Huth                 case 0x2: /* V9 rdccr */
3238fcf5ef2aSThomas Huth                     update_psr(dc);
3239ad75a51eSRichard Henderson                     gen_helper_rdccr(cpu_dst, tcg_env);
3240fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
3241fcf5ef2aSThomas Huth                     break;
3242fcf5ef2aSThomas Huth                 case 0x3: /* V9 rdasi */
3243fcf5ef2aSThomas Huth                     tcg_gen_movi_tl(cpu_dst, dc->asi);
3244fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
3245fcf5ef2aSThomas Huth                     break;
3246fcf5ef2aSThomas Huth                 case 0x4: /* V9 rdtick */
3247fcf5ef2aSThomas Huth                     {
3248fcf5ef2aSThomas Huth                         TCGv_ptr r_tickptr;
3249fcf5ef2aSThomas Huth                         TCGv_i32 r_const;
3250fcf5ef2aSThomas Huth 
3251fcf5ef2aSThomas Huth                         r_tickptr = tcg_temp_new_ptr();
325200ab7e61SRichard Henderson                         r_const = tcg_constant_i32(dc->mem_idx);
3253ad75a51eSRichard Henderson                         tcg_gen_ld_ptr(r_tickptr, tcg_env,
3254fcf5ef2aSThomas Huth                                        offsetof(CPUSPARCState, tick));
3255dfd1b812SRichard Henderson                         if (translator_io_start(&dc->base)) {
3256dfd1b812SRichard Henderson                             dc->base.is_jmp = DISAS_EXIT;
325746bb0137SMark Cave-Ayland                         }
3258ad75a51eSRichard Henderson                         gen_helper_tick_get_count(cpu_dst, tcg_env, r_tickptr,
3259fcf5ef2aSThomas Huth                                                   r_const);
3260fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
3261fcf5ef2aSThomas Huth                     }
3262fcf5ef2aSThomas Huth                     break;
3263fcf5ef2aSThomas Huth                 case 0x5: /* V9 rdpc */
3264fcf5ef2aSThomas Huth                     {
3265fcf5ef2aSThomas Huth                         TCGv t = gen_dest_gpr(dc, rd);
3266fcf5ef2aSThomas Huth                         if (unlikely(AM_CHECK(dc))) {
3267fcf5ef2aSThomas Huth                             tcg_gen_movi_tl(t, dc->pc & 0xffffffffULL);
3268fcf5ef2aSThomas Huth                         } else {
3269fcf5ef2aSThomas Huth                             tcg_gen_movi_tl(t, dc->pc);
3270fcf5ef2aSThomas Huth                         }
3271fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, t);
3272fcf5ef2aSThomas Huth                     }
3273fcf5ef2aSThomas Huth                     break;
3274fcf5ef2aSThomas Huth                 case 0x6: /* V9 rdfprs */
3275fcf5ef2aSThomas Huth                     tcg_gen_ext_i32_tl(cpu_dst, cpu_fprs);
3276fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
3277fcf5ef2aSThomas Huth                     break;
3278fcf5ef2aSThomas Huth                 case 0xf: /* V9 membar */
3279fcf5ef2aSThomas Huth                     break; /* no effect */
3280fcf5ef2aSThomas Huth                 case 0x13: /* Graphics Status */
3281fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
3282fcf5ef2aSThomas Huth                         goto jmp_insn;
3283fcf5ef2aSThomas Huth                     }
3284fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_gsr);
3285fcf5ef2aSThomas Huth                     break;
3286fcf5ef2aSThomas Huth                 case 0x16: /* Softint */
3287ad75a51eSRichard Henderson                     tcg_gen_ld32s_tl(cpu_dst, tcg_env,
3288fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, softint));
3289fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
3290fcf5ef2aSThomas Huth                     break;
3291fcf5ef2aSThomas Huth                 case 0x17: /* Tick compare */
3292fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_tick_cmpr);
3293fcf5ef2aSThomas Huth                     break;
3294fcf5ef2aSThomas Huth                 case 0x18: /* System tick */
3295fcf5ef2aSThomas Huth                     {
3296fcf5ef2aSThomas Huth                         TCGv_ptr r_tickptr;
3297fcf5ef2aSThomas Huth                         TCGv_i32 r_const;
3298fcf5ef2aSThomas Huth 
3299fcf5ef2aSThomas Huth                         r_tickptr = tcg_temp_new_ptr();
330000ab7e61SRichard Henderson                         r_const = tcg_constant_i32(dc->mem_idx);
3301ad75a51eSRichard Henderson                         tcg_gen_ld_ptr(r_tickptr, tcg_env,
3302fcf5ef2aSThomas Huth                                        offsetof(CPUSPARCState, stick));
3303dfd1b812SRichard Henderson                         if (translator_io_start(&dc->base)) {
3304dfd1b812SRichard Henderson                             dc->base.is_jmp = DISAS_EXIT;
330546bb0137SMark Cave-Ayland                         }
3306ad75a51eSRichard Henderson                         gen_helper_tick_get_count(cpu_dst, tcg_env, r_tickptr,
3307fcf5ef2aSThomas Huth                                                   r_const);
3308fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
3309fcf5ef2aSThomas Huth                     }
3310fcf5ef2aSThomas Huth                     break;
3311fcf5ef2aSThomas Huth                 case 0x19: /* System tick compare */
3312fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_stick_cmpr);
3313fcf5ef2aSThomas Huth                     break;
3314b8e31b3cSArtyom Tarasenko                 case 0x1a: /* UltraSPARC-T1 Strand status */
3315b8e31b3cSArtyom Tarasenko                     /* XXX HYPV check maybe not enough, UA2005 & UA2007 describe
3316b8e31b3cSArtyom Tarasenko                      * this ASR as impl. dep
3317b8e31b3cSArtyom Tarasenko                      */
3318b8e31b3cSArtyom Tarasenko                     CHECK_IU_FEATURE(dc, HYPV);
3319b8e31b3cSArtyom Tarasenko                     {
3320b8e31b3cSArtyom Tarasenko                         TCGv t = gen_dest_gpr(dc, rd);
3321b8e31b3cSArtyom Tarasenko                         tcg_gen_movi_tl(t, 1UL);
3322b8e31b3cSArtyom Tarasenko                         gen_store_gpr(dc, rd, t);
3323b8e31b3cSArtyom Tarasenko                     }
3324b8e31b3cSArtyom Tarasenko                     break;
3325fcf5ef2aSThomas Huth                 case 0x10: /* Performance Control */
3326fcf5ef2aSThomas Huth                 case 0x11: /* Performance Instrumentation Counter */
3327fcf5ef2aSThomas Huth                 case 0x12: /* Dispatch Control */
3328fcf5ef2aSThomas Huth                 case 0x14: /* Softint set, WO */
3329fcf5ef2aSThomas Huth                 case 0x15: /* Softint clear, WO */
3330fcf5ef2aSThomas Huth #endif
3331fcf5ef2aSThomas Huth                 default:
3332fcf5ef2aSThomas Huth                     goto illegal_insn;
3333fcf5ef2aSThomas Huth                 }
3334fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
3335fcf5ef2aSThomas Huth             } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */
3336fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
3337fcf5ef2aSThomas Huth                 if (!supervisor(dc)) {
3338fcf5ef2aSThomas Huth                     goto priv_insn;
3339fcf5ef2aSThomas Huth                 }
3340fcf5ef2aSThomas Huth                 update_psr(dc);
3341ad75a51eSRichard Henderson                 gen_helper_rdpsr(cpu_dst, tcg_env);
3342fcf5ef2aSThomas Huth #else
3343fcf5ef2aSThomas Huth                 CHECK_IU_FEATURE(dc, HYPV);
3344fcf5ef2aSThomas Huth                 if (!hypervisor(dc))
3345fcf5ef2aSThomas Huth                     goto priv_insn;
3346fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
3347fcf5ef2aSThomas Huth                 switch (rs1) {
3348fcf5ef2aSThomas Huth                 case 0: // hpstate
3349ad75a51eSRichard Henderson                     tcg_gen_ld_i64(cpu_dst, tcg_env,
3350f7f17ef7SArtyom Tarasenko                                    offsetof(CPUSPARCState, hpstate));
3351fcf5ef2aSThomas Huth                     break;
3352fcf5ef2aSThomas Huth                 case 1: // htstate
3353fcf5ef2aSThomas Huth                     // gen_op_rdhtstate();
3354fcf5ef2aSThomas Huth                     break;
3355fcf5ef2aSThomas Huth                 case 3: // hintp
3356fcf5ef2aSThomas Huth                     tcg_gen_mov_tl(cpu_dst, cpu_hintp);
3357fcf5ef2aSThomas Huth                     break;
3358fcf5ef2aSThomas Huth                 case 5: // htba
3359fcf5ef2aSThomas Huth                     tcg_gen_mov_tl(cpu_dst, cpu_htba);
3360fcf5ef2aSThomas Huth                     break;
3361fcf5ef2aSThomas Huth                 case 6: // hver
3362fcf5ef2aSThomas Huth                     tcg_gen_mov_tl(cpu_dst, cpu_hver);
3363fcf5ef2aSThomas Huth                     break;
3364fcf5ef2aSThomas Huth                 case 31: // hstick_cmpr
3365fcf5ef2aSThomas Huth                     tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr);
3366fcf5ef2aSThomas Huth                     break;
3367fcf5ef2aSThomas Huth                 default:
3368fcf5ef2aSThomas Huth                     goto illegal_insn;
3369fcf5ef2aSThomas Huth                 }
3370fcf5ef2aSThomas Huth #endif
3371fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
3372fcf5ef2aSThomas Huth                 break;
3373fcf5ef2aSThomas Huth             } else if (xop == 0x2a) { /* rdwim / V9 rdpr */
3374fcf5ef2aSThomas Huth                 if (!supervisor(dc)) {
3375fcf5ef2aSThomas Huth                     goto priv_insn;
3376fcf5ef2aSThomas Huth                 }
337752123f14SRichard Henderson                 cpu_tmp0 = tcg_temp_new();
3378fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3379fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
3380fcf5ef2aSThomas Huth                 switch (rs1) {
3381fcf5ef2aSThomas Huth                 case 0: // tpc
3382fcf5ef2aSThomas Huth                     {
3383fcf5ef2aSThomas Huth                         TCGv_ptr r_tsptr;
3384fcf5ef2aSThomas Huth 
3385fcf5ef2aSThomas Huth                         r_tsptr = tcg_temp_new_ptr();
3386ad75a51eSRichard Henderson                         gen_load_trap_state_at_tl(r_tsptr, tcg_env);
3387fcf5ef2aSThomas Huth                         tcg_gen_ld_tl(cpu_tmp0, r_tsptr,
3388fcf5ef2aSThomas Huth                                       offsetof(trap_state, tpc));
3389fcf5ef2aSThomas Huth                     }
3390fcf5ef2aSThomas Huth                     break;
3391fcf5ef2aSThomas Huth                 case 1: // tnpc
3392fcf5ef2aSThomas Huth                     {
3393fcf5ef2aSThomas Huth                         TCGv_ptr r_tsptr;
3394fcf5ef2aSThomas Huth 
3395fcf5ef2aSThomas Huth                         r_tsptr = tcg_temp_new_ptr();
3396ad75a51eSRichard Henderson                         gen_load_trap_state_at_tl(r_tsptr, tcg_env);
3397fcf5ef2aSThomas Huth                         tcg_gen_ld_tl(cpu_tmp0, r_tsptr,
3398fcf5ef2aSThomas Huth                                       offsetof(trap_state, tnpc));
3399fcf5ef2aSThomas Huth                     }
3400fcf5ef2aSThomas Huth                     break;
3401fcf5ef2aSThomas Huth                 case 2: // tstate
3402fcf5ef2aSThomas Huth                     {
3403fcf5ef2aSThomas Huth                         TCGv_ptr r_tsptr;
3404fcf5ef2aSThomas Huth 
3405fcf5ef2aSThomas Huth                         r_tsptr = tcg_temp_new_ptr();
3406ad75a51eSRichard Henderson                         gen_load_trap_state_at_tl(r_tsptr, tcg_env);
3407fcf5ef2aSThomas Huth                         tcg_gen_ld_tl(cpu_tmp0, r_tsptr,
3408fcf5ef2aSThomas Huth                                       offsetof(trap_state, tstate));
3409fcf5ef2aSThomas Huth                     }
3410fcf5ef2aSThomas Huth                     break;
3411fcf5ef2aSThomas Huth                 case 3: // tt
3412fcf5ef2aSThomas Huth                     {
3413fcf5ef2aSThomas Huth                         TCGv_ptr r_tsptr = tcg_temp_new_ptr();
3414fcf5ef2aSThomas Huth 
3415ad75a51eSRichard Henderson                         gen_load_trap_state_at_tl(r_tsptr, tcg_env);
3416fcf5ef2aSThomas Huth                         tcg_gen_ld32s_tl(cpu_tmp0, r_tsptr,
3417fcf5ef2aSThomas Huth                                          offsetof(trap_state, tt));
3418fcf5ef2aSThomas Huth                     }
3419fcf5ef2aSThomas Huth                     break;
3420fcf5ef2aSThomas Huth                 case 4: // tick
3421fcf5ef2aSThomas Huth                     {
3422fcf5ef2aSThomas Huth                         TCGv_ptr r_tickptr;
3423fcf5ef2aSThomas Huth                         TCGv_i32 r_const;
3424fcf5ef2aSThomas Huth 
3425fcf5ef2aSThomas Huth                         r_tickptr = tcg_temp_new_ptr();
342600ab7e61SRichard Henderson                         r_const = tcg_constant_i32(dc->mem_idx);
3427ad75a51eSRichard Henderson                         tcg_gen_ld_ptr(r_tickptr, tcg_env,
3428fcf5ef2aSThomas Huth                                        offsetof(CPUSPARCState, tick));
3429dfd1b812SRichard Henderson                         if (translator_io_start(&dc->base)) {
3430dfd1b812SRichard Henderson                             dc->base.is_jmp = DISAS_EXIT;
343146bb0137SMark Cave-Ayland                         }
3432ad75a51eSRichard Henderson                         gen_helper_tick_get_count(cpu_tmp0, tcg_env,
3433fcf5ef2aSThomas Huth                                                   r_tickptr, r_const);
3434fcf5ef2aSThomas Huth                     }
3435fcf5ef2aSThomas Huth                     break;
3436fcf5ef2aSThomas Huth                 case 5: // tba
3437fcf5ef2aSThomas Huth                     tcg_gen_mov_tl(cpu_tmp0, cpu_tbr);
3438fcf5ef2aSThomas Huth                     break;
3439fcf5ef2aSThomas Huth                 case 6: // pstate
3440ad75a51eSRichard Henderson                     tcg_gen_ld32s_tl(cpu_tmp0, tcg_env,
3441fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, pstate));
3442fcf5ef2aSThomas Huth                     break;
3443fcf5ef2aSThomas Huth                 case 7: // tl
3444ad75a51eSRichard Henderson                     tcg_gen_ld32s_tl(cpu_tmp0, tcg_env,
3445fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, tl));
3446fcf5ef2aSThomas Huth                     break;
3447fcf5ef2aSThomas Huth                 case 8: // pil
3448ad75a51eSRichard Henderson                     tcg_gen_ld32s_tl(cpu_tmp0, tcg_env,
3449fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, psrpil));
3450fcf5ef2aSThomas Huth                     break;
3451fcf5ef2aSThomas Huth                 case 9: // cwp
3452ad75a51eSRichard Henderson                     gen_helper_rdcwp(cpu_tmp0, tcg_env);
3453fcf5ef2aSThomas Huth                     break;
3454fcf5ef2aSThomas Huth                 case 10: // cansave
3455ad75a51eSRichard Henderson                     tcg_gen_ld32s_tl(cpu_tmp0, tcg_env,
3456fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, cansave));
3457fcf5ef2aSThomas Huth                     break;
3458fcf5ef2aSThomas Huth                 case 11: // canrestore
3459ad75a51eSRichard Henderson                     tcg_gen_ld32s_tl(cpu_tmp0, tcg_env,
3460fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, canrestore));
3461fcf5ef2aSThomas Huth                     break;
3462fcf5ef2aSThomas Huth                 case 12: // cleanwin
3463ad75a51eSRichard Henderson                     tcg_gen_ld32s_tl(cpu_tmp0, tcg_env,
3464fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, cleanwin));
3465fcf5ef2aSThomas Huth                     break;
3466fcf5ef2aSThomas Huth                 case 13: // otherwin
3467ad75a51eSRichard Henderson                     tcg_gen_ld32s_tl(cpu_tmp0, tcg_env,
3468fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, otherwin));
3469fcf5ef2aSThomas Huth                     break;
3470fcf5ef2aSThomas Huth                 case 14: // wstate
3471ad75a51eSRichard Henderson                     tcg_gen_ld32s_tl(cpu_tmp0, tcg_env,
3472fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, wstate));
3473fcf5ef2aSThomas Huth                     break;
3474fcf5ef2aSThomas Huth                 case 16: // UA2005 gl
3475fcf5ef2aSThomas Huth                     CHECK_IU_FEATURE(dc, GL);
3476ad75a51eSRichard Henderson                     tcg_gen_ld32s_tl(cpu_tmp0, tcg_env,
3477fcf5ef2aSThomas Huth                                      offsetof(CPUSPARCState, gl));
3478fcf5ef2aSThomas Huth                     break;
3479fcf5ef2aSThomas Huth                 case 26: // UA2005 strand status
3480fcf5ef2aSThomas Huth                     CHECK_IU_FEATURE(dc, HYPV);
3481fcf5ef2aSThomas Huth                     if (!hypervisor(dc))
3482fcf5ef2aSThomas Huth                         goto priv_insn;
3483fcf5ef2aSThomas Huth                     tcg_gen_mov_tl(cpu_tmp0, cpu_ssr);
3484fcf5ef2aSThomas Huth                     break;
3485fcf5ef2aSThomas Huth                 case 31: // ver
3486fcf5ef2aSThomas Huth                     tcg_gen_mov_tl(cpu_tmp0, cpu_ver);
3487fcf5ef2aSThomas Huth                     break;
3488fcf5ef2aSThomas Huth                 case 15: // fq
3489fcf5ef2aSThomas Huth                 default:
3490fcf5ef2aSThomas Huth                     goto illegal_insn;
3491fcf5ef2aSThomas Huth                 }
3492fcf5ef2aSThomas Huth #else
3493fcf5ef2aSThomas Huth                 tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim);
3494fcf5ef2aSThomas Huth #endif
3495fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_tmp0);
3496fcf5ef2aSThomas Huth                 break;
3497aa04c9d9SGiuseppe Musacchio #endif
3498aa04c9d9SGiuseppe Musacchio #if defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY)
3499fcf5ef2aSThomas Huth             } else if (xop == 0x2b) { /* rdtbr / V9 flushw */
3500fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3501ad75a51eSRichard Henderson                 gen_helper_flushw(tcg_env);
3502fcf5ef2aSThomas Huth #else
3503fcf5ef2aSThomas Huth                 if (!supervisor(dc))
3504fcf5ef2aSThomas Huth                     goto priv_insn;
3505fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_tbr);
3506fcf5ef2aSThomas Huth #endif
3507fcf5ef2aSThomas Huth                 break;
3508fcf5ef2aSThomas Huth #endif
3509fcf5ef2aSThomas Huth             } else if (xop == 0x34) {   /* FPU Operations */
3510fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
3511fcf5ef2aSThomas Huth                     goto jmp_insn;
3512fcf5ef2aSThomas Huth                 }
3513fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
3514fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
3515fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
3516fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
3517fcf5ef2aSThomas Huth 
3518fcf5ef2aSThomas Huth                 switch (xop) {
3519fcf5ef2aSThomas Huth                 case 0x1: /* fmovs */
3520fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs2);
3521fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
3522fcf5ef2aSThomas Huth                     break;
3523fcf5ef2aSThomas Huth                 case 0x5: /* fnegs */
3524fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs);
3525fcf5ef2aSThomas Huth                     break;
3526fcf5ef2aSThomas Huth                 case 0x9: /* fabss */
3527fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss);
3528fcf5ef2aSThomas Huth                     break;
3529fcf5ef2aSThomas Huth                 case 0x29: /* fsqrts */
3530fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FSQRT);
3531fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts);
3532fcf5ef2aSThomas Huth                     break;
3533fcf5ef2aSThomas Huth                 case 0x2a: /* fsqrtd */
3534fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FSQRT);
3535fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd);
3536fcf5ef2aSThomas Huth                     break;
3537fcf5ef2aSThomas Huth                 case 0x2b: /* fsqrtq */
3538fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3539fcf5ef2aSThomas Huth                     gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq);
3540fcf5ef2aSThomas Huth                     break;
3541fcf5ef2aSThomas Huth                 case 0x41: /* fadds */
3542fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds);
3543fcf5ef2aSThomas Huth                     break;
3544fcf5ef2aSThomas Huth                 case 0x42: /* faddd */
3545fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd);
3546fcf5ef2aSThomas Huth                     break;
3547fcf5ef2aSThomas Huth                 case 0x43: /* faddq */
3548fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3549fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq);
3550fcf5ef2aSThomas Huth                     break;
3551fcf5ef2aSThomas Huth                 case 0x45: /* fsubs */
3552fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs);
3553fcf5ef2aSThomas Huth                     break;
3554fcf5ef2aSThomas Huth                 case 0x46: /* fsubd */
3555fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd);
3556fcf5ef2aSThomas Huth                     break;
3557fcf5ef2aSThomas Huth                 case 0x47: /* fsubq */
3558fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3559fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq);
3560fcf5ef2aSThomas Huth                     break;
3561fcf5ef2aSThomas Huth                 case 0x49: /* fmuls */
3562fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FMUL);
3563fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls);
3564fcf5ef2aSThomas Huth                     break;
3565fcf5ef2aSThomas Huth                 case 0x4a: /* fmuld */
3566fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FMUL);
3567fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld);
3568fcf5ef2aSThomas Huth                     break;
3569fcf5ef2aSThomas Huth                 case 0x4b: /* fmulq */
3570fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3571fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FMUL);
3572fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq);
3573fcf5ef2aSThomas Huth                     break;
3574fcf5ef2aSThomas Huth                 case 0x4d: /* fdivs */
3575fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs);
3576fcf5ef2aSThomas Huth                     break;
3577fcf5ef2aSThomas Huth                 case 0x4e: /* fdivd */
3578fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd);
3579fcf5ef2aSThomas Huth                     break;
3580fcf5ef2aSThomas Huth                 case 0x4f: /* fdivq */
3581fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3582fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq);
3583fcf5ef2aSThomas Huth                     break;
3584fcf5ef2aSThomas Huth                 case 0x69: /* fsmuld */
3585fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FSMULD);
3586fcf5ef2aSThomas Huth                     gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld);
3587fcf5ef2aSThomas Huth                     break;
3588fcf5ef2aSThomas Huth                 case 0x6e: /* fdmulq */
3589fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3590fcf5ef2aSThomas Huth                     gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq);
3591fcf5ef2aSThomas Huth                     break;
3592fcf5ef2aSThomas Huth                 case 0xc4: /* fitos */
3593fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fitos);
3594fcf5ef2aSThomas Huth                     break;
3595fcf5ef2aSThomas Huth                 case 0xc6: /* fdtos */
3596fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtos);
3597fcf5ef2aSThomas Huth                     break;
3598fcf5ef2aSThomas Huth                 case 0xc7: /* fqtos */
3599fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3600fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos);
3601fcf5ef2aSThomas Huth                     break;
3602fcf5ef2aSThomas Huth                 case 0xc8: /* fitod */
3603fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod);
3604fcf5ef2aSThomas Huth                     break;
3605fcf5ef2aSThomas Huth                 case 0xc9: /* fstod */
3606fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod);
3607fcf5ef2aSThomas Huth                     break;
3608fcf5ef2aSThomas Huth                 case 0xcb: /* fqtod */
3609fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3610fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod);
3611fcf5ef2aSThomas Huth                     break;
3612fcf5ef2aSThomas Huth                 case 0xcc: /* fitoq */
3613fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3614fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq);
3615fcf5ef2aSThomas Huth                     break;
3616fcf5ef2aSThomas Huth                 case 0xcd: /* fstoq */
3617fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3618fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq);
3619fcf5ef2aSThomas Huth                     break;
3620fcf5ef2aSThomas Huth                 case 0xce: /* fdtoq */
3621fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3622fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq);
3623fcf5ef2aSThomas Huth                     break;
3624fcf5ef2aSThomas Huth                 case 0xd1: /* fstoi */
3625fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fstoi);
3626fcf5ef2aSThomas Huth                     break;
3627fcf5ef2aSThomas Huth                 case 0xd2: /* fdtoi */
3628fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi);
3629fcf5ef2aSThomas Huth                     break;
3630fcf5ef2aSThomas Huth                 case 0xd3: /* fqtoi */
3631fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3632fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi);
3633fcf5ef2aSThomas Huth                     break;
3634fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3635fcf5ef2aSThomas Huth                 case 0x2: /* V9 fmovd */
3636fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
3637fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
3638fcf5ef2aSThomas Huth                     break;
3639fcf5ef2aSThomas Huth                 case 0x3: /* V9 fmovq */
3640fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3641fcf5ef2aSThomas Huth                     gen_move_Q(dc, rd, rs2);
3642fcf5ef2aSThomas Huth                     break;
3643fcf5ef2aSThomas Huth                 case 0x6: /* V9 fnegd */
3644fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd);
3645fcf5ef2aSThomas Huth                     break;
3646fcf5ef2aSThomas Huth                 case 0x7: /* V9 fnegq */
3647fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3648fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq);
3649fcf5ef2aSThomas Huth                     break;
3650fcf5ef2aSThomas Huth                 case 0xa: /* V9 fabsd */
3651fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd);
3652fcf5ef2aSThomas Huth                     break;
3653fcf5ef2aSThomas Huth                 case 0xb: /* V9 fabsq */
3654fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3655fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq);
3656fcf5ef2aSThomas Huth                     break;
3657fcf5ef2aSThomas Huth                 case 0x81: /* V9 fstox */
3658fcf5ef2aSThomas Huth                     gen_fop_DF(dc, rd, rs2, gen_helper_fstox);
3659fcf5ef2aSThomas Huth                     break;
3660fcf5ef2aSThomas Huth                 case 0x82: /* V9 fdtox */
3661fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fdtox);
3662fcf5ef2aSThomas Huth                     break;
3663fcf5ef2aSThomas Huth                 case 0x83: /* V9 fqtox */
3664fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3665fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox);
3666fcf5ef2aSThomas Huth                     break;
3667fcf5ef2aSThomas Huth                 case 0x84: /* V9 fxtos */
3668fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fxtos);
3669fcf5ef2aSThomas Huth                     break;
3670fcf5ef2aSThomas Huth                 case 0x88: /* V9 fxtod */
3671fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fxtod);
3672fcf5ef2aSThomas Huth                     break;
3673fcf5ef2aSThomas Huth                 case 0x8c: /* V9 fxtoq */
3674fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3675fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq);
3676fcf5ef2aSThomas Huth                     break;
3677fcf5ef2aSThomas Huth #endif
3678fcf5ef2aSThomas Huth                 default:
3679fcf5ef2aSThomas Huth                     goto illegal_insn;
3680fcf5ef2aSThomas Huth                 }
3681fcf5ef2aSThomas Huth             } else if (xop == 0x35) {   /* FPU Operations */
3682fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3683fcf5ef2aSThomas Huth                 int cond;
3684fcf5ef2aSThomas Huth #endif
3685fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
3686fcf5ef2aSThomas Huth                     goto jmp_insn;
3687fcf5ef2aSThomas Huth                 }
3688fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
3689fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
3690fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
3691fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
3692fcf5ef2aSThomas Huth 
3693fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3694fcf5ef2aSThomas Huth #define FMOVR(sz)                                                  \
3695fcf5ef2aSThomas Huth                 do {                                               \
3696fcf5ef2aSThomas Huth                     DisasCompare cmp;                              \
3697fcf5ef2aSThomas Huth                     cond = GET_FIELD_SP(insn, 10, 12);             \
3698fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);                 \
3699fcf5ef2aSThomas Huth                     gen_compare_reg(&cmp, cond, cpu_src1);         \
3700fcf5ef2aSThomas Huth                     gen_fmov##sz(dc, &cmp, rd, rs2);               \
3701fcf5ef2aSThomas Huth                 } while (0)
3702fcf5ef2aSThomas Huth 
3703fcf5ef2aSThomas Huth                 if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */
3704fcf5ef2aSThomas Huth                     FMOVR(s);
3705fcf5ef2aSThomas Huth                     break;
3706fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
3707fcf5ef2aSThomas Huth                     FMOVR(d);
3708fcf5ef2aSThomas Huth                     break;
3709fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
3710fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3711fcf5ef2aSThomas Huth                     FMOVR(q);
3712fcf5ef2aSThomas Huth                     break;
3713fcf5ef2aSThomas Huth                 }
3714fcf5ef2aSThomas Huth #undef FMOVR
3715fcf5ef2aSThomas Huth #endif
3716fcf5ef2aSThomas Huth                 switch (xop) {
3717fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3718fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz)                                                 \
3719fcf5ef2aSThomas Huth                     do {                                                \
3720fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
3721fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
3722fcf5ef2aSThomas Huth                         gen_fcompare(&cmp, fcc, cond);                  \
3723fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
3724fcf5ef2aSThomas Huth                     } while (0)
3725fcf5ef2aSThomas Huth 
3726fcf5ef2aSThomas Huth                     case 0x001: /* V9 fmovscc %fcc0 */
3727fcf5ef2aSThomas Huth                         FMOVCC(0, s);
3728fcf5ef2aSThomas Huth                         break;
3729fcf5ef2aSThomas Huth                     case 0x002: /* V9 fmovdcc %fcc0 */
3730fcf5ef2aSThomas Huth                         FMOVCC(0, d);
3731fcf5ef2aSThomas Huth                         break;
3732fcf5ef2aSThomas Huth                     case 0x003: /* V9 fmovqcc %fcc0 */
3733fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
3734fcf5ef2aSThomas Huth                         FMOVCC(0, q);
3735fcf5ef2aSThomas Huth                         break;
3736fcf5ef2aSThomas Huth                     case 0x041: /* V9 fmovscc %fcc1 */
3737fcf5ef2aSThomas Huth                         FMOVCC(1, s);
3738fcf5ef2aSThomas Huth                         break;
3739fcf5ef2aSThomas Huth                     case 0x042: /* V9 fmovdcc %fcc1 */
3740fcf5ef2aSThomas Huth                         FMOVCC(1, d);
3741fcf5ef2aSThomas Huth                         break;
3742fcf5ef2aSThomas Huth                     case 0x043: /* V9 fmovqcc %fcc1 */
3743fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
3744fcf5ef2aSThomas Huth                         FMOVCC(1, q);
3745fcf5ef2aSThomas Huth                         break;
3746fcf5ef2aSThomas Huth                     case 0x081: /* V9 fmovscc %fcc2 */
3747fcf5ef2aSThomas Huth                         FMOVCC(2, s);
3748fcf5ef2aSThomas Huth                         break;
3749fcf5ef2aSThomas Huth                     case 0x082: /* V9 fmovdcc %fcc2 */
3750fcf5ef2aSThomas Huth                         FMOVCC(2, d);
3751fcf5ef2aSThomas Huth                         break;
3752fcf5ef2aSThomas Huth                     case 0x083: /* V9 fmovqcc %fcc2 */
3753fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
3754fcf5ef2aSThomas Huth                         FMOVCC(2, q);
3755fcf5ef2aSThomas Huth                         break;
3756fcf5ef2aSThomas Huth                     case 0x0c1: /* V9 fmovscc %fcc3 */
3757fcf5ef2aSThomas Huth                         FMOVCC(3, s);
3758fcf5ef2aSThomas Huth                         break;
3759fcf5ef2aSThomas Huth                     case 0x0c2: /* V9 fmovdcc %fcc3 */
3760fcf5ef2aSThomas Huth                         FMOVCC(3, d);
3761fcf5ef2aSThomas Huth                         break;
3762fcf5ef2aSThomas Huth                     case 0x0c3: /* V9 fmovqcc %fcc3 */
3763fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
3764fcf5ef2aSThomas Huth                         FMOVCC(3, q);
3765fcf5ef2aSThomas Huth                         break;
3766fcf5ef2aSThomas Huth #undef FMOVCC
3767fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz)                                                 \
3768fcf5ef2aSThomas Huth                     do {                                                \
3769fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
3770fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
3771fcf5ef2aSThomas Huth                         gen_compare(&cmp, xcc, cond, dc);               \
3772fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
3773fcf5ef2aSThomas Huth                     } while (0)
3774fcf5ef2aSThomas Huth 
3775fcf5ef2aSThomas Huth                     case 0x101: /* V9 fmovscc %icc */
3776fcf5ef2aSThomas Huth                         FMOVCC(0, s);
3777fcf5ef2aSThomas Huth                         break;
3778fcf5ef2aSThomas Huth                     case 0x102: /* V9 fmovdcc %icc */
3779fcf5ef2aSThomas Huth                         FMOVCC(0, d);
3780fcf5ef2aSThomas Huth                         break;
3781fcf5ef2aSThomas Huth                     case 0x103: /* V9 fmovqcc %icc */
3782fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
3783fcf5ef2aSThomas Huth                         FMOVCC(0, q);
3784fcf5ef2aSThomas Huth                         break;
3785fcf5ef2aSThomas Huth                     case 0x181: /* V9 fmovscc %xcc */
3786fcf5ef2aSThomas Huth                         FMOVCC(1, s);
3787fcf5ef2aSThomas Huth                         break;
3788fcf5ef2aSThomas Huth                     case 0x182: /* V9 fmovdcc %xcc */
3789fcf5ef2aSThomas Huth                         FMOVCC(1, d);
3790fcf5ef2aSThomas Huth                         break;
3791fcf5ef2aSThomas Huth                     case 0x183: /* V9 fmovqcc %xcc */
3792fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
3793fcf5ef2aSThomas Huth                         FMOVCC(1, q);
3794fcf5ef2aSThomas Huth                         break;
3795fcf5ef2aSThomas Huth #undef FMOVCC
3796fcf5ef2aSThomas Huth #endif
3797fcf5ef2aSThomas Huth                     case 0x51: /* fcmps, V9 %fcc */
3798fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
3799fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
3800fcf5ef2aSThomas Huth                         gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32);
3801fcf5ef2aSThomas Huth                         break;
3802fcf5ef2aSThomas Huth                     case 0x52: /* fcmpd, V9 %fcc */
3803fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
3804fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
3805fcf5ef2aSThomas Huth                         gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64);
3806fcf5ef2aSThomas Huth                         break;
3807fcf5ef2aSThomas Huth                     case 0x53: /* fcmpq, V9 %fcc */
3808fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
3809fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
3810fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
3811fcf5ef2aSThomas Huth                         gen_op_fcmpq(rd & 3);
3812fcf5ef2aSThomas Huth                         break;
3813fcf5ef2aSThomas Huth                     case 0x55: /* fcmpes, V9 %fcc */
3814fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
3815fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
3816fcf5ef2aSThomas Huth                         gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32);
3817fcf5ef2aSThomas Huth                         break;
3818fcf5ef2aSThomas Huth                     case 0x56: /* fcmped, V9 %fcc */
3819fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
3820fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
3821fcf5ef2aSThomas Huth                         gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64);
3822fcf5ef2aSThomas Huth                         break;
3823fcf5ef2aSThomas Huth                     case 0x57: /* fcmpeq, V9 %fcc */
3824fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
3825fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
3826fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
3827fcf5ef2aSThomas Huth                         gen_op_fcmpeq(rd & 3);
3828fcf5ef2aSThomas Huth                         break;
3829fcf5ef2aSThomas Huth                     default:
3830fcf5ef2aSThomas Huth                         goto illegal_insn;
3831fcf5ef2aSThomas Huth                 }
3832fcf5ef2aSThomas Huth             } else if (xop == 0x2) {
3833fcf5ef2aSThomas Huth                 TCGv dst = gen_dest_gpr(dc, rd);
3834fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
3835fcf5ef2aSThomas Huth                 if (rs1 == 0) {
3836fcf5ef2aSThomas Huth                     /* clr/mov shortcut : or %g0, x, y -> mov x, y */
3837fcf5ef2aSThomas Huth                     if (IS_IMM) {       /* immediate */
3838fcf5ef2aSThomas Huth                         simm = GET_FIELDs(insn, 19, 31);
3839fcf5ef2aSThomas Huth                         tcg_gen_movi_tl(dst, simm);
3840fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, dst);
3841fcf5ef2aSThomas Huth                     } else {            /* register */
3842fcf5ef2aSThomas Huth                         rs2 = GET_FIELD(insn, 27, 31);
3843fcf5ef2aSThomas Huth                         if (rs2 == 0) {
3844fcf5ef2aSThomas Huth                             tcg_gen_movi_tl(dst, 0);
3845fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
3846fcf5ef2aSThomas Huth                         } else {
3847fcf5ef2aSThomas Huth                             cpu_src2 = gen_load_gpr(dc, rs2);
3848fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, cpu_src2);
3849fcf5ef2aSThomas Huth                         }
3850fcf5ef2aSThomas Huth                     }
3851fcf5ef2aSThomas Huth                 } else {
3852fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
3853fcf5ef2aSThomas Huth                     if (IS_IMM) {       /* immediate */
3854fcf5ef2aSThomas Huth                         simm = GET_FIELDs(insn, 19, 31);
3855fcf5ef2aSThomas Huth                         tcg_gen_ori_tl(dst, cpu_src1, simm);
3856fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, dst);
3857fcf5ef2aSThomas Huth                     } else {            /* register */
3858fcf5ef2aSThomas Huth                         rs2 = GET_FIELD(insn, 27, 31);
3859fcf5ef2aSThomas Huth                         if (rs2 == 0) {
3860fcf5ef2aSThomas Huth                             /* mov shortcut:  or x, %g0, y -> mov x, y */
3861fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, cpu_src1);
3862fcf5ef2aSThomas Huth                         } else {
3863fcf5ef2aSThomas Huth                             cpu_src2 = gen_load_gpr(dc, rs2);
3864fcf5ef2aSThomas Huth                             tcg_gen_or_tl(dst, cpu_src1, cpu_src2);
3865fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
3866fcf5ef2aSThomas Huth                         }
3867fcf5ef2aSThomas Huth                     }
3868fcf5ef2aSThomas Huth                 }
3869fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3870fcf5ef2aSThomas Huth             } else if (xop == 0x25) { /* sll, V9 sllx */
3871fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
3872fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
3873fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
3874fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
3875fcf5ef2aSThomas Huth                         tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f);
3876fcf5ef2aSThomas Huth                     } else {
3877fcf5ef2aSThomas Huth                         tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f);
3878fcf5ef2aSThomas Huth                     }
3879fcf5ef2aSThomas Huth                 } else {                /* register */
3880fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
3881fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
388252123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
3883fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
3884fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
3885fcf5ef2aSThomas Huth                     } else {
3886fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
3887fcf5ef2aSThomas Huth                     }
3888fcf5ef2aSThomas Huth                     tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0);
3889fcf5ef2aSThomas Huth                 }
3890fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
3891fcf5ef2aSThomas Huth             } else if (xop == 0x26) { /* srl, V9 srlx */
3892fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
3893fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
3894fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
3895fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
3896fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f);
3897fcf5ef2aSThomas Huth                     } else {
3898fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
3899fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f);
3900fcf5ef2aSThomas Huth                     }
3901fcf5ef2aSThomas Huth                 } else {                /* register */
3902fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
3903fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
390452123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
3905fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
3906fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
3907fcf5ef2aSThomas Huth                         tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0);
3908fcf5ef2aSThomas Huth                     } else {
3909fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
3910fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
3911fcf5ef2aSThomas Huth                         tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0);
3912fcf5ef2aSThomas Huth                     }
3913fcf5ef2aSThomas Huth                 }
3914fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
3915fcf5ef2aSThomas Huth             } else if (xop == 0x27) { /* sra, V9 srax */
3916fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
3917fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
3918fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
3919fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
3920fcf5ef2aSThomas Huth                         tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f);
3921fcf5ef2aSThomas Huth                     } else {
3922fcf5ef2aSThomas Huth                         tcg_gen_ext32s_i64(cpu_dst, cpu_src1);
3923fcf5ef2aSThomas Huth                         tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f);
3924fcf5ef2aSThomas Huth                     }
3925fcf5ef2aSThomas Huth                 } else {                /* register */
3926fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
3927fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
392852123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
3929fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
3930fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
3931fcf5ef2aSThomas Huth                         tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0);
3932fcf5ef2aSThomas Huth                     } else {
3933fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
3934fcf5ef2aSThomas Huth                         tcg_gen_ext32s_i64(cpu_dst, cpu_src1);
3935fcf5ef2aSThomas Huth                         tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0);
3936fcf5ef2aSThomas Huth                     }
3937fcf5ef2aSThomas Huth                 }
3938fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
3939fcf5ef2aSThomas Huth #endif
3940fcf5ef2aSThomas Huth             } else if (xop < 0x36) {
3941fcf5ef2aSThomas Huth                 if (xop < 0x20) {
3942fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
3943fcf5ef2aSThomas Huth                     cpu_src2 = get_src2(dc, insn);
3944fcf5ef2aSThomas Huth                     switch (xop & ~0x10) {
3945fcf5ef2aSThomas Huth                     case 0x0: /* add */
3946fcf5ef2aSThomas Huth                         if (xop & 0x10) {
3947fcf5ef2aSThomas Huth                             gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2);
3948fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD);
3949fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_ADD;
3950fcf5ef2aSThomas Huth                         } else {
3951fcf5ef2aSThomas Huth                             tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
3952fcf5ef2aSThomas Huth                         }
3953fcf5ef2aSThomas Huth                         break;
3954fcf5ef2aSThomas Huth                     case 0x1: /* and */
3955fcf5ef2aSThomas Huth                         tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2);
3956fcf5ef2aSThomas Huth                         if (xop & 0x10) {
3957fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3958fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3959fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
3960fcf5ef2aSThomas Huth                         }
3961fcf5ef2aSThomas Huth                         break;
3962fcf5ef2aSThomas Huth                     case 0x2: /* or */
3963fcf5ef2aSThomas Huth                         tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2);
3964fcf5ef2aSThomas Huth                         if (xop & 0x10) {
3965fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3966fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3967fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
3968fcf5ef2aSThomas Huth                         }
3969fcf5ef2aSThomas Huth                         break;
3970fcf5ef2aSThomas Huth                     case 0x3: /* xor */
3971fcf5ef2aSThomas Huth                         tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2);
3972fcf5ef2aSThomas Huth                         if (xop & 0x10) {
3973fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3974fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3975fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
3976fcf5ef2aSThomas Huth                         }
3977fcf5ef2aSThomas Huth                         break;
3978fcf5ef2aSThomas Huth                     case 0x4: /* sub */
3979fcf5ef2aSThomas Huth                         if (xop & 0x10) {
3980fcf5ef2aSThomas Huth                             gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2);
3981fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
3982fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_SUB;
3983fcf5ef2aSThomas Huth                         } else {
3984fcf5ef2aSThomas Huth                             tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2);
3985fcf5ef2aSThomas Huth                         }
3986fcf5ef2aSThomas Huth                         break;
3987fcf5ef2aSThomas Huth                     case 0x5: /* andn */
3988fcf5ef2aSThomas Huth                         tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2);
3989fcf5ef2aSThomas Huth                         if (xop & 0x10) {
3990fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3991fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
3992fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
3993fcf5ef2aSThomas Huth                         }
3994fcf5ef2aSThomas Huth                         break;
3995fcf5ef2aSThomas Huth                     case 0x6: /* orn */
3996fcf5ef2aSThomas Huth                         tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2);
3997fcf5ef2aSThomas Huth                         if (xop & 0x10) {
3998fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
3999fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4000fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4001fcf5ef2aSThomas Huth                         }
4002fcf5ef2aSThomas Huth                         break;
4003fcf5ef2aSThomas Huth                     case 0x7: /* xorn */
4004fcf5ef2aSThomas Huth                         tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2);
4005fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4006fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4007fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4008fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4009fcf5ef2aSThomas Huth                         }
4010fcf5ef2aSThomas Huth                         break;
4011fcf5ef2aSThomas Huth                     case 0x8: /* addx, V9 addc */
4012fcf5ef2aSThomas Huth                         gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2,
4013fcf5ef2aSThomas Huth                                         (xop & 0x10));
4014fcf5ef2aSThomas Huth                         break;
4015fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4016fcf5ef2aSThomas Huth                     case 0x9: /* V9 mulx */
4017fcf5ef2aSThomas Huth                         tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2);
4018fcf5ef2aSThomas Huth                         break;
4019fcf5ef2aSThomas Huth #endif
4020fcf5ef2aSThomas Huth                     case 0xa: /* umul */
4021fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, MUL);
4022fcf5ef2aSThomas Huth                         gen_op_umul(cpu_dst, cpu_src1, cpu_src2);
4023fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4024fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4025fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4026fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4027fcf5ef2aSThomas Huth                         }
4028fcf5ef2aSThomas Huth                         break;
4029fcf5ef2aSThomas Huth                     case 0xb: /* smul */
4030fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, MUL);
4031fcf5ef2aSThomas Huth                         gen_op_smul(cpu_dst, cpu_src1, cpu_src2);
4032fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4033fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4034fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4035fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4036fcf5ef2aSThomas Huth                         }
4037fcf5ef2aSThomas Huth                         break;
4038fcf5ef2aSThomas Huth                     case 0xc: /* subx, V9 subc */
4039fcf5ef2aSThomas Huth                         gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2,
4040fcf5ef2aSThomas Huth                                         (xop & 0x10));
4041fcf5ef2aSThomas Huth                         break;
4042fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4043fcf5ef2aSThomas Huth                     case 0xd: /* V9 udivx */
4044ad75a51eSRichard Henderson                         gen_helper_udivx(cpu_dst, tcg_env, cpu_src1, cpu_src2);
4045fcf5ef2aSThomas Huth                         break;
4046fcf5ef2aSThomas Huth #endif
4047fcf5ef2aSThomas Huth                     case 0xe: /* udiv */
4048fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, DIV);
4049fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4050ad75a51eSRichard Henderson                             gen_helper_udiv_cc(cpu_dst, tcg_env, cpu_src1,
4051fcf5ef2aSThomas Huth                                                cpu_src2);
4052fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_DIV;
4053fcf5ef2aSThomas Huth                         } else {
4054ad75a51eSRichard Henderson                             gen_helper_udiv(cpu_dst, tcg_env, cpu_src1,
4055fcf5ef2aSThomas Huth                                             cpu_src2);
4056fcf5ef2aSThomas Huth                         }
4057fcf5ef2aSThomas Huth                         break;
4058fcf5ef2aSThomas Huth                     case 0xf: /* sdiv */
4059fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, DIV);
4060fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4061ad75a51eSRichard Henderson                             gen_helper_sdiv_cc(cpu_dst, tcg_env, cpu_src1,
4062fcf5ef2aSThomas Huth                                                cpu_src2);
4063fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_DIV;
4064fcf5ef2aSThomas Huth                         } else {
4065ad75a51eSRichard Henderson                             gen_helper_sdiv(cpu_dst, tcg_env, cpu_src1,
4066fcf5ef2aSThomas Huth                                             cpu_src2);
4067fcf5ef2aSThomas Huth                         }
4068fcf5ef2aSThomas Huth                         break;
4069fcf5ef2aSThomas Huth                     default:
4070fcf5ef2aSThomas Huth                         goto illegal_insn;
4071fcf5ef2aSThomas Huth                     }
4072fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4073fcf5ef2aSThomas Huth                 } else {
4074fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
4075fcf5ef2aSThomas Huth                     cpu_src2 = get_src2(dc, insn);
4076fcf5ef2aSThomas Huth                     switch (xop) {
4077fcf5ef2aSThomas Huth                     case 0x20: /* taddcc */
4078fcf5ef2aSThomas Huth                         gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2);
4079fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4080fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD);
4081fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TADD;
4082fcf5ef2aSThomas Huth                         break;
4083fcf5ef2aSThomas Huth                     case 0x21: /* tsubcc */
4084fcf5ef2aSThomas Huth                         gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2);
4085fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4086fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB);
4087fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TSUB;
4088fcf5ef2aSThomas Huth                         break;
4089fcf5ef2aSThomas Huth                     case 0x22: /* taddcctv */
4090ad75a51eSRichard Henderson                         gen_helper_taddcctv(cpu_dst, tcg_env,
4091fcf5ef2aSThomas Huth                                             cpu_src1, cpu_src2);
4092fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4093fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TADDTV;
4094fcf5ef2aSThomas Huth                         break;
4095fcf5ef2aSThomas Huth                     case 0x23: /* tsubcctv */
4096ad75a51eSRichard Henderson                         gen_helper_tsubcctv(cpu_dst, tcg_env,
4097fcf5ef2aSThomas Huth                                             cpu_src1, cpu_src2);
4098fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4099fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TSUBTV;
4100fcf5ef2aSThomas Huth                         break;
4101fcf5ef2aSThomas Huth                     case 0x24: /* mulscc */
4102fcf5ef2aSThomas Huth                         update_psr(dc);
4103fcf5ef2aSThomas Huth                         gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2);
4104fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4105fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD);
4106fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_ADD;
4107fcf5ef2aSThomas Huth                         break;
4108fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
4109fcf5ef2aSThomas Huth                     case 0x25:  /* sll */
4110fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4111fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4112fcf5ef2aSThomas Huth                             tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f);
4113fcf5ef2aSThomas Huth                         } else { /* register */
411452123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4115fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4116fcf5ef2aSThomas Huth                             tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0);
4117fcf5ef2aSThomas Huth                         }
4118fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4119fcf5ef2aSThomas Huth                         break;
4120fcf5ef2aSThomas Huth                     case 0x26:  /* srl */
4121fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4122fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4123fcf5ef2aSThomas Huth                             tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f);
4124fcf5ef2aSThomas Huth                         } else { /* register */
412552123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4126fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4127fcf5ef2aSThomas Huth                             tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0);
4128fcf5ef2aSThomas Huth                         }
4129fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4130fcf5ef2aSThomas Huth                         break;
4131fcf5ef2aSThomas Huth                     case 0x27:  /* sra */
4132fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4133fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4134fcf5ef2aSThomas Huth                             tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f);
4135fcf5ef2aSThomas Huth                         } else { /* register */
413652123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4137fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4138fcf5ef2aSThomas Huth                             tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0);
4139fcf5ef2aSThomas Huth                         }
4140fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4141fcf5ef2aSThomas Huth                         break;
4142fcf5ef2aSThomas Huth #endif
4143fcf5ef2aSThomas Huth                     case 0x30:
4144fcf5ef2aSThomas Huth                         {
414552123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4146fcf5ef2aSThomas Huth                             switch(rd) {
4147fcf5ef2aSThomas Huth                             case 0: /* wry */
4148fcf5ef2aSThomas Huth                                 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4149fcf5ef2aSThomas Huth                                 tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff);
4150fcf5ef2aSThomas Huth                                 break;
4151fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
4152fcf5ef2aSThomas Huth                             case 0x01 ... 0x0f: /* undefined in the
4153fcf5ef2aSThomas Huth                                                    SPARCv8 manual, nop
4154fcf5ef2aSThomas Huth                                                    on the microSPARC
4155fcf5ef2aSThomas Huth                                                    II */
4156fcf5ef2aSThomas Huth                             case 0x10 ... 0x1f: /* implementation-dependent
4157fcf5ef2aSThomas Huth                                                    in the SPARCv8
4158fcf5ef2aSThomas Huth                                                    manual, nop on the
4159fcf5ef2aSThomas Huth                                                    microSPARC II */
4160fcf5ef2aSThomas Huth                                 if ((rd == 0x13) && (dc->def->features &
4161fcf5ef2aSThomas Huth                                                      CPU_FEATURE_POWERDOWN)) {
4162fcf5ef2aSThomas Huth                                     /* LEON3 power-down */
4163fcf5ef2aSThomas Huth                                     save_state(dc);
4164ad75a51eSRichard Henderson                                     gen_helper_power_down(tcg_env);
4165fcf5ef2aSThomas Huth                                 }
4166fcf5ef2aSThomas Huth                                 break;
4167fcf5ef2aSThomas Huth #else
4168fcf5ef2aSThomas Huth                             case 0x2: /* V9 wrccr */
4169fcf5ef2aSThomas Huth                                 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4170ad75a51eSRichard Henderson                                 gen_helper_wrccr(tcg_env, cpu_tmp0);
4171fcf5ef2aSThomas Huth                                 tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
4172fcf5ef2aSThomas Huth                                 dc->cc_op = CC_OP_FLAGS;
4173fcf5ef2aSThomas Huth                                 break;
4174fcf5ef2aSThomas Huth                             case 0x3: /* V9 wrasi */
4175fcf5ef2aSThomas Huth                                 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4176fcf5ef2aSThomas Huth                                 tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff);
4177ad75a51eSRichard Henderson                                 tcg_gen_st32_tl(cpu_tmp0, tcg_env,
4178fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState, asi));
417944a7c2ecSRichard Henderson                                 /*
418044a7c2ecSRichard Henderson                                  * End TB to notice changed ASI.
418144a7c2ecSRichard Henderson                                  * TODO: Could notice src1 = %g0 and IS_IMM,
418244a7c2ecSRichard Henderson                                  * update DisasContext and not exit the TB.
418344a7c2ecSRichard Henderson                                  */
4184fcf5ef2aSThomas Huth                                 save_state(dc);
4185fcf5ef2aSThomas Huth                                 gen_op_next_insn();
418644a7c2ecSRichard Henderson                                 tcg_gen_lookup_and_goto_ptr();
4187af00be49SEmilio G. Cota                                 dc->base.is_jmp = DISAS_NORETURN;
4188fcf5ef2aSThomas Huth                                 break;
4189fcf5ef2aSThomas Huth                             case 0x6: /* V9 wrfprs */
4190fcf5ef2aSThomas Huth                                 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4191fcf5ef2aSThomas Huth                                 tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0);
4192fcf5ef2aSThomas Huth                                 dc->fprs_dirty = 0;
4193fcf5ef2aSThomas Huth                                 save_state(dc);
4194fcf5ef2aSThomas Huth                                 gen_op_next_insn();
419507ea28b4SRichard Henderson                                 tcg_gen_exit_tb(NULL, 0);
4196af00be49SEmilio G. Cota                                 dc->base.is_jmp = DISAS_NORETURN;
4197fcf5ef2aSThomas Huth                                 break;
4198fcf5ef2aSThomas Huth                             case 0xf: /* V9 sir, nop if user */
4199fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
4200fcf5ef2aSThomas Huth                                 if (supervisor(dc)) {
4201fcf5ef2aSThomas Huth                                     ; // XXX
4202fcf5ef2aSThomas Huth                                 }
4203fcf5ef2aSThomas Huth #endif
4204fcf5ef2aSThomas Huth                                 break;
4205fcf5ef2aSThomas Huth                             case 0x13: /* Graphics Status */
4206fcf5ef2aSThomas Huth                                 if (gen_trap_ifnofpu(dc)) {
4207fcf5ef2aSThomas Huth                                     goto jmp_insn;
4208fcf5ef2aSThomas Huth                                 }
4209fcf5ef2aSThomas Huth                                 tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2);
4210fcf5ef2aSThomas Huth                                 break;
4211fcf5ef2aSThomas Huth                             case 0x14: /* Softint set */
4212fcf5ef2aSThomas Huth                                 if (!supervisor(dc))
4213fcf5ef2aSThomas Huth                                     goto illegal_insn;
4214fcf5ef2aSThomas Huth                                 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4215ad75a51eSRichard Henderson                                 gen_helper_set_softint(tcg_env, cpu_tmp0);
4216fcf5ef2aSThomas Huth                                 break;
4217fcf5ef2aSThomas Huth                             case 0x15: /* Softint clear */
4218fcf5ef2aSThomas Huth                                 if (!supervisor(dc))
4219fcf5ef2aSThomas Huth                                     goto illegal_insn;
4220fcf5ef2aSThomas Huth                                 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4221ad75a51eSRichard Henderson                                 gen_helper_clear_softint(tcg_env, cpu_tmp0);
4222fcf5ef2aSThomas Huth                                 break;
4223fcf5ef2aSThomas Huth                             case 0x16: /* Softint write */
4224fcf5ef2aSThomas Huth                                 if (!supervisor(dc))
4225fcf5ef2aSThomas Huth                                     goto illegal_insn;
4226fcf5ef2aSThomas Huth                                 tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4227ad75a51eSRichard Henderson                                 gen_helper_write_softint(tcg_env, cpu_tmp0);
4228fcf5ef2aSThomas Huth                                 break;
4229fcf5ef2aSThomas Huth                             case 0x17: /* Tick compare */
4230fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
4231fcf5ef2aSThomas Huth                                 if (!supervisor(dc))
4232fcf5ef2aSThomas Huth                                     goto illegal_insn;
4233fcf5ef2aSThomas Huth #endif
4234fcf5ef2aSThomas Huth                                 {
4235fcf5ef2aSThomas Huth                                     TCGv_ptr r_tickptr;
4236fcf5ef2aSThomas Huth 
4237fcf5ef2aSThomas Huth                                     tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1,
4238fcf5ef2aSThomas Huth                                                    cpu_src2);
4239fcf5ef2aSThomas Huth                                     r_tickptr = tcg_temp_new_ptr();
4240ad75a51eSRichard Henderson                                     tcg_gen_ld_ptr(r_tickptr, tcg_env,
4241fcf5ef2aSThomas Huth                                                    offsetof(CPUSPARCState, tick));
4242dfd1b812SRichard Henderson                                     translator_io_start(&dc->base);
4243fcf5ef2aSThomas Huth                                     gen_helper_tick_set_limit(r_tickptr,
4244fcf5ef2aSThomas Huth                                                               cpu_tick_cmpr);
424546bb0137SMark Cave-Ayland                                     /* End TB to handle timer interrupt */
424646bb0137SMark Cave-Ayland                                     dc->base.is_jmp = DISAS_EXIT;
4247fcf5ef2aSThomas Huth                                 }
4248fcf5ef2aSThomas Huth                                 break;
4249fcf5ef2aSThomas Huth                             case 0x18: /* System tick */
4250fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
4251fcf5ef2aSThomas Huth                                 if (!supervisor(dc))
4252fcf5ef2aSThomas Huth                                     goto illegal_insn;
4253fcf5ef2aSThomas Huth #endif
4254fcf5ef2aSThomas Huth                                 {
4255fcf5ef2aSThomas Huth                                     TCGv_ptr r_tickptr;
4256fcf5ef2aSThomas Huth 
4257fcf5ef2aSThomas Huth                                     tcg_gen_xor_tl(cpu_tmp0, cpu_src1,
4258fcf5ef2aSThomas Huth                                                    cpu_src2);
4259fcf5ef2aSThomas Huth                                     r_tickptr = tcg_temp_new_ptr();
4260ad75a51eSRichard Henderson                                     tcg_gen_ld_ptr(r_tickptr, tcg_env,
4261fcf5ef2aSThomas Huth                                                    offsetof(CPUSPARCState, stick));
4262dfd1b812SRichard Henderson                                     translator_io_start(&dc->base);
4263fcf5ef2aSThomas Huth                                     gen_helper_tick_set_count(r_tickptr,
4264fcf5ef2aSThomas Huth                                                               cpu_tmp0);
426546bb0137SMark Cave-Ayland                                     /* End TB to handle timer interrupt */
426646bb0137SMark Cave-Ayland                                     dc->base.is_jmp = DISAS_EXIT;
4267fcf5ef2aSThomas Huth                                 }
4268fcf5ef2aSThomas Huth                                 break;
4269fcf5ef2aSThomas Huth                             case 0x19: /* System tick compare */
4270fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
4271fcf5ef2aSThomas Huth                                 if (!supervisor(dc))
4272fcf5ef2aSThomas Huth                                     goto illegal_insn;
4273fcf5ef2aSThomas Huth #endif
4274fcf5ef2aSThomas Huth                                 {
4275fcf5ef2aSThomas Huth                                     TCGv_ptr r_tickptr;
4276fcf5ef2aSThomas Huth 
4277fcf5ef2aSThomas Huth                                     tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1,
4278fcf5ef2aSThomas Huth                                                    cpu_src2);
4279fcf5ef2aSThomas Huth                                     r_tickptr = tcg_temp_new_ptr();
4280ad75a51eSRichard Henderson                                     tcg_gen_ld_ptr(r_tickptr, tcg_env,
4281fcf5ef2aSThomas Huth                                                    offsetof(CPUSPARCState, stick));
4282dfd1b812SRichard Henderson                                     translator_io_start(&dc->base);
4283fcf5ef2aSThomas Huth                                     gen_helper_tick_set_limit(r_tickptr,
4284fcf5ef2aSThomas Huth                                                               cpu_stick_cmpr);
428546bb0137SMark Cave-Ayland                                     /* End TB to handle timer interrupt */
428646bb0137SMark Cave-Ayland                                     dc->base.is_jmp = DISAS_EXIT;
4287fcf5ef2aSThomas Huth                                 }
4288fcf5ef2aSThomas Huth                                 break;
4289fcf5ef2aSThomas Huth 
4290fcf5ef2aSThomas Huth                             case 0x10: /* Performance Control */
4291fcf5ef2aSThomas Huth                             case 0x11: /* Performance Instrumentation
4292fcf5ef2aSThomas Huth                                           Counter */
4293fcf5ef2aSThomas Huth                             case 0x12: /* Dispatch Control */
4294fcf5ef2aSThomas Huth #endif
4295fcf5ef2aSThomas Huth                             default:
4296fcf5ef2aSThomas Huth                                 goto illegal_insn;
4297fcf5ef2aSThomas Huth                             }
4298fcf5ef2aSThomas Huth                         }
4299fcf5ef2aSThomas Huth                         break;
4300fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
4301fcf5ef2aSThomas Huth                     case 0x31: /* wrpsr, V9 saved, restored */
4302fcf5ef2aSThomas Huth                         {
4303fcf5ef2aSThomas Huth                             if (!supervisor(dc))
4304fcf5ef2aSThomas Huth                                 goto priv_insn;
4305fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4306fcf5ef2aSThomas Huth                             switch (rd) {
4307fcf5ef2aSThomas Huth                             case 0:
4308ad75a51eSRichard Henderson                                 gen_helper_saved(tcg_env);
4309fcf5ef2aSThomas Huth                                 break;
4310fcf5ef2aSThomas Huth                             case 1:
4311ad75a51eSRichard Henderson                                 gen_helper_restored(tcg_env);
4312fcf5ef2aSThomas Huth                                 break;
4313fcf5ef2aSThomas Huth                             case 2: /* UA2005 allclean */
4314fcf5ef2aSThomas Huth                             case 3: /* UA2005 otherw */
4315fcf5ef2aSThomas Huth                             case 4: /* UA2005 normalw */
4316fcf5ef2aSThomas Huth                             case 5: /* UA2005 invalw */
4317fcf5ef2aSThomas Huth                                 // XXX
4318fcf5ef2aSThomas Huth                             default:
4319fcf5ef2aSThomas Huth                                 goto illegal_insn;
4320fcf5ef2aSThomas Huth                             }
4321fcf5ef2aSThomas Huth #else
432252123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4323fcf5ef2aSThomas Huth                             tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4324ad75a51eSRichard Henderson                             gen_helper_wrpsr(tcg_env, cpu_tmp0);
4325fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
4326fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_FLAGS;
4327fcf5ef2aSThomas Huth                             save_state(dc);
4328fcf5ef2aSThomas Huth                             gen_op_next_insn();
432907ea28b4SRichard Henderson                             tcg_gen_exit_tb(NULL, 0);
4330af00be49SEmilio G. Cota                             dc->base.is_jmp = DISAS_NORETURN;
4331fcf5ef2aSThomas Huth #endif
4332fcf5ef2aSThomas Huth                         }
4333fcf5ef2aSThomas Huth                         break;
4334fcf5ef2aSThomas Huth                     case 0x32: /* wrwim, V9 wrpr */
4335fcf5ef2aSThomas Huth                         {
4336fcf5ef2aSThomas Huth                             if (!supervisor(dc))
4337fcf5ef2aSThomas Huth                                 goto priv_insn;
433852123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4339fcf5ef2aSThomas Huth                             tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4340fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4341fcf5ef2aSThomas Huth                             switch (rd) {
4342fcf5ef2aSThomas Huth                             case 0: // tpc
4343fcf5ef2aSThomas Huth                                 {
4344fcf5ef2aSThomas Huth                                     TCGv_ptr r_tsptr;
4345fcf5ef2aSThomas Huth 
4346fcf5ef2aSThomas Huth                                     r_tsptr = tcg_temp_new_ptr();
4347ad75a51eSRichard Henderson                                     gen_load_trap_state_at_tl(r_tsptr, tcg_env);
4348fcf5ef2aSThomas Huth                                     tcg_gen_st_tl(cpu_tmp0, r_tsptr,
4349fcf5ef2aSThomas Huth                                                   offsetof(trap_state, tpc));
4350fcf5ef2aSThomas Huth                                 }
4351fcf5ef2aSThomas Huth                                 break;
4352fcf5ef2aSThomas Huth                             case 1: // tnpc
4353fcf5ef2aSThomas Huth                                 {
4354fcf5ef2aSThomas Huth                                     TCGv_ptr r_tsptr;
4355fcf5ef2aSThomas Huth 
4356fcf5ef2aSThomas Huth                                     r_tsptr = tcg_temp_new_ptr();
4357ad75a51eSRichard Henderson                                     gen_load_trap_state_at_tl(r_tsptr, tcg_env);
4358fcf5ef2aSThomas Huth                                     tcg_gen_st_tl(cpu_tmp0, r_tsptr,
4359fcf5ef2aSThomas Huth                                                   offsetof(trap_state, tnpc));
4360fcf5ef2aSThomas Huth                                 }
4361fcf5ef2aSThomas Huth                                 break;
4362fcf5ef2aSThomas Huth                             case 2: // tstate
4363fcf5ef2aSThomas Huth                                 {
4364fcf5ef2aSThomas Huth                                     TCGv_ptr r_tsptr;
4365fcf5ef2aSThomas Huth 
4366fcf5ef2aSThomas Huth                                     r_tsptr = tcg_temp_new_ptr();
4367ad75a51eSRichard Henderson                                     gen_load_trap_state_at_tl(r_tsptr, tcg_env);
4368fcf5ef2aSThomas Huth                                     tcg_gen_st_tl(cpu_tmp0, r_tsptr,
4369fcf5ef2aSThomas Huth                                                   offsetof(trap_state,
4370fcf5ef2aSThomas Huth                                                            tstate));
4371fcf5ef2aSThomas Huth                                 }
4372fcf5ef2aSThomas Huth                                 break;
4373fcf5ef2aSThomas Huth                             case 3: // tt
4374fcf5ef2aSThomas Huth                                 {
4375fcf5ef2aSThomas Huth                                     TCGv_ptr r_tsptr;
4376fcf5ef2aSThomas Huth 
4377fcf5ef2aSThomas Huth                                     r_tsptr = tcg_temp_new_ptr();
4378ad75a51eSRichard Henderson                                     gen_load_trap_state_at_tl(r_tsptr, tcg_env);
4379fcf5ef2aSThomas Huth                                     tcg_gen_st32_tl(cpu_tmp0, r_tsptr,
4380fcf5ef2aSThomas Huth                                                     offsetof(trap_state, tt));
4381fcf5ef2aSThomas Huth                                 }
4382fcf5ef2aSThomas Huth                                 break;
4383fcf5ef2aSThomas Huth                             case 4: // tick
4384fcf5ef2aSThomas Huth                                 {
4385fcf5ef2aSThomas Huth                                     TCGv_ptr r_tickptr;
4386fcf5ef2aSThomas Huth 
4387fcf5ef2aSThomas Huth                                     r_tickptr = tcg_temp_new_ptr();
4388ad75a51eSRichard Henderson                                     tcg_gen_ld_ptr(r_tickptr, tcg_env,
4389fcf5ef2aSThomas Huth                                                    offsetof(CPUSPARCState, tick));
4390dfd1b812SRichard Henderson                                     translator_io_start(&dc->base);
4391fcf5ef2aSThomas Huth                                     gen_helper_tick_set_count(r_tickptr,
4392fcf5ef2aSThomas Huth                                                               cpu_tmp0);
439346bb0137SMark Cave-Ayland                                     /* End TB to handle timer interrupt */
439446bb0137SMark Cave-Ayland                                     dc->base.is_jmp = DISAS_EXIT;
4395fcf5ef2aSThomas Huth                                 }
4396fcf5ef2aSThomas Huth                                 break;
4397fcf5ef2aSThomas Huth                             case 5: // tba
4398fcf5ef2aSThomas Huth                                 tcg_gen_mov_tl(cpu_tbr, cpu_tmp0);
4399fcf5ef2aSThomas Huth                                 break;
4400fcf5ef2aSThomas Huth                             case 6: // pstate
4401fcf5ef2aSThomas Huth                                 save_state(dc);
4402dfd1b812SRichard Henderson                                 if (translator_io_start(&dc->base)) {
4403b5328172SPeter Maydell                                     dc->base.is_jmp = DISAS_EXIT;
440446bb0137SMark Cave-Ayland                                 }
4405ad75a51eSRichard Henderson                                 gen_helper_wrpstate(tcg_env, cpu_tmp0);
4406fcf5ef2aSThomas Huth                                 dc->npc = DYNAMIC_PC;
4407fcf5ef2aSThomas Huth                                 break;
4408fcf5ef2aSThomas Huth                             case 7: // tl
4409fcf5ef2aSThomas Huth                                 save_state(dc);
4410ad75a51eSRichard Henderson                                 tcg_gen_st32_tl(cpu_tmp0, tcg_env,
4411fcf5ef2aSThomas Huth                                                offsetof(CPUSPARCState, tl));
4412fcf5ef2aSThomas Huth                                 dc->npc = DYNAMIC_PC;
4413fcf5ef2aSThomas Huth                                 break;
4414fcf5ef2aSThomas Huth                             case 8: // pil
4415dfd1b812SRichard Henderson                                 if (translator_io_start(&dc->base)) {
4416b5328172SPeter Maydell                                     dc->base.is_jmp = DISAS_EXIT;
441746bb0137SMark Cave-Ayland                                 }
4418ad75a51eSRichard Henderson                                 gen_helper_wrpil(tcg_env, cpu_tmp0);
4419fcf5ef2aSThomas Huth                                 break;
4420fcf5ef2aSThomas Huth                             case 9: // cwp
4421ad75a51eSRichard Henderson                                 gen_helper_wrcwp(tcg_env, cpu_tmp0);
4422fcf5ef2aSThomas Huth                                 break;
4423fcf5ef2aSThomas Huth                             case 10: // cansave
4424ad75a51eSRichard Henderson                                 tcg_gen_st32_tl(cpu_tmp0, tcg_env,
4425fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState,
4426fcf5ef2aSThomas Huth                                                          cansave));
4427fcf5ef2aSThomas Huth                                 break;
4428fcf5ef2aSThomas Huth                             case 11: // canrestore
4429ad75a51eSRichard Henderson                                 tcg_gen_st32_tl(cpu_tmp0, tcg_env,
4430fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState,
4431fcf5ef2aSThomas Huth                                                          canrestore));
4432fcf5ef2aSThomas Huth                                 break;
4433fcf5ef2aSThomas Huth                             case 12: // cleanwin
4434ad75a51eSRichard Henderson                                 tcg_gen_st32_tl(cpu_tmp0, tcg_env,
4435fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState,
4436fcf5ef2aSThomas Huth                                                          cleanwin));
4437fcf5ef2aSThomas Huth                                 break;
4438fcf5ef2aSThomas Huth                             case 13: // otherwin
4439ad75a51eSRichard Henderson                                 tcg_gen_st32_tl(cpu_tmp0, tcg_env,
4440fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState,
4441fcf5ef2aSThomas Huth                                                          otherwin));
4442fcf5ef2aSThomas Huth                                 break;
4443fcf5ef2aSThomas Huth                             case 14: // wstate
4444ad75a51eSRichard Henderson                                 tcg_gen_st32_tl(cpu_tmp0, tcg_env,
4445fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState,
4446fcf5ef2aSThomas Huth                                                          wstate));
4447fcf5ef2aSThomas Huth                                 break;
4448fcf5ef2aSThomas Huth                             case 16: // UA2005 gl
4449fcf5ef2aSThomas Huth                                 CHECK_IU_FEATURE(dc, GL);
4450ad75a51eSRichard Henderson                                 gen_helper_wrgl(tcg_env, cpu_tmp0);
4451fcf5ef2aSThomas Huth                                 break;
4452fcf5ef2aSThomas Huth                             case 26: // UA2005 strand status
4453fcf5ef2aSThomas Huth                                 CHECK_IU_FEATURE(dc, HYPV);
4454fcf5ef2aSThomas Huth                                 if (!hypervisor(dc))
4455fcf5ef2aSThomas Huth                                     goto priv_insn;
4456fcf5ef2aSThomas Huth                                 tcg_gen_mov_tl(cpu_ssr, cpu_tmp0);
4457fcf5ef2aSThomas Huth                                 break;
4458fcf5ef2aSThomas Huth                             default:
4459fcf5ef2aSThomas Huth                                 goto illegal_insn;
4460fcf5ef2aSThomas Huth                             }
4461fcf5ef2aSThomas Huth #else
4462fcf5ef2aSThomas Huth                             tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0);
4463fcf5ef2aSThomas Huth                             if (dc->def->nwindows != 32) {
4464fcf5ef2aSThomas Huth                                 tcg_gen_andi_tl(cpu_wim, cpu_wim,
4465fcf5ef2aSThomas Huth                                                 (1 << dc->def->nwindows) - 1);
4466fcf5ef2aSThomas Huth                             }
4467fcf5ef2aSThomas Huth #endif
4468fcf5ef2aSThomas Huth                         }
4469fcf5ef2aSThomas Huth                         break;
4470fcf5ef2aSThomas Huth                     case 0x33: /* wrtbr, UA2005 wrhpr */
4471fcf5ef2aSThomas Huth                         {
4472fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
4473fcf5ef2aSThomas Huth                             if (!supervisor(dc))
4474fcf5ef2aSThomas Huth                                 goto priv_insn;
4475fcf5ef2aSThomas Huth                             tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2);
4476fcf5ef2aSThomas Huth #else
4477fcf5ef2aSThomas Huth                             CHECK_IU_FEATURE(dc, HYPV);
4478fcf5ef2aSThomas Huth                             if (!hypervisor(dc))
4479fcf5ef2aSThomas Huth                                 goto priv_insn;
448052123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4481fcf5ef2aSThomas Huth                             tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4482fcf5ef2aSThomas Huth                             switch (rd) {
4483fcf5ef2aSThomas Huth                             case 0: // hpstate
4484ad75a51eSRichard Henderson                                 tcg_gen_st_i64(cpu_tmp0, tcg_env,
4485f7f17ef7SArtyom Tarasenko                                                offsetof(CPUSPARCState,
4486f7f17ef7SArtyom Tarasenko                                                         hpstate));
4487fcf5ef2aSThomas Huth                                 save_state(dc);
4488fcf5ef2aSThomas Huth                                 gen_op_next_insn();
448907ea28b4SRichard Henderson                                 tcg_gen_exit_tb(NULL, 0);
4490af00be49SEmilio G. Cota                                 dc->base.is_jmp = DISAS_NORETURN;
4491fcf5ef2aSThomas Huth                                 break;
4492fcf5ef2aSThomas Huth                             case 1: // htstate
4493fcf5ef2aSThomas Huth                                 // XXX gen_op_wrhtstate();
4494fcf5ef2aSThomas Huth                                 break;
4495fcf5ef2aSThomas Huth                             case 3: // hintp
4496fcf5ef2aSThomas Huth                                 tcg_gen_mov_tl(cpu_hintp, cpu_tmp0);
4497fcf5ef2aSThomas Huth                                 break;
4498fcf5ef2aSThomas Huth                             case 5: // htba
4499fcf5ef2aSThomas Huth                                 tcg_gen_mov_tl(cpu_htba, cpu_tmp0);
4500fcf5ef2aSThomas Huth                                 break;
4501fcf5ef2aSThomas Huth                             case 31: // hstick_cmpr
4502fcf5ef2aSThomas Huth                                 {
4503fcf5ef2aSThomas Huth                                     TCGv_ptr r_tickptr;
4504fcf5ef2aSThomas Huth 
4505fcf5ef2aSThomas Huth                                     tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0);
4506fcf5ef2aSThomas Huth                                     r_tickptr = tcg_temp_new_ptr();
4507ad75a51eSRichard Henderson                                     tcg_gen_ld_ptr(r_tickptr, tcg_env,
4508fcf5ef2aSThomas Huth                                                    offsetof(CPUSPARCState, hstick));
4509dfd1b812SRichard Henderson                                     translator_io_start(&dc->base);
4510fcf5ef2aSThomas Huth                                     gen_helper_tick_set_limit(r_tickptr,
4511fcf5ef2aSThomas Huth                                                               cpu_hstick_cmpr);
451246bb0137SMark Cave-Ayland                                     /* End TB to handle timer interrupt */
451346bb0137SMark Cave-Ayland                                     dc->base.is_jmp = DISAS_EXIT;
4514fcf5ef2aSThomas Huth                                 }
4515fcf5ef2aSThomas Huth                                 break;
4516fcf5ef2aSThomas Huth                             case 6: // hver readonly
4517fcf5ef2aSThomas Huth                             default:
4518fcf5ef2aSThomas Huth                                 goto illegal_insn;
4519fcf5ef2aSThomas Huth                             }
4520fcf5ef2aSThomas Huth #endif
4521fcf5ef2aSThomas Huth                         }
4522fcf5ef2aSThomas Huth                         break;
4523fcf5ef2aSThomas Huth #endif
4524fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4525fcf5ef2aSThomas Huth                     case 0x2c: /* V9 movcc */
4526fcf5ef2aSThomas Huth                         {
4527fcf5ef2aSThomas Huth                             int cc = GET_FIELD_SP(insn, 11, 12);
4528fcf5ef2aSThomas Huth                             int cond = GET_FIELD_SP(insn, 14, 17);
4529fcf5ef2aSThomas Huth                             DisasCompare cmp;
4530fcf5ef2aSThomas Huth                             TCGv dst;
4531fcf5ef2aSThomas Huth 
4532fcf5ef2aSThomas Huth                             if (insn & (1 << 18)) {
4533fcf5ef2aSThomas Huth                                 if (cc == 0) {
4534fcf5ef2aSThomas Huth                                     gen_compare(&cmp, 0, cond, dc);
4535fcf5ef2aSThomas Huth                                 } else if (cc == 2) {
4536fcf5ef2aSThomas Huth                                     gen_compare(&cmp, 1, cond, dc);
4537fcf5ef2aSThomas Huth                                 } else {
4538fcf5ef2aSThomas Huth                                     goto illegal_insn;
4539fcf5ef2aSThomas Huth                                 }
4540fcf5ef2aSThomas Huth                             } else {
4541fcf5ef2aSThomas Huth                                 gen_fcompare(&cmp, cc, cond);
4542fcf5ef2aSThomas Huth                             }
4543fcf5ef2aSThomas Huth 
4544fcf5ef2aSThomas Huth                             /* The get_src2 above loaded the normal 13-bit
4545fcf5ef2aSThomas Huth                                immediate field, not the 11-bit field we have
4546fcf5ef2aSThomas Huth                                in movcc.  But it did handle the reg case.  */
4547fcf5ef2aSThomas Huth                             if (IS_IMM) {
4548fcf5ef2aSThomas Huth                                 simm = GET_FIELD_SPs(insn, 0, 10);
4549fcf5ef2aSThomas Huth                                 tcg_gen_movi_tl(cpu_src2, simm);
4550fcf5ef2aSThomas Huth                             }
4551fcf5ef2aSThomas Huth 
4552fcf5ef2aSThomas Huth                             dst = gen_load_gpr(dc, rd);
4553fcf5ef2aSThomas Huth                             tcg_gen_movcond_tl(cmp.cond, dst,
4554fcf5ef2aSThomas Huth                                                cmp.c1, cmp.c2,
4555fcf5ef2aSThomas Huth                                                cpu_src2, dst);
4556fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4557fcf5ef2aSThomas Huth                             break;
4558fcf5ef2aSThomas Huth                         }
4559fcf5ef2aSThomas Huth                     case 0x2d: /* V9 sdivx */
4560ad75a51eSRichard Henderson                         gen_helper_sdivx(cpu_dst, tcg_env, cpu_src1, cpu_src2);
4561fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4562fcf5ef2aSThomas Huth                         break;
4563fcf5ef2aSThomas Huth                     case 0x2e: /* V9 popc */
456408da3180SRichard Henderson                         tcg_gen_ctpop_tl(cpu_dst, cpu_src2);
4565fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4566fcf5ef2aSThomas Huth                         break;
4567fcf5ef2aSThomas Huth                     case 0x2f: /* V9 movr */
4568fcf5ef2aSThomas Huth                         {
4569fcf5ef2aSThomas Huth                             int cond = GET_FIELD_SP(insn, 10, 12);
4570fcf5ef2aSThomas Huth                             DisasCompare cmp;
4571fcf5ef2aSThomas Huth                             TCGv dst;
4572fcf5ef2aSThomas Huth 
4573fcf5ef2aSThomas Huth                             gen_compare_reg(&cmp, cond, cpu_src1);
4574fcf5ef2aSThomas Huth 
4575fcf5ef2aSThomas Huth                             /* The get_src2 above loaded the normal 13-bit
4576fcf5ef2aSThomas Huth                                immediate field, not the 10-bit field we have
4577fcf5ef2aSThomas Huth                                in movr.  But it did handle the reg case.  */
4578fcf5ef2aSThomas Huth                             if (IS_IMM) {
4579fcf5ef2aSThomas Huth                                 simm = GET_FIELD_SPs(insn, 0, 9);
4580fcf5ef2aSThomas Huth                                 tcg_gen_movi_tl(cpu_src2, simm);
4581fcf5ef2aSThomas Huth                             }
4582fcf5ef2aSThomas Huth 
4583fcf5ef2aSThomas Huth                             dst = gen_load_gpr(dc, rd);
4584fcf5ef2aSThomas Huth                             tcg_gen_movcond_tl(cmp.cond, dst,
4585fcf5ef2aSThomas Huth                                                cmp.c1, cmp.c2,
4586fcf5ef2aSThomas Huth                                                cpu_src2, dst);
4587fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4588fcf5ef2aSThomas Huth                             break;
4589fcf5ef2aSThomas Huth                         }
4590fcf5ef2aSThomas Huth #endif
4591fcf5ef2aSThomas Huth                     default:
4592fcf5ef2aSThomas Huth                         goto illegal_insn;
4593fcf5ef2aSThomas Huth                     }
4594fcf5ef2aSThomas Huth                 }
4595fcf5ef2aSThomas Huth             } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */
4596fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4597fcf5ef2aSThomas Huth                 int opf = GET_FIELD_SP(insn, 5, 13);
4598fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4599fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4600fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4601fcf5ef2aSThomas Huth                     goto jmp_insn;
4602fcf5ef2aSThomas Huth                 }
4603fcf5ef2aSThomas Huth 
4604fcf5ef2aSThomas Huth                 switch (opf) {
4605fcf5ef2aSThomas Huth                 case 0x000: /* VIS I edge8cc */
4606fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4607fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4608fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4609fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0);
4610fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4611fcf5ef2aSThomas Huth                     break;
4612fcf5ef2aSThomas Huth                 case 0x001: /* VIS II edge8n */
4613fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4614fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4615fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4616fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0);
4617fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4618fcf5ef2aSThomas Huth                     break;
4619fcf5ef2aSThomas Huth                 case 0x002: /* VIS I edge8lcc */
4620fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4621fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4622fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4623fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1);
4624fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4625fcf5ef2aSThomas Huth                     break;
4626fcf5ef2aSThomas Huth                 case 0x003: /* VIS II edge8ln */
4627fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4628fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4629fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4630fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1);
4631fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4632fcf5ef2aSThomas Huth                     break;
4633fcf5ef2aSThomas Huth                 case 0x004: /* VIS I edge16cc */
4634fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4635fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4636fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4637fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0);
4638fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4639fcf5ef2aSThomas Huth                     break;
4640fcf5ef2aSThomas Huth                 case 0x005: /* VIS II edge16n */
4641fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4642fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4643fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4644fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0);
4645fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4646fcf5ef2aSThomas Huth                     break;
4647fcf5ef2aSThomas Huth                 case 0x006: /* VIS I edge16lcc */
4648fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4649fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4650fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4651fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1);
4652fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4653fcf5ef2aSThomas Huth                     break;
4654fcf5ef2aSThomas Huth                 case 0x007: /* VIS II edge16ln */
4655fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4656fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4657fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4658fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1);
4659fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4660fcf5ef2aSThomas Huth                     break;
4661fcf5ef2aSThomas Huth                 case 0x008: /* VIS I edge32cc */
4662fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4663fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4664fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4665fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0);
4666fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4667fcf5ef2aSThomas Huth                     break;
4668fcf5ef2aSThomas Huth                 case 0x009: /* VIS II edge32n */
4669fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4670fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4671fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4672fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0);
4673fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4674fcf5ef2aSThomas Huth                     break;
4675fcf5ef2aSThomas Huth                 case 0x00a: /* VIS I edge32lcc */
4676fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4677fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4678fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4679fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1);
4680fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4681fcf5ef2aSThomas Huth                     break;
4682fcf5ef2aSThomas Huth                 case 0x00b: /* VIS II edge32ln */
4683fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4684fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4685fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4686fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1);
4687fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4688fcf5ef2aSThomas Huth                     break;
4689fcf5ef2aSThomas Huth                 case 0x010: /* VIS I array8 */
4690fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4691fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4692fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4693fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4694fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4695fcf5ef2aSThomas Huth                     break;
4696fcf5ef2aSThomas Huth                 case 0x012: /* VIS I array16 */
4697fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4698fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4699fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4700fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4701fcf5ef2aSThomas Huth                     tcg_gen_shli_i64(cpu_dst, cpu_dst, 1);
4702fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4703fcf5ef2aSThomas Huth                     break;
4704fcf5ef2aSThomas Huth                 case 0x014: /* VIS I array32 */
4705fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4706fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4707fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4708fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4709fcf5ef2aSThomas Huth                     tcg_gen_shli_i64(cpu_dst, cpu_dst, 2);
4710fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4711fcf5ef2aSThomas Huth                     break;
4712fcf5ef2aSThomas Huth                 case 0x018: /* VIS I alignaddr */
4713fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4714fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4715fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4716fcf5ef2aSThomas Huth                     gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0);
4717fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4718fcf5ef2aSThomas Huth                     break;
4719fcf5ef2aSThomas Huth                 case 0x01a: /* VIS I alignaddrl */
4720fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4721fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4722fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4723fcf5ef2aSThomas Huth                     gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1);
4724fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4725fcf5ef2aSThomas Huth                     break;
4726fcf5ef2aSThomas Huth                 case 0x019: /* VIS II bmask */
4727fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4728fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4729fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4730fcf5ef2aSThomas Huth                     tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
4731fcf5ef2aSThomas Huth                     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32);
4732fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4733fcf5ef2aSThomas Huth                     break;
4734fcf5ef2aSThomas Huth                 case 0x020: /* VIS I fcmple16 */
4735fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4736fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4737fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4738fcf5ef2aSThomas Huth                     gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64);
4739fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4740fcf5ef2aSThomas Huth                     break;
4741fcf5ef2aSThomas Huth                 case 0x022: /* VIS I fcmpne16 */
4742fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4743fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4744fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4745fcf5ef2aSThomas Huth                     gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64);
4746fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4747fcf5ef2aSThomas Huth                     break;
4748fcf5ef2aSThomas Huth                 case 0x024: /* VIS I fcmple32 */
4749fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4750fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4751fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4752fcf5ef2aSThomas Huth                     gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64);
4753fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4754fcf5ef2aSThomas Huth                     break;
4755fcf5ef2aSThomas Huth                 case 0x026: /* VIS I fcmpne32 */
4756fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4757fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4758fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4759fcf5ef2aSThomas Huth                     gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64);
4760fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4761fcf5ef2aSThomas Huth                     break;
4762fcf5ef2aSThomas Huth                 case 0x028: /* VIS I fcmpgt16 */
4763fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4764fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4765fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4766fcf5ef2aSThomas Huth                     gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64);
4767fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4768fcf5ef2aSThomas Huth                     break;
4769fcf5ef2aSThomas Huth                 case 0x02a: /* VIS I fcmpeq16 */
4770fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4771fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4772fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4773fcf5ef2aSThomas Huth                     gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64);
4774fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4775fcf5ef2aSThomas Huth                     break;
4776fcf5ef2aSThomas Huth                 case 0x02c: /* VIS I fcmpgt32 */
4777fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4778fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4779fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4780fcf5ef2aSThomas Huth                     gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64);
4781fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4782fcf5ef2aSThomas Huth                     break;
4783fcf5ef2aSThomas Huth                 case 0x02e: /* VIS I fcmpeq32 */
4784fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4785fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4786fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4787fcf5ef2aSThomas Huth                     gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64);
4788fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4789fcf5ef2aSThomas Huth                     break;
4790fcf5ef2aSThomas Huth                 case 0x031: /* VIS I fmul8x16 */
4791fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4792fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16);
4793fcf5ef2aSThomas Huth                     break;
4794fcf5ef2aSThomas Huth                 case 0x033: /* VIS I fmul8x16au */
4795fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4796fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au);
4797fcf5ef2aSThomas Huth                     break;
4798fcf5ef2aSThomas Huth                 case 0x035: /* VIS I fmul8x16al */
4799fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4800fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al);
4801fcf5ef2aSThomas Huth                     break;
4802fcf5ef2aSThomas Huth                 case 0x036: /* VIS I fmul8sux16 */
4803fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4804fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16);
4805fcf5ef2aSThomas Huth                     break;
4806fcf5ef2aSThomas Huth                 case 0x037: /* VIS I fmul8ulx16 */
4807fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4808fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16);
4809fcf5ef2aSThomas Huth                     break;
4810fcf5ef2aSThomas Huth                 case 0x038: /* VIS I fmuld8sux16 */
4811fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4812fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16);
4813fcf5ef2aSThomas Huth                     break;
4814fcf5ef2aSThomas Huth                 case 0x039: /* VIS I fmuld8ulx16 */
4815fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4816fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16);
4817fcf5ef2aSThomas Huth                     break;
4818fcf5ef2aSThomas Huth                 case 0x03a: /* VIS I fpack32 */
4819fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4820fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32);
4821fcf5ef2aSThomas Huth                     break;
4822fcf5ef2aSThomas Huth                 case 0x03b: /* VIS I fpack16 */
4823fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4824fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4825fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
4826fcf5ef2aSThomas Huth                     gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64);
4827fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
4828fcf5ef2aSThomas Huth                     break;
4829fcf5ef2aSThomas Huth                 case 0x03d: /* VIS I fpackfix */
4830fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4831fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4832fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
4833fcf5ef2aSThomas Huth                     gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64);
4834fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
4835fcf5ef2aSThomas Huth                     break;
4836fcf5ef2aSThomas Huth                 case 0x03e: /* VIS I pdist */
4837fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4838fcf5ef2aSThomas Huth                     gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist);
4839fcf5ef2aSThomas Huth                     break;
4840fcf5ef2aSThomas Huth                 case 0x048: /* VIS I faligndata */
4841fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4842fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata);
4843fcf5ef2aSThomas Huth                     break;
4844fcf5ef2aSThomas Huth                 case 0x04b: /* VIS I fpmerge */
4845fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4846fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge);
4847fcf5ef2aSThomas Huth                     break;
4848fcf5ef2aSThomas Huth                 case 0x04c: /* VIS II bshuffle */
4849fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4850fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle);
4851fcf5ef2aSThomas Huth                     break;
4852fcf5ef2aSThomas Huth                 case 0x04d: /* VIS I fexpand */
4853fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4854fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand);
4855fcf5ef2aSThomas Huth                     break;
4856fcf5ef2aSThomas Huth                 case 0x050: /* VIS I fpadd16 */
4857fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4858fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16);
4859fcf5ef2aSThomas Huth                     break;
4860fcf5ef2aSThomas Huth                 case 0x051: /* VIS I fpadd16s */
4861fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4862fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s);
4863fcf5ef2aSThomas Huth                     break;
4864fcf5ef2aSThomas Huth                 case 0x052: /* VIS I fpadd32 */
4865fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4866fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32);
4867fcf5ef2aSThomas Huth                     break;
4868fcf5ef2aSThomas Huth                 case 0x053: /* VIS I fpadd32s */
4869fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4870fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32);
4871fcf5ef2aSThomas Huth                     break;
4872fcf5ef2aSThomas Huth                 case 0x054: /* VIS I fpsub16 */
4873fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4874fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16);
4875fcf5ef2aSThomas Huth                     break;
4876fcf5ef2aSThomas Huth                 case 0x055: /* VIS I fpsub16s */
4877fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4878fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s);
4879fcf5ef2aSThomas Huth                     break;
4880fcf5ef2aSThomas Huth                 case 0x056: /* VIS I fpsub32 */
4881fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4882fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32);
4883fcf5ef2aSThomas Huth                     break;
4884fcf5ef2aSThomas Huth                 case 0x057: /* VIS I fpsub32s */
4885fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4886fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32);
4887fcf5ef2aSThomas Huth                     break;
4888fcf5ef2aSThomas Huth                 case 0x060: /* VIS I fzero */
4889fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4890fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
4891fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, 0);
4892fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
4893fcf5ef2aSThomas Huth                     break;
4894fcf5ef2aSThomas Huth                 case 0x061: /* VIS I fzeros */
4895fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4896fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
4897fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, 0);
4898fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
4899fcf5ef2aSThomas Huth                     break;
4900fcf5ef2aSThomas Huth                 case 0x062: /* VIS I fnor */
4901fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4902fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64);
4903fcf5ef2aSThomas Huth                     break;
4904fcf5ef2aSThomas Huth                 case 0x063: /* VIS I fnors */
4905fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4906fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32);
4907fcf5ef2aSThomas Huth                     break;
4908fcf5ef2aSThomas Huth                 case 0x064: /* VIS I fandnot2 */
4909fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4910fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64);
4911fcf5ef2aSThomas Huth                     break;
4912fcf5ef2aSThomas Huth                 case 0x065: /* VIS I fandnot2s */
4913fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4914fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32);
4915fcf5ef2aSThomas Huth                     break;
4916fcf5ef2aSThomas Huth                 case 0x066: /* VIS I fnot2 */
4917fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4918fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64);
4919fcf5ef2aSThomas Huth                     break;
4920fcf5ef2aSThomas Huth                 case 0x067: /* VIS I fnot2s */
4921fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4922fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32);
4923fcf5ef2aSThomas Huth                     break;
4924fcf5ef2aSThomas Huth                 case 0x068: /* VIS I fandnot1 */
4925fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4926fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64);
4927fcf5ef2aSThomas Huth                     break;
4928fcf5ef2aSThomas Huth                 case 0x069: /* VIS I fandnot1s */
4929fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4930fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32);
4931fcf5ef2aSThomas Huth                     break;
4932fcf5ef2aSThomas Huth                 case 0x06a: /* VIS I fnot1 */
4933fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4934fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64);
4935fcf5ef2aSThomas Huth                     break;
4936fcf5ef2aSThomas Huth                 case 0x06b: /* VIS I fnot1s */
4937fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4938fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32);
4939fcf5ef2aSThomas Huth                     break;
4940fcf5ef2aSThomas Huth                 case 0x06c: /* VIS I fxor */
4941fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4942fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64);
4943fcf5ef2aSThomas Huth                     break;
4944fcf5ef2aSThomas Huth                 case 0x06d: /* VIS I fxors */
4945fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4946fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32);
4947fcf5ef2aSThomas Huth                     break;
4948fcf5ef2aSThomas Huth                 case 0x06e: /* VIS I fnand */
4949fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4950fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64);
4951fcf5ef2aSThomas Huth                     break;
4952fcf5ef2aSThomas Huth                 case 0x06f: /* VIS I fnands */
4953fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4954fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32);
4955fcf5ef2aSThomas Huth                     break;
4956fcf5ef2aSThomas Huth                 case 0x070: /* VIS I fand */
4957fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4958fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64);
4959fcf5ef2aSThomas Huth                     break;
4960fcf5ef2aSThomas Huth                 case 0x071: /* VIS I fands */
4961fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4962fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32);
4963fcf5ef2aSThomas Huth                     break;
4964fcf5ef2aSThomas Huth                 case 0x072: /* VIS I fxnor */
4965fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4966fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64);
4967fcf5ef2aSThomas Huth                     break;
4968fcf5ef2aSThomas Huth                 case 0x073: /* VIS I fxnors */
4969fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4970fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32);
4971fcf5ef2aSThomas Huth                     break;
4972fcf5ef2aSThomas Huth                 case 0x074: /* VIS I fsrc1 */
4973fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4974fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4975fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
4976fcf5ef2aSThomas Huth                     break;
4977fcf5ef2aSThomas Huth                 case 0x075: /* VIS I fsrc1s */
4978fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4979fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs1);
4980fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
4981fcf5ef2aSThomas Huth                     break;
4982fcf5ef2aSThomas Huth                 case 0x076: /* VIS I fornot2 */
4983fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4984fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64);
4985fcf5ef2aSThomas Huth                     break;
4986fcf5ef2aSThomas Huth                 case 0x077: /* VIS I fornot2s */
4987fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4988fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32);
4989fcf5ef2aSThomas Huth                     break;
4990fcf5ef2aSThomas Huth                 case 0x078: /* VIS I fsrc2 */
4991fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4992fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4993fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
4994fcf5ef2aSThomas Huth                     break;
4995fcf5ef2aSThomas Huth                 case 0x079: /* VIS I fsrc2s */
4996fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4997fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs2);
4998fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
4999fcf5ef2aSThomas Huth                     break;
5000fcf5ef2aSThomas Huth                 case 0x07a: /* VIS I fornot1 */
5001fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5002fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64);
5003fcf5ef2aSThomas Huth                     break;
5004fcf5ef2aSThomas Huth                 case 0x07b: /* VIS I fornot1s */
5005fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5006fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32);
5007fcf5ef2aSThomas Huth                     break;
5008fcf5ef2aSThomas Huth                 case 0x07c: /* VIS I for */
5009fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5010fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64);
5011fcf5ef2aSThomas Huth                     break;
5012fcf5ef2aSThomas Huth                 case 0x07d: /* VIS I fors */
5013fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5014fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32);
5015fcf5ef2aSThomas Huth                     break;
5016fcf5ef2aSThomas Huth                 case 0x07e: /* VIS I fone */
5017fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5018fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5019fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, -1);
5020fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5021fcf5ef2aSThomas Huth                     break;
5022fcf5ef2aSThomas Huth                 case 0x07f: /* VIS I fones */
5023fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5024fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5025fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, -1);
5026fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5027fcf5ef2aSThomas Huth                     break;
5028fcf5ef2aSThomas Huth                 case 0x080: /* VIS I shutdown */
5029fcf5ef2aSThomas Huth                 case 0x081: /* VIS II siam */
5030fcf5ef2aSThomas Huth                     // XXX
5031fcf5ef2aSThomas Huth                     goto illegal_insn;
5032fcf5ef2aSThomas Huth                 default:
5033fcf5ef2aSThomas Huth                     goto illegal_insn;
5034fcf5ef2aSThomas Huth                 }
5035fcf5ef2aSThomas Huth #else
5036fcf5ef2aSThomas Huth                 goto ncp_insn;
5037fcf5ef2aSThomas Huth #endif
5038fcf5ef2aSThomas Huth             } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */
5039fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5040fcf5ef2aSThomas Huth                 goto illegal_insn;
5041fcf5ef2aSThomas Huth #else
5042fcf5ef2aSThomas Huth                 goto ncp_insn;
5043fcf5ef2aSThomas Huth #endif
5044fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5045fcf5ef2aSThomas Huth             } else if (xop == 0x39) { /* V9 return */
5046fcf5ef2aSThomas Huth                 save_state(dc);
5047fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
504852123f14SRichard Henderson                 cpu_tmp0 = tcg_temp_new();
5049fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
5050fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 19, 31);
5051fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm);
5052fcf5ef2aSThomas Huth                 } else {                /* register */
5053fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5054fcf5ef2aSThomas Huth                     if (rs2) {
5055fcf5ef2aSThomas Huth                         cpu_src2 = gen_load_gpr(dc, rs2);
5056fcf5ef2aSThomas Huth                         tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2);
5057fcf5ef2aSThomas Huth                     } else {
5058fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_tmp0, cpu_src1);
5059fcf5ef2aSThomas Huth                     }
5060fcf5ef2aSThomas Huth                 }
5061*186e7890SRichard Henderson                 gen_check_align(dc, cpu_tmp0, 3);
5062ad75a51eSRichard Henderson                 gen_helper_restore(tcg_env);
5063fcf5ef2aSThomas Huth                 gen_mov_pc_npc(dc);
5064fcf5ef2aSThomas Huth                 tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5065553338dcSRichard Henderson                 dc->npc = DYNAMIC_PC_LOOKUP;
5066fcf5ef2aSThomas Huth                 goto jmp_insn;
5067fcf5ef2aSThomas Huth #endif
5068fcf5ef2aSThomas Huth             } else {
5069fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
507052123f14SRichard Henderson                 cpu_tmp0 = tcg_temp_new();
5071fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
5072fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 19, 31);
5073fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm);
5074fcf5ef2aSThomas Huth                 } else {                /* register */
5075fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5076fcf5ef2aSThomas Huth                     if (rs2) {
5077fcf5ef2aSThomas Huth                         cpu_src2 = gen_load_gpr(dc, rs2);
5078fcf5ef2aSThomas Huth                         tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2);
5079fcf5ef2aSThomas Huth                     } else {
5080fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_tmp0, cpu_src1);
5081fcf5ef2aSThomas Huth                     }
5082fcf5ef2aSThomas Huth                 }
5083fcf5ef2aSThomas Huth                 switch (xop) {
5084fcf5ef2aSThomas Huth                 case 0x38:      /* jmpl */
5085fcf5ef2aSThomas Huth                     {
5086*186e7890SRichard Henderson                         gen_check_align(dc, cpu_tmp0, 3);
5087*186e7890SRichard Henderson                         gen_store_gpr(dc, rd, tcg_constant_tl(dc->pc));
5088fcf5ef2aSThomas Huth                         gen_mov_pc_npc(dc);
5089fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_tmp0);
5090fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5091831543fcSRichard Henderson                         dc->npc = DYNAMIC_PC_LOOKUP;
5092fcf5ef2aSThomas Huth                     }
5093fcf5ef2aSThomas Huth                     goto jmp_insn;
5094fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
5095fcf5ef2aSThomas Huth                 case 0x39:      /* rett, V9 return */
5096fcf5ef2aSThomas Huth                     {
5097fcf5ef2aSThomas Huth                         if (!supervisor(dc))
5098fcf5ef2aSThomas Huth                             goto priv_insn;
5099*186e7890SRichard Henderson                         gen_check_align(dc, cpu_tmp0, 3);
5100fcf5ef2aSThomas Huth                         gen_mov_pc_npc(dc);
5101fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5102fcf5ef2aSThomas Huth                         dc->npc = DYNAMIC_PC;
5103ad75a51eSRichard Henderson                         gen_helper_rett(tcg_env);
5104fcf5ef2aSThomas Huth                     }
5105fcf5ef2aSThomas Huth                     goto jmp_insn;
5106fcf5ef2aSThomas Huth #endif
5107fcf5ef2aSThomas Huth                 case 0x3b: /* flush */
5108fcf5ef2aSThomas Huth                     if (!((dc)->def->features & CPU_FEATURE_FLUSH))
5109fcf5ef2aSThomas Huth                         goto unimp_flush;
5110fcf5ef2aSThomas Huth                     /* nop */
5111fcf5ef2aSThomas Huth                     break;
5112fcf5ef2aSThomas Huth                 case 0x3c:      /* save */
5113ad75a51eSRichard Henderson                     gen_helper_save(tcg_env);
5114fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_tmp0);
5115fcf5ef2aSThomas Huth                     break;
5116fcf5ef2aSThomas Huth                 case 0x3d:      /* restore */
5117ad75a51eSRichard Henderson                     gen_helper_restore(tcg_env);
5118fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_tmp0);
5119fcf5ef2aSThomas Huth                     break;
5120fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64)
5121fcf5ef2aSThomas Huth                 case 0x3e:      /* V9 done/retry */
5122fcf5ef2aSThomas Huth                     {
5123fcf5ef2aSThomas Huth                         switch (rd) {
5124fcf5ef2aSThomas Huth                         case 0:
5125fcf5ef2aSThomas Huth                             if (!supervisor(dc))
5126fcf5ef2aSThomas Huth                                 goto priv_insn;
5127fcf5ef2aSThomas Huth                             dc->npc = DYNAMIC_PC;
5128fcf5ef2aSThomas Huth                             dc->pc = DYNAMIC_PC;
5129dfd1b812SRichard Henderson                             translator_io_start(&dc->base);
5130ad75a51eSRichard Henderson                             gen_helper_done(tcg_env);
5131fcf5ef2aSThomas Huth                             goto jmp_insn;
5132fcf5ef2aSThomas Huth                         case 1:
5133fcf5ef2aSThomas Huth                             if (!supervisor(dc))
5134fcf5ef2aSThomas Huth                                 goto priv_insn;
5135fcf5ef2aSThomas Huth                             dc->npc = DYNAMIC_PC;
5136fcf5ef2aSThomas Huth                             dc->pc = DYNAMIC_PC;
5137dfd1b812SRichard Henderson                             translator_io_start(&dc->base);
5138ad75a51eSRichard Henderson                             gen_helper_retry(tcg_env);
5139fcf5ef2aSThomas Huth                             goto jmp_insn;
5140fcf5ef2aSThomas Huth                         default:
5141fcf5ef2aSThomas Huth                             goto illegal_insn;
5142fcf5ef2aSThomas Huth                         }
5143fcf5ef2aSThomas Huth                     }
5144fcf5ef2aSThomas Huth                     break;
5145fcf5ef2aSThomas Huth #endif
5146fcf5ef2aSThomas Huth                 default:
5147fcf5ef2aSThomas Huth                     goto illegal_insn;
5148fcf5ef2aSThomas Huth                 }
5149fcf5ef2aSThomas Huth             }
5150fcf5ef2aSThomas Huth             break;
5151fcf5ef2aSThomas Huth         }
5152fcf5ef2aSThomas Huth         break;
5153fcf5ef2aSThomas Huth     case 3:                     /* load/store instructions */
5154fcf5ef2aSThomas Huth         {
5155fcf5ef2aSThomas Huth             unsigned int xop = GET_FIELD(insn, 7, 12);
5156fcf5ef2aSThomas Huth             /* ??? gen_address_mask prevents us from using a source
5157fcf5ef2aSThomas Huth                register directly.  Always generate a temporary.  */
515852123f14SRichard Henderson             TCGv cpu_addr = tcg_temp_new();
5159fcf5ef2aSThomas Huth 
5160fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn));
5161fcf5ef2aSThomas Huth             if (xop == 0x3c || xop == 0x3e) {
5162fcf5ef2aSThomas Huth                 /* V9 casa/casxa : no offset */
5163fcf5ef2aSThomas Huth             } else if (IS_IMM) {     /* immediate */
5164fcf5ef2aSThomas Huth                 simm = GET_FIELDs(insn, 19, 31);
5165fcf5ef2aSThomas Huth                 if (simm != 0) {
5166fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, simm);
5167fcf5ef2aSThomas Huth                 }
5168fcf5ef2aSThomas Huth             } else {            /* register */
5169fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5170fcf5ef2aSThomas Huth                 if (rs2 != 0) {
5171fcf5ef2aSThomas Huth                     tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2));
5172fcf5ef2aSThomas Huth                 }
5173fcf5ef2aSThomas Huth             }
5174fcf5ef2aSThomas Huth             if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) ||
5175fcf5ef2aSThomas Huth                 (xop > 0x17 && xop <= 0x1d ) ||
5176fcf5ef2aSThomas Huth                 (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) {
5177fcf5ef2aSThomas Huth                 TCGv cpu_val = gen_dest_gpr(dc, rd);
5178fcf5ef2aSThomas Huth 
5179fcf5ef2aSThomas Huth                 switch (xop) {
5180fcf5ef2aSThomas Huth                 case 0x0:       /* ld, V9 lduw, load unsigned word */
5181fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
518208149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5183316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUL | MO_ALIGN);
5184fcf5ef2aSThomas Huth                     break;
5185fcf5ef2aSThomas Huth                 case 0x1:       /* ldub, load unsigned byte */
5186fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
518708149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
518808149118SRichard Henderson                                        dc->mem_idx, MO_UB);
5189fcf5ef2aSThomas Huth                     break;
5190fcf5ef2aSThomas Huth                 case 0x2:       /* lduh, load unsigned halfword */
5191fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
519208149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5193316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUW | MO_ALIGN);
5194fcf5ef2aSThomas Huth                     break;
5195fcf5ef2aSThomas Huth                 case 0x3:       /* ldd, load double word */
5196fcf5ef2aSThomas Huth                     if (rd & 1)
5197fcf5ef2aSThomas Huth                         goto illegal_insn;
5198fcf5ef2aSThomas Huth                     else {
5199fcf5ef2aSThomas Huth                         TCGv_i64 t64;
5200fcf5ef2aSThomas Huth 
5201fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5202fcf5ef2aSThomas Huth                         t64 = tcg_temp_new_i64();
520308149118SRichard Henderson                         tcg_gen_qemu_ld_i64(t64, cpu_addr,
5204316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5205fcf5ef2aSThomas Huth                         tcg_gen_trunc_i64_tl(cpu_val, t64);
5206fcf5ef2aSThomas Huth                         tcg_gen_ext32u_tl(cpu_val, cpu_val);
5207fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd + 1, cpu_val);
5208fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(t64, t64, 32);
5209fcf5ef2aSThomas Huth                         tcg_gen_trunc_i64_tl(cpu_val, t64);
5210fcf5ef2aSThomas Huth                         tcg_gen_ext32u_tl(cpu_val, cpu_val);
5211fcf5ef2aSThomas Huth                     }
5212fcf5ef2aSThomas Huth                     break;
5213fcf5ef2aSThomas Huth                 case 0x9:       /* ldsb, load signed byte */
5214fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
521508149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB);
5216fcf5ef2aSThomas Huth                     break;
5217fcf5ef2aSThomas Huth                 case 0xa:       /* ldsh, load signed halfword */
5218fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
521908149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5220316b6783SRichard Henderson                                        dc->mem_idx, MO_TESW | MO_ALIGN);
5221fcf5ef2aSThomas Huth                     break;
5222fcf5ef2aSThomas Huth                 case 0xd:       /* ldstub */
5223fcf5ef2aSThomas Huth                     gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx);
5224fcf5ef2aSThomas Huth                     break;
5225fcf5ef2aSThomas Huth                 case 0x0f:
5226fcf5ef2aSThomas Huth                     /* swap, swap register with memory. Also atomically */
5227fcf5ef2aSThomas Huth                     CHECK_IU_FEATURE(dc, SWAP);
5228fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rd);
5229fcf5ef2aSThomas Huth                     gen_swap(dc, cpu_val, cpu_src1, cpu_addr,
5230fcf5ef2aSThomas Huth                              dc->mem_idx, MO_TEUL);
5231fcf5ef2aSThomas Huth                     break;
5232fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5233fcf5ef2aSThomas Huth                 case 0x10:      /* lda, V9 lduwa, load word alternate */
5234fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL);
5235fcf5ef2aSThomas Huth                     break;
5236fcf5ef2aSThomas Huth                 case 0x11:      /* lduba, load unsigned byte alternate */
5237fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB);
5238fcf5ef2aSThomas Huth                     break;
5239fcf5ef2aSThomas Huth                 case 0x12:      /* lduha, load unsigned halfword alternate */
5240fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW);
5241fcf5ef2aSThomas Huth                     break;
5242fcf5ef2aSThomas Huth                 case 0x13:      /* ldda, load double word alternate */
5243fcf5ef2aSThomas Huth                     if (rd & 1) {
5244fcf5ef2aSThomas Huth                         goto illegal_insn;
5245fcf5ef2aSThomas Huth                     }
5246fcf5ef2aSThomas Huth                     gen_ldda_asi(dc, cpu_addr, insn, rd);
5247fcf5ef2aSThomas Huth                     goto skip_move;
5248fcf5ef2aSThomas Huth                 case 0x19:      /* ldsba, load signed byte alternate */
5249fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB);
5250fcf5ef2aSThomas Huth                     break;
5251fcf5ef2aSThomas Huth                 case 0x1a:      /* ldsha, load signed halfword alternate */
5252fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW);
5253fcf5ef2aSThomas Huth                     break;
5254fcf5ef2aSThomas Huth                 case 0x1d:      /* ldstuba -- XXX: should be atomically */
5255fcf5ef2aSThomas Huth                     gen_ldstub_asi(dc, cpu_val, cpu_addr, insn);
5256fcf5ef2aSThomas Huth                     break;
5257fcf5ef2aSThomas Huth                 case 0x1f:      /* swapa, swap reg with alt. memory. Also
5258fcf5ef2aSThomas Huth                                    atomically */
5259fcf5ef2aSThomas Huth                     CHECK_IU_FEATURE(dc, SWAP);
5260fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rd);
5261fcf5ef2aSThomas Huth                     gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn);
5262fcf5ef2aSThomas Huth                     break;
5263fcf5ef2aSThomas Huth 
5264fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5265fcf5ef2aSThomas Huth                 case 0x30: /* ldc */
5266fcf5ef2aSThomas Huth                 case 0x31: /* ldcsr */
5267fcf5ef2aSThomas Huth                 case 0x33: /* lddc */
5268fcf5ef2aSThomas Huth                     goto ncp_insn;
5269fcf5ef2aSThomas Huth #endif
5270fcf5ef2aSThomas Huth #endif
5271fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5272fcf5ef2aSThomas Huth                 case 0x08: /* V9 ldsw */
5273fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
527408149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5275316b6783SRichard Henderson                                        dc->mem_idx, MO_TESL | MO_ALIGN);
5276fcf5ef2aSThomas Huth                     break;
5277fcf5ef2aSThomas Huth                 case 0x0b: /* V9 ldx */
5278fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
527908149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5280316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUQ | MO_ALIGN);
5281fcf5ef2aSThomas Huth                     break;
5282fcf5ef2aSThomas Huth                 case 0x18: /* V9 ldswa */
5283fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL);
5284fcf5ef2aSThomas Huth                     break;
5285fcf5ef2aSThomas Huth                 case 0x1b: /* V9 ldxa */
5286fc313c64SFrédéric Pétrot                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ);
5287fcf5ef2aSThomas Huth                     break;
5288fcf5ef2aSThomas Huth                 case 0x2d: /* V9 prefetch, no effect */
5289fcf5ef2aSThomas Huth                     goto skip_move;
5290fcf5ef2aSThomas Huth                 case 0x30: /* V9 ldfa */
5291fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5292fcf5ef2aSThomas Huth                         goto jmp_insn;
5293fcf5ef2aSThomas Huth                     }
5294fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 4, rd);
5295fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, rd);
5296fcf5ef2aSThomas Huth                     goto skip_move;
5297fcf5ef2aSThomas Huth                 case 0x33: /* V9 lddfa */
5298fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5299fcf5ef2aSThomas Huth                         goto jmp_insn;
5300fcf5ef2aSThomas Huth                     }
5301fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd));
5302fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, DFPREG(rd));
5303fcf5ef2aSThomas Huth                     goto skip_move;
5304fcf5ef2aSThomas Huth                 case 0x3d: /* V9 prefetcha, no effect */
5305fcf5ef2aSThomas Huth                     goto skip_move;
5306fcf5ef2aSThomas Huth                 case 0x32: /* V9 ldqfa */
5307fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5308fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5309fcf5ef2aSThomas Huth                         goto jmp_insn;
5310fcf5ef2aSThomas Huth                     }
5311fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd));
5312fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, QFPREG(rd));
5313fcf5ef2aSThomas Huth                     goto skip_move;
5314fcf5ef2aSThomas Huth #endif
5315fcf5ef2aSThomas Huth                 default:
5316fcf5ef2aSThomas Huth                     goto illegal_insn;
5317fcf5ef2aSThomas Huth                 }
5318fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_val);
5319fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5320fcf5ef2aSThomas Huth             skip_move: ;
5321fcf5ef2aSThomas Huth #endif
5322fcf5ef2aSThomas Huth             } else if (xop >= 0x20 && xop < 0x24) {
5323fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5324fcf5ef2aSThomas Huth                     goto jmp_insn;
5325fcf5ef2aSThomas Huth                 }
5326fcf5ef2aSThomas Huth                 switch (xop) {
5327fcf5ef2aSThomas Huth                 case 0x20:      /* ldf, load fpreg */
5328fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5329fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5330fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr,
5331316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5332fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5333fcf5ef2aSThomas Huth                     break;
5334fcf5ef2aSThomas Huth                 case 0x21:      /* ldfsr, V9 ldxfsr */
5335fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5336fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5337fcf5ef2aSThomas Huth                     if (rd == 1) {
5338fcf5ef2aSThomas Huth                         TCGv_i64 t64 = tcg_temp_new_i64();
5339fcf5ef2aSThomas Huth                         tcg_gen_qemu_ld_i64(t64, cpu_addr,
5340316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5341ad75a51eSRichard Henderson                         gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64);
5342fcf5ef2aSThomas Huth                         break;
5343fcf5ef2aSThomas Huth                     }
5344fcf5ef2aSThomas Huth #endif
534536ab4623SRichard Henderson                     cpu_dst_32 = tcg_temp_new_i32();
5346fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr,
5347316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5348ad75a51eSRichard Henderson                     gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32);
5349fcf5ef2aSThomas Huth                     break;
5350fcf5ef2aSThomas Huth                 case 0x22:      /* ldqf, load quad fpreg */
5351fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5352fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5353fcf5ef2aSThomas Huth                     cpu_src1_64 = tcg_temp_new_i64();
5354fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx,
5355fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5356fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, 8);
5357fcf5ef2aSThomas Huth                     cpu_src2_64 = tcg_temp_new_i64();
5358fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx,
5359fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5360fcf5ef2aSThomas Huth                     gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64);
5361fcf5ef2aSThomas Huth                     break;
5362fcf5ef2aSThomas Huth                 case 0x23:      /* lddf, load double fpreg */
5363fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5364fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5365fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx,
5366fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5367fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5368fcf5ef2aSThomas Huth                     break;
5369fcf5ef2aSThomas Huth                 default:
5370fcf5ef2aSThomas Huth                     goto illegal_insn;
5371fcf5ef2aSThomas Huth                 }
5372fcf5ef2aSThomas Huth             } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) ||
5373fcf5ef2aSThomas Huth                        xop == 0xe || xop == 0x1e) {
5374fcf5ef2aSThomas Huth                 TCGv cpu_val = gen_load_gpr(dc, rd);
5375fcf5ef2aSThomas Huth 
5376fcf5ef2aSThomas Huth                 switch (xop) {
5377fcf5ef2aSThomas Huth                 case 0x4: /* st, store word */
5378fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
537908149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5380316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUL | MO_ALIGN);
5381fcf5ef2aSThomas Huth                     break;
5382fcf5ef2aSThomas Huth                 case 0x5: /* stb, store byte */
5383fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
538408149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB);
5385fcf5ef2aSThomas Huth                     break;
5386fcf5ef2aSThomas Huth                 case 0x6: /* sth, store halfword */
5387fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
538808149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5389316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUW | MO_ALIGN);
5390fcf5ef2aSThomas Huth                     break;
5391fcf5ef2aSThomas Huth                 case 0x7: /* std, store double word */
5392fcf5ef2aSThomas Huth                     if (rd & 1)
5393fcf5ef2aSThomas Huth                         goto illegal_insn;
5394fcf5ef2aSThomas Huth                     else {
5395fcf5ef2aSThomas Huth                         TCGv_i64 t64;
5396fcf5ef2aSThomas Huth                         TCGv lo;
5397fcf5ef2aSThomas Huth 
5398fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5399fcf5ef2aSThomas Huth                         lo = gen_load_gpr(dc, rd + 1);
5400fcf5ef2aSThomas Huth                         t64 = tcg_temp_new_i64();
5401fcf5ef2aSThomas Huth                         tcg_gen_concat_tl_i64(t64, lo, cpu_val);
540208149118SRichard Henderson                         tcg_gen_qemu_st_i64(t64, cpu_addr,
5403316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5404fcf5ef2aSThomas Huth                     }
5405fcf5ef2aSThomas Huth                     break;
5406fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5407fcf5ef2aSThomas Huth                 case 0x14: /* sta, V9 stwa, store word alternate */
5408fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL);
5409fcf5ef2aSThomas Huth                     break;
5410fcf5ef2aSThomas Huth                 case 0x15: /* stba, store byte alternate */
5411fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB);
5412fcf5ef2aSThomas Huth                     break;
5413fcf5ef2aSThomas Huth                 case 0x16: /* stha, store halfword alternate */
5414fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW);
5415fcf5ef2aSThomas Huth                     break;
5416fcf5ef2aSThomas Huth                 case 0x17: /* stda, store double word alternate */
5417fcf5ef2aSThomas Huth                     if (rd & 1) {
5418fcf5ef2aSThomas Huth                         goto illegal_insn;
5419fcf5ef2aSThomas Huth                     }
5420fcf5ef2aSThomas Huth                     gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd);
5421fcf5ef2aSThomas Huth                     break;
5422fcf5ef2aSThomas Huth #endif
5423fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5424fcf5ef2aSThomas Huth                 case 0x0e: /* V9 stx */
5425fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
542608149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5427316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUQ | MO_ALIGN);
5428fcf5ef2aSThomas Huth                     break;
5429fcf5ef2aSThomas Huth                 case 0x1e: /* V9 stxa */
5430fc313c64SFrédéric Pétrot                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ);
5431fcf5ef2aSThomas Huth                     break;
5432fcf5ef2aSThomas Huth #endif
5433fcf5ef2aSThomas Huth                 default:
5434fcf5ef2aSThomas Huth                     goto illegal_insn;
5435fcf5ef2aSThomas Huth                 }
5436fcf5ef2aSThomas Huth             } else if (xop > 0x23 && xop < 0x28) {
5437fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5438fcf5ef2aSThomas Huth                     goto jmp_insn;
5439fcf5ef2aSThomas Huth                 }
5440fcf5ef2aSThomas Huth                 switch (xop) {
5441fcf5ef2aSThomas Huth                 case 0x24: /* stf, store fpreg */
5442fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5443fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rd);
5444fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr,
5445316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5446fcf5ef2aSThomas Huth                     break;
5447fcf5ef2aSThomas Huth                 case 0x25: /* stfsr, V9 stxfsr */
5448fcf5ef2aSThomas Huth                     {
5449fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5450fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5451fcf5ef2aSThomas Huth                         if (rd == 1) {
545208149118SRichard Henderson                             tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr,
5453316b6783SRichard Henderson                                                dc->mem_idx, MO_TEUQ | MO_ALIGN);
5454fcf5ef2aSThomas Huth                             break;
5455fcf5ef2aSThomas Huth                         }
5456fcf5ef2aSThomas Huth #endif
545708149118SRichard Henderson                         tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr,
5458316b6783SRichard Henderson                                            dc->mem_idx, MO_TEUL | MO_ALIGN);
5459fcf5ef2aSThomas Huth                     }
5460fcf5ef2aSThomas Huth                     break;
5461fcf5ef2aSThomas Huth                 case 0x26:
5462fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5463fcf5ef2aSThomas Huth                     /* V9 stqf, store quad fpreg */
5464fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5465fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5466fcf5ef2aSThomas Huth                     /* ??? While stqf only requires 4-byte alignment, it is
5467fcf5ef2aSThomas Huth                        legal for the cpu to signal the unaligned exception.
5468fcf5ef2aSThomas Huth                        The OS trap handler is then required to fix it up.
5469fcf5ef2aSThomas Huth                        For qemu, this avoids having to probe the second page
5470fcf5ef2aSThomas Huth                        before performing the first write.  */
5471fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_Q0(dc, rd);
5472fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr,
5473fc313c64SFrédéric Pétrot                                         dc->mem_idx, MO_TEUQ | MO_ALIGN_16);
5474fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, 8);
5475fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_Q1(dc, rd);
5476fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr,
5477fc313c64SFrédéric Pétrot                                         dc->mem_idx, MO_TEUQ);
5478fcf5ef2aSThomas Huth                     break;
5479fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */
5480fcf5ef2aSThomas Huth                     /* stdfq, store floating point queue */
5481fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5482fcf5ef2aSThomas Huth                     goto illegal_insn;
5483fcf5ef2aSThomas Huth #else
5484fcf5ef2aSThomas Huth                     if (!supervisor(dc))
5485fcf5ef2aSThomas Huth                         goto priv_insn;
5486fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5487fcf5ef2aSThomas Huth                         goto jmp_insn;
5488fcf5ef2aSThomas Huth                     }
5489fcf5ef2aSThomas Huth                     goto nfq_insn;
5490fcf5ef2aSThomas Huth #endif
5491fcf5ef2aSThomas Huth #endif
5492fcf5ef2aSThomas Huth                 case 0x27: /* stdf, store double fpreg */
5493fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5494fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rd);
5495fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx,
5496fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5497fcf5ef2aSThomas Huth                     break;
5498fcf5ef2aSThomas Huth                 default:
5499fcf5ef2aSThomas Huth                     goto illegal_insn;
5500fcf5ef2aSThomas Huth                 }
5501fcf5ef2aSThomas Huth             } else if (xop > 0x33 && xop < 0x3f) {
5502fcf5ef2aSThomas Huth                 switch (xop) {
5503fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5504fcf5ef2aSThomas Huth                 case 0x34: /* V9 stfa */
5505fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5506fcf5ef2aSThomas Huth                         goto jmp_insn;
5507fcf5ef2aSThomas Huth                     }
5508fcf5ef2aSThomas Huth                     gen_stf_asi(dc, cpu_addr, insn, 4, rd);
5509fcf5ef2aSThomas Huth                     break;
5510fcf5ef2aSThomas Huth                 case 0x36: /* V9 stqfa */
5511fcf5ef2aSThomas Huth                     {
5512fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5513fcf5ef2aSThomas Huth                         if (gen_trap_ifnofpu(dc)) {
5514fcf5ef2aSThomas Huth                             goto jmp_insn;
5515fcf5ef2aSThomas Huth                         }
5516fcf5ef2aSThomas Huth                         gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd));
5517fcf5ef2aSThomas Huth                     }
5518fcf5ef2aSThomas Huth                     break;
5519fcf5ef2aSThomas Huth                 case 0x37: /* V9 stdfa */
5520fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5521fcf5ef2aSThomas Huth                         goto jmp_insn;
5522fcf5ef2aSThomas Huth                     }
5523fcf5ef2aSThomas Huth                     gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd));
5524fcf5ef2aSThomas Huth                     break;
5525fcf5ef2aSThomas Huth                 case 0x3e: /* V9 casxa */
5526fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5527fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5528fcf5ef2aSThomas Huth                     gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd);
5529fcf5ef2aSThomas Huth                     break;
5530fcf5ef2aSThomas Huth #else
5531fcf5ef2aSThomas Huth                 case 0x34: /* stc */
5532fcf5ef2aSThomas Huth                 case 0x35: /* stcsr */
5533fcf5ef2aSThomas Huth                 case 0x36: /* stdcq */
5534fcf5ef2aSThomas Huth                 case 0x37: /* stdc */
5535fcf5ef2aSThomas Huth                     goto ncp_insn;
5536fcf5ef2aSThomas Huth #endif
5537fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5538fcf5ef2aSThomas Huth                 case 0x3c: /* V9 or LEON3 casa */
5539fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5540fcf5ef2aSThomas Huth                     CHECK_IU_FEATURE(dc, CASA);
5541fcf5ef2aSThomas Huth #endif
5542fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5543fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5544fcf5ef2aSThomas Huth                     gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd);
5545fcf5ef2aSThomas Huth                     break;
5546fcf5ef2aSThomas Huth #endif
5547fcf5ef2aSThomas Huth                 default:
5548fcf5ef2aSThomas Huth                     goto illegal_insn;
5549fcf5ef2aSThomas Huth                 }
5550fcf5ef2aSThomas Huth             } else {
5551fcf5ef2aSThomas Huth                 goto illegal_insn;
5552fcf5ef2aSThomas Huth             }
5553fcf5ef2aSThomas Huth         }
5554fcf5ef2aSThomas Huth         break;
5555fcf5ef2aSThomas Huth     }
5556fcf5ef2aSThomas Huth     /* default case for non jump instructions */
5557633c4283SRichard Henderson     if (dc->npc & 3) {
5558633c4283SRichard Henderson         switch (dc->npc) {
5559633c4283SRichard Henderson         case DYNAMIC_PC:
5560633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
5561633c4283SRichard Henderson             dc->pc = dc->npc;
5562fcf5ef2aSThomas Huth             gen_op_next_insn();
5563633c4283SRichard Henderson             break;
5564633c4283SRichard Henderson         case JUMP_PC:
5565fcf5ef2aSThomas Huth             /* we can do a static jump */
5566fcf5ef2aSThomas Huth             gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond);
5567af00be49SEmilio G. Cota             dc->base.is_jmp = DISAS_NORETURN;
5568633c4283SRichard Henderson             break;
5569633c4283SRichard Henderson         default:
5570633c4283SRichard Henderson             g_assert_not_reached();
5571633c4283SRichard Henderson         }
5572fcf5ef2aSThomas Huth     } else {
5573fcf5ef2aSThomas Huth         dc->pc = dc->npc;
5574fcf5ef2aSThomas Huth         dc->npc = dc->npc + 4;
5575fcf5ef2aSThomas Huth     }
5576fcf5ef2aSThomas Huth  jmp_insn:
5577a6ca81cbSRichard Henderson     return;
5578fcf5ef2aSThomas Huth  illegal_insn:
5579fcf5ef2aSThomas Huth     gen_exception(dc, TT_ILL_INSN);
5580a6ca81cbSRichard Henderson     return;
5581fcf5ef2aSThomas Huth  unimp_flush:
5582fcf5ef2aSThomas Huth     gen_exception(dc, TT_UNIMP_FLUSH);
5583a6ca81cbSRichard Henderson     return;
5584fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
5585fcf5ef2aSThomas Huth  priv_insn:
5586fcf5ef2aSThomas Huth     gen_exception(dc, TT_PRIV_INSN);
5587a6ca81cbSRichard Henderson     return;
5588fcf5ef2aSThomas Huth #endif
5589fcf5ef2aSThomas Huth  nfpu_insn:
5590fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
5591a6ca81cbSRichard Henderson     return;
5592fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
5593fcf5ef2aSThomas Huth  nfq_insn:
5594fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR);
5595a6ca81cbSRichard Henderson     return;
5596fcf5ef2aSThomas Huth #endif
5597fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5598fcf5ef2aSThomas Huth  ncp_insn:
5599fcf5ef2aSThomas Huth     gen_exception(dc, TT_NCP_INSN);
5600a6ca81cbSRichard Henderson     return;
5601fcf5ef2aSThomas Huth #endif
5602fcf5ef2aSThomas Huth }
5603fcf5ef2aSThomas Huth 
56046e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
5605fcf5ef2aSThomas Huth {
56066e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5607b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
56086e61bc94SEmilio G. Cota     int bound;
5609af00be49SEmilio G. Cota 
5610af00be49SEmilio G. Cota     dc->pc = dc->base.pc_first;
56116e61bc94SEmilio G. Cota     dc->npc = (target_ulong)dc->base.tb->cs_base;
5612fcf5ef2aSThomas Huth     dc->cc_op = CC_OP_DYNAMIC;
56136e61bc94SEmilio G. Cota     dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK;
5614576e1c4cSIgor Mammedov     dc->def = &env->def;
56156e61bc94SEmilio G. Cota     dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags);
56166e61bc94SEmilio G. Cota     dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags);
5617c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
56186e61bc94SEmilio G. Cota     dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0;
5619c9b459aaSArtyom Tarasenko #endif
5620fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5621fcf5ef2aSThomas Huth     dc->fprs_dirty = 0;
56226e61bc94SEmilio G. Cota     dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff;
5623c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
56246e61bc94SEmilio G. Cota     dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0;
5625c9b459aaSArtyom Tarasenko #endif
5626fcf5ef2aSThomas Huth #endif
56276e61bc94SEmilio G. Cota     /*
56286e61bc94SEmilio G. Cota      * if we reach a page boundary, we stop generation so that the
56296e61bc94SEmilio G. Cota      * PC of a TT_TFAULT exception is always in the right page
56306e61bc94SEmilio G. Cota      */
56316e61bc94SEmilio G. Cota     bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4;
56326e61bc94SEmilio G. Cota     dc->base.max_insns = MIN(dc->base.max_insns, bound);
5633af00be49SEmilio G. Cota }
5634fcf5ef2aSThomas Huth 
56356e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs)
56366e61bc94SEmilio G. Cota {
56376e61bc94SEmilio G. Cota }
56386e61bc94SEmilio G. Cota 
56396e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
56406e61bc94SEmilio G. Cota {
56416e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5642633c4283SRichard Henderson     target_ulong npc = dc->npc;
56436e61bc94SEmilio G. Cota 
5644633c4283SRichard Henderson     if (npc & 3) {
5645633c4283SRichard Henderson         switch (npc) {
5646633c4283SRichard Henderson         case JUMP_PC:
5647fcf5ef2aSThomas Huth             assert(dc->jump_pc[1] == dc->pc + 4);
5648633c4283SRichard Henderson             npc = dc->jump_pc[0] | JUMP_PC;
5649633c4283SRichard Henderson             break;
5650633c4283SRichard Henderson         case DYNAMIC_PC:
5651633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
5652633c4283SRichard Henderson             npc = DYNAMIC_PC;
5653633c4283SRichard Henderson             break;
5654633c4283SRichard Henderson         default:
5655633c4283SRichard Henderson             g_assert_not_reached();
5656fcf5ef2aSThomas Huth         }
56576e61bc94SEmilio G. Cota     }
5658633c4283SRichard Henderson     tcg_gen_insn_start(dc->pc, npc);
5659633c4283SRichard Henderson }
5660fcf5ef2aSThomas Huth 
56616e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
56626e61bc94SEmilio G. Cota {
56636e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5664b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
56656e61bc94SEmilio G. Cota     unsigned int insn;
5666fcf5ef2aSThomas Huth 
56674e116893SIlya Leoshkevich     insn = translator_ldl(env, &dc->base, dc->pc);
5668af00be49SEmilio G. Cota     dc->base.pc_next += 4;
5669fcf5ef2aSThomas Huth     disas_sparc_insn(dc, insn);
5670fcf5ef2aSThomas Huth 
5671af00be49SEmilio G. Cota     if (dc->base.is_jmp == DISAS_NORETURN) {
56726e61bc94SEmilio G. Cota         return;
5673c5e6ccdfSEmilio G. Cota     }
5674af00be49SEmilio G. Cota     if (dc->pc != dc->base.pc_next) {
56756e61bc94SEmilio G. Cota         dc->base.is_jmp = DISAS_TOO_MANY;
5676af00be49SEmilio G. Cota     }
56776e61bc94SEmilio G. Cota }
5678fcf5ef2aSThomas Huth 
56796e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
56806e61bc94SEmilio G. Cota {
56816e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5682*186e7890SRichard Henderson     DisasDelayException *e, *e_next;
5683633c4283SRichard Henderson     bool may_lookup;
56846e61bc94SEmilio G. Cota 
568546bb0137SMark Cave-Ayland     switch (dc->base.is_jmp) {
568646bb0137SMark Cave-Ayland     case DISAS_NEXT:
568746bb0137SMark Cave-Ayland     case DISAS_TOO_MANY:
5688633c4283SRichard Henderson         if (((dc->pc | dc->npc) & 3) == 0) {
5689fcf5ef2aSThomas Huth             /* static PC and NPC: we can use direct chaining */
5690fcf5ef2aSThomas Huth             gen_goto_tb(dc, 0, dc->pc, dc->npc);
5691633c4283SRichard Henderson             break;
5692fcf5ef2aSThomas Huth         }
5693633c4283SRichard Henderson 
5694930f1865SRichard Henderson         may_lookup = true;
5695633c4283SRichard Henderson         if (dc->pc & 3) {
5696633c4283SRichard Henderson             switch (dc->pc) {
5697633c4283SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5698633c4283SRichard Henderson                 break;
5699633c4283SRichard Henderson             case DYNAMIC_PC:
5700633c4283SRichard Henderson                 may_lookup = false;
5701633c4283SRichard Henderson                 break;
5702633c4283SRichard Henderson             default:
5703633c4283SRichard Henderson                 g_assert_not_reached();
5704633c4283SRichard Henderson             }
5705633c4283SRichard Henderson         } else {
5706633c4283SRichard Henderson             tcg_gen_movi_tl(cpu_pc, dc->pc);
5707633c4283SRichard Henderson         }
5708633c4283SRichard Henderson 
5709930f1865SRichard Henderson         if (dc->npc & 3) {
5710930f1865SRichard Henderson             switch (dc->npc) {
5711930f1865SRichard Henderson             case JUMP_PC:
5712930f1865SRichard Henderson                 gen_generic_branch(dc);
5713930f1865SRichard Henderson                 break;
5714930f1865SRichard Henderson             case DYNAMIC_PC:
5715930f1865SRichard Henderson                 may_lookup = false;
5716930f1865SRichard Henderson                 break;
5717930f1865SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5718930f1865SRichard Henderson                 break;
5719930f1865SRichard Henderson             default:
5720930f1865SRichard Henderson                 g_assert_not_reached();
5721930f1865SRichard Henderson             }
5722930f1865SRichard Henderson         } else {
5723930f1865SRichard Henderson             tcg_gen_movi_tl(cpu_npc, dc->npc);
5724930f1865SRichard Henderson         }
5725633c4283SRichard Henderson         if (may_lookup) {
5726633c4283SRichard Henderson             tcg_gen_lookup_and_goto_ptr();
5727633c4283SRichard Henderson         } else {
572807ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
5729fcf5ef2aSThomas Huth         }
573046bb0137SMark Cave-Ayland         break;
573146bb0137SMark Cave-Ayland 
573246bb0137SMark Cave-Ayland     case DISAS_NORETURN:
573346bb0137SMark Cave-Ayland        break;
573446bb0137SMark Cave-Ayland 
573546bb0137SMark Cave-Ayland     case DISAS_EXIT:
573646bb0137SMark Cave-Ayland         /* Exit TB */
573746bb0137SMark Cave-Ayland         save_state(dc);
573846bb0137SMark Cave-Ayland         tcg_gen_exit_tb(NULL, 0);
573946bb0137SMark Cave-Ayland         break;
574046bb0137SMark Cave-Ayland 
574146bb0137SMark Cave-Ayland     default:
574246bb0137SMark Cave-Ayland         g_assert_not_reached();
5743fcf5ef2aSThomas Huth     }
5744*186e7890SRichard Henderson 
5745*186e7890SRichard Henderson     for (e = dc->delay_excp_list; e ; e = e_next) {
5746*186e7890SRichard Henderson         gen_set_label(e->lab);
5747*186e7890SRichard Henderson 
5748*186e7890SRichard Henderson         tcg_gen_movi_tl(cpu_pc, e->pc);
5749*186e7890SRichard Henderson         if (e->npc % 4 == 0) {
5750*186e7890SRichard Henderson             tcg_gen_movi_tl(cpu_npc, e->npc);
5751*186e7890SRichard Henderson         }
5752*186e7890SRichard Henderson         gen_helper_raise_exception(tcg_env, e->excp);
5753*186e7890SRichard Henderson 
5754*186e7890SRichard Henderson         e_next = e->next;
5755*186e7890SRichard Henderson         g_free(e);
5756*186e7890SRichard Henderson     }
5757fcf5ef2aSThomas Huth }
57586e61bc94SEmilio G. Cota 
57598eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase,
57608eb806a7SRichard Henderson                                CPUState *cpu, FILE *logfile)
57616e61bc94SEmilio G. Cota {
57628eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
57638eb806a7SRichard Henderson     target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size);
57646e61bc94SEmilio G. Cota }
57656e61bc94SEmilio G. Cota 
57666e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = {
57676e61bc94SEmilio G. Cota     .init_disas_context = sparc_tr_init_disas_context,
57686e61bc94SEmilio G. Cota     .tb_start           = sparc_tr_tb_start,
57696e61bc94SEmilio G. Cota     .insn_start         = sparc_tr_insn_start,
57706e61bc94SEmilio G. Cota     .translate_insn     = sparc_tr_translate_insn,
57716e61bc94SEmilio G. Cota     .tb_stop            = sparc_tr_tb_stop,
57726e61bc94SEmilio G. Cota     .disas_log          = sparc_tr_disas_log,
57736e61bc94SEmilio G. Cota };
57746e61bc94SEmilio G. Cota 
5775597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
5776306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
57776e61bc94SEmilio G. Cota {
57786e61bc94SEmilio G. Cota     DisasContext dc = {};
57796e61bc94SEmilio G. Cota 
5780306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base);
5781fcf5ef2aSThomas Huth }
5782fcf5ef2aSThomas Huth 
578355c3ceefSRichard Henderson void sparc_tcg_init(void)
5784fcf5ef2aSThomas Huth {
5785fcf5ef2aSThomas Huth     static const char gregnames[32][4] = {
5786fcf5ef2aSThomas Huth         "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
5787fcf5ef2aSThomas Huth         "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7",
5788fcf5ef2aSThomas Huth         "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
5789fcf5ef2aSThomas Huth         "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7",
5790fcf5ef2aSThomas Huth     };
5791fcf5ef2aSThomas Huth     static const char fregnames[32][4] = {
5792fcf5ef2aSThomas Huth         "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14",
5793fcf5ef2aSThomas Huth         "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30",
5794fcf5ef2aSThomas Huth         "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
5795fcf5ef2aSThomas Huth         "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
5796fcf5ef2aSThomas Huth     };
5797fcf5ef2aSThomas Huth 
5798fcf5ef2aSThomas Huth     static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = {
5799fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5800fcf5ef2aSThomas Huth         { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" },
5801fcf5ef2aSThomas Huth         { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" },
5802fcf5ef2aSThomas Huth #else
5803fcf5ef2aSThomas Huth         { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" },
5804fcf5ef2aSThomas Huth #endif
5805fcf5ef2aSThomas Huth         { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" },
5806fcf5ef2aSThomas Huth         { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" },
5807fcf5ef2aSThomas Huth     };
5808fcf5ef2aSThomas Huth 
5809fcf5ef2aSThomas Huth     static const struct { TCGv *ptr; int off; const char *name; } rtl[] = {
5810fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5811fcf5ef2aSThomas Huth         { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" },
5812fcf5ef2aSThomas Huth         { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" },
5813fcf5ef2aSThomas Huth         { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" },
5814fcf5ef2aSThomas Huth         { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr),
5815fcf5ef2aSThomas Huth           "hstick_cmpr" },
5816fcf5ef2aSThomas Huth         { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" },
5817fcf5ef2aSThomas Huth         { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" },
5818fcf5ef2aSThomas Huth         { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" },
5819fcf5ef2aSThomas Huth         { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" },
5820fcf5ef2aSThomas Huth         { &cpu_ver, offsetof(CPUSPARCState, version), "ver" },
5821fcf5ef2aSThomas Huth #endif
5822fcf5ef2aSThomas Huth         { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" },
5823fcf5ef2aSThomas Huth         { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" },
5824fcf5ef2aSThomas Huth         { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" },
5825fcf5ef2aSThomas Huth         { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" },
5826fcf5ef2aSThomas Huth         { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" },
5827fcf5ef2aSThomas Huth         { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" },
5828fcf5ef2aSThomas Huth         { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" },
5829fcf5ef2aSThomas Huth         { &cpu_y, offsetof(CPUSPARCState, y), "y" },
5830fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
5831fcf5ef2aSThomas Huth         { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" },
5832fcf5ef2aSThomas Huth #endif
5833fcf5ef2aSThomas Huth     };
5834fcf5ef2aSThomas Huth 
5835fcf5ef2aSThomas Huth     unsigned int i;
5836fcf5ef2aSThomas Huth 
5837ad75a51eSRichard Henderson     cpu_regwptr = tcg_global_mem_new_ptr(tcg_env,
5838fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, regwptr),
5839fcf5ef2aSThomas Huth                                          "regwptr");
5840fcf5ef2aSThomas Huth 
5841fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(r32); ++i) {
5842ad75a51eSRichard Henderson         *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name);
5843fcf5ef2aSThomas Huth     }
5844fcf5ef2aSThomas Huth 
5845fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(rtl); ++i) {
5846ad75a51eSRichard Henderson         *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name);
5847fcf5ef2aSThomas Huth     }
5848fcf5ef2aSThomas Huth 
5849f764718dSRichard Henderson     cpu_regs[0] = NULL;
5850fcf5ef2aSThomas Huth     for (i = 1; i < 8; ++i) {
5851ad75a51eSRichard Henderson         cpu_regs[i] = tcg_global_mem_new(tcg_env,
5852fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, gregs[i]),
5853fcf5ef2aSThomas Huth                                          gregnames[i]);
5854fcf5ef2aSThomas Huth     }
5855fcf5ef2aSThomas Huth 
5856fcf5ef2aSThomas Huth     for (i = 8; i < 32; ++i) {
5857fcf5ef2aSThomas Huth         cpu_regs[i] = tcg_global_mem_new(cpu_regwptr,
5858fcf5ef2aSThomas Huth                                          (i - 8) * sizeof(target_ulong),
5859fcf5ef2aSThomas Huth                                          gregnames[i]);
5860fcf5ef2aSThomas Huth     }
5861fcf5ef2aSThomas Huth 
5862fcf5ef2aSThomas Huth     for (i = 0; i < TARGET_DPREGS; i++) {
5863ad75a51eSRichard Henderson         cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env,
5864fcf5ef2aSThomas Huth                                             offsetof(CPUSPARCState, fpr[i]),
5865fcf5ef2aSThomas Huth                                             fregnames[i]);
5866fcf5ef2aSThomas Huth     }
5867fcf5ef2aSThomas Huth }
5868fcf5ef2aSThomas Huth 
5869f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs,
5870f36aaa53SRichard Henderson                                 const TranslationBlock *tb,
5871f36aaa53SRichard Henderson                                 const uint64_t *data)
5872fcf5ef2aSThomas Huth {
5873f36aaa53SRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
5874f36aaa53SRichard Henderson     CPUSPARCState *env = &cpu->env;
5875fcf5ef2aSThomas Huth     target_ulong pc = data[0];
5876fcf5ef2aSThomas Huth     target_ulong npc = data[1];
5877fcf5ef2aSThomas Huth 
5878fcf5ef2aSThomas Huth     env->pc = pc;
5879fcf5ef2aSThomas Huth     if (npc == DYNAMIC_PC) {
5880fcf5ef2aSThomas Huth         /* dynamic NPC: already stored */
5881fcf5ef2aSThomas Huth     } else if (npc & JUMP_PC) {
5882fcf5ef2aSThomas Huth         /* jump PC: use 'cond' and the jump targets of the translation */
5883fcf5ef2aSThomas Huth         if (env->cond) {
5884fcf5ef2aSThomas Huth             env->npc = npc & ~3;
5885fcf5ef2aSThomas Huth         } else {
5886fcf5ef2aSThomas Huth             env->npc = pc + 4;
5887fcf5ef2aSThomas Huth         }
5888fcf5ef2aSThomas Huth     } else {
5889fcf5ef2aSThomas Huth         env->npc = npc;
5890fcf5ef2aSThomas Huth     }
5891fcf5ef2aSThomas Huth }
5892