1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 31fcf5ef2aSThomas Huth #include "exec/log.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 4086b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 458f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 46c6d83e4fSRichard Henderson # define gen_helper_fabsd(D, S) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48c6d83e4fSRichard Henderson # define gen_helper_fnegd(D, S) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 544ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 550faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 56af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 579422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 58bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 594ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 600faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 630faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 649422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 659422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 668aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 67e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 68e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 69e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 70e06c9f83SRichard Henderson # define gen_helper_fmul8x16al ({ qemu_build_not_reached(); NULL; }) 71e06c9f83SRichard Henderson # define gen_helper_fmul8x16au ({ qemu_build_not_reached(); NULL; }) 72e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 73e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16 ({ qemu_build_not_reached(); NULL; }) 74e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16 ({ qemu_build_not_reached(); NULL; }) 75e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 76*1617586fSRichard Henderson # define gen_helper_fqtox ({ qemu_build_not_reached(); NULL; }) 77199d43efSRichard Henderson # define gen_helper_fstox ({ qemu_build_not_reached(); NULL; }) 788aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 798c94bcd8SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 80afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 81da681406SRichard Henderson # define FSR_LDXFSR_MASK 0 82da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK 0 83668bb9b7SRichard Henderson # define MAXTL_MASK 0 84af25071cSRichard Henderson #endif 85af25071cSRichard Henderson 86633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 87633c4283SRichard Henderson #define DYNAMIC_PC 1 88633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 89633c4283SRichard Henderson #define JUMP_PC 2 90633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 91633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 92fcf5ef2aSThomas Huth 9346bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 9446bb0137SMark Cave-Ayland 95fcf5ef2aSThomas Huth /* global register indexes */ 96fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 97fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 98fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 99fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 100fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 101fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 102fcf5ef2aSThomas Huth static TCGv cpu_y; 103fcf5ef2aSThomas Huth static TCGv cpu_tbr; 104fcf5ef2aSThomas Huth static TCGv cpu_cond; 105fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 106fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 107fcf5ef2aSThomas Huth static TCGv cpu_gsr; 108fcf5ef2aSThomas Huth #else 109af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 110af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 111fcf5ef2aSThomas Huth #endif 112fcf5ef2aSThomas Huth /* Floating point registers */ 113fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 114fcf5ef2aSThomas Huth 115af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 116af25071cSRichard Henderson #ifdef TARGET_SPARC64 117cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 118af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 119af25071cSRichard Henderson #else 120cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 121af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 122af25071cSRichard Henderson #endif 123af25071cSRichard Henderson 124186e7890SRichard Henderson typedef struct DisasDelayException { 125186e7890SRichard Henderson struct DisasDelayException *next; 126186e7890SRichard Henderson TCGLabel *lab; 127186e7890SRichard Henderson TCGv_i32 excp; 128186e7890SRichard Henderson /* Saved state at parent insn. */ 129186e7890SRichard Henderson target_ulong pc; 130186e7890SRichard Henderson target_ulong npc; 131186e7890SRichard Henderson } DisasDelayException; 132186e7890SRichard Henderson 133fcf5ef2aSThomas Huth typedef struct DisasContext { 134af00be49SEmilio G. Cota DisasContextBase base; 135fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 136fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 137fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 138fcf5ef2aSThomas Huth int mem_idx; 139c9b459aaSArtyom Tarasenko bool fpu_enabled; 140c9b459aaSArtyom Tarasenko bool address_mask_32bit; 141c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 142c9b459aaSArtyom Tarasenko bool supervisor; 143c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 144c9b459aaSArtyom Tarasenko bool hypervisor; 145c9b459aaSArtyom Tarasenko #endif 146c9b459aaSArtyom Tarasenko #endif 147c9b459aaSArtyom Tarasenko 148fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 149fcf5ef2aSThomas Huth sparc_def_t *def; 150fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 151fcf5ef2aSThomas Huth int fprs_dirty; 152fcf5ef2aSThomas Huth int asi; 153fcf5ef2aSThomas Huth #endif 154186e7890SRichard Henderson DisasDelayException *delay_excp_list; 155fcf5ef2aSThomas Huth } DisasContext; 156fcf5ef2aSThomas Huth 157fcf5ef2aSThomas Huth typedef struct { 158fcf5ef2aSThomas Huth TCGCond cond; 159fcf5ef2aSThomas Huth bool is_bool; 160fcf5ef2aSThomas Huth TCGv c1, c2; 161fcf5ef2aSThomas Huth } DisasCompare; 162fcf5ef2aSThomas Huth 163fcf5ef2aSThomas Huth // This function uses non-native bit order 164fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 165fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 166fcf5ef2aSThomas Huth 167fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 168fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 169fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 170fcf5ef2aSThomas Huth 171fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 172fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 173fcf5ef2aSThomas Huth 174fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 175fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 176fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 177fcf5ef2aSThomas Huth #else 178fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 179fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 180fcf5ef2aSThomas Huth #endif 181fcf5ef2aSThomas Huth 182fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 183fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 184fcf5ef2aSThomas Huth 185fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 186fcf5ef2aSThomas Huth 1870c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 188fcf5ef2aSThomas Huth { 189fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 190fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 191fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 192fcf5ef2aSThomas Huth we can avoid setting it again. */ 193fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 194fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 195fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 196fcf5ef2aSThomas Huth } 197fcf5ef2aSThomas Huth #endif 198fcf5ef2aSThomas Huth } 199fcf5ef2aSThomas Huth 200fcf5ef2aSThomas Huth /* floating point registers moves */ 201fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 202fcf5ef2aSThomas Huth { 20336ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 204dc41aa7dSRichard Henderson if (src & 1) { 205dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 206dc41aa7dSRichard Henderson } else { 207dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 208fcf5ef2aSThomas Huth } 209dc41aa7dSRichard Henderson return ret; 210fcf5ef2aSThomas Huth } 211fcf5ef2aSThomas Huth 212fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 213fcf5ef2aSThomas Huth { 2148e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2158e7bbc75SRichard Henderson 2168e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 217fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 218fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 219fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 220fcf5ef2aSThomas Huth } 221fcf5ef2aSThomas Huth 222fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 223fcf5ef2aSThomas Huth { 22436ab4623SRichard Henderson return tcg_temp_new_i32(); 225fcf5ef2aSThomas Huth } 226fcf5ef2aSThomas Huth 227fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 228fcf5ef2aSThomas Huth { 229fcf5ef2aSThomas Huth src = DFPREG(src); 230fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 231fcf5ef2aSThomas Huth } 232fcf5ef2aSThomas Huth 233fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 234fcf5ef2aSThomas Huth { 235fcf5ef2aSThomas Huth dst = DFPREG(dst); 236fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 237fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 238fcf5ef2aSThomas Huth } 239fcf5ef2aSThomas Huth 240fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 241fcf5ef2aSThomas Huth { 242fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 243fcf5ef2aSThomas Huth } 244fcf5ef2aSThomas Huth 245fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 246fcf5ef2aSThomas Huth { 247ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 248fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 249ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 250fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 251fcf5ef2aSThomas Huth } 252fcf5ef2aSThomas Huth 253fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 254fcf5ef2aSThomas Huth { 255ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 256fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 257ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 258fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 259fcf5ef2aSThomas Huth } 260fcf5ef2aSThomas Huth 261fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 262fcf5ef2aSThomas Huth { 263ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 264fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 265ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 266fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 267fcf5ef2aSThomas Huth } 268fcf5ef2aSThomas Huth 269fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 270fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 271fcf5ef2aSThomas Huth { 272fcf5ef2aSThomas Huth rd = QFPREG(rd); 273fcf5ef2aSThomas Huth rs = QFPREG(rs); 274fcf5ef2aSThomas Huth 275fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 276fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 277fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 278fcf5ef2aSThomas Huth } 279fcf5ef2aSThomas Huth #endif 280fcf5ef2aSThomas Huth 281fcf5ef2aSThomas Huth /* moves */ 282fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 283fcf5ef2aSThomas Huth #define supervisor(dc) 0 284fcf5ef2aSThomas Huth #define hypervisor(dc) 0 285fcf5ef2aSThomas Huth #else 286fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 287c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 288c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 289fcf5ef2aSThomas Huth #else 290c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 291668bb9b7SRichard Henderson #define hypervisor(dc) 0 292fcf5ef2aSThomas Huth #endif 293fcf5ef2aSThomas Huth #endif 294fcf5ef2aSThomas Huth 295b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 296b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 297b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 298b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 299b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 300b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 301fcf5ef2aSThomas Huth #else 302b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 303fcf5ef2aSThomas Huth #endif 304fcf5ef2aSThomas Huth 3050c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 306fcf5ef2aSThomas Huth { 307b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 308fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 309b1bc09eaSRichard Henderson } 310fcf5ef2aSThomas Huth } 311fcf5ef2aSThomas Huth 31223ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 31323ada1b1SRichard Henderson { 31423ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 31523ada1b1SRichard Henderson } 31623ada1b1SRichard Henderson 3170c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 318fcf5ef2aSThomas Huth { 319fcf5ef2aSThomas Huth if (reg > 0) { 320fcf5ef2aSThomas Huth assert(reg < 32); 321fcf5ef2aSThomas Huth return cpu_regs[reg]; 322fcf5ef2aSThomas Huth } else { 32352123f14SRichard Henderson TCGv t = tcg_temp_new(); 324fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 325fcf5ef2aSThomas Huth return t; 326fcf5ef2aSThomas Huth } 327fcf5ef2aSThomas Huth } 328fcf5ef2aSThomas Huth 3290c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 330fcf5ef2aSThomas Huth { 331fcf5ef2aSThomas Huth if (reg > 0) { 332fcf5ef2aSThomas Huth assert(reg < 32); 333fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 334fcf5ef2aSThomas Huth } 335fcf5ef2aSThomas Huth } 336fcf5ef2aSThomas Huth 3370c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 338fcf5ef2aSThomas Huth { 339fcf5ef2aSThomas Huth if (reg > 0) { 340fcf5ef2aSThomas Huth assert(reg < 32); 341fcf5ef2aSThomas Huth return cpu_regs[reg]; 342fcf5ef2aSThomas Huth } else { 34352123f14SRichard Henderson return tcg_temp_new(); 344fcf5ef2aSThomas Huth } 345fcf5ef2aSThomas Huth } 346fcf5ef2aSThomas Huth 3475645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 348fcf5ef2aSThomas Huth { 3495645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3505645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 351fcf5ef2aSThomas Huth } 352fcf5ef2aSThomas Huth 3535645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 354fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 355fcf5ef2aSThomas Huth { 356fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 357fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 358fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 359fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 360fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36107ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 362fcf5ef2aSThomas Huth } else { 363f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 364fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 365fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 366f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 367fcf5ef2aSThomas Huth } 368fcf5ef2aSThomas Huth } 369fcf5ef2aSThomas Huth 370fcf5ef2aSThomas Huth // XXX suboptimal 3710c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 372fcf5ef2aSThomas Huth { 373fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3740b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 375fcf5ef2aSThomas Huth } 376fcf5ef2aSThomas Huth 3770c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 378fcf5ef2aSThomas Huth { 379fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3800b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 381fcf5ef2aSThomas Huth } 382fcf5ef2aSThomas Huth 3830c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 384fcf5ef2aSThomas Huth { 385fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3860b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 387fcf5ef2aSThomas Huth } 388fcf5ef2aSThomas Huth 3890c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 390fcf5ef2aSThomas Huth { 391fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3920b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 393fcf5ef2aSThomas Huth } 394fcf5ef2aSThomas Huth 3950c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 396fcf5ef2aSThomas Huth { 397fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 398fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 399fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 400fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 401fcf5ef2aSThomas Huth } 402fcf5ef2aSThomas Huth 403fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 404fcf5ef2aSThomas Huth { 405fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 406fcf5ef2aSThomas Huth 407fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 408fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 409fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 410fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 411fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 412fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 413fcf5ef2aSThomas Huth #else 414fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 415fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 416fcf5ef2aSThomas Huth #endif 417fcf5ef2aSThomas Huth 418fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 419fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 420fcf5ef2aSThomas Huth 421fcf5ef2aSThomas Huth return carry_32; 422fcf5ef2aSThomas Huth } 423fcf5ef2aSThomas Huth 424fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 425fcf5ef2aSThomas Huth { 426fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 427fcf5ef2aSThomas Huth 428fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 429fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 430fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 431fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 432fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 433fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 434fcf5ef2aSThomas Huth #else 435fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 436fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 437fcf5ef2aSThomas Huth #endif 438fcf5ef2aSThomas Huth 439fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 440fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 441fcf5ef2aSThomas Huth 442fcf5ef2aSThomas Huth return carry_32; 443fcf5ef2aSThomas Huth } 444fcf5ef2aSThomas Huth 445420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 446420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 447fcf5ef2aSThomas Huth { 448fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 449fcf5ef2aSThomas Huth 450420a187dSRichard Henderson #ifdef TARGET_SPARC64 451420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 452420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 453420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 454fcf5ef2aSThomas Huth #else 455420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 456fcf5ef2aSThomas Huth #endif 457fcf5ef2aSThomas Huth 458fcf5ef2aSThomas Huth if (update_cc) { 459420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 460fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 461fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 462fcf5ef2aSThomas Huth } 463fcf5ef2aSThomas Huth } 464fcf5ef2aSThomas Huth 465420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 466420a187dSRichard Henderson { 467420a187dSRichard Henderson TCGv discard; 468420a187dSRichard Henderson 469420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 470420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 471420a187dSRichard Henderson return; 472420a187dSRichard Henderson } 473420a187dSRichard Henderson 474420a187dSRichard Henderson /* 475420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 476420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 477420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 478420a187dSRichard Henderson * generated the carry in the first place. 479420a187dSRichard Henderson */ 480420a187dSRichard Henderson discard = tcg_temp_new(); 481420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 482420a187dSRichard Henderson 483420a187dSRichard Henderson if (update_cc) { 484420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 485420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 486420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 487420a187dSRichard Henderson } 488420a187dSRichard Henderson } 489420a187dSRichard Henderson 490420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 491420a187dSRichard Henderson { 492420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 493420a187dSRichard Henderson } 494420a187dSRichard Henderson 495420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 496420a187dSRichard Henderson { 497420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 498420a187dSRichard Henderson } 499420a187dSRichard Henderson 500420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 501420a187dSRichard Henderson { 502420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 503420a187dSRichard Henderson } 504420a187dSRichard Henderson 505420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 506420a187dSRichard Henderson { 507420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 508420a187dSRichard Henderson } 509420a187dSRichard Henderson 510420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 511420a187dSRichard Henderson bool update_cc) 512420a187dSRichard Henderson { 513420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 514420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 515420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 516420a187dSRichard Henderson } 517420a187dSRichard Henderson 518420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 519420a187dSRichard Henderson { 520420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 521420a187dSRichard Henderson } 522420a187dSRichard Henderson 523420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 524420a187dSRichard Henderson { 525420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 526420a187dSRichard Henderson } 527420a187dSRichard Henderson 5280c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 529fcf5ef2aSThomas Huth { 530fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 531fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 532fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 533fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 534fcf5ef2aSThomas Huth } 535fcf5ef2aSThomas Huth 536dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 537dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 538fcf5ef2aSThomas Huth { 539fcf5ef2aSThomas Huth TCGv carry; 540fcf5ef2aSThomas Huth 541fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 542fcf5ef2aSThomas Huth carry = tcg_temp_new(); 543fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 544fcf5ef2aSThomas Huth #else 545fcf5ef2aSThomas Huth carry = carry_32; 546fcf5ef2aSThomas Huth #endif 547fcf5ef2aSThomas Huth 548fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 549fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 550fcf5ef2aSThomas Huth 551fcf5ef2aSThomas Huth if (update_cc) { 552dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 553fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 554fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 555fcf5ef2aSThomas Huth } 556fcf5ef2aSThomas Huth } 557fcf5ef2aSThomas Huth 558dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 559dfebb950SRichard Henderson { 560dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 561dfebb950SRichard Henderson } 562dfebb950SRichard Henderson 563dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 564dfebb950SRichard Henderson { 565dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 566dfebb950SRichard Henderson } 567dfebb950SRichard Henderson 568dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 569dfebb950SRichard Henderson { 570dfebb950SRichard Henderson TCGv discard; 571dfebb950SRichard Henderson 572dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 573dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 574dfebb950SRichard Henderson return; 575dfebb950SRichard Henderson } 576dfebb950SRichard Henderson 577dfebb950SRichard Henderson /* 578dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 579dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 580dfebb950SRichard Henderson */ 581dfebb950SRichard Henderson discard = tcg_temp_new(); 582dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 583dfebb950SRichard Henderson 584dfebb950SRichard Henderson if (update_cc) { 585dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 586dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 587dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 588dfebb950SRichard Henderson } 589dfebb950SRichard Henderson } 590dfebb950SRichard Henderson 591dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 592dfebb950SRichard Henderson { 593dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 594dfebb950SRichard Henderson } 595dfebb950SRichard Henderson 596dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 597dfebb950SRichard Henderson { 598dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 599dfebb950SRichard Henderson } 600dfebb950SRichard Henderson 601dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 602dfebb950SRichard Henderson bool update_cc) 603dfebb950SRichard Henderson { 604dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 605dfebb950SRichard Henderson 606dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 607dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 608dfebb950SRichard Henderson } 609dfebb950SRichard Henderson 610dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 611dfebb950SRichard Henderson { 612dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 613dfebb950SRichard Henderson } 614dfebb950SRichard Henderson 615dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 616dfebb950SRichard Henderson { 617dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 618dfebb950SRichard Henderson } 619dfebb950SRichard Henderson 6200c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 621fcf5ef2aSThomas Huth { 622fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 623fcf5ef2aSThomas Huth 624fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 625fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 626fcf5ef2aSThomas Huth 627fcf5ef2aSThomas Huth /* old op: 628fcf5ef2aSThomas Huth if (!(env->y & 1)) 629fcf5ef2aSThomas Huth T1 = 0; 630fcf5ef2aSThomas Huth */ 63100ab7e61SRichard Henderson zero = tcg_constant_tl(0); 632fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 633fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 634fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 635fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 636fcf5ef2aSThomas Huth zero, cpu_cc_src2); 637fcf5ef2aSThomas Huth 638fcf5ef2aSThomas Huth // b2 = T0 & 1; 639fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6400b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 64108d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 642fcf5ef2aSThomas Huth 643fcf5ef2aSThomas Huth // b1 = N ^ V; 644fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 645fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 646fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 647fcf5ef2aSThomas Huth 648fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 649fcf5ef2aSThomas Huth // src1 = T0; 650fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 651fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 652fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 653fcf5ef2aSThomas Huth 654fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 655fcf5ef2aSThomas Huth 656fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 657fcf5ef2aSThomas Huth } 658fcf5ef2aSThomas Huth 6590c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 660fcf5ef2aSThomas Huth { 661fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 662fcf5ef2aSThomas Huth if (sign_ext) { 663fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 664fcf5ef2aSThomas Huth } else { 665fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 666fcf5ef2aSThomas Huth } 667fcf5ef2aSThomas Huth #else 668fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 669fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 670fcf5ef2aSThomas Huth 671fcf5ef2aSThomas Huth if (sign_ext) { 672fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 673fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 674fcf5ef2aSThomas Huth } else { 675fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 676fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 677fcf5ef2aSThomas Huth } 678fcf5ef2aSThomas Huth 679fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 680fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 681fcf5ef2aSThomas Huth #endif 682fcf5ef2aSThomas Huth } 683fcf5ef2aSThomas Huth 6840c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 685fcf5ef2aSThomas Huth { 686fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 687fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 688fcf5ef2aSThomas Huth } 689fcf5ef2aSThomas Huth 6900c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 691fcf5ef2aSThomas Huth { 692fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 693fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 694fcf5ef2aSThomas Huth } 695fcf5ef2aSThomas Huth 6964ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 6974ee85ea9SRichard Henderson { 6984ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 6994ee85ea9SRichard Henderson } 7004ee85ea9SRichard Henderson 7014ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 7024ee85ea9SRichard Henderson { 7034ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 7044ee85ea9SRichard Henderson } 7054ee85ea9SRichard Henderson 706c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 707c2636853SRichard Henderson { 708c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 709c2636853SRichard Henderson } 710c2636853SRichard Henderson 711c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 712c2636853SRichard Henderson { 713c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 714c2636853SRichard Henderson } 715c2636853SRichard Henderson 716c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 717c2636853SRichard Henderson { 718c2636853SRichard Henderson gen_helper_udiv_cc(dst, tcg_env, src1, src2); 719c2636853SRichard Henderson } 720c2636853SRichard Henderson 721c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 722c2636853SRichard Henderson { 723c2636853SRichard Henderson gen_helper_sdiv_cc(dst, tcg_env, src1, src2); 724c2636853SRichard Henderson } 725c2636853SRichard Henderson 726a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 727a9aba13dSRichard Henderson { 728a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 729a9aba13dSRichard Henderson } 730a9aba13dSRichard Henderson 731a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 732a9aba13dSRichard Henderson { 733a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 734a9aba13dSRichard Henderson } 735a9aba13dSRichard Henderson 7369c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7379c6ec5bcSRichard Henderson { 7389c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7399c6ec5bcSRichard Henderson } 7409c6ec5bcSRichard Henderson 74145bfed3bSRichard Henderson #ifndef TARGET_SPARC64 74245bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 74345bfed3bSRichard Henderson { 74445bfed3bSRichard Henderson g_assert_not_reached(); 74545bfed3bSRichard Henderson } 74645bfed3bSRichard Henderson #endif 74745bfed3bSRichard Henderson 74845bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 74945bfed3bSRichard Henderson { 75045bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 75145bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 75245bfed3bSRichard Henderson } 75345bfed3bSRichard Henderson 75445bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 75545bfed3bSRichard Henderson { 75645bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 75745bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 75845bfed3bSRichard Henderson } 75945bfed3bSRichard Henderson 7604b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7614b6edc0aSRichard Henderson { 7624b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7634b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 7644b6edc0aSRichard Henderson #else 7654b6edc0aSRichard Henderson g_assert_not_reached(); 7664b6edc0aSRichard Henderson #endif 7674b6edc0aSRichard Henderson } 7684b6edc0aSRichard Henderson 7694b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 7704b6edc0aSRichard Henderson { 7714b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7724b6edc0aSRichard Henderson TCGv t1, t2, shift; 7734b6edc0aSRichard Henderson 7744b6edc0aSRichard Henderson t1 = tcg_temp_new(); 7754b6edc0aSRichard Henderson t2 = tcg_temp_new(); 7764b6edc0aSRichard Henderson shift = tcg_temp_new(); 7774b6edc0aSRichard Henderson 7784b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 7794b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 7804b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 7814b6edc0aSRichard Henderson 7824b6edc0aSRichard Henderson /* 7834b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 7844b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 7854b6edc0aSRichard Henderson */ 7864b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 7874b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 7884b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 7894b6edc0aSRichard Henderson 7904b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 7914b6edc0aSRichard Henderson #else 7924b6edc0aSRichard Henderson g_assert_not_reached(); 7934b6edc0aSRichard Henderson #endif 7944b6edc0aSRichard Henderson } 7954b6edc0aSRichard Henderson 7964b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7974b6edc0aSRichard Henderson { 7984b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7994b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 8004b6edc0aSRichard Henderson #else 8014b6edc0aSRichard Henderson g_assert_not_reached(); 8024b6edc0aSRichard Henderson #endif 8034b6edc0aSRichard Henderson } 8044b6edc0aSRichard Henderson 805fcf5ef2aSThomas Huth // 1 8060c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 807fcf5ef2aSThomas Huth { 808fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 809fcf5ef2aSThomas Huth } 810fcf5ef2aSThomas Huth 811fcf5ef2aSThomas Huth // Z 8120c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 813fcf5ef2aSThomas Huth { 814fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 815fcf5ef2aSThomas Huth } 816fcf5ef2aSThomas Huth 817fcf5ef2aSThomas Huth // Z | (N ^ V) 8180c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 819fcf5ef2aSThomas Huth { 820fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 821fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 822fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 823fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 824fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 825fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 826fcf5ef2aSThomas Huth } 827fcf5ef2aSThomas Huth 828fcf5ef2aSThomas Huth // N ^ V 8290c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 830fcf5ef2aSThomas Huth { 831fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 832fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 833fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 834fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 835fcf5ef2aSThomas Huth } 836fcf5ef2aSThomas Huth 837fcf5ef2aSThomas Huth // C | Z 8380c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 839fcf5ef2aSThomas Huth { 840fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 841fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 842fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 843fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 844fcf5ef2aSThomas Huth } 845fcf5ef2aSThomas Huth 846fcf5ef2aSThomas Huth // C 8470c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 848fcf5ef2aSThomas Huth { 849fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 850fcf5ef2aSThomas Huth } 851fcf5ef2aSThomas Huth 852fcf5ef2aSThomas Huth // V 8530c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 854fcf5ef2aSThomas Huth { 855fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 856fcf5ef2aSThomas Huth } 857fcf5ef2aSThomas Huth 858fcf5ef2aSThomas Huth // 0 8590c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 860fcf5ef2aSThomas Huth { 861fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 862fcf5ef2aSThomas Huth } 863fcf5ef2aSThomas Huth 864fcf5ef2aSThomas Huth // N 8650c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 866fcf5ef2aSThomas Huth { 867fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 868fcf5ef2aSThomas Huth } 869fcf5ef2aSThomas Huth 870fcf5ef2aSThomas Huth // !Z 8710c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 872fcf5ef2aSThomas Huth { 873fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 874fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 875fcf5ef2aSThomas Huth } 876fcf5ef2aSThomas Huth 877fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 8780c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 879fcf5ef2aSThomas Huth { 880fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 881fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 882fcf5ef2aSThomas Huth } 883fcf5ef2aSThomas Huth 884fcf5ef2aSThomas Huth // !(N ^ V) 8850c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 886fcf5ef2aSThomas Huth { 887fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 888fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 889fcf5ef2aSThomas Huth } 890fcf5ef2aSThomas Huth 891fcf5ef2aSThomas Huth // !(C | Z) 8920c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 893fcf5ef2aSThomas Huth { 894fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 895fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 896fcf5ef2aSThomas Huth } 897fcf5ef2aSThomas Huth 898fcf5ef2aSThomas Huth // !C 8990c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 900fcf5ef2aSThomas Huth { 901fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 902fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 903fcf5ef2aSThomas Huth } 904fcf5ef2aSThomas Huth 905fcf5ef2aSThomas Huth // !N 9060c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 907fcf5ef2aSThomas Huth { 908fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 909fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 910fcf5ef2aSThomas Huth } 911fcf5ef2aSThomas Huth 912fcf5ef2aSThomas Huth // !V 9130c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 914fcf5ef2aSThomas Huth { 915fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 916fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 917fcf5ef2aSThomas Huth } 918fcf5ef2aSThomas Huth 919fcf5ef2aSThomas Huth /* 920fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 921fcf5ef2aSThomas Huth 0 = 922fcf5ef2aSThomas Huth 1 < 923fcf5ef2aSThomas Huth 2 > 924fcf5ef2aSThomas Huth 3 unordered 925fcf5ef2aSThomas Huth */ 9260c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 927fcf5ef2aSThomas Huth unsigned int fcc_offset) 928fcf5ef2aSThomas Huth { 929fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 930fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 931fcf5ef2aSThomas Huth } 932fcf5ef2aSThomas Huth 9330c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 934fcf5ef2aSThomas Huth { 935fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 936fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 937fcf5ef2aSThomas Huth } 938fcf5ef2aSThomas Huth 939fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 9400c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 941fcf5ef2aSThomas Huth { 942fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 943fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 944fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 945fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 946fcf5ef2aSThomas Huth } 947fcf5ef2aSThomas Huth 948fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 9490c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 950fcf5ef2aSThomas Huth { 951fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 952fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 953fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 954fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 955fcf5ef2aSThomas Huth } 956fcf5ef2aSThomas Huth 957fcf5ef2aSThomas Huth // 1 or 3: FCC0 9580c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 959fcf5ef2aSThomas Huth { 960fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 961fcf5ef2aSThomas Huth } 962fcf5ef2aSThomas Huth 963fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 9640c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 965fcf5ef2aSThomas Huth { 966fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 967fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 968fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 969fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 970fcf5ef2aSThomas Huth } 971fcf5ef2aSThomas Huth 972fcf5ef2aSThomas Huth // 2 or 3: FCC1 9730c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 974fcf5ef2aSThomas Huth { 975fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 976fcf5ef2aSThomas Huth } 977fcf5ef2aSThomas Huth 978fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 9790c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 980fcf5ef2aSThomas Huth { 981fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 982fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 983fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 984fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 985fcf5ef2aSThomas Huth } 986fcf5ef2aSThomas Huth 987fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 9880c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 989fcf5ef2aSThomas Huth { 990fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 991fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 992fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 993fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 994fcf5ef2aSThomas Huth } 995fcf5ef2aSThomas Huth 996fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9970c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 998fcf5ef2aSThomas Huth { 999fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1000fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1001fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1002fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 1003fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1004fcf5ef2aSThomas Huth } 1005fcf5ef2aSThomas Huth 1006fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 10070c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 1008fcf5ef2aSThomas Huth { 1009fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1010fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1011fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1012fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 1013fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1014fcf5ef2aSThomas Huth } 1015fcf5ef2aSThomas Huth 1016fcf5ef2aSThomas Huth // 0 or 2: !FCC0 10170c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 1018fcf5ef2aSThomas Huth { 1019fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1020fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1021fcf5ef2aSThomas Huth } 1022fcf5ef2aSThomas Huth 1023fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 10240c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 1025fcf5ef2aSThomas Huth { 1026fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1027fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1028fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1029fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 1030fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1031fcf5ef2aSThomas Huth } 1032fcf5ef2aSThomas Huth 1033fcf5ef2aSThomas Huth // 0 or 1: !FCC1 10340c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 1035fcf5ef2aSThomas Huth { 1036fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 1037fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1038fcf5ef2aSThomas Huth } 1039fcf5ef2aSThomas Huth 1040fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 10410c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 1042fcf5ef2aSThomas Huth { 1043fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1044fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1045fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1046fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 1047fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1048fcf5ef2aSThomas Huth } 1049fcf5ef2aSThomas Huth 1050fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 10510c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 1052fcf5ef2aSThomas Huth { 1053fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1054fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1055fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1056fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 1057fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1058fcf5ef2aSThomas Huth } 1059fcf5ef2aSThomas Huth 10600c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 1061fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 1062fcf5ef2aSThomas Huth { 1063fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1064fcf5ef2aSThomas Huth 1065fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 1066fcf5ef2aSThomas Huth 1067fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 1068fcf5ef2aSThomas Huth 1069fcf5ef2aSThomas Huth gen_set_label(l1); 1070fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 1071fcf5ef2aSThomas Huth } 1072fcf5ef2aSThomas Huth 10730c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 1074fcf5ef2aSThomas Huth { 107500ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 107600ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 107700ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 1078fcf5ef2aSThomas Huth 1079fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1080fcf5ef2aSThomas Huth } 1081fcf5ef2aSThomas Huth 1082fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1083fcf5ef2aSThomas Huth have been set for a jump */ 10840c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1085fcf5ef2aSThomas Huth { 1086fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1087fcf5ef2aSThomas Huth gen_generic_branch(dc); 108899c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1089fcf5ef2aSThomas Huth } 1090fcf5ef2aSThomas Huth } 1091fcf5ef2aSThomas Huth 10920c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1093fcf5ef2aSThomas Huth { 1094633c4283SRichard Henderson if (dc->npc & 3) { 1095633c4283SRichard Henderson switch (dc->npc) { 1096633c4283SRichard Henderson case JUMP_PC: 1097fcf5ef2aSThomas Huth gen_generic_branch(dc); 109899c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1099633c4283SRichard Henderson break; 1100633c4283SRichard Henderson case DYNAMIC_PC: 1101633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1102633c4283SRichard Henderson break; 1103633c4283SRichard Henderson default: 1104633c4283SRichard Henderson g_assert_not_reached(); 1105633c4283SRichard Henderson } 1106633c4283SRichard Henderson } else { 1107fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1108fcf5ef2aSThomas Huth } 1109fcf5ef2aSThomas Huth } 1110fcf5ef2aSThomas Huth 11110c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1112fcf5ef2aSThomas Huth { 1113fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1114fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1115ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1116fcf5ef2aSThomas Huth } 1117fcf5ef2aSThomas Huth } 1118fcf5ef2aSThomas Huth 11190c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1120fcf5ef2aSThomas Huth { 1121fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1122fcf5ef2aSThomas Huth save_npc(dc); 1123fcf5ef2aSThomas Huth } 1124fcf5ef2aSThomas Huth 1125fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1126fcf5ef2aSThomas Huth { 1127fcf5ef2aSThomas Huth save_state(dc); 1128ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1129af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1130fcf5ef2aSThomas Huth } 1131fcf5ef2aSThomas Huth 1132186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1133fcf5ef2aSThomas Huth { 1134186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1135186e7890SRichard Henderson 1136186e7890SRichard Henderson e->next = dc->delay_excp_list; 1137186e7890SRichard Henderson dc->delay_excp_list = e; 1138186e7890SRichard Henderson 1139186e7890SRichard Henderson e->lab = gen_new_label(); 1140186e7890SRichard Henderson e->excp = excp; 1141186e7890SRichard Henderson e->pc = dc->pc; 1142186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1143186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1144186e7890SRichard Henderson e->npc = dc->npc; 1145186e7890SRichard Henderson 1146186e7890SRichard Henderson return e->lab; 1147186e7890SRichard Henderson } 1148186e7890SRichard Henderson 1149186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1150186e7890SRichard Henderson { 1151186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1152186e7890SRichard Henderson } 1153186e7890SRichard Henderson 1154186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1155186e7890SRichard Henderson { 1156186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1157186e7890SRichard Henderson TCGLabel *lab; 1158186e7890SRichard Henderson 1159186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1160186e7890SRichard Henderson 1161186e7890SRichard Henderson flush_cond(dc); 1162186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1163186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1164fcf5ef2aSThomas Huth } 1165fcf5ef2aSThomas Huth 11660c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1167fcf5ef2aSThomas Huth { 1168633c4283SRichard Henderson if (dc->npc & 3) { 1169633c4283SRichard Henderson switch (dc->npc) { 1170633c4283SRichard Henderson case JUMP_PC: 1171fcf5ef2aSThomas Huth gen_generic_branch(dc); 1172fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 117399c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1174633c4283SRichard Henderson break; 1175633c4283SRichard Henderson case DYNAMIC_PC: 1176633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1177fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1178633c4283SRichard Henderson dc->pc = dc->npc; 1179633c4283SRichard Henderson break; 1180633c4283SRichard Henderson default: 1181633c4283SRichard Henderson g_assert_not_reached(); 1182633c4283SRichard Henderson } 1183fcf5ef2aSThomas Huth } else { 1184fcf5ef2aSThomas Huth dc->pc = dc->npc; 1185fcf5ef2aSThomas Huth } 1186fcf5ef2aSThomas Huth } 1187fcf5ef2aSThomas Huth 11880c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1189fcf5ef2aSThomas Huth { 1190fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1191fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1192fcf5ef2aSThomas Huth } 1193fcf5ef2aSThomas Huth 1194fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1195fcf5ef2aSThomas Huth DisasContext *dc) 1196fcf5ef2aSThomas Huth { 1197fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1198fcf5ef2aSThomas Huth TCG_COND_NEVER, 1199fcf5ef2aSThomas Huth TCG_COND_EQ, 1200fcf5ef2aSThomas Huth TCG_COND_LE, 1201fcf5ef2aSThomas Huth TCG_COND_LT, 1202fcf5ef2aSThomas Huth TCG_COND_LEU, 1203fcf5ef2aSThomas Huth TCG_COND_LTU, 1204fcf5ef2aSThomas Huth -1, /* neg */ 1205fcf5ef2aSThomas Huth -1, /* overflow */ 1206fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1207fcf5ef2aSThomas Huth TCG_COND_NE, 1208fcf5ef2aSThomas Huth TCG_COND_GT, 1209fcf5ef2aSThomas Huth TCG_COND_GE, 1210fcf5ef2aSThomas Huth TCG_COND_GTU, 1211fcf5ef2aSThomas Huth TCG_COND_GEU, 1212fcf5ef2aSThomas Huth -1, /* pos */ 1213fcf5ef2aSThomas Huth -1, /* no overflow */ 1214fcf5ef2aSThomas Huth }; 1215fcf5ef2aSThomas Huth 1216fcf5ef2aSThomas Huth static int logic_cond[16] = { 1217fcf5ef2aSThomas Huth TCG_COND_NEVER, 1218fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1219fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1220fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1221fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1222fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1223fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1224fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1225fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1226fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1227fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1228fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1229fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1230fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1231fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1232fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1233fcf5ef2aSThomas Huth }; 1234fcf5ef2aSThomas Huth 1235fcf5ef2aSThomas Huth TCGv_i32 r_src; 1236fcf5ef2aSThomas Huth TCGv r_dst; 1237fcf5ef2aSThomas Huth 1238fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1239fcf5ef2aSThomas Huth if (xcc) { 1240fcf5ef2aSThomas Huth r_src = cpu_xcc; 1241fcf5ef2aSThomas Huth } else { 1242fcf5ef2aSThomas Huth r_src = cpu_psr; 1243fcf5ef2aSThomas Huth } 1244fcf5ef2aSThomas Huth #else 1245fcf5ef2aSThomas Huth r_src = cpu_psr; 1246fcf5ef2aSThomas Huth #endif 1247fcf5ef2aSThomas Huth 1248fcf5ef2aSThomas Huth switch (dc->cc_op) { 1249fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1250fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1251fcf5ef2aSThomas Huth do_compare_dst_0: 1252fcf5ef2aSThomas Huth cmp->is_bool = false; 125300ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1254fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1255fcf5ef2aSThomas Huth if (!xcc) { 1256fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1257fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1258fcf5ef2aSThomas Huth break; 1259fcf5ef2aSThomas Huth } 1260fcf5ef2aSThomas Huth #endif 1261fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1262fcf5ef2aSThomas Huth break; 1263fcf5ef2aSThomas Huth 1264fcf5ef2aSThomas Huth case CC_OP_SUB: 1265fcf5ef2aSThomas Huth switch (cond) { 1266fcf5ef2aSThomas Huth case 6: /* neg */ 1267fcf5ef2aSThomas Huth case 14: /* pos */ 1268fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1269fcf5ef2aSThomas Huth goto do_compare_dst_0; 1270fcf5ef2aSThomas Huth 1271fcf5ef2aSThomas Huth case 7: /* overflow */ 1272fcf5ef2aSThomas Huth case 15: /* !overflow */ 1273fcf5ef2aSThomas Huth goto do_dynamic; 1274fcf5ef2aSThomas Huth 1275fcf5ef2aSThomas Huth default: 1276fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1277fcf5ef2aSThomas Huth cmp->is_bool = false; 1278fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1279fcf5ef2aSThomas Huth if (!xcc) { 1280fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1281fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1282fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1283fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1284fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1285fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1286fcf5ef2aSThomas Huth break; 1287fcf5ef2aSThomas Huth } 1288fcf5ef2aSThomas Huth #endif 1289fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1290fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1291fcf5ef2aSThomas Huth break; 1292fcf5ef2aSThomas Huth } 1293fcf5ef2aSThomas Huth break; 1294fcf5ef2aSThomas Huth 1295fcf5ef2aSThomas Huth default: 1296fcf5ef2aSThomas Huth do_dynamic: 1297ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1298fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1299fcf5ef2aSThomas Huth /* FALLTHRU */ 1300fcf5ef2aSThomas Huth 1301fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1302fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1303fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1304fcf5ef2aSThomas Huth cmp->is_bool = true; 1305fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 130600ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1307fcf5ef2aSThomas Huth 1308fcf5ef2aSThomas Huth switch (cond) { 1309fcf5ef2aSThomas Huth case 0x0: 1310fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1311fcf5ef2aSThomas Huth break; 1312fcf5ef2aSThomas Huth case 0x1: 1313fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1314fcf5ef2aSThomas Huth break; 1315fcf5ef2aSThomas Huth case 0x2: 1316fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1317fcf5ef2aSThomas Huth break; 1318fcf5ef2aSThomas Huth case 0x3: 1319fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1320fcf5ef2aSThomas Huth break; 1321fcf5ef2aSThomas Huth case 0x4: 1322fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1323fcf5ef2aSThomas Huth break; 1324fcf5ef2aSThomas Huth case 0x5: 1325fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1326fcf5ef2aSThomas Huth break; 1327fcf5ef2aSThomas Huth case 0x6: 1328fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1329fcf5ef2aSThomas Huth break; 1330fcf5ef2aSThomas Huth case 0x7: 1331fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1332fcf5ef2aSThomas Huth break; 1333fcf5ef2aSThomas Huth case 0x8: 1334fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1335fcf5ef2aSThomas Huth break; 1336fcf5ef2aSThomas Huth case 0x9: 1337fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1338fcf5ef2aSThomas Huth break; 1339fcf5ef2aSThomas Huth case 0xa: 1340fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1341fcf5ef2aSThomas Huth break; 1342fcf5ef2aSThomas Huth case 0xb: 1343fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1344fcf5ef2aSThomas Huth break; 1345fcf5ef2aSThomas Huth case 0xc: 1346fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1347fcf5ef2aSThomas Huth break; 1348fcf5ef2aSThomas Huth case 0xd: 1349fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1350fcf5ef2aSThomas Huth break; 1351fcf5ef2aSThomas Huth case 0xe: 1352fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1353fcf5ef2aSThomas Huth break; 1354fcf5ef2aSThomas Huth case 0xf: 1355fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1356fcf5ef2aSThomas Huth break; 1357fcf5ef2aSThomas Huth } 1358fcf5ef2aSThomas Huth break; 1359fcf5ef2aSThomas Huth } 1360fcf5ef2aSThomas Huth } 1361fcf5ef2aSThomas Huth 1362fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1363fcf5ef2aSThomas Huth { 1364fcf5ef2aSThomas Huth unsigned int offset; 1365fcf5ef2aSThomas Huth TCGv r_dst; 1366fcf5ef2aSThomas Huth 1367fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1368fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1369fcf5ef2aSThomas Huth cmp->is_bool = true; 1370fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 137100ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1372fcf5ef2aSThomas Huth 1373fcf5ef2aSThomas Huth switch (cc) { 1374fcf5ef2aSThomas Huth default: 1375fcf5ef2aSThomas Huth case 0x0: 1376fcf5ef2aSThomas Huth offset = 0; 1377fcf5ef2aSThomas Huth break; 1378fcf5ef2aSThomas Huth case 0x1: 1379fcf5ef2aSThomas Huth offset = 32 - 10; 1380fcf5ef2aSThomas Huth break; 1381fcf5ef2aSThomas Huth case 0x2: 1382fcf5ef2aSThomas Huth offset = 34 - 10; 1383fcf5ef2aSThomas Huth break; 1384fcf5ef2aSThomas Huth case 0x3: 1385fcf5ef2aSThomas Huth offset = 36 - 10; 1386fcf5ef2aSThomas Huth break; 1387fcf5ef2aSThomas Huth } 1388fcf5ef2aSThomas Huth 1389fcf5ef2aSThomas Huth switch (cond) { 1390fcf5ef2aSThomas Huth case 0x0: 1391fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1392fcf5ef2aSThomas Huth break; 1393fcf5ef2aSThomas Huth case 0x1: 1394fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1395fcf5ef2aSThomas Huth break; 1396fcf5ef2aSThomas Huth case 0x2: 1397fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1398fcf5ef2aSThomas Huth break; 1399fcf5ef2aSThomas Huth case 0x3: 1400fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1401fcf5ef2aSThomas Huth break; 1402fcf5ef2aSThomas Huth case 0x4: 1403fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1404fcf5ef2aSThomas Huth break; 1405fcf5ef2aSThomas Huth case 0x5: 1406fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1407fcf5ef2aSThomas Huth break; 1408fcf5ef2aSThomas Huth case 0x6: 1409fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1410fcf5ef2aSThomas Huth break; 1411fcf5ef2aSThomas Huth case 0x7: 1412fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1413fcf5ef2aSThomas Huth break; 1414fcf5ef2aSThomas Huth case 0x8: 1415fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1416fcf5ef2aSThomas Huth break; 1417fcf5ef2aSThomas Huth case 0x9: 1418fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1419fcf5ef2aSThomas Huth break; 1420fcf5ef2aSThomas Huth case 0xa: 1421fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1422fcf5ef2aSThomas Huth break; 1423fcf5ef2aSThomas Huth case 0xb: 1424fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1425fcf5ef2aSThomas Huth break; 1426fcf5ef2aSThomas Huth case 0xc: 1427fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1428fcf5ef2aSThomas Huth break; 1429fcf5ef2aSThomas Huth case 0xd: 1430fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1431fcf5ef2aSThomas Huth break; 1432fcf5ef2aSThomas Huth case 0xe: 1433fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1434fcf5ef2aSThomas Huth break; 1435fcf5ef2aSThomas Huth case 0xf: 1436fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1437fcf5ef2aSThomas Huth break; 1438fcf5ef2aSThomas Huth } 1439fcf5ef2aSThomas Huth } 1440fcf5ef2aSThomas Huth 1441fcf5ef2aSThomas Huth // Inverted logic 1442ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1443ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1444fcf5ef2aSThomas Huth TCG_COND_NE, 1445fcf5ef2aSThomas Huth TCG_COND_GT, 1446fcf5ef2aSThomas Huth TCG_COND_GE, 1447ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1448fcf5ef2aSThomas Huth TCG_COND_EQ, 1449fcf5ef2aSThomas Huth TCG_COND_LE, 1450fcf5ef2aSThomas Huth TCG_COND_LT, 1451fcf5ef2aSThomas Huth }; 1452fcf5ef2aSThomas Huth 1453fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1454fcf5ef2aSThomas Huth { 1455fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1456fcf5ef2aSThomas Huth cmp->is_bool = false; 1457fcf5ef2aSThomas Huth cmp->c1 = r_src; 145800ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1459fcf5ef2aSThomas Huth } 1460fcf5ef2aSThomas Huth 1461baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1462baf3dbf2SRichard Henderson { 1463baf3dbf2SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1464baf3dbf2SRichard Henderson } 1465baf3dbf2SRichard Henderson 1466baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1467baf3dbf2SRichard Henderson { 1468baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1469baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1470baf3dbf2SRichard Henderson } 1471baf3dbf2SRichard Henderson 1472baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1473baf3dbf2SRichard Henderson { 1474baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1475baf3dbf2SRichard Henderson gen_helper_fnegs(dst, src); 1476baf3dbf2SRichard Henderson } 1477baf3dbf2SRichard Henderson 1478baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1479baf3dbf2SRichard Henderson { 1480baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1481baf3dbf2SRichard Henderson gen_helper_fabss(dst, src); 1482baf3dbf2SRichard Henderson } 1483baf3dbf2SRichard Henderson 1484c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1485c6d83e4fSRichard Henderson { 1486c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1487c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1488c6d83e4fSRichard Henderson } 1489c6d83e4fSRichard Henderson 1490c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1491c6d83e4fSRichard Henderson { 1492c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1493c6d83e4fSRichard Henderson gen_helper_fnegd(dst, src); 1494c6d83e4fSRichard Henderson } 1495c6d83e4fSRichard Henderson 1496c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1497c6d83e4fSRichard Henderson { 1498c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1499c6d83e4fSRichard Henderson gen_helper_fabsd(dst, src); 1500c6d83e4fSRichard Henderson } 1501c6d83e4fSRichard Henderson 1502fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15030c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1504fcf5ef2aSThomas Huth { 1505fcf5ef2aSThomas Huth switch (fccno) { 1506fcf5ef2aSThomas Huth case 0: 1507ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1508fcf5ef2aSThomas Huth break; 1509fcf5ef2aSThomas Huth case 1: 1510ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1511fcf5ef2aSThomas Huth break; 1512fcf5ef2aSThomas Huth case 2: 1513ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1514fcf5ef2aSThomas Huth break; 1515fcf5ef2aSThomas Huth case 3: 1516ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1517fcf5ef2aSThomas Huth break; 1518fcf5ef2aSThomas Huth } 1519fcf5ef2aSThomas Huth } 1520fcf5ef2aSThomas Huth 15210c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1522fcf5ef2aSThomas Huth { 1523fcf5ef2aSThomas Huth switch (fccno) { 1524fcf5ef2aSThomas Huth case 0: 1525ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1526fcf5ef2aSThomas Huth break; 1527fcf5ef2aSThomas Huth case 1: 1528ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1529fcf5ef2aSThomas Huth break; 1530fcf5ef2aSThomas Huth case 2: 1531ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1532fcf5ef2aSThomas Huth break; 1533fcf5ef2aSThomas Huth case 3: 1534ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1535fcf5ef2aSThomas Huth break; 1536fcf5ef2aSThomas Huth } 1537fcf5ef2aSThomas Huth } 1538fcf5ef2aSThomas Huth 15390c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1540fcf5ef2aSThomas Huth { 1541fcf5ef2aSThomas Huth switch (fccno) { 1542fcf5ef2aSThomas Huth case 0: 1543ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1544fcf5ef2aSThomas Huth break; 1545fcf5ef2aSThomas Huth case 1: 1546ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1547fcf5ef2aSThomas Huth break; 1548fcf5ef2aSThomas Huth case 2: 1549ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1550fcf5ef2aSThomas Huth break; 1551fcf5ef2aSThomas Huth case 3: 1552ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1553fcf5ef2aSThomas Huth break; 1554fcf5ef2aSThomas Huth } 1555fcf5ef2aSThomas Huth } 1556fcf5ef2aSThomas Huth 15570c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1558fcf5ef2aSThomas Huth { 1559fcf5ef2aSThomas Huth switch (fccno) { 1560fcf5ef2aSThomas Huth case 0: 1561ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1562fcf5ef2aSThomas Huth break; 1563fcf5ef2aSThomas Huth case 1: 1564ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1565fcf5ef2aSThomas Huth break; 1566fcf5ef2aSThomas Huth case 2: 1567ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1568fcf5ef2aSThomas Huth break; 1569fcf5ef2aSThomas Huth case 3: 1570ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1571fcf5ef2aSThomas Huth break; 1572fcf5ef2aSThomas Huth } 1573fcf5ef2aSThomas Huth } 1574fcf5ef2aSThomas Huth 15750c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1576fcf5ef2aSThomas Huth { 1577fcf5ef2aSThomas Huth switch (fccno) { 1578fcf5ef2aSThomas Huth case 0: 1579ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1580fcf5ef2aSThomas Huth break; 1581fcf5ef2aSThomas Huth case 1: 1582ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1583fcf5ef2aSThomas Huth break; 1584fcf5ef2aSThomas Huth case 2: 1585ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1586fcf5ef2aSThomas Huth break; 1587fcf5ef2aSThomas Huth case 3: 1588ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1589fcf5ef2aSThomas Huth break; 1590fcf5ef2aSThomas Huth } 1591fcf5ef2aSThomas Huth } 1592fcf5ef2aSThomas Huth 15930c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1594fcf5ef2aSThomas Huth { 1595fcf5ef2aSThomas Huth switch (fccno) { 1596fcf5ef2aSThomas Huth case 0: 1597ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1598fcf5ef2aSThomas Huth break; 1599fcf5ef2aSThomas Huth case 1: 1600ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1601fcf5ef2aSThomas Huth break; 1602fcf5ef2aSThomas Huth case 2: 1603ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1604fcf5ef2aSThomas Huth break; 1605fcf5ef2aSThomas Huth case 3: 1606ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1607fcf5ef2aSThomas Huth break; 1608fcf5ef2aSThomas Huth } 1609fcf5ef2aSThomas Huth } 1610fcf5ef2aSThomas Huth 1611fcf5ef2aSThomas Huth #else 1612fcf5ef2aSThomas Huth 16130c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1614fcf5ef2aSThomas Huth { 1615ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1616fcf5ef2aSThomas Huth } 1617fcf5ef2aSThomas Huth 16180c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1619fcf5ef2aSThomas Huth { 1620ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1621fcf5ef2aSThomas Huth } 1622fcf5ef2aSThomas Huth 16230c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1624fcf5ef2aSThomas Huth { 1625ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1626fcf5ef2aSThomas Huth } 1627fcf5ef2aSThomas Huth 16280c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1629fcf5ef2aSThomas Huth { 1630ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1631fcf5ef2aSThomas Huth } 1632fcf5ef2aSThomas Huth 16330c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1634fcf5ef2aSThomas Huth { 1635ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1636fcf5ef2aSThomas Huth } 1637fcf5ef2aSThomas Huth 16380c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1639fcf5ef2aSThomas Huth { 1640ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1641fcf5ef2aSThomas Huth } 1642fcf5ef2aSThomas Huth #endif 1643fcf5ef2aSThomas Huth 1644fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1645fcf5ef2aSThomas Huth { 1646fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1647fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1648fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1649fcf5ef2aSThomas Huth } 1650fcf5ef2aSThomas Huth 1651fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1652fcf5ef2aSThomas Huth { 1653fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1654fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1655fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1656fcf5ef2aSThomas Huth return 1; 1657fcf5ef2aSThomas Huth } 1658fcf5ef2aSThomas Huth #endif 1659fcf5ef2aSThomas Huth return 0; 1660fcf5ef2aSThomas Huth } 1661fcf5ef2aSThomas Huth 1662fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16630c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1664fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1665fcf5ef2aSThomas Huth { 1666fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1667fcf5ef2aSThomas Huth 1668ad75a51eSRichard Henderson gen(tcg_env); 1669fcf5ef2aSThomas Huth 1670fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1671fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1672fcf5ef2aSThomas Huth } 1673fcf5ef2aSThomas Huth #endif 1674fcf5ef2aSThomas Huth 16750c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1676fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1677fcf5ef2aSThomas Huth { 1678fcf5ef2aSThomas Huth TCGv_i32 src; 1679fcf5ef2aSThomas Huth 1680fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1681fcf5ef2aSThomas Huth 1682ad75a51eSRichard Henderson gen(tcg_env, src); 1683fcf5ef2aSThomas Huth 1684fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1685fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1686fcf5ef2aSThomas Huth } 1687fcf5ef2aSThomas Huth 16880c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1689fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1690fcf5ef2aSThomas Huth { 1691fcf5ef2aSThomas Huth TCGv_i64 src; 1692fcf5ef2aSThomas Huth 1693fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1694fcf5ef2aSThomas Huth 1695ad75a51eSRichard Henderson gen(tcg_env, src); 1696fcf5ef2aSThomas Huth 1697fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1698fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1699fcf5ef2aSThomas Huth } 1700fcf5ef2aSThomas Huth 1701fcf5ef2aSThomas Huth /* asi moves */ 1702fcf5ef2aSThomas Huth typedef enum { 1703fcf5ef2aSThomas Huth GET_ASI_HELPER, 1704fcf5ef2aSThomas Huth GET_ASI_EXCP, 1705fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1706fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1707fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1708fcf5ef2aSThomas Huth GET_ASI_SHORT, 1709fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1710fcf5ef2aSThomas Huth GET_ASI_BFILL, 1711fcf5ef2aSThomas Huth } ASIType; 1712fcf5ef2aSThomas Huth 1713fcf5ef2aSThomas Huth typedef struct { 1714fcf5ef2aSThomas Huth ASIType type; 1715fcf5ef2aSThomas Huth int asi; 1716fcf5ef2aSThomas Huth int mem_idx; 171714776ab5STony Nguyen MemOp memop; 1718fcf5ef2aSThomas Huth } DisasASI; 1719fcf5ef2aSThomas Huth 1720811cc0b0SRichard Henderson /* 1721811cc0b0SRichard Henderson * Build DisasASI. 1722811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1723811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1724811cc0b0SRichard Henderson */ 1725811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1726fcf5ef2aSThomas Huth { 1727fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1728fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1729fcf5ef2aSThomas Huth 1730811cc0b0SRichard Henderson if (asi == -1) { 1731811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1732811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1733811cc0b0SRichard Henderson goto done; 1734811cc0b0SRichard Henderson } 1735811cc0b0SRichard Henderson 1736fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1737fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1738811cc0b0SRichard Henderson if (asi < 0) { 1739fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1740fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1741fcf5ef2aSThomas Huth } else if (supervisor(dc) 1742fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1743fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1744fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1745fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1746fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1747fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1748fcf5ef2aSThomas Huth switch (asi) { 1749fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1750fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1751fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1752fcf5ef2aSThomas Huth break; 1753fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1754fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1755fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1756fcf5ef2aSThomas Huth break; 1757fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1758fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1759fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1760fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1761fcf5ef2aSThomas Huth break; 1762fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1763fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1764fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1765fcf5ef2aSThomas Huth break; 1766fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1767fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1768fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1769fcf5ef2aSThomas Huth break; 1770fcf5ef2aSThomas Huth } 17716e10f37cSKONRAD Frederic 17726e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 17736e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 17746e10f37cSKONRAD Frederic */ 17756e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1776fcf5ef2aSThomas Huth } else { 1777fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1778fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1779fcf5ef2aSThomas Huth } 1780fcf5ef2aSThomas Huth #else 1781811cc0b0SRichard Henderson if (asi < 0) { 1782fcf5ef2aSThomas Huth asi = dc->asi; 1783fcf5ef2aSThomas Huth } 1784fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1785fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1786fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1787fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1788fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1789fcf5ef2aSThomas Huth done properly in the helper. */ 1790fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1791fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1792fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1793fcf5ef2aSThomas Huth } else { 1794fcf5ef2aSThomas Huth switch (asi) { 1795fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1796fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1797fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1798fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1799fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1800fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1801fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1802fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1803fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1804fcf5ef2aSThomas Huth break; 1805fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1806fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1807fcf5ef2aSThomas Huth case ASI_TWINX_N: 1808fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1809fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1810fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 18119a10756dSArtyom Tarasenko if (hypervisor(dc)) { 181284f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 18139a10756dSArtyom Tarasenko } else { 1814fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 18159a10756dSArtyom Tarasenko } 1816fcf5ef2aSThomas Huth break; 1817fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1818fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1819fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1820fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1821fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1822fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1823fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1824fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1825fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1826fcf5ef2aSThomas Huth break; 1827fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1828fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1829fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1830fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1831fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1832fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1833fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1834fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1835fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1836fcf5ef2aSThomas Huth break; 1837fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1838fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1839fcf5ef2aSThomas Huth case ASI_TWINX_S: 1840fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1841fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1842fcf5ef2aSThomas Huth case ASI_BLK_S: 1843fcf5ef2aSThomas Huth case ASI_BLK_SL: 1844fcf5ef2aSThomas Huth case ASI_FL8_S: 1845fcf5ef2aSThomas Huth case ASI_FL8_SL: 1846fcf5ef2aSThomas Huth case ASI_FL16_S: 1847fcf5ef2aSThomas Huth case ASI_FL16_SL: 1848fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1849fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1850fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1851fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1852fcf5ef2aSThomas Huth } 1853fcf5ef2aSThomas Huth break; 1854fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1855fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1856fcf5ef2aSThomas Huth case ASI_TWINX_P: 1857fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1858fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1859fcf5ef2aSThomas Huth case ASI_BLK_P: 1860fcf5ef2aSThomas Huth case ASI_BLK_PL: 1861fcf5ef2aSThomas Huth case ASI_FL8_P: 1862fcf5ef2aSThomas Huth case ASI_FL8_PL: 1863fcf5ef2aSThomas Huth case ASI_FL16_P: 1864fcf5ef2aSThomas Huth case ASI_FL16_PL: 1865fcf5ef2aSThomas Huth break; 1866fcf5ef2aSThomas Huth } 1867fcf5ef2aSThomas Huth switch (asi) { 1868fcf5ef2aSThomas Huth case ASI_REAL: 1869fcf5ef2aSThomas Huth case ASI_REAL_IO: 1870fcf5ef2aSThomas Huth case ASI_REAL_L: 1871fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1872fcf5ef2aSThomas Huth case ASI_N: 1873fcf5ef2aSThomas Huth case ASI_NL: 1874fcf5ef2aSThomas Huth case ASI_AIUP: 1875fcf5ef2aSThomas Huth case ASI_AIUPL: 1876fcf5ef2aSThomas Huth case ASI_AIUS: 1877fcf5ef2aSThomas Huth case ASI_AIUSL: 1878fcf5ef2aSThomas Huth case ASI_S: 1879fcf5ef2aSThomas Huth case ASI_SL: 1880fcf5ef2aSThomas Huth case ASI_P: 1881fcf5ef2aSThomas Huth case ASI_PL: 1882fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1883fcf5ef2aSThomas Huth break; 1884fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1885fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1886fcf5ef2aSThomas Huth case ASI_TWINX_N: 1887fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1888fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1889fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1890fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1891fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1892fcf5ef2aSThomas Huth case ASI_TWINX_P: 1893fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1894fcf5ef2aSThomas Huth case ASI_TWINX_S: 1895fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1896fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1897fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1898fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1899fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1900fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1901fcf5ef2aSThomas Huth break; 1902fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1903fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1904fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1905fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1906fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1907fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1908fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1909fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1910fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1911fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1912fcf5ef2aSThomas Huth case ASI_BLK_S: 1913fcf5ef2aSThomas Huth case ASI_BLK_SL: 1914fcf5ef2aSThomas Huth case ASI_BLK_P: 1915fcf5ef2aSThomas Huth case ASI_BLK_PL: 1916fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1917fcf5ef2aSThomas Huth break; 1918fcf5ef2aSThomas Huth case ASI_FL8_S: 1919fcf5ef2aSThomas Huth case ASI_FL8_SL: 1920fcf5ef2aSThomas Huth case ASI_FL8_P: 1921fcf5ef2aSThomas Huth case ASI_FL8_PL: 1922fcf5ef2aSThomas Huth memop = MO_UB; 1923fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1924fcf5ef2aSThomas Huth break; 1925fcf5ef2aSThomas Huth case ASI_FL16_S: 1926fcf5ef2aSThomas Huth case ASI_FL16_SL: 1927fcf5ef2aSThomas Huth case ASI_FL16_P: 1928fcf5ef2aSThomas Huth case ASI_FL16_PL: 1929fcf5ef2aSThomas Huth memop = MO_TEUW; 1930fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1931fcf5ef2aSThomas Huth break; 1932fcf5ef2aSThomas Huth } 1933fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1934fcf5ef2aSThomas Huth if (asi & 8) { 1935fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1936fcf5ef2aSThomas Huth } 1937fcf5ef2aSThomas Huth } 1938fcf5ef2aSThomas Huth #endif 1939fcf5ef2aSThomas Huth 1940811cc0b0SRichard Henderson done: 1941fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1942fcf5ef2aSThomas Huth } 1943fcf5ef2aSThomas Huth 1944a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1945a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 1946a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1947a76779eeSRichard Henderson { 1948a76779eeSRichard Henderson g_assert_not_reached(); 1949a76779eeSRichard Henderson } 1950a76779eeSRichard Henderson 1951a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 1952a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1953a76779eeSRichard Henderson { 1954a76779eeSRichard Henderson g_assert_not_reached(); 1955a76779eeSRichard Henderson } 1956a76779eeSRichard Henderson #endif 1957a76779eeSRichard Henderson 195842071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1959fcf5ef2aSThomas Huth { 1960c03a0fd1SRichard Henderson switch (da->type) { 1961fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1962fcf5ef2aSThomas Huth break; 1963fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 1964fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1965fcf5ef2aSThomas Huth break; 1966fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1967c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 1968fcf5ef2aSThomas Huth break; 1969fcf5ef2aSThomas Huth default: 1970fcf5ef2aSThomas Huth { 1971c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1972c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1973fcf5ef2aSThomas Huth 1974fcf5ef2aSThomas Huth save_state(dc); 1975fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1976ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 1977fcf5ef2aSThomas Huth #else 1978fcf5ef2aSThomas Huth { 1979fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1980ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 1981fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 1982fcf5ef2aSThomas Huth } 1983fcf5ef2aSThomas Huth #endif 1984fcf5ef2aSThomas Huth } 1985fcf5ef2aSThomas Huth break; 1986fcf5ef2aSThomas Huth } 1987fcf5ef2aSThomas Huth } 1988fcf5ef2aSThomas Huth 198942071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 1990c03a0fd1SRichard Henderson { 1991c03a0fd1SRichard Henderson switch (da->type) { 1992fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1993fcf5ef2aSThomas Huth break; 1994c03a0fd1SRichard Henderson 1995fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 1996c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 1997fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1998fcf5ef2aSThomas Huth break; 1999c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 20003390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 20013390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 2002fcf5ef2aSThomas Huth break; 2003c03a0fd1SRichard Henderson } 2004c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 2005c03a0fd1SRichard Henderson /* fall through */ 2006c03a0fd1SRichard Henderson 2007c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2008c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 2009c03a0fd1SRichard Henderson break; 2010c03a0fd1SRichard Henderson 2011fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2012c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 2013fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2014fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2015fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2016fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2017fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2018fcf5ef2aSThomas Huth { 2019fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2020fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 202100ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2022fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2023fcf5ef2aSThomas Huth int i; 2024fcf5ef2aSThomas Huth 2025fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2026fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2027fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2028fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2029fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2030c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL); 2031c03a0fd1SRichard Henderson tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL); 2032fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2033fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2034fcf5ef2aSThomas Huth } 2035fcf5ef2aSThomas Huth } 2036fcf5ef2aSThomas Huth break; 2037c03a0fd1SRichard Henderson 2038fcf5ef2aSThomas Huth default: 2039fcf5ef2aSThomas Huth { 2040c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2041c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2042fcf5ef2aSThomas Huth 2043fcf5ef2aSThomas Huth save_state(dc); 2044fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2045ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2046fcf5ef2aSThomas Huth #else 2047fcf5ef2aSThomas Huth { 2048fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2049fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2050ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2051fcf5ef2aSThomas Huth } 2052fcf5ef2aSThomas Huth #endif 2053fcf5ef2aSThomas Huth 2054fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2055fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2056fcf5ef2aSThomas Huth } 2057fcf5ef2aSThomas Huth break; 2058fcf5ef2aSThomas Huth } 2059fcf5ef2aSThomas Huth } 2060fcf5ef2aSThomas Huth 2061dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 2062c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 2063c03a0fd1SRichard Henderson { 2064c03a0fd1SRichard Henderson switch (da->type) { 2065c03a0fd1SRichard Henderson case GET_ASI_EXCP: 2066c03a0fd1SRichard Henderson break; 2067c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2068dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 2069dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2070c03a0fd1SRichard Henderson break; 2071c03a0fd1SRichard Henderson default: 2072c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 2073c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 2074c03a0fd1SRichard Henderson break; 2075c03a0fd1SRichard Henderson } 2076c03a0fd1SRichard Henderson } 2077c03a0fd1SRichard Henderson 2078d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 2079c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 2080c03a0fd1SRichard Henderson { 2081c03a0fd1SRichard Henderson switch (da->type) { 2082fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2083c03a0fd1SRichard Henderson return; 2084fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2085c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 2086c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2087fcf5ef2aSThomas Huth break; 2088fcf5ef2aSThomas Huth default: 2089fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2090fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2091fcf5ef2aSThomas Huth break; 2092fcf5ef2aSThomas Huth } 2093fcf5ef2aSThomas Huth } 2094fcf5ef2aSThomas Huth 2095cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2096c03a0fd1SRichard Henderson { 2097c03a0fd1SRichard Henderson switch (da->type) { 2098fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2099fcf5ef2aSThomas Huth break; 2100fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2101cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 2102cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 2103fcf5ef2aSThomas Huth break; 2104fcf5ef2aSThomas Huth default: 21053db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 21063db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2107af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2108ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 21093db010c3SRichard Henderson } else { 2110c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 211100ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 21123db010c3SRichard Henderson TCGv_i64 s64, t64; 21133db010c3SRichard Henderson 21143db010c3SRichard Henderson save_state(dc); 21153db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2116ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 21173db010c3SRichard Henderson 211800ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2119ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 21203db010c3SRichard Henderson 21213db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 21223db010c3SRichard Henderson 21233db010c3SRichard Henderson /* End the TB. */ 21243db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 21253db010c3SRichard Henderson } 2126fcf5ef2aSThomas Huth break; 2127fcf5ef2aSThomas Huth } 2128fcf5ef2aSThomas Huth } 2129fcf5ef2aSThomas Huth 2130287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 21313259b9e2SRichard Henderson TCGv addr, int rd) 2132fcf5ef2aSThomas Huth { 21333259b9e2SRichard Henderson MemOp memop = da->memop; 21343259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2135fcf5ef2aSThomas Huth TCGv_i32 d32; 2136fcf5ef2aSThomas Huth TCGv_i64 d64; 2137287b1152SRichard Henderson TCGv addr_tmp; 2138fcf5ef2aSThomas Huth 21393259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 21403259b9e2SRichard Henderson if (size == MO_128) { 21413259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 21423259b9e2SRichard Henderson } 21433259b9e2SRichard Henderson 21443259b9e2SRichard Henderson switch (da->type) { 2145fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2146fcf5ef2aSThomas Huth break; 2147fcf5ef2aSThomas Huth 2148fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 21493259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2150fcf5ef2aSThomas Huth switch (size) { 21513259b9e2SRichard Henderson case MO_32: 2152fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 21533259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 2154fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2155fcf5ef2aSThomas Huth break; 21563259b9e2SRichard Henderson 21573259b9e2SRichard Henderson case MO_64: 21583259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 2159fcf5ef2aSThomas Huth break; 21603259b9e2SRichard Henderson 21613259b9e2SRichard Henderson case MO_128: 2162fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 21633259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 2164287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2165287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2166287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2167fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2168fcf5ef2aSThomas Huth break; 2169fcf5ef2aSThomas Huth default: 2170fcf5ef2aSThomas Huth g_assert_not_reached(); 2171fcf5ef2aSThomas Huth } 2172fcf5ef2aSThomas Huth break; 2173fcf5ef2aSThomas Huth 2174fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2175fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 21763259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2177fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2178287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2179287b1152SRichard Henderson for (int i = 0; ; ++i) { 21803259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 21813259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2182fcf5ef2aSThomas Huth if (i == 7) { 2183fcf5ef2aSThomas Huth break; 2184fcf5ef2aSThomas Huth } 2185287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2186287b1152SRichard Henderson addr = addr_tmp; 2187fcf5ef2aSThomas Huth } 2188fcf5ef2aSThomas Huth } else { 2189fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2190fcf5ef2aSThomas Huth } 2191fcf5ef2aSThomas Huth break; 2192fcf5ef2aSThomas Huth 2193fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2194fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 21953259b9e2SRichard Henderson if (orig_size == MO_64) { 21963259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 21973259b9e2SRichard Henderson memop | MO_ALIGN); 2198fcf5ef2aSThomas Huth } else { 2199fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2200fcf5ef2aSThomas Huth } 2201fcf5ef2aSThomas Huth break; 2202fcf5ef2aSThomas Huth 2203fcf5ef2aSThomas Huth default: 2204fcf5ef2aSThomas Huth { 22053259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 22063259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2207fcf5ef2aSThomas Huth 2208fcf5ef2aSThomas Huth save_state(dc); 2209fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2210fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2211fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2212fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2213fcf5ef2aSThomas Huth switch (size) { 22143259b9e2SRichard Henderson case MO_32: 2215fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2216ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2217fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2218fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2219fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2220fcf5ef2aSThomas Huth break; 22213259b9e2SRichard Henderson case MO_64: 22223259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 22233259b9e2SRichard Henderson r_asi, r_mop); 2224fcf5ef2aSThomas Huth break; 22253259b9e2SRichard Henderson case MO_128: 2226fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2227ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2228287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2229287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2230287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 22313259b9e2SRichard Henderson r_asi, r_mop); 2232fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2233fcf5ef2aSThomas Huth break; 2234fcf5ef2aSThomas Huth default: 2235fcf5ef2aSThomas Huth g_assert_not_reached(); 2236fcf5ef2aSThomas Huth } 2237fcf5ef2aSThomas Huth } 2238fcf5ef2aSThomas Huth break; 2239fcf5ef2aSThomas Huth } 2240fcf5ef2aSThomas Huth } 2241fcf5ef2aSThomas Huth 2242287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 22433259b9e2SRichard Henderson TCGv addr, int rd) 22443259b9e2SRichard Henderson { 22453259b9e2SRichard Henderson MemOp memop = da->memop; 22463259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2247fcf5ef2aSThomas Huth TCGv_i32 d32; 2248287b1152SRichard Henderson TCGv addr_tmp; 2249fcf5ef2aSThomas Huth 22503259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 22513259b9e2SRichard Henderson if (size == MO_128) { 22523259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 22533259b9e2SRichard Henderson } 22543259b9e2SRichard Henderson 22553259b9e2SRichard Henderson switch (da->type) { 2256fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2257fcf5ef2aSThomas Huth break; 2258fcf5ef2aSThomas Huth 2259fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 22603259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2261fcf5ef2aSThomas Huth switch (size) { 22623259b9e2SRichard Henderson case MO_32: 2263fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 22643259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2265fcf5ef2aSThomas Huth break; 22663259b9e2SRichard Henderson case MO_64: 22673259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 22683259b9e2SRichard Henderson memop | MO_ALIGN_4); 2269fcf5ef2aSThomas Huth break; 22703259b9e2SRichard Henderson case MO_128: 2271fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2272fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2273fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2274fcf5ef2aSThomas Huth having to probe the second page before performing the first 2275fcf5ef2aSThomas Huth write. */ 22763259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 22773259b9e2SRichard Henderson memop | MO_ALIGN_16); 2278287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2279287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2280287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2281fcf5ef2aSThomas Huth break; 2282fcf5ef2aSThomas Huth default: 2283fcf5ef2aSThomas Huth g_assert_not_reached(); 2284fcf5ef2aSThomas Huth } 2285fcf5ef2aSThomas Huth break; 2286fcf5ef2aSThomas Huth 2287fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2288fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 22893259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2290fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2291287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2292287b1152SRichard Henderson for (int i = 0; ; ++i) { 22933259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 22943259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2295fcf5ef2aSThomas Huth if (i == 7) { 2296fcf5ef2aSThomas Huth break; 2297fcf5ef2aSThomas Huth } 2298287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2299287b1152SRichard Henderson addr = addr_tmp; 2300fcf5ef2aSThomas Huth } 2301fcf5ef2aSThomas Huth } else { 2302fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2303fcf5ef2aSThomas Huth } 2304fcf5ef2aSThomas Huth break; 2305fcf5ef2aSThomas Huth 2306fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2307fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 23083259b9e2SRichard Henderson if (orig_size == MO_64) { 23093259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 23103259b9e2SRichard Henderson memop | MO_ALIGN); 2311fcf5ef2aSThomas Huth } else { 2312fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2313fcf5ef2aSThomas Huth } 2314fcf5ef2aSThomas Huth break; 2315fcf5ef2aSThomas Huth 2316fcf5ef2aSThomas Huth default: 2317fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2318fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2319fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2320fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2321fcf5ef2aSThomas Huth break; 2322fcf5ef2aSThomas Huth } 2323fcf5ef2aSThomas Huth } 2324fcf5ef2aSThomas Huth 232542071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2326fcf5ef2aSThomas Huth { 2327a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2328a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2329fcf5ef2aSThomas Huth 2330c03a0fd1SRichard Henderson switch (da->type) { 2331fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2332fcf5ef2aSThomas Huth return; 2333fcf5ef2aSThomas Huth 2334fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2335ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2336ebbbec92SRichard Henderson { 2337ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2338ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2339ebbbec92SRichard Henderson 2340ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2341ebbbec92SRichard Henderson /* 2342ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2343ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2344ebbbec92SRichard Henderson * the order of the writebacks. 2345ebbbec92SRichard Henderson */ 2346ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2347ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2348ebbbec92SRichard Henderson } else { 2349ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2350ebbbec92SRichard Henderson } 2351ebbbec92SRichard Henderson } 2352fcf5ef2aSThomas Huth break; 2353ebbbec92SRichard Henderson #else 2354ebbbec92SRichard Henderson g_assert_not_reached(); 2355ebbbec92SRichard Henderson #endif 2356fcf5ef2aSThomas Huth 2357fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2358fcf5ef2aSThomas Huth { 2359fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2360fcf5ef2aSThomas Huth 2361c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2362fcf5ef2aSThomas Huth 2363fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2364fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2365fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2366c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2367a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2368fcf5ef2aSThomas Huth } else { 2369a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2370fcf5ef2aSThomas Huth } 2371fcf5ef2aSThomas Huth } 2372fcf5ef2aSThomas Huth break; 2373fcf5ef2aSThomas Huth 2374fcf5ef2aSThomas Huth default: 2375fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2376fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2377fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2378fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2379fcf5ef2aSThomas Huth { 2380c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2381c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2382fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2383fcf5ef2aSThomas Huth 2384fcf5ef2aSThomas Huth save_state(dc); 2385ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2386fcf5ef2aSThomas Huth 2387fcf5ef2aSThomas Huth /* See above. */ 2388c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2389a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2390fcf5ef2aSThomas Huth } else { 2391a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2392fcf5ef2aSThomas Huth } 2393fcf5ef2aSThomas Huth } 2394fcf5ef2aSThomas Huth break; 2395fcf5ef2aSThomas Huth } 2396fcf5ef2aSThomas Huth 2397fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2398fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2399fcf5ef2aSThomas Huth } 2400fcf5ef2aSThomas Huth 240142071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2402c03a0fd1SRichard Henderson { 2403c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2404fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2405fcf5ef2aSThomas Huth 2406c03a0fd1SRichard Henderson switch (da->type) { 2407fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2408fcf5ef2aSThomas Huth break; 2409fcf5ef2aSThomas Huth 2410fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2411ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2412ebbbec92SRichard Henderson { 2413ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2414ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2415ebbbec92SRichard Henderson 2416ebbbec92SRichard Henderson /* 2417ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2418ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2419ebbbec92SRichard Henderson * the order of the construction. 2420ebbbec92SRichard Henderson */ 2421ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2422ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2423ebbbec92SRichard Henderson } else { 2424ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2425ebbbec92SRichard Henderson } 2426ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2427ebbbec92SRichard Henderson } 2428fcf5ef2aSThomas Huth break; 2429ebbbec92SRichard Henderson #else 2430ebbbec92SRichard Henderson g_assert_not_reached(); 2431ebbbec92SRichard Henderson #endif 2432fcf5ef2aSThomas Huth 2433fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2434fcf5ef2aSThomas Huth { 2435fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2436fcf5ef2aSThomas Huth 2437fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2438fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2439fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2440c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2441a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2442fcf5ef2aSThomas Huth } else { 2443a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2444fcf5ef2aSThomas Huth } 2445c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2446fcf5ef2aSThomas Huth } 2447fcf5ef2aSThomas Huth break; 2448fcf5ef2aSThomas Huth 2449a76779eeSRichard Henderson case GET_ASI_BFILL: 2450a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 2451a76779eeSRichard Henderson /* Store 32 bytes of T64 to ADDR. */ 2452a76779eeSRichard Henderson /* ??? The original qemu code suggests 8-byte alignment, dropping 2453a76779eeSRichard Henderson the low bits, but the only place I can see this used is in the 2454a76779eeSRichard Henderson Linux kernel with 32 byte alignment, which would make more sense 2455a76779eeSRichard Henderson as a cacheline-style operation. */ 2456a76779eeSRichard Henderson { 2457a76779eeSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 2458a76779eeSRichard Henderson TCGv d_addr = tcg_temp_new(); 2459a76779eeSRichard Henderson TCGv eight = tcg_constant_tl(8); 2460a76779eeSRichard Henderson int i; 2461a76779eeSRichard Henderson 2462a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2463a76779eeSRichard Henderson tcg_gen_andi_tl(d_addr, addr, -8); 2464a76779eeSRichard Henderson for (i = 0; i < 32; i += 8) { 2465c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop); 2466a76779eeSRichard Henderson tcg_gen_add_tl(d_addr, d_addr, eight); 2467a76779eeSRichard Henderson } 2468a76779eeSRichard Henderson } 2469a76779eeSRichard Henderson break; 2470a76779eeSRichard Henderson 2471fcf5ef2aSThomas Huth default: 2472fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2473fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2474fcf5ef2aSThomas Huth { 2475c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2476c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2477fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2478fcf5ef2aSThomas Huth 2479fcf5ef2aSThomas Huth /* See above. */ 2480c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2481a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2482fcf5ef2aSThomas Huth } else { 2483a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2484fcf5ef2aSThomas Huth } 2485fcf5ef2aSThomas Huth 2486fcf5ef2aSThomas Huth save_state(dc); 2487ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2488fcf5ef2aSThomas Huth } 2489fcf5ef2aSThomas Huth break; 2490fcf5ef2aSThomas Huth } 2491fcf5ef2aSThomas Huth } 2492fcf5ef2aSThomas Huth 24933d3c0673SRichard Henderson #ifdef TARGET_SPARC64 2494fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2495fcf5ef2aSThomas Huth { 2496fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2497fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2498fcf5ef2aSThomas Huth } 2499fcf5ef2aSThomas Huth 2500fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2501fcf5ef2aSThomas Huth { 2502fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2503fcf5ef2aSThomas Huth 2504fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2505fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2506fcf5ef2aSThomas Huth the later. */ 2507fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2508fcf5ef2aSThomas Huth if (cmp->is_bool) { 2509fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2510fcf5ef2aSThomas Huth } else { 2511fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2512fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2513fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2514fcf5ef2aSThomas Huth } 2515fcf5ef2aSThomas Huth 2516fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2517fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2518fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 251900ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2520fcf5ef2aSThomas Huth 2521fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2522fcf5ef2aSThomas Huth 2523fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2524fcf5ef2aSThomas Huth } 2525fcf5ef2aSThomas Huth 2526fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2527fcf5ef2aSThomas Huth { 2528fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2529fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2530fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2531fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2532fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2533fcf5ef2aSThomas Huth } 2534fcf5ef2aSThomas Huth 2535fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2536fcf5ef2aSThomas Huth { 2537fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2538fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2539fcf5ef2aSThomas Huth 2540fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2541fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2542fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2543fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2544fcf5ef2aSThomas Huth 2545fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2546fcf5ef2aSThomas Huth } 2547fcf5ef2aSThomas Huth 25485d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2549fcf5ef2aSThomas Huth { 2550fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2551fcf5ef2aSThomas Huth 2552fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2553ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2554fcf5ef2aSThomas Huth 2555fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2556fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2557fcf5ef2aSThomas Huth 2558fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2559fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2560ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2561fcf5ef2aSThomas Huth 2562fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2563fcf5ef2aSThomas Huth { 2564fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2565fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2566fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2567fcf5ef2aSThomas Huth } 2568fcf5ef2aSThomas Huth } 2569fcf5ef2aSThomas Huth #endif 2570fcf5ef2aSThomas Huth 257106c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 257206c060d9SRichard Henderson { 257306c060d9SRichard Henderson return DFPREG(x); 257406c060d9SRichard Henderson } 257506c060d9SRichard Henderson 257606c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 257706c060d9SRichard Henderson { 257806c060d9SRichard Henderson return QFPREG(x); 257906c060d9SRichard Henderson } 258006c060d9SRichard Henderson 2581878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2582878cc677SRichard Henderson #include "decode-insns.c.inc" 2583878cc677SRichard Henderson 2584878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2585878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2586878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2587878cc677SRichard Henderson 2588878cc677SRichard Henderson #define avail_ALL(C) true 2589878cc677SRichard Henderson #ifdef TARGET_SPARC64 2590878cc677SRichard Henderson # define avail_32(C) false 2591af25071cSRichard Henderson # define avail_ASR17(C) false 2592d0a11d25SRichard Henderson # define avail_CASA(C) true 2593c2636853SRichard Henderson # define avail_DIV(C) true 2594b5372650SRichard Henderson # define avail_MUL(C) true 25950faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2596878cc677SRichard Henderson # define avail_64(C) true 25975d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2598af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2599b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2600b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2601878cc677SRichard Henderson #else 2602878cc677SRichard Henderson # define avail_32(C) true 2603af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2604d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2605c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2606b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 26070faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2608878cc677SRichard Henderson # define avail_64(C) false 26095d617bfbSRichard Henderson # define avail_GL(C) false 2610af25071cSRichard Henderson # define avail_HYPV(C) false 2611b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2612b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2613878cc677SRichard Henderson #endif 2614878cc677SRichard Henderson 2615878cc677SRichard Henderson /* Default case for non jump instructions. */ 2616878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2617878cc677SRichard Henderson { 2618878cc677SRichard Henderson if (dc->npc & 3) { 2619878cc677SRichard Henderson switch (dc->npc) { 2620878cc677SRichard Henderson case DYNAMIC_PC: 2621878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2622878cc677SRichard Henderson dc->pc = dc->npc; 2623878cc677SRichard Henderson gen_op_next_insn(); 2624878cc677SRichard Henderson break; 2625878cc677SRichard Henderson case JUMP_PC: 2626878cc677SRichard Henderson /* we can do a static jump */ 2627878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2628878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2629878cc677SRichard Henderson break; 2630878cc677SRichard Henderson default: 2631878cc677SRichard Henderson g_assert_not_reached(); 2632878cc677SRichard Henderson } 2633878cc677SRichard Henderson } else { 2634878cc677SRichard Henderson dc->pc = dc->npc; 2635878cc677SRichard Henderson dc->npc = dc->npc + 4; 2636878cc677SRichard Henderson } 2637878cc677SRichard Henderson return true; 2638878cc677SRichard Henderson } 2639878cc677SRichard Henderson 26406d2a0768SRichard Henderson /* 26416d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 26426d2a0768SRichard Henderson */ 26436d2a0768SRichard Henderson 2644276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2645276567aaSRichard Henderson { 2646276567aaSRichard Henderson if (annul) { 2647276567aaSRichard Henderson dc->pc = dc->npc + 4; 2648276567aaSRichard Henderson dc->npc = dc->pc + 4; 2649276567aaSRichard Henderson } else { 2650276567aaSRichard Henderson dc->pc = dc->npc; 2651276567aaSRichard Henderson dc->npc = dc->pc + 4; 2652276567aaSRichard Henderson } 2653276567aaSRichard Henderson return true; 2654276567aaSRichard Henderson } 2655276567aaSRichard Henderson 2656276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2657276567aaSRichard Henderson target_ulong dest) 2658276567aaSRichard Henderson { 2659276567aaSRichard Henderson if (annul) { 2660276567aaSRichard Henderson dc->pc = dest; 2661276567aaSRichard Henderson dc->npc = dest + 4; 2662276567aaSRichard Henderson } else { 2663276567aaSRichard Henderson dc->pc = dc->npc; 2664276567aaSRichard Henderson dc->npc = dest; 2665276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2666276567aaSRichard Henderson } 2667276567aaSRichard Henderson return true; 2668276567aaSRichard Henderson } 2669276567aaSRichard Henderson 26709d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 26719d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2672276567aaSRichard Henderson { 26736b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 26746b3e4cc6SRichard Henderson 2675276567aaSRichard Henderson if (annul) { 26766b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 26776b3e4cc6SRichard Henderson 26789d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 26796b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 26806b3e4cc6SRichard Henderson gen_set_label(l1); 26816b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 26826b3e4cc6SRichard Henderson 26836b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2684276567aaSRichard Henderson } else { 26856b3e4cc6SRichard Henderson if (npc & 3) { 26866b3e4cc6SRichard Henderson switch (npc) { 26876b3e4cc6SRichard Henderson case DYNAMIC_PC: 26886b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 26896b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 26906b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 26919d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 26929d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 26936b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 26946b3e4cc6SRichard Henderson dc->pc = npc; 26956b3e4cc6SRichard Henderson break; 26966b3e4cc6SRichard Henderson default: 26976b3e4cc6SRichard Henderson g_assert_not_reached(); 26986b3e4cc6SRichard Henderson } 26996b3e4cc6SRichard Henderson } else { 27006b3e4cc6SRichard Henderson dc->pc = npc; 27016b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 27026b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 27036b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 27049d4e2bc7SRichard Henderson if (cmp->is_bool) { 27059d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 27069d4e2bc7SRichard Henderson } else { 27079d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 27089d4e2bc7SRichard Henderson } 27096b3e4cc6SRichard Henderson } 2710276567aaSRichard Henderson } 2711276567aaSRichard Henderson return true; 2712276567aaSRichard Henderson } 2713276567aaSRichard Henderson 2714af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2715af25071cSRichard Henderson { 2716af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2717af25071cSRichard Henderson return true; 2718af25071cSRichard Henderson } 2719af25071cSRichard Henderson 272006c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 272106c060d9SRichard Henderson { 272206c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 272306c060d9SRichard Henderson return true; 272406c060d9SRichard Henderson } 272506c060d9SRichard Henderson 272606c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 272706c060d9SRichard Henderson { 272806c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 272906c060d9SRichard Henderson return false; 273006c060d9SRichard Henderson } 273106c060d9SRichard Henderson return raise_unimpfpop(dc); 273206c060d9SRichard Henderson } 273306c060d9SRichard Henderson 2734276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2735276567aaSRichard Henderson { 2736276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 27371ea9c62aSRichard Henderson DisasCompare cmp; 2738276567aaSRichard Henderson 2739276567aaSRichard Henderson switch (a->cond) { 2740276567aaSRichard Henderson case 0x0: 2741276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2742276567aaSRichard Henderson case 0x8: 2743276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2744276567aaSRichard Henderson default: 2745276567aaSRichard Henderson flush_cond(dc); 27461ea9c62aSRichard Henderson 27471ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 27489d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2749276567aaSRichard Henderson } 2750276567aaSRichard Henderson } 2751276567aaSRichard Henderson 2752276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2753276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2754276567aaSRichard Henderson 275545196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 275645196ea4SRichard Henderson { 275745196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2758d5471936SRichard Henderson DisasCompare cmp; 275945196ea4SRichard Henderson 276045196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 276145196ea4SRichard Henderson return true; 276245196ea4SRichard Henderson } 276345196ea4SRichard Henderson switch (a->cond) { 276445196ea4SRichard Henderson case 0x0: 276545196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 276645196ea4SRichard Henderson case 0x8: 276745196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 276845196ea4SRichard Henderson default: 276945196ea4SRichard Henderson flush_cond(dc); 2770d5471936SRichard Henderson 2771d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 27729d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 277345196ea4SRichard Henderson } 277445196ea4SRichard Henderson } 277545196ea4SRichard Henderson 277645196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 277745196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 277845196ea4SRichard Henderson 2779ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2780ab9ffe98SRichard Henderson { 2781ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2782ab9ffe98SRichard Henderson DisasCompare cmp; 2783ab9ffe98SRichard Henderson 2784ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2785ab9ffe98SRichard Henderson return false; 2786ab9ffe98SRichard Henderson } 2787ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 2788ab9ffe98SRichard Henderson return false; 2789ab9ffe98SRichard Henderson } 2790ab9ffe98SRichard Henderson 2791ab9ffe98SRichard Henderson flush_cond(dc); 2792ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 27939d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2794ab9ffe98SRichard Henderson } 2795ab9ffe98SRichard Henderson 279623ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 279723ada1b1SRichard Henderson { 279823ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 279923ada1b1SRichard Henderson 280023ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 280123ada1b1SRichard Henderson gen_mov_pc_npc(dc); 280223ada1b1SRichard Henderson dc->npc = target; 280323ada1b1SRichard Henderson return true; 280423ada1b1SRichard Henderson } 280523ada1b1SRichard Henderson 280645196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 280745196ea4SRichard Henderson { 280845196ea4SRichard Henderson /* 280945196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 281045196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 281145196ea4SRichard Henderson */ 281245196ea4SRichard Henderson #ifdef TARGET_SPARC64 281345196ea4SRichard Henderson return false; 281445196ea4SRichard Henderson #else 281545196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 281645196ea4SRichard Henderson return true; 281745196ea4SRichard Henderson #endif 281845196ea4SRichard Henderson } 281945196ea4SRichard Henderson 28206d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 28216d2a0768SRichard Henderson { 28226d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 28236d2a0768SRichard Henderson if (a->rd) { 28246d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 28256d2a0768SRichard Henderson } 28266d2a0768SRichard Henderson return advance_pc(dc); 28276d2a0768SRichard Henderson } 28286d2a0768SRichard Henderson 28290faef01bSRichard Henderson /* 28300faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 28310faef01bSRichard Henderson */ 28320faef01bSRichard Henderson 283330376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 283430376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 283530376636SRichard Henderson { 283630376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 283730376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 283830376636SRichard Henderson DisasCompare cmp; 283930376636SRichard Henderson TCGLabel *lab; 284030376636SRichard Henderson TCGv_i32 trap; 284130376636SRichard Henderson 284230376636SRichard Henderson /* Trap never. */ 284330376636SRichard Henderson if (cond == 0) { 284430376636SRichard Henderson return advance_pc(dc); 284530376636SRichard Henderson } 284630376636SRichard Henderson 284730376636SRichard Henderson /* 284830376636SRichard Henderson * Immediate traps are the most common case. Since this value is 284930376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 285030376636SRichard Henderson */ 285130376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 285230376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 285330376636SRichard Henderson } else { 285430376636SRichard Henderson trap = tcg_temp_new_i32(); 285530376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 285630376636SRichard Henderson if (imm) { 285730376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 285830376636SRichard Henderson } else { 285930376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 286030376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 286130376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 286230376636SRichard Henderson } 286330376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 286430376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 286530376636SRichard Henderson } 286630376636SRichard Henderson 286730376636SRichard Henderson /* Trap always. */ 286830376636SRichard Henderson if (cond == 8) { 286930376636SRichard Henderson save_state(dc); 287030376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 287130376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 287230376636SRichard Henderson return true; 287330376636SRichard Henderson } 287430376636SRichard Henderson 287530376636SRichard Henderson /* Conditional trap. */ 287630376636SRichard Henderson flush_cond(dc); 287730376636SRichard Henderson lab = delay_exceptionv(dc, trap); 287830376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 287930376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 288030376636SRichard Henderson 288130376636SRichard Henderson return advance_pc(dc); 288230376636SRichard Henderson } 288330376636SRichard Henderson 288430376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 288530376636SRichard Henderson { 288630376636SRichard Henderson if (avail_32(dc) && a->cc) { 288730376636SRichard Henderson return false; 288830376636SRichard Henderson } 288930376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 289030376636SRichard Henderson } 289130376636SRichard Henderson 289230376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 289330376636SRichard Henderson { 289430376636SRichard Henderson if (avail_64(dc)) { 289530376636SRichard Henderson return false; 289630376636SRichard Henderson } 289730376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 289830376636SRichard Henderson } 289930376636SRichard Henderson 290030376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 290130376636SRichard Henderson { 290230376636SRichard Henderson if (avail_32(dc)) { 290330376636SRichard Henderson return false; 290430376636SRichard Henderson } 290530376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 290630376636SRichard Henderson } 290730376636SRichard Henderson 2908af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2909af25071cSRichard Henderson { 2910af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2911af25071cSRichard Henderson return advance_pc(dc); 2912af25071cSRichard Henderson } 2913af25071cSRichard Henderson 2914af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2915af25071cSRichard Henderson { 2916af25071cSRichard Henderson if (avail_32(dc)) { 2917af25071cSRichard Henderson return false; 2918af25071cSRichard Henderson } 2919af25071cSRichard Henderson if (a->mmask) { 2920af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2921af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2922af25071cSRichard Henderson } 2923af25071cSRichard Henderson if (a->cmask) { 2924af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2925af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2926af25071cSRichard Henderson } 2927af25071cSRichard Henderson return advance_pc(dc); 2928af25071cSRichard Henderson } 2929af25071cSRichard Henderson 2930af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2931af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2932af25071cSRichard Henderson { 2933af25071cSRichard Henderson if (!priv) { 2934af25071cSRichard Henderson return raise_priv(dc); 2935af25071cSRichard Henderson } 2936af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2937af25071cSRichard Henderson return advance_pc(dc); 2938af25071cSRichard Henderson } 2939af25071cSRichard Henderson 2940af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2941af25071cSRichard Henderson { 2942af25071cSRichard Henderson return cpu_y; 2943af25071cSRichard Henderson } 2944af25071cSRichard Henderson 2945af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 2946af25071cSRichard Henderson { 2947af25071cSRichard Henderson /* 2948af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 2949af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 2950af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 2951af25071cSRichard Henderson */ 2952af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 2953af25071cSRichard Henderson return false; 2954af25071cSRichard Henderson } 2955af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 2956af25071cSRichard Henderson } 2957af25071cSRichard Henderson 2958af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 2959af25071cSRichard Henderson { 2960af25071cSRichard Henderson uint32_t val; 2961af25071cSRichard Henderson 2962af25071cSRichard Henderson /* 2963af25071cSRichard Henderson * TODO: There are many more fields to be filled, 2964af25071cSRichard Henderson * some of which are writable. 2965af25071cSRichard Henderson */ 2966af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 2967af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 2968af25071cSRichard Henderson 2969af25071cSRichard Henderson return tcg_constant_tl(val); 2970af25071cSRichard Henderson } 2971af25071cSRichard Henderson 2972af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 2973af25071cSRichard Henderson 2974af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 2975af25071cSRichard Henderson { 2976af25071cSRichard Henderson update_psr(dc); 2977af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 2978af25071cSRichard Henderson return dst; 2979af25071cSRichard Henderson } 2980af25071cSRichard Henderson 2981af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 2982af25071cSRichard Henderson 2983af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 2984af25071cSRichard Henderson { 2985af25071cSRichard Henderson #ifdef TARGET_SPARC64 2986af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 2987af25071cSRichard Henderson #else 2988af25071cSRichard Henderson qemu_build_not_reached(); 2989af25071cSRichard Henderson #endif 2990af25071cSRichard Henderson } 2991af25071cSRichard Henderson 2992af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 2993af25071cSRichard Henderson 2994af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 2995af25071cSRichard Henderson { 2996af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2997af25071cSRichard Henderson 2998af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 2999af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3000af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3001af25071cSRichard Henderson } 3002af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3003af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3004af25071cSRichard Henderson return dst; 3005af25071cSRichard Henderson } 3006af25071cSRichard Henderson 3007af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3008af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3009af25071cSRichard Henderson 3010af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3011af25071cSRichard Henderson { 3012af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3013af25071cSRichard Henderson } 3014af25071cSRichard Henderson 3015af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3016af25071cSRichard Henderson 3017af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3018af25071cSRichard Henderson { 3019af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3020af25071cSRichard Henderson return dst; 3021af25071cSRichard Henderson } 3022af25071cSRichard Henderson 3023af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3024af25071cSRichard Henderson 3025af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3026af25071cSRichard Henderson { 3027af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3028af25071cSRichard Henderson return cpu_gsr; 3029af25071cSRichard Henderson } 3030af25071cSRichard Henderson 3031af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3032af25071cSRichard Henderson 3033af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3034af25071cSRichard Henderson { 3035af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3036af25071cSRichard Henderson return dst; 3037af25071cSRichard Henderson } 3038af25071cSRichard Henderson 3039af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3040af25071cSRichard Henderson 3041af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3042af25071cSRichard Henderson { 3043577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3044577efa45SRichard Henderson return dst; 3045af25071cSRichard Henderson } 3046af25071cSRichard Henderson 3047af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3048af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3049af25071cSRichard Henderson 3050af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3051af25071cSRichard Henderson { 3052af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3053af25071cSRichard Henderson 3054af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3055af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3056af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3057af25071cSRichard Henderson } 3058af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3059af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3060af25071cSRichard Henderson return dst; 3061af25071cSRichard Henderson } 3062af25071cSRichard Henderson 3063af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3064af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3065af25071cSRichard Henderson 3066af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3067af25071cSRichard Henderson { 3068577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3069577efa45SRichard Henderson return dst; 3070af25071cSRichard Henderson } 3071af25071cSRichard Henderson 3072af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3073af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3074af25071cSRichard Henderson 3075af25071cSRichard Henderson /* 3076af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3077af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3078af25071cSRichard Henderson * this ASR as impl. dep 3079af25071cSRichard Henderson */ 3080af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3081af25071cSRichard Henderson { 3082af25071cSRichard Henderson return tcg_constant_tl(1); 3083af25071cSRichard Henderson } 3084af25071cSRichard Henderson 3085af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3086af25071cSRichard Henderson 3087668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3088668bb9b7SRichard Henderson { 3089668bb9b7SRichard Henderson update_psr(dc); 3090668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3091668bb9b7SRichard Henderson return dst; 3092668bb9b7SRichard Henderson } 3093668bb9b7SRichard Henderson 3094668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3095668bb9b7SRichard Henderson 3096668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3097668bb9b7SRichard Henderson { 3098668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3099668bb9b7SRichard Henderson return dst; 3100668bb9b7SRichard Henderson } 3101668bb9b7SRichard Henderson 3102668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3103668bb9b7SRichard Henderson 3104668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3105668bb9b7SRichard Henderson { 3106668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3107668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3108668bb9b7SRichard Henderson 3109668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3110668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3111668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3112668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3113668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3114668bb9b7SRichard Henderson 3115668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3116668bb9b7SRichard Henderson return dst; 3117668bb9b7SRichard Henderson } 3118668bb9b7SRichard Henderson 3119668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3120668bb9b7SRichard Henderson 3121668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3122668bb9b7SRichard Henderson { 31232da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 31242da789deSRichard Henderson return dst; 3125668bb9b7SRichard Henderson } 3126668bb9b7SRichard Henderson 3127668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3128668bb9b7SRichard Henderson 3129668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3130668bb9b7SRichard Henderson { 31312da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 31322da789deSRichard Henderson return dst; 3133668bb9b7SRichard Henderson } 3134668bb9b7SRichard Henderson 3135668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3136668bb9b7SRichard Henderson 3137668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3138668bb9b7SRichard Henderson { 31392da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 31402da789deSRichard Henderson return dst; 3141668bb9b7SRichard Henderson } 3142668bb9b7SRichard Henderson 3143668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3144668bb9b7SRichard Henderson 3145668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3146668bb9b7SRichard Henderson { 3147577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3148577efa45SRichard Henderson return dst; 3149668bb9b7SRichard Henderson } 3150668bb9b7SRichard Henderson 3151668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3152668bb9b7SRichard Henderson do_rdhstick_cmpr) 3153668bb9b7SRichard Henderson 31545d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 31555d617bfbSRichard Henderson { 3156cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3157cd6269f7SRichard Henderson return dst; 31585d617bfbSRichard Henderson } 31595d617bfbSRichard Henderson 31605d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 31615d617bfbSRichard Henderson 31625d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 31635d617bfbSRichard Henderson { 31645d617bfbSRichard Henderson #ifdef TARGET_SPARC64 31655d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31665d617bfbSRichard Henderson 31675d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31685d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 31695d617bfbSRichard Henderson return dst; 31705d617bfbSRichard Henderson #else 31715d617bfbSRichard Henderson qemu_build_not_reached(); 31725d617bfbSRichard Henderson #endif 31735d617bfbSRichard Henderson } 31745d617bfbSRichard Henderson 31755d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 31765d617bfbSRichard Henderson 31775d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 31785d617bfbSRichard Henderson { 31795d617bfbSRichard Henderson #ifdef TARGET_SPARC64 31805d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31815d617bfbSRichard Henderson 31825d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31835d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 31845d617bfbSRichard Henderson return dst; 31855d617bfbSRichard Henderson #else 31865d617bfbSRichard Henderson qemu_build_not_reached(); 31875d617bfbSRichard Henderson #endif 31885d617bfbSRichard Henderson } 31895d617bfbSRichard Henderson 31905d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 31915d617bfbSRichard Henderson 31925d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 31935d617bfbSRichard Henderson { 31945d617bfbSRichard Henderson #ifdef TARGET_SPARC64 31955d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31965d617bfbSRichard Henderson 31975d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31985d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 31995d617bfbSRichard Henderson return dst; 32005d617bfbSRichard Henderson #else 32015d617bfbSRichard Henderson qemu_build_not_reached(); 32025d617bfbSRichard Henderson #endif 32035d617bfbSRichard Henderson } 32045d617bfbSRichard Henderson 32055d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 32065d617bfbSRichard Henderson 32075d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 32085d617bfbSRichard Henderson { 32095d617bfbSRichard Henderson #ifdef TARGET_SPARC64 32105d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 32115d617bfbSRichard Henderson 32125d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 32135d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 32145d617bfbSRichard Henderson return dst; 32155d617bfbSRichard Henderson #else 32165d617bfbSRichard Henderson qemu_build_not_reached(); 32175d617bfbSRichard Henderson #endif 32185d617bfbSRichard Henderson } 32195d617bfbSRichard Henderson 32205d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 32215d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 32225d617bfbSRichard Henderson 32235d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 32245d617bfbSRichard Henderson { 32255d617bfbSRichard Henderson return cpu_tbr; 32265d617bfbSRichard Henderson } 32275d617bfbSRichard Henderson 3228e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 32295d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 32305d617bfbSRichard Henderson 32315d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 32325d617bfbSRichard Henderson { 32335d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 32345d617bfbSRichard Henderson return dst; 32355d617bfbSRichard Henderson } 32365d617bfbSRichard Henderson 32375d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 32385d617bfbSRichard Henderson 32395d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 32405d617bfbSRichard Henderson { 32415d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 32425d617bfbSRichard Henderson return dst; 32435d617bfbSRichard Henderson } 32445d617bfbSRichard Henderson 32455d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 32465d617bfbSRichard Henderson 32475d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 32485d617bfbSRichard Henderson { 32495d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 32505d617bfbSRichard Henderson return dst; 32515d617bfbSRichard Henderson } 32525d617bfbSRichard Henderson 32535d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 32545d617bfbSRichard Henderson 32555d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 32565d617bfbSRichard Henderson { 32575d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 32585d617bfbSRichard Henderson return dst; 32595d617bfbSRichard Henderson } 32605d617bfbSRichard Henderson 32615d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 32625d617bfbSRichard Henderson 32635d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 32645d617bfbSRichard Henderson { 32655d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 32665d617bfbSRichard Henderson return dst; 32675d617bfbSRichard Henderson } 32685d617bfbSRichard Henderson 32695d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 32705d617bfbSRichard Henderson 32715d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 32725d617bfbSRichard Henderson { 32735d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 32745d617bfbSRichard Henderson return dst; 32755d617bfbSRichard Henderson } 32765d617bfbSRichard Henderson 32775d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 32785d617bfbSRichard Henderson do_rdcanrestore) 32795d617bfbSRichard Henderson 32805d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 32815d617bfbSRichard Henderson { 32825d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 32835d617bfbSRichard Henderson return dst; 32845d617bfbSRichard Henderson } 32855d617bfbSRichard Henderson 32865d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 32875d617bfbSRichard Henderson 32885d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 32895d617bfbSRichard Henderson { 32905d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 32915d617bfbSRichard Henderson return dst; 32925d617bfbSRichard Henderson } 32935d617bfbSRichard Henderson 32945d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 32955d617bfbSRichard Henderson 32965d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 32975d617bfbSRichard Henderson { 32985d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 32995d617bfbSRichard Henderson return dst; 33005d617bfbSRichard Henderson } 33015d617bfbSRichard Henderson 33025d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 33035d617bfbSRichard Henderson 33045d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 33055d617bfbSRichard Henderson { 33065d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 33075d617bfbSRichard Henderson return dst; 33085d617bfbSRichard Henderson } 33095d617bfbSRichard Henderson 33105d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 33115d617bfbSRichard Henderson 33125d617bfbSRichard Henderson /* UA2005 strand status */ 33135d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 33145d617bfbSRichard Henderson { 33152da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 33162da789deSRichard Henderson return dst; 33175d617bfbSRichard Henderson } 33185d617bfbSRichard Henderson 33195d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 33205d617bfbSRichard Henderson 33215d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 33225d617bfbSRichard Henderson { 33232da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 33242da789deSRichard Henderson return dst; 33255d617bfbSRichard Henderson } 33265d617bfbSRichard Henderson 33275d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 33285d617bfbSRichard Henderson 3329e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3330e8325dc0SRichard Henderson { 3331e8325dc0SRichard Henderson if (avail_64(dc)) { 3332e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3333e8325dc0SRichard Henderson return advance_pc(dc); 3334e8325dc0SRichard Henderson } 3335e8325dc0SRichard Henderson return false; 3336e8325dc0SRichard Henderson } 3337e8325dc0SRichard Henderson 33380faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 33390faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 33400faef01bSRichard Henderson { 33410faef01bSRichard Henderson TCGv src; 33420faef01bSRichard Henderson 33430faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 33440faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 33450faef01bSRichard Henderson return false; 33460faef01bSRichard Henderson } 33470faef01bSRichard Henderson if (!priv) { 33480faef01bSRichard Henderson return raise_priv(dc); 33490faef01bSRichard Henderson } 33500faef01bSRichard Henderson 33510faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 33520faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 33530faef01bSRichard Henderson } else { 33540faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 33550faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 33560faef01bSRichard Henderson src = src1; 33570faef01bSRichard Henderson } else { 33580faef01bSRichard Henderson src = tcg_temp_new(); 33590faef01bSRichard Henderson if (a->imm) { 33600faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 33610faef01bSRichard Henderson } else { 33620faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 33630faef01bSRichard Henderson } 33640faef01bSRichard Henderson } 33650faef01bSRichard Henderson } 33660faef01bSRichard Henderson func(dc, src); 33670faef01bSRichard Henderson return advance_pc(dc); 33680faef01bSRichard Henderson } 33690faef01bSRichard Henderson 33700faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 33710faef01bSRichard Henderson { 33720faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 33730faef01bSRichard Henderson } 33740faef01bSRichard Henderson 33750faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 33760faef01bSRichard Henderson 33770faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 33780faef01bSRichard Henderson { 33790faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 33800faef01bSRichard Henderson } 33810faef01bSRichard Henderson 33820faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 33830faef01bSRichard Henderson 33840faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 33850faef01bSRichard Henderson { 33860faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 33870faef01bSRichard Henderson 33880faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 33890faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 33900faef01bSRichard Henderson /* End TB to notice changed ASI. */ 33910faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33920faef01bSRichard Henderson } 33930faef01bSRichard Henderson 33940faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 33950faef01bSRichard Henderson 33960faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 33970faef01bSRichard Henderson { 33980faef01bSRichard Henderson #ifdef TARGET_SPARC64 33990faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 34000faef01bSRichard Henderson dc->fprs_dirty = 0; 34010faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 34020faef01bSRichard Henderson #else 34030faef01bSRichard Henderson qemu_build_not_reached(); 34040faef01bSRichard Henderson #endif 34050faef01bSRichard Henderson } 34060faef01bSRichard Henderson 34070faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 34080faef01bSRichard Henderson 34090faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 34100faef01bSRichard Henderson { 34110faef01bSRichard Henderson gen_trap_ifnofpu(dc); 34120faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 34130faef01bSRichard Henderson } 34140faef01bSRichard Henderson 34150faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 34160faef01bSRichard Henderson 34170faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 34180faef01bSRichard Henderson { 34190faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 34200faef01bSRichard Henderson } 34210faef01bSRichard Henderson 34220faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 34230faef01bSRichard Henderson 34240faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 34250faef01bSRichard Henderson { 34260faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 34270faef01bSRichard Henderson } 34280faef01bSRichard Henderson 34290faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 34300faef01bSRichard Henderson 34310faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 34320faef01bSRichard Henderson { 34330faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 34340faef01bSRichard Henderson } 34350faef01bSRichard Henderson 34360faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 34370faef01bSRichard Henderson 34380faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 34390faef01bSRichard Henderson { 34400faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 34410faef01bSRichard Henderson 3442577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3443577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 34440faef01bSRichard Henderson translator_io_start(&dc->base); 3445577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 34460faef01bSRichard Henderson /* End TB to handle timer interrupt */ 34470faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 34480faef01bSRichard Henderson } 34490faef01bSRichard Henderson 34500faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 34510faef01bSRichard Henderson 34520faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 34530faef01bSRichard Henderson { 34540faef01bSRichard Henderson #ifdef TARGET_SPARC64 34550faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 34560faef01bSRichard Henderson 34570faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 34580faef01bSRichard Henderson translator_io_start(&dc->base); 34590faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 34600faef01bSRichard Henderson /* End TB to handle timer interrupt */ 34610faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 34620faef01bSRichard Henderson #else 34630faef01bSRichard Henderson qemu_build_not_reached(); 34640faef01bSRichard Henderson #endif 34650faef01bSRichard Henderson } 34660faef01bSRichard Henderson 34670faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 34680faef01bSRichard Henderson 34690faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 34700faef01bSRichard Henderson { 34710faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 34720faef01bSRichard Henderson 3473577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3474577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 34750faef01bSRichard Henderson translator_io_start(&dc->base); 3476577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 34770faef01bSRichard Henderson /* End TB to handle timer interrupt */ 34780faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 34790faef01bSRichard Henderson } 34800faef01bSRichard Henderson 34810faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 34820faef01bSRichard Henderson 34830faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 34840faef01bSRichard Henderson { 34850faef01bSRichard Henderson save_state(dc); 34860faef01bSRichard Henderson gen_helper_power_down(tcg_env); 34870faef01bSRichard Henderson } 34880faef01bSRichard Henderson 34890faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 34900faef01bSRichard Henderson 349125524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 349225524734SRichard Henderson { 349325524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 349425524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 349525524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 349625524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 349725524734SRichard Henderson } 349825524734SRichard Henderson 349925524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 350025524734SRichard Henderson 35019422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 35029422278eSRichard Henderson { 35039422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3504cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3505cd6269f7SRichard Henderson 3506cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3507cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 35089422278eSRichard Henderson } 35099422278eSRichard Henderson 35109422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 35119422278eSRichard Henderson 35129422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 35139422278eSRichard Henderson { 35149422278eSRichard Henderson #ifdef TARGET_SPARC64 35159422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35169422278eSRichard Henderson 35179422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35189422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 35199422278eSRichard Henderson #else 35209422278eSRichard Henderson qemu_build_not_reached(); 35219422278eSRichard Henderson #endif 35229422278eSRichard Henderson } 35239422278eSRichard Henderson 35249422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 35259422278eSRichard Henderson 35269422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 35279422278eSRichard Henderson { 35289422278eSRichard Henderson #ifdef TARGET_SPARC64 35299422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35309422278eSRichard Henderson 35319422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35329422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 35339422278eSRichard Henderson #else 35349422278eSRichard Henderson qemu_build_not_reached(); 35359422278eSRichard Henderson #endif 35369422278eSRichard Henderson } 35379422278eSRichard Henderson 35389422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 35399422278eSRichard Henderson 35409422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 35419422278eSRichard Henderson { 35429422278eSRichard Henderson #ifdef TARGET_SPARC64 35439422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35449422278eSRichard Henderson 35459422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35469422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 35479422278eSRichard Henderson #else 35489422278eSRichard Henderson qemu_build_not_reached(); 35499422278eSRichard Henderson #endif 35509422278eSRichard Henderson } 35519422278eSRichard Henderson 35529422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 35539422278eSRichard Henderson 35549422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 35559422278eSRichard Henderson { 35569422278eSRichard Henderson #ifdef TARGET_SPARC64 35579422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35589422278eSRichard Henderson 35599422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35609422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 35619422278eSRichard Henderson #else 35629422278eSRichard Henderson qemu_build_not_reached(); 35639422278eSRichard Henderson #endif 35649422278eSRichard Henderson } 35659422278eSRichard Henderson 35669422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 35679422278eSRichard Henderson 35689422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 35699422278eSRichard Henderson { 35709422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 35719422278eSRichard Henderson 35729422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 35739422278eSRichard Henderson translator_io_start(&dc->base); 35749422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 35759422278eSRichard Henderson /* End TB to handle timer interrupt */ 35769422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35779422278eSRichard Henderson } 35789422278eSRichard Henderson 35799422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 35809422278eSRichard Henderson 35819422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 35829422278eSRichard Henderson { 35839422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 35849422278eSRichard Henderson } 35859422278eSRichard Henderson 35869422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 35879422278eSRichard Henderson 35889422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 35899422278eSRichard Henderson { 35909422278eSRichard Henderson save_state(dc); 35919422278eSRichard Henderson if (translator_io_start(&dc->base)) { 35929422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35939422278eSRichard Henderson } 35949422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 35959422278eSRichard Henderson dc->npc = DYNAMIC_PC; 35969422278eSRichard Henderson } 35979422278eSRichard Henderson 35989422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 35999422278eSRichard Henderson 36009422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 36019422278eSRichard Henderson { 36029422278eSRichard Henderson save_state(dc); 36039422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 36049422278eSRichard Henderson dc->npc = DYNAMIC_PC; 36059422278eSRichard Henderson } 36069422278eSRichard Henderson 36079422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 36089422278eSRichard Henderson 36099422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 36109422278eSRichard Henderson { 36119422278eSRichard Henderson if (translator_io_start(&dc->base)) { 36129422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36139422278eSRichard Henderson } 36149422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 36159422278eSRichard Henderson } 36169422278eSRichard Henderson 36179422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 36189422278eSRichard Henderson 36199422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 36209422278eSRichard Henderson { 36219422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 36229422278eSRichard Henderson } 36239422278eSRichard Henderson 36249422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 36259422278eSRichard Henderson 36269422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 36279422278eSRichard Henderson { 36289422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 36299422278eSRichard Henderson } 36309422278eSRichard Henderson 36319422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 36329422278eSRichard Henderson 36339422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 36349422278eSRichard Henderson { 36359422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 36369422278eSRichard Henderson } 36379422278eSRichard Henderson 36389422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 36399422278eSRichard Henderson 36409422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 36419422278eSRichard Henderson { 36429422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 36439422278eSRichard Henderson } 36449422278eSRichard Henderson 36459422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 36469422278eSRichard Henderson 36479422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 36489422278eSRichard Henderson { 36499422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 36509422278eSRichard Henderson } 36519422278eSRichard Henderson 36529422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 36539422278eSRichard Henderson 36549422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 36559422278eSRichard Henderson { 36569422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 36579422278eSRichard Henderson } 36589422278eSRichard Henderson 36599422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 36609422278eSRichard Henderson 36619422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 36629422278eSRichard Henderson { 36639422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 36649422278eSRichard Henderson } 36659422278eSRichard Henderson 36669422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 36679422278eSRichard Henderson 36689422278eSRichard Henderson /* UA2005 strand status */ 36699422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 36709422278eSRichard Henderson { 36712da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 36729422278eSRichard Henderson } 36739422278eSRichard Henderson 36749422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 36759422278eSRichard Henderson 3676bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3677bb97f2f5SRichard Henderson 3678bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3679bb97f2f5SRichard Henderson { 3680bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3681bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3682bb97f2f5SRichard Henderson } 3683bb97f2f5SRichard Henderson 3684bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3685bb97f2f5SRichard Henderson 3686bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3687bb97f2f5SRichard Henderson { 3688bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3689bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3690bb97f2f5SRichard Henderson 3691bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3692bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3693bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3694bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3695bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3696bb97f2f5SRichard Henderson 3697bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3698bb97f2f5SRichard Henderson } 3699bb97f2f5SRichard Henderson 3700bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3701bb97f2f5SRichard Henderson 3702bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3703bb97f2f5SRichard Henderson { 37042da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3705bb97f2f5SRichard Henderson } 3706bb97f2f5SRichard Henderson 3707bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3708bb97f2f5SRichard Henderson 3709bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3710bb97f2f5SRichard Henderson { 37112da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3712bb97f2f5SRichard Henderson } 3713bb97f2f5SRichard Henderson 3714bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3715bb97f2f5SRichard Henderson 3716bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3717bb97f2f5SRichard Henderson { 3718bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3719bb97f2f5SRichard Henderson 3720577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3721bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3722bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3723577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3724bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3725bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3726bb97f2f5SRichard Henderson } 3727bb97f2f5SRichard Henderson 3728bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3729bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3730bb97f2f5SRichard Henderson 373125524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 373225524734SRichard Henderson { 373325524734SRichard Henderson if (!supervisor(dc)) { 373425524734SRichard Henderson return raise_priv(dc); 373525524734SRichard Henderson } 373625524734SRichard Henderson if (saved) { 373725524734SRichard Henderson gen_helper_saved(tcg_env); 373825524734SRichard Henderson } else { 373925524734SRichard Henderson gen_helper_restored(tcg_env); 374025524734SRichard Henderson } 374125524734SRichard Henderson return advance_pc(dc); 374225524734SRichard Henderson } 374325524734SRichard Henderson 374425524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 374525524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 374625524734SRichard Henderson 3747d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3748d3825800SRichard Henderson { 3749d3825800SRichard Henderson return advance_pc(dc); 3750d3825800SRichard Henderson } 3751d3825800SRichard Henderson 37520faef01bSRichard Henderson /* 37530faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 37540faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 37550faef01bSRichard Henderson */ 37565458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 37575458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 37580faef01bSRichard Henderson 3759428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3760428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3761428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3762428881deSRichard Henderson { 3763428881deSRichard Henderson TCGv dst, src1; 3764428881deSRichard Henderson 3765428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3766428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3767428881deSRichard Henderson return false; 3768428881deSRichard Henderson } 3769428881deSRichard Henderson 3770428881deSRichard Henderson if (a->cc) { 3771428881deSRichard Henderson dst = cpu_cc_dst; 3772428881deSRichard Henderson } else { 3773428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3774428881deSRichard Henderson } 3775428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3776428881deSRichard Henderson 3777428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3778428881deSRichard Henderson if (funci) { 3779428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3780428881deSRichard Henderson } else { 3781428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3782428881deSRichard Henderson } 3783428881deSRichard Henderson } else { 3784428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3785428881deSRichard Henderson } 3786428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3787428881deSRichard Henderson 3788428881deSRichard Henderson if (a->cc) { 3789428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 3790428881deSRichard Henderson dc->cc_op = cc_op; 3791428881deSRichard Henderson } 3792428881deSRichard Henderson return advance_pc(dc); 3793428881deSRichard Henderson } 3794428881deSRichard Henderson 3795428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3796428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3797428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3798428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3799428881deSRichard Henderson { 3800428881deSRichard Henderson if (a->cc) { 380122188d7dSRichard Henderson assert(cc_op >= 0); 3802428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 3803428881deSRichard Henderson } 3804428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 3805428881deSRichard Henderson } 3806428881deSRichard Henderson 3807428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3808428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3809428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3810428881deSRichard Henderson { 3811428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 3812428881deSRichard Henderson } 3813428881deSRichard Henderson 3814428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 3815428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 3816428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 3817428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 3818428881deSRichard Henderson 3819a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 3820a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 3821a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 3822a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 3823a9aba13dSRichard Henderson 3824428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3825428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3826428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3827428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3828428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3829428881deSRichard Henderson 383022188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3831b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3832b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 383322188d7dSRichard Henderson 38344ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 38354ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 3836c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc) 3837c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc) 38384ee85ea9SRichard Henderson 38399c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 38409c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 38419c6ec5bcSRichard Henderson 3842428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3843428881deSRichard Henderson { 3844428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3845428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3846428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3847428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3848428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3849428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3850428881deSRichard Henderson return false; 3851428881deSRichard Henderson } else { 3852428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3853428881deSRichard Henderson } 3854428881deSRichard Henderson return advance_pc(dc); 3855428881deSRichard Henderson } 3856428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3857428881deSRichard Henderson } 3858428881deSRichard Henderson 3859420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 3860420a187dSRichard Henderson { 3861420a187dSRichard Henderson switch (dc->cc_op) { 3862420a187dSRichard Henderson case CC_OP_DIV: 3863420a187dSRichard Henderson case CC_OP_LOGIC: 3864420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 3865420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 3866420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 3867420a187dSRichard Henderson case CC_OP_ADD: 3868420a187dSRichard Henderson case CC_OP_TADD: 3869420a187dSRichard Henderson case CC_OP_TADDTV: 3870420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 3871420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 3872420a187dSRichard Henderson case CC_OP_SUB: 3873420a187dSRichard Henderson case CC_OP_TSUB: 3874420a187dSRichard Henderson case CC_OP_TSUBTV: 3875420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 3876420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 3877420a187dSRichard Henderson default: 3878420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 3879420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 3880420a187dSRichard Henderson } 3881420a187dSRichard Henderson } 3882420a187dSRichard Henderson 3883dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 3884dfebb950SRichard Henderson { 3885dfebb950SRichard Henderson switch (dc->cc_op) { 3886dfebb950SRichard Henderson case CC_OP_DIV: 3887dfebb950SRichard Henderson case CC_OP_LOGIC: 3888dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 3889dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 3890dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 3891dfebb950SRichard Henderson case CC_OP_ADD: 3892dfebb950SRichard Henderson case CC_OP_TADD: 3893dfebb950SRichard Henderson case CC_OP_TADDTV: 3894dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 3895dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 3896dfebb950SRichard Henderson case CC_OP_SUB: 3897dfebb950SRichard Henderson case CC_OP_TSUB: 3898dfebb950SRichard Henderson case CC_OP_TSUBTV: 3899dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 3900dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 3901dfebb950SRichard Henderson default: 3902dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 3903dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 3904dfebb950SRichard Henderson } 3905dfebb950SRichard Henderson } 3906dfebb950SRichard Henderson 3907a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 3908a9aba13dSRichard Henderson { 3909a9aba13dSRichard Henderson update_psr(dc); 3910a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 3911a9aba13dSRichard Henderson } 3912a9aba13dSRichard Henderson 3913b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 3914b88ce6f2SRichard Henderson int width, bool cc, bool left) 3915b88ce6f2SRichard Henderson { 3916b88ce6f2SRichard Henderson TCGv dst, s1, s2, lo1, lo2; 3917b88ce6f2SRichard Henderson uint64_t amask, tabl, tabr; 3918b88ce6f2SRichard Henderson int shift, imask, omask; 3919b88ce6f2SRichard Henderson 3920b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3921b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3922b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3923b88ce6f2SRichard Henderson 3924b88ce6f2SRichard Henderson if (cc) { 3925b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, s1); 3926b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, s2); 3927b88ce6f2SRichard Henderson tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 3928b88ce6f2SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 3929b88ce6f2SRichard Henderson dc->cc_op = CC_OP_SUB; 3930b88ce6f2SRichard Henderson } 3931b88ce6f2SRichard Henderson 3932b88ce6f2SRichard Henderson /* 3933b88ce6f2SRichard Henderson * Theory of operation: there are two tables, left and right (not to 3934b88ce6f2SRichard Henderson * be confused with the left and right versions of the opcode). These 3935b88ce6f2SRichard Henderson * are indexed by the low 3 bits of the inputs. To make things "easy", 3936b88ce6f2SRichard Henderson * these tables are loaded into two constants, TABL and TABR below. 3937b88ce6f2SRichard Henderson * The operation index = (input & imask) << shift calculates the index 3938b88ce6f2SRichard Henderson * into the constant, while val = (table >> index) & omask calculates 3939b88ce6f2SRichard Henderson * the value we're looking for. 3940b88ce6f2SRichard Henderson */ 3941b88ce6f2SRichard Henderson switch (width) { 3942b88ce6f2SRichard Henderson case 8: 3943b88ce6f2SRichard Henderson imask = 0x7; 3944b88ce6f2SRichard Henderson shift = 3; 3945b88ce6f2SRichard Henderson omask = 0xff; 3946b88ce6f2SRichard Henderson if (left) { 3947b88ce6f2SRichard Henderson tabl = 0x80c0e0f0f8fcfeffULL; 3948b88ce6f2SRichard Henderson tabr = 0xff7f3f1f0f070301ULL; 3949b88ce6f2SRichard Henderson } else { 3950b88ce6f2SRichard Henderson tabl = 0x0103070f1f3f7fffULL; 3951b88ce6f2SRichard Henderson tabr = 0xfffefcf8f0e0c080ULL; 3952b88ce6f2SRichard Henderson } 3953b88ce6f2SRichard Henderson break; 3954b88ce6f2SRichard Henderson case 16: 3955b88ce6f2SRichard Henderson imask = 0x6; 3956b88ce6f2SRichard Henderson shift = 1; 3957b88ce6f2SRichard Henderson omask = 0xf; 3958b88ce6f2SRichard Henderson if (left) { 3959b88ce6f2SRichard Henderson tabl = 0x8cef; 3960b88ce6f2SRichard Henderson tabr = 0xf731; 3961b88ce6f2SRichard Henderson } else { 3962b88ce6f2SRichard Henderson tabl = 0x137f; 3963b88ce6f2SRichard Henderson tabr = 0xfec8; 3964b88ce6f2SRichard Henderson } 3965b88ce6f2SRichard Henderson break; 3966b88ce6f2SRichard Henderson case 32: 3967b88ce6f2SRichard Henderson imask = 0x4; 3968b88ce6f2SRichard Henderson shift = 0; 3969b88ce6f2SRichard Henderson omask = 0x3; 3970b88ce6f2SRichard Henderson if (left) { 3971b88ce6f2SRichard Henderson tabl = (2 << 2) | 3; 3972b88ce6f2SRichard Henderson tabr = (3 << 2) | 1; 3973b88ce6f2SRichard Henderson } else { 3974b88ce6f2SRichard Henderson tabl = (1 << 2) | 3; 3975b88ce6f2SRichard Henderson tabr = (3 << 2) | 2; 3976b88ce6f2SRichard Henderson } 3977b88ce6f2SRichard Henderson break; 3978b88ce6f2SRichard Henderson default: 3979b88ce6f2SRichard Henderson abort(); 3980b88ce6f2SRichard Henderson } 3981b88ce6f2SRichard Henderson 3982b88ce6f2SRichard Henderson lo1 = tcg_temp_new(); 3983b88ce6f2SRichard Henderson lo2 = tcg_temp_new(); 3984b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, s1, imask); 3985b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, s2, imask); 3986b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo1, lo1, shift); 3987b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo2, lo2, shift); 3988b88ce6f2SRichard Henderson 3989b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 3990b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 3991b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 3992b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, lo2, omask); 3993b88ce6f2SRichard Henderson 3994b88ce6f2SRichard Henderson amask = address_mask_i(dc, -8); 3995b88ce6f2SRichard Henderson tcg_gen_andi_tl(s1, s1, amask); 3996b88ce6f2SRichard Henderson tcg_gen_andi_tl(s2, s2, amask); 3997b88ce6f2SRichard Henderson 3998b88ce6f2SRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 3999b88ce6f2SRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 4000b88ce6f2SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 4001b88ce6f2SRichard Henderson 4002b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4003b88ce6f2SRichard Henderson return advance_pc(dc); 4004b88ce6f2SRichard Henderson } 4005b88ce6f2SRichard Henderson 4006b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 4007b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 4008b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 4009b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 4010b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 4011b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 4012b88ce6f2SRichard Henderson 4013b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 4014b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 4015b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 4016b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 4017b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 4018b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 4019b88ce6f2SRichard Henderson 402045bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 402145bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 402245bfed3bSRichard Henderson { 402345bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 402445bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 402545bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 402645bfed3bSRichard Henderson 402745bfed3bSRichard Henderson func(dst, src1, src2); 402845bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 402945bfed3bSRichard Henderson return advance_pc(dc); 403045bfed3bSRichard Henderson } 403145bfed3bSRichard Henderson 403245bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 403345bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 403445bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 403545bfed3bSRichard Henderson 40369e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 40379e20ca94SRichard Henderson { 40389e20ca94SRichard Henderson #ifdef TARGET_SPARC64 40399e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 40409e20ca94SRichard Henderson 40419e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 40429e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 40439e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 40449e20ca94SRichard Henderson #else 40459e20ca94SRichard Henderson g_assert_not_reached(); 40469e20ca94SRichard Henderson #endif 40479e20ca94SRichard Henderson } 40489e20ca94SRichard Henderson 40499e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 40509e20ca94SRichard Henderson { 40519e20ca94SRichard Henderson #ifdef TARGET_SPARC64 40529e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 40539e20ca94SRichard Henderson 40549e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 40559e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 40569e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 40579e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 40589e20ca94SRichard Henderson #else 40599e20ca94SRichard Henderson g_assert_not_reached(); 40609e20ca94SRichard Henderson #endif 40619e20ca94SRichard Henderson } 40629e20ca94SRichard Henderson 40639e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 40649e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 40659e20ca94SRichard Henderson 406639ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 406739ca3490SRichard Henderson { 406839ca3490SRichard Henderson #ifdef TARGET_SPARC64 406939ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 407039ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 407139ca3490SRichard Henderson #else 407239ca3490SRichard Henderson g_assert_not_reached(); 407339ca3490SRichard Henderson #endif 407439ca3490SRichard Henderson } 407539ca3490SRichard Henderson 407639ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 407739ca3490SRichard Henderson 40785fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 40795fc546eeSRichard Henderson { 40805fc546eeSRichard Henderson TCGv dst, src1, src2; 40815fc546eeSRichard Henderson 40825fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 40835fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 40845fc546eeSRichard Henderson return false; 40855fc546eeSRichard Henderson } 40865fc546eeSRichard Henderson 40875fc546eeSRichard Henderson src2 = tcg_temp_new(); 40885fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 40895fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 40905fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 40915fc546eeSRichard Henderson 40925fc546eeSRichard Henderson if (l) { 40935fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 40945fc546eeSRichard Henderson if (!a->x) { 40955fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 40965fc546eeSRichard Henderson } 40975fc546eeSRichard Henderson } else if (u) { 40985fc546eeSRichard Henderson if (!a->x) { 40995fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 41005fc546eeSRichard Henderson src1 = dst; 41015fc546eeSRichard Henderson } 41025fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 41035fc546eeSRichard Henderson } else { 41045fc546eeSRichard Henderson if (!a->x) { 41055fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 41065fc546eeSRichard Henderson src1 = dst; 41075fc546eeSRichard Henderson } 41085fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 41095fc546eeSRichard Henderson } 41105fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 41115fc546eeSRichard Henderson return advance_pc(dc); 41125fc546eeSRichard Henderson } 41135fc546eeSRichard Henderson 41145fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 41155fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 41165fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 41175fc546eeSRichard Henderson 41185fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 41195fc546eeSRichard Henderson { 41205fc546eeSRichard Henderson TCGv dst, src1; 41215fc546eeSRichard Henderson 41225fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 41235fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 41245fc546eeSRichard Henderson return false; 41255fc546eeSRichard Henderson } 41265fc546eeSRichard Henderson 41275fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 41285fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 41295fc546eeSRichard Henderson 41305fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 41315fc546eeSRichard Henderson if (l) { 41325fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 41335fc546eeSRichard Henderson } else if (u) { 41345fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 41355fc546eeSRichard Henderson } else { 41365fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 41375fc546eeSRichard Henderson } 41385fc546eeSRichard Henderson } else { 41395fc546eeSRichard Henderson if (l) { 41405fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 41415fc546eeSRichard Henderson } else if (u) { 41425fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 41435fc546eeSRichard Henderson } else { 41445fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 41455fc546eeSRichard Henderson } 41465fc546eeSRichard Henderson } 41475fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 41485fc546eeSRichard Henderson return advance_pc(dc); 41495fc546eeSRichard Henderson } 41505fc546eeSRichard Henderson 41515fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 41525fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 41535fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 41545fc546eeSRichard Henderson 4155fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4156fb4ed7aaSRichard Henderson { 4157fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4158fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4159fb4ed7aaSRichard Henderson return NULL; 4160fb4ed7aaSRichard Henderson } 4161fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4162fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4163fb4ed7aaSRichard Henderson } else { 4164fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4165fb4ed7aaSRichard Henderson } 4166fb4ed7aaSRichard Henderson } 4167fb4ed7aaSRichard Henderson 4168fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4169fb4ed7aaSRichard Henderson { 4170fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4171fb4ed7aaSRichard Henderson 4172fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4173fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4174fb4ed7aaSRichard Henderson return advance_pc(dc); 4175fb4ed7aaSRichard Henderson } 4176fb4ed7aaSRichard Henderson 4177fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4178fb4ed7aaSRichard Henderson { 4179fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4180fb4ed7aaSRichard Henderson DisasCompare cmp; 4181fb4ed7aaSRichard Henderson 4182fb4ed7aaSRichard Henderson if (src2 == NULL) { 4183fb4ed7aaSRichard Henderson return false; 4184fb4ed7aaSRichard Henderson } 4185fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4186fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4187fb4ed7aaSRichard Henderson } 4188fb4ed7aaSRichard Henderson 4189fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4190fb4ed7aaSRichard Henderson { 4191fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4192fb4ed7aaSRichard Henderson DisasCompare cmp; 4193fb4ed7aaSRichard Henderson 4194fb4ed7aaSRichard Henderson if (src2 == NULL) { 4195fb4ed7aaSRichard Henderson return false; 4196fb4ed7aaSRichard Henderson } 4197fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4198fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4199fb4ed7aaSRichard Henderson } 4200fb4ed7aaSRichard Henderson 4201fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4202fb4ed7aaSRichard Henderson { 4203fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4204fb4ed7aaSRichard Henderson DisasCompare cmp; 4205fb4ed7aaSRichard Henderson 4206fb4ed7aaSRichard Henderson if (src2 == NULL) { 4207fb4ed7aaSRichard Henderson return false; 4208fb4ed7aaSRichard Henderson } 4209fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4210fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4211fb4ed7aaSRichard Henderson } 4212fb4ed7aaSRichard Henderson 421386b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 421486b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 421586b82fe0SRichard Henderson { 421686b82fe0SRichard Henderson TCGv src1, sum; 421786b82fe0SRichard Henderson 421886b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 421986b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 422086b82fe0SRichard Henderson return false; 422186b82fe0SRichard Henderson } 422286b82fe0SRichard Henderson 422386b82fe0SRichard Henderson /* 422486b82fe0SRichard Henderson * Always load the sum into a new temporary. 422586b82fe0SRichard Henderson * This is required to capture the value across a window change, 422686b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 422786b82fe0SRichard Henderson */ 422886b82fe0SRichard Henderson sum = tcg_temp_new(); 422986b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 423086b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 423186b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 423286b82fe0SRichard Henderson } else { 423386b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 423486b82fe0SRichard Henderson } 423586b82fe0SRichard Henderson return func(dc, a->rd, sum); 423686b82fe0SRichard Henderson } 423786b82fe0SRichard Henderson 423886b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 423986b82fe0SRichard Henderson { 424086b82fe0SRichard Henderson /* 424186b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 424286b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 424386b82fe0SRichard Henderson */ 424486b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 424586b82fe0SRichard Henderson 424686b82fe0SRichard Henderson gen_check_align(dc, src, 3); 424786b82fe0SRichard Henderson 424886b82fe0SRichard Henderson gen_mov_pc_npc(dc); 424986b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 425086b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 425186b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 425286b82fe0SRichard Henderson 425386b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 425486b82fe0SRichard Henderson return true; 425586b82fe0SRichard Henderson } 425686b82fe0SRichard Henderson 425786b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 425886b82fe0SRichard Henderson 425986b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 426086b82fe0SRichard Henderson { 426186b82fe0SRichard Henderson if (!supervisor(dc)) { 426286b82fe0SRichard Henderson return raise_priv(dc); 426386b82fe0SRichard Henderson } 426486b82fe0SRichard Henderson 426586b82fe0SRichard Henderson gen_check_align(dc, src, 3); 426686b82fe0SRichard Henderson 426786b82fe0SRichard Henderson gen_mov_pc_npc(dc); 426886b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 426986b82fe0SRichard Henderson gen_helper_rett(tcg_env); 427086b82fe0SRichard Henderson 427186b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 427286b82fe0SRichard Henderson return true; 427386b82fe0SRichard Henderson } 427486b82fe0SRichard Henderson 427586b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 427686b82fe0SRichard Henderson 427786b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 427886b82fe0SRichard Henderson { 427986b82fe0SRichard Henderson gen_check_align(dc, src, 3); 428086b82fe0SRichard Henderson 428186b82fe0SRichard Henderson gen_mov_pc_npc(dc); 428286b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 428386b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 428486b82fe0SRichard Henderson 428586b82fe0SRichard Henderson gen_helper_restore(tcg_env); 428686b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 428786b82fe0SRichard Henderson return true; 428886b82fe0SRichard Henderson } 428986b82fe0SRichard Henderson 429086b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 429186b82fe0SRichard Henderson 4292d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4293d3825800SRichard Henderson { 4294d3825800SRichard Henderson gen_helper_save(tcg_env); 4295d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4296d3825800SRichard Henderson return advance_pc(dc); 4297d3825800SRichard Henderson } 4298d3825800SRichard Henderson 4299d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4300d3825800SRichard Henderson 4301d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4302d3825800SRichard Henderson { 4303d3825800SRichard Henderson gen_helper_restore(tcg_env); 4304d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4305d3825800SRichard Henderson return advance_pc(dc); 4306d3825800SRichard Henderson } 4307d3825800SRichard Henderson 4308d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4309d3825800SRichard Henderson 43108f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 43118f75b8a4SRichard Henderson { 43128f75b8a4SRichard Henderson if (!supervisor(dc)) { 43138f75b8a4SRichard Henderson return raise_priv(dc); 43148f75b8a4SRichard Henderson } 43158f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 43168f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 43178f75b8a4SRichard Henderson translator_io_start(&dc->base); 43188f75b8a4SRichard Henderson if (done) { 43198f75b8a4SRichard Henderson gen_helper_done(tcg_env); 43208f75b8a4SRichard Henderson } else { 43218f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 43228f75b8a4SRichard Henderson } 43238f75b8a4SRichard Henderson return true; 43248f75b8a4SRichard Henderson } 43258f75b8a4SRichard Henderson 43268f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 43278f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 43288f75b8a4SRichard Henderson 43290880d20bSRichard Henderson /* 43300880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 43310880d20bSRichard Henderson */ 43320880d20bSRichard Henderson 43330880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 43340880d20bSRichard Henderson { 43350880d20bSRichard Henderson TCGv addr, tmp = NULL; 43360880d20bSRichard Henderson 43370880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 43380880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 43390880d20bSRichard Henderson return NULL; 43400880d20bSRichard Henderson } 43410880d20bSRichard Henderson 43420880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 43430880d20bSRichard Henderson if (rs2_or_imm) { 43440880d20bSRichard Henderson tmp = tcg_temp_new(); 43450880d20bSRichard Henderson if (imm) { 43460880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 43470880d20bSRichard Henderson } else { 43480880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 43490880d20bSRichard Henderson } 43500880d20bSRichard Henderson addr = tmp; 43510880d20bSRichard Henderson } 43520880d20bSRichard Henderson if (AM_CHECK(dc)) { 43530880d20bSRichard Henderson if (!tmp) { 43540880d20bSRichard Henderson tmp = tcg_temp_new(); 43550880d20bSRichard Henderson } 43560880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 43570880d20bSRichard Henderson addr = tmp; 43580880d20bSRichard Henderson } 43590880d20bSRichard Henderson return addr; 43600880d20bSRichard Henderson } 43610880d20bSRichard Henderson 43620880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 43630880d20bSRichard Henderson { 43640880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 43650880d20bSRichard Henderson DisasASI da; 43660880d20bSRichard Henderson 43670880d20bSRichard Henderson if (addr == NULL) { 43680880d20bSRichard Henderson return false; 43690880d20bSRichard Henderson } 43700880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 43710880d20bSRichard Henderson 43720880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 437342071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 43740880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 43750880d20bSRichard Henderson return advance_pc(dc); 43760880d20bSRichard Henderson } 43770880d20bSRichard Henderson 43780880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 43790880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 43800880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 43810880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 43820880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 43830880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 43840880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 43850880d20bSRichard Henderson 43860880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 43870880d20bSRichard Henderson { 43880880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 43890880d20bSRichard Henderson DisasASI da; 43900880d20bSRichard Henderson 43910880d20bSRichard Henderson if (addr == NULL) { 43920880d20bSRichard Henderson return false; 43930880d20bSRichard Henderson } 43940880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 43950880d20bSRichard Henderson 43960880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 439742071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 43980880d20bSRichard Henderson return advance_pc(dc); 43990880d20bSRichard Henderson } 44000880d20bSRichard Henderson 44010880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 44020880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 44030880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 44040880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 44050880d20bSRichard Henderson 44060880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 44070880d20bSRichard Henderson { 44080880d20bSRichard Henderson TCGv addr; 44090880d20bSRichard Henderson DisasASI da; 44100880d20bSRichard Henderson 44110880d20bSRichard Henderson if (a->rd & 1) { 44120880d20bSRichard Henderson return false; 44130880d20bSRichard Henderson } 44140880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 44150880d20bSRichard Henderson if (addr == NULL) { 44160880d20bSRichard Henderson return false; 44170880d20bSRichard Henderson } 44180880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 441942071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 44200880d20bSRichard Henderson return advance_pc(dc); 44210880d20bSRichard Henderson } 44220880d20bSRichard Henderson 44230880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 44240880d20bSRichard Henderson { 44250880d20bSRichard Henderson TCGv addr; 44260880d20bSRichard Henderson DisasASI da; 44270880d20bSRichard Henderson 44280880d20bSRichard Henderson if (a->rd & 1) { 44290880d20bSRichard Henderson return false; 44300880d20bSRichard Henderson } 44310880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 44320880d20bSRichard Henderson if (addr == NULL) { 44330880d20bSRichard Henderson return false; 44340880d20bSRichard Henderson } 44350880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 443642071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 44370880d20bSRichard Henderson return advance_pc(dc); 44380880d20bSRichard Henderson } 44390880d20bSRichard Henderson 4440cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4441cf07cd1eSRichard Henderson { 4442cf07cd1eSRichard Henderson TCGv addr, reg; 4443cf07cd1eSRichard Henderson DisasASI da; 4444cf07cd1eSRichard Henderson 4445cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4446cf07cd1eSRichard Henderson if (addr == NULL) { 4447cf07cd1eSRichard Henderson return false; 4448cf07cd1eSRichard Henderson } 4449cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4450cf07cd1eSRichard Henderson 4451cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4452cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4453cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4454cf07cd1eSRichard Henderson return advance_pc(dc); 4455cf07cd1eSRichard Henderson } 4456cf07cd1eSRichard Henderson 4457dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4458dca544b9SRichard Henderson { 4459dca544b9SRichard Henderson TCGv addr, dst, src; 4460dca544b9SRichard Henderson DisasASI da; 4461dca544b9SRichard Henderson 4462dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4463dca544b9SRichard Henderson if (addr == NULL) { 4464dca544b9SRichard Henderson return false; 4465dca544b9SRichard Henderson } 4466dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4467dca544b9SRichard Henderson 4468dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4469dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4470dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4471dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4472dca544b9SRichard Henderson return advance_pc(dc); 4473dca544b9SRichard Henderson } 4474dca544b9SRichard Henderson 4475d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4476d0a11d25SRichard Henderson { 4477d0a11d25SRichard Henderson TCGv addr, o, n, c; 4478d0a11d25SRichard Henderson DisasASI da; 4479d0a11d25SRichard Henderson 4480d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4481d0a11d25SRichard Henderson if (addr == NULL) { 4482d0a11d25SRichard Henderson return false; 4483d0a11d25SRichard Henderson } 4484d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4485d0a11d25SRichard Henderson 4486d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4487d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4488d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4489d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4490d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4491d0a11d25SRichard Henderson return advance_pc(dc); 4492d0a11d25SRichard Henderson } 4493d0a11d25SRichard Henderson 4494d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4495d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4496d0a11d25SRichard Henderson 449706c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 449806c060d9SRichard Henderson { 449906c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 450006c060d9SRichard Henderson DisasASI da; 450106c060d9SRichard Henderson 450206c060d9SRichard Henderson if (addr == NULL) { 450306c060d9SRichard Henderson return false; 450406c060d9SRichard Henderson } 450506c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 450606c060d9SRichard Henderson return true; 450706c060d9SRichard Henderson } 450806c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 450906c060d9SRichard Henderson return true; 451006c060d9SRichard Henderson } 451106c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4512287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 451306c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 451406c060d9SRichard Henderson return advance_pc(dc); 451506c060d9SRichard Henderson } 451606c060d9SRichard Henderson 451706c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 451806c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 451906c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 452006c060d9SRichard Henderson 4521287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4522287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4523287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4524287b1152SRichard Henderson 452506c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 452606c060d9SRichard Henderson { 452706c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 452806c060d9SRichard Henderson DisasASI da; 452906c060d9SRichard Henderson 453006c060d9SRichard Henderson if (addr == NULL) { 453106c060d9SRichard Henderson return false; 453206c060d9SRichard Henderson } 453306c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 453406c060d9SRichard Henderson return true; 453506c060d9SRichard Henderson } 453606c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 453706c060d9SRichard Henderson return true; 453806c060d9SRichard Henderson } 453906c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4540287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 454106c060d9SRichard Henderson return advance_pc(dc); 454206c060d9SRichard Henderson } 454306c060d9SRichard Henderson 454406c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 454506c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 454606c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 454706c060d9SRichard Henderson 4548287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4549287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4550287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4551287b1152SRichard Henderson 455206c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 455306c060d9SRichard Henderson { 455406c060d9SRichard Henderson if (!avail_32(dc)) { 455506c060d9SRichard Henderson return false; 455606c060d9SRichard Henderson } 455706c060d9SRichard Henderson if (!supervisor(dc)) { 455806c060d9SRichard Henderson return raise_priv(dc); 455906c060d9SRichard Henderson } 456006c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 456106c060d9SRichard Henderson return true; 456206c060d9SRichard Henderson } 456306c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 456406c060d9SRichard Henderson return true; 456506c060d9SRichard Henderson } 456606c060d9SRichard Henderson 4567da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop, 4568da681406SRichard Henderson target_ulong new_mask, target_ulong old_mask) 45693d3c0673SRichard Henderson { 4570da681406SRichard Henderson TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45713d3c0673SRichard Henderson if (addr == NULL) { 45723d3c0673SRichard Henderson return false; 45733d3c0673SRichard Henderson } 45743d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45753d3c0673SRichard Henderson return true; 45763d3c0673SRichard Henderson } 4577da681406SRichard Henderson tmp = tcg_temp_new(); 4578da681406SRichard Henderson tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN); 4579da681406SRichard Henderson tcg_gen_andi_tl(tmp, tmp, new_mask); 4580da681406SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask); 4581da681406SRichard Henderson tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp); 4582da681406SRichard Henderson gen_helper_set_fsr(tcg_env, cpu_fsr); 45833d3c0673SRichard Henderson return advance_pc(dc); 45843d3c0673SRichard Henderson } 45853d3c0673SRichard Henderson 4586da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK) 4587da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK) 45883d3c0673SRichard Henderson 45893d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 45903d3c0673SRichard Henderson { 45913d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45923d3c0673SRichard Henderson if (addr == NULL) { 45933d3c0673SRichard Henderson return false; 45943d3c0673SRichard Henderson } 45953d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45963d3c0673SRichard Henderson return true; 45973d3c0673SRichard Henderson } 45983d3c0673SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN); 45993d3c0673SRichard Henderson return advance_pc(dc); 46003d3c0673SRichard Henderson } 46013d3c0673SRichard Henderson 46023d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 46033d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 46043d3c0673SRichard Henderson 4605baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4606baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4607baf3dbf2SRichard Henderson { 4608baf3dbf2SRichard Henderson TCGv_i32 tmp; 4609baf3dbf2SRichard Henderson 4610baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4611baf3dbf2SRichard Henderson return true; 4612baf3dbf2SRichard Henderson } 4613baf3dbf2SRichard Henderson 4614baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4615baf3dbf2SRichard Henderson func(tmp, tmp); 4616baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4617baf3dbf2SRichard Henderson return advance_pc(dc); 4618baf3dbf2SRichard Henderson } 4619baf3dbf2SRichard Henderson 4620baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4621baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4622baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4623baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4624baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4625baf3dbf2SRichard Henderson 4626119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4627119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4628119cb94fSRichard Henderson { 4629119cb94fSRichard Henderson TCGv_i32 tmp; 4630119cb94fSRichard Henderson 4631119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4632119cb94fSRichard Henderson return true; 4633119cb94fSRichard Henderson } 4634119cb94fSRichard Henderson 4635119cb94fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4636119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4637119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4638119cb94fSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4639119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4640119cb94fSRichard Henderson return advance_pc(dc); 4641119cb94fSRichard Henderson } 4642119cb94fSRichard Henderson 4643119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4644119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4645119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4646119cb94fSRichard Henderson 46478c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 46488c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 46498c94bcd8SRichard Henderson { 46508c94bcd8SRichard Henderson TCGv_i32 dst; 46518c94bcd8SRichard Henderson TCGv_i64 src; 46528c94bcd8SRichard Henderson 46538c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46548c94bcd8SRichard Henderson return true; 46558c94bcd8SRichard Henderson } 46568c94bcd8SRichard Henderson 46578c94bcd8SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 46588c94bcd8SRichard Henderson dst = gen_dest_fpr_F(dc); 46598c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 46608c94bcd8SRichard Henderson func(dst, tcg_env, src); 46618c94bcd8SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 46628c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 46638c94bcd8SRichard Henderson return advance_pc(dc); 46648c94bcd8SRichard Henderson } 46658c94bcd8SRichard Henderson 46668c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 46678c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 46688c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 46698c94bcd8SRichard Henderson 4670c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4671c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4672c6d83e4fSRichard Henderson { 4673c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4674c6d83e4fSRichard Henderson 4675c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4676c6d83e4fSRichard Henderson return true; 4677c6d83e4fSRichard Henderson } 4678c6d83e4fSRichard Henderson 4679c6d83e4fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4680c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4681c6d83e4fSRichard Henderson func(dst, src); 4682c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4683c6d83e4fSRichard Henderson return advance_pc(dc); 4684c6d83e4fSRichard Henderson } 4685c6d83e4fSRichard Henderson 4686c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4687c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4688c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4689c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4690c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4691c6d83e4fSRichard Henderson 46928aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 46938aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 46948aa418b3SRichard Henderson { 46958aa418b3SRichard Henderson TCGv_i64 dst, src; 46968aa418b3SRichard Henderson 46978aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46988aa418b3SRichard Henderson return true; 46998aa418b3SRichard Henderson } 47008aa418b3SRichard Henderson 47018aa418b3SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 47028aa418b3SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 47038aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 47048aa418b3SRichard Henderson func(dst, tcg_env, src); 47058aa418b3SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 47068aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 47078aa418b3SRichard Henderson return advance_pc(dc); 47088aa418b3SRichard Henderson } 47098aa418b3SRichard Henderson 47108aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 47118aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 47128aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 47138aa418b3SRichard Henderson 4714199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a, 4715199d43efSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 4716199d43efSRichard Henderson { 4717199d43efSRichard Henderson TCGv_i64 dst; 4718199d43efSRichard Henderson TCGv_i32 src; 4719199d43efSRichard Henderson 4720199d43efSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4721199d43efSRichard Henderson return true; 4722199d43efSRichard Henderson } 4723199d43efSRichard Henderson 4724199d43efSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4725199d43efSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4726199d43efSRichard Henderson src = gen_load_fpr_F(dc, a->rs); 4727199d43efSRichard Henderson func(dst, tcg_env, src); 4728199d43efSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4729199d43efSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4730199d43efSRichard Henderson return advance_pc(dc); 4731199d43efSRichard Henderson } 4732199d43efSRichard Henderson 4733199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod) 4734199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod) 4735199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox) 4736199d43efSRichard Henderson 4737c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4738c995216bSRichard Henderson void (*func)(TCGv_env)) 4739c995216bSRichard Henderson { 4740c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4741c995216bSRichard Henderson return true; 4742c995216bSRichard Henderson } 4743c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4744c995216bSRichard Henderson return true; 4745c995216bSRichard Henderson } 4746c995216bSRichard Henderson 4747c995216bSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4748c995216bSRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 4749c995216bSRichard Henderson func(tcg_env); 4750c995216bSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4751c995216bSRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 4752c995216bSRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 4753c995216bSRichard Henderson return advance_pc(dc); 4754c995216bSRichard Henderson } 4755c995216bSRichard Henderson 4756c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4757c995216bSRichard Henderson 4758bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a, 4759bd9c5c42SRichard Henderson void (*func)(TCGv_i32, TCGv_env)) 4760bd9c5c42SRichard Henderson { 4761bd9c5c42SRichard Henderson TCGv_i32 dst; 4762bd9c5c42SRichard Henderson 4763bd9c5c42SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4764bd9c5c42SRichard Henderson return true; 4765bd9c5c42SRichard Henderson } 4766bd9c5c42SRichard Henderson if (gen_trap_float128(dc)) { 4767bd9c5c42SRichard Henderson return true; 4768bd9c5c42SRichard Henderson } 4769bd9c5c42SRichard Henderson 4770bd9c5c42SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4771bd9c5c42SRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 4772bd9c5c42SRichard Henderson dst = gen_dest_fpr_F(dc); 4773bd9c5c42SRichard Henderson func(dst, tcg_env); 4774bd9c5c42SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4775bd9c5c42SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4776bd9c5c42SRichard Henderson return advance_pc(dc); 4777bd9c5c42SRichard Henderson } 4778bd9c5c42SRichard Henderson 4779bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos) 4780bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi) 4781bd9c5c42SRichard Henderson 4782*1617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a, 4783*1617586fSRichard Henderson void (*func)(TCGv_i64, TCGv_env)) 4784*1617586fSRichard Henderson { 4785*1617586fSRichard Henderson TCGv_i64 dst; 4786*1617586fSRichard Henderson 4787*1617586fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4788*1617586fSRichard Henderson return true; 4789*1617586fSRichard Henderson } 4790*1617586fSRichard Henderson if (gen_trap_float128(dc)) { 4791*1617586fSRichard Henderson return true; 4792*1617586fSRichard Henderson } 4793*1617586fSRichard Henderson 4794*1617586fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4795*1617586fSRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 4796*1617586fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4797*1617586fSRichard Henderson func(dst, tcg_env); 4798*1617586fSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4799*1617586fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4800*1617586fSRichard Henderson return advance_pc(dc); 4801*1617586fSRichard Henderson } 4802*1617586fSRichard Henderson 4803*1617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod) 4804*1617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox) 4805*1617586fSRichard Henderson 48067f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 48077f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 48087f10b52fSRichard Henderson { 48097f10b52fSRichard Henderson TCGv_i32 src1, src2; 48107f10b52fSRichard Henderson 48117f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48127f10b52fSRichard Henderson return true; 48137f10b52fSRichard Henderson } 48147f10b52fSRichard Henderson 48157f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 48167f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 48177f10b52fSRichard Henderson func(src1, src1, src2); 48187f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 48197f10b52fSRichard Henderson return advance_pc(dc); 48207f10b52fSRichard Henderson } 48217f10b52fSRichard Henderson 48227f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 48237f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 48247f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 48257f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 48267f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 48277f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 48287f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 48297f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 48307f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 48317f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 48327f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 48337f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 48347f10b52fSRichard Henderson 4835c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4836c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4837c1514961SRichard Henderson { 4838c1514961SRichard Henderson TCGv_i32 src1, src2; 4839c1514961SRichard Henderson 4840c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4841c1514961SRichard Henderson return true; 4842c1514961SRichard Henderson } 4843c1514961SRichard Henderson 4844c1514961SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4845c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4846c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4847c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4848c1514961SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4849c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4850c1514961SRichard Henderson return advance_pc(dc); 4851c1514961SRichard Henderson } 4852c1514961SRichard Henderson 4853c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4854c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4855c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4856c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 4857c1514961SRichard Henderson 4858e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4859e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4860e06c9f83SRichard Henderson { 4861e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4862e06c9f83SRichard Henderson 4863e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4864e06c9f83SRichard Henderson return true; 4865e06c9f83SRichard Henderson } 4866e06c9f83SRichard Henderson 4867e06c9f83SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4868e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4869e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4870e06c9f83SRichard Henderson func(dst, src1, src2); 4871e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4872e06c9f83SRichard Henderson return advance_pc(dc); 4873e06c9f83SRichard Henderson } 4874e06c9f83SRichard Henderson 4875e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16) 4876e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au) 4877e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al) 4878e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4879e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4880e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16) 4881e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16) 4882e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge) 4883e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand) 4884e06c9f83SRichard Henderson 4885e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64) 4886e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64) 4887e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64) 4888e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64) 4889e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4890e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4891e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4892e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4893e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4894e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4895e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4896e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4897e06c9f83SRichard Henderson 48984b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 48994b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 49004b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 49014b6edc0aSRichard Henderson 4902f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 4903f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 4904f2a59b0aSRichard Henderson { 4905f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 4906f2a59b0aSRichard Henderson 4907f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4908f2a59b0aSRichard Henderson return true; 4909f2a59b0aSRichard Henderson } 4910f2a59b0aSRichard Henderson 4911f2a59b0aSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4912f2a59b0aSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4913f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4914f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4915f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 4916f2a59b0aSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4917f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4918f2a59b0aSRichard Henderson return advance_pc(dc); 4919f2a59b0aSRichard Henderson } 4920f2a59b0aSRichard Henderson 4921f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 4922f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 4923f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 4924f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 4925f2a59b0aSRichard Henderson 4926ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 4927ff4c711bSRichard Henderson { 4928ff4c711bSRichard Henderson TCGv_i64 dst; 4929ff4c711bSRichard Henderson TCGv_i32 src1, src2; 4930ff4c711bSRichard Henderson 4931ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4932ff4c711bSRichard Henderson return true; 4933ff4c711bSRichard Henderson } 4934ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 4935ff4c711bSRichard Henderson return raise_unimpfpop(dc); 4936ff4c711bSRichard Henderson } 4937ff4c711bSRichard Henderson 4938ff4c711bSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4939ff4c711bSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4940ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4941ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4942ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 4943ff4c711bSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4944ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4945ff4c711bSRichard Henderson return advance_pc(dc); 4946ff4c711bSRichard Henderson } 4947ff4c711bSRichard Henderson 4948afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a, 4949afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 4950afb04344SRichard Henderson { 4951afb04344SRichard Henderson TCGv_i64 dst, src0, src1, src2; 4952afb04344SRichard Henderson 4953afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4954afb04344SRichard Henderson return true; 4955afb04344SRichard Henderson } 4956afb04344SRichard Henderson 4957afb04344SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4958afb04344SRichard Henderson src0 = gen_load_fpr_D(dc, a->rd); 4959afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4960afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4961afb04344SRichard Henderson func(dst, src0, src1, src2); 4962afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4963afb04344SRichard Henderson return advance_pc(dc); 4964afb04344SRichard Henderson } 4965afb04344SRichard Henderson 4966afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 4967afb04344SRichard Henderson 4968a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 4969a4056239SRichard Henderson void (*func)(TCGv_env)) 4970a4056239SRichard Henderson { 4971a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4972a4056239SRichard Henderson return true; 4973a4056239SRichard Henderson } 4974a4056239SRichard Henderson if (gen_trap_float128(dc)) { 4975a4056239SRichard Henderson return true; 4976a4056239SRichard Henderson } 4977a4056239SRichard Henderson 4978a4056239SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4979a4056239SRichard Henderson gen_op_load_fpr_QT0(QFPREG(a->rs1)); 4980a4056239SRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs2)); 4981a4056239SRichard Henderson func(tcg_env); 4982a4056239SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4983a4056239SRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 4984a4056239SRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 4985a4056239SRichard Henderson return advance_pc(dc); 4986a4056239SRichard Henderson } 4987a4056239SRichard Henderson 4988a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 4989a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 4990a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 4991a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 4992a4056239SRichard Henderson 49935e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 49945e3b17bbSRichard Henderson { 49955e3b17bbSRichard Henderson TCGv_i64 src1, src2; 49965e3b17bbSRichard Henderson 49975e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 49985e3b17bbSRichard Henderson return true; 49995e3b17bbSRichard Henderson } 50005e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 50015e3b17bbSRichard Henderson return true; 50025e3b17bbSRichard Henderson } 50035e3b17bbSRichard Henderson 50045e3b17bbSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 50055e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 50065e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 50075e3b17bbSRichard Henderson gen_helper_fdmulq(tcg_env, src1, src2); 50085e3b17bbSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 50095e3b17bbSRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 50105e3b17bbSRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 50115e3b17bbSRichard Henderson return advance_pc(dc); 50125e3b17bbSRichard Henderson } 50135e3b17bbSRichard Henderson 5014fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 5015fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 5016fcf5ef2aSThomas Huth goto illegal_insn; 5017fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 5018fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 5019fcf5ef2aSThomas Huth goto nfpu_insn; 5020fcf5ef2aSThomas Huth 5021fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 5022878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 5023fcf5ef2aSThomas Huth { 5024fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 5025dca544b9SRichard Henderson TCGv cpu_src1 __attribute__((unused)); 50263d3c0673SRichard Henderson TCGv_i32 cpu_src1_32, cpu_src2_32; 502706c060d9SRichard Henderson TCGv_i64 cpu_src1_64, cpu_src2_64; 50283d3c0673SRichard Henderson TCGv_i32 cpu_dst_32 __attribute__((unused)); 502906c060d9SRichard Henderson TCGv_i64 cpu_dst_64 __attribute__((unused)); 5030fcf5ef2aSThomas Huth 5031fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 5032fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 5033fcf5ef2aSThomas Huth 5034fcf5ef2aSThomas Huth switch (opc) { 50356d2a0768SRichard Henderson case 0: 50366d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 503723ada1b1SRichard Henderson case 1: 503823ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5039fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 5040fcf5ef2aSThomas Huth { 50418f75b8a4SRichard Henderson unsigned int xop = GET_FIELD(insn, 7, 12); 5042af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 5043fcf5ef2aSThomas Huth 5044af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 5045fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5046fcf5ef2aSThomas Huth goto jmp_insn; 5047fcf5ef2aSThomas Huth } 5048fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 5049fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5050fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5051fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 5052fcf5ef2aSThomas Huth 5053fcf5ef2aSThomas Huth switch (xop) { 5054fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 5055fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 5056fcf5ef2aSThomas Huth case 0x9: /* fabss */ 5057c6d83e4fSRichard Henderson case 0x2: /* V9 fmovd */ 5058c6d83e4fSRichard Henderson case 0x6: /* V9 fnegd */ 5059c6d83e4fSRichard Henderson case 0xa: /* V9 fabsd */ 5060fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 5061119cb94fSRichard Henderson case 0xc4: /* fitos */ 5062119cb94fSRichard Henderson case 0xd1: /* fstoi */ 5063fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 50648aa418b3SRichard Henderson case 0x82: /* V9 fdtox */ 50658aa418b3SRichard Henderson case 0x88: /* V9 fxtod */ 5066fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 5067fcf5ef2aSThomas Huth case 0x41: /* fadds */ 5068c1514961SRichard Henderson case 0x45: /* fsubs */ 5069c1514961SRichard Henderson case 0x49: /* fmuls */ 5070c1514961SRichard Henderson case 0x4d: /* fdivs */ 5071fcf5ef2aSThomas Huth case 0x42: /* faddd */ 5072f2a59b0aSRichard Henderson case 0x46: /* fsubd */ 5073f2a59b0aSRichard Henderson case 0x4a: /* fmuld */ 5074f2a59b0aSRichard Henderson case 0x4e: /* fdivd */ 5075fcf5ef2aSThomas Huth case 0x43: /* faddq */ 5076fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 5077fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 5078fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 5079fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 5080fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 5081fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 50828c94bcd8SRichard Henderson case 0xd2: /* fdtoi */ 50838c94bcd8SRichard Henderson case 0x84: /* V9 fxtos */ 5084199d43efSRichard Henderson case 0xc8: /* fitod */ 5085199d43efSRichard Henderson case 0xc9: /* fstod */ 5086199d43efSRichard Henderson case 0x81: /* V9 fstox */ 5087fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 5088bd9c5c42SRichard Henderson case 0xd3: /* fqtoi */ 5089fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 5090*1617586fSRichard Henderson case 0x83: /* V9 fqtox */ 5091*1617586fSRichard Henderson g_assert_not_reached(); /* in decodetree */ 5092fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 5093fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5094fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 5095fcf5ef2aSThomas Huth break; 5096fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 5097fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5098fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 5099fcf5ef2aSThomas Huth break; 5100fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 5101fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5102fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 5103fcf5ef2aSThomas Huth break; 5104fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5105fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 5106fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5107fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 5108fcf5ef2aSThomas Huth break; 5109fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 5110fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5111fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 5112fcf5ef2aSThomas Huth break; 5113fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 5114fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5115fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 5116fcf5ef2aSThomas Huth break; 5117fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 5118fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5119fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 5120fcf5ef2aSThomas Huth break; 5121fcf5ef2aSThomas Huth #endif 5122fcf5ef2aSThomas Huth default: 5123fcf5ef2aSThomas Huth goto illegal_insn; 5124fcf5ef2aSThomas Huth } 5125fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 5126fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5127fcf5ef2aSThomas Huth int cond; 5128fcf5ef2aSThomas Huth #endif 5129fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5130fcf5ef2aSThomas Huth goto jmp_insn; 5131fcf5ef2aSThomas Huth } 5132fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 5133fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5134fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5135fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 5136fcf5ef2aSThomas Huth 5137fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5138fcf5ef2aSThomas Huth #define FMOVR(sz) \ 5139fcf5ef2aSThomas Huth do { \ 5140fcf5ef2aSThomas Huth DisasCompare cmp; \ 5141fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 5142fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 5143fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 5144fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5145fcf5ef2aSThomas Huth } while (0) 5146fcf5ef2aSThomas Huth 5147fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 5148fcf5ef2aSThomas Huth FMOVR(s); 5149fcf5ef2aSThomas Huth break; 5150fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 5151fcf5ef2aSThomas Huth FMOVR(d); 5152fcf5ef2aSThomas Huth break; 5153fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 5154fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5155fcf5ef2aSThomas Huth FMOVR(q); 5156fcf5ef2aSThomas Huth break; 5157fcf5ef2aSThomas Huth } 5158fcf5ef2aSThomas Huth #undef FMOVR 5159fcf5ef2aSThomas Huth #endif 5160fcf5ef2aSThomas Huth switch (xop) { 5161fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5162fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 5163fcf5ef2aSThomas Huth do { \ 5164fcf5ef2aSThomas Huth DisasCompare cmp; \ 5165fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5166fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 5167fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5168fcf5ef2aSThomas Huth } while (0) 5169fcf5ef2aSThomas Huth 5170fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 5171fcf5ef2aSThomas Huth FMOVCC(0, s); 5172fcf5ef2aSThomas Huth break; 5173fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 5174fcf5ef2aSThomas Huth FMOVCC(0, d); 5175fcf5ef2aSThomas Huth break; 5176fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 5177fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5178fcf5ef2aSThomas Huth FMOVCC(0, q); 5179fcf5ef2aSThomas Huth break; 5180fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 5181fcf5ef2aSThomas Huth FMOVCC(1, s); 5182fcf5ef2aSThomas Huth break; 5183fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 5184fcf5ef2aSThomas Huth FMOVCC(1, d); 5185fcf5ef2aSThomas Huth break; 5186fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 5187fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5188fcf5ef2aSThomas Huth FMOVCC(1, q); 5189fcf5ef2aSThomas Huth break; 5190fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 5191fcf5ef2aSThomas Huth FMOVCC(2, s); 5192fcf5ef2aSThomas Huth break; 5193fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 5194fcf5ef2aSThomas Huth FMOVCC(2, d); 5195fcf5ef2aSThomas Huth break; 5196fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 5197fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5198fcf5ef2aSThomas Huth FMOVCC(2, q); 5199fcf5ef2aSThomas Huth break; 5200fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 5201fcf5ef2aSThomas Huth FMOVCC(3, s); 5202fcf5ef2aSThomas Huth break; 5203fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 5204fcf5ef2aSThomas Huth FMOVCC(3, d); 5205fcf5ef2aSThomas Huth break; 5206fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 5207fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5208fcf5ef2aSThomas Huth FMOVCC(3, q); 5209fcf5ef2aSThomas Huth break; 5210fcf5ef2aSThomas Huth #undef FMOVCC 5211fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 5212fcf5ef2aSThomas Huth do { \ 5213fcf5ef2aSThomas Huth DisasCompare cmp; \ 5214fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 5215fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 5216fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 5217fcf5ef2aSThomas Huth } while (0) 5218fcf5ef2aSThomas Huth 5219fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 5220fcf5ef2aSThomas Huth FMOVCC(0, s); 5221fcf5ef2aSThomas Huth break; 5222fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 5223fcf5ef2aSThomas Huth FMOVCC(0, d); 5224fcf5ef2aSThomas Huth break; 5225fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 5226fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5227fcf5ef2aSThomas Huth FMOVCC(0, q); 5228fcf5ef2aSThomas Huth break; 5229fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 5230fcf5ef2aSThomas Huth FMOVCC(1, s); 5231fcf5ef2aSThomas Huth break; 5232fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 5233fcf5ef2aSThomas Huth FMOVCC(1, d); 5234fcf5ef2aSThomas Huth break; 5235fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 5236fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5237fcf5ef2aSThomas Huth FMOVCC(1, q); 5238fcf5ef2aSThomas Huth break; 5239fcf5ef2aSThomas Huth #undef FMOVCC 5240fcf5ef2aSThomas Huth #endif 5241fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 5242fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5243fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5244fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 5245fcf5ef2aSThomas Huth break; 5246fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 5247fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5248fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5249fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 5250fcf5ef2aSThomas Huth break; 5251fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 5252fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5253fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5254fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5255fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 5256fcf5ef2aSThomas Huth break; 5257fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 5258fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5259fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5260fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 5261fcf5ef2aSThomas Huth break; 5262fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 5263fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5264fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5265fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 5266fcf5ef2aSThomas Huth break; 5267fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 5268fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5269fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5270fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5271fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 5272fcf5ef2aSThomas Huth break; 5273fcf5ef2aSThomas Huth default: 5274fcf5ef2aSThomas Huth goto illegal_insn; 5275fcf5ef2aSThomas Huth } 5276d3c7e8adSRichard Henderson } else if (xop == 0x36) { 5277fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5278d3c7e8adSRichard Henderson /* VIS */ 5279fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 5280fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5281fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5282fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5283fcf5ef2aSThomas Huth goto jmp_insn; 5284fcf5ef2aSThomas Huth } 5285fcf5ef2aSThomas Huth 5286fcf5ef2aSThomas Huth switch (opf) { 5287fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 5288fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 5289fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 5290fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 5291fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 5292fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 5293fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 5294fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 5295fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 5296fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 5297fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 5298fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 5299fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 5300fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 5301fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 5302fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 5303fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 5304fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 5305baf3dbf2SRichard Henderson case 0x067: /* VIS I fnot2s */ 5306baf3dbf2SRichard Henderson case 0x06b: /* VIS I fnot1s */ 5307baf3dbf2SRichard Henderson case 0x075: /* VIS I fsrc1s */ 5308baf3dbf2SRichard Henderson case 0x079: /* VIS I fsrc2s */ 5309c6d83e4fSRichard Henderson case 0x066: /* VIS I fnot2 */ 5310c6d83e4fSRichard Henderson case 0x06a: /* VIS I fnot1 */ 5311c6d83e4fSRichard Henderson case 0x074: /* VIS I fsrc1 */ 5312c6d83e4fSRichard Henderson case 0x078: /* VIS I fsrc2 */ 53137f10b52fSRichard Henderson case 0x051: /* VIS I fpadd16s */ 53147f10b52fSRichard Henderson case 0x053: /* VIS I fpadd32s */ 53157f10b52fSRichard Henderson case 0x055: /* VIS I fpsub16s */ 53167f10b52fSRichard Henderson case 0x057: /* VIS I fpsub32s */ 53177f10b52fSRichard Henderson case 0x063: /* VIS I fnors */ 53187f10b52fSRichard Henderson case 0x065: /* VIS I fandnot2s */ 53197f10b52fSRichard Henderson case 0x069: /* VIS I fandnot1s */ 53207f10b52fSRichard Henderson case 0x06d: /* VIS I fxors */ 53217f10b52fSRichard Henderson case 0x06f: /* VIS I fnands */ 53227f10b52fSRichard Henderson case 0x071: /* VIS I fands */ 53237f10b52fSRichard Henderson case 0x073: /* VIS I fxnors */ 53247f10b52fSRichard Henderson case 0x077: /* VIS I fornot2s */ 53257f10b52fSRichard Henderson case 0x07b: /* VIS I fornot1s */ 53267f10b52fSRichard Henderson case 0x07d: /* VIS I fors */ 5327e06c9f83SRichard Henderson case 0x050: /* VIS I fpadd16 */ 5328e06c9f83SRichard Henderson case 0x052: /* VIS I fpadd32 */ 5329e06c9f83SRichard Henderson case 0x054: /* VIS I fpsub16 */ 5330e06c9f83SRichard Henderson case 0x056: /* VIS I fpsub32 */ 5331e06c9f83SRichard Henderson case 0x062: /* VIS I fnor */ 5332e06c9f83SRichard Henderson case 0x064: /* VIS I fandnot2 */ 5333e06c9f83SRichard Henderson case 0x068: /* VIS I fandnot1 */ 5334e06c9f83SRichard Henderson case 0x06c: /* VIS I fxor */ 5335e06c9f83SRichard Henderson case 0x06e: /* VIS I fnand */ 5336e06c9f83SRichard Henderson case 0x070: /* VIS I fand */ 5337e06c9f83SRichard Henderson case 0x072: /* VIS I fxnor */ 5338e06c9f83SRichard Henderson case 0x076: /* VIS I fornot2 */ 5339e06c9f83SRichard Henderson case 0x07a: /* VIS I fornot1 */ 5340e06c9f83SRichard Henderson case 0x07c: /* VIS I for */ 5341e06c9f83SRichard Henderson case 0x031: /* VIS I fmul8x16 */ 5342e06c9f83SRichard Henderson case 0x033: /* VIS I fmul8x16au */ 5343e06c9f83SRichard Henderson case 0x035: /* VIS I fmul8x16al */ 5344e06c9f83SRichard Henderson case 0x036: /* VIS I fmul8sux16 */ 5345e06c9f83SRichard Henderson case 0x037: /* VIS I fmul8ulx16 */ 5346e06c9f83SRichard Henderson case 0x038: /* VIS I fmuld8sux16 */ 5347e06c9f83SRichard Henderson case 0x039: /* VIS I fmuld8ulx16 */ 5348e06c9f83SRichard Henderson case 0x04b: /* VIS I fpmerge */ 5349e06c9f83SRichard Henderson case 0x04d: /* VIS I fexpand */ 5350afb04344SRichard Henderson case 0x03e: /* VIS I pdist */ 53514b6edc0aSRichard Henderson case 0x03a: /* VIS I fpack32 */ 53524b6edc0aSRichard Henderson case 0x048: /* VIS I faligndata */ 53534b6edc0aSRichard Henderson case 0x04c: /* VIS II bshuffle */ 535439ca3490SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5355fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 5356fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5357fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5358fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5359fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 5360fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5361fcf5ef2aSThomas Huth break; 5362fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 5363fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5364fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5365fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5366fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 5367fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5368fcf5ef2aSThomas Huth break; 5369fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 5370fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5371fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5372fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5373fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 5374fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5375fcf5ef2aSThomas Huth break; 5376fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 5377fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5378fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5379fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5380fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 5381fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5382fcf5ef2aSThomas Huth break; 5383fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 5384fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5385fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5386fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5387fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 5388fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5389fcf5ef2aSThomas Huth break; 5390fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 5391fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5392fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5393fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5394fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 5395fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5396fcf5ef2aSThomas Huth break; 5397fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 5398fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5399fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5400fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5401fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 5402fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5403fcf5ef2aSThomas Huth break; 5404fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 5405fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5406fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5407fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5408fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 5409fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5410fcf5ef2aSThomas Huth break; 5411fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5412fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5413fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5414fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5415fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5416fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5417fcf5ef2aSThomas Huth break; 5418fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5419fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5420fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5421fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5422fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5423fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5424fcf5ef2aSThomas Huth break; 5425fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5426fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5427fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5428fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5429fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5430fcf5ef2aSThomas Huth break; 5431fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5432fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5433fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5434fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5435fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5436fcf5ef2aSThomas Huth break; 5437fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5438fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5439fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5440fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5441fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5442fcf5ef2aSThomas Huth break; 5443fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5444fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5445fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5446fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5447fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5448fcf5ef2aSThomas Huth break; 5449fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5450fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5451fcf5ef2aSThomas Huth // XXX 5452fcf5ef2aSThomas Huth goto illegal_insn; 5453fcf5ef2aSThomas Huth default: 5454fcf5ef2aSThomas Huth goto illegal_insn; 5455fcf5ef2aSThomas Huth } 5456fcf5ef2aSThomas Huth #endif 54578f75b8a4SRichard Henderson } else { 5458d3c7e8adSRichard Henderson goto illegal_insn; /* in decodetree */ 5459fcf5ef2aSThomas Huth } 5460fcf5ef2aSThomas Huth } 5461fcf5ef2aSThomas Huth break; 5462fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 54630880d20bSRichard Henderson goto illegal_insn; /* in decodetree */ 5464fcf5ef2aSThomas Huth } 5465878cc677SRichard Henderson advance_pc(dc); 5466fcf5ef2aSThomas Huth jmp_insn: 5467a6ca81cbSRichard Henderson return; 5468fcf5ef2aSThomas Huth illegal_insn: 5469fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5470a6ca81cbSRichard Henderson return; 5471fcf5ef2aSThomas Huth nfpu_insn: 5472fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5473a6ca81cbSRichard Henderson return; 5474fcf5ef2aSThomas Huth } 5475fcf5ef2aSThomas Huth 54766e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5477fcf5ef2aSThomas Huth { 54786e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5479b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 54806e61bc94SEmilio G. Cota int bound; 5481af00be49SEmilio G. Cota 5482af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 54836e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5484fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 54856e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5486576e1c4cSIgor Mammedov dc->def = &env->def; 54876e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 54886e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5489c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54906e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5491c9b459aaSArtyom Tarasenko #endif 5492fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5493fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 54946e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5495c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54966e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5497c9b459aaSArtyom Tarasenko #endif 5498fcf5ef2aSThomas Huth #endif 54996e61bc94SEmilio G. Cota /* 55006e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 55016e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 55026e61bc94SEmilio G. Cota */ 55036e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 55046e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5505af00be49SEmilio G. Cota } 5506fcf5ef2aSThomas Huth 55076e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 55086e61bc94SEmilio G. Cota { 55096e61bc94SEmilio G. Cota } 55106e61bc94SEmilio G. Cota 55116e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 55126e61bc94SEmilio G. Cota { 55136e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5514633c4283SRichard Henderson target_ulong npc = dc->npc; 55156e61bc94SEmilio G. Cota 5516633c4283SRichard Henderson if (npc & 3) { 5517633c4283SRichard Henderson switch (npc) { 5518633c4283SRichard Henderson case JUMP_PC: 5519fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5520633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5521633c4283SRichard Henderson break; 5522633c4283SRichard Henderson case DYNAMIC_PC: 5523633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5524633c4283SRichard Henderson npc = DYNAMIC_PC; 5525633c4283SRichard Henderson break; 5526633c4283SRichard Henderson default: 5527633c4283SRichard Henderson g_assert_not_reached(); 5528fcf5ef2aSThomas Huth } 55296e61bc94SEmilio G. Cota } 5530633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5531633c4283SRichard Henderson } 5532fcf5ef2aSThomas Huth 55336e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 55346e61bc94SEmilio G. Cota { 55356e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5536b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 55376e61bc94SEmilio G. Cota unsigned int insn; 5538fcf5ef2aSThomas Huth 55394e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5540af00be49SEmilio G. Cota dc->base.pc_next += 4; 5541878cc677SRichard Henderson 5542878cc677SRichard Henderson if (!decode(dc, insn)) { 5543878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5544878cc677SRichard Henderson } 5545fcf5ef2aSThomas Huth 5546af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 55476e61bc94SEmilio G. Cota return; 5548c5e6ccdfSEmilio G. Cota } 5549af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 55506e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5551af00be49SEmilio G. Cota } 55526e61bc94SEmilio G. Cota } 5553fcf5ef2aSThomas Huth 55546e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 55556e61bc94SEmilio G. Cota { 55566e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5557186e7890SRichard Henderson DisasDelayException *e, *e_next; 5558633c4283SRichard Henderson bool may_lookup; 55596e61bc94SEmilio G. Cota 556046bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 556146bb0137SMark Cave-Ayland case DISAS_NEXT: 556246bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5563633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5564fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5565fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5566633c4283SRichard Henderson break; 5567fcf5ef2aSThomas Huth } 5568633c4283SRichard Henderson 5569930f1865SRichard Henderson may_lookup = true; 5570633c4283SRichard Henderson if (dc->pc & 3) { 5571633c4283SRichard Henderson switch (dc->pc) { 5572633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5573633c4283SRichard Henderson break; 5574633c4283SRichard Henderson case DYNAMIC_PC: 5575633c4283SRichard Henderson may_lookup = false; 5576633c4283SRichard Henderson break; 5577633c4283SRichard Henderson default: 5578633c4283SRichard Henderson g_assert_not_reached(); 5579633c4283SRichard Henderson } 5580633c4283SRichard Henderson } else { 5581633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5582633c4283SRichard Henderson } 5583633c4283SRichard Henderson 5584930f1865SRichard Henderson if (dc->npc & 3) { 5585930f1865SRichard Henderson switch (dc->npc) { 5586930f1865SRichard Henderson case JUMP_PC: 5587930f1865SRichard Henderson gen_generic_branch(dc); 5588930f1865SRichard Henderson break; 5589930f1865SRichard Henderson case DYNAMIC_PC: 5590930f1865SRichard Henderson may_lookup = false; 5591930f1865SRichard Henderson break; 5592930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5593930f1865SRichard Henderson break; 5594930f1865SRichard Henderson default: 5595930f1865SRichard Henderson g_assert_not_reached(); 5596930f1865SRichard Henderson } 5597930f1865SRichard Henderson } else { 5598930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5599930f1865SRichard Henderson } 5600633c4283SRichard Henderson if (may_lookup) { 5601633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5602633c4283SRichard Henderson } else { 560307ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5604fcf5ef2aSThomas Huth } 560546bb0137SMark Cave-Ayland break; 560646bb0137SMark Cave-Ayland 560746bb0137SMark Cave-Ayland case DISAS_NORETURN: 560846bb0137SMark Cave-Ayland break; 560946bb0137SMark Cave-Ayland 561046bb0137SMark Cave-Ayland case DISAS_EXIT: 561146bb0137SMark Cave-Ayland /* Exit TB */ 561246bb0137SMark Cave-Ayland save_state(dc); 561346bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 561446bb0137SMark Cave-Ayland break; 561546bb0137SMark Cave-Ayland 561646bb0137SMark Cave-Ayland default: 561746bb0137SMark Cave-Ayland g_assert_not_reached(); 5618fcf5ef2aSThomas Huth } 5619186e7890SRichard Henderson 5620186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5621186e7890SRichard Henderson gen_set_label(e->lab); 5622186e7890SRichard Henderson 5623186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5624186e7890SRichard Henderson if (e->npc % 4 == 0) { 5625186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5626186e7890SRichard Henderson } 5627186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5628186e7890SRichard Henderson 5629186e7890SRichard Henderson e_next = e->next; 5630186e7890SRichard Henderson g_free(e); 5631186e7890SRichard Henderson } 5632fcf5ef2aSThomas Huth } 56336e61bc94SEmilio G. Cota 56348eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 56358eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 56366e61bc94SEmilio G. Cota { 56378eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 56388eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 56396e61bc94SEmilio G. Cota } 56406e61bc94SEmilio G. Cota 56416e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 56426e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 56436e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 56446e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 56456e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 56466e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 56476e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 56486e61bc94SEmilio G. Cota }; 56496e61bc94SEmilio G. Cota 5650597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5651306c8721SRichard Henderson target_ulong pc, void *host_pc) 56526e61bc94SEmilio G. Cota { 56536e61bc94SEmilio G. Cota DisasContext dc = {}; 56546e61bc94SEmilio G. Cota 5655306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5656fcf5ef2aSThomas Huth } 5657fcf5ef2aSThomas Huth 565855c3ceefSRichard Henderson void sparc_tcg_init(void) 5659fcf5ef2aSThomas Huth { 5660fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5661fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5662fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5663fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5664fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5665fcf5ef2aSThomas Huth }; 5666fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5667fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5668fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5669fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5670fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5671fcf5ef2aSThomas Huth }; 5672fcf5ef2aSThomas Huth 5673fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5674fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5675fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5676fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5677fcf5ef2aSThomas Huth #endif 5678fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5679fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5680fcf5ef2aSThomas Huth }; 5681fcf5ef2aSThomas Huth 5682fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5683fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5684fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5685fcf5ef2aSThomas Huth #endif 5686fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5687fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5688fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5689fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5690fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5691fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5692fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5693fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5694fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5695fcf5ef2aSThomas Huth }; 5696fcf5ef2aSThomas Huth 5697fcf5ef2aSThomas Huth unsigned int i; 5698fcf5ef2aSThomas Huth 5699ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5700fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5701fcf5ef2aSThomas Huth "regwptr"); 5702fcf5ef2aSThomas Huth 5703fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5704ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5705fcf5ef2aSThomas Huth } 5706fcf5ef2aSThomas Huth 5707fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5708ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5709fcf5ef2aSThomas Huth } 5710fcf5ef2aSThomas Huth 5711f764718dSRichard Henderson cpu_regs[0] = NULL; 5712fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5713ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5714fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5715fcf5ef2aSThomas Huth gregnames[i]); 5716fcf5ef2aSThomas Huth } 5717fcf5ef2aSThomas Huth 5718fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5719fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5720fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5721fcf5ef2aSThomas Huth gregnames[i]); 5722fcf5ef2aSThomas Huth } 5723fcf5ef2aSThomas Huth 5724fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5725ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5726fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5727fcf5ef2aSThomas Huth fregnames[i]); 5728fcf5ef2aSThomas Huth } 5729fcf5ef2aSThomas Huth } 5730fcf5ef2aSThomas Huth 5731f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5732f36aaa53SRichard Henderson const TranslationBlock *tb, 5733f36aaa53SRichard Henderson const uint64_t *data) 5734fcf5ef2aSThomas Huth { 5735f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5736f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5737fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5738fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5739fcf5ef2aSThomas Huth 5740fcf5ef2aSThomas Huth env->pc = pc; 5741fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5742fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5743fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5744fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5745fcf5ef2aSThomas Huth if (env->cond) { 5746fcf5ef2aSThomas Huth env->npc = npc & ~3; 5747fcf5ef2aSThomas Huth } else { 5748fcf5ef2aSThomas Huth env->npc = pc + 4; 5749fcf5ef2aSThomas Huth } 5750fcf5ef2aSThomas Huth } else { 5751fcf5ef2aSThomas Huth env->npc = npc; 5752fcf5ef2aSThomas Huth } 5753fcf5ef2aSThomas Huth } 5754