1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 31fcf5ef2aSThomas Huth #include "exec/log.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 4086b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 458f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 46c6d83e4fSRichard Henderson # define gen_helper_fabsd(D, S) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48c6d83e4fSRichard Henderson # define gen_helper_fnegd(D, S) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 544ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 550faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 56af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 579422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 58bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 594ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 600faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 630faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 649422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 659422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 66f4e18df5SRichard Henderson # define gen_helper_fabsq ({ qemu_build_not_reached(); NULL; }) 67e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16 ({ qemu_build_not_reached(); NULL; }) 68e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32 ({ qemu_build_not_reached(); NULL; }) 69e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16 ({ qemu_build_not_reached(); NULL; }) 70e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32 ({ qemu_build_not_reached(); NULL; }) 71e2fa6bd1SRichard Henderson # define gen_helper_fcmple16 ({ qemu_build_not_reached(); NULL; }) 72e2fa6bd1SRichard Henderson # define gen_helper_fcmple32 ({ qemu_build_not_reached(); NULL; }) 73e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16 ({ qemu_build_not_reached(); NULL; }) 74e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32 ({ qemu_build_not_reached(); NULL; }) 758aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 76e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 77e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 78e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 79e06c9f83SRichard Henderson # define gen_helper_fmul8x16al ({ qemu_build_not_reached(); NULL; }) 80e06c9f83SRichard Henderson # define gen_helper_fmul8x16au ({ qemu_build_not_reached(); NULL; }) 81e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 82e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16 ({ qemu_build_not_reached(); NULL; }) 83e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16 ({ qemu_build_not_reached(); NULL; }) 84f4e18df5SRichard Henderson # define gen_helper_fnegq ({ qemu_build_not_reached(); NULL; }) 85e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 861617586fSRichard Henderson # define gen_helper_fqtox ({ qemu_build_not_reached(); NULL; }) 87199d43efSRichard Henderson # define gen_helper_fstox ({ qemu_build_not_reached(); NULL; }) 888aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 897b8e3e1aSRichard Henderson # define gen_helper_fxtoq ({ qemu_build_not_reached(); NULL; }) 90f4e18df5SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 91afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 92da681406SRichard Henderson # define FSR_LDXFSR_MASK 0 93da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK 0 94668bb9b7SRichard Henderson # define MAXTL_MASK 0 95af25071cSRichard Henderson #endif 96af25071cSRichard Henderson 97633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 98633c4283SRichard Henderson #define DYNAMIC_PC 1 99633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 100633c4283SRichard Henderson #define JUMP_PC 2 101633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 102633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 103fcf5ef2aSThomas Huth 10446bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 10546bb0137SMark Cave-Ayland 106fcf5ef2aSThomas Huth /* global register indexes */ 107fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 108fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 109fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 110fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 111fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 112fcf5ef2aSThomas Huth static TCGv cpu_y; 113fcf5ef2aSThomas Huth static TCGv cpu_tbr; 114fcf5ef2aSThomas Huth static TCGv cpu_cond; 1152a1905c7SRichard Henderson static TCGv cpu_cc_N; 1162a1905c7SRichard Henderson static TCGv cpu_cc_V; 1172a1905c7SRichard Henderson static TCGv cpu_icc_Z; 1182a1905c7SRichard Henderson static TCGv cpu_icc_C; 119fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1202a1905c7SRichard Henderson static TCGv cpu_xcc_Z; 1212a1905c7SRichard Henderson static TCGv cpu_xcc_C; 1222a1905c7SRichard Henderson static TCGv_i32 cpu_fprs; 123fcf5ef2aSThomas Huth static TCGv cpu_gsr; 124fcf5ef2aSThomas Huth #else 125af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 126af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 127fcf5ef2aSThomas Huth #endif 1282a1905c7SRichard Henderson 1292a1905c7SRichard Henderson #ifdef TARGET_SPARC64 1302a1905c7SRichard Henderson #define cpu_cc_Z cpu_xcc_Z 1312a1905c7SRichard Henderson #define cpu_cc_C cpu_xcc_C 1322a1905c7SRichard Henderson #else 1332a1905c7SRichard Henderson #define cpu_cc_Z cpu_icc_Z 1342a1905c7SRichard Henderson #define cpu_cc_C cpu_icc_C 1352a1905c7SRichard Henderson #define cpu_xcc_Z ({ qemu_build_not_reached(); NULL; }) 1362a1905c7SRichard Henderson #define cpu_xcc_C ({ qemu_build_not_reached(); NULL; }) 1372a1905c7SRichard Henderson #endif 1382a1905c7SRichard Henderson 139fcf5ef2aSThomas Huth /* Floating point registers */ 140fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 141fcf5ef2aSThomas Huth 142af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 143af25071cSRichard Henderson #ifdef TARGET_SPARC64 144cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 145af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 146af25071cSRichard Henderson #else 147cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 148af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 149af25071cSRichard Henderson #endif 150af25071cSRichard Henderson 151186e7890SRichard Henderson typedef struct DisasDelayException { 152186e7890SRichard Henderson struct DisasDelayException *next; 153186e7890SRichard Henderson TCGLabel *lab; 154186e7890SRichard Henderson TCGv_i32 excp; 155186e7890SRichard Henderson /* Saved state at parent insn. */ 156186e7890SRichard Henderson target_ulong pc; 157186e7890SRichard Henderson target_ulong npc; 158186e7890SRichard Henderson } DisasDelayException; 159186e7890SRichard Henderson 160fcf5ef2aSThomas Huth typedef struct DisasContext { 161af00be49SEmilio G. Cota DisasContextBase base; 162fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 163fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 164fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 165fcf5ef2aSThomas Huth int mem_idx; 166c9b459aaSArtyom Tarasenko bool fpu_enabled; 167c9b459aaSArtyom Tarasenko bool address_mask_32bit; 168c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 169c9b459aaSArtyom Tarasenko bool supervisor; 170c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 171c9b459aaSArtyom Tarasenko bool hypervisor; 172c9b459aaSArtyom Tarasenko #endif 173c9b459aaSArtyom Tarasenko #endif 174c9b459aaSArtyom Tarasenko 175fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 176fcf5ef2aSThomas Huth sparc_def_t *def; 177fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 178fcf5ef2aSThomas Huth int fprs_dirty; 179fcf5ef2aSThomas Huth int asi; 180fcf5ef2aSThomas Huth #endif 181186e7890SRichard Henderson DisasDelayException *delay_excp_list; 182fcf5ef2aSThomas Huth } DisasContext; 183fcf5ef2aSThomas Huth 184fcf5ef2aSThomas Huth typedef struct { 185fcf5ef2aSThomas Huth TCGCond cond; 186fcf5ef2aSThomas Huth bool is_bool; 187fcf5ef2aSThomas Huth TCGv c1, c2; 188fcf5ef2aSThomas Huth } DisasCompare; 189fcf5ef2aSThomas Huth 190fcf5ef2aSThomas Huth // This function uses non-native bit order 191fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 192fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 193fcf5ef2aSThomas Huth 194fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 195fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 196fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 197fcf5ef2aSThomas Huth 198fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 199fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 200fcf5ef2aSThomas Huth 201fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 202fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 203fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 204fcf5ef2aSThomas Huth #else 205fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 206fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 207fcf5ef2aSThomas Huth #endif 208fcf5ef2aSThomas Huth 209fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 210fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 211fcf5ef2aSThomas Huth 212fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 213fcf5ef2aSThomas Huth 2140c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 215fcf5ef2aSThomas Huth { 216fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 217fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 218fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 219fcf5ef2aSThomas Huth we can avoid setting it again. */ 220fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 221fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 222fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 223fcf5ef2aSThomas Huth } 224fcf5ef2aSThomas Huth #endif 225fcf5ef2aSThomas Huth } 226fcf5ef2aSThomas Huth 227fcf5ef2aSThomas Huth /* floating point registers moves */ 228fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 229fcf5ef2aSThomas Huth { 23036ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 231dc41aa7dSRichard Henderson if (src & 1) { 232dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 233dc41aa7dSRichard Henderson } else { 234dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 235fcf5ef2aSThomas Huth } 236dc41aa7dSRichard Henderson return ret; 237fcf5ef2aSThomas Huth } 238fcf5ef2aSThomas Huth 239fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 240fcf5ef2aSThomas Huth { 2418e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2428e7bbc75SRichard Henderson 2438e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 244fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 245fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 246fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 247fcf5ef2aSThomas Huth } 248fcf5ef2aSThomas Huth 249fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 250fcf5ef2aSThomas Huth { 25136ab4623SRichard Henderson return tcg_temp_new_i32(); 252fcf5ef2aSThomas Huth } 253fcf5ef2aSThomas Huth 254fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 255fcf5ef2aSThomas Huth { 256fcf5ef2aSThomas Huth src = DFPREG(src); 257fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 258fcf5ef2aSThomas Huth } 259fcf5ef2aSThomas Huth 260fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 261fcf5ef2aSThomas Huth { 262fcf5ef2aSThomas Huth dst = DFPREG(dst); 263fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 264fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 265fcf5ef2aSThomas Huth } 266fcf5ef2aSThomas Huth 267fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 268fcf5ef2aSThomas Huth { 269fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 270fcf5ef2aSThomas Huth } 271fcf5ef2aSThomas Huth 272fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 273fcf5ef2aSThomas Huth { 274ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 275fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 276ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 277fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 278fcf5ef2aSThomas Huth } 279fcf5ef2aSThomas Huth 280fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 281fcf5ef2aSThomas Huth { 282ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 283fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 284ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 285fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 286fcf5ef2aSThomas Huth } 287fcf5ef2aSThomas Huth 288fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 289fcf5ef2aSThomas Huth { 290ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 291fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 292ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 293fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 294fcf5ef2aSThomas Huth } 295fcf5ef2aSThomas Huth 296fcf5ef2aSThomas Huth /* moves */ 297fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 298fcf5ef2aSThomas Huth #define supervisor(dc) 0 299fcf5ef2aSThomas Huth #define hypervisor(dc) 0 300fcf5ef2aSThomas Huth #else 301fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 302c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 303c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 304fcf5ef2aSThomas Huth #else 305c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 306668bb9b7SRichard Henderson #define hypervisor(dc) 0 307fcf5ef2aSThomas Huth #endif 308fcf5ef2aSThomas Huth #endif 309fcf5ef2aSThomas Huth 310b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 311b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 312b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 313b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 314b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 315b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 316fcf5ef2aSThomas Huth #else 317b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 318fcf5ef2aSThomas Huth #endif 319fcf5ef2aSThomas Huth 3200c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 321fcf5ef2aSThomas Huth { 322b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 323fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 324b1bc09eaSRichard Henderson } 325fcf5ef2aSThomas Huth } 326fcf5ef2aSThomas Huth 32723ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 32823ada1b1SRichard Henderson { 32923ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 33023ada1b1SRichard Henderson } 33123ada1b1SRichard Henderson 3320c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 333fcf5ef2aSThomas Huth { 334fcf5ef2aSThomas Huth if (reg > 0) { 335fcf5ef2aSThomas Huth assert(reg < 32); 336fcf5ef2aSThomas Huth return cpu_regs[reg]; 337fcf5ef2aSThomas Huth } else { 33852123f14SRichard Henderson TCGv t = tcg_temp_new(); 339fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 340fcf5ef2aSThomas Huth return t; 341fcf5ef2aSThomas Huth } 342fcf5ef2aSThomas Huth } 343fcf5ef2aSThomas Huth 3440c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 345fcf5ef2aSThomas Huth { 346fcf5ef2aSThomas Huth if (reg > 0) { 347fcf5ef2aSThomas Huth assert(reg < 32); 348fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 349fcf5ef2aSThomas Huth } 350fcf5ef2aSThomas Huth } 351fcf5ef2aSThomas Huth 3520c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 353fcf5ef2aSThomas Huth { 354fcf5ef2aSThomas Huth if (reg > 0) { 355fcf5ef2aSThomas Huth assert(reg < 32); 356fcf5ef2aSThomas Huth return cpu_regs[reg]; 357fcf5ef2aSThomas Huth } else { 35852123f14SRichard Henderson return tcg_temp_new(); 359fcf5ef2aSThomas Huth } 360fcf5ef2aSThomas Huth } 361fcf5ef2aSThomas Huth 3625645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 363fcf5ef2aSThomas Huth { 3645645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3655645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 366fcf5ef2aSThomas Huth } 367fcf5ef2aSThomas Huth 3685645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 369fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 370fcf5ef2aSThomas Huth { 371fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 372fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 373fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 374fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 375fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 37607ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 377fcf5ef2aSThomas Huth } else { 378f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 379fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 380fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 381f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 382fcf5ef2aSThomas Huth } 383fcf5ef2aSThomas Huth } 384fcf5ef2aSThomas Huth 3850c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 386fcf5ef2aSThomas Huth { 387fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 388fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 389fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 390fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 391fcf5ef2aSThomas Huth } 392fcf5ef2aSThomas Huth 393fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 394fcf5ef2aSThomas Huth { 395fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 396fcf5ef2aSThomas Huth 397fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 398fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 399fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 400fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 401fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 402fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 403fcf5ef2aSThomas Huth #else 404fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 405fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 406fcf5ef2aSThomas Huth #endif 407fcf5ef2aSThomas Huth 408fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 409fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 410fcf5ef2aSThomas Huth 411fcf5ef2aSThomas Huth return carry_32; 412fcf5ef2aSThomas Huth } 413fcf5ef2aSThomas Huth 414fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 415fcf5ef2aSThomas Huth { 416fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 417fcf5ef2aSThomas Huth 418fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 419fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 420fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 421fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 422fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 423fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 424fcf5ef2aSThomas Huth #else 425fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 426fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 427fcf5ef2aSThomas Huth #endif 428fcf5ef2aSThomas Huth 429fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 430fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 431fcf5ef2aSThomas Huth 432fcf5ef2aSThomas Huth return carry_32; 433fcf5ef2aSThomas Huth } 434fcf5ef2aSThomas Huth 435420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 436420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 437fcf5ef2aSThomas Huth { 438fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 439fcf5ef2aSThomas Huth 440420a187dSRichard Henderson #ifdef TARGET_SPARC64 441420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 442420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 443420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 444fcf5ef2aSThomas Huth #else 445420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 446fcf5ef2aSThomas Huth #endif 447fcf5ef2aSThomas Huth 448fcf5ef2aSThomas Huth if (update_cc) { 449420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 450fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 451fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 452fcf5ef2aSThomas Huth } 453fcf5ef2aSThomas Huth } 454fcf5ef2aSThomas Huth 455420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 456420a187dSRichard Henderson { 457420a187dSRichard Henderson TCGv discard; 458420a187dSRichard Henderson 459420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 460420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 461420a187dSRichard Henderson return; 462420a187dSRichard Henderson } 463420a187dSRichard Henderson 464420a187dSRichard Henderson /* 465420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 466420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 467420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 468420a187dSRichard Henderson * generated the carry in the first place. 469420a187dSRichard Henderson */ 470420a187dSRichard Henderson discard = tcg_temp_new(); 471420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 472420a187dSRichard Henderson 473420a187dSRichard Henderson if (update_cc) { 474420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 475420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 476420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 477420a187dSRichard Henderson } 478420a187dSRichard Henderson } 479420a187dSRichard Henderson 480420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 481420a187dSRichard Henderson { 482420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 483420a187dSRichard Henderson } 484420a187dSRichard Henderson 485420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 486420a187dSRichard Henderson { 487420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 488420a187dSRichard Henderson } 489420a187dSRichard Henderson 490420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 491420a187dSRichard Henderson { 492420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 493420a187dSRichard Henderson } 494420a187dSRichard Henderson 495420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 496420a187dSRichard Henderson { 497420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 498420a187dSRichard Henderson } 499420a187dSRichard Henderson 500420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 501420a187dSRichard Henderson bool update_cc) 502420a187dSRichard Henderson { 503420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 504420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 505420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 506420a187dSRichard Henderson } 507420a187dSRichard Henderson 508420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 509420a187dSRichard Henderson { 510420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 511420a187dSRichard Henderson } 512420a187dSRichard Henderson 513420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 514420a187dSRichard Henderson { 515420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 516420a187dSRichard Henderson } 517420a187dSRichard Henderson 5180c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 519fcf5ef2aSThomas Huth { 520fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 521fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 522fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 523fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 524fcf5ef2aSThomas Huth } 525fcf5ef2aSThomas Huth 526dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 527dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 528fcf5ef2aSThomas Huth { 529fcf5ef2aSThomas Huth TCGv carry; 530fcf5ef2aSThomas Huth 531fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 532fcf5ef2aSThomas Huth carry = tcg_temp_new(); 533fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 534fcf5ef2aSThomas Huth #else 535fcf5ef2aSThomas Huth carry = carry_32; 536fcf5ef2aSThomas Huth #endif 537fcf5ef2aSThomas Huth 538fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 539fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 540fcf5ef2aSThomas Huth 541fcf5ef2aSThomas Huth if (update_cc) { 542dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 543fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 544fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 545fcf5ef2aSThomas Huth } 546fcf5ef2aSThomas Huth } 547fcf5ef2aSThomas Huth 548dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 549dfebb950SRichard Henderson { 550dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 551dfebb950SRichard Henderson } 552dfebb950SRichard Henderson 553dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 554dfebb950SRichard Henderson { 555dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 556dfebb950SRichard Henderson } 557dfebb950SRichard Henderson 558dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 559dfebb950SRichard Henderson { 560dfebb950SRichard Henderson TCGv discard; 561dfebb950SRichard Henderson 562dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 563dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 564dfebb950SRichard Henderson return; 565dfebb950SRichard Henderson } 566dfebb950SRichard Henderson 567dfebb950SRichard Henderson /* 568dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 569dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 570dfebb950SRichard Henderson */ 571dfebb950SRichard Henderson discard = tcg_temp_new(); 572dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 573dfebb950SRichard Henderson 574dfebb950SRichard Henderson if (update_cc) { 575dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 576dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 577dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 578dfebb950SRichard Henderson } 579dfebb950SRichard Henderson } 580dfebb950SRichard Henderson 581dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 582dfebb950SRichard Henderson { 583dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 584dfebb950SRichard Henderson } 585dfebb950SRichard Henderson 586dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 587dfebb950SRichard Henderson { 588dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 589dfebb950SRichard Henderson } 590dfebb950SRichard Henderson 591dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 592dfebb950SRichard Henderson bool update_cc) 593dfebb950SRichard Henderson { 594dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 595dfebb950SRichard Henderson 596dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 597dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 598dfebb950SRichard Henderson } 599dfebb950SRichard Henderson 600dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 601dfebb950SRichard Henderson { 602dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 603dfebb950SRichard Henderson } 604dfebb950SRichard Henderson 605dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 606dfebb950SRichard Henderson { 607dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 608dfebb950SRichard Henderson } 609dfebb950SRichard Henderson 6100c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 611fcf5ef2aSThomas Huth { 612fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 613fcf5ef2aSThomas Huth 614fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 615fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 616fcf5ef2aSThomas Huth 617fcf5ef2aSThomas Huth /* old op: 618fcf5ef2aSThomas Huth if (!(env->y & 1)) 619fcf5ef2aSThomas Huth T1 = 0; 620fcf5ef2aSThomas Huth */ 62100ab7e61SRichard Henderson zero = tcg_constant_tl(0); 622fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 623fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 624fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 625fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 626fcf5ef2aSThomas Huth zero, cpu_cc_src2); 627fcf5ef2aSThomas Huth 628fcf5ef2aSThomas Huth // b2 = T0 & 1; 629fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6300b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 63108d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 632fcf5ef2aSThomas Huth 633fcf5ef2aSThomas Huth // b1 = N ^ V; 6342a1905c7SRichard Henderson tcg_gen_xor_tl(t0, cpu_cc_N, cpu_cc_V); 635fcf5ef2aSThomas Huth 636fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 637fcf5ef2aSThomas Huth // src1 = T0; 6382a1905c7SRichard Henderson tcg_gen_andi_tl(t0, t0, 1u << 31); 639fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 640fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 641fcf5ef2aSThomas Huth 642fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 643fcf5ef2aSThomas Huth 644fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 645fcf5ef2aSThomas Huth } 646fcf5ef2aSThomas Huth 6470c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 648fcf5ef2aSThomas Huth { 649fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 650fcf5ef2aSThomas Huth if (sign_ext) { 651fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 652fcf5ef2aSThomas Huth } else { 653fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 654fcf5ef2aSThomas Huth } 655fcf5ef2aSThomas Huth #else 656fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 657fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 658fcf5ef2aSThomas Huth 659fcf5ef2aSThomas Huth if (sign_ext) { 660fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 661fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 662fcf5ef2aSThomas Huth } else { 663fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 664fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 665fcf5ef2aSThomas Huth } 666fcf5ef2aSThomas Huth 667fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 668fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 669fcf5ef2aSThomas Huth #endif 670fcf5ef2aSThomas Huth } 671fcf5ef2aSThomas Huth 6720c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 673fcf5ef2aSThomas Huth { 674fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 675fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 676fcf5ef2aSThomas Huth } 677fcf5ef2aSThomas Huth 6780c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 679fcf5ef2aSThomas Huth { 680fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 681fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 682fcf5ef2aSThomas Huth } 683fcf5ef2aSThomas Huth 6844ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 6854ee85ea9SRichard Henderson { 6864ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 6874ee85ea9SRichard Henderson } 6884ee85ea9SRichard Henderson 6894ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 6904ee85ea9SRichard Henderson { 6914ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 6924ee85ea9SRichard Henderson } 6934ee85ea9SRichard Henderson 694c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 695c2636853SRichard Henderson { 696*13260103SRichard Henderson #ifdef TARGET_SPARC64 697c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 698*13260103SRichard Henderson tcg_gen_ext32u_tl(dst, dst); 699*13260103SRichard Henderson #else 700*13260103SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 701*13260103SRichard Henderson gen_helper_udiv(t64, tcg_env, src1, src2); 702*13260103SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 703*13260103SRichard Henderson #endif 704c2636853SRichard Henderson } 705c2636853SRichard Henderson 706c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 707c2636853SRichard Henderson { 708*13260103SRichard Henderson #ifdef TARGET_SPARC64 709c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 710*13260103SRichard Henderson tcg_gen_ext32s_tl(dst, dst); 711*13260103SRichard Henderson #else 712*13260103SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 713*13260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 714*13260103SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 715*13260103SRichard Henderson #endif 716c2636853SRichard Henderson } 717c2636853SRichard Henderson 718c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 719c2636853SRichard Henderson { 720*13260103SRichard Henderson TCGv_i64 t64; 721*13260103SRichard Henderson 722*13260103SRichard Henderson #ifdef TARGET_SPARC64 723*13260103SRichard Henderson t64 = cpu_cc_V; 724*13260103SRichard Henderson #else 725*13260103SRichard Henderson t64 = tcg_temp_new_i64(); 726*13260103SRichard Henderson #endif 727*13260103SRichard Henderson 728*13260103SRichard Henderson gen_helper_udiv(t64, tcg_env, src1, src2); 729*13260103SRichard Henderson 730*13260103SRichard Henderson #ifdef TARGET_SPARC64 731*13260103SRichard Henderson tcg_gen_ext32u_tl(cpu_cc_N, t64); 732*13260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 733*13260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 734*13260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 735*13260103SRichard Henderson #else 736*13260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 737*13260103SRichard Henderson #endif 738*13260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 739*13260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 740*13260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 741c2636853SRichard Henderson } 742c2636853SRichard Henderson 743c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 744c2636853SRichard Henderson { 745*13260103SRichard Henderson TCGv_i64 t64; 746*13260103SRichard Henderson 747*13260103SRichard Henderson #ifdef TARGET_SPARC64 748*13260103SRichard Henderson t64 = cpu_cc_V; 749*13260103SRichard Henderson #else 750*13260103SRichard Henderson t64 = tcg_temp_new_i64(); 751*13260103SRichard Henderson #endif 752*13260103SRichard Henderson 753*13260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 754*13260103SRichard Henderson 755*13260103SRichard Henderson #ifdef TARGET_SPARC64 756*13260103SRichard Henderson tcg_gen_ext32s_tl(cpu_cc_N, t64); 757*13260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 758*13260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 759*13260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 760*13260103SRichard Henderson #else 761*13260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 762*13260103SRichard Henderson #endif 763*13260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 764*13260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 765*13260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 766c2636853SRichard Henderson } 767c2636853SRichard Henderson 768a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 769a9aba13dSRichard Henderson { 770a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 771a9aba13dSRichard Henderson } 772a9aba13dSRichard Henderson 773a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 774a9aba13dSRichard Henderson { 775a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 776a9aba13dSRichard Henderson } 777a9aba13dSRichard Henderson 7789c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7799c6ec5bcSRichard Henderson { 7809c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7819c6ec5bcSRichard Henderson } 7829c6ec5bcSRichard Henderson 78345bfed3bSRichard Henderson #ifndef TARGET_SPARC64 78445bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 78545bfed3bSRichard Henderson { 78645bfed3bSRichard Henderson g_assert_not_reached(); 78745bfed3bSRichard Henderson } 78845bfed3bSRichard Henderson #endif 78945bfed3bSRichard Henderson 79045bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 79145bfed3bSRichard Henderson { 79245bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 79345bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 79445bfed3bSRichard Henderson } 79545bfed3bSRichard Henderson 79645bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 79745bfed3bSRichard Henderson { 79845bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 79945bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 80045bfed3bSRichard Henderson } 80145bfed3bSRichard Henderson 8022f722641SRichard Henderson static void gen_op_fpack16(TCGv_i32 dst, TCGv_i64 src) 8032f722641SRichard Henderson { 8042f722641SRichard Henderson #ifdef TARGET_SPARC64 8052f722641SRichard Henderson gen_helper_fpack16(dst, cpu_gsr, src); 8062f722641SRichard Henderson #else 8072f722641SRichard Henderson g_assert_not_reached(); 8082f722641SRichard Henderson #endif 8092f722641SRichard Henderson } 8102f722641SRichard Henderson 8112f722641SRichard Henderson static void gen_op_fpackfix(TCGv_i32 dst, TCGv_i64 src) 8122f722641SRichard Henderson { 8132f722641SRichard Henderson #ifdef TARGET_SPARC64 8142f722641SRichard Henderson gen_helper_fpackfix(dst, cpu_gsr, src); 8152f722641SRichard Henderson #else 8162f722641SRichard Henderson g_assert_not_reached(); 8172f722641SRichard Henderson #endif 8182f722641SRichard Henderson } 8192f722641SRichard Henderson 8204b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 8214b6edc0aSRichard Henderson { 8224b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 8234b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 8244b6edc0aSRichard Henderson #else 8254b6edc0aSRichard Henderson g_assert_not_reached(); 8264b6edc0aSRichard Henderson #endif 8274b6edc0aSRichard Henderson } 8284b6edc0aSRichard Henderson 8294b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 8304b6edc0aSRichard Henderson { 8314b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 8324b6edc0aSRichard Henderson TCGv t1, t2, shift; 8334b6edc0aSRichard Henderson 8344b6edc0aSRichard Henderson t1 = tcg_temp_new(); 8354b6edc0aSRichard Henderson t2 = tcg_temp_new(); 8364b6edc0aSRichard Henderson shift = tcg_temp_new(); 8374b6edc0aSRichard Henderson 8384b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 8394b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 8404b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 8414b6edc0aSRichard Henderson 8424b6edc0aSRichard Henderson /* 8434b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 8444b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 8454b6edc0aSRichard Henderson */ 8464b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 8474b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 8484b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 8494b6edc0aSRichard Henderson 8504b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 8514b6edc0aSRichard Henderson #else 8524b6edc0aSRichard Henderson g_assert_not_reached(); 8534b6edc0aSRichard Henderson #endif 8544b6edc0aSRichard Henderson } 8554b6edc0aSRichard Henderson 8564b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 8574b6edc0aSRichard Henderson { 8584b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 8594b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 8604b6edc0aSRichard Henderson #else 8614b6edc0aSRichard Henderson g_assert_not_reached(); 8624b6edc0aSRichard Henderson #endif 8634b6edc0aSRichard Henderson } 8644b6edc0aSRichard Henderson 865fcf5ef2aSThomas Huth // 1 8660c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 867fcf5ef2aSThomas Huth { 868fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 869fcf5ef2aSThomas Huth } 870fcf5ef2aSThomas Huth 871fcf5ef2aSThomas Huth // 0 8720c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 873fcf5ef2aSThomas Huth { 874fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 875fcf5ef2aSThomas Huth } 876fcf5ef2aSThomas Huth 877fcf5ef2aSThomas Huth /* 878fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 879fcf5ef2aSThomas Huth 0 = 880fcf5ef2aSThomas Huth 1 < 881fcf5ef2aSThomas Huth 2 > 882fcf5ef2aSThomas Huth 3 unordered 883fcf5ef2aSThomas Huth */ 8840c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 885fcf5ef2aSThomas Huth unsigned int fcc_offset) 886fcf5ef2aSThomas Huth { 887fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 888fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 889fcf5ef2aSThomas Huth } 890fcf5ef2aSThomas Huth 8910c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 892fcf5ef2aSThomas Huth { 893fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 894fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 895fcf5ef2aSThomas Huth } 896fcf5ef2aSThomas Huth 897fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 8980c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 899fcf5ef2aSThomas Huth { 900fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 901fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 902fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 903fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 904fcf5ef2aSThomas Huth } 905fcf5ef2aSThomas Huth 906fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 9070c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 908fcf5ef2aSThomas Huth { 909fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 910fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 911fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 912fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 913fcf5ef2aSThomas Huth } 914fcf5ef2aSThomas Huth 915fcf5ef2aSThomas Huth // 1 or 3: FCC0 9160c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 917fcf5ef2aSThomas Huth { 918fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 919fcf5ef2aSThomas Huth } 920fcf5ef2aSThomas Huth 921fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 9220c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 923fcf5ef2aSThomas Huth { 924fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 925fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 926fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 927fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 928fcf5ef2aSThomas Huth } 929fcf5ef2aSThomas Huth 930fcf5ef2aSThomas Huth // 2 or 3: FCC1 9310c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 932fcf5ef2aSThomas Huth { 933fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 934fcf5ef2aSThomas Huth } 935fcf5ef2aSThomas Huth 936fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 9370c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 938fcf5ef2aSThomas Huth { 939fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 940fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 941fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 942fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 943fcf5ef2aSThomas Huth } 944fcf5ef2aSThomas Huth 945fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 9460c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 947fcf5ef2aSThomas Huth { 948fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 949fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 950fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 951fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 952fcf5ef2aSThomas Huth } 953fcf5ef2aSThomas Huth 954fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9550c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 956fcf5ef2aSThomas Huth { 957fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 958fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 959fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 960fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 961fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 962fcf5ef2aSThomas Huth } 963fcf5ef2aSThomas Huth 964fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 9650c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 966fcf5ef2aSThomas Huth { 967fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 968fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 969fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 970fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 971fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 972fcf5ef2aSThomas Huth } 973fcf5ef2aSThomas Huth 974fcf5ef2aSThomas Huth // 0 or 2: !FCC0 9750c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 976fcf5ef2aSThomas Huth { 977fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 978fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 979fcf5ef2aSThomas Huth } 980fcf5ef2aSThomas Huth 981fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 9820c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 983fcf5ef2aSThomas Huth { 984fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 985fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 986fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 987fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 988fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 989fcf5ef2aSThomas Huth } 990fcf5ef2aSThomas Huth 991fcf5ef2aSThomas Huth // 0 or 1: !FCC1 9920c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 993fcf5ef2aSThomas Huth { 994fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 995fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 996fcf5ef2aSThomas Huth } 997fcf5ef2aSThomas Huth 998fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 9990c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 1000fcf5ef2aSThomas Huth { 1001fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1002fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1003fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1004fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 1005fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1006fcf5ef2aSThomas Huth } 1007fcf5ef2aSThomas Huth 1008fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 10090c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 1010fcf5ef2aSThomas Huth { 1011fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 1012fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 1013fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 1014fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 1015fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 1016fcf5ef2aSThomas Huth } 1017fcf5ef2aSThomas Huth 10180c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 1019fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 1020fcf5ef2aSThomas Huth { 1021fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 1022fcf5ef2aSThomas Huth 1023fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 1024fcf5ef2aSThomas Huth 1025fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 1026fcf5ef2aSThomas Huth 1027fcf5ef2aSThomas Huth gen_set_label(l1); 1028fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 1029fcf5ef2aSThomas Huth } 1030fcf5ef2aSThomas Huth 10310c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 1032fcf5ef2aSThomas Huth { 103300ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 103400ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 103500ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 1036fcf5ef2aSThomas Huth 1037fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1038fcf5ef2aSThomas Huth } 1039fcf5ef2aSThomas Huth 1040fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1041fcf5ef2aSThomas Huth have been set for a jump */ 10420c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1043fcf5ef2aSThomas Huth { 1044fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1045fcf5ef2aSThomas Huth gen_generic_branch(dc); 104699c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1047fcf5ef2aSThomas Huth } 1048fcf5ef2aSThomas Huth } 1049fcf5ef2aSThomas Huth 10500c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1051fcf5ef2aSThomas Huth { 1052633c4283SRichard Henderson if (dc->npc & 3) { 1053633c4283SRichard Henderson switch (dc->npc) { 1054633c4283SRichard Henderson case JUMP_PC: 1055fcf5ef2aSThomas Huth gen_generic_branch(dc); 105699c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1057633c4283SRichard Henderson break; 1058633c4283SRichard Henderson case DYNAMIC_PC: 1059633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1060633c4283SRichard Henderson break; 1061633c4283SRichard Henderson default: 1062633c4283SRichard Henderson g_assert_not_reached(); 1063633c4283SRichard Henderson } 1064633c4283SRichard Henderson } else { 1065fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1066fcf5ef2aSThomas Huth } 1067fcf5ef2aSThomas Huth } 1068fcf5ef2aSThomas Huth 10690c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1070fcf5ef2aSThomas Huth { 1071fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1072fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1073ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1074fcf5ef2aSThomas Huth } 1075fcf5ef2aSThomas Huth } 1076fcf5ef2aSThomas Huth 10770c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1078fcf5ef2aSThomas Huth { 1079fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1080fcf5ef2aSThomas Huth save_npc(dc); 1081fcf5ef2aSThomas Huth } 1082fcf5ef2aSThomas Huth 1083fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1084fcf5ef2aSThomas Huth { 1085fcf5ef2aSThomas Huth save_state(dc); 1086ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1087af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1088fcf5ef2aSThomas Huth } 1089fcf5ef2aSThomas Huth 1090186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1091fcf5ef2aSThomas Huth { 1092186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1093186e7890SRichard Henderson 1094186e7890SRichard Henderson e->next = dc->delay_excp_list; 1095186e7890SRichard Henderson dc->delay_excp_list = e; 1096186e7890SRichard Henderson 1097186e7890SRichard Henderson e->lab = gen_new_label(); 1098186e7890SRichard Henderson e->excp = excp; 1099186e7890SRichard Henderson e->pc = dc->pc; 1100186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1101186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1102186e7890SRichard Henderson e->npc = dc->npc; 1103186e7890SRichard Henderson 1104186e7890SRichard Henderson return e->lab; 1105186e7890SRichard Henderson } 1106186e7890SRichard Henderson 1107186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1108186e7890SRichard Henderson { 1109186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1110186e7890SRichard Henderson } 1111186e7890SRichard Henderson 1112186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1113186e7890SRichard Henderson { 1114186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1115186e7890SRichard Henderson TCGLabel *lab; 1116186e7890SRichard Henderson 1117186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1118186e7890SRichard Henderson 1119186e7890SRichard Henderson flush_cond(dc); 1120186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1121186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1122fcf5ef2aSThomas Huth } 1123fcf5ef2aSThomas Huth 11240c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1125fcf5ef2aSThomas Huth { 1126633c4283SRichard Henderson if (dc->npc & 3) { 1127633c4283SRichard Henderson switch (dc->npc) { 1128633c4283SRichard Henderson case JUMP_PC: 1129fcf5ef2aSThomas Huth gen_generic_branch(dc); 1130fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 113199c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1132633c4283SRichard Henderson break; 1133633c4283SRichard Henderson case DYNAMIC_PC: 1134633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1135fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1136633c4283SRichard Henderson dc->pc = dc->npc; 1137633c4283SRichard Henderson break; 1138633c4283SRichard Henderson default: 1139633c4283SRichard Henderson g_assert_not_reached(); 1140633c4283SRichard Henderson } 1141fcf5ef2aSThomas Huth } else { 1142fcf5ef2aSThomas Huth dc->pc = dc->npc; 1143fcf5ef2aSThomas Huth } 1144fcf5ef2aSThomas Huth } 1145fcf5ef2aSThomas Huth 11460c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1147fcf5ef2aSThomas Huth { 1148fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1149fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1150fcf5ef2aSThomas Huth } 1151fcf5ef2aSThomas Huth 1152fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1153fcf5ef2aSThomas Huth DisasContext *dc) 1154fcf5ef2aSThomas Huth { 1155fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1156fcf5ef2aSThomas Huth TCG_COND_NEVER, 1157fcf5ef2aSThomas Huth TCG_COND_EQ, 1158fcf5ef2aSThomas Huth TCG_COND_LE, 1159fcf5ef2aSThomas Huth TCG_COND_LT, 1160fcf5ef2aSThomas Huth TCG_COND_LEU, 1161fcf5ef2aSThomas Huth TCG_COND_LTU, 1162fcf5ef2aSThomas Huth -1, /* neg */ 1163fcf5ef2aSThomas Huth -1, /* overflow */ 1164fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1165fcf5ef2aSThomas Huth TCG_COND_NE, 1166fcf5ef2aSThomas Huth TCG_COND_GT, 1167fcf5ef2aSThomas Huth TCG_COND_GE, 1168fcf5ef2aSThomas Huth TCG_COND_GTU, 1169fcf5ef2aSThomas Huth TCG_COND_GEU, 1170fcf5ef2aSThomas Huth -1, /* pos */ 1171fcf5ef2aSThomas Huth -1, /* no overflow */ 1172fcf5ef2aSThomas Huth }; 1173fcf5ef2aSThomas Huth 11742a1905c7SRichard Henderson TCGv t1, t2; 1175fcf5ef2aSThomas Huth 11762a1905c7SRichard Henderson cmp->is_bool = false; 1177fcf5ef2aSThomas Huth 1178fcf5ef2aSThomas Huth switch (dc->cc_op) { 11792a45b736SRichard Henderson case CC_OP_SUB: 11802a45b736SRichard Henderson switch (cond) { 11812a45b736SRichard Henderson case 6: /* neg */ 11822a45b736SRichard Henderson case 14: /* pos */ 11832a45b736SRichard Henderson cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 118400ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 11852a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 1186fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 11872a1905c7SRichard Henderson } else { 11882a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 11892a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_dst); 11902a1905c7SRichard Henderson } 11912a1905c7SRichard Henderson return; 1192fcf5ef2aSThomas Huth 1193fcf5ef2aSThomas Huth case 7: /* overflow */ 1194fcf5ef2aSThomas Huth case 15: /* !overflow */ 11952a1905c7SRichard Henderson break; 1196fcf5ef2aSThomas Huth 1197fcf5ef2aSThomas Huth default: 1198fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 11992a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 1200fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1201fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 12022a1905c7SRichard Henderson } else { 12032a1905c7SRichard Henderson /* Note that sign-extension works for unsigned compares as 12042a1905c7SRichard Henderson long as both operands are sign-extended. */ 12052a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 12062a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_src); 12072a1905c7SRichard Henderson cmp->c2 = t2 = tcg_temp_new(); 12082a1905c7SRichard Henderson tcg_gen_ext32s_tl(t2, cpu_cc_src2); 12092a1905c7SRichard Henderson } 12102a1905c7SRichard Henderson return; 1211fcf5ef2aSThomas Huth } 1212fcf5ef2aSThomas Huth break; 1213fcf5ef2aSThomas Huth 1214fcf5ef2aSThomas Huth default: 1215ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1216fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 12172a1905c7SRichard Henderson break; 1218fcf5ef2aSThomas Huth 1219fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1220fcf5ef2aSThomas Huth break; 1221fcf5ef2aSThomas Huth } 12222a1905c7SRichard Henderson 12232a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 12242a1905c7SRichard Henderson cmp->c2 = tcg_constant_tl(0); 12252a1905c7SRichard Henderson 12262a1905c7SRichard Henderson switch (cond & 7) { 12272a1905c7SRichard Henderson case 0x0: /* never */ 12282a1905c7SRichard Henderson cmp->cond = TCG_COND_NEVER; 12292a1905c7SRichard Henderson cmp->c1 = cmp->c2; 1230fcf5ef2aSThomas Huth break; 12312a1905c7SRichard Henderson 12322a1905c7SRichard Henderson case 0x1: /* eq: Z */ 12332a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 12342a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 12352a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_Z); 12362a1905c7SRichard Henderson } else { 12372a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, cpu_icc_Z); 12382a1905c7SRichard Henderson } 12392a1905c7SRichard Henderson break; 12402a1905c7SRichard Henderson 12412a1905c7SRichard Henderson case 0x2: /* le: Z | (N ^ V) */ 12422a1905c7SRichard Henderson /* 12432a1905c7SRichard Henderson * Simplify: 12442a1905c7SRichard Henderson * cc_Z || (N ^ V) < 0 NE 12452a1905c7SRichard Henderson * cc_Z && !((N ^ V) < 0) EQ 12462a1905c7SRichard Henderson * cc_Z & ~((N ^ V) >> TLB) EQ 12472a1905c7SRichard Henderson */ 12482a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 12492a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 12502a1905c7SRichard Henderson tcg_gen_sextract_tl(t1, t1, xcc ? 63 : 31, 1); 12512a1905c7SRichard Henderson tcg_gen_andc_tl(t1, xcc ? cpu_cc_Z : cpu_icc_Z, t1); 12522a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 12532a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 12542a1905c7SRichard Henderson } 12552a1905c7SRichard Henderson break; 12562a1905c7SRichard Henderson 12572a1905c7SRichard Henderson case 0x3: /* lt: N ^ V */ 12582a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 12592a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 12602a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 12612a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, t1); 12622a1905c7SRichard Henderson } 12632a1905c7SRichard Henderson break; 12642a1905c7SRichard Henderson 12652a1905c7SRichard Henderson case 0x4: /* leu: Z | C */ 12662a1905c7SRichard Henderson /* 12672a1905c7SRichard Henderson * Simplify: 12682a1905c7SRichard Henderson * cc_Z == 0 || cc_C != 0 NE 12692a1905c7SRichard Henderson * cc_Z != 0 && cc_C == 0 EQ 12702a1905c7SRichard Henderson * cc_Z & (cc_C ? 0 : -1) EQ 12712a1905c7SRichard Henderson * cc_Z & (cc_C - 1) EQ 12722a1905c7SRichard Henderson */ 12732a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 12742a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 12752a1905c7SRichard Henderson tcg_gen_subi_tl(t1, cpu_cc_C, 1); 12762a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_cc_Z); 12772a1905c7SRichard Henderson } else { 12782a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 12792a1905c7SRichard Henderson tcg_gen_subi_tl(t1, t1, 1); 12802a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_icc_Z); 12812a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 12822a1905c7SRichard Henderson } 12832a1905c7SRichard Henderson break; 12842a1905c7SRichard Henderson 12852a1905c7SRichard Henderson case 0x5: /* ltu: C */ 12862a1905c7SRichard Henderson cmp->cond = TCG_COND_NE; 12872a1905c7SRichard Henderson cmp->is_bool = true; 12882a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 12892a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_C); 12902a1905c7SRichard Henderson } else { 12912a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 12922a1905c7SRichard Henderson } 12932a1905c7SRichard Henderson break; 12942a1905c7SRichard Henderson 12952a1905c7SRichard Henderson case 0x6: /* neg: N */ 12962a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 12972a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 12982a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_N); 12992a1905c7SRichard Henderson } else { 13002a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_N); 13012a1905c7SRichard Henderson } 13022a1905c7SRichard Henderson break; 13032a1905c7SRichard Henderson 13042a1905c7SRichard Henderson case 0x7: /* vs: V */ 13052a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 13062a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 13072a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_V); 13082a1905c7SRichard Henderson } else { 13092a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_V); 13102a1905c7SRichard Henderson } 13112a1905c7SRichard Henderson break; 13122a1905c7SRichard Henderson } 13132a1905c7SRichard Henderson if (cond & 8) { 13142a1905c7SRichard Henderson cmp->cond = tcg_invert_cond(cmp->cond); 13152a1905c7SRichard Henderson cmp->is_bool = false; 1316fcf5ef2aSThomas Huth } 1317fcf5ef2aSThomas Huth } 1318fcf5ef2aSThomas Huth 1319fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1320fcf5ef2aSThomas Huth { 1321fcf5ef2aSThomas Huth unsigned int offset; 1322fcf5ef2aSThomas Huth TCGv r_dst; 1323fcf5ef2aSThomas Huth 1324fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1325fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1326fcf5ef2aSThomas Huth cmp->is_bool = true; 1327fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 132800ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1329fcf5ef2aSThomas Huth 1330fcf5ef2aSThomas Huth switch (cc) { 1331fcf5ef2aSThomas Huth default: 1332fcf5ef2aSThomas Huth case 0x0: 1333fcf5ef2aSThomas Huth offset = 0; 1334fcf5ef2aSThomas Huth break; 1335fcf5ef2aSThomas Huth case 0x1: 1336fcf5ef2aSThomas Huth offset = 32 - 10; 1337fcf5ef2aSThomas Huth break; 1338fcf5ef2aSThomas Huth case 0x2: 1339fcf5ef2aSThomas Huth offset = 34 - 10; 1340fcf5ef2aSThomas Huth break; 1341fcf5ef2aSThomas Huth case 0x3: 1342fcf5ef2aSThomas Huth offset = 36 - 10; 1343fcf5ef2aSThomas Huth break; 1344fcf5ef2aSThomas Huth } 1345fcf5ef2aSThomas Huth 1346fcf5ef2aSThomas Huth switch (cond) { 1347fcf5ef2aSThomas Huth case 0x0: 1348fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1349fcf5ef2aSThomas Huth break; 1350fcf5ef2aSThomas Huth case 0x1: 1351fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1352fcf5ef2aSThomas Huth break; 1353fcf5ef2aSThomas Huth case 0x2: 1354fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1355fcf5ef2aSThomas Huth break; 1356fcf5ef2aSThomas Huth case 0x3: 1357fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1358fcf5ef2aSThomas Huth break; 1359fcf5ef2aSThomas Huth case 0x4: 1360fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1361fcf5ef2aSThomas Huth break; 1362fcf5ef2aSThomas Huth case 0x5: 1363fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1364fcf5ef2aSThomas Huth break; 1365fcf5ef2aSThomas Huth case 0x6: 1366fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1367fcf5ef2aSThomas Huth break; 1368fcf5ef2aSThomas Huth case 0x7: 1369fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1370fcf5ef2aSThomas Huth break; 1371fcf5ef2aSThomas Huth case 0x8: 1372fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1373fcf5ef2aSThomas Huth break; 1374fcf5ef2aSThomas Huth case 0x9: 1375fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1376fcf5ef2aSThomas Huth break; 1377fcf5ef2aSThomas Huth case 0xa: 1378fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1379fcf5ef2aSThomas Huth break; 1380fcf5ef2aSThomas Huth case 0xb: 1381fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1382fcf5ef2aSThomas Huth break; 1383fcf5ef2aSThomas Huth case 0xc: 1384fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1385fcf5ef2aSThomas Huth break; 1386fcf5ef2aSThomas Huth case 0xd: 1387fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1388fcf5ef2aSThomas Huth break; 1389fcf5ef2aSThomas Huth case 0xe: 1390fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1391fcf5ef2aSThomas Huth break; 1392fcf5ef2aSThomas Huth case 0xf: 1393fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1394fcf5ef2aSThomas Huth break; 1395fcf5ef2aSThomas Huth } 1396fcf5ef2aSThomas Huth } 1397fcf5ef2aSThomas Huth 1398fcf5ef2aSThomas Huth // Inverted logic 1399ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1400ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1401fcf5ef2aSThomas Huth TCG_COND_NE, 1402fcf5ef2aSThomas Huth TCG_COND_GT, 1403fcf5ef2aSThomas Huth TCG_COND_GE, 1404ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1405fcf5ef2aSThomas Huth TCG_COND_EQ, 1406fcf5ef2aSThomas Huth TCG_COND_LE, 1407fcf5ef2aSThomas Huth TCG_COND_LT, 1408fcf5ef2aSThomas Huth }; 1409fcf5ef2aSThomas Huth 1410fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1411fcf5ef2aSThomas Huth { 1412fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1413fcf5ef2aSThomas Huth cmp->is_bool = false; 1414fcf5ef2aSThomas Huth cmp->c1 = r_src; 141500ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1416fcf5ef2aSThomas Huth } 1417fcf5ef2aSThomas Huth 1418baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1419baf3dbf2SRichard Henderson { 1420baf3dbf2SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1421baf3dbf2SRichard Henderson } 1422baf3dbf2SRichard Henderson 1423baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1424baf3dbf2SRichard Henderson { 1425baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1426baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1427baf3dbf2SRichard Henderson } 1428baf3dbf2SRichard Henderson 1429baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1430baf3dbf2SRichard Henderson { 1431baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1432baf3dbf2SRichard Henderson gen_helper_fnegs(dst, src); 1433baf3dbf2SRichard Henderson } 1434baf3dbf2SRichard Henderson 1435baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1436baf3dbf2SRichard Henderson { 1437baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1438baf3dbf2SRichard Henderson gen_helper_fabss(dst, src); 1439baf3dbf2SRichard Henderson } 1440baf3dbf2SRichard Henderson 1441c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1442c6d83e4fSRichard Henderson { 1443c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1444c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1445c6d83e4fSRichard Henderson } 1446c6d83e4fSRichard Henderson 1447c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1448c6d83e4fSRichard Henderson { 1449c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1450c6d83e4fSRichard Henderson gen_helper_fnegd(dst, src); 1451c6d83e4fSRichard Henderson } 1452c6d83e4fSRichard Henderson 1453c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1454c6d83e4fSRichard Henderson { 1455c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1456c6d83e4fSRichard Henderson gen_helper_fabsd(dst, src); 1457c6d83e4fSRichard Henderson } 1458c6d83e4fSRichard Henderson 1459fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 14600c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1461fcf5ef2aSThomas Huth { 1462fcf5ef2aSThomas Huth switch (fccno) { 1463fcf5ef2aSThomas Huth case 0: 1464ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1465fcf5ef2aSThomas Huth break; 1466fcf5ef2aSThomas Huth case 1: 1467ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1468fcf5ef2aSThomas Huth break; 1469fcf5ef2aSThomas Huth case 2: 1470ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1471fcf5ef2aSThomas Huth break; 1472fcf5ef2aSThomas Huth case 3: 1473ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1474fcf5ef2aSThomas Huth break; 1475fcf5ef2aSThomas Huth } 1476fcf5ef2aSThomas Huth } 1477fcf5ef2aSThomas Huth 14780c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1479fcf5ef2aSThomas Huth { 1480fcf5ef2aSThomas Huth switch (fccno) { 1481fcf5ef2aSThomas Huth case 0: 1482ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1483fcf5ef2aSThomas Huth break; 1484fcf5ef2aSThomas Huth case 1: 1485ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1486fcf5ef2aSThomas Huth break; 1487fcf5ef2aSThomas Huth case 2: 1488ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1489fcf5ef2aSThomas Huth break; 1490fcf5ef2aSThomas Huth case 3: 1491ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1492fcf5ef2aSThomas Huth break; 1493fcf5ef2aSThomas Huth } 1494fcf5ef2aSThomas Huth } 1495fcf5ef2aSThomas Huth 14960c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1497fcf5ef2aSThomas Huth { 1498fcf5ef2aSThomas Huth switch (fccno) { 1499fcf5ef2aSThomas Huth case 0: 1500ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1501fcf5ef2aSThomas Huth break; 1502fcf5ef2aSThomas Huth case 1: 1503ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1504fcf5ef2aSThomas Huth break; 1505fcf5ef2aSThomas Huth case 2: 1506ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1507fcf5ef2aSThomas Huth break; 1508fcf5ef2aSThomas Huth case 3: 1509ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1510fcf5ef2aSThomas Huth break; 1511fcf5ef2aSThomas Huth } 1512fcf5ef2aSThomas Huth } 1513fcf5ef2aSThomas Huth 15140c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1515fcf5ef2aSThomas Huth { 1516fcf5ef2aSThomas Huth switch (fccno) { 1517fcf5ef2aSThomas Huth case 0: 1518ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1519fcf5ef2aSThomas Huth break; 1520fcf5ef2aSThomas Huth case 1: 1521ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1522fcf5ef2aSThomas Huth break; 1523fcf5ef2aSThomas Huth case 2: 1524ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1525fcf5ef2aSThomas Huth break; 1526fcf5ef2aSThomas Huth case 3: 1527ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1528fcf5ef2aSThomas Huth break; 1529fcf5ef2aSThomas Huth } 1530fcf5ef2aSThomas Huth } 1531fcf5ef2aSThomas Huth 15320c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1533fcf5ef2aSThomas Huth { 1534fcf5ef2aSThomas Huth switch (fccno) { 1535fcf5ef2aSThomas Huth case 0: 1536ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1537fcf5ef2aSThomas Huth break; 1538fcf5ef2aSThomas Huth case 1: 1539ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1540fcf5ef2aSThomas Huth break; 1541fcf5ef2aSThomas Huth case 2: 1542ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1543fcf5ef2aSThomas Huth break; 1544fcf5ef2aSThomas Huth case 3: 1545ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1546fcf5ef2aSThomas Huth break; 1547fcf5ef2aSThomas Huth } 1548fcf5ef2aSThomas Huth } 1549fcf5ef2aSThomas Huth 15500c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1551fcf5ef2aSThomas Huth { 1552fcf5ef2aSThomas Huth switch (fccno) { 1553fcf5ef2aSThomas Huth case 0: 1554ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1555fcf5ef2aSThomas Huth break; 1556fcf5ef2aSThomas Huth case 1: 1557ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1558fcf5ef2aSThomas Huth break; 1559fcf5ef2aSThomas Huth case 2: 1560ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1561fcf5ef2aSThomas Huth break; 1562fcf5ef2aSThomas Huth case 3: 1563ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1564fcf5ef2aSThomas Huth break; 1565fcf5ef2aSThomas Huth } 1566fcf5ef2aSThomas Huth } 1567fcf5ef2aSThomas Huth 1568fcf5ef2aSThomas Huth #else 1569fcf5ef2aSThomas Huth 15700c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1571fcf5ef2aSThomas Huth { 1572ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1573fcf5ef2aSThomas Huth } 1574fcf5ef2aSThomas Huth 15750c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1576fcf5ef2aSThomas Huth { 1577ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1578fcf5ef2aSThomas Huth } 1579fcf5ef2aSThomas Huth 15800c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1581fcf5ef2aSThomas Huth { 1582ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1583fcf5ef2aSThomas Huth } 1584fcf5ef2aSThomas Huth 15850c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1586fcf5ef2aSThomas Huth { 1587ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1588fcf5ef2aSThomas Huth } 1589fcf5ef2aSThomas Huth 15900c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1591fcf5ef2aSThomas Huth { 1592ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1593fcf5ef2aSThomas Huth } 1594fcf5ef2aSThomas Huth 15950c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1596fcf5ef2aSThomas Huth { 1597ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1598fcf5ef2aSThomas Huth } 1599fcf5ef2aSThomas Huth #endif 1600fcf5ef2aSThomas Huth 1601fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1602fcf5ef2aSThomas Huth { 1603fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1604fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1605fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1606fcf5ef2aSThomas Huth } 1607fcf5ef2aSThomas Huth 1608fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1609fcf5ef2aSThomas Huth { 1610fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1611fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1612fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1613fcf5ef2aSThomas Huth return 1; 1614fcf5ef2aSThomas Huth } 1615fcf5ef2aSThomas Huth #endif 1616fcf5ef2aSThomas Huth return 0; 1617fcf5ef2aSThomas Huth } 1618fcf5ef2aSThomas Huth 1619fcf5ef2aSThomas Huth /* asi moves */ 1620fcf5ef2aSThomas Huth typedef enum { 1621fcf5ef2aSThomas Huth GET_ASI_HELPER, 1622fcf5ef2aSThomas Huth GET_ASI_EXCP, 1623fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1624fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1625fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1626fcf5ef2aSThomas Huth GET_ASI_SHORT, 1627fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1628fcf5ef2aSThomas Huth GET_ASI_BFILL, 1629fcf5ef2aSThomas Huth } ASIType; 1630fcf5ef2aSThomas Huth 1631fcf5ef2aSThomas Huth typedef struct { 1632fcf5ef2aSThomas Huth ASIType type; 1633fcf5ef2aSThomas Huth int asi; 1634fcf5ef2aSThomas Huth int mem_idx; 163514776ab5STony Nguyen MemOp memop; 1636fcf5ef2aSThomas Huth } DisasASI; 1637fcf5ef2aSThomas Huth 1638811cc0b0SRichard Henderson /* 1639811cc0b0SRichard Henderson * Build DisasASI. 1640811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1641811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1642811cc0b0SRichard Henderson */ 1643811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1644fcf5ef2aSThomas Huth { 1645fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1646fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1647fcf5ef2aSThomas Huth 1648811cc0b0SRichard Henderson if (asi == -1) { 1649811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1650811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1651811cc0b0SRichard Henderson goto done; 1652811cc0b0SRichard Henderson } 1653811cc0b0SRichard Henderson 1654fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1655fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1656811cc0b0SRichard Henderson if (asi < 0) { 1657fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1658fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1659fcf5ef2aSThomas Huth } else if (supervisor(dc) 1660fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1661fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1662fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1663fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1664fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1665fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1666fcf5ef2aSThomas Huth switch (asi) { 1667fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1668fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1669fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1670fcf5ef2aSThomas Huth break; 1671fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1672fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1673fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1674fcf5ef2aSThomas Huth break; 1675fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1676fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1677fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1678fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1679fcf5ef2aSThomas Huth break; 1680fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1681fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1682fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1683fcf5ef2aSThomas Huth break; 1684fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1685fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1686fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1687fcf5ef2aSThomas Huth break; 1688fcf5ef2aSThomas Huth } 16896e10f37cSKONRAD Frederic 16906e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 16916e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 16926e10f37cSKONRAD Frederic */ 16936e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1694fcf5ef2aSThomas Huth } else { 1695fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1696fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1697fcf5ef2aSThomas Huth } 1698fcf5ef2aSThomas Huth #else 1699811cc0b0SRichard Henderson if (asi < 0) { 1700fcf5ef2aSThomas Huth asi = dc->asi; 1701fcf5ef2aSThomas Huth } 1702fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1703fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1704fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1705fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1706fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1707fcf5ef2aSThomas Huth done properly in the helper. */ 1708fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1709fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1710fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1711fcf5ef2aSThomas Huth } else { 1712fcf5ef2aSThomas Huth switch (asi) { 1713fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1714fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1715fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1716fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1717fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1718fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1719fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1720fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1721fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1722fcf5ef2aSThomas Huth break; 1723fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1724fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1725fcf5ef2aSThomas Huth case ASI_TWINX_N: 1726fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1727fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1728fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 17299a10756dSArtyom Tarasenko if (hypervisor(dc)) { 173084f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 17319a10756dSArtyom Tarasenko } else { 1732fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 17339a10756dSArtyom Tarasenko } 1734fcf5ef2aSThomas Huth break; 1735fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1736fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1737fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1738fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1739fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1740fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1741fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1742fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1743fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1744fcf5ef2aSThomas Huth break; 1745fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1746fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1747fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1748fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1749fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1750fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1751fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1752fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1753fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1754fcf5ef2aSThomas Huth break; 1755fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1756fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1757fcf5ef2aSThomas Huth case ASI_TWINX_S: 1758fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1759fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1760fcf5ef2aSThomas Huth case ASI_BLK_S: 1761fcf5ef2aSThomas Huth case ASI_BLK_SL: 1762fcf5ef2aSThomas Huth case ASI_FL8_S: 1763fcf5ef2aSThomas Huth case ASI_FL8_SL: 1764fcf5ef2aSThomas Huth case ASI_FL16_S: 1765fcf5ef2aSThomas Huth case ASI_FL16_SL: 1766fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1767fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1768fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1769fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1770fcf5ef2aSThomas Huth } 1771fcf5ef2aSThomas Huth break; 1772fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1773fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1774fcf5ef2aSThomas Huth case ASI_TWINX_P: 1775fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1776fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1777fcf5ef2aSThomas Huth case ASI_BLK_P: 1778fcf5ef2aSThomas Huth case ASI_BLK_PL: 1779fcf5ef2aSThomas Huth case ASI_FL8_P: 1780fcf5ef2aSThomas Huth case ASI_FL8_PL: 1781fcf5ef2aSThomas Huth case ASI_FL16_P: 1782fcf5ef2aSThomas Huth case ASI_FL16_PL: 1783fcf5ef2aSThomas Huth break; 1784fcf5ef2aSThomas Huth } 1785fcf5ef2aSThomas Huth switch (asi) { 1786fcf5ef2aSThomas Huth case ASI_REAL: 1787fcf5ef2aSThomas Huth case ASI_REAL_IO: 1788fcf5ef2aSThomas Huth case ASI_REAL_L: 1789fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1790fcf5ef2aSThomas Huth case ASI_N: 1791fcf5ef2aSThomas Huth case ASI_NL: 1792fcf5ef2aSThomas Huth case ASI_AIUP: 1793fcf5ef2aSThomas Huth case ASI_AIUPL: 1794fcf5ef2aSThomas Huth case ASI_AIUS: 1795fcf5ef2aSThomas Huth case ASI_AIUSL: 1796fcf5ef2aSThomas Huth case ASI_S: 1797fcf5ef2aSThomas Huth case ASI_SL: 1798fcf5ef2aSThomas Huth case ASI_P: 1799fcf5ef2aSThomas Huth case ASI_PL: 1800fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1801fcf5ef2aSThomas Huth break; 1802fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1803fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1804fcf5ef2aSThomas Huth case ASI_TWINX_N: 1805fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1806fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1807fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1808fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1809fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1810fcf5ef2aSThomas Huth case ASI_TWINX_P: 1811fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1812fcf5ef2aSThomas Huth case ASI_TWINX_S: 1813fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1814fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1815fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1816fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1817fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1818fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1819fcf5ef2aSThomas Huth break; 1820fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1821fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1822fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1823fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1824fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1825fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1826fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1827fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1828fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1829fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1830fcf5ef2aSThomas Huth case ASI_BLK_S: 1831fcf5ef2aSThomas Huth case ASI_BLK_SL: 1832fcf5ef2aSThomas Huth case ASI_BLK_P: 1833fcf5ef2aSThomas Huth case ASI_BLK_PL: 1834fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1835fcf5ef2aSThomas Huth break; 1836fcf5ef2aSThomas Huth case ASI_FL8_S: 1837fcf5ef2aSThomas Huth case ASI_FL8_SL: 1838fcf5ef2aSThomas Huth case ASI_FL8_P: 1839fcf5ef2aSThomas Huth case ASI_FL8_PL: 1840fcf5ef2aSThomas Huth memop = MO_UB; 1841fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1842fcf5ef2aSThomas Huth break; 1843fcf5ef2aSThomas Huth case ASI_FL16_S: 1844fcf5ef2aSThomas Huth case ASI_FL16_SL: 1845fcf5ef2aSThomas Huth case ASI_FL16_P: 1846fcf5ef2aSThomas Huth case ASI_FL16_PL: 1847fcf5ef2aSThomas Huth memop = MO_TEUW; 1848fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1849fcf5ef2aSThomas Huth break; 1850fcf5ef2aSThomas Huth } 1851fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1852fcf5ef2aSThomas Huth if (asi & 8) { 1853fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1854fcf5ef2aSThomas Huth } 1855fcf5ef2aSThomas Huth } 1856fcf5ef2aSThomas Huth #endif 1857fcf5ef2aSThomas Huth 1858811cc0b0SRichard Henderson done: 1859fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1860fcf5ef2aSThomas Huth } 1861fcf5ef2aSThomas Huth 1862a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1863a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 1864a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1865a76779eeSRichard Henderson { 1866a76779eeSRichard Henderson g_assert_not_reached(); 1867a76779eeSRichard Henderson } 1868a76779eeSRichard Henderson 1869a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 1870a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1871a76779eeSRichard Henderson { 1872a76779eeSRichard Henderson g_assert_not_reached(); 1873a76779eeSRichard Henderson } 1874a76779eeSRichard Henderson #endif 1875a76779eeSRichard Henderson 187642071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1877fcf5ef2aSThomas Huth { 1878c03a0fd1SRichard Henderson switch (da->type) { 1879fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1880fcf5ef2aSThomas Huth break; 1881fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 1882fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1883fcf5ef2aSThomas Huth break; 1884fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1885c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 1886fcf5ef2aSThomas Huth break; 1887fcf5ef2aSThomas Huth default: 1888fcf5ef2aSThomas Huth { 1889c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1890c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1891fcf5ef2aSThomas Huth 1892fcf5ef2aSThomas Huth save_state(dc); 1893fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1894ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 1895fcf5ef2aSThomas Huth #else 1896fcf5ef2aSThomas Huth { 1897fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1898ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 1899fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 1900fcf5ef2aSThomas Huth } 1901fcf5ef2aSThomas Huth #endif 1902fcf5ef2aSThomas Huth } 1903fcf5ef2aSThomas Huth break; 1904fcf5ef2aSThomas Huth } 1905fcf5ef2aSThomas Huth } 1906fcf5ef2aSThomas Huth 190742071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 1908c03a0fd1SRichard Henderson { 1909c03a0fd1SRichard Henderson switch (da->type) { 1910fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1911fcf5ef2aSThomas Huth break; 1912c03a0fd1SRichard Henderson 1913fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 1914c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 1915fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1916fcf5ef2aSThomas Huth break; 1917c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 19183390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 19193390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 1920fcf5ef2aSThomas Huth break; 1921c03a0fd1SRichard Henderson } 1922c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 1923c03a0fd1SRichard Henderson /* fall through */ 1924c03a0fd1SRichard Henderson 1925c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1926c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 1927c03a0fd1SRichard Henderson break; 1928c03a0fd1SRichard Henderson 1929fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 1930c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 1931fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 1932fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 1933fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 1934fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 1935fcf5ef2aSThomas Huth as a cacheline-style operation. */ 1936fcf5ef2aSThomas Huth { 1937fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 1938fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 193900ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 1940fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 1941fcf5ef2aSThomas Huth int i; 1942fcf5ef2aSThomas Huth 1943fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 1944fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 1945fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 1946fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 1947fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 1948c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL); 1949c03a0fd1SRichard Henderson tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL); 1950fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 1951fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 1952fcf5ef2aSThomas Huth } 1953fcf5ef2aSThomas Huth } 1954fcf5ef2aSThomas Huth break; 1955c03a0fd1SRichard Henderson 1956fcf5ef2aSThomas Huth default: 1957fcf5ef2aSThomas Huth { 1958c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1959c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1960fcf5ef2aSThomas Huth 1961fcf5ef2aSThomas Huth save_state(dc); 1962fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1963ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 1964fcf5ef2aSThomas Huth #else 1965fcf5ef2aSThomas Huth { 1966fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1967fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 1968ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1969fcf5ef2aSThomas Huth } 1970fcf5ef2aSThomas Huth #endif 1971fcf5ef2aSThomas Huth 1972fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 1973fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1974fcf5ef2aSThomas Huth } 1975fcf5ef2aSThomas Huth break; 1976fcf5ef2aSThomas Huth } 1977fcf5ef2aSThomas Huth } 1978fcf5ef2aSThomas Huth 1979dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 1980c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 1981c03a0fd1SRichard Henderson { 1982c03a0fd1SRichard Henderson switch (da->type) { 1983c03a0fd1SRichard Henderson case GET_ASI_EXCP: 1984c03a0fd1SRichard Henderson break; 1985c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1986dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 1987dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1988c03a0fd1SRichard Henderson break; 1989c03a0fd1SRichard Henderson default: 1990c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 1991c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 1992c03a0fd1SRichard Henderson break; 1993c03a0fd1SRichard Henderson } 1994c03a0fd1SRichard Henderson } 1995c03a0fd1SRichard Henderson 1996d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 1997c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 1998c03a0fd1SRichard Henderson { 1999c03a0fd1SRichard Henderson switch (da->type) { 2000fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2001c03a0fd1SRichard Henderson return; 2002fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2003c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 2004c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2005fcf5ef2aSThomas Huth break; 2006fcf5ef2aSThomas Huth default: 2007fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2008fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2009fcf5ef2aSThomas Huth break; 2010fcf5ef2aSThomas Huth } 2011fcf5ef2aSThomas Huth } 2012fcf5ef2aSThomas Huth 2013cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2014c03a0fd1SRichard Henderson { 2015c03a0fd1SRichard Henderson switch (da->type) { 2016fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2017fcf5ef2aSThomas Huth break; 2018fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2019cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 2020cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 2021fcf5ef2aSThomas Huth break; 2022fcf5ef2aSThomas Huth default: 20233db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 20243db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2025af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2026ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 20273db010c3SRichard Henderson } else { 2028c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 202900ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 20303db010c3SRichard Henderson TCGv_i64 s64, t64; 20313db010c3SRichard Henderson 20323db010c3SRichard Henderson save_state(dc); 20333db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2034ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 20353db010c3SRichard Henderson 203600ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2037ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 20383db010c3SRichard Henderson 20393db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 20403db010c3SRichard Henderson 20413db010c3SRichard Henderson /* End the TB. */ 20423db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 20433db010c3SRichard Henderson } 2044fcf5ef2aSThomas Huth break; 2045fcf5ef2aSThomas Huth } 2046fcf5ef2aSThomas Huth } 2047fcf5ef2aSThomas Huth 2048287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 20493259b9e2SRichard Henderson TCGv addr, int rd) 2050fcf5ef2aSThomas Huth { 20513259b9e2SRichard Henderson MemOp memop = da->memop; 20523259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2053fcf5ef2aSThomas Huth TCGv_i32 d32; 2054fcf5ef2aSThomas Huth TCGv_i64 d64; 2055287b1152SRichard Henderson TCGv addr_tmp; 2056fcf5ef2aSThomas Huth 20573259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 20583259b9e2SRichard Henderson if (size == MO_128) { 20593259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 20603259b9e2SRichard Henderson } 20613259b9e2SRichard Henderson 20623259b9e2SRichard Henderson switch (da->type) { 2063fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2064fcf5ef2aSThomas Huth break; 2065fcf5ef2aSThomas Huth 2066fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 20673259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2068fcf5ef2aSThomas Huth switch (size) { 20693259b9e2SRichard Henderson case MO_32: 2070fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 20713259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 2072fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2073fcf5ef2aSThomas Huth break; 20743259b9e2SRichard Henderson 20753259b9e2SRichard Henderson case MO_64: 20763259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 2077fcf5ef2aSThomas Huth break; 20783259b9e2SRichard Henderson 20793259b9e2SRichard Henderson case MO_128: 2080fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 20813259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 2082287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2083287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2084287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2085fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2086fcf5ef2aSThomas Huth break; 2087fcf5ef2aSThomas Huth default: 2088fcf5ef2aSThomas Huth g_assert_not_reached(); 2089fcf5ef2aSThomas Huth } 2090fcf5ef2aSThomas Huth break; 2091fcf5ef2aSThomas Huth 2092fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2093fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 20943259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2095fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2096287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2097287b1152SRichard Henderson for (int i = 0; ; ++i) { 20983259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 20993259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2100fcf5ef2aSThomas Huth if (i == 7) { 2101fcf5ef2aSThomas Huth break; 2102fcf5ef2aSThomas Huth } 2103287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2104287b1152SRichard Henderson addr = addr_tmp; 2105fcf5ef2aSThomas Huth } 2106fcf5ef2aSThomas Huth } else { 2107fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2108fcf5ef2aSThomas Huth } 2109fcf5ef2aSThomas Huth break; 2110fcf5ef2aSThomas Huth 2111fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2112fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 21133259b9e2SRichard Henderson if (orig_size == MO_64) { 21143259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 21153259b9e2SRichard Henderson memop | MO_ALIGN); 2116fcf5ef2aSThomas Huth } else { 2117fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2118fcf5ef2aSThomas Huth } 2119fcf5ef2aSThomas Huth break; 2120fcf5ef2aSThomas Huth 2121fcf5ef2aSThomas Huth default: 2122fcf5ef2aSThomas Huth { 21233259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 21243259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2125fcf5ef2aSThomas Huth 2126fcf5ef2aSThomas Huth save_state(dc); 2127fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2128fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2129fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2130fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2131fcf5ef2aSThomas Huth switch (size) { 21323259b9e2SRichard Henderson case MO_32: 2133fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2134ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2135fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2136fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2137fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2138fcf5ef2aSThomas Huth break; 21393259b9e2SRichard Henderson case MO_64: 21403259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 21413259b9e2SRichard Henderson r_asi, r_mop); 2142fcf5ef2aSThomas Huth break; 21433259b9e2SRichard Henderson case MO_128: 2144fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2145ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2146287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2147287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2148287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 21493259b9e2SRichard Henderson r_asi, r_mop); 2150fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2151fcf5ef2aSThomas Huth break; 2152fcf5ef2aSThomas Huth default: 2153fcf5ef2aSThomas Huth g_assert_not_reached(); 2154fcf5ef2aSThomas Huth } 2155fcf5ef2aSThomas Huth } 2156fcf5ef2aSThomas Huth break; 2157fcf5ef2aSThomas Huth } 2158fcf5ef2aSThomas Huth } 2159fcf5ef2aSThomas Huth 2160287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 21613259b9e2SRichard Henderson TCGv addr, int rd) 21623259b9e2SRichard Henderson { 21633259b9e2SRichard Henderson MemOp memop = da->memop; 21643259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2165fcf5ef2aSThomas Huth TCGv_i32 d32; 2166287b1152SRichard Henderson TCGv addr_tmp; 2167fcf5ef2aSThomas Huth 21683259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 21693259b9e2SRichard Henderson if (size == MO_128) { 21703259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 21713259b9e2SRichard Henderson } 21723259b9e2SRichard Henderson 21733259b9e2SRichard Henderson switch (da->type) { 2174fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2175fcf5ef2aSThomas Huth break; 2176fcf5ef2aSThomas Huth 2177fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 21783259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2179fcf5ef2aSThomas Huth switch (size) { 21803259b9e2SRichard Henderson case MO_32: 2181fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 21823259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2183fcf5ef2aSThomas Huth break; 21843259b9e2SRichard Henderson case MO_64: 21853259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 21863259b9e2SRichard Henderson memop | MO_ALIGN_4); 2187fcf5ef2aSThomas Huth break; 21883259b9e2SRichard Henderson case MO_128: 2189fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2190fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2191fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2192fcf5ef2aSThomas Huth having to probe the second page before performing the first 2193fcf5ef2aSThomas Huth write. */ 21943259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 21953259b9e2SRichard Henderson memop | MO_ALIGN_16); 2196287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2197287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2198287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 2199fcf5ef2aSThomas Huth break; 2200fcf5ef2aSThomas Huth default: 2201fcf5ef2aSThomas Huth g_assert_not_reached(); 2202fcf5ef2aSThomas Huth } 2203fcf5ef2aSThomas Huth break; 2204fcf5ef2aSThomas Huth 2205fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2206fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 22073259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2208fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2209287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2210287b1152SRichard Henderson for (int i = 0; ; ++i) { 22113259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 22123259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2213fcf5ef2aSThomas Huth if (i == 7) { 2214fcf5ef2aSThomas Huth break; 2215fcf5ef2aSThomas Huth } 2216287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2217287b1152SRichard Henderson addr = addr_tmp; 2218fcf5ef2aSThomas Huth } 2219fcf5ef2aSThomas Huth } else { 2220fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2221fcf5ef2aSThomas Huth } 2222fcf5ef2aSThomas Huth break; 2223fcf5ef2aSThomas Huth 2224fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2225fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 22263259b9e2SRichard Henderson if (orig_size == MO_64) { 22273259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 22283259b9e2SRichard Henderson memop | MO_ALIGN); 2229fcf5ef2aSThomas Huth } else { 2230fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2231fcf5ef2aSThomas Huth } 2232fcf5ef2aSThomas Huth break; 2233fcf5ef2aSThomas Huth 2234fcf5ef2aSThomas Huth default: 2235fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2236fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2237fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2238fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2239fcf5ef2aSThomas Huth break; 2240fcf5ef2aSThomas Huth } 2241fcf5ef2aSThomas Huth } 2242fcf5ef2aSThomas Huth 224342071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2244fcf5ef2aSThomas Huth { 2245a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2246a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2247fcf5ef2aSThomas Huth 2248c03a0fd1SRichard Henderson switch (da->type) { 2249fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2250fcf5ef2aSThomas Huth return; 2251fcf5ef2aSThomas Huth 2252fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2253ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2254ebbbec92SRichard Henderson { 2255ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2256ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2257ebbbec92SRichard Henderson 2258ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2259ebbbec92SRichard Henderson /* 2260ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2261ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2262ebbbec92SRichard Henderson * the order of the writebacks. 2263ebbbec92SRichard Henderson */ 2264ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2265ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2266ebbbec92SRichard Henderson } else { 2267ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2268ebbbec92SRichard Henderson } 2269ebbbec92SRichard Henderson } 2270fcf5ef2aSThomas Huth break; 2271ebbbec92SRichard Henderson #else 2272ebbbec92SRichard Henderson g_assert_not_reached(); 2273ebbbec92SRichard Henderson #endif 2274fcf5ef2aSThomas Huth 2275fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2276fcf5ef2aSThomas Huth { 2277fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2278fcf5ef2aSThomas Huth 2279c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2280fcf5ef2aSThomas Huth 2281fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2282fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2283fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2284c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2285a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2286fcf5ef2aSThomas Huth } else { 2287a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2288fcf5ef2aSThomas Huth } 2289fcf5ef2aSThomas Huth } 2290fcf5ef2aSThomas Huth break; 2291fcf5ef2aSThomas Huth 2292fcf5ef2aSThomas Huth default: 2293fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2294fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2295fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2296fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2297fcf5ef2aSThomas Huth { 2298c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2299c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2300fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2301fcf5ef2aSThomas Huth 2302fcf5ef2aSThomas Huth save_state(dc); 2303ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2304fcf5ef2aSThomas Huth 2305fcf5ef2aSThomas Huth /* See above. */ 2306c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2307a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2308fcf5ef2aSThomas Huth } else { 2309a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2310fcf5ef2aSThomas Huth } 2311fcf5ef2aSThomas Huth } 2312fcf5ef2aSThomas Huth break; 2313fcf5ef2aSThomas Huth } 2314fcf5ef2aSThomas Huth 2315fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2316fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2317fcf5ef2aSThomas Huth } 2318fcf5ef2aSThomas Huth 231942071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2320c03a0fd1SRichard Henderson { 2321c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2322fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2323fcf5ef2aSThomas Huth 2324c03a0fd1SRichard Henderson switch (da->type) { 2325fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2326fcf5ef2aSThomas Huth break; 2327fcf5ef2aSThomas Huth 2328fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2329ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2330ebbbec92SRichard Henderson { 2331ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2332ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2333ebbbec92SRichard Henderson 2334ebbbec92SRichard Henderson /* 2335ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2336ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2337ebbbec92SRichard Henderson * the order of the construction. 2338ebbbec92SRichard Henderson */ 2339ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2340ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2341ebbbec92SRichard Henderson } else { 2342ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2343ebbbec92SRichard Henderson } 2344ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2345ebbbec92SRichard Henderson } 2346fcf5ef2aSThomas Huth break; 2347ebbbec92SRichard Henderson #else 2348ebbbec92SRichard Henderson g_assert_not_reached(); 2349ebbbec92SRichard Henderson #endif 2350fcf5ef2aSThomas Huth 2351fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2352fcf5ef2aSThomas Huth { 2353fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2354fcf5ef2aSThomas Huth 2355fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2356fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2357fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2358c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2359a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2360fcf5ef2aSThomas Huth } else { 2361a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2362fcf5ef2aSThomas Huth } 2363c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2364fcf5ef2aSThomas Huth } 2365fcf5ef2aSThomas Huth break; 2366fcf5ef2aSThomas Huth 2367a76779eeSRichard Henderson case GET_ASI_BFILL: 2368a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 2369a76779eeSRichard Henderson /* Store 32 bytes of T64 to ADDR. */ 2370a76779eeSRichard Henderson /* ??? The original qemu code suggests 8-byte alignment, dropping 2371a76779eeSRichard Henderson the low bits, but the only place I can see this used is in the 2372a76779eeSRichard Henderson Linux kernel with 32 byte alignment, which would make more sense 2373a76779eeSRichard Henderson as a cacheline-style operation. */ 2374a76779eeSRichard Henderson { 2375a76779eeSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 2376a76779eeSRichard Henderson TCGv d_addr = tcg_temp_new(); 2377a76779eeSRichard Henderson TCGv eight = tcg_constant_tl(8); 2378a76779eeSRichard Henderson int i; 2379a76779eeSRichard Henderson 2380a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2381a76779eeSRichard Henderson tcg_gen_andi_tl(d_addr, addr, -8); 2382a76779eeSRichard Henderson for (i = 0; i < 32; i += 8) { 2383c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop); 2384a76779eeSRichard Henderson tcg_gen_add_tl(d_addr, d_addr, eight); 2385a76779eeSRichard Henderson } 2386a76779eeSRichard Henderson } 2387a76779eeSRichard Henderson break; 2388a76779eeSRichard Henderson 2389fcf5ef2aSThomas Huth default: 2390fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2391fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2392fcf5ef2aSThomas Huth { 2393c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2394c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2395fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2396fcf5ef2aSThomas Huth 2397fcf5ef2aSThomas Huth /* See above. */ 2398c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2399a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2400fcf5ef2aSThomas Huth } else { 2401a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2402fcf5ef2aSThomas Huth } 2403fcf5ef2aSThomas Huth 2404fcf5ef2aSThomas Huth save_state(dc); 2405ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2406fcf5ef2aSThomas Huth } 2407fcf5ef2aSThomas Huth break; 2408fcf5ef2aSThomas Huth } 2409fcf5ef2aSThomas Huth } 2410fcf5ef2aSThomas Huth 2411fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2412fcf5ef2aSThomas Huth { 2413f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2414fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2415fcf5ef2aSThomas Huth 2416fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2417fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2418fcf5ef2aSThomas Huth the later. */ 2419fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2420fcf5ef2aSThomas Huth if (cmp->is_bool) { 2421fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2422fcf5ef2aSThomas Huth } else { 2423fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2424fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2425fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2426fcf5ef2aSThomas Huth } 2427fcf5ef2aSThomas Huth 2428fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2429fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2430fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 243100ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2432fcf5ef2aSThomas Huth 2433fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2434fcf5ef2aSThomas Huth 2435fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2436f7ec8155SRichard Henderson #else 2437f7ec8155SRichard Henderson qemu_build_not_reached(); 2438f7ec8155SRichard Henderson #endif 2439fcf5ef2aSThomas Huth } 2440fcf5ef2aSThomas Huth 2441fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2442fcf5ef2aSThomas Huth { 2443f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2444fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2445fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2446fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2447fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2448fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2449f7ec8155SRichard Henderson #else 2450f7ec8155SRichard Henderson qemu_build_not_reached(); 2451f7ec8155SRichard Henderson #endif 2452fcf5ef2aSThomas Huth } 2453fcf5ef2aSThomas Huth 2454fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2455fcf5ef2aSThomas Huth { 2456f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2457fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2458fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2459fcf5ef2aSThomas Huth 2460fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2461fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2462fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2463fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2464fcf5ef2aSThomas Huth 2465fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2466f7ec8155SRichard Henderson #else 2467f7ec8155SRichard Henderson qemu_build_not_reached(); 2468f7ec8155SRichard Henderson #endif 2469fcf5ef2aSThomas Huth } 2470fcf5ef2aSThomas Huth 2471f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 24725d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2473fcf5ef2aSThomas Huth { 2474fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2475fcf5ef2aSThomas Huth 2476fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2477ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2478fcf5ef2aSThomas Huth 2479fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2480fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2481fcf5ef2aSThomas Huth 2482fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2483fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2484ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2485fcf5ef2aSThomas Huth 2486fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2487fcf5ef2aSThomas Huth { 2488fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2489fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2490fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2491fcf5ef2aSThomas Huth } 2492fcf5ef2aSThomas Huth } 2493fcf5ef2aSThomas Huth #endif 2494fcf5ef2aSThomas Huth 249506c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 249606c060d9SRichard Henderson { 249706c060d9SRichard Henderson return DFPREG(x); 249806c060d9SRichard Henderson } 249906c060d9SRichard Henderson 250006c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 250106c060d9SRichard Henderson { 250206c060d9SRichard Henderson return QFPREG(x); 250306c060d9SRichard Henderson } 250406c060d9SRichard Henderson 2505878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2506878cc677SRichard Henderson #include "decode-insns.c.inc" 2507878cc677SRichard Henderson 2508878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2509878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2510878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2511878cc677SRichard Henderson 2512878cc677SRichard Henderson #define avail_ALL(C) true 2513878cc677SRichard Henderson #ifdef TARGET_SPARC64 2514878cc677SRichard Henderson # define avail_32(C) false 2515af25071cSRichard Henderson # define avail_ASR17(C) false 2516d0a11d25SRichard Henderson # define avail_CASA(C) true 2517c2636853SRichard Henderson # define avail_DIV(C) true 2518b5372650SRichard Henderson # define avail_MUL(C) true 25190faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2520878cc677SRichard Henderson # define avail_64(C) true 25215d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2522af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2523b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2524b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2525878cc677SRichard Henderson #else 2526878cc677SRichard Henderson # define avail_32(C) true 2527af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2528d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2529c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2530b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 25310faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2532878cc677SRichard Henderson # define avail_64(C) false 25335d617bfbSRichard Henderson # define avail_GL(C) false 2534af25071cSRichard Henderson # define avail_HYPV(C) false 2535b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2536b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2537878cc677SRichard Henderson #endif 2538878cc677SRichard Henderson 2539878cc677SRichard Henderson /* Default case for non jump instructions. */ 2540878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2541878cc677SRichard Henderson { 2542878cc677SRichard Henderson if (dc->npc & 3) { 2543878cc677SRichard Henderson switch (dc->npc) { 2544878cc677SRichard Henderson case DYNAMIC_PC: 2545878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2546878cc677SRichard Henderson dc->pc = dc->npc; 2547878cc677SRichard Henderson gen_op_next_insn(); 2548878cc677SRichard Henderson break; 2549878cc677SRichard Henderson case JUMP_PC: 2550878cc677SRichard Henderson /* we can do a static jump */ 2551878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2552878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2553878cc677SRichard Henderson break; 2554878cc677SRichard Henderson default: 2555878cc677SRichard Henderson g_assert_not_reached(); 2556878cc677SRichard Henderson } 2557878cc677SRichard Henderson } else { 2558878cc677SRichard Henderson dc->pc = dc->npc; 2559878cc677SRichard Henderson dc->npc = dc->npc + 4; 2560878cc677SRichard Henderson } 2561878cc677SRichard Henderson return true; 2562878cc677SRichard Henderson } 2563878cc677SRichard Henderson 25646d2a0768SRichard Henderson /* 25656d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 25666d2a0768SRichard Henderson */ 25676d2a0768SRichard Henderson 2568276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2569276567aaSRichard Henderson { 2570276567aaSRichard Henderson if (annul) { 2571276567aaSRichard Henderson dc->pc = dc->npc + 4; 2572276567aaSRichard Henderson dc->npc = dc->pc + 4; 2573276567aaSRichard Henderson } else { 2574276567aaSRichard Henderson dc->pc = dc->npc; 2575276567aaSRichard Henderson dc->npc = dc->pc + 4; 2576276567aaSRichard Henderson } 2577276567aaSRichard Henderson return true; 2578276567aaSRichard Henderson } 2579276567aaSRichard Henderson 2580276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2581276567aaSRichard Henderson target_ulong dest) 2582276567aaSRichard Henderson { 2583276567aaSRichard Henderson if (annul) { 2584276567aaSRichard Henderson dc->pc = dest; 2585276567aaSRichard Henderson dc->npc = dest + 4; 2586276567aaSRichard Henderson } else { 2587276567aaSRichard Henderson dc->pc = dc->npc; 2588276567aaSRichard Henderson dc->npc = dest; 2589276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2590276567aaSRichard Henderson } 2591276567aaSRichard Henderson return true; 2592276567aaSRichard Henderson } 2593276567aaSRichard Henderson 25949d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 25959d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2596276567aaSRichard Henderson { 25976b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 25986b3e4cc6SRichard Henderson 2599276567aaSRichard Henderson if (annul) { 26006b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 26016b3e4cc6SRichard Henderson 26029d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 26036b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 26046b3e4cc6SRichard Henderson gen_set_label(l1); 26056b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 26066b3e4cc6SRichard Henderson 26076b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2608276567aaSRichard Henderson } else { 26096b3e4cc6SRichard Henderson if (npc & 3) { 26106b3e4cc6SRichard Henderson switch (npc) { 26116b3e4cc6SRichard Henderson case DYNAMIC_PC: 26126b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 26136b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 26146b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 26159d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 26169d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 26176b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 26186b3e4cc6SRichard Henderson dc->pc = npc; 26196b3e4cc6SRichard Henderson break; 26206b3e4cc6SRichard Henderson default: 26216b3e4cc6SRichard Henderson g_assert_not_reached(); 26226b3e4cc6SRichard Henderson } 26236b3e4cc6SRichard Henderson } else { 26246b3e4cc6SRichard Henderson dc->pc = npc; 26256b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 26266b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 26276b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 26289d4e2bc7SRichard Henderson if (cmp->is_bool) { 26299d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 26309d4e2bc7SRichard Henderson } else { 26319d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 26329d4e2bc7SRichard Henderson } 26336b3e4cc6SRichard Henderson } 2634276567aaSRichard Henderson } 2635276567aaSRichard Henderson return true; 2636276567aaSRichard Henderson } 2637276567aaSRichard Henderson 2638af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2639af25071cSRichard Henderson { 2640af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2641af25071cSRichard Henderson return true; 2642af25071cSRichard Henderson } 2643af25071cSRichard Henderson 264406c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 264506c060d9SRichard Henderson { 264606c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 264706c060d9SRichard Henderson return true; 264806c060d9SRichard Henderson } 264906c060d9SRichard Henderson 265006c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 265106c060d9SRichard Henderson { 265206c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 265306c060d9SRichard Henderson return false; 265406c060d9SRichard Henderson } 265506c060d9SRichard Henderson return raise_unimpfpop(dc); 265606c060d9SRichard Henderson } 265706c060d9SRichard Henderson 2658276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2659276567aaSRichard Henderson { 2660276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 26611ea9c62aSRichard Henderson DisasCompare cmp; 2662276567aaSRichard Henderson 2663276567aaSRichard Henderson switch (a->cond) { 2664276567aaSRichard Henderson case 0x0: 2665276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 2666276567aaSRichard Henderson case 0x8: 2667276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 2668276567aaSRichard Henderson default: 2669276567aaSRichard Henderson flush_cond(dc); 26701ea9c62aSRichard Henderson 26711ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 26729d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2673276567aaSRichard Henderson } 2674276567aaSRichard Henderson } 2675276567aaSRichard Henderson 2676276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2677276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2678276567aaSRichard Henderson 267945196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 268045196ea4SRichard Henderson { 268145196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2682d5471936SRichard Henderson DisasCompare cmp; 268345196ea4SRichard Henderson 268445196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 268545196ea4SRichard Henderson return true; 268645196ea4SRichard Henderson } 268745196ea4SRichard Henderson switch (a->cond) { 268845196ea4SRichard Henderson case 0x0: 268945196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 269045196ea4SRichard Henderson case 0x8: 269145196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 269245196ea4SRichard Henderson default: 269345196ea4SRichard Henderson flush_cond(dc); 2694d5471936SRichard Henderson 2695d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 26969d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 269745196ea4SRichard Henderson } 269845196ea4SRichard Henderson } 269945196ea4SRichard Henderson 270045196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 270145196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 270245196ea4SRichard Henderson 2703ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2704ab9ffe98SRichard Henderson { 2705ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 2706ab9ffe98SRichard Henderson DisasCompare cmp; 2707ab9ffe98SRichard Henderson 2708ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2709ab9ffe98SRichard Henderson return false; 2710ab9ffe98SRichard Henderson } 2711ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 2712ab9ffe98SRichard Henderson return false; 2713ab9ffe98SRichard Henderson } 2714ab9ffe98SRichard Henderson 2715ab9ffe98SRichard Henderson flush_cond(dc); 2716ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 27179d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 2718ab9ffe98SRichard Henderson } 2719ab9ffe98SRichard Henderson 272023ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 272123ada1b1SRichard Henderson { 272223ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 272323ada1b1SRichard Henderson 272423ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 272523ada1b1SRichard Henderson gen_mov_pc_npc(dc); 272623ada1b1SRichard Henderson dc->npc = target; 272723ada1b1SRichard Henderson return true; 272823ada1b1SRichard Henderson } 272923ada1b1SRichard Henderson 273045196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 273145196ea4SRichard Henderson { 273245196ea4SRichard Henderson /* 273345196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 273445196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 273545196ea4SRichard Henderson */ 273645196ea4SRichard Henderson #ifdef TARGET_SPARC64 273745196ea4SRichard Henderson return false; 273845196ea4SRichard Henderson #else 273945196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 274045196ea4SRichard Henderson return true; 274145196ea4SRichard Henderson #endif 274245196ea4SRichard Henderson } 274345196ea4SRichard Henderson 27446d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 27456d2a0768SRichard Henderson { 27466d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 27476d2a0768SRichard Henderson if (a->rd) { 27486d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 27496d2a0768SRichard Henderson } 27506d2a0768SRichard Henderson return advance_pc(dc); 27516d2a0768SRichard Henderson } 27526d2a0768SRichard Henderson 27530faef01bSRichard Henderson /* 27540faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 27550faef01bSRichard Henderson */ 27560faef01bSRichard Henderson 275730376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 275830376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 275930376636SRichard Henderson { 276030376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 276130376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 276230376636SRichard Henderson DisasCompare cmp; 276330376636SRichard Henderson TCGLabel *lab; 276430376636SRichard Henderson TCGv_i32 trap; 276530376636SRichard Henderson 276630376636SRichard Henderson /* Trap never. */ 276730376636SRichard Henderson if (cond == 0) { 276830376636SRichard Henderson return advance_pc(dc); 276930376636SRichard Henderson } 277030376636SRichard Henderson 277130376636SRichard Henderson /* 277230376636SRichard Henderson * Immediate traps are the most common case. Since this value is 277330376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 277430376636SRichard Henderson */ 277530376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 277630376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 277730376636SRichard Henderson } else { 277830376636SRichard Henderson trap = tcg_temp_new_i32(); 277930376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 278030376636SRichard Henderson if (imm) { 278130376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 278230376636SRichard Henderson } else { 278330376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 278430376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 278530376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 278630376636SRichard Henderson } 278730376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 278830376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 278930376636SRichard Henderson } 279030376636SRichard Henderson 279130376636SRichard Henderson /* Trap always. */ 279230376636SRichard Henderson if (cond == 8) { 279330376636SRichard Henderson save_state(dc); 279430376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 279530376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 279630376636SRichard Henderson return true; 279730376636SRichard Henderson } 279830376636SRichard Henderson 279930376636SRichard Henderson /* Conditional trap. */ 280030376636SRichard Henderson flush_cond(dc); 280130376636SRichard Henderson lab = delay_exceptionv(dc, trap); 280230376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 280330376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 280430376636SRichard Henderson 280530376636SRichard Henderson return advance_pc(dc); 280630376636SRichard Henderson } 280730376636SRichard Henderson 280830376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 280930376636SRichard Henderson { 281030376636SRichard Henderson if (avail_32(dc) && a->cc) { 281130376636SRichard Henderson return false; 281230376636SRichard Henderson } 281330376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 281430376636SRichard Henderson } 281530376636SRichard Henderson 281630376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 281730376636SRichard Henderson { 281830376636SRichard Henderson if (avail_64(dc)) { 281930376636SRichard Henderson return false; 282030376636SRichard Henderson } 282130376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 282230376636SRichard Henderson } 282330376636SRichard Henderson 282430376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 282530376636SRichard Henderson { 282630376636SRichard Henderson if (avail_32(dc)) { 282730376636SRichard Henderson return false; 282830376636SRichard Henderson } 282930376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 283030376636SRichard Henderson } 283130376636SRichard Henderson 2832af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2833af25071cSRichard Henderson { 2834af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2835af25071cSRichard Henderson return advance_pc(dc); 2836af25071cSRichard Henderson } 2837af25071cSRichard Henderson 2838af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2839af25071cSRichard Henderson { 2840af25071cSRichard Henderson if (avail_32(dc)) { 2841af25071cSRichard Henderson return false; 2842af25071cSRichard Henderson } 2843af25071cSRichard Henderson if (a->mmask) { 2844af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2845af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2846af25071cSRichard Henderson } 2847af25071cSRichard Henderson if (a->cmask) { 2848af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2849af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2850af25071cSRichard Henderson } 2851af25071cSRichard Henderson return advance_pc(dc); 2852af25071cSRichard Henderson } 2853af25071cSRichard Henderson 2854af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2855af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2856af25071cSRichard Henderson { 2857af25071cSRichard Henderson if (!priv) { 2858af25071cSRichard Henderson return raise_priv(dc); 2859af25071cSRichard Henderson } 2860af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2861af25071cSRichard Henderson return advance_pc(dc); 2862af25071cSRichard Henderson } 2863af25071cSRichard Henderson 2864af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2865af25071cSRichard Henderson { 2866af25071cSRichard Henderson return cpu_y; 2867af25071cSRichard Henderson } 2868af25071cSRichard Henderson 2869af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 2870af25071cSRichard Henderson { 2871af25071cSRichard Henderson /* 2872af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 2873af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 2874af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 2875af25071cSRichard Henderson */ 2876af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 2877af25071cSRichard Henderson return false; 2878af25071cSRichard Henderson } 2879af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 2880af25071cSRichard Henderson } 2881af25071cSRichard Henderson 2882af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 2883af25071cSRichard Henderson { 2884af25071cSRichard Henderson uint32_t val; 2885af25071cSRichard Henderson 2886af25071cSRichard Henderson /* 2887af25071cSRichard Henderson * TODO: There are many more fields to be filled, 2888af25071cSRichard Henderson * some of which are writable. 2889af25071cSRichard Henderson */ 2890af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 2891af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 2892af25071cSRichard Henderson 2893af25071cSRichard Henderson return tcg_constant_tl(val); 2894af25071cSRichard Henderson } 2895af25071cSRichard Henderson 2896af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 2897af25071cSRichard Henderson 2898af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 2899af25071cSRichard Henderson { 2900af25071cSRichard Henderson update_psr(dc); 2901af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 2902af25071cSRichard Henderson return dst; 2903af25071cSRichard Henderson } 2904af25071cSRichard Henderson 2905af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 2906af25071cSRichard Henderson 2907af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 2908af25071cSRichard Henderson { 2909af25071cSRichard Henderson #ifdef TARGET_SPARC64 2910af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 2911af25071cSRichard Henderson #else 2912af25071cSRichard Henderson qemu_build_not_reached(); 2913af25071cSRichard Henderson #endif 2914af25071cSRichard Henderson } 2915af25071cSRichard Henderson 2916af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 2917af25071cSRichard Henderson 2918af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 2919af25071cSRichard Henderson { 2920af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2921af25071cSRichard Henderson 2922af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 2923af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2924af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2925af25071cSRichard Henderson } 2926af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2927af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2928af25071cSRichard Henderson return dst; 2929af25071cSRichard Henderson } 2930af25071cSRichard Henderson 2931af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2932af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 2933af25071cSRichard Henderson 2934af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 2935af25071cSRichard Henderson { 2936af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 2937af25071cSRichard Henderson } 2938af25071cSRichard Henderson 2939af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 2940af25071cSRichard Henderson 2941af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 2942af25071cSRichard Henderson { 2943af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 2944af25071cSRichard Henderson return dst; 2945af25071cSRichard Henderson } 2946af25071cSRichard Henderson 2947af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 2948af25071cSRichard Henderson 2949af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 2950af25071cSRichard Henderson { 2951af25071cSRichard Henderson gen_trap_ifnofpu(dc); 2952af25071cSRichard Henderson return cpu_gsr; 2953af25071cSRichard Henderson } 2954af25071cSRichard Henderson 2955af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 2956af25071cSRichard Henderson 2957af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 2958af25071cSRichard Henderson { 2959af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 2960af25071cSRichard Henderson return dst; 2961af25071cSRichard Henderson } 2962af25071cSRichard Henderson 2963af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 2964af25071cSRichard Henderson 2965af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 2966af25071cSRichard Henderson { 2967577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 2968577efa45SRichard Henderson return dst; 2969af25071cSRichard Henderson } 2970af25071cSRichard Henderson 2971af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2972af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 2973af25071cSRichard Henderson 2974af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 2975af25071cSRichard Henderson { 2976af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2977af25071cSRichard Henderson 2978af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 2979af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2980af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2981af25071cSRichard Henderson } 2982af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2983af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2984af25071cSRichard Henderson return dst; 2985af25071cSRichard Henderson } 2986af25071cSRichard Henderson 2987af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2988af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 2989af25071cSRichard Henderson 2990af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 2991af25071cSRichard Henderson { 2992577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 2993577efa45SRichard Henderson return dst; 2994af25071cSRichard Henderson } 2995af25071cSRichard Henderson 2996af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 2997af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 2998af25071cSRichard Henderson 2999af25071cSRichard Henderson /* 3000af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3001af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3002af25071cSRichard Henderson * this ASR as impl. dep 3003af25071cSRichard Henderson */ 3004af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3005af25071cSRichard Henderson { 3006af25071cSRichard Henderson return tcg_constant_tl(1); 3007af25071cSRichard Henderson } 3008af25071cSRichard Henderson 3009af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3010af25071cSRichard Henderson 3011668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3012668bb9b7SRichard Henderson { 3013668bb9b7SRichard Henderson update_psr(dc); 3014668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3015668bb9b7SRichard Henderson return dst; 3016668bb9b7SRichard Henderson } 3017668bb9b7SRichard Henderson 3018668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3019668bb9b7SRichard Henderson 3020668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3021668bb9b7SRichard Henderson { 3022668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3023668bb9b7SRichard Henderson return dst; 3024668bb9b7SRichard Henderson } 3025668bb9b7SRichard Henderson 3026668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3027668bb9b7SRichard Henderson 3028668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3029668bb9b7SRichard Henderson { 3030668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3031668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3032668bb9b7SRichard Henderson 3033668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3034668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3035668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3036668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3037668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3038668bb9b7SRichard Henderson 3039668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3040668bb9b7SRichard Henderson return dst; 3041668bb9b7SRichard Henderson } 3042668bb9b7SRichard Henderson 3043668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3044668bb9b7SRichard Henderson 3045668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3046668bb9b7SRichard Henderson { 30472da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 30482da789deSRichard Henderson return dst; 3049668bb9b7SRichard Henderson } 3050668bb9b7SRichard Henderson 3051668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3052668bb9b7SRichard Henderson 3053668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3054668bb9b7SRichard Henderson { 30552da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 30562da789deSRichard Henderson return dst; 3057668bb9b7SRichard Henderson } 3058668bb9b7SRichard Henderson 3059668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3060668bb9b7SRichard Henderson 3061668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3062668bb9b7SRichard Henderson { 30632da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 30642da789deSRichard Henderson return dst; 3065668bb9b7SRichard Henderson } 3066668bb9b7SRichard Henderson 3067668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3068668bb9b7SRichard Henderson 3069668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3070668bb9b7SRichard Henderson { 3071577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3072577efa45SRichard Henderson return dst; 3073668bb9b7SRichard Henderson } 3074668bb9b7SRichard Henderson 3075668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3076668bb9b7SRichard Henderson do_rdhstick_cmpr) 3077668bb9b7SRichard Henderson 30785d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 30795d617bfbSRichard Henderson { 3080cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3081cd6269f7SRichard Henderson return dst; 30825d617bfbSRichard Henderson } 30835d617bfbSRichard Henderson 30845d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 30855d617bfbSRichard Henderson 30865d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 30875d617bfbSRichard Henderson { 30885d617bfbSRichard Henderson #ifdef TARGET_SPARC64 30895d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30905d617bfbSRichard Henderson 30915d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30925d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 30935d617bfbSRichard Henderson return dst; 30945d617bfbSRichard Henderson #else 30955d617bfbSRichard Henderson qemu_build_not_reached(); 30965d617bfbSRichard Henderson #endif 30975d617bfbSRichard Henderson } 30985d617bfbSRichard Henderson 30995d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 31005d617bfbSRichard Henderson 31015d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 31025d617bfbSRichard Henderson { 31035d617bfbSRichard Henderson #ifdef TARGET_SPARC64 31045d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31055d617bfbSRichard Henderson 31065d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31075d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 31085d617bfbSRichard Henderson return dst; 31095d617bfbSRichard Henderson #else 31105d617bfbSRichard Henderson qemu_build_not_reached(); 31115d617bfbSRichard Henderson #endif 31125d617bfbSRichard Henderson } 31135d617bfbSRichard Henderson 31145d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 31155d617bfbSRichard Henderson 31165d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 31175d617bfbSRichard Henderson { 31185d617bfbSRichard Henderson #ifdef TARGET_SPARC64 31195d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31205d617bfbSRichard Henderson 31215d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31225d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 31235d617bfbSRichard Henderson return dst; 31245d617bfbSRichard Henderson #else 31255d617bfbSRichard Henderson qemu_build_not_reached(); 31265d617bfbSRichard Henderson #endif 31275d617bfbSRichard Henderson } 31285d617bfbSRichard Henderson 31295d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 31305d617bfbSRichard Henderson 31315d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 31325d617bfbSRichard Henderson { 31335d617bfbSRichard Henderson #ifdef TARGET_SPARC64 31345d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31355d617bfbSRichard Henderson 31365d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31375d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 31385d617bfbSRichard Henderson return dst; 31395d617bfbSRichard Henderson #else 31405d617bfbSRichard Henderson qemu_build_not_reached(); 31415d617bfbSRichard Henderson #endif 31425d617bfbSRichard Henderson } 31435d617bfbSRichard Henderson 31445d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 31455d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 31465d617bfbSRichard Henderson 31475d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 31485d617bfbSRichard Henderson { 31495d617bfbSRichard Henderson return cpu_tbr; 31505d617bfbSRichard Henderson } 31515d617bfbSRichard Henderson 3152e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 31535d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 31545d617bfbSRichard Henderson 31555d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 31565d617bfbSRichard Henderson { 31575d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 31585d617bfbSRichard Henderson return dst; 31595d617bfbSRichard Henderson } 31605d617bfbSRichard Henderson 31615d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 31625d617bfbSRichard Henderson 31635d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 31645d617bfbSRichard Henderson { 31655d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 31665d617bfbSRichard Henderson return dst; 31675d617bfbSRichard Henderson } 31685d617bfbSRichard Henderson 31695d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 31705d617bfbSRichard Henderson 31715d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 31725d617bfbSRichard Henderson { 31735d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 31745d617bfbSRichard Henderson return dst; 31755d617bfbSRichard Henderson } 31765d617bfbSRichard Henderson 31775d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 31785d617bfbSRichard Henderson 31795d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 31805d617bfbSRichard Henderson { 31815d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 31825d617bfbSRichard Henderson return dst; 31835d617bfbSRichard Henderson } 31845d617bfbSRichard Henderson 31855d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 31865d617bfbSRichard Henderson 31875d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 31885d617bfbSRichard Henderson { 31895d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 31905d617bfbSRichard Henderson return dst; 31915d617bfbSRichard Henderson } 31925d617bfbSRichard Henderson 31935d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 31945d617bfbSRichard Henderson 31955d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 31965d617bfbSRichard Henderson { 31975d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 31985d617bfbSRichard Henderson return dst; 31995d617bfbSRichard Henderson } 32005d617bfbSRichard Henderson 32015d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 32025d617bfbSRichard Henderson do_rdcanrestore) 32035d617bfbSRichard Henderson 32045d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 32055d617bfbSRichard Henderson { 32065d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 32075d617bfbSRichard Henderson return dst; 32085d617bfbSRichard Henderson } 32095d617bfbSRichard Henderson 32105d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 32115d617bfbSRichard Henderson 32125d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 32135d617bfbSRichard Henderson { 32145d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 32155d617bfbSRichard Henderson return dst; 32165d617bfbSRichard Henderson } 32175d617bfbSRichard Henderson 32185d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 32195d617bfbSRichard Henderson 32205d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 32215d617bfbSRichard Henderson { 32225d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 32235d617bfbSRichard Henderson return dst; 32245d617bfbSRichard Henderson } 32255d617bfbSRichard Henderson 32265d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 32275d617bfbSRichard Henderson 32285d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 32295d617bfbSRichard Henderson { 32305d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 32315d617bfbSRichard Henderson return dst; 32325d617bfbSRichard Henderson } 32335d617bfbSRichard Henderson 32345d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 32355d617bfbSRichard Henderson 32365d617bfbSRichard Henderson /* UA2005 strand status */ 32375d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 32385d617bfbSRichard Henderson { 32392da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 32402da789deSRichard Henderson return dst; 32415d617bfbSRichard Henderson } 32425d617bfbSRichard Henderson 32435d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 32445d617bfbSRichard Henderson 32455d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 32465d617bfbSRichard Henderson { 32472da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 32482da789deSRichard Henderson return dst; 32495d617bfbSRichard Henderson } 32505d617bfbSRichard Henderson 32515d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 32525d617bfbSRichard Henderson 3253e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3254e8325dc0SRichard Henderson { 3255e8325dc0SRichard Henderson if (avail_64(dc)) { 3256e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3257e8325dc0SRichard Henderson return advance_pc(dc); 3258e8325dc0SRichard Henderson } 3259e8325dc0SRichard Henderson return false; 3260e8325dc0SRichard Henderson } 3261e8325dc0SRichard Henderson 32620faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 32630faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 32640faef01bSRichard Henderson { 32650faef01bSRichard Henderson TCGv src; 32660faef01bSRichard Henderson 32670faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 32680faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 32690faef01bSRichard Henderson return false; 32700faef01bSRichard Henderson } 32710faef01bSRichard Henderson if (!priv) { 32720faef01bSRichard Henderson return raise_priv(dc); 32730faef01bSRichard Henderson } 32740faef01bSRichard Henderson 32750faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 32760faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 32770faef01bSRichard Henderson } else { 32780faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 32790faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 32800faef01bSRichard Henderson src = src1; 32810faef01bSRichard Henderson } else { 32820faef01bSRichard Henderson src = tcg_temp_new(); 32830faef01bSRichard Henderson if (a->imm) { 32840faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 32850faef01bSRichard Henderson } else { 32860faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 32870faef01bSRichard Henderson } 32880faef01bSRichard Henderson } 32890faef01bSRichard Henderson } 32900faef01bSRichard Henderson func(dc, src); 32910faef01bSRichard Henderson return advance_pc(dc); 32920faef01bSRichard Henderson } 32930faef01bSRichard Henderson 32940faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 32950faef01bSRichard Henderson { 32960faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 32970faef01bSRichard Henderson } 32980faef01bSRichard Henderson 32990faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 33000faef01bSRichard Henderson 33010faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 33020faef01bSRichard Henderson { 33030faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 33040faef01bSRichard Henderson } 33050faef01bSRichard Henderson 33060faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 33070faef01bSRichard Henderson 33080faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 33090faef01bSRichard Henderson { 33100faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 33110faef01bSRichard Henderson 33120faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 33130faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 33140faef01bSRichard Henderson /* End TB to notice changed ASI. */ 33150faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33160faef01bSRichard Henderson } 33170faef01bSRichard Henderson 33180faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 33190faef01bSRichard Henderson 33200faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 33210faef01bSRichard Henderson { 33220faef01bSRichard Henderson #ifdef TARGET_SPARC64 33230faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 33240faef01bSRichard Henderson dc->fprs_dirty = 0; 33250faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33260faef01bSRichard Henderson #else 33270faef01bSRichard Henderson qemu_build_not_reached(); 33280faef01bSRichard Henderson #endif 33290faef01bSRichard Henderson } 33300faef01bSRichard Henderson 33310faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 33320faef01bSRichard Henderson 33330faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 33340faef01bSRichard Henderson { 33350faef01bSRichard Henderson gen_trap_ifnofpu(dc); 33360faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 33370faef01bSRichard Henderson } 33380faef01bSRichard Henderson 33390faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 33400faef01bSRichard Henderson 33410faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 33420faef01bSRichard Henderson { 33430faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 33440faef01bSRichard Henderson } 33450faef01bSRichard Henderson 33460faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 33470faef01bSRichard Henderson 33480faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 33490faef01bSRichard Henderson { 33500faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 33510faef01bSRichard Henderson } 33520faef01bSRichard Henderson 33530faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 33540faef01bSRichard Henderson 33550faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 33560faef01bSRichard Henderson { 33570faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 33580faef01bSRichard Henderson } 33590faef01bSRichard Henderson 33600faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 33610faef01bSRichard Henderson 33620faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 33630faef01bSRichard Henderson { 33640faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 33650faef01bSRichard Henderson 3366577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3367577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 33680faef01bSRichard Henderson translator_io_start(&dc->base); 3369577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 33700faef01bSRichard Henderson /* End TB to handle timer interrupt */ 33710faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33720faef01bSRichard Henderson } 33730faef01bSRichard Henderson 33740faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 33750faef01bSRichard Henderson 33760faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 33770faef01bSRichard Henderson { 33780faef01bSRichard Henderson #ifdef TARGET_SPARC64 33790faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 33800faef01bSRichard Henderson 33810faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 33820faef01bSRichard Henderson translator_io_start(&dc->base); 33830faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 33840faef01bSRichard Henderson /* End TB to handle timer interrupt */ 33850faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33860faef01bSRichard Henderson #else 33870faef01bSRichard Henderson qemu_build_not_reached(); 33880faef01bSRichard Henderson #endif 33890faef01bSRichard Henderson } 33900faef01bSRichard Henderson 33910faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 33920faef01bSRichard Henderson 33930faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 33940faef01bSRichard Henderson { 33950faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 33960faef01bSRichard Henderson 3397577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3398577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 33990faef01bSRichard Henderson translator_io_start(&dc->base); 3400577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 34010faef01bSRichard Henderson /* End TB to handle timer interrupt */ 34020faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 34030faef01bSRichard Henderson } 34040faef01bSRichard Henderson 34050faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 34060faef01bSRichard Henderson 34070faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 34080faef01bSRichard Henderson { 34090faef01bSRichard Henderson save_state(dc); 34100faef01bSRichard Henderson gen_helper_power_down(tcg_env); 34110faef01bSRichard Henderson } 34120faef01bSRichard Henderson 34130faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 34140faef01bSRichard Henderson 341525524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 341625524734SRichard Henderson { 341725524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 341825524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 341925524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 342025524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 342125524734SRichard Henderson } 342225524734SRichard Henderson 342325524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 342425524734SRichard Henderson 34259422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 34269422278eSRichard Henderson { 34279422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3428cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3429cd6269f7SRichard Henderson 3430cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3431cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 34329422278eSRichard Henderson } 34339422278eSRichard Henderson 34349422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 34359422278eSRichard Henderson 34369422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 34379422278eSRichard Henderson { 34389422278eSRichard Henderson #ifdef TARGET_SPARC64 34399422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34409422278eSRichard Henderson 34419422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34429422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 34439422278eSRichard Henderson #else 34449422278eSRichard Henderson qemu_build_not_reached(); 34459422278eSRichard Henderson #endif 34469422278eSRichard Henderson } 34479422278eSRichard Henderson 34489422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 34499422278eSRichard Henderson 34509422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 34519422278eSRichard Henderson { 34529422278eSRichard Henderson #ifdef TARGET_SPARC64 34539422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34549422278eSRichard Henderson 34559422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34569422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 34579422278eSRichard Henderson #else 34589422278eSRichard Henderson qemu_build_not_reached(); 34599422278eSRichard Henderson #endif 34609422278eSRichard Henderson } 34619422278eSRichard Henderson 34629422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 34639422278eSRichard Henderson 34649422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 34659422278eSRichard Henderson { 34669422278eSRichard Henderson #ifdef TARGET_SPARC64 34679422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34689422278eSRichard Henderson 34699422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34709422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 34719422278eSRichard Henderson #else 34729422278eSRichard Henderson qemu_build_not_reached(); 34739422278eSRichard Henderson #endif 34749422278eSRichard Henderson } 34759422278eSRichard Henderson 34769422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 34779422278eSRichard Henderson 34789422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 34799422278eSRichard Henderson { 34809422278eSRichard Henderson #ifdef TARGET_SPARC64 34819422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34829422278eSRichard Henderson 34839422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34849422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 34859422278eSRichard Henderson #else 34869422278eSRichard Henderson qemu_build_not_reached(); 34879422278eSRichard Henderson #endif 34889422278eSRichard Henderson } 34899422278eSRichard Henderson 34909422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 34919422278eSRichard Henderson 34929422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 34939422278eSRichard Henderson { 34949422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 34959422278eSRichard Henderson 34969422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 34979422278eSRichard Henderson translator_io_start(&dc->base); 34989422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 34999422278eSRichard Henderson /* End TB to handle timer interrupt */ 35009422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35019422278eSRichard Henderson } 35029422278eSRichard Henderson 35039422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 35049422278eSRichard Henderson 35059422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 35069422278eSRichard Henderson { 35079422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 35089422278eSRichard Henderson } 35099422278eSRichard Henderson 35109422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 35119422278eSRichard Henderson 35129422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 35139422278eSRichard Henderson { 35149422278eSRichard Henderson save_state(dc); 35159422278eSRichard Henderson if (translator_io_start(&dc->base)) { 35169422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35179422278eSRichard Henderson } 35189422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 35199422278eSRichard Henderson dc->npc = DYNAMIC_PC; 35209422278eSRichard Henderson } 35219422278eSRichard Henderson 35229422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 35239422278eSRichard Henderson 35249422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 35259422278eSRichard Henderson { 35269422278eSRichard Henderson save_state(dc); 35279422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 35289422278eSRichard Henderson dc->npc = DYNAMIC_PC; 35299422278eSRichard Henderson } 35309422278eSRichard Henderson 35319422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 35329422278eSRichard Henderson 35339422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 35349422278eSRichard Henderson { 35359422278eSRichard Henderson if (translator_io_start(&dc->base)) { 35369422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 35379422278eSRichard Henderson } 35389422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 35399422278eSRichard Henderson } 35409422278eSRichard Henderson 35419422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 35429422278eSRichard Henderson 35439422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 35449422278eSRichard Henderson { 35459422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 35469422278eSRichard Henderson } 35479422278eSRichard Henderson 35489422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 35499422278eSRichard Henderson 35509422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 35519422278eSRichard Henderson { 35529422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 35539422278eSRichard Henderson } 35549422278eSRichard Henderson 35559422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 35569422278eSRichard Henderson 35579422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 35589422278eSRichard Henderson { 35599422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 35609422278eSRichard Henderson } 35619422278eSRichard Henderson 35629422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 35639422278eSRichard Henderson 35649422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 35659422278eSRichard Henderson { 35669422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 35679422278eSRichard Henderson } 35689422278eSRichard Henderson 35699422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 35709422278eSRichard Henderson 35719422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 35729422278eSRichard Henderson { 35739422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 35749422278eSRichard Henderson } 35759422278eSRichard Henderson 35769422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 35779422278eSRichard Henderson 35789422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 35799422278eSRichard Henderson { 35809422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 35819422278eSRichard Henderson } 35829422278eSRichard Henderson 35839422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 35849422278eSRichard Henderson 35859422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 35869422278eSRichard Henderson { 35879422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 35889422278eSRichard Henderson } 35899422278eSRichard Henderson 35909422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 35919422278eSRichard Henderson 35929422278eSRichard Henderson /* UA2005 strand status */ 35939422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 35949422278eSRichard Henderson { 35952da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 35969422278eSRichard Henderson } 35979422278eSRichard Henderson 35989422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 35999422278eSRichard Henderson 3600bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3601bb97f2f5SRichard Henderson 3602bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3603bb97f2f5SRichard Henderson { 3604bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3605bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3606bb97f2f5SRichard Henderson } 3607bb97f2f5SRichard Henderson 3608bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3609bb97f2f5SRichard Henderson 3610bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3611bb97f2f5SRichard Henderson { 3612bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3613bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3614bb97f2f5SRichard Henderson 3615bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3616bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3617bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3618bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3619bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3620bb97f2f5SRichard Henderson 3621bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3622bb97f2f5SRichard Henderson } 3623bb97f2f5SRichard Henderson 3624bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3625bb97f2f5SRichard Henderson 3626bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3627bb97f2f5SRichard Henderson { 36282da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3629bb97f2f5SRichard Henderson } 3630bb97f2f5SRichard Henderson 3631bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3632bb97f2f5SRichard Henderson 3633bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3634bb97f2f5SRichard Henderson { 36352da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3636bb97f2f5SRichard Henderson } 3637bb97f2f5SRichard Henderson 3638bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3639bb97f2f5SRichard Henderson 3640bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3641bb97f2f5SRichard Henderson { 3642bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3643bb97f2f5SRichard Henderson 3644577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3645bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3646bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3647577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3648bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3649bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3650bb97f2f5SRichard Henderson } 3651bb97f2f5SRichard Henderson 3652bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3653bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3654bb97f2f5SRichard Henderson 365525524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 365625524734SRichard Henderson { 365725524734SRichard Henderson if (!supervisor(dc)) { 365825524734SRichard Henderson return raise_priv(dc); 365925524734SRichard Henderson } 366025524734SRichard Henderson if (saved) { 366125524734SRichard Henderson gen_helper_saved(tcg_env); 366225524734SRichard Henderson } else { 366325524734SRichard Henderson gen_helper_restored(tcg_env); 366425524734SRichard Henderson } 366525524734SRichard Henderson return advance_pc(dc); 366625524734SRichard Henderson } 366725524734SRichard Henderson 366825524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 366925524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 367025524734SRichard Henderson 3671d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3672d3825800SRichard Henderson { 3673d3825800SRichard Henderson return advance_pc(dc); 3674d3825800SRichard Henderson } 3675d3825800SRichard Henderson 36760faef01bSRichard Henderson /* 36770faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 36780faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 36790faef01bSRichard Henderson */ 36805458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 36815458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 36820faef01bSRichard Henderson 3683428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3684428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 36852a45b736SRichard Henderson void (*funci)(TCGv, TCGv, target_long), 36862a45b736SRichard Henderson bool logic_cc) 3687428881deSRichard Henderson { 3688428881deSRichard Henderson TCGv dst, src1; 3689428881deSRichard Henderson 3690428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3691428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3692428881deSRichard Henderson return false; 3693428881deSRichard Henderson } 3694428881deSRichard Henderson 36952a45b736SRichard Henderson if (logic_cc) { 36962a45b736SRichard Henderson dst = cpu_cc_N; 36972a45b736SRichard Henderson } else if (a->cc && cc_op > CC_OP_FLAGS) { 3698428881deSRichard Henderson dst = cpu_cc_dst; 3699428881deSRichard Henderson } else { 3700428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3701428881deSRichard Henderson } 3702428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3703428881deSRichard Henderson 3704428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3705428881deSRichard Henderson if (funci) { 3706428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3707428881deSRichard Henderson } else { 3708428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3709428881deSRichard Henderson } 3710428881deSRichard Henderson } else { 3711428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3712428881deSRichard Henderson } 37132a45b736SRichard Henderson 37142a45b736SRichard Henderson if (logic_cc) { 37152a45b736SRichard Henderson if (TARGET_LONG_BITS == 64) { 37162a45b736SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 37172a45b736SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 37182a45b736SRichard Henderson } 37192a45b736SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 37202a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 37212a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_V, 0); 37222a45b736SRichard Henderson } 37232a45b736SRichard Henderson 3724428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3725428881deSRichard Henderson 3726428881deSRichard Henderson if (a->cc) { 3727428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 3728428881deSRichard Henderson dc->cc_op = cc_op; 3729428881deSRichard Henderson } 3730428881deSRichard Henderson return advance_pc(dc); 3731428881deSRichard Henderson } 3732428881deSRichard Henderson 3733428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 3734428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3735428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3736428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3737428881deSRichard Henderson { 3738428881deSRichard Henderson if (a->cc) { 373922188d7dSRichard Henderson assert(cc_op >= 0); 37402a45b736SRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL, false); 3741428881deSRichard Henderson } 37422a45b736SRichard Henderson return do_arith_int(dc, a, cc_op, func, funci, false); 3743428881deSRichard Henderson } 3744428881deSRichard Henderson 3745428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3746428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3747428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3748428881deSRichard Henderson { 37492a45b736SRichard Henderson return do_arith_int(dc, a, CC_OP_FLAGS, func, funci, a->cc); 3750428881deSRichard Henderson } 3751428881deSRichard Henderson 3752428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 3753428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 3754428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 3755428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 3756428881deSRichard Henderson 3757a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 3758a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 3759a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 3760a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 3761a9aba13dSRichard Henderson 3762428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3763428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3764428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3765428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3766428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3767428881deSRichard Henderson 376822188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3769b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3770b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 377122188d7dSRichard Henderson 37724ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 37734ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 3774*13260103SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_FLAGS, gen_op_udiv, NULL, gen_op_udivcc) 3775*13260103SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_FLAGS, gen_op_sdiv, NULL, gen_op_sdivcc) 37764ee85ea9SRichard Henderson 37779c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 37789c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 37799c6ec5bcSRichard Henderson 3780428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3781428881deSRichard Henderson { 3782428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3783428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3784428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3785428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3786428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3787428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3788428881deSRichard Henderson return false; 3789428881deSRichard Henderson } else { 3790428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3791428881deSRichard Henderson } 3792428881deSRichard Henderson return advance_pc(dc); 3793428881deSRichard Henderson } 3794428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3795428881deSRichard Henderson } 3796428881deSRichard Henderson 3797420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 3798420a187dSRichard Henderson { 3799420a187dSRichard Henderson switch (dc->cc_op) { 3800420a187dSRichard Henderson case CC_OP_ADD: 3801420a187dSRichard Henderson case CC_OP_TADD: 3802420a187dSRichard Henderson case CC_OP_TADDTV: 3803420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 3804420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 3805420a187dSRichard Henderson case CC_OP_SUB: 3806420a187dSRichard Henderson case CC_OP_TSUB: 3807420a187dSRichard Henderson case CC_OP_TSUBTV: 3808420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 3809420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 3810420a187dSRichard Henderson default: 3811420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 3812420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 3813420a187dSRichard Henderson } 3814420a187dSRichard Henderson } 3815420a187dSRichard Henderson 3816dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 3817dfebb950SRichard Henderson { 3818dfebb950SRichard Henderson switch (dc->cc_op) { 3819dfebb950SRichard Henderson case CC_OP_ADD: 3820dfebb950SRichard Henderson case CC_OP_TADD: 3821dfebb950SRichard Henderson case CC_OP_TADDTV: 3822dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 3823dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 3824dfebb950SRichard Henderson case CC_OP_SUB: 3825dfebb950SRichard Henderson case CC_OP_TSUB: 3826dfebb950SRichard Henderson case CC_OP_TSUBTV: 3827dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 3828dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 3829dfebb950SRichard Henderson default: 3830dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 3831dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 3832dfebb950SRichard Henderson } 3833dfebb950SRichard Henderson } 3834dfebb950SRichard Henderson 3835a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 3836a9aba13dSRichard Henderson { 3837a9aba13dSRichard Henderson update_psr(dc); 3838a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 3839a9aba13dSRichard Henderson } 3840a9aba13dSRichard Henderson 3841b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 3842b88ce6f2SRichard Henderson int width, bool cc, bool left) 3843b88ce6f2SRichard Henderson { 3844b88ce6f2SRichard Henderson TCGv dst, s1, s2, lo1, lo2; 3845b88ce6f2SRichard Henderson uint64_t amask, tabl, tabr; 3846b88ce6f2SRichard Henderson int shift, imask, omask; 3847b88ce6f2SRichard Henderson 3848b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3849b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3850b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3851b88ce6f2SRichard Henderson 3852b88ce6f2SRichard Henderson if (cc) { 3853b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, s1); 3854b88ce6f2SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, s2); 3855b88ce6f2SRichard Henderson tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 3856b88ce6f2SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 3857b88ce6f2SRichard Henderson dc->cc_op = CC_OP_SUB; 3858b88ce6f2SRichard Henderson } 3859b88ce6f2SRichard Henderson 3860b88ce6f2SRichard Henderson /* 3861b88ce6f2SRichard Henderson * Theory of operation: there are two tables, left and right (not to 3862b88ce6f2SRichard Henderson * be confused with the left and right versions of the opcode). These 3863b88ce6f2SRichard Henderson * are indexed by the low 3 bits of the inputs. To make things "easy", 3864b88ce6f2SRichard Henderson * these tables are loaded into two constants, TABL and TABR below. 3865b88ce6f2SRichard Henderson * The operation index = (input & imask) << shift calculates the index 3866b88ce6f2SRichard Henderson * into the constant, while val = (table >> index) & omask calculates 3867b88ce6f2SRichard Henderson * the value we're looking for. 3868b88ce6f2SRichard Henderson */ 3869b88ce6f2SRichard Henderson switch (width) { 3870b88ce6f2SRichard Henderson case 8: 3871b88ce6f2SRichard Henderson imask = 0x7; 3872b88ce6f2SRichard Henderson shift = 3; 3873b88ce6f2SRichard Henderson omask = 0xff; 3874b88ce6f2SRichard Henderson if (left) { 3875b88ce6f2SRichard Henderson tabl = 0x80c0e0f0f8fcfeffULL; 3876b88ce6f2SRichard Henderson tabr = 0xff7f3f1f0f070301ULL; 3877b88ce6f2SRichard Henderson } else { 3878b88ce6f2SRichard Henderson tabl = 0x0103070f1f3f7fffULL; 3879b88ce6f2SRichard Henderson tabr = 0xfffefcf8f0e0c080ULL; 3880b88ce6f2SRichard Henderson } 3881b88ce6f2SRichard Henderson break; 3882b88ce6f2SRichard Henderson case 16: 3883b88ce6f2SRichard Henderson imask = 0x6; 3884b88ce6f2SRichard Henderson shift = 1; 3885b88ce6f2SRichard Henderson omask = 0xf; 3886b88ce6f2SRichard Henderson if (left) { 3887b88ce6f2SRichard Henderson tabl = 0x8cef; 3888b88ce6f2SRichard Henderson tabr = 0xf731; 3889b88ce6f2SRichard Henderson } else { 3890b88ce6f2SRichard Henderson tabl = 0x137f; 3891b88ce6f2SRichard Henderson tabr = 0xfec8; 3892b88ce6f2SRichard Henderson } 3893b88ce6f2SRichard Henderson break; 3894b88ce6f2SRichard Henderson case 32: 3895b88ce6f2SRichard Henderson imask = 0x4; 3896b88ce6f2SRichard Henderson shift = 0; 3897b88ce6f2SRichard Henderson omask = 0x3; 3898b88ce6f2SRichard Henderson if (left) { 3899b88ce6f2SRichard Henderson tabl = (2 << 2) | 3; 3900b88ce6f2SRichard Henderson tabr = (3 << 2) | 1; 3901b88ce6f2SRichard Henderson } else { 3902b88ce6f2SRichard Henderson tabl = (1 << 2) | 3; 3903b88ce6f2SRichard Henderson tabr = (3 << 2) | 2; 3904b88ce6f2SRichard Henderson } 3905b88ce6f2SRichard Henderson break; 3906b88ce6f2SRichard Henderson default: 3907b88ce6f2SRichard Henderson abort(); 3908b88ce6f2SRichard Henderson } 3909b88ce6f2SRichard Henderson 3910b88ce6f2SRichard Henderson lo1 = tcg_temp_new(); 3911b88ce6f2SRichard Henderson lo2 = tcg_temp_new(); 3912b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, s1, imask); 3913b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, s2, imask); 3914b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo1, lo1, shift); 3915b88ce6f2SRichard Henderson tcg_gen_shli_tl(lo2, lo2, shift); 3916b88ce6f2SRichard Henderson 3917b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 3918b88ce6f2SRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 3919b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 3920b88ce6f2SRichard Henderson tcg_gen_andi_tl(lo2, lo2, omask); 3921b88ce6f2SRichard Henderson 3922b88ce6f2SRichard Henderson amask = address_mask_i(dc, -8); 3923b88ce6f2SRichard Henderson tcg_gen_andi_tl(s1, s1, amask); 3924b88ce6f2SRichard Henderson tcg_gen_andi_tl(s2, s2, amask); 3925b88ce6f2SRichard Henderson 3926b88ce6f2SRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 3927b88ce6f2SRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 3928b88ce6f2SRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 3929b88ce6f2SRichard Henderson 3930b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3931b88ce6f2SRichard Henderson return advance_pc(dc); 3932b88ce6f2SRichard Henderson } 3933b88ce6f2SRichard Henderson 3934b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 3935b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 3936b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 3937b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 3938b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 3939b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 3940b88ce6f2SRichard Henderson 3941b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 3942b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 3943b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 3944b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 3945b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 3946b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 3947b88ce6f2SRichard Henderson 394845bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 394945bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 395045bfed3bSRichard Henderson { 395145bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 395245bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 395345bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 395445bfed3bSRichard Henderson 395545bfed3bSRichard Henderson func(dst, src1, src2); 395645bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 395745bfed3bSRichard Henderson return advance_pc(dc); 395845bfed3bSRichard Henderson } 395945bfed3bSRichard Henderson 396045bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 396145bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 396245bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 396345bfed3bSRichard Henderson 39649e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 39659e20ca94SRichard Henderson { 39669e20ca94SRichard Henderson #ifdef TARGET_SPARC64 39679e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 39689e20ca94SRichard Henderson 39699e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 39709e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 39719e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 39729e20ca94SRichard Henderson #else 39739e20ca94SRichard Henderson g_assert_not_reached(); 39749e20ca94SRichard Henderson #endif 39759e20ca94SRichard Henderson } 39769e20ca94SRichard Henderson 39779e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 39789e20ca94SRichard Henderson { 39799e20ca94SRichard Henderson #ifdef TARGET_SPARC64 39809e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 39819e20ca94SRichard Henderson 39829e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 39839e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 39849e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 39859e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 39869e20ca94SRichard Henderson #else 39879e20ca94SRichard Henderson g_assert_not_reached(); 39889e20ca94SRichard Henderson #endif 39899e20ca94SRichard Henderson } 39909e20ca94SRichard Henderson 39919e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 39929e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 39939e20ca94SRichard Henderson 399439ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 399539ca3490SRichard Henderson { 399639ca3490SRichard Henderson #ifdef TARGET_SPARC64 399739ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 399839ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 399939ca3490SRichard Henderson #else 400039ca3490SRichard Henderson g_assert_not_reached(); 400139ca3490SRichard Henderson #endif 400239ca3490SRichard Henderson } 400339ca3490SRichard Henderson 400439ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 400539ca3490SRichard Henderson 40065fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 40075fc546eeSRichard Henderson { 40085fc546eeSRichard Henderson TCGv dst, src1, src2; 40095fc546eeSRichard Henderson 40105fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 40115fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 40125fc546eeSRichard Henderson return false; 40135fc546eeSRichard Henderson } 40145fc546eeSRichard Henderson 40155fc546eeSRichard Henderson src2 = tcg_temp_new(); 40165fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 40175fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 40185fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 40195fc546eeSRichard Henderson 40205fc546eeSRichard Henderson if (l) { 40215fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 40225fc546eeSRichard Henderson if (!a->x) { 40235fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 40245fc546eeSRichard Henderson } 40255fc546eeSRichard Henderson } else if (u) { 40265fc546eeSRichard Henderson if (!a->x) { 40275fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 40285fc546eeSRichard Henderson src1 = dst; 40295fc546eeSRichard Henderson } 40305fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 40315fc546eeSRichard Henderson } else { 40325fc546eeSRichard Henderson if (!a->x) { 40335fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 40345fc546eeSRichard Henderson src1 = dst; 40355fc546eeSRichard Henderson } 40365fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 40375fc546eeSRichard Henderson } 40385fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 40395fc546eeSRichard Henderson return advance_pc(dc); 40405fc546eeSRichard Henderson } 40415fc546eeSRichard Henderson 40425fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 40435fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 40445fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 40455fc546eeSRichard Henderson 40465fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 40475fc546eeSRichard Henderson { 40485fc546eeSRichard Henderson TCGv dst, src1; 40495fc546eeSRichard Henderson 40505fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 40515fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 40525fc546eeSRichard Henderson return false; 40535fc546eeSRichard Henderson } 40545fc546eeSRichard Henderson 40555fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 40565fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 40575fc546eeSRichard Henderson 40585fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 40595fc546eeSRichard Henderson if (l) { 40605fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 40615fc546eeSRichard Henderson } else if (u) { 40625fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 40635fc546eeSRichard Henderson } else { 40645fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 40655fc546eeSRichard Henderson } 40665fc546eeSRichard Henderson } else { 40675fc546eeSRichard Henderson if (l) { 40685fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 40695fc546eeSRichard Henderson } else if (u) { 40705fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 40715fc546eeSRichard Henderson } else { 40725fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 40735fc546eeSRichard Henderson } 40745fc546eeSRichard Henderson } 40755fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 40765fc546eeSRichard Henderson return advance_pc(dc); 40775fc546eeSRichard Henderson } 40785fc546eeSRichard Henderson 40795fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 40805fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 40815fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 40825fc546eeSRichard Henderson 4083fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4084fb4ed7aaSRichard Henderson { 4085fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4086fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4087fb4ed7aaSRichard Henderson return NULL; 4088fb4ed7aaSRichard Henderson } 4089fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4090fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4091fb4ed7aaSRichard Henderson } else { 4092fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4093fb4ed7aaSRichard Henderson } 4094fb4ed7aaSRichard Henderson } 4095fb4ed7aaSRichard Henderson 4096fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4097fb4ed7aaSRichard Henderson { 4098fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4099fb4ed7aaSRichard Henderson 4100fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4101fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4102fb4ed7aaSRichard Henderson return advance_pc(dc); 4103fb4ed7aaSRichard Henderson } 4104fb4ed7aaSRichard Henderson 4105fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4106fb4ed7aaSRichard Henderson { 4107fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4108fb4ed7aaSRichard Henderson DisasCompare cmp; 4109fb4ed7aaSRichard Henderson 4110fb4ed7aaSRichard Henderson if (src2 == NULL) { 4111fb4ed7aaSRichard Henderson return false; 4112fb4ed7aaSRichard Henderson } 4113fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4114fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4115fb4ed7aaSRichard Henderson } 4116fb4ed7aaSRichard Henderson 4117fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4118fb4ed7aaSRichard Henderson { 4119fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4120fb4ed7aaSRichard Henderson DisasCompare cmp; 4121fb4ed7aaSRichard Henderson 4122fb4ed7aaSRichard Henderson if (src2 == NULL) { 4123fb4ed7aaSRichard Henderson return false; 4124fb4ed7aaSRichard Henderson } 4125fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4126fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4127fb4ed7aaSRichard Henderson } 4128fb4ed7aaSRichard Henderson 4129fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4130fb4ed7aaSRichard Henderson { 4131fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4132fb4ed7aaSRichard Henderson DisasCompare cmp; 4133fb4ed7aaSRichard Henderson 4134fb4ed7aaSRichard Henderson if (src2 == NULL) { 4135fb4ed7aaSRichard Henderson return false; 4136fb4ed7aaSRichard Henderson } 4137fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4138fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4139fb4ed7aaSRichard Henderson } 4140fb4ed7aaSRichard Henderson 414186b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 414286b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 414386b82fe0SRichard Henderson { 414486b82fe0SRichard Henderson TCGv src1, sum; 414586b82fe0SRichard Henderson 414686b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 414786b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 414886b82fe0SRichard Henderson return false; 414986b82fe0SRichard Henderson } 415086b82fe0SRichard Henderson 415186b82fe0SRichard Henderson /* 415286b82fe0SRichard Henderson * Always load the sum into a new temporary. 415386b82fe0SRichard Henderson * This is required to capture the value across a window change, 415486b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 415586b82fe0SRichard Henderson */ 415686b82fe0SRichard Henderson sum = tcg_temp_new(); 415786b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 415886b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 415986b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 416086b82fe0SRichard Henderson } else { 416186b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 416286b82fe0SRichard Henderson } 416386b82fe0SRichard Henderson return func(dc, a->rd, sum); 416486b82fe0SRichard Henderson } 416586b82fe0SRichard Henderson 416686b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 416786b82fe0SRichard Henderson { 416886b82fe0SRichard Henderson /* 416986b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 417086b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 417186b82fe0SRichard Henderson */ 417286b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 417386b82fe0SRichard Henderson 417486b82fe0SRichard Henderson gen_check_align(dc, src, 3); 417586b82fe0SRichard Henderson 417686b82fe0SRichard Henderson gen_mov_pc_npc(dc); 417786b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 417886b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 417986b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 418086b82fe0SRichard Henderson 418186b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 418286b82fe0SRichard Henderson return true; 418386b82fe0SRichard Henderson } 418486b82fe0SRichard Henderson 418586b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 418686b82fe0SRichard Henderson 418786b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 418886b82fe0SRichard Henderson { 418986b82fe0SRichard Henderson if (!supervisor(dc)) { 419086b82fe0SRichard Henderson return raise_priv(dc); 419186b82fe0SRichard Henderson } 419286b82fe0SRichard Henderson 419386b82fe0SRichard Henderson gen_check_align(dc, src, 3); 419486b82fe0SRichard Henderson 419586b82fe0SRichard Henderson gen_mov_pc_npc(dc); 419686b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 419786b82fe0SRichard Henderson gen_helper_rett(tcg_env); 419886b82fe0SRichard Henderson 419986b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 420086b82fe0SRichard Henderson return true; 420186b82fe0SRichard Henderson } 420286b82fe0SRichard Henderson 420386b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 420486b82fe0SRichard Henderson 420586b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 420686b82fe0SRichard Henderson { 420786b82fe0SRichard Henderson gen_check_align(dc, src, 3); 420886b82fe0SRichard Henderson 420986b82fe0SRichard Henderson gen_mov_pc_npc(dc); 421086b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 421186b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 421286b82fe0SRichard Henderson 421386b82fe0SRichard Henderson gen_helper_restore(tcg_env); 421486b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 421586b82fe0SRichard Henderson return true; 421686b82fe0SRichard Henderson } 421786b82fe0SRichard Henderson 421886b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 421986b82fe0SRichard Henderson 4220d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4221d3825800SRichard Henderson { 4222d3825800SRichard Henderson gen_helper_save(tcg_env); 4223d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4224d3825800SRichard Henderson return advance_pc(dc); 4225d3825800SRichard Henderson } 4226d3825800SRichard Henderson 4227d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4228d3825800SRichard Henderson 4229d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4230d3825800SRichard Henderson { 4231d3825800SRichard Henderson gen_helper_restore(tcg_env); 4232d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4233d3825800SRichard Henderson return advance_pc(dc); 4234d3825800SRichard Henderson } 4235d3825800SRichard Henderson 4236d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4237d3825800SRichard Henderson 42388f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 42398f75b8a4SRichard Henderson { 42408f75b8a4SRichard Henderson if (!supervisor(dc)) { 42418f75b8a4SRichard Henderson return raise_priv(dc); 42428f75b8a4SRichard Henderson } 42438f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 42448f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 42458f75b8a4SRichard Henderson translator_io_start(&dc->base); 42468f75b8a4SRichard Henderson if (done) { 42478f75b8a4SRichard Henderson gen_helper_done(tcg_env); 42488f75b8a4SRichard Henderson } else { 42498f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 42508f75b8a4SRichard Henderson } 42518f75b8a4SRichard Henderson return true; 42528f75b8a4SRichard Henderson } 42538f75b8a4SRichard Henderson 42548f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 42558f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 42568f75b8a4SRichard Henderson 42570880d20bSRichard Henderson /* 42580880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 42590880d20bSRichard Henderson */ 42600880d20bSRichard Henderson 42610880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 42620880d20bSRichard Henderson { 42630880d20bSRichard Henderson TCGv addr, tmp = NULL; 42640880d20bSRichard Henderson 42650880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 42660880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 42670880d20bSRichard Henderson return NULL; 42680880d20bSRichard Henderson } 42690880d20bSRichard Henderson 42700880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 42710880d20bSRichard Henderson if (rs2_or_imm) { 42720880d20bSRichard Henderson tmp = tcg_temp_new(); 42730880d20bSRichard Henderson if (imm) { 42740880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 42750880d20bSRichard Henderson } else { 42760880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 42770880d20bSRichard Henderson } 42780880d20bSRichard Henderson addr = tmp; 42790880d20bSRichard Henderson } 42800880d20bSRichard Henderson if (AM_CHECK(dc)) { 42810880d20bSRichard Henderson if (!tmp) { 42820880d20bSRichard Henderson tmp = tcg_temp_new(); 42830880d20bSRichard Henderson } 42840880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 42850880d20bSRichard Henderson addr = tmp; 42860880d20bSRichard Henderson } 42870880d20bSRichard Henderson return addr; 42880880d20bSRichard Henderson } 42890880d20bSRichard Henderson 42900880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 42910880d20bSRichard Henderson { 42920880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42930880d20bSRichard Henderson DisasASI da; 42940880d20bSRichard Henderson 42950880d20bSRichard Henderson if (addr == NULL) { 42960880d20bSRichard Henderson return false; 42970880d20bSRichard Henderson } 42980880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 42990880d20bSRichard Henderson 43000880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 430142071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 43020880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 43030880d20bSRichard Henderson return advance_pc(dc); 43040880d20bSRichard Henderson } 43050880d20bSRichard Henderson 43060880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 43070880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 43080880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 43090880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 43100880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 43110880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 43120880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 43130880d20bSRichard Henderson 43140880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 43150880d20bSRichard Henderson { 43160880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 43170880d20bSRichard Henderson DisasASI da; 43180880d20bSRichard Henderson 43190880d20bSRichard Henderson if (addr == NULL) { 43200880d20bSRichard Henderson return false; 43210880d20bSRichard Henderson } 43220880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 43230880d20bSRichard Henderson 43240880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 432542071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 43260880d20bSRichard Henderson return advance_pc(dc); 43270880d20bSRichard Henderson } 43280880d20bSRichard Henderson 43290880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 43300880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 43310880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 43320880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 43330880d20bSRichard Henderson 43340880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 43350880d20bSRichard Henderson { 43360880d20bSRichard Henderson TCGv addr; 43370880d20bSRichard Henderson DisasASI da; 43380880d20bSRichard Henderson 43390880d20bSRichard Henderson if (a->rd & 1) { 43400880d20bSRichard Henderson return false; 43410880d20bSRichard Henderson } 43420880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 43430880d20bSRichard Henderson if (addr == NULL) { 43440880d20bSRichard Henderson return false; 43450880d20bSRichard Henderson } 43460880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 434742071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 43480880d20bSRichard Henderson return advance_pc(dc); 43490880d20bSRichard Henderson } 43500880d20bSRichard Henderson 43510880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 43520880d20bSRichard Henderson { 43530880d20bSRichard Henderson TCGv addr; 43540880d20bSRichard Henderson DisasASI da; 43550880d20bSRichard Henderson 43560880d20bSRichard Henderson if (a->rd & 1) { 43570880d20bSRichard Henderson return false; 43580880d20bSRichard Henderson } 43590880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 43600880d20bSRichard Henderson if (addr == NULL) { 43610880d20bSRichard Henderson return false; 43620880d20bSRichard Henderson } 43630880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 436442071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 43650880d20bSRichard Henderson return advance_pc(dc); 43660880d20bSRichard Henderson } 43670880d20bSRichard Henderson 4368cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4369cf07cd1eSRichard Henderson { 4370cf07cd1eSRichard Henderson TCGv addr, reg; 4371cf07cd1eSRichard Henderson DisasASI da; 4372cf07cd1eSRichard Henderson 4373cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4374cf07cd1eSRichard Henderson if (addr == NULL) { 4375cf07cd1eSRichard Henderson return false; 4376cf07cd1eSRichard Henderson } 4377cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4378cf07cd1eSRichard Henderson 4379cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4380cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4381cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4382cf07cd1eSRichard Henderson return advance_pc(dc); 4383cf07cd1eSRichard Henderson } 4384cf07cd1eSRichard Henderson 4385dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4386dca544b9SRichard Henderson { 4387dca544b9SRichard Henderson TCGv addr, dst, src; 4388dca544b9SRichard Henderson DisasASI da; 4389dca544b9SRichard Henderson 4390dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4391dca544b9SRichard Henderson if (addr == NULL) { 4392dca544b9SRichard Henderson return false; 4393dca544b9SRichard Henderson } 4394dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4395dca544b9SRichard Henderson 4396dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4397dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4398dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4399dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4400dca544b9SRichard Henderson return advance_pc(dc); 4401dca544b9SRichard Henderson } 4402dca544b9SRichard Henderson 4403d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4404d0a11d25SRichard Henderson { 4405d0a11d25SRichard Henderson TCGv addr, o, n, c; 4406d0a11d25SRichard Henderson DisasASI da; 4407d0a11d25SRichard Henderson 4408d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4409d0a11d25SRichard Henderson if (addr == NULL) { 4410d0a11d25SRichard Henderson return false; 4411d0a11d25SRichard Henderson } 4412d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4413d0a11d25SRichard Henderson 4414d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4415d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4416d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4417d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4418d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4419d0a11d25SRichard Henderson return advance_pc(dc); 4420d0a11d25SRichard Henderson } 4421d0a11d25SRichard Henderson 4422d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4423d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4424d0a11d25SRichard Henderson 442506c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 442606c060d9SRichard Henderson { 442706c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 442806c060d9SRichard Henderson DisasASI da; 442906c060d9SRichard Henderson 443006c060d9SRichard Henderson if (addr == NULL) { 443106c060d9SRichard Henderson return false; 443206c060d9SRichard Henderson } 443306c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 443406c060d9SRichard Henderson return true; 443506c060d9SRichard Henderson } 443606c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 443706c060d9SRichard Henderson return true; 443806c060d9SRichard Henderson } 443906c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4440287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 444106c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 444206c060d9SRichard Henderson return advance_pc(dc); 444306c060d9SRichard Henderson } 444406c060d9SRichard Henderson 444506c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 444606c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 444706c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 444806c060d9SRichard Henderson 4449287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4450287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4451287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4452287b1152SRichard Henderson 445306c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 445406c060d9SRichard Henderson { 445506c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 445606c060d9SRichard Henderson DisasASI da; 445706c060d9SRichard Henderson 445806c060d9SRichard Henderson if (addr == NULL) { 445906c060d9SRichard Henderson return false; 446006c060d9SRichard Henderson } 446106c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 446206c060d9SRichard Henderson return true; 446306c060d9SRichard Henderson } 446406c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 446506c060d9SRichard Henderson return true; 446606c060d9SRichard Henderson } 446706c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4468287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 446906c060d9SRichard Henderson return advance_pc(dc); 447006c060d9SRichard Henderson } 447106c060d9SRichard Henderson 447206c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 447306c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 447406c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 447506c060d9SRichard Henderson 4476287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4477287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4478287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4479287b1152SRichard Henderson 448006c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 448106c060d9SRichard Henderson { 448206c060d9SRichard Henderson if (!avail_32(dc)) { 448306c060d9SRichard Henderson return false; 448406c060d9SRichard Henderson } 448506c060d9SRichard Henderson if (!supervisor(dc)) { 448606c060d9SRichard Henderson return raise_priv(dc); 448706c060d9SRichard Henderson } 448806c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 448906c060d9SRichard Henderson return true; 449006c060d9SRichard Henderson } 449106c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 449206c060d9SRichard Henderson return true; 449306c060d9SRichard Henderson } 449406c060d9SRichard Henderson 4495da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop, 4496da681406SRichard Henderson target_ulong new_mask, target_ulong old_mask) 44973d3c0673SRichard Henderson { 4498da681406SRichard Henderson TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 44993d3c0673SRichard Henderson if (addr == NULL) { 45003d3c0673SRichard Henderson return false; 45013d3c0673SRichard Henderson } 45023d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45033d3c0673SRichard Henderson return true; 45043d3c0673SRichard Henderson } 4505da681406SRichard Henderson tmp = tcg_temp_new(); 4506da681406SRichard Henderson tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN); 4507da681406SRichard Henderson tcg_gen_andi_tl(tmp, tmp, new_mask); 4508da681406SRichard Henderson tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask); 4509da681406SRichard Henderson tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp); 4510da681406SRichard Henderson gen_helper_set_fsr(tcg_env, cpu_fsr); 45113d3c0673SRichard Henderson return advance_pc(dc); 45123d3c0673SRichard Henderson } 45133d3c0673SRichard Henderson 4514da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK) 4515da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK) 45163d3c0673SRichard Henderson 45173d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 45183d3c0673SRichard Henderson { 45193d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45203d3c0673SRichard Henderson if (addr == NULL) { 45213d3c0673SRichard Henderson return false; 45223d3c0673SRichard Henderson } 45233d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45243d3c0673SRichard Henderson return true; 45253d3c0673SRichard Henderson } 45263d3c0673SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN); 45273d3c0673SRichard Henderson return advance_pc(dc); 45283d3c0673SRichard Henderson } 45293d3c0673SRichard Henderson 45303d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 45313d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 45323d3c0673SRichard Henderson 45333a38260eSRichard Henderson static bool do_fc(DisasContext *dc, int rd, bool c) 45343a38260eSRichard Henderson { 45353a38260eSRichard Henderson uint64_t mask; 45363a38260eSRichard Henderson 45373a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45383a38260eSRichard Henderson return true; 45393a38260eSRichard Henderson } 45403a38260eSRichard Henderson 45413a38260eSRichard Henderson if (rd & 1) { 45423a38260eSRichard Henderson mask = MAKE_64BIT_MASK(0, 32); 45433a38260eSRichard Henderson } else { 45443a38260eSRichard Henderson mask = MAKE_64BIT_MASK(32, 32); 45453a38260eSRichard Henderson } 45463a38260eSRichard Henderson if (c) { 45473a38260eSRichard Henderson tcg_gen_ori_i64(cpu_fpr[rd / 2], cpu_fpr[rd / 2], mask); 45483a38260eSRichard Henderson } else { 45493a38260eSRichard Henderson tcg_gen_andi_i64(cpu_fpr[rd / 2], cpu_fpr[rd / 2], ~mask); 45503a38260eSRichard Henderson } 45513a38260eSRichard Henderson gen_update_fprs_dirty(dc, rd); 45523a38260eSRichard Henderson return advance_pc(dc); 45533a38260eSRichard Henderson } 45543a38260eSRichard Henderson 45553a38260eSRichard Henderson TRANS(FZEROs, VIS1, do_fc, a->rd, 0) 45563a38260eSRichard Henderson TRANS(FONEs, VIS1, do_fc, a->rd, 1) 45573a38260eSRichard Henderson 45583a38260eSRichard Henderson static bool do_dc(DisasContext *dc, int rd, int64_t c) 45593a38260eSRichard Henderson { 45603a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45613a38260eSRichard Henderson return true; 45623a38260eSRichard Henderson } 45633a38260eSRichard Henderson 45643a38260eSRichard Henderson tcg_gen_movi_i64(cpu_fpr[rd / 2], c); 45653a38260eSRichard Henderson gen_update_fprs_dirty(dc, rd); 45663a38260eSRichard Henderson return advance_pc(dc); 45673a38260eSRichard Henderson } 45683a38260eSRichard Henderson 45693a38260eSRichard Henderson TRANS(FZEROd, VIS1, do_dc, a->rd, 0) 45703a38260eSRichard Henderson TRANS(FONEd, VIS1, do_dc, a->rd, -1) 45713a38260eSRichard Henderson 4572baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4573baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4574baf3dbf2SRichard Henderson { 4575baf3dbf2SRichard Henderson TCGv_i32 tmp; 4576baf3dbf2SRichard Henderson 4577baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4578baf3dbf2SRichard Henderson return true; 4579baf3dbf2SRichard Henderson } 4580baf3dbf2SRichard Henderson 4581baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4582baf3dbf2SRichard Henderson func(tmp, tmp); 4583baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4584baf3dbf2SRichard Henderson return advance_pc(dc); 4585baf3dbf2SRichard Henderson } 4586baf3dbf2SRichard Henderson 4587baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4588baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4589baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4590baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4591baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4592baf3dbf2SRichard Henderson 45932f722641SRichard Henderson static bool do_fd(DisasContext *dc, arg_r_r *a, 45942f722641SRichard Henderson void (*func)(TCGv_i32, TCGv_i64)) 45952f722641SRichard Henderson { 45962f722641SRichard Henderson TCGv_i32 dst; 45972f722641SRichard Henderson TCGv_i64 src; 45982f722641SRichard Henderson 45992f722641SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46002f722641SRichard Henderson return true; 46012f722641SRichard Henderson } 46022f722641SRichard Henderson 46032f722641SRichard Henderson dst = gen_dest_fpr_F(dc); 46042f722641SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 46052f722641SRichard Henderson func(dst, src); 46062f722641SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 46072f722641SRichard Henderson return advance_pc(dc); 46082f722641SRichard Henderson } 46092f722641SRichard Henderson 46102f722641SRichard Henderson TRANS(FPACK16, VIS1, do_fd, a, gen_op_fpack16) 46112f722641SRichard Henderson TRANS(FPACKFIX, VIS1, do_fd, a, gen_op_fpackfix) 46122f722641SRichard Henderson 4613119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4614119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4615119cb94fSRichard Henderson { 4616119cb94fSRichard Henderson TCGv_i32 tmp; 4617119cb94fSRichard Henderson 4618119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4619119cb94fSRichard Henderson return true; 4620119cb94fSRichard Henderson } 4621119cb94fSRichard Henderson 4622119cb94fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4623119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4624119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4625119cb94fSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4626119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4627119cb94fSRichard Henderson return advance_pc(dc); 4628119cb94fSRichard Henderson } 4629119cb94fSRichard Henderson 4630119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4631119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4632119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4633119cb94fSRichard Henderson 46348c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 46358c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 46368c94bcd8SRichard Henderson { 46378c94bcd8SRichard Henderson TCGv_i32 dst; 46388c94bcd8SRichard Henderson TCGv_i64 src; 46398c94bcd8SRichard Henderson 46408c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46418c94bcd8SRichard Henderson return true; 46428c94bcd8SRichard Henderson } 46438c94bcd8SRichard Henderson 46448c94bcd8SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 46458c94bcd8SRichard Henderson dst = gen_dest_fpr_F(dc); 46468c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 46478c94bcd8SRichard Henderson func(dst, tcg_env, src); 46488c94bcd8SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 46498c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 46508c94bcd8SRichard Henderson return advance_pc(dc); 46518c94bcd8SRichard Henderson } 46528c94bcd8SRichard Henderson 46538c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 46548c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 46558c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 46568c94bcd8SRichard Henderson 4657c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4658c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4659c6d83e4fSRichard Henderson { 4660c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4661c6d83e4fSRichard Henderson 4662c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4663c6d83e4fSRichard Henderson return true; 4664c6d83e4fSRichard Henderson } 4665c6d83e4fSRichard Henderson 4666c6d83e4fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4667c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4668c6d83e4fSRichard Henderson func(dst, src); 4669c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4670c6d83e4fSRichard Henderson return advance_pc(dc); 4671c6d83e4fSRichard Henderson } 4672c6d83e4fSRichard Henderson 4673c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4674c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4675c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4676c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4677c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4678c6d83e4fSRichard Henderson 46798aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 46808aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 46818aa418b3SRichard Henderson { 46828aa418b3SRichard Henderson TCGv_i64 dst, src; 46838aa418b3SRichard Henderson 46848aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46858aa418b3SRichard Henderson return true; 46868aa418b3SRichard Henderson } 46878aa418b3SRichard Henderson 46888aa418b3SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 46898aa418b3SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 46908aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 46918aa418b3SRichard Henderson func(dst, tcg_env, src); 46928aa418b3SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 46938aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 46948aa418b3SRichard Henderson return advance_pc(dc); 46958aa418b3SRichard Henderson } 46968aa418b3SRichard Henderson 46978aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 46988aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 46998aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 47008aa418b3SRichard Henderson 4701199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a, 4702199d43efSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 4703199d43efSRichard Henderson { 4704199d43efSRichard Henderson TCGv_i64 dst; 4705199d43efSRichard Henderson TCGv_i32 src; 4706199d43efSRichard Henderson 4707199d43efSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4708199d43efSRichard Henderson return true; 4709199d43efSRichard Henderson } 4710199d43efSRichard Henderson 4711199d43efSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4712199d43efSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4713199d43efSRichard Henderson src = gen_load_fpr_F(dc, a->rs); 4714199d43efSRichard Henderson func(dst, tcg_env, src); 4715199d43efSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4716199d43efSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4717199d43efSRichard Henderson return advance_pc(dc); 4718199d43efSRichard Henderson } 4719199d43efSRichard Henderson 4720199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod) 4721199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod) 4722199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox) 4723199d43efSRichard Henderson 4724f4e18df5SRichard Henderson static bool trans_FMOVq(DisasContext *dc, arg_FMOVq *a) 4725f4e18df5SRichard Henderson { 4726f4e18df5SRichard Henderson int rd, rs; 4727f4e18df5SRichard Henderson 4728f4e18df5SRichard Henderson if (!avail_64(dc)) { 4729f4e18df5SRichard Henderson return false; 4730f4e18df5SRichard Henderson } 4731f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4732f4e18df5SRichard Henderson return true; 4733f4e18df5SRichard Henderson } 4734f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4735f4e18df5SRichard Henderson return true; 4736f4e18df5SRichard Henderson } 4737f4e18df5SRichard Henderson 4738f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4739f4e18df5SRichard Henderson rd = QFPREG(a->rd); 4740f4e18df5SRichard Henderson rs = QFPREG(a->rs); 4741f4e18df5SRichard Henderson tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 4742f4e18df5SRichard Henderson tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 4743f4e18df5SRichard Henderson gen_update_fprs_dirty(dc, rd); 4744f4e18df5SRichard Henderson return advance_pc(dc); 4745f4e18df5SRichard Henderson } 4746f4e18df5SRichard Henderson 4747f4e18df5SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a, 4748f4e18df5SRichard Henderson void (*func)(TCGv_env)) 4749f4e18df5SRichard Henderson { 4750f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4751f4e18df5SRichard Henderson return true; 4752f4e18df5SRichard Henderson } 4753f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4754f4e18df5SRichard Henderson return true; 4755f4e18df5SRichard Henderson } 4756f4e18df5SRichard Henderson 4757f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4758f4e18df5SRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 4759f4e18df5SRichard Henderson func(tcg_env); 4760f4e18df5SRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 4761f4e18df5SRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 4762f4e18df5SRichard Henderson return advance_pc(dc); 4763f4e18df5SRichard Henderson } 4764f4e18df5SRichard Henderson 4765f4e18df5SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_helper_fnegq) 4766f4e18df5SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_helper_fabsq) 4767f4e18df5SRichard Henderson 4768c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4769c995216bSRichard Henderson void (*func)(TCGv_env)) 4770c995216bSRichard Henderson { 4771c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4772c995216bSRichard Henderson return true; 4773c995216bSRichard Henderson } 4774c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4775c995216bSRichard Henderson return true; 4776c995216bSRichard Henderson } 4777c995216bSRichard Henderson 4778c995216bSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4779c995216bSRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 4780c995216bSRichard Henderson func(tcg_env); 4781c995216bSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4782c995216bSRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 4783c995216bSRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 4784c995216bSRichard Henderson return advance_pc(dc); 4785c995216bSRichard Henderson } 4786c995216bSRichard Henderson 4787c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4788c995216bSRichard Henderson 4789bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a, 4790bd9c5c42SRichard Henderson void (*func)(TCGv_i32, TCGv_env)) 4791bd9c5c42SRichard Henderson { 4792bd9c5c42SRichard Henderson TCGv_i32 dst; 4793bd9c5c42SRichard Henderson 4794bd9c5c42SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4795bd9c5c42SRichard Henderson return true; 4796bd9c5c42SRichard Henderson } 4797bd9c5c42SRichard Henderson if (gen_trap_float128(dc)) { 4798bd9c5c42SRichard Henderson return true; 4799bd9c5c42SRichard Henderson } 4800bd9c5c42SRichard Henderson 4801bd9c5c42SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4802bd9c5c42SRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 4803bd9c5c42SRichard Henderson dst = gen_dest_fpr_F(dc); 4804bd9c5c42SRichard Henderson func(dst, tcg_env); 4805bd9c5c42SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4806bd9c5c42SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4807bd9c5c42SRichard Henderson return advance_pc(dc); 4808bd9c5c42SRichard Henderson } 4809bd9c5c42SRichard Henderson 4810bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos) 4811bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi) 4812bd9c5c42SRichard Henderson 48131617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a, 48141617586fSRichard Henderson void (*func)(TCGv_i64, TCGv_env)) 48151617586fSRichard Henderson { 48161617586fSRichard Henderson TCGv_i64 dst; 48171617586fSRichard Henderson 48181617586fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48191617586fSRichard Henderson return true; 48201617586fSRichard Henderson } 48211617586fSRichard Henderson if (gen_trap_float128(dc)) { 48221617586fSRichard Henderson return true; 48231617586fSRichard Henderson } 48241617586fSRichard Henderson 48251617586fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 48261617586fSRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs)); 48271617586fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 48281617586fSRichard Henderson func(dst, tcg_env); 48291617586fSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 48301617586fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 48311617586fSRichard Henderson return advance_pc(dc); 48321617586fSRichard Henderson } 48331617586fSRichard Henderson 48341617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod) 48351617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox) 48361617586fSRichard Henderson 483713ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a, 483813ebcc77SRichard Henderson void (*func)(TCGv_env, TCGv_i32)) 483913ebcc77SRichard Henderson { 484013ebcc77SRichard Henderson TCGv_i32 src; 484113ebcc77SRichard Henderson 484213ebcc77SRichard Henderson if (gen_trap_ifnofpu(dc)) { 484313ebcc77SRichard Henderson return true; 484413ebcc77SRichard Henderson } 484513ebcc77SRichard Henderson if (gen_trap_float128(dc)) { 484613ebcc77SRichard Henderson return true; 484713ebcc77SRichard Henderson } 484813ebcc77SRichard Henderson 484913ebcc77SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 485013ebcc77SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 485113ebcc77SRichard Henderson func(tcg_env, src); 485213ebcc77SRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 485313ebcc77SRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 485413ebcc77SRichard Henderson return advance_pc(dc); 485513ebcc77SRichard Henderson } 485613ebcc77SRichard Henderson 485713ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq) 485813ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq) 485913ebcc77SRichard Henderson 48607b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a, 48617b8e3e1aSRichard Henderson void (*func)(TCGv_env, TCGv_i64)) 48627b8e3e1aSRichard Henderson { 48637b8e3e1aSRichard Henderson TCGv_i64 src; 48647b8e3e1aSRichard Henderson 48657b8e3e1aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48667b8e3e1aSRichard Henderson return true; 48677b8e3e1aSRichard Henderson } 48687b8e3e1aSRichard Henderson if (gen_trap_float128(dc)) { 48697b8e3e1aSRichard Henderson return true; 48707b8e3e1aSRichard Henderson } 48717b8e3e1aSRichard Henderson 48727b8e3e1aSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 48737b8e3e1aSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 48747b8e3e1aSRichard Henderson func(tcg_env, src); 48757b8e3e1aSRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 48767b8e3e1aSRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 48777b8e3e1aSRichard Henderson return advance_pc(dc); 48787b8e3e1aSRichard Henderson } 48797b8e3e1aSRichard Henderson 48807b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq) 48817b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq) 48827b8e3e1aSRichard Henderson 48837f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 48847f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 48857f10b52fSRichard Henderson { 48867f10b52fSRichard Henderson TCGv_i32 src1, src2; 48877f10b52fSRichard Henderson 48887f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48897f10b52fSRichard Henderson return true; 48907f10b52fSRichard Henderson } 48917f10b52fSRichard Henderson 48927f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 48937f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 48947f10b52fSRichard Henderson func(src1, src1, src2); 48957f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 48967f10b52fSRichard Henderson return advance_pc(dc); 48977f10b52fSRichard Henderson } 48987f10b52fSRichard Henderson 48997f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 49007f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 49017f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 49027f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 49037f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 49047f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 49057f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 49067f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 49077f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 49087f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 49097f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 49107f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 49117f10b52fSRichard Henderson 4912c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4913c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4914c1514961SRichard Henderson { 4915c1514961SRichard Henderson TCGv_i32 src1, src2; 4916c1514961SRichard Henderson 4917c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4918c1514961SRichard Henderson return true; 4919c1514961SRichard Henderson } 4920c1514961SRichard Henderson 4921c1514961SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4922c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4923c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4924c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4925c1514961SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 4926c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4927c1514961SRichard Henderson return advance_pc(dc); 4928c1514961SRichard Henderson } 4929c1514961SRichard Henderson 4930c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4931c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4932c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4933c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 4934c1514961SRichard Henderson 4935e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4936e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4937e06c9f83SRichard Henderson { 4938e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4939e06c9f83SRichard Henderson 4940e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4941e06c9f83SRichard Henderson return true; 4942e06c9f83SRichard Henderson } 4943e06c9f83SRichard Henderson 4944e06c9f83SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4945e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4946e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4947e06c9f83SRichard Henderson func(dst, src1, src2); 4948e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4949e06c9f83SRichard Henderson return advance_pc(dc); 4950e06c9f83SRichard Henderson } 4951e06c9f83SRichard Henderson 4952e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16) 4953e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au) 4954e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al) 4955e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4956e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4957e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16) 4958e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16) 4959e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge) 4960e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand) 4961e06c9f83SRichard Henderson 4962e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64) 4963e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64) 4964e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64) 4965e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64) 4966e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4967e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4968e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4969e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4970e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4971e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4972e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4973e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4974e06c9f83SRichard Henderson 49754b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 49764b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 49774b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 49784b6edc0aSRichard Henderson 4979e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a, 4980e2fa6bd1SRichard Henderson void (*func)(TCGv, TCGv_i64, TCGv_i64)) 4981e2fa6bd1SRichard Henderson { 4982e2fa6bd1SRichard Henderson TCGv_i64 src1, src2; 4983e2fa6bd1SRichard Henderson TCGv dst; 4984e2fa6bd1SRichard Henderson 4985e2fa6bd1SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4986e2fa6bd1SRichard Henderson return true; 4987e2fa6bd1SRichard Henderson } 4988e2fa6bd1SRichard Henderson 4989e2fa6bd1SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4990e2fa6bd1SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4991e2fa6bd1SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4992e2fa6bd1SRichard Henderson func(dst, src1, src2); 4993e2fa6bd1SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4994e2fa6bd1SRichard Henderson return advance_pc(dc); 4995e2fa6bd1SRichard Henderson } 4996e2fa6bd1SRichard Henderson 4997e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16) 4998e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16) 4999e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16) 5000e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16) 5001e2fa6bd1SRichard Henderson 5002e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32) 5003e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32) 5004e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32) 5005e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32) 5006e2fa6bd1SRichard Henderson 5007f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 5008f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 5009f2a59b0aSRichard Henderson { 5010f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 5011f2a59b0aSRichard Henderson 5012f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 5013f2a59b0aSRichard Henderson return true; 5014f2a59b0aSRichard Henderson } 5015f2a59b0aSRichard Henderson 5016f2a59b0aSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5017f2a59b0aSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 5018f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5019f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5020f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 5021f2a59b0aSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 5022f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5023f2a59b0aSRichard Henderson return advance_pc(dc); 5024f2a59b0aSRichard Henderson } 5025f2a59b0aSRichard Henderson 5026f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 5027f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 5028f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 5029f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 5030f2a59b0aSRichard Henderson 5031ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 5032ff4c711bSRichard Henderson { 5033ff4c711bSRichard Henderson TCGv_i64 dst; 5034ff4c711bSRichard Henderson TCGv_i32 src1, src2; 5035ff4c711bSRichard Henderson 5036ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 5037ff4c711bSRichard Henderson return true; 5038ff4c711bSRichard Henderson } 5039ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 5040ff4c711bSRichard Henderson return raise_unimpfpop(dc); 5041ff4c711bSRichard Henderson } 5042ff4c711bSRichard Henderson 5043ff4c711bSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5044ff4c711bSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 5045ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 5046ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 5047ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 5048ff4c711bSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 5049ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5050ff4c711bSRichard Henderson return advance_pc(dc); 5051ff4c711bSRichard Henderson } 5052ff4c711bSRichard Henderson 5053afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a, 5054afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 5055afb04344SRichard Henderson { 5056afb04344SRichard Henderson TCGv_i64 dst, src0, src1, src2; 5057afb04344SRichard Henderson 5058afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5059afb04344SRichard Henderson return true; 5060afb04344SRichard Henderson } 5061afb04344SRichard Henderson 5062afb04344SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 5063afb04344SRichard Henderson src0 = gen_load_fpr_D(dc, a->rd); 5064afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5065afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5066afb04344SRichard Henderson func(dst, src0, src1, src2); 5067afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5068afb04344SRichard Henderson return advance_pc(dc); 5069afb04344SRichard Henderson } 5070afb04344SRichard Henderson 5071afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 5072afb04344SRichard Henderson 5073a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 5074a4056239SRichard Henderson void (*func)(TCGv_env)) 5075a4056239SRichard Henderson { 5076a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5077a4056239SRichard Henderson return true; 5078a4056239SRichard Henderson } 5079a4056239SRichard Henderson if (gen_trap_float128(dc)) { 5080a4056239SRichard Henderson return true; 5081a4056239SRichard Henderson } 5082a4056239SRichard Henderson 5083a4056239SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5084a4056239SRichard Henderson gen_op_load_fpr_QT0(QFPREG(a->rs1)); 5085a4056239SRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs2)); 5086a4056239SRichard Henderson func(tcg_env); 5087a4056239SRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 5088a4056239SRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 5089a4056239SRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 5090a4056239SRichard Henderson return advance_pc(dc); 5091a4056239SRichard Henderson } 5092a4056239SRichard Henderson 5093a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 5094a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 5095a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 5096a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 5097a4056239SRichard Henderson 50985e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 50995e3b17bbSRichard Henderson { 51005e3b17bbSRichard Henderson TCGv_i64 src1, src2; 51015e3b17bbSRichard Henderson 51025e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 51035e3b17bbSRichard Henderson return true; 51045e3b17bbSRichard Henderson } 51055e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 51065e3b17bbSRichard Henderson return true; 51075e3b17bbSRichard Henderson } 51085e3b17bbSRichard Henderson 51095e3b17bbSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 51105e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 51115e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 51125e3b17bbSRichard Henderson gen_helper_fdmulq(tcg_env, src1, src2); 51135e3b17bbSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 51145e3b17bbSRichard Henderson gen_op_store_QT0_fpr(QFPREG(a->rd)); 51155e3b17bbSRichard Henderson gen_update_fprs_dirty(dc, QFPREG(a->rd)); 51165e3b17bbSRichard Henderson return advance_pc(dc); 51175e3b17bbSRichard Henderson } 51185e3b17bbSRichard Henderson 5119f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128, 5120f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5121f7ec8155SRichard Henderson { 5122f7ec8155SRichard Henderson DisasCompare cmp; 5123f7ec8155SRichard Henderson 5124f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5125f7ec8155SRichard Henderson return true; 5126f7ec8155SRichard Henderson } 5127f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5128f7ec8155SRichard Henderson return true; 5129f7ec8155SRichard Henderson } 5130f7ec8155SRichard Henderson 5131f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5132f7ec8155SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 5133f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5134f7ec8155SRichard Henderson return advance_pc(dc); 5135f7ec8155SRichard Henderson } 5136f7ec8155SRichard Henderson 5137f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs) 5138f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd) 5139f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq) 5140f7ec8155SRichard Henderson 5141f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128, 5142f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5143f7ec8155SRichard Henderson { 5144f7ec8155SRichard Henderson DisasCompare cmp; 5145f7ec8155SRichard Henderson 5146f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5147f7ec8155SRichard Henderson return true; 5148f7ec8155SRichard Henderson } 5149f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5150f7ec8155SRichard Henderson return true; 5151f7ec8155SRichard Henderson } 5152f7ec8155SRichard Henderson 5153f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5154f7ec8155SRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 5155f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5156f7ec8155SRichard Henderson return advance_pc(dc); 5157f7ec8155SRichard Henderson } 5158f7ec8155SRichard Henderson 5159f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs) 5160f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd) 5161f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq) 5162f7ec8155SRichard Henderson 5163f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128, 5164f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5165f7ec8155SRichard Henderson { 5166f7ec8155SRichard Henderson DisasCompare cmp; 5167f7ec8155SRichard Henderson 5168f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5169f7ec8155SRichard Henderson return true; 5170f7ec8155SRichard Henderson } 5171f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5172f7ec8155SRichard Henderson return true; 5173f7ec8155SRichard Henderson } 5174f7ec8155SRichard Henderson 5175f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5176f7ec8155SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 5177f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5178f7ec8155SRichard Henderson return advance_pc(dc); 5179f7ec8155SRichard Henderson } 5180f7ec8155SRichard Henderson 5181f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs) 5182f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd) 5183f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq) 5184f7ec8155SRichard Henderson 518540f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e) 518640f9ad21SRichard Henderson { 518740f9ad21SRichard Henderson TCGv_i32 src1, src2; 518840f9ad21SRichard Henderson 518940f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 519040f9ad21SRichard Henderson return false; 519140f9ad21SRichard Henderson } 519240f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 519340f9ad21SRichard Henderson return true; 519440f9ad21SRichard Henderson } 519540f9ad21SRichard Henderson 519640f9ad21SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 519740f9ad21SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 519840f9ad21SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 519940f9ad21SRichard Henderson if (e) { 520040f9ad21SRichard Henderson gen_op_fcmpes(a->cc, src1, src2); 520140f9ad21SRichard Henderson } else { 520240f9ad21SRichard Henderson gen_op_fcmps(a->cc, src1, src2); 520340f9ad21SRichard Henderson } 520440f9ad21SRichard Henderson return advance_pc(dc); 520540f9ad21SRichard Henderson } 520640f9ad21SRichard Henderson 520740f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false) 520840f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true) 520940f9ad21SRichard Henderson 521040f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e) 521140f9ad21SRichard Henderson { 521240f9ad21SRichard Henderson TCGv_i64 src1, src2; 521340f9ad21SRichard Henderson 521440f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 521540f9ad21SRichard Henderson return false; 521640f9ad21SRichard Henderson } 521740f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 521840f9ad21SRichard Henderson return true; 521940f9ad21SRichard Henderson } 522040f9ad21SRichard Henderson 522140f9ad21SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 522240f9ad21SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 522340f9ad21SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 522440f9ad21SRichard Henderson if (e) { 522540f9ad21SRichard Henderson gen_op_fcmped(a->cc, src1, src2); 522640f9ad21SRichard Henderson } else { 522740f9ad21SRichard Henderson gen_op_fcmpd(a->cc, src1, src2); 522840f9ad21SRichard Henderson } 522940f9ad21SRichard Henderson return advance_pc(dc); 523040f9ad21SRichard Henderson } 523140f9ad21SRichard Henderson 523240f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false) 523340f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true) 523440f9ad21SRichard Henderson 523540f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e) 523640f9ad21SRichard Henderson { 523740f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 523840f9ad21SRichard Henderson return false; 523940f9ad21SRichard Henderson } 524040f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 524140f9ad21SRichard Henderson return true; 524240f9ad21SRichard Henderson } 524340f9ad21SRichard Henderson if (gen_trap_float128(dc)) { 524440f9ad21SRichard Henderson return true; 524540f9ad21SRichard Henderson } 524640f9ad21SRichard Henderson 524740f9ad21SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 524840f9ad21SRichard Henderson gen_op_load_fpr_QT0(QFPREG(a->rs1)); 524940f9ad21SRichard Henderson gen_op_load_fpr_QT1(QFPREG(a->rs2)); 525040f9ad21SRichard Henderson if (e) { 525140f9ad21SRichard Henderson gen_op_fcmpeq(a->cc); 525240f9ad21SRichard Henderson } else { 525340f9ad21SRichard Henderson gen_op_fcmpq(a->cc); 525440f9ad21SRichard Henderson } 525540f9ad21SRichard Henderson return advance_pc(dc); 525640f9ad21SRichard Henderson } 525740f9ad21SRichard Henderson 525840f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false) 525940f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true) 526040f9ad21SRichard Henderson 52616e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5262fcf5ef2aSThomas Huth { 52636e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5264b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 52656e61bc94SEmilio G. Cota int bound; 5266af00be49SEmilio G. Cota 5267af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 52686e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5269fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 52706e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5271576e1c4cSIgor Mammedov dc->def = &env->def; 52726e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 52736e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5274c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 52756e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5276c9b459aaSArtyom Tarasenko #endif 5277fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5278fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 52796e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5280c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 52816e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5282c9b459aaSArtyom Tarasenko #endif 5283fcf5ef2aSThomas Huth #endif 52846e61bc94SEmilio G. Cota /* 52856e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 52866e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 52876e61bc94SEmilio G. Cota */ 52886e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 52896e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5290af00be49SEmilio G. Cota } 5291fcf5ef2aSThomas Huth 52926e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 52936e61bc94SEmilio G. Cota { 52946e61bc94SEmilio G. Cota } 52956e61bc94SEmilio G. Cota 52966e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 52976e61bc94SEmilio G. Cota { 52986e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5299633c4283SRichard Henderson target_ulong npc = dc->npc; 53006e61bc94SEmilio G. Cota 5301633c4283SRichard Henderson if (npc & 3) { 5302633c4283SRichard Henderson switch (npc) { 5303633c4283SRichard Henderson case JUMP_PC: 5304fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5305633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5306633c4283SRichard Henderson break; 5307633c4283SRichard Henderson case DYNAMIC_PC: 5308633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5309633c4283SRichard Henderson npc = DYNAMIC_PC; 5310633c4283SRichard Henderson break; 5311633c4283SRichard Henderson default: 5312633c4283SRichard Henderson g_assert_not_reached(); 5313fcf5ef2aSThomas Huth } 53146e61bc94SEmilio G. Cota } 5315633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5316633c4283SRichard Henderson } 5317fcf5ef2aSThomas Huth 53186e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 53196e61bc94SEmilio G. Cota { 53206e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5321b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 53226e61bc94SEmilio G. Cota unsigned int insn; 5323fcf5ef2aSThomas Huth 53244e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5325af00be49SEmilio G. Cota dc->base.pc_next += 4; 5326878cc677SRichard Henderson 5327878cc677SRichard Henderson if (!decode(dc, insn)) { 5328ba9c09b4SRichard Henderson gen_exception(dc, TT_ILL_INSN); 5329878cc677SRichard Henderson } 5330fcf5ef2aSThomas Huth 5331af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 53326e61bc94SEmilio G. Cota return; 5333c5e6ccdfSEmilio G. Cota } 5334af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 53356e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5336af00be49SEmilio G. Cota } 53376e61bc94SEmilio G. Cota } 5338fcf5ef2aSThomas Huth 53396e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 53406e61bc94SEmilio G. Cota { 53416e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5342186e7890SRichard Henderson DisasDelayException *e, *e_next; 5343633c4283SRichard Henderson bool may_lookup; 53446e61bc94SEmilio G. Cota 534546bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 534646bb0137SMark Cave-Ayland case DISAS_NEXT: 534746bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5348633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5349fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5350fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5351633c4283SRichard Henderson break; 5352fcf5ef2aSThomas Huth } 5353633c4283SRichard Henderson 5354930f1865SRichard Henderson may_lookup = true; 5355633c4283SRichard Henderson if (dc->pc & 3) { 5356633c4283SRichard Henderson switch (dc->pc) { 5357633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5358633c4283SRichard Henderson break; 5359633c4283SRichard Henderson case DYNAMIC_PC: 5360633c4283SRichard Henderson may_lookup = false; 5361633c4283SRichard Henderson break; 5362633c4283SRichard Henderson default: 5363633c4283SRichard Henderson g_assert_not_reached(); 5364633c4283SRichard Henderson } 5365633c4283SRichard Henderson } else { 5366633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5367633c4283SRichard Henderson } 5368633c4283SRichard Henderson 5369930f1865SRichard Henderson if (dc->npc & 3) { 5370930f1865SRichard Henderson switch (dc->npc) { 5371930f1865SRichard Henderson case JUMP_PC: 5372930f1865SRichard Henderson gen_generic_branch(dc); 5373930f1865SRichard Henderson break; 5374930f1865SRichard Henderson case DYNAMIC_PC: 5375930f1865SRichard Henderson may_lookup = false; 5376930f1865SRichard Henderson break; 5377930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5378930f1865SRichard Henderson break; 5379930f1865SRichard Henderson default: 5380930f1865SRichard Henderson g_assert_not_reached(); 5381930f1865SRichard Henderson } 5382930f1865SRichard Henderson } else { 5383930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5384930f1865SRichard Henderson } 5385633c4283SRichard Henderson if (may_lookup) { 5386633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5387633c4283SRichard Henderson } else { 538807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5389fcf5ef2aSThomas Huth } 539046bb0137SMark Cave-Ayland break; 539146bb0137SMark Cave-Ayland 539246bb0137SMark Cave-Ayland case DISAS_NORETURN: 539346bb0137SMark Cave-Ayland break; 539446bb0137SMark Cave-Ayland 539546bb0137SMark Cave-Ayland case DISAS_EXIT: 539646bb0137SMark Cave-Ayland /* Exit TB */ 539746bb0137SMark Cave-Ayland save_state(dc); 539846bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 539946bb0137SMark Cave-Ayland break; 540046bb0137SMark Cave-Ayland 540146bb0137SMark Cave-Ayland default: 540246bb0137SMark Cave-Ayland g_assert_not_reached(); 5403fcf5ef2aSThomas Huth } 5404186e7890SRichard Henderson 5405186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5406186e7890SRichard Henderson gen_set_label(e->lab); 5407186e7890SRichard Henderson 5408186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5409186e7890SRichard Henderson if (e->npc % 4 == 0) { 5410186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5411186e7890SRichard Henderson } 5412186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5413186e7890SRichard Henderson 5414186e7890SRichard Henderson e_next = e->next; 5415186e7890SRichard Henderson g_free(e); 5416186e7890SRichard Henderson } 5417fcf5ef2aSThomas Huth } 54186e61bc94SEmilio G. Cota 54198eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 54208eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 54216e61bc94SEmilio G. Cota { 54228eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 54238eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 54246e61bc94SEmilio G. Cota } 54256e61bc94SEmilio G. Cota 54266e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 54276e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 54286e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 54296e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 54306e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 54316e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 54326e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 54336e61bc94SEmilio G. Cota }; 54346e61bc94SEmilio G. Cota 5435597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5436306c8721SRichard Henderson target_ulong pc, void *host_pc) 54376e61bc94SEmilio G. Cota { 54386e61bc94SEmilio G. Cota DisasContext dc = {}; 54396e61bc94SEmilio G. Cota 5440306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5441fcf5ef2aSThomas Huth } 5442fcf5ef2aSThomas Huth 544355c3ceefSRichard Henderson void sparc_tcg_init(void) 5444fcf5ef2aSThomas Huth { 5445fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5446fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5447fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5448fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5449fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5450fcf5ef2aSThomas Huth }; 5451fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5452fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5453fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5454fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5455fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5456fcf5ef2aSThomas Huth }; 5457fcf5ef2aSThomas Huth 5458fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5459fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5460fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5461fcf5ef2aSThomas Huth #endif 5462fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5463fcf5ef2aSThomas Huth }; 5464fcf5ef2aSThomas Huth 5465fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5466fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5467fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 54682a1905c7SRichard Henderson { &cpu_xcc_Z, offsetof(CPUSPARCState, xcc_Z), "xcc_Z" }, 54692a1905c7SRichard Henderson { &cpu_xcc_C, offsetof(CPUSPARCState, xcc_C), "xcc_C" }, 5470fcf5ef2aSThomas Huth #endif 54712a1905c7SRichard Henderson { &cpu_cc_N, offsetof(CPUSPARCState, cc_N), "cc_N" }, 54722a1905c7SRichard Henderson { &cpu_cc_V, offsetof(CPUSPARCState, cc_V), "cc_V" }, 54732a1905c7SRichard Henderson { &cpu_icc_Z, offsetof(CPUSPARCState, icc_Z), "icc_Z" }, 54742a1905c7SRichard Henderson { &cpu_icc_C, offsetof(CPUSPARCState, icc_C), "icc_C" }, 5475fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5476fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5477fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5478fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5479fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5480fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5481fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5482fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5483fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5484fcf5ef2aSThomas Huth }; 5485fcf5ef2aSThomas Huth 5486fcf5ef2aSThomas Huth unsigned int i; 5487fcf5ef2aSThomas Huth 5488ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5489fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5490fcf5ef2aSThomas Huth "regwptr"); 5491fcf5ef2aSThomas Huth 5492fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5493ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5494fcf5ef2aSThomas Huth } 5495fcf5ef2aSThomas Huth 5496fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5497ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5498fcf5ef2aSThomas Huth } 5499fcf5ef2aSThomas Huth 5500f764718dSRichard Henderson cpu_regs[0] = NULL; 5501fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5502ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5503fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5504fcf5ef2aSThomas Huth gregnames[i]); 5505fcf5ef2aSThomas Huth } 5506fcf5ef2aSThomas Huth 5507fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5508fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5509fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5510fcf5ef2aSThomas Huth gregnames[i]); 5511fcf5ef2aSThomas Huth } 5512fcf5ef2aSThomas Huth 5513fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5514ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5515fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5516fcf5ef2aSThomas Huth fregnames[i]); 5517fcf5ef2aSThomas Huth } 5518fcf5ef2aSThomas Huth } 5519fcf5ef2aSThomas Huth 5520f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5521f36aaa53SRichard Henderson const TranslationBlock *tb, 5522f36aaa53SRichard Henderson const uint64_t *data) 5523fcf5ef2aSThomas Huth { 5524f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5525f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5526fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5527fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5528fcf5ef2aSThomas Huth 5529fcf5ef2aSThomas Huth env->pc = pc; 5530fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5531fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5532fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5533fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5534fcf5ef2aSThomas Huth if (env->cond) { 5535fcf5ef2aSThomas Huth env->npc = npc & ~3; 5536fcf5ef2aSThomas Huth } else { 5537fcf5ef2aSThomas Huth env->npc = pc + 4; 5538fcf5ef2aSThomas Huth } 5539fcf5ef2aSThomas Huth } else { 5540fcf5ef2aSThomas Huth env->npc = npc; 5541fcf5ef2aSThomas Huth } 5542fcf5ef2aSThomas Huth } 5543