xref: /openbmc/qemu/target/sparc/translate.c (revision 119cb94f69e2180f1a8685b53a0659f195bdd90c)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth    SPARC translation
3fcf5ef2aSThomas Huth 
4fcf5ef2aSThomas Huth    Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
5fcf5ef2aSThomas Huth    Copyright (C) 2003-2005 Fabrice Bellard
6fcf5ef2aSThomas Huth 
7fcf5ef2aSThomas Huth    This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth    modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth    License as published by the Free Software Foundation; either
105650b549SChetan Pant    version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth 
12fcf5ef2aSThomas Huth    This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth    but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth    Lesser General Public License for more details.
16fcf5ef2aSThomas Huth 
17fcf5ef2aSThomas Huth    You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth    License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth 
23fcf5ef2aSThomas Huth #include "cpu.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
26fcf5ef2aSThomas Huth #include "exec/exec-all.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
28fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h"
29fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
30c5e6ccdfSEmilio G. Cota #include "exec/translator.h"
31fcf5ef2aSThomas Huth #include "exec/log.h"
32fcf5ef2aSThomas Huth #include "asi.h"
33fcf5ef2aSThomas Huth 
34d53106c9SRichard Henderson #define HELPER_H "helper.h"
35d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
36d53106c9SRichard Henderson #undef  HELPER_H
37fcf5ef2aSThomas Huth 
38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64
39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E)                 qemu_build_not_reached()
4086b82fe0SRichard Henderson # define gen_helper_rett(E)                     qemu_build_not_reached()
410faef01bSRichard Henderson # define gen_helper_power_down(E)               qemu_build_not_reached()
4225524734SRichard Henderson # define gen_helper_wrpsr(E, S)                 qemu_build_not_reached()
43668bb9b7SRichard Henderson #else
440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S)         qemu_build_not_reached()
458f75b8a4SRichard Henderson # define gen_helper_done(E)                     qemu_build_not_reached()
46c6d83e4fSRichard Henderson # define gen_helper_fabsd(D, S)                 qemu_build_not_reached()
47e8325dc0SRichard Henderson # define gen_helper_flushw(E)                   qemu_build_not_reached()
48c6d83e4fSRichard Henderson # define gen_helper_fnegd(D, S)                 qemu_build_not_reached()
49af25071cSRichard Henderson # define gen_helper_rdccr(D, E)                 qemu_build_not_reached()
505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E)                 qemu_build_not_reached()
5125524734SRichard Henderson # define gen_helper_restored(E)                 qemu_build_not_reached()
528f75b8a4SRichard Henderson # define gen_helper_retry(E)                    qemu_build_not_reached()
5325524734SRichard Henderson # define gen_helper_saved(E)                    qemu_build_not_reached()
544ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B)           qemu_build_not_reached()
550faef01bSRichard Henderson # define gen_helper_set_softint(E, S)           qemu_build_not_reached()
56af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C)  qemu_build_not_reached()
579422278eSRichard Henderson # define gen_helper_tick_set_count(P, S)        qemu_build_not_reached()
58bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S)        qemu_build_not_reached()
594ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B)           qemu_build_not_reached()
600faef01bSRichard Henderson # define gen_helper_wrccr(E, S)                 qemu_build_not_reached()
619422278eSRichard Henderson # define gen_helper_wrcwp(E, S)                 qemu_build_not_reached()
629422278eSRichard Henderson # define gen_helper_wrgl(E, S)                  qemu_build_not_reached()
630faef01bSRichard Henderson # define gen_helper_write_softint(E, S)         qemu_build_not_reached()
649422278eSRichard Henderson # define gen_helper_wrpil(E, S)                 qemu_build_not_reached()
659422278eSRichard Henderson # define gen_helper_wrpstate(E, S)              qemu_build_not_reached()
66e06c9f83SRichard Henderson # define gen_helper_fexpand              ({ qemu_build_not_reached(); NULL; })
67e06c9f83SRichard Henderson # define gen_helper_fmul8sux16           ({ qemu_build_not_reached(); NULL; })
68e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16           ({ qemu_build_not_reached(); NULL; })
69e06c9f83SRichard Henderson # define gen_helper_fmul8x16al           ({ qemu_build_not_reached(); NULL; })
70e06c9f83SRichard Henderson # define gen_helper_fmul8x16au           ({ qemu_build_not_reached(); NULL; })
71e06c9f83SRichard Henderson # define gen_helper_fmul8x16             ({ qemu_build_not_reached(); NULL; })
72e06c9f83SRichard Henderson # define gen_helper_fmuld8sux16          ({ qemu_build_not_reached(); NULL; })
73e06c9f83SRichard Henderson # define gen_helper_fmuld8ulx16          ({ qemu_build_not_reached(); NULL; })
74e06c9f83SRichard Henderson # define gen_helper_fpmerge              ({ qemu_build_not_reached(); NULL; })
75afb04344SRichard Henderson # define gen_helper_pdist                ({ qemu_build_not_reached(); NULL; })
76da681406SRichard Henderson # define FSR_LDXFSR_MASK                        0
77da681406SRichard Henderson # define FSR_LDXFSR_OLDMASK                     0
78668bb9b7SRichard Henderson # define MAXTL_MASK                             0
79af25071cSRichard Henderson #endif
80af25071cSRichard Henderson 
81633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */
82633c4283SRichard Henderson #define DYNAMIC_PC         1
83633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */
84633c4283SRichard Henderson #define JUMP_PC            2
85633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */
86633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP  3
87fcf5ef2aSThomas Huth 
8846bb0137SMark Cave-Ayland #define DISAS_EXIT  DISAS_TARGET_0
8946bb0137SMark Cave-Ayland 
90fcf5ef2aSThomas Huth /* global register indexes */
91fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr;
92fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst;
93fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op;
94fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr;
95fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc;
96fcf5ef2aSThomas Huth static TCGv cpu_regs[32];
97fcf5ef2aSThomas Huth static TCGv cpu_y;
98fcf5ef2aSThomas Huth static TCGv cpu_tbr;
99fcf5ef2aSThomas Huth static TCGv cpu_cond;
100fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
101fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs;
102fcf5ef2aSThomas Huth static TCGv cpu_gsr;
103fcf5ef2aSThomas Huth #else
104af25071cSRichard Henderson # define cpu_fprs               ({ qemu_build_not_reached(); (TCGv)NULL; })
105af25071cSRichard Henderson # define cpu_gsr                ({ qemu_build_not_reached(); (TCGv)NULL; })
106fcf5ef2aSThomas Huth #endif
107fcf5ef2aSThomas Huth /* Floating point registers */
108fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS];
109fcf5ef2aSThomas Huth 
110af25071cSRichard Henderson #define env_field_offsetof(X)     offsetof(CPUSPARCState, X)
111af25071cSRichard Henderson #ifdef TARGET_SPARC64
112cd6269f7SRichard Henderson # define env32_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
113af25071cSRichard Henderson # define env64_field_offsetof(X)  env_field_offsetof(X)
114af25071cSRichard Henderson #else
115cd6269f7SRichard Henderson # define env32_field_offsetof(X)  env_field_offsetof(X)
116af25071cSRichard Henderson # define env64_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
117af25071cSRichard Henderson #endif
118af25071cSRichard Henderson 
119186e7890SRichard Henderson typedef struct DisasDelayException {
120186e7890SRichard Henderson     struct DisasDelayException *next;
121186e7890SRichard Henderson     TCGLabel *lab;
122186e7890SRichard Henderson     TCGv_i32 excp;
123186e7890SRichard Henderson     /* Saved state at parent insn. */
124186e7890SRichard Henderson     target_ulong pc;
125186e7890SRichard Henderson     target_ulong npc;
126186e7890SRichard Henderson } DisasDelayException;
127186e7890SRichard Henderson 
128fcf5ef2aSThomas Huth typedef struct DisasContext {
129af00be49SEmilio G. Cota     DisasContextBase base;
130fcf5ef2aSThomas Huth     target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
131fcf5ef2aSThomas Huth     target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
132fcf5ef2aSThomas Huth     target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
133fcf5ef2aSThomas Huth     int mem_idx;
134c9b459aaSArtyom Tarasenko     bool fpu_enabled;
135c9b459aaSArtyom Tarasenko     bool address_mask_32bit;
136c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
137c9b459aaSArtyom Tarasenko     bool supervisor;
138c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64
139c9b459aaSArtyom Tarasenko     bool hypervisor;
140c9b459aaSArtyom Tarasenko #endif
141c9b459aaSArtyom Tarasenko #endif
142c9b459aaSArtyom Tarasenko 
143fcf5ef2aSThomas Huth     uint32_t cc_op;  /* current CC operation */
144fcf5ef2aSThomas Huth     sparc_def_t *def;
145fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
146fcf5ef2aSThomas Huth     int fprs_dirty;
147fcf5ef2aSThomas Huth     int asi;
148fcf5ef2aSThomas Huth #endif
149186e7890SRichard Henderson     DisasDelayException *delay_excp_list;
150fcf5ef2aSThomas Huth } DisasContext;
151fcf5ef2aSThomas Huth 
152fcf5ef2aSThomas Huth typedef struct {
153fcf5ef2aSThomas Huth     TCGCond cond;
154fcf5ef2aSThomas Huth     bool is_bool;
155fcf5ef2aSThomas Huth     TCGv c1, c2;
156fcf5ef2aSThomas Huth } DisasCompare;
157fcf5ef2aSThomas Huth 
158fcf5ef2aSThomas Huth // This function uses non-native bit order
159fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO)                                  \
160fcf5ef2aSThomas Huth     ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
161fcf5ef2aSThomas Huth 
162fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0
163fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO)               \
164fcf5ef2aSThomas Huth     GET_FIELD(X, 31 - (TO), 31 - (FROM))
165fcf5ef2aSThomas Huth 
166fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
167fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
168fcf5ef2aSThomas Huth 
169fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
170fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
171fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c))
172fcf5ef2aSThomas Huth #else
173fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e)
174fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c)
175fcf5ef2aSThomas Huth #endif
176fcf5ef2aSThomas Huth 
177fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff
178fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f
179fcf5ef2aSThomas Huth 
180fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13))
181fcf5ef2aSThomas Huth 
1820c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd)
183fcf5ef2aSThomas Huth {
184fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64)
185fcf5ef2aSThomas Huth     int bit = (rd < 32) ? 1 : 2;
186fcf5ef2aSThomas Huth     /* If we know we've already set this bit within the TB,
187fcf5ef2aSThomas Huth        we can avoid setting it again.  */
188fcf5ef2aSThomas Huth     if (!(dc->fprs_dirty & bit)) {
189fcf5ef2aSThomas Huth         dc->fprs_dirty |= bit;
190fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit);
191fcf5ef2aSThomas Huth     }
192fcf5ef2aSThomas Huth #endif
193fcf5ef2aSThomas Huth }
194fcf5ef2aSThomas Huth 
195fcf5ef2aSThomas Huth /* floating point registers moves */
196fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src)
197fcf5ef2aSThomas Huth {
19836ab4623SRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
199dc41aa7dSRichard Henderson     if (src & 1) {
200dc41aa7dSRichard Henderson         tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]);
201dc41aa7dSRichard Henderson     } else {
202dc41aa7dSRichard Henderson         tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]);
203fcf5ef2aSThomas Huth     }
204dc41aa7dSRichard Henderson     return ret;
205fcf5ef2aSThomas Huth }
206fcf5ef2aSThomas Huth 
207fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v)
208fcf5ef2aSThomas Huth {
2098e7bbc75SRichard Henderson     TCGv_i64 t = tcg_temp_new_i64();
2108e7bbc75SRichard Henderson 
2118e7bbc75SRichard Henderson     tcg_gen_extu_i32_i64(t, v);
212fcf5ef2aSThomas Huth     tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t,
213fcf5ef2aSThomas Huth                         (dst & 1 ? 0 : 32), 32);
214fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
215fcf5ef2aSThomas Huth }
216fcf5ef2aSThomas Huth 
217fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc)
218fcf5ef2aSThomas Huth {
21936ab4623SRichard Henderson     return tcg_temp_new_i32();
220fcf5ef2aSThomas Huth }
221fcf5ef2aSThomas Huth 
222fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src)
223fcf5ef2aSThomas Huth {
224fcf5ef2aSThomas Huth     src = DFPREG(src);
225fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
226fcf5ef2aSThomas Huth }
227fcf5ef2aSThomas Huth 
228fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v)
229fcf5ef2aSThomas Huth {
230fcf5ef2aSThomas Huth     dst = DFPREG(dst);
231fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v);
232fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
233fcf5ef2aSThomas Huth }
234fcf5ef2aSThomas Huth 
235fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst)
236fcf5ef2aSThomas Huth {
237fcf5ef2aSThomas Huth     return cpu_fpr[DFPREG(dst) / 2];
238fcf5ef2aSThomas Huth }
239fcf5ef2aSThomas Huth 
240fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src)
241fcf5ef2aSThomas Huth {
242ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
243fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
244ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
245fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
246fcf5ef2aSThomas Huth }
247fcf5ef2aSThomas Huth 
248fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src)
249fcf5ef2aSThomas Huth {
250ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) +
251fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
252ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) +
253fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
254fcf5ef2aSThomas Huth }
255fcf5ef2aSThomas Huth 
256fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst)
257fcf5ef2aSThomas Huth {
258ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
259fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
260ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
261fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
262fcf5ef2aSThomas Huth }
263fcf5ef2aSThomas Huth 
264fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
265fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs)
266fcf5ef2aSThomas Huth {
267fcf5ef2aSThomas Huth     rd = QFPREG(rd);
268fcf5ef2aSThomas Huth     rs = QFPREG(rs);
269fcf5ef2aSThomas Huth 
270fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]);
271fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]);
272fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, rd);
273fcf5ef2aSThomas Huth }
274fcf5ef2aSThomas Huth #endif
275fcf5ef2aSThomas Huth 
276fcf5ef2aSThomas Huth /* moves */
277fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
278fcf5ef2aSThomas Huth #define supervisor(dc) 0
279fcf5ef2aSThomas Huth #define hypervisor(dc) 0
280fcf5ef2aSThomas Huth #else
281fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
282c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor)
283c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor)
284fcf5ef2aSThomas Huth #else
285c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor)
286668bb9b7SRichard Henderson #define hypervisor(dc) 0
287fcf5ef2aSThomas Huth #endif
288fcf5ef2aSThomas Huth #endif
289fcf5ef2aSThomas Huth 
290b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64)
291b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
292b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32)
293b1bc09eaSRichard Henderson # define AM_CHECK(dc)  true
294b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY)
295b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
296fcf5ef2aSThomas Huth #else
297b1bc09eaSRichard Henderson # define AM_CHECK(dc)  ((dc)->address_mask_32bit)
298fcf5ef2aSThomas Huth #endif
299fcf5ef2aSThomas Huth 
3000c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr)
301fcf5ef2aSThomas Huth {
302b1bc09eaSRichard Henderson     if (AM_CHECK(dc)) {
303fcf5ef2aSThomas Huth         tcg_gen_andi_tl(addr, addr, 0xffffffffULL);
304b1bc09eaSRichard Henderson     }
305fcf5ef2aSThomas Huth }
306fcf5ef2aSThomas Huth 
30723ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr)
30823ada1b1SRichard Henderson {
30923ada1b1SRichard Henderson     return AM_CHECK(dc) ? (uint32_t)addr : addr;
31023ada1b1SRichard Henderson }
31123ada1b1SRichard Henderson 
3120c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg)
313fcf5ef2aSThomas Huth {
314fcf5ef2aSThomas Huth     if (reg > 0) {
315fcf5ef2aSThomas Huth         assert(reg < 32);
316fcf5ef2aSThomas Huth         return cpu_regs[reg];
317fcf5ef2aSThomas Huth     } else {
31852123f14SRichard Henderson         TCGv t = tcg_temp_new();
319fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, 0);
320fcf5ef2aSThomas Huth         return t;
321fcf5ef2aSThomas Huth     }
322fcf5ef2aSThomas Huth }
323fcf5ef2aSThomas Huth 
3240c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v)
325fcf5ef2aSThomas Huth {
326fcf5ef2aSThomas Huth     if (reg > 0) {
327fcf5ef2aSThomas Huth         assert(reg < 32);
328fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_regs[reg], v);
329fcf5ef2aSThomas Huth     }
330fcf5ef2aSThomas Huth }
331fcf5ef2aSThomas Huth 
3320c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg)
333fcf5ef2aSThomas Huth {
334fcf5ef2aSThomas Huth     if (reg > 0) {
335fcf5ef2aSThomas Huth         assert(reg < 32);
336fcf5ef2aSThomas Huth         return cpu_regs[reg];
337fcf5ef2aSThomas Huth     } else {
33852123f14SRichard Henderson         return tcg_temp_new();
339fcf5ef2aSThomas Huth     }
340fcf5ef2aSThomas Huth }
341fcf5ef2aSThomas Huth 
3425645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc)
343fcf5ef2aSThomas Huth {
3445645aa2eSRichard Henderson     return translator_use_goto_tb(&s->base, pc) &&
3455645aa2eSRichard Henderson            translator_use_goto_tb(&s->base, npc);
346fcf5ef2aSThomas Huth }
347fcf5ef2aSThomas Huth 
3485645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num,
349fcf5ef2aSThomas Huth                         target_ulong pc, target_ulong npc)
350fcf5ef2aSThomas Huth {
351fcf5ef2aSThomas Huth     if (use_goto_tb(s, pc, npc))  {
352fcf5ef2aSThomas Huth         /* jump to same page: we can use a direct jump */
353fcf5ef2aSThomas Huth         tcg_gen_goto_tb(tb_num);
354fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
355fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
35607ea28b4SRichard Henderson         tcg_gen_exit_tb(s->base.tb, tb_num);
357fcf5ef2aSThomas Huth     } else {
358f67ccb2fSRichard Henderson         /* jump to another page: we can use an indirect jump */
359fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
360fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
361f67ccb2fSRichard Henderson         tcg_gen_lookup_and_goto_ptr();
362fcf5ef2aSThomas Huth     }
363fcf5ef2aSThomas Huth }
364fcf5ef2aSThomas Huth 
365fcf5ef2aSThomas Huth // XXX suboptimal
3660c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src)
367fcf5ef2aSThomas Huth {
368fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3690b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1);
370fcf5ef2aSThomas Huth }
371fcf5ef2aSThomas Huth 
3720c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src)
373fcf5ef2aSThomas Huth {
374fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3750b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1);
376fcf5ef2aSThomas Huth }
377fcf5ef2aSThomas Huth 
3780c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src)
379fcf5ef2aSThomas Huth {
380fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3810b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1);
382fcf5ef2aSThomas Huth }
383fcf5ef2aSThomas Huth 
3840c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src)
385fcf5ef2aSThomas Huth {
386fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3870b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1);
388fcf5ef2aSThomas Huth }
389fcf5ef2aSThomas Huth 
3900c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2)
391fcf5ef2aSThomas Huth {
392fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
393fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
394fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
395fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
396fcf5ef2aSThomas Huth }
397fcf5ef2aSThomas Huth 
398fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void)
399fcf5ef2aSThomas Huth {
400fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
401fcf5ef2aSThomas Huth 
402fcf5ef2aSThomas Huth     /* Carry is computed from a previous add: (dst < src)  */
403fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
404fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
405fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
406fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst);
407fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src);
408fcf5ef2aSThomas Huth #else
409fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_dst;
410fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src;
411fcf5ef2aSThomas Huth #endif
412fcf5ef2aSThomas Huth 
413fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
414fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
415fcf5ef2aSThomas Huth 
416fcf5ef2aSThomas Huth     return carry_32;
417fcf5ef2aSThomas Huth }
418fcf5ef2aSThomas Huth 
419fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void)
420fcf5ef2aSThomas Huth {
421fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
422fcf5ef2aSThomas Huth 
423fcf5ef2aSThomas Huth     /* Carry is computed from a previous borrow: (src1 < src2)  */
424fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
425fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
426fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
427fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src);
428fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2);
429fcf5ef2aSThomas Huth #else
430fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_src;
431fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src2;
432fcf5ef2aSThomas Huth #endif
433fcf5ef2aSThomas Huth 
434fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
435fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
436fcf5ef2aSThomas Huth 
437fcf5ef2aSThomas Huth     return carry_32;
438fcf5ef2aSThomas Huth }
439fcf5ef2aSThomas Huth 
440420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2,
441420a187dSRichard Henderson                             TCGv_i32 carry_32, bool update_cc)
442fcf5ef2aSThomas Huth {
443fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, src1, src2);
444fcf5ef2aSThomas Huth 
445420a187dSRichard Henderson #ifdef TARGET_SPARC64
446420a187dSRichard Henderson     TCGv carry = tcg_temp_new();
447420a187dSRichard Henderson     tcg_gen_extu_i32_tl(carry, carry_32);
448420a187dSRichard Henderson     tcg_gen_add_tl(dst, dst, carry);
449fcf5ef2aSThomas Huth #else
450420a187dSRichard Henderson     tcg_gen_add_i32(dst, dst, carry_32);
451fcf5ef2aSThomas Huth #endif
452fcf5ef2aSThomas Huth 
453fcf5ef2aSThomas Huth     if (update_cc) {
454420a187dSRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
455fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
456fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
457fcf5ef2aSThomas Huth     }
458fcf5ef2aSThomas Huth }
459fcf5ef2aSThomas Huth 
460420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc)
461420a187dSRichard Henderson {
462420a187dSRichard Henderson     TCGv discard;
463420a187dSRichard Henderson 
464420a187dSRichard Henderson     if (TARGET_LONG_BITS == 64) {
465420a187dSRichard Henderson         gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc);
466420a187dSRichard Henderson         return;
467420a187dSRichard Henderson     }
468420a187dSRichard Henderson 
469420a187dSRichard Henderson     /*
470420a187dSRichard Henderson      * We can re-use the host's hardware carry generation by using
471420a187dSRichard Henderson      * an ADD2 opcode.  We discard the low part of the output.
472420a187dSRichard Henderson      * Ideally we'd combine this operation with the add that
473420a187dSRichard Henderson      * generated the carry in the first place.
474420a187dSRichard Henderson      */
475420a187dSRichard Henderson     discard = tcg_temp_new();
476420a187dSRichard Henderson     tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
477420a187dSRichard Henderson 
478420a187dSRichard Henderson     if (update_cc) {
479420a187dSRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
480420a187dSRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, src1);
481420a187dSRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, src2);
482420a187dSRichard Henderson     }
483420a187dSRichard Henderson }
484420a187dSRichard Henderson 
485420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2)
486420a187dSRichard Henderson {
487420a187dSRichard Henderson     gen_op_addc_int_add(dst, src1, src2, false);
488420a187dSRichard Henderson }
489420a187dSRichard Henderson 
490420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2)
491420a187dSRichard Henderson {
492420a187dSRichard Henderson     gen_op_addc_int_add(dst, src1, src2, true);
493420a187dSRichard Henderson }
494420a187dSRichard Henderson 
495420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2)
496420a187dSRichard Henderson {
497420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false);
498420a187dSRichard Henderson }
499420a187dSRichard Henderson 
500420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2)
501420a187dSRichard Henderson {
502420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true);
503420a187dSRichard Henderson }
504420a187dSRichard Henderson 
505420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2,
506420a187dSRichard Henderson                                     bool update_cc)
507420a187dSRichard Henderson {
508420a187dSRichard Henderson     TCGv_i32 carry_32 = tcg_temp_new_i32();
509420a187dSRichard Henderson     gen_helper_compute_C_icc(carry_32, tcg_env);
510420a187dSRichard Henderson     gen_op_addc_int(dst, src1, src2, carry_32, update_cc);
511420a187dSRichard Henderson }
512420a187dSRichard Henderson 
513420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2)
514420a187dSRichard Henderson {
515420a187dSRichard Henderson     gen_op_addc_int_generic(dst, src1, src2, false);
516420a187dSRichard Henderson }
517420a187dSRichard Henderson 
518420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2)
519420a187dSRichard Henderson {
520420a187dSRichard Henderson     gen_op_addc_int_generic(dst, src1, src2, true);
521420a187dSRichard Henderson }
522420a187dSRichard Henderson 
5230c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2)
524fcf5ef2aSThomas Huth {
525fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
526fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
527fcf5ef2aSThomas Huth     tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
528fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
529fcf5ef2aSThomas Huth }
530fcf5ef2aSThomas Huth 
531dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2,
532dfebb950SRichard Henderson                             TCGv_i32 carry_32, bool update_cc)
533fcf5ef2aSThomas Huth {
534fcf5ef2aSThomas Huth     TCGv carry;
535fcf5ef2aSThomas Huth 
536fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
537fcf5ef2aSThomas Huth     carry = tcg_temp_new();
538fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
539fcf5ef2aSThomas Huth #else
540fcf5ef2aSThomas Huth     carry = carry_32;
541fcf5ef2aSThomas Huth #endif
542fcf5ef2aSThomas Huth 
543fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, src1, src2);
544fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, dst, carry);
545fcf5ef2aSThomas Huth 
546fcf5ef2aSThomas Huth     if (update_cc) {
547dfebb950SRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
548fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
549fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
550fcf5ef2aSThomas Huth     }
551fcf5ef2aSThomas Huth }
552fcf5ef2aSThomas Huth 
553dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2)
554dfebb950SRichard Henderson {
555dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false);
556dfebb950SRichard Henderson }
557dfebb950SRichard Henderson 
558dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2)
559dfebb950SRichard Henderson {
560dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true);
561dfebb950SRichard Henderson }
562dfebb950SRichard Henderson 
563dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc)
564dfebb950SRichard Henderson {
565dfebb950SRichard Henderson     TCGv discard;
566dfebb950SRichard Henderson 
567dfebb950SRichard Henderson     if (TARGET_LONG_BITS == 64) {
568dfebb950SRichard Henderson         gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc);
569dfebb950SRichard Henderson         return;
570dfebb950SRichard Henderson     }
571dfebb950SRichard Henderson 
572dfebb950SRichard Henderson     /*
573dfebb950SRichard Henderson      * We can re-use the host's hardware carry generation by using
574dfebb950SRichard Henderson      * a SUB2 opcode.  We discard the low part of the output.
575dfebb950SRichard Henderson      */
576dfebb950SRichard Henderson     discard = tcg_temp_new();
577dfebb950SRichard Henderson     tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
578dfebb950SRichard Henderson 
579dfebb950SRichard Henderson     if (update_cc) {
580dfebb950SRichard Henderson         tcg_debug_assert(dst == cpu_cc_dst);
581dfebb950SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, src1);
582dfebb950SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, src2);
583dfebb950SRichard Henderson     }
584dfebb950SRichard Henderson }
585dfebb950SRichard Henderson 
586dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2)
587dfebb950SRichard Henderson {
588dfebb950SRichard Henderson     gen_op_subc_int_sub(dst, src1, src2, false);
589dfebb950SRichard Henderson }
590dfebb950SRichard Henderson 
591dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2)
592dfebb950SRichard Henderson {
593dfebb950SRichard Henderson     gen_op_subc_int_sub(dst, src1, src2, true);
594dfebb950SRichard Henderson }
595dfebb950SRichard Henderson 
596dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2,
597dfebb950SRichard Henderson                                     bool update_cc)
598dfebb950SRichard Henderson {
599dfebb950SRichard Henderson     TCGv_i32 carry_32 = tcg_temp_new_i32();
600dfebb950SRichard Henderson 
601dfebb950SRichard Henderson     gen_helper_compute_C_icc(carry_32, tcg_env);
602dfebb950SRichard Henderson     gen_op_subc_int(dst, src1, src2, carry_32, update_cc);
603dfebb950SRichard Henderson }
604dfebb950SRichard Henderson 
605dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2)
606dfebb950SRichard Henderson {
607dfebb950SRichard Henderson     gen_op_subc_int_generic(dst, src1, src2, false);
608dfebb950SRichard Henderson }
609dfebb950SRichard Henderson 
610dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2)
611dfebb950SRichard Henderson {
612dfebb950SRichard Henderson     gen_op_subc_int_generic(dst, src1, src2, true);
613dfebb950SRichard Henderson }
614dfebb950SRichard Henderson 
6150c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2)
616fcf5ef2aSThomas Huth {
617fcf5ef2aSThomas Huth     TCGv r_temp, zero, t0;
618fcf5ef2aSThomas Huth 
619fcf5ef2aSThomas Huth     r_temp = tcg_temp_new();
620fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
621fcf5ef2aSThomas Huth 
622fcf5ef2aSThomas Huth     /* old op:
623fcf5ef2aSThomas Huth     if (!(env->y & 1))
624fcf5ef2aSThomas Huth         T1 = 0;
625fcf5ef2aSThomas Huth     */
62600ab7e61SRichard Henderson     zero = tcg_constant_tl(0);
627fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff);
628fcf5ef2aSThomas Huth     tcg_gen_andi_tl(r_temp, cpu_y, 0x1);
629fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff);
630fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero,
631fcf5ef2aSThomas Huth                        zero, cpu_cc_src2);
632fcf5ef2aSThomas Huth 
633fcf5ef2aSThomas Huth     // b2 = T0 & 1;
634fcf5ef2aSThomas Huth     // env->y = (b2 << 31) | (env->y >> 1);
6350b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_y, 1, 31);
63608d64e0dSPhilippe Mathieu-Daudé     tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1);
637fcf5ef2aSThomas Huth 
638fcf5ef2aSThomas Huth     // b1 = N ^ V;
639fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, cpu_psr);
640fcf5ef2aSThomas Huth     gen_mov_reg_V(r_temp, cpu_psr);
641fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t0, t0, r_temp);
642fcf5ef2aSThomas Huth 
643fcf5ef2aSThomas Huth     // T0 = (b1 << 31) | (T0 >> 1);
644fcf5ef2aSThomas Huth     // src1 = T0;
645fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, t0, 31);
646fcf5ef2aSThomas Huth     tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1);
647fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
648fcf5ef2aSThomas Huth 
649fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
650fcf5ef2aSThomas Huth 
651fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
652fcf5ef2aSThomas Huth }
653fcf5ef2aSThomas Huth 
6540c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext)
655fcf5ef2aSThomas Huth {
656fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32
657fcf5ef2aSThomas Huth     if (sign_ext) {
658fcf5ef2aSThomas Huth         tcg_gen_muls2_tl(dst, cpu_y, src1, src2);
659fcf5ef2aSThomas Huth     } else {
660fcf5ef2aSThomas Huth         tcg_gen_mulu2_tl(dst, cpu_y, src1, src2);
661fcf5ef2aSThomas Huth     }
662fcf5ef2aSThomas Huth #else
663fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new_i64();
664fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new_i64();
665fcf5ef2aSThomas Huth 
666fcf5ef2aSThomas Huth     if (sign_ext) {
667fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t0, src1);
668fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t1, src2);
669fcf5ef2aSThomas Huth     } else {
670fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t0, src1);
671fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t1, src2);
672fcf5ef2aSThomas Huth     }
673fcf5ef2aSThomas Huth 
674fcf5ef2aSThomas Huth     tcg_gen_mul_i64(dst, t0, t1);
675fcf5ef2aSThomas Huth     tcg_gen_shri_i64(cpu_y, dst, 32);
676fcf5ef2aSThomas Huth #endif
677fcf5ef2aSThomas Huth }
678fcf5ef2aSThomas Huth 
6790c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2)
680fcf5ef2aSThomas Huth {
681fcf5ef2aSThomas Huth     /* zero-extend truncated operands before multiplication */
682fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 0);
683fcf5ef2aSThomas Huth }
684fcf5ef2aSThomas Huth 
6850c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2)
686fcf5ef2aSThomas Huth {
687fcf5ef2aSThomas Huth     /* sign-extend truncated operands before multiplication */
688fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 1);
689fcf5ef2aSThomas Huth }
690fcf5ef2aSThomas Huth 
6914ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2)
6924ee85ea9SRichard Henderson {
6934ee85ea9SRichard Henderson     gen_helper_udivx(dst, tcg_env, src1, src2);
6944ee85ea9SRichard Henderson }
6954ee85ea9SRichard Henderson 
6964ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2)
6974ee85ea9SRichard Henderson {
6984ee85ea9SRichard Henderson     gen_helper_sdivx(dst, tcg_env, src1, src2);
6994ee85ea9SRichard Henderson }
7004ee85ea9SRichard Henderson 
701c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2)
702c2636853SRichard Henderson {
703c2636853SRichard Henderson     gen_helper_udiv(dst, tcg_env, src1, src2);
704c2636853SRichard Henderson }
705c2636853SRichard Henderson 
706c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2)
707c2636853SRichard Henderson {
708c2636853SRichard Henderson     gen_helper_sdiv(dst, tcg_env, src1, src2);
709c2636853SRichard Henderson }
710c2636853SRichard Henderson 
711c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2)
712c2636853SRichard Henderson {
713c2636853SRichard Henderson     gen_helper_udiv_cc(dst, tcg_env, src1, src2);
714c2636853SRichard Henderson }
715c2636853SRichard Henderson 
716c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2)
717c2636853SRichard Henderson {
718c2636853SRichard Henderson     gen_helper_sdiv_cc(dst, tcg_env, src1, src2);
719c2636853SRichard Henderson }
720c2636853SRichard Henderson 
721a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2)
722a9aba13dSRichard Henderson {
723a9aba13dSRichard Henderson     gen_helper_taddcctv(dst, tcg_env, src1, src2);
724a9aba13dSRichard Henderson }
725a9aba13dSRichard Henderson 
726a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2)
727a9aba13dSRichard Henderson {
728a9aba13dSRichard Henderson     gen_helper_tsubcctv(dst, tcg_env, src1, src2);
729a9aba13dSRichard Henderson }
730a9aba13dSRichard Henderson 
7319c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2)
7329c6ec5bcSRichard Henderson {
7339c6ec5bcSRichard Henderson     tcg_gen_ctpop_tl(dst, src2);
7349c6ec5bcSRichard Henderson }
7359c6ec5bcSRichard Henderson 
73645bfed3bSRichard Henderson #ifndef TARGET_SPARC64
73745bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2)
73845bfed3bSRichard Henderson {
73945bfed3bSRichard Henderson     g_assert_not_reached();
74045bfed3bSRichard Henderson }
74145bfed3bSRichard Henderson #endif
74245bfed3bSRichard Henderson 
74345bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2)
74445bfed3bSRichard Henderson {
74545bfed3bSRichard Henderson     gen_helper_array8(dst, src1, src2);
74645bfed3bSRichard Henderson     tcg_gen_shli_tl(dst, dst, 1);
74745bfed3bSRichard Henderson }
74845bfed3bSRichard Henderson 
74945bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2)
75045bfed3bSRichard Henderson {
75145bfed3bSRichard Henderson     gen_helper_array8(dst, src1, src2);
75245bfed3bSRichard Henderson     tcg_gen_shli_tl(dst, dst, 2);
75345bfed3bSRichard Henderson }
75445bfed3bSRichard Henderson 
7554b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2)
7564b6edc0aSRichard Henderson {
7574b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
7584b6edc0aSRichard Henderson     gen_helper_fpack32(dst, cpu_gsr, src1, src2);
7594b6edc0aSRichard Henderson #else
7604b6edc0aSRichard Henderson     g_assert_not_reached();
7614b6edc0aSRichard Henderson #endif
7624b6edc0aSRichard Henderson }
7634b6edc0aSRichard Henderson 
7644b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2)
7654b6edc0aSRichard Henderson {
7664b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
7674b6edc0aSRichard Henderson     TCGv t1, t2, shift;
7684b6edc0aSRichard Henderson 
7694b6edc0aSRichard Henderson     t1 = tcg_temp_new();
7704b6edc0aSRichard Henderson     t2 = tcg_temp_new();
7714b6edc0aSRichard Henderson     shift = tcg_temp_new();
7724b6edc0aSRichard Henderson 
7734b6edc0aSRichard Henderson     tcg_gen_andi_tl(shift, cpu_gsr, 7);
7744b6edc0aSRichard Henderson     tcg_gen_shli_tl(shift, shift, 3);
7754b6edc0aSRichard Henderson     tcg_gen_shl_tl(t1, s1, shift);
7764b6edc0aSRichard Henderson 
7774b6edc0aSRichard Henderson     /*
7784b6edc0aSRichard Henderson      * A shift of 64 does not produce 0 in TCG.  Divide this into a
7794b6edc0aSRichard Henderson      * shift of (up to 63) followed by a constant shift of 1.
7804b6edc0aSRichard Henderson      */
7814b6edc0aSRichard Henderson     tcg_gen_xori_tl(shift, shift, 63);
7824b6edc0aSRichard Henderson     tcg_gen_shr_tl(t2, s2, shift);
7834b6edc0aSRichard Henderson     tcg_gen_shri_tl(t2, t2, 1);
7844b6edc0aSRichard Henderson 
7854b6edc0aSRichard Henderson     tcg_gen_or_tl(dst, t1, t2);
7864b6edc0aSRichard Henderson #else
7874b6edc0aSRichard Henderson     g_assert_not_reached();
7884b6edc0aSRichard Henderson #endif
7894b6edc0aSRichard Henderson }
7904b6edc0aSRichard Henderson 
7914b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2)
7924b6edc0aSRichard Henderson {
7934b6edc0aSRichard Henderson #ifdef TARGET_SPARC64
7944b6edc0aSRichard Henderson     gen_helper_bshuffle(dst, cpu_gsr, src1, src2);
7954b6edc0aSRichard Henderson #else
7964b6edc0aSRichard Henderson     g_assert_not_reached();
7974b6edc0aSRichard Henderson #endif
7984b6edc0aSRichard Henderson }
7994b6edc0aSRichard Henderson 
800fcf5ef2aSThomas Huth // 1
8010c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst)
802fcf5ef2aSThomas Huth {
803fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 1);
804fcf5ef2aSThomas Huth }
805fcf5ef2aSThomas Huth 
806fcf5ef2aSThomas Huth // Z
8070c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src)
808fcf5ef2aSThomas Huth {
809fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
810fcf5ef2aSThomas Huth }
811fcf5ef2aSThomas Huth 
812fcf5ef2aSThomas Huth // Z | (N ^ V)
8130c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src)
814fcf5ef2aSThomas Huth {
815fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
816fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, src);
817fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
818fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
819fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
820fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
821fcf5ef2aSThomas Huth }
822fcf5ef2aSThomas Huth 
823fcf5ef2aSThomas Huth // N ^ V
8240c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src)
825fcf5ef2aSThomas Huth {
826fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
827fcf5ef2aSThomas Huth     gen_mov_reg_V(t0, src);
828fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
829fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
830fcf5ef2aSThomas Huth }
831fcf5ef2aSThomas Huth 
832fcf5ef2aSThomas Huth // C | Z
8330c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src)
834fcf5ef2aSThomas Huth {
835fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
836fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
837fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
838fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
839fcf5ef2aSThomas Huth }
840fcf5ef2aSThomas Huth 
841fcf5ef2aSThomas Huth // C
8420c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src)
843fcf5ef2aSThomas Huth {
844fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
845fcf5ef2aSThomas Huth }
846fcf5ef2aSThomas Huth 
847fcf5ef2aSThomas Huth // V
8480c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src)
849fcf5ef2aSThomas Huth {
850fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
851fcf5ef2aSThomas Huth }
852fcf5ef2aSThomas Huth 
853fcf5ef2aSThomas Huth // 0
8540c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst)
855fcf5ef2aSThomas Huth {
856fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 0);
857fcf5ef2aSThomas Huth }
858fcf5ef2aSThomas Huth 
859fcf5ef2aSThomas Huth // N
8600c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src)
861fcf5ef2aSThomas Huth {
862fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
863fcf5ef2aSThomas Huth }
864fcf5ef2aSThomas Huth 
865fcf5ef2aSThomas Huth // !Z
8660c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src)
867fcf5ef2aSThomas Huth {
868fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
869fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
870fcf5ef2aSThomas Huth }
871fcf5ef2aSThomas Huth 
872fcf5ef2aSThomas Huth // !(Z | (N ^ V))
8730c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src)
874fcf5ef2aSThomas Huth {
875fcf5ef2aSThomas Huth     gen_op_eval_ble(dst, src);
876fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
877fcf5ef2aSThomas Huth }
878fcf5ef2aSThomas Huth 
879fcf5ef2aSThomas Huth // !(N ^ V)
8800c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src)
881fcf5ef2aSThomas Huth {
882fcf5ef2aSThomas Huth     gen_op_eval_bl(dst, src);
883fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
884fcf5ef2aSThomas Huth }
885fcf5ef2aSThomas Huth 
886fcf5ef2aSThomas Huth // !(C | Z)
8870c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src)
888fcf5ef2aSThomas Huth {
889fcf5ef2aSThomas Huth     gen_op_eval_bleu(dst, src);
890fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
891fcf5ef2aSThomas Huth }
892fcf5ef2aSThomas Huth 
893fcf5ef2aSThomas Huth // !C
8940c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src)
895fcf5ef2aSThomas Huth {
896fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
897fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
898fcf5ef2aSThomas Huth }
899fcf5ef2aSThomas Huth 
900fcf5ef2aSThomas Huth // !N
9010c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src)
902fcf5ef2aSThomas Huth {
903fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
904fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
905fcf5ef2aSThomas Huth }
906fcf5ef2aSThomas Huth 
907fcf5ef2aSThomas Huth // !V
9080c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src)
909fcf5ef2aSThomas Huth {
910fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
911fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
912fcf5ef2aSThomas Huth }
913fcf5ef2aSThomas Huth 
914fcf5ef2aSThomas Huth /*
915fcf5ef2aSThomas Huth   FPSR bit field FCC1 | FCC0:
916fcf5ef2aSThomas Huth    0 =
917fcf5ef2aSThomas Huth    1 <
918fcf5ef2aSThomas Huth    2 >
919fcf5ef2aSThomas Huth    3 unordered
920fcf5ef2aSThomas Huth */
9210c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src,
922fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
923fcf5ef2aSThomas Huth {
924fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset);
925fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
926fcf5ef2aSThomas Huth }
927fcf5ef2aSThomas Huth 
9280c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset)
929fcf5ef2aSThomas Huth {
930fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset);
931fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
932fcf5ef2aSThomas Huth }
933fcf5ef2aSThomas Huth 
934fcf5ef2aSThomas Huth // !0: FCC0 | FCC1
9350c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset)
936fcf5ef2aSThomas Huth {
937fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
938fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
939fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
940fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
941fcf5ef2aSThomas Huth }
942fcf5ef2aSThomas Huth 
943fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1
9440c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset)
945fcf5ef2aSThomas Huth {
946fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
947fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
948fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
949fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
950fcf5ef2aSThomas Huth }
951fcf5ef2aSThomas Huth 
952fcf5ef2aSThomas Huth // 1 or 3: FCC0
9530c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset)
954fcf5ef2aSThomas Huth {
955fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
956fcf5ef2aSThomas Huth }
957fcf5ef2aSThomas Huth 
958fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1
9590c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset)
960fcf5ef2aSThomas Huth {
961fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
962fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
963fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
964fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
965fcf5ef2aSThomas Huth }
966fcf5ef2aSThomas Huth 
967fcf5ef2aSThomas Huth // 2 or 3: FCC1
9680c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset)
969fcf5ef2aSThomas Huth {
970fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
971fcf5ef2aSThomas Huth }
972fcf5ef2aSThomas Huth 
973fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1
9740c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset)
975fcf5ef2aSThomas Huth {
976fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
977fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
978fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
979fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
980fcf5ef2aSThomas Huth }
981fcf5ef2aSThomas Huth 
982fcf5ef2aSThomas Huth // 3: FCC0 & FCC1
9830c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset)
984fcf5ef2aSThomas Huth {
985fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
986fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
987fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
988fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
989fcf5ef2aSThomas Huth }
990fcf5ef2aSThomas Huth 
991fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1)
9920c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset)
993fcf5ef2aSThomas Huth {
994fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
995fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
996fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
997fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
998fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
999fcf5ef2aSThomas Huth }
1000fcf5ef2aSThomas Huth 
1001fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1)
10020c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset)
1003fcf5ef2aSThomas Huth {
1004fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1005fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1006fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1007fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
1008fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1009fcf5ef2aSThomas Huth }
1010fcf5ef2aSThomas Huth 
1011fcf5ef2aSThomas Huth // 0 or 2: !FCC0
10120c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset)
1013fcf5ef2aSThomas Huth {
1014fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1015fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1016fcf5ef2aSThomas Huth }
1017fcf5ef2aSThomas Huth 
1018fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1)
10190c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset)
1020fcf5ef2aSThomas Huth {
1021fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1022fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1023fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1024fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
1025fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1026fcf5ef2aSThomas Huth }
1027fcf5ef2aSThomas Huth 
1028fcf5ef2aSThomas Huth // 0 or 1: !FCC1
10290c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset)
1030fcf5ef2aSThomas Huth {
1031fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
1032fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1033fcf5ef2aSThomas Huth }
1034fcf5ef2aSThomas Huth 
1035fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1)
10360c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset)
1037fcf5ef2aSThomas Huth {
1038fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1039fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1040fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1041fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
1042fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1043fcf5ef2aSThomas Huth }
1044fcf5ef2aSThomas Huth 
1045fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1)
10460c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset)
1047fcf5ef2aSThomas Huth {
1048fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
1049fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
1050fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
1051fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
1052fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
1053fcf5ef2aSThomas Huth }
1054fcf5ef2aSThomas Huth 
10550c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1,
1056fcf5ef2aSThomas Huth                         target_ulong pc2, TCGv r_cond)
1057fcf5ef2aSThomas Huth {
1058fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
1059fcf5ef2aSThomas Huth 
1060fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
1061fcf5ef2aSThomas Huth 
1062fcf5ef2aSThomas Huth     gen_goto_tb(dc, 0, pc1, pc1 + 4);
1063fcf5ef2aSThomas Huth 
1064fcf5ef2aSThomas Huth     gen_set_label(l1);
1065fcf5ef2aSThomas Huth     gen_goto_tb(dc, 1, pc2, pc2 + 4);
1066fcf5ef2aSThomas Huth }
1067fcf5ef2aSThomas Huth 
10680c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc)
1069fcf5ef2aSThomas Huth {
107000ab7e61SRichard Henderson     TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]);
107100ab7e61SRichard Henderson     TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]);
107200ab7e61SRichard Henderson     TCGv zero = tcg_constant_tl(0);
1073fcf5ef2aSThomas Huth 
1074fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1);
1075fcf5ef2aSThomas Huth }
1076fcf5ef2aSThomas Huth 
1077fcf5ef2aSThomas Huth /* call this function before using the condition register as it may
1078fcf5ef2aSThomas Huth    have been set for a jump */
10790c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc)
1080fcf5ef2aSThomas Huth {
1081fcf5ef2aSThomas Huth     if (dc->npc == JUMP_PC) {
1082fcf5ef2aSThomas Huth         gen_generic_branch(dc);
108399c82c47SRichard Henderson         dc->npc = DYNAMIC_PC_LOOKUP;
1084fcf5ef2aSThomas Huth     }
1085fcf5ef2aSThomas Huth }
1086fcf5ef2aSThomas Huth 
10870c2e96c1SRichard Henderson static void save_npc(DisasContext *dc)
1088fcf5ef2aSThomas Huth {
1089633c4283SRichard Henderson     if (dc->npc & 3) {
1090633c4283SRichard Henderson         switch (dc->npc) {
1091633c4283SRichard Henderson         case JUMP_PC:
1092fcf5ef2aSThomas Huth             gen_generic_branch(dc);
109399c82c47SRichard Henderson             dc->npc = DYNAMIC_PC_LOOKUP;
1094633c4283SRichard Henderson             break;
1095633c4283SRichard Henderson         case DYNAMIC_PC:
1096633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1097633c4283SRichard Henderson             break;
1098633c4283SRichard Henderson         default:
1099633c4283SRichard Henderson             g_assert_not_reached();
1100633c4283SRichard Henderson         }
1101633c4283SRichard Henderson     } else {
1102fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, dc->npc);
1103fcf5ef2aSThomas Huth     }
1104fcf5ef2aSThomas Huth }
1105fcf5ef2aSThomas Huth 
11060c2e96c1SRichard Henderson static void update_psr(DisasContext *dc)
1107fcf5ef2aSThomas Huth {
1108fcf5ef2aSThomas Huth     if (dc->cc_op != CC_OP_FLAGS) {
1109fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1110ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1111fcf5ef2aSThomas Huth     }
1112fcf5ef2aSThomas Huth }
1113fcf5ef2aSThomas Huth 
11140c2e96c1SRichard Henderson static void save_state(DisasContext *dc)
1115fcf5ef2aSThomas Huth {
1116fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_pc, dc->pc);
1117fcf5ef2aSThomas Huth     save_npc(dc);
1118fcf5ef2aSThomas Huth }
1119fcf5ef2aSThomas Huth 
1120fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which)
1121fcf5ef2aSThomas Huth {
1122fcf5ef2aSThomas Huth     save_state(dc);
1123ad75a51eSRichard Henderson     gen_helper_raise_exception(tcg_env, tcg_constant_i32(which));
1124af00be49SEmilio G. Cota     dc->base.is_jmp = DISAS_NORETURN;
1125fcf5ef2aSThomas Huth }
1126fcf5ef2aSThomas Huth 
1127186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp)
1128fcf5ef2aSThomas Huth {
1129186e7890SRichard Henderson     DisasDelayException *e = g_new0(DisasDelayException, 1);
1130186e7890SRichard Henderson 
1131186e7890SRichard Henderson     e->next = dc->delay_excp_list;
1132186e7890SRichard Henderson     dc->delay_excp_list = e;
1133186e7890SRichard Henderson 
1134186e7890SRichard Henderson     e->lab = gen_new_label();
1135186e7890SRichard Henderson     e->excp = excp;
1136186e7890SRichard Henderson     e->pc = dc->pc;
1137186e7890SRichard Henderson     /* Caller must have used flush_cond before branch. */
1138186e7890SRichard Henderson     assert(e->npc != JUMP_PC);
1139186e7890SRichard Henderson     e->npc = dc->npc;
1140186e7890SRichard Henderson 
1141186e7890SRichard Henderson     return e->lab;
1142186e7890SRichard Henderson }
1143186e7890SRichard Henderson 
1144186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp)
1145186e7890SRichard Henderson {
1146186e7890SRichard Henderson     return delay_exceptionv(dc, tcg_constant_i32(excp));
1147186e7890SRichard Henderson }
1148186e7890SRichard Henderson 
1149186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask)
1150186e7890SRichard Henderson {
1151186e7890SRichard Henderson     TCGv t = tcg_temp_new();
1152186e7890SRichard Henderson     TCGLabel *lab;
1153186e7890SRichard Henderson 
1154186e7890SRichard Henderson     tcg_gen_andi_tl(t, addr, mask);
1155186e7890SRichard Henderson 
1156186e7890SRichard Henderson     flush_cond(dc);
1157186e7890SRichard Henderson     lab = delay_exception(dc, TT_UNALIGNED);
1158186e7890SRichard Henderson     tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab);
1159fcf5ef2aSThomas Huth }
1160fcf5ef2aSThomas Huth 
11610c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc)
1162fcf5ef2aSThomas Huth {
1163633c4283SRichard Henderson     if (dc->npc & 3) {
1164633c4283SRichard Henderson         switch (dc->npc) {
1165633c4283SRichard Henderson         case JUMP_PC:
1166fcf5ef2aSThomas Huth             gen_generic_branch(dc);
1167fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
116899c82c47SRichard Henderson             dc->pc = DYNAMIC_PC_LOOKUP;
1169633c4283SRichard Henderson             break;
1170633c4283SRichard Henderson         case DYNAMIC_PC:
1171633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1172fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
1173633c4283SRichard Henderson             dc->pc = dc->npc;
1174633c4283SRichard Henderson             break;
1175633c4283SRichard Henderson         default:
1176633c4283SRichard Henderson             g_assert_not_reached();
1177633c4283SRichard Henderson         }
1178fcf5ef2aSThomas Huth     } else {
1179fcf5ef2aSThomas Huth         dc->pc = dc->npc;
1180fcf5ef2aSThomas Huth     }
1181fcf5ef2aSThomas Huth }
1182fcf5ef2aSThomas Huth 
11830c2e96c1SRichard Henderson static void gen_op_next_insn(void)
1184fcf5ef2aSThomas Huth {
1185fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_pc, cpu_npc);
1186fcf5ef2aSThomas Huth     tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
1187fcf5ef2aSThomas Huth }
1188fcf5ef2aSThomas Huth 
1189fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond,
1190fcf5ef2aSThomas Huth                         DisasContext *dc)
1191fcf5ef2aSThomas Huth {
1192fcf5ef2aSThomas Huth     static int subcc_cond[16] = {
1193fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1194fcf5ef2aSThomas Huth         TCG_COND_EQ,
1195fcf5ef2aSThomas Huth         TCG_COND_LE,
1196fcf5ef2aSThomas Huth         TCG_COND_LT,
1197fcf5ef2aSThomas Huth         TCG_COND_LEU,
1198fcf5ef2aSThomas Huth         TCG_COND_LTU,
1199fcf5ef2aSThomas Huth         -1, /* neg */
1200fcf5ef2aSThomas Huth         -1, /* overflow */
1201fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1202fcf5ef2aSThomas Huth         TCG_COND_NE,
1203fcf5ef2aSThomas Huth         TCG_COND_GT,
1204fcf5ef2aSThomas Huth         TCG_COND_GE,
1205fcf5ef2aSThomas Huth         TCG_COND_GTU,
1206fcf5ef2aSThomas Huth         TCG_COND_GEU,
1207fcf5ef2aSThomas Huth         -1, /* pos */
1208fcf5ef2aSThomas Huth         -1, /* no overflow */
1209fcf5ef2aSThomas Huth     };
1210fcf5ef2aSThomas Huth 
1211fcf5ef2aSThomas Huth     static int logic_cond[16] = {
1212fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1213fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* eq:  Z */
1214fcf5ef2aSThomas Huth         TCG_COND_LE,     /* le:  Z | (N ^ V) -> Z | N */
1215fcf5ef2aSThomas Huth         TCG_COND_LT,     /* lt:  N ^ V -> N */
1216fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* leu: C | Z -> Z */
1217fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* ltu: C -> 0 */
1218fcf5ef2aSThomas Huth         TCG_COND_LT,     /* neg: N */
1219fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* vs:  V -> 0 */
1220fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1221fcf5ef2aSThomas Huth         TCG_COND_NE,     /* ne:  !Z */
1222fcf5ef2aSThomas Huth         TCG_COND_GT,     /* gt:  !(Z | (N ^ V)) -> !(Z | N) */
1223fcf5ef2aSThomas Huth         TCG_COND_GE,     /* ge:  !(N ^ V) -> !N */
1224fcf5ef2aSThomas Huth         TCG_COND_NE,     /* gtu: !(C | Z) -> !Z */
1225fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* geu: !C -> 1 */
1226fcf5ef2aSThomas Huth         TCG_COND_GE,     /* pos: !N */
1227fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* vc:  !V -> 1 */
1228fcf5ef2aSThomas Huth     };
1229fcf5ef2aSThomas Huth 
1230fcf5ef2aSThomas Huth     TCGv_i32 r_src;
1231fcf5ef2aSThomas Huth     TCGv r_dst;
1232fcf5ef2aSThomas Huth 
1233fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1234fcf5ef2aSThomas Huth     if (xcc) {
1235fcf5ef2aSThomas Huth         r_src = cpu_xcc;
1236fcf5ef2aSThomas Huth     } else {
1237fcf5ef2aSThomas Huth         r_src = cpu_psr;
1238fcf5ef2aSThomas Huth     }
1239fcf5ef2aSThomas Huth #else
1240fcf5ef2aSThomas Huth     r_src = cpu_psr;
1241fcf5ef2aSThomas Huth #endif
1242fcf5ef2aSThomas Huth 
1243fcf5ef2aSThomas Huth     switch (dc->cc_op) {
1244fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
1245fcf5ef2aSThomas Huth         cmp->cond = logic_cond[cond];
1246fcf5ef2aSThomas Huth     do_compare_dst_0:
1247fcf5ef2aSThomas Huth         cmp->is_bool = false;
124800ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1249fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1250fcf5ef2aSThomas Huth         if (!xcc) {
1251fcf5ef2aSThomas Huth             cmp->c1 = tcg_temp_new();
1252fcf5ef2aSThomas Huth             tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst);
1253fcf5ef2aSThomas Huth             break;
1254fcf5ef2aSThomas Huth         }
1255fcf5ef2aSThomas Huth #endif
1256fcf5ef2aSThomas Huth         cmp->c1 = cpu_cc_dst;
1257fcf5ef2aSThomas Huth         break;
1258fcf5ef2aSThomas Huth 
1259fcf5ef2aSThomas Huth     case CC_OP_SUB:
1260fcf5ef2aSThomas Huth         switch (cond) {
1261fcf5ef2aSThomas Huth         case 6:  /* neg */
1262fcf5ef2aSThomas Huth         case 14: /* pos */
1263fcf5ef2aSThomas Huth             cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE);
1264fcf5ef2aSThomas Huth             goto do_compare_dst_0;
1265fcf5ef2aSThomas Huth 
1266fcf5ef2aSThomas Huth         case 7: /* overflow */
1267fcf5ef2aSThomas Huth         case 15: /* !overflow */
1268fcf5ef2aSThomas Huth             goto do_dynamic;
1269fcf5ef2aSThomas Huth 
1270fcf5ef2aSThomas Huth         default:
1271fcf5ef2aSThomas Huth             cmp->cond = subcc_cond[cond];
1272fcf5ef2aSThomas Huth             cmp->is_bool = false;
1273fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1274fcf5ef2aSThomas Huth             if (!xcc) {
1275fcf5ef2aSThomas Huth                 /* Note that sign-extension works for unsigned compares as
1276fcf5ef2aSThomas Huth                    long as both operands are sign-extended.  */
1277fcf5ef2aSThomas Huth                 cmp->c1 = tcg_temp_new();
1278fcf5ef2aSThomas Huth                 cmp->c2 = tcg_temp_new();
1279fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src);
1280fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2);
1281fcf5ef2aSThomas Huth                 break;
1282fcf5ef2aSThomas Huth             }
1283fcf5ef2aSThomas Huth #endif
1284fcf5ef2aSThomas Huth             cmp->c1 = cpu_cc_src;
1285fcf5ef2aSThomas Huth             cmp->c2 = cpu_cc_src2;
1286fcf5ef2aSThomas Huth             break;
1287fcf5ef2aSThomas Huth         }
1288fcf5ef2aSThomas Huth         break;
1289fcf5ef2aSThomas Huth 
1290fcf5ef2aSThomas Huth     default:
1291fcf5ef2aSThomas Huth     do_dynamic:
1292ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1293fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1294fcf5ef2aSThomas Huth         /* FALLTHRU */
1295fcf5ef2aSThomas Huth 
1296fcf5ef2aSThomas Huth     case CC_OP_FLAGS:
1297fcf5ef2aSThomas Huth         /* We're going to generate a boolean result.  */
1298fcf5ef2aSThomas Huth         cmp->cond = TCG_COND_NE;
1299fcf5ef2aSThomas Huth         cmp->is_bool = true;
1300fcf5ef2aSThomas Huth         cmp->c1 = r_dst = tcg_temp_new();
130100ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1302fcf5ef2aSThomas Huth 
1303fcf5ef2aSThomas Huth         switch (cond) {
1304fcf5ef2aSThomas Huth         case 0x0:
1305fcf5ef2aSThomas Huth             gen_op_eval_bn(r_dst);
1306fcf5ef2aSThomas Huth             break;
1307fcf5ef2aSThomas Huth         case 0x1:
1308fcf5ef2aSThomas Huth             gen_op_eval_be(r_dst, r_src);
1309fcf5ef2aSThomas Huth             break;
1310fcf5ef2aSThomas Huth         case 0x2:
1311fcf5ef2aSThomas Huth             gen_op_eval_ble(r_dst, r_src);
1312fcf5ef2aSThomas Huth             break;
1313fcf5ef2aSThomas Huth         case 0x3:
1314fcf5ef2aSThomas Huth             gen_op_eval_bl(r_dst, r_src);
1315fcf5ef2aSThomas Huth             break;
1316fcf5ef2aSThomas Huth         case 0x4:
1317fcf5ef2aSThomas Huth             gen_op_eval_bleu(r_dst, r_src);
1318fcf5ef2aSThomas Huth             break;
1319fcf5ef2aSThomas Huth         case 0x5:
1320fcf5ef2aSThomas Huth             gen_op_eval_bcs(r_dst, r_src);
1321fcf5ef2aSThomas Huth             break;
1322fcf5ef2aSThomas Huth         case 0x6:
1323fcf5ef2aSThomas Huth             gen_op_eval_bneg(r_dst, r_src);
1324fcf5ef2aSThomas Huth             break;
1325fcf5ef2aSThomas Huth         case 0x7:
1326fcf5ef2aSThomas Huth             gen_op_eval_bvs(r_dst, r_src);
1327fcf5ef2aSThomas Huth             break;
1328fcf5ef2aSThomas Huth         case 0x8:
1329fcf5ef2aSThomas Huth             gen_op_eval_ba(r_dst);
1330fcf5ef2aSThomas Huth             break;
1331fcf5ef2aSThomas Huth         case 0x9:
1332fcf5ef2aSThomas Huth             gen_op_eval_bne(r_dst, r_src);
1333fcf5ef2aSThomas Huth             break;
1334fcf5ef2aSThomas Huth         case 0xa:
1335fcf5ef2aSThomas Huth             gen_op_eval_bg(r_dst, r_src);
1336fcf5ef2aSThomas Huth             break;
1337fcf5ef2aSThomas Huth         case 0xb:
1338fcf5ef2aSThomas Huth             gen_op_eval_bge(r_dst, r_src);
1339fcf5ef2aSThomas Huth             break;
1340fcf5ef2aSThomas Huth         case 0xc:
1341fcf5ef2aSThomas Huth             gen_op_eval_bgu(r_dst, r_src);
1342fcf5ef2aSThomas Huth             break;
1343fcf5ef2aSThomas Huth         case 0xd:
1344fcf5ef2aSThomas Huth             gen_op_eval_bcc(r_dst, r_src);
1345fcf5ef2aSThomas Huth             break;
1346fcf5ef2aSThomas Huth         case 0xe:
1347fcf5ef2aSThomas Huth             gen_op_eval_bpos(r_dst, r_src);
1348fcf5ef2aSThomas Huth             break;
1349fcf5ef2aSThomas Huth         case 0xf:
1350fcf5ef2aSThomas Huth             gen_op_eval_bvc(r_dst, r_src);
1351fcf5ef2aSThomas Huth             break;
1352fcf5ef2aSThomas Huth         }
1353fcf5ef2aSThomas Huth         break;
1354fcf5ef2aSThomas Huth     }
1355fcf5ef2aSThomas Huth }
1356fcf5ef2aSThomas Huth 
1357fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond)
1358fcf5ef2aSThomas Huth {
1359fcf5ef2aSThomas Huth     unsigned int offset;
1360fcf5ef2aSThomas Huth     TCGv r_dst;
1361fcf5ef2aSThomas Huth 
1362fcf5ef2aSThomas Huth     /* For now we still generate a straight boolean result.  */
1363fcf5ef2aSThomas Huth     cmp->cond = TCG_COND_NE;
1364fcf5ef2aSThomas Huth     cmp->is_bool = true;
1365fcf5ef2aSThomas Huth     cmp->c1 = r_dst = tcg_temp_new();
136600ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1367fcf5ef2aSThomas Huth 
1368fcf5ef2aSThomas Huth     switch (cc) {
1369fcf5ef2aSThomas Huth     default:
1370fcf5ef2aSThomas Huth     case 0x0:
1371fcf5ef2aSThomas Huth         offset = 0;
1372fcf5ef2aSThomas Huth         break;
1373fcf5ef2aSThomas Huth     case 0x1:
1374fcf5ef2aSThomas Huth         offset = 32 - 10;
1375fcf5ef2aSThomas Huth         break;
1376fcf5ef2aSThomas Huth     case 0x2:
1377fcf5ef2aSThomas Huth         offset = 34 - 10;
1378fcf5ef2aSThomas Huth         break;
1379fcf5ef2aSThomas Huth     case 0x3:
1380fcf5ef2aSThomas Huth         offset = 36 - 10;
1381fcf5ef2aSThomas Huth         break;
1382fcf5ef2aSThomas Huth     }
1383fcf5ef2aSThomas Huth 
1384fcf5ef2aSThomas Huth     switch (cond) {
1385fcf5ef2aSThomas Huth     case 0x0:
1386fcf5ef2aSThomas Huth         gen_op_eval_bn(r_dst);
1387fcf5ef2aSThomas Huth         break;
1388fcf5ef2aSThomas Huth     case 0x1:
1389fcf5ef2aSThomas Huth         gen_op_eval_fbne(r_dst, cpu_fsr, offset);
1390fcf5ef2aSThomas Huth         break;
1391fcf5ef2aSThomas Huth     case 0x2:
1392fcf5ef2aSThomas Huth         gen_op_eval_fblg(r_dst, cpu_fsr, offset);
1393fcf5ef2aSThomas Huth         break;
1394fcf5ef2aSThomas Huth     case 0x3:
1395fcf5ef2aSThomas Huth         gen_op_eval_fbul(r_dst, cpu_fsr, offset);
1396fcf5ef2aSThomas Huth         break;
1397fcf5ef2aSThomas Huth     case 0x4:
1398fcf5ef2aSThomas Huth         gen_op_eval_fbl(r_dst, cpu_fsr, offset);
1399fcf5ef2aSThomas Huth         break;
1400fcf5ef2aSThomas Huth     case 0x5:
1401fcf5ef2aSThomas Huth         gen_op_eval_fbug(r_dst, cpu_fsr, offset);
1402fcf5ef2aSThomas Huth         break;
1403fcf5ef2aSThomas Huth     case 0x6:
1404fcf5ef2aSThomas Huth         gen_op_eval_fbg(r_dst, cpu_fsr, offset);
1405fcf5ef2aSThomas Huth         break;
1406fcf5ef2aSThomas Huth     case 0x7:
1407fcf5ef2aSThomas Huth         gen_op_eval_fbu(r_dst, cpu_fsr, offset);
1408fcf5ef2aSThomas Huth         break;
1409fcf5ef2aSThomas Huth     case 0x8:
1410fcf5ef2aSThomas Huth         gen_op_eval_ba(r_dst);
1411fcf5ef2aSThomas Huth         break;
1412fcf5ef2aSThomas Huth     case 0x9:
1413fcf5ef2aSThomas Huth         gen_op_eval_fbe(r_dst, cpu_fsr, offset);
1414fcf5ef2aSThomas Huth         break;
1415fcf5ef2aSThomas Huth     case 0xa:
1416fcf5ef2aSThomas Huth         gen_op_eval_fbue(r_dst, cpu_fsr, offset);
1417fcf5ef2aSThomas Huth         break;
1418fcf5ef2aSThomas Huth     case 0xb:
1419fcf5ef2aSThomas Huth         gen_op_eval_fbge(r_dst, cpu_fsr, offset);
1420fcf5ef2aSThomas Huth         break;
1421fcf5ef2aSThomas Huth     case 0xc:
1422fcf5ef2aSThomas Huth         gen_op_eval_fbuge(r_dst, cpu_fsr, offset);
1423fcf5ef2aSThomas Huth         break;
1424fcf5ef2aSThomas Huth     case 0xd:
1425fcf5ef2aSThomas Huth         gen_op_eval_fble(r_dst, cpu_fsr, offset);
1426fcf5ef2aSThomas Huth         break;
1427fcf5ef2aSThomas Huth     case 0xe:
1428fcf5ef2aSThomas Huth         gen_op_eval_fbule(r_dst, cpu_fsr, offset);
1429fcf5ef2aSThomas Huth         break;
1430fcf5ef2aSThomas Huth     case 0xf:
1431fcf5ef2aSThomas Huth         gen_op_eval_fbo(r_dst, cpu_fsr, offset);
1432fcf5ef2aSThomas Huth         break;
1433fcf5ef2aSThomas Huth     }
1434fcf5ef2aSThomas Huth }
1435fcf5ef2aSThomas Huth 
1436fcf5ef2aSThomas Huth // Inverted logic
1437ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = {
1438ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1439fcf5ef2aSThomas Huth     TCG_COND_NE,
1440fcf5ef2aSThomas Huth     TCG_COND_GT,
1441fcf5ef2aSThomas Huth     TCG_COND_GE,
1442ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1443fcf5ef2aSThomas Huth     TCG_COND_EQ,
1444fcf5ef2aSThomas Huth     TCG_COND_LE,
1445fcf5ef2aSThomas Huth     TCG_COND_LT,
1446fcf5ef2aSThomas Huth };
1447fcf5ef2aSThomas Huth 
1448fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src)
1449fcf5ef2aSThomas Huth {
1450fcf5ef2aSThomas Huth     cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]);
1451fcf5ef2aSThomas Huth     cmp->is_bool = false;
1452fcf5ef2aSThomas Huth     cmp->c1 = r_src;
145300ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1454fcf5ef2aSThomas Huth }
1455fcf5ef2aSThomas Huth 
1456baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void)
1457baf3dbf2SRichard Henderson {
1458baf3dbf2SRichard Henderson     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK);
1459baf3dbf2SRichard Henderson }
1460baf3dbf2SRichard Henderson 
1461baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src)
1462baf3dbf2SRichard Henderson {
1463baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1464baf3dbf2SRichard Henderson     tcg_gen_mov_i32(dst, src);
1465baf3dbf2SRichard Henderson }
1466baf3dbf2SRichard Henderson 
1467baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src)
1468baf3dbf2SRichard Henderson {
1469baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1470baf3dbf2SRichard Henderson     gen_helper_fnegs(dst, src);
1471baf3dbf2SRichard Henderson }
1472baf3dbf2SRichard Henderson 
1473baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src)
1474baf3dbf2SRichard Henderson {
1475baf3dbf2SRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1476baf3dbf2SRichard Henderson     gen_helper_fabss(dst, src);
1477baf3dbf2SRichard Henderson }
1478baf3dbf2SRichard Henderson 
1479c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src)
1480c6d83e4fSRichard Henderson {
1481c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1482c6d83e4fSRichard Henderson     tcg_gen_mov_i64(dst, src);
1483c6d83e4fSRichard Henderson }
1484c6d83e4fSRichard Henderson 
1485c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src)
1486c6d83e4fSRichard Henderson {
1487c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1488c6d83e4fSRichard Henderson     gen_helper_fnegd(dst, src);
1489c6d83e4fSRichard Henderson }
1490c6d83e4fSRichard Henderson 
1491c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src)
1492c6d83e4fSRichard Henderson {
1493c6d83e4fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
1494c6d83e4fSRichard Henderson     gen_helper_fabsd(dst, src);
1495c6d83e4fSRichard Henderson }
1496c6d83e4fSRichard Henderson 
1497fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
14980c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1499fcf5ef2aSThomas Huth {
1500fcf5ef2aSThomas Huth     switch (fccno) {
1501fcf5ef2aSThomas Huth     case 0:
1502ad75a51eSRichard Henderson         gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1503fcf5ef2aSThomas Huth         break;
1504fcf5ef2aSThomas Huth     case 1:
1505ad75a51eSRichard Henderson         gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1506fcf5ef2aSThomas Huth         break;
1507fcf5ef2aSThomas Huth     case 2:
1508ad75a51eSRichard Henderson         gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1509fcf5ef2aSThomas Huth         break;
1510fcf5ef2aSThomas Huth     case 3:
1511ad75a51eSRichard Henderson         gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1512fcf5ef2aSThomas Huth         break;
1513fcf5ef2aSThomas Huth     }
1514fcf5ef2aSThomas Huth }
1515fcf5ef2aSThomas Huth 
15160c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1517fcf5ef2aSThomas Huth {
1518fcf5ef2aSThomas Huth     switch (fccno) {
1519fcf5ef2aSThomas Huth     case 0:
1520ad75a51eSRichard Henderson         gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1521fcf5ef2aSThomas Huth         break;
1522fcf5ef2aSThomas Huth     case 1:
1523ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1524fcf5ef2aSThomas Huth         break;
1525fcf5ef2aSThomas Huth     case 2:
1526ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1527fcf5ef2aSThomas Huth         break;
1528fcf5ef2aSThomas Huth     case 3:
1529ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1530fcf5ef2aSThomas Huth         break;
1531fcf5ef2aSThomas Huth     }
1532fcf5ef2aSThomas Huth }
1533fcf5ef2aSThomas Huth 
15340c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1535fcf5ef2aSThomas Huth {
1536fcf5ef2aSThomas Huth     switch (fccno) {
1537fcf5ef2aSThomas Huth     case 0:
1538ad75a51eSRichard Henderson         gen_helper_fcmpq(cpu_fsr, tcg_env);
1539fcf5ef2aSThomas Huth         break;
1540fcf5ef2aSThomas Huth     case 1:
1541ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env);
1542fcf5ef2aSThomas Huth         break;
1543fcf5ef2aSThomas Huth     case 2:
1544ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env);
1545fcf5ef2aSThomas Huth         break;
1546fcf5ef2aSThomas Huth     case 3:
1547ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env);
1548fcf5ef2aSThomas Huth         break;
1549fcf5ef2aSThomas Huth     }
1550fcf5ef2aSThomas Huth }
1551fcf5ef2aSThomas Huth 
15520c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1553fcf5ef2aSThomas Huth {
1554fcf5ef2aSThomas Huth     switch (fccno) {
1555fcf5ef2aSThomas Huth     case 0:
1556ad75a51eSRichard Henderson         gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1557fcf5ef2aSThomas Huth         break;
1558fcf5ef2aSThomas Huth     case 1:
1559ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1560fcf5ef2aSThomas Huth         break;
1561fcf5ef2aSThomas Huth     case 2:
1562ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1563fcf5ef2aSThomas Huth         break;
1564fcf5ef2aSThomas Huth     case 3:
1565ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1566fcf5ef2aSThomas Huth         break;
1567fcf5ef2aSThomas Huth     }
1568fcf5ef2aSThomas Huth }
1569fcf5ef2aSThomas Huth 
15700c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1571fcf5ef2aSThomas Huth {
1572fcf5ef2aSThomas Huth     switch (fccno) {
1573fcf5ef2aSThomas Huth     case 0:
1574ad75a51eSRichard Henderson         gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1575fcf5ef2aSThomas Huth         break;
1576fcf5ef2aSThomas Huth     case 1:
1577ad75a51eSRichard Henderson         gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1578fcf5ef2aSThomas Huth         break;
1579fcf5ef2aSThomas Huth     case 2:
1580ad75a51eSRichard Henderson         gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1581fcf5ef2aSThomas Huth         break;
1582fcf5ef2aSThomas Huth     case 3:
1583ad75a51eSRichard Henderson         gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1584fcf5ef2aSThomas Huth         break;
1585fcf5ef2aSThomas Huth     }
1586fcf5ef2aSThomas Huth }
1587fcf5ef2aSThomas Huth 
15880c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1589fcf5ef2aSThomas Huth {
1590fcf5ef2aSThomas Huth     switch (fccno) {
1591fcf5ef2aSThomas Huth     case 0:
1592ad75a51eSRichard Henderson         gen_helper_fcmpeq(cpu_fsr, tcg_env);
1593fcf5ef2aSThomas Huth         break;
1594fcf5ef2aSThomas Huth     case 1:
1595ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env);
1596fcf5ef2aSThomas Huth         break;
1597fcf5ef2aSThomas Huth     case 2:
1598ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env);
1599fcf5ef2aSThomas Huth         break;
1600fcf5ef2aSThomas Huth     case 3:
1601ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env);
1602fcf5ef2aSThomas Huth         break;
1603fcf5ef2aSThomas Huth     }
1604fcf5ef2aSThomas Huth }
1605fcf5ef2aSThomas Huth 
1606fcf5ef2aSThomas Huth #else
1607fcf5ef2aSThomas Huth 
16080c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2)
1609fcf5ef2aSThomas Huth {
1610ad75a51eSRichard Henderson     gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1611fcf5ef2aSThomas Huth }
1612fcf5ef2aSThomas Huth 
16130c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1614fcf5ef2aSThomas Huth {
1615ad75a51eSRichard Henderson     gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1616fcf5ef2aSThomas Huth }
1617fcf5ef2aSThomas Huth 
16180c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1619fcf5ef2aSThomas Huth {
1620ad75a51eSRichard Henderson     gen_helper_fcmpq(cpu_fsr, tcg_env);
1621fcf5ef2aSThomas Huth }
1622fcf5ef2aSThomas Huth 
16230c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2)
1624fcf5ef2aSThomas Huth {
1625ad75a51eSRichard Henderson     gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1626fcf5ef2aSThomas Huth }
1627fcf5ef2aSThomas Huth 
16280c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1629fcf5ef2aSThomas Huth {
1630ad75a51eSRichard Henderson     gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1631fcf5ef2aSThomas Huth }
1632fcf5ef2aSThomas Huth 
16330c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1634fcf5ef2aSThomas Huth {
1635ad75a51eSRichard Henderson     gen_helper_fcmpeq(cpu_fsr, tcg_env);
1636fcf5ef2aSThomas Huth }
1637fcf5ef2aSThomas Huth #endif
1638fcf5ef2aSThomas Huth 
1639fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags)
1640fcf5ef2aSThomas Huth {
1641fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK);
1642fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags);
1643fcf5ef2aSThomas Huth     gen_exception(dc, TT_FP_EXCP);
1644fcf5ef2aSThomas Huth }
1645fcf5ef2aSThomas Huth 
1646fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc)
1647fcf5ef2aSThomas Huth {
1648fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
1649fcf5ef2aSThomas Huth     if (!dc->fpu_enabled) {
1650fcf5ef2aSThomas Huth         gen_exception(dc, TT_NFPU_INSN);
1651fcf5ef2aSThomas Huth         return 1;
1652fcf5ef2aSThomas Huth     }
1653fcf5ef2aSThomas Huth #endif
1654fcf5ef2aSThomas Huth     return 0;
1655fcf5ef2aSThomas Huth }
1656fcf5ef2aSThomas Huth 
16570c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1658fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32))
1659fcf5ef2aSThomas Huth {
1660fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1661fcf5ef2aSThomas Huth 
1662fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1663fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1664fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1665fcf5ef2aSThomas Huth 
1666ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1667ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1668fcf5ef2aSThomas Huth 
1669fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1670fcf5ef2aSThomas Huth }
1671fcf5ef2aSThomas Huth 
16720c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs,
1673fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64))
1674fcf5ef2aSThomas Huth {
1675fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1676fcf5ef2aSThomas Huth 
1677fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1678fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1679fcf5ef2aSThomas Huth 
1680ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1681ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1682fcf5ef2aSThomas Huth 
1683fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1684fcf5ef2aSThomas Huth }
1685fcf5ef2aSThomas Huth 
16860c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1687fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64))
1688fcf5ef2aSThomas Huth {
1689fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1690fcf5ef2aSThomas Huth 
1691fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1692fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1693fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1694fcf5ef2aSThomas Huth 
1695ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1696ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1697fcf5ef2aSThomas Huth 
1698fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1699fcf5ef2aSThomas Huth }
1700fcf5ef2aSThomas Huth 
17010c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs,
1702fcf5ef2aSThomas Huth                        void (*gen)(TCGv_ptr))
1703fcf5ef2aSThomas Huth {
1704fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1705fcf5ef2aSThomas Huth 
1706ad75a51eSRichard Henderson     gen(tcg_env);
1707ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1708fcf5ef2aSThomas Huth 
1709fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1710fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1711fcf5ef2aSThomas Huth }
1712fcf5ef2aSThomas Huth 
1713fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
17140c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs,
1715fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr))
1716fcf5ef2aSThomas Huth {
1717fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1718fcf5ef2aSThomas Huth 
1719ad75a51eSRichard Henderson     gen(tcg_env);
1720fcf5ef2aSThomas Huth 
1721fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1722fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1723fcf5ef2aSThomas Huth }
1724fcf5ef2aSThomas Huth #endif
1725fcf5ef2aSThomas Huth 
17260c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2,
1727fcf5ef2aSThomas Huth                         void (*gen)(TCGv_ptr))
1728fcf5ef2aSThomas Huth {
1729fcf5ef2aSThomas Huth     gen_op_load_fpr_QT0(QFPREG(rs1));
1730fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs2));
1731fcf5ef2aSThomas Huth 
1732ad75a51eSRichard Henderson     gen(tcg_env);
1733ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1734fcf5ef2aSThomas Huth 
1735fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1736fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1737fcf5ef2aSThomas Huth }
1738fcf5ef2aSThomas Huth 
17390c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2,
1740fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32))
1741fcf5ef2aSThomas Huth {
1742fcf5ef2aSThomas Huth     TCGv_i64 dst;
1743fcf5ef2aSThomas Huth     TCGv_i32 src1, src2;
1744fcf5ef2aSThomas Huth 
1745fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1746fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1747fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1748fcf5ef2aSThomas Huth 
1749ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1750ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1751fcf5ef2aSThomas Huth 
1752fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1753fcf5ef2aSThomas Huth }
1754fcf5ef2aSThomas Huth 
17550c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2,
1756fcf5ef2aSThomas Huth                         void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64))
1757fcf5ef2aSThomas Huth {
1758fcf5ef2aSThomas Huth     TCGv_i64 src1, src2;
1759fcf5ef2aSThomas Huth 
1760fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1761fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1762fcf5ef2aSThomas Huth 
1763ad75a51eSRichard Henderson     gen(tcg_env, src1, src2);
1764ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1765fcf5ef2aSThomas Huth 
1766fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1767fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1768fcf5ef2aSThomas Huth }
1769fcf5ef2aSThomas Huth 
1770fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
17710c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs,
1772fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1773fcf5ef2aSThomas Huth {
1774fcf5ef2aSThomas Huth     TCGv_i64 dst;
1775fcf5ef2aSThomas Huth     TCGv_i32 src;
1776fcf5ef2aSThomas Huth 
1777fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1778fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1779fcf5ef2aSThomas Huth 
1780ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1781ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1782fcf5ef2aSThomas Huth 
1783fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1784fcf5ef2aSThomas Huth }
1785fcf5ef2aSThomas Huth #endif
1786fcf5ef2aSThomas Huth 
17870c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs,
1788fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1789fcf5ef2aSThomas Huth {
1790fcf5ef2aSThomas Huth     TCGv_i64 dst;
1791fcf5ef2aSThomas Huth     TCGv_i32 src;
1792fcf5ef2aSThomas Huth 
1793fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1794fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1795fcf5ef2aSThomas Huth 
1796ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1797fcf5ef2aSThomas Huth 
1798fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1799fcf5ef2aSThomas Huth }
1800fcf5ef2aSThomas Huth 
18010c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs,
1802fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64))
1803fcf5ef2aSThomas Huth {
1804fcf5ef2aSThomas Huth     TCGv_i32 dst;
1805fcf5ef2aSThomas Huth     TCGv_i64 src;
1806fcf5ef2aSThomas Huth 
1807fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1808fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1809fcf5ef2aSThomas Huth 
1810ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1811ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1812fcf5ef2aSThomas Huth 
1813fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1814fcf5ef2aSThomas Huth }
1815fcf5ef2aSThomas Huth 
18160c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs,
1817fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr))
1818fcf5ef2aSThomas Huth {
1819fcf5ef2aSThomas Huth     TCGv_i32 dst;
1820fcf5ef2aSThomas Huth 
1821fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1822fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1823fcf5ef2aSThomas Huth 
1824ad75a51eSRichard Henderson     gen(dst, tcg_env);
1825ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1826fcf5ef2aSThomas Huth 
1827fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1828fcf5ef2aSThomas Huth }
1829fcf5ef2aSThomas Huth 
18300c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs,
1831fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr))
1832fcf5ef2aSThomas Huth {
1833fcf5ef2aSThomas Huth     TCGv_i64 dst;
1834fcf5ef2aSThomas Huth 
1835fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1836fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1837fcf5ef2aSThomas Huth 
1838ad75a51eSRichard Henderson     gen(dst, tcg_env);
1839ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1840fcf5ef2aSThomas Huth 
1841fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1842fcf5ef2aSThomas Huth }
1843fcf5ef2aSThomas Huth 
18440c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs,
1845fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i32))
1846fcf5ef2aSThomas Huth {
1847fcf5ef2aSThomas Huth     TCGv_i32 src;
1848fcf5ef2aSThomas Huth 
1849fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1850fcf5ef2aSThomas Huth 
1851ad75a51eSRichard Henderson     gen(tcg_env, src);
1852fcf5ef2aSThomas Huth 
1853fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1854fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1855fcf5ef2aSThomas Huth }
1856fcf5ef2aSThomas Huth 
18570c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs,
1858fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i64))
1859fcf5ef2aSThomas Huth {
1860fcf5ef2aSThomas Huth     TCGv_i64 src;
1861fcf5ef2aSThomas Huth 
1862fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1863fcf5ef2aSThomas Huth 
1864ad75a51eSRichard Henderson     gen(tcg_env, src);
1865fcf5ef2aSThomas Huth 
1866fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1867fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1868fcf5ef2aSThomas Huth }
1869fcf5ef2aSThomas Huth 
1870fcf5ef2aSThomas Huth /* asi moves */
1871fcf5ef2aSThomas Huth typedef enum {
1872fcf5ef2aSThomas Huth     GET_ASI_HELPER,
1873fcf5ef2aSThomas Huth     GET_ASI_EXCP,
1874fcf5ef2aSThomas Huth     GET_ASI_DIRECT,
1875fcf5ef2aSThomas Huth     GET_ASI_DTWINX,
1876fcf5ef2aSThomas Huth     GET_ASI_BLOCK,
1877fcf5ef2aSThomas Huth     GET_ASI_SHORT,
1878fcf5ef2aSThomas Huth     GET_ASI_BCOPY,
1879fcf5ef2aSThomas Huth     GET_ASI_BFILL,
1880fcf5ef2aSThomas Huth } ASIType;
1881fcf5ef2aSThomas Huth 
1882fcf5ef2aSThomas Huth typedef struct {
1883fcf5ef2aSThomas Huth     ASIType type;
1884fcf5ef2aSThomas Huth     int asi;
1885fcf5ef2aSThomas Huth     int mem_idx;
188614776ab5STony Nguyen     MemOp memop;
1887fcf5ef2aSThomas Huth } DisasASI;
1888fcf5ef2aSThomas Huth 
1889811cc0b0SRichard Henderson /*
1890811cc0b0SRichard Henderson  * Build DisasASI.
1891811cc0b0SRichard Henderson  * For asi == -1, treat as non-asi.
1892811cc0b0SRichard Henderson  * For ask == -2, treat as immediate offset (v8 error, v9 %asi).
1893811cc0b0SRichard Henderson  */
1894811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop)
1895fcf5ef2aSThomas Huth {
1896fcf5ef2aSThomas Huth     ASIType type = GET_ASI_HELPER;
1897fcf5ef2aSThomas Huth     int mem_idx = dc->mem_idx;
1898fcf5ef2aSThomas Huth 
1899811cc0b0SRichard Henderson     if (asi == -1) {
1900811cc0b0SRichard Henderson         /* Artificial "non-asi" case. */
1901811cc0b0SRichard Henderson         type = GET_ASI_DIRECT;
1902811cc0b0SRichard Henderson         goto done;
1903811cc0b0SRichard Henderson     }
1904811cc0b0SRichard Henderson 
1905fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
1906fcf5ef2aSThomas Huth     /* Before v9, all asis are immediate and privileged.  */
1907811cc0b0SRichard Henderson     if (asi < 0) {
1908fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1909fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1910fcf5ef2aSThomas Huth     } else if (supervisor(dc)
1911fcf5ef2aSThomas Huth                /* Note that LEON accepts ASI_USERDATA in user mode, for
1912fcf5ef2aSThomas Huth                   use with CASA.  Also note that previous versions of
1913fcf5ef2aSThomas Huth                   QEMU allowed (and old versions of gcc emitted) ASI_P
1914fcf5ef2aSThomas Huth                   for LEON, which is incorrect.  */
1915fcf5ef2aSThomas Huth                || (asi == ASI_USERDATA
1916fcf5ef2aSThomas Huth                    && (dc->def->features & CPU_FEATURE_CASA))) {
1917fcf5ef2aSThomas Huth         switch (asi) {
1918fcf5ef2aSThomas Huth         case ASI_USERDATA:   /* User data access */
1919fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1920fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1921fcf5ef2aSThomas Huth             break;
1922fcf5ef2aSThomas Huth         case ASI_KERNELDATA: /* Supervisor data access */
1923fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1924fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1925fcf5ef2aSThomas Huth             break;
1926fcf5ef2aSThomas Huth         case ASI_M_BYPASS:    /* MMU passthrough */
1927fcf5ef2aSThomas Huth         case ASI_LEON_BYPASS: /* LEON MMU passthrough */
1928fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1929fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1930fcf5ef2aSThomas Huth             break;
1931fcf5ef2aSThomas Huth         case ASI_M_BCOPY: /* Block copy, sta access */
1932fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1933fcf5ef2aSThomas Huth             type = GET_ASI_BCOPY;
1934fcf5ef2aSThomas Huth             break;
1935fcf5ef2aSThomas Huth         case ASI_M_BFILL: /* Block fill, stda access */
1936fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1937fcf5ef2aSThomas Huth             type = GET_ASI_BFILL;
1938fcf5ef2aSThomas Huth             break;
1939fcf5ef2aSThomas Huth         }
19406e10f37cSKONRAD Frederic 
19416e10f37cSKONRAD Frederic         /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the
19426e10f37cSKONRAD Frederic          * permissions check in get_physical_address(..).
19436e10f37cSKONRAD Frederic          */
19446e10f37cSKONRAD Frederic         mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx;
1945fcf5ef2aSThomas Huth     } else {
1946fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_INSN);
1947fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1948fcf5ef2aSThomas Huth     }
1949fcf5ef2aSThomas Huth #else
1950811cc0b0SRichard Henderson     if (asi < 0) {
1951fcf5ef2aSThomas Huth         asi = dc->asi;
1952fcf5ef2aSThomas Huth     }
1953fcf5ef2aSThomas Huth     /* With v9, all asis below 0x80 are privileged.  */
1954fcf5ef2aSThomas Huth     /* ??? We ought to check cpu_has_hypervisor, but we didn't copy
1955fcf5ef2aSThomas Huth        down that bit into DisasContext.  For the moment that's ok,
1956fcf5ef2aSThomas Huth        since the direct implementations below doesn't have any ASIs
1957fcf5ef2aSThomas Huth        in the restricted [0x30, 0x7f] range, and the check will be
1958fcf5ef2aSThomas Huth        done properly in the helper.  */
1959fcf5ef2aSThomas Huth     if (!supervisor(dc) && asi < 0x80) {
1960fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_ACT);
1961fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1962fcf5ef2aSThomas Huth     } else {
1963fcf5ef2aSThomas Huth         switch (asi) {
1964fcf5ef2aSThomas Huth         case ASI_REAL:      /* Bypass */
1965fcf5ef2aSThomas Huth         case ASI_REAL_IO:   /* Bypass, non-cacheable */
1966fcf5ef2aSThomas Huth         case ASI_REAL_L:    /* Bypass LE */
1967fcf5ef2aSThomas Huth         case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
1968fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:   /* Real address, twinx */
1969fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
1970fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
1971fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
1972fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1973fcf5ef2aSThomas Huth             break;
1974fcf5ef2aSThomas Huth         case ASI_N:  /* Nucleus */
1975fcf5ef2aSThomas Huth         case ASI_NL: /* Nucleus LE */
1976fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1977fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1978fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
1979fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
19809a10756dSArtyom Tarasenko             if (hypervisor(dc)) {
198184f8f587SArtyom Tarasenko                 mem_idx = MMU_PHYS_IDX;
19829a10756dSArtyom Tarasenko             } else {
1983fcf5ef2aSThomas Huth                 mem_idx = MMU_NUCLEUS_IDX;
19849a10756dSArtyom Tarasenko             }
1985fcf5ef2aSThomas Huth             break;
1986fcf5ef2aSThomas Huth         case ASI_AIUP:  /* As if user primary */
1987fcf5ef2aSThomas Huth         case ASI_AIUPL: /* As if user primary LE */
1988fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1989fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1990fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
1991fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
1992fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
1993fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
1994fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1995fcf5ef2aSThomas Huth             break;
1996fcf5ef2aSThomas Huth         case ASI_AIUS:  /* As if user secondary */
1997fcf5ef2aSThomas Huth         case ASI_AIUSL: /* As if user secondary LE */
1998fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1999fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
2000fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
2001fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
2002fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
2003fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
2004fcf5ef2aSThomas Huth             mem_idx = MMU_USER_SECONDARY_IDX;
2005fcf5ef2aSThomas Huth             break;
2006fcf5ef2aSThomas Huth         case ASI_S:  /* Secondary */
2007fcf5ef2aSThomas Huth         case ASI_SL: /* Secondary LE */
2008fcf5ef2aSThomas Huth         case ASI_TWINX_S:
2009fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
2010fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
2011fcf5ef2aSThomas Huth         case ASI_BLK_S:
2012fcf5ef2aSThomas Huth         case ASI_BLK_SL:
2013fcf5ef2aSThomas Huth         case ASI_FL8_S:
2014fcf5ef2aSThomas Huth         case ASI_FL8_SL:
2015fcf5ef2aSThomas Huth         case ASI_FL16_S:
2016fcf5ef2aSThomas Huth         case ASI_FL16_SL:
2017fcf5ef2aSThomas Huth             if (mem_idx == MMU_USER_IDX) {
2018fcf5ef2aSThomas Huth                 mem_idx = MMU_USER_SECONDARY_IDX;
2019fcf5ef2aSThomas Huth             } else if (mem_idx == MMU_KERNEL_IDX) {
2020fcf5ef2aSThomas Huth                 mem_idx = MMU_KERNEL_SECONDARY_IDX;
2021fcf5ef2aSThomas Huth             }
2022fcf5ef2aSThomas Huth             break;
2023fcf5ef2aSThomas Huth         case ASI_P:  /* Primary */
2024fcf5ef2aSThomas Huth         case ASI_PL: /* Primary LE */
2025fcf5ef2aSThomas Huth         case ASI_TWINX_P:
2026fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
2027fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
2028fcf5ef2aSThomas Huth         case ASI_BLK_P:
2029fcf5ef2aSThomas Huth         case ASI_BLK_PL:
2030fcf5ef2aSThomas Huth         case ASI_FL8_P:
2031fcf5ef2aSThomas Huth         case ASI_FL8_PL:
2032fcf5ef2aSThomas Huth         case ASI_FL16_P:
2033fcf5ef2aSThomas Huth         case ASI_FL16_PL:
2034fcf5ef2aSThomas Huth             break;
2035fcf5ef2aSThomas Huth         }
2036fcf5ef2aSThomas Huth         switch (asi) {
2037fcf5ef2aSThomas Huth         case ASI_REAL:
2038fcf5ef2aSThomas Huth         case ASI_REAL_IO:
2039fcf5ef2aSThomas Huth         case ASI_REAL_L:
2040fcf5ef2aSThomas Huth         case ASI_REAL_IO_L:
2041fcf5ef2aSThomas Huth         case ASI_N:
2042fcf5ef2aSThomas Huth         case ASI_NL:
2043fcf5ef2aSThomas Huth         case ASI_AIUP:
2044fcf5ef2aSThomas Huth         case ASI_AIUPL:
2045fcf5ef2aSThomas Huth         case ASI_AIUS:
2046fcf5ef2aSThomas Huth         case ASI_AIUSL:
2047fcf5ef2aSThomas Huth         case ASI_S:
2048fcf5ef2aSThomas Huth         case ASI_SL:
2049fcf5ef2aSThomas Huth         case ASI_P:
2050fcf5ef2aSThomas Huth         case ASI_PL:
2051fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
2052fcf5ef2aSThomas Huth             break;
2053fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:
2054fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L:
2055fcf5ef2aSThomas Huth         case ASI_TWINX_N:
2056fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
2057fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
2058fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
2059fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
2060fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
2061fcf5ef2aSThomas Huth         case ASI_TWINX_P:
2062fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
2063fcf5ef2aSThomas Huth         case ASI_TWINX_S:
2064fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
2065fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
2066fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
2067fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
2068fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
2069fcf5ef2aSThomas Huth             type = GET_ASI_DTWINX;
2070fcf5ef2aSThomas Huth             break;
2071fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
2072fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
2073fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
2074fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
2075fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
2076fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
2077fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
2078fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
2079fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
2080fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
2081fcf5ef2aSThomas Huth         case ASI_BLK_S:
2082fcf5ef2aSThomas Huth         case ASI_BLK_SL:
2083fcf5ef2aSThomas Huth         case ASI_BLK_P:
2084fcf5ef2aSThomas Huth         case ASI_BLK_PL:
2085fcf5ef2aSThomas Huth             type = GET_ASI_BLOCK;
2086fcf5ef2aSThomas Huth             break;
2087fcf5ef2aSThomas Huth         case ASI_FL8_S:
2088fcf5ef2aSThomas Huth         case ASI_FL8_SL:
2089fcf5ef2aSThomas Huth         case ASI_FL8_P:
2090fcf5ef2aSThomas Huth         case ASI_FL8_PL:
2091fcf5ef2aSThomas Huth             memop = MO_UB;
2092fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2093fcf5ef2aSThomas Huth             break;
2094fcf5ef2aSThomas Huth         case ASI_FL16_S:
2095fcf5ef2aSThomas Huth         case ASI_FL16_SL:
2096fcf5ef2aSThomas Huth         case ASI_FL16_P:
2097fcf5ef2aSThomas Huth         case ASI_FL16_PL:
2098fcf5ef2aSThomas Huth             memop = MO_TEUW;
2099fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2100fcf5ef2aSThomas Huth             break;
2101fcf5ef2aSThomas Huth         }
2102fcf5ef2aSThomas Huth         /* The little-endian asis all have bit 3 set.  */
2103fcf5ef2aSThomas Huth         if (asi & 8) {
2104fcf5ef2aSThomas Huth             memop ^= MO_BSWAP;
2105fcf5ef2aSThomas Huth         }
2106fcf5ef2aSThomas Huth     }
2107fcf5ef2aSThomas Huth #endif
2108fcf5ef2aSThomas Huth 
2109811cc0b0SRichard Henderson  done:
2110fcf5ef2aSThomas Huth     return (DisasASI){ type, asi, mem_idx, memop };
2111fcf5ef2aSThomas Huth }
2112fcf5ef2aSThomas Huth 
2113a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
2114a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a,
2115a76779eeSRichard Henderson                               TCGv_i32 asi, TCGv_i32 mop)
2116a76779eeSRichard Henderson {
2117a76779eeSRichard Henderson     g_assert_not_reached();
2118a76779eeSRichard Henderson }
2119a76779eeSRichard Henderson 
2120a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r,
2121a76779eeSRichard Henderson                               TCGv_i32 asi, TCGv_i32 mop)
2122a76779eeSRichard Henderson {
2123a76779eeSRichard Henderson     g_assert_not_reached();
2124a76779eeSRichard Henderson }
2125a76779eeSRichard Henderson #endif
2126a76779eeSRichard Henderson 
212742071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr)
2128fcf5ef2aSThomas Huth {
2129c03a0fd1SRichard Henderson     switch (da->type) {
2130fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2131fcf5ef2aSThomas Huth         break;
2132fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for ldda.  */
2133fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2134fcf5ef2aSThomas Huth         break;
2135fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2136c03a0fd1SRichard Henderson         tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN);
2137fcf5ef2aSThomas Huth         break;
2138fcf5ef2aSThomas Huth     default:
2139fcf5ef2aSThomas Huth         {
2140c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2141c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN);
2142fcf5ef2aSThomas Huth 
2143fcf5ef2aSThomas Huth             save_state(dc);
2144fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2145ad75a51eSRichard Henderson             gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop);
2146fcf5ef2aSThomas Huth #else
2147fcf5ef2aSThomas Huth             {
2148fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2149ad75a51eSRichard Henderson                 gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
2150fcf5ef2aSThomas Huth                 tcg_gen_trunc_i64_tl(dst, t64);
2151fcf5ef2aSThomas Huth             }
2152fcf5ef2aSThomas Huth #endif
2153fcf5ef2aSThomas Huth         }
2154fcf5ef2aSThomas Huth         break;
2155fcf5ef2aSThomas Huth     }
2156fcf5ef2aSThomas Huth }
2157fcf5ef2aSThomas Huth 
215842071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr)
2159c03a0fd1SRichard Henderson {
2160c03a0fd1SRichard Henderson     switch (da->type) {
2161fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2162fcf5ef2aSThomas Huth         break;
2163c03a0fd1SRichard Henderson 
2164fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for stda.  */
2165c03a0fd1SRichard Henderson         if (TARGET_LONG_BITS == 32) {
2166fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2167fcf5ef2aSThomas Huth             break;
2168c03a0fd1SRichard Henderson         } else if (!(dc->def->features & CPU_FEATURE_HYPV)) {
21693390537bSArtyom Tarasenko             /* Pre OpenSPARC CPUs don't have these */
21703390537bSArtyom Tarasenko             gen_exception(dc, TT_ILL_INSN);
2171fcf5ef2aSThomas Huth             break;
2172c03a0fd1SRichard Henderson         }
2173c03a0fd1SRichard Henderson         /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */
2174c03a0fd1SRichard Henderson         /* fall through */
2175c03a0fd1SRichard Henderson 
2176c03a0fd1SRichard Henderson     case GET_ASI_DIRECT:
2177c03a0fd1SRichard Henderson         tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN);
2178c03a0fd1SRichard Henderson         break;
2179c03a0fd1SRichard Henderson 
2180fcf5ef2aSThomas Huth     case GET_ASI_BCOPY:
2181c03a0fd1SRichard Henderson         assert(TARGET_LONG_BITS == 32);
2182fcf5ef2aSThomas Huth         /* Copy 32 bytes from the address in SRC to ADDR.  */
2183fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 4-byte alignment, dropping
2184fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2185fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2186fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2187fcf5ef2aSThomas Huth         {
2188fcf5ef2aSThomas Huth             TCGv saddr = tcg_temp_new();
2189fcf5ef2aSThomas Huth             TCGv daddr = tcg_temp_new();
219000ab7e61SRichard Henderson             TCGv four = tcg_constant_tl(4);
2191fcf5ef2aSThomas Huth             TCGv_i32 tmp = tcg_temp_new_i32();
2192fcf5ef2aSThomas Huth             int i;
2193fcf5ef2aSThomas Huth 
2194fcf5ef2aSThomas Huth             tcg_gen_andi_tl(saddr, src, -4);
2195fcf5ef2aSThomas Huth             tcg_gen_andi_tl(daddr, addr, -4);
2196fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 4) {
2197fcf5ef2aSThomas Huth                 /* Since the loads and stores are paired, allow the
2198fcf5ef2aSThomas Huth                    copy to happen in the host endianness.  */
2199c03a0fd1SRichard Henderson                 tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL);
2200c03a0fd1SRichard Henderson                 tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL);
2201fcf5ef2aSThomas Huth                 tcg_gen_add_tl(saddr, saddr, four);
2202fcf5ef2aSThomas Huth                 tcg_gen_add_tl(daddr, daddr, four);
2203fcf5ef2aSThomas Huth             }
2204fcf5ef2aSThomas Huth         }
2205fcf5ef2aSThomas Huth         break;
2206c03a0fd1SRichard Henderson 
2207fcf5ef2aSThomas Huth     default:
2208fcf5ef2aSThomas Huth         {
2209c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2210c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN);
2211fcf5ef2aSThomas Huth 
2212fcf5ef2aSThomas Huth             save_state(dc);
2213fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2214ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop);
2215fcf5ef2aSThomas Huth #else
2216fcf5ef2aSThomas Huth             {
2217fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2218fcf5ef2aSThomas Huth                 tcg_gen_extu_tl_i64(t64, src);
2219ad75a51eSRichard Henderson                 gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2220fcf5ef2aSThomas Huth             }
2221fcf5ef2aSThomas Huth #endif
2222fcf5ef2aSThomas Huth 
2223fcf5ef2aSThomas Huth             /* A write to a TLB register may alter page maps.  End the TB. */
2224fcf5ef2aSThomas Huth             dc->npc = DYNAMIC_PC;
2225fcf5ef2aSThomas Huth         }
2226fcf5ef2aSThomas Huth         break;
2227fcf5ef2aSThomas Huth     }
2228fcf5ef2aSThomas Huth }
2229fcf5ef2aSThomas Huth 
2230dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da,
2231c03a0fd1SRichard Henderson                          TCGv dst, TCGv src, TCGv addr)
2232c03a0fd1SRichard Henderson {
2233c03a0fd1SRichard Henderson     switch (da->type) {
2234c03a0fd1SRichard Henderson     case GET_ASI_EXCP:
2235c03a0fd1SRichard Henderson         break;
2236c03a0fd1SRichard Henderson     case GET_ASI_DIRECT:
2237dca544b9SRichard Henderson         tcg_gen_atomic_xchg_tl(dst, addr, src,
2238dca544b9SRichard Henderson                                da->mem_idx, da->memop | MO_ALIGN);
2239c03a0fd1SRichard Henderson         break;
2240c03a0fd1SRichard Henderson     default:
2241c03a0fd1SRichard Henderson         /* ??? Should be DAE_invalid_asi.  */
2242c03a0fd1SRichard Henderson         gen_exception(dc, TT_DATA_ACCESS);
2243c03a0fd1SRichard Henderson         break;
2244c03a0fd1SRichard Henderson     }
2245c03a0fd1SRichard Henderson }
2246c03a0fd1SRichard Henderson 
2247d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da,
2248c03a0fd1SRichard Henderson                         TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr)
2249c03a0fd1SRichard Henderson {
2250c03a0fd1SRichard Henderson     switch (da->type) {
2251fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2252c03a0fd1SRichard Henderson         return;
2253fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2254c03a0fd1SRichard Henderson         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv,
2255c03a0fd1SRichard Henderson                                   da->mem_idx, da->memop | MO_ALIGN);
2256fcf5ef2aSThomas Huth         break;
2257fcf5ef2aSThomas Huth     default:
2258fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2259fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2260fcf5ef2aSThomas Huth         break;
2261fcf5ef2aSThomas Huth     }
2262fcf5ef2aSThomas Huth }
2263fcf5ef2aSThomas Huth 
2264cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr)
2265c03a0fd1SRichard Henderson {
2266c03a0fd1SRichard Henderson     switch (da->type) {
2267fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2268fcf5ef2aSThomas Huth         break;
2269fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2270cf07cd1eSRichard Henderson         tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff),
2271cf07cd1eSRichard Henderson                                da->mem_idx, MO_UB);
2272fcf5ef2aSThomas Huth         break;
2273fcf5ef2aSThomas Huth     default:
22743db010c3SRichard Henderson         /* ??? In theory, this should be raise DAE_invalid_asi.
22753db010c3SRichard Henderson            But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1.  */
2276af00be49SEmilio G. Cota         if (tb_cflags(dc->base.tb) & CF_PARALLEL) {
2277ad75a51eSRichard Henderson             gen_helper_exit_atomic(tcg_env);
22783db010c3SRichard Henderson         } else {
2279c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
228000ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UB);
22813db010c3SRichard Henderson             TCGv_i64 s64, t64;
22823db010c3SRichard Henderson 
22833db010c3SRichard Henderson             save_state(dc);
22843db010c3SRichard Henderson             t64 = tcg_temp_new_i64();
2285ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
22863db010c3SRichard Henderson 
228700ab7e61SRichard Henderson             s64 = tcg_constant_i64(0xff);
2288ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop);
22893db010c3SRichard Henderson 
22903db010c3SRichard Henderson             tcg_gen_trunc_i64_tl(dst, t64);
22913db010c3SRichard Henderson 
22923db010c3SRichard Henderson             /* End the TB.  */
22933db010c3SRichard Henderson             dc->npc = DYNAMIC_PC;
22943db010c3SRichard Henderson         }
2295fcf5ef2aSThomas Huth         break;
2296fcf5ef2aSThomas Huth     }
2297fcf5ef2aSThomas Huth }
2298fcf5ef2aSThomas Huth 
2299287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size,
23003259b9e2SRichard Henderson                         TCGv addr, int rd)
2301fcf5ef2aSThomas Huth {
23023259b9e2SRichard Henderson     MemOp memop = da->memop;
23033259b9e2SRichard Henderson     MemOp size = memop & MO_SIZE;
2304fcf5ef2aSThomas Huth     TCGv_i32 d32;
2305fcf5ef2aSThomas Huth     TCGv_i64 d64;
2306287b1152SRichard Henderson     TCGv addr_tmp;
2307fcf5ef2aSThomas Huth 
23083259b9e2SRichard Henderson     /* TODO: Use 128-bit load/store below. */
23093259b9e2SRichard Henderson     if (size == MO_128) {
23103259b9e2SRichard Henderson         memop = (memop & ~MO_SIZE) | MO_64;
23113259b9e2SRichard Henderson     }
23123259b9e2SRichard Henderson 
23133259b9e2SRichard Henderson     switch (da->type) {
2314fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2315fcf5ef2aSThomas Huth         break;
2316fcf5ef2aSThomas Huth 
2317fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
23183259b9e2SRichard Henderson         memop |= MO_ALIGN_4;
2319fcf5ef2aSThomas Huth         switch (size) {
23203259b9e2SRichard Henderson         case MO_32:
2321fcf5ef2aSThomas Huth             d32 = gen_dest_fpr_F(dc);
23223259b9e2SRichard Henderson             tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop);
2323fcf5ef2aSThomas Huth             gen_store_fpr_F(dc, rd, d32);
2324fcf5ef2aSThomas Huth             break;
23253259b9e2SRichard Henderson 
23263259b9e2SRichard Henderson         case MO_64:
23273259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop);
2328fcf5ef2aSThomas Huth             break;
23293259b9e2SRichard Henderson 
23303259b9e2SRichard Henderson         case MO_128:
2331fcf5ef2aSThomas Huth             d64 = tcg_temp_new_i64();
23323259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop);
2333287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2334287b1152SRichard Henderson             tcg_gen_addi_tl(addr_tmp, addr, 8);
2335287b1152SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop);
2336fcf5ef2aSThomas Huth             tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2337fcf5ef2aSThomas Huth             break;
2338fcf5ef2aSThomas Huth         default:
2339fcf5ef2aSThomas Huth             g_assert_not_reached();
2340fcf5ef2aSThomas Huth         }
2341fcf5ef2aSThomas Huth         break;
2342fcf5ef2aSThomas Huth 
2343fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2344fcf5ef2aSThomas Huth         /* Valid for lddfa on aligned registers only.  */
23453259b9e2SRichard Henderson         if (orig_size == MO_64 && (rd & 7) == 0) {
2346fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2347287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2348287b1152SRichard Henderson             for (int i = 0; ; ++i) {
23493259b9e2SRichard Henderson                 tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx,
23503259b9e2SRichard Henderson                                     memop | (i == 0 ? MO_ALIGN_64 : 0));
2351fcf5ef2aSThomas Huth                 if (i == 7) {
2352fcf5ef2aSThomas Huth                     break;
2353fcf5ef2aSThomas Huth                 }
2354287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2355287b1152SRichard Henderson                 addr = addr_tmp;
2356fcf5ef2aSThomas Huth             }
2357fcf5ef2aSThomas Huth         } else {
2358fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2359fcf5ef2aSThomas Huth         }
2360fcf5ef2aSThomas Huth         break;
2361fcf5ef2aSThomas Huth 
2362fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2363fcf5ef2aSThomas Huth         /* Valid for lddfa only.  */
23643259b9e2SRichard Henderson         if (orig_size == MO_64) {
23653259b9e2SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
23663259b9e2SRichard Henderson                                 memop | MO_ALIGN);
2367fcf5ef2aSThomas Huth         } else {
2368fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2369fcf5ef2aSThomas Huth         }
2370fcf5ef2aSThomas Huth         break;
2371fcf5ef2aSThomas Huth 
2372fcf5ef2aSThomas Huth     default:
2373fcf5ef2aSThomas Huth         {
23743259b9e2SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
23753259b9e2SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2376fcf5ef2aSThomas Huth 
2377fcf5ef2aSThomas Huth             save_state(dc);
2378fcf5ef2aSThomas Huth             /* According to the table in the UA2011 manual, the only
2379fcf5ef2aSThomas Huth                other asis that are valid for ldfa/lddfa/ldqfa are
2380fcf5ef2aSThomas Huth                the NO_FAULT asis.  We still need a helper for these,
2381fcf5ef2aSThomas Huth                but we can just use the integer asi helper for them.  */
2382fcf5ef2aSThomas Huth             switch (size) {
23833259b9e2SRichard Henderson             case MO_32:
2384fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2385ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2386fcf5ef2aSThomas Huth                 d32 = gen_dest_fpr_F(dc);
2387fcf5ef2aSThomas Huth                 tcg_gen_extrl_i64_i32(d32, d64);
2388fcf5ef2aSThomas Huth                 gen_store_fpr_F(dc, rd, d32);
2389fcf5ef2aSThomas Huth                 break;
23903259b9e2SRichard Henderson             case MO_64:
23913259b9e2SRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr,
23923259b9e2SRichard Henderson                                   r_asi, r_mop);
2393fcf5ef2aSThomas Huth                 break;
23943259b9e2SRichard Henderson             case MO_128:
2395fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2396ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2397287b1152SRichard Henderson                 addr_tmp = tcg_temp_new();
2398287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2399287b1152SRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp,
24003259b9e2SRichard Henderson                                   r_asi, r_mop);
2401fcf5ef2aSThomas Huth                 tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2402fcf5ef2aSThomas Huth                 break;
2403fcf5ef2aSThomas Huth             default:
2404fcf5ef2aSThomas Huth                 g_assert_not_reached();
2405fcf5ef2aSThomas Huth             }
2406fcf5ef2aSThomas Huth         }
2407fcf5ef2aSThomas Huth         break;
2408fcf5ef2aSThomas Huth     }
2409fcf5ef2aSThomas Huth }
2410fcf5ef2aSThomas Huth 
2411287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size,
24123259b9e2SRichard Henderson                         TCGv addr, int rd)
24133259b9e2SRichard Henderson {
24143259b9e2SRichard Henderson     MemOp memop = da->memop;
24153259b9e2SRichard Henderson     MemOp size = memop & MO_SIZE;
2416fcf5ef2aSThomas Huth     TCGv_i32 d32;
2417287b1152SRichard Henderson     TCGv addr_tmp;
2418fcf5ef2aSThomas Huth 
24193259b9e2SRichard Henderson     /* TODO: Use 128-bit load/store below. */
24203259b9e2SRichard Henderson     if (size == MO_128) {
24213259b9e2SRichard Henderson         memop = (memop & ~MO_SIZE) | MO_64;
24223259b9e2SRichard Henderson     }
24233259b9e2SRichard Henderson 
24243259b9e2SRichard Henderson     switch (da->type) {
2425fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2426fcf5ef2aSThomas Huth         break;
2427fcf5ef2aSThomas Huth 
2428fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
24293259b9e2SRichard Henderson         memop |= MO_ALIGN_4;
2430fcf5ef2aSThomas Huth         switch (size) {
24313259b9e2SRichard Henderson         case MO_32:
2432fcf5ef2aSThomas Huth             d32 = gen_load_fpr_F(dc, rd);
24333259b9e2SRichard Henderson             tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN);
2434fcf5ef2aSThomas Huth             break;
24353259b9e2SRichard Henderson         case MO_64:
24363259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
24373259b9e2SRichard Henderson                                 memop | MO_ALIGN_4);
2438fcf5ef2aSThomas Huth             break;
24393259b9e2SRichard Henderson         case MO_128:
2440fcf5ef2aSThomas Huth             /* Only 4-byte alignment required.  However, it is legal for the
2441fcf5ef2aSThomas Huth                cpu to signal the alignment fault, and the OS trap handler is
2442fcf5ef2aSThomas Huth                required to fix it up.  Requiring 16-byte alignment here avoids
2443fcf5ef2aSThomas Huth                having to probe the second page before performing the first
2444fcf5ef2aSThomas Huth                write.  */
24453259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
24463259b9e2SRichard Henderson                                 memop | MO_ALIGN_16);
2447287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2448287b1152SRichard Henderson             tcg_gen_addi_tl(addr_tmp, addr, 8);
2449287b1152SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop);
2450fcf5ef2aSThomas Huth             break;
2451fcf5ef2aSThomas Huth         default:
2452fcf5ef2aSThomas Huth             g_assert_not_reached();
2453fcf5ef2aSThomas Huth         }
2454fcf5ef2aSThomas Huth         break;
2455fcf5ef2aSThomas Huth 
2456fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2457fcf5ef2aSThomas Huth         /* Valid for stdfa on aligned registers only.  */
24583259b9e2SRichard Henderson         if (orig_size == MO_64 && (rd & 7) == 0) {
2459fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2460287b1152SRichard Henderson             addr_tmp = tcg_temp_new();
2461287b1152SRichard Henderson             for (int i = 0; ; ++i) {
24623259b9e2SRichard Henderson                 tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx,
24633259b9e2SRichard Henderson                                     memop | (i == 0 ? MO_ALIGN_64 : 0));
2464fcf5ef2aSThomas Huth                 if (i == 7) {
2465fcf5ef2aSThomas Huth                     break;
2466fcf5ef2aSThomas Huth                 }
2467287b1152SRichard Henderson                 tcg_gen_addi_tl(addr_tmp, addr, 8);
2468287b1152SRichard Henderson                 addr = addr_tmp;
2469fcf5ef2aSThomas Huth             }
2470fcf5ef2aSThomas Huth         } else {
2471fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2472fcf5ef2aSThomas Huth         }
2473fcf5ef2aSThomas Huth         break;
2474fcf5ef2aSThomas Huth 
2475fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2476fcf5ef2aSThomas Huth         /* Valid for stdfa only.  */
24773259b9e2SRichard Henderson         if (orig_size == MO_64) {
24783259b9e2SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx,
24793259b9e2SRichard Henderson                                 memop | MO_ALIGN);
2480fcf5ef2aSThomas Huth         } else {
2481fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2482fcf5ef2aSThomas Huth         }
2483fcf5ef2aSThomas Huth         break;
2484fcf5ef2aSThomas Huth 
2485fcf5ef2aSThomas Huth     default:
2486fcf5ef2aSThomas Huth         /* According to the table in the UA2011 manual, the only
2487fcf5ef2aSThomas Huth            other asis that are valid for ldfa/lddfa/ldqfa are
2488fcf5ef2aSThomas Huth            the PST* asis, which aren't currently handled.  */
2489fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2490fcf5ef2aSThomas Huth         break;
2491fcf5ef2aSThomas Huth     }
2492fcf5ef2aSThomas Huth }
2493fcf5ef2aSThomas Huth 
249442071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd)
2495fcf5ef2aSThomas Huth {
2496a76779eeSRichard Henderson     TCGv hi = gen_dest_gpr(dc, rd);
2497a76779eeSRichard Henderson     TCGv lo = gen_dest_gpr(dc, rd + 1);
2498fcf5ef2aSThomas Huth 
2499c03a0fd1SRichard Henderson     switch (da->type) {
2500fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2501fcf5ef2aSThomas Huth         return;
2502fcf5ef2aSThomas Huth 
2503fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2504ebbbec92SRichard Henderson #ifdef TARGET_SPARC64
2505ebbbec92SRichard Henderson         {
2506ebbbec92SRichard Henderson             MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16;
2507ebbbec92SRichard Henderson             TCGv_i128 t = tcg_temp_new_i128();
2508ebbbec92SRichard Henderson 
2509ebbbec92SRichard Henderson             tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop);
2510ebbbec92SRichard Henderson             /*
2511ebbbec92SRichard Henderson              * Note that LE twinx acts as if each 64-bit register result is
2512ebbbec92SRichard Henderson              * byte swapped.  We perform one 128-bit LE load, so must swap
2513ebbbec92SRichard Henderson              * the order of the writebacks.
2514ebbbec92SRichard Henderson              */
2515ebbbec92SRichard Henderson             if ((mop & MO_BSWAP) == MO_TE) {
2516ebbbec92SRichard Henderson                 tcg_gen_extr_i128_i64(lo, hi, t);
2517ebbbec92SRichard Henderson             } else {
2518ebbbec92SRichard Henderson                 tcg_gen_extr_i128_i64(hi, lo, t);
2519ebbbec92SRichard Henderson             }
2520ebbbec92SRichard Henderson         }
2521fcf5ef2aSThomas Huth         break;
2522ebbbec92SRichard Henderson #else
2523ebbbec92SRichard Henderson         g_assert_not_reached();
2524ebbbec92SRichard Henderson #endif
2525fcf5ef2aSThomas Huth 
2526fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2527fcf5ef2aSThomas Huth         {
2528fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2529fcf5ef2aSThomas Huth 
2530c03a0fd1SRichard Henderson             tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN);
2531fcf5ef2aSThomas Huth 
2532fcf5ef2aSThomas Huth             /* Note that LE ldda acts as if each 32-bit register
2533fcf5ef2aSThomas Huth                result is byte swapped.  Having just performed one
2534fcf5ef2aSThomas Huth                64-bit bswap, we need now to swap the writebacks.  */
2535c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2536a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(lo, hi, tmp);
2537fcf5ef2aSThomas Huth             } else {
2538a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(hi, lo, tmp);
2539fcf5ef2aSThomas Huth             }
2540fcf5ef2aSThomas Huth         }
2541fcf5ef2aSThomas Huth         break;
2542fcf5ef2aSThomas Huth 
2543fcf5ef2aSThomas Huth     default:
2544fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2545fcf5ef2aSThomas Huth            for ldda, and this should raise DAE_invalid_asi.  However,
2546fcf5ef2aSThomas Huth            real hardware allows others.  This can be seen with e.g.
2547fcf5ef2aSThomas Huth            FreeBSD 10.3 wrt ASI_IC_TAG.  */
2548fcf5ef2aSThomas Huth         {
2549c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2550c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop);
2551fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2552fcf5ef2aSThomas Huth 
2553fcf5ef2aSThomas Huth             save_state(dc);
2554ad75a51eSRichard Henderson             gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop);
2555fcf5ef2aSThomas Huth 
2556fcf5ef2aSThomas Huth             /* See above.  */
2557c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2558a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(lo, hi, tmp);
2559fcf5ef2aSThomas Huth             } else {
2560a76779eeSRichard Henderson                 tcg_gen_extr_i64_tl(hi, lo, tmp);
2561fcf5ef2aSThomas Huth             }
2562fcf5ef2aSThomas Huth         }
2563fcf5ef2aSThomas Huth         break;
2564fcf5ef2aSThomas Huth     }
2565fcf5ef2aSThomas Huth 
2566fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2567fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd + 1, lo);
2568fcf5ef2aSThomas Huth }
2569fcf5ef2aSThomas Huth 
257042071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd)
2571c03a0fd1SRichard Henderson {
2572c03a0fd1SRichard Henderson     TCGv hi = gen_load_gpr(dc, rd);
2573fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2574fcf5ef2aSThomas Huth 
2575c03a0fd1SRichard Henderson     switch (da->type) {
2576fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2577fcf5ef2aSThomas Huth         break;
2578fcf5ef2aSThomas Huth 
2579fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2580ebbbec92SRichard Henderson #ifdef TARGET_SPARC64
2581ebbbec92SRichard Henderson         {
2582ebbbec92SRichard Henderson             MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16;
2583ebbbec92SRichard Henderson             TCGv_i128 t = tcg_temp_new_i128();
2584ebbbec92SRichard Henderson 
2585ebbbec92SRichard Henderson             /*
2586ebbbec92SRichard Henderson              * Note that LE twinx acts as if each 64-bit register result is
2587ebbbec92SRichard Henderson              * byte swapped.  We perform one 128-bit LE store, so must swap
2588ebbbec92SRichard Henderson              * the order of the construction.
2589ebbbec92SRichard Henderson              */
2590ebbbec92SRichard Henderson             if ((mop & MO_BSWAP) == MO_TE) {
2591ebbbec92SRichard Henderson                 tcg_gen_concat_i64_i128(t, lo, hi);
2592ebbbec92SRichard Henderson             } else {
2593ebbbec92SRichard Henderson                 tcg_gen_concat_i64_i128(t, hi, lo);
2594ebbbec92SRichard Henderson             }
2595ebbbec92SRichard Henderson             tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop);
2596ebbbec92SRichard Henderson         }
2597fcf5ef2aSThomas Huth         break;
2598ebbbec92SRichard Henderson #else
2599ebbbec92SRichard Henderson         g_assert_not_reached();
2600ebbbec92SRichard Henderson #endif
2601fcf5ef2aSThomas Huth 
2602fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2603fcf5ef2aSThomas Huth         {
2604fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2605fcf5ef2aSThomas Huth 
2606fcf5ef2aSThomas Huth             /* Note that LE stda acts as if each 32-bit register result is
2607fcf5ef2aSThomas Huth                byte swapped.  We will perform one 64-bit LE store, so now
2608fcf5ef2aSThomas Huth                we must swap the order of the construction.  */
2609c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2610a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, lo, hi);
2611fcf5ef2aSThomas Huth             } else {
2612a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, hi, lo);
2613fcf5ef2aSThomas Huth             }
2614c03a0fd1SRichard Henderson             tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN);
2615fcf5ef2aSThomas Huth         }
2616fcf5ef2aSThomas Huth         break;
2617fcf5ef2aSThomas Huth 
2618a76779eeSRichard Henderson     case GET_ASI_BFILL:
2619a76779eeSRichard Henderson         assert(TARGET_LONG_BITS == 32);
2620a76779eeSRichard Henderson         /* Store 32 bytes of T64 to ADDR.  */
2621a76779eeSRichard Henderson         /* ??? The original qemu code suggests 8-byte alignment, dropping
2622a76779eeSRichard Henderson            the low bits, but the only place I can see this used is in the
2623a76779eeSRichard Henderson            Linux kernel with 32 byte alignment, which would make more sense
2624a76779eeSRichard Henderson            as a cacheline-style operation.  */
2625a76779eeSRichard Henderson         {
2626a76779eeSRichard Henderson             TCGv_i64 t64 = tcg_temp_new_i64();
2627a76779eeSRichard Henderson             TCGv d_addr = tcg_temp_new();
2628a76779eeSRichard Henderson             TCGv eight = tcg_constant_tl(8);
2629a76779eeSRichard Henderson             int i;
2630a76779eeSRichard Henderson 
2631a76779eeSRichard Henderson             tcg_gen_concat_tl_i64(t64, lo, hi);
2632a76779eeSRichard Henderson             tcg_gen_andi_tl(d_addr, addr, -8);
2633a76779eeSRichard Henderson             for (i = 0; i < 32; i += 8) {
2634c03a0fd1SRichard Henderson                 tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop);
2635a76779eeSRichard Henderson                 tcg_gen_add_tl(d_addr, d_addr, eight);
2636a76779eeSRichard Henderson             }
2637a76779eeSRichard Henderson         }
2638a76779eeSRichard Henderson         break;
2639a76779eeSRichard Henderson 
2640fcf5ef2aSThomas Huth     default:
2641fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2642fcf5ef2aSThomas Huth            for stda, and this should raise DAE_invalid_asi.  */
2643fcf5ef2aSThomas Huth         {
2644c03a0fd1SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da->asi);
2645c03a0fd1SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da->memop);
2646fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2647fcf5ef2aSThomas Huth 
2648fcf5ef2aSThomas Huth             /* See above.  */
2649c03a0fd1SRichard Henderson             if ((da->memop & MO_BSWAP) == MO_TE) {
2650a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, lo, hi);
2651fcf5ef2aSThomas Huth             } else {
2652a76779eeSRichard Henderson                 tcg_gen_concat_tl_i64(t64, hi, lo);
2653fcf5ef2aSThomas Huth             }
2654fcf5ef2aSThomas Huth 
2655fcf5ef2aSThomas Huth             save_state(dc);
2656ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2657fcf5ef2aSThomas Huth         }
2658fcf5ef2aSThomas Huth         break;
2659fcf5ef2aSThomas Huth     }
2660fcf5ef2aSThomas Huth }
2661fcf5ef2aSThomas Huth 
26623d3c0673SRichard Henderson #ifdef TARGET_SPARC64
2663fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn)
2664fcf5ef2aSThomas Huth {
2665fcf5ef2aSThomas Huth     unsigned int rs1 = GET_FIELD(insn, 13, 17);
2666fcf5ef2aSThomas Huth     return gen_load_gpr(dc, rs1);
2667fcf5ef2aSThomas Huth }
2668fcf5ef2aSThomas Huth 
2669fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2670fcf5ef2aSThomas Huth {
2671fcf5ef2aSThomas Huth     TCGv_i32 c32, zero, dst, s1, s2;
2672fcf5ef2aSThomas Huth 
2673fcf5ef2aSThomas Huth     /* We have two choices here: extend the 32 bit data and use movcond_i64,
2674fcf5ef2aSThomas Huth        or fold the comparison down to 32 bits and use movcond_i32.  Choose
2675fcf5ef2aSThomas Huth        the later.  */
2676fcf5ef2aSThomas Huth     c32 = tcg_temp_new_i32();
2677fcf5ef2aSThomas Huth     if (cmp->is_bool) {
2678fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, cmp->c1);
2679fcf5ef2aSThomas Huth     } else {
2680fcf5ef2aSThomas Huth         TCGv_i64 c64 = tcg_temp_new_i64();
2681fcf5ef2aSThomas Huth         tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2);
2682fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, c64);
2683fcf5ef2aSThomas Huth     }
2684fcf5ef2aSThomas Huth 
2685fcf5ef2aSThomas Huth     s1 = gen_load_fpr_F(dc, rs);
2686fcf5ef2aSThomas Huth     s2 = gen_load_fpr_F(dc, rd);
2687fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
268800ab7e61SRichard Henderson     zero = tcg_constant_i32(0);
2689fcf5ef2aSThomas Huth 
2690fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2);
2691fcf5ef2aSThomas Huth 
2692fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
2693fcf5ef2aSThomas Huth }
2694fcf5ef2aSThomas Huth 
2695fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2696fcf5ef2aSThomas Huth {
2697fcf5ef2aSThomas Huth     TCGv_i64 dst = gen_dest_fpr_D(dc, rd);
2698fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2,
2699fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rs),
2700fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rd));
2701fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
2702fcf5ef2aSThomas Huth }
2703fcf5ef2aSThomas Huth 
2704fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2705fcf5ef2aSThomas Huth {
2706fcf5ef2aSThomas Huth     int qd = QFPREG(rd);
2707fcf5ef2aSThomas Huth     int qs = QFPREG(rs);
2708fcf5ef2aSThomas Huth 
2709fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2,
2710fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2], cpu_fpr[qd / 2]);
2711fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2,
2712fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]);
2713fcf5ef2aSThomas Huth 
2714fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, qd);
2715fcf5ef2aSThomas Huth }
2716fcf5ef2aSThomas Huth 
27175d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr)
2718fcf5ef2aSThomas Huth {
2719fcf5ef2aSThomas Huth     TCGv_i32 r_tl = tcg_temp_new_i32();
2720fcf5ef2aSThomas Huth 
2721fcf5ef2aSThomas Huth     /* load env->tl into r_tl */
2722ad75a51eSRichard Henderson     tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl));
2723fcf5ef2aSThomas Huth 
2724fcf5ef2aSThomas Huth     /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */
2725fcf5ef2aSThomas Huth     tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK);
2726fcf5ef2aSThomas Huth 
2727fcf5ef2aSThomas Huth     /* calculate offset to current trap state from env->ts, reuse r_tl */
2728fcf5ef2aSThomas Huth     tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state));
2729ad75a51eSRichard Henderson     tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts));
2730fcf5ef2aSThomas Huth 
2731fcf5ef2aSThomas Huth     /* tsptr = env->ts[env->tl & MAXTL_MASK] */
2732fcf5ef2aSThomas Huth     {
2733fcf5ef2aSThomas Huth         TCGv_ptr r_tl_tmp = tcg_temp_new_ptr();
2734fcf5ef2aSThomas Huth         tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl);
2735fcf5ef2aSThomas Huth         tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp);
2736fcf5ef2aSThomas Huth     }
2737fcf5ef2aSThomas Huth }
2738fcf5ef2aSThomas Huth #endif
2739fcf5ef2aSThomas Huth 
274006c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x)
274106c060d9SRichard Henderson {
274206c060d9SRichard Henderson     return DFPREG(x);
274306c060d9SRichard Henderson }
274406c060d9SRichard Henderson 
274506c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x)
274606c060d9SRichard Henderson {
274706c060d9SRichard Henderson     return QFPREG(x);
274806c060d9SRichard Henderson }
274906c060d9SRichard Henderson 
2750878cc677SRichard Henderson /* Include the auto-generated decoder.  */
2751878cc677SRichard Henderson #include "decode-insns.c.inc"
2752878cc677SRichard Henderson 
2753878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \
2754878cc677SRichard Henderson     static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \
2755878cc677SRichard Henderson     { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); }
2756878cc677SRichard Henderson 
2757878cc677SRichard Henderson #define avail_ALL(C)      true
2758878cc677SRichard Henderson #ifdef TARGET_SPARC64
2759878cc677SRichard Henderson # define avail_32(C)      false
2760af25071cSRichard Henderson # define avail_ASR17(C)   false
2761d0a11d25SRichard Henderson # define avail_CASA(C)    true
2762c2636853SRichard Henderson # define avail_DIV(C)     true
2763b5372650SRichard Henderson # define avail_MUL(C)     true
27640faef01bSRichard Henderson # define avail_POWERDOWN(C) false
2765878cc677SRichard Henderson # define avail_64(C)      true
27665d617bfbSRichard Henderson # define avail_GL(C)      ((C)->def->features & CPU_FEATURE_GL)
2767af25071cSRichard Henderson # define avail_HYPV(C)    ((C)->def->features & CPU_FEATURE_HYPV)
2768b88ce6f2SRichard Henderson # define avail_VIS1(C)    ((C)->def->features & CPU_FEATURE_VIS1)
2769b88ce6f2SRichard Henderson # define avail_VIS2(C)    ((C)->def->features & CPU_FEATURE_VIS2)
2770878cc677SRichard Henderson #else
2771878cc677SRichard Henderson # define avail_32(C)      true
2772af25071cSRichard Henderson # define avail_ASR17(C)   ((C)->def->features & CPU_FEATURE_ASR17)
2773d0a11d25SRichard Henderson # define avail_CASA(C)    ((C)->def->features & CPU_FEATURE_CASA)
2774c2636853SRichard Henderson # define avail_DIV(C)     ((C)->def->features & CPU_FEATURE_DIV)
2775b5372650SRichard Henderson # define avail_MUL(C)     ((C)->def->features & CPU_FEATURE_MUL)
27760faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN)
2777878cc677SRichard Henderson # define avail_64(C)      false
27785d617bfbSRichard Henderson # define avail_GL(C)      false
2779af25071cSRichard Henderson # define avail_HYPV(C)    false
2780b88ce6f2SRichard Henderson # define avail_VIS1(C)    false
2781b88ce6f2SRichard Henderson # define avail_VIS2(C)    false
2782878cc677SRichard Henderson #endif
2783878cc677SRichard Henderson 
2784878cc677SRichard Henderson /* Default case for non jump instructions. */
2785878cc677SRichard Henderson static bool advance_pc(DisasContext *dc)
2786878cc677SRichard Henderson {
2787878cc677SRichard Henderson     if (dc->npc & 3) {
2788878cc677SRichard Henderson         switch (dc->npc) {
2789878cc677SRichard Henderson         case DYNAMIC_PC:
2790878cc677SRichard Henderson         case DYNAMIC_PC_LOOKUP:
2791878cc677SRichard Henderson             dc->pc = dc->npc;
2792878cc677SRichard Henderson             gen_op_next_insn();
2793878cc677SRichard Henderson             break;
2794878cc677SRichard Henderson         case JUMP_PC:
2795878cc677SRichard Henderson             /* we can do a static jump */
2796878cc677SRichard Henderson             gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond);
2797878cc677SRichard Henderson             dc->base.is_jmp = DISAS_NORETURN;
2798878cc677SRichard Henderson             break;
2799878cc677SRichard Henderson         default:
2800878cc677SRichard Henderson             g_assert_not_reached();
2801878cc677SRichard Henderson         }
2802878cc677SRichard Henderson     } else {
2803878cc677SRichard Henderson         dc->pc = dc->npc;
2804878cc677SRichard Henderson         dc->npc = dc->npc + 4;
2805878cc677SRichard Henderson     }
2806878cc677SRichard Henderson     return true;
2807878cc677SRichard Henderson }
2808878cc677SRichard Henderson 
28096d2a0768SRichard Henderson /*
28106d2a0768SRichard Henderson  * Major opcodes 00 and 01 -- branches, call, and sethi
28116d2a0768SRichard Henderson  */
28126d2a0768SRichard Henderson 
2813276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul)
2814276567aaSRichard Henderson {
2815276567aaSRichard Henderson     if (annul) {
2816276567aaSRichard Henderson         dc->pc = dc->npc + 4;
2817276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2818276567aaSRichard Henderson     } else {
2819276567aaSRichard Henderson         dc->pc = dc->npc;
2820276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2821276567aaSRichard Henderson     }
2822276567aaSRichard Henderson     return true;
2823276567aaSRichard Henderson }
2824276567aaSRichard Henderson 
2825276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul,
2826276567aaSRichard Henderson                                        target_ulong dest)
2827276567aaSRichard Henderson {
2828276567aaSRichard Henderson     if (annul) {
2829276567aaSRichard Henderson         dc->pc = dest;
2830276567aaSRichard Henderson         dc->npc = dest + 4;
2831276567aaSRichard Henderson     } else {
2832276567aaSRichard Henderson         dc->pc = dc->npc;
2833276567aaSRichard Henderson         dc->npc = dest;
2834276567aaSRichard Henderson         tcg_gen_mov_tl(cpu_pc, cpu_npc);
2835276567aaSRichard Henderson     }
2836276567aaSRichard Henderson     return true;
2837276567aaSRichard Henderson }
2838276567aaSRichard Henderson 
28399d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp,
28409d4e2bc7SRichard Henderson                               bool annul, target_ulong dest)
2841276567aaSRichard Henderson {
28426b3e4cc6SRichard Henderson     target_ulong npc = dc->npc;
28436b3e4cc6SRichard Henderson 
2844276567aaSRichard Henderson     if (annul) {
28456b3e4cc6SRichard Henderson         TCGLabel *l1 = gen_new_label();
28466b3e4cc6SRichard Henderson 
28479d4e2bc7SRichard Henderson         tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1);
28486b3e4cc6SRichard Henderson         gen_goto_tb(dc, 0, npc, dest);
28496b3e4cc6SRichard Henderson         gen_set_label(l1);
28506b3e4cc6SRichard Henderson         gen_goto_tb(dc, 1, npc + 4, npc + 8);
28516b3e4cc6SRichard Henderson 
28526b3e4cc6SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
2853276567aaSRichard Henderson     } else {
28546b3e4cc6SRichard Henderson         if (npc & 3) {
28556b3e4cc6SRichard Henderson             switch (npc) {
28566b3e4cc6SRichard Henderson             case DYNAMIC_PC:
28576b3e4cc6SRichard Henderson             case DYNAMIC_PC_LOOKUP:
28586b3e4cc6SRichard Henderson                 tcg_gen_mov_tl(cpu_pc, cpu_npc);
28596b3e4cc6SRichard Henderson                 tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
28609d4e2bc7SRichard Henderson                 tcg_gen_movcond_tl(cmp->cond, cpu_npc,
28619d4e2bc7SRichard Henderson                                    cmp->c1, cmp->c2,
28626b3e4cc6SRichard Henderson                                    tcg_constant_tl(dest), cpu_npc);
28636b3e4cc6SRichard Henderson                 dc->pc = npc;
28646b3e4cc6SRichard Henderson                 break;
28656b3e4cc6SRichard Henderson             default:
28666b3e4cc6SRichard Henderson                 g_assert_not_reached();
28676b3e4cc6SRichard Henderson             }
28686b3e4cc6SRichard Henderson         } else {
28696b3e4cc6SRichard Henderson             dc->pc = npc;
28706b3e4cc6SRichard Henderson             dc->jump_pc[0] = dest;
28716b3e4cc6SRichard Henderson             dc->jump_pc[1] = npc + 4;
28726b3e4cc6SRichard Henderson             dc->npc = JUMP_PC;
28739d4e2bc7SRichard Henderson             if (cmp->is_bool) {
28749d4e2bc7SRichard Henderson                 tcg_gen_mov_tl(cpu_cond, cmp->c1);
28759d4e2bc7SRichard Henderson             } else {
28769d4e2bc7SRichard Henderson                 tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2);
28779d4e2bc7SRichard Henderson             }
28786b3e4cc6SRichard Henderson         }
2879276567aaSRichard Henderson     }
2880276567aaSRichard Henderson     return true;
2881276567aaSRichard Henderson }
2882276567aaSRichard Henderson 
2883af25071cSRichard Henderson static bool raise_priv(DisasContext *dc)
2884af25071cSRichard Henderson {
2885af25071cSRichard Henderson     gen_exception(dc, TT_PRIV_INSN);
2886af25071cSRichard Henderson     return true;
2887af25071cSRichard Henderson }
2888af25071cSRichard Henderson 
288906c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc)
289006c060d9SRichard Henderson {
289106c060d9SRichard Henderson     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
289206c060d9SRichard Henderson     return true;
289306c060d9SRichard Henderson }
289406c060d9SRichard Henderson 
289506c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc)
289606c060d9SRichard Henderson {
289706c060d9SRichard Henderson     if (dc->def->features & CPU_FEATURE_FLOAT128) {
289806c060d9SRichard Henderson         return false;
289906c060d9SRichard Henderson     }
290006c060d9SRichard Henderson     return raise_unimpfpop(dc);
290106c060d9SRichard Henderson }
290206c060d9SRichard Henderson 
2903276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a)
2904276567aaSRichard Henderson {
2905276567aaSRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
29061ea9c62aSRichard Henderson     DisasCompare cmp;
2907276567aaSRichard Henderson 
2908276567aaSRichard Henderson     switch (a->cond) {
2909276567aaSRichard Henderson     case 0x0:
2910276567aaSRichard Henderson         return advance_jump_uncond_never(dc, a->a);
2911276567aaSRichard Henderson     case 0x8:
2912276567aaSRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
2913276567aaSRichard Henderson     default:
2914276567aaSRichard Henderson         flush_cond(dc);
29151ea9c62aSRichard Henderson 
29161ea9c62aSRichard Henderson         gen_compare(&cmp, a->cc, a->cond, dc);
29179d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
2918276567aaSRichard Henderson     }
2919276567aaSRichard Henderson }
2920276567aaSRichard Henderson 
2921276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a)
2922276567aaSRichard Henderson TRANS(BPcc,  64, do_bpcc, a)
2923276567aaSRichard Henderson 
292445196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a)
292545196ea4SRichard Henderson {
292645196ea4SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
2927d5471936SRichard Henderson     DisasCompare cmp;
292845196ea4SRichard Henderson 
292945196ea4SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
293045196ea4SRichard Henderson         return true;
293145196ea4SRichard Henderson     }
293245196ea4SRichard Henderson     switch (a->cond) {
293345196ea4SRichard Henderson     case 0x0:
293445196ea4SRichard Henderson         return advance_jump_uncond_never(dc, a->a);
293545196ea4SRichard Henderson     case 0x8:
293645196ea4SRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
293745196ea4SRichard Henderson     default:
293845196ea4SRichard Henderson         flush_cond(dc);
2939d5471936SRichard Henderson 
2940d5471936SRichard Henderson         gen_fcompare(&cmp, a->cc, a->cond);
29419d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
294245196ea4SRichard Henderson     }
294345196ea4SRichard Henderson }
294445196ea4SRichard Henderson 
294545196ea4SRichard Henderson TRANS(FBPfcc,  64, do_fbpfcc, a)
294645196ea4SRichard Henderson TRANS(FBfcc,  ALL, do_fbpfcc, a)
294745196ea4SRichard Henderson 
2948ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a)
2949ab9ffe98SRichard Henderson {
2950ab9ffe98SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
2951ab9ffe98SRichard Henderson     DisasCompare cmp;
2952ab9ffe98SRichard Henderson 
2953ab9ffe98SRichard Henderson     if (!avail_64(dc)) {
2954ab9ffe98SRichard Henderson         return false;
2955ab9ffe98SRichard Henderson     }
2956ab9ffe98SRichard Henderson     if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) {
2957ab9ffe98SRichard Henderson         return false;
2958ab9ffe98SRichard Henderson     }
2959ab9ffe98SRichard Henderson 
2960ab9ffe98SRichard Henderson     flush_cond(dc);
2961ab9ffe98SRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
29629d4e2bc7SRichard Henderson     return advance_jump_cond(dc, &cmp, a->a, target);
2963ab9ffe98SRichard Henderson }
2964ab9ffe98SRichard Henderson 
296523ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a)
296623ada1b1SRichard Henderson {
296723ada1b1SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
296823ada1b1SRichard Henderson 
296923ada1b1SRichard Henderson     gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc));
297023ada1b1SRichard Henderson     gen_mov_pc_npc(dc);
297123ada1b1SRichard Henderson     dc->npc = target;
297223ada1b1SRichard Henderson     return true;
297323ada1b1SRichard Henderson }
297423ada1b1SRichard Henderson 
297545196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a)
297645196ea4SRichard Henderson {
297745196ea4SRichard Henderson     /*
297845196ea4SRichard Henderson      * For sparc32, always generate the no-coprocessor exception.
297945196ea4SRichard Henderson      * For sparc64, always generate illegal instruction.
298045196ea4SRichard Henderson      */
298145196ea4SRichard Henderson #ifdef TARGET_SPARC64
298245196ea4SRichard Henderson     return false;
298345196ea4SRichard Henderson #else
298445196ea4SRichard Henderson     gen_exception(dc, TT_NCP_INSN);
298545196ea4SRichard Henderson     return true;
298645196ea4SRichard Henderson #endif
298745196ea4SRichard Henderson }
298845196ea4SRichard Henderson 
29896d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a)
29906d2a0768SRichard Henderson {
29916d2a0768SRichard Henderson     /* Special-case %g0 because that's the canonical nop.  */
29926d2a0768SRichard Henderson     if (a->rd) {
29936d2a0768SRichard Henderson         gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10));
29946d2a0768SRichard Henderson     }
29956d2a0768SRichard Henderson     return advance_pc(dc);
29966d2a0768SRichard Henderson }
29976d2a0768SRichard Henderson 
29980faef01bSRichard Henderson /*
29990faef01bSRichard Henderson  * Major Opcode 10 -- integer, floating-point, vis, and system insns.
30000faef01bSRichard Henderson  */
30010faef01bSRichard Henderson 
300230376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc,
300330376636SRichard Henderson                    int rs1, bool imm, int rs2_or_imm)
300430376636SRichard Henderson {
300530376636SRichard Henderson     int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc)
300630376636SRichard Henderson                 ? UA2005_HTRAP_MASK : V8_TRAP_MASK);
300730376636SRichard Henderson     DisasCompare cmp;
300830376636SRichard Henderson     TCGLabel *lab;
300930376636SRichard Henderson     TCGv_i32 trap;
301030376636SRichard Henderson 
301130376636SRichard Henderson     /* Trap never.  */
301230376636SRichard Henderson     if (cond == 0) {
301330376636SRichard Henderson         return advance_pc(dc);
301430376636SRichard Henderson     }
301530376636SRichard Henderson 
301630376636SRichard Henderson     /*
301730376636SRichard Henderson      * Immediate traps are the most common case.  Since this value is
301830376636SRichard Henderson      * live across the branch, it really pays to evaluate the constant.
301930376636SRichard Henderson      */
302030376636SRichard Henderson     if (rs1 == 0 && (imm || rs2_or_imm == 0)) {
302130376636SRichard Henderson         trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP);
302230376636SRichard Henderson     } else {
302330376636SRichard Henderson         trap = tcg_temp_new_i32();
302430376636SRichard Henderson         tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1));
302530376636SRichard Henderson         if (imm) {
302630376636SRichard Henderson             tcg_gen_addi_i32(trap, trap, rs2_or_imm);
302730376636SRichard Henderson         } else {
302830376636SRichard Henderson             TCGv_i32 t2 = tcg_temp_new_i32();
302930376636SRichard Henderson             tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm));
303030376636SRichard Henderson             tcg_gen_add_i32(trap, trap, t2);
303130376636SRichard Henderson         }
303230376636SRichard Henderson         tcg_gen_andi_i32(trap, trap, mask);
303330376636SRichard Henderson         tcg_gen_addi_i32(trap, trap, TT_TRAP);
303430376636SRichard Henderson     }
303530376636SRichard Henderson 
303630376636SRichard Henderson     /* Trap always.  */
303730376636SRichard Henderson     if (cond == 8) {
303830376636SRichard Henderson         save_state(dc);
303930376636SRichard Henderson         gen_helper_raise_exception(tcg_env, trap);
304030376636SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
304130376636SRichard Henderson         return true;
304230376636SRichard Henderson     }
304330376636SRichard Henderson 
304430376636SRichard Henderson     /* Conditional trap.  */
304530376636SRichard Henderson     flush_cond(dc);
304630376636SRichard Henderson     lab = delay_exceptionv(dc, trap);
304730376636SRichard Henderson     gen_compare(&cmp, cc, cond, dc);
304830376636SRichard Henderson     tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab);
304930376636SRichard Henderson 
305030376636SRichard Henderson     return advance_pc(dc);
305130376636SRichard Henderson }
305230376636SRichard Henderson 
305330376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a)
305430376636SRichard Henderson {
305530376636SRichard Henderson     if (avail_32(dc) && a->cc) {
305630376636SRichard Henderson         return false;
305730376636SRichard Henderson     }
305830376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2);
305930376636SRichard Henderson }
306030376636SRichard Henderson 
306130376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a)
306230376636SRichard Henderson {
306330376636SRichard Henderson     if (avail_64(dc)) {
306430376636SRichard Henderson         return false;
306530376636SRichard Henderson     }
306630376636SRichard Henderson     return do_tcc(dc, a->cond, 0, a->rs1, true, a->i);
306730376636SRichard Henderson }
306830376636SRichard Henderson 
306930376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a)
307030376636SRichard Henderson {
307130376636SRichard Henderson     if (avail_32(dc)) {
307230376636SRichard Henderson         return false;
307330376636SRichard Henderson     }
307430376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i);
307530376636SRichard Henderson }
307630376636SRichard Henderson 
3077af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a)
3078af25071cSRichard Henderson {
3079af25071cSRichard Henderson     tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC);
3080af25071cSRichard Henderson     return advance_pc(dc);
3081af25071cSRichard Henderson }
3082af25071cSRichard Henderson 
3083af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a)
3084af25071cSRichard Henderson {
3085af25071cSRichard Henderson     if (avail_32(dc)) {
3086af25071cSRichard Henderson         return false;
3087af25071cSRichard Henderson     }
3088af25071cSRichard Henderson     if (a->mmask) {
3089af25071cSRichard Henderson         /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */
3090af25071cSRichard Henderson         tcg_gen_mb(a->mmask | TCG_BAR_SC);
3091af25071cSRichard Henderson     }
3092af25071cSRichard Henderson     if (a->cmask) {
3093af25071cSRichard Henderson         /* For #Sync, etc, end the TB to recognize interrupts. */
3094af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3095af25071cSRichard Henderson     }
3096af25071cSRichard Henderson     return advance_pc(dc);
3097af25071cSRichard Henderson }
3098af25071cSRichard Henderson 
3099af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd,
3100af25071cSRichard Henderson                           TCGv (*func)(DisasContext *, TCGv))
3101af25071cSRichard Henderson {
3102af25071cSRichard Henderson     if (!priv) {
3103af25071cSRichard Henderson         return raise_priv(dc);
3104af25071cSRichard Henderson     }
3105af25071cSRichard Henderson     gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd)));
3106af25071cSRichard Henderson     return advance_pc(dc);
3107af25071cSRichard Henderson }
3108af25071cSRichard Henderson 
3109af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst)
3110af25071cSRichard Henderson {
3111af25071cSRichard Henderson     return cpu_y;
3112af25071cSRichard Henderson }
3113af25071cSRichard Henderson 
3114af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a)
3115af25071cSRichard Henderson {
3116af25071cSRichard Henderson     /*
3117af25071cSRichard Henderson      * TODO: Need a feature bit for sparcv8.  In the meantime, treat all
3118af25071cSRichard Henderson      * 32-bit cpus like sparcv7, which ignores the rs1 field.
3119af25071cSRichard Henderson      * This matches after all other ASR, so Leon3 Asr17 is handled first.
3120af25071cSRichard Henderson      */
3121af25071cSRichard Henderson     if (avail_64(dc) && a->rs1 != 0) {
3122af25071cSRichard Henderson         return false;
3123af25071cSRichard Henderson     }
3124af25071cSRichard Henderson     return do_rd_special(dc, true, a->rd, do_rdy);
3125af25071cSRichard Henderson }
3126af25071cSRichard Henderson 
3127af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst)
3128af25071cSRichard Henderson {
3129af25071cSRichard Henderson     uint32_t val;
3130af25071cSRichard Henderson 
3131af25071cSRichard Henderson     /*
3132af25071cSRichard Henderson      * TODO: There are many more fields to be filled,
3133af25071cSRichard Henderson      * some of which are writable.
3134af25071cSRichard Henderson      */
3135af25071cSRichard Henderson     val = dc->def->nwindows - 1;   /* [4:0] NWIN */
3136af25071cSRichard Henderson     val |= 1 << 8;                 /* [8]   V8   */
3137af25071cSRichard Henderson 
3138af25071cSRichard Henderson     return tcg_constant_tl(val);
3139af25071cSRichard Henderson }
3140af25071cSRichard Henderson 
3141af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config)
3142af25071cSRichard Henderson 
3143af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst)
3144af25071cSRichard Henderson {
3145af25071cSRichard Henderson     update_psr(dc);
3146af25071cSRichard Henderson     gen_helper_rdccr(dst, tcg_env);
3147af25071cSRichard Henderson     return dst;
3148af25071cSRichard Henderson }
3149af25071cSRichard Henderson 
3150af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr)
3151af25071cSRichard Henderson 
3152af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst)
3153af25071cSRichard Henderson {
3154af25071cSRichard Henderson #ifdef TARGET_SPARC64
3155af25071cSRichard Henderson     return tcg_constant_tl(dc->asi);
3156af25071cSRichard Henderson #else
3157af25071cSRichard Henderson     qemu_build_not_reached();
3158af25071cSRichard Henderson #endif
3159af25071cSRichard Henderson }
3160af25071cSRichard Henderson 
3161af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi)
3162af25071cSRichard Henderson 
3163af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst)
3164af25071cSRichard Henderson {
3165af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3166af25071cSRichard Henderson 
3167af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
3168af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3169af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3170af25071cSRichard Henderson     }
3171af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3172af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3173af25071cSRichard Henderson     return dst;
3174af25071cSRichard Henderson }
3175af25071cSRichard Henderson 
3176af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3177af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick)
3178af25071cSRichard Henderson 
3179af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst)
3180af25071cSRichard Henderson {
3181af25071cSRichard Henderson     return tcg_constant_tl(address_mask_i(dc, dc->pc));
3182af25071cSRichard Henderson }
3183af25071cSRichard Henderson 
3184af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc)
3185af25071cSRichard Henderson 
3186af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst)
3187af25071cSRichard Henderson {
3188af25071cSRichard Henderson     tcg_gen_ext_i32_tl(dst, cpu_fprs);
3189af25071cSRichard Henderson     return dst;
3190af25071cSRichard Henderson }
3191af25071cSRichard Henderson 
3192af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs)
3193af25071cSRichard Henderson 
3194af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst)
3195af25071cSRichard Henderson {
3196af25071cSRichard Henderson     gen_trap_ifnofpu(dc);
3197af25071cSRichard Henderson     return cpu_gsr;
3198af25071cSRichard Henderson }
3199af25071cSRichard Henderson 
3200af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr)
3201af25071cSRichard Henderson 
3202af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst)
3203af25071cSRichard Henderson {
3204af25071cSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint));
3205af25071cSRichard Henderson     return dst;
3206af25071cSRichard Henderson }
3207af25071cSRichard Henderson 
3208af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint)
3209af25071cSRichard Henderson 
3210af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst)
3211af25071cSRichard Henderson {
3212577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr));
3213577efa45SRichard Henderson     return dst;
3214af25071cSRichard Henderson }
3215af25071cSRichard Henderson 
3216af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3217af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr)
3218af25071cSRichard Henderson 
3219af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst)
3220af25071cSRichard Henderson {
3221af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3222af25071cSRichard Henderson 
3223af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
3224af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3225af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3226af25071cSRichard Henderson     }
3227af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3228af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3229af25071cSRichard Henderson     return dst;
3230af25071cSRichard Henderson }
3231af25071cSRichard Henderson 
3232af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3233af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick)
3234af25071cSRichard Henderson 
3235af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst)
3236af25071cSRichard Henderson {
3237577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr));
3238577efa45SRichard Henderson     return dst;
3239af25071cSRichard Henderson }
3240af25071cSRichard Henderson 
3241af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */
3242af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr)
3243af25071cSRichard Henderson 
3244af25071cSRichard Henderson /*
3245af25071cSRichard Henderson  * UltraSPARC-T1 Strand status.
3246af25071cSRichard Henderson  * HYPV check maybe not enough, UA2005 & UA2007 describe
3247af25071cSRichard Henderson  * this ASR as impl. dep
3248af25071cSRichard Henderson  */
3249af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst)
3250af25071cSRichard Henderson {
3251af25071cSRichard Henderson     return tcg_constant_tl(1);
3252af25071cSRichard Henderson }
3253af25071cSRichard Henderson 
3254af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status)
3255af25071cSRichard Henderson 
3256668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst)
3257668bb9b7SRichard Henderson {
3258668bb9b7SRichard Henderson     update_psr(dc);
3259668bb9b7SRichard Henderson     gen_helper_rdpsr(dst, tcg_env);
3260668bb9b7SRichard Henderson     return dst;
3261668bb9b7SRichard Henderson }
3262668bb9b7SRichard Henderson 
3263668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr)
3264668bb9b7SRichard Henderson 
3265668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst)
3266668bb9b7SRichard Henderson {
3267668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate));
3268668bb9b7SRichard Henderson     return dst;
3269668bb9b7SRichard Henderson }
3270668bb9b7SRichard Henderson 
3271668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate)
3272668bb9b7SRichard Henderson 
3273668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst)
3274668bb9b7SRichard Henderson {
3275668bb9b7SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3276668bb9b7SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3277668bb9b7SRichard Henderson 
3278668bb9b7SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3279668bb9b7SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3280668bb9b7SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3281668bb9b7SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3282668bb9b7SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3283668bb9b7SRichard Henderson 
3284668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate));
3285668bb9b7SRichard Henderson     return dst;
3286668bb9b7SRichard Henderson }
3287668bb9b7SRichard Henderson 
3288668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate)
3289668bb9b7SRichard Henderson 
3290668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst)
3291668bb9b7SRichard Henderson {
32922da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp));
32932da789deSRichard Henderson     return dst;
3294668bb9b7SRichard Henderson }
3295668bb9b7SRichard Henderson 
3296668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp)
3297668bb9b7SRichard Henderson 
3298668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst)
3299668bb9b7SRichard Henderson {
33002da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba));
33012da789deSRichard Henderson     return dst;
3302668bb9b7SRichard Henderson }
3303668bb9b7SRichard Henderson 
3304668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba)
3305668bb9b7SRichard Henderson 
3306668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst)
3307668bb9b7SRichard Henderson {
33082da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver));
33092da789deSRichard Henderson     return dst;
3310668bb9b7SRichard Henderson }
3311668bb9b7SRichard Henderson 
3312668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver)
3313668bb9b7SRichard Henderson 
3314668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst)
3315668bb9b7SRichard Henderson {
3316577efa45SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr));
3317577efa45SRichard Henderson     return dst;
3318668bb9b7SRichard Henderson }
3319668bb9b7SRichard Henderson 
3320668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd,
3321668bb9b7SRichard Henderson       do_rdhstick_cmpr)
3322668bb9b7SRichard Henderson 
33235d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst)
33245d617bfbSRichard Henderson {
3325cd6269f7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim));
3326cd6269f7SRichard Henderson     return dst;
33275d617bfbSRichard Henderson }
33285d617bfbSRichard Henderson 
33295d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim)
33305d617bfbSRichard Henderson 
33315d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst)
33325d617bfbSRichard Henderson {
33335d617bfbSRichard Henderson #ifdef TARGET_SPARC64
33345d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
33355d617bfbSRichard Henderson 
33365d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
33375d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc));
33385d617bfbSRichard Henderson     return dst;
33395d617bfbSRichard Henderson #else
33405d617bfbSRichard Henderson     qemu_build_not_reached();
33415d617bfbSRichard Henderson #endif
33425d617bfbSRichard Henderson }
33435d617bfbSRichard Henderson 
33445d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc)
33455d617bfbSRichard Henderson 
33465d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst)
33475d617bfbSRichard Henderson {
33485d617bfbSRichard Henderson #ifdef TARGET_SPARC64
33495d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
33505d617bfbSRichard Henderson 
33515d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
33525d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc));
33535d617bfbSRichard Henderson     return dst;
33545d617bfbSRichard Henderson #else
33555d617bfbSRichard Henderson     qemu_build_not_reached();
33565d617bfbSRichard Henderson #endif
33575d617bfbSRichard Henderson }
33585d617bfbSRichard Henderson 
33595d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc)
33605d617bfbSRichard Henderson 
33615d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst)
33625d617bfbSRichard Henderson {
33635d617bfbSRichard Henderson #ifdef TARGET_SPARC64
33645d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
33655d617bfbSRichard Henderson 
33665d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
33675d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate));
33685d617bfbSRichard Henderson     return dst;
33695d617bfbSRichard Henderson #else
33705d617bfbSRichard Henderson     qemu_build_not_reached();
33715d617bfbSRichard Henderson #endif
33725d617bfbSRichard Henderson }
33735d617bfbSRichard Henderson 
33745d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate)
33755d617bfbSRichard Henderson 
33765d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst)
33775d617bfbSRichard Henderson {
33785d617bfbSRichard Henderson #ifdef TARGET_SPARC64
33795d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
33805d617bfbSRichard Henderson 
33815d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
33825d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt));
33835d617bfbSRichard Henderson     return dst;
33845d617bfbSRichard Henderson #else
33855d617bfbSRichard Henderson     qemu_build_not_reached();
33865d617bfbSRichard Henderson #endif
33875d617bfbSRichard Henderson }
33885d617bfbSRichard Henderson 
33895d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt)
33905d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick)
33915d617bfbSRichard Henderson 
33925d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst)
33935d617bfbSRichard Henderson {
33945d617bfbSRichard Henderson     return cpu_tbr;
33955d617bfbSRichard Henderson }
33965d617bfbSRichard Henderson 
3397e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba)
33985d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba)
33995d617bfbSRichard Henderson 
34005d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst)
34015d617bfbSRichard Henderson {
34025d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate));
34035d617bfbSRichard Henderson     return dst;
34045d617bfbSRichard Henderson }
34055d617bfbSRichard Henderson 
34065d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate)
34075d617bfbSRichard Henderson 
34085d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst)
34095d617bfbSRichard Henderson {
34105d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl));
34115d617bfbSRichard Henderson     return dst;
34125d617bfbSRichard Henderson }
34135d617bfbSRichard Henderson 
34145d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl)
34155d617bfbSRichard Henderson 
34165d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst)
34175d617bfbSRichard Henderson {
34185d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil));
34195d617bfbSRichard Henderson     return dst;
34205d617bfbSRichard Henderson }
34215d617bfbSRichard Henderson 
34225d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil)
34235d617bfbSRichard Henderson 
34245d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst)
34255d617bfbSRichard Henderson {
34265d617bfbSRichard Henderson     gen_helper_rdcwp(dst, tcg_env);
34275d617bfbSRichard Henderson     return dst;
34285d617bfbSRichard Henderson }
34295d617bfbSRichard Henderson 
34305d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp)
34315d617bfbSRichard Henderson 
34325d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst)
34335d617bfbSRichard Henderson {
34345d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave));
34355d617bfbSRichard Henderson     return dst;
34365d617bfbSRichard Henderson }
34375d617bfbSRichard Henderson 
34385d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave)
34395d617bfbSRichard Henderson 
34405d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst)
34415d617bfbSRichard Henderson {
34425d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore));
34435d617bfbSRichard Henderson     return dst;
34445d617bfbSRichard Henderson }
34455d617bfbSRichard Henderson 
34465d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd,
34475d617bfbSRichard Henderson       do_rdcanrestore)
34485d617bfbSRichard Henderson 
34495d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst)
34505d617bfbSRichard Henderson {
34515d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin));
34525d617bfbSRichard Henderson     return dst;
34535d617bfbSRichard Henderson }
34545d617bfbSRichard Henderson 
34555d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin)
34565d617bfbSRichard Henderson 
34575d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst)
34585d617bfbSRichard Henderson {
34595d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin));
34605d617bfbSRichard Henderson     return dst;
34615d617bfbSRichard Henderson }
34625d617bfbSRichard Henderson 
34635d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin)
34645d617bfbSRichard Henderson 
34655d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst)
34665d617bfbSRichard Henderson {
34675d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate));
34685d617bfbSRichard Henderson     return dst;
34695d617bfbSRichard Henderson }
34705d617bfbSRichard Henderson 
34715d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate)
34725d617bfbSRichard Henderson 
34735d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst)
34745d617bfbSRichard Henderson {
34755d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl));
34765d617bfbSRichard Henderson     return dst;
34775d617bfbSRichard Henderson }
34785d617bfbSRichard Henderson 
34795d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl)
34805d617bfbSRichard Henderson 
34815d617bfbSRichard Henderson /* UA2005 strand status */
34825d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst)
34835d617bfbSRichard Henderson {
34842da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr));
34852da789deSRichard Henderson     return dst;
34865d617bfbSRichard Henderson }
34875d617bfbSRichard Henderson 
34885d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr)
34895d617bfbSRichard Henderson 
34905d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst)
34915d617bfbSRichard Henderson {
34922da789deSRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version));
34932da789deSRichard Henderson     return dst;
34945d617bfbSRichard Henderson }
34955d617bfbSRichard Henderson 
34965d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver)
34975d617bfbSRichard Henderson 
3498e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a)
3499e8325dc0SRichard Henderson {
3500e8325dc0SRichard Henderson     if (avail_64(dc)) {
3501e8325dc0SRichard Henderson         gen_helper_flushw(tcg_env);
3502e8325dc0SRichard Henderson         return advance_pc(dc);
3503e8325dc0SRichard Henderson     }
3504e8325dc0SRichard Henderson     return false;
3505e8325dc0SRichard Henderson }
3506e8325dc0SRichard Henderson 
35070faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv,
35080faef01bSRichard Henderson                           void (*func)(DisasContext *, TCGv))
35090faef01bSRichard Henderson {
35100faef01bSRichard Henderson     TCGv src;
35110faef01bSRichard Henderson 
35120faef01bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
35130faef01bSRichard Henderson     if (!a->imm && (a->rs2_or_imm & ~0x1f)) {
35140faef01bSRichard Henderson         return false;
35150faef01bSRichard Henderson     }
35160faef01bSRichard Henderson     if (!priv) {
35170faef01bSRichard Henderson         return raise_priv(dc);
35180faef01bSRichard Henderson     }
35190faef01bSRichard Henderson 
35200faef01bSRichard Henderson     if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) {
35210faef01bSRichard Henderson         src = tcg_constant_tl(a->rs2_or_imm);
35220faef01bSRichard Henderson     } else {
35230faef01bSRichard Henderson         TCGv src1 = gen_load_gpr(dc, a->rs1);
35240faef01bSRichard Henderson         if (a->rs2_or_imm == 0) {
35250faef01bSRichard Henderson             src = src1;
35260faef01bSRichard Henderson         } else {
35270faef01bSRichard Henderson             src = tcg_temp_new();
35280faef01bSRichard Henderson             if (a->imm) {
35290faef01bSRichard Henderson                 tcg_gen_xori_tl(src, src1, a->rs2_or_imm);
35300faef01bSRichard Henderson             } else {
35310faef01bSRichard Henderson                 tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm));
35320faef01bSRichard Henderson             }
35330faef01bSRichard Henderson         }
35340faef01bSRichard Henderson     }
35350faef01bSRichard Henderson     func(dc, src);
35360faef01bSRichard Henderson     return advance_pc(dc);
35370faef01bSRichard Henderson }
35380faef01bSRichard Henderson 
35390faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src)
35400faef01bSRichard Henderson {
35410faef01bSRichard Henderson     tcg_gen_ext32u_tl(cpu_y, src);
35420faef01bSRichard Henderson }
35430faef01bSRichard Henderson 
35440faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry)
35450faef01bSRichard Henderson 
35460faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src)
35470faef01bSRichard Henderson {
35480faef01bSRichard Henderson     gen_helper_wrccr(tcg_env, src);
35490faef01bSRichard Henderson }
35500faef01bSRichard Henderson 
35510faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr)
35520faef01bSRichard Henderson 
35530faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src)
35540faef01bSRichard Henderson {
35550faef01bSRichard Henderson     TCGv tmp = tcg_temp_new();
35560faef01bSRichard Henderson 
35570faef01bSRichard Henderson     tcg_gen_ext8u_tl(tmp, src);
35580faef01bSRichard Henderson     tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi));
35590faef01bSRichard Henderson     /* End TB to notice changed ASI. */
35600faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
35610faef01bSRichard Henderson }
35620faef01bSRichard Henderson 
35630faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi)
35640faef01bSRichard Henderson 
35650faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src)
35660faef01bSRichard Henderson {
35670faef01bSRichard Henderson #ifdef TARGET_SPARC64
35680faef01bSRichard Henderson     tcg_gen_trunc_tl_i32(cpu_fprs, src);
35690faef01bSRichard Henderson     dc->fprs_dirty = 0;
35700faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
35710faef01bSRichard Henderson #else
35720faef01bSRichard Henderson     qemu_build_not_reached();
35730faef01bSRichard Henderson #endif
35740faef01bSRichard Henderson }
35750faef01bSRichard Henderson 
35760faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs)
35770faef01bSRichard Henderson 
35780faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src)
35790faef01bSRichard Henderson {
35800faef01bSRichard Henderson     gen_trap_ifnofpu(dc);
35810faef01bSRichard Henderson     tcg_gen_mov_tl(cpu_gsr, src);
35820faef01bSRichard Henderson }
35830faef01bSRichard Henderson 
35840faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr)
35850faef01bSRichard Henderson 
35860faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src)
35870faef01bSRichard Henderson {
35880faef01bSRichard Henderson     gen_helper_set_softint(tcg_env, src);
35890faef01bSRichard Henderson }
35900faef01bSRichard Henderson 
35910faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set)
35920faef01bSRichard Henderson 
35930faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src)
35940faef01bSRichard Henderson {
35950faef01bSRichard Henderson     gen_helper_clear_softint(tcg_env, src);
35960faef01bSRichard Henderson }
35970faef01bSRichard Henderson 
35980faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr)
35990faef01bSRichard Henderson 
36000faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src)
36010faef01bSRichard Henderson {
36020faef01bSRichard Henderson     gen_helper_write_softint(tcg_env, src);
36030faef01bSRichard Henderson }
36040faef01bSRichard Henderson 
36050faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint)
36060faef01bSRichard Henderson 
36070faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src)
36080faef01bSRichard Henderson {
36090faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
36100faef01bSRichard Henderson 
3611577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr));
3612577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
36130faef01bSRichard Henderson     translator_io_start(&dc->base);
3614577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
36150faef01bSRichard Henderson     /* End TB to handle timer interrupt */
36160faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
36170faef01bSRichard Henderson }
36180faef01bSRichard Henderson 
36190faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr)
36200faef01bSRichard Henderson 
36210faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src)
36220faef01bSRichard Henderson {
36230faef01bSRichard Henderson #ifdef TARGET_SPARC64
36240faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
36250faef01bSRichard Henderson 
36260faef01bSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick));
36270faef01bSRichard Henderson     translator_io_start(&dc->base);
36280faef01bSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
36290faef01bSRichard Henderson     /* End TB to handle timer interrupt */
36300faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
36310faef01bSRichard Henderson #else
36320faef01bSRichard Henderson     qemu_build_not_reached();
36330faef01bSRichard Henderson #endif
36340faef01bSRichard Henderson }
36350faef01bSRichard Henderson 
36360faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick)
36370faef01bSRichard Henderson 
36380faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src)
36390faef01bSRichard Henderson {
36400faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
36410faef01bSRichard Henderson 
3642577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr));
3643577efa45SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
36440faef01bSRichard Henderson     translator_io_start(&dc->base);
3645577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
36460faef01bSRichard Henderson     /* End TB to handle timer interrupt */
36470faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
36480faef01bSRichard Henderson }
36490faef01bSRichard Henderson 
36500faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr)
36510faef01bSRichard Henderson 
36520faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src)
36530faef01bSRichard Henderson {
36540faef01bSRichard Henderson     save_state(dc);
36550faef01bSRichard Henderson     gen_helper_power_down(tcg_env);
36560faef01bSRichard Henderson }
36570faef01bSRichard Henderson 
36580faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown)
36590faef01bSRichard Henderson 
366025524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src)
366125524734SRichard Henderson {
366225524734SRichard Henderson     gen_helper_wrpsr(tcg_env, src);
366325524734SRichard Henderson     tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
366425524734SRichard Henderson     dc->cc_op = CC_OP_FLAGS;
366525524734SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
366625524734SRichard Henderson }
366725524734SRichard Henderson 
366825524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr)
366925524734SRichard Henderson 
36709422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src)
36719422278eSRichard Henderson {
36729422278eSRichard Henderson     target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows);
3673cd6269f7SRichard Henderson     TCGv tmp = tcg_temp_new();
3674cd6269f7SRichard Henderson 
3675cd6269f7SRichard Henderson     tcg_gen_andi_tl(tmp, src, mask);
3676cd6269f7SRichard Henderson     tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim));
36779422278eSRichard Henderson }
36789422278eSRichard Henderson 
36799422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim)
36809422278eSRichard Henderson 
36819422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src)
36829422278eSRichard Henderson {
36839422278eSRichard Henderson #ifdef TARGET_SPARC64
36849422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
36859422278eSRichard Henderson 
36869422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
36879422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc));
36889422278eSRichard Henderson #else
36899422278eSRichard Henderson     qemu_build_not_reached();
36909422278eSRichard Henderson #endif
36919422278eSRichard Henderson }
36929422278eSRichard Henderson 
36939422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc)
36949422278eSRichard Henderson 
36959422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src)
36969422278eSRichard Henderson {
36979422278eSRichard Henderson #ifdef TARGET_SPARC64
36989422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
36999422278eSRichard Henderson 
37009422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
37019422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc));
37029422278eSRichard Henderson #else
37039422278eSRichard Henderson     qemu_build_not_reached();
37049422278eSRichard Henderson #endif
37059422278eSRichard Henderson }
37069422278eSRichard Henderson 
37079422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc)
37089422278eSRichard Henderson 
37099422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src)
37109422278eSRichard Henderson {
37119422278eSRichard Henderson #ifdef TARGET_SPARC64
37129422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
37139422278eSRichard Henderson 
37149422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
37159422278eSRichard Henderson     tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate));
37169422278eSRichard Henderson #else
37179422278eSRichard Henderson     qemu_build_not_reached();
37189422278eSRichard Henderson #endif
37199422278eSRichard Henderson }
37209422278eSRichard Henderson 
37219422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate)
37229422278eSRichard Henderson 
37239422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src)
37249422278eSRichard Henderson {
37259422278eSRichard Henderson #ifdef TARGET_SPARC64
37269422278eSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
37279422278eSRichard Henderson 
37289422278eSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
37299422278eSRichard Henderson     tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt));
37309422278eSRichard Henderson #else
37319422278eSRichard Henderson     qemu_build_not_reached();
37329422278eSRichard Henderson #endif
37339422278eSRichard Henderson }
37349422278eSRichard Henderson 
37359422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt)
37369422278eSRichard Henderson 
37379422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src)
37389422278eSRichard Henderson {
37399422278eSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
37409422278eSRichard Henderson 
37419422278eSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
37429422278eSRichard Henderson     translator_io_start(&dc->base);
37439422278eSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
37449422278eSRichard Henderson     /* End TB to handle timer interrupt */
37459422278eSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
37469422278eSRichard Henderson }
37479422278eSRichard Henderson 
37489422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick)
37499422278eSRichard Henderson 
37509422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src)
37519422278eSRichard Henderson {
37529422278eSRichard Henderson     tcg_gen_mov_tl(cpu_tbr, src);
37539422278eSRichard Henderson }
37549422278eSRichard Henderson 
37559422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba)
37569422278eSRichard Henderson 
37579422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src)
37589422278eSRichard Henderson {
37599422278eSRichard Henderson     save_state(dc);
37609422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
37619422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
37629422278eSRichard Henderson     }
37639422278eSRichard Henderson     gen_helper_wrpstate(tcg_env, src);
37649422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
37659422278eSRichard Henderson }
37669422278eSRichard Henderson 
37679422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate)
37689422278eSRichard Henderson 
37699422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src)
37709422278eSRichard Henderson {
37719422278eSRichard Henderson     save_state(dc);
37729422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl));
37739422278eSRichard Henderson     dc->npc = DYNAMIC_PC;
37749422278eSRichard Henderson }
37759422278eSRichard Henderson 
37769422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl)
37779422278eSRichard Henderson 
37789422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src)
37799422278eSRichard Henderson {
37809422278eSRichard Henderson     if (translator_io_start(&dc->base)) {
37819422278eSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
37829422278eSRichard Henderson     }
37839422278eSRichard Henderson     gen_helper_wrpil(tcg_env, src);
37849422278eSRichard Henderson }
37859422278eSRichard Henderson 
37869422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil)
37879422278eSRichard Henderson 
37889422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src)
37899422278eSRichard Henderson {
37909422278eSRichard Henderson     gen_helper_wrcwp(tcg_env, src);
37919422278eSRichard Henderson }
37929422278eSRichard Henderson 
37939422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp)
37949422278eSRichard Henderson 
37959422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src)
37969422278eSRichard Henderson {
37979422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave));
37989422278eSRichard Henderson }
37999422278eSRichard Henderson 
38009422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave)
38019422278eSRichard Henderson 
38029422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src)
38039422278eSRichard Henderson {
38049422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore));
38059422278eSRichard Henderson }
38069422278eSRichard Henderson 
38079422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore)
38089422278eSRichard Henderson 
38099422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src)
38109422278eSRichard Henderson {
38119422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin));
38129422278eSRichard Henderson }
38139422278eSRichard Henderson 
38149422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin)
38159422278eSRichard Henderson 
38169422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src)
38179422278eSRichard Henderson {
38189422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin));
38199422278eSRichard Henderson }
38209422278eSRichard Henderson 
38219422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin)
38229422278eSRichard Henderson 
38239422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src)
38249422278eSRichard Henderson {
38259422278eSRichard Henderson     tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate));
38269422278eSRichard Henderson }
38279422278eSRichard Henderson 
38289422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate)
38299422278eSRichard Henderson 
38309422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src)
38319422278eSRichard Henderson {
38329422278eSRichard Henderson     gen_helper_wrgl(tcg_env, src);
38339422278eSRichard Henderson }
38349422278eSRichard Henderson 
38359422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl)
38369422278eSRichard Henderson 
38379422278eSRichard Henderson /* UA2005 strand status */
38389422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src)
38399422278eSRichard Henderson {
38402da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr));
38419422278eSRichard Henderson }
38429422278eSRichard Henderson 
38439422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr)
38449422278eSRichard Henderson 
3845bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba)
3846bb97f2f5SRichard Henderson 
3847bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src)
3848bb97f2f5SRichard Henderson {
3849bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate));
3850bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3851bb97f2f5SRichard Henderson }
3852bb97f2f5SRichard Henderson 
3853bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate)
3854bb97f2f5SRichard Henderson 
3855bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src)
3856bb97f2f5SRichard Henderson {
3857bb97f2f5SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3858bb97f2f5SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3859bb97f2f5SRichard Henderson 
3860bb97f2f5SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3861bb97f2f5SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3862bb97f2f5SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3863bb97f2f5SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3864bb97f2f5SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3865bb97f2f5SRichard Henderson 
3866bb97f2f5SRichard Henderson     tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate));
3867bb97f2f5SRichard Henderson }
3868bb97f2f5SRichard Henderson 
3869bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate)
3870bb97f2f5SRichard Henderson 
3871bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src)
3872bb97f2f5SRichard Henderson {
38732da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp));
3874bb97f2f5SRichard Henderson }
3875bb97f2f5SRichard Henderson 
3876bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp)
3877bb97f2f5SRichard Henderson 
3878bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src)
3879bb97f2f5SRichard Henderson {
38802da789deSRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba));
3881bb97f2f5SRichard Henderson }
3882bb97f2f5SRichard Henderson 
3883bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba)
3884bb97f2f5SRichard Henderson 
3885bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src)
3886bb97f2f5SRichard Henderson {
3887bb97f2f5SRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3888bb97f2f5SRichard Henderson 
3889577efa45SRichard Henderson     tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr));
3890bb97f2f5SRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick));
3891bb97f2f5SRichard Henderson     translator_io_start(&dc->base);
3892577efa45SRichard Henderson     gen_helper_tick_set_limit(r_tickptr, src);
3893bb97f2f5SRichard Henderson     /* End TB to handle timer interrupt */
3894bb97f2f5SRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3895bb97f2f5SRichard Henderson }
3896bb97f2f5SRichard Henderson 
3897bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc),
3898bb97f2f5SRichard Henderson       do_wrhstick_cmpr)
3899bb97f2f5SRichard Henderson 
390025524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved)
390125524734SRichard Henderson {
390225524734SRichard Henderson     if (!supervisor(dc)) {
390325524734SRichard Henderson         return raise_priv(dc);
390425524734SRichard Henderson     }
390525524734SRichard Henderson     if (saved) {
390625524734SRichard Henderson         gen_helper_saved(tcg_env);
390725524734SRichard Henderson     } else {
390825524734SRichard Henderson         gen_helper_restored(tcg_env);
390925524734SRichard Henderson     }
391025524734SRichard Henderson     return advance_pc(dc);
391125524734SRichard Henderson }
391225524734SRichard Henderson 
391325524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true)
391425524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false)
391525524734SRichard Henderson 
3916d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a)
3917d3825800SRichard Henderson {
3918d3825800SRichard Henderson     return advance_pc(dc);
3919d3825800SRichard Henderson }
3920d3825800SRichard Henderson 
39210faef01bSRichard Henderson /*
39220faef01bSRichard Henderson  * TODO: Need a feature bit for sparcv8.
39230faef01bSRichard Henderson  * In the meantime, treat all 32-bit cpus like sparcv7.
39240faef01bSRichard Henderson  */
39255458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a)
39265458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a)
39270faef01bSRichard Henderson 
3928428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op,
3929428881deSRichard Henderson                          void (*func)(TCGv, TCGv, TCGv),
3930428881deSRichard Henderson                          void (*funci)(TCGv, TCGv, target_long))
3931428881deSRichard Henderson {
3932428881deSRichard Henderson     TCGv dst, src1;
3933428881deSRichard Henderson 
3934428881deSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
3935428881deSRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
3936428881deSRichard Henderson         return false;
3937428881deSRichard Henderson     }
3938428881deSRichard Henderson 
3939428881deSRichard Henderson     if (a->cc) {
3940428881deSRichard Henderson         dst = cpu_cc_dst;
3941428881deSRichard Henderson     } else {
3942428881deSRichard Henderson         dst = gen_dest_gpr(dc, a->rd);
3943428881deSRichard Henderson     }
3944428881deSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
3945428881deSRichard Henderson 
3946428881deSRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
3947428881deSRichard Henderson         if (funci) {
3948428881deSRichard Henderson             funci(dst, src1, a->rs2_or_imm);
3949428881deSRichard Henderson         } else {
3950428881deSRichard Henderson             func(dst, src1, tcg_constant_tl(a->rs2_or_imm));
3951428881deSRichard Henderson         }
3952428881deSRichard Henderson     } else {
3953428881deSRichard Henderson         func(dst, src1, cpu_regs[a->rs2_or_imm]);
3954428881deSRichard Henderson     }
3955428881deSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
3956428881deSRichard Henderson 
3957428881deSRichard Henderson     if (a->cc) {
3958428881deSRichard Henderson         tcg_gen_movi_i32(cpu_cc_op, cc_op);
3959428881deSRichard Henderson         dc->cc_op = cc_op;
3960428881deSRichard Henderson     }
3961428881deSRichard Henderson     return advance_pc(dc);
3962428881deSRichard Henderson }
3963428881deSRichard Henderson 
3964428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op,
3965428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
3966428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long),
3967428881deSRichard Henderson                      void (*func_cc)(TCGv, TCGv, TCGv))
3968428881deSRichard Henderson {
3969428881deSRichard Henderson     if (a->cc) {
397022188d7dSRichard Henderson         assert(cc_op >= 0);
3971428881deSRichard Henderson         return do_arith_int(dc, a, cc_op, func_cc, NULL);
3972428881deSRichard Henderson     }
3973428881deSRichard Henderson     return do_arith_int(dc, a, cc_op, func, funci);
3974428881deSRichard Henderson }
3975428881deSRichard Henderson 
3976428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a,
3977428881deSRichard Henderson                      void (*func)(TCGv, TCGv, TCGv),
3978428881deSRichard Henderson                      void (*funci)(TCGv, TCGv, target_long))
3979428881deSRichard Henderson {
3980428881deSRichard Henderson     return do_arith_int(dc, a, CC_OP_LOGIC, func, funci);
3981428881deSRichard Henderson }
3982428881deSRichard Henderson 
3983428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD,
3984428881deSRichard Henderson       tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc)
3985428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB,
3986428881deSRichard Henderson       tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc)
3987428881deSRichard Henderson 
3988a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc)
3989a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc)
3990a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv)
3991a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv)
3992a9aba13dSRichard Henderson 
3993428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl)
3994428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl)
3995428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL)
3996428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL)
3997428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL)
3998428881deSRichard Henderson 
399922188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL)
4000b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL)
4001b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL)
400222188d7dSRichard Henderson 
40034ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL)
40044ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL)
4005c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc)
4006c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc)
40074ee85ea9SRichard Henderson 
40089c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */
40099c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL)
40109c6ec5bcSRichard Henderson 
4011428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a)
4012428881deSRichard Henderson {
4013428881deSRichard Henderson     /* OR with %g0 is the canonical alias for MOV. */
4014428881deSRichard Henderson     if (!a->cc && a->rs1 == 0) {
4015428881deSRichard Henderson         if (a->imm || a->rs2_or_imm == 0) {
4016428881deSRichard Henderson             gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm));
4017428881deSRichard Henderson         } else if (a->rs2_or_imm & ~0x1f) {
4018428881deSRichard Henderson             /* For simplicity, we under-decoded the rs2 form. */
4019428881deSRichard Henderson             return false;
4020428881deSRichard Henderson         } else {
4021428881deSRichard Henderson             gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]);
4022428881deSRichard Henderson         }
4023428881deSRichard Henderson         return advance_pc(dc);
4024428881deSRichard Henderson     }
4025428881deSRichard Henderson     return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl);
4026428881deSRichard Henderson }
4027428881deSRichard Henderson 
4028420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a)
4029420a187dSRichard Henderson {
4030420a187dSRichard Henderson     switch (dc->cc_op) {
4031420a187dSRichard Henderson     case CC_OP_DIV:
4032420a187dSRichard Henderson     case CC_OP_LOGIC:
4033420a187dSRichard Henderson         /* Carry is known to be zero.  Fall back to plain ADD.  */
4034420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADD,
4035420a187dSRichard Henderson                         tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc);
4036420a187dSRichard Henderson     case CC_OP_ADD:
4037420a187dSRichard Henderson     case CC_OP_TADD:
4038420a187dSRichard Henderson     case CC_OP_TADDTV:
4039420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
4040420a187dSRichard Henderson                         gen_op_addc_add, NULL, gen_op_addccc_add);
4041420a187dSRichard Henderson     case CC_OP_SUB:
4042420a187dSRichard Henderson     case CC_OP_TSUB:
4043420a187dSRichard Henderson     case CC_OP_TSUBTV:
4044420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
4045420a187dSRichard Henderson                         gen_op_addc_sub, NULL, gen_op_addccc_sub);
4046420a187dSRichard Henderson     default:
4047420a187dSRichard Henderson         return do_arith(dc, a, CC_OP_ADDX,
4048420a187dSRichard Henderson                         gen_op_addc_generic, NULL, gen_op_addccc_generic);
4049420a187dSRichard Henderson     }
4050420a187dSRichard Henderson }
4051420a187dSRichard Henderson 
4052dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a)
4053dfebb950SRichard Henderson {
4054dfebb950SRichard Henderson     switch (dc->cc_op) {
4055dfebb950SRichard Henderson     case CC_OP_DIV:
4056dfebb950SRichard Henderson     case CC_OP_LOGIC:
4057dfebb950SRichard Henderson         /* Carry is known to be zero.  Fall back to plain SUB.  */
4058dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUB,
4059dfebb950SRichard Henderson                         tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc);
4060dfebb950SRichard Henderson     case CC_OP_ADD:
4061dfebb950SRichard Henderson     case CC_OP_TADD:
4062dfebb950SRichard Henderson     case CC_OP_TADDTV:
4063dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
4064dfebb950SRichard Henderson                         gen_op_subc_add, NULL, gen_op_subccc_add);
4065dfebb950SRichard Henderson     case CC_OP_SUB:
4066dfebb950SRichard Henderson     case CC_OP_TSUB:
4067dfebb950SRichard Henderson     case CC_OP_TSUBTV:
4068dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
4069dfebb950SRichard Henderson                         gen_op_subc_sub, NULL, gen_op_subccc_sub);
4070dfebb950SRichard Henderson     default:
4071dfebb950SRichard Henderson         return do_arith(dc, a, CC_OP_SUBX,
4072dfebb950SRichard Henderson                         gen_op_subc_generic, NULL, gen_op_subccc_generic);
4073dfebb950SRichard Henderson     }
4074dfebb950SRichard Henderson }
4075dfebb950SRichard Henderson 
4076a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a)
4077a9aba13dSRichard Henderson {
4078a9aba13dSRichard Henderson     update_psr(dc);
4079a9aba13dSRichard Henderson     return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc);
4080a9aba13dSRichard Henderson }
4081a9aba13dSRichard Henderson 
4082b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a,
4083b88ce6f2SRichard Henderson                      int width, bool cc, bool left)
4084b88ce6f2SRichard Henderson {
4085b88ce6f2SRichard Henderson     TCGv dst, s1, s2, lo1, lo2;
4086b88ce6f2SRichard Henderson     uint64_t amask, tabl, tabr;
4087b88ce6f2SRichard Henderson     int shift, imask, omask;
4088b88ce6f2SRichard Henderson 
4089b88ce6f2SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
4090b88ce6f2SRichard Henderson     s1 = gen_load_gpr(dc, a->rs1);
4091b88ce6f2SRichard Henderson     s2 = gen_load_gpr(dc, a->rs2);
4092b88ce6f2SRichard Henderson 
4093b88ce6f2SRichard Henderson     if (cc) {
4094b88ce6f2SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src, s1);
4095b88ce6f2SRichard Henderson         tcg_gen_mov_tl(cpu_cc_src2, s2);
4096b88ce6f2SRichard Henderson         tcg_gen_sub_tl(cpu_cc_dst, s1, s2);
4097b88ce6f2SRichard Henderson         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
4098b88ce6f2SRichard Henderson         dc->cc_op = CC_OP_SUB;
4099b88ce6f2SRichard Henderson     }
4100b88ce6f2SRichard Henderson 
4101b88ce6f2SRichard Henderson     /*
4102b88ce6f2SRichard Henderson      * Theory of operation: there are two tables, left and right (not to
4103b88ce6f2SRichard Henderson      * be confused with the left and right versions of the opcode).  These
4104b88ce6f2SRichard Henderson      * are indexed by the low 3 bits of the inputs.  To make things "easy",
4105b88ce6f2SRichard Henderson      * these tables are loaded into two constants, TABL and TABR below.
4106b88ce6f2SRichard Henderson      * The operation index = (input & imask) << shift calculates the index
4107b88ce6f2SRichard Henderson      * into the constant, while val = (table >> index) & omask calculates
4108b88ce6f2SRichard Henderson      * the value we're looking for.
4109b88ce6f2SRichard Henderson      */
4110b88ce6f2SRichard Henderson     switch (width) {
4111b88ce6f2SRichard Henderson     case 8:
4112b88ce6f2SRichard Henderson         imask = 0x7;
4113b88ce6f2SRichard Henderson         shift = 3;
4114b88ce6f2SRichard Henderson         omask = 0xff;
4115b88ce6f2SRichard Henderson         if (left) {
4116b88ce6f2SRichard Henderson             tabl = 0x80c0e0f0f8fcfeffULL;
4117b88ce6f2SRichard Henderson             tabr = 0xff7f3f1f0f070301ULL;
4118b88ce6f2SRichard Henderson         } else {
4119b88ce6f2SRichard Henderson             tabl = 0x0103070f1f3f7fffULL;
4120b88ce6f2SRichard Henderson             tabr = 0xfffefcf8f0e0c080ULL;
4121b88ce6f2SRichard Henderson         }
4122b88ce6f2SRichard Henderson         break;
4123b88ce6f2SRichard Henderson     case 16:
4124b88ce6f2SRichard Henderson         imask = 0x6;
4125b88ce6f2SRichard Henderson         shift = 1;
4126b88ce6f2SRichard Henderson         omask = 0xf;
4127b88ce6f2SRichard Henderson         if (left) {
4128b88ce6f2SRichard Henderson             tabl = 0x8cef;
4129b88ce6f2SRichard Henderson             tabr = 0xf731;
4130b88ce6f2SRichard Henderson         } else {
4131b88ce6f2SRichard Henderson             tabl = 0x137f;
4132b88ce6f2SRichard Henderson             tabr = 0xfec8;
4133b88ce6f2SRichard Henderson         }
4134b88ce6f2SRichard Henderson         break;
4135b88ce6f2SRichard Henderson     case 32:
4136b88ce6f2SRichard Henderson         imask = 0x4;
4137b88ce6f2SRichard Henderson         shift = 0;
4138b88ce6f2SRichard Henderson         omask = 0x3;
4139b88ce6f2SRichard Henderson         if (left) {
4140b88ce6f2SRichard Henderson             tabl = (2 << 2) | 3;
4141b88ce6f2SRichard Henderson             tabr = (3 << 2) | 1;
4142b88ce6f2SRichard Henderson         } else {
4143b88ce6f2SRichard Henderson             tabl = (1 << 2) | 3;
4144b88ce6f2SRichard Henderson             tabr = (3 << 2) | 2;
4145b88ce6f2SRichard Henderson         }
4146b88ce6f2SRichard Henderson         break;
4147b88ce6f2SRichard Henderson     default:
4148b88ce6f2SRichard Henderson         abort();
4149b88ce6f2SRichard Henderson     }
4150b88ce6f2SRichard Henderson 
4151b88ce6f2SRichard Henderson     lo1 = tcg_temp_new();
4152b88ce6f2SRichard Henderson     lo2 = tcg_temp_new();
4153b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo1, s1, imask);
4154b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo2, s2, imask);
4155b88ce6f2SRichard Henderson     tcg_gen_shli_tl(lo1, lo1, shift);
4156b88ce6f2SRichard Henderson     tcg_gen_shli_tl(lo2, lo2, shift);
4157b88ce6f2SRichard Henderson 
4158b88ce6f2SRichard Henderson     tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1);
4159b88ce6f2SRichard Henderson     tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2);
4160b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo1, lo1, omask);
4161b88ce6f2SRichard Henderson     tcg_gen_andi_tl(lo2, lo2, omask);
4162b88ce6f2SRichard Henderson 
4163b88ce6f2SRichard Henderson     amask = address_mask_i(dc, -8);
4164b88ce6f2SRichard Henderson     tcg_gen_andi_tl(s1, s1, amask);
4165b88ce6f2SRichard Henderson     tcg_gen_andi_tl(s2, s2, amask);
4166b88ce6f2SRichard Henderson 
4167b88ce6f2SRichard Henderson     /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */
4168b88ce6f2SRichard Henderson     tcg_gen_and_tl(lo2, lo2, lo1);
4169b88ce6f2SRichard Henderson     tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2);
4170b88ce6f2SRichard Henderson 
4171b88ce6f2SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
4172b88ce6f2SRichard Henderson     return advance_pc(dc);
4173b88ce6f2SRichard Henderson }
4174b88ce6f2SRichard Henderson 
4175b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0)
4176b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1)
4177b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0)
4178b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1)
4179b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0)
4180b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1)
4181b88ce6f2SRichard Henderson 
4182b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0)
4183b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1)
4184b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0)
4185b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1)
4186b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0)
4187b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1)
4188b88ce6f2SRichard Henderson 
418945bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a,
419045bfed3bSRichard Henderson                    void (*func)(TCGv, TCGv, TCGv))
419145bfed3bSRichard Henderson {
419245bfed3bSRichard Henderson     TCGv dst = gen_dest_gpr(dc, a->rd);
419345bfed3bSRichard Henderson     TCGv src1 = gen_load_gpr(dc, a->rs1);
419445bfed3bSRichard Henderson     TCGv src2 = gen_load_gpr(dc, a->rs2);
419545bfed3bSRichard Henderson 
419645bfed3bSRichard Henderson     func(dst, src1, src2);
419745bfed3bSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
419845bfed3bSRichard Henderson     return advance_pc(dc);
419945bfed3bSRichard Henderson }
420045bfed3bSRichard Henderson 
420145bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8)
420245bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16)
420345bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32)
420445bfed3bSRichard Henderson 
42059e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2)
42069e20ca94SRichard Henderson {
42079e20ca94SRichard Henderson #ifdef TARGET_SPARC64
42089e20ca94SRichard Henderson     TCGv tmp = tcg_temp_new();
42099e20ca94SRichard Henderson 
42109e20ca94SRichard Henderson     tcg_gen_add_tl(tmp, s1, s2);
42119e20ca94SRichard Henderson     tcg_gen_andi_tl(dst, tmp, -8);
42129e20ca94SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
42139e20ca94SRichard Henderson #else
42149e20ca94SRichard Henderson     g_assert_not_reached();
42159e20ca94SRichard Henderson #endif
42169e20ca94SRichard Henderson }
42179e20ca94SRichard Henderson 
42189e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2)
42199e20ca94SRichard Henderson {
42209e20ca94SRichard Henderson #ifdef TARGET_SPARC64
42219e20ca94SRichard Henderson     TCGv tmp = tcg_temp_new();
42229e20ca94SRichard Henderson 
42239e20ca94SRichard Henderson     tcg_gen_add_tl(tmp, s1, s2);
42249e20ca94SRichard Henderson     tcg_gen_andi_tl(dst, tmp, -8);
42259e20ca94SRichard Henderson     tcg_gen_neg_tl(tmp, tmp);
42269e20ca94SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
42279e20ca94SRichard Henderson #else
42289e20ca94SRichard Henderson     g_assert_not_reached();
42299e20ca94SRichard Henderson #endif
42309e20ca94SRichard Henderson }
42319e20ca94SRichard Henderson 
42329e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr)
42339e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl)
42349e20ca94SRichard Henderson 
423539ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2)
423639ca3490SRichard Henderson {
423739ca3490SRichard Henderson #ifdef TARGET_SPARC64
423839ca3490SRichard Henderson     tcg_gen_add_tl(dst, s1, s2);
423939ca3490SRichard Henderson     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32);
424039ca3490SRichard Henderson #else
424139ca3490SRichard Henderson     g_assert_not_reached();
424239ca3490SRichard Henderson #endif
424339ca3490SRichard Henderson }
424439ca3490SRichard Henderson 
424539ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask)
424639ca3490SRichard Henderson 
42475fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u)
42485fc546eeSRichard Henderson {
42495fc546eeSRichard Henderson     TCGv dst, src1, src2;
42505fc546eeSRichard Henderson 
42515fc546eeSRichard Henderson     /* Reject 64-bit shifts for sparc32. */
42525fc546eeSRichard Henderson     if (avail_32(dc) && a->x) {
42535fc546eeSRichard Henderson         return false;
42545fc546eeSRichard Henderson     }
42555fc546eeSRichard Henderson 
42565fc546eeSRichard Henderson     src2 = tcg_temp_new();
42575fc546eeSRichard Henderson     tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31);
42585fc546eeSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
42595fc546eeSRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
42605fc546eeSRichard Henderson 
42615fc546eeSRichard Henderson     if (l) {
42625fc546eeSRichard Henderson         tcg_gen_shl_tl(dst, src1, src2);
42635fc546eeSRichard Henderson         if (!a->x) {
42645fc546eeSRichard Henderson             tcg_gen_ext32u_tl(dst, dst);
42655fc546eeSRichard Henderson         }
42665fc546eeSRichard Henderson     } else if (u) {
42675fc546eeSRichard Henderson         if (!a->x) {
42685fc546eeSRichard Henderson             tcg_gen_ext32u_tl(dst, src1);
42695fc546eeSRichard Henderson             src1 = dst;
42705fc546eeSRichard Henderson         }
42715fc546eeSRichard Henderson         tcg_gen_shr_tl(dst, src1, src2);
42725fc546eeSRichard Henderson     } else {
42735fc546eeSRichard Henderson         if (!a->x) {
42745fc546eeSRichard Henderson             tcg_gen_ext32s_tl(dst, src1);
42755fc546eeSRichard Henderson             src1 = dst;
42765fc546eeSRichard Henderson         }
42775fc546eeSRichard Henderson         tcg_gen_sar_tl(dst, src1, src2);
42785fc546eeSRichard Henderson     }
42795fc546eeSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
42805fc546eeSRichard Henderson     return advance_pc(dc);
42815fc546eeSRichard Henderson }
42825fc546eeSRichard Henderson 
42835fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true)
42845fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true)
42855fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false)
42865fc546eeSRichard Henderson 
42875fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u)
42885fc546eeSRichard Henderson {
42895fc546eeSRichard Henderson     TCGv dst, src1;
42905fc546eeSRichard Henderson 
42915fc546eeSRichard Henderson     /* Reject 64-bit shifts for sparc32. */
42925fc546eeSRichard Henderson     if (avail_32(dc) && (a->x || a->i >= 32)) {
42935fc546eeSRichard Henderson         return false;
42945fc546eeSRichard Henderson     }
42955fc546eeSRichard Henderson 
42965fc546eeSRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
42975fc546eeSRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
42985fc546eeSRichard Henderson 
42995fc546eeSRichard Henderson     if (avail_32(dc) || a->x) {
43005fc546eeSRichard Henderson         if (l) {
43015fc546eeSRichard Henderson             tcg_gen_shli_tl(dst, src1, a->i);
43025fc546eeSRichard Henderson         } else if (u) {
43035fc546eeSRichard Henderson             tcg_gen_shri_tl(dst, src1, a->i);
43045fc546eeSRichard Henderson         } else {
43055fc546eeSRichard Henderson             tcg_gen_sari_tl(dst, src1, a->i);
43065fc546eeSRichard Henderson         }
43075fc546eeSRichard Henderson     } else {
43085fc546eeSRichard Henderson         if (l) {
43095fc546eeSRichard Henderson             tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i);
43105fc546eeSRichard Henderson         } else if (u) {
43115fc546eeSRichard Henderson             tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i);
43125fc546eeSRichard Henderson         } else {
43135fc546eeSRichard Henderson             tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i);
43145fc546eeSRichard Henderson         }
43155fc546eeSRichard Henderson     }
43165fc546eeSRichard Henderson     gen_store_gpr(dc, a->rd, dst);
43175fc546eeSRichard Henderson     return advance_pc(dc);
43185fc546eeSRichard Henderson }
43195fc546eeSRichard Henderson 
43205fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true)
43215fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true)
43225fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false)
43235fc546eeSRichard Henderson 
4324fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm)
4325fb4ed7aaSRichard Henderson {
4326fb4ed7aaSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
4327fb4ed7aaSRichard Henderson     if (!imm && rs2_or_imm & ~0x1f) {
4328fb4ed7aaSRichard Henderson         return NULL;
4329fb4ed7aaSRichard Henderson     }
4330fb4ed7aaSRichard Henderson     if (imm || rs2_or_imm == 0) {
4331fb4ed7aaSRichard Henderson         return tcg_constant_tl(rs2_or_imm);
4332fb4ed7aaSRichard Henderson     } else {
4333fb4ed7aaSRichard Henderson         return cpu_regs[rs2_or_imm];
4334fb4ed7aaSRichard Henderson     }
4335fb4ed7aaSRichard Henderson }
4336fb4ed7aaSRichard Henderson 
4337fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2)
4338fb4ed7aaSRichard Henderson {
4339fb4ed7aaSRichard Henderson     TCGv dst = gen_load_gpr(dc, rd);
4340fb4ed7aaSRichard Henderson 
4341fb4ed7aaSRichard Henderson     tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst);
4342fb4ed7aaSRichard Henderson     gen_store_gpr(dc, rd, dst);
4343fb4ed7aaSRichard Henderson     return advance_pc(dc);
4344fb4ed7aaSRichard Henderson }
4345fb4ed7aaSRichard Henderson 
4346fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a)
4347fb4ed7aaSRichard Henderson {
4348fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4349fb4ed7aaSRichard Henderson     DisasCompare cmp;
4350fb4ed7aaSRichard Henderson 
4351fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4352fb4ed7aaSRichard Henderson         return false;
4353fb4ed7aaSRichard Henderson     }
4354fb4ed7aaSRichard Henderson     gen_compare(&cmp, a->cc, a->cond, dc);
4355fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4356fb4ed7aaSRichard Henderson }
4357fb4ed7aaSRichard Henderson 
4358fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a)
4359fb4ed7aaSRichard Henderson {
4360fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4361fb4ed7aaSRichard Henderson     DisasCompare cmp;
4362fb4ed7aaSRichard Henderson 
4363fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4364fb4ed7aaSRichard Henderson         return false;
4365fb4ed7aaSRichard Henderson     }
4366fb4ed7aaSRichard Henderson     gen_fcompare(&cmp, a->cc, a->cond);
4367fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4368fb4ed7aaSRichard Henderson }
4369fb4ed7aaSRichard Henderson 
4370fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a)
4371fb4ed7aaSRichard Henderson {
4372fb4ed7aaSRichard Henderson     TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm);
4373fb4ed7aaSRichard Henderson     DisasCompare cmp;
4374fb4ed7aaSRichard Henderson 
4375fb4ed7aaSRichard Henderson     if (src2 == NULL) {
4376fb4ed7aaSRichard Henderson         return false;
4377fb4ed7aaSRichard Henderson     }
4378fb4ed7aaSRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
4379fb4ed7aaSRichard Henderson     return do_mov_cond(dc, &cmp, a->rd, src2);
4380fb4ed7aaSRichard Henderson }
4381fb4ed7aaSRichard Henderson 
438286b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a,
438386b82fe0SRichard Henderson                            bool (*func)(DisasContext *dc, int rd, TCGv src))
438486b82fe0SRichard Henderson {
438586b82fe0SRichard Henderson     TCGv src1, sum;
438686b82fe0SRichard Henderson 
438786b82fe0SRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
438886b82fe0SRichard Henderson     if (!a->imm && a->rs2_or_imm & ~0x1f) {
438986b82fe0SRichard Henderson         return false;
439086b82fe0SRichard Henderson     }
439186b82fe0SRichard Henderson 
439286b82fe0SRichard Henderson     /*
439386b82fe0SRichard Henderson      * Always load the sum into a new temporary.
439486b82fe0SRichard Henderson      * This is required to capture the value across a window change,
439586b82fe0SRichard Henderson      * e.g. SAVE and RESTORE, and may be optimized away otherwise.
439686b82fe0SRichard Henderson      */
439786b82fe0SRichard Henderson     sum = tcg_temp_new();
439886b82fe0SRichard Henderson     src1 = gen_load_gpr(dc, a->rs1);
439986b82fe0SRichard Henderson     if (a->imm || a->rs2_or_imm == 0) {
440086b82fe0SRichard Henderson         tcg_gen_addi_tl(sum, src1, a->rs2_or_imm);
440186b82fe0SRichard Henderson     } else {
440286b82fe0SRichard Henderson         tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]);
440386b82fe0SRichard Henderson     }
440486b82fe0SRichard Henderson     return func(dc, a->rd, sum);
440586b82fe0SRichard Henderson }
440686b82fe0SRichard Henderson 
440786b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src)
440886b82fe0SRichard Henderson {
440986b82fe0SRichard Henderson     /*
441086b82fe0SRichard Henderson      * Preserve pc across advance, so that we can delay
441186b82fe0SRichard Henderson      * the writeback to rd until after src is consumed.
441286b82fe0SRichard Henderson      */
441386b82fe0SRichard Henderson     target_ulong cur_pc = dc->pc;
441486b82fe0SRichard Henderson 
441586b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
441686b82fe0SRichard Henderson 
441786b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
441886b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
441986b82fe0SRichard Henderson     gen_address_mask(dc, cpu_npc);
442086b82fe0SRichard Henderson     gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc));
442186b82fe0SRichard Henderson 
442286b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC_LOOKUP;
442386b82fe0SRichard Henderson     return true;
442486b82fe0SRichard Henderson }
442586b82fe0SRichard Henderson 
442686b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl)
442786b82fe0SRichard Henderson 
442886b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src)
442986b82fe0SRichard Henderson {
443086b82fe0SRichard Henderson     if (!supervisor(dc)) {
443186b82fe0SRichard Henderson         return raise_priv(dc);
443286b82fe0SRichard Henderson     }
443386b82fe0SRichard Henderson 
443486b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
443586b82fe0SRichard Henderson 
443686b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
443786b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
443886b82fe0SRichard Henderson     gen_helper_rett(tcg_env);
443986b82fe0SRichard Henderson 
444086b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC;
444186b82fe0SRichard Henderson     return true;
444286b82fe0SRichard Henderson }
444386b82fe0SRichard Henderson 
444486b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett)
444586b82fe0SRichard Henderson 
444686b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src)
444786b82fe0SRichard Henderson {
444886b82fe0SRichard Henderson     gen_check_align(dc, src, 3);
444986b82fe0SRichard Henderson 
445086b82fe0SRichard Henderson     gen_mov_pc_npc(dc);
445186b82fe0SRichard Henderson     tcg_gen_mov_tl(cpu_npc, src);
445286b82fe0SRichard Henderson     gen_address_mask(dc, cpu_npc);
445386b82fe0SRichard Henderson 
445486b82fe0SRichard Henderson     gen_helper_restore(tcg_env);
445586b82fe0SRichard Henderson     dc->npc = DYNAMIC_PC_LOOKUP;
445686b82fe0SRichard Henderson     return true;
445786b82fe0SRichard Henderson }
445886b82fe0SRichard Henderson 
445986b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return)
446086b82fe0SRichard Henderson 
4461d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src)
4462d3825800SRichard Henderson {
4463d3825800SRichard Henderson     gen_helper_save(tcg_env);
4464d3825800SRichard Henderson     gen_store_gpr(dc, rd, src);
4465d3825800SRichard Henderson     return advance_pc(dc);
4466d3825800SRichard Henderson }
4467d3825800SRichard Henderson 
4468d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save)
4469d3825800SRichard Henderson 
4470d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src)
4471d3825800SRichard Henderson {
4472d3825800SRichard Henderson     gen_helper_restore(tcg_env);
4473d3825800SRichard Henderson     gen_store_gpr(dc, rd, src);
4474d3825800SRichard Henderson     return advance_pc(dc);
4475d3825800SRichard Henderson }
4476d3825800SRichard Henderson 
4477d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore)
4478d3825800SRichard Henderson 
44798f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done)
44808f75b8a4SRichard Henderson {
44818f75b8a4SRichard Henderson     if (!supervisor(dc)) {
44828f75b8a4SRichard Henderson         return raise_priv(dc);
44838f75b8a4SRichard Henderson     }
44848f75b8a4SRichard Henderson     dc->npc = DYNAMIC_PC;
44858f75b8a4SRichard Henderson     dc->pc = DYNAMIC_PC;
44868f75b8a4SRichard Henderson     translator_io_start(&dc->base);
44878f75b8a4SRichard Henderson     if (done) {
44888f75b8a4SRichard Henderson         gen_helper_done(tcg_env);
44898f75b8a4SRichard Henderson     } else {
44908f75b8a4SRichard Henderson         gen_helper_retry(tcg_env);
44918f75b8a4SRichard Henderson     }
44928f75b8a4SRichard Henderson     return true;
44938f75b8a4SRichard Henderson }
44948f75b8a4SRichard Henderson 
44958f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true)
44968f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false)
44978f75b8a4SRichard Henderson 
44980880d20bSRichard Henderson /*
44990880d20bSRichard Henderson  * Major opcode 11 -- load and store instructions
45000880d20bSRichard Henderson  */
45010880d20bSRichard Henderson 
45020880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm)
45030880d20bSRichard Henderson {
45040880d20bSRichard Henderson     TCGv addr, tmp = NULL;
45050880d20bSRichard Henderson 
45060880d20bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
45070880d20bSRichard Henderson     if (!imm && rs2_or_imm & ~0x1f) {
45080880d20bSRichard Henderson         return NULL;
45090880d20bSRichard Henderson     }
45100880d20bSRichard Henderson 
45110880d20bSRichard Henderson     addr = gen_load_gpr(dc, rs1);
45120880d20bSRichard Henderson     if (rs2_or_imm) {
45130880d20bSRichard Henderson         tmp = tcg_temp_new();
45140880d20bSRichard Henderson         if (imm) {
45150880d20bSRichard Henderson             tcg_gen_addi_tl(tmp, addr, rs2_or_imm);
45160880d20bSRichard Henderson         } else {
45170880d20bSRichard Henderson             tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]);
45180880d20bSRichard Henderson         }
45190880d20bSRichard Henderson         addr = tmp;
45200880d20bSRichard Henderson     }
45210880d20bSRichard Henderson     if (AM_CHECK(dc)) {
45220880d20bSRichard Henderson         if (!tmp) {
45230880d20bSRichard Henderson             tmp = tcg_temp_new();
45240880d20bSRichard Henderson         }
45250880d20bSRichard Henderson         tcg_gen_ext32u_tl(tmp, addr);
45260880d20bSRichard Henderson         addr = tmp;
45270880d20bSRichard Henderson     }
45280880d20bSRichard Henderson     return addr;
45290880d20bSRichard Henderson }
45300880d20bSRichard Henderson 
45310880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
45320880d20bSRichard Henderson {
45330880d20bSRichard Henderson     TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
45340880d20bSRichard Henderson     DisasASI da;
45350880d20bSRichard Henderson 
45360880d20bSRichard Henderson     if (addr == NULL) {
45370880d20bSRichard Henderson         return false;
45380880d20bSRichard Henderson     }
45390880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, mop);
45400880d20bSRichard Henderson 
45410880d20bSRichard Henderson     reg = gen_dest_gpr(dc, a->rd);
454242071fc1SRichard Henderson     gen_ld_asi(dc, &da, reg, addr);
45430880d20bSRichard Henderson     gen_store_gpr(dc, a->rd, reg);
45440880d20bSRichard Henderson     return advance_pc(dc);
45450880d20bSRichard Henderson }
45460880d20bSRichard Henderson 
45470880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL)
45480880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB)
45490880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW)
45500880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB)
45510880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW)
45520880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL)
45530880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ)
45540880d20bSRichard Henderson 
45550880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
45560880d20bSRichard Henderson {
45570880d20bSRichard Henderson     TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
45580880d20bSRichard Henderson     DisasASI da;
45590880d20bSRichard Henderson 
45600880d20bSRichard Henderson     if (addr == NULL) {
45610880d20bSRichard Henderson         return false;
45620880d20bSRichard Henderson     }
45630880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, mop);
45640880d20bSRichard Henderson 
45650880d20bSRichard Henderson     reg = gen_load_gpr(dc, a->rd);
456642071fc1SRichard Henderson     gen_st_asi(dc, &da, reg, addr);
45670880d20bSRichard Henderson     return advance_pc(dc);
45680880d20bSRichard Henderson }
45690880d20bSRichard Henderson 
45700880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL)
45710880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB)
45720880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW)
45730880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ)
45740880d20bSRichard Henderson 
45750880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a)
45760880d20bSRichard Henderson {
45770880d20bSRichard Henderson     TCGv addr;
45780880d20bSRichard Henderson     DisasASI da;
45790880d20bSRichard Henderson 
45800880d20bSRichard Henderson     if (a->rd & 1) {
45810880d20bSRichard Henderson         return false;
45820880d20bSRichard Henderson     }
45830880d20bSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
45840880d20bSRichard Henderson     if (addr == NULL) {
45850880d20bSRichard Henderson         return false;
45860880d20bSRichard Henderson     }
45870880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUQ);
458842071fc1SRichard Henderson     gen_ldda_asi(dc, &da, addr, a->rd);
45890880d20bSRichard Henderson     return advance_pc(dc);
45900880d20bSRichard Henderson }
45910880d20bSRichard Henderson 
45920880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a)
45930880d20bSRichard Henderson {
45940880d20bSRichard Henderson     TCGv addr;
45950880d20bSRichard Henderson     DisasASI da;
45960880d20bSRichard Henderson 
45970880d20bSRichard Henderson     if (a->rd & 1) {
45980880d20bSRichard Henderson         return false;
45990880d20bSRichard Henderson     }
46000880d20bSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
46010880d20bSRichard Henderson     if (addr == NULL) {
46020880d20bSRichard Henderson         return false;
46030880d20bSRichard Henderson     }
46040880d20bSRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUQ);
460542071fc1SRichard Henderson     gen_stda_asi(dc, &da, addr, a->rd);
46060880d20bSRichard Henderson     return advance_pc(dc);
46070880d20bSRichard Henderson }
46080880d20bSRichard Henderson 
4609cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a)
4610cf07cd1eSRichard Henderson {
4611cf07cd1eSRichard Henderson     TCGv addr, reg;
4612cf07cd1eSRichard Henderson     DisasASI da;
4613cf07cd1eSRichard Henderson 
4614cf07cd1eSRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4615cf07cd1eSRichard Henderson     if (addr == NULL) {
4616cf07cd1eSRichard Henderson         return false;
4617cf07cd1eSRichard Henderson     }
4618cf07cd1eSRichard Henderson     da = resolve_asi(dc, a->asi, MO_UB);
4619cf07cd1eSRichard Henderson 
4620cf07cd1eSRichard Henderson     reg = gen_dest_gpr(dc, a->rd);
4621cf07cd1eSRichard Henderson     gen_ldstub_asi(dc, &da, reg, addr);
4622cf07cd1eSRichard Henderson     gen_store_gpr(dc, a->rd, reg);
4623cf07cd1eSRichard Henderson     return advance_pc(dc);
4624cf07cd1eSRichard Henderson }
4625cf07cd1eSRichard Henderson 
4626dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a)
4627dca544b9SRichard Henderson {
4628dca544b9SRichard Henderson     TCGv addr, dst, src;
4629dca544b9SRichard Henderson     DisasASI da;
4630dca544b9SRichard Henderson 
4631dca544b9SRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
4632dca544b9SRichard Henderson     if (addr == NULL) {
4633dca544b9SRichard Henderson         return false;
4634dca544b9SRichard Henderson     }
4635dca544b9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TEUL);
4636dca544b9SRichard Henderson 
4637dca544b9SRichard Henderson     dst = gen_dest_gpr(dc, a->rd);
4638dca544b9SRichard Henderson     src = gen_load_gpr(dc, a->rd);
4639dca544b9SRichard Henderson     gen_swap_asi(dc, &da, dst, src, addr);
4640dca544b9SRichard Henderson     gen_store_gpr(dc, a->rd, dst);
4641dca544b9SRichard Henderson     return advance_pc(dc);
4642dca544b9SRichard Henderson }
4643dca544b9SRichard Henderson 
4644d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop)
4645d0a11d25SRichard Henderson {
4646d0a11d25SRichard Henderson     TCGv addr, o, n, c;
4647d0a11d25SRichard Henderson     DisasASI da;
4648d0a11d25SRichard Henderson 
4649d0a11d25SRichard Henderson     addr = gen_ldst_addr(dc, a->rs1, true, 0);
4650d0a11d25SRichard Henderson     if (addr == NULL) {
4651d0a11d25SRichard Henderson         return false;
4652d0a11d25SRichard Henderson     }
4653d0a11d25SRichard Henderson     da = resolve_asi(dc, a->asi, mop);
4654d0a11d25SRichard Henderson 
4655d0a11d25SRichard Henderson     o = gen_dest_gpr(dc, a->rd);
4656d0a11d25SRichard Henderson     n = gen_load_gpr(dc, a->rd);
4657d0a11d25SRichard Henderson     c = gen_load_gpr(dc, a->rs2_or_imm);
4658d0a11d25SRichard Henderson     gen_cas_asi(dc, &da, o, n, c, addr);
4659d0a11d25SRichard Henderson     gen_store_gpr(dc, a->rd, o);
4660d0a11d25SRichard Henderson     return advance_pc(dc);
4661d0a11d25SRichard Henderson }
4662d0a11d25SRichard Henderson 
4663d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL)
4664d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ)
4665d0a11d25SRichard Henderson 
466606c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz)
466706c060d9SRichard Henderson {
466806c060d9SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
466906c060d9SRichard Henderson     DisasASI da;
467006c060d9SRichard Henderson 
467106c060d9SRichard Henderson     if (addr == NULL) {
467206c060d9SRichard Henderson         return false;
467306c060d9SRichard Henderson     }
467406c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
467506c060d9SRichard Henderson         return true;
467606c060d9SRichard Henderson     }
467706c060d9SRichard Henderson     if (sz == MO_128 && gen_trap_float128(dc)) {
467806c060d9SRichard Henderson         return true;
467906c060d9SRichard Henderson     }
468006c060d9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TE | sz);
4681287b1152SRichard Henderson     gen_ldf_asi(dc, &da, sz, addr, a->rd);
468206c060d9SRichard Henderson     gen_update_fprs_dirty(dc, a->rd);
468306c060d9SRichard Henderson     return advance_pc(dc);
468406c060d9SRichard Henderson }
468506c060d9SRichard Henderson 
468606c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32)
468706c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64)
468806c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128)
468906c060d9SRichard Henderson 
4690287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32)
4691287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64)
4692287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128)
4693287b1152SRichard Henderson 
469406c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz)
469506c060d9SRichard Henderson {
469606c060d9SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
469706c060d9SRichard Henderson     DisasASI da;
469806c060d9SRichard Henderson 
469906c060d9SRichard Henderson     if (addr == NULL) {
470006c060d9SRichard Henderson         return false;
470106c060d9SRichard Henderson     }
470206c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
470306c060d9SRichard Henderson         return true;
470406c060d9SRichard Henderson     }
470506c060d9SRichard Henderson     if (sz == MO_128 && gen_trap_float128(dc)) {
470606c060d9SRichard Henderson         return true;
470706c060d9SRichard Henderson     }
470806c060d9SRichard Henderson     da = resolve_asi(dc, a->asi, MO_TE | sz);
4709287b1152SRichard Henderson     gen_stf_asi(dc, &da, sz, addr, a->rd);
471006c060d9SRichard Henderson     return advance_pc(dc);
471106c060d9SRichard Henderson }
471206c060d9SRichard Henderson 
471306c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32)
471406c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64)
471506c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128)
471606c060d9SRichard Henderson 
4717287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32)
4718287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64)
4719287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128)
4720287b1152SRichard Henderson 
472106c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a)
472206c060d9SRichard Henderson {
472306c060d9SRichard Henderson     if (!avail_32(dc)) {
472406c060d9SRichard Henderson         return false;
472506c060d9SRichard Henderson     }
472606c060d9SRichard Henderson     if (!supervisor(dc)) {
472706c060d9SRichard Henderson         return raise_priv(dc);
472806c060d9SRichard Henderson     }
472906c060d9SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
473006c060d9SRichard Henderson         return true;
473106c060d9SRichard Henderson     }
473206c060d9SRichard Henderson     gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR);
473306c060d9SRichard Henderson     return true;
473406c060d9SRichard Henderson }
473506c060d9SRichard Henderson 
4736da681406SRichard Henderson static bool do_ldfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop,
4737da681406SRichard Henderson                      target_ulong new_mask, target_ulong old_mask)
47383d3c0673SRichard Henderson {
4739da681406SRichard Henderson     TCGv tmp, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
47403d3c0673SRichard Henderson     if (addr == NULL) {
47413d3c0673SRichard Henderson         return false;
47423d3c0673SRichard Henderson     }
47433d3c0673SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
47443d3c0673SRichard Henderson         return true;
47453d3c0673SRichard Henderson     }
4746da681406SRichard Henderson     tmp = tcg_temp_new();
4747da681406SRichard Henderson     tcg_gen_qemu_ld_tl(tmp, addr, dc->mem_idx, mop | MO_ALIGN);
4748da681406SRichard Henderson     tcg_gen_andi_tl(tmp, tmp, new_mask);
4749da681406SRichard Henderson     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, old_mask);
4750da681406SRichard Henderson     tcg_gen_or_tl(cpu_fsr, cpu_fsr, tmp);
4751da681406SRichard Henderson     gen_helper_set_fsr(tcg_env, cpu_fsr);
47523d3c0673SRichard Henderson     return advance_pc(dc);
47533d3c0673SRichard Henderson }
47543d3c0673SRichard Henderson 
4755da681406SRichard Henderson TRANS(LDFSR, ALL, do_ldfsr, a, MO_TEUL, FSR_LDFSR_MASK, FSR_LDFSR_OLDMASK)
4756da681406SRichard Henderson TRANS(LDXFSR, 64, do_ldfsr, a, MO_TEUQ, FSR_LDXFSR_MASK, FSR_LDXFSR_OLDMASK)
47573d3c0673SRichard Henderson 
47583d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop)
47593d3c0673SRichard Henderson {
47603d3c0673SRichard Henderson     TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm);
47613d3c0673SRichard Henderson     if (addr == NULL) {
47623d3c0673SRichard Henderson         return false;
47633d3c0673SRichard Henderson     }
47643d3c0673SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
47653d3c0673SRichard Henderson         return true;
47663d3c0673SRichard Henderson     }
47673d3c0673SRichard Henderson     tcg_gen_qemu_st_tl(cpu_fsr, addr, dc->mem_idx, mop | MO_ALIGN);
47683d3c0673SRichard Henderson     return advance_pc(dc);
47693d3c0673SRichard Henderson }
47703d3c0673SRichard Henderson 
47713d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL)
47723d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ)
47733d3c0673SRichard Henderson 
4774baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a,
4775baf3dbf2SRichard Henderson                   void (*func)(TCGv_i32, TCGv_i32))
4776baf3dbf2SRichard Henderson {
4777baf3dbf2SRichard Henderson     TCGv_i32 tmp;
4778baf3dbf2SRichard Henderson 
4779baf3dbf2SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4780baf3dbf2SRichard Henderson         return true;
4781baf3dbf2SRichard Henderson     }
4782baf3dbf2SRichard Henderson 
4783baf3dbf2SRichard Henderson     tmp = gen_load_fpr_F(dc, a->rs);
4784baf3dbf2SRichard Henderson     func(tmp, tmp);
4785baf3dbf2SRichard Henderson     gen_store_fpr_F(dc, a->rd, tmp);
4786baf3dbf2SRichard Henderson     return advance_pc(dc);
4787baf3dbf2SRichard Henderson }
4788baf3dbf2SRichard Henderson 
4789baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs)
4790baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs)
4791baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss)
4792baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32)
4793baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32)
4794baf3dbf2SRichard Henderson 
4795*119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a,
4796*119cb94fSRichard Henderson                       void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
4797*119cb94fSRichard Henderson {
4798*119cb94fSRichard Henderson     TCGv_i32 tmp;
4799*119cb94fSRichard Henderson 
4800*119cb94fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4801*119cb94fSRichard Henderson         return true;
4802*119cb94fSRichard Henderson     }
4803*119cb94fSRichard Henderson 
4804*119cb94fSRichard Henderson     gen_op_clear_ieee_excp_and_FTT();
4805*119cb94fSRichard Henderson     tmp = gen_load_fpr_F(dc, a->rs);
4806*119cb94fSRichard Henderson     func(tmp, tcg_env, tmp);
4807*119cb94fSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
4808*119cb94fSRichard Henderson     gen_store_fpr_F(dc, a->rd, tmp);
4809*119cb94fSRichard Henderson     return advance_pc(dc);
4810*119cb94fSRichard Henderson }
4811*119cb94fSRichard Henderson 
4812*119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts)
4813*119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos)
4814*119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi)
4815*119cb94fSRichard Henderson 
4816c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a,
4817c6d83e4fSRichard Henderson                   void (*func)(TCGv_i64, TCGv_i64))
4818c6d83e4fSRichard Henderson {
4819c6d83e4fSRichard Henderson     TCGv_i64 dst, src;
4820c6d83e4fSRichard Henderson 
4821c6d83e4fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4822c6d83e4fSRichard Henderson         return true;
4823c6d83e4fSRichard Henderson     }
4824c6d83e4fSRichard Henderson 
4825c6d83e4fSRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4826c6d83e4fSRichard Henderson     src = gen_load_fpr_D(dc, a->rs);
4827c6d83e4fSRichard Henderson     func(dst, src);
4828c6d83e4fSRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4829c6d83e4fSRichard Henderson     return advance_pc(dc);
4830c6d83e4fSRichard Henderson }
4831c6d83e4fSRichard Henderson 
4832c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd)
4833c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd)
4834c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd)
4835c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64)
4836c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64)
4837c6d83e4fSRichard Henderson 
48387f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a,
48397f10b52fSRichard Henderson                    void (*func)(TCGv_i32, TCGv_i32, TCGv_i32))
48407f10b52fSRichard Henderson {
48417f10b52fSRichard Henderson     TCGv_i32 src1, src2;
48427f10b52fSRichard Henderson 
48437f10b52fSRichard Henderson     if (gen_trap_ifnofpu(dc)) {
48447f10b52fSRichard Henderson         return true;
48457f10b52fSRichard Henderson     }
48467f10b52fSRichard Henderson 
48477f10b52fSRichard Henderson     src1 = gen_load_fpr_F(dc, a->rs1);
48487f10b52fSRichard Henderson     src2 = gen_load_fpr_F(dc, a->rs2);
48497f10b52fSRichard Henderson     func(src1, src1, src2);
48507f10b52fSRichard Henderson     gen_store_fpr_F(dc, a->rd, src1);
48517f10b52fSRichard Henderson     return advance_pc(dc);
48527f10b52fSRichard Henderson }
48537f10b52fSRichard Henderson 
48547f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32)
48557f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32)
48567f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32)
48577f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32)
48587f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32)
48597f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32)
48607f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32)
48617f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32)
48627f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32)
48637f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32)
48647f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32)
48657f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32)
48667f10b52fSRichard Henderson 
4867e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a,
4868e06c9f83SRichard Henderson                    void (*func)(TCGv_i64, TCGv_i64, TCGv_i64))
4869e06c9f83SRichard Henderson {
4870e06c9f83SRichard Henderson     TCGv_i64 dst, src1, src2;
4871e06c9f83SRichard Henderson 
4872e06c9f83SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4873e06c9f83SRichard Henderson         return true;
4874e06c9f83SRichard Henderson     }
4875e06c9f83SRichard Henderson 
4876e06c9f83SRichard Henderson     dst = gen_dest_fpr_D(dc, a->rd);
4877e06c9f83SRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4878e06c9f83SRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4879e06c9f83SRichard Henderson     func(dst, src1, src2);
4880e06c9f83SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4881e06c9f83SRichard Henderson     return advance_pc(dc);
4882e06c9f83SRichard Henderson }
4883e06c9f83SRichard Henderson 
4884e06c9f83SRichard Henderson TRANS(FMUL8x16, VIS1, do_ddd, a, gen_helper_fmul8x16)
4885e06c9f83SRichard Henderson TRANS(FMUL8x16AU, VIS1, do_ddd, a, gen_helper_fmul8x16au)
4886e06c9f83SRichard Henderson TRANS(FMUL8x16AL, VIS1, do_ddd, a, gen_helper_fmul8x16al)
4887e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16)
4888e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16)
4889e06c9f83SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_ddd, a, gen_helper_fmuld8sux16)
4890e06c9f83SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_ddd, a, gen_helper_fmuld8ulx16)
4891e06c9f83SRichard Henderson TRANS(FPMERGE, VIS1, do_ddd, a, gen_helper_fpmerge)
4892e06c9f83SRichard Henderson TRANS(FEXPAND, VIS1, do_ddd, a, gen_helper_fexpand)
4893e06c9f83SRichard Henderson 
4894e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64)
4895e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64)
4896e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64)
4897e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64)
4898e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64)
4899e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64)
4900e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64)
4901e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64)
4902e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64)
4903e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64)
4904e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64)
4905e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64)
4906e06c9f83SRichard Henderson 
49074b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32)
49084b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata)
49094b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle)
49104b6edc0aSRichard Henderson 
4911afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a,
4912afb04344SRichard Henderson                     void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
4913afb04344SRichard Henderson {
4914afb04344SRichard Henderson     TCGv_i64 dst, src0, src1, src2;
4915afb04344SRichard Henderson 
4916afb04344SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
4917afb04344SRichard Henderson         return true;
4918afb04344SRichard Henderson     }
4919afb04344SRichard Henderson 
4920afb04344SRichard Henderson     dst  = gen_dest_fpr_D(dc, a->rd);
4921afb04344SRichard Henderson     src0 = gen_load_fpr_D(dc, a->rd);
4922afb04344SRichard Henderson     src1 = gen_load_fpr_D(dc, a->rs1);
4923afb04344SRichard Henderson     src2 = gen_load_fpr_D(dc, a->rs2);
4924afb04344SRichard Henderson     func(dst, src0, src1, src2);
4925afb04344SRichard Henderson     gen_store_fpr_D(dc, a->rd, dst);
4926afb04344SRichard Henderson     return advance_pc(dc);
4927afb04344SRichard Henderson }
4928afb04344SRichard Henderson 
4929afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist)
4930afb04344SRichard Henderson 
4931fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE)                      \
4932fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
4933fcf5ef2aSThomas Huth         goto illegal_insn;
4934fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE)                     \
4935fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
4936fcf5ef2aSThomas Huth         goto nfpu_insn;
4937fcf5ef2aSThomas Huth 
4938fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */
4939878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn)
4940fcf5ef2aSThomas Huth {
4941fcf5ef2aSThomas Huth     unsigned int opc, rs1, rs2, rd;
4942dca544b9SRichard Henderson     TCGv cpu_src1 __attribute__((unused));
49433d3c0673SRichard Henderson     TCGv_i32 cpu_src1_32, cpu_src2_32;
494406c060d9SRichard Henderson     TCGv_i64 cpu_src1_64, cpu_src2_64;
49453d3c0673SRichard Henderson     TCGv_i32 cpu_dst_32 __attribute__((unused));
494606c060d9SRichard Henderson     TCGv_i64 cpu_dst_64 __attribute__((unused));
4947fcf5ef2aSThomas Huth 
4948fcf5ef2aSThomas Huth     opc = GET_FIELD(insn, 0, 1);
4949fcf5ef2aSThomas Huth     rd = GET_FIELD(insn, 2, 6);
4950fcf5ef2aSThomas Huth 
4951fcf5ef2aSThomas Huth     switch (opc) {
49526d2a0768SRichard Henderson     case 0:
49536d2a0768SRichard Henderson         goto illegal_insn; /* in decodetree */
495423ada1b1SRichard Henderson     case 1:
495523ada1b1SRichard Henderson         g_assert_not_reached(); /* in decodetree */
4956fcf5ef2aSThomas Huth     case 2:                     /* FPU & Logical Operations */
4957fcf5ef2aSThomas Huth         {
49588f75b8a4SRichard Henderson             unsigned int xop = GET_FIELD(insn, 7, 12);
4959af25071cSRichard Henderson             TCGv cpu_dst __attribute__((unused)) = tcg_temp_new();
4960fcf5ef2aSThomas Huth 
4961af25071cSRichard Henderson             if (xop == 0x34) {   /* FPU Operations */
4962fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4963fcf5ef2aSThomas Huth                     goto jmp_insn;
4964fcf5ef2aSThomas Huth                 }
4965fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
4966fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4967fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4968fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
4969fcf5ef2aSThomas Huth 
4970fcf5ef2aSThomas Huth                 switch (xop) {
4971fcf5ef2aSThomas Huth                 case 0x1: /* fmovs */
4972fcf5ef2aSThomas Huth                 case 0x5: /* fnegs */
4973fcf5ef2aSThomas Huth                 case 0x9: /* fabss */
4974c6d83e4fSRichard Henderson                 case 0x2: /* V9 fmovd */
4975c6d83e4fSRichard Henderson                 case 0x6: /* V9 fnegd */
4976c6d83e4fSRichard Henderson                 case 0xa: /* V9 fabsd */
4977fcf5ef2aSThomas Huth                 case 0x29: /* fsqrts */
4978*119cb94fSRichard Henderson                 case 0xc4: /* fitos */
4979*119cb94fSRichard Henderson                 case 0xd1: /* fstoi */
4980*119cb94fSRichard Henderson                     g_assert_not_reached(); /* in decodetree */
4981fcf5ef2aSThomas Huth                 case 0x2a: /* fsqrtd */
4982fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd);
4983fcf5ef2aSThomas Huth                     break;
4984fcf5ef2aSThomas Huth                 case 0x2b: /* fsqrtq */
4985fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4986fcf5ef2aSThomas Huth                     gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq);
4987fcf5ef2aSThomas Huth                     break;
4988fcf5ef2aSThomas Huth                 case 0x41: /* fadds */
4989fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds);
4990fcf5ef2aSThomas Huth                     break;
4991fcf5ef2aSThomas Huth                 case 0x42: /* faddd */
4992fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd);
4993fcf5ef2aSThomas Huth                     break;
4994fcf5ef2aSThomas Huth                 case 0x43: /* faddq */
4995fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
4996fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq);
4997fcf5ef2aSThomas Huth                     break;
4998fcf5ef2aSThomas Huth                 case 0x45: /* fsubs */
4999fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs);
5000fcf5ef2aSThomas Huth                     break;
5001fcf5ef2aSThomas Huth                 case 0x46: /* fsubd */
5002fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd);
5003fcf5ef2aSThomas Huth                     break;
5004fcf5ef2aSThomas Huth                 case 0x47: /* fsubq */
5005fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5006fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq);
5007fcf5ef2aSThomas Huth                     break;
5008fcf5ef2aSThomas Huth                 case 0x49: /* fmuls */
5009fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls);
5010fcf5ef2aSThomas Huth                     break;
5011fcf5ef2aSThomas Huth                 case 0x4a: /* fmuld */
5012fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld);
5013fcf5ef2aSThomas Huth                     break;
5014fcf5ef2aSThomas Huth                 case 0x4b: /* fmulq */
5015fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5016fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq);
5017fcf5ef2aSThomas Huth                     break;
5018fcf5ef2aSThomas Huth                 case 0x4d: /* fdivs */
5019fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs);
5020fcf5ef2aSThomas Huth                     break;
5021fcf5ef2aSThomas Huth                 case 0x4e: /* fdivd */
5022fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd);
5023fcf5ef2aSThomas Huth                     break;
5024fcf5ef2aSThomas Huth                 case 0x4f: /* fdivq */
5025fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5026fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq);
5027fcf5ef2aSThomas Huth                     break;
5028fcf5ef2aSThomas Huth                 case 0x69: /* fsmuld */
5029fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FSMULD);
5030fcf5ef2aSThomas Huth                     gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld);
5031fcf5ef2aSThomas Huth                     break;
5032fcf5ef2aSThomas Huth                 case 0x6e: /* fdmulq */
5033fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5034fcf5ef2aSThomas Huth                     gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq);
5035fcf5ef2aSThomas Huth                     break;
5036fcf5ef2aSThomas Huth                 case 0xc6: /* fdtos */
5037fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtos);
5038fcf5ef2aSThomas Huth                     break;
5039fcf5ef2aSThomas Huth                 case 0xc7: /* fqtos */
5040fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5041fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos);
5042fcf5ef2aSThomas Huth                     break;
5043fcf5ef2aSThomas Huth                 case 0xc8: /* fitod */
5044fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod);
5045fcf5ef2aSThomas Huth                     break;
5046fcf5ef2aSThomas Huth                 case 0xc9: /* fstod */
5047fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod);
5048fcf5ef2aSThomas Huth                     break;
5049fcf5ef2aSThomas Huth                 case 0xcb: /* fqtod */
5050fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5051fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod);
5052fcf5ef2aSThomas Huth                     break;
5053fcf5ef2aSThomas Huth                 case 0xcc: /* fitoq */
5054fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5055fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq);
5056fcf5ef2aSThomas Huth                     break;
5057fcf5ef2aSThomas Huth                 case 0xcd: /* fstoq */
5058fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5059fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq);
5060fcf5ef2aSThomas Huth                     break;
5061fcf5ef2aSThomas Huth                 case 0xce: /* fdtoq */
5062fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5063fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq);
5064fcf5ef2aSThomas Huth                     break;
5065fcf5ef2aSThomas Huth                 case 0xd2: /* fdtoi */
5066fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi);
5067fcf5ef2aSThomas Huth                     break;
5068fcf5ef2aSThomas Huth                 case 0xd3: /* fqtoi */
5069fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5070fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi);
5071fcf5ef2aSThomas Huth                     break;
5072fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5073fcf5ef2aSThomas Huth                 case 0x3: /* V9 fmovq */
5074fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5075fcf5ef2aSThomas Huth                     gen_move_Q(dc, rd, rs2);
5076fcf5ef2aSThomas Huth                     break;
5077fcf5ef2aSThomas Huth                 case 0x7: /* V9 fnegq */
5078fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5079fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq);
5080fcf5ef2aSThomas Huth                     break;
5081fcf5ef2aSThomas Huth                 case 0xb: /* V9 fabsq */
5082fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5083fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq);
5084fcf5ef2aSThomas Huth                     break;
5085fcf5ef2aSThomas Huth                 case 0x81: /* V9 fstox */
5086fcf5ef2aSThomas Huth                     gen_fop_DF(dc, rd, rs2, gen_helper_fstox);
5087fcf5ef2aSThomas Huth                     break;
5088fcf5ef2aSThomas Huth                 case 0x82: /* V9 fdtox */
5089fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fdtox);
5090fcf5ef2aSThomas Huth                     break;
5091fcf5ef2aSThomas Huth                 case 0x83: /* V9 fqtox */
5092fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5093fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox);
5094fcf5ef2aSThomas Huth                     break;
5095fcf5ef2aSThomas Huth                 case 0x84: /* V9 fxtos */
5096fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fxtos);
5097fcf5ef2aSThomas Huth                     break;
5098fcf5ef2aSThomas Huth                 case 0x88: /* V9 fxtod */
5099fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fxtod);
5100fcf5ef2aSThomas Huth                     break;
5101fcf5ef2aSThomas Huth                 case 0x8c: /* V9 fxtoq */
5102fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5103fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq);
5104fcf5ef2aSThomas Huth                     break;
5105fcf5ef2aSThomas Huth #endif
5106fcf5ef2aSThomas Huth                 default:
5107fcf5ef2aSThomas Huth                     goto illegal_insn;
5108fcf5ef2aSThomas Huth                 }
5109fcf5ef2aSThomas Huth             } else if (xop == 0x35) {   /* FPU Operations */
5110fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5111fcf5ef2aSThomas Huth                 int cond;
5112fcf5ef2aSThomas Huth #endif
5113fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5114fcf5ef2aSThomas Huth                     goto jmp_insn;
5115fcf5ef2aSThomas Huth                 }
5116fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
5117fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
5118fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5119fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
5120fcf5ef2aSThomas Huth 
5121fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5122fcf5ef2aSThomas Huth #define FMOVR(sz)                                                  \
5123fcf5ef2aSThomas Huth                 do {                                               \
5124fcf5ef2aSThomas Huth                     DisasCompare cmp;                              \
5125fcf5ef2aSThomas Huth                     cond = GET_FIELD_SP(insn, 10, 12);             \
5126fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);                 \
5127fcf5ef2aSThomas Huth                     gen_compare_reg(&cmp, cond, cpu_src1);         \
5128fcf5ef2aSThomas Huth                     gen_fmov##sz(dc, &cmp, rd, rs2);               \
5129fcf5ef2aSThomas Huth                 } while (0)
5130fcf5ef2aSThomas Huth 
5131fcf5ef2aSThomas Huth                 if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */
5132fcf5ef2aSThomas Huth                     FMOVR(s);
5133fcf5ef2aSThomas Huth                     break;
5134fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
5135fcf5ef2aSThomas Huth                     FMOVR(d);
5136fcf5ef2aSThomas Huth                     break;
5137fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
5138fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5139fcf5ef2aSThomas Huth                     FMOVR(q);
5140fcf5ef2aSThomas Huth                     break;
5141fcf5ef2aSThomas Huth                 }
5142fcf5ef2aSThomas Huth #undef FMOVR
5143fcf5ef2aSThomas Huth #endif
5144fcf5ef2aSThomas Huth                 switch (xop) {
5145fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5146fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz)                                                 \
5147fcf5ef2aSThomas Huth                     do {                                                \
5148fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
5149fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
5150fcf5ef2aSThomas Huth                         gen_fcompare(&cmp, fcc, cond);                  \
5151fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
5152fcf5ef2aSThomas Huth                     } while (0)
5153fcf5ef2aSThomas Huth 
5154fcf5ef2aSThomas Huth                     case 0x001: /* V9 fmovscc %fcc0 */
5155fcf5ef2aSThomas Huth                         FMOVCC(0, s);
5156fcf5ef2aSThomas Huth                         break;
5157fcf5ef2aSThomas Huth                     case 0x002: /* V9 fmovdcc %fcc0 */
5158fcf5ef2aSThomas Huth                         FMOVCC(0, d);
5159fcf5ef2aSThomas Huth                         break;
5160fcf5ef2aSThomas Huth                     case 0x003: /* V9 fmovqcc %fcc0 */
5161fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5162fcf5ef2aSThomas Huth                         FMOVCC(0, q);
5163fcf5ef2aSThomas Huth                         break;
5164fcf5ef2aSThomas Huth                     case 0x041: /* V9 fmovscc %fcc1 */
5165fcf5ef2aSThomas Huth                         FMOVCC(1, s);
5166fcf5ef2aSThomas Huth                         break;
5167fcf5ef2aSThomas Huth                     case 0x042: /* V9 fmovdcc %fcc1 */
5168fcf5ef2aSThomas Huth                         FMOVCC(1, d);
5169fcf5ef2aSThomas Huth                         break;
5170fcf5ef2aSThomas Huth                     case 0x043: /* V9 fmovqcc %fcc1 */
5171fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5172fcf5ef2aSThomas Huth                         FMOVCC(1, q);
5173fcf5ef2aSThomas Huth                         break;
5174fcf5ef2aSThomas Huth                     case 0x081: /* V9 fmovscc %fcc2 */
5175fcf5ef2aSThomas Huth                         FMOVCC(2, s);
5176fcf5ef2aSThomas Huth                         break;
5177fcf5ef2aSThomas Huth                     case 0x082: /* V9 fmovdcc %fcc2 */
5178fcf5ef2aSThomas Huth                         FMOVCC(2, d);
5179fcf5ef2aSThomas Huth                         break;
5180fcf5ef2aSThomas Huth                     case 0x083: /* V9 fmovqcc %fcc2 */
5181fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5182fcf5ef2aSThomas Huth                         FMOVCC(2, q);
5183fcf5ef2aSThomas Huth                         break;
5184fcf5ef2aSThomas Huth                     case 0x0c1: /* V9 fmovscc %fcc3 */
5185fcf5ef2aSThomas Huth                         FMOVCC(3, s);
5186fcf5ef2aSThomas Huth                         break;
5187fcf5ef2aSThomas Huth                     case 0x0c2: /* V9 fmovdcc %fcc3 */
5188fcf5ef2aSThomas Huth                         FMOVCC(3, d);
5189fcf5ef2aSThomas Huth                         break;
5190fcf5ef2aSThomas Huth                     case 0x0c3: /* V9 fmovqcc %fcc3 */
5191fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5192fcf5ef2aSThomas Huth                         FMOVCC(3, q);
5193fcf5ef2aSThomas Huth                         break;
5194fcf5ef2aSThomas Huth #undef FMOVCC
5195fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz)                                                 \
5196fcf5ef2aSThomas Huth                     do {                                                \
5197fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
5198fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
5199fcf5ef2aSThomas Huth                         gen_compare(&cmp, xcc, cond, dc);               \
5200fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
5201fcf5ef2aSThomas Huth                     } while (0)
5202fcf5ef2aSThomas Huth 
5203fcf5ef2aSThomas Huth                     case 0x101: /* V9 fmovscc %icc */
5204fcf5ef2aSThomas Huth                         FMOVCC(0, s);
5205fcf5ef2aSThomas Huth                         break;
5206fcf5ef2aSThomas Huth                     case 0x102: /* V9 fmovdcc %icc */
5207fcf5ef2aSThomas Huth                         FMOVCC(0, d);
5208fcf5ef2aSThomas Huth                         break;
5209fcf5ef2aSThomas Huth                     case 0x103: /* V9 fmovqcc %icc */
5210fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5211fcf5ef2aSThomas Huth                         FMOVCC(0, q);
5212fcf5ef2aSThomas Huth                         break;
5213fcf5ef2aSThomas Huth                     case 0x181: /* V9 fmovscc %xcc */
5214fcf5ef2aSThomas Huth                         FMOVCC(1, s);
5215fcf5ef2aSThomas Huth                         break;
5216fcf5ef2aSThomas Huth                     case 0x182: /* V9 fmovdcc %xcc */
5217fcf5ef2aSThomas Huth                         FMOVCC(1, d);
5218fcf5ef2aSThomas Huth                         break;
5219fcf5ef2aSThomas Huth                     case 0x183: /* V9 fmovqcc %xcc */
5220fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5221fcf5ef2aSThomas Huth                         FMOVCC(1, q);
5222fcf5ef2aSThomas Huth                         break;
5223fcf5ef2aSThomas Huth #undef FMOVCC
5224fcf5ef2aSThomas Huth #endif
5225fcf5ef2aSThomas Huth                     case 0x51: /* fcmps, V9 %fcc */
5226fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
5227fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
5228fcf5ef2aSThomas Huth                         gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32);
5229fcf5ef2aSThomas Huth                         break;
5230fcf5ef2aSThomas Huth                     case 0x52: /* fcmpd, V9 %fcc */
5231fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5232fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5233fcf5ef2aSThomas Huth                         gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64);
5234fcf5ef2aSThomas Huth                         break;
5235fcf5ef2aSThomas Huth                     case 0x53: /* fcmpq, V9 %fcc */
5236fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5237fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
5238fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
5239fcf5ef2aSThomas Huth                         gen_op_fcmpq(rd & 3);
5240fcf5ef2aSThomas Huth                         break;
5241fcf5ef2aSThomas Huth                     case 0x55: /* fcmpes, V9 %fcc */
5242fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
5243fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
5244fcf5ef2aSThomas Huth                         gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32);
5245fcf5ef2aSThomas Huth                         break;
5246fcf5ef2aSThomas Huth                     case 0x56: /* fcmped, V9 %fcc */
5247fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5248fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5249fcf5ef2aSThomas Huth                         gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64);
5250fcf5ef2aSThomas Huth                         break;
5251fcf5ef2aSThomas Huth                     case 0x57: /* fcmpeq, V9 %fcc */
5252fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5253fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
5254fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
5255fcf5ef2aSThomas Huth                         gen_op_fcmpeq(rd & 3);
5256fcf5ef2aSThomas Huth                         break;
5257fcf5ef2aSThomas Huth                     default:
5258fcf5ef2aSThomas Huth                         goto illegal_insn;
5259fcf5ef2aSThomas Huth                 }
5260d3c7e8adSRichard Henderson             } else if (xop == 0x36) {
5261fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5262d3c7e8adSRichard Henderson                 /* VIS */
5263fcf5ef2aSThomas Huth                 int opf = GET_FIELD_SP(insn, 5, 13);
5264fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
5265fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5266fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5267fcf5ef2aSThomas Huth                     goto jmp_insn;
5268fcf5ef2aSThomas Huth                 }
5269fcf5ef2aSThomas Huth 
5270fcf5ef2aSThomas Huth                 switch (opf) {
5271fcf5ef2aSThomas Huth                 case 0x000: /* VIS I edge8cc */
5272fcf5ef2aSThomas Huth                 case 0x001: /* VIS II edge8n */
5273fcf5ef2aSThomas Huth                 case 0x002: /* VIS I edge8lcc */
5274fcf5ef2aSThomas Huth                 case 0x003: /* VIS II edge8ln */
5275fcf5ef2aSThomas Huth                 case 0x004: /* VIS I edge16cc */
5276fcf5ef2aSThomas Huth                 case 0x005: /* VIS II edge16n */
5277fcf5ef2aSThomas Huth                 case 0x006: /* VIS I edge16lcc */
5278fcf5ef2aSThomas Huth                 case 0x007: /* VIS II edge16ln */
5279fcf5ef2aSThomas Huth                 case 0x008: /* VIS I edge32cc */
5280fcf5ef2aSThomas Huth                 case 0x009: /* VIS II edge32n */
5281fcf5ef2aSThomas Huth                 case 0x00a: /* VIS I edge32lcc */
5282fcf5ef2aSThomas Huth                 case 0x00b: /* VIS II edge32ln */
5283fcf5ef2aSThomas Huth                 case 0x010: /* VIS I array8 */
5284fcf5ef2aSThomas Huth                 case 0x012: /* VIS I array16 */
5285fcf5ef2aSThomas Huth                 case 0x014: /* VIS I array32 */
5286fcf5ef2aSThomas Huth                 case 0x018: /* VIS I alignaddr */
5287fcf5ef2aSThomas Huth                 case 0x01a: /* VIS I alignaddrl */
5288fcf5ef2aSThomas Huth                 case 0x019: /* VIS II bmask */
5289baf3dbf2SRichard Henderson                 case 0x067: /* VIS I fnot2s */
5290baf3dbf2SRichard Henderson                 case 0x06b: /* VIS I fnot1s */
5291baf3dbf2SRichard Henderson                 case 0x075: /* VIS I fsrc1s */
5292baf3dbf2SRichard Henderson                 case 0x079: /* VIS I fsrc2s */
5293c6d83e4fSRichard Henderson                 case 0x066: /* VIS I fnot2 */
5294c6d83e4fSRichard Henderson                 case 0x06a: /* VIS I fnot1 */
5295c6d83e4fSRichard Henderson                 case 0x074: /* VIS I fsrc1 */
5296c6d83e4fSRichard Henderson                 case 0x078: /* VIS I fsrc2 */
52977f10b52fSRichard Henderson                 case 0x051: /* VIS I fpadd16s */
52987f10b52fSRichard Henderson                 case 0x053: /* VIS I fpadd32s */
52997f10b52fSRichard Henderson                 case 0x055: /* VIS I fpsub16s */
53007f10b52fSRichard Henderson                 case 0x057: /* VIS I fpsub32s */
53017f10b52fSRichard Henderson                 case 0x063: /* VIS I fnors */
53027f10b52fSRichard Henderson                 case 0x065: /* VIS I fandnot2s */
53037f10b52fSRichard Henderson                 case 0x069: /* VIS I fandnot1s */
53047f10b52fSRichard Henderson                 case 0x06d: /* VIS I fxors */
53057f10b52fSRichard Henderson                 case 0x06f: /* VIS I fnands */
53067f10b52fSRichard Henderson                 case 0x071: /* VIS I fands */
53077f10b52fSRichard Henderson                 case 0x073: /* VIS I fxnors */
53087f10b52fSRichard Henderson                 case 0x077: /* VIS I fornot2s */
53097f10b52fSRichard Henderson                 case 0x07b: /* VIS I fornot1s */
53107f10b52fSRichard Henderson                 case 0x07d: /* VIS I fors */
5311e06c9f83SRichard Henderson                 case 0x050: /* VIS I fpadd16 */
5312e06c9f83SRichard Henderson                 case 0x052: /* VIS I fpadd32 */
5313e06c9f83SRichard Henderson                 case 0x054: /* VIS I fpsub16 */
5314e06c9f83SRichard Henderson                 case 0x056: /* VIS I fpsub32 */
5315e06c9f83SRichard Henderson                 case 0x062: /* VIS I fnor */
5316e06c9f83SRichard Henderson                 case 0x064: /* VIS I fandnot2 */
5317e06c9f83SRichard Henderson                 case 0x068: /* VIS I fandnot1 */
5318e06c9f83SRichard Henderson                 case 0x06c: /* VIS I fxor */
5319e06c9f83SRichard Henderson                 case 0x06e: /* VIS I fnand */
5320e06c9f83SRichard Henderson                 case 0x070: /* VIS I fand */
5321e06c9f83SRichard Henderson                 case 0x072: /* VIS I fxnor */
5322e06c9f83SRichard Henderson                 case 0x076: /* VIS I fornot2 */
5323e06c9f83SRichard Henderson                 case 0x07a: /* VIS I fornot1 */
5324e06c9f83SRichard Henderson                 case 0x07c: /* VIS I for */
5325e06c9f83SRichard Henderson                 case 0x031: /* VIS I fmul8x16 */
5326e06c9f83SRichard Henderson                 case 0x033: /* VIS I fmul8x16au */
5327e06c9f83SRichard Henderson                 case 0x035: /* VIS I fmul8x16al */
5328e06c9f83SRichard Henderson                 case 0x036: /* VIS I fmul8sux16 */
5329e06c9f83SRichard Henderson                 case 0x037: /* VIS I fmul8ulx16 */
5330e06c9f83SRichard Henderson                 case 0x038: /* VIS I fmuld8sux16 */
5331e06c9f83SRichard Henderson                 case 0x039: /* VIS I fmuld8ulx16 */
5332e06c9f83SRichard Henderson                 case 0x04b: /* VIS I fpmerge */
5333e06c9f83SRichard Henderson                 case 0x04d: /* VIS I fexpand */
5334afb04344SRichard Henderson                 case 0x03e: /* VIS I pdist */
53354b6edc0aSRichard Henderson                 case 0x03a: /* VIS I fpack32 */
53364b6edc0aSRichard Henderson                 case 0x048: /* VIS I faligndata */
53374b6edc0aSRichard Henderson                 case 0x04c: /* VIS II bshuffle */
533839ca3490SRichard Henderson                     g_assert_not_reached();  /* in decodetree */
5339fcf5ef2aSThomas Huth                 case 0x020: /* VIS I fcmple16 */
5340fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5341fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5342fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5343fcf5ef2aSThomas Huth                     gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64);
5344fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5345fcf5ef2aSThomas Huth                     break;
5346fcf5ef2aSThomas Huth                 case 0x022: /* VIS I fcmpne16 */
5347fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5348fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5349fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5350fcf5ef2aSThomas Huth                     gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64);
5351fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5352fcf5ef2aSThomas Huth                     break;
5353fcf5ef2aSThomas Huth                 case 0x024: /* VIS I fcmple32 */
5354fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5355fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5356fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5357fcf5ef2aSThomas Huth                     gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64);
5358fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5359fcf5ef2aSThomas Huth                     break;
5360fcf5ef2aSThomas Huth                 case 0x026: /* VIS I fcmpne32 */
5361fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5362fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5363fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5364fcf5ef2aSThomas Huth                     gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64);
5365fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5366fcf5ef2aSThomas Huth                     break;
5367fcf5ef2aSThomas Huth                 case 0x028: /* VIS I fcmpgt16 */
5368fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5369fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5370fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5371fcf5ef2aSThomas Huth                     gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64);
5372fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5373fcf5ef2aSThomas Huth                     break;
5374fcf5ef2aSThomas Huth                 case 0x02a: /* VIS I fcmpeq16 */
5375fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5376fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5377fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5378fcf5ef2aSThomas Huth                     gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64);
5379fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5380fcf5ef2aSThomas Huth                     break;
5381fcf5ef2aSThomas Huth                 case 0x02c: /* VIS I fcmpgt32 */
5382fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5383fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5384fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5385fcf5ef2aSThomas Huth                     gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64);
5386fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5387fcf5ef2aSThomas Huth                     break;
5388fcf5ef2aSThomas Huth                 case 0x02e: /* VIS I fcmpeq32 */
5389fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5390fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5391fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
5392fcf5ef2aSThomas Huth                     gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64);
5393fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
5394fcf5ef2aSThomas Huth                     break;
5395fcf5ef2aSThomas Huth                 case 0x03b: /* VIS I fpack16 */
5396fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5397fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5398fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5399fcf5ef2aSThomas Huth                     gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64);
5400fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5401fcf5ef2aSThomas Huth                     break;
5402fcf5ef2aSThomas Huth                 case 0x03d: /* VIS I fpackfix */
5403fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5404fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5405fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5406fcf5ef2aSThomas Huth                     gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64);
5407fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5408fcf5ef2aSThomas Huth                     break;
5409fcf5ef2aSThomas Huth                 case 0x060: /* VIS I fzero */
5410fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5411fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5412fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, 0);
5413fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5414fcf5ef2aSThomas Huth                     break;
5415fcf5ef2aSThomas Huth                 case 0x061: /* VIS I fzeros */
5416fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5417fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5418fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, 0);
5419fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5420fcf5ef2aSThomas Huth                     break;
5421fcf5ef2aSThomas Huth                 case 0x07e: /* VIS I fone */
5422fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5423fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5424fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, -1);
5425fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5426fcf5ef2aSThomas Huth                     break;
5427fcf5ef2aSThomas Huth                 case 0x07f: /* VIS I fones */
5428fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5429fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5430fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, -1);
5431fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5432fcf5ef2aSThomas Huth                     break;
5433fcf5ef2aSThomas Huth                 case 0x080: /* VIS I shutdown */
5434fcf5ef2aSThomas Huth                 case 0x081: /* VIS II siam */
5435fcf5ef2aSThomas Huth                     // XXX
5436fcf5ef2aSThomas Huth                     goto illegal_insn;
5437fcf5ef2aSThomas Huth                 default:
5438fcf5ef2aSThomas Huth                     goto illegal_insn;
5439fcf5ef2aSThomas Huth                 }
5440fcf5ef2aSThomas Huth #endif
54418f75b8a4SRichard Henderson             } else {
5442d3c7e8adSRichard Henderson                 goto illegal_insn; /* in decodetree */
5443fcf5ef2aSThomas Huth             }
5444fcf5ef2aSThomas Huth         }
5445fcf5ef2aSThomas Huth         break;
5446fcf5ef2aSThomas Huth     case 3:                     /* load/store instructions */
54470880d20bSRichard Henderson         goto illegal_insn; /* in decodetree */
5448fcf5ef2aSThomas Huth     }
5449878cc677SRichard Henderson     advance_pc(dc);
5450fcf5ef2aSThomas Huth  jmp_insn:
5451a6ca81cbSRichard Henderson     return;
5452fcf5ef2aSThomas Huth  illegal_insn:
5453fcf5ef2aSThomas Huth     gen_exception(dc, TT_ILL_INSN);
5454a6ca81cbSRichard Henderson     return;
5455fcf5ef2aSThomas Huth  nfpu_insn:
5456fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
5457a6ca81cbSRichard Henderson     return;
5458fcf5ef2aSThomas Huth }
5459fcf5ef2aSThomas Huth 
54606e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
5461fcf5ef2aSThomas Huth {
54626e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5463b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
54646e61bc94SEmilio G. Cota     int bound;
5465af00be49SEmilio G. Cota 
5466af00be49SEmilio G. Cota     dc->pc = dc->base.pc_first;
54676e61bc94SEmilio G. Cota     dc->npc = (target_ulong)dc->base.tb->cs_base;
5468fcf5ef2aSThomas Huth     dc->cc_op = CC_OP_DYNAMIC;
54696e61bc94SEmilio G. Cota     dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK;
5470576e1c4cSIgor Mammedov     dc->def = &env->def;
54716e61bc94SEmilio G. Cota     dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags);
54726e61bc94SEmilio G. Cota     dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags);
5473c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
54746e61bc94SEmilio G. Cota     dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0;
5475c9b459aaSArtyom Tarasenko #endif
5476fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5477fcf5ef2aSThomas Huth     dc->fprs_dirty = 0;
54786e61bc94SEmilio G. Cota     dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff;
5479c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
54806e61bc94SEmilio G. Cota     dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0;
5481c9b459aaSArtyom Tarasenko #endif
5482fcf5ef2aSThomas Huth #endif
54836e61bc94SEmilio G. Cota     /*
54846e61bc94SEmilio G. Cota      * if we reach a page boundary, we stop generation so that the
54856e61bc94SEmilio G. Cota      * PC of a TT_TFAULT exception is always in the right page
54866e61bc94SEmilio G. Cota      */
54876e61bc94SEmilio G. Cota     bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4;
54886e61bc94SEmilio G. Cota     dc->base.max_insns = MIN(dc->base.max_insns, bound);
5489af00be49SEmilio G. Cota }
5490fcf5ef2aSThomas Huth 
54916e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs)
54926e61bc94SEmilio G. Cota {
54936e61bc94SEmilio G. Cota }
54946e61bc94SEmilio G. Cota 
54956e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
54966e61bc94SEmilio G. Cota {
54976e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5498633c4283SRichard Henderson     target_ulong npc = dc->npc;
54996e61bc94SEmilio G. Cota 
5500633c4283SRichard Henderson     if (npc & 3) {
5501633c4283SRichard Henderson         switch (npc) {
5502633c4283SRichard Henderson         case JUMP_PC:
5503fcf5ef2aSThomas Huth             assert(dc->jump_pc[1] == dc->pc + 4);
5504633c4283SRichard Henderson             npc = dc->jump_pc[0] | JUMP_PC;
5505633c4283SRichard Henderson             break;
5506633c4283SRichard Henderson         case DYNAMIC_PC:
5507633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
5508633c4283SRichard Henderson             npc = DYNAMIC_PC;
5509633c4283SRichard Henderson             break;
5510633c4283SRichard Henderson         default:
5511633c4283SRichard Henderson             g_assert_not_reached();
5512fcf5ef2aSThomas Huth         }
55136e61bc94SEmilio G. Cota     }
5514633c4283SRichard Henderson     tcg_gen_insn_start(dc->pc, npc);
5515633c4283SRichard Henderson }
5516fcf5ef2aSThomas Huth 
55176e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
55186e61bc94SEmilio G. Cota {
55196e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5520b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
55216e61bc94SEmilio G. Cota     unsigned int insn;
5522fcf5ef2aSThomas Huth 
55234e116893SIlya Leoshkevich     insn = translator_ldl(env, &dc->base, dc->pc);
5524af00be49SEmilio G. Cota     dc->base.pc_next += 4;
5525878cc677SRichard Henderson 
5526878cc677SRichard Henderson     if (!decode(dc, insn)) {
5527878cc677SRichard Henderson         disas_sparc_legacy(dc, insn);
5528878cc677SRichard Henderson     }
5529fcf5ef2aSThomas Huth 
5530af00be49SEmilio G. Cota     if (dc->base.is_jmp == DISAS_NORETURN) {
55316e61bc94SEmilio G. Cota         return;
5532c5e6ccdfSEmilio G. Cota     }
5533af00be49SEmilio G. Cota     if (dc->pc != dc->base.pc_next) {
55346e61bc94SEmilio G. Cota         dc->base.is_jmp = DISAS_TOO_MANY;
5535af00be49SEmilio G. Cota     }
55366e61bc94SEmilio G. Cota }
5537fcf5ef2aSThomas Huth 
55386e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
55396e61bc94SEmilio G. Cota {
55406e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5541186e7890SRichard Henderson     DisasDelayException *e, *e_next;
5542633c4283SRichard Henderson     bool may_lookup;
55436e61bc94SEmilio G. Cota 
554446bb0137SMark Cave-Ayland     switch (dc->base.is_jmp) {
554546bb0137SMark Cave-Ayland     case DISAS_NEXT:
554646bb0137SMark Cave-Ayland     case DISAS_TOO_MANY:
5547633c4283SRichard Henderson         if (((dc->pc | dc->npc) & 3) == 0) {
5548fcf5ef2aSThomas Huth             /* static PC and NPC: we can use direct chaining */
5549fcf5ef2aSThomas Huth             gen_goto_tb(dc, 0, dc->pc, dc->npc);
5550633c4283SRichard Henderson             break;
5551fcf5ef2aSThomas Huth         }
5552633c4283SRichard Henderson 
5553930f1865SRichard Henderson         may_lookup = true;
5554633c4283SRichard Henderson         if (dc->pc & 3) {
5555633c4283SRichard Henderson             switch (dc->pc) {
5556633c4283SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5557633c4283SRichard Henderson                 break;
5558633c4283SRichard Henderson             case DYNAMIC_PC:
5559633c4283SRichard Henderson                 may_lookup = false;
5560633c4283SRichard Henderson                 break;
5561633c4283SRichard Henderson             default:
5562633c4283SRichard Henderson                 g_assert_not_reached();
5563633c4283SRichard Henderson             }
5564633c4283SRichard Henderson         } else {
5565633c4283SRichard Henderson             tcg_gen_movi_tl(cpu_pc, dc->pc);
5566633c4283SRichard Henderson         }
5567633c4283SRichard Henderson 
5568930f1865SRichard Henderson         if (dc->npc & 3) {
5569930f1865SRichard Henderson             switch (dc->npc) {
5570930f1865SRichard Henderson             case JUMP_PC:
5571930f1865SRichard Henderson                 gen_generic_branch(dc);
5572930f1865SRichard Henderson                 break;
5573930f1865SRichard Henderson             case DYNAMIC_PC:
5574930f1865SRichard Henderson                 may_lookup = false;
5575930f1865SRichard Henderson                 break;
5576930f1865SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5577930f1865SRichard Henderson                 break;
5578930f1865SRichard Henderson             default:
5579930f1865SRichard Henderson                 g_assert_not_reached();
5580930f1865SRichard Henderson             }
5581930f1865SRichard Henderson         } else {
5582930f1865SRichard Henderson             tcg_gen_movi_tl(cpu_npc, dc->npc);
5583930f1865SRichard Henderson         }
5584633c4283SRichard Henderson         if (may_lookup) {
5585633c4283SRichard Henderson             tcg_gen_lookup_and_goto_ptr();
5586633c4283SRichard Henderson         } else {
558707ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
5588fcf5ef2aSThomas Huth         }
558946bb0137SMark Cave-Ayland         break;
559046bb0137SMark Cave-Ayland 
559146bb0137SMark Cave-Ayland     case DISAS_NORETURN:
559246bb0137SMark Cave-Ayland        break;
559346bb0137SMark Cave-Ayland 
559446bb0137SMark Cave-Ayland     case DISAS_EXIT:
559546bb0137SMark Cave-Ayland         /* Exit TB */
559646bb0137SMark Cave-Ayland         save_state(dc);
559746bb0137SMark Cave-Ayland         tcg_gen_exit_tb(NULL, 0);
559846bb0137SMark Cave-Ayland         break;
559946bb0137SMark Cave-Ayland 
560046bb0137SMark Cave-Ayland     default:
560146bb0137SMark Cave-Ayland         g_assert_not_reached();
5602fcf5ef2aSThomas Huth     }
5603186e7890SRichard Henderson 
5604186e7890SRichard Henderson     for (e = dc->delay_excp_list; e ; e = e_next) {
5605186e7890SRichard Henderson         gen_set_label(e->lab);
5606186e7890SRichard Henderson 
5607186e7890SRichard Henderson         tcg_gen_movi_tl(cpu_pc, e->pc);
5608186e7890SRichard Henderson         if (e->npc % 4 == 0) {
5609186e7890SRichard Henderson             tcg_gen_movi_tl(cpu_npc, e->npc);
5610186e7890SRichard Henderson         }
5611186e7890SRichard Henderson         gen_helper_raise_exception(tcg_env, e->excp);
5612186e7890SRichard Henderson 
5613186e7890SRichard Henderson         e_next = e->next;
5614186e7890SRichard Henderson         g_free(e);
5615186e7890SRichard Henderson     }
5616fcf5ef2aSThomas Huth }
56176e61bc94SEmilio G. Cota 
56188eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase,
56198eb806a7SRichard Henderson                                CPUState *cpu, FILE *logfile)
56206e61bc94SEmilio G. Cota {
56218eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
56228eb806a7SRichard Henderson     target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size);
56236e61bc94SEmilio G. Cota }
56246e61bc94SEmilio G. Cota 
56256e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = {
56266e61bc94SEmilio G. Cota     .init_disas_context = sparc_tr_init_disas_context,
56276e61bc94SEmilio G. Cota     .tb_start           = sparc_tr_tb_start,
56286e61bc94SEmilio G. Cota     .insn_start         = sparc_tr_insn_start,
56296e61bc94SEmilio G. Cota     .translate_insn     = sparc_tr_translate_insn,
56306e61bc94SEmilio G. Cota     .tb_stop            = sparc_tr_tb_stop,
56316e61bc94SEmilio G. Cota     .disas_log          = sparc_tr_disas_log,
56326e61bc94SEmilio G. Cota };
56336e61bc94SEmilio G. Cota 
5634597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
5635306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
56366e61bc94SEmilio G. Cota {
56376e61bc94SEmilio G. Cota     DisasContext dc = {};
56386e61bc94SEmilio G. Cota 
5639306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base);
5640fcf5ef2aSThomas Huth }
5641fcf5ef2aSThomas Huth 
564255c3ceefSRichard Henderson void sparc_tcg_init(void)
5643fcf5ef2aSThomas Huth {
5644fcf5ef2aSThomas Huth     static const char gregnames[32][4] = {
5645fcf5ef2aSThomas Huth         "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
5646fcf5ef2aSThomas Huth         "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7",
5647fcf5ef2aSThomas Huth         "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
5648fcf5ef2aSThomas Huth         "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7",
5649fcf5ef2aSThomas Huth     };
5650fcf5ef2aSThomas Huth     static const char fregnames[32][4] = {
5651fcf5ef2aSThomas Huth         "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14",
5652fcf5ef2aSThomas Huth         "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30",
5653fcf5ef2aSThomas Huth         "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
5654fcf5ef2aSThomas Huth         "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
5655fcf5ef2aSThomas Huth     };
5656fcf5ef2aSThomas Huth 
5657fcf5ef2aSThomas Huth     static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = {
5658fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5659fcf5ef2aSThomas Huth         { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" },
5660fcf5ef2aSThomas Huth         { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" },
5661fcf5ef2aSThomas Huth #endif
5662fcf5ef2aSThomas Huth         { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" },
5663fcf5ef2aSThomas Huth         { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" },
5664fcf5ef2aSThomas Huth     };
5665fcf5ef2aSThomas Huth 
5666fcf5ef2aSThomas Huth     static const struct { TCGv *ptr; int off; const char *name; } rtl[] = {
5667fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5668fcf5ef2aSThomas Huth         { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" },
5669fcf5ef2aSThomas Huth #endif
5670fcf5ef2aSThomas Huth         { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" },
5671fcf5ef2aSThomas Huth         { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" },
5672fcf5ef2aSThomas Huth         { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" },
5673fcf5ef2aSThomas Huth         { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" },
5674fcf5ef2aSThomas Huth         { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" },
5675fcf5ef2aSThomas Huth         { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" },
5676fcf5ef2aSThomas Huth         { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" },
5677fcf5ef2aSThomas Huth         { &cpu_y, offsetof(CPUSPARCState, y), "y" },
5678fcf5ef2aSThomas Huth         { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" },
5679fcf5ef2aSThomas Huth     };
5680fcf5ef2aSThomas Huth 
5681fcf5ef2aSThomas Huth     unsigned int i;
5682fcf5ef2aSThomas Huth 
5683ad75a51eSRichard Henderson     cpu_regwptr = tcg_global_mem_new_ptr(tcg_env,
5684fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, regwptr),
5685fcf5ef2aSThomas Huth                                          "regwptr");
5686fcf5ef2aSThomas Huth 
5687fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(r32); ++i) {
5688ad75a51eSRichard Henderson         *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name);
5689fcf5ef2aSThomas Huth     }
5690fcf5ef2aSThomas Huth 
5691fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(rtl); ++i) {
5692ad75a51eSRichard Henderson         *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name);
5693fcf5ef2aSThomas Huth     }
5694fcf5ef2aSThomas Huth 
5695f764718dSRichard Henderson     cpu_regs[0] = NULL;
5696fcf5ef2aSThomas Huth     for (i = 1; i < 8; ++i) {
5697ad75a51eSRichard Henderson         cpu_regs[i] = tcg_global_mem_new(tcg_env,
5698fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, gregs[i]),
5699fcf5ef2aSThomas Huth                                          gregnames[i]);
5700fcf5ef2aSThomas Huth     }
5701fcf5ef2aSThomas Huth 
5702fcf5ef2aSThomas Huth     for (i = 8; i < 32; ++i) {
5703fcf5ef2aSThomas Huth         cpu_regs[i] = tcg_global_mem_new(cpu_regwptr,
5704fcf5ef2aSThomas Huth                                          (i - 8) * sizeof(target_ulong),
5705fcf5ef2aSThomas Huth                                          gregnames[i]);
5706fcf5ef2aSThomas Huth     }
5707fcf5ef2aSThomas Huth 
5708fcf5ef2aSThomas Huth     for (i = 0; i < TARGET_DPREGS; i++) {
5709ad75a51eSRichard Henderson         cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env,
5710fcf5ef2aSThomas Huth                                             offsetof(CPUSPARCState, fpr[i]),
5711fcf5ef2aSThomas Huth                                             fregnames[i]);
5712fcf5ef2aSThomas Huth     }
5713fcf5ef2aSThomas Huth }
5714fcf5ef2aSThomas Huth 
5715f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs,
5716f36aaa53SRichard Henderson                                 const TranslationBlock *tb,
5717f36aaa53SRichard Henderson                                 const uint64_t *data)
5718fcf5ef2aSThomas Huth {
5719f36aaa53SRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
5720f36aaa53SRichard Henderson     CPUSPARCState *env = &cpu->env;
5721fcf5ef2aSThomas Huth     target_ulong pc = data[0];
5722fcf5ef2aSThomas Huth     target_ulong npc = data[1];
5723fcf5ef2aSThomas Huth 
5724fcf5ef2aSThomas Huth     env->pc = pc;
5725fcf5ef2aSThomas Huth     if (npc == DYNAMIC_PC) {
5726fcf5ef2aSThomas Huth         /* dynamic NPC: already stored */
5727fcf5ef2aSThomas Huth     } else if (npc & JUMP_PC) {
5728fcf5ef2aSThomas Huth         /* jump PC: use 'cond' and the jump targets of the translation */
5729fcf5ef2aSThomas Huth         if (env->cond) {
5730fcf5ef2aSThomas Huth             env->npc = npc & ~3;
5731fcf5ef2aSThomas Huth         } else {
5732fcf5ef2aSThomas Huth             env->npc = pc + 4;
5733fcf5ef2aSThomas Huth         }
5734fcf5ef2aSThomas Huth     } else {
5735fcf5ef2aSThomas Huth         env->npc = npc;
5736fcf5ef2aSThomas Huth     }
5737fcf5ef2aSThomas Huth }
5738