xref: /openbmc/qemu/target/sparc/translate.c (revision 0faef01b3989bb1fb6e0ed73ffa909e77b79f780)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth    SPARC translation
3fcf5ef2aSThomas Huth 
4fcf5ef2aSThomas Huth    Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
5fcf5ef2aSThomas Huth    Copyright (C) 2003-2005 Fabrice Bellard
6fcf5ef2aSThomas Huth 
7fcf5ef2aSThomas Huth    This library is free software; you can redistribute it and/or
8fcf5ef2aSThomas Huth    modify it under the terms of the GNU Lesser General Public
9fcf5ef2aSThomas Huth    License as published by the Free Software Foundation; either
105650b549SChetan Pant    version 2.1 of the License, or (at your option) any later version.
11fcf5ef2aSThomas Huth 
12fcf5ef2aSThomas Huth    This library is distributed in the hope that it will be useful,
13fcf5ef2aSThomas Huth    but WITHOUT ANY WARRANTY; without even the implied warranty of
14fcf5ef2aSThomas Huth    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15fcf5ef2aSThomas Huth    Lesser General Public License for more details.
16fcf5ef2aSThomas Huth 
17fcf5ef2aSThomas Huth    You should have received a copy of the GNU Lesser General Public
18fcf5ef2aSThomas Huth    License along with this library; if not, see <http://www.gnu.org/licenses/>.
19fcf5ef2aSThomas Huth  */
20fcf5ef2aSThomas Huth 
21fcf5ef2aSThomas Huth #include "qemu/osdep.h"
22fcf5ef2aSThomas Huth 
23fcf5ef2aSThomas Huth #include "cpu.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
26fcf5ef2aSThomas Huth #include "exec/exec-all.h"
27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
28fcf5ef2aSThomas Huth 
29fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
30fcf5ef2aSThomas Huth 
31c5e6ccdfSEmilio G. Cota #include "exec/translator.h"
32fcf5ef2aSThomas Huth #include "exec/log.h"
33fcf5ef2aSThomas Huth #include "asi.h"
34fcf5ef2aSThomas Huth 
35d53106c9SRichard Henderson #define HELPER_H "helper.h"
36d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
37d53106c9SRichard Henderson #undef  HELPER_H
38fcf5ef2aSThomas Huth 
39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64
40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E)                 qemu_build_not_reached()
41*0faef01bSRichard Henderson # define gen_helper_power_down(E)               qemu_build_not_reached()
42668bb9b7SRichard Henderson #else
43*0faef01bSRichard Henderson # define gen_helper_clear_softint(E, S)         qemu_build_not_reached()
44e8325dc0SRichard Henderson # define gen_helper_flushw(E)                   qemu_build_not_reached()
45af25071cSRichard Henderson # define gen_helper_rdccr(D, E)                 qemu_build_not_reached()
465d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E)                 qemu_build_not_reached()
47*0faef01bSRichard Henderson # define gen_helper_set_softint(E, S)           qemu_build_not_reached()
48af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C)  qemu_build_not_reached()
49*0faef01bSRichard Henderson # define gen_helper_wrccr(E, S)                 qemu_build_not_reached()
50*0faef01bSRichard Henderson # define gen_helper_write_softint(E, S)         qemu_build_not_reached()
51668bb9b7SRichard Henderson # define MAXTL_MASK                             0
52af25071cSRichard Henderson #endif
53af25071cSRichard Henderson 
54633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */
55633c4283SRichard Henderson #define DYNAMIC_PC         1
56633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */
57633c4283SRichard Henderson #define JUMP_PC            2
58633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */
59633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP  3
60fcf5ef2aSThomas Huth 
6146bb0137SMark Cave-Ayland #define DISAS_EXIT  DISAS_TARGET_0
6246bb0137SMark Cave-Ayland 
63fcf5ef2aSThomas Huth /* global register indexes */
64fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr;
65fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst;
66fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op;
67fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr;
68fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc;
69fcf5ef2aSThomas Huth static TCGv cpu_regs[32];
70fcf5ef2aSThomas Huth static TCGv cpu_y;
71fcf5ef2aSThomas Huth static TCGv cpu_tbr;
72fcf5ef2aSThomas Huth static TCGv cpu_cond;
73fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
74fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs;
75fcf5ef2aSThomas Huth static TCGv cpu_gsr;
76fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr;
77fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver;
785d617bfbSRichard Henderson # define cpu_wim                ({ qemu_build_not_reached(); (TCGv)NULL; })
79fcf5ef2aSThomas Huth #else
80fcf5ef2aSThomas Huth static TCGv cpu_wim;
81af25071cSRichard Henderson # define cpu_fprs               ({ qemu_build_not_reached(); (TCGv)NULL; })
82af25071cSRichard Henderson # define cpu_gsr                ({ qemu_build_not_reached(); (TCGv)NULL; })
83668bb9b7SRichard Henderson # define cpu_hintp              ({ qemu_build_not_reached(); (TCGv)NULL; })
84668bb9b7SRichard Henderson # define cpu_hstick_cmpr        ({ qemu_build_not_reached(); (TCGv)NULL; })
85668bb9b7SRichard Henderson # define cpu_htba               ({ qemu_build_not_reached(); (TCGv)NULL; })
86668bb9b7SRichard Henderson # define cpu_hver               ({ qemu_build_not_reached(); (TCGv)NULL; })
875d617bfbSRichard Henderson # define cpu_ssr                ({ qemu_build_not_reached(); (TCGv)NULL; })
88af25071cSRichard Henderson # define cpu_stick_cmpr         ({ qemu_build_not_reached(); (TCGv)NULL; })
89668bb9b7SRichard Henderson # define cpu_tick_cmpr          ({ qemu_build_not_reached(); (TCGv)NULL; })
905d617bfbSRichard Henderson # define cpu_ver                ({ qemu_build_not_reached(); (TCGv)NULL; })
91fcf5ef2aSThomas Huth #endif
92fcf5ef2aSThomas Huth /* Floating point registers */
93fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS];
94fcf5ef2aSThomas Huth 
95af25071cSRichard Henderson #define env_field_offsetof(X)     offsetof(CPUSPARCState, X)
96af25071cSRichard Henderson #ifdef TARGET_SPARC64
97af25071cSRichard Henderson # define env64_field_offsetof(X)  env_field_offsetof(X)
98af25071cSRichard Henderson #else
99af25071cSRichard Henderson # define env64_field_offsetof(X)  ({ qemu_build_not_reached(); 0; })
100af25071cSRichard Henderson #endif
101af25071cSRichard Henderson 
102186e7890SRichard Henderson typedef struct DisasDelayException {
103186e7890SRichard Henderson     struct DisasDelayException *next;
104186e7890SRichard Henderson     TCGLabel *lab;
105186e7890SRichard Henderson     TCGv_i32 excp;
106186e7890SRichard Henderson     /* Saved state at parent insn. */
107186e7890SRichard Henderson     target_ulong pc;
108186e7890SRichard Henderson     target_ulong npc;
109186e7890SRichard Henderson } DisasDelayException;
110186e7890SRichard Henderson 
111fcf5ef2aSThomas Huth typedef struct DisasContext {
112af00be49SEmilio G. Cota     DisasContextBase base;
113fcf5ef2aSThomas Huth     target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
114fcf5ef2aSThomas Huth     target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
115fcf5ef2aSThomas Huth     target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
116fcf5ef2aSThomas Huth     int mem_idx;
117c9b459aaSArtyom Tarasenko     bool fpu_enabled;
118c9b459aaSArtyom Tarasenko     bool address_mask_32bit;
119c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
120c9b459aaSArtyom Tarasenko     bool supervisor;
121c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64
122c9b459aaSArtyom Tarasenko     bool hypervisor;
123c9b459aaSArtyom Tarasenko #endif
124c9b459aaSArtyom Tarasenko #endif
125c9b459aaSArtyom Tarasenko 
126fcf5ef2aSThomas Huth     uint32_t cc_op;  /* current CC operation */
127fcf5ef2aSThomas Huth     sparc_def_t *def;
128fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
129fcf5ef2aSThomas Huth     int fprs_dirty;
130fcf5ef2aSThomas Huth     int asi;
131fcf5ef2aSThomas Huth #endif
132186e7890SRichard Henderson     DisasDelayException *delay_excp_list;
133fcf5ef2aSThomas Huth } DisasContext;
134fcf5ef2aSThomas Huth 
135fcf5ef2aSThomas Huth typedef struct {
136fcf5ef2aSThomas Huth     TCGCond cond;
137fcf5ef2aSThomas Huth     bool is_bool;
138fcf5ef2aSThomas Huth     TCGv c1, c2;
139fcf5ef2aSThomas Huth } DisasCompare;
140fcf5ef2aSThomas Huth 
141fcf5ef2aSThomas Huth // This function uses non-native bit order
142fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO)                                  \
143fcf5ef2aSThomas Huth     ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
144fcf5ef2aSThomas Huth 
145fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0
146fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO)               \
147fcf5ef2aSThomas Huth     GET_FIELD(X, 31 - (TO), 31 - (FROM))
148fcf5ef2aSThomas Huth 
149fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
150fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
151fcf5ef2aSThomas Huth 
152fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
153fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
154fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c))
155fcf5ef2aSThomas Huth #else
156fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e)
157fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c)
158fcf5ef2aSThomas Huth #endif
159fcf5ef2aSThomas Huth 
160fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff
161fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f
162fcf5ef2aSThomas Huth 
163fcf5ef2aSThomas Huth static int sign_extend(int x, int len)
164fcf5ef2aSThomas Huth {
165fcf5ef2aSThomas Huth     len = 32 - len;
166fcf5ef2aSThomas Huth     return (x << len) >> len;
167fcf5ef2aSThomas Huth }
168fcf5ef2aSThomas Huth 
169fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13))
170fcf5ef2aSThomas Huth 
1710c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd)
172fcf5ef2aSThomas Huth {
173fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64)
174fcf5ef2aSThomas Huth     int bit = (rd < 32) ? 1 : 2;
175fcf5ef2aSThomas Huth     /* If we know we've already set this bit within the TB,
176fcf5ef2aSThomas Huth        we can avoid setting it again.  */
177fcf5ef2aSThomas Huth     if (!(dc->fprs_dirty & bit)) {
178fcf5ef2aSThomas Huth         dc->fprs_dirty |= bit;
179fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit);
180fcf5ef2aSThomas Huth     }
181fcf5ef2aSThomas Huth #endif
182fcf5ef2aSThomas Huth }
183fcf5ef2aSThomas Huth 
184fcf5ef2aSThomas Huth /* floating point registers moves */
185fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src)
186fcf5ef2aSThomas Huth {
18736ab4623SRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
188dc41aa7dSRichard Henderson     if (src & 1) {
189dc41aa7dSRichard Henderson         tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]);
190dc41aa7dSRichard Henderson     } else {
191dc41aa7dSRichard Henderson         tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]);
192fcf5ef2aSThomas Huth     }
193dc41aa7dSRichard Henderson     return ret;
194fcf5ef2aSThomas Huth }
195fcf5ef2aSThomas Huth 
196fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v)
197fcf5ef2aSThomas Huth {
1988e7bbc75SRichard Henderson     TCGv_i64 t = tcg_temp_new_i64();
1998e7bbc75SRichard Henderson 
2008e7bbc75SRichard Henderson     tcg_gen_extu_i32_i64(t, v);
201fcf5ef2aSThomas Huth     tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t,
202fcf5ef2aSThomas Huth                         (dst & 1 ? 0 : 32), 32);
203fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
204fcf5ef2aSThomas Huth }
205fcf5ef2aSThomas Huth 
206fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc)
207fcf5ef2aSThomas Huth {
20836ab4623SRichard Henderson     return tcg_temp_new_i32();
209fcf5ef2aSThomas Huth }
210fcf5ef2aSThomas Huth 
211fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src)
212fcf5ef2aSThomas Huth {
213fcf5ef2aSThomas Huth     src = DFPREG(src);
214fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
215fcf5ef2aSThomas Huth }
216fcf5ef2aSThomas Huth 
217fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v)
218fcf5ef2aSThomas Huth {
219fcf5ef2aSThomas Huth     dst = DFPREG(dst);
220fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v);
221fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
222fcf5ef2aSThomas Huth }
223fcf5ef2aSThomas Huth 
224fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst)
225fcf5ef2aSThomas Huth {
226fcf5ef2aSThomas Huth     return cpu_fpr[DFPREG(dst) / 2];
227fcf5ef2aSThomas Huth }
228fcf5ef2aSThomas Huth 
229fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src)
230fcf5ef2aSThomas Huth {
231ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
232fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
233ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
234fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
235fcf5ef2aSThomas Huth }
236fcf5ef2aSThomas Huth 
237fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src)
238fcf5ef2aSThomas Huth {
239ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) +
240fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
241ad75a51eSRichard Henderson     tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) +
242fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
243fcf5ef2aSThomas Huth }
244fcf5ef2aSThomas Huth 
245fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst)
246fcf5ef2aSThomas Huth {
247ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) +
248fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.upper));
249ad75a51eSRichard Henderson     tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) +
250fcf5ef2aSThomas Huth                    offsetof(CPU_QuadU, ll.lower));
251fcf5ef2aSThomas Huth }
252fcf5ef2aSThomas Huth 
253fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst,
254fcf5ef2aSThomas Huth                             TCGv_i64 v1, TCGv_i64 v2)
255fcf5ef2aSThomas Huth {
256fcf5ef2aSThomas Huth     dst = QFPREG(dst);
257fcf5ef2aSThomas Huth 
258fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2], v1);
259fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2);
260fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, dst);
261fcf5ef2aSThomas Huth }
262fcf5ef2aSThomas Huth 
263fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
264fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src)
265fcf5ef2aSThomas Huth {
266fcf5ef2aSThomas Huth     src = QFPREG(src);
267fcf5ef2aSThomas Huth     return cpu_fpr[src / 2];
268fcf5ef2aSThomas Huth }
269fcf5ef2aSThomas Huth 
270fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src)
271fcf5ef2aSThomas Huth {
272fcf5ef2aSThomas Huth     src = QFPREG(src);
273fcf5ef2aSThomas Huth     return cpu_fpr[src / 2 + 1];
274fcf5ef2aSThomas Huth }
275fcf5ef2aSThomas Huth 
276fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs)
277fcf5ef2aSThomas Huth {
278fcf5ef2aSThomas Huth     rd = QFPREG(rd);
279fcf5ef2aSThomas Huth     rs = QFPREG(rs);
280fcf5ef2aSThomas Huth 
281fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]);
282fcf5ef2aSThomas Huth     tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]);
283fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, rd);
284fcf5ef2aSThomas Huth }
285fcf5ef2aSThomas Huth #endif
286fcf5ef2aSThomas Huth 
287fcf5ef2aSThomas Huth /* moves */
288fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY
289fcf5ef2aSThomas Huth #define supervisor(dc) 0
290fcf5ef2aSThomas Huth #define hypervisor(dc) 0
291fcf5ef2aSThomas Huth #else
292fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
293c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor)
294c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor)
295fcf5ef2aSThomas Huth #else
296c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor)
297668bb9b7SRichard Henderson #define hypervisor(dc) 0
298fcf5ef2aSThomas Huth #endif
299fcf5ef2aSThomas Huth #endif
300fcf5ef2aSThomas Huth 
301b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64)
302b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
303b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32)
304b1bc09eaSRichard Henderson # define AM_CHECK(dc)  true
305b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY)
306b1bc09eaSRichard Henderson # define AM_CHECK(dc)  false
307fcf5ef2aSThomas Huth #else
308b1bc09eaSRichard Henderson # define AM_CHECK(dc)  ((dc)->address_mask_32bit)
309fcf5ef2aSThomas Huth #endif
310fcf5ef2aSThomas Huth 
3110c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr)
312fcf5ef2aSThomas Huth {
313b1bc09eaSRichard Henderson     if (AM_CHECK(dc)) {
314fcf5ef2aSThomas Huth         tcg_gen_andi_tl(addr, addr, 0xffffffffULL);
315b1bc09eaSRichard Henderson     }
316fcf5ef2aSThomas Huth }
317fcf5ef2aSThomas Huth 
31823ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr)
31923ada1b1SRichard Henderson {
32023ada1b1SRichard Henderson     return AM_CHECK(dc) ? (uint32_t)addr : addr;
32123ada1b1SRichard Henderson }
32223ada1b1SRichard Henderson 
3230c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg)
324fcf5ef2aSThomas Huth {
325fcf5ef2aSThomas Huth     if (reg > 0) {
326fcf5ef2aSThomas Huth         assert(reg < 32);
327fcf5ef2aSThomas Huth         return cpu_regs[reg];
328fcf5ef2aSThomas Huth     } else {
32952123f14SRichard Henderson         TCGv t = tcg_temp_new();
330fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, 0);
331fcf5ef2aSThomas Huth         return t;
332fcf5ef2aSThomas Huth     }
333fcf5ef2aSThomas Huth }
334fcf5ef2aSThomas Huth 
3350c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v)
336fcf5ef2aSThomas Huth {
337fcf5ef2aSThomas Huth     if (reg > 0) {
338fcf5ef2aSThomas Huth         assert(reg < 32);
339fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_regs[reg], v);
340fcf5ef2aSThomas Huth     }
341fcf5ef2aSThomas Huth }
342fcf5ef2aSThomas Huth 
3430c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg)
344fcf5ef2aSThomas Huth {
345fcf5ef2aSThomas Huth     if (reg > 0) {
346fcf5ef2aSThomas Huth         assert(reg < 32);
347fcf5ef2aSThomas Huth         return cpu_regs[reg];
348fcf5ef2aSThomas Huth     } else {
34952123f14SRichard Henderson         return tcg_temp_new();
350fcf5ef2aSThomas Huth     }
351fcf5ef2aSThomas Huth }
352fcf5ef2aSThomas Huth 
3535645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc)
354fcf5ef2aSThomas Huth {
3555645aa2eSRichard Henderson     return translator_use_goto_tb(&s->base, pc) &&
3565645aa2eSRichard Henderson            translator_use_goto_tb(&s->base, npc);
357fcf5ef2aSThomas Huth }
358fcf5ef2aSThomas Huth 
3595645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num,
360fcf5ef2aSThomas Huth                         target_ulong pc, target_ulong npc)
361fcf5ef2aSThomas Huth {
362fcf5ef2aSThomas Huth     if (use_goto_tb(s, pc, npc))  {
363fcf5ef2aSThomas Huth         /* jump to same page: we can use a direct jump */
364fcf5ef2aSThomas Huth         tcg_gen_goto_tb(tb_num);
365fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
366fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
36707ea28b4SRichard Henderson         tcg_gen_exit_tb(s->base.tb, tb_num);
368fcf5ef2aSThomas Huth     } else {
369f67ccb2fSRichard Henderson         /* jump to another page: we can use an indirect jump */
370fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_pc, pc);
371fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, npc);
372f67ccb2fSRichard Henderson         tcg_gen_lookup_and_goto_ptr();
373fcf5ef2aSThomas Huth     }
374fcf5ef2aSThomas Huth }
375fcf5ef2aSThomas Huth 
376fcf5ef2aSThomas Huth // XXX suboptimal
3770c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src)
378fcf5ef2aSThomas Huth {
379fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3800b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1);
381fcf5ef2aSThomas Huth }
382fcf5ef2aSThomas Huth 
3830c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src)
384fcf5ef2aSThomas Huth {
385fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3860b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1);
387fcf5ef2aSThomas Huth }
388fcf5ef2aSThomas Huth 
3890c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src)
390fcf5ef2aSThomas Huth {
391fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3920b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1);
393fcf5ef2aSThomas Huth }
394fcf5ef2aSThomas Huth 
3950c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src)
396fcf5ef2aSThomas Huth {
397fcf5ef2aSThomas Huth     tcg_gen_extu_i32_tl(reg, src);
3980b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1);
399fcf5ef2aSThomas Huth }
400fcf5ef2aSThomas Huth 
4010c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2)
402fcf5ef2aSThomas Huth {
403fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
404fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
405fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
406fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
407fcf5ef2aSThomas Huth }
408fcf5ef2aSThomas Huth 
409fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void)
410fcf5ef2aSThomas Huth {
411fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
412fcf5ef2aSThomas Huth 
413fcf5ef2aSThomas Huth     /* Carry is computed from a previous add: (dst < src)  */
414fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
415fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
416fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
417fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst);
418fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src);
419fcf5ef2aSThomas Huth #else
420fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_dst;
421fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src;
422fcf5ef2aSThomas Huth #endif
423fcf5ef2aSThomas Huth 
424fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
425fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
426fcf5ef2aSThomas Huth 
427fcf5ef2aSThomas Huth     return carry_32;
428fcf5ef2aSThomas Huth }
429fcf5ef2aSThomas Huth 
430fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void)
431fcf5ef2aSThomas Huth {
432fcf5ef2aSThomas Huth     TCGv_i32 carry_32, cc_src1_32, cc_src2_32;
433fcf5ef2aSThomas Huth 
434fcf5ef2aSThomas Huth     /* Carry is computed from a previous borrow: (src1 < src2)  */
435fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
436fcf5ef2aSThomas Huth     cc_src1_32 = tcg_temp_new_i32();
437fcf5ef2aSThomas Huth     cc_src2_32 = tcg_temp_new_i32();
438fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src);
439fcf5ef2aSThomas Huth     tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2);
440fcf5ef2aSThomas Huth #else
441fcf5ef2aSThomas Huth     cc_src1_32 = cpu_cc_src;
442fcf5ef2aSThomas Huth     cc_src2_32 = cpu_cc_src2;
443fcf5ef2aSThomas Huth #endif
444fcf5ef2aSThomas Huth 
445fcf5ef2aSThomas Huth     carry_32 = tcg_temp_new_i32();
446fcf5ef2aSThomas Huth     tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32);
447fcf5ef2aSThomas Huth 
448fcf5ef2aSThomas Huth     return carry_32;
449fcf5ef2aSThomas Huth }
450fcf5ef2aSThomas Huth 
451fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1,
452fcf5ef2aSThomas Huth                             TCGv src2, int update_cc)
453fcf5ef2aSThomas Huth {
454fcf5ef2aSThomas Huth     TCGv_i32 carry_32;
455fcf5ef2aSThomas Huth     TCGv carry;
456fcf5ef2aSThomas Huth 
457fcf5ef2aSThomas Huth     switch (dc->cc_op) {
458fcf5ef2aSThomas Huth     case CC_OP_DIV:
459fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
460fcf5ef2aSThomas Huth         /* Carry is known to be zero.  Fall back to plain ADD.  */
461fcf5ef2aSThomas Huth         if (update_cc) {
462fcf5ef2aSThomas Huth             gen_op_add_cc(dst, src1, src2);
463fcf5ef2aSThomas Huth         } else {
464fcf5ef2aSThomas Huth             tcg_gen_add_tl(dst, src1, src2);
465fcf5ef2aSThomas Huth         }
466fcf5ef2aSThomas Huth         return;
467fcf5ef2aSThomas Huth 
468fcf5ef2aSThomas Huth     case CC_OP_ADD:
469fcf5ef2aSThomas Huth     case CC_OP_TADD:
470fcf5ef2aSThomas Huth     case CC_OP_TADDTV:
471fcf5ef2aSThomas Huth         if (TARGET_LONG_BITS == 32) {
472fcf5ef2aSThomas Huth             /* We can re-use the host's hardware carry generation by using
473fcf5ef2aSThomas Huth                an ADD2 opcode.  We discard the low part of the output.
474fcf5ef2aSThomas Huth                Ideally we'd combine this operation with the add that
475fcf5ef2aSThomas Huth                generated the carry in the first place.  */
476fcf5ef2aSThomas Huth             carry = tcg_temp_new();
477fcf5ef2aSThomas Huth             tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
478fcf5ef2aSThomas Huth             goto add_done;
479fcf5ef2aSThomas Huth         }
480fcf5ef2aSThomas Huth         carry_32 = gen_add32_carry32();
481fcf5ef2aSThomas Huth         break;
482fcf5ef2aSThomas Huth 
483fcf5ef2aSThomas Huth     case CC_OP_SUB:
484fcf5ef2aSThomas Huth     case CC_OP_TSUB:
485fcf5ef2aSThomas Huth     case CC_OP_TSUBTV:
486fcf5ef2aSThomas Huth         carry_32 = gen_sub32_carry32();
487fcf5ef2aSThomas Huth         break;
488fcf5ef2aSThomas Huth 
489fcf5ef2aSThomas Huth     default:
490fcf5ef2aSThomas Huth         /* We need external help to produce the carry.  */
491fcf5ef2aSThomas Huth         carry_32 = tcg_temp_new_i32();
492ad75a51eSRichard Henderson         gen_helper_compute_C_icc(carry_32, tcg_env);
493fcf5ef2aSThomas Huth         break;
494fcf5ef2aSThomas Huth     }
495fcf5ef2aSThomas Huth 
496fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
497fcf5ef2aSThomas Huth     carry = tcg_temp_new();
498fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
499fcf5ef2aSThomas Huth #else
500fcf5ef2aSThomas Huth     carry = carry_32;
501fcf5ef2aSThomas Huth #endif
502fcf5ef2aSThomas Huth 
503fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, src1, src2);
504fcf5ef2aSThomas Huth     tcg_gen_add_tl(dst, dst, carry);
505fcf5ef2aSThomas Huth 
506fcf5ef2aSThomas Huth  add_done:
507fcf5ef2aSThomas Huth     if (update_cc) {
508fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
509fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
510fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_dst, dst);
511fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX);
512fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_ADDX;
513fcf5ef2aSThomas Huth     }
514fcf5ef2aSThomas Huth }
515fcf5ef2aSThomas Huth 
5160c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2)
517fcf5ef2aSThomas Huth {
518fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src, src1);
519fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_cc_src2, src2);
520fcf5ef2aSThomas Huth     tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
521fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
522fcf5ef2aSThomas Huth }
523fcf5ef2aSThomas Huth 
524fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1,
525fcf5ef2aSThomas Huth                             TCGv src2, int update_cc)
526fcf5ef2aSThomas Huth {
527fcf5ef2aSThomas Huth     TCGv_i32 carry_32;
528fcf5ef2aSThomas Huth     TCGv carry;
529fcf5ef2aSThomas Huth 
530fcf5ef2aSThomas Huth     switch (dc->cc_op) {
531fcf5ef2aSThomas Huth     case CC_OP_DIV:
532fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
533fcf5ef2aSThomas Huth         /* Carry is known to be zero.  Fall back to plain SUB.  */
534fcf5ef2aSThomas Huth         if (update_cc) {
535fcf5ef2aSThomas Huth             gen_op_sub_cc(dst, src1, src2);
536fcf5ef2aSThomas Huth         } else {
537fcf5ef2aSThomas Huth             tcg_gen_sub_tl(dst, src1, src2);
538fcf5ef2aSThomas Huth         }
539fcf5ef2aSThomas Huth         return;
540fcf5ef2aSThomas Huth 
541fcf5ef2aSThomas Huth     case CC_OP_ADD:
542fcf5ef2aSThomas Huth     case CC_OP_TADD:
543fcf5ef2aSThomas Huth     case CC_OP_TADDTV:
544fcf5ef2aSThomas Huth         carry_32 = gen_add32_carry32();
545fcf5ef2aSThomas Huth         break;
546fcf5ef2aSThomas Huth 
547fcf5ef2aSThomas Huth     case CC_OP_SUB:
548fcf5ef2aSThomas Huth     case CC_OP_TSUB:
549fcf5ef2aSThomas Huth     case CC_OP_TSUBTV:
550fcf5ef2aSThomas Huth         if (TARGET_LONG_BITS == 32) {
551fcf5ef2aSThomas Huth             /* We can re-use the host's hardware carry generation by using
552fcf5ef2aSThomas Huth                a SUB2 opcode.  We discard the low part of the output.
553fcf5ef2aSThomas Huth                Ideally we'd combine this operation with the add that
554fcf5ef2aSThomas Huth                generated the carry in the first place.  */
555fcf5ef2aSThomas Huth             carry = tcg_temp_new();
556fcf5ef2aSThomas Huth             tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2);
557fcf5ef2aSThomas Huth             goto sub_done;
558fcf5ef2aSThomas Huth         }
559fcf5ef2aSThomas Huth         carry_32 = gen_sub32_carry32();
560fcf5ef2aSThomas Huth         break;
561fcf5ef2aSThomas Huth 
562fcf5ef2aSThomas Huth     default:
563fcf5ef2aSThomas Huth         /* We need external help to produce the carry.  */
564fcf5ef2aSThomas Huth         carry_32 = tcg_temp_new_i32();
565ad75a51eSRichard Henderson         gen_helper_compute_C_icc(carry_32, tcg_env);
566fcf5ef2aSThomas Huth         break;
567fcf5ef2aSThomas Huth     }
568fcf5ef2aSThomas Huth 
569fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64
570fcf5ef2aSThomas Huth     carry = tcg_temp_new();
571fcf5ef2aSThomas Huth     tcg_gen_extu_i32_i64(carry, carry_32);
572fcf5ef2aSThomas Huth #else
573fcf5ef2aSThomas Huth     carry = carry_32;
574fcf5ef2aSThomas Huth #endif
575fcf5ef2aSThomas Huth 
576fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, src1, src2);
577fcf5ef2aSThomas Huth     tcg_gen_sub_tl(dst, dst, carry);
578fcf5ef2aSThomas Huth 
579fcf5ef2aSThomas Huth  sub_done:
580fcf5ef2aSThomas Huth     if (update_cc) {
581fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, src1);
582fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, src2);
583fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_dst, dst);
584fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX);
585fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_SUBX;
586fcf5ef2aSThomas Huth     }
587fcf5ef2aSThomas Huth }
588fcf5ef2aSThomas Huth 
5890c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2)
590fcf5ef2aSThomas Huth {
591fcf5ef2aSThomas Huth     TCGv r_temp, zero, t0;
592fcf5ef2aSThomas Huth 
593fcf5ef2aSThomas Huth     r_temp = tcg_temp_new();
594fcf5ef2aSThomas Huth     t0 = tcg_temp_new();
595fcf5ef2aSThomas Huth 
596fcf5ef2aSThomas Huth     /* old op:
597fcf5ef2aSThomas Huth     if (!(env->y & 1))
598fcf5ef2aSThomas Huth         T1 = 0;
599fcf5ef2aSThomas Huth     */
60000ab7e61SRichard Henderson     zero = tcg_constant_tl(0);
601fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff);
602fcf5ef2aSThomas Huth     tcg_gen_andi_tl(r_temp, cpu_y, 0x1);
603fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff);
604fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero,
605fcf5ef2aSThomas Huth                        zero, cpu_cc_src2);
606fcf5ef2aSThomas Huth 
607fcf5ef2aSThomas Huth     // b2 = T0 & 1;
608fcf5ef2aSThomas Huth     // env->y = (b2 << 31) | (env->y >> 1);
6090b1183e3SPhilippe Mathieu-Daudé     tcg_gen_extract_tl(t0, cpu_y, 1, 31);
61008d64e0dSPhilippe Mathieu-Daudé     tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1);
611fcf5ef2aSThomas Huth 
612fcf5ef2aSThomas Huth     // b1 = N ^ V;
613fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, cpu_psr);
614fcf5ef2aSThomas Huth     gen_mov_reg_V(r_temp, cpu_psr);
615fcf5ef2aSThomas Huth     tcg_gen_xor_tl(t0, t0, r_temp);
616fcf5ef2aSThomas Huth 
617fcf5ef2aSThomas Huth     // T0 = (b1 << 31) | (T0 >> 1);
618fcf5ef2aSThomas Huth     // src1 = T0;
619fcf5ef2aSThomas Huth     tcg_gen_shli_tl(t0, t0, 31);
620fcf5ef2aSThomas Huth     tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1);
621fcf5ef2aSThomas Huth     tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
622fcf5ef2aSThomas Huth 
623fcf5ef2aSThomas Huth     tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2);
624fcf5ef2aSThomas Huth 
625fcf5ef2aSThomas Huth     tcg_gen_mov_tl(dst, cpu_cc_dst);
626fcf5ef2aSThomas Huth }
627fcf5ef2aSThomas Huth 
6280c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext)
629fcf5ef2aSThomas Huth {
630fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32
631fcf5ef2aSThomas Huth     if (sign_ext) {
632fcf5ef2aSThomas Huth         tcg_gen_muls2_tl(dst, cpu_y, src1, src2);
633fcf5ef2aSThomas Huth     } else {
634fcf5ef2aSThomas Huth         tcg_gen_mulu2_tl(dst, cpu_y, src1, src2);
635fcf5ef2aSThomas Huth     }
636fcf5ef2aSThomas Huth #else
637fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new_i64();
638fcf5ef2aSThomas Huth     TCGv t1 = tcg_temp_new_i64();
639fcf5ef2aSThomas Huth 
640fcf5ef2aSThomas Huth     if (sign_ext) {
641fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t0, src1);
642fcf5ef2aSThomas Huth         tcg_gen_ext32s_i64(t1, src2);
643fcf5ef2aSThomas Huth     } else {
644fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t0, src1);
645fcf5ef2aSThomas Huth         tcg_gen_ext32u_i64(t1, src2);
646fcf5ef2aSThomas Huth     }
647fcf5ef2aSThomas Huth 
648fcf5ef2aSThomas Huth     tcg_gen_mul_i64(dst, t0, t1);
649fcf5ef2aSThomas Huth     tcg_gen_shri_i64(cpu_y, dst, 32);
650fcf5ef2aSThomas Huth #endif
651fcf5ef2aSThomas Huth }
652fcf5ef2aSThomas Huth 
6530c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2)
654fcf5ef2aSThomas Huth {
655fcf5ef2aSThomas Huth     /* zero-extend truncated operands before multiplication */
656fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 0);
657fcf5ef2aSThomas Huth }
658fcf5ef2aSThomas Huth 
6590c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2)
660fcf5ef2aSThomas Huth {
661fcf5ef2aSThomas Huth     /* sign-extend truncated operands before multiplication */
662fcf5ef2aSThomas Huth     gen_op_multiply(dst, src1, src2, 1);
663fcf5ef2aSThomas Huth }
664fcf5ef2aSThomas Huth 
665fcf5ef2aSThomas Huth // 1
6660c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst)
667fcf5ef2aSThomas Huth {
668fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 1);
669fcf5ef2aSThomas Huth }
670fcf5ef2aSThomas Huth 
671fcf5ef2aSThomas Huth // Z
6720c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src)
673fcf5ef2aSThomas Huth {
674fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
675fcf5ef2aSThomas Huth }
676fcf5ef2aSThomas Huth 
677fcf5ef2aSThomas Huth // Z | (N ^ V)
6780c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src)
679fcf5ef2aSThomas Huth {
680fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
681fcf5ef2aSThomas Huth     gen_mov_reg_N(t0, src);
682fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
683fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
684fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
685fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
686fcf5ef2aSThomas Huth }
687fcf5ef2aSThomas Huth 
688fcf5ef2aSThomas Huth // N ^ V
6890c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src)
690fcf5ef2aSThomas Huth {
691fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
692fcf5ef2aSThomas Huth     gen_mov_reg_V(t0, src);
693fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
694fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
695fcf5ef2aSThomas Huth }
696fcf5ef2aSThomas Huth 
697fcf5ef2aSThomas Huth // C | Z
6980c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src)
699fcf5ef2aSThomas Huth {
700fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
701fcf5ef2aSThomas Huth     gen_mov_reg_Z(t0, src);
702fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
703fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
704fcf5ef2aSThomas Huth }
705fcf5ef2aSThomas Huth 
706fcf5ef2aSThomas Huth // C
7070c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src)
708fcf5ef2aSThomas Huth {
709fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
710fcf5ef2aSThomas Huth }
711fcf5ef2aSThomas Huth 
712fcf5ef2aSThomas Huth // V
7130c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src)
714fcf5ef2aSThomas Huth {
715fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
716fcf5ef2aSThomas Huth }
717fcf5ef2aSThomas Huth 
718fcf5ef2aSThomas Huth // 0
7190c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst)
720fcf5ef2aSThomas Huth {
721fcf5ef2aSThomas Huth     tcg_gen_movi_tl(dst, 0);
722fcf5ef2aSThomas Huth }
723fcf5ef2aSThomas Huth 
724fcf5ef2aSThomas Huth // N
7250c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src)
726fcf5ef2aSThomas Huth {
727fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
728fcf5ef2aSThomas Huth }
729fcf5ef2aSThomas Huth 
730fcf5ef2aSThomas Huth // !Z
7310c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src)
732fcf5ef2aSThomas Huth {
733fcf5ef2aSThomas Huth     gen_mov_reg_Z(dst, src);
734fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
735fcf5ef2aSThomas Huth }
736fcf5ef2aSThomas Huth 
737fcf5ef2aSThomas Huth // !(Z | (N ^ V))
7380c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src)
739fcf5ef2aSThomas Huth {
740fcf5ef2aSThomas Huth     gen_op_eval_ble(dst, src);
741fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
742fcf5ef2aSThomas Huth }
743fcf5ef2aSThomas Huth 
744fcf5ef2aSThomas Huth // !(N ^ V)
7450c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src)
746fcf5ef2aSThomas Huth {
747fcf5ef2aSThomas Huth     gen_op_eval_bl(dst, src);
748fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
749fcf5ef2aSThomas Huth }
750fcf5ef2aSThomas Huth 
751fcf5ef2aSThomas Huth // !(C | Z)
7520c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src)
753fcf5ef2aSThomas Huth {
754fcf5ef2aSThomas Huth     gen_op_eval_bleu(dst, src);
755fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
756fcf5ef2aSThomas Huth }
757fcf5ef2aSThomas Huth 
758fcf5ef2aSThomas Huth // !C
7590c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src)
760fcf5ef2aSThomas Huth {
761fcf5ef2aSThomas Huth     gen_mov_reg_C(dst, src);
762fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
763fcf5ef2aSThomas Huth }
764fcf5ef2aSThomas Huth 
765fcf5ef2aSThomas Huth // !N
7660c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src)
767fcf5ef2aSThomas Huth {
768fcf5ef2aSThomas Huth     gen_mov_reg_N(dst, src);
769fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
770fcf5ef2aSThomas Huth }
771fcf5ef2aSThomas Huth 
772fcf5ef2aSThomas Huth // !V
7730c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src)
774fcf5ef2aSThomas Huth {
775fcf5ef2aSThomas Huth     gen_mov_reg_V(dst, src);
776fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
777fcf5ef2aSThomas Huth }
778fcf5ef2aSThomas Huth 
779fcf5ef2aSThomas Huth /*
780fcf5ef2aSThomas Huth   FPSR bit field FCC1 | FCC0:
781fcf5ef2aSThomas Huth    0 =
782fcf5ef2aSThomas Huth    1 <
783fcf5ef2aSThomas Huth    2 >
784fcf5ef2aSThomas Huth    3 unordered
785fcf5ef2aSThomas Huth */
7860c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src,
787fcf5ef2aSThomas Huth                                     unsigned int fcc_offset)
788fcf5ef2aSThomas Huth {
789fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset);
790fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
791fcf5ef2aSThomas Huth }
792fcf5ef2aSThomas Huth 
7930c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset)
794fcf5ef2aSThomas Huth {
795fcf5ef2aSThomas Huth     tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset);
796fcf5ef2aSThomas Huth     tcg_gen_andi_tl(reg, reg, 0x1);
797fcf5ef2aSThomas Huth }
798fcf5ef2aSThomas Huth 
799fcf5ef2aSThomas Huth // !0: FCC0 | FCC1
8000c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset)
801fcf5ef2aSThomas Huth {
802fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
803fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
804fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
805fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
806fcf5ef2aSThomas Huth }
807fcf5ef2aSThomas Huth 
808fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1
8090c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset)
810fcf5ef2aSThomas Huth {
811fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
812fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
813fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
814fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
815fcf5ef2aSThomas Huth }
816fcf5ef2aSThomas Huth 
817fcf5ef2aSThomas Huth // 1 or 3: FCC0
8180c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset)
819fcf5ef2aSThomas Huth {
820fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
821fcf5ef2aSThomas Huth }
822fcf5ef2aSThomas Huth 
823fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1
8240c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset)
825fcf5ef2aSThomas Huth {
826fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
827fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
828fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
829fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
830fcf5ef2aSThomas Huth }
831fcf5ef2aSThomas Huth 
832fcf5ef2aSThomas Huth // 2 or 3: FCC1
8330c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset)
834fcf5ef2aSThomas Huth {
835fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
836fcf5ef2aSThomas Huth }
837fcf5ef2aSThomas Huth 
838fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1
8390c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset)
840fcf5ef2aSThomas Huth {
841fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
842fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
843fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
844fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
845fcf5ef2aSThomas Huth }
846fcf5ef2aSThomas Huth 
847fcf5ef2aSThomas Huth // 3: FCC0 & FCC1
8480c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset)
849fcf5ef2aSThomas Huth {
850fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
851fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
852fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
853fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
854fcf5ef2aSThomas Huth }
855fcf5ef2aSThomas Huth 
856fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1)
8570c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset)
858fcf5ef2aSThomas Huth {
859fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
860fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
861fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
862fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, dst, t0);
863fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
864fcf5ef2aSThomas Huth }
865fcf5ef2aSThomas Huth 
866fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1)
8670c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset)
868fcf5ef2aSThomas Huth {
869fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
870fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
871fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
872fcf5ef2aSThomas Huth     tcg_gen_xor_tl(dst, dst, t0);
873fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
874fcf5ef2aSThomas Huth }
875fcf5ef2aSThomas Huth 
876fcf5ef2aSThomas Huth // 0 or 2: !FCC0
8770c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset)
878fcf5ef2aSThomas Huth {
879fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
880fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
881fcf5ef2aSThomas Huth }
882fcf5ef2aSThomas Huth 
883fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1)
8840c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset)
885fcf5ef2aSThomas Huth {
886fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
887fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
888fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
889fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, dst, t0);
890fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
891fcf5ef2aSThomas Huth }
892fcf5ef2aSThomas Huth 
893fcf5ef2aSThomas Huth // 0 or 1: !FCC1
8940c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset)
895fcf5ef2aSThomas Huth {
896fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(dst, src, fcc_offset);
897fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
898fcf5ef2aSThomas Huth }
899fcf5ef2aSThomas Huth 
900fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1)
9010c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset)
902fcf5ef2aSThomas Huth {
903fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
904fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
905fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
906fcf5ef2aSThomas Huth     tcg_gen_andc_tl(dst, t0, dst);
907fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
908fcf5ef2aSThomas Huth }
909fcf5ef2aSThomas Huth 
910fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1)
9110c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset)
912fcf5ef2aSThomas Huth {
913fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
914fcf5ef2aSThomas Huth     gen_mov_reg_FCC0(dst, src, fcc_offset);
915fcf5ef2aSThomas Huth     gen_mov_reg_FCC1(t0, src, fcc_offset);
916fcf5ef2aSThomas Huth     tcg_gen_and_tl(dst, dst, t0);
917fcf5ef2aSThomas Huth     tcg_gen_xori_tl(dst, dst, 0x1);
918fcf5ef2aSThomas Huth }
919fcf5ef2aSThomas Huth 
9200c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1,
921fcf5ef2aSThomas Huth                         target_ulong pc2, TCGv r_cond)
922fcf5ef2aSThomas Huth {
923fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
924fcf5ef2aSThomas Huth 
925fcf5ef2aSThomas Huth     tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1);
926fcf5ef2aSThomas Huth 
927fcf5ef2aSThomas Huth     gen_goto_tb(dc, 0, pc1, pc1 + 4);
928fcf5ef2aSThomas Huth 
929fcf5ef2aSThomas Huth     gen_set_label(l1);
930fcf5ef2aSThomas Huth     gen_goto_tb(dc, 1, pc2, pc2 + 4);
931fcf5ef2aSThomas Huth }
932fcf5ef2aSThomas Huth 
9330c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc)
934fcf5ef2aSThomas Huth {
93500ab7e61SRichard Henderson     TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]);
93600ab7e61SRichard Henderson     TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]);
93700ab7e61SRichard Henderson     TCGv zero = tcg_constant_tl(0);
938fcf5ef2aSThomas Huth 
939fcf5ef2aSThomas Huth     tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1);
940fcf5ef2aSThomas Huth }
941fcf5ef2aSThomas Huth 
942fcf5ef2aSThomas Huth /* call this function before using the condition register as it may
943fcf5ef2aSThomas Huth    have been set for a jump */
9440c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc)
945fcf5ef2aSThomas Huth {
946fcf5ef2aSThomas Huth     if (dc->npc == JUMP_PC) {
947fcf5ef2aSThomas Huth         gen_generic_branch(dc);
94899c82c47SRichard Henderson         dc->npc = DYNAMIC_PC_LOOKUP;
949fcf5ef2aSThomas Huth     }
950fcf5ef2aSThomas Huth }
951fcf5ef2aSThomas Huth 
9520c2e96c1SRichard Henderson static void save_npc(DisasContext *dc)
953fcf5ef2aSThomas Huth {
954633c4283SRichard Henderson     if (dc->npc & 3) {
955633c4283SRichard Henderson         switch (dc->npc) {
956633c4283SRichard Henderson         case JUMP_PC:
957fcf5ef2aSThomas Huth             gen_generic_branch(dc);
95899c82c47SRichard Henderson             dc->npc = DYNAMIC_PC_LOOKUP;
959633c4283SRichard Henderson             break;
960633c4283SRichard Henderson         case DYNAMIC_PC:
961633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
962633c4283SRichard Henderson             break;
963633c4283SRichard Henderson         default:
964633c4283SRichard Henderson             g_assert_not_reached();
965633c4283SRichard Henderson         }
966633c4283SRichard Henderson     } else {
967fcf5ef2aSThomas Huth         tcg_gen_movi_tl(cpu_npc, dc->npc);
968fcf5ef2aSThomas Huth     }
969fcf5ef2aSThomas Huth }
970fcf5ef2aSThomas Huth 
9710c2e96c1SRichard Henderson static void update_psr(DisasContext *dc)
972fcf5ef2aSThomas Huth {
973fcf5ef2aSThomas Huth     if (dc->cc_op != CC_OP_FLAGS) {
974fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
975ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
976fcf5ef2aSThomas Huth     }
977fcf5ef2aSThomas Huth }
978fcf5ef2aSThomas Huth 
9790c2e96c1SRichard Henderson static void save_state(DisasContext *dc)
980fcf5ef2aSThomas Huth {
981fcf5ef2aSThomas Huth     tcg_gen_movi_tl(cpu_pc, dc->pc);
982fcf5ef2aSThomas Huth     save_npc(dc);
983fcf5ef2aSThomas Huth }
984fcf5ef2aSThomas Huth 
985fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which)
986fcf5ef2aSThomas Huth {
987fcf5ef2aSThomas Huth     save_state(dc);
988ad75a51eSRichard Henderson     gen_helper_raise_exception(tcg_env, tcg_constant_i32(which));
989af00be49SEmilio G. Cota     dc->base.is_jmp = DISAS_NORETURN;
990fcf5ef2aSThomas Huth }
991fcf5ef2aSThomas Huth 
992186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp)
993fcf5ef2aSThomas Huth {
994186e7890SRichard Henderson     DisasDelayException *e = g_new0(DisasDelayException, 1);
995186e7890SRichard Henderson 
996186e7890SRichard Henderson     e->next = dc->delay_excp_list;
997186e7890SRichard Henderson     dc->delay_excp_list = e;
998186e7890SRichard Henderson 
999186e7890SRichard Henderson     e->lab = gen_new_label();
1000186e7890SRichard Henderson     e->excp = excp;
1001186e7890SRichard Henderson     e->pc = dc->pc;
1002186e7890SRichard Henderson     /* Caller must have used flush_cond before branch. */
1003186e7890SRichard Henderson     assert(e->npc != JUMP_PC);
1004186e7890SRichard Henderson     e->npc = dc->npc;
1005186e7890SRichard Henderson 
1006186e7890SRichard Henderson     return e->lab;
1007186e7890SRichard Henderson }
1008186e7890SRichard Henderson 
1009186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp)
1010186e7890SRichard Henderson {
1011186e7890SRichard Henderson     return delay_exceptionv(dc, tcg_constant_i32(excp));
1012186e7890SRichard Henderson }
1013186e7890SRichard Henderson 
1014186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask)
1015186e7890SRichard Henderson {
1016186e7890SRichard Henderson     TCGv t = tcg_temp_new();
1017186e7890SRichard Henderson     TCGLabel *lab;
1018186e7890SRichard Henderson 
1019186e7890SRichard Henderson     tcg_gen_andi_tl(t, addr, mask);
1020186e7890SRichard Henderson 
1021186e7890SRichard Henderson     flush_cond(dc);
1022186e7890SRichard Henderson     lab = delay_exception(dc, TT_UNALIGNED);
1023186e7890SRichard Henderson     tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab);
1024fcf5ef2aSThomas Huth }
1025fcf5ef2aSThomas Huth 
10260c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc)
1027fcf5ef2aSThomas Huth {
1028633c4283SRichard Henderson     if (dc->npc & 3) {
1029633c4283SRichard Henderson         switch (dc->npc) {
1030633c4283SRichard Henderson         case JUMP_PC:
1031fcf5ef2aSThomas Huth             gen_generic_branch(dc);
1032fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
103399c82c47SRichard Henderson             dc->pc = DYNAMIC_PC_LOOKUP;
1034633c4283SRichard Henderson             break;
1035633c4283SRichard Henderson         case DYNAMIC_PC:
1036633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
1037fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_pc, cpu_npc);
1038633c4283SRichard Henderson             dc->pc = dc->npc;
1039633c4283SRichard Henderson             break;
1040633c4283SRichard Henderson         default:
1041633c4283SRichard Henderson             g_assert_not_reached();
1042633c4283SRichard Henderson         }
1043fcf5ef2aSThomas Huth     } else {
1044fcf5ef2aSThomas Huth         dc->pc = dc->npc;
1045fcf5ef2aSThomas Huth     }
1046fcf5ef2aSThomas Huth }
1047fcf5ef2aSThomas Huth 
10480c2e96c1SRichard Henderson static void gen_op_next_insn(void)
1049fcf5ef2aSThomas Huth {
1050fcf5ef2aSThomas Huth     tcg_gen_mov_tl(cpu_pc, cpu_npc);
1051fcf5ef2aSThomas Huth     tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
1052fcf5ef2aSThomas Huth }
1053fcf5ef2aSThomas Huth 
1054fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond,
1055fcf5ef2aSThomas Huth                         DisasContext *dc)
1056fcf5ef2aSThomas Huth {
1057fcf5ef2aSThomas Huth     static int subcc_cond[16] = {
1058fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1059fcf5ef2aSThomas Huth         TCG_COND_EQ,
1060fcf5ef2aSThomas Huth         TCG_COND_LE,
1061fcf5ef2aSThomas Huth         TCG_COND_LT,
1062fcf5ef2aSThomas Huth         TCG_COND_LEU,
1063fcf5ef2aSThomas Huth         TCG_COND_LTU,
1064fcf5ef2aSThomas Huth         -1, /* neg */
1065fcf5ef2aSThomas Huth         -1, /* overflow */
1066fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1067fcf5ef2aSThomas Huth         TCG_COND_NE,
1068fcf5ef2aSThomas Huth         TCG_COND_GT,
1069fcf5ef2aSThomas Huth         TCG_COND_GE,
1070fcf5ef2aSThomas Huth         TCG_COND_GTU,
1071fcf5ef2aSThomas Huth         TCG_COND_GEU,
1072fcf5ef2aSThomas Huth         -1, /* pos */
1073fcf5ef2aSThomas Huth         -1, /* no overflow */
1074fcf5ef2aSThomas Huth     };
1075fcf5ef2aSThomas Huth 
1076fcf5ef2aSThomas Huth     static int logic_cond[16] = {
1077fcf5ef2aSThomas Huth         TCG_COND_NEVER,
1078fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* eq:  Z */
1079fcf5ef2aSThomas Huth         TCG_COND_LE,     /* le:  Z | (N ^ V) -> Z | N */
1080fcf5ef2aSThomas Huth         TCG_COND_LT,     /* lt:  N ^ V -> N */
1081fcf5ef2aSThomas Huth         TCG_COND_EQ,     /* leu: C | Z -> Z */
1082fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* ltu: C -> 0 */
1083fcf5ef2aSThomas Huth         TCG_COND_LT,     /* neg: N */
1084fcf5ef2aSThomas Huth         TCG_COND_NEVER,  /* vs:  V -> 0 */
1085fcf5ef2aSThomas Huth         TCG_COND_ALWAYS,
1086fcf5ef2aSThomas Huth         TCG_COND_NE,     /* ne:  !Z */
1087fcf5ef2aSThomas Huth         TCG_COND_GT,     /* gt:  !(Z | (N ^ V)) -> !(Z | N) */
1088fcf5ef2aSThomas Huth         TCG_COND_GE,     /* ge:  !(N ^ V) -> !N */
1089fcf5ef2aSThomas Huth         TCG_COND_NE,     /* gtu: !(C | Z) -> !Z */
1090fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* geu: !C -> 1 */
1091fcf5ef2aSThomas Huth         TCG_COND_GE,     /* pos: !N */
1092fcf5ef2aSThomas Huth         TCG_COND_ALWAYS, /* vc:  !V -> 1 */
1093fcf5ef2aSThomas Huth     };
1094fcf5ef2aSThomas Huth 
1095fcf5ef2aSThomas Huth     TCGv_i32 r_src;
1096fcf5ef2aSThomas Huth     TCGv r_dst;
1097fcf5ef2aSThomas Huth 
1098fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1099fcf5ef2aSThomas Huth     if (xcc) {
1100fcf5ef2aSThomas Huth         r_src = cpu_xcc;
1101fcf5ef2aSThomas Huth     } else {
1102fcf5ef2aSThomas Huth         r_src = cpu_psr;
1103fcf5ef2aSThomas Huth     }
1104fcf5ef2aSThomas Huth #else
1105fcf5ef2aSThomas Huth     r_src = cpu_psr;
1106fcf5ef2aSThomas Huth #endif
1107fcf5ef2aSThomas Huth 
1108fcf5ef2aSThomas Huth     switch (dc->cc_op) {
1109fcf5ef2aSThomas Huth     case CC_OP_LOGIC:
1110fcf5ef2aSThomas Huth         cmp->cond = logic_cond[cond];
1111fcf5ef2aSThomas Huth     do_compare_dst_0:
1112fcf5ef2aSThomas Huth         cmp->is_bool = false;
111300ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1114fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1115fcf5ef2aSThomas Huth         if (!xcc) {
1116fcf5ef2aSThomas Huth             cmp->c1 = tcg_temp_new();
1117fcf5ef2aSThomas Huth             tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst);
1118fcf5ef2aSThomas Huth             break;
1119fcf5ef2aSThomas Huth         }
1120fcf5ef2aSThomas Huth #endif
1121fcf5ef2aSThomas Huth         cmp->c1 = cpu_cc_dst;
1122fcf5ef2aSThomas Huth         break;
1123fcf5ef2aSThomas Huth 
1124fcf5ef2aSThomas Huth     case CC_OP_SUB:
1125fcf5ef2aSThomas Huth         switch (cond) {
1126fcf5ef2aSThomas Huth         case 6:  /* neg */
1127fcf5ef2aSThomas Huth         case 14: /* pos */
1128fcf5ef2aSThomas Huth             cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE);
1129fcf5ef2aSThomas Huth             goto do_compare_dst_0;
1130fcf5ef2aSThomas Huth 
1131fcf5ef2aSThomas Huth         case 7: /* overflow */
1132fcf5ef2aSThomas Huth         case 15: /* !overflow */
1133fcf5ef2aSThomas Huth             goto do_dynamic;
1134fcf5ef2aSThomas Huth 
1135fcf5ef2aSThomas Huth         default:
1136fcf5ef2aSThomas Huth             cmp->cond = subcc_cond[cond];
1137fcf5ef2aSThomas Huth             cmp->is_bool = false;
1138fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
1139fcf5ef2aSThomas Huth             if (!xcc) {
1140fcf5ef2aSThomas Huth                 /* Note that sign-extension works for unsigned compares as
1141fcf5ef2aSThomas Huth                    long as both operands are sign-extended.  */
1142fcf5ef2aSThomas Huth                 cmp->c1 = tcg_temp_new();
1143fcf5ef2aSThomas Huth                 cmp->c2 = tcg_temp_new();
1144fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src);
1145fcf5ef2aSThomas Huth                 tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2);
1146fcf5ef2aSThomas Huth                 break;
1147fcf5ef2aSThomas Huth             }
1148fcf5ef2aSThomas Huth #endif
1149fcf5ef2aSThomas Huth             cmp->c1 = cpu_cc_src;
1150fcf5ef2aSThomas Huth             cmp->c2 = cpu_cc_src2;
1151fcf5ef2aSThomas Huth             break;
1152fcf5ef2aSThomas Huth         }
1153fcf5ef2aSThomas Huth         break;
1154fcf5ef2aSThomas Huth 
1155fcf5ef2aSThomas Huth     default:
1156fcf5ef2aSThomas Huth     do_dynamic:
1157ad75a51eSRichard Henderson         gen_helper_compute_psr(tcg_env);
1158fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_FLAGS;
1159fcf5ef2aSThomas Huth         /* FALLTHRU */
1160fcf5ef2aSThomas Huth 
1161fcf5ef2aSThomas Huth     case CC_OP_FLAGS:
1162fcf5ef2aSThomas Huth         /* We're going to generate a boolean result.  */
1163fcf5ef2aSThomas Huth         cmp->cond = TCG_COND_NE;
1164fcf5ef2aSThomas Huth         cmp->is_bool = true;
1165fcf5ef2aSThomas Huth         cmp->c1 = r_dst = tcg_temp_new();
116600ab7e61SRichard Henderson         cmp->c2 = tcg_constant_tl(0);
1167fcf5ef2aSThomas Huth 
1168fcf5ef2aSThomas Huth         switch (cond) {
1169fcf5ef2aSThomas Huth         case 0x0:
1170fcf5ef2aSThomas Huth             gen_op_eval_bn(r_dst);
1171fcf5ef2aSThomas Huth             break;
1172fcf5ef2aSThomas Huth         case 0x1:
1173fcf5ef2aSThomas Huth             gen_op_eval_be(r_dst, r_src);
1174fcf5ef2aSThomas Huth             break;
1175fcf5ef2aSThomas Huth         case 0x2:
1176fcf5ef2aSThomas Huth             gen_op_eval_ble(r_dst, r_src);
1177fcf5ef2aSThomas Huth             break;
1178fcf5ef2aSThomas Huth         case 0x3:
1179fcf5ef2aSThomas Huth             gen_op_eval_bl(r_dst, r_src);
1180fcf5ef2aSThomas Huth             break;
1181fcf5ef2aSThomas Huth         case 0x4:
1182fcf5ef2aSThomas Huth             gen_op_eval_bleu(r_dst, r_src);
1183fcf5ef2aSThomas Huth             break;
1184fcf5ef2aSThomas Huth         case 0x5:
1185fcf5ef2aSThomas Huth             gen_op_eval_bcs(r_dst, r_src);
1186fcf5ef2aSThomas Huth             break;
1187fcf5ef2aSThomas Huth         case 0x6:
1188fcf5ef2aSThomas Huth             gen_op_eval_bneg(r_dst, r_src);
1189fcf5ef2aSThomas Huth             break;
1190fcf5ef2aSThomas Huth         case 0x7:
1191fcf5ef2aSThomas Huth             gen_op_eval_bvs(r_dst, r_src);
1192fcf5ef2aSThomas Huth             break;
1193fcf5ef2aSThomas Huth         case 0x8:
1194fcf5ef2aSThomas Huth             gen_op_eval_ba(r_dst);
1195fcf5ef2aSThomas Huth             break;
1196fcf5ef2aSThomas Huth         case 0x9:
1197fcf5ef2aSThomas Huth             gen_op_eval_bne(r_dst, r_src);
1198fcf5ef2aSThomas Huth             break;
1199fcf5ef2aSThomas Huth         case 0xa:
1200fcf5ef2aSThomas Huth             gen_op_eval_bg(r_dst, r_src);
1201fcf5ef2aSThomas Huth             break;
1202fcf5ef2aSThomas Huth         case 0xb:
1203fcf5ef2aSThomas Huth             gen_op_eval_bge(r_dst, r_src);
1204fcf5ef2aSThomas Huth             break;
1205fcf5ef2aSThomas Huth         case 0xc:
1206fcf5ef2aSThomas Huth             gen_op_eval_bgu(r_dst, r_src);
1207fcf5ef2aSThomas Huth             break;
1208fcf5ef2aSThomas Huth         case 0xd:
1209fcf5ef2aSThomas Huth             gen_op_eval_bcc(r_dst, r_src);
1210fcf5ef2aSThomas Huth             break;
1211fcf5ef2aSThomas Huth         case 0xe:
1212fcf5ef2aSThomas Huth             gen_op_eval_bpos(r_dst, r_src);
1213fcf5ef2aSThomas Huth             break;
1214fcf5ef2aSThomas Huth         case 0xf:
1215fcf5ef2aSThomas Huth             gen_op_eval_bvc(r_dst, r_src);
1216fcf5ef2aSThomas Huth             break;
1217fcf5ef2aSThomas Huth         }
1218fcf5ef2aSThomas Huth         break;
1219fcf5ef2aSThomas Huth     }
1220fcf5ef2aSThomas Huth }
1221fcf5ef2aSThomas Huth 
1222fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond)
1223fcf5ef2aSThomas Huth {
1224fcf5ef2aSThomas Huth     unsigned int offset;
1225fcf5ef2aSThomas Huth     TCGv r_dst;
1226fcf5ef2aSThomas Huth 
1227fcf5ef2aSThomas Huth     /* For now we still generate a straight boolean result.  */
1228fcf5ef2aSThomas Huth     cmp->cond = TCG_COND_NE;
1229fcf5ef2aSThomas Huth     cmp->is_bool = true;
1230fcf5ef2aSThomas Huth     cmp->c1 = r_dst = tcg_temp_new();
123100ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1232fcf5ef2aSThomas Huth 
1233fcf5ef2aSThomas Huth     switch (cc) {
1234fcf5ef2aSThomas Huth     default:
1235fcf5ef2aSThomas Huth     case 0x0:
1236fcf5ef2aSThomas Huth         offset = 0;
1237fcf5ef2aSThomas Huth         break;
1238fcf5ef2aSThomas Huth     case 0x1:
1239fcf5ef2aSThomas Huth         offset = 32 - 10;
1240fcf5ef2aSThomas Huth         break;
1241fcf5ef2aSThomas Huth     case 0x2:
1242fcf5ef2aSThomas Huth         offset = 34 - 10;
1243fcf5ef2aSThomas Huth         break;
1244fcf5ef2aSThomas Huth     case 0x3:
1245fcf5ef2aSThomas Huth         offset = 36 - 10;
1246fcf5ef2aSThomas Huth         break;
1247fcf5ef2aSThomas Huth     }
1248fcf5ef2aSThomas Huth 
1249fcf5ef2aSThomas Huth     switch (cond) {
1250fcf5ef2aSThomas Huth     case 0x0:
1251fcf5ef2aSThomas Huth         gen_op_eval_bn(r_dst);
1252fcf5ef2aSThomas Huth         break;
1253fcf5ef2aSThomas Huth     case 0x1:
1254fcf5ef2aSThomas Huth         gen_op_eval_fbne(r_dst, cpu_fsr, offset);
1255fcf5ef2aSThomas Huth         break;
1256fcf5ef2aSThomas Huth     case 0x2:
1257fcf5ef2aSThomas Huth         gen_op_eval_fblg(r_dst, cpu_fsr, offset);
1258fcf5ef2aSThomas Huth         break;
1259fcf5ef2aSThomas Huth     case 0x3:
1260fcf5ef2aSThomas Huth         gen_op_eval_fbul(r_dst, cpu_fsr, offset);
1261fcf5ef2aSThomas Huth         break;
1262fcf5ef2aSThomas Huth     case 0x4:
1263fcf5ef2aSThomas Huth         gen_op_eval_fbl(r_dst, cpu_fsr, offset);
1264fcf5ef2aSThomas Huth         break;
1265fcf5ef2aSThomas Huth     case 0x5:
1266fcf5ef2aSThomas Huth         gen_op_eval_fbug(r_dst, cpu_fsr, offset);
1267fcf5ef2aSThomas Huth         break;
1268fcf5ef2aSThomas Huth     case 0x6:
1269fcf5ef2aSThomas Huth         gen_op_eval_fbg(r_dst, cpu_fsr, offset);
1270fcf5ef2aSThomas Huth         break;
1271fcf5ef2aSThomas Huth     case 0x7:
1272fcf5ef2aSThomas Huth         gen_op_eval_fbu(r_dst, cpu_fsr, offset);
1273fcf5ef2aSThomas Huth         break;
1274fcf5ef2aSThomas Huth     case 0x8:
1275fcf5ef2aSThomas Huth         gen_op_eval_ba(r_dst);
1276fcf5ef2aSThomas Huth         break;
1277fcf5ef2aSThomas Huth     case 0x9:
1278fcf5ef2aSThomas Huth         gen_op_eval_fbe(r_dst, cpu_fsr, offset);
1279fcf5ef2aSThomas Huth         break;
1280fcf5ef2aSThomas Huth     case 0xa:
1281fcf5ef2aSThomas Huth         gen_op_eval_fbue(r_dst, cpu_fsr, offset);
1282fcf5ef2aSThomas Huth         break;
1283fcf5ef2aSThomas Huth     case 0xb:
1284fcf5ef2aSThomas Huth         gen_op_eval_fbge(r_dst, cpu_fsr, offset);
1285fcf5ef2aSThomas Huth         break;
1286fcf5ef2aSThomas Huth     case 0xc:
1287fcf5ef2aSThomas Huth         gen_op_eval_fbuge(r_dst, cpu_fsr, offset);
1288fcf5ef2aSThomas Huth         break;
1289fcf5ef2aSThomas Huth     case 0xd:
1290fcf5ef2aSThomas Huth         gen_op_eval_fble(r_dst, cpu_fsr, offset);
1291fcf5ef2aSThomas Huth         break;
1292fcf5ef2aSThomas Huth     case 0xe:
1293fcf5ef2aSThomas Huth         gen_op_eval_fbule(r_dst, cpu_fsr, offset);
1294fcf5ef2aSThomas Huth         break;
1295fcf5ef2aSThomas Huth     case 0xf:
1296fcf5ef2aSThomas Huth         gen_op_eval_fbo(r_dst, cpu_fsr, offset);
1297fcf5ef2aSThomas Huth         break;
1298fcf5ef2aSThomas Huth     }
1299fcf5ef2aSThomas Huth }
1300fcf5ef2aSThomas Huth 
1301fcf5ef2aSThomas Huth // Inverted logic
1302ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = {
1303ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1304fcf5ef2aSThomas Huth     TCG_COND_NE,
1305fcf5ef2aSThomas Huth     TCG_COND_GT,
1306fcf5ef2aSThomas Huth     TCG_COND_GE,
1307ab9ffe98SRichard Henderson     TCG_COND_NEVER,  /* reserved */
1308fcf5ef2aSThomas Huth     TCG_COND_EQ,
1309fcf5ef2aSThomas Huth     TCG_COND_LE,
1310fcf5ef2aSThomas Huth     TCG_COND_LT,
1311fcf5ef2aSThomas Huth };
1312fcf5ef2aSThomas Huth 
1313fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src)
1314fcf5ef2aSThomas Huth {
1315fcf5ef2aSThomas Huth     cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]);
1316fcf5ef2aSThomas Huth     cmp->is_bool = false;
1317fcf5ef2aSThomas Huth     cmp->c1 = r_src;
131800ab7e61SRichard Henderson     cmp->c2 = tcg_constant_tl(0);
1319fcf5ef2aSThomas Huth }
1320fcf5ef2aSThomas Huth 
1321fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
13220c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1323fcf5ef2aSThomas Huth {
1324fcf5ef2aSThomas Huth     switch (fccno) {
1325fcf5ef2aSThomas Huth     case 0:
1326ad75a51eSRichard Henderson         gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1327fcf5ef2aSThomas Huth         break;
1328fcf5ef2aSThomas Huth     case 1:
1329ad75a51eSRichard Henderson         gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1330fcf5ef2aSThomas Huth         break;
1331fcf5ef2aSThomas Huth     case 2:
1332ad75a51eSRichard Henderson         gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1333fcf5ef2aSThomas Huth         break;
1334fcf5ef2aSThomas Huth     case 3:
1335ad75a51eSRichard Henderson         gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1336fcf5ef2aSThomas Huth         break;
1337fcf5ef2aSThomas Huth     }
1338fcf5ef2aSThomas Huth }
1339fcf5ef2aSThomas Huth 
13400c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1341fcf5ef2aSThomas Huth {
1342fcf5ef2aSThomas Huth     switch (fccno) {
1343fcf5ef2aSThomas Huth     case 0:
1344ad75a51eSRichard Henderson         gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1345fcf5ef2aSThomas Huth         break;
1346fcf5ef2aSThomas Huth     case 1:
1347ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1348fcf5ef2aSThomas Huth         break;
1349fcf5ef2aSThomas Huth     case 2:
1350ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1351fcf5ef2aSThomas Huth         break;
1352fcf5ef2aSThomas Huth     case 3:
1353ad75a51eSRichard Henderson         gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1354fcf5ef2aSThomas Huth         break;
1355fcf5ef2aSThomas Huth     }
1356fcf5ef2aSThomas Huth }
1357fcf5ef2aSThomas Huth 
13580c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1359fcf5ef2aSThomas Huth {
1360fcf5ef2aSThomas Huth     switch (fccno) {
1361fcf5ef2aSThomas Huth     case 0:
1362ad75a51eSRichard Henderson         gen_helper_fcmpq(cpu_fsr, tcg_env);
1363fcf5ef2aSThomas Huth         break;
1364fcf5ef2aSThomas Huth     case 1:
1365ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env);
1366fcf5ef2aSThomas Huth         break;
1367fcf5ef2aSThomas Huth     case 2:
1368ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env);
1369fcf5ef2aSThomas Huth         break;
1370fcf5ef2aSThomas Huth     case 3:
1371ad75a51eSRichard Henderson         gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env);
1372fcf5ef2aSThomas Huth         break;
1373fcf5ef2aSThomas Huth     }
1374fcf5ef2aSThomas Huth }
1375fcf5ef2aSThomas Huth 
13760c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2)
1377fcf5ef2aSThomas Huth {
1378fcf5ef2aSThomas Huth     switch (fccno) {
1379fcf5ef2aSThomas Huth     case 0:
1380ad75a51eSRichard Henderson         gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1381fcf5ef2aSThomas Huth         break;
1382fcf5ef2aSThomas Huth     case 1:
1383ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1384fcf5ef2aSThomas Huth         break;
1385fcf5ef2aSThomas Huth     case 2:
1386ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1387fcf5ef2aSThomas Huth         break;
1388fcf5ef2aSThomas Huth     case 3:
1389ad75a51eSRichard Henderson         gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1390fcf5ef2aSThomas Huth         break;
1391fcf5ef2aSThomas Huth     }
1392fcf5ef2aSThomas Huth }
1393fcf5ef2aSThomas Huth 
13940c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1395fcf5ef2aSThomas Huth {
1396fcf5ef2aSThomas Huth     switch (fccno) {
1397fcf5ef2aSThomas Huth     case 0:
1398ad75a51eSRichard Henderson         gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1399fcf5ef2aSThomas Huth         break;
1400fcf5ef2aSThomas Huth     case 1:
1401ad75a51eSRichard Henderson         gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2);
1402fcf5ef2aSThomas Huth         break;
1403fcf5ef2aSThomas Huth     case 2:
1404ad75a51eSRichard Henderson         gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2);
1405fcf5ef2aSThomas Huth         break;
1406fcf5ef2aSThomas Huth     case 3:
1407ad75a51eSRichard Henderson         gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2);
1408fcf5ef2aSThomas Huth         break;
1409fcf5ef2aSThomas Huth     }
1410fcf5ef2aSThomas Huth }
1411fcf5ef2aSThomas Huth 
14120c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1413fcf5ef2aSThomas Huth {
1414fcf5ef2aSThomas Huth     switch (fccno) {
1415fcf5ef2aSThomas Huth     case 0:
1416ad75a51eSRichard Henderson         gen_helper_fcmpeq(cpu_fsr, tcg_env);
1417fcf5ef2aSThomas Huth         break;
1418fcf5ef2aSThomas Huth     case 1:
1419ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env);
1420fcf5ef2aSThomas Huth         break;
1421fcf5ef2aSThomas Huth     case 2:
1422ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env);
1423fcf5ef2aSThomas Huth         break;
1424fcf5ef2aSThomas Huth     case 3:
1425ad75a51eSRichard Henderson         gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env);
1426fcf5ef2aSThomas Huth         break;
1427fcf5ef2aSThomas Huth     }
1428fcf5ef2aSThomas Huth }
1429fcf5ef2aSThomas Huth 
1430fcf5ef2aSThomas Huth #else
1431fcf5ef2aSThomas Huth 
14320c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2)
1433fcf5ef2aSThomas Huth {
1434ad75a51eSRichard Henderson     gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2);
1435fcf5ef2aSThomas Huth }
1436fcf5ef2aSThomas Huth 
14370c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1438fcf5ef2aSThomas Huth {
1439ad75a51eSRichard Henderson     gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2);
1440fcf5ef2aSThomas Huth }
1441fcf5ef2aSThomas Huth 
14420c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno)
1443fcf5ef2aSThomas Huth {
1444ad75a51eSRichard Henderson     gen_helper_fcmpq(cpu_fsr, tcg_env);
1445fcf5ef2aSThomas Huth }
1446fcf5ef2aSThomas Huth 
14470c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2)
1448fcf5ef2aSThomas Huth {
1449ad75a51eSRichard Henderson     gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2);
1450fcf5ef2aSThomas Huth }
1451fcf5ef2aSThomas Huth 
14520c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2)
1453fcf5ef2aSThomas Huth {
1454ad75a51eSRichard Henderson     gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2);
1455fcf5ef2aSThomas Huth }
1456fcf5ef2aSThomas Huth 
14570c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno)
1458fcf5ef2aSThomas Huth {
1459ad75a51eSRichard Henderson     gen_helper_fcmpeq(cpu_fsr, tcg_env);
1460fcf5ef2aSThomas Huth }
1461fcf5ef2aSThomas Huth #endif
1462fcf5ef2aSThomas Huth 
1463fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags)
1464fcf5ef2aSThomas Huth {
1465fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK);
1466fcf5ef2aSThomas Huth     tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags);
1467fcf5ef2aSThomas Huth     gen_exception(dc, TT_FP_EXCP);
1468fcf5ef2aSThomas Huth }
1469fcf5ef2aSThomas Huth 
1470fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc)
1471fcf5ef2aSThomas Huth {
1472fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
1473fcf5ef2aSThomas Huth     if (!dc->fpu_enabled) {
1474fcf5ef2aSThomas Huth         gen_exception(dc, TT_NFPU_INSN);
1475fcf5ef2aSThomas Huth         return 1;
1476fcf5ef2aSThomas Huth     }
1477fcf5ef2aSThomas Huth #endif
1478fcf5ef2aSThomas Huth     return 0;
1479fcf5ef2aSThomas Huth }
1480fcf5ef2aSThomas Huth 
14810c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void)
1482fcf5ef2aSThomas Huth {
1483fcf5ef2aSThomas Huth     tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK);
1484fcf5ef2aSThomas Huth }
1485fcf5ef2aSThomas Huth 
14860c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs,
1487fcf5ef2aSThomas Huth                               void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32))
1488fcf5ef2aSThomas Huth {
1489fcf5ef2aSThomas Huth     TCGv_i32 dst, src;
1490fcf5ef2aSThomas Huth 
1491fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1492fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1493fcf5ef2aSThomas Huth 
1494ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1495ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1496fcf5ef2aSThomas Huth 
1497fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1498fcf5ef2aSThomas Huth }
1499fcf5ef2aSThomas Huth 
15000c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs,
1501fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i32, TCGv_i32))
1502fcf5ef2aSThomas Huth {
1503fcf5ef2aSThomas Huth     TCGv_i32 dst, src;
1504fcf5ef2aSThomas Huth 
1505fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1506fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1507fcf5ef2aSThomas Huth 
1508fcf5ef2aSThomas Huth     gen(dst, src);
1509fcf5ef2aSThomas Huth 
1510fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1511fcf5ef2aSThomas Huth }
1512fcf5ef2aSThomas Huth 
15130c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1514fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32))
1515fcf5ef2aSThomas Huth {
1516fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1517fcf5ef2aSThomas Huth 
1518fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1519fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1520fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1521fcf5ef2aSThomas Huth 
1522ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1523ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1524fcf5ef2aSThomas Huth 
1525fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1526fcf5ef2aSThomas Huth }
1527fcf5ef2aSThomas Huth 
1528fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
15290c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2,
1530fcf5ef2aSThomas Huth                            void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32))
1531fcf5ef2aSThomas Huth {
1532fcf5ef2aSThomas Huth     TCGv_i32 dst, src1, src2;
1533fcf5ef2aSThomas Huth 
1534fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1535fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1536fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1537fcf5ef2aSThomas Huth 
1538fcf5ef2aSThomas Huth     gen(dst, src1, src2);
1539fcf5ef2aSThomas Huth 
1540fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1541fcf5ef2aSThomas Huth }
1542fcf5ef2aSThomas Huth #endif
1543fcf5ef2aSThomas Huth 
15440c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs,
1545fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64))
1546fcf5ef2aSThomas Huth {
1547fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1548fcf5ef2aSThomas Huth 
1549fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1550fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1551fcf5ef2aSThomas Huth 
1552ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1553ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1554fcf5ef2aSThomas Huth 
1555fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1556fcf5ef2aSThomas Huth }
1557fcf5ef2aSThomas Huth 
1558fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
15590c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs,
1560fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i64, TCGv_i64))
1561fcf5ef2aSThomas Huth {
1562fcf5ef2aSThomas Huth     TCGv_i64 dst, src;
1563fcf5ef2aSThomas Huth 
1564fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1565fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1566fcf5ef2aSThomas Huth 
1567fcf5ef2aSThomas Huth     gen(dst, src);
1568fcf5ef2aSThomas Huth 
1569fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1570fcf5ef2aSThomas Huth }
1571fcf5ef2aSThomas Huth #endif
1572fcf5ef2aSThomas Huth 
15730c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1574fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64))
1575fcf5ef2aSThomas Huth {
1576fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1577fcf5ef2aSThomas Huth 
1578fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1579fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1580fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1581fcf5ef2aSThomas Huth 
1582ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1583ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1584fcf5ef2aSThomas Huth 
1585fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1586fcf5ef2aSThomas Huth }
1587fcf5ef2aSThomas Huth 
1588fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
15890c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1590fcf5ef2aSThomas Huth                            void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64))
1591fcf5ef2aSThomas Huth {
1592fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1593fcf5ef2aSThomas Huth 
1594fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1595fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1596fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1597fcf5ef2aSThomas Huth 
1598fcf5ef2aSThomas Huth     gen(dst, src1, src2);
1599fcf5ef2aSThomas Huth 
1600fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1601fcf5ef2aSThomas Huth }
1602fcf5ef2aSThomas Huth 
16030c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2,
1604fcf5ef2aSThomas Huth                             void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
1605fcf5ef2aSThomas Huth {
1606fcf5ef2aSThomas Huth     TCGv_i64 dst, src1, src2;
1607fcf5ef2aSThomas Huth 
1608fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1609fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1610fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1611fcf5ef2aSThomas Huth 
1612fcf5ef2aSThomas Huth     gen(dst, cpu_gsr, src1, src2);
1613fcf5ef2aSThomas Huth 
1614fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1615fcf5ef2aSThomas Huth }
1616fcf5ef2aSThomas Huth 
16170c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2,
1618fcf5ef2aSThomas Huth                             void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64))
1619fcf5ef2aSThomas Huth {
1620fcf5ef2aSThomas Huth     TCGv_i64 dst, src0, src1, src2;
1621fcf5ef2aSThomas Huth 
1622fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1623fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1624fcf5ef2aSThomas Huth     src0 = gen_load_fpr_D(dc, rd);
1625fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1626fcf5ef2aSThomas Huth 
1627fcf5ef2aSThomas Huth     gen(dst, src0, src1, src2);
1628fcf5ef2aSThomas Huth 
1629fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1630fcf5ef2aSThomas Huth }
1631fcf5ef2aSThomas Huth #endif
1632fcf5ef2aSThomas Huth 
16330c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs,
1634fcf5ef2aSThomas Huth                        void (*gen)(TCGv_ptr))
1635fcf5ef2aSThomas Huth {
1636fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1637fcf5ef2aSThomas Huth 
1638ad75a51eSRichard Henderson     gen(tcg_env);
1639ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1640fcf5ef2aSThomas Huth 
1641fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1642fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1643fcf5ef2aSThomas Huth }
1644fcf5ef2aSThomas Huth 
1645fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
16460c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs,
1647fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr))
1648fcf5ef2aSThomas Huth {
1649fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1650fcf5ef2aSThomas Huth 
1651ad75a51eSRichard Henderson     gen(tcg_env);
1652fcf5ef2aSThomas Huth 
1653fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1654fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1655fcf5ef2aSThomas Huth }
1656fcf5ef2aSThomas Huth #endif
1657fcf5ef2aSThomas Huth 
16580c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2,
1659fcf5ef2aSThomas Huth                         void (*gen)(TCGv_ptr))
1660fcf5ef2aSThomas Huth {
1661fcf5ef2aSThomas Huth     gen_op_load_fpr_QT0(QFPREG(rs1));
1662fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs2));
1663fcf5ef2aSThomas Huth 
1664ad75a51eSRichard Henderson     gen(tcg_env);
1665ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1666fcf5ef2aSThomas Huth 
1667fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1668fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1669fcf5ef2aSThomas Huth }
1670fcf5ef2aSThomas Huth 
16710c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2,
1672fcf5ef2aSThomas Huth                         void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32))
1673fcf5ef2aSThomas Huth {
1674fcf5ef2aSThomas Huth     TCGv_i64 dst;
1675fcf5ef2aSThomas Huth     TCGv_i32 src1, src2;
1676fcf5ef2aSThomas Huth 
1677fcf5ef2aSThomas Huth     src1 = gen_load_fpr_F(dc, rs1);
1678fcf5ef2aSThomas Huth     src2 = gen_load_fpr_F(dc, rs2);
1679fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1680fcf5ef2aSThomas Huth 
1681ad75a51eSRichard Henderson     gen(dst, tcg_env, src1, src2);
1682ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1683fcf5ef2aSThomas Huth 
1684fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1685fcf5ef2aSThomas Huth }
1686fcf5ef2aSThomas Huth 
16870c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2,
1688fcf5ef2aSThomas Huth                         void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64))
1689fcf5ef2aSThomas Huth {
1690fcf5ef2aSThomas Huth     TCGv_i64 src1, src2;
1691fcf5ef2aSThomas Huth 
1692fcf5ef2aSThomas Huth     src1 = gen_load_fpr_D(dc, rs1);
1693fcf5ef2aSThomas Huth     src2 = gen_load_fpr_D(dc, rs2);
1694fcf5ef2aSThomas Huth 
1695ad75a51eSRichard Henderson     gen(tcg_env, src1, src2);
1696ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1697fcf5ef2aSThomas Huth 
1698fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1699fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1700fcf5ef2aSThomas Huth }
1701fcf5ef2aSThomas Huth 
1702fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
17030c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs,
1704fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1705fcf5ef2aSThomas Huth {
1706fcf5ef2aSThomas Huth     TCGv_i64 dst;
1707fcf5ef2aSThomas Huth     TCGv_i32 src;
1708fcf5ef2aSThomas Huth 
1709fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1710fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1711fcf5ef2aSThomas Huth 
1712ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1713ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1714fcf5ef2aSThomas Huth 
1715fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1716fcf5ef2aSThomas Huth }
1717fcf5ef2aSThomas Huth #endif
1718fcf5ef2aSThomas Huth 
17190c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs,
1720fcf5ef2aSThomas Huth                           void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32))
1721fcf5ef2aSThomas Huth {
1722fcf5ef2aSThomas Huth     TCGv_i64 dst;
1723fcf5ef2aSThomas Huth     TCGv_i32 src;
1724fcf5ef2aSThomas Huth 
1725fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1726fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1727fcf5ef2aSThomas Huth 
1728ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1729fcf5ef2aSThomas Huth 
1730fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1731fcf5ef2aSThomas Huth }
1732fcf5ef2aSThomas Huth 
17330c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs,
1734fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64))
1735fcf5ef2aSThomas Huth {
1736fcf5ef2aSThomas Huth     TCGv_i32 dst;
1737fcf5ef2aSThomas Huth     TCGv_i64 src;
1738fcf5ef2aSThomas Huth 
1739fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1740fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1741fcf5ef2aSThomas Huth 
1742ad75a51eSRichard Henderson     gen(dst, tcg_env, src);
1743ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1744fcf5ef2aSThomas Huth 
1745fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1746fcf5ef2aSThomas Huth }
1747fcf5ef2aSThomas Huth 
17480c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs,
1749fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i32, TCGv_ptr))
1750fcf5ef2aSThomas Huth {
1751fcf5ef2aSThomas Huth     TCGv_i32 dst;
1752fcf5ef2aSThomas Huth 
1753fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1754fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
1755fcf5ef2aSThomas Huth 
1756ad75a51eSRichard Henderson     gen(dst, tcg_env);
1757ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1758fcf5ef2aSThomas Huth 
1759fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
1760fcf5ef2aSThomas Huth }
1761fcf5ef2aSThomas Huth 
17620c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs,
1763fcf5ef2aSThomas Huth                        void (*gen)(TCGv_i64, TCGv_ptr))
1764fcf5ef2aSThomas Huth {
1765fcf5ef2aSThomas Huth     TCGv_i64 dst;
1766fcf5ef2aSThomas Huth 
1767fcf5ef2aSThomas Huth     gen_op_load_fpr_QT1(QFPREG(rs));
1768fcf5ef2aSThomas Huth     dst = gen_dest_fpr_D(dc, rd);
1769fcf5ef2aSThomas Huth 
1770ad75a51eSRichard Henderson     gen(dst, tcg_env);
1771ad75a51eSRichard Henderson     gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env);
1772fcf5ef2aSThomas Huth 
1773fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
1774fcf5ef2aSThomas Huth }
1775fcf5ef2aSThomas Huth 
17760c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs,
1777fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i32))
1778fcf5ef2aSThomas Huth {
1779fcf5ef2aSThomas Huth     TCGv_i32 src;
1780fcf5ef2aSThomas Huth 
1781fcf5ef2aSThomas Huth     src = gen_load_fpr_F(dc, rs);
1782fcf5ef2aSThomas Huth 
1783ad75a51eSRichard Henderson     gen(tcg_env, src);
1784fcf5ef2aSThomas Huth 
1785fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1786fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1787fcf5ef2aSThomas Huth }
1788fcf5ef2aSThomas Huth 
17890c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs,
1790fcf5ef2aSThomas Huth                           void (*gen)(TCGv_ptr, TCGv_i64))
1791fcf5ef2aSThomas Huth {
1792fcf5ef2aSThomas Huth     TCGv_i64 src;
1793fcf5ef2aSThomas Huth 
1794fcf5ef2aSThomas Huth     src = gen_load_fpr_D(dc, rs);
1795fcf5ef2aSThomas Huth 
1796ad75a51eSRichard Henderson     gen(tcg_env, src);
1797fcf5ef2aSThomas Huth 
1798fcf5ef2aSThomas Huth     gen_op_store_QT0_fpr(QFPREG(rd));
1799fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, QFPREG(rd));
1800fcf5ef2aSThomas Huth }
1801fcf5ef2aSThomas Huth 
1802fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src,
180314776ab5STony Nguyen                      TCGv addr, int mmu_idx, MemOp memop)
1804fcf5ef2aSThomas Huth {
1805fcf5ef2aSThomas Huth     gen_address_mask(dc, addr);
1806316b6783SRichard Henderson     tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN);
1807fcf5ef2aSThomas Huth }
1808fcf5ef2aSThomas Huth 
1809fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx)
1810fcf5ef2aSThomas Huth {
181100ab7e61SRichard Henderson     TCGv m1 = tcg_constant_tl(0xff);
1812fcf5ef2aSThomas Huth     gen_address_mask(dc, addr);
1813fcf5ef2aSThomas Huth     tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB);
1814fcf5ef2aSThomas Huth }
1815fcf5ef2aSThomas Huth 
1816fcf5ef2aSThomas Huth /* asi moves */
1817fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
1818fcf5ef2aSThomas Huth typedef enum {
1819fcf5ef2aSThomas Huth     GET_ASI_HELPER,
1820fcf5ef2aSThomas Huth     GET_ASI_EXCP,
1821fcf5ef2aSThomas Huth     GET_ASI_DIRECT,
1822fcf5ef2aSThomas Huth     GET_ASI_DTWINX,
1823fcf5ef2aSThomas Huth     GET_ASI_BLOCK,
1824fcf5ef2aSThomas Huth     GET_ASI_SHORT,
1825fcf5ef2aSThomas Huth     GET_ASI_BCOPY,
1826fcf5ef2aSThomas Huth     GET_ASI_BFILL,
1827fcf5ef2aSThomas Huth } ASIType;
1828fcf5ef2aSThomas Huth 
1829fcf5ef2aSThomas Huth typedef struct {
1830fcf5ef2aSThomas Huth     ASIType type;
1831fcf5ef2aSThomas Huth     int asi;
1832fcf5ef2aSThomas Huth     int mem_idx;
183314776ab5STony Nguyen     MemOp memop;
1834fcf5ef2aSThomas Huth } DisasASI;
1835fcf5ef2aSThomas Huth 
183614776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop)
1837fcf5ef2aSThomas Huth {
1838fcf5ef2aSThomas Huth     int asi = GET_FIELD(insn, 19, 26);
1839fcf5ef2aSThomas Huth     ASIType type = GET_ASI_HELPER;
1840fcf5ef2aSThomas Huth     int mem_idx = dc->mem_idx;
1841fcf5ef2aSThomas Huth 
1842fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
1843fcf5ef2aSThomas Huth     /* Before v9, all asis are immediate and privileged.  */
1844fcf5ef2aSThomas Huth     if (IS_IMM) {
1845fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
1846fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1847fcf5ef2aSThomas Huth     } else if (supervisor(dc)
1848fcf5ef2aSThomas Huth                /* Note that LEON accepts ASI_USERDATA in user mode, for
1849fcf5ef2aSThomas Huth                   use with CASA.  Also note that previous versions of
1850fcf5ef2aSThomas Huth                   QEMU allowed (and old versions of gcc emitted) ASI_P
1851fcf5ef2aSThomas Huth                   for LEON, which is incorrect.  */
1852fcf5ef2aSThomas Huth                || (asi == ASI_USERDATA
1853fcf5ef2aSThomas Huth                    && (dc->def->features & CPU_FEATURE_CASA))) {
1854fcf5ef2aSThomas Huth         switch (asi) {
1855fcf5ef2aSThomas Huth         case ASI_USERDATA:   /* User data access */
1856fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1857fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1858fcf5ef2aSThomas Huth             break;
1859fcf5ef2aSThomas Huth         case ASI_KERNELDATA: /* Supervisor data access */
1860fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1861fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1862fcf5ef2aSThomas Huth             break;
1863fcf5ef2aSThomas Huth         case ASI_M_BYPASS:    /* MMU passthrough */
1864fcf5ef2aSThomas Huth         case ASI_LEON_BYPASS: /* LEON MMU passthrough */
1865fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1866fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1867fcf5ef2aSThomas Huth             break;
1868fcf5ef2aSThomas Huth         case ASI_M_BCOPY: /* Block copy, sta access */
1869fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1870fcf5ef2aSThomas Huth             type = GET_ASI_BCOPY;
1871fcf5ef2aSThomas Huth             break;
1872fcf5ef2aSThomas Huth         case ASI_M_BFILL: /* Block fill, stda access */
1873fcf5ef2aSThomas Huth             mem_idx = MMU_KERNEL_IDX;
1874fcf5ef2aSThomas Huth             type = GET_ASI_BFILL;
1875fcf5ef2aSThomas Huth             break;
1876fcf5ef2aSThomas Huth         }
18776e10f37cSKONRAD Frederic 
18786e10f37cSKONRAD Frederic         /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the
18796e10f37cSKONRAD Frederic          * permissions check in get_physical_address(..).
18806e10f37cSKONRAD Frederic          */
18816e10f37cSKONRAD Frederic         mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx;
1882fcf5ef2aSThomas Huth     } else {
1883fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_INSN);
1884fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1885fcf5ef2aSThomas Huth     }
1886fcf5ef2aSThomas Huth #else
1887fcf5ef2aSThomas Huth     if (IS_IMM) {
1888fcf5ef2aSThomas Huth         asi = dc->asi;
1889fcf5ef2aSThomas Huth     }
1890fcf5ef2aSThomas Huth     /* With v9, all asis below 0x80 are privileged.  */
1891fcf5ef2aSThomas Huth     /* ??? We ought to check cpu_has_hypervisor, but we didn't copy
1892fcf5ef2aSThomas Huth        down that bit into DisasContext.  For the moment that's ok,
1893fcf5ef2aSThomas Huth        since the direct implementations below doesn't have any ASIs
1894fcf5ef2aSThomas Huth        in the restricted [0x30, 0x7f] range, and the check will be
1895fcf5ef2aSThomas Huth        done properly in the helper.  */
1896fcf5ef2aSThomas Huth     if (!supervisor(dc) && asi < 0x80) {
1897fcf5ef2aSThomas Huth         gen_exception(dc, TT_PRIV_ACT);
1898fcf5ef2aSThomas Huth         type = GET_ASI_EXCP;
1899fcf5ef2aSThomas Huth     } else {
1900fcf5ef2aSThomas Huth         switch (asi) {
1901fcf5ef2aSThomas Huth         case ASI_REAL:      /* Bypass */
1902fcf5ef2aSThomas Huth         case ASI_REAL_IO:   /* Bypass, non-cacheable */
1903fcf5ef2aSThomas Huth         case ASI_REAL_L:    /* Bypass LE */
1904fcf5ef2aSThomas Huth         case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
1905fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:   /* Real address, twinx */
1906fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
1907fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
1908fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
1909fcf5ef2aSThomas Huth             mem_idx = MMU_PHYS_IDX;
1910fcf5ef2aSThomas Huth             break;
1911fcf5ef2aSThomas Huth         case ASI_N:  /* Nucleus */
1912fcf5ef2aSThomas Huth         case ASI_NL: /* Nucleus LE */
1913fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1914fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1915fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
1916fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
19179a10756dSArtyom Tarasenko             if (hypervisor(dc)) {
191884f8f587SArtyom Tarasenko                 mem_idx = MMU_PHYS_IDX;
19199a10756dSArtyom Tarasenko             } else {
1920fcf5ef2aSThomas Huth                 mem_idx = MMU_NUCLEUS_IDX;
19219a10756dSArtyom Tarasenko             }
1922fcf5ef2aSThomas Huth             break;
1923fcf5ef2aSThomas Huth         case ASI_AIUP:  /* As if user primary */
1924fcf5ef2aSThomas Huth         case ASI_AIUPL: /* As if user primary LE */
1925fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1926fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1927fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
1928fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
1929fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
1930fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
1931fcf5ef2aSThomas Huth             mem_idx = MMU_USER_IDX;
1932fcf5ef2aSThomas Huth             break;
1933fcf5ef2aSThomas Huth         case ASI_AIUS:  /* As if user secondary */
1934fcf5ef2aSThomas Huth         case ASI_AIUSL: /* As if user secondary LE */
1935fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1936fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
1937fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
1938fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
1939fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
1940fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
1941fcf5ef2aSThomas Huth             mem_idx = MMU_USER_SECONDARY_IDX;
1942fcf5ef2aSThomas Huth             break;
1943fcf5ef2aSThomas Huth         case ASI_S:  /* Secondary */
1944fcf5ef2aSThomas Huth         case ASI_SL: /* Secondary LE */
1945fcf5ef2aSThomas Huth         case ASI_TWINX_S:
1946fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
1947fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
1948fcf5ef2aSThomas Huth         case ASI_BLK_S:
1949fcf5ef2aSThomas Huth         case ASI_BLK_SL:
1950fcf5ef2aSThomas Huth         case ASI_FL8_S:
1951fcf5ef2aSThomas Huth         case ASI_FL8_SL:
1952fcf5ef2aSThomas Huth         case ASI_FL16_S:
1953fcf5ef2aSThomas Huth         case ASI_FL16_SL:
1954fcf5ef2aSThomas Huth             if (mem_idx == MMU_USER_IDX) {
1955fcf5ef2aSThomas Huth                 mem_idx = MMU_USER_SECONDARY_IDX;
1956fcf5ef2aSThomas Huth             } else if (mem_idx == MMU_KERNEL_IDX) {
1957fcf5ef2aSThomas Huth                 mem_idx = MMU_KERNEL_SECONDARY_IDX;
1958fcf5ef2aSThomas Huth             }
1959fcf5ef2aSThomas Huth             break;
1960fcf5ef2aSThomas Huth         case ASI_P:  /* Primary */
1961fcf5ef2aSThomas Huth         case ASI_PL: /* Primary LE */
1962fcf5ef2aSThomas Huth         case ASI_TWINX_P:
1963fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
1964fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
1965fcf5ef2aSThomas Huth         case ASI_BLK_P:
1966fcf5ef2aSThomas Huth         case ASI_BLK_PL:
1967fcf5ef2aSThomas Huth         case ASI_FL8_P:
1968fcf5ef2aSThomas Huth         case ASI_FL8_PL:
1969fcf5ef2aSThomas Huth         case ASI_FL16_P:
1970fcf5ef2aSThomas Huth         case ASI_FL16_PL:
1971fcf5ef2aSThomas Huth             break;
1972fcf5ef2aSThomas Huth         }
1973fcf5ef2aSThomas Huth         switch (asi) {
1974fcf5ef2aSThomas Huth         case ASI_REAL:
1975fcf5ef2aSThomas Huth         case ASI_REAL_IO:
1976fcf5ef2aSThomas Huth         case ASI_REAL_L:
1977fcf5ef2aSThomas Huth         case ASI_REAL_IO_L:
1978fcf5ef2aSThomas Huth         case ASI_N:
1979fcf5ef2aSThomas Huth         case ASI_NL:
1980fcf5ef2aSThomas Huth         case ASI_AIUP:
1981fcf5ef2aSThomas Huth         case ASI_AIUPL:
1982fcf5ef2aSThomas Huth         case ASI_AIUS:
1983fcf5ef2aSThomas Huth         case ASI_AIUSL:
1984fcf5ef2aSThomas Huth         case ASI_S:
1985fcf5ef2aSThomas Huth         case ASI_SL:
1986fcf5ef2aSThomas Huth         case ASI_P:
1987fcf5ef2aSThomas Huth         case ASI_PL:
1988fcf5ef2aSThomas Huth             type = GET_ASI_DIRECT;
1989fcf5ef2aSThomas Huth             break;
1990fcf5ef2aSThomas Huth         case ASI_TWINX_REAL:
1991fcf5ef2aSThomas Huth         case ASI_TWINX_REAL_L:
1992fcf5ef2aSThomas Huth         case ASI_TWINX_N:
1993fcf5ef2aSThomas Huth         case ASI_TWINX_NL:
1994fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP:
1995fcf5ef2aSThomas Huth         case ASI_TWINX_AIUP_L:
1996fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS:
1997fcf5ef2aSThomas Huth         case ASI_TWINX_AIUS_L:
1998fcf5ef2aSThomas Huth         case ASI_TWINX_P:
1999fcf5ef2aSThomas Huth         case ASI_TWINX_PL:
2000fcf5ef2aSThomas Huth         case ASI_TWINX_S:
2001fcf5ef2aSThomas Huth         case ASI_TWINX_SL:
2002fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS:
2003fcf5ef2aSThomas Huth         case ASI_QUAD_LDD_PHYS_L:
2004fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD:
2005fcf5ef2aSThomas Huth         case ASI_NUCLEUS_QUAD_LDD_L:
2006fcf5ef2aSThomas Huth             type = GET_ASI_DTWINX;
2007fcf5ef2aSThomas Huth             break;
2008fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_P:
2009fcf5ef2aSThomas Huth         case ASI_BLK_COMMIT_S:
2010fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_4V:
2011fcf5ef2aSThomas Huth         case ASI_BLK_AIUP_L_4V:
2012fcf5ef2aSThomas Huth         case ASI_BLK_AIUP:
2013fcf5ef2aSThomas Huth         case ASI_BLK_AIUPL:
2014fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_4V:
2015fcf5ef2aSThomas Huth         case ASI_BLK_AIUS_L_4V:
2016fcf5ef2aSThomas Huth         case ASI_BLK_AIUS:
2017fcf5ef2aSThomas Huth         case ASI_BLK_AIUSL:
2018fcf5ef2aSThomas Huth         case ASI_BLK_S:
2019fcf5ef2aSThomas Huth         case ASI_BLK_SL:
2020fcf5ef2aSThomas Huth         case ASI_BLK_P:
2021fcf5ef2aSThomas Huth         case ASI_BLK_PL:
2022fcf5ef2aSThomas Huth             type = GET_ASI_BLOCK;
2023fcf5ef2aSThomas Huth             break;
2024fcf5ef2aSThomas Huth         case ASI_FL8_S:
2025fcf5ef2aSThomas Huth         case ASI_FL8_SL:
2026fcf5ef2aSThomas Huth         case ASI_FL8_P:
2027fcf5ef2aSThomas Huth         case ASI_FL8_PL:
2028fcf5ef2aSThomas Huth             memop = MO_UB;
2029fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2030fcf5ef2aSThomas Huth             break;
2031fcf5ef2aSThomas Huth         case ASI_FL16_S:
2032fcf5ef2aSThomas Huth         case ASI_FL16_SL:
2033fcf5ef2aSThomas Huth         case ASI_FL16_P:
2034fcf5ef2aSThomas Huth         case ASI_FL16_PL:
2035fcf5ef2aSThomas Huth             memop = MO_TEUW;
2036fcf5ef2aSThomas Huth             type = GET_ASI_SHORT;
2037fcf5ef2aSThomas Huth             break;
2038fcf5ef2aSThomas Huth         }
2039fcf5ef2aSThomas Huth         /* The little-endian asis all have bit 3 set.  */
2040fcf5ef2aSThomas Huth         if (asi & 8) {
2041fcf5ef2aSThomas Huth             memop ^= MO_BSWAP;
2042fcf5ef2aSThomas Huth         }
2043fcf5ef2aSThomas Huth     }
2044fcf5ef2aSThomas Huth #endif
2045fcf5ef2aSThomas Huth 
2046fcf5ef2aSThomas Huth     return (DisasASI){ type, asi, mem_idx, memop };
2047fcf5ef2aSThomas Huth }
2048fcf5ef2aSThomas Huth 
2049fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr,
205014776ab5STony Nguyen                        int insn, MemOp memop)
2051fcf5ef2aSThomas Huth {
2052fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, memop);
2053fcf5ef2aSThomas Huth 
2054fcf5ef2aSThomas Huth     switch (da.type) {
2055fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2056fcf5ef2aSThomas Huth         break;
2057fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for ldda.  */
2058fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2059fcf5ef2aSThomas Huth         break;
2060fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2061fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2062316b6783SRichard Henderson         tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN);
2063fcf5ef2aSThomas Huth         break;
2064fcf5ef2aSThomas Huth     default:
2065fcf5ef2aSThomas Huth         {
206600ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2067316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2068fcf5ef2aSThomas Huth 
2069fcf5ef2aSThomas Huth             save_state(dc);
2070fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2071ad75a51eSRichard Henderson             gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop);
2072fcf5ef2aSThomas Huth #else
2073fcf5ef2aSThomas Huth             {
2074fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2075ad75a51eSRichard Henderson                 gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
2076fcf5ef2aSThomas Huth                 tcg_gen_trunc_i64_tl(dst, t64);
2077fcf5ef2aSThomas Huth             }
2078fcf5ef2aSThomas Huth #endif
2079fcf5ef2aSThomas Huth         }
2080fcf5ef2aSThomas Huth         break;
2081fcf5ef2aSThomas Huth     }
2082fcf5ef2aSThomas Huth }
2083fcf5ef2aSThomas Huth 
2084fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr,
208514776ab5STony Nguyen                        int insn, MemOp memop)
2086fcf5ef2aSThomas Huth {
2087fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, memop);
2088fcf5ef2aSThomas Huth 
2089fcf5ef2aSThomas Huth     switch (da.type) {
2090fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2091fcf5ef2aSThomas Huth         break;
2092fcf5ef2aSThomas Huth     case GET_ASI_DTWINX: /* Reserved for stda.  */
20933390537bSArtyom Tarasenko #ifndef TARGET_SPARC64
2094fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2095fcf5ef2aSThomas Huth         break;
20963390537bSArtyom Tarasenko #else
20973390537bSArtyom Tarasenko         if (!(dc->def->features & CPU_FEATURE_HYPV)) {
20983390537bSArtyom Tarasenko             /* Pre OpenSPARC CPUs don't have these */
20993390537bSArtyom Tarasenko             gen_exception(dc, TT_ILL_INSN);
21003390537bSArtyom Tarasenko             return;
21013390537bSArtyom Tarasenko         }
21023390537bSArtyom Tarasenko         /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions
21033390537bSArtyom Tarasenko          * are ST_BLKINIT_ ASIs */
21043390537bSArtyom Tarasenko #endif
2105fc0cd867SChen Qun         /* fall through */
2106fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2107fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2108316b6783SRichard Henderson         tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN);
2109fcf5ef2aSThomas Huth         break;
2110fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
2111fcf5ef2aSThomas Huth     case GET_ASI_BCOPY:
2112fcf5ef2aSThomas Huth         /* Copy 32 bytes from the address in SRC to ADDR.  */
2113fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 4-byte alignment, dropping
2114fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2115fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2116fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2117fcf5ef2aSThomas Huth         {
2118fcf5ef2aSThomas Huth             TCGv saddr = tcg_temp_new();
2119fcf5ef2aSThomas Huth             TCGv daddr = tcg_temp_new();
212000ab7e61SRichard Henderson             TCGv four = tcg_constant_tl(4);
2121fcf5ef2aSThomas Huth             TCGv_i32 tmp = tcg_temp_new_i32();
2122fcf5ef2aSThomas Huth             int i;
2123fcf5ef2aSThomas Huth 
2124fcf5ef2aSThomas Huth             tcg_gen_andi_tl(saddr, src, -4);
2125fcf5ef2aSThomas Huth             tcg_gen_andi_tl(daddr, addr, -4);
2126fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 4) {
2127fcf5ef2aSThomas Huth                 /* Since the loads and stores are paired, allow the
2128fcf5ef2aSThomas Huth                    copy to happen in the host endianness.  */
2129fcf5ef2aSThomas Huth                 tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL);
2130fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL);
2131fcf5ef2aSThomas Huth                 tcg_gen_add_tl(saddr, saddr, four);
2132fcf5ef2aSThomas Huth                 tcg_gen_add_tl(daddr, daddr, four);
2133fcf5ef2aSThomas Huth             }
2134fcf5ef2aSThomas Huth         }
2135fcf5ef2aSThomas Huth         break;
2136fcf5ef2aSThomas Huth #endif
2137fcf5ef2aSThomas Huth     default:
2138fcf5ef2aSThomas Huth         {
213900ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2140316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN);
2141fcf5ef2aSThomas Huth 
2142fcf5ef2aSThomas Huth             save_state(dc);
2143fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2144ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop);
2145fcf5ef2aSThomas Huth #else
2146fcf5ef2aSThomas Huth             {
2147fcf5ef2aSThomas Huth                 TCGv_i64 t64 = tcg_temp_new_i64();
2148fcf5ef2aSThomas Huth                 tcg_gen_extu_tl_i64(t64, src);
2149ad75a51eSRichard Henderson                 gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2150fcf5ef2aSThomas Huth             }
2151fcf5ef2aSThomas Huth #endif
2152fcf5ef2aSThomas Huth 
2153fcf5ef2aSThomas Huth             /* A write to a TLB register may alter page maps.  End the TB. */
2154fcf5ef2aSThomas Huth             dc->npc = DYNAMIC_PC;
2155fcf5ef2aSThomas Huth         }
2156fcf5ef2aSThomas Huth         break;
2157fcf5ef2aSThomas Huth     }
2158fcf5ef2aSThomas Huth }
2159fcf5ef2aSThomas Huth 
2160fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src,
2161fcf5ef2aSThomas Huth                          TCGv addr, int insn)
2162fcf5ef2aSThomas Huth {
2163fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_TEUL);
2164fcf5ef2aSThomas Huth 
2165fcf5ef2aSThomas Huth     switch (da.type) {
2166fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2167fcf5ef2aSThomas Huth         break;
2168fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2169fcf5ef2aSThomas Huth         gen_swap(dc, dst, src, addr, da.mem_idx, da.memop);
2170fcf5ef2aSThomas Huth         break;
2171fcf5ef2aSThomas Huth     default:
2172fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2173fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2174fcf5ef2aSThomas Huth         break;
2175fcf5ef2aSThomas Huth     }
2176fcf5ef2aSThomas Huth }
2177fcf5ef2aSThomas Huth 
2178fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv,
2179fcf5ef2aSThomas Huth                         int insn, int rd)
2180fcf5ef2aSThomas Huth {
2181fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_TEUL);
2182fcf5ef2aSThomas Huth     TCGv oldv;
2183fcf5ef2aSThomas Huth 
2184fcf5ef2aSThomas Huth     switch (da.type) {
2185fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2186fcf5ef2aSThomas Huth         return;
2187fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2188fcf5ef2aSThomas Huth         oldv = tcg_temp_new();
2189fcf5ef2aSThomas Huth         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd),
2190316b6783SRichard Henderson                                   da.mem_idx, da.memop | MO_ALIGN);
2191fcf5ef2aSThomas Huth         gen_store_gpr(dc, rd, oldv);
2192fcf5ef2aSThomas Huth         break;
2193fcf5ef2aSThomas Huth     default:
2194fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2195fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2196fcf5ef2aSThomas Huth         break;
2197fcf5ef2aSThomas Huth     }
2198fcf5ef2aSThomas Huth }
2199fcf5ef2aSThomas Huth 
2200fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn)
2201fcf5ef2aSThomas Huth {
2202fcf5ef2aSThomas Huth     DisasASI da = get_asi(dc, insn, MO_UB);
2203fcf5ef2aSThomas Huth 
2204fcf5ef2aSThomas Huth     switch (da.type) {
2205fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2206fcf5ef2aSThomas Huth         break;
2207fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2208fcf5ef2aSThomas Huth         gen_ldstub(dc, dst, addr, da.mem_idx);
2209fcf5ef2aSThomas Huth         break;
2210fcf5ef2aSThomas Huth     default:
22113db010c3SRichard Henderson         /* ??? In theory, this should be raise DAE_invalid_asi.
22123db010c3SRichard Henderson            But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1.  */
2213af00be49SEmilio G. Cota         if (tb_cflags(dc->base.tb) & CF_PARALLEL) {
2214ad75a51eSRichard Henderson             gen_helper_exit_atomic(tcg_env);
22153db010c3SRichard Henderson         } else {
221600ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
221700ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UB);
22183db010c3SRichard Henderson             TCGv_i64 s64, t64;
22193db010c3SRichard Henderson 
22203db010c3SRichard Henderson             save_state(dc);
22213db010c3SRichard Henderson             t64 = tcg_temp_new_i64();
2222ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
22233db010c3SRichard Henderson 
222400ab7e61SRichard Henderson             s64 = tcg_constant_i64(0xff);
2225ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop);
22263db010c3SRichard Henderson 
22273db010c3SRichard Henderson             tcg_gen_trunc_i64_tl(dst, t64);
22283db010c3SRichard Henderson 
22293db010c3SRichard Henderson             /* End the TB.  */
22303db010c3SRichard Henderson             dc->npc = DYNAMIC_PC;
22313db010c3SRichard Henderson         }
2232fcf5ef2aSThomas Huth         break;
2233fcf5ef2aSThomas Huth     }
2234fcf5ef2aSThomas Huth }
2235fcf5ef2aSThomas Huth #endif
2236fcf5ef2aSThomas Huth 
2237fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2238fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr,
2239fcf5ef2aSThomas Huth                         int insn, int size, int rd)
2240fcf5ef2aSThomas Huth {
2241fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ));
2242fcf5ef2aSThomas Huth     TCGv_i32 d32;
2243fcf5ef2aSThomas Huth     TCGv_i64 d64;
2244fcf5ef2aSThomas Huth 
2245fcf5ef2aSThomas Huth     switch (da.type) {
2246fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2247fcf5ef2aSThomas Huth         break;
2248fcf5ef2aSThomas Huth 
2249fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2250fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2251fcf5ef2aSThomas Huth         switch (size) {
2252fcf5ef2aSThomas Huth         case 4:
2253fcf5ef2aSThomas Huth             d32 = gen_dest_fpr_F(dc);
2254316b6783SRichard Henderson             tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN);
2255fcf5ef2aSThomas Huth             gen_store_fpr_F(dc, rd, d32);
2256fcf5ef2aSThomas Huth             break;
2257fcf5ef2aSThomas Huth         case 8:
2258fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2259fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2260fcf5ef2aSThomas Huth             break;
2261fcf5ef2aSThomas Huth         case 16:
2262fcf5ef2aSThomas Huth             d64 = tcg_temp_new_i64();
2263fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4);
2264fcf5ef2aSThomas Huth             tcg_gen_addi_tl(addr, addr, 8);
2265fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx,
2266fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2267fcf5ef2aSThomas Huth             tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2268fcf5ef2aSThomas Huth             break;
2269fcf5ef2aSThomas Huth         default:
2270fcf5ef2aSThomas Huth             g_assert_not_reached();
2271fcf5ef2aSThomas Huth         }
2272fcf5ef2aSThomas Huth         break;
2273fcf5ef2aSThomas Huth 
2274fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2275fcf5ef2aSThomas Huth         /* Valid for lddfa on aligned registers only.  */
2276fcf5ef2aSThomas Huth         if (size == 8 && (rd & 7) == 0) {
227714776ab5STony Nguyen             MemOp memop;
2278fcf5ef2aSThomas Huth             TCGv eight;
2279fcf5ef2aSThomas Huth             int i;
2280fcf5ef2aSThomas Huth 
2281fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2282fcf5ef2aSThomas Huth 
2283fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2284fcf5ef2aSThomas Huth             memop = da.memop | MO_ALIGN_64;
228500ab7e61SRichard Henderson             eight = tcg_constant_tl(8);
2286fcf5ef2aSThomas Huth             for (i = 0; ; ++i) {
2287fcf5ef2aSThomas Huth                 tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr,
2288fcf5ef2aSThomas Huth                                     da.mem_idx, memop);
2289fcf5ef2aSThomas Huth                 if (i == 7) {
2290fcf5ef2aSThomas Huth                     break;
2291fcf5ef2aSThomas Huth                 }
2292fcf5ef2aSThomas Huth                 tcg_gen_add_tl(addr, addr, eight);
2293fcf5ef2aSThomas Huth                 memop = da.memop;
2294fcf5ef2aSThomas Huth             }
2295fcf5ef2aSThomas Huth         } else {
2296fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2297fcf5ef2aSThomas Huth         }
2298fcf5ef2aSThomas Huth         break;
2299fcf5ef2aSThomas Huth 
2300fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2301fcf5ef2aSThomas Huth         /* Valid for lddfa only.  */
2302fcf5ef2aSThomas Huth         if (size == 8) {
2303fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2304316b6783SRichard Henderson             tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2305316b6783SRichard Henderson                                 da.memop | MO_ALIGN);
2306fcf5ef2aSThomas Huth         } else {
2307fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2308fcf5ef2aSThomas Huth         }
2309fcf5ef2aSThomas Huth         break;
2310fcf5ef2aSThomas Huth 
2311fcf5ef2aSThomas Huth     default:
2312fcf5ef2aSThomas Huth         {
231300ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
2314316b6783SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN);
2315fcf5ef2aSThomas Huth 
2316fcf5ef2aSThomas Huth             save_state(dc);
2317fcf5ef2aSThomas Huth             /* According to the table in the UA2011 manual, the only
2318fcf5ef2aSThomas Huth                other asis that are valid for ldfa/lddfa/ldqfa are
2319fcf5ef2aSThomas Huth                the NO_FAULT asis.  We still need a helper for these,
2320fcf5ef2aSThomas Huth                but we can just use the integer asi helper for them.  */
2321fcf5ef2aSThomas Huth             switch (size) {
2322fcf5ef2aSThomas Huth             case 4:
2323fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2324ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2325fcf5ef2aSThomas Huth                 d32 = gen_dest_fpr_F(dc);
2326fcf5ef2aSThomas Huth                 tcg_gen_extrl_i64_i32(d32, d64);
2327fcf5ef2aSThomas Huth                 gen_store_fpr_F(dc, rd, d32);
2328fcf5ef2aSThomas Huth                 break;
2329fcf5ef2aSThomas Huth             case 8:
2330ad75a51eSRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, r_asi, r_mop);
2331fcf5ef2aSThomas Huth                 break;
2332fcf5ef2aSThomas Huth             case 16:
2333fcf5ef2aSThomas Huth                 d64 = tcg_temp_new_i64();
2334ad75a51eSRichard Henderson                 gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop);
2335fcf5ef2aSThomas Huth                 tcg_gen_addi_tl(addr, addr, 8);
2336ad75a51eSRichard Henderson                 gen_helper_ld_asi(cpu_fpr[rd/2+1], tcg_env, addr, r_asi, r_mop);
2337fcf5ef2aSThomas Huth                 tcg_gen_mov_i64(cpu_fpr[rd / 2], d64);
2338fcf5ef2aSThomas Huth                 break;
2339fcf5ef2aSThomas Huth             default:
2340fcf5ef2aSThomas Huth                 g_assert_not_reached();
2341fcf5ef2aSThomas Huth             }
2342fcf5ef2aSThomas Huth         }
2343fcf5ef2aSThomas Huth         break;
2344fcf5ef2aSThomas Huth     }
2345fcf5ef2aSThomas Huth }
2346fcf5ef2aSThomas Huth 
2347fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr,
2348fcf5ef2aSThomas Huth                         int insn, int size, int rd)
2349fcf5ef2aSThomas Huth {
2350fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ));
2351fcf5ef2aSThomas Huth     TCGv_i32 d32;
2352fcf5ef2aSThomas Huth 
2353fcf5ef2aSThomas Huth     switch (da.type) {
2354fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2355fcf5ef2aSThomas Huth         break;
2356fcf5ef2aSThomas Huth 
2357fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2358fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2359fcf5ef2aSThomas Huth         switch (size) {
2360fcf5ef2aSThomas Huth         case 4:
2361fcf5ef2aSThomas Huth             d32 = gen_load_fpr_F(dc, rd);
2362316b6783SRichard Henderson             tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN);
2363fcf5ef2aSThomas Huth             break;
2364fcf5ef2aSThomas Huth         case 8:
2365fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2366fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_4);
2367fcf5ef2aSThomas Huth             break;
2368fcf5ef2aSThomas Huth         case 16:
2369fcf5ef2aSThomas Huth             /* Only 4-byte alignment required.  However, it is legal for the
2370fcf5ef2aSThomas Huth                cpu to signal the alignment fault, and the OS trap handler is
2371fcf5ef2aSThomas Huth                required to fix it up.  Requiring 16-byte alignment here avoids
2372fcf5ef2aSThomas Huth                having to probe the second page before performing the first
2373fcf5ef2aSThomas Huth                write.  */
2374fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2375fcf5ef2aSThomas Huth                                 da.memop | MO_ALIGN_16);
2376fcf5ef2aSThomas Huth             tcg_gen_addi_tl(addr, addr, 8);
2377fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop);
2378fcf5ef2aSThomas Huth             break;
2379fcf5ef2aSThomas Huth         default:
2380fcf5ef2aSThomas Huth             g_assert_not_reached();
2381fcf5ef2aSThomas Huth         }
2382fcf5ef2aSThomas Huth         break;
2383fcf5ef2aSThomas Huth 
2384fcf5ef2aSThomas Huth     case GET_ASI_BLOCK:
2385fcf5ef2aSThomas Huth         /* Valid for stdfa on aligned registers only.  */
2386fcf5ef2aSThomas Huth         if (size == 8 && (rd & 7) == 0) {
238714776ab5STony Nguyen             MemOp memop;
2388fcf5ef2aSThomas Huth             TCGv eight;
2389fcf5ef2aSThomas Huth             int i;
2390fcf5ef2aSThomas Huth 
2391fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2392fcf5ef2aSThomas Huth 
2393fcf5ef2aSThomas Huth             /* The first operation checks required alignment.  */
2394fcf5ef2aSThomas Huth             memop = da.memop | MO_ALIGN_64;
239500ab7e61SRichard Henderson             eight = tcg_constant_tl(8);
2396fcf5ef2aSThomas Huth             for (i = 0; ; ++i) {
2397fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr,
2398fcf5ef2aSThomas Huth                                     da.mem_idx, memop);
2399fcf5ef2aSThomas Huth                 if (i == 7) {
2400fcf5ef2aSThomas Huth                     break;
2401fcf5ef2aSThomas Huth                 }
2402fcf5ef2aSThomas Huth                 tcg_gen_add_tl(addr, addr, eight);
2403fcf5ef2aSThomas Huth                 memop = da.memop;
2404fcf5ef2aSThomas Huth             }
2405fcf5ef2aSThomas Huth         } else {
2406fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2407fcf5ef2aSThomas Huth         }
2408fcf5ef2aSThomas Huth         break;
2409fcf5ef2aSThomas Huth 
2410fcf5ef2aSThomas Huth     case GET_ASI_SHORT:
2411fcf5ef2aSThomas Huth         /* Valid for stdfa only.  */
2412fcf5ef2aSThomas Huth         if (size == 8) {
2413fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2414316b6783SRichard Henderson             tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx,
2415316b6783SRichard Henderson                                 da.memop | MO_ALIGN);
2416fcf5ef2aSThomas Huth         } else {
2417fcf5ef2aSThomas Huth             gen_exception(dc, TT_ILL_INSN);
2418fcf5ef2aSThomas Huth         }
2419fcf5ef2aSThomas Huth         break;
2420fcf5ef2aSThomas Huth 
2421fcf5ef2aSThomas Huth     default:
2422fcf5ef2aSThomas Huth         /* According to the table in the UA2011 manual, the only
2423fcf5ef2aSThomas Huth            other asis that are valid for ldfa/lddfa/ldqfa are
2424fcf5ef2aSThomas Huth            the PST* asis, which aren't currently handled.  */
2425fcf5ef2aSThomas Huth         gen_exception(dc, TT_ILL_INSN);
2426fcf5ef2aSThomas Huth         break;
2427fcf5ef2aSThomas Huth     }
2428fcf5ef2aSThomas Huth }
2429fcf5ef2aSThomas Huth 
2430fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd)
2431fcf5ef2aSThomas Huth {
2432fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2433fcf5ef2aSThomas Huth     TCGv_i64 hi = gen_dest_gpr(dc, rd);
2434fcf5ef2aSThomas Huth     TCGv_i64 lo = gen_dest_gpr(dc, rd + 1);
2435fcf5ef2aSThomas Huth 
2436fcf5ef2aSThomas Huth     switch (da.type) {
2437fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2438fcf5ef2aSThomas Huth         return;
2439fcf5ef2aSThomas Huth 
2440fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2441fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2442fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16);
2443fcf5ef2aSThomas Huth         tcg_gen_addi_tl(addr, addr, 8);
2444fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop);
2445fcf5ef2aSThomas Huth         break;
2446fcf5ef2aSThomas Huth 
2447fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2448fcf5ef2aSThomas Huth         {
2449fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2450fcf5ef2aSThomas Huth 
2451fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2452316b6783SRichard Henderson             tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN);
2453fcf5ef2aSThomas Huth 
2454fcf5ef2aSThomas Huth             /* Note that LE ldda acts as if each 32-bit register
2455fcf5ef2aSThomas Huth                result is byte swapped.  Having just performed one
2456fcf5ef2aSThomas Huth                64-bit bswap, we need now to swap the writebacks.  */
2457fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2458fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(lo, hi, tmp);
2459fcf5ef2aSThomas Huth             } else {
2460fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(hi, lo, tmp);
2461fcf5ef2aSThomas Huth             }
2462fcf5ef2aSThomas Huth         }
2463fcf5ef2aSThomas Huth         break;
2464fcf5ef2aSThomas Huth 
2465fcf5ef2aSThomas Huth     default:
2466fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2467fcf5ef2aSThomas Huth            for ldda, and this should raise DAE_invalid_asi.  However,
2468fcf5ef2aSThomas Huth            real hardware allows others.  This can be seen with e.g.
2469fcf5ef2aSThomas Huth            FreeBSD 10.3 wrt ASI_IC_TAG.  */
2470fcf5ef2aSThomas Huth         {
247100ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
247200ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop);
2473fcf5ef2aSThomas Huth             TCGv_i64 tmp = tcg_temp_new_i64();
2474fcf5ef2aSThomas Huth 
2475fcf5ef2aSThomas Huth             save_state(dc);
2476ad75a51eSRichard Henderson             gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop);
2477fcf5ef2aSThomas Huth 
2478fcf5ef2aSThomas Huth             /* See above.  */
2479fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2480fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(lo, hi, tmp);
2481fcf5ef2aSThomas Huth             } else {
2482fcf5ef2aSThomas Huth                 tcg_gen_extr32_i64(hi, lo, tmp);
2483fcf5ef2aSThomas Huth             }
2484fcf5ef2aSThomas Huth         }
2485fcf5ef2aSThomas Huth         break;
2486fcf5ef2aSThomas Huth     }
2487fcf5ef2aSThomas Huth 
2488fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2489fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd + 1, lo);
2490fcf5ef2aSThomas Huth }
2491fcf5ef2aSThomas Huth 
2492fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr,
2493fcf5ef2aSThomas Huth                          int insn, int rd)
2494fcf5ef2aSThomas Huth {
2495fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2496fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2497fcf5ef2aSThomas Huth 
2498fcf5ef2aSThomas Huth     switch (da.type) {
2499fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2500fcf5ef2aSThomas Huth         break;
2501fcf5ef2aSThomas Huth 
2502fcf5ef2aSThomas Huth     case GET_ASI_DTWINX:
2503fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2504fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16);
2505fcf5ef2aSThomas Huth         tcg_gen_addi_tl(addr, addr, 8);
2506fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop);
2507fcf5ef2aSThomas Huth         break;
2508fcf5ef2aSThomas Huth 
2509fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2510fcf5ef2aSThomas Huth         {
2511fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2512fcf5ef2aSThomas Huth 
2513fcf5ef2aSThomas Huth             /* Note that LE stda acts as if each 32-bit register result is
2514fcf5ef2aSThomas Huth                byte swapped.  We will perform one 64-bit LE store, so now
2515fcf5ef2aSThomas Huth                we must swap the order of the construction.  */
2516fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2517fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, lo, hi);
2518fcf5ef2aSThomas Huth             } else {
2519fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, hi, lo);
2520fcf5ef2aSThomas Huth             }
2521fcf5ef2aSThomas Huth             gen_address_mask(dc, addr);
2522316b6783SRichard Henderson             tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2523fcf5ef2aSThomas Huth         }
2524fcf5ef2aSThomas Huth         break;
2525fcf5ef2aSThomas Huth 
2526fcf5ef2aSThomas Huth     default:
2527fcf5ef2aSThomas Huth         /* ??? In theory we've handled all of the ASIs that are valid
2528fcf5ef2aSThomas Huth            for stda, and this should raise DAE_invalid_asi.  */
2529fcf5ef2aSThomas Huth         {
253000ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
253100ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(da.memop);
2532fcf5ef2aSThomas Huth             TCGv_i64 t64 = tcg_temp_new_i64();
2533fcf5ef2aSThomas Huth 
2534fcf5ef2aSThomas Huth             /* See above.  */
2535fcf5ef2aSThomas Huth             if ((da.memop & MO_BSWAP) == MO_TE) {
2536fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, lo, hi);
2537fcf5ef2aSThomas Huth             } else {
2538fcf5ef2aSThomas Huth                 tcg_gen_concat32_i64(t64, hi, lo);
2539fcf5ef2aSThomas Huth             }
2540fcf5ef2aSThomas Huth 
2541fcf5ef2aSThomas Huth             save_state(dc);
2542ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2543fcf5ef2aSThomas Huth         }
2544fcf5ef2aSThomas Huth         break;
2545fcf5ef2aSThomas Huth     }
2546fcf5ef2aSThomas Huth }
2547fcf5ef2aSThomas Huth 
2548fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv,
2549fcf5ef2aSThomas Huth                          int insn, int rd)
2550fcf5ef2aSThomas Huth {
2551fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2552fcf5ef2aSThomas Huth     TCGv oldv;
2553fcf5ef2aSThomas Huth 
2554fcf5ef2aSThomas Huth     switch (da.type) {
2555fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2556fcf5ef2aSThomas Huth         return;
2557fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2558fcf5ef2aSThomas Huth         oldv = tcg_temp_new();
2559fcf5ef2aSThomas Huth         tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd),
2560316b6783SRichard Henderson                                   da.mem_idx, da.memop | MO_ALIGN);
2561fcf5ef2aSThomas Huth         gen_store_gpr(dc, rd, oldv);
2562fcf5ef2aSThomas Huth         break;
2563fcf5ef2aSThomas Huth     default:
2564fcf5ef2aSThomas Huth         /* ??? Should be DAE_invalid_asi.  */
2565fcf5ef2aSThomas Huth         gen_exception(dc, TT_DATA_ACCESS);
2566fcf5ef2aSThomas Huth         break;
2567fcf5ef2aSThomas Huth     }
2568fcf5ef2aSThomas Huth }
2569fcf5ef2aSThomas Huth 
2570fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY)
2571fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd)
2572fcf5ef2aSThomas Huth {
2573fcf5ef2aSThomas Huth     /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12,
2574fcf5ef2aSThomas Huth        whereby "rd + 1" elicits "error: array subscript is above array".
2575fcf5ef2aSThomas Huth        Since we have already asserted that rd is even, the semantics
2576fcf5ef2aSThomas Huth        are unchanged.  */
2577fcf5ef2aSThomas Huth     TCGv lo = gen_dest_gpr(dc, rd | 1);
2578fcf5ef2aSThomas Huth     TCGv hi = gen_dest_gpr(dc, rd);
2579fcf5ef2aSThomas Huth     TCGv_i64 t64 = tcg_temp_new_i64();
2580fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2581fcf5ef2aSThomas Huth 
2582fcf5ef2aSThomas Huth     switch (da.type) {
2583fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2584fcf5ef2aSThomas Huth         return;
2585fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2586fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2587316b6783SRichard Henderson         tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2588fcf5ef2aSThomas Huth         break;
2589fcf5ef2aSThomas Huth     default:
2590fcf5ef2aSThomas Huth         {
259100ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
259200ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UQ);
2593fcf5ef2aSThomas Huth 
2594fcf5ef2aSThomas Huth             save_state(dc);
2595ad75a51eSRichard Henderson             gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop);
2596fcf5ef2aSThomas Huth         }
2597fcf5ef2aSThomas Huth         break;
2598fcf5ef2aSThomas Huth     }
2599fcf5ef2aSThomas Huth 
2600fcf5ef2aSThomas Huth     tcg_gen_extr_i64_i32(lo, hi, t64);
2601fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd | 1, lo);
2602fcf5ef2aSThomas Huth     gen_store_gpr(dc, rd, hi);
2603fcf5ef2aSThomas Huth }
2604fcf5ef2aSThomas Huth 
2605fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr,
2606fcf5ef2aSThomas Huth                          int insn, int rd)
2607fcf5ef2aSThomas Huth {
2608fc313c64SFrédéric Pétrot     DisasASI da = get_asi(dc, insn, MO_TEUQ);
2609fcf5ef2aSThomas Huth     TCGv lo = gen_load_gpr(dc, rd + 1);
2610fcf5ef2aSThomas Huth     TCGv_i64 t64 = tcg_temp_new_i64();
2611fcf5ef2aSThomas Huth 
2612fcf5ef2aSThomas Huth     tcg_gen_concat_tl_i64(t64, lo, hi);
2613fcf5ef2aSThomas Huth 
2614fcf5ef2aSThomas Huth     switch (da.type) {
2615fcf5ef2aSThomas Huth     case GET_ASI_EXCP:
2616fcf5ef2aSThomas Huth         break;
2617fcf5ef2aSThomas Huth     case GET_ASI_DIRECT:
2618fcf5ef2aSThomas Huth         gen_address_mask(dc, addr);
2619316b6783SRichard Henderson         tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN);
2620fcf5ef2aSThomas Huth         break;
2621fcf5ef2aSThomas Huth     case GET_ASI_BFILL:
2622fcf5ef2aSThomas Huth         /* Store 32 bytes of T64 to ADDR.  */
2623fcf5ef2aSThomas Huth         /* ??? The original qemu code suggests 8-byte alignment, dropping
2624fcf5ef2aSThomas Huth            the low bits, but the only place I can see this used is in the
2625fcf5ef2aSThomas Huth            Linux kernel with 32 byte alignment, which would make more sense
2626fcf5ef2aSThomas Huth            as a cacheline-style operation.  */
2627fcf5ef2aSThomas Huth         {
2628fcf5ef2aSThomas Huth             TCGv d_addr = tcg_temp_new();
262900ab7e61SRichard Henderson             TCGv eight = tcg_constant_tl(8);
2630fcf5ef2aSThomas Huth             int i;
2631fcf5ef2aSThomas Huth 
2632fcf5ef2aSThomas Huth             tcg_gen_andi_tl(d_addr, addr, -8);
2633fcf5ef2aSThomas Huth             for (i = 0; i < 32; i += 8) {
2634fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop);
2635fcf5ef2aSThomas Huth                 tcg_gen_add_tl(d_addr, d_addr, eight);
2636fcf5ef2aSThomas Huth             }
2637fcf5ef2aSThomas Huth         }
2638fcf5ef2aSThomas Huth         break;
2639fcf5ef2aSThomas Huth     default:
2640fcf5ef2aSThomas Huth         {
264100ab7e61SRichard Henderson             TCGv_i32 r_asi = tcg_constant_i32(da.asi);
264200ab7e61SRichard Henderson             TCGv_i32 r_mop = tcg_constant_i32(MO_UQ);
2643fcf5ef2aSThomas Huth 
2644fcf5ef2aSThomas Huth             save_state(dc);
2645ad75a51eSRichard Henderson             gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop);
2646fcf5ef2aSThomas Huth         }
2647fcf5ef2aSThomas Huth         break;
2648fcf5ef2aSThomas Huth     }
2649fcf5ef2aSThomas Huth }
2650fcf5ef2aSThomas Huth #endif
2651fcf5ef2aSThomas Huth 
2652fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn)
2653fcf5ef2aSThomas Huth {
2654fcf5ef2aSThomas Huth     unsigned int rs1 = GET_FIELD(insn, 13, 17);
2655fcf5ef2aSThomas Huth     return gen_load_gpr(dc, rs1);
2656fcf5ef2aSThomas Huth }
2657fcf5ef2aSThomas Huth 
2658fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn)
2659fcf5ef2aSThomas Huth {
2660fcf5ef2aSThomas Huth     if (IS_IMM) { /* immediate */
2661fcf5ef2aSThomas Huth         target_long simm = GET_FIELDs(insn, 19, 31);
266252123f14SRichard Henderson         TCGv t = tcg_temp_new();
2663fcf5ef2aSThomas Huth         tcg_gen_movi_tl(t, simm);
2664fcf5ef2aSThomas Huth         return t;
2665fcf5ef2aSThomas Huth     } else {      /* register */
2666fcf5ef2aSThomas Huth         unsigned int rs2 = GET_FIELD(insn, 27, 31);
2667fcf5ef2aSThomas Huth         return gen_load_gpr(dc, rs2);
2668fcf5ef2aSThomas Huth     }
2669fcf5ef2aSThomas Huth }
2670fcf5ef2aSThomas Huth 
2671fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
2672fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2673fcf5ef2aSThomas Huth {
2674fcf5ef2aSThomas Huth     TCGv_i32 c32, zero, dst, s1, s2;
2675fcf5ef2aSThomas Huth 
2676fcf5ef2aSThomas Huth     /* We have two choices here: extend the 32 bit data and use movcond_i64,
2677fcf5ef2aSThomas Huth        or fold the comparison down to 32 bits and use movcond_i32.  Choose
2678fcf5ef2aSThomas Huth        the later.  */
2679fcf5ef2aSThomas Huth     c32 = tcg_temp_new_i32();
2680fcf5ef2aSThomas Huth     if (cmp->is_bool) {
2681fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, cmp->c1);
2682fcf5ef2aSThomas Huth     } else {
2683fcf5ef2aSThomas Huth         TCGv_i64 c64 = tcg_temp_new_i64();
2684fcf5ef2aSThomas Huth         tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2);
2685fcf5ef2aSThomas Huth         tcg_gen_extrl_i64_i32(c32, c64);
2686fcf5ef2aSThomas Huth     }
2687fcf5ef2aSThomas Huth 
2688fcf5ef2aSThomas Huth     s1 = gen_load_fpr_F(dc, rs);
2689fcf5ef2aSThomas Huth     s2 = gen_load_fpr_F(dc, rd);
2690fcf5ef2aSThomas Huth     dst = gen_dest_fpr_F(dc);
269100ab7e61SRichard Henderson     zero = tcg_constant_i32(0);
2692fcf5ef2aSThomas Huth 
2693fcf5ef2aSThomas Huth     tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2);
2694fcf5ef2aSThomas Huth 
2695fcf5ef2aSThomas Huth     gen_store_fpr_F(dc, rd, dst);
2696fcf5ef2aSThomas Huth }
2697fcf5ef2aSThomas Huth 
2698fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2699fcf5ef2aSThomas Huth {
2700fcf5ef2aSThomas Huth     TCGv_i64 dst = gen_dest_fpr_D(dc, rd);
2701fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2,
2702fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rs),
2703fcf5ef2aSThomas Huth                         gen_load_fpr_D(dc, rd));
2704fcf5ef2aSThomas Huth     gen_store_fpr_D(dc, rd, dst);
2705fcf5ef2aSThomas Huth }
2706fcf5ef2aSThomas Huth 
2707fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs)
2708fcf5ef2aSThomas Huth {
2709fcf5ef2aSThomas Huth     int qd = QFPREG(rd);
2710fcf5ef2aSThomas Huth     int qs = QFPREG(rs);
2711fcf5ef2aSThomas Huth 
2712fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2,
2713fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2], cpu_fpr[qd / 2]);
2714fcf5ef2aSThomas Huth     tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2,
2715fcf5ef2aSThomas Huth                         cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]);
2716fcf5ef2aSThomas Huth 
2717fcf5ef2aSThomas Huth     gen_update_fprs_dirty(dc, qd);
2718fcf5ef2aSThomas Huth }
2719fcf5ef2aSThomas Huth 
27205d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr)
2721fcf5ef2aSThomas Huth {
2722fcf5ef2aSThomas Huth     TCGv_i32 r_tl = tcg_temp_new_i32();
2723fcf5ef2aSThomas Huth 
2724fcf5ef2aSThomas Huth     /* load env->tl into r_tl */
2725ad75a51eSRichard Henderson     tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl));
2726fcf5ef2aSThomas Huth 
2727fcf5ef2aSThomas Huth     /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */
2728fcf5ef2aSThomas Huth     tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK);
2729fcf5ef2aSThomas Huth 
2730fcf5ef2aSThomas Huth     /* calculate offset to current trap state from env->ts, reuse r_tl */
2731fcf5ef2aSThomas Huth     tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state));
2732ad75a51eSRichard Henderson     tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts));
2733fcf5ef2aSThomas Huth 
2734fcf5ef2aSThomas Huth     /* tsptr = env->ts[env->tl & MAXTL_MASK] */
2735fcf5ef2aSThomas Huth     {
2736fcf5ef2aSThomas Huth         TCGv_ptr r_tl_tmp = tcg_temp_new_ptr();
2737fcf5ef2aSThomas Huth         tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl);
2738fcf5ef2aSThomas Huth         tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp);
2739fcf5ef2aSThomas Huth     }
2740fcf5ef2aSThomas Huth }
2741fcf5ef2aSThomas Huth 
2742fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2,
2743fcf5ef2aSThomas Huth                      int width, bool cc, bool left)
2744fcf5ef2aSThomas Huth {
2745905a83deSRichard Henderson     TCGv lo1, lo2;
2746fcf5ef2aSThomas Huth     uint64_t amask, tabl, tabr;
2747fcf5ef2aSThomas Huth     int shift, imask, omask;
2748fcf5ef2aSThomas Huth 
2749fcf5ef2aSThomas Huth     if (cc) {
2750fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src, s1);
2751fcf5ef2aSThomas Huth         tcg_gen_mov_tl(cpu_cc_src2, s2);
2752fcf5ef2aSThomas Huth         tcg_gen_sub_tl(cpu_cc_dst, s1, s2);
2753fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
2754fcf5ef2aSThomas Huth         dc->cc_op = CC_OP_SUB;
2755fcf5ef2aSThomas Huth     }
2756fcf5ef2aSThomas Huth 
2757fcf5ef2aSThomas Huth     /* Theory of operation: there are two tables, left and right (not to
2758fcf5ef2aSThomas Huth        be confused with the left and right versions of the opcode).  These
2759fcf5ef2aSThomas Huth        are indexed by the low 3 bits of the inputs.  To make things "easy",
2760fcf5ef2aSThomas Huth        these tables are loaded into two constants, TABL and TABR below.
2761fcf5ef2aSThomas Huth        The operation index = (input & imask) << shift calculates the index
2762fcf5ef2aSThomas Huth        into the constant, while val = (table >> index) & omask calculates
2763fcf5ef2aSThomas Huth        the value we're looking for.  */
2764fcf5ef2aSThomas Huth     switch (width) {
2765fcf5ef2aSThomas Huth     case 8:
2766fcf5ef2aSThomas Huth         imask = 0x7;
2767fcf5ef2aSThomas Huth         shift = 3;
2768fcf5ef2aSThomas Huth         omask = 0xff;
2769fcf5ef2aSThomas Huth         if (left) {
2770fcf5ef2aSThomas Huth             tabl = 0x80c0e0f0f8fcfeffULL;
2771fcf5ef2aSThomas Huth             tabr = 0xff7f3f1f0f070301ULL;
2772fcf5ef2aSThomas Huth         } else {
2773fcf5ef2aSThomas Huth             tabl = 0x0103070f1f3f7fffULL;
2774fcf5ef2aSThomas Huth             tabr = 0xfffefcf8f0e0c080ULL;
2775fcf5ef2aSThomas Huth         }
2776fcf5ef2aSThomas Huth         break;
2777fcf5ef2aSThomas Huth     case 16:
2778fcf5ef2aSThomas Huth         imask = 0x6;
2779fcf5ef2aSThomas Huth         shift = 1;
2780fcf5ef2aSThomas Huth         omask = 0xf;
2781fcf5ef2aSThomas Huth         if (left) {
2782fcf5ef2aSThomas Huth             tabl = 0x8cef;
2783fcf5ef2aSThomas Huth             tabr = 0xf731;
2784fcf5ef2aSThomas Huth         } else {
2785fcf5ef2aSThomas Huth             tabl = 0x137f;
2786fcf5ef2aSThomas Huth             tabr = 0xfec8;
2787fcf5ef2aSThomas Huth         }
2788fcf5ef2aSThomas Huth         break;
2789fcf5ef2aSThomas Huth     case 32:
2790fcf5ef2aSThomas Huth         imask = 0x4;
2791fcf5ef2aSThomas Huth         shift = 0;
2792fcf5ef2aSThomas Huth         omask = 0x3;
2793fcf5ef2aSThomas Huth         if (left) {
2794fcf5ef2aSThomas Huth             tabl = (2 << 2) | 3;
2795fcf5ef2aSThomas Huth             tabr = (3 << 2) | 1;
2796fcf5ef2aSThomas Huth         } else {
2797fcf5ef2aSThomas Huth             tabl = (1 << 2) | 3;
2798fcf5ef2aSThomas Huth             tabr = (3 << 2) | 2;
2799fcf5ef2aSThomas Huth         }
2800fcf5ef2aSThomas Huth         break;
2801fcf5ef2aSThomas Huth     default:
2802fcf5ef2aSThomas Huth         abort();
2803fcf5ef2aSThomas Huth     }
2804fcf5ef2aSThomas Huth 
2805fcf5ef2aSThomas Huth     lo1 = tcg_temp_new();
2806fcf5ef2aSThomas Huth     lo2 = tcg_temp_new();
2807fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo1, s1, imask);
2808fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo2, s2, imask);
2809fcf5ef2aSThomas Huth     tcg_gen_shli_tl(lo1, lo1, shift);
2810fcf5ef2aSThomas Huth     tcg_gen_shli_tl(lo2, lo2, shift);
2811fcf5ef2aSThomas Huth 
2812905a83deSRichard Henderson     tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1);
2813905a83deSRichard Henderson     tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2);
2814e3ebbadeSRichard Henderson     tcg_gen_andi_tl(lo1, lo1, omask);
2815fcf5ef2aSThomas Huth     tcg_gen_andi_tl(lo2, lo2, omask);
2816fcf5ef2aSThomas Huth 
2817fcf5ef2aSThomas Huth     amask = -8;
2818fcf5ef2aSThomas Huth     if (AM_CHECK(dc)) {
2819fcf5ef2aSThomas Huth         amask &= 0xffffffffULL;
2820fcf5ef2aSThomas Huth     }
2821fcf5ef2aSThomas Huth     tcg_gen_andi_tl(s1, s1, amask);
2822fcf5ef2aSThomas Huth     tcg_gen_andi_tl(s2, s2, amask);
2823fcf5ef2aSThomas Huth 
2824e3ebbadeSRichard Henderson     /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */
2825e3ebbadeSRichard Henderson     tcg_gen_and_tl(lo2, lo2, lo1);
2826e3ebbadeSRichard Henderson     tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2);
2827fcf5ef2aSThomas Huth }
2828fcf5ef2aSThomas Huth 
2829fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left)
2830fcf5ef2aSThomas Huth {
2831fcf5ef2aSThomas Huth     TCGv tmp = tcg_temp_new();
2832fcf5ef2aSThomas Huth 
2833fcf5ef2aSThomas Huth     tcg_gen_add_tl(tmp, s1, s2);
2834fcf5ef2aSThomas Huth     tcg_gen_andi_tl(dst, tmp, -8);
2835fcf5ef2aSThomas Huth     if (left) {
2836fcf5ef2aSThomas Huth         tcg_gen_neg_tl(tmp, tmp);
2837fcf5ef2aSThomas Huth     }
2838fcf5ef2aSThomas Huth     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3);
2839fcf5ef2aSThomas Huth }
2840fcf5ef2aSThomas Huth 
2841fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2)
2842fcf5ef2aSThomas Huth {
2843fcf5ef2aSThomas Huth     TCGv t1, t2, shift;
2844fcf5ef2aSThomas Huth 
2845fcf5ef2aSThomas Huth     t1 = tcg_temp_new();
2846fcf5ef2aSThomas Huth     t2 = tcg_temp_new();
2847fcf5ef2aSThomas Huth     shift = tcg_temp_new();
2848fcf5ef2aSThomas Huth 
2849fcf5ef2aSThomas Huth     tcg_gen_andi_tl(shift, gsr, 7);
2850fcf5ef2aSThomas Huth     tcg_gen_shli_tl(shift, shift, 3);
2851fcf5ef2aSThomas Huth     tcg_gen_shl_tl(t1, s1, shift);
2852fcf5ef2aSThomas Huth 
2853fcf5ef2aSThomas Huth     /* A shift of 64 does not produce 0 in TCG.  Divide this into a
2854fcf5ef2aSThomas Huth        shift of (up to 63) followed by a constant shift of 1.  */
2855fcf5ef2aSThomas Huth     tcg_gen_xori_tl(shift, shift, 63);
2856fcf5ef2aSThomas Huth     tcg_gen_shr_tl(t2, s2, shift);
2857fcf5ef2aSThomas Huth     tcg_gen_shri_tl(t2, t2, 1);
2858fcf5ef2aSThomas Huth 
2859fcf5ef2aSThomas Huth     tcg_gen_or_tl(dst, t1, t2);
2860fcf5ef2aSThomas Huth }
2861fcf5ef2aSThomas Huth #endif
2862fcf5ef2aSThomas Huth 
2863878cc677SRichard Henderson /* Include the auto-generated decoder.  */
2864878cc677SRichard Henderson #include "decode-insns.c.inc"
2865878cc677SRichard Henderson 
2866878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \
2867878cc677SRichard Henderson     static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \
2868878cc677SRichard Henderson     { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); }
2869878cc677SRichard Henderson 
2870878cc677SRichard Henderson #define avail_ALL(C)      true
2871878cc677SRichard Henderson #ifdef TARGET_SPARC64
2872878cc677SRichard Henderson # define avail_32(C)      false
2873af25071cSRichard Henderson # define avail_ASR17(C)   false
2874*0faef01bSRichard Henderson # define avail_POWERDOWN(C) false
2875878cc677SRichard Henderson # define avail_64(C)      true
28765d617bfbSRichard Henderson # define avail_GL(C)      ((C)->def->features & CPU_FEATURE_GL)
2877af25071cSRichard Henderson # define avail_HYPV(C)    ((C)->def->features & CPU_FEATURE_HYPV)
2878878cc677SRichard Henderson #else
2879878cc677SRichard Henderson # define avail_32(C)      true
2880af25071cSRichard Henderson # define avail_ASR17(C)   ((C)->def->features & CPU_FEATURE_ASR17)
2881*0faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN)
2882878cc677SRichard Henderson # define avail_64(C)      false
28835d617bfbSRichard Henderson # define avail_GL(C)      false
2884af25071cSRichard Henderson # define avail_HYPV(C)    false
2885878cc677SRichard Henderson #endif
2886878cc677SRichard Henderson 
2887878cc677SRichard Henderson /* Default case for non jump instructions. */
2888878cc677SRichard Henderson static bool advance_pc(DisasContext *dc)
2889878cc677SRichard Henderson {
2890878cc677SRichard Henderson     if (dc->npc & 3) {
2891878cc677SRichard Henderson         switch (dc->npc) {
2892878cc677SRichard Henderson         case DYNAMIC_PC:
2893878cc677SRichard Henderson         case DYNAMIC_PC_LOOKUP:
2894878cc677SRichard Henderson             dc->pc = dc->npc;
2895878cc677SRichard Henderson             gen_op_next_insn();
2896878cc677SRichard Henderson             break;
2897878cc677SRichard Henderson         case JUMP_PC:
2898878cc677SRichard Henderson             /* we can do a static jump */
2899878cc677SRichard Henderson             gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond);
2900878cc677SRichard Henderson             dc->base.is_jmp = DISAS_NORETURN;
2901878cc677SRichard Henderson             break;
2902878cc677SRichard Henderson         default:
2903878cc677SRichard Henderson             g_assert_not_reached();
2904878cc677SRichard Henderson         }
2905878cc677SRichard Henderson     } else {
2906878cc677SRichard Henderson         dc->pc = dc->npc;
2907878cc677SRichard Henderson         dc->npc = dc->npc + 4;
2908878cc677SRichard Henderson     }
2909878cc677SRichard Henderson     return true;
2910878cc677SRichard Henderson }
2911878cc677SRichard Henderson 
29126d2a0768SRichard Henderson /*
29136d2a0768SRichard Henderson  * Major opcodes 00 and 01 -- branches, call, and sethi
29146d2a0768SRichard Henderson  */
29156d2a0768SRichard Henderson 
2916276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul)
2917276567aaSRichard Henderson {
2918276567aaSRichard Henderson     if (annul) {
2919276567aaSRichard Henderson         dc->pc = dc->npc + 4;
2920276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2921276567aaSRichard Henderson     } else {
2922276567aaSRichard Henderson         dc->pc = dc->npc;
2923276567aaSRichard Henderson         dc->npc = dc->pc + 4;
2924276567aaSRichard Henderson     }
2925276567aaSRichard Henderson     return true;
2926276567aaSRichard Henderson }
2927276567aaSRichard Henderson 
2928276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul,
2929276567aaSRichard Henderson                                        target_ulong dest)
2930276567aaSRichard Henderson {
2931276567aaSRichard Henderson     if (annul) {
2932276567aaSRichard Henderson         dc->pc = dest;
2933276567aaSRichard Henderson         dc->npc = dest + 4;
2934276567aaSRichard Henderson     } else {
2935276567aaSRichard Henderson         dc->pc = dc->npc;
2936276567aaSRichard Henderson         dc->npc = dest;
2937276567aaSRichard Henderson         tcg_gen_mov_tl(cpu_pc, cpu_npc);
2938276567aaSRichard Henderson     }
2939276567aaSRichard Henderson     return true;
2940276567aaSRichard Henderson }
2941276567aaSRichard Henderson 
29429d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp,
29439d4e2bc7SRichard Henderson                               bool annul, target_ulong dest)
2944276567aaSRichard Henderson {
29456b3e4cc6SRichard Henderson     target_ulong npc = dc->npc;
29466b3e4cc6SRichard Henderson 
2947276567aaSRichard Henderson     if (annul) {
29486b3e4cc6SRichard Henderson         TCGLabel *l1 = gen_new_label();
29496b3e4cc6SRichard Henderson 
29509d4e2bc7SRichard Henderson         tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1);
29516b3e4cc6SRichard Henderson         gen_goto_tb(dc, 0, npc, dest);
29526b3e4cc6SRichard Henderson         gen_set_label(l1);
29536b3e4cc6SRichard Henderson         gen_goto_tb(dc, 1, npc + 4, npc + 8);
29546b3e4cc6SRichard Henderson 
29556b3e4cc6SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
2956276567aaSRichard Henderson     } else {
29576b3e4cc6SRichard Henderson         if (npc & 3) {
29586b3e4cc6SRichard Henderson             switch (npc) {
29596b3e4cc6SRichard Henderson             case DYNAMIC_PC:
29606b3e4cc6SRichard Henderson             case DYNAMIC_PC_LOOKUP:
29616b3e4cc6SRichard Henderson                 tcg_gen_mov_tl(cpu_pc, cpu_npc);
29626b3e4cc6SRichard Henderson                 tcg_gen_addi_tl(cpu_npc, cpu_npc, 4);
29639d4e2bc7SRichard Henderson                 tcg_gen_movcond_tl(cmp->cond, cpu_npc,
29649d4e2bc7SRichard Henderson                                    cmp->c1, cmp->c2,
29656b3e4cc6SRichard Henderson                                    tcg_constant_tl(dest), cpu_npc);
29666b3e4cc6SRichard Henderson                 dc->pc = npc;
29676b3e4cc6SRichard Henderson                 break;
29686b3e4cc6SRichard Henderson             default:
29696b3e4cc6SRichard Henderson                 g_assert_not_reached();
29706b3e4cc6SRichard Henderson             }
29716b3e4cc6SRichard Henderson         } else {
29726b3e4cc6SRichard Henderson             dc->pc = npc;
29736b3e4cc6SRichard Henderson             dc->jump_pc[0] = dest;
29746b3e4cc6SRichard Henderson             dc->jump_pc[1] = npc + 4;
29756b3e4cc6SRichard Henderson             dc->npc = JUMP_PC;
29769d4e2bc7SRichard Henderson             if (cmp->is_bool) {
29779d4e2bc7SRichard Henderson                 tcg_gen_mov_tl(cpu_cond, cmp->c1);
29789d4e2bc7SRichard Henderson             } else {
29799d4e2bc7SRichard Henderson                 tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2);
29809d4e2bc7SRichard Henderson             }
29816b3e4cc6SRichard Henderson         }
2982276567aaSRichard Henderson     }
2983276567aaSRichard Henderson     return true;
2984276567aaSRichard Henderson }
2985276567aaSRichard Henderson 
2986af25071cSRichard Henderson static bool raise_priv(DisasContext *dc)
2987af25071cSRichard Henderson {
2988af25071cSRichard Henderson     gen_exception(dc, TT_PRIV_INSN);
2989af25071cSRichard Henderson     return true;
2990af25071cSRichard Henderson }
2991af25071cSRichard Henderson 
2992276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a)
2993276567aaSRichard Henderson {
2994276567aaSRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
29951ea9c62aSRichard Henderson     DisasCompare cmp;
2996276567aaSRichard Henderson 
2997276567aaSRichard Henderson     switch (a->cond) {
2998276567aaSRichard Henderson     case 0x0:
2999276567aaSRichard Henderson         return advance_jump_uncond_never(dc, a->a);
3000276567aaSRichard Henderson     case 0x8:
3001276567aaSRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
3002276567aaSRichard Henderson     default:
3003276567aaSRichard Henderson         flush_cond(dc);
30041ea9c62aSRichard Henderson 
30051ea9c62aSRichard Henderson         gen_compare(&cmp, a->cc, a->cond, dc);
30069d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
3007276567aaSRichard Henderson     }
3008276567aaSRichard Henderson }
3009276567aaSRichard Henderson 
3010276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a)
3011276567aaSRichard Henderson TRANS(BPcc,  64, do_bpcc, a)
3012276567aaSRichard Henderson 
301345196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a)
301445196ea4SRichard Henderson {
301545196ea4SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
3016d5471936SRichard Henderson     DisasCompare cmp;
301745196ea4SRichard Henderson 
301845196ea4SRichard Henderson     if (gen_trap_ifnofpu(dc)) {
301945196ea4SRichard Henderson         return true;
302045196ea4SRichard Henderson     }
302145196ea4SRichard Henderson     switch (a->cond) {
302245196ea4SRichard Henderson     case 0x0:
302345196ea4SRichard Henderson         return advance_jump_uncond_never(dc, a->a);
302445196ea4SRichard Henderson     case 0x8:
302545196ea4SRichard Henderson         return advance_jump_uncond_always(dc, a->a, target);
302645196ea4SRichard Henderson     default:
302745196ea4SRichard Henderson         flush_cond(dc);
3028d5471936SRichard Henderson 
3029d5471936SRichard Henderson         gen_fcompare(&cmp, a->cc, a->cond);
30309d4e2bc7SRichard Henderson         return advance_jump_cond(dc, &cmp, a->a, target);
303145196ea4SRichard Henderson     }
303245196ea4SRichard Henderson }
303345196ea4SRichard Henderson 
303445196ea4SRichard Henderson TRANS(FBPfcc,  64, do_fbpfcc, a)
303545196ea4SRichard Henderson TRANS(FBfcc,  ALL, do_fbpfcc, a)
303645196ea4SRichard Henderson 
3037ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a)
3038ab9ffe98SRichard Henderson {
3039ab9ffe98SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
3040ab9ffe98SRichard Henderson     DisasCompare cmp;
3041ab9ffe98SRichard Henderson 
3042ab9ffe98SRichard Henderson     if (!avail_64(dc)) {
3043ab9ffe98SRichard Henderson         return false;
3044ab9ffe98SRichard Henderson     }
3045ab9ffe98SRichard Henderson     if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) {
3046ab9ffe98SRichard Henderson         return false;
3047ab9ffe98SRichard Henderson     }
3048ab9ffe98SRichard Henderson 
3049ab9ffe98SRichard Henderson     flush_cond(dc);
3050ab9ffe98SRichard Henderson     gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1));
30519d4e2bc7SRichard Henderson     return advance_jump_cond(dc, &cmp, a->a, target);
3052ab9ffe98SRichard Henderson }
3053ab9ffe98SRichard Henderson 
305423ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a)
305523ada1b1SRichard Henderson {
305623ada1b1SRichard Henderson     target_long target = address_mask_i(dc, dc->pc + a->i * 4);
305723ada1b1SRichard Henderson 
305823ada1b1SRichard Henderson     gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc));
305923ada1b1SRichard Henderson     gen_mov_pc_npc(dc);
306023ada1b1SRichard Henderson     dc->npc = target;
306123ada1b1SRichard Henderson     return true;
306223ada1b1SRichard Henderson }
306323ada1b1SRichard Henderson 
306445196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a)
306545196ea4SRichard Henderson {
306645196ea4SRichard Henderson     /*
306745196ea4SRichard Henderson      * For sparc32, always generate the no-coprocessor exception.
306845196ea4SRichard Henderson      * For sparc64, always generate illegal instruction.
306945196ea4SRichard Henderson      */
307045196ea4SRichard Henderson #ifdef TARGET_SPARC64
307145196ea4SRichard Henderson     return false;
307245196ea4SRichard Henderson #else
307345196ea4SRichard Henderson     gen_exception(dc, TT_NCP_INSN);
307445196ea4SRichard Henderson     return true;
307545196ea4SRichard Henderson #endif
307645196ea4SRichard Henderson }
307745196ea4SRichard Henderson 
30786d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a)
30796d2a0768SRichard Henderson {
30806d2a0768SRichard Henderson     /* Special-case %g0 because that's the canonical nop.  */
30816d2a0768SRichard Henderson     if (a->rd) {
30826d2a0768SRichard Henderson         gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10));
30836d2a0768SRichard Henderson     }
30846d2a0768SRichard Henderson     return advance_pc(dc);
30856d2a0768SRichard Henderson }
30866d2a0768SRichard Henderson 
3087*0faef01bSRichard Henderson /*
3088*0faef01bSRichard Henderson  * Major Opcode 10 -- integer, floating-point, vis, and system insns.
3089*0faef01bSRichard Henderson  */
3090*0faef01bSRichard Henderson 
309130376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc,
309230376636SRichard Henderson                    int rs1, bool imm, int rs2_or_imm)
309330376636SRichard Henderson {
309430376636SRichard Henderson     int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc)
309530376636SRichard Henderson                 ? UA2005_HTRAP_MASK : V8_TRAP_MASK);
309630376636SRichard Henderson     DisasCompare cmp;
309730376636SRichard Henderson     TCGLabel *lab;
309830376636SRichard Henderson     TCGv_i32 trap;
309930376636SRichard Henderson 
310030376636SRichard Henderson     /* Trap never.  */
310130376636SRichard Henderson     if (cond == 0) {
310230376636SRichard Henderson         return advance_pc(dc);
310330376636SRichard Henderson     }
310430376636SRichard Henderson 
310530376636SRichard Henderson     /*
310630376636SRichard Henderson      * Immediate traps are the most common case.  Since this value is
310730376636SRichard Henderson      * live across the branch, it really pays to evaluate the constant.
310830376636SRichard Henderson      */
310930376636SRichard Henderson     if (rs1 == 0 && (imm || rs2_or_imm == 0)) {
311030376636SRichard Henderson         trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP);
311130376636SRichard Henderson     } else {
311230376636SRichard Henderson         trap = tcg_temp_new_i32();
311330376636SRichard Henderson         tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1));
311430376636SRichard Henderson         if (imm) {
311530376636SRichard Henderson             tcg_gen_addi_i32(trap, trap, rs2_or_imm);
311630376636SRichard Henderson         } else {
311730376636SRichard Henderson             TCGv_i32 t2 = tcg_temp_new_i32();
311830376636SRichard Henderson             tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm));
311930376636SRichard Henderson             tcg_gen_add_i32(trap, trap, t2);
312030376636SRichard Henderson         }
312130376636SRichard Henderson         tcg_gen_andi_i32(trap, trap, mask);
312230376636SRichard Henderson         tcg_gen_addi_i32(trap, trap, TT_TRAP);
312330376636SRichard Henderson     }
312430376636SRichard Henderson 
312530376636SRichard Henderson     /* Trap always.  */
312630376636SRichard Henderson     if (cond == 8) {
312730376636SRichard Henderson         save_state(dc);
312830376636SRichard Henderson         gen_helper_raise_exception(tcg_env, trap);
312930376636SRichard Henderson         dc->base.is_jmp = DISAS_NORETURN;
313030376636SRichard Henderson         return true;
313130376636SRichard Henderson     }
313230376636SRichard Henderson 
313330376636SRichard Henderson     /* Conditional trap.  */
313430376636SRichard Henderson     flush_cond(dc);
313530376636SRichard Henderson     lab = delay_exceptionv(dc, trap);
313630376636SRichard Henderson     gen_compare(&cmp, cc, cond, dc);
313730376636SRichard Henderson     tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab);
313830376636SRichard Henderson 
313930376636SRichard Henderson     return advance_pc(dc);
314030376636SRichard Henderson }
314130376636SRichard Henderson 
314230376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a)
314330376636SRichard Henderson {
314430376636SRichard Henderson     if (avail_32(dc) && a->cc) {
314530376636SRichard Henderson         return false;
314630376636SRichard Henderson     }
314730376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2);
314830376636SRichard Henderson }
314930376636SRichard Henderson 
315030376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a)
315130376636SRichard Henderson {
315230376636SRichard Henderson     if (avail_64(dc)) {
315330376636SRichard Henderson         return false;
315430376636SRichard Henderson     }
315530376636SRichard Henderson     return do_tcc(dc, a->cond, 0, a->rs1, true, a->i);
315630376636SRichard Henderson }
315730376636SRichard Henderson 
315830376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a)
315930376636SRichard Henderson {
316030376636SRichard Henderson     if (avail_32(dc)) {
316130376636SRichard Henderson         return false;
316230376636SRichard Henderson     }
316330376636SRichard Henderson     return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i);
316430376636SRichard Henderson }
316530376636SRichard Henderson 
3166af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a)
3167af25071cSRichard Henderson {
3168af25071cSRichard Henderson     tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC);
3169af25071cSRichard Henderson     return advance_pc(dc);
3170af25071cSRichard Henderson }
3171af25071cSRichard Henderson 
3172af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a)
3173af25071cSRichard Henderson {
3174af25071cSRichard Henderson     if (avail_32(dc)) {
3175af25071cSRichard Henderson         return false;
3176af25071cSRichard Henderson     }
3177af25071cSRichard Henderson     if (a->mmask) {
3178af25071cSRichard Henderson         /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */
3179af25071cSRichard Henderson         tcg_gen_mb(a->mmask | TCG_BAR_SC);
3180af25071cSRichard Henderson     }
3181af25071cSRichard Henderson     if (a->cmask) {
3182af25071cSRichard Henderson         /* For #Sync, etc, end the TB to recognize interrupts. */
3183af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3184af25071cSRichard Henderson     }
3185af25071cSRichard Henderson     return advance_pc(dc);
3186af25071cSRichard Henderson }
3187af25071cSRichard Henderson 
3188af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd,
3189af25071cSRichard Henderson                           TCGv (*func)(DisasContext *, TCGv))
3190af25071cSRichard Henderson {
3191af25071cSRichard Henderson     if (!priv) {
3192af25071cSRichard Henderson         return raise_priv(dc);
3193af25071cSRichard Henderson     }
3194af25071cSRichard Henderson     gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd)));
3195af25071cSRichard Henderson     return advance_pc(dc);
3196af25071cSRichard Henderson }
3197af25071cSRichard Henderson 
3198af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst)
3199af25071cSRichard Henderson {
3200af25071cSRichard Henderson     return cpu_y;
3201af25071cSRichard Henderson }
3202af25071cSRichard Henderson 
3203af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a)
3204af25071cSRichard Henderson {
3205af25071cSRichard Henderson     /*
3206af25071cSRichard Henderson      * TODO: Need a feature bit for sparcv8.  In the meantime, treat all
3207af25071cSRichard Henderson      * 32-bit cpus like sparcv7, which ignores the rs1 field.
3208af25071cSRichard Henderson      * This matches after all other ASR, so Leon3 Asr17 is handled first.
3209af25071cSRichard Henderson      */
3210af25071cSRichard Henderson     if (avail_64(dc) && a->rs1 != 0) {
3211af25071cSRichard Henderson         return false;
3212af25071cSRichard Henderson     }
3213af25071cSRichard Henderson     return do_rd_special(dc, true, a->rd, do_rdy);
3214af25071cSRichard Henderson }
3215af25071cSRichard Henderson 
3216af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst)
3217af25071cSRichard Henderson {
3218af25071cSRichard Henderson     uint32_t val;
3219af25071cSRichard Henderson 
3220af25071cSRichard Henderson     /*
3221af25071cSRichard Henderson      * TODO: There are many more fields to be filled,
3222af25071cSRichard Henderson      * some of which are writable.
3223af25071cSRichard Henderson      */
3224af25071cSRichard Henderson     val = dc->def->nwindows - 1;   /* [4:0] NWIN */
3225af25071cSRichard Henderson     val |= 1 << 8;                 /* [8]   V8   */
3226af25071cSRichard Henderson 
3227af25071cSRichard Henderson     return tcg_constant_tl(val);
3228af25071cSRichard Henderson }
3229af25071cSRichard Henderson 
3230af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config)
3231af25071cSRichard Henderson 
3232af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst)
3233af25071cSRichard Henderson {
3234af25071cSRichard Henderson     update_psr(dc);
3235af25071cSRichard Henderson     gen_helper_rdccr(dst, tcg_env);
3236af25071cSRichard Henderson     return dst;
3237af25071cSRichard Henderson }
3238af25071cSRichard Henderson 
3239af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr)
3240af25071cSRichard Henderson 
3241af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst)
3242af25071cSRichard Henderson {
3243af25071cSRichard Henderson #ifdef TARGET_SPARC64
3244af25071cSRichard Henderson     return tcg_constant_tl(dc->asi);
3245af25071cSRichard Henderson #else
3246af25071cSRichard Henderson     qemu_build_not_reached();
3247af25071cSRichard Henderson #endif
3248af25071cSRichard Henderson }
3249af25071cSRichard Henderson 
3250af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi)
3251af25071cSRichard Henderson 
3252af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst)
3253af25071cSRichard Henderson {
3254af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3255af25071cSRichard Henderson 
3256af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick));
3257af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3258af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3259af25071cSRichard Henderson     }
3260af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3261af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3262af25071cSRichard Henderson     return dst;
3263af25071cSRichard Henderson }
3264af25071cSRichard Henderson 
3265af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3266af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick)
3267af25071cSRichard Henderson 
3268af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst)
3269af25071cSRichard Henderson {
3270af25071cSRichard Henderson     return tcg_constant_tl(address_mask_i(dc, dc->pc));
3271af25071cSRichard Henderson }
3272af25071cSRichard Henderson 
3273af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc)
3274af25071cSRichard Henderson 
3275af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst)
3276af25071cSRichard Henderson {
3277af25071cSRichard Henderson     tcg_gen_ext_i32_tl(dst, cpu_fprs);
3278af25071cSRichard Henderson     return dst;
3279af25071cSRichard Henderson }
3280af25071cSRichard Henderson 
3281af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs)
3282af25071cSRichard Henderson 
3283af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst)
3284af25071cSRichard Henderson {
3285af25071cSRichard Henderson     gen_trap_ifnofpu(dc);
3286af25071cSRichard Henderson     return cpu_gsr;
3287af25071cSRichard Henderson }
3288af25071cSRichard Henderson 
3289af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr)
3290af25071cSRichard Henderson 
3291af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst)
3292af25071cSRichard Henderson {
3293af25071cSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint));
3294af25071cSRichard Henderson     return dst;
3295af25071cSRichard Henderson }
3296af25071cSRichard Henderson 
3297af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint)
3298af25071cSRichard Henderson 
3299af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst)
3300af25071cSRichard Henderson {
3301af25071cSRichard Henderson     return cpu_tick_cmpr;
3302af25071cSRichard Henderson }
3303af25071cSRichard Henderson 
3304af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3305af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr)
3306af25071cSRichard Henderson 
3307af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst)
3308af25071cSRichard Henderson {
3309af25071cSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3310af25071cSRichard Henderson 
3311af25071cSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick));
3312af25071cSRichard Henderson     if (translator_io_start(&dc->base)) {
3313af25071cSRichard Henderson         dc->base.is_jmp = DISAS_EXIT;
3314af25071cSRichard Henderson     }
3315af25071cSRichard Henderson     gen_helper_tick_get_count(dst, tcg_env, r_tickptr,
3316af25071cSRichard Henderson                               tcg_constant_i32(dc->mem_idx));
3317af25071cSRichard Henderson     return dst;
3318af25071cSRichard Henderson }
3319af25071cSRichard Henderson 
3320af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */
3321af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick)
3322af25071cSRichard Henderson 
3323af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst)
3324af25071cSRichard Henderson {
3325af25071cSRichard Henderson     return cpu_stick_cmpr;
3326af25071cSRichard Henderson }
3327af25071cSRichard Henderson 
3328af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */
3329af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr)
3330af25071cSRichard Henderson 
3331af25071cSRichard Henderson /*
3332af25071cSRichard Henderson  * UltraSPARC-T1 Strand status.
3333af25071cSRichard Henderson  * HYPV check maybe not enough, UA2005 & UA2007 describe
3334af25071cSRichard Henderson  * this ASR as impl. dep
3335af25071cSRichard Henderson  */
3336af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst)
3337af25071cSRichard Henderson {
3338af25071cSRichard Henderson     return tcg_constant_tl(1);
3339af25071cSRichard Henderson }
3340af25071cSRichard Henderson 
3341af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status)
3342af25071cSRichard Henderson 
3343668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst)
3344668bb9b7SRichard Henderson {
3345668bb9b7SRichard Henderson     update_psr(dc);
3346668bb9b7SRichard Henderson     gen_helper_rdpsr(dst, tcg_env);
3347668bb9b7SRichard Henderson     return dst;
3348668bb9b7SRichard Henderson }
3349668bb9b7SRichard Henderson 
3350668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr)
3351668bb9b7SRichard Henderson 
3352668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst)
3353668bb9b7SRichard Henderson {
3354668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate));
3355668bb9b7SRichard Henderson     return dst;
3356668bb9b7SRichard Henderson }
3357668bb9b7SRichard Henderson 
3358668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate)
3359668bb9b7SRichard Henderson 
3360668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst)
3361668bb9b7SRichard Henderson {
3362668bb9b7SRichard Henderson     TCGv_i32 tl = tcg_temp_new_i32();
3363668bb9b7SRichard Henderson     TCGv_ptr tp = tcg_temp_new_ptr();
3364668bb9b7SRichard Henderson 
3365668bb9b7SRichard Henderson     tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl));
3366668bb9b7SRichard Henderson     tcg_gen_andi_i32(tl, tl, MAXTL_MASK);
3367668bb9b7SRichard Henderson     tcg_gen_shli_i32(tl, tl, 3);
3368668bb9b7SRichard Henderson     tcg_gen_ext_i32_ptr(tp, tl);
3369668bb9b7SRichard Henderson     tcg_gen_add_ptr(tp, tp, tcg_env);
3370668bb9b7SRichard Henderson 
3371668bb9b7SRichard Henderson     tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate));
3372668bb9b7SRichard Henderson     return dst;
3373668bb9b7SRichard Henderson }
3374668bb9b7SRichard Henderson 
3375668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate)
3376668bb9b7SRichard Henderson 
3377668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst)
3378668bb9b7SRichard Henderson {
3379668bb9b7SRichard Henderson     return cpu_hintp;
3380668bb9b7SRichard Henderson }
3381668bb9b7SRichard Henderson 
3382668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp)
3383668bb9b7SRichard Henderson 
3384668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst)
3385668bb9b7SRichard Henderson {
3386668bb9b7SRichard Henderson     return cpu_htba;
3387668bb9b7SRichard Henderson }
3388668bb9b7SRichard Henderson 
3389668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba)
3390668bb9b7SRichard Henderson 
3391668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst)
3392668bb9b7SRichard Henderson {
3393668bb9b7SRichard Henderson     return cpu_hver;
3394668bb9b7SRichard Henderson }
3395668bb9b7SRichard Henderson 
3396668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver)
3397668bb9b7SRichard Henderson 
3398668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst)
3399668bb9b7SRichard Henderson {
3400668bb9b7SRichard Henderson     return cpu_hstick_cmpr;
3401668bb9b7SRichard Henderson }
3402668bb9b7SRichard Henderson 
3403668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd,
3404668bb9b7SRichard Henderson       do_rdhstick_cmpr)
3405668bb9b7SRichard Henderson 
34065d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst)
34075d617bfbSRichard Henderson {
34085d617bfbSRichard Henderson     return cpu_wim;
34095d617bfbSRichard Henderson }
34105d617bfbSRichard Henderson 
34115d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim)
34125d617bfbSRichard Henderson 
34135d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst)
34145d617bfbSRichard Henderson {
34155d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34165d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34175d617bfbSRichard Henderson 
34185d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34195d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc));
34205d617bfbSRichard Henderson     return dst;
34215d617bfbSRichard Henderson #else
34225d617bfbSRichard Henderson     qemu_build_not_reached();
34235d617bfbSRichard Henderson #endif
34245d617bfbSRichard Henderson }
34255d617bfbSRichard Henderson 
34265d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc)
34275d617bfbSRichard Henderson 
34285d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst)
34295d617bfbSRichard Henderson {
34305d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34315d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34325d617bfbSRichard Henderson 
34335d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34345d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc));
34355d617bfbSRichard Henderson     return dst;
34365d617bfbSRichard Henderson #else
34375d617bfbSRichard Henderson     qemu_build_not_reached();
34385d617bfbSRichard Henderson #endif
34395d617bfbSRichard Henderson }
34405d617bfbSRichard Henderson 
34415d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc)
34425d617bfbSRichard Henderson 
34435d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst)
34445d617bfbSRichard Henderson {
34455d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34465d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34475d617bfbSRichard Henderson 
34485d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34495d617bfbSRichard Henderson     tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate));
34505d617bfbSRichard Henderson     return dst;
34515d617bfbSRichard Henderson #else
34525d617bfbSRichard Henderson     qemu_build_not_reached();
34535d617bfbSRichard Henderson #endif
34545d617bfbSRichard Henderson }
34555d617bfbSRichard Henderson 
34565d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate)
34575d617bfbSRichard Henderson 
34585d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst)
34595d617bfbSRichard Henderson {
34605d617bfbSRichard Henderson #ifdef TARGET_SPARC64
34615d617bfbSRichard Henderson     TCGv_ptr r_tsptr = tcg_temp_new_ptr();
34625d617bfbSRichard Henderson 
34635d617bfbSRichard Henderson     gen_load_trap_state_at_tl(r_tsptr);
34645d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt));
34655d617bfbSRichard Henderson     return dst;
34665d617bfbSRichard Henderson #else
34675d617bfbSRichard Henderson     qemu_build_not_reached();
34685d617bfbSRichard Henderson #endif
34695d617bfbSRichard Henderson }
34705d617bfbSRichard Henderson 
34715d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt)
34725d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick)
34735d617bfbSRichard Henderson 
34745d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst)
34755d617bfbSRichard Henderson {
34765d617bfbSRichard Henderson     return cpu_tbr;
34775d617bfbSRichard Henderson }
34785d617bfbSRichard Henderson 
3479e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba)
34805d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba)
34815d617bfbSRichard Henderson 
34825d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst)
34835d617bfbSRichard Henderson {
34845d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate));
34855d617bfbSRichard Henderson     return dst;
34865d617bfbSRichard Henderson }
34875d617bfbSRichard Henderson 
34885d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate)
34895d617bfbSRichard Henderson 
34905d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst)
34915d617bfbSRichard Henderson {
34925d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl));
34935d617bfbSRichard Henderson     return dst;
34945d617bfbSRichard Henderson }
34955d617bfbSRichard Henderson 
34965d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl)
34975d617bfbSRichard Henderson 
34985d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst)
34995d617bfbSRichard Henderson {
35005d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil));
35015d617bfbSRichard Henderson     return dst;
35025d617bfbSRichard Henderson }
35035d617bfbSRichard Henderson 
35045d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil)
35055d617bfbSRichard Henderson 
35065d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst)
35075d617bfbSRichard Henderson {
35085d617bfbSRichard Henderson     gen_helper_rdcwp(dst, tcg_env);
35095d617bfbSRichard Henderson     return dst;
35105d617bfbSRichard Henderson }
35115d617bfbSRichard Henderson 
35125d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp)
35135d617bfbSRichard Henderson 
35145d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst)
35155d617bfbSRichard Henderson {
35165d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave));
35175d617bfbSRichard Henderson     return dst;
35185d617bfbSRichard Henderson }
35195d617bfbSRichard Henderson 
35205d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave)
35215d617bfbSRichard Henderson 
35225d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst)
35235d617bfbSRichard Henderson {
35245d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore));
35255d617bfbSRichard Henderson     return dst;
35265d617bfbSRichard Henderson }
35275d617bfbSRichard Henderson 
35285d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd,
35295d617bfbSRichard Henderson       do_rdcanrestore)
35305d617bfbSRichard Henderson 
35315d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst)
35325d617bfbSRichard Henderson {
35335d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin));
35345d617bfbSRichard Henderson     return dst;
35355d617bfbSRichard Henderson }
35365d617bfbSRichard Henderson 
35375d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin)
35385d617bfbSRichard Henderson 
35395d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst)
35405d617bfbSRichard Henderson {
35415d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin));
35425d617bfbSRichard Henderson     return dst;
35435d617bfbSRichard Henderson }
35445d617bfbSRichard Henderson 
35455d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin)
35465d617bfbSRichard Henderson 
35475d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst)
35485d617bfbSRichard Henderson {
35495d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate));
35505d617bfbSRichard Henderson     return dst;
35515d617bfbSRichard Henderson }
35525d617bfbSRichard Henderson 
35535d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate)
35545d617bfbSRichard Henderson 
35555d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst)
35565d617bfbSRichard Henderson {
35575d617bfbSRichard Henderson     tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl));
35585d617bfbSRichard Henderson     return dst;
35595d617bfbSRichard Henderson }
35605d617bfbSRichard Henderson 
35615d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl)
35625d617bfbSRichard Henderson 
35635d617bfbSRichard Henderson /* UA2005 strand status */
35645d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst)
35655d617bfbSRichard Henderson {
35665d617bfbSRichard Henderson     return cpu_ssr;
35675d617bfbSRichard Henderson }
35685d617bfbSRichard Henderson 
35695d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr)
35705d617bfbSRichard Henderson 
35715d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst)
35725d617bfbSRichard Henderson {
35735d617bfbSRichard Henderson     return cpu_ver;
35745d617bfbSRichard Henderson }
35755d617bfbSRichard Henderson 
35765d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver)
35775d617bfbSRichard Henderson 
3578e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a)
3579e8325dc0SRichard Henderson {
3580e8325dc0SRichard Henderson     if (avail_64(dc)) {
3581e8325dc0SRichard Henderson         gen_helper_flushw(tcg_env);
3582e8325dc0SRichard Henderson         return advance_pc(dc);
3583e8325dc0SRichard Henderson     }
3584e8325dc0SRichard Henderson     return false;
3585e8325dc0SRichard Henderson }
3586e8325dc0SRichard Henderson 
3587*0faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv,
3588*0faef01bSRichard Henderson                           void (*func)(DisasContext *, TCGv))
3589*0faef01bSRichard Henderson {
3590*0faef01bSRichard Henderson     TCGv src;
3591*0faef01bSRichard Henderson 
3592*0faef01bSRichard Henderson     /* For simplicity, we under-decoded the rs2 form. */
3593*0faef01bSRichard Henderson     if (!a->imm && (a->rs2_or_imm & ~0x1f)) {
3594*0faef01bSRichard Henderson         return false;
3595*0faef01bSRichard Henderson     }
3596*0faef01bSRichard Henderson     if (!priv) {
3597*0faef01bSRichard Henderson         return raise_priv(dc);
3598*0faef01bSRichard Henderson     }
3599*0faef01bSRichard Henderson 
3600*0faef01bSRichard Henderson     if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) {
3601*0faef01bSRichard Henderson         src = tcg_constant_tl(a->rs2_or_imm);
3602*0faef01bSRichard Henderson     } else {
3603*0faef01bSRichard Henderson         TCGv src1 = gen_load_gpr(dc, a->rs1);
3604*0faef01bSRichard Henderson         if (a->rs2_or_imm == 0) {
3605*0faef01bSRichard Henderson             src = src1;
3606*0faef01bSRichard Henderson         } else {
3607*0faef01bSRichard Henderson             src = tcg_temp_new();
3608*0faef01bSRichard Henderson             if (a->imm) {
3609*0faef01bSRichard Henderson                 tcg_gen_xori_tl(src, src1, a->rs2_or_imm);
3610*0faef01bSRichard Henderson             } else {
3611*0faef01bSRichard Henderson                 tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm));
3612*0faef01bSRichard Henderson             }
3613*0faef01bSRichard Henderson         }
3614*0faef01bSRichard Henderson     }
3615*0faef01bSRichard Henderson     func(dc, src);
3616*0faef01bSRichard Henderson     return advance_pc(dc);
3617*0faef01bSRichard Henderson }
3618*0faef01bSRichard Henderson 
3619*0faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src)
3620*0faef01bSRichard Henderson {
3621*0faef01bSRichard Henderson     tcg_gen_ext32u_tl(cpu_y, src);
3622*0faef01bSRichard Henderson }
3623*0faef01bSRichard Henderson 
3624*0faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry)
3625*0faef01bSRichard Henderson 
3626*0faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src)
3627*0faef01bSRichard Henderson {
3628*0faef01bSRichard Henderson     gen_helper_wrccr(tcg_env, src);
3629*0faef01bSRichard Henderson }
3630*0faef01bSRichard Henderson 
3631*0faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr)
3632*0faef01bSRichard Henderson 
3633*0faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src)
3634*0faef01bSRichard Henderson {
3635*0faef01bSRichard Henderson     TCGv tmp = tcg_temp_new();
3636*0faef01bSRichard Henderson 
3637*0faef01bSRichard Henderson     tcg_gen_ext8u_tl(tmp, src);
3638*0faef01bSRichard Henderson     tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi));
3639*0faef01bSRichard Henderson     /* End TB to notice changed ASI. */
3640*0faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3641*0faef01bSRichard Henderson }
3642*0faef01bSRichard Henderson 
3643*0faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi)
3644*0faef01bSRichard Henderson 
3645*0faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src)
3646*0faef01bSRichard Henderson {
3647*0faef01bSRichard Henderson #ifdef TARGET_SPARC64
3648*0faef01bSRichard Henderson     tcg_gen_trunc_tl_i32(cpu_fprs, src);
3649*0faef01bSRichard Henderson     dc->fprs_dirty = 0;
3650*0faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3651*0faef01bSRichard Henderson #else
3652*0faef01bSRichard Henderson     qemu_build_not_reached();
3653*0faef01bSRichard Henderson #endif
3654*0faef01bSRichard Henderson }
3655*0faef01bSRichard Henderson 
3656*0faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs)
3657*0faef01bSRichard Henderson 
3658*0faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src)
3659*0faef01bSRichard Henderson {
3660*0faef01bSRichard Henderson     gen_trap_ifnofpu(dc);
3661*0faef01bSRichard Henderson     tcg_gen_mov_tl(cpu_gsr, src);
3662*0faef01bSRichard Henderson }
3663*0faef01bSRichard Henderson 
3664*0faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr)
3665*0faef01bSRichard Henderson 
3666*0faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src)
3667*0faef01bSRichard Henderson {
3668*0faef01bSRichard Henderson     gen_helper_set_softint(tcg_env, src);
3669*0faef01bSRichard Henderson }
3670*0faef01bSRichard Henderson 
3671*0faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set)
3672*0faef01bSRichard Henderson 
3673*0faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src)
3674*0faef01bSRichard Henderson {
3675*0faef01bSRichard Henderson     gen_helper_clear_softint(tcg_env, src);
3676*0faef01bSRichard Henderson }
3677*0faef01bSRichard Henderson 
3678*0faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr)
3679*0faef01bSRichard Henderson 
3680*0faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src)
3681*0faef01bSRichard Henderson {
3682*0faef01bSRichard Henderson     gen_helper_write_softint(tcg_env, src);
3683*0faef01bSRichard Henderson }
3684*0faef01bSRichard Henderson 
3685*0faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint)
3686*0faef01bSRichard Henderson 
3687*0faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src)
3688*0faef01bSRichard Henderson {
3689*0faef01bSRichard Henderson #ifdef TARGET_SPARC64
3690*0faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3691*0faef01bSRichard Henderson 
3692*0faef01bSRichard Henderson     tcg_gen_mov_tl(cpu_tick_cmpr, src);
3693*0faef01bSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, tick));
3694*0faef01bSRichard Henderson     translator_io_start(&dc->base);
3695*0faef01bSRichard Henderson     gen_helper_tick_set_limit(r_tickptr, cpu_tick_cmpr);
3696*0faef01bSRichard Henderson     /* End TB to handle timer interrupt */
3697*0faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3698*0faef01bSRichard Henderson #else
3699*0faef01bSRichard Henderson     qemu_build_not_reached();
3700*0faef01bSRichard Henderson #endif
3701*0faef01bSRichard Henderson }
3702*0faef01bSRichard Henderson 
3703*0faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr)
3704*0faef01bSRichard Henderson 
3705*0faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src)
3706*0faef01bSRichard Henderson {
3707*0faef01bSRichard Henderson #ifdef TARGET_SPARC64
3708*0faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3709*0faef01bSRichard Henderson 
3710*0faef01bSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick));
3711*0faef01bSRichard Henderson     translator_io_start(&dc->base);
3712*0faef01bSRichard Henderson     gen_helper_tick_set_count(r_tickptr, src);
3713*0faef01bSRichard Henderson     /* End TB to handle timer interrupt */
3714*0faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3715*0faef01bSRichard Henderson #else
3716*0faef01bSRichard Henderson     qemu_build_not_reached();
3717*0faef01bSRichard Henderson #endif
3718*0faef01bSRichard Henderson }
3719*0faef01bSRichard Henderson 
3720*0faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick)
3721*0faef01bSRichard Henderson 
3722*0faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src)
3723*0faef01bSRichard Henderson {
3724*0faef01bSRichard Henderson #ifdef TARGET_SPARC64
3725*0faef01bSRichard Henderson     TCGv_ptr r_tickptr = tcg_temp_new_ptr();
3726*0faef01bSRichard Henderson 
3727*0faef01bSRichard Henderson     tcg_gen_mov_tl(cpu_stick_cmpr, src);
3728*0faef01bSRichard Henderson     tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick));
3729*0faef01bSRichard Henderson     translator_io_start(&dc->base);
3730*0faef01bSRichard Henderson     gen_helper_tick_set_limit(r_tickptr, cpu_stick_cmpr);
3731*0faef01bSRichard Henderson     /* End TB to handle timer interrupt */
3732*0faef01bSRichard Henderson     dc->base.is_jmp = DISAS_EXIT;
3733*0faef01bSRichard Henderson #else
3734*0faef01bSRichard Henderson     qemu_build_not_reached();
3735*0faef01bSRichard Henderson #endif
3736*0faef01bSRichard Henderson }
3737*0faef01bSRichard Henderson 
3738*0faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr)
3739*0faef01bSRichard Henderson 
3740*0faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src)
3741*0faef01bSRichard Henderson {
3742*0faef01bSRichard Henderson     save_state(dc);
3743*0faef01bSRichard Henderson     gen_helper_power_down(tcg_env);
3744*0faef01bSRichard Henderson }
3745*0faef01bSRichard Henderson 
3746*0faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown)
3747*0faef01bSRichard Henderson 
3748*0faef01bSRichard Henderson static bool trans_NOP_v7(DisasContext *dc, arg_NOP_v7 *a)
3749*0faef01bSRichard Henderson {
3750*0faef01bSRichard Henderson     /*
3751*0faef01bSRichard Henderson      * TODO: Need a feature bit for sparcv8.
3752*0faef01bSRichard Henderson      * In the meantime, treat all 32-bit cpus like sparcv7.
3753*0faef01bSRichard Henderson      */
3754*0faef01bSRichard Henderson     if (avail_32(dc)) {
3755*0faef01bSRichard Henderson         return advance_pc(dc);
3756*0faef01bSRichard Henderson     }
3757*0faef01bSRichard Henderson     return false;
3758*0faef01bSRichard Henderson }
3759*0faef01bSRichard Henderson 
3760fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE)                      \
3761fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
3762fcf5ef2aSThomas Huth         goto illegal_insn;
3763fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE)                     \
3764fcf5ef2aSThomas Huth     if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE))  \
3765fcf5ef2aSThomas Huth         goto nfpu_insn;
3766fcf5ef2aSThomas Huth 
3767fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */
3768878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn)
3769fcf5ef2aSThomas Huth {
3770fcf5ef2aSThomas Huth     unsigned int opc, rs1, rs2, rd;
3771fcf5ef2aSThomas Huth     TCGv cpu_src1, cpu_src2;
3772fcf5ef2aSThomas Huth     TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32;
3773fcf5ef2aSThomas Huth     TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64;
3774fcf5ef2aSThomas Huth     target_long simm;
3775fcf5ef2aSThomas Huth 
3776fcf5ef2aSThomas Huth     opc = GET_FIELD(insn, 0, 1);
3777fcf5ef2aSThomas Huth     rd = GET_FIELD(insn, 2, 6);
3778fcf5ef2aSThomas Huth 
3779fcf5ef2aSThomas Huth     switch (opc) {
37806d2a0768SRichard Henderson     case 0:
37816d2a0768SRichard Henderson         goto illegal_insn; /* in decodetree */
378223ada1b1SRichard Henderson     case 1:
378323ada1b1SRichard Henderson         g_assert_not_reached(); /* in decodetree */
3784fcf5ef2aSThomas Huth     case 2:                     /* FPU & Logical Operations */
3785fcf5ef2aSThomas Huth         {
3786af25071cSRichard Henderson             unsigned int xop __attribute__((unused)) = GET_FIELD(insn, 7, 12);
3787af25071cSRichard Henderson             TCGv cpu_dst __attribute__((unused)) = tcg_temp_new();
3788af25071cSRichard Henderson             TCGv cpu_tmp0 __attribute__((unused));
3789fcf5ef2aSThomas Huth 
3790af25071cSRichard Henderson             if (xop == 0x34) {   /* FPU Operations */
3791fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
3792fcf5ef2aSThomas Huth                     goto jmp_insn;
3793fcf5ef2aSThomas Huth                 }
3794fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
3795fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
3796fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
3797fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
3798fcf5ef2aSThomas Huth 
3799fcf5ef2aSThomas Huth                 switch (xop) {
3800fcf5ef2aSThomas Huth                 case 0x1: /* fmovs */
3801fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs2);
3802fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
3803fcf5ef2aSThomas Huth                     break;
3804fcf5ef2aSThomas Huth                 case 0x5: /* fnegs */
3805fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs);
3806fcf5ef2aSThomas Huth                     break;
3807fcf5ef2aSThomas Huth                 case 0x9: /* fabss */
3808fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss);
3809fcf5ef2aSThomas Huth                     break;
3810fcf5ef2aSThomas Huth                 case 0x29: /* fsqrts */
3811fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts);
3812fcf5ef2aSThomas Huth                     break;
3813fcf5ef2aSThomas Huth                 case 0x2a: /* fsqrtd */
3814fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd);
3815fcf5ef2aSThomas Huth                     break;
3816fcf5ef2aSThomas Huth                 case 0x2b: /* fsqrtq */
3817fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3818fcf5ef2aSThomas Huth                     gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq);
3819fcf5ef2aSThomas Huth                     break;
3820fcf5ef2aSThomas Huth                 case 0x41: /* fadds */
3821fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds);
3822fcf5ef2aSThomas Huth                     break;
3823fcf5ef2aSThomas Huth                 case 0x42: /* faddd */
3824fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd);
3825fcf5ef2aSThomas Huth                     break;
3826fcf5ef2aSThomas Huth                 case 0x43: /* faddq */
3827fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3828fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq);
3829fcf5ef2aSThomas Huth                     break;
3830fcf5ef2aSThomas Huth                 case 0x45: /* fsubs */
3831fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs);
3832fcf5ef2aSThomas Huth                     break;
3833fcf5ef2aSThomas Huth                 case 0x46: /* fsubd */
3834fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd);
3835fcf5ef2aSThomas Huth                     break;
3836fcf5ef2aSThomas Huth                 case 0x47: /* fsubq */
3837fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3838fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq);
3839fcf5ef2aSThomas Huth                     break;
3840fcf5ef2aSThomas Huth                 case 0x49: /* fmuls */
3841fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls);
3842fcf5ef2aSThomas Huth                     break;
3843fcf5ef2aSThomas Huth                 case 0x4a: /* fmuld */
3844fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld);
3845fcf5ef2aSThomas Huth                     break;
3846fcf5ef2aSThomas Huth                 case 0x4b: /* fmulq */
3847fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3848fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq);
3849fcf5ef2aSThomas Huth                     break;
3850fcf5ef2aSThomas Huth                 case 0x4d: /* fdivs */
3851fcf5ef2aSThomas Huth                     gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs);
3852fcf5ef2aSThomas Huth                     break;
3853fcf5ef2aSThomas Huth                 case 0x4e: /* fdivd */
3854fcf5ef2aSThomas Huth                     gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd);
3855fcf5ef2aSThomas Huth                     break;
3856fcf5ef2aSThomas Huth                 case 0x4f: /* fdivq */
3857fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3858fcf5ef2aSThomas Huth                     gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq);
3859fcf5ef2aSThomas Huth                     break;
3860fcf5ef2aSThomas Huth                 case 0x69: /* fsmuld */
3861fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FSMULD);
3862fcf5ef2aSThomas Huth                     gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld);
3863fcf5ef2aSThomas Huth                     break;
3864fcf5ef2aSThomas Huth                 case 0x6e: /* fdmulq */
3865fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3866fcf5ef2aSThomas Huth                     gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq);
3867fcf5ef2aSThomas Huth                     break;
3868fcf5ef2aSThomas Huth                 case 0xc4: /* fitos */
3869fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fitos);
3870fcf5ef2aSThomas Huth                     break;
3871fcf5ef2aSThomas Huth                 case 0xc6: /* fdtos */
3872fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtos);
3873fcf5ef2aSThomas Huth                     break;
3874fcf5ef2aSThomas Huth                 case 0xc7: /* fqtos */
3875fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3876fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos);
3877fcf5ef2aSThomas Huth                     break;
3878fcf5ef2aSThomas Huth                 case 0xc8: /* fitod */
3879fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod);
3880fcf5ef2aSThomas Huth                     break;
3881fcf5ef2aSThomas Huth                 case 0xc9: /* fstod */
3882fcf5ef2aSThomas Huth                     gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod);
3883fcf5ef2aSThomas Huth                     break;
3884fcf5ef2aSThomas Huth                 case 0xcb: /* fqtod */
3885fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3886fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod);
3887fcf5ef2aSThomas Huth                     break;
3888fcf5ef2aSThomas Huth                 case 0xcc: /* fitoq */
3889fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3890fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq);
3891fcf5ef2aSThomas Huth                     break;
3892fcf5ef2aSThomas Huth                 case 0xcd: /* fstoq */
3893fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3894fcf5ef2aSThomas Huth                     gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq);
3895fcf5ef2aSThomas Huth                     break;
3896fcf5ef2aSThomas Huth                 case 0xce: /* fdtoq */
3897fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3898fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq);
3899fcf5ef2aSThomas Huth                     break;
3900fcf5ef2aSThomas Huth                 case 0xd1: /* fstoi */
3901fcf5ef2aSThomas Huth                     gen_fop_FF(dc, rd, rs2, gen_helper_fstoi);
3902fcf5ef2aSThomas Huth                     break;
3903fcf5ef2aSThomas Huth                 case 0xd2: /* fdtoi */
3904fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi);
3905fcf5ef2aSThomas Huth                     break;
3906fcf5ef2aSThomas Huth                 case 0xd3: /* fqtoi */
3907fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3908fcf5ef2aSThomas Huth                     gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi);
3909fcf5ef2aSThomas Huth                     break;
3910fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3911fcf5ef2aSThomas Huth                 case 0x2: /* V9 fmovd */
3912fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
3913fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
3914fcf5ef2aSThomas Huth                     break;
3915fcf5ef2aSThomas Huth                 case 0x3: /* V9 fmovq */
3916fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3917fcf5ef2aSThomas Huth                     gen_move_Q(dc, rd, rs2);
3918fcf5ef2aSThomas Huth                     break;
3919fcf5ef2aSThomas Huth                 case 0x6: /* V9 fnegd */
3920fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd);
3921fcf5ef2aSThomas Huth                     break;
3922fcf5ef2aSThomas Huth                 case 0x7: /* V9 fnegq */
3923fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3924fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq);
3925fcf5ef2aSThomas Huth                     break;
3926fcf5ef2aSThomas Huth                 case 0xa: /* V9 fabsd */
3927fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd);
3928fcf5ef2aSThomas Huth                     break;
3929fcf5ef2aSThomas Huth                 case 0xb: /* V9 fabsq */
3930fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3931fcf5ef2aSThomas Huth                     gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq);
3932fcf5ef2aSThomas Huth                     break;
3933fcf5ef2aSThomas Huth                 case 0x81: /* V9 fstox */
3934fcf5ef2aSThomas Huth                     gen_fop_DF(dc, rd, rs2, gen_helper_fstox);
3935fcf5ef2aSThomas Huth                     break;
3936fcf5ef2aSThomas Huth                 case 0x82: /* V9 fdtox */
3937fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fdtox);
3938fcf5ef2aSThomas Huth                     break;
3939fcf5ef2aSThomas Huth                 case 0x83: /* V9 fqtox */
3940fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3941fcf5ef2aSThomas Huth                     gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox);
3942fcf5ef2aSThomas Huth                     break;
3943fcf5ef2aSThomas Huth                 case 0x84: /* V9 fxtos */
3944fcf5ef2aSThomas Huth                     gen_fop_FD(dc, rd, rs2, gen_helper_fxtos);
3945fcf5ef2aSThomas Huth                     break;
3946fcf5ef2aSThomas Huth                 case 0x88: /* V9 fxtod */
3947fcf5ef2aSThomas Huth                     gen_fop_DD(dc, rd, rs2, gen_helper_fxtod);
3948fcf5ef2aSThomas Huth                     break;
3949fcf5ef2aSThomas Huth                 case 0x8c: /* V9 fxtoq */
3950fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3951fcf5ef2aSThomas Huth                     gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq);
3952fcf5ef2aSThomas Huth                     break;
3953fcf5ef2aSThomas Huth #endif
3954fcf5ef2aSThomas Huth                 default:
3955fcf5ef2aSThomas Huth                     goto illegal_insn;
3956fcf5ef2aSThomas Huth                 }
3957fcf5ef2aSThomas Huth             } else if (xop == 0x35) {   /* FPU Operations */
3958fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3959fcf5ef2aSThomas Huth                 int cond;
3960fcf5ef2aSThomas Huth #endif
3961fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
3962fcf5ef2aSThomas Huth                     goto jmp_insn;
3963fcf5ef2aSThomas Huth                 }
3964fcf5ef2aSThomas Huth                 gen_op_clear_ieee_excp_and_FTT();
3965fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
3966fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
3967fcf5ef2aSThomas Huth                 xop = GET_FIELD(insn, 18, 26);
3968fcf5ef2aSThomas Huth 
3969fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3970fcf5ef2aSThomas Huth #define FMOVR(sz)                                                  \
3971fcf5ef2aSThomas Huth                 do {                                               \
3972fcf5ef2aSThomas Huth                     DisasCompare cmp;                              \
3973fcf5ef2aSThomas Huth                     cond = GET_FIELD_SP(insn, 10, 12);             \
3974fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);                 \
3975fcf5ef2aSThomas Huth                     gen_compare_reg(&cmp, cond, cpu_src1);         \
3976fcf5ef2aSThomas Huth                     gen_fmov##sz(dc, &cmp, rd, rs2);               \
3977fcf5ef2aSThomas Huth                 } while (0)
3978fcf5ef2aSThomas Huth 
3979fcf5ef2aSThomas Huth                 if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */
3980fcf5ef2aSThomas Huth                     FMOVR(s);
3981fcf5ef2aSThomas Huth                     break;
3982fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
3983fcf5ef2aSThomas Huth                     FMOVR(d);
3984fcf5ef2aSThomas Huth                     break;
3985fcf5ef2aSThomas Huth                 } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
3986fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
3987fcf5ef2aSThomas Huth                     FMOVR(q);
3988fcf5ef2aSThomas Huth                     break;
3989fcf5ef2aSThomas Huth                 }
3990fcf5ef2aSThomas Huth #undef FMOVR
3991fcf5ef2aSThomas Huth #endif
3992fcf5ef2aSThomas Huth                 switch (xop) {
3993fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
3994fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz)                                                 \
3995fcf5ef2aSThomas Huth                     do {                                                \
3996fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
3997fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
3998fcf5ef2aSThomas Huth                         gen_fcompare(&cmp, fcc, cond);                  \
3999fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
4000fcf5ef2aSThomas Huth                     } while (0)
4001fcf5ef2aSThomas Huth 
4002fcf5ef2aSThomas Huth                     case 0x001: /* V9 fmovscc %fcc0 */
4003fcf5ef2aSThomas Huth                         FMOVCC(0, s);
4004fcf5ef2aSThomas Huth                         break;
4005fcf5ef2aSThomas Huth                     case 0x002: /* V9 fmovdcc %fcc0 */
4006fcf5ef2aSThomas Huth                         FMOVCC(0, d);
4007fcf5ef2aSThomas Huth                         break;
4008fcf5ef2aSThomas Huth                     case 0x003: /* V9 fmovqcc %fcc0 */
4009fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4010fcf5ef2aSThomas Huth                         FMOVCC(0, q);
4011fcf5ef2aSThomas Huth                         break;
4012fcf5ef2aSThomas Huth                     case 0x041: /* V9 fmovscc %fcc1 */
4013fcf5ef2aSThomas Huth                         FMOVCC(1, s);
4014fcf5ef2aSThomas Huth                         break;
4015fcf5ef2aSThomas Huth                     case 0x042: /* V9 fmovdcc %fcc1 */
4016fcf5ef2aSThomas Huth                         FMOVCC(1, d);
4017fcf5ef2aSThomas Huth                         break;
4018fcf5ef2aSThomas Huth                     case 0x043: /* V9 fmovqcc %fcc1 */
4019fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4020fcf5ef2aSThomas Huth                         FMOVCC(1, q);
4021fcf5ef2aSThomas Huth                         break;
4022fcf5ef2aSThomas Huth                     case 0x081: /* V9 fmovscc %fcc2 */
4023fcf5ef2aSThomas Huth                         FMOVCC(2, s);
4024fcf5ef2aSThomas Huth                         break;
4025fcf5ef2aSThomas Huth                     case 0x082: /* V9 fmovdcc %fcc2 */
4026fcf5ef2aSThomas Huth                         FMOVCC(2, d);
4027fcf5ef2aSThomas Huth                         break;
4028fcf5ef2aSThomas Huth                     case 0x083: /* V9 fmovqcc %fcc2 */
4029fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4030fcf5ef2aSThomas Huth                         FMOVCC(2, q);
4031fcf5ef2aSThomas Huth                         break;
4032fcf5ef2aSThomas Huth                     case 0x0c1: /* V9 fmovscc %fcc3 */
4033fcf5ef2aSThomas Huth                         FMOVCC(3, s);
4034fcf5ef2aSThomas Huth                         break;
4035fcf5ef2aSThomas Huth                     case 0x0c2: /* V9 fmovdcc %fcc3 */
4036fcf5ef2aSThomas Huth                         FMOVCC(3, d);
4037fcf5ef2aSThomas Huth                         break;
4038fcf5ef2aSThomas Huth                     case 0x0c3: /* V9 fmovqcc %fcc3 */
4039fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4040fcf5ef2aSThomas Huth                         FMOVCC(3, q);
4041fcf5ef2aSThomas Huth                         break;
4042fcf5ef2aSThomas Huth #undef FMOVCC
4043fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz)                                                 \
4044fcf5ef2aSThomas Huth                     do {                                                \
4045fcf5ef2aSThomas Huth                         DisasCompare cmp;                               \
4046fcf5ef2aSThomas Huth                         cond = GET_FIELD_SP(insn, 14, 17);              \
4047fcf5ef2aSThomas Huth                         gen_compare(&cmp, xcc, cond, dc);               \
4048fcf5ef2aSThomas Huth                         gen_fmov##sz(dc, &cmp, rd, rs2);                \
4049fcf5ef2aSThomas Huth                     } while (0)
4050fcf5ef2aSThomas Huth 
4051fcf5ef2aSThomas Huth                     case 0x101: /* V9 fmovscc %icc */
4052fcf5ef2aSThomas Huth                         FMOVCC(0, s);
4053fcf5ef2aSThomas Huth                         break;
4054fcf5ef2aSThomas Huth                     case 0x102: /* V9 fmovdcc %icc */
4055fcf5ef2aSThomas Huth                         FMOVCC(0, d);
4056fcf5ef2aSThomas Huth                         break;
4057fcf5ef2aSThomas Huth                     case 0x103: /* V9 fmovqcc %icc */
4058fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4059fcf5ef2aSThomas Huth                         FMOVCC(0, q);
4060fcf5ef2aSThomas Huth                         break;
4061fcf5ef2aSThomas Huth                     case 0x181: /* V9 fmovscc %xcc */
4062fcf5ef2aSThomas Huth                         FMOVCC(1, s);
4063fcf5ef2aSThomas Huth                         break;
4064fcf5ef2aSThomas Huth                     case 0x182: /* V9 fmovdcc %xcc */
4065fcf5ef2aSThomas Huth                         FMOVCC(1, d);
4066fcf5ef2aSThomas Huth                         break;
4067fcf5ef2aSThomas Huth                     case 0x183: /* V9 fmovqcc %xcc */
4068fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4069fcf5ef2aSThomas Huth                         FMOVCC(1, q);
4070fcf5ef2aSThomas Huth                         break;
4071fcf5ef2aSThomas Huth #undef FMOVCC
4072fcf5ef2aSThomas Huth #endif
4073fcf5ef2aSThomas Huth                     case 0x51: /* fcmps, V9 %fcc */
4074fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
4075fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
4076fcf5ef2aSThomas Huth                         gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32);
4077fcf5ef2aSThomas Huth                         break;
4078fcf5ef2aSThomas Huth                     case 0x52: /* fcmpd, V9 %fcc */
4079fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4080fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4081fcf5ef2aSThomas Huth                         gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64);
4082fcf5ef2aSThomas Huth                         break;
4083fcf5ef2aSThomas Huth                     case 0x53: /* fcmpq, V9 %fcc */
4084fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4085fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
4086fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
4087fcf5ef2aSThomas Huth                         gen_op_fcmpq(rd & 3);
4088fcf5ef2aSThomas Huth                         break;
4089fcf5ef2aSThomas Huth                     case 0x55: /* fcmpes, V9 %fcc */
4090fcf5ef2aSThomas Huth                         cpu_src1_32 = gen_load_fpr_F(dc, rs1);
4091fcf5ef2aSThomas Huth                         cpu_src2_32 = gen_load_fpr_F(dc, rs2);
4092fcf5ef2aSThomas Huth                         gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32);
4093fcf5ef2aSThomas Huth                         break;
4094fcf5ef2aSThomas Huth                     case 0x56: /* fcmped, V9 %fcc */
4095fcf5ef2aSThomas Huth                         cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4096fcf5ef2aSThomas Huth                         cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4097fcf5ef2aSThomas Huth                         gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64);
4098fcf5ef2aSThomas Huth                         break;
4099fcf5ef2aSThomas Huth                     case 0x57: /* fcmpeq, V9 %fcc */
4100fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
4101fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT0(QFPREG(rs1));
4102fcf5ef2aSThomas Huth                         gen_op_load_fpr_QT1(QFPREG(rs2));
4103fcf5ef2aSThomas Huth                         gen_op_fcmpeq(rd & 3);
4104fcf5ef2aSThomas Huth                         break;
4105fcf5ef2aSThomas Huth                     default:
4106fcf5ef2aSThomas Huth                         goto illegal_insn;
4107fcf5ef2aSThomas Huth                 }
4108fcf5ef2aSThomas Huth             } else if (xop == 0x2) {
4109fcf5ef2aSThomas Huth                 TCGv dst = gen_dest_gpr(dc, rd);
4110fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4111fcf5ef2aSThomas Huth                 if (rs1 == 0) {
4112fcf5ef2aSThomas Huth                     /* clr/mov shortcut : or %g0, x, y -> mov x, y */
4113fcf5ef2aSThomas Huth                     if (IS_IMM) {       /* immediate */
4114fcf5ef2aSThomas Huth                         simm = GET_FIELDs(insn, 19, 31);
4115fcf5ef2aSThomas Huth                         tcg_gen_movi_tl(dst, simm);
4116fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, dst);
4117fcf5ef2aSThomas Huth                     } else {            /* register */
4118fcf5ef2aSThomas Huth                         rs2 = GET_FIELD(insn, 27, 31);
4119fcf5ef2aSThomas Huth                         if (rs2 == 0) {
4120fcf5ef2aSThomas Huth                             tcg_gen_movi_tl(dst, 0);
4121fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4122fcf5ef2aSThomas Huth                         } else {
4123fcf5ef2aSThomas Huth                             cpu_src2 = gen_load_gpr(dc, rs2);
4124fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, cpu_src2);
4125fcf5ef2aSThomas Huth                         }
4126fcf5ef2aSThomas Huth                     }
4127fcf5ef2aSThomas Huth                 } else {
4128fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
4129fcf5ef2aSThomas Huth                     if (IS_IMM) {       /* immediate */
4130fcf5ef2aSThomas Huth                         simm = GET_FIELDs(insn, 19, 31);
4131fcf5ef2aSThomas Huth                         tcg_gen_ori_tl(dst, cpu_src1, simm);
4132fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, dst);
4133fcf5ef2aSThomas Huth                     } else {            /* register */
4134fcf5ef2aSThomas Huth                         rs2 = GET_FIELD(insn, 27, 31);
4135fcf5ef2aSThomas Huth                         if (rs2 == 0) {
4136fcf5ef2aSThomas Huth                             /* mov shortcut:  or x, %g0, y -> mov x, y */
4137fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, cpu_src1);
4138fcf5ef2aSThomas Huth                         } else {
4139fcf5ef2aSThomas Huth                             cpu_src2 = gen_load_gpr(dc, rs2);
4140fcf5ef2aSThomas Huth                             tcg_gen_or_tl(dst, cpu_src1, cpu_src2);
4141fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4142fcf5ef2aSThomas Huth                         }
4143fcf5ef2aSThomas Huth                     }
4144fcf5ef2aSThomas Huth                 }
4145fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4146fcf5ef2aSThomas Huth             } else if (xop == 0x25) { /* sll, V9 sllx */
4147fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
4148fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
4149fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
4150fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4151fcf5ef2aSThomas Huth                         tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f);
4152fcf5ef2aSThomas Huth                     } else {
4153fcf5ef2aSThomas Huth                         tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f);
4154fcf5ef2aSThomas Huth                     }
4155fcf5ef2aSThomas Huth                 } else {                /* register */
4156fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
4157fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
415852123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
4159fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4160fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
4161fcf5ef2aSThomas Huth                     } else {
4162fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
4163fcf5ef2aSThomas Huth                     }
4164fcf5ef2aSThomas Huth                     tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0);
4165fcf5ef2aSThomas Huth                 }
4166fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
4167fcf5ef2aSThomas Huth             } else if (xop == 0x26) { /* srl, V9 srlx */
4168fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
4169fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
4170fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
4171fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4172fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f);
4173fcf5ef2aSThomas Huth                     } else {
4174fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
4175fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f);
4176fcf5ef2aSThomas Huth                     }
4177fcf5ef2aSThomas Huth                 } else {                /* register */
4178fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
4179fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
418052123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
4181fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4182fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
4183fcf5ef2aSThomas Huth                         tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0);
4184fcf5ef2aSThomas Huth                     } else {
4185fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
4186fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL);
4187fcf5ef2aSThomas Huth                         tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0);
4188fcf5ef2aSThomas Huth                     }
4189fcf5ef2aSThomas Huth                 }
4190fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
4191fcf5ef2aSThomas Huth             } else if (xop == 0x27) { /* sra, V9 srax */
4192fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
4193fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
4194fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 20, 31);
4195fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4196fcf5ef2aSThomas Huth                         tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f);
4197fcf5ef2aSThomas Huth                     } else {
4198fcf5ef2aSThomas Huth                         tcg_gen_ext32s_i64(cpu_dst, cpu_src1);
4199fcf5ef2aSThomas Huth                         tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f);
4200fcf5ef2aSThomas Huth                     }
4201fcf5ef2aSThomas Huth                 } else {                /* register */
4202fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
4203fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
420452123f14SRichard Henderson                     cpu_tmp0 = tcg_temp_new();
4205fcf5ef2aSThomas Huth                     if (insn & (1 << 12)) {
4206fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f);
4207fcf5ef2aSThomas Huth                         tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0);
4208fcf5ef2aSThomas Huth                     } else {
4209fcf5ef2aSThomas Huth                         tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f);
4210fcf5ef2aSThomas Huth                         tcg_gen_ext32s_i64(cpu_dst, cpu_src1);
4211fcf5ef2aSThomas Huth                         tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0);
4212fcf5ef2aSThomas Huth                     }
4213fcf5ef2aSThomas Huth                 }
4214fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_dst);
4215fcf5ef2aSThomas Huth #endif
4216fcf5ef2aSThomas Huth             } else if (xop < 0x36) {
4217fcf5ef2aSThomas Huth                 if (xop < 0x20) {
4218fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
4219fcf5ef2aSThomas Huth                     cpu_src2 = get_src2(dc, insn);
4220fcf5ef2aSThomas Huth                     switch (xop & ~0x10) {
4221fcf5ef2aSThomas Huth                     case 0x0: /* add */
4222fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4223fcf5ef2aSThomas Huth                             gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2);
4224fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD);
4225fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_ADD;
4226fcf5ef2aSThomas Huth                         } else {
4227fcf5ef2aSThomas Huth                             tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
4228fcf5ef2aSThomas Huth                         }
4229fcf5ef2aSThomas Huth                         break;
4230fcf5ef2aSThomas Huth                     case 0x1: /* and */
4231fcf5ef2aSThomas Huth                         tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2);
4232fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4233fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4234fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4235fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4236fcf5ef2aSThomas Huth                         }
4237fcf5ef2aSThomas Huth                         break;
4238fcf5ef2aSThomas Huth                     case 0x2: /* or */
4239fcf5ef2aSThomas Huth                         tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2);
4240fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4241fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4242fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4243fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4244fcf5ef2aSThomas Huth                         }
4245fcf5ef2aSThomas Huth                         break;
4246fcf5ef2aSThomas Huth                     case 0x3: /* xor */
4247fcf5ef2aSThomas Huth                         tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2);
4248fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4249fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4250fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4251fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4252fcf5ef2aSThomas Huth                         }
4253fcf5ef2aSThomas Huth                         break;
4254fcf5ef2aSThomas Huth                     case 0x4: /* sub */
4255fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4256fcf5ef2aSThomas Huth                             gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2);
4257fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB);
4258fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_SUB;
4259fcf5ef2aSThomas Huth                         } else {
4260fcf5ef2aSThomas Huth                             tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2);
4261fcf5ef2aSThomas Huth                         }
4262fcf5ef2aSThomas Huth                         break;
4263fcf5ef2aSThomas Huth                     case 0x5: /* andn */
4264fcf5ef2aSThomas Huth                         tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2);
4265fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4266fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4267fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4268fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4269fcf5ef2aSThomas Huth                         }
4270fcf5ef2aSThomas Huth                         break;
4271fcf5ef2aSThomas Huth                     case 0x6: /* orn */
4272fcf5ef2aSThomas Huth                         tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2);
4273fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4274fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4275fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4276fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4277fcf5ef2aSThomas Huth                         }
4278fcf5ef2aSThomas Huth                         break;
4279fcf5ef2aSThomas Huth                     case 0x7: /* xorn */
4280fcf5ef2aSThomas Huth                         tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2);
4281fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4282fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4283fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4284fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4285fcf5ef2aSThomas Huth                         }
4286fcf5ef2aSThomas Huth                         break;
4287fcf5ef2aSThomas Huth                     case 0x8: /* addx, V9 addc */
4288fcf5ef2aSThomas Huth                         gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2,
4289fcf5ef2aSThomas Huth                                         (xop & 0x10));
4290fcf5ef2aSThomas Huth                         break;
4291fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4292fcf5ef2aSThomas Huth                     case 0x9: /* V9 mulx */
4293fcf5ef2aSThomas Huth                         tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2);
4294fcf5ef2aSThomas Huth                         break;
4295fcf5ef2aSThomas Huth #endif
4296fcf5ef2aSThomas Huth                     case 0xa: /* umul */
4297fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, MUL);
4298fcf5ef2aSThomas Huth                         gen_op_umul(cpu_dst, cpu_src1, cpu_src2);
4299fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4300fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4301fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4302fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4303fcf5ef2aSThomas Huth                         }
4304fcf5ef2aSThomas Huth                         break;
4305fcf5ef2aSThomas Huth                     case 0xb: /* smul */
4306fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, MUL);
4307fcf5ef2aSThomas Huth                         gen_op_smul(cpu_dst, cpu_src1, cpu_src2);
4308fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4309fcf5ef2aSThomas Huth                             tcg_gen_mov_tl(cpu_cc_dst, cpu_dst);
4310fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC);
4311fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_LOGIC;
4312fcf5ef2aSThomas Huth                         }
4313fcf5ef2aSThomas Huth                         break;
4314fcf5ef2aSThomas Huth                     case 0xc: /* subx, V9 subc */
4315fcf5ef2aSThomas Huth                         gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2,
4316fcf5ef2aSThomas Huth                                         (xop & 0x10));
4317fcf5ef2aSThomas Huth                         break;
4318fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4319fcf5ef2aSThomas Huth                     case 0xd: /* V9 udivx */
4320ad75a51eSRichard Henderson                         gen_helper_udivx(cpu_dst, tcg_env, cpu_src1, cpu_src2);
4321fcf5ef2aSThomas Huth                         break;
4322fcf5ef2aSThomas Huth #endif
4323fcf5ef2aSThomas Huth                     case 0xe: /* udiv */
4324fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, DIV);
4325fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4326ad75a51eSRichard Henderson                             gen_helper_udiv_cc(cpu_dst, tcg_env, cpu_src1,
4327fcf5ef2aSThomas Huth                                                cpu_src2);
4328fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_DIV;
4329fcf5ef2aSThomas Huth                         } else {
4330ad75a51eSRichard Henderson                             gen_helper_udiv(cpu_dst, tcg_env, cpu_src1,
4331fcf5ef2aSThomas Huth                                             cpu_src2);
4332fcf5ef2aSThomas Huth                         }
4333fcf5ef2aSThomas Huth                         break;
4334fcf5ef2aSThomas Huth                     case 0xf: /* sdiv */
4335fcf5ef2aSThomas Huth                         CHECK_IU_FEATURE(dc, DIV);
4336fcf5ef2aSThomas Huth                         if (xop & 0x10) {
4337ad75a51eSRichard Henderson                             gen_helper_sdiv_cc(cpu_dst, tcg_env, cpu_src1,
4338fcf5ef2aSThomas Huth                                                cpu_src2);
4339fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_DIV;
4340fcf5ef2aSThomas Huth                         } else {
4341ad75a51eSRichard Henderson                             gen_helper_sdiv(cpu_dst, tcg_env, cpu_src1,
4342fcf5ef2aSThomas Huth                                             cpu_src2);
4343fcf5ef2aSThomas Huth                         }
4344fcf5ef2aSThomas Huth                         break;
4345fcf5ef2aSThomas Huth                     default:
4346fcf5ef2aSThomas Huth                         goto illegal_insn;
4347fcf5ef2aSThomas Huth                     }
4348fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4349fcf5ef2aSThomas Huth                 } else {
4350fcf5ef2aSThomas Huth                     cpu_src1 = get_src1(dc, insn);
4351fcf5ef2aSThomas Huth                     cpu_src2 = get_src2(dc, insn);
4352fcf5ef2aSThomas Huth                     switch (xop) {
4353fcf5ef2aSThomas Huth                     case 0x20: /* taddcc */
4354fcf5ef2aSThomas Huth                         gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2);
4355fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4356fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD);
4357fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TADD;
4358fcf5ef2aSThomas Huth                         break;
4359fcf5ef2aSThomas Huth                     case 0x21: /* tsubcc */
4360fcf5ef2aSThomas Huth                         gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2);
4361fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4362fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB);
4363fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TSUB;
4364fcf5ef2aSThomas Huth                         break;
4365fcf5ef2aSThomas Huth                     case 0x22: /* taddcctv */
4366ad75a51eSRichard Henderson                         gen_helper_taddcctv(cpu_dst, tcg_env,
4367fcf5ef2aSThomas Huth                                             cpu_src1, cpu_src2);
4368fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4369fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TADDTV;
4370fcf5ef2aSThomas Huth                         break;
4371fcf5ef2aSThomas Huth                     case 0x23: /* tsubcctv */
4372ad75a51eSRichard Henderson                         gen_helper_tsubcctv(cpu_dst, tcg_env,
4373fcf5ef2aSThomas Huth                                             cpu_src1, cpu_src2);
4374fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4375fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_TSUBTV;
4376fcf5ef2aSThomas Huth                         break;
4377fcf5ef2aSThomas Huth                     case 0x24: /* mulscc */
4378fcf5ef2aSThomas Huth                         update_psr(dc);
4379fcf5ef2aSThomas Huth                         gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2);
4380fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4381fcf5ef2aSThomas Huth                         tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD);
4382fcf5ef2aSThomas Huth                         dc->cc_op = CC_OP_ADD;
4383fcf5ef2aSThomas Huth                         break;
4384fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
4385fcf5ef2aSThomas Huth                     case 0x25:  /* sll */
4386fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4387fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4388fcf5ef2aSThomas Huth                             tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f);
4389fcf5ef2aSThomas Huth                         } else { /* register */
439052123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4391fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4392fcf5ef2aSThomas Huth                             tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0);
4393fcf5ef2aSThomas Huth                         }
4394fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4395fcf5ef2aSThomas Huth                         break;
4396fcf5ef2aSThomas Huth                     case 0x26:  /* srl */
4397fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4398fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4399fcf5ef2aSThomas Huth                             tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f);
4400fcf5ef2aSThomas Huth                         } else { /* register */
440152123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4402fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4403fcf5ef2aSThomas Huth                             tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0);
4404fcf5ef2aSThomas Huth                         }
4405fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4406fcf5ef2aSThomas Huth                         break;
4407fcf5ef2aSThomas Huth                     case 0x27:  /* sra */
4408fcf5ef2aSThomas Huth                         if (IS_IMM) { /* immediate */
4409fcf5ef2aSThomas Huth                             simm = GET_FIELDs(insn, 20, 31);
4410fcf5ef2aSThomas Huth                             tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f);
4411fcf5ef2aSThomas Huth                         } else { /* register */
441252123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4413fcf5ef2aSThomas Huth                             tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f);
4414fcf5ef2aSThomas Huth                             tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0);
4415fcf5ef2aSThomas Huth                         }
4416fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4417fcf5ef2aSThomas Huth                         break;
4418fcf5ef2aSThomas Huth #endif
4419fcf5ef2aSThomas Huth                     case 0x30:
4420*0faef01bSRichard Henderson                         goto illegal_insn;  /* WRASR in decodetree */
4421fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
4422fcf5ef2aSThomas Huth                     case 0x31: /* wrpsr, V9 saved, restored */
4423fcf5ef2aSThomas Huth                         {
4424fcf5ef2aSThomas Huth                             if (!supervisor(dc))
4425fcf5ef2aSThomas Huth                                 goto priv_insn;
4426fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4427fcf5ef2aSThomas Huth                             switch (rd) {
4428fcf5ef2aSThomas Huth                             case 0:
4429ad75a51eSRichard Henderson                                 gen_helper_saved(tcg_env);
4430fcf5ef2aSThomas Huth                                 break;
4431fcf5ef2aSThomas Huth                             case 1:
4432ad75a51eSRichard Henderson                                 gen_helper_restored(tcg_env);
4433fcf5ef2aSThomas Huth                                 break;
4434fcf5ef2aSThomas Huth                             case 2: /* UA2005 allclean */
4435fcf5ef2aSThomas Huth                             case 3: /* UA2005 otherw */
4436fcf5ef2aSThomas Huth                             case 4: /* UA2005 normalw */
4437fcf5ef2aSThomas Huth                             case 5: /* UA2005 invalw */
4438fcf5ef2aSThomas Huth                                 // XXX
4439fcf5ef2aSThomas Huth                             default:
4440fcf5ef2aSThomas Huth                                 goto illegal_insn;
4441fcf5ef2aSThomas Huth                             }
4442fcf5ef2aSThomas Huth #else
444352123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4444fcf5ef2aSThomas Huth                             tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4445ad75a51eSRichard Henderson                             gen_helper_wrpsr(tcg_env, cpu_tmp0);
4446fcf5ef2aSThomas Huth                             tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS);
4447fcf5ef2aSThomas Huth                             dc->cc_op = CC_OP_FLAGS;
4448fcf5ef2aSThomas Huth                             save_state(dc);
4449fcf5ef2aSThomas Huth                             gen_op_next_insn();
445007ea28b4SRichard Henderson                             tcg_gen_exit_tb(NULL, 0);
4451af00be49SEmilio G. Cota                             dc->base.is_jmp = DISAS_NORETURN;
4452fcf5ef2aSThomas Huth #endif
4453fcf5ef2aSThomas Huth                         }
4454fcf5ef2aSThomas Huth                         break;
4455fcf5ef2aSThomas Huth                     case 0x32: /* wrwim, V9 wrpr */
4456fcf5ef2aSThomas Huth                         {
4457fcf5ef2aSThomas Huth                             if (!supervisor(dc))
4458fcf5ef2aSThomas Huth                                 goto priv_insn;
445952123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4460fcf5ef2aSThomas Huth                             tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4461fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4462fcf5ef2aSThomas Huth                             switch (rd) {
4463fcf5ef2aSThomas Huth                             case 0: // tpc
4464fcf5ef2aSThomas Huth                                 {
4465fcf5ef2aSThomas Huth                                     TCGv_ptr r_tsptr;
4466fcf5ef2aSThomas Huth 
4467fcf5ef2aSThomas Huth                                     r_tsptr = tcg_temp_new_ptr();
44685d617bfbSRichard Henderson                                     gen_load_trap_state_at_tl(r_tsptr);
4469fcf5ef2aSThomas Huth                                     tcg_gen_st_tl(cpu_tmp0, r_tsptr,
4470fcf5ef2aSThomas Huth                                                   offsetof(trap_state, tpc));
4471fcf5ef2aSThomas Huth                                 }
4472fcf5ef2aSThomas Huth                                 break;
4473fcf5ef2aSThomas Huth                             case 1: // tnpc
4474fcf5ef2aSThomas Huth                                 {
4475fcf5ef2aSThomas Huth                                     TCGv_ptr r_tsptr;
4476fcf5ef2aSThomas Huth 
4477fcf5ef2aSThomas Huth                                     r_tsptr = tcg_temp_new_ptr();
44785d617bfbSRichard Henderson                                     gen_load_trap_state_at_tl(r_tsptr);
4479fcf5ef2aSThomas Huth                                     tcg_gen_st_tl(cpu_tmp0, r_tsptr,
4480fcf5ef2aSThomas Huth                                                   offsetof(trap_state, tnpc));
4481fcf5ef2aSThomas Huth                                 }
4482fcf5ef2aSThomas Huth                                 break;
4483fcf5ef2aSThomas Huth                             case 2: // tstate
4484fcf5ef2aSThomas Huth                                 {
4485fcf5ef2aSThomas Huth                                     TCGv_ptr r_tsptr;
4486fcf5ef2aSThomas Huth 
4487fcf5ef2aSThomas Huth                                     r_tsptr = tcg_temp_new_ptr();
44885d617bfbSRichard Henderson                                     gen_load_trap_state_at_tl(r_tsptr);
4489fcf5ef2aSThomas Huth                                     tcg_gen_st_tl(cpu_tmp0, r_tsptr,
4490fcf5ef2aSThomas Huth                                                   offsetof(trap_state,
4491fcf5ef2aSThomas Huth                                                            tstate));
4492fcf5ef2aSThomas Huth                                 }
4493fcf5ef2aSThomas Huth                                 break;
4494fcf5ef2aSThomas Huth                             case 3: // tt
4495fcf5ef2aSThomas Huth                                 {
4496fcf5ef2aSThomas Huth                                     TCGv_ptr r_tsptr;
4497fcf5ef2aSThomas Huth 
4498fcf5ef2aSThomas Huth                                     r_tsptr = tcg_temp_new_ptr();
44995d617bfbSRichard Henderson                                     gen_load_trap_state_at_tl(r_tsptr);
4500fcf5ef2aSThomas Huth                                     tcg_gen_st32_tl(cpu_tmp0, r_tsptr,
4501fcf5ef2aSThomas Huth                                                     offsetof(trap_state, tt));
4502fcf5ef2aSThomas Huth                                 }
4503fcf5ef2aSThomas Huth                                 break;
4504fcf5ef2aSThomas Huth                             case 4: // tick
4505fcf5ef2aSThomas Huth                                 {
4506fcf5ef2aSThomas Huth                                     TCGv_ptr r_tickptr;
4507fcf5ef2aSThomas Huth 
4508fcf5ef2aSThomas Huth                                     r_tickptr = tcg_temp_new_ptr();
4509ad75a51eSRichard Henderson                                     tcg_gen_ld_ptr(r_tickptr, tcg_env,
4510fcf5ef2aSThomas Huth                                                    offsetof(CPUSPARCState, tick));
4511dfd1b812SRichard Henderson                                     translator_io_start(&dc->base);
4512fcf5ef2aSThomas Huth                                     gen_helper_tick_set_count(r_tickptr,
4513fcf5ef2aSThomas Huth                                                               cpu_tmp0);
451446bb0137SMark Cave-Ayland                                     /* End TB to handle timer interrupt */
451546bb0137SMark Cave-Ayland                                     dc->base.is_jmp = DISAS_EXIT;
4516fcf5ef2aSThomas Huth                                 }
4517fcf5ef2aSThomas Huth                                 break;
4518fcf5ef2aSThomas Huth                             case 5: // tba
4519fcf5ef2aSThomas Huth                                 tcg_gen_mov_tl(cpu_tbr, cpu_tmp0);
4520fcf5ef2aSThomas Huth                                 break;
4521fcf5ef2aSThomas Huth                             case 6: // pstate
4522fcf5ef2aSThomas Huth                                 save_state(dc);
4523dfd1b812SRichard Henderson                                 if (translator_io_start(&dc->base)) {
4524b5328172SPeter Maydell                                     dc->base.is_jmp = DISAS_EXIT;
452546bb0137SMark Cave-Ayland                                 }
4526ad75a51eSRichard Henderson                                 gen_helper_wrpstate(tcg_env, cpu_tmp0);
4527fcf5ef2aSThomas Huth                                 dc->npc = DYNAMIC_PC;
4528fcf5ef2aSThomas Huth                                 break;
4529fcf5ef2aSThomas Huth                             case 7: // tl
4530fcf5ef2aSThomas Huth                                 save_state(dc);
4531ad75a51eSRichard Henderson                                 tcg_gen_st32_tl(cpu_tmp0, tcg_env,
4532fcf5ef2aSThomas Huth                                                offsetof(CPUSPARCState, tl));
4533fcf5ef2aSThomas Huth                                 dc->npc = DYNAMIC_PC;
4534fcf5ef2aSThomas Huth                                 break;
4535fcf5ef2aSThomas Huth                             case 8: // pil
4536dfd1b812SRichard Henderson                                 if (translator_io_start(&dc->base)) {
4537b5328172SPeter Maydell                                     dc->base.is_jmp = DISAS_EXIT;
453846bb0137SMark Cave-Ayland                                 }
4539ad75a51eSRichard Henderson                                 gen_helper_wrpil(tcg_env, cpu_tmp0);
4540fcf5ef2aSThomas Huth                                 break;
4541fcf5ef2aSThomas Huth                             case 9: // cwp
4542ad75a51eSRichard Henderson                                 gen_helper_wrcwp(tcg_env, cpu_tmp0);
4543fcf5ef2aSThomas Huth                                 break;
4544fcf5ef2aSThomas Huth                             case 10: // cansave
4545ad75a51eSRichard Henderson                                 tcg_gen_st32_tl(cpu_tmp0, tcg_env,
4546fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState,
4547fcf5ef2aSThomas Huth                                                          cansave));
4548fcf5ef2aSThomas Huth                                 break;
4549fcf5ef2aSThomas Huth                             case 11: // canrestore
4550ad75a51eSRichard Henderson                                 tcg_gen_st32_tl(cpu_tmp0, tcg_env,
4551fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState,
4552fcf5ef2aSThomas Huth                                                          canrestore));
4553fcf5ef2aSThomas Huth                                 break;
4554fcf5ef2aSThomas Huth                             case 12: // cleanwin
4555ad75a51eSRichard Henderson                                 tcg_gen_st32_tl(cpu_tmp0, tcg_env,
4556fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState,
4557fcf5ef2aSThomas Huth                                                          cleanwin));
4558fcf5ef2aSThomas Huth                                 break;
4559fcf5ef2aSThomas Huth                             case 13: // otherwin
4560ad75a51eSRichard Henderson                                 tcg_gen_st32_tl(cpu_tmp0, tcg_env,
4561fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState,
4562fcf5ef2aSThomas Huth                                                          otherwin));
4563fcf5ef2aSThomas Huth                                 break;
4564fcf5ef2aSThomas Huth                             case 14: // wstate
4565ad75a51eSRichard Henderson                                 tcg_gen_st32_tl(cpu_tmp0, tcg_env,
4566fcf5ef2aSThomas Huth                                                 offsetof(CPUSPARCState,
4567fcf5ef2aSThomas Huth                                                          wstate));
4568fcf5ef2aSThomas Huth                                 break;
4569fcf5ef2aSThomas Huth                             case 16: // UA2005 gl
4570fcf5ef2aSThomas Huth                                 CHECK_IU_FEATURE(dc, GL);
4571ad75a51eSRichard Henderson                                 gen_helper_wrgl(tcg_env, cpu_tmp0);
4572fcf5ef2aSThomas Huth                                 break;
4573fcf5ef2aSThomas Huth                             case 26: // UA2005 strand status
4574fcf5ef2aSThomas Huth                                 CHECK_IU_FEATURE(dc, HYPV);
4575fcf5ef2aSThomas Huth                                 if (!hypervisor(dc))
4576fcf5ef2aSThomas Huth                                     goto priv_insn;
4577fcf5ef2aSThomas Huth                                 tcg_gen_mov_tl(cpu_ssr, cpu_tmp0);
4578fcf5ef2aSThomas Huth                                 break;
4579fcf5ef2aSThomas Huth                             default:
4580fcf5ef2aSThomas Huth                                 goto illegal_insn;
4581fcf5ef2aSThomas Huth                             }
4582fcf5ef2aSThomas Huth #else
4583fcf5ef2aSThomas Huth                             tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0);
4584fcf5ef2aSThomas Huth                             if (dc->def->nwindows != 32) {
4585fcf5ef2aSThomas Huth                                 tcg_gen_andi_tl(cpu_wim, cpu_wim,
4586fcf5ef2aSThomas Huth                                                 (1 << dc->def->nwindows) - 1);
4587fcf5ef2aSThomas Huth                             }
4588fcf5ef2aSThomas Huth #endif
4589fcf5ef2aSThomas Huth                         }
4590fcf5ef2aSThomas Huth                         break;
4591fcf5ef2aSThomas Huth                     case 0x33: /* wrtbr, UA2005 wrhpr */
4592fcf5ef2aSThomas Huth                         {
4593fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
4594fcf5ef2aSThomas Huth                             if (!supervisor(dc))
4595fcf5ef2aSThomas Huth                                 goto priv_insn;
4596fcf5ef2aSThomas Huth                             tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2);
4597fcf5ef2aSThomas Huth #else
4598fcf5ef2aSThomas Huth                             CHECK_IU_FEATURE(dc, HYPV);
4599fcf5ef2aSThomas Huth                             if (!hypervisor(dc))
4600fcf5ef2aSThomas Huth                                 goto priv_insn;
460152123f14SRichard Henderson                             cpu_tmp0 = tcg_temp_new();
4602fcf5ef2aSThomas Huth                             tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2);
4603fcf5ef2aSThomas Huth                             switch (rd) {
4604fcf5ef2aSThomas Huth                             case 0: // hpstate
4605ad75a51eSRichard Henderson                                 tcg_gen_st_i64(cpu_tmp0, tcg_env,
4606f7f17ef7SArtyom Tarasenko                                                offsetof(CPUSPARCState,
4607f7f17ef7SArtyom Tarasenko                                                         hpstate));
4608fcf5ef2aSThomas Huth                                 save_state(dc);
4609fcf5ef2aSThomas Huth                                 gen_op_next_insn();
461007ea28b4SRichard Henderson                                 tcg_gen_exit_tb(NULL, 0);
4611af00be49SEmilio G. Cota                                 dc->base.is_jmp = DISAS_NORETURN;
4612fcf5ef2aSThomas Huth                                 break;
4613fcf5ef2aSThomas Huth                             case 1: // htstate
4614fcf5ef2aSThomas Huth                                 // XXX gen_op_wrhtstate();
4615fcf5ef2aSThomas Huth                                 break;
4616fcf5ef2aSThomas Huth                             case 3: // hintp
4617fcf5ef2aSThomas Huth                                 tcg_gen_mov_tl(cpu_hintp, cpu_tmp0);
4618fcf5ef2aSThomas Huth                                 break;
4619fcf5ef2aSThomas Huth                             case 5: // htba
4620fcf5ef2aSThomas Huth                                 tcg_gen_mov_tl(cpu_htba, cpu_tmp0);
4621fcf5ef2aSThomas Huth                                 break;
4622fcf5ef2aSThomas Huth                             case 31: // hstick_cmpr
4623fcf5ef2aSThomas Huth                                 {
4624fcf5ef2aSThomas Huth                                     TCGv_ptr r_tickptr;
4625fcf5ef2aSThomas Huth 
4626fcf5ef2aSThomas Huth                                     tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0);
4627fcf5ef2aSThomas Huth                                     r_tickptr = tcg_temp_new_ptr();
4628ad75a51eSRichard Henderson                                     tcg_gen_ld_ptr(r_tickptr, tcg_env,
4629fcf5ef2aSThomas Huth                                                    offsetof(CPUSPARCState, hstick));
4630dfd1b812SRichard Henderson                                     translator_io_start(&dc->base);
4631fcf5ef2aSThomas Huth                                     gen_helper_tick_set_limit(r_tickptr,
4632fcf5ef2aSThomas Huth                                                               cpu_hstick_cmpr);
463346bb0137SMark Cave-Ayland                                     /* End TB to handle timer interrupt */
463446bb0137SMark Cave-Ayland                                     dc->base.is_jmp = DISAS_EXIT;
4635fcf5ef2aSThomas Huth                                 }
4636fcf5ef2aSThomas Huth                                 break;
4637fcf5ef2aSThomas Huth                             case 6: // hver readonly
4638fcf5ef2aSThomas Huth                             default:
4639fcf5ef2aSThomas Huth                                 goto illegal_insn;
4640fcf5ef2aSThomas Huth                             }
4641fcf5ef2aSThomas Huth #endif
4642fcf5ef2aSThomas Huth                         }
4643fcf5ef2aSThomas Huth                         break;
4644fcf5ef2aSThomas Huth #endif
4645fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4646fcf5ef2aSThomas Huth                     case 0x2c: /* V9 movcc */
4647fcf5ef2aSThomas Huth                         {
4648fcf5ef2aSThomas Huth                             int cc = GET_FIELD_SP(insn, 11, 12);
4649fcf5ef2aSThomas Huth                             int cond = GET_FIELD_SP(insn, 14, 17);
4650fcf5ef2aSThomas Huth                             DisasCompare cmp;
4651fcf5ef2aSThomas Huth                             TCGv dst;
4652fcf5ef2aSThomas Huth 
4653fcf5ef2aSThomas Huth                             if (insn & (1 << 18)) {
4654fcf5ef2aSThomas Huth                                 if (cc == 0) {
4655fcf5ef2aSThomas Huth                                     gen_compare(&cmp, 0, cond, dc);
4656fcf5ef2aSThomas Huth                                 } else if (cc == 2) {
4657fcf5ef2aSThomas Huth                                     gen_compare(&cmp, 1, cond, dc);
4658fcf5ef2aSThomas Huth                                 } else {
4659fcf5ef2aSThomas Huth                                     goto illegal_insn;
4660fcf5ef2aSThomas Huth                                 }
4661fcf5ef2aSThomas Huth                             } else {
4662fcf5ef2aSThomas Huth                                 gen_fcompare(&cmp, cc, cond);
4663fcf5ef2aSThomas Huth                             }
4664fcf5ef2aSThomas Huth 
4665fcf5ef2aSThomas Huth                             /* The get_src2 above loaded the normal 13-bit
4666fcf5ef2aSThomas Huth                                immediate field, not the 11-bit field we have
4667fcf5ef2aSThomas Huth                                in movcc.  But it did handle the reg case.  */
4668fcf5ef2aSThomas Huth                             if (IS_IMM) {
4669fcf5ef2aSThomas Huth                                 simm = GET_FIELD_SPs(insn, 0, 10);
4670fcf5ef2aSThomas Huth                                 tcg_gen_movi_tl(cpu_src2, simm);
4671fcf5ef2aSThomas Huth                             }
4672fcf5ef2aSThomas Huth 
4673fcf5ef2aSThomas Huth                             dst = gen_load_gpr(dc, rd);
4674fcf5ef2aSThomas Huth                             tcg_gen_movcond_tl(cmp.cond, dst,
4675fcf5ef2aSThomas Huth                                                cmp.c1, cmp.c2,
4676fcf5ef2aSThomas Huth                                                cpu_src2, dst);
4677fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4678fcf5ef2aSThomas Huth                             break;
4679fcf5ef2aSThomas Huth                         }
4680fcf5ef2aSThomas Huth                     case 0x2d: /* V9 sdivx */
4681ad75a51eSRichard Henderson                         gen_helper_sdivx(cpu_dst, tcg_env, cpu_src1, cpu_src2);
4682fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4683fcf5ef2aSThomas Huth                         break;
4684fcf5ef2aSThomas Huth                     case 0x2e: /* V9 popc */
468508da3180SRichard Henderson                         tcg_gen_ctpop_tl(cpu_dst, cpu_src2);
4686fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd, cpu_dst);
4687fcf5ef2aSThomas Huth                         break;
4688fcf5ef2aSThomas Huth                     case 0x2f: /* V9 movr */
4689fcf5ef2aSThomas Huth                         {
4690fcf5ef2aSThomas Huth                             int cond = GET_FIELD_SP(insn, 10, 12);
4691fcf5ef2aSThomas Huth                             DisasCompare cmp;
4692fcf5ef2aSThomas Huth                             TCGv dst;
4693fcf5ef2aSThomas Huth 
4694fcf5ef2aSThomas Huth                             gen_compare_reg(&cmp, cond, cpu_src1);
4695fcf5ef2aSThomas Huth 
4696fcf5ef2aSThomas Huth                             /* The get_src2 above loaded the normal 13-bit
4697fcf5ef2aSThomas Huth                                immediate field, not the 10-bit field we have
4698fcf5ef2aSThomas Huth                                in movr.  But it did handle the reg case.  */
4699fcf5ef2aSThomas Huth                             if (IS_IMM) {
4700fcf5ef2aSThomas Huth                                 simm = GET_FIELD_SPs(insn, 0, 9);
4701fcf5ef2aSThomas Huth                                 tcg_gen_movi_tl(cpu_src2, simm);
4702fcf5ef2aSThomas Huth                             }
4703fcf5ef2aSThomas Huth 
4704fcf5ef2aSThomas Huth                             dst = gen_load_gpr(dc, rd);
4705fcf5ef2aSThomas Huth                             tcg_gen_movcond_tl(cmp.cond, dst,
4706fcf5ef2aSThomas Huth                                                cmp.c1, cmp.c2,
4707fcf5ef2aSThomas Huth                                                cpu_src2, dst);
4708fcf5ef2aSThomas Huth                             gen_store_gpr(dc, rd, dst);
4709fcf5ef2aSThomas Huth                             break;
4710fcf5ef2aSThomas Huth                         }
4711fcf5ef2aSThomas Huth #endif
4712fcf5ef2aSThomas Huth                     default:
4713fcf5ef2aSThomas Huth                         goto illegal_insn;
4714fcf5ef2aSThomas Huth                     }
4715fcf5ef2aSThomas Huth                 }
4716fcf5ef2aSThomas Huth             } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */
4717fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
4718fcf5ef2aSThomas Huth                 int opf = GET_FIELD_SP(insn, 5, 13);
4719fcf5ef2aSThomas Huth                 rs1 = GET_FIELD(insn, 13, 17);
4720fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
4721fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
4722fcf5ef2aSThomas Huth                     goto jmp_insn;
4723fcf5ef2aSThomas Huth                 }
4724fcf5ef2aSThomas Huth 
4725fcf5ef2aSThomas Huth                 switch (opf) {
4726fcf5ef2aSThomas Huth                 case 0x000: /* VIS I edge8cc */
4727fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4728fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4729fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4730fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0);
4731fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4732fcf5ef2aSThomas Huth                     break;
4733fcf5ef2aSThomas Huth                 case 0x001: /* VIS II edge8n */
4734fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4735fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4736fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4737fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0);
4738fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4739fcf5ef2aSThomas Huth                     break;
4740fcf5ef2aSThomas Huth                 case 0x002: /* VIS I edge8lcc */
4741fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4742fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4743fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4744fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1);
4745fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4746fcf5ef2aSThomas Huth                     break;
4747fcf5ef2aSThomas Huth                 case 0x003: /* VIS II edge8ln */
4748fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4749fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4750fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4751fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1);
4752fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4753fcf5ef2aSThomas Huth                     break;
4754fcf5ef2aSThomas Huth                 case 0x004: /* VIS I edge16cc */
4755fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4756fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4757fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4758fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0);
4759fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4760fcf5ef2aSThomas Huth                     break;
4761fcf5ef2aSThomas Huth                 case 0x005: /* VIS II edge16n */
4762fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4763fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4764fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4765fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0);
4766fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4767fcf5ef2aSThomas Huth                     break;
4768fcf5ef2aSThomas Huth                 case 0x006: /* VIS I edge16lcc */
4769fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4770fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4771fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4772fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1);
4773fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4774fcf5ef2aSThomas Huth                     break;
4775fcf5ef2aSThomas Huth                 case 0x007: /* VIS II edge16ln */
4776fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4777fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4778fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4779fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1);
4780fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4781fcf5ef2aSThomas Huth                     break;
4782fcf5ef2aSThomas Huth                 case 0x008: /* VIS I edge32cc */
4783fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4784fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4785fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4786fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0);
4787fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4788fcf5ef2aSThomas Huth                     break;
4789fcf5ef2aSThomas Huth                 case 0x009: /* VIS II edge32n */
4790fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4791fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4792fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4793fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0);
4794fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4795fcf5ef2aSThomas Huth                     break;
4796fcf5ef2aSThomas Huth                 case 0x00a: /* VIS I edge32lcc */
4797fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4798fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4799fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4800fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1);
4801fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4802fcf5ef2aSThomas Huth                     break;
4803fcf5ef2aSThomas Huth                 case 0x00b: /* VIS II edge32ln */
4804fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4805fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4806fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4807fcf5ef2aSThomas Huth                     gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1);
4808fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4809fcf5ef2aSThomas Huth                     break;
4810fcf5ef2aSThomas Huth                 case 0x010: /* VIS I array8 */
4811fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4812fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4813fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4814fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4815fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4816fcf5ef2aSThomas Huth                     break;
4817fcf5ef2aSThomas Huth                 case 0x012: /* VIS I array16 */
4818fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4819fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4820fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4821fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4822fcf5ef2aSThomas Huth                     tcg_gen_shli_i64(cpu_dst, cpu_dst, 1);
4823fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4824fcf5ef2aSThomas Huth                     break;
4825fcf5ef2aSThomas Huth                 case 0x014: /* VIS I array32 */
4826fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4827fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4828fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4829fcf5ef2aSThomas Huth                     gen_helper_array8(cpu_dst, cpu_src1, cpu_src2);
4830fcf5ef2aSThomas Huth                     tcg_gen_shli_i64(cpu_dst, cpu_dst, 2);
4831fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4832fcf5ef2aSThomas Huth                     break;
4833fcf5ef2aSThomas Huth                 case 0x018: /* VIS I alignaddr */
4834fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4835fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4836fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4837fcf5ef2aSThomas Huth                     gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0);
4838fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4839fcf5ef2aSThomas Huth                     break;
4840fcf5ef2aSThomas Huth                 case 0x01a: /* VIS I alignaddrl */
4841fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4842fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4843fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4844fcf5ef2aSThomas Huth                     gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1);
4845fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4846fcf5ef2aSThomas Huth                     break;
4847fcf5ef2aSThomas Huth                 case 0x019: /* VIS II bmask */
4848fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4849fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rs1);
4850fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
4851fcf5ef2aSThomas Huth                     tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2);
4852fcf5ef2aSThomas Huth                     tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32);
4853fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4854fcf5ef2aSThomas Huth                     break;
4855fcf5ef2aSThomas Huth                 case 0x020: /* VIS I fcmple16 */
4856fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4857fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4858fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4859fcf5ef2aSThomas Huth                     gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64);
4860fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4861fcf5ef2aSThomas Huth                     break;
4862fcf5ef2aSThomas Huth                 case 0x022: /* VIS I fcmpne16 */
4863fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4864fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4865fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4866fcf5ef2aSThomas Huth                     gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64);
4867fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4868fcf5ef2aSThomas Huth                     break;
4869fcf5ef2aSThomas Huth                 case 0x024: /* VIS I fcmple32 */
4870fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4871fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4872fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4873fcf5ef2aSThomas Huth                     gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64);
4874fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4875fcf5ef2aSThomas Huth                     break;
4876fcf5ef2aSThomas Huth                 case 0x026: /* VIS I fcmpne32 */
4877fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4878fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4879fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4880fcf5ef2aSThomas Huth                     gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64);
4881fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4882fcf5ef2aSThomas Huth                     break;
4883fcf5ef2aSThomas Huth                 case 0x028: /* VIS I fcmpgt16 */
4884fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4885fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4886fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4887fcf5ef2aSThomas Huth                     gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64);
4888fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4889fcf5ef2aSThomas Huth                     break;
4890fcf5ef2aSThomas Huth                 case 0x02a: /* VIS I fcmpeq16 */
4891fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4892fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4893fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4894fcf5ef2aSThomas Huth                     gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64);
4895fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4896fcf5ef2aSThomas Huth                     break;
4897fcf5ef2aSThomas Huth                 case 0x02c: /* VIS I fcmpgt32 */
4898fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4899fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4900fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4901fcf5ef2aSThomas Huth                     gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64);
4902fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4903fcf5ef2aSThomas Huth                     break;
4904fcf5ef2aSThomas Huth                 case 0x02e: /* VIS I fcmpeq32 */
4905fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4906fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
4907fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_D(dc, rs2);
4908fcf5ef2aSThomas Huth                     gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64);
4909fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_dst);
4910fcf5ef2aSThomas Huth                     break;
4911fcf5ef2aSThomas Huth                 case 0x031: /* VIS I fmul8x16 */
4912fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4913fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16);
4914fcf5ef2aSThomas Huth                     break;
4915fcf5ef2aSThomas Huth                 case 0x033: /* VIS I fmul8x16au */
4916fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4917fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au);
4918fcf5ef2aSThomas Huth                     break;
4919fcf5ef2aSThomas Huth                 case 0x035: /* VIS I fmul8x16al */
4920fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4921fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al);
4922fcf5ef2aSThomas Huth                     break;
4923fcf5ef2aSThomas Huth                 case 0x036: /* VIS I fmul8sux16 */
4924fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4925fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16);
4926fcf5ef2aSThomas Huth                     break;
4927fcf5ef2aSThomas Huth                 case 0x037: /* VIS I fmul8ulx16 */
4928fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4929fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16);
4930fcf5ef2aSThomas Huth                     break;
4931fcf5ef2aSThomas Huth                 case 0x038: /* VIS I fmuld8sux16 */
4932fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4933fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16);
4934fcf5ef2aSThomas Huth                     break;
4935fcf5ef2aSThomas Huth                 case 0x039: /* VIS I fmuld8ulx16 */
4936fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4937fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16);
4938fcf5ef2aSThomas Huth                     break;
4939fcf5ef2aSThomas Huth                 case 0x03a: /* VIS I fpack32 */
4940fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4941fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32);
4942fcf5ef2aSThomas Huth                     break;
4943fcf5ef2aSThomas Huth                 case 0x03b: /* VIS I fpack16 */
4944fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4945fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4946fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
4947fcf5ef2aSThomas Huth                     gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64);
4948fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
4949fcf5ef2aSThomas Huth                     break;
4950fcf5ef2aSThomas Huth                 case 0x03d: /* VIS I fpackfix */
4951fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4952fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
4953fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
4954fcf5ef2aSThomas Huth                     gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64);
4955fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
4956fcf5ef2aSThomas Huth                     break;
4957fcf5ef2aSThomas Huth                 case 0x03e: /* VIS I pdist */
4958fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4959fcf5ef2aSThomas Huth                     gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist);
4960fcf5ef2aSThomas Huth                     break;
4961fcf5ef2aSThomas Huth                 case 0x048: /* VIS I faligndata */
4962fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4963fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata);
4964fcf5ef2aSThomas Huth                     break;
4965fcf5ef2aSThomas Huth                 case 0x04b: /* VIS I fpmerge */
4966fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4967fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge);
4968fcf5ef2aSThomas Huth                     break;
4969fcf5ef2aSThomas Huth                 case 0x04c: /* VIS II bshuffle */
4970fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS2);
4971fcf5ef2aSThomas Huth                     gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle);
4972fcf5ef2aSThomas Huth                     break;
4973fcf5ef2aSThomas Huth                 case 0x04d: /* VIS I fexpand */
4974fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4975fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand);
4976fcf5ef2aSThomas Huth                     break;
4977fcf5ef2aSThomas Huth                 case 0x050: /* VIS I fpadd16 */
4978fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4979fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16);
4980fcf5ef2aSThomas Huth                     break;
4981fcf5ef2aSThomas Huth                 case 0x051: /* VIS I fpadd16s */
4982fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4983fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s);
4984fcf5ef2aSThomas Huth                     break;
4985fcf5ef2aSThomas Huth                 case 0x052: /* VIS I fpadd32 */
4986fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4987fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32);
4988fcf5ef2aSThomas Huth                     break;
4989fcf5ef2aSThomas Huth                 case 0x053: /* VIS I fpadd32s */
4990fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4991fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32);
4992fcf5ef2aSThomas Huth                     break;
4993fcf5ef2aSThomas Huth                 case 0x054: /* VIS I fpsub16 */
4994fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4995fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16);
4996fcf5ef2aSThomas Huth                     break;
4997fcf5ef2aSThomas Huth                 case 0x055: /* VIS I fpsub16s */
4998fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
4999fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s);
5000fcf5ef2aSThomas Huth                     break;
5001fcf5ef2aSThomas Huth                 case 0x056: /* VIS I fpsub32 */
5002fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5003fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32);
5004fcf5ef2aSThomas Huth                     break;
5005fcf5ef2aSThomas Huth                 case 0x057: /* VIS I fpsub32s */
5006fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5007fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32);
5008fcf5ef2aSThomas Huth                     break;
5009fcf5ef2aSThomas Huth                 case 0x060: /* VIS I fzero */
5010fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5011fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5012fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, 0);
5013fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5014fcf5ef2aSThomas Huth                     break;
5015fcf5ef2aSThomas Huth                 case 0x061: /* VIS I fzeros */
5016fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5017fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5018fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, 0);
5019fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5020fcf5ef2aSThomas Huth                     break;
5021fcf5ef2aSThomas Huth                 case 0x062: /* VIS I fnor */
5022fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5023fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64);
5024fcf5ef2aSThomas Huth                     break;
5025fcf5ef2aSThomas Huth                 case 0x063: /* VIS I fnors */
5026fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5027fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32);
5028fcf5ef2aSThomas Huth                     break;
5029fcf5ef2aSThomas Huth                 case 0x064: /* VIS I fandnot2 */
5030fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5031fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64);
5032fcf5ef2aSThomas Huth                     break;
5033fcf5ef2aSThomas Huth                 case 0x065: /* VIS I fandnot2s */
5034fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5035fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32);
5036fcf5ef2aSThomas Huth                     break;
5037fcf5ef2aSThomas Huth                 case 0x066: /* VIS I fnot2 */
5038fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5039fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64);
5040fcf5ef2aSThomas Huth                     break;
5041fcf5ef2aSThomas Huth                 case 0x067: /* VIS I fnot2s */
5042fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5043fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32);
5044fcf5ef2aSThomas Huth                     break;
5045fcf5ef2aSThomas Huth                 case 0x068: /* VIS I fandnot1 */
5046fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5047fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64);
5048fcf5ef2aSThomas Huth                     break;
5049fcf5ef2aSThomas Huth                 case 0x069: /* VIS I fandnot1s */
5050fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5051fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32);
5052fcf5ef2aSThomas Huth                     break;
5053fcf5ef2aSThomas Huth                 case 0x06a: /* VIS I fnot1 */
5054fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5055fcf5ef2aSThomas Huth                     gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64);
5056fcf5ef2aSThomas Huth                     break;
5057fcf5ef2aSThomas Huth                 case 0x06b: /* VIS I fnot1s */
5058fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5059fcf5ef2aSThomas Huth                     gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32);
5060fcf5ef2aSThomas Huth                     break;
5061fcf5ef2aSThomas Huth                 case 0x06c: /* VIS I fxor */
5062fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5063fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64);
5064fcf5ef2aSThomas Huth                     break;
5065fcf5ef2aSThomas Huth                 case 0x06d: /* VIS I fxors */
5066fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5067fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32);
5068fcf5ef2aSThomas Huth                     break;
5069fcf5ef2aSThomas Huth                 case 0x06e: /* VIS I fnand */
5070fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5071fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64);
5072fcf5ef2aSThomas Huth                     break;
5073fcf5ef2aSThomas Huth                 case 0x06f: /* VIS I fnands */
5074fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5075fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32);
5076fcf5ef2aSThomas Huth                     break;
5077fcf5ef2aSThomas Huth                 case 0x070: /* VIS I fand */
5078fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5079fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64);
5080fcf5ef2aSThomas Huth                     break;
5081fcf5ef2aSThomas Huth                 case 0x071: /* VIS I fands */
5082fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5083fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32);
5084fcf5ef2aSThomas Huth                     break;
5085fcf5ef2aSThomas Huth                 case 0x072: /* VIS I fxnor */
5086fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5087fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64);
5088fcf5ef2aSThomas Huth                     break;
5089fcf5ef2aSThomas Huth                 case 0x073: /* VIS I fxnors */
5090fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5091fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32);
5092fcf5ef2aSThomas Huth                     break;
5093fcf5ef2aSThomas Huth                 case 0x074: /* VIS I fsrc1 */
5094fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5095fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs1);
5096fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
5097fcf5ef2aSThomas Huth                     break;
5098fcf5ef2aSThomas Huth                 case 0x075: /* VIS I fsrc1s */
5099fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5100fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs1);
5101fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
5102fcf5ef2aSThomas Huth                     break;
5103fcf5ef2aSThomas Huth                 case 0x076: /* VIS I fornot2 */
5104fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5105fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64);
5106fcf5ef2aSThomas Huth                     break;
5107fcf5ef2aSThomas Huth                 case 0x077: /* VIS I fornot2s */
5108fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5109fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32);
5110fcf5ef2aSThomas Huth                     break;
5111fcf5ef2aSThomas Huth                 case 0x078: /* VIS I fsrc2 */
5112fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5113fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rs2);
5114fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_src1_64);
5115fcf5ef2aSThomas Huth                     break;
5116fcf5ef2aSThomas Huth                 case 0x079: /* VIS I fsrc2s */
5117fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5118fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rs2);
5119fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_src1_32);
5120fcf5ef2aSThomas Huth                     break;
5121fcf5ef2aSThomas Huth                 case 0x07a: /* VIS I fornot1 */
5122fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5123fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64);
5124fcf5ef2aSThomas Huth                     break;
5125fcf5ef2aSThomas Huth                 case 0x07b: /* VIS I fornot1s */
5126fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5127fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32);
5128fcf5ef2aSThomas Huth                     break;
5129fcf5ef2aSThomas Huth                 case 0x07c: /* VIS I for */
5130fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5131fcf5ef2aSThomas Huth                     gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64);
5132fcf5ef2aSThomas Huth                     break;
5133fcf5ef2aSThomas Huth                 case 0x07d: /* VIS I fors */
5134fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5135fcf5ef2aSThomas Huth                     gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32);
5136fcf5ef2aSThomas Huth                     break;
5137fcf5ef2aSThomas Huth                 case 0x07e: /* VIS I fone */
5138fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5139fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5140fcf5ef2aSThomas Huth                     tcg_gen_movi_i64(cpu_dst_64, -1);
5141fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5142fcf5ef2aSThomas Huth                     break;
5143fcf5ef2aSThomas Huth                 case 0x07f: /* VIS I fones */
5144fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, VIS1);
5145fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5146fcf5ef2aSThomas Huth                     tcg_gen_movi_i32(cpu_dst_32, -1);
5147fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5148fcf5ef2aSThomas Huth                     break;
5149fcf5ef2aSThomas Huth                 case 0x080: /* VIS I shutdown */
5150fcf5ef2aSThomas Huth                 case 0x081: /* VIS II siam */
5151fcf5ef2aSThomas Huth                     // XXX
5152fcf5ef2aSThomas Huth                     goto illegal_insn;
5153fcf5ef2aSThomas Huth                 default:
5154fcf5ef2aSThomas Huth                     goto illegal_insn;
5155fcf5ef2aSThomas Huth                 }
5156fcf5ef2aSThomas Huth #else
5157fcf5ef2aSThomas Huth                 goto ncp_insn;
5158fcf5ef2aSThomas Huth #endif
5159fcf5ef2aSThomas Huth             } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */
5160fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5161fcf5ef2aSThomas Huth                 goto illegal_insn;
5162fcf5ef2aSThomas Huth #else
5163fcf5ef2aSThomas Huth                 goto ncp_insn;
5164fcf5ef2aSThomas Huth #endif
5165fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5166fcf5ef2aSThomas Huth             } else if (xop == 0x39) { /* V9 return */
5167fcf5ef2aSThomas Huth                 save_state(dc);
5168fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
516952123f14SRichard Henderson                 cpu_tmp0 = tcg_temp_new();
5170fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
5171fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 19, 31);
5172fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm);
5173fcf5ef2aSThomas Huth                 } else {                /* register */
5174fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5175fcf5ef2aSThomas Huth                     if (rs2) {
5176fcf5ef2aSThomas Huth                         cpu_src2 = gen_load_gpr(dc, rs2);
5177fcf5ef2aSThomas Huth                         tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2);
5178fcf5ef2aSThomas Huth                     } else {
5179fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_tmp0, cpu_src1);
5180fcf5ef2aSThomas Huth                     }
5181fcf5ef2aSThomas Huth                 }
5182186e7890SRichard Henderson                 gen_check_align(dc, cpu_tmp0, 3);
5183ad75a51eSRichard Henderson                 gen_helper_restore(tcg_env);
5184fcf5ef2aSThomas Huth                 gen_mov_pc_npc(dc);
5185fcf5ef2aSThomas Huth                 tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5186553338dcSRichard Henderson                 dc->npc = DYNAMIC_PC_LOOKUP;
5187fcf5ef2aSThomas Huth                 goto jmp_insn;
5188fcf5ef2aSThomas Huth #endif
5189fcf5ef2aSThomas Huth             } else {
5190fcf5ef2aSThomas Huth                 cpu_src1 = get_src1(dc, insn);
519152123f14SRichard Henderson                 cpu_tmp0 = tcg_temp_new();
5192fcf5ef2aSThomas Huth                 if (IS_IMM) {   /* immediate */
5193fcf5ef2aSThomas Huth                     simm = GET_FIELDs(insn, 19, 31);
5194fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm);
5195fcf5ef2aSThomas Huth                 } else {                /* register */
5196fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5197fcf5ef2aSThomas Huth                     if (rs2) {
5198fcf5ef2aSThomas Huth                         cpu_src2 = gen_load_gpr(dc, rs2);
5199fcf5ef2aSThomas Huth                         tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2);
5200fcf5ef2aSThomas Huth                     } else {
5201fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_tmp0, cpu_src1);
5202fcf5ef2aSThomas Huth                     }
5203fcf5ef2aSThomas Huth                 }
5204fcf5ef2aSThomas Huth                 switch (xop) {
5205fcf5ef2aSThomas Huth                 case 0x38:      /* jmpl */
5206fcf5ef2aSThomas Huth                     {
5207186e7890SRichard Henderson                         gen_check_align(dc, cpu_tmp0, 3);
5208186e7890SRichard Henderson                         gen_store_gpr(dc, rd, tcg_constant_tl(dc->pc));
5209fcf5ef2aSThomas Huth                         gen_mov_pc_npc(dc);
5210fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_tmp0);
5211fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5212831543fcSRichard Henderson                         dc->npc = DYNAMIC_PC_LOOKUP;
5213fcf5ef2aSThomas Huth                     }
5214fcf5ef2aSThomas Huth                     goto jmp_insn;
5215fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
5216fcf5ef2aSThomas Huth                 case 0x39:      /* rett, V9 return */
5217fcf5ef2aSThomas Huth                     {
5218fcf5ef2aSThomas Huth                         if (!supervisor(dc))
5219fcf5ef2aSThomas Huth                             goto priv_insn;
5220186e7890SRichard Henderson                         gen_check_align(dc, cpu_tmp0, 3);
5221fcf5ef2aSThomas Huth                         gen_mov_pc_npc(dc);
5222fcf5ef2aSThomas Huth                         tcg_gen_mov_tl(cpu_npc, cpu_tmp0);
5223fcf5ef2aSThomas Huth                         dc->npc = DYNAMIC_PC;
5224ad75a51eSRichard Henderson                         gen_helper_rett(tcg_env);
5225fcf5ef2aSThomas Huth                     }
5226fcf5ef2aSThomas Huth                     goto jmp_insn;
5227fcf5ef2aSThomas Huth #endif
5228fcf5ef2aSThomas Huth                 case 0x3b: /* flush */
5229fcf5ef2aSThomas Huth                     /* nop */
5230fcf5ef2aSThomas Huth                     break;
5231fcf5ef2aSThomas Huth                 case 0x3c:      /* save */
5232ad75a51eSRichard Henderson                     gen_helper_save(tcg_env);
5233fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_tmp0);
5234fcf5ef2aSThomas Huth                     break;
5235fcf5ef2aSThomas Huth                 case 0x3d:      /* restore */
5236ad75a51eSRichard Henderson                     gen_helper_restore(tcg_env);
5237fcf5ef2aSThomas Huth                     gen_store_gpr(dc, rd, cpu_tmp0);
5238fcf5ef2aSThomas Huth                     break;
5239fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64)
5240fcf5ef2aSThomas Huth                 case 0x3e:      /* V9 done/retry */
5241fcf5ef2aSThomas Huth                     {
5242fcf5ef2aSThomas Huth                         switch (rd) {
5243fcf5ef2aSThomas Huth                         case 0:
5244fcf5ef2aSThomas Huth                             if (!supervisor(dc))
5245fcf5ef2aSThomas Huth                                 goto priv_insn;
5246fcf5ef2aSThomas Huth                             dc->npc = DYNAMIC_PC;
5247fcf5ef2aSThomas Huth                             dc->pc = DYNAMIC_PC;
5248dfd1b812SRichard Henderson                             translator_io_start(&dc->base);
5249ad75a51eSRichard Henderson                             gen_helper_done(tcg_env);
5250fcf5ef2aSThomas Huth                             goto jmp_insn;
5251fcf5ef2aSThomas Huth                         case 1:
5252fcf5ef2aSThomas Huth                             if (!supervisor(dc))
5253fcf5ef2aSThomas Huth                                 goto priv_insn;
5254fcf5ef2aSThomas Huth                             dc->npc = DYNAMIC_PC;
5255fcf5ef2aSThomas Huth                             dc->pc = DYNAMIC_PC;
5256dfd1b812SRichard Henderson                             translator_io_start(&dc->base);
5257ad75a51eSRichard Henderson                             gen_helper_retry(tcg_env);
5258fcf5ef2aSThomas Huth                             goto jmp_insn;
5259fcf5ef2aSThomas Huth                         default:
5260fcf5ef2aSThomas Huth                             goto illegal_insn;
5261fcf5ef2aSThomas Huth                         }
5262fcf5ef2aSThomas Huth                     }
5263fcf5ef2aSThomas Huth                     break;
5264fcf5ef2aSThomas Huth #endif
5265fcf5ef2aSThomas Huth                 default:
5266fcf5ef2aSThomas Huth                     goto illegal_insn;
5267fcf5ef2aSThomas Huth                 }
5268fcf5ef2aSThomas Huth             }
5269fcf5ef2aSThomas Huth             break;
5270fcf5ef2aSThomas Huth         }
5271fcf5ef2aSThomas Huth         break;
5272fcf5ef2aSThomas Huth     case 3:                     /* load/store instructions */
5273fcf5ef2aSThomas Huth         {
5274fcf5ef2aSThomas Huth             unsigned int xop = GET_FIELD(insn, 7, 12);
5275fcf5ef2aSThomas Huth             /* ??? gen_address_mask prevents us from using a source
5276fcf5ef2aSThomas Huth                register directly.  Always generate a temporary.  */
527752123f14SRichard Henderson             TCGv cpu_addr = tcg_temp_new();
5278fcf5ef2aSThomas Huth 
5279fcf5ef2aSThomas Huth             tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn));
5280fcf5ef2aSThomas Huth             if (xop == 0x3c || xop == 0x3e) {
5281fcf5ef2aSThomas Huth                 /* V9 casa/casxa : no offset */
5282fcf5ef2aSThomas Huth             } else if (IS_IMM) {     /* immediate */
5283fcf5ef2aSThomas Huth                 simm = GET_FIELDs(insn, 19, 31);
5284fcf5ef2aSThomas Huth                 if (simm != 0) {
5285fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, simm);
5286fcf5ef2aSThomas Huth                 }
5287fcf5ef2aSThomas Huth             } else {            /* register */
5288fcf5ef2aSThomas Huth                 rs2 = GET_FIELD(insn, 27, 31);
5289fcf5ef2aSThomas Huth                 if (rs2 != 0) {
5290fcf5ef2aSThomas Huth                     tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2));
5291fcf5ef2aSThomas Huth                 }
5292fcf5ef2aSThomas Huth             }
5293fcf5ef2aSThomas Huth             if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) ||
5294fcf5ef2aSThomas Huth                 (xop > 0x17 && xop <= 0x1d ) ||
5295fcf5ef2aSThomas Huth                 (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) {
5296fcf5ef2aSThomas Huth                 TCGv cpu_val = gen_dest_gpr(dc, rd);
5297fcf5ef2aSThomas Huth 
5298fcf5ef2aSThomas Huth                 switch (xop) {
5299fcf5ef2aSThomas Huth                 case 0x0:       /* ld, V9 lduw, load unsigned word */
5300fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
530108149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5302316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUL | MO_ALIGN);
5303fcf5ef2aSThomas Huth                     break;
5304fcf5ef2aSThomas Huth                 case 0x1:       /* ldub, load unsigned byte */
5305fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
530608149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
530708149118SRichard Henderson                                        dc->mem_idx, MO_UB);
5308fcf5ef2aSThomas Huth                     break;
5309fcf5ef2aSThomas Huth                 case 0x2:       /* lduh, load unsigned halfword */
5310fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
531108149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5312316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUW | MO_ALIGN);
5313fcf5ef2aSThomas Huth                     break;
5314fcf5ef2aSThomas Huth                 case 0x3:       /* ldd, load double word */
5315fcf5ef2aSThomas Huth                     if (rd & 1)
5316fcf5ef2aSThomas Huth                         goto illegal_insn;
5317fcf5ef2aSThomas Huth                     else {
5318fcf5ef2aSThomas Huth                         TCGv_i64 t64;
5319fcf5ef2aSThomas Huth 
5320fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5321fcf5ef2aSThomas Huth                         t64 = tcg_temp_new_i64();
532208149118SRichard Henderson                         tcg_gen_qemu_ld_i64(t64, cpu_addr,
5323316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5324fcf5ef2aSThomas Huth                         tcg_gen_trunc_i64_tl(cpu_val, t64);
5325fcf5ef2aSThomas Huth                         tcg_gen_ext32u_tl(cpu_val, cpu_val);
5326fcf5ef2aSThomas Huth                         gen_store_gpr(dc, rd + 1, cpu_val);
5327fcf5ef2aSThomas Huth                         tcg_gen_shri_i64(t64, t64, 32);
5328fcf5ef2aSThomas Huth                         tcg_gen_trunc_i64_tl(cpu_val, t64);
5329fcf5ef2aSThomas Huth                         tcg_gen_ext32u_tl(cpu_val, cpu_val);
5330fcf5ef2aSThomas Huth                     }
5331fcf5ef2aSThomas Huth                     break;
5332fcf5ef2aSThomas Huth                 case 0x9:       /* ldsb, load signed byte */
5333fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
533408149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB);
5335fcf5ef2aSThomas Huth                     break;
5336fcf5ef2aSThomas Huth                 case 0xa:       /* ldsh, load signed halfword */
5337fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
533808149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5339316b6783SRichard Henderson                                        dc->mem_idx, MO_TESW | MO_ALIGN);
5340fcf5ef2aSThomas Huth                     break;
5341fcf5ef2aSThomas Huth                 case 0xd:       /* ldstub */
5342fcf5ef2aSThomas Huth                     gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx);
5343fcf5ef2aSThomas Huth                     break;
5344fcf5ef2aSThomas Huth                 case 0x0f:
5345fcf5ef2aSThomas Huth                     /* swap, swap register with memory. Also atomically */
5346fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rd);
5347fcf5ef2aSThomas Huth                     gen_swap(dc, cpu_val, cpu_src1, cpu_addr,
5348fcf5ef2aSThomas Huth                              dc->mem_idx, MO_TEUL);
5349fcf5ef2aSThomas Huth                     break;
5350fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5351fcf5ef2aSThomas Huth                 case 0x10:      /* lda, V9 lduwa, load word alternate */
5352fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL);
5353fcf5ef2aSThomas Huth                     break;
5354fcf5ef2aSThomas Huth                 case 0x11:      /* lduba, load unsigned byte alternate */
5355fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB);
5356fcf5ef2aSThomas Huth                     break;
5357fcf5ef2aSThomas Huth                 case 0x12:      /* lduha, load unsigned halfword alternate */
5358fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW);
5359fcf5ef2aSThomas Huth                     break;
5360fcf5ef2aSThomas Huth                 case 0x13:      /* ldda, load double word alternate */
5361fcf5ef2aSThomas Huth                     if (rd & 1) {
5362fcf5ef2aSThomas Huth                         goto illegal_insn;
5363fcf5ef2aSThomas Huth                     }
5364fcf5ef2aSThomas Huth                     gen_ldda_asi(dc, cpu_addr, insn, rd);
5365fcf5ef2aSThomas Huth                     goto skip_move;
5366fcf5ef2aSThomas Huth                 case 0x19:      /* ldsba, load signed byte alternate */
5367fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB);
5368fcf5ef2aSThomas Huth                     break;
5369fcf5ef2aSThomas Huth                 case 0x1a:      /* ldsha, load signed halfword alternate */
5370fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW);
5371fcf5ef2aSThomas Huth                     break;
5372fcf5ef2aSThomas Huth                 case 0x1d:      /* ldstuba -- XXX: should be atomically */
5373fcf5ef2aSThomas Huth                     gen_ldstub_asi(dc, cpu_val, cpu_addr, insn);
5374fcf5ef2aSThomas Huth                     break;
5375fcf5ef2aSThomas Huth                 case 0x1f:      /* swapa, swap reg with alt. memory. Also
5376fcf5ef2aSThomas Huth                                    atomically */
5377fcf5ef2aSThomas Huth                     cpu_src1 = gen_load_gpr(dc, rd);
5378fcf5ef2aSThomas Huth                     gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn);
5379fcf5ef2aSThomas Huth                     break;
5380fcf5ef2aSThomas Huth 
5381fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5382fcf5ef2aSThomas Huth                 case 0x30: /* ldc */
5383fcf5ef2aSThomas Huth                 case 0x31: /* ldcsr */
5384fcf5ef2aSThomas Huth                 case 0x33: /* lddc */
5385fcf5ef2aSThomas Huth                     goto ncp_insn;
5386fcf5ef2aSThomas Huth #endif
5387fcf5ef2aSThomas Huth #endif
5388fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5389fcf5ef2aSThomas Huth                 case 0x08: /* V9 ldsw */
5390fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
539108149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5392316b6783SRichard Henderson                                        dc->mem_idx, MO_TESL | MO_ALIGN);
5393fcf5ef2aSThomas Huth                     break;
5394fcf5ef2aSThomas Huth                 case 0x0b: /* V9 ldx */
5395fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
539608149118SRichard Henderson                     tcg_gen_qemu_ld_tl(cpu_val, cpu_addr,
5397316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUQ | MO_ALIGN);
5398fcf5ef2aSThomas Huth                     break;
5399fcf5ef2aSThomas Huth                 case 0x18: /* V9 ldswa */
5400fcf5ef2aSThomas Huth                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL);
5401fcf5ef2aSThomas Huth                     break;
5402fcf5ef2aSThomas Huth                 case 0x1b: /* V9 ldxa */
5403fc313c64SFrédéric Pétrot                     gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ);
5404fcf5ef2aSThomas Huth                     break;
5405fcf5ef2aSThomas Huth                 case 0x2d: /* V9 prefetch, no effect */
5406fcf5ef2aSThomas Huth                     goto skip_move;
5407fcf5ef2aSThomas Huth                 case 0x30: /* V9 ldfa */
5408fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5409fcf5ef2aSThomas Huth                         goto jmp_insn;
5410fcf5ef2aSThomas Huth                     }
5411fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 4, rd);
5412fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, rd);
5413fcf5ef2aSThomas Huth                     goto skip_move;
5414fcf5ef2aSThomas Huth                 case 0x33: /* V9 lddfa */
5415fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5416fcf5ef2aSThomas Huth                         goto jmp_insn;
5417fcf5ef2aSThomas Huth                     }
5418fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd));
5419fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, DFPREG(rd));
5420fcf5ef2aSThomas Huth                     goto skip_move;
5421fcf5ef2aSThomas Huth                 case 0x3d: /* V9 prefetcha, no effect */
5422fcf5ef2aSThomas Huth                     goto skip_move;
5423fcf5ef2aSThomas Huth                 case 0x32: /* V9 ldqfa */
5424fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5425fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5426fcf5ef2aSThomas Huth                         goto jmp_insn;
5427fcf5ef2aSThomas Huth                     }
5428fcf5ef2aSThomas Huth                     gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd));
5429fcf5ef2aSThomas Huth                     gen_update_fprs_dirty(dc, QFPREG(rd));
5430fcf5ef2aSThomas Huth                     goto skip_move;
5431fcf5ef2aSThomas Huth #endif
5432fcf5ef2aSThomas Huth                 default:
5433fcf5ef2aSThomas Huth                     goto illegal_insn;
5434fcf5ef2aSThomas Huth                 }
5435fcf5ef2aSThomas Huth                 gen_store_gpr(dc, rd, cpu_val);
5436fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5437fcf5ef2aSThomas Huth             skip_move: ;
5438fcf5ef2aSThomas Huth #endif
5439fcf5ef2aSThomas Huth             } else if (xop >= 0x20 && xop < 0x24) {
5440fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5441fcf5ef2aSThomas Huth                     goto jmp_insn;
5442fcf5ef2aSThomas Huth                 }
5443fcf5ef2aSThomas Huth                 switch (xop) {
5444fcf5ef2aSThomas Huth                 case 0x20:      /* ldf, load fpreg */
5445fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5446fcf5ef2aSThomas Huth                     cpu_dst_32 = gen_dest_fpr_F(dc);
5447fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr,
5448316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5449fcf5ef2aSThomas Huth                     gen_store_fpr_F(dc, rd, cpu_dst_32);
5450fcf5ef2aSThomas Huth                     break;
5451fcf5ef2aSThomas Huth                 case 0x21:      /* ldfsr, V9 ldxfsr */
5452fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5453fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5454fcf5ef2aSThomas Huth                     if (rd == 1) {
5455fcf5ef2aSThomas Huth                         TCGv_i64 t64 = tcg_temp_new_i64();
5456fcf5ef2aSThomas Huth                         tcg_gen_qemu_ld_i64(t64, cpu_addr,
5457316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5458ad75a51eSRichard Henderson                         gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64);
5459fcf5ef2aSThomas Huth                         break;
5460fcf5ef2aSThomas Huth                     }
5461fcf5ef2aSThomas Huth #endif
546236ab4623SRichard Henderson                     cpu_dst_32 = tcg_temp_new_i32();
5463fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr,
5464316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5465ad75a51eSRichard Henderson                     gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32);
5466fcf5ef2aSThomas Huth                     break;
5467fcf5ef2aSThomas Huth                 case 0x22:      /* ldqf, load quad fpreg */
5468fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5469fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5470fcf5ef2aSThomas Huth                     cpu_src1_64 = tcg_temp_new_i64();
5471fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx,
5472fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5473fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, 8);
5474fcf5ef2aSThomas Huth                     cpu_src2_64 = tcg_temp_new_i64();
5475fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx,
5476fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5477fcf5ef2aSThomas Huth                     gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64);
5478fcf5ef2aSThomas Huth                     break;
5479fcf5ef2aSThomas Huth                 case 0x23:      /* lddf, load double fpreg */
5480fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5481fcf5ef2aSThomas Huth                     cpu_dst_64 = gen_dest_fpr_D(dc, rd);
5482fcf5ef2aSThomas Huth                     tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx,
5483fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5484fcf5ef2aSThomas Huth                     gen_store_fpr_D(dc, rd, cpu_dst_64);
5485fcf5ef2aSThomas Huth                     break;
5486fcf5ef2aSThomas Huth                 default:
5487fcf5ef2aSThomas Huth                     goto illegal_insn;
5488fcf5ef2aSThomas Huth                 }
5489fcf5ef2aSThomas Huth             } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) ||
5490fcf5ef2aSThomas Huth                        xop == 0xe || xop == 0x1e) {
5491fcf5ef2aSThomas Huth                 TCGv cpu_val = gen_load_gpr(dc, rd);
5492fcf5ef2aSThomas Huth 
5493fcf5ef2aSThomas Huth                 switch (xop) {
5494fcf5ef2aSThomas Huth                 case 0x4: /* st, store word */
5495fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
549608149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5497316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUL | MO_ALIGN);
5498fcf5ef2aSThomas Huth                     break;
5499fcf5ef2aSThomas Huth                 case 0x5: /* stb, store byte */
5500fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
550108149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB);
5502fcf5ef2aSThomas Huth                     break;
5503fcf5ef2aSThomas Huth                 case 0x6: /* sth, store halfword */
5504fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
550508149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5506316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUW | MO_ALIGN);
5507fcf5ef2aSThomas Huth                     break;
5508fcf5ef2aSThomas Huth                 case 0x7: /* std, store double word */
5509fcf5ef2aSThomas Huth                     if (rd & 1)
5510fcf5ef2aSThomas Huth                         goto illegal_insn;
5511fcf5ef2aSThomas Huth                     else {
5512fcf5ef2aSThomas Huth                         TCGv_i64 t64;
5513fcf5ef2aSThomas Huth                         TCGv lo;
5514fcf5ef2aSThomas Huth 
5515fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5516fcf5ef2aSThomas Huth                         lo = gen_load_gpr(dc, rd + 1);
5517fcf5ef2aSThomas Huth                         t64 = tcg_temp_new_i64();
5518fcf5ef2aSThomas Huth                         tcg_gen_concat_tl_i64(t64, lo, cpu_val);
551908149118SRichard Henderson                         tcg_gen_qemu_st_i64(t64, cpu_addr,
5520316b6783SRichard Henderson                                             dc->mem_idx, MO_TEUQ | MO_ALIGN);
5521fcf5ef2aSThomas Huth                     }
5522fcf5ef2aSThomas Huth                     break;
5523fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5524fcf5ef2aSThomas Huth                 case 0x14: /* sta, V9 stwa, store word alternate */
5525fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL);
5526fcf5ef2aSThomas Huth                     break;
5527fcf5ef2aSThomas Huth                 case 0x15: /* stba, store byte alternate */
5528fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB);
5529fcf5ef2aSThomas Huth                     break;
5530fcf5ef2aSThomas Huth                 case 0x16: /* stha, store halfword alternate */
5531fcf5ef2aSThomas Huth                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW);
5532fcf5ef2aSThomas Huth                     break;
5533fcf5ef2aSThomas Huth                 case 0x17: /* stda, store double word alternate */
5534fcf5ef2aSThomas Huth                     if (rd & 1) {
5535fcf5ef2aSThomas Huth                         goto illegal_insn;
5536fcf5ef2aSThomas Huth                     }
5537fcf5ef2aSThomas Huth                     gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd);
5538fcf5ef2aSThomas Huth                     break;
5539fcf5ef2aSThomas Huth #endif
5540fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5541fcf5ef2aSThomas Huth                 case 0x0e: /* V9 stx */
5542fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
554308149118SRichard Henderson                     tcg_gen_qemu_st_tl(cpu_val, cpu_addr,
5544316b6783SRichard Henderson                                        dc->mem_idx, MO_TEUQ | MO_ALIGN);
5545fcf5ef2aSThomas Huth                     break;
5546fcf5ef2aSThomas Huth                 case 0x1e: /* V9 stxa */
5547fc313c64SFrédéric Pétrot                     gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ);
5548fcf5ef2aSThomas Huth                     break;
5549fcf5ef2aSThomas Huth #endif
5550fcf5ef2aSThomas Huth                 default:
5551fcf5ef2aSThomas Huth                     goto illegal_insn;
5552fcf5ef2aSThomas Huth                 }
5553fcf5ef2aSThomas Huth             } else if (xop > 0x23 && xop < 0x28) {
5554fcf5ef2aSThomas Huth                 if (gen_trap_ifnofpu(dc)) {
5555fcf5ef2aSThomas Huth                     goto jmp_insn;
5556fcf5ef2aSThomas Huth                 }
5557fcf5ef2aSThomas Huth                 switch (xop) {
5558fcf5ef2aSThomas Huth                 case 0x24: /* stf, store fpreg */
5559fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5560fcf5ef2aSThomas Huth                     cpu_src1_32 = gen_load_fpr_F(dc, rd);
5561fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr,
5562316b6783SRichard Henderson                                         dc->mem_idx, MO_TEUL | MO_ALIGN);
5563fcf5ef2aSThomas Huth                     break;
5564fcf5ef2aSThomas Huth                 case 0x25: /* stfsr, V9 stxfsr */
5565fcf5ef2aSThomas Huth                     {
5566fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5567fcf5ef2aSThomas Huth                         gen_address_mask(dc, cpu_addr);
5568fcf5ef2aSThomas Huth                         if (rd == 1) {
556908149118SRichard Henderson                             tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr,
5570316b6783SRichard Henderson                                                dc->mem_idx, MO_TEUQ | MO_ALIGN);
5571fcf5ef2aSThomas Huth                             break;
5572fcf5ef2aSThomas Huth                         }
5573fcf5ef2aSThomas Huth #endif
557408149118SRichard Henderson                         tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr,
5575316b6783SRichard Henderson                                            dc->mem_idx, MO_TEUL | MO_ALIGN);
5576fcf5ef2aSThomas Huth                     }
5577fcf5ef2aSThomas Huth                     break;
5578fcf5ef2aSThomas Huth                 case 0x26:
5579fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5580fcf5ef2aSThomas Huth                     /* V9 stqf, store quad fpreg */
5581fcf5ef2aSThomas Huth                     CHECK_FPU_FEATURE(dc, FLOAT128);
5582fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5583fcf5ef2aSThomas Huth                     /* ??? While stqf only requires 4-byte alignment, it is
5584fcf5ef2aSThomas Huth                        legal for the cpu to signal the unaligned exception.
5585fcf5ef2aSThomas Huth                        The OS trap handler is then required to fix it up.
5586fcf5ef2aSThomas Huth                        For qemu, this avoids having to probe the second page
5587fcf5ef2aSThomas Huth                        before performing the first write.  */
5588fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_Q0(dc, rd);
5589fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr,
5590fc313c64SFrédéric Pétrot                                         dc->mem_idx, MO_TEUQ | MO_ALIGN_16);
5591fcf5ef2aSThomas Huth                     tcg_gen_addi_tl(cpu_addr, cpu_addr, 8);
5592fcf5ef2aSThomas Huth                     cpu_src2_64 = gen_load_fpr_Q1(dc, rd);
5593fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr,
5594fc313c64SFrédéric Pétrot                                         dc->mem_idx, MO_TEUQ);
5595fcf5ef2aSThomas Huth                     break;
5596fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */
5597fcf5ef2aSThomas Huth                     /* stdfq, store floating point queue */
5598fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
5599fcf5ef2aSThomas Huth                     goto illegal_insn;
5600fcf5ef2aSThomas Huth #else
5601fcf5ef2aSThomas Huth                     if (!supervisor(dc))
5602fcf5ef2aSThomas Huth                         goto priv_insn;
5603fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5604fcf5ef2aSThomas Huth                         goto jmp_insn;
5605fcf5ef2aSThomas Huth                     }
5606fcf5ef2aSThomas Huth                     goto nfq_insn;
5607fcf5ef2aSThomas Huth #endif
5608fcf5ef2aSThomas Huth #endif
5609fcf5ef2aSThomas Huth                 case 0x27: /* stdf, store double fpreg */
5610fcf5ef2aSThomas Huth                     gen_address_mask(dc, cpu_addr);
5611fcf5ef2aSThomas Huth                     cpu_src1_64 = gen_load_fpr_D(dc, rd);
5612fcf5ef2aSThomas Huth                     tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx,
5613fc313c64SFrédéric Pétrot                                         MO_TEUQ | MO_ALIGN_4);
5614fcf5ef2aSThomas Huth                     break;
5615fcf5ef2aSThomas Huth                 default:
5616fcf5ef2aSThomas Huth                     goto illegal_insn;
5617fcf5ef2aSThomas Huth                 }
5618fcf5ef2aSThomas Huth             } else if (xop > 0x33 && xop < 0x3f) {
5619fcf5ef2aSThomas Huth                 switch (xop) {
5620fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5621fcf5ef2aSThomas Huth                 case 0x34: /* V9 stfa */
5622fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5623fcf5ef2aSThomas Huth                         goto jmp_insn;
5624fcf5ef2aSThomas Huth                     }
5625fcf5ef2aSThomas Huth                     gen_stf_asi(dc, cpu_addr, insn, 4, rd);
5626fcf5ef2aSThomas Huth                     break;
5627fcf5ef2aSThomas Huth                 case 0x36: /* V9 stqfa */
5628fcf5ef2aSThomas Huth                     {
5629fcf5ef2aSThomas Huth                         CHECK_FPU_FEATURE(dc, FLOAT128);
5630fcf5ef2aSThomas Huth                         if (gen_trap_ifnofpu(dc)) {
5631fcf5ef2aSThomas Huth                             goto jmp_insn;
5632fcf5ef2aSThomas Huth                         }
5633fcf5ef2aSThomas Huth                         gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd));
5634fcf5ef2aSThomas Huth                     }
5635fcf5ef2aSThomas Huth                     break;
5636fcf5ef2aSThomas Huth                 case 0x37: /* V9 stdfa */
5637fcf5ef2aSThomas Huth                     if (gen_trap_ifnofpu(dc)) {
5638fcf5ef2aSThomas Huth                         goto jmp_insn;
5639fcf5ef2aSThomas Huth                     }
5640fcf5ef2aSThomas Huth                     gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd));
5641fcf5ef2aSThomas Huth                     break;
5642fcf5ef2aSThomas Huth                 case 0x3e: /* V9 casxa */
5643fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5644fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5645fcf5ef2aSThomas Huth                     gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd);
5646fcf5ef2aSThomas Huth                     break;
5647fcf5ef2aSThomas Huth #else
5648fcf5ef2aSThomas Huth                 case 0x34: /* stc */
5649fcf5ef2aSThomas Huth                 case 0x35: /* stcsr */
5650fcf5ef2aSThomas Huth                 case 0x36: /* stdcq */
5651fcf5ef2aSThomas Huth                 case 0x37: /* stdc */
5652fcf5ef2aSThomas Huth                     goto ncp_insn;
5653fcf5ef2aSThomas Huth #endif
5654fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
5655fcf5ef2aSThomas Huth                 case 0x3c: /* V9 or LEON3 casa */
5656fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5657fcf5ef2aSThomas Huth                     CHECK_IU_FEATURE(dc, CASA);
5658fcf5ef2aSThomas Huth #endif
5659fcf5ef2aSThomas Huth                     rs2 = GET_FIELD(insn, 27, 31);
5660fcf5ef2aSThomas Huth                     cpu_src2 = gen_load_gpr(dc, rs2);
5661fcf5ef2aSThomas Huth                     gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd);
5662fcf5ef2aSThomas Huth                     break;
5663fcf5ef2aSThomas Huth #endif
5664fcf5ef2aSThomas Huth                 default:
5665fcf5ef2aSThomas Huth                     goto illegal_insn;
5666fcf5ef2aSThomas Huth                 }
5667fcf5ef2aSThomas Huth             } else {
5668fcf5ef2aSThomas Huth                 goto illegal_insn;
5669fcf5ef2aSThomas Huth             }
5670fcf5ef2aSThomas Huth         }
5671fcf5ef2aSThomas Huth         break;
5672fcf5ef2aSThomas Huth     }
5673878cc677SRichard Henderson     advance_pc(dc);
5674fcf5ef2aSThomas Huth  jmp_insn:
5675a6ca81cbSRichard Henderson     return;
5676fcf5ef2aSThomas Huth  illegal_insn:
5677fcf5ef2aSThomas Huth     gen_exception(dc, TT_ILL_INSN);
5678a6ca81cbSRichard Henderson     return;
5679fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY)
5680fcf5ef2aSThomas Huth  priv_insn:
5681fcf5ef2aSThomas Huth     gen_exception(dc, TT_PRIV_INSN);
5682a6ca81cbSRichard Henderson     return;
5683fcf5ef2aSThomas Huth #endif
5684fcf5ef2aSThomas Huth  nfpu_insn:
5685fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP);
5686a6ca81cbSRichard Henderson     return;
5687fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
5688fcf5ef2aSThomas Huth  nfq_insn:
5689fcf5ef2aSThomas Huth     gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR);
5690a6ca81cbSRichard Henderson     return;
5691fcf5ef2aSThomas Huth #endif
5692fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64
5693fcf5ef2aSThomas Huth  ncp_insn:
5694fcf5ef2aSThomas Huth     gen_exception(dc, TT_NCP_INSN);
5695a6ca81cbSRichard Henderson     return;
5696fcf5ef2aSThomas Huth #endif
5697fcf5ef2aSThomas Huth }
5698fcf5ef2aSThomas Huth 
56996e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
5700fcf5ef2aSThomas Huth {
57016e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5702b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
57036e61bc94SEmilio G. Cota     int bound;
5704af00be49SEmilio G. Cota 
5705af00be49SEmilio G. Cota     dc->pc = dc->base.pc_first;
57066e61bc94SEmilio G. Cota     dc->npc = (target_ulong)dc->base.tb->cs_base;
5707fcf5ef2aSThomas Huth     dc->cc_op = CC_OP_DYNAMIC;
57086e61bc94SEmilio G. Cota     dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK;
5709576e1c4cSIgor Mammedov     dc->def = &env->def;
57106e61bc94SEmilio G. Cota     dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags);
57116e61bc94SEmilio G. Cota     dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags);
5712c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
57136e61bc94SEmilio G. Cota     dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0;
5714c9b459aaSArtyom Tarasenko #endif
5715fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5716fcf5ef2aSThomas Huth     dc->fprs_dirty = 0;
57176e61bc94SEmilio G. Cota     dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff;
5718c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY
57196e61bc94SEmilio G. Cota     dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0;
5720c9b459aaSArtyom Tarasenko #endif
5721fcf5ef2aSThomas Huth #endif
57226e61bc94SEmilio G. Cota     /*
57236e61bc94SEmilio G. Cota      * if we reach a page boundary, we stop generation so that the
57246e61bc94SEmilio G. Cota      * PC of a TT_TFAULT exception is always in the right page
57256e61bc94SEmilio G. Cota      */
57266e61bc94SEmilio G. Cota     bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4;
57276e61bc94SEmilio G. Cota     dc->base.max_insns = MIN(dc->base.max_insns, bound);
5728af00be49SEmilio G. Cota }
5729fcf5ef2aSThomas Huth 
57306e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs)
57316e61bc94SEmilio G. Cota {
57326e61bc94SEmilio G. Cota }
57336e61bc94SEmilio G. Cota 
57346e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
57356e61bc94SEmilio G. Cota {
57366e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5737633c4283SRichard Henderson     target_ulong npc = dc->npc;
57386e61bc94SEmilio G. Cota 
5739633c4283SRichard Henderson     if (npc & 3) {
5740633c4283SRichard Henderson         switch (npc) {
5741633c4283SRichard Henderson         case JUMP_PC:
5742fcf5ef2aSThomas Huth             assert(dc->jump_pc[1] == dc->pc + 4);
5743633c4283SRichard Henderson             npc = dc->jump_pc[0] | JUMP_PC;
5744633c4283SRichard Henderson             break;
5745633c4283SRichard Henderson         case DYNAMIC_PC:
5746633c4283SRichard Henderson         case DYNAMIC_PC_LOOKUP:
5747633c4283SRichard Henderson             npc = DYNAMIC_PC;
5748633c4283SRichard Henderson             break;
5749633c4283SRichard Henderson         default:
5750633c4283SRichard Henderson             g_assert_not_reached();
5751fcf5ef2aSThomas Huth         }
57526e61bc94SEmilio G. Cota     }
5753633c4283SRichard Henderson     tcg_gen_insn_start(dc->pc, npc);
5754633c4283SRichard Henderson }
5755fcf5ef2aSThomas Huth 
57566e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
57576e61bc94SEmilio G. Cota {
57586e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5759b77af26eSRichard Henderson     CPUSPARCState *env = cpu_env(cs);
57606e61bc94SEmilio G. Cota     unsigned int insn;
5761fcf5ef2aSThomas Huth 
57624e116893SIlya Leoshkevich     insn = translator_ldl(env, &dc->base, dc->pc);
5763af00be49SEmilio G. Cota     dc->base.pc_next += 4;
5764878cc677SRichard Henderson 
5765878cc677SRichard Henderson     if (!decode(dc, insn)) {
5766878cc677SRichard Henderson         disas_sparc_legacy(dc, insn);
5767878cc677SRichard Henderson     }
5768fcf5ef2aSThomas Huth 
5769af00be49SEmilio G. Cota     if (dc->base.is_jmp == DISAS_NORETURN) {
57706e61bc94SEmilio G. Cota         return;
5771c5e6ccdfSEmilio G. Cota     }
5772af00be49SEmilio G. Cota     if (dc->pc != dc->base.pc_next) {
57736e61bc94SEmilio G. Cota         dc->base.is_jmp = DISAS_TOO_MANY;
5774af00be49SEmilio G. Cota     }
57756e61bc94SEmilio G. Cota }
5776fcf5ef2aSThomas Huth 
57776e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
57786e61bc94SEmilio G. Cota {
57796e61bc94SEmilio G. Cota     DisasContext *dc = container_of(dcbase, DisasContext, base);
5780186e7890SRichard Henderson     DisasDelayException *e, *e_next;
5781633c4283SRichard Henderson     bool may_lookup;
57826e61bc94SEmilio G. Cota 
578346bb0137SMark Cave-Ayland     switch (dc->base.is_jmp) {
578446bb0137SMark Cave-Ayland     case DISAS_NEXT:
578546bb0137SMark Cave-Ayland     case DISAS_TOO_MANY:
5786633c4283SRichard Henderson         if (((dc->pc | dc->npc) & 3) == 0) {
5787fcf5ef2aSThomas Huth             /* static PC and NPC: we can use direct chaining */
5788fcf5ef2aSThomas Huth             gen_goto_tb(dc, 0, dc->pc, dc->npc);
5789633c4283SRichard Henderson             break;
5790fcf5ef2aSThomas Huth         }
5791633c4283SRichard Henderson 
5792930f1865SRichard Henderson         may_lookup = true;
5793633c4283SRichard Henderson         if (dc->pc & 3) {
5794633c4283SRichard Henderson             switch (dc->pc) {
5795633c4283SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5796633c4283SRichard Henderson                 break;
5797633c4283SRichard Henderson             case DYNAMIC_PC:
5798633c4283SRichard Henderson                 may_lookup = false;
5799633c4283SRichard Henderson                 break;
5800633c4283SRichard Henderson             default:
5801633c4283SRichard Henderson                 g_assert_not_reached();
5802633c4283SRichard Henderson             }
5803633c4283SRichard Henderson         } else {
5804633c4283SRichard Henderson             tcg_gen_movi_tl(cpu_pc, dc->pc);
5805633c4283SRichard Henderson         }
5806633c4283SRichard Henderson 
5807930f1865SRichard Henderson         if (dc->npc & 3) {
5808930f1865SRichard Henderson             switch (dc->npc) {
5809930f1865SRichard Henderson             case JUMP_PC:
5810930f1865SRichard Henderson                 gen_generic_branch(dc);
5811930f1865SRichard Henderson                 break;
5812930f1865SRichard Henderson             case DYNAMIC_PC:
5813930f1865SRichard Henderson                 may_lookup = false;
5814930f1865SRichard Henderson                 break;
5815930f1865SRichard Henderson             case DYNAMIC_PC_LOOKUP:
5816930f1865SRichard Henderson                 break;
5817930f1865SRichard Henderson             default:
5818930f1865SRichard Henderson                 g_assert_not_reached();
5819930f1865SRichard Henderson             }
5820930f1865SRichard Henderson         } else {
5821930f1865SRichard Henderson             tcg_gen_movi_tl(cpu_npc, dc->npc);
5822930f1865SRichard Henderson         }
5823633c4283SRichard Henderson         if (may_lookup) {
5824633c4283SRichard Henderson             tcg_gen_lookup_and_goto_ptr();
5825633c4283SRichard Henderson         } else {
582607ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
5827fcf5ef2aSThomas Huth         }
582846bb0137SMark Cave-Ayland         break;
582946bb0137SMark Cave-Ayland 
583046bb0137SMark Cave-Ayland     case DISAS_NORETURN:
583146bb0137SMark Cave-Ayland        break;
583246bb0137SMark Cave-Ayland 
583346bb0137SMark Cave-Ayland     case DISAS_EXIT:
583446bb0137SMark Cave-Ayland         /* Exit TB */
583546bb0137SMark Cave-Ayland         save_state(dc);
583646bb0137SMark Cave-Ayland         tcg_gen_exit_tb(NULL, 0);
583746bb0137SMark Cave-Ayland         break;
583846bb0137SMark Cave-Ayland 
583946bb0137SMark Cave-Ayland     default:
584046bb0137SMark Cave-Ayland         g_assert_not_reached();
5841fcf5ef2aSThomas Huth     }
5842186e7890SRichard Henderson 
5843186e7890SRichard Henderson     for (e = dc->delay_excp_list; e ; e = e_next) {
5844186e7890SRichard Henderson         gen_set_label(e->lab);
5845186e7890SRichard Henderson 
5846186e7890SRichard Henderson         tcg_gen_movi_tl(cpu_pc, e->pc);
5847186e7890SRichard Henderson         if (e->npc % 4 == 0) {
5848186e7890SRichard Henderson             tcg_gen_movi_tl(cpu_npc, e->npc);
5849186e7890SRichard Henderson         }
5850186e7890SRichard Henderson         gen_helper_raise_exception(tcg_env, e->excp);
5851186e7890SRichard Henderson 
5852186e7890SRichard Henderson         e_next = e->next;
5853186e7890SRichard Henderson         g_free(e);
5854186e7890SRichard Henderson     }
5855fcf5ef2aSThomas Huth }
58566e61bc94SEmilio G. Cota 
58578eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase,
58588eb806a7SRichard Henderson                                CPUState *cpu, FILE *logfile)
58596e61bc94SEmilio G. Cota {
58608eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
58618eb806a7SRichard Henderson     target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size);
58626e61bc94SEmilio G. Cota }
58636e61bc94SEmilio G. Cota 
58646e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = {
58656e61bc94SEmilio G. Cota     .init_disas_context = sparc_tr_init_disas_context,
58666e61bc94SEmilio G. Cota     .tb_start           = sparc_tr_tb_start,
58676e61bc94SEmilio G. Cota     .insn_start         = sparc_tr_insn_start,
58686e61bc94SEmilio G. Cota     .translate_insn     = sparc_tr_translate_insn,
58696e61bc94SEmilio G. Cota     .tb_stop            = sparc_tr_tb_stop,
58706e61bc94SEmilio G. Cota     .disas_log          = sparc_tr_disas_log,
58716e61bc94SEmilio G. Cota };
58726e61bc94SEmilio G. Cota 
5873597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
5874306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
58756e61bc94SEmilio G. Cota {
58766e61bc94SEmilio G. Cota     DisasContext dc = {};
58776e61bc94SEmilio G. Cota 
5878306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base);
5879fcf5ef2aSThomas Huth }
5880fcf5ef2aSThomas Huth 
588155c3ceefSRichard Henderson void sparc_tcg_init(void)
5882fcf5ef2aSThomas Huth {
5883fcf5ef2aSThomas Huth     static const char gregnames[32][4] = {
5884fcf5ef2aSThomas Huth         "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7",
5885fcf5ef2aSThomas Huth         "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7",
5886fcf5ef2aSThomas Huth         "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7",
5887fcf5ef2aSThomas Huth         "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7",
5888fcf5ef2aSThomas Huth     };
5889fcf5ef2aSThomas Huth     static const char fregnames[32][4] = {
5890fcf5ef2aSThomas Huth         "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14",
5891fcf5ef2aSThomas Huth         "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30",
5892fcf5ef2aSThomas Huth         "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46",
5893fcf5ef2aSThomas Huth         "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62",
5894fcf5ef2aSThomas Huth     };
5895fcf5ef2aSThomas Huth 
5896fcf5ef2aSThomas Huth     static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = {
5897fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5898fcf5ef2aSThomas Huth         { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" },
5899fcf5ef2aSThomas Huth         { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" },
5900fcf5ef2aSThomas Huth #else
5901fcf5ef2aSThomas Huth         { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" },
5902fcf5ef2aSThomas Huth #endif
5903fcf5ef2aSThomas Huth         { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" },
5904fcf5ef2aSThomas Huth         { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" },
5905fcf5ef2aSThomas Huth     };
5906fcf5ef2aSThomas Huth 
5907fcf5ef2aSThomas Huth     static const struct { TCGv *ptr; int off; const char *name; } rtl[] = {
5908fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64
5909fcf5ef2aSThomas Huth         { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" },
5910fcf5ef2aSThomas Huth         { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" },
5911fcf5ef2aSThomas Huth         { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" },
5912fcf5ef2aSThomas Huth         { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr),
5913fcf5ef2aSThomas Huth           "hstick_cmpr" },
5914fcf5ef2aSThomas Huth         { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" },
5915fcf5ef2aSThomas Huth         { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" },
5916fcf5ef2aSThomas Huth         { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" },
5917fcf5ef2aSThomas Huth         { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" },
5918fcf5ef2aSThomas Huth         { &cpu_ver, offsetof(CPUSPARCState, version), "ver" },
5919fcf5ef2aSThomas Huth #endif
5920fcf5ef2aSThomas Huth         { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" },
5921fcf5ef2aSThomas Huth         { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" },
5922fcf5ef2aSThomas Huth         { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" },
5923fcf5ef2aSThomas Huth         { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" },
5924fcf5ef2aSThomas Huth         { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" },
5925fcf5ef2aSThomas Huth         { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" },
5926fcf5ef2aSThomas Huth         { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" },
5927fcf5ef2aSThomas Huth         { &cpu_y, offsetof(CPUSPARCState, y), "y" },
5928fcf5ef2aSThomas Huth         { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" },
5929fcf5ef2aSThomas Huth     };
5930fcf5ef2aSThomas Huth 
5931fcf5ef2aSThomas Huth     unsigned int i;
5932fcf5ef2aSThomas Huth 
5933ad75a51eSRichard Henderson     cpu_regwptr = tcg_global_mem_new_ptr(tcg_env,
5934fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, regwptr),
5935fcf5ef2aSThomas Huth                                          "regwptr");
5936fcf5ef2aSThomas Huth 
5937fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(r32); ++i) {
5938ad75a51eSRichard Henderson         *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name);
5939fcf5ef2aSThomas Huth     }
5940fcf5ef2aSThomas Huth 
5941fcf5ef2aSThomas Huth     for (i = 0; i < ARRAY_SIZE(rtl); ++i) {
5942ad75a51eSRichard Henderson         *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name);
5943fcf5ef2aSThomas Huth     }
5944fcf5ef2aSThomas Huth 
5945f764718dSRichard Henderson     cpu_regs[0] = NULL;
5946fcf5ef2aSThomas Huth     for (i = 1; i < 8; ++i) {
5947ad75a51eSRichard Henderson         cpu_regs[i] = tcg_global_mem_new(tcg_env,
5948fcf5ef2aSThomas Huth                                          offsetof(CPUSPARCState, gregs[i]),
5949fcf5ef2aSThomas Huth                                          gregnames[i]);
5950fcf5ef2aSThomas Huth     }
5951fcf5ef2aSThomas Huth 
5952fcf5ef2aSThomas Huth     for (i = 8; i < 32; ++i) {
5953fcf5ef2aSThomas Huth         cpu_regs[i] = tcg_global_mem_new(cpu_regwptr,
5954fcf5ef2aSThomas Huth                                          (i - 8) * sizeof(target_ulong),
5955fcf5ef2aSThomas Huth                                          gregnames[i]);
5956fcf5ef2aSThomas Huth     }
5957fcf5ef2aSThomas Huth 
5958fcf5ef2aSThomas Huth     for (i = 0; i < TARGET_DPREGS; i++) {
5959ad75a51eSRichard Henderson         cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env,
5960fcf5ef2aSThomas Huth                                             offsetof(CPUSPARCState, fpr[i]),
5961fcf5ef2aSThomas Huth                                             fregnames[i]);
5962fcf5ef2aSThomas Huth     }
5963fcf5ef2aSThomas Huth }
5964fcf5ef2aSThomas Huth 
5965f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs,
5966f36aaa53SRichard Henderson                                 const TranslationBlock *tb,
5967f36aaa53SRichard Henderson                                 const uint64_t *data)
5968fcf5ef2aSThomas Huth {
5969f36aaa53SRichard Henderson     SPARCCPU *cpu = SPARC_CPU(cs);
5970f36aaa53SRichard Henderson     CPUSPARCState *env = &cpu->env;
5971fcf5ef2aSThomas Huth     target_ulong pc = data[0];
5972fcf5ef2aSThomas Huth     target_ulong npc = data[1];
5973fcf5ef2aSThomas Huth 
5974fcf5ef2aSThomas Huth     env->pc = pc;
5975fcf5ef2aSThomas Huth     if (npc == DYNAMIC_PC) {
5976fcf5ef2aSThomas Huth         /* dynamic NPC: already stored */
5977fcf5ef2aSThomas Huth     } else if (npc & JUMP_PC) {
5978fcf5ef2aSThomas Huth         /* jump PC: use 'cond' and the jump targets of the translation */
5979fcf5ef2aSThomas Huth         if (env->cond) {
5980fcf5ef2aSThomas Huth             env->npc = npc & ~3;
5981fcf5ef2aSThomas Huth         } else {
5982fcf5ef2aSThomas Huth             env->npc = pc + 4;
5983fcf5ef2aSThomas Huth         }
5984fcf5ef2aSThomas Huth     } else {
5985fcf5ef2aSThomas Huth         env->npc = npc;
5986fcf5ef2aSThomas Huth     }
5987fcf5ef2aSThomas Huth }
5988