1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 27fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 28fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 29c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 30fcf5ef2aSThomas Huth #include "exec/log.h" 314fd71d19SRichard Henderson #include "fpu/softfloat.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 40c92948f2SClément Chigot # define gen_helper_rdasr17(D, E) qemu_build_not_reached() 4186b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 420faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4325524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 44668bb9b7SRichard Henderson #else 450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 468f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48a859602cSRichard Henderson # define gen_helper_fmul8x16a(D, S1, S2) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 540faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 55af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 569422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 57bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 580faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 599422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 609422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 610faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 639422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 64c973b4e8SRichard Henderson # define gen_helper_cmask8 ({ qemu_build_not_reached(); NULL; }) 65c973b4e8SRichard Henderson # define gen_helper_cmask16 ({ qemu_build_not_reached(); NULL; }) 66c973b4e8SRichard Henderson # define gen_helper_cmask32 ({ qemu_build_not_reached(); NULL; }) 67e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16 ({ qemu_build_not_reached(); NULL; }) 68e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32 ({ qemu_build_not_reached(); NULL; }) 69e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16 ({ qemu_build_not_reached(); NULL; }) 70e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32 ({ qemu_build_not_reached(); NULL; }) 71e2fa6bd1SRichard Henderson # define gen_helper_fcmple16 ({ qemu_build_not_reached(); NULL; }) 72e2fa6bd1SRichard Henderson # define gen_helper_fcmple32 ({ qemu_build_not_reached(); NULL; }) 73e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16 ({ qemu_build_not_reached(); NULL; }) 74e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32 ({ qemu_build_not_reached(); NULL; }) 758aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 76e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 77e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 78e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 79e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 80e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 811617586fSRichard Henderson # define gen_helper_fqtox ({ qemu_build_not_reached(); NULL; }) 82199d43efSRichard Henderson # define gen_helper_fstox ({ qemu_build_not_reached(); NULL; }) 838aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 847b8e3e1aSRichard Henderson # define gen_helper_fxtoq ({ qemu_build_not_reached(); NULL; }) 85f4e18df5SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 86afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 87668bb9b7SRichard Henderson # define MAXTL_MASK 0 88af25071cSRichard Henderson #endif 89af25071cSRichard Henderson 90633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 91633c4283SRichard Henderson #define DYNAMIC_PC 1 92633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 93633c4283SRichard Henderson #define JUMP_PC 2 94633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 95633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 96fcf5ef2aSThomas Huth 9746bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 9846bb0137SMark Cave-Ayland 99fcf5ef2aSThomas Huth /* global register indexes */ 100fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 101c9fa8e58SRichard Henderson static TCGv cpu_pc, cpu_npc; 102fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 103fcf5ef2aSThomas Huth static TCGv cpu_y; 104fcf5ef2aSThomas Huth static TCGv cpu_tbr; 105fcf5ef2aSThomas Huth static TCGv cpu_cond; 1062a1905c7SRichard Henderson static TCGv cpu_cc_N; 1072a1905c7SRichard Henderson static TCGv cpu_cc_V; 1082a1905c7SRichard Henderson static TCGv cpu_icc_Z; 1092a1905c7SRichard Henderson static TCGv cpu_icc_C; 110fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1112a1905c7SRichard Henderson static TCGv cpu_xcc_Z; 1122a1905c7SRichard Henderson static TCGv cpu_xcc_C; 1132a1905c7SRichard Henderson static TCGv_i32 cpu_fprs; 114fcf5ef2aSThomas Huth static TCGv cpu_gsr; 115fcf5ef2aSThomas Huth #else 116af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 117af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 118fcf5ef2aSThomas Huth #endif 1192a1905c7SRichard Henderson 1202a1905c7SRichard Henderson #ifdef TARGET_SPARC64 1212a1905c7SRichard Henderson #define cpu_cc_Z cpu_xcc_Z 1222a1905c7SRichard Henderson #define cpu_cc_C cpu_xcc_C 1232a1905c7SRichard Henderson #else 1242a1905c7SRichard Henderson #define cpu_cc_Z cpu_icc_Z 1252a1905c7SRichard Henderson #define cpu_cc_C cpu_icc_C 1262a1905c7SRichard Henderson #define cpu_xcc_Z ({ qemu_build_not_reached(); NULL; }) 1272a1905c7SRichard Henderson #define cpu_xcc_C ({ qemu_build_not_reached(); NULL; }) 1282a1905c7SRichard Henderson #endif 1292a1905c7SRichard Henderson 1301210a036SRichard Henderson /* Floating point comparison registers */ 131d8c5b92fSRichard Henderson static TCGv_i32 cpu_fcc[TARGET_FCCREGS]; 132fcf5ef2aSThomas Huth 133af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 134af25071cSRichard Henderson #ifdef TARGET_SPARC64 135cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 136af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 137af25071cSRichard Henderson #else 138cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 139af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 140af25071cSRichard Henderson #endif 141af25071cSRichard Henderson 142533f042fSRichard Henderson typedef struct DisasCompare { 143533f042fSRichard Henderson TCGCond cond; 144533f042fSRichard Henderson TCGv c1; 145533f042fSRichard Henderson int c2; 146533f042fSRichard Henderson } DisasCompare; 147533f042fSRichard Henderson 148186e7890SRichard Henderson typedef struct DisasDelayException { 149186e7890SRichard Henderson struct DisasDelayException *next; 150186e7890SRichard Henderson TCGLabel *lab; 151186e7890SRichard Henderson TCGv_i32 excp; 152186e7890SRichard Henderson /* Saved state at parent insn. */ 153186e7890SRichard Henderson target_ulong pc; 154186e7890SRichard Henderson target_ulong npc; 155186e7890SRichard Henderson } DisasDelayException; 156186e7890SRichard Henderson 157fcf5ef2aSThomas Huth typedef struct DisasContext { 158af00be49SEmilio G. Cota DisasContextBase base; 159fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 160fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 161533f042fSRichard Henderson 162533f042fSRichard Henderson /* Used when JUMP_PC value is used. */ 163533f042fSRichard Henderson DisasCompare jump; 164533f042fSRichard Henderson target_ulong jump_pc[2]; 165533f042fSRichard Henderson 166fcf5ef2aSThomas Huth int mem_idx; 16789527e3aSRichard Henderson bool cpu_cond_live; 168c9b459aaSArtyom Tarasenko bool fpu_enabled; 169c9b459aaSArtyom Tarasenko bool address_mask_32bit; 170c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 171c9b459aaSArtyom Tarasenko bool supervisor; 172c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 173c9b459aaSArtyom Tarasenko bool hypervisor; 174c9b459aaSArtyom Tarasenko #endif 175c9b459aaSArtyom Tarasenko #endif 176c9b459aaSArtyom Tarasenko 177fcf5ef2aSThomas Huth sparc_def_t *def; 178fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 179fcf5ef2aSThomas Huth int fprs_dirty; 180fcf5ef2aSThomas Huth int asi; 181fcf5ef2aSThomas Huth #endif 182186e7890SRichard Henderson DisasDelayException *delay_excp_list; 183fcf5ef2aSThomas Huth } DisasContext; 184fcf5ef2aSThomas Huth 185fcf5ef2aSThomas Huth // This function uses non-native bit order 186fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 187fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 188fcf5ef2aSThomas Huth 189fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 190fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 191fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 192fcf5ef2aSThomas Huth 193fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 194fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 195fcf5ef2aSThomas Huth 196fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 197fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 198fcf5ef2aSThomas Huth 199fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 200fcf5ef2aSThomas Huth 2010c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 202fcf5ef2aSThomas Huth { 203fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 204fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 205fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 206fcf5ef2aSThomas Huth we can avoid setting it again. */ 207fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 208fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 209fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 210fcf5ef2aSThomas Huth } 211fcf5ef2aSThomas Huth #endif 212fcf5ef2aSThomas Huth } 213fcf5ef2aSThomas Huth 214fcf5ef2aSThomas Huth /* floating point registers moves */ 2151210a036SRichard Henderson 2161210a036SRichard Henderson static int gen_offset_fpr_F(unsigned int reg) 2171210a036SRichard Henderson { 2181210a036SRichard Henderson int ret; 2191210a036SRichard Henderson 2201210a036SRichard Henderson tcg_debug_assert(reg < 32); 2211210a036SRichard Henderson ret= offsetof(CPUSPARCState, fpr[reg / 2]); 2221210a036SRichard Henderson if (reg & 1) { 2231210a036SRichard Henderson ret += offsetof(CPU_DoubleU, l.lower); 2241210a036SRichard Henderson } else { 2251210a036SRichard Henderson ret += offsetof(CPU_DoubleU, l.upper); 2261210a036SRichard Henderson } 2271210a036SRichard Henderson return ret; 2281210a036SRichard Henderson } 2291210a036SRichard Henderson 230fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 231fcf5ef2aSThomas Huth { 23236ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 2331210a036SRichard Henderson tcg_gen_ld_i32(ret, tcg_env, gen_offset_fpr_F(src)); 234dc41aa7dSRichard Henderson return ret; 235fcf5ef2aSThomas Huth } 236fcf5ef2aSThomas Huth 237fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 238fcf5ef2aSThomas Huth { 2391210a036SRichard Henderson tcg_gen_st_i32(v, tcg_env, gen_offset_fpr_F(dst)); 240fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 241fcf5ef2aSThomas Huth } 242fcf5ef2aSThomas Huth 2431210a036SRichard Henderson static int gen_offset_fpr_D(unsigned int reg) 2441210a036SRichard Henderson { 2451210a036SRichard Henderson tcg_debug_assert(reg < 64); 2461210a036SRichard Henderson tcg_debug_assert(reg % 2 == 0); 2471210a036SRichard Henderson return offsetof(CPUSPARCState, fpr[reg / 2]); 2481210a036SRichard Henderson } 2491210a036SRichard Henderson 250fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 251fcf5ef2aSThomas Huth { 2521210a036SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 2531210a036SRichard Henderson tcg_gen_ld_i64(ret, tcg_env, gen_offset_fpr_D(src)); 2541210a036SRichard Henderson return ret; 255fcf5ef2aSThomas Huth } 256fcf5ef2aSThomas Huth 257fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 258fcf5ef2aSThomas Huth { 2591210a036SRichard Henderson tcg_gen_st_i64(v, tcg_env, gen_offset_fpr_D(dst)); 260fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 261fcf5ef2aSThomas Huth } 262fcf5ef2aSThomas Huth 26333ec4245SRichard Henderson static TCGv_i128 gen_load_fpr_Q(DisasContext *dc, unsigned int src) 26433ec4245SRichard Henderson { 26533ec4245SRichard Henderson TCGv_i128 ret = tcg_temp_new_i128(); 2661210a036SRichard Henderson TCGv_i64 h = gen_load_fpr_D(dc, src); 2671210a036SRichard Henderson TCGv_i64 l = gen_load_fpr_D(dc, src + 2); 26833ec4245SRichard Henderson 2691210a036SRichard Henderson tcg_gen_concat_i64_i128(ret, l, h); 27033ec4245SRichard Henderson return ret; 27133ec4245SRichard Henderson } 27233ec4245SRichard Henderson 27333ec4245SRichard Henderson static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, TCGv_i128 v) 27433ec4245SRichard Henderson { 2751210a036SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 2761210a036SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 2771210a036SRichard Henderson 2781210a036SRichard Henderson tcg_gen_extr_i128_i64(l, h, v); 2791210a036SRichard Henderson gen_store_fpr_D(dc, dst, h); 2801210a036SRichard Henderson gen_store_fpr_D(dc, dst + 2, l); 28133ec4245SRichard Henderson } 28233ec4245SRichard Henderson 283fcf5ef2aSThomas Huth /* moves */ 284fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 285fcf5ef2aSThomas Huth #define supervisor(dc) 0 286fcf5ef2aSThomas Huth #define hypervisor(dc) 0 287fcf5ef2aSThomas Huth #else 288fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 289c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 290c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 291fcf5ef2aSThomas Huth #else 292c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 293668bb9b7SRichard Henderson #define hypervisor(dc) 0 294fcf5ef2aSThomas Huth #endif 295fcf5ef2aSThomas Huth #endif 296fcf5ef2aSThomas Huth 297b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 298b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 299b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 300b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 301b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 302b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 303fcf5ef2aSThomas Huth #else 304b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 305fcf5ef2aSThomas Huth #endif 306fcf5ef2aSThomas Huth 3070c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 308fcf5ef2aSThomas Huth { 309b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 310fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 311b1bc09eaSRichard Henderson } 312fcf5ef2aSThomas Huth } 313fcf5ef2aSThomas Huth 31423ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 31523ada1b1SRichard Henderson { 31623ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 31723ada1b1SRichard Henderson } 31823ada1b1SRichard Henderson 3190c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 320fcf5ef2aSThomas Huth { 321fcf5ef2aSThomas Huth if (reg > 0) { 322fcf5ef2aSThomas Huth assert(reg < 32); 323fcf5ef2aSThomas Huth return cpu_regs[reg]; 324fcf5ef2aSThomas Huth } else { 32552123f14SRichard Henderson TCGv t = tcg_temp_new(); 326fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 327fcf5ef2aSThomas Huth return t; 328fcf5ef2aSThomas Huth } 329fcf5ef2aSThomas Huth } 330fcf5ef2aSThomas Huth 3310c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 332fcf5ef2aSThomas Huth { 333fcf5ef2aSThomas Huth if (reg > 0) { 334fcf5ef2aSThomas Huth assert(reg < 32); 335fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 336fcf5ef2aSThomas Huth } 337fcf5ef2aSThomas Huth } 338fcf5ef2aSThomas Huth 3390c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 340fcf5ef2aSThomas Huth { 341fcf5ef2aSThomas Huth if (reg > 0) { 342fcf5ef2aSThomas Huth assert(reg < 32); 343fcf5ef2aSThomas Huth return cpu_regs[reg]; 344fcf5ef2aSThomas Huth } else { 34552123f14SRichard Henderson return tcg_temp_new(); 346fcf5ef2aSThomas Huth } 347fcf5ef2aSThomas Huth } 348fcf5ef2aSThomas Huth 3495645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 350fcf5ef2aSThomas Huth { 3515645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3525645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 353fcf5ef2aSThomas Huth } 354fcf5ef2aSThomas Huth 3555645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 356fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 357fcf5ef2aSThomas Huth { 358fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 359fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 360fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 361fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 362fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36307ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 364fcf5ef2aSThomas Huth } else { 365f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 366fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 367fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 368f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 369fcf5ef2aSThomas Huth } 370fcf5ef2aSThomas Huth } 371fcf5ef2aSThomas Huth 372b989ce73SRichard Henderson static TCGv gen_carry32(void) 373fcf5ef2aSThomas Huth { 374b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 375b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 376b989ce73SRichard Henderson tcg_gen_extract_tl(t, cpu_icc_C, 32, 1); 377b989ce73SRichard Henderson return t; 378b989ce73SRichard Henderson } 379b989ce73SRichard Henderson return cpu_icc_C; 380fcf5ef2aSThomas Huth } 381fcf5ef2aSThomas Huth 382b989ce73SRichard Henderson static void gen_op_addcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 383fcf5ef2aSThomas Huth { 384b989ce73SRichard Henderson TCGv z = tcg_constant_tl(0); 385fcf5ef2aSThomas Huth 386b989ce73SRichard Henderson if (cin) { 387b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 388b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 389b989ce73SRichard Henderson } else { 390b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 391b989ce73SRichard Henderson } 392b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 393b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src2); 394b989ce73SRichard Henderson tcg_gen_andc_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 395b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 396b989ce73SRichard Henderson /* 397b989ce73SRichard Henderson * Carry-in to bit 32 is result ^ src1 ^ src2. 398b989ce73SRichard Henderson * We already have the src xor term in Z, from computation of V. 399b989ce73SRichard Henderson */ 400b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 401b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 402b989ce73SRichard Henderson } 403b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 404b989ce73SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 405b989ce73SRichard Henderson } 406fcf5ef2aSThomas Huth 407b989ce73SRichard Henderson static void gen_op_addcc(TCGv dst, TCGv src1, TCGv src2) 408b989ce73SRichard Henderson { 409b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, NULL); 410b989ce73SRichard Henderson } 411fcf5ef2aSThomas Huth 412b989ce73SRichard Henderson static void gen_op_taddcc(TCGv dst, TCGv src1, TCGv src2) 413b989ce73SRichard Henderson { 414b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 415b989ce73SRichard Henderson 416b989ce73SRichard Henderson /* Save the tag bits around modification of dst. */ 417b989ce73SRichard Henderson tcg_gen_or_tl(t, src1, src2); 418b989ce73SRichard Henderson 419b989ce73SRichard Henderson gen_op_addcc(dst, src1, src2); 420b989ce73SRichard Henderson 421b989ce73SRichard Henderson /* Incorprate tag bits into icc.V */ 422b989ce73SRichard Henderson tcg_gen_andi_tl(t, t, 3); 423b989ce73SRichard Henderson tcg_gen_neg_tl(t, t); 424b989ce73SRichard Henderson tcg_gen_ext32u_tl(t, t); 425b989ce73SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 426b989ce73SRichard Henderson } 427b989ce73SRichard Henderson 428b989ce73SRichard Henderson static void gen_op_addc(TCGv dst, TCGv src1, TCGv src2) 429b989ce73SRichard Henderson { 430b989ce73SRichard Henderson tcg_gen_add_tl(dst, src1, src2); 431b989ce73SRichard Henderson tcg_gen_add_tl(dst, dst, gen_carry32()); 432b989ce73SRichard Henderson } 433b989ce73SRichard Henderson 434b989ce73SRichard Henderson static void gen_op_addccc(TCGv dst, TCGv src1, TCGv src2) 435b989ce73SRichard Henderson { 436b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, gen_carry32()); 437fcf5ef2aSThomas Huth } 438fcf5ef2aSThomas Huth 439015fc6fcSRichard Henderson static void gen_op_addxc(TCGv dst, TCGv src1, TCGv src2) 440015fc6fcSRichard Henderson { 441015fc6fcSRichard Henderson tcg_gen_add_tl(dst, src1, src2); 442015fc6fcSRichard Henderson tcg_gen_add_tl(dst, dst, cpu_cc_C); 443015fc6fcSRichard Henderson } 444015fc6fcSRichard Henderson 445015fc6fcSRichard Henderson static void gen_op_addxccc(TCGv dst, TCGv src1, TCGv src2) 446015fc6fcSRichard Henderson { 447015fc6fcSRichard Henderson gen_op_addcc_int(dst, src1, src2, cpu_cc_C); 448015fc6fcSRichard Henderson } 449015fc6fcSRichard Henderson 450f828df74SRichard Henderson static void gen_op_subcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 451fcf5ef2aSThomas Huth { 452f828df74SRichard Henderson TCGv z = tcg_constant_tl(0); 453fcf5ef2aSThomas Huth 454f828df74SRichard Henderson if (cin) { 455f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 456f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 457f828df74SRichard Henderson } else { 458f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 459f828df74SRichard Henderson } 460f828df74SRichard Henderson tcg_gen_neg_tl(cpu_cc_C, cpu_cc_C); 461f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 462f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src1); 463f828df74SRichard Henderson tcg_gen_and_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 464f828df74SRichard Henderson #ifdef TARGET_SPARC64 465f828df74SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 466f828df74SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 467fcf5ef2aSThomas Huth #endif 468f828df74SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 469f828df74SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 470fcf5ef2aSThomas Huth } 471fcf5ef2aSThomas Huth 472f828df74SRichard Henderson static void gen_op_subcc(TCGv dst, TCGv src1, TCGv src2) 473fcf5ef2aSThomas Huth { 474f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, NULL); 475fcf5ef2aSThomas Huth } 476fcf5ef2aSThomas Huth 477f828df74SRichard Henderson static void gen_op_tsubcc(TCGv dst, TCGv src1, TCGv src2) 478fcf5ef2aSThomas Huth { 479f828df74SRichard Henderson TCGv t = tcg_temp_new(); 480fcf5ef2aSThomas Huth 481f828df74SRichard Henderson /* Save the tag bits around modification of dst. */ 482f828df74SRichard Henderson tcg_gen_or_tl(t, src1, src2); 483fcf5ef2aSThomas Huth 484f828df74SRichard Henderson gen_op_subcc(dst, src1, src2); 485f828df74SRichard Henderson 486f828df74SRichard Henderson /* Incorprate tag bits into icc.V */ 487f828df74SRichard Henderson tcg_gen_andi_tl(t, t, 3); 488f828df74SRichard Henderson tcg_gen_neg_tl(t, t); 489f828df74SRichard Henderson tcg_gen_ext32u_tl(t, t); 490f828df74SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 491f828df74SRichard Henderson } 492f828df74SRichard Henderson 493f828df74SRichard Henderson static void gen_op_subc(TCGv dst, TCGv src1, TCGv src2) 494f828df74SRichard Henderson { 495fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 496f828df74SRichard Henderson tcg_gen_sub_tl(dst, dst, gen_carry32()); 497fcf5ef2aSThomas Huth } 498fcf5ef2aSThomas Huth 499f828df74SRichard Henderson static void gen_op_subccc(TCGv dst, TCGv src1, TCGv src2) 500dfebb950SRichard Henderson { 501f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, gen_carry32()); 502dfebb950SRichard Henderson } 503dfebb950SRichard Henderson 5040c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 505fcf5ef2aSThomas Huth { 506b989ce73SRichard Henderson TCGv zero = tcg_constant_tl(0); 50750280618SRichard Henderson TCGv one = tcg_constant_tl(1); 508b989ce73SRichard Henderson TCGv t_src1 = tcg_temp_new(); 509b989ce73SRichard Henderson TCGv t_src2 = tcg_temp_new(); 510b989ce73SRichard Henderson TCGv t0 = tcg_temp_new(); 511fcf5ef2aSThomas Huth 512b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src1, src1); 513b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src2, src2); 514fcf5ef2aSThomas Huth 515b989ce73SRichard Henderson /* 516b989ce73SRichard Henderson * if (!(env->y & 1)) 517b989ce73SRichard Henderson * src2 = 0; 518fcf5ef2aSThomas Huth */ 51950280618SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, t_src2, cpu_y, one, zero, t_src2); 520fcf5ef2aSThomas Huth 521b989ce73SRichard Henderson /* 522b989ce73SRichard Henderson * b2 = src1 & 1; 523b989ce73SRichard Henderson * y = (b2 << 31) | (y >> 1); 524b989ce73SRichard Henderson */ 5250b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 526b989ce73SRichard Henderson tcg_gen_deposit_tl(cpu_y, t0, src1, 31, 1); 527fcf5ef2aSThomas Huth 528fcf5ef2aSThomas Huth // b1 = N ^ V; 5292a1905c7SRichard Henderson tcg_gen_xor_tl(t0, cpu_cc_N, cpu_cc_V); 530fcf5ef2aSThomas Huth 531b989ce73SRichard Henderson /* 532b989ce73SRichard Henderson * src1 = (b1 << 31) | (src1 >> 1) 533b989ce73SRichard Henderson */ 5342a1905c7SRichard Henderson tcg_gen_andi_tl(t0, t0, 1u << 31); 535b989ce73SRichard Henderson tcg_gen_shri_tl(t_src1, t_src1, 1); 536b989ce73SRichard Henderson tcg_gen_or_tl(t_src1, t_src1, t0); 537fcf5ef2aSThomas Huth 538b989ce73SRichard Henderson gen_op_addcc(dst, t_src1, t_src2); 539fcf5ef2aSThomas Huth } 540fcf5ef2aSThomas Huth 5410c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 542fcf5ef2aSThomas Huth { 543fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 544fcf5ef2aSThomas Huth if (sign_ext) { 545fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 546fcf5ef2aSThomas Huth } else { 547fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 548fcf5ef2aSThomas Huth } 549fcf5ef2aSThomas Huth #else 550fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 551fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 552fcf5ef2aSThomas Huth 553fcf5ef2aSThomas Huth if (sign_ext) { 554fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 555fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 556fcf5ef2aSThomas Huth } else { 557fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 558fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 559fcf5ef2aSThomas Huth } 560fcf5ef2aSThomas Huth 561fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 562fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 563fcf5ef2aSThomas Huth #endif 564fcf5ef2aSThomas Huth } 565fcf5ef2aSThomas Huth 5660c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 567fcf5ef2aSThomas Huth { 568fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 569fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 570fcf5ef2aSThomas Huth } 571fcf5ef2aSThomas Huth 5720c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 573fcf5ef2aSThomas Huth { 574fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 575fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 576fcf5ef2aSThomas Huth } 577fcf5ef2aSThomas Huth 578c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 579c2636853SRichard Henderson { 58013260103SRichard Henderson #ifdef TARGET_SPARC64 581c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 58213260103SRichard Henderson tcg_gen_ext32s_tl(dst, dst); 58313260103SRichard Henderson #else 58413260103SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 58513260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 58613260103SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 58713260103SRichard Henderson #endif 588c2636853SRichard Henderson } 589c2636853SRichard Henderson 590c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 591c2636853SRichard Henderson { 59213260103SRichard Henderson TCGv_i64 t64; 59313260103SRichard Henderson 59413260103SRichard Henderson #ifdef TARGET_SPARC64 59513260103SRichard Henderson t64 = cpu_cc_V; 59613260103SRichard Henderson #else 59713260103SRichard Henderson t64 = tcg_temp_new_i64(); 59813260103SRichard Henderson #endif 59913260103SRichard Henderson 60013260103SRichard Henderson gen_helper_udiv(t64, tcg_env, src1, src2); 60113260103SRichard Henderson 60213260103SRichard Henderson #ifdef TARGET_SPARC64 60313260103SRichard Henderson tcg_gen_ext32u_tl(cpu_cc_N, t64); 60413260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 60513260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 60613260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 60713260103SRichard Henderson #else 60813260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 60913260103SRichard Henderson #endif 61013260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 61113260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 61213260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 613c2636853SRichard Henderson } 614c2636853SRichard Henderson 615c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 616c2636853SRichard Henderson { 61713260103SRichard Henderson TCGv_i64 t64; 61813260103SRichard Henderson 61913260103SRichard Henderson #ifdef TARGET_SPARC64 62013260103SRichard Henderson t64 = cpu_cc_V; 62113260103SRichard Henderson #else 62213260103SRichard Henderson t64 = tcg_temp_new_i64(); 62313260103SRichard Henderson #endif 62413260103SRichard Henderson 62513260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 62613260103SRichard Henderson 62713260103SRichard Henderson #ifdef TARGET_SPARC64 62813260103SRichard Henderson tcg_gen_ext32s_tl(cpu_cc_N, t64); 62913260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 63013260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 63113260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 63213260103SRichard Henderson #else 63313260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 63413260103SRichard Henderson #endif 63513260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 63613260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 63713260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 638c2636853SRichard Henderson } 639c2636853SRichard Henderson 640a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 641a9aba13dSRichard Henderson { 642a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 643a9aba13dSRichard Henderson } 644a9aba13dSRichard Henderson 645a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 646a9aba13dSRichard Henderson { 647a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 648a9aba13dSRichard Henderson } 649a9aba13dSRichard Henderson 6509c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 6519c6ec5bcSRichard Henderson { 6529c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 6539c6ec5bcSRichard Henderson } 6549c6ec5bcSRichard Henderson 65545bfed3bSRichard Henderson #ifndef TARGET_SPARC64 65645bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 65745bfed3bSRichard Henderson { 65845bfed3bSRichard Henderson g_assert_not_reached(); 65945bfed3bSRichard Henderson } 66045bfed3bSRichard Henderson #endif 66145bfed3bSRichard Henderson 66245bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 66345bfed3bSRichard Henderson { 66445bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 66545bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 66645bfed3bSRichard Henderson } 66745bfed3bSRichard Henderson 66845bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 66945bfed3bSRichard Henderson { 67045bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 67145bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 67245bfed3bSRichard Henderson } 67345bfed3bSRichard Henderson 6742f722641SRichard Henderson static void gen_op_fpack16(TCGv_i32 dst, TCGv_i64 src) 6752f722641SRichard Henderson { 6762f722641SRichard Henderson #ifdef TARGET_SPARC64 6772f722641SRichard Henderson gen_helper_fpack16(dst, cpu_gsr, src); 6782f722641SRichard Henderson #else 6792f722641SRichard Henderson g_assert_not_reached(); 6802f722641SRichard Henderson #endif 6812f722641SRichard Henderson } 6822f722641SRichard Henderson 6832f722641SRichard Henderson static void gen_op_fpackfix(TCGv_i32 dst, TCGv_i64 src) 6842f722641SRichard Henderson { 6852f722641SRichard Henderson #ifdef TARGET_SPARC64 6862f722641SRichard Henderson gen_helper_fpackfix(dst, cpu_gsr, src); 6872f722641SRichard Henderson #else 6882f722641SRichard Henderson g_assert_not_reached(); 6892f722641SRichard Henderson #endif 6902f722641SRichard Henderson } 6912f722641SRichard Henderson 6924b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 6934b6edc0aSRichard Henderson { 6944b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 6954b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 6964b6edc0aSRichard Henderson #else 6974b6edc0aSRichard Henderson g_assert_not_reached(); 6984b6edc0aSRichard Henderson #endif 6994b6edc0aSRichard Henderson } 7004b6edc0aSRichard Henderson 701*0d1d3aafSRichard Henderson static void gen_op_fpadds16s(TCGv_i32 d, TCGv_i32 src1, TCGv_i32 src2) 702*0d1d3aafSRichard Henderson { 703*0d1d3aafSRichard Henderson TCGv_i32 t[2]; 704*0d1d3aafSRichard Henderson 705*0d1d3aafSRichard Henderson for (int i = 0; i < 2; i++) { 706*0d1d3aafSRichard Henderson TCGv_i32 u = tcg_temp_new_i32(); 707*0d1d3aafSRichard Henderson TCGv_i32 v = tcg_temp_new_i32(); 708*0d1d3aafSRichard Henderson 709*0d1d3aafSRichard Henderson tcg_gen_sextract_i32(u, src1, i * 16, 16); 710*0d1d3aafSRichard Henderson tcg_gen_sextract_i32(v, src2, i * 16, 16); 711*0d1d3aafSRichard Henderson tcg_gen_add_i32(u, u, v); 712*0d1d3aafSRichard Henderson tcg_gen_smax_i32(u, u, tcg_constant_i32(INT16_MIN)); 713*0d1d3aafSRichard Henderson tcg_gen_smin_i32(u, u, tcg_constant_i32(INT16_MAX)); 714*0d1d3aafSRichard Henderson t[i] = u; 715*0d1d3aafSRichard Henderson } 716*0d1d3aafSRichard Henderson tcg_gen_deposit_i32(d, t[0], t[1], 16, 16); 717*0d1d3aafSRichard Henderson } 718*0d1d3aafSRichard Henderson 719*0d1d3aafSRichard Henderson static void gen_op_fpsubs16s(TCGv_i32 d, TCGv_i32 src1, TCGv_i32 src2) 720*0d1d3aafSRichard Henderson { 721*0d1d3aafSRichard Henderson TCGv_i32 t[2]; 722*0d1d3aafSRichard Henderson 723*0d1d3aafSRichard Henderson for (int i = 0; i < 2; i++) { 724*0d1d3aafSRichard Henderson TCGv_i32 u = tcg_temp_new_i32(); 725*0d1d3aafSRichard Henderson TCGv_i32 v = tcg_temp_new_i32(); 726*0d1d3aafSRichard Henderson 727*0d1d3aafSRichard Henderson tcg_gen_sextract_i32(u, src1, i * 16, 16); 728*0d1d3aafSRichard Henderson tcg_gen_sextract_i32(v, src2, i * 16, 16); 729*0d1d3aafSRichard Henderson tcg_gen_sub_i32(u, u, v); 730*0d1d3aafSRichard Henderson tcg_gen_smax_i32(u, u, tcg_constant_i32(INT16_MIN)); 731*0d1d3aafSRichard Henderson tcg_gen_smin_i32(u, u, tcg_constant_i32(INT16_MAX)); 732*0d1d3aafSRichard Henderson t[i] = u; 733*0d1d3aafSRichard Henderson } 734*0d1d3aafSRichard Henderson tcg_gen_deposit_i32(d, t[0], t[1], 16, 16); 735*0d1d3aafSRichard Henderson } 736*0d1d3aafSRichard Henderson 737*0d1d3aafSRichard Henderson static void gen_op_fpadds32s(TCGv_i32 d, TCGv_i32 src1, TCGv_i32 src2) 738*0d1d3aafSRichard Henderson { 739*0d1d3aafSRichard Henderson TCGv_i32 r = tcg_temp_new_i32(); 740*0d1d3aafSRichard Henderson TCGv_i32 t = tcg_temp_new_i32(); 741*0d1d3aafSRichard Henderson TCGv_i32 v = tcg_temp_new_i32(); 742*0d1d3aafSRichard Henderson TCGv_i32 z = tcg_constant_i32(0); 743*0d1d3aafSRichard Henderson 744*0d1d3aafSRichard Henderson tcg_gen_add_i32(r, src1, src2); 745*0d1d3aafSRichard Henderson tcg_gen_xor_i32(t, src1, src2); 746*0d1d3aafSRichard Henderson tcg_gen_xor_i32(v, r, src2); 747*0d1d3aafSRichard Henderson tcg_gen_andc_i32(v, v, t); 748*0d1d3aafSRichard Henderson 749*0d1d3aafSRichard Henderson tcg_gen_setcond_i32(TCG_COND_GE, t, r, z); 750*0d1d3aafSRichard Henderson tcg_gen_addi_i32(t, t, INT32_MAX); 751*0d1d3aafSRichard Henderson 752*0d1d3aafSRichard Henderson tcg_gen_movcond_i32(TCG_COND_LT, d, v, z, t, r); 753*0d1d3aafSRichard Henderson } 754*0d1d3aafSRichard Henderson 755*0d1d3aafSRichard Henderson static void gen_op_fpsubs32s(TCGv_i32 d, TCGv_i32 src1, TCGv_i32 src2) 756*0d1d3aafSRichard Henderson { 757*0d1d3aafSRichard Henderson TCGv_i32 r = tcg_temp_new_i32(); 758*0d1d3aafSRichard Henderson TCGv_i32 t = tcg_temp_new_i32(); 759*0d1d3aafSRichard Henderson TCGv_i32 v = tcg_temp_new_i32(); 760*0d1d3aafSRichard Henderson TCGv_i32 z = tcg_constant_i32(0); 761*0d1d3aafSRichard Henderson 762*0d1d3aafSRichard Henderson tcg_gen_sub_i32(r, src1, src2); 763*0d1d3aafSRichard Henderson tcg_gen_xor_i32(t, src1, src2); 764*0d1d3aafSRichard Henderson tcg_gen_xor_i32(v, r, src1); 765*0d1d3aafSRichard Henderson tcg_gen_and_i32(v, v, t); 766*0d1d3aafSRichard Henderson 767*0d1d3aafSRichard Henderson tcg_gen_setcond_i32(TCG_COND_GE, t, r, z); 768*0d1d3aafSRichard Henderson tcg_gen_addi_i32(t, t, INT32_MAX); 769*0d1d3aafSRichard Henderson 770*0d1d3aafSRichard Henderson tcg_gen_movcond_i32(TCG_COND_LT, d, v, z, t, r); 771*0d1d3aafSRichard Henderson } 772*0d1d3aafSRichard Henderson 7734b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 7744b6edc0aSRichard Henderson { 7754b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7764b6edc0aSRichard Henderson TCGv t1, t2, shift; 7774b6edc0aSRichard Henderson 7784b6edc0aSRichard Henderson t1 = tcg_temp_new(); 7794b6edc0aSRichard Henderson t2 = tcg_temp_new(); 7804b6edc0aSRichard Henderson shift = tcg_temp_new(); 7814b6edc0aSRichard Henderson 7824b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 7834b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 7844b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 7854b6edc0aSRichard Henderson 7864b6edc0aSRichard Henderson /* 7874b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 7884b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 7894b6edc0aSRichard Henderson */ 7904b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 7914b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 7924b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 7934b6edc0aSRichard Henderson 7944b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 7954b6edc0aSRichard Henderson #else 7964b6edc0aSRichard Henderson g_assert_not_reached(); 7974b6edc0aSRichard Henderson #endif 7984b6edc0aSRichard Henderson } 7994b6edc0aSRichard Henderson 8004b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 8014b6edc0aSRichard Henderson { 8024b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 8034b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 8044b6edc0aSRichard Henderson #else 8054b6edc0aSRichard Henderson g_assert_not_reached(); 8064b6edc0aSRichard Henderson #endif 8074b6edc0aSRichard Henderson } 8084b6edc0aSRichard Henderson 809a859602cSRichard Henderson static void gen_op_fmul8x16al(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 810a859602cSRichard Henderson { 811a859602cSRichard Henderson tcg_gen_ext16s_i32(src2, src2); 812a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 813a859602cSRichard Henderson } 814a859602cSRichard Henderson 815a859602cSRichard Henderson static void gen_op_fmul8x16au(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 816a859602cSRichard Henderson { 817a859602cSRichard Henderson tcg_gen_sari_i32(src2, src2, 16); 818a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 819a859602cSRichard Henderson } 820a859602cSRichard Henderson 821be8998e0SRichard Henderson static void gen_op_fmuld8ulx16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 822be8998e0SRichard Henderson { 823be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 824be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 825be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 826be8998e0SRichard Henderson 827be8998e0SRichard Henderson tcg_gen_ext8u_i32(t0, src1); 828be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 829be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 830be8998e0SRichard Henderson 831be8998e0SRichard Henderson tcg_gen_extract_i32(t1, src1, 16, 8); 832be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 833be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 834be8998e0SRichard Henderson 835be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 836be8998e0SRichard Henderson } 837be8998e0SRichard Henderson 838be8998e0SRichard Henderson static void gen_op_fmuld8sux16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 839be8998e0SRichard Henderson { 840be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 841be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 842be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 843be8998e0SRichard Henderson 844be8998e0SRichard Henderson /* 845be8998e0SRichard Henderson * The insn description talks about extracting the upper 8 bits 846be8998e0SRichard Henderson * of the signed 16-bit input rs1, performing the multiply, then 847be8998e0SRichard Henderson * shifting left by 8 bits. Instead, zap the lower 8 bits of 848be8998e0SRichard Henderson * the rs1 input, which avoids the need for two shifts. 849be8998e0SRichard Henderson */ 850be8998e0SRichard Henderson tcg_gen_ext16s_i32(t0, src1); 851be8998e0SRichard Henderson tcg_gen_andi_i32(t0, t0, ~0xff); 852be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 853be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 854be8998e0SRichard Henderson 855be8998e0SRichard Henderson tcg_gen_sextract_i32(t1, src1, 16, 16); 856be8998e0SRichard Henderson tcg_gen_andi_i32(t1, t1, ~0xff); 857be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 858be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 859be8998e0SRichard Henderson 860be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 861be8998e0SRichard Henderson } 862be8998e0SRichard Henderson 8637837185eSRichard Henderson #ifdef TARGET_SPARC64 8647837185eSRichard Henderson static void gen_vec_fchksm16(unsigned vece, TCGv_vec dst, 8657837185eSRichard Henderson TCGv_vec src1, TCGv_vec src2) 8667837185eSRichard Henderson { 8677837185eSRichard Henderson TCGv_vec a = tcg_temp_new_vec_matching(dst); 8687837185eSRichard Henderson TCGv_vec c = tcg_temp_new_vec_matching(dst); 8697837185eSRichard Henderson 8707837185eSRichard Henderson tcg_gen_add_vec(vece, a, src1, src2); 8717837185eSRichard Henderson tcg_gen_cmp_vec(TCG_COND_LTU, vece, c, a, src1); 8727837185eSRichard Henderson /* Vector cmp produces -1 for true, so subtract to add carry. */ 8737837185eSRichard Henderson tcg_gen_sub_vec(vece, dst, a, c); 8747837185eSRichard Henderson } 8757837185eSRichard Henderson 8767837185eSRichard Henderson static void gen_op_fchksm16(unsigned vece, uint32_t dofs, uint32_t aofs, 8777837185eSRichard Henderson uint32_t bofs, uint32_t oprsz, uint32_t maxsz) 8787837185eSRichard Henderson { 8797837185eSRichard Henderson static const TCGOpcode vecop_list[] = { 8807837185eSRichard Henderson INDEX_op_cmp_vec, INDEX_op_add_vec, INDEX_op_sub_vec, 8817837185eSRichard Henderson }; 8827837185eSRichard Henderson static const GVecGen3 op = { 8837837185eSRichard Henderson .fni8 = gen_helper_fchksm16, 8847837185eSRichard Henderson .fniv = gen_vec_fchksm16, 8857837185eSRichard Henderson .opt_opc = vecop_list, 8867837185eSRichard Henderson .vece = MO_16, 8877837185eSRichard Henderson }; 8887837185eSRichard Henderson tcg_gen_gvec_3(dofs, aofs, bofs, oprsz, maxsz, &op); 8897837185eSRichard Henderson } 890d6ff1ccbSRichard Henderson 891d6ff1ccbSRichard Henderson static void gen_vec_fmean16(unsigned vece, TCGv_vec dst, 892d6ff1ccbSRichard Henderson TCGv_vec src1, TCGv_vec src2) 893d6ff1ccbSRichard Henderson { 894d6ff1ccbSRichard Henderson TCGv_vec t = tcg_temp_new_vec_matching(dst); 895d6ff1ccbSRichard Henderson 896d6ff1ccbSRichard Henderson tcg_gen_or_vec(vece, t, src1, src2); 897d6ff1ccbSRichard Henderson tcg_gen_and_vec(vece, t, t, tcg_constant_vec_matching(dst, vece, 1)); 898d6ff1ccbSRichard Henderson tcg_gen_sari_vec(vece, src1, src1, 1); 899d6ff1ccbSRichard Henderson tcg_gen_sari_vec(vece, src2, src2, 1); 900d6ff1ccbSRichard Henderson tcg_gen_add_vec(vece, dst, src1, src2); 901d6ff1ccbSRichard Henderson tcg_gen_add_vec(vece, dst, dst, t); 902d6ff1ccbSRichard Henderson } 903d6ff1ccbSRichard Henderson 904d6ff1ccbSRichard Henderson static void gen_op_fmean16(unsigned vece, uint32_t dofs, uint32_t aofs, 905d6ff1ccbSRichard Henderson uint32_t bofs, uint32_t oprsz, uint32_t maxsz) 906d6ff1ccbSRichard Henderson { 907d6ff1ccbSRichard Henderson static const TCGOpcode vecop_list[] = { 908d6ff1ccbSRichard Henderson INDEX_op_add_vec, INDEX_op_sari_vec, 909d6ff1ccbSRichard Henderson }; 910d6ff1ccbSRichard Henderson static const GVecGen3 op = { 911d6ff1ccbSRichard Henderson .fni8 = gen_helper_fmean16, 912d6ff1ccbSRichard Henderson .fniv = gen_vec_fmean16, 913d6ff1ccbSRichard Henderson .opt_opc = vecop_list, 914d6ff1ccbSRichard Henderson .vece = MO_16, 915d6ff1ccbSRichard Henderson }; 916d6ff1ccbSRichard Henderson tcg_gen_gvec_3(dofs, aofs, bofs, oprsz, maxsz, &op); 917d6ff1ccbSRichard Henderson } 9187837185eSRichard Henderson #else 9197837185eSRichard Henderson #define gen_op_fchksm16 ({ qemu_build_not_reached(); NULL; }) 920d6ff1ccbSRichard Henderson #define gen_op_fmean16 ({ qemu_build_not_reached(); NULL; }) 9217837185eSRichard Henderson #endif 9227837185eSRichard Henderson 92389527e3aSRichard Henderson static void finishing_insn(DisasContext *dc) 92489527e3aSRichard Henderson { 92589527e3aSRichard Henderson /* 92689527e3aSRichard Henderson * From here, there is no future path through an unwinding exception. 92789527e3aSRichard Henderson * If the current insn cannot raise an exception, the computation of 92889527e3aSRichard Henderson * cpu_cond may be able to be elided. 92989527e3aSRichard Henderson */ 93089527e3aSRichard Henderson if (dc->cpu_cond_live) { 93189527e3aSRichard Henderson tcg_gen_discard_tl(cpu_cond); 93289527e3aSRichard Henderson dc->cpu_cond_live = false; 93389527e3aSRichard Henderson } 93489527e3aSRichard Henderson } 93589527e3aSRichard Henderson 9360c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 937fcf5ef2aSThomas Huth { 93800ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 93900ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 940533f042fSRichard Henderson TCGv c2 = tcg_constant_tl(dc->jump.c2); 941fcf5ef2aSThomas Huth 942533f042fSRichard Henderson tcg_gen_movcond_tl(dc->jump.cond, cpu_npc, dc->jump.c1, c2, npc0, npc1); 943fcf5ef2aSThomas Huth } 944fcf5ef2aSThomas Huth 945fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 946fcf5ef2aSThomas Huth have been set for a jump */ 9470c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 948fcf5ef2aSThomas Huth { 949fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 950fcf5ef2aSThomas Huth gen_generic_branch(dc); 95199c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 952fcf5ef2aSThomas Huth } 953fcf5ef2aSThomas Huth } 954fcf5ef2aSThomas Huth 9550c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 956fcf5ef2aSThomas Huth { 957633c4283SRichard Henderson if (dc->npc & 3) { 958633c4283SRichard Henderson switch (dc->npc) { 959633c4283SRichard Henderson case JUMP_PC: 960fcf5ef2aSThomas Huth gen_generic_branch(dc); 96199c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 962633c4283SRichard Henderson break; 963633c4283SRichard Henderson case DYNAMIC_PC: 964633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 965633c4283SRichard Henderson break; 966633c4283SRichard Henderson default: 967633c4283SRichard Henderson g_assert_not_reached(); 968633c4283SRichard Henderson } 969633c4283SRichard Henderson } else { 970fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 971fcf5ef2aSThomas Huth } 972fcf5ef2aSThomas Huth } 973fcf5ef2aSThomas Huth 9740c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 975fcf5ef2aSThomas Huth { 976fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 977fcf5ef2aSThomas Huth save_npc(dc); 978fcf5ef2aSThomas Huth } 979fcf5ef2aSThomas Huth 980fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 981fcf5ef2aSThomas Huth { 98289527e3aSRichard Henderson finishing_insn(dc); 983fcf5ef2aSThomas Huth save_state(dc); 984ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 985af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 986fcf5ef2aSThomas Huth } 987fcf5ef2aSThomas Huth 988186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 989fcf5ef2aSThomas Huth { 990186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 991186e7890SRichard Henderson 992186e7890SRichard Henderson e->next = dc->delay_excp_list; 993186e7890SRichard Henderson dc->delay_excp_list = e; 994186e7890SRichard Henderson 995186e7890SRichard Henderson e->lab = gen_new_label(); 996186e7890SRichard Henderson e->excp = excp; 997186e7890SRichard Henderson e->pc = dc->pc; 998186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 999186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1000186e7890SRichard Henderson e->npc = dc->npc; 1001186e7890SRichard Henderson 1002186e7890SRichard Henderson return e->lab; 1003186e7890SRichard Henderson } 1004186e7890SRichard Henderson 1005186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1006186e7890SRichard Henderson { 1007186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1008186e7890SRichard Henderson } 1009186e7890SRichard Henderson 1010186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1011186e7890SRichard Henderson { 1012186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1013186e7890SRichard Henderson TCGLabel *lab; 1014186e7890SRichard Henderson 1015186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1016186e7890SRichard Henderson 1017186e7890SRichard Henderson flush_cond(dc); 1018186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1019186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1020fcf5ef2aSThomas Huth } 1021fcf5ef2aSThomas Huth 10220c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1023fcf5ef2aSThomas Huth { 102489527e3aSRichard Henderson finishing_insn(dc); 102589527e3aSRichard Henderson 1026633c4283SRichard Henderson if (dc->npc & 3) { 1027633c4283SRichard Henderson switch (dc->npc) { 1028633c4283SRichard Henderson case JUMP_PC: 1029fcf5ef2aSThomas Huth gen_generic_branch(dc); 1030fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 103199c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1032633c4283SRichard Henderson break; 1033633c4283SRichard Henderson case DYNAMIC_PC: 1034633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1035fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1036633c4283SRichard Henderson dc->pc = dc->npc; 1037633c4283SRichard Henderson break; 1038633c4283SRichard Henderson default: 1039633c4283SRichard Henderson g_assert_not_reached(); 1040633c4283SRichard Henderson } 1041fcf5ef2aSThomas Huth } else { 1042fcf5ef2aSThomas Huth dc->pc = dc->npc; 1043fcf5ef2aSThomas Huth } 1044fcf5ef2aSThomas Huth } 1045fcf5ef2aSThomas Huth 1046fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1047fcf5ef2aSThomas Huth DisasContext *dc) 1048fcf5ef2aSThomas Huth { 1049b597eedcSRichard Henderson TCGv t1; 1050fcf5ef2aSThomas Huth 10512a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 1052c8507ebfSRichard Henderson cmp->c2 = 0; 10532a1905c7SRichard Henderson 10542a1905c7SRichard Henderson switch (cond & 7) { 10552a1905c7SRichard Henderson case 0x0: /* never */ 10562a1905c7SRichard Henderson cmp->cond = TCG_COND_NEVER; 1057c8507ebfSRichard Henderson cmp->c1 = tcg_constant_tl(0); 1058fcf5ef2aSThomas Huth break; 10592a1905c7SRichard Henderson 10602a1905c7SRichard Henderson case 0x1: /* eq: Z */ 10612a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 10622a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 10632a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_Z); 10642a1905c7SRichard Henderson } else { 10652a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, cpu_icc_Z); 10662a1905c7SRichard Henderson } 10672a1905c7SRichard Henderson break; 10682a1905c7SRichard Henderson 10692a1905c7SRichard Henderson case 0x2: /* le: Z | (N ^ V) */ 10702a1905c7SRichard Henderson /* 10712a1905c7SRichard Henderson * Simplify: 10722a1905c7SRichard Henderson * cc_Z || (N ^ V) < 0 NE 10732a1905c7SRichard Henderson * cc_Z && !((N ^ V) < 0) EQ 10742a1905c7SRichard Henderson * cc_Z & ~((N ^ V) >> TLB) EQ 10752a1905c7SRichard Henderson */ 10762a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 10772a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 10782a1905c7SRichard Henderson tcg_gen_sextract_tl(t1, t1, xcc ? 63 : 31, 1); 10792a1905c7SRichard Henderson tcg_gen_andc_tl(t1, xcc ? cpu_cc_Z : cpu_icc_Z, t1); 10802a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 10812a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 10822a1905c7SRichard Henderson } 10832a1905c7SRichard Henderson break; 10842a1905c7SRichard Henderson 10852a1905c7SRichard Henderson case 0x3: /* lt: N ^ V */ 10862a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 10872a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 10882a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 10892a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, t1); 10902a1905c7SRichard Henderson } 10912a1905c7SRichard Henderson break; 10922a1905c7SRichard Henderson 10932a1905c7SRichard Henderson case 0x4: /* leu: Z | C */ 10942a1905c7SRichard Henderson /* 10952a1905c7SRichard Henderson * Simplify: 10962a1905c7SRichard Henderson * cc_Z == 0 || cc_C != 0 NE 10972a1905c7SRichard Henderson * cc_Z != 0 && cc_C == 0 EQ 10982a1905c7SRichard Henderson * cc_Z & (cc_C ? 0 : -1) EQ 10992a1905c7SRichard Henderson * cc_Z & (cc_C - 1) EQ 11002a1905c7SRichard Henderson */ 11012a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 11022a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11032a1905c7SRichard Henderson tcg_gen_subi_tl(t1, cpu_cc_C, 1); 11042a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_cc_Z); 11052a1905c7SRichard Henderson } else { 11062a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 11072a1905c7SRichard Henderson tcg_gen_subi_tl(t1, t1, 1); 11082a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_icc_Z); 11092a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 11102a1905c7SRichard Henderson } 11112a1905c7SRichard Henderson break; 11122a1905c7SRichard Henderson 11132a1905c7SRichard Henderson case 0x5: /* ltu: C */ 11142a1905c7SRichard Henderson cmp->cond = TCG_COND_NE; 11152a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11162a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_C); 11172a1905c7SRichard Henderson } else { 11182a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 11192a1905c7SRichard Henderson } 11202a1905c7SRichard Henderson break; 11212a1905c7SRichard Henderson 11222a1905c7SRichard Henderson case 0x6: /* neg: N */ 11232a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 11242a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11252a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_N); 11262a1905c7SRichard Henderson } else { 11272a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_N); 11282a1905c7SRichard Henderson } 11292a1905c7SRichard Henderson break; 11302a1905c7SRichard Henderson 11312a1905c7SRichard Henderson case 0x7: /* vs: V */ 11322a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 11332a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11342a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_V); 11352a1905c7SRichard Henderson } else { 11362a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_V); 11372a1905c7SRichard Henderson } 11382a1905c7SRichard Henderson break; 11392a1905c7SRichard Henderson } 11402a1905c7SRichard Henderson if (cond & 8) { 11412a1905c7SRichard Henderson cmp->cond = tcg_invert_cond(cmp->cond); 1142fcf5ef2aSThomas Huth } 1143fcf5ef2aSThomas Huth } 1144fcf5ef2aSThomas Huth 1145fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1146fcf5ef2aSThomas Huth { 1147d8c5b92fSRichard Henderson TCGv_i32 fcc = cpu_fcc[cc]; 1148d8c5b92fSRichard Henderson TCGv_i32 c1 = fcc; 1149d8c5b92fSRichard Henderson int c2 = 0; 1150d8c5b92fSRichard Henderson TCGCond tcond; 1151fcf5ef2aSThomas Huth 1152d8c5b92fSRichard Henderson /* 1153d8c5b92fSRichard Henderson * FCC values: 1154d8c5b92fSRichard Henderson * 0 = 1155d8c5b92fSRichard Henderson * 1 < 1156d8c5b92fSRichard Henderson * 2 > 1157d8c5b92fSRichard Henderson * 3 unordered 1158d8c5b92fSRichard Henderson */ 1159d8c5b92fSRichard Henderson switch (cond & 7) { 1160d8c5b92fSRichard Henderson case 0x0: /* fbn */ 1161d8c5b92fSRichard Henderson tcond = TCG_COND_NEVER; 1162fcf5ef2aSThomas Huth break; 1163d8c5b92fSRichard Henderson case 0x1: /* fbne : !0 */ 1164d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1165fcf5ef2aSThomas Huth break; 1166d8c5b92fSRichard Henderson case 0x2: /* fblg : 1 or 2 */ 1167d8c5b92fSRichard Henderson /* fcc in {1,2} - 1 -> fcc in {0,1} */ 1168d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1169d8c5b92fSRichard Henderson tcg_gen_addi_i32(c1, fcc, -1); 1170d8c5b92fSRichard Henderson c2 = 1; 1171d8c5b92fSRichard Henderson tcond = TCG_COND_LEU; 1172fcf5ef2aSThomas Huth break; 1173d8c5b92fSRichard Henderson case 0x3: /* fbul : 1 or 3 */ 1174d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1175d8c5b92fSRichard Henderson tcg_gen_andi_i32(c1, fcc, 1); 1176d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1177d8c5b92fSRichard Henderson break; 1178d8c5b92fSRichard Henderson case 0x4: /* fbl : 1 */ 1179d8c5b92fSRichard Henderson c2 = 1; 1180d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1181d8c5b92fSRichard Henderson break; 1182d8c5b92fSRichard Henderson case 0x5: /* fbug : 2 or 3 */ 1183d8c5b92fSRichard Henderson c2 = 2; 1184d8c5b92fSRichard Henderson tcond = TCG_COND_GEU; 1185d8c5b92fSRichard Henderson break; 1186d8c5b92fSRichard Henderson case 0x6: /* fbg : 2 */ 1187d8c5b92fSRichard Henderson c2 = 2; 1188d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1189d8c5b92fSRichard Henderson break; 1190d8c5b92fSRichard Henderson case 0x7: /* fbu : 3 */ 1191d8c5b92fSRichard Henderson c2 = 3; 1192d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1193fcf5ef2aSThomas Huth break; 1194fcf5ef2aSThomas Huth } 1195d8c5b92fSRichard Henderson if (cond & 8) { 1196d8c5b92fSRichard Henderson tcond = tcg_invert_cond(tcond); 1197fcf5ef2aSThomas Huth } 1198d8c5b92fSRichard Henderson 1199d8c5b92fSRichard Henderson cmp->cond = tcond; 1200d8c5b92fSRichard Henderson cmp->c2 = c2; 1201d8c5b92fSRichard Henderson cmp->c1 = tcg_temp_new(); 1202d8c5b92fSRichard Henderson tcg_gen_extu_i32_tl(cmp->c1, c1); 1203fcf5ef2aSThomas Huth } 1204fcf5ef2aSThomas Huth 12052c4f56c9SRichard Henderson static bool gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 12062c4f56c9SRichard Henderson { 12072c4f56c9SRichard Henderson static const TCGCond cond_reg[4] = { 1208ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1209fcf5ef2aSThomas Huth TCG_COND_EQ, 1210fcf5ef2aSThomas Huth TCG_COND_LE, 1211fcf5ef2aSThomas Huth TCG_COND_LT, 1212fcf5ef2aSThomas Huth }; 12132c4f56c9SRichard Henderson TCGCond tcond; 1214fcf5ef2aSThomas Huth 12152c4f56c9SRichard Henderson if ((cond & 3) == 0) { 12162c4f56c9SRichard Henderson return false; 12172c4f56c9SRichard Henderson } 12182c4f56c9SRichard Henderson tcond = cond_reg[cond & 3]; 12192c4f56c9SRichard Henderson if (cond & 4) { 12202c4f56c9SRichard Henderson tcond = tcg_invert_cond(tcond); 12212c4f56c9SRichard Henderson } 12222c4f56c9SRichard Henderson 12232c4f56c9SRichard Henderson cmp->cond = tcond; 1224816f89b7SRichard Henderson cmp->c1 = tcg_temp_new(); 1225c8507ebfSRichard Henderson cmp->c2 = 0; 1226816f89b7SRichard Henderson tcg_gen_mov_tl(cmp->c1, r_src); 12272c4f56c9SRichard Henderson return true; 1228fcf5ef2aSThomas Huth } 1229fcf5ef2aSThomas Huth 1230baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1231baf3dbf2SRichard Henderson { 12323590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(0), tcg_env, 12333590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1234baf3dbf2SRichard Henderson } 1235baf3dbf2SRichard Henderson 1236baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1237baf3dbf2SRichard Henderson { 1238baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1239baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1240baf3dbf2SRichard Henderson } 1241baf3dbf2SRichard Henderson 1242baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1243baf3dbf2SRichard Henderson { 1244baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1245daf457d4SRichard Henderson tcg_gen_xori_i32(dst, src, 1u << 31); 1246baf3dbf2SRichard Henderson } 1247baf3dbf2SRichard Henderson 1248baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1249baf3dbf2SRichard Henderson { 1250baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1251daf457d4SRichard Henderson tcg_gen_andi_i32(dst, src, ~(1u << 31)); 1252baf3dbf2SRichard Henderson } 1253baf3dbf2SRichard Henderson 1254c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1255c6d83e4fSRichard Henderson { 1256c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1257c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1258c6d83e4fSRichard Henderson } 1259c6d83e4fSRichard Henderson 1260c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1261c6d83e4fSRichard Henderson { 1262c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1263daf457d4SRichard Henderson tcg_gen_xori_i64(dst, src, 1ull << 63); 1264c6d83e4fSRichard Henderson } 1265c6d83e4fSRichard Henderson 1266c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1267c6d83e4fSRichard Henderson { 1268c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1269daf457d4SRichard Henderson tcg_gen_andi_i64(dst, src, ~(1ull << 63)); 1270daf457d4SRichard Henderson } 1271daf457d4SRichard Henderson 1272daf457d4SRichard Henderson static void gen_op_fnegq(TCGv_i128 dst, TCGv_i128 src) 1273daf457d4SRichard Henderson { 1274daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1275daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1276daf457d4SRichard Henderson 1277daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1278daf457d4SRichard Henderson tcg_gen_xori_i64(h, h, 1ull << 63); 1279daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1280daf457d4SRichard Henderson } 1281daf457d4SRichard Henderson 1282daf457d4SRichard Henderson static void gen_op_fabsq(TCGv_i128 dst, TCGv_i128 src) 1283daf457d4SRichard Henderson { 1284daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1285daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1286daf457d4SRichard Henderson 1287daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1288daf457d4SRichard Henderson tcg_gen_andi_i64(h, h, ~(1ull << 63)); 1289daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1290c6d83e4fSRichard Henderson } 1291c6d83e4fSRichard Henderson 12924fd71d19SRichard Henderson static void gen_op_fmadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 12934fd71d19SRichard Henderson { 12944fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(0)); 12954fd71d19SRichard Henderson } 12964fd71d19SRichard Henderson 12974fd71d19SRichard Henderson static void gen_op_fmaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 12984fd71d19SRichard Henderson { 12994fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(0)); 13004fd71d19SRichard Henderson } 13014fd71d19SRichard Henderson 13024fd71d19SRichard Henderson static void gen_op_fmsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 13034fd71d19SRichard Henderson { 13044fd71d19SRichard Henderson int op = float_muladd_negate_c; 13054fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13064fd71d19SRichard Henderson } 13074fd71d19SRichard Henderson 13084fd71d19SRichard Henderson static void gen_op_fmsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 13094fd71d19SRichard Henderson { 13104fd71d19SRichard Henderson int op = float_muladd_negate_c; 13114fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13124fd71d19SRichard Henderson } 13134fd71d19SRichard Henderson 13144fd71d19SRichard Henderson static void gen_op_fnmsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 13154fd71d19SRichard Henderson { 13164fd71d19SRichard Henderson int op = float_muladd_negate_c | float_muladd_negate_result; 13174fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13184fd71d19SRichard Henderson } 13194fd71d19SRichard Henderson 13204fd71d19SRichard Henderson static void gen_op_fnmsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 13214fd71d19SRichard Henderson { 13224fd71d19SRichard Henderson int op = float_muladd_negate_c | float_muladd_negate_result; 13234fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13244fd71d19SRichard Henderson } 13254fd71d19SRichard Henderson 13264fd71d19SRichard Henderson static void gen_op_fnmadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 13274fd71d19SRichard Henderson { 13284fd71d19SRichard Henderson int op = float_muladd_negate_result; 13294fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13304fd71d19SRichard Henderson } 13314fd71d19SRichard Henderson 13324fd71d19SRichard Henderson static void gen_op_fnmaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 13334fd71d19SRichard Henderson { 13344fd71d19SRichard Henderson int op = float_muladd_negate_result; 13354fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13364fd71d19SRichard Henderson } 13374fd71d19SRichard Henderson 13383d50b728SRichard Henderson /* Use muladd to compute (1 * src1) + src2 / 2 with one rounding. */ 13393d50b728SRichard Henderson static void gen_op_fhadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2) 13403d50b728SRichard Henderson { 13413d50b728SRichard Henderson TCGv_i32 one = tcg_constant_i32(float32_one); 13423d50b728SRichard Henderson int op = float_muladd_halve_result; 13433d50b728SRichard Henderson gen_helper_fmadds(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13443d50b728SRichard Henderson } 13453d50b728SRichard Henderson 13463d50b728SRichard Henderson static void gen_op_fhaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2) 13473d50b728SRichard Henderson { 13483d50b728SRichard Henderson TCGv_i64 one = tcg_constant_i64(float64_one); 13493d50b728SRichard Henderson int op = float_muladd_halve_result; 13503d50b728SRichard Henderson gen_helper_fmaddd(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13513d50b728SRichard Henderson } 13523d50b728SRichard Henderson 13533d50b728SRichard Henderson /* Use muladd to compute (1 * src1) - src2 / 2 with one rounding. */ 13543d50b728SRichard Henderson static void gen_op_fhsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2) 13553d50b728SRichard Henderson { 13563d50b728SRichard Henderson TCGv_i32 one = tcg_constant_i32(float32_one); 13573d50b728SRichard Henderson int op = float_muladd_negate_c | float_muladd_halve_result; 13583d50b728SRichard Henderson gen_helper_fmadds(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13593d50b728SRichard Henderson } 13603d50b728SRichard Henderson 13613d50b728SRichard Henderson static void gen_op_fhsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2) 13623d50b728SRichard Henderson { 13633d50b728SRichard Henderson TCGv_i64 one = tcg_constant_i64(float64_one); 13643d50b728SRichard Henderson int op = float_muladd_negate_c | float_muladd_halve_result; 13653d50b728SRichard Henderson gen_helper_fmaddd(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13663d50b728SRichard Henderson } 13673d50b728SRichard Henderson 13683d50b728SRichard Henderson /* Use muladd to compute -((1 * src1) + src2 / 2) with one rounding. */ 13693d50b728SRichard Henderson static void gen_op_fnhadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2) 13703d50b728SRichard Henderson { 13713d50b728SRichard Henderson TCGv_i32 one = tcg_constant_i32(float32_one); 13723d50b728SRichard Henderson int op = float_muladd_negate_result | float_muladd_halve_result; 13733d50b728SRichard Henderson gen_helper_fmadds(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13743d50b728SRichard Henderson } 13753d50b728SRichard Henderson 13763d50b728SRichard Henderson static void gen_op_fnhaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2) 13773d50b728SRichard Henderson { 13783d50b728SRichard Henderson TCGv_i64 one = tcg_constant_i64(float64_one); 13793d50b728SRichard Henderson int op = float_muladd_negate_result | float_muladd_halve_result; 13803d50b728SRichard Henderson gen_helper_fmaddd(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13813d50b728SRichard Henderson } 13823d50b728SRichard Henderson 13833590f01eSRichard Henderson static void gen_op_fpexception_im(DisasContext *dc, int ftt) 1384fcf5ef2aSThomas Huth { 13853590f01eSRichard Henderson /* 13863590f01eSRichard Henderson * CEXC is only set when succesfully completing an FPop, 13873590f01eSRichard Henderson * or when raising FSR_FTT_IEEE_EXCP, i.e. check_ieee_exception. 13883590f01eSRichard Henderson * Thus we can simply store FTT into this field. 13893590f01eSRichard Henderson */ 13903590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(ftt), tcg_env, 13913590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1392fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1393fcf5ef2aSThomas Huth } 1394fcf5ef2aSThomas Huth 1395fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1396fcf5ef2aSThomas Huth { 1397fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1398fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1399fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1400fcf5ef2aSThomas Huth return 1; 1401fcf5ef2aSThomas Huth } 1402fcf5ef2aSThomas Huth #endif 1403fcf5ef2aSThomas Huth return 0; 1404fcf5ef2aSThomas Huth } 1405fcf5ef2aSThomas Huth 1406fcf5ef2aSThomas Huth /* asi moves */ 1407fcf5ef2aSThomas Huth typedef enum { 1408fcf5ef2aSThomas Huth GET_ASI_HELPER, 1409fcf5ef2aSThomas Huth GET_ASI_EXCP, 1410fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1411fcf5ef2aSThomas Huth GET_ASI_DTWINX, 14122786a3f8SRichard Henderson GET_ASI_CODE, 1413fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1414fcf5ef2aSThomas Huth GET_ASI_SHORT, 1415fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1416fcf5ef2aSThomas Huth GET_ASI_BFILL, 1417fcf5ef2aSThomas Huth } ASIType; 1418fcf5ef2aSThomas Huth 1419fcf5ef2aSThomas Huth typedef struct { 1420fcf5ef2aSThomas Huth ASIType type; 1421fcf5ef2aSThomas Huth int asi; 1422fcf5ef2aSThomas Huth int mem_idx; 142314776ab5STony Nguyen MemOp memop; 1424fcf5ef2aSThomas Huth } DisasASI; 1425fcf5ef2aSThomas Huth 1426811cc0b0SRichard Henderson /* 1427811cc0b0SRichard Henderson * Build DisasASI. 1428811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1429811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1430811cc0b0SRichard Henderson */ 1431811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1432fcf5ef2aSThomas Huth { 1433fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1434fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1435fcf5ef2aSThomas Huth 1436811cc0b0SRichard Henderson if (asi == -1) { 1437811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1438811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1439811cc0b0SRichard Henderson goto done; 1440811cc0b0SRichard Henderson } 1441811cc0b0SRichard Henderson 1442fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1443fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1444811cc0b0SRichard Henderson if (asi < 0) { 1445fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1446fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1447fcf5ef2aSThomas Huth } else if (supervisor(dc) 1448fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1449fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1450fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1451fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1452fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1453fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1454fcf5ef2aSThomas Huth switch (asi) { 1455fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1456fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1457fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1458fcf5ef2aSThomas Huth break; 1459fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1460fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1461fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1462fcf5ef2aSThomas Huth break; 14632786a3f8SRichard Henderson case ASI_USERTXT: /* User text access */ 14642786a3f8SRichard Henderson mem_idx = MMU_USER_IDX; 14652786a3f8SRichard Henderson type = GET_ASI_CODE; 14662786a3f8SRichard Henderson break; 14672786a3f8SRichard Henderson case ASI_KERNELTXT: /* Supervisor text access */ 14682786a3f8SRichard Henderson mem_idx = MMU_KERNEL_IDX; 14692786a3f8SRichard Henderson type = GET_ASI_CODE; 14702786a3f8SRichard Henderson break; 1471fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1472fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1473fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1474fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1475fcf5ef2aSThomas Huth break; 1476fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1477fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1478fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1479fcf5ef2aSThomas Huth break; 1480fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1481fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1482fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1483fcf5ef2aSThomas Huth break; 1484fcf5ef2aSThomas Huth } 14856e10f37cSKONRAD Frederic 14866e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 14876e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 14886e10f37cSKONRAD Frederic */ 14896e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1490fcf5ef2aSThomas Huth } else { 1491fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1492fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1493fcf5ef2aSThomas Huth } 1494fcf5ef2aSThomas Huth #else 1495811cc0b0SRichard Henderson if (asi < 0) { 1496fcf5ef2aSThomas Huth asi = dc->asi; 1497fcf5ef2aSThomas Huth } 1498fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1499fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1500fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1501fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1502fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1503fcf5ef2aSThomas Huth done properly in the helper. */ 1504fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1505fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1506fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1507fcf5ef2aSThomas Huth } else { 1508fcf5ef2aSThomas Huth switch (asi) { 1509fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1510fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1511fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1512fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1513fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1514fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1515fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1516fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1517fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1518fcf5ef2aSThomas Huth break; 1519fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1520fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1521fcf5ef2aSThomas Huth case ASI_TWINX_N: 1522fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1523fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1524fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 15259a10756dSArtyom Tarasenko if (hypervisor(dc)) { 152684f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 15279a10756dSArtyom Tarasenko } else { 1528fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 15299a10756dSArtyom Tarasenko } 1530fcf5ef2aSThomas Huth break; 1531fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1532fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1533fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1534fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1535fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1536fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1537fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1538fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1539fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1540fcf5ef2aSThomas Huth break; 1541fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1542fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1543fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1544fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1545fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1546fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1547fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1548fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1549fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1550fcf5ef2aSThomas Huth break; 1551fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1552fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1553fcf5ef2aSThomas Huth case ASI_TWINX_S: 1554fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1555fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1556fcf5ef2aSThomas Huth case ASI_BLK_S: 1557fcf5ef2aSThomas Huth case ASI_BLK_SL: 1558fcf5ef2aSThomas Huth case ASI_FL8_S: 1559fcf5ef2aSThomas Huth case ASI_FL8_SL: 1560fcf5ef2aSThomas Huth case ASI_FL16_S: 1561fcf5ef2aSThomas Huth case ASI_FL16_SL: 1562fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1563fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1564fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1565fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1566fcf5ef2aSThomas Huth } 1567fcf5ef2aSThomas Huth break; 1568fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1569fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1570fcf5ef2aSThomas Huth case ASI_TWINX_P: 1571fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1572fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1573fcf5ef2aSThomas Huth case ASI_BLK_P: 1574fcf5ef2aSThomas Huth case ASI_BLK_PL: 1575fcf5ef2aSThomas Huth case ASI_FL8_P: 1576fcf5ef2aSThomas Huth case ASI_FL8_PL: 1577fcf5ef2aSThomas Huth case ASI_FL16_P: 1578fcf5ef2aSThomas Huth case ASI_FL16_PL: 1579fcf5ef2aSThomas Huth break; 1580fcf5ef2aSThomas Huth } 1581fcf5ef2aSThomas Huth switch (asi) { 1582fcf5ef2aSThomas Huth case ASI_REAL: 1583fcf5ef2aSThomas Huth case ASI_REAL_IO: 1584fcf5ef2aSThomas Huth case ASI_REAL_L: 1585fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1586fcf5ef2aSThomas Huth case ASI_N: 1587fcf5ef2aSThomas Huth case ASI_NL: 1588fcf5ef2aSThomas Huth case ASI_AIUP: 1589fcf5ef2aSThomas Huth case ASI_AIUPL: 1590fcf5ef2aSThomas Huth case ASI_AIUS: 1591fcf5ef2aSThomas Huth case ASI_AIUSL: 1592fcf5ef2aSThomas Huth case ASI_S: 1593fcf5ef2aSThomas Huth case ASI_SL: 1594fcf5ef2aSThomas Huth case ASI_P: 1595fcf5ef2aSThomas Huth case ASI_PL: 1596fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1597fcf5ef2aSThomas Huth break; 1598fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1599fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1600fcf5ef2aSThomas Huth case ASI_TWINX_N: 1601fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1602fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1603fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1604fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1605fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1606fcf5ef2aSThomas Huth case ASI_TWINX_P: 1607fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1608fcf5ef2aSThomas Huth case ASI_TWINX_S: 1609fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1610fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1611fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1612fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1613fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1614fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1615fcf5ef2aSThomas Huth break; 1616fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1617fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1618fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1619fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1620fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1621fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1622fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1623fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1624fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1625fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1626fcf5ef2aSThomas Huth case ASI_BLK_S: 1627fcf5ef2aSThomas Huth case ASI_BLK_SL: 1628fcf5ef2aSThomas Huth case ASI_BLK_P: 1629fcf5ef2aSThomas Huth case ASI_BLK_PL: 1630fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1631fcf5ef2aSThomas Huth break; 1632fcf5ef2aSThomas Huth case ASI_FL8_S: 1633fcf5ef2aSThomas Huth case ASI_FL8_SL: 1634fcf5ef2aSThomas Huth case ASI_FL8_P: 1635fcf5ef2aSThomas Huth case ASI_FL8_PL: 1636fcf5ef2aSThomas Huth memop = MO_UB; 1637fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1638fcf5ef2aSThomas Huth break; 1639fcf5ef2aSThomas Huth case ASI_FL16_S: 1640fcf5ef2aSThomas Huth case ASI_FL16_SL: 1641fcf5ef2aSThomas Huth case ASI_FL16_P: 1642fcf5ef2aSThomas Huth case ASI_FL16_PL: 1643fcf5ef2aSThomas Huth memop = MO_TEUW; 1644fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1645fcf5ef2aSThomas Huth break; 1646fcf5ef2aSThomas Huth } 1647fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1648fcf5ef2aSThomas Huth if (asi & 8) { 1649fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1650fcf5ef2aSThomas Huth } 1651fcf5ef2aSThomas Huth } 1652fcf5ef2aSThomas Huth #endif 1653fcf5ef2aSThomas Huth 1654811cc0b0SRichard Henderson done: 1655fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1656fcf5ef2aSThomas Huth } 1657fcf5ef2aSThomas Huth 1658a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1659a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 1660a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1661a76779eeSRichard Henderson { 1662a76779eeSRichard Henderson g_assert_not_reached(); 1663a76779eeSRichard Henderson } 1664a76779eeSRichard Henderson 1665a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 1666a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1667a76779eeSRichard Henderson { 1668a76779eeSRichard Henderson g_assert_not_reached(); 1669a76779eeSRichard Henderson } 1670a76779eeSRichard Henderson #endif 1671a76779eeSRichard Henderson 167242071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1673fcf5ef2aSThomas Huth { 1674c03a0fd1SRichard Henderson switch (da->type) { 1675fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1676fcf5ef2aSThomas Huth break; 1677fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 1678fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1679fcf5ef2aSThomas Huth break; 1680fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1681c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 1682fcf5ef2aSThomas Huth break; 16832786a3f8SRichard Henderson 16842786a3f8SRichard Henderson case GET_ASI_CODE: 16852786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 16862786a3f8SRichard Henderson { 16872786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 16882786a3f8SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 16892786a3f8SRichard Henderson 16902786a3f8SRichard Henderson gen_helper_ld_code(t64, tcg_env, addr, tcg_constant_i32(oi)); 16912786a3f8SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 16922786a3f8SRichard Henderson } 16932786a3f8SRichard Henderson break; 16942786a3f8SRichard Henderson #else 16952786a3f8SRichard Henderson g_assert_not_reached(); 16962786a3f8SRichard Henderson #endif 16972786a3f8SRichard Henderson 1698fcf5ef2aSThomas Huth default: 1699fcf5ef2aSThomas Huth { 1700c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1701c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1702fcf5ef2aSThomas Huth 1703fcf5ef2aSThomas Huth save_state(dc); 1704fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1705ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 1706fcf5ef2aSThomas Huth #else 1707fcf5ef2aSThomas Huth { 1708fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1709ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 1710fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 1711fcf5ef2aSThomas Huth } 1712fcf5ef2aSThomas Huth #endif 1713fcf5ef2aSThomas Huth } 1714fcf5ef2aSThomas Huth break; 1715fcf5ef2aSThomas Huth } 1716fcf5ef2aSThomas Huth } 1717fcf5ef2aSThomas Huth 171842071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 1719c03a0fd1SRichard Henderson { 1720c03a0fd1SRichard Henderson switch (da->type) { 1721fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1722fcf5ef2aSThomas Huth break; 1723c03a0fd1SRichard Henderson 1724fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 1725c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 1726fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1727fcf5ef2aSThomas Huth break; 1728c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 17293390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 17303390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 1731fcf5ef2aSThomas Huth break; 1732c03a0fd1SRichard Henderson } 1733c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 1734c03a0fd1SRichard Henderson /* fall through */ 1735c03a0fd1SRichard Henderson 1736c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1737c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 1738c03a0fd1SRichard Henderson break; 1739c03a0fd1SRichard Henderson 1740fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 1741c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 174298271007SRichard Henderson /* 174398271007SRichard Henderson * Copy 32 bytes from the address in SRC to ADDR. 174498271007SRichard Henderson * 174598271007SRichard Henderson * From Ross RT625 hyperSPARC manual, section 4.6: 174698271007SRichard Henderson * "Block Copy and Block Fill will work only on cache line boundaries." 174798271007SRichard Henderson * 174898271007SRichard Henderson * It does not specify if an unaliged address is truncated or trapped. 174998271007SRichard Henderson * Previous qemu behaviour was to truncate to 4 byte alignment, which 175098271007SRichard Henderson * is obviously wrong. The only place I can see this used is in the 175198271007SRichard Henderson * Linux kernel which begins with page alignment, advancing by 32, 175298271007SRichard Henderson * so is always aligned. Assume truncation as the simpler option. 175398271007SRichard Henderson * 175498271007SRichard Henderson * Since the loads and stores are paired, allow the copy to happen 175598271007SRichard Henderson * in the host endianness. The copy need not be atomic. 175698271007SRichard Henderson */ 1757fcf5ef2aSThomas Huth { 175898271007SRichard Henderson MemOp mop = MO_128 | MO_ATOM_IFALIGN_PAIR; 1759fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 1760fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 176198271007SRichard Henderson TCGv_i128 tmp = tcg_temp_new_i128(); 1762fcf5ef2aSThomas Huth 176398271007SRichard Henderson tcg_gen_andi_tl(saddr, src, -32); 176498271007SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 176598271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 176698271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 176798271007SRichard Henderson tcg_gen_addi_tl(saddr, saddr, 16); 176898271007SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 176998271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 177098271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 1771fcf5ef2aSThomas Huth } 1772fcf5ef2aSThomas Huth break; 1773c03a0fd1SRichard Henderson 1774fcf5ef2aSThomas Huth default: 1775fcf5ef2aSThomas Huth { 1776c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1777c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1778fcf5ef2aSThomas Huth 1779fcf5ef2aSThomas Huth save_state(dc); 1780fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1781ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 1782fcf5ef2aSThomas Huth #else 1783fcf5ef2aSThomas Huth { 1784fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1785fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 1786ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1787fcf5ef2aSThomas Huth } 1788fcf5ef2aSThomas Huth #endif 1789fcf5ef2aSThomas Huth 1790fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 1791fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1792fcf5ef2aSThomas Huth } 1793fcf5ef2aSThomas Huth break; 1794fcf5ef2aSThomas Huth } 1795fcf5ef2aSThomas Huth } 1796fcf5ef2aSThomas Huth 1797dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 1798c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 1799c03a0fd1SRichard Henderson { 1800c03a0fd1SRichard Henderson switch (da->type) { 1801c03a0fd1SRichard Henderson case GET_ASI_EXCP: 1802c03a0fd1SRichard Henderson break; 1803c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1804dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 1805dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1806c03a0fd1SRichard Henderson break; 1807c03a0fd1SRichard Henderson default: 1808c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 1809c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 1810c03a0fd1SRichard Henderson break; 1811c03a0fd1SRichard Henderson } 1812c03a0fd1SRichard Henderson } 1813c03a0fd1SRichard Henderson 1814d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 1815c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 1816c03a0fd1SRichard Henderson { 1817c03a0fd1SRichard Henderson switch (da->type) { 1818fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1819c03a0fd1SRichard Henderson return; 1820fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1821c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 1822c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1823fcf5ef2aSThomas Huth break; 1824fcf5ef2aSThomas Huth default: 1825fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 1826fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 1827fcf5ef2aSThomas Huth break; 1828fcf5ef2aSThomas Huth } 1829fcf5ef2aSThomas Huth } 1830fcf5ef2aSThomas Huth 1831cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1832c03a0fd1SRichard Henderson { 1833c03a0fd1SRichard Henderson switch (da->type) { 1834fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1835fcf5ef2aSThomas Huth break; 1836fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1837cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 1838cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 1839fcf5ef2aSThomas Huth break; 1840fcf5ef2aSThomas Huth default: 18413db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 18423db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 1843af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 1844ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 18453db010c3SRichard Henderson } else { 1846c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 184700ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 18483db010c3SRichard Henderson TCGv_i64 s64, t64; 18493db010c3SRichard Henderson 18503db010c3SRichard Henderson save_state(dc); 18513db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 1852ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 18533db010c3SRichard Henderson 185400ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 1855ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 18563db010c3SRichard Henderson 18573db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 18583db010c3SRichard Henderson 18593db010c3SRichard Henderson /* End the TB. */ 18603db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 18613db010c3SRichard Henderson } 1862fcf5ef2aSThomas Huth break; 1863fcf5ef2aSThomas Huth } 1864fcf5ef2aSThomas Huth } 1865fcf5ef2aSThomas Huth 1866287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 18673259b9e2SRichard Henderson TCGv addr, int rd) 1868fcf5ef2aSThomas Huth { 18693259b9e2SRichard Henderson MemOp memop = da->memop; 18703259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1871fcf5ef2aSThomas Huth TCGv_i32 d32; 18721210a036SRichard Henderson TCGv_i64 d64, l64; 1873287b1152SRichard Henderson TCGv addr_tmp; 1874fcf5ef2aSThomas Huth 18753259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 18763259b9e2SRichard Henderson if (size == MO_128) { 18773259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 18783259b9e2SRichard Henderson } 18793259b9e2SRichard Henderson 18803259b9e2SRichard Henderson switch (da->type) { 1881fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1882fcf5ef2aSThomas Huth break; 1883fcf5ef2aSThomas Huth 1884fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 18853259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1886fcf5ef2aSThomas Huth switch (size) { 18873259b9e2SRichard Henderson case MO_32: 1888388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 18893259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 1890fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1891fcf5ef2aSThomas Huth break; 18923259b9e2SRichard Henderson 18933259b9e2SRichard Henderson case MO_64: 18941210a036SRichard Henderson d64 = tcg_temp_new_i64(); 18951210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 18961210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1897fcf5ef2aSThomas Huth break; 18983259b9e2SRichard Henderson 18993259b9e2SRichard Henderson case MO_128: 1900fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 19011210a036SRichard Henderson l64 = tcg_temp_new_i64(); 19023259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 1903287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1904287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 19051210a036SRichard Henderson tcg_gen_qemu_ld_i64(l64, addr_tmp, da->mem_idx, memop); 19061210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 19071210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l64); 1908fcf5ef2aSThomas Huth break; 1909fcf5ef2aSThomas Huth default: 1910fcf5ef2aSThomas Huth g_assert_not_reached(); 1911fcf5ef2aSThomas Huth } 1912fcf5ef2aSThomas Huth break; 1913fcf5ef2aSThomas Huth 1914fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1915fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 19163259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1917fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1918287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 19191210a036SRichard Henderson d64 = tcg_temp_new_i64(); 1920287b1152SRichard Henderson for (int i = 0; ; ++i) { 19211210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, 19223259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 19231210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2 * i, d64); 1924fcf5ef2aSThomas Huth if (i == 7) { 1925fcf5ef2aSThomas Huth break; 1926fcf5ef2aSThomas Huth } 1927287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1928287b1152SRichard Henderson addr = addr_tmp; 1929fcf5ef2aSThomas Huth } 1930fcf5ef2aSThomas Huth } else { 1931fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1932fcf5ef2aSThomas Huth } 1933fcf5ef2aSThomas Huth break; 1934fcf5ef2aSThomas Huth 1935fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1936fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 19373259b9e2SRichard Henderson if (orig_size == MO_64) { 19381210a036SRichard Henderson d64 = tcg_temp_new_i64(); 19391210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop | MO_ALIGN); 19401210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1941fcf5ef2aSThomas Huth } else { 1942fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1943fcf5ef2aSThomas Huth } 1944fcf5ef2aSThomas Huth break; 1945fcf5ef2aSThomas Huth 1946fcf5ef2aSThomas Huth default: 1947fcf5ef2aSThomas Huth { 19483259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 19493259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 1950fcf5ef2aSThomas Huth 1951fcf5ef2aSThomas Huth save_state(dc); 1952fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1953fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1954fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 1955fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 1956fcf5ef2aSThomas Huth switch (size) { 19573259b9e2SRichard Henderson case MO_32: 1958fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1959ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1960388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 1961fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 1962fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1963fcf5ef2aSThomas Huth break; 19643259b9e2SRichard Henderson case MO_64: 19651210a036SRichard Henderson d64 = tcg_temp_new_i64(); 19661210a036SRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 19671210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1968fcf5ef2aSThomas Huth break; 19693259b9e2SRichard Henderson case MO_128: 1970fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 19711210a036SRichard Henderson l64 = tcg_temp_new_i64(); 1972ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1973287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1974287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 19751210a036SRichard Henderson gen_helper_ld_asi(l64, tcg_env, addr_tmp, r_asi, r_mop); 19761210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 19771210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l64); 1978fcf5ef2aSThomas Huth break; 1979fcf5ef2aSThomas Huth default: 1980fcf5ef2aSThomas Huth g_assert_not_reached(); 1981fcf5ef2aSThomas Huth } 1982fcf5ef2aSThomas Huth } 1983fcf5ef2aSThomas Huth break; 1984fcf5ef2aSThomas Huth } 1985fcf5ef2aSThomas Huth } 1986fcf5ef2aSThomas Huth 1987287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 19883259b9e2SRichard Henderson TCGv addr, int rd) 19893259b9e2SRichard Henderson { 19903259b9e2SRichard Henderson MemOp memop = da->memop; 19913259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1992fcf5ef2aSThomas Huth TCGv_i32 d32; 19931210a036SRichard Henderson TCGv_i64 d64; 1994287b1152SRichard Henderson TCGv addr_tmp; 1995fcf5ef2aSThomas Huth 19963259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 19973259b9e2SRichard Henderson if (size == MO_128) { 19983259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 19993259b9e2SRichard Henderson } 20003259b9e2SRichard Henderson 20013259b9e2SRichard Henderson switch (da->type) { 2002fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2003fcf5ef2aSThomas Huth break; 2004fcf5ef2aSThomas Huth 2005fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 20063259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2007fcf5ef2aSThomas Huth switch (size) { 20083259b9e2SRichard Henderson case MO_32: 2009fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 20103259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2011fcf5ef2aSThomas Huth break; 20123259b9e2SRichard Henderson case MO_64: 20131210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 20141210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN_4); 2015fcf5ef2aSThomas Huth break; 20163259b9e2SRichard Henderson case MO_128: 2017fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2018fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2019fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2020fcf5ef2aSThomas Huth having to probe the second page before performing the first 2021fcf5ef2aSThomas Huth write. */ 20221210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 20231210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN_16); 2024287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2025287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 20261210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd + 2); 20271210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr_tmp, da->mem_idx, memop); 2028fcf5ef2aSThomas Huth break; 2029fcf5ef2aSThomas Huth default: 2030fcf5ef2aSThomas Huth g_assert_not_reached(); 2031fcf5ef2aSThomas Huth } 2032fcf5ef2aSThomas Huth break; 2033fcf5ef2aSThomas Huth 2034fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2035fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 20363259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2037fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2038287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2039287b1152SRichard Henderson for (int i = 0; ; ++i) { 20401210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd + 2 * i); 20411210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, 20423259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2043fcf5ef2aSThomas Huth if (i == 7) { 2044fcf5ef2aSThomas Huth break; 2045fcf5ef2aSThomas Huth } 2046287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2047287b1152SRichard Henderson addr = addr_tmp; 2048fcf5ef2aSThomas Huth } 2049fcf5ef2aSThomas Huth } else { 2050fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2051fcf5ef2aSThomas Huth } 2052fcf5ef2aSThomas Huth break; 2053fcf5ef2aSThomas Huth 2054fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2055fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 20563259b9e2SRichard Henderson if (orig_size == MO_64) { 20571210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 20581210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN); 2059fcf5ef2aSThomas Huth } else { 2060fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2061fcf5ef2aSThomas Huth } 2062fcf5ef2aSThomas Huth break; 2063fcf5ef2aSThomas Huth 2064fcf5ef2aSThomas Huth default: 2065fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2066fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2067fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2068fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2069fcf5ef2aSThomas Huth break; 2070fcf5ef2aSThomas Huth } 2071fcf5ef2aSThomas Huth } 2072fcf5ef2aSThomas Huth 207342071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2074fcf5ef2aSThomas Huth { 2075a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2076a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2077fcf5ef2aSThomas Huth 2078c03a0fd1SRichard Henderson switch (da->type) { 2079fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2080fcf5ef2aSThomas Huth return; 2081fcf5ef2aSThomas Huth 2082fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2083ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2084ebbbec92SRichard Henderson { 2085ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2086ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2087ebbbec92SRichard Henderson 2088ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2089ebbbec92SRichard Henderson /* 2090ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2091ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2092ebbbec92SRichard Henderson * the order of the writebacks. 2093ebbbec92SRichard Henderson */ 2094ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2095ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2096ebbbec92SRichard Henderson } else { 2097ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2098ebbbec92SRichard Henderson } 2099ebbbec92SRichard Henderson } 2100fcf5ef2aSThomas Huth break; 2101ebbbec92SRichard Henderson #else 2102ebbbec92SRichard Henderson g_assert_not_reached(); 2103ebbbec92SRichard Henderson #endif 2104fcf5ef2aSThomas Huth 2105fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2106fcf5ef2aSThomas Huth { 2107fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2108fcf5ef2aSThomas Huth 2109c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2110fcf5ef2aSThomas Huth 2111fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2112fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2113fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2114c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2115a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2116fcf5ef2aSThomas Huth } else { 2117a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2118fcf5ef2aSThomas Huth } 2119fcf5ef2aSThomas Huth } 2120fcf5ef2aSThomas Huth break; 2121fcf5ef2aSThomas Huth 21222786a3f8SRichard Henderson case GET_ASI_CODE: 21232786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 21242786a3f8SRichard Henderson { 21252786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 21262786a3f8SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 21272786a3f8SRichard Henderson 21282786a3f8SRichard Henderson gen_helper_ld_code(tmp, tcg_env, addr, tcg_constant_i32(oi)); 21292786a3f8SRichard Henderson 21302786a3f8SRichard Henderson /* See above. */ 21312786a3f8SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 21322786a3f8SRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 21332786a3f8SRichard Henderson } else { 21342786a3f8SRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 21352786a3f8SRichard Henderson } 21362786a3f8SRichard Henderson } 21372786a3f8SRichard Henderson break; 21382786a3f8SRichard Henderson #else 21392786a3f8SRichard Henderson g_assert_not_reached(); 21402786a3f8SRichard Henderson #endif 21412786a3f8SRichard Henderson 2142fcf5ef2aSThomas Huth default: 2143fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2144fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2145fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2146fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2147fcf5ef2aSThomas Huth { 2148c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2149c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2150fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2151fcf5ef2aSThomas Huth 2152fcf5ef2aSThomas Huth save_state(dc); 2153ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2154fcf5ef2aSThomas Huth 2155fcf5ef2aSThomas Huth /* See above. */ 2156c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2157a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2158fcf5ef2aSThomas Huth } else { 2159a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2160fcf5ef2aSThomas Huth } 2161fcf5ef2aSThomas Huth } 2162fcf5ef2aSThomas Huth break; 2163fcf5ef2aSThomas Huth } 2164fcf5ef2aSThomas Huth 2165fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2166fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2167fcf5ef2aSThomas Huth } 2168fcf5ef2aSThomas Huth 216942071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2170c03a0fd1SRichard Henderson { 2171c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2172fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2173fcf5ef2aSThomas Huth 2174c03a0fd1SRichard Henderson switch (da->type) { 2175fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2176fcf5ef2aSThomas Huth break; 2177fcf5ef2aSThomas Huth 2178fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2179ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2180ebbbec92SRichard Henderson { 2181ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2182ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2183ebbbec92SRichard Henderson 2184ebbbec92SRichard Henderson /* 2185ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2186ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2187ebbbec92SRichard Henderson * the order of the construction. 2188ebbbec92SRichard Henderson */ 2189ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2190ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2191ebbbec92SRichard Henderson } else { 2192ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2193ebbbec92SRichard Henderson } 2194ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2195ebbbec92SRichard Henderson } 2196fcf5ef2aSThomas Huth break; 2197ebbbec92SRichard Henderson #else 2198ebbbec92SRichard Henderson g_assert_not_reached(); 2199ebbbec92SRichard Henderson #endif 2200fcf5ef2aSThomas Huth 2201fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2202fcf5ef2aSThomas Huth { 2203fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2204fcf5ef2aSThomas Huth 2205fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2206fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2207fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2208c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2209a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2210fcf5ef2aSThomas Huth } else { 2211a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2212fcf5ef2aSThomas Huth } 2213c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2214fcf5ef2aSThomas Huth } 2215fcf5ef2aSThomas Huth break; 2216fcf5ef2aSThomas Huth 2217a76779eeSRichard Henderson case GET_ASI_BFILL: 2218a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 221954c3e953SRichard Henderson /* 222054c3e953SRichard Henderson * Store 32 bytes of [rd:rd+1] to ADDR. 222154c3e953SRichard Henderson * See comments for GET_ASI_COPY above. 222254c3e953SRichard Henderson */ 2223a76779eeSRichard Henderson { 222454c3e953SRichard Henderson MemOp mop = MO_TE | MO_128 | MO_ATOM_IFALIGN_PAIR; 222554c3e953SRichard Henderson TCGv_i64 t8 = tcg_temp_new_i64(); 222654c3e953SRichard Henderson TCGv_i128 t16 = tcg_temp_new_i128(); 222754c3e953SRichard Henderson TCGv daddr = tcg_temp_new(); 2228a76779eeSRichard Henderson 222954c3e953SRichard Henderson tcg_gen_concat_tl_i64(t8, lo, hi); 223054c3e953SRichard Henderson tcg_gen_concat_i64_i128(t16, t8, t8); 223154c3e953SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 223254c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 223354c3e953SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 223454c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 2235a76779eeSRichard Henderson } 2236a76779eeSRichard Henderson break; 2237a76779eeSRichard Henderson 2238fcf5ef2aSThomas Huth default: 2239fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2240fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2241fcf5ef2aSThomas Huth { 2242c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2243c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2244fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2245fcf5ef2aSThomas Huth 2246fcf5ef2aSThomas Huth /* See above. */ 2247c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2248a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2249fcf5ef2aSThomas Huth } else { 2250a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2251fcf5ef2aSThomas Huth } 2252fcf5ef2aSThomas Huth 2253fcf5ef2aSThomas Huth save_state(dc); 2254ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2255fcf5ef2aSThomas Huth } 2256fcf5ef2aSThomas Huth break; 2257fcf5ef2aSThomas Huth } 2258fcf5ef2aSThomas Huth } 2259fcf5ef2aSThomas Huth 2260fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2261fcf5ef2aSThomas Huth { 2262f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2263fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2264dd7dbfccSRichard Henderson TCGv_i64 c64 = tcg_temp_new_i64(); 2265fcf5ef2aSThomas Huth 2266fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2267fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2268fcf5ef2aSThomas Huth the later. */ 2269fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2270c8507ebfSRichard Henderson tcg_gen_setcondi_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2271fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2272fcf5ef2aSThomas Huth 2273fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2274fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2275388a6465SRichard Henderson dst = tcg_temp_new_i32(); 227600ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2277fcf5ef2aSThomas Huth 2278fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2279fcf5ef2aSThomas Huth 2280fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2281f7ec8155SRichard Henderson #else 2282f7ec8155SRichard Henderson qemu_build_not_reached(); 2283f7ec8155SRichard Henderson #endif 2284fcf5ef2aSThomas Huth } 2285fcf5ef2aSThomas Huth 2286fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2287fcf5ef2aSThomas Huth { 2288f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 228952f46d46SRichard Henderson TCGv_i64 dst = tcg_temp_new_i64(); 2290c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, tcg_constant_tl(cmp->c2), 2291fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2292fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2293fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2294f7ec8155SRichard Henderson #else 2295f7ec8155SRichard Henderson qemu_build_not_reached(); 2296f7ec8155SRichard Henderson #endif 2297fcf5ef2aSThomas Huth } 2298fcf5ef2aSThomas Huth 2299fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2300fcf5ef2aSThomas Huth { 2301f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2302c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 23031210a036SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 23041210a036SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 2305fcf5ef2aSThomas Huth 23061210a036SRichard Henderson tcg_gen_movcond_i64(cmp->cond, h, cmp->c1, c2, 23071210a036SRichard Henderson gen_load_fpr_D(dc, rs), 23081210a036SRichard Henderson gen_load_fpr_D(dc, rd)); 23091210a036SRichard Henderson tcg_gen_movcond_i64(cmp->cond, l, cmp->c1, c2, 23101210a036SRichard Henderson gen_load_fpr_D(dc, rs + 2), 23111210a036SRichard Henderson gen_load_fpr_D(dc, rd + 2)); 23121210a036SRichard Henderson gen_store_fpr_D(dc, rd, h); 23131210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l); 2314f7ec8155SRichard Henderson #else 2315f7ec8155SRichard Henderson qemu_build_not_reached(); 2316f7ec8155SRichard Henderson #endif 2317fcf5ef2aSThomas Huth } 2318fcf5ef2aSThomas Huth 2319f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 23205d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2321fcf5ef2aSThomas Huth { 2322fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2323fcf5ef2aSThomas Huth 2324fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2325ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2326fcf5ef2aSThomas Huth 2327fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2328fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2329fcf5ef2aSThomas Huth 2330fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2331fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2332ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2333fcf5ef2aSThomas Huth 2334fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2335fcf5ef2aSThomas Huth { 2336fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2337fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2338fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2339fcf5ef2aSThomas Huth } 2340fcf5ef2aSThomas Huth } 2341fcf5ef2aSThomas Huth #endif 2342fcf5ef2aSThomas Huth 234306c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 234406c060d9SRichard Henderson { 23450bba7572SRichard Henderson int r = x & 0x1e; 23460bba7572SRichard Henderson #ifdef TARGET_SPARC64 23470bba7572SRichard Henderson r |= (x & 1) << 5; 23480bba7572SRichard Henderson #endif 23490bba7572SRichard Henderson return r; 235006c060d9SRichard Henderson } 235106c060d9SRichard Henderson 235206c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 235306c060d9SRichard Henderson { 23540bba7572SRichard Henderson int r = x & 0x1c; 23550bba7572SRichard Henderson #ifdef TARGET_SPARC64 23560bba7572SRichard Henderson r |= (x & 1) << 5; 23570bba7572SRichard Henderson #endif 23580bba7572SRichard Henderson return r; 235906c060d9SRichard Henderson } 236006c060d9SRichard Henderson 2361878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2362878cc677SRichard Henderson #include "decode-insns.c.inc" 2363878cc677SRichard Henderson 2364878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2365878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2366878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2367878cc677SRichard Henderson 2368878cc677SRichard Henderson #define avail_ALL(C) true 2369878cc677SRichard Henderson #ifdef TARGET_SPARC64 2370878cc677SRichard Henderson # define avail_32(C) false 2371af25071cSRichard Henderson # define avail_ASR17(C) false 2372d0a11d25SRichard Henderson # define avail_CASA(C) true 2373c2636853SRichard Henderson # define avail_DIV(C) true 2374b5372650SRichard Henderson # define avail_MUL(C) true 23750faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2376878cc677SRichard Henderson # define avail_64(C) true 23774fd71d19SRichard Henderson # define avail_FMAF(C) ((C)->def->features & CPU_FEATURE_FMAF) 23785d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2379af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2380b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2381b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 23823335a048SRichard Henderson # define avail_VIS3(C) ((C)->def->features & CPU_FEATURE_VIS3) 23833335a048SRichard Henderson # define avail_VIS3B(C) avail_VIS3(C) 2384878cc677SRichard Henderson #else 2385878cc677SRichard Henderson # define avail_32(C) true 2386af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2387d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2388c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2389b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 23900faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2391878cc677SRichard Henderson # define avail_64(C) false 23924fd71d19SRichard Henderson # define avail_FMAF(C) false 23935d617bfbSRichard Henderson # define avail_GL(C) false 2394af25071cSRichard Henderson # define avail_HYPV(C) false 2395b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2396b88ce6f2SRichard Henderson # define avail_VIS2(C) false 23973335a048SRichard Henderson # define avail_VIS3(C) false 23983335a048SRichard Henderson # define avail_VIS3B(C) false 2399878cc677SRichard Henderson #endif 2400878cc677SRichard Henderson 2401878cc677SRichard Henderson /* Default case for non jump instructions. */ 2402878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2403878cc677SRichard Henderson { 24044a8d145dSRichard Henderson TCGLabel *l1; 24054a8d145dSRichard Henderson 240689527e3aSRichard Henderson finishing_insn(dc); 240789527e3aSRichard Henderson 2408878cc677SRichard Henderson if (dc->npc & 3) { 2409878cc677SRichard Henderson switch (dc->npc) { 2410878cc677SRichard Henderson case DYNAMIC_PC: 2411878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2412878cc677SRichard Henderson dc->pc = dc->npc; 2413444d8b30SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2414444d8b30SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 2415878cc677SRichard Henderson break; 24164a8d145dSRichard Henderson 2417878cc677SRichard Henderson case JUMP_PC: 2418878cc677SRichard Henderson /* we can do a static jump */ 24194a8d145dSRichard Henderson l1 = gen_new_label(); 2420533f042fSRichard Henderson tcg_gen_brcondi_tl(dc->jump.cond, dc->jump.c1, dc->jump.c2, l1); 24214a8d145dSRichard Henderson 24224a8d145dSRichard Henderson /* jump not taken */ 24234a8d145dSRichard Henderson gen_goto_tb(dc, 1, dc->jump_pc[1], dc->jump_pc[1] + 4); 24244a8d145dSRichard Henderson 24254a8d145dSRichard Henderson /* jump taken */ 24264a8d145dSRichard Henderson gen_set_label(l1); 24274a8d145dSRichard Henderson gen_goto_tb(dc, 0, dc->jump_pc[0], dc->jump_pc[0] + 4); 24284a8d145dSRichard Henderson 2429878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2430878cc677SRichard Henderson break; 24314a8d145dSRichard Henderson 2432878cc677SRichard Henderson default: 2433878cc677SRichard Henderson g_assert_not_reached(); 2434878cc677SRichard Henderson } 2435878cc677SRichard Henderson } else { 2436878cc677SRichard Henderson dc->pc = dc->npc; 2437878cc677SRichard Henderson dc->npc = dc->npc + 4; 2438878cc677SRichard Henderson } 2439878cc677SRichard Henderson return true; 2440878cc677SRichard Henderson } 2441878cc677SRichard Henderson 24426d2a0768SRichard Henderson /* 24436d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 24446d2a0768SRichard Henderson */ 24456d2a0768SRichard Henderson 24469d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 24473951b7a8SRichard Henderson bool annul, int disp) 2448276567aaSRichard Henderson { 24493951b7a8SRichard Henderson target_ulong dest = address_mask_i(dc, dc->pc + disp * 4); 2450c76c8045SRichard Henderson target_ulong npc; 2451c76c8045SRichard Henderson 245289527e3aSRichard Henderson finishing_insn(dc); 245389527e3aSRichard Henderson 24542d9bb237SRichard Henderson if (cmp->cond == TCG_COND_ALWAYS) { 24552d9bb237SRichard Henderson if (annul) { 24562d9bb237SRichard Henderson dc->pc = dest; 24572d9bb237SRichard Henderson dc->npc = dest + 4; 24582d9bb237SRichard Henderson } else { 24592d9bb237SRichard Henderson gen_mov_pc_npc(dc); 24602d9bb237SRichard Henderson dc->npc = dest; 24612d9bb237SRichard Henderson } 24622d9bb237SRichard Henderson return true; 24632d9bb237SRichard Henderson } 24642d9bb237SRichard Henderson 24652d9bb237SRichard Henderson if (cmp->cond == TCG_COND_NEVER) { 24662d9bb237SRichard Henderson npc = dc->npc; 24672d9bb237SRichard Henderson if (npc & 3) { 24682d9bb237SRichard Henderson gen_mov_pc_npc(dc); 24692d9bb237SRichard Henderson if (annul) { 24702d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_pc, cpu_pc, 4); 24712d9bb237SRichard Henderson } 24722d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_pc, 4); 24732d9bb237SRichard Henderson } else { 24742d9bb237SRichard Henderson dc->pc = npc + (annul ? 4 : 0); 24752d9bb237SRichard Henderson dc->npc = dc->pc + 4; 24762d9bb237SRichard Henderson } 24772d9bb237SRichard Henderson return true; 24782d9bb237SRichard Henderson } 24792d9bb237SRichard Henderson 2480c76c8045SRichard Henderson flush_cond(dc); 2481c76c8045SRichard Henderson npc = dc->npc; 24826b3e4cc6SRichard Henderson 2483276567aaSRichard Henderson if (annul) { 24846b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 24856b3e4cc6SRichard Henderson 2486c8507ebfSRichard Henderson tcg_gen_brcondi_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 24876b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 24886b3e4cc6SRichard Henderson gen_set_label(l1); 24896b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 24906b3e4cc6SRichard Henderson 24916b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2492276567aaSRichard Henderson } else { 24936b3e4cc6SRichard Henderson if (npc & 3) { 24946b3e4cc6SRichard Henderson switch (npc) { 24956b3e4cc6SRichard Henderson case DYNAMIC_PC: 24966b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 24976b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 24986b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 24999d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 2500c8507ebfSRichard Henderson cmp->c1, tcg_constant_tl(cmp->c2), 25016b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 25026b3e4cc6SRichard Henderson dc->pc = npc; 25036b3e4cc6SRichard Henderson break; 25046b3e4cc6SRichard Henderson default: 25056b3e4cc6SRichard Henderson g_assert_not_reached(); 25066b3e4cc6SRichard Henderson } 25076b3e4cc6SRichard Henderson } else { 25086b3e4cc6SRichard Henderson dc->pc = npc; 2509533f042fSRichard Henderson dc->npc = JUMP_PC; 2510533f042fSRichard Henderson dc->jump = *cmp; 25116b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 25126b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 2513dd7dbfccSRichard Henderson 2514dd7dbfccSRichard Henderson /* The condition for cpu_cond is always NE -- normalize. */ 2515dd7dbfccSRichard Henderson if (cmp->cond == TCG_COND_NE) { 2516c8507ebfSRichard Henderson tcg_gen_xori_tl(cpu_cond, cmp->c1, cmp->c2); 25179d4e2bc7SRichard Henderson } else { 2518c8507ebfSRichard Henderson tcg_gen_setcondi_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 25199d4e2bc7SRichard Henderson } 252089527e3aSRichard Henderson dc->cpu_cond_live = true; 25216b3e4cc6SRichard Henderson } 2522276567aaSRichard Henderson } 2523276567aaSRichard Henderson return true; 2524276567aaSRichard Henderson } 2525276567aaSRichard Henderson 2526af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2527af25071cSRichard Henderson { 2528af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2529af25071cSRichard Henderson return true; 2530af25071cSRichard Henderson } 2531af25071cSRichard Henderson 253206c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 253306c060d9SRichard Henderson { 253406c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 253506c060d9SRichard Henderson return true; 253606c060d9SRichard Henderson } 253706c060d9SRichard Henderson 253806c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 253906c060d9SRichard Henderson { 254006c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 254106c060d9SRichard Henderson return false; 254206c060d9SRichard Henderson } 254306c060d9SRichard Henderson return raise_unimpfpop(dc); 254406c060d9SRichard Henderson } 254506c060d9SRichard Henderson 2546276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2547276567aaSRichard Henderson { 25481ea9c62aSRichard Henderson DisasCompare cmp; 2549276567aaSRichard Henderson 25501ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 25513951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2552276567aaSRichard Henderson } 2553276567aaSRichard Henderson 2554276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2555276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2556276567aaSRichard Henderson 255745196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 255845196ea4SRichard Henderson { 2559d5471936SRichard Henderson DisasCompare cmp; 256045196ea4SRichard Henderson 256145196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 256245196ea4SRichard Henderson return true; 256345196ea4SRichard Henderson } 2564d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 25653951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 256645196ea4SRichard Henderson } 256745196ea4SRichard Henderson 256845196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 256945196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 257045196ea4SRichard Henderson 2571ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2572ab9ffe98SRichard Henderson { 2573ab9ffe98SRichard Henderson DisasCompare cmp; 2574ab9ffe98SRichard Henderson 2575ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2576ab9ffe98SRichard Henderson return false; 2577ab9ffe98SRichard Henderson } 25782c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 2579ab9ffe98SRichard Henderson return false; 2580ab9ffe98SRichard Henderson } 25813951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2582ab9ffe98SRichard Henderson } 2583ab9ffe98SRichard Henderson 258423ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 258523ada1b1SRichard Henderson { 258623ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 258723ada1b1SRichard Henderson 258823ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 258923ada1b1SRichard Henderson gen_mov_pc_npc(dc); 259023ada1b1SRichard Henderson dc->npc = target; 259123ada1b1SRichard Henderson return true; 259223ada1b1SRichard Henderson } 259323ada1b1SRichard Henderson 259445196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 259545196ea4SRichard Henderson { 259645196ea4SRichard Henderson /* 259745196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 259845196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 259945196ea4SRichard Henderson */ 260045196ea4SRichard Henderson #ifdef TARGET_SPARC64 260145196ea4SRichard Henderson return false; 260245196ea4SRichard Henderson #else 260345196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 260445196ea4SRichard Henderson return true; 260545196ea4SRichard Henderson #endif 260645196ea4SRichard Henderson } 260745196ea4SRichard Henderson 26086d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 26096d2a0768SRichard Henderson { 26106d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 26116d2a0768SRichard Henderson if (a->rd) { 26126d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 26136d2a0768SRichard Henderson } 26146d2a0768SRichard Henderson return advance_pc(dc); 26156d2a0768SRichard Henderson } 26166d2a0768SRichard Henderson 26170faef01bSRichard Henderson /* 26180faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 26190faef01bSRichard Henderson */ 26200faef01bSRichard Henderson 262130376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 262230376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 262330376636SRichard Henderson { 262430376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 262530376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 262630376636SRichard Henderson DisasCompare cmp; 262730376636SRichard Henderson TCGLabel *lab; 262830376636SRichard Henderson TCGv_i32 trap; 262930376636SRichard Henderson 263030376636SRichard Henderson /* Trap never. */ 263130376636SRichard Henderson if (cond == 0) { 263230376636SRichard Henderson return advance_pc(dc); 263330376636SRichard Henderson } 263430376636SRichard Henderson 263530376636SRichard Henderson /* 263630376636SRichard Henderson * Immediate traps are the most common case. Since this value is 263730376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 263830376636SRichard Henderson */ 263930376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 264030376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 264130376636SRichard Henderson } else { 264230376636SRichard Henderson trap = tcg_temp_new_i32(); 264330376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 264430376636SRichard Henderson if (imm) { 264530376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 264630376636SRichard Henderson } else { 264730376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 264830376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 264930376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 265030376636SRichard Henderson } 265130376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 265230376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 265330376636SRichard Henderson } 265430376636SRichard Henderson 265589527e3aSRichard Henderson finishing_insn(dc); 265689527e3aSRichard Henderson 265730376636SRichard Henderson /* Trap always. */ 265830376636SRichard Henderson if (cond == 8) { 265930376636SRichard Henderson save_state(dc); 266030376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 266130376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 266230376636SRichard Henderson return true; 266330376636SRichard Henderson } 266430376636SRichard Henderson 266530376636SRichard Henderson /* Conditional trap. */ 266630376636SRichard Henderson flush_cond(dc); 266730376636SRichard Henderson lab = delay_exceptionv(dc, trap); 266830376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 2669c8507ebfSRichard Henderson tcg_gen_brcondi_tl(cmp.cond, cmp.c1, cmp.c2, lab); 267030376636SRichard Henderson 267130376636SRichard Henderson return advance_pc(dc); 267230376636SRichard Henderson } 267330376636SRichard Henderson 267430376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 267530376636SRichard Henderson { 267630376636SRichard Henderson if (avail_32(dc) && a->cc) { 267730376636SRichard Henderson return false; 267830376636SRichard Henderson } 267930376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 268030376636SRichard Henderson } 268130376636SRichard Henderson 268230376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 268330376636SRichard Henderson { 268430376636SRichard Henderson if (avail_64(dc)) { 268530376636SRichard Henderson return false; 268630376636SRichard Henderson } 268730376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 268830376636SRichard Henderson } 268930376636SRichard Henderson 269030376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 269130376636SRichard Henderson { 269230376636SRichard Henderson if (avail_32(dc)) { 269330376636SRichard Henderson return false; 269430376636SRichard Henderson } 269530376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 269630376636SRichard Henderson } 269730376636SRichard Henderson 2698af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2699af25071cSRichard Henderson { 2700af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2701af25071cSRichard Henderson return advance_pc(dc); 2702af25071cSRichard Henderson } 2703af25071cSRichard Henderson 2704af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2705af25071cSRichard Henderson { 2706af25071cSRichard Henderson if (avail_32(dc)) { 2707af25071cSRichard Henderson return false; 2708af25071cSRichard Henderson } 2709af25071cSRichard Henderson if (a->mmask) { 2710af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2711af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2712af25071cSRichard Henderson } 2713af25071cSRichard Henderson if (a->cmask) { 2714af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2715af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2716af25071cSRichard Henderson } 2717af25071cSRichard Henderson return advance_pc(dc); 2718af25071cSRichard Henderson } 2719af25071cSRichard Henderson 2720af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2721af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2722af25071cSRichard Henderson { 2723af25071cSRichard Henderson if (!priv) { 2724af25071cSRichard Henderson return raise_priv(dc); 2725af25071cSRichard Henderson } 2726af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2727af25071cSRichard Henderson return advance_pc(dc); 2728af25071cSRichard Henderson } 2729af25071cSRichard Henderson 2730af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2731af25071cSRichard Henderson { 2732af25071cSRichard Henderson return cpu_y; 2733af25071cSRichard Henderson } 2734af25071cSRichard Henderson 2735af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 2736af25071cSRichard Henderson { 2737af25071cSRichard Henderson /* 2738af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 2739af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 2740af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 2741af25071cSRichard Henderson */ 2742af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 2743af25071cSRichard Henderson return false; 2744af25071cSRichard Henderson } 2745af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 2746af25071cSRichard Henderson } 2747af25071cSRichard Henderson 2748af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 2749af25071cSRichard Henderson { 2750c92948f2SClément Chigot gen_helper_rdasr17(dst, tcg_env); 2751c92948f2SClément Chigot return dst; 2752af25071cSRichard Henderson } 2753af25071cSRichard Henderson 2754af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 2755af25071cSRichard Henderson 2756af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 2757af25071cSRichard Henderson { 2758af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 2759af25071cSRichard Henderson return dst; 2760af25071cSRichard Henderson } 2761af25071cSRichard Henderson 2762af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 2763af25071cSRichard Henderson 2764af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 2765af25071cSRichard Henderson { 2766af25071cSRichard Henderson #ifdef TARGET_SPARC64 2767af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 2768af25071cSRichard Henderson #else 2769af25071cSRichard Henderson qemu_build_not_reached(); 2770af25071cSRichard Henderson #endif 2771af25071cSRichard Henderson } 2772af25071cSRichard Henderson 2773af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 2774af25071cSRichard Henderson 2775af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 2776af25071cSRichard Henderson { 2777af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2778af25071cSRichard Henderson 2779af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 2780af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2781af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2782af25071cSRichard Henderson } 2783af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2784af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2785af25071cSRichard Henderson return dst; 2786af25071cSRichard Henderson } 2787af25071cSRichard Henderson 2788af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2789af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 2790af25071cSRichard Henderson 2791af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 2792af25071cSRichard Henderson { 2793af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 2794af25071cSRichard Henderson } 2795af25071cSRichard Henderson 2796af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 2797af25071cSRichard Henderson 2798af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 2799af25071cSRichard Henderson { 2800af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 2801af25071cSRichard Henderson return dst; 2802af25071cSRichard Henderson } 2803af25071cSRichard Henderson 2804af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 2805af25071cSRichard Henderson 2806af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 2807af25071cSRichard Henderson { 2808af25071cSRichard Henderson gen_trap_ifnofpu(dc); 2809af25071cSRichard Henderson return cpu_gsr; 2810af25071cSRichard Henderson } 2811af25071cSRichard Henderson 2812af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 2813af25071cSRichard Henderson 2814af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 2815af25071cSRichard Henderson { 2816af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 2817af25071cSRichard Henderson return dst; 2818af25071cSRichard Henderson } 2819af25071cSRichard Henderson 2820af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 2821af25071cSRichard Henderson 2822af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 2823af25071cSRichard Henderson { 2824577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 2825577efa45SRichard Henderson return dst; 2826af25071cSRichard Henderson } 2827af25071cSRichard Henderson 2828af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2829af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 2830af25071cSRichard Henderson 2831af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 2832af25071cSRichard Henderson { 2833af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2834af25071cSRichard Henderson 2835af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 2836af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2837af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2838af25071cSRichard Henderson } 2839af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2840af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2841af25071cSRichard Henderson return dst; 2842af25071cSRichard Henderson } 2843af25071cSRichard Henderson 2844af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2845af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 2846af25071cSRichard Henderson 2847af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 2848af25071cSRichard Henderson { 2849577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 2850577efa45SRichard Henderson return dst; 2851af25071cSRichard Henderson } 2852af25071cSRichard Henderson 2853af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 2854af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 2855af25071cSRichard Henderson 2856af25071cSRichard Henderson /* 2857af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 2858af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 2859af25071cSRichard Henderson * this ASR as impl. dep 2860af25071cSRichard Henderson */ 2861af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 2862af25071cSRichard Henderson { 2863af25071cSRichard Henderson return tcg_constant_tl(1); 2864af25071cSRichard Henderson } 2865af25071cSRichard Henderson 2866af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 2867af25071cSRichard Henderson 2868668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 2869668bb9b7SRichard Henderson { 2870668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 2871668bb9b7SRichard Henderson return dst; 2872668bb9b7SRichard Henderson } 2873668bb9b7SRichard Henderson 2874668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 2875668bb9b7SRichard Henderson 2876668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 2877668bb9b7SRichard Henderson { 2878668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 2879668bb9b7SRichard Henderson return dst; 2880668bb9b7SRichard Henderson } 2881668bb9b7SRichard Henderson 2882668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 2883668bb9b7SRichard Henderson 2884668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 2885668bb9b7SRichard Henderson { 2886668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 2887668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 2888668bb9b7SRichard Henderson 2889668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 2890668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 2891668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 2892668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 2893668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 2894668bb9b7SRichard Henderson 2895668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 2896668bb9b7SRichard Henderson return dst; 2897668bb9b7SRichard Henderson } 2898668bb9b7SRichard Henderson 2899668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 2900668bb9b7SRichard Henderson 2901668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 2902668bb9b7SRichard Henderson { 29032da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 29042da789deSRichard Henderson return dst; 2905668bb9b7SRichard Henderson } 2906668bb9b7SRichard Henderson 2907668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 2908668bb9b7SRichard Henderson 2909668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 2910668bb9b7SRichard Henderson { 29112da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 29122da789deSRichard Henderson return dst; 2913668bb9b7SRichard Henderson } 2914668bb9b7SRichard Henderson 2915668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 2916668bb9b7SRichard Henderson 2917668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 2918668bb9b7SRichard Henderson { 29192da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 29202da789deSRichard Henderson return dst; 2921668bb9b7SRichard Henderson } 2922668bb9b7SRichard Henderson 2923668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 2924668bb9b7SRichard Henderson 2925668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 2926668bb9b7SRichard Henderson { 2927577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 2928577efa45SRichard Henderson return dst; 2929668bb9b7SRichard Henderson } 2930668bb9b7SRichard Henderson 2931668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 2932668bb9b7SRichard Henderson do_rdhstick_cmpr) 2933668bb9b7SRichard Henderson 29345d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 29355d617bfbSRichard Henderson { 2936cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 2937cd6269f7SRichard Henderson return dst; 29385d617bfbSRichard Henderson } 29395d617bfbSRichard Henderson 29405d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 29415d617bfbSRichard Henderson 29425d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 29435d617bfbSRichard Henderson { 29445d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29455d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29465d617bfbSRichard Henderson 29475d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29485d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 29495d617bfbSRichard Henderson return dst; 29505d617bfbSRichard Henderson #else 29515d617bfbSRichard Henderson qemu_build_not_reached(); 29525d617bfbSRichard Henderson #endif 29535d617bfbSRichard Henderson } 29545d617bfbSRichard Henderson 29555d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 29565d617bfbSRichard Henderson 29575d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 29585d617bfbSRichard Henderson { 29595d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29605d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29615d617bfbSRichard Henderson 29625d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29635d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 29645d617bfbSRichard Henderson return dst; 29655d617bfbSRichard Henderson #else 29665d617bfbSRichard Henderson qemu_build_not_reached(); 29675d617bfbSRichard Henderson #endif 29685d617bfbSRichard Henderson } 29695d617bfbSRichard Henderson 29705d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 29715d617bfbSRichard Henderson 29725d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 29735d617bfbSRichard Henderson { 29745d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29755d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29765d617bfbSRichard Henderson 29775d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29785d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 29795d617bfbSRichard Henderson return dst; 29805d617bfbSRichard Henderson #else 29815d617bfbSRichard Henderson qemu_build_not_reached(); 29825d617bfbSRichard Henderson #endif 29835d617bfbSRichard Henderson } 29845d617bfbSRichard Henderson 29855d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 29865d617bfbSRichard Henderson 29875d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 29885d617bfbSRichard Henderson { 29895d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29905d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29915d617bfbSRichard Henderson 29925d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29935d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 29945d617bfbSRichard Henderson return dst; 29955d617bfbSRichard Henderson #else 29965d617bfbSRichard Henderson qemu_build_not_reached(); 29975d617bfbSRichard Henderson #endif 29985d617bfbSRichard Henderson } 29995d617bfbSRichard Henderson 30005d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 30015d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 30025d617bfbSRichard Henderson 30035d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 30045d617bfbSRichard Henderson { 30055d617bfbSRichard Henderson return cpu_tbr; 30065d617bfbSRichard Henderson } 30075d617bfbSRichard Henderson 3008e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 30095d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 30105d617bfbSRichard Henderson 30115d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 30125d617bfbSRichard Henderson { 30135d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 30145d617bfbSRichard Henderson return dst; 30155d617bfbSRichard Henderson } 30165d617bfbSRichard Henderson 30175d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 30185d617bfbSRichard Henderson 30195d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 30205d617bfbSRichard Henderson { 30215d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 30225d617bfbSRichard Henderson return dst; 30235d617bfbSRichard Henderson } 30245d617bfbSRichard Henderson 30255d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 30265d617bfbSRichard Henderson 30275d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 30285d617bfbSRichard Henderson { 30295d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 30305d617bfbSRichard Henderson return dst; 30315d617bfbSRichard Henderson } 30325d617bfbSRichard Henderson 30335d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 30345d617bfbSRichard Henderson 30355d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 30365d617bfbSRichard Henderson { 30375d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 30385d617bfbSRichard Henderson return dst; 30395d617bfbSRichard Henderson } 30405d617bfbSRichard Henderson 30415d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 30425d617bfbSRichard Henderson 30435d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 30445d617bfbSRichard Henderson { 30455d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 30465d617bfbSRichard Henderson return dst; 30475d617bfbSRichard Henderson } 30485d617bfbSRichard Henderson 30495d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 30505d617bfbSRichard Henderson 30515d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 30525d617bfbSRichard Henderson { 30535d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 30545d617bfbSRichard Henderson return dst; 30555d617bfbSRichard Henderson } 30565d617bfbSRichard Henderson 30575d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 30585d617bfbSRichard Henderson do_rdcanrestore) 30595d617bfbSRichard Henderson 30605d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 30615d617bfbSRichard Henderson { 30625d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 30635d617bfbSRichard Henderson return dst; 30645d617bfbSRichard Henderson } 30655d617bfbSRichard Henderson 30665d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 30675d617bfbSRichard Henderson 30685d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 30695d617bfbSRichard Henderson { 30705d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 30715d617bfbSRichard Henderson return dst; 30725d617bfbSRichard Henderson } 30735d617bfbSRichard Henderson 30745d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 30755d617bfbSRichard Henderson 30765d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 30775d617bfbSRichard Henderson { 30785d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 30795d617bfbSRichard Henderson return dst; 30805d617bfbSRichard Henderson } 30815d617bfbSRichard Henderson 30825d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 30835d617bfbSRichard Henderson 30845d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 30855d617bfbSRichard Henderson { 30865d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 30875d617bfbSRichard Henderson return dst; 30885d617bfbSRichard Henderson } 30895d617bfbSRichard Henderson 30905d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 30915d617bfbSRichard Henderson 30925d617bfbSRichard Henderson /* UA2005 strand status */ 30935d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 30945d617bfbSRichard Henderson { 30952da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 30962da789deSRichard Henderson return dst; 30975d617bfbSRichard Henderson } 30985d617bfbSRichard Henderson 30995d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 31005d617bfbSRichard Henderson 31015d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 31025d617bfbSRichard Henderson { 31032da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 31042da789deSRichard Henderson return dst; 31055d617bfbSRichard Henderson } 31065d617bfbSRichard Henderson 31075d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 31085d617bfbSRichard Henderson 3109e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3110e8325dc0SRichard Henderson { 3111e8325dc0SRichard Henderson if (avail_64(dc)) { 3112e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3113e8325dc0SRichard Henderson return advance_pc(dc); 3114e8325dc0SRichard Henderson } 3115e8325dc0SRichard Henderson return false; 3116e8325dc0SRichard Henderson } 3117e8325dc0SRichard Henderson 31180faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 31190faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 31200faef01bSRichard Henderson { 31210faef01bSRichard Henderson TCGv src; 31220faef01bSRichard Henderson 31230faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 31240faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 31250faef01bSRichard Henderson return false; 31260faef01bSRichard Henderson } 31270faef01bSRichard Henderson if (!priv) { 31280faef01bSRichard Henderson return raise_priv(dc); 31290faef01bSRichard Henderson } 31300faef01bSRichard Henderson 31310faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 31320faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 31330faef01bSRichard Henderson } else { 31340faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 31350faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 31360faef01bSRichard Henderson src = src1; 31370faef01bSRichard Henderson } else { 31380faef01bSRichard Henderson src = tcg_temp_new(); 31390faef01bSRichard Henderson if (a->imm) { 31400faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 31410faef01bSRichard Henderson } else { 31420faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 31430faef01bSRichard Henderson } 31440faef01bSRichard Henderson } 31450faef01bSRichard Henderson } 31460faef01bSRichard Henderson func(dc, src); 31470faef01bSRichard Henderson return advance_pc(dc); 31480faef01bSRichard Henderson } 31490faef01bSRichard Henderson 31500faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 31510faef01bSRichard Henderson { 31520faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 31530faef01bSRichard Henderson } 31540faef01bSRichard Henderson 31550faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 31560faef01bSRichard Henderson 31570faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 31580faef01bSRichard Henderson { 31590faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 31600faef01bSRichard Henderson } 31610faef01bSRichard Henderson 31620faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 31630faef01bSRichard Henderson 31640faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 31650faef01bSRichard Henderson { 31660faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 31670faef01bSRichard Henderson 31680faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 31690faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 31700faef01bSRichard Henderson /* End TB to notice changed ASI. */ 31710faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31720faef01bSRichard Henderson } 31730faef01bSRichard Henderson 31740faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 31750faef01bSRichard Henderson 31760faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 31770faef01bSRichard Henderson { 31780faef01bSRichard Henderson #ifdef TARGET_SPARC64 31790faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 31800faef01bSRichard Henderson dc->fprs_dirty = 0; 31810faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31820faef01bSRichard Henderson #else 31830faef01bSRichard Henderson qemu_build_not_reached(); 31840faef01bSRichard Henderson #endif 31850faef01bSRichard Henderson } 31860faef01bSRichard Henderson 31870faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 31880faef01bSRichard Henderson 31890faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 31900faef01bSRichard Henderson { 31910faef01bSRichard Henderson gen_trap_ifnofpu(dc); 31920faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 31930faef01bSRichard Henderson } 31940faef01bSRichard Henderson 31950faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 31960faef01bSRichard Henderson 31970faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 31980faef01bSRichard Henderson { 31990faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 32000faef01bSRichard Henderson } 32010faef01bSRichard Henderson 32020faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 32030faef01bSRichard Henderson 32040faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 32050faef01bSRichard Henderson { 32060faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 32070faef01bSRichard Henderson } 32080faef01bSRichard Henderson 32090faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 32100faef01bSRichard Henderson 32110faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 32120faef01bSRichard Henderson { 32130faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 32140faef01bSRichard Henderson } 32150faef01bSRichard Henderson 32160faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 32170faef01bSRichard Henderson 32180faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 32190faef01bSRichard Henderson { 32200faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 32210faef01bSRichard Henderson 3222577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3223577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 32240faef01bSRichard Henderson translator_io_start(&dc->base); 3225577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 32260faef01bSRichard Henderson /* End TB to handle timer interrupt */ 32270faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32280faef01bSRichard Henderson } 32290faef01bSRichard Henderson 32300faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 32310faef01bSRichard Henderson 32320faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 32330faef01bSRichard Henderson { 32340faef01bSRichard Henderson #ifdef TARGET_SPARC64 32350faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 32360faef01bSRichard Henderson 32370faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 32380faef01bSRichard Henderson translator_io_start(&dc->base); 32390faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 32400faef01bSRichard Henderson /* End TB to handle timer interrupt */ 32410faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32420faef01bSRichard Henderson #else 32430faef01bSRichard Henderson qemu_build_not_reached(); 32440faef01bSRichard Henderson #endif 32450faef01bSRichard Henderson } 32460faef01bSRichard Henderson 32470faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 32480faef01bSRichard Henderson 32490faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 32500faef01bSRichard Henderson { 32510faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 32520faef01bSRichard Henderson 3253577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3254577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 32550faef01bSRichard Henderson translator_io_start(&dc->base); 3256577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 32570faef01bSRichard Henderson /* End TB to handle timer interrupt */ 32580faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32590faef01bSRichard Henderson } 32600faef01bSRichard Henderson 32610faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 32620faef01bSRichard Henderson 32630faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 32640faef01bSRichard Henderson { 326589527e3aSRichard Henderson finishing_insn(dc); 32660faef01bSRichard Henderson save_state(dc); 32670faef01bSRichard Henderson gen_helper_power_down(tcg_env); 32680faef01bSRichard Henderson } 32690faef01bSRichard Henderson 32700faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 32710faef01bSRichard Henderson 327225524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 327325524734SRichard Henderson { 327425524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 327525524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 327625524734SRichard Henderson } 327725524734SRichard Henderson 327825524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 327925524734SRichard Henderson 32809422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 32819422278eSRichard Henderson { 32829422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3283cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3284cd6269f7SRichard Henderson 3285cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3286cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 32879422278eSRichard Henderson } 32889422278eSRichard Henderson 32899422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 32909422278eSRichard Henderson 32919422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 32929422278eSRichard Henderson { 32939422278eSRichard Henderson #ifdef TARGET_SPARC64 32949422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 32959422278eSRichard Henderson 32969422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 32979422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 32989422278eSRichard Henderson #else 32999422278eSRichard Henderson qemu_build_not_reached(); 33009422278eSRichard Henderson #endif 33019422278eSRichard Henderson } 33029422278eSRichard Henderson 33039422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 33049422278eSRichard Henderson 33059422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 33069422278eSRichard Henderson { 33079422278eSRichard Henderson #ifdef TARGET_SPARC64 33089422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33099422278eSRichard Henderson 33109422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33119422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 33129422278eSRichard Henderson #else 33139422278eSRichard Henderson qemu_build_not_reached(); 33149422278eSRichard Henderson #endif 33159422278eSRichard Henderson } 33169422278eSRichard Henderson 33179422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 33189422278eSRichard Henderson 33199422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 33209422278eSRichard Henderson { 33219422278eSRichard Henderson #ifdef TARGET_SPARC64 33229422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33239422278eSRichard Henderson 33249422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33259422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 33269422278eSRichard Henderson #else 33279422278eSRichard Henderson qemu_build_not_reached(); 33289422278eSRichard Henderson #endif 33299422278eSRichard Henderson } 33309422278eSRichard Henderson 33319422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 33329422278eSRichard Henderson 33339422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 33349422278eSRichard Henderson { 33359422278eSRichard Henderson #ifdef TARGET_SPARC64 33369422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33379422278eSRichard Henderson 33389422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33399422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 33409422278eSRichard Henderson #else 33419422278eSRichard Henderson qemu_build_not_reached(); 33429422278eSRichard Henderson #endif 33439422278eSRichard Henderson } 33449422278eSRichard Henderson 33459422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 33469422278eSRichard Henderson 33479422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 33489422278eSRichard Henderson { 33499422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 33509422278eSRichard Henderson 33519422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 33529422278eSRichard Henderson translator_io_start(&dc->base); 33539422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 33549422278eSRichard Henderson /* End TB to handle timer interrupt */ 33559422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33569422278eSRichard Henderson } 33579422278eSRichard Henderson 33589422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 33599422278eSRichard Henderson 33609422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 33619422278eSRichard Henderson { 33629422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 33639422278eSRichard Henderson } 33649422278eSRichard Henderson 33659422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 33669422278eSRichard Henderson 33679422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 33689422278eSRichard Henderson { 33699422278eSRichard Henderson save_state(dc); 33709422278eSRichard Henderson if (translator_io_start(&dc->base)) { 33719422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33729422278eSRichard Henderson } 33739422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 33749422278eSRichard Henderson dc->npc = DYNAMIC_PC; 33759422278eSRichard Henderson } 33769422278eSRichard Henderson 33779422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 33789422278eSRichard Henderson 33799422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 33809422278eSRichard Henderson { 33819422278eSRichard Henderson save_state(dc); 33829422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 33839422278eSRichard Henderson dc->npc = DYNAMIC_PC; 33849422278eSRichard Henderson } 33859422278eSRichard Henderson 33869422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 33879422278eSRichard Henderson 33889422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 33899422278eSRichard Henderson { 33909422278eSRichard Henderson if (translator_io_start(&dc->base)) { 33919422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33929422278eSRichard Henderson } 33939422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 33949422278eSRichard Henderson } 33959422278eSRichard Henderson 33969422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 33979422278eSRichard Henderson 33989422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 33999422278eSRichard Henderson { 34009422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 34019422278eSRichard Henderson } 34029422278eSRichard Henderson 34039422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 34049422278eSRichard Henderson 34059422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 34069422278eSRichard Henderson { 34079422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 34089422278eSRichard Henderson } 34099422278eSRichard Henderson 34109422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 34119422278eSRichard Henderson 34129422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 34139422278eSRichard Henderson { 34149422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 34159422278eSRichard Henderson } 34169422278eSRichard Henderson 34179422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 34189422278eSRichard Henderson 34199422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 34209422278eSRichard Henderson { 34219422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 34229422278eSRichard Henderson } 34239422278eSRichard Henderson 34249422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 34259422278eSRichard Henderson 34269422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 34279422278eSRichard Henderson { 34289422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 34299422278eSRichard Henderson } 34309422278eSRichard Henderson 34319422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 34329422278eSRichard Henderson 34339422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 34349422278eSRichard Henderson { 34359422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 34369422278eSRichard Henderson } 34379422278eSRichard Henderson 34389422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 34399422278eSRichard Henderson 34409422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 34419422278eSRichard Henderson { 34429422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 34439422278eSRichard Henderson } 34449422278eSRichard Henderson 34459422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 34469422278eSRichard Henderson 34479422278eSRichard Henderson /* UA2005 strand status */ 34489422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 34499422278eSRichard Henderson { 34502da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 34519422278eSRichard Henderson } 34529422278eSRichard Henderson 34539422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 34549422278eSRichard Henderson 3455bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3456bb97f2f5SRichard Henderson 3457bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3458bb97f2f5SRichard Henderson { 3459bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3460bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3461bb97f2f5SRichard Henderson } 3462bb97f2f5SRichard Henderson 3463bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3464bb97f2f5SRichard Henderson 3465bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3466bb97f2f5SRichard Henderson { 3467bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3468bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3469bb97f2f5SRichard Henderson 3470bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3471bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3472bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3473bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3474bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3475bb97f2f5SRichard Henderson 3476bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3477bb97f2f5SRichard Henderson } 3478bb97f2f5SRichard Henderson 3479bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3480bb97f2f5SRichard Henderson 3481bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3482bb97f2f5SRichard Henderson { 34832da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3484bb97f2f5SRichard Henderson } 3485bb97f2f5SRichard Henderson 3486bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3487bb97f2f5SRichard Henderson 3488bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3489bb97f2f5SRichard Henderson { 34902da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3491bb97f2f5SRichard Henderson } 3492bb97f2f5SRichard Henderson 3493bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3494bb97f2f5SRichard Henderson 3495bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3496bb97f2f5SRichard Henderson { 3497bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3498bb97f2f5SRichard Henderson 3499577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3500bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3501bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3502577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3503bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3504bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3505bb97f2f5SRichard Henderson } 3506bb97f2f5SRichard Henderson 3507bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3508bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3509bb97f2f5SRichard Henderson 351025524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 351125524734SRichard Henderson { 351225524734SRichard Henderson if (!supervisor(dc)) { 351325524734SRichard Henderson return raise_priv(dc); 351425524734SRichard Henderson } 351525524734SRichard Henderson if (saved) { 351625524734SRichard Henderson gen_helper_saved(tcg_env); 351725524734SRichard Henderson } else { 351825524734SRichard Henderson gen_helper_restored(tcg_env); 351925524734SRichard Henderson } 352025524734SRichard Henderson return advance_pc(dc); 352125524734SRichard Henderson } 352225524734SRichard Henderson 352325524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 352425524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 352525524734SRichard Henderson 3526d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3527d3825800SRichard Henderson { 3528d3825800SRichard Henderson return advance_pc(dc); 3529d3825800SRichard Henderson } 3530d3825800SRichard Henderson 35310faef01bSRichard Henderson /* 35320faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 35330faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 35340faef01bSRichard Henderson */ 35355458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 35365458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 35370faef01bSRichard Henderson 3538b597eedcSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, 3539428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 35402a45b736SRichard Henderson void (*funci)(TCGv, TCGv, target_long), 35412a45b736SRichard Henderson bool logic_cc) 3542428881deSRichard Henderson { 3543428881deSRichard Henderson TCGv dst, src1; 3544428881deSRichard Henderson 3545428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3546428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3547428881deSRichard Henderson return false; 3548428881deSRichard Henderson } 3549428881deSRichard Henderson 35502a45b736SRichard Henderson if (logic_cc) { 35512a45b736SRichard Henderson dst = cpu_cc_N; 3552428881deSRichard Henderson } else { 3553428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3554428881deSRichard Henderson } 3555428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3556428881deSRichard Henderson 3557428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3558428881deSRichard Henderson if (funci) { 3559428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3560428881deSRichard Henderson } else { 3561428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3562428881deSRichard Henderson } 3563428881deSRichard Henderson } else { 3564428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3565428881deSRichard Henderson } 35662a45b736SRichard Henderson 35672a45b736SRichard Henderson if (logic_cc) { 35682a45b736SRichard Henderson if (TARGET_LONG_BITS == 64) { 35692a45b736SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 35702a45b736SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 35712a45b736SRichard Henderson } 35722a45b736SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 35732a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 35742a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_V, 0); 35752a45b736SRichard Henderson } 35762a45b736SRichard Henderson 3577428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3578428881deSRichard Henderson return advance_pc(dc); 3579428881deSRichard Henderson } 3580428881deSRichard Henderson 3581b597eedcSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, 3582428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3583428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3584428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3585428881deSRichard Henderson { 3586428881deSRichard Henderson if (a->cc) { 3587b597eedcSRichard Henderson return do_arith_int(dc, a, func_cc, NULL, false); 3588428881deSRichard Henderson } 3589b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, false); 3590428881deSRichard Henderson } 3591428881deSRichard Henderson 3592428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3593428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3594428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3595428881deSRichard Henderson { 3596b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, a->cc); 3597428881deSRichard Henderson } 3598428881deSRichard Henderson 3599b597eedcSRichard Henderson TRANS(ADD, ALL, do_arith, a, tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_addcc) 3600b597eedcSRichard Henderson TRANS(SUB, ALL, do_arith, a, tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_subcc) 3601b597eedcSRichard Henderson TRANS(ADDC, ALL, do_arith, a, gen_op_addc, NULL, gen_op_addccc) 3602b597eedcSRichard Henderson TRANS(SUBC, ALL, do_arith, a, gen_op_subc, NULL, gen_op_subccc) 3603428881deSRichard Henderson 3604b597eedcSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, NULL, NULL, gen_op_taddcc) 3605b597eedcSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, NULL, NULL, gen_op_tsubcc) 3606b597eedcSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, NULL, NULL, gen_op_taddcctv) 3607b597eedcSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, NULL, NULL, gen_op_tsubcctv) 3608a9aba13dSRichard Henderson 3609428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3610428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3611428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3612428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3613428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3614428881deSRichard Henderson 3615b597eedcSRichard Henderson TRANS(MULX, 64, do_arith, a, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3616b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3617b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 3618b597eedcSRichard Henderson TRANS(MULScc, ALL, do_arith, a, NULL, NULL, gen_op_mulscc) 361922188d7dSRichard Henderson 36203a6b8de3SRichard Henderson TRANS(UDIVcc, DIV, do_arith, a, NULL, NULL, gen_op_udivcc) 3621b597eedcSRichard Henderson TRANS(SDIV, DIV, do_arith, a, gen_op_sdiv, NULL, gen_op_sdivcc) 36224ee85ea9SRichard Henderson 36239c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 3624b597eedcSRichard Henderson TRANS(POPC, 64, do_arith, a, gen_op_popc, NULL, NULL) 36259c6ec5bcSRichard Henderson 3626428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3627428881deSRichard Henderson { 3628428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3629428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3630428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3631428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3632428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3633428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3634428881deSRichard Henderson return false; 3635428881deSRichard Henderson } else { 3636428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3637428881deSRichard Henderson } 3638428881deSRichard Henderson return advance_pc(dc); 3639428881deSRichard Henderson } 3640428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3641428881deSRichard Henderson } 3642428881deSRichard Henderson 36433a6b8de3SRichard Henderson static bool trans_UDIV(DisasContext *dc, arg_r_r_ri *a) 36443a6b8de3SRichard Henderson { 36453a6b8de3SRichard Henderson TCGv_i64 t1, t2; 36463a6b8de3SRichard Henderson TCGv dst; 36473a6b8de3SRichard Henderson 36483a6b8de3SRichard Henderson if (!avail_DIV(dc)) { 36493a6b8de3SRichard Henderson return false; 36503a6b8de3SRichard Henderson } 36513a6b8de3SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 36523a6b8de3SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 36533a6b8de3SRichard Henderson return false; 36543a6b8de3SRichard Henderson } 36553a6b8de3SRichard Henderson 36563a6b8de3SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 36573a6b8de3SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 36583a6b8de3SRichard Henderson return true; 36593a6b8de3SRichard Henderson } 36603a6b8de3SRichard Henderson 36613a6b8de3SRichard Henderson if (a->imm) { 36623a6b8de3SRichard Henderson t2 = tcg_constant_i64((uint32_t)a->rs2_or_imm); 36633a6b8de3SRichard Henderson } else { 36643a6b8de3SRichard Henderson TCGLabel *lab; 36653a6b8de3SRichard Henderson TCGv_i32 n2; 36663a6b8de3SRichard Henderson 36673a6b8de3SRichard Henderson finishing_insn(dc); 36683a6b8de3SRichard Henderson flush_cond(dc); 36693a6b8de3SRichard Henderson 36703a6b8de3SRichard Henderson n2 = tcg_temp_new_i32(); 36713a6b8de3SRichard Henderson tcg_gen_trunc_tl_i32(n2, cpu_regs[a->rs2_or_imm]); 36723a6b8de3SRichard Henderson 36733a6b8de3SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 36743a6b8de3SRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, n2, 0, lab); 36753a6b8de3SRichard Henderson 36763a6b8de3SRichard Henderson t2 = tcg_temp_new_i64(); 36773a6b8de3SRichard Henderson #ifdef TARGET_SPARC64 36783a6b8de3SRichard Henderson tcg_gen_ext32u_i64(t2, cpu_regs[a->rs2_or_imm]); 36793a6b8de3SRichard Henderson #else 36803a6b8de3SRichard Henderson tcg_gen_extu_i32_i64(t2, cpu_regs[a->rs2_or_imm]); 36813a6b8de3SRichard Henderson #endif 36823a6b8de3SRichard Henderson } 36833a6b8de3SRichard Henderson 36843a6b8de3SRichard Henderson t1 = tcg_temp_new_i64(); 36853a6b8de3SRichard Henderson tcg_gen_concat_tl_i64(t1, gen_load_gpr(dc, a->rs1), cpu_y); 36863a6b8de3SRichard Henderson 36873a6b8de3SRichard Henderson tcg_gen_divu_i64(t1, t1, t2); 36883a6b8de3SRichard Henderson tcg_gen_umin_i64(t1, t1, tcg_constant_i64(UINT32_MAX)); 36893a6b8de3SRichard Henderson 36903a6b8de3SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 36913a6b8de3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t1); 36923a6b8de3SRichard Henderson gen_store_gpr(dc, a->rd, dst); 36933a6b8de3SRichard Henderson return advance_pc(dc); 36943a6b8de3SRichard Henderson } 36953a6b8de3SRichard Henderson 3696f3141174SRichard Henderson static bool trans_UDIVX(DisasContext *dc, arg_r_r_ri *a) 3697f3141174SRichard Henderson { 3698f3141174SRichard Henderson TCGv dst, src1, src2; 3699f3141174SRichard Henderson 3700f3141174SRichard Henderson if (!avail_64(dc)) { 3701f3141174SRichard Henderson return false; 3702f3141174SRichard Henderson } 3703f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3704f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3705f3141174SRichard Henderson return false; 3706f3141174SRichard Henderson } 3707f3141174SRichard Henderson 3708f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3709f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3710f3141174SRichard Henderson return true; 3711f3141174SRichard Henderson } 3712f3141174SRichard Henderson 3713f3141174SRichard Henderson if (a->imm) { 3714f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3715f3141174SRichard Henderson } else { 3716f3141174SRichard Henderson TCGLabel *lab; 3717f3141174SRichard Henderson 3718f3141174SRichard Henderson finishing_insn(dc); 3719f3141174SRichard Henderson flush_cond(dc); 3720f3141174SRichard Henderson 3721f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3722f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3723f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3724f3141174SRichard Henderson } 3725f3141174SRichard Henderson 3726f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3727f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3728f3141174SRichard Henderson 3729f3141174SRichard Henderson tcg_gen_divu_tl(dst, src1, src2); 3730f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3731f3141174SRichard Henderson return advance_pc(dc); 3732f3141174SRichard Henderson } 3733f3141174SRichard Henderson 3734f3141174SRichard Henderson static bool trans_SDIVX(DisasContext *dc, arg_r_r_ri *a) 3735f3141174SRichard Henderson { 3736f3141174SRichard Henderson TCGv dst, src1, src2; 3737f3141174SRichard Henderson 3738f3141174SRichard Henderson if (!avail_64(dc)) { 3739f3141174SRichard Henderson return false; 3740f3141174SRichard Henderson } 3741f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3742f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3743f3141174SRichard Henderson return false; 3744f3141174SRichard Henderson } 3745f3141174SRichard Henderson 3746f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3747f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3748f3141174SRichard Henderson return true; 3749f3141174SRichard Henderson } 3750f3141174SRichard Henderson 3751f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3752f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3753f3141174SRichard Henderson 3754f3141174SRichard Henderson if (a->imm) { 3755f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == -1)) { 3756f3141174SRichard Henderson tcg_gen_neg_tl(dst, src1); 3757f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3758f3141174SRichard Henderson return advance_pc(dc); 3759f3141174SRichard Henderson } 3760f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3761f3141174SRichard Henderson } else { 3762f3141174SRichard Henderson TCGLabel *lab; 3763f3141174SRichard Henderson TCGv t1, t2; 3764f3141174SRichard Henderson 3765f3141174SRichard Henderson finishing_insn(dc); 3766f3141174SRichard Henderson flush_cond(dc); 3767f3141174SRichard Henderson 3768f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3769f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3770f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3771f3141174SRichard Henderson 3772f3141174SRichard Henderson /* 3773f3141174SRichard Henderson * Need to avoid INT64_MIN / -1, which will trap on x86 host. 3774f3141174SRichard Henderson * Set SRC2 to 1 as a new divisor, to produce the correct result. 3775f3141174SRichard Henderson */ 3776f3141174SRichard Henderson t1 = tcg_temp_new(); 3777f3141174SRichard Henderson t2 = tcg_temp_new(); 3778f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t1, src1, (target_long)INT64_MIN); 3779f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t2, src2, -1); 3780f3141174SRichard Henderson tcg_gen_and_tl(t1, t1, t2); 3781f3141174SRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, t1, t1, tcg_constant_tl(0), 3782f3141174SRichard Henderson tcg_constant_tl(1), src2); 3783f3141174SRichard Henderson src2 = t1; 3784f3141174SRichard Henderson } 3785f3141174SRichard Henderson 3786f3141174SRichard Henderson tcg_gen_div_tl(dst, src1, src2); 3787f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3788f3141174SRichard Henderson return advance_pc(dc); 3789f3141174SRichard Henderson } 3790f3141174SRichard Henderson 3791b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 379243db5838SRichard Henderson int width, bool cc, bool little_endian) 3793b88ce6f2SRichard Henderson { 379443db5838SRichard Henderson TCGv dst, s1, s2, l, r, t, m; 379543db5838SRichard Henderson uint64_t amask = address_mask_i(dc, -8); 3796b88ce6f2SRichard Henderson 3797b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3798b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3799b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3800b88ce6f2SRichard Henderson 3801b88ce6f2SRichard Henderson if (cc) { 3802f828df74SRichard Henderson gen_op_subcc(cpu_cc_N, s1, s2); 3803b88ce6f2SRichard Henderson } 3804b88ce6f2SRichard Henderson 380543db5838SRichard Henderson l = tcg_temp_new(); 380643db5838SRichard Henderson r = tcg_temp_new(); 380743db5838SRichard Henderson t = tcg_temp_new(); 380843db5838SRichard Henderson 3809b88ce6f2SRichard Henderson switch (width) { 3810b88ce6f2SRichard Henderson case 8: 381143db5838SRichard Henderson tcg_gen_andi_tl(l, s1, 7); 381243db5838SRichard Henderson tcg_gen_andi_tl(r, s2, 7); 381343db5838SRichard Henderson tcg_gen_xori_tl(r, r, 7); 381443db5838SRichard Henderson m = tcg_constant_tl(0xff); 3815b88ce6f2SRichard Henderson break; 3816b88ce6f2SRichard Henderson case 16: 381743db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 1, 2); 381843db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 1, 2); 381943db5838SRichard Henderson tcg_gen_xori_tl(r, r, 3); 382043db5838SRichard Henderson m = tcg_constant_tl(0xf); 3821b88ce6f2SRichard Henderson break; 3822b88ce6f2SRichard Henderson case 32: 382343db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 2, 1); 382443db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 2, 1); 382543db5838SRichard Henderson tcg_gen_xori_tl(r, r, 1); 382643db5838SRichard Henderson m = tcg_constant_tl(0x3); 3827b88ce6f2SRichard Henderson break; 3828b88ce6f2SRichard Henderson default: 3829b88ce6f2SRichard Henderson abort(); 3830b88ce6f2SRichard Henderson } 3831b88ce6f2SRichard Henderson 383243db5838SRichard Henderson /* Compute Left Edge */ 383343db5838SRichard Henderson if (little_endian) { 383443db5838SRichard Henderson tcg_gen_shl_tl(l, m, l); 383543db5838SRichard Henderson tcg_gen_and_tl(l, l, m); 383643db5838SRichard Henderson } else { 383743db5838SRichard Henderson tcg_gen_shr_tl(l, m, l); 383843db5838SRichard Henderson } 383943db5838SRichard Henderson /* Compute Right Edge */ 384043db5838SRichard Henderson if (little_endian) { 384143db5838SRichard Henderson tcg_gen_shr_tl(r, m, r); 384243db5838SRichard Henderson } else { 384343db5838SRichard Henderson tcg_gen_shl_tl(r, m, r); 384443db5838SRichard Henderson tcg_gen_and_tl(r, r, m); 384543db5838SRichard Henderson } 3846b88ce6f2SRichard Henderson 384743db5838SRichard Henderson /* Compute dst = (s1 == s2 under amask ? l : l & r) */ 384843db5838SRichard Henderson tcg_gen_xor_tl(t, s1, s2); 384943db5838SRichard Henderson tcg_gen_and_tl(r, r, l); 385043db5838SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, dst, t, tcg_constant_tl(amask), r, l); 3851b88ce6f2SRichard Henderson 3852b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3853b88ce6f2SRichard Henderson return advance_pc(dc); 3854b88ce6f2SRichard Henderson } 3855b88ce6f2SRichard Henderson 3856b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 3857b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 3858b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 3859b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 3860b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 3861b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 3862b88ce6f2SRichard Henderson 3863b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 3864b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 3865b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 3866b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 3867b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 3868b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 3869b88ce6f2SRichard Henderson 387045bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 387145bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 387245bfed3bSRichard Henderson { 387345bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 387445bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 387545bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 387645bfed3bSRichard Henderson 387745bfed3bSRichard Henderson func(dst, src1, src2); 387845bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 387945bfed3bSRichard Henderson return advance_pc(dc); 388045bfed3bSRichard Henderson } 388145bfed3bSRichard Henderson 388245bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 388345bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 388445bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 388545bfed3bSRichard Henderson 3886015fc6fcSRichard Henderson TRANS(ADDXC, VIS3, do_rrr, a, gen_op_addxc) 3887015fc6fcSRichard Henderson TRANS(ADDXCcc, VIS3, do_rrr, a, gen_op_addxccc) 3888015fc6fcSRichard Henderson 38899e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 38909e20ca94SRichard Henderson { 38919e20ca94SRichard Henderson #ifdef TARGET_SPARC64 38929e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 38939e20ca94SRichard Henderson 38949e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 38959e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 38969e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 38979e20ca94SRichard Henderson #else 38989e20ca94SRichard Henderson g_assert_not_reached(); 38999e20ca94SRichard Henderson #endif 39009e20ca94SRichard Henderson } 39019e20ca94SRichard Henderson 39029e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 39039e20ca94SRichard Henderson { 39049e20ca94SRichard Henderson #ifdef TARGET_SPARC64 39059e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 39069e20ca94SRichard Henderson 39079e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 39089e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 39099e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 39109e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 39119e20ca94SRichard Henderson #else 39129e20ca94SRichard Henderson g_assert_not_reached(); 39139e20ca94SRichard Henderson #endif 39149e20ca94SRichard Henderson } 39159e20ca94SRichard Henderson 39169e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 39179e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 39189e20ca94SRichard Henderson 391939ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 392039ca3490SRichard Henderson { 392139ca3490SRichard Henderson #ifdef TARGET_SPARC64 392239ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 392339ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 392439ca3490SRichard Henderson #else 392539ca3490SRichard Henderson g_assert_not_reached(); 392639ca3490SRichard Henderson #endif 392739ca3490SRichard Henderson } 392839ca3490SRichard Henderson 392939ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 393039ca3490SRichard Henderson 3931c973b4e8SRichard Henderson static bool do_cmask(DisasContext *dc, int rs2, void (*func)(TCGv, TCGv, TCGv)) 3932c973b4e8SRichard Henderson { 3933c973b4e8SRichard Henderson func(cpu_gsr, cpu_gsr, gen_load_gpr(dc, rs2)); 3934c973b4e8SRichard Henderson return true; 3935c973b4e8SRichard Henderson } 3936c973b4e8SRichard Henderson 3937c973b4e8SRichard Henderson TRANS(CMASK8, VIS3, do_cmask, a->rs2, gen_helper_cmask8) 3938c973b4e8SRichard Henderson TRANS(CMASK16, VIS3, do_cmask, a->rs2, gen_helper_cmask16) 3939c973b4e8SRichard Henderson TRANS(CMASK32, VIS3, do_cmask, a->rs2, gen_helper_cmask32) 3940c973b4e8SRichard Henderson 39415fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 39425fc546eeSRichard Henderson { 39435fc546eeSRichard Henderson TCGv dst, src1, src2; 39445fc546eeSRichard Henderson 39455fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 39465fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 39475fc546eeSRichard Henderson return false; 39485fc546eeSRichard Henderson } 39495fc546eeSRichard Henderson 39505fc546eeSRichard Henderson src2 = tcg_temp_new(); 39515fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 39525fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 39535fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 39545fc546eeSRichard Henderson 39555fc546eeSRichard Henderson if (l) { 39565fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 39575fc546eeSRichard Henderson if (!a->x) { 39585fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 39595fc546eeSRichard Henderson } 39605fc546eeSRichard Henderson } else if (u) { 39615fc546eeSRichard Henderson if (!a->x) { 39625fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 39635fc546eeSRichard Henderson src1 = dst; 39645fc546eeSRichard Henderson } 39655fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 39665fc546eeSRichard Henderson } else { 39675fc546eeSRichard Henderson if (!a->x) { 39685fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 39695fc546eeSRichard Henderson src1 = dst; 39705fc546eeSRichard Henderson } 39715fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 39725fc546eeSRichard Henderson } 39735fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 39745fc546eeSRichard Henderson return advance_pc(dc); 39755fc546eeSRichard Henderson } 39765fc546eeSRichard Henderson 39775fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 39785fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 39795fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 39805fc546eeSRichard Henderson 39815fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 39825fc546eeSRichard Henderson { 39835fc546eeSRichard Henderson TCGv dst, src1; 39845fc546eeSRichard Henderson 39855fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 39865fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 39875fc546eeSRichard Henderson return false; 39885fc546eeSRichard Henderson } 39895fc546eeSRichard Henderson 39905fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 39915fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 39925fc546eeSRichard Henderson 39935fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 39945fc546eeSRichard Henderson if (l) { 39955fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 39965fc546eeSRichard Henderson } else if (u) { 39975fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 39985fc546eeSRichard Henderson } else { 39995fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 40005fc546eeSRichard Henderson } 40015fc546eeSRichard Henderson } else { 40025fc546eeSRichard Henderson if (l) { 40035fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 40045fc546eeSRichard Henderson } else if (u) { 40055fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 40065fc546eeSRichard Henderson } else { 40075fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 40085fc546eeSRichard Henderson } 40095fc546eeSRichard Henderson } 40105fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 40115fc546eeSRichard Henderson return advance_pc(dc); 40125fc546eeSRichard Henderson } 40135fc546eeSRichard Henderson 40145fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 40155fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 40165fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 40175fc546eeSRichard Henderson 4018fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4019fb4ed7aaSRichard Henderson { 4020fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4021fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4022fb4ed7aaSRichard Henderson return NULL; 4023fb4ed7aaSRichard Henderson } 4024fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4025fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4026fb4ed7aaSRichard Henderson } else { 4027fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4028fb4ed7aaSRichard Henderson } 4029fb4ed7aaSRichard Henderson } 4030fb4ed7aaSRichard Henderson 4031fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4032fb4ed7aaSRichard Henderson { 4033fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4034c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 4035fb4ed7aaSRichard Henderson 4036c8507ebfSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, c2, src2, dst); 4037fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4038fb4ed7aaSRichard Henderson return advance_pc(dc); 4039fb4ed7aaSRichard Henderson } 4040fb4ed7aaSRichard Henderson 4041fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4042fb4ed7aaSRichard Henderson { 4043fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4044fb4ed7aaSRichard Henderson DisasCompare cmp; 4045fb4ed7aaSRichard Henderson 4046fb4ed7aaSRichard Henderson if (src2 == NULL) { 4047fb4ed7aaSRichard Henderson return false; 4048fb4ed7aaSRichard Henderson } 4049fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4050fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4051fb4ed7aaSRichard Henderson } 4052fb4ed7aaSRichard Henderson 4053fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4054fb4ed7aaSRichard Henderson { 4055fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4056fb4ed7aaSRichard Henderson DisasCompare cmp; 4057fb4ed7aaSRichard Henderson 4058fb4ed7aaSRichard Henderson if (src2 == NULL) { 4059fb4ed7aaSRichard Henderson return false; 4060fb4ed7aaSRichard Henderson } 4061fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4062fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4063fb4ed7aaSRichard Henderson } 4064fb4ed7aaSRichard Henderson 4065fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4066fb4ed7aaSRichard Henderson { 4067fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4068fb4ed7aaSRichard Henderson DisasCompare cmp; 4069fb4ed7aaSRichard Henderson 4070fb4ed7aaSRichard Henderson if (src2 == NULL) { 4071fb4ed7aaSRichard Henderson return false; 4072fb4ed7aaSRichard Henderson } 40732c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 40742c4f56c9SRichard Henderson return false; 40752c4f56c9SRichard Henderson } 4076fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4077fb4ed7aaSRichard Henderson } 4078fb4ed7aaSRichard Henderson 407986b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 408086b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 408186b82fe0SRichard Henderson { 408286b82fe0SRichard Henderson TCGv src1, sum; 408386b82fe0SRichard Henderson 408486b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 408586b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 408686b82fe0SRichard Henderson return false; 408786b82fe0SRichard Henderson } 408886b82fe0SRichard Henderson 408986b82fe0SRichard Henderson /* 409086b82fe0SRichard Henderson * Always load the sum into a new temporary. 409186b82fe0SRichard Henderson * This is required to capture the value across a window change, 409286b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 409386b82fe0SRichard Henderson */ 409486b82fe0SRichard Henderson sum = tcg_temp_new(); 409586b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 409686b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 409786b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 409886b82fe0SRichard Henderson } else { 409986b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 410086b82fe0SRichard Henderson } 410186b82fe0SRichard Henderson return func(dc, a->rd, sum); 410286b82fe0SRichard Henderson } 410386b82fe0SRichard Henderson 410486b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 410586b82fe0SRichard Henderson { 410686b82fe0SRichard Henderson /* 410786b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 410886b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 410986b82fe0SRichard Henderson */ 411086b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 411186b82fe0SRichard Henderson 411286b82fe0SRichard Henderson gen_check_align(dc, src, 3); 411386b82fe0SRichard Henderson 411486b82fe0SRichard Henderson gen_mov_pc_npc(dc); 411586b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 411686b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 411786b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 411886b82fe0SRichard Henderson 411986b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 412086b82fe0SRichard Henderson return true; 412186b82fe0SRichard Henderson } 412286b82fe0SRichard Henderson 412386b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 412486b82fe0SRichard Henderson 412586b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 412686b82fe0SRichard Henderson { 412786b82fe0SRichard Henderson if (!supervisor(dc)) { 412886b82fe0SRichard Henderson return raise_priv(dc); 412986b82fe0SRichard Henderson } 413086b82fe0SRichard Henderson 413186b82fe0SRichard Henderson gen_check_align(dc, src, 3); 413286b82fe0SRichard Henderson 413386b82fe0SRichard Henderson gen_mov_pc_npc(dc); 413486b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 413586b82fe0SRichard Henderson gen_helper_rett(tcg_env); 413686b82fe0SRichard Henderson 413786b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 413886b82fe0SRichard Henderson return true; 413986b82fe0SRichard Henderson } 414086b82fe0SRichard Henderson 414186b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 414286b82fe0SRichard Henderson 414386b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 414486b82fe0SRichard Henderson { 414586b82fe0SRichard Henderson gen_check_align(dc, src, 3); 41460dfae4f9SRichard Henderson gen_helper_restore(tcg_env); 414786b82fe0SRichard Henderson 414886b82fe0SRichard Henderson gen_mov_pc_npc(dc); 414986b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 415086b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 415186b82fe0SRichard Henderson 415286b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 415386b82fe0SRichard Henderson return true; 415486b82fe0SRichard Henderson } 415586b82fe0SRichard Henderson 415686b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 415786b82fe0SRichard Henderson 4158d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4159d3825800SRichard Henderson { 4160d3825800SRichard Henderson gen_helper_save(tcg_env); 4161d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4162d3825800SRichard Henderson return advance_pc(dc); 4163d3825800SRichard Henderson } 4164d3825800SRichard Henderson 4165d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4166d3825800SRichard Henderson 4167d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4168d3825800SRichard Henderson { 4169d3825800SRichard Henderson gen_helper_restore(tcg_env); 4170d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4171d3825800SRichard Henderson return advance_pc(dc); 4172d3825800SRichard Henderson } 4173d3825800SRichard Henderson 4174d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4175d3825800SRichard Henderson 41768f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 41778f75b8a4SRichard Henderson { 41788f75b8a4SRichard Henderson if (!supervisor(dc)) { 41798f75b8a4SRichard Henderson return raise_priv(dc); 41808f75b8a4SRichard Henderson } 41818f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 41828f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 41838f75b8a4SRichard Henderson translator_io_start(&dc->base); 41848f75b8a4SRichard Henderson if (done) { 41858f75b8a4SRichard Henderson gen_helper_done(tcg_env); 41868f75b8a4SRichard Henderson } else { 41878f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 41888f75b8a4SRichard Henderson } 41898f75b8a4SRichard Henderson return true; 41908f75b8a4SRichard Henderson } 41918f75b8a4SRichard Henderson 41928f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 41938f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 41948f75b8a4SRichard Henderson 41950880d20bSRichard Henderson /* 41960880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 41970880d20bSRichard Henderson */ 41980880d20bSRichard Henderson 41990880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 42000880d20bSRichard Henderson { 42010880d20bSRichard Henderson TCGv addr, tmp = NULL; 42020880d20bSRichard Henderson 42030880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 42040880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 42050880d20bSRichard Henderson return NULL; 42060880d20bSRichard Henderson } 42070880d20bSRichard Henderson 42080880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 42090880d20bSRichard Henderson if (rs2_or_imm) { 42100880d20bSRichard Henderson tmp = tcg_temp_new(); 42110880d20bSRichard Henderson if (imm) { 42120880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 42130880d20bSRichard Henderson } else { 42140880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 42150880d20bSRichard Henderson } 42160880d20bSRichard Henderson addr = tmp; 42170880d20bSRichard Henderson } 42180880d20bSRichard Henderson if (AM_CHECK(dc)) { 42190880d20bSRichard Henderson if (!tmp) { 42200880d20bSRichard Henderson tmp = tcg_temp_new(); 42210880d20bSRichard Henderson } 42220880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 42230880d20bSRichard Henderson addr = tmp; 42240880d20bSRichard Henderson } 42250880d20bSRichard Henderson return addr; 42260880d20bSRichard Henderson } 42270880d20bSRichard Henderson 42280880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 42290880d20bSRichard Henderson { 42300880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42310880d20bSRichard Henderson DisasASI da; 42320880d20bSRichard Henderson 42330880d20bSRichard Henderson if (addr == NULL) { 42340880d20bSRichard Henderson return false; 42350880d20bSRichard Henderson } 42360880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 42370880d20bSRichard Henderson 42380880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 423942071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 42400880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 42410880d20bSRichard Henderson return advance_pc(dc); 42420880d20bSRichard Henderson } 42430880d20bSRichard Henderson 42440880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 42450880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 42460880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 42470880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 42480880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 42490880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 42500880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 42510880d20bSRichard Henderson 42520880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 42530880d20bSRichard Henderson { 42540880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42550880d20bSRichard Henderson DisasASI da; 42560880d20bSRichard Henderson 42570880d20bSRichard Henderson if (addr == NULL) { 42580880d20bSRichard Henderson return false; 42590880d20bSRichard Henderson } 42600880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 42610880d20bSRichard Henderson 42620880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 426342071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 42640880d20bSRichard Henderson return advance_pc(dc); 42650880d20bSRichard Henderson } 42660880d20bSRichard Henderson 42670880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 42680880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 42690880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 42700880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 42710880d20bSRichard Henderson 42720880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 42730880d20bSRichard Henderson { 42740880d20bSRichard Henderson TCGv addr; 42750880d20bSRichard Henderson DisasASI da; 42760880d20bSRichard Henderson 42770880d20bSRichard Henderson if (a->rd & 1) { 42780880d20bSRichard Henderson return false; 42790880d20bSRichard Henderson } 42800880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42810880d20bSRichard Henderson if (addr == NULL) { 42820880d20bSRichard Henderson return false; 42830880d20bSRichard Henderson } 42840880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 428542071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 42860880d20bSRichard Henderson return advance_pc(dc); 42870880d20bSRichard Henderson } 42880880d20bSRichard Henderson 42890880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 42900880d20bSRichard Henderson { 42910880d20bSRichard Henderson TCGv addr; 42920880d20bSRichard Henderson DisasASI da; 42930880d20bSRichard Henderson 42940880d20bSRichard Henderson if (a->rd & 1) { 42950880d20bSRichard Henderson return false; 42960880d20bSRichard Henderson } 42970880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42980880d20bSRichard Henderson if (addr == NULL) { 42990880d20bSRichard Henderson return false; 43000880d20bSRichard Henderson } 43010880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 430242071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 43030880d20bSRichard Henderson return advance_pc(dc); 43040880d20bSRichard Henderson } 43050880d20bSRichard Henderson 4306cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4307cf07cd1eSRichard Henderson { 4308cf07cd1eSRichard Henderson TCGv addr, reg; 4309cf07cd1eSRichard Henderson DisasASI da; 4310cf07cd1eSRichard Henderson 4311cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4312cf07cd1eSRichard Henderson if (addr == NULL) { 4313cf07cd1eSRichard Henderson return false; 4314cf07cd1eSRichard Henderson } 4315cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4316cf07cd1eSRichard Henderson 4317cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4318cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4319cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4320cf07cd1eSRichard Henderson return advance_pc(dc); 4321cf07cd1eSRichard Henderson } 4322cf07cd1eSRichard Henderson 4323dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4324dca544b9SRichard Henderson { 4325dca544b9SRichard Henderson TCGv addr, dst, src; 4326dca544b9SRichard Henderson DisasASI da; 4327dca544b9SRichard Henderson 4328dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4329dca544b9SRichard Henderson if (addr == NULL) { 4330dca544b9SRichard Henderson return false; 4331dca544b9SRichard Henderson } 4332dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4333dca544b9SRichard Henderson 4334dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4335dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4336dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4337dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4338dca544b9SRichard Henderson return advance_pc(dc); 4339dca544b9SRichard Henderson } 4340dca544b9SRichard Henderson 4341d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4342d0a11d25SRichard Henderson { 4343d0a11d25SRichard Henderson TCGv addr, o, n, c; 4344d0a11d25SRichard Henderson DisasASI da; 4345d0a11d25SRichard Henderson 4346d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4347d0a11d25SRichard Henderson if (addr == NULL) { 4348d0a11d25SRichard Henderson return false; 4349d0a11d25SRichard Henderson } 4350d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4351d0a11d25SRichard Henderson 4352d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4353d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4354d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4355d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4356d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4357d0a11d25SRichard Henderson return advance_pc(dc); 4358d0a11d25SRichard Henderson } 4359d0a11d25SRichard Henderson 4360d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4361d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4362d0a11d25SRichard Henderson 436306c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 436406c060d9SRichard Henderson { 436506c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 436606c060d9SRichard Henderson DisasASI da; 436706c060d9SRichard Henderson 436806c060d9SRichard Henderson if (addr == NULL) { 436906c060d9SRichard Henderson return false; 437006c060d9SRichard Henderson } 437106c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 437206c060d9SRichard Henderson return true; 437306c060d9SRichard Henderson } 437406c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 437506c060d9SRichard Henderson return true; 437606c060d9SRichard Henderson } 437706c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4378287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 437906c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 438006c060d9SRichard Henderson return advance_pc(dc); 438106c060d9SRichard Henderson } 438206c060d9SRichard Henderson 438306c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 438406c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 438506c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 438606c060d9SRichard Henderson 4387287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4388287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4389287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4390287b1152SRichard Henderson 439106c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 439206c060d9SRichard Henderson { 439306c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 439406c060d9SRichard Henderson DisasASI da; 439506c060d9SRichard Henderson 439606c060d9SRichard Henderson if (addr == NULL) { 439706c060d9SRichard Henderson return false; 439806c060d9SRichard Henderson } 439906c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 440006c060d9SRichard Henderson return true; 440106c060d9SRichard Henderson } 440206c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 440306c060d9SRichard Henderson return true; 440406c060d9SRichard Henderson } 440506c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4406287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 440706c060d9SRichard Henderson return advance_pc(dc); 440806c060d9SRichard Henderson } 440906c060d9SRichard Henderson 441006c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 441106c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 441206c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 441306c060d9SRichard Henderson 4414287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4415287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4416287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4417287b1152SRichard Henderson 441806c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 441906c060d9SRichard Henderson { 442006c060d9SRichard Henderson if (!avail_32(dc)) { 442106c060d9SRichard Henderson return false; 442206c060d9SRichard Henderson } 442306c060d9SRichard Henderson if (!supervisor(dc)) { 442406c060d9SRichard Henderson return raise_priv(dc); 442506c060d9SRichard Henderson } 442606c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 442706c060d9SRichard Henderson return true; 442806c060d9SRichard Henderson } 442906c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 443006c060d9SRichard Henderson return true; 443106c060d9SRichard Henderson } 443206c060d9SRichard Henderson 4433d8c5b92fSRichard Henderson static bool trans_LDFSR(DisasContext *dc, arg_r_r_ri *a) 44343d3c0673SRichard Henderson { 44353590f01eSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4436d8c5b92fSRichard Henderson TCGv_i32 tmp; 44373590f01eSRichard Henderson 44383d3c0673SRichard Henderson if (addr == NULL) { 44393d3c0673SRichard Henderson return false; 44403d3c0673SRichard Henderson } 44413d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44423d3c0673SRichard Henderson return true; 44433d3c0673SRichard Henderson } 4444d8c5b92fSRichard Henderson 4445d8c5b92fSRichard Henderson tmp = tcg_temp_new_i32(); 4446d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i32(tmp, addr, dc->mem_idx, MO_TEUL | MO_ALIGN); 4447d8c5b92fSRichard Henderson 4448d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], tmp, FSR_FCC0_SHIFT, 2); 4449d8c5b92fSRichard Henderson /* LDFSR does not change FCC[1-3]. */ 4450d8c5b92fSRichard Henderson 4451d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, tmp); 44523d3c0673SRichard Henderson return advance_pc(dc); 44533d3c0673SRichard Henderson } 44543d3c0673SRichard Henderson 4455d8c5b92fSRichard Henderson static bool trans_LDXFSR(DisasContext *dc, arg_r_r_ri *a) 4456d8c5b92fSRichard Henderson { 4457d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 4458d8c5b92fSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4459d8c5b92fSRichard Henderson TCGv_i64 t64; 4460d8c5b92fSRichard Henderson TCGv_i32 lo, hi; 4461d8c5b92fSRichard Henderson 4462d8c5b92fSRichard Henderson if (addr == NULL) { 4463d8c5b92fSRichard Henderson return false; 4464d8c5b92fSRichard Henderson } 4465d8c5b92fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4466d8c5b92fSRichard Henderson return true; 4467d8c5b92fSRichard Henderson } 4468d8c5b92fSRichard Henderson 4469d8c5b92fSRichard Henderson t64 = tcg_temp_new_i64(); 4470d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, dc->mem_idx, MO_TEUQ | MO_ALIGN); 4471d8c5b92fSRichard Henderson 4472d8c5b92fSRichard Henderson lo = tcg_temp_new_i32(); 4473d8c5b92fSRichard Henderson hi = cpu_fcc[3]; 4474d8c5b92fSRichard Henderson tcg_gen_extr_i64_i32(lo, hi, t64); 4475d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], lo, FSR_FCC0_SHIFT, 2); 4476d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[1], hi, FSR_FCC1_SHIFT - 32, 2); 4477d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[2], hi, FSR_FCC2_SHIFT - 32, 2); 4478d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[3], hi, FSR_FCC3_SHIFT - 32, 2); 4479d8c5b92fSRichard Henderson 4480d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, lo); 4481d8c5b92fSRichard Henderson return advance_pc(dc); 4482d8c5b92fSRichard Henderson #else 4483d8c5b92fSRichard Henderson return false; 4484d8c5b92fSRichard Henderson #endif 4485d8c5b92fSRichard Henderson } 44863d3c0673SRichard Henderson 44873d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 44883d3c0673SRichard Henderson { 44893d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 44901ccd6e13SRichard Henderson TCGv fsr; 44911ccd6e13SRichard Henderson 44923d3c0673SRichard Henderson if (addr == NULL) { 44933d3c0673SRichard Henderson return false; 44943d3c0673SRichard Henderson } 44953d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44963d3c0673SRichard Henderson return true; 44973d3c0673SRichard Henderson } 44981ccd6e13SRichard Henderson 44991ccd6e13SRichard Henderson fsr = tcg_temp_new(); 45001ccd6e13SRichard Henderson gen_helper_get_fsr(fsr, tcg_env); 45011ccd6e13SRichard Henderson tcg_gen_qemu_st_tl(fsr, addr, dc->mem_idx, mop | MO_ALIGN); 45023d3c0673SRichard Henderson return advance_pc(dc); 45033d3c0673SRichard Henderson } 45043d3c0673SRichard Henderson 45053d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 45063d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 45073d3c0673SRichard Henderson 45081210a036SRichard Henderson static bool do_fc(DisasContext *dc, int rd, int32_t c) 45093a38260eSRichard Henderson { 45103a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45113a38260eSRichard Henderson return true; 45123a38260eSRichard Henderson } 45131210a036SRichard Henderson gen_store_fpr_F(dc, rd, tcg_constant_i32(c)); 45143a38260eSRichard Henderson return advance_pc(dc); 45153a38260eSRichard Henderson } 45163a38260eSRichard Henderson 45173a38260eSRichard Henderson TRANS(FZEROs, VIS1, do_fc, a->rd, 0) 45181210a036SRichard Henderson TRANS(FONEs, VIS1, do_fc, a->rd, -1) 45193a38260eSRichard Henderson 45203a38260eSRichard Henderson static bool do_dc(DisasContext *dc, int rd, int64_t c) 45213a38260eSRichard Henderson { 45223a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45233a38260eSRichard Henderson return true; 45243a38260eSRichard Henderson } 45251210a036SRichard Henderson gen_store_fpr_D(dc, rd, tcg_constant_i64(c)); 45263a38260eSRichard Henderson return advance_pc(dc); 45273a38260eSRichard Henderson } 45283a38260eSRichard Henderson 45293a38260eSRichard Henderson TRANS(FZEROd, VIS1, do_dc, a->rd, 0) 45303a38260eSRichard Henderson TRANS(FONEd, VIS1, do_dc, a->rd, -1) 45313a38260eSRichard Henderson 4532baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4533baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4534baf3dbf2SRichard Henderson { 4535baf3dbf2SRichard Henderson TCGv_i32 tmp; 4536baf3dbf2SRichard Henderson 4537baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4538baf3dbf2SRichard Henderson return true; 4539baf3dbf2SRichard Henderson } 4540baf3dbf2SRichard Henderson 4541baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4542baf3dbf2SRichard Henderson func(tmp, tmp); 4543baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4544baf3dbf2SRichard Henderson return advance_pc(dc); 4545baf3dbf2SRichard Henderson } 4546baf3dbf2SRichard Henderson 4547baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4548baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4549baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4550baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4551baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4552baf3dbf2SRichard Henderson 45532f722641SRichard Henderson static bool do_fd(DisasContext *dc, arg_r_r *a, 45542f722641SRichard Henderson void (*func)(TCGv_i32, TCGv_i64)) 45552f722641SRichard Henderson { 45562f722641SRichard Henderson TCGv_i32 dst; 45572f722641SRichard Henderson TCGv_i64 src; 45582f722641SRichard Henderson 45592f722641SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45602f722641SRichard Henderson return true; 45612f722641SRichard Henderson } 45622f722641SRichard Henderson 4563388a6465SRichard Henderson dst = tcg_temp_new_i32(); 45642f722641SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 45652f722641SRichard Henderson func(dst, src); 45662f722641SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 45672f722641SRichard Henderson return advance_pc(dc); 45682f722641SRichard Henderson } 45692f722641SRichard Henderson 45702f722641SRichard Henderson TRANS(FPACK16, VIS1, do_fd, a, gen_op_fpack16) 45712f722641SRichard Henderson TRANS(FPACKFIX, VIS1, do_fd, a, gen_op_fpackfix) 45722f722641SRichard Henderson 4573119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4574119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4575119cb94fSRichard Henderson { 4576119cb94fSRichard Henderson TCGv_i32 tmp; 4577119cb94fSRichard Henderson 4578119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4579119cb94fSRichard Henderson return true; 4580119cb94fSRichard Henderson } 4581119cb94fSRichard Henderson 4582119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4583119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4584119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4585119cb94fSRichard Henderson return advance_pc(dc); 4586119cb94fSRichard Henderson } 4587119cb94fSRichard Henderson 4588119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4589119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4590119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4591119cb94fSRichard Henderson 45928c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 45938c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 45948c94bcd8SRichard Henderson { 45958c94bcd8SRichard Henderson TCGv_i32 dst; 45968c94bcd8SRichard Henderson TCGv_i64 src; 45978c94bcd8SRichard Henderson 45988c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45998c94bcd8SRichard Henderson return true; 46008c94bcd8SRichard Henderson } 46018c94bcd8SRichard Henderson 4602388a6465SRichard Henderson dst = tcg_temp_new_i32(); 46038c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 46048c94bcd8SRichard Henderson func(dst, tcg_env, src); 46058c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 46068c94bcd8SRichard Henderson return advance_pc(dc); 46078c94bcd8SRichard Henderson } 46088c94bcd8SRichard Henderson 46098c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 46108c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 46118c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 46128c94bcd8SRichard Henderson 4613c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4614c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4615c6d83e4fSRichard Henderson { 4616c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4617c6d83e4fSRichard Henderson 4618c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4619c6d83e4fSRichard Henderson return true; 4620c6d83e4fSRichard Henderson } 4621c6d83e4fSRichard Henderson 462252f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4623c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4624c6d83e4fSRichard Henderson func(dst, src); 4625c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4626c6d83e4fSRichard Henderson return advance_pc(dc); 4627c6d83e4fSRichard Henderson } 4628c6d83e4fSRichard Henderson 4629c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4630c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4631c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4632c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4633c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4634c6d83e4fSRichard Henderson 46358aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 46368aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 46378aa418b3SRichard Henderson { 46388aa418b3SRichard Henderson TCGv_i64 dst, src; 46398aa418b3SRichard Henderson 46408aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46418aa418b3SRichard Henderson return true; 46428aa418b3SRichard Henderson } 46438aa418b3SRichard Henderson 464452f46d46SRichard Henderson dst = tcg_temp_new_i64(); 46458aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 46468aa418b3SRichard Henderson func(dst, tcg_env, src); 46478aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 46488aa418b3SRichard Henderson return advance_pc(dc); 46498aa418b3SRichard Henderson } 46508aa418b3SRichard Henderson 46518aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 46528aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 46538aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 46548aa418b3SRichard Henderson 46557b616f36SRichard Henderson static bool do_df(DisasContext *dc, arg_r_r *a, 46567b616f36SRichard Henderson void (*func)(TCGv_i64, TCGv_i32)) 46577b616f36SRichard Henderson { 46587b616f36SRichard Henderson TCGv_i64 dst; 46597b616f36SRichard Henderson TCGv_i32 src; 46607b616f36SRichard Henderson 46617b616f36SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46627b616f36SRichard Henderson return true; 46637b616f36SRichard Henderson } 46647b616f36SRichard Henderson 46657b616f36SRichard Henderson dst = tcg_temp_new_i64(); 46667b616f36SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 46677b616f36SRichard Henderson func(dst, src); 46687b616f36SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 46697b616f36SRichard Henderson return advance_pc(dc); 46707b616f36SRichard Henderson } 46717b616f36SRichard Henderson 46727b616f36SRichard Henderson TRANS(FEXPAND, VIS1, do_df, a, gen_helper_fexpand) 46737b616f36SRichard Henderson 4674199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a, 4675199d43efSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 4676199d43efSRichard Henderson { 4677199d43efSRichard Henderson TCGv_i64 dst; 4678199d43efSRichard Henderson TCGv_i32 src; 4679199d43efSRichard Henderson 4680199d43efSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4681199d43efSRichard Henderson return true; 4682199d43efSRichard Henderson } 4683199d43efSRichard Henderson 468452f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4685199d43efSRichard Henderson src = gen_load_fpr_F(dc, a->rs); 4686199d43efSRichard Henderson func(dst, tcg_env, src); 4687199d43efSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4688199d43efSRichard Henderson return advance_pc(dc); 4689199d43efSRichard Henderson } 4690199d43efSRichard Henderson 4691199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod) 4692199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod) 4693199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox) 4694199d43efSRichard Henderson 4695daf457d4SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a, 4696daf457d4SRichard Henderson void (*func)(TCGv_i128, TCGv_i128)) 4697f4e18df5SRichard Henderson { 469833ec4245SRichard Henderson TCGv_i128 t; 4699f4e18df5SRichard Henderson 4700f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4701f4e18df5SRichard Henderson return true; 4702f4e18df5SRichard Henderson } 4703f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4704f4e18df5SRichard Henderson return true; 4705f4e18df5SRichard Henderson } 4706f4e18df5SRichard Henderson 4707f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 470833ec4245SRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4709daf457d4SRichard Henderson func(t, t); 471033ec4245SRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4711f4e18df5SRichard Henderson return advance_pc(dc); 4712f4e18df5SRichard Henderson } 4713f4e18df5SRichard Henderson 4714daf457d4SRichard Henderson TRANS(FMOVq, 64, do_qq, a, tcg_gen_mov_i128) 4715daf457d4SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_op_fnegq) 4716daf457d4SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_op_fabsq) 4717f4e18df5SRichard Henderson 4718c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4719e41716beSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128)) 4720c995216bSRichard Henderson { 4721e41716beSRichard Henderson TCGv_i128 t; 4722e41716beSRichard Henderson 4723c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4724c995216bSRichard Henderson return true; 4725c995216bSRichard Henderson } 4726c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4727c995216bSRichard Henderson return true; 4728c995216bSRichard Henderson } 4729c995216bSRichard Henderson 4730e41716beSRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4731e41716beSRichard Henderson func(t, tcg_env, t); 4732e41716beSRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4733c995216bSRichard Henderson return advance_pc(dc); 4734c995216bSRichard Henderson } 4735c995216bSRichard Henderson 4736c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4737c995216bSRichard Henderson 4738bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a, 4739d81e3efeSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i128)) 4740bd9c5c42SRichard Henderson { 4741d81e3efeSRichard Henderson TCGv_i128 src; 4742bd9c5c42SRichard Henderson TCGv_i32 dst; 4743bd9c5c42SRichard Henderson 4744bd9c5c42SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4745bd9c5c42SRichard Henderson return true; 4746bd9c5c42SRichard Henderson } 4747bd9c5c42SRichard Henderson if (gen_trap_float128(dc)) { 4748bd9c5c42SRichard Henderson return true; 4749bd9c5c42SRichard Henderson } 4750bd9c5c42SRichard Henderson 4751d81e3efeSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 4752388a6465SRichard Henderson dst = tcg_temp_new_i32(); 4753d81e3efeSRichard Henderson func(dst, tcg_env, src); 4754bd9c5c42SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4755bd9c5c42SRichard Henderson return advance_pc(dc); 4756bd9c5c42SRichard Henderson } 4757bd9c5c42SRichard Henderson 4758bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos) 4759bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi) 4760bd9c5c42SRichard Henderson 47611617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a, 476225a5769eSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i128)) 47631617586fSRichard Henderson { 476425a5769eSRichard Henderson TCGv_i128 src; 47651617586fSRichard Henderson TCGv_i64 dst; 47661617586fSRichard Henderson 47671617586fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 47681617586fSRichard Henderson return true; 47691617586fSRichard Henderson } 47701617586fSRichard Henderson if (gen_trap_float128(dc)) { 47711617586fSRichard Henderson return true; 47721617586fSRichard Henderson } 47731617586fSRichard Henderson 477425a5769eSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 477552f46d46SRichard Henderson dst = tcg_temp_new_i64(); 477625a5769eSRichard Henderson func(dst, tcg_env, src); 47771617586fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 47781617586fSRichard Henderson return advance_pc(dc); 47791617586fSRichard Henderson } 47801617586fSRichard Henderson 47811617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod) 47821617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox) 47831617586fSRichard Henderson 478413ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a, 47850b2a61ccSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i32)) 478613ebcc77SRichard Henderson { 478713ebcc77SRichard Henderson TCGv_i32 src; 47880b2a61ccSRichard Henderson TCGv_i128 dst; 478913ebcc77SRichard Henderson 479013ebcc77SRichard Henderson if (gen_trap_ifnofpu(dc)) { 479113ebcc77SRichard Henderson return true; 479213ebcc77SRichard Henderson } 479313ebcc77SRichard Henderson if (gen_trap_float128(dc)) { 479413ebcc77SRichard Henderson return true; 479513ebcc77SRichard Henderson } 479613ebcc77SRichard Henderson 479713ebcc77SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 47980b2a61ccSRichard Henderson dst = tcg_temp_new_i128(); 47990b2a61ccSRichard Henderson func(dst, tcg_env, src); 48000b2a61ccSRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 480113ebcc77SRichard Henderson return advance_pc(dc); 480213ebcc77SRichard Henderson } 480313ebcc77SRichard Henderson 480413ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq) 480513ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq) 480613ebcc77SRichard Henderson 48077b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a, 4808fdc50716SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i64)) 48097b8e3e1aSRichard Henderson { 48107b8e3e1aSRichard Henderson TCGv_i64 src; 4811fdc50716SRichard Henderson TCGv_i128 dst; 48127b8e3e1aSRichard Henderson 48137b8e3e1aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48147b8e3e1aSRichard Henderson return true; 48157b8e3e1aSRichard Henderson } 48167b8e3e1aSRichard Henderson if (gen_trap_float128(dc)) { 48177b8e3e1aSRichard Henderson return true; 48187b8e3e1aSRichard Henderson } 48197b8e3e1aSRichard Henderson 48207b8e3e1aSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4821fdc50716SRichard Henderson dst = tcg_temp_new_i128(); 4822fdc50716SRichard Henderson func(dst, tcg_env, src); 4823fdc50716SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 48247b8e3e1aSRichard Henderson return advance_pc(dc); 48257b8e3e1aSRichard Henderson } 48267b8e3e1aSRichard Henderson 48277b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq) 48287b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq) 48297b8e3e1aSRichard Henderson 48307f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 48317f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 48327f10b52fSRichard Henderson { 48337f10b52fSRichard Henderson TCGv_i32 src1, src2; 48347f10b52fSRichard Henderson 48357f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48367f10b52fSRichard Henderson return true; 48377f10b52fSRichard Henderson } 48387f10b52fSRichard Henderson 48397f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 48407f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 48417f10b52fSRichard Henderson func(src1, src1, src2); 48427f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 48437f10b52fSRichard Henderson return advance_pc(dc); 48447f10b52fSRichard Henderson } 48457f10b52fSRichard Henderson 48467f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 48477f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 48487f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 48497f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 48507f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 48517f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 48527f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 48537f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 48547f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 48557f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 48567f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 48577f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 48587f10b52fSRichard Henderson 48593d50b728SRichard Henderson TRANS(FHADDs, VIS3, do_fff, a, gen_op_fhadds) 48603d50b728SRichard Henderson TRANS(FHSUBs, VIS3, do_fff, a, gen_op_fhsubs) 48613d50b728SRichard Henderson TRANS(FNHADDs, VIS3, do_fff, a, gen_op_fnhadds) 48623d50b728SRichard Henderson 4863*0d1d3aafSRichard Henderson TRANS(FPADDS16s, VIS3, do_fff, a, gen_op_fpadds16s) 4864*0d1d3aafSRichard Henderson TRANS(FPSUBS16s, VIS3, do_fff, a, gen_op_fpsubs16s) 4865*0d1d3aafSRichard Henderson TRANS(FPADDS32s, VIS3, do_fff, a, gen_op_fpadds32s) 4866*0d1d3aafSRichard Henderson TRANS(FPSUBS32s, VIS3, do_fff, a, gen_op_fpsubs32s) 4867*0d1d3aafSRichard Henderson 4868c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4869c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4870c1514961SRichard Henderson { 4871c1514961SRichard Henderson TCGv_i32 src1, src2; 4872c1514961SRichard Henderson 4873c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4874c1514961SRichard Henderson return true; 4875c1514961SRichard Henderson } 4876c1514961SRichard Henderson 4877c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4878c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4879c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4880c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4881c1514961SRichard Henderson return advance_pc(dc); 4882c1514961SRichard Henderson } 4883c1514961SRichard Henderson 4884c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4885c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4886c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4887c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 48883d50b728SRichard Henderson TRANS(FNADDs, VIS3, do_env_fff, a, gen_helper_fnadds) 48893d50b728SRichard Henderson TRANS(FNMULs, VIS3, do_env_fff, a, gen_helper_fnmuls) 4890c1514961SRichard Henderson 4891a859602cSRichard Henderson static bool do_dff(DisasContext *dc, arg_r_r_r *a, 4892a859602cSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i32)) 4893a859602cSRichard Henderson { 4894a859602cSRichard Henderson TCGv_i64 dst; 4895a859602cSRichard Henderson TCGv_i32 src1, src2; 4896a859602cSRichard Henderson 4897a859602cSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4898a859602cSRichard Henderson return true; 4899a859602cSRichard Henderson } 4900a859602cSRichard Henderson 490152f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4902a859602cSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4903a859602cSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4904a859602cSRichard Henderson func(dst, src1, src2); 4905a859602cSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4906a859602cSRichard Henderson return advance_pc(dc); 4907a859602cSRichard Henderson } 4908a859602cSRichard Henderson 4909a859602cSRichard Henderson TRANS(FMUL8x16AU, VIS1, do_dff, a, gen_op_fmul8x16au) 4910a859602cSRichard Henderson TRANS(FMUL8x16AL, VIS1, do_dff, a, gen_op_fmul8x16al) 4911be8998e0SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_dff, a, gen_op_fmuld8sux16) 4912be8998e0SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_dff, a, gen_op_fmuld8ulx16) 4913d3ef26afSRichard Henderson TRANS(FPMERGE, VIS1, do_dff, a, gen_helper_fpmerge) 4914a859602cSRichard Henderson 49159157dcccSRichard Henderson static bool do_dfd(DisasContext *dc, arg_r_r_r *a, 49169157dcccSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i64)) 49179157dcccSRichard Henderson { 49189157dcccSRichard Henderson TCGv_i64 dst, src2; 49199157dcccSRichard Henderson TCGv_i32 src1; 49209157dcccSRichard Henderson 49219157dcccSRichard Henderson if (gen_trap_ifnofpu(dc)) { 49229157dcccSRichard Henderson return true; 49239157dcccSRichard Henderson } 49249157dcccSRichard Henderson 492552f46d46SRichard Henderson dst = tcg_temp_new_i64(); 49269157dcccSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 49279157dcccSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 49289157dcccSRichard Henderson func(dst, src1, src2); 49299157dcccSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 49309157dcccSRichard Henderson return advance_pc(dc); 49319157dcccSRichard Henderson } 49329157dcccSRichard Henderson 49339157dcccSRichard Henderson TRANS(FMUL8x16, VIS1, do_dfd, a, gen_helper_fmul8x16) 49349157dcccSRichard Henderson 493528c131a3SRichard Henderson static bool do_gvec_ddd(DisasContext *dc, arg_r_r_r *a, MemOp vece, 493628c131a3SRichard Henderson void (*func)(unsigned, uint32_t, uint32_t, 493728c131a3SRichard Henderson uint32_t, uint32_t, uint32_t)) 493828c131a3SRichard Henderson { 493928c131a3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 494028c131a3SRichard Henderson return true; 494128c131a3SRichard Henderson } 494228c131a3SRichard Henderson 494328c131a3SRichard Henderson func(vece, gen_offset_fpr_D(a->rd), gen_offset_fpr_D(a->rs1), 494428c131a3SRichard Henderson gen_offset_fpr_D(a->rs2), 8, 8); 494528c131a3SRichard Henderson return advance_pc(dc); 494628c131a3SRichard Henderson } 494728c131a3SRichard Henderson 494828c131a3SRichard Henderson TRANS(FPADD16, VIS1, do_gvec_ddd, a, MO_16, tcg_gen_gvec_add) 494928c131a3SRichard Henderson TRANS(FPADD32, VIS1, do_gvec_ddd, a, MO_32, tcg_gen_gvec_add) 495028c131a3SRichard Henderson TRANS(FPSUB16, VIS1, do_gvec_ddd, a, MO_16, tcg_gen_gvec_sub) 495128c131a3SRichard Henderson TRANS(FPSUB32, VIS1, do_gvec_ddd, a, MO_32, tcg_gen_gvec_sub) 49527837185eSRichard Henderson TRANS(FCHKSM16, VIS3, do_gvec_ddd, a, MO_16, gen_op_fchksm16) 4953d6ff1ccbSRichard Henderson TRANS(FMEAN16, VIS3, do_gvec_ddd, a, MO_16, gen_op_fmean16) 495428c131a3SRichard Henderson 4955*0d1d3aafSRichard Henderson TRANS(FPADDS16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_ssadd) 4956*0d1d3aafSRichard Henderson TRANS(FPADDS32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_ssadd) 4957*0d1d3aafSRichard Henderson TRANS(FPSUBS16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_sssub) 4958*0d1d3aafSRichard Henderson TRANS(FPSUBS32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_sssub) 4959*0d1d3aafSRichard Henderson 4960e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4961e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4962e06c9f83SRichard Henderson { 4963e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4964e06c9f83SRichard Henderson 4965e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4966e06c9f83SRichard Henderson return true; 4967e06c9f83SRichard Henderson } 4968e06c9f83SRichard Henderson 496952f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4970e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4971e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4972e06c9f83SRichard Henderson func(dst, src1, src2); 4973e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4974e06c9f83SRichard Henderson return advance_pc(dc); 4975e06c9f83SRichard Henderson } 4976e06c9f83SRichard Henderson 4977e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4978e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4979e06c9f83SRichard Henderson 4980e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4981e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4982e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4983e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4984e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4985e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4986e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4987e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4988e06c9f83SRichard Henderson 49894b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 49904b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 49914b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 49924b6edc0aSRichard Henderson 49933d50b728SRichard Henderson TRANS(FHADDd, VIS3, do_ddd, a, gen_op_fhaddd) 49943d50b728SRichard Henderson TRANS(FHSUBd, VIS3, do_ddd, a, gen_op_fhsubd) 49953d50b728SRichard Henderson TRANS(FNHADDd, VIS3, do_ddd, a, gen_op_fnhaddd) 49963d50b728SRichard Henderson 4997bc3f14a9SRichard Henderson TRANS(FPADD64, VIS3B, do_ddd, a, tcg_gen_add_i64) 4998bc3f14a9SRichard Henderson TRANS(FPSUB64, VIS3B, do_ddd, a, tcg_gen_sub_i64) 4999bc3f14a9SRichard Henderson 5000e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a, 5001e2fa6bd1SRichard Henderson void (*func)(TCGv, TCGv_i64, TCGv_i64)) 5002e2fa6bd1SRichard Henderson { 5003e2fa6bd1SRichard Henderson TCGv_i64 src1, src2; 5004e2fa6bd1SRichard Henderson TCGv dst; 5005e2fa6bd1SRichard Henderson 5006e2fa6bd1SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5007e2fa6bd1SRichard Henderson return true; 5008e2fa6bd1SRichard Henderson } 5009e2fa6bd1SRichard Henderson 5010e2fa6bd1SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 5011e2fa6bd1SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5012e2fa6bd1SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5013e2fa6bd1SRichard Henderson func(dst, src1, src2); 5014e2fa6bd1SRichard Henderson gen_store_gpr(dc, a->rd, dst); 5015e2fa6bd1SRichard Henderson return advance_pc(dc); 5016e2fa6bd1SRichard Henderson } 5017e2fa6bd1SRichard Henderson 5018e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16) 5019e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16) 5020e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16) 5021e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16) 5022e2fa6bd1SRichard Henderson 5023e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32) 5024e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32) 5025e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32) 5026e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32) 5027e2fa6bd1SRichard Henderson 5028f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 5029f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 5030f2a59b0aSRichard Henderson { 5031f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 5032f2a59b0aSRichard Henderson 5033f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 5034f2a59b0aSRichard Henderson return true; 5035f2a59b0aSRichard Henderson } 5036f2a59b0aSRichard Henderson 503752f46d46SRichard Henderson dst = tcg_temp_new_i64(); 5038f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5039f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5040f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 5041f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5042f2a59b0aSRichard Henderson return advance_pc(dc); 5043f2a59b0aSRichard Henderson } 5044f2a59b0aSRichard Henderson 5045f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 5046f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 5047f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 5048f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 50493d50b728SRichard Henderson TRANS(FNADDd, VIS3, do_env_ddd, a, gen_helper_fnaddd) 50503d50b728SRichard Henderson TRANS(FNMULd, VIS3, do_env_ddd, a, gen_helper_fnmuld) 5051f2a59b0aSRichard Henderson 5052ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 5053ff4c711bSRichard Henderson { 5054ff4c711bSRichard Henderson TCGv_i64 dst; 5055ff4c711bSRichard Henderson TCGv_i32 src1, src2; 5056ff4c711bSRichard Henderson 5057ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 5058ff4c711bSRichard Henderson return true; 5059ff4c711bSRichard Henderson } 5060ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 5061ff4c711bSRichard Henderson return raise_unimpfpop(dc); 5062ff4c711bSRichard Henderson } 5063ff4c711bSRichard Henderson 506452f46d46SRichard Henderson dst = tcg_temp_new_i64(); 5065ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 5066ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 5067ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 5068ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5069ff4c711bSRichard Henderson return advance_pc(dc); 5070ff4c711bSRichard Henderson } 5071ff4c711bSRichard Henderson 50723d50b728SRichard Henderson static bool trans_FNsMULd(DisasContext *dc, arg_r_r_r *a) 50733d50b728SRichard Henderson { 50743d50b728SRichard Henderson TCGv_i64 dst; 50753d50b728SRichard Henderson TCGv_i32 src1, src2; 50763d50b728SRichard Henderson 50773d50b728SRichard Henderson if (!avail_VIS3(dc)) { 50783d50b728SRichard Henderson return false; 50793d50b728SRichard Henderson } 50803d50b728SRichard Henderson if (gen_trap_ifnofpu(dc)) { 50813d50b728SRichard Henderson return true; 50823d50b728SRichard Henderson } 50833d50b728SRichard Henderson dst = tcg_temp_new_i64(); 50843d50b728SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 50853d50b728SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 50863d50b728SRichard Henderson gen_helper_fnsmuld(dst, tcg_env, src1, src2); 50873d50b728SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 50883d50b728SRichard Henderson return advance_pc(dc); 50893d50b728SRichard Henderson } 50903d50b728SRichard Henderson 50914fd71d19SRichard Henderson static bool do_ffff(DisasContext *dc, arg_r_r_r_r *a, 50924fd71d19SRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_i32)) 50934fd71d19SRichard Henderson { 50944fd71d19SRichard Henderson TCGv_i32 dst, src1, src2, src3; 50954fd71d19SRichard Henderson 50964fd71d19SRichard Henderson if (gen_trap_ifnofpu(dc)) { 50974fd71d19SRichard Henderson return true; 50984fd71d19SRichard Henderson } 50994fd71d19SRichard Henderson 51004fd71d19SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 51014fd71d19SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 51024fd71d19SRichard Henderson src3 = gen_load_fpr_F(dc, a->rs3); 51034fd71d19SRichard Henderson dst = tcg_temp_new_i32(); 51044fd71d19SRichard Henderson func(dst, src1, src2, src3); 51054fd71d19SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 51064fd71d19SRichard Henderson return advance_pc(dc); 51074fd71d19SRichard Henderson } 51084fd71d19SRichard Henderson 51094fd71d19SRichard Henderson TRANS(FMADDs, FMAF, do_ffff, a, gen_op_fmadds) 51104fd71d19SRichard Henderson TRANS(FMSUBs, FMAF, do_ffff, a, gen_op_fmsubs) 51114fd71d19SRichard Henderson TRANS(FNMSUBs, FMAF, do_ffff, a, gen_op_fnmsubs) 51124fd71d19SRichard Henderson TRANS(FNMADDs, FMAF, do_ffff, a, gen_op_fnmadds) 51134fd71d19SRichard Henderson 51144fd71d19SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r_r *a, 5115afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 5116afb04344SRichard Henderson { 51174fd71d19SRichard Henderson TCGv_i64 dst, src1, src2, src3; 5118afb04344SRichard Henderson 5119afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5120afb04344SRichard Henderson return true; 5121afb04344SRichard Henderson } 5122afb04344SRichard Henderson 512352f46d46SRichard Henderson dst = tcg_temp_new_i64(); 5124afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5125afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 51264fd71d19SRichard Henderson src3 = gen_load_fpr_D(dc, a->rs3); 51274fd71d19SRichard Henderson func(dst, src1, src2, src3); 5128afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5129afb04344SRichard Henderson return advance_pc(dc); 5130afb04344SRichard Henderson } 5131afb04344SRichard Henderson 5132afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 51334fd71d19SRichard Henderson TRANS(FMADDd, FMAF, do_dddd, a, gen_op_fmaddd) 51344fd71d19SRichard Henderson TRANS(FMSUBd, FMAF, do_dddd, a, gen_op_fmsubd) 51354fd71d19SRichard Henderson TRANS(FNMSUBd, FMAF, do_dddd, a, gen_op_fnmsubd) 51364fd71d19SRichard Henderson TRANS(FNMADDd, FMAF, do_dddd, a, gen_op_fnmaddd) 5137afb04344SRichard Henderson 5138a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 513916bedf89SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128, TCGv_i128)) 5140a4056239SRichard Henderson { 514116bedf89SRichard Henderson TCGv_i128 src1, src2; 514216bedf89SRichard Henderson 5143a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5144a4056239SRichard Henderson return true; 5145a4056239SRichard Henderson } 5146a4056239SRichard Henderson if (gen_trap_float128(dc)) { 5147a4056239SRichard Henderson return true; 5148a4056239SRichard Henderson } 5149a4056239SRichard Henderson 515016bedf89SRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 515116bedf89SRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 515216bedf89SRichard Henderson func(src1, tcg_env, src1, src2); 515316bedf89SRichard Henderson gen_store_fpr_Q(dc, a->rd, src1); 5154a4056239SRichard Henderson return advance_pc(dc); 5155a4056239SRichard Henderson } 5156a4056239SRichard Henderson 5157a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 5158a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 5159a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 5160a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 5161a4056239SRichard Henderson 51625e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 51635e3b17bbSRichard Henderson { 51645e3b17bbSRichard Henderson TCGv_i64 src1, src2; 5165ba21dc99SRichard Henderson TCGv_i128 dst; 51665e3b17bbSRichard Henderson 51675e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 51685e3b17bbSRichard Henderson return true; 51695e3b17bbSRichard Henderson } 51705e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 51715e3b17bbSRichard Henderson return true; 51725e3b17bbSRichard Henderson } 51735e3b17bbSRichard Henderson 51745e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 51755e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5176ba21dc99SRichard Henderson dst = tcg_temp_new_i128(); 5177ba21dc99SRichard Henderson gen_helper_fdmulq(dst, tcg_env, src1, src2); 5178ba21dc99SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 51795e3b17bbSRichard Henderson return advance_pc(dc); 51805e3b17bbSRichard Henderson } 51815e3b17bbSRichard Henderson 5182f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128, 5183f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5184f7ec8155SRichard Henderson { 5185f7ec8155SRichard Henderson DisasCompare cmp; 5186f7ec8155SRichard Henderson 51872c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 51882c4f56c9SRichard Henderson return false; 51892c4f56c9SRichard Henderson } 5190f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5191f7ec8155SRichard Henderson return true; 5192f7ec8155SRichard Henderson } 5193f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5194f7ec8155SRichard Henderson return true; 5195f7ec8155SRichard Henderson } 5196f7ec8155SRichard Henderson 5197f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5198f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5199f7ec8155SRichard Henderson return advance_pc(dc); 5200f7ec8155SRichard Henderson } 5201f7ec8155SRichard Henderson 5202f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs) 5203f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd) 5204f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq) 5205f7ec8155SRichard Henderson 5206f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128, 5207f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5208f7ec8155SRichard Henderson { 5209f7ec8155SRichard Henderson DisasCompare cmp; 5210f7ec8155SRichard Henderson 5211f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5212f7ec8155SRichard Henderson return true; 5213f7ec8155SRichard Henderson } 5214f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5215f7ec8155SRichard Henderson return true; 5216f7ec8155SRichard Henderson } 5217f7ec8155SRichard Henderson 5218f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5219f7ec8155SRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 5220f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5221f7ec8155SRichard Henderson return advance_pc(dc); 5222f7ec8155SRichard Henderson } 5223f7ec8155SRichard Henderson 5224f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs) 5225f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd) 5226f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq) 5227f7ec8155SRichard Henderson 5228f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128, 5229f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5230f7ec8155SRichard Henderson { 5231f7ec8155SRichard Henderson DisasCompare cmp; 5232f7ec8155SRichard Henderson 5233f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5234f7ec8155SRichard Henderson return true; 5235f7ec8155SRichard Henderson } 5236f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5237f7ec8155SRichard Henderson return true; 5238f7ec8155SRichard Henderson } 5239f7ec8155SRichard Henderson 5240f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5241f7ec8155SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 5242f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5243f7ec8155SRichard Henderson return advance_pc(dc); 5244f7ec8155SRichard Henderson } 5245f7ec8155SRichard Henderson 5246f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs) 5247f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd) 5248f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq) 5249f7ec8155SRichard Henderson 525040f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e) 525140f9ad21SRichard Henderson { 525240f9ad21SRichard Henderson TCGv_i32 src1, src2; 525340f9ad21SRichard Henderson 525440f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 525540f9ad21SRichard Henderson return false; 525640f9ad21SRichard Henderson } 525740f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 525840f9ad21SRichard Henderson return true; 525940f9ad21SRichard Henderson } 526040f9ad21SRichard Henderson 526140f9ad21SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 526240f9ad21SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 526340f9ad21SRichard Henderson if (e) { 5264d8c5b92fSRichard Henderson gen_helper_fcmpes(cpu_fcc[a->cc], tcg_env, src1, src2); 526540f9ad21SRichard Henderson } else { 5266d8c5b92fSRichard Henderson gen_helper_fcmps(cpu_fcc[a->cc], tcg_env, src1, src2); 526740f9ad21SRichard Henderson } 526840f9ad21SRichard Henderson return advance_pc(dc); 526940f9ad21SRichard Henderson } 527040f9ad21SRichard Henderson 527140f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false) 527240f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true) 527340f9ad21SRichard Henderson 527440f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e) 527540f9ad21SRichard Henderson { 527640f9ad21SRichard Henderson TCGv_i64 src1, src2; 527740f9ad21SRichard Henderson 527840f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 527940f9ad21SRichard Henderson return false; 528040f9ad21SRichard Henderson } 528140f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 528240f9ad21SRichard Henderson return true; 528340f9ad21SRichard Henderson } 528440f9ad21SRichard Henderson 528540f9ad21SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 528640f9ad21SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 528740f9ad21SRichard Henderson if (e) { 5288d8c5b92fSRichard Henderson gen_helper_fcmped(cpu_fcc[a->cc], tcg_env, src1, src2); 528940f9ad21SRichard Henderson } else { 5290d8c5b92fSRichard Henderson gen_helper_fcmpd(cpu_fcc[a->cc], tcg_env, src1, src2); 529140f9ad21SRichard Henderson } 529240f9ad21SRichard Henderson return advance_pc(dc); 529340f9ad21SRichard Henderson } 529440f9ad21SRichard Henderson 529540f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false) 529640f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true) 529740f9ad21SRichard Henderson 529840f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e) 529940f9ad21SRichard Henderson { 5300f3ceafadSRichard Henderson TCGv_i128 src1, src2; 5301f3ceafadSRichard Henderson 530240f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 530340f9ad21SRichard Henderson return false; 530440f9ad21SRichard Henderson } 530540f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 530640f9ad21SRichard Henderson return true; 530740f9ad21SRichard Henderson } 530840f9ad21SRichard Henderson if (gen_trap_float128(dc)) { 530940f9ad21SRichard Henderson return true; 531040f9ad21SRichard Henderson } 531140f9ad21SRichard Henderson 5312f3ceafadSRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 5313f3ceafadSRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 531440f9ad21SRichard Henderson if (e) { 5315d8c5b92fSRichard Henderson gen_helper_fcmpeq(cpu_fcc[a->cc], tcg_env, src1, src2); 531640f9ad21SRichard Henderson } else { 5317d8c5b92fSRichard Henderson gen_helper_fcmpq(cpu_fcc[a->cc], tcg_env, src1, src2); 531840f9ad21SRichard Henderson } 531940f9ad21SRichard Henderson return advance_pc(dc); 532040f9ad21SRichard Henderson } 532140f9ad21SRichard Henderson 532240f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false) 532340f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true) 532440f9ad21SRichard Henderson 53251d3ed3d7SRichard Henderson static bool trans_FLCMPs(DisasContext *dc, arg_FLCMPs *a) 53261d3ed3d7SRichard Henderson { 53271d3ed3d7SRichard Henderson TCGv_i32 src1, src2; 53281d3ed3d7SRichard Henderson 53291d3ed3d7SRichard Henderson if (!avail_VIS3(dc)) { 53301d3ed3d7SRichard Henderson return false; 53311d3ed3d7SRichard Henderson } 53321d3ed3d7SRichard Henderson if (gen_trap_ifnofpu(dc)) { 53331d3ed3d7SRichard Henderson return true; 53341d3ed3d7SRichard Henderson } 53351d3ed3d7SRichard Henderson 53361d3ed3d7SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 53371d3ed3d7SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 53381d3ed3d7SRichard Henderson gen_helper_flcmps(cpu_fcc[a->cc], src1, src2); 53391d3ed3d7SRichard Henderson return advance_pc(dc); 53401d3ed3d7SRichard Henderson } 53411d3ed3d7SRichard Henderson 53421d3ed3d7SRichard Henderson static bool trans_FLCMPd(DisasContext *dc, arg_FLCMPd *a) 53431d3ed3d7SRichard Henderson { 53441d3ed3d7SRichard Henderson TCGv_i64 src1, src2; 53451d3ed3d7SRichard Henderson 53461d3ed3d7SRichard Henderson if (!avail_VIS3(dc)) { 53471d3ed3d7SRichard Henderson return false; 53481d3ed3d7SRichard Henderson } 53491d3ed3d7SRichard Henderson if (gen_trap_ifnofpu(dc)) { 53501d3ed3d7SRichard Henderson return true; 53511d3ed3d7SRichard Henderson } 53521d3ed3d7SRichard Henderson 53531d3ed3d7SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 53541d3ed3d7SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 53551d3ed3d7SRichard Henderson gen_helper_flcmpd(cpu_fcc[a->cc], src1, src2); 53561d3ed3d7SRichard Henderson return advance_pc(dc); 53571d3ed3d7SRichard Henderson } 53581d3ed3d7SRichard Henderson 53596e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5360fcf5ef2aSThomas Huth { 53616e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 53626e61bc94SEmilio G. Cota int bound; 5363af00be49SEmilio G. Cota 5364af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 53656e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 53666e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 536777976769SPhilippe Mathieu-Daudé dc->def = &cpu_env(cs)->def; 53686e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 53696e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5370c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 53716e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5372c9b459aaSArtyom Tarasenko #endif 5373fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5374fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 53756e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5376c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 53776e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5378c9b459aaSArtyom Tarasenko #endif 5379fcf5ef2aSThomas Huth #endif 53806e61bc94SEmilio G. Cota /* 53816e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 53826e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 53836e61bc94SEmilio G. Cota */ 53846e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 53856e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5386af00be49SEmilio G. Cota } 5387fcf5ef2aSThomas Huth 53886e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 53896e61bc94SEmilio G. Cota { 53906e61bc94SEmilio G. Cota } 53916e61bc94SEmilio G. Cota 53926e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 53936e61bc94SEmilio G. Cota { 53946e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5395633c4283SRichard Henderson target_ulong npc = dc->npc; 53966e61bc94SEmilio G. Cota 5397633c4283SRichard Henderson if (npc & 3) { 5398633c4283SRichard Henderson switch (npc) { 5399633c4283SRichard Henderson case JUMP_PC: 5400fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5401633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5402633c4283SRichard Henderson break; 5403633c4283SRichard Henderson case DYNAMIC_PC: 5404633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5405633c4283SRichard Henderson npc = DYNAMIC_PC; 5406633c4283SRichard Henderson break; 5407633c4283SRichard Henderson default: 5408633c4283SRichard Henderson g_assert_not_reached(); 5409fcf5ef2aSThomas Huth } 54106e61bc94SEmilio G. Cota } 5411633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5412633c4283SRichard Henderson } 5413fcf5ef2aSThomas Huth 54146e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 54156e61bc94SEmilio G. Cota { 54166e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 54176e61bc94SEmilio G. Cota unsigned int insn; 5418fcf5ef2aSThomas Huth 541977976769SPhilippe Mathieu-Daudé insn = translator_ldl(cpu_env(cs), &dc->base, dc->pc); 5420af00be49SEmilio G. Cota dc->base.pc_next += 4; 5421878cc677SRichard Henderson 5422878cc677SRichard Henderson if (!decode(dc, insn)) { 5423ba9c09b4SRichard Henderson gen_exception(dc, TT_ILL_INSN); 5424878cc677SRichard Henderson } 5425fcf5ef2aSThomas Huth 5426af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 54276e61bc94SEmilio G. Cota return; 5428c5e6ccdfSEmilio G. Cota } 5429af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 54306e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5431af00be49SEmilio G. Cota } 54326e61bc94SEmilio G. Cota } 5433fcf5ef2aSThomas Huth 54346e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 54356e61bc94SEmilio G. Cota { 54366e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5437186e7890SRichard Henderson DisasDelayException *e, *e_next; 5438633c4283SRichard Henderson bool may_lookup; 54396e61bc94SEmilio G. Cota 544089527e3aSRichard Henderson finishing_insn(dc); 544189527e3aSRichard Henderson 544246bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 544346bb0137SMark Cave-Ayland case DISAS_NEXT: 544446bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5445633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5446fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5447fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5448633c4283SRichard Henderson break; 5449fcf5ef2aSThomas Huth } 5450633c4283SRichard Henderson 5451930f1865SRichard Henderson may_lookup = true; 5452633c4283SRichard Henderson if (dc->pc & 3) { 5453633c4283SRichard Henderson switch (dc->pc) { 5454633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5455633c4283SRichard Henderson break; 5456633c4283SRichard Henderson case DYNAMIC_PC: 5457633c4283SRichard Henderson may_lookup = false; 5458633c4283SRichard Henderson break; 5459633c4283SRichard Henderson default: 5460633c4283SRichard Henderson g_assert_not_reached(); 5461633c4283SRichard Henderson } 5462633c4283SRichard Henderson } else { 5463633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5464633c4283SRichard Henderson } 5465633c4283SRichard Henderson 5466930f1865SRichard Henderson if (dc->npc & 3) { 5467930f1865SRichard Henderson switch (dc->npc) { 5468930f1865SRichard Henderson case JUMP_PC: 5469930f1865SRichard Henderson gen_generic_branch(dc); 5470930f1865SRichard Henderson break; 5471930f1865SRichard Henderson case DYNAMIC_PC: 5472930f1865SRichard Henderson may_lookup = false; 5473930f1865SRichard Henderson break; 5474930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5475930f1865SRichard Henderson break; 5476930f1865SRichard Henderson default: 5477930f1865SRichard Henderson g_assert_not_reached(); 5478930f1865SRichard Henderson } 5479930f1865SRichard Henderson } else { 5480930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5481930f1865SRichard Henderson } 5482633c4283SRichard Henderson if (may_lookup) { 5483633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5484633c4283SRichard Henderson } else { 548507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5486fcf5ef2aSThomas Huth } 548746bb0137SMark Cave-Ayland break; 548846bb0137SMark Cave-Ayland 548946bb0137SMark Cave-Ayland case DISAS_NORETURN: 549046bb0137SMark Cave-Ayland break; 549146bb0137SMark Cave-Ayland 549246bb0137SMark Cave-Ayland case DISAS_EXIT: 549346bb0137SMark Cave-Ayland /* Exit TB */ 549446bb0137SMark Cave-Ayland save_state(dc); 549546bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 549646bb0137SMark Cave-Ayland break; 549746bb0137SMark Cave-Ayland 549846bb0137SMark Cave-Ayland default: 549946bb0137SMark Cave-Ayland g_assert_not_reached(); 5500fcf5ef2aSThomas Huth } 5501186e7890SRichard Henderson 5502186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5503186e7890SRichard Henderson gen_set_label(e->lab); 5504186e7890SRichard Henderson 5505186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5506186e7890SRichard Henderson if (e->npc % 4 == 0) { 5507186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5508186e7890SRichard Henderson } 5509186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5510186e7890SRichard Henderson 5511186e7890SRichard Henderson e_next = e->next; 5512186e7890SRichard Henderson g_free(e); 5513186e7890SRichard Henderson } 5514fcf5ef2aSThomas Huth } 55156e61bc94SEmilio G. Cota 55166e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 55176e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 55186e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 55196e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 55206e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 55216e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 55226e61bc94SEmilio G. Cota }; 55236e61bc94SEmilio G. Cota 5524597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 552532f0c394SAnton Johansson vaddr pc, void *host_pc) 55266e61bc94SEmilio G. Cota { 55276e61bc94SEmilio G. Cota DisasContext dc = {}; 55286e61bc94SEmilio G. Cota 5529306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5530fcf5ef2aSThomas Huth } 5531fcf5ef2aSThomas Huth 553255c3ceefSRichard Henderson void sparc_tcg_init(void) 5533fcf5ef2aSThomas Huth { 5534fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5535fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5536fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5537fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5538fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5539fcf5ef2aSThomas Huth }; 5540fcf5ef2aSThomas Huth 5541d8c5b92fSRichard Henderson static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5542d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 5543d8c5b92fSRichard Henderson { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5544d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc0" }, 5545d8c5b92fSRichard Henderson { &cpu_fcc[1], offsetof(CPUSPARCState, fcc[1]), "fcc1" }, 5546d8c5b92fSRichard Henderson { &cpu_fcc[2], offsetof(CPUSPARCState, fcc[2]), "fcc2" }, 5547d8c5b92fSRichard Henderson { &cpu_fcc[3], offsetof(CPUSPARCState, fcc[3]), "fcc3" }, 5548d8c5b92fSRichard Henderson #else 5549d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc" }, 5550d8c5b92fSRichard Henderson #endif 5551d8c5b92fSRichard Henderson }; 5552d8c5b92fSRichard Henderson 5553fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5554fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5555fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 55562a1905c7SRichard Henderson { &cpu_xcc_Z, offsetof(CPUSPARCState, xcc_Z), "xcc_Z" }, 55572a1905c7SRichard Henderson { &cpu_xcc_C, offsetof(CPUSPARCState, xcc_C), "xcc_C" }, 5558fcf5ef2aSThomas Huth #endif 55592a1905c7SRichard Henderson { &cpu_cc_N, offsetof(CPUSPARCState, cc_N), "cc_N" }, 55602a1905c7SRichard Henderson { &cpu_cc_V, offsetof(CPUSPARCState, cc_V), "cc_V" }, 55612a1905c7SRichard Henderson { &cpu_icc_Z, offsetof(CPUSPARCState, icc_Z), "icc_Z" }, 55622a1905c7SRichard Henderson { &cpu_icc_C, offsetof(CPUSPARCState, icc_C), "icc_C" }, 5563fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5564fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5565fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5566fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5567fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5568fcf5ef2aSThomas Huth }; 5569fcf5ef2aSThomas Huth 5570fcf5ef2aSThomas Huth unsigned int i; 5571fcf5ef2aSThomas Huth 5572ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5573fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5574fcf5ef2aSThomas Huth "regwptr"); 5575fcf5ef2aSThomas Huth 5576d8c5b92fSRichard Henderson for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5577d8c5b92fSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5578d8c5b92fSRichard Henderson } 5579d8c5b92fSRichard Henderson 5580fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5581ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5582fcf5ef2aSThomas Huth } 5583fcf5ef2aSThomas Huth 5584f764718dSRichard Henderson cpu_regs[0] = NULL; 5585fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5586ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5587fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5588fcf5ef2aSThomas Huth gregnames[i]); 5589fcf5ef2aSThomas Huth } 5590fcf5ef2aSThomas Huth 5591fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5592fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5593fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5594fcf5ef2aSThomas Huth gregnames[i]); 5595fcf5ef2aSThomas Huth } 5596fcf5ef2aSThomas Huth } 5597fcf5ef2aSThomas Huth 5598f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5599f36aaa53SRichard Henderson const TranslationBlock *tb, 5600f36aaa53SRichard Henderson const uint64_t *data) 5601fcf5ef2aSThomas Huth { 560277976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 5603fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5604fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5605fcf5ef2aSThomas Huth 5606fcf5ef2aSThomas Huth env->pc = pc; 5607fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5608fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5609fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5610fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5611fcf5ef2aSThomas Huth if (env->cond) { 5612fcf5ef2aSThomas Huth env->npc = npc & ~3; 5613fcf5ef2aSThomas Huth } else { 5614fcf5ef2aSThomas Huth env->npc = pc + 4; 5615fcf5ef2aSThomas Huth } 5616fcf5ef2aSThomas Huth } else { 5617fcf5ef2aSThomas Huth env->npc = npc; 5618fcf5ef2aSThomas Huth } 5619fcf5ef2aSThomas Huth } 5620