1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 29fcf5ef2aSThomas Huth 30fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 31fcf5ef2aSThomas Huth 32c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 33fcf5ef2aSThomas Huth #include "exec/log.h" 34fcf5ef2aSThomas Huth #include "asi.h" 35fcf5ef2aSThomas Huth 36d53106c9SRichard Henderson #define HELPER_H "helper.h" 37d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 38d53106c9SRichard Henderson #undef HELPER_H 39fcf5ef2aSThomas Huth 40fcf5ef2aSThomas Huth #define DYNAMIC_PC 1 /* dynamic pc value */ 41fcf5ef2aSThomas Huth #define JUMP_PC 2 /* dynamic pc value which takes only two values 42fcf5ef2aSThomas Huth according to jump_pc[T2] */ 43fcf5ef2aSThomas Huth 4446bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 4546bb0137SMark Cave-Ayland 46fcf5ef2aSThomas Huth /* global register indexes */ 47fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 48fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 49fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 50fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 51fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 52fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 53fcf5ef2aSThomas Huth static TCGv cpu_y; 54fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 55fcf5ef2aSThomas Huth static TCGv cpu_tbr; 56fcf5ef2aSThomas Huth #endif 57fcf5ef2aSThomas Huth static TCGv cpu_cond; 58fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 59fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 60fcf5ef2aSThomas Huth static TCGv cpu_gsr; 61fcf5ef2aSThomas Huth static TCGv cpu_tick_cmpr, cpu_stick_cmpr, cpu_hstick_cmpr; 62fcf5ef2aSThomas Huth static TCGv cpu_hintp, cpu_htba, cpu_hver, cpu_ssr, cpu_ver; 63fcf5ef2aSThomas Huth #else 64fcf5ef2aSThomas Huth static TCGv cpu_wim; 65fcf5ef2aSThomas Huth #endif 66fcf5ef2aSThomas Huth /* Floating point registers */ 67fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 68fcf5ef2aSThomas Huth 69fcf5ef2aSThomas Huth typedef struct DisasContext { 70af00be49SEmilio G. Cota DisasContextBase base; 71fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 72fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 73fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 74fcf5ef2aSThomas Huth int mem_idx; 75c9b459aaSArtyom Tarasenko bool fpu_enabled; 76c9b459aaSArtyom Tarasenko bool address_mask_32bit; 77c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 78c9b459aaSArtyom Tarasenko bool supervisor; 79c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 80c9b459aaSArtyom Tarasenko bool hypervisor; 81c9b459aaSArtyom Tarasenko #endif 82c9b459aaSArtyom Tarasenko #endif 83c9b459aaSArtyom Tarasenko 84fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 85fcf5ef2aSThomas Huth sparc_def_t *def; 86fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 87fcf5ef2aSThomas Huth int fprs_dirty; 88fcf5ef2aSThomas Huth int asi; 89fcf5ef2aSThomas Huth #endif 90fcf5ef2aSThomas Huth } DisasContext; 91fcf5ef2aSThomas Huth 92fcf5ef2aSThomas Huth typedef struct { 93fcf5ef2aSThomas Huth TCGCond cond; 94fcf5ef2aSThomas Huth bool is_bool; 95fcf5ef2aSThomas Huth TCGv c1, c2; 96fcf5ef2aSThomas Huth } DisasCompare; 97fcf5ef2aSThomas Huth 98fcf5ef2aSThomas Huth // This function uses non-native bit order 99fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 100fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 101fcf5ef2aSThomas Huth 102fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 103fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 104fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 105fcf5ef2aSThomas Huth 106fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 107fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 108fcf5ef2aSThomas Huth 109fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 110fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 111fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 112fcf5ef2aSThomas Huth #else 113fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 114fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 115fcf5ef2aSThomas Huth #endif 116fcf5ef2aSThomas Huth 117fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 118fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 119fcf5ef2aSThomas Huth 120fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 121fcf5ef2aSThomas Huth { 122fcf5ef2aSThomas Huth len = 32 - len; 123fcf5ef2aSThomas Huth return (x << len) >> len; 124fcf5ef2aSThomas Huth } 125fcf5ef2aSThomas Huth 126fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 127fcf5ef2aSThomas Huth 128*0c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 129fcf5ef2aSThomas Huth { 130fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 131fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 132fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 133fcf5ef2aSThomas Huth we can avoid setting it again. */ 134fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 135fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 136fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 137fcf5ef2aSThomas Huth } 138fcf5ef2aSThomas Huth #endif 139fcf5ef2aSThomas Huth } 140fcf5ef2aSThomas Huth 141fcf5ef2aSThomas Huth /* floating point registers moves */ 142fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 143fcf5ef2aSThomas Huth { 14436ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 145dc41aa7dSRichard Henderson if (src & 1) { 146dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 147dc41aa7dSRichard Henderson } else { 148dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 149fcf5ef2aSThomas Huth } 150dc41aa7dSRichard Henderson return ret; 151fcf5ef2aSThomas Huth } 152fcf5ef2aSThomas Huth 153fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 154fcf5ef2aSThomas Huth { 1558e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 1568e7bbc75SRichard Henderson 1578e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 158fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 159fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 160fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 161fcf5ef2aSThomas Huth } 162fcf5ef2aSThomas Huth 163fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 164fcf5ef2aSThomas Huth { 16536ab4623SRichard Henderson return tcg_temp_new_i32(); 166fcf5ef2aSThomas Huth } 167fcf5ef2aSThomas Huth 168fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 169fcf5ef2aSThomas Huth { 170fcf5ef2aSThomas Huth src = DFPREG(src); 171fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 172fcf5ef2aSThomas Huth } 173fcf5ef2aSThomas Huth 174fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 175fcf5ef2aSThomas Huth { 176fcf5ef2aSThomas Huth dst = DFPREG(dst); 177fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 178fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 179fcf5ef2aSThomas Huth } 180fcf5ef2aSThomas Huth 181fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 182fcf5ef2aSThomas Huth { 183fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 184fcf5ef2aSThomas Huth } 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 187fcf5ef2aSThomas Huth { 188fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 189fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 190fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 191fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 192fcf5ef2aSThomas Huth } 193fcf5ef2aSThomas Huth 194fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 195fcf5ef2aSThomas Huth { 196fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src / 2], cpu_env, offsetof(CPUSPARCState, qt1) + 197fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 198fcf5ef2aSThomas Huth tcg_gen_st_i64(cpu_fpr[src/2 + 1], cpu_env, offsetof(CPUSPARCState, qt1) + 199fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 200fcf5ef2aSThomas Huth } 201fcf5ef2aSThomas Huth 202fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 203fcf5ef2aSThomas Huth { 204fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst / 2], cpu_env, offsetof(CPUSPARCState, qt0) + 205fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 206fcf5ef2aSThomas Huth tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], cpu_env, offsetof(CPUSPARCState, qt0) + 207fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 208fcf5ef2aSThomas Huth } 209fcf5ef2aSThomas Huth 210fcf5ef2aSThomas Huth static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, 211fcf5ef2aSThomas Huth TCGv_i64 v1, TCGv_i64 v2) 212fcf5ef2aSThomas Huth { 213fcf5ef2aSThomas Huth dst = QFPREG(dst); 214fcf5ef2aSThomas Huth 215fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v1); 216fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2 + 1], v2); 217fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 218fcf5ef2aSThomas Huth } 219fcf5ef2aSThomas Huth 220fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 221fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q0(DisasContext *dc, unsigned int src) 222fcf5ef2aSThomas Huth { 223fcf5ef2aSThomas Huth src = QFPREG(src); 224fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 225fcf5ef2aSThomas Huth } 226fcf5ef2aSThomas Huth 227fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_Q1(DisasContext *dc, unsigned int src) 228fcf5ef2aSThomas Huth { 229fcf5ef2aSThomas Huth src = QFPREG(src); 230fcf5ef2aSThomas Huth return cpu_fpr[src / 2 + 1]; 231fcf5ef2aSThomas Huth } 232fcf5ef2aSThomas Huth 233fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 234fcf5ef2aSThomas Huth { 235fcf5ef2aSThomas Huth rd = QFPREG(rd); 236fcf5ef2aSThomas Huth rs = QFPREG(rs); 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 239fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 240fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 241fcf5ef2aSThomas Huth } 242fcf5ef2aSThomas Huth #endif 243fcf5ef2aSThomas Huth 244fcf5ef2aSThomas Huth /* moves */ 245fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 246fcf5ef2aSThomas Huth #define supervisor(dc) 0 247fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 248fcf5ef2aSThomas Huth #define hypervisor(dc) 0 249fcf5ef2aSThomas Huth #endif 250fcf5ef2aSThomas Huth #else 251fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 252c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 253c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 254fcf5ef2aSThomas Huth #else 255c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 256fcf5ef2aSThomas Huth #endif 257fcf5ef2aSThomas Huth #endif 258fcf5ef2aSThomas Huth 259fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 260fcf5ef2aSThomas Huth #ifndef TARGET_ABI32 261fcf5ef2aSThomas Huth #define AM_CHECK(dc) ((dc)->address_mask_32bit) 262fcf5ef2aSThomas Huth #else 263fcf5ef2aSThomas Huth #define AM_CHECK(dc) (1) 264fcf5ef2aSThomas Huth #endif 265fcf5ef2aSThomas Huth #endif 266fcf5ef2aSThomas Huth 267*0c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 268fcf5ef2aSThomas Huth { 269fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 270fcf5ef2aSThomas Huth if (AM_CHECK(dc)) 271fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 272fcf5ef2aSThomas Huth #endif 273fcf5ef2aSThomas Huth } 274fcf5ef2aSThomas Huth 275*0c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 276fcf5ef2aSThomas Huth { 277fcf5ef2aSThomas Huth if (reg > 0) { 278fcf5ef2aSThomas Huth assert(reg < 32); 279fcf5ef2aSThomas Huth return cpu_regs[reg]; 280fcf5ef2aSThomas Huth } else { 28152123f14SRichard Henderson TCGv t = tcg_temp_new(); 282fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 283fcf5ef2aSThomas Huth return t; 284fcf5ef2aSThomas Huth } 285fcf5ef2aSThomas Huth } 286fcf5ef2aSThomas Huth 287*0c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 288fcf5ef2aSThomas Huth { 289fcf5ef2aSThomas Huth if (reg > 0) { 290fcf5ef2aSThomas Huth assert(reg < 32); 291fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 292fcf5ef2aSThomas Huth } 293fcf5ef2aSThomas Huth } 294fcf5ef2aSThomas Huth 295*0c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 296fcf5ef2aSThomas Huth { 297fcf5ef2aSThomas Huth if (reg > 0) { 298fcf5ef2aSThomas Huth assert(reg < 32); 299fcf5ef2aSThomas Huth return cpu_regs[reg]; 300fcf5ef2aSThomas Huth } else { 30152123f14SRichard Henderson return tcg_temp_new(); 302fcf5ef2aSThomas Huth } 303fcf5ef2aSThomas Huth } 304fcf5ef2aSThomas Huth 3055645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 306fcf5ef2aSThomas Huth { 3075645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3085645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 309fcf5ef2aSThomas Huth } 310fcf5ef2aSThomas Huth 3115645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 312fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 313fcf5ef2aSThomas Huth { 314fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 315fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 316fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 317fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 318fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 31907ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 320fcf5ef2aSThomas Huth } else { 321f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 322fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 323fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 324f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 325fcf5ef2aSThomas Huth } 326fcf5ef2aSThomas Huth } 327fcf5ef2aSThomas Huth 328fcf5ef2aSThomas Huth // XXX suboptimal 329*0c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 330fcf5ef2aSThomas Huth { 331fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3320b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 333fcf5ef2aSThomas Huth } 334fcf5ef2aSThomas Huth 335*0c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 336fcf5ef2aSThomas Huth { 337fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3380b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 339fcf5ef2aSThomas Huth } 340fcf5ef2aSThomas Huth 341*0c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 342fcf5ef2aSThomas Huth { 343fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3440b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 345fcf5ef2aSThomas Huth } 346fcf5ef2aSThomas Huth 347*0c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 348fcf5ef2aSThomas Huth { 349fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3500b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 351fcf5ef2aSThomas Huth } 352fcf5ef2aSThomas Huth 353*0c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 354fcf5ef2aSThomas Huth { 355fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 356fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 357fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 358fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 359fcf5ef2aSThomas Huth } 360fcf5ef2aSThomas Huth 361fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 362fcf5ef2aSThomas Huth { 363fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 364fcf5ef2aSThomas Huth 365fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 366fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 367fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 368fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 369fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 370fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 371fcf5ef2aSThomas Huth #else 372fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 373fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 374fcf5ef2aSThomas Huth #endif 375fcf5ef2aSThomas Huth 376fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 377fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 378fcf5ef2aSThomas Huth 379fcf5ef2aSThomas Huth return carry_32; 380fcf5ef2aSThomas Huth } 381fcf5ef2aSThomas Huth 382fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 383fcf5ef2aSThomas Huth { 384fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 385fcf5ef2aSThomas Huth 386fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 387fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 388fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 389fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 390fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 391fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 392fcf5ef2aSThomas Huth #else 393fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 394fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 395fcf5ef2aSThomas Huth #endif 396fcf5ef2aSThomas Huth 397fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 398fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 399fcf5ef2aSThomas Huth 400fcf5ef2aSThomas Huth return carry_32; 401fcf5ef2aSThomas Huth } 402fcf5ef2aSThomas Huth 403fcf5ef2aSThomas Huth static void gen_op_addx_int(DisasContext *dc, TCGv dst, TCGv src1, 404fcf5ef2aSThomas Huth TCGv src2, int update_cc) 405fcf5ef2aSThomas Huth { 406fcf5ef2aSThomas Huth TCGv_i32 carry_32; 407fcf5ef2aSThomas Huth TCGv carry; 408fcf5ef2aSThomas Huth 409fcf5ef2aSThomas Huth switch (dc->cc_op) { 410fcf5ef2aSThomas Huth case CC_OP_DIV: 411fcf5ef2aSThomas Huth case CC_OP_LOGIC: 412fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain ADD. */ 413fcf5ef2aSThomas Huth if (update_cc) { 414fcf5ef2aSThomas Huth gen_op_add_cc(dst, src1, src2); 415fcf5ef2aSThomas Huth } else { 416fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 417fcf5ef2aSThomas Huth } 418fcf5ef2aSThomas Huth return; 419fcf5ef2aSThomas Huth 420fcf5ef2aSThomas Huth case CC_OP_ADD: 421fcf5ef2aSThomas Huth case CC_OP_TADD: 422fcf5ef2aSThomas Huth case CC_OP_TADDTV: 423fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 424fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 425fcf5ef2aSThomas Huth an ADD2 opcode. We discard the low part of the output. 426fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 427fcf5ef2aSThomas Huth generated the carry in the first place. */ 428fcf5ef2aSThomas Huth carry = tcg_temp_new(); 429fcf5ef2aSThomas Huth tcg_gen_add2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 430fcf5ef2aSThomas Huth goto add_done; 431fcf5ef2aSThomas Huth } 432fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 433fcf5ef2aSThomas Huth break; 434fcf5ef2aSThomas Huth 435fcf5ef2aSThomas Huth case CC_OP_SUB: 436fcf5ef2aSThomas Huth case CC_OP_TSUB: 437fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 438fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 439fcf5ef2aSThomas Huth break; 440fcf5ef2aSThomas Huth 441fcf5ef2aSThomas Huth default: 442fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 443fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 444fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 445fcf5ef2aSThomas Huth break; 446fcf5ef2aSThomas Huth } 447fcf5ef2aSThomas Huth 448fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 449fcf5ef2aSThomas Huth carry = tcg_temp_new(); 450fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 451fcf5ef2aSThomas Huth #else 452fcf5ef2aSThomas Huth carry = carry_32; 453fcf5ef2aSThomas Huth #endif 454fcf5ef2aSThomas Huth 455fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 456fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, dst, carry); 457fcf5ef2aSThomas Huth 458fcf5ef2aSThomas Huth add_done: 459fcf5ef2aSThomas Huth if (update_cc) { 460fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 461fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 462fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 463fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADDX); 464fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADDX; 465fcf5ef2aSThomas Huth } 466fcf5ef2aSThomas Huth } 467fcf5ef2aSThomas Huth 468*0c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 469fcf5ef2aSThomas Huth { 470fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 471fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 472fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 473fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 474fcf5ef2aSThomas Huth } 475fcf5ef2aSThomas Huth 476fcf5ef2aSThomas Huth static void gen_op_subx_int(DisasContext *dc, TCGv dst, TCGv src1, 477fcf5ef2aSThomas Huth TCGv src2, int update_cc) 478fcf5ef2aSThomas Huth { 479fcf5ef2aSThomas Huth TCGv_i32 carry_32; 480fcf5ef2aSThomas Huth TCGv carry; 481fcf5ef2aSThomas Huth 482fcf5ef2aSThomas Huth switch (dc->cc_op) { 483fcf5ef2aSThomas Huth case CC_OP_DIV: 484fcf5ef2aSThomas Huth case CC_OP_LOGIC: 485fcf5ef2aSThomas Huth /* Carry is known to be zero. Fall back to plain SUB. */ 486fcf5ef2aSThomas Huth if (update_cc) { 487fcf5ef2aSThomas Huth gen_op_sub_cc(dst, src1, src2); 488fcf5ef2aSThomas Huth } else { 489fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 490fcf5ef2aSThomas Huth } 491fcf5ef2aSThomas Huth return; 492fcf5ef2aSThomas Huth 493fcf5ef2aSThomas Huth case CC_OP_ADD: 494fcf5ef2aSThomas Huth case CC_OP_TADD: 495fcf5ef2aSThomas Huth case CC_OP_TADDTV: 496fcf5ef2aSThomas Huth carry_32 = gen_add32_carry32(); 497fcf5ef2aSThomas Huth break; 498fcf5ef2aSThomas Huth 499fcf5ef2aSThomas Huth case CC_OP_SUB: 500fcf5ef2aSThomas Huth case CC_OP_TSUB: 501fcf5ef2aSThomas Huth case CC_OP_TSUBTV: 502fcf5ef2aSThomas Huth if (TARGET_LONG_BITS == 32) { 503fcf5ef2aSThomas Huth /* We can re-use the host's hardware carry generation by using 504fcf5ef2aSThomas Huth a SUB2 opcode. We discard the low part of the output. 505fcf5ef2aSThomas Huth Ideally we'd combine this operation with the add that 506fcf5ef2aSThomas Huth generated the carry in the first place. */ 507fcf5ef2aSThomas Huth carry = tcg_temp_new(); 508fcf5ef2aSThomas Huth tcg_gen_sub2_tl(carry, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 509fcf5ef2aSThomas Huth goto sub_done; 510fcf5ef2aSThomas Huth } 511fcf5ef2aSThomas Huth carry_32 = gen_sub32_carry32(); 512fcf5ef2aSThomas Huth break; 513fcf5ef2aSThomas Huth 514fcf5ef2aSThomas Huth default: 515fcf5ef2aSThomas Huth /* We need external help to produce the carry. */ 516fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 517fcf5ef2aSThomas Huth gen_helper_compute_C_icc(carry_32, cpu_env); 518fcf5ef2aSThomas Huth break; 519fcf5ef2aSThomas Huth } 520fcf5ef2aSThomas Huth 521fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 522fcf5ef2aSThomas Huth carry = tcg_temp_new(); 523fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 524fcf5ef2aSThomas Huth #else 525fcf5ef2aSThomas Huth carry = carry_32; 526fcf5ef2aSThomas Huth #endif 527fcf5ef2aSThomas Huth 528fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 529fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 530fcf5ef2aSThomas Huth 531fcf5ef2aSThomas Huth sub_done: 532fcf5ef2aSThomas Huth if (update_cc) { 533fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 534fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 535fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, dst); 536fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUBX); 537fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUBX; 538fcf5ef2aSThomas Huth } 539fcf5ef2aSThomas Huth } 540fcf5ef2aSThomas Huth 541*0c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 542fcf5ef2aSThomas Huth { 543fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 544fcf5ef2aSThomas Huth 545fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 546fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 547fcf5ef2aSThomas Huth 548fcf5ef2aSThomas Huth /* old op: 549fcf5ef2aSThomas Huth if (!(env->y & 1)) 550fcf5ef2aSThomas Huth T1 = 0; 551fcf5ef2aSThomas Huth */ 55200ab7e61SRichard Henderson zero = tcg_constant_tl(0); 553fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 554fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 555fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 556fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 557fcf5ef2aSThomas Huth zero, cpu_cc_src2); 558fcf5ef2aSThomas Huth 559fcf5ef2aSThomas Huth // b2 = T0 & 1; 560fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 5610b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 56208d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 563fcf5ef2aSThomas Huth 564fcf5ef2aSThomas Huth // b1 = N ^ V; 565fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 566fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 567fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 568fcf5ef2aSThomas Huth 569fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 570fcf5ef2aSThomas Huth // src1 = T0; 571fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 572fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 573fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 574fcf5ef2aSThomas Huth 575fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 576fcf5ef2aSThomas Huth 577fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 578fcf5ef2aSThomas Huth } 579fcf5ef2aSThomas Huth 580*0c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 581fcf5ef2aSThomas Huth { 582fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 583fcf5ef2aSThomas Huth if (sign_ext) { 584fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 585fcf5ef2aSThomas Huth } else { 586fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 587fcf5ef2aSThomas Huth } 588fcf5ef2aSThomas Huth #else 589fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 590fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 591fcf5ef2aSThomas Huth 592fcf5ef2aSThomas Huth if (sign_ext) { 593fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 594fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 595fcf5ef2aSThomas Huth } else { 596fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 597fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 598fcf5ef2aSThomas Huth } 599fcf5ef2aSThomas Huth 600fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 601fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 602fcf5ef2aSThomas Huth #endif 603fcf5ef2aSThomas Huth } 604fcf5ef2aSThomas Huth 605*0c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 606fcf5ef2aSThomas Huth { 607fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 608fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 609fcf5ef2aSThomas Huth } 610fcf5ef2aSThomas Huth 611*0c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 612fcf5ef2aSThomas Huth { 613fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 614fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 615fcf5ef2aSThomas Huth } 616fcf5ef2aSThomas Huth 617fcf5ef2aSThomas Huth // 1 618*0c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 619fcf5ef2aSThomas Huth { 620fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 621fcf5ef2aSThomas Huth } 622fcf5ef2aSThomas Huth 623fcf5ef2aSThomas Huth // Z 624*0c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 625fcf5ef2aSThomas Huth { 626fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 627fcf5ef2aSThomas Huth } 628fcf5ef2aSThomas Huth 629fcf5ef2aSThomas Huth // Z | (N ^ V) 630*0c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 631fcf5ef2aSThomas Huth { 632fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 633fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 634fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 635fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 636fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 637fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 638fcf5ef2aSThomas Huth } 639fcf5ef2aSThomas Huth 640fcf5ef2aSThomas Huth // N ^ V 641*0c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 642fcf5ef2aSThomas Huth { 643fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 644fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 645fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 646fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 647fcf5ef2aSThomas Huth } 648fcf5ef2aSThomas Huth 649fcf5ef2aSThomas Huth // C | Z 650*0c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 651fcf5ef2aSThomas Huth { 652fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 653fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 654fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 655fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 656fcf5ef2aSThomas Huth } 657fcf5ef2aSThomas Huth 658fcf5ef2aSThomas Huth // C 659*0c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 660fcf5ef2aSThomas Huth { 661fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 662fcf5ef2aSThomas Huth } 663fcf5ef2aSThomas Huth 664fcf5ef2aSThomas Huth // V 665*0c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 666fcf5ef2aSThomas Huth { 667fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 668fcf5ef2aSThomas Huth } 669fcf5ef2aSThomas Huth 670fcf5ef2aSThomas Huth // 0 671*0c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 672fcf5ef2aSThomas Huth { 673fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 674fcf5ef2aSThomas Huth } 675fcf5ef2aSThomas Huth 676fcf5ef2aSThomas Huth // N 677*0c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 678fcf5ef2aSThomas Huth { 679fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 680fcf5ef2aSThomas Huth } 681fcf5ef2aSThomas Huth 682fcf5ef2aSThomas Huth // !Z 683*0c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 684fcf5ef2aSThomas Huth { 685fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 686fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 687fcf5ef2aSThomas Huth } 688fcf5ef2aSThomas Huth 689fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 690*0c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 691fcf5ef2aSThomas Huth { 692fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 693fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 694fcf5ef2aSThomas Huth } 695fcf5ef2aSThomas Huth 696fcf5ef2aSThomas Huth // !(N ^ V) 697*0c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 698fcf5ef2aSThomas Huth { 699fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 700fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 701fcf5ef2aSThomas Huth } 702fcf5ef2aSThomas Huth 703fcf5ef2aSThomas Huth // !(C | Z) 704*0c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 705fcf5ef2aSThomas Huth { 706fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 707fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 708fcf5ef2aSThomas Huth } 709fcf5ef2aSThomas Huth 710fcf5ef2aSThomas Huth // !C 711*0c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 712fcf5ef2aSThomas Huth { 713fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 714fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 715fcf5ef2aSThomas Huth } 716fcf5ef2aSThomas Huth 717fcf5ef2aSThomas Huth // !N 718*0c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 719fcf5ef2aSThomas Huth { 720fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 721fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 722fcf5ef2aSThomas Huth } 723fcf5ef2aSThomas Huth 724fcf5ef2aSThomas Huth // !V 725*0c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 726fcf5ef2aSThomas Huth { 727fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 728fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 729fcf5ef2aSThomas Huth } 730fcf5ef2aSThomas Huth 731fcf5ef2aSThomas Huth /* 732fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 733fcf5ef2aSThomas Huth 0 = 734fcf5ef2aSThomas Huth 1 < 735fcf5ef2aSThomas Huth 2 > 736fcf5ef2aSThomas Huth 3 unordered 737fcf5ef2aSThomas Huth */ 738*0c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 739fcf5ef2aSThomas Huth unsigned int fcc_offset) 740fcf5ef2aSThomas Huth { 741fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 742fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 743fcf5ef2aSThomas Huth } 744fcf5ef2aSThomas Huth 745*0c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 746fcf5ef2aSThomas Huth { 747fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 748fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 749fcf5ef2aSThomas Huth } 750fcf5ef2aSThomas Huth 751fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 752*0c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 753fcf5ef2aSThomas Huth { 754fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 755fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 756fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 757fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 758fcf5ef2aSThomas Huth } 759fcf5ef2aSThomas Huth 760fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 761*0c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 762fcf5ef2aSThomas Huth { 763fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 764fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 765fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 766fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 767fcf5ef2aSThomas Huth } 768fcf5ef2aSThomas Huth 769fcf5ef2aSThomas Huth // 1 or 3: FCC0 770*0c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 771fcf5ef2aSThomas Huth { 772fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 773fcf5ef2aSThomas Huth } 774fcf5ef2aSThomas Huth 775fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 776*0c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 777fcf5ef2aSThomas Huth { 778fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 779fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 780fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 781fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 782fcf5ef2aSThomas Huth } 783fcf5ef2aSThomas Huth 784fcf5ef2aSThomas Huth // 2 or 3: FCC1 785*0c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 786fcf5ef2aSThomas Huth { 787fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 788fcf5ef2aSThomas Huth } 789fcf5ef2aSThomas Huth 790fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 791*0c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 792fcf5ef2aSThomas Huth { 793fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 794fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 795fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 796fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 797fcf5ef2aSThomas Huth } 798fcf5ef2aSThomas Huth 799fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 800*0c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 801fcf5ef2aSThomas Huth { 802fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 803fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 804fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 805fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth 808fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 809*0c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 810fcf5ef2aSThomas Huth { 811fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 812fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 813fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 814fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 815fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 816fcf5ef2aSThomas Huth } 817fcf5ef2aSThomas Huth 818fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 819*0c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 820fcf5ef2aSThomas Huth { 821fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 822fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 823fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 824fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 825fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 826fcf5ef2aSThomas Huth } 827fcf5ef2aSThomas Huth 828fcf5ef2aSThomas Huth // 0 or 2: !FCC0 829*0c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 830fcf5ef2aSThomas Huth { 831fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 832fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 833fcf5ef2aSThomas Huth } 834fcf5ef2aSThomas Huth 835fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 836*0c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 837fcf5ef2aSThomas Huth { 838fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 839fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 840fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 841fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 842fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 843fcf5ef2aSThomas Huth } 844fcf5ef2aSThomas Huth 845fcf5ef2aSThomas Huth // 0 or 1: !FCC1 846*0c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 847fcf5ef2aSThomas Huth { 848fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 849fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 850fcf5ef2aSThomas Huth } 851fcf5ef2aSThomas Huth 852fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 853*0c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 854fcf5ef2aSThomas Huth { 855fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 856fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 857fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 858fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 859fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 860fcf5ef2aSThomas Huth } 861fcf5ef2aSThomas Huth 862fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 863*0c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 864fcf5ef2aSThomas Huth { 865fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 866fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 867fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 868fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 869fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 870fcf5ef2aSThomas Huth } 871fcf5ef2aSThomas Huth 872*0c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 873fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 874fcf5ef2aSThomas Huth { 875fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 876fcf5ef2aSThomas Huth 877fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 878fcf5ef2aSThomas Huth 879fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 880fcf5ef2aSThomas Huth 881fcf5ef2aSThomas Huth gen_set_label(l1); 882fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 883fcf5ef2aSThomas Huth } 884fcf5ef2aSThomas Huth 885fcf5ef2aSThomas Huth static void gen_branch_a(DisasContext *dc, target_ulong pc1) 886fcf5ef2aSThomas Huth { 887fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 888fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 889fcf5ef2aSThomas Huth 890fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cond, 0, l1); 891fcf5ef2aSThomas Huth 892fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, npc, pc1); 893fcf5ef2aSThomas Huth 894fcf5ef2aSThomas Huth gen_set_label(l1); 895fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, npc + 4, npc + 8); 896fcf5ef2aSThomas Huth 897af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 898fcf5ef2aSThomas Huth } 899fcf5ef2aSThomas Huth 900fcf5ef2aSThomas Huth static void gen_branch_n(DisasContext *dc, target_ulong pc1) 901fcf5ef2aSThomas Huth { 902fcf5ef2aSThomas Huth target_ulong npc = dc->npc; 903fcf5ef2aSThomas Huth 904fcf5ef2aSThomas Huth if (likely(npc != DYNAMIC_PC)) { 905fcf5ef2aSThomas Huth dc->pc = npc; 906fcf5ef2aSThomas Huth dc->jump_pc[0] = pc1; 907fcf5ef2aSThomas Huth dc->jump_pc[1] = npc + 4; 908fcf5ef2aSThomas Huth dc->npc = JUMP_PC; 909fcf5ef2aSThomas Huth } else { 910fcf5ef2aSThomas Huth TCGv t, z; 911fcf5ef2aSThomas Huth 912fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 913fcf5ef2aSThomas Huth 914fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 91500ab7e61SRichard Henderson t = tcg_constant_tl(pc1); 91600ab7e61SRichard Henderson z = tcg_constant_tl(0); 917fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, z, t, cpu_npc); 918fcf5ef2aSThomas Huth 919fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 920fcf5ef2aSThomas Huth } 921fcf5ef2aSThomas Huth } 922fcf5ef2aSThomas Huth 923*0c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 924fcf5ef2aSThomas Huth { 92500ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 92600ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 92700ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 928fcf5ef2aSThomas Huth 929fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 930fcf5ef2aSThomas Huth } 931fcf5ef2aSThomas Huth 932fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 933fcf5ef2aSThomas Huth have been set for a jump */ 934*0c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 935fcf5ef2aSThomas Huth { 936fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 937fcf5ef2aSThomas Huth gen_generic_branch(dc); 938fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 939fcf5ef2aSThomas Huth } 940fcf5ef2aSThomas Huth } 941fcf5ef2aSThomas Huth 942*0c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 943fcf5ef2aSThomas Huth { 944fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 945fcf5ef2aSThomas Huth gen_generic_branch(dc); 946fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 947fcf5ef2aSThomas Huth } else if (dc->npc != DYNAMIC_PC) { 948fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 949fcf5ef2aSThomas Huth } 950fcf5ef2aSThomas Huth } 951fcf5ef2aSThomas Huth 952*0c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 953fcf5ef2aSThomas Huth { 954fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 955fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 956fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 957fcf5ef2aSThomas Huth } 958fcf5ef2aSThomas Huth } 959fcf5ef2aSThomas Huth 960*0c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 961fcf5ef2aSThomas Huth { 962fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 963fcf5ef2aSThomas Huth save_npc(dc); 964fcf5ef2aSThomas Huth } 965fcf5ef2aSThomas Huth 966fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 967fcf5ef2aSThomas Huth { 968fcf5ef2aSThomas Huth save_state(dc); 96900ab7e61SRichard Henderson gen_helper_raise_exception(cpu_env, tcg_constant_i32(which)); 970af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 971fcf5ef2aSThomas Huth } 972fcf5ef2aSThomas Huth 973fcf5ef2aSThomas Huth static void gen_check_align(TCGv addr, int mask) 974fcf5ef2aSThomas Huth { 97500ab7e61SRichard Henderson gen_helper_check_align(cpu_env, addr, tcg_constant_i32(mask)); 976fcf5ef2aSThomas Huth } 977fcf5ef2aSThomas Huth 978*0c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 979fcf5ef2aSThomas Huth { 980fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 981fcf5ef2aSThomas Huth gen_generic_branch(dc); 982fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 983fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 984fcf5ef2aSThomas Huth } else if (dc->npc == DYNAMIC_PC) { 985fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 986fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 987fcf5ef2aSThomas Huth } else { 988fcf5ef2aSThomas Huth dc->pc = dc->npc; 989fcf5ef2aSThomas Huth } 990fcf5ef2aSThomas Huth } 991fcf5ef2aSThomas Huth 992*0c2e96c1SRichard Henderson static void gen_op_next_insn(void) 993fcf5ef2aSThomas Huth { 994fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 995fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 996fcf5ef2aSThomas Huth } 997fcf5ef2aSThomas Huth 998fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 999fcf5ef2aSThomas Huth DisasContext *dc) 1000fcf5ef2aSThomas Huth { 1001fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1002fcf5ef2aSThomas Huth TCG_COND_NEVER, 1003fcf5ef2aSThomas Huth TCG_COND_EQ, 1004fcf5ef2aSThomas Huth TCG_COND_LE, 1005fcf5ef2aSThomas Huth TCG_COND_LT, 1006fcf5ef2aSThomas Huth TCG_COND_LEU, 1007fcf5ef2aSThomas Huth TCG_COND_LTU, 1008fcf5ef2aSThomas Huth -1, /* neg */ 1009fcf5ef2aSThomas Huth -1, /* overflow */ 1010fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1011fcf5ef2aSThomas Huth TCG_COND_NE, 1012fcf5ef2aSThomas Huth TCG_COND_GT, 1013fcf5ef2aSThomas Huth TCG_COND_GE, 1014fcf5ef2aSThomas Huth TCG_COND_GTU, 1015fcf5ef2aSThomas Huth TCG_COND_GEU, 1016fcf5ef2aSThomas Huth -1, /* pos */ 1017fcf5ef2aSThomas Huth -1, /* no overflow */ 1018fcf5ef2aSThomas Huth }; 1019fcf5ef2aSThomas Huth 1020fcf5ef2aSThomas Huth static int logic_cond[16] = { 1021fcf5ef2aSThomas Huth TCG_COND_NEVER, 1022fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1023fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1024fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1025fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1026fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1027fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1028fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1029fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1030fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1031fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1032fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1033fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1034fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1035fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1036fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1037fcf5ef2aSThomas Huth }; 1038fcf5ef2aSThomas Huth 1039fcf5ef2aSThomas Huth TCGv_i32 r_src; 1040fcf5ef2aSThomas Huth TCGv r_dst; 1041fcf5ef2aSThomas Huth 1042fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1043fcf5ef2aSThomas Huth if (xcc) { 1044fcf5ef2aSThomas Huth r_src = cpu_xcc; 1045fcf5ef2aSThomas Huth } else { 1046fcf5ef2aSThomas Huth r_src = cpu_psr; 1047fcf5ef2aSThomas Huth } 1048fcf5ef2aSThomas Huth #else 1049fcf5ef2aSThomas Huth r_src = cpu_psr; 1050fcf5ef2aSThomas Huth #endif 1051fcf5ef2aSThomas Huth 1052fcf5ef2aSThomas Huth switch (dc->cc_op) { 1053fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1054fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1055fcf5ef2aSThomas Huth do_compare_dst_0: 1056fcf5ef2aSThomas Huth cmp->is_bool = false; 105700ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1058fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1059fcf5ef2aSThomas Huth if (!xcc) { 1060fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1061fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1062fcf5ef2aSThomas Huth break; 1063fcf5ef2aSThomas Huth } 1064fcf5ef2aSThomas Huth #endif 1065fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1066fcf5ef2aSThomas Huth break; 1067fcf5ef2aSThomas Huth 1068fcf5ef2aSThomas Huth case CC_OP_SUB: 1069fcf5ef2aSThomas Huth switch (cond) { 1070fcf5ef2aSThomas Huth case 6: /* neg */ 1071fcf5ef2aSThomas Huth case 14: /* pos */ 1072fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1073fcf5ef2aSThomas Huth goto do_compare_dst_0; 1074fcf5ef2aSThomas Huth 1075fcf5ef2aSThomas Huth case 7: /* overflow */ 1076fcf5ef2aSThomas Huth case 15: /* !overflow */ 1077fcf5ef2aSThomas Huth goto do_dynamic; 1078fcf5ef2aSThomas Huth 1079fcf5ef2aSThomas Huth default: 1080fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1081fcf5ef2aSThomas Huth cmp->is_bool = false; 1082fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1083fcf5ef2aSThomas Huth if (!xcc) { 1084fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1085fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1086fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1087fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1088fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1089fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1090fcf5ef2aSThomas Huth break; 1091fcf5ef2aSThomas Huth } 1092fcf5ef2aSThomas Huth #endif 1093fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1094fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1095fcf5ef2aSThomas Huth break; 1096fcf5ef2aSThomas Huth } 1097fcf5ef2aSThomas Huth break; 1098fcf5ef2aSThomas Huth 1099fcf5ef2aSThomas Huth default: 1100fcf5ef2aSThomas Huth do_dynamic: 1101fcf5ef2aSThomas Huth gen_helper_compute_psr(cpu_env); 1102fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1103fcf5ef2aSThomas Huth /* FALLTHRU */ 1104fcf5ef2aSThomas Huth 1105fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1106fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1107fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1108fcf5ef2aSThomas Huth cmp->is_bool = true; 1109fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 111000ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1111fcf5ef2aSThomas Huth 1112fcf5ef2aSThomas Huth switch (cond) { 1113fcf5ef2aSThomas Huth case 0x0: 1114fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1115fcf5ef2aSThomas Huth break; 1116fcf5ef2aSThomas Huth case 0x1: 1117fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1118fcf5ef2aSThomas Huth break; 1119fcf5ef2aSThomas Huth case 0x2: 1120fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1121fcf5ef2aSThomas Huth break; 1122fcf5ef2aSThomas Huth case 0x3: 1123fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1124fcf5ef2aSThomas Huth break; 1125fcf5ef2aSThomas Huth case 0x4: 1126fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1127fcf5ef2aSThomas Huth break; 1128fcf5ef2aSThomas Huth case 0x5: 1129fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1130fcf5ef2aSThomas Huth break; 1131fcf5ef2aSThomas Huth case 0x6: 1132fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1133fcf5ef2aSThomas Huth break; 1134fcf5ef2aSThomas Huth case 0x7: 1135fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1136fcf5ef2aSThomas Huth break; 1137fcf5ef2aSThomas Huth case 0x8: 1138fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1139fcf5ef2aSThomas Huth break; 1140fcf5ef2aSThomas Huth case 0x9: 1141fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1142fcf5ef2aSThomas Huth break; 1143fcf5ef2aSThomas Huth case 0xa: 1144fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1145fcf5ef2aSThomas Huth break; 1146fcf5ef2aSThomas Huth case 0xb: 1147fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1148fcf5ef2aSThomas Huth break; 1149fcf5ef2aSThomas Huth case 0xc: 1150fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1151fcf5ef2aSThomas Huth break; 1152fcf5ef2aSThomas Huth case 0xd: 1153fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1154fcf5ef2aSThomas Huth break; 1155fcf5ef2aSThomas Huth case 0xe: 1156fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1157fcf5ef2aSThomas Huth break; 1158fcf5ef2aSThomas Huth case 0xf: 1159fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1160fcf5ef2aSThomas Huth break; 1161fcf5ef2aSThomas Huth } 1162fcf5ef2aSThomas Huth break; 1163fcf5ef2aSThomas Huth } 1164fcf5ef2aSThomas Huth } 1165fcf5ef2aSThomas Huth 1166fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1167fcf5ef2aSThomas Huth { 1168fcf5ef2aSThomas Huth unsigned int offset; 1169fcf5ef2aSThomas Huth TCGv r_dst; 1170fcf5ef2aSThomas Huth 1171fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1172fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1173fcf5ef2aSThomas Huth cmp->is_bool = true; 1174fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 117500ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1176fcf5ef2aSThomas Huth 1177fcf5ef2aSThomas Huth switch (cc) { 1178fcf5ef2aSThomas Huth default: 1179fcf5ef2aSThomas Huth case 0x0: 1180fcf5ef2aSThomas Huth offset = 0; 1181fcf5ef2aSThomas Huth break; 1182fcf5ef2aSThomas Huth case 0x1: 1183fcf5ef2aSThomas Huth offset = 32 - 10; 1184fcf5ef2aSThomas Huth break; 1185fcf5ef2aSThomas Huth case 0x2: 1186fcf5ef2aSThomas Huth offset = 34 - 10; 1187fcf5ef2aSThomas Huth break; 1188fcf5ef2aSThomas Huth case 0x3: 1189fcf5ef2aSThomas Huth offset = 36 - 10; 1190fcf5ef2aSThomas Huth break; 1191fcf5ef2aSThomas Huth } 1192fcf5ef2aSThomas Huth 1193fcf5ef2aSThomas Huth switch (cond) { 1194fcf5ef2aSThomas Huth case 0x0: 1195fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1196fcf5ef2aSThomas Huth break; 1197fcf5ef2aSThomas Huth case 0x1: 1198fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1199fcf5ef2aSThomas Huth break; 1200fcf5ef2aSThomas Huth case 0x2: 1201fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1202fcf5ef2aSThomas Huth break; 1203fcf5ef2aSThomas Huth case 0x3: 1204fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1205fcf5ef2aSThomas Huth break; 1206fcf5ef2aSThomas Huth case 0x4: 1207fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1208fcf5ef2aSThomas Huth break; 1209fcf5ef2aSThomas Huth case 0x5: 1210fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1211fcf5ef2aSThomas Huth break; 1212fcf5ef2aSThomas Huth case 0x6: 1213fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1214fcf5ef2aSThomas Huth break; 1215fcf5ef2aSThomas Huth case 0x7: 1216fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1217fcf5ef2aSThomas Huth break; 1218fcf5ef2aSThomas Huth case 0x8: 1219fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1220fcf5ef2aSThomas Huth break; 1221fcf5ef2aSThomas Huth case 0x9: 1222fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1223fcf5ef2aSThomas Huth break; 1224fcf5ef2aSThomas Huth case 0xa: 1225fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1226fcf5ef2aSThomas Huth break; 1227fcf5ef2aSThomas Huth case 0xb: 1228fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1229fcf5ef2aSThomas Huth break; 1230fcf5ef2aSThomas Huth case 0xc: 1231fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1232fcf5ef2aSThomas Huth break; 1233fcf5ef2aSThomas Huth case 0xd: 1234fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1235fcf5ef2aSThomas Huth break; 1236fcf5ef2aSThomas Huth case 0xe: 1237fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1238fcf5ef2aSThomas Huth break; 1239fcf5ef2aSThomas Huth case 0xf: 1240fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1241fcf5ef2aSThomas Huth break; 1242fcf5ef2aSThomas Huth } 1243fcf5ef2aSThomas Huth } 1244fcf5ef2aSThomas Huth 1245fcf5ef2aSThomas Huth static void gen_cond(TCGv r_dst, unsigned int cc, unsigned int cond, 1246fcf5ef2aSThomas Huth DisasContext *dc) 1247fcf5ef2aSThomas Huth { 1248fcf5ef2aSThomas Huth DisasCompare cmp; 1249fcf5ef2aSThomas Huth gen_compare(&cmp, cc, cond, dc); 1250fcf5ef2aSThomas Huth 1251fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1252fcf5ef2aSThomas Huth if (cmp.is_bool) { 1253fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1254fcf5ef2aSThomas Huth } else { 1255fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1256fcf5ef2aSThomas Huth } 1257fcf5ef2aSThomas Huth } 1258fcf5ef2aSThomas Huth 1259fcf5ef2aSThomas Huth static void gen_fcond(TCGv r_dst, unsigned int cc, unsigned int cond) 1260fcf5ef2aSThomas Huth { 1261fcf5ef2aSThomas Huth DisasCompare cmp; 1262fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 1263fcf5ef2aSThomas Huth 1264fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1265fcf5ef2aSThomas Huth if (cmp.is_bool) { 1266fcf5ef2aSThomas Huth tcg_gen_mov_tl(r_dst, cmp.c1); 1267fcf5ef2aSThomas Huth } else { 1268fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1269fcf5ef2aSThomas Huth } 1270fcf5ef2aSThomas Huth } 1271fcf5ef2aSThomas Huth 1272fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1273fcf5ef2aSThomas Huth // Inverted logic 1274fcf5ef2aSThomas Huth static const int gen_tcg_cond_reg[8] = { 1275fcf5ef2aSThomas Huth -1, 1276fcf5ef2aSThomas Huth TCG_COND_NE, 1277fcf5ef2aSThomas Huth TCG_COND_GT, 1278fcf5ef2aSThomas Huth TCG_COND_GE, 1279fcf5ef2aSThomas Huth -1, 1280fcf5ef2aSThomas Huth TCG_COND_EQ, 1281fcf5ef2aSThomas Huth TCG_COND_LE, 1282fcf5ef2aSThomas Huth TCG_COND_LT, 1283fcf5ef2aSThomas Huth }; 1284fcf5ef2aSThomas Huth 1285fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1286fcf5ef2aSThomas Huth { 1287fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1288fcf5ef2aSThomas Huth cmp->is_bool = false; 1289fcf5ef2aSThomas Huth cmp->c1 = r_src; 129000ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1291fcf5ef2aSThomas Huth } 1292fcf5ef2aSThomas Huth 1293*0c2e96c1SRichard Henderson static void gen_cond_reg(TCGv r_dst, int cond, TCGv r_src) 1294fcf5ef2aSThomas Huth { 1295fcf5ef2aSThomas Huth DisasCompare cmp; 1296fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, r_src); 1297fcf5ef2aSThomas Huth 1298fcf5ef2aSThomas Huth /* The interface is to return a boolean in r_dst. */ 1299fcf5ef2aSThomas Huth tcg_gen_setcond_tl(cmp.cond, r_dst, cmp.c1, cmp.c2); 1300fcf5ef2aSThomas Huth } 1301fcf5ef2aSThomas Huth #endif 1302fcf5ef2aSThomas Huth 1303fcf5ef2aSThomas Huth static void do_branch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1304fcf5ef2aSThomas Huth { 1305fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1306fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1307fcf5ef2aSThomas Huth 1308fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1309fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1310fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1311fcf5ef2aSThomas Huth } 1312fcf5ef2aSThomas Huth #endif 1313fcf5ef2aSThomas Huth if (cond == 0x0) { 1314fcf5ef2aSThomas Huth /* unconditional not taken */ 1315fcf5ef2aSThomas Huth if (a) { 1316fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1317fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1318fcf5ef2aSThomas Huth } else { 1319fcf5ef2aSThomas Huth dc->pc = dc->npc; 1320fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1321fcf5ef2aSThomas Huth } 1322fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1323fcf5ef2aSThomas Huth /* unconditional taken */ 1324fcf5ef2aSThomas Huth if (a) { 1325fcf5ef2aSThomas Huth dc->pc = target; 1326fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1327fcf5ef2aSThomas Huth } else { 1328fcf5ef2aSThomas Huth dc->pc = dc->npc; 1329fcf5ef2aSThomas Huth dc->npc = target; 1330fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1331fcf5ef2aSThomas Huth } 1332fcf5ef2aSThomas Huth } else { 1333fcf5ef2aSThomas Huth flush_cond(dc); 1334fcf5ef2aSThomas Huth gen_cond(cpu_cond, cc, cond, dc); 1335fcf5ef2aSThomas Huth if (a) { 1336fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1337fcf5ef2aSThomas Huth } else { 1338fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1339fcf5ef2aSThomas Huth } 1340fcf5ef2aSThomas Huth } 1341fcf5ef2aSThomas Huth } 1342fcf5ef2aSThomas Huth 1343fcf5ef2aSThomas Huth static void do_fbranch(DisasContext *dc, int32_t offset, uint32_t insn, int cc) 1344fcf5ef2aSThomas Huth { 1345fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29)); 1346fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1347fcf5ef2aSThomas Huth 1348fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1349fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1350fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1351fcf5ef2aSThomas Huth } 1352fcf5ef2aSThomas Huth #endif 1353fcf5ef2aSThomas Huth if (cond == 0x0) { 1354fcf5ef2aSThomas Huth /* unconditional not taken */ 1355fcf5ef2aSThomas Huth if (a) { 1356fcf5ef2aSThomas Huth dc->pc = dc->npc + 4; 1357fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1358fcf5ef2aSThomas Huth } else { 1359fcf5ef2aSThomas Huth dc->pc = dc->npc; 1360fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1361fcf5ef2aSThomas Huth } 1362fcf5ef2aSThomas Huth } else if (cond == 0x8) { 1363fcf5ef2aSThomas Huth /* unconditional taken */ 1364fcf5ef2aSThomas Huth if (a) { 1365fcf5ef2aSThomas Huth dc->pc = target; 1366fcf5ef2aSThomas Huth dc->npc = dc->pc + 4; 1367fcf5ef2aSThomas Huth } else { 1368fcf5ef2aSThomas Huth dc->pc = dc->npc; 1369fcf5ef2aSThomas Huth dc->npc = target; 1370fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1371fcf5ef2aSThomas Huth } 1372fcf5ef2aSThomas Huth } else { 1373fcf5ef2aSThomas Huth flush_cond(dc); 1374fcf5ef2aSThomas Huth gen_fcond(cpu_cond, cc, cond); 1375fcf5ef2aSThomas Huth if (a) { 1376fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1377fcf5ef2aSThomas Huth } else { 1378fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1379fcf5ef2aSThomas Huth } 1380fcf5ef2aSThomas Huth } 1381fcf5ef2aSThomas Huth } 1382fcf5ef2aSThomas Huth 1383fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1384fcf5ef2aSThomas Huth static void do_branch_reg(DisasContext *dc, int32_t offset, uint32_t insn, 1385fcf5ef2aSThomas Huth TCGv r_reg) 1386fcf5ef2aSThomas Huth { 1387fcf5ef2aSThomas Huth unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29)); 1388fcf5ef2aSThomas Huth target_ulong target = dc->pc + offset; 1389fcf5ef2aSThomas Huth 1390fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 1391fcf5ef2aSThomas Huth target &= 0xffffffffULL; 1392fcf5ef2aSThomas Huth } 1393fcf5ef2aSThomas Huth flush_cond(dc); 1394fcf5ef2aSThomas Huth gen_cond_reg(cpu_cond, cond, r_reg); 1395fcf5ef2aSThomas Huth if (a) { 1396fcf5ef2aSThomas Huth gen_branch_a(dc, target); 1397fcf5ef2aSThomas Huth } else { 1398fcf5ef2aSThomas Huth gen_branch_n(dc, target); 1399fcf5ef2aSThomas Huth } 1400fcf5ef2aSThomas Huth } 1401fcf5ef2aSThomas Huth 1402*0c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1403fcf5ef2aSThomas Huth { 1404fcf5ef2aSThomas Huth switch (fccno) { 1405fcf5ef2aSThomas Huth case 0: 1406fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1407fcf5ef2aSThomas Huth break; 1408fcf5ef2aSThomas Huth case 1: 1409fcf5ef2aSThomas Huth gen_helper_fcmps_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1410fcf5ef2aSThomas Huth break; 1411fcf5ef2aSThomas Huth case 2: 1412fcf5ef2aSThomas Huth gen_helper_fcmps_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1413fcf5ef2aSThomas Huth break; 1414fcf5ef2aSThomas Huth case 3: 1415fcf5ef2aSThomas Huth gen_helper_fcmps_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1416fcf5ef2aSThomas Huth break; 1417fcf5ef2aSThomas Huth } 1418fcf5ef2aSThomas Huth } 1419fcf5ef2aSThomas Huth 1420*0c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1421fcf5ef2aSThomas Huth { 1422fcf5ef2aSThomas Huth switch (fccno) { 1423fcf5ef2aSThomas Huth case 0: 1424fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1425fcf5ef2aSThomas Huth break; 1426fcf5ef2aSThomas Huth case 1: 1427fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1428fcf5ef2aSThomas Huth break; 1429fcf5ef2aSThomas Huth case 2: 1430fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1431fcf5ef2aSThomas Huth break; 1432fcf5ef2aSThomas Huth case 3: 1433fcf5ef2aSThomas Huth gen_helper_fcmpd_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1434fcf5ef2aSThomas Huth break; 1435fcf5ef2aSThomas Huth } 1436fcf5ef2aSThomas Huth } 1437fcf5ef2aSThomas Huth 1438*0c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1439fcf5ef2aSThomas Huth { 1440fcf5ef2aSThomas Huth switch (fccno) { 1441fcf5ef2aSThomas Huth case 0: 1442fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1443fcf5ef2aSThomas Huth break; 1444fcf5ef2aSThomas Huth case 1: 1445fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc1(cpu_fsr, cpu_env); 1446fcf5ef2aSThomas Huth break; 1447fcf5ef2aSThomas Huth case 2: 1448fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc2(cpu_fsr, cpu_env); 1449fcf5ef2aSThomas Huth break; 1450fcf5ef2aSThomas Huth case 3: 1451fcf5ef2aSThomas Huth gen_helper_fcmpq_fcc3(cpu_fsr, cpu_env); 1452fcf5ef2aSThomas Huth break; 1453fcf5ef2aSThomas Huth } 1454fcf5ef2aSThomas Huth } 1455fcf5ef2aSThomas Huth 1456*0c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1457fcf5ef2aSThomas Huth { 1458fcf5ef2aSThomas Huth switch (fccno) { 1459fcf5ef2aSThomas Huth case 0: 1460fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1461fcf5ef2aSThomas Huth break; 1462fcf5ef2aSThomas Huth case 1: 1463fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1464fcf5ef2aSThomas Huth break; 1465fcf5ef2aSThomas Huth case 2: 1466fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1467fcf5ef2aSThomas Huth break; 1468fcf5ef2aSThomas Huth case 3: 1469fcf5ef2aSThomas Huth gen_helper_fcmpes_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1470fcf5ef2aSThomas Huth break; 1471fcf5ef2aSThomas Huth } 1472fcf5ef2aSThomas Huth } 1473fcf5ef2aSThomas Huth 1474*0c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1475fcf5ef2aSThomas Huth { 1476fcf5ef2aSThomas Huth switch (fccno) { 1477fcf5ef2aSThomas Huth case 0: 1478fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1479fcf5ef2aSThomas Huth break; 1480fcf5ef2aSThomas Huth case 1: 1481fcf5ef2aSThomas Huth gen_helper_fcmped_fcc1(cpu_fsr, cpu_env, r_rs1, r_rs2); 1482fcf5ef2aSThomas Huth break; 1483fcf5ef2aSThomas Huth case 2: 1484fcf5ef2aSThomas Huth gen_helper_fcmped_fcc2(cpu_fsr, cpu_env, r_rs1, r_rs2); 1485fcf5ef2aSThomas Huth break; 1486fcf5ef2aSThomas Huth case 3: 1487fcf5ef2aSThomas Huth gen_helper_fcmped_fcc3(cpu_fsr, cpu_env, r_rs1, r_rs2); 1488fcf5ef2aSThomas Huth break; 1489fcf5ef2aSThomas Huth } 1490fcf5ef2aSThomas Huth } 1491fcf5ef2aSThomas Huth 1492*0c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1493fcf5ef2aSThomas Huth { 1494fcf5ef2aSThomas Huth switch (fccno) { 1495fcf5ef2aSThomas Huth case 0: 1496fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1497fcf5ef2aSThomas Huth break; 1498fcf5ef2aSThomas Huth case 1: 1499fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc1(cpu_fsr, cpu_env); 1500fcf5ef2aSThomas Huth break; 1501fcf5ef2aSThomas Huth case 2: 1502fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc2(cpu_fsr, cpu_env); 1503fcf5ef2aSThomas Huth break; 1504fcf5ef2aSThomas Huth case 3: 1505fcf5ef2aSThomas Huth gen_helper_fcmpeq_fcc3(cpu_fsr, cpu_env); 1506fcf5ef2aSThomas Huth break; 1507fcf5ef2aSThomas Huth } 1508fcf5ef2aSThomas Huth } 1509fcf5ef2aSThomas Huth 1510fcf5ef2aSThomas Huth #else 1511fcf5ef2aSThomas Huth 1512*0c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1513fcf5ef2aSThomas Huth { 1514fcf5ef2aSThomas Huth gen_helper_fcmps(cpu_fsr, cpu_env, r_rs1, r_rs2); 1515fcf5ef2aSThomas Huth } 1516fcf5ef2aSThomas Huth 1517*0c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1518fcf5ef2aSThomas Huth { 1519fcf5ef2aSThomas Huth gen_helper_fcmpd(cpu_fsr, cpu_env, r_rs1, r_rs2); 1520fcf5ef2aSThomas Huth } 1521fcf5ef2aSThomas Huth 1522*0c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1523fcf5ef2aSThomas Huth { 1524fcf5ef2aSThomas Huth gen_helper_fcmpq(cpu_fsr, cpu_env); 1525fcf5ef2aSThomas Huth } 1526fcf5ef2aSThomas Huth 1527*0c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1528fcf5ef2aSThomas Huth { 1529fcf5ef2aSThomas Huth gen_helper_fcmpes(cpu_fsr, cpu_env, r_rs1, r_rs2); 1530fcf5ef2aSThomas Huth } 1531fcf5ef2aSThomas Huth 1532*0c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1533fcf5ef2aSThomas Huth { 1534fcf5ef2aSThomas Huth gen_helper_fcmped(cpu_fsr, cpu_env, r_rs1, r_rs2); 1535fcf5ef2aSThomas Huth } 1536fcf5ef2aSThomas Huth 1537*0c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1538fcf5ef2aSThomas Huth { 1539fcf5ef2aSThomas Huth gen_helper_fcmpeq(cpu_fsr, cpu_env); 1540fcf5ef2aSThomas Huth } 1541fcf5ef2aSThomas Huth #endif 1542fcf5ef2aSThomas Huth 1543fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1544fcf5ef2aSThomas Huth { 1545fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1546fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1547fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1548fcf5ef2aSThomas Huth } 1549fcf5ef2aSThomas Huth 1550fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1551fcf5ef2aSThomas Huth { 1552fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1553fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1554fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1555fcf5ef2aSThomas Huth return 1; 1556fcf5ef2aSThomas Huth } 1557fcf5ef2aSThomas Huth #endif 1558fcf5ef2aSThomas Huth return 0; 1559fcf5ef2aSThomas Huth } 1560fcf5ef2aSThomas Huth 1561*0c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1562fcf5ef2aSThomas Huth { 1563fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1564fcf5ef2aSThomas Huth } 1565fcf5ef2aSThomas Huth 1566*0c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1567fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1568fcf5ef2aSThomas Huth { 1569fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1570fcf5ef2aSThomas Huth 1571fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1572fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1573fcf5ef2aSThomas Huth 1574fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1575fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1576fcf5ef2aSThomas Huth 1577fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1578fcf5ef2aSThomas Huth } 1579fcf5ef2aSThomas Huth 1580*0c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1581fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1582fcf5ef2aSThomas Huth { 1583fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1584fcf5ef2aSThomas Huth 1585fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1586fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1587fcf5ef2aSThomas Huth 1588fcf5ef2aSThomas Huth gen(dst, src); 1589fcf5ef2aSThomas Huth 1590fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1591fcf5ef2aSThomas Huth } 1592fcf5ef2aSThomas Huth 1593*0c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1594fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1595fcf5ef2aSThomas Huth { 1596fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1597fcf5ef2aSThomas Huth 1598fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1599fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1600fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1601fcf5ef2aSThomas Huth 1602fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1603fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1604fcf5ef2aSThomas Huth 1605fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1606fcf5ef2aSThomas Huth } 1607fcf5ef2aSThomas Huth 1608fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1609*0c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1610fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1611fcf5ef2aSThomas Huth { 1612fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1613fcf5ef2aSThomas Huth 1614fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1615fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1616fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1617fcf5ef2aSThomas Huth 1618fcf5ef2aSThomas Huth gen(dst, src1, src2); 1619fcf5ef2aSThomas Huth 1620fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1621fcf5ef2aSThomas Huth } 1622fcf5ef2aSThomas Huth #endif 1623fcf5ef2aSThomas Huth 1624*0c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1625fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1626fcf5ef2aSThomas Huth { 1627fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1628fcf5ef2aSThomas Huth 1629fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1630fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1631fcf5ef2aSThomas Huth 1632fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1633fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1634fcf5ef2aSThomas Huth 1635fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1636fcf5ef2aSThomas Huth } 1637fcf5ef2aSThomas Huth 1638fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1639*0c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1640fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1641fcf5ef2aSThomas Huth { 1642fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1643fcf5ef2aSThomas Huth 1644fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1645fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1646fcf5ef2aSThomas Huth 1647fcf5ef2aSThomas Huth gen(dst, src); 1648fcf5ef2aSThomas Huth 1649fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1650fcf5ef2aSThomas Huth } 1651fcf5ef2aSThomas Huth #endif 1652fcf5ef2aSThomas Huth 1653*0c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1654fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1655fcf5ef2aSThomas Huth { 1656fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1657fcf5ef2aSThomas Huth 1658fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1659fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1660fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1661fcf5ef2aSThomas Huth 1662fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1663fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1664fcf5ef2aSThomas Huth 1665fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1666fcf5ef2aSThomas Huth } 1667fcf5ef2aSThomas Huth 1668fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1669*0c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1670fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1671fcf5ef2aSThomas Huth { 1672fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1673fcf5ef2aSThomas Huth 1674fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1675fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1676fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1677fcf5ef2aSThomas Huth 1678fcf5ef2aSThomas Huth gen(dst, src1, src2); 1679fcf5ef2aSThomas Huth 1680fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1681fcf5ef2aSThomas Huth } 1682fcf5ef2aSThomas Huth 1683*0c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1684fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1685fcf5ef2aSThomas Huth { 1686fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1687fcf5ef2aSThomas Huth 1688fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1689fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1690fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1691fcf5ef2aSThomas Huth 1692fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1693fcf5ef2aSThomas Huth 1694fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1695fcf5ef2aSThomas Huth } 1696fcf5ef2aSThomas Huth 1697*0c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1698fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1699fcf5ef2aSThomas Huth { 1700fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1701fcf5ef2aSThomas Huth 1702fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1703fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1704fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1705fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1706fcf5ef2aSThomas Huth 1707fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1708fcf5ef2aSThomas Huth 1709fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1710fcf5ef2aSThomas Huth } 1711fcf5ef2aSThomas Huth #endif 1712fcf5ef2aSThomas Huth 1713*0c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1714fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1715fcf5ef2aSThomas Huth { 1716fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1717fcf5ef2aSThomas Huth 1718fcf5ef2aSThomas Huth gen(cpu_env); 1719fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1720fcf5ef2aSThomas Huth 1721fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1722fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1723fcf5ef2aSThomas Huth } 1724fcf5ef2aSThomas Huth 1725fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1726*0c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1727fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1728fcf5ef2aSThomas Huth { 1729fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1730fcf5ef2aSThomas Huth 1731fcf5ef2aSThomas Huth gen(cpu_env); 1732fcf5ef2aSThomas Huth 1733fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1734fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1735fcf5ef2aSThomas Huth } 1736fcf5ef2aSThomas Huth #endif 1737fcf5ef2aSThomas Huth 1738*0c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1739fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1740fcf5ef2aSThomas Huth { 1741fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1742fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1743fcf5ef2aSThomas Huth 1744fcf5ef2aSThomas Huth gen(cpu_env); 1745fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1746fcf5ef2aSThomas Huth 1747fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1748fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1749fcf5ef2aSThomas Huth } 1750fcf5ef2aSThomas Huth 1751*0c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1752fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1753fcf5ef2aSThomas Huth { 1754fcf5ef2aSThomas Huth TCGv_i64 dst; 1755fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1756fcf5ef2aSThomas Huth 1757fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1758fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1759fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1760fcf5ef2aSThomas Huth 1761fcf5ef2aSThomas Huth gen(dst, cpu_env, src1, src2); 1762fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1763fcf5ef2aSThomas Huth 1764fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1765fcf5ef2aSThomas Huth } 1766fcf5ef2aSThomas Huth 1767*0c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1768fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1769fcf5ef2aSThomas Huth { 1770fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1771fcf5ef2aSThomas Huth 1772fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1773fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1774fcf5ef2aSThomas Huth 1775fcf5ef2aSThomas Huth gen(cpu_env, src1, src2); 1776fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1777fcf5ef2aSThomas Huth 1778fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1779fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1780fcf5ef2aSThomas Huth } 1781fcf5ef2aSThomas Huth 1782fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1783*0c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1784fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1785fcf5ef2aSThomas Huth { 1786fcf5ef2aSThomas Huth TCGv_i64 dst; 1787fcf5ef2aSThomas Huth TCGv_i32 src; 1788fcf5ef2aSThomas Huth 1789fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1790fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1791fcf5ef2aSThomas Huth 1792fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1793fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1794fcf5ef2aSThomas Huth 1795fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1796fcf5ef2aSThomas Huth } 1797fcf5ef2aSThomas Huth #endif 1798fcf5ef2aSThomas Huth 1799*0c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1800fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1801fcf5ef2aSThomas Huth { 1802fcf5ef2aSThomas Huth TCGv_i64 dst; 1803fcf5ef2aSThomas Huth TCGv_i32 src; 1804fcf5ef2aSThomas Huth 1805fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1806fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1807fcf5ef2aSThomas Huth 1808fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1809fcf5ef2aSThomas Huth 1810fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1811fcf5ef2aSThomas Huth } 1812fcf5ef2aSThomas Huth 1813*0c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1814fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1815fcf5ef2aSThomas Huth { 1816fcf5ef2aSThomas Huth TCGv_i32 dst; 1817fcf5ef2aSThomas Huth TCGv_i64 src; 1818fcf5ef2aSThomas Huth 1819fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1820fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1821fcf5ef2aSThomas Huth 1822fcf5ef2aSThomas Huth gen(dst, cpu_env, src); 1823fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1824fcf5ef2aSThomas Huth 1825fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1826fcf5ef2aSThomas Huth } 1827fcf5ef2aSThomas Huth 1828*0c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1829fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1830fcf5ef2aSThomas Huth { 1831fcf5ef2aSThomas Huth TCGv_i32 dst; 1832fcf5ef2aSThomas Huth 1833fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1834fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1835fcf5ef2aSThomas Huth 1836fcf5ef2aSThomas Huth gen(dst, cpu_env); 1837fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1838fcf5ef2aSThomas Huth 1839fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1840fcf5ef2aSThomas Huth } 1841fcf5ef2aSThomas Huth 1842*0c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1843fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1844fcf5ef2aSThomas Huth { 1845fcf5ef2aSThomas Huth TCGv_i64 dst; 1846fcf5ef2aSThomas Huth 1847fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1848fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1849fcf5ef2aSThomas Huth 1850fcf5ef2aSThomas Huth gen(dst, cpu_env); 1851fcf5ef2aSThomas Huth gen_helper_check_ieee_exceptions(cpu_fsr, cpu_env); 1852fcf5ef2aSThomas Huth 1853fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1854fcf5ef2aSThomas Huth } 1855fcf5ef2aSThomas Huth 1856*0c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1857fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1858fcf5ef2aSThomas Huth { 1859fcf5ef2aSThomas Huth TCGv_i32 src; 1860fcf5ef2aSThomas Huth 1861fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1862fcf5ef2aSThomas Huth 1863fcf5ef2aSThomas Huth gen(cpu_env, src); 1864fcf5ef2aSThomas Huth 1865fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1866fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1867fcf5ef2aSThomas Huth } 1868fcf5ef2aSThomas Huth 1869*0c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1870fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1871fcf5ef2aSThomas Huth { 1872fcf5ef2aSThomas Huth TCGv_i64 src; 1873fcf5ef2aSThomas Huth 1874fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1875fcf5ef2aSThomas Huth 1876fcf5ef2aSThomas Huth gen(cpu_env, src); 1877fcf5ef2aSThomas Huth 1878fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1879fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1880fcf5ef2aSThomas Huth } 1881fcf5ef2aSThomas Huth 1882fcf5ef2aSThomas Huth static void gen_swap(DisasContext *dc, TCGv dst, TCGv src, 188314776ab5STony Nguyen TCGv addr, int mmu_idx, MemOp memop) 1884fcf5ef2aSThomas Huth { 1885fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1886316b6783SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, mmu_idx, memop | MO_ALIGN); 1887fcf5ef2aSThomas Huth } 1888fcf5ef2aSThomas Huth 1889fcf5ef2aSThomas Huth static void gen_ldstub(DisasContext *dc, TCGv dst, TCGv addr, int mmu_idx) 1890fcf5ef2aSThomas Huth { 189100ab7e61SRichard Henderson TCGv m1 = tcg_constant_tl(0xff); 1892fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 1893fcf5ef2aSThomas Huth tcg_gen_atomic_xchg_tl(dst, addr, m1, mmu_idx, MO_UB); 1894fcf5ef2aSThomas Huth } 1895fcf5ef2aSThomas Huth 1896fcf5ef2aSThomas Huth /* asi moves */ 1897fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 1898fcf5ef2aSThomas Huth typedef enum { 1899fcf5ef2aSThomas Huth GET_ASI_HELPER, 1900fcf5ef2aSThomas Huth GET_ASI_EXCP, 1901fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1902fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1903fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1904fcf5ef2aSThomas Huth GET_ASI_SHORT, 1905fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1906fcf5ef2aSThomas Huth GET_ASI_BFILL, 1907fcf5ef2aSThomas Huth } ASIType; 1908fcf5ef2aSThomas Huth 1909fcf5ef2aSThomas Huth typedef struct { 1910fcf5ef2aSThomas Huth ASIType type; 1911fcf5ef2aSThomas Huth int asi; 1912fcf5ef2aSThomas Huth int mem_idx; 191314776ab5STony Nguyen MemOp memop; 1914fcf5ef2aSThomas Huth } DisasASI; 1915fcf5ef2aSThomas Huth 191614776ab5STony Nguyen static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 1917fcf5ef2aSThomas Huth { 1918fcf5ef2aSThomas Huth int asi = GET_FIELD(insn, 19, 26); 1919fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1920fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1921fcf5ef2aSThomas Huth 1922fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1923fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1924fcf5ef2aSThomas Huth if (IS_IMM) { 1925fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1926fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1927fcf5ef2aSThomas Huth } else if (supervisor(dc) 1928fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1929fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1930fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1931fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1932fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1933fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1934fcf5ef2aSThomas Huth switch (asi) { 1935fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1936fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1937fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1938fcf5ef2aSThomas Huth break; 1939fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1940fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1941fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1942fcf5ef2aSThomas Huth break; 1943fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1944fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1945fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1946fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1947fcf5ef2aSThomas Huth break; 1948fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1949fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1950fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1951fcf5ef2aSThomas Huth break; 1952fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1953fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1954fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1955fcf5ef2aSThomas Huth break; 1956fcf5ef2aSThomas Huth } 19576e10f37cSKONRAD Frederic 19586e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19596e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19606e10f37cSKONRAD Frederic */ 19616e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1962fcf5ef2aSThomas Huth } else { 1963fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1964fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1965fcf5ef2aSThomas Huth } 1966fcf5ef2aSThomas Huth #else 1967fcf5ef2aSThomas Huth if (IS_IMM) { 1968fcf5ef2aSThomas Huth asi = dc->asi; 1969fcf5ef2aSThomas Huth } 1970fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1971fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1972fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1973fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1974fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1975fcf5ef2aSThomas Huth done properly in the helper. */ 1976fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1977fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1978fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1979fcf5ef2aSThomas Huth } else { 1980fcf5ef2aSThomas Huth switch (asi) { 1981fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1982fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1983fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1984fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1985fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1986fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1987fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1988fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1989fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1990fcf5ef2aSThomas Huth break; 1991fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1992fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1993fcf5ef2aSThomas Huth case ASI_TWINX_N: 1994fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1995fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1996fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19979a10756dSArtyom Tarasenko if (hypervisor(dc)) { 199884f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19999a10756dSArtyom Tarasenko } else { 2000fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 20019a10756dSArtyom Tarasenko } 2002fcf5ef2aSThomas Huth break; 2003fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 2004fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 2005fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2006fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2007fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2008fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2009fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2010fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2011fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 2012fcf5ef2aSThomas Huth break; 2013fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 2014fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 2015fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2016fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2017fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2018fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2019fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2020fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2021fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2022fcf5ef2aSThomas Huth break; 2023fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2024fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2025fcf5ef2aSThomas Huth case ASI_TWINX_S: 2026fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2027fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2028fcf5ef2aSThomas Huth case ASI_BLK_S: 2029fcf5ef2aSThomas Huth case ASI_BLK_SL: 2030fcf5ef2aSThomas Huth case ASI_FL8_S: 2031fcf5ef2aSThomas Huth case ASI_FL8_SL: 2032fcf5ef2aSThomas Huth case ASI_FL16_S: 2033fcf5ef2aSThomas Huth case ASI_FL16_SL: 2034fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2035fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2036fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2037fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2038fcf5ef2aSThomas Huth } 2039fcf5ef2aSThomas Huth break; 2040fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2041fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2042fcf5ef2aSThomas Huth case ASI_TWINX_P: 2043fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2044fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2045fcf5ef2aSThomas Huth case ASI_BLK_P: 2046fcf5ef2aSThomas Huth case ASI_BLK_PL: 2047fcf5ef2aSThomas Huth case ASI_FL8_P: 2048fcf5ef2aSThomas Huth case ASI_FL8_PL: 2049fcf5ef2aSThomas Huth case ASI_FL16_P: 2050fcf5ef2aSThomas Huth case ASI_FL16_PL: 2051fcf5ef2aSThomas Huth break; 2052fcf5ef2aSThomas Huth } 2053fcf5ef2aSThomas Huth switch (asi) { 2054fcf5ef2aSThomas Huth case ASI_REAL: 2055fcf5ef2aSThomas Huth case ASI_REAL_IO: 2056fcf5ef2aSThomas Huth case ASI_REAL_L: 2057fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2058fcf5ef2aSThomas Huth case ASI_N: 2059fcf5ef2aSThomas Huth case ASI_NL: 2060fcf5ef2aSThomas Huth case ASI_AIUP: 2061fcf5ef2aSThomas Huth case ASI_AIUPL: 2062fcf5ef2aSThomas Huth case ASI_AIUS: 2063fcf5ef2aSThomas Huth case ASI_AIUSL: 2064fcf5ef2aSThomas Huth case ASI_S: 2065fcf5ef2aSThomas Huth case ASI_SL: 2066fcf5ef2aSThomas Huth case ASI_P: 2067fcf5ef2aSThomas Huth case ASI_PL: 2068fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2069fcf5ef2aSThomas Huth break; 2070fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2071fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2072fcf5ef2aSThomas Huth case ASI_TWINX_N: 2073fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2074fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2075fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2076fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2077fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2078fcf5ef2aSThomas Huth case ASI_TWINX_P: 2079fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2080fcf5ef2aSThomas Huth case ASI_TWINX_S: 2081fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2082fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2083fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2084fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2085fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2086fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2087fcf5ef2aSThomas Huth break; 2088fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2089fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2090fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2091fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2092fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2093fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2094fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2095fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2096fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2097fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2098fcf5ef2aSThomas Huth case ASI_BLK_S: 2099fcf5ef2aSThomas Huth case ASI_BLK_SL: 2100fcf5ef2aSThomas Huth case ASI_BLK_P: 2101fcf5ef2aSThomas Huth case ASI_BLK_PL: 2102fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2103fcf5ef2aSThomas Huth break; 2104fcf5ef2aSThomas Huth case ASI_FL8_S: 2105fcf5ef2aSThomas Huth case ASI_FL8_SL: 2106fcf5ef2aSThomas Huth case ASI_FL8_P: 2107fcf5ef2aSThomas Huth case ASI_FL8_PL: 2108fcf5ef2aSThomas Huth memop = MO_UB; 2109fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2110fcf5ef2aSThomas Huth break; 2111fcf5ef2aSThomas Huth case ASI_FL16_S: 2112fcf5ef2aSThomas Huth case ASI_FL16_SL: 2113fcf5ef2aSThomas Huth case ASI_FL16_P: 2114fcf5ef2aSThomas Huth case ASI_FL16_PL: 2115fcf5ef2aSThomas Huth memop = MO_TEUW; 2116fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2117fcf5ef2aSThomas Huth break; 2118fcf5ef2aSThomas Huth } 2119fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2120fcf5ef2aSThomas Huth if (asi & 8) { 2121fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2122fcf5ef2aSThomas Huth } 2123fcf5ef2aSThomas Huth } 2124fcf5ef2aSThomas Huth #endif 2125fcf5ef2aSThomas Huth 2126fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2127fcf5ef2aSThomas Huth } 2128fcf5ef2aSThomas Huth 2129fcf5ef2aSThomas Huth static void gen_ld_asi(DisasContext *dc, TCGv dst, TCGv addr, 213014776ab5STony Nguyen int insn, MemOp memop) 2131fcf5ef2aSThomas Huth { 2132fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2133fcf5ef2aSThomas Huth 2134fcf5ef2aSThomas Huth switch (da.type) { 2135fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2136fcf5ef2aSThomas Huth break; 2137fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2138fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2139fcf5ef2aSThomas Huth break; 2140fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2141fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2142316b6783SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da.mem_idx, da.memop | MO_ALIGN); 2143fcf5ef2aSThomas Huth break; 2144fcf5ef2aSThomas Huth default: 2145fcf5ef2aSThomas Huth { 214600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2147316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2148fcf5ef2aSThomas Huth 2149fcf5ef2aSThomas Huth save_state(dc); 2150fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2151fcf5ef2aSThomas Huth gen_helper_ld_asi(dst, cpu_env, addr, r_asi, r_mop); 2152fcf5ef2aSThomas Huth #else 2153fcf5ef2aSThomas Huth { 2154fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2155fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2156fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2157fcf5ef2aSThomas Huth } 2158fcf5ef2aSThomas Huth #endif 2159fcf5ef2aSThomas Huth } 2160fcf5ef2aSThomas Huth break; 2161fcf5ef2aSThomas Huth } 2162fcf5ef2aSThomas Huth } 2163fcf5ef2aSThomas Huth 2164fcf5ef2aSThomas Huth static void gen_st_asi(DisasContext *dc, TCGv src, TCGv addr, 216514776ab5STony Nguyen int insn, MemOp memop) 2166fcf5ef2aSThomas Huth { 2167fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, memop); 2168fcf5ef2aSThomas Huth 2169fcf5ef2aSThomas Huth switch (da.type) { 2170fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2171fcf5ef2aSThomas Huth break; 2172fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 21733390537bSArtyom Tarasenko #ifndef TARGET_SPARC64 2174fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2175fcf5ef2aSThomas Huth break; 21763390537bSArtyom Tarasenko #else 21773390537bSArtyom Tarasenko if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21783390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21793390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 21803390537bSArtyom Tarasenko return; 21813390537bSArtyom Tarasenko } 21823390537bSArtyom Tarasenko /* in OpenSPARC T1+ CPUs TWINX ASIs in store instructions 21833390537bSArtyom Tarasenko * are ST_BLKINIT_ ASIs */ 21843390537bSArtyom Tarasenko #endif 2185fc0cd867SChen Qun /* fall through */ 2186fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2187fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2188316b6783SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da.mem_idx, da.memop | MO_ALIGN); 2189fcf5ef2aSThomas Huth break; 2190fcf5ef2aSThomas Huth #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) 2191fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2192fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2193fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2194fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2195fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2196fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2197fcf5ef2aSThomas Huth { 2198fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2199fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 220000ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2201fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2202fcf5ef2aSThomas Huth int i; 2203fcf5ef2aSThomas Huth 2204fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2205fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2206fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2207fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2208fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2209fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(tmp, saddr, da.mem_idx, MO_UL); 2210fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(tmp, daddr, da.mem_idx, MO_UL); 2211fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2212fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2213fcf5ef2aSThomas Huth } 2214fcf5ef2aSThomas Huth } 2215fcf5ef2aSThomas Huth break; 2216fcf5ef2aSThomas Huth #endif 2217fcf5ef2aSThomas Huth default: 2218fcf5ef2aSThomas Huth { 221900ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2220316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2221fcf5ef2aSThomas Huth 2222fcf5ef2aSThomas Huth save_state(dc); 2223fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2224fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, src, r_asi, r_mop); 2225fcf5ef2aSThomas Huth #else 2226fcf5ef2aSThomas Huth { 2227fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2228fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2229fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2230fcf5ef2aSThomas Huth } 2231fcf5ef2aSThomas Huth #endif 2232fcf5ef2aSThomas Huth 2233fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2234fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2235fcf5ef2aSThomas Huth } 2236fcf5ef2aSThomas Huth break; 2237fcf5ef2aSThomas Huth } 2238fcf5ef2aSThomas Huth } 2239fcf5ef2aSThomas Huth 2240fcf5ef2aSThomas Huth static void gen_swap_asi(DisasContext *dc, TCGv dst, TCGv src, 2241fcf5ef2aSThomas Huth TCGv addr, int insn) 2242fcf5ef2aSThomas Huth { 2243fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2244fcf5ef2aSThomas Huth 2245fcf5ef2aSThomas Huth switch (da.type) { 2246fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2247fcf5ef2aSThomas Huth break; 2248fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2249fcf5ef2aSThomas Huth gen_swap(dc, dst, src, addr, da.mem_idx, da.memop); 2250fcf5ef2aSThomas Huth break; 2251fcf5ef2aSThomas Huth default: 2252fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2253fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2254fcf5ef2aSThomas Huth break; 2255fcf5ef2aSThomas Huth } 2256fcf5ef2aSThomas Huth } 2257fcf5ef2aSThomas Huth 2258fcf5ef2aSThomas Huth static void gen_cas_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2259fcf5ef2aSThomas Huth int insn, int rd) 2260fcf5ef2aSThomas Huth { 2261fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_TEUL); 2262fcf5ef2aSThomas Huth TCGv oldv; 2263fcf5ef2aSThomas Huth 2264fcf5ef2aSThomas Huth switch (da.type) { 2265fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2266fcf5ef2aSThomas Huth return; 2267fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2268fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2269fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2270316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2271fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2272fcf5ef2aSThomas Huth break; 2273fcf5ef2aSThomas Huth default: 2274fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2275fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2276fcf5ef2aSThomas Huth break; 2277fcf5ef2aSThomas Huth } 2278fcf5ef2aSThomas Huth } 2279fcf5ef2aSThomas Huth 2280fcf5ef2aSThomas Huth static void gen_ldstub_asi(DisasContext *dc, TCGv dst, TCGv addr, int insn) 2281fcf5ef2aSThomas Huth { 2282fcf5ef2aSThomas Huth DisasASI da = get_asi(dc, insn, MO_UB); 2283fcf5ef2aSThomas Huth 2284fcf5ef2aSThomas Huth switch (da.type) { 2285fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2286fcf5ef2aSThomas Huth break; 2287fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2288fcf5ef2aSThomas Huth gen_ldstub(dc, dst, addr, da.mem_idx); 2289fcf5ef2aSThomas Huth break; 2290fcf5ef2aSThomas Huth default: 22913db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22923db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2293af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 22943db010c3SRichard Henderson gen_helper_exit_atomic(cpu_env); 22953db010c3SRichard Henderson } else { 229600ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 229700ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22983db010c3SRichard Henderson TCGv_i64 s64, t64; 22993db010c3SRichard Henderson 23003db010c3SRichard Henderson save_state(dc); 23013db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 23023db010c3SRichard Henderson gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 23033db010c3SRichard Henderson 230400ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 23053db010c3SRichard Henderson gen_helper_st_asi(cpu_env, addr, s64, r_asi, r_mop); 23063db010c3SRichard Henderson 23073db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 23083db010c3SRichard Henderson 23093db010c3SRichard Henderson /* End the TB. */ 23103db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 23113db010c3SRichard Henderson } 2312fcf5ef2aSThomas Huth break; 2313fcf5ef2aSThomas Huth } 2314fcf5ef2aSThomas Huth } 2315fcf5ef2aSThomas Huth #endif 2316fcf5ef2aSThomas Huth 2317fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2318fcf5ef2aSThomas Huth static void gen_ldf_asi(DisasContext *dc, TCGv addr, 2319fcf5ef2aSThomas Huth int insn, int size, int rd) 2320fcf5ef2aSThomas Huth { 2321fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2322fcf5ef2aSThomas Huth TCGv_i32 d32; 2323fcf5ef2aSThomas Huth TCGv_i64 d64; 2324fcf5ef2aSThomas Huth 2325fcf5ef2aSThomas Huth switch (da.type) { 2326fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2327fcf5ef2aSThomas Huth break; 2328fcf5ef2aSThomas Huth 2329fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2330fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2331fcf5ef2aSThomas Huth switch (size) { 2332fcf5ef2aSThomas Huth case 4: 2333fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2334316b6783SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2335fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2336fcf5ef2aSThomas Huth break; 2337fcf5ef2aSThomas Huth case 8: 2338fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2339fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2340fcf5ef2aSThomas Huth break; 2341fcf5ef2aSThomas Huth case 16: 2342fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2343fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(d64, addr, da.mem_idx, da.memop | MO_ALIGN_4); 2344fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2345fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, 2346fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2347fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2348fcf5ef2aSThomas Huth break; 2349fcf5ef2aSThomas Huth default: 2350fcf5ef2aSThomas Huth g_assert_not_reached(); 2351fcf5ef2aSThomas Huth } 2352fcf5ef2aSThomas Huth break; 2353fcf5ef2aSThomas Huth 2354fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2355fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 2356fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 235714776ab5STony Nguyen MemOp memop; 2358fcf5ef2aSThomas Huth TCGv eight; 2359fcf5ef2aSThomas Huth int i; 2360fcf5ef2aSThomas Huth 2361fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2362fcf5ef2aSThomas Huth 2363fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2364fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 236500ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2366fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2367fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, 2368fcf5ef2aSThomas Huth da.mem_idx, memop); 2369fcf5ef2aSThomas Huth if (i == 7) { 2370fcf5ef2aSThomas Huth break; 2371fcf5ef2aSThomas Huth } 2372fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2373fcf5ef2aSThomas Huth memop = da.memop; 2374fcf5ef2aSThomas Huth } 2375fcf5ef2aSThomas Huth } else { 2376fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2377fcf5ef2aSThomas Huth } 2378fcf5ef2aSThomas Huth break; 2379fcf5ef2aSThomas Huth 2380fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2381fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 2382fcf5ef2aSThomas Huth if (size == 8) { 2383fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2384316b6783SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2385316b6783SRichard Henderson da.memop | MO_ALIGN); 2386fcf5ef2aSThomas Huth } else { 2387fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2388fcf5ef2aSThomas Huth } 2389fcf5ef2aSThomas Huth break; 2390fcf5ef2aSThomas Huth 2391fcf5ef2aSThomas Huth default: 2392fcf5ef2aSThomas Huth { 239300ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 2394316b6783SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop | MO_ALIGN); 2395fcf5ef2aSThomas Huth 2396fcf5ef2aSThomas Huth save_state(dc); 2397fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2398fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2399fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2400fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2401fcf5ef2aSThomas Huth switch (size) { 2402fcf5ef2aSThomas Huth case 4: 2403fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2404fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2405fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2406fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2407fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2408fcf5ef2aSThomas Huth break; 2409fcf5ef2aSThomas Huth case 8: 2410fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd / 2], cpu_env, addr, r_asi, r_mop); 2411fcf5ef2aSThomas Huth break; 2412fcf5ef2aSThomas Huth case 16: 2413fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2414fcf5ef2aSThomas Huth gen_helper_ld_asi(d64, cpu_env, addr, r_asi, r_mop); 2415fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2416fcf5ef2aSThomas Huth gen_helper_ld_asi(cpu_fpr[rd/2+1], cpu_env, addr, r_asi, r_mop); 2417fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2418fcf5ef2aSThomas Huth break; 2419fcf5ef2aSThomas Huth default: 2420fcf5ef2aSThomas Huth g_assert_not_reached(); 2421fcf5ef2aSThomas Huth } 2422fcf5ef2aSThomas Huth } 2423fcf5ef2aSThomas Huth break; 2424fcf5ef2aSThomas Huth } 2425fcf5ef2aSThomas Huth } 2426fcf5ef2aSThomas Huth 2427fcf5ef2aSThomas Huth static void gen_stf_asi(DisasContext *dc, TCGv addr, 2428fcf5ef2aSThomas Huth int insn, int size, int rd) 2429fcf5ef2aSThomas Huth { 2430fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, (size == 4 ? MO_TEUL : MO_TEUQ)); 2431fcf5ef2aSThomas Huth TCGv_i32 d32; 2432fcf5ef2aSThomas Huth 2433fcf5ef2aSThomas Huth switch (da.type) { 2434fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2435fcf5ef2aSThomas Huth break; 2436fcf5ef2aSThomas Huth 2437fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2438fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2439fcf5ef2aSThomas Huth switch (size) { 2440fcf5ef2aSThomas Huth case 4: 2441fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 2442316b6783SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da.mem_idx, da.memop | MO_ALIGN); 2443fcf5ef2aSThomas Huth break; 2444fcf5ef2aSThomas Huth case 8: 2445fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2446fcf5ef2aSThomas Huth da.memop | MO_ALIGN_4); 2447fcf5ef2aSThomas Huth break; 2448fcf5ef2aSThomas Huth case 16: 2449fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2450fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2451fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2452fcf5ef2aSThomas Huth having to probe the second page before performing the first 2453fcf5ef2aSThomas Huth write. */ 2454fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2455fcf5ef2aSThomas Huth da.memop | MO_ALIGN_16); 2456fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2457fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd/2+1], addr, da.mem_idx, da.memop); 2458fcf5ef2aSThomas Huth break; 2459fcf5ef2aSThomas Huth default: 2460fcf5ef2aSThomas Huth g_assert_not_reached(); 2461fcf5ef2aSThomas Huth } 2462fcf5ef2aSThomas Huth break; 2463fcf5ef2aSThomas Huth 2464fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2465fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 2466fcf5ef2aSThomas Huth if (size == 8 && (rd & 7) == 0) { 246714776ab5STony Nguyen MemOp memop; 2468fcf5ef2aSThomas Huth TCGv eight; 2469fcf5ef2aSThomas Huth int i; 2470fcf5ef2aSThomas Huth 2471fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2472fcf5ef2aSThomas Huth 2473fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2474fcf5ef2aSThomas Huth memop = da.memop | MO_ALIGN_64; 247500ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2476fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 2477fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, 2478fcf5ef2aSThomas Huth da.mem_idx, memop); 2479fcf5ef2aSThomas Huth if (i == 7) { 2480fcf5ef2aSThomas Huth break; 2481fcf5ef2aSThomas Huth } 2482fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2483fcf5ef2aSThomas Huth memop = da.memop; 2484fcf5ef2aSThomas Huth } 2485fcf5ef2aSThomas Huth } else { 2486fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2487fcf5ef2aSThomas Huth } 2488fcf5ef2aSThomas Huth break; 2489fcf5ef2aSThomas Huth 2490fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2491fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 2492fcf5ef2aSThomas Huth if (size == 8) { 2493fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2494316b6783SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da.mem_idx, 2495316b6783SRichard Henderson da.memop | MO_ALIGN); 2496fcf5ef2aSThomas Huth } else { 2497fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2498fcf5ef2aSThomas Huth } 2499fcf5ef2aSThomas Huth break; 2500fcf5ef2aSThomas Huth 2501fcf5ef2aSThomas Huth default: 2502fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2503fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2504fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2505fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2506fcf5ef2aSThomas Huth break; 2507fcf5ef2aSThomas Huth } 2508fcf5ef2aSThomas Huth } 2509fcf5ef2aSThomas Huth 2510fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2511fcf5ef2aSThomas Huth { 2512fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2513fcf5ef2aSThomas Huth TCGv_i64 hi = gen_dest_gpr(dc, rd); 2514fcf5ef2aSThomas Huth TCGv_i64 lo = gen_dest_gpr(dc, rd + 1); 2515fcf5ef2aSThomas Huth 2516fcf5ef2aSThomas Huth switch (da.type) { 2517fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2518fcf5ef2aSThomas Huth return; 2519fcf5ef2aSThomas Huth 2520fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2521fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2522fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2523fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2524fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(lo, addr, da.mem_idx, da.memop); 2525fcf5ef2aSThomas Huth break; 2526fcf5ef2aSThomas Huth 2527fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2528fcf5ef2aSThomas Huth { 2529fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2530fcf5ef2aSThomas Huth 2531fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2532316b6783SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da.mem_idx, da.memop | MO_ALIGN); 2533fcf5ef2aSThomas Huth 2534fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2535fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2536fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2537fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2538fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2539fcf5ef2aSThomas Huth } else { 2540fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2541fcf5ef2aSThomas Huth } 2542fcf5ef2aSThomas Huth } 2543fcf5ef2aSThomas Huth break; 2544fcf5ef2aSThomas Huth 2545fcf5ef2aSThomas Huth default: 2546fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2547fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2548fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2549fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2550fcf5ef2aSThomas Huth { 255100ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 255200ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2553fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2554fcf5ef2aSThomas Huth 2555fcf5ef2aSThomas Huth save_state(dc); 2556fcf5ef2aSThomas Huth gen_helper_ld_asi(tmp, cpu_env, addr, r_asi, r_mop); 2557fcf5ef2aSThomas Huth 2558fcf5ef2aSThomas Huth /* See above. */ 2559fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2560fcf5ef2aSThomas Huth tcg_gen_extr32_i64(lo, hi, tmp); 2561fcf5ef2aSThomas Huth } else { 2562fcf5ef2aSThomas Huth tcg_gen_extr32_i64(hi, lo, tmp); 2563fcf5ef2aSThomas Huth } 2564fcf5ef2aSThomas Huth } 2565fcf5ef2aSThomas Huth break; 2566fcf5ef2aSThomas Huth } 2567fcf5ef2aSThomas Huth 2568fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2569fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2570fcf5ef2aSThomas Huth } 2571fcf5ef2aSThomas Huth 2572fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2573fcf5ef2aSThomas Huth int insn, int rd) 2574fcf5ef2aSThomas Huth { 2575fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2576fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2577fcf5ef2aSThomas Huth 2578fcf5ef2aSThomas Huth switch (da.type) { 2579fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2580fcf5ef2aSThomas Huth break; 2581fcf5ef2aSThomas Huth 2582fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2583fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2584fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(hi, addr, da.mem_idx, da.memop | MO_ALIGN_16); 2585fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 2586fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(lo, addr, da.mem_idx, da.memop); 2587fcf5ef2aSThomas Huth break; 2588fcf5ef2aSThomas Huth 2589fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2590fcf5ef2aSThomas Huth { 2591fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2592fcf5ef2aSThomas Huth 2593fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2594fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2595fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2596fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2597fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2598fcf5ef2aSThomas Huth } else { 2599fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2600fcf5ef2aSThomas Huth } 2601fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2602316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2603fcf5ef2aSThomas Huth } 2604fcf5ef2aSThomas Huth break; 2605fcf5ef2aSThomas Huth 2606fcf5ef2aSThomas Huth default: 2607fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2608fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2609fcf5ef2aSThomas Huth { 261000ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 261100ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da.memop); 2612fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2613fcf5ef2aSThomas Huth 2614fcf5ef2aSThomas Huth /* See above. */ 2615fcf5ef2aSThomas Huth if ((da.memop & MO_BSWAP) == MO_TE) { 2616fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, lo, hi); 2617fcf5ef2aSThomas Huth } else { 2618fcf5ef2aSThomas Huth tcg_gen_concat32_i64(t64, hi, lo); 2619fcf5ef2aSThomas Huth } 2620fcf5ef2aSThomas Huth 2621fcf5ef2aSThomas Huth save_state(dc); 2622fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2623fcf5ef2aSThomas Huth } 2624fcf5ef2aSThomas Huth break; 2625fcf5ef2aSThomas Huth } 2626fcf5ef2aSThomas Huth } 2627fcf5ef2aSThomas Huth 2628fcf5ef2aSThomas Huth static void gen_casx_asi(DisasContext *dc, TCGv addr, TCGv cmpv, 2629fcf5ef2aSThomas Huth int insn, int rd) 2630fcf5ef2aSThomas Huth { 2631fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2632fcf5ef2aSThomas Huth TCGv oldv; 2633fcf5ef2aSThomas Huth 2634fcf5ef2aSThomas Huth switch (da.type) { 2635fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2636fcf5ef2aSThomas Huth return; 2637fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2638fcf5ef2aSThomas Huth oldv = tcg_temp_new(); 2639fcf5ef2aSThomas Huth tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, gen_load_gpr(dc, rd), 2640316b6783SRichard Henderson da.mem_idx, da.memop | MO_ALIGN); 2641fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, oldv); 2642fcf5ef2aSThomas Huth break; 2643fcf5ef2aSThomas Huth default: 2644fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2645fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2646fcf5ef2aSThomas Huth break; 2647fcf5ef2aSThomas Huth } 2648fcf5ef2aSThomas Huth } 2649fcf5ef2aSThomas Huth 2650fcf5ef2aSThomas Huth #elif !defined(CONFIG_USER_ONLY) 2651fcf5ef2aSThomas Huth static void gen_ldda_asi(DisasContext *dc, TCGv addr, int insn, int rd) 2652fcf5ef2aSThomas Huth { 2653fcf5ef2aSThomas Huth /* ??? Work around an apparent bug in Ubuntu gcc 4.8.2-10ubuntu2+12, 2654fcf5ef2aSThomas Huth whereby "rd + 1" elicits "error: array subscript is above array". 2655fcf5ef2aSThomas Huth Since we have already asserted that rd is even, the semantics 2656fcf5ef2aSThomas Huth are unchanged. */ 2657fcf5ef2aSThomas Huth TCGv lo = gen_dest_gpr(dc, rd | 1); 2658fcf5ef2aSThomas Huth TCGv hi = gen_dest_gpr(dc, rd); 2659fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2660fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2661fcf5ef2aSThomas Huth 2662fcf5ef2aSThomas Huth switch (da.type) { 2663fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2664fcf5ef2aSThomas Huth return; 2665fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2666fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2667316b6783SRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2668fcf5ef2aSThomas Huth break; 2669fcf5ef2aSThomas Huth default: 2670fcf5ef2aSThomas Huth { 267100ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 267200ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2673fcf5ef2aSThomas Huth 2674fcf5ef2aSThomas Huth save_state(dc); 2675fcf5ef2aSThomas Huth gen_helper_ld_asi(t64, cpu_env, addr, r_asi, r_mop); 2676fcf5ef2aSThomas Huth } 2677fcf5ef2aSThomas Huth break; 2678fcf5ef2aSThomas Huth } 2679fcf5ef2aSThomas Huth 2680fcf5ef2aSThomas Huth tcg_gen_extr_i64_i32(lo, hi, t64); 2681fcf5ef2aSThomas Huth gen_store_gpr(dc, rd | 1, lo); 2682fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2683fcf5ef2aSThomas Huth } 2684fcf5ef2aSThomas Huth 2685fcf5ef2aSThomas Huth static void gen_stda_asi(DisasContext *dc, TCGv hi, TCGv addr, 2686fcf5ef2aSThomas Huth int insn, int rd) 2687fcf5ef2aSThomas Huth { 2688fc313c64SFrédéric Pétrot DisasASI da = get_asi(dc, insn, MO_TEUQ); 2689fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2690fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2691fcf5ef2aSThomas Huth 2692fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, hi); 2693fcf5ef2aSThomas Huth 2694fcf5ef2aSThomas Huth switch (da.type) { 2695fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2696fcf5ef2aSThomas Huth break; 2697fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2698fcf5ef2aSThomas Huth gen_address_mask(dc, addr); 2699316b6783SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da.mem_idx, da.memop | MO_ALIGN); 2700fcf5ef2aSThomas Huth break; 2701fcf5ef2aSThomas Huth case GET_ASI_BFILL: 2702fcf5ef2aSThomas Huth /* Store 32 bytes of T64 to ADDR. */ 2703fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 8-byte alignment, dropping 2704fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2705fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2706fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2707fcf5ef2aSThomas Huth { 2708fcf5ef2aSThomas Huth TCGv d_addr = tcg_temp_new(); 270900ab7e61SRichard Henderson TCGv eight = tcg_constant_tl(8); 2710fcf5ef2aSThomas Huth int i; 2711fcf5ef2aSThomas Huth 2712fcf5ef2aSThomas Huth tcg_gen_andi_tl(d_addr, addr, -8); 2713fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 8) { 2714fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(t64, d_addr, da.mem_idx, da.memop); 2715fcf5ef2aSThomas Huth tcg_gen_add_tl(d_addr, d_addr, eight); 2716fcf5ef2aSThomas Huth } 2717fcf5ef2aSThomas Huth } 2718fcf5ef2aSThomas Huth break; 2719fcf5ef2aSThomas Huth default: 2720fcf5ef2aSThomas Huth { 272100ab7e61SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da.asi); 272200ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UQ); 2723fcf5ef2aSThomas Huth 2724fcf5ef2aSThomas Huth save_state(dc); 2725fcf5ef2aSThomas Huth gen_helper_st_asi(cpu_env, addr, t64, r_asi, r_mop); 2726fcf5ef2aSThomas Huth } 2727fcf5ef2aSThomas Huth break; 2728fcf5ef2aSThomas Huth } 2729fcf5ef2aSThomas Huth } 2730fcf5ef2aSThomas Huth #endif 2731fcf5ef2aSThomas Huth 2732fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2733fcf5ef2aSThomas Huth { 2734fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2735fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2736fcf5ef2aSThomas Huth } 2737fcf5ef2aSThomas Huth 2738fcf5ef2aSThomas Huth static TCGv get_src2(DisasContext *dc, unsigned int insn) 2739fcf5ef2aSThomas Huth { 2740fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 2741fcf5ef2aSThomas Huth target_long simm = GET_FIELDs(insn, 19, 31); 274252123f14SRichard Henderson TCGv t = tcg_temp_new(); 2743fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, simm); 2744fcf5ef2aSThomas Huth return t; 2745fcf5ef2aSThomas Huth } else { /* register */ 2746fcf5ef2aSThomas Huth unsigned int rs2 = GET_FIELD(insn, 27, 31); 2747fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs2); 2748fcf5ef2aSThomas Huth } 2749fcf5ef2aSThomas Huth } 2750fcf5ef2aSThomas Huth 2751fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2752fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2753fcf5ef2aSThomas Huth { 2754fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2755fcf5ef2aSThomas Huth 2756fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2757fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2758fcf5ef2aSThomas Huth the later. */ 2759fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2760fcf5ef2aSThomas Huth if (cmp->is_bool) { 2761fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2762fcf5ef2aSThomas Huth } else { 2763fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2764fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2765fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2766fcf5ef2aSThomas Huth } 2767fcf5ef2aSThomas Huth 2768fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2769fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2770fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 277100ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2772fcf5ef2aSThomas Huth 2773fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2774fcf5ef2aSThomas Huth 2775fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2776fcf5ef2aSThomas Huth } 2777fcf5ef2aSThomas Huth 2778fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2779fcf5ef2aSThomas Huth { 2780fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2781fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2782fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2783fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2784fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2785fcf5ef2aSThomas Huth } 2786fcf5ef2aSThomas Huth 2787fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2788fcf5ef2aSThomas Huth { 2789fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2790fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2791fcf5ef2aSThomas Huth 2792fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2793fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2794fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2795fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2796fcf5ef2aSThomas Huth 2797fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2798fcf5ef2aSThomas Huth } 2799fcf5ef2aSThomas Huth 2800fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2801*0c2e96c1SRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr, TCGv_env cpu_env) 2802fcf5ef2aSThomas Huth { 2803fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2804fcf5ef2aSThomas Huth 2805fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2806fcf5ef2aSThomas Huth tcg_gen_ld_i32(r_tl, cpu_env, offsetof(CPUSPARCState, tl)); 2807fcf5ef2aSThomas Huth 2808fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2809fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2810fcf5ef2aSThomas Huth 2811fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2812fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2813fcf5ef2aSThomas Huth tcg_gen_addi_ptr(r_tsptr, cpu_env, offsetof(CPUSPARCState, ts)); 2814fcf5ef2aSThomas Huth 2815fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2816fcf5ef2aSThomas Huth { 2817fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2818fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2819fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2820fcf5ef2aSThomas Huth } 2821fcf5ef2aSThomas Huth } 2822fcf5ef2aSThomas Huth #endif 2823fcf5ef2aSThomas Huth 2824fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2825fcf5ef2aSThomas Huth int width, bool cc, bool left) 2826fcf5ef2aSThomas Huth { 2827905a83deSRichard Henderson TCGv lo1, lo2; 2828fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2829fcf5ef2aSThomas Huth int shift, imask, omask; 2830fcf5ef2aSThomas Huth 2831fcf5ef2aSThomas Huth if (cc) { 2832fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2833fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2834fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2835fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2836fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2837fcf5ef2aSThomas Huth } 2838fcf5ef2aSThomas Huth 2839fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2840fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2841fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2842fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2843fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2844fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2845fcf5ef2aSThomas Huth the value we're looking for. */ 2846fcf5ef2aSThomas Huth switch (width) { 2847fcf5ef2aSThomas Huth case 8: 2848fcf5ef2aSThomas Huth imask = 0x7; 2849fcf5ef2aSThomas Huth shift = 3; 2850fcf5ef2aSThomas Huth omask = 0xff; 2851fcf5ef2aSThomas Huth if (left) { 2852fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2853fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2854fcf5ef2aSThomas Huth } else { 2855fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2856fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2857fcf5ef2aSThomas Huth } 2858fcf5ef2aSThomas Huth break; 2859fcf5ef2aSThomas Huth case 16: 2860fcf5ef2aSThomas Huth imask = 0x6; 2861fcf5ef2aSThomas Huth shift = 1; 2862fcf5ef2aSThomas Huth omask = 0xf; 2863fcf5ef2aSThomas Huth if (left) { 2864fcf5ef2aSThomas Huth tabl = 0x8cef; 2865fcf5ef2aSThomas Huth tabr = 0xf731; 2866fcf5ef2aSThomas Huth } else { 2867fcf5ef2aSThomas Huth tabl = 0x137f; 2868fcf5ef2aSThomas Huth tabr = 0xfec8; 2869fcf5ef2aSThomas Huth } 2870fcf5ef2aSThomas Huth break; 2871fcf5ef2aSThomas Huth case 32: 2872fcf5ef2aSThomas Huth imask = 0x4; 2873fcf5ef2aSThomas Huth shift = 0; 2874fcf5ef2aSThomas Huth omask = 0x3; 2875fcf5ef2aSThomas Huth if (left) { 2876fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2877fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2878fcf5ef2aSThomas Huth } else { 2879fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2880fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2881fcf5ef2aSThomas Huth } 2882fcf5ef2aSThomas Huth break; 2883fcf5ef2aSThomas Huth default: 2884fcf5ef2aSThomas Huth abort(); 2885fcf5ef2aSThomas Huth } 2886fcf5ef2aSThomas Huth 2887fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2888fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2889fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2890fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2891fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2892fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2893fcf5ef2aSThomas Huth 2894905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2895905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2896fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, lo1, omask); 2897fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2898fcf5ef2aSThomas Huth 2899fcf5ef2aSThomas Huth amask = -8; 2900fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2901fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2902fcf5ef2aSThomas Huth } 2903fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2904fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2905fcf5ef2aSThomas Huth 2906fcf5ef2aSThomas Huth /* We want to compute 2907fcf5ef2aSThomas Huth dst = (s1 == s2 ? lo1 : lo1 & lo2). 2908fcf5ef2aSThomas Huth We've already done dst = lo1, so this reduces to 2909fcf5ef2aSThomas Huth dst &= (s1 == s2 ? -1 : lo2) 2910fcf5ef2aSThomas Huth Which we perform by 2911fcf5ef2aSThomas Huth lo2 |= -(s1 == s2) 2912fcf5ef2aSThomas Huth dst &= lo2 2913fcf5ef2aSThomas Huth */ 2914905a83deSRichard Henderson tcg_gen_setcond_tl(TCG_COND_EQ, lo1, s1, s2); 2915905a83deSRichard Henderson tcg_gen_neg_tl(lo1, lo1); 2916905a83deSRichard Henderson tcg_gen_or_tl(lo2, lo2, lo1); 2917fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, lo2); 2918fcf5ef2aSThomas Huth } 2919fcf5ef2aSThomas Huth 2920fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2921fcf5ef2aSThomas Huth { 2922fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2923fcf5ef2aSThomas Huth 2924fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2925fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2926fcf5ef2aSThomas Huth if (left) { 2927fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2928fcf5ef2aSThomas Huth } 2929fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2930fcf5ef2aSThomas Huth } 2931fcf5ef2aSThomas Huth 2932fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2933fcf5ef2aSThomas Huth { 2934fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2935fcf5ef2aSThomas Huth 2936fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2937fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2938fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2939fcf5ef2aSThomas Huth 2940fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2941fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2942fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2943fcf5ef2aSThomas Huth 2944fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2945fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2946fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2947fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2948fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2949fcf5ef2aSThomas Huth 2950fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2951fcf5ef2aSThomas Huth } 2952fcf5ef2aSThomas Huth #endif 2953fcf5ef2aSThomas Huth 2954fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 2955fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 2956fcf5ef2aSThomas Huth goto illegal_insn; 2957fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 2958fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 2959fcf5ef2aSThomas Huth goto nfpu_insn; 2960fcf5ef2aSThomas Huth 2961fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 2962fcf5ef2aSThomas Huth static void disas_sparc_insn(DisasContext * dc, unsigned int insn) 2963fcf5ef2aSThomas Huth { 2964fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 2965fcf5ef2aSThomas Huth TCGv cpu_src1, cpu_src2; 2966fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 2967fcf5ef2aSThomas Huth TCGv_i64 cpu_src1_64, cpu_src2_64, cpu_dst_64; 2968fcf5ef2aSThomas Huth target_long simm; 2969fcf5ef2aSThomas Huth 2970fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 2971fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 2972fcf5ef2aSThomas Huth 2973fcf5ef2aSThomas Huth switch (opc) { 2974fcf5ef2aSThomas Huth case 0: /* branches/sethi */ 2975fcf5ef2aSThomas Huth { 2976fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 9); 2977fcf5ef2aSThomas Huth int32_t target; 2978fcf5ef2aSThomas Huth switch (xop) { 2979fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2980fcf5ef2aSThomas Huth case 0x1: /* V9 BPcc */ 2981fcf5ef2aSThomas Huth { 2982fcf5ef2aSThomas Huth int cc; 2983fcf5ef2aSThomas Huth 2984fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 2985fcf5ef2aSThomas Huth target = sign_extend(target, 19); 2986fcf5ef2aSThomas Huth target <<= 2; 2987fcf5ef2aSThomas Huth cc = GET_FIELD_SP(insn, 20, 21); 2988fcf5ef2aSThomas Huth if (cc == 0) 2989fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 2990fcf5ef2aSThomas Huth else if (cc == 2) 2991fcf5ef2aSThomas Huth do_branch(dc, target, insn, 1); 2992fcf5ef2aSThomas Huth else 2993fcf5ef2aSThomas Huth goto illegal_insn; 2994fcf5ef2aSThomas Huth goto jmp_insn; 2995fcf5ef2aSThomas Huth } 2996fcf5ef2aSThomas Huth case 0x3: /* V9 BPr */ 2997fcf5ef2aSThomas Huth { 2998fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 13) | 2999fcf5ef2aSThomas Huth (GET_FIELD_SP(insn, 20, 21) << 14); 3000fcf5ef2aSThomas Huth target = sign_extend(target, 16); 3001fcf5ef2aSThomas Huth target <<= 2; 3002fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3003fcf5ef2aSThomas Huth do_branch_reg(dc, target, insn, cpu_src1); 3004fcf5ef2aSThomas Huth goto jmp_insn; 3005fcf5ef2aSThomas Huth } 3006fcf5ef2aSThomas Huth case 0x5: /* V9 FBPcc */ 3007fcf5ef2aSThomas Huth { 3008fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 20, 21); 3009fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3010fcf5ef2aSThomas Huth goto jmp_insn; 3011fcf5ef2aSThomas Huth } 3012fcf5ef2aSThomas Huth target = GET_FIELD_SP(insn, 0, 18); 3013fcf5ef2aSThomas Huth target = sign_extend(target, 19); 3014fcf5ef2aSThomas Huth target <<= 2; 3015fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, cc); 3016fcf5ef2aSThomas Huth goto jmp_insn; 3017fcf5ef2aSThomas Huth } 3018fcf5ef2aSThomas Huth #else 3019fcf5ef2aSThomas Huth case 0x7: /* CBN+x */ 3020fcf5ef2aSThomas Huth { 3021fcf5ef2aSThomas Huth goto ncp_insn; 3022fcf5ef2aSThomas Huth } 3023fcf5ef2aSThomas Huth #endif 3024fcf5ef2aSThomas Huth case 0x2: /* BN+x */ 3025fcf5ef2aSThomas Huth { 3026fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3027fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3028fcf5ef2aSThomas Huth target <<= 2; 3029fcf5ef2aSThomas Huth do_branch(dc, target, insn, 0); 3030fcf5ef2aSThomas Huth goto jmp_insn; 3031fcf5ef2aSThomas Huth } 3032fcf5ef2aSThomas Huth case 0x6: /* FBN+x */ 3033fcf5ef2aSThomas Huth { 3034fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3035fcf5ef2aSThomas Huth goto jmp_insn; 3036fcf5ef2aSThomas Huth } 3037fcf5ef2aSThomas Huth target = GET_FIELD(insn, 10, 31); 3038fcf5ef2aSThomas Huth target = sign_extend(target, 22); 3039fcf5ef2aSThomas Huth target <<= 2; 3040fcf5ef2aSThomas Huth do_fbranch(dc, target, insn, 0); 3041fcf5ef2aSThomas Huth goto jmp_insn; 3042fcf5ef2aSThomas Huth } 3043fcf5ef2aSThomas Huth case 0x4: /* SETHI */ 3044fcf5ef2aSThomas Huth /* Special-case %g0 because that's the canonical nop. */ 3045fcf5ef2aSThomas Huth if (rd) { 3046fcf5ef2aSThomas Huth uint32_t value = GET_FIELD(insn, 10, 31); 3047fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3048fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, value << 10); 3049fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3050fcf5ef2aSThomas Huth } 3051fcf5ef2aSThomas Huth break; 3052fcf5ef2aSThomas Huth case 0x0: /* UNIMPL */ 3053fcf5ef2aSThomas Huth default: 3054fcf5ef2aSThomas Huth goto illegal_insn; 3055fcf5ef2aSThomas Huth } 3056fcf5ef2aSThomas Huth break; 3057fcf5ef2aSThomas Huth } 3058fcf5ef2aSThomas Huth break; 3059fcf5ef2aSThomas Huth case 1: /*CALL*/ 3060fcf5ef2aSThomas Huth { 3061fcf5ef2aSThomas Huth target_long target = GET_FIELDs(insn, 2, 31) << 2; 3062fcf5ef2aSThomas Huth TCGv o7 = gen_dest_gpr(dc, 15); 3063fcf5ef2aSThomas Huth 3064fcf5ef2aSThomas Huth tcg_gen_movi_tl(o7, dc->pc); 3065fcf5ef2aSThomas Huth gen_store_gpr(dc, 15, o7); 3066fcf5ef2aSThomas Huth target += dc->pc; 3067fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 3068fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3069fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3070fcf5ef2aSThomas Huth target &= 0xffffffffULL; 3071fcf5ef2aSThomas Huth } 3072fcf5ef2aSThomas Huth #endif 3073fcf5ef2aSThomas Huth dc->npc = target; 3074fcf5ef2aSThomas Huth } 3075fcf5ef2aSThomas Huth goto jmp_insn; 3076fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 3077fcf5ef2aSThomas Huth { 3078fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 307952123f14SRichard Henderson TCGv cpu_dst = tcg_temp_new(); 3080fcf5ef2aSThomas Huth TCGv cpu_tmp0; 3081fcf5ef2aSThomas Huth 3082fcf5ef2aSThomas Huth if (xop == 0x3a) { /* generate trap */ 3083fcf5ef2aSThomas Huth int cond = GET_FIELD(insn, 3, 6); 3084fcf5ef2aSThomas Huth TCGv_i32 trap; 3085fcf5ef2aSThomas Huth TCGLabel *l1 = NULL; 3086fcf5ef2aSThomas Huth int mask; 3087fcf5ef2aSThomas Huth 3088fcf5ef2aSThomas Huth if (cond == 0) { 3089fcf5ef2aSThomas Huth /* Trap never. */ 3090fcf5ef2aSThomas Huth break; 3091fcf5ef2aSThomas Huth } 3092fcf5ef2aSThomas Huth 3093fcf5ef2aSThomas Huth save_state(dc); 3094fcf5ef2aSThomas Huth 3095fcf5ef2aSThomas Huth if (cond != 8) { 3096fcf5ef2aSThomas Huth /* Conditional trap. */ 3097fcf5ef2aSThomas Huth DisasCompare cmp; 3098fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3099fcf5ef2aSThomas Huth /* V9 icc/xcc */ 3100fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 3101fcf5ef2aSThomas Huth if (cc == 0) { 3102fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3103fcf5ef2aSThomas Huth } else if (cc == 2) { 3104fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 3105fcf5ef2aSThomas Huth } else { 3106fcf5ef2aSThomas Huth goto illegal_insn; 3107fcf5ef2aSThomas Huth } 3108fcf5ef2aSThomas Huth #else 3109fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 3110fcf5ef2aSThomas Huth #endif 3111fcf5ef2aSThomas Huth l1 = gen_new_label(); 3112fcf5ef2aSThomas Huth tcg_gen_brcond_tl(tcg_invert_cond(cmp.cond), 3113fcf5ef2aSThomas Huth cmp.c1, cmp.c2, l1); 3114fcf5ef2aSThomas Huth } 3115fcf5ef2aSThomas Huth 3116fcf5ef2aSThomas Huth mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 3117fcf5ef2aSThomas Huth ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 3118fcf5ef2aSThomas Huth 3119fcf5ef2aSThomas Huth /* Don't use the normal temporaries, as they may well have 3120fcf5ef2aSThomas Huth gone out of scope with the branch above. While we're 3121fcf5ef2aSThomas Huth doing that we might as well pre-truncate to 32-bit. */ 3122fcf5ef2aSThomas Huth trap = tcg_temp_new_i32(); 3123fcf5ef2aSThomas Huth 3124fcf5ef2aSThomas Huth rs1 = GET_FIELD_SP(insn, 14, 18); 3125fcf5ef2aSThomas Huth if (IS_IMM) { 31265c65df36SArtyom Tarasenko rs2 = GET_FIELD_SP(insn, 0, 7); 3127fcf5ef2aSThomas Huth if (rs1 == 0) { 3128fcf5ef2aSThomas Huth tcg_gen_movi_i32(trap, (rs2 & mask) + TT_TRAP); 3129fcf5ef2aSThomas Huth /* Signal that the trap value is fully constant. */ 3130fcf5ef2aSThomas Huth mask = 0; 3131fcf5ef2aSThomas Huth } else { 3132fcf5ef2aSThomas Huth TCGv t1 = gen_load_gpr(dc, rs1); 3133fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3134fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, rs2); 3135fcf5ef2aSThomas Huth } 3136fcf5ef2aSThomas Huth } else { 3137fcf5ef2aSThomas Huth TCGv t1, t2; 3138fcf5ef2aSThomas Huth rs2 = GET_FIELD_SP(insn, 0, 4); 3139fcf5ef2aSThomas Huth t1 = gen_load_gpr(dc, rs1); 3140fcf5ef2aSThomas Huth t2 = gen_load_gpr(dc, rs2); 3141fcf5ef2aSThomas Huth tcg_gen_add_tl(t1, t1, t2); 3142fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(trap, t1); 3143fcf5ef2aSThomas Huth } 3144fcf5ef2aSThomas Huth if (mask != 0) { 3145fcf5ef2aSThomas Huth tcg_gen_andi_i32(trap, trap, mask); 3146fcf5ef2aSThomas Huth tcg_gen_addi_i32(trap, trap, TT_TRAP); 3147fcf5ef2aSThomas Huth } 3148fcf5ef2aSThomas Huth 3149fcf5ef2aSThomas Huth gen_helper_raise_exception(cpu_env, trap); 3150fcf5ef2aSThomas Huth 3151fcf5ef2aSThomas Huth if (cond == 8) { 3152fcf5ef2aSThomas Huth /* An unconditional trap ends the TB. */ 3153af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 3154fcf5ef2aSThomas Huth goto jmp_insn; 3155fcf5ef2aSThomas Huth } else { 3156fcf5ef2aSThomas Huth /* A conditional trap falls through to the next insn. */ 3157fcf5ef2aSThomas Huth gen_set_label(l1); 3158fcf5ef2aSThomas Huth break; 3159fcf5ef2aSThomas Huth } 3160fcf5ef2aSThomas Huth } else if (xop == 0x28) { 3161fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3162fcf5ef2aSThomas Huth switch(rs1) { 3163fcf5ef2aSThomas Huth case 0: /* rdy */ 3164fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3165fcf5ef2aSThomas Huth case 0x01 ... 0x0e: /* undefined in the SPARCv8 3166fcf5ef2aSThomas Huth manual, rdy on the microSPARC 3167fcf5ef2aSThomas Huth II */ 3168fcf5ef2aSThomas Huth case 0x0f: /* stbar in the SPARCv8 manual, 3169fcf5ef2aSThomas Huth rdy on the microSPARC II */ 3170fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent in the 3171fcf5ef2aSThomas Huth SPARCv8 manual, rdy on the 3172fcf5ef2aSThomas Huth microSPARC II */ 3173fcf5ef2aSThomas Huth /* Read Asr17 */ 3174fcf5ef2aSThomas Huth if (rs1 == 0x11 && dc->def->features & CPU_FEATURE_ASR17) { 3175fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3176fcf5ef2aSThomas Huth /* Read Asr17 for a Leon3 monoprocessor */ 3177fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, (1 << 8) | (dc->def->nwindows - 1)); 3178fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3179fcf5ef2aSThomas Huth break; 3180fcf5ef2aSThomas Huth } 3181fcf5ef2aSThomas Huth #endif 3182fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_y); 3183fcf5ef2aSThomas Huth break; 3184fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3185fcf5ef2aSThomas Huth case 0x2: /* V9 rdccr */ 3186fcf5ef2aSThomas Huth update_psr(dc); 3187fcf5ef2aSThomas Huth gen_helper_rdccr(cpu_dst, cpu_env); 3188fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3189fcf5ef2aSThomas Huth break; 3190fcf5ef2aSThomas Huth case 0x3: /* V9 rdasi */ 3191fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_dst, dc->asi); 3192fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3193fcf5ef2aSThomas Huth break; 3194fcf5ef2aSThomas Huth case 0x4: /* V9 rdtick */ 3195fcf5ef2aSThomas Huth { 3196fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3197fcf5ef2aSThomas Huth TCGv_i32 r_const; 3198fcf5ef2aSThomas Huth 3199fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 320000ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3201fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3202fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3203dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3204dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 320546bb0137SMark Cave-Ayland } 3206fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3207fcf5ef2aSThomas Huth r_const); 3208fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3209fcf5ef2aSThomas Huth } 3210fcf5ef2aSThomas Huth break; 3211fcf5ef2aSThomas Huth case 0x5: /* V9 rdpc */ 3212fcf5ef2aSThomas Huth { 3213fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 3214fcf5ef2aSThomas Huth if (unlikely(AM_CHECK(dc))) { 3215fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc & 0xffffffffULL); 3216fcf5ef2aSThomas Huth } else { 3217fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 3218fcf5ef2aSThomas Huth } 3219fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 3220fcf5ef2aSThomas Huth } 3221fcf5ef2aSThomas Huth break; 3222fcf5ef2aSThomas Huth case 0x6: /* V9 rdfprs */ 3223fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_dst, cpu_fprs); 3224fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3225fcf5ef2aSThomas Huth break; 3226fcf5ef2aSThomas Huth case 0xf: /* V9 membar */ 3227fcf5ef2aSThomas Huth break; /* no effect */ 3228fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 3229fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3230fcf5ef2aSThomas Huth goto jmp_insn; 3231fcf5ef2aSThomas Huth } 3232fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_gsr); 3233fcf5ef2aSThomas Huth break; 3234fcf5ef2aSThomas Huth case 0x16: /* Softint */ 3235fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_dst, cpu_env, 3236fcf5ef2aSThomas Huth offsetof(CPUSPARCState, softint)); 3237fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3238fcf5ef2aSThomas Huth break; 3239fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 3240fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tick_cmpr); 3241fcf5ef2aSThomas Huth break; 3242fcf5ef2aSThomas Huth case 0x18: /* System tick */ 3243fcf5ef2aSThomas Huth { 3244fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3245fcf5ef2aSThomas Huth TCGv_i32 r_const; 3246fcf5ef2aSThomas Huth 3247fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 324800ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3249fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3250fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 3251dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3252dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 325346bb0137SMark Cave-Ayland } 3254fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_dst, cpu_env, r_tickptr, 3255fcf5ef2aSThomas Huth r_const); 3256fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3257fcf5ef2aSThomas Huth } 3258fcf5ef2aSThomas Huth break; 3259fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 3260fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_stick_cmpr); 3261fcf5ef2aSThomas Huth break; 3262b8e31b3cSArtyom Tarasenko case 0x1a: /* UltraSPARC-T1 Strand status */ 3263b8e31b3cSArtyom Tarasenko /* XXX HYPV check maybe not enough, UA2005 & UA2007 describe 3264b8e31b3cSArtyom Tarasenko * this ASR as impl. dep 3265b8e31b3cSArtyom Tarasenko */ 3266b8e31b3cSArtyom Tarasenko CHECK_IU_FEATURE(dc, HYPV); 3267b8e31b3cSArtyom Tarasenko { 3268b8e31b3cSArtyom Tarasenko TCGv t = gen_dest_gpr(dc, rd); 3269b8e31b3cSArtyom Tarasenko tcg_gen_movi_tl(t, 1UL); 3270b8e31b3cSArtyom Tarasenko gen_store_gpr(dc, rd, t); 3271b8e31b3cSArtyom Tarasenko } 3272b8e31b3cSArtyom Tarasenko break; 3273fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 3274fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation Counter */ 3275fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 3276fcf5ef2aSThomas Huth case 0x14: /* Softint set, WO */ 3277fcf5ef2aSThomas Huth case 0x15: /* Softint clear, WO */ 3278fcf5ef2aSThomas Huth #endif 3279fcf5ef2aSThomas Huth default: 3280fcf5ef2aSThomas Huth goto illegal_insn; 3281fcf5ef2aSThomas Huth } 3282fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 3283fcf5ef2aSThomas Huth } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */ 3284fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 3285fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3286fcf5ef2aSThomas Huth goto priv_insn; 3287fcf5ef2aSThomas Huth } 3288fcf5ef2aSThomas Huth update_psr(dc); 3289fcf5ef2aSThomas Huth gen_helper_rdpsr(cpu_dst, cpu_env); 3290fcf5ef2aSThomas Huth #else 3291fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3292fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3293fcf5ef2aSThomas Huth goto priv_insn; 3294fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3295fcf5ef2aSThomas Huth switch (rs1) { 3296fcf5ef2aSThomas Huth case 0: // hpstate 3297f7f17ef7SArtyom Tarasenko tcg_gen_ld_i64(cpu_dst, cpu_env, 3298f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, hpstate)); 3299fcf5ef2aSThomas Huth break; 3300fcf5ef2aSThomas Huth case 1: // htstate 3301fcf5ef2aSThomas Huth // gen_op_rdhtstate(); 3302fcf5ef2aSThomas Huth break; 3303fcf5ef2aSThomas Huth case 3: // hintp 3304fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hintp); 3305fcf5ef2aSThomas Huth break; 3306fcf5ef2aSThomas Huth case 5: // htba 3307fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_htba); 3308fcf5ef2aSThomas Huth break; 3309fcf5ef2aSThomas Huth case 6: // hver 3310fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hver); 3311fcf5ef2aSThomas Huth break; 3312fcf5ef2aSThomas Huth case 31: // hstick_cmpr 3313fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_dst, cpu_hstick_cmpr); 3314fcf5ef2aSThomas Huth break; 3315fcf5ef2aSThomas Huth default: 3316fcf5ef2aSThomas Huth goto illegal_insn; 3317fcf5ef2aSThomas Huth } 3318fcf5ef2aSThomas Huth #endif 3319fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3320fcf5ef2aSThomas Huth break; 3321fcf5ef2aSThomas Huth } else if (xop == 0x2a) { /* rdwim / V9 rdpr */ 3322fcf5ef2aSThomas Huth if (!supervisor(dc)) { 3323fcf5ef2aSThomas Huth goto priv_insn; 3324fcf5ef2aSThomas Huth } 332552123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3326fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3327fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3328fcf5ef2aSThomas Huth switch (rs1) { 3329fcf5ef2aSThomas Huth case 0: // tpc 3330fcf5ef2aSThomas Huth { 3331fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3332fcf5ef2aSThomas Huth 3333fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3334fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3335fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3336fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 3337fcf5ef2aSThomas Huth } 3338fcf5ef2aSThomas Huth break; 3339fcf5ef2aSThomas Huth case 1: // tnpc 3340fcf5ef2aSThomas Huth { 3341fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3342fcf5ef2aSThomas Huth 3343fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3344fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3345fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3346fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 3347fcf5ef2aSThomas Huth } 3348fcf5ef2aSThomas Huth break; 3349fcf5ef2aSThomas Huth case 2: // tstate 3350fcf5ef2aSThomas Huth { 3351fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 3352fcf5ef2aSThomas Huth 3353fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 3354fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3355fcf5ef2aSThomas Huth tcg_gen_ld_tl(cpu_tmp0, r_tsptr, 3356fcf5ef2aSThomas Huth offsetof(trap_state, tstate)); 3357fcf5ef2aSThomas Huth } 3358fcf5ef2aSThomas Huth break; 3359fcf5ef2aSThomas Huth case 3: // tt 3360fcf5ef2aSThomas Huth { 3361fcf5ef2aSThomas Huth TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 3362fcf5ef2aSThomas Huth 3363fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 3364fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, r_tsptr, 3365fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 3366fcf5ef2aSThomas Huth } 3367fcf5ef2aSThomas Huth break; 3368fcf5ef2aSThomas Huth case 4: // tick 3369fcf5ef2aSThomas Huth { 3370fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 3371fcf5ef2aSThomas Huth TCGv_i32 r_const; 3372fcf5ef2aSThomas Huth 3373fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 337400ab7e61SRichard Henderson r_const = tcg_constant_i32(dc->mem_idx); 3375fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 3376fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 3377dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 3378dfd1b812SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 337946bb0137SMark Cave-Ayland } 3380fcf5ef2aSThomas Huth gen_helper_tick_get_count(cpu_tmp0, cpu_env, 3381fcf5ef2aSThomas Huth r_tickptr, r_const); 3382fcf5ef2aSThomas Huth } 3383fcf5ef2aSThomas Huth break; 3384fcf5ef2aSThomas Huth case 5: // tba 3385fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_tbr); 3386fcf5ef2aSThomas Huth break; 3387fcf5ef2aSThomas Huth case 6: // pstate 3388fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3389fcf5ef2aSThomas Huth offsetof(CPUSPARCState, pstate)); 3390fcf5ef2aSThomas Huth break; 3391fcf5ef2aSThomas Huth case 7: // tl 3392fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3393fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 3394fcf5ef2aSThomas Huth break; 3395fcf5ef2aSThomas Huth case 8: // pil 3396fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3397fcf5ef2aSThomas Huth offsetof(CPUSPARCState, psrpil)); 3398fcf5ef2aSThomas Huth break; 3399fcf5ef2aSThomas Huth case 9: // cwp 3400fcf5ef2aSThomas Huth gen_helper_rdcwp(cpu_tmp0, cpu_env); 3401fcf5ef2aSThomas Huth break; 3402fcf5ef2aSThomas Huth case 10: // cansave 3403fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3404fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cansave)); 3405fcf5ef2aSThomas Huth break; 3406fcf5ef2aSThomas Huth case 11: // canrestore 3407fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3408fcf5ef2aSThomas Huth offsetof(CPUSPARCState, canrestore)); 3409fcf5ef2aSThomas Huth break; 3410fcf5ef2aSThomas Huth case 12: // cleanwin 3411fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3412fcf5ef2aSThomas Huth offsetof(CPUSPARCState, cleanwin)); 3413fcf5ef2aSThomas Huth break; 3414fcf5ef2aSThomas Huth case 13: // otherwin 3415fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3416fcf5ef2aSThomas Huth offsetof(CPUSPARCState, otherwin)); 3417fcf5ef2aSThomas Huth break; 3418fcf5ef2aSThomas Huth case 14: // wstate 3419fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3420fcf5ef2aSThomas Huth offsetof(CPUSPARCState, wstate)); 3421fcf5ef2aSThomas Huth break; 3422fcf5ef2aSThomas Huth case 16: // UA2005 gl 3423fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 3424fcf5ef2aSThomas Huth tcg_gen_ld32s_tl(cpu_tmp0, cpu_env, 3425fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gl)); 3426fcf5ef2aSThomas Huth break; 3427fcf5ef2aSThomas Huth case 26: // UA2005 strand status 3428fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 3429fcf5ef2aSThomas Huth if (!hypervisor(dc)) 3430fcf5ef2aSThomas Huth goto priv_insn; 3431fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ssr); 3432fcf5ef2aSThomas Huth break; 3433fcf5ef2aSThomas Huth case 31: // ver 3434fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_ver); 3435fcf5ef2aSThomas Huth break; 3436fcf5ef2aSThomas Huth case 15: // fq 3437fcf5ef2aSThomas Huth default: 3438fcf5ef2aSThomas Huth goto illegal_insn; 3439fcf5ef2aSThomas Huth } 3440fcf5ef2aSThomas Huth #else 3441fcf5ef2aSThomas Huth tcg_gen_ext_i32_tl(cpu_tmp0, cpu_wim); 3442fcf5ef2aSThomas Huth #endif 3443fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 3444fcf5ef2aSThomas Huth break; 3445aa04c9d9SGiuseppe Musacchio #endif 3446aa04c9d9SGiuseppe Musacchio #if defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY) 3447fcf5ef2aSThomas Huth } else if (xop == 0x2b) { /* rdtbr / V9 flushw */ 3448fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3449fcf5ef2aSThomas Huth gen_helper_flushw(cpu_env); 3450fcf5ef2aSThomas Huth #else 3451fcf5ef2aSThomas Huth if (!supervisor(dc)) 3452fcf5ef2aSThomas Huth goto priv_insn; 3453fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tbr); 3454fcf5ef2aSThomas Huth #endif 3455fcf5ef2aSThomas Huth break; 3456fcf5ef2aSThomas Huth #endif 3457fcf5ef2aSThomas Huth } else if (xop == 0x34) { /* FPU Operations */ 3458fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3459fcf5ef2aSThomas Huth goto jmp_insn; 3460fcf5ef2aSThomas Huth } 3461fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3462fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3463fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3464fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3465fcf5ef2aSThomas Huth 3466fcf5ef2aSThomas Huth switch (xop) { 3467fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 3468fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 3469fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 3470fcf5ef2aSThomas Huth break; 3471fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 3472fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 3473fcf5ef2aSThomas Huth break; 3474fcf5ef2aSThomas Huth case 0x9: /* fabss */ 3475fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 3476fcf5ef2aSThomas Huth break; 3477fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 3478fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3479fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 3480fcf5ef2aSThomas Huth break; 3481fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 3482fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSQRT); 3483fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 3484fcf5ef2aSThomas Huth break; 3485fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 3486fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3487fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 3488fcf5ef2aSThomas Huth break; 3489fcf5ef2aSThomas Huth case 0x41: /* fadds */ 3490fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 3491fcf5ef2aSThomas Huth break; 3492fcf5ef2aSThomas Huth case 0x42: /* faddd */ 3493fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 3494fcf5ef2aSThomas Huth break; 3495fcf5ef2aSThomas Huth case 0x43: /* faddq */ 3496fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3497fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 3498fcf5ef2aSThomas Huth break; 3499fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 3500fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 3501fcf5ef2aSThomas Huth break; 3502fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 3503fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 3504fcf5ef2aSThomas Huth break; 3505fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 3506fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3507fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 3508fcf5ef2aSThomas Huth break; 3509fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 3510fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3511fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 3512fcf5ef2aSThomas Huth break; 3513fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 3514fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3515fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 3516fcf5ef2aSThomas Huth break; 3517fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 3518fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3519fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FMUL); 3520fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 3521fcf5ef2aSThomas Huth break; 3522fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 3523fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 3524fcf5ef2aSThomas Huth break; 3525fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 3526fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 3527fcf5ef2aSThomas Huth break; 3528fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 3529fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3530fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 3531fcf5ef2aSThomas Huth break; 3532fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 3533fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 3534fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 3535fcf5ef2aSThomas Huth break; 3536fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 3537fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3538fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 3539fcf5ef2aSThomas Huth break; 3540fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 3541fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 3542fcf5ef2aSThomas Huth break; 3543fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 3544fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 3545fcf5ef2aSThomas Huth break; 3546fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 3547fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3548fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 3549fcf5ef2aSThomas Huth break; 3550fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 3551fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 3552fcf5ef2aSThomas Huth break; 3553fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 3554fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 3555fcf5ef2aSThomas Huth break; 3556fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 3557fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3558fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 3559fcf5ef2aSThomas Huth break; 3560fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 3561fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3562fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 3563fcf5ef2aSThomas Huth break; 3564fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 3565fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3566fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 3567fcf5ef2aSThomas Huth break; 3568fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 3569fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3570fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 3571fcf5ef2aSThomas Huth break; 3572fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 3573fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 3574fcf5ef2aSThomas Huth break; 3575fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 3576fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 3577fcf5ef2aSThomas Huth break; 3578fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 3579fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3580fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 3581fcf5ef2aSThomas Huth break; 3582fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3583fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 3584fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 3585fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 3586fcf5ef2aSThomas Huth break; 3587fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 3588fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3589fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 3590fcf5ef2aSThomas Huth break; 3591fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 3592fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 3593fcf5ef2aSThomas Huth break; 3594fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 3595fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3596fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 3597fcf5ef2aSThomas Huth break; 3598fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 3599fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 3600fcf5ef2aSThomas Huth break; 3601fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 3602fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3603fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 3604fcf5ef2aSThomas Huth break; 3605fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 3606fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 3607fcf5ef2aSThomas Huth break; 3608fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 3609fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 3610fcf5ef2aSThomas Huth break; 3611fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 3612fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3613fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 3614fcf5ef2aSThomas Huth break; 3615fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 3616fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 3617fcf5ef2aSThomas Huth break; 3618fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 3619fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 3620fcf5ef2aSThomas Huth break; 3621fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 3622fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3623fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 3624fcf5ef2aSThomas Huth break; 3625fcf5ef2aSThomas Huth #endif 3626fcf5ef2aSThomas Huth default: 3627fcf5ef2aSThomas Huth goto illegal_insn; 3628fcf5ef2aSThomas Huth } 3629fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 3630fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3631fcf5ef2aSThomas Huth int cond; 3632fcf5ef2aSThomas Huth #endif 3633fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 3634fcf5ef2aSThomas Huth goto jmp_insn; 3635fcf5ef2aSThomas Huth } 3636fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 3637fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3638fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3639fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 3640fcf5ef2aSThomas Huth 3641fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3642fcf5ef2aSThomas Huth #define FMOVR(sz) \ 3643fcf5ef2aSThomas Huth do { \ 3644fcf5ef2aSThomas Huth DisasCompare cmp; \ 3645fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 3646fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 3647fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 3648fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3649fcf5ef2aSThomas Huth } while (0) 3650fcf5ef2aSThomas Huth 3651fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 3652fcf5ef2aSThomas Huth FMOVR(s); 3653fcf5ef2aSThomas Huth break; 3654fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 3655fcf5ef2aSThomas Huth FMOVR(d); 3656fcf5ef2aSThomas Huth break; 3657fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 3658fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3659fcf5ef2aSThomas Huth FMOVR(q); 3660fcf5ef2aSThomas Huth break; 3661fcf5ef2aSThomas Huth } 3662fcf5ef2aSThomas Huth #undef FMOVR 3663fcf5ef2aSThomas Huth #endif 3664fcf5ef2aSThomas Huth switch (xop) { 3665fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3666fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 3667fcf5ef2aSThomas Huth do { \ 3668fcf5ef2aSThomas Huth DisasCompare cmp; \ 3669fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3670fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 3671fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3672fcf5ef2aSThomas Huth } while (0) 3673fcf5ef2aSThomas Huth 3674fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 3675fcf5ef2aSThomas Huth FMOVCC(0, s); 3676fcf5ef2aSThomas Huth break; 3677fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 3678fcf5ef2aSThomas Huth FMOVCC(0, d); 3679fcf5ef2aSThomas Huth break; 3680fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 3681fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3682fcf5ef2aSThomas Huth FMOVCC(0, q); 3683fcf5ef2aSThomas Huth break; 3684fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 3685fcf5ef2aSThomas Huth FMOVCC(1, s); 3686fcf5ef2aSThomas Huth break; 3687fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 3688fcf5ef2aSThomas Huth FMOVCC(1, d); 3689fcf5ef2aSThomas Huth break; 3690fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 3691fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3692fcf5ef2aSThomas Huth FMOVCC(1, q); 3693fcf5ef2aSThomas Huth break; 3694fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 3695fcf5ef2aSThomas Huth FMOVCC(2, s); 3696fcf5ef2aSThomas Huth break; 3697fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 3698fcf5ef2aSThomas Huth FMOVCC(2, d); 3699fcf5ef2aSThomas Huth break; 3700fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 3701fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3702fcf5ef2aSThomas Huth FMOVCC(2, q); 3703fcf5ef2aSThomas Huth break; 3704fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 3705fcf5ef2aSThomas Huth FMOVCC(3, s); 3706fcf5ef2aSThomas Huth break; 3707fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 3708fcf5ef2aSThomas Huth FMOVCC(3, d); 3709fcf5ef2aSThomas Huth break; 3710fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 3711fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3712fcf5ef2aSThomas Huth FMOVCC(3, q); 3713fcf5ef2aSThomas Huth break; 3714fcf5ef2aSThomas Huth #undef FMOVCC 3715fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 3716fcf5ef2aSThomas Huth do { \ 3717fcf5ef2aSThomas Huth DisasCompare cmp; \ 3718fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 3719fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 3720fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 3721fcf5ef2aSThomas Huth } while (0) 3722fcf5ef2aSThomas Huth 3723fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 3724fcf5ef2aSThomas Huth FMOVCC(0, s); 3725fcf5ef2aSThomas Huth break; 3726fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 3727fcf5ef2aSThomas Huth FMOVCC(0, d); 3728fcf5ef2aSThomas Huth break; 3729fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 3730fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3731fcf5ef2aSThomas Huth FMOVCC(0, q); 3732fcf5ef2aSThomas Huth break; 3733fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 3734fcf5ef2aSThomas Huth FMOVCC(1, s); 3735fcf5ef2aSThomas Huth break; 3736fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 3737fcf5ef2aSThomas Huth FMOVCC(1, d); 3738fcf5ef2aSThomas Huth break; 3739fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 3740fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3741fcf5ef2aSThomas Huth FMOVCC(1, q); 3742fcf5ef2aSThomas Huth break; 3743fcf5ef2aSThomas Huth #undef FMOVCC 3744fcf5ef2aSThomas Huth #endif 3745fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 3746fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3747fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3748fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 3749fcf5ef2aSThomas Huth break; 3750fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 3751fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3752fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3753fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 3754fcf5ef2aSThomas Huth break; 3755fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 3756fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3757fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3758fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3759fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 3760fcf5ef2aSThomas Huth break; 3761fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 3762fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 3763fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 3764fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 3765fcf5ef2aSThomas Huth break; 3766fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 3767fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 3768fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 3769fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 3770fcf5ef2aSThomas Huth break; 3771fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 3772fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 3773fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 3774fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 3775fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 3776fcf5ef2aSThomas Huth break; 3777fcf5ef2aSThomas Huth default: 3778fcf5ef2aSThomas Huth goto illegal_insn; 3779fcf5ef2aSThomas Huth } 3780fcf5ef2aSThomas Huth } else if (xop == 0x2) { 3781fcf5ef2aSThomas Huth TCGv dst = gen_dest_gpr(dc, rd); 3782fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 3783fcf5ef2aSThomas Huth if (rs1 == 0) { 3784fcf5ef2aSThomas Huth /* clr/mov shortcut : or %g0, x, y -> mov x, y */ 3785fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3786fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3787fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, simm); 3788fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3789fcf5ef2aSThomas Huth } else { /* register */ 3790fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3791fcf5ef2aSThomas Huth if (rs2 == 0) { 3792fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 3793fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3794fcf5ef2aSThomas Huth } else { 3795fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3796fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src2); 3797fcf5ef2aSThomas Huth } 3798fcf5ef2aSThomas Huth } 3799fcf5ef2aSThomas Huth } else { 3800fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3801fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3802fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 3803fcf5ef2aSThomas Huth tcg_gen_ori_tl(dst, cpu_src1, simm); 3804fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3805fcf5ef2aSThomas Huth } else { /* register */ 3806fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3807fcf5ef2aSThomas Huth if (rs2 == 0) { 3808fcf5ef2aSThomas Huth /* mov shortcut: or x, %g0, y -> mov x, y */ 3809fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_src1); 3810fcf5ef2aSThomas Huth } else { 3811fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 3812fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, cpu_src1, cpu_src2); 3813fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 3814fcf5ef2aSThomas Huth } 3815fcf5ef2aSThomas Huth } 3816fcf5ef2aSThomas Huth } 3817fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3818fcf5ef2aSThomas Huth } else if (xop == 0x25) { /* sll, V9 sllx */ 3819fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3820fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3821fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3822fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3823fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x3f); 3824fcf5ef2aSThomas Huth } else { 3825fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_src1, simm & 0x1f); 3826fcf5ef2aSThomas Huth } 3827fcf5ef2aSThomas Huth } else { /* register */ 3828fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3829fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 383052123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3831fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3832fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3833fcf5ef2aSThomas Huth } else { 3834fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3835fcf5ef2aSThomas Huth } 3836fcf5ef2aSThomas Huth tcg_gen_shl_i64(cpu_dst, cpu_src1, cpu_tmp0); 3837fcf5ef2aSThomas Huth } 3838fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3839fcf5ef2aSThomas Huth } else if (xop == 0x26) { /* srl, V9 srlx */ 3840fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3841fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3842fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3843fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3844fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_src1, simm & 0x3f); 3845fcf5ef2aSThomas Huth } else { 3846fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3847fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_dst, cpu_dst, simm & 0x1f); 3848fcf5ef2aSThomas Huth } 3849fcf5ef2aSThomas Huth } else { /* register */ 3850fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3851fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 385252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3853fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3854fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3855fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_src1, cpu_tmp0); 3856fcf5ef2aSThomas Huth } else { 3857fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3858fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_dst, cpu_src1, 0xffffffffULL); 3859fcf5ef2aSThomas Huth tcg_gen_shr_i64(cpu_dst, cpu_dst, cpu_tmp0); 3860fcf5ef2aSThomas Huth } 3861fcf5ef2aSThomas Huth } 3862fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3863fcf5ef2aSThomas Huth } else if (xop == 0x27) { /* sra, V9 srax */ 3864fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3865fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 3866fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 3867fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3868fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_src1, simm & 0x3f); 3869fcf5ef2aSThomas Huth } else { 3870fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 3871fcf5ef2aSThomas Huth tcg_gen_sari_i64(cpu_dst, cpu_dst, simm & 0x1f); 3872fcf5ef2aSThomas Huth } 3873fcf5ef2aSThomas Huth } else { /* register */ 3874fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 3875fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 387652123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 3877fcf5ef2aSThomas Huth if (insn & (1 << 12)) { 3878fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x3f); 3879fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_src1, cpu_tmp0); 3880fcf5ef2aSThomas Huth } else { 3881fcf5ef2aSThomas Huth tcg_gen_andi_i64(cpu_tmp0, cpu_src2, 0x1f); 3882fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(cpu_dst, cpu_src1); 3883fcf5ef2aSThomas Huth tcg_gen_sar_i64(cpu_dst, cpu_dst, cpu_tmp0); 3884fcf5ef2aSThomas Huth } 3885fcf5ef2aSThomas Huth } 3886fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 3887fcf5ef2aSThomas Huth #endif 3888fcf5ef2aSThomas Huth } else if (xop < 0x36) { 3889fcf5ef2aSThomas Huth if (xop < 0x20) { 3890fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 3891fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 3892fcf5ef2aSThomas Huth switch (xop & ~0x10) { 3893fcf5ef2aSThomas Huth case 0x0: /* add */ 3894fcf5ef2aSThomas Huth if (xop & 0x10) { 3895fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 3896fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 3897fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 3898fcf5ef2aSThomas Huth } else { 3899fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 3900fcf5ef2aSThomas Huth } 3901fcf5ef2aSThomas Huth break; 3902fcf5ef2aSThomas Huth case 0x1: /* and */ 3903fcf5ef2aSThomas Huth tcg_gen_and_tl(cpu_dst, cpu_src1, cpu_src2); 3904fcf5ef2aSThomas Huth if (xop & 0x10) { 3905fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3906fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3907fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3908fcf5ef2aSThomas Huth } 3909fcf5ef2aSThomas Huth break; 3910fcf5ef2aSThomas Huth case 0x2: /* or */ 3911fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_dst, cpu_src1, cpu_src2); 3912fcf5ef2aSThomas Huth if (xop & 0x10) { 3913fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3914fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3915fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3916fcf5ef2aSThomas Huth } 3917fcf5ef2aSThomas Huth break; 3918fcf5ef2aSThomas Huth case 0x3: /* xor */ 3919fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_dst, cpu_src1, cpu_src2); 3920fcf5ef2aSThomas Huth if (xop & 0x10) { 3921fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3922fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3923fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3924fcf5ef2aSThomas Huth } 3925fcf5ef2aSThomas Huth break; 3926fcf5ef2aSThomas Huth case 0x4: /* sub */ 3927fcf5ef2aSThomas Huth if (xop & 0x10) { 3928fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 3929fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 3930fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 3931fcf5ef2aSThomas Huth } else { 3932fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_dst, cpu_src1, cpu_src2); 3933fcf5ef2aSThomas Huth } 3934fcf5ef2aSThomas Huth break; 3935fcf5ef2aSThomas Huth case 0x5: /* andn */ 3936fcf5ef2aSThomas Huth tcg_gen_andc_tl(cpu_dst, cpu_src1, cpu_src2); 3937fcf5ef2aSThomas Huth if (xop & 0x10) { 3938fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3939fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3940fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3941fcf5ef2aSThomas Huth } 3942fcf5ef2aSThomas Huth break; 3943fcf5ef2aSThomas Huth case 0x6: /* orn */ 3944fcf5ef2aSThomas Huth tcg_gen_orc_tl(cpu_dst, cpu_src1, cpu_src2); 3945fcf5ef2aSThomas Huth if (xop & 0x10) { 3946fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3947fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3948fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3949fcf5ef2aSThomas Huth } 3950fcf5ef2aSThomas Huth break; 3951fcf5ef2aSThomas Huth case 0x7: /* xorn */ 3952fcf5ef2aSThomas Huth tcg_gen_eqv_tl(cpu_dst, cpu_src1, cpu_src2); 3953fcf5ef2aSThomas Huth if (xop & 0x10) { 3954fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3955fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3956fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3957fcf5ef2aSThomas Huth } 3958fcf5ef2aSThomas Huth break; 3959fcf5ef2aSThomas Huth case 0x8: /* addx, V9 addc */ 3960fcf5ef2aSThomas Huth gen_op_addx_int(dc, cpu_dst, cpu_src1, cpu_src2, 3961fcf5ef2aSThomas Huth (xop & 0x10)); 3962fcf5ef2aSThomas Huth break; 3963fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3964fcf5ef2aSThomas Huth case 0x9: /* V9 mulx */ 3965fcf5ef2aSThomas Huth tcg_gen_mul_i64(cpu_dst, cpu_src1, cpu_src2); 3966fcf5ef2aSThomas Huth break; 3967fcf5ef2aSThomas Huth #endif 3968fcf5ef2aSThomas Huth case 0xa: /* umul */ 3969fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 3970fcf5ef2aSThomas Huth gen_op_umul(cpu_dst, cpu_src1, cpu_src2); 3971fcf5ef2aSThomas Huth if (xop & 0x10) { 3972fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3973fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3974fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3975fcf5ef2aSThomas Huth } 3976fcf5ef2aSThomas Huth break; 3977fcf5ef2aSThomas Huth case 0xb: /* smul */ 3978fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, MUL); 3979fcf5ef2aSThomas Huth gen_op_smul(cpu_dst, cpu_src1, cpu_src2); 3980fcf5ef2aSThomas Huth if (xop & 0x10) { 3981fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_dst, cpu_dst); 3982fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_LOGIC); 3983fcf5ef2aSThomas Huth dc->cc_op = CC_OP_LOGIC; 3984fcf5ef2aSThomas Huth } 3985fcf5ef2aSThomas Huth break; 3986fcf5ef2aSThomas Huth case 0xc: /* subx, V9 subc */ 3987fcf5ef2aSThomas Huth gen_op_subx_int(dc, cpu_dst, cpu_src1, cpu_src2, 3988fcf5ef2aSThomas Huth (xop & 0x10)); 3989fcf5ef2aSThomas Huth break; 3990fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 3991fcf5ef2aSThomas Huth case 0xd: /* V9 udivx */ 3992fcf5ef2aSThomas Huth gen_helper_udivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 3993fcf5ef2aSThomas Huth break; 3994fcf5ef2aSThomas Huth #endif 3995fcf5ef2aSThomas Huth case 0xe: /* udiv */ 3996fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 3997fcf5ef2aSThomas Huth if (xop & 0x10) { 3998fcf5ef2aSThomas Huth gen_helper_udiv_cc(cpu_dst, cpu_env, cpu_src1, 3999fcf5ef2aSThomas Huth cpu_src2); 4000fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4001fcf5ef2aSThomas Huth } else { 4002fcf5ef2aSThomas Huth gen_helper_udiv(cpu_dst, cpu_env, cpu_src1, 4003fcf5ef2aSThomas Huth cpu_src2); 4004fcf5ef2aSThomas Huth } 4005fcf5ef2aSThomas Huth break; 4006fcf5ef2aSThomas Huth case 0xf: /* sdiv */ 4007fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, DIV); 4008fcf5ef2aSThomas Huth if (xop & 0x10) { 4009fcf5ef2aSThomas Huth gen_helper_sdiv_cc(cpu_dst, cpu_env, cpu_src1, 4010fcf5ef2aSThomas Huth cpu_src2); 4011fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DIV; 4012fcf5ef2aSThomas Huth } else { 4013fcf5ef2aSThomas Huth gen_helper_sdiv(cpu_dst, cpu_env, cpu_src1, 4014fcf5ef2aSThomas Huth cpu_src2); 4015fcf5ef2aSThomas Huth } 4016fcf5ef2aSThomas Huth break; 4017fcf5ef2aSThomas Huth default: 4018fcf5ef2aSThomas Huth goto illegal_insn; 4019fcf5ef2aSThomas Huth } 4020fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4021fcf5ef2aSThomas Huth } else { 4022fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 4023fcf5ef2aSThomas Huth cpu_src2 = get_src2(dc, insn); 4024fcf5ef2aSThomas Huth switch (xop) { 4025fcf5ef2aSThomas Huth case 0x20: /* taddcc */ 4026fcf5ef2aSThomas Huth gen_op_add_cc(cpu_dst, cpu_src1, cpu_src2); 4027fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4028fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TADD); 4029fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADD; 4030fcf5ef2aSThomas Huth break; 4031fcf5ef2aSThomas Huth case 0x21: /* tsubcc */ 4032fcf5ef2aSThomas Huth gen_op_sub_cc(cpu_dst, cpu_src1, cpu_src2); 4033fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4034fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_TSUB); 4035fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUB; 4036fcf5ef2aSThomas Huth break; 4037fcf5ef2aSThomas Huth case 0x22: /* taddcctv */ 4038fcf5ef2aSThomas Huth gen_helper_taddcctv(cpu_dst, cpu_env, 4039fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4040fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4041fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TADDTV; 4042fcf5ef2aSThomas Huth break; 4043fcf5ef2aSThomas Huth case 0x23: /* tsubcctv */ 4044fcf5ef2aSThomas Huth gen_helper_tsubcctv(cpu_dst, cpu_env, 4045fcf5ef2aSThomas Huth cpu_src1, cpu_src2); 4046fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4047fcf5ef2aSThomas Huth dc->cc_op = CC_OP_TSUBTV; 4048fcf5ef2aSThomas Huth break; 4049fcf5ef2aSThomas Huth case 0x24: /* mulscc */ 4050fcf5ef2aSThomas Huth update_psr(dc); 4051fcf5ef2aSThomas Huth gen_op_mulscc(cpu_dst, cpu_src1, cpu_src2); 4052fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4053fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_ADD); 4054fcf5ef2aSThomas Huth dc->cc_op = CC_OP_ADD; 4055fcf5ef2aSThomas Huth break; 4056fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4057fcf5ef2aSThomas Huth case 0x25: /* sll */ 4058fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4059fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4060fcf5ef2aSThomas Huth tcg_gen_shli_tl(cpu_dst, cpu_src1, simm & 0x1f); 4061fcf5ef2aSThomas Huth } else { /* register */ 406252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4063fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4064fcf5ef2aSThomas Huth tcg_gen_shl_tl(cpu_dst, cpu_src1, cpu_tmp0); 4065fcf5ef2aSThomas Huth } 4066fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4067fcf5ef2aSThomas Huth break; 4068fcf5ef2aSThomas Huth case 0x26: /* srl */ 4069fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4070fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4071fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_dst, cpu_src1, simm & 0x1f); 4072fcf5ef2aSThomas Huth } else { /* register */ 407352123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4074fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4075fcf5ef2aSThomas Huth tcg_gen_shr_tl(cpu_dst, cpu_src1, cpu_tmp0); 4076fcf5ef2aSThomas Huth } 4077fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4078fcf5ef2aSThomas Huth break; 4079fcf5ef2aSThomas Huth case 0x27: /* sra */ 4080fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4081fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 20, 31); 4082fcf5ef2aSThomas Huth tcg_gen_sari_tl(cpu_dst, cpu_src1, simm & 0x1f); 4083fcf5ef2aSThomas Huth } else { /* register */ 408452123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4085fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_src2, 0x1f); 4086fcf5ef2aSThomas Huth tcg_gen_sar_tl(cpu_dst, cpu_src1, cpu_tmp0); 4087fcf5ef2aSThomas Huth } 4088fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4089fcf5ef2aSThomas Huth break; 4090fcf5ef2aSThomas Huth #endif 4091fcf5ef2aSThomas Huth case 0x30: 4092fcf5ef2aSThomas Huth { 409352123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4094fcf5ef2aSThomas Huth switch(rd) { 4095fcf5ef2aSThomas Huth case 0: /* wry */ 4096fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4097fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_y, cpu_tmp0, 0xffffffff); 4098fcf5ef2aSThomas Huth break; 4099fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4100fcf5ef2aSThomas Huth case 0x01 ... 0x0f: /* undefined in the 4101fcf5ef2aSThomas Huth SPARCv8 manual, nop 4102fcf5ef2aSThomas Huth on the microSPARC 4103fcf5ef2aSThomas Huth II */ 4104fcf5ef2aSThomas Huth case 0x10 ... 0x1f: /* implementation-dependent 4105fcf5ef2aSThomas Huth in the SPARCv8 4106fcf5ef2aSThomas Huth manual, nop on the 4107fcf5ef2aSThomas Huth microSPARC II */ 4108fcf5ef2aSThomas Huth if ((rd == 0x13) && (dc->def->features & 4109fcf5ef2aSThomas Huth CPU_FEATURE_POWERDOWN)) { 4110fcf5ef2aSThomas Huth /* LEON3 power-down */ 4111fcf5ef2aSThomas Huth save_state(dc); 4112fcf5ef2aSThomas Huth gen_helper_power_down(cpu_env); 4113fcf5ef2aSThomas Huth } 4114fcf5ef2aSThomas Huth break; 4115fcf5ef2aSThomas Huth #else 4116fcf5ef2aSThomas Huth case 0x2: /* V9 wrccr */ 4117fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4118fcf5ef2aSThomas Huth gen_helper_wrccr(cpu_env, cpu_tmp0); 4119fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4120fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4121fcf5ef2aSThomas Huth break; 4122fcf5ef2aSThomas Huth case 0x3: /* V9 wrasi */ 4123fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4124fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xff); 4125fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4126fcf5ef2aSThomas Huth offsetof(CPUSPARCState, asi)); 4127fcf5ef2aSThomas Huth /* End TB to notice changed ASI. */ 4128fcf5ef2aSThomas Huth save_state(dc); 4129fcf5ef2aSThomas Huth gen_op_next_insn(); 413007ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4131af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4132fcf5ef2aSThomas Huth break; 4133fcf5ef2aSThomas Huth case 0x6: /* V9 wrfprs */ 4134fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4135fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_fprs, cpu_tmp0); 4136fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 4137fcf5ef2aSThomas Huth save_state(dc); 4138fcf5ef2aSThomas Huth gen_op_next_insn(); 413907ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4140af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4141fcf5ef2aSThomas Huth break; 4142fcf5ef2aSThomas Huth case 0xf: /* V9 sir, nop if user */ 4143fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4144fcf5ef2aSThomas Huth if (supervisor(dc)) { 4145fcf5ef2aSThomas Huth ; // XXX 4146fcf5ef2aSThomas Huth } 4147fcf5ef2aSThomas Huth #endif 4148fcf5ef2aSThomas Huth break; 4149fcf5ef2aSThomas Huth case 0x13: /* Graphics Status */ 4150fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4151fcf5ef2aSThomas Huth goto jmp_insn; 4152fcf5ef2aSThomas Huth } 4153fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_gsr, cpu_src1, cpu_src2); 4154fcf5ef2aSThomas Huth break; 4155fcf5ef2aSThomas Huth case 0x14: /* Softint set */ 4156fcf5ef2aSThomas Huth if (!supervisor(dc)) 4157fcf5ef2aSThomas Huth goto illegal_insn; 4158fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4159fcf5ef2aSThomas Huth gen_helper_set_softint(cpu_env, cpu_tmp0); 4160fcf5ef2aSThomas Huth break; 4161fcf5ef2aSThomas Huth case 0x15: /* Softint clear */ 4162fcf5ef2aSThomas Huth if (!supervisor(dc)) 4163fcf5ef2aSThomas Huth goto illegal_insn; 4164fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4165fcf5ef2aSThomas Huth gen_helper_clear_softint(cpu_env, cpu_tmp0); 4166fcf5ef2aSThomas Huth break; 4167fcf5ef2aSThomas Huth case 0x16: /* Softint write */ 4168fcf5ef2aSThomas Huth if (!supervisor(dc)) 4169fcf5ef2aSThomas Huth goto illegal_insn; 4170fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4171fcf5ef2aSThomas Huth gen_helper_write_softint(cpu_env, cpu_tmp0); 4172fcf5ef2aSThomas Huth break; 4173fcf5ef2aSThomas Huth case 0x17: /* Tick compare */ 4174fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4175fcf5ef2aSThomas Huth if (!supervisor(dc)) 4176fcf5ef2aSThomas Huth goto illegal_insn; 4177fcf5ef2aSThomas Huth #endif 4178fcf5ef2aSThomas Huth { 4179fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4180fcf5ef2aSThomas Huth 4181fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tick_cmpr, cpu_src1, 4182fcf5ef2aSThomas Huth cpu_src2); 4183fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4184fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4185fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4186dfd1b812SRichard Henderson translator_io_start(&dc->base); 4187fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4188fcf5ef2aSThomas Huth cpu_tick_cmpr); 418946bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 419046bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4191fcf5ef2aSThomas Huth } 4192fcf5ef2aSThomas Huth break; 4193fcf5ef2aSThomas Huth case 0x18: /* System tick */ 4194fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4195fcf5ef2aSThomas Huth if (!supervisor(dc)) 4196fcf5ef2aSThomas Huth goto illegal_insn; 4197fcf5ef2aSThomas Huth #endif 4198fcf5ef2aSThomas Huth { 4199fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4200fcf5ef2aSThomas Huth 4201fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, 4202fcf5ef2aSThomas Huth cpu_src2); 4203fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4204fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4205fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4206dfd1b812SRichard Henderson translator_io_start(&dc->base); 4207fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4208fcf5ef2aSThomas Huth cpu_tmp0); 420946bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 421046bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4211fcf5ef2aSThomas Huth } 4212fcf5ef2aSThomas Huth break; 4213fcf5ef2aSThomas Huth case 0x19: /* System tick compare */ 4214fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4215fcf5ef2aSThomas Huth if (!supervisor(dc)) 4216fcf5ef2aSThomas Huth goto illegal_insn; 4217fcf5ef2aSThomas Huth #endif 4218fcf5ef2aSThomas Huth { 4219fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4220fcf5ef2aSThomas Huth 4221fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_stick_cmpr, cpu_src1, 4222fcf5ef2aSThomas Huth cpu_src2); 4223fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4224fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4225fcf5ef2aSThomas Huth offsetof(CPUSPARCState, stick)); 4226dfd1b812SRichard Henderson translator_io_start(&dc->base); 4227fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4228fcf5ef2aSThomas Huth cpu_stick_cmpr); 422946bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 423046bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4231fcf5ef2aSThomas Huth } 4232fcf5ef2aSThomas Huth break; 4233fcf5ef2aSThomas Huth 4234fcf5ef2aSThomas Huth case 0x10: /* Performance Control */ 4235fcf5ef2aSThomas Huth case 0x11: /* Performance Instrumentation 4236fcf5ef2aSThomas Huth Counter */ 4237fcf5ef2aSThomas Huth case 0x12: /* Dispatch Control */ 4238fcf5ef2aSThomas Huth #endif 4239fcf5ef2aSThomas Huth default: 4240fcf5ef2aSThomas Huth goto illegal_insn; 4241fcf5ef2aSThomas Huth } 4242fcf5ef2aSThomas Huth } 4243fcf5ef2aSThomas Huth break; 4244fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 4245fcf5ef2aSThomas Huth case 0x31: /* wrpsr, V9 saved, restored */ 4246fcf5ef2aSThomas Huth { 4247fcf5ef2aSThomas Huth if (!supervisor(dc)) 4248fcf5ef2aSThomas Huth goto priv_insn; 4249fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4250fcf5ef2aSThomas Huth switch (rd) { 4251fcf5ef2aSThomas Huth case 0: 4252fcf5ef2aSThomas Huth gen_helper_saved(cpu_env); 4253fcf5ef2aSThomas Huth break; 4254fcf5ef2aSThomas Huth case 1: 4255fcf5ef2aSThomas Huth gen_helper_restored(cpu_env); 4256fcf5ef2aSThomas Huth break; 4257fcf5ef2aSThomas Huth case 2: /* UA2005 allclean */ 4258fcf5ef2aSThomas Huth case 3: /* UA2005 otherw */ 4259fcf5ef2aSThomas Huth case 4: /* UA2005 normalw */ 4260fcf5ef2aSThomas Huth case 5: /* UA2005 invalw */ 4261fcf5ef2aSThomas Huth // XXX 4262fcf5ef2aSThomas Huth default: 4263fcf5ef2aSThomas Huth goto illegal_insn; 4264fcf5ef2aSThomas Huth } 4265fcf5ef2aSThomas Huth #else 426652123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4267fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4268fcf5ef2aSThomas Huth gen_helper_wrpsr(cpu_env, cpu_tmp0); 4269fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 4270fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 4271fcf5ef2aSThomas Huth save_state(dc); 4272fcf5ef2aSThomas Huth gen_op_next_insn(); 427307ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4274af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4275fcf5ef2aSThomas Huth #endif 4276fcf5ef2aSThomas Huth } 4277fcf5ef2aSThomas Huth break; 4278fcf5ef2aSThomas Huth case 0x32: /* wrwim, V9 wrpr */ 4279fcf5ef2aSThomas Huth { 4280fcf5ef2aSThomas Huth if (!supervisor(dc)) 4281fcf5ef2aSThomas Huth goto priv_insn; 428252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4283fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4284fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4285fcf5ef2aSThomas Huth switch (rd) { 4286fcf5ef2aSThomas Huth case 0: // tpc 4287fcf5ef2aSThomas Huth { 4288fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4289fcf5ef2aSThomas Huth 4290fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4291fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4292fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4293fcf5ef2aSThomas Huth offsetof(trap_state, tpc)); 4294fcf5ef2aSThomas Huth } 4295fcf5ef2aSThomas Huth break; 4296fcf5ef2aSThomas Huth case 1: // tnpc 4297fcf5ef2aSThomas Huth { 4298fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4299fcf5ef2aSThomas Huth 4300fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4301fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4302fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4303fcf5ef2aSThomas Huth offsetof(trap_state, tnpc)); 4304fcf5ef2aSThomas Huth } 4305fcf5ef2aSThomas Huth break; 4306fcf5ef2aSThomas Huth case 2: // tstate 4307fcf5ef2aSThomas Huth { 4308fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4309fcf5ef2aSThomas Huth 4310fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4311fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4312fcf5ef2aSThomas Huth tcg_gen_st_tl(cpu_tmp0, r_tsptr, 4313fcf5ef2aSThomas Huth offsetof(trap_state, 4314fcf5ef2aSThomas Huth tstate)); 4315fcf5ef2aSThomas Huth } 4316fcf5ef2aSThomas Huth break; 4317fcf5ef2aSThomas Huth case 3: // tt 4318fcf5ef2aSThomas Huth { 4319fcf5ef2aSThomas Huth TCGv_ptr r_tsptr; 4320fcf5ef2aSThomas Huth 4321fcf5ef2aSThomas Huth r_tsptr = tcg_temp_new_ptr(); 4322fcf5ef2aSThomas Huth gen_load_trap_state_at_tl(r_tsptr, cpu_env); 4323fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, r_tsptr, 4324fcf5ef2aSThomas Huth offsetof(trap_state, tt)); 4325fcf5ef2aSThomas Huth } 4326fcf5ef2aSThomas Huth break; 4327fcf5ef2aSThomas Huth case 4: // tick 4328fcf5ef2aSThomas Huth { 4329fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4330fcf5ef2aSThomas Huth 4331fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4332fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4333fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tick)); 4334dfd1b812SRichard Henderson translator_io_start(&dc->base); 4335fcf5ef2aSThomas Huth gen_helper_tick_set_count(r_tickptr, 4336fcf5ef2aSThomas Huth cpu_tmp0); 433746bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 433846bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4339fcf5ef2aSThomas Huth } 4340fcf5ef2aSThomas Huth break; 4341fcf5ef2aSThomas Huth case 5: // tba 4342fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tbr, cpu_tmp0); 4343fcf5ef2aSThomas Huth break; 4344fcf5ef2aSThomas Huth case 6: // pstate 4345fcf5ef2aSThomas Huth save_state(dc); 4346dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4347b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 434846bb0137SMark Cave-Ayland } 4349dfd1b812SRichard Henderson gen_helper_wrpstate(cpu_env, cpu_tmp0); 4350fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4351fcf5ef2aSThomas Huth break; 4352fcf5ef2aSThomas Huth case 7: // tl 4353fcf5ef2aSThomas Huth save_state(dc); 4354fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4355fcf5ef2aSThomas Huth offsetof(CPUSPARCState, tl)); 4356fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 4357fcf5ef2aSThomas Huth break; 4358fcf5ef2aSThomas Huth case 8: // pil 4359dfd1b812SRichard Henderson if (translator_io_start(&dc->base)) { 4360b5328172SPeter Maydell dc->base.is_jmp = DISAS_EXIT; 436146bb0137SMark Cave-Ayland } 4362dfd1b812SRichard Henderson gen_helper_wrpil(cpu_env, cpu_tmp0); 4363fcf5ef2aSThomas Huth break; 4364fcf5ef2aSThomas Huth case 9: // cwp 4365fcf5ef2aSThomas Huth gen_helper_wrcwp(cpu_env, cpu_tmp0); 4366fcf5ef2aSThomas Huth break; 4367fcf5ef2aSThomas Huth case 10: // cansave 4368fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4369fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4370fcf5ef2aSThomas Huth cansave)); 4371fcf5ef2aSThomas Huth break; 4372fcf5ef2aSThomas Huth case 11: // canrestore 4373fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4374fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4375fcf5ef2aSThomas Huth canrestore)); 4376fcf5ef2aSThomas Huth break; 4377fcf5ef2aSThomas Huth case 12: // cleanwin 4378fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4379fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4380fcf5ef2aSThomas Huth cleanwin)); 4381fcf5ef2aSThomas Huth break; 4382fcf5ef2aSThomas Huth case 13: // otherwin 4383fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4384fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4385fcf5ef2aSThomas Huth otherwin)); 4386fcf5ef2aSThomas Huth break; 4387fcf5ef2aSThomas Huth case 14: // wstate 4388fcf5ef2aSThomas Huth tcg_gen_st32_tl(cpu_tmp0, cpu_env, 4389fcf5ef2aSThomas Huth offsetof(CPUSPARCState, 4390fcf5ef2aSThomas Huth wstate)); 4391fcf5ef2aSThomas Huth break; 4392fcf5ef2aSThomas Huth case 16: // UA2005 gl 4393fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, GL); 4394cbc3a6a4SArtyom Tarasenko gen_helper_wrgl(cpu_env, cpu_tmp0); 4395fcf5ef2aSThomas Huth break; 4396fcf5ef2aSThomas Huth case 26: // UA2005 strand status 4397fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4398fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4399fcf5ef2aSThomas Huth goto priv_insn; 4400fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_ssr, cpu_tmp0); 4401fcf5ef2aSThomas Huth break; 4402fcf5ef2aSThomas Huth default: 4403fcf5ef2aSThomas Huth goto illegal_insn; 4404fcf5ef2aSThomas Huth } 4405fcf5ef2aSThomas Huth #else 4406fcf5ef2aSThomas Huth tcg_gen_trunc_tl_i32(cpu_wim, cpu_tmp0); 4407fcf5ef2aSThomas Huth if (dc->def->nwindows != 32) { 4408fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_wim, cpu_wim, 4409fcf5ef2aSThomas Huth (1 << dc->def->nwindows) - 1); 4410fcf5ef2aSThomas Huth } 4411fcf5ef2aSThomas Huth #endif 4412fcf5ef2aSThomas Huth } 4413fcf5ef2aSThomas Huth break; 4414fcf5ef2aSThomas Huth case 0x33: /* wrtbr, UA2005 wrhpr */ 4415fcf5ef2aSThomas Huth { 4416fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 4417fcf5ef2aSThomas Huth if (!supervisor(dc)) 4418fcf5ef2aSThomas Huth goto priv_insn; 4419fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tbr, cpu_src1, cpu_src2); 4420fcf5ef2aSThomas Huth #else 4421fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, HYPV); 4422fcf5ef2aSThomas Huth if (!hypervisor(dc)) 4423fcf5ef2aSThomas Huth goto priv_insn; 442452123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4425fcf5ef2aSThomas Huth tcg_gen_xor_tl(cpu_tmp0, cpu_src1, cpu_src2); 4426fcf5ef2aSThomas Huth switch (rd) { 4427fcf5ef2aSThomas Huth case 0: // hpstate 4428f7f17ef7SArtyom Tarasenko tcg_gen_st_i64(cpu_tmp0, cpu_env, 4429f7f17ef7SArtyom Tarasenko offsetof(CPUSPARCState, 4430f7f17ef7SArtyom Tarasenko hpstate)); 4431fcf5ef2aSThomas Huth save_state(dc); 4432fcf5ef2aSThomas Huth gen_op_next_insn(); 443307ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 4434af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 4435fcf5ef2aSThomas Huth break; 4436fcf5ef2aSThomas Huth case 1: // htstate 4437fcf5ef2aSThomas Huth // XXX gen_op_wrhtstate(); 4438fcf5ef2aSThomas Huth break; 4439fcf5ef2aSThomas Huth case 3: // hintp 4440fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hintp, cpu_tmp0); 4441fcf5ef2aSThomas Huth break; 4442fcf5ef2aSThomas Huth case 5: // htba 4443fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_htba, cpu_tmp0); 4444fcf5ef2aSThomas Huth break; 4445fcf5ef2aSThomas Huth case 31: // hstick_cmpr 4446fcf5ef2aSThomas Huth { 4447fcf5ef2aSThomas Huth TCGv_ptr r_tickptr; 4448fcf5ef2aSThomas Huth 4449fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_hstick_cmpr, cpu_tmp0); 4450fcf5ef2aSThomas Huth r_tickptr = tcg_temp_new_ptr(); 4451fcf5ef2aSThomas Huth tcg_gen_ld_ptr(r_tickptr, cpu_env, 4452fcf5ef2aSThomas Huth offsetof(CPUSPARCState, hstick)); 4453dfd1b812SRichard Henderson translator_io_start(&dc->base); 4454fcf5ef2aSThomas Huth gen_helper_tick_set_limit(r_tickptr, 4455fcf5ef2aSThomas Huth cpu_hstick_cmpr); 445646bb0137SMark Cave-Ayland /* End TB to handle timer interrupt */ 445746bb0137SMark Cave-Ayland dc->base.is_jmp = DISAS_EXIT; 4458fcf5ef2aSThomas Huth } 4459fcf5ef2aSThomas Huth break; 4460fcf5ef2aSThomas Huth case 6: // hver readonly 4461fcf5ef2aSThomas Huth default: 4462fcf5ef2aSThomas Huth goto illegal_insn; 4463fcf5ef2aSThomas Huth } 4464fcf5ef2aSThomas Huth #endif 4465fcf5ef2aSThomas Huth } 4466fcf5ef2aSThomas Huth break; 4467fcf5ef2aSThomas Huth #endif 4468fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4469fcf5ef2aSThomas Huth case 0x2c: /* V9 movcc */ 4470fcf5ef2aSThomas Huth { 4471fcf5ef2aSThomas Huth int cc = GET_FIELD_SP(insn, 11, 12); 4472fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 14, 17); 4473fcf5ef2aSThomas Huth DisasCompare cmp; 4474fcf5ef2aSThomas Huth TCGv dst; 4475fcf5ef2aSThomas Huth 4476fcf5ef2aSThomas Huth if (insn & (1 << 18)) { 4477fcf5ef2aSThomas Huth if (cc == 0) { 4478fcf5ef2aSThomas Huth gen_compare(&cmp, 0, cond, dc); 4479fcf5ef2aSThomas Huth } else if (cc == 2) { 4480fcf5ef2aSThomas Huth gen_compare(&cmp, 1, cond, dc); 4481fcf5ef2aSThomas Huth } else { 4482fcf5ef2aSThomas Huth goto illegal_insn; 4483fcf5ef2aSThomas Huth } 4484fcf5ef2aSThomas Huth } else { 4485fcf5ef2aSThomas Huth gen_fcompare(&cmp, cc, cond); 4486fcf5ef2aSThomas Huth } 4487fcf5ef2aSThomas Huth 4488fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4489fcf5ef2aSThomas Huth immediate field, not the 11-bit field we have 4490fcf5ef2aSThomas Huth in movcc. But it did handle the reg case. */ 4491fcf5ef2aSThomas Huth if (IS_IMM) { 4492fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 10); 4493fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4494fcf5ef2aSThomas Huth } 4495fcf5ef2aSThomas Huth 4496fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4497fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4498fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4499fcf5ef2aSThomas Huth cpu_src2, dst); 4500fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4501fcf5ef2aSThomas Huth break; 4502fcf5ef2aSThomas Huth } 4503fcf5ef2aSThomas Huth case 0x2d: /* V9 sdivx */ 4504fcf5ef2aSThomas Huth gen_helper_sdivx(cpu_dst, cpu_env, cpu_src1, cpu_src2); 4505fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4506fcf5ef2aSThomas Huth break; 4507fcf5ef2aSThomas Huth case 0x2e: /* V9 popc */ 450808da3180SRichard Henderson tcg_gen_ctpop_tl(cpu_dst, cpu_src2); 4509fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4510fcf5ef2aSThomas Huth break; 4511fcf5ef2aSThomas Huth case 0x2f: /* V9 movr */ 4512fcf5ef2aSThomas Huth { 4513fcf5ef2aSThomas Huth int cond = GET_FIELD_SP(insn, 10, 12); 4514fcf5ef2aSThomas Huth DisasCompare cmp; 4515fcf5ef2aSThomas Huth TCGv dst; 4516fcf5ef2aSThomas Huth 4517fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); 4518fcf5ef2aSThomas Huth 4519fcf5ef2aSThomas Huth /* The get_src2 above loaded the normal 13-bit 4520fcf5ef2aSThomas Huth immediate field, not the 10-bit field we have 4521fcf5ef2aSThomas Huth in movr. But it did handle the reg case. */ 4522fcf5ef2aSThomas Huth if (IS_IMM) { 4523fcf5ef2aSThomas Huth simm = GET_FIELD_SPs(insn, 0, 9); 4524fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_src2, simm); 4525fcf5ef2aSThomas Huth } 4526fcf5ef2aSThomas Huth 4527fcf5ef2aSThomas Huth dst = gen_load_gpr(dc, rd); 4528fcf5ef2aSThomas Huth tcg_gen_movcond_tl(cmp.cond, dst, 4529fcf5ef2aSThomas Huth cmp.c1, cmp.c2, 4530fcf5ef2aSThomas Huth cpu_src2, dst); 4531fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, dst); 4532fcf5ef2aSThomas Huth break; 4533fcf5ef2aSThomas Huth } 4534fcf5ef2aSThomas Huth #endif 4535fcf5ef2aSThomas Huth default: 4536fcf5ef2aSThomas Huth goto illegal_insn; 4537fcf5ef2aSThomas Huth } 4538fcf5ef2aSThomas Huth } 4539fcf5ef2aSThomas Huth } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */ 4540fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4541fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 4542fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4543fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4544fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4545fcf5ef2aSThomas Huth goto jmp_insn; 4546fcf5ef2aSThomas Huth } 4547fcf5ef2aSThomas Huth 4548fcf5ef2aSThomas Huth switch (opf) { 4549fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 4550fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4551fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4552fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4553fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 4554fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4555fcf5ef2aSThomas Huth break; 4556fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 4557fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4558fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4559fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4560fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 4561fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4562fcf5ef2aSThomas Huth break; 4563fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 4564fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4565fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4566fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4567fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 4568fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4569fcf5ef2aSThomas Huth break; 4570fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 4571fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4572fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4573fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4574fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 4575fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4576fcf5ef2aSThomas Huth break; 4577fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 4578fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4579fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4580fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4581fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 4582fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4583fcf5ef2aSThomas Huth break; 4584fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 4585fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4586fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4587fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4588fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 4589fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4590fcf5ef2aSThomas Huth break; 4591fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 4592fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4593fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4594fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4595fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 4596fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4597fcf5ef2aSThomas Huth break; 4598fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 4599fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4600fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4601fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4602fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 4603fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4604fcf5ef2aSThomas Huth break; 4605fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 4606fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4607fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4608fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4609fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 4610fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4611fcf5ef2aSThomas Huth break; 4612fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 4613fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4614fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4615fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4616fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 4617fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4618fcf5ef2aSThomas Huth break; 4619fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 4620fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4621fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4622fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4623fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 4624fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4625fcf5ef2aSThomas Huth break; 4626fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 4627fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4628fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4629fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4630fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 4631fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4632fcf5ef2aSThomas Huth break; 4633fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 4634fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4635fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4636fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4637fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4638fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4639fcf5ef2aSThomas Huth break; 4640fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 4641fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4642fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4643fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4644fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4645fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 4646fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4647fcf5ef2aSThomas Huth break; 4648fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 4649fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4650fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4651fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4652fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 4653fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 4654fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4655fcf5ef2aSThomas Huth break; 4656fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 4657fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4658fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4659fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4660fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 4661fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4662fcf5ef2aSThomas Huth break; 4663fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 4664fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4665fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4666fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4667fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 4668fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4669fcf5ef2aSThomas Huth break; 4670fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 4671fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4672fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 4673fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 4674fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 4675fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 4676fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4677fcf5ef2aSThomas Huth break; 4678fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 4679fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4680fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4681fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4682fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 4683fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4684fcf5ef2aSThomas Huth break; 4685fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 4686fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4687fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4688fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4689fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 4690fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4691fcf5ef2aSThomas Huth break; 4692fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 4693fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4694fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4695fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4696fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 4697fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4698fcf5ef2aSThomas Huth break; 4699fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 4700fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4701fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4702fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4703fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 4704fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4705fcf5ef2aSThomas Huth break; 4706fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 4707fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4708fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4709fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4710fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 4711fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4712fcf5ef2aSThomas Huth break; 4713fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 4714fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4715fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4716fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4717fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 4718fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4719fcf5ef2aSThomas Huth break; 4720fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 4721fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4722fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4723fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4724fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 4725fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4726fcf5ef2aSThomas Huth break; 4727fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 4728fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4729fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4730fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 4731fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 4732fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 4733fcf5ef2aSThomas Huth break; 4734fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 4735fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4736fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 4737fcf5ef2aSThomas Huth break; 4738fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 4739fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4740fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 4741fcf5ef2aSThomas Huth break; 4742fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 4743fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4744fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 4745fcf5ef2aSThomas Huth break; 4746fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 4747fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4748fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 4749fcf5ef2aSThomas Huth break; 4750fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 4751fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4752fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 4753fcf5ef2aSThomas Huth break; 4754fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 4755fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4756fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 4757fcf5ef2aSThomas Huth break; 4758fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 4759fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4760fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 4761fcf5ef2aSThomas Huth break; 4762fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 4763fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4764fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 4765fcf5ef2aSThomas Huth break; 4766fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 4767fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4768fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4769fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4770fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 4771fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4772fcf5ef2aSThomas Huth break; 4773fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 4774fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4775fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4776fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4777fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 4778fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4779fcf5ef2aSThomas Huth break; 4780fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 4781fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4782fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 4783fcf5ef2aSThomas Huth break; 4784fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 4785fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4786fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 4787fcf5ef2aSThomas Huth break; 4788fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 4789fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4790fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 4791fcf5ef2aSThomas Huth break; 4792fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 4793fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 4794fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 4795fcf5ef2aSThomas Huth break; 4796fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 4797fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4798fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 4799fcf5ef2aSThomas Huth break; 4800fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 4801fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4802fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 4803fcf5ef2aSThomas Huth break; 4804fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 4805fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4806fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 4807fcf5ef2aSThomas Huth break; 4808fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 4809fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4810fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 4811fcf5ef2aSThomas Huth break; 4812fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 4813fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4814fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 4815fcf5ef2aSThomas Huth break; 4816fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 4817fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4818fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 4819fcf5ef2aSThomas Huth break; 4820fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 4821fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4822fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 4823fcf5ef2aSThomas Huth break; 4824fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 4825fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4826fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 4827fcf5ef2aSThomas Huth break; 4828fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 4829fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4830fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 4831fcf5ef2aSThomas Huth break; 4832fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 4833fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4834fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 4835fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 4836fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 4837fcf5ef2aSThomas Huth break; 4838fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 4839fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4840fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4841fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 4842fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4843fcf5ef2aSThomas Huth break; 4844fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 4845fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4846fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 4847fcf5ef2aSThomas Huth break; 4848fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 4849fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4850fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 4851fcf5ef2aSThomas Huth break; 4852fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 4853fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4854fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 4855fcf5ef2aSThomas Huth break; 4856fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 4857fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4858fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 4859fcf5ef2aSThomas Huth break; 4860fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 4861fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4862fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 4863fcf5ef2aSThomas Huth break; 4864fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 4865fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4866fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 4867fcf5ef2aSThomas Huth break; 4868fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 4869fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4870fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 4871fcf5ef2aSThomas Huth break; 4872fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 4873fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4874fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 4875fcf5ef2aSThomas Huth break; 4876fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 4877fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4878fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 4879fcf5ef2aSThomas Huth break; 4880fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 4881fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4882fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 4883fcf5ef2aSThomas Huth break; 4884fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 4885fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4886fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 4887fcf5ef2aSThomas Huth break; 4888fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 4889fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4890fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 4891fcf5ef2aSThomas Huth break; 4892fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 4893fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4894fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 4895fcf5ef2aSThomas Huth break; 4896fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 4897fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4898fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 4899fcf5ef2aSThomas Huth break; 4900fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 4901fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4902fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 4903fcf5ef2aSThomas Huth break; 4904fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 4905fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4906fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 4907fcf5ef2aSThomas Huth break; 4908fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 4909fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4910fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 4911fcf5ef2aSThomas Huth break; 4912fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 4913fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4914fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 4915fcf5ef2aSThomas Huth break; 4916fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 4917fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4918fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 4919fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4920fcf5ef2aSThomas Huth break; 4921fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 4922fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4923fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 4924fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4925fcf5ef2aSThomas Huth break; 4926fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 4927fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4928fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 4929fcf5ef2aSThomas Huth break; 4930fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 4931fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4932fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 4933fcf5ef2aSThomas Huth break; 4934fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 4935fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4936fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4937fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4938fcf5ef2aSThomas Huth break; 4939fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 4940fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4941fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 4942fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4943fcf5ef2aSThomas Huth break; 4944fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 4945fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4946fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 4947fcf5ef2aSThomas Huth break; 4948fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 4949fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4950fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 4951fcf5ef2aSThomas Huth break; 4952fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 4953fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4954fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 4955fcf5ef2aSThomas Huth break; 4956fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 4957fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4958fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 4959fcf5ef2aSThomas Huth break; 4960fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 4961fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4962fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 4963fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 4964fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 4965fcf5ef2aSThomas Huth break; 4966fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 4967fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 4968fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 4969fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 4970fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 4971fcf5ef2aSThomas Huth break; 4972fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 4973fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 4974fcf5ef2aSThomas Huth // XXX 4975fcf5ef2aSThomas Huth goto illegal_insn; 4976fcf5ef2aSThomas Huth default: 4977fcf5ef2aSThomas Huth goto illegal_insn; 4978fcf5ef2aSThomas Huth } 4979fcf5ef2aSThomas Huth #else 4980fcf5ef2aSThomas Huth goto ncp_insn; 4981fcf5ef2aSThomas Huth #endif 4982fcf5ef2aSThomas Huth } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */ 4983fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4984fcf5ef2aSThomas Huth goto illegal_insn; 4985fcf5ef2aSThomas Huth #else 4986fcf5ef2aSThomas Huth goto ncp_insn; 4987fcf5ef2aSThomas Huth #endif 4988fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4989fcf5ef2aSThomas Huth } else if (xop == 0x39) { /* V9 return */ 4990fcf5ef2aSThomas Huth save_state(dc); 4991fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 499252123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 4993fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 4994fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 4995fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 4996fcf5ef2aSThomas Huth } else { /* register */ 4997fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4998fcf5ef2aSThomas Huth if (rs2) { 4999fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5000fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5001fcf5ef2aSThomas Huth } else { 5002fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5003fcf5ef2aSThomas Huth } 5004fcf5ef2aSThomas Huth } 5005fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5006fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5007fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5008fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5009fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5010fcf5ef2aSThomas Huth goto jmp_insn; 5011fcf5ef2aSThomas Huth #endif 5012fcf5ef2aSThomas Huth } else { 5013fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); 501452123f14SRichard Henderson cpu_tmp0 = tcg_temp_new(); 5015fcf5ef2aSThomas Huth if (IS_IMM) { /* immediate */ 5016fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5017fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_tmp0, cpu_src1, simm); 5018fcf5ef2aSThomas Huth } else { /* register */ 5019fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5020fcf5ef2aSThomas Huth if (rs2) { 5021fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5022fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_tmp0, cpu_src1, cpu_src2); 5023fcf5ef2aSThomas Huth } else { 5024fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_tmp0, cpu_src1); 5025fcf5ef2aSThomas Huth } 5026fcf5ef2aSThomas Huth } 5027fcf5ef2aSThomas Huth switch (xop) { 5028fcf5ef2aSThomas Huth case 0x38: /* jmpl */ 5029fcf5ef2aSThomas Huth { 5030fcf5ef2aSThomas Huth TCGv t = gen_dest_gpr(dc, rd); 5031fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, dc->pc); 5032fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, t); 5033fcf5ef2aSThomas Huth 5034fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5035fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5036fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_tmp0); 5037fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5038fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5039fcf5ef2aSThomas Huth } 5040fcf5ef2aSThomas Huth goto jmp_insn; 5041fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5042fcf5ef2aSThomas Huth case 0x39: /* rett, V9 return */ 5043fcf5ef2aSThomas Huth { 5044fcf5ef2aSThomas Huth if (!supervisor(dc)) 5045fcf5ef2aSThomas Huth goto priv_insn; 5046fcf5ef2aSThomas Huth gen_mov_pc_npc(dc); 5047fcf5ef2aSThomas Huth gen_check_align(cpu_tmp0, 3); 5048fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_npc, cpu_tmp0); 5049fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5050fcf5ef2aSThomas Huth gen_helper_rett(cpu_env); 5051fcf5ef2aSThomas Huth } 5052fcf5ef2aSThomas Huth goto jmp_insn; 5053fcf5ef2aSThomas Huth #endif 5054fcf5ef2aSThomas Huth case 0x3b: /* flush */ 5055fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_FLUSH)) 5056fcf5ef2aSThomas Huth goto unimp_flush; 5057fcf5ef2aSThomas Huth /* nop */ 5058fcf5ef2aSThomas Huth break; 5059fcf5ef2aSThomas Huth case 0x3c: /* save */ 5060fcf5ef2aSThomas Huth gen_helper_save(cpu_env); 5061fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5062fcf5ef2aSThomas Huth break; 5063fcf5ef2aSThomas Huth case 0x3d: /* restore */ 5064fcf5ef2aSThomas Huth gen_helper_restore(cpu_env); 5065fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_tmp0); 5066fcf5ef2aSThomas Huth break; 5067fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64) 5068fcf5ef2aSThomas Huth case 0x3e: /* V9 done/retry */ 5069fcf5ef2aSThomas Huth { 5070fcf5ef2aSThomas Huth switch (rd) { 5071fcf5ef2aSThomas Huth case 0: 5072fcf5ef2aSThomas Huth if (!supervisor(dc)) 5073fcf5ef2aSThomas Huth goto priv_insn; 5074fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5075fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5076dfd1b812SRichard Henderson translator_io_start(&dc->base); 5077fcf5ef2aSThomas Huth gen_helper_done(cpu_env); 5078fcf5ef2aSThomas Huth goto jmp_insn; 5079fcf5ef2aSThomas Huth case 1: 5080fcf5ef2aSThomas Huth if (!supervisor(dc)) 5081fcf5ef2aSThomas Huth goto priv_insn; 5082fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 5083fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5084dfd1b812SRichard Henderson translator_io_start(&dc->base); 5085fcf5ef2aSThomas Huth gen_helper_retry(cpu_env); 5086fcf5ef2aSThomas Huth goto jmp_insn; 5087fcf5ef2aSThomas Huth default: 5088fcf5ef2aSThomas Huth goto illegal_insn; 5089fcf5ef2aSThomas Huth } 5090fcf5ef2aSThomas Huth } 5091fcf5ef2aSThomas Huth break; 5092fcf5ef2aSThomas Huth #endif 5093fcf5ef2aSThomas Huth default: 5094fcf5ef2aSThomas Huth goto illegal_insn; 5095fcf5ef2aSThomas Huth } 5096fcf5ef2aSThomas Huth } 5097fcf5ef2aSThomas Huth break; 5098fcf5ef2aSThomas Huth } 5099fcf5ef2aSThomas Huth break; 5100fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5101fcf5ef2aSThomas Huth { 5102fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5103fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5104fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 510552123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5106fcf5ef2aSThomas Huth 5107fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5108fcf5ef2aSThomas Huth if (xop == 0x3c || xop == 0x3e) { 5109fcf5ef2aSThomas Huth /* V9 casa/casxa : no offset */ 5110fcf5ef2aSThomas Huth } else if (IS_IMM) { /* immediate */ 5111fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5112fcf5ef2aSThomas Huth if (simm != 0) { 5113fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5114fcf5ef2aSThomas Huth } 5115fcf5ef2aSThomas Huth } else { /* register */ 5116fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5117fcf5ef2aSThomas Huth if (rs2 != 0) { 5118fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5119fcf5ef2aSThomas Huth } 5120fcf5ef2aSThomas Huth } 5121fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5122fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5123fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5124fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5125fcf5ef2aSThomas Huth 5126fcf5ef2aSThomas Huth switch (xop) { 5127fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5128fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 512908149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5130316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5131fcf5ef2aSThomas Huth break; 5132fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5133fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 513408149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 513508149118SRichard Henderson dc->mem_idx, MO_UB); 5136fcf5ef2aSThomas Huth break; 5137fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5138fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 513908149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5140316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5141fcf5ef2aSThomas Huth break; 5142fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5143fcf5ef2aSThomas Huth if (rd & 1) 5144fcf5ef2aSThomas Huth goto illegal_insn; 5145fcf5ef2aSThomas Huth else { 5146fcf5ef2aSThomas Huth TCGv_i64 t64; 5147fcf5ef2aSThomas Huth 5148fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5149fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 515008149118SRichard Henderson tcg_gen_qemu_ld_i64(t64, cpu_addr, 5151316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5152fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5153fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5154fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, cpu_val); 5155fcf5ef2aSThomas Huth tcg_gen_shri_i64(t64, t64, 32); 5156fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(cpu_val, t64); 5157fcf5ef2aSThomas Huth tcg_gen_ext32u_tl(cpu_val, cpu_val); 5158fcf5ef2aSThomas Huth } 5159fcf5ef2aSThomas Huth break; 5160fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5161fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 516208149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, dc->mem_idx, MO_SB); 5163fcf5ef2aSThomas Huth break; 5164fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5165fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 516608149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5167316b6783SRichard Henderson dc->mem_idx, MO_TESW | MO_ALIGN); 5168fcf5ef2aSThomas Huth break; 5169fcf5ef2aSThomas Huth case 0xd: /* ldstub */ 5170fcf5ef2aSThomas Huth gen_ldstub(dc, cpu_val, cpu_addr, dc->mem_idx); 5171fcf5ef2aSThomas Huth break; 5172fcf5ef2aSThomas Huth case 0x0f: 5173fcf5ef2aSThomas Huth /* swap, swap register with memory. Also atomically */ 5174fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5175fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5176fcf5ef2aSThomas Huth gen_swap(dc, cpu_val, cpu_src1, cpu_addr, 5177fcf5ef2aSThomas Huth dc->mem_idx, MO_TEUL); 5178fcf5ef2aSThomas Huth break; 5179fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5180fcf5ef2aSThomas Huth case 0x10: /* lda, V9 lduwa, load word alternate */ 5181fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5182fcf5ef2aSThomas Huth break; 5183fcf5ef2aSThomas Huth case 0x11: /* lduba, load unsigned byte alternate */ 5184fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5185fcf5ef2aSThomas Huth break; 5186fcf5ef2aSThomas Huth case 0x12: /* lduha, load unsigned halfword alternate */ 5187fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5188fcf5ef2aSThomas Huth break; 5189fcf5ef2aSThomas Huth case 0x13: /* ldda, load double word alternate */ 5190fcf5ef2aSThomas Huth if (rd & 1) { 5191fcf5ef2aSThomas Huth goto illegal_insn; 5192fcf5ef2aSThomas Huth } 5193fcf5ef2aSThomas Huth gen_ldda_asi(dc, cpu_addr, insn, rd); 5194fcf5ef2aSThomas Huth goto skip_move; 5195fcf5ef2aSThomas Huth case 0x19: /* ldsba, load signed byte alternate */ 5196fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_SB); 5197fcf5ef2aSThomas Huth break; 5198fcf5ef2aSThomas Huth case 0x1a: /* ldsha, load signed halfword alternate */ 5199fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESW); 5200fcf5ef2aSThomas Huth break; 5201fcf5ef2aSThomas Huth case 0x1d: /* ldstuba -- XXX: should be atomically */ 5202fcf5ef2aSThomas Huth gen_ldstub_asi(dc, cpu_val, cpu_addr, insn); 5203fcf5ef2aSThomas Huth break; 5204fcf5ef2aSThomas Huth case 0x1f: /* swapa, swap reg with alt. memory. Also 5205fcf5ef2aSThomas Huth atomically */ 5206fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, SWAP); 5207fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rd); 5208fcf5ef2aSThomas Huth gen_swap_asi(dc, cpu_val, cpu_src1, cpu_addr, insn); 5209fcf5ef2aSThomas Huth break; 5210fcf5ef2aSThomas Huth 5211fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5212fcf5ef2aSThomas Huth case 0x30: /* ldc */ 5213fcf5ef2aSThomas Huth case 0x31: /* ldcsr */ 5214fcf5ef2aSThomas Huth case 0x33: /* lddc */ 5215fcf5ef2aSThomas Huth goto ncp_insn; 5216fcf5ef2aSThomas Huth #endif 5217fcf5ef2aSThomas Huth #endif 5218fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5219fcf5ef2aSThomas Huth case 0x08: /* V9 ldsw */ 5220fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 522108149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5222316b6783SRichard Henderson dc->mem_idx, MO_TESL | MO_ALIGN); 5223fcf5ef2aSThomas Huth break; 5224fcf5ef2aSThomas Huth case 0x0b: /* V9 ldx */ 5225fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 522608149118SRichard Henderson tcg_gen_qemu_ld_tl(cpu_val, cpu_addr, 5227316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5228fcf5ef2aSThomas Huth break; 5229fcf5ef2aSThomas Huth case 0x18: /* V9 ldswa */ 5230fcf5ef2aSThomas Huth gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TESL); 5231fcf5ef2aSThomas Huth break; 5232fcf5ef2aSThomas Huth case 0x1b: /* V9 ldxa */ 5233fc313c64SFrédéric Pétrot gen_ld_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5234fcf5ef2aSThomas Huth break; 5235fcf5ef2aSThomas Huth case 0x2d: /* V9 prefetch, no effect */ 5236fcf5ef2aSThomas Huth goto skip_move; 5237fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5238fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5239fcf5ef2aSThomas Huth goto jmp_insn; 5240fcf5ef2aSThomas Huth } 5241fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5242fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5243fcf5ef2aSThomas Huth goto skip_move; 5244fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5245fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5246fcf5ef2aSThomas Huth goto jmp_insn; 5247fcf5ef2aSThomas Huth } 5248fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5249fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5250fcf5ef2aSThomas Huth goto skip_move; 5251fcf5ef2aSThomas Huth case 0x3d: /* V9 prefetcha, no effect */ 5252fcf5ef2aSThomas Huth goto skip_move; 5253fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5254fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5255fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5256fcf5ef2aSThomas Huth goto jmp_insn; 5257fcf5ef2aSThomas Huth } 5258fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5259fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5260fcf5ef2aSThomas Huth goto skip_move; 5261fcf5ef2aSThomas Huth #endif 5262fcf5ef2aSThomas Huth default: 5263fcf5ef2aSThomas Huth goto illegal_insn; 5264fcf5ef2aSThomas Huth } 5265fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 5266fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5267fcf5ef2aSThomas Huth skip_move: ; 5268fcf5ef2aSThomas Huth #endif 5269fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5270fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5271fcf5ef2aSThomas Huth goto jmp_insn; 5272fcf5ef2aSThomas Huth } 5273fcf5ef2aSThomas Huth switch (xop) { 5274fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5275fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5276fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5277fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5278316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5279fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5280fcf5ef2aSThomas Huth break; 5281fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5282fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5283fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5284fcf5ef2aSThomas Huth if (rd == 1) { 5285fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5286fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5287316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5288fcf5ef2aSThomas Huth gen_helper_ldxfsr(cpu_fsr, cpu_env, cpu_fsr, t64); 5289fcf5ef2aSThomas Huth break; 5290fcf5ef2aSThomas Huth } 5291fcf5ef2aSThomas Huth #endif 529236ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5293fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5294316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5295fcf5ef2aSThomas Huth gen_helper_ldfsr(cpu_fsr, cpu_env, cpu_fsr, cpu_dst_32); 5296fcf5ef2aSThomas Huth break; 5297fcf5ef2aSThomas Huth case 0x22: /* ldqf, load quad fpreg */ 5298fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5299fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5300fcf5ef2aSThomas Huth cpu_src1_64 = tcg_temp_new_i64(); 5301fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5302fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5303fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5304fcf5ef2aSThomas Huth cpu_src2_64 = tcg_temp_new_i64(); 5305fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_src2_64, cpu_addr, dc->mem_idx, 5306fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5307fcf5ef2aSThomas Huth gen_store_fpr_Q(dc, rd, cpu_src1_64, cpu_src2_64); 5308fcf5ef2aSThomas Huth break; 5309fcf5ef2aSThomas Huth case 0x23: /* lddf, load double fpreg */ 5310fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5311fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5312fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(cpu_dst_64, cpu_addr, dc->mem_idx, 5313fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5314fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5315fcf5ef2aSThomas Huth break; 5316fcf5ef2aSThomas Huth default: 5317fcf5ef2aSThomas Huth goto illegal_insn; 5318fcf5ef2aSThomas Huth } 5319fcf5ef2aSThomas Huth } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || 5320fcf5ef2aSThomas Huth xop == 0xe || xop == 0x1e) { 5321fcf5ef2aSThomas Huth TCGv cpu_val = gen_load_gpr(dc, rd); 5322fcf5ef2aSThomas Huth 5323fcf5ef2aSThomas Huth switch (xop) { 5324fcf5ef2aSThomas Huth case 0x4: /* st, store word */ 5325fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 532608149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5327316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5328fcf5ef2aSThomas Huth break; 5329fcf5ef2aSThomas Huth case 0x5: /* stb, store byte */ 5330fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 533108149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, dc->mem_idx, MO_UB); 5332fcf5ef2aSThomas Huth break; 5333fcf5ef2aSThomas Huth case 0x6: /* sth, store halfword */ 5334fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 533508149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5336316b6783SRichard Henderson dc->mem_idx, MO_TEUW | MO_ALIGN); 5337fcf5ef2aSThomas Huth break; 5338fcf5ef2aSThomas Huth case 0x7: /* std, store double word */ 5339fcf5ef2aSThomas Huth if (rd & 1) 5340fcf5ef2aSThomas Huth goto illegal_insn; 5341fcf5ef2aSThomas Huth else { 5342fcf5ef2aSThomas Huth TCGv_i64 t64; 5343fcf5ef2aSThomas Huth TCGv lo; 5344fcf5ef2aSThomas Huth 5345fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5346fcf5ef2aSThomas Huth lo = gen_load_gpr(dc, rd + 1); 5347fcf5ef2aSThomas Huth t64 = tcg_temp_new_i64(); 5348fcf5ef2aSThomas Huth tcg_gen_concat_tl_i64(t64, lo, cpu_val); 534908149118SRichard Henderson tcg_gen_qemu_st_i64(t64, cpu_addr, 5350316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5351fcf5ef2aSThomas Huth } 5352fcf5ef2aSThomas Huth break; 5353fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5354fcf5ef2aSThomas Huth case 0x14: /* sta, V9 stwa, store word alternate */ 5355fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUL); 5356fcf5ef2aSThomas Huth break; 5357fcf5ef2aSThomas Huth case 0x15: /* stba, store byte alternate */ 5358fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_UB); 5359fcf5ef2aSThomas Huth break; 5360fcf5ef2aSThomas Huth case 0x16: /* stha, store halfword alternate */ 5361fcf5ef2aSThomas Huth gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUW); 5362fcf5ef2aSThomas Huth break; 5363fcf5ef2aSThomas Huth case 0x17: /* stda, store double word alternate */ 5364fcf5ef2aSThomas Huth if (rd & 1) { 5365fcf5ef2aSThomas Huth goto illegal_insn; 5366fcf5ef2aSThomas Huth } 5367fcf5ef2aSThomas Huth gen_stda_asi(dc, cpu_val, cpu_addr, insn, rd); 5368fcf5ef2aSThomas Huth break; 5369fcf5ef2aSThomas Huth #endif 5370fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5371fcf5ef2aSThomas Huth case 0x0e: /* V9 stx */ 5372fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 537308149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_val, cpu_addr, 5374316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5375fcf5ef2aSThomas Huth break; 5376fcf5ef2aSThomas Huth case 0x1e: /* V9 stxa */ 5377fc313c64SFrédéric Pétrot gen_st_asi(dc, cpu_val, cpu_addr, insn, MO_TEUQ); 5378fcf5ef2aSThomas Huth break; 5379fcf5ef2aSThomas Huth #endif 5380fcf5ef2aSThomas Huth default: 5381fcf5ef2aSThomas Huth goto illegal_insn; 5382fcf5ef2aSThomas Huth } 5383fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5384fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5385fcf5ef2aSThomas Huth goto jmp_insn; 5386fcf5ef2aSThomas Huth } 5387fcf5ef2aSThomas Huth switch (xop) { 5388fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5389fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5390fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rd); 5391fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_src1_32, cpu_addr, 5392316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5393fcf5ef2aSThomas Huth break; 5394fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5395fcf5ef2aSThomas Huth { 5396fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5397fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5398fcf5ef2aSThomas Huth if (rd == 1) { 539908149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5400316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5401fcf5ef2aSThomas Huth break; 5402fcf5ef2aSThomas Huth } 5403fcf5ef2aSThomas Huth #endif 540408149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5405316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5406fcf5ef2aSThomas Huth } 5407fcf5ef2aSThomas Huth break; 5408fcf5ef2aSThomas Huth case 0x26: 5409fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5410fcf5ef2aSThomas Huth /* V9 stqf, store quad fpreg */ 5411fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5412fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5413fcf5ef2aSThomas Huth /* ??? While stqf only requires 4-byte alignment, it is 5414fcf5ef2aSThomas Huth legal for the cpu to signal the unaligned exception. 5415fcf5ef2aSThomas Huth The OS trap handler is then required to fix it up. 5416fcf5ef2aSThomas Huth For qemu, this avoids having to probe the second page 5417fcf5ef2aSThomas Huth before performing the first write. */ 5418fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_Q0(dc, rd); 5419fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5420fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ | MO_ALIGN_16); 5421fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, 8); 5422fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_Q1(dc, rd); 5423fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, 5424fc313c64SFrédéric Pétrot dc->mem_idx, MO_TEUQ); 5425fcf5ef2aSThomas Huth break; 5426fcf5ef2aSThomas Huth #else /* !TARGET_SPARC64 */ 5427fcf5ef2aSThomas Huth /* stdfq, store floating point queue */ 5428fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 5429fcf5ef2aSThomas Huth goto illegal_insn; 5430fcf5ef2aSThomas Huth #else 5431fcf5ef2aSThomas Huth if (!supervisor(dc)) 5432fcf5ef2aSThomas Huth goto priv_insn; 5433fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5434fcf5ef2aSThomas Huth goto jmp_insn; 5435fcf5ef2aSThomas Huth } 5436fcf5ef2aSThomas Huth goto nfq_insn; 5437fcf5ef2aSThomas Huth #endif 5438fcf5ef2aSThomas Huth #endif 5439fcf5ef2aSThomas Huth case 0x27: /* stdf, store double fpreg */ 5440fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5441fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rd); 5442fcf5ef2aSThomas Huth tcg_gen_qemu_st_i64(cpu_src1_64, cpu_addr, dc->mem_idx, 5443fc313c64SFrédéric Pétrot MO_TEUQ | MO_ALIGN_4); 5444fcf5ef2aSThomas Huth break; 5445fcf5ef2aSThomas Huth default: 5446fcf5ef2aSThomas Huth goto illegal_insn; 5447fcf5ef2aSThomas Huth } 5448fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5449fcf5ef2aSThomas Huth switch (xop) { 5450fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5451fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5452fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5453fcf5ef2aSThomas Huth goto jmp_insn; 5454fcf5ef2aSThomas Huth } 5455fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5456fcf5ef2aSThomas Huth break; 5457fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5458fcf5ef2aSThomas Huth { 5459fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5460fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5461fcf5ef2aSThomas Huth goto jmp_insn; 5462fcf5ef2aSThomas Huth } 5463fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5464fcf5ef2aSThomas Huth } 5465fcf5ef2aSThomas Huth break; 5466fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5467fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5468fcf5ef2aSThomas Huth goto jmp_insn; 5469fcf5ef2aSThomas Huth } 5470fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5471fcf5ef2aSThomas Huth break; 5472fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5473fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5474fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5475fcf5ef2aSThomas Huth gen_casx_asi(dc, cpu_addr, cpu_src2, insn, rd); 5476fcf5ef2aSThomas Huth break; 5477fcf5ef2aSThomas Huth #else 5478fcf5ef2aSThomas Huth case 0x34: /* stc */ 5479fcf5ef2aSThomas Huth case 0x35: /* stcsr */ 5480fcf5ef2aSThomas Huth case 0x36: /* stdcq */ 5481fcf5ef2aSThomas Huth case 0x37: /* stdc */ 5482fcf5ef2aSThomas Huth goto ncp_insn; 5483fcf5ef2aSThomas Huth #endif 5484fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64) 5485fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5486fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5487fcf5ef2aSThomas Huth CHECK_IU_FEATURE(dc, CASA); 5488fcf5ef2aSThomas Huth #endif 5489fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5490fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5491fcf5ef2aSThomas Huth gen_cas_asi(dc, cpu_addr, cpu_src2, insn, rd); 5492fcf5ef2aSThomas Huth break; 5493fcf5ef2aSThomas Huth #endif 5494fcf5ef2aSThomas Huth default: 5495fcf5ef2aSThomas Huth goto illegal_insn; 5496fcf5ef2aSThomas Huth } 5497fcf5ef2aSThomas Huth } else { 5498fcf5ef2aSThomas Huth goto illegal_insn; 5499fcf5ef2aSThomas Huth } 5500fcf5ef2aSThomas Huth } 5501fcf5ef2aSThomas Huth break; 5502fcf5ef2aSThomas Huth } 5503fcf5ef2aSThomas Huth /* default case for non jump instructions */ 5504fcf5ef2aSThomas Huth if (dc->npc == DYNAMIC_PC) { 5505fcf5ef2aSThomas Huth dc->pc = DYNAMIC_PC; 5506fcf5ef2aSThomas Huth gen_op_next_insn(); 5507fcf5ef2aSThomas Huth } else if (dc->npc == JUMP_PC) { 5508fcf5ef2aSThomas Huth /* we can do a static jump */ 5509fcf5ef2aSThomas Huth gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 5510af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 5511fcf5ef2aSThomas Huth } else { 5512fcf5ef2aSThomas Huth dc->pc = dc->npc; 5513fcf5ef2aSThomas Huth dc->npc = dc->npc + 4; 5514fcf5ef2aSThomas Huth } 5515fcf5ef2aSThomas Huth jmp_insn: 5516a6ca81cbSRichard Henderson return; 5517fcf5ef2aSThomas Huth illegal_insn: 5518fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5519a6ca81cbSRichard Henderson return; 5520fcf5ef2aSThomas Huth unimp_flush: 5521fcf5ef2aSThomas Huth gen_exception(dc, TT_UNIMP_FLUSH); 5522a6ca81cbSRichard Henderson return; 5523fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 5524fcf5ef2aSThomas Huth priv_insn: 5525fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 5526a6ca81cbSRichard Henderson return; 5527fcf5ef2aSThomas Huth #endif 5528fcf5ef2aSThomas Huth nfpu_insn: 5529fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5530a6ca81cbSRichard Henderson return; 5531fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 5532fcf5ef2aSThomas Huth nfq_insn: 5533fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 5534a6ca81cbSRichard Henderson return; 5535fcf5ef2aSThomas Huth #endif 5536fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 5537fcf5ef2aSThomas Huth ncp_insn: 5538fcf5ef2aSThomas Huth gen_exception(dc, TT_NCP_INSN); 5539a6ca81cbSRichard Henderson return; 5540fcf5ef2aSThomas Huth #endif 5541fcf5ef2aSThomas Huth } 5542fcf5ef2aSThomas Huth 55436e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5544fcf5ef2aSThomas Huth { 55456e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 55469c489ea6SLluís Vilanova CPUSPARCState *env = cs->env_ptr; 55476e61bc94SEmilio G. Cota int bound; 5548af00be49SEmilio G. Cota 5549af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 55506e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5551fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 55526e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5553576e1c4cSIgor Mammedov dc->def = &env->def; 55546e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 55556e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5556c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55576e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5558c9b459aaSArtyom Tarasenko #endif 5559fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5560fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 55616e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5562c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 55636e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5564c9b459aaSArtyom Tarasenko #endif 5565fcf5ef2aSThomas Huth #endif 55666e61bc94SEmilio G. Cota /* 55676e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 55686e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 55696e61bc94SEmilio G. Cota */ 55706e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 55716e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5572af00be49SEmilio G. Cota } 5573fcf5ef2aSThomas Huth 55746e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 55756e61bc94SEmilio G. Cota { 55766e61bc94SEmilio G. Cota } 55776e61bc94SEmilio G. Cota 55786e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 55796e61bc94SEmilio G. Cota { 55806e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 55816e61bc94SEmilio G. Cota 5582611a1684SRichard Henderson if (dc->npc == JUMP_PC) { 5583fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5584fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc, dc->jump_pc[0] | JUMP_PC); 5585fcf5ef2aSThomas Huth } else { 5586fcf5ef2aSThomas Huth tcg_gen_insn_start(dc->pc, dc->npc); 5587fcf5ef2aSThomas Huth } 55886e61bc94SEmilio G. Cota } 5589fcf5ef2aSThomas Huth 55906e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 55916e61bc94SEmilio G. Cota { 55926e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 55936e61bc94SEmilio G. Cota CPUSPARCState *env = cs->env_ptr; 55946e61bc94SEmilio G. Cota unsigned int insn; 5595fcf5ef2aSThomas Huth 55964e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5597af00be49SEmilio G. Cota dc->base.pc_next += 4; 5598fcf5ef2aSThomas Huth disas_sparc_insn(dc, insn); 5599fcf5ef2aSThomas Huth 5600af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 56016e61bc94SEmilio G. Cota return; 5602c5e6ccdfSEmilio G. Cota } 5603af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 56046e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5605af00be49SEmilio G. Cota } 56066e61bc94SEmilio G. Cota } 5607fcf5ef2aSThomas Huth 56086e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 56096e61bc94SEmilio G. Cota { 56106e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 56116e61bc94SEmilio G. Cota 561246bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 561346bb0137SMark Cave-Ayland case DISAS_NEXT: 561446bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5615fcf5ef2aSThomas Huth if (dc->pc != DYNAMIC_PC && 5616fcf5ef2aSThomas Huth (dc->npc != DYNAMIC_PC && dc->npc != JUMP_PC)) { 5617fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5618fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5619fcf5ef2aSThomas Huth } else { 5620fcf5ef2aSThomas Huth if (dc->pc != DYNAMIC_PC) { 5621fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 5622fcf5ef2aSThomas Huth } 5623fcf5ef2aSThomas Huth save_npc(dc); 562407ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5625fcf5ef2aSThomas Huth } 562646bb0137SMark Cave-Ayland break; 562746bb0137SMark Cave-Ayland 562846bb0137SMark Cave-Ayland case DISAS_NORETURN: 562946bb0137SMark Cave-Ayland break; 563046bb0137SMark Cave-Ayland 563146bb0137SMark Cave-Ayland case DISAS_EXIT: 563246bb0137SMark Cave-Ayland /* Exit TB */ 563346bb0137SMark Cave-Ayland save_state(dc); 563446bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 563546bb0137SMark Cave-Ayland break; 563646bb0137SMark Cave-Ayland 563746bb0137SMark Cave-Ayland default: 563846bb0137SMark Cave-Ayland g_assert_not_reached(); 5639fcf5ef2aSThomas Huth } 5640fcf5ef2aSThomas Huth } 56416e61bc94SEmilio G. Cota 56428eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 56438eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 56446e61bc94SEmilio G. Cota { 56458eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 56468eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 56476e61bc94SEmilio G. Cota } 56486e61bc94SEmilio G. Cota 56496e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 56506e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 56516e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 56526e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 56536e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 56546e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 56556e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 56566e61bc94SEmilio G. Cota }; 56576e61bc94SEmilio G. Cota 5658597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5659306c8721SRichard Henderson target_ulong pc, void *host_pc) 56606e61bc94SEmilio G. Cota { 56616e61bc94SEmilio G. Cota DisasContext dc = {}; 56626e61bc94SEmilio G. Cota 5663306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5664fcf5ef2aSThomas Huth } 5665fcf5ef2aSThomas Huth 566655c3ceefSRichard Henderson void sparc_tcg_init(void) 5667fcf5ef2aSThomas Huth { 5668fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5669fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5670fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5671fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5672fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5673fcf5ef2aSThomas Huth }; 5674fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5675fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5676fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5677fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5678fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5679fcf5ef2aSThomas Huth }; 5680fcf5ef2aSThomas Huth 5681fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5682fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5683fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5684fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5685fcf5ef2aSThomas Huth #else 5686fcf5ef2aSThomas Huth { &cpu_wim, offsetof(CPUSPARCState, wim), "wim" }, 5687fcf5ef2aSThomas Huth #endif 5688fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5689fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5690fcf5ef2aSThomas Huth }; 5691fcf5ef2aSThomas Huth 5692fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5693fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5694fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5695fcf5ef2aSThomas Huth { &cpu_tick_cmpr, offsetof(CPUSPARCState, tick_cmpr), "tick_cmpr" }, 5696fcf5ef2aSThomas Huth { &cpu_stick_cmpr, offsetof(CPUSPARCState, stick_cmpr), "stick_cmpr" }, 5697fcf5ef2aSThomas Huth { &cpu_hstick_cmpr, offsetof(CPUSPARCState, hstick_cmpr), 5698fcf5ef2aSThomas Huth "hstick_cmpr" }, 5699fcf5ef2aSThomas Huth { &cpu_hintp, offsetof(CPUSPARCState, hintp), "hintp" }, 5700fcf5ef2aSThomas Huth { &cpu_htba, offsetof(CPUSPARCState, htba), "htba" }, 5701fcf5ef2aSThomas Huth { &cpu_hver, offsetof(CPUSPARCState, hver), "hver" }, 5702fcf5ef2aSThomas Huth { &cpu_ssr, offsetof(CPUSPARCState, ssr), "ssr" }, 5703fcf5ef2aSThomas Huth { &cpu_ver, offsetof(CPUSPARCState, version), "ver" }, 5704fcf5ef2aSThomas Huth #endif 5705fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5706fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5707fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5708fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5709fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5710fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5711fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5712fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5713fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 5714fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5715fcf5ef2aSThomas Huth #endif 5716fcf5ef2aSThomas Huth }; 5717fcf5ef2aSThomas Huth 5718fcf5ef2aSThomas Huth unsigned int i; 5719fcf5ef2aSThomas Huth 5720fcf5ef2aSThomas Huth cpu_regwptr = tcg_global_mem_new_ptr(cpu_env, 5721fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5722fcf5ef2aSThomas Huth "regwptr"); 5723fcf5ef2aSThomas Huth 5724fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5725fcf5ef2aSThomas Huth *r32[i].ptr = tcg_global_mem_new_i32(cpu_env, r32[i].off, r32[i].name); 5726fcf5ef2aSThomas Huth } 5727fcf5ef2aSThomas Huth 5728fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5729fcf5ef2aSThomas Huth *rtl[i].ptr = tcg_global_mem_new(cpu_env, rtl[i].off, rtl[i].name); 5730fcf5ef2aSThomas Huth } 5731fcf5ef2aSThomas Huth 5732f764718dSRichard Henderson cpu_regs[0] = NULL; 5733fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5734fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_env, 5735fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5736fcf5ef2aSThomas Huth gregnames[i]); 5737fcf5ef2aSThomas Huth } 5738fcf5ef2aSThomas Huth 5739fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5740fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5741fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5742fcf5ef2aSThomas Huth gregnames[i]); 5743fcf5ef2aSThomas Huth } 5744fcf5ef2aSThomas Huth 5745fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5746fcf5ef2aSThomas Huth cpu_fpr[i] = tcg_global_mem_new_i64(cpu_env, 5747fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5748fcf5ef2aSThomas Huth fregnames[i]); 5749fcf5ef2aSThomas Huth } 5750fcf5ef2aSThomas Huth } 5751fcf5ef2aSThomas Huth 5752f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5753f36aaa53SRichard Henderson const TranslationBlock *tb, 5754f36aaa53SRichard Henderson const uint64_t *data) 5755fcf5ef2aSThomas Huth { 5756f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5757f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5758fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5759fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5760fcf5ef2aSThomas Huth 5761fcf5ef2aSThomas Huth env->pc = pc; 5762fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5763fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5764fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5765fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5766fcf5ef2aSThomas Huth if (env->cond) { 5767fcf5ef2aSThomas Huth env->npc = npc & ~3; 5768fcf5ef2aSThomas Huth } else { 5769fcf5ef2aSThomas Huth env->npc = pc + 4; 5770fcf5ef2aSThomas Huth } 5771fcf5ef2aSThomas Huth } else { 5772fcf5ef2aSThomas Huth env->npc = npc; 5773fcf5ef2aSThomas Huth } 5774fcf5ef2aSThomas Huth } 5775