1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 27fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 28fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 29c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 30fcf5ef2aSThomas Huth #include "exec/log.h" 31fcf5ef2aSThomas Huth #include "asi.h" 32fcf5ef2aSThomas Huth 33d53106c9SRichard Henderson #define HELPER_H "helper.h" 34d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 35d53106c9SRichard Henderson #undef HELPER_H 36fcf5ef2aSThomas Huth 37668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 38668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 39c92948f2SClément Chigot # define gen_helper_rdasr17(D, E) qemu_build_not_reached() 4086b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 410faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4225524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 43668bb9b7SRichard Henderson #else 440faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 458f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 46e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 47a859602cSRichard Henderson # define gen_helper_fmul8x16a(D, S1, S2) qemu_build_not_reached() 48af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 495d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5025524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 518f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5225524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 530faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 54af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 559422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 56bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 570faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 589422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 599422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 600faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 63e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16 ({ qemu_build_not_reached(); NULL; }) 64e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32 ({ qemu_build_not_reached(); NULL; }) 65e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16 ({ qemu_build_not_reached(); NULL; }) 66e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32 ({ qemu_build_not_reached(); NULL; }) 67e2fa6bd1SRichard Henderson # define gen_helper_fcmple16 ({ qemu_build_not_reached(); NULL; }) 68e2fa6bd1SRichard Henderson # define gen_helper_fcmple32 ({ qemu_build_not_reached(); NULL; }) 69e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16 ({ qemu_build_not_reached(); NULL; }) 70e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32 ({ qemu_build_not_reached(); NULL; }) 718aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 72e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 73e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 74e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 75e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 76e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 771617586fSRichard Henderson # define gen_helper_fqtox ({ qemu_build_not_reached(); NULL; }) 78199d43efSRichard Henderson # define gen_helper_fstox ({ qemu_build_not_reached(); NULL; }) 798aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 807b8e3e1aSRichard Henderson # define gen_helper_fxtoq ({ qemu_build_not_reached(); NULL; }) 81f4e18df5SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 82afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 83668bb9b7SRichard Henderson # define MAXTL_MASK 0 84af25071cSRichard Henderson #endif 85af25071cSRichard Henderson 86633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 87633c4283SRichard Henderson #define DYNAMIC_PC 1 88633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 89633c4283SRichard Henderson #define JUMP_PC 2 90633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 91633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 92fcf5ef2aSThomas Huth 9346bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 9446bb0137SMark Cave-Ayland 95fcf5ef2aSThomas Huth /* global register indexes */ 96fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 97c9fa8e58SRichard Henderson static TCGv cpu_pc, cpu_npc; 98fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 99fcf5ef2aSThomas Huth static TCGv cpu_y; 100fcf5ef2aSThomas Huth static TCGv cpu_tbr; 101fcf5ef2aSThomas Huth static TCGv cpu_cond; 1022a1905c7SRichard Henderson static TCGv cpu_cc_N; 1032a1905c7SRichard Henderson static TCGv cpu_cc_V; 1042a1905c7SRichard Henderson static TCGv cpu_icc_Z; 1052a1905c7SRichard Henderson static TCGv cpu_icc_C; 106fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1072a1905c7SRichard Henderson static TCGv cpu_xcc_Z; 1082a1905c7SRichard Henderson static TCGv cpu_xcc_C; 1092a1905c7SRichard Henderson static TCGv_i32 cpu_fprs; 110fcf5ef2aSThomas Huth static TCGv cpu_gsr; 111fcf5ef2aSThomas Huth #else 112af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 113af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 114fcf5ef2aSThomas Huth #endif 1152a1905c7SRichard Henderson 1162a1905c7SRichard Henderson #ifdef TARGET_SPARC64 1172a1905c7SRichard Henderson #define cpu_cc_Z cpu_xcc_Z 1182a1905c7SRichard Henderson #define cpu_cc_C cpu_xcc_C 1192a1905c7SRichard Henderson #else 1202a1905c7SRichard Henderson #define cpu_cc_Z cpu_icc_Z 1212a1905c7SRichard Henderson #define cpu_cc_C cpu_icc_C 1222a1905c7SRichard Henderson #define cpu_xcc_Z ({ qemu_build_not_reached(); NULL; }) 1232a1905c7SRichard Henderson #define cpu_xcc_C ({ qemu_build_not_reached(); NULL; }) 1242a1905c7SRichard Henderson #endif 1252a1905c7SRichard Henderson 126fcf5ef2aSThomas Huth /* Floating point registers */ 127fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 128d8c5b92fSRichard Henderson static TCGv_i32 cpu_fcc[TARGET_FCCREGS]; 129fcf5ef2aSThomas Huth 130af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 131af25071cSRichard Henderson #ifdef TARGET_SPARC64 132cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 133af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 134af25071cSRichard Henderson #else 135cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 136af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 137af25071cSRichard Henderson #endif 138af25071cSRichard Henderson 139533f042fSRichard Henderson typedef struct DisasCompare { 140533f042fSRichard Henderson TCGCond cond; 141533f042fSRichard Henderson TCGv c1; 142533f042fSRichard Henderson int c2; 143533f042fSRichard Henderson } DisasCompare; 144533f042fSRichard Henderson 145186e7890SRichard Henderson typedef struct DisasDelayException { 146186e7890SRichard Henderson struct DisasDelayException *next; 147186e7890SRichard Henderson TCGLabel *lab; 148186e7890SRichard Henderson TCGv_i32 excp; 149186e7890SRichard Henderson /* Saved state at parent insn. */ 150186e7890SRichard Henderson target_ulong pc; 151186e7890SRichard Henderson target_ulong npc; 152186e7890SRichard Henderson } DisasDelayException; 153186e7890SRichard Henderson 154fcf5ef2aSThomas Huth typedef struct DisasContext { 155af00be49SEmilio G. Cota DisasContextBase base; 156fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 157fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 158533f042fSRichard Henderson 159533f042fSRichard Henderson /* Used when JUMP_PC value is used. */ 160533f042fSRichard Henderson DisasCompare jump; 161533f042fSRichard Henderson target_ulong jump_pc[2]; 162533f042fSRichard Henderson 163fcf5ef2aSThomas Huth int mem_idx; 16489527e3aSRichard Henderson bool cpu_cond_live; 165c9b459aaSArtyom Tarasenko bool fpu_enabled; 166c9b459aaSArtyom Tarasenko bool address_mask_32bit; 167c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 168c9b459aaSArtyom Tarasenko bool supervisor; 169c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 170c9b459aaSArtyom Tarasenko bool hypervisor; 171c9b459aaSArtyom Tarasenko #endif 172c9b459aaSArtyom Tarasenko #endif 173c9b459aaSArtyom Tarasenko 174fcf5ef2aSThomas Huth sparc_def_t *def; 175fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 176fcf5ef2aSThomas Huth int fprs_dirty; 177fcf5ef2aSThomas Huth int asi; 178fcf5ef2aSThomas Huth #endif 179186e7890SRichard Henderson DisasDelayException *delay_excp_list; 180fcf5ef2aSThomas Huth } DisasContext; 181fcf5ef2aSThomas Huth 182fcf5ef2aSThomas Huth // This function uses non-native bit order 183fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 184fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 187fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 188fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 189fcf5ef2aSThomas Huth 190fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 191fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 192fcf5ef2aSThomas Huth 193fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 194fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 195fcf5ef2aSThomas Huth 196fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 197fcf5ef2aSThomas Huth 1980c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 199fcf5ef2aSThomas Huth { 200fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 201fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 202fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 203fcf5ef2aSThomas Huth we can avoid setting it again. */ 204fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 205fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 206fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 207fcf5ef2aSThomas Huth } 208fcf5ef2aSThomas Huth #endif 209fcf5ef2aSThomas Huth } 210fcf5ef2aSThomas Huth 211fcf5ef2aSThomas Huth /* floating point registers moves */ 212fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 213fcf5ef2aSThomas Huth { 21436ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 215dc41aa7dSRichard Henderson if (src & 1) { 216dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 217dc41aa7dSRichard Henderson } else { 218dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 219fcf5ef2aSThomas Huth } 220dc41aa7dSRichard Henderson return ret; 221fcf5ef2aSThomas Huth } 222fcf5ef2aSThomas Huth 223fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 224fcf5ef2aSThomas Huth { 2258e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2268e7bbc75SRichard Henderson 2278e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 228fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 229fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 230fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 231fcf5ef2aSThomas Huth } 232fcf5ef2aSThomas Huth 233fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 234fcf5ef2aSThomas Huth { 235fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 236fcf5ef2aSThomas Huth } 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 239fcf5ef2aSThomas Huth { 240fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 241fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 242fcf5ef2aSThomas Huth } 243fcf5ef2aSThomas Huth 244fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 245fcf5ef2aSThomas Huth { 246*0bba7572SRichard Henderson return cpu_fpr[dst / 2]; 247fcf5ef2aSThomas Huth } 248fcf5ef2aSThomas Huth 24933ec4245SRichard Henderson static TCGv_i128 gen_load_fpr_Q(DisasContext *dc, unsigned int src) 25033ec4245SRichard Henderson { 25133ec4245SRichard Henderson TCGv_i128 ret = tcg_temp_new_i128(); 25233ec4245SRichard Henderson 25333ec4245SRichard Henderson tcg_gen_concat_i64_i128(ret, cpu_fpr[src / 2 + 1], cpu_fpr[src / 2]); 25433ec4245SRichard Henderson return ret; 25533ec4245SRichard Henderson } 25633ec4245SRichard Henderson 25733ec4245SRichard Henderson static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, TCGv_i128 v) 25833ec4245SRichard Henderson { 25933ec4245SRichard Henderson tcg_gen_extr_i128_i64(cpu_fpr[dst / 2 + 1], cpu_fpr[dst / 2], v); 26033ec4245SRichard Henderson gen_update_fprs_dirty(dc, dst); 26133ec4245SRichard Henderson } 26233ec4245SRichard Henderson 263fcf5ef2aSThomas Huth /* moves */ 264fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 265fcf5ef2aSThomas Huth #define supervisor(dc) 0 266fcf5ef2aSThomas Huth #define hypervisor(dc) 0 267fcf5ef2aSThomas Huth #else 268fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 269c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 270c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 271fcf5ef2aSThomas Huth #else 272c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 273668bb9b7SRichard Henderson #define hypervisor(dc) 0 274fcf5ef2aSThomas Huth #endif 275fcf5ef2aSThomas Huth #endif 276fcf5ef2aSThomas Huth 277b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 278b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 279b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 280b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 281b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 282b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 283fcf5ef2aSThomas Huth #else 284b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 285fcf5ef2aSThomas Huth #endif 286fcf5ef2aSThomas Huth 2870c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 288fcf5ef2aSThomas Huth { 289b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 290fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 291b1bc09eaSRichard Henderson } 292fcf5ef2aSThomas Huth } 293fcf5ef2aSThomas Huth 29423ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 29523ada1b1SRichard Henderson { 29623ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 29723ada1b1SRichard Henderson } 29823ada1b1SRichard Henderson 2990c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 300fcf5ef2aSThomas Huth { 301fcf5ef2aSThomas Huth if (reg > 0) { 302fcf5ef2aSThomas Huth assert(reg < 32); 303fcf5ef2aSThomas Huth return cpu_regs[reg]; 304fcf5ef2aSThomas Huth } else { 30552123f14SRichard Henderson TCGv t = tcg_temp_new(); 306fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 307fcf5ef2aSThomas Huth return t; 308fcf5ef2aSThomas Huth } 309fcf5ef2aSThomas Huth } 310fcf5ef2aSThomas Huth 3110c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 312fcf5ef2aSThomas Huth { 313fcf5ef2aSThomas Huth if (reg > 0) { 314fcf5ef2aSThomas Huth assert(reg < 32); 315fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 316fcf5ef2aSThomas Huth } 317fcf5ef2aSThomas Huth } 318fcf5ef2aSThomas Huth 3190c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 320fcf5ef2aSThomas Huth { 321fcf5ef2aSThomas Huth if (reg > 0) { 322fcf5ef2aSThomas Huth assert(reg < 32); 323fcf5ef2aSThomas Huth return cpu_regs[reg]; 324fcf5ef2aSThomas Huth } else { 32552123f14SRichard Henderson return tcg_temp_new(); 326fcf5ef2aSThomas Huth } 327fcf5ef2aSThomas Huth } 328fcf5ef2aSThomas Huth 3295645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 330fcf5ef2aSThomas Huth { 3315645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3325645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 333fcf5ef2aSThomas Huth } 334fcf5ef2aSThomas Huth 3355645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 336fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 337fcf5ef2aSThomas Huth { 338fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 339fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 340fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 341fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 342fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 34307ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 344fcf5ef2aSThomas Huth } else { 345f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 346fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 347fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 348f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 349fcf5ef2aSThomas Huth } 350fcf5ef2aSThomas Huth } 351fcf5ef2aSThomas Huth 352b989ce73SRichard Henderson static TCGv gen_carry32(void) 353fcf5ef2aSThomas Huth { 354b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 355b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 356b989ce73SRichard Henderson tcg_gen_extract_tl(t, cpu_icc_C, 32, 1); 357b989ce73SRichard Henderson return t; 358b989ce73SRichard Henderson } 359b989ce73SRichard Henderson return cpu_icc_C; 360fcf5ef2aSThomas Huth } 361fcf5ef2aSThomas Huth 362b989ce73SRichard Henderson static void gen_op_addcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 363fcf5ef2aSThomas Huth { 364b989ce73SRichard Henderson TCGv z = tcg_constant_tl(0); 365fcf5ef2aSThomas Huth 366b989ce73SRichard Henderson if (cin) { 367b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 368b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 369b989ce73SRichard Henderson } else { 370b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 371b989ce73SRichard Henderson } 372b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 373b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src2); 374b989ce73SRichard Henderson tcg_gen_andc_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 375b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 376b989ce73SRichard Henderson /* 377b989ce73SRichard Henderson * Carry-in to bit 32 is result ^ src1 ^ src2. 378b989ce73SRichard Henderson * We already have the src xor term in Z, from computation of V. 379b989ce73SRichard Henderson */ 380b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 381b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 382b989ce73SRichard Henderson } 383b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 384b989ce73SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 385b989ce73SRichard Henderson } 386fcf5ef2aSThomas Huth 387b989ce73SRichard Henderson static void gen_op_addcc(TCGv dst, TCGv src1, TCGv src2) 388b989ce73SRichard Henderson { 389b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, NULL); 390b989ce73SRichard Henderson } 391fcf5ef2aSThomas Huth 392b989ce73SRichard Henderson static void gen_op_taddcc(TCGv dst, TCGv src1, TCGv src2) 393b989ce73SRichard Henderson { 394b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 395b989ce73SRichard Henderson 396b989ce73SRichard Henderson /* Save the tag bits around modification of dst. */ 397b989ce73SRichard Henderson tcg_gen_or_tl(t, src1, src2); 398b989ce73SRichard Henderson 399b989ce73SRichard Henderson gen_op_addcc(dst, src1, src2); 400b989ce73SRichard Henderson 401b989ce73SRichard Henderson /* Incorprate tag bits into icc.V */ 402b989ce73SRichard Henderson tcg_gen_andi_tl(t, t, 3); 403b989ce73SRichard Henderson tcg_gen_neg_tl(t, t); 404b989ce73SRichard Henderson tcg_gen_ext32u_tl(t, t); 405b989ce73SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 406b989ce73SRichard Henderson } 407b989ce73SRichard Henderson 408b989ce73SRichard Henderson static void gen_op_addc(TCGv dst, TCGv src1, TCGv src2) 409b989ce73SRichard Henderson { 410b989ce73SRichard Henderson tcg_gen_add_tl(dst, src1, src2); 411b989ce73SRichard Henderson tcg_gen_add_tl(dst, dst, gen_carry32()); 412b989ce73SRichard Henderson } 413b989ce73SRichard Henderson 414b989ce73SRichard Henderson static void gen_op_addccc(TCGv dst, TCGv src1, TCGv src2) 415b989ce73SRichard Henderson { 416b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, gen_carry32()); 417fcf5ef2aSThomas Huth } 418fcf5ef2aSThomas Huth 419f828df74SRichard Henderson static void gen_op_subcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 420fcf5ef2aSThomas Huth { 421f828df74SRichard Henderson TCGv z = tcg_constant_tl(0); 422fcf5ef2aSThomas Huth 423f828df74SRichard Henderson if (cin) { 424f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 425f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 426f828df74SRichard Henderson } else { 427f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 428f828df74SRichard Henderson } 429f828df74SRichard Henderson tcg_gen_neg_tl(cpu_cc_C, cpu_cc_C); 430f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 431f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src1); 432f828df74SRichard Henderson tcg_gen_and_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 433f828df74SRichard Henderson #ifdef TARGET_SPARC64 434f828df74SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 435f828df74SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 436fcf5ef2aSThomas Huth #endif 437f828df74SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 438f828df74SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 439fcf5ef2aSThomas Huth } 440fcf5ef2aSThomas Huth 441f828df74SRichard Henderson static void gen_op_subcc(TCGv dst, TCGv src1, TCGv src2) 442fcf5ef2aSThomas Huth { 443f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, NULL); 444fcf5ef2aSThomas Huth } 445fcf5ef2aSThomas Huth 446f828df74SRichard Henderson static void gen_op_tsubcc(TCGv dst, TCGv src1, TCGv src2) 447fcf5ef2aSThomas Huth { 448f828df74SRichard Henderson TCGv t = tcg_temp_new(); 449fcf5ef2aSThomas Huth 450f828df74SRichard Henderson /* Save the tag bits around modification of dst. */ 451f828df74SRichard Henderson tcg_gen_or_tl(t, src1, src2); 452fcf5ef2aSThomas Huth 453f828df74SRichard Henderson gen_op_subcc(dst, src1, src2); 454f828df74SRichard Henderson 455f828df74SRichard Henderson /* Incorprate tag bits into icc.V */ 456f828df74SRichard Henderson tcg_gen_andi_tl(t, t, 3); 457f828df74SRichard Henderson tcg_gen_neg_tl(t, t); 458f828df74SRichard Henderson tcg_gen_ext32u_tl(t, t); 459f828df74SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 460f828df74SRichard Henderson } 461f828df74SRichard Henderson 462f828df74SRichard Henderson static void gen_op_subc(TCGv dst, TCGv src1, TCGv src2) 463f828df74SRichard Henderson { 464fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 465f828df74SRichard Henderson tcg_gen_sub_tl(dst, dst, gen_carry32()); 466fcf5ef2aSThomas Huth } 467fcf5ef2aSThomas Huth 468f828df74SRichard Henderson static void gen_op_subccc(TCGv dst, TCGv src1, TCGv src2) 469dfebb950SRichard Henderson { 470f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, gen_carry32()); 471dfebb950SRichard Henderson } 472dfebb950SRichard Henderson 4730c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 474fcf5ef2aSThomas Huth { 475b989ce73SRichard Henderson TCGv zero = tcg_constant_tl(0); 47650280618SRichard Henderson TCGv one = tcg_constant_tl(1); 477b989ce73SRichard Henderson TCGv t_src1 = tcg_temp_new(); 478b989ce73SRichard Henderson TCGv t_src2 = tcg_temp_new(); 479b989ce73SRichard Henderson TCGv t0 = tcg_temp_new(); 480fcf5ef2aSThomas Huth 481b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src1, src1); 482b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src2, src2); 483fcf5ef2aSThomas Huth 484b989ce73SRichard Henderson /* 485b989ce73SRichard Henderson * if (!(env->y & 1)) 486b989ce73SRichard Henderson * src2 = 0; 487fcf5ef2aSThomas Huth */ 48850280618SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, t_src2, cpu_y, one, zero, t_src2); 489fcf5ef2aSThomas Huth 490b989ce73SRichard Henderson /* 491b989ce73SRichard Henderson * b2 = src1 & 1; 492b989ce73SRichard Henderson * y = (b2 << 31) | (y >> 1); 493b989ce73SRichard Henderson */ 4940b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 495b989ce73SRichard Henderson tcg_gen_deposit_tl(cpu_y, t0, src1, 31, 1); 496fcf5ef2aSThomas Huth 497fcf5ef2aSThomas Huth // b1 = N ^ V; 4982a1905c7SRichard Henderson tcg_gen_xor_tl(t0, cpu_cc_N, cpu_cc_V); 499fcf5ef2aSThomas Huth 500b989ce73SRichard Henderson /* 501b989ce73SRichard Henderson * src1 = (b1 << 31) | (src1 >> 1) 502b989ce73SRichard Henderson */ 5032a1905c7SRichard Henderson tcg_gen_andi_tl(t0, t0, 1u << 31); 504b989ce73SRichard Henderson tcg_gen_shri_tl(t_src1, t_src1, 1); 505b989ce73SRichard Henderson tcg_gen_or_tl(t_src1, t_src1, t0); 506fcf5ef2aSThomas Huth 507b989ce73SRichard Henderson gen_op_addcc(dst, t_src1, t_src2); 508fcf5ef2aSThomas Huth } 509fcf5ef2aSThomas Huth 5100c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 511fcf5ef2aSThomas Huth { 512fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 513fcf5ef2aSThomas Huth if (sign_ext) { 514fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 515fcf5ef2aSThomas Huth } else { 516fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 517fcf5ef2aSThomas Huth } 518fcf5ef2aSThomas Huth #else 519fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 520fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 521fcf5ef2aSThomas Huth 522fcf5ef2aSThomas Huth if (sign_ext) { 523fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 524fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 525fcf5ef2aSThomas Huth } else { 526fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 527fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 528fcf5ef2aSThomas Huth } 529fcf5ef2aSThomas Huth 530fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 531fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 532fcf5ef2aSThomas Huth #endif 533fcf5ef2aSThomas Huth } 534fcf5ef2aSThomas Huth 5350c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 536fcf5ef2aSThomas Huth { 537fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 538fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 539fcf5ef2aSThomas Huth } 540fcf5ef2aSThomas Huth 5410c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 542fcf5ef2aSThomas Huth { 543fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 544fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 545fcf5ef2aSThomas Huth } 546fcf5ef2aSThomas Huth 547c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 548c2636853SRichard Henderson { 54913260103SRichard Henderson #ifdef TARGET_SPARC64 550c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 55113260103SRichard Henderson tcg_gen_ext32s_tl(dst, dst); 55213260103SRichard Henderson #else 55313260103SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 55413260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 55513260103SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 55613260103SRichard Henderson #endif 557c2636853SRichard Henderson } 558c2636853SRichard Henderson 559c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 560c2636853SRichard Henderson { 56113260103SRichard Henderson TCGv_i64 t64; 56213260103SRichard Henderson 56313260103SRichard Henderson #ifdef TARGET_SPARC64 56413260103SRichard Henderson t64 = cpu_cc_V; 56513260103SRichard Henderson #else 56613260103SRichard Henderson t64 = tcg_temp_new_i64(); 56713260103SRichard Henderson #endif 56813260103SRichard Henderson 56913260103SRichard Henderson gen_helper_udiv(t64, tcg_env, src1, src2); 57013260103SRichard Henderson 57113260103SRichard Henderson #ifdef TARGET_SPARC64 57213260103SRichard Henderson tcg_gen_ext32u_tl(cpu_cc_N, t64); 57313260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 57413260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 57513260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 57613260103SRichard Henderson #else 57713260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 57813260103SRichard Henderson #endif 57913260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 58013260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 58113260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 582c2636853SRichard Henderson } 583c2636853SRichard Henderson 584c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 585c2636853SRichard Henderson { 58613260103SRichard Henderson TCGv_i64 t64; 58713260103SRichard Henderson 58813260103SRichard Henderson #ifdef TARGET_SPARC64 58913260103SRichard Henderson t64 = cpu_cc_V; 59013260103SRichard Henderson #else 59113260103SRichard Henderson t64 = tcg_temp_new_i64(); 59213260103SRichard Henderson #endif 59313260103SRichard Henderson 59413260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 59513260103SRichard Henderson 59613260103SRichard Henderson #ifdef TARGET_SPARC64 59713260103SRichard Henderson tcg_gen_ext32s_tl(cpu_cc_N, t64); 59813260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 59913260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 60013260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 60113260103SRichard Henderson #else 60213260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 60313260103SRichard Henderson #endif 60413260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 60513260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 60613260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 607c2636853SRichard Henderson } 608c2636853SRichard Henderson 609a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 610a9aba13dSRichard Henderson { 611a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 612a9aba13dSRichard Henderson } 613a9aba13dSRichard Henderson 614a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 615a9aba13dSRichard Henderson { 616a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 617a9aba13dSRichard Henderson } 618a9aba13dSRichard Henderson 6199c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 6209c6ec5bcSRichard Henderson { 6219c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 6229c6ec5bcSRichard Henderson } 6239c6ec5bcSRichard Henderson 62445bfed3bSRichard Henderson #ifndef TARGET_SPARC64 62545bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 62645bfed3bSRichard Henderson { 62745bfed3bSRichard Henderson g_assert_not_reached(); 62845bfed3bSRichard Henderson } 62945bfed3bSRichard Henderson #endif 63045bfed3bSRichard Henderson 63145bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 63245bfed3bSRichard Henderson { 63345bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 63445bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 63545bfed3bSRichard Henderson } 63645bfed3bSRichard Henderson 63745bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 63845bfed3bSRichard Henderson { 63945bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 64045bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 64145bfed3bSRichard Henderson } 64245bfed3bSRichard Henderson 6432f722641SRichard Henderson static void gen_op_fpack16(TCGv_i32 dst, TCGv_i64 src) 6442f722641SRichard Henderson { 6452f722641SRichard Henderson #ifdef TARGET_SPARC64 6462f722641SRichard Henderson gen_helper_fpack16(dst, cpu_gsr, src); 6472f722641SRichard Henderson #else 6482f722641SRichard Henderson g_assert_not_reached(); 6492f722641SRichard Henderson #endif 6502f722641SRichard Henderson } 6512f722641SRichard Henderson 6522f722641SRichard Henderson static void gen_op_fpackfix(TCGv_i32 dst, TCGv_i64 src) 6532f722641SRichard Henderson { 6542f722641SRichard Henderson #ifdef TARGET_SPARC64 6552f722641SRichard Henderson gen_helper_fpackfix(dst, cpu_gsr, src); 6562f722641SRichard Henderson #else 6572f722641SRichard Henderson g_assert_not_reached(); 6582f722641SRichard Henderson #endif 6592f722641SRichard Henderson } 6602f722641SRichard Henderson 6614b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 6624b6edc0aSRichard Henderson { 6634b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 6644b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 6654b6edc0aSRichard Henderson #else 6664b6edc0aSRichard Henderson g_assert_not_reached(); 6674b6edc0aSRichard Henderson #endif 6684b6edc0aSRichard Henderson } 6694b6edc0aSRichard Henderson 6704b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 6714b6edc0aSRichard Henderson { 6724b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 6734b6edc0aSRichard Henderson TCGv t1, t2, shift; 6744b6edc0aSRichard Henderson 6754b6edc0aSRichard Henderson t1 = tcg_temp_new(); 6764b6edc0aSRichard Henderson t2 = tcg_temp_new(); 6774b6edc0aSRichard Henderson shift = tcg_temp_new(); 6784b6edc0aSRichard Henderson 6794b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 6804b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 6814b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 6824b6edc0aSRichard Henderson 6834b6edc0aSRichard Henderson /* 6844b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 6854b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 6864b6edc0aSRichard Henderson */ 6874b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 6884b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 6894b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 6904b6edc0aSRichard Henderson 6914b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 6924b6edc0aSRichard Henderson #else 6934b6edc0aSRichard Henderson g_assert_not_reached(); 6944b6edc0aSRichard Henderson #endif 6954b6edc0aSRichard Henderson } 6964b6edc0aSRichard Henderson 6974b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 6984b6edc0aSRichard Henderson { 6994b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7004b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 7014b6edc0aSRichard Henderson #else 7024b6edc0aSRichard Henderson g_assert_not_reached(); 7034b6edc0aSRichard Henderson #endif 7044b6edc0aSRichard Henderson } 7054b6edc0aSRichard Henderson 706a859602cSRichard Henderson static void gen_op_fmul8x16al(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 707a859602cSRichard Henderson { 708a859602cSRichard Henderson tcg_gen_ext16s_i32(src2, src2); 709a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 710a859602cSRichard Henderson } 711a859602cSRichard Henderson 712a859602cSRichard Henderson static void gen_op_fmul8x16au(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 713a859602cSRichard Henderson { 714a859602cSRichard Henderson tcg_gen_sari_i32(src2, src2, 16); 715a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 716a859602cSRichard Henderson } 717a859602cSRichard Henderson 718be8998e0SRichard Henderson static void gen_op_fmuld8ulx16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 719be8998e0SRichard Henderson { 720be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 721be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 722be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 723be8998e0SRichard Henderson 724be8998e0SRichard Henderson tcg_gen_ext8u_i32(t0, src1); 725be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 726be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 727be8998e0SRichard Henderson 728be8998e0SRichard Henderson tcg_gen_extract_i32(t1, src1, 16, 8); 729be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 730be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 731be8998e0SRichard Henderson 732be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 733be8998e0SRichard Henderson } 734be8998e0SRichard Henderson 735be8998e0SRichard Henderson static void gen_op_fmuld8sux16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 736be8998e0SRichard Henderson { 737be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 738be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 739be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 740be8998e0SRichard Henderson 741be8998e0SRichard Henderson /* 742be8998e0SRichard Henderson * The insn description talks about extracting the upper 8 bits 743be8998e0SRichard Henderson * of the signed 16-bit input rs1, performing the multiply, then 744be8998e0SRichard Henderson * shifting left by 8 bits. Instead, zap the lower 8 bits of 745be8998e0SRichard Henderson * the rs1 input, which avoids the need for two shifts. 746be8998e0SRichard Henderson */ 747be8998e0SRichard Henderson tcg_gen_ext16s_i32(t0, src1); 748be8998e0SRichard Henderson tcg_gen_andi_i32(t0, t0, ~0xff); 749be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 750be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 751be8998e0SRichard Henderson 752be8998e0SRichard Henderson tcg_gen_sextract_i32(t1, src1, 16, 16); 753be8998e0SRichard Henderson tcg_gen_andi_i32(t1, t1, ~0xff); 754be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 755be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 756be8998e0SRichard Henderson 757be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 758be8998e0SRichard Henderson } 759be8998e0SRichard Henderson 76089527e3aSRichard Henderson static void finishing_insn(DisasContext *dc) 76189527e3aSRichard Henderson { 76289527e3aSRichard Henderson /* 76389527e3aSRichard Henderson * From here, there is no future path through an unwinding exception. 76489527e3aSRichard Henderson * If the current insn cannot raise an exception, the computation of 76589527e3aSRichard Henderson * cpu_cond may be able to be elided. 76689527e3aSRichard Henderson */ 76789527e3aSRichard Henderson if (dc->cpu_cond_live) { 76889527e3aSRichard Henderson tcg_gen_discard_tl(cpu_cond); 76989527e3aSRichard Henderson dc->cpu_cond_live = false; 77089527e3aSRichard Henderson } 77189527e3aSRichard Henderson } 77289527e3aSRichard Henderson 7730c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 774fcf5ef2aSThomas Huth { 77500ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 77600ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 777533f042fSRichard Henderson TCGv c2 = tcg_constant_tl(dc->jump.c2); 778fcf5ef2aSThomas Huth 779533f042fSRichard Henderson tcg_gen_movcond_tl(dc->jump.cond, cpu_npc, dc->jump.c1, c2, npc0, npc1); 780fcf5ef2aSThomas Huth } 781fcf5ef2aSThomas Huth 782fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 783fcf5ef2aSThomas Huth have been set for a jump */ 7840c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 785fcf5ef2aSThomas Huth { 786fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 787fcf5ef2aSThomas Huth gen_generic_branch(dc); 78899c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 789fcf5ef2aSThomas Huth } 790fcf5ef2aSThomas Huth } 791fcf5ef2aSThomas Huth 7920c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 793fcf5ef2aSThomas Huth { 794633c4283SRichard Henderson if (dc->npc & 3) { 795633c4283SRichard Henderson switch (dc->npc) { 796633c4283SRichard Henderson case JUMP_PC: 797fcf5ef2aSThomas Huth gen_generic_branch(dc); 79899c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 799633c4283SRichard Henderson break; 800633c4283SRichard Henderson case DYNAMIC_PC: 801633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 802633c4283SRichard Henderson break; 803633c4283SRichard Henderson default: 804633c4283SRichard Henderson g_assert_not_reached(); 805633c4283SRichard Henderson } 806633c4283SRichard Henderson } else { 807fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 808fcf5ef2aSThomas Huth } 809fcf5ef2aSThomas Huth } 810fcf5ef2aSThomas Huth 8110c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 812fcf5ef2aSThomas Huth { 813fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 814fcf5ef2aSThomas Huth save_npc(dc); 815fcf5ef2aSThomas Huth } 816fcf5ef2aSThomas Huth 817fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 818fcf5ef2aSThomas Huth { 81989527e3aSRichard Henderson finishing_insn(dc); 820fcf5ef2aSThomas Huth save_state(dc); 821ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 822af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 823fcf5ef2aSThomas Huth } 824fcf5ef2aSThomas Huth 825186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 826fcf5ef2aSThomas Huth { 827186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 828186e7890SRichard Henderson 829186e7890SRichard Henderson e->next = dc->delay_excp_list; 830186e7890SRichard Henderson dc->delay_excp_list = e; 831186e7890SRichard Henderson 832186e7890SRichard Henderson e->lab = gen_new_label(); 833186e7890SRichard Henderson e->excp = excp; 834186e7890SRichard Henderson e->pc = dc->pc; 835186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 836186e7890SRichard Henderson assert(e->npc != JUMP_PC); 837186e7890SRichard Henderson e->npc = dc->npc; 838186e7890SRichard Henderson 839186e7890SRichard Henderson return e->lab; 840186e7890SRichard Henderson } 841186e7890SRichard Henderson 842186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 843186e7890SRichard Henderson { 844186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 845186e7890SRichard Henderson } 846186e7890SRichard Henderson 847186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 848186e7890SRichard Henderson { 849186e7890SRichard Henderson TCGv t = tcg_temp_new(); 850186e7890SRichard Henderson TCGLabel *lab; 851186e7890SRichard Henderson 852186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 853186e7890SRichard Henderson 854186e7890SRichard Henderson flush_cond(dc); 855186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 856186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 857fcf5ef2aSThomas Huth } 858fcf5ef2aSThomas Huth 8590c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 860fcf5ef2aSThomas Huth { 86189527e3aSRichard Henderson finishing_insn(dc); 86289527e3aSRichard Henderson 863633c4283SRichard Henderson if (dc->npc & 3) { 864633c4283SRichard Henderson switch (dc->npc) { 865633c4283SRichard Henderson case JUMP_PC: 866fcf5ef2aSThomas Huth gen_generic_branch(dc); 867fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 86899c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 869633c4283SRichard Henderson break; 870633c4283SRichard Henderson case DYNAMIC_PC: 871633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 872fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 873633c4283SRichard Henderson dc->pc = dc->npc; 874633c4283SRichard Henderson break; 875633c4283SRichard Henderson default: 876633c4283SRichard Henderson g_assert_not_reached(); 877633c4283SRichard Henderson } 878fcf5ef2aSThomas Huth } else { 879fcf5ef2aSThomas Huth dc->pc = dc->npc; 880fcf5ef2aSThomas Huth } 881fcf5ef2aSThomas Huth } 882fcf5ef2aSThomas Huth 883fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 884fcf5ef2aSThomas Huth DisasContext *dc) 885fcf5ef2aSThomas Huth { 886b597eedcSRichard Henderson TCGv t1; 887fcf5ef2aSThomas Huth 8882a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 889c8507ebfSRichard Henderson cmp->c2 = 0; 8902a1905c7SRichard Henderson 8912a1905c7SRichard Henderson switch (cond & 7) { 8922a1905c7SRichard Henderson case 0x0: /* never */ 8932a1905c7SRichard Henderson cmp->cond = TCG_COND_NEVER; 894c8507ebfSRichard Henderson cmp->c1 = tcg_constant_tl(0); 895fcf5ef2aSThomas Huth break; 8962a1905c7SRichard Henderson 8972a1905c7SRichard Henderson case 0x1: /* eq: Z */ 8982a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 8992a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9002a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_Z); 9012a1905c7SRichard Henderson } else { 9022a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, cpu_icc_Z); 9032a1905c7SRichard Henderson } 9042a1905c7SRichard Henderson break; 9052a1905c7SRichard Henderson 9062a1905c7SRichard Henderson case 0x2: /* le: Z | (N ^ V) */ 9072a1905c7SRichard Henderson /* 9082a1905c7SRichard Henderson * Simplify: 9092a1905c7SRichard Henderson * cc_Z || (N ^ V) < 0 NE 9102a1905c7SRichard Henderson * cc_Z && !((N ^ V) < 0) EQ 9112a1905c7SRichard Henderson * cc_Z & ~((N ^ V) >> TLB) EQ 9122a1905c7SRichard Henderson */ 9132a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 9142a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 9152a1905c7SRichard Henderson tcg_gen_sextract_tl(t1, t1, xcc ? 63 : 31, 1); 9162a1905c7SRichard Henderson tcg_gen_andc_tl(t1, xcc ? cpu_cc_Z : cpu_icc_Z, t1); 9172a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 9182a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 9192a1905c7SRichard Henderson } 9202a1905c7SRichard Henderson break; 9212a1905c7SRichard Henderson 9222a1905c7SRichard Henderson case 0x3: /* lt: N ^ V */ 9232a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 9242a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 9252a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 9262a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, t1); 9272a1905c7SRichard Henderson } 9282a1905c7SRichard Henderson break; 9292a1905c7SRichard Henderson 9302a1905c7SRichard Henderson case 0x4: /* leu: Z | C */ 9312a1905c7SRichard Henderson /* 9322a1905c7SRichard Henderson * Simplify: 9332a1905c7SRichard Henderson * cc_Z == 0 || cc_C != 0 NE 9342a1905c7SRichard Henderson * cc_Z != 0 && cc_C == 0 EQ 9352a1905c7SRichard Henderson * cc_Z & (cc_C ? 0 : -1) EQ 9362a1905c7SRichard Henderson * cc_Z & (cc_C - 1) EQ 9372a1905c7SRichard Henderson */ 9382a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 9392a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9402a1905c7SRichard Henderson tcg_gen_subi_tl(t1, cpu_cc_C, 1); 9412a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_cc_Z); 9422a1905c7SRichard Henderson } else { 9432a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 9442a1905c7SRichard Henderson tcg_gen_subi_tl(t1, t1, 1); 9452a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_icc_Z); 9462a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 9472a1905c7SRichard Henderson } 9482a1905c7SRichard Henderson break; 9492a1905c7SRichard Henderson 9502a1905c7SRichard Henderson case 0x5: /* ltu: C */ 9512a1905c7SRichard Henderson cmp->cond = TCG_COND_NE; 9522a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9532a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_C); 9542a1905c7SRichard Henderson } else { 9552a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 9562a1905c7SRichard Henderson } 9572a1905c7SRichard Henderson break; 9582a1905c7SRichard Henderson 9592a1905c7SRichard Henderson case 0x6: /* neg: N */ 9602a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 9612a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9622a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_N); 9632a1905c7SRichard Henderson } else { 9642a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_N); 9652a1905c7SRichard Henderson } 9662a1905c7SRichard Henderson break; 9672a1905c7SRichard Henderson 9682a1905c7SRichard Henderson case 0x7: /* vs: V */ 9692a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 9702a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9712a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_V); 9722a1905c7SRichard Henderson } else { 9732a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_V); 9742a1905c7SRichard Henderson } 9752a1905c7SRichard Henderson break; 9762a1905c7SRichard Henderson } 9772a1905c7SRichard Henderson if (cond & 8) { 9782a1905c7SRichard Henderson cmp->cond = tcg_invert_cond(cmp->cond); 979fcf5ef2aSThomas Huth } 980fcf5ef2aSThomas Huth } 981fcf5ef2aSThomas Huth 982fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 983fcf5ef2aSThomas Huth { 984d8c5b92fSRichard Henderson TCGv_i32 fcc = cpu_fcc[cc]; 985d8c5b92fSRichard Henderson TCGv_i32 c1 = fcc; 986d8c5b92fSRichard Henderson int c2 = 0; 987d8c5b92fSRichard Henderson TCGCond tcond; 988fcf5ef2aSThomas Huth 989d8c5b92fSRichard Henderson /* 990d8c5b92fSRichard Henderson * FCC values: 991d8c5b92fSRichard Henderson * 0 = 992d8c5b92fSRichard Henderson * 1 < 993d8c5b92fSRichard Henderson * 2 > 994d8c5b92fSRichard Henderson * 3 unordered 995d8c5b92fSRichard Henderson */ 996d8c5b92fSRichard Henderson switch (cond & 7) { 997d8c5b92fSRichard Henderson case 0x0: /* fbn */ 998d8c5b92fSRichard Henderson tcond = TCG_COND_NEVER; 999fcf5ef2aSThomas Huth break; 1000d8c5b92fSRichard Henderson case 0x1: /* fbne : !0 */ 1001d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1002fcf5ef2aSThomas Huth break; 1003d8c5b92fSRichard Henderson case 0x2: /* fblg : 1 or 2 */ 1004d8c5b92fSRichard Henderson /* fcc in {1,2} - 1 -> fcc in {0,1} */ 1005d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1006d8c5b92fSRichard Henderson tcg_gen_addi_i32(c1, fcc, -1); 1007d8c5b92fSRichard Henderson c2 = 1; 1008d8c5b92fSRichard Henderson tcond = TCG_COND_LEU; 1009fcf5ef2aSThomas Huth break; 1010d8c5b92fSRichard Henderson case 0x3: /* fbul : 1 or 3 */ 1011d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1012d8c5b92fSRichard Henderson tcg_gen_andi_i32(c1, fcc, 1); 1013d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1014d8c5b92fSRichard Henderson break; 1015d8c5b92fSRichard Henderson case 0x4: /* fbl : 1 */ 1016d8c5b92fSRichard Henderson c2 = 1; 1017d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1018d8c5b92fSRichard Henderson break; 1019d8c5b92fSRichard Henderson case 0x5: /* fbug : 2 or 3 */ 1020d8c5b92fSRichard Henderson c2 = 2; 1021d8c5b92fSRichard Henderson tcond = TCG_COND_GEU; 1022d8c5b92fSRichard Henderson break; 1023d8c5b92fSRichard Henderson case 0x6: /* fbg : 2 */ 1024d8c5b92fSRichard Henderson c2 = 2; 1025d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1026d8c5b92fSRichard Henderson break; 1027d8c5b92fSRichard Henderson case 0x7: /* fbu : 3 */ 1028d8c5b92fSRichard Henderson c2 = 3; 1029d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1030fcf5ef2aSThomas Huth break; 1031fcf5ef2aSThomas Huth } 1032d8c5b92fSRichard Henderson if (cond & 8) { 1033d8c5b92fSRichard Henderson tcond = tcg_invert_cond(tcond); 1034fcf5ef2aSThomas Huth } 1035d8c5b92fSRichard Henderson 1036d8c5b92fSRichard Henderson cmp->cond = tcond; 1037d8c5b92fSRichard Henderson cmp->c2 = c2; 1038d8c5b92fSRichard Henderson cmp->c1 = tcg_temp_new(); 1039d8c5b92fSRichard Henderson tcg_gen_extu_i32_tl(cmp->c1, c1); 1040fcf5ef2aSThomas Huth } 1041fcf5ef2aSThomas Huth 10422c4f56c9SRichard Henderson static bool gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 10432c4f56c9SRichard Henderson { 10442c4f56c9SRichard Henderson static const TCGCond cond_reg[4] = { 1045ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1046fcf5ef2aSThomas Huth TCG_COND_EQ, 1047fcf5ef2aSThomas Huth TCG_COND_LE, 1048fcf5ef2aSThomas Huth TCG_COND_LT, 1049fcf5ef2aSThomas Huth }; 10502c4f56c9SRichard Henderson TCGCond tcond; 1051fcf5ef2aSThomas Huth 10522c4f56c9SRichard Henderson if ((cond & 3) == 0) { 10532c4f56c9SRichard Henderson return false; 10542c4f56c9SRichard Henderson } 10552c4f56c9SRichard Henderson tcond = cond_reg[cond & 3]; 10562c4f56c9SRichard Henderson if (cond & 4) { 10572c4f56c9SRichard Henderson tcond = tcg_invert_cond(tcond); 10582c4f56c9SRichard Henderson } 10592c4f56c9SRichard Henderson 10602c4f56c9SRichard Henderson cmp->cond = tcond; 1061816f89b7SRichard Henderson cmp->c1 = tcg_temp_new(); 1062c8507ebfSRichard Henderson cmp->c2 = 0; 1063816f89b7SRichard Henderson tcg_gen_mov_tl(cmp->c1, r_src); 10642c4f56c9SRichard Henderson return true; 1065fcf5ef2aSThomas Huth } 1066fcf5ef2aSThomas Huth 1067baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1068baf3dbf2SRichard Henderson { 10693590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(0), tcg_env, 10703590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1071baf3dbf2SRichard Henderson } 1072baf3dbf2SRichard Henderson 1073baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1074baf3dbf2SRichard Henderson { 1075baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1076baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1077baf3dbf2SRichard Henderson } 1078baf3dbf2SRichard Henderson 1079baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1080baf3dbf2SRichard Henderson { 1081baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1082daf457d4SRichard Henderson tcg_gen_xori_i32(dst, src, 1u << 31); 1083baf3dbf2SRichard Henderson } 1084baf3dbf2SRichard Henderson 1085baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1086baf3dbf2SRichard Henderson { 1087baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1088daf457d4SRichard Henderson tcg_gen_andi_i32(dst, src, ~(1u << 31)); 1089baf3dbf2SRichard Henderson } 1090baf3dbf2SRichard Henderson 1091c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1092c6d83e4fSRichard Henderson { 1093c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1094c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1095c6d83e4fSRichard Henderson } 1096c6d83e4fSRichard Henderson 1097c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1098c6d83e4fSRichard Henderson { 1099c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1100daf457d4SRichard Henderson tcg_gen_xori_i64(dst, src, 1ull << 63); 1101c6d83e4fSRichard Henderson } 1102c6d83e4fSRichard Henderson 1103c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1104c6d83e4fSRichard Henderson { 1105c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1106daf457d4SRichard Henderson tcg_gen_andi_i64(dst, src, ~(1ull << 63)); 1107daf457d4SRichard Henderson } 1108daf457d4SRichard Henderson 1109daf457d4SRichard Henderson static void gen_op_fnegq(TCGv_i128 dst, TCGv_i128 src) 1110daf457d4SRichard Henderson { 1111daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1112daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1113daf457d4SRichard Henderson 1114daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1115daf457d4SRichard Henderson tcg_gen_xori_i64(h, h, 1ull << 63); 1116daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1117daf457d4SRichard Henderson } 1118daf457d4SRichard Henderson 1119daf457d4SRichard Henderson static void gen_op_fabsq(TCGv_i128 dst, TCGv_i128 src) 1120daf457d4SRichard Henderson { 1121daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1122daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1123daf457d4SRichard Henderson 1124daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1125daf457d4SRichard Henderson tcg_gen_andi_i64(h, h, ~(1ull << 63)); 1126daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1127c6d83e4fSRichard Henderson } 1128c6d83e4fSRichard Henderson 11293590f01eSRichard Henderson static void gen_op_fpexception_im(DisasContext *dc, int ftt) 1130fcf5ef2aSThomas Huth { 11313590f01eSRichard Henderson /* 11323590f01eSRichard Henderson * CEXC is only set when succesfully completing an FPop, 11333590f01eSRichard Henderson * or when raising FSR_FTT_IEEE_EXCP, i.e. check_ieee_exception. 11343590f01eSRichard Henderson * Thus we can simply store FTT into this field. 11353590f01eSRichard Henderson */ 11363590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(ftt), tcg_env, 11373590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1138fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1139fcf5ef2aSThomas Huth } 1140fcf5ef2aSThomas Huth 1141fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1142fcf5ef2aSThomas Huth { 1143fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1144fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1145fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1146fcf5ef2aSThomas Huth return 1; 1147fcf5ef2aSThomas Huth } 1148fcf5ef2aSThomas Huth #endif 1149fcf5ef2aSThomas Huth return 0; 1150fcf5ef2aSThomas Huth } 1151fcf5ef2aSThomas Huth 1152fcf5ef2aSThomas Huth /* asi moves */ 1153fcf5ef2aSThomas Huth typedef enum { 1154fcf5ef2aSThomas Huth GET_ASI_HELPER, 1155fcf5ef2aSThomas Huth GET_ASI_EXCP, 1156fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1157fcf5ef2aSThomas Huth GET_ASI_DTWINX, 11582786a3f8SRichard Henderson GET_ASI_CODE, 1159fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1160fcf5ef2aSThomas Huth GET_ASI_SHORT, 1161fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1162fcf5ef2aSThomas Huth GET_ASI_BFILL, 1163fcf5ef2aSThomas Huth } ASIType; 1164fcf5ef2aSThomas Huth 1165fcf5ef2aSThomas Huth typedef struct { 1166fcf5ef2aSThomas Huth ASIType type; 1167fcf5ef2aSThomas Huth int asi; 1168fcf5ef2aSThomas Huth int mem_idx; 116914776ab5STony Nguyen MemOp memop; 1170fcf5ef2aSThomas Huth } DisasASI; 1171fcf5ef2aSThomas Huth 1172811cc0b0SRichard Henderson /* 1173811cc0b0SRichard Henderson * Build DisasASI. 1174811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1175811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1176811cc0b0SRichard Henderson */ 1177811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1178fcf5ef2aSThomas Huth { 1179fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1180fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1181fcf5ef2aSThomas Huth 1182811cc0b0SRichard Henderson if (asi == -1) { 1183811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1184811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1185811cc0b0SRichard Henderson goto done; 1186811cc0b0SRichard Henderson } 1187811cc0b0SRichard Henderson 1188fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1189fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1190811cc0b0SRichard Henderson if (asi < 0) { 1191fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1192fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1193fcf5ef2aSThomas Huth } else if (supervisor(dc) 1194fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1195fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1196fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1197fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1198fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1199fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1200fcf5ef2aSThomas Huth switch (asi) { 1201fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1202fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1203fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1204fcf5ef2aSThomas Huth break; 1205fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1206fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1207fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1208fcf5ef2aSThomas Huth break; 12092786a3f8SRichard Henderson case ASI_USERTXT: /* User text access */ 12102786a3f8SRichard Henderson mem_idx = MMU_USER_IDX; 12112786a3f8SRichard Henderson type = GET_ASI_CODE; 12122786a3f8SRichard Henderson break; 12132786a3f8SRichard Henderson case ASI_KERNELTXT: /* Supervisor text access */ 12142786a3f8SRichard Henderson mem_idx = MMU_KERNEL_IDX; 12152786a3f8SRichard Henderson type = GET_ASI_CODE; 12162786a3f8SRichard Henderson break; 1217fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1218fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1219fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1220fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1221fcf5ef2aSThomas Huth break; 1222fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1223fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1224fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1225fcf5ef2aSThomas Huth break; 1226fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1227fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1228fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1229fcf5ef2aSThomas Huth break; 1230fcf5ef2aSThomas Huth } 12316e10f37cSKONRAD Frederic 12326e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 12336e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 12346e10f37cSKONRAD Frederic */ 12356e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1236fcf5ef2aSThomas Huth } else { 1237fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1238fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1239fcf5ef2aSThomas Huth } 1240fcf5ef2aSThomas Huth #else 1241811cc0b0SRichard Henderson if (asi < 0) { 1242fcf5ef2aSThomas Huth asi = dc->asi; 1243fcf5ef2aSThomas Huth } 1244fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1245fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1246fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1247fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1248fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1249fcf5ef2aSThomas Huth done properly in the helper. */ 1250fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1251fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1252fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1253fcf5ef2aSThomas Huth } else { 1254fcf5ef2aSThomas Huth switch (asi) { 1255fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1256fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1257fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1258fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1259fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1260fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1261fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1262fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1263fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1264fcf5ef2aSThomas Huth break; 1265fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1266fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1267fcf5ef2aSThomas Huth case ASI_TWINX_N: 1268fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1269fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1270fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 12719a10756dSArtyom Tarasenko if (hypervisor(dc)) { 127284f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 12739a10756dSArtyom Tarasenko } else { 1274fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 12759a10756dSArtyom Tarasenko } 1276fcf5ef2aSThomas Huth break; 1277fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1278fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1279fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1280fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1281fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1282fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1283fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1284fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1285fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1286fcf5ef2aSThomas Huth break; 1287fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1288fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1289fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1290fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1291fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1292fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1293fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1294fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1295fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1296fcf5ef2aSThomas Huth break; 1297fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1298fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1299fcf5ef2aSThomas Huth case ASI_TWINX_S: 1300fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1301fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1302fcf5ef2aSThomas Huth case ASI_BLK_S: 1303fcf5ef2aSThomas Huth case ASI_BLK_SL: 1304fcf5ef2aSThomas Huth case ASI_FL8_S: 1305fcf5ef2aSThomas Huth case ASI_FL8_SL: 1306fcf5ef2aSThomas Huth case ASI_FL16_S: 1307fcf5ef2aSThomas Huth case ASI_FL16_SL: 1308fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1309fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1310fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1311fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1312fcf5ef2aSThomas Huth } 1313fcf5ef2aSThomas Huth break; 1314fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1315fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1316fcf5ef2aSThomas Huth case ASI_TWINX_P: 1317fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1318fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1319fcf5ef2aSThomas Huth case ASI_BLK_P: 1320fcf5ef2aSThomas Huth case ASI_BLK_PL: 1321fcf5ef2aSThomas Huth case ASI_FL8_P: 1322fcf5ef2aSThomas Huth case ASI_FL8_PL: 1323fcf5ef2aSThomas Huth case ASI_FL16_P: 1324fcf5ef2aSThomas Huth case ASI_FL16_PL: 1325fcf5ef2aSThomas Huth break; 1326fcf5ef2aSThomas Huth } 1327fcf5ef2aSThomas Huth switch (asi) { 1328fcf5ef2aSThomas Huth case ASI_REAL: 1329fcf5ef2aSThomas Huth case ASI_REAL_IO: 1330fcf5ef2aSThomas Huth case ASI_REAL_L: 1331fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1332fcf5ef2aSThomas Huth case ASI_N: 1333fcf5ef2aSThomas Huth case ASI_NL: 1334fcf5ef2aSThomas Huth case ASI_AIUP: 1335fcf5ef2aSThomas Huth case ASI_AIUPL: 1336fcf5ef2aSThomas Huth case ASI_AIUS: 1337fcf5ef2aSThomas Huth case ASI_AIUSL: 1338fcf5ef2aSThomas Huth case ASI_S: 1339fcf5ef2aSThomas Huth case ASI_SL: 1340fcf5ef2aSThomas Huth case ASI_P: 1341fcf5ef2aSThomas Huth case ASI_PL: 1342fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1343fcf5ef2aSThomas Huth break; 1344fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1345fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1346fcf5ef2aSThomas Huth case ASI_TWINX_N: 1347fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1348fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1349fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1350fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1351fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1352fcf5ef2aSThomas Huth case ASI_TWINX_P: 1353fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1354fcf5ef2aSThomas Huth case ASI_TWINX_S: 1355fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1356fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1357fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1358fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1359fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1360fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1361fcf5ef2aSThomas Huth break; 1362fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1363fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1364fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1365fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1366fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1367fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1368fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1369fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1370fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1371fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1372fcf5ef2aSThomas Huth case ASI_BLK_S: 1373fcf5ef2aSThomas Huth case ASI_BLK_SL: 1374fcf5ef2aSThomas Huth case ASI_BLK_P: 1375fcf5ef2aSThomas Huth case ASI_BLK_PL: 1376fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1377fcf5ef2aSThomas Huth break; 1378fcf5ef2aSThomas Huth case ASI_FL8_S: 1379fcf5ef2aSThomas Huth case ASI_FL8_SL: 1380fcf5ef2aSThomas Huth case ASI_FL8_P: 1381fcf5ef2aSThomas Huth case ASI_FL8_PL: 1382fcf5ef2aSThomas Huth memop = MO_UB; 1383fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1384fcf5ef2aSThomas Huth break; 1385fcf5ef2aSThomas Huth case ASI_FL16_S: 1386fcf5ef2aSThomas Huth case ASI_FL16_SL: 1387fcf5ef2aSThomas Huth case ASI_FL16_P: 1388fcf5ef2aSThomas Huth case ASI_FL16_PL: 1389fcf5ef2aSThomas Huth memop = MO_TEUW; 1390fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1391fcf5ef2aSThomas Huth break; 1392fcf5ef2aSThomas Huth } 1393fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1394fcf5ef2aSThomas Huth if (asi & 8) { 1395fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1396fcf5ef2aSThomas Huth } 1397fcf5ef2aSThomas Huth } 1398fcf5ef2aSThomas Huth #endif 1399fcf5ef2aSThomas Huth 1400811cc0b0SRichard Henderson done: 1401fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1402fcf5ef2aSThomas Huth } 1403fcf5ef2aSThomas Huth 1404a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1405a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 1406a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1407a76779eeSRichard Henderson { 1408a76779eeSRichard Henderson g_assert_not_reached(); 1409a76779eeSRichard Henderson } 1410a76779eeSRichard Henderson 1411a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 1412a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1413a76779eeSRichard Henderson { 1414a76779eeSRichard Henderson g_assert_not_reached(); 1415a76779eeSRichard Henderson } 1416a76779eeSRichard Henderson #endif 1417a76779eeSRichard Henderson 141842071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1419fcf5ef2aSThomas Huth { 1420c03a0fd1SRichard Henderson switch (da->type) { 1421fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1422fcf5ef2aSThomas Huth break; 1423fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 1424fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1425fcf5ef2aSThomas Huth break; 1426fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1427c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 1428fcf5ef2aSThomas Huth break; 14292786a3f8SRichard Henderson 14302786a3f8SRichard Henderson case GET_ASI_CODE: 14312786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 14322786a3f8SRichard Henderson { 14332786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 14342786a3f8SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 14352786a3f8SRichard Henderson 14362786a3f8SRichard Henderson gen_helper_ld_code(t64, tcg_env, addr, tcg_constant_i32(oi)); 14372786a3f8SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 14382786a3f8SRichard Henderson } 14392786a3f8SRichard Henderson break; 14402786a3f8SRichard Henderson #else 14412786a3f8SRichard Henderson g_assert_not_reached(); 14422786a3f8SRichard Henderson #endif 14432786a3f8SRichard Henderson 1444fcf5ef2aSThomas Huth default: 1445fcf5ef2aSThomas Huth { 1446c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1447c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1448fcf5ef2aSThomas Huth 1449fcf5ef2aSThomas Huth save_state(dc); 1450fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1451ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 1452fcf5ef2aSThomas Huth #else 1453fcf5ef2aSThomas Huth { 1454fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1455ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 1456fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 1457fcf5ef2aSThomas Huth } 1458fcf5ef2aSThomas Huth #endif 1459fcf5ef2aSThomas Huth } 1460fcf5ef2aSThomas Huth break; 1461fcf5ef2aSThomas Huth } 1462fcf5ef2aSThomas Huth } 1463fcf5ef2aSThomas Huth 146442071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 1465c03a0fd1SRichard Henderson { 1466c03a0fd1SRichard Henderson switch (da->type) { 1467fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1468fcf5ef2aSThomas Huth break; 1469c03a0fd1SRichard Henderson 1470fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 1471c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 1472fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1473fcf5ef2aSThomas Huth break; 1474c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 14753390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 14763390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 1477fcf5ef2aSThomas Huth break; 1478c03a0fd1SRichard Henderson } 1479c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 1480c03a0fd1SRichard Henderson /* fall through */ 1481c03a0fd1SRichard Henderson 1482c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1483c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 1484c03a0fd1SRichard Henderson break; 1485c03a0fd1SRichard Henderson 1486fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 1487c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 148898271007SRichard Henderson /* 148998271007SRichard Henderson * Copy 32 bytes from the address in SRC to ADDR. 149098271007SRichard Henderson * 149198271007SRichard Henderson * From Ross RT625 hyperSPARC manual, section 4.6: 149298271007SRichard Henderson * "Block Copy and Block Fill will work only on cache line boundaries." 149398271007SRichard Henderson * 149498271007SRichard Henderson * It does not specify if an unaliged address is truncated or trapped. 149598271007SRichard Henderson * Previous qemu behaviour was to truncate to 4 byte alignment, which 149698271007SRichard Henderson * is obviously wrong. The only place I can see this used is in the 149798271007SRichard Henderson * Linux kernel which begins with page alignment, advancing by 32, 149898271007SRichard Henderson * so is always aligned. Assume truncation as the simpler option. 149998271007SRichard Henderson * 150098271007SRichard Henderson * Since the loads and stores are paired, allow the copy to happen 150198271007SRichard Henderson * in the host endianness. The copy need not be atomic. 150298271007SRichard Henderson */ 1503fcf5ef2aSThomas Huth { 150498271007SRichard Henderson MemOp mop = MO_128 | MO_ATOM_IFALIGN_PAIR; 1505fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 1506fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 150798271007SRichard Henderson TCGv_i128 tmp = tcg_temp_new_i128(); 1508fcf5ef2aSThomas Huth 150998271007SRichard Henderson tcg_gen_andi_tl(saddr, src, -32); 151098271007SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 151198271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 151298271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 151398271007SRichard Henderson tcg_gen_addi_tl(saddr, saddr, 16); 151498271007SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 151598271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 151698271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 1517fcf5ef2aSThomas Huth } 1518fcf5ef2aSThomas Huth break; 1519c03a0fd1SRichard Henderson 1520fcf5ef2aSThomas Huth default: 1521fcf5ef2aSThomas Huth { 1522c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1523c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1524fcf5ef2aSThomas Huth 1525fcf5ef2aSThomas Huth save_state(dc); 1526fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1527ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 1528fcf5ef2aSThomas Huth #else 1529fcf5ef2aSThomas Huth { 1530fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1531fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 1532ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1533fcf5ef2aSThomas Huth } 1534fcf5ef2aSThomas Huth #endif 1535fcf5ef2aSThomas Huth 1536fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 1537fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1538fcf5ef2aSThomas Huth } 1539fcf5ef2aSThomas Huth break; 1540fcf5ef2aSThomas Huth } 1541fcf5ef2aSThomas Huth } 1542fcf5ef2aSThomas Huth 1543dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 1544c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 1545c03a0fd1SRichard Henderson { 1546c03a0fd1SRichard Henderson switch (da->type) { 1547c03a0fd1SRichard Henderson case GET_ASI_EXCP: 1548c03a0fd1SRichard Henderson break; 1549c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1550dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 1551dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1552c03a0fd1SRichard Henderson break; 1553c03a0fd1SRichard Henderson default: 1554c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 1555c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 1556c03a0fd1SRichard Henderson break; 1557c03a0fd1SRichard Henderson } 1558c03a0fd1SRichard Henderson } 1559c03a0fd1SRichard Henderson 1560d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 1561c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 1562c03a0fd1SRichard Henderson { 1563c03a0fd1SRichard Henderson switch (da->type) { 1564fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1565c03a0fd1SRichard Henderson return; 1566fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1567c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 1568c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1569fcf5ef2aSThomas Huth break; 1570fcf5ef2aSThomas Huth default: 1571fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 1572fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 1573fcf5ef2aSThomas Huth break; 1574fcf5ef2aSThomas Huth } 1575fcf5ef2aSThomas Huth } 1576fcf5ef2aSThomas Huth 1577cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1578c03a0fd1SRichard Henderson { 1579c03a0fd1SRichard Henderson switch (da->type) { 1580fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1581fcf5ef2aSThomas Huth break; 1582fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1583cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 1584cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 1585fcf5ef2aSThomas Huth break; 1586fcf5ef2aSThomas Huth default: 15873db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 15883db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 1589af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 1590ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 15913db010c3SRichard Henderson } else { 1592c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 159300ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 15943db010c3SRichard Henderson TCGv_i64 s64, t64; 15953db010c3SRichard Henderson 15963db010c3SRichard Henderson save_state(dc); 15973db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 1598ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 15993db010c3SRichard Henderson 160000ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 1601ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 16023db010c3SRichard Henderson 16033db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 16043db010c3SRichard Henderson 16053db010c3SRichard Henderson /* End the TB. */ 16063db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 16073db010c3SRichard Henderson } 1608fcf5ef2aSThomas Huth break; 1609fcf5ef2aSThomas Huth } 1610fcf5ef2aSThomas Huth } 1611fcf5ef2aSThomas Huth 1612287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 16133259b9e2SRichard Henderson TCGv addr, int rd) 1614fcf5ef2aSThomas Huth { 16153259b9e2SRichard Henderson MemOp memop = da->memop; 16163259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1617fcf5ef2aSThomas Huth TCGv_i32 d32; 1618fcf5ef2aSThomas Huth TCGv_i64 d64; 1619287b1152SRichard Henderson TCGv addr_tmp; 1620fcf5ef2aSThomas Huth 16213259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 16223259b9e2SRichard Henderson if (size == MO_128) { 16233259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 16243259b9e2SRichard Henderson } 16253259b9e2SRichard Henderson 16263259b9e2SRichard Henderson switch (da->type) { 1627fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1628fcf5ef2aSThomas Huth break; 1629fcf5ef2aSThomas Huth 1630fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 16313259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1632fcf5ef2aSThomas Huth switch (size) { 16333259b9e2SRichard Henderson case MO_32: 1634388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 16353259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 1636fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1637fcf5ef2aSThomas Huth break; 16383259b9e2SRichard Henderson 16393259b9e2SRichard Henderson case MO_64: 16403259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 1641fcf5ef2aSThomas Huth break; 16423259b9e2SRichard Henderson 16433259b9e2SRichard Henderson case MO_128: 1644fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 16453259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 1646287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1647287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1648287b1152SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 1649fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 1650fcf5ef2aSThomas Huth break; 1651fcf5ef2aSThomas Huth default: 1652fcf5ef2aSThomas Huth g_assert_not_reached(); 1653fcf5ef2aSThomas Huth } 1654fcf5ef2aSThomas Huth break; 1655fcf5ef2aSThomas Huth 1656fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1657fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 16583259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1659fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1660287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1661287b1152SRichard Henderson for (int i = 0; ; ++i) { 16623259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 16633259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 1664fcf5ef2aSThomas Huth if (i == 7) { 1665fcf5ef2aSThomas Huth break; 1666fcf5ef2aSThomas Huth } 1667287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1668287b1152SRichard Henderson addr = addr_tmp; 1669fcf5ef2aSThomas Huth } 1670fcf5ef2aSThomas Huth } else { 1671fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1672fcf5ef2aSThomas Huth } 1673fcf5ef2aSThomas Huth break; 1674fcf5ef2aSThomas Huth 1675fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1676fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 16773259b9e2SRichard Henderson if (orig_size == MO_64) { 16783259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 16793259b9e2SRichard Henderson memop | MO_ALIGN); 1680fcf5ef2aSThomas Huth } else { 1681fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1682fcf5ef2aSThomas Huth } 1683fcf5ef2aSThomas Huth break; 1684fcf5ef2aSThomas Huth 1685fcf5ef2aSThomas Huth default: 1686fcf5ef2aSThomas Huth { 16873259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 16883259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 1689fcf5ef2aSThomas Huth 1690fcf5ef2aSThomas Huth save_state(dc); 1691fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1692fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1693fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 1694fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 1695fcf5ef2aSThomas Huth switch (size) { 16963259b9e2SRichard Henderson case MO_32: 1697fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1698ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1699388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 1700fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 1701fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1702fcf5ef2aSThomas Huth break; 17033259b9e2SRichard Henderson case MO_64: 17043259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 17053259b9e2SRichard Henderson r_asi, r_mop); 1706fcf5ef2aSThomas Huth break; 17073259b9e2SRichard Henderson case MO_128: 1708fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1709ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1710287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1711287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1712287b1152SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr_tmp, 17133259b9e2SRichard Henderson r_asi, r_mop); 1714fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 1715fcf5ef2aSThomas Huth break; 1716fcf5ef2aSThomas Huth default: 1717fcf5ef2aSThomas Huth g_assert_not_reached(); 1718fcf5ef2aSThomas Huth } 1719fcf5ef2aSThomas Huth } 1720fcf5ef2aSThomas Huth break; 1721fcf5ef2aSThomas Huth } 1722fcf5ef2aSThomas Huth } 1723fcf5ef2aSThomas Huth 1724287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 17253259b9e2SRichard Henderson TCGv addr, int rd) 17263259b9e2SRichard Henderson { 17273259b9e2SRichard Henderson MemOp memop = da->memop; 17283259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1729fcf5ef2aSThomas Huth TCGv_i32 d32; 1730287b1152SRichard Henderson TCGv addr_tmp; 1731fcf5ef2aSThomas Huth 17323259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 17333259b9e2SRichard Henderson if (size == MO_128) { 17343259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 17353259b9e2SRichard Henderson } 17363259b9e2SRichard Henderson 17373259b9e2SRichard Henderson switch (da->type) { 1738fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1739fcf5ef2aSThomas Huth break; 1740fcf5ef2aSThomas Huth 1741fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 17423259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1743fcf5ef2aSThomas Huth switch (size) { 17443259b9e2SRichard Henderson case MO_32: 1745fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 17463259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 1747fcf5ef2aSThomas Huth break; 17483259b9e2SRichard Henderson case MO_64: 17493259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 17503259b9e2SRichard Henderson memop | MO_ALIGN_4); 1751fcf5ef2aSThomas Huth break; 17523259b9e2SRichard Henderson case MO_128: 1753fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 1754fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 1755fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 1756fcf5ef2aSThomas Huth having to probe the second page before performing the first 1757fcf5ef2aSThomas Huth write. */ 17583259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 17593259b9e2SRichard Henderson memop | MO_ALIGN_16); 1760287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1761287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1762287b1152SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr_tmp, da->mem_idx, memop); 1763fcf5ef2aSThomas Huth break; 1764fcf5ef2aSThomas Huth default: 1765fcf5ef2aSThomas Huth g_assert_not_reached(); 1766fcf5ef2aSThomas Huth } 1767fcf5ef2aSThomas Huth break; 1768fcf5ef2aSThomas Huth 1769fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1770fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 17713259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1772fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1773287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1774287b1152SRichard Henderson for (int i = 0; ; ++i) { 17753259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 17763259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 1777fcf5ef2aSThomas Huth if (i == 7) { 1778fcf5ef2aSThomas Huth break; 1779fcf5ef2aSThomas Huth } 1780287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1781287b1152SRichard Henderson addr = addr_tmp; 1782fcf5ef2aSThomas Huth } 1783fcf5ef2aSThomas Huth } else { 1784fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1785fcf5ef2aSThomas Huth } 1786fcf5ef2aSThomas Huth break; 1787fcf5ef2aSThomas Huth 1788fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1789fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 17903259b9e2SRichard Henderson if (orig_size == MO_64) { 17913259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 17923259b9e2SRichard Henderson memop | MO_ALIGN); 1793fcf5ef2aSThomas Huth } else { 1794fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1795fcf5ef2aSThomas Huth } 1796fcf5ef2aSThomas Huth break; 1797fcf5ef2aSThomas Huth 1798fcf5ef2aSThomas Huth default: 1799fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1800fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1801fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 1802fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1803fcf5ef2aSThomas Huth break; 1804fcf5ef2aSThomas Huth } 1805fcf5ef2aSThomas Huth } 1806fcf5ef2aSThomas Huth 180742071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 1808fcf5ef2aSThomas Huth { 1809a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 1810a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 1811fcf5ef2aSThomas Huth 1812c03a0fd1SRichard Henderson switch (da->type) { 1813fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1814fcf5ef2aSThomas Huth return; 1815fcf5ef2aSThomas Huth 1816fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 1817ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 1818ebbbec92SRichard Henderson { 1819ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 1820ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 1821ebbbec92SRichard Henderson 1822ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 1823ebbbec92SRichard Henderson /* 1824ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 1825ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 1826ebbbec92SRichard Henderson * the order of the writebacks. 1827ebbbec92SRichard Henderson */ 1828ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 1829ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 1830ebbbec92SRichard Henderson } else { 1831ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 1832ebbbec92SRichard Henderson } 1833ebbbec92SRichard Henderson } 1834fcf5ef2aSThomas Huth break; 1835ebbbec92SRichard Henderson #else 1836ebbbec92SRichard Henderson g_assert_not_reached(); 1837ebbbec92SRichard Henderson #endif 1838fcf5ef2aSThomas Huth 1839fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1840fcf5ef2aSThomas Huth { 1841fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 1842fcf5ef2aSThomas Huth 1843c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 1844fcf5ef2aSThomas Huth 1845fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 1846fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 1847fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 1848c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1849a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 1850fcf5ef2aSThomas Huth } else { 1851a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 1852fcf5ef2aSThomas Huth } 1853fcf5ef2aSThomas Huth } 1854fcf5ef2aSThomas Huth break; 1855fcf5ef2aSThomas Huth 18562786a3f8SRichard Henderson case GET_ASI_CODE: 18572786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 18582786a3f8SRichard Henderson { 18592786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 18602786a3f8SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 18612786a3f8SRichard Henderson 18622786a3f8SRichard Henderson gen_helper_ld_code(tmp, tcg_env, addr, tcg_constant_i32(oi)); 18632786a3f8SRichard Henderson 18642786a3f8SRichard Henderson /* See above. */ 18652786a3f8SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 18662786a3f8SRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 18672786a3f8SRichard Henderson } else { 18682786a3f8SRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 18692786a3f8SRichard Henderson } 18702786a3f8SRichard Henderson } 18712786a3f8SRichard Henderson break; 18722786a3f8SRichard Henderson #else 18732786a3f8SRichard Henderson g_assert_not_reached(); 18742786a3f8SRichard Henderson #endif 18752786a3f8SRichard Henderson 1876fcf5ef2aSThomas Huth default: 1877fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 1878fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 1879fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 1880fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 1881fcf5ef2aSThomas Huth { 1882c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1883c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 1884fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 1885fcf5ef2aSThomas Huth 1886fcf5ef2aSThomas Huth save_state(dc); 1887ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 1888fcf5ef2aSThomas Huth 1889fcf5ef2aSThomas Huth /* See above. */ 1890c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1891a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 1892fcf5ef2aSThomas Huth } else { 1893a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 1894fcf5ef2aSThomas Huth } 1895fcf5ef2aSThomas Huth } 1896fcf5ef2aSThomas Huth break; 1897fcf5ef2aSThomas Huth } 1898fcf5ef2aSThomas Huth 1899fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 1900fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 1901fcf5ef2aSThomas Huth } 1902fcf5ef2aSThomas Huth 190342071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 1904c03a0fd1SRichard Henderson { 1905c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 1906fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 1907fcf5ef2aSThomas Huth 1908c03a0fd1SRichard Henderson switch (da->type) { 1909fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1910fcf5ef2aSThomas Huth break; 1911fcf5ef2aSThomas Huth 1912fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 1913ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 1914ebbbec92SRichard Henderson { 1915ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 1916ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 1917ebbbec92SRichard Henderson 1918ebbbec92SRichard Henderson /* 1919ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 1920ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 1921ebbbec92SRichard Henderson * the order of the construction. 1922ebbbec92SRichard Henderson */ 1923ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 1924ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 1925ebbbec92SRichard Henderson } else { 1926ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 1927ebbbec92SRichard Henderson } 1928ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 1929ebbbec92SRichard Henderson } 1930fcf5ef2aSThomas Huth break; 1931ebbbec92SRichard Henderson #else 1932ebbbec92SRichard Henderson g_assert_not_reached(); 1933ebbbec92SRichard Henderson #endif 1934fcf5ef2aSThomas Huth 1935fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1936fcf5ef2aSThomas Huth { 1937fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1938fcf5ef2aSThomas Huth 1939fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 1940fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 1941fcf5ef2aSThomas Huth we must swap the order of the construction. */ 1942c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1943a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 1944fcf5ef2aSThomas Huth } else { 1945a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 1946fcf5ef2aSThomas Huth } 1947c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 1948fcf5ef2aSThomas Huth } 1949fcf5ef2aSThomas Huth break; 1950fcf5ef2aSThomas Huth 1951a76779eeSRichard Henderson case GET_ASI_BFILL: 1952a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 195354c3e953SRichard Henderson /* 195454c3e953SRichard Henderson * Store 32 bytes of [rd:rd+1] to ADDR. 195554c3e953SRichard Henderson * See comments for GET_ASI_COPY above. 195654c3e953SRichard Henderson */ 1957a76779eeSRichard Henderson { 195854c3e953SRichard Henderson MemOp mop = MO_TE | MO_128 | MO_ATOM_IFALIGN_PAIR; 195954c3e953SRichard Henderson TCGv_i64 t8 = tcg_temp_new_i64(); 196054c3e953SRichard Henderson TCGv_i128 t16 = tcg_temp_new_i128(); 196154c3e953SRichard Henderson TCGv daddr = tcg_temp_new(); 1962a76779eeSRichard Henderson 196354c3e953SRichard Henderson tcg_gen_concat_tl_i64(t8, lo, hi); 196454c3e953SRichard Henderson tcg_gen_concat_i64_i128(t16, t8, t8); 196554c3e953SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 196654c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 196754c3e953SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 196854c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 1969a76779eeSRichard Henderson } 1970a76779eeSRichard Henderson break; 1971a76779eeSRichard Henderson 1972fcf5ef2aSThomas Huth default: 1973fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 1974fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 1975fcf5ef2aSThomas Huth { 1976c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1977c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 1978fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1979fcf5ef2aSThomas Huth 1980fcf5ef2aSThomas Huth /* See above. */ 1981c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1982a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 1983fcf5ef2aSThomas Huth } else { 1984a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 1985fcf5ef2aSThomas Huth } 1986fcf5ef2aSThomas Huth 1987fcf5ef2aSThomas Huth save_state(dc); 1988ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1989fcf5ef2aSThomas Huth } 1990fcf5ef2aSThomas Huth break; 1991fcf5ef2aSThomas Huth } 1992fcf5ef2aSThomas Huth } 1993fcf5ef2aSThomas Huth 1994fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 1995fcf5ef2aSThomas Huth { 1996f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 1997fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 1998dd7dbfccSRichard Henderson TCGv_i64 c64 = tcg_temp_new_i64(); 1999fcf5ef2aSThomas Huth 2000fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2001fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2002fcf5ef2aSThomas Huth the later. */ 2003fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2004c8507ebfSRichard Henderson tcg_gen_setcondi_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2005fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2006fcf5ef2aSThomas Huth 2007fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2008fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2009388a6465SRichard Henderson dst = tcg_temp_new_i32(); 201000ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2011fcf5ef2aSThomas Huth 2012fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2013fcf5ef2aSThomas Huth 2014fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2015f7ec8155SRichard Henderson #else 2016f7ec8155SRichard Henderson qemu_build_not_reached(); 2017f7ec8155SRichard Henderson #endif 2018fcf5ef2aSThomas Huth } 2019fcf5ef2aSThomas Huth 2020fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2021fcf5ef2aSThomas Huth { 2022f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2023fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2024c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, tcg_constant_tl(cmp->c2), 2025fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2026fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2027fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2028f7ec8155SRichard Henderson #else 2029f7ec8155SRichard Henderson qemu_build_not_reached(); 2030f7ec8155SRichard Henderson #endif 2031fcf5ef2aSThomas Huth } 2032fcf5ef2aSThomas Huth 2033fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2034fcf5ef2aSThomas Huth { 2035f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2036c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 2037fcf5ef2aSThomas Huth 2038*0bba7572SRichard Henderson tcg_gen_movcond_i64(cmp->cond, cpu_fpr[rd / 2], cmp->c1, c2, 2039*0bba7572SRichard Henderson cpu_fpr[rs / 2], cpu_fpr[rd / 2]); 2040*0bba7572SRichard Henderson tcg_gen_movcond_i64(cmp->cond, cpu_fpr[rd / 2 + 1], cmp->c1, c2, 2041*0bba7572SRichard Henderson cpu_fpr[rs / 2 + 1], cpu_fpr[rd / 2 + 1]); 2042fcf5ef2aSThomas Huth 2043*0bba7572SRichard Henderson gen_update_fprs_dirty(dc, rd); 2044f7ec8155SRichard Henderson #else 2045f7ec8155SRichard Henderson qemu_build_not_reached(); 2046f7ec8155SRichard Henderson #endif 2047fcf5ef2aSThomas Huth } 2048fcf5ef2aSThomas Huth 2049f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 20505d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2051fcf5ef2aSThomas Huth { 2052fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2053fcf5ef2aSThomas Huth 2054fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2055ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2056fcf5ef2aSThomas Huth 2057fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2058fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2059fcf5ef2aSThomas Huth 2060fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2061fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2062ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2063fcf5ef2aSThomas Huth 2064fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2065fcf5ef2aSThomas Huth { 2066fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2067fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2068fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2069fcf5ef2aSThomas Huth } 2070fcf5ef2aSThomas Huth } 2071fcf5ef2aSThomas Huth #endif 2072fcf5ef2aSThomas Huth 207306c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 207406c060d9SRichard Henderson { 2075*0bba7572SRichard Henderson int r = x & 0x1e; 2076*0bba7572SRichard Henderson #ifdef TARGET_SPARC64 2077*0bba7572SRichard Henderson r |= (x & 1) << 5; 2078*0bba7572SRichard Henderson #endif 2079*0bba7572SRichard Henderson return r; 208006c060d9SRichard Henderson } 208106c060d9SRichard Henderson 208206c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 208306c060d9SRichard Henderson { 2084*0bba7572SRichard Henderson int r = x & 0x1c; 2085*0bba7572SRichard Henderson #ifdef TARGET_SPARC64 2086*0bba7572SRichard Henderson r |= (x & 1) << 5; 2087*0bba7572SRichard Henderson #endif 2088*0bba7572SRichard Henderson return r; 208906c060d9SRichard Henderson } 209006c060d9SRichard Henderson 2091878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2092878cc677SRichard Henderson #include "decode-insns.c.inc" 2093878cc677SRichard Henderson 2094878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2095878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2096878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2097878cc677SRichard Henderson 2098878cc677SRichard Henderson #define avail_ALL(C) true 2099878cc677SRichard Henderson #ifdef TARGET_SPARC64 2100878cc677SRichard Henderson # define avail_32(C) false 2101af25071cSRichard Henderson # define avail_ASR17(C) false 2102d0a11d25SRichard Henderson # define avail_CASA(C) true 2103c2636853SRichard Henderson # define avail_DIV(C) true 2104b5372650SRichard Henderson # define avail_MUL(C) true 21050faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2106878cc677SRichard Henderson # define avail_64(C) true 21075d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2108af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2109b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2110b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 2111878cc677SRichard Henderson #else 2112878cc677SRichard Henderson # define avail_32(C) true 2113af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2114d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2115c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2116b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 21170faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2118878cc677SRichard Henderson # define avail_64(C) false 21195d617bfbSRichard Henderson # define avail_GL(C) false 2120af25071cSRichard Henderson # define avail_HYPV(C) false 2121b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2122b88ce6f2SRichard Henderson # define avail_VIS2(C) false 2123878cc677SRichard Henderson #endif 2124878cc677SRichard Henderson 2125878cc677SRichard Henderson /* Default case for non jump instructions. */ 2126878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2127878cc677SRichard Henderson { 21284a8d145dSRichard Henderson TCGLabel *l1; 21294a8d145dSRichard Henderson 213089527e3aSRichard Henderson finishing_insn(dc); 213189527e3aSRichard Henderson 2132878cc677SRichard Henderson if (dc->npc & 3) { 2133878cc677SRichard Henderson switch (dc->npc) { 2134878cc677SRichard Henderson case DYNAMIC_PC: 2135878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2136878cc677SRichard Henderson dc->pc = dc->npc; 2137444d8b30SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2138444d8b30SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 2139878cc677SRichard Henderson break; 21404a8d145dSRichard Henderson 2141878cc677SRichard Henderson case JUMP_PC: 2142878cc677SRichard Henderson /* we can do a static jump */ 21434a8d145dSRichard Henderson l1 = gen_new_label(); 2144533f042fSRichard Henderson tcg_gen_brcondi_tl(dc->jump.cond, dc->jump.c1, dc->jump.c2, l1); 21454a8d145dSRichard Henderson 21464a8d145dSRichard Henderson /* jump not taken */ 21474a8d145dSRichard Henderson gen_goto_tb(dc, 1, dc->jump_pc[1], dc->jump_pc[1] + 4); 21484a8d145dSRichard Henderson 21494a8d145dSRichard Henderson /* jump taken */ 21504a8d145dSRichard Henderson gen_set_label(l1); 21514a8d145dSRichard Henderson gen_goto_tb(dc, 0, dc->jump_pc[0], dc->jump_pc[0] + 4); 21524a8d145dSRichard Henderson 2153878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2154878cc677SRichard Henderson break; 21554a8d145dSRichard Henderson 2156878cc677SRichard Henderson default: 2157878cc677SRichard Henderson g_assert_not_reached(); 2158878cc677SRichard Henderson } 2159878cc677SRichard Henderson } else { 2160878cc677SRichard Henderson dc->pc = dc->npc; 2161878cc677SRichard Henderson dc->npc = dc->npc + 4; 2162878cc677SRichard Henderson } 2163878cc677SRichard Henderson return true; 2164878cc677SRichard Henderson } 2165878cc677SRichard Henderson 21666d2a0768SRichard Henderson /* 21676d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 21686d2a0768SRichard Henderson */ 21696d2a0768SRichard Henderson 21709d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 21713951b7a8SRichard Henderson bool annul, int disp) 2172276567aaSRichard Henderson { 21733951b7a8SRichard Henderson target_ulong dest = address_mask_i(dc, dc->pc + disp * 4); 2174c76c8045SRichard Henderson target_ulong npc; 2175c76c8045SRichard Henderson 217689527e3aSRichard Henderson finishing_insn(dc); 217789527e3aSRichard Henderson 21782d9bb237SRichard Henderson if (cmp->cond == TCG_COND_ALWAYS) { 21792d9bb237SRichard Henderson if (annul) { 21802d9bb237SRichard Henderson dc->pc = dest; 21812d9bb237SRichard Henderson dc->npc = dest + 4; 21822d9bb237SRichard Henderson } else { 21832d9bb237SRichard Henderson gen_mov_pc_npc(dc); 21842d9bb237SRichard Henderson dc->npc = dest; 21852d9bb237SRichard Henderson } 21862d9bb237SRichard Henderson return true; 21872d9bb237SRichard Henderson } 21882d9bb237SRichard Henderson 21892d9bb237SRichard Henderson if (cmp->cond == TCG_COND_NEVER) { 21902d9bb237SRichard Henderson npc = dc->npc; 21912d9bb237SRichard Henderson if (npc & 3) { 21922d9bb237SRichard Henderson gen_mov_pc_npc(dc); 21932d9bb237SRichard Henderson if (annul) { 21942d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_pc, cpu_pc, 4); 21952d9bb237SRichard Henderson } 21962d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_pc, 4); 21972d9bb237SRichard Henderson } else { 21982d9bb237SRichard Henderson dc->pc = npc + (annul ? 4 : 0); 21992d9bb237SRichard Henderson dc->npc = dc->pc + 4; 22002d9bb237SRichard Henderson } 22012d9bb237SRichard Henderson return true; 22022d9bb237SRichard Henderson } 22032d9bb237SRichard Henderson 2204c76c8045SRichard Henderson flush_cond(dc); 2205c76c8045SRichard Henderson npc = dc->npc; 22066b3e4cc6SRichard Henderson 2207276567aaSRichard Henderson if (annul) { 22086b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 22096b3e4cc6SRichard Henderson 2210c8507ebfSRichard Henderson tcg_gen_brcondi_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 22116b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 22126b3e4cc6SRichard Henderson gen_set_label(l1); 22136b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 22146b3e4cc6SRichard Henderson 22156b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2216276567aaSRichard Henderson } else { 22176b3e4cc6SRichard Henderson if (npc & 3) { 22186b3e4cc6SRichard Henderson switch (npc) { 22196b3e4cc6SRichard Henderson case DYNAMIC_PC: 22206b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 22216b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 22226b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 22239d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 2224c8507ebfSRichard Henderson cmp->c1, tcg_constant_tl(cmp->c2), 22256b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 22266b3e4cc6SRichard Henderson dc->pc = npc; 22276b3e4cc6SRichard Henderson break; 22286b3e4cc6SRichard Henderson default: 22296b3e4cc6SRichard Henderson g_assert_not_reached(); 22306b3e4cc6SRichard Henderson } 22316b3e4cc6SRichard Henderson } else { 22326b3e4cc6SRichard Henderson dc->pc = npc; 2233533f042fSRichard Henderson dc->npc = JUMP_PC; 2234533f042fSRichard Henderson dc->jump = *cmp; 22356b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 22366b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 2237dd7dbfccSRichard Henderson 2238dd7dbfccSRichard Henderson /* The condition for cpu_cond is always NE -- normalize. */ 2239dd7dbfccSRichard Henderson if (cmp->cond == TCG_COND_NE) { 2240c8507ebfSRichard Henderson tcg_gen_xori_tl(cpu_cond, cmp->c1, cmp->c2); 22419d4e2bc7SRichard Henderson } else { 2242c8507ebfSRichard Henderson tcg_gen_setcondi_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 22439d4e2bc7SRichard Henderson } 224489527e3aSRichard Henderson dc->cpu_cond_live = true; 22456b3e4cc6SRichard Henderson } 2246276567aaSRichard Henderson } 2247276567aaSRichard Henderson return true; 2248276567aaSRichard Henderson } 2249276567aaSRichard Henderson 2250af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2251af25071cSRichard Henderson { 2252af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2253af25071cSRichard Henderson return true; 2254af25071cSRichard Henderson } 2255af25071cSRichard Henderson 225606c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 225706c060d9SRichard Henderson { 225806c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 225906c060d9SRichard Henderson return true; 226006c060d9SRichard Henderson } 226106c060d9SRichard Henderson 226206c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 226306c060d9SRichard Henderson { 226406c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 226506c060d9SRichard Henderson return false; 226606c060d9SRichard Henderson } 226706c060d9SRichard Henderson return raise_unimpfpop(dc); 226806c060d9SRichard Henderson } 226906c060d9SRichard Henderson 2270276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2271276567aaSRichard Henderson { 22721ea9c62aSRichard Henderson DisasCompare cmp; 2273276567aaSRichard Henderson 22741ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 22753951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2276276567aaSRichard Henderson } 2277276567aaSRichard Henderson 2278276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2279276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2280276567aaSRichard Henderson 228145196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 228245196ea4SRichard Henderson { 2283d5471936SRichard Henderson DisasCompare cmp; 228445196ea4SRichard Henderson 228545196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 228645196ea4SRichard Henderson return true; 228745196ea4SRichard Henderson } 2288d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 22893951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 229045196ea4SRichard Henderson } 229145196ea4SRichard Henderson 229245196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 229345196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 229445196ea4SRichard Henderson 2295ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2296ab9ffe98SRichard Henderson { 2297ab9ffe98SRichard Henderson DisasCompare cmp; 2298ab9ffe98SRichard Henderson 2299ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2300ab9ffe98SRichard Henderson return false; 2301ab9ffe98SRichard Henderson } 23022c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 2303ab9ffe98SRichard Henderson return false; 2304ab9ffe98SRichard Henderson } 23053951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2306ab9ffe98SRichard Henderson } 2307ab9ffe98SRichard Henderson 230823ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 230923ada1b1SRichard Henderson { 231023ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 231123ada1b1SRichard Henderson 231223ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 231323ada1b1SRichard Henderson gen_mov_pc_npc(dc); 231423ada1b1SRichard Henderson dc->npc = target; 231523ada1b1SRichard Henderson return true; 231623ada1b1SRichard Henderson } 231723ada1b1SRichard Henderson 231845196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 231945196ea4SRichard Henderson { 232045196ea4SRichard Henderson /* 232145196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 232245196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 232345196ea4SRichard Henderson */ 232445196ea4SRichard Henderson #ifdef TARGET_SPARC64 232545196ea4SRichard Henderson return false; 232645196ea4SRichard Henderson #else 232745196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 232845196ea4SRichard Henderson return true; 232945196ea4SRichard Henderson #endif 233045196ea4SRichard Henderson } 233145196ea4SRichard Henderson 23326d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 23336d2a0768SRichard Henderson { 23346d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 23356d2a0768SRichard Henderson if (a->rd) { 23366d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 23376d2a0768SRichard Henderson } 23386d2a0768SRichard Henderson return advance_pc(dc); 23396d2a0768SRichard Henderson } 23406d2a0768SRichard Henderson 23410faef01bSRichard Henderson /* 23420faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 23430faef01bSRichard Henderson */ 23440faef01bSRichard Henderson 234530376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 234630376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 234730376636SRichard Henderson { 234830376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 234930376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 235030376636SRichard Henderson DisasCompare cmp; 235130376636SRichard Henderson TCGLabel *lab; 235230376636SRichard Henderson TCGv_i32 trap; 235330376636SRichard Henderson 235430376636SRichard Henderson /* Trap never. */ 235530376636SRichard Henderson if (cond == 0) { 235630376636SRichard Henderson return advance_pc(dc); 235730376636SRichard Henderson } 235830376636SRichard Henderson 235930376636SRichard Henderson /* 236030376636SRichard Henderson * Immediate traps are the most common case. Since this value is 236130376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 236230376636SRichard Henderson */ 236330376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 236430376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 236530376636SRichard Henderson } else { 236630376636SRichard Henderson trap = tcg_temp_new_i32(); 236730376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 236830376636SRichard Henderson if (imm) { 236930376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 237030376636SRichard Henderson } else { 237130376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 237230376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 237330376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 237430376636SRichard Henderson } 237530376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 237630376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 237730376636SRichard Henderson } 237830376636SRichard Henderson 237989527e3aSRichard Henderson finishing_insn(dc); 238089527e3aSRichard Henderson 238130376636SRichard Henderson /* Trap always. */ 238230376636SRichard Henderson if (cond == 8) { 238330376636SRichard Henderson save_state(dc); 238430376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 238530376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 238630376636SRichard Henderson return true; 238730376636SRichard Henderson } 238830376636SRichard Henderson 238930376636SRichard Henderson /* Conditional trap. */ 239030376636SRichard Henderson flush_cond(dc); 239130376636SRichard Henderson lab = delay_exceptionv(dc, trap); 239230376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 2393c8507ebfSRichard Henderson tcg_gen_brcondi_tl(cmp.cond, cmp.c1, cmp.c2, lab); 239430376636SRichard Henderson 239530376636SRichard Henderson return advance_pc(dc); 239630376636SRichard Henderson } 239730376636SRichard Henderson 239830376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 239930376636SRichard Henderson { 240030376636SRichard Henderson if (avail_32(dc) && a->cc) { 240130376636SRichard Henderson return false; 240230376636SRichard Henderson } 240330376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 240430376636SRichard Henderson } 240530376636SRichard Henderson 240630376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 240730376636SRichard Henderson { 240830376636SRichard Henderson if (avail_64(dc)) { 240930376636SRichard Henderson return false; 241030376636SRichard Henderson } 241130376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 241230376636SRichard Henderson } 241330376636SRichard Henderson 241430376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 241530376636SRichard Henderson { 241630376636SRichard Henderson if (avail_32(dc)) { 241730376636SRichard Henderson return false; 241830376636SRichard Henderson } 241930376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 242030376636SRichard Henderson } 242130376636SRichard Henderson 2422af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2423af25071cSRichard Henderson { 2424af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2425af25071cSRichard Henderson return advance_pc(dc); 2426af25071cSRichard Henderson } 2427af25071cSRichard Henderson 2428af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2429af25071cSRichard Henderson { 2430af25071cSRichard Henderson if (avail_32(dc)) { 2431af25071cSRichard Henderson return false; 2432af25071cSRichard Henderson } 2433af25071cSRichard Henderson if (a->mmask) { 2434af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2435af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2436af25071cSRichard Henderson } 2437af25071cSRichard Henderson if (a->cmask) { 2438af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2439af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2440af25071cSRichard Henderson } 2441af25071cSRichard Henderson return advance_pc(dc); 2442af25071cSRichard Henderson } 2443af25071cSRichard Henderson 2444af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2445af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2446af25071cSRichard Henderson { 2447af25071cSRichard Henderson if (!priv) { 2448af25071cSRichard Henderson return raise_priv(dc); 2449af25071cSRichard Henderson } 2450af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2451af25071cSRichard Henderson return advance_pc(dc); 2452af25071cSRichard Henderson } 2453af25071cSRichard Henderson 2454af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2455af25071cSRichard Henderson { 2456af25071cSRichard Henderson return cpu_y; 2457af25071cSRichard Henderson } 2458af25071cSRichard Henderson 2459af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 2460af25071cSRichard Henderson { 2461af25071cSRichard Henderson /* 2462af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 2463af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 2464af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 2465af25071cSRichard Henderson */ 2466af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 2467af25071cSRichard Henderson return false; 2468af25071cSRichard Henderson } 2469af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 2470af25071cSRichard Henderson } 2471af25071cSRichard Henderson 2472af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 2473af25071cSRichard Henderson { 2474c92948f2SClément Chigot gen_helper_rdasr17(dst, tcg_env); 2475c92948f2SClément Chigot return dst; 2476af25071cSRichard Henderson } 2477af25071cSRichard Henderson 2478af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 2479af25071cSRichard Henderson 2480af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 2481af25071cSRichard Henderson { 2482af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 2483af25071cSRichard Henderson return dst; 2484af25071cSRichard Henderson } 2485af25071cSRichard Henderson 2486af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 2487af25071cSRichard Henderson 2488af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 2489af25071cSRichard Henderson { 2490af25071cSRichard Henderson #ifdef TARGET_SPARC64 2491af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 2492af25071cSRichard Henderson #else 2493af25071cSRichard Henderson qemu_build_not_reached(); 2494af25071cSRichard Henderson #endif 2495af25071cSRichard Henderson } 2496af25071cSRichard Henderson 2497af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 2498af25071cSRichard Henderson 2499af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 2500af25071cSRichard Henderson { 2501af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2502af25071cSRichard Henderson 2503af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 2504af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2505af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2506af25071cSRichard Henderson } 2507af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2508af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2509af25071cSRichard Henderson return dst; 2510af25071cSRichard Henderson } 2511af25071cSRichard Henderson 2512af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2513af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 2514af25071cSRichard Henderson 2515af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 2516af25071cSRichard Henderson { 2517af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 2518af25071cSRichard Henderson } 2519af25071cSRichard Henderson 2520af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 2521af25071cSRichard Henderson 2522af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 2523af25071cSRichard Henderson { 2524af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 2525af25071cSRichard Henderson return dst; 2526af25071cSRichard Henderson } 2527af25071cSRichard Henderson 2528af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 2529af25071cSRichard Henderson 2530af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 2531af25071cSRichard Henderson { 2532af25071cSRichard Henderson gen_trap_ifnofpu(dc); 2533af25071cSRichard Henderson return cpu_gsr; 2534af25071cSRichard Henderson } 2535af25071cSRichard Henderson 2536af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 2537af25071cSRichard Henderson 2538af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 2539af25071cSRichard Henderson { 2540af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 2541af25071cSRichard Henderson return dst; 2542af25071cSRichard Henderson } 2543af25071cSRichard Henderson 2544af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 2545af25071cSRichard Henderson 2546af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 2547af25071cSRichard Henderson { 2548577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 2549577efa45SRichard Henderson return dst; 2550af25071cSRichard Henderson } 2551af25071cSRichard Henderson 2552af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2553af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 2554af25071cSRichard Henderson 2555af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 2556af25071cSRichard Henderson { 2557af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2558af25071cSRichard Henderson 2559af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 2560af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2561af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2562af25071cSRichard Henderson } 2563af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2564af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2565af25071cSRichard Henderson return dst; 2566af25071cSRichard Henderson } 2567af25071cSRichard Henderson 2568af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2569af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 2570af25071cSRichard Henderson 2571af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 2572af25071cSRichard Henderson { 2573577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 2574577efa45SRichard Henderson return dst; 2575af25071cSRichard Henderson } 2576af25071cSRichard Henderson 2577af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 2578af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 2579af25071cSRichard Henderson 2580af25071cSRichard Henderson /* 2581af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 2582af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 2583af25071cSRichard Henderson * this ASR as impl. dep 2584af25071cSRichard Henderson */ 2585af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 2586af25071cSRichard Henderson { 2587af25071cSRichard Henderson return tcg_constant_tl(1); 2588af25071cSRichard Henderson } 2589af25071cSRichard Henderson 2590af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 2591af25071cSRichard Henderson 2592668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 2593668bb9b7SRichard Henderson { 2594668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 2595668bb9b7SRichard Henderson return dst; 2596668bb9b7SRichard Henderson } 2597668bb9b7SRichard Henderson 2598668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 2599668bb9b7SRichard Henderson 2600668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 2601668bb9b7SRichard Henderson { 2602668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 2603668bb9b7SRichard Henderson return dst; 2604668bb9b7SRichard Henderson } 2605668bb9b7SRichard Henderson 2606668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 2607668bb9b7SRichard Henderson 2608668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 2609668bb9b7SRichard Henderson { 2610668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 2611668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 2612668bb9b7SRichard Henderson 2613668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 2614668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 2615668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 2616668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 2617668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 2618668bb9b7SRichard Henderson 2619668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 2620668bb9b7SRichard Henderson return dst; 2621668bb9b7SRichard Henderson } 2622668bb9b7SRichard Henderson 2623668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 2624668bb9b7SRichard Henderson 2625668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 2626668bb9b7SRichard Henderson { 26272da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 26282da789deSRichard Henderson return dst; 2629668bb9b7SRichard Henderson } 2630668bb9b7SRichard Henderson 2631668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 2632668bb9b7SRichard Henderson 2633668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 2634668bb9b7SRichard Henderson { 26352da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 26362da789deSRichard Henderson return dst; 2637668bb9b7SRichard Henderson } 2638668bb9b7SRichard Henderson 2639668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 2640668bb9b7SRichard Henderson 2641668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 2642668bb9b7SRichard Henderson { 26432da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 26442da789deSRichard Henderson return dst; 2645668bb9b7SRichard Henderson } 2646668bb9b7SRichard Henderson 2647668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 2648668bb9b7SRichard Henderson 2649668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 2650668bb9b7SRichard Henderson { 2651577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 2652577efa45SRichard Henderson return dst; 2653668bb9b7SRichard Henderson } 2654668bb9b7SRichard Henderson 2655668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 2656668bb9b7SRichard Henderson do_rdhstick_cmpr) 2657668bb9b7SRichard Henderson 26585d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 26595d617bfbSRichard Henderson { 2660cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 2661cd6269f7SRichard Henderson return dst; 26625d617bfbSRichard Henderson } 26635d617bfbSRichard Henderson 26645d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 26655d617bfbSRichard Henderson 26665d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 26675d617bfbSRichard Henderson { 26685d617bfbSRichard Henderson #ifdef TARGET_SPARC64 26695d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 26705d617bfbSRichard Henderson 26715d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 26725d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 26735d617bfbSRichard Henderson return dst; 26745d617bfbSRichard Henderson #else 26755d617bfbSRichard Henderson qemu_build_not_reached(); 26765d617bfbSRichard Henderson #endif 26775d617bfbSRichard Henderson } 26785d617bfbSRichard Henderson 26795d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 26805d617bfbSRichard Henderson 26815d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 26825d617bfbSRichard Henderson { 26835d617bfbSRichard Henderson #ifdef TARGET_SPARC64 26845d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 26855d617bfbSRichard Henderson 26865d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 26875d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 26885d617bfbSRichard Henderson return dst; 26895d617bfbSRichard Henderson #else 26905d617bfbSRichard Henderson qemu_build_not_reached(); 26915d617bfbSRichard Henderson #endif 26925d617bfbSRichard Henderson } 26935d617bfbSRichard Henderson 26945d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 26955d617bfbSRichard Henderson 26965d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 26975d617bfbSRichard Henderson { 26985d617bfbSRichard Henderson #ifdef TARGET_SPARC64 26995d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 27005d617bfbSRichard Henderson 27015d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 27025d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 27035d617bfbSRichard Henderson return dst; 27045d617bfbSRichard Henderson #else 27055d617bfbSRichard Henderson qemu_build_not_reached(); 27065d617bfbSRichard Henderson #endif 27075d617bfbSRichard Henderson } 27085d617bfbSRichard Henderson 27095d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 27105d617bfbSRichard Henderson 27115d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 27125d617bfbSRichard Henderson { 27135d617bfbSRichard Henderson #ifdef TARGET_SPARC64 27145d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 27155d617bfbSRichard Henderson 27165d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 27175d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 27185d617bfbSRichard Henderson return dst; 27195d617bfbSRichard Henderson #else 27205d617bfbSRichard Henderson qemu_build_not_reached(); 27215d617bfbSRichard Henderson #endif 27225d617bfbSRichard Henderson } 27235d617bfbSRichard Henderson 27245d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 27255d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 27265d617bfbSRichard Henderson 27275d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 27285d617bfbSRichard Henderson { 27295d617bfbSRichard Henderson return cpu_tbr; 27305d617bfbSRichard Henderson } 27315d617bfbSRichard Henderson 2732e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 27335d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 27345d617bfbSRichard Henderson 27355d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 27365d617bfbSRichard Henderson { 27375d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 27385d617bfbSRichard Henderson return dst; 27395d617bfbSRichard Henderson } 27405d617bfbSRichard Henderson 27415d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 27425d617bfbSRichard Henderson 27435d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 27445d617bfbSRichard Henderson { 27455d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 27465d617bfbSRichard Henderson return dst; 27475d617bfbSRichard Henderson } 27485d617bfbSRichard Henderson 27495d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 27505d617bfbSRichard Henderson 27515d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 27525d617bfbSRichard Henderson { 27535d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 27545d617bfbSRichard Henderson return dst; 27555d617bfbSRichard Henderson } 27565d617bfbSRichard Henderson 27575d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 27585d617bfbSRichard Henderson 27595d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 27605d617bfbSRichard Henderson { 27615d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 27625d617bfbSRichard Henderson return dst; 27635d617bfbSRichard Henderson } 27645d617bfbSRichard Henderson 27655d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 27665d617bfbSRichard Henderson 27675d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 27685d617bfbSRichard Henderson { 27695d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 27705d617bfbSRichard Henderson return dst; 27715d617bfbSRichard Henderson } 27725d617bfbSRichard Henderson 27735d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 27745d617bfbSRichard Henderson 27755d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 27765d617bfbSRichard Henderson { 27775d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 27785d617bfbSRichard Henderson return dst; 27795d617bfbSRichard Henderson } 27805d617bfbSRichard Henderson 27815d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 27825d617bfbSRichard Henderson do_rdcanrestore) 27835d617bfbSRichard Henderson 27845d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 27855d617bfbSRichard Henderson { 27865d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 27875d617bfbSRichard Henderson return dst; 27885d617bfbSRichard Henderson } 27895d617bfbSRichard Henderson 27905d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 27915d617bfbSRichard Henderson 27925d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 27935d617bfbSRichard Henderson { 27945d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 27955d617bfbSRichard Henderson return dst; 27965d617bfbSRichard Henderson } 27975d617bfbSRichard Henderson 27985d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 27995d617bfbSRichard Henderson 28005d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 28015d617bfbSRichard Henderson { 28025d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 28035d617bfbSRichard Henderson return dst; 28045d617bfbSRichard Henderson } 28055d617bfbSRichard Henderson 28065d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 28075d617bfbSRichard Henderson 28085d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 28095d617bfbSRichard Henderson { 28105d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 28115d617bfbSRichard Henderson return dst; 28125d617bfbSRichard Henderson } 28135d617bfbSRichard Henderson 28145d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 28155d617bfbSRichard Henderson 28165d617bfbSRichard Henderson /* UA2005 strand status */ 28175d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 28185d617bfbSRichard Henderson { 28192da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 28202da789deSRichard Henderson return dst; 28215d617bfbSRichard Henderson } 28225d617bfbSRichard Henderson 28235d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 28245d617bfbSRichard Henderson 28255d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 28265d617bfbSRichard Henderson { 28272da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 28282da789deSRichard Henderson return dst; 28295d617bfbSRichard Henderson } 28305d617bfbSRichard Henderson 28315d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 28325d617bfbSRichard Henderson 2833e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 2834e8325dc0SRichard Henderson { 2835e8325dc0SRichard Henderson if (avail_64(dc)) { 2836e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 2837e8325dc0SRichard Henderson return advance_pc(dc); 2838e8325dc0SRichard Henderson } 2839e8325dc0SRichard Henderson return false; 2840e8325dc0SRichard Henderson } 2841e8325dc0SRichard Henderson 28420faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 28430faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 28440faef01bSRichard Henderson { 28450faef01bSRichard Henderson TCGv src; 28460faef01bSRichard Henderson 28470faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 28480faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 28490faef01bSRichard Henderson return false; 28500faef01bSRichard Henderson } 28510faef01bSRichard Henderson if (!priv) { 28520faef01bSRichard Henderson return raise_priv(dc); 28530faef01bSRichard Henderson } 28540faef01bSRichard Henderson 28550faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 28560faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 28570faef01bSRichard Henderson } else { 28580faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 28590faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 28600faef01bSRichard Henderson src = src1; 28610faef01bSRichard Henderson } else { 28620faef01bSRichard Henderson src = tcg_temp_new(); 28630faef01bSRichard Henderson if (a->imm) { 28640faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 28650faef01bSRichard Henderson } else { 28660faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 28670faef01bSRichard Henderson } 28680faef01bSRichard Henderson } 28690faef01bSRichard Henderson } 28700faef01bSRichard Henderson func(dc, src); 28710faef01bSRichard Henderson return advance_pc(dc); 28720faef01bSRichard Henderson } 28730faef01bSRichard Henderson 28740faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 28750faef01bSRichard Henderson { 28760faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 28770faef01bSRichard Henderson } 28780faef01bSRichard Henderson 28790faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 28800faef01bSRichard Henderson 28810faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 28820faef01bSRichard Henderson { 28830faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 28840faef01bSRichard Henderson } 28850faef01bSRichard Henderson 28860faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 28870faef01bSRichard Henderson 28880faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 28890faef01bSRichard Henderson { 28900faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 28910faef01bSRichard Henderson 28920faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 28930faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 28940faef01bSRichard Henderson /* End TB to notice changed ASI. */ 28950faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 28960faef01bSRichard Henderson } 28970faef01bSRichard Henderson 28980faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 28990faef01bSRichard Henderson 29000faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 29010faef01bSRichard Henderson { 29020faef01bSRichard Henderson #ifdef TARGET_SPARC64 29030faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 29040faef01bSRichard Henderson dc->fprs_dirty = 0; 29050faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29060faef01bSRichard Henderson #else 29070faef01bSRichard Henderson qemu_build_not_reached(); 29080faef01bSRichard Henderson #endif 29090faef01bSRichard Henderson } 29100faef01bSRichard Henderson 29110faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 29120faef01bSRichard Henderson 29130faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 29140faef01bSRichard Henderson { 29150faef01bSRichard Henderson gen_trap_ifnofpu(dc); 29160faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 29170faef01bSRichard Henderson } 29180faef01bSRichard Henderson 29190faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 29200faef01bSRichard Henderson 29210faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 29220faef01bSRichard Henderson { 29230faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 29240faef01bSRichard Henderson } 29250faef01bSRichard Henderson 29260faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 29270faef01bSRichard Henderson 29280faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 29290faef01bSRichard Henderson { 29300faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 29310faef01bSRichard Henderson } 29320faef01bSRichard Henderson 29330faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 29340faef01bSRichard Henderson 29350faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 29360faef01bSRichard Henderson { 29370faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 29380faef01bSRichard Henderson } 29390faef01bSRichard Henderson 29400faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 29410faef01bSRichard Henderson 29420faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 29430faef01bSRichard Henderson { 29440faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 29450faef01bSRichard Henderson 2946577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 2947577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 29480faef01bSRichard Henderson translator_io_start(&dc->base); 2949577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 29500faef01bSRichard Henderson /* End TB to handle timer interrupt */ 29510faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29520faef01bSRichard Henderson } 29530faef01bSRichard Henderson 29540faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 29550faef01bSRichard Henderson 29560faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 29570faef01bSRichard Henderson { 29580faef01bSRichard Henderson #ifdef TARGET_SPARC64 29590faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 29600faef01bSRichard Henderson 29610faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 29620faef01bSRichard Henderson translator_io_start(&dc->base); 29630faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 29640faef01bSRichard Henderson /* End TB to handle timer interrupt */ 29650faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29660faef01bSRichard Henderson #else 29670faef01bSRichard Henderson qemu_build_not_reached(); 29680faef01bSRichard Henderson #endif 29690faef01bSRichard Henderson } 29700faef01bSRichard Henderson 29710faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 29720faef01bSRichard Henderson 29730faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 29740faef01bSRichard Henderson { 29750faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 29760faef01bSRichard Henderson 2977577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 2978577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 29790faef01bSRichard Henderson translator_io_start(&dc->base); 2980577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 29810faef01bSRichard Henderson /* End TB to handle timer interrupt */ 29820faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29830faef01bSRichard Henderson } 29840faef01bSRichard Henderson 29850faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 29860faef01bSRichard Henderson 29870faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 29880faef01bSRichard Henderson { 298989527e3aSRichard Henderson finishing_insn(dc); 29900faef01bSRichard Henderson save_state(dc); 29910faef01bSRichard Henderson gen_helper_power_down(tcg_env); 29920faef01bSRichard Henderson } 29930faef01bSRichard Henderson 29940faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 29950faef01bSRichard Henderson 299625524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 299725524734SRichard Henderson { 299825524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 299925524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 300025524734SRichard Henderson } 300125524734SRichard Henderson 300225524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 300325524734SRichard Henderson 30049422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 30059422278eSRichard Henderson { 30069422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3007cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3008cd6269f7SRichard Henderson 3009cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3010cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 30119422278eSRichard Henderson } 30129422278eSRichard Henderson 30139422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 30149422278eSRichard Henderson 30159422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 30169422278eSRichard Henderson { 30179422278eSRichard Henderson #ifdef TARGET_SPARC64 30189422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30199422278eSRichard Henderson 30209422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30219422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 30229422278eSRichard Henderson #else 30239422278eSRichard Henderson qemu_build_not_reached(); 30249422278eSRichard Henderson #endif 30259422278eSRichard Henderson } 30269422278eSRichard Henderson 30279422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 30289422278eSRichard Henderson 30299422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 30309422278eSRichard Henderson { 30319422278eSRichard Henderson #ifdef TARGET_SPARC64 30329422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30339422278eSRichard Henderson 30349422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30359422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 30369422278eSRichard Henderson #else 30379422278eSRichard Henderson qemu_build_not_reached(); 30389422278eSRichard Henderson #endif 30399422278eSRichard Henderson } 30409422278eSRichard Henderson 30419422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 30429422278eSRichard Henderson 30439422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 30449422278eSRichard Henderson { 30459422278eSRichard Henderson #ifdef TARGET_SPARC64 30469422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30479422278eSRichard Henderson 30489422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30499422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 30509422278eSRichard Henderson #else 30519422278eSRichard Henderson qemu_build_not_reached(); 30529422278eSRichard Henderson #endif 30539422278eSRichard Henderson } 30549422278eSRichard Henderson 30559422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 30569422278eSRichard Henderson 30579422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 30589422278eSRichard Henderson { 30599422278eSRichard Henderson #ifdef TARGET_SPARC64 30609422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30619422278eSRichard Henderson 30629422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30639422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 30649422278eSRichard Henderson #else 30659422278eSRichard Henderson qemu_build_not_reached(); 30669422278eSRichard Henderson #endif 30679422278eSRichard Henderson } 30689422278eSRichard Henderson 30699422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 30709422278eSRichard Henderson 30719422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 30729422278eSRichard Henderson { 30739422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 30749422278eSRichard Henderson 30759422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 30769422278eSRichard Henderson translator_io_start(&dc->base); 30779422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 30789422278eSRichard Henderson /* End TB to handle timer interrupt */ 30799422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30809422278eSRichard Henderson } 30819422278eSRichard Henderson 30829422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 30839422278eSRichard Henderson 30849422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 30859422278eSRichard Henderson { 30869422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 30879422278eSRichard Henderson } 30889422278eSRichard Henderson 30899422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 30909422278eSRichard Henderson 30919422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 30929422278eSRichard Henderson { 30939422278eSRichard Henderson save_state(dc); 30949422278eSRichard Henderson if (translator_io_start(&dc->base)) { 30959422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30969422278eSRichard Henderson } 30979422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 30989422278eSRichard Henderson dc->npc = DYNAMIC_PC; 30999422278eSRichard Henderson } 31009422278eSRichard Henderson 31019422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 31029422278eSRichard Henderson 31039422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 31049422278eSRichard Henderson { 31059422278eSRichard Henderson save_state(dc); 31069422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 31079422278eSRichard Henderson dc->npc = DYNAMIC_PC; 31089422278eSRichard Henderson } 31099422278eSRichard Henderson 31109422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 31119422278eSRichard Henderson 31129422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 31139422278eSRichard Henderson { 31149422278eSRichard Henderson if (translator_io_start(&dc->base)) { 31159422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31169422278eSRichard Henderson } 31179422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 31189422278eSRichard Henderson } 31199422278eSRichard Henderson 31209422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 31219422278eSRichard Henderson 31229422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 31239422278eSRichard Henderson { 31249422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 31259422278eSRichard Henderson } 31269422278eSRichard Henderson 31279422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 31289422278eSRichard Henderson 31299422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 31309422278eSRichard Henderson { 31319422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 31329422278eSRichard Henderson } 31339422278eSRichard Henderson 31349422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 31359422278eSRichard Henderson 31369422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 31379422278eSRichard Henderson { 31389422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 31399422278eSRichard Henderson } 31409422278eSRichard Henderson 31419422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 31429422278eSRichard Henderson 31439422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 31449422278eSRichard Henderson { 31459422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 31469422278eSRichard Henderson } 31479422278eSRichard Henderson 31489422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 31499422278eSRichard Henderson 31509422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 31519422278eSRichard Henderson { 31529422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 31539422278eSRichard Henderson } 31549422278eSRichard Henderson 31559422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 31569422278eSRichard Henderson 31579422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 31589422278eSRichard Henderson { 31599422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 31609422278eSRichard Henderson } 31619422278eSRichard Henderson 31629422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 31639422278eSRichard Henderson 31649422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 31659422278eSRichard Henderson { 31669422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 31679422278eSRichard Henderson } 31689422278eSRichard Henderson 31699422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 31709422278eSRichard Henderson 31719422278eSRichard Henderson /* UA2005 strand status */ 31729422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 31739422278eSRichard Henderson { 31742da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 31759422278eSRichard Henderson } 31769422278eSRichard Henderson 31779422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 31789422278eSRichard Henderson 3179bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3180bb97f2f5SRichard Henderson 3181bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3182bb97f2f5SRichard Henderson { 3183bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3184bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3185bb97f2f5SRichard Henderson } 3186bb97f2f5SRichard Henderson 3187bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3188bb97f2f5SRichard Henderson 3189bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3190bb97f2f5SRichard Henderson { 3191bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3192bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3193bb97f2f5SRichard Henderson 3194bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3195bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3196bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3197bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3198bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3199bb97f2f5SRichard Henderson 3200bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3201bb97f2f5SRichard Henderson } 3202bb97f2f5SRichard Henderson 3203bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3204bb97f2f5SRichard Henderson 3205bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3206bb97f2f5SRichard Henderson { 32072da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3208bb97f2f5SRichard Henderson } 3209bb97f2f5SRichard Henderson 3210bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3211bb97f2f5SRichard Henderson 3212bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3213bb97f2f5SRichard Henderson { 32142da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3215bb97f2f5SRichard Henderson } 3216bb97f2f5SRichard Henderson 3217bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3218bb97f2f5SRichard Henderson 3219bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3220bb97f2f5SRichard Henderson { 3221bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3222bb97f2f5SRichard Henderson 3223577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3224bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3225bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3226577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3227bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3228bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3229bb97f2f5SRichard Henderson } 3230bb97f2f5SRichard Henderson 3231bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3232bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3233bb97f2f5SRichard Henderson 323425524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 323525524734SRichard Henderson { 323625524734SRichard Henderson if (!supervisor(dc)) { 323725524734SRichard Henderson return raise_priv(dc); 323825524734SRichard Henderson } 323925524734SRichard Henderson if (saved) { 324025524734SRichard Henderson gen_helper_saved(tcg_env); 324125524734SRichard Henderson } else { 324225524734SRichard Henderson gen_helper_restored(tcg_env); 324325524734SRichard Henderson } 324425524734SRichard Henderson return advance_pc(dc); 324525524734SRichard Henderson } 324625524734SRichard Henderson 324725524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 324825524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 324925524734SRichard Henderson 3250d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3251d3825800SRichard Henderson { 3252d3825800SRichard Henderson return advance_pc(dc); 3253d3825800SRichard Henderson } 3254d3825800SRichard Henderson 32550faef01bSRichard Henderson /* 32560faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 32570faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 32580faef01bSRichard Henderson */ 32595458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 32605458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 32610faef01bSRichard Henderson 3262b597eedcSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, 3263428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 32642a45b736SRichard Henderson void (*funci)(TCGv, TCGv, target_long), 32652a45b736SRichard Henderson bool logic_cc) 3266428881deSRichard Henderson { 3267428881deSRichard Henderson TCGv dst, src1; 3268428881deSRichard Henderson 3269428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3270428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3271428881deSRichard Henderson return false; 3272428881deSRichard Henderson } 3273428881deSRichard Henderson 32742a45b736SRichard Henderson if (logic_cc) { 32752a45b736SRichard Henderson dst = cpu_cc_N; 3276428881deSRichard Henderson } else { 3277428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3278428881deSRichard Henderson } 3279428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3280428881deSRichard Henderson 3281428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3282428881deSRichard Henderson if (funci) { 3283428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3284428881deSRichard Henderson } else { 3285428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3286428881deSRichard Henderson } 3287428881deSRichard Henderson } else { 3288428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3289428881deSRichard Henderson } 32902a45b736SRichard Henderson 32912a45b736SRichard Henderson if (logic_cc) { 32922a45b736SRichard Henderson if (TARGET_LONG_BITS == 64) { 32932a45b736SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 32942a45b736SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 32952a45b736SRichard Henderson } 32962a45b736SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 32972a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 32982a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_V, 0); 32992a45b736SRichard Henderson } 33002a45b736SRichard Henderson 3301428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3302428881deSRichard Henderson return advance_pc(dc); 3303428881deSRichard Henderson } 3304428881deSRichard Henderson 3305b597eedcSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, 3306428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3307428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3308428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3309428881deSRichard Henderson { 3310428881deSRichard Henderson if (a->cc) { 3311b597eedcSRichard Henderson return do_arith_int(dc, a, func_cc, NULL, false); 3312428881deSRichard Henderson } 3313b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, false); 3314428881deSRichard Henderson } 3315428881deSRichard Henderson 3316428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3317428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3318428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3319428881deSRichard Henderson { 3320b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, a->cc); 3321428881deSRichard Henderson } 3322428881deSRichard Henderson 3323b597eedcSRichard Henderson TRANS(ADD, ALL, do_arith, a, tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_addcc) 3324b597eedcSRichard Henderson TRANS(SUB, ALL, do_arith, a, tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_subcc) 3325b597eedcSRichard Henderson TRANS(ADDC, ALL, do_arith, a, gen_op_addc, NULL, gen_op_addccc) 3326b597eedcSRichard Henderson TRANS(SUBC, ALL, do_arith, a, gen_op_subc, NULL, gen_op_subccc) 3327428881deSRichard Henderson 3328b597eedcSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, NULL, NULL, gen_op_taddcc) 3329b597eedcSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, NULL, NULL, gen_op_tsubcc) 3330b597eedcSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, NULL, NULL, gen_op_taddcctv) 3331b597eedcSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, NULL, NULL, gen_op_tsubcctv) 3332a9aba13dSRichard Henderson 3333428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3334428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3335428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3336428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3337428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3338428881deSRichard Henderson 3339b597eedcSRichard Henderson TRANS(MULX, 64, do_arith, a, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3340b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3341b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 3342b597eedcSRichard Henderson TRANS(MULScc, ALL, do_arith, a, NULL, NULL, gen_op_mulscc) 334322188d7dSRichard Henderson 33443a6b8de3SRichard Henderson TRANS(UDIVcc, DIV, do_arith, a, NULL, NULL, gen_op_udivcc) 3345b597eedcSRichard Henderson TRANS(SDIV, DIV, do_arith, a, gen_op_sdiv, NULL, gen_op_sdivcc) 33464ee85ea9SRichard Henderson 33479c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 3348b597eedcSRichard Henderson TRANS(POPC, 64, do_arith, a, gen_op_popc, NULL, NULL) 33499c6ec5bcSRichard Henderson 3350428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3351428881deSRichard Henderson { 3352428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3353428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3354428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3355428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3356428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3357428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3358428881deSRichard Henderson return false; 3359428881deSRichard Henderson } else { 3360428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3361428881deSRichard Henderson } 3362428881deSRichard Henderson return advance_pc(dc); 3363428881deSRichard Henderson } 3364428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3365428881deSRichard Henderson } 3366428881deSRichard Henderson 33673a6b8de3SRichard Henderson static bool trans_UDIV(DisasContext *dc, arg_r_r_ri *a) 33683a6b8de3SRichard Henderson { 33693a6b8de3SRichard Henderson TCGv_i64 t1, t2; 33703a6b8de3SRichard Henderson TCGv dst; 33713a6b8de3SRichard Henderson 33723a6b8de3SRichard Henderson if (!avail_DIV(dc)) { 33733a6b8de3SRichard Henderson return false; 33743a6b8de3SRichard Henderson } 33753a6b8de3SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 33763a6b8de3SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 33773a6b8de3SRichard Henderson return false; 33783a6b8de3SRichard Henderson } 33793a6b8de3SRichard Henderson 33803a6b8de3SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 33813a6b8de3SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 33823a6b8de3SRichard Henderson return true; 33833a6b8de3SRichard Henderson } 33843a6b8de3SRichard Henderson 33853a6b8de3SRichard Henderson if (a->imm) { 33863a6b8de3SRichard Henderson t2 = tcg_constant_i64((uint32_t)a->rs2_or_imm); 33873a6b8de3SRichard Henderson } else { 33883a6b8de3SRichard Henderson TCGLabel *lab; 33893a6b8de3SRichard Henderson TCGv_i32 n2; 33903a6b8de3SRichard Henderson 33913a6b8de3SRichard Henderson finishing_insn(dc); 33923a6b8de3SRichard Henderson flush_cond(dc); 33933a6b8de3SRichard Henderson 33943a6b8de3SRichard Henderson n2 = tcg_temp_new_i32(); 33953a6b8de3SRichard Henderson tcg_gen_trunc_tl_i32(n2, cpu_regs[a->rs2_or_imm]); 33963a6b8de3SRichard Henderson 33973a6b8de3SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 33983a6b8de3SRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, n2, 0, lab); 33993a6b8de3SRichard Henderson 34003a6b8de3SRichard Henderson t2 = tcg_temp_new_i64(); 34013a6b8de3SRichard Henderson #ifdef TARGET_SPARC64 34023a6b8de3SRichard Henderson tcg_gen_ext32u_i64(t2, cpu_regs[a->rs2_or_imm]); 34033a6b8de3SRichard Henderson #else 34043a6b8de3SRichard Henderson tcg_gen_extu_i32_i64(t2, cpu_regs[a->rs2_or_imm]); 34053a6b8de3SRichard Henderson #endif 34063a6b8de3SRichard Henderson } 34073a6b8de3SRichard Henderson 34083a6b8de3SRichard Henderson t1 = tcg_temp_new_i64(); 34093a6b8de3SRichard Henderson tcg_gen_concat_tl_i64(t1, gen_load_gpr(dc, a->rs1), cpu_y); 34103a6b8de3SRichard Henderson 34113a6b8de3SRichard Henderson tcg_gen_divu_i64(t1, t1, t2); 34123a6b8de3SRichard Henderson tcg_gen_umin_i64(t1, t1, tcg_constant_i64(UINT32_MAX)); 34133a6b8de3SRichard Henderson 34143a6b8de3SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 34153a6b8de3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t1); 34163a6b8de3SRichard Henderson gen_store_gpr(dc, a->rd, dst); 34173a6b8de3SRichard Henderson return advance_pc(dc); 34183a6b8de3SRichard Henderson } 34193a6b8de3SRichard Henderson 3420f3141174SRichard Henderson static bool trans_UDIVX(DisasContext *dc, arg_r_r_ri *a) 3421f3141174SRichard Henderson { 3422f3141174SRichard Henderson TCGv dst, src1, src2; 3423f3141174SRichard Henderson 3424f3141174SRichard Henderson if (!avail_64(dc)) { 3425f3141174SRichard Henderson return false; 3426f3141174SRichard Henderson } 3427f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3428f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3429f3141174SRichard Henderson return false; 3430f3141174SRichard Henderson } 3431f3141174SRichard Henderson 3432f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3433f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3434f3141174SRichard Henderson return true; 3435f3141174SRichard Henderson } 3436f3141174SRichard Henderson 3437f3141174SRichard Henderson if (a->imm) { 3438f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3439f3141174SRichard Henderson } else { 3440f3141174SRichard Henderson TCGLabel *lab; 3441f3141174SRichard Henderson 3442f3141174SRichard Henderson finishing_insn(dc); 3443f3141174SRichard Henderson flush_cond(dc); 3444f3141174SRichard Henderson 3445f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3446f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3447f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3448f3141174SRichard Henderson } 3449f3141174SRichard Henderson 3450f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3451f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3452f3141174SRichard Henderson 3453f3141174SRichard Henderson tcg_gen_divu_tl(dst, src1, src2); 3454f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3455f3141174SRichard Henderson return advance_pc(dc); 3456f3141174SRichard Henderson } 3457f3141174SRichard Henderson 3458f3141174SRichard Henderson static bool trans_SDIVX(DisasContext *dc, arg_r_r_ri *a) 3459f3141174SRichard Henderson { 3460f3141174SRichard Henderson TCGv dst, src1, src2; 3461f3141174SRichard Henderson 3462f3141174SRichard Henderson if (!avail_64(dc)) { 3463f3141174SRichard Henderson return false; 3464f3141174SRichard Henderson } 3465f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3466f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3467f3141174SRichard Henderson return false; 3468f3141174SRichard Henderson } 3469f3141174SRichard Henderson 3470f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3471f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3472f3141174SRichard Henderson return true; 3473f3141174SRichard Henderson } 3474f3141174SRichard Henderson 3475f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3476f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3477f3141174SRichard Henderson 3478f3141174SRichard Henderson if (a->imm) { 3479f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == -1)) { 3480f3141174SRichard Henderson tcg_gen_neg_tl(dst, src1); 3481f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3482f3141174SRichard Henderson return advance_pc(dc); 3483f3141174SRichard Henderson } 3484f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3485f3141174SRichard Henderson } else { 3486f3141174SRichard Henderson TCGLabel *lab; 3487f3141174SRichard Henderson TCGv t1, t2; 3488f3141174SRichard Henderson 3489f3141174SRichard Henderson finishing_insn(dc); 3490f3141174SRichard Henderson flush_cond(dc); 3491f3141174SRichard Henderson 3492f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3493f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3494f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3495f3141174SRichard Henderson 3496f3141174SRichard Henderson /* 3497f3141174SRichard Henderson * Need to avoid INT64_MIN / -1, which will trap on x86 host. 3498f3141174SRichard Henderson * Set SRC2 to 1 as a new divisor, to produce the correct result. 3499f3141174SRichard Henderson */ 3500f3141174SRichard Henderson t1 = tcg_temp_new(); 3501f3141174SRichard Henderson t2 = tcg_temp_new(); 3502f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t1, src1, (target_long)INT64_MIN); 3503f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t2, src2, -1); 3504f3141174SRichard Henderson tcg_gen_and_tl(t1, t1, t2); 3505f3141174SRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, t1, t1, tcg_constant_tl(0), 3506f3141174SRichard Henderson tcg_constant_tl(1), src2); 3507f3141174SRichard Henderson src2 = t1; 3508f3141174SRichard Henderson } 3509f3141174SRichard Henderson 3510f3141174SRichard Henderson tcg_gen_div_tl(dst, src1, src2); 3511f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3512f3141174SRichard Henderson return advance_pc(dc); 3513f3141174SRichard Henderson } 3514f3141174SRichard Henderson 3515b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 351643db5838SRichard Henderson int width, bool cc, bool little_endian) 3517b88ce6f2SRichard Henderson { 351843db5838SRichard Henderson TCGv dst, s1, s2, l, r, t, m; 351943db5838SRichard Henderson uint64_t amask = address_mask_i(dc, -8); 3520b88ce6f2SRichard Henderson 3521b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3522b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3523b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3524b88ce6f2SRichard Henderson 3525b88ce6f2SRichard Henderson if (cc) { 3526f828df74SRichard Henderson gen_op_subcc(cpu_cc_N, s1, s2); 3527b88ce6f2SRichard Henderson } 3528b88ce6f2SRichard Henderson 352943db5838SRichard Henderson l = tcg_temp_new(); 353043db5838SRichard Henderson r = tcg_temp_new(); 353143db5838SRichard Henderson t = tcg_temp_new(); 353243db5838SRichard Henderson 3533b88ce6f2SRichard Henderson switch (width) { 3534b88ce6f2SRichard Henderson case 8: 353543db5838SRichard Henderson tcg_gen_andi_tl(l, s1, 7); 353643db5838SRichard Henderson tcg_gen_andi_tl(r, s2, 7); 353743db5838SRichard Henderson tcg_gen_xori_tl(r, r, 7); 353843db5838SRichard Henderson m = tcg_constant_tl(0xff); 3539b88ce6f2SRichard Henderson break; 3540b88ce6f2SRichard Henderson case 16: 354143db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 1, 2); 354243db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 1, 2); 354343db5838SRichard Henderson tcg_gen_xori_tl(r, r, 3); 354443db5838SRichard Henderson m = tcg_constant_tl(0xf); 3545b88ce6f2SRichard Henderson break; 3546b88ce6f2SRichard Henderson case 32: 354743db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 2, 1); 354843db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 2, 1); 354943db5838SRichard Henderson tcg_gen_xori_tl(r, r, 1); 355043db5838SRichard Henderson m = tcg_constant_tl(0x3); 3551b88ce6f2SRichard Henderson break; 3552b88ce6f2SRichard Henderson default: 3553b88ce6f2SRichard Henderson abort(); 3554b88ce6f2SRichard Henderson } 3555b88ce6f2SRichard Henderson 355643db5838SRichard Henderson /* Compute Left Edge */ 355743db5838SRichard Henderson if (little_endian) { 355843db5838SRichard Henderson tcg_gen_shl_tl(l, m, l); 355943db5838SRichard Henderson tcg_gen_and_tl(l, l, m); 356043db5838SRichard Henderson } else { 356143db5838SRichard Henderson tcg_gen_shr_tl(l, m, l); 356243db5838SRichard Henderson } 356343db5838SRichard Henderson /* Compute Right Edge */ 356443db5838SRichard Henderson if (little_endian) { 356543db5838SRichard Henderson tcg_gen_shr_tl(r, m, r); 356643db5838SRichard Henderson } else { 356743db5838SRichard Henderson tcg_gen_shl_tl(r, m, r); 356843db5838SRichard Henderson tcg_gen_and_tl(r, r, m); 356943db5838SRichard Henderson } 3570b88ce6f2SRichard Henderson 357143db5838SRichard Henderson /* Compute dst = (s1 == s2 under amask ? l : l & r) */ 357243db5838SRichard Henderson tcg_gen_xor_tl(t, s1, s2); 357343db5838SRichard Henderson tcg_gen_and_tl(r, r, l); 357443db5838SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, dst, t, tcg_constant_tl(amask), r, l); 3575b88ce6f2SRichard Henderson 3576b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3577b88ce6f2SRichard Henderson return advance_pc(dc); 3578b88ce6f2SRichard Henderson } 3579b88ce6f2SRichard Henderson 3580b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 3581b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 3582b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 3583b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 3584b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 3585b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 3586b88ce6f2SRichard Henderson 3587b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 3588b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 3589b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 3590b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 3591b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 3592b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 3593b88ce6f2SRichard Henderson 359445bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 359545bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 359645bfed3bSRichard Henderson { 359745bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 359845bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 359945bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 360045bfed3bSRichard Henderson 360145bfed3bSRichard Henderson func(dst, src1, src2); 360245bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 360345bfed3bSRichard Henderson return advance_pc(dc); 360445bfed3bSRichard Henderson } 360545bfed3bSRichard Henderson 360645bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 360745bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 360845bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 360945bfed3bSRichard Henderson 36109e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 36119e20ca94SRichard Henderson { 36129e20ca94SRichard Henderson #ifdef TARGET_SPARC64 36139e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 36149e20ca94SRichard Henderson 36159e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 36169e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 36179e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 36189e20ca94SRichard Henderson #else 36199e20ca94SRichard Henderson g_assert_not_reached(); 36209e20ca94SRichard Henderson #endif 36219e20ca94SRichard Henderson } 36229e20ca94SRichard Henderson 36239e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 36249e20ca94SRichard Henderson { 36259e20ca94SRichard Henderson #ifdef TARGET_SPARC64 36269e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 36279e20ca94SRichard Henderson 36289e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 36299e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 36309e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 36319e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 36329e20ca94SRichard Henderson #else 36339e20ca94SRichard Henderson g_assert_not_reached(); 36349e20ca94SRichard Henderson #endif 36359e20ca94SRichard Henderson } 36369e20ca94SRichard Henderson 36379e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 36389e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 36399e20ca94SRichard Henderson 364039ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 364139ca3490SRichard Henderson { 364239ca3490SRichard Henderson #ifdef TARGET_SPARC64 364339ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 364439ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 364539ca3490SRichard Henderson #else 364639ca3490SRichard Henderson g_assert_not_reached(); 364739ca3490SRichard Henderson #endif 364839ca3490SRichard Henderson } 364939ca3490SRichard Henderson 365039ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 365139ca3490SRichard Henderson 36525fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 36535fc546eeSRichard Henderson { 36545fc546eeSRichard Henderson TCGv dst, src1, src2; 36555fc546eeSRichard Henderson 36565fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 36575fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 36585fc546eeSRichard Henderson return false; 36595fc546eeSRichard Henderson } 36605fc546eeSRichard Henderson 36615fc546eeSRichard Henderson src2 = tcg_temp_new(); 36625fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 36635fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 36645fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 36655fc546eeSRichard Henderson 36665fc546eeSRichard Henderson if (l) { 36675fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 36685fc546eeSRichard Henderson if (!a->x) { 36695fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 36705fc546eeSRichard Henderson } 36715fc546eeSRichard Henderson } else if (u) { 36725fc546eeSRichard Henderson if (!a->x) { 36735fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 36745fc546eeSRichard Henderson src1 = dst; 36755fc546eeSRichard Henderson } 36765fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 36775fc546eeSRichard Henderson } else { 36785fc546eeSRichard Henderson if (!a->x) { 36795fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 36805fc546eeSRichard Henderson src1 = dst; 36815fc546eeSRichard Henderson } 36825fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 36835fc546eeSRichard Henderson } 36845fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 36855fc546eeSRichard Henderson return advance_pc(dc); 36865fc546eeSRichard Henderson } 36875fc546eeSRichard Henderson 36885fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 36895fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 36905fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 36915fc546eeSRichard Henderson 36925fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 36935fc546eeSRichard Henderson { 36945fc546eeSRichard Henderson TCGv dst, src1; 36955fc546eeSRichard Henderson 36965fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 36975fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 36985fc546eeSRichard Henderson return false; 36995fc546eeSRichard Henderson } 37005fc546eeSRichard Henderson 37015fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 37025fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 37035fc546eeSRichard Henderson 37045fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 37055fc546eeSRichard Henderson if (l) { 37065fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 37075fc546eeSRichard Henderson } else if (u) { 37085fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 37095fc546eeSRichard Henderson } else { 37105fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 37115fc546eeSRichard Henderson } 37125fc546eeSRichard Henderson } else { 37135fc546eeSRichard Henderson if (l) { 37145fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 37155fc546eeSRichard Henderson } else if (u) { 37165fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 37175fc546eeSRichard Henderson } else { 37185fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 37195fc546eeSRichard Henderson } 37205fc546eeSRichard Henderson } 37215fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 37225fc546eeSRichard Henderson return advance_pc(dc); 37235fc546eeSRichard Henderson } 37245fc546eeSRichard Henderson 37255fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 37265fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 37275fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 37285fc546eeSRichard Henderson 3729fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 3730fb4ed7aaSRichard Henderson { 3731fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3732fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 3733fb4ed7aaSRichard Henderson return NULL; 3734fb4ed7aaSRichard Henderson } 3735fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 3736fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 3737fb4ed7aaSRichard Henderson } else { 3738fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 3739fb4ed7aaSRichard Henderson } 3740fb4ed7aaSRichard Henderson } 3741fb4ed7aaSRichard Henderson 3742fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 3743fb4ed7aaSRichard Henderson { 3744fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 3745c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 3746fb4ed7aaSRichard Henderson 3747c8507ebfSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, c2, src2, dst); 3748fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 3749fb4ed7aaSRichard Henderson return advance_pc(dc); 3750fb4ed7aaSRichard Henderson } 3751fb4ed7aaSRichard Henderson 3752fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 3753fb4ed7aaSRichard Henderson { 3754fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3755fb4ed7aaSRichard Henderson DisasCompare cmp; 3756fb4ed7aaSRichard Henderson 3757fb4ed7aaSRichard Henderson if (src2 == NULL) { 3758fb4ed7aaSRichard Henderson return false; 3759fb4ed7aaSRichard Henderson } 3760fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 3761fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3762fb4ed7aaSRichard Henderson } 3763fb4ed7aaSRichard Henderson 3764fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 3765fb4ed7aaSRichard Henderson { 3766fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3767fb4ed7aaSRichard Henderson DisasCompare cmp; 3768fb4ed7aaSRichard Henderson 3769fb4ed7aaSRichard Henderson if (src2 == NULL) { 3770fb4ed7aaSRichard Henderson return false; 3771fb4ed7aaSRichard Henderson } 3772fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 3773fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3774fb4ed7aaSRichard Henderson } 3775fb4ed7aaSRichard Henderson 3776fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 3777fb4ed7aaSRichard Henderson { 3778fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3779fb4ed7aaSRichard Henderson DisasCompare cmp; 3780fb4ed7aaSRichard Henderson 3781fb4ed7aaSRichard Henderson if (src2 == NULL) { 3782fb4ed7aaSRichard Henderson return false; 3783fb4ed7aaSRichard Henderson } 37842c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 37852c4f56c9SRichard Henderson return false; 37862c4f56c9SRichard Henderson } 3787fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3788fb4ed7aaSRichard Henderson } 3789fb4ed7aaSRichard Henderson 379086b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 379186b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 379286b82fe0SRichard Henderson { 379386b82fe0SRichard Henderson TCGv src1, sum; 379486b82fe0SRichard Henderson 379586b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 379686b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 379786b82fe0SRichard Henderson return false; 379886b82fe0SRichard Henderson } 379986b82fe0SRichard Henderson 380086b82fe0SRichard Henderson /* 380186b82fe0SRichard Henderson * Always load the sum into a new temporary. 380286b82fe0SRichard Henderson * This is required to capture the value across a window change, 380386b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 380486b82fe0SRichard Henderson */ 380586b82fe0SRichard Henderson sum = tcg_temp_new(); 380686b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 380786b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 380886b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 380986b82fe0SRichard Henderson } else { 381086b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 381186b82fe0SRichard Henderson } 381286b82fe0SRichard Henderson return func(dc, a->rd, sum); 381386b82fe0SRichard Henderson } 381486b82fe0SRichard Henderson 381586b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 381686b82fe0SRichard Henderson { 381786b82fe0SRichard Henderson /* 381886b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 381986b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 382086b82fe0SRichard Henderson */ 382186b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 382286b82fe0SRichard Henderson 382386b82fe0SRichard Henderson gen_check_align(dc, src, 3); 382486b82fe0SRichard Henderson 382586b82fe0SRichard Henderson gen_mov_pc_npc(dc); 382686b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 382786b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 382886b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 382986b82fe0SRichard Henderson 383086b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 383186b82fe0SRichard Henderson return true; 383286b82fe0SRichard Henderson } 383386b82fe0SRichard Henderson 383486b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 383586b82fe0SRichard Henderson 383686b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 383786b82fe0SRichard Henderson { 383886b82fe0SRichard Henderson if (!supervisor(dc)) { 383986b82fe0SRichard Henderson return raise_priv(dc); 384086b82fe0SRichard Henderson } 384186b82fe0SRichard Henderson 384286b82fe0SRichard Henderson gen_check_align(dc, src, 3); 384386b82fe0SRichard Henderson 384486b82fe0SRichard Henderson gen_mov_pc_npc(dc); 384586b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 384686b82fe0SRichard Henderson gen_helper_rett(tcg_env); 384786b82fe0SRichard Henderson 384886b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 384986b82fe0SRichard Henderson return true; 385086b82fe0SRichard Henderson } 385186b82fe0SRichard Henderson 385286b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 385386b82fe0SRichard Henderson 385486b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 385586b82fe0SRichard Henderson { 385686b82fe0SRichard Henderson gen_check_align(dc, src, 3); 38570dfae4f9SRichard Henderson gen_helper_restore(tcg_env); 385886b82fe0SRichard Henderson 385986b82fe0SRichard Henderson gen_mov_pc_npc(dc); 386086b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 386186b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 386286b82fe0SRichard Henderson 386386b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 386486b82fe0SRichard Henderson return true; 386586b82fe0SRichard Henderson } 386686b82fe0SRichard Henderson 386786b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 386886b82fe0SRichard Henderson 3869d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 3870d3825800SRichard Henderson { 3871d3825800SRichard Henderson gen_helper_save(tcg_env); 3872d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 3873d3825800SRichard Henderson return advance_pc(dc); 3874d3825800SRichard Henderson } 3875d3825800SRichard Henderson 3876d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 3877d3825800SRichard Henderson 3878d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 3879d3825800SRichard Henderson { 3880d3825800SRichard Henderson gen_helper_restore(tcg_env); 3881d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 3882d3825800SRichard Henderson return advance_pc(dc); 3883d3825800SRichard Henderson } 3884d3825800SRichard Henderson 3885d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 3886d3825800SRichard Henderson 38878f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 38888f75b8a4SRichard Henderson { 38898f75b8a4SRichard Henderson if (!supervisor(dc)) { 38908f75b8a4SRichard Henderson return raise_priv(dc); 38918f75b8a4SRichard Henderson } 38928f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 38938f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 38948f75b8a4SRichard Henderson translator_io_start(&dc->base); 38958f75b8a4SRichard Henderson if (done) { 38968f75b8a4SRichard Henderson gen_helper_done(tcg_env); 38978f75b8a4SRichard Henderson } else { 38988f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 38998f75b8a4SRichard Henderson } 39008f75b8a4SRichard Henderson return true; 39018f75b8a4SRichard Henderson } 39028f75b8a4SRichard Henderson 39038f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 39048f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 39058f75b8a4SRichard Henderson 39060880d20bSRichard Henderson /* 39070880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 39080880d20bSRichard Henderson */ 39090880d20bSRichard Henderson 39100880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 39110880d20bSRichard Henderson { 39120880d20bSRichard Henderson TCGv addr, tmp = NULL; 39130880d20bSRichard Henderson 39140880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 39150880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 39160880d20bSRichard Henderson return NULL; 39170880d20bSRichard Henderson } 39180880d20bSRichard Henderson 39190880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 39200880d20bSRichard Henderson if (rs2_or_imm) { 39210880d20bSRichard Henderson tmp = tcg_temp_new(); 39220880d20bSRichard Henderson if (imm) { 39230880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 39240880d20bSRichard Henderson } else { 39250880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 39260880d20bSRichard Henderson } 39270880d20bSRichard Henderson addr = tmp; 39280880d20bSRichard Henderson } 39290880d20bSRichard Henderson if (AM_CHECK(dc)) { 39300880d20bSRichard Henderson if (!tmp) { 39310880d20bSRichard Henderson tmp = tcg_temp_new(); 39320880d20bSRichard Henderson } 39330880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 39340880d20bSRichard Henderson addr = tmp; 39350880d20bSRichard Henderson } 39360880d20bSRichard Henderson return addr; 39370880d20bSRichard Henderson } 39380880d20bSRichard Henderson 39390880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 39400880d20bSRichard Henderson { 39410880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 39420880d20bSRichard Henderson DisasASI da; 39430880d20bSRichard Henderson 39440880d20bSRichard Henderson if (addr == NULL) { 39450880d20bSRichard Henderson return false; 39460880d20bSRichard Henderson } 39470880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 39480880d20bSRichard Henderson 39490880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 395042071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 39510880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 39520880d20bSRichard Henderson return advance_pc(dc); 39530880d20bSRichard Henderson } 39540880d20bSRichard Henderson 39550880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 39560880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 39570880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 39580880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 39590880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 39600880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 39610880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 39620880d20bSRichard Henderson 39630880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 39640880d20bSRichard Henderson { 39650880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 39660880d20bSRichard Henderson DisasASI da; 39670880d20bSRichard Henderson 39680880d20bSRichard Henderson if (addr == NULL) { 39690880d20bSRichard Henderson return false; 39700880d20bSRichard Henderson } 39710880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 39720880d20bSRichard Henderson 39730880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 397442071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 39750880d20bSRichard Henderson return advance_pc(dc); 39760880d20bSRichard Henderson } 39770880d20bSRichard Henderson 39780880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 39790880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 39800880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 39810880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 39820880d20bSRichard Henderson 39830880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 39840880d20bSRichard Henderson { 39850880d20bSRichard Henderson TCGv addr; 39860880d20bSRichard Henderson DisasASI da; 39870880d20bSRichard Henderson 39880880d20bSRichard Henderson if (a->rd & 1) { 39890880d20bSRichard Henderson return false; 39900880d20bSRichard Henderson } 39910880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 39920880d20bSRichard Henderson if (addr == NULL) { 39930880d20bSRichard Henderson return false; 39940880d20bSRichard Henderson } 39950880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 399642071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 39970880d20bSRichard Henderson return advance_pc(dc); 39980880d20bSRichard Henderson } 39990880d20bSRichard Henderson 40000880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 40010880d20bSRichard Henderson { 40020880d20bSRichard Henderson TCGv addr; 40030880d20bSRichard Henderson DisasASI da; 40040880d20bSRichard Henderson 40050880d20bSRichard Henderson if (a->rd & 1) { 40060880d20bSRichard Henderson return false; 40070880d20bSRichard Henderson } 40080880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 40090880d20bSRichard Henderson if (addr == NULL) { 40100880d20bSRichard Henderson return false; 40110880d20bSRichard Henderson } 40120880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 401342071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 40140880d20bSRichard Henderson return advance_pc(dc); 40150880d20bSRichard Henderson } 40160880d20bSRichard Henderson 4017cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4018cf07cd1eSRichard Henderson { 4019cf07cd1eSRichard Henderson TCGv addr, reg; 4020cf07cd1eSRichard Henderson DisasASI da; 4021cf07cd1eSRichard Henderson 4022cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4023cf07cd1eSRichard Henderson if (addr == NULL) { 4024cf07cd1eSRichard Henderson return false; 4025cf07cd1eSRichard Henderson } 4026cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4027cf07cd1eSRichard Henderson 4028cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4029cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4030cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4031cf07cd1eSRichard Henderson return advance_pc(dc); 4032cf07cd1eSRichard Henderson } 4033cf07cd1eSRichard Henderson 4034dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4035dca544b9SRichard Henderson { 4036dca544b9SRichard Henderson TCGv addr, dst, src; 4037dca544b9SRichard Henderson DisasASI da; 4038dca544b9SRichard Henderson 4039dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4040dca544b9SRichard Henderson if (addr == NULL) { 4041dca544b9SRichard Henderson return false; 4042dca544b9SRichard Henderson } 4043dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4044dca544b9SRichard Henderson 4045dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4046dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4047dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4048dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4049dca544b9SRichard Henderson return advance_pc(dc); 4050dca544b9SRichard Henderson } 4051dca544b9SRichard Henderson 4052d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4053d0a11d25SRichard Henderson { 4054d0a11d25SRichard Henderson TCGv addr, o, n, c; 4055d0a11d25SRichard Henderson DisasASI da; 4056d0a11d25SRichard Henderson 4057d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4058d0a11d25SRichard Henderson if (addr == NULL) { 4059d0a11d25SRichard Henderson return false; 4060d0a11d25SRichard Henderson } 4061d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4062d0a11d25SRichard Henderson 4063d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4064d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4065d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4066d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4067d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4068d0a11d25SRichard Henderson return advance_pc(dc); 4069d0a11d25SRichard Henderson } 4070d0a11d25SRichard Henderson 4071d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4072d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4073d0a11d25SRichard Henderson 407406c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 407506c060d9SRichard Henderson { 407606c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 407706c060d9SRichard Henderson DisasASI da; 407806c060d9SRichard Henderson 407906c060d9SRichard Henderson if (addr == NULL) { 408006c060d9SRichard Henderson return false; 408106c060d9SRichard Henderson } 408206c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 408306c060d9SRichard Henderson return true; 408406c060d9SRichard Henderson } 408506c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 408606c060d9SRichard Henderson return true; 408706c060d9SRichard Henderson } 408806c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4089287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 409006c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 409106c060d9SRichard Henderson return advance_pc(dc); 409206c060d9SRichard Henderson } 409306c060d9SRichard Henderson 409406c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 409506c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 409606c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 409706c060d9SRichard Henderson 4098287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4099287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4100287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4101287b1152SRichard Henderson 410206c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 410306c060d9SRichard Henderson { 410406c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 410506c060d9SRichard Henderson DisasASI da; 410606c060d9SRichard Henderson 410706c060d9SRichard Henderson if (addr == NULL) { 410806c060d9SRichard Henderson return false; 410906c060d9SRichard Henderson } 411006c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 411106c060d9SRichard Henderson return true; 411206c060d9SRichard Henderson } 411306c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 411406c060d9SRichard Henderson return true; 411506c060d9SRichard Henderson } 411606c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4117287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 411806c060d9SRichard Henderson return advance_pc(dc); 411906c060d9SRichard Henderson } 412006c060d9SRichard Henderson 412106c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 412206c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 412306c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 412406c060d9SRichard Henderson 4125287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4126287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4127287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4128287b1152SRichard Henderson 412906c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 413006c060d9SRichard Henderson { 413106c060d9SRichard Henderson if (!avail_32(dc)) { 413206c060d9SRichard Henderson return false; 413306c060d9SRichard Henderson } 413406c060d9SRichard Henderson if (!supervisor(dc)) { 413506c060d9SRichard Henderson return raise_priv(dc); 413606c060d9SRichard Henderson } 413706c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 413806c060d9SRichard Henderson return true; 413906c060d9SRichard Henderson } 414006c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 414106c060d9SRichard Henderson return true; 414206c060d9SRichard Henderson } 414306c060d9SRichard Henderson 4144d8c5b92fSRichard Henderson static bool trans_LDFSR(DisasContext *dc, arg_r_r_ri *a) 41453d3c0673SRichard Henderson { 41463590f01eSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4147d8c5b92fSRichard Henderson TCGv_i32 tmp; 41483590f01eSRichard Henderson 41493d3c0673SRichard Henderson if (addr == NULL) { 41503d3c0673SRichard Henderson return false; 41513d3c0673SRichard Henderson } 41523d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 41533d3c0673SRichard Henderson return true; 41543d3c0673SRichard Henderson } 4155d8c5b92fSRichard Henderson 4156d8c5b92fSRichard Henderson tmp = tcg_temp_new_i32(); 4157d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i32(tmp, addr, dc->mem_idx, MO_TEUL | MO_ALIGN); 4158d8c5b92fSRichard Henderson 4159d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], tmp, FSR_FCC0_SHIFT, 2); 4160d8c5b92fSRichard Henderson /* LDFSR does not change FCC[1-3]. */ 4161d8c5b92fSRichard Henderson 4162d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, tmp); 41633d3c0673SRichard Henderson return advance_pc(dc); 41643d3c0673SRichard Henderson } 41653d3c0673SRichard Henderson 4166d8c5b92fSRichard Henderson static bool trans_LDXFSR(DisasContext *dc, arg_r_r_ri *a) 4167d8c5b92fSRichard Henderson { 4168d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 4169d8c5b92fSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4170d8c5b92fSRichard Henderson TCGv_i64 t64; 4171d8c5b92fSRichard Henderson TCGv_i32 lo, hi; 4172d8c5b92fSRichard Henderson 4173d8c5b92fSRichard Henderson if (addr == NULL) { 4174d8c5b92fSRichard Henderson return false; 4175d8c5b92fSRichard Henderson } 4176d8c5b92fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4177d8c5b92fSRichard Henderson return true; 4178d8c5b92fSRichard Henderson } 4179d8c5b92fSRichard Henderson 4180d8c5b92fSRichard Henderson t64 = tcg_temp_new_i64(); 4181d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, dc->mem_idx, MO_TEUQ | MO_ALIGN); 4182d8c5b92fSRichard Henderson 4183d8c5b92fSRichard Henderson lo = tcg_temp_new_i32(); 4184d8c5b92fSRichard Henderson hi = cpu_fcc[3]; 4185d8c5b92fSRichard Henderson tcg_gen_extr_i64_i32(lo, hi, t64); 4186d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], lo, FSR_FCC0_SHIFT, 2); 4187d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[1], hi, FSR_FCC1_SHIFT - 32, 2); 4188d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[2], hi, FSR_FCC2_SHIFT - 32, 2); 4189d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[3], hi, FSR_FCC3_SHIFT - 32, 2); 4190d8c5b92fSRichard Henderson 4191d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, lo); 4192d8c5b92fSRichard Henderson return advance_pc(dc); 4193d8c5b92fSRichard Henderson #else 4194d8c5b92fSRichard Henderson return false; 4195d8c5b92fSRichard Henderson #endif 4196d8c5b92fSRichard Henderson } 41973d3c0673SRichard Henderson 41983d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 41993d3c0673SRichard Henderson { 42003d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42011ccd6e13SRichard Henderson TCGv fsr; 42021ccd6e13SRichard Henderson 42033d3c0673SRichard Henderson if (addr == NULL) { 42043d3c0673SRichard Henderson return false; 42053d3c0673SRichard Henderson } 42063d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 42073d3c0673SRichard Henderson return true; 42083d3c0673SRichard Henderson } 42091ccd6e13SRichard Henderson 42101ccd6e13SRichard Henderson fsr = tcg_temp_new(); 42111ccd6e13SRichard Henderson gen_helper_get_fsr(fsr, tcg_env); 42121ccd6e13SRichard Henderson tcg_gen_qemu_st_tl(fsr, addr, dc->mem_idx, mop | MO_ALIGN); 42133d3c0673SRichard Henderson return advance_pc(dc); 42143d3c0673SRichard Henderson } 42153d3c0673SRichard Henderson 42163d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 42173d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 42183d3c0673SRichard Henderson 42193a38260eSRichard Henderson static bool do_fc(DisasContext *dc, int rd, bool c) 42203a38260eSRichard Henderson { 42213a38260eSRichard Henderson uint64_t mask; 42223a38260eSRichard Henderson 42233a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 42243a38260eSRichard Henderson return true; 42253a38260eSRichard Henderson } 42263a38260eSRichard Henderson 42273a38260eSRichard Henderson if (rd & 1) { 42283a38260eSRichard Henderson mask = MAKE_64BIT_MASK(0, 32); 42293a38260eSRichard Henderson } else { 42303a38260eSRichard Henderson mask = MAKE_64BIT_MASK(32, 32); 42313a38260eSRichard Henderson } 42323a38260eSRichard Henderson if (c) { 42333a38260eSRichard Henderson tcg_gen_ori_i64(cpu_fpr[rd / 2], cpu_fpr[rd / 2], mask); 42343a38260eSRichard Henderson } else { 42353a38260eSRichard Henderson tcg_gen_andi_i64(cpu_fpr[rd / 2], cpu_fpr[rd / 2], ~mask); 42363a38260eSRichard Henderson } 42373a38260eSRichard Henderson gen_update_fprs_dirty(dc, rd); 42383a38260eSRichard Henderson return advance_pc(dc); 42393a38260eSRichard Henderson } 42403a38260eSRichard Henderson 42413a38260eSRichard Henderson TRANS(FZEROs, VIS1, do_fc, a->rd, 0) 42423a38260eSRichard Henderson TRANS(FONEs, VIS1, do_fc, a->rd, 1) 42433a38260eSRichard Henderson 42443a38260eSRichard Henderson static bool do_dc(DisasContext *dc, int rd, int64_t c) 42453a38260eSRichard Henderson { 42463a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 42473a38260eSRichard Henderson return true; 42483a38260eSRichard Henderson } 42493a38260eSRichard Henderson 42503a38260eSRichard Henderson tcg_gen_movi_i64(cpu_fpr[rd / 2], c); 42513a38260eSRichard Henderson gen_update_fprs_dirty(dc, rd); 42523a38260eSRichard Henderson return advance_pc(dc); 42533a38260eSRichard Henderson } 42543a38260eSRichard Henderson 42553a38260eSRichard Henderson TRANS(FZEROd, VIS1, do_dc, a->rd, 0) 42563a38260eSRichard Henderson TRANS(FONEd, VIS1, do_dc, a->rd, -1) 42573a38260eSRichard Henderson 4258baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4259baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4260baf3dbf2SRichard Henderson { 4261baf3dbf2SRichard Henderson TCGv_i32 tmp; 4262baf3dbf2SRichard Henderson 4263baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4264baf3dbf2SRichard Henderson return true; 4265baf3dbf2SRichard Henderson } 4266baf3dbf2SRichard Henderson 4267baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4268baf3dbf2SRichard Henderson func(tmp, tmp); 4269baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4270baf3dbf2SRichard Henderson return advance_pc(dc); 4271baf3dbf2SRichard Henderson } 4272baf3dbf2SRichard Henderson 4273baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4274baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4275baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4276baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4277baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4278baf3dbf2SRichard Henderson 42792f722641SRichard Henderson static bool do_fd(DisasContext *dc, arg_r_r *a, 42802f722641SRichard Henderson void (*func)(TCGv_i32, TCGv_i64)) 42812f722641SRichard Henderson { 42822f722641SRichard Henderson TCGv_i32 dst; 42832f722641SRichard Henderson TCGv_i64 src; 42842f722641SRichard Henderson 42852f722641SRichard Henderson if (gen_trap_ifnofpu(dc)) { 42862f722641SRichard Henderson return true; 42872f722641SRichard Henderson } 42882f722641SRichard Henderson 4289388a6465SRichard Henderson dst = tcg_temp_new_i32(); 42902f722641SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 42912f722641SRichard Henderson func(dst, src); 42922f722641SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 42932f722641SRichard Henderson return advance_pc(dc); 42942f722641SRichard Henderson } 42952f722641SRichard Henderson 42962f722641SRichard Henderson TRANS(FPACK16, VIS1, do_fd, a, gen_op_fpack16) 42972f722641SRichard Henderson TRANS(FPACKFIX, VIS1, do_fd, a, gen_op_fpackfix) 42982f722641SRichard Henderson 4299119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4300119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4301119cb94fSRichard Henderson { 4302119cb94fSRichard Henderson TCGv_i32 tmp; 4303119cb94fSRichard Henderson 4304119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4305119cb94fSRichard Henderson return true; 4306119cb94fSRichard Henderson } 4307119cb94fSRichard Henderson 4308119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4309119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4310119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4311119cb94fSRichard Henderson return advance_pc(dc); 4312119cb94fSRichard Henderson } 4313119cb94fSRichard Henderson 4314119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4315119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4316119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4317119cb94fSRichard Henderson 43188c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 43198c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 43208c94bcd8SRichard Henderson { 43218c94bcd8SRichard Henderson TCGv_i32 dst; 43228c94bcd8SRichard Henderson TCGv_i64 src; 43238c94bcd8SRichard Henderson 43248c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43258c94bcd8SRichard Henderson return true; 43268c94bcd8SRichard Henderson } 43278c94bcd8SRichard Henderson 4328388a6465SRichard Henderson dst = tcg_temp_new_i32(); 43298c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 43308c94bcd8SRichard Henderson func(dst, tcg_env, src); 43318c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 43328c94bcd8SRichard Henderson return advance_pc(dc); 43338c94bcd8SRichard Henderson } 43348c94bcd8SRichard Henderson 43358c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 43368c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 43378c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 43388c94bcd8SRichard Henderson 4339c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4340c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4341c6d83e4fSRichard Henderson { 4342c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4343c6d83e4fSRichard Henderson 4344c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4345c6d83e4fSRichard Henderson return true; 4346c6d83e4fSRichard Henderson } 4347c6d83e4fSRichard Henderson 4348c6d83e4fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4349c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4350c6d83e4fSRichard Henderson func(dst, src); 4351c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4352c6d83e4fSRichard Henderson return advance_pc(dc); 4353c6d83e4fSRichard Henderson } 4354c6d83e4fSRichard Henderson 4355c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4356c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4357c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4358c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4359c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4360c6d83e4fSRichard Henderson 43618aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 43628aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 43638aa418b3SRichard Henderson { 43648aa418b3SRichard Henderson TCGv_i64 dst, src; 43658aa418b3SRichard Henderson 43668aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43678aa418b3SRichard Henderson return true; 43688aa418b3SRichard Henderson } 43698aa418b3SRichard Henderson 43708aa418b3SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 43718aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 43728aa418b3SRichard Henderson func(dst, tcg_env, src); 43738aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 43748aa418b3SRichard Henderson return advance_pc(dc); 43758aa418b3SRichard Henderson } 43768aa418b3SRichard Henderson 43778aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 43788aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 43798aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 43808aa418b3SRichard Henderson 43817b616f36SRichard Henderson static bool do_df(DisasContext *dc, arg_r_r *a, 43827b616f36SRichard Henderson void (*func)(TCGv_i64, TCGv_i32)) 43837b616f36SRichard Henderson { 43847b616f36SRichard Henderson TCGv_i64 dst; 43857b616f36SRichard Henderson TCGv_i32 src; 43867b616f36SRichard Henderson 43877b616f36SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43887b616f36SRichard Henderson return true; 43897b616f36SRichard Henderson } 43907b616f36SRichard Henderson 43917b616f36SRichard Henderson dst = tcg_temp_new_i64(); 43927b616f36SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 43937b616f36SRichard Henderson func(dst, src); 43947b616f36SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 43957b616f36SRichard Henderson return advance_pc(dc); 43967b616f36SRichard Henderson } 43977b616f36SRichard Henderson 43987b616f36SRichard Henderson TRANS(FEXPAND, VIS1, do_df, a, gen_helper_fexpand) 43997b616f36SRichard Henderson 4400199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a, 4401199d43efSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 4402199d43efSRichard Henderson { 4403199d43efSRichard Henderson TCGv_i64 dst; 4404199d43efSRichard Henderson TCGv_i32 src; 4405199d43efSRichard Henderson 4406199d43efSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4407199d43efSRichard Henderson return true; 4408199d43efSRichard Henderson } 4409199d43efSRichard Henderson 4410199d43efSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4411199d43efSRichard Henderson src = gen_load_fpr_F(dc, a->rs); 4412199d43efSRichard Henderson func(dst, tcg_env, src); 4413199d43efSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4414199d43efSRichard Henderson return advance_pc(dc); 4415199d43efSRichard Henderson } 4416199d43efSRichard Henderson 4417199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod) 4418199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod) 4419199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox) 4420199d43efSRichard Henderson 4421daf457d4SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a, 4422daf457d4SRichard Henderson void (*func)(TCGv_i128, TCGv_i128)) 4423f4e18df5SRichard Henderson { 442433ec4245SRichard Henderson TCGv_i128 t; 4425f4e18df5SRichard Henderson 4426f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4427f4e18df5SRichard Henderson return true; 4428f4e18df5SRichard Henderson } 4429f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4430f4e18df5SRichard Henderson return true; 4431f4e18df5SRichard Henderson } 4432f4e18df5SRichard Henderson 4433f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 443433ec4245SRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4435daf457d4SRichard Henderson func(t, t); 443633ec4245SRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4437f4e18df5SRichard Henderson return advance_pc(dc); 4438f4e18df5SRichard Henderson } 4439f4e18df5SRichard Henderson 4440daf457d4SRichard Henderson TRANS(FMOVq, 64, do_qq, a, tcg_gen_mov_i128) 4441daf457d4SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_op_fnegq) 4442daf457d4SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_op_fabsq) 4443f4e18df5SRichard Henderson 4444c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4445e41716beSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128)) 4446c995216bSRichard Henderson { 4447e41716beSRichard Henderson TCGv_i128 t; 4448e41716beSRichard Henderson 4449c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4450c995216bSRichard Henderson return true; 4451c995216bSRichard Henderson } 4452c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4453c995216bSRichard Henderson return true; 4454c995216bSRichard Henderson } 4455c995216bSRichard Henderson 4456e41716beSRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4457e41716beSRichard Henderson func(t, tcg_env, t); 4458e41716beSRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4459c995216bSRichard Henderson return advance_pc(dc); 4460c995216bSRichard Henderson } 4461c995216bSRichard Henderson 4462c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4463c995216bSRichard Henderson 4464bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a, 4465d81e3efeSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i128)) 4466bd9c5c42SRichard Henderson { 4467d81e3efeSRichard Henderson TCGv_i128 src; 4468bd9c5c42SRichard Henderson TCGv_i32 dst; 4469bd9c5c42SRichard Henderson 4470bd9c5c42SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4471bd9c5c42SRichard Henderson return true; 4472bd9c5c42SRichard Henderson } 4473bd9c5c42SRichard Henderson if (gen_trap_float128(dc)) { 4474bd9c5c42SRichard Henderson return true; 4475bd9c5c42SRichard Henderson } 4476bd9c5c42SRichard Henderson 4477d81e3efeSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 4478388a6465SRichard Henderson dst = tcg_temp_new_i32(); 4479d81e3efeSRichard Henderson func(dst, tcg_env, src); 4480bd9c5c42SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4481bd9c5c42SRichard Henderson return advance_pc(dc); 4482bd9c5c42SRichard Henderson } 4483bd9c5c42SRichard Henderson 4484bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos) 4485bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi) 4486bd9c5c42SRichard Henderson 44871617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a, 448825a5769eSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i128)) 44891617586fSRichard Henderson { 449025a5769eSRichard Henderson TCGv_i128 src; 44911617586fSRichard Henderson TCGv_i64 dst; 44921617586fSRichard Henderson 44931617586fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 44941617586fSRichard Henderson return true; 44951617586fSRichard Henderson } 44961617586fSRichard Henderson if (gen_trap_float128(dc)) { 44971617586fSRichard Henderson return true; 44981617586fSRichard Henderson } 44991617586fSRichard Henderson 450025a5769eSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 45011617586fSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 450225a5769eSRichard Henderson func(dst, tcg_env, src); 45031617586fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 45041617586fSRichard Henderson return advance_pc(dc); 45051617586fSRichard Henderson } 45061617586fSRichard Henderson 45071617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod) 45081617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox) 45091617586fSRichard Henderson 451013ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a, 45110b2a61ccSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i32)) 451213ebcc77SRichard Henderson { 451313ebcc77SRichard Henderson TCGv_i32 src; 45140b2a61ccSRichard Henderson TCGv_i128 dst; 451513ebcc77SRichard Henderson 451613ebcc77SRichard Henderson if (gen_trap_ifnofpu(dc)) { 451713ebcc77SRichard Henderson return true; 451813ebcc77SRichard Henderson } 451913ebcc77SRichard Henderson if (gen_trap_float128(dc)) { 452013ebcc77SRichard Henderson return true; 452113ebcc77SRichard Henderson } 452213ebcc77SRichard Henderson 452313ebcc77SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 45240b2a61ccSRichard Henderson dst = tcg_temp_new_i128(); 45250b2a61ccSRichard Henderson func(dst, tcg_env, src); 45260b2a61ccSRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 452713ebcc77SRichard Henderson return advance_pc(dc); 452813ebcc77SRichard Henderson } 452913ebcc77SRichard Henderson 453013ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq) 453113ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq) 453213ebcc77SRichard Henderson 45337b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a, 4534fdc50716SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i64)) 45357b8e3e1aSRichard Henderson { 45367b8e3e1aSRichard Henderson TCGv_i64 src; 4537fdc50716SRichard Henderson TCGv_i128 dst; 45387b8e3e1aSRichard Henderson 45397b8e3e1aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45407b8e3e1aSRichard Henderson return true; 45417b8e3e1aSRichard Henderson } 45427b8e3e1aSRichard Henderson if (gen_trap_float128(dc)) { 45437b8e3e1aSRichard Henderson return true; 45447b8e3e1aSRichard Henderson } 45457b8e3e1aSRichard Henderson 45467b8e3e1aSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4547fdc50716SRichard Henderson dst = tcg_temp_new_i128(); 4548fdc50716SRichard Henderson func(dst, tcg_env, src); 4549fdc50716SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 45507b8e3e1aSRichard Henderson return advance_pc(dc); 45517b8e3e1aSRichard Henderson } 45527b8e3e1aSRichard Henderson 45537b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq) 45547b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq) 45557b8e3e1aSRichard Henderson 45567f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 45577f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 45587f10b52fSRichard Henderson { 45597f10b52fSRichard Henderson TCGv_i32 src1, src2; 45607f10b52fSRichard Henderson 45617f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45627f10b52fSRichard Henderson return true; 45637f10b52fSRichard Henderson } 45647f10b52fSRichard Henderson 45657f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 45667f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 45677f10b52fSRichard Henderson func(src1, src1, src2); 45687f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 45697f10b52fSRichard Henderson return advance_pc(dc); 45707f10b52fSRichard Henderson } 45717f10b52fSRichard Henderson 45727f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 45737f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 45747f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 45757f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 45767f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 45777f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 45787f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 45797f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 45807f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 45817f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 45827f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 45837f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 45847f10b52fSRichard Henderson 4585c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4586c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4587c1514961SRichard Henderson { 4588c1514961SRichard Henderson TCGv_i32 src1, src2; 4589c1514961SRichard Henderson 4590c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4591c1514961SRichard Henderson return true; 4592c1514961SRichard Henderson } 4593c1514961SRichard Henderson 4594c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4595c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4596c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4597c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4598c1514961SRichard Henderson return advance_pc(dc); 4599c1514961SRichard Henderson } 4600c1514961SRichard Henderson 4601c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4602c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4603c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4604c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 4605c1514961SRichard Henderson 4606a859602cSRichard Henderson static bool do_dff(DisasContext *dc, arg_r_r_r *a, 4607a859602cSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i32)) 4608a859602cSRichard Henderson { 4609a859602cSRichard Henderson TCGv_i64 dst; 4610a859602cSRichard Henderson TCGv_i32 src1, src2; 4611a859602cSRichard Henderson 4612a859602cSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4613a859602cSRichard Henderson return true; 4614a859602cSRichard Henderson } 4615a859602cSRichard Henderson 4616a859602cSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4617a859602cSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4618a859602cSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4619a859602cSRichard Henderson func(dst, src1, src2); 4620a859602cSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4621a859602cSRichard Henderson return advance_pc(dc); 4622a859602cSRichard Henderson } 4623a859602cSRichard Henderson 4624a859602cSRichard Henderson TRANS(FMUL8x16AU, VIS1, do_dff, a, gen_op_fmul8x16au) 4625a859602cSRichard Henderson TRANS(FMUL8x16AL, VIS1, do_dff, a, gen_op_fmul8x16al) 4626be8998e0SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_dff, a, gen_op_fmuld8sux16) 4627be8998e0SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_dff, a, gen_op_fmuld8ulx16) 4628d3ef26afSRichard Henderson TRANS(FPMERGE, VIS1, do_dff, a, gen_helper_fpmerge) 4629a859602cSRichard Henderson 46309157dcccSRichard Henderson static bool do_dfd(DisasContext *dc, arg_r_r_r *a, 46319157dcccSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i64)) 46329157dcccSRichard Henderson { 46339157dcccSRichard Henderson TCGv_i64 dst, src2; 46349157dcccSRichard Henderson TCGv_i32 src1; 46359157dcccSRichard Henderson 46369157dcccSRichard Henderson if (gen_trap_ifnofpu(dc)) { 46379157dcccSRichard Henderson return true; 46389157dcccSRichard Henderson } 46399157dcccSRichard Henderson 46409157dcccSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 46419157dcccSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 46429157dcccSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 46439157dcccSRichard Henderson func(dst, src1, src2); 46449157dcccSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 46459157dcccSRichard Henderson return advance_pc(dc); 46469157dcccSRichard Henderson } 46479157dcccSRichard Henderson 46489157dcccSRichard Henderson TRANS(FMUL8x16, VIS1, do_dfd, a, gen_helper_fmul8x16) 46499157dcccSRichard Henderson 4650e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4651e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4652e06c9f83SRichard Henderson { 4653e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4654e06c9f83SRichard Henderson 4655e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4656e06c9f83SRichard Henderson return true; 4657e06c9f83SRichard Henderson } 4658e06c9f83SRichard Henderson 4659e06c9f83SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4660e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4661e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4662e06c9f83SRichard Henderson func(dst, src1, src2); 4663e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4664e06c9f83SRichard Henderson return advance_pc(dc); 4665e06c9f83SRichard Henderson } 4666e06c9f83SRichard Henderson 4667e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4668e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4669e06c9f83SRichard Henderson 4670e06c9f83SRichard Henderson TRANS(FPADD16, VIS1, do_ddd, a, tcg_gen_vec_add16_i64) 4671e06c9f83SRichard Henderson TRANS(FPADD32, VIS1, do_ddd, a, tcg_gen_vec_add32_i64) 4672e06c9f83SRichard Henderson TRANS(FPSUB16, VIS1, do_ddd, a, tcg_gen_vec_sub16_i64) 4673e06c9f83SRichard Henderson TRANS(FPSUB32, VIS1, do_ddd, a, tcg_gen_vec_sub32_i64) 4674e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4675e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4676e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4677e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4678e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4679e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4680e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4681e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4682e06c9f83SRichard Henderson 46834b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 46844b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 46854b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 46864b6edc0aSRichard Henderson 4687e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a, 4688e2fa6bd1SRichard Henderson void (*func)(TCGv, TCGv_i64, TCGv_i64)) 4689e2fa6bd1SRichard Henderson { 4690e2fa6bd1SRichard Henderson TCGv_i64 src1, src2; 4691e2fa6bd1SRichard Henderson TCGv dst; 4692e2fa6bd1SRichard Henderson 4693e2fa6bd1SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4694e2fa6bd1SRichard Henderson return true; 4695e2fa6bd1SRichard Henderson } 4696e2fa6bd1SRichard Henderson 4697e2fa6bd1SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4698e2fa6bd1SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4699e2fa6bd1SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4700e2fa6bd1SRichard Henderson func(dst, src1, src2); 4701e2fa6bd1SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4702e2fa6bd1SRichard Henderson return advance_pc(dc); 4703e2fa6bd1SRichard Henderson } 4704e2fa6bd1SRichard Henderson 4705e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16) 4706e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16) 4707e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16) 4708e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16) 4709e2fa6bd1SRichard Henderson 4710e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32) 4711e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32) 4712e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32) 4713e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32) 4714e2fa6bd1SRichard Henderson 4715f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 4716f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 4717f2a59b0aSRichard Henderson { 4718f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 4719f2a59b0aSRichard Henderson 4720f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4721f2a59b0aSRichard Henderson return true; 4722f2a59b0aSRichard Henderson } 4723f2a59b0aSRichard Henderson 4724f2a59b0aSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4725f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4726f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4727f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 4728f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4729f2a59b0aSRichard Henderson return advance_pc(dc); 4730f2a59b0aSRichard Henderson } 4731f2a59b0aSRichard Henderson 4732f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 4733f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 4734f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 4735f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 4736f2a59b0aSRichard Henderson 4737ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 4738ff4c711bSRichard Henderson { 4739ff4c711bSRichard Henderson TCGv_i64 dst; 4740ff4c711bSRichard Henderson TCGv_i32 src1, src2; 4741ff4c711bSRichard Henderson 4742ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4743ff4c711bSRichard Henderson return true; 4744ff4c711bSRichard Henderson } 4745ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 4746ff4c711bSRichard Henderson return raise_unimpfpop(dc); 4747ff4c711bSRichard Henderson } 4748ff4c711bSRichard Henderson 4749ff4c711bSRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4750ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4751ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4752ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 4753ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4754ff4c711bSRichard Henderson return advance_pc(dc); 4755ff4c711bSRichard Henderson } 4756ff4c711bSRichard Henderson 4757afb04344SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r *a, 4758afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 4759afb04344SRichard Henderson { 4760afb04344SRichard Henderson TCGv_i64 dst, src0, src1, src2; 4761afb04344SRichard Henderson 4762afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4763afb04344SRichard Henderson return true; 4764afb04344SRichard Henderson } 4765afb04344SRichard Henderson 4766afb04344SRichard Henderson dst = gen_dest_fpr_D(dc, a->rd); 4767afb04344SRichard Henderson src0 = gen_load_fpr_D(dc, a->rd); 4768afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4769afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4770afb04344SRichard Henderson func(dst, src0, src1, src2); 4771afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4772afb04344SRichard Henderson return advance_pc(dc); 4773afb04344SRichard Henderson } 4774afb04344SRichard Henderson 4775afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 4776afb04344SRichard Henderson 4777a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 477816bedf89SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128, TCGv_i128)) 4779a4056239SRichard Henderson { 478016bedf89SRichard Henderson TCGv_i128 src1, src2; 478116bedf89SRichard Henderson 4782a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4783a4056239SRichard Henderson return true; 4784a4056239SRichard Henderson } 4785a4056239SRichard Henderson if (gen_trap_float128(dc)) { 4786a4056239SRichard Henderson return true; 4787a4056239SRichard Henderson } 4788a4056239SRichard Henderson 478916bedf89SRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 479016bedf89SRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 479116bedf89SRichard Henderson func(src1, tcg_env, src1, src2); 479216bedf89SRichard Henderson gen_store_fpr_Q(dc, a->rd, src1); 4793a4056239SRichard Henderson return advance_pc(dc); 4794a4056239SRichard Henderson } 4795a4056239SRichard Henderson 4796a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 4797a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 4798a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 4799a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 4800a4056239SRichard Henderson 48015e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 48025e3b17bbSRichard Henderson { 48035e3b17bbSRichard Henderson TCGv_i64 src1, src2; 4804ba21dc99SRichard Henderson TCGv_i128 dst; 48055e3b17bbSRichard Henderson 48065e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48075e3b17bbSRichard Henderson return true; 48085e3b17bbSRichard Henderson } 48095e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 48105e3b17bbSRichard Henderson return true; 48115e3b17bbSRichard Henderson } 48125e3b17bbSRichard Henderson 48135e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 48145e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4815ba21dc99SRichard Henderson dst = tcg_temp_new_i128(); 4816ba21dc99SRichard Henderson gen_helper_fdmulq(dst, tcg_env, src1, src2); 4817ba21dc99SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 48185e3b17bbSRichard Henderson return advance_pc(dc); 48195e3b17bbSRichard Henderson } 48205e3b17bbSRichard Henderson 4821f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128, 4822f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4823f7ec8155SRichard Henderson { 4824f7ec8155SRichard Henderson DisasCompare cmp; 4825f7ec8155SRichard Henderson 48262c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 48272c4f56c9SRichard Henderson return false; 48282c4f56c9SRichard Henderson } 4829f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4830f7ec8155SRichard Henderson return true; 4831f7ec8155SRichard Henderson } 4832f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 4833f7ec8155SRichard Henderson return true; 4834f7ec8155SRichard Henderson } 4835f7ec8155SRichard Henderson 4836f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4837f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 4838f7ec8155SRichard Henderson return advance_pc(dc); 4839f7ec8155SRichard Henderson } 4840f7ec8155SRichard Henderson 4841f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs) 4842f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd) 4843f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq) 4844f7ec8155SRichard Henderson 4845f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128, 4846f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4847f7ec8155SRichard Henderson { 4848f7ec8155SRichard Henderson DisasCompare cmp; 4849f7ec8155SRichard Henderson 4850f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4851f7ec8155SRichard Henderson return true; 4852f7ec8155SRichard Henderson } 4853f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 4854f7ec8155SRichard Henderson return true; 4855f7ec8155SRichard Henderson } 4856f7ec8155SRichard Henderson 4857f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4858f7ec8155SRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4859f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 4860f7ec8155SRichard Henderson return advance_pc(dc); 4861f7ec8155SRichard Henderson } 4862f7ec8155SRichard Henderson 4863f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs) 4864f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd) 4865f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq) 4866f7ec8155SRichard Henderson 4867f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128, 4868f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4869f7ec8155SRichard Henderson { 4870f7ec8155SRichard Henderson DisasCompare cmp; 4871f7ec8155SRichard Henderson 4872f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4873f7ec8155SRichard Henderson return true; 4874f7ec8155SRichard Henderson } 4875f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 4876f7ec8155SRichard Henderson return true; 4877f7ec8155SRichard Henderson } 4878f7ec8155SRichard Henderson 4879f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4880f7ec8155SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4881f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 4882f7ec8155SRichard Henderson return advance_pc(dc); 4883f7ec8155SRichard Henderson } 4884f7ec8155SRichard Henderson 4885f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs) 4886f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd) 4887f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq) 4888f7ec8155SRichard Henderson 488940f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e) 489040f9ad21SRichard Henderson { 489140f9ad21SRichard Henderson TCGv_i32 src1, src2; 489240f9ad21SRichard Henderson 489340f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 489440f9ad21SRichard Henderson return false; 489540f9ad21SRichard Henderson } 489640f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 489740f9ad21SRichard Henderson return true; 489840f9ad21SRichard Henderson } 489940f9ad21SRichard Henderson 490040f9ad21SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 490140f9ad21SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 490240f9ad21SRichard Henderson if (e) { 4903d8c5b92fSRichard Henderson gen_helper_fcmpes(cpu_fcc[a->cc], tcg_env, src1, src2); 490440f9ad21SRichard Henderson } else { 4905d8c5b92fSRichard Henderson gen_helper_fcmps(cpu_fcc[a->cc], tcg_env, src1, src2); 490640f9ad21SRichard Henderson } 490740f9ad21SRichard Henderson return advance_pc(dc); 490840f9ad21SRichard Henderson } 490940f9ad21SRichard Henderson 491040f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false) 491140f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true) 491240f9ad21SRichard Henderson 491340f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e) 491440f9ad21SRichard Henderson { 491540f9ad21SRichard Henderson TCGv_i64 src1, src2; 491640f9ad21SRichard Henderson 491740f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 491840f9ad21SRichard Henderson return false; 491940f9ad21SRichard Henderson } 492040f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 492140f9ad21SRichard Henderson return true; 492240f9ad21SRichard Henderson } 492340f9ad21SRichard Henderson 492440f9ad21SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 492540f9ad21SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 492640f9ad21SRichard Henderson if (e) { 4927d8c5b92fSRichard Henderson gen_helper_fcmped(cpu_fcc[a->cc], tcg_env, src1, src2); 492840f9ad21SRichard Henderson } else { 4929d8c5b92fSRichard Henderson gen_helper_fcmpd(cpu_fcc[a->cc], tcg_env, src1, src2); 493040f9ad21SRichard Henderson } 493140f9ad21SRichard Henderson return advance_pc(dc); 493240f9ad21SRichard Henderson } 493340f9ad21SRichard Henderson 493440f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false) 493540f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true) 493640f9ad21SRichard Henderson 493740f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e) 493840f9ad21SRichard Henderson { 4939f3ceafadSRichard Henderson TCGv_i128 src1, src2; 4940f3ceafadSRichard Henderson 494140f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 494240f9ad21SRichard Henderson return false; 494340f9ad21SRichard Henderson } 494440f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 494540f9ad21SRichard Henderson return true; 494640f9ad21SRichard Henderson } 494740f9ad21SRichard Henderson if (gen_trap_float128(dc)) { 494840f9ad21SRichard Henderson return true; 494940f9ad21SRichard Henderson } 495040f9ad21SRichard Henderson 4951f3ceafadSRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 4952f3ceafadSRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 495340f9ad21SRichard Henderson if (e) { 4954d8c5b92fSRichard Henderson gen_helper_fcmpeq(cpu_fcc[a->cc], tcg_env, src1, src2); 495540f9ad21SRichard Henderson } else { 4956d8c5b92fSRichard Henderson gen_helper_fcmpq(cpu_fcc[a->cc], tcg_env, src1, src2); 495740f9ad21SRichard Henderson } 495840f9ad21SRichard Henderson return advance_pc(dc); 495940f9ad21SRichard Henderson } 496040f9ad21SRichard Henderson 496140f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false) 496240f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true) 496340f9ad21SRichard Henderson 49646e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 4965fcf5ef2aSThomas Huth { 49666e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 49676e61bc94SEmilio G. Cota int bound; 4968af00be49SEmilio G. Cota 4969af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 49706e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 49716e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 497277976769SPhilippe Mathieu-Daudé dc->def = &cpu_env(cs)->def; 49736e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 49746e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 4975c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 49766e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 4977c9b459aaSArtyom Tarasenko #endif 4978fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4979fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 49806e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 4981c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 49826e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 4983c9b459aaSArtyom Tarasenko #endif 4984fcf5ef2aSThomas Huth #endif 49856e61bc94SEmilio G. Cota /* 49866e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 49876e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 49886e61bc94SEmilio G. Cota */ 49896e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 49906e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 4991af00be49SEmilio G. Cota } 4992fcf5ef2aSThomas Huth 49936e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 49946e61bc94SEmilio G. Cota { 49956e61bc94SEmilio G. Cota } 49966e61bc94SEmilio G. Cota 49976e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 49986e61bc94SEmilio G. Cota { 49996e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5000633c4283SRichard Henderson target_ulong npc = dc->npc; 50016e61bc94SEmilio G. Cota 5002633c4283SRichard Henderson if (npc & 3) { 5003633c4283SRichard Henderson switch (npc) { 5004633c4283SRichard Henderson case JUMP_PC: 5005fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5006633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5007633c4283SRichard Henderson break; 5008633c4283SRichard Henderson case DYNAMIC_PC: 5009633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5010633c4283SRichard Henderson npc = DYNAMIC_PC; 5011633c4283SRichard Henderson break; 5012633c4283SRichard Henderson default: 5013633c4283SRichard Henderson g_assert_not_reached(); 5014fcf5ef2aSThomas Huth } 50156e61bc94SEmilio G. Cota } 5016633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5017633c4283SRichard Henderson } 5018fcf5ef2aSThomas Huth 50196e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 50206e61bc94SEmilio G. Cota { 50216e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 50226e61bc94SEmilio G. Cota unsigned int insn; 5023fcf5ef2aSThomas Huth 502477976769SPhilippe Mathieu-Daudé insn = translator_ldl(cpu_env(cs), &dc->base, dc->pc); 5025af00be49SEmilio G. Cota dc->base.pc_next += 4; 5026878cc677SRichard Henderson 5027878cc677SRichard Henderson if (!decode(dc, insn)) { 5028ba9c09b4SRichard Henderson gen_exception(dc, TT_ILL_INSN); 5029878cc677SRichard Henderson } 5030fcf5ef2aSThomas Huth 5031af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 50326e61bc94SEmilio G. Cota return; 5033c5e6ccdfSEmilio G. Cota } 5034af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 50356e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5036af00be49SEmilio G. Cota } 50376e61bc94SEmilio G. Cota } 5038fcf5ef2aSThomas Huth 50396e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 50406e61bc94SEmilio G. Cota { 50416e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5042186e7890SRichard Henderson DisasDelayException *e, *e_next; 5043633c4283SRichard Henderson bool may_lookup; 50446e61bc94SEmilio G. Cota 504589527e3aSRichard Henderson finishing_insn(dc); 504689527e3aSRichard Henderson 504746bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 504846bb0137SMark Cave-Ayland case DISAS_NEXT: 504946bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5050633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5051fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5052fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5053633c4283SRichard Henderson break; 5054fcf5ef2aSThomas Huth } 5055633c4283SRichard Henderson 5056930f1865SRichard Henderson may_lookup = true; 5057633c4283SRichard Henderson if (dc->pc & 3) { 5058633c4283SRichard Henderson switch (dc->pc) { 5059633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5060633c4283SRichard Henderson break; 5061633c4283SRichard Henderson case DYNAMIC_PC: 5062633c4283SRichard Henderson may_lookup = false; 5063633c4283SRichard Henderson break; 5064633c4283SRichard Henderson default: 5065633c4283SRichard Henderson g_assert_not_reached(); 5066633c4283SRichard Henderson } 5067633c4283SRichard Henderson } else { 5068633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5069633c4283SRichard Henderson } 5070633c4283SRichard Henderson 5071930f1865SRichard Henderson if (dc->npc & 3) { 5072930f1865SRichard Henderson switch (dc->npc) { 5073930f1865SRichard Henderson case JUMP_PC: 5074930f1865SRichard Henderson gen_generic_branch(dc); 5075930f1865SRichard Henderson break; 5076930f1865SRichard Henderson case DYNAMIC_PC: 5077930f1865SRichard Henderson may_lookup = false; 5078930f1865SRichard Henderson break; 5079930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5080930f1865SRichard Henderson break; 5081930f1865SRichard Henderson default: 5082930f1865SRichard Henderson g_assert_not_reached(); 5083930f1865SRichard Henderson } 5084930f1865SRichard Henderson } else { 5085930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5086930f1865SRichard Henderson } 5087633c4283SRichard Henderson if (may_lookup) { 5088633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5089633c4283SRichard Henderson } else { 509007ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5091fcf5ef2aSThomas Huth } 509246bb0137SMark Cave-Ayland break; 509346bb0137SMark Cave-Ayland 509446bb0137SMark Cave-Ayland case DISAS_NORETURN: 509546bb0137SMark Cave-Ayland break; 509646bb0137SMark Cave-Ayland 509746bb0137SMark Cave-Ayland case DISAS_EXIT: 509846bb0137SMark Cave-Ayland /* Exit TB */ 509946bb0137SMark Cave-Ayland save_state(dc); 510046bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 510146bb0137SMark Cave-Ayland break; 510246bb0137SMark Cave-Ayland 510346bb0137SMark Cave-Ayland default: 510446bb0137SMark Cave-Ayland g_assert_not_reached(); 5105fcf5ef2aSThomas Huth } 5106186e7890SRichard Henderson 5107186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5108186e7890SRichard Henderson gen_set_label(e->lab); 5109186e7890SRichard Henderson 5110186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5111186e7890SRichard Henderson if (e->npc % 4 == 0) { 5112186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5113186e7890SRichard Henderson } 5114186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5115186e7890SRichard Henderson 5116186e7890SRichard Henderson e_next = e->next; 5117186e7890SRichard Henderson g_free(e); 5118186e7890SRichard Henderson } 5119fcf5ef2aSThomas Huth } 51206e61bc94SEmilio G. Cota 51216e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 51226e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 51236e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 51246e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 51256e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 51266e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 51276e61bc94SEmilio G. Cota }; 51286e61bc94SEmilio G. Cota 5129597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 513032f0c394SAnton Johansson vaddr pc, void *host_pc) 51316e61bc94SEmilio G. Cota { 51326e61bc94SEmilio G. Cota DisasContext dc = {}; 51336e61bc94SEmilio G. Cota 5134306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5135fcf5ef2aSThomas Huth } 5136fcf5ef2aSThomas Huth 513755c3ceefSRichard Henderson void sparc_tcg_init(void) 5138fcf5ef2aSThomas Huth { 5139fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5140fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5141fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5142fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5143fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5144fcf5ef2aSThomas Huth }; 5145fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5146fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5147fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5148fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5149fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5150fcf5ef2aSThomas Huth }; 5151fcf5ef2aSThomas Huth 5152d8c5b92fSRichard Henderson static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5153d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 5154d8c5b92fSRichard Henderson { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5155d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc0" }, 5156d8c5b92fSRichard Henderson { &cpu_fcc[1], offsetof(CPUSPARCState, fcc[1]), "fcc1" }, 5157d8c5b92fSRichard Henderson { &cpu_fcc[2], offsetof(CPUSPARCState, fcc[2]), "fcc2" }, 5158d8c5b92fSRichard Henderson { &cpu_fcc[3], offsetof(CPUSPARCState, fcc[3]), "fcc3" }, 5159d8c5b92fSRichard Henderson #else 5160d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc" }, 5161d8c5b92fSRichard Henderson #endif 5162d8c5b92fSRichard Henderson }; 5163d8c5b92fSRichard Henderson 5164fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5165fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5166fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 51672a1905c7SRichard Henderson { &cpu_xcc_Z, offsetof(CPUSPARCState, xcc_Z), "xcc_Z" }, 51682a1905c7SRichard Henderson { &cpu_xcc_C, offsetof(CPUSPARCState, xcc_C), "xcc_C" }, 5169fcf5ef2aSThomas Huth #endif 51702a1905c7SRichard Henderson { &cpu_cc_N, offsetof(CPUSPARCState, cc_N), "cc_N" }, 51712a1905c7SRichard Henderson { &cpu_cc_V, offsetof(CPUSPARCState, cc_V), "cc_V" }, 51722a1905c7SRichard Henderson { &cpu_icc_Z, offsetof(CPUSPARCState, icc_Z), "icc_Z" }, 51732a1905c7SRichard Henderson { &cpu_icc_C, offsetof(CPUSPARCState, icc_C), "icc_C" }, 5174fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5175fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5176fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5177fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5178fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5179fcf5ef2aSThomas Huth }; 5180fcf5ef2aSThomas Huth 5181fcf5ef2aSThomas Huth unsigned int i; 5182fcf5ef2aSThomas Huth 5183ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5184fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5185fcf5ef2aSThomas Huth "regwptr"); 5186fcf5ef2aSThomas Huth 5187d8c5b92fSRichard Henderson for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5188d8c5b92fSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5189d8c5b92fSRichard Henderson } 5190d8c5b92fSRichard Henderson 5191fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5192ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5193fcf5ef2aSThomas Huth } 5194fcf5ef2aSThomas Huth 5195f764718dSRichard Henderson cpu_regs[0] = NULL; 5196fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5197ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5198fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5199fcf5ef2aSThomas Huth gregnames[i]); 5200fcf5ef2aSThomas Huth } 5201fcf5ef2aSThomas Huth 5202fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5203fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5204fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5205fcf5ef2aSThomas Huth gregnames[i]); 5206fcf5ef2aSThomas Huth } 5207fcf5ef2aSThomas Huth 5208fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5209ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5210fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5211fcf5ef2aSThomas Huth fregnames[i]); 5212fcf5ef2aSThomas Huth } 5213fcf5ef2aSThomas Huth } 5214fcf5ef2aSThomas Huth 5215f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5216f36aaa53SRichard Henderson const TranslationBlock *tb, 5217f36aaa53SRichard Henderson const uint64_t *data) 5218fcf5ef2aSThomas Huth { 521977976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 5220fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5221fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5222fcf5ef2aSThomas Huth 5223fcf5ef2aSThomas Huth env->pc = pc; 5224fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5225fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5226fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5227fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5228fcf5ef2aSThomas Huth if (env->cond) { 5229fcf5ef2aSThomas Huth env->npc = npc & ~3; 5230fcf5ef2aSThomas Huth } else { 5231fcf5ef2aSThomas Huth env->npc = pc + 4; 5232fcf5ef2aSThomas Huth } 5233fcf5ef2aSThomas Huth } else { 5234fcf5ef2aSThomas Huth env->npc = npc; 5235fcf5ef2aSThomas Huth } 5236fcf5ef2aSThomas Huth } 5237