1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 27fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 28fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 29c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 30fcf5ef2aSThomas Huth #include "exec/log.h" 314fd71d19SRichard Henderson #include "fpu/softfloat.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 40c92948f2SClément Chigot # define gen_helper_rdasr17(D, E) qemu_build_not_reached() 4186b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 420faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4325524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 44668bb9b7SRichard Henderson #else 450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 468f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48a859602cSRichard Henderson # define gen_helper_fmul8x16a(D, S1, S2) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 540faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 55af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 569422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 57bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 580faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 599422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 609422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 610faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 639422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 64c973b4e8SRichard Henderson # define gen_helper_cmask8 ({ qemu_build_not_reached(); NULL; }) 65c973b4e8SRichard Henderson # define gen_helper_cmask16 ({ qemu_build_not_reached(); NULL; }) 66c973b4e8SRichard Henderson # define gen_helper_cmask32 ({ qemu_build_not_reached(); NULL; }) 67669e0774SRichard Henderson # define gen_helper_fcmpeq8 ({ qemu_build_not_reached(); NULL; }) 68e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16 ({ qemu_build_not_reached(); NULL; }) 69e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32 ({ qemu_build_not_reached(); NULL; }) 70e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16 ({ qemu_build_not_reached(); NULL; }) 71e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32 ({ qemu_build_not_reached(); NULL; }) 72e2fa6bd1SRichard Henderson # define gen_helper_fcmple16 ({ qemu_build_not_reached(); NULL; }) 73e2fa6bd1SRichard Henderson # define gen_helper_fcmple32 ({ qemu_build_not_reached(); NULL; }) 74669e0774SRichard Henderson # define gen_helper_fcmpne8 ({ qemu_build_not_reached(); NULL; }) 75e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16 ({ qemu_build_not_reached(); NULL; }) 76e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32 ({ qemu_build_not_reached(); NULL; }) 77669e0774SRichard Henderson # define gen_helper_fcmpule8 ({ qemu_build_not_reached(); NULL; }) 78669e0774SRichard Henderson # define gen_helper_fcmpugt8 ({ qemu_build_not_reached(); NULL; }) 798aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 80e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 81e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 82e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 83e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 84e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 851617586fSRichard Henderson # define gen_helper_fqtox ({ qemu_build_not_reached(); NULL; }) 86fbc5c8d4SRichard Henderson # define gen_helper_fslas16 ({ qemu_build_not_reached(); NULL; }) 87fbc5c8d4SRichard Henderson # define gen_helper_fslas32 ({ qemu_build_not_reached(); NULL; }) 88199d43efSRichard Henderson # define gen_helper_fstox ({ qemu_build_not_reached(); NULL; }) 898aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 907b8e3e1aSRichard Henderson # define gen_helper_fxtoq ({ qemu_build_not_reached(); NULL; }) 91f4e18df5SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 92afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 93668bb9b7SRichard Henderson # define MAXTL_MASK 0 94af25071cSRichard Henderson #endif 95af25071cSRichard Henderson 96633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 97633c4283SRichard Henderson #define DYNAMIC_PC 1 98633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 99633c4283SRichard Henderson #define JUMP_PC 2 100633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 101633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 102fcf5ef2aSThomas Huth 10346bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 10446bb0137SMark Cave-Ayland 105fcf5ef2aSThomas Huth /* global register indexes */ 106fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 107c9fa8e58SRichard Henderson static TCGv cpu_pc, cpu_npc; 108fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 109fcf5ef2aSThomas Huth static TCGv cpu_y; 110fcf5ef2aSThomas Huth static TCGv cpu_tbr; 111fcf5ef2aSThomas Huth static TCGv cpu_cond; 1122a1905c7SRichard Henderson static TCGv cpu_cc_N; 1132a1905c7SRichard Henderson static TCGv cpu_cc_V; 1142a1905c7SRichard Henderson static TCGv cpu_icc_Z; 1152a1905c7SRichard Henderson static TCGv cpu_icc_C; 116fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1172a1905c7SRichard Henderson static TCGv cpu_xcc_Z; 1182a1905c7SRichard Henderson static TCGv cpu_xcc_C; 1192a1905c7SRichard Henderson static TCGv_i32 cpu_fprs; 120fcf5ef2aSThomas Huth static TCGv cpu_gsr; 121fcf5ef2aSThomas Huth #else 122af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 123af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 124fcf5ef2aSThomas Huth #endif 1252a1905c7SRichard Henderson 1262a1905c7SRichard Henderson #ifdef TARGET_SPARC64 1272a1905c7SRichard Henderson #define cpu_cc_Z cpu_xcc_Z 1282a1905c7SRichard Henderson #define cpu_cc_C cpu_xcc_C 1292a1905c7SRichard Henderson #else 1302a1905c7SRichard Henderson #define cpu_cc_Z cpu_icc_Z 1312a1905c7SRichard Henderson #define cpu_cc_C cpu_icc_C 1322a1905c7SRichard Henderson #define cpu_xcc_Z ({ qemu_build_not_reached(); NULL; }) 1332a1905c7SRichard Henderson #define cpu_xcc_C ({ qemu_build_not_reached(); NULL; }) 1342a1905c7SRichard Henderson #endif 1352a1905c7SRichard Henderson 1361210a036SRichard Henderson /* Floating point comparison registers */ 137d8c5b92fSRichard Henderson static TCGv_i32 cpu_fcc[TARGET_FCCREGS]; 138fcf5ef2aSThomas Huth 139af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 140af25071cSRichard Henderson #ifdef TARGET_SPARC64 141cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 142af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 143af25071cSRichard Henderson #else 144cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 145af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 146af25071cSRichard Henderson #endif 147af25071cSRichard Henderson 148533f042fSRichard Henderson typedef struct DisasCompare { 149533f042fSRichard Henderson TCGCond cond; 150533f042fSRichard Henderson TCGv c1; 151533f042fSRichard Henderson int c2; 152533f042fSRichard Henderson } DisasCompare; 153533f042fSRichard Henderson 154186e7890SRichard Henderson typedef struct DisasDelayException { 155186e7890SRichard Henderson struct DisasDelayException *next; 156186e7890SRichard Henderson TCGLabel *lab; 157186e7890SRichard Henderson TCGv_i32 excp; 158186e7890SRichard Henderson /* Saved state at parent insn. */ 159186e7890SRichard Henderson target_ulong pc; 160186e7890SRichard Henderson target_ulong npc; 161186e7890SRichard Henderson } DisasDelayException; 162186e7890SRichard Henderson 163fcf5ef2aSThomas Huth typedef struct DisasContext { 164af00be49SEmilio G. Cota DisasContextBase base; 165fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 166fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 167533f042fSRichard Henderson 168533f042fSRichard Henderson /* Used when JUMP_PC value is used. */ 169533f042fSRichard Henderson DisasCompare jump; 170533f042fSRichard Henderson target_ulong jump_pc[2]; 171533f042fSRichard Henderson 172fcf5ef2aSThomas Huth int mem_idx; 17389527e3aSRichard Henderson bool cpu_cond_live; 174c9b459aaSArtyom Tarasenko bool fpu_enabled; 175c9b459aaSArtyom Tarasenko bool address_mask_32bit; 176c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 177c9b459aaSArtyom Tarasenko bool supervisor; 178c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 179c9b459aaSArtyom Tarasenko bool hypervisor; 180c9b459aaSArtyom Tarasenko #endif 181c9b459aaSArtyom Tarasenko #endif 182c9b459aaSArtyom Tarasenko 183fcf5ef2aSThomas Huth sparc_def_t *def; 184fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 185fcf5ef2aSThomas Huth int fprs_dirty; 186fcf5ef2aSThomas Huth int asi; 187fcf5ef2aSThomas Huth #endif 188186e7890SRichard Henderson DisasDelayException *delay_excp_list; 189fcf5ef2aSThomas Huth } DisasContext; 190fcf5ef2aSThomas Huth 191fcf5ef2aSThomas Huth // This function uses non-native bit order 192fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 193fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 194fcf5ef2aSThomas Huth 195fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 196fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 197fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 198fcf5ef2aSThomas Huth 199fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 200fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 201fcf5ef2aSThomas Huth 202fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 203fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 204fcf5ef2aSThomas Huth 205fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 206fcf5ef2aSThomas Huth 2070c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 208fcf5ef2aSThomas Huth { 209fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 210fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 211fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 212fcf5ef2aSThomas Huth we can avoid setting it again. */ 213fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 214fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 215fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 216fcf5ef2aSThomas Huth } 217fcf5ef2aSThomas Huth #endif 218fcf5ef2aSThomas Huth } 219fcf5ef2aSThomas Huth 220fcf5ef2aSThomas Huth /* floating point registers moves */ 2211210a036SRichard Henderson 2221210a036SRichard Henderson static int gen_offset_fpr_F(unsigned int reg) 2231210a036SRichard Henderson { 2241210a036SRichard Henderson int ret; 2251210a036SRichard Henderson 2261210a036SRichard Henderson tcg_debug_assert(reg < 32); 2271210a036SRichard Henderson ret= offsetof(CPUSPARCState, fpr[reg / 2]); 2281210a036SRichard Henderson if (reg & 1) { 2291210a036SRichard Henderson ret += offsetof(CPU_DoubleU, l.lower); 2301210a036SRichard Henderson } else { 2311210a036SRichard Henderson ret += offsetof(CPU_DoubleU, l.upper); 2321210a036SRichard Henderson } 2331210a036SRichard Henderson return ret; 2341210a036SRichard Henderson } 2351210a036SRichard Henderson 236fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 237fcf5ef2aSThomas Huth { 23836ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 2391210a036SRichard Henderson tcg_gen_ld_i32(ret, tcg_env, gen_offset_fpr_F(src)); 240dc41aa7dSRichard Henderson return ret; 241fcf5ef2aSThomas Huth } 242fcf5ef2aSThomas Huth 243fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 244fcf5ef2aSThomas Huth { 2451210a036SRichard Henderson tcg_gen_st_i32(v, tcg_env, gen_offset_fpr_F(dst)); 246fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 247fcf5ef2aSThomas Huth } 248fcf5ef2aSThomas Huth 2491210a036SRichard Henderson static int gen_offset_fpr_D(unsigned int reg) 2501210a036SRichard Henderson { 2511210a036SRichard Henderson tcg_debug_assert(reg < 64); 2521210a036SRichard Henderson tcg_debug_assert(reg % 2 == 0); 2531210a036SRichard Henderson return offsetof(CPUSPARCState, fpr[reg / 2]); 2541210a036SRichard Henderson } 2551210a036SRichard Henderson 256fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 257fcf5ef2aSThomas Huth { 2581210a036SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 2591210a036SRichard Henderson tcg_gen_ld_i64(ret, tcg_env, gen_offset_fpr_D(src)); 2601210a036SRichard Henderson return ret; 261fcf5ef2aSThomas Huth } 262fcf5ef2aSThomas Huth 263fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 264fcf5ef2aSThomas Huth { 2651210a036SRichard Henderson tcg_gen_st_i64(v, tcg_env, gen_offset_fpr_D(dst)); 266fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 267fcf5ef2aSThomas Huth } 268fcf5ef2aSThomas Huth 26933ec4245SRichard Henderson static TCGv_i128 gen_load_fpr_Q(DisasContext *dc, unsigned int src) 27033ec4245SRichard Henderson { 27133ec4245SRichard Henderson TCGv_i128 ret = tcg_temp_new_i128(); 2721210a036SRichard Henderson TCGv_i64 h = gen_load_fpr_D(dc, src); 2731210a036SRichard Henderson TCGv_i64 l = gen_load_fpr_D(dc, src + 2); 27433ec4245SRichard Henderson 2751210a036SRichard Henderson tcg_gen_concat_i64_i128(ret, l, h); 27633ec4245SRichard Henderson return ret; 27733ec4245SRichard Henderson } 27833ec4245SRichard Henderson 27933ec4245SRichard Henderson static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, TCGv_i128 v) 28033ec4245SRichard Henderson { 2811210a036SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 2821210a036SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 2831210a036SRichard Henderson 2841210a036SRichard Henderson tcg_gen_extr_i128_i64(l, h, v); 2851210a036SRichard Henderson gen_store_fpr_D(dc, dst, h); 2861210a036SRichard Henderson gen_store_fpr_D(dc, dst + 2, l); 28733ec4245SRichard Henderson } 28833ec4245SRichard Henderson 289fcf5ef2aSThomas Huth /* moves */ 290fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 291fcf5ef2aSThomas Huth #define supervisor(dc) 0 292fcf5ef2aSThomas Huth #define hypervisor(dc) 0 293fcf5ef2aSThomas Huth #else 294fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 295c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 296c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 297fcf5ef2aSThomas Huth #else 298c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 299668bb9b7SRichard Henderson #define hypervisor(dc) 0 300fcf5ef2aSThomas Huth #endif 301fcf5ef2aSThomas Huth #endif 302fcf5ef2aSThomas Huth 303b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 304b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 305b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 306b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 307b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 308b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 309fcf5ef2aSThomas Huth #else 310b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 311fcf5ef2aSThomas Huth #endif 312fcf5ef2aSThomas Huth 3130c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 314fcf5ef2aSThomas Huth { 315b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 316fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 317b1bc09eaSRichard Henderson } 318fcf5ef2aSThomas Huth } 319fcf5ef2aSThomas Huth 32023ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 32123ada1b1SRichard Henderson { 32223ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 32323ada1b1SRichard Henderson } 32423ada1b1SRichard Henderson 3250c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 326fcf5ef2aSThomas Huth { 327fcf5ef2aSThomas Huth if (reg > 0) { 328fcf5ef2aSThomas Huth assert(reg < 32); 329fcf5ef2aSThomas Huth return cpu_regs[reg]; 330fcf5ef2aSThomas Huth } else { 33152123f14SRichard Henderson TCGv t = tcg_temp_new(); 332fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 333fcf5ef2aSThomas Huth return t; 334fcf5ef2aSThomas Huth } 335fcf5ef2aSThomas Huth } 336fcf5ef2aSThomas Huth 3370c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 338fcf5ef2aSThomas Huth { 339fcf5ef2aSThomas Huth if (reg > 0) { 340fcf5ef2aSThomas Huth assert(reg < 32); 341fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 342fcf5ef2aSThomas Huth } 343fcf5ef2aSThomas Huth } 344fcf5ef2aSThomas Huth 3450c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 346fcf5ef2aSThomas Huth { 347fcf5ef2aSThomas Huth if (reg > 0) { 348fcf5ef2aSThomas Huth assert(reg < 32); 349fcf5ef2aSThomas Huth return cpu_regs[reg]; 350fcf5ef2aSThomas Huth } else { 35152123f14SRichard Henderson return tcg_temp_new(); 352fcf5ef2aSThomas Huth } 353fcf5ef2aSThomas Huth } 354fcf5ef2aSThomas Huth 3555645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 356fcf5ef2aSThomas Huth { 3575645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3585645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 359fcf5ef2aSThomas Huth } 360fcf5ef2aSThomas Huth 3615645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 362fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 363fcf5ef2aSThomas Huth { 364fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 365fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 366fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 367fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 368fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36907ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 370fcf5ef2aSThomas Huth } else { 371f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 372fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 373fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 374f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 375fcf5ef2aSThomas Huth } 376fcf5ef2aSThomas Huth } 377fcf5ef2aSThomas Huth 378b989ce73SRichard Henderson static TCGv gen_carry32(void) 379fcf5ef2aSThomas Huth { 380b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 381b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 382b989ce73SRichard Henderson tcg_gen_extract_tl(t, cpu_icc_C, 32, 1); 383b989ce73SRichard Henderson return t; 384b989ce73SRichard Henderson } 385b989ce73SRichard Henderson return cpu_icc_C; 386fcf5ef2aSThomas Huth } 387fcf5ef2aSThomas Huth 388b989ce73SRichard Henderson static void gen_op_addcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 389fcf5ef2aSThomas Huth { 390b989ce73SRichard Henderson TCGv z = tcg_constant_tl(0); 391fcf5ef2aSThomas Huth 392b989ce73SRichard Henderson if (cin) { 393b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 394b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 395b989ce73SRichard Henderson } else { 396b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 397b989ce73SRichard Henderson } 398b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 399b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src2); 400b989ce73SRichard Henderson tcg_gen_andc_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 401b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 402b989ce73SRichard Henderson /* 403b989ce73SRichard Henderson * Carry-in to bit 32 is result ^ src1 ^ src2. 404b989ce73SRichard Henderson * We already have the src xor term in Z, from computation of V. 405b989ce73SRichard Henderson */ 406b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 407b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 408b989ce73SRichard Henderson } 409b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 410b989ce73SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 411b989ce73SRichard Henderson } 412fcf5ef2aSThomas Huth 413b989ce73SRichard Henderson static void gen_op_addcc(TCGv dst, TCGv src1, TCGv src2) 414b989ce73SRichard Henderson { 415b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, NULL); 416b989ce73SRichard Henderson } 417fcf5ef2aSThomas Huth 418b989ce73SRichard Henderson static void gen_op_taddcc(TCGv dst, TCGv src1, TCGv src2) 419b989ce73SRichard Henderson { 420b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 421b989ce73SRichard Henderson 422b989ce73SRichard Henderson /* Save the tag bits around modification of dst. */ 423b989ce73SRichard Henderson tcg_gen_or_tl(t, src1, src2); 424b989ce73SRichard Henderson 425b989ce73SRichard Henderson gen_op_addcc(dst, src1, src2); 426b989ce73SRichard Henderson 427b989ce73SRichard Henderson /* Incorprate tag bits into icc.V */ 428b989ce73SRichard Henderson tcg_gen_andi_tl(t, t, 3); 429b989ce73SRichard Henderson tcg_gen_neg_tl(t, t); 430b989ce73SRichard Henderson tcg_gen_ext32u_tl(t, t); 431b989ce73SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 432b989ce73SRichard Henderson } 433b989ce73SRichard Henderson 434b989ce73SRichard Henderson static void gen_op_addc(TCGv dst, TCGv src1, TCGv src2) 435b989ce73SRichard Henderson { 436b989ce73SRichard Henderson tcg_gen_add_tl(dst, src1, src2); 437b989ce73SRichard Henderson tcg_gen_add_tl(dst, dst, gen_carry32()); 438b989ce73SRichard Henderson } 439b989ce73SRichard Henderson 440b989ce73SRichard Henderson static void gen_op_addccc(TCGv dst, TCGv src1, TCGv src2) 441b989ce73SRichard Henderson { 442b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, gen_carry32()); 443fcf5ef2aSThomas Huth } 444fcf5ef2aSThomas Huth 445015fc6fcSRichard Henderson static void gen_op_addxc(TCGv dst, TCGv src1, TCGv src2) 446015fc6fcSRichard Henderson { 447015fc6fcSRichard Henderson tcg_gen_add_tl(dst, src1, src2); 448015fc6fcSRichard Henderson tcg_gen_add_tl(dst, dst, cpu_cc_C); 449015fc6fcSRichard Henderson } 450015fc6fcSRichard Henderson 451015fc6fcSRichard Henderson static void gen_op_addxccc(TCGv dst, TCGv src1, TCGv src2) 452015fc6fcSRichard Henderson { 453015fc6fcSRichard Henderson gen_op_addcc_int(dst, src1, src2, cpu_cc_C); 454015fc6fcSRichard Henderson } 455015fc6fcSRichard Henderson 456f828df74SRichard Henderson static void gen_op_subcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 457fcf5ef2aSThomas Huth { 458f828df74SRichard Henderson TCGv z = tcg_constant_tl(0); 459fcf5ef2aSThomas Huth 460f828df74SRichard Henderson if (cin) { 461f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 462f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 463f828df74SRichard Henderson } else { 464f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 465f828df74SRichard Henderson } 466f828df74SRichard Henderson tcg_gen_neg_tl(cpu_cc_C, cpu_cc_C); 467f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 468f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src1); 469f828df74SRichard Henderson tcg_gen_and_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 470f828df74SRichard Henderson #ifdef TARGET_SPARC64 471f828df74SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 472f828df74SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 473fcf5ef2aSThomas Huth #endif 474f828df74SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 475f828df74SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 476fcf5ef2aSThomas Huth } 477fcf5ef2aSThomas Huth 478f828df74SRichard Henderson static void gen_op_subcc(TCGv dst, TCGv src1, TCGv src2) 479fcf5ef2aSThomas Huth { 480f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, NULL); 481fcf5ef2aSThomas Huth } 482fcf5ef2aSThomas Huth 483f828df74SRichard Henderson static void gen_op_tsubcc(TCGv dst, TCGv src1, TCGv src2) 484fcf5ef2aSThomas Huth { 485f828df74SRichard Henderson TCGv t = tcg_temp_new(); 486fcf5ef2aSThomas Huth 487f828df74SRichard Henderson /* Save the tag bits around modification of dst. */ 488f828df74SRichard Henderson tcg_gen_or_tl(t, src1, src2); 489fcf5ef2aSThomas Huth 490f828df74SRichard Henderson gen_op_subcc(dst, src1, src2); 491f828df74SRichard Henderson 492f828df74SRichard Henderson /* Incorprate tag bits into icc.V */ 493f828df74SRichard Henderson tcg_gen_andi_tl(t, t, 3); 494f828df74SRichard Henderson tcg_gen_neg_tl(t, t); 495f828df74SRichard Henderson tcg_gen_ext32u_tl(t, t); 496f828df74SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 497f828df74SRichard Henderson } 498f828df74SRichard Henderson 499f828df74SRichard Henderson static void gen_op_subc(TCGv dst, TCGv src1, TCGv src2) 500f828df74SRichard Henderson { 501fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 502f828df74SRichard Henderson tcg_gen_sub_tl(dst, dst, gen_carry32()); 503fcf5ef2aSThomas Huth } 504fcf5ef2aSThomas Huth 505f828df74SRichard Henderson static void gen_op_subccc(TCGv dst, TCGv src1, TCGv src2) 506dfebb950SRichard Henderson { 507f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, gen_carry32()); 508dfebb950SRichard Henderson } 509dfebb950SRichard Henderson 5100c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 511fcf5ef2aSThomas Huth { 512b989ce73SRichard Henderson TCGv zero = tcg_constant_tl(0); 51350280618SRichard Henderson TCGv one = tcg_constant_tl(1); 514b989ce73SRichard Henderson TCGv t_src1 = tcg_temp_new(); 515b989ce73SRichard Henderson TCGv t_src2 = tcg_temp_new(); 516b989ce73SRichard Henderson TCGv t0 = tcg_temp_new(); 517fcf5ef2aSThomas Huth 518b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src1, src1); 519b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src2, src2); 520fcf5ef2aSThomas Huth 521b989ce73SRichard Henderson /* 522b989ce73SRichard Henderson * if (!(env->y & 1)) 523b989ce73SRichard Henderson * src2 = 0; 524fcf5ef2aSThomas Huth */ 52550280618SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, t_src2, cpu_y, one, zero, t_src2); 526fcf5ef2aSThomas Huth 527b989ce73SRichard Henderson /* 528b989ce73SRichard Henderson * b2 = src1 & 1; 529b989ce73SRichard Henderson * y = (b2 << 31) | (y >> 1); 530b989ce73SRichard Henderson */ 5310b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 532b989ce73SRichard Henderson tcg_gen_deposit_tl(cpu_y, t0, src1, 31, 1); 533fcf5ef2aSThomas Huth 534fcf5ef2aSThomas Huth // b1 = N ^ V; 5352a1905c7SRichard Henderson tcg_gen_xor_tl(t0, cpu_cc_N, cpu_cc_V); 536fcf5ef2aSThomas Huth 537b989ce73SRichard Henderson /* 538b989ce73SRichard Henderson * src1 = (b1 << 31) | (src1 >> 1) 539b989ce73SRichard Henderson */ 5402a1905c7SRichard Henderson tcg_gen_andi_tl(t0, t0, 1u << 31); 541b989ce73SRichard Henderson tcg_gen_shri_tl(t_src1, t_src1, 1); 542b989ce73SRichard Henderson tcg_gen_or_tl(t_src1, t_src1, t0); 543fcf5ef2aSThomas Huth 544b989ce73SRichard Henderson gen_op_addcc(dst, t_src1, t_src2); 545fcf5ef2aSThomas Huth } 546fcf5ef2aSThomas Huth 5470c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 548fcf5ef2aSThomas Huth { 549fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 550fcf5ef2aSThomas Huth if (sign_ext) { 551fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 552fcf5ef2aSThomas Huth } else { 553fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 554fcf5ef2aSThomas Huth } 555fcf5ef2aSThomas Huth #else 556fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 557fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 558fcf5ef2aSThomas Huth 559fcf5ef2aSThomas Huth if (sign_ext) { 560fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 561fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 562fcf5ef2aSThomas Huth } else { 563fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 564fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 565fcf5ef2aSThomas Huth } 566fcf5ef2aSThomas Huth 567fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 568fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 569fcf5ef2aSThomas Huth #endif 570fcf5ef2aSThomas Huth } 571fcf5ef2aSThomas Huth 5720c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 573fcf5ef2aSThomas Huth { 574fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 575fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 576fcf5ef2aSThomas Huth } 577fcf5ef2aSThomas Huth 5780c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 579fcf5ef2aSThomas Huth { 580fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 581fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 582fcf5ef2aSThomas Huth } 583fcf5ef2aSThomas Huth 584c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 585c2636853SRichard Henderson { 58613260103SRichard Henderson #ifdef TARGET_SPARC64 587c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 58813260103SRichard Henderson tcg_gen_ext32s_tl(dst, dst); 58913260103SRichard Henderson #else 59013260103SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 59113260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 59213260103SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 59313260103SRichard Henderson #endif 594c2636853SRichard Henderson } 595c2636853SRichard Henderson 596c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 597c2636853SRichard Henderson { 59813260103SRichard Henderson TCGv_i64 t64; 59913260103SRichard Henderson 60013260103SRichard Henderson #ifdef TARGET_SPARC64 60113260103SRichard Henderson t64 = cpu_cc_V; 60213260103SRichard Henderson #else 60313260103SRichard Henderson t64 = tcg_temp_new_i64(); 60413260103SRichard Henderson #endif 60513260103SRichard Henderson 60613260103SRichard Henderson gen_helper_udiv(t64, tcg_env, src1, src2); 60713260103SRichard Henderson 60813260103SRichard Henderson #ifdef TARGET_SPARC64 60913260103SRichard Henderson tcg_gen_ext32u_tl(cpu_cc_N, t64); 61013260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 61113260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 61213260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 61313260103SRichard Henderson #else 61413260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 61513260103SRichard Henderson #endif 61613260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 61713260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 61813260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 619c2636853SRichard Henderson } 620c2636853SRichard Henderson 621c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 622c2636853SRichard Henderson { 62313260103SRichard Henderson TCGv_i64 t64; 62413260103SRichard Henderson 62513260103SRichard Henderson #ifdef TARGET_SPARC64 62613260103SRichard Henderson t64 = cpu_cc_V; 62713260103SRichard Henderson #else 62813260103SRichard Henderson t64 = tcg_temp_new_i64(); 62913260103SRichard Henderson #endif 63013260103SRichard Henderson 63113260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 63213260103SRichard Henderson 63313260103SRichard Henderson #ifdef TARGET_SPARC64 63413260103SRichard Henderson tcg_gen_ext32s_tl(cpu_cc_N, t64); 63513260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 63613260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 63713260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 63813260103SRichard Henderson #else 63913260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 64013260103SRichard Henderson #endif 64113260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 64213260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 64313260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 644c2636853SRichard Henderson } 645c2636853SRichard Henderson 646a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 647a9aba13dSRichard Henderson { 648a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 649a9aba13dSRichard Henderson } 650a9aba13dSRichard Henderson 651a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 652a9aba13dSRichard Henderson { 653a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 654a9aba13dSRichard Henderson } 655a9aba13dSRichard Henderson 6569c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 6579c6ec5bcSRichard Henderson { 6589c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 6599c6ec5bcSRichard Henderson } 6609c6ec5bcSRichard Henderson 661875ce392SRichard Henderson static void gen_op_lzcnt(TCGv dst, TCGv src) 662875ce392SRichard Henderson { 663875ce392SRichard Henderson tcg_gen_clzi_tl(dst, src, TARGET_LONG_BITS); 664875ce392SRichard Henderson } 665875ce392SRichard Henderson 66645bfed3bSRichard Henderson #ifndef TARGET_SPARC64 66745bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 66845bfed3bSRichard Henderson { 66945bfed3bSRichard Henderson g_assert_not_reached(); 67045bfed3bSRichard Henderson } 67145bfed3bSRichard Henderson #endif 67245bfed3bSRichard Henderson 67345bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 67445bfed3bSRichard Henderson { 67545bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 67645bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 67745bfed3bSRichard Henderson } 67845bfed3bSRichard Henderson 67945bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 68045bfed3bSRichard Henderson { 68145bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 68245bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 68345bfed3bSRichard Henderson } 68445bfed3bSRichard Henderson 6852f722641SRichard Henderson static void gen_op_fpack16(TCGv_i32 dst, TCGv_i64 src) 6862f722641SRichard Henderson { 6872f722641SRichard Henderson #ifdef TARGET_SPARC64 6882f722641SRichard Henderson gen_helper_fpack16(dst, cpu_gsr, src); 6892f722641SRichard Henderson #else 6902f722641SRichard Henderson g_assert_not_reached(); 6912f722641SRichard Henderson #endif 6922f722641SRichard Henderson } 6932f722641SRichard Henderson 6942f722641SRichard Henderson static void gen_op_fpackfix(TCGv_i32 dst, TCGv_i64 src) 6952f722641SRichard Henderson { 6962f722641SRichard Henderson #ifdef TARGET_SPARC64 6972f722641SRichard Henderson gen_helper_fpackfix(dst, cpu_gsr, src); 6982f722641SRichard Henderson #else 6992f722641SRichard Henderson g_assert_not_reached(); 7002f722641SRichard Henderson #endif 7012f722641SRichard Henderson } 7022f722641SRichard Henderson 7034b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7044b6edc0aSRichard Henderson { 7054b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7064b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 7074b6edc0aSRichard Henderson #else 7084b6edc0aSRichard Henderson g_assert_not_reached(); 7094b6edc0aSRichard Henderson #endif 7104b6edc0aSRichard Henderson } 7114b6edc0aSRichard Henderson 7120d1d3aafSRichard Henderson static void gen_op_fpadds16s(TCGv_i32 d, TCGv_i32 src1, TCGv_i32 src2) 7130d1d3aafSRichard Henderson { 7140d1d3aafSRichard Henderson TCGv_i32 t[2]; 7150d1d3aafSRichard Henderson 7160d1d3aafSRichard Henderson for (int i = 0; i < 2; i++) { 7170d1d3aafSRichard Henderson TCGv_i32 u = tcg_temp_new_i32(); 7180d1d3aafSRichard Henderson TCGv_i32 v = tcg_temp_new_i32(); 7190d1d3aafSRichard Henderson 7200d1d3aafSRichard Henderson tcg_gen_sextract_i32(u, src1, i * 16, 16); 7210d1d3aafSRichard Henderson tcg_gen_sextract_i32(v, src2, i * 16, 16); 7220d1d3aafSRichard Henderson tcg_gen_add_i32(u, u, v); 7230d1d3aafSRichard Henderson tcg_gen_smax_i32(u, u, tcg_constant_i32(INT16_MIN)); 7240d1d3aafSRichard Henderson tcg_gen_smin_i32(u, u, tcg_constant_i32(INT16_MAX)); 7250d1d3aafSRichard Henderson t[i] = u; 7260d1d3aafSRichard Henderson } 7270d1d3aafSRichard Henderson tcg_gen_deposit_i32(d, t[0], t[1], 16, 16); 7280d1d3aafSRichard Henderson } 7290d1d3aafSRichard Henderson 7300d1d3aafSRichard Henderson static void gen_op_fpsubs16s(TCGv_i32 d, TCGv_i32 src1, TCGv_i32 src2) 7310d1d3aafSRichard Henderson { 7320d1d3aafSRichard Henderson TCGv_i32 t[2]; 7330d1d3aafSRichard Henderson 7340d1d3aafSRichard Henderson for (int i = 0; i < 2; i++) { 7350d1d3aafSRichard Henderson TCGv_i32 u = tcg_temp_new_i32(); 7360d1d3aafSRichard Henderson TCGv_i32 v = tcg_temp_new_i32(); 7370d1d3aafSRichard Henderson 7380d1d3aafSRichard Henderson tcg_gen_sextract_i32(u, src1, i * 16, 16); 7390d1d3aafSRichard Henderson tcg_gen_sextract_i32(v, src2, i * 16, 16); 7400d1d3aafSRichard Henderson tcg_gen_sub_i32(u, u, v); 7410d1d3aafSRichard Henderson tcg_gen_smax_i32(u, u, tcg_constant_i32(INT16_MIN)); 7420d1d3aafSRichard Henderson tcg_gen_smin_i32(u, u, tcg_constant_i32(INT16_MAX)); 7430d1d3aafSRichard Henderson t[i] = u; 7440d1d3aafSRichard Henderson } 7450d1d3aafSRichard Henderson tcg_gen_deposit_i32(d, t[0], t[1], 16, 16); 7460d1d3aafSRichard Henderson } 7470d1d3aafSRichard Henderson 7480d1d3aafSRichard Henderson static void gen_op_fpadds32s(TCGv_i32 d, TCGv_i32 src1, TCGv_i32 src2) 7490d1d3aafSRichard Henderson { 7500d1d3aafSRichard Henderson TCGv_i32 r = tcg_temp_new_i32(); 7510d1d3aafSRichard Henderson TCGv_i32 t = tcg_temp_new_i32(); 7520d1d3aafSRichard Henderson TCGv_i32 v = tcg_temp_new_i32(); 7530d1d3aafSRichard Henderson TCGv_i32 z = tcg_constant_i32(0); 7540d1d3aafSRichard Henderson 7550d1d3aafSRichard Henderson tcg_gen_add_i32(r, src1, src2); 7560d1d3aafSRichard Henderson tcg_gen_xor_i32(t, src1, src2); 7570d1d3aafSRichard Henderson tcg_gen_xor_i32(v, r, src2); 7580d1d3aafSRichard Henderson tcg_gen_andc_i32(v, v, t); 7590d1d3aafSRichard Henderson 7600d1d3aafSRichard Henderson tcg_gen_setcond_i32(TCG_COND_GE, t, r, z); 7610d1d3aafSRichard Henderson tcg_gen_addi_i32(t, t, INT32_MAX); 7620d1d3aafSRichard Henderson 7630d1d3aafSRichard Henderson tcg_gen_movcond_i32(TCG_COND_LT, d, v, z, t, r); 7640d1d3aafSRichard Henderson } 7650d1d3aafSRichard Henderson 7660d1d3aafSRichard Henderson static void gen_op_fpsubs32s(TCGv_i32 d, TCGv_i32 src1, TCGv_i32 src2) 7670d1d3aafSRichard Henderson { 7680d1d3aafSRichard Henderson TCGv_i32 r = tcg_temp_new_i32(); 7690d1d3aafSRichard Henderson TCGv_i32 t = tcg_temp_new_i32(); 7700d1d3aafSRichard Henderson TCGv_i32 v = tcg_temp_new_i32(); 7710d1d3aafSRichard Henderson TCGv_i32 z = tcg_constant_i32(0); 7720d1d3aafSRichard Henderson 7730d1d3aafSRichard Henderson tcg_gen_sub_i32(r, src1, src2); 7740d1d3aafSRichard Henderson tcg_gen_xor_i32(t, src1, src2); 7750d1d3aafSRichard Henderson tcg_gen_xor_i32(v, r, src1); 7760d1d3aafSRichard Henderson tcg_gen_and_i32(v, v, t); 7770d1d3aafSRichard Henderson 7780d1d3aafSRichard Henderson tcg_gen_setcond_i32(TCG_COND_GE, t, r, z); 7790d1d3aafSRichard Henderson tcg_gen_addi_i32(t, t, INT32_MAX); 7800d1d3aafSRichard Henderson 7810d1d3aafSRichard Henderson tcg_gen_movcond_i32(TCG_COND_LT, d, v, z, t, r); 7820d1d3aafSRichard Henderson } 7830d1d3aafSRichard Henderson 7844b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 7854b6edc0aSRichard Henderson { 7864b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7874b6edc0aSRichard Henderson TCGv t1, t2, shift; 7884b6edc0aSRichard Henderson 7894b6edc0aSRichard Henderson t1 = tcg_temp_new(); 7904b6edc0aSRichard Henderson t2 = tcg_temp_new(); 7914b6edc0aSRichard Henderson shift = tcg_temp_new(); 7924b6edc0aSRichard Henderson 7934b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 7944b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 7954b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 7964b6edc0aSRichard Henderson 7974b6edc0aSRichard Henderson /* 7984b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 7994b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 8004b6edc0aSRichard Henderson */ 8014b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 8024b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 8034b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 8044b6edc0aSRichard Henderson 8054b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 8064b6edc0aSRichard Henderson #else 8074b6edc0aSRichard Henderson g_assert_not_reached(); 8084b6edc0aSRichard Henderson #endif 8094b6edc0aSRichard Henderson } 8104b6edc0aSRichard Henderson 8114b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 8124b6edc0aSRichard Henderson { 8134b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 8144b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 8154b6edc0aSRichard Henderson #else 8164b6edc0aSRichard Henderson g_assert_not_reached(); 8174b6edc0aSRichard Henderson #endif 8184b6edc0aSRichard Henderson } 8194b6edc0aSRichard Henderson 820a859602cSRichard Henderson static void gen_op_fmul8x16al(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 821a859602cSRichard Henderson { 822a859602cSRichard Henderson tcg_gen_ext16s_i32(src2, src2); 823a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 824a859602cSRichard Henderson } 825a859602cSRichard Henderson 826a859602cSRichard Henderson static void gen_op_fmul8x16au(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 827a859602cSRichard Henderson { 828a859602cSRichard Henderson tcg_gen_sari_i32(src2, src2, 16); 829a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 830a859602cSRichard Henderson } 831a859602cSRichard Henderson 832be8998e0SRichard Henderson static void gen_op_fmuld8ulx16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 833be8998e0SRichard Henderson { 834be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 835be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 836be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 837be8998e0SRichard Henderson 838be8998e0SRichard Henderson tcg_gen_ext8u_i32(t0, src1); 839be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 840be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 841be8998e0SRichard Henderson 842be8998e0SRichard Henderson tcg_gen_extract_i32(t1, src1, 16, 8); 843be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 844be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 845be8998e0SRichard Henderson 846be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 847be8998e0SRichard Henderson } 848be8998e0SRichard Henderson 849be8998e0SRichard Henderson static void gen_op_fmuld8sux16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 850be8998e0SRichard Henderson { 851be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 852be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 853be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 854be8998e0SRichard Henderson 855be8998e0SRichard Henderson /* 856be8998e0SRichard Henderson * The insn description talks about extracting the upper 8 bits 857be8998e0SRichard Henderson * of the signed 16-bit input rs1, performing the multiply, then 858be8998e0SRichard Henderson * shifting left by 8 bits. Instead, zap the lower 8 bits of 859be8998e0SRichard Henderson * the rs1 input, which avoids the need for two shifts. 860be8998e0SRichard Henderson */ 861be8998e0SRichard Henderson tcg_gen_ext16s_i32(t0, src1); 862be8998e0SRichard Henderson tcg_gen_andi_i32(t0, t0, ~0xff); 863be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 864be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 865be8998e0SRichard Henderson 866be8998e0SRichard Henderson tcg_gen_sextract_i32(t1, src1, 16, 16); 867be8998e0SRichard Henderson tcg_gen_andi_i32(t1, t1, ~0xff); 868be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 869be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 870be8998e0SRichard Henderson 871be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 872be8998e0SRichard Henderson } 873be8998e0SRichard Henderson 8747837185eSRichard Henderson #ifdef TARGET_SPARC64 8757837185eSRichard Henderson static void gen_vec_fchksm16(unsigned vece, TCGv_vec dst, 8767837185eSRichard Henderson TCGv_vec src1, TCGv_vec src2) 8777837185eSRichard Henderson { 8787837185eSRichard Henderson TCGv_vec a = tcg_temp_new_vec_matching(dst); 8797837185eSRichard Henderson TCGv_vec c = tcg_temp_new_vec_matching(dst); 8807837185eSRichard Henderson 8817837185eSRichard Henderson tcg_gen_add_vec(vece, a, src1, src2); 8827837185eSRichard Henderson tcg_gen_cmp_vec(TCG_COND_LTU, vece, c, a, src1); 8837837185eSRichard Henderson /* Vector cmp produces -1 for true, so subtract to add carry. */ 8847837185eSRichard Henderson tcg_gen_sub_vec(vece, dst, a, c); 8857837185eSRichard Henderson } 8867837185eSRichard Henderson 8877837185eSRichard Henderson static void gen_op_fchksm16(unsigned vece, uint32_t dofs, uint32_t aofs, 8887837185eSRichard Henderson uint32_t bofs, uint32_t oprsz, uint32_t maxsz) 8897837185eSRichard Henderson { 8907837185eSRichard Henderson static const TCGOpcode vecop_list[] = { 8917837185eSRichard Henderson INDEX_op_cmp_vec, INDEX_op_add_vec, INDEX_op_sub_vec, 8927837185eSRichard Henderson }; 8937837185eSRichard Henderson static const GVecGen3 op = { 8947837185eSRichard Henderson .fni8 = gen_helper_fchksm16, 8957837185eSRichard Henderson .fniv = gen_vec_fchksm16, 8967837185eSRichard Henderson .opt_opc = vecop_list, 8977837185eSRichard Henderson .vece = MO_16, 8987837185eSRichard Henderson }; 8997837185eSRichard Henderson tcg_gen_gvec_3(dofs, aofs, bofs, oprsz, maxsz, &op); 9007837185eSRichard Henderson } 901d6ff1ccbSRichard Henderson 902d6ff1ccbSRichard Henderson static void gen_vec_fmean16(unsigned vece, TCGv_vec dst, 903d6ff1ccbSRichard Henderson TCGv_vec src1, TCGv_vec src2) 904d6ff1ccbSRichard Henderson { 905d6ff1ccbSRichard Henderson TCGv_vec t = tcg_temp_new_vec_matching(dst); 906d6ff1ccbSRichard Henderson 907d6ff1ccbSRichard Henderson tcg_gen_or_vec(vece, t, src1, src2); 908d6ff1ccbSRichard Henderson tcg_gen_and_vec(vece, t, t, tcg_constant_vec_matching(dst, vece, 1)); 909d6ff1ccbSRichard Henderson tcg_gen_sari_vec(vece, src1, src1, 1); 910d6ff1ccbSRichard Henderson tcg_gen_sari_vec(vece, src2, src2, 1); 911d6ff1ccbSRichard Henderson tcg_gen_add_vec(vece, dst, src1, src2); 912d6ff1ccbSRichard Henderson tcg_gen_add_vec(vece, dst, dst, t); 913d6ff1ccbSRichard Henderson } 914d6ff1ccbSRichard Henderson 915d6ff1ccbSRichard Henderson static void gen_op_fmean16(unsigned vece, uint32_t dofs, uint32_t aofs, 916d6ff1ccbSRichard Henderson uint32_t bofs, uint32_t oprsz, uint32_t maxsz) 917d6ff1ccbSRichard Henderson { 918d6ff1ccbSRichard Henderson static const TCGOpcode vecop_list[] = { 919d6ff1ccbSRichard Henderson INDEX_op_add_vec, INDEX_op_sari_vec, 920d6ff1ccbSRichard Henderson }; 921d6ff1ccbSRichard Henderson static const GVecGen3 op = { 922d6ff1ccbSRichard Henderson .fni8 = gen_helper_fmean16, 923d6ff1ccbSRichard Henderson .fniv = gen_vec_fmean16, 924d6ff1ccbSRichard Henderson .opt_opc = vecop_list, 925d6ff1ccbSRichard Henderson .vece = MO_16, 926d6ff1ccbSRichard Henderson }; 927d6ff1ccbSRichard Henderson tcg_gen_gvec_3(dofs, aofs, bofs, oprsz, maxsz, &op); 928d6ff1ccbSRichard Henderson } 9297837185eSRichard Henderson #else 9307837185eSRichard Henderson #define gen_op_fchksm16 ({ qemu_build_not_reached(); NULL; }) 931d6ff1ccbSRichard Henderson #define gen_op_fmean16 ({ qemu_build_not_reached(); NULL; }) 9327837185eSRichard Henderson #endif 9337837185eSRichard Henderson 93489527e3aSRichard Henderson static void finishing_insn(DisasContext *dc) 93589527e3aSRichard Henderson { 93689527e3aSRichard Henderson /* 93789527e3aSRichard Henderson * From here, there is no future path through an unwinding exception. 93889527e3aSRichard Henderson * If the current insn cannot raise an exception, the computation of 93989527e3aSRichard Henderson * cpu_cond may be able to be elided. 94089527e3aSRichard Henderson */ 94189527e3aSRichard Henderson if (dc->cpu_cond_live) { 94289527e3aSRichard Henderson tcg_gen_discard_tl(cpu_cond); 94389527e3aSRichard Henderson dc->cpu_cond_live = false; 94489527e3aSRichard Henderson } 94589527e3aSRichard Henderson } 94689527e3aSRichard Henderson 9470c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 948fcf5ef2aSThomas Huth { 94900ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 95000ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 951533f042fSRichard Henderson TCGv c2 = tcg_constant_tl(dc->jump.c2); 952fcf5ef2aSThomas Huth 953533f042fSRichard Henderson tcg_gen_movcond_tl(dc->jump.cond, cpu_npc, dc->jump.c1, c2, npc0, npc1); 954fcf5ef2aSThomas Huth } 955fcf5ef2aSThomas Huth 956fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 957fcf5ef2aSThomas Huth have been set for a jump */ 9580c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 959fcf5ef2aSThomas Huth { 960fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 961fcf5ef2aSThomas Huth gen_generic_branch(dc); 96299c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 963fcf5ef2aSThomas Huth } 964fcf5ef2aSThomas Huth } 965fcf5ef2aSThomas Huth 9660c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 967fcf5ef2aSThomas Huth { 968633c4283SRichard Henderson if (dc->npc & 3) { 969633c4283SRichard Henderson switch (dc->npc) { 970633c4283SRichard Henderson case JUMP_PC: 971fcf5ef2aSThomas Huth gen_generic_branch(dc); 97299c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 973633c4283SRichard Henderson break; 974633c4283SRichard Henderson case DYNAMIC_PC: 975633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 976633c4283SRichard Henderson break; 977633c4283SRichard Henderson default: 978633c4283SRichard Henderson g_assert_not_reached(); 979633c4283SRichard Henderson } 980633c4283SRichard Henderson } else { 981fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 982fcf5ef2aSThomas Huth } 983fcf5ef2aSThomas Huth } 984fcf5ef2aSThomas Huth 9850c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 986fcf5ef2aSThomas Huth { 987fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 988fcf5ef2aSThomas Huth save_npc(dc); 989fcf5ef2aSThomas Huth } 990fcf5ef2aSThomas Huth 991fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 992fcf5ef2aSThomas Huth { 99389527e3aSRichard Henderson finishing_insn(dc); 994fcf5ef2aSThomas Huth save_state(dc); 995ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 996af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 997fcf5ef2aSThomas Huth } 998fcf5ef2aSThomas Huth 999186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1000fcf5ef2aSThomas Huth { 1001186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1002186e7890SRichard Henderson 1003186e7890SRichard Henderson e->next = dc->delay_excp_list; 1004186e7890SRichard Henderson dc->delay_excp_list = e; 1005186e7890SRichard Henderson 1006186e7890SRichard Henderson e->lab = gen_new_label(); 1007186e7890SRichard Henderson e->excp = excp; 1008186e7890SRichard Henderson e->pc = dc->pc; 1009186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1010186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1011186e7890SRichard Henderson e->npc = dc->npc; 1012186e7890SRichard Henderson 1013186e7890SRichard Henderson return e->lab; 1014186e7890SRichard Henderson } 1015186e7890SRichard Henderson 1016186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1017186e7890SRichard Henderson { 1018186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1019186e7890SRichard Henderson } 1020186e7890SRichard Henderson 1021186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1022186e7890SRichard Henderson { 1023186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1024186e7890SRichard Henderson TCGLabel *lab; 1025186e7890SRichard Henderson 1026186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1027186e7890SRichard Henderson 1028186e7890SRichard Henderson flush_cond(dc); 1029186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1030186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1031fcf5ef2aSThomas Huth } 1032fcf5ef2aSThomas Huth 10330c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1034fcf5ef2aSThomas Huth { 103589527e3aSRichard Henderson finishing_insn(dc); 103689527e3aSRichard Henderson 1037633c4283SRichard Henderson if (dc->npc & 3) { 1038633c4283SRichard Henderson switch (dc->npc) { 1039633c4283SRichard Henderson case JUMP_PC: 1040fcf5ef2aSThomas Huth gen_generic_branch(dc); 1041fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 104299c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1043633c4283SRichard Henderson break; 1044633c4283SRichard Henderson case DYNAMIC_PC: 1045633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1046fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1047633c4283SRichard Henderson dc->pc = dc->npc; 1048633c4283SRichard Henderson break; 1049633c4283SRichard Henderson default: 1050633c4283SRichard Henderson g_assert_not_reached(); 1051633c4283SRichard Henderson } 1052fcf5ef2aSThomas Huth } else { 1053fcf5ef2aSThomas Huth dc->pc = dc->npc; 1054fcf5ef2aSThomas Huth } 1055fcf5ef2aSThomas Huth } 1056fcf5ef2aSThomas Huth 1057fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1058fcf5ef2aSThomas Huth DisasContext *dc) 1059fcf5ef2aSThomas Huth { 1060b597eedcSRichard Henderson TCGv t1; 1061fcf5ef2aSThomas Huth 10622a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 1063c8507ebfSRichard Henderson cmp->c2 = 0; 10642a1905c7SRichard Henderson 10652a1905c7SRichard Henderson switch (cond & 7) { 10662a1905c7SRichard Henderson case 0x0: /* never */ 10672a1905c7SRichard Henderson cmp->cond = TCG_COND_NEVER; 1068c8507ebfSRichard Henderson cmp->c1 = tcg_constant_tl(0); 1069fcf5ef2aSThomas Huth break; 10702a1905c7SRichard Henderson 10712a1905c7SRichard Henderson case 0x1: /* eq: Z */ 10722a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 10732a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 10742a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_Z); 10752a1905c7SRichard Henderson } else { 10762a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, cpu_icc_Z); 10772a1905c7SRichard Henderson } 10782a1905c7SRichard Henderson break; 10792a1905c7SRichard Henderson 10802a1905c7SRichard Henderson case 0x2: /* le: Z | (N ^ V) */ 10812a1905c7SRichard Henderson /* 10822a1905c7SRichard Henderson * Simplify: 10832a1905c7SRichard Henderson * cc_Z || (N ^ V) < 0 NE 10842a1905c7SRichard Henderson * cc_Z && !((N ^ V) < 0) EQ 10852a1905c7SRichard Henderson * cc_Z & ~((N ^ V) >> TLB) EQ 10862a1905c7SRichard Henderson */ 10872a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 10882a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 10892a1905c7SRichard Henderson tcg_gen_sextract_tl(t1, t1, xcc ? 63 : 31, 1); 10902a1905c7SRichard Henderson tcg_gen_andc_tl(t1, xcc ? cpu_cc_Z : cpu_icc_Z, t1); 10912a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 10922a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 10932a1905c7SRichard Henderson } 10942a1905c7SRichard Henderson break; 10952a1905c7SRichard Henderson 10962a1905c7SRichard Henderson case 0x3: /* lt: N ^ V */ 10972a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 10982a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 10992a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 11002a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, t1); 11012a1905c7SRichard Henderson } 11022a1905c7SRichard Henderson break; 11032a1905c7SRichard Henderson 11042a1905c7SRichard Henderson case 0x4: /* leu: Z | C */ 11052a1905c7SRichard Henderson /* 11062a1905c7SRichard Henderson * Simplify: 11072a1905c7SRichard Henderson * cc_Z == 0 || cc_C != 0 NE 11082a1905c7SRichard Henderson * cc_Z != 0 && cc_C == 0 EQ 11092a1905c7SRichard Henderson * cc_Z & (cc_C ? 0 : -1) EQ 11102a1905c7SRichard Henderson * cc_Z & (cc_C - 1) EQ 11112a1905c7SRichard Henderson */ 11122a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 11132a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11142a1905c7SRichard Henderson tcg_gen_subi_tl(t1, cpu_cc_C, 1); 11152a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_cc_Z); 11162a1905c7SRichard Henderson } else { 11172a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 11182a1905c7SRichard Henderson tcg_gen_subi_tl(t1, t1, 1); 11192a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_icc_Z); 11202a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 11212a1905c7SRichard Henderson } 11222a1905c7SRichard Henderson break; 11232a1905c7SRichard Henderson 11242a1905c7SRichard Henderson case 0x5: /* ltu: C */ 11252a1905c7SRichard Henderson cmp->cond = TCG_COND_NE; 11262a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11272a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_C); 11282a1905c7SRichard Henderson } else { 11292a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 11302a1905c7SRichard Henderson } 11312a1905c7SRichard Henderson break; 11322a1905c7SRichard Henderson 11332a1905c7SRichard Henderson case 0x6: /* neg: N */ 11342a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 11352a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11362a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_N); 11372a1905c7SRichard Henderson } else { 11382a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_N); 11392a1905c7SRichard Henderson } 11402a1905c7SRichard Henderson break; 11412a1905c7SRichard Henderson 11422a1905c7SRichard Henderson case 0x7: /* vs: V */ 11432a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 11442a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 11452a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_V); 11462a1905c7SRichard Henderson } else { 11472a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_V); 11482a1905c7SRichard Henderson } 11492a1905c7SRichard Henderson break; 11502a1905c7SRichard Henderson } 11512a1905c7SRichard Henderson if (cond & 8) { 11522a1905c7SRichard Henderson cmp->cond = tcg_invert_cond(cmp->cond); 1153fcf5ef2aSThomas Huth } 1154fcf5ef2aSThomas Huth } 1155fcf5ef2aSThomas Huth 1156fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1157fcf5ef2aSThomas Huth { 1158d8c5b92fSRichard Henderson TCGv_i32 fcc = cpu_fcc[cc]; 1159d8c5b92fSRichard Henderson TCGv_i32 c1 = fcc; 1160d8c5b92fSRichard Henderson int c2 = 0; 1161d8c5b92fSRichard Henderson TCGCond tcond; 1162fcf5ef2aSThomas Huth 1163d8c5b92fSRichard Henderson /* 1164d8c5b92fSRichard Henderson * FCC values: 1165d8c5b92fSRichard Henderson * 0 = 1166d8c5b92fSRichard Henderson * 1 < 1167d8c5b92fSRichard Henderson * 2 > 1168d8c5b92fSRichard Henderson * 3 unordered 1169d8c5b92fSRichard Henderson */ 1170d8c5b92fSRichard Henderson switch (cond & 7) { 1171d8c5b92fSRichard Henderson case 0x0: /* fbn */ 1172d8c5b92fSRichard Henderson tcond = TCG_COND_NEVER; 1173fcf5ef2aSThomas Huth break; 1174d8c5b92fSRichard Henderson case 0x1: /* fbne : !0 */ 1175d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1176fcf5ef2aSThomas Huth break; 1177d8c5b92fSRichard Henderson case 0x2: /* fblg : 1 or 2 */ 1178d8c5b92fSRichard Henderson /* fcc in {1,2} - 1 -> fcc in {0,1} */ 1179d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1180d8c5b92fSRichard Henderson tcg_gen_addi_i32(c1, fcc, -1); 1181d8c5b92fSRichard Henderson c2 = 1; 1182d8c5b92fSRichard Henderson tcond = TCG_COND_LEU; 1183fcf5ef2aSThomas Huth break; 1184d8c5b92fSRichard Henderson case 0x3: /* fbul : 1 or 3 */ 1185d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1186d8c5b92fSRichard Henderson tcg_gen_andi_i32(c1, fcc, 1); 1187d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1188d8c5b92fSRichard Henderson break; 1189d8c5b92fSRichard Henderson case 0x4: /* fbl : 1 */ 1190d8c5b92fSRichard Henderson c2 = 1; 1191d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1192d8c5b92fSRichard Henderson break; 1193d8c5b92fSRichard Henderson case 0x5: /* fbug : 2 or 3 */ 1194d8c5b92fSRichard Henderson c2 = 2; 1195d8c5b92fSRichard Henderson tcond = TCG_COND_GEU; 1196d8c5b92fSRichard Henderson break; 1197d8c5b92fSRichard Henderson case 0x6: /* fbg : 2 */ 1198d8c5b92fSRichard Henderson c2 = 2; 1199d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1200d8c5b92fSRichard Henderson break; 1201d8c5b92fSRichard Henderson case 0x7: /* fbu : 3 */ 1202d8c5b92fSRichard Henderson c2 = 3; 1203d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1204fcf5ef2aSThomas Huth break; 1205fcf5ef2aSThomas Huth } 1206d8c5b92fSRichard Henderson if (cond & 8) { 1207d8c5b92fSRichard Henderson tcond = tcg_invert_cond(tcond); 1208fcf5ef2aSThomas Huth } 1209d8c5b92fSRichard Henderson 1210d8c5b92fSRichard Henderson cmp->cond = tcond; 1211d8c5b92fSRichard Henderson cmp->c2 = c2; 1212d8c5b92fSRichard Henderson cmp->c1 = tcg_temp_new(); 1213d8c5b92fSRichard Henderson tcg_gen_extu_i32_tl(cmp->c1, c1); 1214fcf5ef2aSThomas Huth } 1215fcf5ef2aSThomas Huth 12162c4f56c9SRichard Henderson static bool gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 12172c4f56c9SRichard Henderson { 12182c4f56c9SRichard Henderson static const TCGCond cond_reg[4] = { 1219ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1220fcf5ef2aSThomas Huth TCG_COND_EQ, 1221fcf5ef2aSThomas Huth TCG_COND_LE, 1222fcf5ef2aSThomas Huth TCG_COND_LT, 1223fcf5ef2aSThomas Huth }; 12242c4f56c9SRichard Henderson TCGCond tcond; 1225fcf5ef2aSThomas Huth 12262c4f56c9SRichard Henderson if ((cond & 3) == 0) { 12272c4f56c9SRichard Henderson return false; 12282c4f56c9SRichard Henderson } 12292c4f56c9SRichard Henderson tcond = cond_reg[cond & 3]; 12302c4f56c9SRichard Henderson if (cond & 4) { 12312c4f56c9SRichard Henderson tcond = tcg_invert_cond(tcond); 12322c4f56c9SRichard Henderson } 12332c4f56c9SRichard Henderson 12342c4f56c9SRichard Henderson cmp->cond = tcond; 1235816f89b7SRichard Henderson cmp->c1 = tcg_temp_new(); 1236c8507ebfSRichard Henderson cmp->c2 = 0; 1237816f89b7SRichard Henderson tcg_gen_mov_tl(cmp->c1, r_src); 12382c4f56c9SRichard Henderson return true; 1239fcf5ef2aSThomas Huth } 1240fcf5ef2aSThomas Huth 1241baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1242baf3dbf2SRichard Henderson { 12433590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(0), tcg_env, 12443590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1245baf3dbf2SRichard Henderson } 1246baf3dbf2SRichard Henderson 1247baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1248baf3dbf2SRichard Henderson { 1249baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1250baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1251baf3dbf2SRichard Henderson } 1252baf3dbf2SRichard Henderson 1253baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1254baf3dbf2SRichard Henderson { 1255baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1256daf457d4SRichard Henderson tcg_gen_xori_i32(dst, src, 1u << 31); 1257baf3dbf2SRichard Henderson } 1258baf3dbf2SRichard Henderson 1259baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1260baf3dbf2SRichard Henderson { 1261baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1262daf457d4SRichard Henderson tcg_gen_andi_i32(dst, src, ~(1u << 31)); 1263baf3dbf2SRichard Henderson } 1264baf3dbf2SRichard Henderson 1265c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1266c6d83e4fSRichard Henderson { 1267c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1268c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1269c6d83e4fSRichard Henderson } 1270c6d83e4fSRichard Henderson 1271c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1272c6d83e4fSRichard Henderson { 1273c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1274daf457d4SRichard Henderson tcg_gen_xori_i64(dst, src, 1ull << 63); 1275c6d83e4fSRichard Henderson } 1276c6d83e4fSRichard Henderson 1277c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1278c6d83e4fSRichard Henderson { 1279c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1280daf457d4SRichard Henderson tcg_gen_andi_i64(dst, src, ~(1ull << 63)); 1281daf457d4SRichard Henderson } 1282daf457d4SRichard Henderson 1283daf457d4SRichard Henderson static void gen_op_fnegq(TCGv_i128 dst, TCGv_i128 src) 1284daf457d4SRichard Henderson { 1285daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1286daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1287daf457d4SRichard Henderson 1288daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1289daf457d4SRichard Henderson tcg_gen_xori_i64(h, h, 1ull << 63); 1290daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1291daf457d4SRichard Henderson } 1292daf457d4SRichard Henderson 1293daf457d4SRichard Henderson static void gen_op_fabsq(TCGv_i128 dst, TCGv_i128 src) 1294daf457d4SRichard Henderson { 1295daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1296daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1297daf457d4SRichard Henderson 1298daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1299daf457d4SRichard Henderson tcg_gen_andi_i64(h, h, ~(1ull << 63)); 1300daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1301c6d83e4fSRichard Henderson } 1302c6d83e4fSRichard Henderson 13034fd71d19SRichard Henderson static void gen_op_fmadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 13044fd71d19SRichard Henderson { 13054fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(0)); 13064fd71d19SRichard Henderson } 13074fd71d19SRichard Henderson 13084fd71d19SRichard Henderson static void gen_op_fmaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 13094fd71d19SRichard Henderson { 13104fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(0)); 13114fd71d19SRichard Henderson } 13124fd71d19SRichard Henderson 13134fd71d19SRichard Henderson static void gen_op_fmsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 13144fd71d19SRichard Henderson { 13154fd71d19SRichard Henderson int op = float_muladd_negate_c; 13164fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13174fd71d19SRichard Henderson } 13184fd71d19SRichard Henderson 13194fd71d19SRichard Henderson static void gen_op_fmsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 13204fd71d19SRichard Henderson { 13214fd71d19SRichard Henderson int op = float_muladd_negate_c; 13224fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13234fd71d19SRichard Henderson } 13244fd71d19SRichard Henderson 13254fd71d19SRichard Henderson static void gen_op_fnmsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 13264fd71d19SRichard Henderson { 13274fd71d19SRichard Henderson int op = float_muladd_negate_c | float_muladd_negate_result; 13284fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13294fd71d19SRichard Henderson } 13304fd71d19SRichard Henderson 13314fd71d19SRichard Henderson static void gen_op_fnmsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 13324fd71d19SRichard Henderson { 13334fd71d19SRichard Henderson int op = float_muladd_negate_c | float_muladd_negate_result; 13344fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13354fd71d19SRichard Henderson } 13364fd71d19SRichard Henderson 13374fd71d19SRichard Henderson static void gen_op_fnmadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 13384fd71d19SRichard Henderson { 13394fd71d19SRichard Henderson int op = float_muladd_negate_result; 13404fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13414fd71d19SRichard Henderson } 13424fd71d19SRichard Henderson 13434fd71d19SRichard Henderson static void gen_op_fnmaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 13444fd71d19SRichard Henderson { 13454fd71d19SRichard Henderson int op = float_muladd_negate_result; 13464fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 13474fd71d19SRichard Henderson } 13484fd71d19SRichard Henderson 13493d50b728SRichard Henderson /* Use muladd to compute (1 * src1) + src2 / 2 with one rounding. */ 13503d50b728SRichard Henderson static void gen_op_fhadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2) 13513d50b728SRichard Henderson { 13523d50b728SRichard Henderson TCGv_i32 one = tcg_constant_i32(float32_one); 13533d50b728SRichard Henderson int op = float_muladd_halve_result; 13543d50b728SRichard Henderson gen_helper_fmadds(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13553d50b728SRichard Henderson } 13563d50b728SRichard Henderson 13573d50b728SRichard Henderson static void gen_op_fhaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2) 13583d50b728SRichard Henderson { 13593d50b728SRichard Henderson TCGv_i64 one = tcg_constant_i64(float64_one); 13603d50b728SRichard Henderson int op = float_muladd_halve_result; 13613d50b728SRichard Henderson gen_helper_fmaddd(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13623d50b728SRichard Henderson } 13633d50b728SRichard Henderson 13643d50b728SRichard Henderson /* Use muladd to compute (1 * src1) - src2 / 2 with one rounding. */ 13653d50b728SRichard Henderson static void gen_op_fhsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2) 13663d50b728SRichard Henderson { 13673d50b728SRichard Henderson TCGv_i32 one = tcg_constant_i32(float32_one); 13683d50b728SRichard Henderson int op = float_muladd_negate_c | float_muladd_halve_result; 13693d50b728SRichard Henderson gen_helper_fmadds(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13703d50b728SRichard Henderson } 13713d50b728SRichard Henderson 13723d50b728SRichard Henderson static void gen_op_fhsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2) 13733d50b728SRichard Henderson { 13743d50b728SRichard Henderson TCGv_i64 one = tcg_constant_i64(float64_one); 13753d50b728SRichard Henderson int op = float_muladd_negate_c | float_muladd_halve_result; 13763d50b728SRichard Henderson gen_helper_fmaddd(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13773d50b728SRichard Henderson } 13783d50b728SRichard Henderson 13793d50b728SRichard Henderson /* Use muladd to compute -((1 * src1) + src2 / 2) with one rounding. */ 13803d50b728SRichard Henderson static void gen_op_fnhadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2) 13813d50b728SRichard Henderson { 13823d50b728SRichard Henderson TCGv_i32 one = tcg_constant_i32(float32_one); 13833d50b728SRichard Henderson int op = float_muladd_negate_result | float_muladd_halve_result; 13843d50b728SRichard Henderson gen_helper_fmadds(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13853d50b728SRichard Henderson } 13863d50b728SRichard Henderson 13873d50b728SRichard Henderson static void gen_op_fnhaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2) 13883d50b728SRichard Henderson { 13893d50b728SRichard Henderson TCGv_i64 one = tcg_constant_i64(float64_one); 13903d50b728SRichard Henderson int op = float_muladd_negate_result | float_muladd_halve_result; 13913d50b728SRichard Henderson gen_helper_fmaddd(d, tcg_env, one, s1, s2, tcg_constant_i32(op)); 13923d50b728SRichard Henderson } 13933d50b728SRichard Henderson 13943590f01eSRichard Henderson static void gen_op_fpexception_im(DisasContext *dc, int ftt) 1395fcf5ef2aSThomas Huth { 13963590f01eSRichard Henderson /* 13973590f01eSRichard Henderson * CEXC is only set when succesfully completing an FPop, 13983590f01eSRichard Henderson * or when raising FSR_FTT_IEEE_EXCP, i.e. check_ieee_exception. 13993590f01eSRichard Henderson * Thus we can simply store FTT into this field. 14003590f01eSRichard Henderson */ 14013590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(ftt), tcg_env, 14023590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1403fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1404fcf5ef2aSThomas Huth } 1405fcf5ef2aSThomas Huth 1406fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1407fcf5ef2aSThomas Huth { 1408fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1409fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1410fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1411fcf5ef2aSThomas Huth return 1; 1412fcf5ef2aSThomas Huth } 1413fcf5ef2aSThomas Huth #endif 1414fcf5ef2aSThomas Huth return 0; 1415fcf5ef2aSThomas Huth } 1416fcf5ef2aSThomas Huth 1417fcf5ef2aSThomas Huth /* asi moves */ 1418fcf5ef2aSThomas Huth typedef enum { 1419fcf5ef2aSThomas Huth GET_ASI_HELPER, 1420fcf5ef2aSThomas Huth GET_ASI_EXCP, 1421fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1422fcf5ef2aSThomas Huth GET_ASI_DTWINX, 14232786a3f8SRichard Henderson GET_ASI_CODE, 1424fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1425fcf5ef2aSThomas Huth GET_ASI_SHORT, 1426fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1427fcf5ef2aSThomas Huth GET_ASI_BFILL, 1428fcf5ef2aSThomas Huth } ASIType; 1429fcf5ef2aSThomas Huth 1430fcf5ef2aSThomas Huth typedef struct { 1431fcf5ef2aSThomas Huth ASIType type; 1432fcf5ef2aSThomas Huth int asi; 1433fcf5ef2aSThomas Huth int mem_idx; 143414776ab5STony Nguyen MemOp memop; 1435fcf5ef2aSThomas Huth } DisasASI; 1436fcf5ef2aSThomas Huth 1437811cc0b0SRichard Henderson /* 1438811cc0b0SRichard Henderson * Build DisasASI. 1439811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1440811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1441811cc0b0SRichard Henderson */ 1442811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1443fcf5ef2aSThomas Huth { 1444fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1445fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1446fcf5ef2aSThomas Huth 1447811cc0b0SRichard Henderson if (asi == -1) { 1448811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1449811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1450811cc0b0SRichard Henderson goto done; 1451811cc0b0SRichard Henderson } 1452811cc0b0SRichard Henderson 1453fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1454fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1455811cc0b0SRichard Henderson if (asi < 0) { 1456fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1457fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1458fcf5ef2aSThomas Huth } else if (supervisor(dc) 1459fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1460fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1461fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1462fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1463fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1464fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1465fcf5ef2aSThomas Huth switch (asi) { 1466fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1467fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1468fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1469fcf5ef2aSThomas Huth break; 1470fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1471fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1472fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1473fcf5ef2aSThomas Huth break; 14742786a3f8SRichard Henderson case ASI_USERTXT: /* User text access */ 14752786a3f8SRichard Henderson mem_idx = MMU_USER_IDX; 14762786a3f8SRichard Henderson type = GET_ASI_CODE; 14772786a3f8SRichard Henderson break; 14782786a3f8SRichard Henderson case ASI_KERNELTXT: /* Supervisor text access */ 14792786a3f8SRichard Henderson mem_idx = MMU_KERNEL_IDX; 14802786a3f8SRichard Henderson type = GET_ASI_CODE; 14812786a3f8SRichard Henderson break; 1482fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1483fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1484fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1485fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1486fcf5ef2aSThomas Huth break; 1487fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1488fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1489fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1490fcf5ef2aSThomas Huth break; 1491fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1492fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1493fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1494fcf5ef2aSThomas Huth break; 1495fcf5ef2aSThomas Huth } 14966e10f37cSKONRAD Frederic 14976e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 14986e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 14996e10f37cSKONRAD Frederic */ 15006e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1501fcf5ef2aSThomas Huth } else { 1502fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1503fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1504fcf5ef2aSThomas Huth } 1505fcf5ef2aSThomas Huth #else 1506811cc0b0SRichard Henderson if (asi < 0) { 1507fcf5ef2aSThomas Huth asi = dc->asi; 1508fcf5ef2aSThomas Huth } 1509fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1510fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1511fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1512fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1513fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1514fcf5ef2aSThomas Huth done properly in the helper. */ 1515fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1516fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1517fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1518fcf5ef2aSThomas Huth } else { 1519fcf5ef2aSThomas Huth switch (asi) { 1520fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1521fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1522fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1523fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1524fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1525fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1526fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1527fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1528fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1529fcf5ef2aSThomas Huth break; 1530fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1531fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1532fcf5ef2aSThomas Huth case ASI_TWINX_N: 1533fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1534fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1535fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 15369a10756dSArtyom Tarasenko if (hypervisor(dc)) { 153784f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 15389a10756dSArtyom Tarasenko } else { 1539fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 15409a10756dSArtyom Tarasenko } 1541fcf5ef2aSThomas Huth break; 1542fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1543fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1544fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1545fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1546fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1547fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1548fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1549fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1550fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1551fcf5ef2aSThomas Huth break; 1552fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1553fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1554fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1555fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1556fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1557fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1558fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1559fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1560fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1561fcf5ef2aSThomas Huth break; 1562fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1563fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1564fcf5ef2aSThomas Huth case ASI_TWINX_S: 1565fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1566fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1567fcf5ef2aSThomas Huth case ASI_BLK_S: 1568fcf5ef2aSThomas Huth case ASI_BLK_SL: 1569fcf5ef2aSThomas Huth case ASI_FL8_S: 1570fcf5ef2aSThomas Huth case ASI_FL8_SL: 1571fcf5ef2aSThomas Huth case ASI_FL16_S: 1572fcf5ef2aSThomas Huth case ASI_FL16_SL: 1573fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1574fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1575fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1576fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1577fcf5ef2aSThomas Huth } 1578fcf5ef2aSThomas Huth break; 1579fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1580fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1581fcf5ef2aSThomas Huth case ASI_TWINX_P: 1582fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1583fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1584fcf5ef2aSThomas Huth case ASI_BLK_P: 1585fcf5ef2aSThomas Huth case ASI_BLK_PL: 1586fcf5ef2aSThomas Huth case ASI_FL8_P: 1587fcf5ef2aSThomas Huth case ASI_FL8_PL: 1588fcf5ef2aSThomas Huth case ASI_FL16_P: 1589fcf5ef2aSThomas Huth case ASI_FL16_PL: 1590fcf5ef2aSThomas Huth break; 1591fcf5ef2aSThomas Huth } 1592fcf5ef2aSThomas Huth switch (asi) { 1593fcf5ef2aSThomas Huth case ASI_REAL: 1594fcf5ef2aSThomas Huth case ASI_REAL_IO: 1595fcf5ef2aSThomas Huth case ASI_REAL_L: 1596fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1597fcf5ef2aSThomas Huth case ASI_N: 1598fcf5ef2aSThomas Huth case ASI_NL: 1599fcf5ef2aSThomas Huth case ASI_AIUP: 1600fcf5ef2aSThomas Huth case ASI_AIUPL: 1601fcf5ef2aSThomas Huth case ASI_AIUS: 1602fcf5ef2aSThomas Huth case ASI_AIUSL: 1603fcf5ef2aSThomas Huth case ASI_S: 1604fcf5ef2aSThomas Huth case ASI_SL: 1605fcf5ef2aSThomas Huth case ASI_P: 1606fcf5ef2aSThomas Huth case ASI_PL: 1607fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1608fcf5ef2aSThomas Huth break; 1609fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1610fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1611fcf5ef2aSThomas Huth case ASI_TWINX_N: 1612fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1613fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1614fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1615fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1616fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1617fcf5ef2aSThomas Huth case ASI_TWINX_P: 1618fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1619fcf5ef2aSThomas Huth case ASI_TWINX_S: 1620fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1621fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1622fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1623fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1624fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1625fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1626fcf5ef2aSThomas Huth break; 1627fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1628fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1629fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1630fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1631fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1632fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1633fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1634fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1635fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1636fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1637fcf5ef2aSThomas Huth case ASI_BLK_S: 1638fcf5ef2aSThomas Huth case ASI_BLK_SL: 1639fcf5ef2aSThomas Huth case ASI_BLK_P: 1640fcf5ef2aSThomas Huth case ASI_BLK_PL: 1641fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1642fcf5ef2aSThomas Huth break; 1643fcf5ef2aSThomas Huth case ASI_FL8_S: 1644fcf5ef2aSThomas Huth case ASI_FL8_SL: 1645fcf5ef2aSThomas Huth case ASI_FL8_P: 1646fcf5ef2aSThomas Huth case ASI_FL8_PL: 1647fcf5ef2aSThomas Huth memop = MO_UB; 1648fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1649fcf5ef2aSThomas Huth break; 1650fcf5ef2aSThomas Huth case ASI_FL16_S: 1651fcf5ef2aSThomas Huth case ASI_FL16_SL: 1652fcf5ef2aSThomas Huth case ASI_FL16_P: 1653fcf5ef2aSThomas Huth case ASI_FL16_PL: 1654fcf5ef2aSThomas Huth memop = MO_TEUW; 1655fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1656fcf5ef2aSThomas Huth break; 1657fcf5ef2aSThomas Huth } 1658fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1659fcf5ef2aSThomas Huth if (asi & 8) { 1660fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1661fcf5ef2aSThomas Huth } 1662fcf5ef2aSThomas Huth } 1663fcf5ef2aSThomas Huth #endif 1664fcf5ef2aSThomas Huth 1665811cc0b0SRichard Henderson done: 1666fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1667fcf5ef2aSThomas Huth } 1668fcf5ef2aSThomas Huth 1669a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1670a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 1671a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1672a76779eeSRichard Henderson { 1673a76779eeSRichard Henderson g_assert_not_reached(); 1674a76779eeSRichard Henderson } 1675a76779eeSRichard Henderson 1676a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 1677a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1678a76779eeSRichard Henderson { 1679a76779eeSRichard Henderson g_assert_not_reached(); 1680a76779eeSRichard Henderson } 1681a76779eeSRichard Henderson #endif 1682a76779eeSRichard Henderson 168342071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1684fcf5ef2aSThomas Huth { 1685c03a0fd1SRichard Henderson switch (da->type) { 1686fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1687fcf5ef2aSThomas Huth break; 1688fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 1689fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1690fcf5ef2aSThomas Huth break; 1691fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1692c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 1693fcf5ef2aSThomas Huth break; 16942786a3f8SRichard Henderson 16952786a3f8SRichard Henderson case GET_ASI_CODE: 16962786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 16972786a3f8SRichard Henderson { 16982786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 16992786a3f8SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 17002786a3f8SRichard Henderson 17012786a3f8SRichard Henderson gen_helper_ld_code(t64, tcg_env, addr, tcg_constant_i32(oi)); 17022786a3f8SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 17032786a3f8SRichard Henderson } 17042786a3f8SRichard Henderson break; 17052786a3f8SRichard Henderson #else 17062786a3f8SRichard Henderson g_assert_not_reached(); 17072786a3f8SRichard Henderson #endif 17082786a3f8SRichard Henderson 1709fcf5ef2aSThomas Huth default: 1710fcf5ef2aSThomas Huth { 1711c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1712c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1713fcf5ef2aSThomas Huth 1714fcf5ef2aSThomas Huth save_state(dc); 1715fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1716ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 1717fcf5ef2aSThomas Huth #else 1718fcf5ef2aSThomas Huth { 1719fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1720ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 1721fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 1722fcf5ef2aSThomas Huth } 1723fcf5ef2aSThomas Huth #endif 1724fcf5ef2aSThomas Huth } 1725fcf5ef2aSThomas Huth break; 1726fcf5ef2aSThomas Huth } 1727fcf5ef2aSThomas Huth } 1728fcf5ef2aSThomas Huth 172942071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 1730c03a0fd1SRichard Henderson { 1731c03a0fd1SRichard Henderson switch (da->type) { 1732fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1733fcf5ef2aSThomas Huth break; 1734c03a0fd1SRichard Henderson 1735fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 1736c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 1737fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1738fcf5ef2aSThomas Huth break; 1739c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 17403390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 17413390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 1742fcf5ef2aSThomas Huth break; 1743c03a0fd1SRichard Henderson } 1744c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 1745c03a0fd1SRichard Henderson /* fall through */ 1746c03a0fd1SRichard Henderson 1747c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1748c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 1749c03a0fd1SRichard Henderson break; 1750c03a0fd1SRichard Henderson 1751fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 1752c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 175398271007SRichard Henderson /* 175498271007SRichard Henderson * Copy 32 bytes from the address in SRC to ADDR. 175598271007SRichard Henderson * 175698271007SRichard Henderson * From Ross RT625 hyperSPARC manual, section 4.6: 175798271007SRichard Henderson * "Block Copy and Block Fill will work only on cache line boundaries." 175898271007SRichard Henderson * 175998271007SRichard Henderson * It does not specify if an unaliged address is truncated or trapped. 176098271007SRichard Henderson * Previous qemu behaviour was to truncate to 4 byte alignment, which 176198271007SRichard Henderson * is obviously wrong. The only place I can see this used is in the 176298271007SRichard Henderson * Linux kernel which begins with page alignment, advancing by 32, 176398271007SRichard Henderson * so is always aligned. Assume truncation as the simpler option. 176498271007SRichard Henderson * 176598271007SRichard Henderson * Since the loads and stores are paired, allow the copy to happen 176698271007SRichard Henderson * in the host endianness. The copy need not be atomic. 176798271007SRichard Henderson */ 1768fcf5ef2aSThomas Huth { 176998271007SRichard Henderson MemOp mop = MO_128 | MO_ATOM_IFALIGN_PAIR; 1770fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 1771fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 177298271007SRichard Henderson TCGv_i128 tmp = tcg_temp_new_i128(); 1773fcf5ef2aSThomas Huth 177498271007SRichard Henderson tcg_gen_andi_tl(saddr, src, -32); 177598271007SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 177698271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 177798271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 177898271007SRichard Henderson tcg_gen_addi_tl(saddr, saddr, 16); 177998271007SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 178098271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 178198271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 1782fcf5ef2aSThomas Huth } 1783fcf5ef2aSThomas Huth break; 1784c03a0fd1SRichard Henderson 1785fcf5ef2aSThomas Huth default: 1786fcf5ef2aSThomas Huth { 1787c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1788c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1789fcf5ef2aSThomas Huth 1790fcf5ef2aSThomas Huth save_state(dc); 1791fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1792ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 1793fcf5ef2aSThomas Huth #else 1794fcf5ef2aSThomas Huth { 1795fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1796fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 1797ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1798fcf5ef2aSThomas Huth } 1799fcf5ef2aSThomas Huth #endif 1800fcf5ef2aSThomas Huth 1801fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 1802fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1803fcf5ef2aSThomas Huth } 1804fcf5ef2aSThomas Huth break; 1805fcf5ef2aSThomas Huth } 1806fcf5ef2aSThomas Huth } 1807fcf5ef2aSThomas Huth 1808dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 1809c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 1810c03a0fd1SRichard Henderson { 1811c03a0fd1SRichard Henderson switch (da->type) { 1812c03a0fd1SRichard Henderson case GET_ASI_EXCP: 1813c03a0fd1SRichard Henderson break; 1814c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1815dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 1816dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1817c03a0fd1SRichard Henderson break; 1818c03a0fd1SRichard Henderson default: 1819c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 1820c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 1821c03a0fd1SRichard Henderson break; 1822c03a0fd1SRichard Henderson } 1823c03a0fd1SRichard Henderson } 1824c03a0fd1SRichard Henderson 1825d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 1826c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 1827c03a0fd1SRichard Henderson { 1828c03a0fd1SRichard Henderson switch (da->type) { 1829fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1830c03a0fd1SRichard Henderson return; 1831fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1832c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 1833c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1834fcf5ef2aSThomas Huth break; 1835fcf5ef2aSThomas Huth default: 1836fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 1837fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 1838fcf5ef2aSThomas Huth break; 1839fcf5ef2aSThomas Huth } 1840fcf5ef2aSThomas Huth } 1841fcf5ef2aSThomas Huth 1842cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1843c03a0fd1SRichard Henderson { 1844c03a0fd1SRichard Henderson switch (da->type) { 1845fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1846fcf5ef2aSThomas Huth break; 1847fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1848cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 1849cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 1850fcf5ef2aSThomas Huth break; 1851fcf5ef2aSThomas Huth default: 18523db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 18533db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 1854af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 1855ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 18563db010c3SRichard Henderson } else { 1857c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 185800ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 18593db010c3SRichard Henderson TCGv_i64 s64, t64; 18603db010c3SRichard Henderson 18613db010c3SRichard Henderson save_state(dc); 18623db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 1863ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 18643db010c3SRichard Henderson 186500ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 1866ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 18673db010c3SRichard Henderson 18683db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 18693db010c3SRichard Henderson 18703db010c3SRichard Henderson /* End the TB. */ 18713db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 18723db010c3SRichard Henderson } 1873fcf5ef2aSThomas Huth break; 1874fcf5ef2aSThomas Huth } 1875fcf5ef2aSThomas Huth } 1876fcf5ef2aSThomas Huth 1877287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 18783259b9e2SRichard Henderson TCGv addr, int rd) 1879fcf5ef2aSThomas Huth { 18803259b9e2SRichard Henderson MemOp memop = da->memop; 18813259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1882fcf5ef2aSThomas Huth TCGv_i32 d32; 18831210a036SRichard Henderson TCGv_i64 d64, l64; 1884287b1152SRichard Henderson TCGv addr_tmp; 1885fcf5ef2aSThomas Huth 18863259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 18873259b9e2SRichard Henderson if (size == MO_128) { 18883259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 18893259b9e2SRichard Henderson } 18903259b9e2SRichard Henderson 18913259b9e2SRichard Henderson switch (da->type) { 1892fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1893fcf5ef2aSThomas Huth break; 1894fcf5ef2aSThomas Huth 1895fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 18963259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1897fcf5ef2aSThomas Huth switch (size) { 18983259b9e2SRichard Henderson case MO_32: 1899388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 19003259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 1901fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1902fcf5ef2aSThomas Huth break; 19033259b9e2SRichard Henderson 19043259b9e2SRichard Henderson case MO_64: 19051210a036SRichard Henderson d64 = tcg_temp_new_i64(); 19061210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 19071210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1908fcf5ef2aSThomas Huth break; 19093259b9e2SRichard Henderson 19103259b9e2SRichard Henderson case MO_128: 1911fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 19121210a036SRichard Henderson l64 = tcg_temp_new_i64(); 19133259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 1914287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1915287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 19161210a036SRichard Henderson tcg_gen_qemu_ld_i64(l64, addr_tmp, da->mem_idx, memop); 19171210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 19181210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l64); 1919fcf5ef2aSThomas Huth break; 1920fcf5ef2aSThomas Huth default: 1921fcf5ef2aSThomas Huth g_assert_not_reached(); 1922fcf5ef2aSThomas Huth } 1923fcf5ef2aSThomas Huth break; 1924fcf5ef2aSThomas Huth 1925fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1926fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 19273259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1928fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1929287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 19301210a036SRichard Henderson d64 = tcg_temp_new_i64(); 1931287b1152SRichard Henderson for (int i = 0; ; ++i) { 19321210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, 19333259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 19341210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2 * i, d64); 1935fcf5ef2aSThomas Huth if (i == 7) { 1936fcf5ef2aSThomas Huth break; 1937fcf5ef2aSThomas Huth } 1938287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1939287b1152SRichard Henderson addr = addr_tmp; 1940fcf5ef2aSThomas Huth } 1941fcf5ef2aSThomas Huth } else { 1942fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1943fcf5ef2aSThomas Huth } 1944fcf5ef2aSThomas Huth break; 1945fcf5ef2aSThomas Huth 1946fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1947fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 19483259b9e2SRichard Henderson if (orig_size == MO_64) { 19491210a036SRichard Henderson d64 = tcg_temp_new_i64(); 19501210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop | MO_ALIGN); 19511210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1952fcf5ef2aSThomas Huth } else { 1953fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1954fcf5ef2aSThomas Huth } 1955fcf5ef2aSThomas Huth break; 1956fcf5ef2aSThomas Huth 1957fcf5ef2aSThomas Huth default: 1958fcf5ef2aSThomas Huth { 19593259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 19603259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 1961fcf5ef2aSThomas Huth 1962fcf5ef2aSThomas Huth save_state(dc); 1963fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1964fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1965fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 1966fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 1967fcf5ef2aSThomas Huth switch (size) { 19683259b9e2SRichard Henderson case MO_32: 1969fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1970ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1971388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 1972fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 1973fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1974fcf5ef2aSThomas Huth break; 19753259b9e2SRichard Henderson case MO_64: 19761210a036SRichard Henderson d64 = tcg_temp_new_i64(); 19771210a036SRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 19781210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1979fcf5ef2aSThomas Huth break; 19803259b9e2SRichard Henderson case MO_128: 1981fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 19821210a036SRichard Henderson l64 = tcg_temp_new_i64(); 1983ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1984287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1985287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 19861210a036SRichard Henderson gen_helper_ld_asi(l64, tcg_env, addr_tmp, r_asi, r_mop); 19871210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 19881210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l64); 1989fcf5ef2aSThomas Huth break; 1990fcf5ef2aSThomas Huth default: 1991fcf5ef2aSThomas Huth g_assert_not_reached(); 1992fcf5ef2aSThomas Huth } 1993fcf5ef2aSThomas Huth } 1994fcf5ef2aSThomas Huth break; 1995fcf5ef2aSThomas Huth } 1996fcf5ef2aSThomas Huth } 1997fcf5ef2aSThomas Huth 1998287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 19993259b9e2SRichard Henderson TCGv addr, int rd) 20003259b9e2SRichard Henderson { 20013259b9e2SRichard Henderson MemOp memop = da->memop; 20023259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2003fcf5ef2aSThomas Huth TCGv_i32 d32; 20041210a036SRichard Henderson TCGv_i64 d64; 2005287b1152SRichard Henderson TCGv addr_tmp; 2006fcf5ef2aSThomas Huth 20073259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 20083259b9e2SRichard Henderson if (size == MO_128) { 20093259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 20103259b9e2SRichard Henderson } 20113259b9e2SRichard Henderson 20123259b9e2SRichard Henderson switch (da->type) { 2013fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2014fcf5ef2aSThomas Huth break; 2015fcf5ef2aSThomas Huth 2016fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 20173259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2018fcf5ef2aSThomas Huth switch (size) { 20193259b9e2SRichard Henderson case MO_32: 2020fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 20213259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2022fcf5ef2aSThomas Huth break; 20233259b9e2SRichard Henderson case MO_64: 20241210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 20251210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN_4); 2026fcf5ef2aSThomas Huth break; 20273259b9e2SRichard Henderson case MO_128: 2028fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2029fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2030fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2031fcf5ef2aSThomas Huth having to probe the second page before performing the first 2032fcf5ef2aSThomas Huth write. */ 20331210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 20341210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN_16); 2035287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2036287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 20371210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd + 2); 20381210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr_tmp, da->mem_idx, memop); 2039fcf5ef2aSThomas Huth break; 2040fcf5ef2aSThomas Huth default: 2041fcf5ef2aSThomas Huth g_assert_not_reached(); 2042fcf5ef2aSThomas Huth } 2043fcf5ef2aSThomas Huth break; 2044fcf5ef2aSThomas Huth 2045fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2046fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 20473259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2048fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 2049287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 2050287b1152SRichard Henderson for (int i = 0; ; ++i) { 20511210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd + 2 * i); 20521210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, 20533259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2054fcf5ef2aSThomas Huth if (i == 7) { 2055fcf5ef2aSThomas Huth break; 2056fcf5ef2aSThomas Huth } 2057287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 2058287b1152SRichard Henderson addr = addr_tmp; 2059fcf5ef2aSThomas Huth } 2060fcf5ef2aSThomas Huth } else { 2061fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2062fcf5ef2aSThomas Huth } 2063fcf5ef2aSThomas Huth break; 2064fcf5ef2aSThomas Huth 2065fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2066fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 20673259b9e2SRichard Henderson if (orig_size == MO_64) { 20681210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 20691210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN); 2070fcf5ef2aSThomas Huth } else { 2071fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2072fcf5ef2aSThomas Huth } 2073fcf5ef2aSThomas Huth break; 2074fcf5ef2aSThomas Huth 2075fcf5ef2aSThomas Huth default: 2076fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2077fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2078fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2079fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2080fcf5ef2aSThomas Huth break; 2081fcf5ef2aSThomas Huth } 2082fcf5ef2aSThomas Huth } 2083fcf5ef2aSThomas Huth 208442071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2085fcf5ef2aSThomas Huth { 2086a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2087a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2088fcf5ef2aSThomas Huth 2089c03a0fd1SRichard Henderson switch (da->type) { 2090fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2091fcf5ef2aSThomas Huth return; 2092fcf5ef2aSThomas Huth 2093fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2094ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2095ebbbec92SRichard Henderson { 2096ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2097ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2098ebbbec92SRichard Henderson 2099ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2100ebbbec92SRichard Henderson /* 2101ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2102ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2103ebbbec92SRichard Henderson * the order of the writebacks. 2104ebbbec92SRichard Henderson */ 2105ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2106ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2107ebbbec92SRichard Henderson } else { 2108ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2109ebbbec92SRichard Henderson } 2110ebbbec92SRichard Henderson } 2111fcf5ef2aSThomas Huth break; 2112ebbbec92SRichard Henderson #else 2113ebbbec92SRichard Henderson g_assert_not_reached(); 2114ebbbec92SRichard Henderson #endif 2115fcf5ef2aSThomas Huth 2116fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2117fcf5ef2aSThomas Huth { 2118fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2119fcf5ef2aSThomas Huth 2120c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2121fcf5ef2aSThomas Huth 2122fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2123fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2124fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2125c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2126a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2127fcf5ef2aSThomas Huth } else { 2128a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2129fcf5ef2aSThomas Huth } 2130fcf5ef2aSThomas Huth } 2131fcf5ef2aSThomas Huth break; 2132fcf5ef2aSThomas Huth 21332786a3f8SRichard Henderson case GET_ASI_CODE: 21342786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 21352786a3f8SRichard Henderson { 21362786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 21372786a3f8SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 21382786a3f8SRichard Henderson 21392786a3f8SRichard Henderson gen_helper_ld_code(tmp, tcg_env, addr, tcg_constant_i32(oi)); 21402786a3f8SRichard Henderson 21412786a3f8SRichard Henderson /* See above. */ 21422786a3f8SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 21432786a3f8SRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 21442786a3f8SRichard Henderson } else { 21452786a3f8SRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 21462786a3f8SRichard Henderson } 21472786a3f8SRichard Henderson } 21482786a3f8SRichard Henderson break; 21492786a3f8SRichard Henderson #else 21502786a3f8SRichard Henderson g_assert_not_reached(); 21512786a3f8SRichard Henderson #endif 21522786a3f8SRichard Henderson 2153fcf5ef2aSThomas Huth default: 2154fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2155fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2156fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2157fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2158fcf5ef2aSThomas Huth { 2159c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2160c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2161fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2162fcf5ef2aSThomas Huth 2163fcf5ef2aSThomas Huth save_state(dc); 2164ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2165fcf5ef2aSThomas Huth 2166fcf5ef2aSThomas Huth /* See above. */ 2167c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2168a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2169fcf5ef2aSThomas Huth } else { 2170a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2171fcf5ef2aSThomas Huth } 2172fcf5ef2aSThomas Huth } 2173fcf5ef2aSThomas Huth break; 2174fcf5ef2aSThomas Huth } 2175fcf5ef2aSThomas Huth 2176fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2177fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2178fcf5ef2aSThomas Huth } 2179fcf5ef2aSThomas Huth 218042071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2181c03a0fd1SRichard Henderson { 2182c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2183fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2184fcf5ef2aSThomas Huth 2185c03a0fd1SRichard Henderson switch (da->type) { 2186fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2187fcf5ef2aSThomas Huth break; 2188fcf5ef2aSThomas Huth 2189fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2190ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2191ebbbec92SRichard Henderson { 2192ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2193ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2194ebbbec92SRichard Henderson 2195ebbbec92SRichard Henderson /* 2196ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2197ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2198ebbbec92SRichard Henderson * the order of the construction. 2199ebbbec92SRichard Henderson */ 2200ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2201ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2202ebbbec92SRichard Henderson } else { 2203ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2204ebbbec92SRichard Henderson } 2205ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2206ebbbec92SRichard Henderson } 2207fcf5ef2aSThomas Huth break; 2208ebbbec92SRichard Henderson #else 2209ebbbec92SRichard Henderson g_assert_not_reached(); 2210ebbbec92SRichard Henderson #endif 2211fcf5ef2aSThomas Huth 2212fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2213fcf5ef2aSThomas Huth { 2214fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2215fcf5ef2aSThomas Huth 2216fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2217fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2218fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2219c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2220a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2221fcf5ef2aSThomas Huth } else { 2222a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2223fcf5ef2aSThomas Huth } 2224c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2225fcf5ef2aSThomas Huth } 2226fcf5ef2aSThomas Huth break; 2227fcf5ef2aSThomas Huth 2228a76779eeSRichard Henderson case GET_ASI_BFILL: 2229a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 223054c3e953SRichard Henderson /* 223154c3e953SRichard Henderson * Store 32 bytes of [rd:rd+1] to ADDR. 223254c3e953SRichard Henderson * See comments for GET_ASI_COPY above. 223354c3e953SRichard Henderson */ 2234a76779eeSRichard Henderson { 223554c3e953SRichard Henderson MemOp mop = MO_TE | MO_128 | MO_ATOM_IFALIGN_PAIR; 223654c3e953SRichard Henderson TCGv_i64 t8 = tcg_temp_new_i64(); 223754c3e953SRichard Henderson TCGv_i128 t16 = tcg_temp_new_i128(); 223854c3e953SRichard Henderson TCGv daddr = tcg_temp_new(); 2239a76779eeSRichard Henderson 224054c3e953SRichard Henderson tcg_gen_concat_tl_i64(t8, lo, hi); 224154c3e953SRichard Henderson tcg_gen_concat_i64_i128(t16, t8, t8); 224254c3e953SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 224354c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 224454c3e953SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 224554c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 2246a76779eeSRichard Henderson } 2247a76779eeSRichard Henderson break; 2248a76779eeSRichard Henderson 2249fcf5ef2aSThomas Huth default: 2250fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2251fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2252fcf5ef2aSThomas Huth { 2253c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2254c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2255fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2256fcf5ef2aSThomas Huth 2257fcf5ef2aSThomas Huth /* See above. */ 2258c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2259a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2260fcf5ef2aSThomas Huth } else { 2261a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2262fcf5ef2aSThomas Huth } 2263fcf5ef2aSThomas Huth 2264fcf5ef2aSThomas Huth save_state(dc); 2265ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2266fcf5ef2aSThomas Huth } 2267fcf5ef2aSThomas Huth break; 2268fcf5ef2aSThomas Huth } 2269fcf5ef2aSThomas Huth } 2270fcf5ef2aSThomas Huth 2271fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2272fcf5ef2aSThomas Huth { 2273f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2274fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2275dd7dbfccSRichard Henderson TCGv_i64 c64 = tcg_temp_new_i64(); 2276fcf5ef2aSThomas Huth 2277fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2278fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2279fcf5ef2aSThomas Huth the later. */ 2280fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2281c8507ebfSRichard Henderson tcg_gen_setcondi_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2282fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2283fcf5ef2aSThomas Huth 2284fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2285fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2286388a6465SRichard Henderson dst = tcg_temp_new_i32(); 228700ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2288fcf5ef2aSThomas Huth 2289fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2290fcf5ef2aSThomas Huth 2291fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2292f7ec8155SRichard Henderson #else 2293f7ec8155SRichard Henderson qemu_build_not_reached(); 2294f7ec8155SRichard Henderson #endif 2295fcf5ef2aSThomas Huth } 2296fcf5ef2aSThomas Huth 2297fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2298fcf5ef2aSThomas Huth { 2299f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 230052f46d46SRichard Henderson TCGv_i64 dst = tcg_temp_new_i64(); 2301c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, tcg_constant_tl(cmp->c2), 2302fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2303fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2304fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2305f7ec8155SRichard Henderson #else 2306f7ec8155SRichard Henderson qemu_build_not_reached(); 2307f7ec8155SRichard Henderson #endif 2308fcf5ef2aSThomas Huth } 2309fcf5ef2aSThomas Huth 2310fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2311fcf5ef2aSThomas Huth { 2312f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2313c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 23141210a036SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 23151210a036SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 2316fcf5ef2aSThomas Huth 23171210a036SRichard Henderson tcg_gen_movcond_i64(cmp->cond, h, cmp->c1, c2, 23181210a036SRichard Henderson gen_load_fpr_D(dc, rs), 23191210a036SRichard Henderson gen_load_fpr_D(dc, rd)); 23201210a036SRichard Henderson tcg_gen_movcond_i64(cmp->cond, l, cmp->c1, c2, 23211210a036SRichard Henderson gen_load_fpr_D(dc, rs + 2), 23221210a036SRichard Henderson gen_load_fpr_D(dc, rd + 2)); 23231210a036SRichard Henderson gen_store_fpr_D(dc, rd, h); 23241210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l); 2325f7ec8155SRichard Henderson #else 2326f7ec8155SRichard Henderson qemu_build_not_reached(); 2327f7ec8155SRichard Henderson #endif 2328fcf5ef2aSThomas Huth } 2329fcf5ef2aSThomas Huth 2330f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 23315d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2332fcf5ef2aSThomas Huth { 2333fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2334fcf5ef2aSThomas Huth 2335fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2336ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2337fcf5ef2aSThomas Huth 2338fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2339fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2340fcf5ef2aSThomas Huth 2341fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2342fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2343ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2344fcf5ef2aSThomas Huth 2345fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2346fcf5ef2aSThomas Huth { 2347fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2348fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2349fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2350fcf5ef2aSThomas Huth } 2351fcf5ef2aSThomas Huth } 2352fcf5ef2aSThomas Huth #endif 2353fcf5ef2aSThomas Huth 235406c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 235506c060d9SRichard Henderson { 23560bba7572SRichard Henderson int r = x & 0x1e; 23570bba7572SRichard Henderson #ifdef TARGET_SPARC64 23580bba7572SRichard Henderson r |= (x & 1) << 5; 23590bba7572SRichard Henderson #endif 23600bba7572SRichard Henderson return r; 236106c060d9SRichard Henderson } 236206c060d9SRichard Henderson 236306c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 236406c060d9SRichard Henderson { 23650bba7572SRichard Henderson int r = x & 0x1c; 23660bba7572SRichard Henderson #ifdef TARGET_SPARC64 23670bba7572SRichard Henderson r |= (x & 1) << 5; 23680bba7572SRichard Henderson #endif 23690bba7572SRichard Henderson return r; 237006c060d9SRichard Henderson } 237106c060d9SRichard Henderson 2372878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2373878cc677SRichard Henderson #include "decode-insns.c.inc" 2374878cc677SRichard Henderson 2375878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2376878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2377878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2378878cc677SRichard Henderson 2379878cc677SRichard Henderson #define avail_ALL(C) true 2380878cc677SRichard Henderson #ifdef TARGET_SPARC64 2381878cc677SRichard Henderson # define avail_32(C) false 2382af25071cSRichard Henderson # define avail_ASR17(C) false 2383d0a11d25SRichard Henderson # define avail_CASA(C) true 2384c2636853SRichard Henderson # define avail_DIV(C) true 2385b5372650SRichard Henderson # define avail_MUL(C) true 23860faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2387878cc677SRichard Henderson # define avail_64(C) true 23884fd71d19SRichard Henderson # define avail_FMAF(C) ((C)->def->features & CPU_FEATURE_FMAF) 23895d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2390af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2391b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2392b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 23933335a048SRichard Henderson # define avail_VIS3(C) ((C)->def->features & CPU_FEATURE_VIS3) 23943335a048SRichard Henderson # define avail_VIS3B(C) avail_VIS3(C) 2395878cc677SRichard Henderson #else 2396878cc677SRichard Henderson # define avail_32(C) true 2397af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2398d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2399c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2400b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 24010faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2402878cc677SRichard Henderson # define avail_64(C) false 24034fd71d19SRichard Henderson # define avail_FMAF(C) false 24045d617bfbSRichard Henderson # define avail_GL(C) false 2405af25071cSRichard Henderson # define avail_HYPV(C) false 2406b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2407b88ce6f2SRichard Henderson # define avail_VIS2(C) false 24083335a048SRichard Henderson # define avail_VIS3(C) false 24093335a048SRichard Henderson # define avail_VIS3B(C) false 2410878cc677SRichard Henderson #endif 2411878cc677SRichard Henderson 2412878cc677SRichard Henderson /* Default case for non jump instructions. */ 2413878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2414878cc677SRichard Henderson { 24154a8d145dSRichard Henderson TCGLabel *l1; 24164a8d145dSRichard Henderson 241789527e3aSRichard Henderson finishing_insn(dc); 241889527e3aSRichard Henderson 2419878cc677SRichard Henderson if (dc->npc & 3) { 2420878cc677SRichard Henderson switch (dc->npc) { 2421878cc677SRichard Henderson case DYNAMIC_PC: 2422878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2423878cc677SRichard Henderson dc->pc = dc->npc; 2424444d8b30SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2425444d8b30SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 2426878cc677SRichard Henderson break; 24274a8d145dSRichard Henderson 2428878cc677SRichard Henderson case JUMP_PC: 2429878cc677SRichard Henderson /* we can do a static jump */ 24304a8d145dSRichard Henderson l1 = gen_new_label(); 2431533f042fSRichard Henderson tcg_gen_brcondi_tl(dc->jump.cond, dc->jump.c1, dc->jump.c2, l1); 24324a8d145dSRichard Henderson 24334a8d145dSRichard Henderson /* jump not taken */ 24344a8d145dSRichard Henderson gen_goto_tb(dc, 1, dc->jump_pc[1], dc->jump_pc[1] + 4); 24354a8d145dSRichard Henderson 24364a8d145dSRichard Henderson /* jump taken */ 24374a8d145dSRichard Henderson gen_set_label(l1); 24384a8d145dSRichard Henderson gen_goto_tb(dc, 0, dc->jump_pc[0], dc->jump_pc[0] + 4); 24394a8d145dSRichard Henderson 2440878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2441878cc677SRichard Henderson break; 24424a8d145dSRichard Henderson 2443878cc677SRichard Henderson default: 2444878cc677SRichard Henderson g_assert_not_reached(); 2445878cc677SRichard Henderson } 2446878cc677SRichard Henderson } else { 2447878cc677SRichard Henderson dc->pc = dc->npc; 2448878cc677SRichard Henderson dc->npc = dc->npc + 4; 2449878cc677SRichard Henderson } 2450878cc677SRichard Henderson return true; 2451878cc677SRichard Henderson } 2452878cc677SRichard Henderson 24536d2a0768SRichard Henderson /* 24546d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 24556d2a0768SRichard Henderson */ 24566d2a0768SRichard Henderson 24579d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 24583951b7a8SRichard Henderson bool annul, int disp) 2459276567aaSRichard Henderson { 24603951b7a8SRichard Henderson target_ulong dest = address_mask_i(dc, dc->pc + disp * 4); 2461c76c8045SRichard Henderson target_ulong npc; 2462c76c8045SRichard Henderson 246389527e3aSRichard Henderson finishing_insn(dc); 246489527e3aSRichard Henderson 24652d9bb237SRichard Henderson if (cmp->cond == TCG_COND_ALWAYS) { 24662d9bb237SRichard Henderson if (annul) { 24672d9bb237SRichard Henderson dc->pc = dest; 24682d9bb237SRichard Henderson dc->npc = dest + 4; 24692d9bb237SRichard Henderson } else { 24702d9bb237SRichard Henderson gen_mov_pc_npc(dc); 24712d9bb237SRichard Henderson dc->npc = dest; 24722d9bb237SRichard Henderson } 24732d9bb237SRichard Henderson return true; 24742d9bb237SRichard Henderson } 24752d9bb237SRichard Henderson 24762d9bb237SRichard Henderson if (cmp->cond == TCG_COND_NEVER) { 24772d9bb237SRichard Henderson npc = dc->npc; 24782d9bb237SRichard Henderson if (npc & 3) { 24792d9bb237SRichard Henderson gen_mov_pc_npc(dc); 24802d9bb237SRichard Henderson if (annul) { 24812d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_pc, cpu_pc, 4); 24822d9bb237SRichard Henderson } 24832d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_pc, 4); 24842d9bb237SRichard Henderson } else { 24852d9bb237SRichard Henderson dc->pc = npc + (annul ? 4 : 0); 24862d9bb237SRichard Henderson dc->npc = dc->pc + 4; 24872d9bb237SRichard Henderson } 24882d9bb237SRichard Henderson return true; 24892d9bb237SRichard Henderson } 24902d9bb237SRichard Henderson 2491c76c8045SRichard Henderson flush_cond(dc); 2492c76c8045SRichard Henderson npc = dc->npc; 24936b3e4cc6SRichard Henderson 2494276567aaSRichard Henderson if (annul) { 24956b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 24966b3e4cc6SRichard Henderson 2497c8507ebfSRichard Henderson tcg_gen_brcondi_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 24986b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 24996b3e4cc6SRichard Henderson gen_set_label(l1); 25006b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 25016b3e4cc6SRichard Henderson 25026b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2503276567aaSRichard Henderson } else { 25046b3e4cc6SRichard Henderson if (npc & 3) { 25056b3e4cc6SRichard Henderson switch (npc) { 25066b3e4cc6SRichard Henderson case DYNAMIC_PC: 25076b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 25086b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 25096b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 25109d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 2511c8507ebfSRichard Henderson cmp->c1, tcg_constant_tl(cmp->c2), 25126b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 25136b3e4cc6SRichard Henderson dc->pc = npc; 25146b3e4cc6SRichard Henderson break; 25156b3e4cc6SRichard Henderson default: 25166b3e4cc6SRichard Henderson g_assert_not_reached(); 25176b3e4cc6SRichard Henderson } 25186b3e4cc6SRichard Henderson } else { 25196b3e4cc6SRichard Henderson dc->pc = npc; 2520533f042fSRichard Henderson dc->npc = JUMP_PC; 2521533f042fSRichard Henderson dc->jump = *cmp; 25226b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 25236b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 2524dd7dbfccSRichard Henderson 2525dd7dbfccSRichard Henderson /* The condition for cpu_cond is always NE -- normalize. */ 2526dd7dbfccSRichard Henderson if (cmp->cond == TCG_COND_NE) { 2527c8507ebfSRichard Henderson tcg_gen_xori_tl(cpu_cond, cmp->c1, cmp->c2); 25289d4e2bc7SRichard Henderson } else { 2529c8507ebfSRichard Henderson tcg_gen_setcondi_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 25309d4e2bc7SRichard Henderson } 253189527e3aSRichard Henderson dc->cpu_cond_live = true; 25326b3e4cc6SRichard Henderson } 2533276567aaSRichard Henderson } 2534276567aaSRichard Henderson return true; 2535276567aaSRichard Henderson } 2536276567aaSRichard Henderson 2537af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2538af25071cSRichard Henderson { 2539af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2540af25071cSRichard Henderson return true; 2541af25071cSRichard Henderson } 2542af25071cSRichard Henderson 254306c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 254406c060d9SRichard Henderson { 254506c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 254606c060d9SRichard Henderson return true; 254706c060d9SRichard Henderson } 254806c060d9SRichard Henderson 254906c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 255006c060d9SRichard Henderson { 255106c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 255206c060d9SRichard Henderson return false; 255306c060d9SRichard Henderson } 255406c060d9SRichard Henderson return raise_unimpfpop(dc); 255506c060d9SRichard Henderson } 255606c060d9SRichard Henderson 2557276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2558276567aaSRichard Henderson { 25591ea9c62aSRichard Henderson DisasCompare cmp; 2560276567aaSRichard Henderson 25611ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 25623951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2563276567aaSRichard Henderson } 2564276567aaSRichard Henderson 2565276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2566276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2567276567aaSRichard Henderson 256845196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 256945196ea4SRichard Henderson { 2570d5471936SRichard Henderson DisasCompare cmp; 257145196ea4SRichard Henderson 257245196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 257345196ea4SRichard Henderson return true; 257445196ea4SRichard Henderson } 2575d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 25763951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 257745196ea4SRichard Henderson } 257845196ea4SRichard Henderson 257945196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 258045196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 258145196ea4SRichard Henderson 2582ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2583ab9ffe98SRichard Henderson { 2584ab9ffe98SRichard Henderson DisasCompare cmp; 2585ab9ffe98SRichard Henderson 2586ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2587ab9ffe98SRichard Henderson return false; 2588ab9ffe98SRichard Henderson } 25892c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 2590ab9ffe98SRichard Henderson return false; 2591ab9ffe98SRichard Henderson } 25923951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2593ab9ffe98SRichard Henderson } 2594ab9ffe98SRichard Henderson 259523ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 259623ada1b1SRichard Henderson { 259723ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 259823ada1b1SRichard Henderson 259923ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 260023ada1b1SRichard Henderson gen_mov_pc_npc(dc); 260123ada1b1SRichard Henderson dc->npc = target; 260223ada1b1SRichard Henderson return true; 260323ada1b1SRichard Henderson } 260423ada1b1SRichard Henderson 260545196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 260645196ea4SRichard Henderson { 260745196ea4SRichard Henderson /* 260845196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 260945196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 261045196ea4SRichard Henderson */ 261145196ea4SRichard Henderson #ifdef TARGET_SPARC64 261245196ea4SRichard Henderson return false; 261345196ea4SRichard Henderson #else 261445196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 261545196ea4SRichard Henderson return true; 261645196ea4SRichard Henderson #endif 261745196ea4SRichard Henderson } 261845196ea4SRichard Henderson 26196d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 26206d2a0768SRichard Henderson { 26216d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 26226d2a0768SRichard Henderson if (a->rd) { 26236d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 26246d2a0768SRichard Henderson } 26256d2a0768SRichard Henderson return advance_pc(dc); 26266d2a0768SRichard Henderson } 26276d2a0768SRichard Henderson 26280faef01bSRichard Henderson /* 26290faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 26300faef01bSRichard Henderson */ 26310faef01bSRichard Henderson 263230376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 263330376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 263430376636SRichard Henderson { 263530376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 263630376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 263730376636SRichard Henderson DisasCompare cmp; 263830376636SRichard Henderson TCGLabel *lab; 263930376636SRichard Henderson TCGv_i32 trap; 264030376636SRichard Henderson 264130376636SRichard Henderson /* Trap never. */ 264230376636SRichard Henderson if (cond == 0) { 264330376636SRichard Henderson return advance_pc(dc); 264430376636SRichard Henderson } 264530376636SRichard Henderson 264630376636SRichard Henderson /* 264730376636SRichard Henderson * Immediate traps are the most common case. Since this value is 264830376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 264930376636SRichard Henderson */ 265030376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 265130376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 265230376636SRichard Henderson } else { 265330376636SRichard Henderson trap = tcg_temp_new_i32(); 265430376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 265530376636SRichard Henderson if (imm) { 265630376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 265730376636SRichard Henderson } else { 265830376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 265930376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 266030376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 266130376636SRichard Henderson } 266230376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 266330376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 266430376636SRichard Henderson } 266530376636SRichard Henderson 266689527e3aSRichard Henderson finishing_insn(dc); 266789527e3aSRichard Henderson 266830376636SRichard Henderson /* Trap always. */ 266930376636SRichard Henderson if (cond == 8) { 267030376636SRichard Henderson save_state(dc); 267130376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 267230376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 267330376636SRichard Henderson return true; 267430376636SRichard Henderson } 267530376636SRichard Henderson 267630376636SRichard Henderson /* Conditional trap. */ 267730376636SRichard Henderson flush_cond(dc); 267830376636SRichard Henderson lab = delay_exceptionv(dc, trap); 267930376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 2680c8507ebfSRichard Henderson tcg_gen_brcondi_tl(cmp.cond, cmp.c1, cmp.c2, lab); 268130376636SRichard Henderson 268230376636SRichard Henderson return advance_pc(dc); 268330376636SRichard Henderson } 268430376636SRichard Henderson 268530376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 268630376636SRichard Henderson { 268730376636SRichard Henderson if (avail_32(dc) && a->cc) { 268830376636SRichard Henderson return false; 268930376636SRichard Henderson } 269030376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 269130376636SRichard Henderson } 269230376636SRichard Henderson 269330376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 269430376636SRichard Henderson { 269530376636SRichard Henderson if (avail_64(dc)) { 269630376636SRichard Henderson return false; 269730376636SRichard Henderson } 269830376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 269930376636SRichard Henderson } 270030376636SRichard Henderson 270130376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 270230376636SRichard Henderson { 270330376636SRichard Henderson if (avail_32(dc)) { 270430376636SRichard Henderson return false; 270530376636SRichard Henderson } 270630376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 270730376636SRichard Henderson } 270830376636SRichard Henderson 2709af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2710af25071cSRichard Henderson { 2711af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2712af25071cSRichard Henderson return advance_pc(dc); 2713af25071cSRichard Henderson } 2714af25071cSRichard Henderson 2715af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2716af25071cSRichard Henderson { 2717af25071cSRichard Henderson if (avail_32(dc)) { 2718af25071cSRichard Henderson return false; 2719af25071cSRichard Henderson } 2720af25071cSRichard Henderson if (a->mmask) { 2721af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2722af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2723af25071cSRichard Henderson } 2724af25071cSRichard Henderson if (a->cmask) { 2725af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2726af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2727af25071cSRichard Henderson } 2728af25071cSRichard Henderson return advance_pc(dc); 2729af25071cSRichard Henderson } 2730af25071cSRichard Henderson 2731af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2732af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2733af25071cSRichard Henderson { 2734af25071cSRichard Henderson if (!priv) { 2735af25071cSRichard Henderson return raise_priv(dc); 2736af25071cSRichard Henderson } 2737af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2738af25071cSRichard Henderson return advance_pc(dc); 2739af25071cSRichard Henderson } 2740af25071cSRichard Henderson 2741af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2742af25071cSRichard Henderson { 2743af25071cSRichard Henderson return cpu_y; 2744af25071cSRichard Henderson } 2745af25071cSRichard Henderson 2746af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 2747af25071cSRichard Henderson { 2748af25071cSRichard Henderson /* 2749af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 2750af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 2751af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 2752af25071cSRichard Henderson */ 2753af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 2754af25071cSRichard Henderson return false; 2755af25071cSRichard Henderson } 2756af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 2757af25071cSRichard Henderson } 2758af25071cSRichard Henderson 2759af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 2760af25071cSRichard Henderson { 2761c92948f2SClément Chigot gen_helper_rdasr17(dst, tcg_env); 2762c92948f2SClément Chigot return dst; 2763af25071cSRichard Henderson } 2764af25071cSRichard Henderson 2765af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 2766af25071cSRichard Henderson 2767af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 2768af25071cSRichard Henderson { 2769af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 2770af25071cSRichard Henderson return dst; 2771af25071cSRichard Henderson } 2772af25071cSRichard Henderson 2773af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 2774af25071cSRichard Henderson 2775af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 2776af25071cSRichard Henderson { 2777af25071cSRichard Henderson #ifdef TARGET_SPARC64 2778af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 2779af25071cSRichard Henderson #else 2780af25071cSRichard Henderson qemu_build_not_reached(); 2781af25071cSRichard Henderson #endif 2782af25071cSRichard Henderson } 2783af25071cSRichard Henderson 2784af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 2785af25071cSRichard Henderson 2786af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 2787af25071cSRichard Henderson { 2788af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2789af25071cSRichard Henderson 2790af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 2791af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2792af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2793af25071cSRichard Henderson } 2794af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2795af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2796af25071cSRichard Henderson return dst; 2797af25071cSRichard Henderson } 2798af25071cSRichard Henderson 2799af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2800af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 2801af25071cSRichard Henderson 2802af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 2803af25071cSRichard Henderson { 2804af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 2805af25071cSRichard Henderson } 2806af25071cSRichard Henderson 2807af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 2808af25071cSRichard Henderson 2809af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 2810af25071cSRichard Henderson { 2811af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 2812af25071cSRichard Henderson return dst; 2813af25071cSRichard Henderson } 2814af25071cSRichard Henderson 2815af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 2816af25071cSRichard Henderson 2817af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 2818af25071cSRichard Henderson { 2819af25071cSRichard Henderson gen_trap_ifnofpu(dc); 2820af25071cSRichard Henderson return cpu_gsr; 2821af25071cSRichard Henderson } 2822af25071cSRichard Henderson 2823af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 2824af25071cSRichard Henderson 2825af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 2826af25071cSRichard Henderson { 2827af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 2828af25071cSRichard Henderson return dst; 2829af25071cSRichard Henderson } 2830af25071cSRichard Henderson 2831af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 2832af25071cSRichard Henderson 2833af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 2834af25071cSRichard Henderson { 2835577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 2836577efa45SRichard Henderson return dst; 2837af25071cSRichard Henderson } 2838af25071cSRichard Henderson 2839af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2840af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 2841af25071cSRichard Henderson 2842af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 2843af25071cSRichard Henderson { 2844af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2845af25071cSRichard Henderson 2846af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 2847af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2848af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2849af25071cSRichard Henderson } 2850af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2851af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2852af25071cSRichard Henderson return dst; 2853af25071cSRichard Henderson } 2854af25071cSRichard Henderson 2855af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2856af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 2857af25071cSRichard Henderson 2858af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 2859af25071cSRichard Henderson { 2860577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 2861577efa45SRichard Henderson return dst; 2862af25071cSRichard Henderson } 2863af25071cSRichard Henderson 2864af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 2865af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 2866af25071cSRichard Henderson 2867af25071cSRichard Henderson /* 2868af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 2869af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 2870af25071cSRichard Henderson * this ASR as impl. dep 2871af25071cSRichard Henderson */ 2872af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 2873af25071cSRichard Henderson { 2874af25071cSRichard Henderson return tcg_constant_tl(1); 2875af25071cSRichard Henderson } 2876af25071cSRichard Henderson 2877af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 2878af25071cSRichard Henderson 2879668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 2880668bb9b7SRichard Henderson { 2881668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 2882668bb9b7SRichard Henderson return dst; 2883668bb9b7SRichard Henderson } 2884668bb9b7SRichard Henderson 2885668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 2886668bb9b7SRichard Henderson 2887668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 2888668bb9b7SRichard Henderson { 2889668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 2890668bb9b7SRichard Henderson return dst; 2891668bb9b7SRichard Henderson } 2892668bb9b7SRichard Henderson 2893668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 2894668bb9b7SRichard Henderson 2895668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 2896668bb9b7SRichard Henderson { 2897668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 2898668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 2899668bb9b7SRichard Henderson 2900668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 2901668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 2902668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 2903668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 2904668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 2905668bb9b7SRichard Henderson 2906668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 2907668bb9b7SRichard Henderson return dst; 2908668bb9b7SRichard Henderson } 2909668bb9b7SRichard Henderson 2910668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 2911668bb9b7SRichard Henderson 2912668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 2913668bb9b7SRichard Henderson { 29142da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 29152da789deSRichard Henderson return dst; 2916668bb9b7SRichard Henderson } 2917668bb9b7SRichard Henderson 2918668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 2919668bb9b7SRichard Henderson 2920668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 2921668bb9b7SRichard Henderson { 29222da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 29232da789deSRichard Henderson return dst; 2924668bb9b7SRichard Henderson } 2925668bb9b7SRichard Henderson 2926668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 2927668bb9b7SRichard Henderson 2928668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 2929668bb9b7SRichard Henderson { 29302da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 29312da789deSRichard Henderson return dst; 2932668bb9b7SRichard Henderson } 2933668bb9b7SRichard Henderson 2934668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 2935668bb9b7SRichard Henderson 2936668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 2937668bb9b7SRichard Henderson { 2938577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 2939577efa45SRichard Henderson return dst; 2940668bb9b7SRichard Henderson } 2941668bb9b7SRichard Henderson 2942668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 2943668bb9b7SRichard Henderson do_rdhstick_cmpr) 2944668bb9b7SRichard Henderson 29455d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 29465d617bfbSRichard Henderson { 2947cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 2948cd6269f7SRichard Henderson return dst; 29495d617bfbSRichard Henderson } 29505d617bfbSRichard Henderson 29515d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 29525d617bfbSRichard Henderson 29535d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 29545d617bfbSRichard Henderson { 29555d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29565d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29575d617bfbSRichard Henderson 29585d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29595d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 29605d617bfbSRichard Henderson return dst; 29615d617bfbSRichard Henderson #else 29625d617bfbSRichard Henderson qemu_build_not_reached(); 29635d617bfbSRichard Henderson #endif 29645d617bfbSRichard Henderson } 29655d617bfbSRichard Henderson 29665d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 29675d617bfbSRichard Henderson 29685d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 29695d617bfbSRichard Henderson { 29705d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29715d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29725d617bfbSRichard Henderson 29735d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29745d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 29755d617bfbSRichard Henderson return dst; 29765d617bfbSRichard Henderson #else 29775d617bfbSRichard Henderson qemu_build_not_reached(); 29785d617bfbSRichard Henderson #endif 29795d617bfbSRichard Henderson } 29805d617bfbSRichard Henderson 29815d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 29825d617bfbSRichard Henderson 29835d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 29845d617bfbSRichard Henderson { 29855d617bfbSRichard Henderson #ifdef TARGET_SPARC64 29865d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 29875d617bfbSRichard Henderson 29885d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 29895d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 29905d617bfbSRichard Henderson return dst; 29915d617bfbSRichard Henderson #else 29925d617bfbSRichard Henderson qemu_build_not_reached(); 29935d617bfbSRichard Henderson #endif 29945d617bfbSRichard Henderson } 29955d617bfbSRichard Henderson 29965d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 29975d617bfbSRichard Henderson 29985d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 29995d617bfbSRichard Henderson { 30005d617bfbSRichard Henderson #ifdef TARGET_SPARC64 30015d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 30025d617bfbSRichard Henderson 30035d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 30045d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 30055d617bfbSRichard Henderson return dst; 30065d617bfbSRichard Henderson #else 30075d617bfbSRichard Henderson qemu_build_not_reached(); 30085d617bfbSRichard Henderson #endif 30095d617bfbSRichard Henderson } 30105d617bfbSRichard Henderson 30115d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 30125d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 30135d617bfbSRichard Henderson 30145d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 30155d617bfbSRichard Henderson { 30165d617bfbSRichard Henderson return cpu_tbr; 30175d617bfbSRichard Henderson } 30185d617bfbSRichard Henderson 3019e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 30205d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 30215d617bfbSRichard Henderson 30225d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 30235d617bfbSRichard Henderson { 30245d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 30255d617bfbSRichard Henderson return dst; 30265d617bfbSRichard Henderson } 30275d617bfbSRichard Henderson 30285d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 30295d617bfbSRichard Henderson 30305d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 30315d617bfbSRichard Henderson { 30325d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 30335d617bfbSRichard Henderson return dst; 30345d617bfbSRichard Henderson } 30355d617bfbSRichard Henderson 30365d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 30375d617bfbSRichard Henderson 30385d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 30395d617bfbSRichard Henderson { 30405d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 30415d617bfbSRichard Henderson return dst; 30425d617bfbSRichard Henderson } 30435d617bfbSRichard Henderson 30445d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 30455d617bfbSRichard Henderson 30465d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 30475d617bfbSRichard Henderson { 30485d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 30495d617bfbSRichard Henderson return dst; 30505d617bfbSRichard Henderson } 30515d617bfbSRichard Henderson 30525d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 30535d617bfbSRichard Henderson 30545d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 30555d617bfbSRichard Henderson { 30565d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 30575d617bfbSRichard Henderson return dst; 30585d617bfbSRichard Henderson } 30595d617bfbSRichard Henderson 30605d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 30615d617bfbSRichard Henderson 30625d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 30635d617bfbSRichard Henderson { 30645d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 30655d617bfbSRichard Henderson return dst; 30665d617bfbSRichard Henderson } 30675d617bfbSRichard Henderson 30685d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 30695d617bfbSRichard Henderson do_rdcanrestore) 30705d617bfbSRichard Henderson 30715d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 30725d617bfbSRichard Henderson { 30735d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 30745d617bfbSRichard Henderson return dst; 30755d617bfbSRichard Henderson } 30765d617bfbSRichard Henderson 30775d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 30785d617bfbSRichard Henderson 30795d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 30805d617bfbSRichard Henderson { 30815d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 30825d617bfbSRichard Henderson return dst; 30835d617bfbSRichard Henderson } 30845d617bfbSRichard Henderson 30855d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 30865d617bfbSRichard Henderson 30875d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 30885d617bfbSRichard Henderson { 30895d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 30905d617bfbSRichard Henderson return dst; 30915d617bfbSRichard Henderson } 30925d617bfbSRichard Henderson 30935d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 30945d617bfbSRichard Henderson 30955d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 30965d617bfbSRichard Henderson { 30975d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 30985d617bfbSRichard Henderson return dst; 30995d617bfbSRichard Henderson } 31005d617bfbSRichard Henderson 31015d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 31025d617bfbSRichard Henderson 31035d617bfbSRichard Henderson /* UA2005 strand status */ 31045d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 31055d617bfbSRichard Henderson { 31062da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 31072da789deSRichard Henderson return dst; 31085d617bfbSRichard Henderson } 31095d617bfbSRichard Henderson 31105d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 31115d617bfbSRichard Henderson 31125d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 31135d617bfbSRichard Henderson { 31142da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 31152da789deSRichard Henderson return dst; 31165d617bfbSRichard Henderson } 31175d617bfbSRichard Henderson 31185d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 31195d617bfbSRichard Henderson 3120e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3121e8325dc0SRichard Henderson { 3122e8325dc0SRichard Henderson if (avail_64(dc)) { 3123e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3124e8325dc0SRichard Henderson return advance_pc(dc); 3125e8325dc0SRichard Henderson } 3126e8325dc0SRichard Henderson return false; 3127e8325dc0SRichard Henderson } 3128e8325dc0SRichard Henderson 31290faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 31300faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 31310faef01bSRichard Henderson { 31320faef01bSRichard Henderson TCGv src; 31330faef01bSRichard Henderson 31340faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 31350faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 31360faef01bSRichard Henderson return false; 31370faef01bSRichard Henderson } 31380faef01bSRichard Henderson if (!priv) { 31390faef01bSRichard Henderson return raise_priv(dc); 31400faef01bSRichard Henderson } 31410faef01bSRichard Henderson 31420faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 31430faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 31440faef01bSRichard Henderson } else { 31450faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 31460faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 31470faef01bSRichard Henderson src = src1; 31480faef01bSRichard Henderson } else { 31490faef01bSRichard Henderson src = tcg_temp_new(); 31500faef01bSRichard Henderson if (a->imm) { 31510faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 31520faef01bSRichard Henderson } else { 31530faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 31540faef01bSRichard Henderson } 31550faef01bSRichard Henderson } 31560faef01bSRichard Henderson } 31570faef01bSRichard Henderson func(dc, src); 31580faef01bSRichard Henderson return advance_pc(dc); 31590faef01bSRichard Henderson } 31600faef01bSRichard Henderson 31610faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 31620faef01bSRichard Henderson { 31630faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 31640faef01bSRichard Henderson } 31650faef01bSRichard Henderson 31660faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 31670faef01bSRichard Henderson 31680faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 31690faef01bSRichard Henderson { 31700faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 31710faef01bSRichard Henderson } 31720faef01bSRichard Henderson 31730faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 31740faef01bSRichard Henderson 31750faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 31760faef01bSRichard Henderson { 31770faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 31780faef01bSRichard Henderson 31790faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 31800faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 31810faef01bSRichard Henderson /* End TB to notice changed ASI. */ 31820faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31830faef01bSRichard Henderson } 31840faef01bSRichard Henderson 31850faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 31860faef01bSRichard Henderson 31870faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 31880faef01bSRichard Henderson { 31890faef01bSRichard Henderson #ifdef TARGET_SPARC64 31900faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 31910faef01bSRichard Henderson dc->fprs_dirty = 0; 31920faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31930faef01bSRichard Henderson #else 31940faef01bSRichard Henderson qemu_build_not_reached(); 31950faef01bSRichard Henderson #endif 31960faef01bSRichard Henderson } 31970faef01bSRichard Henderson 31980faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 31990faef01bSRichard Henderson 32000faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 32010faef01bSRichard Henderson { 32020faef01bSRichard Henderson gen_trap_ifnofpu(dc); 32030faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 32040faef01bSRichard Henderson } 32050faef01bSRichard Henderson 32060faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 32070faef01bSRichard Henderson 32080faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 32090faef01bSRichard Henderson { 32100faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 32110faef01bSRichard Henderson } 32120faef01bSRichard Henderson 32130faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 32140faef01bSRichard Henderson 32150faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 32160faef01bSRichard Henderson { 32170faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 32180faef01bSRichard Henderson } 32190faef01bSRichard Henderson 32200faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 32210faef01bSRichard Henderson 32220faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 32230faef01bSRichard Henderson { 32240faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 32250faef01bSRichard Henderson } 32260faef01bSRichard Henderson 32270faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 32280faef01bSRichard Henderson 32290faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 32300faef01bSRichard Henderson { 32310faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 32320faef01bSRichard Henderson 3233577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3234577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 32350faef01bSRichard Henderson translator_io_start(&dc->base); 3236577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 32370faef01bSRichard Henderson /* End TB to handle timer interrupt */ 32380faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32390faef01bSRichard Henderson } 32400faef01bSRichard Henderson 32410faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 32420faef01bSRichard Henderson 32430faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 32440faef01bSRichard Henderson { 32450faef01bSRichard Henderson #ifdef TARGET_SPARC64 32460faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 32470faef01bSRichard Henderson 32480faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 32490faef01bSRichard Henderson translator_io_start(&dc->base); 32500faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 32510faef01bSRichard Henderson /* End TB to handle timer interrupt */ 32520faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32530faef01bSRichard Henderson #else 32540faef01bSRichard Henderson qemu_build_not_reached(); 32550faef01bSRichard Henderson #endif 32560faef01bSRichard Henderson } 32570faef01bSRichard Henderson 32580faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 32590faef01bSRichard Henderson 32600faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 32610faef01bSRichard Henderson { 32620faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 32630faef01bSRichard Henderson 3264577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3265577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 32660faef01bSRichard Henderson translator_io_start(&dc->base); 3267577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 32680faef01bSRichard Henderson /* End TB to handle timer interrupt */ 32690faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32700faef01bSRichard Henderson } 32710faef01bSRichard Henderson 32720faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 32730faef01bSRichard Henderson 32740faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 32750faef01bSRichard Henderson { 327689527e3aSRichard Henderson finishing_insn(dc); 32770faef01bSRichard Henderson save_state(dc); 32780faef01bSRichard Henderson gen_helper_power_down(tcg_env); 32790faef01bSRichard Henderson } 32800faef01bSRichard Henderson 32810faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 32820faef01bSRichard Henderson 328325524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 328425524734SRichard Henderson { 328525524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 328625524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 328725524734SRichard Henderson } 328825524734SRichard Henderson 328925524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 329025524734SRichard Henderson 32919422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 32929422278eSRichard Henderson { 32939422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3294cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3295cd6269f7SRichard Henderson 3296cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3297cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 32989422278eSRichard Henderson } 32999422278eSRichard Henderson 33009422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 33019422278eSRichard Henderson 33029422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 33039422278eSRichard Henderson { 33049422278eSRichard Henderson #ifdef TARGET_SPARC64 33059422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33069422278eSRichard Henderson 33079422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33089422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 33099422278eSRichard Henderson #else 33109422278eSRichard Henderson qemu_build_not_reached(); 33119422278eSRichard Henderson #endif 33129422278eSRichard Henderson } 33139422278eSRichard Henderson 33149422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 33159422278eSRichard Henderson 33169422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 33179422278eSRichard Henderson { 33189422278eSRichard Henderson #ifdef TARGET_SPARC64 33199422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33209422278eSRichard Henderson 33219422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33229422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 33239422278eSRichard Henderson #else 33249422278eSRichard Henderson qemu_build_not_reached(); 33259422278eSRichard Henderson #endif 33269422278eSRichard Henderson } 33279422278eSRichard Henderson 33289422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 33299422278eSRichard Henderson 33309422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 33319422278eSRichard Henderson { 33329422278eSRichard Henderson #ifdef TARGET_SPARC64 33339422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33349422278eSRichard Henderson 33359422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33369422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 33379422278eSRichard Henderson #else 33389422278eSRichard Henderson qemu_build_not_reached(); 33399422278eSRichard Henderson #endif 33409422278eSRichard Henderson } 33419422278eSRichard Henderson 33429422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 33439422278eSRichard Henderson 33449422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 33459422278eSRichard Henderson { 33469422278eSRichard Henderson #ifdef TARGET_SPARC64 33479422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 33489422278eSRichard Henderson 33499422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 33509422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 33519422278eSRichard Henderson #else 33529422278eSRichard Henderson qemu_build_not_reached(); 33539422278eSRichard Henderson #endif 33549422278eSRichard Henderson } 33559422278eSRichard Henderson 33569422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 33579422278eSRichard Henderson 33589422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 33599422278eSRichard Henderson { 33609422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 33619422278eSRichard Henderson 33629422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 33639422278eSRichard Henderson translator_io_start(&dc->base); 33649422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 33659422278eSRichard Henderson /* End TB to handle timer interrupt */ 33669422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33679422278eSRichard Henderson } 33689422278eSRichard Henderson 33699422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 33709422278eSRichard Henderson 33719422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 33729422278eSRichard Henderson { 33739422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 33749422278eSRichard Henderson } 33759422278eSRichard Henderson 33769422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 33779422278eSRichard Henderson 33789422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 33799422278eSRichard Henderson { 33809422278eSRichard Henderson save_state(dc); 33819422278eSRichard Henderson if (translator_io_start(&dc->base)) { 33829422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 33839422278eSRichard Henderson } 33849422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 33859422278eSRichard Henderson dc->npc = DYNAMIC_PC; 33869422278eSRichard Henderson } 33879422278eSRichard Henderson 33889422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 33899422278eSRichard Henderson 33909422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 33919422278eSRichard Henderson { 33929422278eSRichard Henderson save_state(dc); 33939422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 33949422278eSRichard Henderson dc->npc = DYNAMIC_PC; 33959422278eSRichard Henderson } 33969422278eSRichard Henderson 33979422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 33989422278eSRichard Henderson 33999422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 34009422278eSRichard Henderson { 34019422278eSRichard Henderson if (translator_io_start(&dc->base)) { 34029422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 34039422278eSRichard Henderson } 34049422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 34059422278eSRichard Henderson } 34069422278eSRichard Henderson 34079422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 34089422278eSRichard Henderson 34099422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 34109422278eSRichard Henderson { 34119422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 34129422278eSRichard Henderson } 34139422278eSRichard Henderson 34149422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 34159422278eSRichard Henderson 34169422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 34179422278eSRichard Henderson { 34189422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 34199422278eSRichard Henderson } 34209422278eSRichard Henderson 34219422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 34229422278eSRichard Henderson 34239422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 34249422278eSRichard Henderson { 34259422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 34269422278eSRichard Henderson } 34279422278eSRichard Henderson 34289422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 34299422278eSRichard Henderson 34309422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 34319422278eSRichard Henderson { 34329422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 34339422278eSRichard Henderson } 34349422278eSRichard Henderson 34359422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 34369422278eSRichard Henderson 34379422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 34389422278eSRichard Henderson { 34399422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 34409422278eSRichard Henderson } 34419422278eSRichard Henderson 34429422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 34439422278eSRichard Henderson 34449422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 34459422278eSRichard Henderson { 34469422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 34479422278eSRichard Henderson } 34489422278eSRichard Henderson 34499422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 34509422278eSRichard Henderson 34519422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 34529422278eSRichard Henderson { 34539422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 34549422278eSRichard Henderson } 34559422278eSRichard Henderson 34569422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 34579422278eSRichard Henderson 34589422278eSRichard Henderson /* UA2005 strand status */ 34599422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 34609422278eSRichard Henderson { 34612da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 34629422278eSRichard Henderson } 34639422278eSRichard Henderson 34649422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 34659422278eSRichard Henderson 3466bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3467bb97f2f5SRichard Henderson 3468bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3469bb97f2f5SRichard Henderson { 3470bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3471bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3472bb97f2f5SRichard Henderson } 3473bb97f2f5SRichard Henderson 3474bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3475bb97f2f5SRichard Henderson 3476bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3477bb97f2f5SRichard Henderson { 3478bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3479bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3480bb97f2f5SRichard Henderson 3481bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3482bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3483bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3484bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3485bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3486bb97f2f5SRichard Henderson 3487bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3488bb97f2f5SRichard Henderson } 3489bb97f2f5SRichard Henderson 3490bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3491bb97f2f5SRichard Henderson 3492bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3493bb97f2f5SRichard Henderson { 34942da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3495bb97f2f5SRichard Henderson } 3496bb97f2f5SRichard Henderson 3497bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3498bb97f2f5SRichard Henderson 3499bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3500bb97f2f5SRichard Henderson { 35012da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3502bb97f2f5SRichard Henderson } 3503bb97f2f5SRichard Henderson 3504bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3505bb97f2f5SRichard Henderson 3506bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3507bb97f2f5SRichard Henderson { 3508bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3509bb97f2f5SRichard Henderson 3510577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3511bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3512bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3513577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3514bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3515bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3516bb97f2f5SRichard Henderson } 3517bb97f2f5SRichard Henderson 3518bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3519bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3520bb97f2f5SRichard Henderson 352125524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 352225524734SRichard Henderson { 352325524734SRichard Henderson if (!supervisor(dc)) { 352425524734SRichard Henderson return raise_priv(dc); 352525524734SRichard Henderson } 352625524734SRichard Henderson if (saved) { 352725524734SRichard Henderson gen_helper_saved(tcg_env); 352825524734SRichard Henderson } else { 352925524734SRichard Henderson gen_helper_restored(tcg_env); 353025524734SRichard Henderson } 353125524734SRichard Henderson return advance_pc(dc); 353225524734SRichard Henderson } 353325524734SRichard Henderson 353425524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 353525524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 353625524734SRichard Henderson 3537d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3538d3825800SRichard Henderson { 3539d3825800SRichard Henderson return advance_pc(dc); 3540d3825800SRichard Henderson } 3541d3825800SRichard Henderson 35420faef01bSRichard Henderson /* 35430faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 35440faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 35450faef01bSRichard Henderson */ 35465458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 35475458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 35480faef01bSRichard Henderson 3549b597eedcSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, 3550428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 35512a45b736SRichard Henderson void (*funci)(TCGv, TCGv, target_long), 35522a45b736SRichard Henderson bool logic_cc) 3553428881deSRichard Henderson { 3554428881deSRichard Henderson TCGv dst, src1; 3555428881deSRichard Henderson 3556428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3557428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3558428881deSRichard Henderson return false; 3559428881deSRichard Henderson } 3560428881deSRichard Henderson 35612a45b736SRichard Henderson if (logic_cc) { 35622a45b736SRichard Henderson dst = cpu_cc_N; 3563428881deSRichard Henderson } else { 3564428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3565428881deSRichard Henderson } 3566428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3567428881deSRichard Henderson 3568428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3569428881deSRichard Henderson if (funci) { 3570428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3571428881deSRichard Henderson } else { 3572428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3573428881deSRichard Henderson } 3574428881deSRichard Henderson } else { 3575428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3576428881deSRichard Henderson } 35772a45b736SRichard Henderson 35782a45b736SRichard Henderson if (logic_cc) { 35792a45b736SRichard Henderson if (TARGET_LONG_BITS == 64) { 35802a45b736SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 35812a45b736SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 35822a45b736SRichard Henderson } 35832a45b736SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 35842a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 35852a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_V, 0); 35862a45b736SRichard Henderson } 35872a45b736SRichard Henderson 3588428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3589428881deSRichard Henderson return advance_pc(dc); 3590428881deSRichard Henderson } 3591428881deSRichard Henderson 3592b597eedcSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, 3593428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3594428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3595428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3596428881deSRichard Henderson { 3597428881deSRichard Henderson if (a->cc) { 3598b597eedcSRichard Henderson return do_arith_int(dc, a, func_cc, NULL, false); 3599428881deSRichard Henderson } 3600b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, false); 3601428881deSRichard Henderson } 3602428881deSRichard Henderson 3603428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3604428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3605428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3606428881deSRichard Henderson { 3607b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, a->cc); 3608428881deSRichard Henderson } 3609428881deSRichard Henderson 3610b597eedcSRichard Henderson TRANS(ADD, ALL, do_arith, a, tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_addcc) 3611b597eedcSRichard Henderson TRANS(SUB, ALL, do_arith, a, tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_subcc) 3612b597eedcSRichard Henderson TRANS(ADDC, ALL, do_arith, a, gen_op_addc, NULL, gen_op_addccc) 3613b597eedcSRichard Henderson TRANS(SUBC, ALL, do_arith, a, gen_op_subc, NULL, gen_op_subccc) 3614428881deSRichard Henderson 3615b597eedcSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, NULL, NULL, gen_op_taddcc) 3616b597eedcSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, NULL, NULL, gen_op_tsubcc) 3617b597eedcSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, NULL, NULL, gen_op_taddcctv) 3618b597eedcSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, NULL, NULL, gen_op_tsubcctv) 3619a9aba13dSRichard Henderson 3620428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3621428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3622428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3623428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3624428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3625428881deSRichard Henderson 3626b597eedcSRichard Henderson TRANS(MULX, 64, do_arith, a, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3627b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3628b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 3629b597eedcSRichard Henderson TRANS(MULScc, ALL, do_arith, a, NULL, NULL, gen_op_mulscc) 363022188d7dSRichard Henderson 36313a6b8de3SRichard Henderson TRANS(UDIVcc, DIV, do_arith, a, NULL, NULL, gen_op_udivcc) 3632b597eedcSRichard Henderson TRANS(SDIV, DIV, do_arith, a, gen_op_sdiv, NULL, gen_op_sdivcc) 36334ee85ea9SRichard Henderson 36349c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 3635b597eedcSRichard Henderson TRANS(POPC, 64, do_arith, a, gen_op_popc, NULL, NULL) 36369c6ec5bcSRichard Henderson 3637428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3638428881deSRichard Henderson { 3639428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3640428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3641428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3642428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3643428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3644428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3645428881deSRichard Henderson return false; 3646428881deSRichard Henderson } else { 3647428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3648428881deSRichard Henderson } 3649428881deSRichard Henderson return advance_pc(dc); 3650428881deSRichard Henderson } 3651428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3652428881deSRichard Henderson } 3653428881deSRichard Henderson 36543a6b8de3SRichard Henderson static bool trans_UDIV(DisasContext *dc, arg_r_r_ri *a) 36553a6b8de3SRichard Henderson { 36563a6b8de3SRichard Henderson TCGv_i64 t1, t2; 36573a6b8de3SRichard Henderson TCGv dst; 36583a6b8de3SRichard Henderson 36593a6b8de3SRichard Henderson if (!avail_DIV(dc)) { 36603a6b8de3SRichard Henderson return false; 36613a6b8de3SRichard Henderson } 36623a6b8de3SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 36633a6b8de3SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 36643a6b8de3SRichard Henderson return false; 36653a6b8de3SRichard Henderson } 36663a6b8de3SRichard Henderson 36673a6b8de3SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 36683a6b8de3SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 36693a6b8de3SRichard Henderson return true; 36703a6b8de3SRichard Henderson } 36713a6b8de3SRichard Henderson 36723a6b8de3SRichard Henderson if (a->imm) { 36733a6b8de3SRichard Henderson t2 = tcg_constant_i64((uint32_t)a->rs2_or_imm); 36743a6b8de3SRichard Henderson } else { 36753a6b8de3SRichard Henderson TCGLabel *lab; 36763a6b8de3SRichard Henderson TCGv_i32 n2; 36773a6b8de3SRichard Henderson 36783a6b8de3SRichard Henderson finishing_insn(dc); 36793a6b8de3SRichard Henderson flush_cond(dc); 36803a6b8de3SRichard Henderson 36813a6b8de3SRichard Henderson n2 = tcg_temp_new_i32(); 36823a6b8de3SRichard Henderson tcg_gen_trunc_tl_i32(n2, cpu_regs[a->rs2_or_imm]); 36833a6b8de3SRichard Henderson 36843a6b8de3SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 36853a6b8de3SRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, n2, 0, lab); 36863a6b8de3SRichard Henderson 36873a6b8de3SRichard Henderson t2 = tcg_temp_new_i64(); 36883a6b8de3SRichard Henderson #ifdef TARGET_SPARC64 36893a6b8de3SRichard Henderson tcg_gen_ext32u_i64(t2, cpu_regs[a->rs2_or_imm]); 36903a6b8de3SRichard Henderson #else 36913a6b8de3SRichard Henderson tcg_gen_extu_i32_i64(t2, cpu_regs[a->rs2_or_imm]); 36923a6b8de3SRichard Henderson #endif 36933a6b8de3SRichard Henderson } 36943a6b8de3SRichard Henderson 36953a6b8de3SRichard Henderson t1 = tcg_temp_new_i64(); 36963a6b8de3SRichard Henderson tcg_gen_concat_tl_i64(t1, gen_load_gpr(dc, a->rs1), cpu_y); 36973a6b8de3SRichard Henderson 36983a6b8de3SRichard Henderson tcg_gen_divu_i64(t1, t1, t2); 36993a6b8de3SRichard Henderson tcg_gen_umin_i64(t1, t1, tcg_constant_i64(UINT32_MAX)); 37003a6b8de3SRichard Henderson 37013a6b8de3SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 37023a6b8de3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t1); 37033a6b8de3SRichard Henderson gen_store_gpr(dc, a->rd, dst); 37043a6b8de3SRichard Henderson return advance_pc(dc); 37053a6b8de3SRichard Henderson } 37063a6b8de3SRichard Henderson 3707f3141174SRichard Henderson static bool trans_UDIVX(DisasContext *dc, arg_r_r_ri *a) 3708f3141174SRichard Henderson { 3709f3141174SRichard Henderson TCGv dst, src1, src2; 3710f3141174SRichard Henderson 3711f3141174SRichard Henderson if (!avail_64(dc)) { 3712f3141174SRichard Henderson return false; 3713f3141174SRichard Henderson } 3714f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3715f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3716f3141174SRichard Henderson return false; 3717f3141174SRichard Henderson } 3718f3141174SRichard Henderson 3719f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3720f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3721f3141174SRichard Henderson return true; 3722f3141174SRichard Henderson } 3723f3141174SRichard Henderson 3724f3141174SRichard Henderson if (a->imm) { 3725f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3726f3141174SRichard Henderson } else { 3727f3141174SRichard Henderson TCGLabel *lab; 3728f3141174SRichard Henderson 3729f3141174SRichard Henderson finishing_insn(dc); 3730f3141174SRichard Henderson flush_cond(dc); 3731f3141174SRichard Henderson 3732f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3733f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3734f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3735f3141174SRichard Henderson } 3736f3141174SRichard Henderson 3737f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3738f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3739f3141174SRichard Henderson 3740f3141174SRichard Henderson tcg_gen_divu_tl(dst, src1, src2); 3741f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3742f3141174SRichard Henderson return advance_pc(dc); 3743f3141174SRichard Henderson } 3744f3141174SRichard Henderson 3745f3141174SRichard Henderson static bool trans_SDIVX(DisasContext *dc, arg_r_r_ri *a) 3746f3141174SRichard Henderson { 3747f3141174SRichard Henderson TCGv dst, src1, src2; 3748f3141174SRichard Henderson 3749f3141174SRichard Henderson if (!avail_64(dc)) { 3750f3141174SRichard Henderson return false; 3751f3141174SRichard Henderson } 3752f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3753f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3754f3141174SRichard Henderson return false; 3755f3141174SRichard Henderson } 3756f3141174SRichard Henderson 3757f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3758f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3759f3141174SRichard Henderson return true; 3760f3141174SRichard Henderson } 3761f3141174SRichard Henderson 3762f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3763f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3764f3141174SRichard Henderson 3765f3141174SRichard Henderson if (a->imm) { 3766f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == -1)) { 3767f3141174SRichard Henderson tcg_gen_neg_tl(dst, src1); 3768f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3769f3141174SRichard Henderson return advance_pc(dc); 3770f3141174SRichard Henderson } 3771f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3772f3141174SRichard Henderson } else { 3773f3141174SRichard Henderson TCGLabel *lab; 3774f3141174SRichard Henderson TCGv t1, t2; 3775f3141174SRichard Henderson 3776f3141174SRichard Henderson finishing_insn(dc); 3777f3141174SRichard Henderson flush_cond(dc); 3778f3141174SRichard Henderson 3779f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3780f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3781f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3782f3141174SRichard Henderson 3783f3141174SRichard Henderson /* 3784f3141174SRichard Henderson * Need to avoid INT64_MIN / -1, which will trap on x86 host. 3785f3141174SRichard Henderson * Set SRC2 to 1 as a new divisor, to produce the correct result. 3786f3141174SRichard Henderson */ 3787f3141174SRichard Henderson t1 = tcg_temp_new(); 3788f3141174SRichard Henderson t2 = tcg_temp_new(); 3789f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t1, src1, (target_long)INT64_MIN); 3790f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t2, src2, -1); 3791f3141174SRichard Henderson tcg_gen_and_tl(t1, t1, t2); 3792f3141174SRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, t1, t1, tcg_constant_tl(0), 3793f3141174SRichard Henderson tcg_constant_tl(1), src2); 3794f3141174SRichard Henderson src2 = t1; 3795f3141174SRichard Henderson } 3796f3141174SRichard Henderson 3797f3141174SRichard Henderson tcg_gen_div_tl(dst, src1, src2); 3798f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3799f3141174SRichard Henderson return advance_pc(dc); 3800f3141174SRichard Henderson } 3801f3141174SRichard Henderson 3802b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 380343db5838SRichard Henderson int width, bool cc, bool little_endian) 3804b88ce6f2SRichard Henderson { 380543db5838SRichard Henderson TCGv dst, s1, s2, l, r, t, m; 380643db5838SRichard Henderson uint64_t amask = address_mask_i(dc, -8); 3807b88ce6f2SRichard Henderson 3808b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3809b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3810b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3811b88ce6f2SRichard Henderson 3812b88ce6f2SRichard Henderson if (cc) { 3813f828df74SRichard Henderson gen_op_subcc(cpu_cc_N, s1, s2); 3814b88ce6f2SRichard Henderson } 3815b88ce6f2SRichard Henderson 381643db5838SRichard Henderson l = tcg_temp_new(); 381743db5838SRichard Henderson r = tcg_temp_new(); 381843db5838SRichard Henderson t = tcg_temp_new(); 381943db5838SRichard Henderson 3820b88ce6f2SRichard Henderson switch (width) { 3821b88ce6f2SRichard Henderson case 8: 382243db5838SRichard Henderson tcg_gen_andi_tl(l, s1, 7); 382343db5838SRichard Henderson tcg_gen_andi_tl(r, s2, 7); 382443db5838SRichard Henderson tcg_gen_xori_tl(r, r, 7); 382543db5838SRichard Henderson m = tcg_constant_tl(0xff); 3826b88ce6f2SRichard Henderson break; 3827b88ce6f2SRichard Henderson case 16: 382843db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 1, 2); 382943db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 1, 2); 383043db5838SRichard Henderson tcg_gen_xori_tl(r, r, 3); 383143db5838SRichard Henderson m = tcg_constant_tl(0xf); 3832b88ce6f2SRichard Henderson break; 3833b88ce6f2SRichard Henderson case 32: 383443db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 2, 1); 383543db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 2, 1); 383643db5838SRichard Henderson tcg_gen_xori_tl(r, r, 1); 383743db5838SRichard Henderson m = tcg_constant_tl(0x3); 3838b88ce6f2SRichard Henderson break; 3839b88ce6f2SRichard Henderson default: 3840b88ce6f2SRichard Henderson abort(); 3841b88ce6f2SRichard Henderson } 3842b88ce6f2SRichard Henderson 384343db5838SRichard Henderson /* Compute Left Edge */ 384443db5838SRichard Henderson if (little_endian) { 384543db5838SRichard Henderson tcg_gen_shl_tl(l, m, l); 384643db5838SRichard Henderson tcg_gen_and_tl(l, l, m); 384743db5838SRichard Henderson } else { 384843db5838SRichard Henderson tcg_gen_shr_tl(l, m, l); 384943db5838SRichard Henderson } 385043db5838SRichard Henderson /* Compute Right Edge */ 385143db5838SRichard Henderson if (little_endian) { 385243db5838SRichard Henderson tcg_gen_shr_tl(r, m, r); 385343db5838SRichard Henderson } else { 385443db5838SRichard Henderson tcg_gen_shl_tl(r, m, r); 385543db5838SRichard Henderson tcg_gen_and_tl(r, r, m); 385643db5838SRichard Henderson } 3857b88ce6f2SRichard Henderson 385843db5838SRichard Henderson /* Compute dst = (s1 == s2 under amask ? l : l & r) */ 385943db5838SRichard Henderson tcg_gen_xor_tl(t, s1, s2); 386043db5838SRichard Henderson tcg_gen_and_tl(r, r, l); 386143db5838SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, dst, t, tcg_constant_tl(amask), r, l); 3862b88ce6f2SRichard Henderson 3863b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3864b88ce6f2SRichard Henderson return advance_pc(dc); 3865b88ce6f2SRichard Henderson } 3866b88ce6f2SRichard Henderson 3867b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 3868b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 3869b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 3870b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 3871b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 3872b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 3873b88ce6f2SRichard Henderson 3874b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 3875b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 3876b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 3877b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 3878b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 3879b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 3880b88ce6f2SRichard Henderson 3881875ce392SRichard Henderson static bool do_rr(DisasContext *dc, arg_r_r *a, 3882875ce392SRichard Henderson void (*func)(TCGv, TCGv)) 3883875ce392SRichard Henderson { 3884875ce392SRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 3885875ce392SRichard Henderson TCGv src = gen_load_gpr(dc, a->rs); 3886875ce392SRichard Henderson 3887875ce392SRichard Henderson func(dst, src); 3888875ce392SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3889875ce392SRichard Henderson return advance_pc(dc); 3890875ce392SRichard Henderson } 3891875ce392SRichard Henderson 3892875ce392SRichard Henderson TRANS(LZCNT, VIS3, do_rr, a, gen_op_lzcnt) 3893875ce392SRichard Henderson 389445bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 389545bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 389645bfed3bSRichard Henderson { 389745bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 389845bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 389945bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 390045bfed3bSRichard Henderson 390145bfed3bSRichard Henderson func(dst, src1, src2); 390245bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 390345bfed3bSRichard Henderson return advance_pc(dc); 390445bfed3bSRichard Henderson } 390545bfed3bSRichard Henderson 390645bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 390745bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 390845bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 390945bfed3bSRichard Henderson 3910015fc6fcSRichard Henderson TRANS(ADDXC, VIS3, do_rrr, a, gen_op_addxc) 3911015fc6fcSRichard Henderson TRANS(ADDXCcc, VIS3, do_rrr, a, gen_op_addxccc) 3912015fc6fcSRichard Henderson 39139e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 39149e20ca94SRichard Henderson { 39159e20ca94SRichard Henderson #ifdef TARGET_SPARC64 39169e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 39179e20ca94SRichard Henderson 39189e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 39199e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 39209e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 39219e20ca94SRichard Henderson #else 39229e20ca94SRichard Henderson g_assert_not_reached(); 39239e20ca94SRichard Henderson #endif 39249e20ca94SRichard Henderson } 39259e20ca94SRichard Henderson 39269e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 39279e20ca94SRichard Henderson { 39289e20ca94SRichard Henderson #ifdef TARGET_SPARC64 39299e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 39309e20ca94SRichard Henderson 39319e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 39329e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 39339e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 39349e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 39359e20ca94SRichard Henderson #else 39369e20ca94SRichard Henderson g_assert_not_reached(); 39379e20ca94SRichard Henderson #endif 39389e20ca94SRichard Henderson } 39399e20ca94SRichard Henderson 39409e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 39419e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 39429e20ca94SRichard Henderson 394339ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 394439ca3490SRichard Henderson { 394539ca3490SRichard Henderson #ifdef TARGET_SPARC64 394639ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 394739ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 394839ca3490SRichard Henderson #else 394939ca3490SRichard Henderson g_assert_not_reached(); 395039ca3490SRichard Henderson #endif 395139ca3490SRichard Henderson } 395239ca3490SRichard Henderson 395339ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 395439ca3490SRichard Henderson 3955c973b4e8SRichard Henderson static bool do_cmask(DisasContext *dc, int rs2, void (*func)(TCGv, TCGv, TCGv)) 3956c973b4e8SRichard Henderson { 3957c973b4e8SRichard Henderson func(cpu_gsr, cpu_gsr, gen_load_gpr(dc, rs2)); 3958c973b4e8SRichard Henderson return true; 3959c973b4e8SRichard Henderson } 3960c973b4e8SRichard Henderson 3961c973b4e8SRichard Henderson TRANS(CMASK8, VIS3, do_cmask, a->rs2, gen_helper_cmask8) 3962c973b4e8SRichard Henderson TRANS(CMASK16, VIS3, do_cmask, a->rs2, gen_helper_cmask16) 3963c973b4e8SRichard Henderson TRANS(CMASK32, VIS3, do_cmask, a->rs2, gen_helper_cmask32) 3964c973b4e8SRichard Henderson 39655fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 39665fc546eeSRichard Henderson { 39675fc546eeSRichard Henderson TCGv dst, src1, src2; 39685fc546eeSRichard Henderson 39695fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 39705fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 39715fc546eeSRichard Henderson return false; 39725fc546eeSRichard Henderson } 39735fc546eeSRichard Henderson 39745fc546eeSRichard Henderson src2 = tcg_temp_new(); 39755fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 39765fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 39775fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 39785fc546eeSRichard Henderson 39795fc546eeSRichard Henderson if (l) { 39805fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 39815fc546eeSRichard Henderson if (!a->x) { 39825fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 39835fc546eeSRichard Henderson } 39845fc546eeSRichard Henderson } else if (u) { 39855fc546eeSRichard Henderson if (!a->x) { 39865fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 39875fc546eeSRichard Henderson src1 = dst; 39885fc546eeSRichard Henderson } 39895fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 39905fc546eeSRichard Henderson } else { 39915fc546eeSRichard Henderson if (!a->x) { 39925fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 39935fc546eeSRichard Henderson src1 = dst; 39945fc546eeSRichard Henderson } 39955fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 39965fc546eeSRichard Henderson } 39975fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 39985fc546eeSRichard Henderson return advance_pc(dc); 39995fc546eeSRichard Henderson } 40005fc546eeSRichard Henderson 40015fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 40025fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 40035fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 40045fc546eeSRichard Henderson 40055fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 40065fc546eeSRichard Henderson { 40075fc546eeSRichard Henderson TCGv dst, src1; 40085fc546eeSRichard Henderson 40095fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 40105fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 40115fc546eeSRichard Henderson return false; 40125fc546eeSRichard Henderson } 40135fc546eeSRichard Henderson 40145fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 40155fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 40165fc546eeSRichard Henderson 40175fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 40185fc546eeSRichard Henderson if (l) { 40195fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 40205fc546eeSRichard Henderson } else if (u) { 40215fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 40225fc546eeSRichard Henderson } else { 40235fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 40245fc546eeSRichard Henderson } 40255fc546eeSRichard Henderson } else { 40265fc546eeSRichard Henderson if (l) { 40275fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 40285fc546eeSRichard Henderson } else if (u) { 40295fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 40305fc546eeSRichard Henderson } else { 40315fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 40325fc546eeSRichard Henderson } 40335fc546eeSRichard Henderson } 40345fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 40355fc546eeSRichard Henderson return advance_pc(dc); 40365fc546eeSRichard Henderson } 40375fc546eeSRichard Henderson 40385fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 40395fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 40405fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 40415fc546eeSRichard Henderson 4042fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4043fb4ed7aaSRichard Henderson { 4044fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4045fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4046fb4ed7aaSRichard Henderson return NULL; 4047fb4ed7aaSRichard Henderson } 4048fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4049fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4050fb4ed7aaSRichard Henderson } else { 4051fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4052fb4ed7aaSRichard Henderson } 4053fb4ed7aaSRichard Henderson } 4054fb4ed7aaSRichard Henderson 4055fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4056fb4ed7aaSRichard Henderson { 4057fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4058c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 4059fb4ed7aaSRichard Henderson 4060c8507ebfSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, c2, src2, dst); 4061fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4062fb4ed7aaSRichard Henderson return advance_pc(dc); 4063fb4ed7aaSRichard Henderson } 4064fb4ed7aaSRichard Henderson 4065fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4066fb4ed7aaSRichard Henderson { 4067fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4068fb4ed7aaSRichard Henderson DisasCompare cmp; 4069fb4ed7aaSRichard Henderson 4070fb4ed7aaSRichard Henderson if (src2 == NULL) { 4071fb4ed7aaSRichard Henderson return false; 4072fb4ed7aaSRichard Henderson } 4073fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4074fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4075fb4ed7aaSRichard Henderson } 4076fb4ed7aaSRichard Henderson 4077fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4078fb4ed7aaSRichard Henderson { 4079fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4080fb4ed7aaSRichard Henderson DisasCompare cmp; 4081fb4ed7aaSRichard Henderson 4082fb4ed7aaSRichard Henderson if (src2 == NULL) { 4083fb4ed7aaSRichard Henderson return false; 4084fb4ed7aaSRichard Henderson } 4085fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4086fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4087fb4ed7aaSRichard Henderson } 4088fb4ed7aaSRichard Henderson 4089fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4090fb4ed7aaSRichard Henderson { 4091fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4092fb4ed7aaSRichard Henderson DisasCompare cmp; 4093fb4ed7aaSRichard Henderson 4094fb4ed7aaSRichard Henderson if (src2 == NULL) { 4095fb4ed7aaSRichard Henderson return false; 4096fb4ed7aaSRichard Henderson } 40972c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 40982c4f56c9SRichard Henderson return false; 40992c4f56c9SRichard Henderson } 4100fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4101fb4ed7aaSRichard Henderson } 4102fb4ed7aaSRichard Henderson 410386b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 410486b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 410586b82fe0SRichard Henderson { 410686b82fe0SRichard Henderson TCGv src1, sum; 410786b82fe0SRichard Henderson 410886b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 410986b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 411086b82fe0SRichard Henderson return false; 411186b82fe0SRichard Henderson } 411286b82fe0SRichard Henderson 411386b82fe0SRichard Henderson /* 411486b82fe0SRichard Henderson * Always load the sum into a new temporary. 411586b82fe0SRichard Henderson * This is required to capture the value across a window change, 411686b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 411786b82fe0SRichard Henderson */ 411886b82fe0SRichard Henderson sum = tcg_temp_new(); 411986b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 412086b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 412186b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 412286b82fe0SRichard Henderson } else { 412386b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 412486b82fe0SRichard Henderson } 412586b82fe0SRichard Henderson return func(dc, a->rd, sum); 412686b82fe0SRichard Henderson } 412786b82fe0SRichard Henderson 412886b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 412986b82fe0SRichard Henderson { 413086b82fe0SRichard Henderson /* 413186b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 413286b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 413386b82fe0SRichard Henderson */ 413486b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 413586b82fe0SRichard Henderson 413686b82fe0SRichard Henderson gen_check_align(dc, src, 3); 413786b82fe0SRichard Henderson 413886b82fe0SRichard Henderson gen_mov_pc_npc(dc); 413986b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 414086b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 414186b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 414286b82fe0SRichard Henderson 414386b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 414486b82fe0SRichard Henderson return true; 414586b82fe0SRichard Henderson } 414686b82fe0SRichard Henderson 414786b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 414886b82fe0SRichard Henderson 414986b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 415086b82fe0SRichard Henderson { 415186b82fe0SRichard Henderson if (!supervisor(dc)) { 415286b82fe0SRichard Henderson return raise_priv(dc); 415386b82fe0SRichard Henderson } 415486b82fe0SRichard Henderson 415586b82fe0SRichard Henderson gen_check_align(dc, src, 3); 415686b82fe0SRichard Henderson 415786b82fe0SRichard Henderson gen_mov_pc_npc(dc); 415886b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 415986b82fe0SRichard Henderson gen_helper_rett(tcg_env); 416086b82fe0SRichard Henderson 416186b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 416286b82fe0SRichard Henderson return true; 416386b82fe0SRichard Henderson } 416486b82fe0SRichard Henderson 416586b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 416686b82fe0SRichard Henderson 416786b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 416886b82fe0SRichard Henderson { 416986b82fe0SRichard Henderson gen_check_align(dc, src, 3); 41700dfae4f9SRichard Henderson gen_helper_restore(tcg_env); 417186b82fe0SRichard Henderson 417286b82fe0SRichard Henderson gen_mov_pc_npc(dc); 417386b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 417486b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 417586b82fe0SRichard Henderson 417686b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 417786b82fe0SRichard Henderson return true; 417886b82fe0SRichard Henderson } 417986b82fe0SRichard Henderson 418086b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 418186b82fe0SRichard Henderson 4182d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4183d3825800SRichard Henderson { 4184d3825800SRichard Henderson gen_helper_save(tcg_env); 4185d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4186d3825800SRichard Henderson return advance_pc(dc); 4187d3825800SRichard Henderson } 4188d3825800SRichard Henderson 4189d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4190d3825800SRichard Henderson 4191d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4192d3825800SRichard Henderson { 4193d3825800SRichard Henderson gen_helper_restore(tcg_env); 4194d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4195d3825800SRichard Henderson return advance_pc(dc); 4196d3825800SRichard Henderson } 4197d3825800SRichard Henderson 4198d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4199d3825800SRichard Henderson 42008f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 42018f75b8a4SRichard Henderson { 42028f75b8a4SRichard Henderson if (!supervisor(dc)) { 42038f75b8a4SRichard Henderson return raise_priv(dc); 42048f75b8a4SRichard Henderson } 42058f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 42068f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 42078f75b8a4SRichard Henderson translator_io_start(&dc->base); 42088f75b8a4SRichard Henderson if (done) { 42098f75b8a4SRichard Henderson gen_helper_done(tcg_env); 42108f75b8a4SRichard Henderson } else { 42118f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 42128f75b8a4SRichard Henderson } 42138f75b8a4SRichard Henderson return true; 42148f75b8a4SRichard Henderson } 42158f75b8a4SRichard Henderson 42168f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 42178f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 42188f75b8a4SRichard Henderson 42190880d20bSRichard Henderson /* 42200880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 42210880d20bSRichard Henderson */ 42220880d20bSRichard Henderson 42230880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 42240880d20bSRichard Henderson { 42250880d20bSRichard Henderson TCGv addr, tmp = NULL; 42260880d20bSRichard Henderson 42270880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 42280880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 42290880d20bSRichard Henderson return NULL; 42300880d20bSRichard Henderson } 42310880d20bSRichard Henderson 42320880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 42330880d20bSRichard Henderson if (rs2_or_imm) { 42340880d20bSRichard Henderson tmp = tcg_temp_new(); 42350880d20bSRichard Henderson if (imm) { 42360880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 42370880d20bSRichard Henderson } else { 42380880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 42390880d20bSRichard Henderson } 42400880d20bSRichard Henderson addr = tmp; 42410880d20bSRichard Henderson } 42420880d20bSRichard Henderson if (AM_CHECK(dc)) { 42430880d20bSRichard Henderson if (!tmp) { 42440880d20bSRichard Henderson tmp = tcg_temp_new(); 42450880d20bSRichard Henderson } 42460880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 42470880d20bSRichard Henderson addr = tmp; 42480880d20bSRichard Henderson } 42490880d20bSRichard Henderson return addr; 42500880d20bSRichard Henderson } 42510880d20bSRichard Henderson 42520880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 42530880d20bSRichard Henderson { 42540880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42550880d20bSRichard Henderson DisasASI da; 42560880d20bSRichard Henderson 42570880d20bSRichard Henderson if (addr == NULL) { 42580880d20bSRichard Henderson return false; 42590880d20bSRichard Henderson } 42600880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 42610880d20bSRichard Henderson 42620880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 426342071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 42640880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 42650880d20bSRichard Henderson return advance_pc(dc); 42660880d20bSRichard Henderson } 42670880d20bSRichard Henderson 42680880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 42690880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 42700880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 42710880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 42720880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 42730880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 42740880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 42750880d20bSRichard Henderson 42760880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 42770880d20bSRichard Henderson { 42780880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 42790880d20bSRichard Henderson DisasASI da; 42800880d20bSRichard Henderson 42810880d20bSRichard Henderson if (addr == NULL) { 42820880d20bSRichard Henderson return false; 42830880d20bSRichard Henderson } 42840880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 42850880d20bSRichard Henderson 42860880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 428742071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 42880880d20bSRichard Henderson return advance_pc(dc); 42890880d20bSRichard Henderson } 42900880d20bSRichard Henderson 42910880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 42920880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 42930880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 42940880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 42950880d20bSRichard Henderson 42960880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 42970880d20bSRichard Henderson { 42980880d20bSRichard Henderson TCGv addr; 42990880d20bSRichard Henderson DisasASI da; 43000880d20bSRichard Henderson 43010880d20bSRichard Henderson if (a->rd & 1) { 43020880d20bSRichard Henderson return false; 43030880d20bSRichard Henderson } 43040880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 43050880d20bSRichard Henderson if (addr == NULL) { 43060880d20bSRichard Henderson return false; 43070880d20bSRichard Henderson } 43080880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 430942071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 43100880d20bSRichard Henderson return advance_pc(dc); 43110880d20bSRichard Henderson } 43120880d20bSRichard Henderson 43130880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 43140880d20bSRichard Henderson { 43150880d20bSRichard Henderson TCGv addr; 43160880d20bSRichard Henderson DisasASI da; 43170880d20bSRichard Henderson 43180880d20bSRichard Henderson if (a->rd & 1) { 43190880d20bSRichard Henderson return false; 43200880d20bSRichard Henderson } 43210880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 43220880d20bSRichard Henderson if (addr == NULL) { 43230880d20bSRichard Henderson return false; 43240880d20bSRichard Henderson } 43250880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 432642071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 43270880d20bSRichard Henderson return advance_pc(dc); 43280880d20bSRichard Henderson } 43290880d20bSRichard Henderson 4330cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4331cf07cd1eSRichard Henderson { 4332cf07cd1eSRichard Henderson TCGv addr, reg; 4333cf07cd1eSRichard Henderson DisasASI da; 4334cf07cd1eSRichard Henderson 4335cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4336cf07cd1eSRichard Henderson if (addr == NULL) { 4337cf07cd1eSRichard Henderson return false; 4338cf07cd1eSRichard Henderson } 4339cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4340cf07cd1eSRichard Henderson 4341cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4342cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4343cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4344cf07cd1eSRichard Henderson return advance_pc(dc); 4345cf07cd1eSRichard Henderson } 4346cf07cd1eSRichard Henderson 4347dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4348dca544b9SRichard Henderson { 4349dca544b9SRichard Henderson TCGv addr, dst, src; 4350dca544b9SRichard Henderson DisasASI da; 4351dca544b9SRichard Henderson 4352dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4353dca544b9SRichard Henderson if (addr == NULL) { 4354dca544b9SRichard Henderson return false; 4355dca544b9SRichard Henderson } 4356dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4357dca544b9SRichard Henderson 4358dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4359dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4360dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4361dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4362dca544b9SRichard Henderson return advance_pc(dc); 4363dca544b9SRichard Henderson } 4364dca544b9SRichard Henderson 4365d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4366d0a11d25SRichard Henderson { 4367d0a11d25SRichard Henderson TCGv addr, o, n, c; 4368d0a11d25SRichard Henderson DisasASI da; 4369d0a11d25SRichard Henderson 4370d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4371d0a11d25SRichard Henderson if (addr == NULL) { 4372d0a11d25SRichard Henderson return false; 4373d0a11d25SRichard Henderson } 4374d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4375d0a11d25SRichard Henderson 4376d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4377d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4378d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4379d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4380d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4381d0a11d25SRichard Henderson return advance_pc(dc); 4382d0a11d25SRichard Henderson } 4383d0a11d25SRichard Henderson 4384d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4385d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4386d0a11d25SRichard Henderson 438706c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 438806c060d9SRichard Henderson { 438906c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 439006c060d9SRichard Henderson DisasASI da; 439106c060d9SRichard Henderson 439206c060d9SRichard Henderson if (addr == NULL) { 439306c060d9SRichard Henderson return false; 439406c060d9SRichard Henderson } 439506c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 439606c060d9SRichard Henderson return true; 439706c060d9SRichard Henderson } 439806c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 439906c060d9SRichard Henderson return true; 440006c060d9SRichard Henderson } 440106c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4402287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 440306c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 440406c060d9SRichard Henderson return advance_pc(dc); 440506c060d9SRichard Henderson } 440606c060d9SRichard Henderson 440706c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 440806c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 440906c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 441006c060d9SRichard Henderson 4411287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4412287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4413287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4414287b1152SRichard Henderson 441506c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 441606c060d9SRichard Henderson { 441706c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 441806c060d9SRichard Henderson DisasASI da; 441906c060d9SRichard Henderson 442006c060d9SRichard Henderson if (addr == NULL) { 442106c060d9SRichard Henderson return false; 442206c060d9SRichard Henderson } 442306c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 442406c060d9SRichard Henderson return true; 442506c060d9SRichard Henderson } 442606c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 442706c060d9SRichard Henderson return true; 442806c060d9SRichard Henderson } 442906c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4430287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 443106c060d9SRichard Henderson return advance_pc(dc); 443206c060d9SRichard Henderson } 443306c060d9SRichard Henderson 443406c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 443506c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 443606c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 443706c060d9SRichard Henderson 4438287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4439287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4440287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4441287b1152SRichard Henderson 444206c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 444306c060d9SRichard Henderson { 444406c060d9SRichard Henderson if (!avail_32(dc)) { 444506c060d9SRichard Henderson return false; 444606c060d9SRichard Henderson } 444706c060d9SRichard Henderson if (!supervisor(dc)) { 444806c060d9SRichard Henderson return raise_priv(dc); 444906c060d9SRichard Henderson } 445006c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 445106c060d9SRichard Henderson return true; 445206c060d9SRichard Henderson } 445306c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 445406c060d9SRichard Henderson return true; 445506c060d9SRichard Henderson } 445606c060d9SRichard Henderson 4457d8c5b92fSRichard Henderson static bool trans_LDFSR(DisasContext *dc, arg_r_r_ri *a) 44583d3c0673SRichard Henderson { 44593590f01eSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4460d8c5b92fSRichard Henderson TCGv_i32 tmp; 44613590f01eSRichard Henderson 44623d3c0673SRichard Henderson if (addr == NULL) { 44633d3c0673SRichard Henderson return false; 44643d3c0673SRichard Henderson } 44653d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44663d3c0673SRichard Henderson return true; 44673d3c0673SRichard Henderson } 4468d8c5b92fSRichard Henderson 4469d8c5b92fSRichard Henderson tmp = tcg_temp_new_i32(); 4470d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i32(tmp, addr, dc->mem_idx, MO_TEUL | MO_ALIGN); 4471d8c5b92fSRichard Henderson 4472d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], tmp, FSR_FCC0_SHIFT, 2); 4473d8c5b92fSRichard Henderson /* LDFSR does not change FCC[1-3]. */ 4474d8c5b92fSRichard Henderson 4475d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, tmp); 44763d3c0673SRichard Henderson return advance_pc(dc); 44773d3c0673SRichard Henderson } 44783d3c0673SRichard Henderson 4479298c52f7SRichard Henderson static bool do_ldxfsr(DisasContext *dc, arg_r_r_ri *a, bool entire) 4480d8c5b92fSRichard Henderson { 4481d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 4482d8c5b92fSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4483d8c5b92fSRichard Henderson TCGv_i64 t64; 4484d8c5b92fSRichard Henderson TCGv_i32 lo, hi; 4485d8c5b92fSRichard Henderson 4486d8c5b92fSRichard Henderson if (addr == NULL) { 4487d8c5b92fSRichard Henderson return false; 4488d8c5b92fSRichard Henderson } 4489d8c5b92fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4490d8c5b92fSRichard Henderson return true; 4491d8c5b92fSRichard Henderson } 4492d8c5b92fSRichard Henderson 4493d8c5b92fSRichard Henderson t64 = tcg_temp_new_i64(); 4494d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, dc->mem_idx, MO_TEUQ | MO_ALIGN); 4495d8c5b92fSRichard Henderson 4496d8c5b92fSRichard Henderson lo = tcg_temp_new_i32(); 4497d8c5b92fSRichard Henderson hi = cpu_fcc[3]; 4498d8c5b92fSRichard Henderson tcg_gen_extr_i64_i32(lo, hi, t64); 4499d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], lo, FSR_FCC0_SHIFT, 2); 4500d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[1], hi, FSR_FCC1_SHIFT - 32, 2); 4501d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[2], hi, FSR_FCC2_SHIFT - 32, 2); 4502d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[3], hi, FSR_FCC3_SHIFT - 32, 2); 4503d8c5b92fSRichard Henderson 4504298c52f7SRichard Henderson if (entire) { 4505298c52f7SRichard Henderson gen_helper_set_fsr_nofcc(tcg_env, lo); 4506298c52f7SRichard Henderson } else { 4507d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, lo); 4508298c52f7SRichard Henderson } 4509d8c5b92fSRichard Henderson return advance_pc(dc); 4510d8c5b92fSRichard Henderson #else 4511d8c5b92fSRichard Henderson return false; 4512d8c5b92fSRichard Henderson #endif 4513d8c5b92fSRichard Henderson } 45143d3c0673SRichard Henderson 4515298c52f7SRichard Henderson TRANS(LDXFSR, 64, do_ldxfsr, a, false) 4516298c52f7SRichard Henderson TRANS(LDXEFSR, VIS3B, do_ldxfsr, a, true) 4517298c52f7SRichard Henderson 45183d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 45193d3c0673SRichard Henderson { 45203d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45211ccd6e13SRichard Henderson TCGv fsr; 45221ccd6e13SRichard Henderson 45233d3c0673SRichard Henderson if (addr == NULL) { 45243d3c0673SRichard Henderson return false; 45253d3c0673SRichard Henderson } 45263d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45273d3c0673SRichard Henderson return true; 45283d3c0673SRichard Henderson } 45291ccd6e13SRichard Henderson 45301ccd6e13SRichard Henderson fsr = tcg_temp_new(); 45311ccd6e13SRichard Henderson gen_helper_get_fsr(fsr, tcg_env); 45321ccd6e13SRichard Henderson tcg_gen_qemu_st_tl(fsr, addr, dc->mem_idx, mop | MO_ALIGN); 45333d3c0673SRichard Henderson return advance_pc(dc); 45343d3c0673SRichard Henderson } 45353d3c0673SRichard Henderson 45363d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 45373d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 45383d3c0673SRichard Henderson 45391210a036SRichard Henderson static bool do_fc(DisasContext *dc, int rd, int32_t c) 45403a38260eSRichard Henderson { 45413a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45423a38260eSRichard Henderson return true; 45433a38260eSRichard Henderson } 45441210a036SRichard Henderson gen_store_fpr_F(dc, rd, tcg_constant_i32(c)); 45453a38260eSRichard Henderson return advance_pc(dc); 45463a38260eSRichard Henderson } 45473a38260eSRichard Henderson 45483a38260eSRichard Henderson TRANS(FZEROs, VIS1, do_fc, a->rd, 0) 45491210a036SRichard Henderson TRANS(FONEs, VIS1, do_fc, a->rd, -1) 45503a38260eSRichard Henderson 45513a38260eSRichard Henderson static bool do_dc(DisasContext *dc, int rd, int64_t c) 45523a38260eSRichard Henderson { 45533a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45543a38260eSRichard Henderson return true; 45553a38260eSRichard Henderson } 45561210a036SRichard Henderson gen_store_fpr_D(dc, rd, tcg_constant_i64(c)); 45573a38260eSRichard Henderson return advance_pc(dc); 45583a38260eSRichard Henderson } 45593a38260eSRichard Henderson 45603a38260eSRichard Henderson TRANS(FZEROd, VIS1, do_dc, a->rd, 0) 45613a38260eSRichard Henderson TRANS(FONEd, VIS1, do_dc, a->rd, -1) 45623a38260eSRichard Henderson 4563baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4564baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4565baf3dbf2SRichard Henderson { 4566baf3dbf2SRichard Henderson TCGv_i32 tmp; 4567baf3dbf2SRichard Henderson 4568baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4569baf3dbf2SRichard Henderson return true; 4570baf3dbf2SRichard Henderson } 4571baf3dbf2SRichard Henderson 4572baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4573baf3dbf2SRichard Henderson func(tmp, tmp); 4574baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4575baf3dbf2SRichard Henderson return advance_pc(dc); 4576baf3dbf2SRichard Henderson } 4577baf3dbf2SRichard Henderson 4578baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4579baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4580baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4581baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4582baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4583baf3dbf2SRichard Henderson 45842f722641SRichard Henderson static bool do_fd(DisasContext *dc, arg_r_r *a, 45852f722641SRichard Henderson void (*func)(TCGv_i32, TCGv_i64)) 45862f722641SRichard Henderson { 45872f722641SRichard Henderson TCGv_i32 dst; 45882f722641SRichard Henderson TCGv_i64 src; 45892f722641SRichard Henderson 45902f722641SRichard Henderson if (gen_trap_ifnofpu(dc)) { 45912f722641SRichard Henderson return true; 45922f722641SRichard Henderson } 45932f722641SRichard Henderson 4594388a6465SRichard Henderson dst = tcg_temp_new_i32(); 45952f722641SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 45962f722641SRichard Henderson func(dst, src); 45972f722641SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 45982f722641SRichard Henderson return advance_pc(dc); 45992f722641SRichard Henderson } 46002f722641SRichard Henderson 46012f722641SRichard Henderson TRANS(FPACK16, VIS1, do_fd, a, gen_op_fpack16) 46022f722641SRichard Henderson TRANS(FPACKFIX, VIS1, do_fd, a, gen_op_fpackfix) 46032f722641SRichard Henderson 4604119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4605119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4606119cb94fSRichard Henderson { 4607119cb94fSRichard Henderson TCGv_i32 tmp; 4608119cb94fSRichard Henderson 4609119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4610119cb94fSRichard Henderson return true; 4611119cb94fSRichard Henderson } 4612119cb94fSRichard Henderson 4613119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4614119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4615119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4616119cb94fSRichard Henderson return advance_pc(dc); 4617119cb94fSRichard Henderson } 4618119cb94fSRichard Henderson 4619119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4620119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4621119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4622119cb94fSRichard Henderson 46238c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 46248c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 46258c94bcd8SRichard Henderson { 46268c94bcd8SRichard Henderson TCGv_i32 dst; 46278c94bcd8SRichard Henderson TCGv_i64 src; 46288c94bcd8SRichard Henderson 46298c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46308c94bcd8SRichard Henderson return true; 46318c94bcd8SRichard Henderson } 46328c94bcd8SRichard Henderson 4633388a6465SRichard Henderson dst = tcg_temp_new_i32(); 46348c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 46358c94bcd8SRichard Henderson func(dst, tcg_env, src); 46368c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 46378c94bcd8SRichard Henderson return advance_pc(dc); 46388c94bcd8SRichard Henderson } 46398c94bcd8SRichard Henderson 46408c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 46418c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 46428c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 46438c94bcd8SRichard Henderson 4644c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4645c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4646c6d83e4fSRichard Henderson { 4647c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4648c6d83e4fSRichard Henderson 4649c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4650c6d83e4fSRichard Henderson return true; 4651c6d83e4fSRichard Henderson } 4652c6d83e4fSRichard Henderson 465352f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4654c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4655c6d83e4fSRichard Henderson func(dst, src); 4656c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4657c6d83e4fSRichard Henderson return advance_pc(dc); 4658c6d83e4fSRichard Henderson } 4659c6d83e4fSRichard Henderson 4660c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4661c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4662c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4663c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4664c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4665c6d83e4fSRichard Henderson 46668aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 46678aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 46688aa418b3SRichard Henderson { 46698aa418b3SRichard Henderson TCGv_i64 dst, src; 46708aa418b3SRichard Henderson 46718aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46728aa418b3SRichard Henderson return true; 46738aa418b3SRichard Henderson } 46748aa418b3SRichard Henderson 467552f46d46SRichard Henderson dst = tcg_temp_new_i64(); 46768aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 46778aa418b3SRichard Henderson func(dst, tcg_env, src); 46788aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 46798aa418b3SRichard Henderson return advance_pc(dc); 46808aa418b3SRichard Henderson } 46818aa418b3SRichard Henderson 46828aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 46838aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 46848aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 46858aa418b3SRichard Henderson 46867b616f36SRichard Henderson static bool do_df(DisasContext *dc, arg_r_r *a, 46877b616f36SRichard Henderson void (*func)(TCGv_i64, TCGv_i32)) 46887b616f36SRichard Henderson { 46897b616f36SRichard Henderson TCGv_i64 dst; 46907b616f36SRichard Henderson TCGv_i32 src; 46917b616f36SRichard Henderson 46927b616f36SRichard Henderson if (gen_trap_ifnofpu(dc)) { 46937b616f36SRichard Henderson return true; 46947b616f36SRichard Henderson } 46957b616f36SRichard Henderson 46967b616f36SRichard Henderson dst = tcg_temp_new_i64(); 46977b616f36SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 46987b616f36SRichard Henderson func(dst, src); 46997b616f36SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 47007b616f36SRichard Henderson return advance_pc(dc); 47017b616f36SRichard Henderson } 47027b616f36SRichard Henderson 47037b616f36SRichard Henderson TRANS(FEXPAND, VIS1, do_df, a, gen_helper_fexpand) 47047b616f36SRichard Henderson 4705199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a, 4706199d43efSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 4707199d43efSRichard Henderson { 4708199d43efSRichard Henderson TCGv_i64 dst; 4709199d43efSRichard Henderson TCGv_i32 src; 4710199d43efSRichard Henderson 4711199d43efSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4712199d43efSRichard Henderson return true; 4713199d43efSRichard Henderson } 4714199d43efSRichard Henderson 471552f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4716199d43efSRichard Henderson src = gen_load_fpr_F(dc, a->rs); 4717199d43efSRichard Henderson func(dst, tcg_env, src); 4718199d43efSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4719199d43efSRichard Henderson return advance_pc(dc); 4720199d43efSRichard Henderson } 4721199d43efSRichard Henderson 4722199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod) 4723199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod) 4724199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox) 4725199d43efSRichard Henderson 4726daf457d4SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a, 4727daf457d4SRichard Henderson void (*func)(TCGv_i128, TCGv_i128)) 4728f4e18df5SRichard Henderson { 472933ec4245SRichard Henderson TCGv_i128 t; 4730f4e18df5SRichard Henderson 4731f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4732f4e18df5SRichard Henderson return true; 4733f4e18df5SRichard Henderson } 4734f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4735f4e18df5SRichard Henderson return true; 4736f4e18df5SRichard Henderson } 4737f4e18df5SRichard Henderson 4738f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 473933ec4245SRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4740daf457d4SRichard Henderson func(t, t); 474133ec4245SRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4742f4e18df5SRichard Henderson return advance_pc(dc); 4743f4e18df5SRichard Henderson } 4744f4e18df5SRichard Henderson 4745daf457d4SRichard Henderson TRANS(FMOVq, 64, do_qq, a, tcg_gen_mov_i128) 4746daf457d4SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_op_fnegq) 4747daf457d4SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_op_fabsq) 4748f4e18df5SRichard Henderson 4749c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4750e41716beSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128)) 4751c995216bSRichard Henderson { 4752e41716beSRichard Henderson TCGv_i128 t; 4753e41716beSRichard Henderson 4754c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4755c995216bSRichard Henderson return true; 4756c995216bSRichard Henderson } 4757c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4758c995216bSRichard Henderson return true; 4759c995216bSRichard Henderson } 4760c995216bSRichard Henderson 4761e41716beSRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4762e41716beSRichard Henderson func(t, tcg_env, t); 4763e41716beSRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4764c995216bSRichard Henderson return advance_pc(dc); 4765c995216bSRichard Henderson } 4766c995216bSRichard Henderson 4767c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4768c995216bSRichard Henderson 4769bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a, 4770d81e3efeSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i128)) 4771bd9c5c42SRichard Henderson { 4772d81e3efeSRichard Henderson TCGv_i128 src; 4773bd9c5c42SRichard Henderson TCGv_i32 dst; 4774bd9c5c42SRichard Henderson 4775bd9c5c42SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4776bd9c5c42SRichard Henderson return true; 4777bd9c5c42SRichard Henderson } 4778bd9c5c42SRichard Henderson if (gen_trap_float128(dc)) { 4779bd9c5c42SRichard Henderson return true; 4780bd9c5c42SRichard Henderson } 4781bd9c5c42SRichard Henderson 4782d81e3efeSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 4783388a6465SRichard Henderson dst = tcg_temp_new_i32(); 4784d81e3efeSRichard Henderson func(dst, tcg_env, src); 4785bd9c5c42SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4786bd9c5c42SRichard Henderson return advance_pc(dc); 4787bd9c5c42SRichard Henderson } 4788bd9c5c42SRichard Henderson 4789bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos) 4790bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi) 4791bd9c5c42SRichard Henderson 47921617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a, 479325a5769eSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i128)) 47941617586fSRichard Henderson { 479525a5769eSRichard Henderson TCGv_i128 src; 47961617586fSRichard Henderson TCGv_i64 dst; 47971617586fSRichard Henderson 47981617586fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 47991617586fSRichard Henderson return true; 48001617586fSRichard Henderson } 48011617586fSRichard Henderson if (gen_trap_float128(dc)) { 48021617586fSRichard Henderson return true; 48031617586fSRichard Henderson } 48041617586fSRichard Henderson 480525a5769eSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 480652f46d46SRichard Henderson dst = tcg_temp_new_i64(); 480725a5769eSRichard Henderson func(dst, tcg_env, src); 48081617586fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 48091617586fSRichard Henderson return advance_pc(dc); 48101617586fSRichard Henderson } 48111617586fSRichard Henderson 48121617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod) 48131617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox) 48141617586fSRichard Henderson 481513ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a, 48160b2a61ccSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i32)) 481713ebcc77SRichard Henderson { 481813ebcc77SRichard Henderson TCGv_i32 src; 48190b2a61ccSRichard Henderson TCGv_i128 dst; 482013ebcc77SRichard Henderson 482113ebcc77SRichard Henderson if (gen_trap_ifnofpu(dc)) { 482213ebcc77SRichard Henderson return true; 482313ebcc77SRichard Henderson } 482413ebcc77SRichard Henderson if (gen_trap_float128(dc)) { 482513ebcc77SRichard Henderson return true; 482613ebcc77SRichard Henderson } 482713ebcc77SRichard Henderson 482813ebcc77SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 48290b2a61ccSRichard Henderson dst = tcg_temp_new_i128(); 48300b2a61ccSRichard Henderson func(dst, tcg_env, src); 48310b2a61ccSRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 483213ebcc77SRichard Henderson return advance_pc(dc); 483313ebcc77SRichard Henderson } 483413ebcc77SRichard Henderson 483513ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq) 483613ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq) 483713ebcc77SRichard Henderson 48387b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a, 4839fdc50716SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i64)) 48407b8e3e1aSRichard Henderson { 48417b8e3e1aSRichard Henderson TCGv_i64 src; 4842fdc50716SRichard Henderson TCGv_i128 dst; 48437b8e3e1aSRichard Henderson 48447b8e3e1aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48457b8e3e1aSRichard Henderson return true; 48467b8e3e1aSRichard Henderson } 48477b8e3e1aSRichard Henderson if (gen_trap_float128(dc)) { 48487b8e3e1aSRichard Henderson return true; 48497b8e3e1aSRichard Henderson } 48507b8e3e1aSRichard Henderson 48517b8e3e1aSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4852fdc50716SRichard Henderson dst = tcg_temp_new_i128(); 4853fdc50716SRichard Henderson func(dst, tcg_env, src); 4854fdc50716SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 48557b8e3e1aSRichard Henderson return advance_pc(dc); 48567b8e3e1aSRichard Henderson } 48577b8e3e1aSRichard Henderson 48587b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq) 48597b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq) 48607b8e3e1aSRichard Henderson 48617f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 48627f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 48637f10b52fSRichard Henderson { 48647f10b52fSRichard Henderson TCGv_i32 src1, src2; 48657f10b52fSRichard Henderson 48667f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 48677f10b52fSRichard Henderson return true; 48687f10b52fSRichard Henderson } 48697f10b52fSRichard Henderson 48707f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 48717f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 48727f10b52fSRichard Henderson func(src1, src1, src2); 48737f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 48747f10b52fSRichard Henderson return advance_pc(dc); 48757f10b52fSRichard Henderson } 48767f10b52fSRichard Henderson 48777f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 48787f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 48797f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 48807f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 48817f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 48827f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 48837f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 48847f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 48857f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 48867f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 48877f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 48887f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 48897f10b52fSRichard Henderson 48903d50b728SRichard Henderson TRANS(FHADDs, VIS3, do_fff, a, gen_op_fhadds) 48913d50b728SRichard Henderson TRANS(FHSUBs, VIS3, do_fff, a, gen_op_fhsubs) 48923d50b728SRichard Henderson TRANS(FNHADDs, VIS3, do_fff, a, gen_op_fnhadds) 48933d50b728SRichard Henderson 48940d1d3aafSRichard Henderson TRANS(FPADDS16s, VIS3, do_fff, a, gen_op_fpadds16s) 48950d1d3aafSRichard Henderson TRANS(FPSUBS16s, VIS3, do_fff, a, gen_op_fpsubs16s) 48960d1d3aafSRichard Henderson TRANS(FPADDS32s, VIS3, do_fff, a, gen_op_fpadds32s) 48970d1d3aafSRichard Henderson TRANS(FPSUBS32s, VIS3, do_fff, a, gen_op_fpsubs32s) 48980d1d3aafSRichard Henderson 4899c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4900c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4901c1514961SRichard Henderson { 4902c1514961SRichard Henderson TCGv_i32 src1, src2; 4903c1514961SRichard Henderson 4904c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4905c1514961SRichard Henderson return true; 4906c1514961SRichard Henderson } 4907c1514961SRichard Henderson 4908c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4909c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4910c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4911c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4912c1514961SRichard Henderson return advance_pc(dc); 4913c1514961SRichard Henderson } 4914c1514961SRichard Henderson 4915c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4916c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4917c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4918c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 49193d50b728SRichard Henderson TRANS(FNADDs, VIS3, do_env_fff, a, gen_helper_fnadds) 49203d50b728SRichard Henderson TRANS(FNMULs, VIS3, do_env_fff, a, gen_helper_fnmuls) 4921c1514961SRichard Henderson 4922a859602cSRichard Henderson static bool do_dff(DisasContext *dc, arg_r_r_r *a, 4923a859602cSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i32)) 4924a859602cSRichard Henderson { 4925a859602cSRichard Henderson TCGv_i64 dst; 4926a859602cSRichard Henderson TCGv_i32 src1, src2; 4927a859602cSRichard Henderson 4928a859602cSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4929a859602cSRichard Henderson return true; 4930a859602cSRichard Henderson } 4931a859602cSRichard Henderson 493252f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4933a859602cSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4934a859602cSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4935a859602cSRichard Henderson func(dst, src1, src2); 4936a859602cSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4937a859602cSRichard Henderson return advance_pc(dc); 4938a859602cSRichard Henderson } 4939a859602cSRichard Henderson 4940a859602cSRichard Henderson TRANS(FMUL8x16AU, VIS1, do_dff, a, gen_op_fmul8x16au) 4941a859602cSRichard Henderson TRANS(FMUL8x16AL, VIS1, do_dff, a, gen_op_fmul8x16al) 4942be8998e0SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_dff, a, gen_op_fmuld8sux16) 4943be8998e0SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_dff, a, gen_op_fmuld8ulx16) 4944d3ef26afSRichard Henderson TRANS(FPMERGE, VIS1, do_dff, a, gen_helper_fpmerge) 4945a859602cSRichard Henderson 49469157dcccSRichard Henderson static bool do_dfd(DisasContext *dc, arg_r_r_r *a, 49479157dcccSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i64)) 49489157dcccSRichard Henderson { 49499157dcccSRichard Henderson TCGv_i64 dst, src2; 49509157dcccSRichard Henderson TCGv_i32 src1; 49519157dcccSRichard Henderson 49529157dcccSRichard Henderson if (gen_trap_ifnofpu(dc)) { 49539157dcccSRichard Henderson return true; 49549157dcccSRichard Henderson } 49559157dcccSRichard Henderson 495652f46d46SRichard Henderson dst = tcg_temp_new_i64(); 49579157dcccSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 49589157dcccSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 49599157dcccSRichard Henderson func(dst, src1, src2); 49609157dcccSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 49619157dcccSRichard Henderson return advance_pc(dc); 49629157dcccSRichard Henderson } 49639157dcccSRichard Henderson 49649157dcccSRichard Henderson TRANS(FMUL8x16, VIS1, do_dfd, a, gen_helper_fmul8x16) 49659157dcccSRichard Henderson 496628c131a3SRichard Henderson static bool do_gvec_ddd(DisasContext *dc, arg_r_r_r *a, MemOp vece, 496728c131a3SRichard Henderson void (*func)(unsigned, uint32_t, uint32_t, 496828c131a3SRichard Henderson uint32_t, uint32_t, uint32_t)) 496928c131a3SRichard Henderson { 497028c131a3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 497128c131a3SRichard Henderson return true; 497228c131a3SRichard Henderson } 497328c131a3SRichard Henderson 497428c131a3SRichard Henderson func(vece, gen_offset_fpr_D(a->rd), gen_offset_fpr_D(a->rs1), 497528c131a3SRichard Henderson gen_offset_fpr_D(a->rs2), 8, 8); 497628c131a3SRichard Henderson return advance_pc(dc); 497728c131a3SRichard Henderson } 497828c131a3SRichard Henderson 497928c131a3SRichard Henderson TRANS(FPADD16, VIS1, do_gvec_ddd, a, MO_16, tcg_gen_gvec_add) 498028c131a3SRichard Henderson TRANS(FPADD32, VIS1, do_gvec_ddd, a, MO_32, tcg_gen_gvec_add) 498128c131a3SRichard Henderson TRANS(FPSUB16, VIS1, do_gvec_ddd, a, MO_16, tcg_gen_gvec_sub) 498228c131a3SRichard Henderson TRANS(FPSUB32, VIS1, do_gvec_ddd, a, MO_32, tcg_gen_gvec_sub) 49837837185eSRichard Henderson TRANS(FCHKSM16, VIS3, do_gvec_ddd, a, MO_16, gen_op_fchksm16) 4984d6ff1ccbSRichard Henderson TRANS(FMEAN16, VIS3, do_gvec_ddd, a, MO_16, gen_op_fmean16) 498528c131a3SRichard Henderson 49860d1d3aafSRichard Henderson TRANS(FPADDS16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_ssadd) 49870d1d3aafSRichard Henderson TRANS(FPADDS32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_ssadd) 49880d1d3aafSRichard Henderson TRANS(FPSUBS16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_sssub) 49890d1d3aafSRichard Henderson TRANS(FPSUBS32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_sssub) 49900d1d3aafSRichard Henderson 4991fbc5c8d4SRichard Henderson TRANS(FSLL16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_shlv) 4992fbc5c8d4SRichard Henderson TRANS(FSLL32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_shlv) 4993fbc5c8d4SRichard Henderson TRANS(FSRL16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_shrv) 4994fbc5c8d4SRichard Henderson TRANS(FSRL32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_shrv) 4995fbc5c8d4SRichard Henderson TRANS(FSRA16, VIS3, do_gvec_ddd, a, MO_16, tcg_gen_gvec_sarv) 4996fbc5c8d4SRichard Henderson TRANS(FSRA32, VIS3, do_gvec_ddd, a, MO_32, tcg_gen_gvec_sarv) 4997fbc5c8d4SRichard Henderson 4998e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4999e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 5000e06c9f83SRichard Henderson { 5001e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 5002e06c9f83SRichard Henderson 5003e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5004e06c9f83SRichard Henderson return true; 5005e06c9f83SRichard Henderson } 5006e06c9f83SRichard Henderson 500752f46d46SRichard Henderson dst = tcg_temp_new_i64(); 5008e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5009e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5010e06c9f83SRichard Henderson func(dst, src1, src2); 5011e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5012e06c9f83SRichard Henderson return advance_pc(dc); 5013e06c9f83SRichard Henderson } 5014e06c9f83SRichard Henderson 5015e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 5016e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 5017e06c9f83SRichard Henderson 5018e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 5019e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 5020e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 5021e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 5022e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 5023e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 5024e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 5025e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 5026e06c9f83SRichard Henderson 50274b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 50284b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 50294b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 50304b6edc0aSRichard Henderson 50313d50b728SRichard Henderson TRANS(FHADDd, VIS3, do_ddd, a, gen_op_fhaddd) 50323d50b728SRichard Henderson TRANS(FHSUBd, VIS3, do_ddd, a, gen_op_fhsubd) 50333d50b728SRichard Henderson TRANS(FNHADDd, VIS3, do_ddd, a, gen_op_fnhaddd) 50343d50b728SRichard Henderson 5035bc3f14a9SRichard Henderson TRANS(FPADD64, VIS3B, do_ddd, a, tcg_gen_add_i64) 5036bc3f14a9SRichard Henderson TRANS(FPSUB64, VIS3B, do_ddd, a, tcg_gen_sub_i64) 5037fbc5c8d4SRichard Henderson TRANS(FSLAS16, VIS3, do_ddd, a, gen_helper_fslas16) 5038fbc5c8d4SRichard Henderson TRANS(FSLAS32, VIS3, do_ddd, a, gen_helper_fslas32) 5039bc3f14a9SRichard Henderson 5040e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a, 5041e2fa6bd1SRichard Henderson void (*func)(TCGv, TCGv_i64, TCGv_i64)) 5042e2fa6bd1SRichard Henderson { 5043e2fa6bd1SRichard Henderson TCGv_i64 src1, src2; 5044e2fa6bd1SRichard Henderson TCGv dst; 5045e2fa6bd1SRichard Henderson 5046e2fa6bd1SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5047e2fa6bd1SRichard Henderson return true; 5048e2fa6bd1SRichard Henderson } 5049e2fa6bd1SRichard Henderson 5050e2fa6bd1SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 5051e2fa6bd1SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5052e2fa6bd1SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5053e2fa6bd1SRichard Henderson func(dst, src1, src2); 5054e2fa6bd1SRichard Henderson gen_store_gpr(dc, a->rd, dst); 5055e2fa6bd1SRichard Henderson return advance_pc(dc); 5056e2fa6bd1SRichard Henderson } 5057e2fa6bd1SRichard Henderson 5058e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16) 5059e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16) 5060e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16) 5061e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16) 5062e2fa6bd1SRichard Henderson 5063e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32) 5064e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32) 5065e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32) 5066e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32) 5067e2fa6bd1SRichard Henderson 5068669e0774SRichard Henderson TRANS(FPCMPEQ8, VIS3B, do_rdd, a, gen_helper_fcmpeq8) 5069669e0774SRichard Henderson TRANS(FPCMPNE8, VIS3B, do_rdd, a, gen_helper_fcmpne8) 5070669e0774SRichard Henderson TRANS(FPCMPULE8, VIS3B, do_rdd, a, gen_helper_fcmpule8) 5071669e0774SRichard Henderson TRANS(FPCMPUGT8, VIS3B, do_rdd, a, gen_helper_fcmpugt8) 5072669e0774SRichard Henderson 5073f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 5074f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 5075f2a59b0aSRichard Henderson { 5076f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 5077f2a59b0aSRichard Henderson 5078f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 5079f2a59b0aSRichard Henderson return true; 5080f2a59b0aSRichard Henderson } 5081f2a59b0aSRichard Henderson 508252f46d46SRichard Henderson dst = tcg_temp_new_i64(); 5083f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5084f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5085f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 5086f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5087f2a59b0aSRichard Henderson return advance_pc(dc); 5088f2a59b0aSRichard Henderson } 5089f2a59b0aSRichard Henderson 5090f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 5091f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 5092f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 5093f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 50943d50b728SRichard Henderson TRANS(FNADDd, VIS3, do_env_ddd, a, gen_helper_fnaddd) 50953d50b728SRichard Henderson TRANS(FNMULd, VIS3, do_env_ddd, a, gen_helper_fnmuld) 5096f2a59b0aSRichard Henderson 5097ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 5098ff4c711bSRichard Henderson { 5099ff4c711bSRichard Henderson TCGv_i64 dst; 5100ff4c711bSRichard Henderson TCGv_i32 src1, src2; 5101ff4c711bSRichard Henderson 5102ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 5103ff4c711bSRichard Henderson return true; 5104ff4c711bSRichard Henderson } 5105ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 5106ff4c711bSRichard Henderson return raise_unimpfpop(dc); 5107ff4c711bSRichard Henderson } 5108ff4c711bSRichard Henderson 510952f46d46SRichard Henderson dst = tcg_temp_new_i64(); 5110ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 5111ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 5112ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 5113ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5114ff4c711bSRichard Henderson return advance_pc(dc); 5115ff4c711bSRichard Henderson } 5116ff4c711bSRichard Henderson 51173d50b728SRichard Henderson static bool trans_FNsMULd(DisasContext *dc, arg_r_r_r *a) 51183d50b728SRichard Henderson { 51193d50b728SRichard Henderson TCGv_i64 dst; 51203d50b728SRichard Henderson TCGv_i32 src1, src2; 51213d50b728SRichard Henderson 51223d50b728SRichard Henderson if (!avail_VIS3(dc)) { 51233d50b728SRichard Henderson return false; 51243d50b728SRichard Henderson } 51253d50b728SRichard Henderson if (gen_trap_ifnofpu(dc)) { 51263d50b728SRichard Henderson return true; 51273d50b728SRichard Henderson } 51283d50b728SRichard Henderson dst = tcg_temp_new_i64(); 51293d50b728SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 51303d50b728SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 51313d50b728SRichard Henderson gen_helper_fnsmuld(dst, tcg_env, src1, src2); 51323d50b728SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 51333d50b728SRichard Henderson return advance_pc(dc); 51343d50b728SRichard Henderson } 51353d50b728SRichard Henderson 51364fd71d19SRichard Henderson static bool do_ffff(DisasContext *dc, arg_r_r_r_r *a, 51374fd71d19SRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_i32)) 51384fd71d19SRichard Henderson { 51394fd71d19SRichard Henderson TCGv_i32 dst, src1, src2, src3; 51404fd71d19SRichard Henderson 51414fd71d19SRichard Henderson if (gen_trap_ifnofpu(dc)) { 51424fd71d19SRichard Henderson return true; 51434fd71d19SRichard Henderson } 51444fd71d19SRichard Henderson 51454fd71d19SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 51464fd71d19SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 51474fd71d19SRichard Henderson src3 = gen_load_fpr_F(dc, a->rs3); 51484fd71d19SRichard Henderson dst = tcg_temp_new_i32(); 51494fd71d19SRichard Henderson func(dst, src1, src2, src3); 51504fd71d19SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 51514fd71d19SRichard Henderson return advance_pc(dc); 51524fd71d19SRichard Henderson } 51534fd71d19SRichard Henderson 51544fd71d19SRichard Henderson TRANS(FMADDs, FMAF, do_ffff, a, gen_op_fmadds) 51554fd71d19SRichard Henderson TRANS(FMSUBs, FMAF, do_ffff, a, gen_op_fmsubs) 51564fd71d19SRichard Henderson TRANS(FNMSUBs, FMAF, do_ffff, a, gen_op_fnmsubs) 51574fd71d19SRichard Henderson TRANS(FNMADDs, FMAF, do_ffff, a, gen_op_fnmadds) 51584fd71d19SRichard Henderson 51594fd71d19SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r_r *a, 5160afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 5161afb04344SRichard Henderson { 51624fd71d19SRichard Henderson TCGv_i64 dst, src1, src2, src3; 5163afb04344SRichard Henderson 5164afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5165afb04344SRichard Henderson return true; 5166afb04344SRichard Henderson } 5167afb04344SRichard Henderson 516852f46d46SRichard Henderson dst = tcg_temp_new_i64(); 5169afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 5170afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 51714fd71d19SRichard Henderson src3 = gen_load_fpr_D(dc, a->rs3); 51724fd71d19SRichard Henderson func(dst, src1, src2, src3); 5173afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 5174afb04344SRichard Henderson return advance_pc(dc); 5175afb04344SRichard Henderson } 5176afb04344SRichard Henderson 5177afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 51784fd71d19SRichard Henderson TRANS(FMADDd, FMAF, do_dddd, a, gen_op_fmaddd) 51794fd71d19SRichard Henderson TRANS(FMSUBd, FMAF, do_dddd, a, gen_op_fmsubd) 51804fd71d19SRichard Henderson TRANS(FNMSUBd, FMAF, do_dddd, a, gen_op_fnmsubd) 51814fd71d19SRichard Henderson TRANS(FNMADDd, FMAF, do_dddd, a, gen_op_fnmaddd) 5182afb04344SRichard Henderson 5183a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 518416bedf89SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128, TCGv_i128)) 5185a4056239SRichard Henderson { 518616bedf89SRichard Henderson TCGv_i128 src1, src2; 518716bedf89SRichard Henderson 5188a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5189a4056239SRichard Henderson return true; 5190a4056239SRichard Henderson } 5191a4056239SRichard Henderson if (gen_trap_float128(dc)) { 5192a4056239SRichard Henderson return true; 5193a4056239SRichard Henderson } 5194a4056239SRichard Henderson 519516bedf89SRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 519616bedf89SRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 519716bedf89SRichard Henderson func(src1, tcg_env, src1, src2); 519816bedf89SRichard Henderson gen_store_fpr_Q(dc, a->rd, src1); 5199a4056239SRichard Henderson return advance_pc(dc); 5200a4056239SRichard Henderson } 5201a4056239SRichard Henderson 5202a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 5203a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 5204a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 5205a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 5206a4056239SRichard Henderson 52075e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 52085e3b17bbSRichard Henderson { 52095e3b17bbSRichard Henderson TCGv_i64 src1, src2; 5210ba21dc99SRichard Henderson TCGv_i128 dst; 52115e3b17bbSRichard Henderson 52125e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 52135e3b17bbSRichard Henderson return true; 52145e3b17bbSRichard Henderson } 52155e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 52165e3b17bbSRichard Henderson return true; 52175e3b17bbSRichard Henderson } 52185e3b17bbSRichard Henderson 52195e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 52205e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 5221ba21dc99SRichard Henderson dst = tcg_temp_new_i128(); 5222ba21dc99SRichard Henderson gen_helper_fdmulq(dst, tcg_env, src1, src2); 5223ba21dc99SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 52245e3b17bbSRichard Henderson return advance_pc(dc); 52255e3b17bbSRichard Henderson } 52265e3b17bbSRichard Henderson 5227f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128, 5228f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5229f7ec8155SRichard Henderson { 5230f7ec8155SRichard Henderson DisasCompare cmp; 5231f7ec8155SRichard Henderson 52322c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 52332c4f56c9SRichard Henderson return false; 52342c4f56c9SRichard Henderson } 5235f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5236f7ec8155SRichard Henderson return true; 5237f7ec8155SRichard Henderson } 5238f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5239f7ec8155SRichard Henderson return true; 5240f7ec8155SRichard Henderson } 5241f7ec8155SRichard Henderson 5242f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5243f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5244f7ec8155SRichard Henderson return advance_pc(dc); 5245f7ec8155SRichard Henderson } 5246f7ec8155SRichard Henderson 5247f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs) 5248f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd) 5249f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq) 5250f7ec8155SRichard Henderson 5251f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128, 5252f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5253f7ec8155SRichard Henderson { 5254f7ec8155SRichard Henderson DisasCompare cmp; 5255f7ec8155SRichard Henderson 5256f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5257f7ec8155SRichard Henderson return true; 5258f7ec8155SRichard Henderson } 5259f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5260f7ec8155SRichard Henderson return true; 5261f7ec8155SRichard Henderson } 5262f7ec8155SRichard Henderson 5263f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5264f7ec8155SRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 5265f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5266f7ec8155SRichard Henderson return advance_pc(dc); 5267f7ec8155SRichard Henderson } 5268f7ec8155SRichard Henderson 5269f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs) 5270f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd) 5271f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq) 5272f7ec8155SRichard Henderson 5273f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128, 5274f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 5275f7ec8155SRichard Henderson { 5276f7ec8155SRichard Henderson DisasCompare cmp; 5277f7ec8155SRichard Henderson 5278f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5279f7ec8155SRichard Henderson return true; 5280f7ec8155SRichard Henderson } 5281f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5282f7ec8155SRichard Henderson return true; 5283f7ec8155SRichard Henderson } 5284f7ec8155SRichard Henderson 5285f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5286f7ec8155SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 5287f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5288f7ec8155SRichard Henderson return advance_pc(dc); 5289f7ec8155SRichard Henderson } 5290f7ec8155SRichard Henderson 5291f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs) 5292f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd) 5293f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq) 5294f7ec8155SRichard Henderson 529540f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e) 529640f9ad21SRichard Henderson { 529740f9ad21SRichard Henderson TCGv_i32 src1, src2; 529840f9ad21SRichard Henderson 529940f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 530040f9ad21SRichard Henderson return false; 530140f9ad21SRichard Henderson } 530240f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 530340f9ad21SRichard Henderson return true; 530440f9ad21SRichard Henderson } 530540f9ad21SRichard Henderson 530640f9ad21SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 530740f9ad21SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 530840f9ad21SRichard Henderson if (e) { 5309d8c5b92fSRichard Henderson gen_helper_fcmpes(cpu_fcc[a->cc], tcg_env, src1, src2); 531040f9ad21SRichard Henderson } else { 5311d8c5b92fSRichard Henderson gen_helper_fcmps(cpu_fcc[a->cc], tcg_env, src1, src2); 531240f9ad21SRichard Henderson } 531340f9ad21SRichard Henderson return advance_pc(dc); 531440f9ad21SRichard Henderson } 531540f9ad21SRichard Henderson 531640f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false) 531740f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true) 531840f9ad21SRichard Henderson 531940f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e) 532040f9ad21SRichard Henderson { 532140f9ad21SRichard Henderson TCGv_i64 src1, src2; 532240f9ad21SRichard Henderson 532340f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 532440f9ad21SRichard Henderson return false; 532540f9ad21SRichard Henderson } 532640f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 532740f9ad21SRichard Henderson return true; 532840f9ad21SRichard Henderson } 532940f9ad21SRichard Henderson 533040f9ad21SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 533140f9ad21SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 533240f9ad21SRichard Henderson if (e) { 5333d8c5b92fSRichard Henderson gen_helper_fcmped(cpu_fcc[a->cc], tcg_env, src1, src2); 533440f9ad21SRichard Henderson } else { 5335d8c5b92fSRichard Henderson gen_helper_fcmpd(cpu_fcc[a->cc], tcg_env, src1, src2); 533640f9ad21SRichard Henderson } 533740f9ad21SRichard Henderson return advance_pc(dc); 533840f9ad21SRichard Henderson } 533940f9ad21SRichard Henderson 534040f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false) 534140f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true) 534240f9ad21SRichard Henderson 534340f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e) 534440f9ad21SRichard Henderson { 5345f3ceafadSRichard Henderson TCGv_i128 src1, src2; 5346f3ceafadSRichard Henderson 534740f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 534840f9ad21SRichard Henderson return false; 534940f9ad21SRichard Henderson } 535040f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 535140f9ad21SRichard Henderson return true; 535240f9ad21SRichard Henderson } 535340f9ad21SRichard Henderson if (gen_trap_float128(dc)) { 535440f9ad21SRichard Henderson return true; 535540f9ad21SRichard Henderson } 535640f9ad21SRichard Henderson 5357f3ceafadSRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 5358f3ceafadSRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 535940f9ad21SRichard Henderson if (e) { 5360d8c5b92fSRichard Henderson gen_helper_fcmpeq(cpu_fcc[a->cc], tcg_env, src1, src2); 536140f9ad21SRichard Henderson } else { 5362d8c5b92fSRichard Henderson gen_helper_fcmpq(cpu_fcc[a->cc], tcg_env, src1, src2); 536340f9ad21SRichard Henderson } 536440f9ad21SRichard Henderson return advance_pc(dc); 536540f9ad21SRichard Henderson } 536640f9ad21SRichard Henderson 536740f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false) 536840f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true) 536940f9ad21SRichard Henderson 53701d3ed3d7SRichard Henderson static bool trans_FLCMPs(DisasContext *dc, arg_FLCMPs *a) 53711d3ed3d7SRichard Henderson { 53721d3ed3d7SRichard Henderson TCGv_i32 src1, src2; 53731d3ed3d7SRichard Henderson 53741d3ed3d7SRichard Henderson if (!avail_VIS3(dc)) { 53751d3ed3d7SRichard Henderson return false; 53761d3ed3d7SRichard Henderson } 53771d3ed3d7SRichard Henderson if (gen_trap_ifnofpu(dc)) { 53781d3ed3d7SRichard Henderson return true; 53791d3ed3d7SRichard Henderson } 53801d3ed3d7SRichard Henderson 53811d3ed3d7SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 53821d3ed3d7SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 53831d3ed3d7SRichard Henderson gen_helper_flcmps(cpu_fcc[a->cc], src1, src2); 53841d3ed3d7SRichard Henderson return advance_pc(dc); 53851d3ed3d7SRichard Henderson } 53861d3ed3d7SRichard Henderson 53871d3ed3d7SRichard Henderson static bool trans_FLCMPd(DisasContext *dc, arg_FLCMPd *a) 53881d3ed3d7SRichard Henderson { 53891d3ed3d7SRichard Henderson TCGv_i64 src1, src2; 53901d3ed3d7SRichard Henderson 53911d3ed3d7SRichard Henderson if (!avail_VIS3(dc)) { 53921d3ed3d7SRichard Henderson return false; 53931d3ed3d7SRichard Henderson } 53941d3ed3d7SRichard Henderson if (gen_trap_ifnofpu(dc)) { 53951d3ed3d7SRichard Henderson return true; 53961d3ed3d7SRichard Henderson } 53971d3ed3d7SRichard Henderson 53981d3ed3d7SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 53991d3ed3d7SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 54001d3ed3d7SRichard Henderson gen_helper_flcmpd(cpu_fcc[a->cc], src1, src2); 54011d3ed3d7SRichard Henderson return advance_pc(dc); 54021d3ed3d7SRichard Henderson } 54031d3ed3d7SRichard Henderson 5404*09b157e6SRichard Henderson static bool do_movf2r(DisasContext *dc, arg_r_r *a, 5405*09b157e6SRichard Henderson int (*offset)(unsigned int), 5406*09b157e6SRichard Henderson void (*load)(TCGv, TCGv_ptr, tcg_target_long)) 5407*09b157e6SRichard Henderson { 5408*09b157e6SRichard Henderson TCGv dst; 5409*09b157e6SRichard Henderson 5410*09b157e6SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5411*09b157e6SRichard Henderson return true; 5412*09b157e6SRichard Henderson } 5413*09b157e6SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 5414*09b157e6SRichard Henderson load(dst, tcg_env, offset(a->rs)); 5415*09b157e6SRichard Henderson gen_store_gpr(dc, a->rd, dst); 5416*09b157e6SRichard Henderson return advance_pc(dc); 5417*09b157e6SRichard Henderson } 5418*09b157e6SRichard Henderson 5419*09b157e6SRichard Henderson TRANS(MOVsTOsw, VIS3B, do_movf2r, a, gen_offset_fpr_F, tcg_gen_ld32s_tl) 5420*09b157e6SRichard Henderson TRANS(MOVsTOuw, VIS3B, do_movf2r, a, gen_offset_fpr_F, tcg_gen_ld32u_tl) 5421*09b157e6SRichard Henderson TRANS(MOVdTOx, VIS3B, do_movf2r, a, gen_offset_fpr_D, tcg_gen_ld_tl) 5422*09b157e6SRichard Henderson 5423*09b157e6SRichard Henderson static bool do_movr2f(DisasContext *dc, arg_r_r *a, 5424*09b157e6SRichard Henderson int (*offset)(unsigned int), 5425*09b157e6SRichard Henderson void (*store)(TCGv, TCGv_ptr, tcg_target_long)) 5426*09b157e6SRichard Henderson { 5427*09b157e6SRichard Henderson TCGv src; 5428*09b157e6SRichard Henderson 5429*09b157e6SRichard Henderson if (gen_trap_ifnofpu(dc)) { 5430*09b157e6SRichard Henderson return true; 5431*09b157e6SRichard Henderson } 5432*09b157e6SRichard Henderson src = gen_load_gpr(dc, a->rs); 5433*09b157e6SRichard Henderson store(src, tcg_env, offset(a->rd)); 5434*09b157e6SRichard Henderson return advance_pc(dc); 5435*09b157e6SRichard Henderson } 5436*09b157e6SRichard Henderson 5437*09b157e6SRichard Henderson TRANS(MOVwTOs, VIS3B, do_movr2f, a, gen_offset_fpr_F, tcg_gen_st32_tl) 5438*09b157e6SRichard Henderson TRANS(MOVxTOd, VIS3B, do_movr2f, a, gen_offset_fpr_D, tcg_gen_st_tl) 5439*09b157e6SRichard Henderson 54406e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5441fcf5ef2aSThomas Huth { 54426e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 54436e61bc94SEmilio G. Cota int bound; 5444af00be49SEmilio G. Cota 5445af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 54466e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 54476e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 544877976769SPhilippe Mathieu-Daudé dc->def = &cpu_env(cs)->def; 54496e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 54506e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5451c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54526e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5453c9b459aaSArtyom Tarasenko #endif 5454fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5455fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 54566e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5457c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 54586e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5459c9b459aaSArtyom Tarasenko #endif 5460fcf5ef2aSThomas Huth #endif 54616e61bc94SEmilio G. Cota /* 54626e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 54636e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 54646e61bc94SEmilio G. Cota */ 54656e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 54666e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5467af00be49SEmilio G. Cota } 5468fcf5ef2aSThomas Huth 54696e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 54706e61bc94SEmilio G. Cota { 54716e61bc94SEmilio G. Cota } 54726e61bc94SEmilio G. Cota 54736e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 54746e61bc94SEmilio G. Cota { 54756e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5476633c4283SRichard Henderson target_ulong npc = dc->npc; 54776e61bc94SEmilio G. Cota 5478633c4283SRichard Henderson if (npc & 3) { 5479633c4283SRichard Henderson switch (npc) { 5480633c4283SRichard Henderson case JUMP_PC: 5481fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5482633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5483633c4283SRichard Henderson break; 5484633c4283SRichard Henderson case DYNAMIC_PC: 5485633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5486633c4283SRichard Henderson npc = DYNAMIC_PC; 5487633c4283SRichard Henderson break; 5488633c4283SRichard Henderson default: 5489633c4283SRichard Henderson g_assert_not_reached(); 5490fcf5ef2aSThomas Huth } 54916e61bc94SEmilio G. Cota } 5492633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5493633c4283SRichard Henderson } 5494fcf5ef2aSThomas Huth 54956e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 54966e61bc94SEmilio G. Cota { 54976e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 54986e61bc94SEmilio G. Cota unsigned int insn; 5499fcf5ef2aSThomas Huth 550077976769SPhilippe Mathieu-Daudé insn = translator_ldl(cpu_env(cs), &dc->base, dc->pc); 5501af00be49SEmilio G. Cota dc->base.pc_next += 4; 5502878cc677SRichard Henderson 5503878cc677SRichard Henderson if (!decode(dc, insn)) { 5504ba9c09b4SRichard Henderson gen_exception(dc, TT_ILL_INSN); 5505878cc677SRichard Henderson } 5506fcf5ef2aSThomas Huth 5507af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 55086e61bc94SEmilio G. Cota return; 5509c5e6ccdfSEmilio G. Cota } 5510af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 55116e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5512af00be49SEmilio G. Cota } 55136e61bc94SEmilio G. Cota } 5514fcf5ef2aSThomas Huth 55156e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 55166e61bc94SEmilio G. Cota { 55176e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5518186e7890SRichard Henderson DisasDelayException *e, *e_next; 5519633c4283SRichard Henderson bool may_lookup; 55206e61bc94SEmilio G. Cota 552189527e3aSRichard Henderson finishing_insn(dc); 552289527e3aSRichard Henderson 552346bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 552446bb0137SMark Cave-Ayland case DISAS_NEXT: 552546bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5526633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5527fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5528fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5529633c4283SRichard Henderson break; 5530fcf5ef2aSThomas Huth } 5531633c4283SRichard Henderson 5532930f1865SRichard Henderson may_lookup = true; 5533633c4283SRichard Henderson if (dc->pc & 3) { 5534633c4283SRichard Henderson switch (dc->pc) { 5535633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5536633c4283SRichard Henderson break; 5537633c4283SRichard Henderson case DYNAMIC_PC: 5538633c4283SRichard Henderson may_lookup = false; 5539633c4283SRichard Henderson break; 5540633c4283SRichard Henderson default: 5541633c4283SRichard Henderson g_assert_not_reached(); 5542633c4283SRichard Henderson } 5543633c4283SRichard Henderson } else { 5544633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5545633c4283SRichard Henderson } 5546633c4283SRichard Henderson 5547930f1865SRichard Henderson if (dc->npc & 3) { 5548930f1865SRichard Henderson switch (dc->npc) { 5549930f1865SRichard Henderson case JUMP_PC: 5550930f1865SRichard Henderson gen_generic_branch(dc); 5551930f1865SRichard Henderson break; 5552930f1865SRichard Henderson case DYNAMIC_PC: 5553930f1865SRichard Henderson may_lookup = false; 5554930f1865SRichard Henderson break; 5555930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5556930f1865SRichard Henderson break; 5557930f1865SRichard Henderson default: 5558930f1865SRichard Henderson g_assert_not_reached(); 5559930f1865SRichard Henderson } 5560930f1865SRichard Henderson } else { 5561930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5562930f1865SRichard Henderson } 5563633c4283SRichard Henderson if (may_lookup) { 5564633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5565633c4283SRichard Henderson } else { 556607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5567fcf5ef2aSThomas Huth } 556846bb0137SMark Cave-Ayland break; 556946bb0137SMark Cave-Ayland 557046bb0137SMark Cave-Ayland case DISAS_NORETURN: 557146bb0137SMark Cave-Ayland break; 557246bb0137SMark Cave-Ayland 557346bb0137SMark Cave-Ayland case DISAS_EXIT: 557446bb0137SMark Cave-Ayland /* Exit TB */ 557546bb0137SMark Cave-Ayland save_state(dc); 557646bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 557746bb0137SMark Cave-Ayland break; 557846bb0137SMark Cave-Ayland 557946bb0137SMark Cave-Ayland default: 558046bb0137SMark Cave-Ayland g_assert_not_reached(); 5581fcf5ef2aSThomas Huth } 5582186e7890SRichard Henderson 5583186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5584186e7890SRichard Henderson gen_set_label(e->lab); 5585186e7890SRichard Henderson 5586186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5587186e7890SRichard Henderson if (e->npc % 4 == 0) { 5588186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5589186e7890SRichard Henderson } 5590186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5591186e7890SRichard Henderson 5592186e7890SRichard Henderson e_next = e->next; 5593186e7890SRichard Henderson g_free(e); 5594186e7890SRichard Henderson } 5595fcf5ef2aSThomas Huth } 55966e61bc94SEmilio G. Cota 55976e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 55986e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 55996e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 56006e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 56016e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 56026e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 56036e61bc94SEmilio G. Cota }; 56046e61bc94SEmilio G. Cota 5605597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 560632f0c394SAnton Johansson vaddr pc, void *host_pc) 56076e61bc94SEmilio G. Cota { 56086e61bc94SEmilio G. Cota DisasContext dc = {}; 56096e61bc94SEmilio G. Cota 5610306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5611fcf5ef2aSThomas Huth } 5612fcf5ef2aSThomas Huth 561355c3ceefSRichard Henderson void sparc_tcg_init(void) 5614fcf5ef2aSThomas Huth { 5615fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5616fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5617fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5618fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5619fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5620fcf5ef2aSThomas Huth }; 5621fcf5ef2aSThomas Huth 5622d8c5b92fSRichard Henderson static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5623d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 5624d8c5b92fSRichard Henderson { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5625d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc0" }, 5626d8c5b92fSRichard Henderson { &cpu_fcc[1], offsetof(CPUSPARCState, fcc[1]), "fcc1" }, 5627d8c5b92fSRichard Henderson { &cpu_fcc[2], offsetof(CPUSPARCState, fcc[2]), "fcc2" }, 5628d8c5b92fSRichard Henderson { &cpu_fcc[3], offsetof(CPUSPARCState, fcc[3]), "fcc3" }, 5629d8c5b92fSRichard Henderson #else 5630d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc" }, 5631d8c5b92fSRichard Henderson #endif 5632d8c5b92fSRichard Henderson }; 5633d8c5b92fSRichard Henderson 5634fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5635fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5636fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 56372a1905c7SRichard Henderson { &cpu_xcc_Z, offsetof(CPUSPARCState, xcc_Z), "xcc_Z" }, 56382a1905c7SRichard Henderson { &cpu_xcc_C, offsetof(CPUSPARCState, xcc_C), "xcc_C" }, 5639fcf5ef2aSThomas Huth #endif 56402a1905c7SRichard Henderson { &cpu_cc_N, offsetof(CPUSPARCState, cc_N), "cc_N" }, 56412a1905c7SRichard Henderson { &cpu_cc_V, offsetof(CPUSPARCState, cc_V), "cc_V" }, 56422a1905c7SRichard Henderson { &cpu_icc_Z, offsetof(CPUSPARCState, icc_Z), "icc_Z" }, 56432a1905c7SRichard Henderson { &cpu_icc_C, offsetof(CPUSPARCState, icc_C), "icc_C" }, 5644fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5645fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5646fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5647fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5648fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5649fcf5ef2aSThomas Huth }; 5650fcf5ef2aSThomas Huth 5651fcf5ef2aSThomas Huth unsigned int i; 5652fcf5ef2aSThomas Huth 5653ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5654fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5655fcf5ef2aSThomas Huth "regwptr"); 5656fcf5ef2aSThomas Huth 5657d8c5b92fSRichard Henderson for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5658d8c5b92fSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5659d8c5b92fSRichard Henderson } 5660d8c5b92fSRichard Henderson 5661fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5662ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5663fcf5ef2aSThomas Huth } 5664fcf5ef2aSThomas Huth 5665f764718dSRichard Henderson cpu_regs[0] = NULL; 5666fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5667ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5668fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5669fcf5ef2aSThomas Huth gregnames[i]); 5670fcf5ef2aSThomas Huth } 5671fcf5ef2aSThomas Huth 5672fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5673fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5674fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5675fcf5ef2aSThomas Huth gregnames[i]); 5676fcf5ef2aSThomas Huth } 5677fcf5ef2aSThomas Huth } 5678fcf5ef2aSThomas Huth 5679f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5680f36aaa53SRichard Henderson const TranslationBlock *tb, 5681f36aaa53SRichard Henderson const uint64_t *data) 5682fcf5ef2aSThomas Huth { 568377976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 5684fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5685fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5686fcf5ef2aSThomas Huth 5687fcf5ef2aSThomas Huth env->pc = pc; 5688fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5689fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5690fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5691fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5692fcf5ef2aSThomas Huth if (env->cond) { 5693fcf5ef2aSThomas Huth env->npc = npc & ~3; 5694fcf5ef2aSThomas Huth } else { 5695fcf5ef2aSThomas Huth env->npc = pc + 4; 5696fcf5ef2aSThomas Huth } 5697fcf5ef2aSThomas Huth } else { 5698fcf5ef2aSThomas Huth env->npc = npc; 5699fcf5ef2aSThomas Huth } 5700fcf5ef2aSThomas Huth } 5701