1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 26fcf5ef2aSThomas Huth #include "exec/exec-all.h" 27dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 30fcf5ef2aSThomas Huth 31c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth #include "asi.h" 34fcf5ef2aSThomas Huth 35d53106c9SRichard Henderson #define HELPER_H "helper.h" 36d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 37d53106c9SRichard Henderson #undef HELPER_H 38fcf5ef2aSThomas Huth 39668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 40668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 4186b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 420faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4325524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 44668bb9b7SRichard Henderson #else 450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 468f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 495d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5025524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 518f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5225524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 534ee85ea9SRichard Henderson # define gen_helper_sdivx(D, E, A, B) qemu_build_not_reached() 540faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 55af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 569422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 57bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 584ee85ea9SRichard Henderson # define gen_helper_udivx(D, E, A, B) qemu_build_not_reached() 590faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 609422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 619422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 620faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 639422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 649422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 65668bb9b7SRichard Henderson # define MAXTL_MASK 0 66af25071cSRichard Henderson #endif 67af25071cSRichard Henderson 68633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 69633c4283SRichard Henderson #define DYNAMIC_PC 1 70633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 71633c4283SRichard Henderson #define JUMP_PC 2 72633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 73633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 74fcf5ef2aSThomas Huth 7546bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 7646bb0137SMark Cave-Ayland 77fcf5ef2aSThomas Huth /* global register indexes */ 78fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 79fcf5ef2aSThomas Huth static TCGv cpu_cc_src, cpu_cc_src2, cpu_cc_dst; 80fcf5ef2aSThomas Huth static TCGv_i32 cpu_cc_op; 81fcf5ef2aSThomas Huth static TCGv_i32 cpu_psr; 82fcf5ef2aSThomas Huth static TCGv cpu_fsr, cpu_pc, cpu_npc; 83fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 84fcf5ef2aSThomas Huth static TCGv cpu_y; 85fcf5ef2aSThomas Huth static TCGv cpu_tbr; 86fcf5ef2aSThomas Huth static TCGv cpu_cond; 87fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 88fcf5ef2aSThomas Huth static TCGv_i32 cpu_xcc, cpu_fprs; 89fcf5ef2aSThomas Huth static TCGv cpu_gsr; 90fcf5ef2aSThomas Huth #else 91af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 92af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 93fcf5ef2aSThomas Huth #endif 94fcf5ef2aSThomas Huth /* Floating point registers */ 95fcf5ef2aSThomas Huth static TCGv_i64 cpu_fpr[TARGET_DPREGS]; 96fcf5ef2aSThomas Huth 97af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 98af25071cSRichard Henderson #ifdef TARGET_SPARC64 99cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 100af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 101af25071cSRichard Henderson #else 102cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 103af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 104af25071cSRichard Henderson #endif 105af25071cSRichard Henderson 106186e7890SRichard Henderson typedef struct DisasDelayException { 107186e7890SRichard Henderson struct DisasDelayException *next; 108186e7890SRichard Henderson TCGLabel *lab; 109186e7890SRichard Henderson TCGv_i32 excp; 110186e7890SRichard Henderson /* Saved state at parent insn. */ 111186e7890SRichard Henderson target_ulong pc; 112186e7890SRichard Henderson target_ulong npc; 113186e7890SRichard Henderson } DisasDelayException; 114186e7890SRichard Henderson 115fcf5ef2aSThomas Huth typedef struct DisasContext { 116af00be49SEmilio G. Cota DisasContextBase base; 117fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 118fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 119fcf5ef2aSThomas Huth target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */ 120fcf5ef2aSThomas Huth int mem_idx; 121c9b459aaSArtyom Tarasenko bool fpu_enabled; 122c9b459aaSArtyom Tarasenko bool address_mask_32bit; 123c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 124c9b459aaSArtyom Tarasenko bool supervisor; 125c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 126c9b459aaSArtyom Tarasenko bool hypervisor; 127c9b459aaSArtyom Tarasenko #endif 128c9b459aaSArtyom Tarasenko #endif 129c9b459aaSArtyom Tarasenko 130fcf5ef2aSThomas Huth uint32_t cc_op; /* current CC operation */ 131fcf5ef2aSThomas Huth sparc_def_t *def; 132fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 133fcf5ef2aSThomas Huth int fprs_dirty; 134fcf5ef2aSThomas Huth int asi; 135fcf5ef2aSThomas Huth #endif 136186e7890SRichard Henderson DisasDelayException *delay_excp_list; 137fcf5ef2aSThomas Huth } DisasContext; 138fcf5ef2aSThomas Huth 139fcf5ef2aSThomas Huth typedef struct { 140fcf5ef2aSThomas Huth TCGCond cond; 141fcf5ef2aSThomas Huth bool is_bool; 142fcf5ef2aSThomas Huth TCGv c1, c2; 143fcf5ef2aSThomas Huth } DisasCompare; 144fcf5ef2aSThomas Huth 145fcf5ef2aSThomas Huth // This function uses non-native bit order 146fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 147fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 148fcf5ef2aSThomas Huth 149fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 150fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 151fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 152fcf5ef2aSThomas Huth 153fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 154fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 155fcf5ef2aSThomas Huth 156fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 157fcf5ef2aSThomas Huth #define DFPREG(r) (((r & 1) << 5) | (r & 0x1e)) 158fcf5ef2aSThomas Huth #define QFPREG(r) (((r & 1) << 5) | (r & 0x1c)) 159fcf5ef2aSThomas Huth #else 160fcf5ef2aSThomas Huth #define DFPREG(r) (r & 0x1e) 161fcf5ef2aSThomas Huth #define QFPREG(r) (r & 0x1c) 162fcf5ef2aSThomas Huth #endif 163fcf5ef2aSThomas Huth 164fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 165fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 166fcf5ef2aSThomas Huth 167fcf5ef2aSThomas Huth static int sign_extend(int x, int len) 168fcf5ef2aSThomas Huth { 169fcf5ef2aSThomas Huth len = 32 - len; 170fcf5ef2aSThomas Huth return (x << len) >> len; 171fcf5ef2aSThomas Huth } 172fcf5ef2aSThomas Huth 173fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 174fcf5ef2aSThomas Huth 1750c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 176fcf5ef2aSThomas Huth { 177fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 178fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 179fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 180fcf5ef2aSThomas Huth we can avoid setting it again. */ 181fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 182fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 183fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 184fcf5ef2aSThomas Huth } 185fcf5ef2aSThomas Huth #endif 186fcf5ef2aSThomas Huth } 187fcf5ef2aSThomas Huth 188fcf5ef2aSThomas Huth /* floating point registers moves */ 189fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 190fcf5ef2aSThomas Huth { 19136ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 192dc41aa7dSRichard Henderson if (src & 1) { 193dc41aa7dSRichard Henderson tcg_gen_extrl_i64_i32(ret, cpu_fpr[src / 2]); 194dc41aa7dSRichard Henderson } else { 195dc41aa7dSRichard Henderson tcg_gen_extrh_i64_i32(ret, cpu_fpr[src / 2]); 196fcf5ef2aSThomas Huth } 197dc41aa7dSRichard Henderson return ret; 198fcf5ef2aSThomas Huth } 199fcf5ef2aSThomas Huth 200fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 201fcf5ef2aSThomas Huth { 2028e7bbc75SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 2038e7bbc75SRichard Henderson 2048e7bbc75SRichard Henderson tcg_gen_extu_i32_i64(t, v); 205fcf5ef2aSThomas Huth tcg_gen_deposit_i64(cpu_fpr[dst / 2], cpu_fpr[dst / 2], t, 206fcf5ef2aSThomas Huth (dst & 1 ? 0 : 32), 32); 207fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 208fcf5ef2aSThomas Huth } 209fcf5ef2aSThomas Huth 210fcf5ef2aSThomas Huth static TCGv_i32 gen_dest_fpr_F(DisasContext *dc) 211fcf5ef2aSThomas Huth { 21236ab4623SRichard Henderson return tcg_temp_new_i32(); 213fcf5ef2aSThomas Huth } 214fcf5ef2aSThomas Huth 215fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 216fcf5ef2aSThomas Huth { 217fcf5ef2aSThomas Huth src = DFPREG(src); 218fcf5ef2aSThomas Huth return cpu_fpr[src / 2]; 219fcf5ef2aSThomas Huth } 220fcf5ef2aSThomas Huth 221fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 222fcf5ef2aSThomas Huth { 223fcf5ef2aSThomas Huth dst = DFPREG(dst); 224fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[dst / 2], v); 225fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 226fcf5ef2aSThomas Huth } 227fcf5ef2aSThomas Huth 228fcf5ef2aSThomas Huth static TCGv_i64 gen_dest_fpr_D(DisasContext *dc, unsigned int dst) 229fcf5ef2aSThomas Huth { 230fcf5ef2aSThomas Huth return cpu_fpr[DFPREG(dst) / 2]; 231fcf5ef2aSThomas Huth } 232fcf5ef2aSThomas Huth 233fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT0(unsigned int src) 234fcf5ef2aSThomas Huth { 235ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 236fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 237ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 238fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 239fcf5ef2aSThomas Huth } 240fcf5ef2aSThomas Huth 241fcf5ef2aSThomas Huth static void gen_op_load_fpr_QT1(unsigned int src) 242fcf5ef2aSThomas Huth { 243ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src / 2], tcg_env, offsetof(CPUSPARCState, qt1) + 244fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 245ad75a51eSRichard Henderson tcg_gen_st_i64(cpu_fpr[src/2 + 1], tcg_env, offsetof(CPUSPARCState, qt1) + 246fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 247fcf5ef2aSThomas Huth } 248fcf5ef2aSThomas Huth 249fcf5ef2aSThomas Huth static void gen_op_store_QT0_fpr(unsigned int dst) 250fcf5ef2aSThomas Huth { 251ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst / 2], tcg_env, offsetof(CPUSPARCState, qt0) + 252fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.upper)); 253ad75a51eSRichard Henderson tcg_gen_ld_i64(cpu_fpr[dst/2 + 1], tcg_env, offsetof(CPUSPARCState, qt0) + 254fcf5ef2aSThomas Huth offsetof(CPU_QuadU, ll.lower)); 255fcf5ef2aSThomas Huth } 256fcf5ef2aSThomas Huth 257fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 258fcf5ef2aSThomas Huth static void gen_move_Q(DisasContext *dc, unsigned int rd, unsigned int rs) 259fcf5ef2aSThomas Huth { 260fcf5ef2aSThomas Huth rd = QFPREG(rd); 261fcf5ef2aSThomas Huth rs = QFPREG(rs); 262fcf5ef2aSThomas Huth 263fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], cpu_fpr[rs / 2]); 264fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2 + 1], cpu_fpr[rs / 2 + 1]); 265fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 266fcf5ef2aSThomas Huth } 267fcf5ef2aSThomas Huth #endif 268fcf5ef2aSThomas Huth 269fcf5ef2aSThomas Huth /* moves */ 270fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 271fcf5ef2aSThomas Huth #define supervisor(dc) 0 272fcf5ef2aSThomas Huth #define hypervisor(dc) 0 273fcf5ef2aSThomas Huth #else 274fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 275c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 276c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 277fcf5ef2aSThomas Huth #else 278c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 279668bb9b7SRichard Henderson #define hypervisor(dc) 0 280fcf5ef2aSThomas Huth #endif 281fcf5ef2aSThomas Huth #endif 282fcf5ef2aSThomas Huth 283b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 284b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 285b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 286b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 287b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 288b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 289fcf5ef2aSThomas Huth #else 290b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 291fcf5ef2aSThomas Huth #endif 292fcf5ef2aSThomas Huth 2930c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 294fcf5ef2aSThomas Huth { 295b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 296fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 297b1bc09eaSRichard Henderson } 298fcf5ef2aSThomas Huth } 299fcf5ef2aSThomas Huth 30023ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 30123ada1b1SRichard Henderson { 30223ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 30323ada1b1SRichard Henderson } 30423ada1b1SRichard Henderson 3050c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 306fcf5ef2aSThomas Huth { 307fcf5ef2aSThomas Huth if (reg > 0) { 308fcf5ef2aSThomas Huth assert(reg < 32); 309fcf5ef2aSThomas Huth return cpu_regs[reg]; 310fcf5ef2aSThomas Huth } else { 31152123f14SRichard Henderson TCGv t = tcg_temp_new(); 312fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 313fcf5ef2aSThomas Huth return t; 314fcf5ef2aSThomas Huth } 315fcf5ef2aSThomas Huth } 316fcf5ef2aSThomas Huth 3170c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 318fcf5ef2aSThomas Huth { 319fcf5ef2aSThomas Huth if (reg > 0) { 320fcf5ef2aSThomas Huth assert(reg < 32); 321fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 322fcf5ef2aSThomas Huth } 323fcf5ef2aSThomas Huth } 324fcf5ef2aSThomas Huth 3250c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 326fcf5ef2aSThomas Huth { 327fcf5ef2aSThomas Huth if (reg > 0) { 328fcf5ef2aSThomas Huth assert(reg < 32); 329fcf5ef2aSThomas Huth return cpu_regs[reg]; 330fcf5ef2aSThomas Huth } else { 33152123f14SRichard Henderson return tcg_temp_new(); 332fcf5ef2aSThomas Huth } 333fcf5ef2aSThomas Huth } 334fcf5ef2aSThomas Huth 3355645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 336fcf5ef2aSThomas Huth { 3375645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3385645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 339fcf5ef2aSThomas Huth } 340fcf5ef2aSThomas Huth 3415645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 342fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 343fcf5ef2aSThomas Huth { 344fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 345fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 346fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 347fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 348fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 34907ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 350fcf5ef2aSThomas Huth } else { 351f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 352fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 353fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 354f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 355fcf5ef2aSThomas Huth } 356fcf5ef2aSThomas Huth } 357fcf5ef2aSThomas Huth 358fcf5ef2aSThomas Huth // XXX suboptimal 3590c2e96c1SRichard Henderson static void gen_mov_reg_N(TCGv reg, TCGv_i32 src) 360fcf5ef2aSThomas Huth { 361fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3620b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_NEG_SHIFT, 1); 363fcf5ef2aSThomas Huth } 364fcf5ef2aSThomas Huth 3650c2e96c1SRichard Henderson static void gen_mov_reg_Z(TCGv reg, TCGv_i32 src) 366fcf5ef2aSThomas Huth { 367fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3680b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_ZERO_SHIFT, 1); 369fcf5ef2aSThomas Huth } 370fcf5ef2aSThomas Huth 3710c2e96c1SRichard Henderson static void gen_mov_reg_V(TCGv reg, TCGv_i32 src) 372fcf5ef2aSThomas Huth { 373fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3740b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_OVF_SHIFT, 1); 375fcf5ef2aSThomas Huth } 376fcf5ef2aSThomas Huth 3770c2e96c1SRichard Henderson static void gen_mov_reg_C(TCGv reg, TCGv_i32 src) 378fcf5ef2aSThomas Huth { 379fcf5ef2aSThomas Huth tcg_gen_extu_i32_tl(reg, src); 3800b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(reg, reg, PSR_CARRY_SHIFT, 1); 381fcf5ef2aSThomas Huth } 382fcf5ef2aSThomas Huth 3830c2e96c1SRichard Henderson static void gen_op_add_cc(TCGv dst, TCGv src1, TCGv src2) 384fcf5ef2aSThomas Huth { 385fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 386fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 387fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 388fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 389fcf5ef2aSThomas Huth } 390fcf5ef2aSThomas Huth 391fcf5ef2aSThomas Huth static TCGv_i32 gen_add32_carry32(void) 392fcf5ef2aSThomas Huth { 393fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 394fcf5ef2aSThomas Huth 395fcf5ef2aSThomas Huth /* Carry is computed from a previous add: (dst < src) */ 396fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 397fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 398fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 399fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_dst); 400fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src); 401fcf5ef2aSThomas Huth #else 402fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_dst; 403fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src; 404fcf5ef2aSThomas Huth #endif 405fcf5ef2aSThomas Huth 406fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 407fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 408fcf5ef2aSThomas Huth 409fcf5ef2aSThomas Huth return carry_32; 410fcf5ef2aSThomas Huth } 411fcf5ef2aSThomas Huth 412fcf5ef2aSThomas Huth static TCGv_i32 gen_sub32_carry32(void) 413fcf5ef2aSThomas Huth { 414fcf5ef2aSThomas Huth TCGv_i32 carry_32, cc_src1_32, cc_src2_32; 415fcf5ef2aSThomas Huth 416fcf5ef2aSThomas Huth /* Carry is computed from a previous borrow: (src1 < src2) */ 417fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 418fcf5ef2aSThomas Huth cc_src1_32 = tcg_temp_new_i32(); 419fcf5ef2aSThomas Huth cc_src2_32 = tcg_temp_new_i32(); 420fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src1_32, cpu_cc_src); 421fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(cc_src2_32, cpu_cc_src2); 422fcf5ef2aSThomas Huth #else 423fcf5ef2aSThomas Huth cc_src1_32 = cpu_cc_src; 424fcf5ef2aSThomas Huth cc_src2_32 = cpu_cc_src2; 425fcf5ef2aSThomas Huth #endif 426fcf5ef2aSThomas Huth 427fcf5ef2aSThomas Huth carry_32 = tcg_temp_new_i32(); 428fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_LTU, carry_32, cc_src1_32, cc_src2_32); 429fcf5ef2aSThomas Huth 430fcf5ef2aSThomas Huth return carry_32; 431fcf5ef2aSThomas Huth } 432fcf5ef2aSThomas Huth 433420a187dSRichard Henderson static void gen_op_addc_int(TCGv dst, TCGv src1, TCGv src2, 434420a187dSRichard Henderson TCGv_i32 carry_32, bool update_cc) 435fcf5ef2aSThomas Huth { 436fcf5ef2aSThomas Huth tcg_gen_add_tl(dst, src1, src2); 437fcf5ef2aSThomas Huth 438420a187dSRichard Henderson #ifdef TARGET_SPARC64 439420a187dSRichard Henderson TCGv carry = tcg_temp_new(); 440420a187dSRichard Henderson tcg_gen_extu_i32_tl(carry, carry_32); 441420a187dSRichard Henderson tcg_gen_add_tl(dst, dst, carry); 442fcf5ef2aSThomas Huth #else 443420a187dSRichard Henderson tcg_gen_add_i32(dst, dst, carry_32); 444fcf5ef2aSThomas Huth #endif 445fcf5ef2aSThomas Huth 446fcf5ef2aSThomas Huth if (update_cc) { 447420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 448fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 449fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 450fcf5ef2aSThomas Huth } 451fcf5ef2aSThomas Huth } 452fcf5ef2aSThomas Huth 453420a187dSRichard Henderson static void gen_op_addc_int_add(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 454420a187dSRichard Henderson { 455420a187dSRichard Henderson TCGv discard; 456420a187dSRichard Henderson 457420a187dSRichard Henderson if (TARGET_LONG_BITS == 64) { 458420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_add32_carry32(), update_cc); 459420a187dSRichard Henderson return; 460420a187dSRichard Henderson } 461420a187dSRichard Henderson 462420a187dSRichard Henderson /* 463420a187dSRichard Henderson * We can re-use the host's hardware carry generation by using 464420a187dSRichard Henderson * an ADD2 opcode. We discard the low part of the output. 465420a187dSRichard Henderson * Ideally we'd combine this operation with the add that 466420a187dSRichard Henderson * generated the carry in the first place. 467420a187dSRichard Henderson */ 468420a187dSRichard Henderson discard = tcg_temp_new(); 469420a187dSRichard Henderson tcg_gen_add2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 470420a187dSRichard Henderson 471420a187dSRichard Henderson if (update_cc) { 472420a187dSRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 473420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 474420a187dSRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 475420a187dSRichard Henderson } 476420a187dSRichard Henderson } 477420a187dSRichard Henderson 478420a187dSRichard Henderson static void gen_op_addc_add(TCGv dst, TCGv src1, TCGv src2) 479420a187dSRichard Henderson { 480420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, false); 481420a187dSRichard Henderson } 482420a187dSRichard Henderson 483420a187dSRichard Henderson static void gen_op_addccc_add(TCGv dst, TCGv src1, TCGv src2) 484420a187dSRichard Henderson { 485420a187dSRichard Henderson gen_op_addc_int_add(dst, src1, src2, true); 486420a187dSRichard Henderson } 487420a187dSRichard Henderson 488420a187dSRichard Henderson static void gen_op_addc_sub(TCGv dst, TCGv src1, TCGv src2) 489420a187dSRichard Henderson { 490420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), false); 491420a187dSRichard Henderson } 492420a187dSRichard Henderson 493420a187dSRichard Henderson static void gen_op_addccc_sub(TCGv dst, TCGv src1, TCGv src2) 494420a187dSRichard Henderson { 495420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, gen_sub32_carry32(), true); 496420a187dSRichard Henderson } 497420a187dSRichard Henderson 498420a187dSRichard Henderson static void gen_op_addc_int_generic(TCGv dst, TCGv src1, TCGv src2, 499420a187dSRichard Henderson bool update_cc) 500420a187dSRichard Henderson { 501420a187dSRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 502420a187dSRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 503420a187dSRichard Henderson gen_op_addc_int(dst, src1, src2, carry_32, update_cc); 504420a187dSRichard Henderson } 505420a187dSRichard Henderson 506420a187dSRichard Henderson static void gen_op_addc_generic(TCGv dst, TCGv src1, TCGv src2) 507420a187dSRichard Henderson { 508420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, false); 509420a187dSRichard Henderson } 510420a187dSRichard Henderson 511420a187dSRichard Henderson static void gen_op_addccc_generic(TCGv dst, TCGv src1, TCGv src2) 512420a187dSRichard Henderson { 513420a187dSRichard Henderson gen_op_addc_int_generic(dst, src1, src2, true); 514420a187dSRichard Henderson } 515420a187dSRichard Henderson 5160c2e96c1SRichard Henderson static void gen_op_sub_cc(TCGv dst, TCGv src1, TCGv src2) 517fcf5ef2aSThomas Huth { 518fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 519fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 520fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 521fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 522fcf5ef2aSThomas Huth } 523fcf5ef2aSThomas Huth 524dfebb950SRichard Henderson static void gen_op_subc_int(TCGv dst, TCGv src1, TCGv src2, 525dfebb950SRichard Henderson TCGv_i32 carry_32, bool update_cc) 526fcf5ef2aSThomas Huth { 527fcf5ef2aSThomas Huth TCGv carry; 528fcf5ef2aSThomas Huth 529fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 64 530fcf5ef2aSThomas Huth carry = tcg_temp_new(); 531fcf5ef2aSThomas Huth tcg_gen_extu_i32_i64(carry, carry_32); 532fcf5ef2aSThomas Huth #else 533fcf5ef2aSThomas Huth carry = carry_32; 534fcf5ef2aSThomas Huth #endif 535fcf5ef2aSThomas Huth 536fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 537fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, dst, carry); 538fcf5ef2aSThomas Huth 539fcf5ef2aSThomas Huth if (update_cc) { 540dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 541fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, src1); 542fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, src2); 543fcf5ef2aSThomas Huth } 544fcf5ef2aSThomas Huth } 545fcf5ef2aSThomas Huth 546dfebb950SRichard Henderson static void gen_op_subc_add(TCGv dst, TCGv src1, TCGv src2) 547dfebb950SRichard Henderson { 548dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), false); 549dfebb950SRichard Henderson } 550dfebb950SRichard Henderson 551dfebb950SRichard Henderson static void gen_op_subccc_add(TCGv dst, TCGv src1, TCGv src2) 552dfebb950SRichard Henderson { 553dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_add32_carry32(), true); 554dfebb950SRichard Henderson } 555dfebb950SRichard Henderson 556dfebb950SRichard Henderson static void gen_op_subc_int_sub(TCGv dst, TCGv src1, TCGv src2, bool update_cc) 557dfebb950SRichard Henderson { 558dfebb950SRichard Henderson TCGv discard; 559dfebb950SRichard Henderson 560dfebb950SRichard Henderson if (TARGET_LONG_BITS == 64) { 561dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, gen_sub32_carry32(), update_cc); 562dfebb950SRichard Henderson return; 563dfebb950SRichard Henderson } 564dfebb950SRichard Henderson 565dfebb950SRichard Henderson /* 566dfebb950SRichard Henderson * We can re-use the host's hardware carry generation by using 567dfebb950SRichard Henderson * a SUB2 opcode. We discard the low part of the output. 568dfebb950SRichard Henderson */ 569dfebb950SRichard Henderson discard = tcg_temp_new(); 570dfebb950SRichard Henderson tcg_gen_sub2_tl(discard, dst, cpu_cc_src, src1, cpu_cc_src2, src2); 571dfebb950SRichard Henderson 572dfebb950SRichard Henderson if (update_cc) { 573dfebb950SRichard Henderson tcg_debug_assert(dst == cpu_cc_dst); 574dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src, src1); 575dfebb950SRichard Henderson tcg_gen_mov_tl(cpu_cc_src2, src2); 576dfebb950SRichard Henderson } 577dfebb950SRichard Henderson } 578dfebb950SRichard Henderson 579dfebb950SRichard Henderson static void gen_op_subc_sub(TCGv dst, TCGv src1, TCGv src2) 580dfebb950SRichard Henderson { 581dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, false); 582dfebb950SRichard Henderson } 583dfebb950SRichard Henderson 584dfebb950SRichard Henderson static void gen_op_subccc_sub(TCGv dst, TCGv src1, TCGv src2) 585dfebb950SRichard Henderson { 586dfebb950SRichard Henderson gen_op_subc_int_sub(dst, src1, src2, true); 587dfebb950SRichard Henderson } 588dfebb950SRichard Henderson 589dfebb950SRichard Henderson static void gen_op_subc_int_generic(TCGv dst, TCGv src1, TCGv src2, 590dfebb950SRichard Henderson bool update_cc) 591dfebb950SRichard Henderson { 592dfebb950SRichard Henderson TCGv_i32 carry_32 = tcg_temp_new_i32(); 593dfebb950SRichard Henderson 594dfebb950SRichard Henderson gen_helper_compute_C_icc(carry_32, tcg_env); 595dfebb950SRichard Henderson gen_op_subc_int(dst, src1, src2, carry_32, update_cc); 596dfebb950SRichard Henderson } 597dfebb950SRichard Henderson 598dfebb950SRichard Henderson static void gen_op_subc_generic(TCGv dst, TCGv src1, TCGv src2) 599dfebb950SRichard Henderson { 600dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, false); 601dfebb950SRichard Henderson } 602dfebb950SRichard Henderson 603dfebb950SRichard Henderson static void gen_op_subccc_generic(TCGv dst, TCGv src1, TCGv src2) 604dfebb950SRichard Henderson { 605dfebb950SRichard Henderson gen_op_subc_int_generic(dst, src1, src2, true); 606dfebb950SRichard Henderson } 607dfebb950SRichard Henderson 6080c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 609fcf5ef2aSThomas Huth { 610fcf5ef2aSThomas Huth TCGv r_temp, zero, t0; 611fcf5ef2aSThomas Huth 612fcf5ef2aSThomas Huth r_temp = tcg_temp_new(); 613fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 614fcf5ef2aSThomas Huth 615fcf5ef2aSThomas Huth /* old op: 616fcf5ef2aSThomas Huth if (!(env->y & 1)) 617fcf5ef2aSThomas Huth T1 = 0; 618fcf5ef2aSThomas Huth */ 61900ab7e61SRichard Henderson zero = tcg_constant_tl(0); 620fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src, src1, 0xffffffff); 621fcf5ef2aSThomas Huth tcg_gen_andi_tl(r_temp, cpu_y, 0x1); 622fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_cc_src2, src2, 0xffffffff); 623fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_EQ, cpu_cc_src2, r_temp, zero, 624fcf5ef2aSThomas Huth zero, cpu_cc_src2); 625fcf5ef2aSThomas Huth 626fcf5ef2aSThomas Huth // b2 = T0 & 1; 627fcf5ef2aSThomas Huth // env->y = (b2 << 31) | (env->y >> 1); 6280b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 62908d64e0dSPhilippe Mathieu-Daudé tcg_gen_deposit_tl(cpu_y, t0, cpu_cc_src, 31, 1); 630fcf5ef2aSThomas Huth 631fcf5ef2aSThomas Huth // b1 = N ^ V; 632fcf5ef2aSThomas Huth gen_mov_reg_N(t0, cpu_psr); 633fcf5ef2aSThomas Huth gen_mov_reg_V(r_temp, cpu_psr); 634fcf5ef2aSThomas Huth tcg_gen_xor_tl(t0, t0, r_temp); 635fcf5ef2aSThomas Huth 636fcf5ef2aSThomas Huth // T0 = (b1 << 31) | (T0 >> 1); 637fcf5ef2aSThomas Huth // src1 = T0; 638fcf5ef2aSThomas Huth tcg_gen_shli_tl(t0, t0, 31); 639fcf5ef2aSThomas Huth tcg_gen_shri_tl(cpu_cc_src, cpu_cc_src, 1); 640fcf5ef2aSThomas Huth tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); 641fcf5ef2aSThomas Huth 642fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_cc_dst, cpu_cc_src, cpu_cc_src2); 643fcf5ef2aSThomas Huth 644fcf5ef2aSThomas Huth tcg_gen_mov_tl(dst, cpu_cc_dst); 645fcf5ef2aSThomas Huth } 646fcf5ef2aSThomas Huth 6470c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 648fcf5ef2aSThomas Huth { 649fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 650fcf5ef2aSThomas Huth if (sign_ext) { 651fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 652fcf5ef2aSThomas Huth } else { 653fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 654fcf5ef2aSThomas Huth } 655fcf5ef2aSThomas Huth #else 656fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 657fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 658fcf5ef2aSThomas Huth 659fcf5ef2aSThomas Huth if (sign_ext) { 660fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 661fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 662fcf5ef2aSThomas Huth } else { 663fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 664fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 665fcf5ef2aSThomas Huth } 666fcf5ef2aSThomas Huth 667fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 668fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 669fcf5ef2aSThomas Huth #endif 670fcf5ef2aSThomas Huth } 671fcf5ef2aSThomas Huth 6720c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 673fcf5ef2aSThomas Huth { 674fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 675fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 676fcf5ef2aSThomas Huth } 677fcf5ef2aSThomas Huth 6780c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 679fcf5ef2aSThomas Huth { 680fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 681fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 682fcf5ef2aSThomas Huth } 683fcf5ef2aSThomas Huth 6844ee85ea9SRichard Henderson static void gen_op_udivx(TCGv dst, TCGv src1, TCGv src2) 6854ee85ea9SRichard Henderson { 6864ee85ea9SRichard Henderson gen_helper_udivx(dst, tcg_env, src1, src2); 6874ee85ea9SRichard Henderson } 6884ee85ea9SRichard Henderson 6894ee85ea9SRichard Henderson static void gen_op_sdivx(TCGv dst, TCGv src1, TCGv src2) 6904ee85ea9SRichard Henderson { 6914ee85ea9SRichard Henderson gen_helper_sdivx(dst, tcg_env, src1, src2); 6924ee85ea9SRichard Henderson } 6934ee85ea9SRichard Henderson 694c2636853SRichard Henderson static void gen_op_udiv(TCGv dst, TCGv src1, TCGv src2) 695c2636853SRichard Henderson { 696c2636853SRichard Henderson gen_helper_udiv(dst, tcg_env, src1, src2); 697c2636853SRichard Henderson } 698c2636853SRichard Henderson 699c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 700c2636853SRichard Henderson { 701c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 702c2636853SRichard Henderson } 703c2636853SRichard Henderson 704c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 705c2636853SRichard Henderson { 706c2636853SRichard Henderson gen_helper_udiv_cc(dst, tcg_env, src1, src2); 707c2636853SRichard Henderson } 708c2636853SRichard Henderson 709c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 710c2636853SRichard Henderson { 711c2636853SRichard Henderson gen_helper_sdiv_cc(dst, tcg_env, src1, src2); 712c2636853SRichard Henderson } 713c2636853SRichard Henderson 714a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 715a9aba13dSRichard Henderson { 716a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 717a9aba13dSRichard Henderson } 718a9aba13dSRichard Henderson 719a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 720a9aba13dSRichard Henderson { 721a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 722a9aba13dSRichard Henderson } 723a9aba13dSRichard Henderson 7249c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 7259c6ec5bcSRichard Henderson { 7269c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 7279c6ec5bcSRichard Henderson } 7289c6ec5bcSRichard Henderson 729fcf5ef2aSThomas Huth // 1 7300c2e96c1SRichard Henderson static void gen_op_eval_ba(TCGv dst) 731fcf5ef2aSThomas Huth { 732fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 1); 733fcf5ef2aSThomas Huth } 734fcf5ef2aSThomas Huth 735fcf5ef2aSThomas Huth // Z 7360c2e96c1SRichard Henderson static void gen_op_eval_be(TCGv dst, TCGv_i32 src) 737fcf5ef2aSThomas Huth { 738fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 739fcf5ef2aSThomas Huth } 740fcf5ef2aSThomas Huth 741fcf5ef2aSThomas Huth // Z | (N ^ V) 7420c2e96c1SRichard Henderson static void gen_op_eval_ble(TCGv dst, TCGv_i32 src) 743fcf5ef2aSThomas Huth { 744fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 745fcf5ef2aSThomas Huth gen_mov_reg_N(t0, src); 746fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 747fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 748fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 749fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 750fcf5ef2aSThomas Huth } 751fcf5ef2aSThomas Huth 752fcf5ef2aSThomas Huth // N ^ V 7530c2e96c1SRichard Henderson static void gen_op_eval_bl(TCGv dst, TCGv_i32 src) 754fcf5ef2aSThomas Huth { 755fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 756fcf5ef2aSThomas Huth gen_mov_reg_V(t0, src); 757fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 758fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 759fcf5ef2aSThomas Huth } 760fcf5ef2aSThomas Huth 761fcf5ef2aSThomas Huth // C | Z 7620c2e96c1SRichard Henderson static void gen_op_eval_bleu(TCGv dst, TCGv_i32 src) 763fcf5ef2aSThomas Huth { 764fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 765fcf5ef2aSThomas Huth gen_mov_reg_Z(t0, src); 766fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 767fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 768fcf5ef2aSThomas Huth } 769fcf5ef2aSThomas Huth 770fcf5ef2aSThomas Huth // C 7710c2e96c1SRichard Henderson static void gen_op_eval_bcs(TCGv dst, TCGv_i32 src) 772fcf5ef2aSThomas Huth { 773fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 774fcf5ef2aSThomas Huth } 775fcf5ef2aSThomas Huth 776fcf5ef2aSThomas Huth // V 7770c2e96c1SRichard Henderson static void gen_op_eval_bvs(TCGv dst, TCGv_i32 src) 778fcf5ef2aSThomas Huth { 779fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 780fcf5ef2aSThomas Huth } 781fcf5ef2aSThomas Huth 782fcf5ef2aSThomas Huth // 0 7830c2e96c1SRichard Henderson static void gen_op_eval_bn(TCGv dst) 784fcf5ef2aSThomas Huth { 785fcf5ef2aSThomas Huth tcg_gen_movi_tl(dst, 0); 786fcf5ef2aSThomas Huth } 787fcf5ef2aSThomas Huth 788fcf5ef2aSThomas Huth // N 7890c2e96c1SRichard Henderson static void gen_op_eval_bneg(TCGv dst, TCGv_i32 src) 790fcf5ef2aSThomas Huth { 791fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 792fcf5ef2aSThomas Huth } 793fcf5ef2aSThomas Huth 794fcf5ef2aSThomas Huth // !Z 7950c2e96c1SRichard Henderson static void gen_op_eval_bne(TCGv dst, TCGv_i32 src) 796fcf5ef2aSThomas Huth { 797fcf5ef2aSThomas Huth gen_mov_reg_Z(dst, src); 798fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 799fcf5ef2aSThomas Huth } 800fcf5ef2aSThomas Huth 801fcf5ef2aSThomas Huth // !(Z | (N ^ V)) 8020c2e96c1SRichard Henderson static void gen_op_eval_bg(TCGv dst, TCGv_i32 src) 803fcf5ef2aSThomas Huth { 804fcf5ef2aSThomas Huth gen_op_eval_ble(dst, src); 805fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 806fcf5ef2aSThomas Huth } 807fcf5ef2aSThomas Huth 808fcf5ef2aSThomas Huth // !(N ^ V) 8090c2e96c1SRichard Henderson static void gen_op_eval_bge(TCGv dst, TCGv_i32 src) 810fcf5ef2aSThomas Huth { 811fcf5ef2aSThomas Huth gen_op_eval_bl(dst, src); 812fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 813fcf5ef2aSThomas Huth } 814fcf5ef2aSThomas Huth 815fcf5ef2aSThomas Huth // !(C | Z) 8160c2e96c1SRichard Henderson static void gen_op_eval_bgu(TCGv dst, TCGv_i32 src) 817fcf5ef2aSThomas Huth { 818fcf5ef2aSThomas Huth gen_op_eval_bleu(dst, src); 819fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 820fcf5ef2aSThomas Huth } 821fcf5ef2aSThomas Huth 822fcf5ef2aSThomas Huth // !C 8230c2e96c1SRichard Henderson static void gen_op_eval_bcc(TCGv dst, TCGv_i32 src) 824fcf5ef2aSThomas Huth { 825fcf5ef2aSThomas Huth gen_mov_reg_C(dst, src); 826fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 827fcf5ef2aSThomas Huth } 828fcf5ef2aSThomas Huth 829fcf5ef2aSThomas Huth // !N 8300c2e96c1SRichard Henderson static void gen_op_eval_bpos(TCGv dst, TCGv_i32 src) 831fcf5ef2aSThomas Huth { 832fcf5ef2aSThomas Huth gen_mov_reg_N(dst, src); 833fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 834fcf5ef2aSThomas Huth } 835fcf5ef2aSThomas Huth 836fcf5ef2aSThomas Huth // !V 8370c2e96c1SRichard Henderson static void gen_op_eval_bvc(TCGv dst, TCGv_i32 src) 838fcf5ef2aSThomas Huth { 839fcf5ef2aSThomas Huth gen_mov_reg_V(dst, src); 840fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 841fcf5ef2aSThomas Huth } 842fcf5ef2aSThomas Huth 843fcf5ef2aSThomas Huth /* 844fcf5ef2aSThomas Huth FPSR bit field FCC1 | FCC0: 845fcf5ef2aSThomas Huth 0 = 846fcf5ef2aSThomas Huth 1 < 847fcf5ef2aSThomas Huth 2 > 848fcf5ef2aSThomas Huth 3 unordered 849fcf5ef2aSThomas Huth */ 8500c2e96c1SRichard Henderson static void gen_mov_reg_FCC0(TCGv reg, TCGv src, 851fcf5ef2aSThomas Huth unsigned int fcc_offset) 852fcf5ef2aSThomas Huth { 853fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC0_SHIFT + fcc_offset); 854fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 855fcf5ef2aSThomas Huth } 856fcf5ef2aSThomas Huth 8570c2e96c1SRichard Henderson static void gen_mov_reg_FCC1(TCGv reg, TCGv src, unsigned int fcc_offset) 858fcf5ef2aSThomas Huth { 859fcf5ef2aSThomas Huth tcg_gen_shri_tl(reg, src, FSR_FCC1_SHIFT + fcc_offset); 860fcf5ef2aSThomas Huth tcg_gen_andi_tl(reg, reg, 0x1); 861fcf5ef2aSThomas Huth } 862fcf5ef2aSThomas Huth 863fcf5ef2aSThomas Huth // !0: FCC0 | FCC1 8640c2e96c1SRichard Henderson static void gen_op_eval_fbne(TCGv dst, TCGv src, unsigned int fcc_offset) 865fcf5ef2aSThomas Huth { 866fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 867fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 868fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 869fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 870fcf5ef2aSThomas Huth } 871fcf5ef2aSThomas Huth 872fcf5ef2aSThomas Huth // 1 or 2: FCC0 ^ FCC1 8730c2e96c1SRichard Henderson static void gen_op_eval_fblg(TCGv dst, TCGv src, unsigned int fcc_offset) 874fcf5ef2aSThomas Huth { 875fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 876fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 877fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 878fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 879fcf5ef2aSThomas Huth } 880fcf5ef2aSThomas Huth 881fcf5ef2aSThomas Huth // 1 or 3: FCC0 8820c2e96c1SRichard Henderson static void gen_op_eval_fbul(TCGv dst, TCGv src, unsigned int fcc_offset) 883fcf5ef2aSThomas Huth { 884fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 885fcf5ef2aSThomas Huth } 886fcf5ef2aSThomas Huth 887fcf5ef2aSThomas Huth // 1: FCC0 & !FCC1 8880c2e96c1SRichard Henderson static void gen_op_eval_fbl(TCGv dst, TCGv src, unsigned int fcc_offset) 889fcf5ef2aSThomas Huth { 890fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 891fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 892fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 893fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 894fcf5ef2aSThomas Huth } 895fcf5ef2aSThomas Huth 896fcf5ef2aSThomas Huth // 2 or 3: FCC1 8970c2e96c1SRichard Henderson static void gen_op_eval_fbug(TCGv dst, TCGv src, unsigned int fcc_offset) 898fcf5ef2aSThomas Huth { 899fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 900fcf5ef2aSThomas Huth } 901fcf5ef2aSThomas Huth 902fcf5ef2aSThomas Huth // 2: !FCC0 & FCC1 9030c2e96c1SRichard Henderson static void gen_op_eval_fbg(TCGv dst, TCGv src, unsigned int fcc_offset) 904fcf5ef2aSThomas Huth { 905fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 906fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 907fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 908fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 909fcf5ef2aSThomas Huth } 910fcf5ef2aSThomas Huth 911fcf5ef2aSThomas Huth // 3: FCC0 & FCC1 9120c2e96c1SRichard Henderson static void gen_op_eval_fbu(TCGv dst, TCGv src, unsigned int fcc_offset) 913fcf5ef2aSThomas Huth { 914fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 915fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 916fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 917fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 918fcf5ef2aSThomas Huth } 919fcf5ef2aSThomas Huth 920fcf5ef2aSThomas Huth // 0: !(FCC0 | FCC1) 9210c2e96c1SRichard Henderson static void gen_op_eval_fbe(TCGv dst, TCGv src, unsigned int fcc_offset) 922fcf5ef2aSThomas Huth { 923fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 924fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 925fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 926fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, dst, t0); 927fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 928fcf5ef2aSThomas Huth } 929fcf5ef2aSThomas Huth 930fcf5ef2aSThomas Huth // 0 or 3: !(FCC0 ^ FCC1) 9310c2e96c1SRichard Henderson static void gen_op_eval_fbue(TCGv dst, TCGv src, unsigned int fcc_offset) 932fcf5ef2aSThomas Huth { 933fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 934fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 935fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 936fcf5ef2aSThomas Huth tcg_gen_xor_tl(dst, dst, t0); 937fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 938fcf5ef2aSThomas Huth } 939fcf5ef2aSThomas Huth 940fcf5ef2aSThomas Huth // 0 or 2: !FCC0 9410c2e96c1SRichard Henderson static void gen_op_eval_fbge(TCGv dst, TCGv src, unsigned int fcc_offset) 942fcf5ef2aSThomas Huth { 943fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 944fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 945fcf5ef2aSThomas Huth } 946fcf5ef2aSThomas Huth 947fcf5ef2aSThomas Huth // !1: !(FCC0 & !FCC1) 9480c2e96c1SRichard Henderson static void gen_op_eval_fbuge(TCGv dst, TCGv src, unsigned int fcc_offset) 949fcf5ef2aSThomas Huth { 950fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 951fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 952fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 953fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, dst, t0); 954fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 955fcf5ef2aSThomas Huth } 956fcf5ef2aSThomas Huth 957fcf5ef2aSThomas Huth // 0 or 1: !FCC1 9580c2e96c1SRichard Henderson static void gen_op_eval_fble(TCGv dst, TCGv src, unsigned int fcc_offset) 959fcf5ef2aSThomas Huth { 960fcf5ef2aSThomas Huth gen_mov_reg_FCC1(dst, src, fcc_offset); 961fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 962fcf5ef2aSThomas Huth } 963fcf5ef2aSThomas Huth 964fcf5ef2aSThomas Huth // !2: !(!FCC0 & FCC1) 9650c2e96c1SRichard Henderson static void gen_op_eval_fbule(TCGv dst, TCGv src, unsigned int fcc_offset) 966fcf5ef2aSThomas Huth { 967fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 968fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 969fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 970fcf5ef2aSThomas Huth tcg_gen_andc_tl(dst, t0, dst); 971fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 972fcf5ef2aSThomas Huth } 973fcf5ef2aSThomas Huth 974fcf5ef2aSThomas Huth // !3: !(FCC0 & FCC1) 9750c2e96c1SRichard Henderson static void gen_op_eval_fbo(TCGv dst, TCGv src, unsigned int fcc_offset) 976fcf5ef2aSThomas Huth { 977fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 978fcf5ef2aSThomas Huth gen_mov_reg_FCC0(dst, src, fcc_offset); 979fcf5ef2aSThomas Huth gen_mov_reg_FCC1(t0, src, fcc_offset); 980fcf5ef2aSThomas Huth tcg_gen_and_tl(dst, dst, t0); 981fcf5ef2aSThomas Huth tcg_gen_xori_tl(dst, dst, 0x1); 982fcf5ef2aSThomas Huth } 983fcf5ef2aSThomas Huth 9840c2e96c1SRichard Henderson static void gen_branch2(DisasContext *dc, target_ulong pc1, 985fcf5ef2aSThomas Huth target_ulong pc2, TCGv r_cond) 986fcf5ef2aSThomas Huth { 987fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 988fcf5ef2aSThomas Huth 989fcf5ef2aSThomas Huth tcg_gen_brcondi_tl(TCG_COND_EQ, r_cond, 0, l1); 990fcf5ef2aSThomas Huth 991fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, pc1, pc1 + 4); 992fcf5ef2aSThomas Huth 993fcf5ef2aSThomas Huth gen_set_label(l1); 994fcf5ef2aSThomas Huth gen_goto_tb(dc, 1, pc2, pc2 + 4); 995fcf5ef2aSThomas Huth } 996fcf5ef2aSThomas Huth 9970c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 998fcf5ef2aSThomas Huth { 99900ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 100000ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 100100ab7e61SRichard Henderson TCGv zero = tcg_constant_tl(0); 1002fcf5ef2aSThomas Huth 1003fcf5ef2aSThomas Huth tcg_gen_movcond_tl(TCG_COND_NE, cpu_npc, cpu_cond, zero, npc0, npc1); 1004fcf5ef2aSThomas Huth } 1005fcf5ef2aSThomas Huth 1006fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 1007fcf5ef2aSThomas Huth have been set for a jump */ 10080c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 1009fcf5ef2aSThomas Huth { 1010fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 1011fcf5ef2aSThomas Huth gen_generic_branch(dc); 101299c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1013fcf5ef2aSThomas Huth } 1014fcf5ef2aSThomas Huth } 1015fcf5ef2aSThomas Huth 10160c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 1017fcf5ef2aSThomas Huth { 1018633c4283SRichard Henderson if (dc->npc & 3) { 1019633c4283SRichard Henderson switch (dc->npc) { 1020633c4283SRichard Henderson case JUMP_PC: 1021fcf5ef2aSThomas Huth gen_generic_branch(dc); 102299c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 1023633c4283SRichard Henderson break; 1024633c4283SRichard Henderson case DYNAMIC_PC: 1025633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1026633c4283SRichard Henderson break; 1027633c4283SRichard Henderson default: 1028633c4283SRichard Henderson g_assert_not_reached(); 1029633c4283SRichard Henderson } 1030633c4283SRichard Henderson } else { 1031fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 1032fcf5ef2aSThomas Huth } 1033fcf5ef2aSThomas Huth } 1034fcf5ef2aSThomas Huth 10350c2e96c1SRichard Henderson static void update_psr(DisasContext *dc) 1036fcf5ef2aSThomas Huth { 1037fcf5ef2aSThomas Huth if (dc->cc_op != CC_OP_FLAGS) { 1038fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1039ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1040fcf5ef2aSThomas Huth } 1041fcf5ef2aSThomas Huth } 1042fcf5ef2aSThomas Huth 10430c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 1044fcf5ef2aSThomas Huth { 1045fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 1046fcf5ef2aSThomas Huth save_npc(dc); 1047fcf5ef2aSThomas Huth } 1048fcf5ef2aSThomas Huth 1049fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 1050fcf5ef2aSThomas Huth { 1051fcf5ef2aSThomas Huth save_state(dc); 1052ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 1053af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 1054fcf5ef2aSThomas Huth } 1055fcf5ef2aSThomas Huth 1056186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 1057fcf5ef2aSThomas Huth { 1058186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 1059186e7890SRichard Henderson 1060186e7890SRichard Henderson e->next = dc->delay_excp_list; 1061186e7890SRichard Henderson dc->delay_excp_list = e; 1062186e7890SRichard Henderson 1063186e7890SRichard Henderson e->lab = gen_new_label(); 1064186e7890SRichard Henderson e->excp = excp; 1065186e7890SRichard Henderson e->pc = dc->pc; 1066186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 1067186e7890SRichard Henderson assert(e->npc != JUMP_PC); 1068186e7890SRichard Henderson e->npc = dc->npc; 1069186e7890SRichard Henderson 1070186e7890SRichard Henderson return e->lab; 1071186e7890SRichard Henderson } 1072186e7890SRichard Henderson 1073186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 1074186e7890SRichard Henderson { 1075186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 1076186e7890SRichard Henderson } 1077186e7890SRichard Henderson 1078186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 1079186e7890SRichard Henderson { 1080186e7890SRichard Henderson TCGv t = tcg_temp_new(); 1081186e7890SRichard Henderson TCGLabel *lab; 1082186e7890SRichard Henderson 1083186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 1084186e7890SRichard Henderson 1085186e7890SRichard Henderson flush_cond(dc); 1086186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 1087186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 1088fcf5ef2aSThomas Huth } 1089fcf5ef2aSThomas Huth 10900c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 1091fcf5ef2aSThomas Huth { 1092633c4283SRichard Henderson if (dc->npc & 3) { 1093633c4283SRichard Henderson switch (dc->npc) { 1094633c4283SRichard Henderson case JUMP_PC: 1095fcf5ef2aSThomas Huth gen_generic_branch(dc); 1096fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 109799c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 1098633c4283SRichard Henderson break; 1099633c4283SRichard Henderson case DYNAMIC_PC: 1100633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 1101fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1102633c4283SRichard Henderson dc->pc = dc->npc; 1103633c4283SRichard Henderson break; 1104633c4283SRichard Henderson default: 1105633c4283SRichard Henderson g_assert_not_reached(); 1106633c4283SRichard Henderson } 1107fcf5ef2aSThomas Huth } else { 1108fcf5ef2aSThomas Huth dc->pc = dc->npc; 1109fcf5ef2aSThomas Huth } 1110fcf5ef2aSThomas Huth } 1111fcf5ef2aSThomas Huth 11120c2e96c1SRichard Henderson static void gen_op_next_insn(void) 1113fcf5ef2aSThomas Huth { 1114fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 1115fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 1116fcf5ef2aSThomas Huth } 1117fcf5ef2aSThomas Huth 1118fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 1119fcf5ef2aSThomas Huth DisasContext *dc) 1120fcf5ef2aSThomas Huth { 1121fcf5ef2aSThomas Huth static int subcc_cond[16] = { 1122fcf5ef2aSThomas Huth TCG_COND_NEVER, 1123fcf5ef2aSThomas Huth TCG_COND_EQ, 1124fcf5ef2aSThomas Huth TCG_COND_LE, 1125fcf5ef2aSThomas Huth TCG_COND_LT, 1126fcf5ef2aSThomas Huth TCG_COND_LEU, 1127fcf5ef2aSThomas Huth TCG_COND_LTU, 1128fcf5ef2aSThomas Huth -1, /* neg */ 1129fcf5ef2aSThomas Huth -1, /* overflow */ 1130fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1131fcf5ef2aSThomas Huth TCG_COND_NE, 1132fcf5ef2aSThomas Huth TCG_COND_GT, 1133fcf5ef2aSThomas Huth TCG_COND_GE, 1134fcf5ef2aSThomas Huth TCG_COND_GTU, 1135fcf5ef2aSThomas Huth TCG_COND_GEU, 1136fcf5ef2aSThomas Huth -1, /* pos */ 1137fcf5ef2aSThomas Huth -1, /* no overflow */ 1138fcf5ef2aSThomas Huth }; 1139fcf5ef2aSThomas Huth 1140fcf5ef2aSThomas Huth static int logic_cond[16] = { 1141fcf5ef2aSThomas Huth TCG_COND_NEVER, 1142fcf5ef2aSThomas Huth TCG_COND_EQ, /* eq: Z */ 1143fcf5ef2aSThomas Huth TCG_COND_LE, /* le: Z | (N ^ V) -> Z | N */ 1144fcf5ef2aSThomas Huth TCG_COND_LT, /* lt: N ^ V -> N */ 1145fcf5ef2aSThomas Huth TCG_COND_EQ, /* leu: C | Z -> Z */ 1146fcf5ef2aSThomas Huth TCG_COND_NEVER, /* ltu: C -> 0 */ 1147fcf5ef2aSThomas Huth TCG_COND_LT, /* neg: N */ 1148fcf5ef2aSThomas Huth TCG_COND_NEVER, /* vs: V -> 0 */ 1149fcf5ef2aSThomas Huth TCG_COND_ALWAYS, 1150fcf5ef2aSThomas Huth TCG_COND_NE, /* ne: !Z */ 1151fcf5ef2aSThomas Huth TCG_COND_GT, /* gt: !(Z | (N ^ V)) -> !(Z | N) */ 1152fcf5ef2aSThomas Huth TCG_COND_GE, /* ge: !(N ^ V) -> !N */ 1153fcf5ef2aSThomas Huth TCG_COND_NE, /* gtu: !(C | Z) -> !Z */ 1154fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* geu: !C -> 1 */ 1155fcf5ef2aSThomas Huth TCG_COND_GE, /* pos: !N */ 1156fcf5ef2aSThomas Huth TCG_COND_ALWAYS, /* vc: !V -> 1 */ 1157fcf5ef2aSThomas Huth }; 1158fcf5ef2aSThomas Huth 1159fcf5ef2aSThomas Huth TCGv_i32 r_src; 1160fcf5ef2aSThomas Huth TCGv r_dst; 1161fcf5ef2aSThomas Huth 1162fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1163fcf5ef2aSThomas Huth if (xcc) { 1164fcf5ef2aSThomas Huth r_src = cpu_xcc; 1165fcf5ef2aSThomas Huth } else { 1166fcf5ef2aSThomas Huth r_src = cpu_psr; 1167fcf5ef2aSThomas Huth } 1168fcf5ef2aSThomas Huth #else 1169fcf5ef2aSThomas Huth r_src = cpu_psr; 1170fcf5ef2aSThomas Huth #endif 1171fcf5ef2aSThomas Huth 1172fcf5ef2aSThomas Huth switch (dc->cc_op) { 1173fcf5ef2aSThomas Huth case CC_OP_LOGIC: 1174fcf5ef2aSThomas Huth cmp->cond = logic_cond[cond]; 1175fcf5ef2aSThomas Huth do_compare_dst_0: 1176fcf5ef2aSThomas Huth cmp->is_bool = false; 117700ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1178fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1179fcf5ef2aSThomas Huth if (!xcc) { 1180fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1181fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_dst); 1182fcf5ef2aSThomas Huth break; 1183fcf5ef2aSThomas Huth } 1184fcf5ef2aSThomas Huth #endif 1185fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_dst; 1186fcf5ef2aSThomas Huth break; 1187fcf5ef2aSThomas Huth 1188fcf5ef2aSThomas Huth case CC_OP_SUB: 1189fcf5ef2aSThomas Huth switch (cond) { 1190fcf5ef2aSThomas Huth case 6: /* neg */ 1191fcf5ef2aSThomas Huth case 14: /* pos */ 1192fcf5ef2aSThomas Huth cmp->cond = (cond == 6 ? TCG_COND_LT : TCG_COND_GE); 1193fcf5ef2aSThomas Huth goto do_compare_dst_0; 1194fcf5ef2aSThomas Huth 1195fcf5ef2aSThomas Huth case 7: /* overflow */ 1196fcf5ef2aSThomas Huth case 15: /* !overflow */ 1197fcf5ef2aSThomas Huth goto do_dynamic; 1198fcf5ef2aSThomas Huth 1199fcf5ef2aSThomas Huth default: 1200fcf5ef2aSThomas Huth cmp->cond = subcc_cond[cond]; 1201fcf5ef2aSThomas Huth cmp->is_bool = false; 1202fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1203fcf5ef2aSThomas Huth if (!xcc) { 1204fcf5ef2aSThomas Huth /* Note that sign-extension works for unsigned compares as 1205fcf5ef2aSThomas Huth long as both operands are sign-extended. */ 1206fcf5ef2aSThomas Huth cmp->c1 = tcg_temp_new(); 1207fcf5ef2aSThomas Huth cmp->c2 = tcg_temp_new(); 1208fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c1, cpu_cc_src); 1209fcf5ef2aSThomas Huth tcg_gen_ext32s_tl(cmp->c2, cpu_cc_src2); 1210fcf5ef2aSThomas Huth break; 1211fcf5ef2aSThomas Huth } 1212fcf5ef2aSThomas Huth #endif 1213fcf5ef2aSThomas Huth cmp->c1 = cpu_cc_src; 1214fcf5ef2aSThomas Huth cmp->c2 = cpu_cc_src2; 1215fcf5ef2aSThomas Huth break; 1216fcf5ef2aSThomas Huth } 1217fcf5ef2aSThomas Huth break; 1218fcf5ef2aSThomas Huth 1219fcf5ef2aSThomas Huth default: 1220fcf5ef2aSThomas Huth do_dynamic: 1221ad75a51eSRichard Henderson gen_helper_compute_psr(tcg_env); 1222fcf5ef2aSThomas Huth dc->cc_op = CC_OP_FLAGS; 1223fcf5ef2aSThomas Huth /* FALLTHRU */ 1224fcf5ef2aSThomas Huth 1225fcf5ef2aSThomas Huth case CC_OP_FLAGS: 1226fcf5ef2aSThomas Huth /* We're going to generate a boolean result. */ 1227fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1228fcf5ef2aSThomas Huth cmp->is_bool = true; 1229fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 123000ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1231fcf5ef2aSThomas Huth 1232fcf5ef2aSThomas Huth switch (cond) { 1233fcf5ef2aSThomas Huth case 0x0: 1234fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1235fcf5ef2aSThomas Huth break; 1236fcf5ef2aSThomas Huth case 0x1: 1237fcf5ef2aSThomas Huth gen_op_eval_be(r_dst, r_src); 1238fcf5ef2aSThomas Huth break; 1239fcf5ef2aSThomas Huth case 0x2: 1240fcf5ef2aSThomas Huth gen_op_eval_ble(r_dst, r_src); 1241fcf5ef2aSThomas Huth break; 1242fcf5ef2aSThomas Huth case 0x3: 1243fcf5ef2aSThomas Huth gen_op_eval_bl(r_dst, r_src); 1244fcf5ef2aSThomas Huth break; 1245fcf5ef2aSThomas Huth case 0x4: 1246fcf5ef2aSThomas Huth gen_op_eval_bleu(r_dst, r_src); 1247fcf5ef2aSThomas Huth break; 1248fcf5ef2aSThomas Huth case 0x5: 1249fcf5ef2aSThomas Huth gen_op_eval_bcs(r_dst, r_src); 1250fcf5ef2aSThomas Huth break; 1251fcf5ef2aSThomas Huth case 0x6: 1252fcf5ef2aSThomas Huth gen_op_eval_bneg(r_dst, r_src); 1253fcf5ef2aSThomas Huth break; 1254fcf5ef2aSThomas Huth case 0x7: 1255fcf5ef2aSThomas Huth gen_op_eval_bvs(r_dst, r_src); 1256fcf5ef2aSThomas Huth break; 1257fcf5ef2aSThomas Huth case 0x8: 1258fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1259fcf5ef2aSThomas Huth break; 1260fcf5ef2aSThomas Huth case 0x9: 1261fcf5ef2aSThomas Huth gen_op_eval_bne(r_dst, r_src); 1262fcf5ef2aSThomas Huth break; 1263fcf5ef2aSThomas Huth case 0xa: 1264fcf5ef2aSThomas Huth gen_op_eval_bg(r_dst, r_src); 1265fcf5ef2aSThomas Huth break; 1266fcf5ef2aSThomas Huth case 0xb: 1267fcf5ef2aSThomas Huth gen_op_eval_bge(r_dst, r_src); 1268fcf5ef2aSThomas Huth break; 1269fcf5ef2aSThomas Huth case 0xc: 1270fcf5ef2aSThomas Huth gen_op_eval_bgu(r_dst, r_src); 1271fcf5ef2aSThomas Huth break; 1272fcf5ef2aSThomas Huth case 0xd: 1273fcf5ef2aSThomas Huth gen_op_eval_bcc(r_dst, r_src); 1274fcf5ef2aSThomas Huth break; 1275fcf5ef2aSThomas Huth case 0xe: 1276fcf5ef2aSThomas Huth gen_op_eval_bpos(r_dst, r_src); 1277fcf5ef2aSThomas Huth break; 1278fcf5ef2aSThomas Huth case 0xf: 1279fcf5ef2aSThomas Huth gen_op_eval_bvc(r_dst, r_src); 1280fcf5ef2aSThomas Huth break; 1281fcf5ef2aSThomas Huth } 1282fcf5ef2aSThomas Huth break; 1283fcf5ef2aSThomas Huth } 1284fcf5ef2aSThomas Huth } 1285fcf5ef2aSThomas Huth 1286fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1287fcf5ef2aSThomas Huth { 1288fcf5ef2aSThomas Huth unsigned int offset; 1289fcf5ef2aSThomas Huth TCGv r_dst; 1290fcf5ef2aSThomas Huth 1291fcf5ef2aSThomas Huth /* For now we still generate a straight boolean result. */ 1292fcf5ef2aSThomas Huth cmp->cond = TCG_COND_NE; 1293fcf5ef2aSThomas Huth cmp->is_bool = true; 1294fcf5ef2aSThomas Huth cmp->c1 = r_dst = tcg_temp_new(); 129500ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1296fcf5ef2aSThomas Huth 1297fcf5ef2aSThomas Huth switch (cc) { 1298fcf5ef2aSThomas Huth default: 1299fcf5ef2aSThomas Huth case 0x0: 1300fcf5ef2aSThomas Huth offset = 0; 1301fcf5ef2aSThomas Huth break; 1302fcf5ef2aSThomas Huth case 0x1: 1303fcf5ef2aSThomas Huth offset = 32 - 10; 1304fcf5ef2aSThomas Huth break; 1305fcf5ef2aSThomas Huth case 0x2: 1306fcf5ef2aSThomas Huth offset = 34 - 10; 1307fcf5ef2aSThomas Huth break; 1308fcf5ef2aSThomas Huth case 0x3: 1309fcf5ef2aSThomas Huth offset = 36 - 10; 1310fcf5ef2aSThomas Huth break; 1311fcf5ef2aSThomas Huth } 1312fcf5ef2aSThomas Huth 1313fcf5ef2aSThomas Huth switch (cond) { 1314fcf5ef2aSThomas Huth case 0x0: 1315fcf5ef2aSThomas Huth gen_op_eval_bn(r_dst); 1316fcf5ef2aSThomas Huth break; 1317fcf5ef2aSThomas Huth case 0x1: 1318fcf5ef2aSThomas Huth gen_op_eval_fbne(r_dst, cpu_fsr, offset); 1319fcf5ef2aSThomas Huth break; 1320fcf5ef2aSThomas Huth case 0x2: 1321fcf5ef2aSThomas Huth gen_op_eval_fblg(r_dst, cpu_fsr, offset); 1322fcf5ef2aSThomas Huth break; 1323fcf5ef2aSThomas Huth case 0x3: 1324fcf5ef2aSThomas Huth gen_op_eval_fbul(r_dst, cpu_fsr, offset); 1325fcf5ef2aSThomas Huth break; 1326fcf5ef2aSThomas Huth case 0x4: 1327fcf5ef2aSThomas Huth gen_op_eval_fbl(r_dst, cpu_fsr, offset); 1328fcf5ef2aSThomas Huth break; 1329fcf5ef2aSThomas Huth case 0x5: 1330fcf5ef2aSThomas Huth gen_op_eval_fbug(r_dst, cpu_fsr, offset); 1331fcf5ef2aSThomas Huth break; 1332fcf5ef2aSThomas Huth case 0x6: 1333fcf5ef2aSThomas Huth gen_op_eval_fbg(r_dst, cpu_fsr, offset); 1334fcf5ef2aSThomas Huth break; 1335fcf5ef2aSThomas Huth case 0x7: 1336fcf5ef2aSThomas Huth gen_op_eval_fbu(r_dst, cpu_fsr, offset); 1337fcf5ef2aSThomas Huth break; 1338fcf5ef2aSThomas Huth case 0x8: 1339fcf5ef2aSThomas Huth gen_op_eval_ba(r_dst); 1340fcf5ef2aSThomas Huth break; 1341fcf5ef2aSThomas Huth case 0x9: 1342fcf5ef2aSThomas Huth gen_op_eval_fbe(r_dst, cpu_fsr, offset); 1343fcf5ef2aSThomas Huth break; 1344fcf5ef2aSThomas Huth case 0xa: 1345fcf5ef2aSThomas Huth gen_op_eval_fbue(r_dst, cpu_fsr, offset); 1346fcf5ef2aSThomas Huth break; 1347fcf5ef2aSThomas Huth case 0xb: 1348fcf5ef2aSThomas Huth gen_op_eval_fbge(r_dst, cpu_fsr, offset); 1349fcf5ef2aSThomas Huth break; 1350fcf5ef2aSThomas Huth case 0xc: 1351fcf5ef2aSThomas Huth gen_op_eval_fbuge(r_dst, cpu_fsr, offset); 1352fcf5ef2aSThomas Huth break; 1353fcf5ef2aSThomas Huth case 0xd: 1354fcf5ef2aSThomas Huth gen_op_eval_fble(r_dst, cpu_fsr, offset); 1355fcf5ef2aSThomas Huth break; 1356fcf5ef2aSThomas Huth case 0xe: 1357fcf5ef2aSThomas Huth gen_op_eval_fbule(r_dst, cpu_fsr, offset); 1358fcf5ef2aSThomas Huth break; 1359fcf5ef2aSThomas Huth case 0xf: 1360fcf5ef2aSThomas Huth gen_op_eval_fbo(r_dst, cpu_fsr, offset); 1361fcf5ef2aSThomas Huth break; 1362fcf5ef2aSThomas Huth } 1363fcf5ef2aSThomas Huth } 1364fcf5ef2aSThomas Huth 1365fcf5ef2aSThomas Huth // Inverted logic 1366ab9ffe98SRichard Henderson static const TCGCond gen_tcg_cond_reg[8] = { 1367ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1368fcf5ef2aSThomas Huth TCG_COND_NE, 1369fcf5ef2aSThomas Huth TCG_COND_GT, 1370fcf5ef2aSThomas Huth TCG_COND_GE, 1371ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1372fcf5ef2aSThomas Huth TCG_COND_EQ, 1373fcf5ef2aSThomas Huth TCG_COND_LE, 1374fcf5ef2aSThomas Huth TCG_COND_LT, 1375fcf5ef2aSThomas Huth }; 1376fcf5ef2aSThomas Huth 1377fcf5ef2aSThomas Huth static void gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 1378fcf5ef2aSThomas Huth { 1379fcf5ef2aSThomas Huth cmp->cond = tcg_invert_cond(gen_tcg_cond_reg[cond]); 1380fcf5ef2aSThomas Huth cmp->is_bool = false; 1381fcf5ef2aSThomas Huth cmp->c1 = r_src; 138200ab7e61SRichard Henderson cmp->c2 = tcg_constant_tl(0); 1383fcf5ef2aSThomas Huth } 1384fcf5ef2aSThomas Huth 1385fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 13860c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1387fcf5ef2aSThomas Huth { 1388fcf5ef2aSThomas Huth switch (fccno) { 1389fcf5ef2aSThomas Huth case 0: 1390ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1391fcf5ef2aSThomas Huth break; 1392fcf5ef2aSThomas Huth case 1: 1393ad75a51eSRichard Henderson gen_helper_fcmps_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1394fcf5ef2aSThomas Huth break; 1395fcf5ef2aSThomas Huth case 2: 1396ad75a51eSRichard Henderson gen_helper_fcmps_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1397fcf5ef2aSThomas Huth break; 1398fcf5ef2aSThomas Huth case 3: 1399ad75a51eSRichard Henderson gen_helper_fcmps_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1400fcf5ef2aSThomas Huth break; 1401fcf5ef2aSThomas Huth } 1402fcf5ef2aSThomas Huth } 1403fcf5ef2aSThomas Huth 14040c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1405fcf5ef2aSThomas Huth { 1406fcf5ef2aSThomas Huth switch (fccno) { 1407fcf5ef2aSThomas Huth case 0: 1408ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1409fcf5ef2aSThomas Huth break; 1410fcf5ef2aSThomas Huth case 1: 1411ad75a51eSRichard Henderson gen_helper_fcmpd_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1412fcf5ef2aSThomas Huth break; 1413fcf5ef2aSThomas Huth case 2: 1414ad75a51eSRichard Henderson gen_helper_fcmpd_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1415fcf5ef2aSThomas Huth break; 1416fcf5ef2aSThomas Huth case 3: 1417ad75a51eSRichard Henderson gen_helper_fcmpd_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1418fcf5ef2aSThomas Huth break; 1419fcf5ef2aSThomas Huth } 1420fcf5ef2aSThomas Huth } 1421fcf5ef2aSThomas Huth 14220c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1423fcf5ef2aSThomas Huth { 1424fcf5ef2aSThomas Huth switch (fccno) { 1425fcf5ef2aSThomas Huth case 0: 1426ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1427fcf5ef2aSThomas Huth break; 1428fcf5ef2aSThomas Huth case 1: 1429ad75a51eSRichard Henderson gen_helper_fcmpq_fcc1(cpu_fsr, tcg_env); 1430fcf5ef2aSThomas Huth break; 1431fcf5ef2aSThomas Huth case 2: 1432ad75a51eSRichard Henderson gen_helper_fcmpq_fcc2(cpu_fsr, tcg_env); 1433fcf5ef2aSThomas Huth break; 1434fcf5ef2aSThomas Huth case 3: 1435ad75a51eSRichard Henderson gen_helper_fcmpq_fcc3(cpu_fsr, tcg_env); 1436fcf5ef2aSThomas Huth break; 1437fcf5ef2aSThomas Huth } 1438fcf5ef2aSThomas Huth } 1439fcf5ef2aSThomas Huth 14400c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv_i32 r_rs1, TCGv_i32 r_rs2) 1441fcf5ef2aSThomas Huth { 1442fcf5ef2aSThomas Huth switch (fccno) { 1443fcf5ef2aSThomas Huth case 0: 1444ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1445fcf5ef2aSThomas Huth break; 1446fcf5ef2aSThomas Huth case 1: 1447ad75a51eSRichard Henderson gen_helper_fcmpes_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1448fcf5ef2aSThomas Huth break; 1449fcf5ef2aSThomas Huth case 2: 1450ad75a51eSRichard Henderson gen_helper_fcmpes_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1451fcf5ef2aSThomas Huth break; 1452fcf5ef2aSThomas Huth case 3: 1453ad75a51eSRichard Henderson gen_helper_fcmpes_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1454fcf5ef2aSThomas Huth break; 1455fcf5ef2aSThomas Huth } 1456fcf5ef2aSThomas Huth } 1457fcf5ef2aSThomas Huth 14580c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1459fcf5ef2aSThomas Huth { 1460fcf5ef2aSThomas Huth switch (fccno) { 1461fcf5ef2aSThomas Huth case 0: 1462ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1463fcf5ef2aSThomas Huth break; 1464fcf5ef2aSThomas Huth case 1: 1465ad75a51eSRichard Henderson gen_helper_fcmped_fcc1(cpu_fsr, tcg_env, r_rs1, r_rs2); 1466fcf5ef2aSThomas Huth break; 1467fcf5ef2aSThomas Huth case 2: 1468ad75a51eSRichard Henderson gen_helper_fcmped_fcc2(cpu_fsr, tcg_env, r_rs1, r_rs2); 1469fcf5ef2aSThomas Huth break; 1470fcf5ef2aSThomas Huth case 3: 1471ad75a51eSRichard Henderson gen_helper_fcmped_fcc3(cpu_fsr, tcg_env, r_rs1, r_rs2); 1472fcf5ef2aSThomas Huth break; 1473fcf5ef2aSThomas Huth } 1474fcf5ef2aSThomas Huth } 1475fcf5ef2aSThomas Huth 14760c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1477fcf5ef2aSThomas Huth { 1478fcf5ef2aSThomas Huth switch (fccno) { 1479fcf5ef2aSThomas Huth case 0: 1480ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1481fcf5ef2aSThomas Huth break; 1482fcf5ef2aSThomas Huth case 1: 1483ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc1(cpu_fsr, tcg_env); 1484fcf5ef2aSThomas Huth break; 1485fcf5ef2aSThomas Huth case 2: 1486ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc2(cpu_fsr, tcg_env); 1487fcf5ef2aSThomas Huth break; 1488fcf5ef2aSThomas Huth case 3: 1489ad75a51eSRichard Henderson gen_helper_fcmpeq_fcc3(cpu_fsr, tcg_env); 1490fcf5ef2aSThomas Huth break; 1491fcf5ef2aSThomas Huth } 1492fcf5ef2aSThomas Huth } 1493fcf5ef2aSThomas Huth 1494fcf5ef2aSThomas Huth #else 1495fcf5ef2aSThomas Huth 14960c2e96c1SRichard Henderson static void gen_op_fcmps(int fccno, TCGv r_rs1, TCGv r_rs2) 1497fcf5ef2aSThomas Huth { 1498ad75a51eSRichard Henderson gen_helper_fcmps(cpu_fsr, tcg_env, r_rs1, r_rs2); 1499fcf5ef2aSThomas Huth } 1500fcf5ef2aSThomas Huth 15010c2e96c1SRichard Henderson static void gen_op_fcmpd(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1502fcf5ef2aSThomas Huth { 1503ad75a51eSRichard Henderson gen_helper_fcmpd(cpu_fsr, tcg_env, r_rs1, r_rs2); 1504fcf5ef2aSThomas Huth } 1505fcf5ef2aSThomas Huth 15060c2e96c1SRichard Henderson static void gen_op_fcmpq(int fccno) 1507fcf5ef2aSThomas Huth { 1508ad75a51eSRichard Henderson gen_helper_fcmpq(cpu_fsr, tcg_env); 1509fcf5ef2aSThomas Huth } 1510fcf5ef2aSThomas Huth 15110c2e96c1SRichard Henderson static void gen_op_fcmpes(int fccno, TCGv r_rs1, TCGv r_rs2) 1512fcf5ef2aSThomas Huth { 1513ad75a51eSRichard Henderson gen_helper_fcmpes(cpu_fsr, tcg_env, r_rs1, r_rs2); 1514fcf5ef2aSThomas Huth } 1515fcf5ef2aSThomas Huth 15160c2e96c1SRichard Henderson static void gen_op_fcmped(int fccno, TCGv_i64 r_rs1, TCGv_i64 r_rs2) 1517fcf5ef2aSThomas Huth { 1518ad75a51eSRichard Henderson gen_helper_fcmped(cpu_fsr, tcg_env, r_rs1, r_rs2); 1519fcf5ef2aSThomas Huth } 1520fcf5ef2aSThomas Huth 15210c2e96c1SRichard Henderson static void gen_op_fcmpeq(int fccno) 1522fcf5ef2aSThomas Huth { 1523ad75a51eSRichard Henderson gen_helper_fcmpeq(cpu_fsr, tcg_env); 1524fcf5ef2aSThomas Huth } 1525fcf5ef2aSThomas Huth #endif 1526fcf5ef2aSThomas Huth 1527fcf5ef2aSThomas Huth static void gen_op_fpexception_im(DisasContext *dc, int fsr_flags) 1528fcf5ef2aSThomas Huth { 1529fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_NMASK); 1530fcf5ef2aSThomas Huth tcg_gen_ori_tl(cpu_fsr, cpu_fsr, fsr_flags); 1531fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1532fcf5ef2aSThomas Huth } 1533fcf5ef2aSThomas Huth 1534fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1535fcf5ef2aSThomas Huth { 1536fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1537fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1538fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1539fcf5ef2aSThomas Huth return 1; 1540fcf5ef2aSThomas Huth } 1541fcf5ef2aSThomas Huth #endif 1542fcf5ef2aSThomas Huth return 0; 1543fcf5ef2aSThomas Huth } 1544fcf5ef2aSThomas Huth 15450c2e96c1SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1546fcf5ef2aSThomas Huth { 1547fcf5ef2aSThomas Huth tcg_gen_andi_tl(cpu_fsr, cpu_fsr, FSR_FTT_CEXC_NMASK); 1548fcf5ef2aSThomas Huth } 1549fcf5ef2aSThomas Huth 15500c2e96c1SRichard Henderson static void gen_fop_FF(DisasContext *dc, int rd, int rs, 1551fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32)) 1552fcf5ef2aSThomas Huth { 1553fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1554fcf5ef2aSThomas Huth 1555fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1556fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1557fcf5ef2aSThomas Huth 1558ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1559ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1560fcf5ef2aSThomas Huth 1561fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1562fcf5ef2aSThomas Huth } 1563fcf5ef2aSThomas Huth 15640c2e96c1SRichard Henderson static void gen_ne_fop_FF(DisasContext *dc, int rd, int rs, 1565fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32)) 1566fcf5ef2aSThomas Huth { 1567fcf5ef2aSThomas Huth TCGv_i32 dst, src; 1568fcf5ef2aSThomas Huth 1569fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1570fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1571fcf5ef2aSThomas Huth 1572fcf5ef2aSThomas Huth gen(dst, src); 1573fcf5ef2aSThomas Huth 1574fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1575fcf5ef2aSThomas Huth } 1576fcf5ef2aSThomas Huth 15770c2e96c1SRichard Henderson static void gen_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1578fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32)) 1579fcf5ef2aSThomas Huth { 1580fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1581fcf5ef2aSThomas Huth 1582fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1583fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1584fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1585fcf5ef2aSThomas Huth 1586ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1587ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1588fcf5ef2aSThomas Huth 1589fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1590fcf5ef2aSThomas Huth } 1591fcf5ef2aSThomas Huth 1592fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 15930c2e96c1SRichard Henderson static void gen_ne_fop_FFF(DisasContext *dc, int rd, int rs1, int rs2, 1594fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) 1595fcf5ef2aSThomas Huth { 1596fcf5ef2aSThomas Huth TCGv_i32 dst, src1, src2; 1597fcf5ef2aSThomas Huth 1598fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1599fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1600fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1601fcf5ef2aSThomas Huth 1602fcf5ef2aSThomas Huth gen(dst, src1, src2); 1603fcf5ef2aSThomas Huth 1604fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1605fcf5ef2aSThomas Huth } 1606fcf5ef2aSThomas Huth #endif 1607fcf5ef2aSThomas Huth 16080c2e96c1SRichard Henderson static void gen_fop_DD(DisasContext *dc, int rd, int rs, 1609fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64)) 1610fcf5ef2aSThomas Huth { 1611fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1612fcf5ef2aSThomas Huth 1613fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1614fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1615fcf5ef2aSThomas Huth 1616ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1617ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1618fcf5ef2aSThomas Huth 1619fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1620fcf5ef2aSThomas Huth } 1621fcf5ef2aSThomas Huth 1622fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16230c2e96c1SRichard Henderson static void gen_ne_fop_DD(DisasContext *dc, int rd, int rs, 1624fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64)) 1625fcf5ef2aSThomas Huth { 1626fcf5ef2aSThomas Huth TCGv_i64 dst, src; 1627fcf5ef2aSThomas Huth 1628fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1629fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1630fcf5ef2aSThomas Huth 1631fcf5ef2aSThomas Huth gen(dst, src); 1632fcf5ef2aSThomas Huth 1633fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1634fcf5ef2aSThomas Huth } 1635fcf5ef2aSThomas Huth #endif 1636fcf5ef2aSThomas Huth 16370c2e96c1SRichard Henderson static void gen_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1638fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64)) 1639fcf5ef2aSThomas Huth { 1640fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1641fcf5ef2aSThomas Huth 1642fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1643fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1644fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1645fcf5ef2aSThomas Huth 1646ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1647ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1648fcf5ef2aSThomas Huth 1649fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1650fcf5ef2aSThomas Huth } 1651fcf5ef2aSThomas Huth 1652fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 16530c2e96c1SRichard Henderson static void gen_ne_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1654fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) 1655fcf5ef2aSThomas Huth { 1656fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1657fcf5ef2aSThomas Huth 1658fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1659fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1660fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1661fcf5ef2aSThomas Huth 1662fcf5ef2aSThomas Huth gen(dst, src1, src2); 1663fcf5ef2aSThomas Huth 1664fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1665fcf5ef2aSThomas Huth } 1666fcf5ef2aSThomas Huth 16670c2e96c1SRichard Henderson static void gen_gsr_fop_DDD(DisasContext *dc, int rd, int rs1, int rs2, 1668fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1669fcf5ef2aSThomas Huth { 1670fcf5ef2aSThomas Huth TCGv_i64 dst, src1, src2; 1671fcf5ef2aSThomas Huth 1672fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1673fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1674fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1675fcf5ef2aSThomas Huth 1676fcf5ef2aSThomas Huth gen(dst, cpu_gsr, src1, src2); 1677fcf5ef2aSThomas Huth 1678fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1679fcf5ef2aSThomas Huth } 1680fcf5ef2aSThomas Huth 16810c2e96c1SRichard Henderson static void gen_ne_fop_DDDD(DisasContext *dc, int rd, int rs1, int rs2, 1682fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 1683fcf5ef2aSThomas Huth { 1684fcf5ef2aSThomas Huth TCGv_i64 dst, src0, src1, src2; 1685fcf5ef2aSThomas Huth 1686fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1687fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1688fcf5ef2aSThomas Huth src0 = gen_load_fpr_D(dc, rd); 1689fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1690fcf5ef2aSThomas Huth 1691fcf5ef2aSThomas Huth gen(dst, src0, src1, src2); 1692fcf5ef2aSThomas Huth 1693fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1694fcf5ef2aSThomas Huth } 1695fcf5ef2aSThomas Huth #endif 1696fcf5ef2aSThomas Huth 16970c2e96c1SRichard Henderson static void gen_fop_QQ(DisasContext *dc, int rd, int rs, 1698fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1699fcf5ef2aSThomas Huth { 1700fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1701fcf5ef2aSThomas Huth 1702ad75a51eSRichard Henderson gen(tcg_env); 1703ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1704fcf5ef2aSThomas Huth 1705fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1706fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1707fcf5ef2aSThomas Huth } 1708fcf5ef2aSThomas Huth 1709fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17100c2e96c1SRichard Henderson static void gen_ne_fop_QQ(DisasContext *dc, int rd, int rs, 1711fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1712fcf5ef2aSThomas Huth { 1713fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1714fcf5ef2aSThomas Huth 1715ad75a51eSRichard Henderson gen(tcg_env); 1716fcf5ef2aSThomas Huth 1717fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1718fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1719fcf5ef2aSThomas Huth } 1720fcf5ef2aSThomas Huth #endif 1721fcf5ef2aSThomas Huth 17220c2e96c1SRichard Henderson static void gen_fop_QQQ(DisasContext *dc, int rd, int rs1, int rs2, 1723fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr)) 1724fcf5ef2aSThomas Huth { 1725fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 1726fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 1727fcf5ef2aSThomas Huth 1728ad75a51eSRichard Henderson gen(tcg_env); 1729ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1730fcf5ef2aSThomas Huth 1731fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1732fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1733fcf5ef2aSThomas Huth } 1734fcf5ef2aSThomas Huth 17350c2e96c1SRichard Henderson static void gen_fop_DFF(DisasContext *dc, int rd, int rs1, int rs2, 1736fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32, TCGv_i32)) 1737fcf5ef2aSThomas Huth { 1738fcf5ef2aSThomas Huth TCGv_i64 dst; 1739fcf5ef2aSThomas Huth TCGv_i32 src1, src2; 1740fcf5ef2aSThomas Huth 1741fcf5ef2aSThomas Huth src1 = gen_load_fpr_F(dc, rs1); 1742fcf5ef2aSThomas Huth src2 = gen_load_fpr_F(dc, rs2); 1743fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1744fcf5ef2aSThomas Huth 1745ad75a51eSRichard Henderson gen(dst, tcg_env, src1, src2); 1746ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1747fcf5ef2aSThomas Huth 1748fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1749fcf5ef2aSThomas Huth } 1750fcf5ef2aSThomas Huth 17510c2e96c1SRichard Henderson static void gen_fop_QDD(DisasContext *dc, int rd, int rs1, int rs2, 1752fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64, TCGv_i64)) 1753fcf5ef2aSThomas Huth { 1754fcf5ef2aSThomas Huth TCGv_i64 src1, src2; 1755fcf5ef2aSThomas Huth 1756fcf5ef2aSThomas Huth src1 = gen_load_fpr_D(dc, rs1); 1757fcf5ef2aSThomas Huth src2 = gen_load_fpr_D(dc, rs2); 1758fcf5ef2aSThomas Huth 1759ad75a51eSRichard Henderson gen(tcg_env, src1, src2); 1760ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1761fcf5ef2aSThomas Huth 1762fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1763fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1764fcf5ef2aSThomas Huth } 1765fcf5ef2aSThomas Huth 1766fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 17670c2e96c1SRichard Henderson static void gen_fop_DF(DisasContext *dc, int rd, int rs, 1768fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1769fcf5ef2aSThomas Huth { 1770fcf5ef2aSThomas Huth TCGv_i64 dst; 1771fcf5ef2aSThomas Huth TCGv_i32 src; 1772fcf5ef2aSThomas Huth 1773fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1774fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1775fcf5ef2aSThomas Huth 1776ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1777ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1778fcf5ef2aSThomas Huth 1779fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1780fcf5ef2aSThomas Huth } 1781fcf5ef2aSThomas Huth #endif 1782fcf5ef2aSThomas Huth 17830c2e96c1SRichard Henderson static void gen_ne_fop_DF(DisasContext *dc, int rd, int rs, 1784fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr, TCGv_i32)) 1785fcf5ef2aSThomas Huth { 1786fcf5ef2aSThomas Huth TCGv_i64 dst; 1787fcf5ef2aSThomas Huth TCGv_i32 src; 1788fcf5ef2aSThomas Huth 1789fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1790fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1791fcf5ef2aSThomas Huth 1792ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1793fcf5ef2aSThomas Huth 1794fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1795fcf5ef2aSThomas Huth } 1796fcf5ef2aSThomas Huth 17970c2e96c1SRichard Henderson static void gen_fop_FD(DisasContext *dc, int rd, int rs, 1798fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr, TCGv_i64)) 1799fcf5ef2aSThomas Huth { 1800fcf5ef2aSThomas Huth TCGv_i32 dst; 1801fcf5ef2aSThomas Huth TCGv_i64 src; 1802fcf5ef2aSThomas Huth 1803fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1804fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1805fcf5ef2aSThomas Huth 1806ad75a51eSRichard Henderson gen(dst, tcg_env, src); 1807ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1808fcf5ef2aSThomas Huth 1809fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1810fcf5ef2aSThomas Huth } 1811fcf5ef2aSThomas Huth 18120c2e96c1SRichard Henderson static void gen_fop_FQ(DisasContext *dc, int rd, int rs, 1813fcf5ef2aSThomas Huth void (*gen)(TCGv_i32, TCGv_ptr)) 1814fcf5ef2aSThomas Huth { 1815fcf5ef2aSThomas Huth TCGv_i32 dst; 1816fcf5ef2aSThomas Huth 1817fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1818fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 1819fcf5ef2aSThomas Huth 1820ad75a51eSRichard Henderson gen(dst, tcg_env); 1821ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1822fcf5ef2aSThomas Huth 1823fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 1824fcf5ef2aSThomas Huth } 1825fcf5ef2aSThomas Huth 18260c2e96c1SRichard Henderson static void gen_fop_DQ(DisasContext *dc, int rd, int rs, 1827fcf5ef2aSThomas Huth void (*gen)(TCGv_i64, TCGv_ptr)) 1828fcf5ef2aSThomas Huth { 1829fcf5ef2aSThomas Huth TCGv_i64 dst; 1830fcf5ef2aSThomas Huth 1831fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs)); 1832fcf5ef2aSThomas Huth dst = gen_dest_fpr_D(dc, rd); 1833fcf5ef2aSThomas Huth 1834ad75a51eSRichard Henderson gen(dst, tcg_env); 1835ad75a51eSRichard Henderson gen_helper_check_ieee_exceptions(cpu_fsr, tcg_env); 1836fcf5ef2aSThomas Huth 1837fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 1838fcf5ef2aSThomas Huth } 1839fcf5ef2aSThomas Huth 18400c2e96c1SRichard Henderson static void gen_ne_fop_QF(DisasContext *dc, int rd, int rs, 1841fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i32)) 1842fcf5ef2aSThomas Huth { 1843fcf5ef2aSThomas Huth TCGv_i32 src; 1844fcf5ef2aSThomas Huth 1845fcf5ef2aSThomas Huth src = gen_load_fpr_F(dc, rs); 1846fcf5ef2aSThomas Huth 1847ad75a51eSRichard Henderson gen(tcg_env, src); 1848fcf5ef2aSThomas Huth 1849fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1850fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1851fcf5ef2aSThomas Huth } 1852fcf5ef2aSThomas Huth 18530c2e96c1SRichard Henderson static void gen_ne_fop_QD(DisasContext *dc, int rd, int rs, 1854fcf5ef2aSThomas Huth void (*gen)(TCGv_ptr, TCGv_i64)) 1855fcf5ef2aSThomas Huth { 1856fcf5ef2aSThomas Huth TCGv_i64 src; 1857fcf5ef2aSThomas Huth 1858fcf5ef2aSThomas Huth src = gen_load_fpr_D(dc, rs); 1859fcf5ef2aSThomas Huth 1860ad75a51eSRichard Henderson gen(tcg_env, src); 1861fcf5ef2aSThomas Huth 1862fcf5ef2aSThomas Huth gen_op_store_QT0_fpr(QFPREG(rd)); 1863fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 1864fcf5ef2aSThomas Huth } 1865fcf5ef2aSThomas Huth 1866fcf5ef2aSThomas Huth /* asi moves */ 1867fcf5ef2aSThomas Huth typedef enum { 1868fcf5ef2aSThomas Huth GET_ASI_HELPER, 1869fcf5ef2aSThomas Huth GET_ASI_EXCP, 1870fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1871fcf5ef2aSThomas Huth GET_ASI_DTWINX, 1872fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1873fcf5ef2aSThomas Huth GET_ASI_SHORT, 1874fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1875fcf5ef2aSThomas Huth GET_ASI_BFILL, 1876fcf5ef2aSThomas Huth } ASIType; 1877fcf5ef2aSThomas Huth 1878fcf5ef2aSThomas Huth typedef struct { 1879fcf5ef2aSThomas Huth ASIType type; 1880fcf5ef2aSThomas Huth int asi; 1881fcf5ef2aSThomas Huth int mem_idx; 188214776ab5STony Nguyen MemOp memop; 1883fcf5ef2aSThomas Huth } DisasASI; 1884fcf5ef2aSThomas Huth 1885811cc0b0SRichard Henderson /* 1886811cc0b0SRichard Henderson * Build DisasASI. 1887811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1888811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1889811cc0b0SRichard Henderson */ 1890811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1891fcf5ef2aSThomas Huth { 1892fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1893fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1894fcf5ef2aSThomas Huth 1895811cc0b0SRichard Henderson if (asi == -1) { 1896811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1897811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1898811cc0b0SRichard Henderson goto done; 1899811cc0b0SRichard Henderson } 1900811cc0b0SRichard Henderson 1901fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1902fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1903811cc0b0SRichard Henderson if (asi < 0) { 1904fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1905fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1906fcf5ef2aSThomas Huth } else if (supervisor(dc) 1907fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1908fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1909fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1910fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1911fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1912fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1913fcf5ef2aSThomas Huth switch (asi) { 1914fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1915fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1916fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1917fcf5ef2aSThomas Huth break; 1918fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1919fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1920fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1921fcf5ef2aSThomas Huth break; 1922fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1923fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1924fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1925fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1926fcf5ef2aSThomas Huth break; 1927fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1928fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1929fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1930fcf5ef2aSThomas Huth break; 1931fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1932fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1933fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1934fcf5ef2aSThomas Huth break; 1935fcf5ef2aSThomas Huth } 19366e10f37cSKONRAD Frederic 19376e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 19386e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 19396e10f37cSKONRAD Frederic */ 19406e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1941fcf5ef2aSThomas Huth } else { 1942fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1943fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1944fcf5ef2aSThomas Huth } 1945fcf5ef2aSThomas Huth #else 1946811cc0b0SRichard Henderson if (asi < 0) { 1947fcf5ef2aSThomas Huth asi = dc->asi; 1948fcf5ef2aSThomas Huth } 1949fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1950fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1951fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1952fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1953fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1954fcf5ef2aSThomas Huth done properly in the helper. */ 1955fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1956fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1957fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1958fcf5ef2aSThomas Huth } else { 1959fcf5ef2aSThomas Huth switch (asi) { 1960fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1961fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1962fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1963fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1964fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1965fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1966fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1967fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1968fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1969fcf5ef2aSThomas Huth break; 1970fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1971fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1972fcf5ef2aSThomas Huth case ASI_TWINX_N: 1973fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1974fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1975fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 19769a10756dSArtyom Tarasenko if (hypervisor(dc)) { 197784f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 19789a10756dSArtyom Tarasenko } else { 1979fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 19809a10756dSArtyom Tarasenko } 1981fcf5ef2aSThomas Huth break; 1982fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1983fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1984fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1985fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1986fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1987fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1988fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1989fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1990fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1991fcf5ef2aSThomas Huth break; 1992fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1993fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1994fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1995fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1996fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1997fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1998fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1999fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2000fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2001fcf5ef2aSThomas Huth break; 2002fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 2003fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 2004fcf5ef2aSThomas Huth case ASI_TWINX_S: 2005fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2006fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2007fcf5ef2aSThomas Huth case ASI_BLK_S: 2008fcf5ef2aSThomas Huth case ASI_BLK_SL: 2009fcf5ef2aSThomas Huth case ASI_FL8_S: 2010fcf5ef2aSThomas Huth case ASI_FL8_SL: 2011fcf5ef2aSThomas Huth case ASI_FL16_S: 2012fcf5ef2aSThomas Huth case ASI_FL16_SL: 2013fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 2014fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 2015fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 2016fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 2017fcf5ef2aSThomas Huth } 2018fcf5ef2aSThomas Huth break; 2019fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 2020fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 2021fcf5ef2aSThomas Huth case ASI_TWINX_P: 2022fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2023fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2024fcf5ef2aSThomas Huth case ASI_BLK_P: 2025fcf5ef2aSThomas Huth case ASI_BLK_PL: 2026fcf5ef2aSThomas Huth case ASI_FL8_P: 2027fcf5ef2aSThomas Huth case ASI_FL8_PL: 2028fcf5ef2aSThomas Huth case ASI_FL16_P: 2029fcf5ef2aSThomas Huth case ASI_FL16_PL: 2030fcf5ef2aSThomas Huth break; 2031fcf5ef2aSThomas Huth } 2032fcf5ef2aSThomas Huth switch (asi) { 2033fcf5ef2aSThomas Huth case ASI_REAL: 2034fcf5ef2aSThomas Huth case ASI_REAL_IO: 2035fcf5ef2aSThomas Huth case ASI_REAL_L: 2036fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 2037fcf5ef2aSThomas Huth case ASI_N: 2038fcf5ef2aSThomas Huth case ASI_NL: 2039fcf5ef2aSThomas Huth case ASI_AIUP: 2040fcf5ef2aSThomas Huth case ASI_AIUPL: 2041fcf5ef2aSThomas Huth case ASI_AIUS: 2042fcf5ef2aSThomas Huth case ASI_AIUSL: 2043fcf5ef2aSThomas Huth case ASI_S: 2044fcf5ef2aSThomas Huth case ASI_SL: 2045fcf5ef2aSThomas Huth case ASI_P: 2046fcf5ef2aSThomas Huth case ASI_PL: 2047fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 2048fcf5ef2aSThomas Huth break; 2049fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 2050fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 2051fcf5ef2aSThomas Huth case ASI_TWINX_N: 2052fcf5ef2aSThomas Huth case ASI_TWINX_NL: 2053fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 2054fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 2055fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 2056fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 2057fcf5ef2aSThomas Huth case ASI_TWINX_P: 2058fcf5ef2aSThomas Huth case ASI_TWINX_PL: 2059fcf5ef2aSThomas Huth case ASI_TWINX_S: 2060fcf5ef2aSThomas Huth case ASI_TWINX_SL: 2061fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 2062fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 2063fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 2064fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 2065fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 2066fcf5ef2aSThomas Huth break; 2067fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 2068fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 2069fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 2070fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 2071fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 2072fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 2073fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 2074fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 2075fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 2076fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 2077fcf5ef2aSThomas Huth case ASI_BLK_S: 2078fcf5ef2aSThomas Huth case ASI_BLK_SL: 2079fcf5ef2aSThomas Huth case ASI_BLK_P: 2080fcf5ef2aSThomas Huth case ASI_BLK_PL: 2081fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 2082fcf5ef2aSThomas Huth break; 2083fcf5ef2aSThomas Huth case ASI_FL8_S: 2084fcf5ef2aSThomas Huth case ASI_FL8_SL: 2085fcf5ef2aSThomas Huth case ASI_FL8_P: 2086fcf5ef2aSThomas Huth case ASI_FL8_PL: 2087fcf5ef2aSThomas Huth memop = MO_UB; 2088fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2089fcf5ef2aSThomas Huth break; 2090fcf5ef2aSThomas Huth case ASI_FL16_S: 2091fcf5ef2aSThomas Huth case ASI_FL16_SL: 2092fcf5ef2aSThomas Huth case ASI_FL16_P: 2093fcf5ef2aSThomas Huth case ASI_FL16_PL: 2094fcf5ef2aSThomas Huth memop = MO_TEUW; 2095fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 2096fcf5ef2aSThomas Huth break; 2097fcf5ef2aSThomas Huth } 2098fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 2099fcf5ef2aSThomas Huth if (asi & 8) { 2100fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 2101fcf5ef2aSThomas Huth } 2102fcf5ef2aSThomas Huth } 2103fcf5ef2aSThomas Huth #endif 2104fcf5ef2aSThomas Huth 2105811cc0b0SRichard Henderson done: 2106fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 2107fcf5ef2aSThomas Huth } 2108fcf5ef2aSThomas Huth 2109811cc0b0SRichard Henderson static DisasASI get_asi(DisasContext *dc, int insn, MemOp memop) 2110811cc0b0SRichard Henderson { 2111811cc0b0SRichard Henderson int asi = IS_IMM ? -2 : GET_FIELD(insn, 19, 26); 2112811cc0b0SRichard Henderson return resolve_asi(dc, asi, memop); 2113811cc0b0SRichard Henderson } 2114811cc0b0SRichard Henderson 2115a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 2116a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 2117a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2118a76779eeSRichard Henderson { 2119a76779eeSRichard Henderson g_assert_not_reached(); 2120a76779eeSRichard Henderson } 2121a76779eeSRichard Henderson 2122a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 2123a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 2124a76779eeSRichard Henderson { 2125a76779eeSRichard Henderson g_assert_not_reached(); 2126a76779eeSRichard Henderson } 2127a76779eeSRichard Henderson #endif 2128a76779eeSRichard Henderson 212942071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2130fcf5ef2aSThomas Huth { 2131c03a0fd1SRichard Henderson switch (da->type) { 2132fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2133fcf5ef2aSThomas Huth break; 2134fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 2135fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2136fcf5ef2aSThomas Huth break; 2137fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2138c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 2139fcf5ef2aSThomas Huth break; 2140fcf5ef2aSThomas Huth default: 2141fcf5ef2aSThomas Huth { 2142c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2143c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2144fcf5ef2aSThomas Huth 2145fcf5ef2aSThomas Huth save_state(dc); 2146fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2147ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 2148fcf5ef2aSThomas Huth #else 2149fcf5ef2aSThomas Huth { 2150fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2151ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 2152fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 2153fcf5ef2aSThomas Huth } 2154fcf5ef2aSThomas Huth #endif 2155fcf5ef2aSThomas Huth } 2156fcf5ef2aSThomas Huth break; 2157fcf5ef2aSThomas Huth } 2158fcf5ef2aSThomas Huth } 2159fcf5ef2aSThomas Huth 216042071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 2161c03a0fd1SRichard Henderson { 2162c03a0fd1SRichard Henderson switch (da->type) { 2163fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2164fcf5ef2aSThomas Huth break; 2165c03a0fd1SRichard Henderson 2166fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 2167c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 2168fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2169fcf5ef2aSThomas Huth break; 2170c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 21713390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 21723390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 2173fcf5ef2aSThomas Huth break; 2174c03a0fd1SRichard Henderson } 2175c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 2176c03a0fd1SRichard Henderson /* fall through */ 2177c03a0fd1SRichard Henderson 2178c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2179c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 2180c03a0fd1SRichard Henderson break; 2181c03a0fd1SRichard Henderson 2182fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 2183c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 2184fcf5ef2aSThomas Huth /* Copy 32 bytes from the address in SRC to ADDR. */ 2185fcf5ef2aSThomas Huth /* ??? The original qemu code suggests 4-byte alignment, dropping 2186fcf5ef2aSThomas Huth the low bits, but the only place I can see this used is in the 2187fcf5ef2aSThomas Huth Linux kernel with 32 byte alignment, which would make more sense 2188fcf5ef2aSThomas Huth as a cacheline-style operation. */ 2189fcf5ef2aSThomas Huth { 2190fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 2191fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 219200ab7e61SRichard Henderson TCGv four = tcg_constant_tl(4); 2193fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 2194fcf5ef2aSThomas Huth int i; 2195fcf5ef2aSThomas Huth 2196fcf5ef2aSThomas Huth tcg_gen_andi_tl(saddr, src, -4); 2197fcf5ef2aSThomas Huth tcg_gen_andi_tl(daddr, addr, -4); 2198fcf5ef2aSThomas Huth for (i = 0; i < 32; i += 4) { 2199fcf5ef2aSThomas Huth /* Since the loads and stores are paired, allow the 2200fcf5ef2aSThomas Huth copy to happen in the host endianness. */ 2201c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i32(tmp, saddr, da->mem_idx, MO_UL); 2202c03a0fd1SRichard Henderson tcg_gen_qemu_st_i32(tmp, daddr, da->mem_idx, MO_UL); 2203fcf5ef2aSThomas Huth tcg_gen_add_tl(saddr, saddr, four); 2204fcf5ef2aSThomas Huth tcg_gen_add_tl(daddr, daddr, four); 2205fcf5ef2aSThomas Huth } 2206fcf5ef2aSThomas Huth } 2207fcf5ef2aSThomas Huth break; 2208c03a0fd1SRichard Henderson 2209fcf5ef2aSThomas Huth default: 2210fcf5ef2aSThomas Huth { 2211c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2212c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 2213fcf5ef2aSThomas Huth 2214fcf5ef2aSThomas Huth save_state(dc); 2215fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2216ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 2217fcf5ef2aSThomas Huth #else 2218fcf5ef2aSThomas Huth { 2219fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2220fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 2221ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2222fcf5ef2aSThomas Huth } 2223fcf5ef2aSThomas Huth #endif 2224fcf5ef2aSThomas Huth 2225fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 2226fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 2227fcf5ef2aSThomas Huth } 2228fcf5ef2aSThomas Huth break; 2229fcf5ef2aSThomas Huth } 2230fcf5ef2aSThomas Huth } 2231fcf5ef2aSThomas Huth 2232dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 2233c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 2234c03a0fd1SRichard Henderson { 2235c03a0fd1SRichard Henderson switch (da->type) { 2236c03a0fd1SRichard Henderson case GET_ASI_EXCP: 2237c03a0fd1SRichard Henderson break; 2238c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 2239dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 2240dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2241c03a0fd1SRichard Henderson break; 2242c03a0fd1SRichard Henderson default: 2243c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 2244c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 2245c03a0fd1SRichard Henderson break; 2246c03a0fd1SRichard Henderson } 2247c03a0fd1SRichard Henderson } 2248c03a0fd1SRichard Henderson 2249d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 2250c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 2251c03a0fd1SRichard Henderson { 2252c03a0fd1SRichard Henderson switch (da->type) { 2253fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2254c03a0fd1SRichard Henderson return; 2255fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2256c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 2257c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 2258fcf5ef2aSThomas Huth break; 2259fcf5ef2aSThomas Huth default: 2260fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 2261fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 2262fcf5ef2aSThomas Huth break; 2263fcf5ef2aSThomas Huth } 2264fcf5ef2aSThomas Huth } 2265fcf5ef2aSThomas Huth 2266cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 2267c03a0fd1SRichard Henderson { 2268c03a0fd1SRichard Henderson switch (da->type) { 2269fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2270fcf5ef2aSThomas Huth break; 2271fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2272cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 2273cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 2274fcf5ef2aSThomas Huth break; 2275fcf5ef2aSThomas Huth default: 22763db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 22773db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 2278af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 2279ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 22803db010c3SRichard Henderson } else { 2281c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 228200ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 22833db010c3SRichard Henderson TCGv_i64 s64, t64; 22843db010c3SRichard Henderson 22853db010c3SRichard Henderson save_state(dc); 22863db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 2287ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 22883db010c3SRichard Henderson 228900ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 2290ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 22913db010c3SRichard Henderson 22923db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 22933db010c3SRichard Henderson 22943db010c3SRichard Henderson /* End the TB. */ 22953db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 22963db010c3SRichard Henderson } 2297fcf5ef2aSThomas Huth break; 2298fcf5ef2aSThomas Huth } 2299fcf5ef2aSThomas Huth } 2300fcf5ef2aSThomas Huth 23013259b9e2SRichard Henderson static void gen_ldf_asi0(DisasContext *dc, DisasASI *da, MemOp orig_size, 23023259b9e2SRichard Henderson TCGv addr, int rd) 2303fcf5ef2aSThomas Huth { 23043259b9e2SRichard Henderson MemOp memop = da->memop; 23053259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2306fcf5ef2aSThomas Huth TCGv_i32 d32; 2307fcf5ef2aSThomas Huth TCGv_i64 d64; 2308fcf5ef2aSThomas Huth 23093259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 23103259b9e2SRichard Henderson if (size == MO_128) { 23113259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 23123259b9e2SRichard Henderson } 23133259b9e2SRichard Henderson 23143259b9e2SRichard Henderson switch (da->type) { 2315fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2316fcf5ef2aSThomas Huth break; 2317fcf5ef2aSThomas Huth 2318fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 23193259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2320fcf5ef2aSThomas Huth switch (size) { 23213259b9e2SRichard Henderson case MO_32: 2322fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 23233259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 2324fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2325fcf5ef2aSThomas Huth break; 23263259b9e2SRichard Henderson 23273259b9e2SRichard Henderson case MO_64: 23283259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, memop); 2329fcf5ef2aSThomas Huth break; 23303259b9e2SRichard Henderson 23313259b9e2SRichard Henderson case MO_128: 2332fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 23333259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 2334fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 23353259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + 1], addr, da->mem_idx, memop); 2336fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2337fcf5ef2aSThomas Huth break; 2338fcf5ef2aSThomas Huth default: 2339fcf5ef2aSThomas Huth g_assert_not_reached(); 2340fcf5ef2aSThomas Huth } 2341fcf5ef2aSThomas Huth break; 2342fcf5ef2aSThomas Huth 2343fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2344fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 23453259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2346fcf5ef2aSThomas Huth TCGv eight; 2347fcf5ef2aSThomas Huth int i; 2348fcf5ef2aSThomas Huth 2349fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 235000ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2351fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 23523259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 23533259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2354fcf5ef2aSThomas Huth if (i == 7) { 2355fcf5ef2aSThomas Huth break; 2356fcf5ef2aSThomas Huth } 2357fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2358fcf5ef2aSThomas Huth } 2359fcf5ef2aSThomas Huth } else { 2360fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2361fcf5ef2aSThomas Huth } 2362fcf5ef2aSThomas Huth break; 2363fcf5ef2aSThomas Huth 2364fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2365fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 23663259b9e2SRichard Henderson if (orig_size == MO_64) { 23673259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 23683259b9e2SRichard Henderson memop | MO_ALIGN); 2369fcf5ef2aSThomas Huth } else { 2370fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2371fcf5ef2aSThomas Huth } 2372fcf5ef2aSThomas Huth break; 2373fcf5ef2aSThomas Huth 2374fcf5ef2aSThomas Huth default: 2375fcf5ef2aSThomas Huth { 23763259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 23773259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 2378fcf5ef2aSThomas Huth 2379fcf5ef2aSThomas Huth save_state(dc); 2380fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2381fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2382fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 2383fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 2384fcf5ef2aSThomas Huth switch (size) { 23853259b9e2SRichard Henderson case MO_32: 2386fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2387ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2388fcf5ef2aSThomas Huth d32 = gen_dest_fpr_F(dc); 2389fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 2390fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 2391fcf5ef2aSThomas Huth break; 23923259b9e2SRichard Henderson case MO_64: 23933259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2], tcg_env, addr, 23943259b9e2SRichard Henderson r_asi, r_mop); 2395fcf5ef2aSThomas Huth break; 23963259b9e2SRichard Henderson case MO_128: 2397fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 2398ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 2399fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 24003259b9e2SRichard Henderson gen_helper_ld_asi(cpu_fpr[rd / 2 + 1], tcg_env, addr, 24013259b9e2SRichard Henderson r_asi, r_mop); 2402fcf5ef2aSThomas Huth tcg_gen_mov_i64(cpu_fpr[rd / 2], d64); 2403fcf5ef2aSThomas Huth break; 2404fcf5ef2aSThomas Huth default: 2405fcf5ef2aSThomas Huth g_assert_not_reached(); 2406fcf5ef2aSThomas Huth } 2407fcf5ef2aSThomas Huth } 2408fcf5ef2aSThomas Huth break; 2409fcf5ef2aSThomas Huth } 2410fcf5ef2aSThomas Huth } 2411fcf5ef2aSThomas Huth 2412a76779eeSRichard Henderson static void __attribute__((unused)) 24133259b9e2SRichard Henderson gen_ldf_asi(DisasContext *dc, TCGv addr, int insn, int size, int rd) 2414fcf5ef2aSThomas Huth { 24153259b9e2SRichard Henderson MemOp sz = ctz32(size); 24163259b9e2SRichard Henderson DisasASI da = get_asi(dc, insn, MO_TE | sz); 24173259b9e2SRichard Henderson 24183259b9e2SRichard Henderson gen_address_mask(dc, addr); 24193259b9e2SRichard Henderson gen_ldf_asi0(dc, &da, sz, addr, rd); 24203259b9e2SRichard Henderson } 24213259b9e2SRichard Henderson 24223259b9e2SRichard Henderson static void gen_stf_asi0(DisasContext *dc, DisasASI *da, MemOp orig_size, 24233259b9e2SRichard Henderson TCGv addr, int rd) 24243259b9e2SRichard Henderson { 24253259b9e2SRichard Henderson MemOp memop = da->memop; 24263259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 2427fcf5ef2aSThomas Huth TCGv_i32 d32; 2428fcf5ef2aSThomas Huth 24293259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 24303259b9e2SRichard Henderson if (size == MO_128) { 24313259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 24323259b9e2SRichard Henderson } 24333259b9e2SRichard Henderson 24343259b9e2SRichard Henderson switch (da->type) { 2435fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2436fcf5ef2aSThomas Huth break; 2437fcf5ef2aSThomas Huth 2438fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 24393259b9e2SRichard Henderson memop |= MO_ALIGN_4; 2440fcf5ef2aSThomas Huth switch (size) { 24413259b9e2SRichard Henderson case MO_32: 2442fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 24433259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 2444fcf5ef2aSThomas Huth break; 24453259b9e2SRichard Henderson case MO_64: 24463259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24473259b9e2SRichard Henderson memop | MO_ALIGN_4); 2448fcf5ef2aSThomas Huth break; 24493259b9e2SRichard Henderson case MO_128: 2450fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 2451fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 2452fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 2453fcf5ef2aSThomas Huth having to probe the second page before performing the first 2454fcf5ef2aSThomas Huth write. */ 24553259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24563259b9e2SRichard Henderson memop | MO_ALIGN_16); 2457fcf5ef2aSThomas Huth tcg_gen_addi_tl(addr, addr, 8); 24583259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + 1], addr, da->mem_idx, memop); 2459fcf5ef2aSThomas Huth break; 2460fcf5ef2aSThomas Huth default: 2461fcf5ef2aSThomas Huth g_assert_not_reached(); 2462fcf5ef2aSThomas Huth } 2463fcf5ef2aSThomas Huth break; 2464fcf5ef2aSThomas Huth 2465fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 2466fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 24673259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 2468fcf5ef2aSThomas Huth TCGv eight; 2469fcf5ef2aSThomas Huth int i; 2470fcf5ef2aSThomas Huth 2471fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 247200ab7e61SRichard Henderson eight = tcg_constant_tl(8); 2473fcf5ef2aSThomas Huth for (i = 0; ; ++i) { 24743259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2 + i], addr, da->mem_idx, 24753259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 2476fcf5ef2aSThomas Huth if (i == 7) { 2477fcf5ef2aSThomas Huth break; 2478fcf5ef2aSThomas Huth } 2479fcf5ef2aSThomas Huth tcg_gen_add_tl(addr, addr, eight); 2480fcf5ef2aSThomas Huth } 2481fcf5ef2aSThomas Huth } else { 2482fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2483fcf5ef2aSThomas Huth } 2484fcf5ef2aSThomas Huth break; 2485fcf5ef2aSThomas Huth 2486fcf5ef2aSThomas Huth case GET_ASI_SHORT: 2487fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 24883259b9e2SRichard Henderson if (orig_size == MO_64) { 24893259b9e2SRichard Henderson tcg_gen_qemu_st_i64(cpu_fpr[rd / 2], addr, da->mem_idx, 24903259b9e2SRichard Henderson memop | MO_ALIGN); 2491fcf5ef2aSThomas Huth } else { 2492fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2493fcf5ef2aSThomas Huth } 2494fcf5ef2aSThomas Huth break; 2495fcf5ef2aSThomas Huth 2496fcf5ef2aSThomas Huth default: 2497fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 2498fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 2499fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 2500fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 2501fcf5ef2aSThomas Huth break; 2502fcf5ef2aSThomas Huth } 2503fcf5ef2aSThomas Huth } 2504fcf5ef2aSThomas Huth 25053259b9e2SRichard Henderson static void __attribute__((unused)) 25063259b9e2SRichard Henderson gen_stf_asi(DisasContext *dc, TCGv addr, int insn, int size, int rd) 25073259b9e2SRichard Henderson { 25083259b9e2SRichard Henderson MemOp sz = ctz32(size); 25093259b9e2SRichard Henderson DisasASI da = get_asi(dc, insn, MO_TE | sz); 25103259b9e2SRichard Henderson 25113259b9e2SRichard Henderson gen_address_mask(dc, addr); 25123259b9e2SRichard Henderson gen_stf_asi0(dc, &da, sz, addr, rd); 25133259b9e2SRichard Henderson } 25143259b9e2SRichard Henderson 251542071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2516fcf5ef2aSThomas Huth { 2517a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 2518a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 2519fcf5ef2aSThomas Huth 2520c03a0fd1SRichard Henderson switch (da->type) { 2521fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2522fcf5ef2aSThomas Huth return; 2523fcf5ef2aSThomas Huth 2524fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2525ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2526ebbbec92SRichard Henderson { 2527ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2528ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2529ebbbec92SRichard Henderson 2530ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 2531ebbbec92SRichard Henderson /* 2532ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2533ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 2534ebbbec92SRichard Henderson * the order of the writebacks. 2535ebbbec92SRichard Henderson */ 2536ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2537ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 2538ebbbec92SRichard Henderson } else { 2539ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 2540ebbbec92SRichard Henderson } 2541ebbbec92SRichard Henderson } 2542fcf5ef2aSThomas Huth break; 2543ebbbec92SRichard Henderson #else 2544ebbbec92SRichard Henderson g_assert_not_reached(); 2545ebbbec92SRichard Henderson #endif 2546fcf5ef2aSThomas Huth 2547fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2548fcf5ef2aSThomas Huth { 2549fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2550fcf5ef2aSThomas Huth 2551c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 2552fcf5ef2aSThomas Huth 2553fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 2554fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 2555fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 2556c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2557a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2558fcf5ef2aSThomas Huth } else { 2559a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2560fcf5ef2aSThomas Huth } 2561fcf5ef2aSThomas Huth } 2562fcf5ef2aSThomas Huth break; 2563fcf5ef2aSThomas Huth 2564fcf5ef2aSThomas Huth default: 2565fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2566fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 2567fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 2568fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 2569fcf5ef2aSThomas Huth { 2570c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2571c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2572fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 2573fcf5ef2aSThomas Huth 2574fcf5ef2aSThomas Huth save_state(dc); 2575ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 2576fcf5ef2aSThomas Huth 2577fcf5ef2aSThomas Huth /* See above. */ 2578c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2579a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 2580fcf5ef2aSThomas Huth } else { 2581a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 2582fcf5ef2aSThomas Huth } 2583fcf5ef2aSThomas Huth } 2584fcf5ef2aSThomas Huth break; 2585fcf5ef2aSThomas Huth } 2586fcf5ef2aSThomas Huth 2587fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 2588fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 2589fcf5ef2aSThomas Huth } 2590fcf5ef2aSThomas Huth 259142071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 2592c03a0fd1SRichard Henderson { 2593c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 2594fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 2595fcf5ef2aSThomas Huth 2596c03a0fd1SRichard Henderson switch (da->type) { 2597fcf5ef2aSThomas Huth case GET_ASI_EXCP: 2598fcf5ef2aSThomas Huth break; 2599fcf5ef2aSThomas Huth 2600fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 2601ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2602ebbbec92SRichard Henderson { 2603ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2604ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2605ebbbec92SRichard Henderson 2606ebbbec92SRichard Henderson /* 2607ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2608ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2609ebbbec92SRichard Henderson * the order of the construction. 2610ebbbec92SRichard Henderson */ 2611ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2612ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2613ebbbec92SRichard Henderson } else { 2614ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2615ebbbec92SRichard Henderson } 2616ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2617ebbbec92SRichard Henderson } 2618fcf5ef2aSThomas Huth break; 2619ebbbec92SRichard Henderson #else 2620ebbbec92SRichard Henderson g_assert_not_reached(); 2621ebbbec92SRichard Henderson #endif 2622fcf5ef2aSThomas Huth 2623fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2624fcf5ef2aSThomas Huth { 2625fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2626fcf5ef2aSThomas Huth 2627fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2628fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2629fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2630c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2631a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2632fcf5ef2aSThomas Huth } else { 2633a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2634fcf5ef2aSThomas Huth } 2635c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2636fcf5ef2aSThomas Huth } 2637fcf5ef2aSThomas Huth break; 2638fcf5ef2aSThomas Huth 2639a76779eeSRichard Henderson case GET_ASI_BFILL: 2640a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 2641a76779eeSRichard Henderson /* Store 32 bytes of T64 to ADDR. */ 2642a76779eeSRichard Henderson /* ??? The original qemu code suggests 8-byte alignment, dropping 2643a76779eeSRichard Henderson the low bits, but the only place I can see this used is in the 2644a76779eeSRichard Henderson Linux kernel with 32 byte alignment, which would make more sense 2645a76779eeSRichard Henderson as a cacheline-style operation. */ 2646a76779eeSRichard Henderson { 2647a76779eeSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 2648a76779eeSRichard Henderson TCGv d_addr = tcg_temp_new(); 2649a76779eeSRichard Henderson TCGv eight = tcg_constant_tl(8); 2650a76779eeSRichard Henderson int i; 2651a76779eeSRichard Henderson 2652a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2653a76779eeSRichard Henderson tcg_gen_andi_tl(d_addr, addr, -8); 2654a76779eeSRichard Henderson for (i = 0; i < 32; i += 8) { 2655c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, d_addr, da->mem_idx, da->memop); 2656a76779eeSRichard Henderson tcg_gen_add_tl(d_addr, d_addr, eight); 2657a76779eeSRichard Henderson } 2658a76779eeSRichard Henderson } 2659a76779eeSRichard Henderson break; 2660a76779eeSRichard Henderson 2661fcf5ef2aSThomas Huth default: 2662fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2663fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2664fcf5ef2aSThomas Huth { 2665c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2666c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2667fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2668fcf5ef2aSThomas Huth 2669fcf5ef2aSThomas Huth /* See above. */ 2670c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2671a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2672fcf5ef2aSThomas Huth } else { 2673a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2674fcf5ef2aSThomas Huth } 2675fcf5ef2aSThomas Huth 2676fcf5ef2aSThomas Huth save_state(dc); 2677ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2678fcf5ef2aSThomas Huth } 2679fcf5ef2aSThomas Huth break; 2680fcf5ef2aSThomas Huth } 2681fcf5ef2aSThomas Huth } 2682fcf5ef2aSThomas Huth 2683fcf5ef2aSThomas Huth static TCGv get_src1(DisasContext *dc, unsigned int insn) 2684fcf5ef2aSThomas Huth { 2685fcf5ef2aSThomas Huth unsigned int rs1 = GET_FIELD(insn, 13, 17); 2686fcf5ef2aSThomas Huth return gen_load_gpr(dc, rs1); 2687fcf5ef2aSThomas Huth } 2688fcf5ef2aSThomas Huth 2689fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 2690fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2691fcf5ef2aSThomas Huth { 2692fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2693fcf5ef2aSThomas Huth 2694fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2695fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2696fcf5ef2aSThomas Huth the later. */ 2697fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2698fcf5ef2aSThomas Huth if (cmp->is_bool) { 2699fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, cmp->c1); 2700fcf5ef2aSThomas Huth } else { 2701fcf5ef2aSThomas Huth TCGv_i64 c64 = tcg_temp_new_i64(); 2702fcf5ef2aSThomas Huth tcg_gen_setcond_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2703fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2704fcf5ef2aSThomas Huth } 2705fcf5ef2aSThomas Huth 2706fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2707fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2708fcf5ef2aSThomas Huth dst = gen_dest_fpr_F(dc); 270900ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2710fcf5ef2aSThomas Huth 2711fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2712fcf5ef2aSThomas Huth 2713fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2714fcf5ef2aSThomas Huth } 2715fcf5ef2aSThomas Huth 2716fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2717fcf5ef2aSThomas Huth { 2718fcf5ef2aSThomas Huth TCGv_i64 dst = gen_dest_fpr_D(dc, rd); 2719fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, cmp->c2, 2720fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2721fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2722fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2723fcf5ef2aSThomas Huth } 2724fcf5ef2aSThomas Huth 2725fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2726fcf5ef2aSThomas Huth { 2727fcf5ef2aSThomas Huth int qd = QFPREG(rd); 2728fcf5ef2aSThomas Huth int qs = QFPREG(rs); 2729fcf5ef2aSThomas Huth 2730fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2], cmp->c1, cmp->c2, 2731fcf5ef2aSThomas Huth cpu_fpr[qs / 2], cpu_fpr[qd / 2]); 2732fcf5ef2aSThomas Huth tcg_gen_movcond_i64(cmp->cond, cpu_fpr[qd / 2 + 1], cmp->c1, cmp->c2, 2733fcf5ef2aSThomas Huth cpu_fpr[qs / 2 + 1], cpu_fpr[qd / 2 + 1]); 2734fcf5ef2aSThomas Huth 2735fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, qd); 2736fcf5ef2aSThomas Huth } 2737fcf5ef2aSThomas Huth 27385d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2739fcf5ef2aSThomas Huth { 2740fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2741fcf5ef2aSThomas Huth 2742fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2743ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2744fcf5ef2aSThomas Huth 2745fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2746fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2747fcf5ef2aSThomas Huth 2748fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2749fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2750ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2751fcf5ef2aSThomas Huth 2752fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2753fcf5ef2aSThomas Huth { 2754fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2755fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2756fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2757fcf5ef2aSThomas Huth } 2758fcf5ef2aSThomas Huth } 2759fcf5ef2aSThomas Huth 2760fcf5ef2aSThomas Huth static void gen_edge(DisasContext *dc, TCGv dst, TCGv s1, TCGv s2, 2761fcf5ef2aSThomas Huth int width, bool cc, bool left) 2762fcf5ef2aSThomas Huth { 2763905a83deSRichard Henderson TCGv lo1, lo2; 2764fcf5ef2aSThomas Huth uint64_t amask, tabl, tabr; 2765fcf5ef2aSThomas Huth int shift, imask, omask; 2766fcf5ef2aSThomas Huth 2767fcf5ef2aSThomas Huth if (cc) { 2768fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src, s1); 2769fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_cc_src2, s2); 2770fcf5ef2aSThomas Huth tcg_gen_sub_tl(cpu_cc_dst, s1, s2); 2771fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_cc_op, CC_OP_SUB); 2772fcf5ef2aSThomas Huth dc->cc_op = CC_OP_SUB; 2773fcf5ef2aSThomas Huth } 2774fcf5ef2aSThomas Huth 2775fcf5ef2aSThomas Huth /* Theory of operation: there are two tables, left and right (not to 2776fcf5ef2aSThomas Huth be confused with the left and right versions of the opcode). These 2777fcf5ef2aSThomas Huth are indexed by the low 3 bits of the inputs. To make things "easy", 2778fcf5ef2aSThomas Huth these tables are loaded into two constants, TABL and TABR below. 2779fcf5ef2aSThomas Huth The operation index = (input & imask) << shift calculates the index 2780fcf5ef2aSThomas Huth into the constant, while val = (table >> index) & omask calculates 2781fcf5ef2aSThomas Huth the value we're looking for. */ 2782fcf5ef2aSThomas Huth switch (width) { 2783fcf5ef2aSThomas Huth case 8: 2784fcf5ef2aSThomas Huth imask = 0x7; 2785fcf5ef2aSThomas Huth shift = 3; 2786fcf5ef2aSThomas Huth omask = 0xff; 2787fcf5ef2aSThomas Huth if (left) { 2788fcf5ef2aSThomas Huth tabl = 0x80c0e0f0f8fcfeffULL; 2789fcf5ef2aSThomas Huth tabr = 0xff7f3f1f0f070301ULL; 2790fcf5ef2aSThomas Huth } else { 2791fcf5ef2aSThomas Huth tabl = 0x0103070f1f3f7fffULL; 2792fcf5ef2aSThomas Huth tabr = 0xfffefcf8f0e0c080ULL; 2793fcf5ef2aSThomas Huth } 2794fcf5ef2aSThomas Huth break; 2795fcf5ef2aSThomas Huth case 16: 2796fcf5ef2aSThomas Huth imask = 0x6; 2797fcf5ef2aSThomas Huth shift = 1; 2798fcf5ef2aSThomas Huth omask = 0xf; 2799fcf5ef2aSThomas Huth if (left) { 2800fcf5ef2aSThomas Huth tabl = 0x8cef; 2801fcf5ef2aSThomas Huth tabr = 0xf731; 2802fcf5ef2aSThomas Huth } else { 2803fcf5ef2aSThomas Huth tabl = 0x137f; 2804fcf5ef2aSThomas Huth tabr = 0xfec8; 2805fcf5ef2aSThomas Huth } 2806fcf5ef2aSThomas Huth break; 2807fcf5ef2aSThomas Huth case 32: 2808fcf5ef2aSThomas Huth imask = 0x4; 2809fcf5ef2aSThomas Huth shift = 0; 2810fcf5ef2aSThomas Huth omask = 0x3; 2811fcf5ef2aSThomas Huth if (left) { 2812fcf5ef2aSThomas Huth tabl = (2 << 2) | 3; 2813fcf5ef2aSThomas Huth tabr = (3 << 2) | 1; 2814fcf5ef2aSThomas Huth } else { 2815fcf5ef2aSThomas Huth tabl = (1 << 2) | 3; 2816fcf5ef2aSThomas Huth tabr = (3 << 2) | 2; 2817fcf5ef2aSThomas Huth } 2818fcf5ef2aSThomas Huth break; 2819fcf5ef2aSThomas Huth default: 2820fcf5ef2aSThomas Huth abort(); 2821fcf5ef2aSThomas Huth } 2822fcf5ef2aSThomas Huth 2823fcf5ef2aSThomas Huth lo1 = tcg_temp_new(); 2824fcf5ef2aSThomas Huth lo2 = tcg_temp_new(); 2825fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo1, s1, imask); 2826fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, s2, imask); 2827fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo1, lo1, shift); 2828fcf5ef2aSThomas Huth tcg_gen_shli_tl(lo2, lo2, shift); 2829fcf5ef2aSThomas Huth 2830905a83deSRichard Henderson tcg_gen_shr_tl(lo1, tcg_constant_tl(tabl), lo1); 2831905a83deSRichard Henderson tcg_gen_shr_tl(lo2, tcg_constant_tl(tabr), lo2); 2832e3ebbadeSRichard Henderson tcg_gen_andi_tl(lo1, lo1, omask); 2833fcf5ef2aSThomas Huth tcg_gen_andi_tl(lo2, lo2, omask); 2834fcf5ef2aSThomas Huth 2835fcf5ef2aSThomas Huth amask = -8; 2836fcf5ef2aSThomas Huth if (AM_CHECK(dc)) { 2837fcf5ef2aSThomas Huth amask &= 0xffffffffULL; 2838fcf5ef2aSThomas Huth } 2839fcf5ef2aSThomas Huth tcg_gen_andi_tl(s1, s1, amask); 2840fcf5ef2aSThomas Huth tcg_gen_andi_tl(s2, s2, amask); 2841fcf5ef2aSThomas Huth 2842e3ebbadeSRichard Henderson /* Compute dst = (s1 == s2 ? lo1 : lo1 & lo2). */ 2843e3ebbadeSRichard Henderson tcg_gen_and_tl(lo2, lo2, lo1); 2844e3ebbadeSRichard Henderson tcg_gen_movcond_tl(TCG_COND_EQ, dst, s1, s2, lo1, lo2); 2845fcf5ef2aSThomas Huth } 2846fcf5ef2aSThomas Huth 2847fcf5ef2aSThomas Huth static void gen_alignaddr(TCGv dst, TCGv s1, TCGv s2, bool left) 2848fcf5ef2aSThomas Huth { 2849fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 2850fcf5ef2aSThomas Huth 2851fcf5ef2aSThomas Huth tcg_gen_add_tl(tmp, s1, s2); 2852fcf5ef2aSThomas Huth tcg_gen_andi_tl(dst, tmp, -8); 2853fcf5ef2aSThomas Huth if (left) { 2854fcf5ef2aSThomas Huth tcg_gen_neg_tl(tmp, tmp); 2855fcf5ef2aSThomas Huth } 2856fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 2857fcf5ef2aSThomas Huth } 2858fcf5ef2aSThomas Huth 2859fcf5ef2aSThomas Huth static void gen_faligndata(TCGv dst, TCGv gsr, TCGv s1, TCGv s2) 2860fcf5ef2aSThomas Huth { 2861fcf5ef2aSThomas Huth TCGv t1, t2, shift; 2862fcf5ef2aSThomas Huth 2863fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 2864fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 2865fcf5ef2aSThomas Huth shift = tcg_temp_new(); 2866fcf5ef2aSThomas Huth 2867fcf5ef2aSThomas Huth tcg_gen_andi_tl(shift, gsr, 7); 2868fcf5ef2aSThomas Huth tcg_gen_shli_tl(shift, shift, 3); 2869fcf5ef2aSThomas Huth tcg_gen_shl_tl(t1, s1, shift); 2870fcf5ef2aSThomas Huth 2871fcf5ef2aSThomas Huth /* A shift of 64 does not produce 0 in TCG. Divide this into a 2872fcf5ef2aSThomas Huth shift of (up to 63) followed by a constant shift of 1. */ 2873fcf5ef2aSThomas Huth tcg_gen_xori_tl(shift, shift, 63); 2874fcf5ef2aSThomas Huth tcg_gen_shr_tl(t2, s2, shift); 2875fcf5ef2aSThomas Huth tcg_gen_shri_tl(t2, t2, 1); 2876fcf5ef2aSThomas Huth 2877fcf5ef2aSThomas Huth tcg_gen_or_tl(dst, t1, t2); 2878fcf5ef2aSThomas Huth } 2879fcf5ef2aSThomas Huth #endif 2880fcf5ef2aSThomas Huth 2881*06c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 2882*06c060d9SRichard Henderson { 2883*06c060d9SRichard Henderson return DFPREG(x); 2884*06c060d9SRichard Henderson } 2885*06c060d9SRichard Henderson 2886*06c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 2887*06c060d9SRichard Henderson { 2888*06c060d9SRichard Henderson return QFPREG(x); 2889*06c060d9SRichard Henderson } 2890*06c060d9SRichard Henderson 2891878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2892878cc677SRichard Henderson #include "decode-insns.c.inc" 2893878cc677SRichard Henderson 2894878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2895878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2896878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2897878cc677SRichard Henderson 2898878cc677SRichard Henderson #define avail_ALL(C) true 2899878cc677SRichard Henderson #ifdef TARGET_SPARC64 2900878cc677SRichard Henderson # define avail_32(C) false 2901af25071cSRichard Henderson # define avail_ASR17(C) false 2902d0a11d25SRichard Henderson # define avail_CASA(C) true 2903c2636853SRichard Henderson # define avail_DIV(C) true 2904b5372650SRichard Henderson # define avail_MUL(C) true 29050faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2906878cc677SRichard Henderson # define avail_64(C) true 29075d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2908af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2909878cc677SRichard Henderson #else 2910878cc677SRichard Henderson # define avail_32(C) true 2911af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2912d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2913c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2914b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 29150faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2916878cc677SRichard Henderson # define avail_64(C) false 29175d617bfbSRichard Henderson # define avail_GL(C) false 2918af25071cSRichard Henderson # define avail_HYPV(C) false 2919878cc677SRichard Henderson #endif 2920878cc677SRichard Henderson 2921878cc677SRichard Henderson /* Default case for non jump instructions. */ 2922878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2923878cc677SRichard Henderson { 2924878cc677SRichard Henderson if (dc->npc & 3) { 2925878cc677SRichard Henderson switch (dc->npc) { 2926878cc677SRichard Henderson case DYNAMIC_PC: 2927878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2928878cc677SRichard Henderson dc->pc = dc->npc; 2929878cc677SRichard Henderson gen_op_next_insn(); 2930878cc677SRichard Henderson break; 2931878cc677SRichard Henderson case JUMP_PC: 2932878cc677SRichard Henderson /* we can do a static jump */ 2933878cc677SRichard Henderson gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1], cpu_cond); 2934878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2935878cc677SRichard Henderson break; 2936878cc677SRichard Henderson default: 2937878cc677SRichard Henderson g_assert_not_reached(); 2938878cc677SRichard Henderson } 2939878cc677SRichard Henderson } else { 2940878cc677SRichard Henderson dc->pc = dc->npc; 2941878cc677SRichard Henderson dc->npc = dc->npc + 4; 2942878cc677SRichard Henderson } 2943878cc677SRichard Henderson return true; 2944878cc677SRichard Henderson } 2945878cc677SRichard Henderson 29466d2a0768SRichard Henderson /* 29476d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 29486d2a0768SRichard Henderson */ 29496d2a0768SRichard Henderson 2950276567aaSRichard Henderson static bool advance_jump_uncond_never(DisasContext *dc, bool annul) 2951276567aaSRichard Henderson { 2952276567aaSRichard Henderson if (annul) { 2953276567aaSRichard Henderson dc->pc = dc->npc + 4; 2954276567aaSRichard Henderson dc->npc = dc->pc + 4; 2955276567aaSRichard Henderson } else { 2956276567aaSRichard Henderson dc->pc = dc->npc; 2957276567aaSRichard Henderson dc->npc = dc->pc + 4; 2958276567aaSRichard Henderson } 2959276567aaSRichard Henderson return true; 2960276567aaSRichard Henderson } 2961276567aaSRichard Henderson 2962276567aaSRichard Henderson static bool advance_jump_uncond_always(DisasContext *dc, bool annul, 2963276567aaSRichard Henderson target_ulong dest) 2964276567aaSRichard Henderson { 2965276567aaSRichard Henderson if (annul) { 2966276567aaSRichard Henderson dc->pc = dest; 2967276567aaSRichard Henderson dc->npc = dest + 4; 2968276567aaSRichard Henderson } else { 2969276567aaSRichard Henderson dc->pc = dc->npc; 2970276567aaSRichard Henderson dc->npc = dest; 2971276567aaSRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2972276567aaSRichard Henderson } 2973276567aaSRichard Henderson return true; 2974276567aaSRichard Henderson } 2975276567aaSRichard Henderson 29769d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 29779d4e2bc7SRichard Henderson bool annul, target_ulong dest) 2978276567aaSRichard Henderson { 29796b3e4cc6SRichard Henderson target_ulong npc = dc->npc; 29806b3e4cc6SRichard Henderson 2981276567aaSRichard Henderson if (annul) { 29826b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 29836b3e4cc6SRichard Henderson 29849d4e2bc7SRichard Henderson tcg_gen_brcond_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 29856b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 29866b3e4cc6SRichard Henderson gen_set_label(l1); 29876b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 29886b3e4cc6SRichard Henderson 29896b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2990276567aaSRichard Henderson } else { 29916b3e4cc6SRichard Henderson if (npc & 3) { 29926b3e4cc6SRichard Henderson switch (npc) { 29936b3e4cc6SRichard Henderson case DYNAMIC_PC: 29946b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 29956b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 29966b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 29979d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 29989d4e2bc7SRichard Henderson cmp->c1, cmp->c2, 29996b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 30006b3e4cc6SRichard Henderson dc->pc = npc; 30016b3e4cc6SRichard Henderson break; 30026b3e4cc6SRichard Henderson default: 30036b3e4cc6SRichard Henderson g_assert_not_reached(); 30046b3e4cc6SRichard Henderson } 30056b3e4cc6SRichard Henderson } else { 30066b3e4cc6SRichard Henderson dc->pc = npc; 30076b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 30086b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 30096b3e4cc6SRichard Henderson dc->npc = JUMP_PC; 30109d4e2bc7SRichard Henderson if (cmp->is_bool) { 30119d4e2bc7SRichard Henderson tcg_gen_mov_tl(cpu_cond, cmp->c1); 30129d4e2bc7SRichard Henderson } else { 30139d4e2bc7SRichard Henderson tcg_gen_setcond_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 30149d4e2bc7SRichard Henderson } 30156b3e4cc6SRichard Henderson } 3016276567aaSRichard Henderson } 3017276567aaSRichard Henderson return true; 3018276567aaSRichard Henderson } 3019276567aaSRichard Henderson 3020af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 3021af25071cSRichard Henderson { 3022af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 3023af25071cSRichard Henderson return true; 3024af25071cSRichard Henderson } 3025af25071cSRichard Henderson 3026*06c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 3027*06c060d9SRichard Henderson { 3028*06c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 3029*06c060d9SRichard Henderson return true; 3030*06c060d9SRichard Henderson } 3031*06c060d9SRichard Henderson 3032*06c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 3033*06c060d9SRichard Henderson { 3034*06c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 3035*06c060d9SRichard Henderson return false; 3036*06c060d9SRichard Henderson } 3037*06c060d9SRichard Henderson return raise_unimpfpop(dc); 3038*06c060d9SRichard Henderson } 3039*06c060d9SRichard Henderson 3040276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 3041276567aaSRichard Henderson { 3042276567aaSRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 30431ea9c62aSRichard Henderson DisasCompare cmp; 3044276567aaSRichard Henderson 3045276567aaSRichard Henderson switch (a->cond) { 3046276567aaSRichard Henderson case 0x0: 3047276567aaSRichard Henderson return advance_jump_uncond_never(dc, a->a); 3048276567aaSRichard Henderson case 0x8: 3049276567aaSRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 3050276567aaSRichard Henderson default: 3051276567aaSRichard Henderson flush_cond(dc); 30521ea9c62aSRichard Henderson 30531ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 30549d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3055276567aaSRichard Henderson } 3056276567aaSRichard Henderson } 3057276567aaSRichard Henderson 3058276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 3059276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 3060276567aaSRichard Henderson 306145196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 306245196ea4SRichard Henderson { 306345196ea4SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3064d5471936SRichard Henderson DisasCompare cmp; 306545196ea4SRichard Henderson 306645196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 306745196ea4SRichard Henderson return true; 306845196ea4SRichard Henderson } 306945196ea4SRichard Henderson switch (a->cond) { 307045196ea4SRichard Henderson case 0x0: 307145196ea4SRichard Henderson return advance_jump_uncond_never(dc, a->a); 307245196ea4SRichard Henderson case 0x8: 307345196ea4SRichard Henderson return advance_jump_uncond_always(dc, a->a, target); 307445196ea4SRichard Henderson default: 307545196ea4SRichard Henderson flush_cond(dc); 3076d5471936SRichard Henderson 3077d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 30789d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 307945196ea4SRichard Henderson } 308045196ea4SRichard Henderson } 308145196ea4SRichard Henderson 308245196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 308345196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 308445196ea4SRichard Henderson 3085ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 3086ab9ffe98SRichard Henderson { 3087ab9ffe98SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 3088ab9ffe98SRichard Henderson DisasCompare cmp; 3089ab9ffe98SRichard Henderson 3090ab9ffe98SRichard Henderson if (!avail_64(dc)) { 3091ab9ffe98SRichard Henderson return false; 3092ab9ffe98SRichard Henderson } 3093ab9ffe98SRichard Henderson if (gen_tcg_cond_reg[a->cond] == TCG_COND_NEVER) { 3094ab9ffe98SRichard Henderson return false; 3095ab9ffe98SRichard Henderson } 3096ab9ffe98SRichard Henderson 3097ab9ffe98SRichard Henderson flush_cond(dc); 3098ab9ffe98SRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 30999d4e2bc7SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, target); 3100ab9ffe98SRichard Henderson } 3101ab9ffe98SRichard Henderson 310223ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 310323ada1b1SRichard Henderson { 310423ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 310523ada1b1SRichard Henderson 310623ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 310723ada1b1SRichard Henderson gen_mov_pc_npc(dc); 310823ada1b1SRichard Henderson dc->npc = target; 310923ada1b1SRichard Henderson return true; 311023ada1b1SRichard Henderson } 311123ada1b1SRichard Henderson 311245196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 311345196ea4SRichard Henderson { 311445196ea4SRichard Henderson /* 311545196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 311645196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 311745196ea4SRichard Henderson */ 311845196ea4SRichard Henderson #ifdef TARGET_SPARC64 311945196ea4SRichard Henderson return false; 312045196ea4SRichard Henderson #else 312145196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 312245196ea4SRichard Henderson return true; 312345196ea4SRichard Henderson #endif 312445196ea4SRichard Henderson } 312545196ea4SRichard Henderson 31266d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 31276d2a0768SRichard Henderson { 31286d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 31296d2a0768SRichard Henderson if (a->rd) { 31306d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 31316d2a0768SRichard Henderson } 31326d2a0768SRichard Henderson return advance_pc(dc); 31336d2a0768SRichard Henderson } 31346d2a0768SRichard Henderson 31350faef01bSRichard Henderson /* 31360faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 31370faef01bSRichard Henderson */ 31380faef01bSRichard Henderson 313930376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 314030376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 314130376636SRichard Henderson { 314230376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 314330376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 314430376636SRichard Henderson DisasCompare cmp; 314530376636SRichard Henderson TCGLabel *lab; 314630376636SRichard Henderson TCGv_i32 trap; 314730376636SRichard Henderson 314830376636SRichard Henderson /* Trap never. */ 314930376636SRichard Henderson if (cond == 0) { 315030376636SRichard Henderson return advance_pc(dc); 315130376636SRichard Henderson } 315230376636SRichard Henderson 315330376636SRichard Henderson /* 315430376636SRichard Henderson * Immediate traps are the most common case. Since this value is 315530376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 315630376636SRichard Henderson */ 315730376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 315830376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 315930376636SRichard Henderson } else { 316030376636SRichard Henderson trap = tcg_temp_new_i32(); 316130376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 316230376636SRichard Henderson if (imm) { 316330376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 316430376636SRichard Henderson } else { 316530376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 316630376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 316730376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 316830376636SRichard Henderson } 316930376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 317030376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 317130376636SRichard Henderson } 317230376636SRichard Henderson 317330376636SRichard Henderson /* Trap always. */ 317430376636SRichard Henderson if (cond == 8) { 317530376636SRichard Henderson save_state(dc); 317630376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 317730376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 317830376636SRichard Henderson return true; 317930376636SRichard Henderson } 318030376636SRichard Henderson 318130376636SRichard Henderson /* Conditional trap. */ 318230376636SRichard Henderson flush_cond(dc); 318330376636SRichard Henderson lab = delay_exceptionv(dc, trap); 318430376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 318530376636SRichard Henderson tcg_gen_brcond_tl(cmp.cond, cmp.c1, cmp.c2, lab); 318630376636SRichard Henderson 318730376636SRichard Henderson return advance_pc(dc); 318830376636SRichard Henderson } 318930376636SRichard Henderson 319030376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 319130376636SRichard Henderson { 319230376636SRichard Henderson if (avail_32(dc) && a->cc) { 319330376636SRichard Henderson return false; 319430376636SRichard Henderson } 319530376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 319630376636SRichard Henderson } 319730376636SRichard Henderson 319830376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 319930376636SRichard Henderson { 320030376636SRichard Henderson if (avail_64(dc)) { 320130376636SRichard Henderson return false; 320230376636SRichard Henderson } 320330376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 320430376636SRichard Henderson } 320530376636SRichard Henderson 320630376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 320730376636SRichard Henderson { 320830376636SRichard Henderson if (avail_32(dc)) { 320930376636SRichard Henderson return false; 321030376636SRichard Henderson } 321130376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 321230376636SRichard Henderson } 321330376636SRichard Henderson 3214af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 3215af25071cSRichard Henderson { 3216af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 3217af25071cSRichard Henderson return advance_pc(dc); 3218af25071cSRichard Henderson } 3219af25071cSRichard Henderson 3220af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 3221af25071cSRichard Henderson { 3222af25071cSRichard Henderson if (avail_32(dc)) { 3223af25071cSRichard Henderson return false; 3224af25071cSRichard Henderson } 3225af25071cSRichard Henderson if (a->mmask) { 3226af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 3227af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 3228af25071cSRichard Henderson } 3229af25071cSRichard Henderson if (a->cmask) { 3230af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 3231af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3232af25071cSRichard Henderson } 3233af25071cSRichard Henderson return advance_pc(dc); 3234af25071cSRichard Henderson } 3235af25071cSRichard Henderson 3236af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 3237af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 3238af25071cSRichard Henderson { 3239af25071cSRichard Henderson if (!priv) { 3240af25071cSRichard Henderson return raise_priv(dc); 3241af25071cSRichard Henderson } 3242af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 3243af25071cSRichard Henderson return advance_pc(dc); 3244af25071cSRichard Henderson } 3245af25071cSRichard Henderson 3246af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 3247af25071cSRichard Henderson { 3248af25071cSRichard Henderson return cpu_y; 3249af25071cSRichard Henderson } 3250af25071cSRichard Henderson 3251af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 3252af25071cSRichard Henderson { 3253af25071cSRichard Henderson /* 3254af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 3255af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 3256af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 3257af25071cSRichard Henderson */ 3258af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 3259af25071cSRichard Henderson return false; 3260af25071cSRichard Henderson } 3261af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 3262af25071cSRichard Henderson } 3263af25071cSRichard Henderson 3264af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 3265af25071cSRichard Henderson { 3266af25071cSRichard Henderson uint32_t val; 3267af25071cSRichard Henderson 3268af25071cSRichard Henderson /* 3269af25071cSRichard Henderson * TODO: There are many more fields to be filled, 3270af25071cSRichard Henderson * some of which are writable. 3271af25071cSRichard Henderson */ 3272af25071cSRichard Henderson val = dc->def->nwindows - 1; /* [4:0] NWIN */ 3273af25071cSRichard Henderson val |= 1 << 8; /* [8] V8 */ 3274af25071cSRichard Henderson 3275af25071cSRichard Henderson return tcg_constant_tl(val); 3276af25071cSRichard Henderson } 3277af25071cSRichard Henderson 3278af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 3279af25071cSRichard Henderson 3280af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 3281af25071cSRichard Henderson { 3282af25071cSRichard Henderson update_psr(dc); 3283af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 3284af25071cSRichard Henderson return dst; 3285af25071cSRichard Henderson } 3286af25071cSRichard Henderson 3287af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 3288af25071cSRichard Henderson 3289af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 3290af25071cSRichard Henderson { 3291af25071cSRichard Henderson #ifdef TARGET_SPARC64 3292af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 3293af25071cSRichard Henderson #else 3294af25071cSRichard Henderson qemu_build_not_reached(); 3295af25071cSRichard Henderson #endif 3296af25071cSRichard Henderson } 3297af25071cSRichard Henderson 3298af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 3299af25071cSRichard Henderson 3300af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 3301af25071cSRichard Henderson { 3302af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3303af25071cSRichard Henderson 3304af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 3305af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3306af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3307af25071cSRichard Henderson } 3308af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3309af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3310af25071cSRichard Henderson return dst; 3311af25071cSRichard Henderson } 3312af25071cSRichard Henderson 3313af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3314af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 3315af25071cSRichard Henderson 3316af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 3317af25071cSRichard Henderson { 3318af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 3319af25071cSRichard Henderson } 3320af25071cSRichard Henderson 3321af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 3322af25071cSRichard Henderson 3323af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 3324af25071cSRichard Henderson { 3325af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 3326af25071cSRichard Henderson return dst; 3327af25071cSRichard Henderson } 3328af25071cSRichard Henderson 3329af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 3330af25071cSRichard Henderson 3331af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 3332af25071cSRichard Henderson { 3333af25071cSRichard Henderson gen_trap_ifnofpu(dc); 3334af25071cSRichard Henderson return cpu_gsr; 3335af25071cSRichard Henderson } 3336af25071cSRichard Henderson 3337af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 3338af25071cSRichard Henderson 3339af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 3340af25071cSRichard Henderson { 3341af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 3342af25071cSRichard Henderson return dst; 3343af25071cSRichard Henderson } 3344af25071cSRichard Henderson 3345af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 3346af25071cSRichard Henderson 3347af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 3348af25071cSRichard Henderson { 3349577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 3350577efa45SRichard Henderson return dst; 3351af25071cSRichard Henderson } 3352af25071cSRichard Henderson 3353af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3354af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 3355af25071cSRichard Henderson 3356af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 3357af25071cSRichard Henderson { 3358af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3359af25071cSRichard Henderson 3360af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 3361af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 3362af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3363af25071cSRichard Henderson } 3364af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 3365af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 3366af25071cSRichard Henderson return dst; 3367af25071cSRichard Henderson } 3368af25071cSRichard Henderson 3369af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 3370af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 3371af25071cSRichard Henderson 3372af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 3373af25071cSRichard Henderson { 3374577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 3375577efa45SRichard Henderson return dst; 3376af25071cSRichard Henderson } 3377af25071cSRichard Henderson 3378af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 3379af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 3380af25071cSRichard Henderson 3381af25071cSRichard Henderson /* 3382af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 3383af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 3384af25071cSRichard Henderson * this ASR as impl. dep 3385af25071cSRichard Henderson */ 3386af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 3387af25071cSRichard Henderson { 3388af25071cSRichard Henderson return tcg_constant_tl(1); 3389af25071cSRichard Henderson } 3390af25071cSRichard Henderson 3391af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 3392af25071cSRichard Henderson 3393668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 3394668bb9b7SRichard Henderson { 3395668bb9b7SRichard Henderson update_psr(dc); 3396668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 3397668bb9b7SRichard Henderson return dst; 3398668bb9b7SRichard Henderson } 3399668bb9b7SRichard Henderson 3400668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 3401668bb9b7SRichard Henderson 3402668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 3403668bb9b7SRichard Henderson { 3404668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 3405668bb9b7SRichard Henderson return dst; 3406668bb9b7SRichard Henderson } 3407668bb9b7SRichard Henderson 3408668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 3409668bb9b7SRichard Henderson 3410668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 3411668bb9b7SRichard Henderson { 3412668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3413668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3414668bb9b7SRichard Henderson 3415668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3416668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3417668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3418668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3419668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3420668bb9b7SRichard Henderson 3421668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 3422668bb9b7SRichard Henderson return dst; 3423668bb9b7SRichard Henderson } 3424668bb9b7SRichard Henderson 3425668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 3426668bb9b7SRichard Henderson 3427668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 3428668bb9b7SRichard Henderson { 34292da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 34302da789deSRichard Henderson return dst; 3431668bb9b7SRichard Henderson } 3432668bb9b7SRichard Henderson 3433668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 3434668bb9b7SRichard Henderson 3435668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 3436668bb9b7SRichard Henderson { 34372da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 34382da789deSRichard Henderson return dst; 3439668bb9b7SRichard Henderson } 3440668bb9b7SRichard Henderson 3441668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 3442668bb9b7SRichard Henderson 3443668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 3444668bb9b7SRichard Henderson { 34452da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 34462da789deSRichard Henderson return dst; 3447668bb9b7SRichard Henderson } 3448668bb9b7SRichard Henderson 3449668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 3450668bb9b7SRichard Henderson 3451668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 3452668bb9b7SRichard Henderson { 3453577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 3454577efa45SRichard Henderson return dst; 3455668bb9b7SRichard Henderson } 3456668bb9b7SRichard Henderson 3457668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 3458668bb9b7SRichard Henderson do_rdhstick_cmpr) 3459668bb9b7SRichard Henderson 34605d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 34615d617bfbSRichard Henderson { 3462cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 3463cd6269f7SRichard Henderson return dst; 34645d617bfbSRichard Henderson } 34655d617bfbSRichard Henderson 34665d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 34675d617bfbSRichard Henderson 34685d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 34695d617bfbSRichard Henderson { 34705d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34715d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34725d617bfbSRichard Henderson 34735d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34745d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 34755d617bfbSRichard Henderson return dst; 34765d617bfbSRichard Henderson #else 34775d617bfbSRichard Henderson qemu_build_not_reached(); 34785d617bfbSRichard Henderson #endif 34795d617bfbSRichard Henderson } 34805d617bfbSRichard Henderson 34815d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 34825d617bfbSRichard Henderson 34835d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 34845d617bfbSRichard Henderson { 34855d617bfbSRichard Henderson #ifdef TARGET_SPARC64 34865d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 34875d617bfbSRichard Henderson 34885d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 34895d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 34905d617bfbSRichard Henderson return dst; 34915d617bfbSRichard Henderson #else 34925d617bfbSRichard Henderson qemu_build_not_reached(); 34935d617bfbSRichard Henderson #endif 34945d617bfbSRichard Henderson } 34955d617bfbSRichard Henderson 34965d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 34975d617bfbSRichard Henderson 34985d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 34995d617bfbSRichard Henderson { 35005d617bfbSRichard Henderson #ifdef TARGET_SPARC64 35015d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35025d617bfbSRichard Henderson 35035d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35045d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 35055d617bfbSRichard Henderson return dst; 35065d617bfbSRichard Henderson #else 35075d617bfbSRichard Henderson qemu_build_not_reached(); 35085d617bfbSRichard Henderson #endif 35095d617bfbSRichard Henderson } 35105d617bfbSRichard Henderson 35115d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 35125d617bfbSRichard Henderson 35135d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 35145d617bfbSRichard Henderson { 35155d617bfbSRichard Henderson #ifdef TARGET_SPARC64 35165d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 35175d617bfbSRichard Henderson 35185d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 35195d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 35205d617bfbSRichard Henderson return dst; 35215d617bfbSRichard Henderson #else 35225d617bfbSRichard Henderson qemu_build_not_reached(); 35235d617bfbSRichard Henderson #endif 35245d617bfbSRichard Henderson } 35255d617bfbSRichard Henderson 35265d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 35275d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 35285d617bfbSRichard Henderson 35295d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 35305d617bfbSRichard Henderson { 35315d617bfbSRichard Henderson return cpu_tbr; 35325d617bfbSRichard Henderson } 35335d617bfbSRichard Henderson 3534e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 35355d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 35365d617bfbSRichard Henderson 35375d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 35385d617bfbSRichard Henderson { 35395d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 35405d617bfbSRichard Henderson return dst; 35415d617bfbSRichard Henderson } 35425d617bfbSRichard Henderson 35435d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 35445d617bfbSRichard Henderson 35455d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 35465d617bfbSRichard Henderson { 35475d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 35485d617bfbSRichard Henderson return dst; 35495d617bfbSRichard Henderson } 35505d617bfbSRichard Henderson 35515d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 35525d617bfbSRichard Henderson 35535d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 35545d617bfbSRichard Henderson { 35555d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 35565d617bfbSRichard Henderson return dst; 35575d617bfbSRichard Henderson } 35585d617bfbSRichard Henderson 35595d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 35605d617bfbSRichard Henderson 35615d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 35625d617bfbSRichard Henderson { 35635d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 35645d617bfbSRichard Henderson return dst; 35655d617bfbSRichard Henderson } 35665d617bfbSRichard Henderson 35675d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 35685d617bfbSRichard Henderson 35695d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 35705d617bfbSRichard Henderson { 35715d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 35725d617bfbSRichard Henderson return dst; 35735d617bfbSRichard Henderson } 35745d617bfbSRichard Henderson 35755d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 35765d617bfbSRichard Henderson 35775d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 35785d617bfbSRichard Henderson { 35795d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 35805d617bfbSRichard Henderson return dst; 35815d617bfbSRichard Henderson } 35825d617bfbSRichard Henderson 35835d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 35845d617bfbSRichard Henderson do_rdcanrestore) 35855d617bfbSRichard Henderson 35865d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 35875d617bfbSRichard Henderson { 35885d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 35895d617bfbSRichard Henderson return dst; 35905d617bfbSRichard Henderson } 35915d617bfbSRichard Henderson 35925d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 35935d617bfbSRichard Henderson 35945d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 35955d617bfbSRichard Henderson { 35965d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 35975d617bfbSRichard Henderson return dst; 35985d617bfbSRichard Henderson } 35995d617bfbSRichard Henderson 36005d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 36015d617bfbSRichard Henderson 36025d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 36035d617bfbSRichard Henderson { 36045d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 36055d617bfbSRichard Henderson return dst; 36065d617bfbSRichard Henderson } 36075d617bfbSRichard Henderson 36085d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 36095d617bfbSRichard Henderson 36105d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 36115d617bfbSRichard Henderson { 36125d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 36135d617bfbSRichard Henderson return dst; 36145d617bfbSRichard Henderson } 36155d617bfbSRichard Henderson 36165d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 36175d617bfbSRichard Henderson 36185d617bfbSRichard Henderson /* UA2005 strand status */ 36195d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 36205d617bfbSRichard Henderson { 36212da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 36222da789deSRichard Henderson return dst; 36235d617bfbSRichard Henderson } 36245d617bfbSRichard Henderson 36255d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 36265d617bfbSRichard Henderson 36275d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 36285d617bfbSRichard Henderson { 36292da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 36302da789deSRichard Henderson return dst; 36315d617bfbSRichard Henderson } 36325d617bfbSRichard Henderson 36335d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 36345d617bfbSRichard Henderson 3635e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 3636e8325dc0SRichard Henderson { 3637e8325dc0SRichard Henderson if (avail_64(dc)) { 3638e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 3639e8325dc0SRichard Henderson return advance_pc(dc); 3640e8325dc0SRichard Henderson } 3641e8325dc0SRichard Henderson return false; 3642e8325dc0SRichard Henderson } 3643e8325dc0SRichard Henderson 36440faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 36450faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 36460faef01bSRichard Henderson { 36470faef01bSRichard Henderson TCGv src; 36480faef01bSRichard Henderson 36490faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 36500faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 36510faef01bSRichard Henderson return false; 36520faef01bSRichard Henderson } 36530faef01bSRichard Henderson if (!priv) { 36540faef01bSRichard Henderson return raise_priv(dc); 36550faef01bSRichard Henderson } 36560faef01bSRichard Henderson 36570faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 36580faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 36590faef01bSRichard Henderson } else { 36600faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 36610faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 36620faef01bSRichard Henderson src = src1; 36630faef01bSRichard Henderson } else { 36640faef01bSRichard Henderson src = tcg_temp_new(); 36650faef01bSRichard Henderson if (a->imm) { 36660faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 36670faef01bSRichard Henderson } else { 36680faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 36690faef01bSRichard Henderson } 36700faef01bSRichard Henderson } 36710faef01bSRichard Henderson } 36720faef01bSRichard Henderson func(dc, src); 36730faef01bSRichard Henderson return advance_pc(dc); 36740faef01bSRichard Henderson } 36750faef01bSRichard Henderson 36760faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 36770faef01bSRichard Henderson { 36780faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 36790faef01bSRichard Henderson } 36800faef01bSRichard Henderson 36810faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 36820faef01bSRichard Henderson 36830faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 36840faef01bSRichard Henderson { 36850faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 36860faef01bSRichard Henderson } 36870faef01bSRichard Henderson 36880faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 36890faef01bSRichard Henderson 36900faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 36910faef01bSRichard Henderson { 36920faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 36930faef01bSRichard Henderson 36940faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 36950faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 36960faef01bSRichard Henderson /* End TB to notice changed ASI. */ 36970faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 36980faef01bSRichard Henderson } 36990faef01bSRichard Henderson 37000faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 37010faef01bSRichard Henderson 37020faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 37030faef01bSRichard Henderson { 37040faef01bSRichard Henderson #ifdef TARGET_SPARC64 37050faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 37060faef01bSRichard Henderson dc->fprs_dirty = 0; 37070faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37080faef01bSRichard Henderson #else 37090faef01bSRichard Henderson qemu_build_not_reached(); 37100faef01bSRichard Henderson #endif 37110faef01bSRichard Henderson } 37120faef01bSRichard Henderson 37130faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 37140faef01bSRichard Henderson 37150faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 37160faef01bSRichard Henderson { 37170faef01bSRichard Henderson gen_trap_ifnofpu(dc); 37180faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 37190faef01bSRichard Henderson } 37200faef01bSRichard Henderson 37210faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 37220faef01bSRichard Henderson 37230faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 37240faef01bSRichard Henderson { 37250faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 37260faef01bSRichard Henderson } 37270faef01bSRichard Henderson 37280faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 37290faef01bSRichard Henderson 37300faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 37310faef01bSRichard Henderson { 37320faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 37330faef01bSRichard Henderson } 37340faef01bSRichard Henderson 37350faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 37360faef01bSRichard Henderson 37370faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 37380faef01bSRichard Henderson { 37390faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 37400faef01bSRichard Henderson } 37410faef01bSRichard Henderson 37420faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 37430faef01bSRichard Henderson 37440faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 37450faef01bSRichard Henderson { 37460faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37470faef01bSRichard Henderson 3748577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3749577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 37500faef01bSRichard Henderson translator_io_start(&dc->base); 3751577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 37520faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37530faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37540faef01bSRichard Henderson } 37550faef01bSRichard Henderson 37560faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 37570faef01bSRichard Henderson 37580faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 37590faef01bSRichard Henderson { 37600faef01bSRichard Henderson #ifdef TARGET_SPARC64 37610faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37620faef01bSRichard Henderson 37630faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 37640faef01bSRichard Henderson translator_io_start(&dc->base); 37650faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 37660faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37670faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37680faef01bSRichard Henderson #else 37690faef01bSRichard Henderson qemu_build_not_reached(); 37700faef01bSRichard Henderson #endif 37710faef01bSRichard Henderson } 37720faef01bSRichard Henderson 37730faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 37740faef01bSRichard Henderson 37750faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 37760faef01bSRichard Henderson { 37770faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 37780faef01bSRichard Henderson 3779577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3780577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 37810faef01bSRichard Henderson translator_io_start(&dc->base); 3782577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 37830faef01bSRichard Henderson /* End TB to handle timer interrupt */ 37840faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 37850faef01bSRichard Henderson } 37860faef01bSRichard Henderson 37870faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 37880faef01bSRichard Henderson 37890faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 37900faef01bSRichard Henderson { 37910faef01bSRichard Henderson save_state(dc); 37920faef01bSRichard Henderson gen_helper_power_down(tcg_env); 37930faef01bSRichard Henderson } 37940faef01bSRichard Henderson 37950faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 37960faef01bSRichard Henderson 379725524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 379825524734SRichard Henderson { 379925524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 380025524734SRichard Henderson tcg_gen_movi_i32(cpu_cc_op, CC_OP_FLAGS); 380125524734SRichard Henderson dc->cc_op = CC_OP_FLAGS; 380225524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 380325524734SRichard Henderson } 380425524734SRichard Henderson 380525524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 380625524734SRichard Henderson 38079422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 38089422278eSRichard Henderson { 38099422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3810cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3811cd6269f7SRichard Henderson 3812cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3813cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 38149422278eSRichard Henderson } 38159422278eSRichard Henderson 38169422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 38179422278eSRichard Henderson 38189422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 38199422278eSRichard Henderson { 38209422278eSRichard Henderson #ifdef TARGET_SPARC64 38219422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38229422278eSRichard Henderson 38239422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38249422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 38259422278eSRichard Henderson #else 38269422278eSRichard Henderson qemu_build_not_reached(); 38279422278eSRichard Henderson #endif 38289422278eSRichard Henderson } 38299422278eSRichard Henderson 38309422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 38319422278eSRichard Henderson 38329422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 38339422278eSRichard Henderson { 38349422278eSRichard Henderson #ifdef TARGET_SPARC64 38359422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38369422278eSRichard Henderson 38379422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38389422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 38399422278eSRichard Henderson #else 38409422278eSRichard Henderson qemu_build_not_reached(); 38419422278eSRichard Henderson #endif 38429422278eSRichard Henderson } 38439422278eSRichard Henderson 38449422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 38459422278eSRichard Henderson 38469422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 38479422278eSRichard Henderson { 38489422278eSRichard Henderson #ifdef TARGET_SPARC64 38499422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38509422278eSRichard Henderson 38519422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38529422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 38539422278eSRichard Henderson #else 38549422278eSRichard Henderson qemu_build_not_reached(); 38559422278eSRichard Henderson #endif 38569422278eSRichard Henderson } 38579422278eSRichard Henderson 38589422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 38599422278eSRichard Henderson 38609422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 38619422278eSRichard Henderson { 38629422278eSRichard Henderson #ifdef TARGET_SPARC64 38639422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 38649422278eSRichard Henderson 38659422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 38669422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 38679422278eSRichard Henderson #else 38689422278eSRichard Henderson qemu_build_not_reached(); 38699422278eSRichard Henderson #endif 38709422278eSRichard Henderson } 38719422278eSRichard Henderson 38729422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 38739422278eSRichard Henderson 38749422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 38759422278eSRichard Henderson { 38769422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 38779422278eSRichard Henderson 38789422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 38799422278eSRichard Henderson translator_io_start(&dc->base); 38809422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 38819422278eSRichard Henderson /* End TB to handle timer interrupt */ 38829422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38839422278eSRichard Henderson } 38849422278eSRichard Henderson 38859422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 38869422278eSRichard Henderson 38879422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 38889422278eSRichard Henderson { 38899422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 38909422278eSRichard Henderson } 38919422278eSRichard Henderson 38929422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 38939422278eSRichard Henderson 38949422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 38959422278eSRichard Henderson { 38969422278eSRichard Henderson save_state(dc); 38979422278eSRichard Henderson if (translator_io_start(&dc->base)) { 38989422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 38999422278eSRichard Henderson } 39009422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 39019422278eSRichard Henderson dc->npc = DYNAMIC_PC; 39029422278eSRichard Henderson } 39039422278eSRichard Henderson 39049422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 39059422278eSRichard Henderson 39069422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 39079422278eSRichard Henderson { 39089422278eSRichard Henderson save_state(dc); 39099422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 39109422278eSRichard Henderson dc->npc = DYNAMIC_PC; 39119422278eSRichard Henderson } 39129422278eSRichard Henderson 39139422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 39149422278eSRichard Henderson 39159422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 39169422278eSRichard Henderson { 39179422278eSRichard Henderson if (translator_io_start(&dc->base)) { 39189422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 39199422278eSRichard Henderson } 39209422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 39219422278eSRichard Henderson } 39229422278eSRichard Henderson 39239422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 39249422278eSRichard Henderson 39259422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 39269422278eSRichard Henderson { 39279422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 39289422278eSRichard Henderson } 39299422278eSRichard Henderson 39309422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 39319422278eSRichard Henderson 39329422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 39339422278eSRichard Henderson { 39349422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 39359422278eSRichard Henderson } 39369422278eSRichard Henderson 39379422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 39389422278eSRichard Henderson 39399422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 39409422278eSRichard Henderson { 39419422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 39429422278eSRichard Henderson } 39439422278eSRichard Henderson 39449422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 39459422278eSRichard Henderson 39469422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 39479422278eSRichard Henderson { 39489422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 39499422278eSRichard Henderson } 39509422278eSRichard Henderson 39519422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 39529422278eSRichard Henderson 39539422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 39549422278eSRichard Henderson { 39559422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 39569422278eSRichard Henderson } 39579422278eSRichard Henderson 39589422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 39599422278eSRichard Henderson 39609422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 39619422278eSRichard Henderson { 39629422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 39639422278eSRichard Henderson } 39649422278eSRichard Henderson 39659422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 39669422278eSRichard Henderson 39679422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 39689422278eSRichard Henderson { 39699422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 39709422278eSRichard Henderson } 39719422278eSRichard Henderson 39729422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 39739422278eSRichard Henderson 39749422278eSRichard Henderson /* UA2005 strand status */ 39759422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 39769422278eSRichard Henderson { 39772da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 39789422278eSRichard Henderson } 39799422278eSRichard Henderson 39809422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 39819422278eSRichard Henderson 3982bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3983bb97f2f5SRichard Henderson 3984bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3985bb97f2f5SRichard Henderson { 3986bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3987bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3988bb97f2f5SRichard Henderson } 3989bb97f2f5SRichard Henderson 3990bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3991bb97f2f5SRichard Henderson 3992bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3993bb97f2f5SRichard Henderson { 3994bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3995bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3996bb97f2f5SRichard Henderson 3997bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3998bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3999bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 4000bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 4001bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 4002bb97f2f5SRichard Henderson 4003bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 4004bb97f2f5SRichard Henderson } 4005bb97f2f5SRichard Henderson 4006bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 4007bb97f2f5SRichard Henderson 4008bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 4009bb97f2f5SRichard Henderson { 40102da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 4011bb97f2f5SRichard Henderson } 4012bb97f2f5SRichard Henderson 4013bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 4014bb97f2f5SRichard Henderson 4015bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 4016bb97f2f5SRichard Henderson { 40172da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 4018bb97f2f5SRichard Henderson } 4019bb97f2f5SRichard Henderson 4020bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 4021bb97f2f5SRichard Henderson 4022bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 4023bb97f2f5SRichard Henderson { 4024bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 4025bb97f2f5SRichard Henderson 4026577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 4027bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 4028bb97f2f5SRichard Henderson translator_io_start(&dc->base); 4029577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 4030bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 4031bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 4032bb97f2f5SRichard Henderson } 4033bb97f2f5SRichard Henderson 4034bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 4035bb97f2f5SRichard Henderson do_wrhstick_cmpr) 4036bb97f2f5SRichard Henderson 403725524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 403825524734SRichard Henderson { 403925524734SRichard Henderson if (!supervisor(dc)) { 404025524734SRichard Henderson return raise_priv(dc); 404125524734SRichard Henderson } 404225524734SRichard Henderson if (saved) { 404325524734SRichard Henderson gen_helper_saved(tcg_env); 404425524734SRichard Henderson } else { 404525524734SRichard Henderson gen_helper_restored(tcg_env); 404625524734SRichard Henderson } 404725524734SRichard Henderson return advance_pc(dc); 404825524734SRichard Henderson } 404925524734SRichard Henderson 405025524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 405125524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 405225524734SRichard Henderson 4053d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 4054d3825800SRichard Henderson { 4055d3825800SRichard Henderson return advance_pc(dc); 4056d3825800SRichard Henderson } 4057d3825800SRichard Henderson 40580faef01bSRichard Henderson /* 40590faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 40600faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 40610faef01bSRichard Henderson */ 40625458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 40635458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 40640faef01bSRichard Henderson 4065428881deSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4066428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4067428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4068428881deSRichard Henderson { 4069428881deSRichard Henderson TCGv dst, src1; 4070428881deSRichard Henderson 4071428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4072428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 4073428881deSRichard Henderson return false; 4074428881deSRichard Henderson } 4075428881deSRichard Henderson 4076428881deSRichard Henderson if (a->cc) { 4077428881deSRichard Henderson dst = cpu_cc_dst; 4078428881deSRichard Henderson } else { 4079428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4080428881deSRichard Henderson } 4081428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 4082428881deSRichard Henderson 4083428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4084428881deSRichard Henderson if (funci) { 4085428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 4086428881deSRichard Henderson } else { 4087428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 4088428881deSRichard Henderson } 4089428881deSRichard Henderson } else { 4090428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 4091428881deSRichard Henderson } 4092428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 4093428881deSRichard Henderson 4094428881deSRichard Henderson if (a->cc) { 4095428881deSRichard Henderson tcg_gen_movi_i32(cpu_cc_op, cc_op); 4096428881deSRichard Henderson dc->cc_op = cc_op; 4097428881deSRichard Henderson } 4098428881deSRichard Henderson return advance_pc(dc); 4099428881deSRichard Henderson } 4100428881deSRichard Henderson 4101428881deSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, int cc_op, 4102428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4103428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 4104428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 4105428881deSRichard Henderson { 4106428881deSRichard Henderson if (a->cc) { 410722188d7dSRichard Henderson assert(cc_op >= 0); 4108428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func_cc, NULL); 4109428881deSRichard Henderson } 4110428881deSRichard Henderson return do_arith_int(dc, a, cc_op, func, funci); 4111428881deSRichard Henderson } 4112428881deSRichard Henderson 4113428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 4114428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 4115428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 4116428881deSRichard Henderson { 4117428881deSRichard Henderson return do_arith_int(dc, a, CC_OP_LOGIC, func, funci); 4118428881deSRichard Henderson } 4119428881deSRichard Henderson 4120428881deSRichard Henderson TRANS(ADD, ALL, do_arith, a, CC_OP_ADD, 4121428881deSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc) 4122428881deSRichard Henderson TRANS(SUB, ALL, do_arith, a, CC_OP_SUB, 4123428881deSRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc) 4124428881deSRichard Henderson 4125a9aba13dSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, CC_OP_TADD, NULL, NULL, gen_op_add_cc) 4126a9aba13dSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, CC_OP_TSUB, NULL, NULL, gen_op_sub_cc) 4127a9aba13dSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, CC_OP_TADDTV, NULL, NULL, gen_op_taddcctv) 4128a9aba13dSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, CC_OP_TSUBTV, NULL, NULL, gen_op_tsubcctv) 4129a9aba13dSRichard Henderson 4130428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 4131428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 4132428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 4133428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 4134428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 4135428881deSRichard Henderson 413622188d7dSRichard Henderson TRANS(MULX, 64, do_arith, a, -1, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 4137b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 4138b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 413922188d7dSRichard Henderson 41404ee85ea9SRichard Henderson TRANS(UDIVX, 64, do_arith, a, -1, gen_op_udivx, NULL, NULL) 41414ee85ea9SRichard Henderson TRANS(SDIVX, 64, do_arith, a, -1, gen_op_sdivx, NULL, NULL) 4142c2636853SRichard Henderson TRANS(UDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_udiv, NULL, gen_op_udivcc) 4143c2636853SRichard Henderson TRANS(SDIV, DIV, do_arith, a, CC_OP_DIV, gen_op_sdiv, NULL, gen_op_sdivcc) 41444ee85ea9SRichard Henderson 41459c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 41469c6ec5bcSRichard Henderson TRANS(POPC, 64, do_arith, a, -1, gen_op_popc, NULL, NULL) 41479c6ec5bcSRichard Henderson 4148428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 4149428881deSRichard Henderson { 4150428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 4151428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 4152428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 4153428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 4154428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 4155428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4156428881deSRichard Henderson return false; 4157428881deSRichard Henderson } else { 4158428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 4159428881deSRichard Henderson } 4160428881deSRichard Henderson return advance_pc(dc); 4161428881deSRichard Henderson } 4162428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 4163428881deSRichard Henderson } 4164428881deSRichard Henderson 4165420a187dSRichard Henderson static bool trans_ADDC(DisasContext *dc, arg_r_r_ri_cc *a) 4166420a187dSRichard Henderson { 4167420a187dSRichard Henderson switch (dc->cc_op) { 4168420a187dSRichard Henderson case CC_OP_DIV: 4169420a187dSRichard Henderson case CC_OP_LOGIC: 4170420a187dSRichard Henderson /* Carry is known to be zero. Fall back to plain ADD. */ 4171420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, 4172420a187dSRichard Henderson tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_add_cc); 4173420a187dSRichard Henderson case CC_OP_ADD: 4174420a187dSRichard Henderson case CC_OP_TADD: 4175420a187dSRichard Henderson case CC_OP_TADDTV: 4176420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4177420a187dSRichard Henderson gen_op_addc_add, NULL, gen_op_addccc_add); 4178420a187dSRichard Henderson case CC_OP_SUB: 4179420a187dSRichard Henderson case CC_OP_TSUB: 4180420a187dSRichard Henderson case CC_OP_TSUBTV: 4181420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4182420a187dSRichard Henderson gen_op_addc_sub, NULL, gen_op_addccc_sub); 4183420a187dSRichard Henderson default: 4184420a187dSRichard Henderson return do_arith(dc, a, CC_OP_ADDX, 4185420a187dSRichard Henderson gen_op_addc_generic, NULL, gen_op_addccc_generic); 4186420a187dSRichard Henderson } 4187420a187dSRichard Henderson } 4188420a187dSRichard Henderson 4189dfebb950SRichard Henderson static bool trans_SUBC(DisasContext *dc, arg_r_r_ri_cc *a) 4190dfebb950SRichard Henderson { 4191dfebb950SRichard Henderson switch (dc->cc_op) { 4192dfebb950SRichard Henderson case CC_OP_DIV: 4193dfebb950SRichard Henderson case CC_OP_LOGIC: 4194dfebb950SRichard Henderson /* Carry is known to be zero. Fall back to plain SUB. */ 4195dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUB, 4196dfebb950SRichard Henderson tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_sub_cc); 4197dfebb950SRichard Henderson case CC_OP_ADD: 4198dfebb950SRichard Henderson case CC_OP_TADD: 4199dfebb950SRichard Henderson case CC_OP_TADDTV: 4200dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4201dfebb950SRichard Henderson gen_op_subc_add, NULL, gen_op_subccc_add); 4202dfebb950SRichard Henderson case CC_OP_SUB: 4203dfebb950SRichard Henderson case CC_OP_TSUB: 4204dfebb950SRichard Henderson case CC_OP_TSUBTV: 4205dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4206dfebb950SRichard Henderson gen_op_subc_sub, NULL, gen_op_subccc_sub); 4207dfebb950SRichard Henderson default: 4208dfebb950SRichard Henderson return do_arith(dc, a, CC_OP_SUBX, 4209dfebb950SRichard Henderson gen_op_subc_generic, NULL, gen_op_subccc_generic); 4210dfebb950SRichard Henderson } 4211dfebb950SRichard Henderson } 4212dfebb950SRichard Henderson 4213a9aba13dSRichard Henderson static bool trans_MULScc(DisasContext *dc, arg_r_r_ri_cc *a) 4214a9aba13dSRichard Henderson { 4215a9aba13dSRichard Henderson update_psr(dc); 4216a9aba13dSRichard Henderson return do_arith(dc, a, CC_OP_ADD, NULL, NULL, gen_op_mulscc); 4217a9aba13dSRichard Henderson } 4218a9aba13dSRichard Henderson 42195fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 42205fc546eeSRichard Henderson { 42215fc546eeSRichard Henderson TCGv dst, src1, src2; 42225fc546eeSRichard Henderson 42235fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42245fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 42255fc546eeSRichard Henderson return false; 42265fc546eeSRichard Henderson } 42275fc546eeSRichard Henderson 42285fc546eeSRichard Henderson src2 = tcg_temp_new(); 42295fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 42305fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42315fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42325fc546eeSRichard Henderson 42335fc546eeSRichard Henderson if (l) { 42345fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 42355fc546eeSRichard Henderson if (!a->x) { 42365fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 42375fc546eeSRichard Henderson } 42385fc546eeSRichard Henderson } else if (u) { 42395fc546eeSRichard Henderson if (!a->x) { 42405fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 42415fc546eeSRichard Henderson src1 = dst; 42425fc546eeSRichard Henderson } 42435fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 42445fc546eeSRichard Henderson } else { 42455fc546eeSRichard Henderson if (!a->x) { 42465fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 42475fc546eeSRichard Henderson src1 = dst; 42485fc546eeSRichard Henderson } 42495fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 42505fc546eeSRichard Henderson } 42515fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 42525fc546eeSRichard Henderson return advance_pc(dc); 42535fc546eeSRichard Henderson } 42545fc546eeSRichard Henderson 42555fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 42565fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 42575fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 42585fc546eeSRichard Henderson 42595fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 42605fc546eeSRichard Henderson { 42615fc546eeSRichard Henderson TCGv dst, src1; 42625fc546eeSRichard Henderson 42635fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 42645fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 42655fc546eeSRichard Henderson return false; 42665fc546eeSRichard Henderson } 42675fc546eeSRichard Henderson 42685fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 42695fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 42705fc546eeSRichard Henderson 42715fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 42725fc546eeSRichard Henderson if (l) { 42735fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 42745fc546eeSRichard Henderson } else if (u) { 42755fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 42765fc546eeSRichard Henderson } else { 42775fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 42785fc546eeSRichard Henderson } 42795fc546eeSRichard Henderson } else { 42805fc546eeSRichard Henderson if (l) { 42815fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 42825fc546eeSRichard Henderson } else if (u) { 42835fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 42845fc546eeSRichard Henderson } else { 42855fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 42865fc546eeSRichard Henderson } 42875fc546eeSRichard Henderson } 42885fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 42895fc546eeSRichard Henderson return advance_pc(dc); 42905fc546eeSRichard Henderson } 42915fc546eeSRichard Henderson 42925fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 42935fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 42945fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 42955fc546eeSRichard Henderson 4296fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 4297fb4ed7aaSRichard Henderson { 4298fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 4299fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 4300fb4ed7aaSRichard Henderson return NULL; 4301fb4ed7aaSRichard Henderson } 4302fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 4303fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 4304fb4ed7aaSRichard Henderson } else { 4305fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 4306fb4ed7aaSRichard Henderson } 4307fb4ed7aaSRichard Henderson } 4308fb4ed7aaSRichard Henderson 4309fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 4310fb4ed7aaSRichard Henderson { 4311fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 4312fb4ed7aaSRichard Henderson 4313fb4ed7aaSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, cmp->c2, src2, dst); 4314fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 4315fb4ed7aaSRichard Henderson return advance_pc(dc); 4316fb4ed7aaSRichard Henderson } 4317fb4ed7aaSRichard Henderson 4318fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 4319fb4ed7aaSRichard Henderson { 4320fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4321fb4ed7aaSRichard Henderson DisasCompare cmp; 4322fb4ed7aaSRichard Henderson 4323fb4ed7aaSRichard Henderson if (src2 == NULL) { 4324fb4ed7aaSRichard Henderson return false; 4325fb4ed7aaSRichard Henderson } 4326fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4327fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4328fb4ed7aaSRichard Henderson } 4329fb4ed7aaSRichard Henderson 4330fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 4331fb4ed7aaSRichard Henderson { 4332fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4333fb4ed7aaSRichard Henderson DisasCompare cmp; 4334fb4ed7aaSRichard Henderson 4335fb4ed7aaSRichard Henderson if (src2 == NULL) { 4336fb4ed7aaSRichard Henderson return false; 4337fb4ed7aaSRichard Henderson } 4338fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 4339fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4340fb4ed7aaSRichard Henderson } 4341fb4ed7aaSRichard Henderson 4342fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 4343fb4ed7aaSRichard Henderson { 4344fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 4345fb4ed7aaSRichard Henderson DisasCompare cmp; 4346fb4ed7aaSRichard Henderson 4347fb4ed7aaSRichard Henderson if (src2 == NULL) { 4348fb4ed7aaSRichard Henderson return false; 4349fb4ed7aaSRichard Henderson } 4350fb4ed7aaSRichard Henderson gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1)); 4351fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 4352fb4ed7aaSRichard Henderson } 4353fb4ed7aaSRichard Henderson 435486b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 435586b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 435686b82fe0SRichard Henderson { 435786b82fe0SRichard Henderson TCGv src1, sum; 435886b82fe0SRichard Henderson 435986b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 436086b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 436186b82fe0SRichard Henderson return false; 436286b82fe0SRichard Henderson } 436386b82fe0SRichard Henderson 436486b82fe0SRichard Henderson /* 436586b82fe0SRichard Henderson * Always load the sum into a new temporary. 436686b82fe0SRichard Henderson * This is required to capture the value across a window change, 436786b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 436886b82fe0SRichard Henderson */ 436986b82fe0SRichard Henderson sum = tcg_temp_new(); 437086b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 437186b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 437286b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 437386b82fe0SRichard Henderson } else { 437486b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 437586b82fe0SRichard Henderson } 437686b82fe0SRichard Henderson return func(dc, a->rd, sum); 437786b82fe0SRichard Henderson } 437886b82fe0SRichard Henderson 437986b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 438086b82fe0SRichard Henderson { 438186b82fe0SRichard Henderson /* 438286b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 438386b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 438486b82fe0SRichard Henderson */ 438586b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 438686b82fe0SRichard Henderson 438786b82fe0SRichard Henderson gen_check_align(dc, src, 3); 438886b82fe0SRichard Henderson 438986b82fe0SRichard Henderson gen_mov_pc_npc(dc); 439086b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 439186b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 439286b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 439386b82fe0SRichard Henderson 439486b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 439586b82fe0SRichard Henderson return true; 439686b82fe0SRichard Henderson } 439786b82fe0SRichard Henderson 439886b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 439986b82fe0SRichard Henderson 440086b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 440186b82fe0SRichard Henderson { 440286b82fe0SRichard Henderson if (!supervisor(dc)) { 440386b82fe0SRichard Henderson return raise_priv(dc); 440486b82fe0SRichard Henderson } 440586b82fe0SRichard Henderson 440686b82fe0SRichard Henderson gen_check_align(dc, src, 3); 440786b82fe0SRichard Henderson 440886b82fe0SRichard Henderson gen_mov_pc_npc(dc); 440986b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 441086b82fe0SRichard Henderson gen_helper_rett(tcg_env); 441186b82fe0SRichard Henderson 441286b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 441386b82fe0SRichard Henderson return true; 441486b82fe0SRichard Henderson } 441586b82fe0SRichard Henderson 441686b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 441786b82fe0SRichard Henderson 441886b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 441986b82fe0SRichard Henderson { 442086b82fe0SRichard Henderson gen_check_align(dc, src, 3); 442186b82fe0SRichard Henderson 442286b82fe0SRichard Henderson gen_mov_pc_npc(dc); 442386b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 442486b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 442586b82fe0SRichard Henderson 442686b82fe0SRichard Henderson gen_helper_restore(tcg_env); 442786b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 442886b82fe0SRichard Henderson return true; 442986b82fe0SRichard Henderson } 443086b82fe0SRichard Henderson 443186b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 443286b82fe0SRichard Henderson 4433d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 4434d3825800SRichard Henderson { 4435d3825800SRichard Henderson gen_helper_save(tcg_env); 4436d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4437d3825800SRichard Henderson return advance_pc(dc); 4438d3825800SRichard Henderson } 4439d3825800SRichard Henderson 4440d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 4441d3825800SRichard Henderson 4442d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 4443d3825800SRichard Henderson { 4444d3825800SRichard Henderson gen_helper_restore(tcg_env); 4445d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 4446d3825800SRichard Henderson return advance_pc(dc); 4447d3825800SRichard Henderson } 4448d3825800SRichard Henderson 4449d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 4450d3825800SRichard Henderson 44518f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 44528f75b8a4SRichard Henderson { 44538f75b8a4SRichard Henderson if (!supervisor(dc)) { 44548f75b8a4SRichard Henderson return raise_priv(dc); 44558f75b8a4SRichard Henderson } 44568f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 44578f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 44588f75b8a4SRichard Henderson translator_io_start(&dc->base); 44598f75b8a4SRichard Henderson if (done) { 44608f75b8a4SRichard Henderson gen_helper_done(tcg_env); 44618f75b8a4SRichard Henderson } else { 44628f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 44638f75b8a4SRichard Henderson } 44648f75b8a4SRichard Henderson return true; 44658f75b8a4SRichard Henderson } 44668f75b8a4SRichard Henderson 44678f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 44688f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 44698f75b8a4SRichard Henderson 44700880d20bSRichard Henderson /* 44710880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 44720880d20bSRichard Henderson */ 44730880d20bSRichard Henderson 44740880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 44750880d20bSRichard Henderson { 44760880d20bSRichard Henderson TCGv addr, tmp = NULL; 44770880d20bSRichard Henderson 44780880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 44790880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 44800880d20bSRichard Henderson return NULL; 44810880d20bSRichard Henderson } 44820880d20bSRichard Henderson 44830880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 44840880d20bSRichard Henderson if (rs2_or_imm) { 44850880d20bSRichard Henderson tmp = tcg_temp_new(); 44860880d20bSRichard Henderson if (imm) { 44870880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 44880880d20bSRichard Henderson } else { 44890880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 44900880d20bSRichard Henderson } 44910880d20bSRichard Henderson addr = tmp; 44920880d20bSRichard Henderson } 44930880d20bSRichard Henderson if (AM_CHECK(dc)) { 44940880d20bSRichard Henderson if (!tmp) { 44950880d20bSRichard Henderson tmp = tcg_temp_new(); 44960880d20bSRichard Henderson } 44970880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 44980880d20bSRichard Henderson addr = tmp; 44990880d20bSRichard Henderson } 45000880d20bSRichard Henderson return addr; 45010880d20bSRichard Henderson } 45020880d20bSRichard Henderson 45030880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45040880d20bSRichard Henderson { 45050880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45060880d20bSRichard Henderson DisasASI da; 45070880d20bSRichard Henderson 45080880d20bSRichard Henderson if (addr == NULL) { 45090880d20bSRichard Henderson return false; 45100880d20bSRichard Henderson } 45110880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 45120880d20bSRichard Henderson 45130880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 451442071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 45150880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 45160880d20bSRichard Henderson return advance_pc(dc); 45170880d20bSRichard Henderson } 45180880d20bSRichard Henderson 45190880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 45200880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 45210880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 45220880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 45230880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 45240880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 45250880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 45260880d20bSRichard Henderson 45270880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 45280880d20bSRichard Henderson { 45290880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45300880d20bSRichard Henderson DisasASI da; 45310880d20bSRichard Henderson 45320880d20bSRichard Henderson if (addr == NULL) { 45330880d20bSRichard Henderson return false; 45340880d20bSRichard Henderson } 45350880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 45360880d20bSRichard Henderson 45370880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 453842071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 45390880d20bSRichard Henderson return advance_pc(dc); 45400880d20bSRichard Henderson } 45410880d20bSRichard Henderson 45420880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 45430880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 45440880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 45450880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 45460880d20bSRichard Henderson 45470880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 45480880d20bSRichard Henderson { 45490880d20bSRichard Henderson TCGv addr; 45500880d20bSRichard Henderson DisasASI da; 45510880d20bSRichard Henderson 45520880d20bSRichard Henderson if (a->rd & 1) { 45530880d20bSRichard Henderson return false; 45540880d20bSRichard Henderson } 45550880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45560880d20bSRichard Henderson if (addr == NULL) { 45570880d20bSRichard Henderson return false; 45580880d20bSRichard Henderson } 45590880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 456042071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 45610880d20bSRichard Henderson return advance_pc(dc); 45620880d20bSRichard Henderson } 45630880d20bSRichard Henderson 45640880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 45650880d20bSRichard Henderson { 45660880d20bSRichard Henderson TCGv addr; 45670880d20bSRichard Henderson DisasASI da; 45680880d20bSRichard Henderson 45690880d20bSRichard Henderson if (a->rd & 1) { 45700880d20bSRichard Henderson return false; 45710880d20bSRichard Henderson } 45720880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 45730880d20bSRichard Henderson if (addr == NULL) { 45740880d20bSRichard Henderson return false; 45750880d20bSRichard Henderson } 45760880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 457742071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 45780880d20bSRichard Henderson return advance_pc(dc); 45790880d20bSRichard Henderson } 45800880d20bSRichard Henderson 4581cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4582cf07cd1eSRichard Henderson { 4583cf07cd1eSRichard Henderson TCGv addr, reg; 4584cf07cd1eSRichard Henderson DisasASI da; 4585cf07cd1eSRichard Henderson 4586cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4587cf07cd1eSRichard Henderson if (addr == NULL) { 4588cf07cd1eSRichard Henderson return false; 4589cf07cd1eSRichard Henderson } 4590cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4591cf07cd1eSRichard Henderson 4592cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4593cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4594cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4595cf07cd1eSRichard Henderson return advance_pc(dc); 4596cf07cd1eSRichard Henderson } 4597cf07cd1eSRichard Henderson 4598dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4599dca544b9SRichard Henderson { 4600dca544b9SRichard Henderson TCGv addr, dst, src; 4601dca544b9SRichard Henderson DisasASI da; 4602dca544b9SRichard Henderson 4603dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4604dca544b9SRichard Henderson if (addr == NULL) { 4605dca544b9SRichard Henderson return false; 4606dca544b9SRichard Henderson } 4607dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4608dca544b9SRichard Henderson 4609dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4610dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4611dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4612dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4613dca544b9SRichard Henderson return advance_pc(dc); 4614dca544b9SRichard Henderson } 4615dca544b9SRichard Henderson 4616d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4617d0a11d25SRichard Henderson { 4618d0a11d25SRichard Henderson TCGv addr, o, n, c; 4619d0a11d25SRichard Henderson DisasASI da; 4620d0a11d25SRichard Henderson 4621d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4622d0a11d25SRichard Henderson if (addr == NULL) { 4623d0a11d25SRichard Henderson return false; 4624d0a11d25SRichard Henderson } 4625d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4626d0a11d25SRichard Henderson 4627d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4628d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4629d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4630d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4631d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4632d0a11d25SRichard Henderson return advance_pc(dc); 4633d0a11d25SRichard Henderson } 4634d0a11d25SRichard Henderson 4635d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4636d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4637d0a11d25SRichard Henderson 4638*06c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 4639*06c060d9SRichard Henderson { 4640*06c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4641*06c060d9SRichard Henderson DisasASI da; 4642*06c060d9SRichard Henderson 4643*06c060d9SRichard Henderson if (addr == NULL) { 4644*06c060d9SRichard Henderson return false; 4645*06c060d9SRichard Henderson } 4646*06c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4647*06c060d9SRichard Henderson return true; 4648*06c060d9SRichard Henderson } 4649*06c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 4650*06c060d9SRichard Henderson return true; 4651*06c060d9SRichard Henderson } 4652*06c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4653*06c060d9SRichard Henderson gen_ldf_asi0(dc, &da, sz, addr, a->rd); 4654*06c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 4655*06c060d9SRichard Henderson return advance_pc(dc); 4656*06c060d9SRichard Henderson } 4657*06c060d9SRichard Henderson 4658*06c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 4659*06c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 4660*06c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 4661*06c060d9SRichard Henderson 4662*06c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 4663*06c060d9SRichard Henderson { 4664*06c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4665*06c060d9SRichard Henderson DisasASI da; 4666*06c060d9SRichard Henderson 4667*06c060d9SRichard Henderson if (addr == NULL) { 4668*06c060d9SRichard Henderson return false; 4669*06c060d9SRichard Henderson } 4670*06c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4671*06c060d9SRichard Henderson return true; 4672*06c060d9SRichard Henderson } 4673*06c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 4674*06c060d9SRichard Henderson return true; 4675*06c060d9SRichard Henderson } 4676*06c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4677*06c060d9SRichard Henderson gen_stf_asi0(dc, &da, sz, addr, a->rd); 4678*06c060d9SRichard Henderson return advance_pc(dc); 4679*06c060d9SRichard Henderson } 4680*06c060d9SRichard Henderson 4681*06c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 4682*06c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 4683*06c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 4684*06c060d9SRichard Henderson 4685*06c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 4686*06c060d9SRichard Henderson { 4687*06c060d9SRichard Henderson if (!avail_32(dc)) { 4688*06c060d9SRichard Henderson return false; 4689*06c060d9SRichard Henderson } 4690*06c060d9SRichard Henderson if (!supervisor(dc)) { 4691*06c060d9SRichard Henderson return raise_priv(dc); 4692*06c060d9SRichard Henderson } 4693*06c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4694*06c060d9SRichard Henderson return true; 4695*06c060d9SRichard Henderson } 4696*06c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 4697*06c060d9SRichard Henderson return true; 4698*06c060d9SRichard Henderson } 4699*06c060d9SRichard Henderson 4700fcf5ef2aSThomas Huth #define CHECK_IU_FEATURE(dc, FEATURE) \ 4701fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4702fcf5ef2aSThomas Huth goto illegal_insn; 4703fcf5ef2aSThomas Huth #define CHECK_FPU_FEATURE(dc, FEATURE) \ 4704fcf5ef2aSThomas Huth if (!((dc)->def->features & CPU_FEATURE_ ## FEATURE)) \ 4705fcf5ef2aSThomas Huth goto nfpu_insn; 4706fcf5ef2aSThomas Huth 4707fcf5ef2aSThomas Huth /* before an instruction, dc->pc must be static */ 4708878cc677SRichard Henderson static void disas_sparc_legacy(DisasContext *dc, unsigned int insn) 4709fcf5ef2aSThomas Huth { 4710fcf5ef2aSThomas Huth unsigned int opc, rs1, rs2, rd; 4711dca544b9SRichard Henderson TCGv cpu_src1 __attribute__((unused)); 47128f75b8a4SRichard Henderson TCGv cpu_src2 __attribute__((unused)); 4713fcf5ef2aSThomas Huth TCGv_i32 cpu_src1_32, cpu_src2_32, cpu_dst_32; 4714*06c060d9SRichard Henderson TCGv_i64 cpu_src1_64, cpu_src2_64; 4715*06c060d9SRichard Henderson TCGv_i64 cpu_dst_64 __attribute__((unused)); 4716fcf5ef2aSThomas Huth target_long simm; 4717fcf5ef2aSThomas Huth 4718fcf5ef2aSThomas Huth opc = GET_FIELD(insn, 0, 1); 4719fcf5ef2aSThomas Huth rd = GET_FIELD(insn, 2, 6); 4720fcf5ef2aSThomas Huth 4721fcf5ef2aSThomas Huth switch (opc) { 47226d2a0768SRichard Henderson case 0: 47236d2a0768SRichard Henderson goto illegal_insn; /* in decodetree */ 472423ada1b1SRichard Henderson case 1: 472523ada1b1SRichard Henderson g_assert_not_reached(); /* in decodetree */ 4726fcf5ef2aSThomas Huth case 2: /* FPU & Logical Operations */ 4727fcf5ef2aSThomas Huth { 47288f75b8a4SRichard Henderson unsigned int xop = GET_FIELD(insn, 7, 12); 4729af25071cSRichard Henderson TCGv cpu_dst __attribute__((unused)) = tcg_temp_new(); 4730fcf5ef2aSThomas Huth 4731af25071cSRichard Henderson if (xop == 0x34) { /* FPU Operations */ 4732fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4733fcf5ef2aSThomas Huth goto jmp_insn; 4734fcf5ef2aSThomas Huth } 4735fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4736fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4737fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4738fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4739fcf5ef2aSThomas Huth 4740fcf5ef2aSThomas Huth switch (xop) { 4741fcf5ef2aSThomas Huth case 0x1: /* fmovs */ 4742fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 4743fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 4744fcf5ef2aSThomas Huth break; 4745fcf5ef2aSThomas Huth case 0x5: /* fnegs */ 4746fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fnegs); 4747fcf5ef2aSThomas Huth break; 4748fcf5ef2aSThomas Huth case 0x9: /* fabss */ 4749fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, gen_helper_fabss); 4750fcf5ef2aSThomas Huth break; 4751fcf5ef2aSThomas Huth case 0x29: /* fsqrts */ 4752fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fsqrts); 4753fcf5ef2aSThomas Huth break; 4754fcf5ef2aSThomas Huth case 0x2a: /* fsqrtd */ 4755fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fsqrtd); 4756fcf5ef2aSThomas Huth break; 4757fcf5ef2aSThomas Huth case 0x2b: /* fsqrtq */ 4758fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4759fcf5ef2aSThomas Huth gen_fop_QQ(dc, rd, rs2, gen_helper_fsqrtq); 4760fcf5ef2aSThomas Huth break; 4761fcf5ef2aSThomas Huth case 0x41: /* fadds */ 4762fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fadds); 4763fcf5ef2aSThomas Huth break; 4764fcf5ef2aSThomas Huth case 0x42: /* faddd */ 4765fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_faddd); 4766fcf5ef2aSThomas Huth break; 4767fcf5ef2aSThomas Huth case 0x43: /* faddq */ 4768fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4769fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_faddq); 4770fcf5ef2aSThomas Huth break; 4771fcf5ef2aSThomas Huth case 0x45: /* fsubs */ 4772fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fsubs); 4773fcf5ef2aSThomas Huth break; 4774fcf5ef2aSThomas Huth case 0x46: /* fsubd */ 4775fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fsubd); 4776fcf5ef2aSThomas Huth break; 4777fcf5ef2aSThomas Huth case 0x47: /* fsubq */ 4778fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4779fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fsubq); 4780fcf5ef2aSThomas Huth break; 4781fcf5ef2aSThomas Huth case 0x49: /* fmuls */ 4782fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fmuls); 4783fcf5ef2aSThomas Huth break; 4784fcf5ef2aSThomas Huth case 0x4a: /* fmuld */ 4785fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld); 4786fcf5ef2aSThomas Huth break; 4787fcf5ef2aSThomas Huth case 0x4b: /* fmulq */ 4788fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4789fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fmulq); 4790fcf5ef2aSThomas Huth break; 4791fcf5ef2aSThomas Huth case 0x4d: /* fdivs */ 4792fcf5ef2aSThomas Huth gen_fop_FFF(dc, rd, rs1, rs2, gen_helper_fdivs); 4793fcf5ef2aSThomas Huth break; 4794fcf5ef2aSThomas Huth case 0x4e: /* fdivd */ 4795fcf5ef2aSThomas Huth gen_fop_DDD(dc, rd, rs1, rs2, gen_helper_fdivd); 4796fcf5ef2aSThomas Huth break; 4797fcf5ef2aSThomas Huth case 0x4f: /* fdivq */ 4798fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4799fcf5ef2aSThomas Huth gen_fop_QQQ(dc, rd, rs1, rs2, gen_helper_fdivq); 4800fcf5ef2aSThomas Huth break; 4801fcf5ef2aSThomas Huth case 0x69: /* fsmuld */ 4802fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FSMULD); 4803fcf5ef2aSThomas Huth gen_fop_DFF(dc, rd, rs1, rs2, gen_helper_fsmuld); 4804fcf5ef2aSThomas Huth break; 4805fcf5ef2aSThomas Huth case 0x6e: /* fdmulq */ 4806fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4807fcf5ef2aSThomas Huth gen_fop_QDD(dc, rd, rs1, rs2, gen_helper_fdmulq); 4808fcf5ef2aSThomas Huth break; 4809fcf5ef2aSThomas Huth case 0xc4: /* fitos */ 4810fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fitos); 4811fcf5ef2aSThomas Huth break; 4812fcf5ef2aSThomas Huth case 0xc6: /* fdtos */ 4813fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtos); 4814fcf5ef2aSThomas Huth break; 4815fcf5ef2aSThomas Huth case 0xc7: /* fqtos */ 4816fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4817fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtos); 4818fcf5ef2aSThomas Huth break; 4819fcf5ef2aSThomas Huth case 0xc8: /* fitod */ 4820fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fitod); 4821fcf5ef2aSThomas Huth break; 4822fcf5ef2aSThomas Huth case 0xc9: /* fstod */ 4823fcf5ef2aSThomas Huth gen_ne_fop_DF(dc, rd, rs2, gen_helper_fstod); 4824fcf5ef2aSThomas Huth break; 4825fcf5ef2aSThomas Huth case 0xcb: /* fqtod */ 4826fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4827fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtod); 4828fcf5ef2aSThomas Huth break; 4829fcf5ef2aSThomas Huth case 0xcc: /* fitoq */ 4830fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4831fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fitoq); 4832fcf5ef2aSThomas Huth break; 4833fcf5ef2aSThomas Huth case 0xcd: /* fstoq */ 4834fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4835fcf5ef2aSThomas Huth gen_ne_fop_QF(dc, rd, rs2, gen_helper_fstoq); 4836fcf5ef2aSThomas Huth break; 4837fcf5ef2aSThomas Huth case 0xce: /* fdtoq */ 4838fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4839fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fdtoq); 4840fcf5ef2aSThomas Huth break; 4841fcf5ef2aSThomas Huth case 0xd1: /* fstoi */ 4842fcf5ef2aSThomas Huth gen_fop_FF(dc, rd, rs2, gen_helper_fstoi); 4843fcf5ef2aSThomas Huth break; 4844fcf5ef2aSThomas Huth case 0xd2: /* fdtoi */ 4845fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fdtoi); 4846fcf5ef2aSThomas Huth break; 4847fcf5ef2aSThomas Huth case 0xd3: /* fqtoi */ 4848fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4849fcf5ef2aSThomas Huth gen_fop_FQ(dc, rd, rs2, gen_helper_fqtoi); 4850fcf5ef2aSThomas Huth break; 4851fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4852fcf5ef2aSThomas Huth case 0x2: /* V9 fmovd */ 4853fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 4854fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 4855fcf5ef2aSThomas Huth break; 4856fcf5ef2aSThomas Huth case 0x3: /* V9 fmovq */ 4857fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4858fcf5ef2aSThomas Huth gen_move_Q(dc, rd, rs2); 4859fcf5ef2aSThomas Huth break; 4860fcf5ef2aSThomas Huth case 0x6: /* V9 fnegd */ 4861fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fnegd); 4862fcf5ef2aSThomas Huth break; 4863fcf5ef2aSThomas Huth case 0x7: /* V9 fnegq */ 4864fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4865fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fnegq); 4866fcf5ef2aSThomas Huth break; 4867fcf5ef2aSThomas Huth case 0xa: /* V9 fabsd */ 4868fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, gen_helper_fabsd); 4869fcf5ef2aSThomas Huth break; 4870fcf5ef2aSThomas Huth case 0xb: /* V9 fabsq */ 4871fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4872fcf5ef2aSThomas Huth gen_ne_fop_QQ(dc, rd, rs2, gen_helper_fabsq); 4873fcf5ef2aSThomas Huth break; 4874fcf5ef2aSThomas Huth case 0x81: /* V9 fstox */ 4875fcf5ef2aSThomas Huth gen_fop_DF(dc, rd, rs2, gen_helper_fstox); 4876fcf5ef2aSThomas Huth break; 4877fcf5ef2aSThomas Huth case 0x82: /* V9 fdtox */ 4878fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fdtox); 4879fcf5ef2aSThomas Huth break; 4880fcf5ef2aSThomas Huth case 0x83: /* V9 fqtox */ 4881fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4882fcf5ef2aSThomas Huth gen_fop_DQ(dc, rd, rs2, gen_helper_fqtox); 4883fcf5ef2aSThomas Huth break; 4884fcf5ef2aSThomas Huth case 0x84: /* V9 fxtos */ 4885fcf5ef2aSThomas Huth gen_fop_FD(dc, rd, rs2, gen_helper_fxtos); 4886fcf5ef2aSThomas Huth break; 4887fcf5ef2aSThomas Huth case 0x88: /* V9 fxtod */ 4888fcf5ef2aSThomas Huth gen_fop_DD(dc, rd, rs2, gen_helper_fxtod); 4889fcf5ef2aSThomas Huth break; 4890fcf5ef2aSThomas Huth case 0x8c: /* V9 fxtoq */ 4891fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4892fcf5ef2aSThomas Huth gen_ne_fop_QD(dc, rd, rs2, gen_helper_fxtoq); 4893fcf5ef2aSThomas Huth break; 4894fcf5ef2aSThomas Huth #endif 4895fcf5ef2aSThomas Huth default: 4896fcf5ef2aSThomas Huth goto illegal_insn; 4897fcf5ef2aSThomas Huth } 4898fcf5ef2aSThomas Huth } else if (xop == 0x35) { /* FPU Operations */ 4899fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4900fcf5ef2aSThomas Huth int cond; 4901fcf5ef2aSThomas Huth #endif 4902fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 4903fcf5ef2aSThomas Huth goto jmp_insn; 4904fcf5ef2aSThomas Huth } 4905fcf5ef2aSThomas Huth gen_op_clear_ieee_excp_and_FTT(); 4906fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 4907fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 4908fcf5ef2aSThomas Huth xop = GET_FIELD(insn, 18, 26); 4909fcf5ef2aSThomas Huth 4910fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4911fcf5ef2aSThomas Huth #define FMOVR(sz) \ 4912fcf5ef2aSThomas Huth do { \ 4913fcf5ef2aSThomas Huth DisasCompare cmp; \ 4914fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 10, 12); \ 4915fcf5ef2aSThomas Huth cpu_src1 = get_src1(dc, insn); \ 4916fcf5ef2aSThomas Huth gen_compare_reg(&cmp, cond, cpu_src1); \ 4917fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4918fcf5ef2aSThomas Huth } while (0) 4919fcf5ef2aSThomas Huth 4920fcf5ef2aSThomas Huth if ((xop & 0x11f) == 0x005) { /* V9 fmovsr */ 4921fcf5ef2aSThomas Huth FMOVR(s); 4922fcf5ef2aSThomas Huth break; 4923fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr 4924fcf5ef2aSThomas Huth FMOVR(d); 4925fcf5ef2aSThomas Huth break; 4926fcf5ef2aSThomas Huth } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr 4927fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4928fcf5ef2aSThomas Huth FMOVR(q); 4929fcf5ef2aSThomas Huth break; 4930fcf5ef2aSThomas Huth } 4931fcf5ef2aSThomas Huth #undef FMOVR 4932fcf5ef2aSThomas Huth #endif 4933fcf5ef2aSThomas Huth switch (xop) { 4934fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 4935fcf5ef2aSThomas Huth #define FMOVCC(fcc, sz) \ 4936fcf5ef2aSThomas Huth do { \ 4937fcf5ef2aSThomas Huth DisasCompare cmp; \ 4938fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4939fcf5ef2aSThomas Huth gen_fcompare(&cmp, fcc, cond); \ 4940fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4941fcf5ef2aSThomas Huth } while (0) 4942fcf5ef2aSThomas Huth 4943fcf5ef2aSThomas Huth case 0x001: /* V9 fmovscc %fcc0 */ 4944fcf5ef2aSThomas Huth FMOVCC(0, s); 4945fcf5ef2aSThomas Huth break; 4946fcf5ef2aSThomas Huth case 0x002: /* V9 fmovdcc %fcc0 */ 4947fcf5ef2aSThomas Huth FMOVCC(0, d); 4948fcf5ef2aSThomas Huth break; 4949fcf5ef2aSThomas Huth case 0x003: /* V9 fmovqcc %fcc0 */ 4950fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4951fcf5ef2aSThomas Huth FMOVCC(0, q); 4952fcf5ef2aSThomas Huth break; 4953fcf5ef2aSThomas Huth case 0x041: /* V9 fmovscc %fcc1 */ 4954fcf5ef2aSThomas Huth FMOVCC(1, s); 4955fcf5ef2aSThomas Huth break; 4956fcf5ef2aSThomas Huth case 0x042: /* V9 fmovdcc %fcc1 */ 4957fcf5ef2aSThomas Huth FMOVCC(1, d); 4958fcf5ef2aSThomas Huth break; 4959fcf5ef2aSThomas Huth case 0x043: /* V9 fmovqcc %fcc1 */ 4960fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4961fcf5ef2aSThomas Huth FMOVCC(1, q); 4962fcf5ef2aSThomas Huth break; 4963fcf5ef2aSThomas Huth case 0x081: /* V9 fmovscc %fcc2 */ 4964fcf5ef2aSThomas Huth FMOVCC(2, s); 4965fcf5ef2aSThomas Huth break; 4966fcf5ef2aSThomas Huth case 0x082: /* V9 fmovdcc %fcc2 */ 4967fcf5ef2aSThomas Huth FMOVCC(2, d); 4968fcf5ef2aSThomas Huth break; 4969fcf5ef2aSThomas Huth case 0x083: /* V9 fmovqcc %fcc2 */ 4970fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4971fcf5ef2aSThomas Huth FMOVCC(2, q); 4972fcf5ef2aSThomas Huth break; 4973fcf5ef2aSThomas Huth case 0x0c1: /* V9 fmovscc %fcc3 */ 4974fcf5ef2aSThomas Huth FMOVCC(3, s); 4975fcf5ef2aSThomas Huth break; 4976fcf5ef2aSThomas Huth case 0x0c2: /* V9 fmovdcc %fcc3 */ 4977fcf5ef2aSThomas Huth FMOVCC(3, d); 4978fcf5ef2aSThomas Huth break; 4979fcf5ef2aSThomas Huth case 0x0c3: /* V9 fmovqcc %fcc3 */ 4980fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 4981fcf5ef2aSThomas Huth FMOVCC(3, q); 4982fcf5ef2aSThomas Huth break; 4983fcf5ef2aSThomas Huth #undef FMOVCC 4984fcf5ef2aSThomas Huth #define FMOVCC(xcc, sz) \ 4985fcf5ef2aSThomas Huth do { \ 4986fcf5ef2aSThomas Huth DisasCompare cmp; \ 4987fcf5ef2aSThomas Huth cond = GET_FIELD_SP(insn, 14, 17); \ 4988fcf5ef2aSThomas Huth gen_compare(&cmp, xcc, cond, dc); \ 4989fcf5ef2aSThomas Huth gen_fmov##sz(dc, &cmp, rd, rs2); \ 4990fcf5ef2aSThomas Huth } while (0) 4991fcf5ef2aSThomas Huth 4992fcf5ef2aSThomas Huth case 0x101: /* V9 fmovscc %icc */ 4993fcf5ef2aSThomas Huth FMOVCC(0, s); 4994fcf5ef2aSThomas Huth break; 4995fcf5ef2aSThomas Huth case 0x102: /* V9 fmovdcc %icc */ 4996fcf5ef2aSThomas Huth FMOVCC(0, d); 4997fcf5ef2aSThomas Huth break; 4998fcf5ef2aSThomas Huth case 0x103: /* V9 fmovqcc %icc */ 4999fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5000fcf5ef2aSThomas Huth FMOVCC(0, q); 5001fcf5ef2aSThomas Huth break; 5002fcf5ef2aSThomas Huth case 0x181: /* V9 fmovscc %xcc */ 5003fcf5ef2aSThomas Huth FMOVCC(1, s); 5004fcf5ef2aSThomas Huth break; 5005fcf5ef2aSThomas Huth case 0x182: /* V9 fmovdcc %xcc */ 5006fcf5ef2aSThomas Huth FMOVCC(1, d); 5007fcf5ef2aSThomas Huth break; 5008fcf5ef2aSThomas Huth case 0x183: /* V9 fmovqcc %xcc */ 5009fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5010fcf5ef2aSThomas Huth FMOVCC(1, q); 5011fcf5ef2aSThomas Huth break; 5012fcf5ef2aSThomas Huth #undef FMOVCC 5013fcf5ef2aSThomas Huth #endif 5014fcf5ef2aSThomas Huth case 0x51: /* fcmps, V9 %fcc */ 5015fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5016fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5017fcf5ef2aSThomas Huth gen_op_fcmps(rd & 3, cpu_src1_32, cpu_src2_32); 5018fcf5ef2aSThomas Huth break; 5019fcf5ef2aSThomas Huth case 0x52: /* fcmpd, V9 %fcc */ 5020fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5021fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5022fcf5ef2aSThomas Huth gen_op_fcmpd(rd & 3, cpu_src1_64, cpu_src2_64); 5023fcf5ef2aSThomas Huth break; 5024fcf5ef2aSThomas Huth case 0x53: /* fcmpq, V9 %fcc */ 5025fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5026fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5027fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5028fcf5ef2aSThomas Huth gen_op_fcmpq(rd & 3); 5029fcf5ef2aSThomas Huth break; 5030fcf5ef2aSThomas Huth case 0x55: /* fcmpes, V9 %fcc */ 5031fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5032fcf5ef2aSThomas Huth cpu_src2_32 = gen_load_fpr_F(dc, rs2); 5033fcf5ef2aSThomas Huth gen_op_fcmpes(rd & 3, cpu_src1_32, cpu_src2_32); 5034fcf5ef2aSThomas Huth break; 5035fcf5ef2aSThomas Huth case 0x56: /* fcmped, V9 %fcc */ 5036fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5037fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5038fcf5ef2aSThomas Huth gen_op_fcmped(rd & 3, cpu_src1_64, cpu_src2_64); 5039fcf5ef2aSThomas Huth break; 5040fcf5ef2aSThomas Huth case 0x57: /* fcmpeq, V9 %fcc */ 5041fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5042fcf5ef2aSThomas Huth gen_op_load_fpr_QT0(QFPREG(rs1)); 5043fcf5ef2aSThomas Huth gen_op_load_fpr_QT1(QFPREG(rs2)); 5044fcf5ef2aSThomas Huth gen_op_fcmpeq(rd & 3); 5045fcf5ef2aSThomas Huth break; 5046fcf5ef2aSThomas Huth default: 5047fcf5ef2aSThomas Huth goto illegal_insn; 5048fcf5ef2aSThomas Huth } 5049d3c7e8adSRichard Henderson } else if (xop == 0x36) { 5050fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5051d3c7e8adSRichard Henderson /* VIS */ 5052fcf5ef2aSThomas Huth int opf = GET_FIELD_SP(insn, 5, 13); 5053fcf5ef2aSThomas Huth rs1 = GET_FIELD(insn, 13, 17); 5054fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5055fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5056fcf5ef2aSThomas Huth goto jmp_insn; 5057fcf5ef2aSThomas Huth } 5058fcf5ef2aSThomas Huth 5059fcf5ef2aSThomas Huth switch (opf) { 5060fcf5ef2aSThomas Huth case 0x000: /* VIS I edge8cc */ 5061fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5062fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5063fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5064fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 0); 5065fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5066fcf5ef2aSThomas Huth break; 5067fcf5ef2aSThomas Huth case 0x001: /* VIS II edge8n */ 5068fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5069fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5070fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5071fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 0); 5072fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5073fcf5ef2aSThomas Huth break; 5074fcf5ef2aSThomas Huth case 0x002: /* VIS I edge8lcc */ 5075fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5076fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5077fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5078fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 1, 1); 5079fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5080fcf5ef2aSThomas Huth break; 5081fcf5ef2aSThomas Huth case 0x003: /* VIS II edge8ln */ 5082fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5083fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5084fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5085fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 8, 0, 1); 5086fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5087fcf5ef2aSThomas Huth break; 5088fcf5ef2aSThomas Huth case 0x004: /* VIS I edge16cc */ 5089fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5090fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5091fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5092fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 0); 5093fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5094fcf5ef2aSThomas Huth break; 5095fcf5ef2aSThomas Huth case 0x005: /* VIS II edge16n */ 5096fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5097fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5098fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5099fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 0); 5100fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5101fcf5ef2aSThomas Huth break; 5102fcf5ef2aSThomas Huth case 0x006: /* VIS I edge16lcc */ 5103fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5104fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5105fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5106fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 1, 1); 5107fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5108fcf5ef2aSThomas Huth break; 5109fcf5ef2aSThomas Huth case 0x007: /* VIS II edge16ln */ 5110fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5111fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5112fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5113fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 16, 0, 1); 5114fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5115fcf5ef2aSThomas Huth break; 5116fcf5ef2aSThomas Huth case 0x008: /* VIS I edge32cc */ 5117fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5118fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5119fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5120fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 0); 5121fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5122fcf5ef2aSThomas Huth break; 5123fcf5ef2aSThomas Huth case 0x009: /* VIS II edge32n */ 5124fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5125fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5126fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5127fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 0); 5128fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5129fcf5ef2aSThomas Huth break; 5130fcf5ef2aSThomas Huth case 0x00a: /* VIS I edge32lcc */ 5131fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5132fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5133fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5134fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 1, 1); 5135fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5136fcf5ef2aSThomas Huth break; 5137fcf5ef2aSThomas Huth case 0x00b: /* VIS II edge32ln */ 5138fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5139fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5140fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5141fcf5ef2aSThomas Huth gen_edge(dc, cpu_dst, cpu_src1, cpu_src2, 32, 0, 1); 5142fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5143fcf5ef2aSThomas Huth break; 5144fcf5ef2aSThomas Huth case 0x010: /* VIS I array8 */ 5145fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5146fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5147fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5148fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 5149fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5150fcf5ef2aSThomas Huth break; 5151fcf5ef2aSThomas Huth case 0x012: /* VIS I array16 */ 5152fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5153fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5154fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5155fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 5156fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 1); 5157fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5158fcf5ef2aSThomas Huth break; 5159fcf5ef2aSThomas Huth case 0x014: /* VIS I array32 */ 5160fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5161fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5162fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5163fcf5ef2aSThomas Huth gen_helper_array8(cpu_dst, cpu_src1, cpu_src2); 5164fcf5ef2aSThomas Huth tcg_gen_shli_i64(cpu_dst, cpu_dst, 2); 5165fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5166fcf5ef2aSThomas Huth break; 5167fcf5ef2aSThomas Huth case 0x018: /* VIS I alignaddr */ 5168fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5169fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5170fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5171fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 0); 5172fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5173fcf5ef2aSThomas Huth break; 5174fcf5ef2aSThomas Huth case 0x01a: /* VIS I alignaddrl */ 5175fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5176fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5177fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5178fcf5ef2aSThomas Huth gen_alignaddr(cpu_dst, cpu_src1, cpu_src2, 1); 5179fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5180fcf5ef2aSThomas Huth break; 5181fcf5ef2aSThomas Huth case 0x019: /* VIS II bmask */ 5182fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5183fcf5ef2aSThomas Huth cpu_src1 = gen_load_gpr(dc, rs1); 5184fcf5ef2aSThomas Huth cpu_src2 = gen_load_gpr(dc, rs2); 5185fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_dst, cpu_src1, cpu_src2); 5186fcf5ef2aSThomas Huth tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, cpu_dst, 32, 32); 5187fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5188fcf5ef2aSThomas Huth break; 5189fcf5ef2aSThomas Huth case 0x020: /* VIS I fcmple16 */ 5190fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5191fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5192fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5193fcf5ef2aSThomas Huth gen_helper_fcmple16(cpu_dst, cpu_src1_64, cpu_src2_64); 5194fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5195fcf5ef2aSThomas Huth break; 5196fcf5ef2aSThomas Huth case 0x022: /* VIS I fcmpne16 */ 5197fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5198fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5199fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5200fcf5ef2aSThomas Huth gen_helper_fcmpne16(cpu_dst, cpu_src1_64, cpu_src2_64); 5201fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5202fcf5ef2aSThomas Huth break; 5203fcf5ef2aSThomas Huth case 0x024: /* VIS I fcmple32 */ 5204fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5205fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5206fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5207fcf5ef2aSThomas Huth gen_helper_fcmple32(cpu_dst, cpu_src1_64, cpu_src2_64); 5208fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5209fcf5ef2aSThomas Huth break; 5210fcf5ef2aSThomas Huth case 0x026: /* VIS I fcmpne32 */ 5211fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5212fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5213fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5214fcf5ef2aSThomas Huth gen_helper_fcmpne32(cpu_dst, cpu_src1_64, cpu_src2_64); 5215fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5216fcf5ef2aSThomas Huth break; 5217fcf5ef2aSThomas Huth case 0x028: /* VIS I fcmpgt16 */ 5218fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5219fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5220fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5221fcf5ef2aSThomas Huth gen_helper_fcmpgt16(cpu_dst, cpu_src1_64, cpu_src2_64); 5222fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5223fcf5ef2aSThomas Huth break; 5224fcf5ef2aSThomas Huth case 0x02a: /* VIS I fcmpeq16 */ 5225fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5226fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5227fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5228fcf5ef2aSThomas Huth gen_helper_fcmpeq16(cpu_dst, cpu_src1_64, cpu_src2_64); 5229fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5230fcf5ef2aSThomas Huth break; 5231fcf5ef2aSThomas Huth case 0x02c: /* VIS I fcmpgt32 */ 5232fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5233fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5234fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5235fcf5ef2aSThomas Huth gen_helper_fcmpgt32(cpu_dst, cpu_src1_64, cpu_src2_64); 5236fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5237fcf5ef2aSThomas Huth break; 5238fcf5ef2aSThomas Huth case 0x02e: /* VIS I fcmpeq32 */ 5239fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5240fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5241fcf5ef2aSThomas Huth cpu_src2_64 = gen_load_fpr_D(dc, rs2); 5242fcf5ef2aSThomas Huth gen_helper_fcmpeq32(cpu_dst, cpu_src1_64, cpu_src2_64); 5243fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_dst); 5244fcf5ef2aSThomas Huth break; 5245fcf5ef2aSThomas Huth case 0x031: /* VIS I fmul8x16 */ 5246fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5247fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16); 5248fcf5ef2aSThomas Huth break; 5249fcf5ef2aSThomas Huth case 0x033: /* VIS I fmul8x16au */ 5250fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5251fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16au); 5252fcf5ef2aSThomas Huth break; 5253fcf5ef2aSThomas Huth case 0x035: /* VIS I fmul8x16al */ 5254fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5255fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8x16al); 5256fcf5ef2aSThomas Huth break; 5257fcf5ef2aSThomas Huth case 0x036: /* VIS I fmul8sux16 */ 5258fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5259fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8sux16); 5260fcf5ef2aSThomas Huth break; 5261fcf5ef2aSThomas Huth case 0x037: /* VIS I fmul8ulx16 */ 5262fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5263fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmul8ulx16); 5264fcf5ef2aSThomas Huth break; 5265fcf5ef2aSThomas Huth case 0x038: /* VIS I fmuld8sux16 */ 5266fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5267fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8sux16); 5268fcf5ef2aSThomas Huth break; 5269fcf5ef2aSThomas Huth case 0x039: /* VIS I fmuld8ulx16 */ 5270fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5271fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fmuld8ulx16); 5272fcf5ef2aSThomas Huth break; 5273fcf5ef2aSThomas Huth case 0x03a: /* VIS I fpack32 */ 5274fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5275fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpack32); 5276fcf5ef2aSThomas Huth break; 5277fcf5ef2aSThomas Huth case 0x03b: /* VIS I fpack16 */ 5278fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5279fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5280fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5281fcf5ef2aSThomas Huth gen_helper_fpack16(cpu_dst_32, cpu_gsr, cpu_src1_64); 5282fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5283fcf5ef2aSThomas Huth break; 5284fcf5ef2aSThomas Huth case 0x03d: /* VIS I fpackfix */ 5285fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5286fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5287fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5288fcf5ef2aSThomas Huth gen_helper_fpackfix(cpu_dst_32, cpu_gsr, cpu_src1_64); 5289fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5290fcf5ef2aSThomas Huth break; 5291fcf5ef2aSThomas Huth case 0x03e: /* VIS I pdist */ 5292fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5293fcf5ef2aSThomas Huth gen_ne_fop_DDDD(dc, rd, rs1, rs2, gen_helper_pdist); 5294fcf5ef2aSThomas Huth break; 5295fcf5ef2aSThomas Huth case 0x048: /* VIS I faligndata */ 5296fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5297fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_faligndata); 5298fcf5ef2aSThomas Huth break; 5299fcf5ef2aSThomas Huth case 0x04b: /* VIS I fpmerge */ 5300fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5301fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpmerge); 5302fcf5ef2aSThomas Huth break; 5303fcf5ef2aSThomas Huth case 0x04c: /* VIS II bshuffle */ 5304fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS2); 5305fcf5ef2aSThomas Huth gen_gsr_fop_DDD(dc, rd, rs1, rs2, gen_helper_bshuffle); 5306fcf5ef2aSThomas Huth break; 5307fcf5ef2aSThomas Huth case 0x04d: /* VIS I fexpand */ 5308fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5309fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fexpand); 5310fcf5ef2aSThomas Huth break; 5311fcf5ef2aSThomas Huth case 0x050: /* VIS I fpadd16 */ 5312fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5313fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd16); 5314fcf5ef2aSThomas Huth break; 5315fcf5ef2aSThomas Huth case 0x051: /* VIS I fpadd16s */ 5316fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5317fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpadd16s); 5318fcf5ef2aSThomas Huth break; 5319fcf5ef2aSThomas Huth case 0x052: /* VIS I fpadd32 */ 5320fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5321fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpadd32); 5322fcf5ef2aSThomas Huth break; 5323fcf5ef2aSThomas Huth case 0x053: /* VIS I fpadd32s */ 5324fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5325fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_add_i32); 5326fcf5ef2aSThomas Huth break; 5327fcf5ef2aSThomas Huth case 0x054: /* VIS I fpsub16 */ 5328fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5329fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub16); 5330fcf5ef2aSThomas Huth break; 5331fcf5ef2aSThomas Huth case 0x055: /* VIS I fpsub16s */ 5332fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5333fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, gen_helper_fpsub16s); 5334fcf5ef2aSThomas Huth break; 5335fcf5ef2aSThomas Huth case 0x056: /* VIS I fpsub32 */ 5336fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5337fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, gen_helper_fpsub32); 5338fcf5ef2aSThomas Huth break; 5339fcf5ef2aSThomas Huth case 0x057: /* VIS I fpsub32s */ 5340fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5341fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_sub_i32); 5342fcf5ef2aSThomas Huth break; 5343fcf5ef2aSThomas Huth case 0x060: /* VIS I fzero */ 5344fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5345fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5346fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, 0); 5347fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5348fcf5ef2aSThomas Huth break; 5349fcf5ef2aSThomas Huth case 0x061: /* VIS I fzeros */ 5350fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5351fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5352fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, 0); 5353fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5354fcf5ef2aSThomas Huth break; 5355fcf5ef2aSThomas Huth case 0x062: /* VIS I fnor */ 5356fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5357fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nor_i64); 5358fcf5ef2aSThomas Huth break; 5359fcf5ef2aSThomas Huth case 0x063: /* VIS I fnors */ 5360fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5361fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nor_i32); 5362fcf5ef2aSThomas Huth break; 5363fcf5ef2aSThomas Huth case 0x064: /* VIS I fandnot2 */ 5364fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5365fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_andc_i64); 5366fcf5ef2aSThomas Huth break; 5367fcf5ef2aSThomas Huth case 0x065: /* VIS I fandnot2s */ 5368fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5369fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_andc_i32); 5370fcf5ef2aSThomas Huth break; 5371fcf5ef2aSThomas Huth case 0x066: /* VIS I fnot2 */ 5372fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5373fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs2, tcg_gen_not_i64); 5374fcf5ef2aSThomas Huth break; 5375fcf5ef2aSThomas Huth case 0x067: /* VIS I fnot2s */ 5376fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5377fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs2, tcg_gen_not_i32); 5378fcf5ef2aSThomas Huth break; 5379fcf5ef2aSThomas Huth case 0x068: /* VIS I fandnot1 */ 5380fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5381fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_andc_i64); 5382fcf5ef2aSThomas Huth break; 5383fcf5ef2aSThomas Huth case 0x069: /* VIS I fandnot1s */ 5384fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5385fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_andc_i32); 5386fcf5ef2aSThomas Huth break; 5387fcf5ef2aSThomas Huth case 0x06a: /* VIS I fnot1 */ 5388fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5389fcf5ef2aSThomas Huth gen_ne_fop_DD(dc, rd, rs1, tcg_gen_not_i64); 5390fcf5ef2aSThomas Huth break; 5391fcf5ef2aSThomas Huth case 0x06b: /* VIS I fnot1s */ 5392fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5393fcf5ef2aSThomas Huth gen_ne_fop_FF(dc, rd, rs1, tcg_gen_not_i32); 5394fcf5ef2aSThomas Huth break; 5395fcf5ef2aSThomas Huth case 0x06c: /* VIS I fxor */ 5396fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5397fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_xor_i64); 5398fcf5ef2aSThomas Huth break; 5399fcf5ef2aSThomas Huth case 0x06d: /* VIS I fxors */ 5400fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5401fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_xor_i32); 5402fcf5ef2aSThomas Huth break; 5403fcf5ef2aSThomas Huth case 0x06e: /* VIS I fnand */ 5404fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5405fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_nand_i64); 5406fcf5ef2aSThomas Huth break; 5407fcf5ef2aSThomas Huth case 0x06f: /* VIS I fnands */ 5408fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5409fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_nand_i32); 5410fcf5ef2aSThomas Huth break; 5411fcf5ef2aSThomas Huth case 0x070: /* VIS I fand */ 5412fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5413fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_and_i64); 5414fcf5ef2aSThomas Huth break; 5415fcf5ef2aSThomas Huth case 0x071: /* VIS I fands */ 5416fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5417fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_and_i32); 5418fcf5ef2aSThomas Huth break; 5419fcf5ef2aSThomas Huth case 0x072: /* VIS I fxnor */ 5420fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5421fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_eqv_i64); 5422fcf5ef2aSThomas Huth break; 5423fcf5ef2aSThomas Huth case 0x073: /* VIS I fxnors */ 5424fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5425fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_eqv_i32); 5426fcf5ef2aSThomas Huth break; 5427fcf5ef2aSThomas Huth case 0x074: /* VIS I fsrc1 */ 5428fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5429fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs1); 5430fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5431fcf5ef2aSThomas Huth break; 5432fcf5ef2aSThomas Huth case 0x075: /* VIS I fsrc1s */ 5433fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5434fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs1); 5435fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5436fcf5ef2aSThomas Huth break; 5437fcf5ef2aSThomas Huth case 0x076: /* VIS I fornot2 */ 5438fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5439fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_orc_i64); 5440fcf5ef2aSThomas Huth break; 5441fcf5ef2aSThomas Huth case 0x077: /* VIS I fornot2s */ 5442fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5443fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_orc_i32); 5444fcf5ef2aSThomas Huth break; 5445fcf5ef2aSThomas Huth case 0x078: /* VIS I fsrc2 */ 5446fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5447fcf5ef2aSThomas Huth cpu_src1_64 = gen_load_fpr_D(dc, rs2); 5448fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_src1_64); 5449fcf5ef2aSThomas Huth break; 5450fcf5ef2aSThomas Huth case 0x079: /* VIS I fsrc2s */ 5451fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5452fcf5ef2aSThomas Huth cpu_src1_32 = gen_load_fpr_F(dc, rs2); 5453fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_src1_32); 5454fcf5ef2aSThomas Huth break; 5455fcf5ef2aSThomas Huth case 0x07a: /* VIS I fornot1 */ 5456fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5457fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs2, rs1, tcg_gen_orc_i64); 5458fcf5ef2aSThomas Huth break; 5459fcf5ef2aSThomas Huth case 0x07b: /* VIS I fornot1s */ 5460fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5461fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs2, rs1, tcg_gen_orc_i32); 5462fcf5ef2aSThomas Huth break; 5463fcf5ef2aSThomas Huth case 0x07c: /* VIS I for */ 5464fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5465fcf5ef2aSThomas Huth gen_ne_fop_DDD(dc, rd, rs1, rs2, tcg_gen_or_i64); 5466fcf5ef2aSThomas Huth break; 5467fcf5ef2aSThomas Huth case 0x07d: /* VIS I fors */ 5468fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5469fcf5ef2aSThomas Huth gen_ne_fop_FFF(dc, rd, rs1, rs2, tcg_gen_or_i32); 5470fcf5ef2aSThomas Huth break; 5471fcf5ef2aSThomas Huth case 0x07e: /* VIS I fone */ 5472fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5473fcf5ef2aSThomas Huth cpu_dst_64 = gen_dest_fpr_D(dc, rd); 5474fcf5ef2aSThomas Huth tcg_gen_movi_i64(cpu_dst_64, -1); 5475fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, cpu_dst_64); 5476fcf5ef2aSThomas Huth break; 5477fcf5ef2aSThomas Huth case 0x07f: /* VIS I fones */ 5478fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, VIS1); 5479fcf5ef2aSThomas Huth cpu_dst_32 = gen_dest_fpr_F(dc); 5480fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_dst_32, -1); 5481fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, cpu_dst_32); 5482fcf5ef2aSThomas Huth break; 5483fcf5ef2aSThomas Huth case 0x080: /* VIS I shutdown */ 5484fcf5ef2aSThomas Huth case 0x081: /* VIS II siam */ 5485fcf5ef2aSThomas Huth // XXX 5486fcf5ef2aSThomas Huth goto illegal_insn; 5487fcf5ef2aSThomas Huth default: 5488fcf5ef2aSThomas Huth goto illegal_insn; 5489fcf5ef2aSThomas Huth } 5490fcf5ef2aSThomas Huth #endif 54918f75b8a4SRichard Henderson } else { 5492d3c7e8adSRichard Henderson goto illegal_insn; /* in decodetree */ 5493fcf5ef2aSThomas Huth } 5494fcf5ef2aSThomas Huth } 5495fcf5ef2aSThomas Huth break; 5496fcf5ef2aSThomas Huth case 3: /* load/store instructions */ 5497fcf5ef2aSThomas Huth { 5498fcf5ef2aSThomas Huth unsigned int xop = GET_FIELD(insn, 7, 12); 5499fcf5ef2aSThomas Huth /* ??? gen_address_mask prevents us from using a source 5500fcf5ef2aSThomas Huth register directly. Always generate a temporary. */ 550152123f14SRichard Henderson TCGv cpu_addr = tcg_temp_new(); 5502fcf5ef2aSThomas Huth 5503fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_addr, get_src1(dc, insn)); 5504d0a11d25SRichard Henderson if (IS_IMM) { /* immediate */ 5505fcf5ef2aSThomas Huth simm = GET_FIELDs(insn, 19, 31); 5506fcf5ef2aSThomas Huth if (simm != 0) { 5507fcf5ef2aSThomas Huth tcg_gen_addi_tl(cpu_addr, cpu_addr, simm); 5508fcf5ef2aSThomas Huth } 5509fcf5ef2aSThomas Huth } else { /* register */ 5510fcf5ef2aSThomas Huth rs2 = GET_FIELD(insn, 27, 31); 5511fcf5ef2aSThomas Huth if (rs2 != 0) { 5512fcf5ef2aSThomas Huth tcg_gen_add_tl(cpu_addr, cpu_addr, gen_load_gpr(dc, rs2)); 5513fcf5ef2aSThomas Huth } 5514fcf5ef2aSThomas Huth } 5515fcf5ef2aSThomas Huth if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) || 5516fcf5ef2aSThomas Huth (xop > 0x17 && xop <= 0x1d ) || 5517fcf5ef2aSThomas Huth (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) { 5518fcf5ef2aSThomas Huth TCGv cpu_val = gen_dest_gpr(dc, rd); 5519fcf5ef2aSThomas Huth 5520fcf5ef2aSThomas Huth switch (xop) { 5521fcf5ef2aSThomas Huth case 0x0: /* ld, V9 lduw, load unsigned word */ 5522fcf5ef2aSThomas Huth case 0x1: /* ldub, load unsigned byte */ 5523fcf5ef2aSThomas Huth case 0x2: /* lduh, load unsigned halfword */ 5524fcf5ef2aSThomas Huth case 0x3: /* ldd, load double word */ 5525fcf5ef2aSThomas Huth case 0x9: /* ldsb, load signed byte */ 5526fcf5ef2aSThomas Huth case 0xa: /* ldsh, load signed halfword */ 5527cf07cd1eSRichard Henderson case 0xd: /* ldstub */ 5528dca544b9SRichard Henderson case 0x0f: /* swap */ 552942071fc1SRichard Henderson case 0x10: /* lda, V9 lduwa, load word alternate */ 553042071fc1SRichard Henderson case 0x11: /* lduba, load unsigned byte alternate */ 553142071fc1SRichard Henderson case 0x12: /* lduha, load unsigned halfword alternate */ 553242071fc1SRichard Henderson case 0x13: /* ldda, load double word alternate */ 553342071fc1SRichard Henderson case 0x19: /* ldsba, load signed byte alternate */ 553442071fc1SRichard Henderson case 0x1a: /* ldsha, load signed halfword alternate */ 5535cf07cd1eSRichard Henderson case 0x1d: /* ldstuba */ 5536dca544b9SRichard Henderson case 0x1f: /* swapa */ 55370880d20bSRichard Henderson g_assert_not_reached(); /* in decodetree */ 55380880d20bSRichard Henderson case 0x08: /* V9 ldsw */ 55390880d20bSRichard Henderson case 0x0b: /* V9 ldx */ 554042071fc1SRichard Henderson case 0x18: /* V9 ldswa */ 554142071fc1SRichard Henderson case 0x1b: /* V9 ldxa */ 55425458fd31SRichard Henderson case 0x2d: /* V9 prefetch */ 55435458fd31SRichard Henderson case 0x3d: /* V9 prefetcha */ 55440880d20bSRichard Henderson goto illegal_insn; /* in decodetree */ 5545fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5546fcf5ef2aSThomas Huth case 0x30: /* V9 ldfa */ 5547fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5548fcf5ef2aSThomas Huth goto jmp_insn; 5549fcf5ef2aSThomas Huth } 5550fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 4, rd); 5551fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, rd); 5552fcf5ef2aSThomas Huth goto skip_move; 5553fcf5ef2aSThomas Huth case 0x33: /* V9 lddfa */ 5554fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5555fcf5ef2aSThomas Huth goto jmp_insn; 5556fcf5ef2aSThomas Huth } 5557fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5558fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, DFPREG(rd)); 5559fcf5ef2aSThomas Huth goto skip_move; 5560fcf5ef2aSThomas Huth case 0x32: /* V9 ldqfa */ 5561fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5562fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5563fcf5ef2aSThomas Huth goto jmp_insn; 5564fcf5ef2aSThomas Huth } 5565fcf5ef2aSThomas Huth gen_ldf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5566fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, QFPREG(rd)); 5567fcf5ef2aSThomas Huth goto skip_move; 5568fcf5ef2aSThomas Huth #endif 5569fcf5ef2aSThomas Huth default: 5570fcf5ef2aSThomas Huth goto illegal_insn; 5571fcf5ef2aSThomas Huth } 5572fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, cpu_val); 557342071fc1SRichard Henderson #if defined(TARGET_SPARC64) 5574fcf5ef2aSThomas Huth skip_move: ; 5575fcf5ef2aSThomas Huth #endif 5576fcf5ef2aSThomas Huth } else if (xop >= 0x20 && xop < 0x24) { 5577fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5578fcf5ef2aSThomas Huth goto jmp_insn; 5579fcf5ef2aSThomas Huth } 5580fcf5ef2aSThomas Huth switch (xop) { 5581fcf5ef2aSThomas Huth case 0x20: /* ldf, load fpreg */ 5582*06c060d9SRichard Henderson case 0x22: /* ldqf, load quad fpreg */ 5583*06c060d9SRichard Henderson case 0x23: /* lddf, load double fpreg */ 5584*06c060d9SRichard Henderson g_assert_not_reached(); /* in decodetree */ 5585fcf5ef2aSThomas Huth case 0x21: /* ldfsr, V9 ldxfsr */ 5586fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5587fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5588fcf5ef2aSThomas Huth if (rd == 1) { 5589fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 5590fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i64(t64, cpu_addr, 5591316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5592ad75a51eSRichard Henderson gen_helper_ldxfsr(cpu_fsr, tcg_env, cpu_fsr, t64); 5593fcf5ef2aSThomas Huth break; 5594fcf5ef2aSThomas Huth } 5595fcf5ef2aSThomas Huth #endif 559636ab4623SRichard Henderson cpu_dst_32 = tcg_temp_new_i32(); 5597fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_dst_32, cpu_addr, 5598316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5599ad75a51eSRichard Henderson gen_helper_ldfsr(cpu_fsr, tcg_env, cpu_fsr, cpu_dst_32); 5600fcf5ef2aSThomas Huth break; 5601fcf5ef2aSThomas Huth default: 5602fcf5ef2aSThomas Huth goto illegal_insn; 5603fcf5ef2aSThomas Huth } 5604fcf5ef2aSThomas Huth } else if (xop > 0x23 && xop < 0x28) { 5605fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5606fcf5ef2aSThomas Huth goto jmp_insn; 5607fcf5ef2aSThomas Huth } 5608fcf5ef2aSThomas Huth switch (xop) { 5609fcf5ef2aSThomas Huth case 0x24: /* stf, store fpreg */ 5610*06c060d9SRichard Henderson case 0x26: /* v9 stqf, v8 stdfq */ 5611*06c060d9SRichard Henderson case 0x27: /* stdf, store double fpreg */ 5612*06c060d9SRichard Henderson g_assert_not_reached(); 5613fcf5ef2aSThomas Huth case 0x25: /* stfsr, V9 stxfsr */ 5614fcf5ef2aSThomas Huth { 5615fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5616fcf5ef2aSThomas Huth gen_address_mask(dc, cpu_addr); 5617fcf5ef2aSThomas Huth if (rd == 1) { 561808149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5619316b6783SRichard Henderson dc->mem_idx, MO_TEUQ | MO_ALIGN); 5620fcf5ef2aSThomas Huth break; 5621fcf5ef2aSThomas Huth } 5622fcf5ef2aSThomas Huth #endif 562308149118SRichard Henderson tcg_gen_qemu_st_tl(cpu_fsr, cpu_addr, 5624316b6783SRichard Henderson dc->mem_idx, MO_TEUL | MO_ALIGN); 5625fcf5ef2aSThomas Huth } 5626fcf5ef2aSThomas Huth break; 5627fcf5ef2aSThomas Huth default: 5628fcf5ef2aSThomas Huth goto illegal_insn; 5629fcf5ef2aSThomas Huth } 5630fcf5ef2aSThomas Huth } else if (xop > 0x33 && xop < 0x3f) { 5631fcf5ef2aSThomas Huth switch (xop) { 5632fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5633fcf5ef2aSThomas Huth case 0x34: /* V9 stfa */ 5634fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5635fcf5ef2aSThomas Huth goto jmp_insn; 5636fcf5ef2aSThomas Huth } 5637fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 4, rd); 5638fcf5ef2aSThomas Huth break; 5639fcf5ef2aSThomas Huth case 0x36: /* V9 stqfa */ 5640fcf5ef2aSThomas Huth { 5641fcf5ef2aSThomas Huth CHECK_FPU_FEATURE(dc, FLOAT128); 5642fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5643fcf5ef2aSThomas Huth goto jmp_insn; 5644fcf5ef2aSThomas Huth } 5645fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 16, QFPREG(rd)); 5646fcf5ef2aSThomas Huth } 5647fcf5ef2aSThomas Huth break; 5648fcf5ef2aSThomas Huth case 0x37: /* V9 stdfa */ 5649fcf5ef2aSThomas Huth if (gen_trap_ifnofpu(dc)) { 5650fcf5ef2aSThomas Huth goto jmp_insn; 5651fcf5ef2aSThomas Huth } 5652fcf5ef2aSThomas Huth gen_stf_asi(dc, cpu_addr, insn, 8, DFPREG(rd)); 5653fcf5ef2aSThomas Huth break; 5654d0a11d25SRichard Henderson #endif 5655fcf5ef2aSThomas Huth case 0x3e: /* V9 casxa */ 5656fcf5ef2aSThomas Huth case 0x3c: /* V9 or LEON3 casa */ 5657d0a11d25SRichard Henderson goto illegal_insn; /* in decodetree */ 5658fcf5ef2aSThomas Huth default: 5659fcf5ef2aSThomas Huth goto illegal_insn; 5660fcf5ef2aSThomas Huth } 5661fcf5ef2aSThomas Huth } else { 5662fcf5ef2aSThomas Huth goto illegal_insn; 5663fcf5ef2aSThomas Huth } 5664fcf5ef2aSThomas Huth } 5665fcf5ef2aSThomas Huth break; 5666fcf5ef2aSThomas Huth } 5667878cc677SRichard Henderson advance_pc(dc); 5668fcf5ef2aSThomas Huth jmp_insn: 5669a6ca81cbSRichard Henderson return; 5670fcf5ef2aSThomas Huth illegal_insn: 5671fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 5672a6ca81cbSRichard Henderson return; 5673fcf5ef2aSThomas Huth nfpu_insn: 5674fcf5ef2aSThomas Huth gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 5675a6ca81cbSRichard Henderson return; 5676fcf5ef2aSThomas Huth } 5677fcf5ef2aSThomas Huth 56786e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5679fcf5ef2aSThomas Huth { 56806e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5681b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 56826e61bc94SEmilio G. Cota int bound; 5683af00be49SEmilio G. Cota 5684af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 56856e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 5686fcf5ef2aSThomas Huth dc->cc_op = CC_OP_DYNAMIC; 56876e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 5688576e1c4cSIgor Mammedov dc->def = &env->def; 56896e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 56906e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5691c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 56926e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5693c9b459aaSArtyom Tarasenko #endif 5694fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5695fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 56966e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5697c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 56986e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5699c9b459aaSArtyom Tarasenko #endif 5700fcf5ef2aSThomas Huth #endif 57016e61bc94SEmilio G. Cota /* 57026e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 57036e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 57046e61bc94SEmilio G. Cota */ 57056e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 57066e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5707af00be49SEmilio G. Cota } 5708fcf5ef2aSThomas Huth 57096e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 57106e61bc94SEmilio G. Cota { 57116e61bc94SEmilio G. Cota } 57126e61bc94SEmilio G. Cota 57136e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 57146e61bc94SEmilio G. Cota { 57156e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5716633c4283SRichard Henderson target_ulong npc = dc->npc; 57176e61bc94SEmilio G. Cota 5718633c4283SRichard Henderson if (npc & 3) { 5719633c4283SRichard Henderson switch (npc) { 5720633c4283SRichard Henderson case JUMP_PC: 5721fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5722633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5723633c4283SRichard Henderson break; 5724633c4283SRichard Henderson case DYNAMIC_PC: 5725633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5726633c4283SRichard Henderson npc = DYNAMIC_PC; 5727633c4283SRichard Henderson break; 5728633c4283SRichard Henderson default: 5729633c4283SRichard Henderson g_assert_not_reached(); 5730fcf5ef2aSThomas Huth } 57316e61bc94SEmilio G. Cota } 5732633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5733633c4283SRichard Henderson } 5734fcf5ef2aSThomas Huth 57356e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 57366e61bc94SEmilio G. Cota { 57376e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5738b77af26eSRichard Henderson CPUSPARCState *env = cpu_env(cs); 57396e61bc94SEmilio G. Cota unsigned int insn; 5740fcf5ef2aSThomas Huth 57414e116893SIlya Leoshkevich insn = translator_ldl(env, &dc->base, dc->pc); 5742af00be49SEmilio G. Cota dc->base.pc_next += 4; 5743878cc677SRichard Henderson 5744878cc677SRichard Henderson if (!decode(dc, insn)) { 5745878cc677SRichard Henderson disas_sparc_legacy(dc, insn); 5746878cc677SRichard Henderson } 5747fcf5ef2aSThomas Huth 5748af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 57496e61bc94SEmilio G. Cota return; 5750c5e6ccdfSEmilio G. Cota } 5751af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 57526e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5753af00be49SEmilio G. Cota } 57546e61bc94SEmilio G. Cota } 5755fcf5ef2aSThomas Huth 57566e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 57576e61bc94SEmilio G. Cota { 57586e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5759186e7890SRichard Henderson DisasDelayException *e, *e_next; 5760633c4283SRichard Henderson bool may_lookup; 57616e61bc94SEmilio G. Cota 576246bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 576346bb0137SMark Cave-Ayland case DISAS_NEXT: 576446bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5765633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5766fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5767fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5768633c4283SRichard Henderson break; 5769fcf5ef2aSThomas Huth } 5770633c4283SRichard Henderson 5771930f1865SRichard Henderson may_lookup = true; 5772633c4283SRichard Henderson if (dc->pc & 3) { 5773633c4283SRichard Henderson switch (dc->pc) { 5774633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5775633c4283SRichard Henderson break; 5776633c4283SRichard Henderson case DYNAMIC_PC: 5777633c4283SRichard Henderson may_lookup = false; 5778633c4283SRichard Henderson break; 5779633c4283SRichard Henderson default: 5780633c4283SRichard Henderson g_assert_not_reached(); 5781633c4283SRichard Henderson } 5782633c4283SRichard Henderson } else { 5783633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5784633c4283SRichard Henderson } 5785633c4283SRichard Henderson 5786930f1865SRichard Henderson if (dc->npc & 3) { 5787930f1865SRichard Henderson switch (dc->npc) { 5788930f1865SRichard Henderson case JUMP_PC: 5789930f1865SRichard Henderson gen_generic_branch(dc); 5790930f1865SRichard Henderson break; 5791930f1865SRichard Henderson case DYNAMIC_PC: 5792930f1865SRichard Henderson may_lookup = false; 5793930f1865SRichard Henderson break; 5794930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5795930f1865SRichard Henderson break; 5796930f1865SRichard Henderson default: 5797930f1865SRichard Henderson g_assert_not_reached(); 5798930f1865SRichard Henderson } 5799930f1865SRichard Henderson } else { 5800930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5801930f1865SRichard Henderson } 5802633c4283SRichard Henderson if (may_lookup) { 5803633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5804633c4283SRichard Henderson } else { 580507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5806fcf5ef2aSThomas Huth } 580746bb0137SMark Cave-Ayland break; 580846bb0137SMark Cave-Ayland 580946bb0137SMark Cave-Ayland case DISAS_NORETURN: 581046bb0137SMark Cave-Ayland break; 581146bb0137SMark Cave-Ayland 581246bb0137SMark Cave-Ayland case DISAS_EXIT: 581346bb0137SMark Cave-Ayland /* Exit TB */ 581446bb0137SMark Cave-Ayland save_state(dc); 581546bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 581646bb0137SMark Cave-Ayland break; 581746bb0137SMark Cave-Ayland 581846bb0137SMark Cave-Ayland default: 581946bb0137SMark Cave-Ayland g_assert_not_reached(); 5820fcf5ef2aSThomas Huth } 5821186e7890SRichard Henderson 5822186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5823186e7890SRichard Henderson gen_set_label(e->lab); 5824186e7890SRichard Henderson 5825186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5826186e7890SRichard Henderson if (e->npc % 4 == 0) { 5827186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5828186e7890SRichard Henderson } 5829186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5830186e7890SRichard Henderson 5831186e7890SRichard Henderson e_next = e->next; 5832186e7890SRichard Henderson g_free(e); 5833186e7890SRichard Henderson } 5834fcf5ef2aSThomas Huth } 58356e61bc94SEmilio G. Cota 58368eb806a7SRichard Henderson static void sparc_tr_disas_log(const DisasContextBase *dcbase, 58378eb806a7SRichard Henderson CPUState *cpu, FILE *logfile) 58386e61bc94SEmilio G. Cota { 58398eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first)); 58408eb806a7SRichard Henderson target_disas(logfile, cpu, dcbase->pc_first, dcbase->tb->size); 58416e61bc94SEmilio G. Cota } 58426e61bc94SEmilio G. Cota 58436e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 58446e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 58456e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 58466e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 58476e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 58486e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 58496e61bc94SEmilio G. Cota .disas_log = sparc_tr_disas_log, 58506e61bc94SEmilio G. Cota }; 58516e61bc94SEmilio G. Cota 5852597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 5853306c8721SRichard Henderson target_ulong pc, void *host_pc) 58546e61bc94SEmilio G. Cota { 58556e61bc94SEmilio G. Cota DisasContext dc = {}; 58566e61bc94SEmilio G. Cota 5857306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5858fcf5ef2aSThomas Huth } 5859fcf5ef2aSThomas Huth 586055c3ceefSRichard Henderson void sparc_tcg_init(void) 5861fcf5ef2aSThomas Huth { 5862fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5863fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5864fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5865fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5866fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5867fcf5ef2aSThomas Huth }; 5868fcf5ef2aSThomas Huth static const char fregnames[32][4] = { 5869fcf5ef2aSThomas Huth "f0", "f2", "f4", "f6", "f8", "f10", "f12", "f14", 5870fcf5ef2aSThomas Huth "f16", "f18", "f20", "f22", "f24", "f26", "f28", "f30", 5871fcf5ef2aSThomas Huth "f32", "f34", "f36", "f38", "f40", "f42", "f44", "f46", 5872fcf5ef2aSThomas Huth "f48", "f50", "f52", "f54", "f56", "f58", "f60", "f62", 5873fcf5ef2aSThomas Huth }; 5874fcf5ef2aSThomas Huth 5875fcf5ef2aSThomas Huth static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5876fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5877fcf5ef2aSThomas Huth { &cpu_xcc, offsetof(CPUSPARCState, xcc), "xcc" }, 5878fcf5ef2aSThomas Huth { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5879fcf5ef2aSThomas Huth #endif 5880fcf5ef2aSThomas Huth { &cpu_cc_op, offsetof(CPUSPARCState, cc_op), "cc_op" }, 5881fcf5ef2aSThomas Huth { &cpu_psr, offsetof(CPUSPARCState, psr), "psr" }, 5882fcf5ef2aSThomas Huth }; 5883fcf5ef2aSThomas Huth 5884fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5885fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5886fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 5887fcf5ef2aSThomas Huth #endif 5888fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5889fcf5ef2aSThomas Huth { &cpu_cc_src, offsetof(CPUSPARCState, cc_src), "cc_src" }, 5890fcf5ef2aSThomas Huth { &cpu_cc_src2, offsetof(CPUSPARCState, cc_src2), "cc_src2" }, 5891fcf5ef2aSThomas Huth { &cpu_cc_dst, offsetof(CPUSPARCState, cc_dst), "cc_dst" }, 5892fcf5ef2aSThomas Huth { &cpu_fsr, offsetof(CPUSPARCState, fsr), "fsr" }, 5893fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5894fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5895fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5896fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5897fcf5ef2aSThomas Huth }; 5898fcf5ef2aSThomas Huth 5899fcf5ef2aSThomas Huth unsigned int i; 5900fcf5ef2aSThomas Huth 5901ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5902fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5903fcf5ef2aSThomas Huth "regwptr"); 5904fcf5ef2aSThomas Huth 5905fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5906ad75a51eSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5907fcf5ef2aSThomas Huth } 5908fcf5ef2aSThomas Huth 5909fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5910ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5911fcf5ef2aSThomas Huth } 5912fcf5ef2aSThomas Huth 5913f764718dSRichard Henderson cpu_regs[0] = NULL; 5914fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5915ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5916fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5917fcf5ef2aSThomas Huth gregnames[i]); 5918fcf5ef2aSThomas Huth } 5919fcf5ef2aSThomas Huth 5920fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5921fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5922fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5923fcf5ef2aSThomas Huth gregnames[i]); 5924fcf5ef2aSThomas Huth } 5925fcf5ef2aSThomas Huth 5926fcf5ef2aSThomas Huth for (i = 0; i < TARGET_DPREGS; i++) { 5927ad75a51eSRichard Henderson cpu_fpr[i] = tcg_global_mem_new_i64(tcg_env, 5928fcf5ef2aSThomas Huth offsetof(CPUSPARCState, fpr[i]), 5929fcf5ef2aSThomas Huth fregnames[i]); 5930fcf5ef2aSThomas Huth } 5931fcf5ef2aSThomas Huth } 5932fcf5ef2aSThomas Huth 5933f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5934f36aaa53SRichard Henderson const TranslationBlock *tb, 5935f36aaa53SRichard Henderson const uint64_t *data) 5936fcf5ef2aSThomas Huth { 5937f36aaa53SRichard Henderson SPARCCPU *cpu = SPARC_CPU(cs); 5938f36aaa53SRichard Henderson CPUSPARCState *env = &cpu->env; 5939fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5940fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5941fcf5ef2aSThomas Huth 5942fcf5ef2aSThomas Huth env->pc = pc; 5943fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5944fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5945fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5946fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5947fcf5ef2aSThomas Huth if (env->cond) { 5948fcf5ef2aSThomas Huth env->npc = npc & ~3; 5949fcf5ef2aSThomas Huth } else { 5950fcf5ef2aSThomas Huth env->npc = pc + 4; 5951fcf5ef2aSThomas Huth } 5952fcf5ef2aSThomas Huth } else { 5953fcf5ef2aSThomas Huth env->npc = npc; 5954fcf5ef2aSThomas Huth } 5955fcf5ef2aSThomas Huth } 5956