1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth SPARC translation 3fcf5ef2aSThomas Huth 4fcf5ef2aSThomas Huth Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at> 5fcf5ef2aSThomas Huth Copyright (C) 2003-2005 Fabrice Bellard 6fcf5ef2aSThomas Huth 7fcf5ef2aSThomas Huth This library is free software; you can redistribute it and/or 8fcf5ef2aSThomas Huth modify it under the terms of the GNU Lesser General Public 9fcf5ef2aSThomas Huth License as published by the Free Software Foundation; either 105650b549SChetan Pant version 2.1 of the License, or (at your option) any later version. 11fcf5ef2aSThomas Huth 12fcf5ef2aSThomas Huth This library is distributed in the hope that it will be useful, 13fcf5ef2aSThomas Huth but WITHOUT ANY WARRANTY; without even the implied warranty of 14fcf5ef2aSThomas Huth MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15fcf5ef2aSThomas Huth Lesser General Public License for more details. 16fcf5ef2aSThomas Huth 17fcf5ef2aSThomas Huth You should have received a copy of the GNU Lesser General Public 18fcf5ef2aSThomas Huth License along with this library; if not, see <http://www.gnu.org/licenses/>. 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth 21fcf5ef2aSThomas Huth #include "qemu/osdep.h" 22fcf5ef2aSThomas Huth 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 27fafba1bbSRichard Henderson #include "tcg/tcg-op-gvec.h" 28fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 29c5e6ccdfSEmilio G. Cota #include "exec/translator.h" 30fcf5ef2aSThomas Huth #include "exec/log.h" 314fd71d19SRichard Henderson #include "fpu/softfloat.h" 32fcf5ef2aSThomas Huth #include "asi.h" 33fcf5ef2aSThomas Huth 34d53106c9SRichard Henderson #define HELPER_H "helper.h" 35d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 36d53106c9SRichard Henderson #undef HELPER_H 37fcf5ef2aSThomas Huth 38668bb9b7SRichard Henderson #ifdef TARGET_SPARC64 39668bb9b7SRichard Henderson # define gen_helper_rdpsr(D, E) qemu_build_not_reached() 40c92948f2SClément Chigot # define gen_helper_rdasr17(D, E) qemu_build_not_reached() 4186b82fe0SRichard Henderson # define gen_helper_rett(E) qemu_build_not_reached() 420faef01bSRichard Henderson # define gen_helper_power_down(E) qemu_build_not_reached() 4325524734SRichard Henderson # define gen_helper_wrpsr(E, S) qemu_build_not_reached() 44668bb9b7SRichard Henderson #else 450faef01bSRichard Henderson # define gen_helper_clear_softint(E, S) qemu_build_not_reached() 468f75b8a4SRichard Henderson # define gen_helper_done(E) qemu_build_not_reached() 47e8325dc0SRichard Henderson # define gen_helper_flushw(E) qemu_build_not_reached() 48a859602cSRichard Henderson # define gen_helper_fmul8x16a(D, S1, S2) qemu_build_not_reached() 49af25071cSRichard Henderson # define gen_helper_rdccr(D, E) qemu_build_not_reached() 505d617bfbSRichard Henderson # define gen_helper_rdcwp(D, E) qemu_build_not_reached() 5125524734SRichard Henderson # define gen_helper_restored(E) qemu_build_not_reached() 528f75b8a4SRichard Henderson # define gen_helper_retry(E) qemu_build_not_reached() 5325524734SRichard Henderson # define gen_helper_saved(E) qemu_build_not_reached() 540faef01bSRichard Henderson # define gen_helper_set_softint(E, S) qemu_build_not_reached() 55af25071cSRichard Henderson # define gen_helper_tick_get_count(D, E, T, C) qemu_build_not_reached() 569422278eSRichard Henderson # define gen_helper_tick_set_count(P, S) qemu_build_not_reached() 57bb97f2f5SRichard Henderson # define gen_helper_tick_set_limit(P, S) qemu_build_not_reached() 580faef01bSRichard Henderson # define gen_helper_wrccr(E, S) qemu_build_not_reached() 599422278eSRichard Henderson # define gen_helper_wrcwp(E, S) qemu_build_not_reached() 609422278eSRichard Henderson # define gen_helper_wrgl(E, S) qemu_build_not_reached() 610faef01bSRichard Henderson # define gen_helper_write_softint(E, S) qemu_build_not_reached() 629422278eSRichard Henderson # define gen_helper_wrpil(E, S) qemu_build_not_reached() 639422278eSRichard Henderson # define gen_helper_wrpstate(E, S) qemu_build_not_reached() 64e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq16 ({ qemu_build_not_reached(); NULL; }) 65e2fa6bd1SRichard Henderson # define gen_helper_fcmpeq32 ({ qemu_build_not_reached(); NULL; }) 66e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt16 ({ qemu_build_not_reached(); NULL; }) 67e2fa6bd1SRichard Henderson # define gen_helper_fcmpgt32 ({ qemu_build_not_reached(); NULL; }) 68e2fa6bd1SRichard Henderson # define gen_helper_fcmple16 ({ qemu_build_not_reached(); NULL; }) 69e2fa6bd1SRichard Henderson # define gen_helper_fcmple32 ({ qemu_build_not_reached(); NULL; }) 70e2fa6bd1SRichard Henderson # define gen_helper_fcmpne16 ({ qemu_build_not_reached(); NULL; }) 71e2fa6bd1SRichard Henderson # define gen_helper_fcmpne32 ({ qemu_build_not_reached(); NULL; }) 728aa418b3SRichard Henderson # define gen_helper_fdtox ({ qemu_build_not_reached(); NULL; }) 73e06c9f83SRichard Henderson # define gen_helper_fexpand ({ qemu_build_not_reached(); NULL; }) 74e06c9f83SRichard Henderson # define gen_helper_fmul8sux16 ({ qemu_build_not_reached(); NULL; }) 75e06c9f83SRichard Henderson # define gen_helper_fmul8ulx16 ({ qemu_build_not_reached(); NULL; }) 76e06c9f83SRichard Henderson # define gen_helper_fmul8x16 ({ qemu_build_not_reached(); NULL; }) 77e06c9f83SRichard Henderson # define gen_helper_fpmerge ({ qemu_build_not_reached(); NULL; }) 781617586fSRichard Henderson # define gen_helper_fqtox ({ qemu_build_not_reached(); NULL; }) 79199d43efSRichard Henderson # define gen_helper_fstox ({ qemu_build_not_reached(); NULL; }) 808aa418b3SRichard Henderson # define gen_helper_fxtod ({ qemu_build_not_reached(); NULL; }) 817b8e3e1aSRichard Henderson # define gen_helper_fxtoq ({ qemu_build_not_reached(); NULL; }) 82f4e18df5SRichard Henderson # define gen_helper_fxtos ({ qemu_build_not_reached(); NULL; }) 83afb04344SRichard Henderson # define gen_helper_pdist ({ qemu_build_not_reached(); NULL; }) 84668bb9b7SRichard Henderson # define MAXTL_MASK 0 85af25071cSRichard Henderson #endif 86af25071cSRichard Henderson 87633c4283SRichard Henderson /* Dynamic PC, must exit to main loop. */ 88633c4283SRichard Henderson #define DYNAMIC_PC 1 89633c4283SRichard Henderson /* Dynamic PC, one of two values according to jump_pc[T2]. */ 90633c4283SRichard Henderson #define JUMP_PC 2 91633c4283SRichard Henderson /* Dynamic PC, may lookup next TB. */ 92633c4283SRichard Henderson #define DYNAMIC_PC_LOOKUP 3 93fcf5ef2aSThomas Huth 9446bb0137SMark Cave-Ayland #define DISAS_EXIT DISAS_TARGET_0 9546bb0137SMark Cave-Ayland 96fcf5ef2aSThomas Huth /* global register indexes */ 97fcf5ef2aSThomas Huth static TCGv_ptr cpu_regwptr; 98c9fa8e58SRichard Henderson static TCGv cpu_pc, cpu_npc; 99fcf5ef2aSThomas Huth static TCGv cpu_regs[32]; 100fcf5ef2aSThomas Huth static TCGv cpu_y; 101fcf5ef2aSThomas Huth static TCGv cpu_tbr; 102fcf5ef2aSThomas Huth static TCGv cpu_cond; 1032a1905c7SRichard Henderson static TCGv cpu_cc_N; 1042a1905c7SRichard Henderson static TCGv cpu_cc_V; 1052a1905c7SRichard Henderson static TCGv cpu_icc_Z; 1062a1905c7SRichard Henderson static TCGv cpu_icc_C; 107fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1082a1905c7SRichard Henderson static TCGv cpu_xcc_Z; 1092a1905c7SRichard Henderson static TCGv cpu_xcc_C; 1102a1905c7SRichard Henderson static TCGv_i32 cpu_fprs; 111fcf5ef2aSThomas Huth static TCGv cpu_gsr; 112fcf5ef2aSThomas Huth #else 113af25071cSRichard Henderson # define cpu_fprs ({ qemu_build_not_reached(); (TCGv)NULL; }) 114af25071cSRichard Henderson # define cpu_gsr ({ qemu_build_not_reached(); (TCGv)NULL; }) 115fcf5ef2aSThomas Huth #endif 1162a1905c7SRichard Henderson 1172a1905c7SRichard Henderson #ifdef TARGET_SPARC64 1182a1905c7SRichard Henderson #define cpu_cc_Z cpu_xcc_Z 1192a1905c7SRichard Henderson #define cpu_cc_C cpu_xcc_C 1202a1905c7SRichard Henderson #else 1212a1905c7SRichard Henderson #define cpu_cc_Z cpu_icc_Z 1222a1905c7SRichard Henderson #define cpu_cc_C cpu_icc_C 1232a1905c7SRichard Henderson #define cpu_xcc_Z ({ qemu_build_not_reached(); NULL; }) 1242a1905c7SRichard Henderson #define cpu_xcc_C ({ qemu_build_not_reached(); NULL; }) 1252a1905c7SRichard Henderson #endif 1262a1905c7SRichard Henderson 1271210a036SRichard Henderson /* Floating point comparison registers */ 128d8c5b92fSRichard Henderson static TCGv_i32 cpu_fcc[TARGET_FCCREGS]; 129fcf5ef2aSThomas Huth 130af25071cSRichard Henderson #define env_field_offsetof(X) offsetof(CPUSPARCState, X) 131af25071cSRichard Henderson #ifdef TARGET_SPARC64 132cd6269f7SRichard Henderson # define env32_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 133af25071cSRichard Henderson # define env64_field_offsetof(X) env_field_offsetof(X) 134af25071cSRichard Henderson #else 135cd6269f7SRichard Henderson # define env32_field_offsetof(X) env_field_offsetof(X) 136af25071cSRichard Henderson # define env64_field_offsetof(X) ({ qemu_build_not_reached(); 0; }) 137af25071cSRichard Henderson #endif 138af25071cSRichard Henderson 139533f042fSRichard Henderson typedef struct DisasCompare { 140533f042fSRichard Henderson TCGCond cond; 141533f042fSRichard Henderson TCGv c1; 142533f042fSRichard Henderson int c2; 143533f042fSRichard Henderson } DisasCompare; 144533f042fSRichard Henderson 145186e7890SRichard Henderson typedef struct DisasDelayException { 146186e7890SRichard Henderson struct DisasDelayException *next; 147186e7890SRichard Henderson TCGLabel *lab; 148186e7890SRichard Henderson TCGv_i32 excp; 149186e7890SRichard Henderson /* Saved state at parent insn. */ 150186e7890SRichard Henderson target_ulong pc; 151186e7890SRichard Henderson target_ulong npc; 152186e7890SRichard Henderson } DisasDelayException; 153186e7890SRichard Henderson 154fcf5ef2aSThomas Huth typedef struct DisasContext { 155af00be49SEmilio G. Cota DisasContextBase base; 156fcf5ef2aSThomas Huth target_ulong pc; /* current Program Counter: integer or DYNAMIC_PC */ 157fcf5ef2aSThomas Huth target_ulong npc; /* next PC: integer or DYNAMIC_PC or JUMP_PC */ 158533f042fSRichard Henderson 159533f042fSRichard Henderson /* Used when JUMP_PC value is used. */ 160533f042fSRichard Henderson DisasCompare jump; 161533f042fSRichard Henderson target_ulong jump_pc[2]; 162533f042fSRichard Henderson 163fcf5ef2aSThomas Huth int mem_idx; 16489527e3aSRichard Henderson bool cpu_cond_live; 165c9b459aaSArtyom Tarasenko bool fpu_enabled; 166c9b459aaSArtyom Tarasenko bool address_mask_32bit; 167c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 168c9b459aaSArtyom Tarasenko bool supervisor; 169c9b459aaSArtyom Tarasenko #ifdef TARGET_SPARC64 170c9b459aaSArtyom Tarasenko bool hypervisor; 171c9b459aaSArtyom Tarasenko #endif 172c9b459aaSArtyom Tarasenko #endif 173c9b459aaSArtyom Tarasenko 174fcf5ef2aSThomas Huth sparc_def_t *def; 175fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 176fcf5ef2aSThomas Huth int fprs_dirty; 177fcf5ef2aSThomas Huth int asi; 178fcf5ef2aSThomas Huth #endif 179186e7890SRichard Henderson DisasDelayException *delay_excp_list; 180fcf5ef2aSThomas Huth } DisasContext; 181fcf5ef2aSThomas Huth 182fcf5ef2aSThomas Huth // This function uses non-native bit order 183fcf5ef2aSThomas Huth #define GET_FIELD(X, FROM, TO) \ 184fcf5ef2aSThomas Huth ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1)) 185fcf5ef2aSThomas Huth 186fcf5ef2aSThomas Huth // This function uses the order in the manuals, i.e. bit 0 is 2^0 187fcf5ef2aSThomas Huth #define GET_FIELD_SP(X, FROM, TO) \ 188fcf5ef2aSThomas Huth GET_FIELD(X, 31 - (TO), 31 - (FROM)) 189fcf5ef2aSThomas Huth 190fcf5ef2aSThomas Huth #define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1) 191fcf5ef2aSThomas Huth #define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1)) 192fcf5ef2aSThomas Huth 193fcf5ef2aSThomas Huth #define UA2005_HTRAP_MASK 0xff 194fcf5ef2aSThomas Huth #define V8_TRAP_MASK 0x7f 195fcf5ef2aSThomas Huth 196fcf5ef2aSThomas Huth #define IS_IMM (insn & (1<<13)) 197fcf5ef2aSThomas Huth 1980c2e96c1SRichard Henderson static void gen_update_fprs_dirty(DisasContext *dc, int rd) 199fcf5ef2aSThomas Huth { 200fcf5ef2aSThomas Huth #if defined(TARGET_SPARC64) 201fcf5ef2aSThomas Huth int bit = (rd < 32) ? 1 : 2; 202fcf5ef2aSThomas Huth /* If we know we've already set this bit within the TB, 203fcf5ef2aSThomas Huth we can avoid setting it again. */ 204fcf5ef2aSThomas Huth if (!(dc->fprs_dirty & bit)) { 205fcf5ef2aSThomas Huth dc->fprs_dirty |= bit; 206fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_fprs, cpu_fprs, bit); 207fcf5ef2aSThomas Huth } 208fcf5ef2aSThomas Huth #endif 209fcf5ef2aSThomas Huth } 210fcf5ef2aSThomas Huth 211fcf5ef2aSThomas Huth /* floating point registers moves */ 2121210a036SRichard Henderson 2131210a036SRichard Henderson static int gen_offset_fpr_F(unsigned int reg) 2141210a036SRichard Henderson { 2151210a036SRichard Henderson int ret; 2161210a036SRichard Henderson 2171210a036SRichard Henderson tcg_debug_assert(reg < 32); 2181210a036SRichard Henderson ret= offsetof(CPUSPARCState, fpr[reg / 2]); 2191210a036SRichard Henderson if (reg & 1) { 2201210a036SRichard Henderson ret += offsetof(CPU_DoubleU, l.lower); 2211210a036SRichard Henderson } else { 2221210a036SRichard Henderson ret += offsetof(CPU_DoubleU, l.upper); 2231210a036SRichard Henderson } 2241210a036SRichard Henderson return ret; 2251210a036SRichard Henderson } 2261210a036SRichard Henderson 227fcf5ef2aSThomas Huth static TCGv_i32 gen_load_fpr_F(DisasContext *dc, unsigned int src) 228fcf5ef2aSThomas Huth { 22936ab4623SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 2301210a036SRichard Henderson tcg_gen_ld_i32(ret, tcg_env, gen_offset_fpr_F(src)); 231dc41aa7dSRichard Henderson return ret; 232fcf5ef2aSThomas Huth } 233fcf5ef2aSThomas Huth 234fcf5ef2aSThomas Huth static void gen_store_fpr_F(DisasContext *dc, unsigned int dst, TCGv_i32 v) 235fcf5ef2aSThomas Huth { 2361210a036SRichard Henderson tcg_gen_st_i32(v, tcg_env, gen_offset_fpr_F(dst)); 237fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 238fcf5ef2aSThomas Huth } 239fcf5ef2aSThomas Huth 2401210a036SRichard Henderson static int gen_offset_fpr_D(unsigned int reg) 2411210a036SRichard Henderson { 2421210a036SRichard Henderson tcg_debug_assert(reg < 64); 2431210a036SRichard Henderson tcg_debug_assert(reg % 2 == 0); 2441210a036SRichard Henderson return offsetof(CPUSPARCState, fpr[reg / 2]); 2451210a036SRichard Henderson } 2461210a036SRichard Henderson 247fcf5ef2aSThomas Huth static TCGv_i64 gen_load_fpr_D(DisasContext *dc, unsigned int src) 248fcf5ef2aSThomas Huth { 2491210a036SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 2501210a036SRichard Henderson tcg_gen_ld_i64(ret, tcg_env, gen_offset_fpr_D(src)); 2511210a036SRichard Henderson return ret; 252fcf5ef2aSThomas Huth } 253fcf5ef2aSThomas Huth 254fcf5ef2aSThomas Huth static void gen_store_fpr_D(DisasContext *dc, unsigned int dst, TCGv_i64 v) 255fcf5ef2aSThomas Huth { 2561210a036SRichard Henderson tcg_gen_st_i64(v, tcg_env, gen_offset_fpr_D(dst)); 257fcf5ef2aSThomas Huth gen_update_fprs_dirty(dc, dst); 258fcf5ef2aSThomas Huth } 259fcf5ef2aSThomas Huth 26033ec4245SRichard Henderson static TCGv_i128 gen_load_fpr_Q(DisasContext *dc, unsigned int src) 26133ec4245SRichard Henderson { 26233ec4245SRichard Henderson TCGv_i128 ret = tcg_temp_new_i128(); 2631210a036SRichard Henderson TCGv_i64 h = gen_load_fpr_D(dc, src); 2641210a036SRichard Henderson TCGv_i64 l = gen_load_fpr_D(dc, src + 2); 26533ec4245SRichard Henderson 2661210a036SRichard Henderson tcg_gen_concat_i64_i128(ret, l, h); 26733ec4245SRichard Henderson return ret; 26833ec4245SRichard Henderson } 26933ec4245SRichard Henderson 27033ec4245SRichard Henderson static void gen_store_fpr_Q(DisasContext *dc, unsigned int dst, TCGv_i128 v) 27133ec4245SRichard Henderson { 2721210a036SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 2731210a036SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 2741210a036SRichard Henderson 2751210a036SRichard Henderson tcg_gen_extr_i128_i64(l, h, v); 2761210a036SRichard Henderson gen_store_fpr_D(dc, dst, h); 2771210a036SRichard Henderson gen_store_fpr_D(dc, dst + 2, l); 27833ec4245SRichard Henderson } 27933ec4245SRichard Henderson 280fcf5ef2aSThomas Huth /* moves */ 281fcf5ef2aSThomas Huth #ifdef CONFIG_USER_ONLY 282fcf5ef2aSThomas Huth #define supervisor(dc) 0 283fcf5ef2aSThomas Huth #define hypervisor(dc) 0 284fcf5ef2aSThomas Huth #else 285fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 286c9b459aaSArtyom Tarasenko #define hypervisor(dc) (dc->hypervisor) 287c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor | dc->hypervisor) 288fcf5ef2aSThomas Huth #else 289c9b459aaSArtyom Tarasenko #define supervisor(dc) (dc->supervisor) 290668bb9b7SRichard Henderson #define hypervisor(dc) 0 291fcf5ef2aSThomas Huth #endif 292fcf5ef2aSThomas Huth #endif 293fcf5ef2aSThomas Huth 294b1bc09eaSRichard Henderson #if !defined(TARGET_SPARC64) 295b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 296b1bc09eaSRichard Henderson #elif defined(TARGET_ABI32) 297b1bc09eaSRichard Henderson # define AM_CHECK(dc) true 298b1bc09eaSRichard Henderson #elif defined(CONFIG_USER_ONLY) 299b1bc09eaSRichard Henderson # define AM_CHECK(dc) false 300fcf5ef2aSThomas Huth #else 301b1bc09eaSRichard Henderson # define AM_CHECK(dc) ((dc)->address_mask_32bit) 302fcf5ef2aSThomas Huth #endif 303fcf5ef2aSThomas Huth 3040c2e96c1SRichard Henderson static void gen_address_mask(DisasContext *dc, TCGv addr) 305fcf5ef2aSThomas Huth { 306b1bc09eaSRichard Henderson if (AM_CHECK(dc)) { 307fcf5ef2aSThomas Huth tcg_gen_andi_tl(addr, addr, 0xffffffffULL); 308b1bc09eaSRichard Henderson } 309fcf5ef2aSThomas Huth } 310fcf5ef2aSThomas Huth 31123ada1b1SRichard Henderson static target_ulong address_mask_i(DisasContext *dc, target_ulong addr) 31223ada1b1SRichard Henderson { 31323ada1b1SRichard Henderson return AM_CHECK(dc) ? (uint32_t)addr : addr; 31423ada1b1SRichard Henderson } 31523ada1b1SRichard Henderson 3160c2e96c1SRichard Henderson static TCGv gen_load_gpr(DisasContext *dc, int reg) 317fcf5ef2aSThomas Huth { 318fcf5ef2aSThomas Huth if (reg > 0) { 319fcf5ef2aSThomas Huth assert(reg < 32); 320fcf5ef2aSThomas Huth return cpu_regs[reg]; 321fcf5ef2aSThomas Huth } else { 32252123f14SRichard Henderson TCGv t = tcg_temp_new(); 323fcf5ef2aSThomas Huth tcg_gen_movi_tl(t, 0); 324fcf5ef2aSThomas Huth return t; 325fcf5ef2aSThomas Huth } 326fcf5ef2aSThomas Huth } 327fcf5ef2aSThomas Huth 3280c2e96c1SRichard Henderson static void gen_store_gpr(DisasContext *dc, int reg, TCGv v) 329fcf5ef2aSThomas Huth { 330fcf5ef2aSThomas Huth if (reg > 0) { 331fcf5ef2aSThomas Huth assert(reg < 32); 332fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_regs[reg], v); 333fcf5ef2aSThomas Huth } 334fcf5ef2aSThomas Huth } 335fcf5ef2aSThomas Huth 3360c2e96c1SRichard Henderson static TCGv gen_dest_gpr(DisasContext *dc, int reg) 337fcf5ef2aSThomas Huth { 338fcf5ef2aSThomas Huth if (reg > 0) { 339fcf5ef2aSThomas Huth assert(reg < 32); 340fcf5ef2aSThomas Huth return cpu_regs[reg]; 341fcf5ef2aSThomas Huth } else { 34252123f14SRichard Henderson return tcg_temp_new(); 343fcf5ef2aSThomas Huth } 344fcf5ef2aSThomas Huth } 345fcf5ef2aSThomas Huth 3465645aa2eSRichard Henderson static bool use_goto_tb(DisasContext *s, target_ulong pc, target_ulong npc) 347fcf5ef2aSThomas Huth { 3485645aa2eSRichard Henderson return translator_use_goto_tb(&s->base, pc) && 3495645aa2eSRichard Henderson translator_use_goto_tb(&s->base, npc); 350fcf5ef2aSThomas Huth } 351fcf5ef2aSThomas Huth 3525645aa2eSRichard Henderson static void gen_goto_tb(DisasContext *s, int tb_num, 353fcf5ef2aSThomas Huth target_ulong pc, target_ulong npc) 354fcf5ef2aSThomas Huth { 355fcf5ef2aSThomas Huth if (use_goto_tb(s, pc, npc)) { 356fcf5ef2aSThomas Huth /* jump to same page: we can use a direct jump */ 357fcf5ef2aSThomas Huth tcg_gen_goto_tb(tb_num); 358fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 359fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 36007ea28b4SRichard Henderson tcg_gen_exit_tb(s->base.tb, tb_num); 361fcf5ef2aSThomas Huth } else { 362f67ccb2fSRichard Henderson /* jump to another page: we can use an indirect jump */ 363fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, pc); 364fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, npc); 365f67ccb2fSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 366fcf5ef2aSThomas Huth } 367fcf5ef2aSThomas Huth } 368fcf5ef2aSThomas Huth 369b989ce73SRichard Henderson static TCGv gen_carry32(void) 370fcf5ef2aSThomas Huth { 371b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 372b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 373b989ce73SRichard Henderson tcg_gen_extract_tl(t, cpu_icc_C, 32, 1); 374b989ce73SRichard Henderson return t; 375b989ce73SRichard Henderson } 376b989ce73SRichard Henderson return cpu_icc_C; 377fcf5ef2aSThomas Huth } 378fcf5ef2aSThomas Huth 379b989ce73SRichard Henderson static void gen_op_addcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 380fcf5ef2aSThomas Huth { 381b989ce73SRichard Henderson TCGv z = tcg_constant_tl(0); 382fcf5ef2aSThomas Huth 383b989ce73SRichard Henderson if (cin) { 384b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 385b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 386b989ce73SRichard Henderson } else { 387b989ce73SRichard Henderson tcg_gen_add2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 388b989ce73SRichard Henderson } 389b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 390b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src2); 391b989ce73SRichard Henderson tcg_gen_andc_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 392b989ce73SRichard Henderson if (TARGET_LONG_BITS == 64) { 393b989ce73SRichard Henderson /* 394b989ce73SRichard Henderson * Carry-in to bit 32 is result ^ src1 ^ src2. 395b989ce73SRichard Henderson * We already have the src xor term in Z, from computation of V. 396b989ce73SRichard Henderson */ 397b989ce73SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 398b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 399b989ce73SRichard Henderson } 400b989ce73SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 401b989ce73SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 402b989ce73SRichard Henderson } 403fcf5ef2aSThomas Huth 404b989ce73SRichard Henderson static void gen_op_addcc(TCGv dst, TCGv src1, TCGv src2) 405b989ce73SRichard Henderson { 406b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, NULL); 407b989ce73SRichard Henderson } 408fcf5ef2aSThomas Huth 409b989ce73SRichard Henderson static void gen_op_taddcc(TCGv dst, TCGv src1, TCGv src2) 410b989ce73SRichard Henderson { 411b989ce73SRichard Henderson TCGv t = tcg_temp_new(); 412b989ce73SRichard Henderson 413b989ce73SRichard Henderson /* Save the tag bits around modification of dst. */ 414b989ce73SRichard Henderson tcg_gen_or_tl(t, src1, src2); 415b989ce73SRichard Henderson 416b989ce73SRichard Henderson gen_op_addcc(dst, src1, src2); 417b989ce73SRichard Henderson 418b989ce73SRichard Henderson /* Incorprate tag bits into icc.V */ 419b989ce73SRichard Henderson tcg_gen_andi_tl(t, t, 3); 420b989ce73SRichard Henderson tcg_gen_neg_tl(t, t); 421b989ce73SRichard Henderson tcg_gen_ext32u_tl(t, t); 422b989ce73SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 423b989ce73SRichard Henderson } 424b989ce73SRichard Henderson 425b989ce73SRichard Henderson static void gen_op_addc(TCGv dst, TCGv src1, TCGv src2) 426b989ce73SRichard Henderson { 427b989ce73SRichard Henderson tcg_gen_add_tl(dst, src1, src2); 428b989ce73SRichard Henderson tcg_gen_add_tl(dst, dst, gen_carry32()); 429b989ce73SRichard Henderson } 430b989ce73SRichard Henderson 431b989ce73SRichard Henderson static void gen_op_addccc(TCGv dst, TCGv src1, TCGv src2) 432b989ce73SRichard Henderson { 433b989ce73SRichard Henderson gen_op_addcc_int(dst, src1, src2, gen_carry32()); 434fcf5ef2aSThomas Huth } 435fcf5ef2aSThomas Huth 436*015fc6fcSRichard Henderson static void gen_op_addxc(TCGv dst, TCGv src1, TCGv src2) 437*015fc6fcSRichard Henderson { 438*015fc6fcSRichard Henderson tcg_gen_add_tl(dst, src1, src2); 439*015fc6fcSRichard Henderson tcg_gen_add_tl(dst, dst, cpu_cc_C); 440*015fc6fcSRichard Henderson } 441*015fc6fcSRichard Henderson 442*015fc6fcSRichard Henderson static void gen_op_addxccc(TCGv dst, TCGv src1, TCGv src2) 443*015fc6fcSRichard Henderson { 444*015fc6fcSRichard Henderson gen_op_addcc_int(dst, src1, src2, cpu_cc_C); 445*015fc6fcSRichard Henderson } 446*015fc6fcSRichard Henderson 447f828df74SRichard Henderson static void gen_op_subcc_int(TCGv dst, TCGv src1, TCGv src2, TCGv cin) 448fcf5ef2aSThomas Huth { 449f828df74SRichard Henderson TCGv z = tcg_constant_tl(0); 450fcf5ef2aSThomas Huth 451f828df74SRichard Henderson if (cin) { 452f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, cin, z); 453f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, cpu_cc_N, cpu_cc_C, src2, z); 454f828df74SRichard Henderson } else { 455f828df74SRichard Henderson tcg_gen_sub2_tl(cpu_cc_N, cpu_cc_C, src1, z, src2, z); 456f828df74SRichard Henderson } 457f828df74SRichard Henderson tcg_gen_neg_tl(cpu_cc_C, cpu_cc_C); 458f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_Z, src1, src2); 459f828df74SRichard Henderson tcg_gen_xor_tl(cpu_cc_V, cpu_cc_N, src1); 460f828df74SRichard Henderson tcg_gen_and_tl(cpu_cc_V, cpu_cc_V, cpu_cc_Z); 461f828df74SRichard Henderson #ifdef TARGET_SPARC64 462f828df74SRichard Henderson tcg_gen_xor_tl(cpu_icc_C, cpu_cc_Z, cpu_cc_N); 463f828df74SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 464fcf5ef2aSThomas Huth #endif 465f828df74SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 466f828df74SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 467fcf5ef2aSThomas Huth } 468fcf5ef2aSThomas Huth 469f828df74SRichard Henderson static void gen_op_subcc(TCGv dst, TCGv src1, TCGv src2) 470fcf5ef2aSThomas Huth { 471f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, NULL); 472fcf5ef2aSThomas Huth } 473fcf5ef2aSThomas Huth 474f828df74SRichard Henderson static void gen_op_tsubcc(TCGv dst, TCGv src1, TCGv src2) 475fcf5ef2aSThomas Huth { 476f828df74SRichard Henderson TCGv t = tcg_temp_new(); 477fcf5ef2aSThomas Huth 478f828df74SRichard Henderson /* Save the tag bits around modification of dst. */ 479f828df74SRichard Henderson tcg_gen_or_tl(t, src1, src2); 480fcf5ef2aSThomas Huth 481f828df74SRichard Henderson gen_op_subcc(dst, src1, src2); 482f828df74SRichard Henderson 483f828df74SRichard Henderson /* Incorprate tag bits into icc.V */ 484f828df74SRichard Henderson tcg_gen_andi_tl(t, t, 3); 485f828df74SRichard Henderson tcg_gen_neg_tl(t, t); 486f828df74SRichard Henderson tcg_gen_ext32u_tl(t, t); 487f828df74SRichard Henderson tcg_gen_or_tl(cpu_cc_V, cpu_cc_V, t); 488f828df74SRichard Henderson } 489f828df74SRichard Henderson 490f828df74SRichard Henderson static void gen_op_subc(TCGv dst, TCGv src1, TCGv src2) 491f828df74SRichard Henderson { 492fcf5ef2aSThomas Huth tcg_gen_sub_tl(dst, src1, src2); 493f828df74SRichard Henderson tcg_gen_sub_tl(dst, dst, gen_carry32()); 494fcf5ef2aSThomas Huth } 495fcf5ef2aSThomas Huth 496f828df74SRichard Henderson static void gen_op_subccc(TCGv dst, TCGv src1, TCGv src2) 497dfebb950SRichard Henderson { 498f828df74SRichard Henderson gen_op_subcc_int(dst, src1, src2, gen_carry32()); 499dfebb950SRichard Henderson } 500dfebb950SRichard Henderson 5010c2e96c1SRichard Henderson static void gen_op_mulscc(TCGv dst, TCGv src1, TCGv src2) 502fcf5ef2aSThomas Huth { 503b989ce73SRichard Henderson TCGv zero = tcg_constant_tl(0); 50450280618SRichard Henderson TCGv one = tcg_constant_tl(1); 505b989ce73SRichard Henderson TCGv t_src1 = tcg_temp_new(); 506b989ce73SRichard Henderson TCGv t_src2 = tcg_temp_new(); 507b989ce73SRichard Henderson TCGv t0 = tcg_temp_new(); 508fcf5ef2aSThomas Huth 509b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src1, src1); 510b989ce73SRichard Henderson tcg_gen_ext32u_tl(t_src2, src2); 511fcf5ef2aSThomas Huth 512b989ce73SRichard Henderson /* 513b989ce73SRichard Henderson * if (!(env->y & 1)) 514b989ce73SRichard Henderson * src2 = 0; 515fcf5ef2aSThomas Huth */ 51650280618SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, t_src2, cpu_y, one, zero, t_src2); 517fcf5ef2aSThomas Huth 518b989ce73SRichard Henderson /* 519b989ce73SRichard Henderson * b2 = src1 & 1; 520b989ce73SRichard Henderson * y = (b2 << 31) | (y >> 1); 521b989ce73SRichard Henderson */ 5220b1183e3SPhilippe Mathieu-Daudé tcg_gen_extract_tl(t0, cpu_y, 1, 31); 523b989ce73SRichard Henderson tcg_gen_deposit_tl(cpu_y, t0, src1, 31, 1); 524fcf5ef2aSThomas Huth 525fcf5ef2aSThomas Huth // b1 = N ^ V; 5262a1905c7SRichard Henderson tcg_gen_xor_tl(t0, cpu_cc_N, cpu_cc_V); 527fcf5ef2aSThomas Huth 528b989ce73SRichard Henderson /* 529b989ce73SRichard Henderson * src1 = (b1 << 31) | (src1 >> 1) 530b989ce73SRichard Henderson */ 5312a1905c7SRichard Henderson tcg_gen_andi_tl(t0, t0, 1u << 31); 532b989ce73SRichard Henderson tcg_gen_shri_tl(t_src1, t_src1, 1); 533b989ce73SRichard Henderson tcg_gen_or_tl(t_src1, t_src1, t0); 534fcf5ef2aSThomas Huth 535b989ce73SRichard Henderson gen_op_addcc(dst, t_src1, t_src2); 536fcf5ef2aSThomas Huth } 537fcf5ef2aSThomas Huth 5380c2e96c1SRichard Henderson static void gen_op_multiply(TCGv dst, TCGv src1, TCGv src2, int sign_ext) 539fcf5ef2aSThomas Huth { 540fcf5ef2aSThomas Huth #if TARGET_LONG_BITS == 32 541fcf5ef2aSThomas Huth if (sign_ext) { 542fcf5ef2aSThomas Huth tcg_gen_muls2_tl(dst, cpu_y, src1, src2); 543fcf5ef2aSThomas Huth } else { 544fcf5ef2aSThomas Huth tcg_gen_mulu2_tl(dst, cpu_y, src1, src2); 545fcf5ef2aSThomas Huth } 546fcf5ef2aSThomas Huth #else 547fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new_i64(); 548fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new_i64(); 549fcf5ef2aSThomas Huth 550fcf5ef2aSThomas Huth if (sign_ext) { 551fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t0, src1); 552fcf5ef2aSThomas Huth tcg_gen_ext32s_i64(t1, src2); 553fcf5ef2aSThomas Huth } else { 554fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t0, src1); 555fcf5ef2aSThomas Huth tcg_gen_ext32u_i64(t1, src2); 556fcf5ef2aSThomas Huth } 557fcf5ef2aSThomas Huth 558fcf5ef2aSThomas Huth tcg_gen_mul_i64(dst, t0, t1); 559fcf5ef2aSThomas Huth tcg_gen_shri_i64(cpu_y, dst, 32); 560fcf5ef2aSThomas Huth #endif 561fcf5ef2aSThomas Huth } 562fcf5ef2aSThomas Huth 5630c2e96c1SRichard Henderson static void gen_op_umul(TCGv dst, TCGv src1, TCGv src2) 564fcf5ef2aSThomas Huth { 565fcf5ef2aSThomas Huth /* zero-extend truncated operands before multiplication */ 566fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 0); 567fcf5ef2aSThomas Huth } 568fcf5ef2aSThomas Huth 5690c2e96c1SRichard Henderson static void gen_op_smul(TCGv dst, TCGv src1, TCGv src2) 570fcf5ef2aSThomas Huth { 571fcf5ef2aSThomas Huth /* sign-extend truncated operands before multiplication */ 572fcf5ef2aSThomas Huth gen_op_multiply(dst, src1, src2, 1); 573fcf5ef2aSThomas Huth } 574fcf5ef2aSThomas Huth 575c2636853SRichard Henderson static void gen_op_sdiv(TCGv dst, TCGv src1, TCGv src2) 576c2636853SRichard Henderson { 57713260103SRichard Henderson #ifdef TARGET_SPARC64 578c2636853SRichard Henderson gen_helper_sdiv(dst, tcg_env, src1, src2); 57913260103SRichard Henderson tcg_gen_ext32s_tl(dst, dst); 58013260103SRichard Henderson #else 58113260103SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 58213260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 58313260103SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 58413260103SRichard Henderson #endif 585c2636853SRichard Henderson } 586c2636853SRichard Henderson 587c2636853SRichard Henderson static void gen_op_udivcc(TCGv dst, TCGv src1, TCGv src2) 588c2636853SRichard Henderson { 58913260103SRichard Henderson TCGv_i64 t64; 59013260103SRichard Henderson 59113260103SRichard Henderson #ifdef TARGET_SPARC64 59213260103SRichard Henderson t64 = cpu_cc_V; 59313260103SRichard Henderson #else 59413260103SRichard Henderson t64 = tcg_temp_new_i64(); 59513260103SRichard Henderson #endif 59613260103SRichard Henderson 59713260103SRichard Henderson gen_helper_udiv(t64, tcg_env, src1, src2); 59813260103SRichard Henderson 59913260103SRichard Henderson #ifdef TARGET_SPARC64 60013260103SRichard Henderson tcg_gen_ext32u_tl(cpu_cc_N, t64); 60113260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 60213260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 60313260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 60413260103SRichard Henderson #else 60513260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 60613260103SRichard Henderson #endif 60713260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 60813260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 60913260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 610c2636853SRichard Henderson } 611c2636853SRichard Henderson 612c2636853SRichard Henderson static void gen_op_sdivcc(TCGv dst, TCGv src1, TCGv src2) 613c2636853SRichard Henderson { 61413260103SRichard Henderson TCGv_i64 t64; 61513260103SRichard Henderson 61613260103SRichard Henderson #ifdef TARGET_SPARC64 61713260103SRichard Henderson t64 = cpu_cc_V; 61813260103SRichard Henderson #else 61913260103SRichard Henderson t64 = tcg_temp_new_i64(); 62013260103SRichard Henderson #endif 62113260103SRichard Henderson 62213260103SRichard Henderson gen_helper_sdiv(t64, tcg_env, src1, src2); 62313260103SRichard Henderson 62413260103SRichard Henderson #ifdef TARGET_SPARC64 62513260103SRichard Henderson tcg_gen_ext32s_tl(cpu_cc_N, t64); 62613260103SRichard Henderson tcg_gen_shri_tl(cpu_cc_V, t64, 32); 62713260103SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 62813260103SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 62913260103SRichard Henderson #else 63013260103SRichard Henderson tcg_gen_extr_i64_tl(cpu_cc_N, cpu_cc_V, t64); 63113260103SRichard Henderson #endif 63213260103SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 63313260103SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 63413260103SRichard Henderson tcg_gen_mov_tl(dst, cpu_cc_N); 635c2636853SRichard Henderson } 636c2636853SRichard Henderson 637a9aba13dSRichard Henderson static void gen_op_taddcctv(TCGv dst, TCGv src1, TCGv src2) 638a9aba13dSRichard Henderson { 639a9aba13dSRichard Henderson gen_helper_taddcctv(dst, tcg_env, src1, src2); 640a9aba13dSRichard Henderson } 641a9aba13dSRichard Henderson 642a9aba13dSRichard Henderson static void gen_op_tsubcctv(TCGv dst, TCGv src1, TCGv src2) 643a9aba13dSRichard Henderson { 644a9aba13dSRichard Henderson gen_helper_tsubcctv(dst, tcg_env, src1, src2); 645a9aba13dSRichard Henderson } 646a9aba13dSRichard Henderson 6479c6ec5bcSRichard Henderson static void gen_op_popc(TCGv dst, TCGv src1, TCGv src2) 6489c6ec5bcSRichard Henderson { 6499c6ec5bcSRichard Henderson tcg_gen_ctpop_tl(dst, src2); 6509c6ec5bcSRichard Henderson } 6519c6ec5bcSRichard Henderson 65245bfed3bSRichard Henderson #ifndef TARGET_SPARC64 65345bfed3bSRichard Henderson static void gen_helper_array8(TCGv dst, TCGv src1, TCGv src2) 65445bfed3bSRichard Henderson { 65545bfed3bSRichard Henderson g_assert_not_reached(); 65645bfed3bSRichard Henderson } 65745bfed3bSRichard Henderson #endif 65845bfed3bSRichard Henderson 65945bfed3bSRichard Henderson static void gen_op_array16(TCGv dst, TCGv src1, TCGv src2) 66045bfed3bSRichard Henderson { 66145bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 66245bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 1); 66345bfed3bSRichard Henderson } 66445bfed3bSRichard Henderson 66545bfed3bSRichard Henderson static void gen_op_array32(TCGv dst, TCGv src1, TCGv src2) 66645bfed3bSRichard Henderson { 66745bfed3bSRichard Henderson gen_helper_array8(dst, src1, src2); 66845bfed3bSRichard Henderson tcg_gen_shli_tl(dst, dst, 2); 66945bfed3bSRichard Henderson } 67045bfed3bSRichard Henderson 6712f722641SRichard Henderson static void gen_op_fpack16(TCGv_i32 dst, TCGv_i64 src) 6722f722641SRichard Henderson { 6732f722641SRichard Henderson #ifdef TARGET_SPARC64 6742f722641SRichard Henderson gen_helper_fpack16(dst, cpu_gsr, src); 6752f722641SRichard Henderson #else 6762f722641SRichard Henderson g_assert_not_reached(); 6772f722641SRichard Henderson #endif 6782f722641SRichard Henderson } 6792f722641SRichard Henderson 6802f722641SRichard Henderson static void gen_op_fpackfix(TCGv_i32 dst, TCGv_i64 src) 6812f722641SRichard Henderson { 6822f722641SRichard Henderson #ifdef TARGET_SPARC64 6832f722641SRichard Henderson gen_helper_fpackfix(dst, cpu_gsr, src); 6842f722641SRichard Henderson #else 6852f722641SRichard Henderson g_assert_not_reached(); 6862f722641SRichard Henderson #endif 6872f722641SRichard Henderson } 6882f722641SRichard Henderson 6894b6edc0aSRichard Henderson static void gen_op_fpack32(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 6904b6edc0aSRichard Henderson { 6914b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 6924b6edc0aSRichard Henderson gen_helper_fpack32(dst, cpu_gsr, src1, src2); 6934b6edc0aSRichard Henderson #else 6944b6edc0aSRichard Henderson g_assert_not_reached(); 6954b6edc0aSRichard Henderson #endif 6964b6edc0aSRichard Henderson } 6974b6edc0aSRichard Henderson 6984b6edc0aSRichard Henderson static void gen_op_faligndata(TCGv_i64 dst, TCGv_i64 s1, TCGv_i64 s2) 6994b6edc0aSRichard Henderson { 7004b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7014b6edc0aSRichard Henderson TCGv t1, t2, shift; 7024b6edc0aSRichard Henderson 7034b6edc0aSRichard Henderson t1 = tcg_temp_new(); 7044b6edc0aSRichard Henderson t2 = tcg_temp_new(); 7054b6edc0aSRichard Henderson shift = tcg_temp_new(); 7064b6edc0aSRichard Henderson 7074b6edc0aSRichard Henderson tcg_gen_andi_tl(shift, cpu_gsr, 7); 7084b6edc0aSRichard Henderson tcg_gen_shli_tl(shift, shift, 3); 7094b6edc0aSRichard Henderson tcg_gen_shl_tl(t1, s1, shift); 7104b6edc0aSRichard Henderson 7114b6edc0aSRichard Henderson /* 7124b6edc0aSRichard Henderson * A shift of 64 does not produce 0 in TCG. Divide this into a 7134b6edc0aSRichard Henderson * shift of (up to 63) followed by a constant shift of 1. 7144b6edc0aSRichard Henderson */ 7154b6edc0aSRichard Henderson tcg_gen_xori_tl(shift, shift, 63); 7164b6edc0aSRichard Henderson tcg_gen_shr_tl(t2, s2, shift); 7174b6edc0aSRichard Henderson tcg_gen_shri_tl(t2, t2, 1); 7184b6edc0aSRichard Henderson 7194b6edc0aSRichard Henderson tcg_gen_or_tl(dst, t1, t2); 7204b6edc0aSRichard Henderson #else 7214b6edc0aSRichard Henderson g_assert_not_reached(); 7224b6edc0aSRichard Henderson #endif 7234b6edc0aSRichard Henderson } 7244b6edc0aSRichard Henderson 7254b6edc0aSRichard Henderson static void gen_op_bshuffle(TCGv_i64 dst, TCGv_i64 src1, TCGv_i64 src2) 7264b6edc0aSRichard Henderson { 7274b6edc0aSRichard Henderson #ifdef TARGET_SPARC64 7284b6edc0aSRichard Henderson gen_helper_bshuffle(dst, cpu_gsr, src1, src2); 7294b6edc0aSRichard Henderson #else 7304b6edc0aSRichard Henderson g_assert_not_reached(); 7314b6edc0aSRichard Henderson #endif 7324b6edc0aSRichard Henderson } 7334b6edc0aSRichard Henderson 734a859602cSRichard Henderson static void gen_op_fmul8x16al(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 735a859602cSRichard Henderson { 736a859602cSRichard Henderson tcg_gen_ext16s_i32(src2, src2); 737a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 738a859602cSRichard Henderson } 739a859602cSRichard Henderson 740a859602cSRichard Henderson static void gen_op_fmul8x16au(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 741a859602cSRichard Henderson { 742a859602cSRichard Henderson tcg_gen_sari_i32(src2, src2, 16); 743a859602cSRichard Henderson gen_helper_fmul8x16a(dst, src1, src2); 744a859602cSRichard Henderson } 745a859602cSRichard Henderson 746be8998e0SRichard Henderson static void gen_op_fmuld8ulx16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 747be8998e0SRichard Henderson { 748be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 749be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 750be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 751be8998e0SRichard Henderson 752be8998e0SRichard Henderson tcg_gen_ext8u_i32(t0, src1); 753be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 754be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 755be8998e0SRichard Henderson 756be8998e0SRichard Henderson tcg_gen_extract_i32(t1, src1, 16, 8); 757be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 758be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 759be8998e0SRichard Henderson 760be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 761be8998e0SRichard Henderson } 762be8998e0SRichard Henderson 763be8998e0SRichard Henderson static void gen_op_fmuld8sux16(TCGv_i64 dst, TCGv_i32 src1, TCGv_i32 src2) 764be8998e0SRichard Henderson { 765be8998e0SRichard Henderson TCGv_i32 t0 = tcg_temp_new_i32(); 766be8998e0SRichard Henderson TCGv_i32 t1 = tcg_temp_new_i32(); 767be8998e0SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 768be8998e0SRichard Henderson 769be8998e0SRichard Henderson /* 770be8998e0SRichard Henderson * The insn description talks about extracting the upper 8 bits 771be8998e0SRichard Henderson * of the signed 16-bit input rs1, performing the multiply, then 772be8998e0SRichard Henderson * shifting left by 8 bits. Instead, zap the lower 8 bits of 773be8998e0SRichard Henderson * the rs1 input, which avoids the need for two shifts. 774be8998e0SRichard Henderson */ 775be8998e0SRichard Henderson tcg_gen_ext16s_i32(t0, src1); 776be8998e0SRichard Henderson tcg_gen_andi_i32(t0, t0, ~0xff); 777be8998e0SRichard Henderson tcg_gen_ext16s_i32(t1, src2); 778be8998e0SRichard Henderson tcg_gen_mul_i32(t0, t0, t1); 779be8998e0SRichard Henderson 780be8998e0SRichard Henderson tcg_gen_sextract_i32(t1, src1, 16, 16); 781be8998e0SRichard Henderson tcg_gen_andi_i32(t1, t1, ~0xff); 782be8998e0SRichard Henderson tcg_gen_sextract_i32(t2, src2, 16, 16); 783be8998e0SRichard Henderson tcg_gen_mul_i32(t1, t1, t2); 784be8998e0SRichard Henderson 785be8998e0SRichard Henderson tcg_gen_concat_i32_i64(dst, t0, t1); 786be8998e0SRichard Henderson } 787be8998e0SRichard Henderson 78889527e3aSRichard Henderson static void finishing_insn(DisasContext *dc) 78989527e3aSRichard Henderson { 79089527e3aSRichard Henderson /* 79189527e3aSRichard Henderson * From here, there is no future path through an unwinding exception. 79289527e3aSRichard Henderson * If the current insn cannot raise an exception, the computation of 79389527e3aSRichard Henderson * cpu_cond may be able to be elided. 79489527e3aSRichard Henderson */ 79589527e3aSRichard Henderson if (dc->cpu_cond_live) { 79689527e3aSRichard Henderson tcg_gen_discard_tl(cpu_cond); 79789527e3aSRichard Henderson dc->cpu_cond_live = false; 79889527e3aSRichard Henderson } 79989527e3aSRichard Henderson } 80089527e3aSRichard Henderson 8010c2e96c1SRichard Henderson static void gen_generic_branch(DisasContext *dc) 802fcf5ef2aSThomas Huth { 80300ab7e61SRichard Henderson TCGv npc0 = tcg_constant_tl(dc->jump_pc[0]); 80400ab7e61SRichard Henderson TCGv npc1 = tcg_constant_tl(dc->jump_pc[1]); 805533f042fSRichard Henderson TCGv c2 = tcg_constant_tl(dc->jump.c2); 806fcf5ef2aSThomas Huth 807533f042fSRichard Henderson tcg_gen_movcond_tl(dc->jump.cond, cpu_npc, dc->jump.c1, c2, npc0, npc1); 808fcf5ef2aSThomas Huth } 809fcf5ef2aSThomas Huth 810fcf5ef2aSThomas Huth /* call this function before using the condition register as it may 811fcf5ef2aSThomas Huth have been set for a jump */ 8120c2e96c1SRichard Henderson static void flush_cond(DisasContext *dc) 813fcf5ef2aSThomas Huth { 814fcf5ef2aSThomas Huth if (dc->npc == JUMP_PC) { 815fcf5ef2aSThomas Huth gen_generic_branch(dc); 81699c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 817fcf5ef2aSThomas Huth } 818fcf5ef2aSThomas Huth } 819fcf5ef2aSThomas Huth 8200c2e96c1SRichard Henderson static void save_npc(DisasContext *dc) 821fcf5ef2aSThomas Huth { 822633c4283SRichard Henderson if (dc->npc & 3) { 823633c4283SRichard Henderson switch (dc->npc) { 824633c4283SRichard Henderson case JUMP_PC: 825fcf5ef2aSThomas Huth gen_generic_branch(dc); 82699c82c47SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 827633c4283SRichard Henderson break; 828633c4283SRichard Henderson case DYNAMIC_PC: 829633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 830633c4283SRichard Henderson break; 831633c4283SRichard Henderson default: 832633c4283SRichard Henderson g_assert_not_reached(); 833633c4283SRichard Henderson } 834633c4283SRichard Henderson } else { 835fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_npc, dc->npc); 836fcf5ef2aSThomas Huth } 837fcf5ef2aSThomas Huth } 838fcf5ef2aSThomas Huth 8390c2e96c1SRichard Henderson static void save_state(DisasContext *dc) 840fcf5ef2aSThomas Huth { 841fcf5ef2aSThomas Huth tcg_gen_movi_tl(cpu_pc, dc->pc); 842fcf5ef2aSThomas Huth save_npc(dc); 843fcf5ef2aSThomas Huth } 844fcf5ef2aSThomas Huth 845fcf5ef2aSThomas Huth static void gen_exception(DisasContext *dc, int which) 846fcf5ef2aSThomas Huth { 84789527e3aSRichard Henderson finishing_insn(dc); 848fcf5ef2aSThomas Huth save_state(dc); 849ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(which)); 850af00be49SEmilio G. Cota dc->base.is_jmp = DISAS_NORETURN; 851fcf5ef2aSThomas Huth } 852fcf5ef2aSThomas Huth 853186e7890SRichard Henderson static TCGLabel *delay_exceptionv(DisasContext *dc, TCGv_i32 excp) 854fcf5ef2aSThomas Huth { 855186e7890SRichard Henderson DisasDelayException *e = g_new0(DisasDelayException, 1); 856186e7890SRichard Henderson 857186e7890SRichard Henderson e->next = dc->delay_excp_list; 858186e7890SRichard Henderson dc->delay_excp_list = e; 859186e7890SRichard Henderson 860186e7890SRichard Henderson e->lab = gen_new_label(); 861186e7890SRichard Henderson e->excp = excp; 862186e7890SRichard Henderson e->pc = dc->pc; 863186e7890SRichard Henderson /* Caller must have used flush_cond before branch. */ 864186e7890SRichard Henderson assert(e->npc != JUMP_PC); 865186e7890SRichard Henderson e->npc = dc->npc; 866186e7890SRichard Henderson 867186e7890SRichard Henderson return e->lab; 868186e7890SRichard Henderson } 869186e7890SRichard Henderson 870186e7890SRichard Henderson static TCGLabel *delay_exception(DisasContext *dc, int excp) 871186e7890SRichard Henderson { 872186e7890SRichard Henderson return delay_exceptionv(dc, tcg_constant_i32(excp)); 873186e7890SRichard Henderson } 874186e7890SRichard Henderson 875186e7890SRichard Henderson static void gen_check_align(DisasContext *dc, TCGv addr, int mask) 876186e7890SRichard Henderson { 877186e7890SRichard Henderson TCGv t = tcg_temp_new(); 878186e7890SRichard Henderson TCGLabel *lab; 879186e7890SRichard Henderson 880186e7890SRichard Henderson tcg_gen_andi_tl(t, addr, mask); 881186e7890SRichard Henderson 882186e7890SRichard Henderson flush_cond(dc); 883186e7890SRichard Henderson lab = delay_exception(dc, TT_UNALIGNED); 884186e7890SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_NE, t, 0, lab); 885fcf5ef2aSThomas Huth } 886fcf5ef2aSThomas Huth 8870c2e96c1SRichard Henderson static void gen_mov_pc_npc(DisasContext *dc) 888fcf5ef2aSThomas Huth { 88989527e3aSRichard Henderson finishing_insn(dc); 89089527e3aSRichard Henderson 891633c4283SRichard Henderson if (dc->npc & 3) { 892633c4283SRichard Henderson switch (dc->npc) { 893633c4283SRichard Henderson case JUMP_PC: 894fcf5ef2aSThomas Huth gen_generic_branch(dc); 895fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 89699c82c47SRichard Henderson dc->pc = DYNAMIC_PC_LOOKUP; 897633c4283SRichard Henderson break; 898633c4283SRichard Henderson case DYNAMIC_PC: 899633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 900fcf5ef2aSThomas Huth tcg_gen_mov_tl(cpu_pc, cpu_npc); 901633c4283SRichard Henderson dc->pc = dc->npc; 902633c4283SRichard Henderson break; 903633c4283SRichard Henderson default: 904633c4283SRichard Henderson g_assert_not_reached(); 905633c4283SRichard Henderson } 906fcf5ef2aSThomas Huth } else { 907fcf5ef2aSThomas Huth dc->pc = dc->npc; 908fcf5ef2aSThomas Huth } 909fcf5ef2aSThomas Huth } 910fcf5ef2aSThomas Huth 911fcf5ef2aSThomas Huth static void gen_compare(DisasCompare *cmp, bool xcc, unsigned int cond, 912fcf5ef2aSThomas Huth DisasContext *dc) 913fcf5ef2aSThomas Huth { 914b597eedcSRichard Henderson TCGv t1; 915fcf5ef2aSThomas Huth 9162a1905c7SRichard Henderson cmp->c1 = t1 = tcg_temp_new(); 917c8507ebfSRichard Henderson cmp->c2 = 0; 9182a1905c7SRichard Henderson 9192a1905c7SRichard Henderson switch (cond & 7) { 9202a1905c7SRichard Henderson case 0x0: /* never */ 9212a1905c7SRichard Henderson cmp->cond = TCG_COND_NEVER; 922c8507ebfSRichard Henderson cmp->c1 = tcg_constant_tl(0); 923fcf5ef2aSThomas Huth break; 9242a1905c7SRichard Henderson 9252a1905c7SRichard Henderson case 0x1: /* eq: Z */ 9262a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 9272a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9282a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_Z); 9292a1905c7SRichard Henderson } else { 9302a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, cpu_icc_Z); 9312a1905c7SRichard Henderson } 9322a1905c7SRichard Henderson break; 9332a1905c7SRichard Henderson 9342a1905c7SRichard Henderson case 0x2: /* le: Z | (N ^ V) */ 9352a1905c7SRichard Henderson /* 9362a1905c7SRichard Henderson * Simplify: 9372a1905c7SRichard Henderson * cc_Z || (N ^ V) < 0 NE 9382a1905c7SRichard Henderson * cc_Z && !((N ^ V) < 0) EQ 9392a1905c7SRichard Henderson * cc_Z & ~((N ^ V) >> TLB) EQ 9402a1905c7SRichard Henderson */ 9412a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 9422a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 9432a1905c7SRichard Henderson tcg_gen_sextract_tl(t1, t1, xcc ? 63 : 31, 1); 9442a1905c7SRichard Henderson tcg_gen_andc_tl(t1, xcc ? cpu_cc_Z : cpu_icc_Z, t1); 9452a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 9462a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 9472a1905c7SRichard Henderson } 9482a1905c7SRichard Henderson break; 9492a1905c7SRichard Henderson 9502a1905c7SRichard Henderson case 0x3: /* lt: N ^ V */ 9512a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 9522a1905c7SRichard Henderson tcg_gen_xor_tl(t1, cpu_cc_N, cpu_cc_V); 9532a1905c7SRichard Henderson if (TARGET_LONG_BITS == 64 && !xcc) { 9542a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, t1); 9552a1905c7SRichard Henderson } 9562a1905c7SRichard Henderson break; 9572a1905c7SRichard Henderson 9582a1905c7SRichard Henderson case 0x4: /* leu: Z | C */ 9592a1905c7SRichard Henderson /* 9602a1905c7SRichard Henderson * Simplify: 9612a1905c7SRichard Henderson * cc_Z == 0 || cc_C != 0 NE 9622a1905c7SRichard Henderson * cc_Z != 0 && cc_C == 0 EQ 9632a1905c7SRichard Henderson * cc_Z & (cc_C ? 0 : -1) EQ 9642a1905c7SRichard Henderson * cc_Z & (cc_C - 1) EQ 9652a1905c7SRichard Henderson */ 9662a1905c7SRichard Henderson cmp->cond = TCG_COND_EQ; 9672a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9682a1905c7SRichard Henderson tcg_gen_subi_tl(t1, cpu_cc_C, 1); 9692a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_cc_Z); 9702a1905c7SRichard Henderson } else { 9712a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 9722a1905c7SRichard Henderson tcg_gen_subi_tl(t1, t1, 1); 9732a1905c7SRichard Henderson tcg_gen_and_tl(t1, t1, cpu_icc_Z); 9742a1905c7SRichard Henderson tcg_gen_ext32u_tl(t1, t1); 9752a1905c7SRichard Henderson } 9762a1905c7SRichard Henderson break; 9772a1905c7SRichard Henderson 9782a1905c7SRichard Henderson case 0x5: /* ltu: C */ 9792a1905c7SRichard Henderson cmp->cond = TCG_COND_NE; 9802a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9812a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_C); 9822a1905c7SRichard Henderson } else { 9832a1905c7SRichard Henderson tcg_gen_extract_tl(t1, cpu_icc_C, 32, 1); 9842a1905c7SRichard Henderson } 9852a1905c7SRichard Henderson break; 9862a1905c7SRichard Henderson 9872a1905c7SRichard Henderson case 0x6: /* neg: N */ 9882a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 9892a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9902a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_N); 9912a1905c7SRichard Henderson } else { 9922a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_N); 9932a1905c7SRichard Henderson } 9942a1905c7SRichard Henderson break; 9952a1905c7SRichard Henderson 9962a1905c7SRichard Henderson case 0x7: /* vs: V */ 9972a1905c7SRichard Henderson cmp->cond = TCG_COND_LT; 9982a1905c7SRichard Henderson if (TARGET_LONG_BITS == 32 || xcc) { 9992a1905c7SRichard Henderson tcg_gen_mov_tl(t1, cpu_cc_V); 10002a1905c7SRichard Henderson } else { 10012a1905c7SRichard Henderson tcg_gen_ext32s_tl(t1, cpu_cc_V); 10022a1905c7SRichard Henderson } 10032a1905c7SRichard Henderson break; 10042a1905c7SRichard Henderson } 10052a1905c7SRichard Henderson if (cond & 8) { 10062a1905c7SRichard Henderson cmp->cond = tcg_invert_cond(cmp->cond); 1007fcf5ef2aSThomas Huth } 1008fcf5ef2aSThomas Huth } 1009fcf5ef2aSThomas Huth 1010fcf5ef2aSThomas Huth static void gen_fcompare(DisasCompare *cmp, unsigned int cc, unsigned int cond) 1011fcf5ef2aSThomas Huth { 1012d8c5b92fSRichard Henderson TCGv_i32 fcc = cpu_fcc[cc]; 1013d8c5b92fSRichard Henderson TCGv_i32 c1 = fcc; 1014d8c5b92fSRichard Henderson int c2 = 0; 1015d8c5b92fSRichard Henderson TCGCond tcond; 1016fcf5ef2aSThomas Huth 1017d8c5b92fSRichard Henderson /* 1018d8c5b92fSRichard Henderson * FCC values: 1019d8c5b92fSRichard Henderson * 0 = 1020d8c5b92fSRichard Henderson * 1 < 1021d8c5b92fSRichard Henderson * 2 > 1022d8c5b92fSRichard Henderson * 3 unordered 1023d8c5b92fSRichard Henderson */ 1024d8c5b92fSRichard Henderson switch (cond & 7) { 1025d8c5b92fSRichard Henderson case 0x0: /* fbn */ 1026d8c5b92fSRichard Henderson tcond = TCG_COND_NEVER; 1027fcf5ef2aSThomas Huth break; 1028d8c5b92fSRichard Henderson case 0x1: /* fbne : !0 */ 1029d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1030fcf5ef2aSThomas Huth break; 1031d8c5b92fSRichard Henderson case 0x2: /* fblg : 1 or 2 */ 1032d8c5b92fSRichard Henderson /* fcc in {1,2} - 1 -> fcc in {0,1} */ 1033d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1034d8c5b92fSRichard Henderson tcg_gen_addi_i32(c1, fcc, -1); 1035d8c5b92fSRichard Henderson c2 = 1; 1036d8c5b92fSRichard Henderson tcond = TCG_COND_LEU; 1037fcf5ef2aSThomas Huth break; 1038d8c5b92fSRichard Henderson case 0x3: /* fbul : 1 or 3 */ 1039d8c5b92fSRichard Henderson c1 = tcg_temp_new_i32(); 1040d8c5b92fSRichard Henderson tcg_gen_andi_i32(c1, fcc, 1); 1041d8c5b92fSRichard Henderson tcond = TCG_COND_NE; 1042d8c5b92fSRichard Henderson break; 1043d8c5b92fSRichard Henderson case 0x4: /* fbl : 1 */ 1044d8c5b92fSRichard Henderson c2 = 1; 1045d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1046d8c5b92fSRichard Henderson break; 1047d8c5b92fSRichard Henderson case 0x5: /* fbug : 2 or 3 */ 1048d8c5b92fSRichard Henderson c2 = 2; 1049d8c5b92fSRichard Henderson tcond = TCG_COND_GEU; 1050d8c5b92fSRichard Henderson break; 1051d8c5b92fSRichard Henderson case 0x6: /* fbg : 2 */ 1052d8c5b92fSRichard Henderson c2 = 2; 1053d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1054d8c5b92fSRichard Henderson break; 1055d8c5b92fSRichard Henderson case 0x7: /* fbu : 3 */ 1056d8c5b92fSRichard Henderson c2 = 3; 1057d8c5b92fSRichard Henderson tcond = TCG_COND_EQ; 1058fcf5ef2aSThomas Huth break; 1059fcf5ef2aSThomas Huth } 1060d8c5b92fSRichard Henderson if (cond & 8) { 1061d8c5b92fSRichard Henderson tcond = tcg_invert_cond(tcond); 1062fcf5ef2aSThomas Huth } 1063d8c5b92fSRichard Henderson 1064d8c5b92fSRichard Henderson cmp->cond = tcond; 1065d8c5b92fSRichard Henderson cmp->c2 = c2; 1066d8c5b92fSRichard Henderson cmp->c1 = tcg_temp_new(); 1067d8c5b92fSRichard Henderson tcg_gen_extu_i32_tl(cmp->c1, c1); 1068fcf5ef2aSThomas Huth } 1069fcf5ef2aSThomas Huth 10702c4f56c9SRichard Henderson static bool gen_compare_reg(DisasCompare *cmp, int cond, TCGv r_src) 10712c4f56c9SRichard Henderson { 10722c4f56c9SRichard Henderson static const TCGCond cond_reg[4] = { 1073ab9ffe98SRichard Henderson TCG_COND_NEVER, /* reserved */ 1074fcf5ef2aSThomas Huth TCG_COND_EQ, 1075fcf5ef2aSThomas Huth TCG_COND_LE, 1076fcf5ef2aSThomas Huth TCG_COND_LT, 1077fcf5ef2aSThomas Huth }; 10782c4f56c9SRichard Henderson TCGCond tcond; 1079fcf5ef2aSThomas Huth 10802c4f56c9SRichard Henderson if ((cond & 3) == 0) { 10812c4f56c9SRichard Henderson return false; 10822c4f56c9SRichard Henderson } 10832c4f56c9SRichard Henderson tcond = cond_reg[cond & 3]; 10842c4f56c9SRichard Henderson if (cond & 4) { 10852c4f56c9SRichard Henderson tcond = tcg_invert_cond(tcond); 10862c4f56c9SRichard Henderson } 10872c4f56c9SRichard Henderson 10882c4f56c9SRichard Henderson cmp->cond = tcond; 1089816f89b7SRichard Henderson cmp->c1 = tcg_temp_new(); 1090c8507ebfSRichard Henderson cmp->c2 = 0; 1091816f89b7SRichard Henderson tcg_gen_mov_tl(cmp->c1, r_src); 10922c4f56c9SRichard Henderson return true; 1093fcf5ef2aSThomas Huth } 1094fcf5ef2aSThomas Huth 1095baf3dbf2SRichard Henderson static void gen_op_clear_ieee_excp_and_FTT(void) 1096baf3dbf2SRichard Henderson { 10973590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(0), tcg_env, 10983590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1099baf3dbf2SRichard Henderson } 1100baf3dbf2SRichard Henderson 1101baf3dbf2SRichard Henderson static void gen_op_fmovs(TCGv_i32 dst, TCGv_i32 src) 1102baf3dbf2SRichard Henderson { 1103baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1104baf3dbf2SRichard Henderson tcg_gen_mov_i32(dst, src); 1105baf3dbf2SRichard Henderson } 1106baf3dbf2SRichard Henderson 1107baf3dbf2SRichard Henderson static void gen_op_fnegs(TCGv_i32 dst, TCGv_i32 src) 1108baf3dbf2SRichard Henderson { 1109baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1110daf457d4SRichard Henderson tcg_gen_xori_i32(dst, src, 1u << 31); 1111baf3dbf2SRichard Henderson } 1112baf3dbf2SRichard Henderson 1113baf3dbf2SRichard Henderson static void gen_op_fabss(TCGv_i32 dst, TCGv_i32 src) 1114baf3dbf2SRichard Henderson { 1115baf3dbf2SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1116daf457d4SRichard Henderson tcg_gen_andi_i32(dst, src, ~(1u << 31)); 1117baf3dbf2SRichard Henderson } 1118baf3dbf2SRichard Henderson 1119c6d83e4fSRichard Henderson static void gen_op_fmovd(TCGv_i64 dst, TCGv_i64 src) 1120c6d83e4fSRichard Henderson { 1121c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1122c6d83e4fSRichard Henderson tcg_gen_mov_i64(dst, src); 1123c6d83e4fSRichard Henderson } 1124c6d83e4fSRichard Henderson 1125c6d83e4fSRichard Henderson static void gen_op_fnegd(TCGv_i64 dst, TCGv_i64 src) 1126c6d83e4fSRichard Henderson { 1127c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1128daf457d4SRichard Henderson tcg_gen_xori_i64(dst, src, 1ull << 63); 1129c6d83e4fSRichard Henderson } 1130c6d83e4fSRichard Henderson 1131c6d83e4fSRichard Henderson static void gen_op_fabsd(TCGv_i64 dst, TCGv_i64 src) 1132c6d83e4fSRichard Henderson { 1133c6d83e4fSRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 1134daf457d4SRichard Henderson tcg_gen_andi_i64(dst, src, ~(1ull << 63)); 1135daf457d4SRichard Henderson } 1136daf457d4SRichard Henderson 1137daf457d4SRichard Henderson static void gen_op_fnegq(TCGv_i128 dst, TCGv_i128 src) 1138daf457d4SRichard Henderson { 1139daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1140daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1141daf457d4SRichard Henderson 1142daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1143daf457d4SRichard Henderson tcg_gen_xori_i64(h, h, 1ull << 63); 1144daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1145daf457d4SRichard Henderson } 1146daf457d4SRichard Henderson 1147daf457d4SRichard Henderson static void gen_op_fabsq(TCGv_i128 dst, TCGv_i128 src) 1148daf457d4SRichard Henderson { 1149daf457d4SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 1150daf457d4SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 1151daf457d4SRichard Henderson 1152daf457d4SRichard Henderson tcg_gen_extr_i128_i64(l, h, src); 1153daf457d4SRichard Henderson tcg_gen_andi_i64(h, h, ~(1ull << 63)); 1154daf457d4SRichard Henderson tcg_gen_concat_i64_i128(dst, l, h); 1155c6d83e4fSRichard Henderson } 1156c6d83e4fSRichard Henderson 11574fd71d19SRichard Henderson static void gen_op_fmadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 11584fd71d19SRichard Henderson { 11594fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(0)); 11604fd71d19SRichard Henderson } 11614fd71d19SRichard Henderson 11624fd71d19SRichard Henderson static void gen_op_fmaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 11634fd71d19SRichard Henderson { 11644fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(0)); 11654fd71d19SRichard Henderson } 11664fd71d19SRichard Henderson 11674fd71d19SRichard Henderson static void gen_op_fmsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 11684fd71d19SRichard Henderson { 11694fd71d19SRichard Henderson int op = float_muladd_negate_c; 11704fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 11714fd71d19SRichard Henderson } 11724fd71d19SRichard Henderson 11734fd71d19SRichard Henderson static void gen_op_fmsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 11744fd71d19SRichard Henderson { 11754fd71d19SRichard Henderson int op = float_muladd_negate_c; 11764fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 11774fd71d19SRichard Henderson } 11784fd71d19SRichard Henderson 11794fd71d19SRichard Henderson static void gen_op_fnmsubs(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 11804fd71d19SRichard Henderson { 11814fd71d19SRichard Henderson int op = float_muladd_negate_c | float_muladd_negate_result; 11824fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 11834fd71d19SRichard Henderson } 11844fd71d19SRichard Henderson 11854fd71d19SRichard Henderson static void gen_op_fnmsubd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 11864fd71d19SRichard Henderson { 11874fd71d19SRichard Henderson int op = float_muladd_negate_c | float_muladd_negate_result; 11884fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 11894fd71d19SRichard Henderson } 11904fd71d19SRichard Henderson 11914fd71d19SRichard Henderson static void gen_op_fnmadds(TCGv_i32 d, TCGv_i32 s1, TCGv_i32 s2, TCGv_i32 s3) 11924fd71d19SRichard Henderson { 11934fd71d19SRichard Henderson int op = float_muladd_negate_result; 11944fd71d19SRichard Henderson gen_helper_fmadds(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 11954fd71d19SRichard Henderson } 11964fd71d19SRichard Henderson 11974fd71d19SRichard Henderson static void gen_op_fnmaddd(TCGv_i64 d, TCGv_i64 s1, TCGv_i64 s2, TCGv_i64 s3) 11984fd71d19SRichard Henderson { 11994fd71d19SRichard Henderson int op = float_muladd_negate_result; 12004fd71d19SRichard Henderson gen_helper_fmaddd(d, tcg_env, s1, s2, s3, tcg_constant_i32(op)); 12014fd71d19SRichard Henderson } 12024fd71d19SRichard Henderson 12033590f01eSRichard Henderson static void gen_op_fpexception_im(DisasContext *dc, int ftt) 1204fcf5ef2aSThomas Huth { 12053590f01eSRichard Henderson /* 12063590f01eSRichard Henderson * CEXC is only set when succesfully completing an FPop, 12073590f01eSRichard Henderson * or when raising FSR_FTT_IEEE_EXCP, i.e. check_ieee_exception. 12083590f01eSRichard Henderson * Thus we can simply store FTT into this field. 12093590f01eSRichard Henderson */ 12103590f01eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(ftt), tcg_env, 12113590f01eSRichard Henderson offsetof(CPUSPARCState, fsr_cexc_ftt)); 1212fcf5ef2aSThomas Huth gen_exception(dc, TT_FP_EXCP); 1213fcf5ef2aSThomas Huth } 1214fcf5ef2aSThomas Huth 1215fcf5ef2aSThomas Huth static int gen_trap_ifnofpu(DisasContext *dc) 1216fcf5ef2aSThomas Huth { 1217fcf5ef2aSThomas Huth #if !defined(CONFIG_USER_ONLY) 1218fcf5ef2aSThomas Huth if (!dc->fpu_enabled) { 1219fcf5ef2aSThomas Huth gen_exception(dc, TT_NFPU_INSN); 1220fcf5ef2aSThomas Huth return 1; 1221fcf5ef2aSThomas Huth } 1222fcf5ef2aSThomas Huth #endif 1223fcf5ef2aSThomas Huth return 0; 1224fcf5ef2aSThomas Huth } 1225fcf5ef2aSThomas Huth 1226fcf5ef2aSThomas Huth /* asi moves */ 1227fcf5ef2aSThomas Huth typedef enum { 1228fcf5ef2aSThomas Huth GET_ASI_HELPER, 1229fcf5ef2aSThomas Huth GET_ASI_EXCP, 1230fcf5ef2aSThomas Huth GET_ASI_DIRECT, 1231fcf5ef2aSThomas Huth GET_ASI_DTWINX, 12322786a3f8SRichard Henderson GET_ASI_CODE, 1233fcf5ef2aSThomas Huth GET_ASI_BLOCK, 1234fcf5ef2aSThomas Huth GET_ASI_SHORT, 1235fcf5ef2aSThomas Huth GET_ASI_BCOPY, 1236fcf5ef2aSThomas Huth GET_ASI_BFILL, 1237fcf5ef2aSThomas Huth } ASIType; 1238fcf5ef2aSThomas Huth 1239fcf5ef2aSThomas Huth typedef struct { 1240fcf5ef2aSThomas Huth ASIType type; 1241fcf5ef2aSThomas Huth int asi; 1242fcf5ef2aSThomas Huth int mem_idx; 124314776ab5STony Nguyen MemOp memop; 1244fcf5ef2aSThomas Huth } DisasASI; 1245fcf5ef2aSThomas Huth 1246811cc0b0SRichard Henderson /* 1247811cc0b0SRichard Henderson * Build DisasASI. 1248811cc0b0SRichard Henderson * For asi == -1, treat as non-asi. 1249811cc0b0SRichard Henderson * For ask == -2, treat as immediate offset (v8 error, v9 %asi). 1250811cc0b0SRichard Henderson */ 1251811cc0b0SRichard Henderson static DisasASI resolve_asi(DisasContext *dc, int asi, MemOp memop) 1252fcf5ef2aSThomas Huth { 1253fcf5ef2aSThomas Huth ASIType type = GET_ASI_HELPER; 1254fcf5ef2aSThomas Huth int mem_idx = dc->mem_idx; 1255fcf5ef2aSThomas Huth 1256811cc0b0SRichard Henderson if (asi == -1) { 1257811cc0b0SRichard Henderson /* Artificial "non-asi" case. */ 1258811cc0b0SRichard Henderson type = GET_ASI_DIRECT; 1259811cc0b0SRichard Henderson goto done; 1260811cc0b0SRichard Henderson } 1261811cc0b0SRichard Henderson 1262fcf5ef2aSThomas Huth #ifndef TARGET_SPARC64 1263fcf5ef2aSThomas Huth /* Before v9, all asis are immediate and privileged. */ 1264811cc0b0SRichard Henderson if (asi < 0) { 1265fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1266fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1267fcf5ef2aSThomas Huth } else if (supervisor(dc) 1268fcf5ef2aSThomas Huth /* Note that LEON accepts ASI_USERDATA in user mode, for 1269fcf5ef2aSThomas Huth use with CASA. Also note that previous versions of 1270fcf5ef2aSThomas Huth QEMU allowed (and old versions of gcc emitted) ASI_P 1271fcf5ef2aSThomas Huth for LEON, which is incorrect. */ 1272fcf5ef2aSThomas Huth || (asi == ASI_USERDATA 1273fcf5ef2aSThomas Huth && (dc->def->features & CPU_FEATURE_CASA))) { 1274fcf5ef2aSThomas Huth switch (asi) { 1275fcf5ef2aSThomas Huth case ASI_USERDATA: /* User data access */ 1276fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1277fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1278fcf5ef2aSThomas Huth break; 1279fcf5ef2aSThomas Huth case ASI_KERNELDATA: /* Supervisor data access */ 1280fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1281fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1282fcf5ef2aSThomas Huth break; 12832786a3f8SRichard Henderson case ASI_USERTXT: /* User text access */ 12842786a3f8SRichard Henderson mem_idx = MMU_USER_IDX; 12852786a3f8SRichard Henderson type = GET_ASI_CODE; 12862786a3f8SRichard Henderson break; 12872786a3f8SRichard Henderson case ASI_KERNELTXT: /* Supervisor text access */ 12882786a3f8SRichard Henderson mem_idx = MMU_KERNEL_IDX; 12892786a3f8SRichard Henderson type = GET_ASI_CODE; 12902786a3f8SRichard Henderson break; 1291fcf5ef2aSThomas Huth case ASI_M_BYPASS: /* MMU passthrough */ 1292fcf5ef2aSThomas Huth case ASI_LEON_BYPASS: /* LEON MMU passthrough */ 1293fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1294fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1295fcf5ef2aSThomas Huth break; 1296fcf5ef2aSThomas Huth case ASI_M_BCOPY: /* Block copy, sta access */ 1297fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1298fcf5ef2aSThomas Huth type = GET_ASI_BCOPY; 1299fcf5ef2aSThomas Huth break; 1300fcf5ef2aSThomas Huth case ASI_M_BFILL: /* Block fill, stda access */ 1301fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_IDX; 1302fcf5ef2aSThomas Huth type = GET_ASI_BFILL; 1303fcf5ef2aSThomas Huth break; 1304fcf5ef2aSThomas Huth } 13056e10f37cSKONRAD Frederic 13066e10f37cSKONRAD Frederic /* MMU_PHYS_IDX is used when the MMU is disabled to passthrough the 13076e10f37cSKONRAD Frederic * permissions check in get_physical_address(..). 13086e10f37cSKONRAD Frederic */ 13096e10f37cSKONRAD Frederic mem_idx = (dc->mem_idx == MMU_PHYS_IDX) ? MMU_PHYS_IDX : mem_idx; 1310fcf5ef2aSThomas Huth } else { 1311fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_INSN); 1312fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1313fcf5ef2aSThomas Huth } 1314fcf5ef2aSThomas Huth #else 1315811cc0b0SRichard Henderson if (asi < 0) { 1316fcf5ef2aSThomas Huth asi = dc->asi; 1317fcf5ef2aSThomas Huth } 1318fcf5ef2aSThomas Huth /* With v9, all asis below 0x80 are privileged. */ 1319fcf5ef2aSThomas Huth /* ??? We ought to check cpu_has_hypervisor, but we didn't copy 1320fcf5ef2aSThomas Huth down that bit into DisasContext. For the moment that's ok, 1321fcf5ef2aSThomas Huth since the direct implementations below doesn't have any ASIs 1322fcf5ef2aSThomas Huth in the restricted [0x30, 0x7f] range, and the check will be 1323fcf5ef2aSThomas Huth done properly in the helper. */ 1324fcf5ef2aSThomas Huth if (!supervisor(dc) && asi < 0x80) { 1325fcf5ef2aSThomas Huth gen_exception(dc, TT_PRIV_ACT); 1326fcf5ef2aSThomas Huth type = GET_ASI_EXCP; 1327fcf5ef2aSThomas Huth } else { 1328fcf5ef2aSThomas Huth switch (asi) { 1329fcf5ef2aSThomas Huth case ASI_REAL: /* Bypass */ 1330fcf5ef2aSThomas Huth case ASI_REAL_IO: /* Bypass, non-cacheable */ 1331fcf5ef2aSThomas Huth case ASI_REAL_L: /* Bypass LE */ 1332fcf5ef2aSThomas Huth case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */ 1333fcf5ef2aSThomas Huth case ASI_TWINX_REAL: /* Real address, twinx */ 1334fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: /* Real address, twinx, LE */ 1335fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1336fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1337fcf5ef2aSThomas Huth mem_idx = MMU_PHYS_IDX; 1338fcf5ef2aSThomas Huth break; 1339fcf5ef2aSThomas Huth case ASI_N: /* Nucleus */ 1340fcf5ef2aSThomas Huth case ASI_NL: /* Nucleus LE */ 1341fcf5ef2aSThomas Huth case ASI_TWINX_N: 1342fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1343fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1344fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 13459a10756dSArtyom Tarasenko if (hypervisor(dc)) { 134684f8f587SArtyom Tarasenko mem_idx = MMU_PHYS_IDX; 13479a10756dSArtyom Tarasenko } else { 1348fcf5ef2aSThomas Huth mem_idx = MMU_NUCLEUS_IDX; 13499a10756dSArtyom Tarasenko } 1350fcf5ef2aSThomas Huth break; 1351fcf5ef2aSThomas Huth case ASI_AIUP: /* As if user primary */ 1352fcf5ef2aSThomas Huth case ASI_AIUPL: /* As if user primary LE */ 1353fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1354fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1355fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1356fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1357fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1358fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1359fcf5ef2aSThomas Huth mem_idx = MMU_USER_IDX; 1360fcf5ef2aSThomas Huth break; 1361fcf5ef2aSThomas Huth case ASI_AIUS: /* As if user secondary */ 1362fcf5ef2aSThomas Huth case ASI_AIUSL: /* As if user secondary LE */ 1363fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1364fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1365fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1366fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1367fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1368fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1369fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1370fcf5ef2aSThomas Huth break; 1371fcf5ef2aSThomas Huth case ASI_S: /* Secondary */ 1372fcf5ef2aSThomas Huth case ASI_SL: /* Secondary LE */ 1373fcf5ef2aSThomas Huth case ASI_TWINX_S: 1374fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1375fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1376fcf5ef2aSThomas Huth case ASI_BLK_S: 1377fcf5ef2aSThomas Huth case ASI_BLK_SL: 1378fcf5ef2aSThomas Huth case ASI_FL8_S: 1379fcf5ef2aSThomas Huth case ASI_FL8_SL: 1380fcf5ef2aSThomas Huth case ASI_FL16_S: 1381fcf5ef2aSThomas Huth case ASI_FL16_SL: 1382fcf5ef2aSThomas Huth if (mem_idx == MMU_USER_IDX) { 1383fcf5ef2aSThomas Huth mem_idx = MMU_USER_SECONDARY_IDX; 1384fcf5ef2aSThomas Huth } else if (mem_idx == MMU_KERNEL_IDX) { 1385fcf5ef2aSThomas Huth mem_idx = MMU_KERNEL_SECONDARY_IDX; 1386fcf5ef2aSThomas Huth } 1387fcf5ef2aSThomas Huth break; 1388fcf5ef2aSThomas Huth case ASI_P: /* Primary */ 1389fcf5ef2aSThomas Huth case ASI_PL: /* Primary LE */ 1390fcf5ef2aSThomas Huth case ASI_TWINX_P: 1391fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1392fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1393fcf5ef2aSThomas Huth case ASI_BLK_P: 1394fcf5ef2aSThomas Huth case ASI_BLK_PL: 1395fcf5ef2aSThomas Huth case ASI_FL8_P: 1396fcf5ef2aSThomas Huth case ASI_FL8_PL: 1397fcf5ef2aSThomas Huth case ASI_FL16_P: 1398fcf5ef2aSThomas Huth case ASI_FL16_PL: 1399fcf5ef2aSThomas Huth break; 1400fcf5ef2aSThomas Huth } 1401fcf5ef2aSThomas Huth switch (asi) { 1402fcf5ef2aSThomas Huth case ASI_REAL: 1403fcf5ef2aSThomas Huth case ASI_REAL_IO: 1404fcf5ef2aSThomas Huth case ASI_REAL_L: 1405fcf5ef2aSThomas Huth case ASI_REAL_IO_L: 1406fcf5ef2aSThomas Huth case ASI_N: 1407fcf5ef2aSThomas Huth case ASI_NL: 1408fcf5ef2aSThomas Huth case ASI_AIUP: 1409fcf5ef2aSThomas Huth case ASI_AIUPL: 1410fcf5ef2aSThomas Huth case ASI_AIUS: 1411fcf5ef2aSThomas Huth case ASI_AIUSL: 1412fcf5ef2aSThomas Huth case ASI_S: 1413fcf5ef2aSThomas Huth case ASI_SL: 1414fcf5ef2aSThomas Huth case ASI_P: 1415fcf5ef2aSThomas Huth case ASI_PL: 1416fcf5ef2aSThomas Huth type = GET_ASI_DIRECT; 1417fcf5ef2aSThomas Huth break; 1418fcf5ef2aSThomas Huth case ASI_TWINX_REAL: 1419fcf5ef2aSThomas Huth case ASI_TWINX_REAL_L: 1420fcf5ef2aSThomas Huth case ASI_TWINX_N: 1421fcf5ef2aSThomas Huth case ASI_TWINX_NL: 1422fcf5ef2aSThomas Huth case ASI_TWINX_AIUP: 1423fcf5ef2aSThomas Huth case ASI_TWINX_AIUP_L: 1424fcf5ef2aSThomas Huth case ASI_TWINX_AIUS: 1425fcf5ef2aSThomas Huth case ASI_TWINX_AIUS_L: 1426fcf5ef2aSThomas Huth case ASI_TWINX_P: 1427fcf5ef2aSThomas Huth case ASI_TWINX_PL: 1428fcf5ef2aSThomas Huth case ASI_TWINX_S: 1429fcf5ef2aSThomas Huth case ASI_TWINX_SL: 1430fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS: 1431fcf5ef2aSThomas Huth case ASI_QUAD_LDD_PHYS_L: 1432fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD: 1433fcf5ef2aSThomas Huth case ASI_NUCLEUS_QUAD_LDD_L: 1434fcf5ef2aSThomas Huth type = GET_ASI_DTWINX; 1435fcf5ef2aSThomas Huth break; 1436fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_P: 1437fcf5ef2aSThomas Huth case ASI_BLK_COMMIT_S: 1438fcf5ef2aSThomas Huth case ASI_BLK_AIUP_4V: 1439fcf5ef2aSThomas Huth case ASI_BLK_AIUP_L_4V: 1440fcf5ef2aSThomas Huth case ASI_BLK_AIUP: 1441fcf5ef2aSThomas Huth case ASI_BLK_AIUPL: 1442fcf5ef2aSThomas Huth case ASI_BLK_AIUS_4V: 1443fcf5ef2aSThomas Huth case ASI_BLK_AIUS_L_4V: 1444fcf5ef2aSThomas Huth case ASI_BLK_AIUS: 1445fcf5ef2aSThomas Huth case ASI_BLK_AIUSL: 1446fcf5ef2aSThomas Huth case ASI_BLK_S: 1447fcf5ef2aSThomas Huth case ASI_BLK_SL: 1448fcf5ef2aSThomas Huth case ASI_BLK_P: 1449fcf5ef2aSThomas Huth case ASI_BLK_PL: 1450fcf5ef2aSThomas Huth type = GET_ASI_BLOCK; 1451fcf5ef2aSThomas Huth break; 1452fcf5ef2aSThomas Huth case ASI_FL8_S: 1453fcf5ef2aSThomas Huth case ASI_FL8_SL: 1454fcf5ef2aSThomas Huth case ASI_FL8_P: 1455fcf5ef2aSThomas Huth case ASI_FL8_PL: 1456fcf5ef2aSThomas Huth memop = MO_UB; 1457fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1458fcf5ef2aSThomas Huth break; 1459fcf5ef2aSThomas Huth case ASI_FL16_S: 1460fcf5ef2aSThomas Huth case ASI_FL16_SL: 1461fcf5ef2aSThomas Huth case ASI_FL16_P: 1462fcf5ef2aSThomas Huth case ASI_FL16_PL: 1463fcf5ef2aSThomas Huth memop = MO_TEUW; 1464fcf5ef2aSThomas Huth type = GET_ASI_SHORT; 1465fcf5ef2aSThomas Huth break; 1466fcf5ef2aSThomas Huth } 1467fcf5ef2aSThomas Huth /* The little-endian asis all have bit 3 set. */ 1468fcf5ef2aSThomas Huth if (asi & 8) { 1469fcf5ef2aSThomas Huth memop ^= MO_BSWAP; 1470fcf5ef2aSThomas Huth } 1471fcf5ef2aSThomas Huth } 1472fcf5ef2aSThomas Huth #endif 1473fcf5ef2aSThomas Huth 1474811cc0b0SRichard Henderson done: 1475fcf5ef2aSThomas Huth return (DisasASI){ type, asi, mem_idx, memop }; 1476fcf5ef2aSThomas Huth } 1477fcf5ef2aSThomas Huth 1478a76779eeSRichard Henderson #if defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 1479a76779eeSRichard Henderson static void gen_helper_ld_asi(TCGv_i64 r, TCGv_env e, TCGv a, 1480a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1481a76779eeSRichard Henderson { 1482a76779eeSRichard Henderson g_assert_not_reached(); 1483a76779eeSRichard Henderson } 1484a76779eeSRichard Henderson 1485a76779eeSRichard Henderson static void gen_helper_st_asi(TCGv_env e, TCGv a, TCGv_i64 r, 1486a76779eeSRichard Henderson TCGv_i32 asi, TCGv_i32 mop) 1487a76779eeSRichard Henderson { 1488a76779eeSRichard Henderson g_assert_not_reached(); 1489a76779eeSRichard Henderson } 1490a76779eeSRichard Henderson #endif 1491a76779eeSRichard Henderson 149242071fc1SRichard Henderson static void gen_ld_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1493fcf5ef2aSThomas Huth { 1494c03a0fd1SRichard Henderson switch (da->type) { 1495fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1496fcf5ef2aSThomas Huth break; 1497fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for ldda. */ 1498fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1499fcf5ef2aSThomas Huth break; 1500fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1501c03a0fd1SRichard Henderson tcg_gen_qemu_ld_tl(dst, addr, da->mem_idx, da->memop | MO_ALIGN); 1502fcf5ef2aSThomas Huth break; 15032786a3f8SRichard Henderson 15042786a3f8SRichard Henderson case GET_ASI_CODE: 15052786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 15062786a3f8SRichard Henderson { 15072786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 15082786a3f8SRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 15092786a3f8SRichard Henderson 15102786a3f8SRichard Henderson gen_helper_ld_code(t64, tcg_env, addr, tcg_constant_i32(oi)); 15112786a3f8SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 15122786a3f8SRichard Henderson } 15132786a3f8SRichard Henderson break; 15142786a3f8SRichard Henderson #else 15152786a3f8SRichard Henderson g_assert_not_reached(); 15162786a3f8SRichard Henderson #endif 15172786a3f8SRichard Henderson 1518fcf5ef2aSThomas Huth default: 1519fcf5ef2aSThomas Huth { 1520c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1521c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1522fcf5ef2aSThomas Huth 1523fcf5ef2aSThomas Huth save_state(dc); 1524fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1525ad75a51eSRichard Henderson gen_helper_ld_asi(dst, tcg_env, addr, r_asi, r_mop); 1526fcf5ef2aSThomas Huth #else 1527fcf5ef2aSThomas Huth { 1528fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1529ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 1530fcf5ef2aSThomas Huth tcg_gen_trunc_i64_tl(dst, t64); 1531fcf5ef2aSThomas Huth } 1532fcf5ef2aSThomas Huth #endif 1533fcf5ef2aSThomas Huth } 1534fcf5ef2aSThomas Huth break; 1535fcf5ef2aSThomas Huth } 1536fcf5ef2aSThomas Huth } 1537fcf5ef2aSThomas Huth 153842071fc1SRichard Henderson static void gen_st_asi(DisasContext *dc, DisasASI *da, TCGv src, TCGv addr) 1539c03a0fd1SRichard Henderson { 1540c03a0fd1SRichard Henderson switch (da->type) { 1541fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1542fcf5ef2aSThomas Huth break; 1543c03a0fd1SRichard Henderson 1544fcf5ef2aSThomas Huth case GET_ASI_DTWINX: /* Reserved for stda. */ 1545c03a0fd1SRichard Henderson if (TARGET_LONG_BITS == 32) { 1546fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1547fcf5ef2aSThomas Huth break; 1548c03a0fd1SRichard Henderson } else if (!(dc->def->features & CPU_FEATURE_HYPV)) { 15493390537bSArtyom Tarasenko /* Pre OpenSPARC CPUs don't have these */ 15503390537bSArtyom Tarasenko gen_exception(dc, TT_ILL_INSN); 1551fcf5ef2aSThomas Huth break; 1552c03a0fd1SRichard Henderson } 1553c03a0fd1SRichard Henderson /* In OpenSPARC T1+ CPUs TWINX ASIs in store are ST_BLKINIT_ ASIs */ 1554c03a0fd1SRichard Henderson /* fall through */ 1555c03a0fd1SRichard Henderson 1556c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1557c03a0fd1SRichard Henderson tcg_gen_qemu_st_tl(src, addr, da->mem_idx, da->memop | MO_ALIGN); 1558c03a0fd1SRichard Henderson break; 1559c03a0fd1SRichard Henderson 1560fcf5ef2aSThomas Huth case GET_ASI_BCOPY: 1561c03a0fd1SRichard Henderson assert(TARGET_LONG_BITS == 32); 156298271007SRichard Henderson /* 156398271007SRichard Henderson * Copy 32 bytes from the address in SRC to ADDR. 156498271007SRichard Henderson * 156598271007SRichard Henderson * From Ross RT625 hyperSPARC manual, section 4.6: 156698271007SRichard Henderson * "Block Copy and Block Fill will work only on cache line boundaries." 156798271007SRichard Henderson * 156898271007SRichard Henderson * It does not specify if an unaliged address is truncated or trapped. 156998271007SRichard Henderson * Previous qemu behaviour was to truncate to 4 byte alignment, which 157098271007SRichard Henderson * is obviously wrong. The only place I can see this used is in the 157198271007SRichard Henderson * Linux kernel which begins with page alignment, advancing by 32, 157298271007SRichard Henderson * so is always aligned. Assume truncation as the simpler option. 157398271007SRichard Henderson * 157498271007SRichard Henderson * Since the loads and stores are paired, allow the copy to happen 157598271007SRichard Henderson * in the host endianness. The copy need not be atomic. 157698271007SRichard Henderson */ 1577fcf5ef2aSThomas Huth { 157898271007SRichard Henderson MemOp mop = MO_128 | MO_ATOM_IFALIGN_PAIR; 1579fcf5ef2aSThomas Huth TCGv saddr = tcg_temp_new(); 1580fcf5ef2aSThomas Huth TCGv daddr = tcg_temp_new(); 158198271007SRichard Henderson TCGv_i128 tmp = tcg_temp_new_i128(); 1582fcf5ef2aSThomas Huth 158398271007SRichard Henderson tcg_gen_andi_tl(saddr, src, -32); 158498271007SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 158598271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 158698271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 158798271007SRichard Henderson tcg_gen_addi_tl(saddr, saddr, 16); 158898271007SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 158998271007SRichard Henderson tcg_gen_qemu_ld_i128(tmp, saddr, da->mem_idx, mop); 159098271007SRichard Henderson tcg_gen_qemu_st_i128(tmp, daddr, da->mem_idx, mop); 1591fcf5ef2aSThomas Huth } 1592fcf5ef2aSThomas Huth break; 1593c03a0fd1SRichard Henderson 1594fcf5ef2aSThomas Huth default: 1595fcf5ef2aSThomas Huth { 1596c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1597c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop | MO_ALIGN); 1598fcf5ef2aSThomas Huth 1599fcf5ef2aSThomas Huth save_state(dc); 1600fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 1601ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, src, r_asi, r_mop); 1602fcf5ef2aSThomas Huth #else 1603fcf5ef2aSThomas Huth { 1604fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 1605fcf5ef2aSThomas Huth tcg_gen_extu_tl_i64(t64, src); 1606ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 1607fcf5ef2aSThomas Huth } 1608fcf5ef2aSThomas Huth #endif 1609fcf5ef2aSThomas Huth 1610fcf5ef2aSThomas Huth /* A write to a TLB register may alter page maps. End the TB. */ 1611fcf5ef2aSThomas Huth dc->npc = DYNAMIC_PC; 1612fcf5ef2aSThomas Huth } 1613fcf5ef2aSThomas Huth break; 1614fcf5ef2aSThomas Huth } 1615fcf5ef2aSThomas Huth } 1616fcf5ef2aSThomas Huth 1617dca544b9SRichard Henderson static void gen_swap_asi(DisasContext *dc, DisasASI *da, 1618c03a0fd1SRichard Henderson TCGv dst, TCGv src, TCGv addr) 1619c03a0fd1SRichard Henderson { 1620c03a0fd1SRichard Henderson switch (da->type) { 1621c03a0fd1SRichard Henderson case GET_ASI_EXCP: 1622c03a0fd1SRichard Henderson break; 1623c03a0fd1SRichard Henderson case GET_ASI_DIRECT: 1624dca544b9SRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, src, 1625dca544b9SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1626c03a0fd1SRichard Henderson break; 1627c03a0fd1SRichard Henderson default: 1628c03a0fd1SRichard Henderson /* ??? Should be DAE_invalid_asi. */ 1629c03a0fd1SRichard Henderson gen_exception(dc, TT_DATA_ACCESS); 1630c03a0fd1SRichard Henderson break; 1631c03a0fd1SRichard Henderson } 1632c03a0fd1SRichard Henderson } 1633c03a0fd1SRichard Henderson 1634d0a11d25SRichard Henderson static void gen_cas_asi(DisasContext *dc, DisasASI *da, 1635c03a0fd1SRichard Henderson TCGv oldv, TCGv newv, TCGv cmpv, TCGv addr) 1636c03a0fd1SRichard Henderson { 1637c03a0fd1SRichard Henderson switch (da->type) { 1638fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1639c03a0fd1SRichard Henderson return; 1640fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1641c03a0fd1SRichard Henderson tcg_gen_atomic_cmpxchg_tl(oldv, addr, cmpv, newv, 1642c03a0fd1SRichard Henderson da->mem_idx, da->memop | MO_ALIGN); 1643fcf5ef2aSThomas Huth break; 1644fcf5ef2aSThomas Huth default: 1645fcf5ef2aSThomas Huth /* ??? Should be DAE_invalid_asi. */ 1646fcf5ef2aSThomas Huth gen_exception(dc, TT_DATA_ACCESS); 1647fcf5ef2aSThomas Huth break; 1648fcf5ef2aSThomas Huth } 1649fcf5ef2aSThomas Huth } 1650fcf5ef2aSThomas Huth 1651cf07cd1eSRichard Henderson static void gen_ldstub_asi(DisasContext *dc, DisasASI *da, TCGv dst, TCGv addr) 1652c03a0fd1SRichard Henderson { 1653c03a0fd1SRichard Henderson switch (da->type) { 1654fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1655fcf5ef2aSThomas Huth break; 1656fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1657cf07cd1eSRichard Henderson tcg_gen_atomic_xchg_tl(dst, addr, tcg_constant_tl(0xff), 1658cf07cd1eSRichard Henderson da->mem_idx, MO_UB); 1659fcf5ef2aSThomas Huth break; 1660fcf5ef2aSThomas Huth default: 16613db010c3SRichard Henderson /* ??? In theory, this should be raise DAE_invalid_asi. 16623db010c3SRichard Henderson But the SS-20 roms do ldstuba [%l0] #ASI_M_CTL, %o1. */ 1663af00be49SEmilio G. Cota if (tb_cflags(dc->base.tb) & CF_PARALLEL) { 1664ad75a51eSRichard Henderson gen_helper_exit_atomic(tcg_env); 16653db010c3SRichard Henderson } else { 1666c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 166700ab7e61SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(MO_UB); 16683db010c3SRichard Henderson TCGv_i64 s64, t64; 16693db010c3SRichard Henderson 16703db010c3SRichard Henderson save_state(dc); 16713db010c3SRichard Henderson t64 = tcg_temp_new_i64(); 1672ad75a51eSRichard Henderson gen_helper_ld_asi(t64, tcg_env, addr, r_asi, r_mop); 16733db010c3SRichard Henderson 167400ab7e61SRichard Henderson s64 = tcg_constant_i64(0xff); 1675ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, s64, r_asi, r_mop); 16763db010c3SRichard Henderson 16773db010c3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t64); 16783db010c3SRichard Henderson 16793db010c3SRichard Henderson /* End the TB. */ 16803db010c3SRichard Henderson dc->npc = DYNAMIC_PC; 16813db010c3SRichard Henderson } 1682fcf5ef2aSThomas Huth break; 1683fcf5ef2aSThomas Huth } 1684fcf5ef2aSThomas Huth } 1685fcf5ef2aSThomas Huth 1686287b1152SRichard Henderson static void gen_ldf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 16873259b9e2SRichard Henderson TCGv addr, int rd) 1688fcf5ef2aSThomas Huth { 16893259b9e2SRichard Henderson MemOp memop = da->memop; 16903259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1691fcf5ef2aSThomas Huth TCGv_i32 d32; 16921210a036SRichard Henderson TCGv_i64 d64, l64; 1693287b1152SRichard Henderson TCGv addr_tmp; 1694fcf5ef2aSThomas Huth 16953259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 16963259b9e2SRichard Henderson if (size == MO_128) { 16973259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 16983259b9e2SRichard Henderson } 16993259b9e2SRichard Henderson 17003259b9e2SRichard Henderson switch (da->type) { 1701fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1702fcf5ef2aSThomas Huth break; 1703fcf5ef2aSThomas Huth 1704fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 17053259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1706fcf5ef2aSThomas Huth switch (size) { 17073259b9e2SRichard Henderson case MO_32: 1708388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 17093259b9e2SRichard Henderson tcg_gen_qemu_ld_i32(d32, addr, da->mem_idx, memop); 1710fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1711fcf5ef2aSThomas Huth break; 17123259b9e2SRichard Henderson 17133259b9e2SRichard Henderson case MO_64: 17141210a036SRichard Henderson d64 = tcg_temp_new_i64(); 17151210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 17161210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1717fcf5ef2aSThomas Huth break; 17183259b9e2SRichard Henderson 17193259b9e2SRichard Henderson case MO_128: 1720fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 17211210a036SRichard Henderson l64 = tcg_temp_new_i64(); 17223259b9e2SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop); 1723287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1724287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 17251210a036SRichard Henderson tcg_gen_qemu_ld_i64(l64, addr_tmp, da->mem_idx, memop); 17261210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 17271210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l64); 1728fcf5ef2aSThomas Huth break; 1729fcf5ef2aSThomas Huth default: 1730fcf5ef2aSThomas Huth g_assert_not_reached(); 1731fcf5ef2aSThomas Huth } 1732fcf5ef2aSThomas Huth break; 1733fcf5ef2aSThomas Huth 1734fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1735fcf5ef2aSThomas Huth /* Valid for lddfa on aligned registers only. */ 17363259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1737fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1738287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 17391210a036SRichard Henderson d64 = tcg_temp_new_i64(); 1740287b1152SRichard Henderson for (int i = 0; ; ++i) { 17411210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, 17423259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 17431210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2 * i, d64); 1744fcf5ef2aSThomas Huth if (i == 7) { 1745fcf5ef2aSThomas Huth break; 1746fcf5ef2aSThomas Huth } 1747287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1748287b1152SRichard Henderson addr = addr_tmp; 1749fcf5ef2aSThomas Huth } 1750fcf5ef2aSThomas Huth } else { 1751fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1752fcf5ef2aSThomas Huth } 1753fcf5ef2aSThomas Huth break; 1754fcf5ef2aSThomas Huth 1755fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1756fcf5ef2aSThomas Huth /* Valid for lddfa only. */ 17573259b9e2SRichard Henderson if (orig_size == MO_64) { 17581210a036SRichard Henderson d64 = tcg_temp_new_i64(); 17591210a036SRichard Henderson tcg_gen_qemu_ld_i64(d64, addr, da->mem_idx, memop | MO_ALIGN); 17601210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1761fcf5ef2aSThomas Huth } else { 1762fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1763fcf5ef2aSThomas Huth } 1764fcf5ef2aSThomas Huth break; 1765fcf5ef2aSThomas Huth 1766fcf5ef2aSThomas Huth default: 1767fcf5ef2aSThomas Huth { 17683259b9e2SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 17693259b9e2SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(memop | MO_ALIGN); 1770fcf5ef2aSThomas Huth 1771fcf5ef2aSThomas Huth save_state(dc); 1772fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1773fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1774fcf5ef2aSThomas Huth the NO_FAULT asis. We still need a helper for these, 1775fcf5ef2aSThomas Huth but we can just use the integer asi helper for them. */ 1776fcf5ef2aSThomas Huth switch (size) { 17773259b9e2SRichard Henderson case MO_32: 1778fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 1779ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1780388a6465SRichard Henderson d32 = tcg_temp_new_i32(); 1781fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(d32, d64); 1782fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, d32); 1783fcf5ef2aSThomas Huth break; 17843259b9e2SRichard Henderson case MO_64: 17851210a036SRichard Henderson d64 = tcg_temp_new_i64(); 17861210a036SRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 17871210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 1788fcf5ef2aSThomas Huth break; 17893259b9e2SRichard Henderson case MO_128: 1790fcf5ef2aSThomas Huth d64 = tcg_temp_new_i64(); 17911210a036SRichard Henderson l64 = tcg_temp_new_i64(); 1792ad75a51eSRichard Henderson gen_helper_ld_asi(d64, tcg_env, addr, r_asi, r_mop); 1793287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1794287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 17951210a036SRichard Henderson gen_helper_ld_asi(l64, tcg_env, addr_tmp, r_asi, r_mop); 17961210a036SRichard Henderson gen_store_fpr_D(dc, rd, d64); 17971210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l64); 1798fcf5ef2aSThomas Huth break; 1799fcf5ef2aSThomas Huth default: 1800fcf5ef2aSThomas Huth g_assert_not_reached(); 1801fcf5ef2aSThomas Huth } 1802fcf5ef2aSThomas Huth } 1803fcf5ef2aSThomas Huth break; 1804fcf5ef2aSThomas Huth } 1805fcf5ef2aSThomas Huth } 1806fcf5ef2aSThomas Huth 1807287b1152SRichard Henderson static void gen_stf_asi(DisasContext *dc, DisasASI *da, MemOp orig_size, 18083259b9e2SRichard Henderson TCGv addr, int rd) 18093259b9e2SRichard Henderson { 18103259b9e2SRichard Henderson MemOp memop = da->memop; 18113259b9e2SRichard Henderson MemOp size = memop & MO_SIZE; 1812fcf5ef2aSThomas Huth TCGv_i32 d32; 18131210a036SRichard Henderson TCGv_i64 d64; 1814287b1152SRichard Henderson TCGv addr_tmp; 1815fcf5ef2aSThomas Huth 18163259b9e2SRichard Henderson /* TODO: Use 128-bit load/store below. */ 18173259b9e2SRichard Henderson if (size == MO_128) { 18183259b9e2SRichard Henderson memop = (memop & ~MO_SIZE) | MO_64; 18193259b9e2SRichard Henderson } 18203259b9e2SRichard Henderson 18213259b9e2SRichard Henderson switch (da->type) { 1822fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1823fcf5ef2aSThomas Huth break; 1824fcf5ef2aSThomas Huth 1825fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 18263259b9e2SRichard Henderson memop |= MO_ALIGN_4; 1827fcf5ef2aSThomas Huth switch (size) { 18283259b9e2SRichard Henderson case MO_32: 1829fcf5ef2aSThomas Huth d32 = gen_load_fpr_F(dc, rd); 18303259b9e2SRichard Henderson tcg_gen_qemu_st_i32(d32, addr, da->mem_idx, memop | MO_ALIGN); 1831fcf5ef2aSThomas Huth break; 18323259b9e2SRichard Henderson case MO_64: 18331210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 18341210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN_4); 1835fcf5ef2aSThomas Huth break; 18363259b9e2SRichard Henderson case MO_128: 1837fcf5ef2aSThomas Huth /* Only 4-byte alignment required. However, it is legal for the 1838fcf5ef2aSThomas Huth cpu to signal the alignment fault, and the OS trap handler is 1839fcf5ef2aSThomas Huth required to fix it up. Requiring 16-byte alignment here avoids 1840fcf5ef2aSThomas Huth having to probe the second page before performing the first 1841fcf5ef2aSThomas Huth write. */ 18421210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 18431210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN_16); 1844287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1845287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 18461210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd + 2); 18471210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr_tmp, da->mem_idx, memop); 1848fcf5ef2aSThomas Huth break; 1849fcf5ef2aSThomas Huth default: 1850fcf5ef2aSThomas Huth g_assert_not_reached(); 1851fcf5ef2aSThomas Huth } 1852fcf5ef2aSThomas Huth break; 1853fcf5ef2aSThomas Huth 1854fcf5ef2aSThomas Huth case GET_ASI_BLOCK: 1855fcf5ef2aSThomas Huth /* Valid for stdfa on aligned registers only. */ 18563259b9e2SRichard Henderson if (orig_size == MO_64 && (rd & 7) == 0) { 1857fcf5ef2aSThomas Huth /* The first operation checks required alignment. */ 1858287b1152SRichard Henderson addr_tmp = tcg_temp_new(); 1859287b1152SRichard Henderson for (int i = 0; ; ++i) { 18601210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd + 2 * i); 18611210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, 18623259b9e2SRichard Henderson memop | (i == 0 ? MO_ALIGN_64 : 0)); 1863fcf5ef2aSThomas Huth if (i == 7) { 1864fcf5ef2aSThomas Huth break; 1865fcf5ef2aSThomas Huth } 1866287b1152SRichard Henderson tcg_gen_addi_tl(addr_tmp, addr, 8); 1867287b1152SRichard Henderson addr = addr_tmp; 1868fcf5ef2aSThomas Huth } 1869fcf5ef2aSThomas Huth } else { 1870fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1871fcf5ef2aSThomas Huth } 1872fcf5ef2aSThomas Huth break; 1873fcf5ef2aSThomas Huth 1874fcf5ef2aSThomas Huth case GET_ASI_SHORT: 1875fcf5ef2aSThomas Huth /* Valid for stdfa only. */ 18763259b9e2SRichard Henderson if (orig_size == MO_64) { 18771210a036SRichard Henderson d64 = gen_load_fpr_D(dc, rd); 18781210a036SRichard Henderson tcg_gen_qemu_st_i64(d64, addr, da->mem_idx, memop | MO_ALIGN); 1879fcf5ef2aSThomas Huth } else { 1880fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1881fcf5ef2aSThomas Huth } 1882fcf5ef2aSThomas Huth break; 1883fcf5ef2aSThomas Huth 1884fcf5ef2aSThomas Huth default: 1885fcf5ef2aSThomas Huth /* According to the table in the UA2011 manual, the only 1886fcf5ef2aSThomas Huth other asis that are valid for ldfa/lddfa/ldqfa are 1887fcf5ef2aSThomas Huth the PST* asis, which aren't currently handled. */ 1888fcf5ef2aSThomas Huth gen_exception(dc, TT_ILL_INSN); 1889fcf5ef2aSThomas Huth break; 1890fcf5ef2aSThomas Huth } 1891fcf5ef2aSThomas Huth } 1892fcf5ef2aSThomas Huth 189342071fc1SRichard Henderson static void gen_ldda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 1894fcf5ef2aSThomas Huth { 1895a76779eeSRichard Henderson TCGv hi = gen_dest_gpr(dc, rd); 1896a76779eeSRichard Henderson TCGv lo = gen_dest_gpr(dc, rd + 1); 1897fcf5ef2aSThomas Huth 1898c03a0fd1SRichard Henderson switch (da->type) { 1899fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1900fcf5ef2aSThomas Huth return; 1901fcf5ef2aSThomas Huth 1902fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 1903ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 1904ebbbec92SRichard Henderson { 1905ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 1906ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 1907ebbbec92SRichard Henderson 1908ebbbec92SRichard Henderson tcg_gen_qemu_ld_i128(t, addr, da->mem_idx, mop); 1909ebbbec92SRichard Henderson /* 1910ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 1911ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE load, so must swap 1912ebbbec92SRichard Henderson * the order of the writebacks. 1913ebbbec92SRichard Henderson */ 1914ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 1915ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(lo, hi, t); 1916ebbbec92SRichard Henderson } else { 1917ebbbec92SRichard Henderson tcg_gen_extr_i128_i64(hi, lo, t); 1918ebbbec92SRichard Henderson } 1919ebbbec92SRichard Henderson } 1920fcf5ef2aSThomas Huth break; 1921ebbbec92SRichard Henderson #else 1922ebbbec92SRichard Henderson g_assert_not_reached(); 1923ebbbec92SRichard Henderson #endif 1924fcf5ef2aSThomas Huth 1925fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 1926fcf5ef2aSThomas Huth { 1927fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 1928fcf5ef2aSThomas Huth 1929c03a0fd1SRichard Henderson tcg_gen_qemu_ld_i64(tmp, addr, da->mem_idx, da->memop | MO_ALIGN); 1930fcf5ef2aSThomas Huth 1931fcf5ef2aSThomas Huth /* Note that LE ldda acts as if each 32-bit register 1932fcf5ef2aSThomas Huth result is byte swapped. Having just performed one 1933fcf5ef2aSThomas Huth 64-bit bswap, we need now to swap the writebacks. */ 1934c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1935a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 1936fcf5ef2aSThomas Huth } else { 1937a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 1938fcf5ef2aSThomas Huth } 1939fcf5ef2aSThomas Huth } 1940fcf5ef2aSThomas Huth break; 1941fcf5ef2aSThomas Huth 19422786a3f8SRichard Henderson case GET_ASI_CODE: 19432786a3f8SRichard Henderson #if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64) 19442786a3f8SRichard Henderson { 19452786a3f8SRichard Henderson MemOpIdx oi = make_memop_idx(da->memop, da->mem_idx); 19462786a3f8SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 19472786a3f8SRichard Henderson 19482786a3f8SRichard Henderson gen_helper_ld_code(tmp, tcg_env, addr, tcg_constant_i32(oi)); 19492786a3f8SRichard Henderson 19502786a3f8SRichard Henderson /* See above. */ 19512786a3f8SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 19522786a3f8SRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 19532786a3f8SRichard Henderson } else { 19542786a3f8SRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 19552786a3f8SRichard Henderson } 19562786a3f8SRichard Henderson } 19572786a3f8SRichard Henderson break; 19582786a3f8SRichard Henderson #else 19592786a3f8SRichard Henderson g_assert_not_reached(); 19602786a3f8SRichard Henderson #endif 19612786a3f8SRichard Henderson 1962fcf5ef2aSThomas Huth default: 1963fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 1964fcf5ef2aSThomas Huth for ldda, and this should raise DAE_invalid_asi. However, 1965fcf5ef2aSThomas Huth real hardware allows others. This can be seen with e.g. 1966fcf5ef2aSThomas Huth FreeBSD 10.3 wrt ASI_IC_TAG. */ 1967fcf5ef2aSThomas Huth { 1968c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 1969c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 1970fcf5ef2aSThomas Huth TCGv_i64 tmp = tcg_temp_new_i64(); 1971fcf5ef2aSThomas Huth 1972fcf5ef2aSThomas Huth save_state(dc); 1973ad75a51eSRichard Henderson gen_helper_ld_asi(tmp, tcg_env, addr, r_asi, r_mop); 1974fcf5ef2aSThomas Huth 1975fcf5ef2aSThomas Huth /* See above. */ 1976c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 1977a76779eeSRichard Henderson tcg_gen_extr_i64_tl(lo, hi, tmp); 1978fcf5ef2aSThomas Huth } else { 1979a76779eeSRichard Henderson tcg_gen_extr_i64_tl(hi, lo, tmp); 1980fcf5ef2aSThomas Huth } 1981fcf5ef2aSThomas Huth } 1982fcf5ef2aSThomas Huth break; 1983fcf5ef2aSThomas Huth } 1984fcf5ef2aSThomas Huth 1985fcf5ef2aSThomas Huth gen_store_gpr(dc, rd, hi); 1986fcf5ef2aSThomas Huth gen_store_gpr(dc, rd + 1, lo); 1987fcf5ef2aSThomas Huth } 1988fcf5ef2aSThomas Huth 198942071fc1SRichard Henderson static void gen_stda_asi(DisasContext *dc, DisasASI *da, TCGv addr, int rd) 1990c03a0fd1SRichard Henderson { 1991c03a0fd1SRichard Henderson TCGv hi = gen_load_gpr(dc, rd); 1992fcf5ef2aSThomas Huth TCGv lo = gen_load_gpr(dc, rd + 1); 1993fcf5ef2aSThomas Huth 1994c03a0fd1SRichard Henderson switch (da->type) { 1995fcf5ef2aSThomas Huth case GET_ASI_EXCP: 1996fcf5ef2aSThomas Huth break; 1997fcf5ef2aSThomas Huth 1998fcf5ef2aSThomas Huth case GET_ASI_DTWINX: 1999ebbbec92SRichard Henderson #ifdef TARGET_SPARC64 2000ebbbec92SRichard Henderson { 2001ebbbec92SRichard Henderson MemOp mop = (da->memop & MO_BSWAP) | MO_128 | MO_ALIGN_16; 2002ebbbec92SRichard Henderson TCGv_i128 t = tcg_temp_new_i128(); 2003ebbbec92SRichard Henderson 2004ebbbec92SRichard Henderson /* 2005ebbbec92SRichard Henderson * Note that LE twinx acts as if each 64-bit register result is 2006ebbbec92SRichard Henderson * byte swapped. We perform one 128-bit LE store, so must swap 2007ebbbec92SRichard Henderson * the order of the construction. 2008ebbbec92SRichard Henderson */ 2009ebbbec92SRichard Henderson if ((mop & MO_BSWAP) == MO_TE) { 2010ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, lo, hi); 2011ebbbec92SRichard Henderson } else { 2012ebbbec92SRichard Henderson tcg_gen_concat_i64_i128(t, hi, lo); 2013ebbbec92SRichard Henderson } 2014ebbbec92SRichard Henderson tcg_gen_qemu_st_i128(t, addr, da->mem_idx, mop); 2015ebbbec92SRichard Henderson } 2016fcf5ef2aSThomas Huth break; 2017ebbbec92SRichard Henderson #else 2018ebbbec92SRichard Henderson g_assert_not_reached(); 2019ebbbec92SRichard Henderson #endif 2020fcf5ef2aSThomas Huth 2021fcf5ef2aSThomas Huth case GET_ASI_DIRECT: 2022fcf5ef2aSThomas Huth { 2023fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2024fcf5ef2aSThomas Huth 2025fcf5ef2aSThomas Huth /* Note that LE stda acts as if each 32-bit register result is 2026fcf5ef2aSThomas Huth byte swapped. We will perform one 64-bit LE store, so now 2027fcf5ef2aSThomas Huth we must swap the order of the construction. */ 2028c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2029a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2030fcf5ef2aSThomas Huth } else { 2031a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2032fcf5ef2aSThomas Huth } 2033c03a0fd1SRichard Henderson tcg_gen_qemu_st_i64(t64, addr, da->mem_idx, da->memop | MO_ALIGN); 2034fcf5ef2aSThomas Huth } 2035fcf5ef2aSThomas Huth break; 2036fcf5ef2aSThomas Huth 2037a76779eeSRichard Henderson case GET_ASI_BFILL: 2038a76779eeSRichard Henderson assert(TARGET_LONG_BITS == 32); 203954c3e953SRichard Henderson /* 204054c3e953SRichard Henderson * Store 32 bytes of [rd:rd+1] to ADDR. 204154c3e953SRichard Henderson * See comments for GET_ASI_COPY above. 204254c3e953SRichard Henderson */ 2043a76779eeSRichard Henderson { 204454c3e953SRichard Henderson MemOp mop = MO_TE | MO_128 | MO_ATOM_IFALIGN_PAIR; 204554c3e953SRichard Henderson TCGv_i64 t8 = tcg_temp_new_i64(); 204654c3e953SRichard Henderson TCGv_i128 t16 = tcg_temp_new_i128(); 204754c3e953SRichard Henderson TCGv daddr = tcg_temp_new(); 2048a76779eeSRichard Henderson 204954c3e953SRichard Henderson tcg_gen_concat_tl_i64(t8, lo, hi); 205054c3e953SRichard Henderson tcg_gen_concat_i64_i128(t16, t8, t8); 205154c3e953SRichard Henderson tcg_gen_andi_tl(daddr, addr, -32); 205254c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 205354c3e953SRichard Henderson tcg_gen_addi_tl(daddr, daddr, 16); 205454c3e953SRichard Henderson tcg_gen_qemu_st_i128(t16, daddr, da->mem_idx, mop); 2055a76779eeSRichard Henderson } 2056a76779eeSRichard Henderson break; 2057a76779eeSRichard Henderson 2058fcf5ef2aSThomas Huth default: 2059fcf5ef2aSThomas Huth /* ??? In theory we've handled all of the ASIs that are valid 2060fcf5ef2aSThomas Huth for stda, and this should raise DAE_invalid_asi. */ 2061fcf5ef2aSThomas Huth { 2062c03a0fd1SRichard Henderson TCGv_i32 r_asi = tcg_constant_i32(da->asi); 2063c03a0fd1SRichard Henderson TCGv_i32 r_mop = tcg_constant_i32(da->memop); 2064fcf5ef2aSThomas Huth TCGv_i64 t64 = tcg_temp_new_i64(); 2065fcf5ef2aSThomas Huth 2066fcf5ef2aSThomas Huth /* See above. */ 2067c03a0fd1SRichard Henderson if ((da->memop & MO_BSWAP) == MO_TE) { 2068a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, lo, hi); 2069fcf5ef2aSThomas Huth } else { 2070a76779eeSRichard Henderson tcg_gen_concat_tl_i64(t64, hi, lo); 2071fcf5ef2aSThomas Huth } 2072fcf5ef2aSThomas Huth 2073fcf5ef2aSThomas Huth save_state(dc); 2074ad75a51eSRichard Henderson gen_helper_st_asi(tcg_env, addr, t64, r_asi, r_mop); 2075fcf5ef2aSThomas Huth } 2076fcf5ef2aSThomas Huth break; 2077fcf5ef2aSThomas Huth } 2078fcf5ef2aSThomas Huth } 2079fcf5ef2aSThomas Huth 2080fcf5ef2aSThomas Huth static void gen_fmovs(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2081fcf5ef2aSThomas Huth { 2082f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2083fcf5ef2aSThomas Huth TCGv_i32 c32, zero, dst, s1, s2; 2084dd7dbfccSRichard Henderson TCGv_i64 c64 = tcg_temp_new_i64(); 2085fcf5ef2aSThomas Huth 2086fcf5ef2aSThomas Huth /* We have two choices here: extend the 32 bit data and use movcond_i64, 2087fcf5ef2aSThomas Huth or fold the comparison down to 32 bits and use movcond_i32. Choose 2088fcf5ef2aSThomas Huth the later. */ 2089fcf5ef2aSThomas Huth c32 = tcg_temp_new_i32(); 2090c8507ebfSRichard Henderson tcg_gen_setcondi_i64(cmp->cond, c64, cmp->c1, cmp->c2); 2091fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(c32, c64); 2092fcf5ef2aSThomas Huth 2093fcf5ef2aSThomas Huth s1 = gen_load_fpr_F(dc, rs); 2094fcf5ef2aSThomas Huth s2 = gen_load_fpr_F(dc, rd); 2095388a6465SRichard Henderson dst = tcg_temp_new_i32(); 209600ab7e61SRichard Henderson zero = tcg_constant_i32(0); 2097fcf5ef2aSThomas Huth 2098fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_NE, dst, c32, zero, s1, s2); 2099fcf5ef2aSThomas Huth 2100fcf5ef2aSThomas Huth gen_store_fpr_F(dc, rd, dst); 2101f7ec8155SRichard Henderson #else 2102f7ec8155SRichard Henderson qemu_build_not_reached(); 2103f7ec8155SRichard Henderson #endif 2104fcf5ef2aSThomas Huth } 2105fcf5ef2aSThomas Huth 2106fcf5ef2aSThomas Huth static void gen_fmovd(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2107fcf5ef2aSThomas Huth { 2108f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 210952f46d46SRichard Henderson TCGv_i64 dst = tcg_temp_new_i64(); 2110c8507ebfSRichard Henderson tcg_gen_movcond_i64(cmp->cond, dst, cmp->c1, tcg_constant_tl(cmp->c2), 2111fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rs), 2112fcf5ef2aSThomas Huth gen_load_fpr_D(dc, rd)); 2113fcf5ef2aSThomas Huth gen_store_fpr_D(dc, rd, dst); 2114f7ec8155SRichard Henderson #else 2115f7ec8155SRichard Henderson qemu_build_not_reached(); 2116f7ec8155SRichard Henderson #endif 2117fcf5ef2aSThomas Huth } 2118fcf5ef2aSThomas Huth 2119fcf5ef2aSThomas Huth static void gen_fmovq(DisasContext *dc, DisasCompare *cmp, int rd, int rs) 2120fcf5ef2aSThomas Huth { 2121f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 2122c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 21231210a036SRichard Henderson TCGv_i64 h = tcg_temp_new_i64(); 21241210a036SRichard Henderson TCGv_i64 l = tcg_temp_new_i64(); 2125fcf5ef2aSThomas Huth 21261210a036SRichard Henderson tcg_gen_movcond_i64(cmp->cond, h, cmp->c1, c2, 21271210a036SRichard Henderson gen_load_fpr_D(dc, rs), 21281210a036SRichard Henderson gen_load_fpr_D(dc, rd)); 21291210a036SRichard Henderson tcg_gen_movcond_i64(cmp->cond, l, cmp->c1, c2, 21301210a036SRichard Henderson gen_load_fpr_D(dc, rs + 2), 21311210a036SRichard Henderson gen_load_fpr_D(dc, rd + 2)); 21321210a036SRichard Henderson gen_store_fpr_D(dc, rd, h); 21331210a036SRichard Henderson gen_store_fpr_D(dc, rd + 2, l); 2134f7ec8155SRichard Henderson #else 2135f7ec8155SRichard Henderson qemu_build_not_reached(); 2136f7ec8155SRichard Henderson #endif 2137fcf5ef2aSThomas Huth } 2138fcf5ef2aSThomas Huth 2139f7ec8155SRichard Henderson #ifdef TARGET_SPARC64 21405d617bfbSRichard Henderson static void gen_load_trap_state_at_tl(TCGv_ptr r_tsptr) 2141fcf5ef2aSThomas Huth { 2142fcf5ef2aSThomas Huth TCGv_i32 r_tl = tcg_temp_new_i32(); 2143fcf5ef2aSThomas Huth 2144fcf5ef2aSThomas Huth /* load env->tl into r_tl */ 2145ad75a51eSRichard Henderson tcg_gen_ld_i32(r_tl, tcg_env, offsetof(CPUSPARCState, tl)); 2146fcf5ef2aSThomas Huth 2147fcf5ef2aSThomas Huth /* tl = [0 ... MAXTL_MASK] where MAXTL_MASK must be power of 2 */ 2148fcf5ef2aSThomas Huth tcg_gen_andi_i32(r_tl, r_tl, MAXTL_MASK); 2149fcf5ef2aSThomas Huth 2150fcf5ef2aSThomas Huth /* calculate offset to current trap state from env->ts, reuse r_tl */ 2151fcf5ef2aSThomas Huth tcg_gen_muli_i32(r_tl, r_tl, sizeof (trap_state)); 2152ad75a51eSRichard Henderson tcg_gen_addi_ptr(r_tsptr, tcg_env, offsetof(CPUSPARCState, ts)); 2153fcf5ef2aSThomas Huth 2154fcf5ef2aSThomas Huth /* tsptr = env->ts[env->tl & MAXTL_MASK] */ 2155fcf5ef2aSThomas Huth { 2156fcf5ef2aSThomas Huth TCGv_ptr r_tl_tmp = tcg_temp_new_ptr(); 2157fcf5ef2aSThomas Huth tcg_gen_ext_i32_ptr(r_tl_tmp, r_tl); 2158fcf5ef2aSThomas Huth tcg_gen_add_ptr(r_tsptr, r_tsptr, r_tl_tmp); 2159fcf5ef2aSThomas Huth } 2160fcf5ef2aSThomas Huth } 2161fcf5ef2aSThomas Huth #endif 2162fcf5ef2aSThomas Huth 216306c060d9SRichard Henderson static int extract_dfpreg(DisasContext *dc, int x) 216406c060d9SRichard Henderson { 21650bba7572SRichard Henderson int r = x & 0x1e; 21660bba7572SRichard Henderson #ifdef TARGET_SPARC64 21670bba7572SRichard Henderson r |= (x & 1) << 5; 21680bba7572SRichard Henderson #endif 21690bba7572SRichard Henderson return r; 217006c060d9SRichard Henderson } 217106c060d9SRichard Henderson 217206c060d9SRichard Henderson static int extract_qfpreg(DisasContext *dc, int x) 217306c060d9SRichard Henderson { 21740bba7572SRichard Henderson int r = x & 0x1c; 21750bba7572SRichard Henderson #ifdef TARGET_SPARC64 21760bba7572SRichard Henderson r |= (x & 1) << 5; 21770bba7572SRichard Henderson #endif 21780bba7572SRichard Henderson return r; 217906c060d9SRichard Henderson } 218006c060d9SRichard Henderson 2181878cc677SRichard Henderson /* Include the auto-generated decoder. */ 2182878cc677SRichard Henderson #include "decode-insns.c.inc" 2183878cc677SRichard Henderson 2184878cc677SRichard Henderson #define TRANS(NAME, AVAIL, FUNC, ...) \ 2185878cc677SRichard Henderson static bool trans_##NAME(DisasContext *dc, arg_##NAME *a) \ 2186878cc677SRichard Henderson { return avail_##AVAIL(dc) && FUNC(dc, __VA_ARGS__); } 2187878cc677SRichard Henderson 2188878cc677SRichard Henderson #define avail_ALL(C) true 2189878cc677SRichard Henderson #ifdef TARGET_SPARC64 2190878cc677SRichard Henderson # define avail_32(C) false 2191af25071cSRichard Henderson # define avail_ASR17(C) false 2192d0a11d25SRichard Henderson # define avail_CASA(C) true 2193c2636853SRichard Henderson # define avail_DIV(C) true 2194b5372650SRichard Henderson # define avail_MUL(C) true 21950faef01bSRichard Henderson # define avail_POWERDOWN(C) false 2196878cc677SRichard Henderson # define avail_64(C) true 21974fd71d19SRichard Henderson # define avail_FMAF(C) ((C)->def->features & CPU_FEATURE_FMAF) 21985d617bfbSRichard Henderson # define avail_GL(C) ((C)->def->features & CPU_FEATURE_GL) 2199af25071cSRichard Henderson # define avail_HYPV(C) ((C)->def->features & CPU_FEATURE_HYPV) 2200b88ce6f2SRichard Henderson # define avail_VIS1(C) ((C)->def->features & CPU_FEATURE_VIS1) 2201b88ce6f2SRichard Henderson # define avail_VIS2(C) ((C)->def->features & CPU_FEATURE_VIS2) 22023335a048SRichard Henderson # define avail_VIS3(C) ((C)->def->features & CPU_FEATURE_VIS3) 22033335a048SRichard Henderson # define avail_VIS3B(C) avail_VIS3(C) 2204878cc677SRichard Henderson #else 2205878cc677SRichard Henderson # define avail_32(C) true 2206af25071cSRichard Henderson # define avail_ASR17(C) ((C)->def->features & CPU_FEATURE_ASR17) 2207d0a11d25SRichard Henderson # define avail_CASA(C) ((C)->def->features & CPU_FEATURE_CASA) 2208c2636853SRichard Henderson # define avail_DIV(C) ((C)->def->features & CPU_FEATURE_DIV) 2209b5372650SRichard Henderson # define avail_MUL(C) ((C)->def->features & CPU_FEATURE_MUL) 22100faef01bSRichard Henderson # define avail_POWERDOWN(C) ((C)->def->features & CPU_FEATURE_POWERDOWN) 2211878cc677SRichard Henderson # define avail_64(C) false 22124fd71d19SRichard Henderson # define avail_FMAF(C) false 22135d617bfbSRichard Henderson # define avail_GL(C) false 2214af25071cSRichard Henderson # define avail_HYPV(C) false 2215b88ce6f2SRichard Henderson # define avail_VIS1(C) false 2216b88ce6f2SRichard Henderson # define avail_VIS2(C) false 22173335a048SRichard Henderson # define avail_VIS3(C) false 22183335a048SRichard Henderson # define avail_VIS3B(C) false 2219878cc677SRichard Henderson #endif 2220878cc677SRichard Henderson 2221878cc677SRichard Henderson /* Default case for non jump instructions. */ 2222878cc677SRichard Henderson static bool advance_pc(DisasContext *dc) 2223878cc677SRichard Henderson { 22244a8d145dSRichard Henderson TCGLabel *l1; 22254a8d145dSRichard Henderson 222689527e3aSRichard Henderson finishing_insn(dc); 222789527e3aSRichard Henderson 2228878cc677SRichard Henderson if (dc->npc & 3) { 2229878cc677SRichard Henderson switch (dc->npc) { 2230878cc677SRichard Henderson case DYNAMIC_PC: 2231878cc677SRichard Henderson case DYNAMIC_PC_LOOKUP: 2232878cc677SRichard Henderson dc->pc = dc->npc; 2233444d8b30SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 2234444d8b30SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 2235878cc677SRichard Henderson break; 22364a8d145dSRichard Henderson 2237878cc677SRichard Henderson case JUMP_PC: 2238878cc677SRichard Henderson /* we can do a static jump */ 22394a8d145dSRichard Henderson l1 = gen_new_label(); 2240533f042fSRichard Henderson tcg_gen_brcondi_tl(dc->jump.cond, dc->jump.c1, dc->jump.c2, l1); 22414a8d145dSRichard Henderson 22424a8d145dSRichard Henderson /* jump not taken */ 22434a8d145dSRichard Henderson gen_goto_tb(dc, 1, dc->jump_pc[1], dc->jump_pc[1] + 4); 22444a8d145dSRichard Henderson 22454a8d145dSRichard Henderson /* jump taken */ 22464a8d145dSRichard Henderson gen_set_label(l1); 22474a8d145dSRichard Henderson gen_goto_tb(dc, 0, dc->jump_pc[0], dc->jump_pc[0] + 4); 22484a8d145dSRichard Henderson 2249878cc677SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2250878cc677SRichard Henderson break; 22514a8d145dSRichard Henderson 2252878cc677SRichard Henderson default: 2253878cc677SRichard Henderson g_assert_not_reached(); 2254878cc677SRichard Henderson } 2255878cc677SRichard Henderson } else { 2256878cc677SRichard Henderson dc->pc = dc->npc; 2257878cc677SRichard Henderson dc->npc = dc->npc + 4; 2258878cc677SRichard Henderson } 2259878cc677SRichard Henderson return true; 2260878cc677SRichard Henderson } 2261878cc677SRichard Henderson 22626d2a0768SRichard Henderson /* 22636d2a0768SRichard Henderson * Major opcodes 00 and 01 -- branches, call, and sethi 22646d2a0768SRichard Henderson */ 22656d2a0768SRichard Henderson 22669d4e2bc7SRichard Henderson static bool advance_jump_cond(DisasContext *dc, DisasCompare *cmp, 22673951b7a8SRichard Henderson bool annul, int disp) 2268276567aaSRichard Henderson { 22693951b7a8SRichard Henderson target_ulong dest = address_mask_i(dc, dc->pc + disp * 4); 2270c76c8045SRichard Henderson target_ulong npc; 2271c76c8045SRichard Henderson 227289527e3aSRichard Henderson finishing_insn(dc); 227389527e3aSRichard Henderson 22742d9bb237SRichard Henderson if (cmp->cond == TCG_COND_ALWAYS) { 22752d9bb237SRichard Henderson if (annul) { 22762d9bb237SRichard Henderson dc->pc = dest; 22772d9bb237SRichard Henderson dc->npc = dest + 4; 22782d9bb237SRichard Henderson } else { 22792d9bb237SRichard Henderson gen_mov_pc_npc(dc); 22802d9bb237SRichard Henderson dc->npc = dest; 22812d9bb237SRichard Henderson } 22822d9bb237SRichard Henderson return true; 22832d9bb237SRichard Henderson } 22842d9bb237SRichard Henderson 22852d9bb237SRichard Henderson if (cmp->cond == TCG_COND_NEVER) { 22862d9bb237SRichard Henderson npc = dc->npc; 22872d9bb237SRichard Henderson if (npc & 3) { 22882d9bb237SRichard Henderson gen_mov_pc_npc(dc); 22892d9bb237SRichard Henderson if (annul) { 22902d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_pc, cpu_pc, 4); 22912d9bb237SRichard Henderson } 22922d9bb237SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_pc, 4); 22932d9bb237SRichard Henderson } else { 22942d9bb237SRichard Henderson dc->pc = npc + (annul ? 4 : 0); 22952d9bb237SRichard Henderson dc->npc = dc->pc + 4; 22962d9bb237SRichard Henderson } 22972d9bb237SRichard Henderson return true; 22982d9bb237SRichard Henderson } 22992d9bb237SRichard Henderson 2300c76c8045SRichard Henderson flush_cond(dc); 2301c76c8045SRichard Henderson npc = dc->npc; 23026b3e4cc6SRichard Henderson 2303276567aaSRichard Henderson if (annul) { 23046b3e4cc6SRichard Henderson TCGLabel *l1 = gen_new_label(); 23056b3e4cc6SRichard Henderson 2306c8507ebfSRichard Henderson tcg_gen_brcondi_tl(tcg_invert_cond(cmp->cond), cmp->c1, cmp->c2, l1); 23076b3e4cc6SRichard Henderson gen_goto_tb(dc, 0, npc, dest); 23086b3e4cc6SRichard Henderson gen_set_label(l1); 23096b3e4cc6SRichard Henderson gen_goto_tb(dc, 1, npc + 4, npc + 8); 23106b3e4cc6SRichard Henderson 23116b3e4cc6SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 2312276567aaSRichard Henderson } else { 23136b3e4cc6SRichard Henderson if (npc & 3) { 23146b3e4cc6SRichard Henderson switch (npc) { 23156b3e4cc6SRichard Henderson case DYNAMIC_PC: 23166b3e4cc6SRichard Henderson case DYNAMIC_PC_LOOKUP: 23176b3e4cc6SRichard Henderson tcg_gen_mov_tl(cpu_pc, cpu_npc); 23186b3e4cc6SRichard Henderson tcg_gen_addi_tl(cpu_npc, cpu_npc, 4); 23199d4e2bc7SRichard Henderson tcg_gen_movcond_tl(cmp->cond, cpu_npc, 2320c8507ebfSRichard Henderson cmp->c1, tcg_constant_tl(cmp->c2), 23216b3e4cc6SRichard Henderson tcg_constant_tl(dest), cpu_npc); 23226b3e4cc6SRichard Henderson dc->pc = npc; 23236b3e4cc6SRichard Henderson break; 23246b3e4cc6SRichard Henderson default: 23256b3e4cc6SRichard Henderson g_assert_not_reached(); 23266b3e4cc6SRichard Henderson } 23276b3e4cc6SRichard Henderson } else { 23286b3e4cc6SRichard Henderson dc->pc = npc; 2329533f042fSRichard Henderson dc->npc = JUMP_PC; 2330533f042fSRichard Henderson dc->jump = *cmp; 23316b3e4cc6SRichard Henderson dc->jump_pc[0] = dest; 23326b3e4cc6SRichard Henderson dc->jump_pc[1] = npc + 4; 2333dd7dbfccSRichard Henderson 2334dd7dbfccSRichard Henderson /* The condition for cpu_cond is always NE -- normalize. */ 2335dd7dbfccSRichard Henderson if (cmp->cond == TCG_COND_NE) { 2336c8507ebfSRichard Henderson tcg_gen_xori_tl(cpu_cond, cmp->c1, cmp->c2); 23379d4e2bc7SRichard Henderson } else { 2338c8507ebfSRichard Henderson tcg_gen_setcondi_tl(cmp->cond, cpu_cond, cmp->c1, cmp->c2); 23399d4e2bc7SRichard Henderson } 234089527e3aSRichard Henderson dc->cpu_cond_live = true; 23416b3e4cc6SRichard Henderson } 2342276567aaSRichard Henderson } 2343276567aaSRichard Henderson return true; 2344276567aaSRichard Henderson } 2345276567aaSRichard Henderson 2346af25071cSRichard Henderson static bool raise_priv(DisasContext *dc) 2347af25071cSRichard Henderson { 2348af25071cSRichard Henderson gen_exception(dc, TT_PRIV_INSN); 2349af25071cSRichard Henderson return true; 2350af25071cSRichard Henderson } 2351af25071cSRichard Henderson 235206c060d9SRichard Henderson static bool raise_unimpfpop(DisasContext *dc) 235306c060d9SRichard Henderson { 235406c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_UNIMPFPOP); 235506c060d9SRichard Henderson return true; 235606c060d9SRichard Henderson } 235706c060d9SRichard Henderson 235806c060d9SRichard Henderson static bool gen_trap_float128(DisasContext *dc) 235906c060d9SRichard Henderson { 236006c060d9SRichard Henderson if (dc->def->features & CPU_FEATURE_FLOAT128) { 236106c060d9SRichard Henderson return false; 236206c060d9SRichard Henderson } 236306c060d9SRichard Henderson return raise_unimpfpop(dc); 236406c060d9SRichard Henderson } 236506c060d9SRichard Henderson 2366276567aaSRichard Henderson static bool do_bpcc(DisasContext *dc, arg_bcc *a) 2367276567aaSRichard Henderson { 23681ea9c62aSRichard Henderson DisasCompare cmp; 2369276567aaSRichard Henderson 23701ea9c62aSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 23713951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2372276567aaSRichard Henderson } 2373276567aaSRichard Henderson 2374276567aaSRichard Henderson TRANS(Bicc, ALL, do_bpcc, a) 2375276567aaSRichard Henderson TRANS(BPcc, 64, do_bpcc, a) 2376276567aaSRichard Henderson 237745196ea4SRichard Henderson static bool do_fbpfcc(DisasContext *dc, arg_bcc *a) 237845196ea4SRichard Henderson { 2379d5471936SRichard Henderson DisasCompare cmp; 238045196ea4SRichard Henderson 238145196ea4SRichard Henderson if (gen_trap_ifnofpu(dc)) { 238245196ea4SRichard Henderson return true; 238345196ea4SRichard Henderson } 2384d5471936SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 23853951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 238645196ea4SRichard Henderson } 238745196ea4SRichard Henderson 238845196ea4SRichard Henderson TRANS(FBPfcc, 64, do_fbpfcc, a) 238945196ea4SRichard Henderson TRANS(FBfcc, ALL, do_fbpfcc, a) 239045196ea4SRichard Henderson 2391ab9ffe98SRichard Henderson static bool trans_BPr(DisasContext *dc, arg_BPr *a) 2392ab9ffe98SRichard Henderson { 2393ab9ffe98SRichard Henderson DisasCompare cmp; 2394ab9ffe98SRichard Henderson 2395ab9ffe98SRichard Henderson if (!avail_64(dc)) { 2396ab9ffe98SRichard Henderson return false; 2397ab9ffe98SRichard Henderson } 23982c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 2399ab9ffe98SRichard Henderson return false; 2400ab9ffe98SRichard Henderson } 24013951b7a8SRichard Henderson return advance_jump_cond(dc, &cmp, a->a, a->i); 2402ab9ffe98SRichard Henderson } 2403ab9ffe98SRichard Henderson 240423ada1b1SRichard Henderson static bool trans_CALL(DisasContext *dc, arg_CALL *a) 240523ada1b1SRichard Henderson { 240623ada1b1SRichard Henderson target_long target = address_mask_i(dc, dc->pc + a->i * 4); 240723ada1b1SRichard Henderson 240823ada1b1SRichard Henderson gen_store_gpr(dc, 15, tcg_constant_tl(dc->pc)); 240923ada1b1SRichard Henderson gen_mov_pc_npc(dc); 241023ada1b1SRichard Henderson dc->npc = target; 241123ada1b1SRichard Henderson return true; 241223ada1b1SRichard Henderson } 241323ada1b1SRichard Henderson 241445196ea4SRichard Henderson static bool trans_NCP(DisasContext *dc, arg_NCP *a) 241545196ea4SRichard Henderson { 241645196ea4SRichard Henderson /* 241745196ea4SRichard Henderson * For sparc32, always generate the no-coprocessor exception. 241845196ea4SRichard Henderson * For sparc64, always generate illegal instruction. 241945196ea4SRichard Henderson */ 242045196ea4SRichard Henderson #ifdef TARGET_SPARC64 242145196ea4SRichard Henderson return false; 242245196ea4SRichard Henderson #else 242345196ea4SRichard Henderson gen_exception(dc, TT_NCP_INSN); 242445196ea4SRichard Henderson return true; 242545196ea4SRichard Henderson #endif 242645196ea4SRichard Henderson } 242745196ea4SRichard Henderson 24286d2a0768SRichard Henderson static bool trans_SETHI(DisasContext *dc, arg_SETHI *a) 24296d2a0768SRichard Henderson { 24306d2a0768SRichard Henderson /* Special-case %g0 because that's the canonical nop. */ 24316d2a0768SRichard Henderson if (a->rd) { 24326d2a0768SRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl((uint32_t)a->i << 10)); 24336d2a0768SRichard Henderson } 24346d2a0768SRichard Henderson return advance_pc(dc); 24356d2a0768SRichard Henderson } 24366d2a0768SRichard Henderson 24370faef01bSRichard Henderson /* 24380faef01bSRichard Henderson * Major Opcode 10 -- integer, floating-point, vis, and system insns. 24390faef01bSRichard Henderson */ 24400faef01bSRichard Henderson 244130376636SRichard Henderson static bool do_tcc(DisasContext *dc, int cond, int cc, 244230376636SRichard Henderson int rs1, bool imm, int rs2_or_imm) 244330376636SRichard Henderson { 244430376636SRichard Henderson int mask = ((dc->def->features & CPU_FEATURE_HYPV) && supervisor(dc) 244530376636SRichard Henderson ? UA2005_HTRAP_MASK : V8_TRAP_MASK); 244630376636SRichard Henderson DisasCompare cmp; 244730376636SRichard Henderson TCGLabel *lab; 244830376636SRichard Henderson TCGv_i32 trap; 244930376636SRichard Henderson 245030376636SRichard Henderson /* Trap never. */ 245130376636SRichard Henderson if (cond == 0) { 245230376636SRichard Henderson return advance_pc(dc); 245330376636SRichard Henderson } 245430376636SRichard Henderson 245530376636SRichard Henderson /* 245630376636SRichard Henderson * Immediate traps are the most common case. Since this value is 245730376636SRichard Henderson * live across the branch, it really pays to evaluate the constant. 245830376636SRichard Henderson */ 245930376636SRichard Henderson if (rs1 == 0 && (imm || rs2_or_imm == 0)) { 246030376636SRichard Henderson trap = tcg_constant_i32((rs2_or_imm & mask) + TT_TRAP); 246130376636SRichard Henderson } else { 246230376636SRichard Henderson trap = tcg_temp_new_i32(); 246330376636SRichard Henderson tcg_gen_trunc_tl_i32(trap, gen_load_gpr(dc, rs1)); 246430376636SRichard Henderson if (imm) { 246530376636SRichard Henderson tcg_gen_addi_i32(trap, trap, rs2_or_imm); 246630376636SRichard Henderson } else { 246730376636SRichard Henderson TCGv_i32 t2 = tcg_temp_new_i32(); 246830376636SRichard Henderson tcg_gen_trunc_tl_i32(t2, gen_load_gpr(dc, rs2_or_imm)); 246930376636SRichard Henderson tcg_gen_add_i32(trap, trap, t2); 247030376636SRichard Henderson } 247130376636SRichard Henderson tcg_gen_andi_i32(trap, trap, mask); 247230376636SRichard Henderson tcg_gen_addi_i32(trap, trap, TT_TRAP); 247330376636SRichard Henderson } 247430376636SRichard Henderson 247589527e3aSRichard Henderson finishing_insn(dc); 247689527e3aSRichard Henderson 247730376636SRichard Henderson /* Trap always. */ 247830376636SRichard Henderson if (cond == 8) { 247930376636SRichard Henderson save_state(dc); 248030376636SRichard Henderson gen_helper_raise_exception(tcg_env, trap); 248130376636SRichard Henderson dc->base.is_jmp = DISAS_NORETURN; 248230376636SRichard Henderson return true; 248330376636SRichard Henderson } 248430376636SRichard Henderson 248530376636SRichard Henderson /* Conditional trap. */ 248630376636SRichard Henderson flush_cond(dc); 248730376636SRichard Henderson lab = delay_exceptionv(dc, trap); 248830376636SRichard Henderson gen_compare(&cmp, cc, cond, dc); 2489c8507ebfSRichard Henderson tcg_gen_brcondi_tl(cmp.cond, cmp.c1, cmp.c2, lab); 249030376636SRichard Henderson 249130376636SRichard Henderson return advance_pc(dc); 249230376636SRichard Henderson } 249330376636SRichard Henderson 249430376636SRichard Henderson static bool trans_Tcc_r(DisasContext *dc, arg_Tcc_r *a) 249530376636SRichard Henderson { 249630376636SRichard Henderson if (avail_32(dc) && a->cc) { 249730376636SRichard Henderson return false; 249830376636SRichard Henderson } 249930376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, false, a->rs2); 250030376636SRichard Henderson } 250130376636SRichard Henderson 250230376636SRichard Henderson static bool trans_Tcc_i_v7(DisasContext *dc, arg_Tcc_i_v7 *a) 250330376636SRichard Henderson { 250430376636SRichard Henderson if (avail_64(dc)) { 250530376636SRichard Henderson return false; 250630376636SRichard Henderson } 250730376636SRichard Henderson return do_tcc(dc, a->cond, 0, a->rs1, true, a->i); 250830376636SRichard Henderson } 250930376636SRichard Henderson 251030376636SRichard Henderson static bool trans_Tcc_i_v9(DisasContext *dc, arg_Tcc_i_v9 *a) 251130376636SRichard Henderson { 251230376636SRichard Henderson if (avail_32(dc)) { 251330376636SRichard Henderson return false; 251430376636SRichard Henderson } 251530376636SRichard Henderson return do_tcc(dc, a->cond, a->cc, a->rs1, true, a->i); 251630376636SRichard Henderson } 251730376636SRichard Henderson 2518af25071cSRichard Henderson static bool trans_STBAR(DisasContext *dc, arg_STBAR *a) 2519af25071cSRichard Henderson { 2520af25071cSRichard Henderson tcg_gen_mb(TCG_MO_ST_ST | TCG_BAR_SC); 2521af25071cSRichard Henderson return advance_pc(dc); 2522af25071cSRichard Henderson } 2523af25071cSRichard Henderson 2524af25071cSRichard Henderson static bool trans_MEMBAR(DisasContext *dc, arg_MEMBAR *a) 2525af25071cSRichard Henderson { 2526af25071cSRichard Henderson if (avail_32(dc)) { 2527af25071cSRichard Henderson return false; 2528af25071cSRichard Henderson } 2529af25071cSRichard Henderson if (a->mmask) { 2530af25071cSRichard Henderson /* Note TCG_MO_* was modeled on sparc64, so mmask matches. */ 2531af25071cSRichard Henderson tcg_gen_mb(a->mmask | TCG_BAR_SC); 2532af25071cSRichard Henderson } 2533af25071cSRichard Henderson if (a->cmask) { 2534af25071cSRichard Henderson /* For #Sync, etc, end the TB to recognize interrupts. */ 2535af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2536af25071cSRichard Henderson } 2537af25071cSRichard Henderson return advance_pc(dc); 2538af25071cSRichard Henderson } 2539af25071cSRichard Henderson 2540af25071cSRichard Henderson static bool do_rd_special(DisasContext *dc, bool priv, int rd, 2541af25071cSRichard Henderson TCGv (*func)(DisasContext *, TCGv)) 2542af25071cSRichard Henderson { 2543af25071cSRichard Henderson if (!priv) { 2544af25071cSRichard Henderson return raise_priv(dc); 2545af25071cSRichard Henderson } 2546af25071cSRichard Henderson gen_store_gpr(dc, rd, func(dc, gen_dest_gpr(dc, rd))); 2547af25071cSRichard Henderson return advance_pc(dc); 2548af25071cSRichard Henderson } 2549af25071cSRichard Henderson 2550af25071cSRichard Henderson static TCGv do_rdy(DisasContext *dc, TCGv dst) 2551af25071cSRichard Henderson { 2552af25071cSRichard Henderson return cpu_y; 2553af25071cSRichard Henderson } 2554af25071cSRichard Henderson 2555af25071cSRichard Henderson static bool trans_RDY(DisasContext *dc, arg_RDY *a) 2556af25071cSRichard Henderson { 2557af25071cSRichard Henderson /* 2558af25071cSRichard Henderson * TODO: Need a feature bit for sparcv8. In the meantime, treat all 2559af25071cSRichard Henderson * 32-bit cpus like sparcv7, which ignores the rs1 field. 2560af25071cSRichard Henderson * This matches after all other ASR, so Leon3 Asr17 is handled first. 2561af25071cSRichard Henderson */ 2562af25071cSRichard Henderson if (avail_64(dc) && a->rs1 != 0) { 2563af25071cSRichard Henderson return false; 2564af25071cSRichard Henderson } 2565af25071cSRichard Henderson return do_rd_special(dc, true, a->rd, do_rdy); 2566af25071cSRichard Henderson } 2567af25071cSRichard Henderson 2568af25071cSRichard Henderson static TCGv do_rd_leon3_config(DisasContext *dc, TCGv dst) 2569af25071cSRichard Henderson { 2570c92948f2SClément Chigot gen_helper_rdasr17(dst, tcg_env); 2571c92948f2SClément Chigot return dst; 2572af25071cSRichard Henderson } 2573af25071cSRichard Henderson 2574af25071cSRichard Henderson TRANS(RDASR17, ASR17, do_rd_special, true, a->rd, do_rd_leon3_config) 2575af25071cSRichard Henderson 2576af25071cSRichard Henderson static TCGv do_rdccr(DisasContext *dc, TCGv dst) 2577af25071cSRichard Henderson { 2578af25071cSRichard Henderson gen_helper_rdccr(dst, tcg_env); 2579af25071cSRichard Henderson return dst; 2580af25071cSRichard Henderson } 2581af25071cSRichard Henderson 2582af25071cSRichard Henderson TRANS(RDCCR, 64, do_rd_special, true, a->rd, do_rdccr) 2583af25071cSRichard Henderson 2584af25071cSRichard Henderson static TCGv do_rdasi(DisasContext *dc, TCGv dst) 2585af25071cSRichard Henderson { 2586af25071cSRichard Henderson #ifdef TARGET_SPARC64 2587af25071cSRichard Henderson return tcg_constant_tl(dc->asi); 2588af25071cSRichard Henderson #else 2589af25071cSRichard Henderson qemu_build_not_reached(); 2590af25071cSRichard Henderson #endif 2591af25071cSRichard Henderson } 2592af25071cSRichard Henderson 2593af25071cSRichard Henderson TRANS(RDASI, 64, do_rd_special, true, a->rd, do_rdasi) 2594af25071cSRichard Henderson 2595af25071cSRichard Henderson static TCGv do_rdtick(DisasContext *dc, TCGv dst) 2596af25071cSRichard Henderson { 2597af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2598af25071cSRichard Henderson 2599af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 2600af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2601af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2602af25071cSRichard Henderson } 2603af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2604af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2605af25071cSRichard Henderson return dst; 2606af25071cSRichard Henderson } 2607af25071cSRichard Henderson 2608af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2609af25071cSRichard Henderson TRANS(RDTICK, 64, do_rd_special, true, a->rd, do_rdtick) 2610af25071cSRichard Henderson 2611af25071cSRichard Henderson static TCGv do_rdpc(DisasContext *dc, TCGv dst) 2612af25071cSRichard Henderson { 2613af25071cSRichard Henderson return tcg_constant_tl(address_mask_i(dc, dc->pc)); 2614af25071cSRichard Henderson } 2615af25071cSRichard Henderson 2616af25071cSRichard Henderson TRANS(RDPC, 64, do_rd_special, true, a->rd, do_rdpc) 2617af25071cSRichard Henderson 2618af25071cSRichard Henderson static TCGv do_rdfprs(DisasContext *dc, TCGv dst) 2619af25071cSRichard Henderson { 2620af25071cSRichard Henderson tcg_gen_ext_i32_tl(dst, cpu_fprs); 2621af25071cSRichard Henderson return dst; 2622af25071cSRichard Henderson } 2623af25071cSRichard Henderson 2624af25071cSRichard Henderson TRANS(RDFPRS, 64, do_rd_special, true, a->rd, do_rdfprs) 2625af25071cSRichard Henderson 2626af25071cSRichard Henderson static TCGv do_rdgsr(DisasContext *dc, TCGv dst) 2627af25071cSRichard Henderson { 2628af25071cSRichard Henderson gen_trap_ifnofpu(dc); 2629af25071cSRichard Henderson return cpu_gsr; 2630af25071cSRichard Henderson } 2631af25071cSRichard Henderson 2632af25071cSRichard Henderson TRANS(RDGSR, 64, do_rd_special, true, a->rd, do_rdgsr) 2633af25071cSRichard Henderson 2634af25071cSRichard Henderson static TCGv do_rdsoftint(DisasContext *dc, TCGv dst) 2635af25071cSRichard Henderson { 2636af25071cSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(softint)); 2637af25071cSRichard Henderson return dst; 2638af25071cSRichard Henderson } 2639af25071cSRichard Henderson 2640af25071cSRichard Henderson TRANS(RDSOFTINT, 64, do_rd_special, supervisor(dc), a->rd, do_rdsoftint) 2641af25071cSRichard Henderson 2642af25071cSRichard Henderson static TCGv do_rdtick_cmpr(DisasContext *dc, TCGv dst) 2643af25071cSRichard Henderson { 2644577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(tick_cmpr)); 2645577efa45SRichard Henderson return dst; 2646af25071cSRichard Henderson } 2647af25071cSRichard Henderson 2648af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2649af25071cSRichard Henderson TRANS(RDTICK_CMPR, 64, do_rd_special, true, a->rd, do_rdtick_cmpr) 2650af25071cSRichard Henderson 2651af25071cSRichard Henderson static TCGv do_rdstick(DisasContext *dc, TCGv dst) 2652af25071cSRichard Henderson { 2653af25071cSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 2654af25071cSRichard Henderson 2655af25071cSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 2656af25071cSRichard Henderson if (translator_io_start(&dc->base)) { 2657af25071cSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 2658af25071cSRichard Henderson } 2659af25071cSRichard Henderson gen_helper_tick_get_count(dst, tcg_env, r_tickptr, 2660af25071cSRichard Henderson tcg_constant_i32(dc->mem_idx)); 2661af25071cSRichard Henderson return dst; 2662af25071cSRichard Henderson } 2663af25071cSRichard Henderson 2664af25071cSRichard Henderson /* TODO: non-priv access only allowed when enabled. */ 2665af25071cSRichard Henderson TRANS(RDSTICK, 64, do_rd_special, true, a->rd, do_rdstick) 2666af25071cSRichard Henderson 2667af25071cSRichard Henderson static TCGv do_rdstick_cmpr(DisasContext *dc, TCGv dst) 2668af25071cSRichard Henderson { 2669577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(stick_cmpr)); 2670577efa45SRichard Henderson return dst; 2671af25071cSRichard Henderson } 2672af25071cSRichard Henderson 2673af25071cSRichard Henderson /* TODO: supervisor access only allowed when enabled by hypervisor. */ 2674af25071cSRichard Henderson TRANS(RDSTICK_CMPR, 64, do_rd_special, supervisor(dc), a->rd, do_rdstick_cmpr) 2675af25071cSRichard Henderson 2676af25071cSRichard Henderson /* 2677af25071cSRichard Henderson * UltraSPARC-T1 Strand status. 2678af25071cSRichard Henderson * HYPV check maybe not enough, UA2005 & UA2007 describe 2679af25071cSRichard Henderson * this ASR as impl. dep 2680af25071cSRichard Henderson */ 2681af25071cSRichard Henderson static TCGv do_rdstrand_status(DisasContext *dc, TCGv dst) 2682af25071cSRichard Henderson { 2683af25071cSRichard Henderson return tcg_constant_tl(1); 2684af25071cSRichard Henderson } 2685af25071cSRichard Henderson 2686af25071cSRichard Henderson TRANS(RDSTRAND_STATUS, HYPV, do_rd_special, true, a->rd, do_rdstrand_status) 2687af25071cSRichard Henderson 2688668bb9b7SRichard Henderson static TCGv do_rdpsr(DisasContext *dc, TCGv dst) 2689668bb9b7SRichard Henderson { 2690668bb9b7SRichard Henderson gen_helper_rdpsr(dst, tcg_env); 2691668bb9b7SRichard Henderson return dst; 2692668bb9b7SRichard Henderson } 2693668bb9b7SRichard Henderson 2694668bb9b7SRichard Henderson TRANS(RDPSR, 32, do_rd_special, supervisor(dc), a->rd, do_rdpsr) 2695668bb9b7SRichard Henderson 2696668bb9b7SRichard Henderson static TCGv do_rdhpstate(DisasContext *dc, TCGv dst) 2697668bb9b7SRichard Henderson { 2698668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hpstate)); 2699668bb9b7SRichard Henderson return dst; 2700668bb9b7SRichard Henderson } 2701668bb9b7SRichard Henderson 2702668bb9b7SRichard Henderson TRANS(RDHPR_hpstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhpstate) 2703668bb9b7SRichard Henderson 2704668bb9b7SRichard Henderson static TCGv do_rdhtstate(DisasContext *dc, TCGv dst) 2705668bb9b7SRichard Henderson { 2706668bb9b7SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 2707668bb9b7SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 2708668bb9b7SRichard Henderson 2709668bb9b7SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 2710668bb9b7SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 2711668bb9b7SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 2712668bb9b7SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 2713668bb9b7SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 2714668bb9b7SRichard Henderson 2715668bb9b7SRichard Henderson tcg_gen_ld_tl(dst, tp, env64_field_offsetof(htstate)); 2716668bb9b7SRichard Henderson return dst; 2717668bb9b7SRichard Henderson } 2718668bb9b7SRichard Henderson 2719668bb9b7SRichard Henderson TRANS(RDHPR_htstate, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtstate) 2720668bb9b7SRichard Henderson 2721668bb9b7SRichard Henderson static TCGv do_rdhintp(DisasContext *dc, TCGv dst) 2722668bb9b7SRichard Henderson { 27232da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hintp)); 27242da789deSRichard Henderson return dst; 2725668bb9b7SRichard Henderson } 2726668bb9b7SRichard Henderson 2727668bb9b7SRichard Henderson TRANS(RDHPR_hintp, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhintp) 2728668bb9b7SRichard Henderson 2729668bb9b7SRichard Henderson static TCGv do_rdhtba(DisasContext *dc, TCGv dst) 2730668bb9b7SRichard Henderson { 27312da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(htba)); 27322da789deSRichard Henderson return dst; 2733668bb9b7SRichard Henderson } 2734668bb9b7SRichard Henderson 2735668bb9b7SRichard Henderson TRANS(RDHPR_htba, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhtba) 2736668bb9b7SRichard Henderson 2737668bb9b7SRichard Henderson static TCGv do_rdhver(DisasContext *dc, TCGv dst) 2738668bb9b7SRichard Henderson { 27392da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hver)); 27402da789deSRichard Henderson return dst; 2741668bb9b7SRichard Henderson } 2742668bb9b7SRichard Henderson 2743668bb9b7SRichard Henderson TRANS(RDHPR_hver, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdhver) 2744668bb9b7SRichard Henderson 2745668bb9b7SRichard Henderson static TCGv do_rdhstick_cmpr(DisasContext *dc, TCGv dst) 2746668bb9b7SRichard Henderson { 2747577efa45SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(hstick_cmpr)); 2748577efa45SRichard Henderson return dst; 2749668bb9b7SRichard Henderson } 2750668bb9b7SRichard Henderson 2751668bb9b7SRichard Henderson TRANS(RDHPR_hstick_cmpr, HYPV, do_rd_special, hypervisor(dc), a->rd, 2752668bb9b7SRichard Henderson do_rdhstick_cmpr) 2753668bb9b7SRichard Henderson 27545d617bfbSRichard Henderson static TCGv do_rdwim(DisasContext *dc, TCGv dst) 27555d617bfbSRichard Henderson { 2756cd6269f7SRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env32_field_offsetof(wim)); 2757cd6269f7SRichard Henderson return dst; 27585d617bfbSRichard Henderson } 27595d617bfbSRichard Henderson 27605d617bfbSRichard Henderson TRANS(RDWIM, 32, do_rd_special, supervisor(dc), a->rd, do_rdwim) 27615d617bfbSRichard Henderson 27625d617bfbSRichard Henderson static TCGv do_rdtpc(DisasContext *dc, TCGv dst) 27635d617bfbSRichard Henderson { 27645d617bfbSRichard Henderson #ifdef TARGET_SPARC64 27655d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 27665d617bfbSRichard Henderson 27675d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 27685d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tpc)); 27695d617bfbSRichard Henderson return dst; 27705d617bfbSRichard Henderson #else 27715d617bfbSRichard Henderson qemu_build_not_reached(); 27725d617bfbSRichard Henderson #endif 27735d617bfbSRichard Henderson } 27745d617bfbSRichard Henderson 27755d617bfbSRichard Henderson TRANS(RDPR_tpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtpc) 27765d617bfbSRichard Henderson 27775d617bfbSRichard Henderson static TCGv do_rdtnpc(DisasContext *dc, TCGv dst) 27785d617bfbSRichard Henderson { 27795d617bfbSRichard Henderson #ifdef TARGET_SPARC64 27805d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 27815d617bfbSRichard Henderson 27825d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 27835d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tnpc)); 27845d617bfbSRichard Henderson return dst; 27855d617bfbSRichard Henderson #else 27865d617bfbSRichard Henderson qemu_build_not_reached(); 27875d617bfbSRichard Henderson #endif 27885d617bfbSRichard Henderson } 27895d617bfbSRichard Henderson 27905d617bfbSRichard Henderson TRANS(RDPR_tnpc, 64, do_rd_special, supervisor(dc), a->rd, do_rdtnpc) 27915d617bfbSRichard Henderson 27925d617bfbSRichard Henderson static TCGv do_rdtstate(DisasContext *dc, TCGv dst) 27935d617bfbSRichard Henderson { 27945d617bfbSRichard Henderson #ifdef TARGET_SPARC64 27955d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 27965d617bfbSRichard Henderson 27975d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 27985d617bfbSRichard Henderson tcg_gen_ld_tl(dst, r_tsptr, offsetof(trap_state, tstate)); 27995d617bfbSRichard Henderson return dst; 28005d617bfbSRichard Henderson #else 28015d617bfbSRichard Henderson qemu_build_not_reached(); 28025d617bfbSRichard Henderson #endif 28035d617bfbSRichard Henderson } 28045d617bfbSRichard Henderson 28055d617bfbSRichard Henderson TRANS(RDPR_tstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdtstate) 28065d617bfbSRichard Henderson 28075d617bfbSRichard Henderson static TCGv do_rdtt(DisasContext *dc, TCGv dst) 28085d617bfbSRichard Henderson { 28095d617bfbSRichard Henderson #ifdef TARGET_SPARC64 28105d617bfbSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 28115d617bfbSRichard Henderson 28125d617bfbSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 28135d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, r_tsptr, offsetof(trap_state, tt)); 28145d617bfbSRichard Henderson return dst; 28155d617bfbSRichard Henderson #else 28165d617bfbSRichard Henderson qemu_build_not_reached(); 28175d617bfbSRichard Henderson #endif 28185d617bfbSRichard Henderson } 28195d617bfbSRichard Henderson 28205d617bfbSRichard Henderson TRANS(RDPR_tt, 64, do_rd_special, supervisor(dc), a->rd, do_rdtt) 28215d617bfbSRichard Henderson TRANS(RDPR_tick, 64, do_rd_special, supervisor(dc), a->rd, do_rdtick) 28225d617bfbSRichard Henderson 28235d617bfbSRichard Henderson static TCGv do_rdtba(DisasContext *dc, TCGv dst) 28245d617bfbSRichard Henderson { 28255d617bfbSRichard Henderson return cpu_tbr; 28265d617bfbSRichard Henderson } 28275d617bfbSRichard Henderson 2828e8325dc0SRichard Henderson TRANS(RDTBR, 32, do_rd_special, supervisor(dc), a->rd, do_rdtba) 28295d617bfbSRichard Henderson TRANS(RDPR_tba, 64, do_rd_special, supervisor(dc), a->rd, do_rdtba) 28305d617bfbSRichard Henderson 28315d617bfbSRichard Henderson static TCGv do_rdpstate(DisasContext *dc, TCGv dst) 28325d617bfbSRichard Henderson { 28335d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(pstate)); 28345d617bfbSRichard Henderson return dst; 28355d617bfbSRichard Henderson } 28365d617bfbSRichard Henderson 28375d617bfbSRichard Henderson TRANS(RDPR_pstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdpstate) 28385d617bfbSRichard Henderson 28395d617bfbSRichard Henderson static TCGv do_rdtl(DisasContext *dc, TCGv dst) 28405d617bfbSRichard Henderson { 28415d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(tl)); 28425d617bfbSRichard Henderson return dst; 28435d617bfbSRichard Henderson } 28445d617bfbSRichard Henderson 28455d617bfbSRichard Henderson TRANS(RDPR_tl, 64, do_rd_special, supervisor(dc), a->rd, do_rdtl) 28465d617bfbSRichard Henderson 28475d617bfbSRichard Henderson static TCGv do_rdpil(DisasContext *dc, TCGv dst) 28485d617bfbSRichard Henderson { 28495d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env_field_offsetof(psrpil)); 28505d617bfbSRichard Henderson return dst; 28515d617bfbSRichard Henderson } 28525d617bfbSRichard Henderson 28535d617bfbSRichard Henderson TRANS(RDPR_pil, 64, do_rd_special, supervisor(dc), a->rd, do_rdpil) 28545d617bfbSRichard Henderson 28555d617bfbSRichard Henderson static TCGv do_rdcwp(DisasContext *dc, TCGv dst) 28565d617bfbSRichard Henderson { 28575d617bfbSRichard Henderson gen_helper_rdcwp(dst, tcg_env); 28585d617bfbSRichard Henderson return dst; 28595d617bfbSRichard Henderson } 28605d617bfbSRichard Henderson 28615d617bfbSRichard Henderson TRANS(RDPR_cwp, 64, do_rd_special, supervisor(dc), a->rd, do_rdcwp) 28625d617bfbSRichard Henderson 28635d617bfbSRichard Henderson static TCGv do_rdcansave(DisasContext *dc, TCGv dst) 28645d617bfbSRichard Henderson { 28655d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cansave)); 28665d617bfbSRichard Henderson return dst; 28675d617bfbSRichard Henderson } 28685d617bfbSRichard Henderson 28695d617bfbSRichard Henderson TRANS(RDPR_cansave, 64, do_rd_special, supervisor(dc), a->rd, do_rdcansave) 28705d617bfbSRichard Henderson 28715d617bfbSRichard Henderson static TCGv do_rdcanrestore(DisasContext *dc, TCGv dst) 28725d617bfbSRichard Henderson { 28735d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(canrestore)); 28745d617bfbSRichard Henderson return dst; 28755d617bfbSRichard Henderson } 28765d617bfbSRichard Henderson 28775d617bfbSRichard Henderson TRANS(RDPR_canrestore, 64, do_rd_special, supervisor(dc), a->rd, 28785d617bfbSRichard Henderson do_rdcanrestore) 28795d617bfbSRichard Henderson 28805d617bfbSRichard Henderson static TCGv do_rdcleanwin(DisasContext *dc, TCGv dst) 28815d617bfbSRichard Henderson { 28825d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(cleanwin)); 28835d617bfbSRichard Henderson return dst; 28845d617bfbSRichard Henderson } 28855d617bfbSRichard Henderson 28865d617bfbSRichard Henderson TRANS(RDPR_cleanwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdcleanwin) 28875d617bfbSRichard Henderson 28885d617bfbSRichard Henderson static TCGv do_rdotherwin(DisasContext *dc, TCGv dst) 28895d617bfbSRichard Henderson { 28905d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(otherwin)); 28915d617bfbSRichard Henderson return dst; 28925d617bfbSRichard Henderson } 28935d617bfbSRichard Henderson 28945d617bfbSRichard Henderson TRANS(RDPR_otherwin, 64, do_rd_special, supervisor(dc), a->rd, do_rdotherwin) 28955d617bfbSRichard Henderson 28965d617bfbSRichard Henderson static TCGv do_rdwstate(DisasContext *dc, TCGv dst) 28975d617bfbSRichard Henderson { 28985d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(wstate)); 28995d617bfbSRichard Henderson return dst; 29005d617bfbSRichard Henderson } 29015d617bfbSRichard Henderson 29025d617bfbSRichard Henderson TRANS(RDPR_wstate, 64, do_rd_special, supervisor(dc), a->rd, do_rdwstate) 29035d617bfbSRichard Henderson 29045d617bfbSRichard Henderson static TCGv do_rdgl(DisasContext *dc, TCGv dst) 29055d617bfbSRichard Henderson { 29065d617bfbSRichard Henderson tcg_gen_ld32s_tl(dst, tcg_env, env64_field_offsetof(gl)); 29075d617bfbSRichard Henderson return dst; 29085d617bfbSRichard Henderson } 29095d617bfbSRichard Henderson 29105d617bfbSRichard Henderson TRANS(RDPR_gl, GL, do_rd_special, supervisor(dc), a->rd, do_rdgl) 29115d617bfbSRichard Henderson 29125d617bfbSRichard Henderson /* UA2005 strand status */ 29135d617bfbSRichard Henderson static TCGv do_rdssr(DisasContext *dc, TCGv dst) 29145d617bfbSRichard Henderson { 29152da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(ssr)); 29162da789deSRichard Henderson return dst; 29175d617bfbSRichard Henderson } 29185d617bfbSRichard Henderson 29195d617bfbSRichard Henderson TRANS(RDPR_strand_status, HYPV, do_rd_special, hypervisor(dc), a->rd, do_rdssr) 29205d617bfbSRichard Henderson 29215d617bfbSRichard Henderson static TCGv do_rdver(DisasContext *dc, TCGv dst) 29225d617bfbSRichard Henderson { 29232da789deSRichard Henderson tcg_gen_ld_tl(dst, tcg_env, env64_field_offsetof(version)); 29242da789deSRichard Henderson return dst; 29255d617bfbSRichard Henderson } 29265d617bfbSRichard Henderson 29275d617bfbSRichard Henderson TRANS(RDPR_ver, 64, do_rd_special, supervisor(dc), a->rd, do_rdver) 29285d617bfbSRichard Henderson 2929e8325dc0SRichard Henderson static bool trans_FLUSHW(DisasContext *dc, arg_FLUSHW *a) 2930e8325dc0SRichard Henderson { 2931e8325dc0SRichard Henderson if (avail_64(dc)) { 2932e8325dc0SRichard Henderson gen_helper_flushw(tcg_env); 2933e8325dc0SRichard Henderson return advance_pc(dc); 2934e8325dc0SRichard Henderson } 2935e8325dc0SRichard Henderson return false; 2936e8325dc0SRichard Henderson } 2937e8325dc0SRichard Henderson 29380faef01bSRichard Henderson static bool do_wr_special(DisasContext *dc, arg_r_r_ri *a, bool priv, 29390faef01bSRichard Henderson void (*func)(DisasContext *, TCGv)) 29400faef01bSRichard Henderson { 29410faef01bSRichard Henderson TCGv src; 29420faef01bSRichard Henderson 29430faef01bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 29440faef01bSRichard Henderson if (!a->imm && (a->rs2_or_imm & ~0x1f)) { 29450faef01bSRichard Henderson return false; 29460faef01bSRichard Henderson } 29470faef01bSRichard Henderson if (!priv) { 29480faef01bSRichard Henderson return raise_priv(dc); 29490faef01bSRichard Henderson } 29500faef01bSRichard Henderson 29510faef01bSRichard Henderson if (a->rs1 == 0 && (a->imm || a->rs2_or_imm == 0)) { 29520faef01bSRichard Henderson src = tcg_constant_tl(a->rs2_or_imm); 29530faef01bSRichard Henderson } else { 29540faef01bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 29550faef01bSRichard Henderson if (a->rs2_or_imm == 0) { 29560faef01bSRichard Henderson src = src1; 29570faef01bSRichard Henderson } else { 29580faef01bSRichard Henderson src = tcg_temp_new(); 29590faef01bSRichard Henderson if (a->imm) { 29600faef01bSRichard Henderson tcg_gen_xori_tl(src, src1, a->rs2_or_imm); 29610faef01bSRichard Henderson } else { 29620faef01bSRichard Henderson tcg_gen_xor_tl(src, src1, gen_load_gpr(dc, a->rs2_or_imm)); 29630faef01bSRichard Henderson } 29640faef01bSRichard Henderson } 29650faef01bSRichard Henderson } 29660faef01bSRichard Henderson func(dc, src); 29670faef01bSRichard Henderson return advance_pc(dc); 29680faef01bSRichard Henderson } 29690faef01bSRichard Henderson 29700faef01bSRichard Henderson static void do_wry(DisasContext *dc, TCGv src) 29710faef01bSRichard Henderson { 29720faef01bSRichard Henderson tcg_gen_ext32u_tl(cpu_y, src); 29730faef01bSRichard Henderson } 29740faef01bSRichard Henderson 29750faef01bSRichard Henderson TRANS(WRY, ALL, do_wr_special, a, true, do_wry) 29760faef01bSRichard Henderson 29770faef01bSRichard Henderson static void do_wrccr(DisasContext *dc, TCGv src) 29780faef01bSRichard Henderson { 29790faef01bSRichard Henderson gen_helper_wrccr(tcg_env, src); 29800faef01bSRichard Henderson } 29810faef01bSRichard Henderson 29820faef01bSRichard Henderson TRANS(WRCCR, 64, do_wr_special, a, true, do_wrccr) 29830faef01bSRichard Henderson 29840faef01bSRichard Henderson static void do_wrasi(DisasContext *dc, TCGv src) 29850faef01bSRichard Henderson { 29860faef01bSRichard Henderson TCGv tmp = tcg_temp_new(); 29870faef01bSRichard Henderson 29880faef01bSRichard Henderson tcg_gen_ext8u_tl(tmp, src); 29890faef01bSRichard Henderson tcg_gen_st32_tl(tmp, tcg_env, env64_field_offsetof(asi)); 29900faef01bSRichard Henderson /* End TB to notice changed ASI. */ 29910faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 29920faef01bSRichard Henderson } 29930faef01bSRichard Henderson 29940faef01bSRichard Henderson TRANS(WRASI, 64, do_wr_special, a, true, do_wrasi) 29950faef01bSRichard Henderson 29960faef01bSRichard Henderson static void do_wrfprs(DisasContext *dc, TCGv src) 29970faef01bSRichard Henderson { 29980faef01bSRichard Henderson #ifdef TARGET_SPARC64 29990faef01bSRichard Henderson tcg_gen_trunc_tl_i32(cpu_fprs, src); 30000faef01bSRichard Henderson dc->fprs_dirty = 0; 30010faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30020faef01bSRichard Henderson #else 30030faef01bSRichard Henderson qemu_build_not_reached(); 30040faef01bSRichard Henderson #endif 30050faef01bSRichard Henderson } 30060faef01bSRichard Henderson 30070faef01bSRichard Henderson TRANS(WRFPRS, 64, do_wr_special, a, true, do_wrfprs) 30080faef01bSRichard Henderson 30090faef01bSRichard Henderson static void do_wrgsr(DisasContext *dc, TCGv src) 30100faef01bSRichard Henderson { 30110faef01bSRichard Henderson gen_trap_ifnofpu(dc); 30120faef01bSRichard Henderson tcg_gen_mov_tl(cpu_gsr, src); 30130faef01bSRichard Henderson } 30140faef01bSRichard Henderson 30150faef01bSRichard Henderson TRANS(WRGSR, 64, do_wr_special, a, true, do_wrgsr) 30160faef01bSRichard Henderson 30170faef01bSRichard Henderson static void do_wrsoftint_set(DisasContext *dc, TCGv src) 30180faef01bSRichard Henderson { 30190faef01bSRichard Henderson gen_helper_set_softint(tcg_env, src); 30200faef01bSRichard Henderson } 30210faef01bSRichard Henderson 30220faef01bSRichard Henderson TRANS(WRSOFTINT_SET, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_set) 30230faef01bSRichard Henderson 30240faef01bSRichard Henderson static void do_wrsoftint_clr(DisasContext *dc, TCGv src) 30250faef01bSRichard Henderson { 30260faef01bSRichard Henderson gen_helper_clear_softint(tcg_env, src); 30270faef01bSRichard Henderson } 30280faef01bSRichard Henderson 30290faef01bSRichard Henderson TRANS(WRSOFTINT_CLR, 64, do_wr_special, a, supervisor(dc), do_wrsoftint_clr) 30300faef01bSRichard Henderson 30310faef01bSRichard Henderson static void do_wrsoftint(DisasContext *dc, TCGv src) 30320faef01bSRichard Henderson { 30330faef01bSRichard Henderson gen_helper_write_softint(tcg_env, src); 30340faef01bSRichard Henderson } 30350faef01bSRichard Henderson 30360faef01bSRichard Henderson TRANS(WRSOFTINT, 64, do_wr_special, a, supervisor(dc), do_wrsoftint) 30370faef01bSRichard Henderson 30380faef01bSRichard Henderson static void do_wrtick_cmpr(DisasContext *dc, TCGv src) 30390faef01bSRichard Henderson { 30400faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 30410faef01bSRichard Henderson 3042577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(tick_cmpr)); 3043577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 30440faef01bSRichard Henderson translator_io_start(&dc->base); 3045577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 30460faef01bSRichard Henderson /* End TB to handle timer interrupt */ 30470faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30480faef01bSRichard Henderson } 30490faef01bSRichard Henderson 30500faef01bSRichard Henderson TRANS(WRTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrtick_cmpr) 30510faef01bSRichard Henderson 30520faef01bSRichard Henderson static void do_wrstick(DisasContext *dc, TCGv src) 30530faef01bSRichard Henderson { 30540faef01bSRichard Henderson #ifdef TARGET_SPARC64 30550faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 30560faef01bSRichard Henderson 30570faef01bSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, offsetof(CPUSPARCState, stick)); 30580faef01bSRichard Henderson translator_io_start(&dc->base); 30590faef01bSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 30600faef01bSRichard Henderson /* End TB to handle timer interrupt */ 30610faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30620faef01bSRichard Henderson #else 30630faef01bSRichard Henderson qemu_build_not_reached(); 30640faef01bSRichard Henderson #endif 30650faef01bSRichard Henderson } 30660faef01bSRichard Henderson 30670faef01bSRichard Henderson TRANS(WRSTICK, 64, do_wr_special, a, supervisor(dc), do_wrstick) 30680faef01bSRichard Henderson 30690faef01bSRichard Henderson static void do_wrstick_cmpr(DisasContext *dc, TCGv src) 30700faef01bSRichard Henderson { 30710faef01bSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 30720faef01bSRichard Henderson 3073577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(stick_cmpr)); 3074577efa45SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(stick)); 30750faef01bSRichard Henderson translator_io_start(&dc->base); 3076577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 30770faef01bSRichard Henderson /* End TB to handle timer interrupt */ 30780faef01bSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 30790faef01bSRichard Henderson } 30800faef01bSRichard Henderson 30810faef01bSRichard Henderson TRANS(WRSTICK_CMPR, 64, do_wr_special, a, supervisor(dc), do_wrstick_cmpr) 30820faef01bSRichard Henderson 30830faef01bSRichard Henderson static void do_wrpowerdown(DisasContext *dc, TCGv src) 30840faef01bSRichard Henderson { 308589527e3aSRichard Henderson finishing_insn(dc); 30860faef01bSRichard Henderson save_state(dc); 30870faef01bSRichard Henderson gen_helper_power_down(tcg_env); 30880faef01bSRichard Henderson } 30890faef01bSRichard Henderson 30900faef01bSRichard Henderson TRANS(WRPOWERDOWN, POWERDOWN, do_wr_special, a, supervisor(dc), do_wrpowerdown) 30910faef01bSRichard Henderson 309225524734SRichard Henderson static void do_wrpsr(DisasContext *dc, TCGv src) 309325524734SRichard Henderson { 309425524734SRichard Henderson gen_helper_wrpsr(tcg_env, src); 309525524734SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 309625524734SRichard Henderson } 309725524734SRichard Henderson 309825524734SRichard Henderson TRANS(WRPSR, 32, do_wr_special, a, supervisor(dc), do_wrpsr) 309925524734SRichard Henderson 31009422278eSRichard Henderson static void do_wrwim(DisasContext *dc, TCGv src) 31019422278eSRichard Henderson { 31029422278eSRichard Henderson target_ulong mask = MAKE_64BIT_MASK(0, dc->def->nwindows); 3103cd6269f7SRichard Henderson TCGv tmp = tcg_temp_new(); 3104cd6269f7SRichard Henderson 3105cd6269f7SRichard Henderson tcg_gen_andi_tl(tmp, src, mask); 3106cd6269f7SRichard Henderson tcg_gen_st_tl(tmp, tcg_env, env32_field_offsetof(wim)); 31079422278eSRichard Henderson } 31089422278eSRichard Henderson 31099422278eSRichard Henderson TRANS(WRWIM, 32, do_wr_special, a, supervisor(dc), do_wrwim) 31109422278eSRichard Henderson 31119422278eSRichard Henderson static void do_wrtpc(DisasContext *dc, TCGv src) 31129422278eSRichard Henderson { 31139422278eSRichard Henderson #ifdef TARGET_SPARC64 31149422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31159422278eSRichard Henderson 31169422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31179422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tpc)); 31189422278eSRichard Henderson #else 31199422278eSRichard Henderson qemu_build_not_reached(); 31209422278eSRichard Henderson #endif 31219422278eSRichard Henderson } 31229422278eSRichard Henderson 31239422278eSRichard Henderson TRANS(WRPR_tpc, 64, do_wr_special, a, supervisor(dc), do_wrtpc) 31249422278eSRichard Henderson 31259422278eSRichard Henderson static void do_wrtnpc(DisasContext *dc, TCGv src) 31269422278eSRichard Henderson { 31279422278eSRichard Henderson #ifdef TARGET_SPARC64 31289422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31299422278eSRichard Henderson 31309422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31319422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tnpc)); 31329422278eSRichard Henderson #else 31339422278eSRichard Henderson qemu_build_not_reached(); 31349422278eSRichard Henderson #endif 31359422278eSRichard Henderson } 31369422278eSRichard Henderson 31379422278eSRichard Henderson TRANS(WRPR_tnpc, 64, do_wr_special, a, supervisor(dc), do_wrtnpc) 31389422278eSRichard Henderson 31399422278eSRichard Henderson static void do_wrtstate(DisasContext *dc, TCGv src) 31409422278eSRichard Henderson { 31419422278eSRichard Henderson #ifdef TARGET_SPARC64 31429422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31439422278eSRichard Henderson 31449422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31459422278eSRichard Henderson tcg_gen_st_tl(src, r_tsptr, offsetof(trap_state, tstate)); 31469422278eSRichard Henderson #else 31479422278eSRichard Henderson qemu_build_not_reached(); 31489422278eSRichard Henderson #endif 31499422278eSRichard Henderson } 31509422278eSRichard Henderson 31519422278eSRichard Henderson TRANS(WRPR_tstate, 64, do_wr_special, a, supervisor(dc), do_wrtstate) 31529422278eSRichard Henderson 31539422278eSRichard Henderson static void do_wrtt(DisasContext *dc, TCGv src) 31549422278eSRichard Henderson { 31559422278eSRichard Henderson #ifdef TARGET_SPARC64 31569422278eSRichard Henderson TCGv_ptr r_tsptr = tcg_temp_new_ptr(); 31579422278eSRichard Henderson 31589422278eSRichard Henderson gen_load_trap_state_at_tl(r_tsptr); 31599422278eSRichard Henderson tcg_gen_st32_tl(src, r_tsptr, offsetof(trap_state, tt)); 31609422278eSRichard Henderson #else 31619422278eSRichard Henderson qemu_build_not_reached(); 31629422278eSRichard Henderson #endif 31639422278eSRichard Henderson } 31649422278eSRichard Henderson 31659422278eSRichard Henderson TRANS(WRPR_tt, 64, do_wr_special, a, supervisor(dc), do_wrtt) 31669422278eSRichard Henderson 31679422278eSRichard Henderson static void do_wrtick(DisasContext *dc, TCGv src) 31689422278eSRichard Henderson { 31699422278eSRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 31709422278eSRichard Henderson 31719422278eSRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(tick)); 31729422278eSRichard Henderson translator_io_start(&dc->base); 31739422278eSRichard Henderson gen_helper_tick_set_count(r_tickptr, src); 31749422278eSRichard Henderson /* End TB to handle timer interrupt */ 31759422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31769422278eSRichard Henderson } 31779422278eSRichard Henderson 31789422278eSRichard Henderson TRANS(WRPR_tick, 64, do_wr_special, a, supervisor(dc), do_wrtick) 31799422278eSRichard Henderson 31809422278eSRichard Henderson static void do_wrtba(DisasContext *dc, TCGv src) 31819422278eSRichard Henderson { 31829422278eSRichard Henderson tcg_gen_mov_tl(cpu_tbr, src); 31839422278eSRichard Henderson } 31849422278eSRichard Henderson 31859422278eSRichard Henderson TRANS(WRPR_tba, 64, do_wr_special, a, supervisor(dc), do_wrtba) 31869422278eSRichard Henderson 31879422278eSRichard Henderson static void do_wrpstate(DisasContext *dc, TCGv src) 31889422278eSRichard Henderson { 31899422278eSRichard Henderson save_state(dc); 31909422278eSRichard Henderson if (translator_io_start(&dc->base)) { 31919422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 31929422278eSRichard Henderson } 31939422278eSRichard Henderson gen_helper_wrpstate(tcg_env, src); 31949422278eSRichard Henderson dc->npc = DYNAMIC_PC; 31959422278eSRichard Henderson } 31969422278eSRichard Henderson 31979422278eSRichard Henderson TRANS(WRPR_pstate, 64, do_wr_special, a, supervisor(dc), do_wrpstate) 31989422278eSRichard Henderson 31999422278eSRichard Henderson static void do_wrtl(DisasContext *dc, TCGv src) 32009422278eSRichard Henderson { 32019422278eSRichard Henderson save_state(dc); 32029422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(tl)); 32039422278eSRichard Henderson dc->npc = DYNAMIC_PC; 32049422278eSRichard Henderson } 32059422278eSRichard Henderson 32069422278eSRichard Henderson TRANS(WRPR_tl, 64, do_wr_special, a, supervisor(dc), do_wrtl) 32079422278eSRichard Henderson 32089422278eSRichard Henderson static void do_wrpil(DisasContext *dc, TCGv src) 32099422278eSRichard Henderson { 32109422278eSRichard Henderson if (translator_io_start(&dc->base)) { 32119422278eSRichard Henderson dc->base.is_jmp = DISAS_EXIT; 32129422278eSRichard Henderson } 32139422278eSRichard Henderson gen_helper_wrpil(tcg_env, src); 32149422278eSRichard Henderson } 32159422278eSRichard Henderson 32169422278eSRichard Henderson TRANS(WRPR_pil, 64, do_wr_special, a, supervisor(dc), do_wrpil) 32179422278eSRichard Henderson 32189422278eSRichard Henderson static void do_wrcwp(DisasContext *dc, TCGv src) 32199422278eSRichard Henderson { 32209422278eSRichard Henderson gen_helper_wrcwp(tcg_env, src); 32219422278eSRichard Henderson } 32229422278eSRichard Henderson 32239422278eSRichard Henderson TRANS(WRPR_cwp, 64, do_wr_special, a, supervisor(dc), do_wrcwp) 32249422278eSRichard Henderson 32259422278eSRichard Henderson static void do_wrcansave(DisasContext *dc, TCGv src) 32269422278eSRichard Henderson { 32279422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cansave)); 32289422278eSRichard Henderson } 32299422278eSRichard Henderson 32309422278eSRichard Henderson TRANS(WRPR_cansave, 64, do_wr_special, a, supervisor(dc), do_wrcansave) 32319422278eSRichard Henderson 32329422278eSRichard Henderson static void do_wrcanrestore(DisasContext *dc, TCGv src) 32339422278eSRichard Henderson { 32349422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(canrestore)); 32359422278eSRichard Henderson } 32369422278eSRichard Henderson 32379422278eSRichard Henderson TRANS(WRPR_canrestore, 64, do_wr_special, a, supervisor(dc), do_wrcanrestore) 32389422278eSRichard Henderson 32399422278eSRichard Henderson static void do_wrcleanwin(DisasContext *dc, TCGv src) 32409422278eSRichard Henderson { 32419422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(cleanwin)); 32429422278eSRichard Henderson } 32439422278eSRichard Henderson 32449422278eSRichard Henderson TRANS(WRPR_cleanwin, 64, do_wr_special, a, supervisor(dc), do_wrcleanwin) 32459422278eSRichard Henderson 32469422278eSRichard Henderson static void do_wrotherwin(DisasContext *dc, TCGv src) 32479422278eSRichard Henderson { 32489422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(otherwin)); 32499422278eSRichard Henderson } 32509422278eSRichard Henderson 32519422278eSRichard Henderson TRANS(WRPR_otherwin, 64, do_wr_special, a, supervisor(dc), do_wrotherwin) 32529422278eSRichard Henderson 32539422278eSRichard Henderson static void do_wrwstate(DisasContext *dc, TCGv src) 32549422278eSRichard Henderson { 32559422278eSRichard Henderson tcg_gen_st32_tl(src, tcg_env, env64_field_offsetof(wstate)); 32569422278eSRichard Henderson } 32579422278eSRichard Henderson 32589422278eSRichard Henderson TRANS(WRPR_wstate, 64, do_wr_special, a, supervisor(dc), do_wrwstate) 32599422278eSRichard Henderson 32609422278eSRichard Henderson static void do_wrgl(DisasContext *dc, TCGv src) 32619422278eSRichard Henderson { 32629422278eSRichard Henderson gen_helper_wrgl(tcg_env, src); 32639422278eSRichard Henderson } 32649422278eSRichard Henderson 32659422278eSRichard Henderson TRANS(WRPR_gl, GL, do_wr_special, a, supervisor(dc), do_wrgl) 32669422278eSRichard Henderson 32679422278eSRichard Henderson /* UA2005 strand status */ 32689422278eSRichard Henderson static void do_wrssr(DisasContext *dc, TCGv src) 32699422278eSRichard Henderson { 32702da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(ssr)); 32719422278eSRichard Henderson } 32729422278eSRichard Henderson 32739422278eSRichard Henderson TRANS(WRPR_strand_status, HYPV, do_wr_special, a, hypervisor(dc), do_wrssr) 32749422278eSRichard Henderson 3275bb97f2f5SRichard Henderson TRANS(WRTBR, 32, do_wr_special, a, supervisor(dc), do_wrtba) 3276bb97f2f5SRichard Henderson 3277bb97f2f5SRichard Henderson static void do_wrhpstate(DisasContext *dc, TCGv src) 3278bb97f2f5SRichard Henderson { 3279bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hpstate)); 3280bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3281bb97f2f5SRichard Henderson } 3282bb97f2f5SRichard Henderson 3283bb97f2f5SRichard Henderson TRANS(WRHPR_hpstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhpstate) 3284bb97f2f5SRichard Henderson 3285bb97f2f5SRichard Henderson static void do_wrhtstate(DisasContext *dc, TCGv src) 3286bb97f2f5SRichard Henderson { 3287bb97f2f5SRichard Henderson TCGv_i32 tl = tcg_temp_new_i32(); 3288bb97f2f5SRichard Henderson TCGv_ptr tp = tcg_temp_new_ptr(); 3289bb97f2f5SRichard Henderson 3290bb97f2f5SRichard Henderson tcg_gen_ld_i32(tl, tcg_env, env64_field_offsetof(tl)); 3291bb97f2f5SRichard Henderson tcg_gen_andi_i32(tl, tl, MAXTL_MASK); 3292bb97f2f5SRichard Henderson tcg_gen_shli_i32(tl, tl, 3); 3293bb97f2f5SRichard Henderson tcg_gen_ext_i32_ptr(tp, tl); 3294bb97f2f5SRichard Henderson tcg_gen_add_ptr(tp, tp, tcg_env); 3295bb97f2f5SRichard Henderson 3296bb97f2f5SRichard Henderson tcg_gen_st_tl(src, tp, env64_field_offsetof(htstate)); 3297bb97f2f5SRichard Henderson } 3298bb97f2f5SRichard Henderson 3299bb97f2f5SRichard Henderson TRANS(WRHPR_htstate, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtstate) 3300bb97f2f5SRichard Henderson 3301bb97f2f5SRichard Henderson static void do_wrhintp(DisasContext *dc, TCGv src) 3302bb97f2f5SRichard Henderson { 33032da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hintp)); 3304bb97f2f5SRichard Henderson } 3305bb97f2f5SRichard Henderson 3306bb97f2f5SRichard Henderson TRANS(WRHPR_hintp, HYPV, do_wr_special, a, hypervisor(dc), do_wrhintp) 3307bb97f2f5SRichard Henderson 3308bb97f2f5SRichard Henderson static void do_wrhtba(DisasContext *dc, TCGv src) 3309bb97f2f5SRichard Henderson { 33102da789deSRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(htba)); 3311bb97f2f5SRichard Henderson } 3312bb97f2f5SRichard Henderson 3313bb97f2f5SRichard Henderson TRANS(WRHPR_htba, HYPV, do_wr_special, a, hypervisor(dc), do_wrhtba) 3314bb97f2f5SRichard Henderson 3315bb97f2f5SRichard Henderson static void do_wrhstick_cmpr(DisasContext *dc, TCGv src) 3316bb97f2f5SRichard Henderson { 3317bb97f2f5SRichard Henderson TCGv_ptr r_tickptr = tcg_temp_new_ptr(); 3318bb97f2f5SRichard Henderson 3319577efa45SRichard Henderson tcg_gen_st_tl(src, tcg_env, env64_field_offsetof(hstick_cmpr)); 3320bb97f2f5SRichard Henderson tcg_gen_ld_ptr(r_tickptr, tcg_env, env64_field_offsetof(hstick)); 3321bb97f2f5SRichard Henderson translator_io_start(&dc->base); 3322577efa45SRichard Henderson gen_helper_tick_set_limit(r_tickptr, src); 3323bb97f2f5SRichard Henderson /* End TB to handle timer interrupt */ 3324bb97f2f5SRichard Henderson dc->base.is_jmp = DISAS_EXIT; 3325bb97f2f5SRichard Henderson } 3326bb97f2f5SRichard Henderson 3327bb97f2f5SRichard Henderson TRANS(WRHPR_hstick_cmpr, HYPV, do_wr_special, a, hypervisor(dc), 3328bb97f2f5SRichard Henderson do_wrhstick_cmpr) 3329bb97f2f5SRichard Henderson 333025524734SRichard Henderson static bool do_saved_restored(DisasContext *dc, bool saved) 333125524734SRichard Henderson { 333225524734SRichard Henderson if (!supervisor(dc)) { 333325524734SRichard Henderson return raise_priv(dc); 333425524734SRichard Henderson } 333525524734SRichard Henderson if (saved) { 333625524734SRichard Henderson gen_helper_saved(tcg_env); 333725524734SRichard Henderson } else { 333825524734SRichard Henderson gen_helper_restored(tcg_env); 333925524734SRichard Henderson } 334025524734SRichard Henderson return advance_pc(dc); 334125524734SRichard Henderson } 334225524734SRichard Henderson 334325524734SRichard Henderson TRANS(SAVED, 64, do_saved_restored, true) 334425524734SRichard Henderson TRANS(RESTORED, 64, do_saved_restored, false) 334525524734SRichard Henderson 3346d3825800SRichard Henderson static bool trans_NOP(DisasContext *dc, arg_NOP *a) 3347d3825800SRichard Henderson { 3348d3825800SRichard Henderson return advance_pc(dc); 3349d3825800SRichard Henderson } 3350d3825800SRichard Henderson 33510faef01bSRichard Henderson /* 33520faef01bSRichard Henderson * TODO: Need a feature bit for sparcv8. 33530faef01bSRichard Henderson * In the meantime, treat all 32-bit cpus like sparcv7. 33540faef01bSRichard Henderson */ 33555458fd31SRichard Henderson TRANS(NOP_v7, 32, trans_NOP, a) 33565458fd31SRichard Henderson TRANS(NOP_v9, 64, trans_NOP, a) 33570faef01bSRichard Henderson 3358b597eedcSRichard Henderson static bool do_arith_int(DisasContext *dc, arg_r_r_ri_cc *a, 3359428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 33602a45b736SRichard Henderson void (*funci)(TCGv, TCGv, target_long), 33612a45b736SRichard Henderson bool logic_cc) 3362428881deSRichard Henderson { 3363428881deSRichard Henderson TCGv dst, src1; 3364428881deSRichard Henderson 3365428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3366428881deSRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3367428881deSRichard Henderson return false; 3368428881deSRichard Henderson } 3369428881deSRichard Henderson 33702a45b736SRichard Henderson if (logic_cc) { 33712a45b736SRichard Henderson dst = cpu_cc_N; 3372428881deSRichard Henderson } else { 3373428881deSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3374428881deSRichard Henderson } 3375428881deSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3376428881deSRichard Henderson 3377428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3378428881deSRichard Henderson if (funci) { 3379428881deSRichard Henderson funci(dst, src1, a->rs2_or_imm); 3380428881deSRichard Henderson } else { 3381428881deSRichard Henderson func(dst, src1, tcg_constant_tl(a->rs2_or_imm)); 3382428881deSRichard Henderson } 3383428881deSRichard Henderson } else { 3384428881deSRichard Henderson func(dst, src1, cpu_regs[a->rs2_or_imm]); 3385428881deSRichard Henderson } 33862a45b736SRichard Henderson 33872a45b736SRichard Henderson if (logic_cc) { 33882a45b736SRichard Henderson if (TARGET_LONG_BITS == 64) { 33892a45b736SRichard Henderson tcg_gen_mov_tl(cpu_icc_Z, cpu_cc_N); 33902a45b736SRichard Henderson tcg_gen_movi_tl(cpu_icc_C, 0); 33912a45b736SRichard Henderson } 33922a45b736SRichard Henderson tcg_gen_mov_tl(cpu_cc_Z, cpu_cc_N); 33932a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_C, 0); 33942a45b736SRichard Henderson tcg_gen_movi_tl(cpu_cc_V, 0); 33952a45b736SRichard Henderson } 33962a45b736SRichard Henderson 3397428881deSRichard Henderson gen_store_gpr(dc, a->rd, dst); 3398428881deSRichard Henderson return advance_pc(dc); 3399428881deSRichard Henderson } 3400428881deSRichard Henderson 3401b597eedcSRichard Henderson static bool do_arith(DisasContext *dc, arg_r_r_ri_cc *a, 3402428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3403428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long), 3404428881deSRichard Henderson void (*func_cc)(TCGv, TCGv, TCGv)) 3405428881deSRichard Henderson { 3406428881deSRichard Henderson if (a->cc) { 3407b597eedcSRichard Henderson return do_arith_int(dc, a, func_cc, NULL, false); 3408428881deSRichard Henderson } 3409b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, false); 3410428881deSRichard Henderson } 3411428881deSRichard Henderson 3412428881deSRichard Henderson static bool do_logic(DisasContext *dc, arg_r_r_ri_cc *a, 3413428881deSRichard Henderson void (*func)(TCGv, TCGv, TCGv), 3414428881deSRichard Henderson void (*funci)(TCGv, TCGv, target_long)) 3415428881deSRichard Henderson { 3416b597eedcSRichard Henderson return do_arith_int(dc, a, func, funci, a->cc); 3417428881deSRichard Henderson } 3418428881deSRichard Henderson 3419b597eedcSRichard Henderson TRANS(ADD, ALL, do_arith, a, tcg_gen_add_tl, tcg_gen_addi_tl, gen_op_addcc) 3420b597eedcSRichard Henderson TRANS(SUB, ALL, do_arith, a, tcg_gen_sub_tl, tcg_gen_subi_tl, gen_op_subcc) 3421b597eedcSRichard Henderson TRANS(ADDC, ALL, do_arith, a, gen_op_addc, NULL, gen_op_addccc) 3422b597eedcSRichard Henderson TRANS(SUBC, ALL, do_arith, a, gen_op_subc, NULL, gen_op_subccc) 3423428881deSRichard Henderson 3424b597eedcSRichard Henderson TRANS(TADDcc, ALL, do_arith, a, NULL, NULL, gen_op_taddcc) 3425b597eedcSRichard Henderson TRANS(TSUBcc, ALL, do_arith, a, NULL, NULL, gen_op_tsubcc) 3426b597eedcSRichard Henderson TRANS(TADDccTV, ALL, do_arith, a, NULL, NULL, gen_op_taddcctv) 3427b597eedcSRichard Henderson TRANS(TSUBccTV, ALL, do_arith, a, NULL, NULL, gen_op_tsubcctv) 3428a9aba13dSRichard Henderson 3429428881deSRichard Henderson TRANS(AND, ALL, do_logic, a, tcg_gen_and_tl, tcg_gen_andi_tl) 3430428881deSRichard Henderson TRANS(XOR, ALL, do_logic, a, tcg_gen_xor_tl, tcg_gen_xori_tl) 3431428881deSRichard Henderson TRANS(ANDN, ALL, do_logic, a, tcg_gen_andc_tl, NULL) 3432428881deSRichard Henderson TRANS(ORN, ALL, do_logic, a, tcg_gen_orc_tl, NULL) 3433428881deSRichard Henderson TRANS(XORN, ALL, do_logic, a, tcg_gen_eqv_tl, NULL) 3434428881deSRichard Henderson 3435b597eedcSRichard Henderson TRANS(MULX, 64, do_arith, a, tcg_gen_mul_tl, tcg_gen_muli_tl, NULL) 3436b5372650SRichard Henderson TRANS(UMUL, MUL, do_logic, a, gen_op_umul, NULL) 3437b5372650SRichard Henderson TRANS(SMUL, MUL, do_logic, a, gen_op_smul, NULL) 3438b597eedcSRichard Henderson TRANS(MULScc, ALL, do_arith, a, NULL, NULL, gen_op_mulscc) 343922188d7dSRichard Henderson 34403a6b8de3SRichard Henderson TRANS(UDIVcc, DIV, do_arith, a, NULL, NULL, gen_op_udivcc) 3441b597eedcSRichard Henderson TRANS(SDIV, DIV, do_arith, a, gen_op_sdiv, NULL, gen_op_sdivcc) 34424ee85ea9SRichard Henderson 34439c6ec5bcSRichard Henderson /* TODO: Should have feature bit -- comes in with UltraSparc T2. */ 3444b597eedcSRichard Henderson TRANS(POPC, 64, do_arith, a, gen_op_popc, NULL, NULL) 34459c6ec5bcSRichard Henderson 3446428881deSRichard Henderson static bool trans_OR(DisasContext *dc, arg_r_r_ri_cc *a) 3447428881deSRichard Henderson { 3448428881deSRichard Henderson /* OR with %g0 is the canonical alias for MOV. */ 3449428881deSRichard Henderson if (!a->cc && a->rs1 == 0) { 3450428881deSRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 3451428881deSRichard Henderson gen_store_gpr(dc, a->rd, tcg_constant_tl(a->rs2_or_imm)); 3452428881deSRichard Henderson } else if (a->rs2_or_imm & ~0x1f) { 3453428881deSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3454428881deSRichard Henderson return false; 3455428881deSRichard Henderson } else { 3456428881deSRichard Henderson gen_store_gpr(dc, a->rd, cpu_regs[a->rs2_or_imm]); 3457428881deSRichard Henderson } 3458428881deSRichard Henderson return advance_pc(dc); 3459428881deSRichard Henderson } 3460428881deSRichard Henderson return do_logic(dc, a, tcg_gen_or_tl, tcg_gen_ori_tl); 3461428881deSRichard Henderson } 3462428881deSRichard Henderson 34633a6b8de3SRichard Henderson static bool trans_UDIV(DisasContext *dc, arg_r_r_ri *a) 34643a6b8de3SRichard Henderson { 34653a6b8de3SRichard Henderson TCGv_i64 t1, t2; 34663a6b8de3SRichard Henderson TCGv dst; 34673a6b8de3SRichard Henderson 34683a6b8de3SRichard Henderson if (!avail_DIV(dc)) { 34693a6b8de3SRichard Henderson return false; 34703a6b8de3SRichard Henderson } 34713a6b8de3SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 34723a6b8de3SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 34733a6b8de3SRichard Henderson return false; 34743a6b8de3SRichard Henderson } 34753a6b8de3SRichard Henderson 34763a6b8de3SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 34773a6b8de3SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 34783a6b8de3SRichard Henderson return true; 34793a6b8de3SRichard Henderson } 34803a6b8de3SRichard Henderson 34813a6b8de3SRichard Henderson if (a->imm) { 34823a6b8de3SRichard Henderson t2 = tcg_constant_i64((uint32_t)a->rs2_or_imm); 34833a6b8de3SRichard Henderson } else { 34843a6b8de3SRichard Henderson TCGLabel *lab; 34853a6b8de3SRichard Henderson TCGv_i32 n2; 34863a6b8de3SRichard Henderson 34873a6b8de3SRichard Henderson finishing_insn(dc); 34883a6b8de3SRichard Henderson flush_cond(dc); 34893a6b8de3SRichard Henderson 34903a6b8de3SRichard Henderson n2 = tcg_temp_new_i32(); 34913a6b8de3SRichard Henderson tcg_gen_trunc_tl_i32(n2, cpu_regs[a->rs2_or_imm]); 34923a6b8de3SRichard Henderson 34933a6b8de3SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 34943a6b8de3SRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, n2, 0, lab); 34953a6b8de3SRichard Henderson 34963a6b8de3SRichard Henderson t2 = tcg_temp_new_i64(); 34973a6b8de3SRichard Henderson #ifdef TARGET_SPARC64 34983a6b8de3SRichard Henderson tcg_gen_ext32u_i64(t2, cpu_regs[a->rs2_or_imm]); 34993a6b8de3SRichard Henderson #else 35003a6b8de3SRichard Henderson tcg_gen_extu_i32_i64(t2, cpu_regs[a->rs2_or_imm]); 35013a6b8de3SRichard Henderson #endif 35023a6b8de3SRichard Henderson } 35033a6b8de3SRichard Henderson 35043a6b8de3SRichard Henderson t1 = tcg_temp_new_i64(); 35053a6b8de3SRichard Henderson tcg_gen_concat_tl_i64(t1, gen_load_gpr(dc, a->rs1), cpu_y); 35063a6b8de3SRichard Henderson 35073a6b8de3SRichard Henderson tcg_gen_divu_i64(t1, t1, t2); 35083a6b8de3SRichard Henderson tcg_gen_umin_i64(t1, t1, tcg_constant_i64(UINT32_MAX)); 35093a6b8de3SRichard Henderson 35103a6b8de3SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 35113a6b8de3SRichard Henderson tcg_gen_trunc_i64_tl(dst, t1); 35123a6b8de3SRichard Henderson gen_store_gpr(dc, a->rd, dst); 35133a6b8de3SRichard Henderson return advance_pc(dc); 35143a6b8de3SRichard Henderson } 35153a6b8de3SRichard Henderson 3516f3141174SRichard Henderson static bool trans_UDIVX(DisasContext *dc, arg_r_r_ri *a) 3517f3141174SRichard Henderson { 3518f3141174SRichard Henderson TCGv dst, src1, src2; 3519f3141174SRichard Henderson 3520f3141174SRichard Henderson if (!avail_64(dc)) { 3521f3141174SRichard Henderson return false; 3522f3141174SRichard Henderson } 3523f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3524f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3525f3141174SRichard Henderson return false; 3526f3141174SRichard Henderson } 3527f3141174SRichard Henderson 3528f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3529f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3530f3141174SRichard Henderson return true; 3531f3141174SRichard Henderson } 3532f3141174SRichard Henderson 3533f3141174SRichard Henderson if (a->imm) { 3534f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3535f3141174SRichard Henderson } else { 3536f3141174SRichard Henderson TCGLabel *lab; 3537f3141174SRichard Henderson 3538f3141174SRichard Henderson finishing_insn(dc); 3539f3141174SRichard Henderson flush_cond(dc); 3540f3141174SRichard Henderson 3541f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3542f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3543f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3544f3141174SRichard Henderson } 3545f3141174SRichard Henderson 3546f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3547f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3548f3141174SRichard Henderson 3549f3141174SRichard Henderson tcg_gen_divu_tl(dst, src1, src2); 3550f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3551f3141174SRichard Henderson return advance_pc(dc); 3552f3141174SRichard Henderson } 3553f3141174SRichard Henderson 3554f3141174SRichard Henderson static bool trans_SDIVX(DisasContext *dc, arg_r_r_ri *a) 3555f3141174SRichard Henderson { 3556f3141174SRichard Henderson TCGv dst, src1, src2; 3557f3141174SRichard Henderson 3558f3141174SRichard Henderson if (!avail_64(dc)) { 3559f3141174SRichard Henderson return false; 3560f3141174SRichard Henderson } 3561f3141174SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3562f3141174SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 3563f3141174SRichard Henderson return false; 3564f3141174SRichard Henderson } 3565f3141174SRichard Henderson 3566f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == 0)) { 3567f3141174SRichard Henderson gen_exception(dc, TT_DIV_ZERO); 3568f3141174SRichard Henderson return true; 3569f3141174SRichard Henderson } 3570f3141174SRichard Henderson 3571f3141174SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3572f3141174SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 3573f3141174SRichard Henderson 3574f3141174SRichard Henderson if (a->imm) { 3575f3141174SRichard Henderson if (unlikely(a->rs2_or_imm == -1)) { 3576f3141174SRichard Henderson tcg_gen_neg_tl(dst, src1); 3577f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3578f3141174SRichard Henderson return advance_pc(dc); 3579f3141174SRichard Henderson } 3580f3141174SRichard Henderson src2 = tcg_constant_tl(a->rs2_or_imm); 3581f3141174SRichard Henderson } else { 3582f3141174SRichard Henderson TCGLabel *lab; 3583f3141174SRichard Henderson TCGv t1, t2; 3584f3141174SRichard Henderson 3585f3141174SRichard Henderson finishing_insn(dc); 3586f3141174SRichard Henderson flush_cond(dc); 3587f3141174SRichard Henderson 3588f3141174SRichard Henderson lab = delay_exception(dc, TT_DIV_ZERO); 3589f3141174SRichard Henderson src2 = cpu_regs[a->rs2_or_imm]; 3590f3141174SRichard Henderson tcg_gen_brcondi_tl(TCG_COND_EQ, src2, 0, lab); 3591f3141174SRichard Henderson 3592f3141174SRichard Henderson /* 3593f3141174SRichard Henderson * Need to avoid INT64_MIN / -1, which will trap on x86 host. 3594f3141174SRichard Henderson * Set SRC2 to 1 as a new divisor, to produce the correct result. 3595f3141174SRichard Henderson */ 3596f3141174SRichard Henderson t1 = tcg_temp_new(); 3597f3141174SRichard Henderson t2 = tcg_temp_new(); 3598f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t1, src1, (target_long)INT64_MIN); 3599f3141174SRichard Henderson tcg_gen_setcondi_tl(TCG_COND_EQ, t2, src2, -1); 3600f3141174SRichard Henderson tcg_gen_and_tl(t1, t1, t2); 3601f3141174SRichard Henderson tcg_gen_movcond_tl(TCG_COND_NE, t1, t1, tcg_constant_tl(0), 3602f3141174SRichard Henderson tcg_constant_tl(1), src2); 3603f3141174SRichard Henderson src2 = t1; 3604f3141174SRichard Henderson } 3605f3141174SRichard Henderson 3606f3141174SRichard Henderson tcg_gen_div_tl(dst, src1, src2); 3607f3141174SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3608f3141174SRichard Henderson return advance_pc(dc); 3609f3141174SRichard Henderson } 3610f3141174SRichard Henderson 3611b88ce6f2SRichard Henderson static bool gen_edge(DisasContext *dc, arg_r_r_r *a, 361243db5838SRichard Henderson int width, bool cc, bool little_endian) 3613b88ce6f2SRichard Henderson { 361443db5838SRichard Henderson TCGv dst, s1, s2, l, r, t, m; 361543db5838SRichard Henderson uint64_t amask = address_mask_i(dc, -8); 3616b88ce6f2SRichard Henderson 3617b88ce6f2SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 3618b88ce6f2SRichard Henderson s1 = gen_load_gpr(dc, a->rs1); 3619b88ce6f2SRichard Henderson s2 = gen_load_gpr(dc, a->rs2); 3620b88ce6f2SRichard Henderson 3621b88ce6f2SRichard Henderson if (cc) { 3622f828df74SRichard Henderson gen_op_subcc(cpu_cc_N, s1, s2); 3623b88ce6f2SRichard Henderson } 3624b88ce6f2SRichard Henderson 362543db5838SRichard Henderson l = tcg_temp_new(); 362643db5838SRichard Henderson r = tcg_temp_new(); 362743db5838SRichard Henderson t = tcg_temp_new(); 362843db5838SRichard Henderson 3629b88ce6f2SRichard Henderson switch (width) { 3630b88ce6f2SRichard Henderson case 8: 363143db5838SRichard Henderson tcg_gen_andi_tl(l, s1, 7); 363243db5838SRichard Henderson tcg_gen_andi_tl(r, s2, 7); 363343db5838SRichard Henderson tcg_gen_xori_tl(r, r, 7); 363443db5838SRichard Henderson m = tcg_constant_tl(0xff); 3635b88ce6f2SRichard Henderson break; 3636b88ce6f2SRichard Henderson case 16: 363743db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 1, 2); 363843db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 1, 2); 363943db5838SRichard Henderson tcg_gen_xori_tl(r, r, 3); 364043db5838SRichard Henderson m = tcg_constant_tl(0xf); 3641b88ce6f2SRichard Henderson break; 3642b88ce6f2SRichard Henderson case 32: 364343db5838SRichard Henderson tcg_gen_extract_tl(l, s1, 2, 1); 364443db5838SRichard Henderson tcg_gen_extract_tl(r, s2, 2, 1); 364543db5838SRichard Henderson tcg_gen_xori_tl(r, r, 1); 364643db5838SRichard Henderson m = tcg_constant_tl(0x3); 3647b88ce6f2SRichard Henderson break; 3648b88ce6f2SRichard Henderson default: 3649b88ce6f2SRichard Henderson abort(); 3650b88ce6f2SRichard Henderson } 3651b88ce6f2SRichard Henderson 365243db5838SRichard Henderson /* Compute Left Edge */ 365343db5838SRichard Henderson if (little_endian) { 365443db5838SRichard Henderson tcg_gen_shl_tl(l, m, l); 365543db5838SRichard Henderson tcg_gen_and_tl(l, l, m); 365643db5838SRichard Henderson } else { 365743db5838SRichard Henderson tcg_gen_shr_tl(l, m, l); 365843db5838SRichard Henderson } 365943db5838SRichard Henderson /* Compute Right Edge */ 366043db5838SRichard Henderson if (little_endian) { 366143db5838SRichard Henderson tcg_gen_shr_tl(r, m, r); 366243db5838SRichard Henderson } else { 366343db5838SRichard Henderson tcg_gen_shl_tl(r, m, r); 366443db5838SRichard Henderson tcg_gen_and_tl(r, r, m); 366543db5838SRichard Henderson } 3666b88ce6f2SRichard Henderson 366743db5838SRichard Henderson /* Compute dst = (s1 == s2 under amask ? l : l & r) */ 366843db5838SRichard Henderson tcg_gen_xor_tl(t, s1, s2); 366943db5838SRichard Henderson tcg_gen_and_tl(r, r, l); 367043db5838SRichard Henderson tcg_gen_movcond_tl(TCG_COND_TSTEQ, dst, t, tcg_constant_tl(amask), r, l); 3671b88ce6f2SRichard Henderson 3672b88ce6f2SRichard Henderson gen_store_gpr(dc, a->rd, dst); 3673b88ce6f2SRichard Henderson return advance_pc(dc); 3674b88ce6f2SRichard Henderson } 3675b88ce6f2SRichard Henderson 3676b88ce6f2SRichard Henderson TRANS(EDGE8cc, VIS1, gen_edge, a, 8, 1, 0) 3677b88ce6f2SRichard Henderson TRANS(EDGE8Lcc, VIS1, gen_edge, a, 8, 1, 1) 3678b88ce6f2SRichard Henderson TRANS(EDGE16cc, VIS1, gen_edge, a, 16, 1, 0) 3679b88ce6f2SRichard Henderson TRANS(EDGE16Lcc, VIS1, gen_edge, a, 16, 1, 1) 3680b88ce6f2SRichard Henderson TRANS(EDGE32cc, VIS1, gen_edge, a, 32, 1, 0) 3681b88ce6f2SRichard Henderson TRANS(EDGE32Lcc, VIS1, gen_edge, a, 32, 1, 1) 3682b88ce6f2SRichard Henderson 3683b88ce6f2SRichard Henderson TRANS(EDGE8N, VIS2, gen_edge, a, 8, 0, 0) 3684b88ce6f2SRichard Henderson TRANS(EDGE8LN, VIS2, gen_edge, a, 8, 0, 1) 3685b88ce6f2SRichard Henderson TRANS(EDGE16N, VIS2, gen_edge, a, 16, 0, 0) 3686b88ce6f2SRichard Henderson TRANS(EDGE16LN, VIS2, gen_edge, a, 16, 0, 1) 3687b88ce6f2SRichard Henderson TRANS(EDGE32N, VIS2, gen_edge, a, 32, 0, 0) 3688b88ce6f2SRichard Henderson TRANS(EDGE32LN, VIS2, gen_edge, a, 32, 0, 1) 3689b88ce6f2SRichard Henderson 369045bfed3bSRichard Henderson static bool do_rrr(DisasContext *dc, arg_r_r_r *a, 369145bfed3bSRichard Henderson void (*func)(TCGv, TCGv, TCGv)) 369245bfed3bSRichard Henderson { 369345bfed3bSRichard Henderson TCGv dst = gen_dest_gpr(dc, a->rd); 369445bfed3bSRichard Henderson TCGv src1 = gen_load_gpr(dc, a->rs1); 369545bfed3bSRichard Henderson TCGv src2 = gen_load_gpr(dc, a->rs2); 369645bfed3bSRichard Henderson 369745bfed3bSRichard Henderson func(dst, src1, src2); 369845bfed3bSRichard Henderson gen_store_gpr(dc, a->rd, dst); 369945bfed3bSRichard Henderson return advance_pc(dc); 370045bfed3bSRichard Henderson } 370145bfed3bSRichard Henderson 370245bfed3bSRichard Henderson TRANS(ARRAY8, VIS1, do_rrr, a, gen_helper_array8) 370345bfed3bSRichard Henderson TRANS(ARRAY16, VIS1, do_rrr, a, gen_op_array16) 370445bfed3bSRichard Henderson TRANS(ARRAY32, VIS1, do_rrr, a, gen_op_array32) 370545bfed3bSRichard Henderson 3706*015fc6fcSRichard Henderson TRANS(ADDXC, VIS3, do_rrr, a, gen_op_addxc) 3707*015fc6fcSRichard Henderson TRANS(ADDXCcc, VIS3, do_rrr, a, gen_op_addxccc) 3708*015fc6fcSRichard Henderson 37099e20ca94SRichard Henderson static void gen_op_alignaddr(TCGv dst, TCGv s1, TCGv s2) 37109e20ca94SRichard Henderson { 37119e20ca94SRichard Henderson #ifdef TARGET_SPARC64 37129e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 37139e20ca94SRichard Henderson 37149e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 37159e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 37169e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 37179e20ca94SRichard Henderson #else 37189e20ca94SRichard Henderson g_assert_not_reached(); 37199e20ca94SRichard Henderson #endif 37209e20ca94SRichard Henderson } 37219e20ca94SRichard Henderson 37229e20ca94SRichard Henderson static void gen_op_alignaddrl(TCGv dst, TCGv s1, TCGv s2) 37239e20ca94SRichard Henderson { 37249e20ca94SRichard Henderson #ifdef TARGET_SPARC64 37259e20ca94SRichard Henderson TCGv tmp = tcg_temp_new(); 37269e20ca94SRichard Henderson 37279e20ca94SRichard Henderson tcg_gen_add_tl(tmp, s1, s2); 37289e20ca94SRichard Henderson tcg_gen_andi_tl(dst, tmp, -8); 37299e20ca94SRichard Henderson tcg_gen_neg_tl(tmp, tmp); 37309e20ca94SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, tmp, 0, 3); 37319e20ca94SRichard Henderson #else 37329e20ca94SRichard Henderson g_assert_not_reached(); 37339e20ca94SRichard Henderson #endif 37349e20ca94SRichard Henderson } 37359e20ca94SRichard Henderson 37369e20ca94SRichard Henderson TRANS(ALIGNADDR, VIS1, do_rrr, a, gen_op_alignaddr) 37379e20ca94SRichard Henderson TRANS(ALIGNADDRL, VIS1, do_rrr, a, gen_op_alignaddrl) 37389e20ca94SRichard Henderson 373939ca3490SRichard Henderson static void gen_op_bmask(TCGv dst, TCGv s1, TCGv s2) 374039ca3490SRichard Henderson { 374139ca3490SRichard Henderson #ifdef TARGET_SPARC64 374239ca3490SRichard Henderson tcg_gen_add_tl(dst, s1, s2); 374339ca3490SRichard Henderson tcg_gen_deposit_tl(cpu_gsr, cpu_gsr, dst, 32, 32); 374439ca3490SRichard Henderson #else 374539ca3490SRichard Henderson g_assert_not_reached(); 374639ca3490SRichard Henderson #endif 374739ca3490SRichard Henderson } 374839ca3490SRichard Henderson 374939ca3490SRichard Henderson TRANS(BMASK, VIS2, do_rrr, a, gen_op_bmask) 375039ca3490SRichard Henderson 37515fc546eeSRichard Henderson static bool do_shift_r(DisasContext *dc, arg_shiftr *a, bool l, bool u) 37525fc546eeSRichard Henderson { 37535fc546eeSRichard Henderson TCGv dst, src1, src2; 37545fc546eeSRichard Henderson 37555fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 37565fc546eeSRichard Henderson if (avail_32(dc) && a->x) { 37575fc546eeSRichard Henderson return false; 37585fc546eeSRichard Henderson } 37595fc546eeSRichard Henderson 37605fc546eeSRichard Henderson src2 = tcg_temp_new(); 37615fc546eeSRichard Henderson tcg_gen_andi_tl(src2, gen_load_gpr(dc, a->rs2), a->x ? 63 : 31); 37625fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 37635fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 37645fc546eeSRichard Henderson 37655fc546eeSRichard Henderson if (l) { 37665fc546eeSRichard Henderson tcg_gen_shl_tl(dst, src1, src2); 37675fc546eeSRichard Henderson if (!a->x) { 37685fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, dst); 37695fc546eeSRichard Henderson } 37705fc546eeSRichard Henderson } else if (u) { 37715fc546eeSRichard Henderson if (!a->x) { 37725fc546eeSRichard Henderson tcg_gen_ext32u_tl(dst, src1); 37735fc546eeSRichard Henderson src1 = dst; 37745fc546eeSRichard Henderson } 37755fc546eeSRichard Henderson tcg_gen_shr_tl(dst, src1, src2); 37765fc546eeSRichard Henderson } else { 37775fc546eeSRichard Henderson if (!a->x) { 37785fc546eeSRichard Henderson tcg_gen_ext32s_tl(dst, src1); 37795fc546eeSRichard Henderson src1 = dst; 37805fc546eeSRichard Henderson } 37815fc546eeSRichard Henderson tcg_gen_sar_tl(dst, src1, src2); 37825fc546eeSRichard Henderson } 37835fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 37845fc546eeSRichard Henderson return advance_pc(dc); 37855fc546eeSRichard Henderson } 37865fc546eeSRichard Henderson 37875fc546eeSRichard Henderson TRANS(SLL_r, ALL, do_shift_r, a, true, true) 37885fc546eeSRichard Henderson TRANS(SRL_r, ALL, do_shift_r, a, false, true) 37895fc546eeSRichard Henderson TRANS(SRA_r, ALL, do_shift_r, a, false, false) 37905fc546eeSRichard Henderson 37915fc546eeSRichard Henderson static bool do_shift_i(DisasContext *dc, arg_shifti *a, bool l, bool u) 37925fc546eeSRichard Henderson { 37935fc546eeSRichard Henderson TCGv dst, src1; 37945fc546eeSRichard Henderson 37955fc546eeSRichard Henderson /* Reject 64-bit shifts for sparc32. */ 37965fc546eeSRichard Henderson if (avail_32(dc) && (a->x || a->i >= 32)) { 37975fc546eeSRichard Henderson return false; 37985fc546eeSRichard Henderson } 37995fc546eeSRichard Henderson 38005fc546eeSRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 38015fc546eeSRichard Henderson dst = gen_dest_gpr(dc, a->rd); 38025fc546eeSRichard Henderson 38035fc546eeSRichard Henderson if (avail_32(dc) || a->x) { 38045fc546eeSRichard Henderson if (l) { 38055fc546eeSRichard Henderson tcg_gen_shli_tl(dst, src1, a->i); 38065fc546eeSRichard Henderson } else if (u) { 38075fc546eeSRichard Henderson tcg_gen_shri_tl(dst, src1, a->i); 38085fc546eeSRichard Henderson } else { 38095fc546eeSRichard Henderson tcg_gen_sari_tl(dst, src1, a->i); 38105fc546eeSRichard Henderson } 38115fc546eeSRichard Henderson } else { 38125fc546eeSRichard Henderson if (l) { 38135fc546eeSRichard Henderson tcg_gen_deposit_z_tl(dst, src1, a->i, 32 - a->i); 38145fc546eeSRichard Henderson } else if (u) { 38155fc546eeSRichard Henderson tcg_gen_extract_tl(dst, src1, a->i, 32 - a->i); 38165fc546eeSRichard Henderson } else { 38175fc546eeSRichard Henderson tcg_gen_sextract_tl(dst, src1, a->i, 32 - a->i); 38185fc546eeSRichard Henderson } 38195fc546eeSRichard Henderson } 38205fc546eeSRichard Henderson gen_store_gpr(dc, a->rd, dst); 38215fc546eeSRichard Henderson return advance_pc(dc); 38225fc546eeSRichard Henderson } 38235fc546eeSRichard Henderson 38245fc546eeSRichard Henderson TRANS(SLL_i, ALL, do_shift_i, a, true, true) 38255fc546eeSRichard Henderson TRANS(SRL_i, ALL, do_shift_i, a, false, true) 38265fc546eeSRichard Henderson TRANS(SRA_i, ALL, do_shift_i, a, false, false) 38275fc546eeSRichard Henderson 3828fb4ed7aaSRichard Henderson static TCGv gen_rs2_or_imm(DisasContext *dc, bool imm, int rs2_or_imm) 3829fb4ed7aaSRichard Henderson { 3830fb4ed7aaSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 3831fb4ed7aaSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 3832fb4ed7aaSRichard Henderson return NULL; 3833fb4ed7aaSRichard Henderson } 3834fb4ed7aaSRichard Henderson if (imm || rs2_or_imm == 0) { 3835fb4ed7aaSRichard Henderson return tcg_constant_tl(rs2_or_imm); 3836fb4ed7aaSRichard Henderson } else { 3837fb4ed7aaSRichard Henderson return cpu_regs[rs2_or_imm]; 3838fb4ed7aaSRichard Henderson } 3839fb4ed7aaSRichard Henderson } 3840fb4ed7aaSRichard Henderson 3841fb4ed7aaSRichard Henderson static bool do_mov_cond(DisasContext *dc, DisasCompare *cmp, int rd, TCGv src2) 3842fb4ed7aaSRichard Henderson { 3843fb4ed7aaSRichard Henderson TCGv dst = gen_load_gpr(dc, rd); 3844c8507ebfSRichard Henderson TCGv c2 = tcg_constant_tl(cmp->c2); 3845fb4ed7aaSRichard Henderson 3846c8507ebfSRichard Henderson tcg_gen_movcond_tl(cmp->cond, dst, cmp->c1, c2, src2, dst); 3847fb4ed7aaSRichard Henderson gen_store_gpr(dc, rd, dst); 3848fb4ed7aaSRichard Henderson return advance_pc(dc); 3849fb4ed7aaSRichard Henderson } 3850fb4ed7aaSRichard Henderson 3851fb4ed7aaSRichard Henderson static bool trans_MOVcc(DisasContext *dc, arg_MOVcc *a) 3852fb4ed7aaSRichard Henderson { 3853fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3854fb4ed7aaSRichard Henderson DisasCompare cmp; 3855fb4ed7aaSRichard Henderson 3856fb4ed7aaSRichard Henderson if (src2 == NULL) { 3857fb4ed7aaSRichard Henderson return false; 3858fb4ed7aaSRichard Henderson } 3859fb4ed7aaSRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 3860fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3861fb4ed7aaSRichard Henderson } 3862fb4ed7aaSRichard Henderson 3863fb4ed7aaSRichard Henderson static bool trans_MOVfcc(DisasContext *dc, arg_MOVfcc *a) 3864fb4ed7aaSRichard Henderson { 3865fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3866fb4ed7aaSRichard Henderson DisasCompare cmp; 3867fb4ed7aaSRichard Henderson 3868fb4ed7aaSRichard Henderson if (src2 == NULL) { 3869fb4ed7aaSRichard Henderson return false; 3870fb4ed7aaSRichard Henderson } 3871fb4ed7aaSRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 3872fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3873fb4ed7aaSRichard Henderson } 3874fb4ed7aaSRichard Henderson 3875fb4ed7aaSRichard Henderson static bool trans_MOVR(DisasContext *dc, arg_MOVR *a) 3876fb4ed7aaSRichard Henderson { 3877fb4ed7aaSRichard Henderson TCGv src2 = gen_rs2_or_imm(dc, a->imm, a->rs2_or_imm); 3878fb4ed7aaSRichard Henderson DisasCompare cmp; 3879fb4ed7aaSRichard Henderson 3880fb4ed7aaSRichard Henderson if (src2 == NULL) { 3881fb4ed7aaSRichard Henderson return false; 3882fb4ed7aaSRichard Henderson } 38832c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 38842c4f56c9SRichard Henderson return false; 38852c4f56c9SRichard Henderson } 3886fb4ed7aaSRichard Henderson return do_mov_cond(dc, &cmp, a->rd, src2); 3887fb4ed7aaSRichard Henderson } 3888fb4ed7aaSRichard Henderson 388986b82fe0SRichard Henderson static bool do_add_special(DisasContext *dc, arg_r_r_ri *a, 389086b82fe0SRichard Henderson bool (*func)(DisasContext *dc, int rd, TCGv src)) 389186b82fe0SRichard Henderson { 389286b82fe0SRichard Henderson TCGv src1, sum; 389386b82fe0SRichard Henderson 389486b82fe0SRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 389586b82fe0SRichard Henderson if (!a->imm && a->rs2_or_imm & ~0x1f) { 389686b82fe0SRichard Henderson return false; 389786b82fe0SRichard Henderson } 389886b82fe0SRichard Henderson 389986b82fe0SRichard Henderson /* 390086b82fe0SRichard Henderson * Always load the sum into a new temporary. 390186b82fe0SRichard Henderson * This is required to capture the value across a window change, 390286b82fe0SRichard Henderson * e.g. SAVE and RESTORE, and may be optimized away otherwise. 390386b82fe0SRichard Henderson */ 390486b82fe0SRichard Henderson sum = tcg_temp_new(); 390586b82fe0SRichard Henderson src1 = gen_load_gpr(dc, a->rs1); 390686b82fe0SRichard Henderson if (a->imm || a->rs2_or_imm == 0) { 390786b82fe0SRichard Henderson tcg_gen_addi_tl(sum, src1, a->rs2_or_imm); 390886b82fe0SRichard Henderson } else { 390986b82fe0SRichard Henderson tcg_gen_add_tl(sum, src1, cpu_regs[a->rs2_or_imm]); 391086b82fe0SRichard Henderson } 391186b82fe0SRichard Henderson return func(dc, a->rd, sum); 391286b82fe0SRichard Henderson } 391386b82fe0SRichard Henderson 391486b82fe0SRichard Henderson static bool do_jmpl(DisasContext *dc, int rd, TCGv src) 391586b82fe0SRichard Henderson { 391686b82fe0SRichard Henderson /* 391786b82fe0SRichard Henderson * Preserve pc across advance, so that we can delay 391886b82fe0SRichard Henderson * the writeback to rd until after src is consumed. 391986b82fe0SRichard Henderson */ 392086b82fe0SRichard Henderson target_ulong cur_pc = dc->pc; 392186b82fe0SRichard Henderson 392286b82fe0SRichard Henderson gen_check_align(dc, src, 3); 392386b82fe0SRichard Henderson 392486b82fe0SRichard Henderson gen_mov_pc_npc(dc); 392586b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 392686b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 392786b82fe0SRichard Henderson gen_store_gpr(dc, rd, tcg_constant_tl(cur_pc)); 392886b82fe0SRichard Henderson 392986b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 393086b82fe0SRichard Henderson return true; 393186b82fe0SRichard Henderson } 393286b82fe0SRichard Henderson 393386b82fe0SRichard Henderson TRANS(JMPL, ALL, do_add_special, a, do_jmpl) 393486b82fe0SRichard Henderson 393586b82fe0SRichard Henderson static bool do_rett(DisasContext *dc, int rd, TCGv src) 393686b82fe0SRichard Henderson { 393786b82fe0SRichard Henderson if (!supervisor(dc)) { 393886b82fe0SRichard Henderson return raise_priv(dc); 393986b82fe0SRichard Henderson } 394086b82fe0SRichard Henderson 394186b82fe0SRichard Henderson gen_check_align(dc, src, 3); 394286b82fe0SRichard Henderson 394386b82fe0SRichard Henderson gen_mov_pc_npc(dc); 394486b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 394586b82fe0SRichard Henderson gen_helper_rett(tcg_env); 394686b82fe0SRichard Henderson 394786b82fe0SRichard Henderson dc->npc = DYNAMIC_PC; 394886b82fe0SRichard Henderson return true; 394986b82fe0SRichard Henderson } 395086b82fe0SRichard Henderson 395186b82fe0SRichard Henderson TRANS(RETT, 32, do_add_special, a, do_rett) 395286b82fe0SRichard Henderson 395386b82fe0SRichard Henderson static bool do_return(DisasContext *dc, int rd, TCGv src) 395486b82fe0SRichard Henderson { 395586b82fe0SRichard Henderson gen_check_align(dc, src, 3); 39560dfae4f9SRichard Henderson gen_helper_restore(tcg_env); 395786b82fe0SRichard Henderson 395886b82fe0SRichard Henderson gen_mov_pc_npc(dc); 395986b82fe0SRichard Henderson tcg_gen_mov_tl(cpu_npc, src); 396086b82fe0SRichard Henderson gen_address_mask(dc, cpu_npc); 396186b82fe0SRichard Henderson 396286b82fe0SRichard Henderson dc->npc = DYNAMIC_PC_LOOKUP; 396386b82fe0SRichard Henderson return true; 396486b82fe0SRichard Henderson } 396586b82fe0SRichard Henderson 396686b82fe0SRichard Henderson TRANS(RETURN, 64, do_add_special, a, do_return) 396786b82fe0SRichard Henderson 3968d3825800SRichard Henderson static bool do_save(DisasContext *dc, int rd, TCGv src) 3969d3825800SRichard Henderson { 3970d3825800SRichard Henderson gen_helper_save(tcg_env); 3971d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 3972d3825800SRichard Henderson return advance_pc(dc); 3973d3825800SRichard Henderson } 3974d3825800SRichard Henderson 3975d3825800SRichard Henderson TRANS(SAVE, ALL, do_add_special, a, do_save) 3976d3825800SRichard Henderson 3977d3825800SRichard Henderson static bool do_restore(DisasContext *dc, int rd, TCGv src) 3978d3825800SRichard Henderson { 3979d3825800SRichard Henderson gen_helper_restore(tcg_env); 3980d3825800SRichard Henderson gen_store_gpr(dc, rd, src); 3981d3825800SRichard Henderson return advance_pc(dc); 3982d3825800SRichard Henderson } 3983d3825800SRichard Henderson 3984d3825800SRichard Henderson TRANS(RESTORE, ALL, do_add_special, a, do_restore) 3985d3825800SRichard Henderson 39868f75b8a4SRichard Henderson static bool do_done_retry(DisasContext *dc, bool done) 39878f75b8a4SRichard Henderson { 39888f75b8a4SRichard Henderson if (!supervisor(dc)) { 39898f75b8a4SRichard Henderson return raise_priv(dc); 39908f75b8a4SRichard Henderson } 39918f75b8a4SRichard Henderson dc->npc = DYNAMIC_PC; 39928f75b8a4SRichard Henderson dc->pc = DYNAMIC_PC; 39938f75b8a4SRichard Henderson translator_io_start(&dc->base); 39948f75b8a4SRichard Henderson if (done) { 39958f75b8a4SRichard Henderson gen_helper_done(tcg_env); 39968f75b8a4SRichard Henderson } else { 39978f75b8a4SRichard Henderson gen_helper_retry(tcg_env); 39988f75b8a4SRichard Henderson } 39998f75b8a4SRichard Henderson return true; 40008f75b8a4SRichard Henderson } 40018f75b8a4SRichard Henderson 40028f75b8a4SRichard Henderson TRANS(DONE, 64, do_done_retry, true) 40038f75b8a4SRichard Henderson TRANS(RETRY, 64, do_done_retry, false) 40048f75b8a4SRichard Henderson 40050880d20bSRichard Henderson /* 40060880d20bSRichard Henderson * Major opcode 11 -- load and store instructions 40070880d20bSRichard Henderson */ 40080880d20bSRichard Henderson 40090880d20bSRichard Henderson static TCGv gen_ldst_addr(DisasContext *dc, int rs1, bool imm, int rs2_or_imm) 40100880d20bSRichard Henderson { 40110880d20bSRichard Henderson TCGv addr, tmp = NULL; 40120880d20bSRichard Henderson 40130880d20bSRichard Henderson /* For simplicity, we under-decoded the rs2 form. */ 40140880d20bSRichard Henderson if (!imm && rs2_or_imm & ~0x1f) { 40150880d20bSRichard Henderson return NULL; 40160880d20bSRichard Henderson } 40170880d20bSRichard Henderson 40180880d20bSRichard Henderson addr = gen_load_gpr(dc, rs1); 40190880d20bSRichard Henderson if (rs2_or_imm) { 40200880d20bSRichard Henderson tmp = tcg_temp_new(); 40210880d20bSRichard Henderson if (imm) { 40220880d20bSRichard Henderson tcg_gen_addi_tl(tmp, addr, rs2_or_imm); 40230880d20bSRichard Henderson } else { 40240880d20bSRichard Henderson tcg_gen_add_tl(tmp, addr, cpu_regs[rs2_or_imm]); 40250880d20bSRichard Henderson } 40260880d20bSRichard Henderson addr = tmp; 40270880d20bSRichard Henderson } 40280880d20bSRichard Henderson if (AM_CHECK(dc)) { 40290880d20bSRichard Henderson if (!tmp) { 40300880d20bSRichard Henderson tmp = tcg_temp_new(); 40310880d20bSRichard Henderson } 40320880d20bSRichard Henderson tcg_gen_ext32u_tl(tmp, addr); 40330880d20bSRichard Henderson addr = tmp; 40340880d20bSRichard Henderson } 40350880d20bSRichard Henderson return addr; 40360880d20bSRichard Henderson } 40370880d20bSRichard Henderson 40380880d20bSRichard Henderson static bool do_ld_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 40390880d20bSRichard Henderson { 40400880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 40410880d20bSRichard Henderson DisasASI da; 40420880d20bSRichard Henderson 40430880d20bSRichard Henderson if (addr == NULL) { 40440880d20bSRichard Henderson return false; 40450880d20bSRichard Henderson } 40460880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 40470880d20bSRichard Henderson 40480880d20bSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 404942071fc1SRichard Henderson gen_ld_asi(dc, &da, reg, addr); 40500880d20bSRichard Henderson gen_store_gpr(dc, a->rd, reg); 40510880d20bSRichard Henderson return advance_pc(dc); 40520880d20bSRichard Henderson } 40530880d20bSRichard Henderson 40540880d20bSRichard Henderson TRANS(LDUW, ALL, do_ld_gpr, a, MO_TEUL) 40550880d20bSRichard Henderson TRANS(LDUB, ALL, do_ld_gpr, a, MO_UB) 40560880d20bSRichard Henderson TRANS(LDUH, ALL, do_ld_gpr, a, MO_TEUW) 40570880d20bSRichard Henderson TRANS(LDSB, ALL, do_ld_gpr, a, MO_SB) 40580880d20bSRichard Henderson TRANS(LDSH, ALL, do_ld_gpr, a, MO_TESW) 40590880d20bSRichard Henderson TRANS(LDSW, 64, do_ld_gpr, a, MO_TESL) 40600880d20bSRichard Henderson TRANS(LDX, 64, do_ld_gpr, a, MO_TEUQ) 40610880d20bSRichard Henderson 40620880d20bSRichard Henderson static bool do_st_gpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 40630880d20bSRichard Henderson { 40640880d20bSRichard Henderson TCGv reg, addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 40650880d20bSRichard Henderson DisasASI da; 40660880d20bSRichard Henderson 40670880d20bSRichard Henderson if (addr == NULL) { 40680880d20bSRichard Henderson return false; 40690880d20bSRichard Henderson } 40700880d20bSRichard Henderson da = resolve_asi(dc, a->asi, mop); 40710880d20bSRichard Henderson 40720880d20bSRichard Henderson reg = gen_load_gpr(dc, a->rd); 407342071fc1SRichard Henderson gen_st_asi(dc, &da, reg, addr); 40740880d20bSRichard Henderson return advance_pc(dc); 40750880d20bSRichard Henderson } 40760880d20bSRichard Henderson 40770880d20bSRichard Henderson TRANS(STW, ALL, do_st_gpr, a, MO_TEUL) 40780880d20bSRichard Henderson TRANS(STB, ALL, do_st_gpr, a, MO_UB) 40790880d20bSRichard Henderson TRANS(STH, ALL, do_st_gpr, a, MO_TEUW) 40800880d20bSRichard Henderson TRANS(STX, 64, do_st_gpr, a, MO_TEUQ) 40810880d20bSRichard Henderson 40820880d20bSRichard Henderson static bool trans_LDD(DisasContext *dc, arg_r_r_ri_asi *a) 40830880d20bSRichard Henderson { 40840880d20bSRichard Henderson TCGv addr; 40850880d20bSRichard Henderson DisasASI da; 40860880d20bSRichard Henderson 40870880d20bSRichard Henderson if (a->rd & 1) { 40880880d20bSRichard Henderson return false; 40890880d20bSRichard Henderson } 40900880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 40910880d20bSRichard Henderson if (addr == NULL) { 40920880d20bSRichard Henderson return false; 40930880d20bSRichard Henderson } 40940880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 409542071fc1SRichard Henderson gen_ldda_asi(dc, &da, addr, a->rd); 40960880d20bSRichard Henderson return advance_pc(dc); 40970880d20bSRichard Henderson } 40980880d20bSRichard Henderson 40990880d20bSRichard Henderson static bool trans_STD(DisasContext *dc, arg_r_r_ri_asi *a) 41000880d20bSRichard Henderson { 41010880d20bSRichard Henderson TCGv addr; 41020880d20bSRichard Henderson DisasASI da; 41030880d20bSRichard Henderson 41040880d20bSRichard Henderson if (a->rd & 1) { 41050880d20bSRichard Henderson return false; 41060880d20bSRichard Henderson } 41070880d20bSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 41080880d20bSRichard Henderson if (addr == NULL) { 41090880d20bSRichard Henderson return false; 41100880d20bSRichard Henderson } 41110880d20bSRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUQ); 411242071fc1SRichard Henderson gen_stda_asi(dc, &da, addr, a->rd); 41130880d20bSRichard Henderson return advance_pc(dc); 41140880d20bSRichard Henderson } 41150880d20bSRichard Henderson 4116cf07cd1eSRichard Henderson static bool trans_LDSTUB(DisasContext *dc, arg_r_r_ri_asi *a) 4117cf07cd1eSRichard Henderson { 4118cf07cd1eSRichard Henderson TCGv addr, reg; 4119cf07cd1eSRichard Henderson DisasASI da; 4120cf07cd1eSRichard Henderson 4121cf07cd1eSRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4122cf07cd1eSRichard Henderson if (addr == NULL) { 4123cf07cd1eSRichard Henderson return false; 4124cf07cd1eSRichard Henderson } 4125cf07cd1eSRichard Henderson da = resolve_asi(dc, a->asi, MO_UB); 4126cf07cd1eSRichard Henderson 4127cf07cd1eSRichard Henderson reg = gen_dest_gpr(dc, a->rd); 4128cf07cd1eSRichard Henderson gen_ldstub_asi(dc, &da, reg, addr); 4129cf07cd1eSRichard Henderson gen_store_gpr(dc, a->rd, reg); 4130cf07cd1eSRichard Henderson return advance_pc(dc); 4131cf07cd1eSRichard Henderson } 4132cf07cd1eSRichard Henderson 4133dca544b9SRichard Henderson static bool trans_SWAP(DisasContext *dc, arg_r_r_ri_asi *a) 4134dca544b9SRichard Henderson { 4135dca544b9SRichard Henderson TCGv addr, dst, src; 4136dca544b9SRichard Henderson DisasASI da; 4137dca544b9SRichard Henderson 4138dca544b9SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4139dca544b9SRichard Henderson if (addr == NULL) { 4140dca544b9SRichard Henderson return false; 4141dca544b9SRichard Henderson } 4142dca544b9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TEUL); 4143dca544b9SRichard Henderson 4144dca544b9SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4145dca544b9SRichard Henderson src = gen_load_gpr(dc, a->rd); 4146dca544b9SRichard Henderson gen_swap_asi(dc, &da, dst, src, addr); 4147dca544b9SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4148dca544b9SRichard Henderson return advance_pc(dc); 4149dca544b9SRichard Henderson } 4150dca544b9SRichard Henderson 4151d0a11d25SRichard Henderson static bool do_casa(DisasContext *dc, arg_r_r_ri_asi *a, MemOp mop) 4152d0a11d25SRichard Henderson { 4153d0a11d25SRichard Henderson TCGv addr, o, n, c; 4154d0a11d25SRichard Henderson DisasASI da; 4155d0a11d25SRichard Henderson 4156d0a11d25SRichard Henderson addr = gen_ldst_addr(dc, a->rs1, true, 0); 4157d0a11d25SRichard Henderson if (addr == NULL) { 4158d0a11d25SRichard Henderson return false; 4159d0a11d25SRichard Henderson } 4160d0a11d25SRichard Henderson da = resolve_asi(dc, a->asi, mop); 4161d0a11d25SRichard Henderson 4162d0a11d25SRichard Henderson o = gen_dest_gpr(dc, a->rd); 4163d0a11d25SRichard Henderson n = gen_load_gpr(dc, a->rd); 4164d0a11d25SRichard Henderson c = gen_load_gpr(dc, a->rs2_or_imm); 4165d0a11d25SRichard Henderson gen_cas_asi(dc, &da, o, n, c, addr); 4166d0a11d25SRichard Henderson gen_store_gpr(dc, a->rd, o); 4167d0a11d25SRichard Henderson return advance_pc(dc); 4168d0a11d25SRichard Henderson } 4169d0a11d25SRichard Henderson 4170d0a11d25SRichard Henderson TRANS(CASA, CASA, do_casa, a, MO_TEUL) 4171d0a11d25SRichard Henderson TRANS(CASXA, 64, do_casa, a, MO_TEUQ) 4172d0a11d25SRichard Henderson 417306c060d9SRichard Henderson static bool do_ld_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 417406c060d9SRichard Henderson { 417506c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 417606c060d9SRichard Henderson DisasASI da; 417706c060d9SRichard Henderson 417806c060d9SRichard Henderson if (addr == NULL) { 417906c060d9SRichard Henderson return false; 418006c060d9SRichard Henderson } 418106c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 418206c060d9SRichard Henderson return true; 418306c060d9SRichard Henderson } 418406c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 418506c060d9SRichard Henderson return true; 418606c060d9SRichard Henderson } 418706c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4188287b1152SRichard Henderson gen_ldf_asi(dc, &da, sz, addr, a->rd); 418906c060d9SRichard Henderson gen_update_fprs_dirty(dc, a->rd); 419006c060d9SRichard Henderson return advance_pc(dc); 419106c060d9SRichard Henderson } 419206c060d9SRichard Henderson 419306c060d9SRichard Henderson TRANS(LDF, ALL, do_ld_fpr, a, MO_32) 419406c060d9SRichard Henderson TRANS(LDDF, ALL, do_ld_fpr, a, MO_64) 419506c060d9SRichard Henderson TRANS(LDQF, ALL, do_ld_fpr, a, MO_128) 419606c060d9SRichard Henderson 4197287b1152SRichard Henderson TRANS(LDFA, 64, do_ld_fpr, a, MO_32) 4198287b1152SRichard Henderson TRANS(LDDFA, 64, do_ld_fpr, a, MO_64) 4199287b1152SRichard Henderson TRANS(LDQFA, 64, do_ld_fpr, a, MO_128) 4200287b1152SRichard Henderson 420106c060d9SRichard Henderson static bool do_st_fpr(DisasContext *dc, arg_r_r_ri_asi *a, MemOp sz) 420206c060d9SRichard Henderson { 420306c060d9SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 420406c060d9SRichard Henderson DisasASI da; 420506c060d9SRichard Henderson 420606c060d9SRichard Henderson if (addr == NULL) { 420706c060d9SRichard Henderson return false; 420806c060d9SRichard Henderson } 420906c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 421006c060d9SRichard Henderson return true; 421106c060d9SRichard Henderson } 421206c060d9SRichard Henderson if (sz == MO_128 && gen_trap_float128(dc)) { 421306c060d9SRichard Henderson return true; 421406c060d9SRichard Henderson } 421506c060d9SRichard Henderson da = resolve_asi(dc, a->asi, MO_TE | sz); 4216287b1152SRichard Henderson gen_stf_asi(dc, &da, sz, addr, a->rd); 421706c060d9SRichard Henderson return advance_pc(dc); 421806c060d9SRichard Henderson } 421906c060d9SRichard Henderson 422006c060d9SRichard Henderson TRANS(STF, ALL, do_st_fpr, a, MO_32) 422106c060d9SRichard Henderson TRANS(STDF, ALL, do_st_fpr, a, MO_64) 422206c060d9SRichard Henderson TRANS(STQF, ALL, do_st_fpr, a, MO_128) 422306c060d9SRichard Henderson 4224287b1152SRichard Henderson TRANS(STFA, 64, do_st_fpr, a, MO_32) 4225287b1152SRichard Henderson TRANS(STDFA, 64, do_st_fpr, a, MO_64) 4226287b1152SRichard Henderson TRANS(STQFA, 64, do_st_fpr, a, MO_128) 4227287b1152SRichard Henderson 422806c060d9SRichard Henderson static bool trans_STDFQ(DisasContext *dc, arg_STDFQ *a) 422906c060d9SRichard Henderson { 423006c060d9SRichard Henderson if (!avail_32(dc)) { 423106c060d9SRichard Henderson return false; 423206c060d9SRichard Henderson } 423306c060d9SRichard Henderson if (!supervisor(dc)) { 423406c060d9SRichard Henderson return raise_priv(dc); 423506c060d9SRichard Henderson } 423606c060d9SRichard Henderson if (gen_trap_ifnofpu(dc)) { 423706c060d9SRichard Henderson return true; 423806c060d9SRichard Henderson } 423906c060d9SRichard Henderson gen_op_fpexception_im(dc, FSR_FTT_SEQ_ERROR); 424006c060d9SRichard Henderson return true; 424106c060d9SRichard Henderson } 424206c060d9SRichard Henderson 4243d8c5b92fSRichard Henderson static bool trans_LDFSR(DisasContext *dc, arg_r_r_ri *a) 42443d3c0673SRichard Henderson { 42453590f01eSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4246d8c5b92fSRichard Henderson TCGv_i32 tmp; 42473590f01eSRichard Henderson 42483d3c0673SRichard Henderson if (addr == NULL) { 42493d3c0673SRichard Henderson return false; 42503d3c0673SRichard Henderson } 42513d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 42523d3c0673SRichard Henderson return true; 42533d3c0673SRichard Henderson } 4254d8c5b92fSRichard Henderson 4255d8c5b92fSRichard Henderson tmp = tcg_temp_new_i32(); 4256d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i32(tmp, addr, dc->mem_idx, MO_TEUL | MO_ALIGN); 4257d8c5b92fSRichard Henderson 4258d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], tmp, FSR_FCC0_SHIFT, 2); 4259d8c5b92fSRichard Henderson /* LDFSR does not change FCC[1-3]. */ 4260d8c5b92fSRichard Henderson 4261d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, tmp); 42623d3c0673SRichard Henderson return advance_pc(dc); 42633d3c0673SRichard Henderson } 42643d3c0673SRichard Henderson 4265d8c5b92fSRichard Henderson static bool trans_LDXFSR(DisasContext *dc, arg_r_r_ri *a) 4266d8c5b92fSRichard Henderson { 4267d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 4268d8c5b92fSRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 4269d8c5b92fSRichard Henderson TCGv_i64 t64; 4270d8c5b92fSRichard Henderson TCGv_i32 lo, hi; 4271d8c5b92fSRichard Henderson 4272d8c5b92fSRichard Henderson if (addr == NULL) { 4273d8c5b92fSRichard Henderson return false; 4274d8c5b92fSRichard Henderson } 4275d8c5b92fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4276d8c5b92fSRichard Henderson return true; 4277d8c5b92fSRichard Henderson } 4278d8c5b92fSRichard Henderson 4279d8c5b92fSRichard Henderson t64 = tcg_temp_new_i64(); 4280d8c5b92fSRichard Henderson tcg_gen_qemu_ld_i64(t64, addr, dc->mem_idx, MO_TEUQ | MO_ALIGN); 4281d8c5b92fSRichard Henderson 4282d8c5b92fSRichard Henderson lo = tcg_temp_new_i32(); 4283d8c5b92fSRichard Henderson hi = cpu_fcc[3]; 4284d8c5b92fSRichard Henderson tcg_gen_extr_i64_i32(lo, hi, t64); 4285d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[0], lo, FSR_FCC0_SHIFT, 2); 4286d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[1], hi, FSR_FCC1_SHIFT - 32, 2); 4287d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[2], hi, FSR_FCC2_SHIFT - 32, 2); 4288d8c5b92fSRichard Henderson tcg_gen_extract_i32(cpu_fcc[3], hi, FSR_FCC3_SHIFT - 32, 2); 4289d8c5b92fSRichard Henderson 4290d8c5b92fSRichard Henderson gen_helper_set_fsr_nofcc_noftt(tcg_env, lo); 4291d8c5b92fSRichard Henderson return advance_pc(dc); 4292d8c5b92fSRichard Henderson #else 4293d8c5b92fSRichard Henderson return false; 4294d8c5b92fSRichard Henderson #endif 4295d8c5b92fSRichard Henderson } 42963d3c0673SRichard Henderson 42973d3c0673SRichard Henderson static bool do_stfsr(DisasContext *dc, arg_r_r_ri *a, MemOp mop) 42983d3c0673SRichard Henderson { 42993d3c0673SRichard Henderson TCGv addr = gen_ldst_addr(dc, a->rs1, a->imm, a->rs2_or_imm); 43001ccd6e13SRichard Henderson TCGv fsr; 43011ccd6e13SRichard Henderson 43023d3c0673SRichard Henderson if (addr == NULL) { 43033d3c0673SRichard Henderson return false; 43043d3c0673SRichard Henderson } 43053d3c0673SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43063d3c0673SRichard Henderson return true; 43073d3c0673SRichard Henderson } 43081ccd6e13SRichard Henderson 43091ccd6e13SRichard Henderson fsr = tcg_temp_new(); 43101ccd6e13SRichard Henderson gen_helper_get_fsr(fsr, tcg_env); 43111ccd6e13SRichard Henderson tcg_gen_qemu_st_tl(fsr, addr, dc->mem_idx, mop | MO_ALIGN); 43123d3c0673SRichard Henderson return advance_pc(dc); 43133d3c0673SRichard Henderson } 43143d3c0673SRichard Henderson 43153d3c0673SRichard Henderson TRANS(STFSR, ALL, do_stfsr, a, MO_TEUL) 43163d3c0673SRichard Henderson TRANS(STXFSR, 64, do_stfsr, a, MO_TEUQ) 43173d3c0673SRichard Henderson 43181210a036SRichard Henderson static bool do_fc(DisasContext *dc, int rd, int32_t c) 43193a38260eSRichard Henderson { 43203a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 43213a38260eSRichard Henderson return true; 43223a38260eSRichard Henderson } 43231210a036SRichard Henderson gen_store_fpr_F(dc, rd, tcg_constant_i32(c)); 43243a38260eSRichard Henderson return advance_pc(dc); 43253a38260eSRichard Henderson } 43263a38260eSRichard Henderson 43273a38260eSRichard Henderson TRANS(FZEROs, VIS1, do_fc, a->rd, 0) 43281210a036SRichard Henderson TRANS(FONEs, VIS1, do_fc, a->rd, -1) 43293a38260eSRichard Henderson 43303a38260eSRichard Henderson static bool do_dc(DisasContext *dc, int rd, int64_t c) 43313a38260eSRichard Henderson { 43323a38260eSRichard Henderson if (gen_trap_ifnofpu(dc)) { 43333a38260eSRichard Henderson return true; 43343a38260eSRichard Henderson } 43351210a036SRichard Henderson gen_store_fpr_D(dc, rd, tcg_constant_i64(c)); 43363a38260eSRichard Henderson return advance_pc(dc); 43373a38260eSRichard Henderson } 43383a38260eSRichard Henderson 43393a38260eSRichard Henderson TRANS(FZEROd, VIS1, do_dc, a->rd, 0) 43403a38260eSRichard Henderson TRANS(FONEd, VIS1, do_dc, a->rd, -1) 43413a38260eSRichard Henderson 4342baf3dbf2SRichard Henderson static bool do_ff(DisasContext *dc, arg_r_r *a, 4343baf3dbf2SRichard Henderson void (*func)(TCGv_i32, TCGv_i32)) 4344baf3dbf2SRichard Henderson { 4345baf3dbf2SRichard Henderson TCGv_i32 tmp; 4346baf3dbf2SRichard Henderson 4347baf3dbf2SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4348baf3dbf2SRichard Henderson return true; 4349baf3dbf2SRichard Henderson } 4350baf3dbf2SRichard Henderson 4351baf3dbf2SRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4352baf3dbf2SRichard Henderson func(tmp, tmp); 4353baf3dbf2SRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4354baf3dbf2SRichard Henderson return advance_pc(dc); 4355baf3dbf2SRichard Henderson } 4356baf3dbf2SRichard Henderson 4357baf3dbf2SRichard Henderson TRANS(FMOVs, ALL, do_ff, a, gen_op_fmovs) 4358baf3dbf2SRichard Henderson TRANS(FNEGs, ALL, do_ff, a, gen_op_fnegs) 4359baf3dbf2SRichard Henderson TRANS(FABSs, ALL, do_ff, a, gen_op_fabss) 4360baf3dbf2SRichard Henderson TRANS(FSRCs, VIS1, do_ff, a, tcg_gen_mov_i32) 4361baf3dbf2SRichard Henderson TRANS(FNOTs, VIS1, do_ff, a, tcg_gen_not_i32) 4362baf3dbf2SRichard Henderson 43632f722641SRichard Henderson static bool do_fd(DisasContext *dc, arg_r_r *a, 43642f722641SRichard Henderson void (*func)(TCGv_i32, TCGv_i64)) 43652f722641SRichard Henderson { 43662f722641SRichard Henderson TCGv_i32 dst; 43672f722641SRichard Henderson TCGv_i64 src; 43682f722641SRichard Henderson 43692f722641SRichard Henderson if (gen_trap_ifnofpu(dc)) { 43702f722641SRichard Henderson return true; 43712f722641SRichard Henderson } 43722f722641SRichard Henderson 4373388a6465SRichard Henderson dst = tcg_temp_new_i32(); 43742f722641SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 43752f722641SRichard Henderson func(dst, src); 43762f722641SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 43772f722641SRichard Henderson return advance_pc(dc); 43782f722641SRichard Henderson } 43792f722641SRichard Henderson 43802f722641SRichard Henderson TRANS(FPACK16, VIS1, do_fd, a, gen_op_fpack16) 43812f722641SRichard Henderson TRANS(FPACKFIX, VIS1, do_fd, a, gen_op_fpackfix) 43822f722641SRichard Henderson 4383119cb94fSRichard Henderson static bool do_env_ff(DisasContext *dc, arg_r_r *a, 4384119cb94fSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 4385119cb94fSRichard Henderson { 4386119cb94fSRichard Henderson TCGv_i32 tmp; 4387119cb94fSRichard Henderson 4388119cb94fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4389119cb94fSRichard Henderson return true; 4390119cb94fSRichard Henderson } 4391119cb94fSRichard Henderson 4392119cb94fSRichard Henderson tmp = gen_load_fpr_F(dc, a->rs); 4393119cb94fSRichard Henderson func(tmp, tcg_env, tmp); 4394119cb94fSRichard Henderson gen_store_fpr_F(dc, a->rd, tmp); 4395119cb94fSRichard Henderson return advance_pc(dc); 4396119cb94fSRichard Henderson } 4397119cb94fSRichard Henderson 4398119cb94fSRichard Henderson TRANS(FSQRTs, ALL, do_env_ff, a, gen_helper_fsqrts) 4399119cb94fSRichard Henderson TRANS(FiTOs, ALL, do_env_ff, a, gen_helper_fitos) 4400119cb94fSRichard Henderson TRANS(FsTOi, ALL, do_env_ff, a, gen_helper_fstoi) 4401119cb94fSRichard Henderson 44028c94bcd8SRichard Henderson static bool do_env_fd(DisasContext *dc, arg_r_r *a, 44038c94bcd8SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 44048c94bcd8SRichard Henderson { 44058c94bcd8SRichard Henderson TCGv_i32 dst; 44068c94bcd8SRichard Henderson TCGv_i64 src; 44078c94bcd8SRichard Henderson 44088c94bcd8SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44098c94bcd8SRichard Henderson return true; 44108c94bcd8SRichard Henderson } 44118c94bcd8SRichard Henderson 4412388a6465SRichard Henderson dst = tcg_temp_new_i32(); 44138c94bcd8SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 44148c94bcd8SRichard Henderson func(dst, tcg_env, src); 44158c94bcd8SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 44168c94bcd8SRichard Henderson return advance_pc(dc); 44178c94bcd8SRichard Henderson } 44188c94bcd8SRichard Henderson 44198c94bcd8SRichard Henderson TRANS(FdTOs, ALL, do_env_fd, a, gen_helper_fdtos) 44208c94bcd8SRichard Henderson TRANS(FdTOi, ALL, do_env_fd, a, gen_helper_fdtoi) 44218c94bcd8SRichard Henderson TRANS(FxTOs, 64, do_env_fd, a, gen_helper_fxtos) 44228c94bcd8SRichard Henderson 4423c6d83e4fSRichard Henderson static bool do_dd(DisasContext *dc, arg_r_r *a, 4424c6d83e4fSRichard Henderson void (*func)(TCGv_i64, TCGv_i64)) 4425c6d83e4fSRichard Henderson { 4426c6d83e4fSRichard Henderson TCGv_i64 dst, src; 4427c6d83e4fSRichard Henderson 4428c6d83e4fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4429c6d83e4fSRichard Henderson return true; 4430c6d83e4fSRichard Henderson } 4431c6d83e4fSRichard Henderson 443252f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4433c6d83e4fSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4434c6d83e4fSRichard Henderson func(dst, src); 4435c6d83e4fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4436c6d83e4fSRichard Henderson return advance_pc(dc); 4437c6d83e4fSRichard Henderson } 4438c6d83e4fSRichard Henderson 4439c6d83e4fSRichard Henderson TRANS(FMOVd, 64, do_dd, a, gen_op_fmovd) 4440c6d83e4fSRichard Henderson TRANS(FNEGd, 64, do_dd, a, gen_op_fnegd) 4441c6d83e4fSRichard Henderson TRANS(FABSd, 64, do_dd, a, gen_op_fabsd) 4442c6d83e4fSRichard Henderson TRANS(FSRCd, VIS1, do_dd, a, tcg_gen_mov_i64) 4443c6d83e4fSRichard Henderson TRANS(FNOTd, VIS1, do_dd, a, tcg_gen_not_i64) 4444c6d83e4fSRichard Henderson 44458aa418b3SRichard Henderson static bool do_env_dd(DisasContext *dc, arg_r_r *a, 44468aa418b3SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 44478aa418b3SRichard Henderson { 44488aa418b3SRichard Henderson TCGv_i64 dst, src; 44498aa418b3SRichard Henderson 44508aa418b3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44518aa418b3SRichard Henderson return true; 44528aa418b3SRichard Henderson } 44538aa418b3SRichard Henderson 445452f46d46SRichard Henderson dst = tcg_temp_new_i64(); 44558aa418b3SRichard Henderson src = gen_load_fpr_D(dc, a->rs); 44568aa418b3SRichard Henderson func(dst, tcg_env, src); 44578aa418b3SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 44588aa418b3SRichard Henderson return advance_pc(dc); 44598aa418b3SRichard Henderson } 44608aa418b3SRichard Henderson 44618aa418b3SRichard Henderson TRANS(FSQRTd, ALL, do_env_dd, a, gen_helper_fsqrtd) 44628aa418b3SRichard Henderson TRANS(FxTOd, 64, do_env_dd, a, gen_helper_fxtod) 44638aa418b3SRichard Henderson TRANS(FdTOx, 64, do_env_dd, a, gen_helper_fdtox) 44648aa418b3SRichard Henderson 44657b616f36SRichard Henderson static bool do_df(DisasContext *dc, arg_r_r *a, 44667b616f36SRichard Henderson void (*func)(TCGv_i64, TCGv_i32)) 44677b616f36SRichard Henderson { 44687b616f36SRichard Henderson TCGv_i64 dst; 44697b616f36SRichard Henderson TCGv_i32 src; 44707b616f36SRichard Henderson 44717b616f36SRichard Henderson if (gen_trap_ifnofpu(dc)) { 44727b616f36SRichard Henderson return true; 44737b616f36SRichard Henderson } 44747b616f36SRichard Henderson 44757b616f36SRichard Henderson dst = tcg_temp_new_i64(); 44767b616f36SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 44777b616f36SRichard Henderson func(dst, src); 44787b616f36SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 44797b616f36SRichard Henderson return advance_pc(dc); 44807b616f36SRichard Henderson } 44817b616f36SRichard Henderson 44827b616f36SRichard Henderson TRANS(FEXPAND, VIS1, do_df, a, gen_helper_fexpand) 44837b616f36SRichard Henderson 4484199d43efSRichard Henderson static bool do_env_df(DisasContext *dc, arg_r_r *a, 4485199d43efSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 4486199d43efSRichard Henderson { 4487199d43efSRichard Henderson TCGv_i64 dst; 4488199d43efSRichard Henderson TCGv_i32 src; 4489199d43efSRichard Henderson 4490199d43efSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4491199d43efSRichard Henderson return true; 4492199d43efSRichard Henderson } 4493199d43efSRichard Henderson 449452f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4495199d43efSRichard Henderson src = gen_load_fpr_F(dc, a->rs); 4496199d43efSRichard Henderson func(dst, tcg_env, src); 4497199d43efSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4498199d43efSRichard Henderson return advance_pc(dc); 4499199d43efSRichard Henderson } 4500199d43efSRichard Henderson 4501199d43efSRichard Henderson TRANS(FiTOd, ALL, do_env_df, a, gen_helper_fitod) 4502199d43efSRichard Henderson TRANS(FsTOd, ALL, do_env_df, a, gen_helper_fstod) 4503199d43efSRichard Henderson TRANS(FsTOx, 64, do_env_df, a, gen_helper_fstox) 4504199d43efSRichard Henderson 4505daf457d4SRichard Henderson static bool do_qq(DisasContext *dc, arg_r_r *a, 4506daf457d4SRichard Henderson void (*func)(TCGv_i128, TCGv_i128)) 4507f4e18df5SRichard Henderson { 450833ec4245SRichard Henderson TCGv_i128 t; 4509f4e18df5SRichard Henderson 4510f4e18df5SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4511f4e18df5SRichard Henderson return true; 4512f4e18df5SRichard Henderson } 4513f4e18df5SRichard Henderson if (gen_trap_float128(dc)) { 4514f4e18df5SRichard Henderson return true; 4515f4e18df5SRichard Henderson } 4516f4e18df5SRichard Henderson 4517f4e18df5SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 451833ec4245SRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4519daf457d4SRichard Henderson func(t, t); 452033ec4245SRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4521f4e18df5SRichard Henderson return advance_pc(dc); 4522f4e18df5SRichard Henderson } 4523f4e18df5SRichard Henderson 4524daf457d4SRichard Henderson TRANS(FMOVq, 64, do_qq, a, tcg_gen_mov_i128) 4525daf457d4SRichard Henderson TRANS(FNEGq, 64, do_qq, a, gen_op_fnegq) 4526daf457d4SRichard Henderson TRANS(FABSq, 64, do_qq, a, gen_op_fabsq) 4527f4e18df5SRichard Henderson 4528c995216bSRichard Henderson static bool do_env_qq(DisasContext *dc, arg_r_r *a, 4529e41716beSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128)) 4530c995216bSRichard Henderson { 4531e41716beSRichard Henderson TCGv_i128 t; 4532e41716beSRichard Henderson 4533c995216bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4534c995216bSRichard Henderson return true; 4535c995216bSRichard Henderson } 4536c995216bSRichard Henderson if (gen_trap_float128(dc)) { 4537c995216bSRichard Henderson return true; 4538c995216bSRichard Henderson } 4539c995216bSRichard Henderson 4540e41716beSRichard Henderson t = gen_load_fpr_Q(dc, a->rs); 4541e41716beSRichard Henderson func(t, tcg_env, t); 4542e41716beSRichard Henderson gen_store_fpr_Q(dc, a->rd, t); 4543c995216bSRichard Henderson return advance_pc(dc); 4544c995216bSRichard Henderson } 4545c995216bSRichard Henderson 4546c995216bSRichard Henderson TRANS(FSQRTq, ALL, do_env_qq, a, gen_helper_fsqrtq) 4547c995216bSRichard Henderson 4548bd9c5c42SRichard Henderson static bool do_env_fq(DisasContext *dc, arg_r_r *a, 4549d81e3efeSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i128)) 4550bd9c5c42SRichard Henderson { 4551d81e3efeSRichard Henderson TCGv_i128 src; 4552bd9c5c42SRichard Henderson TCGv_i32 dst; 4553bd9c5c42SRichard Henderson 4554bd9c5c42SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4555bd9c5c42SRichard Henderson return true; 4556bd9c5c42SRichard Henderson } 4557bd9c5c42SRichard Henderson if (gen_trap_float128(dc)) { 4558bd9c5c42SRichard Henderson return true; 4559bd9c5c42SRichard Henderson } 4560bd9c5c42SRichard Henderson 4561d81e3efeSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 4562388a6465SRichard Henderson dst = tcg_temp_new_i32(); 4563d81e3efeSRichard Henderson func(dst, tcg_env, src); 4564bd9c5c42SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 4565bd9c5c42SRichard Henderson return advance_pc(dc); 4566bd9c5c42SRichard Henderson } 4567bd9c5c42SRichard Henderson 4568bd9c5c42SRichard Henderson TRANS(FqTOs, ALL, do_env_fq, a, gen_helper_fqtos) 4569bd9c5c42SRichard Henderson TRANS(FqTOi, ALL, do_env_fq, a, gen_helper_fqtoi) 4570bd9c5c42SRichard Henderson 45711617586fSRichard Henderson static bool do_env_dq(DisasContext *dc, arg_r_r *a, 457225a5769eSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i128)) 45731617586fSRichard Henderson { 457425a5769eSRichard Henderson TCGv_i128 src; 45751617586fSRichard Henderson TCGv_i64 dst; 45761617586fSRichard Henderson 45771617586fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 45781617586fSRichard Henderson return true; 45791617586fSRichard Henderson } 45801617586fSRichard Henderson if (gen_trap_float128(dc)) { 45811617586fSRichard Henderson return true; 45821617586fSRichard Henderson } 45831617586fSRichard Henderson 458425a5769eSRichard Henderson src = gen_load_fpr_Q(dc, a->rs); 458552f46d46SRichard Henderson dst = tcg_temp_new_i64(); 458625a5769eSRichard Henderson func(dst, tcg_env, src); 45871617586fSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 45881617586fSRichard Henderson return advance_pc(dc); 45891617586fSRichard Henderson } 45901617586fSRichard Henderson 45911617586fSRichard Henderson TRANS(FqTOd, ALL, do_env_dq, a, gen_helper_fqtod) 45921617586fSRichard Henderson TRANS(FqTOx, 64, do_env_dq, a, gen_helper_fqtox) 45931617586fSRichard Henderson 459413ebcc77SRichard Henderson static bool do_env_qf(DisasContext *dc, arg_r_r *a, 45950b2a61ccSRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i32)) 459613ebcc77SRichard Henderson { 459713ebcc77SRichard Henderson TCGv_i32 src; 45980b2a61ccSRichard Henderson TCGv_i128 dst; 459913ebcc77SRichard Henderson 460013ebcc77SRichard Henderson if (gen_trap_ifnofpu(dc)) { 460113ebcc77SRichard Henderson return true; 460213ebcc77SRichard Henderson } 460313ebcc77SRichard Henderson if (gen_trap_float128(dc)) { 460413ebcc77SRichard Henderson return true; 460513ebcc77SRichard Henderson } 460613ebcc77SRichard Henderson 460713ebcc77SRichard Henderson src = gen_load_fpr_F(dc, a->rs); 46080b2a61ccSRichard Henderson dst = tcg_temp_new_i128(); 46090b2a61ccSRichard Henderson func(dst, tcg_env, src); 46100b2a61ccSRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 461113ebcc77SRichard Henderson return advance_pc(dc); 461213ebcc77SRichard Henderson } 461313ebcc77SRichard Henderson 461413ebcc77SRichard Henderson TRANS(FiTOq, ALL, do_env_qf, a, gen_helper_fitoq) 461513ebcc77SRichard Henderson TRANS(FsTOq, ALL, do_env_qf, a, gen_helper_fstoq) 461613ebcc77SRichard Henderson 46177b8e3e1aSRichard Henderson static bool do_env_qd(DisasContext *dc, arg_r_r *a, 4618fdc50716SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i64)) 46197b8e3e1aSRichard Henderson { 46207b8e3e1aSRichard Henderson TCGv_i64 src; 4621fdc50716SRichard Henderson TCGv_i128 dst; 46227b8e3e1aSRichard Henderson 46237b8e3e1aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 46247b8e3e1aSRichard Henderson return true; 46257b8e3e1aSRichard Henderson } 46267b8e3e1aSRichard Henderson if (gen_trap_float128(dc)) { 46277b8e3e1aSRichard Henderson return true; 46287b8e3e1aSRichard Henderson } 46297b8e3e1aSRichard Henderson 46307b8e3e1aSRichard Henderson src = gen_load_fpr_D(dc, a->rs); 4631fdc50716SRichard Henderson dst = tcg_temp_new_i128(); 4632fdc50716SRichard Henderson func(dst, tcg_env, src); 4633fdc50716SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 46347b8e3e1aSRichard Henderson return advance_pc(dc); 46357b8e3e1aSRichard Henderson } 46367b8e3e1aSRichard Henderson 46377b8e3e1aSRichard Henderson TRANS(FdTOq, ALL, do_env_qd, a, gen_helper_fdtoq) 46387b8e3e1aSRichard Henderson TRANS(FxTOq, 64, do_env_qd, a, gen_helper_fxtoq) 46397b8e3e1aSRichard Henderson 46407f10b52fSRichard Henderson static bool do_fff(DisasContext *dc, arg_r_r_r *a, 46417f10b52fSRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32)) 46427f10b52fSRichard Henderson { 46437f10b52fSRichard Henderson TCGv_i32 src1, src2; 46447f10b52fSRichard Henderson 46457f10b52fSRichard Henderson if (gen_trap_ifnofpu(dc)) { 46467f10b52fSRichard Henderson return true; 46477f10b52fSRichard Henderson } 46487f10b52fSRichard Henderson 46497f10b52fSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 46507f10b52fSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 46517f10b52fSRichard Henderson func(src1, src1, src2); 46527f10b52fSRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 46537f10b52fSRichard Henderson return advance_pc(dc); 46547f10b52fSRichard Henderson } 46557f10b52fSRichard Henderson 46567f10b52fSRichard Henderson TRANS(FPADD16s, VIS1, do_fff, a, tcg_gen_vec_add16_i32) 46577f10b52fSRichard Henderson TRANS(FPADD32s, VIS1, do_fff, a, tcg_gen_add_i32) 46587f10b52fSRichard Henderson TRANS(FPSUB16s, VIS1, do_fff, a, tcg_gen_vec_sub16_i32) 46597f10b52fSRichard Henderson TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) 46607f10b52fSRichard Henderson TRANS(FNORs, VIS1, do_fff, a, tcg_gen_nor_i32) 46617f10b52fSRichard Henderson TRANS(FANDNOTs, VIS1, do_fff, a, tcg_gen_andc_i32) 46627f10b52fSRichard Henderson TRANS(FXORs, VIS1, do_fff, a, tcg_gen_xor_i32) 46637f10b52fSRichard Henderson TRANS(FNANDs, VIS1, do_fff, a, tcg_gen_nand_i32) 46647f10b52fSRichard Henderson TRANS(FANDs, VIS1, do_fff, a, tcg_gen_and_i32) 46657f10b52fSRichard Henderson TRANS(FXNORs, VIS1, do_fff, a, tcg_gen_eqv_i32) 46667f10b52fSRichard Henderson TRANS(FORNOTs, VIS1, do_fff, a, tcg_gen_orc_i32) 46677f10b52fSRichard Henderson TRANS(FORs, VIS1, do_fff, a, tcg_gen_or_i32) 46687f10b52fSRichard Henderson 4669c1514961SRichard Henderson static bool do_env_fff(DisasContext *dc, arg_r_r_r *a, 4670c1514961SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 4671c1514961SRichard Henderson { 4672c1514961SRichard Henderson TCGv_i32 src1, src2; 4673c1514961SRichard Henderson 4674c1514961SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4675c1514961SRichard Henderson return true; 4676c1514961SRichard Henderson } 4677c1514961SRichard Henderson 4678c1514961SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4679c1514961SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4680c1514961SRichard Henderson func(src1, tcg_env, src1, src2); 4681c1514961SRichard Henderson gen_store_fpr_F(dc, a->rd, src1); 4682c1514961SRichard Henderson return advance_pc(dc); 4683c1514961SRichard Henderson } 4684c1514961SRichard Henderson 4685c1514961SRichard Henderson TRANS(FADDs, ALL, do_env_fff, a, gen_helper_fadds) 4686c1514961SRichard Henderson TRANS(FSUBs, ALL, do_env_fff, a, gen_helper_fsubs) 4687c1514961SRichard Henderson TRANS(FMULs, ALL, do_env_fff, a, gen_helper_fmuls) 4688c1514961SRichard Henderson TRANS(FDIVs, ALL, do_env_fff, a, gen_helper_fdivs) 4689c1514961SRichard Henderson 4690a859602cSRichard Henderson static bool do_dff(DisasContext *dc, arg_r_r_r *a, 4691a859602cSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i32)) 4692a859602cSRichard Henderson { 4693a859602cSRichard Henderson TCGv_i64 dst; 4694a859602cSRichard Henderson TCGv_i32 src1, src2; 4695a859602cSRichard Henderson 4696a859602cSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4697a859602cSRichard Henderson return true; 4698a859602cSRichard Henderson } 4699a859602cSRichard Henderson 470052f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4701a859602cSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4702a859602cSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4703a859602cSRichard Henderson func(dst, src1, src2); 4704a859602cSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4705a859602cSRichard Henderson return advance_pc(dc); 4706a859602cSRichard Henderson } 4707a859602cSRichard Henderson 4708a859602cSRichard Henderson TRANS(FMUL8x16AU, VIS1, do_dff, a, gen_op_fmul8x16au) 4709a859602cSRichard Henderson TRANS(FMUL8x16AL, VIS1, do_dff, a, gen_op_fmul8x16al) 4710be8998e0SRichard Henderson TRANS(FMULD8SUx16, VIS1, do_dff, a, gen_op_fmuld8sux16) 4711be8998e0SRichard Henderson TRANS(FMULD8ULx16, VIS1, do_dff, a, gen_op_fmuld8ulx16) 4712d3ef26afSRichard Henderson TRANS(FPMERGE, VIS1, do_dff, a, gen_helper_fpmerge) 4713a859602cSRichard Henderson 47149157dcccSRichard Henderson static bool do_dfd(DisasContext *dc, arg_r_r_r *a, 47159157dcccSRichard Henderson void (*func)(TCGv_i64, TCGv_i32, TCGv_i64)) 47169157dcccSRichard Henderson { 47179157dcccSRichard Henderson TCGv_i64 dst, src2; 47189157dcccSRichard Henderson TCGv_i32 src1; 47199157dcccSRichard Henderson 47209157dcccSRichard Henderson if (gen_trap_ifnofpu(dc)) { 47219157dcccSRichard Henderson return true; 47229157dcccSRichard Henderson } 47239157dcccSRichard Henderson 472452f46d46SRichard Henderson dst = tcg_temp_new_i64(); 47259157dcccSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 47269157dcccSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 47279157dcccSRichard Henderson func(dst, src1, src2); 47289157dcccSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 47299157dcccSRichard Henderson return advance_pc(dc); 47309157dcccSRichard Henderson } 47319157dcccSRichard Henderson 47329157dcccSRichard Henderson TRANS(FMUL8x16, VIS1, do_dfd, a, gen_helper_fmul8x16) 47339157dcccSRichard Henderson 473428c131a3SRichard Henderson static bool do_gvec_ddd(DisasContext *dc, arg_r_r_r *a, MemOp vece, 473528c131a3SRichard Henderson void (*func)(unsigned, uint32_t, uint32_t, 473628c131a3SRichard Henderson uint32_t, uint32_t, uint32_t)) 473728c131a3SRichard Henderson { 473828c131a3SRichard Henderson if (gen_trap_ifnofpu(dc)) { 473928c131a3SRichard Henderson return true; 474028c131a3SRichard Henderson } 474128c131a3SRichard Henderson 474228c131a3SRichard Henderson func(vece, gen_offset_fpr_D(a->rd), gen_offset_fpr_D(a->rs1), 474328c131a3SRichard Henderson gen_offset_fpr_D(a->rs2), 8, 8); 474428c131a3SRichard Henderson return advance_pc(dc); 474528c131a3SRichard Henderson } 474628c131a3SRichard Henderson 474728c131a3SRichard Henderson TRANS(FPADD16, VIS1, do_gvec_ddd, a, MO_16, tcg_gen_gvec_add) 474828c131a3SRichard Henderson TRANS(FPADD32, VIS1, do_gvec_ddd, a, MO_32, tcg_gen_gvec_add) 474928c131a3SRichard Henderson TRANS(FPSUB16, VIS1, do_gvec_ddd, a, MO_16, tcg_gen_gvec_sub) 475028c131a3SRichard Henderson TRANS(FPSUB32, VIS1, do_gvec_ddd, a, MO_32, tcg_gen_gvec_sub) 475128c131a3SRichard Henderson 4752e06c9f83SRichard Henderson static bool do_ddd(DisasContext *dc, arg_r_r_r *a, 4753e06c9f83SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64)) 4754e06c9f83SRichard Henderson { 4755e06c9f83SRichard Henderson TCGv_i64 dst, src1, src2; 4756e06c9f83SRichard Henderson 4757e06c9f83SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4758e06c9f83SRichard Henderson return true; 4759e06c9f83SRichard Henderson } 4760e06c9f83SRichard Henderson 476152f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4762e06c9f83SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4763e06c9f83SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4764e06c9f83SRichard Henderson func(dst, src1, src2); 4765e06c9f83SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4766e06c9f83SRichard Henderson return advance_pc(dc); 4767e06c9f83SRichard Henderson } 4768e06c9f83SRichard Henderson 4769e06c9f83SRichard Henderson TRANS(FMUL8SUx16, VIS1, do_ddd, a, gen_helper_fmul8sux16) 4770e06c9f83SRichard Henderson TRANS(FMUL8ULx16, VIS1, do_ddd, a, gen_helper_fmul8ulx16) 4771e06c9f83SRichard Henderson 4772e06c9f83SRichard Henderson TRANS(FNORd, VIS1, do_ddd, a, tcg_gen_nor_i64) 4773e06c9f83SRichard Henderson TRANS(FANDNOTd, VIS1, do_ddd, a, tcg_gen_andc_i64) 4774e06c9f83SRichard Henderson TRANS(FXORd, VIS1, do_ddd, a, tcg_gen_xor_i64) 4775e06c9f83SRichard Henderson TRANS(FNANDd, VIS1, do_ddd, a, tcg_gen_nand_i64) 4776e06c9f83SRichard Henderson TRANS(FANDd, VIS1, do_ddd, a, tcg_gen_and_i64) 4777e06c9f83SRichard Henderson TRANS(FXNORd, VIS1, do_ddd, a, tcg_gen_eqv_i64) 4778e06c9f83SRichard Henderson TRANS(FORNOTd, VIS1, do_ddd, a, tcg_gen_orc_i64) 4779e06c9f83SRichard Henderson TRANS(FORd, VIS1, do_ddd, a, tcg_gen_or_i64) 4780e06c9f83SRichard Henderson 47814b6edc0aSRichard Henderson TRANS(FPACK32, VIS1, do_ddd, a, gen_op_fpack32) 47824b6edc0aSRichard Henderson TRANS(FALIGNDATAg, VIS1, do_ddd, a, gen_op_faligndata) 47834b6edc0aSRichard Henderson TRANS(BSHUFFLE, VIS2, do_ddd, a, gen_op_bshuffle) 47844b6edc0aSRichard Henderson 4785e2fa6bd1SRichard Henderson static bool do_rdd(DisasContext *dc, arg_r_r_r *a, 4786e2fa6bd1SRichard Henderson void (*func)(TCGv, TCGv_i64, TCGv_i64)) 4787e2fa6bd1SRichard Henderson { 4788e2fa6bd1SRichard Henderson TCGv_i64 src1, src2; 4789e2fa6bd1SRichard Henderson TCGv dst; 4790e2fa6bd1SRichard Henderson 4791e2fa6bd1SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4792e2fa6bd1SRichard Henderson return true; 4793e2fa6bd1SRichard Henderson } 4794e2fa6bd1SRichard Henderson 4795e2fa6bd1SRichard Henderson dst = gen_dest_gpr(dc, a->rd); 4796e2fa6bd1SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4797e2fa6bd1SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4798e2fa6bd1SRichard Henderson func(dst, src1, src2); 4799e2fa6bd1SRichard Henderson gen_store_gpr(dc, a->rd, dst); 4800e2fa6bd1SRichard Henderson return advance_pc(dc); 4801e2fa6bd1SRichard Henderson } 4802e2fa6bd1SRichard Henderson 4803e2fa6bd1SRichard Henderson TRANS(FPCMPLE16, VIS1, do_rdd, a, gen_helper_fcmple16) 4804e2fa6bd1SRichard Henderson TRANS(FPCMPNE16, VIS1, do_rdd, a, gen_helper_fcmpne16) 4805e2fa6bd1SRichard Henderson TRANS(FPCMPGT16, VIS1, do_rdd, a, gen_helper_fcmpgt16) 4806e2fa6bd1SRichard Henderson TRANS(FPCMPEQ16, VIS1, do_rdd, a, gen_helper_fcmpeq16) 4807e2fa6bd1SRichard Henderson 4808e2fa6bd1SRichard Henderson TRANS(FPCMPLE32, VIS1, do_rdd, a, gen_helper_fcmple32) 4809e2fa6bd1SRichard Henderson TRANS(FPCMPNE32, VIS1, do_rdd, a, gen_helper_fcmpne32) 4810e2fa6bd1SRichard Henderson TRANS(FPCMPGT32, VIS1, do_rdd, a, gen_helper_fcmpgt32) 4811e2fa6bd1SRichard Henderson TRANS(FPCMPEQ32, VIS1, do_rdd, a, gen_helper_fcmpeq32) 4812e2fa6bd1SRichard Henderson 4813f2a59b0aSRichard Henderson static bool do_env_ddd(DisasContext *dc, arg_r_r_r *a, 4814f2a59b0aSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 4815f2a59b0aSRichard Henderson { 4816f2a59b0aSRichard Henderson TCGv_i64 dst, src1, src2; 4817f2a59b0aSRichard Henderson 4818f2a59b0aSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4819f2a59b0aSRichard Henderson return true; 4820f2a59b0aSRichard Henderson } 4821f2a59b0aSRichard Henderson 482252f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4823f2a59b0aSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4824f2a59b0aSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4825f2a59b0aSRichard Henderson func(dst, tcg_env, src1, src2); 4826f2a59b0aSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4827f2a59b0aSRichard Henderson return advance_pc(dc); 4828f2a59b0aSRichard Henderson } 4829f2a59b0aSRichard Henderson 4830f2a59b0aSRichard Henderson TRANS(FADDd, ALL, do_env_ddd, a, gen_helper_faddd) 4831f2a59b0aSRichard Henderson TRANS(FSUBd, ALL, do_env_ddd, a, gen_helper_fsubd) 4832f2a59b0aSRichard Henderson TRANS(FMULd, ALL, do_env_ddd, a, gen_helper_fmuld) 4833f2a59b0aSRichard Henderson TRANS(FDIVd, ALL, do_env_ddd, a, gen_helper_fdivd) 4834f2a59b0aSRichard Henderson 4835ff4c711bSRichard Henderson static bool trans_FsMULd(DisasContext *dc, arg_r_r_r *a) 4836ff4c711bSRichard Henderson { 4837ff4c711bSRichard Henderson TCGv_i64 dst; 4838ff4c711bSRichard Henderson TCGv_i32 src1, src2; 4839ff4c711bSRichard Henderson 4840ff4c711bSRichard Henderson if (gen_trap_ifnofpu(dc)) { 4841ff4c711bSRichard Henderson return true; 4842ff4c711bSRichard Henderson } 4843ff4c711bSRichard Henderson if (!(dc->def->features & CPU_FEATURE_FSMULD)) { 4844ff4c711bSRichard Henderson return raise_unimpfpop(dc); 4845ff4c711bSRichard Henderson } 4846ff4c711bSRichard Henderson 484752f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4848ff4c711bSRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 4849ff4c711bSRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 4850ff4c711bSRichard Henderson gen_helper_fsmuld(dst, tcg_env, src1, src2); 4851ff4c711bSRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4852ff4c711bSRichard Henderson return advance_pc(dc); 4853ff4c711bSRichard Henderson } 4854ff4c711bSRichard Henderson 48554fd71d19SRichard Henderson static bool do_ffff(DisasContext *dc, arg_r_r_r_r *a, 48564fd71d19SRichard Henderson void (*func)(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_i32)) 48574fd71d19SRichard Henderson { 48584fd71d19SRichard Henderson TCGv_i32 dst, src1, src2, src3; 48594fd71d19SRichard Henderson 48604fd71d19SRichard Henderson if (gen_trap_ifnofpu(dc)) { 48614fd71d19SRichard Henderson return true; 48624fd71d19SRichard Henderson } 48634fd71d19SRichard Henderson 48644fd71d19SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 48654fd71d19SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 48664fd71d19SRichard Henderson src3 = gen_load_fpr_F(dc, a->rs3); 48674fd71d19SRichard Henderson dst = tcg_temp_new_i32(); 48684fd71d19SRichard Henderson func(dst, src1, src2, src3); 48694fd71d19SRichard Henderson gen_store_fpr_F(dc, a->rd, dst); 48704fd71d19SRichard Henderson return advance_pc(dc); 48714fd71d19SRichard Henderson } 48724fd71d19SRichard Henderson 48734fd71d19SRichard Henderson TRANS(FMADDs, FMAF, do_ffff, a, gen_op_fmadds) 48744fd71d19SRichard Henderson TRANS(FMSUBs, FMAF, do_ffff, a, gen_op_fmsubs) 48754fd71d19SRichard Henderson TRANS(FNMSUBs, FMAF, do_ffff, a, gen_op_fnmsubs) 48764fd71d19SRichard Henderson TRANS(FNMADDs, FMAF, do_ffff, a, gen_op_fnmadds) 48774fd71d19SRichard Henderson 48784fd71d19SRichard Henderson static bool do_dddd(DisasContext *dc, arg_r_r_r_r *a, 4879afb04344SRichard Henderson void (*func)(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_i64)) 4880afb04344SRichard Henderson { 48814fd71d19SRichard Henderson TCGv_i64 dst, src1, src2, src3; 4882afb04344SRichard Henderson 4883afb04344SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4884afb04344SRichard Henderson return true; 4885afb04344SRichard Henderson } 4886afb04344SRichard Henderson 488752f46d46SRichard Henderson dst = tcg_temp_new_i64(); 4888afb04344SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 4889afb04344SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 48904fd71d19SRichard Henderson src3 = gen_load_fpr_D(dc, a->rs3); 48914fd71d19SRichard Henderson func(dst, src1, src2, src3); 4892afb04344SRichard Henderson gen_store_fpr_D(dc, a->rd, dst); 4893afb04344SRichard Henderson return advance_pc(dc); 4894afb04344SRichard Henderson } 4895afb04344SRichard Henderson 4896afb04344SRichard Henderson TRANS(PDIST, VIS1, do_dddd, a, gen_helper_pdist) 48974fd71d19SRichard Henderson TRANS(FMADDd, FMAF, do_dddd, a, gen_op_fmaddd) 48984fd71d19SRichard Henderson TRANS(FMSUBd, FMAF, do_dddd, a, gen_op_fmsubd) 48994fd71d19SRichard Henderson TRANS(FNMSUBd, FMAF, do_dddd, a, gen_op_fnmsubd) 49004fd71d19SRichard Henderson TRANS(FNMADDd, FMAF, do_dddd, a, gen_op_fnmaddd) 4901afb04344SRichard Henderson 4902a4056239SRichard Henderson static bool do_env_qqq(DisasContext *dc, arg_r_r_r *a, 490316bedf89SRichard Henderson void (*func)(TCGv_i128, TCGv_env, TCGv_i128, TCGv_i128)) 4904a4056239SRichard Henderson { 490516bedf89SRichard Henderson TCGv_i128 src1, src2; 490616bedf89SRichard Henderson 4907a4056239SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4908a4056239SRichard Henderson return true; 4909a4056239SRichard Henderson } 4910a4056239SRichard Henderson if (gen_trap_float128(dc)) { 4911a4056239SRichard Henderson return true; 4912a4056239SRichard Henderson } 4913a4056239SRichard Henderson 491416bedf89SRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 491516bedf89SRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 491616bedf89SRichard Henderson func(src1, tcg_env, src1, src2); 491716bedf89SRichard Henderson gen_store_fpr_Q(dc, a->rd, src1); 4918a4056239SRichard Henderson return advance_pc(dc); 4919a4056239SRichard Henderson } 4920a4056239SRichard Henderson 4921a4056239SRichard Henderson TRANS(FADDq, ALL, do_env_qqq, a, gen_helper_faddq) 4922a4056239SRichard Henderson TRANS(FSUBq, ALL, do_env_qqq, a, gen_helper_fsubq) 4923a4056239SRichard Henderson TRANS(FMULq, ALL, do_env_qqq, a, gen_helper_fmulq) 4924a4056239SRichard Henderson TRANS(FDIVq, ALL, do_env_qqq, a, gen_helper_fdivq) 4925a4056239SRichard Henderson 49265e3b17bbSRichard Henderson static bool trans_FdMULq(DisasContext *dc, arg_r_r_r *a) 49275e3b17bbSRichard Henderson { 49285e3b17bbSRichard Henderson TCGv_i64 src1, src2; 4929ba21dc99SRichard Henderson TCGv_i128 dst; 49305e3b17bbSRichard Henderson 49315e3b17bbSRichard Henderson if (gen_trap_ifnofpu(dc)) { 49325e3b17bbSRichard Henderson return true; 49335e3b17bbSRichard Henderson } 49345e3b17bbSRichard Henderson if (gen_trap_float128(dc)) { 49355e3b17bbSRichard Henderson return true; 49365e3b17bbSRichard Henderson } 49375e3b17bbSRichard Henderson 49385e3b17bbSRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 49395e3b17bbSRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 4940ba21dc99SRichard Henderson dst = tcg_temp_new_i128(); 4941ba21dc99SRichard Henderson gen_helper_fdmulq(dst, tcg_env, src1, src2); 4942ba21dc99SRichard Henderson gen_store_fpr_Q(dc, a->rd, dst); 49435e3b17bbSRichard Henderson return advance_pc(dc); 49445e3b17bbSRichard Henderson } 49455e3b17bbSRichard Henderson 4946f7ec8155SRichard Henderson static bool do_fmovr(DisasContext *dc, arg_FMOVRs *a, bool is_128, 4947f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4948f7ec8155SRichard Henderson { 4949f7ec8155SRichard Henderson DisasCompare cmp; 4950f7ec8155SRichard Henderson 49512c4f56c9SRichard Henderson if (!gen_compare_reg(&cmp, a->cond, gen_load_gpr(dc, a->rs1))) { 49522c4f56c9SRichard Henderson return false; 49532c4f56c9SRichard Henderson } 4954f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4955f7ec8155SRichard Henderson return true; 4956f7ec8155SRichard Henderson } 4957f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 4958f7ec8155SRichard Henderson return true; 4959f7ec8155SRichard Henderson } 4960f7ec8155SRichard Henderson 4961f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4962f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 4963f7ec8155SRichard Henderson return advance_pc(dc); 4964f7ec8155SRichard Henderson } 4965f7ec8155SRichard Henderson 4966f7ec8155SRichard Henderson TRANS(FMOVRs, 64, do_fmovr, a, false, gen_fmovs) 4967f7ec8155SRichard Henderson TRANS(FMOVRd, 64, do_fmovr, a, false, gen_fmovd) 4968f7ec8155SRichard Henderson TRANS(FMOVRq, 64, do_fmovr, a, true, gen_fmovq) 4969f7ec8155SRichard Henderson 4970f7ec8155SRichard Henderson static bool do_fmovcc(DisasContext *dc, arg_FMOVscc *a, bool is_128, 4971f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4972f7ec8155SRichard Henderson { 4973f7ec8155SRichard Henderson DisasCompare cmp; 4974f7ec8155SRichard Henderson 4975f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4976f7ec8155SRichard Henderson return true; 4977f7ec8155SRichard Henderson } 4978f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 4979f7ec8155SRichard Henderson return true; 4980f7ec8155SRichard Henderson } 4981f7ec8155SRichard Henderson 4982f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 4983f7ec8155SRichard Henderson gen_compare(&cmp, a->cc, a->cond, dc); 4984f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 4985f7ec8155SRichard Henderson return advance_pc(dc); 4986f7ec8155SRichard Henderson } 4987f7ec8155SRichard Henderson 4988f7ec8155SRichard Henderson TRANS(FMOVscc, 64, do_fmovcc, a, false, gen_fmovs) 4989f7ec8155SRichard Henderson TRANS(FMOVdcc, 64, do_fmovcc, a, false, gen_fmovd) 4990f7ec8155SRichard Henderson TRANS(FMOVqcc, 64, do_fmovcc, a, true, gen_fmovq) 4991f7ec8155SRichard Henderson 4992f7ec8155SRichard Henderson static bool do_fmovfcc(DisasContext *dc, arg_FMOVsfcc *a, bool is_128, 4993f7ec8155SRichard Henderson void (*func)(DisasContext *, DisasCompare *, int, int)) 4994f7ec8155SRichard Henderson { 4995f7ec8155SRichard Henderson DisasCompare cmp; 4996f7ec8155SRichard Henderson 4997f7ec8155SRichard Henderson if (gen_trap_ifnofpu(dc)) { 4998f7ec8155SRichard Henderson return true; 4999f7ec8155SRichard Henderson } 5000f7ec8155SRichard Henderson if (is_128 && gen_trap_float128(dc)) { 5001f7ec8155SRichard Henderson return true; 5002f7ec8155SRichard Henderson } 5003f7ec8155SRichard Henderson 5004f7ec8155SRichard Henderson gen_op_clear_ieee_excp_and_FTT(); 5005f7ec8155SRichard Henderson gen_fcompare(&cmp, a->cc, a->cond); 5006f7ec8155SRichard Henderson func(dc, &cmp, a->rd, a->rs2); 5007f7ec8155SRichard Henderson return advance_pc(dc); 5008f7ec8155SRichard Henderson } 5009f7ec8155SRichard Henderson 5010f7ec8155SRichard Henderson TRANS(FMOVsfcc, 64, do_fmovfcc, a, false, gen_fmovs) 5011f7ec8155SRichard Henderson TRANS(FMOVdfcc, 64, do_fmovfcc, a, false, gen_fmovd) 5012f7ec8155SRichard Henderson TRANS(FMOVqfcc, 64, do_fmovfcc, a, true, gen_fmovq) 5013f7ec8155SRichard Henderson 501440f9ad21SRichard Henderson static bool do_fcmps(DisasContext *dc, arg_FCMPs *a, bool e) 501540f9ad21SRichard Henderson { 501640f9ad21SRichard Henderson TCGv_i32 src1, src2; 501740f9ad21SRichard Henderson 501840f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 501940f9ad21SRichard Henderson return false; 502040f9ad21SRichard Henderson } 502140f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 502240f9ad21SRichard Henderson return true; 502340f9ad21SRichard Henderson } 502440f9ad21SRichard Henderson 502540f9ad21SRichard Henderson src1 = gen_load_fpr_F(dc, a->rs1); 502640f9ad21SRichard Henderson src2 = gen_load_fpr_F(dc, a->rs2); 502740f9ad21SRichard Henderson if (e) { 5028d8c5b92fSRichard Henderson gen_helper_fcmpes(cpu_fcc[a->cc], tcg_env, src1, src2); 502940f9ad21SRichard Henderson } else { 5030d8c5b92fSRichard Henderson gen_helper_fcmps(cpu_fcc[a->cc], tcg_env, src1, src2); 503140f9ad21SRichard Henderson } 503240f9ad21SRichard Henderson return advance_pc(dc); 503340f9ad21SRichard Henderson } 503440f9ad21SRichard Henderson 503540f9ad21SRichard Henderson TRANS(FCMPs, ALL, do_fcmps, a, false) 503640f9ad21SRichard Henderson TRANS(FCMPEs, ALL, do_fcmps, a, true) 503740f9ad21SRichard Henderson 503840f9ad21SRichard Henderson static bool do_fcmpd(DisasContext *dc, arg_FCMPd *a, bool e) 503940f9ad21SRichard Henderson { 504040f9ad21SRichard Henderson TCGv_i64 src1, src2; 504140f9ad21SRichard Henderson 504240f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 504340f9ad21SRichard Henderson return false; 504440f9ad21SRichard Henderson } 504540f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 504640f9ad21SRichard Henderson return true; 504740f9ad21SRichard Henderson } 504840f9ad21SRichard Henderson 504940f9ad21SRichard Henderson src1 = gen_load_fpr_D(dc, a->rs1); 505040f9ad21SRichard Henderson src2 = gen_load_fpr_D(dc, a->rs2); 505140f9ad21SRichard Henderson if (e) { 5052d8c5b92fSRichard Henderson gen_helper_fcmped(cpu_fcc[a->cc], tcg_env, src1, src2); 505340f9ad21SRichard Henderson } else { 5054d8c5b92fSRichard Henderson gen_helper_fcmpd(cpu_fcc[a->cc], tcg_env, src1, src2); 505540f9ad21SRichard Henderson } 505640f9ad21SRichard Henderson return advance_pc(dc); 505740f9ad21SRichard Henderson } 505840f9ad21SRichard Henderson 505940f9ad21SRichard Henderson TRANS(FCMPd, ALL, do_fcmpd, a, false) 506040f9ad21SRichard Henderson TRANS(FCMPEd, ALL, do_fcmpd, a, true) 506140f9ad21SRichard Henderson 506240f9ad21SRichard Henderson static bool do_fcmpq(DisasContext *dc, arg_FCMPq *a, bool e) 506340f9ad21SRichard Henderson { 5064f3ceafadSRichard Henderson TCGv_i128 src1, src2; 5065f3ceafadSRichard Henderson 506640f9ad21SRichard Henderson if (avail_32(dc) && a->cc != 0) { 506740f9ad21SRichard Henderson return false; 506840f9ad21SRichard Henderson } 506940f9ad21SRichard Henderson if (gen_trap_ifnofpu(dc)) { 507040f9ad21SRichard Henderson return true; 507140f9ad21SRichard Henderson } 507240f9ad21SRichard Henderson if (gen_trap_float128(dc)) { 507340f9ad21SRichard Henderson return true; 507440f9ad21SRichard Henderson } 507540f9ad21SRichard Henderson 5076f3ceafadSRichard Henderson src1 = gen_load_fpr_Q(dc, a->rs1); 5077f3ceafadSRichard Henderson src2 = gen_load_fpr_Q(dc, a->rs2); 507840f9ad21SRichard Henderson if (e) { 5079d8c5b92fSRichard Henderson gen_helper_fcmpeq(cpu_fcc[a->cc], tcg_env, src1, src2); 508040f9ad21SRichard Henderson } else { 5081d8c5b92fSRichard Henderson gen_helper_fcmpq(cpu_fcc[a->cc], tcg_env, src1, src2); 508240f9ad21SRichard Henderson } 508340f9ad21SRichard Henderson return advance_pc(dc); 508440f9ad21SRichard Henderson } 508540f9ad21SRichard Henderson 508640f9ad21SRichard Henderson TRANS(FCMPq, ALL, do_fcmpq, a, false) 508740f9ad21SRichard Henderson TRANS(FCMPEq, ALL, do_fcmpq, a, true) 508840f9ad21SRichard Henderson 50896e61bc94SEmilio G. Cota static void sparc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 5090fcf5ef2aSThomas Huth { 50916e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 50926e61bc94SEmilio G. Cota int bound; 5093af00be49SEmilio G. Cota 5094af00be49SEmilio G. Cota dc->pc = dc->base.pc_first; 50956e61bc94SEmilio G. Cota dc->npc = (target_ulong)dc->base.tb->cs_base; 50966e61bc94SEmilio G. Cota dc->mem_idx = dc->base.tb->flags & TB_FLAG_MMU_MASK; 509777976769SPhilippe Mathieu-Daudé dc->def = &cpu_env(cs)->def; 50986e61bc94SEmilio G. Cota dc->fpu_enabled = tb_fpu_enabled(dc->base.tb->flags); 50996e61bc94SEmilio G. Cota dc->address_mask_32bit = tb_am_enabled(dc->base.tb->flags); 5100c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 51016e61bc94SEmilio G. Cota dc->supervisor = (dc->base.tb->flags & TB_FLAG_SUPER) != 0; 5102c9b459aaSArtyom Tarasenko #endif 5103fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5104fcf5ef2aSThomas Huth dc->fprs_dirty = 0; 51056e61bc94SEmilio G. Cota dc->asi = (dc->base.tb->flags >> TB_FLAG_ASI_SHIFT) & 0xff; 5106c9b459aaSArtyom Tarasenko #ifndef CONFIG_USER_ONLY 51076e61bc94SEmilio G. Cota dc->hypervisor = (dc->base.tb->flags & TB_FLAG_HYPER) != 0; 5108c9b459aaSArtyom Tarasenko #endif 5109fcf5ef2aSThomas Huth #endif 51106e61bc94SEmilio G. Cota /* 51116e61bc94SEmilio G. Cota * if we reach a page boundary, we stop generation so that the 51126e61bc94SEmilio G. Cota * PC of a TT_TFAULT exception is always in the right page 51136e61bc94SEmilio G. Cota */ 51146e61bc94SEmilio G. Cota bound = -(dc->base.pc_first | TARGET_PAGE_MASK) / 4; 51156e61bc94SEmilio G. Cota dc->base.max_insns = MIN(dc->base.max_insns, bound); 5116af00be49SEmilio G. Cota } 5117fcf5ef2aSThomas Huth 51186e61bc94SEmilio G. Cota static void sparc_tr_tb_start(DisasContextBase *db, CPUState *cs) 51196e61bc94SEmilio G. Cota { 51206e61bc94SEmilio G. Cota } 51216e61bc94SEmilio G. Cota 51226e61bc94SEmilio G. Cota static void sparc_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 51236e61bc94SEmilio G. Cota { 51246e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5125633c4283SRichard Henderson target_ulong npc = dc->npc; 51266e61bc94SEmilio G. Cota 5127633c4283SRichard Henderson if (npc & 3) { 5128633c4283SRichard Henderson switch (npc) { 5129633c4283SRichard Henderson case JUMP_PC: 5130fcf5ef2aSThomas Huth assert(dc->jump_pc[1] == dc->pc + 4); 5131633c4283SRichard Henderson npc = dc->jump_pc[0] | JUMP_PC; 5132633c4283SRichard Henderson break; 5133633c4283SRichard Henderson case DYNAMIC_PC: 5134633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5135633c4283SRichard Henderson npc = DYNAMIC_PC; 5136633c4283SRichard Henderson break; 5137633c4283SRichard Henderson default: 5138633c4283SRichard Henderson g_assert_not_reached(); 5139fcf5ef2aSThomas Huth } 51406e61bc94SEmilio G. Cota } 5141633c4283SRichard Henderson tcg_gen_insn_start(dc->pc, npc); 5142633c4283SRichard Henderson } 5143fcf5ef2aSThomas Huth 51446e61bc94SEmilio G. Cota static void sparc_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 51456e61bc94SEmilio G. Cota { 51466e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 51476e61bc94SEmilio G. Cota unsigned int insn; 5148fcf5ef2aSThomas Huth 514977976769SPhilippe Mathieu-Daudé insn = translator_ldl(cpu_env(cs), &dc->base, dc->pc); 5150af00be49SEmilio G. Cota dc->base.pc_next += 4; 5151878cc677SRichard Henderson 5152878cc677SRichard Henderson if (!decode(dc, insn)) { 5153ba9c09b4SRichard Henderson gen_exception(dc, TT_ILL_INSN); 5154878cc677SRichard Henderson } 5155fcf5ef2aSThomas Huth 5156af00be49SEmilio G. Cota if (dc->base.is_jmp == DISAS_NORETURN) { 51576e61bc94SEmilio G. Cota return; 5158c5e6ccdfSEmilio G. Cota } 5159af00be49SEmilio G. Cota if (dc->pc != dc->base.pc_next) { 51606e61bc94SEmilio G. Cota dc->base.is_jmp = DISAS_TOO_MANY; 5161af00be49SEmilio G. Cota } 51626e61bc94SEmilio G. Cota } 5163fcf5ef2aSThomas Huth 51646e61bc94SEmilio G. Cota static void sparc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 51656e61bc94SEmilio G. Cota { 51666e61bc94SEmilio G. Cota DisasContext *dc = container_of(dcbase, DisasContext, base); 5167186e7890SRichard Henderson DisasDelayException *e, *e_next; 5168633c4283SRichard Henderson bool may_lookup; 51696e61bc94SEmilio G. Cota 517089527e3aSRichard Henderson finishing_insn(dc); 517189527e3aSRichard Henderson 517246bb0137SMark Cave-Ayland switch (dc->base.is_jmp) { 517346bb0137SMark Cave-Ayland case DISAS_NEXT: 517446bb0137SMark Cave-Ayland case DISAS_TOO_MANY: 5175633c4283SRichard Henderson if (((dc->pc | dc->npc) & 3) == 0) { 5176fcf5ef2aSThomas Huth /* static PC and NPC: we can use direct chaining */ 5177fcf5ef2aSThomas Huth gen_goto_tb(dc, 0, dc->pc, dc->npc); 5178633c4283SRichard Henderson break; 5179fcf5ef2aSThomas Huth } 5180633c4283SRichard Henderson 5181930f1865SRichard Henderson may_lookup = true; 5182633c4283SRichard Henderson if (dc->pc & 3) { 5183633c4283SRichard Henderson switch (dc->pc) { 5184633c4283SRichard Henderson case DYNAMIC_PC_LOOKUP: 5185633c4283SRichard Henderson break; 5186633c4283SRichard Henderson case DYNAMIC_PC: 5187633c4283SRichard Henderson may_lookup = false; 5188633c4283SRichard Henderson break; 5189633c4283SRichard Henderson default: 5190633c4283SRichard Henderson g_assert_not_reached(); 5191633c4283SRichard Henderson } 5192633c4283SRichard Henderson } else { 5193633c4283SRichard Henderson tcg_gen_movi_tl(cpu_pc, dc->pc); 5194633c4283SRichard Henderson } 5195633c4283SRichard Henderson 5196930f1865SRichard Henderson if (dc->npc & 3) { 5197930f1865SRichard Henderson switch (dc->npc) { 5198930f1865SRichard Henderson case JUMP_PC: 5199930f1865SRichard Henderson gen_generic_branch(dc); 5200930f1865SRichard Henderson break; 5201930f1865SRichard Henderson case DYNAMIC_PC: 5202930f1865SRichard Henderson may_lookup = false; 5203930f1865SRichard Henderson break; 5204930f1865SRichard Henderson case DYNAMIC_PC_LOOKUP: 5205930f1865SRichard Henderson break; 5206930f1865SRichard Henderson default: 5207930f1865SRichard Henderson g_assert_not_reached(); 5208930f1865SRichard Henderson } 5209930f1865SRichard Henderson } else { 5210930f1865SRichard Henderson tcg_gen_movi_tl(cpu_npc, dc->npc); 5211930f1865SRichard Henderson } 5212633c4283SRichard Henderson if (may_lookup) { 5213633c4283SRichard Henderson tcg_gen_lookup_and_goto_ptr(); 5214633c4283SRichard Henderson } else { 521507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 5216fcf5ef2aSThomas Huth } 521746bb0137SMark Cave-Ayland break; 521846bb0137SMark Cave-Ayland 521946bb0137SMark Cave-Ayland case DISAS_NORETURN: 522046bb0137SMark Cave-Ayland break; 522146bb0137SMark Cave-Ayland 522246bb0137SMark Cave-Ayland case DISAS_EXIT: 522346bb0137SMark Cave-Ayland /* Exit TB */ 522446bb0137SMark Cave-Ayland save_state(dc); 522546bb0137SMark Cave-Ayland tcg_gen_exit_tb(NULL, 0); 522646bb0137SMark Cave-Ayland break; 522746bb0137SMark Cave-Ayland 522846bb0137SMark Cave-Ayland default: 522946bb0137SMark Cave-Ayland g_assert_not_reached(); 5230fcf5ef2aSThomas Huth } 5231186e7890SRichard Henderson 5232186e7890SRichard Henderson for (e = dc->delay_excp_list; e ; e = e_next) { 5233186e7890SRichard Henderson gen_set_label(e->lab); 5234186e7890SRichard Henderson 5235186e7890SRichard Henderson tcg_gen_movi_tl(cpu_pc, e->pc); 5236186e7890SRichard Henderson if (e->npc % 4 == 0) { 5237186e7890SRichard Henderson tcg_gen_movi_tl(cpu_npc, e->npc); 5238186e7890SRichard Henderson } 5239186e7890SRichard Henderson gen_helper_raise_exception(tcg_env, e->excp); 5240186e7890SRichard Henderson 5241186e7890SRichard Henderson e_next = e->next; 5242186e7890SRichard Henderson g_free(e); 5243186e7890SRichard Henderson } 5244fcf5ef2aSThomas Huth } 52456e61bc94SEmilio G. Cota 52466e61bc94SEmilio G. Cota static const TranslatorOps sparc_tr_ops = { 52476e61bc94SEmilio G. Cota .init_disas_context = sparc_tr_init_disas_context, 52486e61bc94SEmilio G. Cota .tb_start = sparc_tr_tb_start, 52496e61bc94SEmilio G. Cota .insn_start = sparc_tr_insn_start, 52506e61bc94SEmilio G. Cota .translate_insn = sparc_tr_translate_insn, 52516e61bc94SEmilio G. Cota .tb_stop = sparc_tr_tb_stop, 52526e61bc94SEmilio G. Cota }; 52536e61bc94SEmilio G. Cota 5254597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 525532f0c394SAnton Johansson vaddr pc, void *host_pc) 52566e61bc94SEmilio G. Cota { 52576e61bc94SEmilio G. Cota DisasContext dc = {}; 52586e61bc94SEmilio G. Cota 5259306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sparc_tr_ops, &dc.base); 5260fcf5ef2aSThomas Huth } 5261fcf5ef2aSThomas Huth 526255c3ceefSRichard Henderson void sparc_tcg_init(void) 5263fcf5ef2aSThomas Huth { 5264fcf5ef2aSThomas Huth static const char gregnames[32][4] = { 5265fcf5ef2aSThomas Huth "g0", "g1", "g2", "g3", "g4", "g5", "g6", "g7", 5266fcf5ef2aSThomas Huth "o0", "o1", "o2", "o3", "o4", "o5", "o6", "o7", 5267fcf5ef2aSThomas Huth "l0", "l1", "l2", "l3", "l4", "l5", "l6", "l7", 5268fcf5ef2aSThomas Huth "i0", "i1", "i2", "i3", "i4", "i5", "i6", "i7", 5269fcf5ef2aSThomas Huth }; 5270fcf5ef2aSThomas Huth 5271d8c5b92fSRichard Henderson static const struct { TCGv_i32 *ptr; int off; const char *name; } r32[] = { 5272d8c5b92fSRichard Henderson #ifdef TARGET_SPARC64 5273d8c5b92fSRichard Henderson { &cpu_fprs, offsetof(CPUSPARCState, fprs), "fprs" }, 5274d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc0" }, 5275d8c5b92fSRichard Henderson { &cpu_fcc[1], offsetof(CPUSPARCState, fcc[1]), "fcc1" }, 5276d8c5b92fSRichard Henderson { &cpu_fcc[2], offsetof(CPUSPARCState, fcc[2]), "fcc2" }, 5277d8c5b92fSRichard Henderson { &cpu_fcc[3], offsetof(CPUSPARCState, fcc[3]), "fcc3" }, 5278d8c5b92fSRichard Henderson #else 5279d8c5b92fSRichard Henderson { &cpu_fcc[0], offsetof(CPUSPARCState, fcc[0]), "fcc" }, 5280d8c5b92fSRichard Henderson #endif 5281d8c5b92fSRichard Henderson }; 5282d8c5b92fSRichard Henderson 5283fcf5ef2aSThomas Huth static const struct { TCGv *ptr; int off; const char *name; } rtl[] = { 5284fcf5ef2aSThomas Huth #ifdef TARGET_SPARC64 5285fcf5ef2aSThomas Huth { &cpu_gsr, offsetof(CPUSPARCState, gsr), "gsr" }, 52862a1905c7SRichard Henderson { &cpu_xcc_Z, offsetof(CPUSPARCState, xcc_Z), "xcc_Z" }, 52872a1905c7SRichard Henderson { &cpu_xcc_C, offsetof(CPUSPARCState, xcc_C), "xcc_C" }, 5288fcf5ef2aSThomas Huth #endif 52892a1905c7SRichard Henderson { &cpu_cc_N, offsetof(CPUSPARCState, cc_N), "cc_N" }, 52902a1905c7SRichard Henderson { &cpu_cc_V, offsetof(CPUSPARCState, cc_V), "cc_V" }, 52912a1905c7SRichard Henderson { &cpu_icc_Z, offsetof(CPUSPARCState, icc_Z), "icc_Z" }, 52922a1905c7SRichard Henderson { &cpu_icc_C, offsetof(CPUSPARCState, icc_C), "icc_C" }, 5293fcf5ef2aSThomas Huth { &cpu_cond, offsetof(CPUSPARCState, cond), "cond" }, 5294fcf5ef2aSThomas Huth { &cpu_pc, offsetof(CPUSPARCState, pc), "pc" }, 5295fcf5ef2aSThomas Huth { &cpu_npc, offsetof(CPUSPARCState, npc), "npc" }, 5296fcf5ef2aSThomas Huth { &cpu_y, offsetof(CPUSPARCState, y), "y" }, 5297fcf5ef2aSThomas Huth { &cpu_tbr, offsetof(CPUSPARCState, tbr), "tbr" }, 5298fcf5ef2aSThomas Huth }; 5299fcf5ef2aSThomas Huth 5300fcf5ef2aSThomas Huth unsigned int i; 5301fcf5ef2aSThomas Huth 5302ad75a51eSRichard Henderson cpu_regwptr = tcg_global_mem_new_ptr(tcg_env, 5303fcf5ef2aSThomas Huth offsetof(CPUSPARCState, regwptr), 5304fcf5ef2aSThomas Huth "regwptr"); 5305fcf5ef2aSThomas Huth 5306d8c5b92fSRichard Henderson for (i = 0; i < ARRAY_SIZE(r32); ++i) { 5307d8c5b92fSRichard Henderson *r32[i].ptr = tcg_global_mem_new_i32(tcg_env, r32[i].off, r32[i].name); 5308d8c5b92fSRichard Henderson } 5309d8c5b92fSRichard Henderson 5310fcf5ef2aSThomas Huth for (i = 0; i < ARRAY_SIZE(rtl); ++i) { 5311ad75a51eSRichard Henderson *rtl[i].ptr = tcg_global_mem_new(tcg_env, rtl[i].off, rtl[i].name); 5312fcf5ef2aSThomas Huth } 5313fcf5ef2aSThomas Huth 5314f764718dSRichard Henderson cpu_regs[0] = NULL; 5315fcf5ef2aSThomas Huth for (i = 1; i < 8; ++i) { 5316ad75a51eSRichard Henderson cpu_regs[i] = tcg_global_mem_new(tcg_env, 5317fcf5ef2aSThomas Huth offsetof(CPUSPARCState, gregs[i]), 5318fcf5ef2aSThomas Huth gregnames[i]); 5319fcf5ef2aSThomas Huth } 5320fcf5ef2aSThomas Huth 5321fcf5ef2aSThomas Huth for (i = 8; i < 32; ++i) { 5322fcf5ef2aSThomas Huth cpu_regs[i] = tcg_global_mem_new(cpu_regwptr, 5323fcf5ef2aSThomas Huth (i - 8) * sizeof(target_ulong), 5324fcf5ef2aSThomas Huth gregnames[i]); 5325fcf5ef2aSThomas Huth } 5326fcf5ef2aSThomas Huth } 5327fcf5ef2aSThomas Huth 5328f36aaa53SRichard Henderson void sparc_restore_state_to_opc(CPUState *cs, 5329f36aaa53SRichard Henderson const TranslationBlock *tb, 5330f36aaa53SRichard Henderson const uint64_t *data) 5331fcf5ef2aSThomas Huth { 533277976769SPhilippe Mathieu-Daudé CPUSPARCState *env = cpu_env(cs); 5333fcf5ef2aSThomas Huth target_ulong pc = data[0]; 5334fcf5ef2aSThomas Huth target_ulong npc = data[1]; 5335fcf5ef2aSThomas Huth 5336fcf5ef2aSThomas Huth env->pc = pc; 5337fcf5ef2aSThomas Huth if (npc == DYNAMIC_PC) { 5338fcf5ef2aSThomas Huth /* dynamic NPC: already stored */ 5339fcf5ef2aSThomas Huth } else if (npc & JUMP_PC) { 5340fcf5ef2aSThomas Huth /* jump PC: use 'cond' and the jump targets of the translation */ 5341fcf5ef2aSThomas Huth if (env->cond) { 5342fcf5ef2aSThomas Huth env->npc = npc & ~3; 5343fcf5ef2aSThomas Huth } else { 5344fcf5ef2aSThomas Huth env->npc = pc + 4; 5345fcf5ef2aSThomas Huth } 5346fcf5ef2aSThomas Huth } else { 5347fcf5ef2aSThomas Huth env->npc = npc; 5348fcf5ef2aSThomas Huth } 5349fcf5ef2aSThomas Huth } 5350