1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * SH4 translation 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2005 Samuel Tardieu 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 9fcf5ef2aSThomas Huth * version 2 of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fcf5ef2aSThomas Huth * Lesser General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 17fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18fcf5ef2aSThomas Huth */ 19fcf5ef2aSThomas Huth 20fcf5ef2aSThomas Huth #define DEBUG_DISAS 21fcf5ef2aSThomas Huth 22fcf5ef2aSThomas Huth #include "qemu/osdep.h" 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26fcf5ef2aSThomas Huth #include "tcg-op.h" 27fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 28fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 29fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 304834871bSRichard Henderson #include "exec/translator.h" 31fcf5ef2aSThomas Huth #include "trace-tcg.h" 32fcf5ef2aSThomas Huth #include "exec/log.h" 33fcf5ef2aSThomas Huth 34fcf5ef2aSThomas Huth 35fcf5ef2aSThomas Huth typedef struct DisasContext { 366f1c2af6SRichard Henderson DisasContextBase base; 376f1c2af6SRichard Henderson 38a6215749SAurelien Jarno uint32_t tbflags; /* should stay unmodified during the TB translation */ 39a6215749SAurelien Jarno uint32_t envflags; /* should stay in sync with env->flags using TCG ops */ 40fcf5ef2aSThomas Huth int memidx; 413a3bb8d2SRichard Henderson int gbank; 425c13bad9SRichard Henderson int fbank; 43fcf5ef2aSThomas Huth uint32_t delayed_pc; 44fcf5ef2aSThomas Huth uint32_t features; 456f1c2af6SRichard Henderson 466f1c2af6SRichard Henderson uint16_t opcode; 476f1c2af6SRichard Henderson 486f1c2af6SRichard Henderson bool has_movcal; 49fcf5ef2aSThomas Huth } DisasContext; 50fcf5ef2aSThomas Huth 51fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 52fcf5ef2aSThomas Huth #define IS_USER(ctx) 1 53fcf5ef2aSThomas Huth #else 54a6215749SAurelien Jarno #define IS_USER(ctx) (!(ctx->tbflags & (1u << SR_MD))) 55fcf5ef2aSThomas Huth #endif 56fcf5ef2aSThomas Huth 576f1c2af6SRichard Henderson /* Target-specific values for ctx->base.is_jmp. */ 584834871bSRichard Henderson /* We want to exit back to the cpu loop for some reason. 594834871bSRichard Henderson Usually this is to recognize interrupts immediately. */ 604834871bSRichard Henderson #define DISAS_STOP DISAS_TARGET_0 61fcf5ef2aSThomas Huth 62fcf5ef2aSThomas Huth /* global register indexes */ 633a3bb8d2SRichard Henderson static TCGv cpu_gregs[32]; 64fcf5ef2aSThomas Huth static TCGv cpu_sr, cpu_sr_m, cpu_sr_q, cpu_sr_t; 65fcf5ef2aSThomas Huth static TCGv cpu_pc, cpu_ssr, cpu_spc, cpu_gbr; 66fcf5ef2aSThomas Huth static TCGv cpu_vbr, cpu_sgr, cpu_dbr, cpu_mach, cpu_macl; 67f85da308SRichard Henderson static TCGv cpu_pr, cpu_fpscr, cpu_fpul; 68f85da308SRichard Henderson static TCGv cpu_lock_addr, cpu_lock_value; 69fcf5ef2aSThomas Huth static TCGv cpu_fregs[32]; 70fcf5ef2aSThomas Huth 71fcf5ef2aSThomas Huth /* internal register indexes */ 7247b9f4d5SAurelien Jarno static TCGv cpu_flags, cpu_delayed_pc, cpu_delayed_cond; 73fcf5ef2aSThomas Huth 74fcf5ef2aSThomas Huth #include "exec/gen-icount.h" 75fcf5ef2aSThomas Huth 76fcf5ef2aSThomas Huth void sh4_translate_init(void) 77fcf5ef2aSThomas Huth { 78fcf5ef2aSThomas Huth int i; 79fcf5ef2aSThomas Huth static const char * const gregnames[24] = { 80fcf5ef2aSThomas Huth "R0_BANK0", "R1_BANK0", "R2_BANK0", "R3_BANK0", 81fcf5ef2aSThomas Huth "R4_BANK0", "R5_BANK0", "R6_BANK0", "R7_BANK0", 82fcf5ef2aSThomas Huth "R8", "R9", "R10", "R11", "R12", "R13", "R14", "R15", 83fcf5ef2aSThomas Huth "R0_BANK1", "R1_BANK1", "R2_BANK1", "R3_BANK1", 84fcf5ef2aSThomas Huth "R4_BANK1", "R5_BANK1", "R6_BANK1", "R7_BANK1" 85fcf5ef2aSThomas Huth }; 86fcf5ef2aSThomas Huth static const char * const fregnames[32] = { 87fcf5ef2aSThomas Huth "FPR0_BANK0", "FPR1_BANK0", "FPR2_BANK0", "FPR3_BANK0", 88fcf5ef2aSThomas Huth "FPR4_BANK0", "FPR5_BANK0", "FPR6_BANK0", "FPR7_BANK0", 89fcf5ef2aSThomas Huth "FPR8_BANK0", "FPR9_BANK0", "FPR10_BANK0", "FPR11_BANK0", 90fcf5ef2aSThomas Huth "FPR12_BANK0", "FPR13_BANK0", "FPR14_BANK0", "FPR15_BANK0", 91fcf5ef2aSThomas Huth "FPR0_BANK1", "FPR1_BANK1", "FPR2_BANK1", "FPR3_BANK1", 92fcf5ef2aSThomas Huth "FPR4_BANK1", "FPR5_BANK1", "FPR6_BANK1", "FPR7_BANK1", 93fcf5ef2aSThomas Huth "FPR8_BANK1", "FPR9_BANK1", "FPR10_BANK1", "FPR11_BANK1", 94fcf5ef2aSThomas Huth "FPR12_BANK1", "FPR13_BANK1", "FPR14_BANK1", "FPR15_BANK1", 95fcf5ef2aSThomas Huth }; 96fcf5ef2aSThomas Huth 973a3bb8d2SRichard Henderson for (i = 0; i < 24; i++) { 98fcf5ef2aSThomas Huth cpu_gregs[i] = tcg_global_mem_new_i32(cpu_env, 99fcf5ef2aSThomas Huth offsetof(CPUSH4State, gregs[i]), 100fcf5ef2aSThomas Huth gregnames[i]); 1013a3bb8d2SRichard Henderson } 1023a3bb8d2SRichard Henderson memcpy(cpu_gregs + 24, cpu_gregs + 8, 8 * sizeof(TCGv)); 103fcf5ef2aSThomas Huth 104fcf5ef2aSThomas Huth cpu_pc = tcg_global_mem_new_i32(cpu_env, 105fcf5ef2aSThomas Huth offsetof(CPUSH4State, pc), "PC"); 106fcf5ef2aSThomas Huth cpu_sr = tcg_global_mem_new_i32(cpu_env, 107fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr), "SR"); 108fcf5ef2aSThomas Huth cpu_sr_m = tcg_global_mem_new_i32(cpu_env, 109fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_m), "SR_M"); 110fcf5ef2aSThomas Huth cpu_sr_q = tcg_global_mem_new_i32(cpu_env, 111fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_q), "SR_Q"); 112fcf5ef2aSThomas Huth cpu_sr_t = tcg_global_mem_new_i32(cpu_env, 113fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_t), "SR_T"); 114fcf5ef2aSThomas Huth cpu_ssr = tcg_global_mem_new_i32(cpu_env, 115fcf5ef2aSThomas Huth offsetof(CPUSH4State, ssr), "SSR"); 116fcf5ef2aSThomas Huth cpu_spc = tcg_global_mem_new_i32(cpu_env, 117fcf5ef2aSThomas Huth offsetof(CPUSH4State, spc), "SPC"); 118fcf5ef2aSThomas Huth cpu_gbr = tcg_global_mem_new_i32(cpu_env, 119fcf5ef2aSThomas Huth offsetof(CPUSH4State, gbr), "GBR"); 120fcf5ef2aSThomas Huth cpu_vbr = tcg_global_mem_new_i32(cpu_env, 121fcf5ef2aSThomas Huth offsetof(CPUSH4State, vbr), "VBR"); 122fcf5ef2aSThomas Huth cpu_sgr = tcg_global_mem_new_i32(cpu_env, 123fcf5ef2aSThomas Huth offsetof(CPUSH4State, sgr), "SGR"); 124fcf5ef2aSThomas Huth cpu_dbr = tcg_global_mem_new_i32(cpu_env, 125fcf5ef2aSThomas Huth offsetof(CPUSH4State, dbr), "DBR"); 126fcf5ef2aSThomas Huth cpu_mach = tcg_global_mem_new_i32(cpu_env, 127fcf5ef2aSThomas Huth offsetof(CPUSH4State, mach), "MACH"); 128fcf5ef2aSThomas Huth cpu_macl = tcg_global_mem_new_i32(cpu_env, 129fcf5ef2aSThomas Huth offsetof(CPUSH4State, macl), "MACL"); 130fcf5ef2aSThomas Huth cpu_pr = tcg_global_mem_new_i32(cpu_env, 131fcf5ef2aSThomas Huth offsetof(CPUSH4State, pr), "PR"); 132fcf5ef2aSThomas Huth cpu_fpscr = tcg_global_mem_new_i32(cpu_env, 133fcf5ef2aSThomas Huth offsetof(CPUSH4State, fpscr), "FPSCR"); 134fcf5ef2aSThomas Huth cpu_fpul = tcg_global_mem_new_i32(cpu_env, 135fcf5ef2aSThomas Huth offsetof(CPUSH4State, fpul), "FPUL"); 136fcf5ef2aSThomas Huth 137fcf5ef2aSThomas Huth cpu_flags = tcg_global_mem_new_i32(cpu_env, 138fcf5ef2aSThomas Huth offsetof(CPUSH4State, flags), "_flags_"); 139fcf5ef2aSThomas Huth cpu_delayed_pc = tcg_global_mem_new_i32(cpu_env, 140fcf5ef2aSThomas Huth offsetof(CPUSH4State, delayed_pc), 141fcf5ef2aSThomas Huth "_delayed_pc_"); 14247b9f4d5SAurelien Jarno cpu_delayed_cond = tcg_global_mem_new_i32(cpu_env, 14347b9f4d5SAurelien Jarno offsetof(CPUSH4State, 14447b9f4d5SAurelien Jarno delayed_cond), 14547b9f4d5SAurelien Jarno "_delayed_cond_"); 146f85da308SRichard Henderson cpu_lock_addr = tcg_global_mem_new_i32(cpu_env, 147f85da308SRichard Henderson offsetof(CPUSH4State, lock_addr), 148f85da308SRichard Henderson "_lock_addr_"); 149f85da308SRichard Henderson cpu_lock_value = tcg_global_mem_new_i32(cpu_env, 150f85da308SRichard Henderson offsetof(CPUSH4State, lock_value), 151f85da308SRichard Henderson "_lock_value_"); 152fcf5ef2aSThomas Huth 153fcf5ef2aSThomas Huth for (i = 0; i < 32; i++) 154fcf5ef2aSThomas Huth cpu_fregs[i] = tcg_global_mem_new_i32(cpu_env, 155fcf5ef2aSThomas Huth offsetof(CPUSH4State, fregs[i]), 156fcf5ef2aSThomas Huth fregnames[i]); 157fcf5ef2aSThomas Huth } 158fcf5ef2aSThomas Huth 159fcf5ef2aSThomas Huth void superh_cpu_dump_state(CPUState *cs, FILE *f, 160fcf5ef2aSThomas Huth fprintf_function cpu_fprintf, int flags) 161fcf5ef2aSThomas Huth { 162fcf5ef2aSThomas Huth SuperHCPU *cpu = SUPERH_CPU(cs); 163fcf5ef2aSThomas Huth CPUSH4State *env = &cpu->env; 164fcf5ef2aSThomas Huth int i; 165fcf5ef2aSThomas Huth cpu_fprintf(f, "pc=0x%08x sr=0x%08x pr=0x%08x fpscr=0x%08x\n", 166fcf5ef2aSThomas Huth env->pc, cpu_read_sr(env), env->pr, env->fpscr); 167fcf5ef2aSThomas Huth cpu_fprintf(f, "spc=0x%08x ssr=0x%08x gbr=0x%08x vbr=0x%08x\n", 168fcf5ef2aSThomas Huth env->spc, env->ssr, env->gbr, env->vbr); 169fcf5ef2aSThomas Huth cpu_fprintf(f, "sgr=0x%08x dbr=0x%08x delayed_pc=0x%08x fpul=0x%08x\n", 170fcf5ef2aSThomas Huth env->sgr, env->dbr, env->delayed_pc, env->fpul); 171fcf5ef2aSThomas Huth for (i = 0; i < 24; i += 4) { 172fcf5ef2aSThomas Huth cpu_fprintf(f, "r%d=0x%08x r%d=0x%08x r%d=0x%08x r%d=0x%08x\n", 173fcf5ef2aSThomas Huth i, env->gregs[i], i + 1, env->gregs[i + 1], 174fcf5ef2aSThomas Huth i + 2, env->gregs[i + 2], i + 3, env->gregs[i + 3]); 175fcf5ef2aSThomas Huth } 176fcf5ef2aSThomas Huth if (env->flags & DELAY_SLOT) { 177fcf5ef2aSThomas Huth cpu_fprintf(f, "in delay slot (delayed_pc=0x%08x)\n", 178fcf5ef2aSThomas Huth env->delayed_pc); 179fcf5ef2aSThomas Huth } else if (env->flags & DELAY_SLOT_CONDITIONAL) { 180fcf5ef2aSThomas Huth cpu_fprintf(f, "in conditional delay slot (delayed_pc=0x%08x)\n", 181fcf5ef2aSThomas Huth env->delayed_pc); 182be53081aSAurelien Jarno } else if (env->flags & DELAY_SLOT_RTE) { 183be53081aSAurelien Jarno cpu_fprintf(f, "in rte delay slot (delayed_pc=0x%08x)\n", 184be53081aSAurelien Jarno env->delayed_pc); 185fcf5ef2aSThomas Huth } 186fcf5ef2aSThomas Huth } 187fcf5ef2aSThomas Huth 188fcf5ef2aSThomas Huth static void gen_read_sr(TCGv dst) 189fcf5ef2aSThomas Huth { 190fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 191fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_q, SR_Q); 192fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0); 193fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_m, SR_M); 194fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0); 195fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_t, SR_T); 196fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, cpu_sr, t0); 197fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 198fcf5ef2aSThomas Huth } 199fcf5ef2aSThomas Huth 200fcf5ef2aSThomas Huth static void gen_write_sr(TCGv src) 201fcf5ef2aSThomas Huth { 202fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr, src, 203fcf5ef2aSThomas Huth ~((1u << SR_Q) | (1u << SR_M) | (1u << SR_T))); 204a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_q, src, SR_Q, 1); 205a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_m, src, SR_M, 1); 206a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_t, src, SR_T, 1); 207fcf5ef2aSThomas Huth } 208fcf5ef2aSThomas Huth 209ac9707eaSAurelien Jarno static inline void gen_save_cpu_state(DisasContext *ctx, bool save_pc) 210ac9707eaSAurelien Jarno { 211ac9707eaSAurelien Jarno if (save_pc) { 2126f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next); 213ac9707eaSAurelien Jarno } 214ac9707eaSAurelien Jarno if (ctx->delayed_pc != (uint32_t) -1) { 215ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_delayed_pc, ctx->delayed_pc); 216ac9707eaSAurelien Jarno } 217e1933d14SRichard Henderson if ((ctx->tbflags & TB_FLAG_ENVFLAGS_MASK) != ctx->envflags) { 218ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_flags, ctx->envflags); 219ac9707eaSAurelien Jarno } 220ac9707eaSAurelien Jarno } 221ac9707eaSAurelien Jarno 222ec2eb22eSRichard Henderson static inline bool use_exit_tb(DisasContext *ctx) 223ec2eb22eSRichard Henderson { 224ec2eb22eSRichard Henderson return (ctx->tbflags & GUSA_EXCLUSIVE) != 0; 225ec2eb22eSRichard Henderson } 226ec2eb22eSRichard Henderson 227fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *ctx, target_ulong dest) 228fcf5ef2aSThomas Huth { 229ec2eb22eSRichard Henderson /* Use a direct jump if in same page and singlestep not enabled */ 2306f1c2af6SRichard Henderson if (unlikely(ctx->base.singlestep_enabled || use_exit_tb(ctx))) { 2314bfa602bSRichard Henderson return false; 2324bfa602bSRichard Henderson } 233fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 2346f1c2af6SRichard Henderson return (ctx->base.tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK); 235fcf5ef2aSThomas Huth #else 236fcf5ef2aSThomas Huth return true; 237fcf5ef2aSThomas Huth #endif 238fcf5ef2aSThomas Huth } 239fcf5ef2aSThomas Huth 240fcf5ef2aSThomas Huth static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest) 241fcf5ef2aSThomas Huth { 242fcf5ef2aSThomas Huth if (use_goto_tb(ctx, dest)) { 243fcf5ef2aSThomas Huth tcg_gen_goto_tb(n); 244fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, dest); 2456f1c2af6SRichard Henderson tcg_gen_exit_tb((uintptr_t)ctx->base.tb + n); 246fcf5ef2aSThomas Huth } else { 247fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, dest); 2486f1c2af6SRichard Henderson if (ctx->base.singlestep_enabled) { 249fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 250ec2eb22eSRichard Henderson } else if (use_exit_tb(ctx)) { 251fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 252ec2eb22eSRichard Henderson } else { 2537f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 254ec2eb22eSRichard Henderson } 255fcf5ef2aSThomas Huth } 2566f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 257fcf5ef2aSThomas Huth } 258fcf5ef2aSThomas Huth 259fcf5ef2aSThomas Huth static void gen_jump(DisasContext * ctx) 260fcf5ef2aSThomas Huth { 261ec2eb22eSRichard Henderson if (ctx->delayed_pc == -1) { 262fcf5ef2aSThomas Huth /* Target is not statically known, it comes necessarily from a 263fcf5ef2aSThomas Huth delayed jump as immediate jump are conditinal jumps */ 264fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_pc, cpu_delayed_pc); 265ac9707eaSAurelien Jarno tcg_gen_discard_i32(cpu_delayed_pc); 2666f1c2af6SRichard Henderson if (ctx->base.singlestep_enabled) { 267fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 268ec2eb22eSRichard Henderson } else if (use_exit_tb(ctx)) { 269fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 270fcf5ef2aSThomas Huth } else { 2717f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 272ec2eb22eSRichard Henderson } 2736f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 274ec2eb22eSRichard Henderson } else { 275fcf5ef2aSThomas Huth gen_goto_tb(ctx, 0, ctx->delayed_pc); 276fcf5ef2aSThomas Huth } 277fcf5ef2aSThomas Huth } 278fcf5ef2aSThomas Huth 279fcf5ef2aSThomas Huth /* Immediate conditional jump (bt or bf) */ 2804bfa602bSRichard Henderson static void gen_conditional_jump(DisasContext *ctx, target_ulong dest, 2814bfa602bSRichard Henderson bool jump_if_true) 282fcf5ef2aSThomas Huth { 283fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 2844bfa602bSRichard Henderson TCGCond cond_not_taken = jump_if_true ? TCG_COND_EQ : TCG_COND_NE; 2854bfa602bSRichard Henderson 2864bfa602bSRichard Henderson if (ctx->tbflags & GUSA_EXCLUSIVE) { 2874bfa602bSRichard Henderson /* When in an exclusive region, we must continue to the end. 2884bfa602bSRichard Henderson Therefore, exit the region on a taken branch, but otherwise 2894bfa602bSRichard Henderson fall through to the next instruction. */ 2904bfa602bSRichard Henderson tcg_gen_brcondi_i32(cond_not_taken, cpu_sr_t, 0, l1); 2914bfa602bSRichard Henderson tcg_gen_movi_i32(cpu_flags, ctx->envflags & ~GUSA_MASK); 2924bfa602bSRichard Henderson /* Note that this won't actually use a goto_tb opcode because we 2934bfa602bSRichard Henderson disallow it in use_goto_tb, but it handles exit + singlestep. */ 2944bfa602bSRichard Henderson gen_goto_tb(ctx, 0, dest); 295fcf5ef2aSThomas Huth gen_set_label(l1); 2964bfa602bSRichard Henderson return; 2974bfa602bSRichard Henderson } 2984bfa602bSRichard Henderson 2994bfa602bSRichard Henderson gen_save_cpu_state(ctx, false); 3004bfa602bSRichard Henderson tcg_gen_brcondi_i32(cond_not_taken, cpu_sr_t, 0, l1); 3014bfa602bSRichard Henderson gen_goto_tb(ctx, 0, dest); 3024bfa602bSRichard Henderson gen_set_label(l1); 3036f1c2af6SRichard Henderson gen_goto_tb(ctx, 1, ctx->base.pc_next + 2); 3046f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 305fcf5ef2aSThomas Huth } 306fcf5ef2aSThomas Huth 307fcf5ef2aSThomas Huth /* Delayed conditional jump (bt or bf) */ 308fcf5ef2aSThomas Huth static void gen_delayed_conditional_jump(DisasContext * ctx) 309fcf5ef2aSThomas Huth { 3104bfa602bSRichard Henderson TCGLabel *l1 = gen_new_label(); 3114bfa602bSRichard Henderson TCGv ds = tcg_temp_new(); 312fcf5ef2aSThomas Huth 31347b9f4d5SAurelien Jarno tcg_gen_mov_i32(ds, cpu_delayed_cond); 31447b9f4d5SAurelien Jarno tcg_gen_discard_i32(cpu_delayed_cond); 3154bfa602bSRichard Henderson 3164bfa602bSRichard Henderson if (ctx->tbflags & GUSA_EXCLUSIVE) { 3174bfa602bSRichard Henderson /* When in an exclusive region, we must continue to the end. 3184bfa602bSRichard Henderson Therefore, exit the region on a taken branch, but otherwise 3194bfa602bSRichard Henderson fall through to the next instruction. */ 3204bfa602bSRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, ds, 0, l1); 3214bfa602bSRichard Henderson 3224bfa602bSRichard Henderson /* Leave the gUSA region. */ 3234bfa602bSRichard Henderson tcg_gen_movi_i32(cpu_flags, ctx->envflags & ~GUSA_MASK); 3244bfa602bSRichard Henderson gen_jump(ctx); 3254bfa602bSRichard Henderson 3264bfa602bSRichard Henderson gen_set_label(l1); 3276f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 3284bfa602bSRichard Henderson return; 3294bfa602bSRichard Henderson } 3304bfa602bSRichard Henderson 331fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_NE, ds, 0, l1); 3326f1c2af6SRichard Henderson gen_goto_tb(ctx, 1, ctx->base.pc_next + 2); 333fcf5ef2aSThomas Huth gen_set_label(l1); 334fcf5ef2aSThomas Huth gen_jump(ctx); 335fcf5ef2aSThomas Huth } 336fcf5ef2aSThomas Huth 337e5d8053eSRichard Henderson static inline void gen_load_fpr64(DisasContext *ctx, TCGv_i64 t, int reg) 338fcf5ef2aSThomas Huth { 3391e0b21d8SRichard Henderson /* We have already signaled illegal instruction for odd Dr. */ 3401e0b21d8SRichard Henderson tcg_debug_assert((reg & 1) == 0); 3411e0b21d8SRichard Henderson reg ^= ctx->fbank; 342fcf5ef2aSThomas Huth tcg_gen_concat_i32_i64(t, cpu_fregs[reg + 1], cpu_fregs[reg]); 343fcf5ef2aSThomas Huth } 344fcf5ef2aSThomas Huth 345e5d8053eSRichard Henderson static inline void gen_store_fpr64(DisasContext *ctx, TCGv_i64 t, int reg) 346fcf5ef2aSThomas Huth { 3471e0b21d8SRichard Henderson /* We have already signaled illegal instruction for odd Dr. */ 3481e0b21d8SRichard Henderson tcg_debug_assert((reg & 1) == 0); 3491e0b21d8SRichard Henderson reg ^= ctx->fbank; 35058d2a9aeSAurelien Jarno tcg_gen_extr_i64_i32(cpu_fregs[reg + 1], cpu_fregs[reg], t); 351fcf5ef2aSThomas Huth } 352fcf5ef2aSThomas Huth 353fcf5ef2aSThomas Huth #define B3_0 (ctx->opcode & 0xf) 354fcf5ef2aSThomas Huth #define B6_4 ((ctx->opcode >> 4) & 0x7) 355fcf5ef2aSThomas Huth #define B7_4 ((ctx->opcode >> 4) & 0xf) 356fcf5ef2aSThomas Huth #define B7_0 (ctx->opcode & 0xff) 357fcf5ef2aSThomas Huth #define B7_0s ((int32_t) (int8_t) (ctx->opcode & 0xff)) 358fcf5ef2aSThomas Huth #define B11_0s (ctx->opcode & 0x800 ? 0xfffff000 | (ctx->opcode & 0xfff) : \ 359fcf5ef2aSThomas Huth (ctx->opcode & 0xfff)) 360fcf5ef2aSThomas Huth #define B11_8 ((ctx->opcode >> 8) & 0xf) 361fcf5ef2aSThomas Huth #define B15_12 ((ctx->opcode >> 12) & 0xf) 362fcf5ef2aSThomas Huth 3633a3bb8d2SRichard Henderson #define REG(x) cpu_gregs[(x) ^ ctx->gbank] 3643a3bb8d2SRichard Henderson #define ALTREG(x) cpu_gregs[(x) ^ ctx->gbank ^ 0x10] 3655c13bad9SRichard Henderson #define FREG(x) cpu_fregs[(x) ^ ctx->fbank] 366fcf5ef2aSThomas Huth 367fcf5ef2aSThomas Huth #define XHACK(x) ((((x) & 1 ) << 4) | ((x) & 0xe)) 368fcf5ef2aSThomas Huth 369fcf5ef2aSThomas Huth #define CHECK_NOT_DELAY_SLOT \ 3709a562ae7SAurelien Jarno if (ctx->envflags & DELAY_SLOT_MASK) { \ 371dec16c6eSRichard Henderson goto do_illegal_slot; \ 372fcf5ef2aSThomas Huth } 373fcf5ef2aSThomas Huth 374fcf5ef2aSThomas Huth #define CHECK_PRIVILEGED \ 375fcf5ef2aSThomas Huth if (IS_USER(ctx)) { \ 3766b98213dSRichard Henderson goto do_illegal; \ 377fcf5ef2aSThomas Huth } 378fcf5ef2aSThomas Huth 379fcf5ef2aSThomas Huth #define CHECK_FPU_ENABLED \ 380a6215749SAurelien Jarno if (ctx->tbflags & (1u << SR_FD)) { \ 381dec4f042SRichard Henderson goto do_fpu_disabled; \ 382fcf5ef2aSThomas Huth } 383fcf5ef2aSThomas Huth 3847e9f7ca8SRichard Henderson #define CHECK_FPSCR_PR_0 \ 3857e9f7ca8SRichard Henderson if (ctx->tbflags & FPSCR_PR) { \ 3867e9f7ca8SRichard Henderson goto do_illegal; \ 3877e9f7ca8SRichard Henderson } 3887e9f7ca8SRichard Henderson 3897e9f7ca8SRichard Henderson #define CHECK_FPSCR_PR_1 \ 3907e9f7ca8SRichard Henderson if (!(ctx->tbflags & FPSCR_PR)) { \ 3917e9f7ca8SRichard Henderson goto do_illegal; \ 3927e9f7ca8SRichard Henderson } 3937e9f7ca8SRichard Henderson 394ccae24d4SRichard Henderson #define CHECK_SH4A \ 395ccae24d4SRichard Henderson if (!(ctx->features & SH_FEATURE_SH4A)) { \ 396ccae24d4SRichard Henderson goto do_illegal; \ 397ccae24d4SRichard Henderson } 398ccae24d4SRichard Henderson 399fcf5ef2aSThomas Huth static void _decode_opc(DisasContext * ctx) 400fcf5ef2aSThomas Huth { 401fcf5ef2aSThomas Huth /* This code tries to make movcal emulation sufficiently 402fcf5ef2aSThomas Huth accurate for Linux purposes. This instruction writes 403fcf5ef2aSThomas Huth memory, and prior to that, always allocates a cache line. 404fcf5ef2aSThomas Huth It is used in two contexts: 405fcf5ef2aSThomas Huth - in memcpy, where data is copied in blocks, the first write 406fcf5ef2aSThomas Huth of to a block uses movca.l for performance. 407fcf5ef2aSThomas Huth - in arch/sh/mm/cache-sh4.c, movcal.l + ocbi combination is used 408fcf5ef2aSThomas Huth to flush the cache. Here, the data written by movcal.l is never 409fcf5ef2aSThomas Huth written to memory, and the data written is just bogus. 410fcf5ef2aSThomas Huth 411fcf5ef2aSThomas Huth To simulate this, we simulate movcal.l, we store the value to memory, 412fcf5ef2aSThomas Huth but we also remember the previous content. If we see ocbi, we check 413fcf5ef2aSThomas Huth if movcal.l for that address was done previously. If so, the write should 414fcf5ef2aSThomas Huth not have hit the memory, so we restore the previous content. 415fcf5ef2aSThomas Huth When we see an instruction that is neither movca.l 416fcf5ef2aSThomas Huth nor ocbi, the previous content is discarded. 417fcf5ef2aSThomas Huth 418fcf5ef2aSThomas Huth To optimize, we only try to flush stores when we're at the start of 419fcf5ef2aSThomas Huth TB, or if we already saw movca.l in this TB and did not flush stores 420fcf5ef2aSThomas Huth yet. */ 421fcf5ef2aSThomas Huth if (ctx->has_movcal) 422fcf5ef2aSThomas Huth { 423fcf5ef2aSThomas Huth int opcode = ctx->opcode & 0xf0ff; 424fcf5ef2aSThomas Huth if (opcode != 0x0093 /* ocbi */ 425fcf5ef2aSThomas Huth && opcode != 0x00c3 /* movca.l */) 426fcf5ef2aSThomas Huth { 427fcf5ef2aSThomas Huth gen_helper_discard_movcal_backup(cpu_env); 428fcf5ef2aSThomas Huth ctx->has_movcal = 0; 429fcf5ef2aSThomas Huth } 430fcf5ef2aSThomas Huth } 431fcf5ef2aSThomas Huth 432fcf5ef2aSThomas Huth #if 0 433fcf5ef2aSThomas Huth fprintf(stderr, "Translating opcode 0x%04x\n", ctx->opcode); 434fcf5ef2aSThomas Huth #endif 435fcf5ef2aSThomas Huth 436fcf5ef2aSThomas Huth switch (ctx->opcode) { 437fcf5ef2aSThomas Huth case 0x0019: /* div0u */ 438fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_m, 0); 439fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_q, 0); 440fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 0); 441fcf5ef2aSThomas Huth return; 442fcf5ef2aSThomas Huth case 0x000b: /* rts */ 443fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 444fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, cpu_pr); 445a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 446fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 447fcf5ef2aSThomas Huth return; 448fcf5ef2aSThomas Huth case 0x0028: /* clrmac */ 449fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_mach, 0); 450fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_macl, 0); 451fcf5ef2aSThomas Huth return; 452fcf5ef2aSThomas Huth case 0x0048: /* clrs */ 453fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr, cpu_sr, ~(1u << SR_S)); 454fcf5ef2aSThomas Huth return; 455fcf5ef2aSThomas Huth case 0x0008: /* clrt */ 456fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 0); 457fcf5ef2aSThomas Huth return; 458fcf5ef2aSThomas Huth case 0x0038: /* ldtlb */ 459fcf5ef2aSThomas Huth CHECK_PRIVILEGED 460fcf5ef2aSThomas Huth gen_helper_ldtlb(cpu_env); 461fcf5ef2aSThomas Huth return; 462fcf5ef2aSThomas Huth case 0x002b: /* rte */ 463fcf5ef2aSThomas Huth CHECK_PRIVILEGED 464fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 465fcf5ef2aSThomas Huth gen_write_sr(cpu_ssr); 466fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, cpu_spc); 467be53081aSAurelien Jarno ctx->envflags |= DELAY_SLOT_RTE; 468fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 4696f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 470fcf5ef2aSThomas Huth return; 471fcf5ef2aSThomas Huth case 0x0058: /* sets */ 472fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_sr, cpu_sr, (1u << SR_S)); 473fcf5ef2aSThomas Huth return; 474fcf5ef2aSThomas Huth case 0x0018: /* sett */ 475fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 1); 476fcf5ef2aSThomas Huth return; 477fcf5ef2aSThomas Huth case 0xfbfd: /* frchg */ 47861dedf2aSRichard Henderson CHECK_FPSCR_PR_0 479fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_FR); 4806f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 481fcf5ef2aSThomas Huth return; 482fcf5ef2aSThomas Huth case 0xf3fd: /* fschg */ 48361dedf2aSRichard Henderson CHECK_FPSCR_PR_0 484fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_SZ); 4856f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 486fcf5ef2aSThomas Huth return; 487907759f9SRichard Henderson case 0xf7fd: /* fpchg */ 488907759f9SRichard Henderson CHECK_SH4A 489907759f9SRichard Henderson tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_PR); 4906f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 491907759f9SRichard Henderson return; 492fcf5ef2aSThomas Huth case 0x0009: /* nop */ 493fcf5ef2aSThomas Huth return; 494fcf5ef2aSThomas Huth case 0x001b: /* sleep */ 495fcf5ef2aSThomas Huth CHECK_PRIVILEGED 4966f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next + 2); 497fcf5ef2aSThomas Huth gen_helper_sleep(cpu_env); 498fcf5ef2aSThomas Huth return; 499fcf5ef2aSThomas Huth } 500fcf5ef2aSThomas Huth 501fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf000) { 502fcf5ef2aSThomas Huth case 0x1000: /* mov.l Rm,@(disp,Rn) */ 503fcf5ef2aSThomas Huth { 504fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 505fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B11_8), B3_0 * 4); 506fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 507fcf5ef2aSThomas Huth tcg_temp_free(addr); 508fcf5ef2aSThomas Huth } 509fcf5ef2aSThomas Huth return; 510fcf5ef2aSThomas Huth case 0x5000: /* mov.l @(disp,Rm),Rn */ 511fcf5ef2aSThomas Huth { 512fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 513fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 4); 514fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 515fcf5ef2aSThomas Huth tcg_temp_free(addr); 516fcf5ef2aSThomas Huth } 517fcf5ef2aSThomas Huth return; 518fcf5ef2aSThomas Huth case 0xe000: /* mov #imm,Rn */ 5194bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY 5204bfa602bSRichard Henderson /* Detect the start of a gUSA region. If so, update envflags 5214bfa602bSRichard Henderson and end the TB. This will allow us to see the end of the 5224bfa602bSRichard Henderson region (stored in R0) in the next TB. */ 5236f1c2af6SRichard Henderson if (B11_8 == 15 && B7_0s < 0 && 5246f1c2af6SRichard Henderson (tb_cflags(ctx->base.tb) & CF_PARALLEL)) { 5254bfa602bSRichard Henderson ctx->envflags = deposit32(ctx->envflags, GUSA_SHIFT, 8, B7_0s); 5266f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 5274bfa602bSRichard Henderson } 5284bfa602bSRichard Henderson #endif 529fcf5ef2aSThomas Huth tcg_gen_movi_i32(REG(B11_8), B7_0s); 530fcf5ef2aSThomas Huth return; 531fcf5ef2aSThomas Huth case 0x9000: /* mov.w @(disp,PC),Rn */ 532fcf5ef2aSThomas Huth { 5336f1c2af6SRichard Henderson TCGv addr = tcg_const_i32(ctx->base.pc_next + 4 + B7_0 * 2); 534fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESW); 535fcf5ef2aSThomas Huth tcg_temp_free(addr); 536fcf5ef2aSThomas Huth } 537fcf5ef2aSThomas Huth return; 538fcf5ef2aSThomas Huth case 0xd000: /* mov.l @(disp,PC),Rn */ 539fcf5ef2aSThomas Huth { 5406f1c2af6SRichard Henderson TCGv addr = tcg_const_i32((ctx->base.pc_next + 4 + B7_0 * 4) & ~3); 541fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 542fcf5ef2aSThomas Huth tcg_temp_free(addr); 543fcf5ef2aSThomas Huth } 544fcf5ef2aSThomas Huth return; 545fcf5ef2aSThomas Huth case 0x7000: /* add #imm,Rn */ 546fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), B7_0s); 547fcf5ef2aSThomas Huth return; 548fcf5ef2aSThomas Huth case 0xa000: /* bra disp */ 549fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 5506f1c2af6SRichard Henderson ctx->delayed_pc = ctx->base.pc_next + 4 + B11_0s * 2; 551a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 552fcf5ef2aSThomas Huth return; 553fcf5ef2aSThomas Huth case 0xb000: /* bsr disp */ 554fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 5556f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4); 5566f1c2af6SRichard Henderson ctx->delayed_pc = ctx->base.pc_next + 4 + B11_0s * 2; 557a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 558fcf5ef2aSThomas Huth return; 559fcf5ef2aSThomas Huth } 560fcf5ef2aSThomas Huth 561fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 562fcf5ef2aSThomas Huth case 0x6003: /* mov Rm,Rn */ 563fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), REG(B7_4)); 564fcf5ef2aSThomas Huth return; 565fcf5ef2aSThomas Huth case 0x2000: /* mov.b Rm,@Rn */ 566fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_UB); 567fcf5ef2aSThomas Huth return; 568fcf5ef2aSThomas Huth case 0x2001: /* mov.w Rm,@Rn */ 569fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_TEUW); 570fcf5ef2aSThomas Huth return; 571fcf5ef2aSThomas Huth case 0x2002: /* mov.l Rm,@Rn */ 572fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_TEUL); 573fcf5ef2aSThomas Huth return; 574fcf5ef2aSThomas Huth case 0x6000: /* mov.b @Rm,Rn */ 575fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB); 576fcf5ef2aSThomas Huth return; 577fcf5ef2aSThomas Huth case 0x6001: /* mov.w @Rm,Rn */ 578fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESW); 579fcf5ef2aSThomas Huth return; 580fcf5ef2aSThomas Huth case 0x6002: /* mov.l @Rm,Rn */ 581fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESL); 582fcf5ef2aSThomas Huth return; 583fcf5ef2aSThomas Huth case 0x2004: /* mov.b Rm,@-Rn */ 584fcf5ef2aSThomas Huth { 585fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 586fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 1); 587fcf5ef2aSThomas Huth /* might cause re-execution */ 588fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB); 589fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); /* modify register status */ 590fcf5ef2aSThomas Huth tcg_temp_free(addr); 591fcf5ef2aSThomas Huth } 592fcf5ef2aSThomas Huth return; 593fcf5ef2aSThomas Huth case 0x2005: /* mov.w Rm,@-Rn */ 594fcf5ef2aSThomas Huth { 595fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 596fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 2); 597fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUW); 598fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 599fcf5ef2aSThomas Huth tcg_temp_free(addr); 600fcf5ef2aSThomas Huth } 601fcf5ef2aSThomas Huth return; 602fcf5ef2aSThomas Huth case 0x2006: /* mov.l Rm,@-Rn */ 603fcf5ef2aSThomas Huth { 604fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 605fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 606fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 607fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 608e691e0edSPhilippe Mathieu-Daudé tcg_temp_free(addr); 609fcf5ef2aSThomas Huth } 610fcf5ef2aSThomas Huth return; 611fcf5ef2aSThomas Huth case 0x6004: /* mov.b @Rm+,Rn */ 612fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB); 613fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 614fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 1); 615fcf5ef2aSThomas Huth return; 616fcf5ef2aSThomas Huth case 0x6005: /* mov.w @Rm+,Rn */ 617fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESW); 618fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 619fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2); 620fcf5ef2aSThomas Huth return; 621fcf5ef2aSThomas Huth case 0x6006: /* mov.l @Rm+,Rn */ 622fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESL); 623fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 624fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 625fcf5ef2aSThomas Huth return; 626fcf5ef2aSThomas Huth case 0x0004: /* mov.b Rm,@(R0,Rn) */ 627fcf5ef2aSThomas Huth { 628fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 629fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 630fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB); 631fcf5ef2aSThomas Huth tcg_temp_free(addr); 632fcf5ef2aSThomas Huth } 633fcf5ef2aSThomas Huth return; 634fcf5ef2aSThomas Huth case 0x0005: /* mov.w Rm,@(R0,Rn) */ 635fcf5ef2aSThomas Huth { 636fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 637fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 638fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUW); 639fcf5ef2aSThomas Huth tcg_temp_free(addr); 640fcf5ef2aSThomas Huth } 641fcf5ef2aSThomas Huth return; 642fcf5ef2aSThomas Huth case 0x0006: /* mov.l Rm,@(R0,Rn) */ 643fcf5ef2aSThomas Huth { 644fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 645fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 646fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 647fcf5ef2aSThomas Huth tcg_temp_free(addr); 648fcf5ef2aSThomas Huth } 649fcf5ef2aSThomas Huth return; 650fcf5ef2aSThomas Huth case 0x000c: /* mov.b @(R0,Rm),Rn */ 651fcf5ef2aSThomas Huth { 652fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 653fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 654fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_SB); 655fcf5ef2aSThomas Huth tcg_temp_free(addr); 656fcf5ef2aSThomas Huth } 657fcf5ef2aSThomas Huth return; 658fcf5ef2aSThomas Huth case 0x000d: /* mov.w @(R0,Rm),Rn */ 659fcf5ef2aSThomas Huth { 660fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 661fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 662fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESW); 663fcf5ef2aSThomas Huth tcg_temp_free(addr); 664fcf5ef2aSThomas Huth } 665fcf5ef2aSThomas Huth return; 666fcf5ef2aSThomas Huth case 0x000e: /* mov.l @(R0,Rm),Rn */ 667fcf5ef2aSThomas Huth { 668fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 669fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 670fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 671fcf5ef2aSThomas Huth tcg_temp_free(addr); 672fcf5ef2aSThomas Huth } 673fcf5ef2aSThomas Huth return; 674fcf5ef2aSThomas Huth case 0x6008: /* swap.b Rm,Rn */ 675fcf5ef2aSThomas Huth { 6763c254ab8SLadi Prosek TCGv low = tcg_temp_new(); 677fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(low, REG(B7_4)); 678fcf5ef2aSThomas Huth tcg_gen_bswap16_i32(low, low); 679fcf5ef2aSThomas Huth tcg_gen_deposit_i32(REG(B11_8), REG(B7_4), low, 0, 16); 680fcf5ef2aSThomas Huth tcg_temp_free(low); 681fcf5ef2aSThomas Huth } 682fcf5ef2aSThomas Huth return; 683fcf5ef2aSThomas Huth case 0x6009: /* swap.w Rm,Rn */ 684fcf5ef2aSThomas Huth tcg_gen_rotli_i32(REG(B11_8), REG(B7_4), 16); 685fcf5ef2aSThomas Huth return; 686fcf5ef2aSThomas Huth case 0x200d: /* xtrct Rm,Rn */ 687fcf5ef2aSThomas Huth { 688fcf5ef2aSThomas Huth TCGv high, low; 689fcf5ef2aSThomas Huth high = tcg_temp_new(); 690fcf5ef2aSThomas Huth tcg_gen_shli_i32(high, REG(B7_4), 16); 691fcf5ef2aSThomas Huth low = tcg_temp_new(); 692fcf5ef2aSThomas Huth tcg_gen_shri_i32(low, REG(B11_8), 16); 693fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), high, low); 694fcf5ef2aSThomas Huth tcg_temp_free(low); 695fcf5ef2aSThomas Huth tcg_temp_free(high); 696fcf5ef2aSThomas Huth } 697fcf5ef2aSThomas Huth return; 698fcf5ef2aSThomas Huth case 0x300c: /* add Rm,Rn */ 699fcf5ef2aSThomas Huth tcg_gen_add_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 700fcf5ef2aSThomas Huth return; 701fcf5ef2aSThomas Huth case 0x300e: /* addc Rm,Rn */ 702fcf5ef2aSThomas Huth { 703fcf5ef2aSThomas Huth TCGv t0, t1; 704fcf5ef2aSThomas Huth t0 = tcg_const_tl(0); 705fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 706fcf5ef2aSThomas Huth tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0); 707fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), cpu_sr_t, 708fcf5ef2aSThomas Huth REG(B11_8), t0, t1, cpu_sr_t); 709fcf5ef2aSThomas Huth tcg_temp_free(t0); 710fcf5ef2aSThomas Huth tcg_temp_free(t1); 711fcf5ef2aSThomas Huth } 712fcf5ef2aSThomas Huth return; 713fcf5ef2aSThomas Huth case 0x300f: /* addv Rm,Rn */ 714fcf5ef2aSThomas Huth { 715fcf5ef2aSThomas Huth TCGv t0, t1, t2; 716fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 717fcf5ef2aSThomas Huth tcg_gen_add_i32(t0, REG(B7_4), REG(B11_8)); 718fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 719fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t0, REG(B11_8)); 720fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 721fcf5ef2aSThomas Huth tcg_gen_xor_i32(t2, REG(B7_4), REG(B11_8)); 722fcf5ef2aSThomas Huth tcg_gen_andc_i32(cpu_sr_t, t1, t2); 723fcf5ef2aSThomas Huth tcg_temp_free(t2); 724fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, cpu_sr_t, 31); 725fcf5ef2aSThomas Huth tcg_temp_free(t1); 726fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B7_4), t0); 727fcf5ef2aSThomas Huth tcg_temp_free(t0); 728fcf5ef2aSThomas Huth } 729fcf5ef2aSThomas Huth return; 730fcf5ef2aSThomas Huth case 0x2009: /* and Rm,Rn */ 731fcf5ef2aSThomas Huth tcg_gen_and_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 732fcf5ef2aSThomas Huth return; 733fcf5ef2aSThomas Huth case 0x3000: /* cmp/eq Rm,Rn */ 734fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), REG(B7_4)); 735fcf5ef2aSThomas Huth return; 736fcf5ef2aSThomas Huth case 0x3003: /* cmp/ge Rm,Rn */ 737fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), REG(B7_4)); 738fcf5ef2aSThomas Huth return; 739fcf5ef2aSThomas Huth case 0x3007: /* cmp/gt Rm,Rn */ 740fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), REG(B7_4)); 741fcf5ef2aSThomas Huth return; 742fcf5ef2aSThomas Huth case 0x3006: /* cmp/hi Rm,Rn */ 743fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GTU, cpu_sr_t, REG(B11_8), REG(B7_4)); 744fcf5ef2aSThomas Huth return; 745fcf5ef2aSThomas Huth case 0x3002: /* cmp/hs Rm,Rn */ 746fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GEU, cpu_sr_t, REG(B11_8), REG(B7_4)); 747fcf5ef2aSThomas Huth return; 748fcf5ef2aSThomas Huth case 0x200c: /* cmp/str Rm,Rn */ 749fcf5ef2aSThomas Huth { 750fcf5ef2aSThomas Huth TCGv cmp1 = tcg_temp_new(); 751fcf5ef2aSThomas Huth TCGv cmp2 = tcg_temp_new(); 752fcf5ef2aSThomas Huth tcg_gen_xor_i32(cmp2, REG(B7_4), REG(B11_8)); 753fcf5ef2aSThomas Huth tcg_gen_subi_i32(cmp1, cmp2, 0x01010101); 754fcf5ef2aSThomas Huth tcg_gen_andc_i32(cmp1, cmp1, cmp2); 755fcf5ef2aSThomas Huth tcg_gen_andi_i32(cmp1, cmp1, 0x80808080); 756fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_NE, cpu_sr_t, cmp1, 0); 757fcf5ef2aSThomas Huth tcg_temp_free(cmp2); 758fcf5ef2aSThomas Huth tcg_temp_free(cmp1); 759fcf5ef2aSThomas Huth } 760fcf5ef2aSThomas Huth return; 761fcf5ef2aSThomas Huth case 0x2007: /* div0s Rm,Rn */ 762fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_q, REG(B11_8), 31); /* SR_Q */ 763fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_m, REG(B7_4), 31); /* SR_M */ 764fcf5ef2aSThomas Huth tcg_gen_xor_i32(cpu_sr_t, cpu_sr_q, cpu_sr_m); /* SR_T */ 765fcf5ef2aSThomas Huth return; 766fcf5ef2aSThomas Huth case 0x3004: /* div1 Rm,Rn */ 767fcf5ef2aSThomas Huth { 768fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 769fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 770fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 771fcf5ef2aSThomas Huth TCGv zero = tcg_const_i32(0); 772fcf5ef2aSThomas Huth 773fcf5ef2aSThomas Huth /* shift left arg1, saving the bit being pushed out and inserting 774fcf5ef2aSThomas Huth T on the right */ 775fcf5ef2aSThomas Huth tcg_gen_shri_i32(t0, REG(B11_8), 31); 776fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 777fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), cpu_sr_t); 778fcf5ef2aSThomas Huth 779fcf5ef2aSThomas Huth /* Add or subtract arg0 from arg1 depending if Q == M. To avoid 780fcf5ef2aSThomas Huth using 64-bit temps, we compute arg0's high part from q ^ m, so 781fcf5ef2aSThomas Huth that it is 0x00000000 when adding the value or 0xffffffff when 782fcf5ef2aSThomas Huth subtracting it. */ 783fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, cpu_sr_q, cpu_sr_m); 784fcf5ef2aSThomas Huth tcg_gen_subi_i32(t1, t1, 1); 785fcf5ef2aSThomas Huth tcg_gen_neg_i32(t2, REG(B7_4)); 786fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_EQ, t2, t1, zero, REG(B7_4), t2); 787fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), t1, REG(B11_8), zero, t2, t1); 788fcf5ef2aSThomas Huth 789fcf5ef2aSThomas Huth /* compute T and Q depending on carry */ 790fcf5ef2aSThomas Huth tcg_gen_andi_i32(t1, t1, 1); 791fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t1, t0); 792fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_sr_t, t1, 1); 793fcf5ef2aSThomas Huth tcg_gen_xor_i32(cpu_sr_q, cpu_sr_m, t1); 794fcf5ef2aSThomas Huth 795fcf5ef2aSThomas Huth tcg_temp_free(zero); 796fcf5ef2aSThomas Huth tcg_temp_free(t2); 797fcf5ef2aSThomas Huth tcg_temp_free(t1); 798fcf5ef2aSThomas Huth tcg_temp_free(t0); 799fcf5ef2aSThomas Huth } 800fcf5ef2aSThomas Huth return; 801fcf5ef2aSThomas Huth case 0x300d: /* dmuls.l Rm,Rn */ 802fcf5ef2aSThomas Huth tcg_gen_muls2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8)); 803fcf5ef2aSThomas Huth return; 804fcf5ef2aSThomas Huth case 0x3005: /* dmulu.l Rm,Rn */ 805fcf5ef2aSThomas Huth tcg_gen_mulu2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8)); 806fcf5ef2aSThomas Huth return; 807fcf5ef2aSThomas Huth case 0x600e: /* exts.b Rm,Rn */ 808fcf5ef2aSThomas Huth tcg_gen_ext8s_i32(REG(B11_8), REG(B7_4)); 809fcf5ef2aSThomas Huth return; 810fcf5ef2aSThomas Huth case 0x600f: /* exts.w Rm,Rn */ 811fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(REG(B11_8), REG(B7_4)); 812fcf5ef2aSThomas Huth return; 813fcf5ef2aSThomas Huth case 0x600c: /* extu.b Rm,Rn */ 814fcf5ef2aSThomas Huth tcg_gen_ext8u_i32(REG(B11_8), REG(B7_4)); 815fcf5ef2aSThomas Huth return; 816fcf5ef2aSThomas Huth case 0x600d: /* extu.w Rm,Rn */ 817fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(REG(B11_8), REG(B7_4)); 818fcf5ef2aSThomas Huth return; 819fcf5ef2aSThomas Huth case 0x000f: /* mac.l @Rm+,@Rn+ */ 820fcf5ef2aSThomas Huth { 821fcf5ef2aSThomas Huth TCGv arg0, arg1; 822fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 823fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, MO_TESL); 824fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 825fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, MO_TESL); 826fcf5ef2aSThomas Huth gen_helper_macl(cpu_env, arg0, arg1); 827fcf5ef2aSThomas Huth tcg_temp_free(arg1); 828fcf5ef2aSThomas Huth tcg_temp_free(arg0); 829fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 830fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 831fcf5ef2aSThomas Huth } 832fcf5ef2aSThomas Huth return; 833fcf5ef2aSThomas Huth case 0x400f: /* mac.w @Rm+,@Rn+ */ 834fcf5ef2aSThomas Huth { 835fcf5ef2aSThomas Huth TCGv arg0, arg1; 836fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 837fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, MO_TESL); 838fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 839fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, MO_TESL); 840fcf5ef2aSThomas Huth gen_helper_macw(cpu_env, arg0, arg1); 841fcf5ef2aSThomas Huth tcg_temp_free(arg1); 842fcf5ef2aSThomas Huth tcg_temp_free(arg0); 843fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 2); 844fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2); 845fcf5ef2aSThomas Huth } 846fcf5ef2aSThomas Huth return; 847fcf5ef2aSThomas Huth case 0x0007: /* mul.l Rm,Rn */ 848fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, REG(B7_4), REG(B11_8)); 849fcf5ef2aSThomas Huth return; 850fcf5ef2aSThomas Huth case 0x200f: /* muls.w Rm,Rn */ 851fcf5ef2aSThomas Huth { 852fcf5ef2aSThomas Huth TCGv arg0, arg1; 853fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 854fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(arg0, REG(B7_4)); 855fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 856fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(arg1, REG(B11_8)); 857fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, arg0, arg1); 858fcf5ef2aSThomas Huth tcg_temp_free(arg1); 859fcf5ef2aSThomas Huth tcg_temp_free(arg0); 860fcf5ef2aSThomas Huth } 861fcf5ef2aSThomas Huth return; 862fcf5ef2aSThomas Huth case 0x200e: /* mulu.w Rm,Rn */ 863fcf5ef2aSThomas Huth { 864fcf5ef2aSThomas Huth TCGv arg0, arg1; 865fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 866fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(arg0, REG(B7_4)); 867fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 868fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(arg1, REG(B11_8)); 869fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, arg0, arg1); 870fcf5ef2aSThomas Huth tcg_temp_free(arg1); 871fcf5ef2aSThomas Huth tcg_temp_free(arg0); 872fcf5ef2aSThomas Huth } 873fcf5ef2aSThomas Huth return; 874fcf5ef2aSThomas Huth case 0x600b: /* neg Rm,Rn */ 875fcf5ef2aSThomas Huth tcg_gen_neg_i32(REG(B11_8), REG(B7_4)); 876fcf5ef2aSThomas Huth return; 877fcf5ef2aSThomas Huth case 0x600a: /* negc Rm,Rn */ 878fcf5ef2aSThomas Huth { 879fcf5ef2aSThomas Huth TCGv t0 = tcg_const_i32(0); 880fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), cpu_sr_t, 881fcf5ef2aSThomas Huth REG(B7_4), t0, cpu_sr_t, t0); 882fcf5ef2aSThomas Huth tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t, 883fcf5ef2aSThomas Huth t0, t0, REG(B11_8), cpu_sr_t); 884fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1); 885fcf5ef2aSThomas Huth tcg_temp_free(t0); 886fcf5ef2aSThomas Huth } 887fcf5ef2aSThomas Huth return; 888fcf5ef2aSThomas Huth case 0x6007: /* not Rm,Rn */ 889fcf5ef2aSThomas Huth tcg_gen_not_i32(REG(B11_8), REG(B7_4)); 890fcf5ef2aSThomas Huth return; 891fcf5ef2aSThomas Huth case 0x200b: /* or Rm,Rn */ 892fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 893fcf5ef2aSThomas Huth return; 894fcf5ef2aSThomas Huth case 0x400c: /* shad Rm,Rn */ 895fcf5ef2aSThomas Huth { 896fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 897fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 898fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 899fcf5ef2aSThomas Huth 900fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, REG(B7_4), 0x1f); 901fcf5ef2aSThomas Huth 902fcf5ef2aSThomas Huth /* positive case: shift to the left */ 903fcf5ef2aSThomas Huth tcg_gen_shl_i32(t1, REG(B11_8), t0); 904fcf5ef2aSThomas Huth 905fcf5ef2aSThomas Huth /* negative case: shift to the right in two steps to 906fcf5ef2aSThomas Huth correctly handle the -32 case */ 907fcf5ef2aSThomas Huth tcg_gen_xori_i32(t0, t0, 0x1f); 908fcf5ef2aSThomas Huth tcg_gen_sar_i32(t2, REG(B11_8), t0); 909fcf5ef2aSThomas Huth tcg_gen_sari_i32(t2, t2, 1); 910fcf5ef2aSThomas Huth 911fcf5ef2aSThomas Huth /* select between the two cases */ 912fcf5ef2aSThomas Huth tcg_gen_movi_i32(t0, 0); 913fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2); 914fcf5ef2aSThomas Huth 915fcf5ef2aSThomas Huth tcg_temp_free(t0); 916fcf5ef2aSThomas Huth tcg_temp_free(t1); 917fcf5ef2aSThomas Huth tcg_temp_free(t2); 918fcf5ef2aSThomas Huth } 919fcf5ef2aSThomas Huth return; 920fcf5ef2aSThomas Huth case 0x400d: /* shld Rm,Rn */ 921fcf5ef2aSThomas Huth { 922fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 923fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 924fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 925fcf5ef2aSThomas Huth 926fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, REG(B7_4), 0x1f); 927fcf5ef2aSThomas Huth 928fcf5ef2aSThomas Huth /* positive case: shift to the left */ 929fcf5ef2aSThomas Huth tcg_gen_shl_i32(t1, REG(B11_8), t0); 930fcf5ef2aSThomas Huth 931fcf5ef2aSThomas Huth /* negative case: shift to the right in two steps to 932fcf5ef2aSThomas Huth correctly handle the -32 case */ 933fcf5ef2aSThomas Huth tcg_gen_xori_i32(t0, t0, 0x1f); 934fcf5ef2aSThomas Huth tcg_gen_shr_i32(t2, REG(B11_8), t0); 935fcf5ef2aSThomas Huth tcg_gen_shri_i32(t2, t2, 1); 936fcf5ef2aSThomas Huth 937fcf5ef2aSThomas Huth /* select between the two cases */ 938fcf5ef2aSThomas Huth tcg_gen_movi_i32(t0, 0); 939fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2); 940fcf5ef2aSThomas Huth 941fcf5ef2aSThomas Huth tcg_temp_free(t0); 942fcf5ef2aSThomas Huth tcg_temp_free(t1); 943fcf5ef2aSThomas Huth tcg_temp_free(t2); 944fcf5ef2aSThomas Huth } 945fcf5ef2aSThomas Huth return; 946fcf5ef2aSThomas Huth case 0x3008: /* sub Rm,Rn */ 947fcf5ef2aSThomas Huth tcg_gen_sub_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 948fcf5ef2aSThomas Huth return; 949fcf5ef2aSThomas Huth case 0x300a: /* subc Rm,Rn */ 950fcf5ef2aSThomas Huth { 951fcf5ef2aSThomas Huth TCGv t0, t1; 952fcf5ef2aSThomas Huth t0 = tcg_const_tl(0); 953fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 954fcf5ef2aSThomas Huth tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0); 955fcf5ef2aSThomas Huth tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t, 956fcf5ef2aSThomas Huth REG(B11_8), t0, t1, cpu_sr_t); 957fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1); 958fcf5ef2aSThomas Huth tcg_temp_free(t0); 959fcf5ef2aSThomas Huth tcg_temp_free(t1); 960fcf5ef2aSThomas Huth } 961fcf5ef2aSThomas Huth return; 962fcf5ef2aSThomas Huth case 0x300b: /* subv Rm,Rn */ 963fcf5ef2aSThomas Huth { 964fcf5ef2aSThomas Huth TCGv t0, t1, t2; 965fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 966fcf5ef2aSThomas Huth tcg_gen_sub_i32(t0, REG(B11_8), REG(B7_4)); 967fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 968fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t0, REG(B7_4)); 969fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 970fcf5ef2aSThomas Huth tcg_gen_xor_i32(t2, REG(B11_8), REG(B7_4)); 971fcf5ef2aSThomas Huth tcg_gen_and_i32(t1, t1, t2); 972fcf5ef2aSThomas Huth tcg_temp_free(t2); 973fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, t1, 31); 974fcf5ef2aSThomas Huth tcg_temp_free(t1); 975fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), t0); 976fcf5ef2aSThomas Huth tcg_temp_free(t0); 977fcf5ef2aSThomas Huth } 978fcf5ef2aSThomas Huth return; 979fcf5ef2aSThomas Huth case 0x2008: /* tst Rm,Rn */ 980fcf5ef2aSThomas Huth { 981fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 982fcf5ef2aSThomas Huth tcg_gen_and_i32(val, REG(B7_4), REG(B11_8)); 983fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 984fcf5ef2aSThomas Huth tcg_temp_free(val); 985fcf5ef2aSThomas Huth } 986fcf5ef2aSThomas Huth return; 987fcf5ef2aSThomas Huth case 0x200a: /* xor Rm,Rn */ 988fcf5ef2aSThomas Huth tcg_gen_xor_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 989fcf5ef2aSThomas Huth return; 990fcf5ef2aSThomas Huth case 0xf00c: /* fmov {F,D,X}Rm,{F,D,X}Rn - FPSCR: Nothing */ 991fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 992a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 993bdcb3739SRichard Henderson int xsrc = XHACK(B7_4); 994bdcb3739SRichard Henderson int xdst = XHACK(B11_8); 995bdcb3739SRichard Henderson tcg_gen_mov_i32(FREG(xdst), FREG(xsrc)); 996bdcb3739SRichard Henderson tcg_gen_mov_i32(FREG(xdst + 1), FREG(xsrc + 1)); 997fcf5ef2aSThomas Huth } else { 9987c9f7038SRichard Henderson tcg_gen_mov_i32(FREG(B11_8), FREG(B7_4)); 999fcf5ef2aSThomas Huth } 1000fcf5ef2aSThomas Huth return; 1001fcf5ef2aSThomas Huth case 0xf00a: /* fmov {F,D,X}Rm,@Rn - FPSCR: Nothing */ 1002fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1003a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 10044d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 10054d57fa50SRichard Henderson gen_load_fpr64(ctx, fp, XHACK(B7_4)); 10064d57fa50SRichard Henderson tcg_gen_qemu_st_i64(fp, REG(B11_8), ctx->memidx, MO_TEQ); 10074d57fa50SRichard Henderson tcg_temp_free_i64(fp); 1008fcf5ef2aSThomas Huth } else { 10097c9f7038SRichard Henderson tcg_gen_qemu_st_i32(FREG(B7_4), REG(B11_8), ctx->memidx, MO_TEUL); 1010fcf5ef2aSThomas Huth } 1011fcf5ef2aSThomas Huth return; 1012fcf5ef2aSThomas Huth case 0xf008: /* fmov @Rm,{F,D,X}Rn - FPSCR: Nothing */ 1013fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1014a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 10154d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 10164d57fa50SRichard Henderson tcg_gen_qemu_ld_i64(fp, REG(B7_4), ctx->memidx, MO_TEQ); 10174d57fa50SRichard Henderson gen_store_fpr64(ctx, fp, XHACK(B11_8)); 10184d57fa50SRichard Henderson tcg_temp_free_i64(fp); 1019fcf5ef2aSThomas Huth } else { 10207c9f7038SRichard Henderson tcg_gen_qemu_ld_i32(FREG(B11_8), REG(B7_4), ctx->memidx, MO_TEUL); 1021fcf5ef2aSThomas Huth } 1022fcf5ef2aSThomas Huth return; 1023fcf5ef2aSThomas Huth case 0xf009: /* fmov @Rm+,{F,D,X}Rn - FPSCR: Nothing */ 1024fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1025a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 10264d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 10274d57fa50SRichard Henderson tcg_gen_qemu_ld_i64(fp, REG(B7_4), ctx->memidx, MO_TEQ); 10284d57fa50SRichard Henderson gen_store_fpr64(ctx, fp, XHACK(B11_8)); 10294d57fa50SRichard Henderson tcg_temp_free_i64(fp); 1030fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 8); 1031fcf5ef2aSThomas Huth } else { 10327c9f7038SRichard Henderson tcg_gen_qemu_ld_i32(FREG(B11_8), REG(B7_4), ctx->memidx, MO_TEUL); 1033fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 1034fcf5ef2aSThomas Huth } 1035fcf5ef2aSThomas Huth return; 1036fcf5ef2aSThomas Huth case 0xf00b: /* fmov {F,D,X}Rm,@-Rn - FPSCR: Nothing */ 1037fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 10384d57fa50SRichard Henderson { 1039fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new_i32(); 1040a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 10414d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 10424d57fa50SRichard Henderson gen_load_fpr64(ctx, fp, XHACK(B7_4)); 10434d57fa50SRichard Henderson tcg_gen_subi_i32(addr, REG(B11_8), 8); 10444d57fa50SRichard Henderson tcg_gen_qemu_st_i64(fp, addr, ctx->memidx, MO_TEQ); 10454d57fa50SRichard Henderson tcg_temp_free_i64(fp); 1046fcf5ef2aSThomas Huth } else { 10474d57fa50SRichard Henderson tcg_gen_subi_i32(addr, REG(B11_8), 4); 10487c9f7038SRichard Henderson tcg_gen_qemu_st_i32(FREG(B7_4), addr, ctx->memidx, MO_TEUL); 1049fcf5ef2aSThomas Huth } 1050fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1051fcf5ef2aSThomas Huth tcg_temp_free(addr); 10524d57fa50SRichard Henderson } 1053fcf5ef2aSThomas Huth return; 1054fcf5ef2aSThomas Huth case 0xf006: /* fmov @(R0,Rm),{F,D,X}Rm - FPSCR: Nothing */ 1055fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1056fcf5ef2aSThomas Huth { 1057fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new_i32(); 1058fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 1059a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 10604d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 10614d57fa50SRichard Henderson tcg_gen_qemu_ld_i64(fp, addr, ctx->memidx, MO_TEQ); 10624d57fa50SRichard Henderson gen_store_fpr64(ctx, fp, XHACK(B11_8)); 10634d57fa50SRichard Henderson tcg_temp_free_i64(fp); 1064fcf5ef2aSThomas Huth } else { 10657c9f7038SRichard Henderson tcg_gen_qemu_ld_i32(FREG(B11_8), addr, ctx->memidx, MO_TEUL); 1066fcf5ef2aSThomas Huth } 1067fcf5ef2aSThomas Huth tcg_temp_free(addr); 1068fcf5ef2aSThomas Huth } 1069fcf5ef2aSThomas Huth return; 1070fcf5ef2aSThomas Huth case 0xf007: /* fmov {F,D,X}Rn,@(R0,Rn) - FPSCR: Nothing */ 1071fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1072fcf5ef2aSThomas Huth { 1073fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1074fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 1075a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 10764d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64(); 10774d57fa50SRichard Henderson gen_load_fpr64(ctx, fp, XHACK(B7_4)); 10784d57fa50SRichard Henderson tcg_gen_qemu_st_i64(fp, addr, ctx->memidx, MO_TEQ); 10794d57fa50SRichard Henderson tcg_temp_free_i64(fp); 1080fcf5ef2aSThomas Huth } else { 10817c9f7038SRichard Henderson tcg_gen_qemu_st_i32(FREG(B7_4), addr, ctx->memidx, MO_TEUL); 1082fcf5ef2aSThomas Huth } 1083fcf5ef2aSThomas Huth tcg_temp_free(addr); 1084fcf5ef2aSThomas Huth } 1085fcf5ef2aSThomas Huth return; 1086fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1087fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1088fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1089fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1090fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1091fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1092fcf5ef2aSThomas Huth { 1093fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1094a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1095fcf5ef2aSThomas Huth TCGv_i64 fp0, fp1; 1096fcf5ef2aSThomas Huth 109793dc9c89SRichard Henderson if (ctx->opcode & 0x0110) { 109893dc9c89SRichard Henderson goto do_illegal; 109993dc9c89SRichard Henderson } 1100fcf5ef2aSThomas Huth fp0 = tcg_temp_new_i64(); 1101fcf5ef2aSThomas Huth fp1 = tcg_temp_new_i64(); 11021e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp0, B11_8); 11031e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp1, B7_4); 1104fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 1105fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn */ 1106fcf5ef2aSThomas Huth gen_helper_fadd_DT(fp0, cpu_env, fp0, fp1); 1107fcf5ef2aSThomas Huth break; 1108fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn */ 1109fcf5ef2aSThomas Huth gen_helper_fsub_DT(fp0, cpu_env, fp0, fp1); 1110fcf5ef2aSThomas Huth break; 1111fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn */ 1112fcf5ef2aSThomas Huth gen_helper_fmul_DT(fp0, cpu_env, fp0, fp1); 1113fcf5ef2aSThomas Huth break; 1114fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn */ 1115fcf5ef2aSThomas Huth gen_helper_fdiv_DT(fp0, cpu_env, fp0, fp1); 1116fcf5ef2aSThomas Huth break; 1117fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn */ 111892f1f83eSAurelien Jarno gen_helper_fcmp_eq_DT(cpu_sr_t, cpu_env, fp0, fp1); 1119fcf5ef2aSThomas Huth return; 1120fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn */ 112192f1f83eSAurelien Jarno gen_helper_fcmp_gt_DT(cpu_sr_t, cpu_env, fp0, fp1); 1122fcf5ef2aSThomas Huth return; 1123fcf5ef2aSThomas Huth } 11241e0b21d8SRichard Henderson gen_store_fpr64(ctx, fp0, B11_8); 1125fcf5ef2aSThomas Huth tcg_temp_free_i64(fp0); 1126fcf5ef2aSThomas Huth tcg_temp_free_i64(fp1); 1127fcf5ef2aSThomas Huth } else { 1128fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 1129fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn */ 11307c9f7038SRichard Henderson gen_helper_fadd_FT(FREG(B11_8), cpu_env, 11317c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1132fcf5ef2aSThomas Huth break; 1133fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn */ 11347c9f7038SRichard Henderson gen_helper_fsub_FT(FREG(B11_8), cpu_env, 11357c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1136fcf5ef2aSThomas Huth break; 1137fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn */ 11387c9f7038SRichard Henderson gen_helper_fmul_FT(FREG(B11_8), cpu_env, 11397c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1140fcf5ef2aSThomas Huth break; 1141fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn */ 11427c9f7038SRichard Henderson gen_helper_fdiv_FT(FREG(B11_8), cpu_env, 11437c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1144fcf5ef2aSThomas Huth break; 1145fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn */ 114692f1f83eSAurelien Jarno gen_helper_fcmp_eq_FT(cpu_sr_t, cpu_env, 11477c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1148fcf5ef2aSThomas Huth return; 1149fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn */ 115092f1f83eSAurelien Jarno gen_helper_fcmp_gt_FT(cpu_sr_t, cpu_env, 11517c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4)); 1152fcf5ef2aSThomas Huth return; 1153fcf5ef2aSThomas Huth } 1154fcf5ef2aSThomas Huth } 1155fcf5ef2aSThomas Huth } 1156fcf5ef2aSThomas Huth return; 1157fcf5ef2aSThomas Huth case 0xf00e: /* fmac FR0,RM,Rn */ 1158fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 11597e9f7ca8SRichard Henderson CHECK_FPSCR_PR_0 11607c9f7038SRichard Henderson gen_helper_fmac_FT(FREG(B11_8), cpu_env, 11617c9f7038SRichard Henderson FREG(0), FREG(B7_4), FREG(B11_8)); 1162fcf5ef2aSThomas Huth return; 1163fcf5ef2aSThomas Huth } 1164fcf5ef2aSThomas Huth 1165fcf5ef2aSThomas Huth switch (ctx->opcode & 0xff00) { 1166fcf5ef2aSThomas Huth case 0xc900: /* and #imm,R0 */ 1167fcf5ef2aSThomas Huth tcg_gen_andi_i32(REG(0), REG(0), B7_0); 1168fcf5ef2aSThomas Huth return; 1169fcf5ef2aSThomas Huth case 0xcd00: /* and.b #imm,@(R0,GBR) */ 1170fcf5ef2aSThomas Huth { 1171fcf5ef2aSThomas Huth TCGv addr, val; 1172fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1173fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1174fcf5ef2aSThomas Huth val = tcg_temp_new(); 1175fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1176fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, B7_0); 1177fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1178fcf5ef2aSThomas Huth tcg_temp_free(val); 1179fcf5ef2aSThomas Huth tcg_temp_free(addr); 1180fcf5ef2aSThomas Huth } 1181fcf5ef2aSThomas Huth return; 1182fcf5ef2aSThomas Huth case 0x8b00: /* bf label */ 1183fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 11846f1c2af6SRichard Henderson gen_conditional_jump(ctx, ctx->base.pc_next + 4 + B7_0s * 2, false); 1185fcf5ef2aSThomas Huth return; 1186fcf5ef2aSThomas Huth case 0x8f00: /* bf/s label */ 1187fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1188ac9707eaSAurelien Jarno tcg_gen_xori_i32(cpu_delayed_cond, cpu_sr_t, 1); 11896f1c2af6SRichard Henderson ctx->delayed_pc = ctx->base.pc_next + 4 + B7_0s * 2; 1190a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT_CONDITIONAL; 1191fcf5ef2aSThomas Huth return; 1192fcf5ef2aSThomas Huth case 0x8900: /* bt label */ 1193fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 11946f1c2af6SRichard Henderson gen_conditional_jump(ctx, ctx->base.pc_next + 4 + B7_0s * 2, true); 1195fcf5ef2aSThomas Huth return; 1196fcf5ef2aSThomas Huth case 0x8d00: /* bt/s label */ 1197fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1198ac9707eaSAurelien Jarno tcg_gen_mov_i32(cpu_delayed_cond, cpu_sr_t); 11996f1c2af6SRichard Henderson ctx->delayed_pc = ctx->base.pc_next + 4 + B7_0s * 2; 1200a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT_CONDITIONAL; 1201fcf5ef2aSThomas Huth return; 1202fcf5ef2aSThomas Huth case 0x8800: /* cmp/eq #imm,R0 */ 1203fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(0), B7_0s); 1204fcf5ef2aSThomas Huth return; 1205fcf5ef2aSThomas Huth case 0xc400: /* mov.b @(disp,GBR),R0 */ 1206fcf5ef2aSThomas Huth { 1207fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1208fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0); 1209fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB); 1210fcf5ef2aSThomas Huth tcg_temp_free(addr); 1211fcf5ef2aSThomas Huth } 1212fcf5ef2aSThomas Huth return; 1213fcf5ef2aSThomas Huth case 0xc500: /* mov.w @(disp,GBR),R0 */ 1214fcf5ef2aSThomas Huth { 1215fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1216fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2); 1217fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW); 1218fcf5ef2aSThomas Huth tcg_temp_free(addr); 1219fcf5ef2aSThomas Huth } 1220fcf5ef2aSThomas Huth return; 1221fcf5ef2aSThomas Huth case 0xc600: /* mov.l @(disp,GBR),R0 */ 1222fcf5ef2aSThomas Huth { 1223fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1224fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4); 1225fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESL); 1226fcf5ef2aSThomas Huth tcg_temp_free(addr); 1227fcf5ef2aSThomas Huth } 1228fcf5ef2aSThomas Huth return; 1229fcf5ef2aSThomas Huth case 0xc000: /* mov.b R0,@(disp,GBR) */ 1230fcf5ef2aSThomas Huth { 1231fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1232fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0); 1233fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB); 1234fcf5ef2aSThomas Huth tcg_temp_free(addr); 1235fcf5ef2aSThomas Huth } 1236fcf5ef2aSThomas Huth return; 1237fcf5ef2aSThomas Huth case 0xc100: /* mov.w R0,@(disp,GBR) */ 1238fcf5ef2aSThomas Huth { 1239fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1240fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2); 1241fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW); 1242fcf5ef2aSThomas Huth tcg_temp_free(addr); 1243fcf5ef2aSThomas Huth } 1244fcf5ef2aSThomas Huth return; 1245fcf5ef2aSThomas Huth case 0xc200: /* mov.l R0,@(disp,GBR) */ 1246fcf5ef2aSThomas Huth { 1247fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1248fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4); 1249fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUL); 1250fcf5ef2aSThomas Huth tcg_temp_free(addr); 1251fcf5ef2aSThomas Huth } 1252fcf5ef2aSThomas Huth return; 1253fcf5ef2aSThomas Huth case 0x8000: /* mov.b R0,@(disp,Rn) */ 1254fcf5ef2aSThomas Huth { 1255fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1256fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0); 1257fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB); 1258fcf5ef2aSThomas Huth tcg_temp_free(addr); 1259fcf5ef2aSThomas Huth } 1260fcf5ef2aSThomas Huth return; 1261fcf5ef2aSThomas Huth case 0x8100: /* mov.w R0,@(disp,Rn) */ 1262fcf5ef2aSThomas Huth { 1263fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1264fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2); 1265fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW); 1266fcf5ef2aSThomas Huth tcg_temp_free(addr); 1267fcf5ef2aSThomas Huth } 1268fcf5ef2aSThomas Huth return; 1269fcf5ef2aSThomas Huth case 0x8400: /* mov.b @(disp,Rn),R0 */ 1270fcf5ef2aSThomas Huth { 1271fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1272fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0); 1273fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB); 1274fcf5ef2aSThomas Huth tcg_temp_free(addr); 1275fcf5ef2aSThomas Huth } 1276fcf5ef2aSThomas Huth return; 1277fcf5ef2aSThomas Huth case 0x8500: /* mov.w @(disp,Rn),R0 */ 1278fcf5ef2aSThomas Huth { 1279fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1280fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2); 1281fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW); 1282fcf5ef2aSThomas Huth tcg_temp_free(addr); 1283fcf5ef2aSThomas Huth } 1284fcf5ef2aSThomas Huth return; 1285fcf5ef2aSThomas Huth case 0xc700: /* mova @(disp,PC),R0 */ 12866f1c2af6SRichard Henderson tcg_gen_movi_i32(REG(0), ((ctx->base.pc_next & 0xfffffffc) + 12876f1c2af6SRichard Henderson 4 + B7_0 * 4) & ~3); 1288fcf5ef2aSThomas Huth return; 1289fcf5ef2aSThomas Huth case 0xcb00: /* or #imm,R0 */ 1290fcf5ef2aSThomas Huth tcg_gen_ori_i32(REG(0), REG(0), B7_0); 1291fcf5ef2aSThomas Huth return; 1292fcf5ef2aSThomas Huth case 0xcf00: /* or.b #imm,@(R0,GBR) */ 1293fcf5ef2aSThomas Huth { 1294fcf5ef2aSThomas Huth TCGv addr, val; 1295fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1296fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1297fcf5ef2aSThomas Huth val = tcg_temp_new(); 1298fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1299fcf5ef2aSThomas Huth tcg_gen_ori_i32(val, val, B7_0); 1300fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1301fcf5ef2aSThomas Huth tcg_temp_free(val); 1302fcf5ef2aSThomas Huth tcg_temp_free(addr); 1303fcf5ef2aSThomas Huth } 1304fcf5ef2aSThomas Huth return; 1305fcf5ef2aSThomas Huth case 0xc300: /* trapa #imm */ 1306fcf5ef2aSThomas Huth { 1307fcf5ef2aSThomas Huth TCGv imm; 1308fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1309ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); 1310fcf5ef2aSThomas Huth imm = tcg_const_i32(B7_0); 1311fcf5ef2aSThomas Huth gen_helper_trapa(cpu_env, imm); 1312fcf5ef2aSThomas Huth tcg_temp_free(imm); 13136f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 1314fcf5ef2aSThomas Huth } 1315fcf5ef2aSThomas Huth return; 1316fcf5ef2aSThomas Huth case 0xc800: /* tst #imm,R0 */ 1317fcf5ef2aSThomas Huth { 1318fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1319fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, REG(0), B7_0); 1320fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1321fcf5ef2aSThomas Huth tcg_temp_free(val); 1322fcf5ef2aSThomas Huth } 1323fcf5ef2aSThomas Huth return; 1324fcf5ef2aSThomas Huth case 0xcc00: /* tst.b #imm,@(R0,GBR) */ 1325fcf5ef2aSThomas Huth { 1326fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1327fcf5ef2aSThomas Huth tcg_gen_add_i32(val, REG(0), cpu_gbr); 1328fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, val, ctx->memidx, MO_UB); 1329fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, B7_0); 1330fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1331fcf5ef2aSThomas Huth tcg_temp_free(val); 1332fcf5ef2aSThomas Huth } 1333fcf5ef2aSThomas Huth return; 1334fcf5ef2aSThomas Huth case 0xca00: /* xor #imm,R0 */ 1335fcf5ef2aSThomas Huth tcg_gen_xori_i32(REG(0), REG(0), B7_0); 1336fcf5ef2aSThomas Huth return; 1337fcf5ef2aSThomas Huth case 0xce00: /* xor.b #imm,@(R0,GBR) */ 1338fcf5ef2aSThomas Huth { 1339fcf5ef2aSThomas Huth TCGv addr, val; 1340fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1341fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1342fcf5ef2aSThomas Huth val = tcg_temp_new(); 1343fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1344fcf5ef2aSThomas Huth tcg_gen_xori_i32(val, val, B7_0); 1345fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1346fcf5ef2aSThomas Huth tcg_temp_free(val); 1347fcf5ef2aSThomas Huth tcg_temp_free(addr); 1348fcf5ef2aSThomas Huth } 1349fcf5ef2aSThomas Huth return; 1350fcf5ef2aSThomas Huth } 1351fcf5ef2aSThomas Huth 1352fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf08f) { 1353fcf5ef2aSThomas Huth case 0x408e: /* ldc Rm,Rn_BANK */ 1354fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1355fcf5ef2aSThomas Huth tcg_gen_mov_i32(ALTREG(B6_4), REG(B11_8)); 1356fcf5ef2aSThomas Huth return; 1357fcf5ef2aSThomas Huth case 0x4087: /* ldc.l @Rm+,Rn_BANK */ 1358fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1359fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(ALTREG(B6_4), REG(B11_8), ctx->memidx, MO_TESL); 1360fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1361fcf5ef2aSThomas Huth return; 1362fcf5ef2aSThomas Huth case 0x0082: /* stc Rm_BANK,Rn */ 1363fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1364fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), ALTREG(B6_4)); 1365fcf5ef2aSThomas Huth return; 1366fcf5ef2aSThomas Huth case 0x4083: /* stc.l Rm_BANK,@-Rn */ 1367fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1368fcf5ef2aSThomas Huth { 1369fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1370fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1371fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(ALTREG(B6_4), addr, ctx->memidx, MO_TEUL); 1372fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1373fcf5ef2aSThomas Huth tcg_temp_free(addr); 1374fcf5ef2aSThomas Huth } 1375fcf5ef2aSThomas Huth return; 1376fcf5ef2aSThomas Huth } 1377fcf5ef2aSThomas Huth 1378fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf0ff) { 1379fcf5ef2aSThomas Huth case 0x0023: /* braf Rn */ 1380fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 13816f1c2af6SRichard Henderson tcg_gen_addi_i32(cpu_delayed_pc, REG(B11_8), ctx->base.pc_next + 4); 1382a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1383fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1384fcf5ef2aSThomas Huth return; 1385fcf5ef2aSThomas Huth case 0x0003: /* bsrf Rn */ 1386fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 13876f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4); 1388fcf5ef2aSThomas Huth tcg_gen_add_i32(cpu_delayed_pc, REG(B11_8), cpu_pr); 1389a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1390fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1391fcf5ef2aSThomas Huth return; 1392fcf5ef2aSThomas Huth case 0x4015: /* cmp/pl Rn */ 1393fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), 0); 1394fcf5ef2aSThomas Huth return; 1395fcf5ef2aSThomas Huth case 0x4011: /* cmp/pz Rn */ 1396fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), 0); 1397fcf5ef2aSThomas Huth return; 1398fcf5ef2aSThomas Huth case 0x4010: /* dt Rn */ 1399fcf5ef2aSThomas Huth tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 1); 1400fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), 0); 1401fcf5ef2aSThomas Huth return; 1402fcf5ef2aSThomas Huth case 0x402b: /* jmp @Rn */ 1403fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1404fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8)); 1405a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1406fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1407fcf5ef2aSThomas Huth return; 1408fcf5ef2aSThomas Huth case 0x400b: /* jsr @Rn */ 1409fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 14106f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4); 1411fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8)); 1412a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1413fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1414fcf5ef2aSThomas Huth return; 1415fcf5ef2aSThomas Huth case 0x400e: /* ldc Rm,SR */ 1416fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1417fcf5ef2aSThomas Huth { 1418fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1419fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, REG(B11_8), 0x700083f3); 1420fcf5ef2aSThomas Huth gen_write_sr(val); 1421fcf5ef2aSThomas Huth tcg_temp_free(val); 14226f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 1423fcf5ef2aSThomas Huth } 1424fcf5ef2aSThomas Huth return; 1425fcf5ef2aSThomas Huth case 0x4007: /* ldc.l @Rm+,SR */ 1426fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1427fcf5ef2aSThomas Huth { 1428fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1429fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, MO_TESL); 1430fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, 0x700083f3); 1431fcf5ef2aSThomas Huth gen_write_sr(val); 1432fcf5ef2aSThomas Huth tcg_temp_free(val); 1433fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 14346f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 1435fcf5ef2aSThomas Huth } 1436fcf5ef2aSThomas Huth return; 1437fcf5ef2aSThomas Huth case 0x0002: /* stc SR,Rn */ 1438fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1439fcf5ef2aSThomas Huth gen_read_sr(REG(B11_8)); 1440fcf5ef2aSThomas Huth return; 1441fcf5ef2aSThomas Huth case 0x4003: /* stc SR,@-Rn */ 1442fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1443fcf5ef2aSThomas Huth { 1444fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1445fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1446fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1447fcf5ef2aSThomas Huth gen_read_sr(val); 1448fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL); 1449fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1450fcf5ef2aSThomas Huth tcg_temp_free(val); 1451fcf5ef2aSThomas Huth tcg_temp_free(addr); 1452fcf5ef2aSThomas Huth } 1453fcf5ef2aSThomas Huth return; 1454fcf5ef2aSThomas Huth #define LD(reg,ldnum,ldpnum,prechk) \ 1455fcf5ef2aSThomas Huth case ldnum: \ 1456fcf5ef2aSThomas Huth prechk \ 1457fcf5ef2aSThomas Huth tcg_gen_mov_i32 (cpu_##reg, REG(B11_8)); \ 1458fcf5ef2aSThomas Huth return; \ 1459fcf5ef2aSThomas Huth case ldpnum: \ 1460fcf5ef2aSThomas Huth prechk \ 1461fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_##reg, REG(B11_8), ctx->memidx, MO_TESL); \ 1462fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); \ 1463fcf5ef2aSThomas Huth return; 1464fcf5ef2aSThomas Huth #define ST(reg,stnum,stpnum,prechk) \ 1465fcf5ef2aSThomas Huth case stnum: \ 1466fcf5ef2aSThomas Huth prechk \ 1467fcf5ef2aSThomas Huth tcg_gen_mov_i32 (REG(B11_8), cpu_##reg); \ 1468fcf5ef2aSThomas Huth return; \ 1469fcf5ef2aSThomas Huth case stpnum: \ 1470fcf5ef2aSThomas Huth prechk \ 1471fcf5ef2aSThomas Huth { \ 1472fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); \ 1473fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); \ 1474fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_##reg, addr, ctx->memidx, MO_TEUL); \ 1475fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); \ 1476fcf5ef2aSThomas Huth tcg_temp_free(addr); \ 1477fcf5ef2aSThomas Huth } \ 1478fcf5ef2aSThomas Huth return; 1479fcf5ef2aSThomas Huth #define LDST(reg,ldnum,ldpnum,stnum,stpnum,prechk) \ 1480fcf5ef2aSThomas Huth LD(reg,ldnum,ldpnum,prechk) \ 1481fcf5ef2aSThomas Huth ST(reg,stnum,stpnum,prechk) 1482fcf5ef2aSThomas Huth LDST(gbr, 0x401e, 0x4017, 0x0012, 0x4013, {}) 1483fcf5ef2aSThomas Huth LDST(vbr, 0x402e, 0x4027, 0x0022, 0x4023, CHECK_PRIVILEGED) 1484fcf5ef2aSThomas Huth LDST(ssr, 0x403e, 0x4037, 0x0032, 0x4033, CHECK_PRIVILEGED) 1485fcf5ef2aSThomas Huth LDST(spc, 0x404e, 0x4047, 0x0042, 0x4043, CHECK_PRIVILEGED) 1486fcf5ef2aSThomas Huth ST(sgr, 0x003a, 0x4032, CHECK_PRIVILEGED) 1487ccae24d4SRichard Henderson LD(sgr, 0x403a, 0x4036, CHECK_PRIVILEGED CHECK_SH4A) 1488fcf5ef2aSThomas Huth LDST(dbr, 0x40fa, 0x40f6, 0x00fa, 0x40f2, CHECK_PRIVILEGED) 1489fcf5ef2aSThomas Huth LDST(mach, 0x400a, 0x4006, 0x000a, 0x4002, {}) 1490fcf5ef2aSThomas Huth LDST(macl, 0x401a, 0x4016, 0x001a, 0x4012, {}) 1491fcf5ef2aSThomas Huth LDST(pr, 0x402a, 0x4026, 0x002a, 0x4022, {}) 1492fcf5ef2aSThomas Huth LDST(fpul, 0x405a, 0x4056, 0x005a, 0x4052, {CHECK_FPU_ENABLED}) 1493fcf5ef2aSThomas Huth case 0x406a: /* lds Rm,FPSCR */ 1494fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1495fcf5ef2aSThomas Huth gen_helper_ld_fpscr(cpu_env, REG(B11_8)); 14966f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 1497fcf5ef2aSThomas Huth return; 1498fcf5ef2aSThomas Huth case 0x4066: /* lds.l @Rm+,FPSCR */ 1499fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1500fcf5ef2aSThomas Huth { 1501fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1502fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(addr, REG(B11_8), ctx->memidx, MO_TESL); 1503fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1504fcf5ef2aSThomas Huth gen_helper_ld_fpscr(cpu_env, addr); 1505fcf5ef2aSThomas Huth tcg_temp_free(addr); 15066f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP; 1507fcf5ef2aSThomas Huth } 1508fcf5ef2aSThomas Huth return; 1509fcf5ef2aSThomas Huth case 0x006a: /* sts FPSCR,Rn */ 1510fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1511fcf5ef2aSThomas Huth tcg_gen_andi_i32(REG(B11_8), cpu_fpscr, 0x003fffff); 1512fcf5ef2aSThomas Huth return; 1513fcf5ef2aSThomas Huth case 0x4062: /* sts FPSCR,@-Rn */ 1514fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1515fcf5ef2aSThomas Huth { 1516fcf5ef2aSThomas Huth TCGv addr, val; 1517fcf5ef2aSThomas Huth val = tcg_temp_new(); 1518fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, cpu_fpscr, 0x003fffff); 1519fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1520fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1521fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL); 1522fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1523fcf5ef2aSThomas Huth tcg_temp_free(addr); 1524fcf5ef2aSThomas Huth tcg_temp_free(val); 1525fcf5ef2aSThomas Huth } 1526fcf5ef2aSThomas Huth return; 1527fcf5ef2aSThomas Huth case 0x00c3: /* movca.l R0,@Rm */ 1528fcf5ef2aSThomas Huth { 1529fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1530fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, MO_TEUL); 1531fcf5ef2aSThomas Huth gen_helper_movcal(cpu_env, REG(B11_8), val); 1532fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL); 1533e691e0edSPhilippe Mathieu-Daudé tcg_temp_free(val); 1534fcf5ef2aSThomas Huth } 1535fcf5ef2aSThomas Huth ctx->has_movcal = 1; 1536fcf5ef2aSThomas Huth return; 1537143021b2SAurelien Jarno case 0x40a9: /* movua.l @Rm,R0 */ 1538ccae24d4SRichard Henderson CHECK_SH4A 1539143021b2SAurelien Jarno /* Load non-boundary-aligned data */ 154034257c21SAurelien Jarno tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, 154134257c21SAurelien Jarno MO_TEUL | MO_UNALN); 1542fcf5ef2aSThomas Huth return; 1543143021b2SAurelien Jarno break; 1544143021b2SAurelien Jarno case 0x40e9: /* movua.l @Rm+,R0 */ 1545ccae24d4SRichard Henderson CHECK_SH4A 1546143021b2SAurelien Jarno /* Load non-boundary-aligned data */ 154734257c21SAurelien Jarno tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, 154834257c21SAurelien Jarno MO_TEUL | MO_UNALN); 1549fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1550fcf5ef2aSThomas Huth return; 1551143021b2SAurelien Jarno break; 1552fcf5ef2aSThomas Huth case 0x0029: /* movt Rn */ 1553fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), cpu_sr_t); 1554fcf5ef2aSThomas Huth return; 1555fcf5ef2aSThomas Huth case 0x0073: 1556fcf5ef2aSThomas Huth /* MOVCO.L 1557f85da308SRichard Henderson * LDST -> T 1558f85da308SRichard Henderson * If (T == 1) R0 -> (Rn) 1559f85da308SRichard Henderson * 0 -> LDST 1560f85da308SRichard Henderson * 1561f85da308SRichard Henderson * The above description doesn't work in a parallel context. 1562f85da308SRichard Henderson * Since we currently support no smp boards, this implies user-mode. 1563f85da308SRichard Henderson * But we can still support the official mechanism while user-mode 1564f85da308SRichard Henderson * is single-threaded. */ 1565ccae24d4SRichard Henderson CHECK_SH4A 1566ccae24d4SRichard Henderson { 1567f85da308SRichard Henderson TCGLabel *fail = gen_new_label(); 1568f85da308SRichard Henderson TCGLabel *done = gen_new_label(); 1569f85da308SRichard Henderson 15706f1c2af6SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_PARALLEL)) { 1571f85da308SRichard Henderson TCGv tmp; 1572f85da308SRichard Henderson 1573f85da308SRichard Henderson tcg_gen_brcond_i32(TCG_COND_NE, REG(B11_8), 1574f85da308SRichard Henderson cpu_lock_addr, fail); 1575f85da308SRichard Henderson tmp = tcg_temp_new(); 1576f85da308SRichard Henderson tcg_gen_atomic_cmpxchg_i32(tmp, REG(B11_8), cpu_lock_value, 1577f85da308SRichard Henderson REG(0), ctx->memidx, MO_TEUL); 1578f85da308SRichard Henderson tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, tmp, cpu_lock_value); 1579f85da308SRichard Henderson tcg_temp_free(tmp); 1580f85da308SRichard Henderson } else { 1581f85da308SRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_lock_addr, -1, fail); 1582fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL); 1583f85da308SRichard Henderson tcg_gen_movi_i32(cpu_sr_t, 1); 1584ccae24d4SRichard Henderson } 1585f85da308SRichard Henderson tcg_gen_br(done); 1586f85da308SRichard Henderson 1587f85da308SRichard Henderson gen_set_label(fail); 1588f85da308SRichard Henderson tcg_gen_movi_i32(cpu_sr_t, 0); 1589f85da308SRichard Henderson 1590f85da308SRichard Henderson gen_set_label(done); 1591f85da308SRichard Henderson tcg_gen_movi_i32(cpu_lock_addr, -1); 1592f85da308SRichard Henderson } 1593f85da308SRichard Henderson return; 1594fcf5ef2aSThomas Huth case 0x0063: 1595fcf5ef2aSThomas Huth /* MOVLI.L @Rm,R0 1596f85da308SRichard Henderson * 1 -> LDST 1597f85da308SRichard Henderson * (Rm) -> R0 1598f85da308SRichard Henderson * When interrupt/exception 1599f85da308SRichard Henderson * occurred 0 -> LDST 1600f85da308SRichard Henderson * 1601f85da308SRichard Henderson * In a parallel context, we must also save the loaded value 1602f85da308SRichard Henderson * for use with the cmpxchg that we'll use with movco.l. */ 1603ccae24d4SRichard Henderson CHECK_SH4A 16046f1c2af6SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_PARALLEL)) { 1605f85da308SRichard Henderson TCGv tmp = tcg_temp_new(); 1606f85da308SRichard Henderson tcg_gen_mov_i32(tmp, REG(B11_8)); 1607fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, MO_TESL); 1608f85da308SRichard Henderson tcg_gen_mov_i32(cpu_lock_value, REG(0)); 1609f85da308SRichard Henderson tcg_gen_mov_i32(cpu_lock_addr, tmp); 1610f85da308SRichard Henderson tcg_temp_free(tmp); 1611f85da308SRichard Henderson } else { 1612f85da308SRichard Henderson tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, MO_TESL); 1613f85da308SRichard Henderson tcg_gen_movi_i32(cpu_lock_addr, 0); 1614f85da308SRichard Henderson } 1615fcf5ef2aSThomas Huth return; 1616fcf5ef2aSThomas Huth case 0x0093: /* ocbi @Rn */ 1617fcf5ef2aSThomas Huth { 1618fcf5ef2aSThomas Huth gen_helper_ocbi(cpu_env, REG(B11_8)); 1619fcf5ef2aSThomas Huth } 1620fcf5ef2aSThomas Huth return; 1621fcf5ef2aSThomas Huth case 0x00a3: /* ocbp @Rn */ 1622fcf5ef2aSThomas Huth case 0x00b3: /* ocbwb @Rn */ 1623fcf5ef2aSThomas Huth /* These instructions are supposed to do nothing in case of 1624fcf5ef2aSThomas Huth a cache miss. Given that we only partially emulate caches 1625fcf5ef2aSThomas Huth it is safe to simply ignore them. */ 1626fcf5ef2aSThomas Huth return; 1627fcf5ef2aSThomas Huth case 0x0083: /* pref @Rn */ 1628fcf5ef2aSThomas Huth return; 1629fcf5ef2aSThomas Huth case 0x00d3: /* prefi @Rn */ 1630ccae24d4SRichard Henderson CHECK_SH4A 1631fcf5ef2aSThomas Huth return; 1632fcf5ef2aSThomas Huth case 0x00e3: /* icbi @Rn */ 1633ccae24d4SRichard Henderson CHECK_SH4A 1634fcf5ef2aSThomas Huth return; 1635fcf5ef2aSThomas Huth case 0x00ab: /* synco */ 1636ccae24d4SRichard Henderson CHECK_SH4A 1637aa351317SAurelien Jarno tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); 1638fcf5ef2aSThomas Huth return; 1639fcf5ef2aSThomas Huth break; 1640fcf5ef2aSThomas Huth case 0x4024: /* rotcl Rn */ 1641fcf5ef2aSThomas Huth { 1642fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 1643fcf5ef2aSThomas Huth tcg_gen_mov_i32(tmp, cpu_sr_t); 1644fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31); 1645fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 1646fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp); 1647fcf5ef2aSThomas Huth tcg_temp_free(tmp); 1648fcf5ef2aSThomas Huth } 1649fcf5ef2aSThomas Huth return; 1650fcf5ef2aSThomas Huth case 0x4025: /* rotcr Rn */ 1651fcf5ef2aSThomas Huth { 1652fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 1653fcf5ef2aSThomas Huth tcg_gen_shli_i32(tmp, cpu_sr_t, 31); 1654fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1655fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1); 1656fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp); 1657fcf5ef2aSThomas Huth tcg_temp_free(tmp); 1658fcf5ef2aSThomas Huth } 1659fcf5ef2aSThomas Huth return; 1660fcf5ef2aSThomas Huth case 0x4004: /* rotl Rn */ 1661fcf5ef2aSThomas Huth tcg_gen_rotli_i32(REG(B11_8), REG(B11_8), 1); 1662fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0); 1663fcf5ef2aSThomas Huth return; 1664fcf5ef2aSThomas Huth case 0x4005: /* rotr Rn */ 1665fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0); 1666fcf5ef2aSThomas Huth tcg_gen_rotri_i32(REG(B11_8), REG(B11_8), 1); 1667fcf5ef2aSThomas Huth return; 1668fcf5ef2aSThomas Huth case 0x4000: /* shll Rn */ 1669fcf5ef2aSThomas Huth case 0x4020: /* shal Rn */ 1670fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31); 1671fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 1672fcf5ef2aSThomas Huth return; 1673fcf5ef2aSThomas Huth case 0x4021: /* shar Rn */ 1674fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1675fcf5ef2aSThomas Huth tcg_gen_sari_i32(REG(B11_8), REG(B11_8), 1); 1676fcf5ef2aSThomas Huth return; 1677fcf5ef2aSThomas Huth case 0x4001: /* shlr Rn */ 1678fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1679fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1); 1680fcf5ef2aSThomas Huth return; 1681fcf5ef2aSThomas Huth case 0x4008: /* shll2 Rn */ 1682fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 2); 1683fcf5ef2aSThomas Huth return; 1684fcf5ef2aSThomas Huth case 0x4018: /* shll8 Rn */ 1685fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 8); 1686fcf5ef2aSThomas Huth return; 1687fcf5ef2aSThomas Huth case 0x4028: /* shll16 Rn */ 1688fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 16); 1689fcf5ef2aSThomas Huth return; 1690fcf5ef2aSThomas Huth case 0x4009: /* shlr2 Rn */ 1691fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 2); 1692fcf5ef2aSThomas Huth return; 1693fcf5ef2aSThomas Huth case 0x4019: /* shlr8 Rn */ 1694fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 8); 1695fcf5ef2aSThomas Huth return; 1696fcf5ef2aSThomas Huth case 0x4029: /* shlr16 Rn */ 1697fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 16); 1698fcf5ef2aSThomas Huth return; 1699fcf5ef2aSThomas Huth case 0x401b: /* tas.b @Rn */ 1700fcf5ef2aSThomas Huth { 1701cb32f179SAurelien Jarno TCGv val = tcg_const_i32(0x80); 1702cb32f179SAurelien Jarno tcg_gen_atomic_fetch_or_i32(val, REG(B11_8), val, 1703cb32f179SAurelien Jarno ctx->memidx, MO_UB); 1704fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1705fcf5ef2aSThomas Huth tcg_temp_free(val); 1706fcf5ef2aSThomas Huth } 1707fcf5ef2aSThomas Huth return; 1708fcf5ef2aSThomas Huth case 0xf00d: /* fsts FPUL,FRn - FPSCR: Nothing */ 1709fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17107c9f7038SRichard Henderson tcg_gen_mov_i32(FREG(B11_8), cpu_fpul); 1711fcf5ef2aSThomas Huth return; 1712fcf5ef2aSThomas Huth case 0xf01d: /* flds FRm,FPUL - FPSCR: Nothing */ 1713fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17147c9f7038SRichard Henderson tcg_gen_mov_i32(cpu_fpul, FREG(B11_8)); 1715fcf5ef2aSThomas Huth return; 1716fcf5ef2aSThomas Huth case 0xf02d: /* float FPUL,FRn/DRn - FPSCR: R[PR,Enable.I]/W[Cause,Flag] */ 1717fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1718a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1719fcf5ef2aSThomas Huth TCGv_i64 fp; 172093dc9c89SRichard Henderson if (ctx->opcode & 0x0100) { 172193dc9c89SRichard Henderson goto do_illegal; 172293dc9c89SRichard Henderson } 1723fcf5ef2aSThomas Huth fp = tcg_temp_new_i64(); 1724fcf5ef2aSThomas Huth gen_helper_float_DT(fp, cpu_env, cpu_fpul); 17251e0b21d8SRichard Henderson gen_store_fpr64(ctx, fp, B11_8); 1726fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1727fcf5ef2aSThomas Huth } 1728fcf5ef2aSThomas Huth else { 17297c9f7038SRichard Henderson gen_helper_float_FT(FREG(B11_8), cpu_env, cpu_fpul); 1730fcf5ef2aSThomas Huth } 1731fcf5ef2aSThomas Huth return; 1732fcf5ef2aSThomas Huth case 0xf03d: /* ftrc FRm/DRm,FPUL - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1733fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1734a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1735fcf5ef2aSThomas Huth TCGv_i64 fp; 173693dc9c89SRichard Henderson if (ctx->opcode & 0x0100) { 173793dc9c89SRichard Henderson goto do_illegal; 173893dc9c89SRichard Henderson } 1739fcf5ef2aSThomas Huth fp = tcg_temp_new_i64(); 17401e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp, B11_8); 1741fcf5ef2aSThomas Huth gen_helper_ftrc_DT(cpu_fpul, cpu_env, fp); 1742fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1743fcf5ef2aSThomas Huth } 1744fcf5ef2aSThomas Huth else { 17457c9f7038SRichard Henderson gen_helper_ftrc_FT(cpu_fpul, cpu_env, FREG(B11_8)); 1746fcf5ef2aSThomas Huth } 1747fcf5ef2aSThomas Huth return; 1748fcf5ef2aSThomas Huth case 0xf04d: /* fneg FRn/DRn - FPSCR: Nothing */ 1749fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17507c9f7038SRichard Henderson tcg_gen_xori_i32(FREG(B11_8), FREG(B11_8), 0x80000000); 1751fcf5ef2aSThomas Huth return; 175257f5c1b0SAurelien Jarno case 0xf05d: /* fabs FRn/DRn - FPCSR: Nothing */ 1753fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17547c9f7038SRichard Henderson tcg_gen_andi_i32(FREG(B11_8), FREG(B11_8), 0x7fffffff); 1755fcf5ef2aSThomas Huth return; 1756fcf5ef2aSThomas Huth case 0xf06d: /* fsqrt FRn */ 1757fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1758a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 175993dc9c89SRichard Henderson if (ctx->opcode & 0x0100) { 176093dc9c89SRichard Henderson goto do_illegal; 176193dc9c89SRichard Henderson } 1762fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 17631e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp, B11_8); 1764fcf5ef2aSThomas Huth gen_helper_fsqrt_DT(fp, cpu_env, fp); 17651e0b21d8SRichard Henderson gen_store_fpr64(ctx, fp, B11_8); 1766fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1767fcf5ef2aSThomas Huth } else { 17687c9f7038SRichard Henderson gen_helper_fsqrt_FT(FREG(B11_8), cpu_env, FREG(B11_8)); 1769fcf5ef2aSThomas Huth } 1770fcf5ef2aSThomas Huth return; 1771fcf5ef2aSThomas Huth case 0xf07d: /* fsrra FRn */ 1772fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 177311b7aa23SRichard Henderson CHECK_FPSCR_PR_0 177411b7aa23SRichard Henderson gen_helper_fsrra_FT(FREG(B11_8), cpu_env, FREG(B11_8)); 1775fcf5ef2aSThomas Huth break; 1776fcf5ef2aSThomas Huth case 0xf08d: /* fldi0 FRn - FPSCR: R[PR] */ 1777fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17787e9f7ca8SRichard Henderson CHECK_FPSCR_PR_0 17797c9f7038SRichard Henderson tcg_gen_movi_i32(FREG(B11_8), 0); 1780fcf5ef2aSThomas Huth return; 1781fcf5ef2aSThomas Huth case 0xf09d: /* fldi1 FRn - FPSCR: R[PR] */ 1782fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 17837e9f7ca8SRichard Henderson CHECK_FPSCR_PR_0 17847c9f7038SRichard Henderson tcg_gen_movi_i32(FREG(B11_8), 0x3f800000); 1785fcf5ef2aSThomas Huth return; 1786fcf5ef2aSThomas Huth case 0xf0ad: /* fcnvsd FPUL,DRn */ 1787fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1788fcf5ef2aSThomas Huth { 1789fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1790fcf5ef2aSThomas Huth gen_helper_fcnvsd_FT_DT(fp, cpu_env, cpu_fpul); 17911e0b21d8SRichard Henderson gen_store_fpr64(ctx, fp, B11_8); 1792fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1793fcf5ef2aSThomas Huth } 1794fcf5ef2aSThomas Huth return; 1795fcf5ef2aSThomas Huth case 0xf0bd: /* fcnvds DRn,FPUL */ 1796fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1797fcf5ef2aSThomas Huth { 1798fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 17991e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp, B11_8); 1800fcf5ef2aSThomas Huth gen_helper_fcnvds_DT_FT(cpu_fpul, cpu_env, fp); 1801fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1802fcf5ef2aSThomas Huth } 1803fcf5ef2aSThomas Huth return; 1804fcf5ef2aSThomas Huth case 0xf0ed: /* fipr FVm,FVn */ 1805fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 18067e9f7ca8SRichard Henderson CHECK_FPSCR_PR_1 18077e9f7ca8SRichard Henderson { 18087e9f7ca8SRichard Henderson TCGv m = tcg_const_i32((ctx->opcode >> 8) & 3); 18097e9f7ca8SRichard Henderson TCGv n = tcg_const_i32((ctx->opcode >> 10) & 3); 1810fcf5ef2aSThomas Huth gen_helper_fipr(cpu_env, m, n); 1811fcf5ef2aSThomas Huth tcg_temp_free(m); 1812fcf5ef2aSThomas Huth tcg_temp_free(n); 1813fcf5ef2aSThomas Huth return; 1814fcf5ef2aSThomas Huth } 1815fcf5ef2aSThomas Huth break; 1816fcf5ef2aSThomas Huth case 0xf0fd: /* ftrv XMTRX,FVn */ 1817fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 18187e9f7ca8SRichard Henderson CHECK_FPSCR_PR_1 18197e9f7ca8SRichard Henderson { 18207e9f7ca8SRichard Henderson if ((ctx->opcode & 0x0300) != 0x0100) { 18217e9f7ca8SRichard Henderson goto do_illegal; 18227e9f7ca8SRichard Henderson } 18237e9f7ca8SRichard Henderson TCGv n = tcg_const_i32((ctx->opcode >> 10) & 3); 1824fcf5ef2aSThomas Huth gen_helper_ftrv(cpu_env, n); 1825fcf5ef2aSThomas Huth tcg_temp_free(n); 1826fcf5ef2aSThomas Huth return; 1827fcf5ef2aSThomas Huth } 1828fcf5ef2aSThomas Huth break; 1829fcf5ef2aSThomas Huth } 1830fcf5ef2aSThomas Huth #if 0 1831fcf5ef2aSThomas Huth fprintf(stderr, "unknown instruction 0x%04x at pc 0x%08x\n", 18326f1c2af6SRichard Henderson ctx->opcode, ctx->base.pc_next); 1833fcf5ef2aSThomas Huth fflush(stderr); 1834fcf5ef2aSThomas Huth #endif 18356b98213dSRichard Henderson do_illegal: 18369a562ae7SAurelien Jarno if (ctx->envflags & DELAY_SLOT_MASK) { 1837dec16c6eSRichard Henderson do_illegal_slot: 1838dec16c6eSRichard Henderson gen_save_cpu_state(ctx, true); 1839fcf5ef2aSThomas Huth gen_helper_raise_slot_illegal_instruction(cpu_env); 1840fcf5ef2aSThomas Huth } else { 1841dec16c6eSRichard Henderson gen_save_cpu_state(ctx, true); 1842fcf5ef2aSThomas Huth gen_helper_raise_illegal_instruction(cpu_env); 1843fcf5ef2aSThomas Huth } 18446f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 1845dec4f042SRichard Henderson return; 1846dec4f042SRichard Henderson 1847dec4f042SRichard Henderson do_fpu_disabled: 1848dec4f042SRichard Henderson gen_save_cpu_state(ctx, true); 1849dec4f042SRichard Henderson if (ctx->envflags & DELAY_SLOT_MASK) { 1850dec4f042SRichard Henderson gen_helper_raise_slot_fpu_disable(cpu_env); 1851dec4f042SRichard Henderson } else { 1852dec4f042SRichard Henderson gen_helper_raise_fpu_disable(cpu_env); 1853dec4f042SRichard Henderson } 18546f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 1855dec4f042SRichard Henderson return; 1856fcf5ef2aSThomas Huth } 1857fcf5ef2aSThomas Huth 1858fcf5ef2aSThomas Huth static void decode_opc(DisasContext * ctx) 1859fcf5ef2aSThomas Huth { 1860a6215749SAurelien Jarno uint32_t old_flags = ctx->envflags; 1861fcf5ef2aSThomas Huth 1862fcf5ef2aSThomas Huth _decode_opc(ctx); 1863fcf5ef2aSThomas Huth 18649a562ae7SAurelien Jarno if (old_flags & DELAY_SLOT_MASK) { 1865fcf5ef2aSThomas Huth /* go out of the delay slot */ 18669a562ae7SAurelien Jarno ctx->envflags &= ~DELAY_SLOT_MASK; 18674bfa602bSRichard Henderson 18684bfa602bSRichard Henderson /* When in an exclusive region, we must continue to the end 18694bfa602bSRichard Henderson for conditional branches. */ 18704bfa602bSRichard Henderson if (ctx->tbflags & GUSA_EXCLUSIVE 18714bfa602bSRichard Henderson && old_flags & DELAY_SLOT_CONDITIONAL) { 18724bfa602bSRichard Henderson gen_delayed_conditional_jump(ctx); 18734bfa602bSRichard Henderson return; 18744bfa602bSRichard Henderson } 18754bfa602bSRichard Henderson /* Otherwise this is probably an invalid gUSA region. 18764bfa602bSRichard Henderson Drop the GUSA bits so the next TB doesn't see them. */ 18774bfa602bSRichard Henderson ctx->envflags &= ~GUSA_MASK; 18784bfa602bSRichard Henderson 1879ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_flags, ctx->envflags); 1880fcf5ef2aSThomas Huth if (old_flags & DELAY_SLOT_CONDITIONAL) { 1881fcf5ef2aSThomas Huth gen_delayed_conditional_jump(ctx); 1882be53081aSAurelien Jarno } else { 1883fcf5ef2aSThomas Huth gen_jump(ctx); 1884fcf5ef2aSThomas Huth } 18854bfa602bSRichard Henderson } 18864bfa602bSRichard Henderson } 1887fcf5ef2aSThomas Huth 18884bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY 18894bfa602bSRichard Henderson /* For uniprocessors, SH4 uses optimistic restartable atomic sequences. 18904bfa602bSRichard Henderson Upon an interrupt, a real kernel would simply notice magic values in 18914bfa602bSRichard Henderson the registers and reset the PC to the start of the sequence. 18924bfa602bSRichard Henderson 18934bfa602bSRichard Henderson For QEMU, we cannot do this in quite the same way. Instead, we notice 18944bfa602bSRichard Henderson the normal start of such a sequence (mov #-x,r15). While we can handle 18954bfa602bSRichard Henderson any sequence via cpu_exec_step_atomic, we can recognize the "normal" 18964bfa602bSRichard Henderson sequences and transform them into atomic operations as seen by the host. 18974bfa602bSRichard Henderson */ 18984bfa602bSRichard Henderson static int decode_gusa(DisasContext *ctx, CPUSH4State *env, int *pmax_insns) 18994bfa602bSRichard Henderson { 1900d6a6cffdSRichard Henderson uint16_t insns[5]; 1901d6a6cffdSRichard Henderson int ld_adr, ld_dst, ld_mop; 1902d6a6cffdSRichard Henderson int op_dst, op_src, op_opc; 1903d6a6cffdSRichard Henderson int mv_src, mt_dst, st_src, st_mop; 1904d6a6cffdSRichard Henderson TCGv op_arg; 1905d6a6cffdSRichard Henderson 19066f1c2af6SRichard Henderson uint32_t pc = ctx->base.pc_next; 19076f1c2af6SRichard Henderson uint32_t pc_end = ctx->base.tb->cs_base; 19084bfa602bSRichard Henderson int backup = sextract32(ctx->tbflags, GUSA_SHIFT, 8); 19094bfa602bSRichard Henderson int max_insns = (pc_end - pc) / 2; 1910d6a6cffdSRichard Henderson int i; 19114bfa602bSRichard Henderson 19124bfa602bSRichard Henderson if (pc != pc_end + backup || max_insns < 2) { 19134bfa602bSRichard Henderson /* This is a malformed gUSA region. Don't do anything special, 19144bfa602bSRichard Henderson since the interpreter is likely to get confused. */ 19154bfa602bSRichard Henderson ctx->envflags &= ~GUSA_MASK; 19164bfa602bSRichard Henderson return 0; 1917fcf5ef2aSThomas Huth } 19184bfa602bSRichard Henderson 19194bfa602bSRichard Henderson if (ctx->tbflags & GUSA_EXCLUSIVE) { 19204bfa602bSRichard Henderson /* Regardless of single-stepping or the end of the page, 19214bfa602bSRichard Henderson we must complete execution of the gUSA region while 19224bfa602bSRichard Henderson holding the exclusive lock. */ 19234bfa602bSRichard Henderson *pmax_insns = max_insns; 19244bfa602bSRichard Henderson return 0; 1925fcf5ef2aSThomas Huth } 1926fcf5ef2aSThomas Huth 1927d6a6cffdSRichard Henderson /* The state machine below will consume only a few insns. 1928d6a6cffdSRichard Henderson If there are more than that in a region, fail now. */ 1929d6a6cffdSRichard Henderson if (max_insns > ARRAY_SIZE(insns)) { 1930d6a6cffdSRichard Henderson goto fail; 1931d6a6cffdSRichard Henderson } 1932d6a6cffdSRichard Henderson 1933d6a6cffdSRichard Henderson /* Read all of the insns for the region. */ 1934d6a6cffdSRichard Henderson for (i = 0; i < max_insns; ++i) { 1935d6a6cffdSRichard Henderson insns[i] = cpu_lduw_code(env, pc + i * 2); 1936d6a6cffdSRichard Henderson } 1937d6a6cffdSRichard Henderson 1938d6a6cffdSRichard Henderson ld_adr = ld_dst = ld_mop = -1; 1939d6a6cffdSRichard Henderson mv_src = -1; 1940d6a6cffdSRichard Henderson op_dst = op_src = op_opc = -1; 1941d6a6cffdSRichard Henderson mt_dst = -1; 1942d6a6cffdSRichard Henderson st_src = st_mop = -1; 1943*f764718dSRichard Henderson op_arg = NULL; 1944d6a6cffdSRichard Henderson i = 0; 1945d6a6cffdSRichard Henderson 1946d6a6cffdSRichard Henderson #define NEXT_INSN \ 1947d6a6cffdSRichard Henderson do { if (i >= max_insns) goto fail; ctx->opcode = insns[i++]; } while (0) 1948d6a6cffdSRichard Henderson 1949d6a6cffdSRichard Henderson /* 1950d6a6cffdSRichard Henderson * Expect a load to begin the region. 1951d6a6cffdSRichard Henderson */ 1952d6a6cffdSRichard Henderson NEXT_INSN; 1953d6a6cffdSRichard Henderson switch (ctx->opcode & 0xf00f) { 1954d6a6cffdSRichard Henderson case 0x6000: /* mov.b @Rm,Rn */ 1955d6a6cffdSRichard Henderson ld_mop = MO_SB; 1956d6a6cffdSRichard Henderson break; 1957d6a6cffdSRichard Henderson case 0x6001: /* mov.w @Rm,Rn */ 1958d6a6cffdSRichard Henderson ld_mop = MO_TESW; 1959d6a6cffdSRichard Henderson break; 1960d6a6cffdSRichard Henderson case 0x6002: /* mov.l @Rm,Rn */ 1961d6a6cffdSRichard Henderson ld_mop = MO_TESL; 1962d6a6cffdSRichard Henderson break; 1963d6a6cffdSRichard Henderson default: 1964d6a6cffdSRichard Henderson goto fail; 1965d6a6cffdSRichard Henderson } 1966d6a6cffdSRichard Henderson ld_adr = B7_4; 1967d6a6cffdSRichard Henderson ld_dst = B11_8; 1968d6a6cffdSRichard Henderson if (ld_adr == ld_dst) { 1969d6a6cffdSRichard Henderson goto fail; 1970d6a6cffdSRichard Henderson } 1971d6a6cffdSRichard Henderson /* Unless we see a mov, any two-operand operation must use ld_dst. */ 1972d6a6cffdSRichard Henderson op_dst = ld_dst; 1973d6a6cffdSRichard Henderson 1974d6a6cffdSRichard Henderson /* 1975d6a6cffdSRichard Henderson * Expect an optional register move. 1976d6a6cffdSRichard Henderson */ 1977d6a6cffdSRichard Henderson NEXT_INSN; 1978d6a6cffdSRichard Henderson switch (ctx->opcode & 0xf00f) { 1979d6a6cffdSRichard Henderson case 0x6003: /* mov Rm,Rn */ 1980d6a6cffdSRichard Henderson /* Here we want to recognize ld_dst being saved for later consumtion, 1981d6a6cffdSRichard Henderson or for another input register being copied so that ld_dst need not 1982d6a6cffdSRichard Henderson be clobbered during the operation. */ 1983d6a6cffdSRichard Henderson op_dst = B11_8; 1984d6a6cffdSRichard Henderson mv_src = B7_4; 1985d6a6cffdSRichard Henderson if (op_dst == ld_dst) { 1986d6a6cffdSRichard Henderson /* Overwriting the load output. */ 1987d6a6cffdSRichard Henderson goto fail; 1988d6a6cffdSRichard Henderson } 1989d6a6cffdSRichard Henderson if (mv_src != ld_dst) { 1990d6a6cffdSRichard Henderson /* Copying a new input; constrain op_src to match the load. */ 1991d6a6cffdSRichard Henderson op_src = ld_dst; 1992d6a6cffdSRichard Henderson } 1993d6a6cffdSRichard Henderson break; 1994d6a6cffdSRichard Henderson 1995d6a6cffdSRichard Henderson default: 1996d6a6cffdSRichard Henderson /* Put back and re-examine as operation. */ 1997d6a6cffdSRichard Henderson --i; 1998d6a6cffdSRichard Henderson } 1999d6a6cffdSRichard Henderson 2000d6a6cffdSRichard Henderson /* 2001d6a6cffdSRichard Henderson * Expect the operation. 2002d6a6cffdSRichard Henderson */ 2003d6a6cffdSRichard Henderson NEXT_INSN; 2004d6a6cffdSRichard Henderson switch (ctx->opcode & 0xf00f) { 2005d6a6cffdSRichard Henderson case 0x300c: /* add Rm,Rn */ 2006d6a6cffdSRichard Henderson op_opc = INDEX_op_add_i32; 2007d6a6cffdSRichard Henderson goto do_reg_op; 2008d6a6cffdSRichard Henderson case 0x2009: /* and Rm,Rn */ 2009d6a6cffdSRichard Henderson op_opc = INDEX_op_and_i32; 2010d6a6cffdSRichard Henderson goto do_reg_op; 2011d6a6cffdSRichard Henderson case 0x200a: /* xor Rm,Rn */ 2012d6a6cffdSRichard Henderson op_opc = INDEX_op_xor_i32; 2013d6a6cffdSRichard Henderson goto do_reg_op; 2014d6a6cffdSRichard Henderson case 0x200b: /* or Rm,Rn */ 2015d6a6cffdSRichard Henderson op_opc = INDEX_op_or_i32; 2016d6a6cffdSRichard Henderson do_reg_op: 2017d6a6cffdSRichard Henderson /* The operation register should be as expected, and the 2018d6a6cffdSRichard Henderson other input cannot depend on the load. */ 2019d6a6cffdSRichard Henderson if (op_dst != B11_8) { 2020d6a6cffdSRichard Henderson goto fail; 2021d6a6cffdSRichard Henderson } 2022d6a6cffdSRichard Henderson if (op_src < 0) { 2023d6a6cffdSRichard Henderson /* Unconstrainted input. */ 2024d6a6cffdSRichard Henderson op_src = B7_4; 2025d6a6cffdSRichard Henderson } else if (op_src == B7_4) { 2026d6a6cffdSRichard Henderson /* Constrained input matched load. All operations are 2027d6a6cffdSRichard Henderson commutative; "swap" them by "moving" the load output 2028d6a6cffdSRichard Henderson to the (implicit) first argument and the move source 2029d6a6cffdSRichard Henderson to the (explicit) second argument. */ 2030d6a6cffdSRichard Henderson op_src = mv_src; 2031d6a6cffdSRichard Henderson } else { 2032d6a6cffdSRichard Henderson goto fail; 2033d6a6cffdSRichard Henderson } 2034d6a6cffdSRichard Henderson op_arg = REG(op_src); 2035d6a6cffdSRichard Henderson break; 2036d6a6cffdSRichard Henderson 2037d6a6cffdSRichard Henderson case 0x6007: /* not Rm,Rn */ 2038d6a6cffdSRichard Henderson if (ld_dst != B7_4 || mv_src >= 0) { 2039d6a6cffdSRichard Henderson goto fail; 2040d6a6cffdSRichard Henderson } 2041d6a6cffdSRichard Henderson op_dst = B11_8; 2042d6a6cffdSRichard Henderson op_opc = INDEX_op_xor_i32; 2043d6a6cffdSRichard Henderson op_arg = tcg_const_i32(-1); 2044d6a6cffdSRichard Henderson break; 2045d6a6cffdSRichard Henderson 2046d6a6cffdSRichard Henderson case 0x7000 ... 0x700f: /* add #imm,Rn */ 2047d6a6cffdSRichard Henderson if (op_dst != B11_8 || mv_src >= 0) { 2048d6a6cffdSRichard Henderson goto fail; 2049d6a6cffdSRichard Henderson } 2050d6a6cffdSRichard Henderson op_opc = INDEX_op_add_i32; 2051d6a6cffdSRichard Henderson op_arg = tcg_const_i32(B7_0s); 2052d6a6cffdSRichard Henderson break; 2053d6a6cffdSRichard Henderson 2054d6a6cffdSRichard Henderson case 0x3000: /* cmp/eq Rm,Rn */ 2055d6a6cffdSRichard Henderson /* Looking for the middle of a compare-and-swap sequence, 2056d6a6cffdSRichard Henderson beginning with the compare. Operands can be either order, 2057d6a6cffdSRichard Henderson but with only one overlapping the load. */ 2058d6a6cffdSRichard Henderson if ((ld_dst == B11_8) + (ld_dst == B7_4) != 1 || mv_src >= 0) { 2059d6a6cffdSRichard Henderson goto fail; 2060d6a6cffdSRichard Henderson } 2061d6a6cffdSRichard Henderson op_opc = INDEX_op_setcond_i32; /* placeholder */ 2062d6a6cffdSRichard Henderson op_src = (ld_dst == B11_8 ? B7_4 : B11_8); 2063d6a6cffdSRichard Henderson op_arg = REG(op_src); 2064d6a6cffdSRichard Henderson 2065d6a6cffdSRichard Henderson NEXT_INSN; 2066d6a6cffdSRichard Henderson switch (ctx->opcode & 0xff00) { 2067d6a6cffdSRichard Henderson case 0x8b00: /* bf label */ 2068d6a6cffdSRichard Henderson case 0x8f00: /* bf/s label */ 2069d6a6cffdSRichard Henderson if (pc + (i + 1 + B7_0s) * 2 != pc_end) { 2070d6a6cffdSRichard Henderson goto fail; 2071d6a6cffdSRichard Henderson } 2072d6a6cffdSRichard Henderson if ((ctx->opcode & 0xff00) == 0x8b00) { /* bf label */ 2073d6a6cffdSRichard Henderson break; 2074d6a6cffdSRichard Henderson } 2075d6a6cffdSRichard Henderson /* We're looking to unconditionally modify Rn with the 2076d6a6cffdSRichard Henderson result of the comparison, within the delay slot of 2077d6a6cffdSRichard Henderson the branch. This is used by older gcc. */ 2078d6a6cffdSRichard Henderson NEXT_INSN; 2079d6a6cffdSRichard Henderson if ((ctx->opcode & 0xf0ff) == 0x0029) { /* movt Rn */ 2080d6a6cffdSRichard Henderson mt_dst = B11_8; 2081d6a6cffdSRichard Henderson } else { 2082d6a6cffdSRichard Henderson goto fail; 2083d6a6cffdSRichard Henderson } 2084d6a6cffdSRichard Henderson break; 2085d6a6cffdSRichard Henderson 2086d6a6cffdSRichard Henderson default: 2087d6a6cffdSRichard Henderson goto fail; 2088d6a6cffdSRichard Henderson } 2089d6a6cffdSRichard Henderson break; 2090d6a6cffdSRichard Henderson 2091d6a6cffdSRichard Henderson case 0x2008: /* tst Rm,Rn */ 2092d6a6cffdSRichard Henderson /* Looking for a compare-and-swap against zero. */ 2093d6a6cffdSRichard Henderson if (ld_dst != B11_8 || ld_dst != B7_4 || mv_src >= 0) { 2094d6a6cffdSRichard Henderson goto fail; 2095d6a6cffdSRichard Henderson } 2096d6a6cffdSRichard Henderson op_opc = INDEX_op_setcond_i32; 2097d6a6cffdSRichard Henderson op_arg = tcg_const_i32(0); 2098d6a6cffdSRichard Henderson 2099d6a6cffdSRichard Henderson NEXT_INSN; 2100d6a6cffdSRichard Henderson if ((ctx->opcode & 0xff00) != 0x8900 /* bt label */ 2101d6a6cffdSRichard Henderson || pc + (i + 1 + B7_0s) * 2 != pc_end) { 2102d6a6cffdSRichard Henderson goto fail; 2103d6a6cffdSRichard Henderson } 2104d6a6cffdSRichard Henderson break; 2105d6a6cffdSRichard Henderson 2106d6a6cffdSRichard Henderson default: 2107d6a6cffdSRichard Henderson /* Put back and re-examine as store. */ 2108d6a6cffdSRichard Henderson --i; 2109d6a6cffdSRichard Henderson } 2110d6a6cffdSRichard Henderson 2111d6a6cffdSRichard Henderson /* 2112d6a6cffdSRichard Henderson * Expect the store. 2113d6a6cffdSRichard Henderson */ 2114d6a6cffdSRichard Henderson /* The store must be the last insn. */ 2115d6a6cffdSRichard Henderson if (i != max_insns - 1) { 2116d6a6cffdSRichard Henderson goto fail; 2117d6a6cffdSRichard Henderson } 2118d6a6cffdSRichard Henderson NEXT_INSN; 2119d6a6cffdSRichard Henderson switch (ctx->opcode & 0xf00f) { 2120d6a6cffdSRichard Henderson case 0x2000: /* mov.b Rm,@Rn */ 2121d6a6cffdSRichard Henderson st_mop = MO_UB; 2122d6a6cffdSRichard Henderson break; 2123d6a6cffdSRichard Henderson case 0x2001: /* mov.w Rm,@Rn */ 2124d6a6cffdSRichard Henderson st_mop = MO_UW; 2125d6a6cffdSRichard Henderson break; 2126d6a6cffdSRichard Henderson case 0x2002: /* mov.l Rm,@Rn */ 2127d6a6cffdSRichard Henderson st_mop = MO_UL; 2128d6a6cffdSRichard Henderson break; 2129d6a6cffdSRichard Henderson default: 2130d6a6cffdSRichard Henderson goto fail; 2131d6a6cffdSRichard Henderson } 2132d6a6cffdSRichard Henderson /* The store must match the load. */ 2133d6a6cffdSRichard Henderson if (ld_adr != B11_8 || st_mop != (ld_mop & MO_SIZE)) { 2134d6a6cffdSRichard Henderson goto fail; 2135d6a6cffdSRichard Henderson } 2136d6a6cffdSRichard Henderson st_src = B7_4; 2137d6a6cffdSRichard Henderson 2138d6a6cffdSRichard Henderson #undef NEXT_INSN 2139d6a6cffdSRichard Henderson 2140d6a6cffdSRichard Henderson /* 2141d6a6cffdSRichard Henderson * Emit the operation. 2142d6a6cffdSRichard Henderson */ 2143d6a6cffdSRichard Henderson tcg_gen_insn_start(pc, ctx->envflags); 2144d6a6cffdSRichard Henderson switch (op_opc) { 2145d6a6cffdSRichard Henderson case -1: 2146d6a6cffdSRichard Henderson /* No operation found. Look for exchange pattern. */ 2147d6a6cffdSRichard Henderson if (st_src == ld_dst || mv_src >= 0) { 2148d6a6cffdSRichard Henderson goto fail; 2149d6a6cffdSRichard Henderson } 2150d6a6cffdSRichard Henderson tcg_gen_atomic_xchg_i32(REG(ld_dst), REG(ld_adr), REG(st_src), 2151d6a6cffdSRichard Henderson ctx->memidx, ld_mop); 2152d6a6cffdSRichard Henderson break; 2153d6a6cffdSRichard Henderson 2154d6a6cffdSRichard Henderson case INDEX_op_add_i32: 2155d6a6cffdSRichard Henderson if (op_dst != st_src) { 2156d6a6cffdSRichard Henderson goto fail; 2157d6a6cffdSRichard Henderson } 2158d6a6cffdSRichard Henderson if (op_dst == ld_dst && st_mop == MO_UL) { 2159d6a6cffdSRichard Henderson tcg_gen_atomic_add_fetch_i32(REG(ld_dst), REG(ld_adr), 2160d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2161d6a6cffdSRichard Henderson } else { 2162d6a6cffdSRichard Henderson tcg_gen_atomic_fetch_add_i32(REG(ld_dst), REG(ld_adr), 2163d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2164d6a6cffdSRichard Henderson if (op_dst != ld_dst) { 2165d6a6cffdSRichard Henderson /* Note that mop sizes < 4 cannot use add_fetch 2166d6a6cffdSRichard Henderson because it won't carry into the higher bits. */ 2167d6a6cffdSRichard Henderson tcg_gen_add_i32(REG(op_dst), REG(ld_dst), op_arg); 2168d6a6cffdSRichard Henderson } 2169d6a6cffdSRichard Henderson } 2170d6a6cffdSRichard Henderson break; 2171d6a6cffdSRichard Henderson 2172d6a6cffdSRichard Henderson case INDEX_op_and_i32: 2173d6a6cffdSRichard Henderson if (op_dst != st_src) { 2174d6a6cffdSRichard Henderson goto fail; 2175d6a6cffdSRichard Henderson } 2176d6a6cffdSRichard Henderson if (op_dst == ld_dst) { 2177d6a6cffdSRichard Henderson tcg_gen_atomic_and_fetch_i32(REG(ld_dst), REG(ld_adr), 2178d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2179d6a6cffdSRichard Henderson } else { 2180d6a6cffdSRichard Henderson tcg_gen_atomic_fetch_and_i32(REG(ld_dst), REG(ld_adr), 2181d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2182d6a6cffdSRichard Henderson tcg_gen_and_i32(REG(op_dst), REG(ld_dst), op_arg); 2183d6a6cffdSRichard Henderson } 2184d6a6cffdSRichard Henderson break; 2185d6a6cffdSRichard Henderson 2186d6a6cffdSRichard Henderson case INDEX_op_or_i32: 2187d6a6cffdSRichard Henderson if (op_dst != st_src) { 2188d6a6cffdSRichard Henderson goto fail; 2189d6a6cffdSRichard Henderson } 2190d6a6cffdSRichard Henderson if (op_dst == ld_dst) { 2191d6a6cffdSRichard Henderson tcg_gen_atomic_or_fetch_i32(REG(ld_dst), REG(ld_adr), 2192d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2193d6a6cffdSRichard Henderson } else { 2194d6a6cffdSRichard Henderson tcg_gen_atomic_fetch_or_i32(REG(ld_dst), REG(ld_adr), 2195d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2196d6a6cffdSRichard Henderson tcg_gen_or_i32(REG(op_dst), REG(ld_dst), op_arg); 2197d6a6cffdSRichard Henderson } 2198d6a6cffdSRichard Henderson break; 2199d6a6cffdSRichard Henderson 2200d6a6cffdSRichard Henderson case INDEX_op_xor_i32: 2201d6a6cffdSRichard Henderson if (op_dst != st_src) { 2202d6a6cffdSRichard Henderson goto fail; 2203d6a6cffdSRichard Henderson } 2204d6a6cffdSRichard Henderson if (op_dst == ld_dst) { 2205d6a6cffdSRichard Henderson tcg_gen_atomic_xor_fetch_i32(REG(ld_dst), REG(ld_adr), 2206d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2207d6a6cffdSRichard Henderson } else { 2208d6a6cffdSRichard Henderson tcg_gen_atomic_fetch_xor_i32(REG(ld_dst), REG(ld_adr), 2209d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop); 2210d6a6cffdSRichard Henderson tcg_gen_xor_i32(REG(op_dst), REG(ld_dst), op_arg); 2211d6a6cffdSRichard Henderson } 2212d6a6cffdSRichard Henderson break; 2213d6a6cffdSRichard Henderson 2214d6a6cffdSRichard Henderson case INDEX_op_setcond_i32: 2215d6a6cffdSRichard Henderson if (st_src == ld_dst) { 2216d6a6cffdSRichard Henderson goto fail; 2217d6a6cffdSRichard Henderson } 2218d6a6cffdSRichard Henderson tcg_gen_atomic_cmpxchg_i32(REG(ld_dst), REG(ld_adr), op_arg, 2219d6a6cffdSRichard Henderson REG(st_src), ctx->memidx, ld_mop); 2220d6a6cffdSRichard Henderson tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(ld_dst), op_arg); 2221d6a6cffdSRichard Henderson if (mt_dst >= 0) { 2222d6a6cffdSRichard Henderson tcg_gen_mov_i32(REG(mt_dst), cpu_sr_t); 2223d6a6cffdSRichard Henderson } 2224d6a6cffdSRichard Henderson break; 2225d6a6cffdSRichard Henderson 2226d6a6cffdSRichard Henderson default: 2227d6a6cffdSRichard Henderson g_assert_not_reached(); 2228d6a6cffdSRichard Henderson } 2229d6a6cffdSRichard Henderson 2230d6a6cffdSRichard Henderson /* If op_src is not a valid register, then op_arg was a constant. */ 2231*f764718dSRichard Henderson if (op_src < 0 && op_arg) { 2232d6a6cffdSRichard Henderson tcg_temp_free_i32(op_arg); 2233d6a6cffdSRichard Henderson } 2234d6a6cffdSRichard Henderson 2235d6a6cffdSRichard Henderson /* The entire region has been translated. */ 2236d6a6cffdSRichard Henderson ctx->envflags &= ~GUSA_MASK; 22376f1c2af6SRichard Henderson ctx->base.pc_next = pc_end; 2238d6a6cffdSRichard Henderson return max_insns; 2239d6a6cffdSRichard Henderson 2240d6a6cffdSRichard Henderson fail: 22414bfa602bSRichard Henderson qemu_log_mask(LOG_UNIMP, "Unrecognized gUSA sequence %08x-%08x\n", 22424bfa602bSRichard Henderson pc, pc_end); 22434bfa602bSRichard Henderson 22444bfa602bSRichard Henderson /* Restart with the EXCLUSIVE bit set, within a TB run via 22454bfa602bSRichard Henderson cpu_exec_step_atomic holding the exclusive lock. */ 22464bfa602bSRichard Henderson tcg_gen_insn_start(pc, ctx->envflags); 22474bfa602bSRichard Henderson ctx->envflags |= GUSA_EXCLUSIVE; 22484bfa602bSRichard Henderson gen_save_cpu_state(ctx, false); 22494bfa602bSRichard Henderson gen_helper_exclusive(cpu_env); 22506f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 22514bfa602bSRichard Henderson 22524bfa602bSRichard Henderson /* We're not executing an instruction, but we must report one for the 22534bfa602bSRichard Henderson purposes of accounting within the TB. We might as well report the 22546f1c2af6SRichard Henderson entire region consumed via ctx->base.pc_next so that it's immediately 22556f1c2af6SRichard Henderson available in the disassembly dump. */ 22566f1c2af6SRichard Henderson ctx->base.pc_next = pc_end; 22574bfa602bSRichard Henderson return 1; 22584bfa602bSRichard Henderson } 22594bfa602bSRichard Henderson #endif 22604bfa602bSRichard Henderson 22619c489ea6SLluís Vilanova void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 2262fcf5ef2aSThomas Huth { 22639c489ea6SLluís Vilanova CPUSH4State *env = cs->env_ptr; 2264fcf5ef2aSThomas Huth DisasContext ctx; 2265fcf5ef2aSThomas Huth target_ulong pc_start; 2266fcf5ef2aSThomas Huth int num_insns; 2267fcf5ef2aSThomas Huth int max_insns; 2268fcf5ef2aSThomas Huth 2269fcf5ef2aSThomas Huth pc_start = tb->pc; 22706f1c2af6SRichard Henderson ctx.base.pc_next = pc_start; 2271a6215749SAurelien Jarno ctx.tbflags = (uint32_t)tb->flags; 2272e1933d14SRichard Henderson ctx.envflags = tb->flags & TB_FLAG_ENVFLAGS_MASK; 22736f1c2af6SRichard Henderson ctx.base.is_jmp = DISAS_NEXT; 2274a6215749SAurelien Jarno ctx.memidx = (ctx.tbflags & (1u << SR_MD)) == 0 ? 1 : 0; 2275fcf5ef2aSThomas Huth /* We don't know if the delayed pc came from a dynamic or static branch, 2276fcf5ef2aSThomas Huth so assume it is a dynamic branch. */ 2277fcf5ef2aSThomas Huth ctx.delayed_pc = -1; /* use delayed pc from env pointer */ 22786f1c2af6SRichard Henderson ctx.base.tb = tb; 22796f1c2af6SRichard Henderson ctx.base.singlestep_enabled = cs->singlestep_enabled; 2280fcf5ef2aSThomas Huth ctx.features = env->features; 2281a6215749SAurelien Jarno ctx.has_movcal = (ctx.tbflags & TB_FLAG_PENDING_MOVCA); 22823a3bb8d2SRichard Henderson ctx.gbank = ((ctx.tbflags & (1 << SR_MD)) && 22833a3bb8d2SRichard Henderson (ctx.tbflags & (1 << SR_RB))) * 0x10; 22845c13bad9SRichard Henderson ctx.fbank = ctx.tbflags & FPSCR_FR ? 0x10 : 0; 2285fcf5ef2aSThomas Huth 2286c5a49c63SEmilio G. Cota max_insns = tb_cflags(tb) & CF_COUNT_MASK; 2287fcf5ef2aSThomas Huth if (max_insns == 0) { 2288fcf5ef2aSThomas Huth max_insns = CF_COUNT_MASK; 2289fcf5ef2aSThomas Huth } 22904448a836SRichard Henderson max_insns = MIN(max_insns, TCG_MAX_INSNS); 22914448a836SRichard Henderson 22924448a836SRichard Henderson /* Since the ISA is fixed-width, we can bound by the number 22934448a836SRichard Henderson of instructions remaining on the page. */ 22946f1c2af6SRichard Henderson num_insns = -(ctx.base.pc_next | TARGET_PAGE_MASK) / 2; 22954448a836SRichard Henderson max_insns = MIN(max_insns, num_insns); 22964448a836SRichard Henderson 22974448a836SRichard Henderson /* Single stepping means just that. */ 22986f1c2af6SRichard Henderson if (ctx.base.singlestep_enabled || singlestep) { 22994448a836SRichard Henderson max_insns = 1; 2300fcf5ef2aSThomas Huth } 2301fcf5ef2aSThomas Huth 2302fcf5ef2aSThomas Huth gen_tb_start(tb); 23034448a836SRichard Henderson num_insns = 0; 23044448a836SRichard Henderson 23054bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY 23064bfa602bSRichard Henderson if (ctx.tbflags & GUSA_MASK) { 23074bfa602bSRichard Henderson num_insns = decode_gusa(&ctx, env, &max_insns); 23084bfa602bSRichard Henderson } 23094bfa602bSRichard Henderson #endif 23104bfa602bSRichard Henderson 23116f1c2af6SRichard Henderson while (ctx.base.is_jmp == DISAS_NEXT 23124448a836SRichard Henderson && num_insns < max_insns 23134448a836SRichard Henderson && !tcg_op_buf_full()) { 23146f1c2af6SRichard Henderson tcg_gen_insn_start(ctx.base.pc_next, ctx.envflags); 2315fcf5ef2aSThomas Huth num_insns++; 2316fcf5ef2aSThomas Huth 23176f1c2af6SRichard Henderson if (unlikely(cpu_breakpoint_test(cs, ctx.base.pc_next, BP_ANY))) { 2318fcf5ef2aSThomas Huth /* We have hit a breakpoint - make sure PC is up-to-date */ 2319ac9707eaSAurelien Jarno gen_save_cpu_state(&ctx, true); 2320fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 23216f1c2af6SRichard Henderson ctx.base.is_jmp = DISAS_NORETURN; 2322fcf5ef2aSThomas Huth /* The address covered by the breakpoint must be included in 2323fcf5ef2aSThomas Huth [tb->pc, tb->pc + tb->size) in order to for it to be 2324fcf5ef2aSThomas Huth properly cleared -- thus we increment the PC here so that 2325fcf5ef2aSThomas Huth the logic setting tb->size below does the right thing. */ 23266f1c2af6SRichard Henderson ctx.base.pc_next += 2; 2327fcf5ef2aSThomas Huth break; 2328fcf5ef2aSThomas Huth } 2329fcf5ef2aSThomas Huth 2330c5a49c63SEmilio G. Cota if (num_insns == max_insns && (tb_cflags(tb) & CF_LAST_IO)) { 2331fcf5ef2aSThomas Huth gen_io_start(); 2332fcf5ef2aSThomas Huth } 2333fcf5ef2aSThomas Huth 23346f1c2af6SRichard Henderson ctx.opcode = cpu_lduw_code(env, ctx.base.pc_next); 2335fcf5ef2aSThomas Huth decode_opc(&ctx); 23366f1c2af6SRichard Henderson ctx.base.pc_next += 2; 2337fcf5ef2aSThomas Huth } 2338c5a49c63SEmilio G. Cota if (tb_cflags(tb) & CF_LAST_IO) { 2339fcf5ef2aSThomas Huth gen_io_end(); 23404448a836SRichard Henderson } 23414bfa602bSRichard Henderson 23424bfa602bSRichard Henderson if (ctx.tbflags & GUSA_EXCLUSIVE) { 23434bfa602bSRichard Henderson /* Ending the region of exclusivity. Clear the bits. */ 23444bfa602bSRichard Henderson ctx.envflags &= ~GUSA_MASK; 23454bfa602bSRichard Henderson } 23464bfa602bSRichard Henderson 23476f1c2af6SRichard Henderson switch (ctx.base.is_jmp) { 23484834871bSRichard Henderson case DISAS_STOP: 2349ac9707eaSAurelien Jarno gen_save_cpu_state(&ctx, true); 23506f1c2af6SRichard Henderson if (ctx.base.singlestep_enabled) { 235134cf5678SRichard Henderson gen_helper_debug(cpu_env); 235234cf5678SRichard Henderson } else { 23530fc37a8bSAurelien Jarno tcg_gen_exit_tb(0); 235434cf5678SRichard Henderson } 23550fc37a8bSAurelien Jarno break; 23564834871bSRichard Henderson case DISAS_NEXT: 2357ac9707eaSAurelien Jarno gen_save_cpu_state(&ctx, false); 23586f1c2af6SRichard Henderson gen_goto_tb(&ctx, 0, ctx.base.pc_next); 2359fcf5ef2aSThomas Huth break; 23604834871bSRichard Henderson case DISAS_NORETURN: 2361fcf5ef2aSThomas Huth break; 23624834871bSRichard Henderson default: 23634834871bSRichard Henderson g_assert_not_reached(); 2364fcf5ef2aSThomas Huth } 2365fcf5ef2aSThomas Huth 2366fcf5ef2aSThomas Huth gen_tb_end(tb, num_insns); 2367fcf5ef2aSThomas Huth 23686f1c2af6SRichard Henderson tb->size = ctx.base.pc_next - pc_start; 2369fcf5ef2aSThomas Huth tb->icount = num_insns; 2370fcf5ef2aSThomas Huth 2371fcf5ef2aSThomas Huth #ifdef DEBUG_DISAS 2372fcf5ef2aSThomas Huth if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM) 2373fcf5ef2aSThomas Huth && qemu_log_in_addr_range(pc_start)) { 2374fcf5ef2aSThomas Huth qemu_log_lock(); 2375fcf5ef2aSThomas Huth qemu_log("IN:\n"); /* , lookup_symbol(pc_start)); */ 23766f1c2af6SRichard Henderson log_target_disas(cs, pc_start, ctx.base.pc_next - pc_start); 2377fcf5ef2aSThomas Huth qemu_log("\n"); 2378fcf5ef2aSThomas Huth qemu_log_unlock(); 2379fcf5ef2aSThomas Huth } 2380fcf5ef2aSThomas Huth #endif 2381fcf5ef2aSThomas Huth } 2382fcf5ef2aSThomas Huth 2383fcf5ef2aSThomas Huth void restore_state_to_opc(CPUSH4State *env, TranslationBlock *tb, 2384fcf5ef2aSThomas Huth target_ulong *data) 2385fcf5ef2aSThomas Huth { 2386fcf5ef2aSThomas Huth env->pc = data[0]; 2387fcf5ef2aSThomas Huth env->flags = data[1]; 2388ac9707eaSAurelien Jarno /* Theoretically delayed_pc should also be restored. In practice the 2389ac9707eaSAurelien Jarno branch instruction is re-executed after exception, so the delayed 2390ac9707eaSAurelien Jarno branch target will be recomputed. */ 2391fcf5ef2aSThomas Huth } 2392