xref: /openbmc/qemu/target/sh4/translate.c (revision e03291cd9a9f511a70a9164bbe8673ed1e9de360)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  *  SH4 translation
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  *  Copyright (c) 2005 Samuel Tardieu
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This library is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU Lesser General Public
8fcf5ef2aSThomas Huth  * License as published by the Free Software Foundation; either
96faf2b6cSThomas Huth  * version 2.1 of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This library is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14fcf5ef2aSThomas Huth  * Lesser General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU Lesser General Public
17fcf5ef2aSThomas Huth  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18fcf5ef2aSThomas Huth  */
19fcf5ef2aSThomas Huth 
20fcf5ef2aSThomas Huth #include "qemu/osdep.h"
21fcf5ef2aSThomas Huth #include "cpu.h"
22fcf5ef2aSThomas Huth #include "disas/disas.h"
23fcf5ef2aSThomas Huth #include "exec/exec-all.h"
24dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
25fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h"
26fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
27fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
284834871bSRichard Henderson #include "exec/translator.h"
29fcf5ef2aSThomas Huth #include "exec/log.h"
3090c84c56SMarkus Armbruster #include "qemu/qemu-print.h"
31fcf5ef2aSThomas Huth 
32d53106c9SRichard Henderson #define HELPER_H "helper.h"
33d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
34d53106c9SRichard Henderson #undef  HELPER_H
35d53106c9SRichard Henderson 
36fcf5ef2aSThomas Huth 
37fcf5ef2aSThomas Huth typedef struct DisasContext {
386f1c2af6SRichard Henderson     DisasContextBase base;
396f1c2af6SRichard Henderson 
40a6215749SAurelien Jarno     uint32_t tbflags;  /* should stay unmodified during the TB translation */
41a6215749SAurelien Jarno     uint32_t envflags; /* should stay in sync with env->flags using TCG ops */
42fcf5ef2aSThomas Huth     int memidx;
433a3bb8d2SRichard Henderson     int gbank;
445c13bad9SRichard Henderson     int fbank;
45fcf5ef2aSThomas Huth     uint32_t delayed_pc;
46fcf5ef2aSThomas Huth     uint32_t features;
476f1c2af6SRichard Henderson 
486f1c2af6SRichard Henderson     uint16_t opcode;
496f1c2af6SRichard Henderson 
506f1c2af6SRichard Henderson     bool has_movcal;
51fcf5ef2aSThomas Huth } DisasContext;
52fcf5ef2aSThomas Huth 
53fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
54fcf5ef2aSThomas Huth #define IS_USER(ctx) 1
554da06fb3SRichard Henderson #define UNALIGN(C)   (ctx->tbflags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN)
56fcf5ef2aSThomas Huth #else
57a6215749SAurelien Jarno #define IS_USER(ctx) (!(ctx->tbflags & (1u << SR_MD)))
584da06fb3SRichard Henderson #define UNALIGN(C)   0
59fcf5ef2aSThomas Huth #endif
60fcf5ef2aSThomas Huth 
616f1c2af6SRichard Henderson /* Target-specific values for ctx->base.is_jmp.  */
624834871bSRichard Henderson /* We want to exit back to the cpu loop for some reason.
634834871bSRichard Henderson    Usually this is to recognize interrupts immediately.  */
644834871bSRichard Henderson #define DISAS_STOP    DISAS_TARGET_0
65fcf5ef2aSThomas Huth 
66fcf5ef2aSThomas Huth /* global register indexes */
673a3bb8d2SRichard Henderson static TCGv cpu_gregs[32];
68fcf5ef2aSThomas Huth static TCGv cpu_sr, cpu_sr_m, cpu_sr_q, cpu_sr_t;
69fcf5ef2aSThomas Huth static TCGv cpu_pc, cpu_ssr, cpu_spc, cpu_gbr;
70fcf5ef2aSThomas Huth static TCGv cpu_vbr, cpu_sgr, cpu_dbr, cpu_mach, cpu_macl;
71f85da308SRichard Henderson static TCGv cpu_pr, cpu_fpscr, cpu_fpul;
72f85da308SRichard Henderson static TCGv cpu_lock_addr, cpu_lock_value;
73fcf5ef2aSThomas Huth static TCGv cpu_fregs[32];
74fcf5ef2aSThomas Huth 
75fcf5ef2aSThomas Huth /* internal register indexes */
7647b9f4d5SAurelien Jarno static TCGv cpu_flags, cpu_delayed_pc, cpu_delayed_cond;
77fcf5ef2aSThomas Huth 
78fcf5ef2aSThomas Huth #include "exec/gen-icount.h"
79fcf5ef2aSThomas Huth 
80fcf5ef2aSThomas Huth void sh4_translate_init(void)
81fcf5ef2aSThomas Huth {
82fcf5ef2aSThomas Huth     int i;
83fcf5ef2aSThomas Huth     static const char * const gregnames[24] = {
84fcf5ef2aSThomas Huth         "R0_BANK0", "R1_BANK0", "R2_BANK0", "R3_BANK0",
85fcf5ef2aSThomas Huth         "R4_BANK0", "R5_BANK0", "R6_BANK0", "R7_BANK0",
86fcf5ef2aSThomas Huth         "R8", "R9", "R10", "R11", "R12", "R13", "R14", "R15",
87fcf5ef2aSThomas Huth         "R0_BANK1", "R1_BANK1", "R2_BANK1", "R3_BANK1",
88fcf5ef2aSThomas Huth         "R4_BANK1", "R5_BANK1", "R6_BANK1", "R7_BANK1"
89fcf5ef2aSThomas Huth     };
90fcf5ef2aSThomas Huth     static const char * const fregnames[32] = {
91fcf5ef2aSThomas Huth          "FPR0_BANK0",  "FPR1_BANK0",  "FPR2_BANK0",  "FPR3_BANK0",
92fcf5ef2aSThomas Huth          "FPR4_BANK0",  "FPR5_BANK0",  "FPR6_BANK0",  "FPR7_BANK0",
93fcf5ef2aSThomas Huth          "FPR8_BANK0",  "FPR9_BANK0", "FPR10_BANK0", "FPR11_BANK0",
94fcf5ef2aSThomas Huth         "FPR12_BANK0", "FPR13_BANK0", "FPR14_BANK0", "FPR15_BANK0",
95fcf5ef2aSThomas Huth          "FPR0_BANK1",  "FPR1_BANK1",  "FPR2_BANK1",  "FPR3_BANK1",
96fcf5ef2aSThomas Huth          "FPR4_BANK1",  "FPR5_BANK1",  "FPR6_BANK1",  "FPR7_BANK1",
97fcf5ef2aSThomas Huth          "FPR8_BANK1",  "FPR9_BANK1", "FPR10_BANK1", "FPR11_BANK1",
98fcf5ef2aSThomas Huth         "FPR12_BANK1", "FPR13_BANK1", "FPR14_BANK1", "FPR15_BANK1",
99fcf5ef2aSThomas Huth     };
100fcf5ef2aSThomas Huth 
1013a3bb8d2SRichard Henderson     for (i = 0; i < 24; i++) {
102fcf5ef2aSThomas Huth         cpu_gregs[i] = tcg_global_mem_new_i32(cpu_env,
103fcf5ef2aSThomas Huth                                               offsetof(CPUSH4State, gregs[i]),
104fcf5ef2aSThomas Huth                                               gregnames[i]);
1053a3bb8d2SRichard Henderson     }
1063a3bb8d2SRichard Henderson     memcpy(cpu_gregs + 24, cpu_gregs + 8, 8 * sizeof(TCGv));
107fcf5ef2aSThomas Huth 
108fcf5ef2aSThomas Huth     cpu_pc = tcg_global_mem_new_i32(cpu_env,
109fcf5ef2aSThomas Huth                                     offsetof(CPUSH4State, pc), "PC");
110fcf5ef2aSThomas Huth     cpu_sr = tcg_global_mem_new_i32(cpu_env,
111fcf5ef2aSThomas Huth                                     offsetof(CPUSH4State, sr), "SR");
112fcf5ef2aSThomas Huth     cpu_sr_m = tcg_global_mem_new_i32(cpu_env,
113fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, sr_m), "SR_M");
114fcf5ef2aSThomas Huth     cpu_sr_q = tcg_global_mem_new_i32(cpu_env,
115fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, sr_q), "SR_Q");
116fcf5ef2aSThomas Huth     cpu_sr_t = tcg_global_mem_new_i32(cpu_env,
117fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, sr_t), "SR_T");
118fcf5ef2aSThomas Huth     cpu_ssr = tcg_global_mem_new_i32(cpu_env,
119fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, ssr), "SSR");
120fcf5ef2aSThomas Huth     cpu_spc = tcg_global_mem_new_i32(cpu_env,
121fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, spc), "SPC");
122fcf5ef2aSThomas Huth     cpu_gbr = tcg_global_mem_new_i32(cpu_env,
123fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, gbr), "GBR");
124fcf5ef2aSThomas Huth     cpu_vbr = tcg_global_mem_new_i32(cpu_env,
125fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, vbr), "VBR");
126fcf5ef2aSThomas Huth     cpu_sgr = tcg_global_mem_new_i32(cpu_env,
127fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, sgr), "SGR");
128fcf5ef2aSThomas Huth     cpu_dbr = tcg_global_mem_new_i32(cpu_env,
129fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, dbr), "DBR");
130fcf5ef2aSThomas Huth     cpu_mach = tcg_global_mem_new_i32(cpu_env,
131fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, mach), "MACH");
132fcf5ef2aSThomas Huth     cpu_macl = tcg_global_mem_new_i32(cpu_env,
133fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, macl), "MACL");
134fcf5ef2aSThomas Huth     cpu_pr = tcg_global_mem_new_i32(cpu_env,
135fcf5ef2aSThomas Huth                                     offsetof(CPUSH4State, pr), "PR");
136fcf5ef2aSThomas Huth     cpu_fpscr = tcg_global_mem_new_i32(cpu_env,
137fcf5ef2aSThomas Huth                                        offsetof(CPUSH4State, fpscr), "FPSCR");
138fcf5ef2aSThomas Huth     cpu_fpul = tcg_global_mem_new_i32(cpu_env,
139fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, fpul), "FPUL");
140fcf5ef2aSThomas Huth 
141fcf5ef2aSThomas Huth     cpu_flags = tcg_global_mem_new_i32(cpu_env,
142fcf5ef2aSThomas Huth 				       offsetof(CPUSH4State, flags), "_flags_");
143fcf5ef2aSThomas Huth     cpu_delayed_pc = tcg_global_mem_new_i32(cpu_env,
144fcf5ef2aSThomas Huth 					    offsetof(CPUSH4State, delayed_pc),
145fcf5ef2aSThomas Huth 					    "_delayed_pc_");
14647b9f4d5SAurelien Jarno     cpu_delayed_cond = tcg_global_mem_new_i32(cpu_env,
14747b9f4d5SAurelien Jarno                                               offsetof(CPUSH4State,
14847b9f4d5SAurelien Jarno                                                        delayed_cond),
14947b9f4d5SAurelien Jarno                                               "_delayed_cond_");
150f85da308SRichard Henderson     cpu_lock_addr = tcg_global_mem_new_i32(cpu_env,
151f85da308SRichard Henderson                                            offsetof(CPUSH4State, lock_addr),
152f85da308SRichard Henderson                                            "_lock_addr_");
153f85da308SRichard Henderson     cpu_lock_value = tcg_global_mem_new_i32(cpu_env,
154f85da308SRichard Henderson                                             offsetof(CPUSH4State, lock_value),
155f85da308SRichard Henderson                                             "_lock_value_");
156fcf5ef2aSThomas Huth 
157fcf5ef2aSThomas Huth     for (i = 0; i < 32; i++)
158fcf5ef2aSThomas Huth         cpu_fregs[i] = tcg_global_mem_new_i32(cpu_env,
159fcf5ef2aSThomas Huth                                               offsetof(CPUSH4State, fregs[i]),
160fcf5ef2aSThomas Huth                                               fregnames[i]);
161fcf5ef2aSThomas Huth }
162fcf5ef2aSThomas Huth 
16390c84c56SMarkus Armbruster void superh_cpu_dump_state(CPUState *cs, FILE *f, int flags)
164fcf5ef2aSThomas Huth {
165fcf5ef2aSThomas Huth     SuperHCPU *cpu = SUPERH_CPU(cs);
166fcf5ef2aSThomas Huth     CPUSH4State *env = &cpu->env;
167fcf5ef2aSThomas Huth     int i;
16890c84c56SMarkus Armbruster 
16990c84c56SMarkus Armbruster     qemu_fprintf(f, "pc=0x%08x sr=0x%08x pr=0x%08x fpscr=0x%08x\n",
170fcf5ef2aSThomas Huth                  env->pc, cpu_read_sr(env), env->pr, env->fpscr);
17190c84c56SMarkus Armbruster     qemu_fprintf(f, "spc=0x%08x ssr=0x%08x gbr=0x%08x vbr=0x%08x\n",
172fcf5ef2aSThomas Huth                  env->spc, env->ssr, env->gbr, env->vbr);
17390c84c56SMarkus Armbruster     qemu_fprintf(f, "sgr=0x%08x dbr=0x%08x delayed_pc=0x%08x fpul=0x%08x\n",
174fcf5ef2aSThomas Huth                  env->sgr, env->dbr, env->delayed_pc, env->fpul);
175fcf5ef2aSThomas Huth     for (i = 0; i < 24; i += 4) {
176ad4052f1SIlya Leoshkevich         qemu_fprintf(f, "r%d=0x%08x r%d=0x%08x r%d=0x%08x r%d=0x%08x\n",
177fcf5ef2aSThomas Huth                      i, env->gregs[i], i + 1, env->gregs[i + 1],
178fcf5ef2aSThomas Huth                      i + 2, env->gregs[i + 2], i + 3, env->gregs[i + 3]);
179fcf5ef2aSThomas Huth     }
180ab419fd8SRichard Henderson     if (env->flags & TB_FLAG_DELAY_SLOT) {
181ad4052f1SIlya Leoshkevich         qemu_fprintf(f, "in delay slot (delayed_pc=0x%08x)\n",
182fcf5ef2aSThomas Huth                      env->delayed_pc);
183ab419fd8SRichard Henderson     } else if (env->flags & TB_FLAG_DELAY_SLOT_COND) {
184ad4052f1SIlya Leoshkevich         qemu_fprintf(f, "in conditional delay slot (delayed_pc=0x%08x)\n",
185fcf5ef2aSThomas Huth                      env->delayed_pc);
186ab419fd8SRichard Henderson     } else if (env->flags & TB_FLAG_DELAY_SLOT_RTE) {
18790c84c56SMarkus Armbruster         qemu_fprintf(f, "in rte delay slot (delayed_pc=0x%08x)\n",
188be53081aSAurelien Jarno                      env->delayed_pc);
189fcf5ef2aSThomas Huth     }
190fcf5ef2aSThomas Huth }
191fcf5ef2aSThomas Huth 
192fcf5ef2aSThomas Huth static void gen_read_sr(TCGv dst)
193fcf5ef2aSThomas Huth {
194fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
195fcf5ef2aSThomas Huth     tcg_gen_shli_i32(t0, cpu_sr_q, SR_Q);
196fcf5ef2aSThomas Huth     tcg_gen_or_i32(dst, dst, t0);
197fcf5ef2aSThomas Huth     tcg_gen_shli_i32(t0, cpu_sr_m, SR_M);
198fcf5ef2aSThomas Huth     tcg_gen_or_i32(dst, dst, t0);
199fcf5ef2aSThomas Huth     tcg_gen_shli_i32(t0, cpu_sr_t, SR_T);
200fcf5ef2aSThomas Huth     tcg_gen_or_i32(dst, cpu_sr, t0);
201fcf5ef2aSThomas Huth }
202fcf5ef2aSThomas Huth 
203fcf5ef2aSThomas Huth static void gen_write_sr(TCGv src)
204fcf5ef2aSThomas Huth {
205fcf5ef2aSThomas Huth     tcg_gen_andi_i32(cpu_sr, src,
206fcf5ef2aSThomas Huth                      ~((1u << SR_Q) | (1u << SR_M) | (1u << SR_T)));
207a380f9dbSAurelien Jarno     tcg_gen_extract_i32(cpu_sr_q, src, SR_Q, 1);
208a380f9dbSAurelien Jarno     tcg_gen_extract_i32(cpu_sr_m, src, SR_M, 1);
209a380f9dbSAurelien Jarno     tcg_gen_extract_i32(cpu_sr_t, src, SR_T, 1);
210fcf5ef2aSThomas Huth }
211fcf5ef2aSThomas Huth 
212ac9707eaSAurelien Jarno static inline void gen_save_cpu_state(DisasContext *ctx, bool save_pc)
213ac9707eaSAurelien Jarno {
214ac9707eaSAurelien Jarno     if (save_pc) {
2156f1c2af6SRichard Henderson         tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next);
216ac9707eaSAurelien Jarno     }
217ac9707eaSAurelien Jarno     if (ctx->delayed_pc != (uint32_t) -1) {
218ac9707eaSAurelien Jarno         tcg_gen_movi_i32(cpu_delayed_pc, ctx->delayed_pc);
219ac9707eaSAurelien Jarno     }
220e1933d14SRichard Henderson     if ((ctx->tbflags & TB_FLAG_ENVFLAGS_MASK) != ctx->envflags) {
221ac9707eaSAurelien Jarno         tcg_gen_movi_i32(cpu_flags, ctx->envflags);
222ac9707eaSAurelien Jarno     }
223ac9707eaSAurelien Jarno }
224ac9707eaSAurelien Jarno 
225ec2eb22eSRichard Henderson static inline bool use_exit_tb(DisasContext *ctx)
226ec2eb22eSRichard Henderson {
227ab419fd8SRichard Henderson     return (ctx->tbflags & TB_FLAG_GUSA_EXCLUSIVE) != 0;
228ec2eb22eSRichard Henderson }
229ec2eb22eSRichard Henderson 
2303f1e2098SRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ulong dest)
231fcf5ef2aSThomas Huth {
2323f1e2098SRichard Henderson     if (use_exit_tb(ctx)) {
2334bfa602bSRichard Henderson         return false;
2344bfa602bSRichard Henderson     }
2353f1e2098SRichard Henderson     return translator_use_goto_tb(&ctx->base, dest);
236fcf5ef2aSThomas Huth }
237fcf5ef2aSThomas Huth 
238fcf5ef2aSThomas Huth static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest)
239fcf5ef2aSThomas Huth {
240fcf5ef2aSThomas Huth     if (use_goto_tb(ctx, dest)) {
241fcf5ef2aSThomas Huth         tcg_gen_goto_tb(n);
242fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_pc, dest);
24307ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, n);
244fcf5ef2aSThomas Huth     } else {
245fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_pc, dest);
24652df5adcSRichard Henderson         if (use_exit_tb(ctx)) {
24707ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
248ec2eb22eSRichard Henderson         } else {
2497f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
250ec2eb22eSRichard Henderson         }
251fcf5ef2aSThomas Huth     }
2526f1c2af6SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
253fcf5ef2aSThomas Huth }
254fcf5ef2aSThomas Huth 
255fcf5ef2aSThomas Huth static void gen_jump(DisasContext * ctx)
256fcf5ef2aSThomas Huth {
257ec2eb22eSRichard Henderson     if (ctx->delayed_pc == -1) {
258fcf5ef2aSThomas Huth 	/* Target is not statically known, it comes necessarily from a
259fcf5ef2aSThomas Huth 	   delayed jump as immediate jump are conditinal jumps */
260fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(cpu_pc, cpu_delayed_pc);
261ac9707eaSAurelien Jarno         tcg_gen_discard_i32(cpu_delayed_pc);
26252df5adcSRichard Henderson         if (use_exit_tb(ctx)) {
26307ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
264fcf5ef2aSThomas Huth         } else {
2657f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
266ec2eb22eSRichard Henderson         }
2676f1c2af6SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
268ec2eb22eSRichard Henderson     } else {
269fcf5ef2aSThomas Huth 	gen_goto_tb(ctx, 0, ctx->delayed_pc);
270fcf5ef2aSThomas Huth     }
271fcf5ef2aSThomas Huth }
272fcf5ef2aSThomas Huth 
273fcf5ef2aSThomas Huth /* Immediate conditional jump (bt or bf) */
2744bfa602bSRichard Henderson static void gen_conditional_jump(DisasContext *ctx, target_ulong dest,
2754bfa602bSRichard Henderson                                  bool jump_if_true)
276fcf5ef2aSThomas Huth {
277fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
2784bfa602bSRichard Henderson     TCGCond cond_not_taken = jump_if_true ? TCG_COND_EQ : TCG_COND_NE;
2794bfa602bSRichard Henderson 
280ab419fd8SRichard Henderson     if (ctx->tbflags & TB_FLAG_GUSA_EXCLUSIVE) {
2814bfa602bSRichard Henderson         /* When in an exclusive region, we must continue to the end.
2824bfa602bSRichard Henderson            Therefore, exit the region on a taken branch, but otherwise
2834bfa602bSRichard Henderson            fall through to the next instruction.  */
2844bfa602bSRichard Henderson         tcg_gen_brcondi_i32(cond_not_taken, cpu_sr_t, 0, l1);
285ab419fd8SRichard Henderson         tcg_gen_movi_i32(cpu_flags, ctx->envflags & ~TB_FLAG_GUSA_MASK);
2864bfa602bSRichard Henderson         /* Note that this won't actually use a goto_tb opcode because we
2874bfa602bSRichard Henderson            disallow it in use_goto_tb, but it handles exit + singlestep.  */
2884bfa602bSRichard Henderson         gen_goto_tb(ctx, 0, dest);
289fcf5ef2aSThomas Huth         gen_set_label(l1);
2905b38d026SLaurent Vivier         ctx->base.is_jmp = DISAS_NEXT;
2914bfa602bSRichard Henderson         return;
2924bfa602bSRichard Henderson     }
2934bfa602bSRichard Henderson 
2944bfa602bSRichard Henderson     gen_save_cpu_state(ctx, false);
2954bfa602bSRichard Henderson     tcg_gen_brcondi_i32(cond_not_taken, cpu_sr_t, 0, l1);
2964bfa602bSRichard Henderson     gen_goto_tb(ctx, 0, dest);
2974bfa602bSRichard Henderson     gen_set_label(l1);
2986f1c2af6SRichard Henderson     gen_goto_tb(ctx, 1, ctx->base.pc_next + 2);
2996f1c2af6SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
300fcf5ef2aSThomas Huth }
301fcf5ef2aSThomas Huth 
302fcf5ef2aSThomas Huth /* Delayed conditional jump (bt or bf) */
303fcf5ef2aSThomas Huth static void gen_delayed_conditional_jump(DisasContext * ctx)
304fcf5ef2aSThomas Huth {
3054bfa602bSRichard Henderson     TCGLabel *l1 = gen_new_label();
3064bfa602bSRichard Henderson     TCGv ds = tcg_temp_new();
307fcf5ef2aSThomas Huth 
30847b9f4d5SAurelien Jarno     tcg_gen_mov_i32(ds, cpu_delayed_cond);
30947b9f4d5SAurelien Jarno     tcg_gen_discard_i32(cpu_delayed_cond);
3104bfa602bSRichard Henderson 
311ab419fd8SRichard Henderson     if (ctx->tbflags & TB_FLAG_GUSA_EXCLUSIVE) {
3124bfa602bSRichard Henderson         /* When in an exclusive region, we must continue to the end.
3134bfa602bSRichard Henderson            Therefore, exit the region on a taken branch, but otherwise
3144bfa602bSRichard Henderson            fall through to the next instruction.  */
3154bfa602bSRichard Henderson         tcg_gen_brcondi_i32(TCG_COND_EQ, ds, 0, l1);
3164bfa602bSRichard Henderson 
3174bfa602bSRichard Henderson         /* Leave the gUSA region.  */
318ab419fd8SRichard Henderson         tcg_gen_movi_i32(cpu_flags, ctx->envflags & ~TB_FLAG_GUSA_MASK);
3194bfa602bSRichard Henderson         gen_jump(ctx);
3204bfa602bSRichard Henderson 
3214bfa602bSRichard Henderson         gen_set_label(l1);
3226f1c2af6SRichard Henderson         ctx->base.is_jmp = DISAS_NEXT;
3234bfa602bSRichard Henderson         return;
3244bfa602bSRichard Henderson     }
3254bfa602bSRichard Henderson 
326fcf5ef2aSThomas Huth     tcg_gen_brcondi_i32(TCG_COND_NE, ds, 0, l1);
3276f1c2af6SRichard Henderson     gen_goto_tb(ctx, 1, ctx->base.pc_next + 2);
328fcf5ef2aSThomas Huth     gen_set_label(l1);
329fcf5ef2aSThomas Huth     gen_jump(ctx);
330fcf5ef2aSThomas Huth }
331fcf5ef2aSThomas Huth 
332e5d8053eSRichard Henderson static inline void gen_load_fpr64(DisasContext *ctx, TCGv_i64 t, int reg)
333fcf5ef2aSThomas Huth {
3341e0b21d8SRichard Henderson     /* We have already signaled illegal instruction for odd Dr.  */
3351e0b21d8SRichard Henderson     tcg_debug_assert((reg & 1) == 0);
3361e0b21d8SRichard Henderson     reg ^= ctx->fbank;
337fcf5ef2aSThomas Huth     tcg_gen_concat_i32_i64(t, cpu_fregs[reg + 1], cpu_fregs[reg]);
338fcf5ef2aSThomas Huth }
339fcf5ef2aSThomas Huth 
340e5d8053eSRichard Henderson static inline void gen_store_fpr64(DisasContext *ctx, TCGv_i64 t, int reg)
341fcf5ef2aSThomas Huth {
3421e0b21d8SRichard Henderson     /* We have already signaled illegal instruction for odd Dr.  */
3431e0b21d8SRichard Henderson     tcg_debug_assert((reg & 1) == 0);
3441e0b21d8SRichard Henderson     reg ^= ctx->fbank;
34558d2a9aeSAurelien Jarno     tcg_gen_extr_i64_i32(cpu_fregs[reg + 1], cpu_fregs[reg], t);
346fcf5ef2aSThomas Huth }
347fcf5ef2aSThomas Huth 
348fcf5ef2aSThomas Huth #define B3_0 (ctx->opcode & 0xf)
349fcf5ef2aSThomas Huth #define B6_4 ((ctx->opcode >> 4) & 0x7)
350fcf5ef2aSThomas Huth #define B7_4 ((ctx->opcode >> 4) & 0xf)
351fcf5ef2aSThomas Huth #define B7_0 (ctx->opcode & 0xff)
352fcf5ef2aSThomas Huth #define B7_0s ((int32_t) (int8_t) (ctx->opcode & 0xff))
353fcf5ef2aSThomas Huth #define B11_0s (ctx->opcode & 0x800 ? 0xfffff000 | (ctx->opcode & 0xfff) : \
354fcf5ef2aSThomas Huth   (ctx->opcode & 0xfff))
355fcf5ef2aSThomas Huth #define B11_8 ((ctx->opcode >> 8) & 0xf)
356fcf5ef2aSThomas Huth #define B15_12 ((ctx->opcode >> 12) & 0xf)
357fcf5ef2aSThomas Huth 
3583a3bb8d2SRichard Henderson #define REG(x)     cpu_gregs[(x) ^ ctx->gbank]
3593a3bb8d2SRichard Henderson #define ALTREG(x)  cpu_gregs[(x) ^ ctx->gbank ^ 0x10]
3605c13bad9SRichard Henderson #define FREG(x)    cpu_fregs[(x) ^ ctx->fbank]
361fcf5ef2aSThomas Huth 
362fcf5ef2aSThomas Huth #define XHACK(x) ((((x) & 1 ) << 4) | ((x) & 0xe))
363fcf5ef2aSThomas Huth 
364fcf5ef2aSThomas Huth #define CHECK_NOT_DELAY_SLOT \
365ab419fd8SRichard Henderson     if (ctx->envflags & TB_FLAG_DELAY_SLOT_MASK) {  \
366dec16c6eSRichard Henderson         goto do_illegal_slot;                       \
367fcf5ef2aSThomas Huth     }
368fcf5ef2aSThomas Huth 
369fcf5ef2aSThomas Huth #define CHECK_PRIVILEGED \
370fcf5ef2aSThomas Huth     if (IS_USER(ctx)) {                     \
3716b98213dSRichard Henderson         goto do_illegal;                    \
372fcf5ef2aSThomas Huth     }
373fcf5ef2aSThomas Huth 
374fcf5ef2aSThomas Huth #define CHECK_FPU_ENABLED \
375a6215749SAurelien Jarno     if (ctx->tbflags & (1u << SR_FD)) {     \
376dec4f042SRichard Henderson         goto do_fpu_disabled;               \
377fcf5ef2aSThomas Huth     }
378fcf5ef2aSThomas Huth 
3797e9f7ca8SRichard Henderson #define CHECK_FPSCR_PR_0 \
3807e9f7ca8SRichard Henderson     if (ctx->tbflags & FPSCR_PR) {          \
3817e9f7ca8SRichard Henderson         goto do_illegal;                    \
3827e9f7ca8SRichard Henderson     }
3837e9f7ca8SRichard Henderson 
3847e9f7ca8SRichard Henderson #define CHECK_FPSCR_PR_1 \
3857e9f7ca8SRichard Henderson     if (!(ctx->tbflags & FPSCR_PR)) {       \
3867e9f7ca8SRichard Henderson         goto do_illegal;                    \
3877e9f7ca8SRichard Henderson     }
3887e9f7ca8SRichard Henderson 
389ccae24d4SRichard Henderson #define CHECK_SH4A \
390ccae24d4SRichard Henderson     if (!(ctx->features & SH_FEATURE_SH4A)) { \
391ccae24d4SRichard Henderson         goto do_illegal;                      \
392ccae24d4SRichard Henderson     }
393ccae24d4SRichard Henderson 
394fcf5ef2aSThomas Huth static void _decode_opc(DisasContext * ctx)
395fcf5ef2aSThomas Huth {
396fcf5ef2aSThomas Huth     /* This code tries to make movcal emulation sufficiently
397fcf5ef2aSThomas Huth        accurate for Linux purposes.  This instruction writes
398fcf5ef2aSThomas Huth        memory, and prior to that, always allocates a cache line.
399fcf5ef2aSThomas Huth        It is used in two contexts:
400fcf5ef2aSThomas Huth        - in memcpy, where data is copied in blocks, the first write
401fcf5ef2aSThomas Huth        of to a block uses movca.l for performance.
402fcf5ef2aSThomas Huth        - in arch/sh/mm/cache-sh4.c, movcal.l + ocbi combination is used
403fcf5ef2aSThomas Huth        to flush the cache. Here, the data written by movcal.l is never
404fcf5ef2aSThomas Huth        written to memory, and the data written is just bogus.
405fcf5ef2aSThomas Huth 
406fcf5ef2aSThomas Huth        To simulate this, we simulate movcal.l, we store the value to memory,
407fcf5ef2aSThomas Huth        but we also remember the previous content. If we see ocbi, we check
408fcf5ef2aSThomas Huth        if movcal.l for that address was done previously. If so, the write should
409fcf5ef2aSThomas Huth        not have hit the memory, so we restore the previous content.
410fcf5ef2aSThomas Huth        When we see an instruction that is neither movca.l
411fcf5ef2aSThomas Huth        nor ocbi, the previous content is discarded.
412fcf5ef2aSThomas Huth 
413fcf5ef2aSThomas Huth        To optimize, we only try to flush stores when we're at the start of
414fcf5ef2aSThomas Huth        TB, or if we already saw movca.l in this TB and did not flush stores
415fcf5ef2aSThomas Huth        yet.  */
416fcf5ef2aSThomas Huth     if (ctx->has_movcal)
417fcf5ef2aSThomas Huth 	{
418fcf5ef2aSThomas Huth 	  int opcode = ctx->opcode & 0xf0ff;
419fcf5ef2aSThomas Huth 	  if (opcode != 0x0093 /* ocbi */
420fcf5ef2aSThomas Huth 	      && opcode != 0x00c3 /* movca.l */)
421fcf5ef2aSThomas Huth 	      {
422fcf5ef2aSThomas Huth                   gen_helper_discard_movcal_backup(cpu_env);
423fcf5ef2aSThomas Huth 		  ctx->has_movcal = 0;
424fcf5ef2aSThomas Huth 	      }
425fcf5ef2aSThomas Huth 	}
426fcf5ef2aSThomas Huth 
427fcf5ef2aSThomas Huth #if 0
428fcf5ef2aSThomas Huth     fprintf(stderr, "Translating opcode 0x%04x\n", ctx->opcode);
429fcf5ef2aSThomas Huth #endif
430fcf5ef2aSThomas Huth 
431fcf5ef2aSThomas Huth     switch (ctx->opcode) {
432fcf5ef2aSThomas Huth     case 0x0019:		/* div0u */
433fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_sr_m, 0);
434fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_sr_q, 0);
435fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_sr_t, 0);
436fcf5ef2aSThomas Huth 	return;
437fcf5ef2aSThomas Huth     case 0x000b:		/* rts */
438fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
439fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(cpu_delayed_pc, cpu_pr);
440ab419fd8SRichard Henderson         ctx->envflags |= TB_FLAG_DELAY_SLOT;
441fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
442fcf5ef2aSThomas Huth 	return;
443fcf5ef2aSThomas Huth     case 0x0028:		/* clrmac */
444fcf5ef2aSThomas Huth 	tcg_gen_movi_i32(cpu_mach, 0);
445fcf5ef2aSThomas Huth 	tcg_gen_movi_i32(cpu_macl, 0);
446fcf5ef2aSThomas Huth 	return;
447fcf5ef2aSThomas Huth     case 0x0048:		/* clrs */
448fcf5ef2aSThomas Huth         tcg_gen_andi_i32(cpu_sr, cpu_sr, ~(1u << SR_S));
449fcf5ef2aSThomas Huth 	return;
450fcf5ef2aSThomas Huth     case 0x0008:		/* clrt */
451fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_sr_t, 0);
452fcf5ef2aSThomas Huth 	return;
453fcf5ef2aSThomas Huth     case 0x0038:		/* ldtlb */
454fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
455fcf5ef2aSThomas Huth         gen_helper_ldtlb(cpu_env);
456fcf5ef2aSThomas Huth 	return;
457fcf5ef2aSThomas Huth     case 0x002b:		/* rte */
458fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
459fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
460fcf5ef2aSThomas Huth         gen_write_sr(cpu_ssr);
461fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(cpu_delayed_pc, cpu_spc);
462ab419fd8SRichard Henderson         ctx->envflags |= TB_FLAG_DELAY_SLOT_RTE;
463fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
4646f1c2af6SRichard Henderson         ctx->base.is_jmp = DISAS_STOP;
465fcf5ef2aSThomas Huth 	return;
466fcf5ef2aSThomas Huth     case 0x0058:		/* sets */
467fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_sr, cpu_sr, (1u << SR_S));
468fcf5ef2aSThomas Huth 	return;
469fcf5ef2aSThomas Huth     case 0x0018:		/* sett */
470fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_sr_t, 1);
471fcf5ef2aSThomas Huth 	return;
472fcf5ef2aSThomas Huth     case 0xfbfd:		/* frchg */
47361dedf2aSRichard Henderson         CHECK_FPSCR_PR_0
474fcf5ef2aSThomas Huth 	tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_FR);
4756f1c2af6SRichard Henderson         ctx->base.is_jmp = DISAS_STOP;
476fcf5ef2aSThomas Huth 	return;
477fcf5ef2aSThomas Huth     case 0xf3fd:		/* fschg */
47861dedf2aSRichard Henderson         CHECK_FPSCR_PR_0
479fcf5ef2aSThomas Huth         tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_SZ);
4806f1c2af6SRichard Henderson         ctx->base.is_jmp = DISAS_STOP;
481fcf5ef2aSThomas Huth 	return;
482907759f9SRichard Henderson     case 0xf7fd:                /* fpchg */
483907759f9SRichard Henderson         CHECK_SH4A
484907759f9SRichard Henderson         tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_PR);
4856f1c2af6SRichard Henderson         ctx->base.is_jmp = DISAS_STOP;
486907759f9SRichard Henderson         return;
487fcf5ef2aSThomas Huth     case 0x0009:		/* nop */
488fcf5ef2aSThomas Huth 	return;
489fcf5ef2aSThomas Huth     case 0x001b:		/* sleep */
490fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
4916f1c2af6SRichard Henderson         tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next + 2);
492fcf5ef2aSThomas Huth         gen_helper_sleep(cpu_env);
493fcf5ef2aSThomas Huth 	return;
494fcf5ef2aSThomas Huth     }
495fcf5ef2aSThomas Huth 
496fcf5ef2aSThomas Huth     switch (ctx->opcode & 0xf000) {
497fcf5ef2aSThomas Huth     case 0x1000:		/* mov.l Rm,@(disp,Rn) */
498fcf5ef2aSThomas Huth 	{
499fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
500fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B11_8), B3_0 * 4);
5014da06fb3SRichard Henderson             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx,
5024da06fb3SRichard Henderson                                 MO_TEUL | UNALIGN(ctx));
503fcf5ef2aSThomas Huth 	}
504fcf5ef2aSThomas Huth 	return;
505fcf5ef2aSThomas Huth     case 0x5000:		/* mov.l @(disp,Rm),Rn */
506fcf5ef2aSThomas Huth 	{
507fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
508fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 4);
5094da06fb3SRichard Henderson             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx,
5104da06fb3SRichard Henderson                                 MO_TESL | UNALIGN(ctx));
511fcf5ef2aSThomas Huth 	}
512fcf5ef2aSThomas Huth 	return;
513fcf5ef2aSThomas Huth     case 0xe000:		/* mov #imm,Rn */
5144bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY
515ab419fd8SRichard Henderson         /*
516ab419fd8SRichard Henderson          * Detect the start of a gUSA region (mov #-n, r15).
517ab419fd8SRichard Henderson          * If so, update envflags and end the TB.  This will allow us
518ab419fd8SRichard Henderson          * to see the end of the region (stored in R0) in the next TB.
519ab419fd8SRichard Henderson          */
5206f1c2af6SRichard Henderson         if (B11_8 == 15 && B7_0s < 0 &&
5216f1c2af6SRichard Henderson             (tb_cflags(ctx->base.tb) & CF_PARALLEL)) {
522ab419fd8SRichard Henderson             ctx->envflags =
523ab419fd8SRichard Henderson                 deposit32(ctx->envflags, TB_FLAG_GUSA_SHIFT, 8, B7_0s);
5246f1c2af6SRichard Henderson             ctx->base.is_jmp = DISAS_STOP;
5254bfa602bSRichard Henderson         }
5264bfa602bSRichard Henderson #endif
527fcf5ef2aSThomas Huth 	tcg_gen_movi_i32(REG(B11_8), B7_0s);
528fcf5ef2aSThomas Huth 	return;
529fcf5ef2aSThomas Huth     case 0x9000:		/* mov.w @(disp,PC),Rn */
530fcf5ef2aSThomas Huth 	{
531950b91beSRichard Henderson             TCGv addr = tcg_constant_i32(ctx->base.pc_next + 4 + B7_0 * 2);
53203a0d87eSRichard Henderson             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx,
53303a0d87eSRichard Henderson                                 MO_TESW | MO_ALIGN);
534fcf5ef2aSThomas Huth 	}
535fcf5ef2aSThomas Huth 	return;
536fcf5ef2aSThomas Huth     case 0xd000:		/* mov.l @(disp,PC),Rn */
537fcf5ef2aSThomas Huth 	{
538950b91beSRichard Henderson             TCGv addr = tcg_constant_i32((ctx->base.pc_next + 4 + B7_0 * 4) & ~3);
53903a0d87eSRichard Henderson             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx,
54003a0d87eSRichard Henderson                                 MO_TESL | MO_ALIGN);
541fcf5ef2aSThomas Huth 	}
542fcf5ef2aSThomas Huth 	return;
543fcf5ef2aSThomas Huth     case 0x7000:		/* add #imm,Rn */
544fcf5ef2aSThomas Huth 	tcg_gen_addi_i32(REG(B11_8), REG(B11_8), B7_0s);
545fcf5ef2aSThomas Huth 	return;
546fcf5ef2aSThomas Huth     case 0xa000:		/* bra disp */
547fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
5486f1c2af6SRichard Henderson         ctx->delayed_pc = ctx->base.pc_next + 4 + B11_0s * 2;
549ab419fd8SRichard Henderson         ctx->envflags |= TB_FLAG_DELAY_SLOT;
550fcf5ef2aSThomas Huth 	return;
551fcf5ef2aSThomas Huth     case 0xb000:		/* bsr disp */
552fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
5536f1c2af6SRichard Henderson         tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4);
5546f1c2af6SRichard Henderson         ctx->delayed_pc = ctx->base.pc_next + 4 + B11_0s * 2;
555ab419fd8SRichard Henderson         ctx->envflags |= TB_FLAG_DELAY_SLOT;
556fcf5ef2aSThomas Huth 	return;
557fcf5ef2aSThomas Huth     }
558fcf5ef2aSThomas Huth 
559fcf5ef2aSThomas Huth     switch (ctx->opcode & 0xf00f) {
560fcf5ef2aSThomas Huth     case 0x6003:		/* mov Rm,Rn */
561fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(REG(B11_8), REG(B7_4));
562fcf5ef2aSThomas Huth 	return;
563fcf5ef2aSThomas Huth     case 0x2000:		/* mov.b Rm,@Rn */
564fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_UB);
565fcf5ef2aSThomas Huth 	return;
566fcf5ef2aSThomas Huth     case 0x2001:		/* mov.w Rm,@Rn */
5674da06fb3SRichard Henderson         tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx,
5684da06fb3SRichard Henderson                             MO_TEUW | UNALIGN(ctx));
569fcf5ef2aSThomas Huth 	return;
570fcf5ef2aSThomas Huth     case 0x2002:		/* mov.l Rm,@Rn */
5714da06fb3SRichard Henderson         tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx,
5724da06fb3SRichard Henderson                             MO_TEUL | UNALIGN(ctx));
573fcf5ef2aSThomas Huth 	return;
574fcf5ef2aSThomas Huth     case 0x6000:		/* mov.b @Rm,Rn */
575fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB);
576fcf5ef2aSThomas Huth 	return;
577fcf5ef2aSThomas Huth     case 0x6001:		/* mov.w @Rm,Rn */
5784da06fb3SRichard Henderson         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx,
5794da06fb3SRichard Henderson                             MO_TESW | UNALIGN(ctx));
580fcf5ef2aSThomas Huth 	return;
581fcf5ef2aSThomas Huth     case 0x6002:		/* mov.l @Rm,Rn */
5824da06fb3SRichard Henderson         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx,
5834da06fb3SRichard Henderson                             MO_TESL | UNALIGN(ctx));
584fcf5ef2aSThomas Huth 	return;
585fcf5ef2aSThomas Huth     case 0x2004:		/* mov.b Rm,@-Rn */
586fcf5ef2aSThomas Huth 	{
587fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
588fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 1);
589fcf5ef2aSThomas Huth             /* might cause re-execution */
590fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB);
591fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);			/* modify register status */
592fcf5ef2aSThomas Huth 	}
593fcf5ef2aSThomas Huth 	return;
594fcf5ef2aSThomas Huth     case 0x2005:		/* mov.w Rm,@-Rn */
595fcf5ef2aSThomas Huth 	{
596fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
597fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 2);
5984da06fb3SRichard Henderson             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx,
5994da06fb3SRichard Henderson                                 MO_TEUW | UNALIGN(ctx));
600fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);
601fcf5ef2aSThomas Huth 	}
602fcf5ef2aSThomas Huth 	return;
603fcf5ef2aSThomas Huth     case 0x2006:		/* mov.l Rm,@-Rn */
604fcf5ef2aSThomas Huth 	{
605fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
606fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 4);
6074da06fb3SRichard Henderson             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx,
6084da06fb3SRichard Henderson                                 MO_TEUL | UNALIGN(ctx));
609fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);
610fcf5ef2aSThomas Huth 	}
611fcf5ef2aSThomas Huth 	return;
612fcf5ef2aSThomas Huth     case 0x6004:		/* mov.b @Rm+,Rn */
613fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB);
614fcf5ef2aSThomas Huth 	if ( B11_8 != B7_4 )
615fcf5ef2aSThomas Huth 		tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 1);
616fcf5ef2aSThomas Huth 	return;
617fcf5ef2aSThomas Huth     case 0x6005:		/* mov.w @Rm+,Rn */
6184da06fb3SRichard Henderson         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx,
6194da06fb3SRichard Henderson                             MO_TESW | UNALIGN(ctx));
620fcf5ef2aSThomas Huth 	if ( B11_8 != B7_4 )
621fcf5ef2aSThomas Huth 		tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2);
622fcf5ef2aSThomas Huth 	return;
623fcf5ef2aSThomas Huth     case 0x6006:		/* mov.l @Rm+,Rn */
6244da06fb3SRichard Henderson         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx,
6254da06fb3SRichard Henderson                             MO_TESL | UNALIGN(ctx));
626fcf5ef2aSThomas Huth 	if ( B11_8 != B7_4 )
627fcf5ef2aSThomas Huth 		tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
628fcf5ef2aSThomas Huth 	return;
629fcf5ef2aSThomas Huth     case 0x0004:		/* mov.b Rm,@(R0,Rn) */
630fcf5ef2aSThomas Huth 	{
631fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
632fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B11_8), REG(0));
633fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB);
634fcf5ef2aSThomas Huth 	}
635fcf5ef2aSThomas Huth 	return;
636fcf5ef2aSThomas Huth     case 0x0005:		/* mov.w Rm,@(R0,Rn) */
637fcf5ef2aSThomas Huth 	{
638fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
639fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B11_8), REG(0));
6404da06fb3SRichard Henderson             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx,
6414da06fb3SRichard Henderson                                 MO_TEUW | UNALIGN(ctx));
642fcf5ef2aSThomas Huth 	}
643fcf5ef2aSThomas Huth 	return;
644fcf5ef2aSThomas Huth     case 0x0006:		/* mov.l Rm,@(R0,Rn) */
645fcf5ef2aSThomas Huth 	{
646fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
647fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B11_8), REG(0));
6484da06fb3SRichard Henderson             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx,
6494da06fb3SRichard Henderson                                 MO_TEUL | UNALIGN(ctx));
650fcf5ef2aSThomas Huth 	}
651fcf5ef2aSThomas Huth 	return;
652fcf5ef2aSThomas Huth     case 0x000c:		/* mov.b @(R0,Rm),Rn */
653fcf5ef2aSThomas Huth 	{
654fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
655fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B7_4), REG(0));
656fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_SB);
657fcf5ef2aSThomas Huth 	}
658fcf5ef2aSThomas Huth 	return;
659fcf5ef2aSThomas Huth     case 0x000d:		/* mov.w @(R0,Rm),Rn */
660fcf5ef2aSThomas Huth 	{
661fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
662fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B7_4), REG(0));
6634da06fb3SRichard Henderson             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx,
6644da06fb3SRichard Henderson                                 MO_TESW | UNALIGN(ctx));
665fcf5ef2aSThomas Huth 	}
666fcf5ef2aSThomas Huth 	return;
667fcf5ef2aSThomas Huth     case 0x000e:		/* mov.l @(R0,Rm),Rn */
668fcf5ef2aSThomas Huth 	{
669fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
670fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B7_4), REG(0));
6714da06fb3SRichard Henderson             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx,
6724da06fb3SRichard Henderson                                 MO_TESL | UNALIGN(ctx));
673fcf5ef2aSThomas Huth 	}
674fcf5ef2aSThomas Huth 	return;
675fcf5ef2aSThomas Huth     case 0x6008:		/* swap.b Rm,Rn */
676fcf5ef2aSThomas Huth 	{
6773c254ab8SLadi Prosek             TCGv low = tcg_temp_new();
678b983a0e1SRichard Henderson             tcg_gen_bswap16_i32(low, REG(B7_4), 0);
679fcf5ef2aSThomas Huth             tcg_gen_deposit_i32(REG(B11_8), REG(B7_4), low, 0, 16);
680fcf5ef2aSThomas Huth 	}
681fcf5ef2aSThomas Huth 	return;
682fcf5ef2aSThomas Huth     case 0x6009:		/* swap.w Rm,Rn */
683fcf5ef2aSThomas Huth         tcg_gen_rotli_i32(REG(B11_8), REG(B7_4), 16);
684fcf5ef2aSThomas Huth 	return;
685fcf5ef2aSThomas Huth     case 0x200d:		/* xtrct Rm,Rn */
686fcf5ef2aSThomas Huth 	{
687fcf5ef2aSThomas Huth 	    TCGv high, low;
688fcf5ef2aSThomas Huth 	    high = tcg_temp_new();
689fcf5ef2aSThomas Huth 	    tcg_gen_shli_i32(high, REG(B7_4), 16);
690fcf5ef2aSThomas Huth 	    low = tcg_temp_new();
691fcf5ef2aSThomas Huth 	    tcg_gen_shri_i32(low, REG(B11_8), 16);
692fcf5ef2aSThomas Huth 	    tcg_gen_or_i32(REG(B11_8), high, low);
693fcf5ef2aSThomas Huth 	}
694fcf5ef2aSThomas Huth 	return;
695fcf5ef2aSThomas Huth     case 0x300c:		/* add Rm,Rn */
696fcf5ef2aSThomas Huth 	tcg_gen_add_i32(REG(B11_8), REG(B11_8), REG(B7_4));
697fcf5ef2aSThomas Huth 	return;
698fcf5ef2aSThomas Huth     case 0x300e:		/* addc Rm,Rn */
699fcf5ef2aSThomas Huth         {
700fcf5ef2aSThomas Huth             TCGv t0, t1;
701950b91beSRichard Henderson             t0 = tcg_constant_tl(0);
702fcf5ef2aSThomas Huth             t1 = tcg_temp_new();
703fcf5ef2aSThomas Huth             tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0);
704fcf5ef2aSThomas Huth             tcg_gen_add2_i32(REG(B11_8), cpu_sr_t,
705fcf5ef2aSThomas Huth                              REG(B11_8), t0, t1, cpu_sr_t);
706fcf5ef2aSThomas Huth         }
707fcf5ef2aSThomas Huth 	return;
708fcf5ef2aSThomas Huth     case 0x300f:		/* addv Rm,Rn */
709fcf5ef2aSThomas Huth         {
710fcf5ef2aSThomas Huth             TCGv t0, t1, t2;
711fcf5ef2aSThomas Huth             t0 = tcg_temp_new();
712fcf5ef2aSThomas Huth             tcg_gen_add_i32(t0, REG(B7_4), REG(B11_8));
713fcf5ef2aSThomas Huth             t1 = tcg_temp_new();
714fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t1, t0, REG(B11_8));
715fcf5ef2aSThomas Huth             t2 = tcg_temp_new();
716fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t2, REG(B7_4), REG(B11_8));
717fcf5ef2aSThomas Huth             tcg_gen_andc_i32(cpu_sr_t, t1, t2);
718fcf5ef2aSThomas Huth             tcg_gen_shri_i32(cpu_sr_t, cpu_sr_t, 31);
719fcf5ef2aSThomas Huth             tcg_gen_mov_i32(REG(B7_4), t0);
720fcf5ef2aSThomas Huth         }
721fcf5ef2aSThomas Huth 	return;
722fcf5ef2aSThomas Huth     case 0x2009:		/* and Rm,Rn */
723fcf5ef2aSThomas Huth 	tcg_gen_and_i32(REG(B11_8), REG(B11_8), REG(B7_4));
724fcf5ef2aSThomas Huth 	return;
725fcf5ef2aSThomas Huth     case 0x3000:		/* cmp/eq Rm,Rn */
726fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), REG(B7_4));
727fcf5ef2aSThomas Huth 	return;
728fcf5ef2aSThomas Huth     case 0x3003:		/* cmp/ge Rm,Rn */
729fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), REG(B7_4));
730fcf5ef2aSThomas Huth 	return;
731fcf5ef2aSThomas Huth     case 0x3007:		/* cmp/gt Rm,Rn */
732fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), REG(B7_4));
733fcf5ef2aSThomas Huth 	return;
734fcf5ef2aSThomas Huth     case 0x3006:		/* cmp/hi Rm,Rn */
735fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_GTU, cpu_sr_t, REG(B11_8), REG(B7_4));
736fcf5ef2aSThomas Huth 	return;
737fcf5ef2aSThomas Huth     case 0x3002:		/* cmp/hs Rm,Rn */
738fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_GEU, cpu_sr_t, REG(B11_8), REG(B7_4));
739fcf5ef2aSThomas Huth 	return;
740fcf5ef2aSThomas Huth     case 0x200c:		/* cmp/str Rm,Rn */
741fcf5ef2aSThomas Huth 	{
742fcf5ef2aSThomas Huth 	    TCGv cmp1 = tcg_temp_new();
743fcf5ef2aSThomas Huth 	    TCGv cmp2 = tcg_temp_new();
744fcf5ef2aSThomas Huth             tcg_gen_xor_i32(cmp2, REG(B7_4), REG(B11_8));
745fcf5ef2aSThomas Huth             tcg_gen_subi_i32(cmp1, cmp2, 0x01010101);
746fcf5ef2aSThomas Huth             tcg_gen_andc_i32(cmp1, cmp1, cmp2);
747fcf5ef2aSThomas Huth             tcg_gen_andi_i32(cmp1, cmp1, 0x80808080);
748fcf5ef2aSThomas Huth             tcg_gen_setcondi_i32(TCG_COND_NE, cpu_sr_t, cmp1, 0);
749fcf5ef2aSThomas Huth 	}
750fcf5ef2aSThomas Huth 	return;
751fcf5ef2aSThomas Huth     case 0x2007:		/* div0s Rm,Rn */
752fcf5ef2aSThomas Huth         tcg_gen_shri_i32(cpu_sr_q, REG(B11_8), 31);         /* SR_Q */
753fcf5ef2aSThomas Huth         tcg_gen_shri_i32(cpu_sr_m, REG(B7_4), 31);          /* SR_M */
754fcf5ef2aSThomas Huth         tcg_gen_xor_i32(cpu_sr_t, cpu_sr_q, cpu_sr_m);      /* SR_T */
755fcf5ef2aSThomas Huth 	return;
756fcf5ef2aSThomas Huth     case 0x3004:		/* div1 Rm,Rn */
757fcf5ef2aSThomas Huth         {
758fcf5ef2aSThomas Huth             TCGv t0 = tcg_temp_new();
759fcf5ef2aSThomas Huth             TCGv t1 = tcg_temp_new();
760fcf5ef2aSThomas Huth             TCGv t2 = tcg_temp_new();
761950b91beSRichard Henderson             TCGv zero = tcg_constant_i32(0);
762fcf5ef2aSThomas Huth 
763fcf5ef2aSThomas Huth             /* shift left arg1, saving the bit being pushed out and inserting
764fcf5ef2aSThomas Huth                T on the right */
765fcf5ef2aSThomas Huth             tcg_gen_shri_i32(t0, REG(B11_8), 31);
766fcf5ef2aSThomas Huth             tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
767fcf5ef2aSThomas Huth             tcg_gen_or_i32(REG(B11_8), REG(B11_8), cpu_sr_t);
768fcf5ef2aSThomas Huth 
769fcf5ef2aSThomas Huth             /* Add or subtract arg0 from arg1 depending if Q == M. To avoid
770fcf5ef2aSThomas Huth                using 64-bit temps, we compute arg0's high part from q ^ m, so
771fcf5ef2aSThomas Huth                that it is 0x00000000 when adding the value or 0xffffffff when
772fcf5ef2aSThomas Huth                subtracting it. */
773fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t1, cpu_sr_q, cpu_sr_m);
774fcf5ef2aSThomas Huth             tcg_gen_subi_i32(t1, t1, 1);
775fcf5ef2aSThomas Huth             tcg_gen_neg_i32(t2, REG(B7_4));
776fcf5ef2aSThomas Huth             tcg_gen_movcond_i32(TCG_COND_EQ, t2, t1, zero, REG(B7_4), t2);
777fcf5ef2aSThomas Huth             tcg_gen_add2_i32(REG(B11_8), t1, REG(B11_8), zero, t2, t1);
778fcf5ef2aSThomas Huth 
779fcf5ef2aSThomas Huth             /* compute T and Q depending on carry */
780fcf5ef2aSThomas Huth             tcg_gen_andi_i32(t1, t1, 1);
781fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t1, t1, t0);
782fcf5ef2aSThomas Huth             tcg_gen_xori_i32(cpu_sr_t, t1, 1);
783fcf5ef2aSThomas Huth             tcg_gen_xor_i32(cpu_sr_q, cpu_sr_m, t1);
784fcf5ef2aSThomas Huth         }
785fcf5ef2aSThomas Huth 	return;
786fcf5ef2aSThomas Huth     case 0x300d:		/* dmuls.l Rm,Rn */
787fcf5ef2aSThomas Huth         tcg_gen_muls2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8));
788fcf5ef2aSThomas Huth 	return;
789fcf5ef2aSThomas Huth     case 0x3005:		/* dmulu.l Rm,Rn */
790fcf5ef2aSThomas Huth         tcg_gen_mulu2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8));
791fcf5ef2aSThomas Huth 	return;
792fcf5ef2aSThomas Huth     case 0x600e:		/* exts.b Rm,Rn */
793fcf5ef2aSThomas Huth 	tcg_gen_ext8s_i32(REG(B11_8), REG(B7_4));
794fcf5ef2aSThomas Huth 	return;
795fcf5ef2aSThomas Huth     case 0x600f:		/* exts.w Rm,Rn */
796fcf5ef2aSThomas Huth 	tcg_gen_ext16s_i32(REG(B11_8), REG(B7_4));
797fcf5ef2aSThomas Huth 	return;
798fcf5ef2aSThomas Huth     case 0x600c:		/* extu.b Rm,Rn */
799fcf5ef2aSThomas Huth 	tcg_gen_ext8u_i32(REG(B11_8), REG(B7_4));
800fcf5ef2aSThomas Huth 	return;
801fcf5ef2aSThomas Huth     case 0x600d:		/* extu.w Rm,Rn */
802fcf5ef2aSThomas Huth 	tcg_gen_ext16u_i32(REG(B11_8), REG(B7_4));
803fcf5ef2aSThomas Huth 	return;
804fcf5ef2aSThomas Huth     case 0x000f:		/* mac.l @Rm+,@Rn+ */
805fcf5ef2aSThomas Huth 	{
806fcf5ef2aSThomas Huth 	    TCGv arg0, arg1;
807fcf5ef2aSThomas Huth 	    arg0 = tcg_temp_new();
80803a0d87eSRichard Henderson             tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx,
80903a0d87eSRichard Henderson                                 MO_TESL | MO_ALIGN);
810fcf5ef2aSThomas Huth 	    arg1 = tcg_temp_new();
81103a0d87eSRichard Henderson             tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx,
81203a0d87eSRichard Henderson                                 MO_TESL | MO_ALIGN);
813fcf5ef2aSThomas Huth             gen_helper_macl(cpu_env, arg0, arg1);
814fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
815fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
816fcf5ef2aSThomas Huth 	}
817fcf5ef2aSThomas Huth 	return;
818fcf5ef2aSThomas Huth     case 0x400f:		/* mac.w @Rm+,@Rn+ */
819fcf5ef2aSThomas Huth 	{
820fcf5ef2aSThomas Huth 	    TCGv arg0, arg1;
821fcf5ef2aSThomas Huth 	    arg0 = tcg_temp_new();
82203a0d87eSRichard Henderson             tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx,
82303a0d87eSRichard Henderson                                 MO_TESL | MO_ALIGN);
824fcf5ef2aSThomas Huth 	    arg1 = tcg_temp_new();
82503a0d87eSRichard Henderson             tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx,
82603a0d87eSRichard Henderson                                 MO_TESL | MO_ALIGN);
827fcf5ef2aSThomas Huth             gen_helper_macw(cpu_env, arg0, arg1);
828fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 2);
829fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2);
830fcf5ef2aSThomas Huth 	}
831fcf5ef2aSThomas Huth 	return;
832fcf5ef2aSThomas Huth     case 0x0007:		/* mul.l Rm,Rn */
833fcf5ef2aSThomas Huth 	tcg_gen_mul_i32(cpu_macl, REG(B7_4), REG(B11_8));
834fcf5ef2aSThomas Huth 	return;
835fcf5ef2aSThomas Huth     case 0x200f:		/* muls.w Rm,Rn */
836fcf5ef2aSThomas Huth 	{
837fcf5ef2aSThomas Huth 	    TCGv arg0, arg1;
838fcf5ef2aSThomas Huth 	    arg0 = tcg_temp_new();
839fcf5ef2aSThomas Huth 	    tcg_gen_ext16s_i32(arg0, REG(B7_4));
840fcf5ef2aSThomas Huth 	    arg1 = tcg_temp_new();
841fcf5ef2aSThomas Huth 	    tcg_gen_ext16s_i32(arg1, REG(B11_8));
842fcf5ef2aSThomas Huth 	    tcg_gen_mul_i32(cpu_macl, arg0, arg1);
843fcf5ef2aSThomas Huth 	}
844fcf5ef2aSThomas Huth 	return;
845fcf5ef2aSThomas Huth     case 0x200e:		/* mulu.w Rm,Rn */
846fcf5ef2aSThomas Huth 	{
847fcf5ef2aSThomas Huth 	    TCGv arg0, arg1;
848fcf5ef2aSThomas Huth 	    arg0 = tcg_temp_new();
849fcf5ef2aSThomas Huth 	    tcg_gen_ext16u_i32(arg0, REG(B7_4));
850fcf5ef2aSThomas Huth 	    arg1 = tcg_temp_new();
851fcf5ef2aSThomas Huth 	    tcg_gen_ext16u_i32(arg1, REG(B11_8));
852fcf5ef2aSThomas Huth 	    tcg_gen_mul_i32(cpu_macl, arg0, arg1);
853fcf5ef2aSThomas Huth 	}
854fcf5ef2aSThomas Huth 	return;
855fcf5ef2aSThomas Huth     case 0x600b:		/* neg Rm,Rn */
856fcf5ef2aSThomas Huth 	tcg_gen_neg_i32(REG(B11_8), REG(B7_4));
857fcf5ef2aSThomas Huth 	return;
858fcf5ef2aSThomas Huth     case 0x600a:		/* negc Rm,Rn */
859fcf5ef2aSThomas Huth         {
860950b91beSRichard Henderson             TCGv t0 = tcg_constant_i32(0);
861fcf5ef2aSThomas Huth             tcg_gen_add2_i32(REG(B11_8), cpu_sr_t,
862fcf5ef2aSThomas Huth                              REG(B7_4), t0, cpu_sr_t, t0);
863fcf5ef2aSThomas Huth             tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t,
864fcf5ef2aSThomas Huth                              t0, t0, REG(B11_8), cpu_sr_t);
865fcf5ef2aSThomas Huth             tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1);
866fcf5ef2aSThomas Huth         }
867fcf5ef2aSThomas Huth 	return;
868fcf5ef2aSThomas Huth     case 0x6007:		/* not Rm,Rn */
869fcf5ef2aSThomas Huth 	tcg_gen_not_i32(REG(B11_8), REG(B7_4));
870fcf5ef2aSThomas Huth 	return;
871fcf5ef2aSThomas Huth     case 0x200b:		/* or Rm,Rn */
872fcf5ef2aSThomas Huth 	tcg_gen_or_i32(REG(B11_8), REG(B11_8), REG(B7_4));
873fcf5ef2aSThomas Huth 	return;
874fcf5ef2aSThomas Huth     case 0x400c:		/* shad Rm,Rn */
875fcf5ef2aSThomas Huth 	{
876fcf5ef2aSThomas Huth             TCGv t0 = tcg_temp_new();
877fcf5ef2aSThomas Huth             TCGv t1 = tcg_temp_new();
878fcf5ef2aSThomas Huth             TCGv t2 = tcg_temp_new();
879fcf5ef2aSThomas Huth 
880fcf5ef2aSThomas Huth             tcg_gen_andi_i32(t0, REG(B7_4), 0x1f);
881fcf5ef2aSThomas Huth 
882fcf5ef2aSThomas Huth             /* positive case: shift to the left */
883fcf5ef2aSThomas Huth             tcg_gen_shl_i32(t1, REG(B11_8), t0);
884fcf5ef2aSThomas Huth 
885fcf5ef2aSThomas Huth             /* negative case: shift to the right in two steps to
886fcf5ef2aSThomas Huth                correctly handle the -32 case */
887fcf5ef2aSThomas Huth             tcg_gen_xori_i32(t0, t0, 0x1f);
888fcf5ef2aSThomas Huth             tcg_gen_sar_i32(t2, REG(B11_8), t0);
889fcf5ef2aSThomas Huth             tcg_gen_sari_i32(t2, t2, 1);
890fcf5ef2aSThomas Huth 
891fcf5ef2aSThomas Huth             /* select between the two cases */
892fcf5ef2aSThomas Huth             tcg_gen_movi_i32(t0, 0);
893fcf5ef2aSThomas Huth             tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2);
894fcf5ef2aSThomas Huth 	}
895fcf5ef2aSThomas Huth 	return;
896fcf5ef2aSThomas Huth     case 0x400d:		/* shld Rm,Rn */
897fcf5ef2aSThomas Huth 	{
898fcf5ef2aSThomas Huth             TCGv t0 = tcg_temp_new();
899fcf5ef2aSThomas Huth             TCGv t1 = tcg_temp_new();
900fcf5ef2aSThomas Huth             TCGv t2 = tcg_temp_new();
901fcf5ef2aSThomas Huth 
902fcf5ef2aSThomas Huth             tcg_gen_andi_i32(t0, REG(B7_4), 0x1f);
903fcf5ef2aSThomas Huth 
904fcf5ef2aSThomas Huth             /* positive case: shift to the left */
905fcf5ef2aSThomas Huth             tcg_gen_shl_i32(t1, REG(B11_8), t0);
906fcf5ef2aSThomas Huth 
907fcf5ef2aSThomas Huth             /* negative case: shift to the right in two steps to
908fcf5ef2aSThomas Huth                correctly handle the -32 case */
909fcf5ef2aSThomas Huth             tcg_gen_xori_i32(t0, t0, 0x1f);
910fcf5ef2aSThomas Huth             tcg_gen_shr_i32(t2, REG(B11_8), t0);
911fcf5ef2aSThomas Huth             tcg_gen_shri_i32(t2, t2, 1);
912fcf5ef2aSThomas Huth 
913fcf5ef2aSThomas Huth             /* select between the two cases */
914fcf5ef2aSThomas Huth             tcg_gen_movi_i32(t0, 0);
915fcf5ef2aSThomas Huth             tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2);
916fcf5ef2aSThomas Huth 	}
917fcf5ef2aSThomas Huth 	return;
918fcf5ef2aSThomas Huth     case 0x3008:		/* sub Rm,Rn */
919fcf5ef2aSThomas Huth 	tcg_gen_sub_i32(REG(B11_8), REG(B11_8), REG(B7_4));
920fcf5ef2aSThomas Huth 	return;
921fcf5ef2aSThomas Huth     case 0x300a:		/* subc Rm,Rn */
922fcf5ef2aSThomas Huth         {
923fcf5ef2aSThomas Huth             TCGv t0, t1;
924950b91beSRichard Henderson             t0 = tcg_constant_tl(0);
925fcf5ef2aSThomas Huth             t1 = tcg_temp_new();
926fcf5ef2aSThomas Huth             tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0);
927fcf5ef2aSThomas Huth             tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t,
928fcf5ef2aSThomas Huth                              REG(B11_8), t0, t1, cpu_sr_t);
929fcf5ef2aSThomas Huth             tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1);
930fcf5ef2aSThomas Huth         }
931fcf5ef2aSThomas Huth 	return;
932fcf5ef2aSThomas Huth     case 0x300b:		/* subv Rm,Rn */
933fcf5ef2aSThomas Huth         {
934fcf5ef2aSThomas Huth             TCGv t0, t1, t2;
935fcf5ef2aSThomas Huth             t0 = tcg_temp_new();
936fcf5ef2aSThomas Huth             tcg_gen_sub_i32(t0, REG(B11_8), REG(B7_4));
937fcf5ef2aSThomas Huth             t1 = tcg_temp_new();
938fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t1, t0, REG(B7_4));
939fcf5ef2aSThomas Huth             t2 = tcg_temp_new();
940fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t2, REG(B11_8), REG(B7_4));
941fcf5ef2aSThomas Huth             tcg_gen_and_i32(t1, t1, t2);
942fcf5ef2aSThomas Huth             tcg_gen_shri_i32(cpu_sr_t, t1, 31);
943fcf5ef2aSThomas Huth             tcg_gen_mov_i32(REG(B11_8), t0);
944fcf5ef2aSThomas Huth         }
945fcf5ef2aSThomas Huth 	return;
946fcf5ef2aSThomas Huth     case 0x2008:		/* tst Rm,Rn */
947fcf5ef2aSThomas Huth 	{
948fcf5ef2aSThomas Huth 	    TCGv val = tcg_temp_new();
949fcf5ef2aSThomas Huth 	    tcg_gen_and_i32(val, REG(B7_4), REG(B11_8));
950fcf5ef2aSThomas Huth             tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0);
951fcf5ef2aSThomas Huth 	}
952fcf5ef2aSThomas Huth 	return;
953fcf5ef2aSThomas Huth     case 0x200a:		/* xor Rm,Rn */
954fcf5ef2aSThomas Huth 	tcg_gen_xor_i32(REG(B11_8), REG(B11_8), REG(B7_4));
955fcf5ef2aSThomas Huth 	return;
956fcf5ef2aSThomas Huth     case 0xf00c: /* fmov {F,D,X}Rm,{F,D,X}Rn - FPSCR: Nothing */
957fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
958a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_SZ) {
959bdcb3739SRichard Henderson             int xsrc = XHACK(B7_4);
960bdcb3739SRichard Henderson             int xdst = XHACK(B11_8);
961bdcb3739SRichard Henderson             tcg_gen_mov_i32(FREG(xdst), FREG(xsrc));
962bdcb3739SRichard Henderson             tcg_gen_mov_i32(FREG(xdst + 1), FREG(xsrc + 1));
963fcf5ef2aSThomas Huth 	} else {
9647c9f7038SRichard Henderson             tcg_gen_mov_i32(FREG(B11_8), FREG(B7_4));
965fcf5ef2aSThomas Huth 	}
966fcf5ef2aSThomas Huth 	return;
967fcf5ef2aSThomas Huth     case 0xf00a: /* fmov {F,D,X}Rm,@Rn - FPSCR: Nothing */
968fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
969a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_SZ) {
9704d57fa50SRichard Henderson             TCGv_i64 fp = tcg_temp_new_i64();
9714d57fa50SRichard Henderson             gen_load_fpr64(ctx, fp, XHACK(B7_4));
97203a0d87eSRichard Henderson             tcg_gen_qemu_st_i64(fp, REG(B11_8), ctx->memidx,
97303a0d87eSRichard Henderson                                 MO_TEUQ | MO_ALIGN);
974fcf5ef2aSThomas Huth 	} else {
97503a0d87eSRichard Henderson             tcg_gen_qemu_st_i32(FREG(B7_4), REG(B11_8), ctx->memidx,
97603a0d87eSRichard Henderson                                 MO_TEUL | MO_ALIGN);
977fcf5ef2aSThomas Huth 	}
978fcf5ef2aSThomas Huth 	return;
979fcf5ef2aSThomas Huth     case 0xf008: /* fmov @Rm,{F,D,X}Rn - FPSCR: Nothing */
980fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
981a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_SZ) {
9824d57fa50SRichard Henderson             TCGv_i64 fp = tcg_temp_new_i64();
98303a0d87eSRichard Henderson             tcg_gen_qemu_ld_i64(fp, REG(B7_4), ctx->memidx,
98403a0d87eSRichard Henderson                                 MO_TEUQ | MO_ALIGN);
9854d57fa50SRichard Henderson             gen_store_fpr64(ctx, fp, XHACK(B11_8));
986fcf5ef2aSThomas Huth 	} else {
98703a0d87eSRichard Henderson             tcg_gen_qemu_ld_i32(FREG(B11_8), REG(B7_4), ctx->memidx,
98803a0d87eSRichard Henderson                                 MO_TEUL | MO_ALIGN);
989fcf5ef2aSThomas Huth 	}
990fcf5ef2aSThomas Huth 	return;
991fcf5ef2aSThomas Huth     case 0xf009: /* fmov @Rm+,{F,D,X}Rn - FPSCR: Nothing */
992fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
993a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_SZ) {
9944d57fa50SRichard Henderson             TCGv_i64 fp = tcg_temp_new_i64();
99503a0d87eSRichard Henderson             tcg_gen_qemu_ld_i64(fp, REG(B7_4), ctx->memidx,
99603a0d87eSRichard Henderson                                 MO_TEUQ | MO_ALIGN);
9974d57fa50SRichard Henderson             gen_store_fpr64(ctx, fp, XHACK(B11_8));
998fcf5ef2aSThomas Huth             tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 8);
999fcf5ef2aSThomas Huth 	} else {
100003a0d87eSRichard Henderson             tcg_gen_qemu_ld_i32(FREG(B11_8), REG(B7_4), ctx->memidx,
100103a0d87eSRichard Henderson                                 MO_TEUL | MO_ALIGN);
1002fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
1003fcf5ef2aSThomas Huth 	}
1004fcf5ef2aSThomas Huth 	return;
1005fcf5ef2aSThomas Huth     case 0xf00b: /* fmov {F,D,X}Rm,@-Rn - FPSCR: Nothing */
1006fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
10074d57fa50SRichard Henderson         {
1008fcf5ef2aSThomas Huth             TCGv addr = tcg_temp_new_i32();
1009a6215749SAurelien Jarno             if (ctx->tbflags & FPSCR_SZ) {
10104d57fa50SRichard Henderson                 TCGv_i64 fp = tcg_temp_new_i64();
10114d57fa50SRichard Henderson                 gen_load_fpr64(ctx, fp, XHACK(B7_4));
10124d57fa50SRichard Henderson                 tcg_gen_subi_i32(addr, REG(B11_8), 8);
101303a0d87eSRichard Henderson                 tcg_gen_qemu_st_i64(fp, addr, ctx->memidx,
101403a0d87eSRichard Henderson                                     MO_TEUQ | MO_ALIGN);
1015fcf5ef2aSThomas Huth             } else {
10164d57fa50SRichard Henderson                 tcg_gen_subi_i32(addr, REG(B11_8), 4);
101703a0d87eSRichard Henderson                 tcg_gen_qemu_st_i32(FREG(B7_4), addr, ctx->memidx,
101803a0d87eSRichard Henderson                                     MO_TEUL | MO_ALIGN);
1019fcf5ef2aSThomas Huth             }
1020fcf5ef2aSThomas Huth             tcg_gen_mov_i32(REG(B11_8), addr);
10214d57fa50SRichard Henderson         }
1022fcf5ef2aSThomas Huth 	return;
1023fcf5ef2aSThomas Huth     case 0xf006: /* fmov @(R0,Rm),{F,D,X}Rm - FPSCR: Nothing */
1024fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1025fcf5ef2aSThomas Huth 	{
1026fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new_i32();
1027fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B7_4), REG(0));
1028a6215749SAurelien Jarno             if (ctx->tbflags & FPSCR_SZ) {
10294d57fa50SRichard Henderson                 TCGv_i64 fp = tcg_temp_new_i64();
103003a0d87eSRichard Henderson                 tcg_gen_qemu_ld_i64(fp, addr, ctx->memidx,
103103a0d87eSRichard Henderson                                     MO_TEUQ | MO_ALIGN);
10324d57fa50SRichard Henderson                 gen_store_fpr64(ctx, fp, XHACK(B11_8));
1033fcf5ef2aSThomas Huth 	    } else {
103403a0d87eSRichard Henderson                 tcg_gen_qemu_ld_i32(FREG(B11_8), addr, ctx->memidx,
103503a0d87eSRichard Henderson                                     MO_TEUL | MO_ALIGN);
1036fcf5ef2aSThomas Huth 	    }
1037fcf5ef2aSThomas Huth 	}
1038fcf5ef2aSThomas Huth 	return;
1039fcf5ef2aSThomas Huth     case 0xf007: /* fmov {F,D,X}Rn,@(R0,Rn) - FPSCR: Nothing */
1040fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1041fcf5ef2aSThomas Huth 	{
1042fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1043fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B11_8), REG(0));
1044a6215749SAurelien Jarno             if (ctx->tbflags & FPSCR_SZ) {
10454d57fa50SRichard Henderson                 TCGv_i64 fp = tcg_temp_new_i64();
10464d57fa50SRichard Henderson                 gen_load_fpr64(ctx, fp, XHACK(B7_4));
104703a0d87eSRichard Henderson                 tcg_gen_qemu_st_i64(fp, addr, ctx->memidx,
104803a0d87eSRichard Henderson                                     MO_TEUQ | MO_ALIGN);
1049fcf5ef2aSThomas Huth 	    } else {
105003a0d87eSRichard Henderson                 tcg_gen_qemu_st_i32(FREG(B7_4), addr, ctx->memidx,
105103a0d87eSRichard Henderson                                     MO_TEUL | MO_ALIGN);
1052fcf5ef2aSThomas Huth 	    }
1053fcf5ef2aSThomas Huth 	}
1054fcf5ef2aSThomas Huth 	return;
1055fcf5ef2aSThomas Huth     case 0xf000: /* fadd Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1056fcf5ef2aSThomas Huth     case 0xf001: /* fsub Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1057fcf5ef2aSThomas Huth     case 0xf002: /* fmul Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1058fcf5ef2aSThomas Huth     case 0xf003: /* fdiv Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1059fcf5ef2aSThomas Huth     case 0xf004: /* fcmp/eq Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1060fcf5ef2aSThomas Huth     case 0xf005: /* fcmp/gt Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1061fcf5ef2aSThomas Huth 	{
1062fcf5ef2aSThomas Huth 	    CHECK_FPU_ENABLED
1063a6215749SAurelien Jarno             if (ctx->tbflags & FPSCR_PR) {
1064fcf5ef2aSThomas Huth                 TCGv_i64 fp0, fp1;
1065fcf5ef2aSThomas Huth 
106693dc9c89SRichard Henderson                 if (ctx->opcode & 0x0110) {
106793dc9c89SRichard Henderson                     goto do_illegal;
106893dc9c89SRichard Henderson                 }
1069fcf5ef2aSThomas Huth 		fp0 = tcg_temp_new_i64();
1070fcf5ef2aSThomas Huth 		fp1 = tcg_temp_new_i64();
10711e0b21d8SRichard Henderson                 gen_load_fpr64(ctx, fp0, B11_8);
10721e0b21d8SRichard Henderson                 gen_load_fpr64(ctx, fp1, B7_4);
1073fcf5ef2aSThomas Huth                 switch (ctx->opcode & 0xf00f) {
1074fcf5ef2aSThomas Huth                 case 0xf000:		/* fadd Rm,Rn */
1075fcf5ef2aSThomas Huth                     gen_helper_fadd_DT(fp0, cpu_env, fp0, fp1);
1076fcf5ef2aSThomas Huth                     break;
1077fcf5ef2aSThomas Huth                 case 0xf001:		/* fsub Rm,Rn */
1078fcf5ef2aSThomas Huth                     gen_helper_fsub_DT(fp0, cpu_env, fp0, fp1);
1079fcf5ef2aSThomas Huth                     break;
1080fcf5ef2aSThomas Huth                 case 0xf002:		/* fmul Rm,Rn */
1081fcf5ef2aSThomas Huth                     gen_helper_fmul_DT(fp0, cpu_env, fp0, fp1);
1082fcf5ef2aSThomas Huth                     break;
1083fcf5ef2aSThomas Huth                 case 0xf003:		/* fdiv Rm,Rn */
1084fcf5ef2aSThomas Huth                     gen_helper_fdiv_DT(fp0, cpu_env, fp0, fp1);
1085fcf5ef2aSThomas Huth                     break;
1086fcf5ef2aSThomas Huth                 case 0xf004:		/* fcmp/eq Rm,Rn */
108792f1f83eSAurelien Jarno                     gen_helper_fcmp_eq_DT(cpu_sr_t, cpu_env, fp0, fp1);
1088fcf5ef2aSThomas Huth                     return;
1089fcf5ef2aSThomas Huth                 case 0xf005:		/* fcmp/gt Rm,Rn */
109092f1f83eSAurelien Jarno                     gen_helper_fcmp_gt_DT(cpu_sr_t, cpu_env, fp0, fp1);
1091fcf5ef2aSThomas Huth                     return;
1092fcf5ef2aSThomas Huth                 }
10931e0b21d8SRichard Henderson                 gen_store_fpr64(ctx, fp0, B11_8);
1094fcf5ef2aSThomas Huth 	    } else {
1095fcf5ef2aSThomas Huth                 switch (ctx->opcode & 0xf00f) {
1096fcf5ef2aSThomas Huth                 case 0xf000:		/* fadd Rm,Rn */
10977c9f7038SRichard Henderson                     gen_helper_fadd_FT(FREG(B11_8), cpu_env,
10987c9f7038SRichard Henderson                                        FREG(B11_8), FREG(B7_4));
1099fcf5ef2aSThomas Huth                     break;
1100fcf5ef2aSThomas Huth                 case 0xf001:		/* fsub Rm,Rn */
11017c9f7038SRichard Henderson                     gen_helper_fsub_FT(FREG(B11_8), cpu_env,
11027c9f7038SRichard Henderson                                        FREG(B11_8), FREG(B7_4));
1103fcf5ef2aSThomas Huth                     break;
1104fcf5ef2aSThomas Huth                 case 0xf002:		/* fmul Rm,Rn */
11057c9f7038SRichard Henderson                     gen_helper_fmul_FT(FREG(B11_8), cpu_env,
11067c9f7038SRichard Henderson                                        FREG(B11_8), FREG(B7_4));
1107fcf5ef2aSThomas Huth                     break;
1108fcf5ef2aSThomas Huth                 case 0xf003:		/* fdiv Rm,Rn */
11097c9f7038SRichard Henderson                     gen_helper_fdiv_FT(FREG(B11_8), cpu_env,
11107c9f7038SRichard Henderson                                        FREG(B11_8), FREG(B7_4));
1111fcf5ef2aSThomas Huth                     break;
1112fcf5ef2aSThomas Huth                 case 0xf004:		/* fcmp/eq Rm,Rn */
111392f1f83eSAurelien Jarno                     gen_helper_fcmp_eq_FT(cpu_sr_t, cpu_env,
11147c9f7038SRichard Henderson                                           FREG(B11_8), FREG(B7_4));
1115fcf5ef2aSThomas Huth                     return;
1116fcf5ef2aSThomas Huth                 case 0xf005:		/* fcmp/gt Rm,Rn */
111792f1f83eSAurelien Jarno                     gen_helper_fcmp_gt_FT(cpu_sr_t, cpu_env,
11187c9f7038SRichard Henderson                                           FREG(B11_8), FREG(B7_4));
1119fcf5ef2aSThomas Huth                     return;
1120fcf5ef2aSThomas Huth                 }
1121fcf5ef2aSThomas Huth 	    }
1122fcf5ef2aSThomas Huth 	}
1123fcf5ef2aSThomas Huth 	return;
1124fcf5ef2aSThomas Huth     case 0xf00e: /* fmac FR0,RM,Rn */
1125fcf5ef2aSThomas Huth         CHECK_FPU_ENABLED
11267e9f7ca8SRichard Henderson         CHECK_FPSCR_PR_0
11277c9f7038SRichard Henderson         gen_helper_fmac_FT(FREG(B11_8), cpu_env,
11287c9f7038SRichard Henderson                            FREG(0), FREG(B7_4), FREG(B11_8));
1129fcf5ef2aSThomas Huth         return;
1130fcf5ef2aSThomas Huth     }
1131fcf5ef2aSThomas Huth 
1132fcf5ef2aSThomas Huth     switch (ctx->opcode & 0xff00) {
1133fcf5ef2aSThomas Huth     case 0xc900:		/* and #imm,R0 */
1134fcf5ef2aSThomas Huth 	tcg_gen_andi_i32(REG(0), REG(0), B7_0);
1135fcf5ef2aSThomas Huth 	return;
1136fcf5ef2aSThomas Huth     case 0xcd00:		/* and.b #imm,@(R0,GBR) */
1137fcf5ef2aSThomas Huth 	{
1138fcf5ef2aSThomas Huth 	    TCGv addr, val;
1139fcf5ef2aSThomas Huth 	    addr = tcg_temp_new();
1140fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1141fcf5ef2aSThomas Huth 	    val = tcg_temp_new();
1142fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB);
1143fcf5ef2aSThomas Huth 	    tcg_gen_andi_i32(val, val, B7_0);
1144fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB);
1145fcf5ef2aSThomas Huth 	}
1146fcf5ef2aSThomas Huth 	return;
1147fcf5ef2aSThomas Huth     case 0x8b00:		/* bf label */
1148fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
11496f1c2af6SRichard Henderson         gen_conditional_jump(ctx, ctx->base.pc_next + 4 + B7_0s * 2, false);
1150fcf5ef2aSThomas Huth 	return;
1151fcf5ef2aSThomas Huth     case 0x8f00:		/* bf/s label */
1152fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
1153ac9707eaSAurelien Jarno         tcg_gen_xori_i32(cpu_delayed_cond, cpu_sr_t, 1);
11546f1c2af6SRichard Henderson         ctx->delayed_pc = ctx->base.pc_next + 4 + B7_0s * 2;
1155ab419fd8SRichard Henderson         ctx->envflags |= TB_FLAG_DELAY_SLOT_COND;
1156fcf5ef2aSThomas Huth 	return;
1157fcf5ef2aSThomas Huth     case 0x8900:		/* bt label */
1158fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
11596f1c2af6SRichard Henderson         gen_conditional_jump(ctx, ctx->base.pc_next + 4 + B7_0s * 2, true);
1160fcf5ef2aSThomas Huth 	return;
1161fcf5ef2aSThomas Huth     case 0x8d00:		/* bt/s label */
1162fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
1163ac9707eaSAurelien Jarno         tcg_gen_mov_i32(cpu_delayed_cond, cpu_sr_t);
11646f1c2af6SRichard Henderson         ctx->delayed_pc = ctx->base.pc_next + 4 + B7_0s * 2;
1165ab419fd8SRichard Henderson         ctx->envflags |= TB_FLAG_DELAY_SLOT_COND;
1166fcf5ef2aSThomas Huth 	return;
1167fcf5ef2aSThomas Huth     case 0x8800:		/* cmp/eq #imm,R0 */
1168fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(0), B7_0s);
1169fcf5ef2aSThomas Huth 	return;
1170fcf5ef2aSThomas Huth     case 0xc400:		/* mov.b @(disp,GBR),R0 */
1171fcf5ef2aSThomas Huth 	{
1172fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1173fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0);
1174fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB);
1175fcf5ef2aSThomas Huth 	}
1176fcf5ef2aSThomas Huth 	return;
1177fcf5ef2aSThomas Huth     case 0xc500:		/* mov.w @(disp,GBR),R0 */
1178fcf5ef2aSThomas Huth 	{
1179fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1180fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2);
118103a0d87eSRichard Henderson             tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW | MO_ALIGN);
1182fcf5ef2aSThomas Huth 	}
1183fcf5ef2aSThomas Huth 	return;
1184fcf5ef2aSThomas Huth     case 0xc600:		/* mov.l @(disp,GBR),R0 */
1185fcf5ef2aSThomas Huth 	{
1186fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1187fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4);
118803a0d87eSRichard Henderson             tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESL | MO_ALIGN);
1189fcf5ef2aSThomas Huth 	}
1190fcf5ef2aSThomas Huth 	return;
1191fcf5ef2aSThomas Huth     case 0xc000:		/* mov.b R0,@(disp,GBR) */
1192fcf5ef2aSThomas Huth 	{
1193fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1194fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0);
1195fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB);
1196fcf5ef2aSThomas Huth 	}
1197fcf5ef2aSThomas Huth 	return;
1198fcf5ef2aSThomas Huth     case 0xc100:		/* mov.w R0,@(disp,GBR) */
1199fcf5ef2aSThomas Huth 	{
1200fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1201fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2);
120203a0d87eSRichard Henderson             tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW | MO_ALIGN);
1203fcf5ef2aSThomas Huth 	}
1204fcf5ef2aSThomas Huth 	return;
1205fcf5ef2aSThomas Huth     case 0xc200:		/* mov.l R0,@(disp,GBR) */
1206fcf5ef2aSThomas Huth 	{
1207fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1208fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4);
120903a0d87eSRichard Henderson             tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUL | MO_ALIGN);
1210fcf5ef2aSThomas Huth 	}
1211fcf5ef2aSThomas Huth 	return;
1212fcf5ef2aSThomas Huth     case 0x8000:		/* mov.b R0,@(disp,Rn) */
1213fcf5ef2aSThomas Huth 	{
1214fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1215fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B7_4), B3_0);
1216fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB);
1217fcf5ef2aSThomas Huth 	}
1218fcf5ef2aSThomas Huth 	return;
1219fcf5ef2aSThomas Huth     case 0x8100:		/* mov.w R0,@(disp,Rn) */
1220fcf5ef2aSThomas Huth 	{
1221fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1222fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2);
12234da06fb3SRichard Henderson             tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx,
12244da06fb3SRichard Henderson                                 MO_TEUW | UNALIGN(ctx));
1225fcf5ef2aSThomas Huth 	}
1226fcf5ef2aSThomas Huth 	return;
1227fcf5ef2aSThomas Huth     case 0x8400:		/* mov.b @(disp,Rn),R0 */
1228fcf5ef2aSThomas Huth 	{
1229fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1230fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B7_4), B3_0);
1231fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB);
1232fcf5ef2aSThomas Huth 	}
1233fcf5ef2aSThomas Huth 	return;
1234fcf5ef2aSThomas Huth     case 0x8500:		/* mov.w @(disp,Rn),R0 */
1235fcf5ef2aSThomas Huth 	{
1236fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1237fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2);
12384da06fb3SRichard Henderson             tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx,
12394da06fb3SRichard Henderson                                 MO_TESW | UNALIGN(ctx));
1240fcf5ef2aSThomas Huth 	}
1241fcf5ef2aSThomas Huth 	return;
1242fcf5ef2aSThomas Huth     case 0xc700:		/* mova @(disp,PC),R0 */
12436f1c2af6SRichard Henderson         tcg_gen_movi_i32(REG(0), ((ctx->base.pc_next & 0xfffffffc) +
12446f1c2af6SRichard Henderson                                   4 + B7_0 * 4) & ~3);
1245fcf5ef2aSThomas Huth 	return;
1246fcf5ef2aSThomas Huth     case 0xcb00:		/* or #imm,R0 */
1247fcf5ef2aSThomas Huth 	tcg_gen_ori_i32(REG(0), REG(0), B7_0);
1248fcf5ef2aSThomas Huth 	return;
1249fcf5ef2aSThomas Huth     case 0xcf00:		/* or.b #imm,@(R0,GBR) */
1250fcf5ef2aSThomas Huth 	{
1251fcf5ef2aSThomas Huth 	    TCGv addr, val;
1252fcf5ef2aSThomas Huth 	    addr = tcg_temp_new();
1253fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1254fcf5ef2aSThomas Huth 	    val = tcg_temp_new();
1255fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB);
1256fcf5ef2aSThomas Huth 	    tcg_gen_ori_i32(val, val, B7_0);
1257fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB);
1258fcf5ef2aSThomas Huth 	}
1259fcf5ef2aSThomas Huth 	return;
1260fcf5ef2aSThomas Huth     case 0xc300:		/* trapa #imm */
1261fcf5ef2aSThomas Huth 	{
1262fcf5ef2aSThomas Huth 	    TCGv imm;
1263fcf5ef2aSThomas Huth 	    CHECK_NOT_DELAY_SLOT
1264ac9707eaSAurelien Jarno             gen_save_cpu_state(ctx, true);
1265950b91beSRichard Henderson 	    imm = tcg_constant_i32(B7_0);
1266fcf5ef2aSThomas Huth             gen_helper_trapa(cpu_env, imm);
12676f1c2af6SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
1268fcf5ef2aSThomas Huth 	}
1269fcf5ef2aSThomas Huth 	return;
1270fcf5ef2aSThomas Huth     case 0xc800:		/* tst #imm,R0 */
1271fcf5ef2aSThomas Huth 	{
1272fcf5ef2aSThomas Huth 	    TCGv val = tcg_temp_new();
1273fcf5ef2aSThomas Huth 	    tcg_gen_andi_i32(val, REG(0), B7_0);
1274fcf5ef2aSThomas Huth             tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0);
1275fcf5ef2aSThomas Huth 	}
1276fcf5ef2aSThomas Huth 	return;
1277fcf5ef2aSThomas Huth     case 0xcc00:		/* tst.b #imm,@(R0,GBR) */
1278fcf5ef2aSThomas Huth 	{
1279fcf5ef2aSThomas Huth 	    TCGv val = tcg_temp_new();
1280fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(val, REG(0), cpu_gbr);
1281fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(val, val, ctx->memidx, MO_UB);
1282fcf5ef2aSThomas Huth 	    tcg_gen_andi_i32(val, val, B7_0);
1283fcf5ef2aSThomas Huth             tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0);
1284fcf5ef2aSThomas Huth 	}
1285fcf5ef2aSThomas Huth 	return;
1286fcf5ef2aSThomas Huth     case 0xca00:		/* xor #imm,R0 */
1287fcf5ef2aSThomas Huth 	tcg_gen_xori_i32(REG(0), REG(0), B7_0);
1288fcf5ef2aSThomas Huth 	return;
1289fcf5ef2aSThomas Huth     case 0xce00:		/* xor.b #imm,@(R0,GBR) */
1290fcf5ef2aSThomas Huth 	{
1291fcf5ef2aSThomas Huth 	    TCGv addr, val;
1292fcf5ef2aSThomas Huth 	    addr = tcg_temp_new();
1293fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1294fcf5ef2aSThomas Huth 	    val = tcg_temp_new();
1295fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB);
1296fcf5ef2aSThomas Huth 	    tcg_gen_xori_i32(val, val, B7_0);
1297fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB);
1298fcf5ef2aSThomas Huth 	}
1299fcf5ef2aSThomas Huth 	return;
1300fcf5ef2aSThomas Huth     }
1301fcf5ef2aSThomas Huth 
1302fcf5ef2aSThomas Huth     switch (ctx->opcode & 0xf08f) {
1303fcf5ef2aSThomas Huth     case 0x408e:		/* ldc Rm,Rn_BANK */
1304fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1305fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(ALTREG(B6_4), REG(B11_8));
1306fcf5ef2aSThomas Huth 	return;
1307fcf5ef2aSThomas Huth     case 0x4087:		/* ldc.l @Rm+,Rn_BANK */
1308fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
130903a0d87eSRichard Henderson         tcg_gen_qemu_ld_i32(ALTREG(B6_4), REG(B11_8), ctx->memidx,
131003a0d87eSRichard Henderson                             MO_TESL | MO_ALIGN);
1311fcf5ef2aSThomas Huth 	tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1312fcf5ef2aSThomas Huth 	return;
1313fcf5ef2aSThomas Huth     case 0x0082:		/* stc Rm_BANK,Rn */
1314fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1315fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(REG(B11_8), ALTREG(B6_4));
1316fcf5ef2aSThomas Huth 	return;
1317fcf5ef2aSThomas Huth     case 0x4083:		/* stc.l Rm_BANK,@-Rn */
1318fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1319fcf5ef2aSThomas Huth 	{
1320fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1321fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 4);
132203a0d87eSRichard Henderson             tcg_gen_qemu_st_i32(ALTREG(B6_4), addr, ctx->memidx,
132303a0d87eSRichard Henderson                                 MO_TEUL | MO_ALIGN);
1324fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);
1325fcf5ef2aSThomas Huth 	}
1326fcf5ef2aSThomas Huth 	return;
1327fcf5ef2aSThomas Huth     }
1328fcf5ef2aSThomas Huth 
1329fcf5ef2aSThomas Huth     switch (ctx->opcode & 0xf0ff) {
1330fcf5ef2aSThomas Huth     case 0x0023:		/* braf Rn */
1331fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
13326f1c2af6SRichard Henderson         tcg_gen_addi_i32(cpu_delayed_pc, REG(B11_8), ctx->base.pc_next + 4);
1333ab419fd8SRichard Henderson         ctx->envflags |= TB_FLAG_DELAY_SLOT;
1334fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
1335fcf5ef2aSThomas Huth 	return;
1336fcf5ef2aSThomas Huth     case 0x0003:		/* bsrf Rn */
1337fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
13386f1c2af6SRichard Henderson         tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4);
1339fcf5ef2aSThomas Huth 	tcg_gen_add_i32(cpu_delayed_pc, REG(B11_8), cpu_pr);
1340ab419fd8SRichard Henderson         ctx->envflags |= TB_FLAG_DELAY_SLOT;
1341fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
1342fcf5ef2aSThomas Huth 	return;
1343fcf5ef2aSThomas Huth     case 0x4015:		/* cmp/pl Rn */
1344fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), 0);
1345fcf5ef2aSThomas Huth 	return;
1346fcf5ef2aSThomas Huth     case 0x4011:		/* cmp/pz Rn */
1347fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), 0);
1348fcf5ef2aSThomas Huth 	return;
1349fcf5ef2aSThomas Huth     case 0x4010:		/* dt Rn */
1350fcf5ef2aSThomas Huth 	tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 1);
1351fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), 0);
1352fcf5ef2aSThomas Huth 	return;
1353fcf5ef2aSThomas Huth     case 0x402b:		/* jmp @Rn */
1354fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
1355fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8));
1356ab419fd8SRichard Henderson         ctx->envflags |= TB_FLAG_DELAY_SLOT;
1357fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
1358fcf5ef2aSThomas Huth 	return;
1359fcf5ef2aSThomas Huth     case 0x400b:		/* jsr @Rn */
1360fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
13616f1c2af6SRichard Henderson         tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4);
1362fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8));
1363ab419fd8SRichard Henderson         ctx->envflags |= TB_FLAG_DELAY_SLOT;
1364fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
1365fcf5ef2aSThomas Huth 	return;
1366fcf5ef2aSThomas Huth     case 0x400e:		/* ldc Rm,SR */
1367fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1368fcf5ef2aSThomas Huth         {
1369fcf5ef2aSThomas Huth             TCGv val = tcg_temp_new();
1370fcf5ef2aSThomas Huth             tcg_gen_andi_i32(val, REG(B11_8), 0x700083f3);
1371fcf5ef2aSThomas Huth             gen_write_sr(val);
13726f1c2af6SRichard Henderson             ctx->base.is_jmp = DISAS_STOP;
1373fcf5ef2aSThomas Huth         }
1374fcf5ef2aSThomas Huth 	return;
1375fcf5ef2aSThomas Huth     case 0x4007:		/* ldc.l @Rm+,SR */
1376fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1377fcf5ef2aSThomas Huth 	{
1378fcf5ef2aSThomas Huth 	    TCGv val = tcg_temp_new();
137903a0d87eSRichard Henderson             tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx,
138003a0d87eSRichard Henderson                                 MO_TESL | MO_ALIGN);
1381fcf5ef2aSThomas Huth             tcg_gen_andi_i32(val, val, 0x700083f3);
1382fcf5ef2aSThomas Huth             gen_write_sr(val);
1383fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
13846f1c2af6SRichard Henderson             ctx->base.is_jmp = DISAS_STOP;
1385fcf5ef2aSThomas Huth 	}
1386fcf5ef2aSThomas Huth 	return;
1387fcf5ef2aSThomas Huth     case 0x0002:		/* stc SR,Rn */
1388fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1389fcf5ef2aSThomas Huth         gen_read_sr(REG(B11_8));
1390fcf5ef2aSThomas Huth 	return;
1391fcf5ef2aSThomas Huth     case 0x4003:		/* stc SR,@-Rn */
1392fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1393fcf5ef2aSThomas Huth 	{
1394fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1395fcf5ef2aSThomas Huth             TCGv val = tcg_temp_new();
1396fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 4);
1397fcf5ef2aSThomas Huth             gen_read_sr(val);
139803a0d87eSRichard Henderson             tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL | MO_ALIGN);
1399fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);
1400fcf5ef2aSThomas Huth 	}
1401fcf5ef2aSThomas Huth 	return;
1402fcf5ef2aSThomas Huth #define LD(reg,ldnum,ldpnum,prechk)		\
1403fcf5ef2aSThomas Huth   case ldnum:							\
1404fcf5ef2aSThomas Huth     prechk    							\
1405fcf5ef2aSThomas Huth     tcg_gen_mov_i32 (cpu_##reg, REG(B11_8));			\
1406fcf5ef2aSThomas Huth     return;							\
1407fcf5ef2aSThomas Huth   case ldpnum:							\
1408fcf5ef2aSThomas Huth     prechk    							\
140903a0d87eSRichard Henderson     tcg_gen_qemu_ld_i32(cpu_##reg, REG(B11_8), ctx->memidx,     \
141003a0d87eSRichard Henderson                         MO_TESL | MO_ALIGN);                    \
1411fcf5ef2aSThomas Huth     tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);		\
1412fcf5ef2aSThomas Huth     return;
1413fcf5ef2aSThomas Huth #define ST(reg,stnum,stpnum,prechk)		\
1414fcf5ef2aSThomas Huth   case stnum:							\
1415fcf5ef2aSThomas Huth     prechk    							\
1416fcf5ef2aSThomas Huth     tcg_gen_mov_i32 (REG(B11_8), cpu_##reg);			\
1417fcf5ef2aSThomas Huth     return;							\
1418fcf5ef2aSThomas Huth   case stpnum:							\
1419fcf5ef2aSThomas Huth     prechk    							\
1420fcf5ef2aSThomas Huth     {								\
1421fcf5ef2aSThomas Huth 	TCGv addr = tcg_temp_new();				\
1422fcf5ef2aSThomas Huth 	tcg_gen_subi_i32(addr, REG(B11_8), 4);			\
142303a0d87eSRichard Henderson         tcg_gen_qemu_st_i32(cpu_##reg, addr, ctx->memidx,       \
142403a0d87eSRichard Henderson                             MO_TEUL | MO_ALIGN);                \
1425fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(REG(B11_8), addr);			\
1426fcf5ef2aSThomas Huth     }								\
1427fcf5ef2aSThomas Huth     return;
1428fcf5ef2aSThomas Huth #define LDST(reg,ldnum,ldpnum,stnum,stpnum,prechk)		\
1429fcf5ef2aSThomas Huth 	LD(reg,ldnum,ldpnum,prechk)				\
1430fcf5ef2aSThomas Huth 	ST(reg,stnum,stpnum,prechk)
1431fcf5ef2aSThomas Huth 	LDST(gbr,  0x401e, 0x4017, 0x0012, 0x4013, {})
1432fcf5ef2aSThomas Huth 	LDST(vbr,  0x402e, 0x4027, 0x0022, 0x4023, CHECK_PRIVILEGED)
1433fcf5ef2aSThomas Huth 	LDST(ssr,  0x403e, 0x4037, 0x0032, 0x4033, CHECK_PRIVILEGED)
1434fcf5ef2aSThomas Huth 	LDST(spc,  0x404e, 0x4047, 0x0042, 0x4043, CHECK_PRIVILEGED)
1435fcf5ef2aSThomas Huth 	ST(sgr,  0x003a, 0x4032, CHECK_PRIVILEGED)
1436ccae24d4SRichard Henderson         LD(sgr,  0x403a, 0x4036, CHECK_PRIVILEGED CHECK_SH4A)
1437fcf5ef2aSThomas Huth 	LDST(dbr,  0x40fa, 0x40f6, 0x00fa, 0x40f2, CHECK_PRIVILEGED)
1438fcf5ef2aSThomas Huth 	LDST(mach, 0x400a, 0x4006, 0x000a, 0x4002, {})
1439fcf5ef2aSThomas Huth 	LDST(macl, 0x401a, 0x4016, 0x001a, 0x4012, {})
1440fcf5ef2aSThomas Huth 	LDST(pr,   0x402a, 0x4026, 0x002a, 0x4022, {})
1441fcf5ef2aSThomas Huth 	LDST(fpul, 0x405a, 0x4056, 0x005a, 0x4052, {CHECK_FPU_ENABLED})
1442fcf5ef2aSThomas Huth     case 0x406a:		/* lds Rm,FPSCR */
1443fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1444fcf5ef2aSThomas Huth         gen_helper_ld_fpscr(cpu_env, REG(B11_8));
14456f1c2af6SRichard Henderson         ctx->base.is_jmp = DISAS_STOP;
1446fcf5ef2aSThomas Huth 	return;
1447fcf5ef2aSThomas Huth     case 0x4066:		/* lds.l @Rm+,FPSCR */
1448fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1449fcf5ef2aSThomas Huth 	{
1450fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
145103a0d87eSRichard Henderson             tcg_gen_qemu_ld_i32(addr, REG(B11_8), ctx->memidx,
145203a0d87eSRichard Henderson                                 MO_TESL | MO_ALIGN);
1453fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1454fcf5ef2aSThomas Huth             gen_helper_ld_fpscr(cpu_env, addr);
14556f1c2af6SRichard Henderson             ctx->base.is_jmp = DISAS_STOP;
1456fcf5ef2aSThomas Huth 	}
1457fcf5ef2aSThomas Huth 	return;
1458fcf5ef2aSThomas Huth     case 0x006a:		/* sts FPSCR,Rn */
1459fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1460fcf5ef2aSThomas Huth 	tcg_gen_andi_i32(REG(B11_8), cpu_fpscr, 0x003fffff);
1461fcf5ef2aSThomas Huth 	return;
1462fcf5ef2aSThomas Huth     case 0x4062:		/* sts FPSCR,@-Rn */
1463fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1464fcf5ef2aSThomas Huth 	{
1465fcf5ef2aSThomas Huth 	    TCGv addr, val;
1466fcf5ef2aSThomas Huth 	    val = tcg_temp_new();
1467fcf5ef2aSThomas Huth 	    tcg_gen_andi_i32(val, cpu_fpscr, 0x003fffff);
1468fcf5ef2aSThomas Huth 	    addr = tcg_temp_new();
1469fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 4);
147003a0d87eSRichard Henderson             tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL | MO_ALIGN);
1471fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);
1472fcf5ef2aSThomas Huth 	}
1473fcf5ef2aSThomas Huth 	return;
1474fcf5ef2aSThomas Huth     case 0x00c3:		/* movca.l R0,@Rm */
1475fcf5ef2aSThomas Huth         {
1476fcf5ef2aSThomas Huth             TCGv val = tcg_temp_new();
147703a0d87eSRichard Henderson             tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx,
147803a0d87eSRichard Henderson                                 MO_TEUL | MO_ALIGN);
1479fcf5ef2aSThomas Huth             gen_helper_movcal(cpu_env, REG(B11_8), val);
148003a0d87eSRichard Henderson             tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx,
148103a0d87eSRichard Henderson                                 MO_TEUL | MO_ALIGN);
1482fcf5ef2aSThomas Huth         }
1483fcf5ef2aSThomas Huth         ctx->has_movcal = 1;
1484fcf5ef2aSThomas Huth 	return;
1485143021b2SAurelien Jarno     case 0x40a9:                /* movua.l @Rm,R0 */
1486ccae24d4SRichard Henderson         CHECK_SH4A
1487143021b2SAurelien Jarno         /* Load non-boundary-aligned data */
148834257c21SAurelien Jarno         tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx,
148934257c21SAurelien Jarno                             MO_TEUL | MO_UNALN);
1490fcf5ef2aSThomas Huth         return;
1491143021b2SAurelien Jarno     case 0x40e9:                /* movua.l @Rm+,R0 */
1492ccae24d4SRichard Henderson         CHECK_SH4A
1493143021b2SAurelien Jarno         /* Load non-boundary-aligned data */
149434257c21SAurelien Jarno         tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx,
149534257c21SAurelien Jarno                             MO_TEUL | MO_UNALN);
1496fcf5ef2aSThomas Huth         tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1497fcf5ef2aSThomas Huth         return;
1498fcf5ef2aSThomas Huth     case 0x0029:		/* movt Rn */
1499fcf5ef2aSThomas Huth         tcg_gen_mov_i32(REG(B11_8), cpu_sr_t);
1500fcf5ef2aSThomas Huth 	return;
1501fcf5ef2aSThomas Huth     case 0x0073:
1502fcf5ef2aSThomas Huth         /* MOVCO.L
1503f85da308SRichard Henderson          *     LDST -> T
1504f85da308SRichard Henderson          *     If (T == 1) R0 -> (Rn)
1505f85da308SRichard Henderson          *     0 -> LDST
1506f85da308SRichard Henderson          *
1507f85da308SRichard Henderson          * The above description doesn't work in a parallel context.
1508f85da308SRichard Henderson          * Since we currently support no smp boards, this implies user-mode.
1509f85da308SRichard Henderson          * But we can still support the official mechanism while user-mode
1510f85da308SRichard Henderson          * is single-threaded.  */
1511ccae24d4SRichard Henderson         CHECK_SH4A
1512ccae24d4SRichard Henderson         {
1513f85da308SRichard Henderson             TCGLabel *fail = gen_new_label();
1514f85da308SRichard Henderson             TCGLabel *done = gen_new_label();
1515f85da308SRichard Henderson 
15166f1c2af6SRichard Henderson             if ((tb_cflags(ctx->base.tb) & CF_PARALLEL)) {
1517f85da308SRichard Henderson                 TCGv tmp;
1518f85da308SRichard Henderson 
1519f85da308SRichard Henderson                 tcg_gen_brcond_i32(TCG_COND_NE, REG(B11_8),
1520f85da308SRichard Henderson                                    cpu_lock_addr, fail);
1521f85da308SRichard Henderson                 tmp = tcg_temp_new();
1522f85da308SRichard Henderson                 tcg_gen_atomic_cmpxchg_i32(tmp, REG(B11_8), cpu_lock_value,
152303a0d87eSRichard Henderson                                            REG(0), ctx->memidx,
152403a0d87eSRichard Henderson                                            MO_TEUL | MO_ALIGN);
1525f85da308SRichard Henderson                 tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, tmp, cpu_lock_value);
1526f85da308SRichard Henderson             } else {
1527f85da308SRichard Henderson                 tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_lock_addr, -1, fail);
152803a0d87eSRichard Henderson                 tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx,
152903a0d87eSRichard Henderson                                     MO_TEUL | MO_ALIGN);
1530f85da308SRichard Henderson                 tcg_gen_movi_i32(cpu_sr_t, 1);
1531ccae24d4SRichard Henderson             }
1532f85da308SRichard Henderson             tcg_gen_br(done);
1533f85da308SRichard Henderson 
1534f85da308SRichard Henderson             gen_set_label(fail);
1535f85da308SRichard Henderson             tcg_gen_movi_i32(cpu_sr_t, 0);
1536f85da308SRichard Henderson 
1537f85da308SRichard Henderson             gen_set_label(done);
1538f85da308SRichard Henderson             tcg_gen_movi_i32(cpu_lock_addr, -1);
1539f85da308SRichard Henderson         }
1540f85da308SRichard Henderson         return;
1541fcf5ef2aSThomas Huth     case 0x0063:
1542fcf5ef2aSThomas Huth         /* MOVLI.L @Rm,R0
1543f85da308SRichard Henderson          *     1 -> LDST
1544f85da308SRichard Henderson          *     (Rm) -> R0
1545f85da308SRichard Henderson          *     When interrupt/exception
1546f85da308SRichard Henderson          *     occurred 0 -> LDST
1547f85da308SRichard Henderson          *
1548f85da308SRichard Henderson          * In a parallel context, we must also save the loaded value
1549f85da308SRichard Henderson          * for use with the cmpxchg that we'll use with movco.l.  */
1550ccae24d4SRichard Henderson         CHECK_SH4A
15516f1c2af6SRichard Henderson         if ((tb_cflags(ctx->base.tb) & CF_PARALLEL)) {
1552f85da308SRichard Henderson             TCGv tmp = tcg_temp_new();
1553f85da308SRichard Henderson             tcg_gen_mov_i32(tmp, REG(B11_8));
155403a0d87eSRichard Henderson             tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx,
155503a0d87eSRichard Henderson                                 MO_TESL | MO_ALIGN);
1556f85da308SRichard Henderson             tcg_gen_mov_i32(cpu_lock_value, REG(0));
1557f85da308SRichard Henderson             tcg_gen_mov_i32(cpu_lock_addr, tmp);
1558f85da308SRichard Henderson         } else {
155903a0d87eSRichard Henderson             tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx,
156003a0d87eSRichard Henderson                                 MO_TESL | MO_ALIGN);
1561f85da308SRichard Henderson             tcg_gen_movi_i32(cpu_lock_addr, 0);
1562f85da308SRichard Henderson         }
1563fcf5ef2aSThomas Huth         return;
1564fcf5ef2aSThomas Huth     case 0x0093:		/* ocbi @Rn */
1565fcf5ef2aSThomas Huth 	{
1566fcf5ef2aSThomas Huth             gen_helper_ocbi(cpu_env, REG(B11_8));
1567fcf5ef2aSThomas Huth 	}
1568fcf5ef2aSThomas Huth 	return;
1569fcf5ef2aSThomas Huth     case 0x00a3:		/* ocbp @Rn */
1570fcf5ef2aSThomas Huth     case 0x00b3:		/* ocbwb @Rn */
1571fcf5ef2aSThomas Huth         /* These instructions are supposed to do nothing in case of
1572fcf5ef2aSThomas Huth            a cache miss. Given that we only partially emulate caches
1573fcf5ef2aSThomas Huth            it is safe to simply ignore them. */
1574fcf5ef2aSThomas Huth 	return;
1575fcf5ef2aSThomas Huth     case 0x0083:		/* pref @Rn */
1576fcf5ef2aSThomas Huth 	return;
1577fcf5ef2aSThomas Huth     case 0x00d3:		/* prefi @Rn */
1578ccae24d4SRichard Henderson         CHECK_SH4A
1579fcf5ef2aSThomas Huth         return;
1580fcf5ef2aSThomas Huth     case 0x00e3:		/* icbi @Rn */
1581ccae24d4SRichard Henderson         CHECK_SH4A
1582fcf5ef2aSThomas Huth         return;
1583fcf5ef2aSThomas Huth     case 0x00ab:		/* synco */
1584ccae24d4SRichard Henderson         CHECK_SH4A
1585aa351317SAurelien Jarno         tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC);
1586fcf5ef2aSThomas Huth         return;
1587fcf5ef2aSThomas Huth     case 0x4024:		/* rotcl Rn */
1588fcf5ef2aSThomas Huth 	{
1589fcf5ef2aSThomas Huth 	    TCGv tmp = tcg_temp_new();
1590fcf5ef2aSThomas Huth             tcg_gen_mov_i32(tmp, cpu_sr_t);
1591fcf5ef2aSThomas Huth             tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31);
1592fcf5ef2aSThomas Huth 	    tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
1593fcf5ef2aSThomas Huth             tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp);
1594fcf5ef2aSThomas Huth 	}
1595fcf5ef2aSThomas Huth 	return;
1596fcf5ef2aSThomas Huth     case 0x4025:		/* rotcr Rn */
1597fcf5ef2aSThomas Huth 	{
1598fcf5ef2aSThomas Huth 	    TCGv tmp = tcg_temp_new();
1599fcf5ef2aSThomas Huth             tcg_gen_shli_i32(tmp, cpu_sr_t, 31);
1600fcf5ef2aSThomas Huth             tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1);
1601fcf5ef2aSThomas Huth 	    tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1);
1602fcf5ef2aSThomas Huth             tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp);
1603fcf5ef2aSThomas Huth 	}
1604fcf5ef2aSThomas Huth 	return;
1605fcf5ef2aSThomas Huth     case 0x4004:		/* rotl Rn */
1606fcf5ef2aSThomas Huth 	tcg_gen_rotli_i32(REG(B11_8), REG(B11_8), 1);
1607fcf5ef2aSThomas Huth         tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0);
1608fcf5ef2aSThomas Huth 	return;
1609fcf5ef2aSThomas Huth     case 0x4005:		/* rotr Rn */
1610fcf5ef2aSThomas Huth         tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0);
1611fcf5ef2aSThomas Huth 	tcg_gen_rotri_i32(REG(B11_8), REG(B11_8), 1);
1612fcf5ef2aSThomas Huth 	return;
1613fcf5ef2aSThomas Huth     case 0x4000:		/* shll Rn */
1614fcf5ef2aSThomas Huth     case 0x4020:		/* shal Rn */
1615fcf5ef2aSThomas Huth         tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31);
1616fcf5ef2aSThomas Huth 	tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
1617fcf5ef2aSThomas Huth 	return;
1618fcf5ef2aSThomas Huth     case 0x4021:		/* shar Rn */
1619fcf5ef2aSThomas Huth         tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1);
1620fcf5ef2aSThomas Huth 	tcg_gen_sari_i32(REG(B11_8), REG(B11_8), 1);
1621fcf5ef2aSThomas Huth 	return;
1622fcf5ef2aSThomas Huth     case 0x4001:		/* shlr Rn */
1623fcf5ef2aSThomas Huth         tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1);
1624fcf5ef2aSThomas Huth 	tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1);
1625fcf5ef2aSThomas Huth 	return;
1626fcf5ef2aSThomas Huth     case 0x4008:		/* shll2 Rn */
1627fcf5ef2aSThomas Huth 	tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 2);
1628fcf5ef2aSThomas Huth 	return;
1629fcf5ef2aSThomas Huth     case 0x4018:		/* shll8 Rn */
1630fcf5ef2aSThomas Huth 	tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 8);
1631fcf5ef2aSThomas Huth 	return;
1632fcf5ef2aSThomas Huth     case 0x4028:		/* shll16 Rn */
1633fcf5ef2aSThomas Huth 	tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 16);
1634fcf5ef2aSThomas Huth 	return;
1635fcf5ef2aSThomas Huth     case 0x4009:		/* shlr2 Rn */
1636fcf5ef2aSThomas Huth 	tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 2);
1637fcf5ef2aSThomas Huth 	return;
1638fcf5ef2aSThomas Huth     case 0x4019:		/* shlr8 Rn */
1639fcf5ef2aSThomas Huth 	tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 8);
1640fcf5ef2aSThomas Huth 	return;
1641fcf5ef2aSThomas Huth     case 0x4029:		/* shlr16 Rn */
1642fcf5ef2aSThomas Huth 	tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 16);
1643fcf5ef2aSThomas Huth 	return;
1644fcf5ef2aSThomas Huth     case 0x401b:		/* tas.b @Rn */
1645d3c2b2b3SRichard Henderson         tcg_gen_atomic_fetch_or_i32(cpu_sr_t, REG(B11_8),
1646d3c2b2b3SRichard Henderson                                     tcg_constant_i32(0x80), ctx->memidx, MO_UB);
1647d3c2b2b3SRichard Henderson         tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, cpu_sr_t, 0);
1648fcf5ef2aSThomas Huth         return;
1649fcf5ef2aSThomas Huth     case 0xf00d: /* fsts FPUL,FRn - FPSCR: Nothing */
1650fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
16517c9f7038SRichard Henderson         tcg_gen_mov_i32(FREG(B11_8), cpu_fpul);
1652fcf5ef2aSThomas Huth 	return;
1653fcf5ef2aSThomas Huth     case 0xf01d: /* flds FRm,FPUL - FPSCR: Nothing */
1654fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
16557c9f7038SRichard Henderson         tcg_gen_mov_i32(cpu_fpul, FREG(B11_8));
1656fcf5ef2aSThomas Huth 	return;
1657fcf5ef2aSThomas Huth     case 0xf02d: /* float FPUL,FRn/DRn - FPSCR: R[PR,Enable.I]/W[Cause,Flag] */
1658fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1659a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_PR) {
1660fcf5ef2aSThomas Huth 	    TCGv_i64 fp;
166193dc9c89SRichard Henderson             if (ctx->opcode & 0x0100) {
166293dc9c89SRichard Henderson                 goto do_illegal;
166393dc9c89SRichard Henderson             }
1664fcf5ef2aSThomas Huth 	    fp = tcg_temp_new_i64();
1665fcf5ef2aSThomas Huth             gen_helper_float_DT(fp, cpu_env, cpu_fpul);
16661e0b21d8SRichard Henderson             gen_store_fpr64(ctx, fp, B11_8);
1667fcf5ef2aSThomas Huth 	}
1668fcf5ef2aSThomas Huth 	else {
16697c9f7038SRichard Henderson             gen_helper_float_FT(FREG(B11_8), cpu_env, cpu_fpul);
1670fcf5ef2aSThomas Huth 	}
1671fcf5ef2aSThomas Huth 	return;
1672fcf5ef2aSThomas Huth     case 0xf03d: /* ftrc FRm/DRm,FPUL - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1673fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1674a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_PR) {
1675fcf5ef2aSThomas Huth 	    TCGv_i64 fp;
167693dc9c89SRichard Henderson             if (ctx->opcode & 0x0100) {
167793dc9c89SRichard Henderson                 goto do_illegal;
167893dc9c89SRichard Henderson             }
1679fcf5ef2aSThomas Huth 	    fp = tcg_temp_new_i64();
16801e0b21d8SRichard Henderson             gen_load_fpr64(ctx, fp, B11_8);
1681fcf5ef2aSThomas Huth             gen_helper_ftrc_DT(cpu_fpul, cpu_env, fp);
1682fcf5ef2aSThomas Huth 	}
1683fcf5ef2aSThomas Huth 	else {
16847c9f7038SRichard Henderson             gen_helper_ftrc_FT(cpu_fpul, cpu_env, FREG(B11_8));
1685fcf5ef2aSThomas Huth 	}
1686fcf5ef2aSThomas Huth 	return;
1687fcf5ef2aSThomas Huth     case 0xf04d: /* fneg FRn/DRn - FPSCR: Nothing */
1688fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
16897c9f7038SRichard Henderson         tcg_gen_xori_i32(FREG(B11_8), FREG(B11_8), 0x80000000);
1690fcf5ef2aSThomas Huth 	return;
169157f5c1b0SAurelien Jarno     case 0xf05d: /* fabs FRn/DRn - FPCSR: Nothing */
1692fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
16937c9f7038SRichard Henderson         tcg_gen_andi_i32(FREG(B11_8), FREG(B11_8), 0x7fffffff);
1694fcf5ef2aSThomas Huth 	return;
1695fcf5ef2aSThomas Huth     case 0xf06d: /* fsqrt FRn */
1696fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1697a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_PR) {
169893dc9c89SRichard Henderson             if (ctx->opcode & 0x0100) {
169993dc9c89SRichard Henderson                 goto do_illegal;
170093dc9c89SRichard Henderson             }
1701fcf5ef2aSThomas Huth 	    TCGv_i64 fp = tcg_temp_new_i64();
17021e0b21d8SRichard Henderson             gen_load_fpr64(ctx, fp, B11_8);
1703fcf5ef2aSThomas Huth             gen_helper_fsqrt_DT(fp, cpu_env, fp);
17041e0b21d8SRichard Henderson             gen_store_fpr64(ctx, fp, B11_8);
1705fcf5ef2aSThomas Huth 	} else {
17067c9f7038SRichard Henderson             gen_helper_fsqrt_FT(FREG(B11_8), cpu_env, FREG(B11_8));
1707fcf5ef2aSThomas Huth 	}
1708fcf5ef2aSThomas Huth 	return;
1709fcf5ef2aSThomas Huth     case 0xf07d: /* fsrra FRn */
1710fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
171111b7aa23SRichard Henderson         CHECK_FPSCR_PR_0
171211b7aa23SRichard Henderson         gen_helper_fsrra_FT(FREG(B11_8), cpu_env, FREG(B11_8));
1713fcf5ef2aSThomas Huth 	break;
1714fcf5ef2aSThomas Huth     case 0xf08d: /* fldi0 FRn - FPSCR: R[PR] */
1715fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
17167e9f7ca8SRichard Henderson         CHECK_FPSCR_PR_0
17177c9f7038SRichard Henderson         tcg_gen_movi_i32(FREG(B11_8), 0);
1718fcf5ef2aSThomas Huth         return;
1719fcf5ef2aSThomas Huth     case 0xf09d: /* fldi1 FRn - FPSCR: R[PR] */
1720fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
17217e9f7ca8SRichard Henderson         CHECK_FPSCR_PR_0
17227c9f7038SRichard Henderson         tcg_gen_movi_i32(FREG(B11_8), 0x3f800000);
1723fcf5ef2aSThomas Huth         return;
1724fcf5ef2aSThomas Huth     case 0xf0ad: /* fcnvsd FPUL,DRn */
1725fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1726fcf5ef2aSThomas Huth 	{
1727fcf5ef2aSThomas Huth 	    TCGv_i64 fp = tcg_temp_new_i64();
1728fcf5ef2aSThomas Huth             gen_helper_fcnvsd_FT_DT(fp, cpu_env, cpu_fpul);
17291e0b21d8SRichard Henderson             gen_store_fpr64(ctx, fp, B11_8);
1730fcf5ef2aSThomas Huth 	}
1731fcf5ef2aSThomas Huth 	return;
1732fcf5ef2aSThomas Huth     case 0xf0bd: /* fcnvds DRn,FPUL */
1733fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1734fcf5ef2aSThomas Huth 	{
1735fcf5ef2aSThomas Huth 	    TCGv_i64 fp = tcg_temp_new_i64();
17361e0b21d8SRichard Henderson             gen_load_fpr64(ctx, fp, B11_8);
1737fcf5ef2aSThomas Huth             gen_helper_fcnvds_DT_FT(cpu_fpul, cpu_env, fp);
1738fcf5ef2aSThomas Huth 	}
1739fcf5ef2aSThomas Huth 	return;
1740fcf5ef2aSThomas Huth     case 0xf0ed: /* fipr FVm,FVn */
1741fcf5ef2aSThomas Huth         CHECK_FPU_ENABLED
17427e9f7ca8SRichard Henderson         CHECK_FPSCR_PR_1
17437e9f7ca8SRichard Henderson         {
1744950b91beSRichard Henderson             TCGv m = tcg_constant_i32((ctx->opcode >> 8) & 3);
1745950b91beSRichard Henderson             TCGv n = tcg_constant_i32((ctx->opcode >> 10) & 3);
1746fcf5ef2aSThomas Huth             gen_helper_fipr(cpu_env, m, n);
1747fcf5ef2aSThomas Huth             return;
1748fcf5ef2aSThomas Huth         }
1749fcf5ef2aSThomas Huth         break;
1750fcf5ef2aSThomas Huth     case 0xf0fd: /* ftrv XMTRX,FVn */
1751fcf5ef2aSThomas Huth         CHECK_FPU_ENABLED
17527e9f7ca8SRichard Henderson         CHECK_FPSCR_PR_1
17537e9f7ca8SRichard Henderson         {
17547e9f7ca8SRichard Henderson             if ((ctx->opcode & 0x0300) != 0x0100) {
17557e9f7ca8SRichard Henderson                 goto do_illegal;
17567e9f7ca8SRichard Henderson             }
1757950b91beSRichard Henderson             TCGv n = tcg_constant_i32((ctx->opcode >> 10) & 3);
1758fcf5ef2aSThomas Huth             gen_helper_ftrv(cpu_env, n);
1759fcf5ef2aSThomas Huth             return;
1760fcf5ef2aSThomas Huth         }
1761fcf5ef2aSThomas Huth         break;
1762fcf5ef2aSThomas Huth     }
1763fcf5ef2aSThomas Huth #if 0
1764fcf5ef2aSThomas Huth     fprintf(stderr, "unknown instruction 0x%04x at pc 0x%08x\n",
17656f1c2af6SRichard Henderson             ctx->opcode, ctx->base.pc_next);
1766fcf5ef2aSThomas Huth     fflush(stderr);
1767fcf5ef2aSThomas Huth #endif
17686b98213dSRichard Henderson  do_illegal:
1769ab419fd8SRichard Henderson     if (ctx->envflags & TB_FLAG_DELAY_SLOT_MASK) {
1770dec16c6eSRichard Henderson  do_illegal_slot:
1771dec16c6eSRichard Henderson         gen_save_cpu_state(ctx, true);
1772fcf5ef2aSThomas Huth         gen_helper_raise_slot_illegal_instruction(cpu_env);
1773fcf5ef2aSThomas Huth     } else {
1774dec16c6eSRichard Henderson         gen_save_cpu_state(ctx, true);
1775fcf5ef2aSThomas Huth         gen_helper_raise_illegal_instruction(cpu_env);
1776fcf5ef2aSThomas Huth     }
17776f1c2af6SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
1778dec4f042SRichard Henderson     return;
1779dec4f042SRichard Henderson 
1780dec4f042SRichard Henderson  do_fpu_disabled:
1781dec4f042SRichard Henderson     gen_save_cpu_state(ctx, true);
1782ab419fd8SRichard Henderson     if (ctx->envflags & TB_FLAG_DELAY_SLOT_MASK) {
1783dec4f042SRichard Henderson         gen_helper_raise_slot_fpu_disable(cpu_env);
1784dec4f042SRichard Henderson     } else {
1785dec4f042SRichard Henderson         gen_helper_raise_fpu_disable(cpu_env);
1786dec4f042SRichard Henderson     }
17876f1c2af6SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
1788dec4f042SRichard Henderson     return;
1789fcf5ef2aSThomas Huth }
1790fcf5ef2aSThomas Huth 
1791fcf5ef2aSThomas Huth static void decode_opc(DisasContext * ctx)
1792fcf5ef2aSThomas Huth {
1793a6215749SAurelien Jarno     uint32_t old_flags = ctx->envflags;
1794fcf5ef2aSThomas Huth 
1795fcf5ef2aSThomas Huth     _decode_opc(ctx);
1796fcf5ef2aSThomas Huth 
1797ab419fd8SRichard Henderson     if (old_flags & TB_FLAG_DELAY_SLOT_MASK) {
1798fcf5ef2aSThomas Huth         /* go out of the delay slot */
1799ab419fd8SRichard Henderson         ctx->envflags &= ~TB_FLAG_DELAY_SLOT_MASK;
18004bfa602bSRichard Henderson 
18014bfa602bSRichard Henderson         /* When in an exclusive region, we must continue to the end
18024bfa602bSRichard Henderson            for conditional branches.  */
1803ab419fd8SRichard Henderson         if (ctx->tbflags & TB_FLAG_GUSA_EXCLUSIVE
1804ab419fd8SRichard Henderson             && old_flags & TB_FLAG_DELAY_SLOT_COND) {
18054bfa602bSRichard Henderson             gen_delayed_conditional_jump(ctx);
18064bfa602bSRichard Henderson             return;
18074bfa602bSRichard Henderson         }
18084bfa602bSRichard Henderson         /* Otherwise this is probably an invalid gUSA region.
18094bfa602bSRichard Henderson            Drop the GUSA bits so the next TB doesn't see them.  */
1810ab419fd8SRichard Henderson         ctx->envflags &= ~TB_FLAG_GUSA_MASK;
18114bfa602bSRichard Henderson 
1812ac9707eaSAurelien Jarno         tcg_gen_movi_i32(cpu_flags, ctx->envflags);
1813ab419fd8SRichard Henderson         if (old_flags & TB_FLAG_DELAY_SLOT_COND) {
1814fcf5ef2aSThomas Huth 	    gen_delayed_conditional_jump(ctx);
1815be53081aSAurelien Jarno         } else {
1816fcf5ef2aSThomas Huth             gen_jump(ctx);
1817fcf5ef2aSThomas Huth 	}
18184bfa602bSRichard Henderson     }
18194bfa602bSRichard Henderson }
1820fcf5ef2aSThomas Huth 
18214bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY
18224bfa602bSRichard Henderson /* For uniprocessors, SH4 uses optimistic restartable atomic sequences.
18234bfa602bSRichard Henderson    Upon an interrupt, a real kernel would simply notice magic values in
18244bfa602bSRichard Henderson    the registers and reset the PC to the start of the sequence.
18254bfa602bSRichard Henderson 
18264bfa602bSRichard Henderson    For QEMU, we cannot do this in quite the same way.  Instead, we notice
18274bfa602bSRichard Henderson    the normal start of such a sequence (mov #-x,r15).  While we can handle
18284bfa602bSRichard Henderson    any sequence via cpu_exec_step_atomic, we can recognize the "normal"
18294bfa602bSRichard Henderson    sequences and transform them into atomic operations as seen by the host.
18304bfa602bSRichard Henderson */
1831be0e3d7aSRichard Henderson static void decode_gusa(DisasContext *ctx, CPUSH4State *env)
18324bfa602bSRichard Henderson {
1833d6a6cffdSRichard Henderson     uint16_t insns[5];
1834d6a6cffdSRichard Henderson     int ld_adr, ld_dst, ld_mop;
1835d6a6cffdSRichard Henderson     int op_dst, op_src, op_opc;
1836d6a6cffdSRichard Henderson     int mv_src, mt_dst, st_src, st_mop;
1837d6a6cffdSRichard Henderson     TCGv op_arg;
18386f1c2af6SRichard Henderson     uint32_t pc = ctx->base.pc_next;
18396f1c2af6SRichard Henderson     uint32_t pc_end = ctx->base.tb->cs_base;
18404bfa602bSRichard Henderson     int max_insns = (pc_end - pc) / 2;
1841d6a6cffdSRichard Henderson     int i;
18424bfa602bSRichard Henderson 
1843d6a6cffdSRichard Henderson     /* The state machine below will consume only a few insns.
1844d6a6cffdSRichard Henderson        If there are more than that in a region, fail now.  */
1845d6a6cffdSRichard Henderson     if (max_insns > ARRAY_SIZE(insns)) {
1846d6a6cffdSRichard Henderson         goto fail;
1847d6a6cffdSRichard Henderson     }
1848d6a6cffdSRichard Henderson 
1849d6a6cffdSRichard Henderson     /* Read all of the insns for the region.  */
1850d6a6cffdSRichard Henderson     for (i = 0; i < max_insns; ++i) {
18514e116893SIlya Leoshkevich         insns[i] = translator_lduw(env, &ctx->base, pc + i * 2);
1852d6a6cffdSRichard Henderson     }
1853d6a6cffdSRichard Henderson 
1854d6a6cffdSRichard Henderson     ld_adr = ld_dst = ld_mop = -1;
1855d6a6cffdSRichard Henderson     mv_src = -1;
1856d6a6cffdSRichard Henderson     op_dst = op_src = op_opc = -1;
1857d6a6cffdSRichard Henderson     mt_dst = -1;
1858d6a6cffdSRichard Henderson     st_src = st_mop = -1;
1859f764718dSRichard Henderson     op_arg = NULL;
1860d6a6cffdSRichard Henderson     i = 0;
1861d6a6cffdSRichard Henderson 
1862d6a6cffdSRichard Henderson #define NEXT_INSN \
1863d6a6cffdSRichard Henderson     do { if (i >= max_insns) goto fail; ctx->opcode = insns[i++]; } while (0)
1864d6a6cffdSRichard Henderson 
1865d6a6cffdSRichard Henderson     /*
1866d6a6cffdSRichard Henderson      * Expect a load to begin the region.
1867d6a6cffdSRichard Henderson      */
1868d6a6cffdSRichard Henderson     NEXT_INSN;
1869d6a6cffdSRichard Henderson     switch (ctx->opcode & 0xf00f) {
1870d6a6cffdSRichard Henderson     case 0x6000: /* mov.b @Rm,Rn */
1871d6a6cffdSRichard Henderson         ld_mop = MO_SB;
1872d6a6cffdSRichard Henderson         break;
1873d6a6cffdSRichard Henderson     case 0x6001: /* mov.w @Rm,Rn */
1874d6a6cffdSRichard Henderson         ld_mop = MO_TESW;
1875d6a6cffdSRichard Henderson         break;
1876d6a6cffdSRichard Henderson     case 0x6002: /* mov.l @Rm,Rn */
1877d6a6cffdSRichard Henderson         ld_mop = MO_TESL;
1878d6a6cffdSRichard Henderson         break;
1879d6a6cffdSRichard Henderson     default:
1880d6a6cffdSRichard Henderson         goto fail;
1881d6a6cffdSRichard Henderson     }
1882d6a6cffdSRichard Henderson     ld_adr = B7_4;
1883d6a6cffdSRichard Henderson     ld_dst = B11_8;
1884d6a6cffdSRichard Henderson     if (ld_adr == ld_dst) {
1885d6a6cffdSRichard Henderson         goto fail;
1886d6a6cffdSRichard Henderson     }
1887d6a6cffdSRichard Henderson     /* Unless we see a mov, any two-operand operation must use ld_dst.  */
1888d6a6cffdSRichard Henderson     op_dst = ld_dst;
1889d6a6cffdSRichard Henderson 
1890d6a6cffdSRichard Henderson     /*
1891d6a6cffdSRichard Henderson      * Expect an optional register move.
1892d6a6cffdSRichard Henderson      */
1893d6a6cffdSRichard Henderson     NEXT_INSN;
1894d6a6cffdSRichard Henderson     switch (ctx->opcode & 0xf00f) {
1895d6a6cffdSRichard Henderson     case 0x6003: /* mov Rm,Rn */
189602b8e735SPhilippe Mathieu-Daudé         /*
189723b5d9faSLichang Zhao          * Here we want to recognize ld_dst being saved for later consumption,
189802b8e735SPhilippe Mathieu-Daudé          * or for another input register being copied so that ld_dst need not
189902b8e735SPhilippe Mathieu-Daudé          * be clobbered during the operation.
190002b8e735SPhilippe Mathieu-Daudé          */
1901d6a6cffdSRichard Henderson         op_dst = B11_8;
1902d6a6cffdSRichard Henderson         mv_src = B7_4;
1903d6a6cffdSRichard Henderson         if (op_dst == ld_dst) {
1904d6a6cffdSRichard Henderson             /* Overwriting the load output.  */
1905d6a6cffdSRichard Henderson             goto fail;
1906d6a6cffdSRichard Henderson         }
1907d6a6cffdSRichard Henderson         if (mv_src != ld_dst) {
1908d6a6cffdSRichard Henderson             /* Copying a new input; constrain op_src to match the load.  */
1909d6a6cffdSRichard Henderson             op_src = ld_dst;
1910d6a6cffdSRichard Henderson         }
1911d6a6cffdSRichard Henderson         break;
1912d6a6cffdSRichard Henderson 
1913d6a6cffdSRichard Henderson     default:
1914d6a6cffdSRichard Henderson         /* Put back and re-examine as operation.  */
1915d6a6cffdSRichard Henderson         --i;
1916d6a6cffdSRichard Henderson     }
1917d6a6cffdSRichard Henderson 
1918d6a6cffdSRichard Henderson     /*
1919d6a6cffdSRichard Henderson      * Expect the operation.
1920d6a6cffdSRichard Henderson      */
1921d6a6cffdSRichard Henderson     NEXT_INSN;
1922d6a6cffdSRichard Henderson     switch (ctx->opcode & 0xf00f) {
1923d6a6cffdSRichard Henderson     case 0x300c: /* add Rm,Rn */
1924d6a6cffdSRichard Henderson         op_opc = INDEX_op_add_i32;
1925d6a6cffdSRichard Henderson         goto do_reg_op;
1926d6a6cffdSRichard Henderson     case 0x2009: /* and Rm,Rn */
1927d6a6cffdSRichard Henderson         op_opc = INDEX_op_and_i32;
1928d6a6cffdSRichard Henderson         goto do_reg_op;
1929d6a6cffdSRichard Henderson     case 0x200a: /* xor Rm,Rn */
1930d6a6cffdSRichard Henderson         op_opc = INDEX_op_xor_i32;
1931d6a6cffdSRichard Henderson         goto do_reg_op;
1932d6a6cffdSRichard Henderson     case 0x200b: /* or Rm,Rn */
1933d6a6cffdSRichard Henderson         op_opc = INDEX_op_or_i32;
1934d6a6cffdSRichard Henderson     do_reg_op:
1935d6a6cffdSRichard Henderson         /* The operation register should be as expected, and the
1936d6a6cffdSRichard Henderson            other input cannot depend on the load.  */
1937d6a6cffdSRichard Henderson         if (op_dst != B11_8) {
1938d6a6cffdSRichard Henderson             goto fail;
1939d6a6cffdSRichard Henderson         }
1940d6a6cffdSRichard Henderson         if (op_src < 0) {
1941d6a6cffdSRichard Henderson             /* Unconstrainted input.  */
1942d6a6cffdSRichard Henderson             op_src = B7_4;
1943d6a6cffdSRichard Henderson         } else if (op_src == B7_4) {
1944d6a6cffdSRichard Henderson             /* Constrained input matched load.  All operations are
1945d6a6cffdSRichard Henderson                commutative; "swap" them by "moving" the load output
1946d6a6cffdSRichard Henderson                to the (implicit) first argument and the move source
1947d6a6cffdSRichard Henderson                to the (explicit) second argument.  */
1948d6a6cffdSRichard Henderson             op_src = mv_src;
1949d6a6cffdSRichard Henderson         } else {
1950d6a6cffdSRichard Henderson             goto fail;
1951d6a6cffdSRichard Henderson         }
1952d6a6cffdSRichard Henderson         op_arg = REG(op_src);
1953d6a6cffdSRichard Henderson         break;
1954d6a6cffdSRichard Henderson 
1955d6a6cffdSRichard Henderson     case 0x6007: /* not Rm,Rn */
1956d6a6cffdSRichard Henderson         if (ld_dst != B7_4 || mv_src >= 0) {
1957d6a6cffdSRichard Henderson             goto fail;
1958d6a6cffdSRichard Henderson         }
1959d6a6cffdSRichard Henderson         op_dst = B11_8;
1960d6a6cffdSRichard Henderson         op_opc = INDEX_op_xor_i32;
1961950b91beSRichard Henderson         op_arg = tcg_constant_i32(-1);
1962d6a6cffdSRichard Henderson         break;
1963d6a6cffdSRichard Henderson 
1964d6a6cffdSRichard Henderson     case 0x7000 ... 0x700f: /* add #imm,Rn */
1965d6a6cffdSRichard Henderson         if (op_dst != B11_8 || mv_src >= 0) {
1966d6a6cffdSRichard Henderson             goto fail;
1967d6a6cffdSRichard Henderson         }
1968d6a6cffdSRichard Henderson         op_opc = INDEX_op_add_i32;
1969950b91beSRichard Henderson         op_arg = tcg_constant_i32(B7_0s);
1970d6a6cffdSRichard Henderson         break;
1971d6a6cffdSRichard Henderson 
1972d6a6cffdSRichard Henderson     case 0x3000: /* cmp/eq Rm,Rn */
1973d6a6cffdSRichard Henderson         /* Looking for the middle of a compare-and-swap sequence,
1974d6a6cffdSRichard Henderson            beginning with the compare.  Operands can be either order,
1975d6a6cffdSRichard Henderson            but with only one overlapping the load.  */
1976d6a6cffdSRichard Henderson         if ((ld_dst == B11_8) + (ld_dst == B7_4) != 1 || mv_src >= 0) {
1977d6a6cffdSRichard Henderson             goto fail;
1978d6a6cffdSRichard Henderson         }
1979d6a6cffdSRichard Henderson         op_opc = INDEX_op_setcond_i32;  /* placeholder */
1980d6a6cffdSRichard Henderson         op_src = (ld_dst == B11_8 ? B7_4 : B11_8);
1981d6a6cffdSRichard Henderson         op_arg = REG(op_src);
1982d6a6cffdSRichard Henderson 
1983d6a6cffdSRichard Henderson         NEXT_INSN;
1984d6a6cffdSRichard Henderson         switch (ctx->opcode & 0xff00) {
1985d6a6cffdSRichard Henderson         case 0x8b00: /* bf label */
1986d6a6cffdSRichard Henderson         case 0x8f00: /* bf/s label */
1987d6a6cffdSRichard Henderson             if (pc + (i + 1 + B7_0s) * 2 != pc_end) {
1988d6a6cffdSRichard Henderson                 goto fail;
1989d6a6cffdSRichard Henderson             }
1990d6a6cffdSRichard Henderson             if ((ctx->opcode & 0xff00) == 0x8b00) { /* bf label */
1991d6a6cffdSRichard Henderson                 break;
1992d6a6cffdSRichard Henderson             }
1993d6a6cffdSRichard Henderson             /* We're looking to unconditionally modify Rn with the
1994d6a6cffdSRichard Henderson                result of the comparison, within the delay slot of
1995d6a6cffdSRichard Henderson                the branch.  This is used by older gcc.  */
1996d6a6cffdSRichard Henderson             NEXT_INSN;
1997d6a6cffdSRichard Henderson             if ((ctx->opcode & 0xf0ff) == 0x0029) { /* movt Rn */
1998d6a6cffdSRichard Henderson                 mt_dst = B11_8;
1999d6a6cffdSRichard Henderson             } else {
2000d6a6cffdSRichard Henderson                 goto fail;
2001d6a6cffdSRichard Henderson             }
2002d6a6cffdSRichard Henderson             break;
2003d6a6cffdSRichard Henderson 
2004d6a6cffdSRichard Henderson         default:
2005d6a6cffdSRichard Henderson             goto fail;
2006d6a6cffdSRichard Henderson         }
2007d6a6cffdSRichard Henderson         break;
2008d6a6cffdSRichard Henderson 
2009d6a6cffdSRichard Henderson     case 0x2008: /* tst Rm,Rn */
2010d6a6cffdSRichard Henderson         /* Looking for a compare-and-swap against zero.  */
2011d6a6cffdSRichard Henderson         if (ld_dst != B11_8 || ld_dst != B7_4 || mv_src >= 0) {
2012d6a6cffdSRichard Henderson             goto fail;
2013d6a6cffdSRichard Henderson         }
2014d6a6cffdSRichard Henderson         op_opc = INDEX_op_setcond_i32;
2015950b91beSRichard Henderson         op_arg = tcg_constant_i32(0);
2016d6a6cffdSRichard Henderson 
2017d6a6cffdSRichard Henderson         NEXT_INSN;
2018d6a6cffdSRichard Henderson         if ((ctx->opcode & 0xff00) != 0x8900 /* bt label */
2019d6a6cffdSRichard Henderson             || pc + (i + 1 + B7_0s) * 2 != pc_end) {
2020d6a6cffdSRichard Henderson             goto fail;
2021d6a6cffdSRichard Henderson         }
2022d6a6cffdSRichard Henderson         break;
2023d6a6cffdSRichard Henderson 
2024d6a6cffdSRichard Henderson     default:
2025d6a6cffdSRichard Henderson         /* Put back and re-examine as store.  */
2026d6a6cffdSRichard Henderson         --i;
2027d6a6cffdSRichard Henderson     }
2028d6a6cffdSRichard Henderson 
2029d6a6cffdSRichard Henderson     /*
2030d6a6cffdSRichard Henderson      * Expect the store.
2031d6a6cffdSRichard Henderson      */
2032d6a6cffdSRichard Henderson     /* The store must be the last insn.  */
2033d6a6cffdSRichard Henderson     if (i != max_insns - 1) {
2034d6a6cffdSRichard Henderson         goto fail;
2035d6a6cffdSRichard Henderson     }
2036d6a6cffdSRichard Henderson     NEXT_INSN;
2037d6a6cffdSRichard Henderson     switch (ctx->opcode & 0xf00f) {
2038d6a6cffdSRichard Henderson     case 0x2000: /* mov.b Rm,@Rn */
2039d6a6cffdSRichard Henderson         st_mop = MO_UB;
2040d6a6cffdSRichard Henderson         break;
2041d6a6cffdSRichard Henderson     case 0x2001: /* mov.w Rm,@Rn */
2042d6a6cffdSRichard Henderson         st_mop = MO_UW;
2043d6a6cffdSRichard Henderson         break;
2044d6a6cffdSRichard Henderson     case 0x2002: /* mov.l Rm,@Rn */
2045d6a6cffdSRichard Henderson         st_mop = MO_UL;
2046d6a6cffdSRichard Henderson         break;
2047d6a6cffdSRichard Henderson     default:
2048d6a6cffdSRichard Henderson         goto fail;
2049d6a6cffdSRichard Henderson     }
2050d6a6cffdSRichard Henderson     /* The store must match the load.  */
2051d6a6cffdSRichard Henderson     if (ld_adr != B11_8 || st_mop != (ld_mop & MO_SIZE)) {
2052d6a6cffdSRichard Henderson         goto fail;
2053d6a6cffdSRichard Henderson     }
2054d6a6cffdSRichard Henderson     st_src = B7_4;
2055d6a6cffdSRichard Henderson 
2056d6a6cffdSRichard Henderson #undef NEXT_INSN
2057d6a6cffdSRichard Henderson 
2058d6a6cffdSRichard Henderson     /*
2059d6a6cffdSRichard Henderson      * Emit the operation.
2060d6a6cffdSRichard Henderson      */
2061d6a6cffdSRichard Henderson     switch (op_opc) {
2062d6a6cffdSRichard Henderson     case -1:
2063d6a6cffdSRichard Henderson         /* No operation found.  Look for exchange pattern.  */
2064d6a6cffdSRichard Henderson         if (st_src == ld_dst || mv_src >= 0) {
2065d6a6cffdSRichard Henderson             goto fail;
2066d6a6cffdSRichard Henderson         }
2067d6a6cffdSRichard Henderson         tcg_gen_atomic_xchg_i32(REG(ld_dst), REG(ld_adr), REG(st_src),
2068d6a6cffdSRichard Henderson                                 ctx->memidx, ld_mop);
2069d6a6cffdSRichard Henderson         break;
2070d6a6cffdSRichard Henderson 
2071d6a6cffdSRichard Henderson     case INDEX_op_add_i32:
2072d6a6cffdSRichard Henderson         if (op_dst != st_src) {
2073d6a6cffdSRichard Henderson             goto fail;
2074d6a6cffdSRichard Henderson         }
2075d6a6cffdSRichard Henderson         if (op_dst == ld_dst && st_mop == MO_UL) {
2076d6a6cffdSRichard Henderson             tcg_gen_atomic_add_fetch_i32(REG(ld_dst), REG(ld_adr),
2077d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2078d6a6cffdSRichard Henderson         } else {
2079d6a6cffdSRichard Henderson             tcg_gen_atomic_fetch_add_i32(REG(ld_dst), REG(ld_adr),
2080d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2081d6a6cffdSRichard Henderson             if (op_dst != ld_dst) {
2082d6a6cffdSRichard Henderson                 /* Note that mop sizes < 4 cannot use add_fetch
2083d6a6cffdSRichard Henderson                    because it won't carry into the higher bits.  */
2084d6a6cffdSRichard Henderson                 tcg_gen_add_i32(REG(op_dst), REG(ld_dst), op_arg);
2085d6a6cffdSRichard Henderson             }
2086d6a6cffdSRichard Henderson         }
2087d6a6cffdSRichard Henderson         break;
2088d6a6cffdSRichard Henderson 
2089d6a6cffdSRichard Henderson     case INDEX_op_and_i32:
2090d6a6cffdSRichard Henderson         if (op_dst != st_src) {
2091d6a6cffdSRichard Henderson             goto fail;
2092d6a6cffdSRichard Henderson         }
2093d6a6cffdSRichard Henderson         if (op_dst == ld_dst) {
2094d6a6cffdSRichard Henderson             tcg_gen_atomic_and_fetch_i32(REG(ld_dst), REG(ld_adr),
2095d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2096d6a6cffdSRichard Henderson         } else {
2097d6a6cffdSRichard Henderson             tcg_gen_atomic_fetch_and_i32(REG(ld_dst), REG(ld_adr),
2098d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2099d6a6cffdSRichard Henderson             tcg_gen_and_i32(REG(op_dst), REG(ld_dst), op_arg);
2100d6a6cffdSRichard Henderson         }
2101d6a6cffdSRichard Henderson         break;
2102d6a6cffdSRichard Henderson 
2103d6a6cffdSRichard Henderson     case INDEX_op_or_i32:
2104d6a6cffdSRichard Henderson         if (op_dst != st_src) {
2105d6a6cffdSRichard Henderson             goto fail;
2106d6a6cffdSRichard Henderson         }
2107d6a6cffdSRichard Henderson         if (op_dst == ld_dst) {
2108d6a6cffdSRichard Henderson             tcg_gen_atomic_or_fetch_i32(REG(ld_dst), REG(ld_adr),
2109d6a6cffdSRichard Henderson                                         op_arg, ctx->memidx, ld_mop);
2110d6a6cffdSRichard Henderson         } else {
2111d6a6cffdSRichard Henderson             tcg_gen_atomic_fetch_or_i32(REG(ld_dst), REG(ld_adr),
2112d6a6cffdSRichard Henderson                                         op_arg, ctx->memidx, ld_mop);
2113d6a6cffdSRichard Henderson             tcg_gen_or_i32(REG(op_dst), REG(ld_dst), op_arg);
2114d6a6cffdSRichard Henderson         }
2115d6a6cffdSRichard Henderson         break;
2116d6a6cffdSRichard Henderson 
2117d6a6cffdSRichard Henderson     case INDEX_op_xor_i32:
2118d6a6cffdSRichard Henderson         if (op_dst != st_src) {
2119d6a6cffdSRichard Henderson             goto fail;
2120d6a6cffdSRichard Henderson         }
2121d6a6cffdSRichard Henderson         if (op_dst == ld_dst) {
2122d6a6cffdSRichard Henderson             tcg_gen_atomic_xor_fetch_i32(REG(ld_dst), REG(ld_adr),
2123d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2124d6a6cffdSRichard Henderson         } else {
2125d6a6cffdSRichard Henderson             tcg_gen_atomic_fetch_xor_i32(REG(ld_dst), REG(ld_adr),
2126d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2127d6a6cffdSRichard Henderson             tcg_gen_xor_i32(REG(op_dst), REG(ld_dst), op_arg);
2128d6a6cffdSRichard Henderson         }
2129d6a6cffdSRichard Henderson         break;
2130d6a6cffdSRichard Henderson 
2131d6a6cffdSRichard Henderson     case INDEX_op_setcond_i32:
2132d6a6cffdSRichard Henderson         if (st_src == ld_dst) {
2133d6a6cffdSRichard Henderson             goto fail;
2134d6a6cffdSRichard Henderson         }
2135d6a6cffdSRichard Henderson         tcg_gen_atomic_cmpxchg_i32(REG(ld_dst), REG(ld_adr), op_arg,
2136d6a6cffdSRichard Henderson                                    REG(st_src), ctx->memidx, ld_mop);
2137d6a6cffdSRichard Henderson         tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(ld_dst), op_arg);
2138d6a6cffdSRichard Henderson         if (mt_dst >= 0) {
2139d6a6cffdSRichard Henderson             tcg_gen_mov_i32(REG(mt_dst), cpu_sr_t);
2140d6a6cffdSRichard Henderson         }
2141d6a6cffdSRichard Henderson         break;
2142d6a6cffdSRichard Henderson 
2143d6a6cffdSRichard Henderson     default:
2144d6a6cffdSRichard Henderson         g_assert_not_reached();
2145d6a6cffdSRichard Henderson     }
2146d6a6cffdSRichard Henderson 
2147d6a6cffdSRichard Henderson     /* The entire region has been translated.  */
2148ab419fd8SRichard Henderson     ctx->envflags &= ~TB_FLAG_GUSA_MASK;
2149*e03291cdSRichard Henderson     goto done;
2150d6a6cffdSRichard Henderson 
2151d6a6cffdSRichard Henderson  fail:
21524bfa602bSRichard Henderson     qemu_log_mask(LOG_UNIMP, "Unrecognized gUSA sequence %08x-%08x\n",
21534bfa602bSRichard Henderson                   pc, pc_end);
21544bfa602bSRichard Henderson 
21554bfa602bSRichard Henderson     /* Restart with the EXCLUSIVE bit set, within a TB run via
21564bfa602bSRichard Henderson        cpu_exec_step_atomic holding the exclusive lock.  */
2157ab419fd8SRichard Henderson     ctx->envflags |= TB_FLAG_GUSA_EXCLUSIVE;
21584bfa602bSRichard Henderson     gen_save_cpu_state(ctx, false);
21594bfa602bSRichard Henderson     gen_helper_exclusive(cpu_env);
21606f1c2af6SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
21614bfa602bSRichard Henderson 
21624bfa602bSRichard Henderson     /* We're not executing an instruction, but we must report one for the
21634bfa602bSRichard Henderson        purposes of accounting within the TB.  We might as well report the
21646f1c2af6SRichard Henderson        entire region consumed via ctx->base.pc_next so that it's immediately
21656f1c2af6SRichard Henderson        available in the disassembly dump.  */
2166*e03291cdSRichard Henderson 
2167*e03291cdSRichard Henderson  done:
21686f1c2af6SRichard Henderson     ctx->base.pc_next = pc_end;
2169be0e3d7aSRichard Henderson     ctx->base.num_insns += max_insns - 1;
2170*e03291cdSRichard Henderson 
2171*e03291cdSRichard Henderson     /*
2172*e03291cdSRichard Henderson      * Emit insn_start to cover each of the insns in the region.
2173*e03291cdSRichard Henderson      * This matches an assert in tcg.c making sure that we have
2174*e03291cdSRichard Henderson      * tb->icount * insn_start.
2175*e03291cdSRichard Henderson      */
2176*e03291cdSRichard Henderson     for (i = 1; i < max_insns; ++i) {
2177*e03291cdSRichard Henderson         tcg_gen_insn_start(pc + i * 2, ctx->envflags);
2178*e03291cdSRichard Henderson     }
21794bfa602bSRichard Henderson }
21804bfa602bSRichard Henderson #endif
21814bfa602bSRichard Henderson 
2182fd1b3d38SEmilio G. Cota static void sh4_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
2183fcf5ef2aSThomas Huth {
2184fd1b3d38SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
21859c489ea6SLluís Vilanova     CPUSH4State *env = cs->env_ptr;
2186be0e3d7aSRichard Henderson     uint32_t tbflags;
2187fd1b3d38SEmilio G. Cota     int bound;
2188fcf5ef2aSThomas Huth 
2189be0e3d7aSRichard Henderson     ctx->tbflags = tbflags = ctx->base.tb->flags;
2190be0e3d7aSRichard Henderson     ctx->envflags = tbflags & TB_FLAG_ENVFLAGS_MASK;
2191be0e3d7aSRichard Henderson     ctx->memidx = (tbflags & (1u << SR_MD)) == 0 ? 1 : 0;
2192fcf5ef2aSThomas Huth     /* We don't know if the delayed pc came from a dynamic or static branch,
2193fcf5ef2aSThomas Huth        so assume it is a dynamic branch.  */
2194fd1b3d38SEmilio G. Cota     ctx->delayed_pc = -1; /* use delayed pc from env pointer */
2195fd1b3d38SEmilio G. Cota     ctx->features = env->features;
2196be0e3d7aSRichard Henderson     ctx->has_movcal = (tbflags & TB_FLAG_PENDING_MOVCA);
2197be0e3d7aSRichard Henderson     ctx->gbank = ((tbflags & (1 << SR_MD)) &&
2198be0e3d7aSRichard Henderson                   (tbflags & (1 << SR_RB))) * 0x10;
2199be0e3d7aSRichard Henderson     ctx->fbank = tbflags & FPSCR_FR ? 0x10 : 0;
2200be0e3d7aSRichard Henderson 
2201ab419fd8SRichard Henderson #ifdef CONFIG_USER_ONLY
2202ab419fd8SRichard Henderson     if (tbflags & TB_FLAG_GUSA_MASK) {
2203ab419fd8SRichard Henderson         /* In gUSA exclusive region. */
2204be0e3d7aSRichard Henderson         uint32_t pc = ctx->base.pc_next;
2205be0e3d7aSRichard Henderson         uint32_t pc_end = ctx->base.tb->cs_base;
2206ab419fd8SRichard Henderson         int backup = sextract32(ctx->tbflags, TB_FLAG_GUSA_SHIFT, 8);
2207be0e3d7aSRichard Henderson         int max_insns = (pc_end - pc) / 2;
2208be0e3d7aSRichard Henderson 
2209be0e3d7aSRichard Henderson         if (pc != pc_end + backup || max_insns < 2) {
2210be0e3d7aSRichard Henderson             /* This is a malformed gUSA region.  Don't do anything special,
2211be0e3d7aSRichard Henderson                since the interpreter is likely to get confused.  */
2212ab419fd8SRichard Henderson             ctx->envflags &= ~TB_FLAG_GUSA_MASK;
2213ab419fd8SRichard Henderson         } else if (tbflags & TB_FLAG_GUSA_EXCLUSIVE) {
2214be0e3d7aSRichard Henderson             /* Regardless of single-stepping or the end of the page,
2215be0e3d7aSRichard Henderson                we must complete execution of the gUSA region while
2216be0e3d7aSRichard Henderson                holding the exclusive lock.  */
2217be0e3d7aSRichard Henderson             ctx->base.max_insns = max_insns;
2218be0e3d7aSRichard Henderson             return;
2219be0e3d7aSRichard Henderson         }
2220be0e3d7aSRichard Henderson     }
2221ab419fd8SRichard Henderson #endif
22224448a836SRichard Henderson 
22234448a836SRichard Henderson     /* Since the ISA is fixed-width, we can bound by the number
22244448a836SRichard Henderson        of instructions remaining on the page.  */
2225fd1b3d38SEmilio G. Cota     bound = -(ctx->base.pc_next | TARGET_PAGE_MASK) / 2;
2226fd1b3d38SEmilio G. Cota     ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
2227fcf5ef2aSThomas Huth }
2228fcf5ef2aSThomas Huth 
2229fd1b3d38SEmilio G. Cota static void sh4_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
2230fd1b3d38SEmilio G. Cota {
2231fd1b3d38SEmilio G. Cota }
22324bfa602bSRichard Henderson 
2233fd1b3d38SEmilio G. Cota static void sh4_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
2234fd1b3d38SEmilio G. Cota {
2235fd1b3d38SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
2236fcf5ef2aSThomas Huth 
2237fd1b3d38SEmilio G. Cota     tcg_gen_insn_start(ctx->base.pc_next, ctx->envflags);
2238fd1b3d38SEmilio G. Cota }
2239fd1b3d38SEmilio G. Cota 
2240fd1b3d38SEmilio G. Cota static void sh4_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
2241fd1b3d38SEmilio G. Cota {
2242fd1b3d38SEmilio G. Cota     CPUSH4State *env = cs->env_ptr;
2243fd1b3d38SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
2244fd1b3d38SEmilio G. Cota 
2245be0e3d7aSRichard Henderson #ifdef CONFIG_USER_ONLY
2246ab419fd8SRichard Henderson     if (unlikely(ctx->envflags & TB_FLAG_GUSA_MASK)
2247ab419fd8SRichard Henderson         && !(ctx->envflags & TB_FLAG_GUSA_EXCLUSIVE)) {
2248be0e3d7aSRichard Henderson         /* We're in an gUSA region, and we have not already fallen
2249be0e3d7aSRichard Henderson            back on using an exclusive region.  Attempt to parse the
2250be0e3d7aSRichard Henderson            region into a single supported atomic operation.  Failure
2251be0e3d7aSRichard Henderson            is handled within the parser by raising an exception to
2252be0e3d7aSRichard Henderson            retry using an exclusive region.  */
2253be0e3d7aSRichard Henderson         decode_gusa(ctx, env);
2254be0e3d7aSRichard Henderson         return;
2255be0e3d7aSRichard Henderson     }
2256be0e3d7aSRichard Henderson #endif
2257be0e3d7aSRichard Henderson 
22584e116893SIlya Leoshkevich     ctx->opcode = translator_lduw(env, &ctx->base, ctx->base.pc_next);
2259fd1b3d38SEmilio G. Cota     decode_opc(ctx);
2260fd1b3d38SEmilio G. Cota     ctx->base.pc_next += 2;
2261fcf5ef2aSThomas Huth }
2262fcf5ef2aSThomas Huth 
2263fd1b3d38SEmilio G. Cota static void sh4_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
2264fd1b3d38SEmilio G. Cota {
2265fd1b3d38SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
22664bfa602bSRichard Henderson 
2267ab419fd8SRichard Henderson     if (ctx->tbflags & TB_FLAG_GUSA_EXCLUSIVE) {
22684bfa602bSRichard Henderson         /* Ending the region of exclusivity.  Clear the bits.  */
2269ab419fd8SRichard Henderson         ctx->envflags &= ~TB_FLAG_GUSA_MASK;
22704bfa602bSRichard Henderson     }
22714bfa602bSRichard Henderson 
2272fd1b3d38SEmilio G. Cota     switch (ctx->base.is_jmp) {
22734834871bSRichard Henderson     case DISAS_STOP:
2274fd1b3d38SEmilio G. Cota         gen_save_cpu_state(ctx, true);
227507ea28b4SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
22760fc37a8bSAurelien Jarno         break;
22774834871bSRichard Henderson     case DISAS_NEXT:
2278fd1b3d38SEmilio G. Cota     case DISAS_TOO_MANY:
2279fd1b3d38SEmilio G. Cota         gen_save_cpu_state(ctx, false);
2280fd1b3d38SEmilio G. Cota         gen_goto_tb(ctx, 0, ctx->base.pc_next);
2281fcf5ef2aSThomas Huth         break;
22824834871bSRichard Henderson     case DISAS_NORETURN:
2283fcf5ef2aSThomas Huth         break;
22844834871bSRichard Henderson     default:
22854834871bSRichard Henderson         g_assert_not_reached();
2286fcf5ef2aSThomas Huth     }
2287fcf5ef2aSThomas Huth }
2288fd1b3d38SEmilio G. Cota 
22898eb806a7SRichard Henderson static void sh4_tr_disas_log(const DisasContextBase *dcbase,
22908eb806a7SRichard Henderson                              CPUState *cs, FILE *logfile)
2291fd1b3d38SEmilio G. Cota {
22928eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(dcbase->pc_first));
22938eb806a7SRichard Henderson     target_disas(logfile, cs, dcbase->pc_first, dcbase->tb->size);
2294fd1b3d38SEmilio G. Cota }
2295fd1b3d38SEmilio G. Cota 
2296fd1b3d38SEmilio G. Cota static const TranslatorOps sh4_tr_ops = {
2297fd1b3d38SEmilio G. Cota     .init_disas_context = sh4_tr_init_disas_context,
2298fd1b3d38SEmilio G. Cota     .tb_start           = sh4_tr_tb_start,
2299fd1b3d38SEmilio G. Cota     .insn_start         = sh4_tr_insn_start,
2300fd1b3d38SEmilio G. Cota     .translate_insn     = sh4_tr_translate_insn,
2301fd1b3d38SEmilio G. Cota     .tb_stop            = sh4_tr_tb_stop,
2302fd1b3d38SEmilio G. Cota     .disas_log          = sh4_tr_disas_log,
2303fd1b3d38SEmilio G. Cota };
2304fd1b3d38SEmilio G. Cota 
2305597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
2306306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
2307fd1b3d38SEmilio G. Cota {
2308fd1b3d38SEmilio G. Cota     DisasContext ctx;
2309fd1b3d38SEmilio G. Cota 
2310306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &sh4_tr_ops, &ctx.base);
2311fcf5ef2aSThomas Huth }
2312