1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * SH4 translation 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2005 Samuel Tardieu 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 9fcf5ef2aSThomas Huth * version 2 of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fcf5ef2aSThomas Huth * Lesser General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 17fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18fcf5ef2aSThomas Huth */ 19fcf5ef2aSThomas Huth 20fcf5ef2aSThomas Huth #define DEBUG_DISAS 21fcf5ef2aSThomas Huth 22fcf5ef2aSThomas Huth #include "qemu/osdep.h" 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26fcf5ef2aSThomas Huth #include "tcg-op.h" 27fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 30fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 31fcf5ef2aSThomas Huth 32fcf5ef2aSThomas Huth #include "trace-tcg.h" 33fcf5ef2aSThomas Huth #include "exec/log.h" 34fcf5ef2aSThomas Huth 35fcf5ef2aSThomas Huth 36fcf5ef2aSThomas Huth typedef struct DisasContext { 37fcf5ef2aSThomas Huth struct TranslationBlock *tb; 38fcf5ef2aSThomas Huth target_ulong pc; 39fcf5ef2aSThomas Huth uint16_t opcode; 40a6215749SAurelien Jarno uint32_t tbflags; /* should stay unmodified during the TB translation */ 41a6215749SAurelien Jarno uint32_t envflags; /* should stay in sync with env->flags using TCG ops */ 42fcf5ef2aSThomas Huth int bstate; 43fcf5ef2aSThomas Huth int memidx; 44fcf5ef2aSThomas Huth uint32_t delayed_pc; 45fcf5ef2aSThomas Huth int singlestep_enabled; 46fcf5ef2aSThomas Huth uint32_t features; 47fcf5ef2aSThomas Huth int has_movcal; 48fcf5ef2aSThomas Huth } DisasContext; 49fcf5ef2aSThomas Huth 50fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 51fcf5ef2aSThomas Huth #define IS_USER(ctx) 1 52fcf5ef2aSThomas Huth #else 53a6215749SAurelien Jarno #define IS_USER(ctx) (!(ctx->tbflags & (1u << SR_MD))) 54fcf5ef2aSThomas Huth #endif 55fcf5ef2aSThomas Huth 56fcf5ef2aSThomas Huth enum { 57fcf5ef2aSThomas Huth BS_NONE = 0, /* We go out of the TB without reaching a branch or an 58fcf5ef2aSThomas Huth * exception condition 59fcf5ef2aSThomas Huth */ 60fcf5ef2aSThomas Huth BS_STOP = 1, /* We want to stop translation for any reason */ 61fcf5ef2aSThomas Huth BS_BRANCH = 2, /* We reached a branch condition */ 62fcf5ef2aSThomas Huth BS_EXCP = 3, /* We reached an exception condition */ 63fcf5ef2aSThomas Huth }; 64fcf5ef2aSThomas Huth 65fcf5ef2aSThomas Huth /* global register indexes */ 66fcf5ef2aSThomas Huth static TCGv_env cpu_env; 67fcf5ef2aSThomas Huth static TCGv cpu_gregs[24]; 68fcf5ef2aSThomas Huth static TCGv cpu_sr, cpu_sr_m, cpu_sr_q, cpu_sr_t; 69fcf5ef2aSThomas Huth static TCGv cpu_pc, cpu_ssr, cpu_spc, cpu_gbr; 70fcf5ef2aSThomas Huth static TCGv cpu_vbr, cpu_sgr, cpu_dbr, cpu_mach, cpu_macl; 71fcf5ef2aSThomas Huth static TCGv cpu_pr, cpu_fpscr, cpu_fpul, cpu_ldst; 72fcf5ef2aSThomas Huth static TCGv cpu_fregs[32]; 73fcf5ef2aSThomas Huth 74fcf5ef2aSThomas Huth /* internal register indexes */ 7547b9f4d5SAurelien Jarno static TCGv cpu_flags, cpu_delayed_pc, cpu_delayed_cond; 76fcf5ef2aSThomas Huth 77fcf5ef2aSThomas Huth #include "exec/gen-icount.h" 78fcf5ef2aSThomas Huth 79fcf5ef2aSThomas Huth void sh4_translate_init(void) 80fcf5ef2aSThomas Huth { 81fcf5ef2aSThomas Huth int i; 82fcf5ef2aSThomas Huth static int done_init = 0; 83fcf5ef2aSThomas Huth static const char * const gregnames[24] = { 84fcf5ef2aSThomas Huth "R0_BANK0", "R1_BANK0", "R2_BANK0", "R3_BANK0", 85fcf5ef2aSThomas Huth "R4_BANK0", "R5_BANK0", "R6_BANK0", "R7_BANK0", 86fcf5ef2aSThomas Huth "R8", "R9", "R10", "R11", "R12", "R13", "R14", "R15", 87fcf5ef2aSThomas Huth "R0_BANK1", "R1_BANK1", "R2_BANK1", "R3_BANK1", 88fcf5ef2aSThomas Huth "R4_BANK1", "R5_BANK1", "R6_BANK1", "R7_BANK1" 89fcf5ef2aSThomas Huth }; 90fcf5ef2aSThomas Huth static const char * const fregnames[32] = { 91fcf5ef2aSThomas Huth "FPR0_BANK0", "FPR1_BANK0", "FPR2_BANK0", "FPR3_BANK0", 92fcf5ef2aSThomas Huth "FPR4_BANK0", "FPR5_BANK0", "FPR6_BANK0", "FPR7_BANK0", 93fcf5ef2aSThomas Huth "FPR8_BANK0", "FPR9_BANK0", "FPR10_BANK0", "FPR11_BANK0", 94fcf5ef2aSThomas Huth "FPR12_BANK0", "FPR13_BANK0", "FPR14_BANK0", "FPR15_BANK0", 95fcf5ef2aSThomas Huth "FPR0_BANK1", "FPR1_BANK1", "FPR2_BANK1", "FPR3_BANK1", 96fcf5ef2aSThomas Huth "FPR4_BANK1", "FPR5_BANK1", "FPR6_BANK1", "FPR7_BANK1", 97fcf5ef2aSThomas Huth "FPR8_BANK1", "FPR9_BANK1", "FPR10_BANK1", "FPR11_BANK1", 98fcf5ef2aSThomas Huth "FPR12_BANK1", "FPR13_BANK1", "FPR14_BANK1", "FPR15_BANK1", 99fcf5ef2aSThomas Huth }; 100fcf5ef2aSThomas Huth 101fcf5ef2aSThomas Huth if (done_init) 102fcf5ef2aSThomas Huth return; 103fcf5ef2aSThomas Huth 104fcf5ef2aSThomas Huth cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env"); 105fcf5ef2aSThomas Huth tcg_ctx.tcg_env = cpu_env; 106fcf5ef2aSThomas Huth 107fcf5ef2aSThomas Huth for (i = 0; i < 24; i++) 108fcf5ef2aSThomas Huth cpu_gregs[i] = tcg_global_mem_new_i32(cpu_env, 109fcf5ef2aSThomas Huth offsetof(CPUSH4State, gregs[i]), 110fcf5ef2aSThomas Huth gregnames[i]); 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth cpu_pc = tcg_global_mem_new_i32(cpu_env, 113fcf5ef2aSThomas Huth offsetof(CPUSH4State, pc), "PC"); 114fcf5ef2aSThomas Huth cpu_sr = tcg_global_mem_new_i32(cpu_env, 115fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr), "SR"); 116fcf5ef2aSThomas Huth cpu_sr_m = tcg_global_mem_new_i32(cpu_env, 117fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_m), "SR_M"); 118fcf5ef2aSThomas Huth cpu_sr_q = tcg_global_mem_new_i32(cpu_env, 119fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_q), "SR_Q"); 120fcf5ef2aSThomas Huth cpu_sr_t = tcg_global_mem_new_i32(cpu_env, 121fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_t), "SR_T"); 122fcf5ef2aSThomas Huth cpu_ssr = tcg_global_mem_new_i32(cpu_env, 123fcf5ef2aSThomas Huth offsetof(CPUSH4State, ssr), "SSR"); 124fcf5ef2aSThomas Huth cpu_spc = tcg_global_mem_new_i32(cpu_env, 125fcf5ef2aSThomas Huth offsetof(CPUSH4State, spc), "SPC"); 126fcf5ef2aSThomas Huth cpu_gbr = tcg_global_mem_new_i32(cpu_env, 127fcf5ef2aSThomas Huth offsetof(CPUSH4State, gbr), "GBR"); 128fcf5ef2aSThomas Huth cpu_vbr = tcg_global_mem_new_i32(cpu_env, 129fcf5ef2aSThomas Huth offsetof(CPUSH4State, vbr), "VBR"); 130fcf5ef2aSThomas Huth cpu_sgr = tcg_global_mem_new_i32(cpu_env, 131fcf5ef2aSThomas Huth offsetof(CPUSH4State, sgr), "SGR"); 132fcf5ef2aSThomas Huth cpu_dbr = tcg_global_mem_new_i32(cpu_env, 133fcf5ef2aSThomas Huth offsetof(CPUSH4State, dbr), "DBR"); 134fcf5ef2aSThomas Huth cpu_mach = tcg_global_mem_new_i32(cpu_env, 135fcf5ef2aSThomas Huth offsetof(CPUSH4State, mach), "MACH"); 136fcf5ef2aSThomas Huth cpu_macl = tcg_global_mem_new_i32(cpu_env, 137fcf5ef2aSThomas Huth offsetof(CPUSH4State, macl), "MACL"); 138fcf5ef2aSThomas Huth cpu_pr = tcg_global_mem_new_i32(cpu_env, 139fcf5ef2aSThomas Huth offsetof(CPUSH4State, pr), "PR"); 140fcf5ef2aSThomas Huth cpu_fpscr = tcg_global_mem_new_i32(cpu_env, 141fcf5ef2aSThomas Huth offsetof(CPUSH4State, fpscr), "FPSCR"); 142fcf5ef2aSThomas Huth cpu_fpul = tcg_global_mem_new_i32(cpu_env, 143fcf5ef2aSThomas Huth offsetof(CPUSH4State, fpul), "FPUL"); 144fcf5ef2aSThomas Huth 145fcf5ef2aSThomas Huth cpu_flags = tcg_global_mem_new_i32(cpu_env, 146fcf5ef2aSThomas Huth offsetof(CPUSH4State, flags), "_flags_"); 147fcf5ef2aSThomas Huth cpu_delayed_pc = tcg_global_mem_new_i32(cpu_env, 148fcf5ef2aSThomas Huth offsetof(CPUSH4State, delayed_pc), 149fcf5ef2aSThomas Huth "_delayed_pc_"); 15047b9f4d5SAurelien Jarno cpu_delayed_cond = tcg_global_mem_new_i32(cpu_env, 15147b9f4d5SAurelien Jarno offsetof(CPUSH4State, 15247b9f4d5SAurelien Jarno delayed_cond), 15347b9f4d5SAurelien Jarno "_delayed_cond_"); 154fcf5ef2aSThomas Huth cpu_ldst = tcg_global_mem_new_i32(cpu_env, 155fcf5ef2aSThomas Huth offsetof(CPUSH4State, ldst), "_ldst_"); 156fcf5ef2aSThomas Huth 157fcf5ef2aSThomas Huth for (i = 0; i < 32; i++) 158fcf5ef2aSThomas Huth cpu_fregs[i] = tcg_global_mem_new_i32(cpu_env, 159fcf5ef2aSThomas Huth offsetof(CPUSH4State, fregs[i]), 160fcf5ef2aSThomas Huth fregnames[i]); 161fcf5ef2aSThomas Huth 162fcf5ef2aSThomas Huth done_init = 1; 163fcf5ef2aSThomas Huth } 164fcf5ef2aSThomas Huth 165fcf5ef2aSThomas Huth void superh_cpu_dump_state(CPUState *cs, FILE *f, 166fcf5ef2aSThomas Huth fprintf_function cpu_fprintf, int flags) 167fcf5ef2aSThomas Huth { 168fcf5ef2aSThomas Huth SuperHCPU *cpu = SUPERH_CPU(cs); 169fcf5ef2aSThomas Huth CPUSH4State *env = &cpu->env; 170fcf5ef2aSThomas Huth int i; 171fcf5ef2aSThomas Huth cpu_fprintf(f, "pc=0x%08x sr=0x%08x pr=0x%08x fpscr=0x%08x\n", 172fcf5ef2aSThomas Huth env->pc, cpu_read_sr(env), env->pr, env->fpscr); 173fcf5ef2aSThomas Huth cpu_fprintf(f, "spc=0x%08x ssr=0x%08x gbr=0x%08x vbr=0x%08x\n", 174fcf5ef2aSThomas Huth env->spc, env->ssr, env->gbr, env->vbr); 175fcf5ef2aSThomas Huth cpu_fprintf(f, "sgr=0x%08x dbr=0x%08x delayed_pc=0x%08x fpul=0x%08x\n", 176fcf5ef2aSThomas Huth env->sgr, env->dbr, env->delayed_pc, env->fpul); 177fcf5ef2aSThomas Huth for (i = 0; i < 24; i += 4) { 178fcf5ef2aSThomas Huth cpu_fprintf(f, "r%d=0x%08x r%d=0x%08x r%d=0x%08x r%d=0x%08x\n", 179fcf5ef2aSThomas Huth i, env->gregs[i], i + 1, env->gregs[i + 1], 180fcf5ef2aSThomas Huth i + 2, env->gregs[i + 2], i + 3, env->gregs[i + 3]); 181fcf5ef2aSThomas Huth } 182fcf5ef2aSThomas Huth if (env->flags & DELAY_SLOT) { 183fcf5ef2aSThomas Huth cpu_fprintf(f, "in delay slot (delayed_pc=0x%08x)\n", 184fcf5ef2aSThomas Huth env->delayed_pc); 185fcf5ef2aSThomas Huth } else if (env->flags & DELAY_SLOT_CONDITIONAL) { 186fcf5ef2aSThomas Huth cpu_fprintf(f, "in conditional delay slot (delayed_pc=0x%08x)\n", 187fcf5ef2aSThomas Huth env->delayed_pc); 188fcf5ef2aSThomas Huth } 189fcf5ef2aSThomas Huth } 190fcf5ef2aSThomas Huth 191fcf5ef2aSThomas Huth static void gen_read_sr(TCGv dst) 192fcf5ef2aSThomas Huth { 193fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 194fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_q, SR_Q); 195fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0); 196fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_m, SR_M); 197fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0); 198fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_t, SR_T); 199fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, cpu_sr, t0); 200fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 201fcf5ef2aSThomas Huth } 202fcf5ef2aSThomas Huth 203fcf5ef2aSThomas Huth static void gen_write_sr(TCGv src) 204fcf5ef2aSThomas Huth { 205fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr, src, 206fcf5ef2aSThomas Huth ~((1u << SR_Q) | (1u << SR_M) | (1u << SR_T))); 207fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_q, src, SR_Q); 208fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_q, cpu_sr_q, 1); 209fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_m, src, SR_M); 210fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_m, cpu_sr_m, 1); 211fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, src, SR_T); 212fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1); 213fcf5ef2aSThomas Huth } 214fcf5ef2aSThomas Huth 215ac9707eaSAurelien Jarno static inline void gen_save_cpu_state(DisasContext *ctx, bool save_pc) 216ac9707eaSAurelien Jarno { 217ac9707eaSAurelien Jarno if (save_pc) { 218ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_pc, ctx->pc); 219ac9707eaSAurelien Jarno } 220ac9707eaSAurelien Jarno if (ctx->delayed_pc != (uint32_t) -1) { 221ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_delayed_pc, ctx->delayed_pc); 222ac9707eaSAurelien Jarno } 223ac9707eaSAurelien Jarno if ((ctx->tbflags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) 224ac9707eaSAurelien Jarno != ctx->envflags) { 225ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_flags, ctx->envflags); 226ac9707eaSAurelien Jarno } 227ac9707eaSAurelien Jarno } 228ac9707eaSAurelien Jarno 229fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *ctx, target_ulong dest) 230fcf5ef2aSThomas Huth { 231fcf5ef2aSThomas Huth if (unlikely(ctx->singlestep_enabled)) { 232fcf5ef2aSThomas Huth return false; 233fcf5ef2aSThomas Huth } 234fcf5ef2aSThomas Huth 235fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 236fcf5ef2aSThomas Huth return (ctx->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK); 237fcf5ef2aSThomas Huth #else 238fcf5ef2aSThomas Huth return true; 239fcf5ef2aSThomas Huth #endif 240fcf5ef2aSThomas Huth } 241fcf5ef2aSThomas Huth 242fcf5ef2aSThomas Huth static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest) 243fcf5ef2aSThomas Huth { 244fcf5ef2aSThomas Huth if (use_goto_tb(ctx, dest)) { 245fcf5ef2aSThomas Huth /* Use a direct jump if in same page and singlestep not enabled */ 246fcf5ef2aSThomas Huth tcg_gen_goto_tb(n); 247fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, dest); 248fcf5ef2aSThomas Huth tcg_gen_exit_tb((uintptr_t)ctx->tb + n); 249fcf5ef2aSThomas Huth } else { 250fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, dest); 251fcf5ef2aSThomas Huth if (ctx->singlestep_enabled) 252fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 253fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 254fcf5ef2aSThomas Huth } 255fcf5ef2aSThomas Huth } 256fcf5ef2aSThomas Huth 257fcf5ef2aSThomas Huth static void gen_jump(DisasContext * ctx) 258fcf5ef2aSThomas Huth { 259fcf5ef2aSThomas Huth if (ctx->delayed_pc == (uint32_t) - 1) { 260fcf5ef2aSThomas Huth /* Target is not statically known, it comes necessarily from a 261fcf5ef2aSThomas Huth delayed jump as immediate jump are conditinal jumps */ 262fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_pc, cpu_delayed_pc); 263ac9707eaSAurelien Jarno tcg_gen_discard_i32(cpu_delayed_pc); 264fcf5ef2aSThomas Huth if (ctx->singlestep_enabled) 265fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 266fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 267fcf5ef2aSThomas Huth } else { 268fcf5ef2aSThomas Huth gen_goto_tb(ctx, 0, ctx->delayed_pc); 269fcf5ef2aSThomas Huth } 270fcf5ef2aSThomas Huth } 271fcf5ef2aSThomas Huth 272fcf5ef2aSThomas Huth /* Immediate conditional jump (bt or bf) */ 273fcf5ef2aSThomas Huth static void gen_conditional_jump(DisasContext * ctx, 274fcf5ef2aSThomas Huth target_ulong ift, target_ulong ifnott) 275fcf5ef2aSThomas Huth { 276fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 277ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, false); 278fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_NE, cpu_sr_t, 0, l1); 279fcf5ef2aSThomas Huth gen_goto_tb(ctx, 0, ifnott); 280fcf5ef2aSThomas Huth gen_set_label(l1); 281fcf5ef2aSThomas Huth gen_goto_tb(ctx, 1, ift); 282*b3995c23SAurelien Jarno ctx->bstate = BS_BRANCH; 283fcf5ef2aSThomas Huth } 284fcf5ef2aSThomas Huth 285fcf5ef2aSThomas Huth /* Delayed conditional jump (bt or bf) */ 286fcf5ef2aSThomas Huth static void gen_delayed_conditional_jump(DisasContext * ctx) 287fcf5ef2aSThomas Huth { 288fcf5ef2aSThomas Huth TCGLabel *l1; 289fcf5ef2aSThomas Huth TCGv ds; 290fcf5ef2aSThomas Huth 291fcf5ef2aSThomas Huth l1 = gen_new_label(); 292fcf5ef2aSThomas Huth ds = tcg_temp_new(); 29347b9f4d5SAurelien Jarno tcg_gen_mov_i32(ds, cpu_delayed_cond); 29447b9f4d5SAurelien Jarno tcg_gen_discard_i32(cpu_delayed_cond); 295fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_NE, ds, 0, l1); 296fcf5ef2aSThomas Huth gen_goto_tb(ctx, 1, ctx->pc + 2); 297fcf5ef2aSThomas Huth gen_set_label(l1); 298fcf5ef2aSThomas Huth gen_jump(ctx); 299fcf5ef2aSThomas Huth } 300fcf5ef2aSThomas Huth 301fcf5ef2aSThomas Huth static inline void gen_load_fpr64(TCGv_i64 t, int reg) 302fcf5ef2aSThomas Huth { 303fcf5ef2aSThomas Huth tcg_gen_concat_i32_i64(t, cpu_fregs[reg + 1], cpu_fregs[reg]); 304fcf5ef2aSThomas Huth } 305fcf5ef2aSThomas Huth 306fcf5ef2aSThomas Huth static inline void gen_store_fpr64 (TCGv_i64 t, int reg) 307fcf5ef2aSThomas Huth { 308fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 309fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(tmp, t); 310fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_fregs[reg + 1], tmp); 311fcf5ef2aSThomas Huth tcg_gen_shri_i64(t, t, 32); 312fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(tmp, t); 313fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_fregs[reg], tmp); 314fcf5ef2aSThomas Huth tcg_temp_free_i32(tmp); 315fcf5ef2aSThomas Huth } 316fcf5ef2aSThomas Huth 317fcf5ef2aSThomas Huth #define B3_0 (ctx->opcode & 0xf) 318fcf5ef2aSThomas Huth #define B6_4 ((ctx->opcode >> 4) & 0x7) 319fcf5ef2aSThomas Huth #define B7_4 ((ctx->opcode >> 4) & 0xf) 320fcf5ef2aSThomas Huth #define B7_0 (ctx->opcode & 0xff) 321fcf5ef2aSThomas Huth #define B7_0s ((int32_t) (int8_t) (ctx->opcode & 0xff)) 322fcf5ef2aSThomas Huth #define B11_0s (ctx->opcode & 0x800 ? 0xfffff000 | (ctx->opcode & 0xfff) : \ 323fcf5ef2aSThomas Huth (ctx->opcode & 0xfff)) 324fcf5ef2aSThomas Huth #define B11_8 ((ctx->opcode >> 8) & 0xf) 325fcf5ef2aSThomas Huth #define B15_12 ((ctx->opcode >> 12) & 0xf) 326fcf5ef2aSThomas Huth 327a6215749SAurelien Jarno #define REG(x) ((x) < 8 && (ctx->tbflags & (1u << SR_MD))\ 328a6215749SAurelien Jarno && (ctx->tbflags & (1u << SR_RB))\ 329fcf5ef2aSThomas Huth ? (cpu_gregs[x + 16]) : (cpu_gregs[x])) 330fcf5ef2aSThomas Huth 331a6215749SAurelien Jarno #define ALTREG(x) ((x) < 8 && (!(ctx->tbflags & (1u << SR_MD))\ 332a6215749SAurelien Jarno || !(ctx->tbflags & (1u << SR_RB)))\ 333fcf5ef2aSThomas Huth ? (cpu_gregs[x + 16]) : (cpu_gregs[x])) 334fcf5ef2aSThomas Huth 335a6215749SAurelien Jarno #define FREG(x) (ctx->tbflags & FPSCR_FR ? (x) ^ 0x10 : (x)) 336fcf5ef2aSThomas Huth #define XHACK(x) ((((x) & 1 ) << 4) | ((x) & 0xe)) 337a6215749SAurelien Jarno #define XREG(x) (ctx->tbflags & FPSCR_FR ? XHACK(x) ^ 0x10 : XHACK(x)) 338fcf5ef2aSThomas Huth #define DREG(x) FREG(x) /* Assumes lsb of (x) is always 0 */ 339fcf5ef2aSThomas Huth 340fcf5ef2aSThomas Huth #define CHECK_NOT_DELAY_SLOT \ 341a6215749SAurelien Jarno if (ctx->envflags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) { \ 342ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); \ 343fcf5ef2aSThomas Huth gen_helper_raise_slot_illegal_instruction(cpu_env); \ 34463205665SAurelien Jarno ctx->bstate = BS_EXCP; \ 345fcf5ef2aSThomas Huth return; \ 346fcf5ef2aSThomas Huth } 347fcf5ef2aSThomas Huth 348fcf5ef2aSThomas Huth #define CHECK_PRIVILEGED \ 349fcf5ef2aSThomas Huth if (IS_USER(ctx)) { \ 350ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); \ 351a6215749SAurelien Jarno if (ctx->envflags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) { \ 352fcf5ef2aSThomas Huth gen_helper_raise_slot_illegal_instruction(cpu_env); \ 353fcf5ef2aSThomas Huth } else { \ 354fcf5ef2aSThomas Huth gen_helper_raise_illegal_instruction(cpu_env); \ 355fcf5ef2aSThomas Huth } \ 35663205665SAurelien Jarno ctx->bstate = BS_EXCP; \ 357fcf5ef2aSThomas Huth return; \ 358fcf5ef2aSThomas Huth } 359fcf5ef2aSThomas Huth 360fcf5ef2aSThomas Huth #define CHECK_FPU_ENABLED \ 361a6215749SAurelien Jarno if (ctx->tbflags & (1u << SR_FD)) { \ 362ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); \ 363a6215749SAurelien Jarno if (ctx->envflags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) { \ 364fcf5ef2aSThomas Huth gen_helper_raise_slot_fpu_disable(cpu_env); \ 365fcf5ef2aSThomas Huth } else { \ 366fcf5ef2aSThomas Huth gen_helper_raise_fpu_disable(cpu_env); \ 367fcf5ef2aSThomas Huth } \ 36863205665SAurelien Jarno ctx->bstate = BS_EXCP; \ 369fcf5ef2aSThomas Huth return; \ 370fcf5ef2aSThomas Huth } 371fcf5ef2aSThomas Huth 372fcf5ef2aSThomas Huth static void _decode_opc(DisasContext * ctx) 373fcf5ef2aSThomas Huth { 374fcf5ef2aSThomas Huth /* This code tries to make movcal emulation sufficiently 375fcf5ef2aSThomas Huth accurate for Linux purposes. This instruction writes 376fcf5ef2aSThomas Huth memory, and prior to that, always allocates a cache line. 377fcf5ef2aSThomas Huth It is used in two contexts: 378fcf5ef2aSThomas Huth - in memcpy, where data is copied in blocks, the first write 379fcf5ef2aSThomas Huth of to a block uses movca.l for performance. 380fcf5ef2aSThomas Huth - in arch/sh/mm/cache-sh4.c, movcal.l + ocbi combination is used 381fcf5ef2aSThomas Huth to flush the cache. Here, the data written by movcal.l is never 382fcf5ef2aSThomas Huth written to memory, and the data written is just bogus. 383fcf5ef2aSThomas Huth 384fcf5ef2aSThomas Huth To simulate this, we simulate movcal.l, we store the value to memory, 385fcf5ef2aSThomas Huth but we also remember the previous content. If we see ocbi, we check 386fcf5ef2aSThomas Huth if movcal.l for that address was done previously. If so, the write should 387fcf5ef2aSThomas Huth not have hit the memory, so we restore the previous content. 388fcf5ef2aSThomas Huth When we see an instruction that is neither movca.l 389fcf5ef2aSThomas Huth nor ocbi, the previous content is discarded. 390fcf5ef2aSThomas Huth 391fcf5ef2aSThomas Huth To optimize, we only try to flush stores when we're at the start of 392fcf5ef2aSThomas Huth TB, or if we already saw movca.l in this TB and did not flush stores 393fcf5ef2aSThomas Huth yet. */ 394fcf5ef2aSThomas Huth if (ctx->has_movcal) 395fcf5ef2aSThomas Huth { 396fcf5ef2aSThomas Huth int opcode = ctx->opcode & 0xf0ff; 397fcf5ef2aSThomas Huth if (opcode != 0x0093 /* ocbi */ 398fcf5ef2aSThomas Huth && opcode != 0x00c3 /* movca.l */) 399fcf5ef2aSThomas Huth { 400fcf5ef2aSThomas Huth gen_helper_discard_movcal_backup(cpu_env); 401fcf5ef2aSThomas Huth ctx->has_movcal = 0; 402fcf5ef2aSThomas Huth } 403fcf5ef2aSThomas Huth } 404fcf5ef2aSThomas Huth 405fcf5ef2aSThomas Huth #if 0 406fcf5ef2aSThomas Huth fprintf(stderr, "Translating opcode 0x%04x\n", ctx->opcode); 407fcf5ef2aSThomas Huth #endif 408fcf5ef2aSThomas Huth 409fcf5ef2aSThomas Huth switch (ctx->opcode) { 410fcf5ef2aSThomas Huth case 0x0019: /* div0u */ 411fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_m, 0); 412fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_q, 0); 413fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 0); 414fcf5ef2aSThomas Huth return; 415fcf5ef2aSThomas Huth case 0x000b: /* rts */ 416fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 417fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, cpu_pr); 418a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 419fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 420fcf5ef2aSThomas Huth return; 421fcf5ef2aSThomas Huth case 0x0028: /* clrmac */ 422fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_mach, 0); 423fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_macl, 0); 424fcf5ef2aSThomas Huth return; 425fcf5ef2aSThomas Huth case 0x0048: /* clrs */ 426fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr, cpu_sr, ~(1u << SR_S)); 427fcf5ef2aSThomas Huth return; 428fcf5ef2aSThomas Huth case 0x0008: /* clrt */ 429fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 0); 430fcf5ef2aSThomas Huth return; 431fcf5ef2aSThomas Huth case 0x0038: /* ldtlb */ 432fcf5ef2aSThomas Huth CHECK_PRIVILEGED 433fcf5ef2aSThomas Huth gen_helper_ldtlb(cpu_env); 434fcf5ef2aSThomas Huth return; 435fcf5ef2aSThomas Huth case 0x002b: /* rte */ 436fcf5ef2aSThomas Huth CHECK_PRIVILEGED 437fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 438fcf5ef2aSThomas Huth gen_write_sr(cpu_ssr); 439fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, cpu_spc); 440a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 441fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 442fcf5ef2aSThomas Huth return; 443fcf5ef2aSThomas Huth case 0x0058: /* sets */ 444fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_sr, cpu_sr, (1u << SR_S)); 445fcf5ef2aSThomas Huth return; 446fcf5ef2aSThomas Huth case 0x0018: /* sett */ 447fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 1); 448fcf5ef2aSThomas Huth return; 449fcf5ef2aSThomas Huth case 0xfbfd: /* frchg */ 450fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_FR); 451fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 452fcf5ef2aSThomas Huth return; 453fcf5ef2aSThomas Huth case 0xf3fd: /* fschg */ 454fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_SZ); 455fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 456fcf5ef2aSThomas Huth return; 457fcf5ef2aSThomas Huth case 0x0009: /* nop */ 458fcf5ef2aSThomas Huth return; 459fcf5ef2aSThomas Huth case 0x001b: /* sleep */ 460fcf5ef2aSThomas Huth CHECK_PRIVILEGED 461fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, ctx->pc + 2); 462fcf5ef2aSThomas Huth gen_helper_sleep(cpu_env); 463fcf5ef2aSThomas Huth return; 464fcf5ef2aSThomas Huth } 465fcf5ef2aSThomas Huth 466fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf000) { 467fcf5ef2aSThomas Huth case 0x1000: /* mov.l Rm,@(disp,Rn) */ 468fcf5ef2aSThomas Huth { 469fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 470fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B11_8), B3_0 * 4); 471fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 472fcf5ef2aSThomas Huth tcg_temp_free(addr); 473fcf5ef2aSThomas Huth } 474fcf5ef2aSThomas Huth return; 475fcf5ef2aSThomas Huth case 0x5000: /* mov.l @(disp,Rm),Rn */ 476fcf5ef2aSThomas Huth { 477fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 478fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 4); 479fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 480fcf5ef2aSThomas Huth tcg_temp_free(addr); 481fcf5ef2aSThomas Huth } 482fcf5ef2aSThomas Huth return; 483fcf5ef2aSThomas Huth case 0xe000: /* mov #imm,Rn */ 484fcf5ef2aSThomas Huth tcg_gen_movi_i32(REG(B11_8), B7_0s); 485fcf5ef2aSThomas Huth return; 486fcf5ef2aSThomas Huth case 0x9000: /* mov.w @(disp,PC),Rn */ 487fcf5ef2aSThomas Huth { 488fcf5ef2aSThomas Huth TCGv addr = tcg_const_i32(ctx->pc + 4 + B7_0 * 2); 489fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESW); 490fcf5ef2aSThomas Huth tcg_temp_free(addr); 491fcf5ef2aSThomas Huth } 492fcf5ef2aSThomas Huth return; 493fcf5ef2aSThomas Huth case 0xd000: /* mov.l @(disp,PC),Rn */ 494fcf5ef2aSThomas Huth { 495fcf5ef2aSThomas Huth TCGv addr = tcg_const_i32((ctx->pc + 4 + B7_0 * 4) & ~3); 496fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 497fcf5ef2aSThomas Huth tcg_temp_free(addr); 498fcf5ef2aSThomas Huth } 499fcf5ef2aSThomas Huth return; 500fcf5ef2aSThomas Huth case 0x7000: /* add #imm,Rn */ 501fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), B7_0s); 502fcf5ef2aSThomas Huth return; 503fcf5ef2aSThomas Huth case 0xa000: /* bra disp */ 504fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 505fcf5ef2aSThomas Huth ctx->delayed_pc = ctx->pc + 4 + B11_0s * 2; 506a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 507fcf5ef2aSThomas Huth return; 508fcf5ef2aSThomas Huth case 0xb000: /* bsr disp */ 509fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 510fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pr, ctx->pc + 4); 511fcf5ef2aSThomas Huth ctx->delayed_pc = ctx->pc + 4 + B11_0s * 2; 512a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 513fcf5ef2aSThomas Huth return; 514fcf5ef2aSThomas Huth } 515fcf5ef2aSThomas Huth 516fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 517fcf5ef2aSThomas Huth case 0x6003: /* mov Rm,Rn */ 518fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), REG(B7_4)); 519fcf5ef2aSThomas Huth return; 520fcf5ef2aSThomas Huth case 0x2000: /* mov.b Rm,@Rn */ 521fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_UB); 522fcf5ef2aSThomas Huth return; 523fcf5ef2aSThomas Huth case 0x2001: /* mov.w Rm,@Rn */ 524fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_TEUW); 525fcf5ef2aSThomas Huth return; 526fcf5ef2aSThomas Huth case 0x2002: /* mov.l Rm,@Rn */ 527fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_TEUL); 528fcf5ef2aSThomas Huth return; 529fcf5ef2aSThomas Huth case 0x6000: /* mov.b @Rm,Rn */ 530fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB); 531fcf5ef2aSThomas Huth return; 532fcf5ef2aSThomas Huth case 0x6001: /* mov.w @Rm,Rn */ 533fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESW); 534fcf5ef2aSThomas Huth return; 535fcf5ef2aSThomas Huth case 0x6002: /* mov.l @Rm,Rn */ 536fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESL); 537fcf5ef2aSThomas Huth return; 538fcf5ef2aSThomas Huth case 0x2004: /* mov.b Rm,@-Rn */ 539fcf5ef2aSThomas Huth { 540fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 541fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 1); 542fcf5ef2aSThomas Huth /* might cause re-execution */ 543fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB); 544fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); /* modify register status */ 545fcf5ef2aSThomas Huth tcg_temp_free(addr); 546fcf5ef2aSThomas Huth } 547fcf5ef2aSThomas Huth return; 548fcf5ef2aSThomas Huth case 0x2005: /* mov.w Rm,@-Rn */ 549fcf5ef2aSThomas Huth { 550fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 551fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 2); 552fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUW); 553fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 554fcf5ef2aSThomas Huth tcg_temp_free(addr); 555fcf5ef2aSThomas Huth } 556fcf5ef2aSThomas Huth return; 557fcf5ef2aSThomas Huth case 0x2006: /* mov.l Rm,@-Rn */ 558fcf5ef2aSThomas Huth { 559fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 560fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 561fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 562fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 563fcf5ef2aSThomas Huth } 564fcf5ef2aSThomas Huth return; 565fcf5ef2aSThomas Huth case 0x6004: /* mov.b @Rm+,Rn */ 566fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB); 567fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 568fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 1); 569fcf5ef2aSThomas Huth return; 570fcf5ef2aSThomas Huth case 0x6005: /* mov.w @Rm+,Rn */ 571fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESW); 572fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 573fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2); 574fcf5ef2aSThomas Huth return; 575fcf5ef2aSThomas Huth case 0x6006: /* mov.l @Rm+,Rn */ 576fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESL); 577fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 578fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 579fcf5ef2aSThomas Huth return; 580fcf5ef2aSThomas Huth case 0x0004: /* mov.b Rm,@(R0,Rn) */ 581fcf5ef2aSThomas Huth { 582fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 583fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 584fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB); 585fcf5ef2aSThomas Huth tcg_temp_free(addr); 586fcf5ef2aSThomas Huth } 587fcf5ef2aSThomas Huth return; 588fcf5ef2aSThomas Huth case 0x0005: /* mov.w Rm,@(R0,Rn) */ 589fcf5ef2aSThomas Huth { 590fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 591fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 592fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUW); 593fcf5ef2aSThomas Huth tcg_temp_free(addr); 594fcf5ef2aSThomas Huth } 595fcf5ef2aSThomas Huth return; 596fcf5ef2aSThomas Huth case 0x0006: /* mov.l Rm,@(R0,Rn) */ 597fcf5ef2aSThomas Huth { 598fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 599fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 600fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 601fcf5ef2aSThomas Huth tcg_temp_free(addr); 602fcf5ef2aSThomas Huth } 603fcf5ef2aSThomas Huth return; 604fcf5ef2aSThomas Huth case 0x000c: /* mov.b @(R0,Rm),Rn */ 605fcf5ef2aSThomas Huth { 606fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 607fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 608fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_SB); 609fcf5ef2aSThomas Huth tcg_temp_free(addr); 610fcf5ef2aSThomas Huth } 611fcf5ef2aSThomas Huth return; 612fcf5ef2aSThomas Huth case 0x000d: /* mov.w @(R0,Rm),Rn */ 613fcf5ef2aSThomas Huth { 614fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 615fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 616fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESW); 617fcf5ef2aSThomas Huth tcg_temp_free(addr); 618fcf5ef2aSThomas Huth } 619fcf5ef2aSThomas Huth return; 620fcf5ef2aSThomas Huth case 0x000e: /* mov.l @(R0,Rm),Rn */ 621fcf5ef2aSThomas Huth { 622fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 623fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 624fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 625fcf5ef2aSThomas Huth tcg_temp_free(addr); 626fcf5ef2aSThomas Huth } 627fcf5ef2aSThomas Huth return; 628fcf5ef2aSThomas Huth case 0x6008: /* swap.b Rm,Rn */ 629fcf5ef2aSThomas Huth { 630fcf5ef2aSThomas Huth TCGv low = tcg_temp_new();; 631fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(low, REG(B7_4)); 632fcf5ef2aSThomas Huth tcg_gen_bswap16_i32(low, low); 633fcf5ef2aSThomas Huth tcg_gen_deposit_i32(REG(B11_8), REG(B7_4), low, 0, 16); 634fcf5ef2aSThomas Huth tcg_temp_free(low); 635fcf5ef2aSThomas Huth } 636fcf5ef2aSThomas Huth return; 637fcf5ef2aSThomas Huth case 0x6009: /* swap.w Rm,Rn */ 638fcf5ef2aSThomas Huth tcg_gen_rotli_i32(REG(B11_8), REG(B7_4), 16); 639fcf5ef2aSThomas Huth return; 640fcf5ef2aSThomas Huth case 0x200d: /* xtrct Rm,Rn */ 641fcf5ef2aSThomas Huth { 642fcf5ef2aSThomas Huth TCGv high, low; 643fcf5ef2aSThomas Huth high = tcg_temp_new(); 644fcf5ef2aSThomas Huth tcg_gen_shli_i32(high, REG(B7_4), 16); 645fcf5ef2aSThomas Huth low = tcg_temp_new(); 646fcf5ef2aSThomas Huth tcg_gen_shri_i32(low, REG(B11_8), 16); 647fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), high, low); 648fcf5ef2aSThomas Huth tcg_temp_free(low); 649fcf5ef2aSThomas Huth tcg_temp_free(high); 650fcf5ef2aSThomas Huth } 651fcf5ef2aSThomas Huth return; 652fcf5ef2aSThomas Huth case 0x300c: /* add Rm,Rn */ 653fcf5ef2aSThomas Huth tcg_gen_add_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 654fcf5ef2aSThomas Huth return; 655fcf5ef2aSThomas Huth case 0x300e: /* addc Rm,Rn */ 656fcf5ef2aSThomas Huth { 657fcf5ef2aSThomas Huth TCGv t0, t1; 658fcf5ef2aSThomas Huth t0 = tcg_const_tl(0); 659fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 660fcf5ef2aSThomas Huth tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0); 661fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), cpu_sr_t, 662fcf5ef2aSThomas Huth REG(B11_8), t0, t1, cpu_sr_t); 663fcf5ef2aSThomas Huth tcg_temp_free(t0); 664fcf5ef2aSThomas Huth tcg_temp_free(t1); 665fcf5ef2aSThomas Huth } 666fcf5ef2aSThomas Huth return; 667fcf5ef2aSThomas Huth case 0x300f: /* addv Rm,Rn */ 668fcf5ef2aSThomas Huth { 669fcf5ef2aSThomas Huth TCGv t0, t1, t2; 670fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 671fcf5ef2aSThomas Huth tcg_gen_add_i32(t0, REG(B7_4), REG(B11_8)); 672fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 673fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t0, REG(B11_8)); 674fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 675fcf5ef2aSThomas Huth tcg_gen_xor_i32(t2, REG(B7_4), REG(B11_8)); 676fcf5ef2aSThomas Huth tcg_gen_andc_i32(cpu_sr_t, t1, t2); 677fcf5ef2aSThomas Huth tcg_temp_free(t2); 678fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, cpu_sr_t, 31); 679fcf5ef2aSThomas Huth tcg_temp_free(t1); 680fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B7_4), t0); 681fcf5ef2aSThomas Huth tcg_temp_free(t0); 682fcf5ef2aSThomas Huth } 683fcf5ef2aSThomas Huth return; 684fcf5ef2aSThomas Huth case 0x2009: /* and Rm,Rn */ 685fcf5ef2aSThomas Huth tcg_gen_and_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 686fcf5ef2aSThomas Huth return; 687fcf5ef2aSThomas Huth case 0x3000: /* cmp/eq Rm,Rn */ 688fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), REG(B7_4)); 689fcf5ef2aSThomas Huth return; 690fcf5ef2aSThomas Huth case 0x3003: /* cmp/ge Rm,Rn */ 691fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), REG(B7_4)); 692fcf5ef2aSThomas Huth return; 693fcf5ef2aSThomas Huth case 0x3007: /* cmp/gt Rm,Rn */ 694fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), REG(B7_4)); 695fcf5ef2aSThomas Huth return; 696fcf5ef2aSThomas Huth case 0x3006: /* cmp/hi Rm,Rn */ 697fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GTU, cpu_sr_t, REG(B11_8), REG(B7_4)); 698fcf5ef2aSThomas Huth return; 699fcf5ef2aSThomas Huth case 0x3002: /* cmp/hs Rm,Rn */ 700fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GEU, cpu_sr_t, REG(B11_8), REG(B7_4)); 701fcf5ef2aSThomas Huth return; 702fcf5ef2aSThomas Huth case 0x200c: /* cmp/str Rm,Rn */ 703fcf5ef2aSThomas Huth { 704fcf5ef2aSThomas Huth TCGv cmp1 = tcg_temp_new(); 705fcf5ef2aSThomas Huth TCGv cmp2 = tcg_temp_new(); 706fcf5ef2aSThomas Huth tcg_gen_xor_i32(cmp2, REG(B7_4), REG(B11_8)); 707fcf5ef2aSThomas Huth tcg_gen_subi_i32(cmp1, cmp2, 0x01010101); 708fcf5ef2aSThomas Huth tcg_gen_andc_i32(cmp1, cmp1, cmp2); 709fcf5ef2aSThomas Huth tcg_gen_andi_i32(cmp1, cmp1, 0x80808080); 710fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_NE, cpu_sr_t, cmp1, 0); 711fcf5ef2aSThomas Huth tcg_temp_free(cmp2); 712fcf5ef2aSThomas Huth tcg_temp_free(cmp1); 713fcf5ef2aSThomas Huth } 714fcf5ef2aSThomas Huth return; 715fcf5ef2aSThomas Huth case 0x2007: /* div0s Rm,Rn */ 716fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_q, REG(B11_8), 31); /* SR_Q */ 717fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_m, REG(B7_4), 31); /* SR_M */ 718fcf5ef2aSThomas Huth tcg_gen_xor_i32(cpu_sr_t, cpu_sr_q, cpu_sr_m); /* SR_T */ 719fcf5ef2aSThomas Huth return; 720fcf5ef2aSThomas Huth case 0x3004: /* div1 Rm,Rn */ 721fcf5ef2aSThomas Huth { 722fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 723fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 724fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 725fcf5ef2aSThomas Huth TCGv zero = tcg_const_i32(0); 726fcf5ef2aSThomas Huth 727fcf5ef2aSThomas Huth /* shift left arg1, saving the bit being pushed out and inserting 728fcf5ef2aSThomas Huth T on the right */ 729fcf5ef2aSThomas Huth tcg_gen_shri_i32(t0, REG(B11_8), 31); 730fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 731fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), cpu_sr_t); 732fcf5ef2aSThomas Huth 733fcf5ef2aSThomas Huth /* Add or subtract arg0 from arg1 depending if Q == M. To avoid 734fcf5ef2aSThomas Huth using 64-bit temps, we compute arg0's high part from q ^ m, so 735fcf5ef2aSThomas Huth that it is 0x00000000 when adding the value or 0xffffffff when 736fcf5ef2aSThomas Huth subtracting it. */ 737fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, cpu_sr_q, cpu_sr_m); 738fcf5ef2aSThomas Huth tcg_gen_subi_i32(t1, t1, 1); 739fcf5ef2aSThomas Huth tcg_gen_neg_i32(t2, REG(B7_4)); 740fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_EQ, t2, t1, zero, REG(B7_4), t2); 741fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), t1, REG(B11_8), zero, t2, t1); 742fcf5ef2aSThomas Huth 743fcf5ef2aSThomas Huth /* compute T and Q depending on carry */ 744fcf5ef2aSThomas Huth tcg_gen_andi_i32(t1, t1, 1); 745fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t1, t0); 746fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_sr_t, t1, 1); 747fcf5ef2aSThomas Huth tcg_gen_xor_i32(cpu_sr_q, cpu_sr_m, t1); 748fcf5ef2aSThomas Huth 749fcf5ef2aSThomas Huth tcg_temp_free(zero); 750fcf5ef2aSThomas Huth tcg_temp_free(t2); 751fcf5ef2aSThomas Huth tcg_temp_free(t1); 752fcf5ef2aSThomas Huth tcg_temp_free(t0); 753fcf5ef2aSThomas Huth } 754fcf5ef2aSThomas Huth return; 755fcf5ef2aSThomas Huth case 0x300d: /* dmuls.l Rm,Rn */ 756fcf5ef2aSThomas Huth tcg_gen_muls2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8)); 757fcf5ef2aSThomas Huth return; 758fcf5ef2aSThomas Huth case 0x3005: /* dmulu.l Rm,Rn */ 759fcf5ef2aSThomas Huth tcg_gen_mulu2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8)); 760fcf5ef2aSThomas Huth return; 761fcf5ef2aSThomas Huth case 0x600e: /* exts.b Rm,Rn */ 762fcf5ef2aSThomas Huth tcg_gen_ext8s_i32(REG(B11_8), REG(B7_4)); 763fcf5ef2aSThomas Huth return; 764fcf5ef2aSThomas Huth case 0x600f: /* exts.w Rm,Rn */ 765fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(REG(B11_8), REG(B7_4)); 766fcf5ef2aSThomas Huth return; 767fcf5ef2aSThomas Huth case 0x600c: /* extu.b Rm,Rn */ 768fcf5ef2aSThomas Huth tcg_gen_ext8u_i32(REG(B11_8), REG(B7_4)); 769fcf5ef2aSThomas Huth return; 770fcf5ef2aSThomas Huth case 0x600d: /* extu.w Rm,Rn */ 771fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(REG(B11_8), REG(B7_4)); 772fcf5ef2aSThomas Huth return; 773fcf5ef2aSThomas Huth case 0x000f: /* mac.l @Rm+,@Rn+ */ 774fcf5ef2aSThomas Huth { 775fcf5ef2aSThomas Huth TCGv arg0, arg1; 776fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 777fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, MO_TESL); 778fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 779fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, MO_TESL); 780fcf5ef2aSThomas Huth gen_helper_macl(cpu_env, arg0, arg1); 781fcf5ef2aSThomas Huth tcg_temp_free(arg1); 782fcf5ef2aSThomas Huth tcg_temp_free(arg0); 783fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 784fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 785fcf5ef2aSThomas Huth } 786fcf5ef2aSThomas Huth return; 787fcf5ef2aSThomas Huth case 0x400f: /* mac.w @Rm+,@Rn+ */ 788fcf5ef2aSThomas Huth { 789fcf5ef2aSThomas Huth TCGv arg0, arg1; 790fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 791fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, MO_TESL); 792fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 793fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, MO_TESL); 794fcf5ef2aSThomas Huth gen_helper_macw(cpu_env, arg0, arg1); 795fcf5ef2aSThomas Huth tcg_temp_free(arg1); 796fcf5ef2aSThomas Huth tcg_temp_free(arg0); 797fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 2); 798fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2); 799fcf5ef2aSThomas Huth } 800fcf5ef2aSThomas Huth return; 801fcf5ef2aSThomas Huth case 0x0007: /* mul.l Rm,Rn */ 802fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, REG(B7_4), REG(B11_8)); 803fcf5ef2aSThomas Huth return; 804fcf5ef2aSThomas Huth case 0x200f: /* muls.w Rm,Rn */ 805fcf5ef2aSThomas Huth { 806fcf5ef2aSThomas Huth TCGv arg0, arg1; 807fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 808fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(arg0, REG(B7_4)); 809fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 810fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(arg1, REG(B11_8)); 811fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, arg0, arg1); 812fcf5ef2aSThomas Huth tcg_temp_free(arg1); 813fcf5ef2aSThomas Huth tcg_temp_free(arg0); 814fcf5ef2aSThomas Huth } 815fcf5ef2aSThomas Huth return; 816fcf5ef2aSThomas Huth case 0x200e: /* mulu.w Rm,Rn */ 817fcf5ef2aSThomas Huth { 818fcf5ef2aSThomas Huth TCGv arg0, arg1; 819fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 820fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(arg0, REG(B7_4)); 821fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 822fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(arg1, REG(B11_8)); 823fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, arg0, arg1); 824fcf5ef2aSThomas Huth tcg_temp_free(arg1); 825fcf5ef2aSThomas Huth tcg_temp_free(arg0); 826fcf5ef2aSThomas Huth } 827fcf5ef2aSThomas Huth return; 828fcf5ef2aSThomas Huth case 0x600b: /* neg Rm,Rn */ 829fcf5ef2aSThomas Huth tcg_gen_neg_i32(REG(B11_8), REG(B7_4)); 830fcf5ef2aSThomas Huth return; 831fcf5ef2aSThomas Huth case 0x600a: /* negc Rm,Rn */ 832fcf5ef2aSThomas Huth { 833fcf5ef2aSThomas Huth TCGv t0 = tcg_const_i32(0); 834fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), cpu_sr_t, 835fcf5ef2aSThomas Huth REG(B7_4), t0, cpu_sr_t, t0); 836fcf5ef2aSThomas Huth tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t, 837fcf5ef2aSThomas Huth t0, t0, REG(B11_8), cpu_sr_t); 838fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1); 839fcf5ef2aSThomas Huth tcg_temp_free(t0); 840fcf5ef2aSThomas Huth } 841fcf5ef2aSThomas Huth return; 842fcf5ef2aSThomas Huth case 0x6007: /* not Rm,Rn */ 843fcf5ef2aSThomas Huth tcg_gen_not_i32(REG(B11_8), REG(B7_4)); 844fcf5ef2aSThomas Huth return; 845fcf5ef2aSThomas Huth case 0x200b: /* or Rm,Rn */ 846fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 847fcf5ef2aSThomas Huth return; 848fcf5ef2aSThomas Huth case 0x400c: /* shad Rm,Rn */ 849fcf5ef2aSThomas Huth { 850fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 851fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 852fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 853fcf5ef2aSThomas Huth 854fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, REG(B7_4), 0x1f); 855fcf5ef2aSThomas Huth 856fcf5ef2aSThomas Huth /* positive case: shift to the left */ 857fcf5ef2aSThomas Huth tcg_gen_shl_i32(t1, REG(B11_8), t0); 858fcf5ef2aSThomas Huth 859fcf5ef2aSThomas Huth /* negative case: shift to the right in two steps to 860fcf5ef2aSThomas Huth correctly handle the -32 case */ 861fcf5ef2aSThomas Huth tcg_gen_xori_i32(t0, t0, 0x1f); 862fcf5ef2aSThomas Huth tcg_gen_sar_i32(t2, REG(B11_8), t0); 863fcf5ef2aSThomas Huth tcg_gen_sari_i32(t2, t2, 1); 864fcf5ef2aSThomas Huth 865fcf5ef2aSThomas Huth /* select between the two cases */ 866fcf5ef2aSThomas Huth tcg_gen_movi_i32(t0, 0); 867fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2); 868fcf5ef2aSThomas Huth 869fcf5ef2aSThomas Huth tcg_temp_free(t0); 870fcf5ef2aSThomas Huth tcg_temp_free(t1); 871fcf5ef2aSThomas Huth tcg_temp_free(t2); 872fcf5ef2aSThomas Huth } 873fcf5ef2aSThomas Huth return; 874fcf5ef2aSThomas Huth case 0x400d: /* shld Rm,Rn */ 875fcf5ef2aSThomas Huth { 876fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 877fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 878fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 879fcf5ef2aSThomas Huth 880fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, REG(B7_4), 0x1f); 881fcf5ef2aSThomas Huth 882fcf5ef2aSThomas Huth /* positive case: shift to the left */ 883fcf5ef2aSThomas Huth tcg_gen_shl_i32(t1, REG(B11_8), t0); 884fcf5ef2aSThomas Huth 885fcf5ef2aSThomas Huth /* negative case: shift to the right in two steps to 886fcf5ef2aSThomas Huth correctly handle the -32 case */ 887fcf5ef2aSThomas Huth tcg_gen_xori_i32(t0, t0, 0x1f); 888fcf5ef2aSThomas Huth tcg_gen_shr_i32(t2, REG(B11_8), t0); 889fcf5ef2aSThomas Huth tcg_gen_shri_i32(t2, t2, 1); 890fcf5ef2aSThomas Huth 891fcf5ef2aSThomas Huth /* select between the two cases */ 892fcf5ef2aSThomas Huth tcg_gen_movi_i32(t0, 0); 893fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2); 894fcf5ef2aSThomas Huth 895fcf5ef2aSThomas Huth tcg_temp_free(t0); 896fcf5ef2aSThomas Huth tcg_temp_free(t1); 897fcf5ef2aSThomas Huth tcg_temp_free(t2); 898fcf5ef2aSThomas Huth } 899fcf5ef2aSThomas Huth return; 900fcf5ef2aSThomas Huth case 0x3008: /* sub Rm,Rn */ 901fcf5ef2aSThomas Huth tcg_gen_sub_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 902fcf5ef2aSThomas Huth return; 903fcf5ef2aSThomas Huth case 0x300a: /* subc Rm,Rn */ 904fcf5ef2aSThomas Huth { 905fcf5ef2aSThomas Huth TCGv t0, t1; 906fcf5ef2aSThomas Huth t0 = tcg_const_tl(0); 907fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 908fcf5ef2aSThomas Huth tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0); 909fcf5ef2aSThomas Huth tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t, 910fcf5ef2aSThomas Huth REG(B11_8), t0, t1, cpu_sr_t); 911fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1); 912fcf5ef2aSThomas Huth tcg_temp_free(t0); 913fcf5ef2aSThomas Huth tcg_temp_free(t1); 914fcf5ef2aSThomas Huth } 915fcf5ef2aSThomas Huth return; 916fcf5ef2aSThomas Huth case 0x300b: /* subv Rm,Rn */ 917fcf5ef2aSThomas Huth { 918fcf5ef2aSThomas Huth TCGv t0, t1, t2; 919fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 920fcf5ef2aSThomas Huth tcg_gen_sub_i32(t0, REG(B11_8), REG(B7_4)); 921fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 922fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t0, REG(B7_4)); 923fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 924fcf5ef2aSThomas Huth tcg_gen_xor_i32(t2, REG(B11_8), REG(B7_4)); 925fcf5ef2aSThomas Huth tcg_gen_and_i32(t1, t1, t2); 926fcf5ef2aSThomas Huth tcg_temp_free(t2); 927fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, t1, 31); 928fcf5ef2aSThomas Huth tcg_temp_free(t1); 929fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), t0); 930fcf5ef2aSThomas Huth tcg_temp_free(t0); 931fcf5ef2aSThomas Huth } 932fcf5ef2aSThomas Huth return; 933fcf5ef2aSThomas Huth case 0x2008: /* tst Rm,Rn */ 934fcf5ef2aSThomas Huth { 935fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 936fcf5ef2aSThomas Huth tcg_gen_and_i32(val, REG(B7_4), REG(B11_8)); 937fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 938fcf5ef2aSThomas Huth tcg_temp_free(val); 939fcf5ef2aSThomas Huth } 940fcf5ef2aSThomas Huth return; 941fcf5ef2aSThomas Huth case 0x200a: /* xor Rm,Rn */ 942fcf5ef2aSThomas Huth tcg_gen_xor_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 943fcf5ef2aSThomas Huth return; 944fcf5ef2aSThomas Huth case 0xf00c: /* fmov {F,D,X}Rm,{F,D,X}Rn - FPSCR: Nothing */ 945fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 946a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 947fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 948fcf5ef2aSThomas Huth gen_load_fpr64(fp, XREG(B7_4)); 949fcf5ef2aSThomas Huth gen_store_fpr64(fp, XREG(B11_8)); 950fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 951fcf5ef2aSThomas Huth } else { 952fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]); 953fcf5ef2aSThomas Huth } 954fcf5ef2aSThomas Huth return; 955fcf5ef2aSThomas Huth case 0xf00a: /* fmov {F,D,X}Rm,@Rn - FPSCR: Nothing */ 956fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 957a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 958fcf5ef2aSThomas Huth TCGv addr_hi = tcg_temp_new(); 959fcf5ef2aSThomas Huth int fr = XREG(B7_4); 960fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr_hi, REG(B11_8), 4); 961fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[fr], REG(B11_8), 962fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 963fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[fr+1], addr_hi, 964fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 965fcf5ef2aSThomas Huth tcg_temp_free(addr_hi); 966fcf5ef2aSThomas Huth } else { 967fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[FREG(B7_4)], REG(B11_8), 968fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 969fcf5ef2aSThomas Huth } 970fcf5ef2aSThomas Huth return; 971fcf5ef2aSThomas Huth case 0xf008: /* fmov @Rm,{F,D,X}Rn - FPSCR: Nothing */ 972fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 973a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 974fcf5ef2aSThomas Huth TCGv addr_hi = tcg_temp_new(); 975fcf5ef2aSThomas Huth int fr = XREG(B11_8); 976fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr_hi, REG(B7_4), 4); 977fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr], REG(B7_4), ctx->memidx, MO_TEUL); 978fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr+1], addr_hi, ctx->memidx, MO_TEUL); 979fcf5ef2aSThomas Huth tcg_temp_free(addr_hi); 980fcf5ef2aSThomas Huth } else { 981fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[FREG(B11_8)], REG(B7_4), 982fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 983fcf5ef2aSThomas Huth } 984fcf5ef2aSThomas Huth return; 985fcf5ef2aSThomas Huth case 0xf009: /* fmov @Rm+,{F,D,X}Rn - FPSCR: Nothing */ 986fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 987a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 988fcf5ef2aSThomas Huth TCGv addr_hi = tcg_temp_new(); 989fcf5ef2aSThomas Huth int fr = XREG(B11_8); 990fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr_hi, REG(B7_4), 4); 991fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr], REG(B7_4), ctx->memidx, MO_TEUL); 992fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr+1], addr_hi, ctx->memidx, MO_TEUL); 993fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 8); 994fcf5ef2aSThomas Huth tcg_temp_free(addr_hi); 995fcf5ef2aSThomas Huth } else { 996fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[FREG(B11_8)], REG(B7_4), 997fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 998fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 999fcf5ef2aSThomas Huth } 1000fcf5ef2aSThomas Huth return; 1001fcf5ef2aSThomas Huth case 0xf00b: /* fmov {F,D,X}Rm,@-Rn - FPSCR: Nothing */ 1002fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1003fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new_i32(); 1004fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1005a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 1006fcf5ef2aSThomas Huth int fr = XREG(B7_4); 1007fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[fr+1], addr, ctx->memidx, MO_TEUL); 1008fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, addr, 4); 1009fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[fr], addr, ctx->memidx, MO_TEUL); 1010fcf5ef2aSThomas Huth } else { 1011fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[FREG(B7_4)], addr, 1012fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1013fcf5ef2aSThomas Huth } 1014fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1015fcf5ef2aSThomas Huth tcg_temp_free(addr); 1016fcf5ef2aSThomas Huth return; 1017fcf5ef2aSThomas Huth case 0xf006: /* fmov @(R0,Rm),{F,D,X}Rm - FPSCR: Nothing */ 1018fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1019fcf5ef2aSThomas Huth { 1020fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new_i32(); 1021fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 1022a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 1023fcf5ef2aSThomas Huth int fr = XREG(B11_8); 1024fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr], addr, 1025fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1026fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, addr, 4); 1027fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr+1], addr, 1028fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1029fcf5ef2aSThomas Huth } else { 1030fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[FREG(B11_8)], addr, 1031fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1032fcf5ef2aSThomas Huth } 1033fcf5ef2aSThomas Huth tcg_temp_free(addr); 1034fcf5ef2aSThomas Huth } 1035fcf5ef2aSThomas Huth return; 1036fcf5ef2aSThomas Huth case 0xf007: /* fmov {F,D,X}Rn,@(R0,Rn) - FPSCR: Nothing */ 1037fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1038fcf5ef2aSThomas Huth { 1039fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1040fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 1041a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 1042fcf5ef2aSThomas Huth int fr = XREG(B7_4); 1043fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr], addr, 1044fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1045fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, addr, 4); 1046fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr+1], addr, 1047fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1048fcf5ef2aSThomas Huth } else { 1049fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[FREG(B7_4)], addr, 1050fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1051fcf5ef2aSThomas Huth } 1052fcf5ef2aSThomas Huth tcg_temp_free(addr); 1053fcf5ef2aSThomas Huth } 1054fcf5ef2aSThomas Huth return; 1055fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1056fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1057fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1058fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1059fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1060fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1061fcf5ef2aSThomas Huth { 1062fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1063a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1064fcf5ef2aSThomas Huth TCGv_i64 fp0, fp1; 1065fcf5ef2aSThomas Huth 1066fcf5ef2aSThomas Huth if (ctx->opcode & 0x0110) 1067fcf5ef2aSThomas Huth break; /* illegal instruction */ 1068fcf5ef2aSThomas Huth fp0 = tcg_temp_new_i64(); 1069fcf5ef2aSThomas Huth fp1 = tcg_temp_new_i64(); 1070fcf5ef2aSThomas Huth gen_load_fpr64(fp0, DREG(B11_8)); 1071fcf5ef2aSThomas Huth gen_load_fpr64(fp1, DREG(B7_4)); 1072fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 1073fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn */ 1074fcf5ef2aSThomas Huth gen_helper_fadd_DT(fp0, cpu_env, fp0, fp1); 1075fcf5ef2aSThomas Huth break; 1076fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn */ 1077fcf5ef2aSThomas Huth gen_helper_fsub_DT(fp0, cpu_env, fp0, fp1); 1078fcf5ef2aSThomas Huth break; 1079fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn */ 1080fcf5ef2aSThomas Huth gen_helper_fmul_DT(fp0, cpu_env, fp0, fp1); 1081fcf5ef2aSThomas Huth break; 1082fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn */ 1083fcf5ef2aSThomas Huth gen_helper_fdiv_DT(fp0, cpu_env, fp0, fp1); 1084fcf5ef2aSThomas Huth break; 1085fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn */ 1086fcf5ef2aSThomas Huth gen_helper_fcmp_eq_DT(cpu_env, fp0, fp1); 1087fcf5ef2aSThomas Huth return; 1088fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn */ 1089fcf5ef2aSThomas Huth gen_helper_fcmp_gt_DT(cpu_env, fp0, fp1); 1090fcf5ef2aSThomas Huth return; 1091fcf5ef2aSThomas Huth } 1092fcf5ef2aSThomas Huth gen_store_fpr64(fp0, DREG(B11_8)); 1093fcf5ef2aSThomas Huth tcg_temp_free_i64(fp0); 1094fcf5ef2aSThomas Huth tcg_temp_free_i64(fp1); 1095fcf5ef2aSThomas Huth } else { 1096fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 1097fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn */ 1098fcf5ef2aSThomas Huth gen_helper_fadd_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1099fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)], 1100fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1101fcf5ef2aSThomas Huth break; 1102fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn */ 1103fcf5ef2aSThomas Huth gen_helper_fsub_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1104fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)], 1105fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1106fcf5ef2aSThomas Huth break; 1107fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn */ 1108fcf5ef2aSThomas Huth gen_helper_fmul_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1109fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)], 1110fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1111fcf5ef2aSThomas Huth break; 1112fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn */ 1113fcf5ef2aSThomas Huth gen_helper_fdiv_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1114fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)], 1115fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1116fcf5ef2aSThomas Huth break; 1117fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn */ 1118fcf5ef2aSThomas Huth gen_helper_fcmp_eq_FT(cpu_env, cpu_fregs[FREG(B11_8)], 1119fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1120fcf5ef2aSThomas Huth return; 1121fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn */ 1122fcf5ef2aSThomas Huth gen_helper_fcmp_gt_FT(cpu_env, cpu_fregs[FREG(B11_8)], 1123fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1124fcf5ef2aSThomas Huth return; 1125fcf5ef2aSThomas Huth } 1126fcf5ef2aSThomas Huth } 1127fcf5ef2aSThomas Huth } 1128fcf5ef2aSThomas Huth return; 1129fcf5ef2aSThomas Huth case 0xf00e: /* fmac FR0,RM,Rn */ 1130fcf5ef2aSThomas Huth { 1131fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1132a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1133fcf5ef2aSThomas Huth break; /* illegal instruction */ 1134fcf5ef2aSThomas Huth } else { 1135fcf5ef2aSThomas Huth gen_helper_fmac_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1136fcf5ef2aSThomas Huth cpu_fregs[FREG(0)], cpu_fregs[FREG(B7_4)], 1137fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)]); 1138fcf5ef2aSThomas Huth return; 1139fcf5ef2aSThomas Huth } 1140fcf5ef2aSThomas Huth } 1141fcf5ef2aSThomas Huth } 1142fcf5ef2aSThomas Huth 1143fcf5ef2aSThomas Huth switch (ctx->opcode & 0xff00) { 1144fcf5ef2aSThomas Huth case 0xc900: /* and #imm,R0 */ 1145fcf5ef2aSThomas Huth tcg_gen_andi_i32(REG(0), REG(0), B7_0); 1146fcf5ef2aSThomas Huth return; 1147fcf5ef2aSThomas Huth case 0xcd00: /* and.b #imm,@(R0,GBR) */ 1148fcf5ef2aSThomas Huth { 1149fcf5ef2aSThomas Huth TCGv addr, val; 1150fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1151fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1152fcf5ef2aSThomas Huth val = tcg_temp_new(); 1153fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1154fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, B7_0); 1155fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1156fcf5ef2aSThomas Huth tcg_temp_free(val); 1157fcf5ef2aSThomas Huth tcg_temp_free(addr); 1158fcf5ef2aSThomas Huth } 1159fcf5ef2aSThomas Huth return; 1160fcf5ef2aSThomas Huth case 0x8b00: /* bf label */ 1161fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1162*b3995c23SAurelien Jarno gen_conditional_jump(ctx, ctx->pc + 2, ctx->pc + 4 + B7_0s * 2); 1163fcf5ef2aSThomas Huth return; 1164fcf5ef2aSThomas Huth case 0x8f00: /* bf/s label */ 1165fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1166ac9707eaSAurelien Jarno tcg_gen_xori_i32(cpu_delayed_cond, cpu_sr_t, 1); 1167ac9707eaSAurelien Jarno ctx->delayed_pc = ctx->pc + 4 + B7_0s * 2; 1168a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT_CONDITIONAL; 1169fcf5ef2aSThomas Huth return; 1170fcf5ef2aSThomas Huth case 0x8900: /* bt label */ 1171fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1172*b3995c23SAurelien Jarno gen_conditional_jump(ctx, ctx->pc + 4 + B7_0s * 2, ctx->pc + 2); 1173fcf5ef2aSThomas Huth return; 1174fcf5ef2aSThomas Huth case 0x8d00: /* bt/s label */ 1175fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1176ac9707eaSAurelien Jarno tcg_gen_mov_i32(cpu_delayed_cond, cpu_sr_t); 1177ac9707eaSAurelien Jarno ctx->delayed_pc = ctx->pc + 4 + B7_0s * 2; 1178a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT_CONDITIONAL; 1179fcf5ef2aSThomas Huth return; 1180fcf5ef2aSThomas Huth case 0x8800: /* cmp/eq #imm,R0 */ 1181fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(0), B7_0s); 1182fcf5ef2aSThomas Huth return; 1183fcf5ef2aSThomas Huth case 0xc400: /* mov.b @(disp,GBR),R0 */ 1184fcf5ef2aSThomas Huth { 1185fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1186fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0); 1187fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB); 1188fcf5ef2aSThomas Huth tcg_temp_free(addr); 1189fcf5ef2aSThomas Huth } 1190fcf5ef2aSThomas Huth return; 1191fcf5ef2aSThomas Huth case 0xc500: /* mov.w @(disp,GBR),R0 */ 1192fcf5ef2aSThomas Huth { 1193fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1194fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2); 1195fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW); 1196fcf5ef2aSThomas Huth tcg_temp_free(addr); 1197fcf5ef2aSThomas Huth } 1198fcf5ef2aSThomas Huth return; 1199fcf5ef2aSThomas Huth case 0xc600: /* mov.l @(disp,GBR),R0 */ 1200fcf5ef2aSThomas Huth { 1201fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1202fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4); 1203fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESL); 1204fcf5ef2aSThomas Huth tcg_temp_free(addr); 1205fcf5ef2aSThomas Huth } 1206fcf5ef2aSThomas Huth return; 1207fcf5ef2aSThomas Huth case 0xc000: /* mov.b R0,@(disp,GBR) */ 1208fcf5ef2aSThomas Huth { 1209fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1210fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0); 1211fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB); 1212fcf5ef2aSThomas Huth tcg_temp_free(addr); 1213fcf5ef2aSThomas Huth } 1214fcf5ef2aSThomas Huth return; 1215fcf5ef2aSThomas Huth case 0xc100: /* mov.w R0,@(disp,GBR) */ 1216fcf5ef2aSThomas Huth { 1217fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1218fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2); 1219fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW); 1220fcf5ef2aSThomas Huth tcg_temp_free(addr); 1221fcf5ef2aSThomas Huth } 1222fcf5ef2aSThomas Huth return; 1223fcf5ef2aSThomas Huth case 0xc200: /* mov.l R0,@(disp,GBR) */ 1224fcf5ef2aSThomas Huth { 1225fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1226fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4); 1227fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUL); 1228fcf5ef2aSThomas Huth tcg_temp_free(addr); 1229fcf5ef2aSThomas Huth } 1230fcf5ef2aSThomas Huth return; 1231fcf5ef2aSThomas Huth case 0x8000: /* mov.b R0,@(disp,Rn) */ 1232fcf5ef2aSThomas Huth { 1233fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1234fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0); 1235fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB); 1236fcf5ef2aSThomas Huth tcg_temp_free(addr); 1237fcf5ef2aSThomas Huth } 1238fcf5ef2aSThomas Huth return; 1239fcf5ef2aSThomas Huth case 0x8100: /* mov.w R0,@(disp,Rn) */ 1240fcf5ef2aSThomas Huth { 1241fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1242fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2); 1243fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW); 1244fcf5ef2aSThomas Huth tcg_temp_free(addr); 1245fcf5ef2aSThomas Huth } 1246fcf5ef2aSThomas Huth return; 1247fcf5ef2aSThomas Huth case 0x8400: /* mov.b @(disp,Rn),R0 */ 1248fcf5ef2aSThomas Huth { 1249fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1250fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0); 1251fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB); 1252fcf5ef2aSThomas Huth tcg_temp_free(addr); 1253fcf5ef2aSThomas Huth } 1254fcf5ef2aSThomas Huth return; 1255fcf5ef2aSThomas Huth case 0x8500: /* mov.w @(disp,Rn),R0 */ 1256fcf5ef2aSThomas Huth { 1257fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1258fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2); 1259fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW); 1260fcf5ef2aSThomas Huth tcg_temp_free(addr); 1261fcf5ef2aSThomas Huth } 1262fcf5ef2aSThomas Huth return; 1263fcf5ef2aSThomas Huth case 0xc700: /* mova @(disp,PC),R0 */ 1264fcf5ef2aSThomas Huth tcg_gen_movi_i32(REG(0), ((ctx->pc & 0xfffffffc) + 4 + B7_0 * 4) & ~3); 1265fcf5ef2aSThomas Huth return; 1266fcf5ef2aSThomas Huth case 0xcb00: /* or #imm,R0 */ 1267fcf5ef2aSThomas Huth tcg_gen_ori_i32(REG(0), REG(0), B7_0); 1268fcf5ef2aSThomas Huth return; 1269fcf5ef2aSThomas Huth case 0xcf00: /* or.b #imm,@(R0,GBR) */ 1270fcf5ef2aSThomas Huth { 1271fcf5ef2aSThomas Huth TCGv addr, val; 1272fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1273fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1274fcf5ef2aSThomas Huth val = tcg_temp_new(); 1275fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1276fcf5ef2aSThomas Huth tcg_gen_ori_i32(val, val, B7_0); 1277fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1278fcf5ef2aSThomas Huth tcg_temp_free(val); 1279fcf5ef2aSThomas Huth tcg_temp_free(addr); 1280fcf5ef2aSThomas Huth } 1281fcf5ef2aSThomas Huth return; 1282fcf5ef2aSThomas Huth case 0xc300: /* trapa #imm */ 1283fcf5ef2aSThomas Huth { 1284fcf5ef2aSThomas Huth TCGv imm; 1285fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1286ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); 1287fcf5ef2aSThomas Huth imm = tcg_const_i32(B7_0); 1288fcf5ef2aSThomas Huth gen_helper_trapa(cpu_env, imm); 1289fcf5ef2aSThomas Huth tcg_temp_free(imm); 129063205665SAurelien Jarno ctx->bstate = BS_EXCP; 1291fcf5ef2aSThomas Huth } 1292fcf5ef2aSThomas Huth return; 1293fcf5ef2aSThomas Huth case 0xc800: /* tst #imm,R0 */ 1294fcf5ef2aSThomas Huth { 1295fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1296fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, REG(0), B7_0); 1297fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1298fcf5ef2aSThomas Huth tcg_temp_free(val); 1299fcf5ef2aSThomas Huth } 1300fcf5ef2aSThomas Huth return; 1301fcf5ef2aSThomas Huth case 0xcc00: /* tst.b #imm,@(R0,GBR) */ 1302fcf5ef2aSThomas Huth { 1303fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1304fcf5ef2aSThomas Huth tcg_gen_add_i32(val, REG(0), cpu_gbr); 1305fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, val, ctx->memidx, MO_UB); 1306fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, B7_0); 1307fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1308fcf5ef2aSThomas Huth tcg_temp_free(val); 1309fcf5ef2aSThomas Huth } 1310fcf5ef2aSThomas Huth return; 1311fcf5ef2aSThomas Huth case 0xca00: /* xor #imm,R0 */ 1312fcf5ef2aSThomas Huth tcg_gen_xori_i32(REG(0), REG(0), B7_0); 1313fcf5ef2aSThomas Huth return; 1314fcf5ef2aSThomas Huth case 0xce00: /* xor.b #imm,@(R0,GBR) */ 1315fcf5ef2aSThomas Huth { 1316fcf5ef2aSThomas Huth TCGv addr, val; 1317fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1318fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1319fcf5ef2aSThomas Huth val = tcg_temp_new(); 1320fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1321fcf5ef2aSThomas Huth tcg_gen_xori_i32(val, val, B7_0); 1322fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1323fcf5ef2aSThomas Huth tcg_temp_free(val); 1324fcf5ef2aSThomas Huth tcg_temp_free(addr); 1325fcf5ef2aSThomas Huth } 1326fcf5ef2aSThomas Huth return; 1327fcf5ef2aSThomas Huth } 1328fcf5ef2aSThomas Huth 1329fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf08f) { 1330fcf5ef2aSThomas Huth case 0x408e: /* ldc Rm,Rn_BANK */ 1331fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1332fcf5ef2aSThomas Huth tcg_gen_mov_i32(ALTREG(B6_4), REG(B11_8)); 1333fcf5ef2aSThomas Huth return; 1334fcf5ef2aSThomas Huth case 0x4087: /* ldc.l @Rm+,Rn_BANK */ 1335fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1336fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(ALTREG(B6_4), REG(B11_8), ctx->memidx, MO_TESL); 1337fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1338fcf5ef2aSThomas Huth return; 1339fcf5ef2aSThomas Huth case 0x0082: /* stc Rm_BANK,Rn */ 1340fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1341fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), ALTREG(B6_4)); 1342fcf5ef2aSThomas Huth return; 1343fcf5ef2aSThomas Huth case 0x4083: /* stc.l Rm_BANK,@-Rn */ 1344fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1345fcf5ef2aSThomas Huth { 1346fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1347fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1348fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(ALTREG(B6_4), addr, ctx->memidx, MO_TEUL); 1349fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1350fcf5ef2aSThomas Huth tcg_temp_free(addr); 1351fcf5ef2aSThomas Huth } 1352fcf5ef2aSThomas Huth return; 1353fcf5ef2aSThomas Huth } 1354fcf5ef2aSThomas Huth 1355fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf0ff) { 1356fcf5ef2aSThomas Huth case 0x0023: /* braf Rn */ 1357fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1358fcf5ef2aSThomas Huth tcg_gen_addi_i32(cpu_delayed_pc, REG(B11_8), ctx->pc + 4); 1359a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1360fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1361fcf5ef2aSThomas Huth return; 1362fcf5ef2aSThomas Huth case 0x0003: /* bsrf Rn */ 1363fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1364fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pr, ctx->pc + 4); 1365fcf5ef2aSThomas Huth tcg_gen_add_i32(cpu_delayed_pc, REG(B11_8), cpu_pr); 1366a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1367fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1368fcf5ef2aSThomas Huth return; 1369fcf5ef2aSThomas Huth case 0x4015: /* cmp/pl Rn */ 1370fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), 0); 1371fcf5ef2aSThomas Huth return; 1372fcf5ef2aSThomas Huth case 0x4011: /* cmp/pz Rn */ 1373fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), 0); 1374fcf5ef2aSThomas Huth return; 1375fcf5ef2aSThomas Huth case 0x4010: /* dt Rn */ 1376fcf5ef2aSThomas Huth tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 1); 1377fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), 0); 1378fcf5ef2aSThomas Huth return; 1379fcf5ef2aSThomas Huth case 0x402b: /* jmp @Rn */ 1380fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1381fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8)); 1382a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1383fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1384fcf5ef2aSThomas Huth return; 1385fcf5ef2aSThomas Huth case 0x400b: /* jsr @Rn */ 1386fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1387fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pr, ctx->pc + 4); 1388fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8)); 1389a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1390fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1391fcf5ef2aSThomas Huth return; 1392fcf5ef2aSThomas Huth case 0x400e: /* ldc Rm,SR */ 1393fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1394fcf5ef2aSThomas Huth { 1395fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1396fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, REG(B11_8), 0x700083f3); 1397fcf5ef2aSThomas Huth gen_write_sr(val); 1398fcf5ef2aSThomas Huth tcg_temp_free(val); 1399fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 1400fcf5ef2aSThomas Huth } 1401fcf5ef2aSThomas Huth return; 1402fcf5ef2aSThomas Huth case 0x4007: /* ldc.l @Rm+,SR */ 1403fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1404fcf5ef2aSThomas Huth { 1405fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1406fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, MO_TESL); 1407fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, 0x700083f3); 1408fcf5ef2aSThomas Huth gen_write_sr(val); 1409fcf5ef2aSThomas Huth tcg_temp_free(val); 1410fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1411fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 1412fcf5ef2aSThomas Huth } 1413fcf5ef2aSThomas Huth return; 1414fcf5ef2aSThomas Huth case 0x0002: /* stc SR,Rn */ 1415fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1416fcf5ef2aSThomas Huth gen_read_sr(REG(B11_8)); 1417fcf5ef2aSThomas Huth return; 1418fcf5ef2aSThomas Huth case 0x4003: /* stc SR,@-Rn */ 1419fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1420fcf5ef2aSThomas Huth { 1421fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1422fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1423fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1424fcf5ef2aSThomas Huth gen_read_sr(val); 1425fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL); 1426fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1427fcf5ef2aSThomas Huth tcg_temp_free(val); 1428fcf5ef2aSThomas Huth tcg_temp_free(addr); 1429fcf5ef2aSThomas Huth } 1430fcf5ef2aSThomas Huth return; 1431fcf5ef2aSThomas Huth #define LD(reg,ldnum,ldpnum,prechk) \ 1432fcf5ef2aSThomas Huth case ldnum: \ 1433fcf5ef2aSThomas Huth prechk \ 1434fcf5ef2aSThomas Huth tcg_gen_mov_i32 (cpu_##reg, REG(B11_8)); \ 1435fcf5ef2aSThomas Huth return; \ 1436fcf5ef2aSThomas Huth case ldpnum: \ 1437fcf5ef2aSThomas Huth prechk \ 1438fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_##reg, REG(B11_8), ctx->memidx, MO_TESL); \ 1439fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); \ 1440fcf5ef2aSThomas Huth return; 1441fcf5ef2aSThomas Huth #define ST(reg,stnum,stpnum,prechk) \ 1442fcf5ef2aSThomas Huth case stnum: \ 1443fcf5ef2aSThomas Huth prechk \ 1444fcf5ef2aSThomas Huth tcg_gen_mov_i32 (REG(B11_8), cpu_##reg); \ 1445fcf5ef2aSThomas Huth return; \ 1446fcf5ef2aSThomas Huth case stpnum: \ 1447fcf5ef2aSThomas Huth prechk \ 1448fcf5ef2aSThomas Huth { \ 1449fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); \ 1450fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); \ 1451fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_##reg, addr, ctx->memidx, MO_TEUL); \ 1452fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); \ 1453fcf5ef2aSThomas Huth tcg_temp_free(addr); \ 1454fcf5ef2aSThomas Huth } \ 1455fcf5ef2aSThomas Huth return; 1456fcf5ef2aSThomas Huth #define LDST(reg,ldnum,ldpnum,stnum,stpnum,prechk) \ 1457fcf5ef2aSThomas Huth LD(reg,ldnum,ldpnum,prechk) \ 1458fcf5ef2aSThomas Huth ST(reg,stnum,stpnum,prechk) 1459fcf5ef2aSThomas Huth LDST(gbr, 0x401e, 0x4017, 0x0012, 0x4013, {}) 1460fcf5ef2aSThomas Huth LDST(vbr, 0x402e, 0x4027, 0x0022, 0x4023, CHECK_PRIVILEGED) 1461fcf5ef2aSThomas Huth LDST(ssr, 0x403e, 0x4037, 0x0032, 0x4033, CHECK_PRIVILEGED) 1462fcf5ef2aSThomas Huth LDST(spc, 0x404e, 0x4047, 0x0042, 0x4043, CHECK_PRIVILEGED) 1463fcf5ef2aSThomas Huth ST(sgr, 0x003a, 0x4032, CHECK_PRIVILEGED) 1464fcf5ef2aSThomas Huth LD(sgr, 0x403a, 0x4036, CHECK_PRIVILEGED if (!(ctx->features & SH_FEATURE_SH4A)) break;) 1465fcf5ef2aSThomas Huth LDST(dbr, 0x40fa, 0x40f6, 0x00fa, 0x40f2, CHECK_PRIVILEGED) 1466fcf5ef2aSThomas Huth LDST(mach, 0x400a, 0x4006, 0x000a, 0x4002, {}) 1467fcf5ef2aSThomas Huth LDST(macl, 0x401a, 0x4016, 0x001a, 0x4012, {}) 1468fcf5ef2aSThomas Huth LDST(pr, 0x402a, 0x4026, 0x002a, 0x4022, {}) 1469fcf5ef2aSThomas Huth LDST(fpul, 0x405a, 0x4056, 0x005a, 0x4052, {CHECK_FPU_ENABLED}) 1470fcf5ef2aSThomas Huth case 0x406a: /* lds Rm,FPSCR */ 1471fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1472fcf5ef2aSThomas Huth gen_helper_ld_fpscr(cpu_env, REG(B11_8)); 1473fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 1474fcf5ef2aSThomas Huth return; 1475fcf5ef2aSThomas Huth case 0x4066: /* lds.l @Rm+,FPSCR */ 1476fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1477fcf5ef2aSThomas Huth { 1478fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1479fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(addr, REG(B11_8), ctx->memidx, MO_TESL); 1480fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1481fcf5ef2aSThomas Huth gen_helper_ld_fpscr(cpu_env, addr); 1482fcf5ef2aSThomas Huth tcg_temp_free(addr); 1483fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 1484fcf5ef2aSThomas Huth } 1485fcf5ef2aSThomas Huth return; 1486fcf5ef2aSThomas Huth case 0x006a: /* sts FPSCR,Rn */ 1487fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1488fcf5ef2aSThomas Huth tcg_gen_andi_i32(REG(B11_8), cpu_fpscr, 0x003fffff); 1489fcf5ef2aSThomas Huth return; 1490fcf5ef2aSThomas Huth case 0x4062: /* sts FPSCR,@-Rn */ 1491fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1492fcf5ef2aSThomas Huth { 1493fcf5ef2aSThomas Huth TCGv addr, val; 1494fcf5ef2aSThomas Huth val = tcg_temp_new(); 1495fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, cpu_fpscr, 0x003fffff); 1496fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1497fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1498fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL); 1499fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1500fcf5ef2aSThomas Huth tcg_temp_free(addr); 1501fcf5ef2aSThomas Huth tcg_temp_free(val); 1502fcf5ef2aSThomas Huth } 1503fcf5ef2aSThomas Huth return; 1504fcf5ef2aSThomas Huth case 0x00c3: /* movca.l R0,@Rm */ 1505fcf5ef2aSThomas Huth { 1506fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1507fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, MO_TEUL); 1508fcf5ef2aSThomas Huth gen_helper_movcal(cpu_env, REG(B11_8), val); 1509fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL); 1510fcf5ef2aSThomas Huth } 1511fcf5ef2aSThomas Huth ctx->has_movcal = 1; 1512fcf5ef2aSThomas Huth return; 1513fcf5ef2aSThomas Huth case 0x40a9: 1514fcf5ef2aSThomas Huth /* MOVUA.L @Rm,R0 (Rm) -> R0 1515fcf5ef2aSThomas Huth Load non-boundary-aligned data */ 1516fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL); 1517fcf5ef2aSThomas Huth return; 1518fcf5ef2aSThomas Huth case 0x40e9: 1519fcf5ef2aSThomas Huth /* MOVUA.L @Rm+,R0 (Rm) -> R0, Rm + 4 -> Rm 1520fcf5ef2aSThomas Huth Load non-boundary-aligned data */ 1521fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL); 1522fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1523fcf5ef2aSThomas Huth return; 1524fcf5ef2aSThomas Huth case 0x0029: /* movt Rn */ 1525fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), cpu_sr_t); 1526fcf5ef2aSThomas Huth return; 1527fcf5ef2aSThomas Huth case 0x0073: 1528fcf5ef2aSThomas Huth /* MOVCO.L 1529fcf5ef2aSThomas Huth LDST -> T 1530fcf5ef2aSThomas Huth If (T == 1) R0 -> (Rn) 1531fcf5ef2aSThomas Huth 0 -> LDST 1532fcf5ef2aSThomas Huth */ 1533fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) { 1534fcf5ef2aSThomas Huth TCGLabel *label = gen_new_label(); 1535fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_sr_t, cpu_ldst); 1536fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_ldst, 0, label); 1537fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL); 1538fcf5ef2aSThomas Huth gen_set_label(label); 1539fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_ldst, 0); 1540fcf5ef2aSThomas Huth return; 1541fcf5ef2aSThomas Huth } else 1542fcf5ef2aSThomas Huth break; 1543fcf5ef2aSThomas Huth case 0x0063: 1544fcf5ef2aSThomas Huth /* MOVLI.L @Rm,R0 1545fcf5ef2aSThomas Huth 1 -> LDST 1546fcf5ef2aSThomas Huth (Rm) -> R0 1547fcf5ef2aSThomas Huth When interrupt/exception 1548fcf5ef2aSThomas Huth occurred 0 -> LDST 1549fcf5ef2aSThomas Huth */ 1550fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) { 1551fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_ldst, 0); 1552fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, MO_TESL); 1553fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_ldst, 1); 1554fcf5ef2aSThomas Huth return; 1555fcf5ef2aSThomas Huth } else 1556fcf5ef2aSThomas Huth break; 1557fcf5ef2aSThomas Huth case 0x0093: /* ocbi @Rn */ 1558fcf5ef2aSThomas Huth { 1559fcf5ef2aSThomas Huth gen_helper_ocbi(cpu_env, REG(B11_8)); 1560fcf5ef2aSThomas Huth } 1561fcf5ef2aSThomas Huth return; 1562fcf5ef2aSThomas Huth case 0x00a3: /* ocbp @Rn */ 1563fcf5ef2aSThomas Huth case 0x00b3: /* ocbwb @Rn */ 1564fcf5ef2aSThomas Huth /* These instructions are supposed to do nothing in case of 1565fcf5ef2aSThomas Huth a cache miss. Given that we only partially emulate caches 1566fcf5ef2aSThomas Huth it is safe to simply ignore them. */ 1567fcf5ef2aSThomas Huth return; 1568fcf5ef2aSThomas Huth case 0x0083: /* pref @Rn */ 1569fcf5ef2aSThomas Huth return; 1570fcf5ef2aSThomas Huth case 0x00d3: /* prefi @Rn */ 1571fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) 1572fcf5ef2aSThomas Huth return; 1573fcf5ef2aSThomas Huth else 1574fcf5ef2aSThomas Huth break; 1575fcf5ef2aSThomas Huth case 0x00e3: /* icbi @Rn */ 1576fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) 1577fcf5ef2aSThomas Huth return; 1578fcf5ef2aSThomas Huth else 1579fcf5ef2aSThomas Huth break; 1580fcf5ef2aSThomas Huth case 0x00ab: /* synco */ 1581fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) 1582fcf5ef2aSThomas Huth return; 1583fcf5ef2aSThomas Huth else 1584fcf5ef2aSThomas Huth break; 1585fcf5ef2aSThomas Huth case 0x4024: /* rotcl Rn */ 1586fcf5ef2aSThomas Huth { 1587fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 1588fcf5ef2aSThomas Huth tcg_gen_mov_i32(tmp, cpu_sr_t); 1589fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31); 1590fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 1591fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp); 1592fcf5ef2aSThomas Huth tcg_temp_free(tmp); 1593fcf5ef2aSThomas Huth } 1594fcf5ef2aSThomas Huth return; 1595fcf5ef2aSThomas Huth case 0x4025: /* rotcr Rn */ 1596fcf5ef2aSThomas Huth { 1597fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 1598fcf5ef2aSThomas Huth tcg_gen_shli_i32(tmp, cpu_sr_t, 31); 1599fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1600fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1); 1601fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp); 1602fcf5ef2aSThomas Huth tcg_temp_free(tmp); 1603fcf5ef2aSThomas Huth } 1604fcf5ef2aSThomas Huth return; 1605fcf5ef2aSThomas Huth case 0x4004: /* rotl Rn */ 1606fcf5ef2aSThomas Huth tcg_gen_rotli_i32(REG(B11_8), REG(B11_8), 1); 1607fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0); 1608fcf5ef2aSThomas Huth return; 1609fcf5ef2aSThomas Huth case 0x4005: /* rotr Rn */ 1610fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0); 1611fcf5ef2aSThomas Huth tcg_gen_rotri_i32(REG(B11_8), REG(B11_8), 1); 1612fcf5ef2aSThomas Huth return; 1613fcf5ef2aSThomas Huth case 0x4000: /* shll Rn */ 1614fcf5ef2aSThomas Huth case 0x4020: /* shal Rn */ 1615fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31); 1616fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 1617fcf5ef2aSThomas Huth return; 1618fcf5ef2aSThomas Huth case 0x4021: /* shar Rn */ 1619fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1620fcf5ef2aSThomas Huth tcg_gen_sari_i32(REG(B11_8), REG(B11_8), 1); 1621fcf5ef2aSThomas Huth return; 1622fcf5ef2aSThomas Huth case 0x4001: /* shlr Rn */ 1623fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1624fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1); 1625fcf5ef2aSThomas Huth return; 1626fcf5ef2aSThomas Huth case 0x4008: /* shll2 Rn */ 1627fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 2); 1628fcf5ef2aSThomas Huth return; 1629fcf5ef2aSThomas Huth case 0x4018: /* shll8 Rn */ 1630fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 8); 1631fcf5ef2aSThomas Huth return; 1632fcf5ef2aSThomas Huth case 0x4028: /* shll16 Rn */ 1633fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 16); 1634fcf5ef2aSThomas Huth return; 1635fcf5ef2aSThomas Huth case 0x4009: /* shlr2 Rn */ 1636fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 2); 1637fcf5ef2aSThomas Huth return; 1638fcf5ef2aSThomas Huth case 0x4019: /* shlr8 Rn */ 1639fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 8); 1640fcf5ef2aSThomas Huth return; 1641fcf5ef2aSThomas Huth case 0x4029: /* shlr16 Rn */ 1642fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 16); 1643fcf5ef2aSThomas Huth return; 1644fcf5ef2aSThomas Huth case 0x401b: /* tas.b @Rn */ 1645fcf5ef2aSThomas Huth { 1646fcf5ef2aSThomas Huth TCGv addr, val; 1647fcf5ef2aSThomas Huth addr = tcg_temp_local_new(); 1648fcf5ef2aSThomas Huth tcg_gen_mov_i32(addr, REG(B11_8)); 1649fcf5ef2aSThomas Huth val = tcg_temp_local_new(); 1650fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1651fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1652fcf5ef2aSThomas Huth tcg_gen_ori_i32(val, val, 0x80); 1653fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1654fcf5ef2aSThomas Huth tcg_temp_free(val); 1655fcf5ef2aSThomas Huth tcg_temp_free(addr); 1656fcf5ef2aSThomas Huth } 1657fcf5ef2aSThomas Huth return; 1658fcf5ef2aSThomas Huth case 0xf00d: /* fsts FPUL,FRn - FPSCR: Nothing */ 1659fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1660fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_fregs[FREG(B11_8)], cpu_fpul); 1661fcf5ef2aSThomas Huth return; 1662fcf5ef2aSThomas Huth case 0xf01d: /* flds FRm,FPUL - FPSCR: Nothing */ 1663fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1664fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_fpul, cpu_fregs[FREG(B11_8)]); 1665fcf5ef2aSThomas Huth return; 1666fcf5ef2aSThomas Huth case 0xf02d: /* float FPUL,FRn/DRn - FPSCR: R[PR,Enable.I]/W[Cause,Flag] */ 1667fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1668a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1669fcf5ef2aSThomas Huth TCGv_i64 fp; 1670fcf5ef2aSThomas Huth if (ctx->opcode & 0x0100) 1671fcf5ef2aSThomas Huth break; /* illegal instruction */ 1672fcf5ef2aSThomas Huth fp = tcg_temp_new_i64(); 1673fcf5ef2aSThomas Huth gen_helper_float_DT(fp, cpu_env, cpu_fpul); 1674fcf5ef2aSThomas Huth gen_store_fpr64(fp, DREG(B11_8)); 1675fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1676fcf5ef2aSThomas Huth } 1677fcf5ef2aSThomas Huth else { 1678fcf5ef2aSThomas Huth gen_helper_float_FT(cpu_fregs[FREG(B11_8)], cpu_env, cpu_fpul); 1679fcf5ef2aSThomas Huth } 1680fcf5ef2aSThomas Huth return; 1681fcf5ef2aSThomas Huth case 0xf03d: /* ftrc FRm/DRm,FPUL - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1682fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1683a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1684fcf5ef2aSThomas Huth TCGv_i64 fp; 1685fcf5ef2aSThomas Huth if (ctx->opcode & 0x0100) 1686fcf5ef2aSThomas Huth break; /* illegal instruction */ 1687fcf5ef2aSThomas Huth fp = tcg_temp_new_i64(); 1688fcf5ef2aSThomas Huth gen_load_fpr64(fp, DREG(B11_8)); 1689fcf5ef2aSThomas Huth gen_helper_ftrc_DT(cpu_fpul, cpu_env, fp); 1690fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1691fcf5ef2aSThomas Huth } 1692fcf5ef2aSThomas Huth else { 1693fcf5ef2aSThomas Huth gen_helper_ftrc_FT(cpu_fpul, cpu_env, cpu_fregs[FREG(B11_8)]); 1694fcf5ef2aSThomas Huth } 1695fcf5ef2aSThomas Huth return; 1696fcf5ef2aSThomas Huth case 0xf04d: /* fneg FRn/DRn - FPSCR: Nothing */ 1697fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1698fcf5ef2aSThomas Huth { 1699fcf5ef2aSThomas Huth gen_helper_fneg_T(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)]); 1700fcf5ef2aSThomas Huth } 1701fcf5ef2aSThomas Huth return; 1702fcf5ef2aSThomas Huth case 0xf05d: /* fabs FRn/DRn */ 1703fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1704a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1705fcf5ef2aSThomas Huth if (ctx->opcode & 0x0100) 1706fcf5ef2aSThomas Huth break; /* illegal instruction */ 1707fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1708fcf5ef2aSThomas Huth gen_load_fpr64(fp, DREG(B11_8)); 1709fcf5ef2aSThomas Huth gen_helper_fabs_DT(fp, fp); 1710fcf5ef2aSThomas Huth gen_store_fpr64(fp, DREG(B11_8)); 1711fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1712fcf5ef2aSThomas Huth } else { 1713fcf5ef2aSThomas Huth gen_helper_fabs_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)]); 1714fcf5ef2aSThomas Huth } 1715fcf5ef2aSThomas Huth return; 1716fcf5ef2aSThomas Huth case 0xf06d: /* fsqrt FRn */ 1717fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1718a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1719fcf5ef2aSThomas Huth if (ctx->opcode & 0x0100) 1720fcf5ef2aSThomas Huth break; /* illegal instruction */ 1721fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1722fcf5ef2aSThomas Huth gen_load_fpr64(fp, DREG(B11_8)); 1723fcf5ef2aSThomas Huth gen_helper_fsqrt_DT(fp, cpu_env, fp); 1724fcf5ef2aSThomas Huth gen_store_fpr64(fp, DREG(B11_8)); 1725fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1726fcf5ef2aSThomas Huth } else { 1727fcf5ef2aSThomas Huth gen_helper_fsqrt_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1728fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)]); 1729fcf5ef2aSThomas Huth } 1730fcf5ef2aSThomas Huth return; 1731fcf5ef2aSThomas Huth case 0xf07d: /* fsrra FRn */ 1732fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1733fcf5ef2aSThomas Huth break; 1734fcf5ef2aSThomas Huth case 0xf08d: /* fldi0 FRn - FPSCR: R[PR] */ 1735fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1736a6215749SAurelien Jarno if (!(ctx->tbflags & FPSCR_PR)) { 1737fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_fregs[FREG(B11_8)], 0); 1738fcf5ef2aSThomas Huth } 1739fcf5ef2aSThomas Huth return; 1740fcf5ef2aSThomas Huth case 0xf09d: /* fldi1 FRn - FPSCR: R[PR] */ 1741fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1742a6215749SAurelien Jarno if (!(ctx->tbflags & FPSCR_PR)) { 1743fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_fregs[FREG(B11_8)], 0x3f800000); 1744fcf5ef2aSThomas Huth } 1745fcf5ef2aSThomas Huth return; 1746fcf5ef2aSThomas Huth case 0xf0ad: /* fcnvsd FPUL,DRn */ 1747fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1748fcf5ef2aSThomas Huth { 1749fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1750fcf5ef2aSThomas Huth gen_helper_fcnvsd_FT_DT(fp, cpu_env, cpu_fpul); 1751fcf5ef2aSThomas Huth gen_store_fpr64(fp, DREG(B11_8)); 1752fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1753fcf5ef2aSThomas Huth } 1754fcf5ef2aSThomas Huth return; 1755fcf5ef2aSThomas Huth case 0xf0bd: /* fcnvds DRn,FPUL */ 1756fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1757fcf5ef2aSThomas Huth { 1758fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1759fcf5ef2aSThomas Huth gen_load_fpr64(fp, DREG(B11_8)); 1760fcf5ef2aSThomas Huth gen_helper_fcnvds_DT_FT(cpu_fpul, cpu_env, fp); 1761fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1762fcf5ef2aSThomas Huth } 1763fcf5ef2aSThomas Huth return; 1764fcf5ef2aSThomas Huth case 0xf0ed: /* fipr FVm,FVn */ 1765fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1766a6215749SAurelien Jarno if ((ctx->tbflags & FPSCR_PR) == 0) { 1767fcf5ef2aSThomas Huth TCGv m, n; 1768fcf5ef2aSThomas Huth m = tcg_const_i32((ctx->opcode >> 8) & 3); 1769fcf5ef2aSThomas Huth n = tcg_const_i32((ctx->opcode >> 10) & 3); 1770fcf5ef2aSThomas Huth gen_helper_fipr(cpu_env, m, n); 1771fcf5ef2aSThomas Huth tcg_temp_free(m); 1772fcf5ef2aSThomas Huth tcg_temp_free(n); 1773fcf5ef2aSThomas Huth return; 1774fcf5ef2aSThomas Huth } 1775fcf5ef2aSThomas Huth break; 1776fcf5ef2aSThomas Huth case 0xf0fd: /* ftrv XMTRX,FVn */ 1777fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1778fcf5ef2aSThomas Huth if ((ctx->opcode & 0x0300) == 0x0100 && 1779a6215749SAurelien Jarno (ctx->tbflags & FPSCR_PR) == 0) { 1780fcf5ef2aSThomas Huth TCGv n; 1781fcf5ef2aSThomas Huth n = tcg_const_i32((ctx->opcode >> 10) & 3); 1782fcf5ef2aSThomas Huth gen_helper_ftrv(cpu_env, n); 1783fcf5ef2aSThomas Huth tcg_temp_free(n); 1784fcf5ef2aSThomas Huth return; 1785fcf5ef2aSThomas Huth } 1786fcf5ef2aSThomas Huth break; 1787fcf5ef2aSThomas Huth } 1788fcf5ef2aSThomas Huth #if 0 1789fcf5ef2aSThomas Huth fprintf(stderr, "unknown instruction 0x%04x at pc 0x%08x\n", 1790fcf5ef2aSThomas Huth ctx->opcode, ctx->pc); 1791fcf5ef2aSThomas Huth fflush(stderr); 1792fcf5ef2aSThomas Huth #endif 1793ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); 1794a6215749SAurelien Jarno if (ctx->envflags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) { 1795fcf5ef2aSThomas Huth gen_helper_raise_slot_illegal_instruction(cpu_env); 1796fcf5ef2aSThomas Huth } else { 1797fcf5ef2aSThomas Huth gen_helper_raise_illegal_instruction(cpu_env); 1798fcf5ef2aSThomas Huth } 179963205665SAurelien Jarno ctx->bstate = BS_EXCP; 1800fcf5ef2aSThomas Huth } 1801fcf5ef2aSThomas Huth 1802fcf5ef2aSThomas Huth static void decode_opc(DisasContext * ctx) 1803fcf5ef2aSThomas Huth { 1804a6215749SAurelien Jarno uint32_t old_flags = ctx->envflags; 1805fcf5ef2aSThomas Huth 1806fcf5ef2aSThomas Huth _decode_opc(ctx); 1807fcf5ef2aSThomas Huth 1808fcf5ef2aSThomas Huth if (old_flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) { 1809fcf5ef2aSThomas Huth /* go out of the delay slot */ 181039682608SAurelien Jarno ctx->envflags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL); 1811ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_flags, ctx->envflags); 1812fcf5ef2aSThomas Huth ctx->bstate = BS_BRANCH; 1813fcf5ef2aSThomas Huth if (old_flags & DELAY_SLOT_CONDITIONAL) { 1814fcf5ef2aSThomas Huth gen_delayed_conditional_jump(ctx); 1815fcf5ef2aSThomas Huth } else if (old_flags & DELAY_SLOT) { 1816fcf5ef2aSThomas Huth gen_jump(ctx); 1817fcf5ef2aSThomas Huth } 1818fcf5ef2aSThomas Huth 1819fcf5ef2aSThomas Huth } 1820fcf5ef2aSThomas Huth } 1821fcf5ef2aSThomas Huth 1822fcf5ef2aSThomas Huth void gen_intermediate_code(CPUSH4State * env, struct TranslationBlock *tb) 1823fcf5ef2aSThomas Huth { 1824fcf5ef2aSThomas Huth SuperHCPU *cpu = sh_env_get_cpu(env); 1825fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 1826fcf5ef2aSThomas Huth DisasContext ctx; 1827fcf5ef2aSThomas Huth target_ulong pc_start; 1828fcf5ef2aSThomas Huth int num_insns; 1829fcf5ef2aSThomas Huth int max_insns; 1830fcf5ef2aSThomas Huth 1831fcf5ef2aSThomas Huth pc_start = tb->pc; 1832fcf5ef2aSThomas Huth ctx.pc = pc_start; 1833a6215749SAurelien Jarno ctx.tbflags = (uint32_t)tb->flags; 183439682608SAurelien Jarno ctx.envflags = tb->flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL); 1835fcf5ef2aSThomas Huth ctx.bstate = BS_NONE; 1836a6215749SAurelien Jarno ctx.memidx = (ctx.tbflags & (1u << SR_MD)) == 0 ? 1 : 0; 1837fcf5ef2aSThomas Huth /* We don't know if the delayed pc came from a dynamic or static branch, 1838fcf5ef2aSThomas Huth so assume it is a dynamic branch. */ 1839fcf5ef2aSThomas Huth ctx.delayed_pc = -1; /* use delayed pc from env pointer */ 1840fcf5ef2aSThomas Huth ctx.tb = tb; 1841fcf5ef2aSThomas Huth ctx.singlestep_enabled = cs->singlestep_enabled; 1842fcf5ef2aSThomas Huth ctx.features = env->features; 1843a6215749SAurelien Jarno ctx.has_movcal = (ctx.tbflags & TB_FLAG_PENDING_MOVCA); 1844fcf5ef2aSThomas Huth 1845fcf5ef2aSThomas Huth num_insns = 0; 1846fcf5ef2aSThomas Huth max_insns = tb->cflags & CF_COUNT_MASK; 1847fcf5ef2aSThomas Huth if (max_insns == 0) { 1848fcf5ef2aSThomas Huth max_insns = CF_COUNT_MASK; 1849fcf5ef2aSThomas Huth } 1850fcf5ef2aSThomas Huth if (max_insns > TCG_MAX_INSNS) { 1851fcf5ef2aSThomas Huth max_insns = TCG_MAX_INSNS; 1852fcf5ef2aSThomas Huth } 1853fcf5ef2aSThomas Huth 1854fcf5ef2aSThomas Huth gen_tb_start(tb); 1855fcf5ef2aSThomas Huth while (ctx.bstate == BS_NONE && !tcg_op_buf_full()) { 1856a6215749SAurelien Jarno tcg_gen_insn_start(ctx.pc, ctx.envflags); 1857fcf5ef2aSThomas Huth num_insns++; 1858fcf5ef2aSThomas Huth 1859fcf5ef2aSThomas Huth if (unlikely(cpu_breakpoint_test(cs, ctx.pc, BP_ANY))) { 1860fcf5ef2aSThomas Huth /* We have hit a breakpoint - make sure PC is up-to-date */ 1861ac9707eaSAurelien Jarno gen_save_cpu_state(&ctx, true); 1862fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 186363205665SAurelien Jarno ctx.bstate = BS_EXCP; 1864fcf5ef2aSThomas Huth /* The address covered by the breakpoint must be included in 1865fcf5ef2aSThomas Huth [tb->pc, tb->pc + tb->size) in order to for it to be 1866fcf5ef2aSThomas Huth properly cleared -- thus we increment the PC here so that 1867fcf5ef2aSThomas Huth the logic setting tb->size below does the right thing. */ 1868fcf5ef2aSThomas Huth ctx.pc += 2; 1869fcf5ef2aSThomas Huth break; 1870fcf5ef2aSThomas Huth } 1871fcf5ef2aSThomas Huth 1872fcf5ef2aSThomas Huth if (num_insns == max_insns && (tb->cflags & CF_LAST_IO)) { 1873fcf5ef2aSThomas Huth gen_io_start(); 1874fcf5ef2aSThomas Huth } 1875fcf5ef2aSThomas Huth 1876fcf5ef2aSThomas Huth ctx.opcode = cpu_lduw_code(env, ctx.pc); 1877fcf5ef2aSThomas Huth decode_opc(&ctx); 1878fcf5ef2aSThomas Huth ctx.pc += 2; 1879fcf5ef2aSThomas Huth if ((ctx.pc & (TARGET_PAGE_SIZE - 1)) == 0) 1880fcf5ef2aSThomas Huth break; 1881fcf5ef2aSThomas Huth if (cs->singlestep_enabled) { 1882fcf5ef2aSThomas Huth break; 1883fcf5ef2aSThomas Huth } 1884fcf5ef2aSThomas Huth if (num_insns >= max_insns) 1885fcf5ef2aSThomas Huth break; 1886fcf5ef2aSThomas Huth if (singlestep) 1887fcf5ef2aSThomas Huth break; 1888fcf5ef2aSThomas Huth } 1889fcf5ef2aSThomas Huth if (tb->cflags & CF_LAST_IO) 1890fcf5ef2aSThomas Huth gen_io_end(); 1891fcf5ef2aSThomas Huth if (cs->singlestep_enabled) { 1892ac9707eaSAurelien Jarno gen_save_cpu_state(&ctx, true); 1893fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 1894fcf5ef2aSThomas Huth } else { 1895fcf5ef2aSThomas Huth switch (ctx.bstate) { 1896fcf5ef2aSThomas Huth case BS_STOP: 1897ac9707eaSAurelien Jarno gen_save_cpu_state(&ctx, true); 18980fc37a8bSAurelien Jarno tcg_gen_exit_tb(0); 18990fc37a8bSAurelien Jarno break; 1900fcf5ef2aSThomas Huth case BS_NONE: 1901ac9707eaSAurelien Jarno gen_save_cpu_state(&ctx, false); 1902fcf5ef2aSThomas Huth gen_goto_tb(&ctx, 0, ctx.pc); 1903fcf5ef2aSThomas Huth break; 1904fcf5ef2aSThomas Huth case BS_EXCP: 190563205665SAurelien Jarno /* fall through */ 1906fcf5ef2aSThomas Huth case BS_BRANCH: 1907fcf5ef2aSThomas Huth default: 1908fcf5ef2aSThomas Huth break; 1909fcf5ef2aSThomas Huth } 1910fcf5ef2aSThomas Huth } 1911fcf5ef2aSThomas Huth 1912fcf5ef2aSThomas Huth gen_tb_end(tb, num_insns); 1913fcf5ef2aSThomas Huth 1914fcf5ef2aSThomas Huth tb->size = ctx.pc - pc_start; 1915fcf5ef2aSThomas Huth tb->icount = num_insns; 1916fcf5ef2aSThomas Huth 1917fcf5ef2aSThomas Huth #ifdef DEBUG_DISAS 1918fcf5ef2aSThomas Huth if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM) 1919fcf5ef2aSThomas Huth && qemu_log_in_addr_range(pc_start)) { 1920fcf5ef2aSThomas Huth qemu_log_lock(); 1921fcf5ef2aSThomas Huth qemu_log("IN:\n"); /* , lookup_symbol(pc_start)); */ 1922fcf5ef2aSThomas Huth log_target_disas(cs, pc_start, ctx.pc - pc_start, 0); 1923fcf5ef2aSThomas Huth qemu_log("\n"); 1924fcf5ef2aSThomas Huth qemu_log_unlock(); 1925fcf5ef2aSThomas Huth } 1926fcf5ef2aSThomas Huth #endif 1927fcf5ef2aSThomas Huth } 1928fcf5ef2aSThomas Huth 1929fcf5ef2aSThomas Huth void restore_state_to_opc(CPUSH4State *env, TranslationBlock *tb, 1930fcf5ef2aSThomas Huth target_ulong *data) 1931fcf5ef2aSThomas Huth { 1932fcf5ef2aSThomas Huth env->pc = data[0]; 1933fcf5ef2aSThomas Huth env->flags = data[1]; 1934ac9707eaSAurelien Jarno /* Theoretically delayed_pc should also be restored. In practice the 1935ac9707eaSAurelien Jarno branch instruction is re-executed after exception, so the delayed 1936ac9707eaSAurelien Jarno branch target will be recomputed. */ 1937fcf5ef2aSThomas Huth } 1938