1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * SH4 translation 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2005 Samuel Tardieu 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 9fcf5ef2aSThomas Huth * version 2 of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fcf5ef2aSThomas Huth * Lesser General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 17fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18fcf5ef2aSThomas Huth */ 19fcf5ef2aSThomas Huth 20fcf5ef2aSThomas Huth #define DEBUG_DISAS 21fcf5ef2aSThomas Huth 22fcf5ef2aSThomas Huth #include "qemu/osdep.h" 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26fcf5ef2aSThomas Huth #include "tcg-op.h" 27fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 30fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 31fcf5ef2aSThomas Huth 32fcf5ef2aSThomas Huth #include "trace-tcg.h" 33fcf5ef2aSThomas Huth #include "exec/log.h" 34fcf5ef2aSThomas Huth 35fcf5ef2aSThomas Huth 36fcf5ef2aSThomas Huth typedef struct DisasContext { 37fcf5ef2aSThomas Huth struct TranslationBlock *tb; 38fcf5ef2aSThomas Huth target_ulong pc; 39fcf5ef2aSThomas Huth uint16_t opcode; 40*a6215749SAurelien Jarno uint32_t tbflags; /* should stay unmodified during the TB translation */ 41*a6215749SAurelien Jarno uint32_t envflags; /* should stay in sync with env->flags using TCG ops */ 42fcf5ef2aSThomas Huth int bstate; 43fcf5ef2aSThomas Huth int memidx; 44fcf5ef2aSThomas Huth uint32_t delayed_pc; 45fcf5ef2aSThomas Huth int singlestep_enabled; 46fcf5ef2aSThomas Huth uint32_t features; 47fcf5ef2aSThomas Huth int has_movcal; 48fcf5ef2aSThomas Huth } DisasContext; 49fcf5ef2aSThomas Huth 50fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 51fcf5ef2aSThomas Huth #define IS_USER(ctx) 1 52fcf5ef2aSThomas Huth #else 53*a6215749SAurelien Jarno #define IS_USER(ctx) (!(ctx->tbflags & (1u << SR_MD))) 54fcf5ef2aSThomas Huth #endif 55fcf5ef2aSThomas Huth 56fcf5ef2aSThomas Huth enum { 57fcf5ef2aSThomas Huth BS_NONE = 0, /* We go out of the TB without reaching a branch or an 58fcf5ef2aSThomas Huth * exception condition 59fcf5ef2aSThomas Huth */ 60fcf5ef2aSThomas Huth BS_STOP = 1, /* We want to stop translation for any reason */ 61fcf5ef2aSThomas Huth BS_BRANCH = 2, /* We reached a branch condition */ 62fcf5ef2aSThomas Huth BS_EXCP = 3, /* We reached an exception condition */ 63fcf5ef2aSThomas Huth }; 64fcf5ef2aSThomas Huth 65fcf5ef2aSThomas Huth /* global register indexes */ 66fcf5ef2aSThomas Huth static TCGv_env cpu_env; 67fcf5ef2aSThomas Huth static TCGv cpu_gregs[24]; 68fcf5ef2aSThomas Huth static TCGv cpu_sr, cpu_sr_m, cpu_sr_q, cpu_sr_t; 69fcf5ef2aSThomas Huth static TCGv cpu_pc, cpu_ssr, cpu_spc, cpu_gbr; 70fcf5ef2aSThomas Huth static TCGv cpu_vbr, cpu_sgr, cpu_dbr, cpu_mach, cpu_macl; 71fcf5ef2aSThomas Huth static TCGv cpu_pr, cpu_fpscr, cpu_fpul, cpu_ldst; 72fcf5ef2aSThomas Huth static TCGv cpu_fregs[32]; 73fcf5ef2aSThomas Huth 74fcf5ef2aSThomas Huth /* internal register indexes */ 75fcf5ef2aSThomas Huth static TCGv cpu_flags, cpu_delayed_pc; 76fcf5ef2aSThomas Huth 77fcf5ef2aSThomas Huth #include "exec/gen-icount.h" 78fcf5ef2aSThomas Huth 79fcf5ef2aSThomas Huth void sh4_translate_init(void) 80fcf5ef2aSThomas Huth { 81fcf5ef2aSThomas Huth int i; 82fcf5ef2aSThomas Huth static int done_init = 0; 83fcf5ef2aSThomas Huth static const char * const gregnames[24] = { 84fcf5ef2aSThomas Huth "R0_BANK0", "R1_BANK0", "R2_BANK0", "R3_BANK0", 85fcf5ef2aSThomas Huth "R4_BANK0", "R5_BANK0", "R6_BANK0", "R7_BANK0", 86fcf5ef2aSThomas Huth "R8", "R9", "R10", "R11", "R12", "R13", "R14", "R15", 87fcf5ef2aSThomas Huth "R0_BANK1", "R1_BANK1", "R2_BANK1", "R3_BANK1", 88fcf5ef2aSThomas Huth "R4_BANK1", "R5_BANK1", "R6_BANK1", "R7_BANK1" 89fcf5ef2aSThomas Huth }; 90fcf5ef2aSThomas Huth static const char * const fregnames[32] = { 91fcf5ef2aSThomas Huth "FPR0_BANK0", "FPR1_BANK0", "FPR2_BANK0", "FPR3_BANK0", 92fcf5ef2aSThomas Huth "FPR4_BANK0", "FPR5_BANK0", "FPR6_BANK0", "FPR7_BANK0", 93fcf5ef2aSThomas Huth "FPR8_BANK0", "FPR9_BANK0", "FPR10_BANK0", "FPR11_BANK0", 94fcf5ef2aSThomas Huth "FPR12_BANK0", "FPR13_BANK0", "FPR14_BANK0", "FPR15_BANK0", 95fcf5ef2aSThomas Huth "FPR0_BANK1", "FPR1_BANK1", "FPR2_BANK1", "FPR3_BANK1", 96fcf5ef2aSThomas Huth "FPR4_BANK1", "FPR5_BANK1", "FPR6_BANK1", "FPR7_BANK1", 97fcf5ef2aSThomas Huth "FPR8_BANK1", "FPR9_BANK1", "FPR10_BANK1", "FPR11_BANK1", 98fcf5ef2aSThomas Huth "FPR12_BANK1", "FPR13_BANK1", "FPR14_BANK1", "FPR15_BANK1", 99fcf5ef2aSThomas Huth }; 100fcf5ef2aSThomas Huth 101fcf5ef2aSThomas Huth if (done_init) 102fcf5ef2aSThomas Huth return; 103fcf5ef2aSThomas Huth 104fcf5ef2aSThomas Huth cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env"); 105fcf5ef2aSThomas Huth tcg_ctx.tcg_env = cpu_env; 106fcf5ef2aSThomas Huth 107fcf5ef2aSThomas Huth for (i = 0; i < 24; i++) 108fcf5ef2aSThomas Huth cpu_gregs[i] = tcg_global_mem_new_i32(cpu_env, 109fcf5ef2aSThomas Huth offsetof(CPUSH4State, gregs[i]), 110fcf5ef2aSThomas Huth gregnames[i]); 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth cpu_pc = tcg_global_mem_new_i32(cpu_env, 113fcf5ef2aSThomas Huth offsetof(CPUSH4State, pc), "PC"); 114fcf5ef2aSThomas Huth cpu_sr = tcg_global_mem_new_i32(cpu_env, 115fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr), "SR"); 116fcf5ef2aSThomas Huth cpu_sr_m = tcg_global_mem_new_i32(cpu_env, 117fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_m), "SR_M"); 118fcf5ef2aSThomas Huth cpu_sr_q = tcg_global_mem_new_i32(cpu_env, 119fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_q), "SR_Q"); 120fcf5ef2aSThomas Huth cpu_sr_t = tcg_global_mem_new_i32(cpu_env, 121fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_t), "SR_T"); 122fcf5ef2aSThomas Huth cpu_ssr = tcg_global_mem_new_i32(cpu_env, 123fcf5ef2aSThomas Huth offsetof(CPUSH4State, ssr), "SSR"); 124fcf5ef2aSThomas Huth cpu_spc = tcg_global_mem_new_i32(cpu_env, 125fcf5ef2aSThomas Huth offsetof(CPUSH4State, spc), "SPC"); 126fcf5ef2aSThomas Huth cpu_gbr = tcg_global_mem_new_i32(cpu_env, 127fcf5ef2aSThomas Huth offsetof(CPUSH4State, gbr), "GBR"); 128fcf5ef2aSThomas Huth cpu_vbr = tcg_global_mem_new_i32(cpu_env, 129fcf5ef2aSThomas Huth offsetof(CPUSH4State, vbr), "VBR"); 130fcf5ef2aSThomas Huth cpu_sgr = tcg_global_mem_new_i32(cpu_env, 131fcf5ef2aSThomas Huth offsetof(CPUSH4State, sgr), "SGR"); 132fcf5ef2aSThomas Huth cpu_dbr = tcg_global_mem_new_i32(cpu_env, 133fcf5ef2aSThomas Huth offsetof(CPUSH4State, dbr), "DBR"); 134fcf5ef2aSThomas Huth cpu_mach = tcg_global_mem_new_i32(cpu_env, 135fcf5ef2aSThomas Huth offsetof(CPUSH4State, mach), "MACH"); 136fcf5ef2aSThomas Huth cpu_macl = tcg_global_mem_new_i32(cpu_env, 137fcf5ef2aSThomas Huth offsetof(CPUSH4State, macl), "MACL"); 138fcf5ef2aSThomas Huth cpu_pr = tcg_global_mem_new_i32(cpu_env, 139fcf5ef2aSThomas Huth offsetof(CPUSH4State, pr), "PR"); 140fcf5ef2aSThomas Huth cpu_fpscr = tcg_global_mem_new_i32(cpu_env, 141fcf5ef2aSThomas Huth offsetof(CPUSH4State, fpscr), "FPSCR"); 142fcf5ef2aSThomas Huth cpu_fpul = tcg_global_mem_new_i32(cpu_env, 143fcf5ef2aSThomas Huth offsetof(CPUSH4State, fpul), "FPUL"); 144fcf5ef2aSThomas Huth 145fcf5ef2aSThomas Huth cpu_flags = tcg_global_mem_new_i32(cpu_env, 146fcf5ef2aSThomas Huth offsetof(CPUSH4State, flags), "_flags_"); 147fcf5ef2aSThomas Huth cpu_delayed_pc = tcg_global_mem_new_i32(cpu_env, 148fcf5ef2aSThomas Huth offsetof(CPUSH4State, delayed_pc), 149fcf5ef2aSThomas Huth "_delayed_pc_"); 150fcf5ef2aSThomas Huth cpu_ldst = tcg_global_mem_new_i32(cpu_env, 151fcf5ef2aSThomas Huth offsetof(CPUSH4State, ldst), "_ldst_"); 152fcf5ef2aSThomas Huth 153fcf5ef2aSThomas Huth for (i = 0; i < 32; i++) 154fcf5ef2aSThomas Huth cpu_fregs[i] = tcg_global_mem_new_i32(cpu_env, 155fcf5ef2aSThomas Huth offsetof(CPUSH4State, fregs[i]), 156fcf5ef2aSThomas Huth fregnames[i]); 157fcf5ef2aSThomas Huth 158fcf5ef2aSThomas Huth done_init = 1; 159fcf5ef2aSThomas Huth } 160fcf5ef2aSThomas Huth 161fcf5ef2aSThomas Huth void superh_cpu_dump_state(CPUState *cs, FILE *f, 162fcf5ef2aSThomas Huth fprintf_function cpu_fprintf, int flags) 163fcf5ef2aSThomas Huth { 164fcf5ef2aSThomas Huth SuperHCPU *cpu = SUPERH_CPU(cs); 165fcf5ef2aSThomas Huth CPUSH4State *env = &cpu->env; 166fcf5ef2aSThomas Huth int i; 167fcf5ef2aSThomas Huth cpu_fprintf(f, "pc=0x%08x sr=0x%08x pr=0x%08x fpscr=0x%08x\n", 168fcf5ef2aSThomas Huth env->pc, cpu_read_sr(env), env->pr, env->fpscr); 169fcf5ef2aSThomas Huth cpu_fprintf(f, "spc=0x%08x ssr=0x%08x gbr=0x%08x vbr=0x%08x\n", 170fcf5ef2aSThomas Huth env->spc, env->ssr, env->gbr, env->vbr); 171fcf5ef2aSThomas Huth cpu_fprintf(f, "sgr=0x%08x dbr=0x%08x delayed_pc=0x%08x fpul=0x%08x\n", 172fcf5ef2aSThomas Huth env->sgr, env->dbr, env->delayed_pc, env->fpul); 173fcf5ef2aSThomas Huth for (i = 0; i < 24; i += 4) { 174fcf5ef2aSThomas Huth cpu_fprintf(f, "r%d=0x%08x r%d=0x%08x r%d=0x%08x r%d=0x%08x\n", 175fcf5ef2aSThomas Huth i, env->gregs[i], i + 1, env->gregs[i + 1], 176fcf5ef2aSThomas Huth i + 2, env->gregs[i + 2], i + 3, env->gregs[i + 3]); 177fcf5ef2aSThomas Huth } 178fcf5ef2aSThomas Huth if (env->flags & DELAY_SLOT) { 179fcf5ef2aSThomas Huth cpu_fprintf(f, "in delay slot (delayed_pc=0x%08x)\n", 180fcf5ef2aSThomas Huth env->delayed_pc); 181fcf5ef2aSThomas Huth } else if (env->flags & DELAY_SLOT_CONDITIONAL) { 182fcf5ef2aSThomas Huth cpu_fprintf(f, "in conditional delay slot (delayed_pc=0x%08x)\n", 183fcf5ef2aSThomas Huth env->delayed_pc); 184fcf5ef2aSThomas Huth } 185fcf5ef2aSThomas Huth } 186fcf5ef2aSThomas Huth 187fcf5ef2aSThomas Huth static void gen_read_sr(TCGv dst) 188fcf5ef2aSThomas Huth { 189fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 190fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_q, SR_Q); 191fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0); 192fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_m, SR_M); 193fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0); 194fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_t, SR_T); 195fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, cpu_sr, t0); 196fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 197fcf5ef2aSThomas Huth } 198fcf5ef2aSThomas Huth 199fcf5ef2aSThomas Huth static void gen_write_sr(TCGv src) 200fcf5ef2aSThomas Huth { 201fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr, src, 202fcf5ef2aSThomas Huth ~((1u << SR_Q) | (1u << SR_M) | (1u << SR_T))); 203fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_q, src, SR_Q); 204fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_q, cpu_sr_q, 1); 205fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_m, src, SR_M); 206fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_m, cpu_sr_m, 1); 207fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, src, SR_T); 208fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1); 209fcf5ef2aSThomas Huth } 210fcf5ef2aSThomas Huth 211fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *ctx, target_ulong dest) 212fcf5ef2aSThomas Huth { 213fcf5ef2aSThomas Huth if (unlikely(ctx->singlestep_enabled)) { 214fcf5ef2aSThomas Huth return false; 215fcf5ef2aSThomas Huth } 216fcf5ef2aSThomas Huth 217fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 218fcf5ef2aSThomas Huth return (ctx->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK); 219fcf5ef2aSThomas Huth #else 220fcf5ef2aSThomas Huth return true; 221fcf5ef2aSThomas Huth #endif 222fcf5ef2aSThomas Huth } 223fcf5ef2aSThomas Huth 224fcf5ef2aSThomas Huth static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest) 225fcf5ef2aSThomas Huth { 226fcf5ef2aSThomas Huth if (use_goto_tb(ctx, dest)) { 227fcf5ef2aSThomas Huth /* Use a direct jump if in same page and singlestep not enabled */ 228fcf5ef2aSThomas Huth tcg_gen_goto_tb(n); 229fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, dest); 230fcf5ef2aSThomas Huth tcg_gen_exit_tb((uintptr_t)ctx->tb + n); 231fcf5ef2aSThomas Huth } else { 232fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, dest); 233fcf5ef2aSThomas Huth if (ctx->singlestep_enabled) 234fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 235fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 236fcf5ef2aSThomas Huth } 237fcf5ef2aSThomas Huth } 238fcf5ef2aSThomas Huth 239fcf5ef2aSThomas Huth static void gen_jump(DisasContext * ctx) 240fcf5ef2aSThomas Huth { 241fcf5ef2aSThomas Huth if (ctx->delayed_pc == (uint32_t) - 1) { 242fcf5ef2aSThomas Huth /* Target is not statically known, it comes necessarily from a 243fcf5ef2aSThomas Huth delayed jump as immediate jump are conditinal jumps */ 244fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_pc, cpu_delayed_pc); 245fcf5ef2aSThomas Huth if (ctx->singlestep_enabled) 246fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 247fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 248fcf5ef2aSThomas Huth } else { 249fcf5ef2aSThomas Huth gen_goto_tb(ctx, 0, ctx->delayed_pc); 250fcf5ef2aSThomas Huth } 251fcf5ef2aSThomas Huth } 252fcf5ef2aSThomas Huth 253fcf5ef2aSThomas Huth static inline void gen_branch_slot(uint32_t delayed_pc, int t) 254fcf5ef2aSThomas Huth { 255fcf5ef2aSThomas Huth TCGLabel *label = gen_new_label(); 256fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_delayed_pc, delayed_pc); 257fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(t ? TCG_COND_EQ : TCG_COND_NE, cpu_sr_t, 0, label); 258fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_flags, cpu_flags, DELAY_SLOT_TRUE); 259fcf5ef2aSThomas Huth gen_set_label(label); 260fcf5ef2aSThomas Huth } 261fcf5ef2aSThomas Huth 262fcf5ef2aSThomas Huth /* Immediate conditional jump (bt or bf) */ 263fcf5ef2aSThomas Huth static void gen_conditional_jump(DisasContext * ctx, 264fcf5ef2aSThomas Huth target_ulong ift, target_ulong ifnott) 265fcf5ef2aSThomas Huth { 266fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 267fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_NE, cpu_sr_t, 0, l1); 268fcf5ef2aSThomas Huth gen_goto_tb(ctx, 0, ifnott); 269fcf5ef2aSThomas Huth gen_set_label(l1); 270fcf5ef2aSThomas Huth gen_goto_tb(ctx, 1, ift); 271fcf5ef2aSThomas Huth } 272fcf5ef2aSThomas Huth 273fcf5ef2aSThomas Huth /* Delayed conditional jump (bt or bf) */ 274fcf5ef2aSThomas Huth static void gen_delayed_conditional_jump(DisasContext * ctx) 275fcf5ef2aSThomas Huth { 276fcf5ef2aSThomas Huth TCGLabel *l1; 277fcf5ef2aSThomas Huth TCGv ds; 278fcf5ef2aSThomas Huth 279fcf5ef2aSThomas Huth l1 = gen_new_label(); 280fcf5ef2aSThomas Huth ds = tcg_temp_new(); 281fcf5ef2aSThomas Huth tcg_gen_andi_i32(ds, cpu_flags, DELAY_SLOT_TRUE); 282fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_NE, ds, 0, l1); 283fcf5ef2aSThomas Huth gen_goto_tb(ctx, 1, ctx->pc + 2); 284fcf5ef2aSThomas Huth gen_set_label(l1); 285fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_flags, cpu_flags, ~DELAY_SLOT_TRUE); 286fcf5ef2aSThomas Huth gen_jump(ctx); 287fcf5ef2aSThomas Huth } 288fcf5ef2aSThomas Huth 289fcf5ef2aSThomas Huth static inline void gen_store_flags(uint32_t flags) 290fcf5ef2aSThomas Huth { 291fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_flags, cpu_flags, DELAY_SLOT_TRUE); 292fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_flags, cpu_flags, flags); 293fcf5ef2aSThomas Huth } 294fcf5ef2aSThomas Huth 295fcf5ef2aSThomas Huth static inline void gen_load_fpr64(TCGv_i64 t, int reg) 296fcf5ef2aSThomas Huth { 297fcf5ef2aSThomas Huth tcg_gen_concat_i32_i64(t, cpu_fregs[reg + 1], cpu_fregs[reg]); 298fcf5ef2aSThomas Huth } 299fcf5ef2aSThomas Huth 300fcf5ef2aSThomas Huth static inline void gen_store_fpr64 (TCGv_i64 t, int reg) 301fcf5ef2aSThomas Huth { 302fcf5ef2aSThomas Huth TCGv_i32 tmp = tcg_temp_new_i32(); 303fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(tmp, t); 304fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_fregs[reg + 1], tmp); 305fcf5ef2aSThomas Huth tcg_gen_shri_i64(t, t, 32); 306fcf5ef2aSThomas Huth tcg_gen_extrl_i64_i32(tmp, t); 307fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_fregs[reg], tmp); 308fcf5ef2aSThomas Huth tcg_temp_free_i32(tmp); 309fcf5ef2aSThomas Huth } 310fcf5ef2aSThomas Huth 311fcf5ef2aSThomas Huth #define B3_0 (ctx->opcode & 0xf) 312fcf5ef2aSThomas Huth #define B6_4 ((ctx->opcode >> 4) & 0x7) 313fcf5ef2aSThomas Huth #define B7_4 ((ctx->opcode >> 4) & 0xf) 314fcf5ef2aSThomas Huth #define B7_0 (ctx->opcode & 0xff) 315fcf5ef2aSThomas Huth #define B7_0s ((int32_t) (int8_t) (ctx->opcode & 0xff)) 316fcf5ef2aSThomas Huth #define B11_0s (ctx->opcode & 0x800 ? 0xfffff000 | (ctx->opcode & 0xfff) : \ 317fcf5ef2aSThomas Huth (ctx->opcode & 0xfff)) 318fcf5ef2aSThomas Huth #define B11_8 ((ctx->opcode >> 8) & 0xf) 319fcf5ef2aSThomas Huth #define B15_12 ((ctx->opcode >> 12) & 0xf) 320fcf5ef2aSThomas Huth 321*a6215749SAurelien Jarno #define REG(x) ((x) < 8 && (ctx->tbflags & (1u << SR_MD))\ 322*a6215749SAurelien Jarno && (ctx->tbflags & (1u << SR_RB))\ 323fcf5ef2aSThomas Huth ? (cpu_gregs[x + 16]) : (cpu_gregs[x])) 324fcf5ef2aSThomas Huth 325*a6215749SAurelien Jarno #define ALTREG(x) ((x) < 8 && (!(ctx->tbflags & (1u << SR_MD))\ 326*a6215749SAurelien Jarno || !(ctx->tbflags & (1u << SR_RB)))\ 327fcf5ef2aSThomas Huth ? (cpu_gregs[x + 16]) : (cpu_gregs[x])) 328fcf5ef2aSThomas Huth 329*a6215749SAurelien Jarno #define FREG(x) (ctx->tbflags & FPSCR_FR ? (x) ^ 0x10 : (x)) 330fcf5ef2aSThomas Huth #define XHACK(x) ((((x) & 1 ) << 4) | ((x) & 0xe)) 331*a6215749SAurelien Jarno #define XREG(x) (ctx->tbflags & FPSCR_FR ? XHACK(x) ^ 0x10 : XHACK(x)) 332fcf5ef2aSThomas Huth #define DREG(x) FREG(x) /* Assumes lsb of (x) is always 0 */ 333fcf5ef2aSThomas Huth 334fcf5ef2aSThomas Huth #define CHECK_NOT_DELAY_SLOT \ 335*a6215749SAurelien Jarno if (ctx->envflags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) { \ 336fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, ctx->pc); \ 337fcf5ef2aSThomas Huth gen_helper_raise_slot_illegal_instruction(cpu_env); \ 338fcf5ef2aSThomas Huth ctx->bstate = BS_BRANCH; \ 339fcf5ef2aSThomas Huth return; \ 340fcf5ef2aSThomas Huth } 341fcf5ef2aSThomas Huth 342fcf5ef2aSThomas Huth #define CHECK_PRIVILEGED \ 343fcf5ef2aSThomas Huth if (IS_USER(ctx)) { \ 344fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, ctx->pc); \ 345*a6215749SAurelien Jarno if (ctx->envflags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) { \ 346fcf5ef2aSThomas Huth gen_helper_raise_slot_illegal_instruction(cpu_env); \ 347fcf5ef2aSThomas Huth } else { \ 348fcf5ef2aSThomas Huth gen_helper_raise_illegal_instruction(cpu_env); \ 349fcf5ef2aSThomas Huth } \ 350fcf5ef2aSThomas Huth ctx->bstate = BS_BRANCH; \ 351fcf5ef2aSThomas Huth return; \ 352fcf5ef2aSThomas Huth } 353fcf5ef2aSThomas Huth 354fcf5ef2aSThomas Huth #define CHECK_FPU_ENABLED \ 355*a6215749SAurelien Jarno if (ctx->tbflags & (1u << SR_FD)) { \ 356fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, ctx->pc); \ 357*a6215749SAurelien Jarno if (ctx->envflags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) { \ 358fcf5ef2aSThomas Huth gen_helper_raise_slot_fpu_disable(cpu_env); \ 359fcf5ef2aSThomas Huth } else { \ 360fcf5ef2aSThomas Huth gen_helper_raise_fpu_disable(cpu_env); \ 361fcf5ef2aSThomas Huth } \ 362fcf5ef2aSThomas Huth ctx->bstate = BS_BRANCH; \ 363fcf5ef2aSThomas Huth return; \ 364fcf5ef2aSThomas Huth } 365fcf5ef2aSThomas Huth 366fcf5ef2aSThomas Huth static void _decode_opc(DisasContext * ctx) 367fcf5ef2aSThomas Huth { 368fcf5ef2aSThomas Huth /* This code tries to make movcal emulation sufficiently 369fcf5ef2aSThomas Huth accurate for Linux purposes. This instruction writes 370fcf5ef2aSThomas Huth memory, and prior to that, always allocates a cache line. 371fcf5ef2aSThomas Huth It is used in two contexts: 372fcf5ef2aSThomas Huth - in memcpy, where data is copied in blocks, the first write 373fcf5ef2aSThomas Huth of to a block uses movca.l for performance. 374fcf5ef2aSThomas Huth - in arch/sh/mm/cache-sh4.c, movcal.l + ocbi combination is used 375fcf5ef2aSThomas Huth to flush the cache. Here, the data written by movcal.l is never 376fcf5ef2aSThomas Huth written to memory, and the data written is just bogus. 377fcf5ef2aSThomas Huth 378fcf5ef2aSThomas Huth To simulate this, we simulate movcal.l, we store the value to memory, 379fcf5ef2aSThomas Huth but we also remember the previous content. If we see ocbi, we check 380fcf5ef2aSThomas Huth if movcal.l for that address was done previously. If so, the write should 381fcf5ef2aSThomas Huth not have hit the memory, so we restore the previous content. 382fcf5ef2aSThomas Huth When we see an instruction that is neither movca.l 383fcf5ef2aSThomas Huth nor ocbi, the previous content is discarded. 384fcf5ef2aSThomas Huth 385fcf5ef2aSThomas Huth To optimize, we only try to flush stores when we're at the start of 386fcf5ef2aSThomas Huth TB, or if we already saw movca.l in this TB and did not flush stores 387fcf5ef2aSThomas Huth yet. */ 388fcf5ef2aSThomas Huth if (ctx->has_movcal) 389fcf5ef2aSThomas Huth { 390fcf5ef2aSThomas Huth int opcode = ctx->opcode & 0xf0ff; 391fcf5ef2aSThomas Huth if (opcode != 0x0093 /* ocbi */ 392fcf5ef2aSThomas Huth && opcode != 0x00c3 /* movca.l */) 393fcf5ef2aSThomas Huth { 394fcf5ef2aSThomas Huth gen_helper_discard_movcal_backup(cpu_env); 395fcf5ef2aSThomas Huth ctx->has_movcal = 0; 396fcf5ef2aSThomas Huth } 397fcf5ef2aSThomas Huth } 398fcf5ef2aSThomas Huth 399fcf5ef2aSThomas Huth #if 0 400fcf5ef2aSThomas Huth fprintf(stderr, "Translating opcode 0x%04x\n", ctx->opcode); 401fcf5ef2aSThomas Huth #endif 402fcf5ef2aSThomas Huth 403fcf5ef2aSThomas Huth switch (ctx->opcode) { 404fcf5ef2aSThomas Huth case 0x0019: /* div0u */ 405fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_m, 0); 406fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_q, 0); 407fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 0); 408fcf5ef2aSThomas Huth return; 409fcf5ef2aSThomas Huth case 0x000b: /* rts */ 410fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 411fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, cpu_pr); 412*a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 413fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 414fcf5ef2aSThomas Huth return; 415fcf5ef2aSThomas Huth case 0x0028: /* clrmac */ 416fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_mach, 0); 417fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_macl, 0); 418fcf5ef2aSThomas Huth return; 419fcf5ef2aSThomas Huth case 0x0048: /* clrs */ 420fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr, cpu_sr, ~(1u << SR_S)); 421fcf5ef2aSThomas Huth return; 422fcf5ef2aSThomas Huth case 0x0008: /* clrt */ 423fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 0); 424fcf5ef2aSThomas Huth return; 425fcf5ef2aSThomas Huth case 0x0038: /* ldtlb */ 426fcf5ef2aSThomas Huth CHECK_PRIVILEGED 427fcf5ef2aSThomas Huth gen_helper_ldtlb(cpu_env); 428fcf5ef2aSThomas Huth return; 429fcf5ef2aSThomas Huth case 0x002b: /* rte */ 430fcf5ef2aSThomas Huth CHECK_PRIVILEGED 431fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 432fcf5ef2aSThomas Huth gen_write_sr(cpu_ssr); 433fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, cpu_spc); 434*a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 435fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 436fcf5ef2aSThomas Huth return; 437fcf5ef2aSThomas Huth case 0x0058: /* sets */ 438fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_sr, cpu_sr, (1u << SR_S)); 439fcf5ef2aSThomas Huth return; 440fcf5ef2aSThomas Huth case 0x0018: /* sett */ 441fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 1); 442fcf5ef2aSThomas Huth return; 443fcf5ef2aSThomas Huth case 0xfbfd: /* frchg */ 444fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_FR); 445fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 446fcf5ef2aSThomas Huth return; 447fcf5ef2aSThomas Huth case 0xf3fd: /* fschg */ 448fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_SZ); 449fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 450fcf5ef2aSThomas Huth return; 451fcf5ef2aSThomas Huth case 0x0009: /* nop */ 452fcf5ef2aSThomas Huth return; 453fcf5ef2aSThomas Huth case 0x001b: /* sleep */ 454fcf5ef2aSThomas Huth CHECK_PRIVILEGED 455fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, ctx->pc + 2); 456fcf5ef2aSThomas Huth gen_helper_sleep(cpu_env); 457fcf5ef2aSThomas Huth return; 458fcf5ef2aSThomas Huth } 459fcf5ef2aSThomas Huth 460fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf000) { 461fcf5ef2aSThomas Huth case 0x1000: /* mov.l Rm,@(disp,Rn) */ 462fcf5ef2aSThomas Huth { 463fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 464fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B11_8), B3_0 * 4); 465fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 466fcf5ef2aSThomas Huth tcg_temp_free(addr); 467fcf5ef2aSThomas Huth } 468fcf5ef2aSThomas Huth return; 469fcf5ef2aSThomas Huth case 0x5000: /* mov.l @(disp,Rm),Rn */ 470fcf5ef2aSThomas Huth { 471fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 472fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 4); 473fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 474fcf5ef2aSThomas Huth tcg_temp_free(addr); 475fcf5ef2aSThomas Huth } 476fcf5ef2aSThomas Huth return; 477fcf5ef2aSThomas Huth case 0xe000: /* mov #imm,Rn */ 478fcf5ef2aSThomas Huth tcg_gen_movi_i32(REG(B11_8), B7_0s); 479fcf5ef2aSThomas Huth return; 480fcf5ef2aSThomas Huth case 0x9000: /* mov.w @(disp,PC),Rn */ 481fcf5ef2aSThomas Huth { 482fcf5ef2aSThomas Huth TCGv addr = tcg_const_i32(ctx->pc + 4 + B7_0 * 2); 483fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESW); 484fcf5ef2aSThomas Huth tcg_temp_free(addr); 485fcf5ef2aSThomas Huth } 486fcf5ef2aSThomas Huth return; 487fcf5ef2aSThomas Huth case 0xd000: /* mov.l @(disp,PC),Rn */ 488fcf5ef2aSThomas Huth { 489fcf5ef2aSThomas Huth TCGv addr = tcg_const_i32((ctx->pc + 4 + B7_0 * 4) & ~3); 490fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 491fcf5ef2aSThomas Huth tcg_temp_free(addr); 492fcf5ef2aSThomas Huth } 493fcf5ef2aSThomas Huth return; 494fcf5ef2aSThomas Huth case 0x7000: /* add #imm,Rn */ 495fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), B7_0s); 496fcf5ef2aSThomas Huth return; 497fcf5ef2aSThomas Huth case 0xa000: /* bra disp */ 498fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 499fcf5ef2aSThomas Huth ctx->delayed_pc = ctx->pc + 4 + B11_0s * 2; 500fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_delayed_pc, ctx->delayed_pc); 501*a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 502fcf5ef2aSThomas Huth return; 503fcf5ef2aSThomas Huth case 0xb000: /* bsr disp */ 504fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 505fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pr, ctx->pc + 4); 506fcf5ef2aSThomas Huth ctx->delayed_pc = ctx->pc + 4 + B11_0s * 2; 507fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_delayed_pc, ctx->delayed_pc); 508*a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 509fcf5ef2aSThomas Huth return; 510fcf5ef2aSThomas Huth } 511fcf5ef2aSThomas Huth 512fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 513fcf5ef2aSThomas Huth case 0x6003: /* mov Rm,Rn */ 514fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), REG(B7_4)); 515fcf5ef2aSThomas Huth return; 516fcf5ef2aSThomas Huth case 0x2000: /* mov.b Rm,@Rn */ 517fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_UB); 518fcf5ef2aSThomas Huth return; 519fcf5ef2aSThomas Huth case 0x2001: /* mov.w Rm,@Rn */ 520fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_TEUW); 521fcf5ef2aSThomas Huth return; 522fcf5ef2aSThomas Huth case 0x2002: /* mov.l Rm,@Rn */ 523fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_TEUL); 524fcf5ef2aSThomas Huth return; 525fcf5ef2aSThomas Huth case 0x6000: /* mov.b @Rm,Rn */ 526fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB); 527fcf5ef2aSThomas Huth return; 528fcf5ef2aSThomas Huth case 0x6001: /* mov.w @Rm,Rn */ 529fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESW); 530fcf5ef2aSThomas Huth return; 531fcf5ef2aSThomas Huth case 0x6002: /* mov.l @Rm,Rn */ 532fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESL); 533fcf5ef2aSThomas Huth return; 534fcf5ef2aSThomas Huth case 0x2004: /* mov.b Rm,@-Rn */ 535fcf5ef2aSThomas Huth { 536fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 537fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 1); 538fcf5ef2aSThomas Huth /* might cause re-execution */ 539fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB); 540fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); /* modify register status */ 541fcf5ef2aSThomas Huth tcg_temp_free(addr); 542fcf5ef2aSThomas Huth } 543fcf5ef2aSThomas Huth return; 544fcf5ef2aSThomas Huth case 0x2005: /* mov.w Rm,@-Rn */ 545fcf5ef2aSThomas Huth { 546fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 547fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 2); 548fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUW); 549fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 550fcf5ef2aSThomas Huth tcg_temp_free(addr); 551fcf5ef2aSThomas Huth } 552fcf5ef2aSThomas Huth return; 553fcf5ef2aSThomas Huth case 0x2006: /* mov.l Rm,@-Rn */ 554fcf5ef2aSThomas Huth { 555fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 556fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 557fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 558fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 559fcf5ef2aSThomas Huth } 560fcf5ef2aSThomas Huth return; 561fcf5ef2aSThomas Huth case 0x6004: /* mov.b @Rm+,Rn */ 562fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB); 563fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 564fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 1); 565fcf5ef2aSThomas Huth return; 566fcf5ef2aSThomas Huth case 0x6005: /* mov.w @Rm+,Rn */ 567fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESW); 568fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 569fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2); 570fcf5ef2aSThomas Huth return; 571fcf5ef2aSThomas Huth case 0x6006: /* mov.l @Rm+,Rn */ 572fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESL); 573fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 574fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 575fcf5ef2aSThomas Huth return; 576fcf5ef2aSThomas Huth case 0x0004: /* mov.b Rm,@(R0,Rn) */ 577fcf5ef2aSThomas Huth { 578fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 579fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 580fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB); 581fcf5ef2aSThomas Huth tcg_temp_free(addr); 582fcf5ef2aSThomas Huth } 583fcf5ef2aSThomas Huth return; 584fcf5ef2aSThomas Huth case 0x0005: /* mov.w Rm,@(R0,Rn) */ 585fcf5ef2aSThomas Huth { 586fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 587fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 588fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUW); 589fcf5ef2aSThomas Huth tcg_temp_free(addr); 590fcf5ef2aSThomas Huth } 591fcf5ef2aSThomas Huth return; 592fcf5ef2aSThomas Huth case 0x0006: /* mov.l Rm,@(R0,Rn) */ 593fcf5ef2aSThomas Huth { 594fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 595fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 596fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 597fcf5ef2aSThomas Huth tcg_temp_free(addr); 598fcf5ef2aSThomas Huth } 599fcf5ef2aSThomas Huth return; 600fcf5ef2aSThomas Huth case 0x000c: /* mov.b @(R0,Rm),Rn */ 601fcf5ef2aSThomas Huth { 602fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 603fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 604fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_SB); 605fcf5ef2aSThomas Huth tcg_temp_free(addr); 606fcf5ef2aSThomas Huth } 607fcf5ef2aSThomas Huth return; 608fcf5ef2aSThomas Huth case 0x000d: /* mov.w @(R0,Rm),Rn */ 609fcf5ef2aSThomas Huth { 610fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 611fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 612fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESW); 613fcf5ef2aSThomas Huth tcg_temp_free(addr); 614fcf5ef2aSThomas Huth } 615fcf5ef2aSThomas Huth return; 616fcf5ef2aSThomas Huth case 0x000e: /* mov.l @(R0,Rm),Rn */ 617fcf5ef2aSThomas Huth { 618fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 619fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 620fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 621fcf5ef2aSThomas Huth tcg_temp_free(addr); 622fcf5ef2aSThomas Huth } 623fcf5ef2aSThomas Huth return; 624fcf5ef2aSThomas Huth case 0x6008: /* swap.b Rm,Rn */ 625fcf5ef2aSThomas Huth { 626fcf5ef2aSThomas Huth TCGv low = tcg_temp_new();; 627fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(low, REG(B7_4)); 628fcf5ef2aSThomas Huth tcg_gen_bswap16_i32(low, low); 629fcf5ef2aSThomas Huth tcg_gen_deposit_i32(REG(B11_8), REG(B7_4), low, 0, 16); 630fcf5ef2aSThomas Huth tcg_temp_free(low); 631fcf5ef2aSThomas Huth } 632fcf5ef2aSThomas Huth return; 633fcf5ef2aSThomas Huth case 0x6009: /* swap.w Rm,Rn */ 634fcf5ef2aSThomas Huth tcg_gen_rotli_i32(REG(B11_8), REG(B7_4), 16); 635fcf5ef2aSThomas Huth return; 636fcf5ef2aSThomas Huth case 0x200d: /* xtrct Rm,Rn */ 637fcf5ef2aSThomas Huth { 638fcf5ef2aSThomas Huth TCGv high, low; 639fcf5ef2aSThomas Huth high = tcg_temp_new(); 640fcf5ef2aSThomas Huth tcg_gen_shli_i32(high, REG(B7_4), 16); 641fcf5ef2aSThomas Huth low = tcg_temp_new(); 642fcf5ef2aSThomas Huth tcg_gen_shri_i32(low, REG(B11_8), 16); 643fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), high, low); 644fcf5ef2aSThomas Huth tcg_temp_free(low); 645fcf5ef2aSThomas Huth tcg_temp_free(high); 646fcf5ef2aSThomas Huth } 647fcf5ef2aSThomas Huth return; 648fcf5ef2aSThomas Huth case 0x300c: /* add Rm,Rn */ 649fcf5ef2aSThomas Huth tcg_gen_add_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 650fcf5ef2aSThomas Huth return; 651fcf5ef2aSThomas Huth case 0x300e: /* addc Rm,Rn */ 652fcf5ef2aSThomas Huth { 653fcf5ef2aSThomas Huth TCGv t0, t1; 654fcf5ef2aSThomas Huth t0 = tcg_const_tl(0); 655fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 656fcf5ef2aSThomas Huth tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0); 657fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), cpu_sr_t, 658fcf5ef2aSThomas Huth REG(B11_8), t0, t1, cpu_sr_t); 659fcf5ef2aSThomas Huth tcg_temp_free(t0); 660fcf5ef2aSThomas Huth tcg_temp_free(t1); 661fcf5ef2aSThomas Huth } 662fcf5ef2aSThomas Huth return; 663fcf5ef2aSThomas Huth case 0x300f: /* addv Rm,Rn */ 664fcf5ef2aSThomas Huth { 665fcf5ef2aSThomas Huth TCGv t0, t1, t2; 666fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 667fcf5ef2aSThomas Huth tcg_gen_add_i32(t0, REG(B7_4), REG(B11_8)); 668fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 669fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t0, REG(B11_8)); 670fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 671fcf5ef2aSThomas Huth tcg_gen_xor_i32(t2, REG(B7_4), REG(B11_8)); 672fcf5ef2aSThomas Huth tcg_gen_andc_i32(cpu_sr_t, t1, t2); 673fcf5ef2aSThomas Huth tcg_temp_free(t2); 674fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, cpu_sr_t, 31); 675fcf5ef2aSThomas Huth tcg_temp_free(t1); 676fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B7_4), t0); 677fcf5ef2aSThomas Huth tcg_temp_free(t0); 678fcf5ef2aSThomas Huth } 679fcf5ef2aSThomas Huth return; 680fcf5ef2aSThomas Huth case 0x2009: /* and Rm,Rn */ 681fcf5ef2aSThomas Huth tcg_gen_and_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 682fcf5ef2aSThomas Huth return; 683fcf5ef2aSThomas Huth case 0x3000: /* cmp/eq Rm,Rn */ 684fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), REG(B7_4)); 685fcf5ef2aSThomas Huth return; 686fcf5ef2aSThomas Huth case 0x3003: /* cmp/ge Rm,Rn */ 687fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), REG(B7_4)); 688fcf5ef2aSThomas Huth return; 689fcf5ef2aSThomas Huth case 0x3007: /* cmp/gt Rm,Rn */ 690fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), REG(B7_4)); 691fcf5ef2aSThomas Huth return; 692fcf5ef2aSThomas Huth case 0x3006: /* cmp/hi Rm,Rn */ 693fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GTU, cpu_sr_t, REG(B11_8), REG(B7_4)); 694fcf5ef2aSThomas Huth return; 695fcf5ef2aSThomas Huth case 0x3002: /* cmp/hs Rm,Rn */ 696fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GEU, cpu_sr_t, REG(B11_8), REG(B7_4)); 697fcf5ef2aSThomas Huth return; 698fcf5ef2aSThomas Huth case 0x200c: /* cmp/str Rm,Rn */ 699fcf5ef2aSThomas Huth { 700fcf5ef2aSThomas Huth TCGv cmp1 = tcg_temp_new(); 701fcf5ef2aSThomas Huth TCGv cmp2 = tcg_temp_new(); 702fcf5ef2aSThomas Huth tcg_gen_xor_i32(cmp2, REG(B7_4), REG(B11_8)); 703fcf5ef2aSThomas Huth tcg_gen_subi_i32(cmp1, cmp2, 0x01010101); 704fcf5ef2aSThomas Huth tcg_gen_andc_i32(cmp1, cmp1, cmp2); 705fcf5ef2aSThomas Huth tcg_gen_andi_i32(cmp1, cmp1, 0x80808080); 706fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_NE, cpu_sr_t, cmp1, 0); 707fcf5ef2aSThomas Huth tcg_temp_free(cmp2); 708fcf5ef2aSThomas Huth tcg_temp_free(cmp1); 709fcf5ef2aSThomas Huth } 710fcf5ef2aSThomas Huth return; 711fcf5ef2aSThomas Huth case 0x2007: /* div0s Rm,Rn */ 712fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_q, REG(B11_8), 31); /* SR_Q */ 713fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_m, REG(B7_4), 31); /* SR_M */ 714fcf5ef2aSThomas Huth tcg_gen_xor_i32(cpu_sr_t, cpu_sr_q, cpu_sr_m); /* SR_T */ 715fcf5ef2aSThomas Huth return; 716fcf5ef2aSThomas Huth case 0x3004: /* div1 Rm,Rn */ 717fcf5ef2aSThomas Huth { 718fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 719fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 720fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 721fcf5ef2aSThomas Huth TCGv zero = tcg_const_i32(0); 722fcf5ef2aSThomas Huth 723fcf5ef2aSThomas Huth /* shift left arg1, saving the bit being pushed out and inserting 724fcf5ef2aSThomas Huth T on the right */ 725fcf5ef2aSThomas Huth tcg_gen_shri_i32(t0, REG(B11_8), 31); 726fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 727fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), cpu_sr_t); 728fcf5ef2aSThomas Huth 729fcf5ef2aSThomas Huth /* Add or subtract arg0 from arg1 depending if Q == M. To avoid 730fcf5ef2aSThomas Huth using 64-bit temps, we compute arg0's high part from q ^ m, so 731fcf5ef2aSThomas Huth that it is 0x00000000 when adding the value or 0xffffffff when 732fcf5ef2aSThomas Huth subtracting it. */ 733fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, cpu_sr_q, cpu_sr_m); 734fcf5ef2aSThomas Huth tcg_gen_subi_i32(t1, t1, 1); 735fcf5ef2aSThomas Huth tcg_gen_neg_i32(t2, REG(B7_4)); 736fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_EQ, t2, t1, zero, REG(B7_4), t2); 737fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), t1, REG(B11_8), zero, t2, t1); 738fcf5ef2aSThomas Huth 739fcf5ef2aSThomas Huth /* compute T and Q depending on carry */ 740fcf5ef2aSThomas Huth tcg_gen_andi_i32(t1, t1, 1); 741fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t1, t0); 742fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_sr_t, t1, 1); 743fcf5ef2aSThomas Huth tcg_gen_xor_i32(cpu_sr_q, cpu_sr_m, t1); 744fcf5ef2aSThomas Huth 745fcf5ef2aSThomas Huth tcg_temp_free(zero); 746fcf5ef2aSThomas Huth tcg_temp_free(t2); 747fcf5ef2aSThomas Huth tcg_temp_free(t1); 748fcf5ef2aSThomas Huth tcg_temp_free(t0); 749fcf5ef2aSThomas Huth } 750fcf5ef2aSThomas Huth return; 751fcf5ef2aSThomas Huth case 0x300d: /* dmuls.l Rm,Rn */ 752fcf5ef2aSThomas Huth tcg_gen_muls2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8)); 753fcf5ef2aSThomas Huth return; 754fcf5ef2aSThomas Huth case 0x3005: /* dmulu.l Rm,Rn */ 755fcf5ef2aSThomas Huth tcg_gen_mulu2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8)); 756fcf5ef2aSThomas Huth return; 757fcf5ef2aSThomas Huth case 0x600e: /* exts.b Rm,Rn */ 758fcf5ef2aSThomas Huth tcg_gen_ext8s_i32(REG(B11_8), REG(B7_4)); 759fcf5ef2aSThomas Huth return; 760fcf5ef2aSThomas Huth case 0x600f: /* exts.w Rm,Rn */ 761fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(REG(B11_8), REG(B7_4)); 762fcf5ef2aSThomas Huth return; 763fcf5ef2aSThomas Huth case 0x600c: /* extu.b Rm,Rn */ 764fcf5ef2aSThomas Huth tcg_gen_ext8u_i32(REG(B11_8), REG(B7_4)); 765fcf5ef2aSThomas Huth return; 766fcf5ef2aSThomas Huth case 0x600d: /* extu.w Rm,Rn */ 767fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(REG(B11_8), REG(B7_4)); 768fcf5ef2aSThomas Huth return; 769fcf5ef2aSThomas Huth case 0x000f: /* mac.l @Rm+,@Rn+ */ 770fcf5ef2aSThomas Huth { 771fcf5ef2aSThomas Huth TCGv arg0, arg1; 772fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 773fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, MO_TESL); 774fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 775fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, MO_TESL); 776fcf5ef2aSThomas Huth gen_helper_macl(cpu_env, arg0, arg1); 777fcf5ef2aSThomas Huth tcg_temp_free(arg1); 778fcf5ef2aSThomas Huth tcg_temp_free(arg0); 779fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 780fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 781fcf5ef2aSThomas Huth } 782fcf5ef2aSThomas Huth return; 783fcf5ef2aSThomas Huth case 0x400f: /* mac.w @Rm+,@Rn+ */ 784fcf5ef2aSThomas Huth { 785fcf5ef2aSThomas Huth TCGv arg0, arg1; 786fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 787fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, MO_TESL); 788fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 789fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, MO_TESL); 790fcf5ef2aSThomas Huth gen_helper_macw(cpu_env, arg0, arg1); 791fcf5ef2aSThomas Huth tcg_temp_free(arg1); 792fcf5ef2aSThomas Huth tcg_temp_free(arg0); 793fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 2); 794fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2); 795fcf5ef2aSThomas Huth } 796fcf5ef2aSThomas Huth return; 797fcf5ef2aSThomas Huth case 0x0007: /* mul.l Rm,Rn */ 798fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, REG(B7_4), REG(B11_8)); 799fcf5ef2aSThomas Huth return; 800fcf5ef2aSThomas Huth case 0x200f: /* muls.w Rm,Rn */ 801fcf5ef2aSThomas Huth { 802fcf5ef2aSThomas Huth TCGv arg0, arg1; 803fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 804fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(arg0, REG(B7_4)); 805fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 806fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(arg1, REG(B11_8)); 807fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, arg0, arg1); 808fcf5ef2aSThomas Huth tcg_temp_free(arg1); 809fcf5ef2aSThomas Huth tcg_temp_free(arg0); 810fcf5ef2aSThomas Huth } 811fcf5ef2aSThomas Huth return; 812fcf5ef2aSThomas Huth case 0x200e: /* mulu.w Rm,Rn */ 813fcf5ef2aSThomas Huth { 814fcf5ef2aSThomas Huth TCGv arg0, arg1; 815fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 816fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(arg0, REG(B7_4)); 817fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 818fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(arg1, REG(B11_8)); 819fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, arg0, arg1); 820fcf5ef2aSThomas Huth tcg_temp_free(arg1); 821fcf5ef2aSThomas Huth tcg_temp_free(arg0); 822fcf5ef2aSThomas Huth } 823fcf5ef2aSThomas Huth return; 824fcf5ef2aSThomas Huth case 0x600b: /* neg Rm,Rn */ 825fcf5ef2aSThomas Huth tcg_gen_neg_i32(REG(B11_8), REG(B7_4)); 826fcf5ef2aSThomas Huth return; 827fcf5ef2aSThomas Huth case 0x600a: /* negc Rm,Rn */ 828fcf5ef2aSThomas Huth { 829fcf5ef2aSThomas Huth TCGv t0 = tcg_const_i32(0); 830fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), cpu_sr_t, 831fcf5ef2aSThomas Huth REG(B7_4), t0, cpu_sr_t, t0); 832fcf5ef2aSThomas Huth tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t, 833fcf5ef2aSThomas Huth t0, t0, REG(B11_8), cpu_sr_t); 834fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1); 835fcf5ef2aSThomas Huth tcg_temp_free(t0); 836fcf5ef2aSThomas Huth } 837fcf5ef2aSThomas Huth return; 838fcf5ef2aSThomas Huth case 0x6007: /* not Rm,Rn */ 839fcf5ef2aSThomas Huth tcg_gen_not_i32(REG(B11_8), REG(B7_4)); 840fcf5ef2aSThomas Huth return; 841fcf5ef2aSThomas Huth case 0x200b: /* or Rm,Rn */ 842fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 843fcf5ef2aSThomas Huth return; 844fcf5ef2aSThomas Huth case 0x400c: /* shad Rm,Rn */ 845fcf5ef2aSThomas Huth { 846fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 847fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 848fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 849fcf5ef2aSThomas Huth 850fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, REG(B7_4), 0x1f); 851fcf5ef2aSThomas Huth 852fcf5ef2aSThomas Huth /* positive case: shift to the left */ 853fcf5ef2aSThomas Huth tcg_gen_shl_i32(t1, REG(B11_8), t0); 854fcf5ef2aSThomas Huth 855fcf5ef2aSThomas Huth /* negative case: shift to the right in two steps to 856fcf5ef2aSThomas Huth correctly handle the -32 case */ 857fcf5ef2aSThomas Huth tcg_gen_xori_i32(t0, t0, 0x1f); 858fcf5ef2aSThomas Huth tcg_gen_sar_i32(t2, REG(B11_8), t0); 859fcf5ef2aSThomas Huth tcg_gen_sari_i32(t2, t2, 1); 860fcf5ef2aSThomas Huth 861fcf5ef2aSThomas Huth /* select between the two cases */ 862fcf5ef2aSThomas Huth tcg_gen_movi_i32(t0, 0); 863fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2); 864fcf5ef2aSThomas Huth 865fcf5ef2aSThomas Huth tcg_temp_free(t0); 866fcf5ef2aSThomas Huth tcg_temp_free(t1); 867fcf5ef2aSThomas Huth tcg_temp_free(t2); 868fcf5ef2aSThomas Huth } 869fcf5ef2aSThomas Huth return; 870fcf5ef2aSThomas Huth case 0x400d: /* shld Rm,Rn */ 871fcf5ef2aSThomas Huth { 872fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 873fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 874fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 875fcf5ef2aSThomas Huth 876fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, REG(B7_4), 0x1f); 877fcf5ef2aSThomas Huth 878fcf5ef2aSThomas Huth /* positive case: shift to the left */ 879fcf5ef2aSThomas Huth tcg_gen_shl_i32(t1, REG(B11_8), t0); 880fcf5ef2aSThomas Huth 881fcf5ef2aSThomas Huth /* negative case: shift to the right in two steps to 882fcf5ef2aSThomas Huth correctly handle the -32 case */ 883fcf5ef2aSThomas Huth tcg_gen_xori_i32(t0, t0, 0x1f); 884fcf5ef2aSThomas Huth tcg_gen_shr_i32(t2, REG(B11_8), t0); 885fcf5ef2aSThomas Huth tcg_gen_shri_i32(t2, t2, 1); 886fcf5ef2aSThomas Huth 887fcf5ef2aSThomas Huth /* select between the two cases */ 888fcf5ef2aSThomas Huth tcg_gen_movi_i32(t0, 0); 889fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2); 890fcf5ef2aSThomas Huth 891fcf5ef2aSThomas Huth tcg_temp_free(t0); 892fcf5ef2aSThomas Huth tcg_temp_free(t1); 893fcf5ef2aSThomas Huth tcg_temp_free(t2); 894fcf5ef2aSThomas Huth } 895fcf5ef2aSThomas Huth return; 896fcf5ef2aSThomas Huth case 0x3008: /* sub Rm,Rn */ 897fcf5ef2aSThomas Huth tcg_gen_sub_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 898fcf5ef2aSThomas Huth return; 899fcf5ef2aSThomas Huth case 0x300a: /* subc Rm,Rn */ 900fcf5ef2aSThomas Huth { 901fcf5ef2aSThomas Huth TCGv t0, t1; 902fcf5ef2aSThomas Huth t0 = tcg_const_tl(0); 903fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 904fcf5ef2aSThomas Huth tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0); 905fcf5ef2aSThomas Huth tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t, 906fcf5ef2aSThomas Huth REG(B11_8), t0, t1, cpu_sr_t); 907fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1); 908fcf5ef2aSThomas Huth tcg_temp_free(t0); 909fcf5ef2aSThomas Huth tcg_temp_free(t1); 910fcf5ef2aSThomas Huth } 911fcf5ef2aSThomas Huth return; 912fcf5ef2aSThomas Huth case 0x300b: /* subv Rm,Rn */ 913fcf5ef2aSThomas Huth { 914fcf5ef2aSThomas Huth TCGv t0, t1, t2; 915fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 916fcf5ef2aSThomas Huth tcg_gen_sub_i32(t0, REG(B11_8), REG(B7_4)); 917fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 918fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t0, REG(B7_4)); 919fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 920fcf5ef2aSThomas Huth tcg_gen_xor_i32(t2, REG(B11_8), REG(B7_4)); 921fcf5ef2aSThomas Huth tcg_gen_and_i32(t1, t1, t2); 922fcf5ef2aSThomas Huth tcg_temp_free(t2); 923fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, t1, 31); 924fcf5ef2aSThomas Huth tcg_temp_free(t1); 925fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), t0); 926fcf5ef2aSThomas Huth tcg_temp_free(t0); 927fcf5ef2aSThomas Huth } 928fcf5ef2aSThomas Huth return; 929fcf5ef2aSThomas Huth case 0x2008: /* tst Rm,Rn */ 930fcf5ef2aSThomas Huth { 931fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 932fcf5ef2aSThomas Huth tcg_gen_and_i32(val, REG(B7_4), REG(B11_8)); 933fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 934fcf5ef2aSThomas Huth tcg_temp_free(val); 935fcf5ef2aSThomas Huth } 936fcf5ef2aSThomas Huth return; 937fcf5ef2aSThomas Huth case 0x200a: /* xor Rm,Rn */ 938fcf5ef2aSThomas Huth tcg_gen_xor_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 939fcf5ef2aSThomas Huth return; 940fcf5ef2aSThomas Huth case 0xf00c: /* fmov {F,D,X}Rm,{F,D,X}Rn - FPSCR: Nothing */ 941fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 942*a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 943fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 944fcf5ef2aSThomas Huth gen_load_fpr64(fp, XREG(B7_4)); 945fcf5ef2aSThomas Huth gen_store_fpr64(fp, XREG(B11_8)); 946fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 947fcf5ef2aSThomas Huth } else { 948fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]); 949fcf5ef2aSThomas Huth } 950fcf5ef2aSThomas Huth return; 951fcf5ef2aSThomas Huth case 0xf00a: /* fmov {F,D,X}Rm,@Rn - FPSCR: Nothing */ 952fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 953*a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 954fcf5ef2aSThomas Huth TCGv addr_hi = tcg_temp_new(); 955fcf5ef2aSThomas Huth int fr = XREG(B7_4); 956fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr_hi, REG(B11_8), 4); 957fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[fr], REG(B11_8), 958fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 959fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[fr+1], addr_hi, 960fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 961fcf5ef2aSThomas Huth tcg_temp_free(addr_hi); 962fcf5ef2aSThomas Huth } else { 963fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[FREG(B7_4)], REG(B11_8), 964fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 965fcf5ef2aSThomas Huth } 966fcf5ef2aSThomas Huth return; 967fcf5ef2aSThomas Huth case 0xf008: /* fmov @Rm,{F,D,X}Rn - FPSCR: Nothing */ 968fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 969*a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 970fcf5ef2aSThomas Huth TCGv addr_hi = tcg_temp_new(); 971fcf5ef2aSThomas Huth int fr = XREG(B11_8); 972fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr_hi, REG(B7_4), 4); 973fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr], REG(B7_4), ctx->memidx, MO_TEUL); 974fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr+1], addr_hi, ctx->memidx, MO_TEUL); 975fcf5ef2aSThomas Huth tcg_temp_free(addr_hi); 976fcf5ef2aSThomas Huth } else { 977fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[FREG(B11_8)], REG(B7_4), 978fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 979fcf5ef2aSThomas Huth } 980fcf5ef2aSThomas Huth return; 981fcf5ef2aSThomas Huth case 0xf009: /* fmov @Rm+,{F,D,X}Rn - FPSCR: Nothing */ 982fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 983*a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 984fcf5ef2aSThomas Huth TCGv addr_hi = tcg_temp_new(); 985fcf5ef2aSThomas Huth int fr = XREG(B11_8); 986fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr_hi, REG(B7_4), 4); 987fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr], REG(B7_4), ctx->memidx, MO_TEUL); 988fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr+1], addr_hi, ctx->memidx, MO_TEUL); 989fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 8); 990fcf5ef2aSThomas Huth tcg_temp_free(addr_hi); 991fcf5ef2aSThomas Huth } else { 992fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[FREG(B11_8)], REG(B7_4), 993fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 994fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 995fcf5ef2aSThomas Huth } 996fcf5ef2aSThomas Huth return; 997fcf5ef2aSThomas Huth case 0xf00b: /* fmov {F,D,X}Rm,@-Rn - FPSCR: Nothing */ 998fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 999fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new_i32(); 1000fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1001*a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 1002fcf5ef2aSThomas Huth int fr = XREG(B7_4); 1003fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[fr+1], addr, ctx->memidx, MO_TEUL); 1004fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, addr, 4); 1005fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[fr], addr, ctx->memidx, MO_TEUL); 1006fcf5ef2aSThomas Huth } else { 1007fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[FREG(B7_4)], addr, 1008fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1009fcf5ef2aSThomas Huth } 1010fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1011fcf5ef2aSThomas Huth tcg_temp_free(addr); 1012fcf5ef2aSThomas Huth return; 1013fcf5ef2aSThomas Huth case 0xf006: /* fmov @(R0,Rm),{F,D,X}Rm - FPSCR: Nothing */ 1014fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1015fcf5ef2aSThomas Huth { 1016fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new_i32(); 1017fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 1018*a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 1019fcf5ef2aSThomas Huth int fr = XREG(B11_8); 1020fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr], addr, 1021fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1022fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, addr, 4); 1023fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr+1], addr, 1024fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1025fcf5ef2aSThomas Huth } else { 1026fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[FREG(B11_8)], addr, 1027fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1028fcf5ef2aSThomas Huth } 1029fcf5ef2aSThomas Huth tcg_temp_free(addr); 1030fcf5ef2aSThomas Huth } 1031fcf5ef2aSThomas Huth return; 1032fcf5ef2aSThomas Huth case 0xf007: /* fmov {F,D,X}Rn,@(R0,Rn) - FPSCR: Nothing */ 1033fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1034fcf5ef2aSThomas Huth { 1035fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1036fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 1037*a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 1038fcf5ef2aSThomas Huth int fr = XREG(B7_4); 1039fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr], addr, 1040fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1041fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, addr, 4); 1042fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr+1], addr, 1043fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1044fcf5ef2aSThomas Huth } else { 1045fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[FREG(B7_4)], addr, 1046fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1047fcf5ef2aSThomas Huth } 1048fcf5ef2aSThomas Huth tcg_temp_free(addr); 1049fcf5ef2aSThomas Huth } 1050fcf5ef2aSThomas Huth return; 1051fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1052fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1053fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1054fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1055fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1056fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1057fcf5ef2aSThomas Huth { 1058fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1059*a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1060fcf5ef2aSThomas Huth TCGv_i64 fp0, fp1; 1061fcf5ef2aSThomas Huth 1062fcf5ef2aSThomas Huth if (ctx->opcode & 0x0110) 1063fcf5ef2aSThomas Huth break; /* illegal instruction */ 1064fcf5ef2aSThomas Huth fp0 = tcg_temp_new_i64(); 1065fcf5ef2aSThomas Huth fp1 = tcg_temp_new_i64(); 1066fcf5ef2aSThomas Huth gen_load_fpr64(fp0, DREG(B11_8)); 1067fcf5ef2aSThomas Huth gen_load_fpr64(fp1, DREG(B7_4)); 1068fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 1069fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn */ 1070fcf5ef2aSThomas Huth gen_helper_fadd_DT(fp0, cpu_env, fp0, fp1); 1071fcf5ef2aSThomas Huth break; 1072fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn */ 1073fcf5ef2aSThomas Huth gen_helper_fsub_DT(fp0, cpu_env, fp0, fp1); 1074fcf5ef2aSThomas Huth break; 1075fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn */ 1076fcf5ef2aSThomas Huth gen_helper_fmul_DT(fp0, cpu_env, fp0, fp1); 1077fcf5ef2aSThomas Huth break; 1078fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn */ 1079fcf5ef2aSThomas Huth gen_helper_fdiv_DT(fp0, cpu_env, fp0, fp1); 1080fcf5ef2aSThomas Huth break; 1081fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn */ 1082fcf5ef2aSThomas Huth gen_helper_fcmp_eq_DT(cpu_env, fp0, fp1); 1083fcf5ef2aSThomas Huth return; 1084fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn */ 1085fcf5ef2aSThomas Huth gen_helper_fcmp_gt_DT(cpu_env, fp0, fp1); 1086fcf5ef2aSThomas Huth return; 1087fcf5ef2aSThomas Huth } 1088fcf5ef2aSThomas Huth gen_store_fpr64(fp0, DREG(B11_8)); 1089fcf5ef2aSThomas Huth tcg_temp_free_i64(fp0); 1090fcf5ef2aSThomas Huth tcg_temp_free_i64(fp1); 1091fcf5ef2aSThomas Huth } else { 1092fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 1093fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn */ 1094fcf5ef2aSThomas Huth gen_helper_fadd_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1095fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)], 1096fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1097fcf5ef2aSThomas Huth break; 1098fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn */ 1099fcf5ef2aSThomas Huth gen_helper_fsub_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1100fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)], 1101fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1102fcf5ef2aSThomas Huth break; 1103fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn */ 1104fcf5ef2aSThomas Huth gen_helper_fmul_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1105fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)], 1106fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1107fcf5ef2aSThomas Huth break; 1108fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn */ 1109fcf5ef2aSThomas Huth gen_helper_fdiv_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1110fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)], 1111fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1112fcf5ef2aSThomas Huth break; 1113fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn */ 1114fcf5ef2aSThomas Huth gen_helper_fcmp_eq_FT(cpu_env, cpu_fregs[FREG(B11_8)], 1115fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1116fcf5ef2aSThomas Huth return; 1117fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn */ 1118fcf5ef2aSThomas Huth gen_helper_fcmp_gt_FT(cpu_env, cpu_fregs[FREG(B11_8)], 1119fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1120fcf5ef2aSThomas Huth return; 1121fcf5ef2aSThomas Huth } 1122fcf5ef2aSThomas Huth } 1123fcf5ef2aSThomas Huth } 1124fcf5ef2aSThomas Huth return; 1125fcf5ef2aSThomas Huth case 0xf00e: /* fmac FR0,RM,Rn */ 1126fcf5ef2aSThomas Huth { 1127fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1128*a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1129fcf5ef2aSThomas Huth break; /* illegal instruction */ 1130fcf5ef2aSThomas Huth } else { 1131fcf5ef2aSThomas Huth gen_helper_fmac_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1132fcf5ef2aSThomas Huth cpu_fregs[FREG(0)], cpu_fregs[FREG(B7_4)], 1133fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)]); 1134fcf5ef2aSThomas Huth return; 1135fcf5ef2aSThomas Huth } 1136fcf5ef2aSThomas Huth } 1137fcf5ef2aSThomas Huth } 1138fcf5ef2aSThomas Huth 1139fcf5ef2aSThomas Huth switch (ctx->opcode & 0xff00) { 1140fcf5ef2aSThomas Huth case 0xc900: /* and #imm,R0 */ 1141fcf5ef2aSThomas Huth tcg_gen_andi_i32(REG(0), REG(0), B7_0); 1142fcf5ef2aSThomas Huth return; 1143fcf5ef2aSThomas Huth case 0xcd00: /* and.b #imm,@(R0,GBR) */ 1144fcf5ef2aSThomas Huth { 1145fcf5ef2aSThomas Huth TCGv addr, val; 1146fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1147fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1148fcf5ef2aSThomas Huth val = tcg_temp_new(); 1149fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1150fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, B7_0); 1151fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1152fcf5ef2aSThomas Huth tcg_temp_free(val); 1153fcf5ef2aSThomas Huth tcg_temp_free(addr); 1154fcf5ef2aSThomas Huth } 1155fcf5ef2aSThomas Huth return; 1156fcf5ef2aSThomas Huth case 0x8b00: /* bf label */ 1157fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1158fcf5ef2aSThomas Huth gen_conditional_jump(ctx, ctx->pc + 2, 1159fcf5ef2aSThomas Huth ctx->pc + 4 + B7_0s * 2); 1160fcf5ef2aSThomas Huth ctx->bstate = BS_BRANCH; 1161fcf5ef2aSThomas Huth return; 1162fcf5ef2aSThomas Huth case 0x8f00: /* bf/s label */ 1163fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1164fcf5ef2aSThomas Huth gen_branch_slot(ctx->delayed_pc = ctx->pc + 4 + B7_0s * 2, 0); 1165*a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT_CONDITIONAL; 1166fcf5ef2aSThomas Huth return; 1167fcf5ef2aSThomas Huth case 0x8900: /* bt label */ 1168fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1169fcf5ef2aSThomas Huth gen_conditional_jump(ctx, ctx->pc + 4 + B7_0s * 2, 1170fcf5ef2aSThomas Huth ctx->pc + 2); 1171fcf5ef2aSThomas Huth ctx->bstate = BS_BRANCH; 1172fcf5ef2aSThomas Huth return; 1173fcf5ef2aSThomas Huth case 0x8d00: /* bt/s label */ 1174fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1175fcf5ef2aSThomas Huth gen_branch_slot(ctx->delayed_pc = ctx->pc + 4 + B7_0s * 2, 1); 1176*a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT_CONDITIONAL; 1177fcf5ef2aSThomas Huth return; 1178fcf5ef2aSThomas Huth case 0x8800: /* cmp/eq #imm,R0 */ 1179fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(0), B7_0s); 1180fcf5ef2aSThomas Huth return; 1181fcf5ef2aSThomas Huth case 0xc400: /* mov.b @(disp,GBR),R0 */ 1182fcf5ef2aSThomas Huth { 1183fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1184fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0); 1185fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB); 1186fcf5ef2aSThomas Huth tcg_temp_free(addr); 1187fcf5ef2aSThomas Huth } 1188fcf5ef2aSThomas Huth return; 1189fcf5ef2aSThomas Huth case 0xc500: /* mov.w @(disp,GBR),R0 */ 1190fcf5ef2aSThomas Huth { 1191fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1192fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2); 1193fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW); 1194fcf5ef2aSThomas Huth tcg_temp_free(addr); 1195fcf5ef2aSThomas Huth } 1196fcf5ef2aSThomas Huth return; 1197fcf5ef2aSThomas Huth case 0xc600: /* mov.l @(disp,GBR),R0 */ 1198fcf5ef2aSThomas Huth { 1199fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1200fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4); 1201fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESL); 1202fcf5ef2aSThomas Huth tcg_temp_free(addr); 1203fcf5ef2aSThomas Huth } 1204fcf5ef2aSThomas Huth return; 1205fcf5ef2aSThomas Huth case 0xc000: /* mov.b R0,@(disp,GBR) */ 1206fcf5ef2aSThomas Huth { 1207fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1208fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0); 1209fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB); 1210fcf5ef2aSThomas Huth tcg_temp_free(addr); 1211fcf5ef2aSThomas Huth } 1212fcf5ef2aSThomas Huth return; 1213fcf5ef2aSThomas Huth case 0xc100: /* mov.w R0,@(disp,GBR) */ 1214fcf5ef2aSThomas Huth { 1215fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1216fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2); 1217fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW); 1218fcf5ef2aSThomas Huth tcg_temp_free(addr); 1219fcf5ef2aSThomas Huth } 1220fcf5ef2aSThomas Huth return; 1221fcf5ef2aSThomas Huth case 0xc200: /* mov.l R0,@(disp,GBR) */ 1222fcf5ef2aSThomas Huth { 1223fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1224fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4); 1225fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUL); 1226fcf5ef2aSThomas Huth tcg_temp_free(addr); 1227fcf5ef2aSThomas Huth } 1228fcf5ef2aSThomas Huth return; 1229fcf5ef2aSThomas Huth case 0x8000: /* mov.b R0,@(disp,Rn) */ 1230fcf5ef2aSThomas Huth { 1231fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1232fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0); 1233fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB); 1234fcf5ef2aSThomas Huth tcg_temp_free(addr); 1235fcf5ef2aSThomas Huth } 1236fcf5ef2aSThomas Huth return; 1237fcf5ef2aSThomas Huth case 0x8100: /* mov.w R0,@(disp,Rn) */ 1238fcf5ef2aSThomas Huth { 1239fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1240fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2); 1241fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW); 1242fcf5ef2aSThomas Huth tcg_temp_free(addr); 1243fcf5ef2aSThomas Huth } 1244fcf5ef2aSThomas Huth return; 1245fcf5ef2aSThomas Huth case 0x8400: /* mov.b @(disp,Rn),R0 */ 1246fcf5ef2aSThomas Huth { 1247fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1248fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0); 1249fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB); 1250fcf5ef2aSThomas Huth tcg_temp_free(addr); 1251fcf5ef2aSThomas Huth } 1252fcf5ef2aSThomas Huth return; 1253fcf5ef2aSThomas Huth case 0x8500: /* mov.w @(disp,Rn),R0 */ 1254fcf5ef2aSThomas Huth { 1255fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1256fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2); 1257fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW); 1258fcf5ef2aSThomas Huth tcg_temp_free(addr); 1259fcf5ef2aSThomas Huth } 1260fcf5ef2aSThomas Huth return; 1261fcf5ef2aSThomas Huth case 0xc700: /* mova @(disp,PC),R0 */ 1262fcf5ef2aSThomas Huth tcg_gen_movi_i32(REG(0), ((ctx->pc & 0xfffffffc) + 4 + B7_0 * 4) & ~3); 1263fcf5ef2aSThomas Huth return; 1264fcf5ef2aSThomas Huth case 0xcb00: /* or #imm,R0 */ 1265fcf5ef2aSThomas Huth tcg_gen_ori_i32(REG(0), REG(0), B7_0); 1266fcf5ef2aSThomas Huth return; 1267fcf5ef2aSThomas Huth case 0xcf00: /* or.b #imm,@(R0,GBR) */ 1268fcf5ef2aSThomas Huth { 1269fcf5ef2aSThomas Huth TCGv addr, val; 1270fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1271fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1272fcf5ef2aSThomas Huth val = tcg_temp_new(); 1273fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1274fcf5ef2aSThomas Huth tcg_gen_ori_i32(val, val, B7_0); 1275fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1276fcf5ef2aSThomas Huth tcg_temp_free(val); 1277fcf5ef2aSThomas Huth tcg_temp_free(addr); 1278fcf5ef2aSThomas Huth } 1279fcf5ef2aSThomas Huth return; 1280fcf5ef2aSThomas Huth case 0xc300: /* trapa #imm */ 1281fcf5ef2aSThomas Huth { 1282fcf5ef2aSThomas Huth TCGv imm; 1283fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1284fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, ctx->pc); 1285fcf5ef2aSThomas Huth imm = tcg_const_i32(B7_0); 1286fcf5ef2aSThomas Huth gen_helper_trapa(cpu_env, imm); 1287fcf5ef2aSThomas Huth tcg_temp_free(imm); 1288fcf5ef2aSThomas Huth ctx->bstate = BS_BRANCH; 1289fcf5ef2aSThomas Huth } 1290fcf5ef2aSThomas Huth return; 1291fcf5ef2aSThomas Huth case 0xc800: /* tst #imm,R0 */ 1292fcf5ef2aSThomas Huth { 1293fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1294fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, REG(0), B7_0); 1295fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1296fcf5ef2aSThomas Huth tcg_temp_free(val); 1297fcf5ef2aSThomas Huth } 1298fcf5ef2aSThomas Huth return; 1299fcf5ef2aSThomas Huth case 0xcc00: /* tst.b #imm,@(R0,GBR) */ 1300fcf5ef2aSThomas Huth { 1301fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1302fcf5ef2aSThomas Huth tcg_gen_add_i32(val, REG(0), cpu_gbr); 1303fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, val, ctx->memidx, MO_UB); 1304fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, B7_0); 1305fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1306fcf5ef2aSThomas Huth tcg_temp_free(val); 1307fcf5ef2aSThomas Huth } 1308fcf5ef2aSThomas Huth return; 1309fcf5ef2aSThomas Huth case 0xca00: /* xor #imm,R0 */ 1310fcf5ef2aSThomas Huth tcg_gen_xori_i32(REG(0), REG(0), B7_0); 1311fcf5ef2aSThomas Huth return; 1312fcf5ef2aSThomas Huth case 0xce00: /* xor.b #imm,@(R0,GBR) */ 1313fcf5ef2aSThomas Huth { 1314fcf5ef2aSThomas Huth TCGv addr, val; 1315fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1316fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1317fcf5ef2aSThomas Huth val = tcg_temp_new(); 1318fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1319fcf5ef2aSThomas Huth tcg_gen_xori_i32(val, val, B7_0); 1320fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1321fcf5ef2aSThomas Huth tcg_temp_free(val); 1322fcf5ef2aSThomas Huth tcg_temp_free(addr); 1323fcf5ef2aSThomas Huth } 1324fcf5ef2aSThomas Huth return; 1325fcf5ef2aSThomas Huth } 1326fcf5ef2aSThomas Huth 1327fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf08f) { 1328fcf5ef2aSThomas Huth case 0x408e: /* ldc Rm,Rn_BANK */ 1329fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1330fcf5ef2aSThomas Huth tcg_gen_mov_i32(ALTREG(B6_4), REG(B11_8)); 1331fcf5ef2aSThomas Huth return; 1332fcf5ef2aSThomas Huth case 0x4087: /* ldc.l @Rm+,Rn_BANK */ 1333fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1334fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(ALTREG(B6_4), REG(B11_8), ctx->memidx, MO_TESL); 1335fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1336fcf5ef2aSThomas Huth return; 1337fcf5ef2aSThomas Huth case 0x0082: /* stc Rm_BANK,Rn */ 1338fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1339fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), ALTREG(B6_4)); 1340fcf5ef2aSThomas Huth return; 1341fcf5ef2aSThomas Huth case 0x4083: /* stc.l Rm_BANK,@-Rn */ 1342fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1343fcf5ef2aSThomas Huth { 1344fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1345fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1346fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(ALTREG(B6_4), addr, ctx->memidx, MO_TEUL); 1347fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1348fcf5ef2aSThomas Huth tcg_temp_free(addr); 1349fcf5ef2aSThomas Huth } 1350fcf5ef2aSThomas Huth return; 1351fcf5ef2aSThomas Huth } 1352fcf5ef2aSThomas Huth 1353fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf0ff) { 1354fcf5ef2aSThomas Huth case 0x0023: /* braf Rn */ 1355fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1356fcf5ef2aSThomas Huth tcg_gen_addi_i32(cpu_delayed_pc, REG(B11_8), ctx->pc + 4); 1357*a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1358fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1359fcf5ef2aSThomas Huth return; 1360fcf5ef2aSThomas Huth case 0x0003: /* bsrf Rn */ 1361fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1362fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pr, ctx->pc + 4); 1363fcf5ef2aSThomas Huth tcg_gen_add_i32(cpu_delayed_pc, REG(B11_8), cpu_pr); 1364*a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1365fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1366fcf5ef2aSThomas Huth return; 1367fcf5ef2aSThomas Huth case 0x4015: /* cmp/pl Rn */ 1368fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), 0); 1369fcf5ef2aSThomas Huth return; 1370fcf5ef2aSThomas Huth case 0x4011: /* cmp/pz Rn */ 1371fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), 0); 1372fcf5ef2aSThomas Huth return; 1373fcf5ef2aSThomas Huth case 0x4010: /* dt Rn */ 1374fcf5ef2aSThomas Huth tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 1); 1375fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), 0); 1376fcf5ef2aSThomas Huth return; 1377fcf5ef2aSThomas Huth case 0x402b: /* jmp @Rn */ 1378fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1379fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8)); 1380*a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1381fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1382fcf5ef2aSThomas Huth return; 1383fcf5ef2aSThomas Huth case 0x400b: /* jsr @Rn */ 1384fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1385fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pr, ctx->pc + 4); 1386fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8)); 1387*a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1388fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1389fcf5ef2aSThomas Huth return; 1390fcf5ef2aSThomas Huth case 0x400e: /* ldc Rm,SR */ 1391fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1392fcf5ef2aSThomas Huth { 1393fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1394fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, REG(B11_8), 0x700083f3); 1395fcf5ef2aSThomas Huth gen_write_sr(val); 1396fcf5ef2aSThomas Huth tcg_temp_free(val); 1397fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 1398fcf5ef2aSThomas Huth } 1399fcf5ef2aSThomas Huth return; 1400fcf5ef2aSThomas Huth case 0x4007: /* ldc.l @Rm+,SR */ 1401fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1402fcf5ef2aSThomas Huth { 1403fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1404fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, MO_TESL); 1405fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, 0x700083f3); 1406fcf5ef2aSThomas Huth gen_write_sr(val); 1407fcf5ef2aSThomas Huth tcg_temp_free(val); 1408fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1409fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 1410fcf5ef2aSThomas Huth } 1411fcf5ef2aSThomas Huth return; 1412fcf5ef2aSThomas Huth case 0x0002: /* stc SR,Rn */ 1413fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1414fcf5ef2aSThomas Huth gen_read_sr(REG(B11_8)); 1415fcf5ef2aSThomas Huth return; 1416fcf5ef2aSThomas Huth case 0x4003: /* stc SR,@-Rn */ 1417fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1418fcf5ef2aSThomas Huth { 1419fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1420fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1421fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1422fcf5ef2aSThomas Huth gen_read_sr(val); 1423fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL); 1424fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1425fcf5ef2aSThomas Huth tcg_temp_free(val); 1426fcf5ef2aSThomas Huth tcg_temp_free(addr); 1427fcf5ef2aSThomas Huth } 1428fcf5ef2aSThomas Huth return; 1429fcf5ef2aSThomas Huth #define LD(reg,ldnum,ldpnum,prechk) \ 1430fcf5ef2aSThomas Huth case ldnum: \ 1431fcf5ef2aSThomas Huth prechk \ 1432fcf5ef2aSThomas Huth tcg_gen_mov_i32 (cpu_##reg, REG(B11_8)); \ 1433fcf5ef2aSThomas Huth return; \ 1434fcf5ef2aSThomas Huth case ldpnum: \ 1435fcf5ef2aSThomas Huth prechk \ 1436fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_##reg, REG(B11_8), ctx->memidx, MO_TESL); \ 1437fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); \ 1438fcf5ef2aSThomas Huth return; 1439fcf5ef2aSThomas Huth #define ST(reg,stnum,stpnum,prechk) \ 1440fcf5ef2aSThomas Huth case stnum: \ 1441fcf5ef2aSThomas Huth prechk \ 1442fcf5ef2aSThomas Huth tcg_gen_mov_i32 (REG(B11_8), cpu_##reg); \ 1443fcf5ef2aSThomas Huth return; \ 1444fcf5ef2aSThomas Huth case stpnum: \ 1445fcf5ef2aSThomas Huth prechk \ 1446fcf5ef2aSThomas Huth { \ 1447fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); \ 1448fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); \ 1449fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_##reg, addr, ctx->memidx, MO_TEUL); \ 1450fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); \ 1451fcf5ef2aSThomas Huth tcg_temp_free(addr); \ 1452fcf5ef2aSThomas Huth } \ 1453fcf5ef2aSThomas Huth return; 1454fcf5ef2aSThomas Huth #define LDST(reg,ldnum,ldpnum,stnum,stpnum,prechk) \ 1455fcf5ef2aSThomas Huth LD(reg,ldnum,ldpnum,prechk) \ 1456fcf5ef2aSThomas Huth ST(reg,stnum,stpnum,prechk) 1457fcf5ef2aSThomas Huth LDST(gbr, 0x401e, 0x4017, 0x0012, 0x4013, {}) 1458fcf5ef2aSThomas Huth LDST(vbr, 0x402e, 0x4027, 0x0022, 0x4023, CHECK_PRIVILEGED) 1459fcf5ef2aSThomas Huth LDST(ssr, 0x403e, 0x4037, 0x0032, 0x4033, CHECK_PRIVILEGED) 1460fcf5ef2aSThomas Huth LDST(spc, 0x404e, 0x4047, 0x0042, 0x4043, CHECK_PRIVILEGED) 1461fcf5ef2aSThomas Huth ST(sgr, 0x003a, 0x4032, CHECK_PRIVILEGED) 1462fcf5ef2aSThomas Huth LD(sgr, 0x403a, 0x4036, CHECK_PRIVILEGED if (!(ctx->features & SH_FEATURE_SH4A)) break;) 1463fcf5ef2aSThomas Huth LDST(dbr, 0x40fa, 0x40f6, 0x00fa, 0x40f2, CHECK_PRIVILEGED) 1464fcf5ef2aSThomas Huth LDST(mach, 0x400a, 0x4006, 0x000a, 0x4002, {}) 1465fcf5ef2aSThomas Huth LDST(macl, 0x401a, 0x4016, 0x001a, 0x4012, {}) 1466fcf5ef2aSThomas Huth LDST(pr, 0x402a, 0x4026, 0x002a, 0x4022, {}) 1467fcf5ef2aSThomas Huth LDST(fpul, 0x405a, 0x4056, 0x005a, 0x4052, {CHECK_FPU_ENABLED}) 1468fcf5ef2aSThomas Huth case 0x406a: /* lds Rm,FPSCR */ 1469fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1470fcf5ef2aSThomas Huth gen_helper_ld_fpscr(cpu_env, REG(B11_8)); 1471fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 1472fcf5ef2aSThomas Huth return; 1473fcf5ef2aSThomas Huth case 0x4066: /* lds.l @Rm+,FPSCR */ 1474fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1475fcf5ef2aSThomas Huth { 1476fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1477fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(addr, REG(B11_8), ctx->memidx, MO_TESL); 1478fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1479fcf5ef2aSThomas Huth gen_helper_ld_fpscr(cpu_env, addr); 1480fcf5ef2aSThomas Huth tcg_temp_free(addr); 1481fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 1482fcf5ef2aSThomas Huth } 1483fcf5ef2aSThomas Huth return; 1484fcf5ef2aSThomas Huth case 0x006a: /* sts FPSCR,Rn */ 1485fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1486fcf5ef2aSThomas Huth tcg_gen_andi_i32(REG(B11_8), cpu_fpscr, 0x003fffff); 1487fcf5ef2aSThomas Huth return; 1488fcf5ef2aSThomas Huth case 0x4062: /* sts FPSCR,@-Rn */ 1489fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1490fcf5ef2aSThomas Huth { 1491fcf5ef2aSThomas Huth TCGv addr, val; 1492fcf5ef2aSThomas Huth val = tcg_temp_new(); 1493fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, cpu_fpscr, 0x003fffff); 1494fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1495fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1496fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL); 1497fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1498fcf5ef2aSThomas Huth tcg_temp_free(addr); 1499fcf5ef2aSThomas Huth tcg_temp_free(val); 1500fcf5ef2aSThomas Huth } 1501fcf5ef2aSThomas Huth return; 1502fcf5ef2aSThomas Huth case 0x00c3: /* movca.l R0,@Rm */ 1503fcf5ef2aSThomas Huth { 1504fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1505fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, MO_TEUL); 1506fcf5ef2aSThomas Huth gen_helper_movcal(cpu_env, REG(B11_8), val); 1507fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL); 1508fcf5ef2aSThomas Huth } 1509fcf5ef2aSThomas Huth ctx->has_movcal = 1; 1510fcf5ef2aSThomas Huth return; 1511fcf5ef2aSThomas Huth case 0x40a9: 1512fcf5ef2aSThomas Huth /* MOVUA.L @Rm,R0 (Rm) -> R0 1513fcf5ef2aSThomas Huth Load non-boundary-aligned data */ 1514fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL); 1515fcf5ef2aSThomas Huth return; 1516fcf5ef2aSThomas Huth case 0x40e9: 1517fcf5ef2aSThomas Huth /* MOVUA.L @Rm+,R0 (Rm) -> R0, Rm + 4 -> Rm 1518fcf5ef2aSThomas Huth Load non-boundary-aligned data */ 1519fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL); 1520fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1521fcf5ef2aSThomas Huth return; 1522fcf5ef2aSThomas Huth case 0x0029: /* movt Rn */ 1523fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), cpu_sr_t); 1524fcf5ef2aSThomas Huth return; 1525fcf5ef2aSThomas Huth case 0x0073: 1526fcf5ef2aSThomas Huth /* MOVCO.L 1527fcf5ef2aSThomas Huth LDST -> T 1528fcf5ef2aSThomas Huth If (T == 1) R0 -> (Rn) 1529fcf5ef2aSThomas Huth 0 -> LDST 1530fcf5ef2aSThomas Huth */ 1531fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) { 1532fcf5ef2aSThomas Huth TCGLabel *label = gen_new_label(); 1533fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_sr_t, cpu_ldst); 1534fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_ldst, 0, label); 1535fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL); 1536fcf5ef2aSThomas Huth gen_set_label(label); 1537fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_ldst, 0); 1538fcf5ef2aSThomas Huth return; 1539fcf5ef2aSThomas Huth } else 1540fcf5ef2aSThomas Huth break; 1541fcf5ef2aSThomas Huth case 0x0063: 1542fcf5ef2aSThomas Huth /* MOVLI.L @Rm,R0 1543fcf5ef2aSThomas Huth 1 -> LDST 1544fcf5ef2aSThomas Huth (Rm) -> R0 1545fcf5ef2aSThomas Huth When interrupt/exception 1546fcf5ef2aSThomas Huth occurred 0 -> LDST 1547fcf5ef2aSThomas Huth */ 1548fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) { 1549fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_ldst, 0); 1550fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, MO_TESL); 1551fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_ldst, 1); 1552fcf5ef2aSThomas Huth return; 1553fcf5ef2aSThomas Huth } else 1554fcf5ef2aSThomas Huth break; 1555fcf5ef2aSThomas Huth case 0x0093: /* ocbi @Rn */ 1556fcf5ef2aSThomas Huth { 1557fcf5ef2aSThomas Huth gen_helper_ocbi(cpu_env, REG(B11_8)); 1558fcf5ef2aSThomas Huth } 1559fcf5ef2aSThomas Huth return; 1560fcf5ef2aSThomas Huth case 0x00a3: /* ocbp @Rn */ 1561fcf5ef2aSThomas Huth case 0x00b3: /* ocbwb @Rn */ 1562fcf5ef2aSThomas Huth /* These instructions are supposed to do nothing in case of 1563fcf5ef2aSThomas Huth a cache miss. Given that we only partially emulate caches 1564fcf5ef2aSThomas Huth it is safe to simply ignore them. */ 1565fcf5ef2aSThomas Huth return; 1566fcf5ef2aSThomas Huth case 0x0083: /* pref @Rn */ 1567fcf5ef2aSThomas Huth return; 1568fcf5ef2aSThomas Huth case 0x00d3: /* prefi @Rn */ 1569fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) 1570fcf5ef2aSThomas Huth return; 1571fcf5ef2aSThomas Huth else 1572fcf5ef2aSThomas Huth break; 1573fcf5ef2aSThomas Huth case 0x00e3: /* icbi @Rn */ 1574fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) 1575fcf5ef2aSThomas Huth return; 1576fcf5ef2aSThomas Huth else 1577fcf5ef2aSThomas Huth break; 1578fcf5ef2aSThomas Huth case 0x00ab: /* synco */ 1579fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) 1580fcf5ef2aSThomas Huth return; 1581fcf5ef2aSThomas Huth else 1582fcf5ef2aSThomas Huth break; 1583fcf5ef2aSThomas Huth case 0x4024: /* rotcl Rn */ 1584fcf5ef2aSThomas Huth { 1585fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 1586fcf5ef2aSThomas Huth tcg_gen_mov_i32(tmp, cpu_sr_t); 1587fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31); 1588fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 1589fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp); 1590fcf5ef2aSThomas Huth tcg_temp_free(tmp); 1591fcf5ef2aSThomas Huth } 1592fcf5ef2aSThomas Huth return; 1593fcf5ef2aSThomas Huth case 0x4025: /* rotcr Rn */ 1594fcf5ef2aSThomas Huth { 1595fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 1596fcf5ef2aSThomas Huth tcg_gen_shli_i32(tmp, cpu_sr_t, 31); 1597fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1598fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1); 1599fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp); 1600fcf5ef2aSThomas Huth tcg_temp_free(tmp); 1601fcf5ef2aSThomas Huth } 1602fcf5ef2aSThomas Huth return; 1603fcf5ef2aSThomas Huth case 0x4004: /* rotl Rn */ 1604fcf5ef2aSThomas Huth tcg_gen_rotli_i32(REG(B11_8), REG(B11_8), 1); 1605fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0); 1606fcf5ef2aSThomas Huth return; 1607fcf5ef2aSThomas Huth case 0x4005: /* rotr Rn */ 1608fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0); 1609fcf5ef2aSThomas Huth tcg_gen_rotri_i32(REG(B11_8), REG(B11_8), 1); 1610fcf5ef2aSThomas Huth return; 1611fcf5ef2aSThomas Huth case 0x4000: /* shll Rn */ 1612fcf5ef2aSThomas Huth case 0x4020: /* shal Rn */ 1613fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31); 1614fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 1615fcf5ef2aSThomas Huth return; 1616fcf5ef2aSThomas Huth case 0x4021: /* shar Rn */ 1617fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1618fcf5ef2aSThomas Huth tcg_gen_sari_i32(REG(B11_8), REG(B11_8), 1); 1619fcf5ef2aSThomas Huth return; 1620fcf5ef2aSThomas Huth case 0x4001: /* shlr Rn */ 1621fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1622fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1); 1623fcf5ef2aSThomas Huth return; 1624fcf5ef2aSThomas Huth case 0x4008: /* shll2 Rn */ 1625fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 2); 1626fcf5ef2aSThomas Huth return; 1627fcf5ef2aSThomas Huth case 0x4018: /* shll8 Rn */ 1628fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 8); 1629fcf5ef2aSThomas Huth return; 1630fcf5ef2aSThomas Huth case 0x4028: /* shll16 Rn */ 1631fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 16); 1632fcf5ef2aSThomas Huth return; 1633fcf5ef2aSThomas Huth case 0x4009: /* shlr2 Rn */ 1634fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 2); 1635fcf5ef2aSThomas Huth return; 1636fcf5ef2aSThomas Huth case 0x4019: /* shlr8 Rn */ 1637fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 8); 1638fcf5ef2aSThomas Huth return; 1639fcf5ef2aSThomas Huth case 0x4029: /* shlr16 Rn */ 1640fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 16); 1641fcf5ef2aSThomas Huth return; 1642fcf5ef2aSThomas Huth case 0x401b: /* tas.b @Rn */ 1643fcf5ef2aSThomas Huth { 1644fcf5ef2aSThomas Huth TCGv addr, val; 1645fcf5ef2aSThomas Huth addr = tcg_temp_local_new(); 1646fcf5ef2aSThomas Huth tcg_gen_mov_i32(addr, REG(B11_8)); 1647fcf5ef2aSThomas Huth val = tcg_temp_local_new(); 1648fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1649fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1650fcf5ef2aSThomas Huth tcg_gen_ori_i32(val, val, 0x80); 1651fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1652fcf5ef2aSThomas Huth tcg_temp_free(val); 1653fcf5ef2aSThomas Huth tcg_temp_free(addr); 1654fcf5ef2aSThomas Huth } 1655fcf5ef2aSThomas Huth return; 1656fcf5ef2aSThomas Huth case 0xf00d: /* fsts FPUL,FRn - FPSCR: Nothing */ 1657fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1658fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_fregs[FREG(B11_8)], cpu_fpul); 1659fcf5ef2aSThomas Huth return; 1660fcf5ef2aSThomas Huth case 0xf01d: /* flds FRm,FPUL - FPSCR: Nothing */ 1661fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1662fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_fpul, cpu_fregs[FREG(B11_8)]); 1663fcf5ef2aSThomas Huth return; 1664fcf5ef2aSThomas Huth case 0xf02d: /* float FPUL,FRn/DRn - FPSCR: R[PR,Enable.I]/W[Cause,Flag] */ 1665fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1666*a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1667fcf5ef2aSThomas Huth TCGv_i64 fp; 1668fcf5ef2aSThomas Huth if (ctx->opcode & 0x0100) 1669fcf5ef2aSThomas Huth break; /* illegal instruction */ 1670fcf5ef2aSThomas Huth fp = tcg_temp_new_i64(); 1671fcf5ef2aSThomas Huth gen_helper_float_DT(fp, cpu_env, cpu_fpul); 1672fcf5ef2aSThomas Huth gen_store_fpr64(fp, DREG(B11_8)); 1673fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1674fcf5ef2aSThomas Huth } 1675fcf5ef2aSThomas Huth else { 1676fcf5ef2aSThomas Huth gen_helper_float_FT(cpu_fregs[FREG(B11_8)], cpu_env, cpu_fpul); 1677fcf5ef2aSThomas Huth } 1678fcf5ef2aSThomas Huth return; 1679fcf5ef2aSThomas Huth case 0xf03d: /* ftrc FRm/DRm,FPUL - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1680fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1681*a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1682fcf5ef2aSThomas Huth TCGv_i64 fp; 1683fcf5ef2aSThomas Huth if (ctx->opcode & 0x0100) 1684fcf5ef2aSThomas Huth break; /* illegal instruction */ 1685fcf5ef2aSThomas Huth fp = tcg_temp_new_i64(); 1686fcf5ef2aSThomas Huth gen_load_fpr64(fp, DREG(B11_8)); 1687fcf5ef2aSThomas Huth gen_helper_ftrc_DT(cpu_fpul, cpu_env, fp); 1688fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1689fcf5ef2aSThomas Huth } 1690fcf5ef2aSThomas Huth else { 1691fcf5ef2aSThomas Huth gen_helper_ftrc_FT(cpu_fpul, cpu_env, cpu_fregs[FREG(B11_8)]); 1692fcf5ef2aSThomas Huth } 1693fcf5ef2aSThomas Huth return; 1694fcf5ef2aSThomas Huth case 0xf04d: /* fneg FRn/DRn - FPSCR: Nothing */ 1695fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1696fcf5ef2aSThomas Huth { 1697fcf5ef2aSThomas Huth gen_helper_fneg_T(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)]); 1698fcf5ef2aSThomas Huth } 1699fcf5ef2aSThomas Huth return; 1700fcf5ef2aSThomas Huth case 0xf05d: /* fabs FRn/DRn */ 1701fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1702*a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1703fcf5ef2aSThomas Huth if (ctx->opcode & 0x0100) 1704fcf5ef2aSThomas Huth break; /* illegal instruction */ 1705fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1706fcf5ef2aSThomas Huth gen_load_fpr64(fp, DREG(B11_8)); 1707fcf5ef2aSThomas Huth gen_helper_fabs_DT(fp, fp); 1708fcf5ef2aSThomas Huth gen_store_fpr64(fp, DREG(B11_8)); 1709fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1710fcf5ef2aSThomas Huth } else { 1711fcf5ef2aSThomas Huth gen_helper_fabs_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)]); 1712fcf5ef2aSThomas Huth } 1713fcf5ef2aSThomas Huth return; 1714fcf5ef2aSThomas Huth case 0xf06d: /* fsqrt FRn */ 1715fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1716*a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1717fcf5ef2aSThomas Huth if (ctx->opcode & 0x0100) 1718fcf5ef2aSThomas Huth break; /* illegal instruction */ 1719fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1720fcf5ef2aSThomas Huth gen_load_fpr64(fp, DREG(B11_8)); 1721fcf5ef2aSThomas Huth gen_helper_fsqrt_DT(fp, cpu_env, fp); 1722fcf5ef2aSThomas Huth gen_store_fpr64(fp, DREG(B11_8)); 1723fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1724fcf5ef2aSThomas Huth } else { 1725fcf5ef2aSThomas Huth gen_helper_fsqrt_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1726fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)]); 1727fcf5ef2aSThomas Huth } 1728fcf5ef2aSThomas Huth return; 1729fcf5ef2aSThomas Huth case 0xf07d: /* fsrra FRn */ 1730fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1731fcf5ef2aSThomas Huth break; 1732fcf5ef2aSThomas Huth case 0xf08d: /* fldi0 FRn - FPSCR: R[PR] */ 1733fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1734*a6215749SAurelien Jarno if (!(ctx->tbflags & FPSCR_PR)) { 1735fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_fregs[FREG(B11_8)], 0); 1736fcf5ef2aSThomas Huth } 1737fcf5ef2aSThomas Huth return; 1738fcf5ef2aSThomas Huth case 0xf09d: /* fldi1 FRn - FPSCR: R[PR] */ 1739fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1740*a6215749SAurelien Jarno if (!(ctx->tbflags & FPSCR_PR)) { 1741fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_fregs[FREG(B11_8)], 0x3f800000); 1742fcf5ef2aSThomas Huth } 1743fcf5ef2aSThomas Huth return; 1744fcf5ef2aSThomas Huth case 0xf0ad: /* fcnvsd FPUL,DRn */ 1745fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1746fcf5ef2aSThomas Huth { 1747fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1748fcf5ef2aSThomas Huth gen_helper_fcnvsd_FT_DT(fp, cpu_env, cpu_fpul); 1749fcf5ef2aSThomas Huth gen_store_fpr64(fp, DREG(B11_8)); 1750fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1751fcf5ef2aSThomas Huth } 1752fcf5ef2aSThomas Huth return; 1753fcf5ef2aSThomas Huth case 0xf0bd: /* fcnvds DRn,FPUL */ 1754fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1755fcf5ef2aSThomas Huth { 1756fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1757fcf5ef2aSThomas Huth gen_load_fpr64(fp, DREG(B11_8)); 1758fcf5ef2aSThomas Huth gen_helper_fcnvds_DT_FT(cpu_fpul, cpu_env, fp); 1759fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1760fcf5ef2aSThomas Huth } 1761fcf5ef2aSThomas Huth return; 1762fcf5ef2aSThomas Huth case 0xf0ed: /* fipr FVm,FVn */ 1763fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1764*a6215749SAurelien Jarno if ((ctx->tbflags & FPSCR_PR) == 0) { 1765fcf5ef2aSThomas Huth TCGv m, n; 1766fcf5ef2aSThomas Huth m = tcg_const_i32((ctx->opcode >> 8) & 3); 1767fcf5ef2aSThomas Huth n = tcg_const_i32((ctx->opcode >> 10) & 3); 1768fcf5ef2aSThomas Huth gen_helper_fipr(cpu_env, m, n); 1769fcf5ef2aSThomas Huth tcg_temp_free(m); 1770fcf5ef2aSThomas Huth tcg_temp_free(n); 1771fcf5ef2aSThomas Huth return; 1772fcf5ef2aSThomas Huth } 1773fcf5ef2aSThomas Huth break; 1774fcf5ef2aSThomas Huth case 0xf0fd: /* ftrv XMTRX,FVn */ 1775fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1776fcf5ef2aSThomas Huth if ((ctx->opcode & 0x0300) == 0x0100 && 1777*a6215749SAurelien Jarno (ctx->tbflags & FPSCR_PR) == 0) { 1778fcf5ef2aSThomas Huth TCGv n; 1779fcf5ef2aSThomas Huth n = tcg_const_i32((ctx->opcode >> 10) & 3); 1780fcf5ef2aSThomas Huth gen_helper_ftrv(cpu_env, n); 1781fcf5ef2aSThomas Huth tcg_temp_free(n); 1782fcf5ef2aSThomas Huth return; 1783fcf5ef2aSThomas Huth } 1784fcf5ef2aSThomas Huth break; 1785fcf5ef2aSThomas Huth } 1786fcf5ef2aSThomas Huth #if 0 1787fcf5ef2aSThomas Huth fprintf(stderr, "unknown instruction 0x%04x at pc 0x%08x\n", 1788fcf5ef2aSThomas Huth ctx->opcode, ctx->pc); 1789fcf5ef2aSThomas Huth fflush(stderr); 1790fcf5ef2aSThomas Huth #endif 1791fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, ctx->pc); 1792*a6215749SAurelien Jarno if (ctx->envflags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) { 1793fcf5ef2aSThomas Huth gen_helper_raise_slot_illegal_instruction(cpu_env); 1794fcf5ef2aSThomas Huth } else { 1795fcf5ef2aSThomas Huth gen_helper_raise_illegal_instruction(cpu_env); 1796fcf5ef2aSThomas Huth } 1797fcf5ef2aSThomas Huth ctx->bstate = BS_BRANCH; 1798fcf5ef2aSThomas Huth } 1799fcf5ef2aSThomas Huth 1800fcf5ef2aSThomas Huth static void decode_opc(DisasContext * ctx) 1801fcf5ef2aSThomas Huth { 1802*a6215749SAurelien Jarno uint32_t old_flags = ctx->envflags; 1803fcf5ef2aSThomas Huth 1804fcf5ef2aSThomas Huth _decode_opc(ctx); 1805fcf5ef2aSThomas Huth 1806fcf5ef2aSThomas Huth if (old_flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) { 1807*a6215749SAurelien Jarno if (ctx->envflags & DELAY_SLOT_CLEARME) { 1808fcf5ef2aSThomas Huth gen_store_flags(0); 1809fcf5ef2aSThomas Huth } else { 1810fcf5ef2aSThomas Huth /* go out of the delay slot */ 1811*a6215749SAurelien Jarno uint32_t new_flags = ctx->envflags; 1812fcf5ef2aSThomas Huth new_flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL); 1813fcf5ef2aSThomas Huth gen_store_flags(new_flags); 1814fcf5ef2aSThomas Huth } 1815*a6215749SAurelien Jarno ctx->envflags = 0; 1816fcf5ef2aSThomas Huth ctx->bstate = BS_BRANCH; 1817fcf5ef2aSThomas Huth if (old_flags & DELAY_SLOT_CONDITIONAL) { 1818fcf5ef2aSThomas Huth gen_delayed_conditional_jump(ctx); 1819fcf5ef2aSThomas Huth } else if (old_flags & DELAY_SLOT) { 1820fcf5ef2aSThomas Huth gen_jump(ctx); 1821fcf5ef2aSThomas Huth } 1822fcf5ef2aSThomas Huth 1823fcf5ef2aSThomas Huth } 1824fcf5ef2aSThomas Huth 1825fcf5ef2aSThomas Huth /* go into a delay slot */ 1826*a6215749SAurelien Jarno if (ctx->envflags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL)) { 1827*a6215749SAurelien Jarno gen_store_flags(ctx->envflags); 1828*a6215749SAurelien Jarno } 1829fcf5ef2aSThomas Huth } 1830fcf5ef2aSThomas Huth 1831fcf5ef2aSThomas Huth void gen_intermediate_code(CPUSH4State * env, struct TranslationBlock *tb) 1832fcf5ef2aSThomas Huth { 1833fcf5ef2aSThomas Huth SuperHCPU *cpu = sh_env_get_cpu(env); 1834fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 1835fcf5ef2aSThomas Huth DisasContext ctx; 1836fcf5ef2aSThomas Huth target_ulong pc_start; 1837fcf5ef2aSThomas Huth int num_insns; 1838fcf5ef2aSThomas Huth int max_insns; 1839fcf5ef2aSThomas Huth 1840fcf5ef2aSThomas Huth pc_start = tb->pc; 1841fcf5ef2aSThomas Huth ctx.pc = pc_start; 1842*a6215749SAurelien Jarno ctx.tbflags = (uint32_t)tb->flags; 1843*a6215749SAurelien Jarno ctx.envflags = tb->flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL | 1844*a6215749SAurelien Jarno DELAY_SLOT_CLEARME); 1845fcf5ef2aSThomas Huth ctx.bstate = BS_NONE; 1846*a6215749SAurelien Jarno ctx.memidx = (ctx.tbflags & (1u << SR_MD)) == 0 ? 1 : 0; 1847fcf5ef2aSThomas Huth /* We don't know if the delayed pc came from a dynamic or static branch, 1848fcf5ef2aSThomas Huth so assume it is a dynamic branch. */ 1849fcf5ef2aSThomas Huth ctx.delayed_pc = -1; /* use delayed pc from env pointer */ 1850fcf5ef2aSThomas Huth ctx.tb = tb; 1851fcf5ef2aSThomas Huth ctx.singlestep_enabled = cs->singlestep_enabled; 1852fcf5ef2aSThomas Huth ctx.features = env->features; 1853*a6215749SAurelien Jarno ctx.has_movcal = (ctx.tbflags & TB_FLAG_PENDING_MOVCA); 1854fcf5ef2aSThomas Huth 1855fcf5ef2aSThomas Huth num_insns = 0; 1856fcf5ef2aSThomas Huth max_insns = tb->cflags & CF_COUNT_MASK; 1857fcf5ef2aSThomas Huth if (max_insns == 0) { 1858fcf5ef2aSThomas Huth max_insns = CF_COUNT_MASK; 1859fcf5ef2aSThomas Huth } 1860fcf5ef2aSThomas Huth if (max_insns > TCG_MAX_INSNS) { 1861fcf5ef2aSThomas Huth max_insns = TCG_MAX_INSNS; 1862fcf5ef2aSThomas Huth } 1863fcf5ef2aSThomas Huth 1864fcf5ef2aSThomas Huth gen_tb_start(tb); 1865fcf5ef2aSThomas Huth while (ctx.bstate == BS_NONE && !tcg_op_buf_full()) { 1866*a6215749SAurelien Jarno tcg_gen_insn_start(ctx.pc, ctx.envflags); 1867fcf5ef2aSThomas Huth num_insns++; 1868fcf5ef2aSThomas Huth 1869fcf5ef2aSThomas Huth if (unlikely(cpu_breakpoint_test(cs, ctx.pc, BP_ANY))) { 1870fcf5ef2aSThomas Huth /* We have hit a breakpoint - make sure PC is up-to-date */ 1871fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, ctx.pc); 1872fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 1873fcf5ef2aSThomas Huth ctx.bstate = BS_BRANCH; 1874fcf5ef2aSThomas Huth /* The address covered by the breakpoint must be included in 1875fcf5ef2aSThomas Huth [tb->pc, tb->pc + tb->size) in order to for it to be 1876fcf5ef2aSThomas Huth properly cleared -- thus we increment the PC here so that 1877fcf5ef2aSThomas Huth the logic setting tb->size below does the right thing. */ 1878fcf5ef2aSThomas Huth ctx.pc += 2; 1879fcf5ef2aSThomas Huth break; 1880fcf5ef2aSThomas Huth } 1881fcf5ef2aSThomas Huth 1882fcf5ef2aSThomas Huth if (num_insns == max_insns && (tb->cflags & CF_LAST_IO)) { 1883fcf5ef2aSThomas Huth gen_io_start(); 1884fcf5ef2aSThomas Huth } 1885fcf5ef2aSThomas Huth 1886fcf5ef2aSThomas Huth ctx.opcode = cpu_lduw_code(env, ctx.pc); 1887fcf5ef2aSThomas Huth decode_opc(&ctx); 1888fcf5ef2aSThomas Huth ctx.pc += 2; 1889fcf5ef2aSThomas Huth if ((ctx.pc & (TARGET_PAGE_SIZE - 1)) == 0) 1890fcf5ef2aSThomas Huth break; 1891fcf5ef2aSThomas Huth if (cs->singlestep_enabled) { 1892fcf5ef2aSThomas Huth break; 1893fcf5ef2aSThomas Huth } 1894fcf5ef2aSThomas Huth if (num_insns >= max_insns) 1895fcf5ef2aSThomas Huth break; 1896fcf5ef2aSThomas Huth if (singlestep) 1897fcf5ef2aSThomas Huth break; 1898fcf5ef2aSThomas Huth } 1899fcf5ef2aSThomas Huth if (tb->cflags & CF_LAST_IO) 1900fcf5ef2aSThomas Huth gen_io_end(); 1901fcf5ef2aSThomas Huth if (cs->singlestep_enabled) { 1902fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, ctx.pc); 1903fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 1904fcf5ef2aSThomas Huth } else { 1905fcf5ef2aSThomas Huth switch (ctx.bstate) { 1906fcf5ef2aSThomas Huth case BS_STOP: 1907fcf5ef2aSThomas Huth /* gen_op_interrupt_restart(); */ 1908fcf5ef2aSThomas Huth /* fall through */ 1909fcf5ef2aSThomas Huth case BS_NONE: 1910*a6215749SAurelien Jarno if (ctx.envflags) { 1911*a6215749SAurelien Jarno gen_store_flags(ctx.envflags | DELAY_SLOT_CLEARME); 1912fcf5ef2aSThomas Huth } 1913fcf5ef2aSThomas Huth gen_goto_tb(&ctx, 0, ctx.pc); 1914fcf5ef2aSThomas Huth break; 1915fcf5ef2aSThomas Huth case BS_EXCP: 1916fcf5ef2aSThomas Huth /* gen_op_interrupt_restart(); */ 1917fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 1918fcf5ef2aSThomas Huth break; 1919fcf5ef2aSThomas Huth case BS_BRANCH: 1920fcf5ef2aSThomas Huth default: 1921fcf5ef2aSThomas Huth break; 1922fcf5ef2aSThomas Huth } 1923fcf5ef2aSThomas Huth } 1924fcf5ef2aSThomas Huth 1925fcf5ef2aSThomas Huth gen_tb_end(tb, num_insns); 1926fcf5ef2aSThomas Huth 1927fcf5ef2aSThomas Huth tb->size = ctx.pc - pc_start; 1928fcf5ef2aSThomas Huth tb->icount = num_insns; 1929fcf5ef2aSThomas Huth 1930fcf5ef2aSThomas Huth #ifdef DEBUG_DISAS 1931fcf5ef2aSThomas Huth if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM) 1932fcf5ef2aSThomas Huth && qemu_log_in_addr_range(pc_start)) { 1933fcf5ef2aSThomas Huth qemu_log_lock(); 1934fcf5ef2aSThomas Huth qemu_log("IN:\n"); /* , lookup_symbol(pc_start)); */ 1935fcf5ef2aSThomas Huth log_target_disas(cs, pc_start, ctx.pc - pc_start, 0); 1936fcf5ef2aSThomas Huth qemu_log("\n"); 1937fcf5ef2aSThomas Huth qemu_log_unlock(); 1938fcf5ef2aSThomas Huth } 1939fcf5ef2aSThomas Huth #endif 1940fcf5ef2aSThomas Huth } 1941fcf5ef2aSThomas Huth 1942fcf5ef2aSThomas Huth void restore_state_to_opc(CPUSH4State *env, TranslationBlock *tb, 1943fcf5ef2aSThomas Huth target_ulong *data) 1944fcf5ef2aSThomas Huth { 1945fcf5ef2aSThomas Huth env->pc = data[0]; 1946fcf5ef2aSThomas Huth env->flags = data[1]; 1947fcf5ef2aSThomas Huth } 1948