1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * SH4 translation 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2005 Samuel Tardieu 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 9fcf5ef2aSThomas Huth * version 2 of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fcf5ef2aSThomas Huth * Lesser General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 17fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18fcf5ef2aSThomas Huth */ 19fcf5ef2aSThomas Huth 20fcf5ef2aSThomas Huth #define DEBUG_DISAS 21fcf5ef2aSThomas Huth 22fcf5ef2aSThomas Huth #include "qemu/osdep.h" 23fcf5ef2aSThomas Huth #include "cpu.h" 24fcf5ef2aSThomas Huth #include "disas/disas.h" 25fcf5ef2aSThomas Huth #include "exec/exec-all.h" 26fcf5ef2aSThomas Huth #include "tcg-op.h" 27fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h" 28fcf5ef2aSThomas Huth 29fcf5ef2aSThomas Huth #include "exec/helper-proto.h" 30fcf5ef2aSThomas Huth #include "exec/helper-gen.h" 31fcf5ef2aSThomas Huth 32fcf5ef2aSThomas Huth #include "trace-tcg.h" 33fcf5ef2aSThomas Huth #include "exec/log.h" 34fcf5ef2aSThomas Huth 35fcf5ef2aSThomas Huth 36fcf5ef2aSThomas Huth typedef struct DisasContext { 37fcf5ef2aSThomas Huth struct TranslationBlock *tb; 38fcf5ef2aSThomas Huth target_ulong pc; 39fcf5ef2aSThomas Huth uint16_t opcode; 40a6215749SAurelien Jarno uint32_t tbflags; /* should stay unmodified during the TB translation */ 41a6215749SAurelien Jarno uint32_t envflags; /* should stay in sync with env->flags using TCG ops */ 42fcf5ef2aSThomas Huth int bstate; 43fcf5ef2aSThomas Huth int memidx; 44fcf5ef2aSThomas Huth uint32_t delayed_pc; 45fcf5ef2aSThomas Huth int singlestep_enabled; 46fcf5ef2aSThomas Huth uint32_t features; 47fcf5ef2aSThomas Huth int has_movcal; 48fcf5ef2aSThomas Huth } DisasContext; 49fcf5ef2aSThomas Huth 50fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY) 51fcf5ef2aSThomas Huth #define IS_USER(ctx) 1 52fcf5ef2aSThomas Huth #else 53a6215749SAurelien Jarno #define IS_USER(ctx) (!(ctx->tbflags & (1u << SR_MD))) 54fcf5ef2aSThomas Huth #endif 55fcf5ef2aSThomas Huth 56fcf5ef2aSThomas Huth enum { 57fcf5ef2aSThomas Huth BS_NONE = 0, /* We go out of the TB without reaching a branch or an 58fcf5ef2aSThomas Huth * exception condition 59fcf5ef2aSThomas Huth */ 60fcf5ef2aSThomas Huth BS_STOP = 1, /* We want to stop translation for any reason */ 61fcf5ef2aSThomas Huth BS_BRANCH = 2, /* We reached a branch condition */ 62fcf5ef2aSThomas Huth BS_EXCP = 3, /* We reached an exception condition */ 63fcf5ef2aSThomas Huth }; 64fcf5ef2aSThomas Huth 65fcf5ef2aSThomas Huth /* global register indexes */ 66fcf5ef2aSThomas Huth static TCGv_env cpu_env; 67fcf5ef2aSThomas Huth static TCGv cpu_gregs[24]; 68fcf5ef2aSThomas Huth static TCGv cpu_sr, cpu_sr_m, cpu_sr_q, cpu_sr_t; 69fcf5ef2aSThomas Huth static TCGv cpu_pc, cpu_ssr, cpu_spc, cpu_gbr; 70fcf5ef2aSThomas Huth static TCGv cpu_vbr, cpu_sgr, cpu_dbr, cpu_mach, cpu_macl; 71fcf5ef2aSThomas Huth static TCGv cpu_pr, cpu_fpscr, cpu_fpul, cpu_ldst; 72fcf5ef2aSThomas Huth static TCGv cpu_fregs[32]; 73fcf5ef2aSThomas Huth 74fcf5ef2aSThomas Huth /* internal register indexes */ 7547b9f4d5SAurelien Jarno static TCGv cpu_flags, cpu_delayed_pc, cpu_delayed_cond; 76fcf5ef2aSThomas Huth 77fcf5ef2aSThomas Huth #include "exec/gen-icount.h" 78fcf5ef2aSThomas Huth 79fcf5ef2aSThomas Huth void sh4_translate_init(void) 80fcf5ef2aSThomas Huth { 81fcf5ef2aSThomas Huth int i; 82fcf5ef2aSThomas Huth static int done_init = 0; 83fcf5ef2aSThomas Huth static const char * const gregnames[24] = { 84fcf5ef2aSThomas Huth "R0_BANK0", "R1_BANK0", "R2_BANK0", "R3_BANK0", 85fcf5ef2aSThomas Huth "R4_BANK0", "R5_BANK0", "R6_BANK0", "R7_BANK0", 86fcf5ef2aSThomas Huth "R8", "R9", "R10", "R11", "R12", "R13", "R14", "R15", 87fcf5ef2aSThomas Huth "R0_BANK1", "R1_BANK1", "R2_BANK1", "R3_BANK1", 88fcf5ef2aSThomas Huth "R4_BANK1", "R5_BANK1", "R6_BANK1", "R7_BANK1" 89fcf5ef2aSThomas Huth }; 90fcf5ef2aSThomas Huth static const char * const fregnames[32] = { 91fcf5ef2aSThomas Huth "FPR0_BANK0", "FPR1_BANK0", "FPR2_BANK0", "FPR3_BANK0", 92fcf5ef2aSThomas Huth "FPR4_BANK0", "FPR5_BANK0", "FPR6_BANK0", "FPR7_BANK0", 93fcf5ef2aSThomas Huth "FPR8_BANK0", "FPR9_BANK0", "FPR10_BANK0", "FPR11_BANK0", 94fcf5ef2aSThomas Huth "FPR12_BANK0", "FPR13_BANK0", "FPR14_BANK0", "FPR15_BANK0", 95fcf5ef2aSThomas Huth "FPR0_BANK1", "FPR1_BANK1", "FPR2_BANK1", "FPR3_BANK1", 96fcf5ef2aSThomas Huth "FPR4_BANK1", "FPR5_BANK1", "FPR6_BANK1", "FPR7_BANK1", 97fcf5ef2aSThomas Huth "FPR8_BANK1", "FPR9_BANK1", "FPR10_BANK1", "FPR11_BANK1", 98fcf5ef2aSThomas Huth "FPR12_BANK1", "FPR13_BANK1", "FPR14_BANK1", "FPR15_BANK1", 99fcf5ef2aSThomas Huth }; 100fcf5ef2aSThomas Huth 101fcf5ef2aSThomas Huth if (done_init) 102fcf5ef2aSThomas Huth return; 103fcf5ef2aSThomas Huth 104fcf5ef2aSThomas Huth cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env"); 105fcf5ef2aSThomas Huth tcg_ctx.tcg_env = cpu_env; 106fcf5ef2aSThomas Huth 107fcf5ef2aSThomas Huth for (i = 0; i < 24; i++) 108fcf5ef2aSThomas Huth cpu_gregs[i] = tcg_global_mem_new_i32(cpu_env, 109fcf5ef2aSThomas Huth offsetof(CPUSH4State, gregs[i]), 110fcf5ef2aSThomas Huth gregnames[i]); 111fcf5ef2aSThomas Huth 112fcf5ef2aSThomas Huth cpu_pc = tcg_global_mem_new_i32(cpu_env, 113fcf5ef2aSThomas Huth offsetof(CPUSH4State, pc), "PC"); 114fcf5ef2aSThomas Huth cpu_sr = tcg_global_mem_new_i32(cpu_env, 115fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr), "SR"); 116fcf5ef2aSThomas Huth cpu_sr_m = tcg_global_mem_new_i32(cpu_env, 117fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_m), "SR_M"); 118fcf5ef2aSThomas Huth cpu_sr_q = tcg_global_mem_new_i32(cpu_env, 119fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_q), "SR_Q"); 120fcf5ef2aSThomas Huth cpu_sr_t = tcg_global_mem_new_i32(cpu_env, 121fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_t), "SR_T"); 122fcf5ef2aSThomas Huth cpu_ssr = tcg_global_mem_new_i32(cpu_env, 123fcf5ef2aSThomas Huth offsetof(CPUSH4State, ssr), "SSR"); 124fcf5ef2aSThomas Huth cpu_spc = tcg_global_mem_new_i32(cpu_env, 125fcf5ef2aSThomas Huth offsetof(CPUSH4State, spc), "SPC"); 126fcf5ef2aSThomas Huth cpu_gbr = tcg_global_mem_new_i32(cpu_env, 127fcf5ef2aSThomas Huth offsetof(CPUSH4State, gbr), "GBR"); 128fcf5ef2aSThomas Huth cpu_vbr = tcg_global_mem_new_i32(cpu_env, 129fcf5ef2aSThomas Huth offsetof(CPUSH4State, vbr), "VBR"); 130fcf5ef2aSThomas Huth cpu_sgr = tcg_global_mem_new_i32(cpu_env, 131fcf5ef2aSThomas Huth offsetof(CPUSH4State, sgr), "SGR"); 132fcf5ef2aSThomas Huth cpu_dbr = tcg_global_mem_new_i32(cpu_env, 133fcf5ef2aSThomas Huth offsetof(CPUSH4State, dbr), "DBR"); 134fcf5ef2aSThomas Huth cpu_mach = tcg_global_mem_new_i32(cpu_env, 135fcf5ef2aSThomas Huth offsetof(CPUSH4State, mach), "MACH"); 136fcf5ef2aSThomas Huth cpu_macl = tcg_global_mem_new_i32(cpu_env, 137fcf5ef2aSThomas Huth offsetof(CPUSH4State, macl), "MACL"); 138fcf5ef2aSThomas Huth cpu_pr = tcg_global_mem_new_i32(cpu_env, 139fcf5ef2aSThomas Huth offsetof(CPUSH4State, pr), "PR"); 140fcf5ef2aSThomas Huth cpu_fpscr = tcg_global_mem_new_i32(cpu_env, 141fcf5ef2aSThomas Huth offsetof(CPUSH4State, fpscr), "FPSCR"); 142fcf5ef2aSThomas Huth cpu_fpul = tcg_global_mem_new_i32(cpu_env, 143fcf5ef2aSThomas Huth offsetof(CPUSH4State, fpul), "FPUL"); 144fcf5ef2aSThomas Huth 145fcf5ef2aSThomas Huth cpu_flags = tcg_global_mem_new_i32(cpu_env, 146fcf5ef2aSThomas Huth offsetof(CPUSH4State, flags), "_flags_"); 147fcf5ef2aSThomas Huth cpu_delayed_pc = tcg_global_mem_new_i32(cpu_env, 148fcf5ef2aSThomas Huth offsetof(CPUSH4State, delayed_pc), 149fcf5ef2aSThomas Huth "_delayed_pc_"); 15047b9f4d5SAurelien Jarno cpu_delayed_cond = tcg_global_mem_new_i32(cpu_env, 15147b9f4d5SAurelien Jarno offsetof(CPUSH4State, 15247b9f4d5SAurelien Jarno delayed_cond), 15347b9f4d5SAurelien Jarno "_delayed_cond_"); 154fcf5ef2aSThomas Huth cpu_ldst = tcg_global_mem_new_i32(cpu_env, 155fcf5ef2aSThomas Huth offsetof(CPUSH4State, ldst), "_ldst_"); 156fcf5ef2aSThomas Huth 157fcf5ef2aSThomas Huth for (i = 0; i < 32; i++) 158fcf5ef2aSThomas Huth cpu_fregs[i] = tcg_global_mem_new_i32(cpu_env, 159fcf5ef2aSThomas Huth offsetof(CPUSH4State, fregs[i]), 160fcf5ef2aSThomas Huth fregnames[i]); 161fcf5ef2aSThomas Huth 162fcf5ef2aSThomas Huth done_init = 1; 163fcf5ef2aSThomas Huth } 164fcf5ef2aSThomas Huth 165fcf5ef2aSThomas Huth void superh_cpu_dump_state(CPUState *cs, FILE *f, 166fcf5ef2aSThomas Huth fprintf_function cpu_fprintf, int flags) 167fcf5ef2aSThomas Huth { 168fcf5ef2aSThomas Huth SuperHCPU *cpu = SUPERH_CPU(cs); 169fcf5ef2aSThomas Huth CPUSH4State *env = &cpu->env; 170fcf5ef2aSThomas Huth int i; 171fcf5ef2aSThomas Huth cpu_fprintf(f, "pc=0x%08x sr=0x%08x pr=0x%08x fpscr=0x%08x\n", 172fcf5ef2aSThomas Huth env->pc, cpu_read_sr(env), env->pr, env->fpscr); 173fcf5ef2aSThomas Huth cpu_fprintf(f, "spc=0x%08x ssr=0x%08x gbr=0x%08x vbr=0x%08x\n", 174fcf5ef2aSThomas Huth env->spc, env->ssr, env->gbr, env->vbr); 175fcf5ef2aSThomas Huth cpu_fprintf(f, "sgr=0x%08x dbr=0x%08x delayed_pc=0x%08x fpul=0x%08x\n", 176fcf5ef2aSThomas Huth env->sgr, env->dbr, env->delayed_pc, env->fpul); 177fcf5ef2aSThomas Huth for (i = 0; i < 24; i += 4) { 178fcf5ef2aSThomas Huth cpu_fprintf(f, "r%d=0x%08x r%d=0x%08x r%d=0x%08x r%d=0x%08x\n", 179fcf5ef2aSThomas Huth i, env->gregs[i], i + 1, env->gregs[i + 1], 180fcf5ef2aSThomas Huth i + 2, env->gregs[i + 2], i + 3, env->gregs[i + 3]); 181fcf5ef2aSThomas Huth } 182fcf5ef2aSThomas Huth if (env->flags & DELAY_SLOT) { 183fcf5ef2aSThomas Huth cpu_fprintf(f, "in delay slot (delayed_pc=0x%08x)\n", 184fcf5ef2aSThomas Huth env->delayed_pc); 185fcf5ef2aSThomas Huth } else if (env->flags & DELAY_SLOT_CONDITIONAL) { 186fcf5ef2aSThomas Huth cpu_fprintf(f, "in conditional delay slot (delayed_pc=0x%08x)\n", 187fcf5ef2aSThomas Huth env->delayed_pc); 188fcf5ef2aSThomas Huth } 189fcf5ef2aSThomas Huth } 190fcf5ef2aSThomas Huth 191fcf5ef2aSThomas Huth static void gen_read_sr(TCGv dst) 192fcf5ef2aSThomas Huth { 193fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 194fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_q, SR_Q); 195fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0); 196fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_m, SR_M); 197fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0); 198fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_t, SR_T); 199fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, cpu_sr, t0); 200fcf5ef2aSThomas Huth tcg_temp_free_i32(t0); 201fcf5ef2aSThomas Huth } 202fcf5ef2aSThomas Huth 203fcf5ef2aSThomas Huth static void gen_write_sr(TCGv src) 204fcf5ef2aSThomas Huth { 205fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr, src, 206fcf5ef2aSThomas Huth ~((1u << SR_Q) | (1u << SR_M) | (1u << SR_T))); 207a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_q, src, SR_Q, 1); 208a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_m, src, SR_M, 1); 209a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_t, src, SR_T, 1); 210fcf5ef2aSThomas Huth } 211fcf5ef2aSThomas Huth 212ac9707eaSAurelien Jarno static inline void gen_save_cpu_state(DisasContext *ctx, bool save_pc) 213ac9707eaSAurelien Jarno { 214ac9707eaSAurelien Jarno if (save_pc) { 215ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_pc, ctx->pc); 216ac9707eaSAurelien Jarno } 217ac9707eaSAurelien Jarno if (ctx->delayed_pc != (uint32_t) -1) { 218ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_delayed_pc, ctx->delayed_pc); 219ac9707eaSAurelien Jarno } 220*9a562ae7SAurelien Jarno if ((ctx->tbflags & DELAY_SLOT_MASK) != ctx->envflags) { 221ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_flags, ctx->envflags); 222ac9707eaSAurelien Jarno } 223ac9707eaSAurelien Jarno } 224ac9707eaSAurelien Jarno 225fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *ctx, target_ulong dest) 226fcf5ef2aSThomas Huth { 227fcf5ef2aSThomas Huth if (unlikely(ctx->singlestep_enabled)) { 228fcf5ef2aSThomas Huth return false; 229fcf5ef2aSThomas Huth } 230fcf5ef2aSThomas Huth 231fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 232fcf5ef2aSThomas Huth return (ctx->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK); 233fcf5ef2aSThomas Huth #else 234fcf5ef2aSThomas Huth return true; 235fcf5ef2aSThomas Huth #endif 236fcf5ef2aSThomas Huth } 237fcf5ef2aSThomas Huth 238fcf5ef2aSThomas Huth static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest) 239fcf5ef2aSThomas Huth { 240fcf5ef2aSThomas Huth if (use_goto_tb(ctx, dest)) { 241fcf5ef2aSThomas Huth /* Use a direct jump if in same page and singlestep not enabled */ 242fcf5ef2aSThomas Huth tcg_gen_goto_tb(n); 243fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, dest); 244fcf5ef2aSThomas Huth tcg_gen_exit_tb((uintptr_t)ctx->tb + n); 245fcf5ef2aSThomas Huth } else { 246fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, dest); 247fcf5ef2aSThomas Huth if (ctx->singlestep_enabled) 248fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 249fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 250fcf5ef2aSThomas Huth } 251fcf5ef2aSThomas Huth } 252fcf5ef2aSThomas Huth 253fcf5ef2aSThomas Huth static void gen_jump(DisasContext * ctx) 254fcf5ef2aSThomas Huth { 255fcf5ef2aSThomas Huth if (ctx->delayed_pc == (uint32_t) - 1) { 256fcf5ef2aSThomas Huth /* Target is not statically known, it comes necessarily from a 257fcf5ef2aSThomas Huth delayed jump as immediate jump are conditinal jumps */ 258fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_pc, cpu_delayed_pc); 259ac9707eaSAurelien Jarno tcg_gen_discard_i32(cpu_delayed_pc); 260fcf5ef2aSThomas Huth if (ctx->singlestep_enabled) 261fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 262fcf5ef2aSThomas Huth tcg_gen_exit_tb(0); 263fcf5ef2aSThomas Huth } else { 264fcf5ef2aSThomas Huth gen_goto_tb(ctx, 0, ctx->delayed_pc); 265fcf5ef2aSThomas Huth } 266fcf5ef2aSThomas Huth } 267fcf5ef2aSThomas Huth 268fcf5ef2aSThomas Huth /* Immediate conditional jump (bt or bf) */ 269fcf5ef2aSThomas Huth static void gen_conditional_jump(DisasContext * ctx, 270fcf5ef2aSThomas Huth target_ulong ift, target_ulong ifnott) 271fcf5ef2aSThomas Huth { 272fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label(); 273ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, false); 274fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_NE, cpu_sr_t, 0, l1); 275fcf5ef2aSThomas Huth gen_goto_tb(ctx, 0, ifnott); 276fcf5ef2aSThomas Huth gen_set_label(l1); 277fcf5ef2aSThomas Huth gen_goto_tb(ctx, 1, ift); 278b3995c23SAurelien Jarno ctx->bstate = BS_BRANCH; 279fcf5ef2aSThomas Huth } 280fcf5ef2aSThomas Huth 281fcf5ef2aSThomas Huth /* Delayed conditional jump (bt or bf) */ 282fcf5ef2aSThomas Huth static void gen_delayed_conditional_jump(DisasContext * ctx) 283fcf5ef2aSThomas Huth { 284fcf5ef2aSThomas Huth TCGLabel *l1; 285fcf5ef2aSThomas Huth TCGv ds; 286fcf5ef2aSThomas Huth 287fcf5ef2aSThomas Huth l1 = gen_new_label(); 288fcf5ef2aSThomas Huth ds = tcg_temp_new(); 28947b9f4d5SAurelien Jarno tcg_gen_mov_i32(ds, cpu_delayed_cond); 29047b9f4d5SAurelien Jarno tcg_gen_discard_i32(cpu_delayed_cond); 291fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_NE, ds, 0, l1); 292fcf5ef2aSThomas Huth gen_goto_tb(ctx, 1, ctx->pc + 2); 293fcf5ef2aSThomas Huth gen_set_label(l1); 294fcf5ef2aSThomas Huth gen_jump(ctx); 295fcf5ef2aSThomas Huth } 296fcf5ef2aSThomas Huth 297fcf5ef2aSThomas Huth static inline void gen_load_fpr64(TCGv_i64 t, int reg) 298fcf5ef2aSThomas Huth { 299fcf5ef2aSThomas Huth tcg_gen_concat_i32_i64(t, cpu_fregs[reg + 1], cpu_fregs[reg]); 300fcf5ef2aSThomas Huth } 301fcf5ef2aSThomas Huth 302fcf5ef2aSThomas Huth static inline void gen_store_fpr64 (TCGv_i64 t, int reg) 303fcf5ef2aSThomas Huth { 30458d2a9aeSAurelien Jarno tcg_gen_extr_i64_i32(cpu_fregs[reg + 1], cpu_fregs[reg], t); 305fcf5ef2aSThomas Huth } 306fcf5ef2aSThomas Huth 307fcf5ef2aSThomas Huth #define B3_0 (ctx->opcode & 0xf) 308fcf5ef2aSThomas Huth #define B6_4 ((ctx->opcode >> 4) & 0x7) 309fcf5ef2aSThomas Huth #define B7_4 ((ctx->opcode >> 4) & 0xf) 310fcf5ef2aSThomas Huth #define B7_0 (ctx->opcode & 0xff) 311fcf5ef2aSThomas Huth #define B7_0s ((int32_t) (int8_t) (ctx->opcode & 0xff)) 312fcf5ef2aSThomas Huth #define B11_0s (ctx->opcode & 0x800 ? 0xfffff000 | (ctx->opcode & 0xfff) : \ 313fcf5ef2aSThomas Huth (ctx->opcode & 0xfff)) 314fcf5ef2aSThomas Huth #define B11_8 ((ctx->opcode >> 8) & 0xf) 315fcf5ef2aSThomas Huth #define B15_12 ((ctx->opcode >> 12) & 0xf) 316fcf5ef2aSThomas Huth 317a6215749SAurelien Jarno #define REG(x) ((x) < 8 && (ctx->tbflags & (1u << SR_MD))\ 318a6215749SAurelien Jarno && (ctx->tbflags & (1u << SR_RB))\ 319fcf5ef2aSThomas Huth ? (cpu_gregs[x + 16]) : (cpu_gregs[x])) 320fcf5ef2aSThomas Huth 321a6215749SAurelien Jarno #define ALTREG(x) ((x) < 8 && (!(ctx->tbflags & (1u << SR_MD))\ 322a6215749SAurelien Jarno || !(ctx->tbflags & (1u << SR_RB)))\ 323fcf5ef2aSThomas Huth ? (cpu_gregs[x + 16]) : (cpu_gregs[x])) 324fcf5ef2aSThomas Huth 325a6215749SAurelien Jarno #define FREG(x) (ctx->tbflags & FPSCR_FR ? (x) ^ 0x10 : (x)) 326fcf5ef2aSThomas Huth #define XHACK(x) ((((x) & 1 ) << 4) | ((x) & 0xe)) 327a6215749SAurelien Jarno #define XREG(x) (ctx->tbflags & FPSCR_FR ? XHACK(x) ^ 0x10 : XHACK(x)) 328fcf5ef2aSThomas Huth #define DREG(x) FREG(x) /* Assumes lsb of (x) is always 0 */ 329fcf5ef2aSThomas Huth 330fcf5ef2aSThomas Huth #define CHECK_NOT_DELAY_SLOT \ 331*9a562ae7SAurelien Jarno if (ctx->envflags & DELAY_SLOT_MASK) { \ 332ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); \ 333fcf5ef2aSThomas Huth gen_helper_raise_slot_illegal_instruction(cpu_env); \ 33463205665SAurelien Jarno ctx->bstate = BS_EXCP; \ 335fcf5ef2aSThomas Huth return; \ 336fcf5ef2aSThomas Huth } 337fcf5ef2aSThomas Huth 338fcf5ef2aSThomas Huth #define CHECK_PRIVILEGED \ 339fcf5ef2aSThomas Huth if (IS_USER(ctx)) { \ 340ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); \ 341*9a562ae7SAurelien Jarno if (ctx->envflags & DELAY_SLOT_MASK) { \ 342fcf5ef2aSThomas Huth gen_helper_raise_slot_illegal_instruction(cpu_env); \ 343fcf5ef2aSThomas Huth } else { \ 344fcf5ef2aSThomas Huth gen_helper_raise_illegal_instruction(cpu_env); \ 345fcf5ef2aSThomas Huth } \ 34663205665SAurelien Jarno ctx->bstate = BS_EXCP; \ 347fcf5ef2aSThomas Huth return; \ 348fcf5ef2aSThomas Huth } 349fcf5ef2aSThomas Huth 350fcf5ef2aSThomas Huth #define CHECK_FPU_ENABLED \ 351a6215749SAurelien Jarno if (ctx->tbflags & (1u << SR_FD)) { \ 352ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); \ 353*9a562ae7SAurelien Jarno if (ctx->envflags & DELAY_SLOT_MASK) { \ 354fcf5ef2aSThomas Huth gen_helper_raise_slot_fpu_disable(cpu_env); \ 355fcf5ef2aSThomas Huth } else { \ 356fcf5ef2aSThomas Huth gen_helper_raise_fpu_disable(cpu_env); \ 357fcf5ef2aSThomas Huth } \ 35863205665SAurelien Jarno ctx->bstate = BS_EXCP; \ 359fcf5ef2aSThomas Huth return; \ 360fcf5ef2aSThomas Huth } 361fcf5ef2aSThomas Huth 362fcf5ef2aSThomas Huth static void _decode_opc(DisasContext * ctx) 363fcf5ef2aSThomas Huth { 364fcf5ef2aSThomas Huth /* This code tries to make movcal emulation sufficiently 365fcf5ef2aSThomas Huth accurate for Linux purposes. This instruction writes 366fcf5ef2aSThomas Huth memory, and prior to that, always allocates a cache line. 367fcf5ef2aSThomas Huth It is used in two contexts: 368fcf5ef2aSThomas Huth - in memcpy, where data is copied in blocks, the first write 369fcf5ef2aSThomas Huth of to a block uses movca.l for performance. 370fcf5ef2aSThomas Huth - in arch/sh/mm/cache-sh4.c, movcal.l + ocbi combination is used 371fcf5ef2aSThomas Huth to flush the cache. Here, the data written by movcal.l is never 372fcf5ef2aSThomas Huth written to memory, and the data written is just bogus. 373fcf5ef2aSThomas Huth 374fcf5ef2aSThomas Huth To simulate this, we simulate movcal.l, we store the value to memory, 375fcf5ef2aSThomas Huth but we also remember the previous content. If we see ocbi, we check 376fcf5ef2aSThomas Huth if movcal.l for that address was done previously. If so, the write should 377fcf5ef2aSThomas Huth not have hit the memory, so we restore the previous content. 378fcf5ef2aSThomas Huth When we see an instruction that is neither movca.l 379fcf5ef2aSThomas Huth nor ocbi, the previous content is discarded. 380fcf5ef2aSThomas Huth 381fcf5ef2aSThomas Huth To optimize, we only try to flush stores when we're at the start of 382fcf5ef2aSThomas Huth TB, or if we already saw movca.l in this TB and did not flush stores 383fcf5ef2aSThomas Huth yet. */ 384fcf5ef2aSThomas Huth if (ctx->has_movcal) 385fcf5ef2aSThomas Huth { 386fcf5ef2aSThomas Huth int opcode = ctx->opcode & 0xf0ff; 387fcf5ef2aSThomas Huth if (opcode != 0x0093 /* ocbi */ 388fcf5ef2aSThomas Huth && opcode != 0x00c3 /* movca.l */) 389fcf5ef2aSThomas Huth { 390fcf5ef2aSThomas Huth gen_helper_discard_movcal_backup(cpu_env); 391fcf5ef2aSThomas Huth ctx->has_movcal = 0; 392fcf5ef2aSThomas Huth } 393fcf5ef2aSThomas Huth } 394fcf5ef2aSThomas Huth 395fcf5ef2aSThomas Huth #if 0 396fcf5ef2aSThomas Huth fprintf(stderr, "Translating opcode 0x%04x\n", ctx->opcode); 397fcf5ef2aSThomas Huth #endif 398fcf5ef2aSThomas Huth 399fcf5ef2aSThomas Huth switch (ctx->opcode) { 400fcf5ef2aSThomas Huth case 0x0019: /* div0u */ 401fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_m, 0); 402fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_q, 0); 403fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 0); 404fcf5ef2aSThomas Huth return; 405fcf5ef2aSThomas Huth case 0x000b: /* rts */ 406fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 407fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, cpu_pr); 408a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 409fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 410fcf5ef2aSThomas Huth return; 411fcf5ef2aSThomas Huth case 0x0028: /* clrmac */ 412fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_mach, 0); 413fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_macl, 0); 414fcf5ef2aSThomas Huth return; 415fcf5ef2aSThomas Huth case 0x0048: /* clrs */ 416fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr, cpu_sr, ~(1u << SR_S)); 417fcf5ef2aSThomas Huth return; 418fcf5ef2aSThomas Huth case 0x0008: /* clrt */ 419fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 0); 420fcf5ef2aSThomas Huth return; 421fcf5ef2aSThomas Huth case 0x0038: /* ldtlb */ 422fcf5ef2aSThomas Huth CHECK_PRIVILEGED 423fcf5ef2aSThomas Huth gen_helper_ldtlb(cpu_env); 424fcf5ef2aSThomas Huth return; 425fcf5ef2aSThomas Huth case 0x002b: /* rte */ 426fcf5ef2aSThomas Huth CHECK_PRIVILEGED 427fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 428fcf5ef2aSThomas Huth gen_write_sr(cpu_ssr); 429fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, cpu_spc); 430a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 431fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 432fcf5ef2aSThomas Huth return; 433fcf5ef2aSThomas Huth case 0x0058: /* sets */ 434fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_sr, cpu_sr, (1u << SR_S)); 435fcf5ef2aSThomas Huth return; 436fcf5ef2aSThomas Huth case 0x0018: /* sett */ 437fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 1); 438fcf5ef2aSThomas Huth return; 439fcf5ef2aSThomas Huth case 0xfbfd: /* frchg */ 440fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_FR); 441fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 442fcf5ef2aSThomas Huth return; 443fcf5ef2aSThomas Huth case 0xf3fd: /* fschg */ 444fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_SZ); 445fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 446fcf5ef2aSThomas Huth return; 447fcf5ef2aSThomas Huth case 0x0009: /* nop */ 448fcf5ef2aSThomas Huth return; 449fcf5ef2aSThomas Huth case 0x001b: /* sleep */ 450fcf5ef2aSThomas Huth CHECK_PRIVILEGED 451fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, ctx->pc + 2); 452fcf5ef2aSThomas Huth gen_helper_sleep(cpu_env); 453fcf5ef2aSThomas Huth return; 454fcf5ef2aSThomas Huth } 455fcf5ef2aSThomas Huth 456fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf000) { 457fcf5ef2aSThomas Huth case 0x1000: /* mov.l Rm,@(disp,Rn) */ 458fcf5ef2aSThomas Huth { 459fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 460fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B11_8), B3_0 * 4); 461fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 462fcf5ef2aSThomas Huth tcg_temp_free(addr); 463fcf5ef2aSThomas Huth } 464fcf5ef2aSThomas Huth return; 465fcf5ef2aSThomas Huth case 0x5000: /* mov.l @(disp,Rm),Rn */ 466fcf5ef2aSThomas Huth { 467fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 468fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 4); 469fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 470fcf5ef2aSThomas Huth tcg_temp_free(addr); 471fcf5ef2aSThomas Huth } 472fcf5ef2aSThomas Huth return; 473fcf5ef2aSThomas Huth case 0xe000: /* mov #imm,Rn */ 474fcf5ef2aSThomas Huth tcg_gen_movi_i32(REG(B11_8), B7_0s); 475fcf5ef2aSThomas Huth return; 476fcf5ef2aSThomas Huth case 0x9000: /* mov.w @(disp,PC),Rn */ 477fcf5ef2aSThomas Huth { 478fcf5ef2aSThomas Huth TCGv addr = tcg_const_i32(ctx->pc + 4 + B7_0 * 2); 479fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESW); 480fcf5ef2aSThomas Huth tcg_temp_free(addr); 481fcf5ef2aSThomas Huth } 482fcf5ef2aSThomas Huth return; 483fcf5ef2aSThomas Huth case 0xd000: /* mov.l @(disp,PC),Rn */ 484fcf5ef2aSThomas Huth { 485fcf5ef2aSThomas Huth TCGv addr = tcg_const_i32((ctx->pc + 4 + B7_0 * 4) & ~3); 486fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 487fcf5ef2aSThomas Huth tcg_temp_free(addr); 488fcf5ef2aSThomas Huth } 489fcf5ef2aSThomas Huth return; 490fcf5ef2aSThomas Huth case 0x7000: /* add #imm,Rn */ 491fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), B7_0s); 492fcf5ef2aSThomas Huth return; 493fcf5ef2aSThomas Huth case 0xa000: /* bra disp */ 494fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 495fcf5ef2aSThomas Huth ctx->delayed_pc = ctx->pc + 4 + B11_0s * 2; 496a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 497fcf5ef2aSThomas Huth return; 498fcf5ef2aSThomas Huth case 0xb000: /* bsr disp */ 499fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 500fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pr, ctx->pc + 4); 501fcf5ef2aSThomas Huth ctx->delayed_pc = ctx->pc + 4 + B11_0s * 2; 502a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 503fcf5ef2aSThomas Huth return; 504fcf5ef2aSThomas Huth } 505fcf5ef2aSThomas Huth 506fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 507fcf5ef2aSThomas Huth case 0x6003: /* mov Rm,Rn */ 508fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), REG(B7_4)); 509fcf5ef2aSThomas Huth return; 510fcf5ef2aSThomas Huth case 0x2000: /* mov.b Rm,@Rn */ 511fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_UB); 512fcf5ef2aSThomas Huth return; 513fcf5ef2aSThomas Huth case 0x2001: /* mov.w Rm,@Rn */ 514fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_TEUW); 515fcf5ef2aSThomas Huth return; 516fcf5ef2aSThomas Huth case 0x2002: /* mov.l Rm,@Rn */ 517fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_TEUL); 518fcf5ef2aSThomas Huth return; 519fcf5ef2aSThomas Huth case 0x6000: /* mov.b @Rm,Rn */ 520fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB); 521fcf5ef2aSThomas Huth return; 522fcf5ef2aSThomas Huth case 0x6001: /* mov.w @Rm,Rn */ 523fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESW); 524fcf5ef2aSThomas Huth return; 525fcf5ef2aSThomas Huth case 0x6002: /* mov.l @Rm,Rn */ 526fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESL); 527fcf5ef2aSThomas Huth return; 528fcf5ef2aSThomas Huth case 0x2004: /* mov.b Rm,@-Rn */ 529fcf5ef2aSThomas Huth { 530fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 531fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 1); 532fcf5ef2aSThomas Huth /* might cause re-execution */ 533fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB); 534fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); /* modify register status */ 535fcf5ef2aSThomas Huth tcg_temp_free(addr); 536fcf5ef2aSThomas Huth } 537fcf5ef2aSThomas Huth return; 538fcf5ef2aSThomas Huth case 0x2005: /* mov.w Rm,@-Rn */ 539fcf5ef2aSThomas Huth { 540fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 541fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 2); 542fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUW); 543fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 544fcf5ef2aSThomas Huth tcg_temp_free(addr); 545fcf5ef2aSThomas Huth } 546fcf5ef2aSThomas Huth return; 547fcf5ef2aSThomas Huth case 0x2006: /* mov.l Rm,@-Rn */ 548fcf5ef2aSThomas Huth { 549fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 550fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 551fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 552fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 553fcf5ef2aSThomas Huth } 554fcf5ef2aSThomas Huth return; 555fcf5ef2aSThomas Huth case 0x6004: /* mov.b @Rm+,Rn */ 556fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB); 557fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 558fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 1); 559fcf5ef2aSThomas Huth return; 560fcf5ef2aSThomas Huth case 0x6005: /* mov.w @Rm+,Rn */ 561fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESW); 562fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 563fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2); 564fcf5ef2aSThomas Huth return; 565fcf5ef2aSThomas Huth case 0x6006: /* mov.l @Rm+,Rn */ 566fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESL); 567fcf5ef2aSThomas Huth if ( B11_8 != B7_4 ) 568fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 569fcf5ef2aSThomas Huth return; 570fcf5ef2aSThomas Huth case 0x0004: /* mov.b Rm,@(R0,Rn) */ 571fcf5ef2aSThomas Huth { 572fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 573fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 574fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB); 575fcf5ef2aSThomas Huth tcg_temp_free(addr); 576fcf5ef2aSThomas Huth } 577fcf5ef2aSThomas Huth return; 578fcf5ef2aSThomas Huth case 0x0005: /* mov.w Rm,@(R0,Rn) */ 579fcf5ef2aSThomas Huth { 580fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 581fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 582fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUW); 583fcf5ef2aSThomas Huth tcg_temp_free(addr); 584fcf5ef2aSThomas Huth } 585fcf5ef2aSThomas Huth return; 586fcf5ef2aSThomas Huth case 0x0006: /* mov.l Rm,@(R0,Rn) */ 587fcf5ef2aSThomas Huth { 588fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 589fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 590fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL); 591fcf5ef2aSThomas Huth tcg_temp_free(addr); 592fcf5ef2aSThomas Huth } 593fcf5ef2aSThomas Huth return; 594fcf5ef2aSThomas Huth case 0x000c: /* mov.b @(R0,Rm),Rn */ 595fcf5ef2aSThomas Huth { 596fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 597fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 598fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_SB); 599fcf5ef2aSThomas Huth tcg_temp_free(addr); 600fcf5ef2aSThomas Huth } 601fcf5ef2aSThomas Huth return; 602fcf5ef2aSThomas Huth case 0x000d: /* mov.w @(R0,Rm),Rn */ 603fcf5ef2aSThomas Huth { 604fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 605fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 606fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESW); 607fcf5ef2aSThomas Huth tcg_temp_free(addr); 608fcf5ef2aSThomas Huth } 609fcf5ef2aSThomas Huth return; 610fcf5ef2aSThomas Huth case 0x000e: /* mov.l @(R0,Rm),Rn */ 611fcf5ef2aSThomas Huth { 612fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 613fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 614fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL); 615fcf5ef2aSThomas Huth tcg_temp_free(addr); 616fcf5ef2aSThomas Huth } 617fcf5ef2aSThomas Huth return; 618fcf5ef2aSThomas Huth case 0x6008: /* swap.b Rm,Rn */ 619fcf5ef2aSThomas Huth { 620fcf5ef2aSThomas Huth TCGv low = tcg_temp_new();; 621fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(low, REG(B7_4)); 622fcf5ef2aSThomas Huth tcg_gen_bswap16_i32(low, low); 623fcf5ef2aSThomas Huth tcg_gen_deposit_i32(REG(B11_8), REG(B7_4), low, 0, 16); 624fcf5ef2aSThomas Huth tcg_temp_free(low); 625fcf5ef2aSThomas Huth } 626fcf5ef2aSThomas Huth return; 627fcf5ef2aSThomas Huth case 0x6009: /* swap.w Rm,Rn */ 628fcf5ef2aSThomas Huth tcg_gen_rotli_i32(REG(B11_8), REG(B7_4), 16); 629fcf5ef2aSThomas Huth return; 630fcf5ef2aSThomas Huth case 0x200d: /* xtrct Rm,Rn */ 631fcf5ef2aSThomas Huth { 632fcf5ef2aSThomas Huth TCGv high, low; 633fcf5ef2aSThomas Huth high = tcg_temp_new(); 634fcf5ef2aSThomas Huth tcg_gen_shli_i32(high, REG(B7_4), 16); 635fcf5ef2aSThomas Huth low = tcg_temp_new(); 636fcf5ef2aSThomas Huth tcg_gen_shri_i32(low, REG(B11_8), 16); 637fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), high, low); 638fcf5ef2aSThomas Huth tcg_temp_free(low); 639fcf5ef2aSThomas Huth tcg_temp_free(high); 640fcf5ef2aSThomas Huth } 641fcf5ef2aSThomas Huth return; 642fcf5ef2aSThomas Huth case 0x300c: /* add Rm,Rn */ 643fcf5ef2aSThomas Huth tcg_gen_add_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 644fcf5ef2aSThomas Huth return; 645fcf5ef2aSThomas Huth case 0x300e: /* addc Rm,Rn */ 646fcf5ef2aSThomas Huth { 647fcf5ef2aSThomas Huth TCGv t0, t1; 648fcf5ef2aSThomas Huth t0 = tcg_const_tl(0); 649fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 650fcf5ef2aSThomas Huth tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0); 651fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), cpu_sr_t, 652fcf5ef2aSThomas Huth REG(B11_8), t0, t1, cpu_sr_t); 653fcf5ef2aSThomas Huth tcg_temp_free(t0); 654fcf5ef2aSThomas Huth tcg_temp_free(t1); 655fcf5ef2aSThomas Huth } 656fcf5ef2aSThomas Huth return; 657fcf5ef2aSThomas Huth case 0x300f: /* addv Rm,Rn */ 658fcf5ef2aSThomas Huth { 659fcf5ef2aSThomas Huth TCGv t0, t1, t2; 660fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 661fcf5ef2aSThomas Huth tcg_gen_add_i32(t0, REG(B7_4), REG(B11_8)); 662fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 663fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t0, REG(B11_8)); 664fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 665fcf5ef2aSThomas Huth tcg_gen_xor_i32(t2, REG(B7_4), REG(B11_8)); 666fcf5ef2aSThomas Huth tcg_gen_andc_i32(cpu_sr_t, t1, t2); 667fcf5ef2aSThomas Huth tcg_temp_free(t2); 668fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, cpu_sr_t, 31); 669fcf5ef2aSThomas Huth tcg_temp_free(t1); 670fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B7_4), t0); 671fcf5ef2aSThomas Huth tcg_temp_free(t0); 672fcf5ef2aSThomas Huth } 673fcf5ef2aSThomas Huth return; 674fcf5ef2aSThomas Huth case 0x2009: /* and Rm,Rn */ 675fcf5ef2aSThomas Huth tcg_gen_and_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 676fcf5ef2aSThomas Huth return; 677fcf5ef2aSThomas Huth case 0x3000: /* cmp/eq Rm,Rn */ 678fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), REG(B7_4)); 679fcf5ef2aSThomas Huth return; 680fcf5ef2aSThomas Huth case 0x3003: /* cmp/ge Rm,Rn */ 681fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), REG(B7_4)); 682fcf5ef2aSThomas Huth return; 683fcf5ef2aSThomas Huth case 0x3007: /* cmp/gt Rm,Rn */ 684fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), REG(B7_4)); 685fcf5ef2aSThomas Huth return; 686fcf5ef2aSThomas Huth case 0x3006: /* cmp/hi Rm,Rn */ 687fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GTU, cpu_sr_t, REG(B11_8), REG(B7_4)); 688fcf5ef2aSThomas Huth return; 689fcf5ef2aSThomas Huth case 0x3002: /* cmp/hs Rm,Rn */ 690fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GEU, cpu_sr_t, REG(B11_8), REG(B7_4)); 691fcf5ef2aSThomas Huth return; 692fcf5ef2aSThomas Huth case 0x200c: /* cmp/str Rm,Rn */ 693fcf5ef2aSThomas Huth { 694fcf5ef2aSThomas Huth TCGv cmp1 = tcg_temp_new(); 695fcf5ef2aSThomas Huth TCGv cmp2 = tcg_temp_new(); 696fcf5ef2aSThomas Huth tcg_gen_xor_i32(cmp2, REG(B7_4), REG(B11_8)); 697fcf5ef2aSThomas Huth tcg_gen_subi_i32(cmp1, cmp2, 0x01010101); 698fcf5ef2aSThomas Huth tcg_gen_andc_i32(cmp1, cmp1, cmp2); 699fcf5ef2aSThomas Huth tcg_gen_andi_i32(cmp1, cmp1, 0x80808080); 700fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_NE, cpu_sr_t, cmp1, 0); 701fcf5ef2aSThomas Huth tcg_temp_free(cmp2); 702fcf5ef2aSThomas Huth tcg_temp_free(cmp1); 703fcf5ef2aSThomas Huth } 704fcf5ef2aSThomas Huth return; 705fcf5ef2aSThomas Huth case 0x2007: /* div0s Rm,Rn */ 706fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_q, REG(B11_8), 31); /* SR_Q */ 707fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_m, REG(B7_4), 31); /* SR_M */ 708fcf5ef2aSThomas Huth tcg_gen_xor_i32(cpu_sr_t, cpu_sr_q, cpu_sr_m); /* SR_T */ 709fcf5ef2aSThomas Huth return; 710fcf5ef2aSThomas Huth case 0x3004: /* div1 Rm,Rn */ 711fcf5ef2aSThomas Huth { 712fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 713fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 714fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 715fcf5ef2aSThomas Huth TCGv zero = tcg_const_i32(0); 716fcf5ef2aSThomas Huth 717fcf5ef2aSThomas Huth /* shift left arg1, saving the bit being pushed out and inserting 718fcf5ef2aSThomas Huth T on the right */ 719fcf5ef2aSThomas Huth tcg_gen_shri_i32(t0, REG(B11_8), 31); 720fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 721fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), cpu_sr_t); 722fcf5ef2aSThomas Huth 723fcf5ef2aSThomas Huth /* Add or subtract arg0 from arg1 depending if Q == M. To avoid 724fcf5ef2aSThomas Huth using 64-bit temps, we compute arg0's high part from q ^ m, so 725fcf5ef2aSThomas Huth that it is 0x00000000 when adding the value or 0xffffffff when 726fcf5ef2aSThomas Huth subtracting it. */ 727fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, cpu_sr_q, cpu_sr_m); 728fcf5ef2aSThomas Huth tcg_gen_subi_i32(t1, t1, 1); 729fcf5ef2aSThomas Huth tcg_gen_neg_i32(t2, REG(B7_4)); 730fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_EQ, t2, t1, zero, REG(B7_4), t2); 731fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), t1, REG(B11_8), zero, t2, t1); 732fcf5ef2aSThomas Huth 733fcf5ef2aSThomas Huth /* compute T and Q depending on carry */ 734fcf5ef2aSThomas Huth tcg_gen_andi_i32(t1, t1, 1); 735fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t1, t0); 736fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_sr_t, t1, 1); 737fcf5ef2aSThomas Huth tcg_gen_xor_i32(cpu_sr_q, cpu_sr_m, t1); 738fcf5ef2aSThomas Huth 739fcf5ef2aSThomas Huth tcg_temp_free(zero); 740fcf5ef2aSThomas Huth tcg_temp_free(t2); 741fcf5ef2aSThomas Huth tcg_temp_free(t1); 742fcf5ef2aSThomas Huth tcg_temp_free(t0); 743fcf5ef2aSThomas Huth } 744fcf5ef2aSThomas Huth return; 745fcf5ef2aSThomas Huth case 0x300d: /* dmuls.l Rm,Rn */ 746fcf5ef2aSThomas Huth tcg_gen_muls2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8)); 747fcf5ef2aSThomas Huth return; 748fcf5ef2aSThomas Huth case 0x3005: /* dmulu.l Rm,Rn */ 749fcf5ef2aSThomas Huth tcg_gen_mulu2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8)); 750fcf5ef2aSThomas Huth return; 751fcf5ef2aSThomas Huth case 0x600e: /* exts.b Rm,Rn */ 752fcf5ef2aSThomas Huth tcg_gen_ext8s_i32(REG(B11_8), REG(B7_4)); 753fcf5ef2aSThomas Huth return; 754fcf5ef2aSThomas Huth case 0x600f: /* exts.w Rm,Rn */ 755fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(REG(B11_8), REG(B7_4)); 756fcf5ef2aSThomas Huth return; 757fcf5ef2aSThomas Huth case 0x600c: /* extu.b Rm,Rn */ 758fcf5ef2aSThomas Huth tcg_gen_ext8u_i32(REG(B11_8), REG(B7_4)); 759fcf5ef2aSThomas Huth return; 760fcf5ef2aSThomas Huth case 0x600d: /* extu.w Rm,Rn */ 761fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(REG(B11_8), REG(B7_4)); 762fcf5ef2aSThomas Huth return; 763fcf5ef2aSThomas Huth case 0x000f: /* mac.l @Rm+,@Rn+ */ 764fcf5ef2aSThomas Huth { 765fcf5ef2aSThomas Huth TCGv arg0, arg1; 766fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 767fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, MO_TESL); 768fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 769fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, MO_TESL); 770fcf5ef2aSThomas Huth gen_helper_macl(cpu_env, arg0, arg1); 771fcf5ef2aSThomas Huth tcg_temp_free(arg1); 772fcf5ef2aSThomas Huth tcg_temp_free(arg0); 773fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 774fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 775fcf5ef2aSThomas Huth } 776fcf5ef2aSThomas Huth return; 777fcf5ef2aSThomas Huth case 0x400f: /* mac.w @Rm+,@Rn+ */ 778fcf5ef2aSThomas Huth { 779fcf5ef2aSThomas Huth TCGv arg0, arg1; 780fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 781fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, MO_TESL); 782fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 783fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, MO_TESL); 784fcf5ef2aSThomas Huth gen_helper_macw(cpu_env, arg0, arg1); 785fcf5ef2aSThomas Huth tcg_temp_free(arg1); 786fcf5ef2aSThomas Huth tcg_temp_free(arg0); 787fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 2); 788fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2); 789fcf5ef2aSThomas Huth } 790fcf5ef2aSThomas Huth return; 791fcf5ef2aSThomas Huth case 0x0007: /* mul.l Rm,Rn */ 792fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, REG(B7_4), REG(B11_8)); 793fcf5ef2aSThomas Huth return; 794fcf5ef2aSThomas Huth case 0x200f: /* muls.w Rm,Rn */ 795fcf5ef2aSThomas Huth { 796fcf5ef2aSThomas Huth TCGv arg0, arg1; 797fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 798fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(arg0, REG(B7_4)); 799fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 800fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(arg1, REG(B11_8)); 801fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, arg0, arg1); 802fcf5ef2aSThomas Huth tcg_temp_free(arg1); 803fcf5ef2aSThomas Huth tcg_temp_free(arg0); 804fcf5ef2aSThomas Huth } 805fcf5ef2aSThomas Huth return; 806fcf5ef2aSThomas Huth case 0x200e: /* mulu.w Rm,Rn */ 807fcf5ef2aSThomas Huth { 808fcf5ef2aSThomas Huth TCGv arg0, arg1; 809fcf5ef2aSThomas Huth arg0 = tcg_temp_new(); 810fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(arg0, REG(B7_4)); 811fcf5ef2aSThomas Huth arg1 = tcg_temp_new(); 812fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(arg1, REG(B11_8)); 813fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, arg0, arg1); 814fcf5ef2aSThomas Huth tcg_temp_free(arg1); 815fcf5ef2aSThomas Huth tcg_temp_free(arg0); 816fcf5ef2aSThomas Huth } 817fcf5ef2aSThomas Huth return; 818fcf5ef2aSThomas Huth case 0x600b: /* neg Rm,Rn */ 819fcf5ef2aSThomas Huth tcg_gen_neg_i32(REG(B11_8), REG(B7_4)); 820fcf5ef2aSThomas Huth return; 821fcf5ef2aSThomas Huth case 0x600a: /* negc Rm,Rn */ 822fcf5ef2aSThomas Huth { 823fcf5ef2aSThomas Huth TCGv t0 = tcg_const_i32(0); 824fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), cpu_sr_t, 825fcf5ef2aSThomas Huth REG(B7_4), t0, cpu_sr_t, t0); 826fcf5ef2aSThomas Huth tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t, 827fcf5ef2aSThomas Huth t0, t0, REG(B11_8), cpu_sr_t); 828fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1); 829fcf5ef2aSThomas Huth tcg_temp_free(t0); 830fcf5ef2aSThomas Huth } 831fcf5ef2aSThomas Huth return; 832fcf5ef2aSThomas Huth case 0x6007: /* not Rm,Rn */ 833fcf5ef2aSThomas Huth tcg_gen_not_i32(REG(B11_8), REG(B7_4)); 834fcf5ef2aSThomas Huth return; 835fcf5ef2aSThomas Huth case 0x200b: /* or Rm,Rn */ 836fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 837fcf5ef2aSThomas Huth return; 838fcf5ef2aSThomas Huth case 0x400c: /* shad Rm,Rn */ 839fcf5ef2aSThomas Huth { 840fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 841fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 842fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 843fcf5ef2aSThomas Huth 844fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, REG(B7_4), 0x1f); 845fcf5ef2aSThomas Huth 846fcf5ef2aSThomas Huth /* positive case: shift to the left */ 847fcf5ef2aSThomas Huth tcg_gen_shl_i32(t1, REG(B11_8), t0); 848fcf5ef2aSThomas Huth 849fcf5ef2aSThomas Huth /* negative case: shift to the right in two steps to 850fcf5ef2aSThomas Huth correctly handle the -32 case */ 851fcf5ef2aSThomas Huth tcg_gen_xori_i32(t0, t0, 0x1f); 852fcf5ef2aSThomas Huth tcg_gen_sar_i32(t2, REG(B11_8), t0); 853fcf5ef2aSThomas Huth tcg_gen_sari_i32(t2, t2, 1); 854fcf5ef2aSThomas Huth 855fcf5ef2aSThomas Huth /* select between the two cases */ 856fcf5ef2aSThomas Huth tcg_gen_movi_i32(t0, 0); 857fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2); 858fcf5ef2aSThomas Huth 859fcf5ef2aSThomas Huth tcg_temp_free(t0); 860fcf5ef2aSThomas Huth tcg_temp_free(t1); 861fcf5ef2aSThomas Huth tcg_temp_free(t2); 862fcf5ef2aSThomas Huth } 863fcf5ef2aSThomas Huth return; 864fcf5ef2aSThomas Huth case 0x400d: /* shld Rm,Rn */ 865fcf5ef2aSThomas Huth { 866fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new(); 867fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new(); 868fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new(); 869fcf5ef2aSThomas Huth 870fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, REG(B7_4), 0x1f); 871fcf5ef2aSThomas Huth 872fcf5ef2aSThomas Huth /* positive case: shift to the left */ 873fcf5ef2aSThomas Huth tcg_gen_shl_i32(t1, REG(B11_8), t0); 874fcf5ef2aSThomas Huth 875fcf5ef2aSThomas Huth /* negative case: shift to the right in two steps to 876fcf5ef2aSThomas Huth correctly handle the -32 case */ 877fcf5ef2aSThomas Huth tcg_gen_xori_i32(t0, t0, 0x1f); 878fcf5ef2aSThomas Huth tcg_gen_shr_i32(t2, REG(B11_8), t0); 879fcf5ef2aSThomas Huth tcg_gen_shri_i32(t2, t2, 1); 880fcf5ef2aSThomas Huth 881fcf5ef2aSThomas Huth /* select between the two cases */ 882fcf5ef2aSThomas Huth tcg_gen_movi_i32(t0, 0); 883fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2); 884fcf5ef2aSThomas Huth 885fcf5ef2aSThomas Huth tcg_temp_free(t0); 886fcf5ef2aSThomas Huth tcg_temp_free(t1); 887fcf5ef2aSThomas Huth tcg_temp_free(t2); 888fcf5ef2aSThomas Huth } 889fcf5ef2aSThomas Huth return; 890fcf5ef2aSThomas Huth case 0x3008: /* sub Rm,Rn */ 891fcf5ef2aSThomas Huth tcg_gen_sub_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 892fcf5ef2aSThomas Huth return; 893fcf5ef2aSThomas Huth case 0x300a: /* subc Rm,Rn */ 894fcf5ef2aSThomas Huth { 895fcf5ef2aSThomas Huth TCGv t0, t1; 896fcf5ef2aSThomas Huth t0 = tcg_const_tl(0); 897fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 898fcf5ef2aSThomas Huth tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0); 899fcf5ef2aSThomas Huth tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t, 900fcf5ef2aSThomas Huth REG(B11_8), t0, t1, cpu_sr_t); 901fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1); 902fcf5ef2aSThomas Huth tcg_temp_free(t0); 903fcf5ef2aSThomas Huth tcg_temp_free(t1); 904fcf5ef2aSThomas Huth } 905fcf5ef2aSThomas Huth return; 906fcf5ef2aSThomas Huth case 0x300b: /* subv Rm,Rn */ 907fcf5ef2aSThomas Huth { 908fcf5ef2aSThomas Huth TCGv t0, t1, t2; 909fcf5ef2aSThomas Huth t0 = tcg_temp_new(); 910fcf5ef2aSThomas Huth tcg_gen_sub_i32(t0, REG(B11_8), REG(B7_4)); 911fcf5ef2aSThomas Huth t1 = tcg_temp_new(); 912fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t0, REG(B7_4)); 913fcf5ef2aSThomas Huth t2 = tcg_temp_new(); 914fcf5ef2aSThomas Huth tcg_gen_xor_i32(t2, REG(B11_8), REG(B7_4)); 915fcf5ef2aSThomas Huth tcg_gen_and_i32(t1, t1, t2); 916fcf5ef2aSThomas Huth tcg_temp_free(t2); 917fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, t1, 31); 918fcf5ef2aSThomas Huth tcg_temp_free(t1); 919fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), t0); 920fcf5ef2aSThomas Huth tcg_temp_free(t0); 921fcf5ef2aSThomas Huth } 922fcf5ef2aSThomas Huth return; 923fcf5ef2aSThomas Huth case 0x2008: /* tst Rm,Rn */ 924fcf5ef2aSThomas Huth { 925fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 926fcf5ef2aSThomas Huth tcg_gen_and_i32(val, REG(B7_4), REG(B11_8)); 927fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 928fcf5ef2aSThomas Huth tcg_temp_free(val); 929fcf5ef2aSThomas Huth } 930fcf5ef2aSThomas Huth return; 931fcf5ef2aSThomas Huth case 0x200a: /* xor Rm,Rn */ 932fcf5ef2aSThomas Huth tcg_gen_xor_i32(REG(B11_8), REG(B11_8), REG(B7_4)); 933fcf5ef2aSThomas Huth return; 934fcf5ef2aSThomas Huth case 0xf00c: /* fmov {F,D,X}Rm,{F,D,X}Rn - FPSCR: Nothing */ 935fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 936a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 937fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 938fcf5ef2aSThomas Huth gen_load_fpr64(fp, XREG(B7_4)); 939fcf5ef2aSThomas Huth gen_store_fpr64(fp, XREG(B11_8)); 940fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 941fcf5ef2aSThomas Huth } else { 942fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B7_4)]); 943fcf5ef2aSThomas Huth } 944fcf5ef2aSThomas Huth return; 945fcf5ef2aSThomas Huth case 0xf00a: /* fmov {F,D,X}Rm,@Rn - FPSCR: Nothing */ 946fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 947a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 948fcf5ef2aSThomas Huth TCGv addr_hi = tcg_temp_new(); 949fcf5ef2aSThomas Huth int fr = XREG(B7_4); 950fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr_hi, REG(B11_8), 4); 951fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[fr], REG(B11_8), 952fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 953fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[fr+1], addr_hi, 954fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 955fcf5ef2aSThomas Huth tcg_temp_free(addr_hi); 956fcf5ef2aSThomas Huth } else { 957fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[FREG(B7_4)], REG(B11_8), 958fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 959fcf5ef2aSThomas Huth } 960fcf5ef2aSThomas Huth return; 961fcf5ef2aSThomas Huth case 0xf008: /* fmov @Rm,{F,D,X}Rn - FPSCR: Nothing */ 962fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 963a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 964fcf5ef2aSThomas Huth TCGv addr_hi = tcg_temp_new(); 965fcf5ef2aSThomas Huth int fr = XREG(B11_8); 966fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr_hi, REG(B7_4), 4); 967fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr], REG(B7_4), ctx->memidx, MO_TEUL); 968fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr+1], addr_hi, ctx->memidx, MO_TEUL); 969fcf5ef2aSThomas Huth tcg_temp_free(addr_hi); 970fcf5ef2aSThomas Huth } else { 971fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[FREG(B11_8)], REG(B7_4), 972fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 973fcf5ef2aSThomas Huth } 974fcf5ef2aSThomas Huth return; 975fcf5ef2aSThomas Huth case 0xf009: /* fmov @Rm+,{F,D,X}Rn - FPSCR: Nothing */ 976fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 977a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 978fcf5ef2aSThomas Huth TCGv addr_hi = tcg_temp_new(); 979fcf5ef2aSThomas Huth int fr = XREG(B11_8); 980fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr_hi, REG(B7_4), 4); 981fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr], REG(B7_4), ctx->memidx, MO_TEUL); 982fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr+1], addr_hi, ctx->memidx, MO_TEUL); 983fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 8); 984fcf5ef2aSThomas Huth tcg_temp_free(addr_hi); 985fcf5ef2aSThomas Huth } else { 986fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[FREG(B11_8)], REG(B7_4), 987fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 988fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4); 989fcf5ef2aSThomas Huth } 990fcf5ef2aSThomas Huth return; 991fcf5ef2aSThomas Huth case 0xf00b: /* fmov {F,D,X}Rm,@-Rn - FPSCR: Nothing */ 992fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 993fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new_i32(); 994fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 995a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 996fcf5ef2aSThomas Huth int fr = XREG(B7_4); 997fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[fr+1], addr, ctx->memidx, MO_TEUL); 998fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, addr, 4); 999fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[fr], addr, ctx->memidx, MO_TEUL); 1000fcf5ef2aSThomas Huth } else { 1001fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[FREG(B7_4)], addr, 1002fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1003fcf5ef2aSThomas Huth } 1004fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1005fcf5ef2aSThomas Huth tcg_temp_free(addr); 1006fcf5ef2aSThomas Huth return; 1007fcf5ef2aSThomas Huth case 0xf006: /* fmov @(R0,Rm),{F,D,X}Rm - FPSCR: Nothing */ 1008fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1009fcf5ef2aSThomas Huth { 1010fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new_i32(); 1011fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0)); 1012a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 1013fcf5ef2aSThomas Huth int fr = XREG(B11_8); 1014fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr], addr, 1015fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1016fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, addr, 4); 1017fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr+1], addr, 1018fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1019fcf5ef2aSThomas Huth } else { 1020fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[FREG(B11_8)], addr, 1021fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1022fcf5ef2aSThomas Huth } 1023fcf5ef2aSThomas Huth tcg_temp_free(addr); 1024fcf5ef2aSThomas Huth } 1025fcf5ef2aSThomas Huth return; 1026fcf5ef2aSThomas Huth case 0xf007: /* fmov {F,D,X}Rn,@(R0,Rn) - FPSCR: Nothing */ 1027fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1028fcf5ef2aSThomas Huth { 1029fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1030fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0)); 1031a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) { 1032fcf5ef2aSThomas Huth int fr = XREG(B7_4); 1033fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr], addr, 1034fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1035fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, addr, 4); 1036fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_fregs[fr+1], addr, 1037fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1038fcf5ef2aSThomas Huth } else { 1039fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_fregs[FREG(B7_4)], addr, 1040fcf5ef2aSThomas Huth ctx->memidx, MO_TEUL); 1041fcf5ef2aSThomas Huth } 1042fcf5ef2aSThomas Huth tcg_temp_free(addr); 1043fcf5ef2aSThomas Huth } 1044fcf5ef2aSThomas Huth return; 1045fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1046fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1047fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1048fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */ 1049fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1050fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1051fcf5ef2aSThomas Huth { 1052fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1053a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1054fcf5ef2aSThomas Huth TCGv_i64 fp0, fp1; 1055fcf5ef2aSThomas Huth 1056fcf5ef2aSThomas Huth if (ctx->opcode & 0x0110) 1057fcf5ef2aSThomas Huth break; /* illegal instruction */ 1058fcf5ef2aSThomas Huth fp0 = tcg_temp_new_i64(); 1059fcf5ef2aSThomas Huth fp1 = tcg_temp_new_i64(); 1060fcf5ef2aSThomas Huth gen_load_fpr64(fp0, DREG(B11_8)); 1061fcf5ef2aSThomas Huth gen_load_fpr64(fp1, DREG(B7_4)); 1062fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 1063fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn */ 1064fcf5ef2aSThomas Huth gen_helper_fadd_DT(fp0, cpu_env, fp0, fp1); 1065fcf5ef2aSThomas Huth break; 1066fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn */ 1067fcf5ef2aSThomas Huth gen_helper_fsub_DT(fp0, cpu_env, fp0, fp1); 1068fcf5ef2aSThomas Huth break; 1069fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn */ 1070fcf5ef2aSThomas Huth gen_helper_fmul_DT(fp0, cpu_env, fp0, fp1); 1071fcf5ef2aSThomas Huth break; 1072fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn */ 1073fcf5ef2aSThomas Huth gen_helper_fdiv_DT(fp0, cpu_env, fp0, fp1); 1074fcf5ef2aSThomas Huth break; 1075fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn */ 1076fcf5ef2aSThomas Huth gen_helper_fcmp_eq_DT(cpu_env, fp0, fp1); 1077fcf5ef2aSThomas Huth return; 1078fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn */ 1079fcf5ef2aSThomas Huth gen_helper_fcmp_gt_DT(cpu_env, fp0, fp1); 1080fcf5ef2aSThomas Huth return; 1081fcf5ef2aSThomas Huth } 1082fcf5ef2aSThomas Huth gen_store_fpr64(fp0, DREG(B11_8)); 1083fcf5ef2aSThomas Huth tcg_temp_free_i64(fp0); 1084fcf5ef2aSThomas Huth tcg_temp_free_i64(fp1); 1085fcf5ef2aSThomas Huth } else { 1086fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) { 1087fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn */ 1088fcf5ef2aSThomas Huth gen_helper_fadd_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1089fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)], 1090fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1091fcf5ef2aSThomas Huth break; 1092fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn */ 1093fcf5ef2aSThomas Huth gen_helper_fsub_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1094fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)], 1095fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1096fcf5ef2aSThomas Huth break; 1097fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn */ 1098fcf5ef2aSThomas Huth gen_helper_fmul_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1099fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)], 1100fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1101fcf5ef2aSThomas Huth break; 1102fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn */ 1103fcf5ef2aSThomas Huth gen_helper_fdiv_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1104fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)], 1105fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1106fcf5ef2aSThomas Huth break; 1107fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn */ 1108fcf5ef2aSThomas Huth gen_helper_fcmp_eq_FT(cpu_env, cpu_fregs[FREG(B11_8)], 1109fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1110fcf5ef2aSThomas Huth return; 1111fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn */ 1112fcf5ef2aSThomas Huth gen_helper_fcmp_gt_FT(cpu_env, cpu_fregs[FREG(B11_8)], 1113fcf5ef2aSThomas Huth cpu_fregs[FREG(B7_4)]); 1114fcf5ef2aSThomas Huth return; 1115fcf5ef2aSThomas Huth } 1116fcf5ef2aSThomas Huth } 1117fcf5ef2aSThomas Huth } 1118fcf5ef2aSThomas Huth return; 1119fcf5ef2aSThomas Huth case 0xf00e: /* fmac FR0,RM,Rn */ 1120fcf5ef2aSThomas Huth { 1121fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1122a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1123fcf5ef2aSThomas Huth break; /* illegal instruction */ 1124fcf5ef2aSThomas Huth } else { 1125fcf5ef2aSThomas Huth gen_helper_fmac_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1126fcf5ef2aSThomas Huth cpu_fregs[FREG(0)], cpu_fregs[FREG(B7_4)], 1127fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)]); 1128fcf5ef2aSThomas Huth return; 1129fcf5ef2aSThomas Huth } 1130fcf5ef2aSThomas Huth } 1131fcf5ef2aSThomas Huth } 1132fcf5ef2aSThomas Huth 1133fcf5ef2aSThomas Huth switch (ctx->opcode & 0xff00) { 1134fcf5ef2aSThomas Huth case 0xc900: /* and #imm,R0 */ 1135fcf5ef2aSThomas Huth tcg_gen_andi_i32(REG(0), REG(0), B7_0); 1136fcf5ef2aSThomas Huth return; 1137fcf5ef2aSThomas Huth case 0xcd00: /* and.b #imm,@(R0,GBR) */ 1138fcf5ef2aSThomas Huth { 1139fcf5ef2aSThomas Huth TCGv addr, val; 1140fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1141fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1142fcf5ef2aSThomas Huth val = tcg_temp_new(); 1143fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1144fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, B7_0); 1145fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1146fcf5ef2aSThomas Huth tcg_temp_free(val); 1147fcf5ef2aSThomas Huth tcg_temp_free(addr); 1148fcf5ef2aSThomas Huth } 1149fcf5ef2aSThomas Huth return; 1150fcf5ef2aSThomas Huth case 0x8b00: /* bf label */ 1151fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1152b3995c23SAurelien Jarno gen_conditional_jump(ctx, ctx->pc + 2, ctx->pc + 4 + B7_0s * 2); 1153fcf5ef2aSThomas Huth return; 1154fcf5ef2aSThomas Huth case 0x8f00: /* bf/s label */ 1155fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1156ac9707eaSAurelien Jarno tcg_gen_xori_i32(cpu_delayed_cond, cpu_sr_t, 1); 1157ac9707eaSAurelien Jarno ctx->delayed_pc = ctx->pc + 4 + B7_0s * 2; 1158a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT_CONDITIONAL; 1159fcf5ef2aSThomas Huth return; 1160fcf5ef2aSThomas Huth case 0x8900: /* bt label */ 1161fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1162b3995c23SAurelien Jarno gen_conditional_jump(ctx, ctx->pc + 4 + B7_0s * 2, ctx->pc + 2); 1163fcf5ef2aSThomas Huth return; 1164fcf5ef2aSThomas Huth case 0x8d00: /* bt/s label */ 1165fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1166ac9707eaSAurelien Jarno tcg_gen_mov_i32(cpu_delayed_cond, cpu_sr_t); 1167ac9707eaSAurelien Jarno ctx->delayed_pc = ctx->pc + 4 + B7_0s * 2; 1168a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT_CONDITIONAL; 1169fcf5ef2aSThomas Huth return; 1170fcf5ef2aSThomas Huth case 0x8800: /* cmp/eq #imm,R0 */ 1171fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(0), B7_0s); 1172fcf5ef2aSThomas Huth return; 1173fcf5ef2aSThomas Huth case 0xc400: /* mov.b @(disp,GBR),R0 */ 1174fcf5ef2aSThomas Huth { 1175fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1176fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0); 1177fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB); 1178fcf5ef2aSThomas Huth tcg_temp_free(addr); 1179fcf5ef2aSThomas Huth } 1180fcf5ef2aSThomas Huth return; 1181fcf5ef2aSThomas Huth case 0xc500: /* mov.w @(disp,GBR),R0 */ 1182fcf5ef2aSThomas Huth { 1183fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1184fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2); 1185fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW); 1186fcf5ef2aSThomas Huth tcg_temp_free(addr); 1187fcf5ef2aSThomas Huth } 1188fcf5ef2aSThomas Huth return; 1189fcf5ef2aSThomas Huth case 0xc600: /* mov.l @(disp,GBR),R0 */ 1190fcf5ef2aSThomas Huth { 1191fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1192fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4); 1193fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESL); 1194fcf5ef2aSThomas Huth tcg_temp_free(addr); 1195fcf5ef2aSThomas Huth } 1196fcf5ef2aSThomas Huth return; 1197fcf5ef2aSThomas Huth case 0xc000: /* mov.b R0,@(disp,GBR) */ 1198fcf5ef2aSThomas Huth { 1199fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1200fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0); 1201fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB); 1202fcf5ef2aSThomas Huth tcg_temp_free(addr); 1203fcf5ef2aSThomas Huth } 1204fcf5ef2aSThomas Huth return; 1205fcf5ef2aSThomas Huth case 0xc100: /* mov.w R0,@(disp,GBR) */ 1206fcf5ef2aSThomas Huth { 1207fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1208fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2); 1209fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW); 1210fcf5ef2aSThomas Huth tcg_temp_free(addr); 1211fcf5ef2aSThomas Huth } 1212fcf5ef2aSThomas Huth return; 1213fcf5ef2aSThomas Huth case 0xc200: /* mov.l R0,@(disp,GBR) */ 1214fcf5ef2aSThomas Huth { 1215fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1216fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4); 1217fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUL); 1218fcf5ef2aSThomas Huth tcg_temp_free(addr); 1219fcf5ef2aSThomas Huth } 1220fcf5ef2aSThomas Huth return; 1221fcf5ef2aSThomas Huth case 0x8000: /* mov.b R0,@(disp,Rn) */ 1222fcf5ef2aSThomas Huth { 1223fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1224fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0); 1225fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB); 1226fcf5ef2aSThomas Huth tcg_temp_free(addr); 1227fcf5ef2aSThomas Huth } 1228fcf5ef2aSThomas Huth return; 1229fcf5ef2aSThomas Huth case 0x8100: /* mov.w R0,@(disp,Rn) */ 1230fcf5ef2aSThomas Huth { 1231fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1232fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2); 1233fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW); 1234fcf5ef2aSThomas Huth tcg_temp_free(addr); 1235fcf5ef2aSThomas Huth } 1236fcf5ef2aSThomas Huth return; 1237fcf5ef2aSThomas Huth case 0x8400: /* mov.b @(disp,Rn),R0 */ 1238fcf5ef2aSThomas Huth { 1239fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1240fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0); 1241fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB); 1242fcf5ef2aSThomas Huth tcg_temp_free(addr); 1243fcf5ef2aSThomas Huth } 1244fcf5ef2aSThomas Huth return; 1245fcf5ef2aSThomas Huth case 0x8500: /* mov.w @(disp,Rn),R0 */ 1246fcf5ef2aSThomas Huth { 1247fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1248fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2); 1249fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW); 1250fcf5ef2aSThomas Huth tcg_temp_free(addr); 1251fcf5ef2aSThomas Huth } 1252fcf5ef2aSThomas Huth return; 1253fcf5ef2aSThomas Huth case 0xc700: /* mova @(disp,PC),R0 */ 1254fcf5ef2aSThomas Huth tcg_gen_movi_i32(REG(0), ((ctx->pc & 0xfffffffc) + 4 + B7_0 * 4) & ~3); 1255fcf5ef2aSThomas Huth return; 1256fcf5ef2aSThomas Huth case 0xcb00: /* or #imm,R0 */ 1257fcf5ef2aSThomas Huth tcg_gen_ori_i32(REG(0), REG(0), B7_0); 1258fcf5ef2aSThomas Huth return; 1259fcf5ef2aSThomas Huth case 0xcf00: /* or.b #imm,@(R0,GBR) */ 1260fcf5ef2aSThomas Huth { 1261fcf5ef2aSThomas Huth TCGv addr, val; 1262fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1263fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1264fcf5ef2aSThomas Huth val = tcg_temp_new(); 1265fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1266fcf5ef2aSThomas Huth tcg_gen_ori_i32(val, val, B7_0); 1267fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1268fcf5ef2aSThomas Huth tcg_temp_free(val); 1269fcf5ef2aSThomas Huth tcg_temp_free(addr); 1270fcf5ef2aSThomas Huth } 1271fcf5ef2aSThomas Huth return; 1272fcf5ef2aSThomas Huth case 0xc300: /* trapa #imm */ 1273fcf5ef2aSThomas Huth { 1274fcf5ef2aSThomas Huth TCGv imm; 1275fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1276ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); 1277fcf5ef2aSThomas Huth imm = tcg_const_i32(B7_0); 1278fcf5ef2aSThomas Huth gen_helper_trapa(cpu_env, imm); 1279fcf5ef2aSThomas Huth tcg_temp_free(imm); 128063205665SAurelien Jarno ctx->bstate = BS_EXCP; 1281fcf5ef2aSThomas Huth } 1282fcf5ef2aSThomas Huth return; 1283fcf5ef2aSThomas Huth case 0xc800: /* tst #imm,R0 */ 1284fcf5ef2aSThomas Huth { 1285fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1286fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, REG(0), B7_0); 1287fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1288fcf5ef2aSThomas Huth tcg_temp_free(val); 1289fcf5ef2aSThomas Huth } 1290fcf5ef2aSThomas Huth return; 1291fcf5ef2aSThomas Huth case 0xcc00: /* tst.b #imm,@(R0,GBR) */ 1292fcf5ef2aSThomas Huth { 1293fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1294fcf5ef2aSThomas Huth tcg_gen_add_i32(val, REG(0), cpu_gbr); 1295fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, val, ctx->memidx, MO_UB); 1296fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, B7_0); 1297fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1298fcf5ef2aSThomas Huth tcg_temp_free(val); 1299fcf5ef2aSThomas Huth } 1300fcf5ef2aSThomas Huth return; 1301fcf5ef2aSThomas Huth case 0xca00: /* xor #imm,R0 */ 1302fcf5ef2aSThomas Huth tcg_gen_xori_i32(REG(0), REG(0), B7_0); 1303fcf5ef2aSThomas Huth return; 1304fcf5ef2aSThomas Huth case 0xce00: /* xor.b #imm,@(R0,GBR) */ 1305fcf5ef2aSThomas Huth { 1306fcf5ef2aSThomas Huth TCGv addr, val; 1307fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1308fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr); 1309fcf5ef2aSThomas Huth val = tcg_temp_new(); 1310fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB); 1311fcf5ef2aSThomas Huth tcg_gen_xori_i32(val, val, B7_0); 1312fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB); 1313fcf5ef2aSThomas Huth tcg_temp_free(val); 1314fcf5ef2aSThomas Huth tcg_temp_free(addr); 1315fcf5ef2aSThomas Huth } 1316fcf5ef2aSThomas Huth return; 1317fcf5ef2aSThomas Huth } 1318fcf5ef2aSThomas Huth 1319fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf08f) { 1320fcf5ef2aSThomas Huth case 0x408e: /* ldc Rm,Rn_BANK */ 1321fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1322fcf5ef2aSThomas Huth tcg_gen_mov_i32(ALTREG(B6_4), REG(B11_8)); 1323fcf5ef2aSThomas Huth return; 1324fcf5ef2aSThomas Huth case 0x4087: /* ldc.l @Rm+,Rn_BANK */ 1325fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1326fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(ALTREG(B6_4), REG(B11_8), ctx->memidx, MO_TESL); 1327fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1328fcf5ef2aSThomas Huth return; 1329fcf5ef2aSThomas Huth case 0x0082: /* stc Rm_BANK,Rn */ 1330fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1331fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), ALTREG(B6_4)); 1332fcf5ef2aSThomas Huth return; 1333fcf5ef2aSThomas Huth case 0x4083: /* stc.l Rm_BANK,@-Rn */ 1334fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1335fcf5ef2aSThomas Huth { 1336fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1337fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1338fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(ALTREG(B6_4), addr, ctx->memidx, MO_TEUL); 1339fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1340fcf5ef2aSThomas Huth tcg_temp_free(addr); 1341fcf5ef2aSThomas Huth } 1342fcf5ef2aSThomas Huth return; 1343fcf5ef2aSThomas Huth } 1344fcf5ef2aSThomas Huth 1345fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf0ff) { 1346fcf5ef2aSThomas Huth case 0x0023: /* braf Rn */ 1347fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1348fcf5ef2aSThomas Huth tcg_gen_addi_i32(cpu_delayed_pc, REG(B11_8), ctx->pc + 4); 1349a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1350fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1351fcf5ef2aSThomas Huth return; 1352fcf5ef2aSThomas Huth case 0x0003: /* bsrf Rn */ 1353fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1354fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pr, ctx->pc + 4); 1355fcf5ef2aSThomas Huth tcg_gen_add_i32(cpu_delayed_pc, REG(B11_8), cpu_pr); 1356a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1357fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1358fcf5ef2aSThomas Huth return; 1359fcf5ef2aSThomas Huth case 0x4015: /* cmp/pl Rn */ 1360fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), 0); 1361fcf5ef2aSThomas Huth return; 1362fcf5ef2aSThomas Huth case 0x4011: /* cmp/pz Rn */ 1363fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), 0); 1364fcf5ef2aSThomas Huth return; 1365fcf5ef2aSThomas Huth case 0x4010: /* dt Rn */ 1366fcf5ef2aSThomas Huth tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 1); 1367fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), 0); 1368fcf5ef2aSThomas Huth return; 1369fcf5ef2aSThomas Huth case 0x402b: /* jmp @Rn */ 1370fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1371fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8)); 1372a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1373fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1374fcf5ef2aSThomas Huth return; 1375fcf5ef2aSThomas Huth case 0x400b: /* jsr @Rn */ 1376fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT 1377fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pr, ctx->pc + 4); 1378fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8)); 1379a6215749SAurelien Jarno ctx->envflags |= DELAY_SLOT; 1380fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1; 1381fcf5ef2aSThomas Huth return; 1382fcf5ef2aSThomas Huth case 0x400e: /* ldc Rm,SR */ 1383fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1384fcf5ef2aSThomas Huth { 1385fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1386fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, REG(B11_8), 0x700083f3); 1387fcf5ef2aSThomas Huth gen_write_sr(val); 1388fcf5ef2aSThomas Huth tcg_temp_free(val); 1389fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 1390fcf5ef2aSThomas Huth } 1391fcf5ef2aSThomas Huth return; 1392fcf5ef2aSThomas Huth case 0x4007: /* ldc.l @Rm+,SR */ 1393fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1394fcf5ef2aSThomas Huth { 1395fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1396fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, MO_TESL); 1397fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, 0x700083f3); 1398fcf5ef2aSThomas Huth gen_write_sr(val); 1399fcf5ef2aSThomas Huth tcg_temp_free(val); 1400fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1401fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 1402fcf5ef2aSThomas Huth } 1403fcf5ef2aSThomas Huth return; 1404fcf5ef2aSThomas Huth case 0x0002: /* stc SR,Rn */ 1405fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1406fcf5ef2aSThomas Huth gen_read_sr(REG(B11_8)); 1407fcf5ef2aSThomas Huth return; 1408fcf5ef2aSThomas Huth case 0x4003: /* stc SR,@-Rn */ 1409fcf5ef2aSThomas Huth CHECK_PRIVILEGED 1410fcf5ef2aSThomas Huth { 1411fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1412fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1413fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1414fcf5ef2aSThomas Huth gen_read_sr(val); 1415fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL); 1416fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1417fcf5ef2aSThomas Huth tcg_temp_free(val); 1418fcf5ef2aSThomas Huth tcg_temp_free(addr); 1419fcf5ef2aSThomas Huth } 1420fcf5ef2aSThomas Huth return; 1421fcf5ef2aSThomas Huth #define LD(reg,ldnum,ldpnum,prechk) \ 1422fcf5ef2aSThomas Huth case ldnum: \ 1423fcf5ef2aSThomas Huth prechk \ 1424fcf5ef2aSThomas Huth tcg_gen_mov_i32 (cpu_##reg, REG(B11_8)); \ 1425fcf5ef2aSThomas Huth return; \ 1426fcf5ef2aSThomas Huth case ldpnum: \ 1427fcf5ef2aSThomas Huth prechk \ 1428fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(cpu_##reg, REG(B11_8), ctx->memidx, MO_TESL); \ 1429fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); \ 1430fcf5ef2aSThomas Huth return; 1431fcf5ef2aSThomas Huth #define ST(reg,stnum,stpnum,prechk) \ 1432fcf5ef2aSThomas Huth case stnum: \ 1433fcf5ef2aSThomas Huth prechk \ 1434fcf5ef2aSThomas Huth tcg_gen_mov_i32 (REG(B11_8), cpu_##reg); \ 1435fcf5ef2aSThomas Huth return; \ 1436fcf5ef2aSThomas Huth case stpnum: \ 1437fcf5ef2aSThomas Huth prechk \ 1438fcf5ef2aSThomas Huth { \ 1439fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); \ 1440fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); \ 1441fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(cpu_##reg, addr, ctx->memidx, MO_TEUL); \ 1442fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); \ 1443fcf5ef2aSThomas Huth tcg_temp_free(addr); \ 1444fcf5ef2aSThomas Huth } \ 1445fcf5ef2aSThomas Huth return; 1446fcf5ef2aSThomas Huth #define LDST(reg,ldnum,ldpnum,stnum,stpnum,prechk) \ 1447fcf5ef2aSThomas Huth LD(reg,ldnum,ldpnum,prechk) \ 1448fcf5ef2aSThomas Huth ST(reg,stnum,stpnum,prechk) 1449fcf5ef2aSThomas Huth LDST(gbr, 0x401e, 0x4017, 0x0012, 0x4013, {}) 1450fcf5ef2aSThomas Huth LDST(vbr, 0x402e, 0x4027, 0x0022, 0x4023, CHECK_PRIVILEGED) 1451fcf5ef2aSThomas Huth LDST(ssr, 0x403e, 0x4037, 0x0032, 0x4033, CHECK_PRIVILEGED) 1452fcf5ef2aSThomas Huth LDST(spc, 0x404e, 0x4047, 0x0042, 0x4043, CHECK_PRIVILEGED) 1453fcf5ef2aSThomas Huth ST(sgr, 0x003a, 0x4032, CHECK_PRIVILEGED) 1454fcf5ef2aSThomas Huth LD(sgr, 0x403a, 0x4036, CHECK_PRIVILEGED if (!(ctx->features & SH_FEATURE_SH4A)) break;) 1455fcf5ef2aSThomas Huth LDST(dbr, 0x40fa, 0x40f6, 0x00fa, 0x40f2, CHECK_PRIVILEGED) 1456fcf5ef2aSThomas Huth LDST(mach, 0x400a, 0x4006, 0x000a, 0x4002, {}) 1457fcf5ef2aSThomas Huth LDST(macl, 0x401a, 0x4016, 0x001a, 0x4012, {}) 1458fcf5ef2aSThomas Huth LDST(pr, 0x402a, 0x4026, 0x002a, 0x4022, {}) 1459fcf5ef2aSThomas Huth LDST(fpul, 0x405a, 0x4056, 0x005a, 0x4052, {CHECK_FPU_ENABLED}) 1460fcf5ef2aSThomas Huth case 0x406a: /* lds Rm,FPSCR */ 1461fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1462fcf5ef2aSThomas Huth gen_helper_ld_fpscr(cpu_env, REG(B11_8)); 1463fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 1464fcf5ef2aSThomas Huth return; 1465fcf5ef2aSThomas Huth case 0x4066: /* lds.l @Rm+,FPSCR */ 1466fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1467fcf5ef2aSThomas Huth { 1468fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); 1469fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(addr, REG(B11_8), ctx->memidx, MO_TESL); 1470fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1471fcf5ef2aSThomas Huth gen_helper_ld_fpscr(cpu_env, addr); 1472fcf5ef2aSThomas Huth tcg_temp_free(addr); 1473fcf5ef2aSThomas Huth ctx->bstate = BS_STOP; 1474fcf5ef2aSThomas Huth } 1475fcf5ef2aSThomas Huth return; 1476fcf5ef2aSThomas Huth case 0x006a: /* sts FPSCR,Rn */ 1477fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1478fcf5ef2aSThomas Huth tcg_gen_andi_i32(REG(B11_8), cpu_fpscr, 0x003fffff); 1479fcf5ef2aSThomas Huth return; 1480fcf5ef2aSThomas Huth case 0x4062: /* sts FPSCR,@-Rn */ 1481fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1482fcf5ef2aSThomas Huth { 1483fcf5ef2aSThomas Huth TCGv addr, val; 1484fcf5ef2aSThomas Huth val = tcg_temp_new(); 1485fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, cpu_fpscr, 0x003fffff); 1486fcf5ef2aSThomas Huth addr = tcg_temp_new(); 1487fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); 1488fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL); 1489fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); 1490fcf5ef2aSThomas Huth tcg_temp_free(addr); 1491fcf5ef2aSThomas Huth tcg_temp_free(val); 1492fcf5ef2aSThomas Huth } 1493fcf5ef2aSThomas Huth return; 1494fcf5ef2aSThomas Huth case 0x00c3: /* movca.l R0,@Rm */ 1495fcf5ef2aSThomas Huth { 1496fcf5ef2aSThomas Huth TCGv val = tcg_temp_new(); 1497fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, MO_TEUL); 1498fcf5ef2aSThomas Huth gen_helper_movcal(cpu_env, REG(B11_8), val); 1499fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL); 1500fcf5ef2aSThomas Huth } 1501fcf5ef2aSThomas Huth ctx->has_movcal = 1; 1502fcf5ef2aSThomas Huth return; 1503143021b2SAurelien Jarno case 0x40a9: /* movua.l @Rm,R0 */ 1504143021b2SAurelien Jarno /* Load non-boundary-aligned data */ 1505143021b2SAurelien Jarno if (ctx->features & SH_FEATURE_SH4A) { 150634257c21SAurelien Jarno tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, 150734257c21SAurelien Jarno MO_TEUL | MO_UNALN); 1508fcf5ef2aSThomas Huth return; 1509143021b2SAurelien Jarno } 1510143021b2SAurelien Jarno break; 1511143021b2SAurelien Jarno case 0x40e9: /* movua.l @Rm+,R0 */ 1512143021b2SAurelien Jarno /* Load non-boundary-aligned data */ 1513143021b2SAurelien Jarno if (ctx->features & SH_FEATURE_SH4A) { 151434257c21SAurelien Jarno tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, 151534257c21SAurelien Jarno MO_TEUL | MO_UNALN); 1516fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); 1517fcf5ef2aSThomas Huth return; 1518143021b2SAurelien Jarno } 1519143021b2SAurelien Jarno break; 1520fcf5ef2aSThomas Huth case 0x0029: /* movt Rn */ 1521fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), cpu_sr_t); 1522fcf5ef2aSThomas Huth return; 1523fcf5ef2aSThomas Huth case 0x0073: 1524fcf5ef2aSThomas Huth /* MOVCO.L 1525fcf5ef2aSThomas Huth LDST -> T 1526fcf5ef2aSThomas Huth If (T == 1) R0 -> (Rn) 1527fcf5ef2aSThomas Huth 0 -> LDST 1528fcf5ef2aSThomas Huth */ 1529fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) { 1530fcf5ef2aSThomas Huth TCGLabel *label = gen_new_label(); 1531fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_sr_t, cpu_ldst); 1532fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_ldst, 0, label); 1533fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL); 1534fcf5ef2aSThomas Huth gen_set_label(label); 1535fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_ldst, 0); 1536fcf5ef2aSThomas Huth return; 1537fcf5ef2aSThomas Huth } else 1538fcf5ef2aSThomas Huth break; 1539fcf5ef2aSThomas Huth case 0x0063: 1540fcf5ef2aSThomas Huth /* MOVLI.L @Rm,R0 1541fcf5ef2aSThomas Huth 1 -> LDST 1542fcf5ef2aSThomas Huth (Rm) -> R0 1543fcf5ef2aSThomas Huth When interrupt/exception 1544fcf5ef2aSThomas Huth occurred 0 -> LDST 1545fcf5ef2aSThomas Huth */ 1546fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) { 1547fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_ldst, 0); 1548fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, MO_TESL); 1549fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_ldst, 1); 1550fcf5ef2aSThomas Huth return; 1551fcf5ef2aSThomas Huth } else 1552fcf5ef2aSThomas Huth break; 1553fcf5ef2aSThomas Huth case 0x0093: /* ocbi @Rn */ 1554fcf5ef2aSThomas Huth { 1555fcf5ef2aSThomas Huth gen_helper_ocbi(cpu_env, REG(B11_8)); 1556fcf5ef2aSThomas Huth } 1557fcf5ef2aSThomas Huth return; 1558fcf5ef2aSThomas Huth case 0x00a3: /* ocbp @Rn */ 1559fcf5ef2aSThomas Huth case 0x00b3: /* ocbwb @Rn */ 1560fcf5ef2aSThomas Huth /* These instructions are supposed to do nothing in case of 1561fcf5ef2aSThomas Huth a cache miss. Given that we only partially emulate caches 1562fcf5ef2aSThomas Huth it is safe to simply ignore them. */ 1563fcf5ef2aSThomas Huth return; 1564fcf5ef2aSThomas Huth case 0x0083: /* pref @Rn */ 1565fcf5ef2aSThomas Huth return; 1566fcf5ef2aSThomas Huth case 0x00d3: /* prefi @Rn */ 1567fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) 1568fcf5ef2aSThomas Huth return; 1569fcf5ef2aSThomas Huth else 1570fcf5ef2aSThomas Huth break; 1571fcf5ef2aSThomas Huth case 0x00e3: /* icbi @Rn */ 1572fcf5ef2aSThomas Huth if (ctx->features & SH_FEATURE_SH4A) 1573fcf5ef2aSThomas Huth return; 1574fcf5ef2aSThomas Huth else 1575fcf5ef2aSThomas Huth break; 1576fcf5ef2aSThomas Huth case 0x00ab: /* synco */ 1577aa351317SAurelien Jarno if (ctx->features & SH_FEATURE_SH4A) { 1578aa351317SAurelien Jarno tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC); 1579fcf5ef2aSThomas Huth return; 1580aa351317SAurelien Jarno } 1581fcf5ef2aSThomas Huth break; 1582fcf5ef2aSThomas Huth case 0x4024: /* rotcl Rn */ 1583fcf5ef2aSThomas Huth { 1584fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 1585fcf5ef2aSThomas Huth tcg_gen_mov_i32(tmp, cpu_sr_t); 1586fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31); 1587fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 1588fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp); 1589fcf5ef2aSThomas Huth tcg_temp_free(tmp); 1590fcf5ef2aSThomas Huth } 1591fcf5ef2aSThomas Huth return; 1592fcf5ef2aSThomas Huth case 0x4025: /* rotcr Rn */ 1593fcf5ef2aSThomas Huth { 1594fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new(); 1595fcf5ef2aSThomas Huth tcg_gen_shli_i32(tmp, cpu_sr_t, 31); 1596fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1597fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1); 1598fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp); 1599fcf5ef2aSThomas Huth tcg_temp_free(tmp); 1600fcf5ef2aSThomas Huth } 1601fcf5ef2aSThomas Huth return; 1602fcf5ef2aSThomas Huth case 0x4004: /* rotl Rn */ 1603fcf5ef2aSThomas Huth tcg_gen_rotli_i32(REG(B11_8), REG(B11_8), 1); 1604fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0); 1605fcf5ef2aSThomas Huth return; 1606fcf5ef2aSThomas Huth case 0x4005: /* rotr Rn */ 1607fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0); 1608fcf5ef2aSThomas Huth tcg_gen_rotri_i32(REG(B11_8), REG(B11_8), 1); 1609fcf5ef2aSThomas Huth return; 1610fcf5ef2aSThomas Huth case 0x4000: /* shll Rn */ 1611fcf5ef2aSThomas Huth case 0x4020: /* shal Rn */ 1612fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31); 1613fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1); 1614fcf5ef2aSThomas Huth return; 1615fcf5ef2aSThomas Huth case 0x4021: /* shar Rn */ 1616fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1617fcf5ef2aSThomas Huth tcg_gen_sari_i32(REG(B11_8), REG(B11_8), 1); 1618fcf5ef2aSThomas Huth return; 1619fcf5ef2aSThomas Huth case 0x4001: /* shlr Rn */ 1620fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1); 1621fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1); 1622fcf5ef2aSThomas Huth return; 1623fcf5ef2aSThomas Huth case 0x4008: /* shll2 Rn */ 1624fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 2); 1625fcf5ef2aSThomas Huth return; 1626fcf5ef2aSThomas Huth case 0x4018: /* shll8 Rn */ 1627fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 8); 1628fcf5ef2aSThomas Huth return; 1629fcf5ef2aSThomas Huth case 0x4028: /* shll16 Rn */ 1630fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 16); 1631fcf5ef2aSThomas Huth return; 1632fcf5ef2aSThomas Huth case 0x4009: /* shlr2 Rn */ 1633fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 2); 1634fcf5ef2aSThomas Huth return; 1635fcf5ef2aSThomas Huth case 0x4019: /* shlr8 Rn */ 1636fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 8); 1637fcf5ef2aSThomas Huth return; 1638fcf5ef2aSThomas Huth case 0x4029: /* shlr16 Rn */ 1639fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 16); 1640fcf5ef2aSThomas Huth return; 1641fcf5ef2aSThomas Huth case 0x401b: /* tas.b @Rn */ 1642fcf5ef2aSThomas Huth { 1643cb32f179SAurelien Jarno TCGv val = tcg_const_i32(0x80); 1644cb32f179SAurelien Jarno tcg_gen_atomic_fetch_or_i32(val, REG(B11_8), val, 1645cb32f179SAurelien Jarno ctx->memidx, MO_UB); 1646fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0); 1647fcf5ef2aSThomas Huth tcg_temp_free(val); 1648fcf5ef2aSThomas Huth } 1649fcf5ef2aSThomas Huth return; 1650fcf5ef2aSThomas Huth case 0xf00d: /* fsts FPUL,FRn - FPSCR: Nothing */ 1651fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1652fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_fregs[FREG(B11_8)], cpu_fpul); 1653fcf5ef2aSThomas Huth return; 1654fcf5ef2aSThomas Huth case 0xf01d: /* flds FRm,FPUL - FPSCR: Nothing */ 1655fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1656fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_fpul, cpu_fregs[FREG(B11_8)]); 1657fcf5ef2aSThomas Huth return; 1658fcf5ef2aSThomas Huth case 0xf02d: /* float FPUL,FRn/DRn - FPSCR: R[PR,Enable.I]/W[Cause,Flag] */ 1659fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1660a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1661fcf5ef2aSThomas Huth TCGv_i64 fp; 1662fcf5ef2aSThomas Huth if (ctx->opcode & 0x0100) 1663fcf5ef2aSThomas Huth break; /* illegal instruction */ 1664fcf5ef2aSThomas Huth fp = tcg_temp_new_i64(); 1665fcf5ef2aSThomas Huth gen_helper_float_DT(fp, cpu_env, cpu_fpul); 1666fcf5ef2aSThomas Huth gen_store_fpr64(fp, DREG(B11_8)); 1667fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1668fcf5ef2aSThomas Huth } 1669fcf5ef2aSThomas Huth else { 1670fcf5ef2aSThomas Huth gen_helper_float_FT(cpu_fregs[FREG(B11_8)], cpu_env, cpu_fpul); 1671fcf5ef2aSThomas Huth } 1672fcf5ef2aSThomas Huth return; 1673fcf5ef2aSThomas Huth case 0xf03d: /* ftrc FRm/DRm,FPUL - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */ 1674fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1675a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1676fcf5ef2aSThomas Huth TCGv_i64 fp; 1677fcf5ef2aSThomas Huth if (ctx->opcode & 0x0100) 1678fcf5ef2aSThomas Huth break; /* illegal instruction */ 1679fcf5ef2aSThomas Huth fp = tcg_temp_new_i64(); 1680fcf5ef2aSThomas Huth gen_load_fpr64(fp, DREG(B11_8)); 1681fcf5ef2aSThomas Huth gen_helper_ftrc_DT(cpu_fpul, cpu_env, fp); 1682fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1683fcf5ef2aSThomas Huth } 1684fcf5ef2aSThomas Huth else { 1685fcf5ef2aSThomas Huth gen_helper_ftrc_FT(cpu_fpul, cpu_env, cpu_fregs[FREG(B11_8)]); 1686fcf5ef2aSThomas Huth } 1687fcf5ef2aSThomas Huth return; 1688fcf5ef2aSThomas Huth case 0xf04d: /* fneg FRn/DRn - FPSCR: Nothing */ 1689fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1690fcf5ef2aSThomas Huth { 1691fcf5ef2aSThomas Huth gen_helper_fneg_T(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)]); 1692fcf5ef2aSThomas Huth } 1693fcf5ef2aSThomas Huth return; 1694fcf5ef2aSThomas Huth case 0xf05d: /* fabs FRn/DRn */ 1695fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1696a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1697fcf5ef2aSThomas Huth if (ctx->opcode & 0x0100) 1698fcf5ef2aSThomas Huth break; /* illegal instruction */ 1699fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1700fcf5ef2aSThomas Huth gen_load_fpr64(fp, DREG(B11_8)); 1701fcf5ef2aSThomas Huth gen_helper_fabs_DT(fp, fp); 1702fcf5ef2aSThomas Huth gen_store_fpr64(fp, DREG(B11_8)); 1703fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1704fcf5ef2aSThomas Huth } else { 1705fcf5ef2aSThomas Huth gen_helper_fabs_FT(cpu_fregs[FREG(B11_8)], cpu_fregs[FREG(B11_8)]); 1706fcf5ef2aSThomas Huth } 1707fcf5ef2aSThomas Huth return; 1708fcf5ef2aSThomas Huth case 0xf06d: /* fsqrt FRn */ 1709fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1710a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) { 1711fcf5ef2aSThomas Huth if (ctx->opcode & 0x0100) 1712fcf5ef2aSThomas Huth break; /* illegal instruction */ 1713fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1714fcf5ef2aSThomas Huth gen_load_fpr64(fp, DREG(B11_8)); 1715fcf5ef2aSThomas Huth gen_helper_fsqrt_DT(fp, cpu_env, fp); 1716fcf5ef2aSThomas Huth gen_store_fpr64(fp, DREG(B11_8)); 1717fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1718fcf5ef2aSThomas Huth } else { 1719fcf5ef2aSThomas Huth gen_helper_fsqrt_FT(cpu_fregs[FREG(B11_8)], cpu_env, 1720fcf5ef2aSThomas Huth cpu_fregs[FREG(B11_8)]); 1721fcf5ef2aSThomas Huth } 1722fcf5ef2aSThomas Huth return; 1723fcf5ef2aSThomas Huth case 0xf07d: /* fsrra FRn */ 1724fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1725fcf5ef2aSThomas Huth break; 1726fcf5ef2aSThomas Huth case 0xf08d: /* fldi0 FRn - FPSCR: R[PR] */ 1727fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1728a6215749SAurelien Jarno if (!(ctx->tbflags & FPSCR_PR)) { 1729fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_fregs[FREG(B11_8)], 0); 1730fcf5ef2aSThomas Huth } 1731fcf5ef2aSThomas Huth return; 1732fcf5ef2aSThomas Huth case 0xf09d: /* fldi1 FRn - FPSCR: R[PR] */ 1733fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1734a6215749SAurelien Jarno if (!(ctx->tbflags & FPSCR_PR)) { 1735fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_fregs[FREG(B11_8)], 0x3f800000); 1736fcf5ef2aSThomas Huth } 1737fcf5ef2aSThomas Huth return; 1738fcf5ef2aSThomas Huth case 0xf0ad: /* fcnvsd FPUL,DRn */ 1739fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1740fcf5ef2aSThomas Huth { 1741fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1742fcf5ef2aSThomas Huth gen_helper_fcnvsd_FT_DT(fp, cpu_env, cpu_fpul); 1743fcf5ef2aSThomas Huth gen_store_fpr64(fp, DREG(B11_8)); 1744fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1745fcf5ef2aSThomas Huth } 1746fcf5ef2aSThomas Huth return; 1747fcf5ef2aSThomas Huth case 0xf0bd: /* fcnvds DRn,FPUL */ 1748fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1749fcf5ef2aSThomas Huth { 1750fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64(); 1751fcf5ef2aSThomas Huth gen_load_fpr64(fp, DREG(B11_8)); 1752fcf5ef2aSThomas Huth gen_helper_fcnvds_DT_FT(cpu_fpul, cpu_env, fp); 1753fcf5ef2aSThomas Huth tcg_temp_free_i64(fp); 1754fcf5ef2aSThomas Huth } 1755fcf5ef2aSThomas Huth return; 1756fcf5ef2aSThomas Huth case 0xf0ed: /* fipr FVm,FVn */ 1757fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1758a6215749SAurelien Jarno if ((ctx->tbflags & FPSCR_PR) == 0) { 1759fcf5ef2aSThomas Huth TCGv m, n; 1760fcf5ef2aSThomas Huth m = tcg_const_i32((ctx->opcode >> 8) & 3); 1761fcf5ef2aSThomas Huth n = tcg_const_i32((ctx->opcode >> 10) & 3); 1762fcf5ef2aSThomas Huth gen_helper_fipr(cpu_env, m, n); 1763fcf5ef2aSThomas Huth tcg_temp_free(m); 1764fcf5ef2aSThomas Huth tcg_temp_free(n); 1765fcf5ef2aSThomas Huth return; 1766fcf5ef2aSThomas Huth } 1767fcf5ef2aSThomas Huth break; 1768fcf5ef2aSThomas Huth case 0xf0fd: /* ftrv XMTRX,FVn */ 1769fcf5ef2aSThomas Huth CHECK_FPU_ENABLED 1770fcf5ef2aSThomas Huth if ((ctx->opcode & 0x0300) == 0x0100 && 1771a6215749SAurelien Jarno (ctx->tbflags & FPSCR_PR) == 0) { 1772fcf5ef2aSThomas Huth TCGv n; 1773fcf5ef2aSThomas Huth n = tcg_const_i32((ctx->opcode >> 10) & 3); 1774fcf5ef2aSThomas Huth gen_helper_ftrv(cpu_env, n); 1775fcf5ef2aSThomas Huth tcg_temp_free(n); 1776fcf5ef2aSThomas Huth return; 1777fcf5ef2aSThomas Huth } 1778fcf5ef2aSThomas Huth break; 1779fcf5ef2aSThomas Huth } 1780fcf5ef2aSThomas Huth #if 0 1781fcf5ef2aSThomas Huth fprintf(stderr, "unknown instruction 0x%04x at pc 0x%08x\n", 1782fcf5ef2aSThomas Huth ctx->opcode, ctx->pc); 1783fcf5ef2aSThomas Huth fflush(stderr); 1784fcf5ef2aSThomas Huth #endif 1785ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true); 1786*9a562ae7SAurelien Jarno if (ctx->envflags & DELAY_SLOT_MASK) { 1787fcf5ef2aSThomas Huth gen_helper_raise_slot_illegal_instruction(cpu_env); 1788fcf5ef2aSThomas Huth } else { 1789fcf5ef2aSThomas Huth gen_helper_raise_illegal_instruction(cpu_env); 1790fcf5ef2aSThomas Huth } 179163205665SAurelien Jarno ctx->bstate = BS_EXCP; 1792fcf5ef2aSThomas Huth } 1793fcf5ef2aSThomas Huth 1794fcf5ef2aSThomas Huth static void decode_opc(DisasContext * ctx) 1795fcf5ef2aSThomas Huth { 1796a6215749SAurelien Jarno uint32_t old_flags = ctx->envflags; 1797fcf5ef2aSThomas Huth 1798fcf5ef2aSThomas Huth _decode_opc(ctx); 1799fcf5ef2aSThomas Huth 1800*9a562ae7SAurelien Jarno if (old_flags & DELAY_SLOT_MASK) { 1801fcf5ef2aSThomas Huth /* go out of the delay slot */ 1802*9a562ae7SAurelien Jarno ctx->envflags &= ~DELAY_SLOT_MASK; 1803ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_flags, ctx->envflags); 1804fcf5ef2aSThomas Huth ctx->bstate = BS_BRANCH; 1805fcf5ef2aSThomas Huth if (old_flags & DELAY_SLOT_CONDITIONAL) { 1806fcf5ef2aSThomas Huth gen_delayed_conditional_jump(ctx); 1807fcf5ef2aSThomas Huth } else if (old_flags & DELAY_SLOT) { 1808fcf5ef2aSThomas Huth gen_jump(ctx); 1809fcf5ef2aSThomas Huth } 1810fcf5ef2aSThomas Huth 1811fcf5ef2aSThomas Huth } 1812fcf5ef2aSThomas Huth } 1813fcf5ef2aSThomas Huth 1814fcf5ef2aSThomas Huth void gen_intermediate_code(CPUSH4State * env, struct TranslationBlock *tb) 1815fcf5ef2aSThomas Huth { 1816fcf5ef2aSThomas Huth SuperHCPU *cpu = sh_env_get_cpu(env); 1817fcf5ef2aSThomas Huth CPUState *cs = CPU(cpu); 1818fcf5ef2aSThomas Huth DisasContext ctx; 1819fcf5ef2aSThomas Huth target_ulong pc_start; 1820fcf5ef2aSThomas Huth int num_insns; 1821fcf5ef2aSThomas Huth int max_insns; 1822fcf5ef2aSThomas Huth 1823fcf5ef2aSThomas Huth pc_start = tb->pc; 1824fcf5ef2aSThomas Huth ctx.pc = pc_start; 1825a6215749SAurelien Jarno ctx.tbflags = (uint32_t)tb->flags; 1826*9a562ae7SAurelien Jarno ctx.envflags = tb->flags & DELAY_SLOT_MASK; 1827fcf5ef2aSThomas Huth ctx.bstate = BS_NONE; 1828a6215749SAurelien Jarno ctx.memidx = (ctx.tbflags & (1u << SR_MD)) == 0 ? 1 : 0; 1829fcf5ef2aSThomas Huth /* We don't know if the delayed pc came from a dynamic or static branch, 1830fcf5ef2aSThomas Huth so assume it is a dynamic branch. */ 1831fcf5ef2aSThomas Huth ctx.delayed_pc = -1; /* use delayed pc from env pointer */ 1832fcf5ef2aSThomas Huth ctx.tb = tb; 1833fcf5ef2aSThomas Huth ctx.singlestep_enabled = cs->singlestep_enabled; 1834fcf5ef2aSThomas Huth ctx.features = env->features; 1835a6215749SAurelien Jarno ctx.has_movcal = (ctx.tbflags & TB_FLAG_PENDING_MOVCA); 1836fcf5ef2aSThomas Huth 1837fcf5ef2aSThomas Huth num_insns = 0; 1838fcf5ef2aSThomas Huth max_insns = tb->cflags & CF_COUNT_MASK; 1839fcf5ef2aSThomas Huth if (max_insns == 0) { 1840fcf5ef2aSThomas Huth max_insns = CF_COUNT_MASK; 1841fcf5ef2aSThomas Huth } 1842fcf5ef2aSThomas Huth if (max_insns > TCG_MAX_INSNS) { 1843fcf5ef2aSThomas Huth max_insns = TCG_MAX_INSNS; 1844fcf5ef2aSThomas Huth } 1845fcf5ef2aSThomas Huth 1846fcf5ef2aSThomas Huth gen_tb_start(tb); 1847fcf5ef2aSThomas Huth while (ctx.bstate == BS_NONE && !tcg_op_buf_full()) { 1848a6215749SAurelien Jarno tcg_gen_insn_start(ctx.pc, ctx.envflags); 1849fcf5ef2aSThomas Huth num_insns++; 1850fcf5ef2aSThomas Huth 1851fcf5ef2aSThomas Huth if (unlikely(cpu_breakpoint_test(cs, ctx.pc, BP_ANY))) { 1852fcf5ef2aSThomas Huth /* We have hit a breakpoint - make sure PC is up-to-date */ 1853ac9707eaSAurelien Jarno gen_save_cpu_state(&ctx, true); 1854fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 185563205665SAurelien Jarno ctx.bstate = BS_EXCP; 1856fcf5ef2aSThomas Huth /* The address covered by the breakpoint must be included in 1857fcf5ef2aSThomas Huth [tb->pc, tb->pc + tb->size) in order to for it to be 1858fcf5ef2aSThomas Huth properly cleared -- thus we increment the PC here so that 1859fcf5ef2aSThomas Huth the logic setting tb->size below does the right thing. */ 1860fcf5ef2aSThomas Huth ctx.pc += 2; 1861fcf5ef2aSThomas Huth break; 1862fcf5ef2aSThomas Huth } 1863fcf5ef2aSThomas Huth 1864fcf5ef2aSThomas Huth if (num_insns == max_insns && (tb->cflags & CF_LAST_IO)) { 1865fcf5ef2aSThomas Huth gen_io_start(); 1866fcf5ef2aSThomas Huth } 1867fcf5ef2aSThomas Huth 1868fcf5ef2aSThomas Huth ctx.opcode = cpu_lduw_code(env, ctx.pc); 1869fcf5ef2aSThomas Huth decode_opc(&ctx); 1870fcf5ef2aSThomas Huth ctx.pc += 2; 1871fcf5ef2aSThomas Huth if ((ctx.pc & (TARGET_PAGE_SIZE - 1)) == 0) 1872fcf5ef2aSThomas Huth break; 1873fcf5ef2aSThomas Huth if (cs->singlestep_enabled) { 1874fcf5ef2aSThomas Huth break; 1875fcf5ef2aSThomas Huth } 1876fcf5ef2aSThomas Huth if (num_insns >= max_insns) 1877fcf5ef2aSThomas Huth break; 1878fcf5ef2aSThomas Huth if (singlestep) 1879fcf5ef2aSThomas Huth break; 1880fcf5ef2aSThomas Huth } 1881fcf5ef2aSThomas Huth if (tb->cflags & CF_LAST_IO) 1882fcf5ef2aSThomas Huth gen_io_end(); 1883fcf5ef2aSThomas Huth if (cs->singlestep_enabled) { 1884ac9707eaSAurelien Jarno gen_save_cpu_state(&ctx, true); 1885fcf5ef2aSThomas Huth gen_helper_debug(cpu_env); 1886fcf5ef2aSThomas Huth } else { 1887fcf5ef2aSThomas Huth switch (ctx.bstate) { 1888fcf5ef2aSThomas Huth case BS_STOP: 1889ac9707eaSAurelien Jarno gen_save_cpu_state(&ctx, true); 18900fc37a8bSAurelien Jarno tcg_gen_exit_tb(0); 18910fc37a8bSAurelien Jarno break; 1892fcf5ef2aSThomas Huth case BS_NONE: 1893ac9707eaSAurelien Jarno gen_save_cpu_state(&ctx, false); 1894fcf5ef2aSThomas Huth gen_goto_tb(&ctx, 0, ctx.pc); 1895fcf5ef2aSThomas Huth break; 1896fcf5ef2aSThomas Huth case BS_EXCP: 189763205665SAurelien Jarno /* fall through */ 1898fcf5ef2aSThomas Huth case BS_BRANCH: 1899fcf5ef2aSThomas Huth default: 1900fcf5ef2aSThomas Huth break; 1901fcf5ef2aSThomas Huth } 1902fcf5ef2aSThomas Huth } 1903fcf5ef2aSThomas Huth 1904fcf5ef2aSThomas Huth gen_tb_end(tb, num_insns); 1905fcf5ef2aSThomas Huth 1906fcf5ef2aSThomas Huth tb->size = ctx.pc - pc_start; 1907fcf5ef2aSThomas Huth tb->icount = num_insns; 1908fcf5ef2aSThomas Huth 1909fcf5ef2aSThomas Huth #ifdef DEBUG_DISAS 1910fcf5ef2aSThomas Huth if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM) 1911fcf5ef2aSThomas Huth && qemu_log_in_addr_range(pc_start)) { 1912fcf5ef2aSThomas Huth qemu_log_lock(); 1913fcf5ef2aSThomas Huth qemu_log("IN:\n"); /* , lookup_symbol(pc_start)); */ 1914fcf5ef2aSThomas Huth log_target_disas(cs, pc_start, ctx.pc - pc_start, 0); 1915fcf5ef2aSThomas Huth qemu_log("\n"); 1916fcf5ef2aSThomas Huth qemu_log_unlock(); 1917fcf5ef2aSThomas Huth } 1918fcf5ef2aSThomas Huth #endif 1919fcf5ef2aSThomas Huth } 1920fcf5ef2aSThomas Huth 1921fcf5ef2aSThomas Huth void restore_state_to_opc(CPUSH4State *env, TranslationBlock *tb, 1922fcf5ef2aSThomas Huth target_ulong *data) 1923fcf5ef2aSThomas Huth { 1924fcf5ef2aSThomas Huth env->pc = data[0]; 1925fcf5ef2aSThomas Huth env->flags = data[1]; 1926ac9707eaSAurelien Jarno /* Theoretically delayed_pc should also be restored. In practice the 1927ac9707eaSAurelien Jarno branch instruction is re-executed after exception, so the delayed 1928ac9707eaSAurelien Jarno branch target will be recomputed. */ 1929fcf5ef2aSThomas Huth } 1930