xref: /openbmc/qemu/target/sh4/translate.c (revision 907759f9979d512eb072b8c31c921a78e44b8aa9)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  *  SH4 translation
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  *  Copyright (c) 2005 Samuel Tardieu
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This library is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU Lesser General Public
8fcf5ef2aSThomas Huth  * License as published by the Free Software Foundation; either
9fcf5ef2aSThomas Huth  * version 2 of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This library is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14fcf5ef2aSThomas Huth  * Lesser General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU Lesser General Public
17fcf5ef2aSThomas Huth  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18fcf5ef2aSThomas Huth  */
19fcf5ef2aSThomas Huth 
20fcf5ef2aSThomas Huth #define DEBUG_DISAS
21fcf5ef2aSThomas Huth 
22fcf5ef2aSThomas Huth #include "qemu/osdep.h"
23fcf5ef2aSThomas Huth #include "cpu.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/exec-all.h"
26fcf5ef2aSThomas Huth #include "tcg-op.h"
27fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h"
28fcf5ef2aSThomas Huth 
29fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
30fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
31fcf5ef2aSThomas Huth 
32fcf5ef2aSThomas Huth #include "trace-tcg.h"
33fcf5ef2aSThomas Huth #include "exec/log.h"
34fcf5ef2aSThomas Huth 
35fcf5ef2aSThomas Huth 
36fcf5ef2aSThomas Huth typedef struct DisasContext {
37fcf5ef2aSThomas Huth     struct TranslationBlock *tb;
38fcf5ef2aSThomas Huth     target_ulong pc;
39fcf5ef2aSThomas Huth     uint16_t opcode;
40a6215749SAurelien Jarno     uint32_t tbflags;    /* should stay unmodified during the TB translation */
41a6215749SAurelien Jarno     uint32_t envflags;   /* should stay in sync with env->flags using TCG ops */
42fcf5ef2aSThomas Huth     int bstate;
43fcf5ef2aSThomas Huth     int memidx;
443a3bb8d2SRichard Henderson     int gbank;
455c13bad9SRichard Henderson     int fbank;
46fcf5ef2aSThomas Huth     uint32_t delayed_pc;
47fcf5ef2aSThomas Huth     int singlestep_enabled;
48fcf5ef2aSThomas Huth     uint32_t features;
49fcf5ef2aSThomas Huth     int has_movcal;
50fcf5ef2aSThomas Huth } DisasContext;
51fcf5ef2aSThomas Huth 
52fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
53fcf5ef2aSThomas Huth #define IS_USER(ctx) 1
54fcf5ef2aSThomas Huth #else
55a6215749SAurelien Jarno #define IS_USER(ctx) (!(ctx->tbflags & (1u << SR_MD)))
56fcf5ef2aSThomas Huth #endif
57fcf5ef2aSThomas Huth 
58fcf5ef2aSThomas Huth enum {
59fcf5ef2aSThomas Huth     BS_NONE     = 0, /* We go out of the TB without reaching a branch or an
60fcf5ef2aSThomas Huth                       * exception condition
61fcf5ef2aSThomas Huth                       */
62fcf5ef2aSThomas Huth     BS_STOP     = 1, /* We want to stop translation for any reason */
63fcf5ef2aSThomas Huth     BS_BRANCH   = 2, /* We reached a branch condition     */
64fcf5ef2aSThomas Huth     BS_EXCP     = 3, /* We reached an exception condition */
65fcf5ef2aSThomas Huth };
66fcf5ef2aSThomas Huth 
67fcf5ef2aSThomas Huth /* global register indexes */
68fcf5ef2aSThomas Huth static TCGv_env cpu_env;
693a3bb8d2SRichard Henderson static TCGv cpu_gregs[32];
70fcf5ef2aSThomas Huth static TCGv cpu_sr, cpu_sr_m, cpu_sr_q, cpu_sr_t;
71fcf5ef2aSThomas Huth static TCGv cpu_pc, cpu_ssr, cpu_spc, cpu_gbr;
72fcf5ef2aSThomas Huth static TCGv cpu_vbr, cpu_sgr, cpu_dbr, cpu_mach, cpu_macl;
73fcf5ef2aSThomas Huth static TCGv cpu_pr, cpu_fpscr, cpu_fpul, cpu_ldst;
74fcf5ef2aSThomas Huth static TCGv cpu_fregs[32];
75fcf5ef2aSThomas Huth 
76fcf5ef2aSThomas Huth /* internal register indexes */
7747b9f4d5SAurelien Jarno static TCGv cpu_flags, cpu_delayed_pc, cpu_delayed_cond;
78fcf5ef2aSThomas Huth 
79fcf5ef2aSThomas Huth #include "exec/gen-icount.h"
80fcf5ef2aSThomas Huth 
81fcf5ef2aSThomas Huth void sh4_translate_init(void)
82fcf5ef2aSThomas Huth {
83fcf5ef2aSThomas Huth     int i;
84fcf5ef2aSThomas Huth     static int done_init = 0;
85fcf5ef2aSThomas Huth     static const char * const gregnames[24] = {
86fcf5ef2aSThomas Huth         "R0_BANK0", "R1_BANK0", "R2_BANK0", "R3_BANK0",
87fcf5ef2aSThomas Huth         "R4_BANK0", "R5_BANK0", "R6_BANK0", "R7_BANK0",
88fcf5ef2aSThomas Huth         "R8", "R9", "R10", "R11", "R12", "R13", "R14", "R15",
89fcf5ef2aSThomas Huth         "R0_BANK1", "R1_BANK1", "R2_BANK1", "R3_BANK1",
90fcf5ef2aSThomas Huth         "R4_BANK1", "R5_BANK1", "R6_BANK1", "R7_BANK1"
91fcf5ef2aSThomas Huth     };
92fcf5ef2aSThomas Huth     static const char * const fregnames[32] = {
93fcf5ef2aSThomas Huth          "FPR0_BANK0",  "FPR1_BANK0",  "FPR2_BANK0",  "FPR3_BANK0",
94fcf5ef2aSThomas Huth          "FPR4_BANK0",  "FPR5_BANK0",  "FPR6_BANK0",  "FPR7_BANK0",
95fcf5ef2aSThomas Huth          "FPR8_BANK0",  "FPR9_BANK0", "FPR10_BANK0", "FPR11_BANK0",
96fcf5ef2aSThomas Huth         "FPR12_BANK0", "FPR13_BANK0", "FPR14_BANK0", "FPR15_BANK0",
97fcf5ef2aSThomas Huth          "FPR0_BANK1",  "FPR1_BANK1",  "FPR2_BANK1",  "FPR3_BANK1",
98fcf5ef2aSThomas Huth          "FPR4_BANK1",  "FPR5_BANK1",  "FPR6_BANK1",  "FPR7_BANK1",
99fcf5ef2aSThomas Huth          "FPR8_BANK1",  "FPR9_BANK1", "FPR10_BANK1", "FPR11_BANK1",
100fcf5ef2aSThomas Huth         "FPR12_BANK1", "FPR13_BANK1", "FPR14_BANK1", "FPR15_BANK1",
101fcf5ef2aSThomas Huth     };
102fcf5ef2aSThomas Huth 
1033a3bb8d2SRichard Henderson     if (done_init) {
104fcf5ef2aSThomas Huth         return;
1053a3bb8d2SRichard Henderson     }
106fcf5ef2aSThomas Huth 
107fcf5ef2aSThomas Huth     cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
108fcf5ef2aSThomas Huth     tcg_ctx.tcg_env = cpu_env;
109fcf5ef2aSThomas Huth 
1103a3bb8d2SRichard Henderson     for (i = 0; i < 24; i++) {
111fcf5ef2aSThomas Huth         cpu_gregs[i] = tcg_global_mem_new_i32(cpu_env,
112fcf5ef2aSThomas Huth                                               offsetof(CPUSH4State, gregs[i]),
113fcf5ef2aSThomas Huth                                               gregnames[i]);
1143a3bb8d2SRichard Henderson     }
1153a3bb8d2SRichard Henderson     memcpy(cpu_gregs + 24, cpu_gregs + 8, 8 * sizeof(TCGv));
116fcf5ef2aSThomas Huth 
117fcf5ef2aSThomas Huth     cpu_pc = tcg_global_mem_new_i32(cpu_env,
118fcf5ef2aSThomas Huth                                     offsetof(CPUSH4State, pc), "PC");
119fcf5ef2aSThomas Huth     cpu_sr = tcg_global_mem_new_i32(cpu_env,
120fcf5ef2aSThomas Huth                                     offsetof(CPUSH4State, sr), "SR");
121fcf5ef2aSThomas Huth     cpu_sr_m = tcg_global_mem_new_i32(cpu_env,
122fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, sr_m), "SR_M");
123fcf5ef2aSThomas Huth     cpu_sr_q = tcg_global_mem_new_i32(cpu_env,
124fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, sr_q), "SR_Q");
125fcf5ef2aSThomas Huth     cpu_sr_t = tcg_global_mem_new_i32(cpu_env,
126fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, sr_t), "SR_T");
127fcf5ef2aSThomas Huth     cpu_ssr = tcg_global_mem_new_i32(cpu_env,
128fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, ssr), "SSR");
129fcf5ef2aSThomas Huth     cpu_spc = tcg_global_mem_new_i32(cpu_env,
130fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, spc), "SPC");
131fcf5ef2aSThomas Huth     cpu_gbr = tcg_global_mem_new_i32(cpu_env,
132fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, gbr), "GBR");
133fcf5ef2aSThomas Huth     cpu_vbr = tcg_global_mem_new_i32(cpu_env,
134fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, vbr), "VBR");
135fcf5ef2aSThomas Huth     cpu_sgr = tcg_global_mem_new_i32(cpu_env,
136fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, sgr), "SGR");
137fcf5ef2aSThomas Huth     cpu_dbr = tcg_global_mem_new_i32(cpu_env,
138fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, dbr), "DBR");
139fcf5ef2aSThomas Huth     cpu_mach = tcg_global_mem_new_i32(cpu_env,
140fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, mach), "MACH");
141fcf5ef2aSThomas Huth     cpu_macl = tcg_global_mem_new_i32(cpu_env,
142fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, macl), "MACL");
143fcf5ef2aSThomas Huth     cpu_pr = tcg_global_mem_new_i32(cpu_env,
144fcf5ef2aSThomas Huth                                     offsetof(CPUSH4State, pr), "PR");
145fcf5ef2aSThomas Huth     cpu_fpscr = tcg_global_mem_new_i32(cpu_env,
146fcf5ef2aSThomas Huth                                        offsetof(CPUSH4State, fpscr), "FPSCR");
147fcf5ef2aSThomas Huth     cpu_fpul = tcg_global_mem_new_i32(cpu_env,
148fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, fpul), "FPUL");
149fcf5ef2aSThomas Huth 
150fcf5ef2aSThomas Huth     cpu_flags = tcg_global_mem_new_i32(cpu_env,
151fcf5ef2aSThomas Huth 				       offsetof(CPUSH4State, flags), "_flags_");
152fcf5ef2aSThomas Huth     cpu_delayed_pc = tcg_global_mem_new_i32(cpu_env,
153fcf5ef2aSThomas Huth 					    offsetof(CPUSH4State, delayed_pc),
154fcf5ef2aSThomas Huth 					    "_delayed_pc_");
15547b9f4d5SAurelien Jarno     cpu_delayed_cond = tcg_global_mem_new_i32(cpu_env,
15647b9f4d5SAurelien Jarno                                               offsetof(CPUSH4State,
15747b9f4d5SAurelien Jarno                                                        delayed_cond),
15847b9f4d5SAurelien Jarno                                               "_delayed_cond_");
159fcf5ef2aSThomas Huth     cpu_ldst = tcg_global_mem_new_i32(cpu_env,
160fcf5ef2aSThomas Huth 				      offsetof(CPUSH4State, ldst), "_ldst_");
161fcf5ef2aSThomas Huth 
162fcf5ef2aSThomas Huth     for (i = 0; i < 32; i++)
163fcf5ef2aSThomas Huth         cpu_fregs[i] = tcg_global_mem_new_i32(cpu_env,
164fcf5ef2aSThomas Huth                                               offsetof(CPUSH4State, fregs[i]),
165fcf5ef2aSThomas Huth                                               fregnames[i]);
166fcf5ef2aSThomas Huth 
167fcf5ef2aSThomas Huth     done_init = 1;
168fcf5ef2aSThomas Huth }
169fcf5ef2aSThomas Huth 
170fcf5ef2aSThomas Huth void superh_cpu_dump_state(CPUState *cs, FILE *f,
171fcf5ef2aSThomas Huth                            fprintf_function cpu_fprintf, int flags)
172fcf5ef2aSThomas Huth {
173fcf5ef2aSThomas Huth     SuperHCPU *cpu = SUPERH_CPU(cs);
174fcf5ef2aSThomas Huth     CPUSH4State *env = &cpu->env;
175fcf5ef2aSThomas Huth     int i;
176fcf5ef2aSThomas Huth     cpu_fprintf(f, "pc=0x%08x sr=0x%08x pr=0x%08x fpscr=0x%08x\n",
177fcf5ef2aSThomas Huth                 env->pc, cpu_read_sr(env), env->pr, env->fpscr);
178fcf5ef2aSThomas Huth     cpu_fprintf(f, "spc=0x%08x ssr=0x%08x gbr=0x%08x vbr=0x%08x\n",
179fcf5ef2aSThomas Huth 		env->spc, env->ssr, env->gbr, env->vbr);
180fcf5ef2aSThomas Huth     cpu_fprintf(f, "sgr=0x%08x dbr=0x%08x delayed_pc=0x%08x fpul=0x%08x\n",
181fcf5ef2aSThomas Huth 		env->sgr, env->dbr, env->delayed_pc, env->fpul);
182fcf5ef2aSThomas Huth     for (i = 0; i < 24; i += 4) {
183fcf5ef2aSThomas Huth 	cpu_fprintf(f, "r%d=0x%08x r%d=0x%08x r%d=0x%08x r%d=0x%08x\n",
184fcf5ef2aSThomas Huth 		    i, env->gregs[i], i + 1, env->gregs[i + 1],
185fcf5ef2aSThomas Huth 		    i + 2, env->gregs[i + 2], i + 3, env->gregs[i + 3]);
186fcf5ef2aSThomas Huth     }
187fcf5ef2aSThomas Huth     if (env->flags & DELAY_SLOT) {
188fcf5ef2aSThomas Huth 	cpu_fprintf(f, "in delay slot (delayed_pc=0x%08x)\n",
189fcf5ef2aSThomas Huth 		    env->delayed_pc);
190fcf5ef2aSThomas Huth     } else if (env->flags & DELAY_SLOT_CONDITIONAL) {
191fcf5ef2aSThomas Huth 	cpu_fprintf(f, "in conditional delay slot (delayed_pc=0x%08x)\n",
192fcf5ef2aSThomas Huth 		    env->delayed_pc);
193be53081aSAurelien Jarno     } else if (env->flags & DELAY_SLOT_RTE) {
194be53081aSAurelien Jarno         cpu_fprintf(f, "in rte delay slot (delayed_pc=0x%08x)\n",
195be53081aSAurelien Jarno                     env->delayed_pc);
196fcf5ef2aSThomas Huth     }
197fcf5ef2aSThomas Huth }
198fcf5ef2aSThomas Huth 
199fcf5ef2aSThomas Huth static void gen_read_sr(TCGv dst)
200fcf5ef2aSThomas Huth {
201fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
202fcf5ef2aSThomas Huth     tcg_gen_shli_i32(t0, cpu_sr_q, SR_Q);
203fcf5ef2aSThomas Huth     tcg_gen_or_i32(dst, dst, t0);
204fcf5ef2aSThomas Huth     tcg_gen_shli_i32(t0, cpu_sr_m, SR_M);
205fcf5ef2aSThomas Huth     tcg_gen_or_i32(dst, dst, t0);
206fcf5ef2aSThomas Huth     tcg_gen_shli_i32(t0, cpu_sr_t, SR_T);
207fcf5ef2aSThomas Huth     tcg_gen_or_i32(dst, cpu_sr, t0);
208fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
209fcf5ef2aSThomas Huth }
210fcf5ef2aSThomas Huth 
211fcf5ef2aSThomas Huth static void gen_write_sr(TCGv src)
212fcf5ef2aSThomas Huth {
213fcf5ef2aSThomas Huth     tcg_gen_andi_i32(cpu_sr, src,
214fcf5ef2aSThomas Huth                      ~((1u << SR_Q) | (1u << SR_M) | (1u << SR_T)));
215a380f9dbSAurelien Jarno     tcg_gen_extract_i32(cpu_sr_q, src, SR_Q, 1);
216a380f9dbSAurelien Jarno     tcg_gen_extract_i32(cpu_sr_m, src, SR_M, 1);
217a380f9dbSAurelien Jarno     tcg_gen_extract_i32(cpu_sr_t, src, SR_T, 1);
218fcf5ef2aSThomas Huth }
219fcf5ef2aSThomas Huth 
220ac9707eaSAurelien Jarno static inline void gen_save_cpu_state(DisasContext *ctx, bool save_pc)
221ac9707eaSAurelien Jarno {
222ac9707eaSAurelien Jarno     if (save_pc) {
223ac9707eaSAurelien Jarno         tcg_gen_movi_i32(cpu_pc, ctx->pc);
224ac9707eaSAurelien Jarno     }
225ac9707eaSAurelien Jarno     if (ctx->delayed_pc != (uint32_t) -1) {
226ac9707eaSAurelien Jarno         tcg_gen_movi_i32(cpu_delayed_pc, ctx->delayed_pc);
227ac9707eaSAurelien Jarno     }
228e1933d14SRichard Henderson     if ((ctx->tbflags & TB_FLAG_ENVFLAGS_MASK) != ctx->envflags) {
229ac9707eaSAurelien Jarno         tcg_gen_movi_i32(cpu_flags, ctx->envflags);
230ac9707eaSAurelien Jarno     }
231ac9707eaSAurelien Jarno }
232ac9707eaSAurelien Jarno 
233fcf5ef2aSThomas Huth static inline bool use_goto_tb(DisasContext *ctx, target_ulong dest)
234fcf5ef2aSThomas Huth {
235fcf5ef2aSThomas Huth     if (unlikely(ctx->singlestep_enabled)) {
236fcf5ef2aSThomas Huth         return false;
237fcf5ef2aSThomas Huth     }
2384bfa602bSRichard Henderson     if (ctx->tbflags & GUSA_EXCLUSIVE) {
2394bfa602bSRichard Henderson         return false;
2404bfa602bSRichard Henderson     }
241fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY
242fcf5ef2aSThomas Huth     return (ctx->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK);
243fcf5ef2aSThomas Huth #else
244fcf5ef2aSThomas Huth     return true;
245fcf5ef2aSThomas Huth #endif
246fcf5ef2aSThomas Huth }
247fcf5ef2aSThomas Huth 
248fcf5ef2aSThomas Huth static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest)
249fcf5ef2aSThomas Huth {
250fcf5ef2aSThomas Huth     if (use_goto_tb(ctx, dest)) {
251fcf5ef2aSThomas Huth 	/* Use a direct jump if in same page and singlestep not enabled */
252fcf5ef2aSThomas Huth         tcg_gen_goto_tb(n);
253fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_pc, dest);
254fcf5ef2aSThomas Huth         tcg_gen_exit_tb((uintptr_t)ctx->tb + n);
255fcf5ef2aSThomas Huth     } else {
256fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_pc, dest);
257fcf5ef2aSThomas Huth         if (ctx->singlestep_enabled)
258fcf5ef2aSThomas Huth             gen_helper_debug(cpu_env);
259fcf5ef2aSThomas Huth         tcg_gen_exit_tb(0);
260fcf5ef2aSThomas Huth     }
261fcf5ef2aSThomas Huth }
262fcf5ef2aSThomas Huth 
263fcf5ef2aSThomas Huth static void gen_jump(DisasContext * ctx)
264fcf5ef2aSThomas Huth {
265fcf5ef2aSThomas Huth     if (ctx->delayed_pc == (uint32_t) - 1) {
266fcf5ef2aSThomas Huth 	/* Target is not statically known, it comes necessarily from a
267fcf5ef2aSThomas Huth 	   delayed jump as immediate jump are conditinal jumps */
268fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(cpu_pc, cpu_delayed_pc);
269ac9707eaSAurelien Jarno         tcg_gen_discard_i32(cpu_delayed_pc);
270fcf5ef2aSThomas Huth 	if (ctx->singlestep_enabled)
271fcf5ef2aSThomas Huth             gen_helper_debug(cpu_env);
272fcf5ef2aSThomas Huth 	tcg_gen_exit_tb(0);
273fcf5ef2aSThomas Huth     } else {
274fcf5ef2aSThomas Huth 	gen_goto_tb(ctx, 0, ctx->delayed_pc);
275fcf5ef2aSThomas Huth     }
276fcf5ef2aSThomas Huth }
277fcf5ef2aSThomas Huth 
278fcf5ef2aSThomas Huth /* Immediate conditional jump (bt or bf) */
2794bfa602bSRichard Henderson static void gen_conditional_jump(DisasContext *ctx, target_ulong dest,
2804bfa602bSRichard Henderson                                  bool jump_if_true)
281fcf5ef2aSThomas Huth {
282fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
2834bfa602bSRichard Henderson     TCGCond cond_not_taken = jump_if_true ? TCG_COND_EQ : TCG_COND_NE;
2844bfa602bSRichard Henderson 
2854bfa602bSRichard Henderson     if (ctx->tbflags & GUSA_EXCLUSIVE) {
2864bfa602bSRichard Henderson         /* When in an exclusive region, we must continue to the end.
2874bfa602bSRichard Henderson            Therefore, exit the region on a taken branch, but otherwise
2884bfa602bSRichard Henderson            fall through to the next instruction.  */
2894bfa602bSRichard Henderson         tcg_gen_brcondi_i32(cond_not_taken, cpu_sr_t, 0, l1);
2904bfa602bSRichard Henderson         tcg_gen_movi_i32(cpu_flags, ctx->envflags & ~GUSA_MASK);
2914bfa602bSRichard Henderson         /* Note that this won't actually use a goto_tb opcode because we
2924bfa602bSRichard Henderson            disallow it in use_goto_tb, but it handles exit + singlestep.  */
2934bfa602bSRichard Henderson         gen_goto_tb(ctx, 0, dest);
294fcf5ef2aSThomas Huth         gen_set_label(l1);
2954bfa602bSRichard Henderson         return;
2964bfa602bSRichard Henderson     }
2974bfa602bSRichard Henderson 
2984bfa602bSRichard Henderson     gen_save_cpu_state(ctx, false);
2994bfa602bSRichard Henderson     tcg_gen_brcondi_i32(cond_not_taken, cpu_sr_t, 0, l1);
3004bfa602bSRichard Henderson     gen_goto_tb(ctx, 0, dest);
3014bfa602bSRichard Henderson     gen_set_label(l1);
3024bfa602bSRichard Henderson     gen_goto_tb(ctx, 1, ctx->pc + 2);
303b3995c23SAurelien Jarno     ctx->bstate = BS_BRANCH;
304fcf5ef2aSThomas Huth }
305fcf5ef2aSThomas Huth 
306fcf5ef2aSThomas Huth /* Delayed conditional jump (bt or bf) */
307fcf5ef2aSThomas Huth static void gen_delayed_conditional_jump(DisasContext * ctx)
308fcf5ef2aSThomas Huth {
3094bfa602bSRichard Henderson     TCGLabel *l1 = gen_new_label();
3104bfa602bSRichard Henderson     TCGv ds = tcg_temp_new();
311fcf5ef2aSThomas Huth 
31247b9f4d5SAurelien Jarno     tcg_gen_mov_i32(ds, cpu_delayed_cond);
31347b9f4d5SAurelien Jarno     tcg_gen_discard_i32(cpu_delayed_cond);
3144bfa602bSRichard Henderson 
3154bfa602bSRichard Henderson     if (ctx->tbflags & GUSA_EXCLUSIVE) {
3164bfa602bSRichard Henderson         /* When in an exclusive region, we must continue to the end.
3174bfa602bSRichard Henderson            Therefore, exit the region on a taken branch, but otherwise
3184bfa602bSRichard Henderson            fall through to the next instruction.  */
3194bfa602bSRichard Henderson         tcg_gen_brcondi_i32(TCG_COND_EQ, ds, 0, l1);
3204bfa602bSRichard Henderson 
3214bfa602bSRichard Henderson         /* Leave the gUSA region.  */
3224bfa602bSRichard Henderson         tcg_gen_movi_i32(cpu_flags, ctx->envflags & ~GUSA_MASK);
3234bfa602bSRichard Henderson         gen_jump(ctx);
3244bfa602bSRichard Henderson 
3254bfa602bSRichard Henderson         gen_set_label(l1);
3264bfa602bSRichard Henderson         return;
3274bfa602bSRichard Henderson     }
3284bfa602bSRichard Henderson 
329fcf5ef2aSThomas Huth     tcg_gen_brcondi_i32(TCG_COND_NE, ds, 0, l1);
330fcf5ef2aSThomas Huth     gen_goto_tb(ctx, 1, ctx->pc + 2);
331fcf5ef2aSThomas Huth     gen_set_label(l1);
332fcf5ef2aSThomas Huth     gen_jump(ctx);
333fcf5ef2aSThomas Huth }
334fcf5ef2aSThomas Huth 
335e5d8053eSRichard Henderson static inline void gen_load_fpr64(DisasContext *ctx, TCGv_i64 t, int reg)
336fcf5ef2aSThomas Huth {
3371e0b21d8SRichard Henderson     /* We have already signaled illegal instruction for odd Dr.  */
3381e0b21d8SRichard Henderson     tcg_debug_assert((reg & 1) == 0);
3391e0b21d8SRichard Henderson     reg ^= ctx->fbank;
340fcf5ef2aSThomas Huth     tcg_gen_concat_i32_i64(t, cpu_fregs[reg + 1], cpu_fregs[reg]);
341fcf5ef2aSThomas Huth }
342fcf5ef2aSThomas Huth 
343e5d8053eSRichard Henderson static inline void gen_store_fpr64(DisasContext *ctx, TCGv_i64 t, int reg)
344fcf5ef2aSThomas Huth {
3451e0b21d8SRichard Henderson     /* We have already signaled illegal instruction for odd Dr.  */
3461e0b21d8SRichard Henderson     tcg_debug_assert((reg & 1) == 0);
3471e0b21d8SRichard Henderson     reg ^= ctx->fbank;
34858d2a9aeSAurelien Jarno     tcg_gen_extr_i64_i32(cpu_fregs[reg + 1], cpu_fregs[reg], t);
349fcf5ef2aSThomas Huth }
350fcf5ef2aSThomas Huth 
351fcf5ef2aSThomas Huth #define B3_0 (ctx->opcode & 0xf)
352fcf5ef2aSThomas Huth #define B6_4 ((ctx->opcode >> 4) & 0x7)
353fcf5ef2aSThomas Huth #define B7_4 ((ctx->opcode >> 4) & 0xf)
354fcf5ef2aSThomas Huth #define B7_0 (ctx->opcode & 0xff)
355fcf5ef2aSThomas Huth #define B7_0s ((int32_t) (int8_t) (ctx->opcode & 0xff))
356fcf5ef2aSThomas Huth #define B11_0s (ctx->opcode & 0x800 ? 0xfffff000 | (ctx->opcode & 0xfff) : \
357fcf5ef2aSThomas Huth   (ctx->opcode & 0xfff))
358fcf5ef2aSThomas Huth #define B11_8 ((ctx->opcode >> 8) & 0xf)
359fcf5ef2aSThomas Huth #define B15_12 ((ctx->opcode >> 12) & 0xf)
360fcf5ef2aSThomas Huth 
3613a3bb8d2SRichard Henderson #define REG(x)     cpu_gregs[(x) ^ ctx->gbank]
3623a3bb8d2SRichard Henderson #define ALTREG(x)  cpu_gregs[(x) ^ ctx->gbank ^ 0x10]
3635c13bad9SRichard Henderson #define FREG(x)    cpu_fregs[(x) ^ ctx->fbank]
364fcf5ef2aSThomas Huth 
365fcf5ef2aSThomas Huth #define XHACK(x) ((((x) & 1 ) << 4) | ((x) & 0xe))
366fcf5ef2aSThomas Huth 
367fcf5ef2aSThomas Huth #define CHECK_NOT_DELAY_SLOT \
3689a562ae7SAurelien Jarno     if (ctx->envflags & DELAY_SLOT_MASK) {  \
369dec16c6eSRichard Henderson         goto do_illegal_slot;               \
370fcf5ef2aSThomas Huth     }
371fcf5ef2aSThomas Huth 
372fcf5ef2aSThomas Huth #define CHECK_PRIVILEGED \
373fcf5ef2aSThomas Huth     if (IS_USER(ctx)) {                     \
3746b98213dSRichard Henderson         goto do_illegal;                    \
375fcf5ef2aSThomas Huth     }
376fcf5ef2aSThomas Huth 
377fcf5ef2aSThomas Huth #define CHECK_FPU_ENABLED \
378a6215749SAurelien Jarno     if (ctx->tbflags & (1u << SR_FD)) {     \
379dec4f042SRichard Henderson         goto do_fpu_disabled;               \
380fcf5ef2aSThomas Huth     }
381fcf5ef2aSThomas Huth 
3827e9f7ca8SRichard Henderson #define CHECK_FPSCR_PR_0 \
3837e9f7ca8SRichard Henderson     if (ctx->tbflags & FPSCR_PR) {          \
3847e9f7ca8SRichard Henderson         goto do_illegal;                    \
3857e9f7ca8SRichard Henderson     }
3867e9f7ca8SRichard Henderson 
3877e9f7ca8SRichard Henderson #define CHECK_FPSCR_PR_1 \
3887e9f7ca8SRichard Henderson     if (!(ctx->tbflags & FPSCR_PR)) {       \
3897e9f7ca8SRichard Henderson         goto do_illegal;                    \
3907e9f7ca8SRichard Henderson     }
3917e9f7ca8SRichard Henderson 
392ccae24d4SRichard Henderson #define CHECK_SH4A \
393ccae24d4SRichard Henderson     if (!(ctx->features & SH_FEATURE_SH4A)) { \
394ccae24d4SRichard Henderson         goto do_illegal;                      \
395ccae24d4SRichard Henderson     }
396ccae24d4SRichard Henderson 
397fcf5ef2aSThomas Huth static void _decode_opc(DisasContext * ctx)
398fcf5ef2aSThomas Huth {
399fcf5ef2aSThomas Huth     /* This code tries to make movcal emulation sufficiently
400fcf5ef2aSThomas Huth        accurate for Linux purposes.  This instruction writes
401fcf5ef2aSThomas Huth        memory, and prior to that, always allocates a cache line.
402fcf5ef2aSThomas Huth        It is used in two contexts:
403fcf5ef2aSThomas Huth        - in memcpy, where data is copied in blocks, the first write
404fcf5ef2aSThomas Huth        of to a block uses movca.l for performance.
405fcf5ef2aSThomas Huth        - in arch/sh/mm/cache-sh4.c, movcal.l + ocbi combination is used
406fcf5ef2aSThomas Huth        to flush the cache. Here, the data written by movcal.l is never
407fcf5ef2aSThomas Huth        written to memory, and the data written is just bogus.
408fcf5ef2aSThomas Huth 
409fcf5ef2aSThomas Huth        To simulate this, we simulate movcal.l, we store the value to memory,
410fcf5ef2aSThomas Huth        but we also remember the previous content. If we see ocbi, we check
411fcf5ef2aSThomas Huth        if movcal.l for that address was done previously. If so, the write should
412fcf5ef2aSThomas Huth        not have hit the memory, so we restore the previous content.
413fcf5ef2aSThomas Huth        When we see an instruction that is neither movca.l
414fcf5ef2aSThomas Huth        nor ocbi, the previous content is discarded.
415fcf5ef2aSThomas Huth 
416fcf5ef2aSThomas Huth        To optimize, we only try to flush stores when we're at the start of
417fcf5ef2aSThomas Huth        TB, or if we already saw movca.l in this TB and did not flush stores
418fcf5ef2aSThomas Huth        yet.  */
419fcf5ef2aSThomas Huth     if (ctx->has_movcal)
420fcf5ef2aSThomas Huth 	{
421fcf5ef2aSThomas Huth 	  int opcode = ctx->opcode & 0xf0ff;
422fcf5ef2aSThomas Huth 	  if (opcode != 0x0093 /* ocbi */
423fcf5ef2aSThomas Huth 	      && opcode != 0x00c3 /* movca.l */)
424fcf5ef2aSThomas Huth 	      {
425fcf5ef2aSThomas Huth                   gen_helper_discard_movcal_backup(cpu_env);
426fcf5ef2aSThomas Huth 		  ctx->has_movcal = 0;
427fcf5ef2aSThomas Huth 	      }
428fcf5ef2aSThomas Huth 	}
429fcf5ef2aSThomas Huth 
430fcf5ef2aSThomas Huth #if 0
431fcf5ef2aSThomas Huth     fprintf(stderr, "Translating opcode 0x%04x\n", ctx->opcode);
432fcf5ef2aSThomas Huth #endif
433fcf5ef2aSThomas Huth 
434fcf5ef2aSThomas Huth     switch (ctx->opcode) {
435fcf5ef2aSThomas Huth     case 0x0019:		/* div0u */
436fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_sr_m, 0);
437fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_sr_q, 0);
438fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_sr_t, 0);
439fcf5ef2aSThomas Huth 	return;
440fcf5ef2aSThomas Huth     case 0x000b:		/* rts */
441fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
442fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(cpu_delayed_pc, cpu_pr);
443a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT;
444fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
445fcf5ef2aSThomas Huth 	return;
446fcf5ef2aSThomas Huth     case 0x0028:		/* clrmac */
447fcf5ef2aSThomas Huth 	tcg_gen_movi_i32(cpu_mach, 0);
448fcf5ef2aSThomas Huth 	tcg_gen_movi_i32(cpu_macl, 0);
449fcf5ef2aSThomas Huth 	return;
450fcf5ef2aSThomas Huth     case 0x0048:		/* clrs */
451fcf5ef2aSThomas Huth         tcg_gen_andi_i32(cpu_sr, cpu_sr, ~(1u << SR_S));
452fcf5ef2aSThomas Huth 	return;
453fcf5ef2aSThomas Huth     case 0x0008:		/* clrt */
454fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_sr_t, 0);
455fcf5ef2aSThomas Huth 	return;
456fcf5ef2aSThomas Huth     case 0x0038:		/* ldtlb */
457fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
458fcf5ef2aSThomas Huth         gen_helper_ldtlb(cpu_env);
459fcf5ef2aSThomas Huth 	return;
460fcf5ef2aSThomas Huth     case 0x002b:		/* rte */
461fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
462fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
463fcf5ef2aSThomas Huth         gen_write_sr(cpu_ssr);
464fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(cpu_delayed_pc, cpu_spc);
465be53081aSAurelien Jarno         ctx->envflags |= DELAY_SLOT_RTE;
466fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
467be53081aSAurelien Jarno         ctx->bstate = BS_STOP;
468fcf5ef2aSThomas Huth 	return;
469fcf5ef2aSThomas Huth     case 0x0058:		/* sets */
470fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_sr, cpu_sr, (1u << SR_S));
471fcf5ef2aSThomas Huth 	return;
472fcf5ef2aSThomas Huth     case 0x0018:		/* sett */
473fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_sr_t, 1);
474fcf5ef2aSThomas Huth 	return;
475fcf5ef2aSThomas Huth     case 0xfbfd:		/* frchg */
476fcf5ef2aSThomas Huth 	tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_FR);
477fcf5ef2aSThomas Huth 	ctx->bstate = BS_STOP;
478fcf5ef2aSThomas Huth 	return;
479fcf5ef2aSThomas Huth     case 0xf3fd:		/* fschg */
480fcf5ef2aSThomas Huth         tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_SZ);
481fcf5ef2aSThomas Huth 	ctx->bstate = BS_STOP;
482fcf5ef2aSThomas Huth 	return;
483*907759f9SRichard Henderson     case 0xf7fd:                /* fpchg */
484*907759f9SRichard Henderson         CHECK_SH4A
485*907759f9SRichard Henderson         tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_PR);
486*907759f9SRichard Henderson         ctx->bstate = BS_STOP;
487*907759f9SRichard Henderson         return;
488fcf5ef2aSThomas Huth     case 0x0009:		/* nop */
489fcf5ef2aSThomas Huth 	return;
490fcf5ef2aSThomas Huth     case 0x001b:		/* sleep */
491fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
492fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_pc, ctx->pc + 2);
493fcf5ef2aSThomas Huth         gen_helper_sleep(cpu_env);
494fcf5ef2aSThomas Huth 	return;
495fcf5ef2aSThomas Huth     }
496fcf5ef2aSThomas Huth 
497fcf5ef2aSThomas Huth     switch (ctx->opcode & 0xf000) {
498fcf5ef2aSThomas Huth     case 0x1000:		/* mov.l Rm,@(disp,Rn) */
499fcf5ef2aSThomas Huth 	{
500fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
501fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B11_8), B3_0 * 4);
502fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL);
503fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
504fcf5ef2aSThomas Huth 	}
505fcf5ef2aSThomas Huth 	return;
506fcf5ef2aSThomas Huth     case 0x5000:		/* mov.l @(disp,Rm),Rn */
507fcf5ef2aSThomas Huth 	{
508fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
509fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 4);
510fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL);
511fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
512fcf5ef2aSThomas Huth 	}
513fcf5ef2aSThomas Huth 	return;
514fcf5ef2aSThomas Huth     case 0xe000:		/* mov #imm,Rn */
5154bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY
5164bfa602bSRichard Henderson         /* Detect the start of a gUSA region.  If so, update envflags
5174bfa602bSRichard Henderson            and end the TB.  This will allow us to see the end of the
5184bfa602bSRichard Henderson            region (stored in R0) in the next TB.  */
5194bfa602bSRichard Henderson         if (B11_8 == 15 && B7_0s < 0 && parallel_cpus) {
5204bfa602bSRichard Henderson             ctx->envflags = deposit32(ctx->envflags, GUSA_SHIFT, 8, B7_0s);
5214bfa602bSRichard Henderson             ctx->bstate = BS_STOP;
5224bfa602bSRichard Henderson         }
5234bfa602bSRichard Henderson #endif
524fcf5ef2aSThomas Huth 	tcg_gen_movi_i32(REG(B11_8), B7_0s);
525fcf5ef2aSThomas Huth 	return;
526fcf5ef2aSThomas Huth     case 0x9000:		/* mov.w @(disp,PC),Rn */
527fcf5ef2aSThomas Huth 	{
528fcf5ef2aSThomas Huth 	    TCGv addr = tcg_const_i32(ctx->pc + 4 + B7_0 * 2);
529fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESW);
530fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
531fcf5ef2aSThomas Huth 	}
532fcf5ef2aSThomas Huth 	return;
533fcf5ef2aSThomas Huth     case 0xd000:		/* mov.l @(disp,PC),Rn */
534fcf5ef2aSThomas Huth 	{
535fcf5ef2aSThomas Huth 	    TCGv addr = tcg_const_i32((ctx->pc + 4 + B7_0 * 4) & ~3);
536fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL);
537fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
538fcf5ef2aSThomas Huth 	}
539fcf5ef2aSThomas Huth 	return;
540fcf5ef2aSThomas Huth     case 0x7000:		/* add #imm,Rn */
541fcf5ef2aSThomas Huth 	tcg_gen_addi_i32(REG(B11_8), REG(B11_8), B7_0s);
542fcf5ef2aSThomas Huth 	return;
543fcf5ef2aSThomas Huth     case 0xa000:		/* bra disp */
544fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
545fcf5ef2aSThomas Huth 	ctx->delayed_pc = ctx->pc + 4 + B11_0s * 2;
546a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT;
547fcf5ef2aSThomas Huth 	return;
548fcf5ef2aSThomas Huth     case 0xb000:		/* bsr disp */
549fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
550fcf5ef2aSThomas Huth 	tcg_gen_movi_i32(cpu_pr, ctx->pc + 4);
551fcf5ef2aSThomas Huth 	ctx->delayed_pc = ctx->pc + 4 + B11_0s * 2;
552a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT;
553fcf5ef2aSThomas Huth 	return;
554fcf5ef2aSThomas Huth     }
555fcf5ef2aSThomas Huth 
556fcf5ef2aSThomas Huth     switch (ctx->opcode & 0xf00f) {
557fcf5ef2aSThomas Huth     case 0x6003:		/* mov Rm,Rn */
558fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(REG(B11_8), REG(B7_4));
559fcf5ef2aSThomas Huth 	return;
560fcf5ef2aSThomas Huth     case 0x2000:		/* mov.b Rm,@Rn */
561fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_UB);
562fcf5ef2aSThomas Huth 	return;
563fcf5ef2aSThomas Huth     case 0x2001:		/* mov.w Rm,@Rn */
564fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_TEUW);
565fcf5ef2aSThomas Huth 	return;
566fcf5ef2aSThomas Huth     case 0x2002:		/* mov.l Rm,@Rn */
567fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_TEUL);
568fcf5ef2aSThomas Huth 	return;
569fcf5ef2aSThomas Huth     case 0x6000:		/* mov.b @Rm,Rn */
570fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB);
571fcf5ef2aSThomas Huth 	return;
572fcf5ef2aSThomas Huth     case 0x6001:		/* mov.w @Rm,Rn */
573fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESW);
574fcf5ef2aSThomas Huth 	return;
575fcf5ef2aSThomas Huth     case 0x6002:		/* mov.l @Rm,Rn */
576fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESL);
577fcf5ef2aSThomas Huth 	return;
578fcf5ef2aSThomas Huth     case 0x2004:		/* mov.b Rm,@-Rn */
579fcf5ef2aSThomas Huth 	{
580fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
581fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 1);
582fcf5ef2aSThomas Huth             /* might cause re-execution */
583fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB);
584fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);			/* modify register status */
585fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
586fcf5ef2aSThomas Huth 	}
587fcf5ef2aSThomas Huth 	return;
588fcf5ef2aSThomas Huth     case 0x2005:		/* mov.w Rm,@-Rn */
589fcf5ef2aSThomas Huth 	{
590fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
591fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 2);
592fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUW);
593fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);
594fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
595fcf5ef2aSThomas Huth 	}
596fcf5ef2aSThomas Huth 	return;
597fcf5ef2aSThomas Huth     case 0x2006:		/* mov.l Rm,@-Rn */
598fcf5ef2aSThomas Huth 	{
599fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
600fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 4);
601fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL);
602fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);
603fcf5ef2aSThomas Huth 	}
604fcf5ef2aSThomas Huth 	return;
605fcf5ef2aSThomas Huth     case 0x6004:		/* mov.b @Rm+,Rn */
606fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB);
607fcf5ef2aSThomas Huth 	if ( B11_8 != B7_4 )
608fcf5ef2aSThomas Huth 		tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 1);
609fcf5ef2aSThomas Huth 	return;
610fcf5ef2aSThomas Huth     case 0x6005:		/* mov.w @Rm+,Rn */
611fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESW);
612fcf5ef2aSThomas Huth 	if ( B11_8 != B7_4 )
613fcf5ef2aSThomas Huth 		tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2);
614fcf5ef2aSThomas Huth 	return;
615fcf5ef2aSThomas Huth     case 0x6006:		/* mov.l @Rm+,Rn */
616fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESL);
617fcf5ef2aSThomas Huth 	if ( B11_8 != B7_4 )
618fcf5ef2aSThomas Huth 		tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
619fcf5ef2aSThomas Huth 	return;
620fcf5ef2aSThomas Huth     case 0x0004:		/* mov.b Rm,@(R0,Rn) */
621fcf5ef2aSThomas Huth 	{
622fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
623fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B11_8), REG(0));
624fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB);
625fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
626fcf5ef2aSThomas Huth 	}
627fcf5ef2aSThomas Huth 	return;
628fcf5ef2aSThomas Huth     case 0x0005:		/* mov.w Rm,@(R0,Rn) */
629fcf5ef2aSThomas Huth 	{
630fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
631fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B11_8), REG(0));
632fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUW);
633fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
634fcf5ef2aSThomas Huth 	}
635fcf5ef2aSThomas Huth 	return;
636fcf5ef2aSThomas Huth     case 0x0006:		/* mov.l Rm,@(R0,Rn) */
637fcf5ef2aSThomas Huth 	{
638fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
639fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B11_8), REG(0));
640fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL);
641fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
642fcf5ef2aSThomas Huth 	}
643fcf5ef2aSThomas Huth 	return;
644fcf5ef2aSThomas Huth     case 0x000c:		/* mov.b @(R0,Rm),Rn */
645fcf5ef2aSThomas Huth 	{
646fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
647fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B7_4), REG(0));
648fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_SB);
649fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
650fcf5ef2aSThomas Huth 	}
651fcf5ef2aSThomas Huth 	return;
652fcf5ef2aSThomas Huth     case 0x000d:		/* mov.w @(R0,Rm),Rn */
653fcf5ef2aSThomas Huth 	{
654fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
655fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B7_4), REG(0));
656fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESW);
657fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
658fcf5ef2aSThomas Huth 	}
659fcf5ef2aSThomas Huth 	return;
660fcf5ef2aSThomas Huth     case 0x000e:		/* mov.l @(R0,Rm),Rn */
661fcf5ef2aSThomas Huth 	{
662fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
663fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B7_4), REG(0));
664fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL);
665fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
666fcf5ef2aSThomas Huth 	}
667fcf5ef2aSThomas Huth 	return;
668fcf5ef2aSThomas Huth     case 0x6008:		/* swap.b Rm,Rn */
669fcf5ef2aSThomas Huth 	{
670fcf5ef2aSThomas Huth             TCGv low = tcg_temp_new();;
671fcf5ef2aSThomas Huth 	    tcg_gen_ext16u_i32(low, REG(B7_4));
672fcf5ef2aSThomas Huth 	    tcg_gen_bswap16_i32(low, low);
673fcf5ef2aSThomas Huth             tcg_gen_deposit_i32(REG(B11_8), REG(B7_4), low, 0, 16);
674fcf5ef2aSThomas Huth 	    tcg_temp_free(low);
675fcf5ef2aSThomas Huth 	}
676fcf5ef2aSThomas Huth 	return;
677fcf5ef2aSThomas Huth     case 0x6009:		/* swap.w Rm,Rn */
678fcf5ef2aSThomas Huth         tcg_gen_rotli_i32(REG(B11_8), REG(B7_4), 16);
679fcf5ef2aSThomas Huth 	return;
680fcf5ef2aSThomas Huth     case 0x200d:		/* xtrct Rm,Rn */
681fcf5ef2aSThomas Huth 	{
682fcf5ef2aSThomas Huth 	    TCGv high, low;
683fcf5ef2aSThomas Huth 	    high = tcg_temp_new();
684fcf5ef2aSThomas Huth 	    tcg_gen_shli_i32(high, REG(B7_4), 16);
685fcf5ef2aSThomas Huth 	    low = tcg_temp_new();
686fcf5ef2aSThomas Huth 	    tcg_gen_shri_i32(low, REG(B11_8), 16);
687fcf5ef2aSThomas Huth 	    tcg_gen_or_i32(REG(B11_8), high, low);
688fcf5ef2aSThomas Huth 	    tcg_temp_free(low);
689fcf5ef2aSThomas Huth 	    tcg_temp_free(high);
690fcf5ef2aSThomas Huth 	}
691fcf5ef2aSThomas Huth 	return;
692fcf5ef2aSThomas Huth     case 0x300c:		/* add Rm,Rn */
693fcf5ef2aSThomas Huth 	tcg_gen_add_i32(REG(B11_8), REG(B11_8), REG(B7_4));
694fcf5ef2aSThomas Huth 	return;
695fcf5ef2aSThomas Huth     case 0x300e:		/* addc Rm,Rn */
696fcf5ef2aSThomas Huth         {
697fcf5ef2aSThomas Huth             TCGv t0, t1;
698fcf5ef2aSThomas Huth             t0 = tcg_const_tl(0);
699fcf5ef2aSThomas Huth             t1 = tcg_temp_new();
700fcf5ef2aSThomas Huth             tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0);
701fcf5ef2aSThomas Huth             tcg_gen_add2_i32(REG(B11_8), cpu_sr_t,
702fcf5ef2aSThomas Huth                              REG(B11_8), t0, t1, cpu_sr_t);
703fcf5ef2aSThomas Huth             tcg_temp_free(t0);
704fcf5ef2aSThomas Huth             tcg_temp_free(t1);
705fcf5ef2aSThomas Huth         }
706fcf5ef2aSThomas Huth 	return;
707fcf5ef2aSThomas Huth     case 0x300f:		/* addv Rm,Rn */
708fcf5ef2aSThomas Huth         {
709fcf5ef2aSThomas Huth             TCGv t0, t1, t2;
710fcf5ef2aSThomas Huth             t0 = tcg_temp_new();
711fcf5ef2aSThomas Huth             tcg_gen_add_i32(t0, REG(B7_4), REG(B11_8));
712fcf5ef2aSThomas Huth             t1 = tcg_temp_new();
713fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t1, t0, REG(B11_8));
714fcf5ef2aSThomas Huth             t2 = tcg_temp_new();
715fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t2, REG(B7_4), REG(B11_8));
716fcf5ef2aSThomas Huth             tcg_gen_andc_i32(cpu_sr_t, t1, t2);
717fcf5ef2aSThomas Huth             tcg_temp_free(t2);
718fcf5ef2aSThomas Huth             tcg_gen_shri_i32(cpu_sr_t, cpu_sr_t, 31);
719fcf5ef2aSThomas Huth             tcg_temp_free(t1);
720fcf5ef2aSThomas Huth             tcg_gen_mov_i32(REG(B7_4), t0);
721fcf5ef2aSThomas Huth             tcg_temp_free(t0);
722fcf5ef2aSThomas Huth         }
723fcf5ef2aSThomas Huth 	return;
724fcf5ef2aSThomas Huth     case 0x2009:		/* and Rm,Rn */
725fcf5ef2aSThomas Huth 	tcg_gen_and_i32(REG(B11_8), REG(B11_8), REG(B7_4));
726fcf5ef2aSThomas Huth 	return;
727fcf5ef2aSThomas Huth     case 0x3000:		/* cmp/eq Rm,Rn */
728fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), REG(B7_4));
729fcf5ef2aSThomas Huth 	return;
730fcf5ef2aSThomas Huth     case 0x3003:		/* cmp/ge Rm,Rn */
731fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), REG(B7_4));
732fcf5ef2aSThomas Huth 	return;
733fcf5ef2aSThomas Huth     case 0x3007:		/* cmp/gt Rm,Rn */
734fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), REG(B7_4));
735fcf5ef2aSThomas Huth 	return;
736fcf5ef2aSThomas Huth     case 0x3006:		/* cmp/hi Rm,Rn */
737fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_GTU, cpu_sr_t, REG(B11_8), REG(B7_4));
738fcf5ef2aSThomas Huth 	return;
739fcf5ef2aSThomas Huth     case 0x3002:		/* cmp/hs Rm,Rn */
740fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_GEU, cpu_sr_t, REG(B11_8), REG(B7_4));
741fcf5ef2aSThomas Huth 	return;
742fcf5ef2aSThomas Huth     case 0x200c:		/* cmp/str Rm,Rn */
743fcf5ef2aSThomas Huth 	{
744fcf5ef2aSThomas Huth 	    TCGv cmp1 = tcg_temp_new();
745fcf5ef2aSThomas Huth 	    TCGv cmp2 = tcg_temp_new();
746fcf5ef2aSThomas Huth             tcg_gen_xor_i32(cmp2, REG(B7_4), REG(B11_8));
747fcf5ef2aSThomas Huth             tcg_gen_subi_i32(cmp1, cmp2, 0x01010101);
748fcf5ef2aSThomas Huth             tcg_gen_andc_i32(cmp1, cmp1, cmp2);
749fcf5ef2aSThomas Huth             tcg_gen_andi_i32(cmp1, cmp1, 0x80808080);
750fcf5ef2aSThomas Huth             tcg_gen_setcondi_i32(TCG_COND_NE, cpu_sr_t, cmp1, 0);
751fcf5ef2aSThomas Huth 	    tcg_temp_free(cmp2);
752fcf5ef2aSThomas Huth 	    tcg_temp_free(cmp1);
753fcf5ef2aSThomas Huth 	}
754fcf5ef2aSThomas Huth 	return;
755fcf5ef2aSThomas Huth     case 0x2007:		/* div0s Rm,Rn */
756fcf5ef2aSThomas Huth         tcg_gen_shri_i32(cpu_sr_q, REG(B11_8), 31);         /* SR_Q */
757fcf5ef2aSThomas Huth         tcg_gen_shri_i32(cpu_sr_m, REG(B7_4), 31);          /* SR_M */
758fcf5ef2aSThomas Huth         tcg_gen_xor_i32(cpu_sr_t, cpu_sr_q, cpu_sr_m);      /* SR_T */
759fcf5ef2aSThomas Huth 	return;
760fcf5ef2aSThomas Huth     case 0x3004:		/* div1 Rm,Rn */
761fcf5ef2aSThomas Huth         {
762fcf5ef2aSThomas Huth             TCGv t0 = tcg_temp_new();
763fcf5ef2aSThomas Huth             TCGv t1 = tcg_temp_new();
764fcf5ef2aSThomas Huth             TCGv t2 = tcg_temp_new();
765fcf5ef2aSThomas Huth             TCGv zero = tcg_const_i32(0);
766fcf5ef2aSThomas Huth 
767fcf5ef2aSThomas Huth             /* shift left arg1, saving the bit being pushed out and inserting
768fcf5ef2aSThomas Huth                T on the right */
769fcf5ef2aSThomas Huth             tcg_gen_shri_i32(t0, REG(B11_8), 31);
770fcf5ef2aSThomas Huth             tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
771fcf5ef2aSThomas Huth             tcg_gen_or_i32(REG(B11_8), REG(B11_8), cpu_sr_t);
772fcf5ef2aSThomas Huth 
773fcf5ef2aSThomas Huth             /* Add or subtract arg0 from arg1 depending if Q == M. To avoid
774fcf5ef2aSThomas Huth                using 64-bit temps, we compute arg0's high part from q ^ m, so
775fcf5ef2aSThomas Huth                that it is 0x00000000 when adding the value or 0xffffffff when
776fcf5ef2aSThomas Huth                subtracting it. */
777fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t1, cpu_sr_q, cpu_sr_m);
778fcf5ef2aSThomas Huth             tcg_gen_subi_i32(t1, t1, 1);
779fcf5ef2aSThomas Huth             tcg_gen_neg_i32(t2, REG(B7_4));
780fcf5ef2aSThomas Huth             tcg_gen_movcond_i32(TCG_COND_EQ, t2, t1, zero, REG(B7_4), t2);
781fcf5ef2aSThomas Huth             tcg_gen_add2_i32(REG(B11_8), t1, REG(B11_8), zero, t2, t1);
782fcf5ef2aSThomas Huth 
783fcf5ef2aSThomas Huth             /* compute T and Q depending on carry */
784fcf5ef2aSThomas Huth             tcg_gen_andi_i32(t1, t1, 1);
785fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t1, t1, t0);
786fcf5ef2aSThomas Huth             tcg_gen_xori_i32(cpu_sr_t, t1, 1);
787fcf5ef2aSThomas Huth             tcg_gen_xor_i32(cpu_sr_q, cpu_sr_m, t1);
788fcf5ef2aSThomas Huth 
789fcf5ef2aSThomas Huth             tcg_temp_free(zero);
790fcf5ef2aSThomas Huth             tcg_temp_free(t2);
791fcf5ef2aSThomas Huth             tcg_temp_free(t1);
792fcf5ef2aSThomas Huth             tcg_temp_free(t0);
793fcf5ef2aSThomas Huth         }
794fcf5ef2aSThomas Huth 	return;
795fcf5ef2aSThomas Huth     case 0x300d:		/* dmuls.l Rm,Rn */
796fcf5ef2aSThomas Huth         tcg_gen_muls2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8));
797fcf5ef2aSThomas Huth 	return;
798fcf5ef2aSThomas Huth     case 0x3005:		/* dmulu.l Rm,Rn */
799fcf5ef2aSThomas Huth         tcg_gen_mulu2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8));
800fcf5ef2aSThomas Huth 	return;
801fcf5ef2aSThomas Huth     case 0x600e:		/* exts.b Rm,Rn */
802fcf5ef2aSThomas Huth 	tcg_gen_ext8s_i32(REG(B11_8), REG(B7_4));
803fcf5ef2aSThomas Huth 	return;
804fcf5ef2aSThomas Huth     case 0x600f:		/* exts.w Rm,Rn */
805fcf5ef2aSThomas Huth 	tcg_gen_ext16s_i32(REG(B11_8), REG(B7_4));
806fcf5ef2aSThomas Huth 	return;
807fcf5ef2aSThomas Huth     case 0x600c:		/* extu.b Rm,Rn */
808fcf5ef2aSThomas Huth 	tcg_gen_ext8u_i32(REG(B11_8), REG(B7_4));
809fcf5ef2aSThomas Huth 	return;
810fcf5ef2aSThomas Huth     case 0x600d:		/* extu.w Rm,Rn */
811fcf5ef2aSThomas Huth 	tcg_gen_ext16u_i32(REG(B11_8), REG(B7_4));
812fcf5ef2aSThomas Huth 	return;
813fcf5ef2aSThomas Huth     case 0x000f:		/* mac.l @Rm+,@Rn+ */
814fcf5ef2aSThomas Huth 	{
815fcf5ef2aSThomas Huth 	    TCGv arg0, arg1;
816fcf5ef2aSThomas Huth 	    arg0 = tcg_temp_new();
817fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, MO_TESL);
818fcf5ef2aSThomas Huth 	    arg1 = tcg_temp_new();
819fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, MO_TESL);
820fcf5ef2aSThomas Huth             gen_helper_macl(cpu_env, arg0, arg1);
821fcf5ef2aSThomas Huth 	    tcg_temp_free(arg1);
822fcf5ef2aSThomas Huth 	    tcg_temp_free(arg0);
823fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
824fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
825fcf5ef2aSThomas Huth 	}
826fcf5ef2aSThomas Huth 	return;
827fcf5ef2aSThomas Huth     case 0x400f:		/* mac.w @Rm+,@Rn+ */
828fcf5ef2aSThomas Huth 	{
829fcf5ef2aSThomas Huth 	    TCGv arg0, arg1;
830fcf5ef2aSThomas Huth 	    arg0 = tcg_temp_new();
831fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, MO_TESL);
832fcf5ef2aSThomas Huth 	    arg1 = tcg_temp_new();
833fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, MO_TESL);
834fcf5ef2aSThomas Huth             gen_helper_macw(cpu_env, arg0, arg1);
835fcf5ef2aSThomas Huth 	    tcg_temp_free(arg1);
836fcf5ef2aSThomas Huth 	    tcg_temp_free(arg0);
837fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 2);
838fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2);
839fcf5ef2aSThomas Huth 	}
840fcf5ef2aSThomas Huth 	return;
841fcf5ef2aSThomas Huth     case 0x0007:		/* mul.l Rm,Rn */
842fcf5ef2aSThomas Huth 	tcg_gen_mul_i32(cpu_macl, REG(B7_4), REG(B11_8));
843fcf5ef2aSThomas Huth 	return;
844fcf5ef2aSThomas Huth     case 0x200f:		/* muls.w Rm,Rn */
845fcf5ef2aSThomas Huth 	{
846fcf5ef2aSThomas Huth 	    TCGv arg0, arg1;
847fcf5ef2aSThomas Huth 	    arg0 = tcg_temp_new();
848fcf5ef2aSThomas Huth 	    tcg_gen_ext16s_i32(arg0, REG(B7_4));
849fcf5ef2aSThomas Huth 	    arg1 = tcg_temp_new();
850fcf5ef2aSThomas Huth 	    tcg_gen_ext16s_i32(arg1, REG(B11_8));
851fcf5ef2aSThomas Huth 	    tcg_gen_mul_i32(cpu_macl, arg0, arg1);
852fcf5ef2aSThomas Huth 	    tcg_temp_free(arg1);
853fcf5ef2aSThomas Huth 	    tcg_temp_free(arg0);
854fcf5ef2aSThomas Huth 	}
855fcf5ef2aSThomas Huth 	return;
856fcf5ef2aSThomas Huth     case 0x200e:		/* mulu.w Rm,Rn */
857fcf5ef2aSThomas Huth 	{
858fcf5ef2aSThomas Huth 	    TCGv arg0, arg1;
859fcf5ef2aSThomas Huth 	    arg0 = tcg_temp_new();
860fcf5ef2aSThomas Huth 	    tcg_gen_ext16u_i32(arg0, REG(B7_4));
861fcf5ef2aSThomas Huth 	    arg1 = tcg_temp_new();
862fcf5ef2aSThomas Huth 	    tcg_gen_ext16u_i32(arg1, REG(B11_8));
863fcf5ef2aSThomas Huth 	    tcg_gen_mul_i32(cpu_macl, arg0, arg1);
864fcf5ef2aSThomas Huth 	    tcg_temp_free(arg1);
865fcf5ef2aSThomas Huth 	    tcg_temp_free(arg0);
866fcf5ef2aSThomas Huth 	}
867fcf5ef2aSThomas Huth 	return;
868fcf5ef2aSThomas Huth     case 0x600b:		/* neg Rm,Rn */
869fcf5ef2aSThomas Huth 	tcg_gen_neg_i32(REG(B11_8), REG(B7_4));
870fcf5ef2aSThomas Huth 	return;
871fcf5ef2aSThomas Huth     case 0x600a:		/* negc Rm,Rn */
872fcf5ef2aSThomas Huth         {
873fcf5ef2aSThomas Huth             TCGv t0 = tcg_const_i32(0);
874fcf5ef2aSThomas Huth             tcg_gen_add2_i32(REG(B11_8), cpu_sr_t,
875fcf5ef2aSThomas Huth                              REG(B7_4), t0, cpu_sr_t, t0);
876fcf5ef2aSThomas Huth             tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t,
877fcf5ef2aSThomas Huth                              t0, t0, REG(B11_8), cpu_sr_t);
878fcf5ef2aSThomas Huth             tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1);
879fcf5ef2aSThomas Huth             tcg_temp_free(t0);
880fcf5ef2aSThomas Huth         }
881fcf5ef2aSThomas Huth 	return;
882fcf5ef2aSThomas Huth     case 0x6007:		/* not Rm,Rn */
883fcf5ef2aSThomas Huth 	tcg_gen_not_i32(REG(B11_8), REG(B7_4));
884fcf5ef2aSThomas Huth 	return;
885fcf5ef2aSThomas Huth     case 0x200b:		/* or Rm,Rn */
886fcf5ef2aSThomas Huth 	tcg_gen_or_i32(REG(B11_8), REG(B11_8), REG(B7_4));
887fcf5ef2aSThomas Huth 	return;
888fcf5ef2aSThomas Huth     case 0x400c:		/* shad Rm,Rn */
889fcf5ef2aSThomas Huth 	{
890fcf5ef2aSThomas Huth             TCGv t0 = tcg_temp_new();
891fcf5ef2aSThomas Huth             TCGv t1 = tcg_temp_new();
892fcf5ef2aSThomas Huth             TCGv t2 = tcg_temp_new();
893fcf5ef2aSThomas Huth 
894fcf5ef2aSThomas Huth             tcg_gen_andi_i32(t0, REG(B7_4), 0x1f);
895fcf5ef2aSThomas Huth 
896fcf5ef2aSThomas Huth             /* positive case: shift to the left */
897fcf5ef2aSThomas Huth             tcg_gen_shl_i32(t1, REG(B11_8), t0);
898fcf5ef2aSThomas Huth 
899fcf5ef2aSThomas Huth             /* negative case: shift to the right in two steps to
900fcf5ef2aSThomas Huth                correctly handle the -32 case */
901fcf5ef2aSThomas Huth             tcg_gen_xori_i32(t0, t0, 0x1f);
902fcf5ef2aSThomas Huth             tcg_gen_sar_i32(t2, REG(B11_8), t0);
903fcf5ef2aSThomas Huth             tcg_gen_sari_i32(t2, t2, 1);
904fcf5ef2aSThomas Huth 
905fcf5ef2aSThomas Huth             /* select between the two cases */
906fcf5ef2aSThomas Huth             tcg_gen_movi_i32(t0, 0);
907fcf5ef2aSThomas Huth             tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2);
908fcf5ef2aSThomas Huth 
909fcf5ef2aSThomas Huth             tcg_temp_free(t0);
910fcf5ef2aSThomas Huth             tcg_temp_free(t1);
911fcf5ef2aSThomas Huth             tcg_temp_free(t2);
912fcf5ef2aSThomas Huth 	}
913fcf5ef2aSThomas Huth 	return;
914fcf5ef2aSThomas Huth     case 0x400d:		/* shld Rm,Rn */
915fcf5ef2aSThomas Huth 	{
916fcf5ef2aSThomas Huth             TCGv t0 = tcg_temp_new();
917fcf5ef2aSThomas Huth             TCGv t1 = tcg_temp_new();
918fcf5ef2aSThomas Huth             TCGv t2 = tcg_temp_new();
919fcf5ef2aSThomas Huth 
920fcf5ef2aSThomas Huth             tcg_gen_andi_i32(t0, REG(B7_4), 0x1f);
921fcf5ef2aSThomas Huth 
922fcf5ef2aSThomas Huth             /* positive case: shift to the left */
923fcf5ef2aSThomas Huth             tcg_gen_shl_i32(t1, REG(B11_8), t0);
924fcf5ef2aSThomas Huth 
925fcf5ef2aSThomas Huth             /* negative case: shift to the right in two steps to
926fcf5ef2aSThomas Huth                correctly handle the -32 case */
927fcf5ef2aSThomas Huth             tcg_gen_xori_i32(t0, t0, 0x1f);
928fcf5ef2aSThomas Huth             tcg_gen_shr_i32(t2, REG(B11_8), t0);
929fcf5ef2aSThomas Huth             tcg_gen_shri_i32(t2, t2, 1);
930fcf5ef2aSThomas Huth 
931fcf5ef2aSThomas Huth             /* select between the two cases */
932fcf5ef2aSThomas Huth             tcg_gen_movi_i32(t0, 0);
933fcf5ef2aSThomas Huth             tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2);
934fcf5ef2aSThomas Huth 
935fcf5ef2aSThomas Huth             tcg_temp_free(t0);
936fcf5ef2aSThomas Huth             tcg_temp_free(t1);
937fcf5ef2aSThomas Huth             tcg_temp_free(t2);
938fcf5ef2aSThomas Huth 	}
939fcf5ef2aSThomas Huth 	return;
940fcf5ef2aSThomas Huth     case 0x3008:		/* sub Rm,Rn */
941fcf5ef2aSThomas Huth 	tcg_gen_sub_i32(REG(B11_8), REG(B11_8), REG(B7_4));
942fcf5ef2aSThomas Huth 	return;
943fcf5ef2aSThomas Huth     case 0x300a:		/* subc Rm,Rn */
944fcf5ef2aSThomas Huth         {
945fcf5ef2aSThomas Huth             TCGv t0, t1;
946fcf5ef2aSThomas Huth             t0 = tcg_const_tl(0);
947fcf5ef2aSThomas Huth             t1 = tcg_temp_new();
948fcf5ef2aSThomas Huth             tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0);
949fcf5ef2aSThomas Huth             tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t,
950fcf5ef2aSThomas Huth                              REG(B11_8), t0, t1, cpu_sr_t);
951fcf5ef2aSThomas Huth             tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1);
952fcf5ef2aSThomas Huth             tcg_temp_free(t0);
953fcf5ef2aSThomas Huth             tcg_temp_free(t1);
954fcf5ef2aSThomas Huth         }
955fcf5ef2aSThomas Huth 	return;
956fcf5ef2aSThomas Huth     case 0x300b:		/* subv Rm,Rn */
957fcf5ef2aSThomas Huth         {
958fcf5ef2aSThomas Huth             TCGv t0, t1, t2;
959fcf5ef2aSThomas Huth             t0 = tcg_temp_new();
960fcf5ef2aSThomas Huth             tcg_gen_sub_i32(t0, REG(B11_8), REG(B7_4));
961fcf5ef2aSThomas Huth             t1 = tcg_temp_new();
962fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t1, t0, REG(B7_4));
963fcf5ef2aSThomas Huth             t2 = tcg_temp_new();
964fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t2, REG(B11_8), REG(B7_4));
965fcf5ef2aSThomas Huth             tcg_gen_and_i32(t1, t1, t2);
966fcf5ef2aSThomas Huth             tcg_temp_free(t2);
967fcf5ef2aSThomas Huth             tcg_gen_shri_i32(cpu_sr_t, t1, 31);
968fcf5ef2aSThomas Huth             tcg_temp_free(t1);
969fcf5ef2aSThomas Huth             tcg_gen_mov_i32(REG(B11_8), t0);
970fcf5ef2aSThomas Huth             tcg_temp_free(t0);
971fcf5ef2aSThomas Huth         }
972fcf5ef2aSThomas Huth 	return;
973fcf5ef2aSThomas Huth     case 0x2008:		/* tst Rm,Rn */
974fcf5ef2aSThomas Huth 	{
975fcf5ef2aSThomas Huth 	    TCGv val = tcg_temp_new();
976fcf5ef2aSThomas Huth 	    tcg_gen_and_i32(val, REG(B7_4), REG(B11_8));
977fcf5ef2aSThomas Huth             tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0);
978fcf5ef2aSThomas Huth 	    tcg_temp_free(val);
979fcf5ef2aSThomas Huth 	}
980fcf5ef2aSThomas Huth 	return;
981fcf5ef2aSThomas Huth     case 0x200a:		/* xor Rm,Rn */
982fcf5ef2aSThomas Huth 	tcg_gen_xor_i32(REG(B11_8), REG(B11_8), REG(B7_4));
983fcf5ef2aSThomas Huth 	return;
984fcf5ef2aSThomas Huth     case 0xf00c: /* fmov {F,D,X}Rm,{F,D,X}Rn - FPSCR: Nothing */
985fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
986a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_SZ) {
987bdcb3739SRichard Henderson             int xsrc = XHACK(B7_4);
988bdcb3739SRichard Henderson             int xdst = XHACK(B11_8);
989bdcb3739SRichard Henderson             tcg_gen_mov_i32(FREG(xdst), FREG(xsrc));
990bdcb3739SRichard Henderson             tcg_gen_mov_i32(FREG(xdst + 1), FREG(xsrc + 1));
991fcf5ef2aSThomas Huth 	} else {
9927c9f7038SRichard Henderson             tcg_gen_mov_i32(FREG(B11_8), FREG(B7_4));
993fcf5ef2aSThomas Huth 	}
994fcf5ef2aSThomas Huth 	return;
995fcf5ef2aSThomas Huth     case 0xf00a: /* fmov {F,D,X}Rm,@Rn - FPSCR: Nothing */
996fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
997a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_SZ) {
9984d57fa50SRichard Henderson             TCGv_i64 fp = tcg_temp_new_i64();
9994d57fa50SRichard Henderson             gen_load_fpr64(ctx, fp, XHACK(B7_4));
10004d57fa50SRichard Henderson             tcg_gen_qemu_st_i64(fp, REG(B11_8), ctx->memidx, MO_TEQ);
10014d57fa50SRichard Henderson             tcg_temp_free_i64(fp);
1002fcf5ef2aSThomas Huth 	} else {
10037c9f7038SRichard Henderson             tcg_gen_qemu_st_i32(FREG(B7_4), REG(B11_8), ctx->memidx, MO_TEUL);
1004fcf5ef2aSThomas Huth 	}
1005fcf5ef2aSThomas Huth 	return;
1006fcf5ef2aSThomas Huth     case 0xf008: /* fmov @Rm,{F,D,X}Rn - FPSCR: Nothing */
1007fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1008a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_SZ) {
10094d57fa50SRichard Henderson             TCGv_i64 fp = tcg_temp_new_i64();
10104d57fa50SRichard Henderson             tcg_gen_qemu_ld_i64(fp, REG(B7_4), ctx->memidx, MO_TEQ);
10114d57fa50SRichard Henderson             gen_store_fpr64(ctx, fp, XHACK(B11_8));
10124d57fa50SRichard Henderson             tcg_temp_free_i64(fp);
1013fcf5ef2aSThomas Huth 	} else {
10147c9f7038SRichard Henderson             tcg_gen_qemu_ld_i32(FREG(B11_8), REG(B7_4), ctx->memidx, MO_TEUL);
1015fcf5ef2aSThomas Huth 	}
1016fcf5ef2aSThomas Huth 	return;
1017fcf5ef2aSThomas Huth     case 0xf009: /* fmov @Rm+,{F,D,X}Rn - FPSCR: Nothing */
1018fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1019a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_SZ) {
10204d57fa50SRichard Henderson             TCGv_i64 fp = tcg_temp_new_i64();
10214d57fa50SRichard Henderson             tcg_gen_qemu_ld_i64(fp, REG(B7_4), ctx->memidx, MO_TEQ);
10224d57fa50SRichard Henderson             gen_store_fpr64(ctx, fp, XHACK(B11_8));
10234d57fa50SRichard Henderson             tcg_temp_free_i64(fp);
1024fcf5ef2aSThomas Huth             tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 8);
1025fcf5ef2aSThomas Huth 	} else {
10267c9f7038SRichard Henderson             tcg_gen_qemu_ld_i32(FREG(B11_8), REG(B7_4), ctx->memidx, MO_TEUL);
1027fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
1028fcf5ef2aSThomas Huth 	}
1029fcf5ef2aSThomas Huth 	return;
1030fcf5ef2aSThomas Huth     case 0xf00b: /* fmov {F,D,X}Rm,@-Rn - FPSCR: Nothing */
1031fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
10324d57fa50SRichard Henderson         {
1033fcf5ef2aSThomas Huth             TCGv addr = tcg_temp_new_i32();
1034a6215749SAurelien Jarno             if (ctx->tbflags & FPSCR_SZ) {
10354d57fa50SRichard Henderson                 TCGv_i64 fp = tcg_temp_new_i64();
10364d57fa50SRichard Henderson                 gen_load_fpr64(ctx, fp, XHACK(B7_4));
10374d57fa50SRichard Henderson                 tcg_gen_subi_i32(addr, REG(B11_8), 8);
10384d57fa50SRichard Henderson                 tcg_gen_qemu_st_i64(fp, addr, ctx->memidx, MO_TEQ);
10394d57fa50SRichard Henderson                 tcg_temp_free_i64(fp);
1040fcf5ef2aSThomas Huth             } else {
10414d57fa50SRichard Henderson                 tcg_gen_subi_i32(addr, REG(B11_8), 4);
10427c9f7038SRichard Henderson                 tcg_gen_qemu_st_i32(FREG(B7_4), addr, ctx->memidx, MO_TEUL);
1043fcf5ef2aSThomas Huth             }
1044fcf5ef2aSThomas Huth             tcg_gen_mov_i32(REG(B11_8), addr);
1045fcf5ef2aSThomas Huth             tcg_temp_free(addr);
10464d57fa50SRichard Henderson         }
1047fcf5ef2aSThomas Huth 	return;
1048fcf5ef2aSThomas Huth     case 0xf006: /* fmov @(R0,Rm),{F,D,X}Rm - FPSCR: Nothing */
1049fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1050fcf5ef2aSThomas Huth 	{
1051fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new_i32();
1052fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B7_4), REG(0));
1053a6215749SAurelien Jarno             if (ctx->tbflags & FPSCR_SZ) {
10544d57fa50SRichard Henderson                 TCGv_i64 fp = tcg_temp_new_i64();
10554d57fa50SRichard Henderson                 tcg_gen_qemu_ld_i64(fp, addr, ctx->memidx, MO_TEQ);
10564d57fa50SRichard Henderson                 gen_store_fpr64(ctx, fp, XHACK(B11_8));
10574d57fa50SRichard Henderson                 tcg_temp_free_i64(fp);
1058fcf5ef2aSThomas Huth 	    } else {
10597c9f7038SRichard Henderson                 tcg_gen_qemu_ld_i32(FREG(B11_8), addr, ctx->memidx, MO_TEUL);
1060fcf5ef2aSThomas Huth 	    }
1061fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1062fcf5ef2aSThomas Huth 	}
1063fcf5ef2aSThomas Huth 	return;
1064fcf5ef2aSThomas Huth     case 0xf007: /* fmov {F,D,X}Rn,@(R0,Rn) - FPSCR: Nothing */
1065fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1066fcf5ef2aSThomas Huth 	{
1067fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1068fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B11_8), REG(0));
1069a6215749SAurelien Jarno             if (ctx->tbflags & FPSCR_SZ) {
10704d57fa50SRichard Henderson                 TCGv_i64 fp = tcg_temp_new_i64();
10714d57fa50SRichard Henderson                 gen_load_fpr64(ctx, fp, XHACK(B7_4));
10724d57fa50SRichard Henderson                 tcg_gen_qemu_st_i64(fp, addr, ctx->memidx, MO_TEQ);
10734d57fa50SRichard Henderson                 tcg_temp_free_i64(fp);
1074fcf5ef2aSThomas Huth 	    } else {
10757c9f7038SRichard Henderson                 tcg_gen_qemu_st_i32(FREG(B7_4), addr, ctx->memidx, MO_TEUL);
1076fcf5ef2aSThomas Huth 	    }
1077fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1078fcf5ef2aSThomas Huth 	}
1079fcf5ef2aSThomas Huth 	return;
1080fcf5ef2aSThomas Huth     case 0xf000: /* fadd Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1081fcf5ef2aSThomas Huth     case 0xf001: /* fsub Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1082fcf5ef2aSThomas Huth     case 0xf002: /* fmul Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1083fcf5ef2aSThomas Huth     case 0xf003: /* fdiv Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1084fcf5ef2aSThomas Huth     case 0xf004: /* fcmp/eq Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1085fcf5ef2aSThomas Huth     case 0xf005: /* fcmp/gt Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1086fcf5ef2aSThomas Huth 	{
1087fcf5ef2aSThomas Huth 	    CHECK_FPU_ENABLED
1088a6215749SAurelien Jarno             if (ctx->tbflags & FPSCR_PR) {
1089fcf5ef2aSThomas Huth                 TCGv_i64 fp0, fp1;
1090fcf5ef2aSThomas Huth 
109193dc9c89SRichard Henderson                 if (ctx->opcode & 0x0110) {
109293dc9c89SRichard Henderson                     goto do_illegal;
109393dc9c89SRichard Henderson                 }
1094fcf5ef2aSThomas Huth 		fp0 = tcg_temp_new_i64();
1095fcf5ef2aSThomas Huth 		fp1 = tcg_temp_new_i64();
10961e0b21d8SRichard Henderson                 gen_load_fpr64(ctx, fp0, B11_8);
10971e0b21d8SRichard Henderson                 gen_load_fpr64(ctx, fp1, B7_4);
1098fcf5ef2aSThomas Huth                 switch (ctx->opcode & 0xf00f) {
1099fcf5ef2aSThomas Huth                 case 0xf000:		/* fadd Rm,Rn */
1100fcf5ef2aSThomas Huth                     gen_helper_fadd_DT(fp0, cpu_env, fp0, fp1);
1101fcf5ef2aSThomas Huth                     break;
1102fcf5ef2aSThomas Huth                 case 0xf001:		/* fsub Rm,Rn */
1103fcf5ef2aSThomas Huth                     gen_helper_fsub_DT(fp0, cpu_env, fp0, fp1);
1104fcf5ef2aSThomas Huth                     break;
1105fcf5ef2aSThomas Huth                 case 0xf002:		/* fmul Rm,Rn */
1106fcf5ef2aSThomas Huth                     gen_helper_fmul_DT(fp0, cpu_env, fp0, fp1);
1107fcf5ef2aSThomas Huth                     break;
1108fcf5ef2aSThomas Huth                 case 0xf003:		/* fdiv Rm,Rn */
1109fcf5ef2aSThomas Huth                     gen_helper_fdiv_DT(fp0, cpu_env, fp0, fp1);
1110fcf5ef2aSThomas Huth                     break;
1111fcf5ef2aSThomas Huth                 case 0xf004:		/* fcmp/eq Rm,Rn */
111292f1f83eSAurelien Jarno                     gen_helper_fcmp_eq_DT(cpu_sr_t, cpu_env, fp0, fp1);
1113fcf5ef2aSThomas Huth                     return;
1114fcf5ef2aSThomas Huth                 case 0xf005:		/* fcmp/gt Rm,Rn */
111592f1f83eSAurelien Jarno                     gen_helper_fcmp_gt_DT(cpu_sr_t, cpu_env, fp0, fp1);
1116fcf5ef2aSThomas Huth                     return;
1117fcf5ef2aSThomas Huth                 }
11181e0b21d8SRichard Henderson                 gen_store_fpr64(ctx, fp0, B11_8);
1119fcf5ef2aSThomas Huth                 tcg_temp_free_i64(fp0);
1120fcf5ef2aSThomas Huth                 tcg_temp_free_i64(fp1);
1121fcf5ef2aSThomas Huth 	    } else {
1122fcf5ef2aSThomas Huth                 switch (ctx->opcode & 0xf00f) {
1123fcf5ef2aSThomas Huth                 case 0xf000:		/* fadd Rm,Rn */
11247c9f7038SRichard Henderson                     gen_helper_fadd_FT(FREG(B11_8), cpu_env,
11257c9f7038SRichard Henderson                                        FREG(B11_8), FREG(B7_4));
1126fcf5ef2aSThomas Huth                     break;
1127fcf5ef2aSThomas Huth                 case 0xf001:		/* fsub Rm,Rn */
11287c9f7038SRichard Henderson                     gen_helper_fsub_FT(FREG(B11_8), cpu_env,
11297c9f7038SRichard Henderson                                        FREG(B11_8), FREG(B7_4));
1130fcf5ef2aSThomas Huth                     break;
1131fcf5ef2aSThomas Huth                 case 0xf002:		/* fmul Rm,Rn */
11327c9f7038SRichard Henderson                     gen_helper_fmul_FT(FREG(B11_8), cpu_env,
11337c9f7038SRichard Henderson                                        FREG(B11_8), FREG(B7_4));
1134fcf5ef2aSThomas Huth                     break;
1135fcf5ef2aSThomas Huth                 case 0xf003:		/* fdiv Rm,Rn */
11367c9f7038SRichard Henderson                     gen_helper_fdiv_FT(FREG(B11_8), cpu_env,
11377c9f7038SRichard Henderson                                        FREG(B11_8), FREG(B7_4));
1138fcf5ef2aSThomas Huth                     break;
1139fcf5ef2aSThomas Huth                 case 0xf004:		/* fcmp/eq Rm,Rn */
114092f1f83eSAurelien Jarno                     gen_helper_fcmp_eq_FT(cpu_sr_t, cpu_env,
11417c9f7038SRichard Henderson                                           FREG(B11_8), FREG(B7_4));
1142fcf5ef2aSThomas Huth                     return;
1143fcf5ef2aSThomas Huth                 case 0xf005:		/* fcmp/gt Rm,Rn */
114492f1f83eSAurelien Jarno                     gen_helper_fcmp_gt_FT(cpu_sr_t, cpu_env,
11457c9f7038SRichard Henderson                                           FREG(B11_8), FREG(B7_4));
1146fcf5ef2aSThomas Huth                     return;
1147fcf5ef2aSThomas Huth                 }
1148fcf5ef2aSThomas Huth 	    }
1149fcf5ef2aSThomas Huth 	}
1150fcf5ef2aSThomas Huth 	return;
1151fcf5ef2aSThomas Huth     case 0xf00e: /* fmac FR0,RM,Rn */
1152fcf5ef2aSThomas Huth         CHECK_FPU_ENABLED
11537e9f7ca8SRichard Henderson         CHECK_FPSCR_PR_0
11547c9f7038SRichard Henderson         gen_helper_fmac_FT(FREG(B11_8), cpu_env,
11557c9f7038SRichard Henderson                            FREG(0), FREG(B7_4), FREG(B11_8));
1156fcf5ef2aSThomas Huth         return;
1157fcf5ef2aSThomas Huth     }
1158fcf5ef2aSThomas Huth 
1159fcf5ef2aSThomas Huth     switch (ctx->opcode & 0xff00) {
1160fcf5ef2aSThomas Huth     case 0xc900:		/* and #imm,R0 */
1161fcf5ef2aSThomas Huth 	tcg_gen_andi_i32(REG(0), REG(0), B7_0);
1162fcf5ef2aSThomas Huth 	return;
1163fcf5ef2aSThomas Huth     case 0xcd00:		/* and.b #imm,@(R0,GBR) */
1164fcf5ef2aSThomas Huth 	{
1165fcf5ef2aSThomas Huth 	    TCGv addr, val;
1166fcf5ef2aSThomas Huth 	    addr = tcg_temp_new();
1167fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1168fcf5ef2aSThomas Huth 	    val = tcg_temp_new();
1169fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB);
1170fcf5ef2aSThomas Huth 	    tcg_gen_andi_i32(val, val, B7_0);
1171fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB);
1172fcf5ef2aSThomas Huth 	    tcg_temp_free(val);
1173fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1174fcf5ef2aSThomas Huth 	}
1175fcf5ef2aSThomas Huth 	return;
1176fcf5ef2aSThomas Huth     case 0x8b00:		/* bf label */
1177fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
11784bfa602bSRichard Henderson         gen_conditional_jump(ctx, ctx->pc + 4 + B7_0s * 2, false);
1179fcf5ef2aSThomas Huth 	return;
1180fcf5ef2aSThomas Huth     case 0x8f00:		/* bf/s label */
1181fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
1182ac9707eaSAurelien Jarno         tcg_gen_xori_i32(cpu_delayed_cond, cpu_sr_t, 1);
1183ac9707eaSAurelien Jarno         ctx->delayed_pc = ctx->pc + 4 + B7_0s * 2;
1184a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT_CONDITIONAL;
1185fcf5ef2aSThomas Huth 	return;
1186fcf5ef2aSThomas Huth     case 0x8900:		/* bt label */
1187fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
11884bfa602bSRichard Henderson         gen_conditional_jump(ctx, ctx->pc + 4 + B7_0s * 2, true);
1189fcf5ef2aSThomas Huth 	return;
1190fcf5ef2aSThomas Huth     case 0x8d00:		/* bt/s label */
1191fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
1192ac9707eaSAurelien Jarno         tcg_gen_mov_i32(cpu_delayed_cond, cpu_sr_t);
1193ac9707eaSAurelien Jarno         ctx->delayed_pc = ctx->pc + 4 + B7_0s * 2;
1194a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT_CONDITIONAL;
1195fcf5ef2aSThomas Huth 	return;
1196fcf5ef2aSThomas Huth     case 0x8800:		/* cmp/eq #imm,R0 */
1197fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(0), B7_0s);
1198fcf5ef2aSThomas Huth 	return;
1199fcf5ef2aSThomas Huth     case 0xc400:		/* mov.b @(disp,GBR),R0 */
1200fcf5ef2aSThomas Huth 	{
1201fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1202fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0);
1203fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB);
1204fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1205fcf5ef2aSThomas Huth 	}
1206fcf5ef2aSThomas Huth 	return;
1207fcf5ef2aSThomas Huth     case 0xc500:		/* mov.w @(disp,GBR),R0 */
1208fcf5ef2aSThomas Huth 	{
1209fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1210fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2);
1211fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW);
1212fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1213fcf5ef2aSThomas Huth 	}
1214fcf5ef2aSThomas Huth 	return;
1215fcf5ef2aSThomas Huth     case 0xc600:		/* mov.l @(disp,GBR),R0 */
1216fcf5ef2aSThomas Huth 	{
1217fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1218fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4);
1219fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESL);
1220fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1221fcf5ef2aSThomas Huth 	}
1222fcf5ef2aSThomas Huth 	return;
1223fcf5ef2aSThomas Huth     case 0xc000:		/* mov.b R0,@(disp,GBR) */
1224fcf5ef2aSThomas Huth 	{
1225fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1226fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0);
1227fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB);
1228fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1229fcf5ef2aSThomas Huth 	}
1230fcf5ef2aSThomas Huth 	return;
1231fcf5ef2aSThomas Huth     case 0xc100:		/* mov.w R0,@(disp,GBR) */
1232fcf5ef2aSThomas Huth 	{
1233fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1234fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2);
1235fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW);
1236fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1237fcf5ef2aSThomas Huth 	}
1238fcf5ef2aSThomas Huth 	return;
1239fcf5ef2aSThomas Huth     case 0xc200:		/* mov.l R0,@(disp,GBR) */
1240fcf5ef2aSThomas Huth 	{
1241fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1242fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4);
1243fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUL);
1244fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1245fcf5ef2aSThomas Huth 	}
1246fcf5ef2aSThomas Huth 	return;
1247fcf5ef2aSThomas Huth     case 0x8000:		/* mov.b R0,@(disp,Rn) */
1248fcf5ef2aSThomas Huth 	{
1249fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1250fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B7_4), B3_0);
1251fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB);
1252fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1253fcf5ef2aSThomas Huth 	}
1254fcf5ef2aSThomas Huth 	return;
1255fcf5ef2aSThomas Huth     case 0x8100:		/* mov.w R0,@(disp,Rn) */
1256fcf5ef2aSThomas Huth 	{
1257fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1258fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2);
1259fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW);
1260fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1261fcf5ef2aSThomas Huth 	}
1262fcf5ef2aSThomas Huth 	return;
1263fcf5ef2aSThomas Huth     case 0x8400:		/* mov.b @(disp,Rn),R0 */
1264fcf5ef2aSThomas Huth 	{
1265fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1266fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B7_4), B3_0);
1267fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB);
1268fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1269fcf5ef2aSThomas Huth 	}
1270fcf5ef2aSThomas Huth 	return;
1271fcf5ef2aSThomas Huth     case 0x8500:		/* mov.w @(disp,Rn),R0 */
1272fcf5ef2aSThomas Huth 	{
1273fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1274fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2);
1275fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW);
1276fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1277fcf5ef2aSThomas Huth 	}
1278fcf5ef2aSThomas Huth 	return;
1279fcf5ef2aSThomas Huth     case 0xc700:		/* mova @(disp,PC),R0 */
1280fcf5ef2aSThomas Huth 	tcg_gen_movi_i32(REG(0), ((ctx->pc & 0xfffffffc) + 4 + B7_0 * 4) & ~3);
1281fcf5ef2aSThomas Huth 	return;
1282fcf5ef2aSThomas Huth     case 0xcb00:		/* or #imm,R0 */
1283fcf5ef2aSThomas Huth 	tcg_gen_ori_i32(REG(0), REG(0), B7_0);
1284fcf5ef2aSThomas Huth 	return;
1285fcf5ef2aSThomas Huth     case 0xcf00:		/* or.b #imm,@(R0,GBR) */
1286fcf5ef2aSThomas Huth 	{
1287fcf5ef2aSThomas Huth 	    TCGv addr, val;
1288fcf5ef2aSThomas Huth 	    addr = tcg_temp_new();
1289fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1290fcf5ef2aSThomas Huth 	    val = tcg_temp_new();
1291fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB);
1292fcf5ef2aSThomas Huth 	    tcg_gen_ori_i32(val, val, B7_0);
1293fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB);
1294fcf5ef2aSThomas Huth 	    tcg_temp_free(val);
1295fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1296fcf5ef2aSThomas Huth 	}
1297fcf5ef2aSThomas Huth 	return;
1298fcf5ef2aSThomas Huth     case 0xc300:		/* trapa #imm */
1299fcf5ef2aSThomas Huth 	{
1300fcf5ef2aSThomas Huth 	    TCGv imm;
1301fcf5ef2aSThomas Huth 	    CHECK_NOT_DELAY_SLOT
1302ac9707eaSAurelien Jarno             gen_save_cpu_state(ctx, true);
1303fcf5ef2aSThomas Huth 	    imm = tcg_const_i32(B7_0);
1304fcf5ef2aSThomas Huth             gen_helper_trapa(cpu_env, imm);
1305fcf5ef2aSThomas Huth 	    tcg_temp_free(imm);
130663205665SAurelien Jarno             ctx->bstate = BS_EXCP;
1307fcf5ef2aSThomas Huth 	}
1308fcf5ef2aSThomas Huth 	return;
1309fcf5ef2aSThomas Huth     case 0xc800:		/* tst #imm,R0 */
1310fcf5ef2aSThomas Huth 	{
1311fcf5ef2aSThomas Huth 	    TCGv val = tcg_temp_new();
1312fcf5ef2aSThomas Huth 	    tcg_gen_andi_i32(val, REG(0), B7_0);
1313fcf5ef2aSThomas Huth             tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0);
1314fcf5ef2aSThomas Huth 	    tcg_temp_free(val);
1315fcf5ef2aSThomas Huth 	}
1316fcf5ef2aSThomas Huth 	return;
1317fcf5ef2aSThomas Huth     case 0xcc00:		/* tst.b #imm,@(R0,GBR) */
1318fcf5ef2aSThomas Huth 	{
1319fcf5ef2aSThomas Huth 	    TCGv val = tcg_temp_new();
1320fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(val, REG(0), cpu_gbr);
1321fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(val, val, ctx->memidx, MO_UB);
1322fcf5ef2aSThomas Huth 	    tcg_gen_andi_i32(val, val, B7_0);
1323fcf5ef2aSThomas Huth             tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0);
1324fcf5ef2aSThomas Huth 	    tcg_temp_free(val);
1325fcf5ef2aSThomas Huth 	}
1326fcf5ef2aSThomas Huth 	return;
1327fcf5ef2aSThomas Huth     case 0xca00:		/* xor #imm,R0 */
1328fcf5ef2aSThomas Huth 	tcg_gen_xori_i32(REG(0), REG(0), B7_0);
1329fcf5ef2aSThomas Huth 	return;
1330fcf5ef2aSThomas Huth     case 0xce00:		/* xor.b #imm,@(R0,GBR) */
1331fcf5ef2aSThomas Huth 	{
1332fcf5ef2aSThomas Huth 	    TCGv addr, val;
1333fcf5ef2aSThomas Huth 	    addr = tcg_temp_new();
1334fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1335fcf5ef2aSThomas Huth 	    val = tcg_temp_new();
1336fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB);
1337fcf5ef2aSThomas Huth 	    tcg_gen_xori_i32(val, val, B7_0);
1338fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB);
1339fcf5ef2aSThomas Huth 	    tcg_temp_free(val);
1340fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1341fcf5ef2aSThomas Huth 	}
1342fcf5ef2aSThomas Huth 	return;
1343fcf5ef2aSThomas Huth     }
1344fcf5ef2aSThomas Huth 
1345fcf5ef2aSThomas Huth     switch (ctx->opcode & 0xf08f) {
1346fcf5ef2aSThomas Huth     case 0x408e:		/* ldc Rm,Rn_BANK */
1347fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1348fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(ALTREG(B6_4), REG(B11_8));
1349fcf5ef2aSThomas Huth 	return;
1350fcf5ef2aSThomas Huth     case 0x4087:		/* ldc.l @Rm+,Rn_BANK */
1351fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1352fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(ALTREG(B6_4), REG(B11_8), ctx->memidx, MO_TESL);
1353fcf5ef2aSThomas Huth 	tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1354fcf5ef2aSThomas Huth 	return;
1355fcf5ef2aSThomas Huth     case 0x0082:		/* stc Rm_BANK,Rn */
1356fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1357fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(REG(B11_8), ALTREG(B6_4));
1358fcf5ef2aSThomas Huth 	return;
1359fcf5ef2aSThomas Huth     case 0x4083:		/* stc.l Rm_BANK,@-Rn */
1360fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1361fcf5ef2aSThomas Huth 	{
1362fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1363fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 4);
1364fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(ALTREG(B6_4), addr, ctx->memidx, MO_TEUL);
1365fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);
1366fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1367fcf5ef2aSThomas Huth 	}
1368fcf5ef2aSThomas Huth 	return;
1369fcf5ef2aSThomas Huth     }
1370fcf5ef2aSThomas Huth 
1371fcf5ef2aSThomas Huth     switch (ctx->opcode & 0xf0ff) {
1372fcf5ef2aSThomas Huth     case 0x0023:		/* braf Rn */
1373fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
1374fcf5ef2aSThomas Huth 	tcg_gen_addi_i32(cpu_delayed_pc, REG(B11_8), ctx->pc + 4);
1375a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT;
1376fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
1377fcf5ef2aSThomas Huth 	return;
1378fcf5ef2aSThomas Huth     case 0x0003:		/* bsrf Rn */
1379fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
1380fcf5ef2aSThomas Huth 	tcg_gen_movi_i32(cpu_pr, ctx->pc + 4);
1381fcf5ef2aSThomas Huth 	tcg_gen_add_i32(cpu_delayed_pc, REG(B11_8), cpu_pr);
1382a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT;
1383fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
1384fcf5ef2aSThomas Huth 	return;
1385fcf5ef2aSThomas Huth     case 0x4015:		/* cmp/pl Rn */
1386fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), 0);
1387fcf5ef2aSThomas Huth 	return;
1388fcf5ef2aSThomas Huth     case 0x4011:		/* cmp/pz Rn */
1389fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), 0);
1390fcf5ef2aSThomas Huth 	return;
1391fcf5ef2aSThomas Huth     case 0x4010:		/* dt Rn */
1392fcf5ef2aSThomas Huth 	tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 1);
1393fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), 0);
1394fcf5ef2aSThomas Huth 	return;
1395fcf5ef2aSThomas Huth     case 0x402b:		/* jmp @Rn */
1396fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
1397fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8));
1398a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT;
1399fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
1400fcf5ef2aSThomas Huth 	return;
1401fcf5ef2aSThomas Huth     case 0x400b:		/* jsr @Rn */
1402fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
1403fcf5ef2aSThomas Huth 	tcg_gen_movi_i32(cpu_pr, ctx->pc + 4);
1404fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8));
1405a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT;
1406fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
1407fcf5ef2aSThomas Huth 	return;
1408fcf5ef2aSThomas Huth     case 0x400e:		/* ldc Rm,SR */
1409fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1410fcf5ef2aSThomas Huth         {
1411fcf5ef2aSThomas Huth             TCGv val = tcg_temp_new();
1412fcf5ef2aSThomas Huth             tcg_gen_andi_i32(val, REG(B11_8), 0x700083f3);
1413fcf5ef2aSThomas Huth             gen_write_sr(val);
1414fcf5ef2aSThomas Huth             tcg_temp_free(val);
1415fcf5ef2aSThomas Huth             ctx->bstate = BS_STOP;
1416fcf5ef2aSThomas Huth         }
1417fcf5ef2aSThomas Huth 	return;
1418fcf5ef2aSThomas Huth     case 0x4007:		/* ldc.l @Rm+,SR */
1419fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1420fcf5ef2aSThomas Huth 	{
1421fcf5ef2aSThomas Huth 	    TCGv val = tcg_temp_new();
1422fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, MO_TESL);
1423fcf5ef2aSThomas Huth             tcg_gen_andi_i32(val, val, 0x700083f3);
1424fcf5ef2aSThomas Huth             gen_write_sr(val);
1425fcf5ef2aSThomas Huth 	    tcg_temp_free(val);
1426fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1427fcf5ef2aSThomas Huth 	    ctx->bstate = BS_STOP;
1428fcf5ef2aSThomas Huth 	}
1429fcf5ef2aSThomas Huth 	return;
1430fcf5ef2aSThomas Huth     case 0x0002:		/* stc SR,Rn */
1431fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1432fcf5ef2aSThomas Huth         gen_read_sr(REG(B11_8));
1433fcf5ef2aSThomas Huth 	return;
1434fcf5ef2aSThomas Huth     case 0x4003:		/* stc SR,@-Rn */
1435fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1436fcf5ef2aSThomas Huth 	{
1437fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1438fcf5ef2aSThomas Huth             TCGv val = tcg_temp_new();
1439fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 4);
1440fcf5ef2aSThomas Huth             gen_read_sr(val);
1441fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL);
1442fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);
1443fcf5ef2aSThomas Huth             tcg_temp_free(val);
1444fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1445fcf5ef2aSThomas Huth 	}
1446fcf5ef2aSThomas Huth 	return;
1447fcf5ef2aSThomas Huth #define LD(reg,ldnum,ldpnum,prechk)		\
1448fcf5ef2aSThomas Huth   case ldnum:							\
1449fcf5ef2aSThomas Huth     prechk    							\
1450fcf5ef2aSThomas Huth     tcg_gen_mov_i32 (cpu_##reg, REG(B11_8));			\
1451fcf5ef2aSThomas Huth     return;							\
1452fcf5ef2aSThomas Huth   case ldpnum:							\
1453fcf5ef2aSThomas Huth     prechk    							\
1454fcf5ef2aSThomas Huth     tcg_gen_qemu_ld_i32(cpu_##reg, REG(B11_8), ctx->memidx, MO_TESL); \
1455fcf5ef2aSThomas Huth     tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);		\
1456fcf5ef2aSThomas Huth     return;
1457fcf5ef2aSThomas Huth #define ST(reg,stnum,stpnum,prechk)		\
1458fcf5ef2aSThomas Huth   case stnum:							\
1459fcf5ef2aSThomas Huth     prechk    							\
1460fcf5ef2aSThomas Huth     tcg_gen_mov_i32 (REG(B11_8), cpu_##reg);			\
1461fcf5ef2aSThomas Huth     return;							\
1462fcf5ef2aSThomas Huth   case stpnum:							\
1463fcf5ef2aSThomas Huth     prechk    							\
1464fcf5ef2aSThomas Huth     {								\
1465fcf5ef2aSThomas Huth 	TCGv addr = tcg_temp_new();				\
1466fcf5ef2aSThomas Huth 	tcg_gen_subi_i32(addr, REG(B11_8), 4);			\
1467fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i32(cpu_##reg, addr, ctx->memidx, MO_TEUL); \
1468fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(REG(B11_8), addr);			\
1469fcf5ef2aSThomas Huth 	tcg_temp_free(addr);					\
1470fcf5ef2aSThomas Huth     }								\
1471fcf5ef2aSThomas Huth     return;
1472fcf5ef2aSThomas Huth #define LDST(reg,ldnum,ldpnum,stnum,stpnum,prechk)		\
1473fcf5ef2aSThomas Huth 	LD(reg,ldnum,ldpnum,prechk)				\
1474fcf5ef2aSThomas Huth 	ST(reg,stnum,stpnum,prechk)
1475fcf5ef2aSThomas Huth 	LDST(gbr,  0x401e, 0x4017, 0x0012, 0x4013, {})
1476fcf5ef2aSThomas Huth 	LDST(vbr,  0x402e, 0x4027, 0x0022, 0x4023, CHECK_PRIVILEGED)
1477fcf5ef2aSThomas Huth 	LDST(ssr,  0x403e, 0x4037, 0x0032, 0x4033, CHECK_PRIVILEGED)
1478fcf5ef2aSThomas Huth 	LDST(spc,  0x404e, 0x4047, 0x0042, 0x4043, CHECK_PRIVILEGED)
1479fcf5ef2aSThomas Huth 	ST(sgr,  0x003a, 0x4032, CHECK_PRIVILEGED)
1480ccae24d4SRichard Henderson         LD(sgr,  0x403a, 0x4036, CHECK_PRIVILEGED CHECK_SH4A)
1481fcf5ef2aSThomas Huth 	LDST(dbr,  0x40fa, 0x40f6, 0x00fa, 0x40f2, CHECK_PRIVILEGED)
1482fcf5ef2aSThomas Huth 	LDST(mach, 0x400a, 0x4006, 0x000a, 0x4002, {})
1483fcf5ef2aSThomas Huth 	LDST(macl, 0x401a, 0x4016, 0x001a, 0x4012, {})
1484fcf5ef2aSThomas Huth 	LDST(pr,   0x402a, 0x4026, 0x002a, 0x4022, {})
1485fcf5ef2aSThomas Huth 	LDST(fpul, 0x405a, 0x4056, 0x005a, 0x4052, {CHECK_FPU_ENABLED})
1486fcf5ef2aSThomas Huth     case 0x406a:		/* lds Rm,FPSCR */
1487fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1488fcf5ef2aSThomas Huth         gen_helper_ld_fpscr(cpu_env, REG(B11_8));
1489fcf5ef2aSThomas Huth 	ctx->bstate = BS_STOP;
1490fcf5ef2aSThomas Huth 	return;
1491fcf5ef2aSThomas Huth     case 0x4066:		/* lds.l @Rm+,FPSCR */
1492fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1493fcf5ef2aSThomas Huth 	{
1494fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1495fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(addr, REG(B11_8), ctx->memidx, MO_TESL);
1496fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1497fcf5ef2aSThomas Huth             gen_helper_ld_fpscr(cpu_env, addr);
1498fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1499fcf5ef2aSThomas Huth 	    ctx->bstate = BS_STOP;
1500fcf5ef2aSThomas Huth 	}
1501fcf5ef2aSThomas Huth 	return;
1502fcf5ef2aSThomas Huth     case 0x006a:		/* sts FPSCR,Rn */
1503fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1504fcf5ef2aSThomas Huth 	tcg_gen_andi_i32(REG(B11_8), cpu_fpscr, 0x003fffff);
1505fcf5ef2aSThomas Huth 	return;
1506fcf5ef2aSThomas Huth     case 0x4062:		/* sts FPSCR,@-Rn */
1507fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1508fcf5ef2aSThomas Huth 	{
1509fcf5ef2aSThomas Huth 	    TCGv addr, val;
1510fcf5ef2aSThomas Huth 	    val = tcg_temp_new();
1511fcf5ef2aSThomas Huth 	    tcg_gen_andi_i32(val, cpu_fpscr, 0x003fffff);
1512fcf5ef2aSThomas Huth 	    addr = tcg_temp_new();
1513fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 4);
1514fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL);
1515fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);
1516fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1517fcf5ef2aSThomas Huth 	    tcg_temp_free(val);
1518fcf5ef2aSThomas Huth 	}
1519fcf5ef2aSThomas Huth 	return;
1520fcf5ef2aSThomas Huth     case 0x00c3:		/* movca.l R0,@Rm */
1521fcf5ef2aSThomas Huth         {
1522fcf5ef2aSThomas Huth             TCGv val = tcg_temp_new();
1523fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, MO_TEUL);
1524fcf5ef2aSThomas Huth             gen_helper_movcal(cpu_env, REG(B11_8), val);
1525fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL);
1526fcf5ef2aSThomas Huth         }
1527fcf5ef2aSThomas Huth         ctx->has_movcal = 1;
1528fcf5ef2aSThomas Huth 	return;
1529143021b2SAurelien Jarno     case 0x40a9:                /* movua.l @Rm,R0 */
1530ccae24d4SRichard Henderson         CHECK_SH4A
1531143021b2SAurelien Jarno         /* Load non-boundary-aligned data */
153234257c21SAurelien Jarno         tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx,
153334257c21SAurelien Jarno                             MO_TEUL | MO_UNALN);
1534fcf5ef2aSThomas Huth         return;
1535143021b2SAurelien Jarno         break;
1536143021b2SAurelien Jarno     case 0x40e9:                /* movua.l @Rm+,R0 */
1537ccae24d4SRichard Henderson         CHECK_SH4A
1538143021b2SAurelien Jarno         /* Load non-boundary-aligned data */
153934257c21SAurelien Jarno         tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx,
154034257c21SAurelien Jarno                             MO_TEUL | MO_UNALN);
1541fcf5ef2aSThomas Huth         tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1542fcf5ef2aSThomas Huth         return;
1543143021b2SAurelien Jarno         break;
1544fcf5ef2aSThomas Huth     case 0x0029:		/* movt Rn */
1545fcf5ef2aSThomas Huth         tcg_gen_mov_i32(REG(B11_8), cpu_sr_t);
1546fcf5ef2aSThomas Huth 	return;
1547fcf5ef2aSThomas Huth     case 0x0073:
1548fcf5ef2aSThomas Huth         /* MOVCO.L
1549fcf5ef2aSThomas Huth 	       LDST -> T
1550fcf5ef2aSThomas Huth                If (T == 1) R0 -> (Rn)
1551fcf5ef2aSThomas Huth                0 -> LDST
1552fcf5ef2aSThomas Huth         */
1553ccae24d4SRichard Henderson         CHECK_SH4A
1554ccae24d4SRichard Henderson         {
1555fcf5ef2aSThomas Huth             TCGLabel *label = gen_new_label();
1556fcf5ef2aSThomas Huth             tcg_gen_mov_i32(cpu_sr_t, cpu_ldst);
1557fcf5ef2aSThomas Huth 	    tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_ldst, 0, label);
1558fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL);
1559fcf5ef2aSThomas Huth 	    gen_set_label(label);
1560fcf5ef2aSThomas Huth 	    tcg_gen_movi_i32(cpu_ldst, 0);
1561fcf5ef2aSThomas Huth 	    return;
1562ccae24d4SRichard Henderson         }
1563fcf5ef2aSThomas Huth     case 0x0063:
1564fcf5ef2aSThomas Huth         /* MOVLI.L @Rm,R0
1565fcf5ef2aSThomas Huth                1 -> LDST
1566fcf5ef2aSThomas Huth                (Rm) -> R0
1567fcf5ef2aSThomas Huth                When interrupt/exception
1568fcf5ef2aSThomas Huth                occurred 0 -> LDST
1569fcf5ef2aSThomas Huth         */
1570ccae24d4SRichard Henderson         CHECK_SH4A
1571fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_ldst, 0);
1572fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, MO_TESL);
1573fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_ldst, 1);
1574fcf5ef2aSThomas Huth         return;
1575fcf5ef2aSThomas Huth     case 0x0093:		/* ocbi @Rn */
1576fcf5ef2aSThomas Huth 	{
1577fcf5ef2aSThomas Huth             gen_helper_ocbi(cpu_env, REG(B11_8));
1578fcf5ef2aSThomas Huth 	}
1579fcf5ef2aSThomas Huth 	return;
1580fcf5ef2aSThomas Huth     case 0x00a3:		/* ocbp @Rn */
1581fcf5ef2aSThomas Huth     case 0x00b3:		/* ocbwb @Rn */
1582fcf5ef2aSThomas Huth         /* These instructions are supposed to do nothing in case of
1583fcf5ef2aSThomas Huth            a cache miss. Given that we only partially emulate caches
1584fcf5ef2aSThomas Huth            it is safe to simply ignore them. */
1585fcf5ef2aSThomas Huth 	return;
1586fcf5ef2aSThomas Huth     case 0x0083:		/* pref @Rn */
1587fcf5ef2aSThomas Huth 	return;
1588fcf5ef2aSThomas Huth     case 0x00d3:		/* prefi @Rn */
1589ccae24d4SRichard Henderson         CHECK_SH4A
1590fcf5ef2aSThomas Huth         return;
1591fcf5ef2aSThomas Huth     case 0x00e3:		/* icbi @Rn */
1592ccae24d4SRichard Henderson         CHECK_SH4A
1593fcf5ef2aSThomas Huth         return;
1594fcf5ef2aSThomas Huth     case 0x00ab:		/* synco */
1595ccae24d4SRichard Henderson         CHECK_SH4A
1596aa351317SAurelien Jarno         tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC);
1597fcf5ef2aSThomas Huth         return;
1598fcf5ef2aSThomas Huth         break;
1599fcf5ef2aSThomas Huth     case 0x4024:		/* rotcl Rn */
1600fcf5ef2aSThomas Huth 	{
1601fcf5ef2aSThomas Huth 	    TCGv tmp = tcg_temp_new();
1602fcf5ef2aSThomas Huth             tcg_gen_mov_i32(tmp, cpu_sr_t);
1603fcf5ef2aSThomas Huth             tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31);
1604fcf5ef2aSThomas Huth 	    tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
1605fcf5ef2aSThomas Huth             tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp);
1606fcf5ef2aSThomas Huth 	    tcg_temp_free(tmp);
1607fcf5ef2aSThomas Huth 	}
1608fcf5ef2aSThomas Huth 	return;
1609fcf5ef2aSThomas Huth     case 0x4025:		/* rotcr Rn */
1610fcf5ef2aSThomas Huth 	{
1611fcf5ef2aSThomas Huth 	    TCGv tmp = tcg_temp_new();
1612fcf5ef2aSThomas Huth             tcg_gen_shli_i32(tmp, cpu_sr_t, 31);
1613fcf5ef2aSThomas Huth             tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1);
1614fcf5ef2aSThomas Huth 	    tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1);
1615fcf5ef2aSThomas Huth             tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp);
1616fcf5ef2aSThomas Huth 	    tcg_temp_free(tmp);
1617fcf5ef2aSThomas Huth 	}
1618fcf5ef2aSThomas Huth 	return;
1619fcf5ef2aSThomas Huth     case 0x4004:		/* rotl Rn */
1620fcf5ef2aSThomas Huth 	tcg_gen_rotli_i32(REG(B11_8), REG(B11_8), 1);
1621fcf5ef2aSThomas Huth         tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0);
1622fcf5ef2aSThomas Huth 	return;
1623fcf5ef2aSThomas Huth     case 0x4005:		/* rotr Rn */
1624fcf5ef2aSThomas Huth         tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0);
1625fcf5ef2aSThomas Huth 	tcg_gen_rotri_i32(REG(B11_8), REG(B11_8), 1);
1626fcf5ef2aSThomas Huth 	return;
1627fcf5ef2aSThomas Huth     case 0x4000:		/* shll Rn */
1628fcf5ef2aSThomas Huth     case 0x4020:		/* shal Rn */
1629fcf5ef2aSThomas Huth         tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31);
1630fcf5ef2aSThomas Huth 	tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
1631fcf5ef2aSThomas Huth 	return;
1632fcf5ef2aSThomas Huth     case 0x4021:		/* shar Rn */
1633fcf5ef2aSThomas Huth         tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1);
1634fcf5ef2aSThomas Huth 	tcg_gen_sari_i32(REG(B11_8), REG(B11_8), 1);
1635fcf5ef2aSThomas Huth 	return;
1636fcf5ef2aSThomas Huth     case 0x4001:		/* shlr Rn */
1637fcf5ef2aSThomas Huth         tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1);
1638fcf5ef2aSThomas Huth 	tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1);
1639fcf5ef2aSThomas Huth 	return;
1640fcf5ef2aSThomas Huth     case 0x4008:		/* shll2 Rn */
1641fcf5ef2aSThomas Huth 	tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 2);
1642fcf5ef2aSThomas Huth 	return;
1643fcf5ef2aSThomas Huth     case 0x4018:		/* shll8 Rn */
1644fcf5ef2aSThomas Huth 	tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 8);
1645fcf5ef2aSThomas Huth 	return;
1646fcf5ef2aSThomas Huth     case 0x4028:		/* shll16 Rn */
1647fcf5ef2aSThomas Huth 	tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 16);
1648fcf5ef2aSThomas Huth 	return;
1649fcf5ef2aSThomas Huth     case 0x4009:		/* shlr2 Rn */
1650fcf5ef2aSThomas Huth 	tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 2);
1651fcf5ef2aSThomas Huth 	return;
1652fcf5ef2aSThomas Huth     case 0x4019:		/* shlr8 Rn */
1653fcf5ef2aSThomas Huth 	tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 8);
1654fcf5ef2aSThomas Huth 	return;
1655fcf5ef2aSThomas Huth     case 0x4029:		/* shlr16 Rn */
1656fcf5ef2aSThomas Huth 	tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 16);
1657fcf5ef2aSThomas Huth 	return;
1658fcf5ef2aSThomas Huth     case 0x401b:		/* tas.b @Rn */
1659fcf5ef2aSThomas Huth         {
1660cb32f179SAurelien Jarno             TCGv val = tcg_const_i32(0x80);
1661cb32f179SAurelien Jarno             tcg_gen_atomic_fetch_or_i32(val, REG(B11_8), val,
1662cb32f179SAurelien Jarno                                         ctx->memidx, MO_UB);
1663fcf5ef2aSThomas Huth             tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0);
1664fcf5ef2aSThomas Huth             tcg_temp_free(val);
1665fcf5ef2aSThomas Huth         }
1666fcf5ef2aSThomas Huth         return;
1667fcf5ef2aSThomas Huth     case 0xf00d: /* fsts FPUL,FRn - FPSCR: Nothing */
1668fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
16697c9f7038SRichard Henderson         tcg_gen_mov_i32(FREG(B11_8), cpu_fpul);
1670fcf5ef2aSThomas Huth 	return;
1671fcf5ef2aSThomas Huth     case 0xf01d: /* flds FRm,FPUL - FPSCR: Nothing */
1672fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
16737c9f7038SRichard Henderson         tcg_gen_mov_i32(cpu_fpul, FREG(B11_8));
1674fcf5ef2aSThomas Huth 	return;
1675fcf5ef2aSThomas Huth     case 0xf02d: /* float FPUL,FRn/DRn - FPSCR: R[PR,Enable.I]/W[Cause,Flag] */
1676fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1677a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_PR) {
1678fcf5ef2aSThomas Huth 	    TCGv_i64 fp;
167993dc9c89SRichard Henderson             if (ctx->opcode & 0x0100) {
168093dc9c89SRichard Henderson                 goto do_illegal;
168193dc9c89SRichard Henderson             }
1682fcf5ef2aSThomas Huth 	    fp = tcg_temp_new_i64();
1683fcf5ef2aSThomas Huth             gen_helper_float_DT(fp, cpu_env, cpu_fpul);
16841e0b21d8SRichard Henderson             gen_store_fpr64(ctx, fp, B11_8);
1685fcf5ef2aSThomas Huth 	    tcg_temp_free_i64(fp);
1686fcf5ef2aSThomas Huth 	}
1687fcf5ef2aSThomas Huth 	else {
16887c9f7038SRichard Henderson             gen_helper_float_FT(FREG(B11_8), cpu_env, cpu_fpul);
1689fcf5ef2aSThomas Huth 	}
1690fcf5ef2aSThomas Huth 	return;
1691fcf5ef2aSThomas Huth     case 0xf03d: /* ftrc FRm/DRm,FPUL - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1692fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1693a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_PR) {
1694fcf5ef2aSThomas Huth 	    TCGv_i64 fp;
169593dc9c89SRichard Henderson             if (ctx->opcode & 0x0100) {
169693dc9c89SRichard Henderson                 goto do_illegal;
169793dc9c89SRichard Henderson             }
1698fcf5ef2aSThomas Huth 	    fp = tcg_temp_new_i64();
16991e0b21d8SRichard Henderson             gen_load_fpr64(ctx, fp, B11_8);
1700fcf5ef2aSThomas Huth             gen_helper_ftrc_DT(cpu_fpul, cpu_env, fp);
1701fcf5ef2aSThomas Huth 	    tcg_temp_free_i64(fp);
1702fcf5ef2aSThomas Huth 	}
1703fcf5ef2aSThomas Huth 	else {
17047c9f7038SRichard Henderson             gen_helper_ftrc_FT(cpu_fpul, cpu_env, FREG(B11_8));
1705fcf5ef2aSThomas Huth 	}
1706fcf5ef2aSThomas Huth 	return;
1707fcf5ef2aSThomas Huth     case 0xf04d: /* fneg FRn/DRn - FPSCR: Nothing */
1708fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
17097c9f7038SRichard Henderson         tcg_gen_xori_i32(FREG(B11_8), FREG(B11_8), 0x80000000);
1710fcf5ef2aSThomas Huth 	return;
171157f5c1b0SAurelien Jarno     case 0xf05d: /* fabs FRn/DRn - FPCSR: Nothing */
1712fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
17137c9f7038SRichard Henderson         tcg_gen_andi_i32(FREG(B11_8), FREG(B11_8), 0x7fffffff);
1714fcf5ef2aSThomas Huth 	return;
1715fcf5ef2aSThomas Huth     case 0xf06d: /* fsqrt FRn */
1716fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1717a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_PR) {
171893dc9c89SRichard Henderson             if (ctx->opcode & 0x0100) {
171993dc9c89SRichard Henderson                 goto do_illegal;
172093dc9c89SRichard Henderson             }
1721fcf5ef2aSThomas Huth 	    TCGv_i64 fp = tcg_temp_new_i64();
17221e0b21d8SRichard Henderson             gen_load_fpr64(ctx, fp, B11_8);
1723fcf5ef2aSThomas Huth             gen_helper_fsqrt_DT(fp, cpu_env, fp);
17241e0b21d8SRichard Henderson             gen_store_fpr64(ctx, fp, B11_8);
1725fcf5ef2aSThomas Huth 	    tcg_temp_free_i64(fp);
1726fcf5ef2aSThomas Huth 	} else {
17277c9f7038SRichard Henderson             gen_helper_fsqrt_FT(FREG(B11_8), cpu_env, FREG(B11_8));
1728fcf5ef2aSThomas Huth 	}
1729fcf5ef2aSThomas Huth 	return;
1730fcf5ef2aSThomas Huth     case 0xf07d: /* fsrra FRn */
1731fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1732fcf5ef2aSThomas Huth 	break;
1733fcf5ef2aSThomas Huth     case 0xf08d: /* fldi0 FRn - FPSCR: R[PR] */
1734fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
17357e9f7ca8SRichard Henderson         CHECK_FPSCR_PR_0
17367c9f7038SRichard Henderson         tcg_gen_movi_i32(FREG(B11_8), 0);
1737fcf5ef2aSThomas Huth         return;
1738fcf5ef2aSThomas Huth     case 0xf09d: /* fldi1 FRn - FPSCR: R[PR] */
1739fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
17407e9f7ca8SRichard Henderson         CHECK_FPSCR_PR_0
17417c9f7038SRichard Henderson         tcg_gen_movi_i32(FREG(B11_8), 0x3f800000);
1742fcf5ef2aSThomas Huth         return;
1743fcf5ef2aSThomas Huth     case 0xf0ad: /* fcnvsd FPUL,DRn */
1744fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1745fcf5ef2aSThomas Huth 	{
1746fcf5ef2aSThomas Huth 	    TCGv_i64 fp = tcg_temp_new_i64();
1747fcf5ef2aSThomas Huth             gen_helper_fcnvsd_FT_DT(fp, cpu_env, cpu_fpul);
17481e0b21d8SRichard Henderson             gen_store_fpr64(ctx, fp, B11_8);
1749fcf5ef2aSThomas Huth 	    tcg_temp_free_i64(fp);
1750fcf5ef2aSThomas Huth 	}
1751fcf5ef2aSThomas Huth 	return;
1752fcf5ef2aSThomas Huth     case 0xf0bd: /* fcnvds DRn,FPUL */
1753fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1754fcf5ef2aSThomas Huth 	{
1755fcf5ef2aSThomas Huth 	    TCGv_i64 fp = tcg_temp_new_i64();
17561e0b21d8SRichard Henderson             gen_load_fpr64(ctx, fp, B11_8);
1757fcf5ef2aSThomas Huth             gen_helper_fcnvds_DT_FT(cpu_fpul, cpu_env, fp);
1758fcf5ef2aSThomas Huth 	    tcg_temp_free_i64(fp);
1759fcf5ef2aSThomas Huth 	}
1760fcf5ef2aSThomas Huth 	return;
1761fcf5ef2aSThomas Huth     case 0xf0ed: /* fipr FVm,FVn */
1762fcf5ef2aSThomas Huth         CHECK_FPU_ENABLED
17637e9f7ca8SRichard Henderson         CHECK_FPSCR_PR_1
17647e9f7ca8SRichard Henderson         {
17657e9f7ca8SRichard Henderson             TCGv m = tcg_const_i32((ctx->opcode >> 8) & 3);
17667e9f7ca8SRichard Henderson             TCGv n = tcg_const_i32((ctx->opcode >> 10) & 3);
1767fcf5ef2aSThomas Huth             gen_helper_fipr(cpu_env, m, n);
1768fcf5ef2aSThomas Huth             tcg_temp_free(m);
1769fcf5ef2aSThomas Huth             tcg_temp_free(n);
1770fcf5ef2aSThomas Huth             return;
1771fcf5ef2aSThomas Huth         }
1772fcf5ef2aSThomas Huth         break;
1773fcf5ef2aSThomas Huth     case 0xf0fd: /* ftrv XMTRX,FVn */
1774fcf5ef2aSThomas Huth         CHECK_FPU_ENABLED
17757e9f7ca8SRichard Henderson         CHECK_FPSCR_PR_1
17767e9f7ca8SRichard Henderson         {
17777e9f7ca8SRichard Henderson             if ((ctx->opcode & 0x0300) != 0x0100) {
17787e9f7ca8SRichard Henderson                 goto do_illegal;
17797e9f7ca8SRichard Henderson             }
17807e9f7ca8SRichard Henderson             TCGv n = tcg_const_i32((ctx->opcode >> 10) & 3);
1781fcf5ef2aSThomas Huth             gen_helper_ftrv(cpu_env, n);
1782fcf5ef2aSThomas Huth             tcg_temp_free(n);
1783fcf5ef2aSThomas Huth             return;
1784fcf5ef2aSThomas Huth         }
1785fcf5ef2aSThomas Huth         break;
1786fcf5ef2aSThomas Huth     }
1787fcf5ef2aSThomas Huth #if 0
1788fcf5ef2aSThomas Huth     fprintf(stderr, "unknown instruction 0x%04x at pc 0x%08x\n",
1789fcf5ef2aSThomas Huth 	    ctx->opcode, ctx->pc);
1790fcf5ef2aSThomas Huth     fflush(stderr);
1791fcf5ef2aSThomas Huth #endif
17926b98213dSRichard Henderson  do_illegal:
17939a562ae7SAurelien Jarno     if (ctx->envflags & DELAY_SLOT_MASK) {
1794dec16c6eSRichard Henderson  do_illegal_slot:
1795dec16c6eSRichard Henderson         gen_save_cpu_state(ctx, true);
1796fcf5ef2aSThomas Huth         gen_helper_raise_slot_illegal_instruction(cpu_env);
1797fcf5ef2aSThomas Huth     } else {
1798dec16c6eSRichard Henderson         gen_save_cpu_state(ctx, true);
1799fcf5ef2aSThomas Huth         gen_helper_raise_illegal_instruction(cpu_env);
1800fcf5ef2aSThomas Huth     }
180163205665SAurelien Jarno     ctx->bstate = BS_EXCP;
1802dec4f042SRichard Henderson     return;
1803dec4f042SRichard Henderson 
1804dec4f042SRichard Henderson  do_fpu_disabled:
1805dec4f042SRichard Henderson     gen_save_cpu_state(ctx, true);
1806dec4f042SRichard Henderson     if (ctx->envflags & DELAY_SLOT_MASK) {
1807dec4f042SRichard Henderson         gen_helper_raise_slot_fpu_disable(cpu_env);
1808dec4f042SRichard Henderson     } else {
1809dec4f042SRichard Henderson         gen_helper_raise_fpu_disable(cpu_env);
1810dec4f042SRichard Henderson     }
1811dec4f042SRichard Henderson     ctx->bstate = BS_EXCP;
1812dec4f042SRichard Henderson     return;
1813fcf5ef2aSThomas Huth }
1814fcf5ef2aSThomas Huth 
1815fcf5ef2aSThomas Huth static void decode_opc(DisasContext * ctx)
1816fcf5ef2aSThomas Huth {
1817a6215749SAurelien Jarno     uint32_t old_flags = ctx->envflags;
1818fcf5ef2aSThomas Huth 
1819fcf5ef2aSThomas Huth     _decode_opc(ctx);
1820fcf5ef2aSThomas Huth 
18219a562ae7SAurelien Jarno     if (old_flags & DELAY_SLOT_MASK) {
1822fcf5ef2aSThomas Huth         /* go out of the delay slot */
18239a562ae7SAurelien Jarno         ctx->envflags &= ~DELAY_SLOT_MASK;
18244bfa602bSRichard Henderson 
18254bfa602bSRichard Henderson         /* When in an exclusive region, we must continue to the end
18264bfa602bSRichard Henderson            for conditional branches.  */
18274bfa602bSRichard Henderson         if (ctx->tbflags & GUSA_EXCLUSIVE
18284bfa602bSRichard Henderson             && old_flags & DELAY_SLOT_CONDITIONAL) {
18294bfa602bSRichard Henderson             gen_delayed_conditional_jump(ctx);
18304bfa602bSRichard Henderson             return;
18314bfa602bSRichard Henderson         }
18324bfa602bSRichard Henderson         /* Otherwise this is probably an invalid gUSA region.
18334bfa602bSRichard Henderson            Drop the GUSA bits so the next TB doesn't see them.  */
18344bfa602bSRichard Henderson         ctx->envflags &= ~GUSA_MASK;
18354bfa602bSRichard Henderson 
1836ac9707eaSAurelien Jarno         tcg_gen_movi_i32(cpu_flags, ctx->envflags);
1837fcf5ef2aSThomas Huth         ctx->bstate = BS_BRANCH;
1838fcf5ef2aSThomas Huth         if (old_flags & DELAY_SLOT_CONDITIONAL) {
1839fcf5ef2aSThomas Huth 	    gen_delayed_conditional_jump(ctx);
1840be53081aSAurelien Jarno         } else {
1841fcf5ef2aSThomas Huth             gen_jump(ctx);
1842fcf5ef2aSThomas Huth 	}
18434bfa602bSRichard Henderson     }
18444bfa602bSRichard Henderson }
1845fcf5ef2aSThomas Huth 
18464bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY
18474bfa602bSRichard Henderson /* For uniprocessors, SH4 uses optimistic restartable atomic sequences.
18484bfa602bSRichard Henderson    Upon an interrupt, a real kernel would simply notice magic values in
18494bfa602bSRichard Henderson    the registers and reset the PC to the start of the sequence.
18504bfa602bSRichard Henderson 
18514bfa602bSRichard Henderson    For QEMU, we cannot do this in quite the same way.  Instead, we notice
18524bfa602bSRichard Henderson    the normal start of such a sequence (mov #-x,r15).  While we can handle
18534bfa602bSRichard Henderson    any sequence via cpu_exec_step_atomic, we can recognize the "normal"
18544bfa602bSRichard Henderson    sequences and transform them into atomic operations as seen by the host.
18554bfa602bSRichard Henderson */
18564bfa602bSRichard Henderson static int decode_gusa(DisasContext *ctx, CPUSH4State *env, int *pmax_insns)
18574bfa602bSRichard Henderson {
1858d6a6cffdSRichard Henderson     uint16_t insns[5];
1859d6a6cffdSRichard Henderson     int ld_adr, ld_dst, ld_mop;
1860d6a6cffdSRichard Henderson     int op_dst, op_src, op_opc;
1861d6a6cffdSRichard Henderson     int mv_src, mt_dst, st_src, st_mop;
1862d6a6cffdSRichard Henderson     TCGv op_arg;
1863d6a6cffdSRichard Henderson 
18644bfa602bSRichard Henderson     uint32_t pc = ctx->pc;
18654bfa602bSRichard Henderson     uint32_t pc_end = ctx->tb->cs_base;
18664bfa602bSRichard Henderson     int backup = sextract32(ctx->tbflags, GUSA_SHIFT, 8);
18674bfa602bSRichard Henderson     int max_insns = (pc_end - pc) / 2;
1868d6a6cffdSRichard Henderson     int i;
18694bfa602bSRichard Henderson 
18704bfa602bSRichard Henderson     if (pc != pc_end + backup || max_insns < 2) {
18714bfa602bSRichard Henderson         /* This is a malformed gUSA region.  Don't do anything special,
18724bfa602bSRichard Henderson            since the interpreter is likely to get confused.  */
18734bfa602bSRichard Henderson         ctx->envflags &= ~GUSA_MASK;
18744bfa602bSRichard Henderson         return 0;
1875fcf5ef2aSThomas Huth     }
18764bfa602bSRichard Henderson 
18774bfa602bSRichard Henderson     if (ctx->tbflags & GUSA_EXCLUSIVE) {
18784bfa602bSRichard Henderson         /* Regardless of single-stepping or the end of the page,
18794bfa602bSRichard Henderson            we must complete execution of the gUSA region while
18804bfa602bSRichard Henderson            holding the exclusive lock.  */
18814bfa602bSRichard Henderson         *pmax_insns = max_insns;
18824bfa602bSRichard Henderson         return 0;
1883fcf5ef2aSThomas Huth     }
1884fcf5ef2aSThomas Huth 
1885d6a6cffdSRichard Henderson     /* The state machine below will consume only a few insns.
1886d6a6cffdSRichard Henderson        If there are more than that in a region, fail now.  */
1887d6a6cffdSRichard Henderson     if (max_insns > ARRAY_SIZE(insns)) {
1888d6a6cffdSRichard Henderson         goto fail;
1889d6a6cffdSRichard Henderson     }
1890d6a6cffdSRichard Henderson 
1891d6a6cffdSRichard Henderson     /* Read all of the insns for the region.  */
1892d6a6cffdSRichard Henderson     for (i = 0; i < max_insns; ++i) {
1893d6a6cffdSRichard Henderson         insns[i] = cpu_lduw_code(env, pc + i * 2);
1894d6a6cffdSRichard Henderson     }
1895d6a6cffdSRichard Henderson 
1896d6a6cffdSRichard Henderson     ld_adr = ld_dst = ld_mop = -1;
1897d6a6cffdSRichard Henderson     mv_src = -1;
1898d6a6cffdSRichard Henderson     op_dst = op_src = op_opc = -1;
1899d6a6cffdSRichard Henderson     mt_dst = -1;
1900d6a6cffdSRichard Henderson     st_src = st_mop = -1;
1901d6a6cffdSRichard Henderson     TCGV_UNUSED(op_arg);
1902d6a6cffdSRichard Henderson     i = 0;
1903d6a6cffdSRichard Henderson 
1904d6a6cffdSRichard Henderson #define NEXT_INSN \
1905d6a6cffdSRichard Henderson     do { if (i >= max_insns) goto fail; ctx->opcode = insns[i++]; } while (0)
1906d6a6cffdSRichard Henderson 
1907d6a6cffdSRichard Henderson     /*
1908d6a6cffdSRichard Henderson      * Expect a load to begin the region.
1909d6a6cffdSRichard Henderson      */
1910d6a6cffdSRichard Henderson     NEXT_INSN;
1911d6a6cffdSRichard Henderson     switch (ctx->opcode & 0xf00f) {
1912d6a6cffdSRichard Henderson     case 0x6000: /* mov.b @Rm,Rn */
1913d6a6cffdSRichard Henderson         ld_mop = MO_SB;
1914d6a6cffdSRichard Henderson         break;
1915d6a6cffdSRichard Henderson     case 0x6001: /* mov.w @Rm,Rn */
1916d6a6cffdSRichard Henderson         ld_mop = MO_TESW;
1917d6a6cffdSRichard Henderson         break;
1918d6a6cffdSRichard Henderson     case 0x6002: /* mov.l @Rm,Rn */
1919d6a6cffdSRichard Henderson         ld_mop = MO_TESL;
1920d6a6cffdSRichard Henderson         break;
1921d6a6cffdSRichard Henderson     default:
1922d6a6cffdSRichard Henderson         goto fail;
1923d6a6cffdSRichard Henderson     }
1924d6a6cffdSRichard Henderson     ld_adr = B7_4;
1925d6a6cffdSRichard Henderson     ld_dst = B11_8;
1926d6a6cffdSRichard Henderson     if (ld_adr == ld_dst) {
1927d6a6cffdSRichard Henderson         goto fail;
1928d6a6cffdSRichard Henderson     }
1929d6a6cffdSRichard Henderson     /* Unless we see a mov, any two-operand operation must use ld_dst.  */
1930d6a6cffdSRichard Henderson     op_dst = ld_dst;
1931d6a6cffdSRichard Henderson 
1932d6a6cffdSRichard Henderson     /*
1933d6a6cffdSRichard Henderson      * Expect an optional register move.
1934d6a6cffdSRichard Henderson      */
1935d6a6cffdSRichard Henderson     NEXT_INSN;
1936d6a6cffdSRichard Henderson     switch (ctx->opcode & 0xf00f) {
1937d6a6cffdSRichard Henderson     case 0x6003: /* mov Rm,Rn */
1938d6a6cffdSRichard Henderson         /* Here we want to recognize ld_dst being saved for later consumtion,
1939d6a6cffdSRichard Henderson            or for another input register being copied so that ld_dst need not
1940d6a6cffdSRichard Henderson            be clobbered during the operation.  */
1941d6a6cffdSRichard Henderson         op_dst = B11_8;
1942d6a6cffdSRichard Henderson         mv_src = B7_4;
1943d6a6cffdSRichard Henderson         if (op_dst == ld_dst) {
1944d6a6cffdSRichard Henderson             /* Overwriting the load output.  */
1945d6a6cffdSRichard Henderson             goto fail;
1946d6a6cffdSRichard Henderson         }
1947d6a6cffdSRichard Henderson         if (mv_src != ld_dst) {
1948d6a6cffdSRichard Henderson             /* Copying a new input; constrain op_src to match the load.  */
1949d6a6cffdSRichard Henderson             op_src = ld_dst;
1950d6a6cffdSRichard Henderson         }
1951d6a6cffdSRichard Henderson         break;
1952d6a6cffdSRichard Henderson 
1953d6a6cffdSRichard Henderson     default:
1954d6a6cffdSRichard Henderson         /* Put back and re-examine as operation.  */
1955d6a6cffdSRichard Henderson         --i;
1956d6a6cffdSRichard Henderson     }
1957d6a6cffdSRichard Henderson 
1958d6a6cffdSRichard Henderson     /*
1959d6a6cffdSRichard Henderson      * Expect the operation.
1960d6a6cffdSRichard Henderson      */
1961d6a6cffdSRichard Henderson     NEXT_INSN;
1962d6a6cffdSRichard Henderson     switch (ctx->opcode & 0xf00f) {
1963d6a6cffdSRichard Henderson     case 0x300c: /* add Rm,Rn */
1964d6a6cffdSRichard Henderson         op_opc = INDEX_op_add_i32;
1965d6a6cffdSRichard Henderson         goto do_reg_op;
1966d6a6cffdSRichard Henderson     case 0x2009: /* and Rm,Rn */
1967d6a6cffdSRichard Henderson         op_opc = INDEX_op_and_i32;
1968d6a6cffdSRichard Henderson         goto do_reg_op;
1969d6a6cffdSRichard Henderson     case 0x200a: /* xor Rm,Rn */
1970d6a6cffdSRichard Henderson         op_opc = INDEX_op_xor_i32;
1971d6a6cffdSRichard Henderson         goto do_reg_op;
1972d6a6cffdSRichard Henderson     case 0x200b: /* or Rm,Rn */
1973d6a6cffdSRichard Henderson         op_opc = INDEX_op_or_i32;
1974d6a6cffdSRichard Henderson     do_reg_op:
1975d6a6cffdSRichard Henderson         /* The operation register should be as expected, and the
1976d6a6cffdSRichard Henderson            other input cannot depend on the load.  */
1977d6a6cffdSRichard Henderson         if (op_dst != B11_8) {
1978d6a6cffdSRichard Henderson             goto fail;
1979d6a6cffdSRichard Henderson         }
1980d6a6cffdSRichard Henderson         if (op_src < 0) {
1981d6a6cffdSRichard Henderson             /* Unconstrainted input.  */
1982d6a6cffdSRichard Henderson             op_src = B7_4;
1983d6a6cffdSRichard Henderson         } else if (op_src == B7_4) {
1984d6a6cffdSRichard Henderson             /* Constrained input matched load.  All operations are
1985d6a6cffdSRichard Henderson                commutative; "swap" them by "moving" the load output
1986d6a6cffdSRichard Henderson                to the (implicit) first argument and the move source
1987d6a6cffdSRichard Henderson                to the (explicit) second argument.  */
1988d6a6cffdSRichard Henderson             op_src = mv_src;
1989d6a6cffdSRichard Henderson         } else {
1990d6a6cffdSRichard Henderson             goto fail;
1991d6a6cffdSRichard Henderson         }
1992d6a6cffdSRichard Henderson         op_arg = REG(op_src);
1993d6a6cffdSRichard Henderson         break;
1994d6a6cffdSRichard Henderson 
1995d6a6cffdSRichard Henderson     case 0x6007: /* not Rm,Rn */
1996d6a6cffdSRichard Henderson         if (ld_dst != B7_4 || mv_src >= 0) {
1997d6a6cffdSRichard Henderson             goto fail;
1998d6a6cffdSRichard Henderson         }
1999d6a6cffdSRichard Henderson         op_dst = B11_8;
2000d6a6cffdSRichard Henderson         op_opc = INDEX_op_xor_i32;
2001d6a6cffdSRichard Henderson         op_arg = tcg_const_i32(-1);
2002d6a6cffdSRichard Henderson         break;
2003d6a6cffdSRichard Henderson 
2004d6a6cffdSRichard Henderson     case 0x7000 ... 0x700f: /* add #imm,Rn */
2005d6a6cffdSRichard Henderson         if (op_dst != B11_8 || mv_src >= 0) {
2006d6a6cffdSRichard Henderson             goto fail;
2007d6a6cffdSRichard Henderson         }
2008d6a6cffdSRichard Henderson         op_opc = INDEX_op_add_i32;
2009d6a6cffdSRichard Henderson         op_arg = tcg_const_i32(B7_0s);
2010d6a6cffdSRichard Henderson         break;
2011d6a6cffdSRichard Henderson 
2012d6a6cffdSRichard Henderson     case 0x3000: /* cmp/eq Rm,Rn */
2013d6a6cffdSRichard Henderson         /* Looking for the middle of a compare-and-swap sequence,
2014d6a6cffdSRichard Henderson            beginning with the compare.  Operands can be either order,
2015d6a6cffdSRichard Henderson            but with only one overlapping the load.  */
2016d6a6cffdSRichard Henderson         if ((ld_dst == B11_8) + (ld_dst == B7_4) != 1 || mv_src >= 0) {
2017d6a6cffdSRichard Henderson             goto fail;
2018d6a6cffdSRichard Henderson         }
2019d6a6cffdSRichard Henderson         op_opc = INDEX_op_setcond_i32;  /* placeholder */
2020d6a6cffdSRichard Henderson         op_src = (ld_dst == B11_8 ? B7_4 : B11_8);
2021d6a6cffdSRichard Henderson         op_arg = REG(op_src);
2022d6a6cffdSRichard Henderson 
2023d6a6cffdSRichard Henderson         NEXT_INSN;
2024d6a6cffdSRichard Henderson         switch (ctx->opcode & 0xff00) {
2025d6a6cffdSRichard Henderson         case 0x8b00: /* bf label */
2026d6a6cffdSRichard Henderson         case 0x8f00: /* bf/s label */
2027d6a6cffdSRichard Henderson             if (pc + (i + 1 + B7_0s) * 2 != pc_end) {
2028d6a6cffdSRichard Henderson                 goto fail;
2029d6a6cffdSRichard Henderson             }
2030d6a6cffdSRichard Henderson             if ((ctx->opcode & 0xff00) == 0x8b00) { /* bf label */
2031d6a6cffdSRichard Henderson                 break;
2032d6a6cffdSRichard Henderson             }
2033d6a6cffdSRichard Henderson             /* We're looking to unconditionally modify Rn with the
2034d6a6cffdSRichard Henderson                result of the comparison, within the delay slot of
2035d6a6cffdSRichard Henderson                the branch.  This is used by older gcc.  */
2036d6a6cffdSRichard Henderson             NEXT_INSN;
2037d6a6cffdSRichard Henderson             if ((ctx->opcode & 0xf0ff) == 0x0029) { /* movt Rn */
2038d6a6cffdSRichard Henderson                 mt_dst = B11_8;
2039d6a6cffdSRichard Henderson             } else {
2040d6a6cffdSRichard Henderson                 goto fail;
2041d6a6cffdSRichard Henderson             }
2042d6a6cffdSRichard Henderson             break;
2043d6a6cffdSRichard Henderson 
2044d6a6cffdSRichard Henderson         default:
2045d6a6cffdSRichard Henderson             goto fail;
2046d6a6cffdSRichard Henderson         }
2047d6a6cffdSRichard Henderson         break;
2048d6a6cffdSRichard Henderson 
2049d6a6cffdSRichard Henderson     case 0x2008: /* tst Rm,Rn */
2050d6a6cffdSRichard Henderson         /* Looking for a compare-and-swap against zero.  */
2051d6a6cffdSRichard Henderson         if (ld_dst != B11_8 || ld_dst != B7_4 || mv_src >= 0) {
2052d6a6cffdSRichard Henderson             goto fail;
2053d6a6cffdSRichard Henderson         }
2054d6a6cffdSRichard Henderson         op_opc = INDEX_op_setcond_i32;
2055d6a6cffdSRichard Henderson         op_arg = tcg_const_i32(0);
2056d6a6cffdSRichard Henderson 
2057d6a6cffdSRichard Henderson         NEXT_INSN;
2058d6a6cffdSRichard Henderson         if ((ctx->opcode & 0xff00) != 0x8900 /* bt label */
2059d6a6cffdSRichard Henderson             || pc + (i + 1 + B7_0s) * 2 != pc_end) {
2060d6a6cffdSRichard Henderson             goto fail;
2061d6a6cffdSRichard Henderson         }
2062d6a6cffdSRichard Henderson         break;
2063d6a6cffdSRichard Henderson 
2064d6a6cffdSRichard Henderson     default:
2065d6a6cffdSRichard Henderson         /* Put back and re-examine as store.  */
2066d6a6cffdSRichard Henderson         --i;
2067d6a6cffdSRichard Henderson     }
2068d6a6cffdSRichard Henderson 
2069d6a6cffdSRichard Henderson     /*
2070d6a6cffdSRichard Henderson      * Expect the store.
2071d6a6cffdSRichard Henderson      */
2072d6a6cffdSRichard Henderson     /* The store must be the last insn.  */
2073d6a6cffdSRichard Henderson     if (i != max_insns - 1) {
2074d6a6cffdSRichard Henderson         goto fail;
2075d6a6cffdSRichard Henderson     }
2076d6a6cffdSRichard Henderson     NEXT_INSN;
2077d6a6cffdSRichard Henderson     switch (ctx->opcode & 0xf00f) {
2078d6a6cffdSRichard Henderson     case 0x2000: /* mov.b Rm,@Rn */
2079d6a6cffdSRichard Henderson         st_mop = MO_UB;
2080d6a6cffdSRichard Henderson         break;
2081d6a6cffdSRichard Henderson     case 0x2001: /* mov.w Rm,@Rn */
2082d6a6cffdSRichard Henderson         st_mop = MO_UW;
2083d6a6cffdSRichard Henderson         break;
2084d6a6cffdSRichard Henderson     case 0x2002: /* mov.l Rm,@Rn */
2085d6a6cffdSRichard Henderson         st_mop = MO_UL;
2086d6a6cffdSRichard Henderson         break;
2087d6a6cffdSRichard Henderson     default:
2088d6a6cffdSRichard Henderson         goto fail;
2089d6a6cffdSRichard Henderson     }
2090d6a6cffdSRichard Henderson     /* The store must match the load.  */
2091d6a6cffdSRichard Henderson     if (ld_adr != B11_8 || st_mop != (ld_mop & MO_SIZE)) {
2092d6a6cffdSRichard Henderson         goto fail;
2093d6a6cffdSRichard Henderson     }
2094d6a6cffdSRichard Henderson     st_src = B7_4;
2095d6a6cffdSRichard Henderson 
2096d6a6cffdSRichard Henderson #undef NEXT_INSN
2097d6a6cffdSRichard Henderson 
2098d6a6cffdSRichard Henderson     /*
2099d6a6cffdSRichard Henderson      * Emit the operation.
2100d6a6cffdSRichard Henderson      */
2101d6a6cffdSRichard Henderson     tcg_gen_insn_start(pc, ctx->envflags);
2102d6a6cffdSRichard Henderson     switch (op_opc) {
2103d6a6cffdSRichard Henderson     case -1:
2104d6a6cffdSRichard Henderson         /* No operation found.  Look for exchange pattern.  */
2105d6a6cffdSRichard Henderson         if (st_src == ld_dst || mv_src >= 0) {
2106d6a6cffdSRichard Henderson             goto fail;
2107d6a6cffdSRichard Henderson         }
2108d6a6cffdSRichard Henderson         tcg_gen_atomic_xchg_i32(REG(ld_dst), REG(ld_adr), REG(st_src),
2109d6a6cffdSRichard Henderson                                 ctx->memidx, ld_mop);
2110d6a6cffdSRichard Henderson         break;
2111d6a6cffdSRichard Henderson 
2112d6a6cffdSRichard Henderson     case INDEX_op_add_i32:
2113d6a6cffdSRichard Henderson         if (op_dst != st_src) {
2114d6a6cffdSRichard Henderson             goto fail;
2115d6a6cffdSRichard Henderson         }
2116d6a6cffdSRichard Henderson         if (op_dst == ld_dst && st_mop == MO_UL) {
2117d6a6cffdSRichard Henderson             tcg_gen_atomic_add_fetch_i32(REG(ld_dst), REG(ld_adr),
2118d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2119d6a6cffdSRichard Henderson         } else {
2120d6a6cffdSRichard Henderson             tcg_gen_atomic_fetch_add_i32(REG(ld_dst), REG(ld_adr),
2121d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2122d6a6cffdSRichard Henderson             if (op_dst != ld_dst) {
2123d6a6cffdSRichard Henderson                 /* Note that mop sizes < 4 cannot use add_fetch
2124d6a6cffdSRichard Henderson                    because it won't carry into the higher bits.  */
2125d6a6cffdSRichard Henderson                 tcg_gen_add_i32(REG(op_dst), REG(ld_dst), op_arg);
2126d6a6cffdSRichard Henderson             }
2127d6a6cffdSRichard Henderson         }
2128d6a6cffdSRichard Henderson         break;
2129d6a6cffdSRichard Henderson 
2130d6a6cffdSRichard Henderson     case INDEX_op_and_i32:
2131d6a6cffdSRichard Henderson         if (op_dst != st_src) {
2132d6a6cffdSRichard Henderson             goto fail;
2133d6a6cffdSRichard Henderson         }
2134d6a6cffdSRichard Henderson         if (op_dst == ld_dst) {
2135d6a6cffdSRichard Henderson             tcg_gen_atomic_and_fetch_i32(REG(ld_dst), REG(ld_adr),
2136d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2137d6a6cffdSRichard Henderson         } else {
2138d6a6cffdSRichard Henderson             tcg_gen_atomic_fetch_and_i32(REG(ld_dst), REG(ld_adr),
2139d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2140d6a6cffdSRichard Henderson             tcg_gen_and_i32(REG(op_dst), REG(ld_dst), op_arg);
2141d6a6cffdSRichard Henderson         }
2142d6a6cffdSRichard Henderson         break;
2143d6a6cffdSRichard Henderson 
2144d6a6cffdSRichard Henderson     case INDEX_op_or_i32:
2145d6a6cffdSRichard Henderson         if (op_dst != st_src) {
2146d6a6cffdSRichard Henderson             goto fail;
2147d6a6cffdSRichard Henderson         }
2148d6a6cffdSRichard Henderson         if (op_dst == ld_dst) {
2149d6a6cffdSRichard Henderson             tcg_gen_atomic_or_fetch_i32(REG(ld_dst), REG(ld_adr),
2150d6a6cffdSRichard Henderson                                         op_arg, ctx->memidx, ld_mop);
2151d6a6cffdSRichard Henderson         } else {
2152d6a6cffdSRichard Henderson             tcg_gen_atomic_fetch_or_i32(REG(ld_dst), REG(ld_adr),
2153d6a6cffdSRichard Henderson                                         op_arg, ctx->memidx, ld_mop);
2154d6a6cffdSRichard Henderson             tcg_gen_or_i32(REG(op_dst), REG(ld_dst), op_arg);
2155d6a6cffdSRichard Henderson         }
2156d6a6cffdSRichard Henderson         break;
2157d6a6cffdSRichard Henderson 
2158d6a6cffdSRichard Henderson     case INDEX_op_xor_i32:
2159d6a6cffdSRichard Henderson         if (op_dst != st_src) {
2160d6a6cffdSRichard Henderson             goto fail;
2161d6a6cffdSRichard Henderson         }
2162d6a6cffdSRichard Henderson         if (op_dst == ld_dst) {
2163d6a6cffdSRichard Henderson             tcg_gen_atomic_xor_fetch_i32(REG(ld_dst), REG(ld_adr),
2164d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2165d6a6cffdSRichard Henderson         } else {
2166d6a6cffdSRichard Henderson             tcg_gen_atomic_fetch_xor_i32(REG(ld_dst), REG(ld_adr),
2167d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2168d6a6cffdSRichard Henderson             tcg_gen_xor_i32(REG(op_dst), REG(ld_dst), op_arg);
2169d6a6cffdSRichard Henderson         }
2170d6a6cffdSRichard Henderson         break;
2171d6a6cffdSRichard Henderson 
2172d6a6cffdSRichard Henderson     case INDEX_op_setcond_i32:
2173d6a6cffdSRichard Henderson         if (st_src == ld_dst) {
2174d6a6cffdSRichard Henderson             goto fail;
2175d6a6cffdSRichard Henderson         }
2176d6a6cffdSRichard Henderson         tcg_gen_atomic_cmpxchg_i32(REG(ld_dst), REG(ld_adr), op_arg,
2177d6a6cffdSRichard Henderson                                    REG(st_src), ctx->memidx, ld_mop);
2178d6a6cffdSRichard Henderson         tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(ld_dst), op_arg);
2179d6a6cffdSRichard Henderson         if (mt_dst >= 0) {
2180d6a6cffdSRichard Henderson             tcg_gen_mov_i32(REG(mt_dst), cpu_sr_t);
2181d6a6cffdSRichard Henderson         }
2182d6a6cffdSRichard Henderson         break;
2183d6a6cffdSRichard Henderson 
2184d6a6cffdSRichard Henderson     default:
2185d6a6cffdSRichard Henderson         g_assert_not_reached();
2186d6a6cffdSRichard Henderson     }
2187d6a6cffdSRichard Henderson 
2188d6a6cffdSRichard Henderson     /* If op_src is not a valid register, then op_arg was a constant.  */
2189d6a6cffdSRichard Henderson     if (op_src < 0) {
2190d6a6cffdSRichard Henderson         tcg_temp_free_i32(op_arg);
2191d6a6cffdSRichard Henderson     }
2192d6a6cffdSRichard Henderson 
2193d6a6cffdSRichard Henderson     /* The entire region has been translated.  */
2194d6a6cffdSRichard Henderson     ctx->envflags &= ~GUSA_MASK;
2195d6a6cffdSRichard Henderson     ctx->pc = pc_end;
2196d6a6cffdSRichard Henderson     return max_insns;
2197d6a6cffdSRichard Henderson 
2198d6a6cffdSRichard Henderson  fail:
21994bfa602bSRichard Henderson     qemu_log_mask(LOG_UNIMP, "Unrecognized gUSA sequence %08x-%08x\n",
22004bfa602bSRichard Henderson                   pc, pc_end);
22014bfa602bSRichard Henderson 
22024bfa602bSRichard Henderson     /* Restart with the EXCLUSIVE bit set, within a TB run via
22034bfa602bSRichard Henderson        cpu_exec_step_atomic holding the exclusive lock.  */
22044bfa602bSRichard Henderson     tcg_gen_insn_start(pc, ctx->envflags);
22054bfa602bSRichard Henderson     ctx->envflags |= GUSA_EXCLUSIVE;
22064bfa602bSRichard Henderson     gen_save_cpu_state(ctx, false);
22074bfa602bSRichard Henderson     gen_helper_exclusive(cpu_env);
22084bfa602bSRichard Henderson     ctx->bstate = BS_EXCP;
22094bfa602bSRichard Henderson 
22104bfa602bSRichard Henderson     /* We're not executing an instruction, but we must report one for the
22114bfa602bSRichard Henderson        purposes of accounting within the TB.  We might as well report the
22124bfa602bSRichard Henderson        entire region consumed via ctx->pc so that it's immediately available
22134bfa602bSRichard Henderson        in the disassembly dump.  */
22144bfa602bSRichard Henderson     ctx->pc = pc_end;
22154bfa602bSRichard Henderson     return 1;
22164bfa602bSRichard Henderson }
22174bfa602bSRichard Henderson #endif
22184bfa602bSRichard Henderson 
2219fcf5ef2aSThomas Huth void gen_intermediate_code(CPUSH4State * env, struct TranslationBlock *tb)
2220fcf5ef2aSThomas Huth {
2221fcf5ef2aSThomas Huth     SuperHCPU *cpu = sh_env_get_cpu(env);
2222fcf5ef2aSThomas Huth     CPUState *cs = CPU(cpu);
2223fcf5ef2aSThomas Huth     DisasContext ctx;
2224fcf5ef2aSThomas Huth     target_ulong pc_start;
2225fcf5ef2aSThomas Huth     int num_insns;
2226fcf5ef2aSThomas Huth     int max_insns;
2227fcf5ef2aSThomas Huth 
2228fcf5ef2aSThomas Huth     pc_start = tb->pc;
2229fcf5ef2aSThomas Huth     ctx.pc = pc_start;
2230a6215749SAurelien Jarno     ctx.tbflags = (uint32_t)tb->flags;
2231e1933d14SRichard Henderson     ctx.envflags = tb->flags & TB_FLAG_ENVFLAGS_MASK;
2232fcf5ef2aSThomas Huth     ctx.bstate = BS_NONE;
2233a6215749SAurelien Jarno     ctx.memidx = (ctx.tbflags & (1u << SR_MD)) == 0 ? 1 : 0;
2234fcf5ef2aSThomas Huth     /* We don't know if the delayed pc came from a dynamic or static branch,
2235fcf5ef2aSThomas Huth        so assume it is a dynamic branch.  */
2236fcf5ef2aSThomas Huth     ctx.delayed_pc = -1; /* use delayed pc from env pointer */
2237fcf5ef2aSThomas Huth     ctx.tb = tb;
2238fcf5ef2aSThomas Huth     ctx.singlestep_enabled = cs->singlestep_enabled;
2239fcf5ef2aSThomas Huth     ctx.features = env->features;
2240a6215749SAurelien Jarno     ctx.has_movcal = (ctx.tbflags & TB_FLAG_PENDING_MOVCA);
22413a3bb8d2SRichard Henderson     ctx.gbank = ((ctx.tbflags & (1 << SR_MD)) &&
22423a3bb8d2SRichard Henderson                  (ctx.tbflags & (1 << SR_RB))) * 0x10;
22435c13bad9SRichard Henderson     ctx.fbank = ctx.tbflags & FPSCR_FR ? 0x10 : 0;
2244fcf5ef2aSThomas Huth 
2245fcf5ef2aSThomas Huth     max_insns = tb->cflags & CF_COUNT_MASK;
2246fcf5ef2aSThomas Huth     if (max_insns == 0) {
2247fcf5ef2aSThomas Huth         max_insns = CF_COUNT_MASK;
2248fcf5ef2aSThomas Huth     }
22494448a836SRichard Henderson     max_insns = MIN(max_insns, TCG_MAX_INSNS);
22504448a836SRichard Henderson 
22514448a836SRichard Henderson     /* Since the ISA is fixed-width, we can bound by the number
22524448a836SRichard Henderson        of instructions remaining on the page.  */
22534448a836SRichard Henderson     num_insns = -(ctx.pc | TARGET_PAGE_MASK) / 2;
22544448a836SRichard Henderson     max_insns = MIN(max_insns, num_insns);
22554448a836SRichard Henderson 
22564448a836SRichard Henderson     /* Single stepping means just that.  */
22574448a836SRichard Henderson     if (ctx.singlestep_enabled || singlestep) {
22584448a836SRichard Henderson         max_insns = 1;
2259fcf5ef2aSThomas Huth     }
2260fcf5ef2aSThomas Huth 
2261fcf5ef2aSThomas Huth     gen_tb_start(tb);
22624448a836SRichard Henderson     num_insns = 0;
22634448a836SRichard Henderson 
22644bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY
22654bfa602bSRichard Henderson     if (ctx.tbflags & GUSA_MASK) {
22664bfa602bSRichard Henderson         num_insns = decode_gusa(&ctx, env, &max_insns);
22674bfa602bSRichard Henderson     }
22684bfa602bSRichard Henderson #endif
22694bfa602bSRichard Henderson 
22704448a836SRichard Henderson     while (ctx.bstate == BS_NONE
22714448a836SRichard Henderson            && num_insns < max_insns
22724448a836SRichard Henderson            && !tcg_op_buf_full()) {
2273a6215749SAurelien Jarno         tcg_gen_insn_start(ctx.pc, ctx.envflags);
2274fcf5ef2aSThomas Huth         num_insns++;
2275fcf5ef2aSThomas Huth 
2276fcf5ef2aSThomas Huth         if (unlikely(cpu_breakpoint_test(cs, ctx.pc, BP_ANY))) {
2277fcf5ef2aSThomas Huth             /* We have hit a breakpoint - make sure PC is up-to-date */
2278ac9707eaSAurelien Jarno             gen_save_cpu_state(&ctx, true);
2279fcf5ef2aSThomas Huth             gen_helper_debug(cpu_env);
228063205665SAurelien Jarno             ctx.bstate = BS_EXCP;
2281fcf5ef2aSThomas Huth             /* The address covered by the breakpoint must be included in
2282fcf5ef2aSThomas Huth                [tb->pc, tb->pc + tb->size) in order to for it to be
2283fcf5ef2aSThomas Huth                properly cleared -- thus we increment the PC here so that
2284fcf5ef2aSThomas Huth                the logic setting tb->size below does the right thing.  */
2285fcf5ef2aSThomas Huth             ctx.pc += 2;
2286fcf5ef2aSThomas Huth             break;
2287fcf5ef2aSThomas Huth         }
2288fcf5ef2aSThomas Huth 
2289fcf5ef2aSThomas Huth         if (num_insns == max_insns && (tb->cflags & CF_LAST_IO)) {
2290fcf5ef2aSThomas Huth             gen_io_start();
2291fcf5ef2aSThomas Huth         }
2292fcf5ef2aSThomas Huth 
2293fcf5ef2aSThomas Huth         ctx.opcode = cpu_lduw_code(env, ctx.pc);
2294fcf5ef2aSThomas Huth 	decode_opc(&ctx);
2295fcf5ef2aSThomas Huth 	ctx.pc += 2;
2296fcf5ef2aSThomas Huth     }
22974448a836SRichard Henderson     if (tb->cflags & CF_LAST_IO) {
2298fcf5ef2aSThomas Huth         gen_io_end();
22994448a836SRichard Henderson     }
23004bfa602bSRichard Henderson 
23014bfa602bSRichard Henderson     if (ctx.tbflags & GUSA_EXCLUSIVE) {
23024bfa602bSRichard Henderson         /* Ending the region of exclusivity.  Clear the bits.  */
23034bfa602bSRichard Henderson         ctx.envflags &= ~GUSA_MASK;
23044bfa602bSRichard Henderson     }
23054bfa602bSRichard Henderson 
2306fcf5ef2aSThomas Huth     if (cs->singlestep_enabled) {
2307ac9707eaSAurelien Jarno         gen_save_cpu_state(&ctx, true);
2308fcf5ef2aSThomas Huth         gen_helper_debug(cpu_env);
2309fcf5ef2aSThomas Huth     } else {
2310fcf5ef2aSThomas Huth 	switch (ctx.bstate) {
2311fcf5ef2aSThomas Huth         case BS_STOP:
2312ac9707eaSAurelien Jarno             gen_save_cpu_state(&ctx, true);
23130fc37a8bSAurelien Jarno             tcg_gen_exit_tb(0);
23140fc37a8bSAurelien Jarno             break;
2315fcf5ef2aSThomas Huth         case BS_NONE:
2316ac9707eaSAurelien Jarno             gen_save_cpu_state(&ctx, false);
2317fcf5ef2aSThomas Huth             gen_goto_tb(&ctx, 0, ctx.pc);
2318fcf5ef2aSThomas Huth             break;
2319fcf5ef2aSThomas Huth         case BS_EXCP:
232063205665SAurelien Jarno             /* fall through */
2321fcf5ef2aSThomas Huth         case BS_BRANCH:
2322fcf5ef2aSThomas Huth         default:
2323fcf5ef2aSThomas Huth             break;
2324fcf5ef2aSThomas Huth 	}
2325fcf5ef2aSThomas Huth     }
2326fcf5ef2aSThomas Huth 
2327fcf5ef2aSThomas Huth     gen_tb_end(tb, num_insns);
2328fcf5ef2aSThomas Huth 
2329fcf5ef2aSThomas Huth     tb->size = ctx.pc - pc_start;
2330fcf5ef2aSThomas Huth     tb->icount = num_insns;
2331fcf5ef2aSThomas Huth 
2332fcf5ef2aSThomas Huth #ifdef DEBUG_DISAS
2333fcf5ef2aSThomas Huth     if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)
2334fcf5ef2aSThomas Huth         && qemu_log_in_addr_range(pc_start)) {
2335fcf5ef2aSThomas Huth         qemu_log_lock();
2336fcf5ef2aSThomas Huth 	qemu_log("IN:\n");	/* , lookup_symbol(pc_start)); */
2337fcf5ef2aSThomas Huth         log_target_disas(cs, pc_start, ctx.pc - pc_start, 0);
2338fcf5ef2aSThomas Huth 	qemu_log("\n");
2339fcf5ef2aSThomas Huth         qemu_log_unlock();
2340fcf5ef2aSThomas Huth     }
2341fcf5ef2aSThomas Huth #endif
2342fcf5ef2aSThomas Huth }
2343fcf5ef2aSThomas Huth 
2344fcf5ef2aSThomas Huth void restore_state_to_opc(CPUSH4State *env, TranslationBlock *tb,
2345fcf5ef2aSThomas Huth                           target_ulong *data)
2346fcf5ef2aSThomas Huth {
2347fcf5ef2aSThomas Huth     env->pc = data[0];
2348fcf5ef2aSThomas Huth     env->flags = data[1];
2349ac9707eaSAurelien Jarno     /* Theoretically delayed_pc should also be restored. In practice the
2350ac9707eaSAurelien Jarno        branch instruction is re-executed after exception, so the delayed
2351ac9707eaSAurelien Jarno        branch target will be recomputed. */
2352fcf5ef2aSThomas Huth }
2353