xref: /openbmc/qemu/target/sh4/translate.c (revision 52df5adce9c028cec91cc0c10f7012b17212ea35)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  *  SH4 translation
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  *  Copyright (c) 2005 Samuel Tardieu
5fcf5ef2aSThomas Huth  *
6fcf5ef2aSThomas Huth  * This library is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth  * modify it under the terms of the GNU Lesser General Public
8fcf5ef2aSThomas Huth  * License as published by the Free Software Foundation; either
96faf2b6cSThomas Huth  * version 2.1 of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth  *
11fcf5ef2aSThomas Huth  * This library is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14fcf5ef2aSThomas Huth  * Lesser General Public License for more details.
15fcf5ef2aSThomas Huth  *
16fcf5ef2aSThomas Huth  * You should have received a copy of the GNU Lesser General Public
17fcf5ef2aSThomas Huth  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18fcf5ef2aSThomas Huth  */
19fcf5ef2aSThomas Huth 
20fcf5ef2aSThomas Huth #define DEBUG_DISAS
21fcf5ef2aSThomas Huth 
22fcf5ef2aSThomas Huth #include "qemu/osdep.h"
23fcf5ef2aSThomas Huth #include "cpu.h"
24fcf5ef2aSThomas Huth #include "disas/disas.h"
25fcf5ef2aSThomas Huth #include "exec/exec-all.h"
26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
27fcf5ef2aSThomas Huth #include "exec/cpu_ldst.h"
28fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
29fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
304834871bSRichard Henderson #include "exec/translator.h"
31fcf5ef2aSThomas Huth #include "exec/log.h"
3290c84c56SMarkus Armbruster #include "qemu/qemu-print.h"
33fcf5ef2aSThomas Huth 
34fcf5ef2aSThomas Huth 
35fcf5ef2aSThomas Huth typedef struct DisasContext {
366f1c2af6SRichard Henderson     DisasContextBase base;
376f1c2af6SRichard Henderson 
38a6215749SAurelien Jarno     uint32_t tbflags;  /* should stay unmodified during the TB translation */
39a6215749SAurelien Jarno     uint32_t envflags; /* should stay in sync with env->flags using TCG ops */
40fcf5ef2aSThomas Huth     int memidx;
413a3bb8d2SRichard Henderson     int gbank;
425c13bad9SRichard Henderson     int fbank;
43fcf5ef2aSThomas Huth     uint32_t delayed_pc;
44fcf5ef2aSThomas Huth     uint32_t features;
456f1c2af6SRichard Henderson 
466f1c2af6SRichard Henderson     uint16_t opcode;
476f1c2af6SRichard Henderson 
486f1c2af6SRichard Henderson     bool has_movcal;
49fcf5ef2aSThomas Huth } DisasContext;
50fcf5ef2aSThomas Huth 
51fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
52fcf5ef2aSThomas Huth #define IS_USER(ctx) 1
53fcf5ef2aSThomas Huth #else
54a6215749SAurelien Jarno #define IS_USER(ctx) (!(ctx->tbflags & (1u << SR_MD)))
55fcf5ef2aSThomas Huth #endif
56fcf5ef2aSThomas Huth 
576f1c2af6SRichard Henderson /* Target-specific values for ctx->base.is_jmp.  */
584834871bSRichard Henderson /* We want to exit back to the cpu loop for some reason.
594834871bSRichard Henderson    Usually this is to recognize interrupts immediately.  */
604834871bSRichard Henderson #define DISAS_STOP    DISAS_TARGET_0
61fcf5ef2aSThomas Huth 
62fcf5ef2aSThomas Huth /* global register indexes */
633a3bb8d2SRichard Henderson static TCGv cpu_gregs[32];
64fcf5ef2aSThomas Huth static TCGv cpu_sr, cpu_sr_m, cpu_sr_q, cpu_sr_t;
65fcf5ef2aSThomas Huth static TCGv cpu_pc, cpu_ssr, cpu_spc, cpu_gbr;
66fcf5ef2aSThomas Huth static TCGv cpu_vbr, cpu_sgr, cpu_dbr, cpu_mach, cpu_macl;
67f85da308SRichard Henderson static TCGv cpu_pr, cpu_fpscr, cpu_fpul;
68f85da308SRichard Henderson static TCGv cpu_lock_addr, cpu_lock_value;
69fcf5ef2aSThomas Huth static TCGv cpu_fregs[32];
70fcf5ef2aSThomas Huth 
71fcf5ef2aSThomas Huth /* internal register indexes */
7247b9f4d5SAurelien Jarno static TCGv cpu_flags, cpu_delayed_pc, cpu_delayed_cond;
73fcf5ef2aSThomas Huth 
74fcf5ef2aSThomas Huth #include "exec/gen-icount.h"
75fcf5ef2aSThomas Huth 
76fcf5ef2aSThomas Huth void sh4_translate_init(void)
77fcf5ef2aSThomas Huth {
78fcf5ef2aSThomas Huth     int i;
79fcf5ef2aSThomas Huth     static const char * const gregnames[24] = {
80fcf5ef2aSThomas Huth         "R0_BANK0", "R1_BANK0", "R2_BANK0", "R3_BANK0",
81fcf5ef2aSThomas Huth         "R4_BANK0", "R5_BANK0", "R6_BANK0", "R7_BANK0",
82fcf5ef2aSThomas Huth         "R8", "R9", "R10", "R11", "R12", "R13", "R14", "R15",
83fcf5ef2aSThomas Huth         "R0_BANK1", "R1_BANK1", "R2_BANK1", "R3_BANK1",
84fcf5ef2aSThomas Huth         "R4_BANK1", "R5_BANK1", "R6_BANK1", "R7_BANK1"
85fcf5ef2aSThomas Huth     };
86fcf5ef2aSThomas Huth     static const char * const fregnames[32] = {
87fcf5ef2aSThomas Huth          "FPR0_BANK0",  "FPR1_BANK0",  "FPR2_BANK0",  "FPR3_BANK0",
88fcf5ef2aSThomas Huth          "FPR4_BANK0",  "FPR5_BANK0",  "FPR6_BANK0",  "FPR7_BANK0",
89fcf5ef2aSThomas Huth          "FPR8_BANK0",  "FPR9_BANK0", "FPR10_BANK0", "FPR11_BANK0",
90fcf5ef2aSThomas Huth         "FPR12_BANK0", "FPR13_BANK0", "FPR14_BANK0", "FPR15_BANK0",
91fcf5ef2aSThomas Huth          "FPR0_BANK1",  "FPR1_BANK1",  "FPR2_BANK1",  "FPR3_BANK1",
92fcf5ef2aSThomas Huth          "FPR4_BANK1",  "FPR5_BANK1",  "FPR6_BANK1",  "FPR7_BANK1",
93fcf5ef2aSThomas Huth          "FPR8_BANK1",  "FPR9_BANK1", "FPR10_BANK1", "FPR11_BANK1",
94fcf5ef2aSThomas Huth         "FPR12_BANK1", "FPR13_BANK1", "FPR14_BANK1", "FPR15_BANK1",
95fcf5ef2aSThomas Huth     };
96fcf5ef2aSThomas Huth 
973a3bb8d2SRichard Henderson     for (i = 0; i < 24; i++) {
98fcf5ef2aSThomas Huth         cpu_gregs[i] = tcg_global_mem_new_i32(cpu_env,
99fcf5ef2aSThomas Huth                                               offsetof(CPUSH4State, gregs[i]),
100fcf5ef2aSThomas Huth                                               gregnames[i]);
1013a3bb8d2SRichard Henderson     }
1023a3bb8d2SRichard Henderson     memcpy(cpu_gregs + 24, cpu_gregs + 8, 8 * sizeof(TCGv));
103fcf5ef2aSThomas Huth 
104fcf5ef2aSThomas Huth     cpu_pc = tcg_global_mem_new_i32(cpu_env,
105fcf5ef2aSThomas Huth                                     offsetof(CPUSH4State, pc), "PC");
106fcf5ef2aSThomas Huth     cpu_sr = tcg_global_mem_new_i32(cpu_env,
107fcf5ef2aSThomas Huth                                     offsetof(CPUSH4State, sr), "SR");
108fcf5ef2aSThomas Huth     cpu_sr_m = tcg_global_mem_new_i32(cpu_env,
109fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, sr_m), "SR_M");
110fcf5ef2aSThomas Huth     cpu_sr_q = tcg_global_mem_new_i32(cpu_env,
111fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, sr_q), "SR_Q");
112fcf5ef2aSThomas Huth     cpu_sr_t = tcg_global_mem_new_i32(cpu_env,
113fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, sr_t), "SR_T");
114fcf5ef2aSThomas Huth     cpu_ssr = tcg_global_mem_new_i32(cpu_env,
115fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, ssr), "SSR");
116fcf5ef2aSThomas Huth     cpu_spc = tcg_global_mem_new_i32(cpu_env,
117fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, spc), "SPC");
118fcf5ef2aSThomas Huth     cpu_gbr = tcg_global_mem_new_i32(cpu_env,
119fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, gbr), "GBR");
120fcf5ef2aSThomas Huth     cpu_vbr = tcg_global_mem_new_i32(cpu_env,
121fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, vbr), "VBR");
122fcf5ef2aSThomas Huth     cpu_sgr = tcg_global_mem_new_i32(cpu_env,
123fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, sgr), "SGR");
124fcf5ef2aSThomas Huth     cpu_dbr = tcg_global_mem_new_i32(cpu_env,
125fcf5ef2aSThomas Huth                                      offsetof(CPUSH4State, dbr), "DBR");
126fcf5ef2aSThomas Huth     cpu_mach = tcg_global_mem_new_i32(cpu_env,
127fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, mach), "MACH");
128fcf5ef2aSThomas Huth     cpu_macl = tcg_global_mem_new_i32(cpu_env,
129fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, macl), "MACL");
130fcf5ef2aSThomas Huth     cpu_pr = tcg_global_mem_new_i32(cpu_env,
131fcf5ef2aSThomas Huth                                     offsetof(CPUSH4State, pr), "PR");
132fcf5ef2aSThomas Huth     cpu_fpscr = tcg_global_mem_new_i32(cpu_env,
133fcf5ef2aSThomas Huth                                        offsetof(CPUSH4State, fpscr), "FPSCR");
134fcf5ef2aSThomas Huth     cpu_fpul = tcg_global_mem_new_i32(cpu_env,
135fcf5ef2aSThomas Huth                                       offsetof(CPUSH4State, fpul), "FPUL");
136fcf5ef2aSThomas Huth 
137fcf5ef2aSThomas Huth     cpu_flags = tcg_global_mem_new_i32(cpu_env,
138fcf5ef2aSThomas Huth 				       offsetof(CPUSH4State, flags), "_flags_");
139fcf5ef2aSThomas Huth     cpu_delayed_pc = tcg_global_mem_new_i32(cpu_env,
140fcf5ef2aSThomas Huth 					    offsetof(CPUSH4State, delayed_pc),
141fcf5ef2aSThomas Huth 					    "_delayed_pc_");
14247b9f4d5SAurelien Jarno     cpu_delayed_cond = tcg_global_mem_new_i32(cpu_env,
14347b9f4d5SAurelien Jarno                                               offsetof(CPUSH4State,
14447b9f4d5SAurelien Jarno                                                        delayed_cond),
14547b9f4d5SAurelien Jarno                                               "_delayed_cond_");
146f85da308SRichard Henderson     cpu_lock_addr = tcg_global_mem_new_i32(cpu_env,
147f85da308SRichard Henderson                                            offsetof(CPUSH4State, lock_addr),
148f85da308SRichard Henderson                                            "_lock_addr_");
149f85da308SRichard Henderson     cpu_lock_value = tcg_global_mem_new_i32(cpu_env,
150f85da308SRichard Henderson                                             offsetof(CPUSH4State, lock_value),
151f85da308SRichard Henderson                                             "_lock_value_");
152fcf5ef2aSThomas Huth 
153fcf5ef2aSThomas Huth     for (i = 0; i < 32; i++)
154fcf5ef2aSThomas Huth         cpu_fregs[i] = tcg_global_mem_new_i32(cpu_env,
155fcf5ef2aSThomas Huth                                               offsetof(CPUSH4State, fregs[i]),
156fcf5ef2aSThomas Huth                                               fregnames[i]);
157fcf5ef2aSThomas Huth }
158fcf5ef2aSThomas Huth 
15990c84c56SMarkus Armbruster void superh_cpu_dump_state(CPUState *cs, FILE *f, int flags)
160fcf5ef2aSThomas Huth {
161fcf5ef2aSThomas Huth     SuperHCPU *cpu = SUPERH_CPU(cs);
162fcf5ef2aSThomas Huth     CPUSH4State *env = &cpu->env;
163fcf5ef2aSThomas Huth     int i;
16490c84c56SMarkus Armbruster 
16590c84c56SMarkus Armbruster     qemu_fprintf(f, "pc=0x%08x sr=0x%08x pr=0x%08x fpscr=0x%08x\n",
166fcf5ef2aSThomas Huth                  env->pc, cpu_read_sr(env), env->pr, env->fpscr);
16790c84c56SMarkus Armbruster     qemu_fprintf(f, "spc=0x%08x ssr=0x%08x gbr=0x%08x vbr=0x%08x\n",
168fcf5ef2aSThomas Huth                  env->spc, env->ssr, env->gbr, env->vbr);
16990c84c56SMarkus Armbruster     qemu_fprintf(f, "sgr=0x%08x dbr=0x%08x delayed_pc=0x%08x fpul=0x%08x\n",
170fcf5ef2aSThomas Huth                  env->sgr, env->dbr, env->delayed_pc, env->fpul);
171fcf5ef2aSThomas Huth     for (i = 0; i < 24; i += 4) {
17290c84c56SMarkus Armbruster         qemu_printf("r%d=0x%08x r%d=0x%08x r%d=0x%08x r%d=0x%08x\n",
173fcf5ef2aSThomas Huth 		    i, env->gregs[i], i + 1, env->gregs[i + 1],
174fcf5ef2aSThomas Huth 		    i + 2, env->gregs[i + 2], i + 3, env->gregs[i + 3]);
175fcf5ef2aSThomas Huth     }
176fcf5ef2aSThomas Huth     if (env->flags & DELAY_SLOT) {
17790c84c56SMarkus Armbruster         qemu_printf("in delay slot (delayed_pc=0x%08x)\n",
178fcf5ef2aSThomas Huth 		    env->delayed_pc);
179fcf5ef2aSThomas Huth     } else if (env->flags & DELAY_SLOT_CONDITIONAL) {
18090c84c56SMarkus Armbruster         qemu_printf("in conditional delay slot (delayed_pc=0x%08x)\n",
181fcf5ef2aSThomas Huth 		    env->delayed_pc);
182be53081aSAurelien Jarno     } else if (env->flags & DELAY_SLOT_RTE) {
18390c84c56SMarkus Armbruster         qemu_fprintf(f, "in rte delay slot (delayed_pc=0x%08x)\n",
184be53081aSAurelien Jarno                      env->delayed_pc);
185fcf5ef2aSThomas Huth     }
186fcf5ef2aSThomas Huth }
187fcf5ef2aSThomas Huth 
188fcf5ef2aSThomas Huth static void gen_read_sr(TCGv dst)
189fcf5ef2aSThomas Huth {
190fcf5ef2aSThomas Huth     TCGv t0 = tcg_temp_new();
191fcf5ef2aSThomas Huth     tcg_gen_shli_i32(t0, cpu_sr_q, SR_Q);
192fcf5ef2aSThomas Huth     tcg_gen_or_i32(dst, dst, t0);
193fcf5ef2aSThomas Huth     tcg_gen_shli_i32(t0, cpu_sr_m, SR_M);
194fcf5ef2aSThomas Huth     tcg_gen_or_i32(dst, dst, t0);
195fcf5ef2aSThomas Huth     tcg_gen_shli_i32(t0, cpu_sr_t, SR_T);
196fcf5ef2aSThomas Huth     tcg_gen_or_i32(dst, cpu_sr, t0);
197fcf5ef2aSThomas Huth     tcg_temp_free_i32(t0);
198fcf5ef2aSThomas Huth }
199fcf5ef2aSThomas Huth 
200fcf5ef2aSThomas Huth static void gen_write_sr(TCGv src)
201fcf5ef2aSThomas Huth {
202fcf5ef2aSThomas Huth     tcg_gen_andi_i32(cpu_sr, src,
203fcf5ef2aSThomas Huth                      ~((1u << SR_Q) | (1u << SR_M) | (1u << SR_T)));
204a380f9dbSAurelien Jarno     tcg_gen_extract_i32(cpu_sr_q, src, SR_Q, 1);
205a380f9dbSAurelien Jarno     tcg_gen_extract_i32(cpu_sr_m, src, SR_M, 1);
206a380f9dbSAurelien Jarno     tcg_gen_extract_i32(cpu_sr_t, src, SR_T, 1);
207fcf5ef2aSThomas Huth }
208fcf5ef2aSThomas Huth 
209ac9707eaSAurelien Jarno static inline void gen_save_cpu_state(DisasContext *ctx, bool save_pc)
210ac9707eaSAurelien Jarno {
211ac9707eaSAurelien Jarno     if (save_pc) {
2126f1c2af6SRichard Henderson         tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next);
213ac9707eaSAurelien Jarno     }
214ac9707eaSAurelien Jarno     if (ctx->delayed_pc != (uint32_t) -1) {
215ac9707eaSAurelien Jarno         tcg_gen_movi_i32(cpu_delayed_pc, ctx->delayed_pc);
216ac9707eaSAurelien Jarno     }
217e1933d14SRichard Henderson     if ((ctx->tbflags & TB_FLAG_ENVFLAGS_MASK) != ctx->envflags) {
218ac9707eaSAurelien Jarno         tcg_gen_movi_i32(cpu_flags, ctx->envflags);
219ac9707eaSAurelien Jarno     }
220ac9707eaSAurelien Jarno }
221ac9707eaSAurelien Jarno 
222ec2eb22eSRichard Henderson static inline bool use_exit_tb(DisasContext *ctx)
223ec2eb22eSRichard Henderson {
224ec2eb22eSRichard Henderson     return (ctx->tbflags & GUSA_EXCLUSIVE) != 0;
225ec2eb22eSRichard Henderson }
226ec2eb22eSRichard Henderson 
2273f1e2098SRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ulong dest)
228fcf5ef2aSThomas Huth {
2293f1e2098SRichard Henderson     if (use_exit_tb(ctx)) {
2304bfa602bSRichard Henderson         return false;
2314bfa602bSRichard Henderson     }
2323f1e2098SRichard Henderson     return translator_use_goto_tb(&ctx->base, dest);
233fcf5ef2aSThomas Huth }
234fcf5ef2aSThomas Huth 
235fcf5ef2aSThomas Huth static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest)
236fcf5ef2aSThomas Huth {
237fcf5ef2aSThomas Huth     if (use_goto_tb(ctx, dest)) {
238fcf5ef2aSThomas Huth         tcg_gen_goto_tb(n);
239fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_pc, dest);
24007ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, n);
241fcf5ef2aSThomas Huth     } else {
242fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_pc, dest);
243*52df5adcSRichard Henderson         if (use_exit_tb(ctx)) {
24407ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
245ec2eb22eSRichard Henderson         } else {
2467f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
247ec2eb22eSRichard Henderson         }
248fcf5ef2aSThomas Huth     }
2496f1c2af6SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
250fcf5ef2aSThomas Huth }
251fcf5ef2aSThomas Huth 
252fcf5ef2aSThomas Huth static void gen_jump(DisasContext * ctx)
253fcf5ef2aSThomas Huth {
254ec2eb22eSRichard Henderson     if (ctx->delayed_pc == -1) {
255fcf5ef2aSThomas Huth 	/* Target is not statically known, it comes necessarily from a
256fcf5ef2aSThomas Huth 	   delayed jump as immediate jump are conditinal jumps */
257fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(cpu_pc, cpu_delayed_pc);
258ac9707eaSAurelien Jarno         tcg_gen_discard_i32(cpu_delayed_pc);
259*52df5adcSRichard Henderson         if (use_exit_tb(ctx)) {
26007ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
261fcf5ef2aSThomas Huth         } else {
2627f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
263ec2eb22eSRichard Henderson         }
2646f1c2af6SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
265ec2eb22eSRichard Henderson     } else {
266fcf5ef2aSThomas Huth 	gen_goto_tb(ctx, 0, ctx->delayed_pc);
267fcf5ef2aSThomas Huth     }
268fcf5ef2aSThomas Huth }
269fcf5ef2aSThomas Huth 
270fcf5ef2aSThomas Huth /* Immediate conditional jump (bt or bf) */
2714bfa602bSRichard Henderson static void gen_conditional_jump(DisasContext *ctx, target_ulong dest,
2724bfa602bSRichard Henderson                                  bool jump_if_true)
273fcf5ef2aSThomas Huth {
274fcf5ef2aSThomas Huth     TCGLabel *l1 = gen_new_label();
2754bfa602bSRichard Henderson     TCGCond cond_not_taken = jump_if_true ? TCG_COND_EQ : TCG_COND_NE;
2764bfa602bSRichard Henderson 
2774bfa602bSRichard Henderson     if (ctx->tbflags & GUSA_EXCLUSIVE) {
2784bfa602bSRichard Henderson         /* When in an exclusive region, we must continue to the end.
2794bfa602bSRichard Henderson            Therefore, exit the region on a taken branch, but otherwise
2804bfa602bSRichard Henderson            fall through to the next instruction.  */
2814bfa602bSRichard Henderson         tcg_gen_brcondi_i32(cond_not_taken, cpu_sr_t, 0, l1);
2824bfa602bSRichard Henderson         tcg_gen_movi_i32(cpu_flags, ctx->envflags & ~GUSA_MASK);
2834bfa602bSRichard Henderson         /* Note that this won't actually use a goto_tb opcode because we
2844bfa602bSRichard Henderson            disallow it in use_goto_tb, but it handles exit + singlestep.  */
2854bfa602bSRichard Henderson         gen_goto_tb(ctx, 0, dest);
286fcf5ef2aSThomas Huth         gen_set_label(l1);
2875b38d026SLaurent Vivier         ctx->base.is_jmp = DISAS_NEXT;
2884bfa602bSRichard Henderson         return;
2894bfa602bSRichard Henderson     }
2904bfa602bSRichard Henderson 
2914bfa602bSRichard Henderson     gen_save_cpu_state(ctx, false);
2924bfa602bSRichard Henderson     tcg_gen_brcondi_i32(cond_not_taken, cpu_sr_t, 0, l1);
2934bfa602bSRichard Henderson     gen_goto_tb(ctx, 0, dest);
2944bfa602bSRichard Henderson     gen_set_label(l1);
2956f1c2af6SRichard Henderson     gen_goto_tb(ctx, 1, ctx->base.pc_next + 2);
2966f1c2af6SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
297fcf5ef2aSThomas Huth }
298fcf5ef2aSThomas Huth 
299fcf5ef2aSThomas Huth /* Delayed conditional jump (bt or bf) */
300fcf5ef2aSThomas Huth static void gen_delayed_conditional_jump(DisasContext * ctx)
301fcf5ef2aSThomas Huth {
3024bfa602bSRichard Henderson     TCGLabel *l1 = gen_new_label();
3034bfa602bSRichard Henderson     TCGv ds = tcg_temp_new();
304fcf5ef2aSThomas Huth 
30547b9f4d5SAurelien Jarno     tcg_gen_mov_i32(ds, cpu_delayed_cond);
30647b9f4d5SAurelien Jarno     tcg_gen_discard_i32(cpu_delayed_cond);
3074bfa602bSRichard Henderson 
3084bfa602bSRichard Henderson     if (ctx->tbflags & GUSA_EXCLUSIVE) {
3094bfa602bSRichard Henderson         /* When in an exclusive region, we must continue to the end.
3104bfa602bSRichard Henderson            Therefore, exit the region on a taken branch, but otherwise
3114bfa602bSRichard Henderson            fall through to the next instruction.  */
3124bfa602bSRichard Henderson         tcg_gen_brcondi_i32(TCG_COND_EQ, ds, 0, l1);
3134bfa602bSRichard Henderson 
3144bfa602bSRichard Henderson         /* Leave the gUSA region.  */
3154bfa602bSRichard Henderson         tcg_gen_movi_i32(cpu_flags, ctx->envflags & ~GUSA_MASK);
3164bfa602bSRichard Henderson         gen_jump(ctx);
3174bfa602bSRichard Henderson 
3184bfa602bSRichard Henderson         gen_set_label(l1);
3196f1c2af6SRichard Henderson         ctx->base.is_jmp = DISAS_NEXT;
3204bfa602bSRichard Henderson         return;
3214bfa602bSRichard Henderson     }
3224bfa602bSRichard Henderson 
323fcf5ef2aSThomas Huth     tcg_gen_brcondi_i32(TCG_COND_NE, ds, 0, l1);
3246f1c2af6SRichard Henderson     gen_goto_tb(ctx, 1, ctx->base.pc_next + 2);
325fcf5ef2aSThomas Huth     gen_set_label(l1);
326fcf5ef2aSThomas Huth     gen_jump(ctx);
327fcf5ef2aSThomas Huth }
328fcf5ef2aSThomas Huth 
329e5d8053eSRichard Henderson static inline void gen_load_fpr64(DisasContext *ctx, TCGv_i64 t, int reg)
330fcf5ef2aSThomas Huth {
3311e0b21d8SRichard Henderson     /* We have already signaled illegal instruction for odd Dr.  */
3321e0b21d8SRichard Henderson     tcg_debug_assert((reg & 1) == 0);
3331e0b21d8SRichard Henderson     reg ^= ctx->fbank;
334fcf5ef2aSThomas Huth     tcg_gen_concat_i32_i64(t, cpu_fregs[reg + 1], cpu_fregs[reg]);
335fcf5ef2aSThomas Huth }
336fcf5ef2aSThomas Huth 
337e5d8053eSRichard Henderson static inline void gen_store_fpr64(DisasContext *ctx, TCGv_i64 t, int reg)
338fcf5ef2aSThomas Huth {
3391e0b21d8SRichard Henderson     /* We have already signaled illegal instruction for odd Dr.  */
3401e0b21d8SRichard Henderson     tcg_debug_assert((reg & 1) == 0);
3411e0b21d8SRichard Henderson     reg ^= ctx->fbank;
34258d2a9aeSAurelien Jarno     tcg_gen_extr_i64_i32(cpu_fregs[reg + 1], cpu_fregs[reg], t);
343fcf5ef2aSThomas Huth }
344fcf5ef2aSThomas Huth 
345fcf5ef2aSThomas Huth #define B3_0 (ctx->opcode & 0xf)
346fcf5ef2aSThomas Huth #define B6_4 ((ctx->opcode >> 4) & 0x7)
347fcf5ef2aSThomas Huth #define B7_4 ((ctx->opcode >> 4) & 0xf)
348fcf5ef2aSThomas Huth #define B7_0 (ctx->opcode & 0xff)
349fcf5ef2aSThomas Huth #define B7_0s ((int32_t) (int8_t) (ctx->opcode & 0xff))
350fcf5ef2aSThomas Huth #define B11_0s (ctx->opcode & 0x800 ? 0xfffff000 | (ctx->opcode & 0xfff) : \
351fcf5ef2aSThomas Huth   (ctx->opcode & 0xfff))
352fcf5ef2aSThomas Huth #define B11_8 ((ctx->opcode >> 8) & 0xf)
353fcf5ef2aSThomas Huth #define B15_12 ((ctx->opcode >> 12) & 0xf)
354fcf5ef2aSThomas Huth 
3553a3bb8d2SRichard Henderson #define REG(x)     cpu_gregs[(x) ^ ctx->gbank]
3563a3bb8d2SRichard Henderson #define ALTREG(x)  cpu_gregs[(x) ^ ctx->gbank ^ 0x10]
3575c13bad9SRichard Henderson #define FREG(x)    cpu_fregs[(x) ^ ctx->fbank]
358fcf5ef2aSThomas Huth 
359fcf5ef2aSThomas Huth #define XHACK(x) ((((x) & 1 ) << 4) | ((x) & 0xe))
360fcf5ef2aSThomas Huth 
361fcf5ef2aSThomas Huth #define CHECK_NOT_DELAY_SLOT \
3629a562ae7SAurelien Jarno     if (ctx->envflags & DELAY_SLOT_MASK) {  \
363dec16c6eSRichard Henderson         goto do_illegal_slot;               \
364fcf5ef2aSThomas Huth     }
365fcf5ef2aSThomas Huth 
366fcf5ef2aSThomas Huth #define CHECK_PRIVILEGED \
367fcf5ef2aSThomas Huth     if (IS_USER(ctx)) {                     \
3686b98213dSRichard Henderson         goto do_illegal;                    \
369fcf5ef2aSThomas Huth     }
370fcf5ef2aSThomas Huth 
371fcf5ef2aSThomas Huth #define CHECK_FPU_ENABLED \
372a6215749SAurelien Jarno     if (ctx->tbflags & (1u << SR_FD)) {     \
373dec4f042SRichard Henderson         goto do_fpu_disabled;               \
374fcf5ef2aSThomas Huth     }
375fcf5ef2aSThomas Huth 
3767e9f7ca8SRichard Henderson #define CHECK_FPSCR_PR_0 \
3777e9f7ca8SRichard Henderson     if (ctx->tbflags & FPSCR_PR) {          \
3787e9f7ca8SRichard Henderson         goto do_illegal;                    \
3797e9f7ca8SRichard Henderson     }
3807e9f7ca8SRichard Henderson 
3817e9f7ca8SRichard Henderson #define CHECK_FPSCR_PR_1 \
3827e9f7ca8SRichard Henderson     if (!(ctx->tbflags & FPSCR_PR)) {       \
3837e9f7ca8SRichard Henderson         goto do_illegal;                    \
3847e9f7ca8SRichard Henderson     }
3857e9f7ca8SRichard Henderson 
386ccae24d4SRichard Henderson #define CHECK_SH4A \
387ccae24d4SRichard Henderson     if (!(ctx->features & SH_FEATURE_SH4A)) { \
388ccae24d4SRichard Henderson         goto do_illegal;                      \
389ccae24d4SRichard Henderson     }
390ccae24d4SRichard Henderson 
391fcf5ef2aSThomas Huth static void _decode_opc(DisasContext * ctx)
392fcf5ef2aSThomas Huth {
393fcf5ef2aSThomas Huth     /* This code tries to make movcal emulation sufficiently
394fcf5ef2aSThomas Huth        accurate for Linux purposes.  This instruction writes
395fcf5ef2aSThomas Huth        memory, and prior to that, always allocates a cache line.
396fcf5ef2aSThomas Huth        It is used in two contexts:
397fcf5ef2aSThomas Huth        - in memcpy, where data is copied in blocks, the first write
398fcf5ef2aSThomas Huth        of to a block uses movca.l for performance.
399fcf5ef2aSThomas Huth        - in arch/sh/mm/cache-sh4.c, movcal.l + ocbi combination is used
400fcf5ef2aSThomas Huth        to flush the cache. Here, the data written by movcal.l is never
401fcf5ef2aSThomas Huth        written to memory, and the data written is just bogus.
402fcf5ef2aSThomas Huth 
403fcf5ef2aSThomas Huth        To simulate this, we simulate movcal.l, we store the value to memory,
404fcf5ef2aSThomas Huth        but we also remember the previous content. If we see ocbi, we check
405fcf5ef2aSThomas Huth        if movcal.l for that address was done previously. If so, the write should
406fcf5ef2aSThomas Huth        not have hit the memory, so we restore the previous content.
407fcf5ef2aSThomas Huth        When we see an instruction that is neither movca.l
408fcf5ef2aSThomas Huth        nor ocbi, the previous content is discarded.
409fcf5ef2aSThomas Huth 
410fcf5ef2aSThomas Huth        To optimize, we only try to flush stores when we're at the start of
411fcf5ef2aSThomas Huth        TB, or if we already saw movca.l in this TB and did not flush stores
412fcf5ef2aSThomas Huth        yet.  */
413fcf5ef2aSThomas Huth     if (ctx->has_movcal)
414fcf5ef2aSThomas Huth 	{
415fcf5ef2aSThomas Huth 	  int opcode = ctx->opcode & 0xf0ff;
416fcf5ef2aSThomas Huth 	  if (opcode != 0x0093 /* ocbi */
417fcf5ef2aSThomas Huth 	      && opcode != 0x00c3 /* movca.l */)
418fcf5ef2aSThomas Huth 	      {
419fcf5ef2aSThomas Huth                   gen_helper_discard_movcal_backup(cpu_env);
420fcf5ef2aSThomas Huth 		  ctx->has_movcal = 0;
421fcf5ef2aSThomas Huth 	      }
422fcf5ef2aSThomas Huth 	}
423fcf5ef2aSThomas Huth 
424fcf5ef2aSThomas Huth #if 0
425fcf5ef2aSThomas Huth     fprintf(stderr, "Translating opcode 0x%04x\n", ctx->opcode);
426fcf5ef2aSThomas Huth #endif
427fcf5ef2aSThomas Huth 
428fcf5ef2aSThomas Huth     switch (ctx->opcode) {
429fcf5ef2aSThomas Huth     case 0x0019:		/* div0u */
430fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_sr_m, 0);
431fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_sr_q, 0);
432fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_sr_t, 0);
433fcf5ef2aSThomas Huth 	return;
434fcf5ef2aSThomas Huth     case 0x000b:		/* rts */
435fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
436fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(cpu_delayed_pc, cpu_pr);
437a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT;
438fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
439fcf5ef2aSThomas Huth 	return;
440fcf5ef2aSThomas Huth     case 0x0028:		/* clrmac */
441fcf5ef2aSThomas Huth 	tcg_gen_movi_i32(cpu_mach, 0);
442fcf5ef2aSThomas Huth 	tcg_gen_movi_i32(cpu_macl, 0);
443fcf5ef2aSThomas Huth 	return;
444fcf5ef2aSThomas Huth     case 0x0048:		/* clrs */
445fcf5ef2aSThomas Huth         tcg_gen_andi_i32(cpu_sr, cpu_sr, ~(1u << SR_S));
446fcf5ef2aSThomas Huth 	return;
447fcf5ef2aSThomas Huth     case 0x0008:		/* clrt */
448fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_sr_t, 0);
449fcf5ef2aSThomas Huth 	return;
450fcf5ef2aSThomas Huth     case 0x0038:		/* ldtlb */
451fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
452fcf5ef2aSThomas Huth         gen_helper_ldtlb(cpu_env);
453fcf5ef2aSThomas Huth 	return;
454fcf5ef2aSThomas Huth     case 0x002b:		/* rte */
455fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
456fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
457fcf5ef2aSThomas Huth         gen_write_sr(cpu_ssr);
458fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(cpu_delayed_pc, cpu_spc);
459be53081aSAurelien Jarno         ctx->envflags |= DELAY_SLOT_RTE;
460fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
4616f1c2af6SRichard Henderson         ctx->base.is_jmp = DISAS_STOP;
462fcf5ef2aSThomas Huth 	return;
463fcf5ef2aSThomas Huth     case 0x0058:		/* sets */
464fcf5ef2aSThomas Huth         tcg_gen_ori_i32(cpu_sr, cpu_sr, (1u << SR_S));
465fcf5ef2aSThomas Huth 	return;
466fcf5ef2aSThomas Huth     case 0x0018:		/* sett */
467fcf5ef2aSThomas Huth         tcg_gen_movi_i32(cpu_sr_t, 1);
468fcf5ef2aSThomas Huth 	return;
469fcf5ef2aSThomas Huth     case 0xfbfd:		/* frchg */
47061dedf2aSRichard Henderson         CHECK_FPSCR_PR_0
471fcf5ef2aSThomas Huth 	tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_FR);
4726f1c2af6SRichard Henderson         ctx->base.is_jmp = DISAS_STOP;
473fcf5ef2aSThomas Huth 	return;
474fcf5ef2aSThomas Huth     case 0xf3fd:		/* fschg */
47561dedf2aSRichard Henderson         CHECK_FPSCR_PR_0
476fcf5ef2aSThomas Huth         tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_SZ);
4776f1c2af6SRichard Henderson         ctx->base.is_jmp = DISAS_STOP;
478fcf5ef2aSThomas Huth 	return;
479907759f9SRichard Henderson     case 0xf7fd:                /* fpchg */
480907759f9SRichard Henderson         CHECK_SH4A
481907759f9SRichard Henderson         tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_PR);
4826f1c2af6SRichard Henderson         ctx->base.is_jmp = DISAS_STOP;
483907759f9SRichard Henderson         return;
484fcf5ef2aSThomas Huth     case 0x0009:		/* nop */
485fcf5ef2aSThomas Huth 	return;
486fcf5ef2aSThomas Huth     case 0x001b:		/* sleep */
487fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
4886f1c2af6SRichard Henderson         tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next + 2);
489fcf5ef2aSThomas Huth         gen_helper_sleep(cpu_env);
490fcf5ef2aSThomas Huth 	return;
491fcf5ef2aSThomas Huth     }
492fcf5ef2aSThomas Huth 
493fcf5ef2aSThomas Huth     switch (ctx->opcode & 0xf000) {
494fcf5ef2aSThomas Huth     case 0x1000:		/* mov.l Rm,@(disp,Rn) */
495fcf5ef2aSThomas Huth 	{
496fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
497fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B11_8), B3_0 * 4);
498fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL);
499fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
500fcf5ef2aSThomas Huth 	}
501fcf5ef2aSThomas Huth 	return;
502fcf5ef2aSThomas Huth     case 0x5000:		/* mov.l @(disp,Rm),Rn */
503fcf5ef2aSThomas Huth 	{
504fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
505fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 4);
506fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL);
507fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
508fcf5ef2aSThomas Huth 	}
509fcf5ef2aSThomas Huth 	return;
510fcf5ef2aSThomas Huth     case 0xe000:		/* mov #imm,Rn */
5114bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY
5124bfa602bSRichard Henderson         /* Detect the start of a gUSA region.  If so, update envflags
5134bfa602bSRichard Henderson            and end the TB.  This will allow us to see the end of the
5144bfa602bSRichard Henderson            region (stored in R0) in the next TB.  */
5156f1c2af6SRichard Henderson         if (B11_8 == 15 && B7_0s < 0 &&
5166f1c2af6SRichard Henderson             (tb_cflags(ctx->base.tb) & CF_PARALLEL)) {
5174bfa602bSRichard Henderson             ctx->envflags = deposit32(ctx->envflags, GUSA_SHIFT, 8, B7_0s);
5186f1c2af6SRichard Henderson             ctx->base.is_jmp = DISAS_STOP;
5194bfa602bSRichard Henderson         }
5204bfa602bSRichard Henderson #endif
521fcf5ef2aSThomas Huth 	tcg_gen_movi_i32(REG(B11_8), B7_0s);
522fcf5ef2aSThomas Huth 	return;
523fcf5ef2aSThomas Huth     case 0x9000:		/* mov.w @(disp,PC),Rn */
524fcf5ef2aSThomas Huth 	{
5256f1c2af6SRichard Henderson             TCGv addr = tcg_const_i32(ctx->base.pc_next + 4 + B7_0 * 2);
526fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESW);
527fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
528fcf5ef2aSThomas Huth 	}
529fcf5ef2aSThomas Huth 	return;
530fcf5ef2aSThomas Huth     case 0xd000:		/* mov.l @(disp,PC),Rn */
531fcf5ef2aSThomas Huth 	{
5326f1c2af6SRichard Henderson             TCGv addr = tcg_const_i32((ctx->base.pc_next + 4 + B7_0 * 4) & ~3);
533fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL);
534fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
535fcf5ef2aSThomas Huth 	}
536fcf5ef2aSThomas Huth 	return;
537fcf5ef2aSThomas Huth     case 0x7000:		/* add #imm,Rn */
538fcf5ef2aSThomas Huth 	tcg_gen_addi_i32(REG(B11_8), REG(B11_8), B7_0s);
539fcf5ef2aSThomas Huth 	return;
540fcf5ef2aSThomas Huth     case 0xa000:		/* bra disp */
541fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
5426f1c2af6SRichard Henderson         ctx->delayed_pc = ctx->base.pc_next + 4 + B11_0s * 2;
543a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT;
544fcf5ef2aSThomas Huth 	return;
545fcf5ef2aSThomas Huth     case 0xb000:		/* bsr disp */
546fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
5476f1c2af6SRichard Henderson         tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4);
5486f1c2af6SRichard Henderson         ctx->delayed_pc = ctx->base.pc_next + 4 + B11_0s * 2;
549a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT;
550fcf5ef2aSThomas Huth 	return;
551fcf5ef2aSThomas Huth     }
552fcf5ef2aSThomas Huth 
553fcf5ef2aSThomas Huth     switch (ctx->opcode & 0xf00f) {
554fcf5ef2aSThomas Huth     case 0x6003:		/* mov Rm,Rn */
555fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(REG(B11_8), REG(B7_4));
556fcf5ef2aSThomas Huth 	return;
557fcf5ef2aSThomas Huth     case 0x2000:		/* mov.b Rm,@Rn */
558fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_UB);
559fcf5ef2aSThomas Huth 	return;
560fcf5ef2aSThomas Huth     case 0x2001:		/* mov.w Rm,@Rn */
561fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_TEUW);
562fcf5ef2aSThomas Huth 	return;
563fcf5ef2aSThomas Huth     case 0x2002:		/* mov.l Rm,@Rn */
564fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_TEUL);
565fcf5ef2aSThomas Huth 	return;
566fcf5ef2aSThomas Huth     case 0x6000:		/* mov.b @Rm,Rn */
567fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB);
568fcf5ef2aSThomas Huth 	return;
569fcf5ef2aSThomas Huth     case 0x6001:		/* mov.w @Rm,Rn */
570fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESW);
571fcf5ef2aSThomas Huth 	return;
572fcf5ef2aSThomas Huth     case 0x6002:		/* mov.l @Rm,Rn */
573fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESL);
574fcf5ef2aSThomas Huth 	return;
575fcf5ef2aSThomas Huth     case 0x2004:		/* mov.b Rm,@-Rn */
576fcf5ef2aSThomas Huth 	{
577fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
578fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 1);
579fcf5ef2aSThomas Huth             /* might cause re-execution */
580fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB);
581fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);			/* modify register status */
582fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
583fcf5ef2aSThomas Huth 	}
584fcf5ef2aSThomas Huth 	return;
585fcf5ef2aSThomas Huth     case 0x2005:		/* mov.w Rm,@-Rn */
586fcf5ef2aSThomas Huth 	{
587fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
588fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 2);
589fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUW);
590fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);
591fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
592fcf5ef2aSThomas Huth 	}
593fcf5ef2aSThomas Huth 	return;
594fcf5ef2aSThomas Huth     case 0x2006:		/* mov.l Rm,@-Rn */
595fcf5ef2aSThomas Huth 	{
596fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
597fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 4);
598fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL);
599fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);
600e691e0edSPhilippe Mathieu-Daudé         tcg_temp_free(addr);
601fcf5ef2aSThomas Huth 	}
602fcf5ef2aSThomas Huth 	return;
603fcf5ef2aSThomas Huth     case 0x6004:		/* mov.b @Rm+,Rn */
604fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB);
605fcf5ef2aSThomas Huth 	if ( B11_8 != B7_4 )
606fcf5ef2aSThomas Huth 		tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 1);
607fcf5ef2aSThomas Huth 	return;
608fcf5ef2aSThomas Huth     case 0x6005:		/* mov.w @Rm+,Rn */
609fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESW);
610fcf5ef2aSThomas Huth 	if ( B11_8 != B7_4 )
611fcf5ef2aSThomas Huth 		tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2);
612fcf5ef2aSThomas Huth 	return;
613fcf5ef2aSThomas Huth     case 0x6006:		/* mov.l @Rm+,Rn */
614fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_TESL);
615fcf5ef2aSThomas Huth 	if ( B11_8 != B7_4 )
616fcf5ef2aSThomas Huth 		tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
617fcf5ef2aSThomas Huth 	return;
618fcf5ef2aSThomas Huth     case 0x0004:		/* mov.b Rm,@(R0,Rn) */
619fcf5ef2aSThomas Huth 	{
620fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
621fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B11_8), REG(0));
622fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB);
623fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
624fcf5ef2aSThomas Huth 	}
625fcf5ef2aSThomas Huth 	return;
626fcf5ef2aSThomas Huth     case 0x0005:		/* mov.w Rm,@(R0,Rn) */
627fcf5ef2aSThomas Huth 	{
628fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
629fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B11_8), REG(0));
630fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUW);
631fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
632fcf5ef2aSThomas Huth 	}
633fcf5ef2aSThomas Huth 	return;
634fcf5ef2aSThomas Huth     case 0x0006:		/* mov.l Rm,@(R0,Rn) */
635fcf5ef2aSThomas Huth 	{
636fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
637fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B11_8), REG(0));
638fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_TEUL);
639fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
640fcf5ef2aSThomas Huth 	}
641fcf5ef2aSThomas Huth 	return;
642fcf5ef2aSThomas Huth     case 0x000c:		/* mov.b @(R0,Rm),Rn */
643fcf5ef2aSThomas Huth 	{
644fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
645fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B7_4), REG(0));
646fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_SB);
647fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
648fcf5ef2aSThomas Huth 	}
649fcf5ef2aSThomas Huth 	return;
650fcf5ef2aSThomas Huth     case 0x000d:		/* mov.w @(R0,Rm),Rn */
651fcf5ef2aSThomas Huth 	{
652fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
653fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B7_4), REG(0));
654fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESW);
655fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
656fcf5ef2aSThomas Huth 	}
657fcf5ef2aSThomas Huth 	return;
658fcf5ef2aSThomas Huth     case 0x000e:		/* mov.l @(R0,Rm),Rn */
659fcf5ef2aSThomas Huth 	{
660fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
661fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B7_4), REG(0));
662fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_TESL);
663fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
664fcf5ef2aSThomas Huth 	}
665fcf5ef2aSThomas Huth 	return;
666fcf5ef2aSThomas Huth     case 0x6008:		/* swap.b Rm,Rn */
667fcf5ef2aSThomas Huth 	{
6683c254ab8SLadi Prosek             TCGv low = tcg_temp_new();
669b983a0e1SRichard Henderson             tcg_gen_bswap16_i32(low, REG(B7_4), 0);
670fcf5ef2aSThomas Huth             tcg_gen_deposit_i32(REG(B11_8), REG(B7_4), low, 0, 16);
671fcf5ef2aSThomas Huth 	    tcg_temp_free(low);
672fcf5ef2aSThomas Huth 	}
673fcf5ef2aSThomas Huth 	return;
674fcf5ef2aSThomas Huth     case 0x6009:		/* swap.w Rm,Rn */
675fcf5ef2aSThomas Huth         tcg_gen_rotli_i32(REG(B11_8), REG(B7_4), 16);
676fcf5ef2aSThomas Huth 	return;
677fcf5ef2aSThomas Huth     case 0x200d:		/* xtrct Rm,Rn */
678fcf5ef2aSThomas Huth 	{
679fcf5ef2aSThomas Huth 	    TCGv high, low;
680fcf5ef2aSThomas Huth 	    high = tcg_temp_new();
681fcf5ef2aSThomas Huth 	    tcg_gen_shli_i32(high, REG(B7_4), 16);
682fcf5ef2aSThomas Huth 	    low = tcg_temp_new();
683fcf5ef2aSThomas Huth 	    tcg_gen_shri_i32(low, REG(B11_8), 16);
684fcf5ef2aSThomas Huth 	    tcg_gen_or_i32(REG(B11_8), high, low);
685fcf5ef2aSThomas Huth 	    tcg_temp_free(low);
686fcf5ef2aSThomas Huth 	    tcg_temp_free(high);
687fcf5ef2aSThomas Huth 	}
688fcf5ef2aSThomas Huth 	return;
689fcf5ef2aSThomas Huth     case 0x300c:		/* add Rm,Rn */
690fcf5ef2aSThomas Huth 	tcg_gen_add_i32(REG(B11_8), REG(B11_8), REG(B7_4));
691fcf5ef2aSThomas Huth 	return;
692fcf5ef2aSThomas Huth     case 0x300e:		/* addc Rm,Rn */
693fcf5ef2aSThomas Huth         {
694fcf5ef2aSThomas Huth             TCGv t0, t1;
695fcf5ef2aSThomas Huth             t0 = tcg_const_tl(0);
696fcf5ef2aSThomas Huth             t1 = tcg_temp_new();
697fcf5ef2aSThomas Huth             tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0);
698fcf5ef2aSThomas Huth             tcg_gen_add2_i32(REG(B11_8), cpu_sr_t,
699fcf5ef2aSThomas Huth                              REG(B11_8), t0, t1, cpu_sr_t);
700fcf5ef2aSThomas Huth             tcg_temp_free(t0);
701fcf5ef2aSThomas Huth             tcg_temp_free(t1);
702fcf5ef2aSThomas Huth         }
703fcf5ef2aSThomas Huth 	return;
704fcf5ef2aSThomas Huth     case 0x300f:		/* addv Rm,Rn */
705fcf5ef2aSThomas Huth         {
706fcf5ef2aSThomas Huth             TCGv t0, t1, t2;
707fcf5ef2aSThomas Huth             t0 = tcg_temp_new();
708fcf5ef2aSThomas Huth             tcg_gen_add_i32(t0, REG(B7_4), REG(B11_8));
709fcf5ef2aSThomas Huth             t1 = tcg_temp_new();
710fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t1, t0, REG(B11_8));
711fcf5ef2aSThomas Huth             t2 = tcg_temp_new();
712fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t2, REG(B7_4), REG(B11_8));
713fcf5ef2aSThomas Huth             tcg_gen_andc_i32(cpu_sr_t, t1, t2);
714fcf5ef2aSThomas Huth             tcg_temp_free(t2);
715fcf5ef2aSThomas Huth             tcg_gen_shri_i32(cpu_sr_t, cpu_sr_t, 31);
716fcf5ef2aSThomas Huth             tcg_temp_free(t1);
717fcf5ef2aSThomas Huth             tcg_gen_mov_i32(REG(B7_4), t0);
718fcf5ef2aSThomas Huth             tcg_temp_free(t0);
719fcf5ef2aSThomas Huth         }
720fcf5ef2aSThomas Huth 	return;
721fcf5ef2aSThomas Huth     case 0x2009:		/* and Rm,Rn */
722fcf5ef2aSThomas Huth 	tcg_gen_and_i32(REG(B11_8), REG(B11_8), REG(B7_4));
723fcf5ef2aSThomas Huth 	return;
724fcf5ef2aSThomas Huth     case 0x3000:		/* cmp/eq Rm,Rn */
725fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), REG(B7_4));
726fcf5ef2aSThomas Huth 	return;
727fcf5ef2aSThomas Huth     case 0x3003:		/* cmp/ge Rm,Rn */
728fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), REG(B7_4));
729fcf5ef2aSThomas Huth 	return;
730fcf5ef2aSThomas Huth     case 0x3007:		/* cmp/gt Rm,Rn */
731fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), REG(B7_4));
732fcf5ef2aSThomas Huth 	return;
733fcf5ef2aSThomas Huth     case 0x3006:		/* cmp/hi Rm,Rn */
734fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_GTU, cpu_sr_t, REG(B11_8), REG(B7_4));
735fcf5ef2aSThomas Huth 	return;
736fcf5ef2aSThomas Huth     case 0x3002:		/* cmp/hs Rm,Rn */
737fcf5ef2aSThomas Huth         tcg_gen_setcond_i32(TCG_COND_GEU, cpu_sr_t, REG(B11_8), REG(B7_4));
738fcf5ef2aSThomas Huth 	return;
739fcf5ef2aSThomas Huth     case 0x200c:		/* cmp/str Rm,Rn */
740fcf5ef2aSThomas Huth 	{
741fcf5ef2aSThomas Huth 	    TCGv cmp1 = tcg_temp_new();
742fcf5ef2aSThomas Huth 	    TCGv cmp2 = tcg_temp_new();
743fcf5ef2aSThomas Huth             tcg_gen_xor_i32(cmp2, REG(B7_4), REG(B11_8));
744fcf5ef2aSThomas Huth             tcg_gen_subi_i32(cmp1, cmp2, 0x01010101);
745fcf5ef2aSThomas Huth             tcg_gen_andc_i32(cmp1, cmp1, cmp2);
746fcf5ef2aSThomas Huth             tcg_gen_andi_i32(cmp1, cmp1, 0x80808080);
747fcf5ef2aSThomas Huth             tcg_gen_setcondi_i32(TCG_COND_NE, cpu_sr_t, cmp1, 0);
748fcf5ef2aSThomas Huth 	    tcg_temp_free(cmp2);
749fcf5ef2aSThomas Huth 	    tcg_temp_free(cmp1);
750fcf5ef2aSThomas Huth 	}
751fcf5ef2aSThomas Huth 	return;
752fcf5ef2aSThomas Huth     case 0x2007:		/* div0s Rm,Rn */
753fcf5ef2aSThomas Huth         tcg_gen_shri_i32(cpu_sr_q, REG(B11_8), 31);         /* SR_Q */
754fcf5ef2aSThomas Huth         tcg_gen_shri_i32(cpu_sr_m, REG(B7_4), 31);          /* SR_M */
755fcf5ef2aSThomas Huth         tcg_gen_xor_i32(cpu_sr_t, cpu_sr_q, cpu_sr_m);      /* SR_T */
756fcf5ef2aSThomas Huth 	return;
757fcf5ef2aSThomas Huth     case 0x3004:		/* div1 Rm,Rn */
758fcf5ef2aSThomas Huth         {
759fcf5ef2aSThomas Huth             TCGv t0 = tcg_temp_new();
760fcf5ef2aSThomas Huth             TCGv t1 = tcg_temp_new();
761fcf5ef2aSThomas Huth             TCGv t2 = tcg_temp_new();
762fcf5ef2aSThomas Huth             TCGv zero = tcg_const_i32(0);
763fcf5ef2aSThomas Huth 
764fcf5ef2aSThomas Huth             /* shift left arg1, saving the bit being pushed out and inserting
765fcf5ef2aSThomas Huth                T on the right */
766fcf5ef2aSThomas Huth             tcg_gen_shri_i32(t0, REG(B11_8), 31);
767fcf5ef2aSThomas Huth             tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
768fcf5ef2aSThomas Huth             tcg_gen_or_i32(REG(B11_8), REG(B11_8), cpu_sr_t);
769fcf5ef2aSThomas Huth 
770fcf5ef2aSThomas Huth             /* Add or subtract arg0 from arg1 depending if Q == M. To avoid
771fcf5ef2aSThomas Huth                using 64-bit temps, we compute arg0's high part from q ^ m, so
772fcf5ef2aSThomas Huth                that it is 0x00000000 when adding the value or 0xffffffff when
773fcf5ef2aSThomas Huth                subtracting it. */
774fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t1, cpu_sr_q, cpu_sr_m);
775fcf5ef2aSThomas Huth             tcg_gen_subi_i32(t1, t1, 1);
776fcf5ef2aSThomas Huth             tcg_gen_neg_i32(t2, REG(B7_4));
777fcf5ef2aSThomas Huth             tcg_gen_movcond_i32(TCG_COND_EQ, t2, t1, zero, REG(B7_4), t2);
778fcf5ef2aSThomas Huth             tcg_gen_add2_i32(REG(B11_8), t1, REG(B11_8), zero, t2, t1);
779fcf5ef2aSThomas Huth 
780fcf5ef2aSThomas Huth             /* compute T and Q depending on carry */
781fcf5ef2aSThomas Huth             tcg_gen_andi_i32(t1, t1, 1);
782fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t1, t1, t0);
783fcf5ef2aSThomas Huth             tcg_gen_xori_i32(cpu_sr_t, t1, 1);
784fcf5ef2aSThomas Huth             tcg_gen_xor_i32(cpu_sr_q, cpu_sr_m, t1);
785fcf5ef2aSThomas Huth 
786fcf5ef2aSThomas Huth             tcg_temp_free(zero);
787fcf5ef2aSThomas Huth             tcg_temp_free(t2);
788fcf5ef2aSThomas Huth             tcg_temp_free(t1);
789fcf5ef2aSThomas Huth             tcg_temp_free(t0);
790fcf5ef2aSThomas Huth         }
791fcf5ef2aSThomas Huth 	return;
792fcf5ef2aSThomas Huth     case 0x300d:		/* dmuls.l Rm,Rn */
793fcf5ef2aSThomas Huth         tcg_gen_muls2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8));
794fcf5ef2aSThomas Huth 	return;
795fcf5ef2aSThomas Huth     case 0x3005:		/* dmulu.l Rm,Rn */
796fcf5ef2aSThomas Huth         tcg_gen_mulu2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8));
797fcf5ef2aSThomas Huth 	return;
798fcf5ef2aSThomas Huth     case 0x600e:		/* exts.b Rm,Rn */
799fcf5ef2aSThomas Huth 	tcg_gen_ext8s_i32(REG(B11_8), REG(B7_4));
800fcf5ef2aSThomas Huth 	return;
801fcf5ef2aSThomas Huth     case 0x600f:		/* exts.w Rm,Rn */
802fcf5ef2aSThomas Huth 	tcg_gen_ext16s_i32(REG(B11_8), REG(B7_4));
803fcf5ef2aSThomas Huth 	return;
804fcf5ef2aSThomas Huth     case 0x600c:		/* extu.b Rm,Rn */
805fcf5ef2aSThomas Huth 	tcg_gen_ext8u_i32(REG(B11_8), REG(B7_4));
806fcf5ef2aSThomas Huth 	return;
807fcf5ef2aSThomas Huth     case 0x600d:		/* extu.w Rm,Rn */
808fcf5ef2aSThomas Huth 	tcg_gen_ext16u_i32(REG(B11_8), REG(B7_4));
809fcf5ef2aSThomas Huth 	return;
810fcf5ef2aSThomas Huth     case 0x000f:		/* mac.l @Rm+,@Rn+ */
811fcf5ef2aSThomas Huth 	{
812fcf5ef2aSThomas Huth 	    TCGv arg0, arg1;
813fcf5ef2aSThomas Huth 	    arg0 = tcg_temp_new();
814fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, MO_TESL);
815fcf5ef2aSThomas Huth 	    arg1 = tcg_temp_new();
816fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, MO_TESL);
817fcf5ef2aSThomas Huth             gen_helper_macl(cpu_env, arg0, arg1);
818fcf5ef2aSThomas Huth 	    tcg_temp_free(arg1);
819fcf5ef2aSThomas Huth 	    tcg_temp_free(arg0);
820fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
821fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
822fcf5ef2aSThomas Huth 	}
823fcf5ef2aSThomas Huth 	return;
824fcf5ef2aSThomas Huth     case 0x400f:		/* mac.w @Rm+,@Rn+ */
825fcf5ef2aSThomas Huth 	{
826fcf5ef2aSThomas Huth 	    TCGv arg0, arg1;
827fcf5ef2aSThomas Huth 	    arg0 = tcg_temp_new();
828fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx, MO_TESL);
829fcf5ef2aSThomas Huth 	    arg1 = tcg_temp_new();
830fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx, MO_TESL);
831fcf5ef2aSThomas Huth             gen_helper_macw(cpu_env, arg0, arg1);
832fcf5ef2aSThomas Huth 	    tcg_temp_free(arg1);
833fcf5ef2aSThomas Huth 	    tcg_temp_free(arg0);
834fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 2);
835fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2);
836fcf5ef2aSThomas Huth 	}
837fcf5ef2aSThomas Huth 	return;
838fcf5ef2aSThomas Huth     case 0x0007:		/* mul.l Rm,Rn */
839fcf5ef2aSThomas Huth 	tcg_gen_mul_i32(cpu_macl, REG(B7_4), REG(B11_8));
840fcf5ef2aSThomas Huth 	return;
841fcf5ef2aSThomas Huth     case 0x200f:		/* muls.w Rm,Rn */
842fcf5ef2aSThomas Huth 	{
843fcf5ef2aSThomas Huth 	    TCGv arg0, arg1;
844fcf5ef2aSThomas Huth 	    arg0 = tcg_temp_new();
845fcf5ef2aSThomas Huth 	    tcg_gen_ext16s_i32(arg0, REG(B7_4));
846fcf5ef2aSThomas Huth 	    arg1 = tcg_temp_new();
847fcf5ef2aSThomas Huth 	    tcg_gen_ext16s_i32(arg1, REG(B11_8));
848fcf5ef2aSThomas Huth 	    tcg_gen_mul_i32(cpu_macl, arg0, arg1);
849fcf5ef2aSThomas Huth 	    tcg_temp_free(arg1);
850fcf5ef2aSThomas Huth 	    tcg_temp_free(arg0);
851fcf5ef2aSThomas Huth 	}
852fcf5ef2aSThomas Huth 	return;
853fcf5ef2aSThomas Huth     case 0x200e:		/* mulu.w Rm,Rn */
854fcf5ef2aSThomas Huth 	{
855fcf5ef2aSThomas Huth 	    TCGv arg0, arg1;
856fcf5ef2aSThomas Huth 	    arg0 = tcg_temp_new();
857fcf5ef2aSThomas Huth 	    tcg_gen_ext16u_i32(arg0, REG(B7_4));
858fcf5ef2aSThomas Huth 	    arg1 = tcg_temp_new();
859fcf5ef2aSThomas Huth 	    tcg_gen_ext16u_i32(arg1, REG(B11_8));
860fcf5ef2aSThomas Huth 	    tcg_gen_mul_i32(cpu_macl, arg0, arg1);
861fcf5ef2aSThomas Huth 	    tcg_temp_free(arg1);
862fcf5ef2aSThomas Huth 	    tcg_temp_free(arg0);
863fcf5ef2aSThomas Huth 	}
864fcf5ef2aSThomas Huth 	return;
865fcf5ef2aSThomas Huth     case 0x600b:		/* neg Rm,Rn */
866fcf5ef2aSThomas Huth 	tcg_gen_neg_i32(REG(B11_8), REG(B7_4));
867fcf5ef2aSThomas Huth 	return;
868fcf5ef2aSThomas Huth     case 0x600a:		/* negc Rm,Rn */
869fcf5ef2aSThomas Huth         {
870fcf5ef2aSThomas Huth             TCGv t0 = tcg_const_i32(0);
871fcf5ef2aSThomas Huth             tcg_gen_add2_i32(REG(B11_8), cpu_sr_t,
872fcf5ef2aSThomas Huth                              REG(B7_4), t0, cpu_sr_t, t0);
873fcf5ef2aSThomas Huth             tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t,
874fcf5ef2aSThomas Huth                              t0, t0, REG(B11_8), cpu_sr_t);
875fcf5ef2aSThomas Huth             tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1);
876fcf5ef2aSThomas Huth             tcg_temp_free(t0);
877fcf5ef2aSThomas Huth         }
878fcf5ef2aSThomas Huth 	return;
879fcf5ef2aSThomas Huth     case 0x6007:		/* not Rm,Rn */
880fcf5ef2aSThomas Huth 	tcg_gen_not_i32(REG(B11_8), REG(B7_4));
881fcf5ef2aSThomas Huth 	return;
882fcf5ef2aSThomas Huth     case 0x200b:		/* or Rm,Rn */
883fcf5ef2aSThomas Huth 	tcg_gen_or_i32(REG(B11_8), REG(B11_8), REG(B7_4));
884fcf5ef2aSThomas Huth 	return;
885fcf5ef2aSThomas Huth     case 0x400c:		/* shad Rm,Rn */
886fcf5ef2aSThomas Huth 	{
887fcf5ef2aSThomas Huth             TCGv t0 = tcg_temp_new();
888fcf5ef2aSThomas Huth             TCGv t1 = tcg_temp_new();
889fcf5ef2aSThomas Huth             TCGv t2 = tcg_temp_new();
890fcf5ef2aSThomas Huth 
891fcf5ef2aSThomas Huth             tcg_gen_andi_i32(t0, REG(B7_4), 0x1f);
892fcf5ef2aSThomas Huth 
893fcf5ef2aSThomas Huth             /* positive case: shift to the left */
894fcf5ef2aSThomas Huth             tcg_gen_shl_i32(t1, REG(B11_8), t0);
895fcf5ef2aSThomas Huth 
896fcf5ef2aSThomas Huth             /* negative case: shift to the right in two steps to
897fcf5ef2aSThomas Huth                correctly handle the -32 case */
898fcf5ef2aSThomas Huth             tcg_gen_xori_i32(t0, t0, 0x1f);
899fcf5ef2aSThomas Huth             tcg_gen_sar_i32(t2, REG(B11_8), t0);
900fcf5ef2aSThomas Huth             tcg_gen_sari_i32(t2, t2, 1);
901fcf5ef2aSThomas Huth 
902fcf5ef2aSThomas Huth             /* select between the two cases */
903fcf5ef2aSThomas Huth             tcg_gen_movi_i32(t0, 0);
904fcf5ef2aSThomas Huth             tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2);
905fcf5ef2aSThomas Huth 
906fcf5ef2aSThomas Huth             tcg_temp_free(t0);
907fcf5ef2aSThomas Huth             tcg_temp_free(t1);
908fcf5ef2aSThomas Huth             tcg_temp_free(t2);
909fcf5ef2aSThomas Huth 	}
910fcf5ef2aSThomas Huth 	return;
911fcf5ef2aSThomas Huth     case 0x400d:		/* shld Rm,Rn */
912fcf5ef2aSThomas Huth 	{
913fcf5ef2aSThomas Huth             TCGv t0 = tcg_temp_new();
914fcf5ef2aSThomas Huth             TCGv t1 = tcg_temp_new();
915fcf5ef2aSThomas Huth             TCGv t2 = tcg_temp_new();
916fcf5ef2aSThomas Huth 
917fcf5ef2aSThomas Huth             tcg_gen_andi_i32(t0, REG(B7_4), 0x1f);
918fcf5ef2aSThomas Huth 
919fcf5ef2aSThomas Huth             /* positive case: shift to the left */
920fcf5ef2aSThomas Huth             tcg_gen_shl_i32(t1, REG(B11_8), t0);
921fcf5ef2aSThomas Huth 
922fcf5ef2aSThomas Huth             /* negative case: shift to the right in two steps to
923fcf5ef2aSThomas Huth                correctly handle the -32 case */
924fcf5ef2aSThomas Huth             tcg_gen_xori_i32(t0, t0, 0x1f);
925fcf5ef2aSThomas Huth             tcg_gen_shr_i32(t2, REG(B11_8), t0);
926fcf5ef2aSThomas Huth             tcg_gen_shri_i32(t2, t2, 1);
927fcf5ef2aSThomas Huth 
928fcf5ef2aSThomas Huth             /* select between the two cases */
929fcf5ef2aSThomas Huth             tcg_gen_movi_i32(t0, 0);
930fcf5ef2aSThomas Huth             tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2);
931fcf5ef2aSThomas Huth 
932fcf5ef2aSThomas Huth             tcg_temp_free(t0);
933fcf5ef2aSThomas Huth             tcg_temp_free(t1);
934fcf5ef2aSThomas Huth             tcg_temp_free(t2);
935fcf5ef2aSThomas Huth 	}
936fcf5ef2aSThomas Huth 	return;
937fcf5ef2aSThomas Huth     case 0x3008:		/* sub Rm,Rn */
938fcf5ef2aSThomas Huth 	tcg_gen_sub_i32(REG(B11_8), REG(B11_8), REG(B7_4));
939fcf5ef2aSThomas Huth 	return;
940fcf5ef2aSThomas Huth     case 0x300a:		/* subc Rm,Rn */
941fcf5ef2aSThomas Huth         {
942fcf5ef2aSThomas Huth             TCGv t0, t1;
943fcf5ef2aSThomas Huth             t0 = tcg_const_tl(0);
944fcf5ef2aSThomas Huth             t1 = tcg_temp_new();
945fcf5ef2aSThomas Huth             tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0);
946fcf5ef2aSThomas Huth             tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t,
947fcf5ef2aSThomas Huth                              REG(B11_8), t0, t1, cpu_sr_t);
948fcf5ef2aSThomas Huth             tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1);
949fcf5ef2aSThomas Huth             tcg_temp_free(t0);
950fcf5ef2aSThomas Huth             tcg_temp_free(t1);
951fcf5ef2aSThomas Huth         }
952fcf5ef2aSThomas Huth 	return;
953fcf5ef2aSThomas Huth     case 0x300b:		/* subv Rm,Rn */
954fcf5ef2aSThomas Huth         {
955fcf5ef2aSThomas Huth             TCGv t0, t1, t2;
956fcf5ef2aSThomas Huth             t0 = tcg_temp_new();
957fcf5ef2aSThomas Huth             tcg_gen_sub_i32(t0, REG(B11_8), REG(B7_4));
958fcf5ef2aSThomas Huth             t1 = tcg_temp_new();
959fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t1, t0, REG(B7_4));
960fcf5ef2aSThomas Huth             t2 = tcg_temp_new();
961fcf5ef2aSThomas Huth             tcg_gen_xor_i32(t2, REG(B11_8), REG(B7_4));
962fcf5ef2aSThomas Huth             tcg_gen_and_i32(t1, t1, t2);
963fcf5ef2aSThomas Huth             tcg_temp_free(t2);
964fcf5ef2aSThomas Huth             tcg_gen_shri_i32(cpu_sr_t, t1, 31);
965fcf5ef2aSThomas Huth             tcg_temp_free(t1);
966fcf5ef2aSThomas Huth             tcg_gen_mov_i32(REG(B11_8), t0);
967fcf5ef2aSThomas Huth             tcg_temp_free(t0);
968fcf5ef2aSThomas Huth         }
969fcf5ef2aSThomas Huth 	return;
970fcf5ef2aSThomas Huth     case 0x2008:		/* tst Rm,Rn */
971fcf5ef2aSThomas Huth 	{
972fcf5ef2aSThomas Huth 	    TCGv val = tcg_temp_new();
973fcf5ef2aSThomas Huth 	    tcg_gen_and_i32(val, REG(B7_4), REG(B11_8));
974fcf5ef2aSThomas Huth             tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0);
975fcf5ef2aSThomas Huth 	    tcg_temp_free(val);
976fcf5ef2aSThomas Huth 	}
977fcf5ef2aSThomas Huth 	return;
978fcf5ef2aSThomas Huth     case 0x200a:		/* xor Rm,Rn */
979fcf5ef2aSThomas Huth 	tcg_gen_xor_i32(REG(B11_8), REG(B11_8), REG(B7_4));
980fcf5ef2aSThomas Huth 	return;
981fcf5ef2aSThomas Huth     case 0xf00c: /* fmov {F,D,X}Rm,{F,D,X}Rn - FPSCR: Nothing */
982fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
983a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_SZ) {
984bdcb3739SRichard Henderson             int xsrc = XHACK(B7_4);
985bdcb3739SRichard Henderson             int xdst = XHACK(B11_8);
986bdcb3739SRichard Henderson             tcg_gen_mov_i32(FREG(xdst), FREG(xsrc));
987bdcb3739SRichard Henderson             tcg_gen_mov_i32(FREG(xdst + 1), FREG(xsrc + 1));
988fcf5ef2aSThomas Huth 	} else {
9897c9f7038SRichard Henderson             tcg_gen_mov_i32(FREG(B11_8), FREG(B7_4));
990fcf5ef2aSThomas Huth 	}
991fcf5ef2aSThomas Huth 	return;
992fcf5ef2aSThomas Huth     case 0xf00a: /* fmov {F,D,X}Rm,@Rn - FPSCR: Nothing */
993fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
994a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_SZ) {
9954d57fa50SRichard Henderson             TCGv_i64 fp = tcg_temp_new_i64();
9964d57fa50SRichard Henderson             gen_load_fpr64(ctx, fp, XHACK(B7_4));
9974d57fa50SRichard Henderson             tcg_gen_qemu_st_i64(fp, REG(B11_8), ctx->memidx, MO_TEQ);
9984d57fa50SRichard Henderson             tcg_temp_free_i64(fp);
999fcf5ef2aSThomas Huth 	} else {
10007c9f7038SRichard Henderson             tcg_gen_qemu_st_i32(FREG(B7_4), REG(B11_8), ctx->memidx, MO_TEUL);
1001fcf5ef2aSThomas Huth 	}
1002fcf5ef2aSThomas Huth 	return;
1003fcf5ef2aSThomas Huth     case 0xf008: /* fmov @Rm,{F,D,X}Rn - FPSCR: Nothing */
1004fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1005a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_SZ) {
10064d57fa50SRichard Henderson             TCGv_i64 fp = tcg_temp_new_i64();
10074d57fa50SRichard Henderson             tcg_gen_qemu_ld_i64(fp, REG(B7_4), ctx->memidx, MO_TEQ);
10084d57fa50SRichard Henderson             gen_store_fpr64(ctx, fp, XHACK(B11_8));
10094d57fa50SRichard Henderson             tcg_temp_free_i64(fp);
1010fcf5ef2aSThomas Huth 	} else {
10117c9f7038SRichard Henderson             tcg_gen_qemu_ld_i32(FREG(B11_8), REG(B7_4), ctx->memidx, MO_TEUL);
1012fcf5ef2aSThomas Huth 	}
1013fcf5ef2aSThomas Huth 	return;
1014fcf5ef2aSThomas Huth     case 0xf009: /* fmov @Rm+,{F,D,X}Rn - FPSCR: Nothing */
1015fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1016a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_SZ) {
10174d57fa50SRichard Henderson             TCGv_i64 fp = tcg_temp_new_i64();
10184d57fa50SRichard Henderson             tcg_gen_qemu_ld_i64(fp, REG(B7_4), ctx->memidx, MO_TEQ);
10194d57fa50SRichard Henderson             gen_store_fpr64(ctx, fp, XHACK(B11_8));
10204d57fa50SRichard Henderson             tcg_temp_free_i64(fp);
1021fcf5ef2aSThomas Huth             tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 8);
1022fcf5ef2aSThomas Huth 	} else {
10237c9f7038SRichard Henderson             tcg_gen_qemu_ld_i32(FREG(B11_8), REG(B7_4), ctx->memidx, MO_TEUL);
1024fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
1025fcf5ef2aSThomas Huth 	}
1026fcf5ef2aSThomas Huth 	return;
1027fcf5ef2aSThomas Huth     case 0xf00b: /* fmov {F,D,X}Rm,@-Rn - FPSCR: Nothing */
1028fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
10294d57fa50SRichard Henderson         {
1030fcf5ef2aSThomas Huth             TCGv addr = tcg_temp_new_i32();
1031a6215749SAurelien Jarno             if (ctx->tbflags & FPSCR_SZ) {
10324d57fa50SRichard Henderson                 TCGv_i64 fp = tcg_temp_new_i64();
10334d57fa50SRichard Henderson                 gen_load_fpr64(ctx, fp, XHACK(B7_4));
10344d57fa50SRichard Henderson                 tcg_gen_subi_i32(addr, REG(B11_8), 8);
10354d57fa50SRichard Henderson                 tcg_gen_qemu_st_i64(fp, addr, ctx->memidx, MO_TEQ);
10364d57fa50SRichard Henderson                 tcg_temp_free_i64(fp);
1037fcf5ef2aSThomas Huth             } else {
10384d57fa50SRichard Henderson                 tcg_gen_subi_i32(addr, REG(B11_8), 4);
10397c9f7038SRichard Henderson                 tcg_gen_qemu_st_i32(FREG(B7_4), addr, ctx->memidx, MO_TEUL);
1040fcf5ef2aSThomas Huth             }
1041fcf5ef2aSThomas Huth             tcg_gen_mov_i32(REG(B11_8), addr);
1042fcf5ef2aSThomas Huth             tcg_temp_free(addr);
10434d57fa50SRichard Henderson         }
1044fcf5ef2aSThomas Huth 	return;
1045fcf5ef2aSThomas Huth     case 0xf006: /* fmov @(R0,Rm),{F,D,X}Rm - FPSCR: Nothing */
1046fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1047fcf5ef2aSThomas Huth 	{
1048fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new_i32();
1049fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B7_4), REG(0));
1050a6215749SAurelien Jarno             if (ctx->tbflags & FPSCR_SZ) {
10514d57fa50SRichard Henderson                 TCGv_i64 fp = tcg_temp_new_i64();
10524d57fa50SRichard Henderson                 tcg_gen_qemu_ld_i64(fp, addr, ctx->memidx, MO_TEQ);
10534d57fa50SRichard Henderson                 gen_store_fpr64(ctx, fp, XHACK(B11_8));
10544d57fa50SRichard Henderson                 tcg_temp_free_i64(fp);
1055fcf5ef2aSThomas Huth 	    } else {
10567c9f7038SRichard Henderson                 tcg_gen_qemu_ld_i32(FREG(B11_8), addr, ctx->memidx, MO_TEUL);
1057fcf5ef2aSThomas Huth 	    }
1058fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1059fcf5ef2aSThomas Huth 	}
1060fcf5ef2aSThomas Huth 	return;
1061fcf5ef2aSThomas Huth     case 0xf007: /* fmov {F,D,X}Rn,@(R0,Rn) - FPSCR: Nothing */
1062fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1063fcf5ef2aSThomas Huth 	{
1064fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1065fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(B11_8), REG(0));
1066a6215749SAurelien Jarno             if (ctx->tbflags & FPSCR_SZ) {
10674d57fa50SRichard Henderson                 TCGv_i64 fp = tcg_temp_new_i64();
10684d57fa50SRichard Henderson                 gen_load_fpr64(ctx, fp, XHACK(B7_4));
10694d57fa50SRichard Henderson                 tcg_gen_qemu_st_i64(fp, addr, ctx->memidx, MO_TEQ);
10704d57fa50SRichard Henderson                 tcg_temp_free_i64(fp);
1071fcf5ef2aSThomas Huth 	    } else {
10727c9f7038SRichard Henderson                 tcg_gen_qemu_st_i32(FREG(B7_4), addr, ctx->memidx, MO_TEUL);
1073fcf5ef2aSThomas Huth 	    }
1074fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1075fcf5ef2aSThomas Huth 	}
1076fcf5ef2aSThomas Huth 	return;
1077fcf5ef2aSThomas Huth     case 0xf000: /* fadd Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1078fcf5ef2aSThomas Huth     case 0xf001: /* fsub Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1079fcf5ef2aSThomas Huth     case 0xf002: /* fmul Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1080fcf5ef2aSThomas Huth     case 0xf003: /* fdiv Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1081fcf5ef2aSThomas Huth     case 0xf004: /* fcmp/eq Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1082fcf5ef2aSThomas Huth     case 0xf005: /* fcmp/gt Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1083fcf5ef2aSThomas Huth 	{
1084fcf5ef2aSThomas Huth 	    CHECK_FPU_ENABLED
1085a6215749SAurelien Jarno             if (ctx->tbflags & FPSCR_PR) {
1086fcf5ef2aSThomas Huth                 TCGv_i64 fp0, fp1;
1087fcf5ef2aSThomas Huth 
108893dc9c89SRichard Henderson                 if (ctx->opcode & 0x0110) {
108993dc9c89SRichard Henderson                     goto do_illegal;
109093dc9c89SRichard Henderson                 }
1091fcf5ef2aSThomas Huth 		fp0 = tcg_temp_new_i64();
1092fcf5ef2aSThomas Huth 		fp1 = tcg_temp_new_i64();
10931e0b21d8SRichard Henderson                 gen_load_fpr64(ctx, fp0, B11_8);
10941e0b21d8SRichard Henderson                 gen_load_fpr64(ctx, fp1, B7_4);
1095fcf5ef2aSThomas Huth                 switch (ctx->opcode & 0xf00f) {
1096fcf5ef2aSThomas Huth                 case 0xf000:		/* fadd Rm,Rn */
1097fcf5ef2aSThomas Huth                     gen_helper_fadd_DT(fp0, cpu_env, fp0, fp1);
1098fcf5ef2aSThomas Huth                     break;
1099fcf5ef2aSThomas Huth                 case 0xf001:		/* fsub Rm,Rn */
1100fcf5ef2aSThomas Huth                     gen_helper_fsub_DT(fp0, cpu_env, fp0, fp1);
1101fcf5ef2aSThomas Huth                     break;
1102fcf5ef2aSThomas Huth                 case 0xf002:		/* fmul Rm,Rn */
1103fcf5ef2aSThomas Huth                     gen_helper_fmul_DT(fp0, cpu_env, fp0, fp1);
1104fcf5ef2aSThomas Huth                     break;
1105fcf5ef2aSThomas Huth                 case 0xf003:		/* fdiv Rm,Rn */
1106fcf5ef2aSThomas Huth                     gen_helper_fdiv_DT(fp0, cpu_env, fp0, fp1);
1107fcf5ef2aSThomas Huth                     break;
1108fcf5ef2aSThomas Huth                 case 0xf004:		/* fcmp/eq Rm,Rn */
110992f1f83eSAurelien Jarno                     gen_helper_fcmp_eq_DT(cpu_sr_t, cpu_env, fp0, fp1);
1110fcf5ef2aSThomas Huth                     return;
1111fcf5ef2aSThomas Huth                 case 0xf005:		/* fcmp/gt Rm,Rn */
111292f1f83eSAurelien Jarno                     gen_helper_fcmp_gt_DT(cpu_sr_t, cpu_env, fp0, fp1);
1113fcf5ef2aSThomas Huth                     return;
1114fcf5ef2aSThomas Huth                 }
11151e0b21d8SRichard Henderson                 gen_store_fpr64(ctx, fp0, B11_8);
1116fcf5ef2aSThomas Huth                 tcg_temp_free_i64(fp0);
1117fcf5ef2aSThomas Huth                 tcg_temp_free_i64(fp1);
1118fcf5ef2aSThomas Huth 	    } else {
1119fcf5ef2aSThomas Huth                 switch (ctx->opcode & 0xf00f) {
1120fcf5ef2aSThomas Huth                 case 0xf000:		/* fadd Rm,Rn */
11217c9f7038SRichard Henderson                     gen_helper_fadd_FT(FREG(B11_8), cpu_env,
11227c9f7038SRichard Henderson                                        FREG(B11_8), FREG(B7_4));
1123fcf5ef2aSThomas Huth                     break;
1124fcf5ef2aSThomas Huth                 case 0xf001:		/* fsub Rm,Rn */
11257c9f7038SRichard Henderson                     gen_helper_fsub_FT(FREG(B11_8), cpu_env,
11267c9f7038SRichard Henderson                                        FREG(B11_8), FREG(B7_4));
1127fcf5ef2aSThomas Huth                     break;
1128fcf5ef2aSThomas Huth                 case 0xf002:		/* fmul Rm,Rn */
11297c9f7038SRichard Henderson                     gen_helper_fmul_FT(FREG(B11_8), cpu_env,
11307c9f7038SRichard Henderson                                        FREG(B11_8), FREG(B7_4));
1131fcf5ef2aSThomas Huth                     break;
1132fcf5ef2aSThomas Huth                 case 0xf003:		/* fdiv Rm,Rn */
11337c9f7038SRichard Henderson                     gen_helper_fdiv_FT(FREG(B11_8), cpu_env,
11347c9f7038SRichard Henderson                                        FREG(B11_8), FREG(B7_4));
1135fcf5ef2aSThomas Huth                     break;
1136fcf5ef2aSThomas Huth                 case 0xf004:		/* fcmp/eq Rm,Rn */
113792f1f83eSAurelien Jarno                     gen_helper_fcmp_eq_FT(cpu_sr_t, cpu_env,
11387c9f7038SRichard Henderson                                           FREG(B11_8), FREG(B7_4));
1139fcf5ef2aSThomas Huth                     return;
1140fcf5ef2aSThomas Huth                 case 0xf005:		/* fcmp/gt Rm,Rn */
114192f1f83eSAurelien Jarno                     gen_helper_fcmp_gt_FT(cpu_sr_t, cpu_env,
11427c9f7038SRichard Henderson                                           FREG(B11_8), FREG(B7_4));
1143fcf5ef2aSThomas Huth                     return;
1144fcf5ef2aSThomas Huth                 }
1145fcf5ef2aSThomas Huth 	    }
1146fcf5ef2aSThomas Huth 	}
1147fcf5ef2aSThomas Huth 	return;
1148fcf5ef2aSThomas Huth     case 0xf00e: /* fmac FR0,RM,Rn */
1149fcf5ef2aSThomas Huth         CHECK_FPU_ENABLED
11507e9f7ca8SRichard Henderson         CHECK_FPSCR_PR_0
11517c9f7038SRichard Henderson         gen_helper_fmac_FT(FREG(B11_8), cpu_env,
11527c9f7038SRichard Henderson                            FREG(0), FREG(B7_4), FREG(B11_8));
1153fcf5ef2aSThomas Huth         return;
1154fcf5ef2aSThomas Huth     }
1155fcf5ef2aSThomas Huth 
1156fcf5ef2aSThomas Huth     switch (ctx->opcode & 0xff00) {
1157fcf5ef2aSThomas Huth     case 0xc900:		/* and #imm,R0 */
1158fcf5ef2aSThomas Huth 	tcg_gen_andi_i32(REG(0), REG(0), B7_0);
1159fcf5ef2aSThomas Huth 	return;
1160fcf5ef2aSThomas Huth     case 0xcd00:		/* and.b #imm,@(R0,GBR) */
1161fcf5ef2aSThomas Huth 	{
1162fcf5ef2aSThomas Huth 	    TCGv addr, val;
1163fcf5ef2aSThomas Huth 	    addr = tcg_temp_new();
1164fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1165fcf5ef2aSThomas Huth 	    val = tcg_temp_new();
1166fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB);
1167fcf5ef2aSThomas Huth 	    tcg_gen_andi_i32(val, val, B7_0);
1168fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB);
1169fcf5ef2aSThomas Huth 	    tcg_temp_free(val);
1170fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1171fcf5ef2aSThomas Huth 	}
1172fcf5ef2aSThomas Huth 	return;
1173fcf5ef2aSThomas Huth     case 0x8b00:		/* bf label */
1174fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
11756f1c2af6SRichard Henderson         gen_conditional_jump(ctx, ctx->base.pc_next + 4 + B7_0s * 2, false);
1176fcf5ef2aSThomas Huth 	return;
1177fcf5ef2aSThomas Huth     case 0x8f00:		/* bf/s label */
1178fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
1179ac9707eaSAurelien Jarno         tcg_gen_xori_i32(cpu_delayed_cond, cpu_sr_t, 1);
11806f1c2af6SRichard Henderson         ctx->delayed_pc = ctx->base.pc_next + 4 + B7_0s * 2;
1181a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT_CONDITIONAL;
1182fcf5ef2aSThomas Huth 	return;
1183fcf5ef2aSThomas Huth     case 0x8900:		/* bt label */
1184fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
11856f1c2af6SRichard Henderson         gen_conditional_jump(ctx, ctx->base.pc_next + 4 + B7_0s * 2, true);
1186fcf5ef2aSThomas Huth 	return;
1187fcf5ef2aSThomas Huth     case 0x8d00:		/* bt/s label */
1188fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
1189ac9707eaSAurelien Jarno         tcg_gen_mov_i32(cpu_delayed_cond, cpu_sr_t);
11906f1c2af6SRichard Henderson         ctx->delayed_pc = ctx->base.pc_next + 4 + B7_0s * 2;
1191a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT_CONDITIONAL;
1192fcf5ef2aSThomas Huth 	return;
1193fcf5ef2aSThomas Huth     case 0x8800:		/* cmp/eq #imm,R0 */
1194fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(0), B7_0s);
1195fcf5ef2aSThomas Huth 	return;
1196fcf5ef2aSThomas Huth     case 0xc400:		/* mov.b @(disp,GBR),R0 */
1197fcf5ef2aSThomas Huth 	{
1198fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1199fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0);
1200fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB);
1201fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1202fcf5ef2aSThomas Huth 	}
1203fcf5ef2aSThomas Huth 	return;
1204fcf5ef2aSThomas Huth     case 0xc500:		/* mov.w @(disp,GBR),R0 */
1205fcf5ef2aSThomas Huth 	{
1206fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1207fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2);
1208fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW);
1209fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1210fcf5ef2aSThomas Huth 	}
1211fcf5ef2aSThomas Huth 	return;
1212fcf5ef2aSThomas Huth     case 0xc600:		/* mov.l @(disp,GBR),R0 */
1213fcf5ef2aSThomas Huth 	{
1214fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1215fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4);
1216fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESL);
1217fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1218fcf5ef2aSThomas Huth 	}
1219fcf5ef2aSThomas Huth 	return;
1220fcf5ef2aSThomas Huth     case 0xc000:		/* mov.b R0,@(disp,GBR) */
1221fcf5ef2aSThomas Huth 	{
1222fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1223fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0);
1224fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB);
1225fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1226fcf5ef2aSThomas Huth 	}
1227fcf5ef2aSThomas Huth 	return;
1228fcf5ef2aSThomas Huth     case 0xc100:		/* mov.w R0,@(disp,GBR) */
1229fcf5ef2aSThomas Huth 	{
1230fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1231fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2);
1232fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW);
1233fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1234fcf5ef2aSThomas Huth 	}
1235fcf5ef2aSThomas Huth 	return;
1236fcf5ef2aSThomas Huth     case 0xc200:		/* mov.l R0,@(disp,GBR) */
1237fcf5ef2aSThomas Huth 	{
1238fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1239fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4);
1240fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUL);
1241fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1242fcf5ef2aSThomas Huth 	}
1243fcf5ef2aSThomas Huth 	return;
1244fcf5ef2aSThomas Huth     case 0x8000:		/* mov.b R0,@(disp,Rn) */
1245fcf5ef2aSThomas Huth 	{
1246fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1247fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B7_4), B3_0);
1248fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB);
1249fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1250fcf5ef2aSThomas Huth 	}
1251fcf5ef2aSThomas Huth 	return;
1252fcf5ef2aSThomas Huth     case 0x8100:		/* mov.w R0,@(disp,Rn) */
1253fcf5ef2aSThomas Huth 	{
1254fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1255fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2);
1256fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW);
1257fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1258fcf5ef2aSThomas Huth 	}
1259fcf5ef2aSThomas Huth 	return;
1260fcf5ef2aSThomas Huth     case 0x8400:		/* mov.b @(disp,Rn),R0 */
1261fcf5ef2aSThomas Huth 	{
1262fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1263fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B7_4), B3_0);
1264fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB);
1265fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1266fcf5ef2aSThomas Huth 	}
1267fcf5ef2aSThomas Huth 	return;
1268fcf5ef2aSThomas Huth     case 0x8500:		/* mov.w @(disp,Rn),R0 */
1269fcf5ef2aSThomas Huth 	{
1270fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1271fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2);
1272fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW);
1273fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1274fcf5ef2aSThomas Huth 	}
1275fcf5ef2aSThomas Huth 	return;
1276fcf5ef2aSThomas Huth     case 0xc700:		/* mova @(disp,PC),R0 */
12776f1c2af6SRichard Henderson         tcg_gen_movi_i32(REG(0), ((ctx->base.pc_next & 0xfffffffc) +
12786f1c2af6SRichard Henderson                                   4 + B7_0 * 4) & ~3);
1279fcf5ef2aSThomas Huth 	return;
1280fcf5ef2aSThomas Huth     case 0xcb00:		/* or #imm,R0 */
1281fcf5ef2aSThomas Huth 	tcg_gen_ori_i32(REG(0), REG(0), B7_0);
1282fcf5ef2aSThomas Huth 	return;
1283fcf5ef2aSThomas Huth     case 0xcf00:		/* or.b #imm,@(R0,GBR) */
1284fcf5ef2aSThomas Huth 	{
1285fcf5ef2aSThomas Huth 	    TCGv addr, val;
1286fcf5ef2aSThomas Huth 	    addr = tcg_temp_new();
1287fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1288fcf5ef2aSThomas Huth 	    val = tcg_temp_new();
1289fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB);
1290fcf5ef2aSThomas Huth 	    tcg_gen_ori_i32(val, val, B7_0);
1291fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB);
1292fcf5ef2aSThomas Huth 	    tcg_temp_free(val);
1293fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1294fcf5ef2aSThomas Huth 	}
1295fcf5ef2aSThomas Huth 	return;
1296fcf5ef2aSThomas Huth     case 0xc300:		/* trapa #imm */
1297fcf5ef2aSThomas Huth 	{
1298fcf5ef2aSThomas Huth 	    TCGv imm;
1299fcf5ef2aSThomas Huth 	    CHECK_NOT_DELAY_SLOT
1300ac9707eaSAurelien Jarno             gen_save_cpu_state(ctx, true);
1301fcf5ef2aSThomas Huth 	    imm = tcg_const_i32(B7_0);
1302fcf5ef2aSThomas Huth             gen_helper_trapa(cpu_env, imm);
1303fcf5ef2aSThomas Huth 	    tcg_temp_free(imm);
13046f1c2af6SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
1305fcf5ef2aSThomas Huth 	}
1306fcf5ef2aSThomas Huth 	return;
1307fcf5ef2aSThomas Huth     case 0xc800:		/* tst #imm,R0 */
1308fcf5ef2aSThomas Huth 	{
1309fcf5ef2aSThomas Huth 	    TCGv val = tcg_temp_new();
1310fcf5ef2aSThomas Huth 	    tcg_gen_andi_i32(val, REG(0), B7_0);
1311fcf5ef2aSThomas Huth             tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0);
1312fcf5ef2aSThomas Huth 	    tcg_temp_free(val);
1313fcf5ef2aSThomas Huth 	}
1314fcf5ef2aSThomas Huth 	return;
1315fcf5ef2aSThomas Huth     case 0xcc00:		/* tst.b #imm,@(R0,GBR) */
1316fcf5ef2aSThomas Huth 	{
1317fcf5ef2aSThomas Huth 	    TCGv val = tcg_temp_new();
1318fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(val, REG(0), cpu_gbr);
1319fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(val, val, ctx->memidx, MO_UB);
1320fcf5ef2aSThomas Huth 	    tcg_gen_andi_i32(val, val, B7_0);
1321fcf5ef2aSThomas Huth             tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0);
1322fcf5ef2aSThomas Huth 	    tcg_temp_free(val);
1323fcf5ef2aSThomas Huth 	}
1324fcf5ef2aSThomas Huth 	return;
1325fcf5ef2aSThomas Huth     case 0xca00:		/* xor #imm,R0 */
1326fcf5ef2aSThomas Huth 	tcg_gen_xori_i32(REG(0), REG(0), B7_0);
1327fcf5ef2aSThomas Huth 	return;
1328fcf5ef2aSThomas Huth     case 0xce00:		/* xor.b #imm,@(R0,GBR) */
1329fcf5ef2aSThomas Huth 	{
1330fcf5ef2aSThomas Huth 	    TCGv addr, val;
1331fcf5ef2aSThomas Huth 	    addr = tcg_temp_new();
1332fcf5ef2aSThomas Huth 	    tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1333fcf5ef2aSThomas Huth 	    val = tcg_temp_new();
1334fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB);
1335fcf5ef2aSThomas Huth 	    tcg_gen_xori_i32(val, val, B7_0);
1336fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB);
1337fcf5ef2aSThomas Huth 	    tcg_temp_free(val);
1338fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1339fcf5ef2aSThomas Huth 	}
1340fcf5ef2aSThomas Huth 	return;
1341fcf5ef2aSThomas Huth     }
1342fcf5ef2aSThomas Huth 
1343fcf5ef2aSThomas Huth     switch (ctx->opcode & 0xf08f) {
1344fcf5ef2aSThomas Huth     case 0x408e:		/* ldc Rm,Rn_BANK */
1345fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1346fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(ALTREG(B6_4), REG(B11_8));
1347fcf5ef2aSThomas Huth 	return;
1348fcf5ef2aSThomas Huth     case 0x4087:		/* ldc.l @Rm+,Rn_BANK */
1349fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1350fcf5ef2aSThomas Huth         tcg_gen_qemu_ld_i32(ALTREG(B6_4), REG(B11_8), ctx->memidx, MO_TESL);
1351fcf5ef2aSThomas Huth 	tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1352fcf5ef2aSThomas Huth 	return;
1353fcf5ef2aSThomas Huth     case 0x0082:		/* stc Rm_BANK,Rn */
1354fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1355fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(REG(B11_8), ALTREG(B6_4));
1356fcf5ef2aSThomas Huth 	return;
1357fcf5ef2aSThomas Huth     case 0x4083:		/* stc.l Rm_BANK,@-Rn */
1358fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1359fcf5ef2aSThomas Huth 	{
1360fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1361fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 4);
1362fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(ALTREG(B6_4), addr, ctx->memidx, MO_TEUL);
1363fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);
1364fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1365fcf5ef2aSThomas Huth 	}
1366fcf5ef2aSThomas Huth 	return;
1367fcf5ef2aSThomas Huth     }
1368fcf5ef2aSThomas Huth 
1369fcf5ef2aSThomas Huth     switch (ctx->opcode & 0xf0ff) {
1370fcf5ef2aSThomas Huth     case 0x0023:		/* braf Rn */
1371fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
13726f1c2af6SRichard Henderson         tcg_gen_addi_i32(cpu_delayed_pc, REG(B11_8), ctx->base.pc_next + 4);
1373a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT;
1374fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
1375fcf5ef2aSThomas Huth 	return;
1376fcf5ef2aSThomas Huth     case 0x0003:		/* bsrf Rn */
1377fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
13786f1c2af6SRichard Henderson         tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4);
1379fcf5ef2aSThomas Huth 	tcg_gen_add_i32(cpu_delayed_pc, REG(B11_8), cpu_pr);
1380a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT;
1381fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
1382fcf5ef2aSThomas Huth 	return;
1383fcf5ef2aSThomas Huth     case 0x4015:		/* cmp/pl Rn */
1384fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), 0);
1385fcf5ef2aSThomas Huth 	return;
1386fcf5ef2aSThomas Huth     case 0x4011:		/* cmp/pz Rn */
1387fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), 0);
1388fcf5ef2aSThomas Huth 	return;
1389fcf5ef2aSThomas Huth     case 0x4010:		/* dt Rn */
1390fcf5ef2aSThomas Huth 	tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 1);
1391fcf5ef2aSThomas Huth         tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), 0);
1392fcf5ef2aSThomas Huth 	return;
1393fcf5ef2aSThomas Huth     case 0x402b:		/* jmp @Rn */
1394fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
1395fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8));
1396a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT;
1397fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
1398fcf5ef2aSThomas Huth 	return;
1399fcf5ef2aSThomas Huth     case 0x400b:		/* jsr @Rn */
1400fcf5ef2aSThomas Huth 	CHECK_NOT_DELAY_SLOT
14016f1c2af6SRichard Henderson         tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4);
1402fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8));
1403a6215749SAurelien Jarno         ctx->envflags |= DELAY_SLOT;
1404fcf5ef2aSThomas Huth 	ctx->delayed_pc = (uint32_t) - 1;
1405fcf5ef2aSThomas Huth 	return;
1406fcf5ef2aSThomas Huth     case 0x400e:		/* ldc Rm,SR */
1407fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1408fcf5ef2aSThomas Huth         {
1409fcf5ef2aSThomas Huth             TCGv val = tcg_temp_new();
1410fcf5ef2aSThomas Huth             tcg_gen_andi_i32(val, REG(B11_8), 0x700083f3);
1411fcf5ef2aSThomas Huth             gen_write_sr(val);
1412fcf5ef2aSThomas Huth             tcg_temp_free(val);
14136f1c2af6SRichard Henderson             ctx->base.is_jmp = DISAS_STOP;
1414fcf5ef2aSThomas Huth         }
1415fcf5ef2aSThomas Huth 	return;
1416fcf5ef2aSThomas Huth     case 0x4007:		/* ldc.l @Rm+,SR */
1417fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1418fcf5ef2aSThomas Huth 	{
1419fcf5ef2aSThomas Huth 	    TCGv val = tcg_temp_new();
1420fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, MO_TESL);
1421fcf5ef2aSThomas Huth             tcg_gen_andi_i32(val, val, 0x700083f3);
1422fcf5ef2aSThomas Huth             gen_write_sr(val);
1423fcf5ef2aSThomas Huth 	    tcg_temp_free(val);
1424fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
14256f1c2af6SRichard Henderson             ctx->base.is_jmp = DISAS_STOP;
1426fcf5ef2aSThomas Huth 	}
1427fcf5ef2aSThomas Huth 	return;
1428fcf5ef2aSThomas Huth     case 0x0002:		/* stc SR,Rn */
1429fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1430fcf5ef2aSThomas Huth         gen_read_sr(REG(B11_8));
1431fcf5ef2aSThomas Huth 	return;
1432fcf5ef2aSThomas Huth     case 0x4003:		/* stc SR,@-Rn */
1433fcf5ef2aSThomas Huth 	CHECK_PRIVILEGED
1434fcf5ef2aSThomas Huth 	{
1435fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1436fcf5ef2aSThomas Huth             TCGv val = tcg_temp_new();
1437fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 4);
1438fcf5ef2aSThomas Huth             gen_read_sr(val);
1439fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL);
1440fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);
1441fcf5ef2aSThomas Huth             tcg_temp_free(val);
1442fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1443fcf5ef2aSThomas Huth 	}
1444fcf5ef2aSThomas Huth 	return;
1445fcf5ef2aSThomas Huth #define LD(reg,ldnum,ldpnum,prechk)		\
1446fcf5ef2aSThomas Huth   case ldnum:							\
1447fcf5ef2aSThomas Huth     prechk    							\
1448fcf5ef2aSThomas Huth     tcg_gen_mov_i32 (cpu_##reg, REG(B11_8));			\
1449fcf5ef2aSThomas Huth     return;							\
1450fcf5ef2aSThomas Huth   case ldpnum:							\
1451fcf5ef2aSThomas Huth     prechk    							\
1452fcf5ef2aSThomas Huth     tcg_gen_qemu_ld_i32(cpu_##reg, REG(B11_8), ctx->memidx, MO_TESL); \
1453fcf5ef2aSThomas Huth     tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);		\
1454fcf5ef2aSThomas Huth     return;
1455fcf5ef2aSThomas Huth #define ST(reg,stnum,stpnum,prechk)		\
1456fcf5ef2aSThomas Huth   case stnum:							\
1457fcf5ef2aSThomas Huth     prechk    							\
1458fcf5ef2aSThomas Huth     tcg_gen_mov_i32 (REG(B11_8), cpu_##reg);			\
1459fcf5ef2aSThomas Huth     return;							\
1460fcf5ef2aSThomas Huth   case stpnum:							\
1461fcf5ef2aSThomas Huth     prechk    							\
1462fcf5ef2aSThomas Huth     {								\
1463fcf5ef2aSThomas Huth 	TCGv addr = tcg_temp_new();				\
1464fcf5ef2aSThomas Huth 	tcg_gen_subi_i32(addr, REG(B11_8), 4);			\
1465fcf5ef2aSThomas Huth         tcg_gen_qemu_st_i32(cpu_##reg, addr, ctx->memidx, MO_TEUL); \
1466fcf5ef2aSThomas Huth 	tcg_gen_mov_i32(REG(B11_8), addr);			\
1467fcf5ef2aSThomas Huth 	tcg_temp_free(addr);					\
1468fcf5ef2aSThomas Huth     }								\
1469fcf5ef2aSThomas Huth     return;
1470fcf5ef2aSThomas Huth #define LDST(reg,ldnum,ldpnum,stnum,stpnum,prechk)		\
1471fcf5ef2aSThomas Huth 	LD(reg,ldnum,ldpnum,prechk)				\
1472fcf5ef2aSThomas Huth 	ST(reg,stnum,stpnum,prechk)
1473fcf5ef2aSThomas Huth 	LDST(gbr,  0x401e, 0x4017, 0x0012, 0x4013, {})
1474fcf5ef2aSThomas Huth 	LDST(vbr,  0x402e, 0x4027, 0x0022, 0x4023, CHECK_PRIVILEGED)
1475fcf5ef2aSThomas Huth 	LDST(ssr,  0x403e, 0x4037, 0x0032, 0x4033, CHECK_PRIVILEGED)
1476fcf5ef2aSThomas Huth 	LDST(spc,  0x404e, 0x4047, 0x0042, 0x4043, CHECK_PRIVILEGED)
1477fcf5ef2aSThomas Huth 	ST(sgr,  0x003a, 0x4032, CHECK_PRIVILEGED)
1478ccae24d4SRichard Henderson         LD(sgr,  0x403a, 0x4036, CHECK_PRIVILEGED CHECK_SH4A)
1479fcf5ef2aSThomas Huth 	LDST(dbr,  0x40fa, 0x40f6, 0x00fa, 0x40f2, CHECK_PRIVILEGED)
1480fcf5ef2aSThomas Huth 	LDST(mach, 0x400a, 0x4006, 0x000a, 0x4002, {})
1481fcf5ef2aSThomas Huth 	LDST(macl, 0x401a, 0x4016, 0x001a, 0x4012, {})
1482fcf5ef2aSThomas Huth 	LDST(pr,   0x402a, 0x4026, 0x002a, 0x4022, {})
1483fcf5ef2aSThomas Huth 	LDST(fpul, 0x405a, 0x4056, 0x005a, 0x4052, {CHECK_FPU_ENABLED})
1484fcf5ef2aSThomas Huth     case 0x406a:		/* lds Rm,FPSCR */
1485fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1486fcf5ef2aSThomas Huth         gen_helper_ld_fpscr(cpu_env, REG(B11_8));
14876f1c2af6SRichard Henderson         ctx->base.is_jmp = DISAS_STOP;
1488fcf5ef2aSThomas Huth 	return;
1489fcf5ef2aSThomas Huth     case 0x4066:		/* lds.l @Rm+,FPSCR */
1490fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1491fcf5ef2aSThomas Huth 	{
1492fcf5ef2aSThomas Huth 	    TCGv addr = tcg_temp_new();
1493fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(addr, REG(B11_8), ctx->memidx, MO_TESL);
1494fcf5ef2aSThomas Huth 	    tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1495fcf5ef2aSThomas Huth             gen_helper_ld_fpscr(cpu_env, addr);
1496fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
14976f1c2af6SRichard Henderson             ctx->base.is_jmp = DISAS_STOP;
1498fcf5ef2aSThomas Huth 	}
1499fcf5ef2aSThomas Huth 	return;
1500fcf5ef2aSThomas Huth     case 0x006a:		/* sts FPSCR,Rn */
1501fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1502fcf5ef2aSThomas Huth 	tcg_gen_andi_i32(REG(B11_8), cpu_fpscr, 0x003fffff);
1503fcf5ef2aSThomas Huth 	return;
1504fcf5ef2aSThomas Huth     case 0x4062:		/* sts FPSCR,@-Rn */
1505fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1506fcf5ef2aSThomas Huth 	{
1507fcf5ef2aSThomas Huth 	    TCGv addr, val;
1508fcf5ef2aSThomas Huth 	    val = tcg_temp_new();
1509fcf5ef2aSThomas Huth 	    tcg_gen_andi_i32(val, cpu_fpscr, 0x003fffff);
1510fcf5ef2aSThomas Huth 	    addr = tcg_temp_new();
1511fcf5ef2aSThomas Huth 	    tcg_gen_subi_i32(addr, REG(B11_8), 4);
1512fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL);
1513fcf5ef2aSThomas Huth 	    tcg_gen_mov_i32(REG(B11_8), addr);
1514fcf5ef2aSThomas Huth 	    tcg_temp_free(addr);
1515fcf5ef2aSThomas Huth 	    tcg_temp_free(val);
1516fcf5ef2aSThomas Huth 	}
1517fcf5ef2aSThomas Huth 	return;
1518fcf5ef2aSThomas Huth     case 0x00c3:		/* movca.l R0,@Rm */
1519fcf5ef2aSThomas Huth         {
1520fcf5ef2aSThomas Huth             TCGv val = tcg_temp_new();
1521fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx, MO_TEUL);
1522fcf5ef2aSThomas Huth             gen_helper_movcal(cpu_env, REG(B11_8), val);
1523fcf5ef2aSThomas Huth             tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL);
1524e691e0edSPhilippe Mathieu-Daudé             tcg_temp_free(val);
1525fcf5ef2aSThomas Huth         }
1526fcf5ef2aSThomas Huth         ctx->has_movcal = 1;
1527fcf5ef2aSThomas Huth 	return;
1528143021b2SAurelien Jarno     case 0x40a9:                /* movua.l @Rm,R0 */
1529ccae24d4SRichard Henderson         CHECK_SH4A
1530143021b2SAurelien Jarno         /* Load non-boundary-aligned data */
153134257c21SAurelien Jarno         tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx,
153234257c21SAurelien Jarno                             MO_TEUL | MO_UNALN);
1533fcf5ef2aSThomas Huth         return;
1534143021b2SAurelien Jarno     case 0x40e9:                /* movua.l @Rm+,R0 */
1535ccae24d4SRichard Henderson         CHECK_SH4A
1536143021b2SAurelien Jarno         /* Load non-boundary-aligned data */
153734257c21SAurelien Jarno         tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx,
153834257c21SAurelien Jarno                             MO_TEUL | MO_UNALN);
1539fcf5ef2aSThomas Huth         tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1540fcf5ef2aSThomas Huth         return;
1541fcf5ef2aSThomas Huth     case 0x0029:		/* movt Rn */
1542fcf5ef2aSThomas Huth         tcg_gen_mov_i32(REG(B11_8), cpu_sr_t);
1543fcf5ef2aSThomas Huth 	return;
1544fcf5ef2aSThomas Huth     case 0x0073:
1545fcf5ef2aSThomas Huth         /* MOVCO.L
1546f85da308SRichard Henderson          *     LDST -> T
1547f85da308SRichard Henderson          *     If (T == 1) R0 -> (Rn)
1548f85da308SRichard Henderson          *     0 -> LDST
1549f85da308SRichard Henderson          *
1550f85da308SRichard Henderson          * The above description doesn't work in a parallel context.
1551f85da308SRichard Henderson          * Since we currently support no smp boards, this implies user-mode.
1552f85da308SRichard Henderson          * But we can still support the official mechanism while user-mode
1553f85da308SRichard Henderson          * is single-threaded.  */
1554ccae24d4SRichard Henderson         CHECK_SH4A
1555ccae24d4SRichard Henderson         {
1556f85da308SRichard Henderson             TCGLabel *fail = gen_new_label();
1557f85da308SRichard Henderson             TCGLabel *done = gen_new_label();
1558f85da308SRichard Henderson 
15596f1c2af6SRichard Henderson             if ((tb_cflags(ctx->base.tb) & CF_PARALLEL)) {
1560f85da308SRichard Henderson                 TCGv tmp;
1561f85da308SRichard Henderson 
1562f85da308SRichard Henderson                 tcg_gen_brcond_i32(TCG_COND_NE, REG(B11_8),
1563f85da308SRichard Henderson                                    cpu_lock_addr, fail);
1564f85da308SRichard Henderson                 tmp = tcg_temp_new();
1565f85da308SRichard Henderson                 tcg_gen_atomic_cmpxchg_i32(tmp, REG(B11_8), cpu_lock_value,
1566f85da308SRichard Henderson                                            REG(0), ctx->memidx, MO_TEUL);
1567f85da308SRichard Henderson                 tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, tmp, cpu_lock_value);
1568f85da308SRichard Henderson                 tcg_temp_free(tmp);
1569f85da308SRichard Henderson             } else {
1570f85da308SRichard Henderson                 tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_lock_addr, -1, fail);
1571fcf5ef2aSThomas Huth                 tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx, MO_TEUL);
1572f85da308SRichard Henderson                 tcg_gen_movi_i32(cpu_sr_t, 1);
1573ccae24d4SRichard Henderson             }
1574f85da308SRichard Henderson             tcg_gen_br(done);
1575f85da308SRichard Henderson 
1576f85da308SRichard Henderson             gen_set_label(fail);
1577f85da308SRichard Henderson             tcg_gen_movi_i32(cpu_sr_t, 0);
1578f85da308SRichard Henderson 
1579f85da308SRichard Henderson             gen_set_label(done);
1580f85da308SRichard Henderson             tcg_gen_movi_i32(cpu_lock_addr, -1);
1581f85da308SRichard Henderson         }
1582f85da308SRichard Henderson         return;
1583fcf5ef2aSThomas Huth     case 0x0063:
1584fcf5ef2aSThomas Huth         /* MOVLI.L @Rm,R0
1585f85da308SRichard Henderson          *     1 -> LDST
1586f85da308SRichard Henderson          *     (Rm) -> R0
1587f85da308SRichard Henderson          *     When interrupt/exception
1588f85da308SRichard Henderson          *     occurred 0 -> LDST
1589f85da308SRichard Henderson          *
1590f85da308SRichard Henderson          * In a parallel context, we must also save the loaded value
1591f85da308SRichard Henderson          * for use with the cmpxchg that we'll use with movco.l.  */
1592ccae24d4SRichard Henderson         CHECK_SH4A
15936f1c2af6SRichard Henderson         if ((tb_cflags(ctx->base.tb) & CF_PARALLEL)) {
1594f85da308SRichard Henderson             TCGv tmp = tcg_temp_new();
1595f85da308SRichard Henderson             tcg_gen_mov_i32(tmp, REG(B11_8));
1596fcf5ef2aSThomas Huth             tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, MO_TESL);
1597f85da308SRichard Henderson             tcg_gen_mov_i32(cpu_lock_value, REG(0));
1598f85da308SRichard Henderson             tcg_gen_mov_i32(cpu_lock_addr, tmp);
1599f85da308SRichard Henderson             tcg_temp_free(tmp);
1600f85da308SRichard Henderson         } else {
1601f85da308SRichard Henderson             tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx, MO_TESL);
1602f85da308SRichard Henderson             tcg_gen_movi_i32(cpu_lock_addr, 0);
1603f85da308SRichard Henderson         }
1604fcf5ef2aSThomas Huth         return;
1605fcf5ef2aSThomas Huth     case 0x0093:		/* ocbi @Rn */
1606fcf5ef2aSThomas Huth 	{
1607fcf5ef2aSThomas Huth             gen_helper_ocbi(cpu_env, REG(B11_8));
1608fcf5ef2aSThomas Huth 	}
1609fcf5ef2aSThomas Huth 	return;
1610fcf5ef2aSThomas Huth     case 0x00a3:		/* ocbp @Rn */
1611fcf5ef2aSThomas Huth     case 0x00b3:		/* ocbwb @Rn */
1612fcf5ef2aSThomas Huth         /* These instructions are supposed to do nothing in case of
1613fcf5ef2aSThomas Huth            a cache miss. Given that we only partially emulate caches
1614fcf5ef2aSThomas Huth            it is safe to simply ignore them. */
1615fcf5ef2aSThomas Huth 	return;
1616fcf5ef2aSThomas Huth     case 0x0083:		/* pref @Rn */
1617fcf5ef2aSThomas Huth 	return;
1618fcf5ef2aSThomas Huth     case 0x00d3:		/* prefi @Rn */
1619ccae24d4SRichard Henderson         CHECK_SH4A
1620fcf5ef2aSThomas Huth         return;
1621fcf5ef2aSThomas Huth     case 0x00e3:		/* icbi @Rn */
1622ccae24d4SRichard Henderson         CHECK_SH4A
1623fcf5ef2aSThomas Huth         return;
1624fcf5ef2aSThomas Huth     case 0x00ab:		/* synco */
1625ccae24d4SRichard Henderson         CHECK_SH4A
1626aa351317SAurelien Jarno         tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC);
1627fcf5ef2aSThomas Huth         return;
1628fcf5ef2aSThomas Huth     case 0x4024:		/* rotcl Rn */
1629fcf5ef2aSThomas Huth 	{
1630fcf5ef2aSThomas Huth 	    TCGv tmp = tcg_temp_new();
1631fcf5ef2aSThomas Huth             tcg_gen_mov_i32(tmp, cpu_sr_t);
1632fcf5ef2aSThomas Huth             tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31);
1633fcf5ef2aSThomas Huth 	    tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
1634fcf5ef2aSThomas Huth             tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp);
1635fcf5ef2aSThomas Huth 	    tcg_temp_free(tmp);
1636fcf5ef2aSThomas Huth 	}
1637fcf5ef2aSThomas Huth 	return;
1638fcf5ef2aSThomas Huth     case 0x4025:		/* rotcr Rn */
1639fcf5ef2aSThomas Huth 	{
1640fcf5ef2aSThomas Huth 	    TCGv tmp = tcg_temp_new();
1641fcf5ef2aSThomas Huth             tcg_gen_shli_i32(tmp, cpu_sr_t, 31);
1642fcf5ef2aSThomas Huth             tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1);
1643fcf5ef2aSThomas Huth 	    tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1);
1644fcf5ef2aSThomas Huth             tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp);
1645fcf5ef2aSThomas Huth 	    tcg_temp_free(tmp);
1646fcf5ef2aSThomas Huth 	}
1647fcf5ef2aSThomas Huth 	return;
1648fcf5ef2aSThomas Huth     case 0x4004:		/* rotl Rn */
1649fcf5ef2aSThomas Huth 	tcg_gen_rotli_i32(REG(B11_8), REG(B11_8), 1);
1650fcf5ef2aSThomas Huth         tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0);
1651fcf5ef2aSThomas Huth 	return;
1652fcf5ef2aSThomas Huth     case 0x4005:		/* rotr Rn */
1653fcf5ef2aSThomas Huth         tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0);
1654fcf5ef2aSThomas Huth 	tcg_gen_rotri_i32(REG(B11_8), REG(B11_8), 1);
1655fcf5ef2aSThomas Huth 	return;
1656fcf5ef2aSThomas Huth     case 0x4000:		/* shll Rn */
1657fcf5ef2aSThomas Huth     case 0x4020:		/* shal Rn */
1658fcf5ef2aSThomas Huth         tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31);
1659fcf5ef2aSThomas Huth 	tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
1660fcf5ef2aSThomas Huth 	return;
1661fcf5ef2aSThomas Huth     case 0x4021:		/* shar Rn */
1662fcf5ef2aSThomas Huth         tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1);
1663fcf5ef2aSThomas Huth 	tcg_gen_sari_i32(REG(B11_8), REG(B11_8), 1);
1664fcf5ef2aSThomas Huth 	return;
1665fcf5ef2aSThomas Huth     case 0x4001:		/* shlr Rn */
1666fcf5ef2aSThomas Huth         tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1);
1667fcf5ef2aSThomas Huth 	tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1);
1668fcf5ef2aSThomas Huth 	return;
1669fcf5ef2aSThomas Huth     case 0x4008:		/* shll2 Rn */
1670fcf5ef2aSThomas Huth 	tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 2);
1671fcf5ef2aSThomas Huth 	return;
1672fcf5ef2aSThomas Huth     case 0x4018:		/* shll8 Rn */
1673fcf5ef2aSThomas Huth 	tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 8);
1674fcf5ef2aSThomas Huth 	return;
1675fcf5ef2aSThomas Huth     case 0x4028:		/* shll16 Rn */
1676fcf5ef2aSThomas Huth 	tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 16);
1677fcf5ef2aSThomas Huth 	return;
1678fcf5ef2aSThomas Huth     case 0x4009:		/* shlr2 Rn */
1679fcf5ef2aSThomas Huth 	tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 2);
1680fcf5ef2aSThomas Huth 	return;
1681fcf5ef2aSThomas Huth     case 0x4019:		/* shlr8 Rn */
1682fcf5ef2aSThomas Huth 	tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 8);
1683fcf5ef2aSThomas Huth 	return;
1684fcf5ef2aSThomas Huth     case 0x4029:		/* shlr16 Rn */
1685fcf5ef2aSThomas Huth 	tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 16);
1686fcf5ef2aSThomas Huth 	return;
1687fcf5ef2aSThomas Huth     case 0x401b:		/* tas.b @Rn */
1688fcf5ef2aSThomas Huth         {
1689cb32f179SAurelien Jarno             TCGv val = tcg_const_i32(0x80);
1690cb32f179SAurelien Jarno             tcg_gen_atomic_fetch_or_i32(val, REG(B11_8), val,
1691cb32f179SAurelien Jarno                                         ctx->memidx, MO_UB);
1692fcf5ef2aSThomas Huth             tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0);
1693fcf5ef2aSThomas Huth             tcg_temp_free(val);
1694fcf5ef2aSThomas Huth         }
1695fcf5ef2aSThomas Huth         return;
1696fcf5ef2aSThomas Huth     case 0xf00d: /* fsts FPUL,FRn - FPSCR: Nothing */
1697fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
16987c9f7038SRichard Henderson         tcg_gen_mov_i32(FREG(B11_8), cpu_fpul);
1699fcf5ef2aSThomas Huth 	return;
1700fcf5ef2aSThomas Huth     case 0xf01d: /* flds FRm,FPUL - FPSCR: Nothing */
1701fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
17027c9f7038SRichard Henderson         tcg_gen_mov_i32(cpu_fpul, FREG(B11_8));
1703fcf5ef2aSThomas Huth 	return;
1704fcf5ef2aSThomas Huth     case 0xf02d: /* float FPUL,FRn/DRn - FPSCR: R[PR,Enable.I]/W[Cause,Flag] */
1705fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1706a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_PR) {
1707fcf5ef2aSThomas Huth 	    TCGv_i64 fp;
170893dc9c89SRichard Henderson             if (ctx->opcode & 0x0100) {
170993dc9c89SRichard Henderson                 goto do_illegal;
171093dc9c89SRichard Henderson             }
1711fcf5ef2aSThomas Huth 	    fp = tcg_temp_new_i64();
1712fcf5ef2aSThomas Huth             gen_helper_float_DT(fp, cpu_env, cpu_fpul);
17131e0b21d8SRichard Henderson             gen_store_fpr64(ctx, fp, B11_8);
1714fcf5ef2aSThomas Huth 	    tcg_temp_free_i64(fp);
1715fcf5ef2aSThomas Huth 	}
1716fcf5ef2aSThomas Huth 	else {
17177c9f7038SRichard Henderson             gen_helper_float_FT(FREG(B11_8), cpu_env, cpu_fpul);
1718fcf5ef2aSThomas Huth 	}
1719fcf5ef2aSThomas Huth 	return;
1720fcf5ef2aSThomas Huth     case 0xf03d: /* ftrc FRm/DRm,FPUL - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1721fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1722a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_PR) {
1723fcf5ef2aSThomas Huth 	    TCGv_i64 fp;
172493dc9c89SRichard Henderson             if (ctx->opcode & 0x0100) {
172593dc9c89SRichard Henderson                 goto do_illegal;
172693dc9c89SRichard Henderson             }
1727fcf5ef2aSThomas Huth 	    fp = tcg_temp_new_i64();
17281e0b21d8SRichard Henderson             gen_load_fpr64(ctx, fp, B11_8);
1729fcf5ef2aSThomas Huth             gen_helper_ftrc_DT(cpu_fpul, cpu_env, fp);
1730fcf5ef2aSThomas Huth 	    tcg_temp_free_i64(fp);
1731fcf5ef2aSThomas Huth 	}
1732fcf5ef2aSThomas Huth 	else {
17337c9f7038SRichard Henderson             gen_helper_ftrc_FT(cpu_fpul, cpu_env, FREG(B11_8));
1734fcf5ef2aSThomas Huth 	}
1735fcf5ef2aSThomas Huth 	return;
1736fcf5ef2aSThomas Huth     case 0xf04d: /* fneg FRn/DRn - FPSCR: Nothing */
1737fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
17387c9f7038SRichard Henderson         tcg_gen_xori_i32(FREG(B11_8), FREG(B11_8), 0x80000000);
1739fcf5ef2aSThomas Huth 	return;
174057f5c1b0SAurelien Jarno     case 0xf05d: /* fabs FRn/DRn - FPCSR: Nothing */
1741fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
17427c9f7038SRichard Henderson         tcg_gen_andi_i32(FREG(B11_8), FREG(B11_8), 0x7fffffff);
1743fcf5ef2aSThomas Huth 	return;
1744fcf5ef2aSThomas Huth     case 0xf06d: /* fsqrt FRn */
1745fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1746a6215749SAurelien Jarno         if (ctx->tbflags & FPSCR_PR) {
174793dc9c89SRichard Henderson             if (ctx->opcode & 0x0100) {
174893dc9c89SRichard Henderson                 goto do_illegal;
174993dc9c89SRichard Henderson             }
1750fcf5ef2aSThomas Huth 	    TCGv_i64 fp = tcg_temp_new_i64();
17511e0b21d8SRichard Henderson             gen_load_fpr64(ctx, fp, B11_8);
1752fcf5ef2aSThomas Huth             gen_helper_fsqrt_DT(fp, cpu_env, fp);
17531e0b21d8SRichard Henderson             gen_store_fpr64(ctx, fp, B11_8);
1754fcf5ef2aSThomas Huth 	    tcg_temp_free_i64(fp);
1755fcf5ef2aSThomas Huth 	} else {
17567c9f7038SRichard Henderson             gen_helper_fsqrt_FT(FREG(B11_8), cpu_env, FREG(B11_8));
1757fcf5ef2aSThomas Huth 	}
1758fcf5ef2aSThomas Huth 	return;
1759fcf5ef2aSThomas Huth     case 0xf07d: /* fsrra FRn */
1760fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
176111b7aa23SRichard Henderson         CHECK_FPSCR_PR_0
176211b7aa23SRichard Henderson         gen_helper_fsrra_FT(FREG(B11_8), cpu_env, FREG(B11_8));
1763fcf5ef2aSThomas Huth 	break;
1764fcf5ef2aSThomas Huth     case 0xf08d: /* fldi0 FRn - FPSCR: R[PR] */
1765fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
17667e9f7ca8SRichard Henderson         CHECK_FPSCR_PR_0
17677c9f7038SRichard Henderson         tcg_gen_movi_i32(FREG(B11_8), 0);
1768fcf5ef2aSThomas Huth         return;
1769fcf5ef2aSThomas Huth     case 0xf09d: /* fldi1 FRn - FPSCR: R[PR] */
1770fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
17717e9f7ca8SRichard Henderson         CHECK_FPSCR_PR_0
17727c9f7038SRichard Henderson         tcg_gen_movi_i32(FREG(B11_8), 0x3f800000);
1773fcf5ef2aSThomas Huth         return;
1774fcf5ef2aSThomas Huth     case 0xf0ad: /* fcnvsd FPUL,DRn */
1775fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1776fcf5ef2aSThomas Huth 	{
1777fcf5ef2aSThomas Huth 	    TCGv_i64 fp = tcg_temp_new_i64();
1778fcf5ef2aSThomas Huth             gen_helper_fcnvsd_FT_DT(fp, cpu_env, cpu_fpul);
17791e0b21d8SRichard Henderson             gen_store_fpr64(ctx, fp, B11_8);
1780fcf5ef2aSThomas Huth 	    tcg_temp_free_i64(fp);
1781fcf5ef2aSThomas Huth 	}
1782fcf5ef2aSThomas Huth 	return;
1783fcf5ef2aSThomas Huth     case 0xf0bd: /* fcnvds DRn,FPUL */
1784fcf5ef2aSThomas Huth 	CHECK_FPU_ENABLED
1785fcf5ef2aSThomas Huth 	{
1786fcf5ef2aSThomas Huth 	    TCGv_i64 fp = tcg_temp_new_i64();
17871e0b21d8SRichard Henderson             gen_load_fpr64(ctx, fp, B11_8);
1788fcf5ef2aSThomas Huth             gen_helper_fcnvds_DT_FT(cpu_fpul, cpu_env, fp);
1789fcf5ef2aSThomas Huth 	    tcg_temp_free_i64(fp);
1790fcf5ef2aSThomas Huth 	}
1791fcf5ef2aSThomas Huth 	return;
1792fcf5ef2aSThomas Huth     case 0xf0ed: /* fipr FVm,FVn */
1793fcf5ef2aSThomas Huth         CHECK_FPU_ENABLED
17947e9f7ca8SRichard Henderson         CHECK_FPSCR_PR_1
17957e9f7ca8SRichard Henderson         {
17967e9f7ca8SRichard Henderson             TCGv m = tcg_const_i32((ctx->opcode >> 8) & 3);
17977e9f7ca8SRichard Henderson             TCGv n = tcg_const_i32((ctx->opcode >> 10) & 3);
1798fcf5ef2aSThomas Huth             gen_helper_fipr(cpu_env, m, n);
1799fcf5ef2aSThomas Huth             tcg_temp_free(m);
1800fcf5ef2aSThomas Huth             tcg_temp_free(n);
1801fcf5ef2aSThomas Huth             return;
1802fcf5ef2aSThomas Huth         }
1803fcf5ef2aSThomas Huth         break;
1804fcf5ef2aSThomas Huth     case 0xf0fd: /* ftrv XMTRX,FVn */
1805fcf5ef2aSThomas Huth         CHECK_FPU_ENABLED
18067e9f7ca8SRichard Henderson         CHECK_FPSCR_PR_1
18077e9f7ca8SRichard Henderson         {
18087e9f7ca8SRichard Henderson             if ((ctx->opcode & 0x0300) != 0x0100) {
18097e9f7ca8SRichard Henderson                 goto do_illegal;
18107e9f7ca8SRichard Henderson             }
18117e9f7ca8SRichard Henderson             TCGv n = tcg_const_i32((ctx->opcode >> 10) & 3);
1812fcf5ef2aSThomas Huth             gen_helper_ftrv(cpu_env, n);
1813fcf5ef2aSThomas Huth             tcg_temp_free(n);
1814fcf5ef2aSThomas Huth             return;
1815fcf5ef2aSThomas Huth         }
1816fcf5ef2aSThomas Huth         break;
1817fcf5ef2aSThomas Huth     }
1818fcf5ef2aSThomas Huth #if 0
1819fcf5ef2aSThomas Huth     fprintf(stderr, "unknown instruction 0x%04x at pc 0x%08x\n",
18206f1c2af6SRichard Henderson             ctx->opcode, ctx->base.pc_next);
1821fcf5ef2aSThomas Huth     fflush(stderr);
1822fcf5ef2aSThomas Huth #endif
18236b98213dSRichard Henderson  do_illegal:
18249a562ae7SAurelien Jarno     if (ctx->envflags & DELAY_SLOT_MASK) {
1825dec16c6eSRichard Henderson  do_illegal_slot:
1826dec16c6eSRichard Henderson         gen_save_cpu_state(ctx, true);
1827fcf5ef2aSThomas Huth         gen_helper_raise_slot_illegal_instruction(cpu_env);
1828fcf5ef2aSThomas Huth     } else {
1829dec16c6eSRichard Henderson         gen_save_cpu_state(ctx, true);
1830fcf5ef2aSThomas Huth         gen_helper_raise_illegal_instruction(cpu_env);
1831fcf5ef2aSThomas Huth     }
18326f1c2af6SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
1833dec4f042SRichard Henderson     return;
1834dec4f042SRichard Henderson 
1835dec4f042SRichard Henderson  do_fpu_disabled:
1836dec4f042SRichard Henderson     gen_save_cpu_state(ctx, true);
1837dec4f042SRichard Henderson     if (ctx->envflags & DELAY_SLOT_MASK) {
1838dec4f042SRichard Henderson         gen_helper_raise_slot_fpu_disable(cpu_env);
1839dec4f042SRichard Henderson     } else {
1840dec4f042SRichard Henderson         gen_helper_raise_fpu_disable(cpu_env);
1841dec4f042SRichard Henderson     }
18426f1c2af6SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
1843dec4f042SRichard Henderson     return;
1844fcf5ef2aSThomas Huth }
1845fcf5ef2aSThomas Huth 
1846fcf5ef2aSThomas Huth static void decode_opc(DisasContext * ctx)
1847fcf5ef2aSThomas Huth {
1848a6215749SAurelien Jarno     uint32_t old_flags = ctx->envflags;
1849fcf5ef2aSThomas Huth 
1850fcf5ef2aSThomas Huth     _decode_opc(ctx);
1851fcf5ef2aSThomas Huth 
18529a562ae7SAurelien Jarno     if (old_flags & DELAY_SLOT_MASK) {
1853fcf5ef2aSThomas Huth         /* go out of the delay slot */
18549a562ae7SAurelien Jarno         ctx->envflags &= ~DELAY_SLOT_MASK;
18554bfa602bSRichard Henderson 
18564bfa602bSRichard Henderson         /* When in an exclusive region, we must continue to the end
18574bfa602bSRichard Henderson            for conditional branches.  */
18584bfa602bSRichard Henderson         if (ctx->tbflags & GUSA_EXCLUSIVE
18594bfa602bSRichard Henderson             && old_flags & DELAY_SLOT_CONDITIONAL) {
18604bfa602bSRichard Henderson             gen_delayed_conditional_jump(ctx);
18614bfa602bSRichard Henderson             return;
18624bfa602bSRichard Henderson         }
18634bfa602bSRichard Henderson         /* Otherwise this is probably an invalid gUSA region.
18644bfa602bSRichard Henderson            Drop the GUSA bits so the next TB doesn't see them.  */
18654bfa602bSRichard Henderson         ctx->envflags &= ~GUSA_MASK;
18664bfa602bSRichard Henderson 
1867ac9707eaSAurelien Jarno         tcg_gen_movi_i32(cpu_flags, ctx->envflags);
1868fcf5ef2aSThomas Huth         if (old_flags & DELAY_SLOT_CONDITIONAL) {
1869fcf5ef2aSThomas Huth 	    gen_delayed_conditional_jump(ctx);
1870be53081aSAurelien Jarno         } else {
1871fcf5ef2aSThomas Huth             gen_jump(ctx);
1872fcf5ef2aSThomas Huth 	}
18734bfa602bSRichard Henderson     }
18744bfa602bSRichard Henderson }
1875fcf5ef2aSThomas Huth 
18764bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY
18774bfa602bSRichard Henderson /* For uniprocessors, SH4 uses optimistic restartable atomic sequences.
18784bfa602bSRichard Henderson    Upon an interrupt, a real kernel would simply notice magic values in
18794bfa602bSRichard Henderson    the registers and reset the PC to the start of the sequence.
18804bfa602bSRichard Henderson 
18814bfa602bSRichard Henderson    For QEMU, we cannot do this in quite the same way.  Instead, we notice
18824bfa602bSRichard Henderson    the normal start of such a sequence (mov #-x,r15).  While we can handle
18834bfa602bSRichard Henderson    any sequence via cpu_exec_step_atomic, we can recognize the "normal"
18844bfa602bSRichard Henderson    sequences and transform them into atomic operations as seen by the host.
18854bfa602bSRichard Henderson */
1886be0e3d7aSRichard Henderson static void decode_gusa(DisasContext *ctx, CPUSH4State *env)
18874bfa602bSRichard Henderson {
1888d6a6cffdSRichard Henderson     uint16_t insns[5];
1889d6a6cffdSRichard Henderson     int ld_adr, ld_dst, ld_mop;
1890d6a6cffdSRichard Henderson     int op_dst, op_src, op_opc;
1891d6a6cffdSRichard Henderson     int mv_src, mt_dst, st_src, st_mop;
1892d6a6cffdSRichard Henderson     TCGv op_arg;
18936f1c2af6SRichard Henderson     uint32_t pc = ctx->base.pc_next;
18946f1c2af6SRichard Henderson     uint32_t pc_end = ctx->base.tb->cs_base;
18954bfa602bSRichard Henderson     int max_insns = (pc_end - pc) / 2;
1896d6a6cffdSRichard Henderson     int i;
18974bfa602bSRichard Henderson 
1898d6a6cffdSRichard Henderson     /* The state machine below will consume only a few insns.
1899d6a6cffdSRichard Henderson        If there are more than that in a region, fail now.  */
1900d6a6cffdSRichard Henderson     if (max_insns > ARRAY_SIZE(insns)) {
1901d6a6cffdSRichard Henderson         goto fail;
1902d6a6cffdSRichard Henderson     }
1903d6a6cffdSRichard Henderson 
1904d6a6cffdSRichard Henderson     /* Read all of the insns for the region.  */
1905d6a6cffdSRichard Henderson     for (i = 0; i < max_insns; ++i) {
19064e116893SIlya Leoshkevich         insns[i] = translator_lduw(env, &ctx->base, pc + i * 2);
1907d6a6cffdSRichard Henderson     }
1908d6a6cffdSRichard Henderson 
1909d6a6cffdSRichard Henderson     ld_adr = ld_dst = ld_mop = -1;
1910d6a6cffdSRichard Henderson     mv_src = -1;
1911d6a6cffdSRichard Henderson     op_dst = op_src = op_opc = -1;
1912d6a6cffdSRichard Henderson     mt_dst = -1;
1913d6a6cffdSRichard Henderson     st_src = st_mop = -1;
1914f764718dSRichard Henderson     op_arg = NULL;
1915d6a6cffdSRichard Henderson     i = 0;
1916d6a6cffdSRichard Henderson 
1917d6a6cffdSRichard Henderson #define NEXT_INSN \
1918d6a6cffdSRichard Henderson     do { if (i >= max_insns) goto fail; ctx->opcode = insns[i++]; } while (0)
1919d6a6cffdSRichard Henderson 
1920d6a6cffdSRichard Henderson     /*
1921d6a6cffdSRichard Henderson      * Expect a load to begin the region.
1922d6a6cffdSRichard Henderson      */
1923d6a6cffdSRichard Henderson     NEXT_INSN;
1924d6a6cffdSRichard Henderson     switch (ctx->opcode & 0xf00f) {
1925d6a6cffdSRichard Henderson     case 0x6000: /* mov.b @Rm,Rn */
1926d6a6cffdSRichard Henderson         ld_mop = MO_SB;
1927d6a6cffdSRichard Henderson         break;
1928d6a6cffdSRichard Henderson     case 0x6001: /* mov.w @Rm,Rn */
1929d6a6cffdSRichard Henderson         ld_mop = MO_TESW;
1930d6a6cffdSRichard Henderson         break;
1931d6a6cffdSRichard Henderson     case 0x6002: /* mov.l @Rm,Rn */
1932d6a6cffdSRichard Henderson         ld_mop = MO_TESL;
1933d6a6cffdSRichard Henderson         break;
1934d6a6cffdSRichard Henderson     default:
1935d6a6cffdSRichard Henderson         goto fail;
1936d6a6cffdSRichard Henderson     }
1937d6a6cffdSRichard Henderson     ld_adr = B7_4;
1938d6a6cffdSRichard Henderson     ld_dst = B11_8;
1939d6a6cffdSRichard Henderson     if (ld_adr == ld_dst) {
1940d6a6cffdSRichard Henderson         goto fail;
1941d6a6cffdSRichard Henderson     }
1942d6a6cffdSRichard Henderson     /* Unless we see a mov, any two-operand operation must use ld_dst.  */
1943d6a6cffdSRichard Henderson     op_dst = ld_dst;
1944d6a6cffdSRichard Henderson 
1945d6a6cffdSRichard Henderson     /*
1946d6a6cffdSRichard Henderson      * Expect an optional register move.
1947d6a6cffdSRichard Henderson      */
1948d6a6cffdSRichard Henderson     NEXT_INSN;
1949d6a6cffdSRichard Henderson     switch (ctx->opcode & 0xf00f) {
1950d6a6cffdSRichard Henderson     case 0x6003: /* mov Rm,Rn */
195102b8e735SPhilippe Mathieu-Daudé         /*
195223b5d9faSLichang Zhao          * Here we want to recognize ld_dst being saved for later consumption,
195302b8e735SPhilippe Mathieu-Daudé          * or for another input register being copied so that ld_dst need not
195402b8e735SPhilippe Mathieu-Daudé          * be clobbered during the operation.
195502b8e735SPhilippe Mathieu-Daudé          */
1956d6a6cffdSRichard Henderson         op_dst = B11_8;
1957d6a6cffdSRichard Henderson         mv_src = B7_4;
1958d6a6cffdSRichard Henderson         if (op_dst == ld_dst) {
1959d6a6cffdSRichard Henderson             /* Overwriting the load output.  */
1960d6a6cffdSRichard Henderson             goto fail;
1961d6a6cffdSRichard Henderson         }
1962d6a6cffdSRichard Henderson         if (mv_src != ld_dst) {
1963d6a6cffdSRichard Henderson             /* Copying a new input; constrain op_src to match the load.  */
1964d6a6cffdSRichard Henderson             op_src = ld_dst;
1965d6a6cffdSRichard Henderson         }
1966d6a6cffdSRichard Henderson         break;
1967d6a6cffdSRichard Henderson 
1968d6a6cffdSRichard Henderson     default:
1969d6a6cffdSRichard Henderson         /* Put back and re-examine as operation.  */
1970d6a6cffdSRichard Henderson         --i;
1971d6a6cffdSRichard Henderson     }
1972d6a6cffdSRichard Henderson 
1973d6a6cffdSRichard Henderson     /*
1974d6a6cffdSRichard Henderson      * Expect the operation.
1975d6a6cffdSRichard Henderson      */
1976d6a6cffdSRichard Henderson     NEXT_INSN;
1977d6a6cffdSRichard Henderson     switch (ctx->opcode & 0xf00f) {
1978d6a6cffdSRichard Henderson     case 0x300c: /* add Rm,Rn */
1979d6a6cffdSRichard Henderson         op_opc = INDEX_op_add_i32;
1980d6a6cffdSRichard Henderson         goto do_reg_op;
1981d6a6cffdSRichard Henderson     case 0x2009: /* and Rm,Rn */
1982d6a6cffdSRichard Henderson         op_opc = INDEX_op_and_i32;
1983d6a6cffdSRichard Henderson         goto do_reg_op;
1984d6a6cffdSRichard Henderson     case 0x200a: /* xor Rm,Rn */
1985d6a6cffdSRichard Henderson         op_opc = INDEX_op_xor_i32;
1986d6a6cffdSRichard Henderson         goto do_reg_op;
1987d6a6cffdSRichard Henderson     case 0x200b: /* or Rm,Rn */
1988d6a6cffdSRichard Henderson         op_opc = INDEX_op_or_i32;
1989d6a6cffdSRichard Henderson     do_reg_op:
1990d6a6cffdSRichard Henderson         /* The operation register should be as expected, and the
1991d6a6cffdSRichard Henderson            other input cannot depend on the load.  */
1992d6a6cffdSRichard Henderson         if (op_dst != B11_8) {
1993d6a6cffdSRichard Henderson             goto fail;
1994d6a6cffdSRichard Henderson         }
1995d6a6cffdSRichard Henderson         if (op_src < 0) {
1996d6a6cffdSRichard Henderson             /* Unconstrainted input.  */
1997d6a6cffdSRichard Henderson             op_src = B7_4;
1998d6a6cffdSRichard Henderson         } else if (op_src == B7_4) {
1999d6a6cffdSRichard Henderson             /* Constrained input matched load.  All operations are
2000d6a6cffdSRichard Henderson                commutative; "swap" them by "moving" the load output
2001d6a6cffdSRichard Henderson                to the (implicit) first argument and the move source
2002d6a6cffdSRichard Henderson                to the (explicit) second argument.  */
2003d6a6cffdSRichard Henderson             op_src = mv_src;
2004d6a6cffdSRichard Henderson         } else {
2005d6a6cffdSRichard Henderson             goto fail;
2006d6a6cffdSRichard Henderson         }
2007d6a6cffdSRichard Henderson         op_arg = REG(op_src);
2008d6a6cffdSRichard Henderson         break;
2009d6a6cffdSRichard Henderson 
2010d6a6cffdSRichard Henderson     case 0x6007: /* not Rm,Rn */
2011d6a6cffdSRichard Henderson         if (ld_dst != B7_4 || mv_src >= 0) {
2012d6a6cffdSRichard Henderson             goto fail;
2013d6a6cffdSRichard Henderson         }
2014d6a6cffdSRichard Henderson         op_dst = B11_8;
2015d6a6cffdSRichard Henderson         op_opc = INDEX_op_xor_i32;
2016d6a6cffdSRichard Henderson         op_arg = tcg_const_i32(-1);
2017d6a6cffdSRichard Henderson         break;
2018d6a6cffdSRichard Henderson 
2019d6a6cffdSRichard Henderson     case 0x7000 ... 0x700f: /* add #imm,Rn */
2020d6a6cffdSRichard Henderson         if (op_dst != B11_8 || mv_src >= 0) {
2021d6a6cffdSRichard Henderson             goto fail;
2022d6a6cffdSRichard Henderson         }
2023d6a6cffdSRichard Henderson         op_opc = INDEX_op_add_i32;
2024d6a6cffdSRichard Henderson         op_arg = tcg_const_i32(B7_0s);
2025d6a6cffdSRichard Henderson         break;
2026d6a6cffdSRichard Henderson 
2027d6a6cffdSRichard Henderson     case 0x3000: /* cmp/eq Rm,Rn */
2028d6a6cffdSRichard Henderson         /* Looking for the middle of a compare-and-swap sequence,
2029d6a6cffdSRichard Henderson            beginning with the compare.  Operands can be either order,
2030d6a6cffdSRichard Henderson            but with only one overlapping the load.  */
2031d6a6cffdSRichard Henderson         if ((ld_dst == B11_8) + (ld_dst == B7_4) != 1 || mv_src >= 0) {
2032d6a6cffdSRichard Henderson             goto fail;
2033d6a6cffdSRichard Henderson         }
2034d6a6cffdSRichard Henderson         op_opc = INDEX_op_setcond_i32;  /* placeholder */
2035d6a6cffdSRichard Henderson         op_src = (ld_dst == B11_8 ? B7_4 : B11_8);
2036d6a6cffdSRichard Henderson         op_arg = REG(op_src);
2037d6a6cffdSRichard Henderson 
2038d6a6cffdSRichard Henderson         NEXT_INSN;
2039d6a6cffdSRichard Henderson         switch (ctx->opcode & 0xff00) {
2040d6a6cffdSRichard Henderson         case 0x8b00: /* bf label */
2041d6a6cffdSRichard Henderson         case 0x8f00: /* bf/s label */
2042d6a6cffdSRichard Henderson             if (pc + (i + 1 + B7_0s) * 2 != pc_end) {
2043d6a6cffdSRichard Henderson                 goto fail;
2044d6a6cffdSRichard Henderson             }
2045d6a6cffdSRichard Henderson             if ((ctx->opcode & 0xff00) == 0x8b00) { /* bf label */
2046d6a6cffdSRichard Henderson                 break;
2047d6a6cffdSRichard Henderson             }
2048d6a6cffdSRichard Henderson             /* We're looking to unconditionally modify Rn with the
2049d6a6cffdSRichard Henderson                result of the comparison, within the delay slot of
2050d6a6cffdSRichard Henderson                the branch.  This is used by older gcc.  */
2051d6a6cffdSRichard Henderson             NEXT_INSN;
2052d6a6cffdSRichard Henderson             if ((ctx->opcode & 0xf0ff) == 0x0029) { /* movt Rn */
2053d6a6cffdSRichard Henderson                 mt_dst = B11_8;
2054d6a6cffdSRichard Henderson             } else {
2055d6a6cffdSRichard Henderson                 goto fail;
2056d6a6cffdSRichard Henderson             }
2057d6a6cffdSRichard Henderson             break;
2058d6a6cffdSRichard Henderson 
2059d6a6cffdSRichard Henderson         default:
2060d6a6cffdSRichard Henderson             goto fail;
2061d6a6cffdSRichard Henderson         }
2062d6a6cffdSRichard Henderson         break;
2063d6a6cffdSRichard Henderson 
2064d6a6cffdSRichard Henderson     case 0x2008: /* tst Rm,Rn */
2065d6a6cffdSRichard Henderson         /* Looking for a compare-and-swap against zero.  */
2066d6a6cffdSRichard Henderson         if (ld_dst != B11_8 || ld_dst != B7_4 || mv_src >= 0) {
2067d6a6cffdSRichard Henderson             goto fail;
2068d6a6cffdSRichard Henderson         }
2069d6a6cffdSRichard Henderson         op_opc = INDEX_op_setcond_i32;
2070d6a6cffdSRichard Henderson         op_arg = tcg_const_i32(0);
2071d6a6cffdSRichard Henderson 
2072d6a6cffdSRichard Henderson         NEXT_INSN;
2073d6a6cffdSRichard Henderson         if ((ctx->opcode & 0xff00) != 0x8900 /* bt label */
2074d6a6cffdSRichard Henderson             || pc + (i + 1 + B7_0s) * 2 != pc_end) {
2075d6a6cffdSRichard Henderson             goto fail;
2076d6a6cffdSRichard Henderson         }
2077d6a6cffdSRichard Henderson         break;
2078d6a6cffdSRichard Henderson 
2079d6a6cffdSRichard Henderson     default:
2080d6a6cffdSRichard Henderson         /* Put back and re-examine as store.  */
2081d6a6cffdSRichard Henderson         --i;
2082d6a6cffdSRichard Henderson     }
2083d6a6cffdSRichard Henderson 
2084d6a6cffdSRichard Henderson     /*
2085d6a6cffdSRichard Henderson      * Expect the store.
2086d6a6cffdSRichard Henderson      */
2087d6a6cffdSRichard Henderson     /* The store must be the last insn.  */
2088d6a6cffdSRichard Henderson     if (i != max_insns - 1) {
2089d6a6cffdSRichard Henderson         goto fail;
2090d6a6cffdSRichard Henderson     }
2091d6a6cffdSRichard Henderson     NEXT_INSN;
2092d6a6cffdSRichard Henderson     switch (ctx->opcode & 0xf00f) {
2093d6a6cffdSRichard Henderson     case 0x2000: /* mov.b Rm,@Rn */
2094d6a6cffdSRichard Henderson         st_mop = MO_UB;
2095d6a6cffdSRichard Henderson         break;
2096d6a6cffdSRichard Henderson     case 0x2001: /* mov.w Rm,@Rn */
2097d6a6cffdSRichard Henderson         st_mop = MO_UW;
2098d6a6cffdSRichard Henderson         break;
2099d6a6cffdSRichard Henderson     case 0x2002: /* mov.l Rm,@Rn */
2100d6a6cffdSRichard Henderson         st_mop = MO_UL;
2101d6a6cffdSRichard Henderson         break;
2102d6a6cffdSRichard Henderson     default:
2103d6a6cffdSRichard Henderson         goto fail;
2104d6a6cffdSRichard Henderson     }
2105d6a6cffdSRichard Henderson     /* The store must match the load.  */
2106d6a6cffdSRichard Henderson     if (ld_adr != B11_8 || st_mop != (ld_mop & MO_SIZE)) {
2107d6a6cffdSRichard Henderson         goto fail;
2108d6a6cffdSRichard Henderson     }
2109d6a6cffdSRichard Henderson     st_src = B7_4;
2110d6a6cffdSRichard Henderson 
2111d6a6cffdSRichard Henderson #undef NEXT_INSN
2112d6a6cffdSRichard Henderson 
2113d6a6cffdSRichard Henderson     /*
2114d6a6cffdSRichard Henderson      * Emit the operation.
2115d6a6cffdSRichard Henderson      */
2116d6a6cffdSRichard Henderson     switch (op_opc) {
2117d6a6cffdSRichard Henderson     case -1:
2118d6a6cffdSRichard Henderson         /* No operation found.  Look for exchange pattern.  */
2119d6a6cffdSRichard Henderson         if (st_src == ld_dst || mv_src >= 0) {
2120d6a6cffdSRichard Henderson             goto fail;
2121d6a6cffdSRichard Henderson         }
2122d6a6cffdSRichard Henderson         tcg_gen_atomic_xchg_i32(REG(ld_dst), REG(ld_adr), REG(st_src),
2123d6a6cffdSRichard Henderson                                 ctx->memidx, ld_mop);
2124d6a6cffdSRichard Henderson         break;
2125d6a6cffdSRichard Henderson 
2126d6a6cffdSRichard Henderson     case INDEX_op_add_i32:
2127d6a6cffdSRichard Henderson         if (op_dst != st_src) {
2128d6a6cffdSRichard Henderson             goto fail;
2129d6a6cffdSRichard Henderson         }
2130d6a6cffdSRichard Henderson         if (op_dst == ld_dst && st_mop == MO_UL) {
2131d6a6cffdSRichard Henderson             tcg_gen_atomic_add_fetch_i32(REG(ld_dst), REG(ld_adr),
2132d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2133d6a6cffdSRichard Henderson         } else {
2134d6a6cffdSRichard Henderson             tcg_gen_atomic_fetch_add_i32(REG(ld_dst), REG(ld_adr),
2135d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2136d6a6cffdSRichard Henderson             if (op_dst != ld_dst) {
2137d6a6cffdSRichard Henderson                 /* Note that mop sizes < 4 cannot use add_fetch
2138d6a6cffdSRichard Henderson                    because it won't carry into the higher bits.  */
2139d6a6cffdSRichard Henderson                 tcg_gen_add_i32(REG(op_dst), REG(ld_dst), op_arg);
2140d6a6cffdSRichard Henderson             }
2141d6a6cffdSRichard Henderson         }
2142d6a6cffdSRichard Henderson         break;
2143d6a6cffdSRichard Henderson 
2144d6a6cffdSRichard Henderson     case INDEX_op_and_i32:
2145d6a6cffdSRichard Henderson         if (op_dst != st_src) {
2146d6a6cffdSRichard Henderson             goto fail;
2147d6a6cffdSRichard Henderson         }
2148d6a6cffdSRichard Henderson         if (op_dst == ld_dst) {
2149d6a6cffdSRichard Henderson             tcg_gen_atomic_and_fetch_i32(REG(ld_dst), REG(ld_adr),
2150d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2151d6a6cffdSRichard Henderson         } else {
2152d6a6cffdSRichard Henderson             tcg_gen_atomic_fetch_and_i32(REG(ld_dst), REG(ld_adr),
2153d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2154d6a6cffdSRichard Henderson             tcg_gen_and_i32(REG(op_dst), REG(ld_dst), op_arg);
2155d6a6cffdSRichard Henderson         }
2156d6a6cffdSRichard Henderson         break;
2157d6a6cffdSRichard Henderson 
2158d6a6cffdSRichard Henderson     case INDEX_op_or_i32:
2159d6a6cffdSRichard Henderson         if (op_dst != st_src) {
2160d6a6cffdSRichard Henderson             goto fail;
2161d6a6cffdSRichard Henderson         }
2162d6a6cffdSRichard Henderson         if (op_dst == ld_dst) {
2163d6a6cffdSRichard Henderson             tcg_gen_atomic_or_fetch_i32(REG(ld_dst), REG(ld_adr),
2164d6a6cffdSRichard Henderson                                         op_arg, ctx->memidx, ld_mop);
2165d6a6cffdSRichard Henderson         } else {
2166d6a6cffdSRichard Henderson             tcg_gen_atomic_fetch_or_i32(REG(ld_dst), REG(ld_adr),
2167d6a6cffdSRichard Henderson                                         op_arg, ctx->memidx, ld_mop);
2168d6a6cffdSRichard Henderson             tcg_gen_or_i32(REG(op_dst), REG(ld_dst), op_arg);
2169d6a6cffdSRichard Henderson         }
2170d6a6cffdSRichard Henderson         break;
2171d6a6cffdSRichard Henderson 
2172d6a6cffdSRichard Henderson     case INDEX_op_xor_i32:
2173d6a6cffdSRichard Henderson         if (op_dst != st_src) {
2174d6a6cffdSRichard Henderson             goto fail;
2175d6a6cffdSRichard Henderson         }
2176d6a6cffdSRichard Henderson         if (op_dst == ld_dst) {
2177d6a6cffdSRichard Henderson             tcg_gen_atomic_xor_fetch_i32(REG(ld_dst), REG(ld_adr),
2178d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2179d6a6cffdSRichard Henderson         } else {
2180d6a6cffdSRichard Henderson             tcg_gen_atomic_fetch_xor_i32(REG(ld_dst), REG(ld_adr),
2181d6a6cffdSRichard Henderson                                          op_arg, ctx->memidx, ld_mop);
2182d6a6cffdSRichard Henderson             tcg_gen_xor_i32(REG(op_dst), REG(ld_dst), op_arg);
2183d6a6cffdSRichard Henderson         }
2184d6a6cffdSRichard Henderson         break;
2185d6a6cffdSRichard Henderson 
2186d6a6cffdSRichard Henderson     case INDEX_op_setcond_i32:
2187d6a6cffdSRichard Henderson         if (st_src == ld_dst) {
2188d6a6cffdSRichard Henderson             goto fail;
2189d6a6cffdSRichard Henderson         }
2190d6a6cffdSRichard Henderson         tcg_gen_atomic_cmpxchg_i32(REG(ld_dst), REG(ld_adr), op_arg,
2191d6a6cffdSRichard Henderson                                    REG(st_src), ctx->memidx, ld_mop);
2192d6a6cffdSRichard Henderson         tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(ld_dst), op_arg);
2193d6a6cffdSRichard Henderson         if (mt_dst >= 0) {
2194d6a6cffdSRichard Henderson             tcg_gen_mov_i32(REG(mt_dst), cpu_sr_t);
2195d6a6cffdSRichard Henderson         }
2196d6a6cffdSRichard Henderson         break;
2197d6a6cffdSRichard Henderson 
2198d6a6cffdSRichard Henderson     default:
2199d6a6cffdSRichard Henderson         g_assert_not_reached();
2200d6a6cffdSRichard Henderson     }
2201d6a6cffdSRichard Henderson 
2202d6a6cffdSRichard Henderson     /* If op_src is not a valid register, then op_arg was a constant.  */
2203f764718dSRichard Henderson     if (op_src < 0 && op_arg) {
2204d6a6cffdSRichard Henderson         tcg_temp_free_i32(op_arg);
2205d6a6cffdSRichard Henderson     }
2206d6a6cffdSRichard Henderson 
2207d6a6cffdSRichard Henderson     /* The entire region has been translated.  */
2208d6a6cffdSRichard Henderson     ctx->envflags &= ~GUSA_MASK;
22096f1c2af6SRichard Henderson     ctx->base.pc_next = pc_end;
2210be0e3d7aSRichard Henderson     ctx->base.num_insns += max_insns - 1;
2211be0e3d7aSRichard Henderson     return;
2212d6a6cffdSRichard Henderson 
2213d6a6cffdSRichard Henderson  fail:
22144bfa602bSRichard Henderson     qemu_log_mask(LOG_UNIMP, "Unrecognized gUSA sequence %08x-%08x\n",
22154bfa602bSRichard Henderson                   pc, pc_end);
22164bfa602bSRichard Henderson 
22174bfa602bSRichard Henderson     /* Restart with the EXCLUSIVE bit set, within a TB run via
22184bfa602bSRichard Henderson        cpu_exec_step_atomic holding the exclusive lock.  */
22194bfa602bSRichard Henderson     ctx->envflags |= GUSA_EXCLUSIVE;
22204bfa602bSRichard Henderson     gen_save_cpu_state(ctx, false);
22214bfa602bSRichard Henderson     gen_helper_exclusive(cpu_env);
22226f1c2af6SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
22234bfa602bSRichard Henderson 
22244bfa602bSRichard Henderson     /* We're not executing an instruction, but we must report one for the
22254bfa602bSRichard Henderson        purposes of accounting within the TB.  We might as well report the
22266f1c2af6SRichard Henderson        entire region consumed via ctx->base.pc_next so that it's immediately
22276f1c2af6SRichard Henderson        available in the disassembly dump.  */
22286f1c2af6SRichard Henderson     ctx->base.pc_next = pc_end;
2229be0e3d7aSRichard Henderson     ctx->base.num_insns += max_insns - 1;
22304bfa602bSRichard Henderson }
22314bfa602bSRichard Henderson #endif
22324bfa602bSRichard Henderson 
2233fd1b3d38SEmilio G. Cota static void sh4_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
2234fcf5ef2aSThomas Huth {
2235fd1b3d38SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
22369c489ea6SLluís Vilanova     CPUSH4State *env = cs->env_ptr;
2237be0e3d7aSRichard Henderson     uint32_t tbflags;
2238fd1b3d38SEmilio G. Cota     int bound;
2239fcf5ef2aSThomas Huth 
2240be0e3d7aSRichard Henderson     ctx->tbflags = tbflags = ctx->base.tb->flags;
2241be0e3d7aSRichard Henderson     ctx->envflags = tbflags & TB_FLAG_ENVFLAGS_MASK;
2242be0e3d7aSRichard Henderson     ctx->memidx = (tbflags & (1u << SR_MD)) == 0 ? 1 : 0;
2243fcf5ef2aSThomas Huth     /* We don't know if the delayed pc came from a dynamic or static branch,
2244fcf5ef2aSThomas Huth        so assume it is a dynamic branch.  */
2245fd1b3d38SEmilio G. Cota     ctx->delayed_pc = -1; /* use delayed pc from env pointer */
2246fd1b3d38SEmilio G. Cota     ctx->features = env->features;
2247be0e3d7aSRichard Henderson     ctx->has_movcal = (tbflags & TB_FLAG_PENDING_MOVCA);
2248be0e3d7aSRichard Henderson     ctx->gbank = ((tbflags & (1 << SR_MD)) &&
2249be0e3d7aSRichard Henderson                   (tbflags & (1 << SR_RB))) * 0x10;
2250be0e3d7aSRichard Henderson     ctx->fbank = tbflags & FPSCR_FR ? 0x10 : 0;
2251be0e3d7aSRichard Henderson 
2252be0e3d7aSRichard Henderson     if (tbflags & GUSA_MASK) {
2253be0e3d7aSRichard Henderson         uint32_t pc = ctx->base.pc_next;
2254be0e3d7aSRichard Henderson         uint32_t pc_end = ctx->base.tb->cs_base;
2255be0e3d7aSRichard Henderson         int backup = sextract32(ctx->tbflags, GUSA_SHIFT, 8);
2256be0e3d7aSRichard Henderson         int max_insns = (pc_end - pc) / 2;
2257be0e3d7aSRichard Henderson 
2258be0e3d7aSRichard Henderson         if (pc != pc_end + backup || max_insns < 2) {
2259be0e3d7aSRichard Henderson             /* This is a malformed gUSA region.  Don't do anything special,
2260be0e3d7aSRichard Henderson                since the interpreter is likely to get confused.  */
2261be0e3d7aSRichard Henderson             ctx->envflags &= ~GUSA_MASK;
2262be0e3d7aSRichard Henderson         } else if (tbflags & GUSA_EXCLUSIVE) {
2263be0e3d7aSRichard Henderson             /* Regardless of single-stepping or the end of the page,
2264be0e3d7aSRichard Henderson                we must complete execution of the gUSA region while
2265be0e3d7aSRichard Henderson                holding the exclusive lock.  */
2266be0e3d7aSRichard Henderson             ctx->base.max_insns = max_insns;
2267be0e3d7aSRichard Henderson             return;
2268be0e3d7aSRichard Henderson         }
2269be0e3d7aSRichard Henderson     }
22704448a836SRichard Henderson 
22714448a836SRichard Henderson     /* Since the ISA is fixed-width, we can bound by the number
22724448a836SRichard Henderson        of instructions remaining on the page.  */
2273fd1b3d38SEmilio G. Cota     bound = -(ctx->base.pc_next | TARGET_PAGE_MASK) / 2;
2274fd1b3d38SEmilio G. Cota     ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
2275fcf5ef2aSThomas Huth }
2276fcf5ef2aSThomas Huth 
2277fd1b3d38SEmilio G. Cota static void sh4_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
2278fd1b3d38SEmilio G. Cota {
2279fd1b3d38SEmilio G. Cota }
22804bfa602bSRichard Henderson 
2281fd1b3d38SEmilio G. Cota static void sh4_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
2282fd1b3d38SEmilio G. Cota {
2283fd1b3d38SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
2284fcf5ef2aSThomas Huth 
2285fd1b3d38SEmilio G. Cota     tcg_gen_insn_start(ctx->base.pc_next, ctx->envflags);
2286fd1b3d38SEmilio G. Cota }
2287fd1b3d38SEmilio G. Cota 
2288fd1b3d38SEmilio G. Cota static void sh4_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
2289fd1b3d38SEmilio G. Cota {
2290fd1b3d38SEmilio G. Cota     CPUSH4State *env = cs->env_ptr;
2291fd1b3d38SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
2292fd1b3d38SEmilio G. Cota 
2293be0e3d7aSRichard Henderson #ifdef CONFIG_USER_ONLY
2294be0e3d7aSRichard Henderson     if (unlikely(ctx->envflags & GUSA_MASK)
2295be0e3d7aSRichard Henderson         && !(ctx->envflags & GUSA_EXCLUSIVE)) {
2296be0e3d7aSRichard Henderson         /* We're in an gUSA region, and we have not already fallen
2297be0e3d7aSRichard Henderson            back on using an exclusive region.  Attempt to parse the
2298be0e3d7aSRichard Henderson            region into a single supported atomic operation.  Failure
2299be0e3d7aSRichard Henderson            is handled within the parser by raising an exception to
2300be0e3d7aSRichard Henderson            retry using an exclusive region.  */
2301be0e3d7aSRichard Henderson         decode_gusa(ctx, env);
2302be0e3d7aSRichard Henderson         return;
2303be0e3d7aSRichard Henderson     }
2304be0e3d7aSRichard Henderson #endif
2305be0e3d7aSRichard Henderson 
23064e116893SIlya Leoshkevich     ctx->opcode = translator_lduw(env, &ctx->base, ctx->base.pc_next);
2307fd1b3d38SEmilio G. Cota     decode_opc(ctx);
2308fd1b3d38SEmilio G. Cota     ctx->base.pc_next += 2;
2309fcf5ef2aSThomas Huth }
2310fcf5ef2aSThomas Huth 
2311fd1b3d38SEmilio G. Cota static void sh4_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
2312fd1b3d38SEmilio G. Cota {
2313fd1b3d38SEmilio G. Cota     DisasContext *ctx = container_of(dcbase, DisasContext, base);
23144bfa602bSRichard Henderson 
2315fd1b3d38SEmilio G. Cota     if (ctx->tbflags & GUSA_EXCLUSIVE) {
23164bfa602bSRichard Henderson         /* Ending the region of exclusivity.  Clear the bits.  */
2317fd1b3d38SEmilio G. Cota         ctx->envflags &= ~GUSA_MASK;
23184bfa602bSRichard Henderson     }
23194bfa602bSRichard Henderson 
2320fd1b3d38SEmilio G. Cota     switch (ctx->base.is_jmp) {
23214834871bSRichard Henderson     case DISAS_STOP:
2322fd1b3d38SEmilio G. Cota         gen_save_cpu_state(ctx, true);
232307ea28b4SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
23240fc37a8bSAurelien Jarno         break;
23254834871bSRichard Henderson     case DISAS_NEXT:
2326fd1b3d38SEmilio G. Cota     case DISAS_TOO_MANY:
2327fd1b3d38SEmilio G. Cota         gen_save_cpu_state(ctx, false);
2328fd1b3d38SEmilio G. Cota         gen_goto_tb(ctx, 0, ctx->base.pc_next);
2329fcf5ef2aSThomas Huth         break;
23304834871bSRichard Henderson     case DISAS_NORETURN:
2331fcf5ef2aSThomas Huth         break;
23324834871bSRichard Henderson     default:
23334834871bSRichard Henderson         g_assert_not_reached();
2334fcf5ef2aSThomas Huth     }
2335fcf5ef2aSThomas Huth }
2336fd1b3d38SEmilio G. Cota 
2337fd1b3d38SEmilio G. Cota static void sh4_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs)
2338fd1b3d38SEmilio G. Cota {
2339196fb7acSRichard Henderson     qemu_log("IN: %s\n", lookup_symbol(dcbase->pc_first));
2340fd1b3d38SEmilio G. Cota     log_target_disas(cs, dcbase->pc_first, dcbase->tb->size);
2341fd1b3d38SEmilio G. Cota }
2342fd1b3d38SEmilio G. Cota 
2343fd1b3d38SEmilio G. Cota static const TranslatorOps sh4_tr_ops = {
2344fd1b3d38SEmilio G. Cota     .init_disas_context = sh4_tr_init_disas_context,
2345fd1b3d38SEmilio G. Cota     .tb_start           = sh4_tr_tb_start,
2346fd1b3d38SEmilio G. Cota     .insn_start         = sh4_tr_insn_start,
2347fd1b3d38SEmilio G. Cota     .translate_insn     = sh4_tr_translate_insn,
2348fd1b3d38SEmilio G. Cota     .tb_stop            = sh4_tr_tb_stop,
2349fd1b3d38SEmilio G. Cota     .disas_log          = sh4_tr_disas_log,
2350fd1b3d38SEmilio G. Cota };
2351fd1b3d38SEmilio G. Cota 
23528b86d6d2SRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns)
2353fd1b3d38SEmilio G. Cota {
2354fd1b3d38SEmilio G. Cota     DisasContext ctx;
2355fd1b3d38SEmilio G. Cota 
23568b86d6d2SRichard Henderson     translator_loop(&sh4_tr_ops, &ctx.base, cs, tb, max_insns);
2357fcf5ef2aSThomas Huth }
2358fcf5ef2aSThomas Huth 
2359fcf5ef2aSThomas Huth void restore_state_to_opc(CPUSH4State *env, TranslationBlock *tb,
2360fcf5ef2aSThomas Huth                           target_ulong *data)
2361fcf5ef2aSThomas Huth {
2362fcf5ef2aSThomas Huth     env->pc = data[0];
2363fcf5ef2aSThomas Huth     env->flags = data[1];
2364ac9707eaSAurelien Jarno     /* Theoretically delayed_pc should also be restored. In practice the
2365ac9707eaSAurelien Jarno        branch instruction is re-executed after exception, so the delayed
2366ac9707eaSAurelien Jarno        branch target will be recomputed. */
2367fcf5ef2aSThomas Huth }
2368